swr-mstr-ctrl.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/of.h>
  18. #include <linux/debugfs.h>
  19. #include <linux/uaccess.h>
  20. #include <soc/soundwire.h>
  21. #include <soc/swr-wcd.h>
  22. #include <linux/regmap.h>
  23. #include <dsp/msm-audio-event-notify.h>
  24. #include "swrm_registers.h"
  25. #include "swr-mstr-ctrl.h"
  26. #include "swrm_port_config.h"
  27. #define SWR_BROADCAST_CMD_ID 0x0F
  28. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  29. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  30. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  31. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  32. #define SWR_INVALID_PARAM 0xFF
  33. #define SWR_HSTOP_MAX_VAL 0xF
  34. #define SWR_HSTART_MIN_VAL 0x0
  35. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  36. /* pm runtime auto suspend timer in msecs */
  37. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  38. module_param(auto_suspend_timer, int, 0664);
  39. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  40. enum {
  41. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  42. SWR_ATTACHED_OK, /* Device is attached */
  43. SWR_ALERT, /* Device alters master for any interrupts */
  44. SWR_RESERVED, /* Reserved */
  45. };
  46. enum {
  47. MASTER_ID_WSA = 1,
  48. MASTER_ID_RX,
  49. MASTER_ID_TX
  50. };
  51. enum {
  52. ENABLE_PENDING,
  53. DISABLE_PENDING
  54. };
  55. #define TRUE 1
  56. #define FALSE 0
  57. #define SWRM_MAX_PORT_REG 120
  58. #define SWRM_MAX_INIT_REG 11
  59. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  60. #define SWR_MSTR_START_REG_ADDR 0x00
  61. #define SWR_MSTR_MAX_BUF_LEN 32
  62. #define BYTES_PER_LINE 12
  63. #define SWR_MSTR_RD_BUF_LEN 8
  64. #define SWR_MSTR_WR_BUF_LEN 32
  65. #define MAX_FIFO_RD_FAIL_RETRY 3
  66. static struct swr_mstr_ctrl *dbgswrm;
  67. static struct dentry *debugfs_swrm_dent;
  68. static struct dentry *debugfs_peek;
  69. static struct dentry *debugfs_poke;
  70. static struct dentry *debugfs_reg_dump;
  71. static unsigned int read_data;
  72. static bool swrm_is_msm_variant(int val)
  73. {
  74. return (val == SWRM_VERSION_1_3);
  75. }
  76. static int swrm_debug_open(struct inode *inode, struct file *file)
  77. {
  78. file->private_data = inode->i_private;
  79. return 0;
  80. }
  81. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  82. {
  83. char *token;
  84. int base, cnt;
  85. token = strsep(&buf, " ");
  86. for (cnt = 0; cnt < num_of_par; cnt++) {
  87. if (token) {
  88. if ((token[1] == 'x') || (token[1] == 'X'))
  89. base = 16;
  90. else
  91. base = 10;
  92. if (kstrtou32(token, base, &param1[cnt]) != 0)
  93. return -EINVAL;
  94. token = strsep(&buf, " ");
  95. } else
  96. return -EINVAL;
  97. }
  98. return 0;
  99. }
  100. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  101. loff_t *ppos)
  102. {
  103. int i, reg_val, len;
  104. ssize_t total = 0;
  105. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  106. if (!ubuf || !ppos)
  107. return 0;
  108. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  109. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  110. reg_val = dbgswrm->read(dbgswrm->handle, i);
  111. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  112. if ((total + len) >= count - 1)
  113. break;
  114. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  115. pr_err("%s: fail to copy reg dump\n", __func__);
  116. total = -EFAULT;
  117. goto copy_err;
  118. }
  119. *ppos += len;
  120. total += len;
  121. }
  122. copy_err:
  123. return total;
  124. }
  125. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  126. size_t count, loff_t *ppos)
  127. {
  128. char lbuf[SWR_MSTR_RD_BUF_LEN];
  129. char *access_str;
  130. ssize_t ret_cnt;
  131. if (!count || !file || !ppos || !ubuf)
  132. return -EINVAL;
  133. access_str = file->private_data;
  134. if (*ppos < 0)
  135. return -EINVAL;
  136. if (!strcmp(access_str, "swrm_peek")) {
  137. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  138. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  139. strnlen(lbuf, 7));
  140. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  141. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  142. } else {
  143. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  144. ret_cnt = -EPERM;
  145. }
  146. return ret_cnt;
  147. }
  148. static ssize_t swrm_debug_write(struct file *filp,
  149. const char __user *ubuf, size_t cnt, loff_t *ppos)
  150. {
  151. char lbuf[SWR_MSTR_WR_BUF_LEN];
  152. int rc;
  153. u32 param[5];
  154. char *access_str;
  155. if (!filp || !ppos || !ubuf)
  156. return -EINVAL;
  157. access_str = filp->private_data;
  158. if (cnt > sizeof(lbuf) - 1)
  159. return -EINVAL;
  160. rc = copy_from_user(lbuf, ubuf, cnt);
  161. if (rc)
  162. return -EFAULT;
  163. lbuf[cnt] = '\0';
  164. if (!strcmp(access_str, "swrm_poke")) {
  165. /* write */
  166. rc = get_parameters(lbuf, param, 2);
  167. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  168. (param[1] <= 0xFFFFFFFF) &&
  169. (rc == 0))
  170. rc = dbgswrm->write(dbgswrm->handle, param[0],
  171. param[1]);
  172. else
  173. rc = -EINVAL;
  174. } else if (!strcmp(access_str, "swrm_peek")) {
  175. /* read */
  176. rc = get_parameters(lbuf, param, 1);
  177. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  178. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  179. else
  180. rc = -EINVAL;
  181. }
  182. if (rc == 0)
  183. rc = cnt;
  184. else
  185. pr_err("%s: rc = %d\n", __func__, rc);
  186. return rc;
  187. }
  188. static const struct file_operations swrm_debug_ops = {
  189. .open = swrm_debug_open,
  190. .write = swrm_debug_write,
  191. .read = swrm_debug_read,
  192. };
  193. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  194. {
  195. int ret = 0;
  196. if (!swrm->clk || !swrm->handle)
  197. return -EINVAL;
  198. mutex_lock(&swrm->clklock);
  199. if (enable) {
  200. if (!swrm->dev_up)
  201. goto exit;
  202. swrm->clk_ref_count++;
  203. if (swrm->clk_ref_count == 1) {
  204. ret = swrm->clk(swrm->handle, true);
  205. if (ret) {
  206. dev_err(swrm->dev,
  207. "%s: clock enable req failed",
  208. __func__);
  209. --swrm->clk_ref_count;
  210. }
  211. }
  212. } else if (--swrm->clk_ref_count == 0) {
  213. swrm->clk(swrm->handle, false);
  214. complete(&swrm->clk_off_complete);
  215. }
  216. if (swrm->clk_ref_count < 0) {
  217. pr_err("%s: swrm clk count mismatch\n", __func__);
  218. swrm->clk_ref_count = 0;
  219. }
  220. exit:
  221. mutex_unlock(&swrm->clklock);
  222. return ret;
  223. }
  224. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  225. u16 reg, u32 *value)
  226. {
  227. u32 temp = (u32)(*value);
  228. int ret = 0;
  229. mutex_lock(&swrm->devlock);
  230. if (!swrm->dev_up)
  231. goto err;
  232. ret = swrm_clk_request(swrm, TRUE);
  233. if (ret) {
  234. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  235. __func__);
  236. goto err;
  237. }
  238. iowrite32(temp, swrm->swrm_dig_base + reg);
  239. swrm_clk_request(swrm, FALSE);
  240. err:
  241. mutex_unlock(&swrm->devlock);
  242. return ret;
  243. }
  244. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  245. u16 reg, u32 *value)
  246. {
  247. u32 temp = 0;
  248. int ret = 0;
  249. mutex_lock(&swrm->devlock);
  250. if (!swrm->dev_up)
  251. goto err;
  252. ret = swrm_clk_request(swrm, TRUE);
  253. if (ret) {
  254. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  255. __func__);
  256. goto err;
  257. }
  258. temp = ioread32(swrm->swrm_dig_base + reg);
  259. *value = temp;
  260. swrm_clk_request(swrm, FALSE);
  261. err:
  262. mutex_unlock(&swrm->devlock);
  263. return ret;
  264. }
  265. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  266. {
  267. u32 val = 0;
  268. if (swrm->read)
  269. val = swrm->read(swrm->handle, reg_addr);
  270. else
  271. swrm_ahb_read(swrm, reg_addr, &val);
  272. return val;
  273. }
  274. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  275. {
  276. if (swrm->write)
  277. swrm->write(swrm->handle, reg_addr, val);
  278. else
  279. swrm_ahb_write(swrm, reg_addr, &val);
  280. }
  281. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  282. u32 *val, unsigned int length)
  283. {
  284. int i = 0;
  285. if (swrm->bulk_write)
  286. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  287. else {
  288. mutex_lock(&swrm->iolock);
  289. for (i = 0; i < length; i++) {
  290. /* wait for FIFO WR command to complete to avoid overflow */
  291. usleep_range(100, 105);
  292. swr_master_write(swrm, reg_addr[i], val[i]);
  293. }
  294. mutex_unlock(&swrm->iolock);
  295. }
  296. return 0;
  297. }
  298. static bool swrm_is_port_en(struct swr_master *mstr)
  299. {
  300. return !!(mstr->num_port);
  301. }
  302. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  303. struct port_params *params)
  304. {
  305. u8 i;
  306. struct port_params *config = params;
  307. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  308. /* wsa uses single frame structure for all configurations */
  309. if (!swrm->mport_cfg[i].port_en)
  310. continue;
  311. swrm->mport_cfg[i].sinterval = config[i].si;
  312. swrm->mport_cfg[i].offset1 = config[i].off1;
  313. swrm->mport_cfg[i].offset2 = config[i].off2;
  314. swrm->mport_cfg[i].hstart = config[i].hstart;
  315. swrm->mport_cfg[i].hstop = config[i].hstop;
  316. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  317. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  318. swrm->mport_cfg[i].word_length = config[i].wd_len;
  319. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  320. }
  321. }
  322. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  323. {
  324. struct port_params *params;
  325. switch (swrm->master_id) {
  326. case MASTER_ID_WSA:
  327. params = wsa_frame_superset;
  328. break;
  329. case MASTER_ID_RX:
  330. /* Two RX tables for dsd and without dsd enabled */
  331. if (swrm->mport_cfg[4].port_en)
  332. params = rx_frame_params_dsd;
  333. else
  334. params = rx_frame_params;
  335. break;
  336. case MASTER_ID_TX:
  337. params = tx_frame_params_superset;
  338. break;
  339. default: /* MASTER_GENERIC*/
  340. /* computer generic frame parameters */
  341. return -EINVAL;
  342. }
  343. copy_port_tables(swrm, params);
  344. return 0;
  345. }
  346. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  347. u8 *mstr_ch_mask, u8 mstr_prt_type,
  348. u8 slv_port_id)
  349. {
  350. int i, j;
  351. *mstr_port_id = 0;
  352. for (i = 1; i <= swrm->num_ports; i++) {
  353. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  354. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  355. goto found;
  356. }
  357. }
  358. found:
  359. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  360. dev_err(swrm->dev, "%s: port type not supported by master\n",
  361. __func__);
  362. return -EINVAL;
  363. }
  364. /* id 0 corresponds to master port 1 */
  365. *mstr_port_id = i - 1;
  366. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  367. return 0;
  368. }
  369. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  370. u8 dev_addr, u16 reg_addr)
  371. {
  372. u32 val;
  373. u8 id = *cmd_id;
  374. if (id != SWR_BROADCAST_CMD_ID) {
  375. if (id < 14)
  376. id += 1;
  377. else
  378. id = 0;
  379. *cmd_id = id;
  380. }
  381. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  382. return val;
  383. }
  384. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  385. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  386. u32 len)
  387. {
  388. u32 val;
  389. u32 retry_attempt = 0;
  390. mutex_lock(&swrm->iolock);
  391. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  392. /* wait for FIFO RD to complete to avoid overflow */
  393. usleep_range(100, 105);
  394. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  395. /* wait for FIFO RD CMD complete to avoid overflow */
  396. usleep_range(250, 255);
  397. retry_read:
  398. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  399. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  400. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  401. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  402. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  403. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  404. /* wait 500 us before retry on fifo read failure */
  405. usleep_range(500, 505);
  406. retry_attempt++;
  407. goto retry_read;
  408. } else {
  409. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  410. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  411. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  412. dev_addr, *cmd_data);
  413. dev_err_ratelimited(swrm->dev,
  414. "%s: failed to read fifo\n", __func__);
  415. }
  416. }
  417. mutex_unlock(&swrm->iolock);
  418. return 0;
  419. }
  420. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  421. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  422. {
  423. u32 val;
  424. int ret = 0;
  425. mutex_lock(&swrm->iolock);
  426. if (!cmd_id)
  427. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  428. dev_addr, reg_addr);
  429. else
  430. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  431. dev_addr, reg_addr);
  432. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  433. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  434. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  435. /* wait for FIFO WR command to complete to avoid overflow */
  436. usleep_range(250, 255);
  437. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  438. if (cmd_id == 0xF) {
  439. /*
  440. * sleep for 10ms for MSM soundwire variant to allow broadcast
  441. * command to complete.
  442. */
  443. if (swrm_is_msm_variant(swrm->version))
  444. usleep_range(10000, 10100);
  445. else
  446. wait_for_completion_timeout(&swrm->broadcast,
  447. (2 * HZ/10));
  448. }
  449. mutex_unlock(&swrm->iolock);
  450. return ret;
  451. }
  452. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  453. void *buf, u32 len)
  454. {
  455. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  456. int ret = 0;
  457. int val;
  458. u8 *reg_val = (u8 *)buf;
  459. if (!swrm) {
  460. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  461. return -EINVAL;
  462. }
  463. if (!dev_num) {
  464. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  465. return -EINVAL;
  466. }
  467. mutex_lock(&swrm->devlock);
  468. if (!swrm->dev_up) {
  469. mutex_unlock(&swrm->devlock);
  470. return 0;
  471. }
  472. mutex_unlock(&swrm->devlock);
  473. pm_runtime_get_sync(swrm->dev);
  474. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  475. if (!ret)
  476. *reg_val = (u8)val;
  477. pm_runtime_put_autosuspend(swrm->dev);
  478. pm_runtime_mark_last_busy(swrm->dev);
  479. return ret;
  480. }
  481. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  482. const void *buf)
  483. {
  484. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  485. int ret = 0;
  486. u8 reg_val = *(u8 *)buf;
  487. if (!swrm) {
  488. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  489. return -EINVAL;
  490. }
  491. if (!dev_num) {
  492. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  493. return -EINVAL;
  494. }
  495. mutex_lock(&swrm->devlock);
  496. if (!swrm->dev_up) {
  497. mutex_unlock(&swrm->devlock);
  498. return 0;
  499. }
  500. mutex_unlock(&swrm->devlock);
  501. pm_runtime_get_sync(swrm->dev);
  502. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  503. pm_runtime_put_autosuspend(swrm->dev);
  504. pm_runtime_mark_last_busy(swrm->dev);
  505. return ret;
  506. }
  507. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  508. const void *buf, size_t len)
  509. {
  510. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  511. int ret = 0;
  512. int i;
  513. u32 *val;
  514. u32 *swr_fifo_reg;
  515. if (!swrm || !swrm->handle) {
  516. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  517. return -EINVAL;
  518. }
  519. if (len <= 0)
  520. return -EINVAL;
  521. mutex_lock(&swrm->devlock);
  522. if (!swrm->dev_up) {
  523. mutex_unlock(&swrm->devlock);
  524. return 0;
  525. }
  526. mutex_unlock(&swrm->devlock);
  527. pm_runtime_get_sync(swrm->dev);
  528. if (dev_num) {
  529. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  530. if (!swr_fifo_reg) {
  531. ret = -ENOMEM;
  532. goto err;
  533. }
  534. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  535. if (!val) {
  536. ret = -ENOMEM;
  537. goto mem_fail;
  538. }
  539. for (i = 0; i < len; i++) {
  540. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  541. ((u8 *)buf)[i],
  542. dev_num,
  543. ((u16 *)reg)[i]);
  544. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  545. }
  546. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  547. if (ret) {
  548. dev_err(&master->dev, "%s: bulk write failed\n",
  549. __func__);
  550. ret = -EINVAL;
  551. }
  552. } else {
  553. dev_err(&master->dev,
  554. "%s: No support of Bulk write for master regs\n",
  555. __func__);
  556. ret = -EINVAL;
  557. goto err;
  558. }
  559. kfree(val);
  560. mem_fail:
  561. kfree(swr_fifo_reg);
  562. err:
  563. pm_runtime_put_autosuspend(swrm->dev);
  564. pm_runtime_mark_last_busy(swrm->dev);
  565. return ret;
  566. }
  567. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  568. {
  569. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  570. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  571. }
  572. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  573. u8 row, u8 col)
  574. {
  575. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  576. SWRS_SCP_FRAME_CTRL_BANK(bank));
  577. }
  578. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  579. u8 slv_port, u8 dev_num)
  580. {
  581. struct swr_port_info *port_req = NULL;
  582. list_for_each_entry(port_req, &mport->port_req_list, list) {
  583. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  584. if ((port_req->slave_port_id == slv_port)
  585. && (port_req->dev_num == dev_num))
  586. return port_req;
  587. }
  588. return NULL;
  589. }
  590. static bool swrm_remove_from_group(struct swr_master *master)
  591. {
  592. struct swr_device *swr_dev;
  593. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  594. bool is_removed = false;
  595. if (!swrm)
  596. goto end;
  597. mutex_lock(&swrm->mlock);
  598. if ((swrm->num_rx_chs > 1) &&
  599. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  600. list_for_each_entry(swr_dev, &master->devices,
  601. dev_list) {
  602. swr_dev->group_id = SWR_GROUP_NONE;
  603. master->gr_sid = 0;
  604. }
  605. is_removed = true;
  606. }
  607. mutex_unlock(&swrm->mlock);
  608. end:
  609. return is_removed;
  610. }
  611. static void swrm_disable_ports(struct swr_master *master,
  612. u8 bank)
  613. {
  614. u32 value;
  615. struct swr_port_info *port_req;
  616. int i;
  617. struct swrm_mports *mport;
  618. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  619. if (!swrm) {
  620. pr_err("%s: swrm is null\n", __func__);
  621. return;
  622. }
  623. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  624. master->num_port);
  625. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  626. mport = &(swrm->mport_cfg[i]);
  627. if (!mport->port_en)
  628. continue;
  629. list_for_each_entry(port_req, &mport->port_req_list, list) {
  630. /* skip ports with no change req's*/
  631. if (port_req->req_ch == port_req->ch_en)
  632. continue;
  633. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  634. port_req->dev_num, 0x00,
  635. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  636. bank));
  637. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  638. __func__, i,
  639. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  640. }
  641. value = ((mport->req_ch)
  642. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  643. value |= ((mport->offset2)
  644. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  645. value |= ((mport->offset1)
  646. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  647. value |= mport->sinterval;
  648. swr_master_write(swrm,
  649. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  650. value);
  651. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  652. __func__, i,
  653. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  654. }
  655. }
  656. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  657. {
  658. struct swr_port_info *port_req, *next;
  659. int i;
  660. struct swrm_mports *mport;
  661. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  662. if (!swrm) {
  663. pr_err("%s: swrm is null\n", __func__);
  664. return;
  665. }
  666. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  667. master->num_port);
  668. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  669. mport = &(swrm->mport_cfg[i]);
  670. list_for_each_entry_safe(port_req, next,
  671. &mport->port_req_list, list) {
  672. /* skip ports without new ch req */
  673. if (port_req->ch_en == port_req->req_ch)
  674. continue;
  675. /* remove new ch req's*/
  676. port_req->ch_en = port_req->req_ch;
  677. /* If no streams enabled on port, remove the port req */
  678. if (port_req->ch_en == 0) {
  679. list_del(&port_req->list);
  680. kfree(port_req);
  681. }
  682. }
  683. /* remove new ch req's on mport*/
  684. mport->ch_en = mport->req_ch;
  685. if (!(mport->ch_en)) {
  686. mport->port_en = false;
  687. master->port_en_mask &= ~i;
  688. }
  689. }
  690. }
  691. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  692. {
  693. u32 value, slv_id;
  694. struct swr_port_info *port_req;
  695. int i;
  696. struct swrm_mports *mport;
  697. u32 reg[SWRM_MAX_PORT_REG];
  698. u32 val[SWRM_MAX_PORT_REG];
  699. int len = 0;
  700. u8 hparams;
  701. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  702. if (!swrm) {
  703. pr_err("%s: swrm is null\n", __func__);
  704. return;
  705. }
  706. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  707. master->num_port);
  708. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  709. mport = &(swrm->mport_cfg[i]);
  710. if (!mport->port_en)
  711. continue;
  712. list_for_each_entry(port_req, &mport->port_req_list, list) {
  713. slv_id = port_req->slave_port_id;
  714. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  715. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  716. port_req->dev_num, 0x00,
  717. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  718. bank));
  719. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  720. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  721. port_req->dev_num, 0x00,
  722. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  723. bank));
  724. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  725. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  726. port_req->dev_num, 0x00,
  727. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  728. bank));
  729. if (mport->offset2 != SWR_INVALID_PARAM) {
  730. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  731. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  732. port_req->dev_num, 0x00,
  733. SWRS_DP_OFFSET_CONTROL_2_BANK(
  734. slv_id, bank));
  735. }
  736. if (mport->hstart != SWR_INVALID_PARAM
  737. && mport->hstop != SWR_INVALID_PARAM) {
  738. hparams = (mport->hstart << 4) | mport->hstop;
  739. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  740. val[len++] = SWR_REG_VAL_PACK(hparams,
  741. port_req->dev_num, 0x00,
  742. SWRS_DP_HCONTROL_BANK(slv_id,
  743. bank));
  744. }
  745. if (mport->word_length != SWR_INVALID_PARAM) {
  746. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  747. val[len++] =
  748. SWR_REG_VAL_PACK(mport->word_length,
  749. port_req->dev_num, 0x00,
  750. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  751. }
  752. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  753. && swrm->master_id != MASTER_ID_WSA) {
  754. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  755. val[len++] =
  756. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  757. port_req->dev_num, 0x00,
  758. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  759. bank));
  760. }
  761. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  762. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  763. val[len++] =
  764. SWR_REG_VAL_PACK(mport->blk_grp_count,
  765. port_req->dev_num, 0x00,
  766. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  767. bank));
  768. }
  769. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  770. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  771. val[len++] =
  772. SWR_REG_VAL_PACK(mport->lane_ctrl,
  773. port_req->dev_num, 0x00,
  774. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  775. bank));
  776. }
  777. port_req->ch_en = port_req->req_ch;
  778. }
  779. value = ((mport->req_ch)
  780. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  781. if (mport->offset2 != SWR_INVALID_PARAM)
  782. value |= ((mport->offset2)
  783. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  784. value |= ((mport->offset1)
  785. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  786. value |= mport->sinterval;
  787. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  788. val[len++] = value;
  789. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  790. __func__, i,
  791. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  792. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  793. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  794. val[len++] = mport->lane_ctrl;
  795. }
  796. if (mport->word_length != SWR_INVALID_PARAM) {
  797. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  798. val[len++] = mport->word_length;
  799. }
  800. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  801. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  802. val[len++] = mport->blk_grp_count;
  803. }
  804. if (mport->hstart != SWR_INVALID_PARAM
  805. && mport->hstop != SWR_INVALID_PARAM) {
  806. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  807. hparams = (mport->hstop << 4) | mport->hstart;
  808. val[len++] = hparams;
  809. } else {
  810. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  811. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  812. val[len++] = hparams;
  813. }
  814. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  815. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  816. val[len++] = mport->blk_pack_mode;
  817. }
  818. mport->ch_en = mport->req_ch;
  819. }
  820. swr_master_bulk_write(swrm, reg, val, len);
  821. }
  822. static void swrm_apply_port_config(struct swr_master *master)
  823. {
  824. u8 bank;
  825. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  826. if (!swrm) {
  827. pr_err("%s: Invalid handle to swr controller\n",
  828. __func__);
  829. return;
  830. }
  831. bank = get_inactive_bank_num(swrm);
  832. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  833. __func__, bank, master->num_port);
  834. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  835. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  836. swrm_copy_data_port_config(master, bank);
  837. }
  838. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  839. {
  840. u8 bank;
  841. u32 value, n_row, n_col;
  842. int ret;
  843. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  844. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  845. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  846. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  847. u8 inactive_bank;
  848. if (!swrm) {
  849. pr_err("%s: swrm is null\n", __func__);
  850. return -EFAULT;
  851. }
  852. mutex_lock(&swrm->mlock);
  853. bank = get_inactive_bank_num(swrm);
  854. if (enable) {
  855. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  856. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  857. __func__);
  858. goto exit;
  859. }
  860. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  861. ret = swrm_get_port_config(swrm);
  862. if (ret) {
  863. /* cannot accommodate ports */
  864. swrm_cleanup_disabled_port_reqs(master);
  865. mutex_unlock(&swrm->mlock);
  866. return -EINVAL;
  867. }
  868. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  869. SWRM_INTERRUPT_STATUS_MASK);
  870. /* apply the new port config*/
  871. swrm_apply_port_config(master);
  872. } else {
  873. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  874. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  875. __func__);
  876. goto exit;
  877. }
  878. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  879. swrm_disable_ports(master, bank);
  880. }
  881. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  882. __func__, enable, swrm->num_cfg_devs);
  883. if (enable) {
  884. /* set col = 16 */
  885. n_col = SWR_MAX_COL;
  886. } else {
  887. /*
  888. * Do not change to col = 2 if there are still active ports
  889. */
  890. if (!master->num_port)
  891. n_col = SWR_MIN_COL;
  892. else
  893. n_col = SWR_MAX_COL;
  894. }
  895. /* Use default 50 * x, frame shape. Change based on mclk */
  896. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  897. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  898. n_col ? 16 : 2);
  899. n_row = SWR_ROW_64;
  900. } else {
  901. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  902. n_col ? 16 : 2);
  903. n_row = SWR_ROW_50;
  904. }
  905. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  906. value &= (~mask);
  907. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  908. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  909. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  910. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  911. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  912. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  913. enable_bank_switch(swrm, bank, n_row, n_col);
  914. inactive_bank = bank ? 0 : 1;
  915. if (enable)
  916. swrm_copy_data_port_config(master, inactive_bank);
  917. else {
  918. swrm_disable_ports(master, inactive_bank);
  919. swrm_cleanup_disabled_port_reqs(master);
  920. }
  921. if (!swrm_is_port_en(master)) {
  922. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  923. __func__);
  924. pm_runtime_mark_last_busy(swrm->dev);
  925. pm_runtime_put_autosuspend(swrm->dev);
  926. }
  927. exit:
  928. mutex_unlock(&swrm->mlock);
  929. return 0;
  930. }
  931. static int swrm_connect_port(struct swr_master *master,
  932. struct swr_params *portinfo)
  933. {
  934. int i;
  935. struct swr_port_info *port_req;
  936. int ret = 0;
  937. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  938. struct swrm_mports *mport;
  939. u8 mstr_port_id, mstr_ch_msk;
  940. dev_dbg(&master->dev, "%s: enter\n", __func__);
  941. if (!portinfo)
  942. return -EINVAL;
  943. if (!swrm) {
  944. dev_err(&master->dev,
  945. "%s: Invalid handle to swr controller\n",
  946. __func__);
  947. return -EINVAL;
  948. }
  949. mutex_lock(&swrm->mlock);
  950. mutex_lock(&swrm->devlock);
  951. if (!swrm->dev_up) {
  952. mutex_unlock(&swrm->devlock);
  953. mutex_unlock(&swrm->mlock);
  954. return -EINVAL;
  955. }
  956. mutex_unlock(&swrm->devlock);
  957. if (!swrm_is_port_en(master))
  958. pm_runtime_get_sync(swrm->dev);
  959. for (i = 0; i < portinfo->num_port; i++) {
  960. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  961. portinfo->port_type[i],
  962. portinfo->port_id[i]);
  963. if (ret) {
  964. dev_err(&master->dev,
  965. "%s: mstr portid for slv port %d not found\n",
  966. __func__, portinfo->port_id[i]);
  967. goto port_fail;
  968. }
  969. mport = &(swrm->mport_cfg[mstr_port_id]);
  970. /* get port req */
  971. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  972. portinfo->dev_num);
  973. if (!port_req) {
  974. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  975. __func__, portinfo->port_id[i],
  976. portinfo->dev_num);
  977. port_req = kzalloc(sizeof(struct swr_port_info),
  978. GFP_KERNEL);
  979. if (!port_req) {
  980. ret = -ENOMEM;
  981. goto mem_fail;
  982. }
  983. port_req->dev_num = portinfo->dev_num;
  984. port_req->slave_port_id = portinfo->port_id[i];
  985. port_req->num_ch = portinfo->num_ch[i];
  986. port_req->ch_rate = portinfo->ch_rate[i];
  987. port_req->ch_en = 0;
  988. port_req->master_port_id = mstr_port_id;
  989. list_add(&port_req->list, &mport->port_req_list);
  990. }
  991. port_req->req_ch |= portinfo->ch_en[i];
  992. dev_dbg(&master->dev,
  993. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  994. __func__, port_req->master_port_id,
  995. port_req->slave_port_id, port_req->ch_rate,
  996. port_req->num_ch);
  997. /* Put the port req on master port */
  998. mport = &(swrm->mport_cfg[mstr_port_id]);
  999. mport->port_en = true;
  1000. mport->req_ch |= mstr_ch_msk;
  1001. master->port_en_mask |= (1 << mstr_port_id);
  1002. }
  1003. master->num_port += portinfo->num_port;
  1004. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1005. swr_port_response(master, portinfo->tid);
  1006. mutex_unlock(&swrm->mlock);
  1007. return 0;
  1008. port_fail:
  1009. mem_fail:
  1010. /* cleanup port reqs in error condition */
  1011. swrm_cleanup_disabled_port_reqs(master);
  1012. mutex_unlock(&swrm->mlock);
  1013. return ret;
  1014. }
  1015. static int swrm_disconnect_port(struct swr_master *master,
  1016. struct swr_params *portinfo)
  1017. {
  1018. int i, ret = 0;
  1019. struct swr_port_info *port_req;
  1020. struct swrm_mports *mport;
  1021. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1022. u8 mstr_port_id, mstr_ch_mask;
  1023. if (!swrm) {
  1024. dev_err(&master->dev,
  1025. "%s: Invalid handle to swr controller\n",
  1026. __func__);
  1027. return -EINVAL;
  1028. }
  1029. if (!portinfo) {
  1030. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1031. return -EINVAL;
  1032. }
  1033. mutex_lock(&swrm->mlock);
  1034. for (i = 0; i < portinfo->num_port; i++) {
  1035. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1036. portinfo->port_type[i], portinfo->port_id[i]);
  1037. if (ret) {
  1038. dev_err(&master->dev,
  1039. "%s: mstr portid for slv port %d not found\n",
  1040. __func__, portinfo->port_id[i]);
  1041. mutex_unlock(&swrm->mlock);
  1042. return -EINVAL;
  1043. }
  1044. mport = &(swrm->mport_cfg[mstr_port_id]);
  1045. /* get port req */
  1046. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1047. portinfo->dev_num);
  1048. if (!port_req) {
  1049. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1050. __func__, portinfo->port_id[i]);
  1051. mutex_unlock(&swrm->mlock);
  1052. return -EINVAL;
  1053. }
  1054. port_req->req_ch &= ~portinfo->ch_en[i];
  1055. mport->req_ch &= ~mstr_ch_mask;
  1056. }
  1057. master->num_port -= portinfo->num_port;
  1058. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1059. swr_port_response(master, portinfo->tid);
  1060. mutex_unlock(&swrm->mlock);
  1061. return 0;
  1062. }
  1063. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1064. int status, u8 *devnum)
  1065. {
  1066. int i;
  1067. bool found = false;
  1068. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1069. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1070. *devnum = i;
  1071. found = true;
  1072. break;
  1073. }
  1074. status >>= 2;
  1075. }
  1076. if (found)
  1077. return 0;
  1078. else
  1079. return -EINVAL;
  1080. }
  1081. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1082. int status, u8 *devnum)
  1083. {
  1084. int i;
  1085. int new_sts = status;
  1086. int ret = SWR_NOT_PRESENT;
  1087. if (status != swrm->slave_status) {
  1088. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1089. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1090. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1091. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1092. *devnum = i;
  1093. break;
  1094. }
  1095. status >>= 2;
  1096. swrm->slave_status >>= 2;
  1097. }
  1098. swrm->slave_status = new_sts;
  1099. }
  1100. return ret;
  1101. }
  1102. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1103. {
  1104. struct swr_mstr_ctrl *swrm = dev;
  1105. u32 value, intr_sts, intr_mask;
  1106. u32 temp = 0;
  1107. u32 status, chg_sts, i;
  1108. u8 devnum = 0;
  1109. int ret = IRQ_HANDLED;
  1110. struct swr_device *swr_dev;
  1111. struct swr_master *mstr = &swrm->master;
  1112. mutex_lock(&swrm->reslock);
  1113. swrm_clk_request(swrm, true);
  1114. mutex_unlock(&swrm->reslock);
  1115. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1116. intr_mask = swr_master_read(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN);
  1117. intr_sts &= intr_mask;
  1118. handle_irq:
  1119. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1120. value = intr_sts & (1 << i);
  1121. if (!value)
  1122. continue;
  1123. switch (value) {
  1124. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1125. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1126. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1127. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1128. if (ret) {
  1129. dev_err_ratelimited(swrm->dev,
  1130. "no slave alert found.spurious interrupt\n");
  1131. break;
  1132. }
  1133. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1134. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1135. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1136. SWRS_SCP_INT_STATUS_CLEAR_1);
  1137. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1138. SWRS_SCP_INT_STATUS_CLEAR_1);
  1139. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1140. if (swr_dev->dev_num != devnum)
  1141. continue;
  1142. if (swr_dev->slave_irq) {
  1143. do {
  1144. handle_nested_irq(
  1145. irq_find_mapping(
  1146. swr_dev->slave_irq, 0));
  1147. } while (swr_dev->slave_irq_pending);
  1148. }
  1149. }
  1150. break;
  1151. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1152. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1153. break;
  1154. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1155. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1156. if (status == swrm->slave_status) {
  1157. dev_dbg(swrm->dev,
  1158. "%s: No change in slave status: %d\n",
  1159. __func__, status);
  1160. break;
  1161. }
  1162. chg_sts = swrm_check_slave_change_status(swrm, status,
  1163. &devnum);
  1164. switch (chg_sts) {
  1165. case SWR_NOT_PRESENT:
  1166. dev_dbg(swrm->dev, "device %d got detached\n",
  1167. devnum);
  1168. break;
  1169. case SWR_ATTACHED_OK:
  1170. dev_dbg(swrm->dev, "device %d got attached\n",
  1171. devnum);
  1172. /* enable host irq from slave device*/
  1173. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1174. SWRS_SCP_INT_STATUS_CLEAR_1);
  1175. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1176. SWRS_SCP_INT_STATUS_MASK_1);
  1177. break;
  1178. case SWR_ALERT:
  1179. dev_dbg(swrm->dev,
  1180. "device %d has pending interrupt\n",
  1181. devnum);
  1182. break;
  1183. }
  1184. break;
  1185. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1186. dev_err_ratelimited(swrm->dev,
  1187. "SWR bus clsh detected\n");
  1188. break;
  1189. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1190. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1191. break;
  1192. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1193. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1194. break;
  1195. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1196. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1197. break;
  1198. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1199. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1200. dev_err_ratelimited(swrm->dev,
  1201. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1202. value);
  1203. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1204. break;
  1205. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1206. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1207. intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1208. swr_master_write(swrm,
  1209. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, intr_mask);
  1210. break;
  1211. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1212. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1213. intr_mask &=
  1214. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1215. swr_master_write(swrm,
  1216. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, intr_mask);
  1217. break;
  1218. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1219. complete(&swrm->broadcast);
  1220. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1221. break;
  1222. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1223. break;
  1224. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1225. break;
  1226. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1227. break;
  1228. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1229. complete(&swrm->reset);
  1230. break;
  1231. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1232. break;
  1233. default:
  1234. dev_err_ratelimited(swrm->dev,
  1235. "SWR unknown interrupt\n");
  1236. ret = IRQ_NONE;
  1237. break;
  1238. }
  1239. }
  1240. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1241. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1242. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1243. intr_sts &= intr_mask;
  1244. if (intr_sts) {
  1245. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1246. goto handle_irq;
  1247. }
  1248. mutex_lock(&swrm->reslock);
  1249. swrm_clk_request(swrm, false);
  1250. mutex_unlock(&swrm->reslock);
  1251. return ret;
  1252. }
  1253. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1254. {
  1255. struct swr_mstr_ctrl *swrm = dev;
  1256. int ret = IRQ_HANDLED;
  1257. if (!swrm || !(swrm->dev)) {
  1258. pr_err("%s: swrm or dev is null\n", __func__);
  1259. return IRQ_NONE;
  1260. }
  1261. mutex_lock(&swrm->devlock);
  1262. if (!swrm->dev_up) {
  1263. if (swrm->wake_irq > 0)
  1264. disable_irq_nosync(swrm->wake_irq);
  1265. mutex_unlock(&swrm->devlock);
  1266. return ret;
  1267. }
  1268. mutex_unlock(&swrm->devlock);
  1269. if (swrm->wake_irq > 0)
  1270. disable_irq_nosync(swrm->wake_irq);
  1271. pm_runtime_get_sync(swrm->dev);
  1272. pm_runtime_mark_last_busy(swrm->dev);
  1273. pm_runtime_put_autosuspend(swrm->dev);
  1274. return ret;
  1275. }
  1276. static void swrm_wakeup_work(struct work_struct *work)
  1277. {
  1278. struct swr_mstr_ctrl *swrm;
  1279. swrm = container_of(work, struct swr_mstr_ctrl,
  1280. wakeup_work);
  1281. if (!swrm || !(swrm->dev)) {
  1282. pr_err("%s: swrm or dev is null\n", __func__);
  1283. return;
  1284. }
  1285. mutex_lock(&swrm->devlock);
  1286. if (!swrm->dev_up) {
  1287. mutex_unlock(&swrm->devlock);
  1288. return;
  1289. }
  1290. mutex_unlock(&swrm->devlock);
  1291. pm_runtime_get_sync(swrm->dev);
  1292. pm_runtime_mark_last_busy(swrm->dev);
  1293. pm_runtime_put_autosuspend(swrm->dev);
  1294. }
  1295. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1296. {
  1297. u32 val;
  1298. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1299. val = (swrm->slave_status >> (devnum * 2));
  1300. val &= SWRM_MCP_SLV_STATUS_MASK;
  1301. return val;
  1302. }
  1303. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1304. u8 *dev_num)
  1305. {
  1306. int i;
  1307. u64 id = 0;
  1308. int ret = -EINVAL;
  1309. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1310. struct swr_device *swr_dev;
  1311. u32 num_dev = 0;
  1312. if (!swrm) {
  1313. pr_err("%s: Invalid handle to swr controller\n",
  1314. __func__);
  1315. return ret;
  1316. }
  1317. if (swrm->num_dev)
  1318. num_dev = swrm->num_dev;
  1319. else
  1320. num_dev = mstr->num_dev;
  1321. mutex_lock(&swrm->devlock);
  1322. if (!swrm->dev_up) {
  1323. mutex_unlock(&swrm->devlock);
  1324. return ret;
  1325. }
  1326. mutex_unlock(&swrm->devlock);
  1327. pm_runtime_get_sync(swrm->dev);
  1328. for (i = 1; i < (num_dev + 1); i++) {
  1329. id = ((u64)(swr_master_read(swrm,
  1330. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1331. id |= swr_master_read(swrm,
  1332. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1333. /*
  1334. * As pm_runtime_get_sync() brings all slaves out of reset
  1335. * update logical device number for all slaves.
  1336. */
  1337. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1338. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1339. u32 status = swrm_get_device_status(swrm, i);
  1340. if ((status == 0x01) || (status == 0x02)) {
  1341. swr_dev->dev_num = i;
  1342. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1343. *dev_num = i;
  1344. ret = 0;
  1345. }
  1346. dev_dbg(swrm->dev,
  1347. "%s: devnum %d is assigned for dev addr %lx\n",
  1348. __func__, i, swr_dev->addr);
  1349. }
  1350. }
  1351. }
  1352. }
  1353. if (ret)
  1354. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1355. __func__, dev_id);
  1356. pm_runtime_mark_last_busy(swrm->dev);
  1357. pm_runtime_put_autosuspend(swrm->dev);
  1358. return ret;
  1359. }
  1360. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1361. {
  1362. int ret = 0;
  1363. u32 val;
  1364. u8 row_ctrl = SWR_ROW_50;
  1365. u8 col_ctrl = SWR_MIN_COL;
  1366. u8 ssp_period = 1;
  1367. u8 retry_cmd_num = 3;
  1368. u32 reg[SWRM_MAX_INIT_REG];
  1369. u32 value[SWRM_MAX_INIT_REG];
  1370. int len = 0;
  1371. /* Clear Rows and Cols */
  1372. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1373. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1374. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1375. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1376. value[len++] = val;
  1377. /* Set Auto enumeration flag */
  1378. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1379. value[len++] = 1;
  1380. /* Configure No pings */
  1381. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1382. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1383. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1384. reg[len] = SWRM_MCP_CFG_ADDR;
  1385. value[len++] = val;
  1386. /* Configure number of retries of a read/write cmd */
  1387. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1388. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1389. value[len++] = val;
  1390. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1391. value[len++] = 0x2;
  1392. /* Set IRQ to PULSE */
  1393. reg[len] = SWRM_COMP_CFG_ADDR;
  1394. value[len++] = 0x02;
  1395. reg[len] = SWRM_COMP_CFG_ADDR;
  1396. value[len++] = 0x03;
  1397. reg[len] = SWRM_INTERRUPT_CLEAR;
  1398. value[len++] = 0xFFFFFFFF;
  1399. /* Mask soundwire interrupts */
  1400. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1401. value[len++] = 0x1FFFD;
  1402. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1403. value[len++] = SWRM_INTERRUPT_STATUS_MASK;
  1404. swr_master_bulk_write(swrm, reg, value, len);
  1405. return ret;
  1406. }
  1407. static int swrm_event_notify(struct notifier_block *self,
  1408. unsigned long action, void *data)
  1409. {
  1410. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1411. event_notifier);
  1412. if (!swrm || !(swrm->dev)) {
  1413. pr_err("%s: swrm or dev is NULL\n", __func__);
  1414. return -EINVAL;
  1415. }
  1416. switch (action) {
  1417. case MSM_AUD_DC_EVENT:
  1418. schedule_work(&(swrm->dc_presence_work));
  1419. break;
  1420. case SWR_WAKE_IRQ_EVENT:
  1421. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1422. swrm->ipc_wakeup_triggered = true;
  1423. schedule_work(&swrm->wakeup_work);
  1424. }
  1425. break;
  1426. default:
  1427. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1428. __func__, action);
  1429. return -EINVAL;
  1430. }
  1431. return 0;
  1432. }
  1433. static void swrm_notify_work_fn(struct work_struct *work)
  1434. {
  1435. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1436. dc_presence_work);
  1437. if (!swrm || !swrm->pdev) {
  1438. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1439. return;
  1440. }
  1441. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1442. }
  1443. static int swrm_probe(struct platform_device *pdev)
  1444. {
  1445. struct swr_mstr_ctrl *swrm;
  1446. struct swr_ctrl_platform_data *pdata;
  1447. u32 i, num_ports, port_num, port_type, ch_mask;
  1448. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1449. int ret = 0;
  1450. /* Allocate soundwire master driver structure */
  1451. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1452. GFP_KERNEL);
  1453. if (!swrm) {
  1454. ret = -ENOMEM;
  1455. goto err_memory_fail;
  1456. }
  1457. swrm->pdev = pdev;
  1458. swrm->dev = &pdev->dev;
  1459. platform_set_drvdata(pdev, swrm);
  1460. swr_set_ctrl_data(&swrm->master, swrm);
  1461. pdata = dev_get_platdata(&pdev->dev);
  1462. if (!pdata) {
  1463. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1464. __func__);
  1465. ret = -EINVAL;
  1466. goto err_pdata_fail;
  1467. }
  1468. swrm->handle = (void *)pdata->handle;
  1469. if (!swrm->handle) {
  1470. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1471. __func__);
  1472. ret = -EINVAL;
  1473. goto err_pdata_fail;
  1474. }
  1475. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1476. &swrm->master_id);
  1477. if (ret) {
  1478. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1479. goto err_pdata_fail;
  1480. }
  1481. if (!(of_property_read_u32(pdev->dev.of_node,
  1482. "swrm-io-base", &swrm->swrm_base_reg)))
  1483. ret = of_property_read_u32(pdev->dev.of_node,
  1484. "swrm-io-base", &swrm->swrm_base_reg);
  1485. if (!swrm->swrm_base_reg) {
  1486. swrm->read = pdata->read;
  1487. if (!swrm->read) {
  1488. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1489. __func__);
  1490. ret = -EINVAL;
  1491. goto err_pdata_fail;
  1492. }
  1493. swrm->write = pdata->write;
  1494. if (!swrm->write) {
  1495. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1496. __func__);
  1497. ret = -EINVAL;
  1498. goto err_pdata_fail;
  1499. }
  1500. swrm->bulk_write = pdata->bulk_write;
  1501. if (!swrm->bulk_write) {
  1502. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1503. __func__);
  1504. ret = -EINVAL;
  1505. goto err_pdata_fail;
  1506. }
  1507. } else {
  1508. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1509. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1510. }
  1511. swrm->clk = pdata->clk;
  1512. if (!swrm->clk) {
  1513. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1514. __func__);
  1515. ret = -EINVAL;
  1516. goto err_pdata_fail;
  1517. }
  1518. if (of_property_read_u32(pdev->dev.of_node,
  1519. "qcom,swr-clock-stop-mode0",
  1520. &swrm->clk_stop_mode0_supp)) {
  1521. swrm->clk_stop_mode0_supp = FALSE;
  1522. }
  1523. /* Parse soundwire port mapping */
  1524. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1525. &num_ports);
  1526. if (ret) {
  1527. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1528. goto err_pdata_fail;
  1529. }
  1530. swrm->num_ports = num_ports;
  1531. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1532. &map_size)) {
  1533. dev_err(swrm->dev, "missing port mapping\n");
  1534. goto err_pdata_fail;
  1535. }
  1536. map_length = map_size / (3 * sizeof(u32));
  1537. if (num_ports > SWR_MSTR_PORT_LEN) {
  1538. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1539. __func__);
  1540. ret = -EINVAL;
  1541. goto err_pdata_fail;
  1542. }
  1543. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1544. if (!temp) {
  1545. ret = -ENOMEM;
  1546. goto err_pdata_fail;
  1547. }
  1548. ret = of_property_read_u32_array(pdev->dev.of_node,
  1549. "qcom,swr-port-mapping", temp, 3 * map_length);
  1550. if (ret) {
  1551. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1552. __func__);
  1553. goto err_pdata_fail;
  1554. }
  1555. for (i = 0; i < map_length; i++) {
  1556. port_num = temp[3 * i];
  1557. port_type = temp[3 * i + 1];
  1558. ch_mask = temp[3 * i + 2];
  1559. if (port_num != old_port_num)
  1560. ch_iter = 0;
  1561. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1562. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1563. old_port_num = port_num;
  1564. }
  1565. devm_kfree(&pdev->dev, temp);
  1566. swrm->reg_irq = pdata->reg_irq;
  1567. swrm->master.read = swrm_read;
  1568. swrm->master.write = swrm_write;
  1569. swrm->master.bulk_write = swrm_bulk_write;
  1570. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1571. swrm->master.connect_port = swrm_connect_port;
  1572. swrm->master.disconnect_port = swrm_disconnect_port;
  1573. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1574. swrm->master.remove_from_group = swrm_remove_from_group;
  1575. swrm->master.dev.parent = &pdev->dev;
  1576. swrm->master.dev.of_node = pdev->dev.of_node;
  1577. swrm->master.num_port = 0;
  1578. swrm->rcmd_id = 0;
  1579. swrm->wcmd_id = 0;
  1580. swrm->slave_status = 0;
  1581. swrm->num_rx_chs = 0;
  1582. swrm->clk_ref_count = 0;
  1583. swrm->mclk_freq = MCLK_FREQ;
  1584. swrm->dev_up = true;
  1585. swrm->state = SWR_MSTR_UP;
  1586. swrm->ipc_wakeup = false;
  1587. swrm->ipc_wakeup_triggered = false;
  1588. init_completion(&swrm->reset);
  1589. init_completion(&swrm->broadcast);
  1590. init_completion(&swrm->clk_off_complete);
  1591. mutex_init(&swrm->mlock);
  1592. mutex_init(&swrm->reslock);
  1593. mutex_init(&swrm->force_down_lock);
  1594. mutex_init(&swrm->iolock);
  1595. mutex_init(&swrm->clklock);
  1596. mutex_init(&swrm->devlock);
  1597. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1598. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1599. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1600. &swrm->num_dev);
  1601. if (ret) {
  1602. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1603. __func__, "qcom,swr-num-dev");
  1604. } else {
  1605. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1606. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1607. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1608. ret = -EINVAL;
  1609. goto err_pdata_fail;
  1610. }
  1611. }
  1612. if (swrm->reg_irq) {
  1613. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1614. SWR_IRQ_REGISTER);
  1615. if (ret) {
  1616. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1617. __func__, ret);
  1618. goto err_irq_fail;
  1619. }
  1620. } else {
  1621. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1622. if (swrm->irq < 0) {
  1623. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1624. __func__, swrm->irq);
  1625. goto err_irq_fail;
  1626. }
  1627. ret = request_threaded_irq(swrm->irq, NULL,
  1628. swr_mstr_interrupt,
  1629. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1630. "swr_master_irq", swrm);
  1631. if (ret) {
  1632. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1633. __func__, ret);
  1634. goto err_irq_fail;
  1635. }
  1636. }
  1637. ret = swr_register_master(&swrm->master);
  1638. if (ret) {
  1639. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1640. goto err_mstr_fail;
  1641. }
  1642. /* Add devices registered with board-info as the
  1643. * controller will be up now
  1644. */
  1645. swr_master_add_boarddevices(&swrm->master);
  1646. mutex_lock(&swrm->mlock);
  1647. swrm_clk_request(swrm, true);
  1648. ret = swrm_master_init(swrm);
  1649. if (ret < 0) {
  1650. dev_err(&pdev->dev,
  1651. "%s: Error in master Initialization , err %d\n",
  1652. __func__, ret);
  1653. mutex_unlock(&swrm->mlock);
  1654. goto err_mstr_fail;
  1655. }
  1656. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1657. mutex_unlock(&swrm->mlock);
  1658. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1659. if (pdev->dev.of_node)
  1660. of_register_swr_devices(&swrm->master);
  1661. dbgswrm = swrm;
  1662. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1663. if (!IS_ERR(debugfs_swrm_dent)) {
  1664. debugfs_peek = debugfs_create_file("swrm_peek",
  1665. S_IFREG | 0444, debugfs_swrm_dent,
  1666. (void *) "swrm_peek", &swrm_debug_ops);
  1667. debugfs_poke = debugfs_create_file("swrm_poke",
  1668. S_IFREG | 0444, debugfs_swrm_dent,
  1669. (void *) "swrm_poke", &swrm_debug_ops);
  1670. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1671. S_IFREG | 0444, debugfs_swrm_dent,
  1672. (void *) "swrm_reg_dump",
  1673. &swrm_debug_ops);
  1674. }
  1675. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1676. pm_runtime_use_autosuspend(&pdev->dev);
  1677. pm_runtime_set_active(&pdev->dev);
  1678. pm_runtime_enable(&pdev->dev);
  1679. pm_runtime_mark_last_busy(&pdev->dev);
  1680. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1681. swrm->event_notifier.notifier_call = swrm_event_notify;
  1682. msm_aud_evt_register_client(&swrm->event_notifier);
  1683. return 0;
  1684. err_mstr_fail:
  1685. if (swrm->reg_irq)
  1686. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1687. swrm, SWR_IRQ_FREE);
  1688. else if (swrm->irq)
  1689. free_irq(swrm->irq, swrm);
  1690. err_irq_fail:
  1691. mutex_destroy(&swrm->mlock);
  1692. mutex_destroy(&swrm->reslock);
  1693. mutex_destroy(&swrm->force_down_lock);
  1694. mutex_destroy(&swrm->iolock);
  1695. mutex_destroy(&swrm->clklock);
  1696. err_pdata_fail:
  1697. err_memory_fail:
  1698. return ret;
  1699. }
  1700. static int swrm_remove(struct platform_device *pdev)
  1701. {
  1702. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1703. if (swrm->reg_irq)
  1704. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1705. swrm, SWR_IRQ_FREE);
  1706. else if (swrm->irq)
  1707. free_irq(swrm->irq, swrm);
  1708. else if (swrm->wake_irq > 0)
  1709. free_irq(swrm->wake_irq, swrm);
  1710. pm_runtime_disable(&pdev->dev);
  1711. pm_runtime_set_suspended(&pdev->dev);
  1712. swr_unregister_master(&swrm->master);
  1713. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1714. mutex_destroy(&swrm->mlock);
  1715. mutex_destroy(&swrm->reslock);
  1716. mutex_destroy(&swrm->iolock);
  1717. mutex_destroy(&swrm->clklock);
  1718. mutex_destroy(&swrm->force_down_lock);
  1719. devm_kfree(&pdev->dev, swrm);
  1720. return 0;
  1721. }
  1722. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1723. {
  1724. u32 val;
  1725. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1726. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1727. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1728. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1729. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1730. return 0;
  1731. }
  1732. #ifdef CONFIG_PM
  1733. static int swrm_runtime_resume(struct device *dev)
  1734. {
  1735. struct platform_device *pdev = to_platform_device(dev);
  1736. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1737. int ret = 0;
  1738. struct swr_master *mstr = &swrm->master;
  1739. struct swr_device *swr_dev;
  1740. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1741. __func__, swrm->state);
  1742. mutex_lock(&swrm->reslock);
  1743. if ((swrm->state == SWR_MSTR_DOWN) ||
  1744. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  1745. if (swrm->clk_stop_mode0_supp) {
  1746. if (swrm->ipc_wakeup)
  1747. msm_aud_evt_blocking_notifier_call_chain(
  1748. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1749. }
  1750. if (swrm_clk_request(swrm, true))
  1751. goto exit;
  1752. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1753. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1754. ret = swr_device_up(swr_dev);
  1755. if (ret) {
  1756. dev_err(dev,
  1757. "%s: failed to wakeup swr dev %d\n",
  1758. __func__, swr_dev->dev_num);
  1759. swrm_clk_request(swrm, false);
  1760. goto exit;
  1761. }
  1762. }
  1763. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1764. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1765. swrm_master_init(swrm);
  1766. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  1767. SWRS_SCP_INT_STATUS_MASK_1);
  1768. } else {
  1769. /*wake up from clock stop*/
  1770. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1771. usleep_range(100, 105);
  1772. }
  1773. swrm->state = SWR_MSTR_UP;
  1774. }
  1775. exit:
  1776. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1777. mutex_unlock(&swrm->reslock);
  1778. return ret;
  1779. }
  1780. static int swrm_runtime_suspend(struct device *dev)
  1781. {
  1782. struct platform_device *pdev = to_platform_device(dev);
  1783. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1784. int ret = 0;
  1785. struct swr_master *mstr = &swrm->master;
  1786. struct swr_device *swr_dev;
  1787. int current_state = 0;
  1788. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1789. __func__, swrm->state);
  1790. mutex_lock(&swrm->reslock);
  1791. mutex_lock(&swrm->force_down_lock);
  1792. current_state = swrm->state;
  1793. mutex_unlock(&swrm->force_down_lock);
  1794. if ((current_state == SWR_MSTR_UP) ||
  1795. (current_state == SWR_MSTR_SSR)) {
  1796. if ((current_state != SWR_MSTR_SSR) &&
  1797. swrm_is_port_en(&swrm->master)) {
  1798. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1799. ret = -EBUSY;
  1800. goto exit;
  1801. }
  1802. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1803. swrm_clk_pause(swrm);
  1804. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1805. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1806. ret = swr_device_down(swr_dev);
  1807. if (ret) {
  1808. dev_err(dev,
  1809. "%s: failed to shutdown swr dev %d\n",
  1810. __func__, swr_dev->dev_num);
  1811. goto exit;
  1812. }
  1813. }
  1814. } else {
  1815. /* clock stop sequence */
  1816. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1817. SWRS_SCP_CONTROL);
  1818. usleep_range(100, 105);
  1819. }
  1820. swrm_clk_request(swrm, false);
  1821. if (swrm->clk_stop_mode0_supp) {
  1822. if (swrm->wake_irq > 0) {
  1823. enable_irq(swrm->wake_irq);
  1824. } else if (swrm->ipc_wakeup) {
  1825. msm_aud_evt_blocking_notifier_call_chain(
  1826. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1827. swrm->ipc_wakeup_triggered = false;
  1828. }
  1829. }
  1830. }
  1831. /* Retain SSR state until resume */
  1832. if (current_state != SWR_MSTR_SSR)
  1833. swrm->state = SWR_MSTR_DOWN;
  1834. exit:
  1835. mutex_unlock(&swrm->reslock);
  1836. return ret;
  1837. }
  1838. #endif /* CONFIG_PM */
  1839. static int swrm_device_down(struct device *dev)
  1840. {
  1841. struct platform_device *pdev = to_platform_device(dev);
  1842. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1843. int ret = 0;
  1844. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1845. mutex_lock(&swrm->force_down_lock);
  1846. swrm->state = SWR_MSTR_SSR;
  1847. mutex_unlock(&swrm->force_down_lock);
  1848. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1849. ret = swrm_runtime_suspend(dev);
  1850. if (!ret) {
  1851. pm_runtime_disable(dev);
  1852. pm_runtime_set_suspended(dev);
  1853. pm_runtime_enable(dev);
  1854. }
  1855. }
  1856. return 0;
  1857. }
  1858. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  1859. {
  1860. int ret = 0;
  1861. if (!swrm->ipc_wakeup) {
  1862. swrm->wake_irq = platform_get_irq_byname(swrm->pdev,
  1863. "swr_wake_irq");
  1864. if (swrm->wake_irq < 0) {
  1865. dev_err(swrm->dev,
  1866. "%s() error getting wake irq handle: %d\n",
  1867. __func__, swrm->wake_irq);
  1868. return -EINVAL;
  1869. }
  1870. ret = request_threaded_irq(swrm->wake_irq, NULL,
  1871. swrm_wakeup_interrupt,
  1872. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1873. "swr_wake_irq", swrm);
  1874. if (ret) {
  1875. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1876. __func__, ret);
  1877. return -EINVAL;
  1878. }
  1879. /* Disable wake irq - enable it after clock stop */
  1880. disable_irq(swrm->wake_irq);
  1881. }
  1882. return ret;
  1883. }
  1884. /**
  1885. * swrm_wcd_notify - parent device can notify to soundwire master through
  1886. * this function
  1887. * @pdev: pointer to platform device structure
  1888. * @id: command id from parent to the soundwire master
  1889. * @data: data from parent device to soundwire master
  1890. */
  1891. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1892. {
  1893. struct swr_mstr_ctrl *swrm;
  1894. int ret = 0;
  1895. struct swr_master *mstr;
  1896. struct swr_device *swr_dev;
  1897. if (!pdev) {
  1898. pr_err("%s: pdev is NULL\n", __func__);
  1899. return -EINVAL;
  1900. }
  1901. swrm = platform_get_drvdata(pdev);
  1902. if (!swrm) {
  1903. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1904. return -EINVAL;
  1905. }
  1906. mstr = &swrm->master;
  1907. switch (id) {
  1908. case SWR_CLK_FREQ:
  1909. if (!data) {
  1910. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1911. ret = -EINVAL;
  1912. } else {
  1913. mutex_lock(&swrm->mlock);
  1914. swrm->mclk_freq = *(int *)data;
  1915. mutex_unlock(&swrm->mlock);
  1916. }
  1917. break;
  1918. case SWR_DEVICE_SSR_DOWN:
  1919. mutex_lock(&swrm->devlock);
  1920. swrm->dev_up = false;
  1921. mutex_unlock(&swrm->devlock);
  1922. mutex_lock(&swrm->reslock);
  1923. swrm->state = SWR_MSTR_SSR;
  1924. mutex_unlock(&swrm->reslock);
  1925. break;
  1926. case SWR_DEVICE_SSR_UP:
  1927. /* wait for clk voting to be zero */
  1928. reinit_completion(&swrm->clk_off_complete);
  1929. if (swrm->clk_ref_count &&
  1930. !wait_for_completion_timeout(&swrm->clk_off_complete,
  1931. msecs_to_jiffies(200)))
  1932. dev_err(swrm->dev, "%s: clock voting not zero\n",
  1933. __func__);
  1934. mutex_lock(&swrm->devlock);
  1935. swrm->dev_up = true;
  1936. mutex_unlock(&swrm->devlock);
  1937. break;
  1938. case SWR_DEVICE_DOWN:
  1939. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1940. mutex_lock(&swrm->mlock);
  1941. if (swrm->state == SWR_MSTR_DOWN)
  1942. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1943. __func__, swrm->state);
  1944. else
  1945. swrm_device_down(&pdev->dev);
  1946. mutex_unlock(&swrm->mlock);
  1947. break;
  1948. case SWR_DEVICE_UP:
  1949. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1950. mutex_lock(&swrm->devlock);
  1951. if (!swrm->dev_up) {
  1952. dev_dbg(swrm->dev, "SSR not complete yet\n");
  1953. mutex_unlock(&swrm->devlock);
  1954. return -EBUSY;
  1955. }
  1956. mutex_unlock(&swrm->devlock);
  1957. mutex_lock(&swrm->mlock);
  1958. pm_runtime_mark_last_busy(&pdev->dev);
  1959. pm_runtime_get_sync(&pdev->dev);
  1960. mutex_lock(&swrm->reslock);
  1961. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1962. ret = swr_reset_device(swr_dev);
  1963. if (ret) {
  1964. dev_err(swrm->dev,
  1965. "%s: failed to reset swr device %d\n",
  1966. __func__, swr_dev->dev_num);
  1967. swrm_clk_request(swrm, false);
  1968. }
  1969. }
  1970. pm_runtime_mark_last_busy(&pdev->dev);
  1971. pm_runtime_put_autosuspend(&pdev->dev);
  1972. mutex_unlock(&swrm->reslock);
  1973. mutex_unlock(&swrm->mlock);
  1974. break;
  1975. case SWR_SET_NUM_RX_CH:
  1976. if (!data) {
  1977. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1978. ret = -EINVAL;
  1979. } else {
  1980. mutex_lock(&swrm->mlock);
  1981. swrm->num_rx_chs = *(int *)data;
  1982. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1983. list_for_each_entry(swr_dev, &mstr->devices,
  1984. dev_list) {
  1985. ret = swr_set_device_group(swr_dev,
  1986. SWR_BROADCAST);
  1987. if (ret)
  1988. dev_err(swrm->dev,
  1989. "%s: set num ch failed\n",
  1990. __func__);
  1991. }
  1992. } else {
  1993. list_for_each_entry(swr_dev, &mstr->devices,
  1994. dev_list) {
  1995. ret = swr_set_device_group(swr_dev,
  1996. SWR_GROUP_NONE);
  1997. if (ret)
  1998. dev_err(swrm->dev,
  1999. "%s: set num ch failed\n",
  2000. __func__);
  2001. }
  2002. }
  2003. mutex_unlock(&swrm->mlock);
  2004. }
  2005. break;
  2006. case SWR_REGISTER_WAKE_IRQ:
  2007. if (!data) {
  2008. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2009. __func__);
  2010. ret = -EINVAL;
  2011. } else {
  2012. mutex_lock(&swrm->mlock);
  2013. swrm->ipc_wakeup = *(u32 *)data;
  2014. ret = swrm_register_wake_irq(swrm);
  2015. if (ret)
  2016. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2017. __func__);
  2018. mutex_unlock(&swrm->mlock);
  2019. }
  2020. break;
  2021. default:
  2022. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2023. __func__, id);
  2024. break;
  2025. }
  2026. return ret;
  2027. }
  2028. EXPORT_SYMBOL(swrm_wcd_notify);
  2029. #ifdef CONFIG_PM_SLEEP
  2030. static int swrm_suspend(struct device *dev)
  2031. {
  2032. int ret = -EBUSY;
  2033. struct platform_device *pdev = to_platform_device(dev);
  2034. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2035. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2036. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2037. ret = swrm_runtime_suspend(dev);
  2038. if (!ret) {
  2039. /*
  2040. * Synchronize runtime-pm and system-pm states:
  2041. * At this point, we are already suspended. If
  2042. * runtime-pm still thinks its active, then
  2043. * make sure its status is in sync with HW
  2044. * status. The three below calls let the
  2045. * runtime-pm know that we are suspended
  2046. * already without re-invoking the suspend
  2047. * callback
  2048. */
  2049. pm_runtime_disable(dev);
  2050. pm_runtime_set_suspended(dev);
  2051. pm_runtime_enable(dev);
  2052. }
  2053. }
  2054. if (ret == -EBUSY) {
  2055. /*
  2056. * There is a possibility that some audio stream is active
  2057. * during suspend. We dont want to return suspend failure in
  2058. * that case so that display and relevant components can still
  2059. * go to suspend.
  2060. * If there is some other error, then it should be passed-on
  2061. * to system level suspend
  2062. */
  2063. ret = 0;
  2064. }
  2065. return ret;
  2066. }
  2067. static int swrm_resume(struct device *dev)
  2068. {
  2069. int ret = 0;
  2070. struct platform_device *pdev = to_platform_device(dev);
  2071. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2072. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2073. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2074. ret = swrm_runtime_resume(dev);
  2075. if (!ret) {
  2076. pm_runtime_mark_last_busy(dev);
  2077. pm_request_autosuspend(dev);
  2078. }
  2079. }
  2080. return ret;
  2081. }
  2082. #endif /* CONFIG_PM_SLEEP */
  2083. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2084. SET_SYSTEM_SLEEP_PM_OPS(
  2085. swrm_suspend,
  2086. swrm_resume
  2087. )
  2088. SET_RUNTIME_PM_OPS(
  2089. swrm_runtime_suspend,
  2090. swrm_runtime_resume,
  2091. NULL
  2092. )
  2093. };
  2094. static const struct of_device_id swrm_dt_match[] = {
  2095. {
  2096. .compatible = "qcom,swr-mstr",
  2097. },
  2098. {}
  2099. };
  2100. static struct platform_driver swr_mstr_driver = {
  2101. .probe = swrm_probe,
  2102. .remove = swrm_remove,
  2103. .driver = {
  2104. .name = SWR_WCD_NAME,
  2105. .owner = THIS_MODULE,
  2106. .pm = &swrm_dev_pm_ops,
  2107. .of_match_table = swrm_dt_match,
  2108. },
  2109. };
  2110. static int __init swrm_init(void)
  2111. {
  2112. return platform_driver_register(&swr_mstr_driver);
  2113. }
  2114. module_init(swrm_init);
  2115. static void __exit swrm_exit(void)
  2116. {
  2117. platform_driver_unregister(&swr_mstr_driver);
  2118. }
  2119. module_exit(swrm_exit);
  2120. MODULE_LICENSE("GPL v2");
  2121. MODULE_DESCRIPTION("SoundWire Master Controller");
  2122. MODULE_ALIAS("platform:swr-mstr");