wcd934x.c 338 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/firmware.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/printk.h>
  11. #include <linux/ratelimit.h>
  12. #include <linux/debugfs.h>
  13. #include <linux/wait.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/kernel.h>
  19. #include <linux/gpio.h>
  20. #include <linux/regmap.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
  24. #include <soc/swr-wcd.h>
  25. #include <soc/snd_event.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/soc-dapm.h>
  30. #include <sound/tlv.h>
  31. #include <sound/info.h>
  32. #include <asoc/wcd934x_registers.h>
  33. #include "wcd934x.h"
  34. #include "wcd934x-mbhc.h"
  35. #include "wcd934x-routing.h"
  36. #include "wcd934x-dsp-cntl.h"
  37. #include "wcd934x_irq.h"
  38. #include "../core.h"
  39. #include "../pdata.h"
  40. #include "../wcd9xxx-irq.h"
  41. #include "../wcd9xxx-common-v2.h"
  42. #include "../wcd9xxx-resmgr-v2.h"
  43. #include "../wcdcal-hwdep.h"
  44. #include "wcd934x-dsd.h"
  45. #define WCD934X_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  46. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  47. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  48. SNDRV_PCM_RATE_384000)
  49. /* Fractional Rates */
  50. #define WCD934X_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  51. SNDRV_PCM_RATE_176400)
  52. #define WCD934X_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  53. SNDRV_PCM_FMTBIT_S24_LE)
  54. #define WCD934X_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  55. SNDRV_PCM_FMTBIT_S24_LE | \
  56. SNDRV_PCM_FMTBIT_S32_LE)
  57. #define WCD934X_FORMATS_S16_LE (SNDRV_PCM_FMTBIT_S16_LE)
  58. #define MICB_LOAD_PROP "qcom,vreg-micb"
  59. #define MICB_LOAD_DEFAULT 30400
  60. /* Macros for packing register writes into a U32 */
  61. #define WCD934X_PACKED_REG_SIZE sizeof(u32)
  62. #define WCD934X_CODEC_UNPACK_ENTRY(packed, reg, mask, val) \
  63. do { \
  64. ((reg) = ((packed >> 16) & (0xffff))); \
  65. ((mask) = ((packed >> 8) & (0xff))); \
  66. ((val) = ((packed) & (0xff))); \
  67. } while (0)
  68. #define STRING(name) #name
  69. #define WCD_DAPM_ENUM(name, reg, offset, text) \
  70. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  71. static const struct snd_kcontrol_new name##_mux = \
  72. SOC_DAPM_ENUM(STRING(name), name##_enum)
  73. #define WCD_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  74. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  75. static const struct snd_kcontrol_new name##_mux = \
  76. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  77. #define WCD_DAPM_MUX(name, shift, kctl) \
  78. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  79. /*
  80. * Timeout in milli seconds and it is the wait time for
  81. * slim channel removal interrupt to receive.
  82. */
  83. #define WCD934X_SLIM_CLOSE_TIMEOUT 1000
  84. #define WCD934X_SLIM_IRQ_OVERFLOW (1 << 0)
  85. #define WCD934X_SLIM_IRQ_UNDERFLOW (1 << 1)
  86. #define WCD934X_SLIM_IRQ_PORT_CLOSED (1 << 2)
  87. #define WCD934X_MCLK_CLK_12P288MHZ 12288000
  88. #define WCD934X_MCLK_CLK_9P6MHZ 9600000
  89. #define WCD934X_INTERP_MUX_NUM_INPUTS 3
  90. #define WCD934X_NUM_INTERPOLATORS 9
  91. #define WCD934X_NUM_DECIMATORS 9
  92. #define WCD934X_RX_PATH_CTL_OFFSET 20
  93. #define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
  94. #define WCD934X_REG_BITS 8
  95. #define WCD934X_MAX_VALID_ADC_MUX 13
  96. #define WCD934X_INVALID_ADC_MUX 9
  97. #define WCD934X_AMIC_PWR_LEVEL_LP 0
  98. #define WCD934X_AMIC_PWR_LEVEL_DEFAULT 1
  99. #define WCD934X_AMIC_PWR_LEVEL_HP 2
  100. #define WCD934X_AMIC_PWR_LEVEL_HYBRID 3
  101. #define WCD934X_AMIC_PWR_LVL_MASK 0x60
  102. #define WCD934X_AMIC_PWR_LVL_SHIFT 0x5
  103. #define WCD934X_DEC_PWR_LVL_MASK 0x06
  104. #define WCD934X_DEC_PWR_LVL_LP 0x02
  105. #define WCD934X_DEC_PWR_LVL_HP 0x04
  106. #define WCD934X_DEC_PWR_LVL_DF 0x00
  107. #define WCD934X_DEC_PWR_LVL_HYBRID WCD934X_DEC_PWR_LVL_DF
  108. #define WCD934X_STRING_LEN 100
  109. #define WCD934X_CDC_SIDETONE_IIR_COEFF_MAX 5
  110. #define WCD934X_CDC_REPEAT_WRITES_MAX 16
  111. #define WCD934X_DIG_CORE_REG_MIN WCD934X_CDC_ANC0_CLK_RESET_CTL
  112. #define WCD934X_DIG_CORE_REG_MAX 0xFFF
  113. #define WCD934X_CHILD_DEVICES_MAX 6
  114. #define WCD934X_MAX_MICBIAS 4
  115. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  116. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  117. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  118. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  119. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  120. #define CF_MIN_3DB_4HZ 0x0
  121. #define CF_MIN_3DB_75HZ 0x1
  122. #define CF_MIN_3DB_150HZ 0x2
  123. #define CPE_ERR_WDOG_BITE BIT(0)
  124. #define CPE_FATAL_IRQS CPE_ERR_WDOG_BITE
  125. #define WCD934X_MAD_AUDIO_FIRMWARE_PATH "wcd934x/wcd934x_mad_audio.bin"
  126. #define TAVIL_VERSION_ENTRY_SIZE 17
  127. #define WCD934X_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
  128. enum {
  129. POWER_COLLAPSE,
  130. POWER_RESUME,
  131. };
  132. static int dig_core_collapse_enable = 1;
  133. module_param(dig_core_collapse_enable, int, 0664);
  134. MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
  135. /* dig_core_collapse timer in seconds */
  136. static int dig_core_collapse_timer = (WCD934X_DIG_CORE_COLLAPSE_TIMER_MS/1000);
  137. module_param(dig_core_collapse_timer, int, 0664);
  138. MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
  139. #define TAVIL_HPH_REG_RANGE_1 (WCD934X_HPH_R_DAC_CTL - WCD934X_HPH_CNP_EN + 1)
  140. #define TAVIL_HPH_REG_RANGE_2 (WCD934X_HPH_NEW_ANA_HPH3 -\
  141. WCD934X_HPH_NEW_ANA_HPH2 + 1)
  142. #define TAVIL_HPH_REG_RANGE_3 (WCD934X_HPH_NEW_INT_PA_RDAC_MISC3 -\
  143. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL + 1)
  144. #define TAVIL_HPH_TOTAL_REG (TAVIL_HPH_REG_RANGE_1 + TAVIL_HPH_REG_RANGE_2 +\
  145. TAVIL_HPH_REG_RANGE_3)
  146. enum {
  147. VI_SENSE_1,
  148. VI_SENSE_2,
  149. AUDIO_NOMINAL,
  150. HPH_PA_DELAY,
  151. CLSH_Z_CONFIG,
  152. ANC_MIC_AMIC1,
  153. ANC_MIC_AMIC2,
  154. ANC_MIC_AMIC3,
  155. ANC_MIC_AMIC4,
  156. CLK_INTERNAL,
  157. CLK_MODE,
  158. };
  159. enum {
  160. AIF1_PB = 0,
  161. AIF1_CAP,
  162. AIF2_PB,
  163. AIF2_CAP,
  164. AIF3_PB,
  165. AIF3_CAP,
  166. AIF4_PB,
  167. AIF4_VIFEED,
  168. AIF4_MAD_TX,
  169. NUM_CODEC_DAIS,
  170. };
  171. enum {
  172. INTn_1_INP_SEL_ZERO = 0,
  173. INTn_1_INP_SEL_DEC0,
  174. INTn_1_INP_SEL_DEC1,
  175. INTn_1_INP_SEL_IIR0,
  176. INTn_1_INP_SEL_IIR1,
  177. INTn_1_INP_SEL_RX0,
  178. INTn_1_INP_SEL_RX1,
  179. INTn_1_INP_SEL_RX2,
  180. INTn_1_INP_SEL_RX3,
  181. INTn_1_INP_SEL_RX4,
  182. INTn_1_INP_SEL_RX5,
  183. INTn_1_INP_SEL_RX6,
  184. INTn_1_INP_SEL_RX7,
  185. };
  186. enum {
  187. INTn_2_INP_SEL_ZERO = 0,
  188. INTn_2_INP_SEL_RX0,
  189. INTn_2_INP_SEL_RX1,
  190. INTn_2_INP_SEL_RX2,
  191. INTn_2_INP_SEL_RX3,
  192. INTn_2_INP_SEL_RX4,
  193. INTn_2_INP_SEL_RX5,
  194. INTn_2_INP_SEL_RX6,
  195. INTn_2_INP_SEL_RX7,
  196. INTn_2_INP_SEL_PROXIMITY,
  197. };
  198. enum {
  199. INTERP_MAIN_PATH,
  200. INTERP_MIX_PATH,
  201. };
  202. struct tavil_idle_detect_config {
  203. u8 hph_idle_thr;
  204. u8 hph_idle_detect_en;
  205. };
  206. struct tavil_cpr_reg_defaults {
  207. int wr_data;
  208. int wr_addr;
  209. };
  210. struct interp_sample_rate {
  211. int sample_rate;
  212. int rate_val;
  213. };
  214. static struct interp_sample_rate sr_val_tbl[] = {
  215. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  216. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  217. {176400, 0xB}, {352800, 0xC},
  218. };
  219. static const struct wcd9xxx_ch tavil_rx_chs[WCD934X_RX_MAX] = {
  220. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER, 0),
  221. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 1, 1),
  222. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 2, 2),
  223. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 3, 3),
  224. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 4, 4),
  225. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 5, 5),
  226. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 6, 6),
  227. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 7, 7),
  228. };
  229. static const struct wcd9xxx_ch tavil_tx_chs[WCD934X_TX_MAX] = {
  230. WCD9XXX_CH(0, 0),
  231. WCD9XXX_CH(1, 1),
  232. WCD9XXX_CH(2, 2),
  233. WCD9XXX_CH(3, 3),
  234. WCD9XXX_CH(4, 4),
  235. WCD9XXX_CH(5, 5),
  236. WCD9XXX_CH(6, 6),
  237. WCD9XXX_CH(7, 7),
  238. WCD9XXX_CH(8, 8),
  239. WCD9XXX_CH(9, 9),
  240. WCD9XXX_CH(10, 10),
  241. WCD9XXX_CH(11, 11),
  242. WCD9XXX_CH(12, 12),
  243. WCD9XXX_CH(13, 13),
  244. WCD9XXX_CH(14, 14),
  245. WCD9XXX_CH(15, 15),
  246. };
  247. static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
  248. 0, /* AIF1_PB */
  249. BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX), /* AIF1_CAP */
  250. 0, /* AIF2_PB */
  251. BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX), /* AIF2_CAP */
  252. 0, /* AIF3_PB */
  253. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX), /* AIF3_CAP */
  254. 0, /* AIF4_PB */
  255. };
  256. /* Codec supports 2 IIR filters */
  257. enum {
  258. IIR0 = 0,
  259. IIR1,
  260. IIR_MAX,
  261. };
  262. /* Each IIR has 5 Filter Stages */
  263. enum {
  264. BAND1 = 0,
  265. BAND2,
  266. BAND3,
  267. BAND4,
  268. BAND5,
  269. BAND_MAX,
  270. };
  271. enum {
  272. COMPANDER_1, /* HPH_L */
  273. COMPANDER_2, /* HPH_R */
  274. COMPANDER_3, /* LO1_DIFF */
  275. COMPANDER_4, /* LO2_DIFF */
  276. COMPANDER_5, /* LO3_SE - not used in Tavil */
  277. COMPANDER_6, /* LO4_SE - not used in Tavil */
  278. COMPANDER_7, /* SWR SPK CH1 */
  279. COMPANDER_8, /* SWR SPK CH2 */
  280. COMPANDER_MAX,
  281. };
  282. enum {
  283. ASRC_IN_HPHL,
  284. ASRC_IN_LO1,
  285. ASRC_IN_HPHR,
  286. ASRC_IN_LO2,
  287. ASRC_IN_SPKR1,
  288. ASRC_IN_SPKR2,
  289. ASRC_INVALID,
  290. };
  291. enum {
  292. ASRC0,
  293. ASRC1,
  294. ASRC2,
  295. ASRC3,
  296. ASRC_MAX,
  297. };
  298. enum {
  299. CONV_88P2K_TO_384K,
  300. CONV_96K_TO_352P8K,
  301. CONV_352P8K_TO_384K,
  302. CONV_384K_TO_352P8K,
  303. CONV_384K_TO_384K,
  304. CONV_96K_TO_384K,
  305. };
  306. static struct afe_param_slimbus_slave_port_cfg tavil_slimbus_slave_port_cfg = {
  307. .minor_version = 1,
  308. .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
  309. .slave_dev_pgd_la = 0,
  310. .slave_dev_intfdev_la = 0,
  311. .bit_width = 16,
  312. .data_format = 0,
  313. .num_channels = 1
  314. };
  315. static struct afe_param_cdc_reg_page_cfg tavil_cdc_reg_page_cfg = {
  316. .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
  317. .enable = 1,
  318. .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
  319. };
  320. static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
  321. {
  322. 1,
  323. (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_MAIN_CTL_1),
  324. HW_MAD_AUDIO_ENABLE, 0x1, WCD934X_REG_BITS, 0
  325. },
  326. {
  327. 1,
  328. (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_AUDIO_CTL_3),
  329. HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD934X_REG_BITS, 0
  330. },
  331. {
  332. 1,
  333. (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_AUDIO_CTL_4),
  334. HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD934X_REG_BITS, 0
  335. },
  336. {
  337. 1,
  338. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_CFG),
  339. MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD934X_REG_BITS, 0
  340. },
  341. {
  342. 1,
  343. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_MASK3),
  344. MAD_AUDIO_INT_MASK_REG, 0x1, WCD934X_REG_BITS, 0
  345. },
  346. {
  347. 1,
  348. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_STATUS3),
  349. MAD_AUDIO_INT_STATUS_REG, 0x1, WCD934X_REG_BITS, 0
  350. },
  351. {
  352. 1,
  353. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_CLEAR3),
  354. MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD934X_REG_BITS, 0
  355. },
  356. {
  357. 1,
  358. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_TX_BASE),
  359. SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD934X_REG_BITS, 0x1
  360. },
  361. {
  362. 1,
  363. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_TX_BASE),
  364. SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD934X_REG_BITS, 0x1
  365. },
  366. {
  367. 1,
  368. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_RX_BASE),
  369. SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD934X_REG_BITS, 0x1
  370. },
  371. {
  372. 1,
  373. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_RX_BASE),
  374. SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD934X_REG_BITS, 0x1
  375. },
  376. {
  377. 1,
  378. (WCD934X_REGISTER_START_OFFSET +
  379. WCD934X_CDC_ANC0_IIR_ADAPT_CTL),
  380. AANC_FF_GAIN_ADAPTIVE, 0x4, WCD934X_REG_BITS, 0
  381. },
  382. {
  383. 1,
  384. (WCD934X_REGISTER_START_OFFSET +
  385. WCD934X_CDC_ANC0_IIR_ADAPT_CTL),
  386. AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD934X_REG_BITS, 0
  387. },
  388. {
  389. 1,
  390. (WCD934X_REGISTER_START_OFFSET +
  391. WCD934X_CDC_ANC0_FF_A_GAIN_CTL),
  392. AANC_GAIN_CONTROL, 0xFF, WCD934X_REG_BITS, 0
  393. },
  394. {
  395. 1,
  396. (WCD934X_REGISTER_START_OFFSET +
  397. SB_PGD_TX_PORT_MULTI_CHANNEL_0(0)),
  398. SB_PGD_TX_PORTn_MULTI_CHNL_0, 0xFF, WCD934X_REG_BITS, 0x4
  399. },
  400. {
  401. 1,
  402. (WCD934X_REGISTER_START_OFFSET +
  403. SB_PGD_TX_PORT_MULTI_CHANNEL_1(0)),
  404. SB_PGD_TX_PORTn_MULTI_CHNL_1, 0xFF, WCD934X_REG_BITS, 0x4
  405. },
  406. {
  407. 1,
  408. (WCD934X_REGISTER_START_OFFSET +
  409. SB_PGD_RX_PORT_MULTI_CHANNEL_0(0x180, 0)),
  410. SB_PGD_RX_PORTn_MULTI_CHNL_0, 0xFF, WCD934X_REG_BITS, 0x4
  411. },
  412. {
  413. 1,
  414. (WCD934X_REGISTER_START_OFFSET +
  415. SB_PGD_RX_PORT_MULTI_CHANNEL_0(0x181, 0)),
  416. SB_PGD_RX_PORTn_MULTI_CHNL_1, 0xFF, WCD934X_REG_BITS, 0x4
  417. },
  418. };
  419. static struct afe_param_cdc_reg_cfg_data tavil_audio_reg_cfg = {
  420. .num_registers = ARRAY_SIZE(audio_reg_cfg),
  421. .reg_data = audio_reg_cfg,
  422. };
  423. static struct afe_param_id_cdc_aanc_version tavil_cdc_aanc_version = {
  424. .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
  425. .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
  426. };
  427. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  428. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  429. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  430. #define WCD934X_TX_UNMUTE_DELAY_MS 40
  431. static int tx_unmute_delay = WCD934X_TX_UNMUTE_DELAY_MS;
  432. module_param(tx_unmute_delay, int, 0664);
  433. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  434. static void tavil_codec_set_tx_hold(struct snd_soc_codec *, u16, bool);
  435. /* Hold instance to soundwire platform device */
  436. struct tavil_swr_ctrl_data {
  437. struct platform_device *swr_pdev;
  438. };
  439. struct wcd_swr_ctrl_platform_data {
  440. void *handle; /* holds codec private data */
  441. int (*read)(void *handle, int reg);
  442. int (*write)(void *handle, int reg, int val);
  443. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  444. int (*clk)(void *handle, bool enable);
  445. int (*handle_irq)(void *handle,
  446. irqreturn_t (*swrm_irq_handler)(int irq, void *data),
  447. void *swrm_handle, int action);
  448. };
  449. /* Holds all Soundwire and speaker related information */
  450. struct wcd934x_swr {
  451. struct tavil_swr_ctrl_data *ctrl_data;
  452. struct wcd_swr_ctrl_platform_data plat_data;
  453. struct mutex read_mutex;
  454. struct mutex write_mutex;
  455. struct mutex clk_mutex;
  456. int spkr_gain_offset;
  457. int spkr_mode;
  458. int clk_users;
  459. int rx_7_count;
  460. int rx_8_count;
  461. };
  462. struct tx_mute_work {
  463. struct tavil_priv *tavil;
  464. u8 decimator;
  465. struct delayed_work dwork;
  466. };
  467. #define WCD934X_SPK_ANC_EN_DELAY_MS 550
  468. static int spk_anc_en_delay = WCD934X_SPK_ANC_EN_DELAY_MS;
  469. module_param(spk_anc_en_delay, int, 0664);
  470. MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
  471. struct spk_anc_work {
  472. struct tavil_priv *tavil;
  473. struct delayed_work dwork;
  474. };
  475. struct hpf_work {
  476. struct tavil_priv *tavil;
  477. u8 decimator;
  478. u8 hpf_cut_off_freq;
  479. struct delayed_work dwork;
  480. };
  481. struct tavil_priv {
  482. struct device *dev;
  483. struct wcd9xxx *wcd9xxx;
  484. struct snd_soc_codec *codec;
  485. u32 rx_bias_count;
  486. s32 dmic_0_1_clk_cnt;
  487. s32 dmic_2_3_clk_cnt;
  488. s32 dmic_4_5_clk_cnt;
  489. s32 micb_ref[TAVIL_MAX_MICBIAS];
  490. s32 pullup_ref[TAVIL_MAX_MICBIAS];
  491. /* ANC related */
  492. u32 anc_slot;
  493. bool anc_func;
  494. /* compander */
  495. int comp_enabled[COMPANDER_MAX];
  496. int ear_spkr_gain;
  497. /* class h specific data */
  498. struct wcd_clsh_cdc_data clsh_d;
  499. /* Tavil Interpolator Mode Select for EAR, HPH_L and HPH_R */
  500. u32 hph_mode;
  501. /* Mad switch reference count */
  502. int mad_switch_cnt;
  503. /* track tavil interface type */
  504. u8 intf_type;
  505. /* to track the status */
  506. unsigned long status_mask;
  507. struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
  508. /* num of slim ports required */
  509. struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
  510. /* Port values for Rx and Tx codec_dai */
  511. unsigned int rx_port_value[WCD934X_RX_MAX];
  512. unsigned int tx_port_value;
  513. struct wcd9xxx_resmgr_v2 *resmgr;
  514. struct wcd934x_swr swr;
  515. struct mutex micb_lock;
  516. struct delayed_work power_gate_work;
  517. struct mutex power_lock;
  518. struct clk *wcd_ext_clk;
  519. /* mbhc module */
  520. struct wcd934x_mbhc *mbhc;
  521. struct mutex codec_mutex;
  522. struct work_struct tavil_add_child_devices_work;
  523. struct hpf_work tx_hpf_work[WCD934X_NUM_DECIMATORS];
  524. struct tx_mute_work tx_mute_dwork[WCD934X_NUM_DECIMATORS];
  525. struct spk_anc_work spk_anc_dwork;
  526. unsigned int vi_feed_value;
  527. /* DSP control */
  528. struct wcd_dsp_cntl *wdsp_cntl;
  529. /* cal info for codec */
  530. struct fw_info *fw_data;
  531. /* Entry for version info */
  532. struct snd_info_entry *entry;
  533. struct snd_info_entry *version_entry;
  534. /* SVS voting related */
  535. struct mutex svs_mutex;
  536. int svs_ref_cnt;
  537. int native_clk_users;
  538. /* ASRC users count */
  539. int asrc_users[ASRC_MAX];
  540. int asrc_output_mode[ASRC_MAX];
  541. /* Main path clock users count */
  542. int main_clk_users[WCD934X_NUM_INTERPOLATORS];
  543. struct tavil_dsd_config *dsd_config;
  544. struct tavil_idle_detect_config idle_det_cfg;
  545. int power_active_ref;
  546. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  547. [WCD934X_CDC_SIDETONE_IIR_COEFF_MAX * 4];
  548. struct spi_device *spi;
  549. struct platform_device *pdev_child_devices
  550. [WCD934X_CHILD_DEVICES_MAX];
  551. int child_count;
  552. struct regulator *micb_load;
  553. int micb_load_low;
  554. int micb_load_high;
  555. };
  556. static const struct tavil_reg_mask_val tavil_spkr_default[] = {
  557. {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  558. {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  559. {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  560. {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  561. {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x58},
  562. {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x58},
  563. };
  564. static const struct tavil_reg_mask_val tavil_spkr_mode1[] = {
  565. {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x00},
  566. {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x00},
  567. {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x00},
  568. {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x00},
  569. {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
  570. {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
  571. };
  572. static int __tavil_enable_efuse_sensing(struct tavil_priv *tavil);
  573. /**
  574. * tavil_set_spkr_gain_offset - offset the speaker path
  575. * gain with the given offset value.
  576. *
  577. * @codec: codec instance
  578. * @offset: Indicates speaker path gain offset value.
  579. *
  580. * Returns 0 on success or -EINVAL on error.
  581. */
  582. int tavil_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  583. {
  584. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  585. if (!priv)
  586. return -EINVAL;
  587. priv->swr.spkr_gain_offset = offset;
  588. return 0;
  589. }
  590. EXPORT_SYMBOL(tavil_set_spkr_gain_offset);
  591. /**
  592. * tavil_set_spkr_mode - Configures speaker compander and smartboost
  593. * settings based on speaker mode.
  594. *
  595. * @codec: codec instance
  596. * @mode: Indicates speaker configuration mode.
  597. *
  598. * Returns 0 on success or -EINVAL on error.
  599. */
  600. int tavil_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  601. {
  602. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  603. int i;
  604. const struct tavil_reg_mask_val *regs;
  605. int size;
  606. if (!priv)
  607. return -EINVAL;
  608. switch (mode) {
  609. case WCD934X_SPKR_MODE_1:
  610. regs = tavil_spkr_mode1;
  611. size = ARRAY_SIZE(tavil_spkr_mode1);
  612. break;
  613. default:
  614. regs = tavil_spkr_default;
  615. size = ARRAY_SIZE(tavil_spkr_default);
  616. break;
  617. }
  618. priv->swr.spkr_mode = mode;
  619. for (i = 0; i < size; i++)
  620. snd_soc_update_bits(codec, regs[i].reg,
  621. regs[i].mask, regs[i].val);
  622. return 0;
  623. }
  624. EXPORT_SYMBOL(tavil_set_spkr_mode);
  625. /**
  626. * tavil_get_afe_config - returns specific codec configuration to afe to write
  627. *
  628. * @codec: codec instance
  629. * @config_type: Indicates type of configuration to write.
  630. */
  631. void *tavil_get_afe_config(struct snd_soc_codec *codec,
  632. enum afe_config_type config_type)
  633. {
  634. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  635. switch (config_type) {
  636. case AFE_SLIMBUS_SLAVE_CONFIG:
  637. return &priv->slimbus_slave_cfg;
  638. case AFE_CDC_REGISTERS_CONFIG:
  639. return &tavil_audio_reg_cfg;
  640. case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
  641. return &tavil_slimbus_slave_port_cfg;
  642. case AFE_AANC_VERSION:
  643. return &tavil_cdc_aanc_version;
  644. case AFE_CDC_REGISTER_PAGE_CONFIG:
  645. return &tavil_cdc_reg_page_cfg;
  646. default:
  647. dev_info(codec->dev, "%s: Unknown config_type 0x%x\n",
  648. __func__, config_type);
  649. return NULL;
  650. }
  651. }
  652. EXPORT_SYMBOL(tavil_get_afe_config);
  653. static bool is_tavil_playback_dai(int dai_id)
  654. {
  655. if ((dai_id == AIF1_PB) || (dai_id == AIF2_PB) ||
  656. (dai_id == AIF3_PB) || (dai_id == AIF4_PB))
  657. return true;
  658. return false;
  659. }
  660. static int tavil_find_playback_dai_id_for_port(int port_id,
  661. struct tavil_priv *tavil)
  662. {
  663. struct wcd9xxx_codec_dai_data *dai;
  664. struct wcd9xxx_ch *ch;
  665. int i, slv_port_id;
  666. for (i = AIF1_PB; i < NUM_CODEC_DAIS; i++) {
  667. if (!is_tavil_playback_dai(i))
  668. continue;
  669. dai = &tavil->dai[i];
  670. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  671. slv_port_id = wcd9xxx_get_slave_port(ch->ch_num);
  672. if ((slv_port_id > 0) && (slv_port_id == port_id))
  673. return i;
  674. }
  675. }
  676. return -EINVAL;
  677. }
  678. static void tavil_vote_svs(struct tavil_priv *tavil, bool vote)
  679. {
  680. struct wcd9xxx *wcd9xxx;
  681. wcd9xxx = tavil->wcd9xxx;
  682. mutex_lock(&tavil->svs_mutex);
  683. if (vote) {
  684. tavil->svs_ref_cnt++;
  685. if (tavil->svs_ref_cnt == 1)
  686. regmap_update_bits(wcd9xxx->regmap,
  687. WCD934X_CPE_SS_PWR_SYS_PSTATE_CTL_0,
  688. 0x01, 0x01);
  689. } else {
  690. /* Do not decrement ref count if it is already 0 */
  691. if (tavil->svs_ref_cnt == 0)
  692. goto done;
  693. tavil->svs_ref_cnt--;
  694. if (tavil->svs_ref_cnt == 0)
  695. regmap_update_bits(wcd9xxx->regmap,
  696. WCD934X_CPE_SS_PWR_SYS_PSTATE_CTL_0,
  697. 0x01, 0x00);
  698. }
  699. done:
  700. dev_dbg(tavil->dev, "%s: vote = %s, updated ref cnt = %u\n", __func__,
  701. vote ? "vote" : "Unvote", tavil->svs_ref_cnt);
  702. mutex_unlock(&tavil->svs_mutex);
  703. }
  704. static int tavil_get_anc_slot(struct snd_kcontrol *kcontrol,
  705. struct snd_ctl_elem_value *ucontrol)
  706. {
  707. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  708. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  709. ucontrol->value.integer.value[0] = tavil->anc_slot;
  710. return 0;
  711. }
  712. static int tavil_put_anc_slot(struct snd_kcontrol *kcontrol,
  713. struct snd_ctl_elem_value *ucontrol)
  714. {
  715. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  716. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  717. tavil->anc_slot = ucontrol->value.integer.value[0];
  718. return 0;
  719. }
  720. static int tavil_get_anc_func(struct snd_kcontrol *kcontrol,
  721. struct snd_ctl_elem_value *ucontrol)
  722. {
  723. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  724. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  725. ucontrol->value.integer.value[0] = (tavil->anc_func == true ? 1 : 0);
  726. return 0;
  727. }
  728. static int tavil_put_anc_func(struct snd_kcontrol *kcontrol,
  729. struct snd_ctl_elem_value *ucontrol)
  730. {
  731. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  732. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  733. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  734. mutex_lock(&tavil->codec_mutex);
  735. tavil->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
  736. dev_dbg(codec->dev, "%s: anc_func %x", __func__, tavil->anc_func);
  737. if (tavil->anc_func == true) {
  738. snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
  739. snd_soc_dapm_enable_pin(dapm, "ANC EAR");
  740. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  741. snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
  742. snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
  743. snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
  744. snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
  745. snd_soc_dapm_disable_pin(dapm, "EAR PA");
  746. snd_soc_dapm_disable_pin(dapm, "EAR");
  747. snd_soc_dapm_disable_pin(dapm, "HPHL PA");
  748. snd_soc_dapm_disable_pin(dapm, "HPHR PA");
  749. snd_soc_dapm_disable_pin(dapm, "HPHL");
  750. snd_soc_dapm_disable_pin(dapm, "HPHR");
  751. } else {
  752. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  753. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  754. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  755. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  756. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  757. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  758. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  759. snd_soc_dapm_enable_pin(dapm, "EAR PA");
  760. snd_soc_dapm_enable_pin(dapm, "EAR");
  761. snd_soc_dapm_enable_pin(dapm, "HPHL");
  762. snd_soc_dapm_enable_pin(dapm, "HPHR");
  763. snd_soc_dapm_enable_pin(dapm, "HPHL PA");
  764. snd_soc_dapm_enable_pin(dapm, "HPHR PA");
  765. }
  766. mutex_unlock(&tavil->codec_mutex);
  767. snd_soc_dapm_sync(dapm);
  768. return 0;
  769. }
  770. static int tavil_codec_enable_anc(struct snd_soc_dapm_widget *w,
  771. struct snd_kcontrol *kcontrol, int event)
  772. {
  773. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  774. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  775. const char *filename;
  776. const struct firmware *fw;
  777. int i;
  778. int ret = 0;
  779. int num_anc_slots;
  780. struct wcd9xxx_anc_header *anc_head;
  781. struct firmware_cal *hwdep_cal = NULL;
  782. u32 anc_writes_size = 0;
  783. int anc_size_remaining;
  784. u32 *anc_ptr;
  785. u16 reg;
  786. u8 mask, val;
  787. size_t cal_size;
  788. const void *data;
  789. if (!tavil->anc_func)
  790. return 0;
  791. switch (event) {
  792. case SND_SOC_DAPM_PRE_PMU:
  793. hwdep_cal = wcdcal_get_fw_cal(tavil->fw_data, WCD9XXX_ANC_CAL);
  794. if (hwdep_cal) {
  795. data = hwdep_cal->data;
  796. cal_size = hwdep_cal->size;
  797. dev_dbg(codec->dev, "%s: using hwdep calibration, cal_size %zd",
  798. __func__, cal_size);
  799. } else {
  800. filename = "WCD934X/WCD934X_anc.bin";
  801. ret = request_firmware(&fw, filename, codec->dev);
  802. if (ret < 0) {
  803. dev_err(codec->dev, "%s: Failed to acquire ANC data: %d\n",
  804. __func__, ret);
  805. return ret;
  806. }
  807. if (!fw) {
  808. dev_err(codec->dev, "%s: Failed to get anc fw\n",
  809. __func__);
  810. return -ENODEV;
  811. }
  812. data = fw->data;
  813. cal_size = fw->size;
  814. dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
  815. __func__);
  816. }
  817. if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
  818. dev_err(codec->dev, "%s: Invalid cal_size %zd\n",
  819. __func__, cal_size);
  820. ret = -EINVAL;
  821. goto err;
  822. }
  823. /* First number is the number of register writes */
  824. anc_head = (struct wcd9xxx_anc_header *)(data);
  825. anc_ptr = (u32 *)(data + sizeof(struct wcd9xxx_anc_header));
  826. anc_size_remaining = cal_size -
  827. sizeof(struct wcd9xxx_anc_header);
  828. num_anc_slots = anc_head->num_anc_slots;
  829. if (tavil->anc_slot >= num_anc_slots) {
  830. dev_err(codec->dev, "%s: Invalid ANC slot selected\n",
  831. __func__);
  832. ret = -EINVAL;
  833. goto err;
  834. }
  835. for (i = 0; i < num_anc_slots; i++) {
  836. if (anc_size_remaining < WCD934X_PACKED_REG_SIZE) {
  837. dev_err(codec->dev, "%s: Invalid register format\n",
  838. __func__);
  839. ret = -EINVAL;
  840. goto err;
  841. }
  842. anc_writes_size = (u32)(*anc_ptr);
  843. anc_size_remaining -= sizeof(u32);
  844. anc_ptr += 1;
  845. if ((anc_writes_size * WCD934X_PACKED_REG_SIZE) >
  846. anc_size_remaining) {
  847. dev_err(codec->dev, "%s: Invalid register format\n",
  848. __func__);
  849. ret = -EINVAL;
  850. goto err;
  851. }
  852. if (tavil->anc_slot == i)
  853. break;
  854. anc_size_remaining -= (anc_writes_size *
  855. WCD934X_PACKED_REG_SIZE);
  856. anc_ptr += anc_writes_size;
  857. }
  858. if (i == num_anc_slots) {
  859. dev_err(codec->dev, "%s: Selected ANC slot not present\n",
  860. __func__);
  861. ret = -EINVAL;
  862. goto err;
  863. }
  864. i = 0;
  865. if (!strcmp(w->name, "RX INT1 DAC") ||
  866. !strcmp(w->name, "RX INT3 DAC"))
  867. anc_writes_size = anc_writes_size / 2;
  868. else if (!strcmp(w->name, "RX INT2 DAC") ||
  869. !strcmp(w->name, "RX INT4 DAC"))
  870. i = anc_writes_size / 2;
  871. for (; i < anc_writes_size; i++) {
  872. WCD934X_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
  873. snd_soc_write(codec, reg, (val & mask));
  874. }
  875. /* Rate converter clk enable and set bypass mode */
  876. if (!strcmp(w->name, "RX INT0 DAC") ||
  877. !strcmp(w->name, "RX INT1 DAC") ||
  878. !strcmp(w->name, "ANC SPK1 PA")) {
  879. snd_soc_update_bits(codec,
  880. WCD934X_CDC_ANC0_RC_COMMON_CTL,
  881. 0x05, 0x05);
  882. if (!strcmp(w->name, "RX INT1 DAC")) {
  883. snd_soc_update_bits(codec,
  884. WCD934X_CDC_ANC0_FIFO_COMMON_CTL,
  885. 0x66, 0x66);
  886. }
  887. } else if (!strcmp(w->name, "RX INT2 DAC")) {
  888. snd_soc_update_bits(codec,
  889. WCD934X_CDC_ANC1_RC_COMMON_CTL,
  890. 0x05, 0x05);
  891. snd_soc_update_bits(codec,
  892. WCD934X_CDC_ANC1_FIFO_COMMON_CTL,
  893. 0x66, 0x66);
  894. }
  895. if (!strcmp(w->name, "RX INT1 DAC"))
  896. snd_soc_update_bits(codec,
  897. WCD934X_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
  898. else if (!strcmp(w->name, "RX INT2 DAC"))
  899. snd_soc_update_bits(codec,
  900. WCD934X_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
  901. if (!hwdep_cal)
  902. release_firmware(fw);
  903. break;
  904. case SND_SOC_DAPM_POST_PMU:
  905. if (!strcmp(w->name, "ANC HPHL PA") ||
  906. !strcmp(w->name, "ANC HPHR PA")) {
  907. /* Remove ANC Rx from reset */
  908. snd_soc_update_bits(codec,
  909. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  910. 0x08, 0x00);
  911. snd_soc_update_bits(codec,
  912. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  913. 0x08, 0x00);
  914. }
  915. break;
  916. case SND_SOC_DAPM_POST_PMD:
  917. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_RC_COMMON_CTL,
  918. 0x05, 0x00);
  919. if (!strcmp(w->name, "ANC EAR PA") ||
  920. !strcmp(w->name, "ANC SPK1 PA") ||
  921. !strcmp(w->name, "ANC HPHL PA")) {
  922. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_1_CTL,
  923. 0x30, 0x00);
  924. msleep(50);
  925. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_1_CTL,
  926. 0x01, 0x00);
  927. snd_soc_update_bits(codec,
  928. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  929. 0x38, 0x38);
  930. snd_soc_update_bits(codec,
  931. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  932. 0x07, 0x00);
  933. snd_soc_update_bits(codec,
  934. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  935. 0x38, 0x00);
  936. } else if (!strcmp(w->name, "ANC HPHR PA")) {
  937. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_1_CTL,
  938. 0x30, 0x00);
  939. msleep(50);
  940. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_1_CTL,
  941. 0x01, 0x00);
  942. snd_soc_update_bits(codec,
  943. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  944. 0x38, 0x38);
  945. snd_soc_update_bits(codec,
  946. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  947. 0x07, 0x00);
  948. snd_soc_update_bits(codec,
  949. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  950. 0x38, 0x00);
  951. }
  952. break;
  953. }
  954. return 0;
  955. err:
  956. if (!hwdep_cal)
  957. release_firmware(fw);
  958. return ret;
  959. }
  960. static int tavil_get_clkmode(struct snd_kcontrol *kcontrol,
  961. struct snd_ctl_elem_value *ucontrol)
  962. {
  963. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  964. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  965. if (test_bit(CLK_MODE, &tavil_p->status_mask))
  966. ucontrol->value.enumerated.item[0] = 1;
  967. else
  968. ucontrol->value.enumerated.item[0] = 0;
  969. dev_dbg(codec->dev, "%s: is_low_power_clock: %s\n", __func__,
  970. test_bit(CLK_MODE, &tavil_p->status_mask) ? "true" : "false");
  971. return 0;
  972. }
  973. static int tavil_put_clkmode(struct snd_kcontrol *kcontrol,
  974. struct snd_ctl_elem_value *ucontrol)
  975. {
  976. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  977. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  978. if (ucontrol->value.enumerated.item[0])
  979. set_bit(CLK_MODE, &tavil_p->status_mask);
  980. else
  981. clear_bit(CLK_MODE, &tavil_p->status_mask);
  982. dev_dbg(codec->dev, "%s: is_low_power_clock: %s\n", __func__,
  983. test_bit(CLK_MODE, &tavil_p->status_mask) ? "true" : "false");
  984. return 0;
  985. }
  986. static int tavil_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  987. struct snd_ctl_elem_value *ucontrol)
  988. {
  989. struct snd_soc_dapm_widget *widget =
  990. snd_soc_dapm_kcontrol_widget(kcontrol);
  991. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  992. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  993. ucontrol->value.integer.value[0] = tavil_p->vi_feed_value;
  994. return 0;
  995. }
  996. static int tavil_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  997. struct snd_ctl_elem_value *ucontrol)
  998. {
  999. struct snd_soc_dapm_widget *widget =
  1000. snd_soc_dapm_kcontrol_widget(kcontrol);
  1001. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1002. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1003. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  1004. struct soc_multi_mixer_control *mixer =
  1005. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1006. u32 dai_id = widget->shift;
  1007. u32 port_id = mixer->shift;
  1008. u32 enable = ucontrol->value.integer.value[0];
  1009. dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
  1010. __func__, enable, port_id, dai_id);
  1011. tavil_p->vi_feed_value = ucontrol->value.integer.value[0];
  1012. mutex_lock(&tavil_p->codec_mutex);
  1013. if (enable) {
  1014. if (port_id == WCD934X_TX14 && !test_bit(VI_SENSE_1,
  1015. &tavil_p->status_mask)) {
  1016. list_add_tail(&core->tx_chs[WCD934X_TX14].list,
  1017. &tavil_p->dai[dai_id].wcd9xxx_ch_list);
  1018. set_bit(VI_SENSE_1, &tavil_p->status_mask);
  1019. }
  1020. if (port_id == WCD934X_TX15 && !test_bit(VI_SENSE_2,
  1021. &tavil_p->status_mask)) {
  1022. list_add_tail(&core->tx_chs[WCD934X_TX15].list,
  1023. &tavil_p->dai[dai_id].wcd9xxx_ch_list);
  1024. set_bit(VI_SENSE_2, &tavil_p->status_mask);
  1025. }
  1026. } else {
  1027. if (port_id == WCD934X_TX14 && test_bit(VI_SENSE_1,
  1028. &tavil_p->status_mask)) {
  1029. list_del_init(&core->tx_chs[WCD934X_TX14].list);
  1030. clear_bit(VI_SENSE_1, &tavil_p->status_mask);
  1031. }
  1032. if (port_id == WCD934X_TX15 && test_bit(VI_SENSE_2,
  1033. &tavil_p->status_mask)) {
  1034. list_del_init(&core->tx_chs[WCD934X_TX15].list);
  1035. clear_bit(VI_SENSE_2, &tavil_p->status_mask);
  1036. }
  1037. }
  1038. mutex_unlock(&tavil_p->codec_mutex);
  1039. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1040. return 0;
  1041. }
  1042. static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
  1043. struct snd_ctl_elem_value *ucontrol)
  1044. {
  1045. struct snd_soc_dapm_widget *widget =
  1046. snd_soc_dapm_kcontrol_widget(kcontrol);
  1047. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1048. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1049. ucontrol->value.integer.value[0] = tavil_p->tx_port_value;
  1050. return 0;
  1051. }
  1052. static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
  1053. struct snd_ctl_elem_value *ucontrol)
  1054. {
  1055. struct snd_soc_dapm_widget *widget =
  1056. snd_soc_dapm_kcontrol_widget(kcontrol);
  1057. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1058. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1059. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  1060. struct snd_soc_dapm_update *update = NULL;
  1061. struct soc_multi_mixer_control *mixer =
  1062. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1063. u32 dai_id = widget->shift;
  1064. u32 port_id = mixer->shift;
  1065. u32 enable = ucontrol->value.integer.value[0];
  1066. u32 vtable;
  1067. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  1068. __func__,
  1069. widget->name, ucontrol->id.name, tavil_p->tx_port_value,
  1070. widget->shift, ucontrol->value.integer.value[0]);
  1071. mutex_lock(&tavil_p->codec_mutex);
  1072. if (dai_id >= ARRAY_SIZE(vport_slim_check_table)) {
  1073. dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
  1074. __func__, dai_id);
  1075. mutex_unlock(&tavil_p->codec_mutex);
  1076. return -EINVAL;
  1077. }
  1078. vtable = vport_slim_check_table[dai_id];
  1079. switch (dai_id) {
  1080. case AIF1_CAP:
  1081. case AIF2_CAP:
  1082. case AIF3_CAP:
  1083. /* only add to the list if value not set */
  1084. if (enable && !(tavil_p->tx_port_value & 1 << port_id)) {
  1085. if (wcd9xxx_tx_vport_validation(vtable, port_id,
  1086. tavil_p->dai, NUM_CODEC_DAIS)) {
  1087. dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
  1088. __func__, port_id);
  1089. mutex_unlock(&tavil_p->codec_mutex);
  1090. return 0;
  1091. }
  1092. tavil_p->tx_port_value |= 1 << port_id;
  1093. list_add_tail(&core->tx_chs[port_id].list,
  1094. &tavil_p->dai[dai_id].wcd9xxx_ch_list);
  1095. } else if (!enable && (tavil_p->tx_port_value &
  1096. 1 << port_id)) {
  1097. tavil_p->tx_port_value &= ~(1 << port_id);
  1098. list_del_init(&core->tx_chs[port_id].list);
  1099. } else {
  1100. if (enable)
  1101. dev_dbg(codec->dev, "%s: TX%u port is used by\n"
  1102. "this virtual port\n",
  1103. __func__, port_id);
  1104. else
  1105. dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
  1106. "this virtual port\n",
  1107. __func__, port_id);
  1108. /* avoid update power function */
  1109. mutex_unlock(&tavil_p->codec_mutex);
  1110. return 0;
  1111. }
  1112. break;
  1113. case AIF4_MAD_TX:
  1114. break;
  1115. default:
  1116. dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
  1117. mutex_unlock(&tavil_p->codec_mutex);
  1118. return -EINVAL;
  1119. }
  1120. dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
  1121. __func__, widget->name, widget->sname, tavil_p->tx_port_value,
  1122. widget->shift);
  1123. mutex_unlock(&tavil_p->codec_mutex);
  1124. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1125. return 0;
  1126. }
  1127. static int i2s_tx_mixer_get(struct snd_kcontrol *kcontrol,
  1128. struct snd_ctl_elem_value *ucontrol)
  1129. {
  1130. struct snd_soc_dapm_widget *widget =
  1131. snd_soc_dapm_kcontrol_widget(kcontrol);
  1132. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1133. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1134. ucontrol->value.integer.value[0] = tavil_p->tx_port_value;
  1135. return 0;
  1136. }
  1137. static int i2s_tx_mixer_put(struct snd_kcontrol *kcontrol,
  1138. struct snd_ctl_elem_value *ucontrol)
  1139. {
  1140. struct snd_soc_dapm_widget *widget =
  1141. snd_soc_dapm_kcontrol_widget(kcontrol);
  1142. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1143. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1144. struct snd_soc_dapm_update *update = NULL;
  1145. struct soc_multi_mixer_control *mixer =
  1146. (struct soc_multi_mixer_control *)kcontrol->private_value;
  1147. u32 dai_id = widget->shift;
  1148. u32 port_id = mixer->shift;
  1149. u32 enable = ucontrol->value.integer.value[0];
  1150. u32 vtable;
  1151. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  1152. __func__,
  1153. widget->name, ucontrol->id.name, tavil_p->tx_port_value,
  1154. widget->shift, ucontrol->value.integer.value[0]);
  1155. mutex_lock(&tavil_p->codec_mutex);
  1156. if (dai_id >= ARRAY_SIZE(vport_slim_check_table)) {
  1157. dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
  1158. __func__, dai_id);
  1159. mutex_unlock(&tavil_p->codec_mutex);
  1160. return -EINVAL;
  1161. }
  1162. vtable = vport_slim_check_table[dai_id];
  1163. switch (dai_id) {
  1164. case AIF1_CAP:
  1165. case AIF2_CAP:
  1166. case AIF3_CAP:
  1167. /* only add to the list if value not set */
  1168. if (enable && !(tavil_p->tx_port_value & 1 << port_id)) {
  1169. if (wcd9xxx_tx_vport_validation(vtable, port_id,
  1170. tavil_p->dai, NUM_CODEC_DAIS)) {
  1171. dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
  1172. __func__, port_id);
  1173. mutex_unlock(&tavil_p->codec_mutex);
  1174. return 0;
  1175. }
  1176. tavil_p->tx_port_value |= 1 << port_id;
  1177. } else if (!enable && (tavil_p->tx_port_value &
  1178. 1 << port_id)) {
  1179. tavil_p->tx_port_value &= ~(1 << port_id);
  1180. } else {
  1181. if (enable)
  1182. dev_dbg(codec->dev, "%s: TX%u port is used by\n"
  1183. "this virtual port\n",
  1184. __func__, port_id);
  1185. else
  1186. dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
  1187. "this virtual port\n",
  1188. __func__, port_id);
  1189. /* avoid update power function */
  1190. mutex_unlock(&tavil_p->codec_mutex);
  1191. return 0;
  1192. }
  1193. break;
  1194. default:
  1195. dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
  1196. mutex_unlock(&tavil_p->codec_mutex);
  1197. return -EINVAL;
  1198. }
  1199. dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
  1200. __func__, widget->name, widget->sname, tavil_p->tx_port_value,
  1201. widget->shift);
  1202. mutex_unlock(&tavil_p->codec_mutex);
  1203. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1204. return 0;
  1205. }
  1206. static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
  1207. struct snd_ctl_elem_value *ucontrol)
  1208. {
  1209. struct snd_soc_dapm_widget *widget =
  1210. snd_soc_dapm_kcontrol_widget(kcontrol);
  1211. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1212. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1213. ucontrol->value.enumerated.item[0] =
  1214. tavil_p->rx_port_value[widget->shift];
  1215. return 0;
  1216. }
  1217. static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
  1218. struct snd_ctl_elem_value *ucontrol)
  1219. {
  1220. struct snd_soc_dapm_widget *widget =
  1221. snd_soc_dapm_kcontrol_widget(kcontrol);
  1222. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1223. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1224. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  1225. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1226. struct snd_soc_dapm_update *update = NULL;
  1227. unsigned int rx_port_value;
  1228. u32 port_id = widget->shift;
  1229. tavil_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
  1230. rx_port_value = tavil_p->rx_port_value[port_id];
  1231. mutex_lock(&tavil_p->codec_mutex);
  1232. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  1233. __func__, widget->name, ucontrol->id.name,
  1234. rx_port_value, widget->shift,
  1235. ucontrol->value.integer.value[0]);
  1236. /* value need to match the Virtual port and AIF number */
  1237. switch (rx_port_value) {
  1238. case 0:
  1239. list_del_init(&core->rx_chs[port_id].list);
  1240. break;
  1241. case 1:
  1242. if (wcd9xxx_rx_vport_validation(port_id +
  1243. WCD934X_RX_PORT_START_NUMBER,
  1244. &tavil_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
  1245. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1246. __func__, port_id);
  1247. goto rtn;
  1248. }
  1249. list_add_tail(&core->rx_chs[port_id].list,
  1250. &tavil_p->dai[AIF1_PB].wcd9xxx_ch_list);
  1251. break;
  1252. case 2:
  1253. if (wcd9xxx_rx_vport_validation(port_id +
  1254. WCD934X_RX_PORT_START_NUMBER,
  1255. &tavil_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
  1256. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1257. __func__, port_id);
  1258. goto rtn;
  1259. }
  1260. list_add_tail(&core->rx_chs[port_id].list,
  1261. &tavil_p->dai[AIF2_PB].wcd9xxx_ch_list);
  1262. break;
  1263. case 3:
  1264. if (wcd9xxx_rx_vport_validation(port_id +
  1265. WCD934X_RX_PORT_START_NUMBER,
  1266. &tavil_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
  1267. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1268. __func__, port_id);
  1269. goto rtn;
  1270. }
  1271. list_add_tail(&core->rx_chs[port_id].list,
  1272. &tavil_p->dai[AIF3_PB].wcd9xxx_ch_list);
  1273. break;
  1274. case 4:
  1275. if (wcd9xxx_rx_vport_validation(port_id +
  1276. WCD934X_RX_PORT_START_NUMBER,
  1277. &tavil_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
  1278. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1279. __func__, port_id);
  1280. goto rtn;
  1281. }
  1282. list_add_tail(&core->rx_chs[port_id].list,
  1283. &tavil_p->dai[AIF4_PB].wcd9xxx_ch_list);
  1284. break;
  1285. default:
  1286. dev_err(codec->dev, "Unknown AIF %d\n", rx_port_value);
  1287. goto err;
  1288. }
  1289. rtn:
  1290. mutex_unlock(&tavil_p->codec_mutex);
  1291. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1292. rx_port_value, e, update);
  1293. return 0;
  1294. err:
  1295. mutex_unlock(&tavil_p->codec_mutex);
  1296. return -EINVAL;
  1297. }
  1298. static void tavil_codec_enable_slim_port_intr(
  1299. struct wcd9xxx_codec_dai_data *dai,
  1300. struct snd_soc_codec *codec)
  1301. {
  1302. struct wcd9xxx_ch *ch;
  1303. int port_num = 0;
  1304. unsigned short reg = 0;
  1305. u8 val = 0;
  1306. struct tavil_priv *tavil_p;
  1307. if (!dai || !codec) {
  1308. pr_err("%s: Invalid params\n", __func__);
  1309. return;
  1310. }
  1311. tavil_p = snd_soc_codec_get_drvdata(codec);
  1312. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  1313. if (ch->port >= WCD934X_RX_PORT_START_NUMBER) {
  1314. port_num = ch->port - WCD934X_RX_PORT_START_NUMBER;
  1315. reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 + (port_num / 8);
  1316. val = wcd9xxx_interface_reg_read(tavil_p->wcd9xxx,
  1317. reg);
  1318. if (!(val & BYTE_BIT_MASK(port_num))) {
  1319. val |= BYTE_BIT_MASK(port_num);
  1320. wcd9xxx_interface_reg_write(
  1321. tavil_p->wcd9xxx, reg, val);
  1322. val = wcd9xxx_interface_reg_read(
  1323. tavil_p->wcd9xxx, reg);
  1324. }
  1325. } else {
  1326. port_num = ch->port;
  1327. reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
  1328. val = wcd9xxx_interface_reg_read(tavil_p->wcd9xxx,
  1329. reg);
  1330. if (!(val & BYTE_BIT_MASK(port_num))) {
  1331. val |= BYTE_BIT_MASK(port_num);
  1332. wcd9xxx_interface_reg_write(tavil_p->wcd9xxx,
  1333. reg, val);
  1334. val = wcd9xxx_interface_reg_read(
  1335. tavil_p->wcd9xxx, reg);
  1336. }
  1337. }
  1338. }
  1339. }
  1340. static int tavil_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
  1341. bool up)
  1342. {
  1343. int ret = 0;
  1344. struct wcd9xxx_ch *ch;
  1345. if (up) {
  1346. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  1347. ret = wcd9xxx_get_slave_port(ch->ch_num);
  1348. if (ret < 0) {
  1349. pr_err("%s: Invalid slave port ID: %d\n",
  1350. __func__, ret);
  1351. ret = -EINVAL;
  1352. } else {
  1353. set_bit(ret, &dai->ch_mask);
  1354. }
  1355. }
  1356. } else {
  1357. ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
  1358. msecs_to_jiffies(
  1359. WCD934X_SLIM_CLOSE_TIMEOUT));
  1360. if (!ret) {
  1361. pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
  1362. __func__, dai->ch_mask);
  1363. ret = -ETIMEDOUT;
  1364. } else {
  1365. ret = 0;
  1366. }
  1367. }
  1368. return ret;
  1369. }
  1370. static void tavil_codec_mute_dsd(struct snd_soc_codec *codec,
  1371. struct list_head *ch_list)
  1372. {
  1373. u8 dsd0_in;
  1374. u8 dsd1_in;
  1375. struct wcd9xxx_ch *ch;
  1376. /* Read DSD Input Ports */
  1377. dsd0_in = (snd_soc_read(codec, WCD934X_CDC_DSD0_CFG0) & 0x3C) >> 2;
  1378. dsd1_in = (snd_soc_read(codec, WCD934X_CDC_DSD1_CFG0) & 0x3C) >> 2;
  1379. if ((dsd0_in == 0) && (dsd1_in == 0))
  1380. return;
  1381. /*
  1382. * Check if the ports getting disabled are connected to DSD inputs.
  1383. * If connected, enable DSD mute to avoid DC entering into DSD Filter
  1384. */
  1385. list_for_each_entry(ch, ch_list, list) {
  1386. if (ch->port == (dsd0_in + WCD934X_RX_PORT_START_NUMBER - 1))
  1387. snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
  1388. 0x04, 0x04);
  1389. if (ch->port == (dsd1_in + WCD934X_RX_PORT_START_NUMBER - 1))
  1390. snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
  1391. 0x04, 0x04);
  1392. }
  1393. }
  1394. static int tavil_codec_set_i2s_rx_ch(struct snd_soc_dapm_widget *w,
  1395. u32 i2s_reg, bool up)
  1396. {
  1397. int rx_fs_rate = -EINVAL;
  1398. int i2s_bit_mode;
  1399. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1400. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1401. struct wcd9xxx_codec_dai_data *dai;
  1402. dai = &tavil_p->dai[w->shift];
  1403. dev_dbg(tavil_p->dev, "%s: %d up/down, %d width, %d rate\n",
  1404. __func__, up, dai->bit_width, dai->rate);
  1405. if (up) {
  1406. if (dai->bit_width == 16)
  1407. i2s_bit_mode = 0x01;
  1408. else
  1409. i2s_bit_mode = 0x00;
  1410. switch (dai->rate) {
  1411. case 8000:
  1412. rx_fs_rate = 0;
  1413. break;
  1414. case 16000:
  1415. rx_fs_rate = 1;
  1416. break;
  1417. case 32000:
  1418. rx_fs_rate = 2;
  1419. break;
  1420. case 48000:
  1421. rx_fs_rate = 3;
  1422. break;
  1423. case 96000:
  1424. rx_fs_rate = 4;
  1425. break;
  1426. case 192000:
  1427. rx_fs_rate = 5;
  1428. break;
  1429. case 384000:
  1430. rx_fs_rate = 6;
  1431. break;
  1432. default:
  1433. dev_err(tavil_p->dev, "%s: Invalid RX sample rate: %d\n",
  1434. __func__, dai->rate);
  1435. return -EINVAL;
  1436. };
  1437. snd_soc_update_bits(codec, i2s_reg,
  1438. 0x40, i2s_bit_mode << 6);
  1439. snd_soc_update_bits(codec, i2s_reg,
  1440. 0x3c, (rx_fs_rate << 2));
  1441. } else {
  1442. snd_soc_update_bits(codec, i2s_reg,
  1443. 0x40, 0x00);
  1444. snd_soc_update_bits(codec, i2s_reg,
  1445. 0x3c, 0x00);
  1446. }
  1447. return 0;
  1448. }
  1449. static int tavil_codec_set_i2s_tx_ch(struct snd_soc_dapm_widget *w,
  1450. u32 i2s_reg, bool up)
  1451. {
  1452. int tx_fs_rate = -EINVAL;
  1453. int i2s_bit_mode;
  1454. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1455. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1456. struct wcd9xxx_codec_dai_data *dai;
  1457. dai = &tavil_p->dai[w->shift];
  1458. if (up) {
  1459. if (dai->bit_width == 16)
  1460. i2s_bit_mode = 0x01;
  1461. else
  1462. i2s_bit_mode = 0x00;
  1463. snd_soc_update_bits(codec, i2s_reg, 0x40, i2s_bit_mode << 6);
  1464. switch (dai->rate) {
  1465. case 8000:
  1466. tx_fs_rate = 0;
  1467. break;
  1468. case 16000:
  1469. tx_fs_rate = 1;
  1470. break;
  1471. case 32000:
  1472. tx_fs_rate = 2;
  1473. break;
  1474. case 48000:
  1475. tx_fs_rate = 3;
  1476. break;
  1477. case 96000:
  1478. tx_fs_rate = 4;
  1479. break;
  1480. case 192000:
  1481. tx_fs_rate = 5;
  1482. break;
  1483. case 384000:
  1484. tx_fs_rate = 6;
  1485. break;
  1486. default:
  1487. dev_err(tavil_p->dev, "%s: Invalid sample rate: %d\n",
  1488. __func__, dai->rate);
  1489. return -EINVAL;
  1490. };
  1491. snd_soc_update_bits(codec, i2s_reg, 0x3c, tx_fs_rate << 2);
  1492. snd_soc_update_bits(codec,
  1493. WCD934X_DATA_HUB_I2S_TX0_CFG,
  1494. 0x03, 0x01);
  1495. snd_soc_update_bits(codec,
  1496. WCD934X_DATA_HUB_I2S_TX0_CFG,
  1497. 0x0C, 0x01);
  1498. snd_soc_update_bits(codec,
  1499. WCD934X_DATA_HUB_I2S_TX1_0_CFG,
  1500. 0x03, 0x01);
  1501. snd_soc_update_bits(codec,
  1502. WCD934X_DATA_HUB_I2S_TX1_1_CFG,
  1503. 0x05, 0x05);
  1504. } else {
  1505. snd_soc_update_bits(codec, i2s_reg, 0x40, 0x00);
  1506. snd_soc_update_bits(codec, i2s_reg, 0x3c, 0x00);
  1507. snd_soc_update_bits(codec,
  1508. WCD934X_DATA_HUB_I2S_TX0_CFG,
  1509. 0x03, 0x00);
  1510. snd_soc_update_bits(codec,
  1511. WCD934X_DATA_HUB_I2S_TX0_CFG,
  1512. 0x0C, 0x00);
  1513. snd_soc_update_bits(codec,
  1514. WCD934X_DATA_HUB_I2S_TX1_0_CFG,
  1515. 0x03, 0x00);
  1516. snd_soc_update_bits(codec,
  1517. WCD934X_DATA_HUB_I2S_TX1_1_CFG,
  1518. 0x05, 0x00);
  1519. }
  1520. return 0;
  1521. }
  1522. static int tavil_codec_enable_rx_i2c(struct snd_soc_dapm_widget *w,
  1523. struct snd_kcontrol *kcontrol,
  1524. int event)
  1525. {
  1526. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1527. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1528. int ret = -EINVAL;
  1529. u32 i2s_reg;
  1530. switch (tavil_p->rx_port_value[w->shift]) {
  1531. case AIF1_PB:
  1532. case AIF1_CAP:
  1533. i2s_reg = WCD934X_DATA_HUB_I2S_0_CTL;
  1534. break;
  1535. case AIF2_PB:
  1536. case AIF2_CAP:
  1537. i2s_reg = WCD934X_DATA_HUB_I2S_1_CTL;
  1538. break;
  1539. case AIF3_PB:
  1540. case AIF3_CAP:
  1541. i2s_reg = WCD934X_DATA_HUB_I2S_2_CTL;
  1542. break;
  1543. default:
  1544. dev_err(codec->dev, "%s Invalid i2s Id received", __func__);
  1545. return -EINVAL;
  1546. }
  1547. switch (event) {
  1548. case SND_SOC_DAPM_POST_PMU:
  1549. ret = tavil_codec_set_i2s_rx_ch(w, i2s_reg, true);
  1550. break;
  1551. case SND_SOC_DAPM_POST_PMD:
  1552. ret = tavil_codec_set_i2s_rx_ch(w, i2s_reg, false);
  1553. break;
  1554. }
  1555. return ret;
  1556. }
  1557. static int tavil_codec_enable_rx(struct snd_soc_dapm_widget *w,
  1558. struct snd_kcontrol *kcontrol,
  1559. int event)
  1560. {
  1561. struct wcd9xxx *core;
  1562. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1563. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1564. int ret = 0;
  1565. struct wcd9xxx_codec_dai_data *dai;
  1566. struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
  1567. core = dev_get_drvdata(codec->dev->parent);
  1568. dev_dbg(codec->dev, "%s: event called! codec name %s num_dai %d\n"
  1569. "stream name %s event %d\n",
  1570. __func__, codec->component.name,
  1571. codec->component.num_dai, w->sname, event);
  1572. dai = &tavil_p->dai[w->shift];
  1573. dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
  1574. __func__, w->name, w->shift, event);
  1575. if (tavil_p->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  1576. ret = tavil_codec_enable_rx_i2c(w, kcontrol, event);
  1577. return ret;
  1578. }
  1579. switch (event) {
  1580. case SND_SOC_DAPM_POST_PMU:
  1581. dai->bus_down_in_recovery = false;
  1582. tavil_codec_enable_slim_port_intr(dai, codec);
  1583. (void) tavil_codec_enable_slim_chmask(dai, true);
  1584. ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  1585. dai->rate, dai->bit_width,
  1586. &dai->grph);
  1587. break;
  1588. case SND_SOC_DAPM_POST_PMD:
  1589. if (dsd_conf)
  1590. tavil_codec_mute_dsd(codec, &dai->wcd9xxx_ch_list);
  1591. ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
  1592. dai->grph);
  1593. dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
  1594. __func__, ret);
  1595. if (!dai->bus_down_in_recovery)
  1596. ret = tavil_codec_enable_slim_chmask(dai, false);
  1597. else
  1598. dev_dbg(codec->dev,
  1599. "%s: bus in recovery skip enable slim_chmask",
  1600. __func__);
  1601. ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  1602. dai->grph);
  1603. break;
  1604. }
  1605. return ret;
  1606. }
  1607. static int tavil_codec_enable_tx_i2c(struct snd_soc_dapm_widget *w,
  1608. struct snd_kcontrol *kcontrol,
  1609. int event)
  1610. {
  1611. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1612. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1613. int ret = -EINVAL;
  1614. u32 i2s_reg;
  1615. switch (tavil_p->rx_port_value[w->shift]) {
  1616. case AIF1_PB:
  1617. case AIF1_CAP:
  1618. i2s_reg = WCD934X_DATA_HUB_I2S_0_CTL;
  1619. break;
  1620. case AIF2_PB:
  1621. case AIF2_CAP:
  1622. i2s_reg = WCD934X_DATA_HUB_I2S_1_CTL;
  1623. break;
  1624. case AIF3_PB:
  1625. case AIF3_CAP:
  1626. i2s_reg = WCD934X_DATA_HUB_I2S_2_CTL;
  1627. break;
  1628. default:
  1629. dev_err(codec->dev, "%s Invalid i2s Id received", __func__);
  1630. return -EINVAL;
  1631. }
  1632. switch (event) {
  1633. case SND_SOC_DAPM_POST_PMU:
  1634. ret = tavil_codec_set_i2s_tx_ch(w, i2s_reg, true);
  1635. break;
  1636. case SND_SOC_DAPM_POST_PMD:
  1637. ret = tavil_codec_set_i2s_tx_ch(w, i2s_reg, false);
  1638. break;
  1639. }
  1640. return ret;
  1641. }
  1642. static int tavil_codec_enable_tx(struct snd_soc_dapm_widget *w,
  1643. struct snd_kcontrol *kcontrol,
  1644. int event)
  1645. {
  1646. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1647. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1648. struct wcd9xxx_codec_dai_data *dai;
  1649. struct wcd9xxx *core;
  1650. int ret = 0;
  1651. dev_dbg(codec->dev,
  1652. "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
  1653. __func__, w->name, w->shift,
  1654. codec->component.num_dai, w->sname);
  1655. dai = &tavil_p->dai[w->shift];
  1656. core = dev_get_drvdata(codec->dev->parent);
  1657. if (tavil_p->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  1658. ret = tavil_codec_enable_tx_i2c(w, kcontrol, event);
  1659. return ret;
  1660. }
  1661. switch (event) {
  1662. case SND_SOC_DAPM_POST_PMU:
  1663. dai->bus_down_in_recovery = false;
  1664. tavil_codec_enable_slim_port_intr(dai, codec);
  1665. (void) tavil_codec_enable_slim_chmask(dai, true);
  1666. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1667. dai->rate, dai->bit_width,
  1668. &dai->grph);
  1669. break;
  1670. case SND_SOC_DAPM_POST_PMD:
  1671. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1672. dai->grph);
  1673. if (!dai->bus_down_in_recovery)
  1674. ret = tavil_codec_enable_slim_chmask(dai, false);
  1675. if (ret < 0) {
  1676. ret = wcd9xxx_disconnect_port(core,
  1677. &dai->wcd9xxx_ch_list,
  1678. dai->grph);
  1679. dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
  1680. __func__, ret);
  1681. }
  1682. break;
  1683. }
  1684. return ret;
  1685. }
  1686. static int tavil_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
  1687. struct snd_kcontrol *kcontrol,
  1688. int event)
  1689. {
  1690. struct wcd9xxx *core = NULL;
  1691. struct snd_soc_codec *codec = NULL;
  1692. struct tavil_priv *tavil_p = NULL;
  1693. int ret = 0;
  1694. struct wcd9xxx_codec_dai_data *dai = NULL;
  1695. codec = snd_soc_dapm_to_codec(w->dapm);
  1696. tavil_p = snd_soc_codec_get_drvdata(codec);
  1697. core = dev_get_drvdata(codec->dev->parent);
  1698. dev_dbg(codec->dev,
  1699. "%s: num_dai %d stream name %s w->name %s event %d shift %d\n",
  1700. __func__, codec->component.num_dai, w->sname,
  1701. w->name, event, w->shift);
  1702. if (w->shift != AIF4_VIFEED) {
  1703. pr_err("%s Error in enabling the tx path\n", __func__);
  1704. ret = -EINVAL;
  1705. goto done;
  1706. }
  1707. dai = &tavil_p->dai[w->shift];
  1708. switch (event) {
  1709. case SND_SOC_DAPM_POST_PMU:
  1710. if (test_bit(VI_SENSE_1, &tavil_p->status_mask)) {
  1711. dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
  1712. /* Enable V&I sensing */
  1713. snd_soc_update_bits(codec,
  1714. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  1715. snd_soc_update_bits(codec,
  1716. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  1717. 0x20);
  1718. snd_soc_update_bits(codec,
  1719. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
  1720. snd_soc_update_bits(codec,
  1721. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
  1722. 0x00);
  1723. snd_soc_update_bits(codec,
  1724. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
  1725. snd_soc_update_bits(codec,
  1726. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  1727. 0x10);
  1728. snd_soc_update_bits(codec,
  1729. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
  1730. snd_soc_update_bits(codec,
  1731. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  1732. 0x00);
  1733. }
  1734. if (test_bit(VI_SENSE_2, &tavil_p->status_mask)) {
  1735. pr_debug("%s: spkr2 enabled\n", __func__);
  1736. /* Enable V&I sensing */
  1737. snd_soc_update_bits(codec,
  1738. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  1739. 0x20);
  1740. snd_soc_update_bits(codec,
  1741. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  1742. 0x20);
  1743. snd_soc_update_bits(codec,
  1744. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
  1745. 0x00);
  1746. snd_soc_update_bits(codec,
  1747. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
  1748. 0x00);
  1749. snd_soc_update_bits(codec,
  1750. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  1751. 0x10);
  1752. snd_soc_update_bits(codec,
  1753. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  1754. 0x10);
  1755. snd_soc_update_bits(codec,
  1756. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  1757. 0x00);
  1758. snd_soc_update_bits(codec,
  1759. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  1760. 0x00);
  1761. }
  1762. dai->bus_down_in_recovery = false;
  1763. tavil_codec_enable_slim_port_intr(dai, codec);
  1764. (void) tavil_codec_enable_slim_chmask(dai, true);
  1765. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1766. dai->rate, dai->bit_width,
  1767. &dai->grph);
  1768. break;
  1769. case SND_SOC_DAPM_POST_PMD:
  1770. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1771. dai->grph);
  1772. if (ret)
  1773. dev_err(codec->dev, "%s error in close_slim_sch_tx %d\n",
  1774. __func__, ret);
  1775. if (!dai->bus_down_in_recovery)
  1776. ret = tavil_codec_enable_slim_chmask(dai, false);
  1777. if (ret < 0) {
  1778. ret = wcd9xxx_disconnect_port(core,
  1779. &dai->wcd9xxx_ch_list,
  1780. dai->grph);
  1781. dev_dbg(codec->dev, "%s: Disconnect TX port, ret = %d\n",
  1782. __func__, ret);
  1783. }
  1784. if (test_bit(VI_SENSE_1, &tavil_p->status_mask)) {
  1785. /* Disable V&I sensing */
  1786. dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
  1787. snd_soc_update_bits(codec,
  1788. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  1789. snd_soc_update_bits(codec,
  1790. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  1791. 0x20);
  1792. snd_soc_update_bits(codec,
  1793. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
  1794. snd_soc_update_bits(codec,
  1795. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  1796. 0x00);
  1797. }
  1798. if (test_bit(VI_SENSE_2, &tavil_p->status_mask)) {
  1799. /* Disable V&I sensing */
  1800. dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
  1801. snd_soc_update_bits(codec,
  1802. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  1803. 0x20);
  1804. snd_soc_update_bits(codec,
  1805. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  1806. 0x20);
  1807. snd_soc_update_bits(codec,
  1808. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  1809. 0x00);
  1810. snd_soc_update_bits(codec,
  1811. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  1812. 0x00);
  1813. }
  1814. break;
  1815. }
  1816. done:
  1817. return ret;
  1818. }
  1819. static int tavil_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
  1820. struct snd_kcontrol *kcontrol, int event)
  1821. {
  1822. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1823. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1824. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1825. switch (event) {
  1826. case SND_SOC_DAPM_PRE_PMU:
  1827. tavil->rx_bias_count++;
  1828. if (tavil->rx_bias_count == 1) {
  1829. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1830. 0x01, 0x01);
  1831. }
  1832. break;
  1833. case SND_SOC_DAPM_POST_PMD:
  1834. tavil->rx_bias_count--;
  1835. if (!tavil->rx_bias_count)
  1836. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1837. 0x01, 0x00);
  1838. break;
  1839. };
  1840. dev_dbg(codec->dev, "%s: Current RX BIAS user count: %d\n", __func__,
  1841. tavil->rx_bias_count);
  1842. return 0;
  1843. }
  1844. static void tavil_spk_anc_update_callback(struct work_struct *work)
  1845. {
  1846. struct spk_anc_work *spk_anc_dwork;
  1847. struct tavil_priv *tavil;
  1848. struct delayed_work *delayed_work;
  1849. struct snd_soc_codec *codec;
  1850. delayed_work = to_delayed_work(work);
  1851. spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
  1852. tavil = spk_anc_dwork->tavil;
  1853. codec = tavil->codec;
  1854. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_CFG0, 0x10, 0x10);
  1855. }
  1856. static int tavil_codec_enable_spkr_anc(struct snd_soc_dapm_widget *w,
  1857. struct snd_kcontrol *kcontrol,
  1858. int event)
  1859. {
  1860. int ret = 0;
  1861. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1862. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1863. if (!tavil->anc_func)
  1864. return 0;
  1865. dev_dbg(codec->dev, "%s: w: %s event: %d anc: %d\n", __func__,
  1866. w->name, event, tavil->anc_func);
  1867. switch (event) {
  1868. case SND_SOC_DAPM_PRE_PMU:
  1869. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1870. schedule_delayed_work(&tavil->spk_anc_dwork.dwork,
  1871. msecs_to_jiffies(spk_anc_en_delay));
  1872. break;
  1873. case SND_SOC_DAPM_POST_PMD:
  1874. cancel_delayed_work_sync(&tavil->spk_anc_dwork.dwork);
  1875. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_CFG0,
  1876. 0x10, 0x00);
  1877. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1878. break;
  1879. }
  1880. return ret;
  1881. }
  1882. static int tavil_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1883. struct snd_kcontrol *kcontrol,
  1884. int event)
  1885. {
  1886. int ret = 0;
  1887. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1888. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1889. switch (event) {
  1890. case SND_SOC_DAPM_POST_PMU:
  1891. /*
  1892. * 5ms sleep is required after PA is enabled as per
  1893. * HW requirement
  1894. */
  1895. usleep_range(5000, 5500);
  1896. snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CTL,
  1897. 0x10, 0x00);
  1898. /* Remove mix path mute if it is enabled */
  1899. if ((snd_soc_read(codec, WCD934X_CDC_RX0_RX_PATH_MIX_CTL)) &
  1900. 0x10)
  1901. snd_soc_update_bits(codec,
  1902. WCD934X_CDC_RX0_RX_PATH_MIX_CTL,
  1903. 0x10, 0x00);
  1904. break;
  1905. case SND_SOC_DAPM_POST_PMD:
  1906. /*
  1907. * 5ms sleep is required after PA is disabled as per
  1908. * HW requirement
  1909. */
  1910. usleep_range(5000, 5500);
  1911. if (!(strcmp(w->name, "ANC EAR PA"))) {
  1912. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1913. snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CFG0,
  1914. 0x10, 0x00);
  1915. }
  1916. break;
  1917. };
  1918. return ret;
  1919. }
  1920. static void tavil_codec_override(struct snd_soc_codec *codec, int mode,
  1921. int event)
  1922. {
  1923. if (mode == CLS_AB || mode == CLS_AB_HIFI) {
  1924. switch (event) {
  1925. case SND_SOC_DAPM_PRE_PMU:
  1926. case SND_SOC_DAPM_POST_PMU:
  1927. snd_soc_update_bits(codec,
  1928. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
  1929. break;
  1930. case SND_SOC_DAPM_POST_PMD:
  1931. snd_soc_update_bits(codec,
  1932. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
  1933. break;
  1934. }
  1935. }
  1936. }
  1937. static void tavil_codec_clear_anc_tx_hold(struct tavil_priv *tavil)
  1938. {
  1939. if (test_and_clear_bit(ANC_MIC_AMIC1, &tavil->status_mask))
  1940. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC1, false);
  1941. if (test_and_clear_bit(ANC_MIC_AMIC2, &tavil->status_mask))
  1942. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC2, false);
  1943. if (test_and_clear_bit(ANC_MIC_AMIC3, &tavil->status_mask))
  1944. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC3, false);
  1945. if (test_and_clear_bit(ANC_MIC_AMIC4, &tavil->status_mask))
  1946. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC4, false);
  1947. }
  1948. static void tavil_ocp_control(struct snd_soc_codec *codec, bool enable)
  1949. {
  1950. if (enable) {
  1951. snd_soc_update_bits(codec, WCD934X_HPH_OCP_CTL, 0x10, 0x10);
  1952. snd_soc_update_bits(codec, WCD934X_RX_OCP_CTL, 0x0F, 0x02);
  1953. } else {
  1954. snd_soc_update_bits(codec, WCD934X_RX_OCP_CTL, 0x0F, 0x0F);
  1955. snd_soc_update_bits(codec, WCD934X_HPH_OCP_CTL, 0x10, 0x00);
  1956. }
  1957. }
  1958. static int tavil_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1959. struct snd_kcontrol *kcontrol,
  1960. int event)
  1961. {
  1962. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1963. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1964. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  1965. int ret = 0;
  1966. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1967. switch (event) {
  1968. case SND_SOC_DAPM_PRE_PMU:
  1969. tavil_ocp_control(codec, false);
  1970. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  1971. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  1972. 0x06, (0x03 << 1));
  1973. if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
  1974. (test_bit(HPH_PA_DELAY, &tavil->status_mask)))
  1975. snd_soc_update_bits(codec, WCD934X_ANA_HPH, 0xC0, 0xC0);
  1976. set_bit(HPH_PA_DELAY, &tavil->status_mask);
  1977. if (dsd_conf &&
  1978. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01)) {
  1979. /* Set regulator mode to AB if DSD is enabled */
  1980. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1981. 0x02, 0x02);
  1982. }
  1983. break;
  1984. case SND_SOC_DAPM_POST_PMU:
  1985. if ((!(strcmp(w->name, "ANC HPHR PA")))) {
  1986. if ((snd_soc_read(codec, WCD934X_ANA_HPH) & 0xC0)
  1987. != 0xC0)
  1988. /*
  1989. * If PA_EN is not set (potentially in ANC case)
  1990. * then do nothing for POST_PMU and let left
  1991. * channel handle everything.
  1992. */
  1993. break;
  1994. }
  1995. /*
  1996. * 7ms sleep is required after PA is enabled as per
  1997. * HW requirement. If compander is disabled, then
  1998. * 20ms delay is needed.
  1999. */
  2000. if (test_bit(HPH_PA_DELAY, &tavil->status_mask)) {
  2001. if (!tavil->comp_enabled[COMPANDER_2])
  2002. usleep_range(20000, 20100);
  2003. else
  2004. usleep_range(7000, 7100);
  2005. clear_bit(HPH_PA_DELAY, &tavil->status_mask);
  2006. }
  2007. if (tavil->anc_func) {
  2008. /* Clear Tx FE HOLD if both PAs are enabled */
  2009. if ((snd_soc_read(tavil->codec, WCD934X_ANA_HPH) &
  2010. 0xC0) == 0xC0)
  2011. tavil_codec_clear_anc_tx_hold(tavil);
  2012. }
  2013. snd_soc_update_bits(codec, WCD934X_HPH_R_TEST, 0x01, 0x01);
  2014. /* Remove mute */
  2015. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
  2016. 0x10, 0x00);
  2017. /* Enable GM3 boost */
  2018. snd_soc_update_bits(codec, WCD934X_HPH_CNP_WG_CTL,
  2019. 0x80, 0x80);
  2020. /* Enable AutoChop timer at the end of power up */
  2021. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2022. 0x02, 0x02);
  2023. /* Remove mix path mute if it is enabled */
  2024. if ((snd_soc_read(codec, WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) &
  2025. 0x10)
  2026. snd_soc_update_bits(codec,
  2027. WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
  2028. 0x10, 0x00);
  2029. if (dsd_conf &&
  2030. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  2031. snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
  2032. 0x04, 0x00);
  2033. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  2034. pr_debug("%s:Do everything needed for left channel\n",
  2035. __func__);
  2036. /* Do everything needed for left channel */
  2037. snd_soc_update_bits(codec, WCD934X_HPH_L_TEST,
  2038. 0x01, 0x01);
  2039. /* Remove mute */
  2040. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
  2041. 0x10, 0x00);
  2042. /* Remove mix path mute if it is enabled */
  2043. if ((snd_soc_read(codec,
  2044. WCD934X_CDC_RX1_RX_PATH_MIX_CTL)) &
  2045. 0x10)
  2046. snd_soc_update_bits(codec,
  2047. WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
  2048. 0x10, 0x00);
  2049. if (dsd_conf && (snd_soc_read(codec,
  2050. WCD934X_CDC_DSD0_PATH_CTL) &
  2051. 0x01))
  2052. snd_soc_update_bits(codec,
  2053. WCD934X_CDC_DSD0_CFG2,
  2054. 0x04, 0x00);
  2055. /* Remove ANC Rx from reset */
  2056. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2057. }
  2058. tavil_codec_override(codec, tavil->hph_mode, event);
  2059. tavil_ocp_control(codec, true);
  2060. break;
  2061. case SND_SOC_DAPM_PRE_PMD:
  2062. tavil_ocp_control(codec, false);
  2063. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  2064. WCD_EVENT_PRE_HPHR_PA_OFF,
  2065. &tavil->mbhc->wcd_mbhc);
  2066. /* Enable DSD Mute before PA disable */
  2067. if (dsd_conf &&
  2068. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  2069. snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
  2070. 0x04, 0x04);
  2071. snd_soc_update_bits(codec, WCD934X_HPH_R_TEST, 0x01, 0x00);
  2072. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
  2073. 0x10, 0x10);
  2074. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
  2075. 0x10, 0x10);
  2076. if (!(strcmp(w->name, "ANC HPHR PA")))
  2077. snd_soc_update_bits(codec, WCD934X_ANA_HPH, 0x40, 0x00);
  2078. break;
  2079. case SND_SOC_DAPM_POST_PMD:
  2080. /*
  2081. * 5ms sleep is required after PA disable. If compander is
  2082. * disabled, then 20ms delay is needed after PA disable.
  2083. */
  2084. if (!tavil->comp_enabled[COMPANDER_2])
  2085. usleep_range(20000, 20100);
  2086. else
  2087. usleep_range(5000, 5100);
  2088. tavil_codec_override(codec, tavil->hph_mode, event);
  2089. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  2090. WCD_EVENT_POST_HPHR_PA_OFF,
  2091. &tavil->mbhc->wcd_mbhc);
  2092. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2093. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  2094. 0x06, 0x0);
  2095. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  2096. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2097. snd_soc_update_bits(codec,
  2098. WCD934X_CDC_RX2_RX_PATH_CFG0,
  2099. 0x10, 0x00);
  2100. }
  2101. tavil_ocp_control(codec, true);
  2102. break;
  2103. };
  2104. return ret;
  2105. }
  2106. static int tavil_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  2107. struct snd_kcontrol *kcontrol,
  2108. int event)
  2109. {
  2110. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2111. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2112. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  2113. int ret = 0;
  2114. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2115. switch (event) {
  2116. case SND_SOC_DAPM_PRE_PMU:
  2117. tavil_ocp_control(codec, false);
  2118. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2119. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  2120. 0x06, (0x03 << 1));
  2121. if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
  2122. (test_bit(HPH_PA_DELAY, &tavil->status_mask)))
  2123. snd_soc_update_bits(codec, WCD934X_ANA_HPH,
  2124. 0xC0, 0xC0);
  2125. set_bit(HPH_PA_DELAY, &tavil->status_mask);
  2126. if (dsd_conf &&
  2127. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01)) {
  2128. /* Set regulator mode to AB if DSD is enabled */
  2129. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  2130. 0x02, 0x02);
  2131. }
  2132. break;
  2133. case SND_SOC_DAPM_POST_PMU:
  2134. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  2135. if ((snd_soc_read(codec, WCD934X_ANA_HPH) & 0xC0)
  2136. != 0xC0)
  2137. /*
  2138. * If PA_EN is not set (potentially in ANC
  2139. * case) then do nothing for POST_PMU and
  2140. * let right channel handle everything.
  2141. */
  2142. break;
  2143. }
  2144. /*
  2145. * 7ms sleep is required after PA is enabled as per
  2146. * HW requirement. If compander is disabled, then
  2147. * 20ms delay is needed.
  2148. */
  2149. if (test_bit(HPH_PA_DELAY, &tavil->status_mask)) {
  2150. if (!tavil->comp_enabled[COMPANDER_1])
  2151. usleep_range(20000, 20100);
  2152. else
  2153. usleep_range(7000, 7100);
  2154. clear_bit(HPH_PA_DELAY, &tavil->status_mask);
  2155. }
  2156. if (tavil->anc_func) {
  2157. /* Clear Tx FE HOLD if both PAs are enabled */
  2158. if ((snd_soc_read(tavil->codec, WCD934X_ANA_HPH) &
  2159. 0xC0) == 0xC0)
  2160. tavil_codec_clear_anc_tx_hold(tavil);
  2161. }
  2162. snd_soc_update_bits(codec, WCD934X_HPH_L_TEST, 0x01, 0x01);
  2163. /* Remove Mute on primary path */
  2164. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
  2165. 0x10, 0x00);
  2166. /* Enable GM3 boost */
  2167. snd_soc_update_bits(codec, WCD934X_HPH_CNP_WG_CTL,
  2168. 0x80, 0x80);
  2169. /* Enable AutoChop timer at the end of power up */
  2170. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2171. 0x02, 0x02);
  2172. /* Remove mix path mute if it is enabled */
  2173. if ((snd_soc_read(codec, WCD934X_CDC_RX1_RX_PATH_MIX_CTL)) &
  2174. 0x10)
  2175. snd_soc_update_bits(codec,
  2176. WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
  2177. 0x10, 0x00);
  2178. if (dsd_conf &&
  2179. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
  2180. snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
  2181. 0x04, 0x00);
  2182. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  2183. pr_debug("%s:Do everything needed for right channel\n",
  2184. __func__);
  2185. /* Do everything needed for right channel */
  2186. snd_soc_update_bits(codec, WCD934X_HPH_R_TEST,
  2187. 0x01, 0x01);
  2188. /* Remove mute */
  2189. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
  2190. 0x10, 0x00);
  2191. /* Remove mix path mute if it is enabled */
  2192. if ((snd_soc_read(codec,
  2193. WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) &
  2194. 0x10)
  2195. snd_soc_update_bits(codec,
  2196. WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
  2197. 0x10, 0x00);
  2198. if (dsd_conf && (snd_soc_read(codec,
  2199. WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  2200. snd_soc_update_bits(codec,
  2201. WCD934X_CDC_DSD1_CFG2,
  2202. 0x04, 0x00);
  2203. /* Remove ANC Rx from reset */
  2204. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2205. }
  2206. tavil_codec_override(codec, tavil->hph_mode, event);
  2207. tavil_ocp_control(codec, true);
  2208. break;
  2209. case SND_SOC_DAPM_PRE_PMD:
  2210. tavil_ocp_control(codec, false);
  2211. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  2212. WCD_EVENT_PRE_HPHL_PA_OFF,
  2213. &tavil->mbhc->wcd_mbhc);
  2214. /* Enable DSD Mute before PA disable */
  2215. if (dsd_conf &&
  2216. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
  2217. snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
  2218. 0x04, 0x04);
  2219. snd_soc_update_bits(codec, WCD934X_HPH_L_TEST, 0x01, 0x00);
  2220. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
  2221. 0x10, 0x10);
  2222. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
  2223. 0x10, 0x10);
  2224. if (!(strcmp(w->name, "ANC HPHL PA")))
  2225. snd_soc_update_bits(codec, WCD934X_ANA_HPH,
  2226. 0x80, 0x00);
  2227. break;
  2228. case SND_SOC_DAPM_POST_PMD:
  2229. /*
  2230. * 5ms sleep is required after PA disable. If compander is
  2231. * disabled, then 20ms delay is needed after PA disable.
  2232. */
  2233. if (!tavil->comp_enabled[COMPANDER_1])
  2234. usleep_range(20000, 20100);
  2235. else
  2236. usleep_range(5000, 5100);
  2237. tavil_codec_override(codec, tavil->hph_mode, event);
  2238. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  2239. WCD_EVENT_POST_HPHL_PA_OFF,
  2240. &tavil->mbhc->wcd_mbhc);
  2241. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2242. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  2243. 0x06, 0x0);
  2244. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  2245. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2246. snd_soc_update_bits(codec,
  2247. WCD934X_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
  2248. }
  2249. tavil_ocp_control(codec, true);
  2250. break;
  2251. };
  2252. return ret;
  2253. }
  2254. static int tavil_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
  2255. struct snd_kcontrol *kcontrol,
  2256. int event)
  2257. {
  2258. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2259. u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
  2260. u16 dsd_mute_reg = 0, dsd_clk_reg = 0;
  2261. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2262. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  2263. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2264. if (w->reg == WCD934X_ANA_LO_1_2) {
  2265. if (w->shift == 7) {
  2266. lineout_vol_reg = WCD934X_CDC_RX3_RX_PATH_CTL;
  2267. lineout_mix_vol_reg = WCD934X_CDC_RX3_RX_PATH_MIX_CTL;
  2268. dsd_mute_reg = WCD934X_CDC_DSD0_CFG2;
  2269. dsd_clk_reg = WCD934X_CDC_DSD0_PATH_CTL;
  2270. } else if (w->shift == 6) {
  2271. lineout_vol_reg = WCD934X_CDC_RX4_RX_PATH_CTL;
  2272. lineout_mix_vol_reg = WCD934X_CDC_RX4_RX_PATH_MIX_CTL;
  2273. dsd_mute_reg = WCD934X_CDC_DSD1_CFG2;
  2274. dsd_clk_reg = WCD934X_CDC_DSD1_PATH_CTL;
  2275. }
  2276. } else {
  2277. dev_err(codec->dev, "%s: Error enabling lineout PA\n",
  2278. __func__);
  2279. return -EINVAL;
  2280. }
  2281. switch (event) {
  2282. case SND_SOC_DAPM_PRE_PMU:
  2283. tavil_codec_override(codec, CLS_AB, event);
  2284. break;
  2285. case SND_SOC_DAPM_POST_PMU:
  2286. /*
  2287. * 5ms sleep is required after PA is enabled as per
  2288. * HW requirement
  2289. */
  2290. usleep_range(5000, 5500);
  2291. snd_soc_update_bits(codec, lineout_vol_reg,
  2292. 0x10, 0x00);
  2293. /* Remove mix path mute if it is enabled */
  2294. if ((snd_soc_read(codec, lineout_mix_vol_reg)) & 0x10)
  2295. snd_soc_update_bits(codec,
  2296. lineout_mix_vol_reg,
  2297. 0x10, 0x00);
  2298. if (dsd_conf && (snd_soc_read(codec, dsd_clk_reg) & 0x01))
  2299. snd_soc_update_bits(codec, dsd_mute_reg, 0x04, 0x00);
  2300. break;
  2301. case SND_SOC_DAPM_PRE_PMD:
  2302. if (dsd_conf && (snd_soc_read(codec, dsd_clk_reg) & 0x01))
  2303. snd_soc_update_bits(codec, dsd_mute_reg, 0x04, 0x04);
  2304. break;
  2305. case SND_SOC_DAPM_POST_PMD:
  2306. /*
  2307. * 5ms sleep is required after PA is disabled as per
  2308. * HW requirement
  2309. */
  2310. usleep_range(5000, 5500);
  2311. tavil_codec_override(codec, CLS_AB, event);
  2312. default:
  2313. break;
  2314. };
  2315. return 0;
  2316. }
  2317. static int i2s_rx_mux_get(struct snd_kcontrol *kcontrol,
  2318. struct snd_ctl_elem_value *ucontrol)
  2319. {
  2320. struct snd_soc_dapm_widget *widget =
  2321. snd_soc_dapm_kcontrol_widget(kcontrol);
  2322. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2323. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  2324. ucontrol->value.enumerated.item[0] =
  2325. tavil_p->rx_port_value[widget->shift];
  2326. return 0;
  2327. }
  2328. static int i2s_rx_mux_put(struct snd_kcontrol *kcontrol,
  2329. struct snd_ctl_elem_value *ucontrol)
  2330. {
  2331. struct snd_soc_dapm_widget *widget =
  2332. snd_soc_dapm_kcontrol_widget(kcontrol);
  2333. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2334. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  2335. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2336. struct snd_soc_dapm_update *update = NULL;
  2337. unsigned int rx_port_value;
  2338. u32 port_id = widget->shift;
  2339. tavil_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
  2340. rx_port_value = tavil_p->rx_port_value[port_id];
  2341. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  2342. __func__, widget->name, ucontrol->id.name,
  2343. rx_port_value, widget->shift,
  2344. ucontrol->value.integer.value[0]);
  2345. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2346. rx_port_value, e, update);
  2347. return 0;
  2348. }
  2349. static int tavil_codec_enable_i2s_path(struct snd_soc_dapm_widget *w,
  2350. struct snd_kcontrol *kcontrol,
  2351. int event)
  2352. {
  2353. int ret = 0;
  2354. u32 i2s_reg;
  2355. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2356. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  2357. switch (tavil_p->rx_port_value[w->shift]) {
  2358. case AIF1_PB:
  2359. case AIF1_CAP:
  2360. i2s_reg = WCD934X_DATA_HUB_I2S_0_CTL;
  2361. break;
  2362. case AIF2_PB:
  2363. case AIF2_CAP:
  2364. i2s_reg = WCD934X_DATA_HUB_I2S_1_CTL;
  2365. break;
  2366. case AIF3_PB:
  2367. case AIF3_CAP:
  2368. i2s_reg = WCD934X_DATA_HUB_I2S_2_CTL;
  2369. break;
  2370. default:
  2371. dev_err(codec->dev, "%s Invalid i2s Id received", __func__);
  2372. return -EINVAL;
  2373. }
  2374. switch (event) {
  2375. case SND_SOC_DAPM_PRE_PMU:
  2376. ret = snd_soc_update_bits(codec, i2s_reg, 0x01, 0x01);
  2377. break;
  2378. case SND_SOC_DAPM_POST_PMD:
  2379. ret = snd_soc_update_bits(codec, i2s_reg, 0x01, 0x00);
  2380. break;
  2381. }
  2382. return ret;
  2383. }
  2384. static int tavil_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  2385. struct snd_kcontrol *kcontrol,
  2386. int event)
  2387. {
  2388. int ret = 0;
  2389. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2390. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2391. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2392. switch (event) {
  2393. case SND_SOC_DAPM_PRE_PMU:
  2394. /* Disable AutoChop timer during power up */
  2395. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2396. 0x02, 0x00);
  2397. if (tavil->anc_func)
  2398. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2399. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2400. WCD_CLSH_EVENT_PRE_DAC,
  2401. WCD_CLSH_STATE_EAR,
  2402. CLS_H_NORMAL);
  2403. if (tavil->anc_func)
  2404. snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CFG0,
  2405. 0x10, 0x10);
  2406. break;
  2407. case SND_SOC_DAPM_POST_PMD:
  2408. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2409. WCD_CLSH_EVENT_POST_PA,
  2410. WCD_CLSH_STATE_EAR,
  2411. CLS_H_NORMAL);
  2412. break;
  2413. default:
  2414. break;
  2415. };
  2416. return ret;
  2417. }
  2418. static int tavil_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  2419. struct snd_kcontrol *kcontrol,
  2420. int event)
  2421. {
  2422. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2423. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2424. int hph_mode = tavil->hph_mode;
  2425. u8 dem_inp;
  2426. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  2427. int ret = 0;
  2428. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  2429. w->name, event, hph_mode);
  2430. switch (event) {
  2431. case SND_SOC_DAPM_PRE_PMU:
  2432. if (tavil->anc_func) {
  2433. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2434. /* 40 msec delay is needed to avoid click and pop */
  2435. msleep(40);
  2436. }
  2437. /* Read DEM INP Select */
  2438. dem_inp = snd_soc_read(codec, WCD934X_CDC_RX2_RX_PATH_SEC0) &
  2439. 0x03;
  2440. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  2441. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  2442. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  2443. __func__, hph_mode);
  2444. return -EINVAL;
  2445. }
  2446. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2447. /* Ripple freq control enable */
  2448. snd_soc_update_bits(codec,
  2449. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2450. 0x01, 0x01);
  2451. /* Disable AutoChop timer during power up */
  2452. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2453. 0x02, 0x00);
  2454. /* Set RDAC gain */
  2455. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2456. snd_soc_update_bits(codec,
  2457. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2458. 0xF0, 0x40);
  2459. if (dsd_conf &&
  2460. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  2461. hph_mode = CLS_H_HIFI;
  2462. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2463. WCD_CLSH_EVENT_PRE_DAC,
  2464. WCD_CLSH_STATE_HPHR,
  2465. hph_mode);
  2466. if (tavil->anc_func)
  2467. snd_soc_update_bits(codec,
  2468. WCD934X_CDC_RX2_RX_PATH_CFG0,
  2469. 0x10, 0x10);
  2470. break;
  2471. case SND_SOC_DAPM_POST_PMD:
  2472. /* 1000us required as per HW requirement */
  2473. usleep_range(1000, 1100);
  2474. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2475. WCD_CLSH_EVENT_POST_PA,
  2476. WCD_CLSH_STATE_HPHR,
  2477. hph_mode);
  2478. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2479. /* Ripple freq control disable */
  2480. snd_soc_update_bits(codec,
  2481. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2482. 0x01, 0x0);
  2483. /* Re-set RDAC gain */
  2484. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2485. snd_soc_update_bits(codec,
  2486. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2487. 0xF0, 0x0);
  2488. break;
  2489. default:
  2490. break;
  2491. };
  2492. return 0;
  2493. }
  2494. static int tavil_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  2495. struct snd_kcontrol *kcontrol,
  2496. int event)
  2497. {
  2498. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2499. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2500. int hph_mode = tavil->hph_mode;
  2501. u8 dem_inp;
  2502. int ret = 0;
  2503. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  2504. uint32_t impedl = 0, impedr = 0;
  2505. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  2506. w->name, event, hph_mode);
  2507. switch (event) {
  2508. case SND_SOC_DAPM_PRE_PMU:
  2509. if (tavil->anc_func) {
  2510. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2511. /* 40 msec delay is needed to avoid click and pop */
  2512. msleep(40);
  2513. }
  2514. /* Read DEM INP Select */
  2515. dem_inp = snd_soc_read(codec, WCD934X_CDC_RX1_RX_PATH_SEC0) &
  2516. 0x03;
  2517. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  2518. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  2519. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  2520. __func__, hph_mode);
  2521. return -EINVAL;
  2522. }
  2523. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2524. /* Ripple freq control enable */
  2525. snd_soc_update_bits(codec,
  2526. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2527. 0x01, 0x01);
  2528. /* Disable AutoChop timer during power up */
  2529. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2530. 0x02, 0x00);
  2531. /* Set RDAC gain */
  2532. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2533. snd_soc_update_bits(codec,
  2534. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2535. 0xF0, 0x40);
  2536. if (dsd_conf &&
  2537. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
  2538. hph_mode = CLS_H_HIFI;
  2539. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2540. WCD_CLSH_EVENT_PRE_DAC,
  2541. WCD_CLSH_STATE_HPHL,
  2542. hph_mode);
  2543. if (tavil->anc_func)
  2544. snd_soc_update_bits(codec,
  2545. WCD934X_CDC_RX1_RX_PATH_CFG0,
  2546. 0x10, 0x10);
  2547. ret = tavil_mbhc_get_impedance(tavil->mbhc,
  2548. &impedl, &impedr);
  2549. if (!ret) {
  2550. wcd_clsh_imped_config(codec, impedl, false);
  2551. set_bit(CLSH_Z_CONFIG, &tavil->status_mask);
  2552. } else {
  2553. dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
  2554. __func__, ret);
  2555. ret = 0;
  2556. }
  2557. break;
  2558. case SND_SOC_DAPM_POST_PMD:
  2559. /* 1000us required as per HW requirement */
  2560. usleep_range(1000, 1100);
  2561. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2562. WCD_CLSH_EVENT_POST_PA,
  2563. WCD_CLSH_STATE_HPHL,
  2564. hph_mode);
  2565. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2566. /* Ripple freq control disable */
  2567. snd_soc_update_bits(codec,
  2568. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2569. 0x01, 0x0);
  2570. /* Re-set RDAC gain */
  2571. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2572. snd_soc_update_bits(codec,
  2573. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2574. 0xF0, 0x0);
  2575. if (test_bit(CLSH_Z_CONFIG, &tavil->status_mask)) {
  2576. wcd_clsh_imped_config(codec, impedl, true);
  2577. clear_bit(CLSH_Z_CONFIG, &tavil->status_mask);
  2578. }
  2579. break;
  2580. default:
  2581. break;
  2582. };
  2583. return ret;
  2584. }
  2585. static int tavil_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
  2586. struct snd_kcontrol *kcontrol,
  2587. int event)
  2588. {
  2589. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2590. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2591. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2592. switch (event) {
  2593. case SND_SOC_DAPM_PRE_PMU:
  2594. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2595. WCD_CLSH_EVENT_PRE_DAC,
  2596. WCD_CLSH_STATE_LO,
  2597. CLS_AB);
  2598. break;
  2599. case SND_SOC_DAPM_POST_PMD:
  2600. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2601. WCD_CLSH_EVENT_POST_PA,
  2602. WCD_CLSH_STATE_LO,
  2603. CLS_AB);
  2604. break;
  2605. }
  2606. return 0;
  2607. }
  2608. static int tavil_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
  2609. struct snd_kcontrol *kcontrol,
  2610. int event)
  2611. {
  2612. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2613. u16 boost_path_ctl, boost_path_cfg1;
  2614. u16 reg, reg_mix;
  2615. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2616. if (!strcmp(w->name, "RX INT7 CHAIN")) {
  2617. boost_path_ctl = WCD934X_CDC_BOOST0_BOOST_PATH_CTL;
  2618. boost_path_cfg1 = WCD934X_CDC_RX7_RX_PATH_CFG1;
  2619. reg = WCD934X_CDC_RX7_RX_PATH_CTL;
  2620. reg_mix = WCD934X_CDC_RX7_RX_PATH_MIX_CTL;
  2621. } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
  2622. boost_path_ctl = WCD934X_CDC_BOOST1_BOOST_PATH_CTL;
  2623. boost_path_cfg1 = WCD934X_CDC_RX8_RX_PATH_CFG1;
  2624. reg = WCD934X_CDC_RX8_RX_PATH_CTL;
  2625. reg_mix = WCD934X_CDC_RX8_RX_PATH_MIX_CTL;
  2626. } else {
  2627. dev_err(codec->dev, "%s: unknown widget: %s\n",
  2628. __func__, w->name);
  2629. return -EINVAL;
  2630. }
  2631. switch (event) {
  2632. case SND_SOC_DAPM_PRE_PMU:
  2633. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  2634. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  2635. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  2636. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  2637. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  2638. break;
  2639. case SND_SOC_DAPM_POST_PMD:
  2640. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  2641. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  2642. break;
  2643. };
  2644. return 0;
  2645. }
  2646. static int __tavil_codec_enable_swr(struct snd_soc_dapm_widget *w, int event)
  2647. {
  2648. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2649. struct tavil_priv *tavil;
  2650. int ch_cnt = 0;
  2651. tavil = snd_soc_codec_get_drvdata(codec);
  2652. if (!tavil->swr.ctrl_data)
  2653. return -EINVAL;
  2654. if (!tavil->swr.ctrl_data[0].swr_pdev)
  2655. return -EINVAL;
  2656. switch (event) {
  2657. case SND_SOC_DAPM_PRE_PMU:
  2658. if (((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) ||
  2659. (strnstr(w->name, "INT7 MIX2",
  2660. sizeof("RX INT7 MIX2")))))
  2661. tavil->swr.rx_7_count++;
  2662. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  2663. !tavil->swr.rx_8_count)
  2664. tavil->swr.rx_8_count++;
  2665. ch_cnt = !!(tavil->swr.rx_7_count) + tavil->swr.rx_8_count;
  2666. if (wcd9xxx_get_current_power_state(tavil->wcd9xxx,
  2667. WCD9XXX_DIG_CORE_REGION_1)
  2668. != WCD_REGION_POWER_COLLAPSE_REMOVE)
  2669. goto done;
  2670. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  2671. SWR_DEVICE_UP, NULL);
  2672. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  2673. SWR_SET_NUM_RX_CH, &ch_cnt);
  2674. break;
  2675. case SND_SOC_DAPM_POST_PMD:
  2676. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) ||
  2677. (strnstr(w->name, "INT7 MIX2",
  2678. sizeof("RX INT7 MIX2"))))
  2679. tavil->swr.rx_7_count--;
  2680. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  2681. tavil->swr.rx_8_count)
  2682. tavil->swr.rx_8_count--;
  2683. ch_cnt = !!(tavil->swr.rx_7_count) + tavil->swr.rx_8_count;
  2684. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  2685. SWR_SET_NUM_RX_CH, &ch_cnt);
  2686. break;
  2687. }
  2688. done:
  2689. dev_dbg(tavil->dev, "%s: %s: current swr ch cnt: %d\n",
  2690. __func__, w->name, ch_cnt);
  2691. return 0;
  2692. }
  2693. static int tavil_codec_enable_swr(struct snd_soc_dapm_widget *w,
  2694. struct snd_kcontrol *kcontrol, int event)
  2695. {
  2696. return __tavil_codec_enable_swr(w, event);
  2697. }
  2698. static int tavil_codec_config_mad(struct snd_soc_codec *codec)
  2699. {
  2700. int ret = 0;
  2701. int idx;
  2702. const struct firmware *fw;
  2703. struct firmware_cal *hwdep_cal = NULL;
  2704. struct wcd_mad_audio_cal *mad_cal = NULL;
  2705. const void *data;
  2706. const char *filename = WCD934X_MAD_AUDIO_FIRMWARE_PATH;
  2707. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2708. size_t cal_size;
  2709. hwdep_cal = wcdcal_get_fw_cal(tavil->fw_data, WCD9XXX_MAD_CAL);
  2710. if (hwdep_cal) {
  2711. data = hwdep_cal->data;
  2712. cal_size = hwdep_cal->size;
  2713. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  2714. __func__);
  2715. } else {
  2716. ret = request_firmware(&fw, filename, codec->dev);
  2717. if (ret || !fw) {
  2718. dev_err(codec->dev,
  2719. "%s: MAD firmware acquire failed, err = %d\n",
  2720. __func__, ret);
  2721. return -ENODEV;
  2722. }
  2723. data = fw->data;
  2724. cal_size = fw->size;
  2725. dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
  2726. __func__);
  2727. }
  2728. if (cal_size < sizeof(*mad_cal)) {
  2729. dev_err(codec->dev,
  2730. "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
  2731. __func__, cal_size, sizeof(*mad_cal));
  2732. ret = -ENOMEM;
  2733. goto done;
  2734. }
  2735. mad_cal = (struct wcd_mad_audio_cal *) (data);
  2736. if (!mad_cal) {
  2737. dev_err(codec->dev,
  2738. "%s: Invalid calibration data\n",
  2739. __func__);
  2740. ret = -EINVAL;
  2741. goto done;
  2742. }
  2743. snd_soc_write(codec, WCD934X_SOC_MAD_MAIN_CTL_2,
  2744. mad_cal->microphone_info.cycle_time);
  2745. snd_soc_update_bits(codec, WCD934X_SOC_MAD_MAIN_CTL_1, 0xFF << 3,
  2746. ((uint16_t)mad_cal->microphone_info.settle_time)
  2747. << 3);
  2748. /* Audio */
  2749. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_8,
  2750. mad_cal->audio_info.rms_omit_samples);
  2751. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_1,
  2752. 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
  2753. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2, 0x03 << 2,
  2754. mad_cal->audio_info.detection_mechanism << 2);
  2755. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_7,
  2756. mad_cal->audio_info.rms_diff_threshold & 0x3F);
  2757. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_5,
  2758. mad_cal->audio_info.rms_threshold_lsb);
  2759. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_6,
  2760. mad_cal->audio_info.rms_threshold_msb);
  2761. for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
  2762. idx++) {
  2763. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_IIR_CTL_PTR,
  2764. 0x3F, idx);
  2765. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_IIR_CTL_VAL,
  2766. mad_cal->audio_info.iir_coefficients[idx]);
  2767. dev_dbg(codec->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
  2768. __func__, idx,
  2769. mad_cal->audio_info.iir_coefficients[idx]);
  2770. }
  2771. /* Beacon */
  2772. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_8,
  2773. mad_cal->beacon_info.rms_omit_samples);
  2774. snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_CTL_1,
  2775. 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
  2776. snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_CTL_2, 0x03 << 2,
  2777. mad_cal->beacon_info.detection_mechanism << 2);
  2778. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_7,
  2779. mad_cal->beacon_info.rms_diff_threshold & 0x1F);
  2780. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_5,
  2781. mad_cal->beacon_info.rms_threshold_lsb);
  2782. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_6,
  2783. mad_cal->beacon_info.rms_threshold_msb);
  2784. for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
  2785. idx++) {
  2786. snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_IIR_CTL_PTR,
  2787. 0x3F, idx);
  2788. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_IIR_CTL_VAL,
  2789. mad_cal->beacon_info.iir_coefficients[idx]);
  2790. dev_dbg(codec->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
  2791. __func__, idx,
  2792. mad_cal->beacon_info.iir_coefficients[idx]);
  2793. }
  2794. /* Ultrasound */
  2795. snd_soc_update_bits(codec, WCD934X_SOC_MAD_ULTR_CTL_1,
  2796. 0x07 << 4,
  2797. mad_cal->ultrasound_info.rms_comp_time << 4);
  2798. snd_soc_update_bits(codec, WCD934X_SOC_MAD_ULTR_CTL_2, 0x03 << 2,
  2799. mad_cal->ultrasound_info.detection_mechanism << 2);
  2800. snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_7,
  2801. mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
  2802. snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_5,
  2803. mad_cal->ultrasound_info.rms_threshold_lsb);
  2804. snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_6,
  2805. mad_cal->ultrasound_info.rms_threshold_msb);
  2806. done:
  2807. if (!hwdep_cal)
  2808. release_firmware(fw);
  2809. return ret;
  2810. }
  2811. static int __tavil_codec_enable_mad(struct snd_soc_codec *codec, bool enable)
  2812. {
  2813. int rc = 0;
  2814. /* Return if CPE INPUT is DEC1 */
  2815. if (snd_soc_read(codec, WCD934X_CPE_SS_SVA_CFG) & 0x04) {
  2816. dev_dbg(codec->dev, "%s: MAD is bypassed, skip mad %s\n",
  2817. __func__, enable ? "enable" : "disable");
  2818. return rc;
  2819. }
  2820. dev_dbg(codec->dev, "%s: enable = %s\n", __func__,
  2821. enable ? "enable" : "disable");
  2822. if (enable) {
  2823. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
  2824. 0x03, 0x03);
  2825. rc = tavil_codec_config_mad(codec);
  2826. if (rc < 0) {
  2827. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
  2828. 0x03, 0x00);
  2829. goto done;
  2830. }
  2831. /* Turn on MAD clk */
  2832. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2833. 0x01, 0x01);
  2834. /* Undo reset for MAD */
  2835. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2836. 0x02, 0x00);
  2837. } else {
  2838. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
  2839. 0x03, 0x00);
  2840. /* Reset the MAD block */
  2841. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2842. 0x02, 0x02);
  2843. /* Turn off MAD clk */
  2844. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2845. 0x01, 0x00);
  2846. }
  2847. done:
  2848. return rc;
  2849. }
  2850. static int tavil_codec_ape_enable_mad(struct snd_soc_dapm_widget *w,
  2851. struct snd_kcontrol *kcontrol,
  2852. int event)
  2853. {
  2854. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2855. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2856. int rc = 0;
  2857. switch (event) {
  2858. case SND_SOC_DAPM_PRE_PMU:
  2859. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x40, 0x40);
  2860. rc = __tavil_codec_enable_mad(codec, true);
  2861. break;
  2862. case SND_SOC_DAPM_PRE_PMD:
  2863. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x40, 0x00);
  2864. __tavil_codec_enable_mad(codec, false);
  2865. break;
  2866. }
  2867. dev_dbg(tavil->dev, "%s: event = %d\n", __func__, event);
  2868. return rc;
  2869. }
  2870. static int tavil_codec_cpe_mad_ctl(struct snd_soc_dapm_widget *w,
  2871. struct snd_kcontrol *kcontrol, int event)
  2872. {
  2873. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2874. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2875. int rc = 0;
  2876. switch (event) {
  2877. case SND_SOC_DAPM_PRE_PMU:
  2878. tavil->mad_switch_cnt++;
  2879. if (tavil->mad_switch_cnt != 1)
  2880. goto done;
  2881. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x20, 0x20);
  2882. rc = __tavil_codec_enable_mad(codec, true);
  2883. if (rc < 0) {
  2884. tavil->mad_switch_cnt--;
  2885. goto done;
  2886. }
  2887. break;
  2888. case SND_SOC_DAPM_PRE_PMD:
  2889. tavil->mad_switch_cnt--;
  2890. if (tavil->mad_switch_cnt != 0)
  2891. goto done;
  2892. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x20, 0x00);
  2893. __tavil_codec_enable_mad(codec, false);
  2894. break;
  2895. }
  2896. done:
  2897. dev_dbg(tavil->dev, "%s: event = %d, mad_switch_cnt = %d\n",
  2898. __func__, event, tavil->mad_switch_cnt);
  2899. return rc;
  2900. }
  2901. static int tavil_get_asrc_mode(struct tavil_priv *tavil, int asrc,
  2902. u8 main_sr, u8 mix_sr)
  2903. {
  2904. u8 asrc_output_mode;
  2905. int asrc_mode = CONV_88P2K_TO_384K;
  2906. if ((asrc < 0) || (asrc >= ASRC_MAX))
  2907. return 0;
  2908. asrc_output_mode = tavil->asrc_output_mode[asrc];
  2909. if (asrc_output_mode) {
  2910. /*
  2911. * If Mix sample rate is < 96KHz, use 96K to 352.8K
  2912. * conversion, or else use 384K to 352.8K conversion
  2913. */
  2914. if (mix_sr < 5)
  2915. asrc_mode = CONV_96K_TO_352P8K;
  2916. else
  2917. asrc_mode = CONV_384K_TO_352P8K;
  2918. } else {
  2919. /* Integer main and Fractional mix path */
  2920. if (main_sr < 8 && mix_sr > 9) {
  2921. asrc_mode = CONV_352P8K_TO_384K;
  2922. } else if (main_sr > 8 && mix_sr < 8) {
  2923. /* Fractional main and Integer mix path */
  2924. if (mix_sr < 5)
  2925. asrc_mode = CONV_96K_TO_352P8K;
  2926. else
  2927. asrc_mode = CONV_384K_TO_352P8K;
  2928. } else if (main_sr < 8 && mix_sr < 8) {
  2929. /* Integer main and Integer mix path */
  2930. asrc_mode = CONV_96K_TO_384K;
  2931. }
  2932. }
  2933. return asrc_mode;
  2934. }
  2935. static int tavil_codec_wdma3_ctl(struct snd_soc_dapm_widget *w,
  2936. struct snd_kcontrol *kcontrol, int event)
  2937. {
  2938. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2939. switch (event) {
  2940. case SND_SOC_DAPM_PRE_PMU:
  2941. /* Fix to 16KHz */
  2942. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2943. 0xF0, 0x10);
  2944. /* Select mclk_1 */
  2945. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2946. 0x02, 0x00);
  2947. /* Enable DMA */
  2948. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2949. 0x01, 0x01);
  2950. break;
  2951. case SND_SOC_DAPM_POST_PMD:
  2952. /* Disable DMA */
  2953. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2954. 0x01, 0x00);
  2955. break;
  2956. };
  2957. return 0;
  2958. }
  2959. static int tavil_codec_enable_asrc(struct snd_soc_codec *codec,
  2960. int asrc_in, int event)
  2961. {
  2962. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2963. u16 cfg_reg, ctl_reg, clk_reg, asrc_ctl, mix_ctl_reg, paired_reg;
  2964. int asrc, ret = 0;
  2965. u8 main_sr, mix_sr, asrc_mode = 0;
  2966. switch (asrc_in) {
  2967. case ASRC_IN_HPHL:
  2968. cfg_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
  2969. ctl_reg = WCD934X_CDC_RX1_RX_PATH_CTL;
  2970. clk_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
  2971. paired_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
  2972. asrc_ctl = WCD934X_MIXING_ASRC0_CTL1;
  2973. asrc = ASRC0;
  2974. break;
  2975. case ASRC_IN_LO1:
  2976. cfg_reg = WCD934X_CDC_RX3_RX_PATH_CFG0;
  2977. ctl_reg = WCD934X_CDC_RX3_RX_PATH_CTL;
  2978. clk_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
  2979. paired_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
  2980. asrc_ctl = WCD934X_MIXING_ASRC0_CTL1;
  2981. asrc = ASRC0;
  2982. break;
  2983. case ASRC_IN_HPHR:
  2984. cfg_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
  2985. ctl_reg = WCD934X_CDC_RX2_RX_PATH_CTL;
  2986. clk_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
  2987. paired_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
  2988. asrc_ctl = WCD934X_MIXING_ASRC1_CTL1;
  2989. asrc = ASRC1;
  2990. break;
  2991. case ASRC_IN_LO2:
  2992. cfg_reg = WCD934X_CDC_RX4_RX_PATH_CFG0;
  2993. ctl_reg = WCD934X_CDC_RX4_RX_PATH_CTL;
  2994. clk_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
  2995. paired_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
  2996. asrc_ctl = WCD934X_MIXING_ASRC1_CTL1;
  2997. asrc = ASRC1;
  2998. break;
  2999. case ASRC_IN_SPKR1:
  3000. cfg_reg = WCD934X_CDC_RX7_RX_PATH_CFG0;
  3001. ctl_reg = WCD934X_CDC_RX7_RX_PATH_CTL;
  3002. clk_reg = WCD934X_MIXING_ASRC2_CLK_RST_CTL;
  3003. paired_reg = WCD934X_MIXING_ASRC3_CLK_RST_CTL;
  3004. asrc_ctl = WCD934X_MIXING_ASRC2_CTL1;
  3005. asrc = ASRC2;
  3006. break;
  3007. case ASRC_IN_SPKR2:
  3008. cfg_reg = WCD934X_CDC_RX8_RX_PATH_CFG0;
  3009. ctl_reg = WCD934X_CDC_RX8_RX_PATH_CTL;
  3010. clk_reg = WCD934X_MIXING_ASRC3_CLK_RST_CTL;
  3011. paired_reg = WCD934X_MIXING_ASRC2_CLK_RST_CTL;
  3012. asrc_ctl = WCD934X_MIXING_ASRC3_CTL1;
  3013. asrc = ASRC3;
  3014. break;
  3015. default:
  3016. dev_err(codec->dev, "%s: Invalid asrc input :%d\n", __func__,
  3017. asrc_in);
  3018. ret = -EINVAL;
  3019. goto done;
  3020. };
  3021. switch (event) {
  3022. case SND_SOC_DAPM_PRE_PMU:
  3023. if (tavil->asrc_users[asrc] == 0) {
  3024. if ((snd_soc_read(codec, clk_reg) & 0x02) ||
  3025. (snd_soc_read(codec, paired_reg) & 0x02)) {
  3026. snd_soc_update_bits(codec, clk_reg,
  3027. 0x02, 0x00);
  3028. snd_soc_update_bits(codec, paired_reg,
  3029. 0x02, 0x00);
  3030. }
  3031. snd_soc_update_bits(codec, cfg_reg, 0x80, 0x80);
  3032. snd_soc_update_bits(codec, clk_reg, 0x01, 0x01);
  3033. main_sr = snd_soc_read(codec, ctl_reg) & 0x0F;
  3034. mix_ctl_reg = ctl_reg + 5;
  3035. mix_sr = snd_soc_read(codec, mix_ctl_reg) & 0x0F;
  3036. asrc_mode = tavil_get_asrc_mode(tavil, asrc,
  3037. main_sr, mix_sr);
  3038. dev_dbg(codec->dev, "%s: main_sr:%d mix_sr:%d asrc_mode %d\n",
  3039. __func__, main_sr, mix_sr, asrc_mode);
  3040. snd_soc_update_bits(codec, asrc_ctl, 0x07, asrc_mode);
  3041. }
  3042. tavil->asrc_users[asrc]++;
  3043. break;
  3044. case SND_SOC_DAPM_POST_PMD:
  3045. tavil->asrc_users[asrc]--;
  3046. if (tavil->asrc_users[asrc] <= 0) {
  3047. tavil->asrc_users[asrc] = 0;
  3048. snd_soc_update_bits(codec, asrc_ctl, 0x07, 0x00);
  3049. snd_soc_update_bits(codec, cfg_reg, 0x80, 0x00);
  3050. snd_soc_update_bits(codec, clk_reg, 0x03, 0x02);
  3051. }
  3052. break;
  3053. };
  3054. dev_dbg(codec->dev, "%s: ASRC%d, users: %d\n",
  3055. __func__, asrc, tavil->asrc_users[asrc]);
  3056. done:
  3057. return ret;
  3058. }
  3059. static int tavil_codec_enable_asrc_resampler(struct snd_soc_dapm_widget *w,
  3060. struct snd_kcontrol *kcontrol,
  3061. int event)
  3062. {
  3063. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3064. int ret = 0;
  3065. u8 cfg, asrc_in;
  3066. cfg = snd_soc_read(codec, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0);
  3067. if (!(cfg & 0xFF)) {
  3068. dev_err(codec->dev, "%s: ASRC%u input not selected\n",
  3069. __func__, w->shift);
  3070. return -EINVAL;
  3071. }
  3072. switch (w->shift) {
  3073. case ASRC0:
  3074. asrc_in = ((cfg & 0x03) == 1) ? ASRC_IN_HPHL : ASRC_IN_LO1;
  3075. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  3076. break;
  3077. case ASRC1:
  3078. asrc_in = ((cfg & 0x0C) == 4) ? ASRC_IN_HPHR : ASRC_IN_LO2;
  3079. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  3080. break;
  3081. case ASRC2:
  3082. asrc_in = ((cfg & 0x30) == 0x20) ? ASRC_IN_SPKR1 : ASRC_INVALID;
  3083. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  3084. break;
  3085. case ASRC3:
  3086. asrc_in = ((cfg & 0xC0) == 0x80) ? ASRC_IN_SPKR2 : ASRC_INVALID;
  3087. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  3088. break;
  3089. default:
  3090. dev_err(codec->dev, "%s: Invalid asrc:%u\n", __func__,
  3091. w->shift);
  3092. ret = -EINVAL;
  3093. break;
  3094. };
  3095. return ret;
  3096. }
  3097. static int tavil_enable_native_supply(struct snd_soc_dapm_widget *w,
  3098. struct snd_kcontrol *kcontrol, int event)
  3099. {
  3100. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3101. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3102. switch (event) {
  3103. case SND_SOC_DAPM_PRE_PMU:
  3104. if (++tavil->native_clk_users == 1) {
  3105. snd_soc_update_bits(codec, WCD934X_CLK_SYS_PLL_ENABLES,
  3106. 0x01, 0x01);
  3107. usleep_range(100, 120);
  3108. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  3109. 0x06, 0x02);
  3110. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  3111. 0x01, 0x01);
  3112. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_GATE,
  3113. 0x04, 0x00);
  3114. usleep_range(30, 50);
  3115. snd_soc_update_bits(codec,
  3116. WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  3117. 0x02, 0x02);
  3118. snd_soc_update_bits(codec,
  3119. WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  3120. 0x10, 0x10);
  3121. }
  3122. break;
  3123. case SND_SOC_DAPM_PRE_PMD:
  3124. if (tavil->native_clk_users &&
  3125. (--tavil->native_clk_users == 0)) {
  3126. snd_soc_update_bits(codec,
  3127. WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  3128. 0x10, 0x00);
  3129. snd_soc_update_bits(codec,
  3130. WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  3131. 0x02, 0x00);
  3132. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_GATE,
  3133. 0x04, 0x04);
  3134. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  3135. 0x01, 0x00);
  3136. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  3137. 0x06, 0x00);
  3138. snd_soc_update_bits(codec, WCD934X_CLK_SYS_PLL_ENABLES,
  3139. 0x01, 0x00);
  3140. }
  3141. break;
  3142. }
  3143. dev_dbg(codec->dev, "%s: native_clk_users: %d, event: %d\n",
  3144. __func__, tavil->native_clk_users, event);
  3145. return 0;
  3146. }
  3147. static void tavil_codec_hphdelay_lutbypass(struct snd_soc_codec *codec,
  3148. u16 interp_idx, int event)
  3149. {
  3150. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3151. u8 hph_dly_mask;
  3152. u16 hph_lut_bypass_reg = 0;
  3153. u16 hph_comp_ctrl7 = 0;
  3154. switch (interp_idx) {
  3155. case INTERP_HPHL:
  3156. hph_dly_mask = 1;
  3157. hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHL_COMP_LUT;
  3158. hph_comp_ctrl7 = WCD934X_CDC_COMPANDER1_CTL7;
  3159. break;
  3160. case INTERP_HPHR:
  3161. hph_dly_mask = 2;
  3162. hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHR_COMP_LUT;
  3163. hph_comp_ctrl7 = WCD934X_CDC_COMPANDER2_CTL7;
  3164. break;
  3165. default:
  3166. break;
  3167. }
  3168. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  3169. snd_soc_update_bits(codec, WCD934X_CDC_CLSH_TEST0,
  3170. hph_dly_mask, 0x0);
  3171. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x80);
  3172. if (tavil->hph_mode == CLS_H_ULP)
  3173. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x20);
  3174. }
  3175. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  3176. snd_soc_update_bits(codec, WCD934X_CDC_CLSH_TEST0,
  3177. hph_dly_mask, hph_dly_mask);
  3178. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x00);
  3179. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x0);
  3180. }
  3181. }
  3182. static void tavil_codec_hd2_control(struct tavil_priv *priv,
  3183. u16 interp_idx, int event)
  3184. {
  3185. u16 hd2_scale_reg;
  3186. u16 hd2_enable_reg = 0;
  3187. struct snd_soc_codec *codec = priv->codec;
  3188. if (TAVIL_IS_1_1(priv->wcd9xxx))
  3189. return;
  3190. switch (interp_idx) {
  3191. case INTERP_HPHL:
  3192. hd2_scale_reg = WCD934X_CDC_RX1_RX_PATH_SEC3;
  3193. hd2_enable_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
  3194. break;
  3195. case INTERP_HPHR:
  3196. hd2_scale_reg = WCD934X_CDC_RX2_RX_PATH_SEC3;
  3197. hd2_enable_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
  3198. break;
  3199. }
  3200. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  3201. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x14);
  3202. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  3203. }
  3204. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  3205. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  3206. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  3207. }
  3208. }
  3209. static int tavil_codec_config_ear_spkr_gain(struct snd_soc_codec *codec,
  3210. int event, int gain_reg)
  3211. {
  3212. int comp_gain_offset, val;
  3213. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3214. switch (tavil->swr.spkr_mode) {
  3215. /* Compander gain in SPKR_MODE1 case is 12 dB */
  3216. case WCD934X_SPKR_MODE_1:
  3217. comp_gain_offset = -12;
  3218. break;
  3219. /* Default case compander gain is 15 dB */
  3220. default:
  3221. comp_gain_offset = -15;
  3222. break;
  3223. }
  3224. switch (event) {
  3225. case SND_SOC_DAPM_POST_PMU:
  3226. /* Apply ear spkr gain only if compander is enabled */
  3227. if (tavil->comp_enabled[COMPANDER_7] &&
  3228. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  3229. gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL) &&
  3230. (tavil->ear_spkr_gain != 0)) {
  3231. /* For example, val is -8(-12+5-1) for 4dB of gain */
  3232. val = comp_gain_offset + tavil->ear_spkr_gain - 1;
  3233. snd_soc_write(codec, gain_reg, val);
  3234. dev_dbg(codec->dev, "%s: RX7 Volume %d dB\n",
  3235. __func__, val);
  3236. }
  3237. break;
  3238. case SND_SOC_DAPM_POST_PMD:
  3239. /*
  3240. * Reset RX7 volume to 0 dB if compander is enabled and
  3241. * ear_spkr_gain is non-zero.
  3242. */
  3243. if (tavil->comp_enabled[COMPANDER_7] &&
  3244. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  3245. gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL) &&
  3246. (tavil->ear_spkr_gain != 0)) {
  3247. snd_soc_write(codec, gain_reg, 0x0);
  3248. dev_dbg(codec->dev, "%s: Reset RX7 Volume to 0 dB\n",
  3249. __func__);
  3250. }
  3251. break;
  3252. }
  3253. return 0;
  3254. }
  3255. static int tavil_config_compander(struct snd_soc_codec *codec, int interp_n,
  3256. int event)
  3257. {
  3258. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3259. int comp;
  3260. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  3261. /* EAR does not have compander */
  3262. if (!interp_n)
  3263. return 0;
  3264. comp = interp_n - 1;
  3265. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  3266. __func__, event, comp + 1, tavil->comp_enabled[comp]);
  3267. if (!tavil->comp_enabled[comp])
  3268. return 0;
  3269. comp_ctl0_reg = WCD934X_CDC_COMPANDER1_CTL0 + (comp * 8);
  3270. rx_path_cfg0_reg = WCD934X_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
  3271. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3272. /* Enable Compander Clock */
  3273. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  3274. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  3275. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  3276. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  3277. }
  3278. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3279. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  3280. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  3281. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  3282. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  3283. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  3284. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  3285. }
  3286. return 0;
  3287. }
  3288. static void tavil_codec_idle_detect_control(struct snd_soc_codec *codec,
  3289. int interp, int event)
  3290. {
  3291. int reg = 0, mask, val;
  3292. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3293. if (!tavil->idle_det_cfg.hph_idle_detect_en)
  3294. return;
  3295. if (interp == INTERP_HPHL) {
  3296. reg = WCD934X_CDC_RX_IDLE_DET_PATH_CTL;
  3297. mask = 0x01;
  3298. val = 0x01;
  3299. }
  3300. if (interp == INTERP_HPHR) {
  3301. reg = WCD934X_CDC_RX_IDLE_DET_PATH_CTL;
  3302. mask = 0x02;
  3303. val = 0x02;
  3304. }
  3305. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  3306. snd_soc_update_bits(codec, reg, mask, val);
  3307. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  3308. snd_soc_update_bits(codec, reg, mask, 0x00);
  3309. tavil->idle_det_cfg.hph_idle_thr = 0;
  3310. snd_soc_write(codec, WCD934X_CDC_RX_IDLE_DET_CFG3, 0x0);
  3311. }
  3312. }
  3313. /**
  3314. * tavil_codec_enable_interp_clk - Enable main path Interpolator
  3315. * clock.
  3316. *
  3317. * @codec: Codec instance
  3318. * @event: Indicates speaker path gain offset value
  3319. * @intp_idx: Interpolator index
  3320. * Returns number of main clock users
  3321. */
  3322. int tavil_codec_enable_interp_clk(struct snd_soc_codec *codec,
  3323. int event, int interp_idx)
  3324. {
  3325. struct tavil_priv *tavil;
  3326. u16 main_reg;
  3327. if (!codec) {
  3328. pr_err("%s: codec is NULL\n", __func__);
  3329. return -EINVAL;
  3330. }
  3331. tavil = snd_soc_codec_get_drvdata(codec);
  3332. main_reg = WCD934X_CDC_RX0_RX_PATH_CTL + (interp_idx * 20);
  3333. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3334. if (tavil->main_clk_users[interp_idx] == 0) {
  3335. /* Main path PGA mute enable */
  3336. snd_soc_update_bits(codec, main_reg, 0x10, 0x10);
  3337. /* Clk enable */
  3338. snd_soc_update_bits(codec, main_reg, 0x20, 0x20);
  3339. tavil_codec_idle_detect_control(codec, interp_idx,
  3340. event);
  3341. tavil_codec_hd2_control(tavil, interp_idx, event);
  3342. tavil_codec_hphdelay_lutbypass(codec, interp_idx,
  3343. event);
  3344. tavil_config_compander(codec, interp_idx, event);
  3345. }
  3346. tavil->main_clk_users[interp_idx]++;
  3347. }
  3348. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3349. tavil->main_clk_users[interp_idx]--;
  3350. if (tavil->main_clk_users[interp_idx] <= 0) {
  3351. tavil->main_clk_users[interp_idx] = 0;
  3352. tavil_config_compander(codec, interp_idx, event);
  3353. tavil_codec_hphdelay_lutbypass(codec, interp_idx,
  3354. event);
  3355. tavil_codec_hd2_control(tavil, interp_idx, event);
  3356. tavil_codec_idle_detect_control(codec, interp_idx,
  3357. event);
  3358. /* Clk Disable */
  3359. snd_soc_update_bits(codec, main_reg, 0x20, 0x00);
  3360. /* Reset enable and disable */
  3361. snd_soc_update_bits(codec, main_reg, 0x40, 0x40);
  3362. snd_soc_update_bits(codec, main_reg, 0x40, 0x00);
  3363. /* Reset rate to 48K*/
  3364. snd_soc_update_bits(codec, main_reg, 0x0F, 0x04);
  3365. }
  3366. }
  3367. dev_dbg(codec->dev, "%s event %d main_clk_users %d\n",
  3368. __func__, event, tavil->main_clk_users[interp_idx]);
  3369. return tavil->main_clk_users[interp_idx];
  3370. }
  3371. EXPORT_SYMBOL(tavil_codec_enable_interp_clk);
  3372. static int tavil_anc_out_switch_cb(struct snd_soc_dapm_widget *w,
  3373. struct snd_kcontrol *kcontrol, int event)
  3374. {
  3375. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3376. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3377. return 0;
  3378. }
  3379. static int tavil_codec_set_idle_detect_thr(struct snd_soc_codec *codec,
  3380. int interp, int path_type)
  3381. {
  3382. int port_id[4] = { 0, 0, 0, 0 };
  3383. int *port_ptr, num_ports;
  3384. int bit_width = 0, i;
  3385. int mux_reg, mux_reg_val;
  3386. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3387. int dai_id, idle_thr;
  3388. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  3389. return 0;
  3390. if (!tavil->idle_det_cfg.hph_idle_detect_en)
  3391. return 0;
  3392. port_ptr = &port_id[0];
  3393. num_ports = 0;
  3394. /*
  3395. * Read interpolator MUX input registers and find
  3396. * which slimbus port is connected and store the port
  3397. * numbers in port_id array.
  3398. */
  3399. if (path_type == INTERP_MIX_PATH) {
  3400. mux_reg = WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1 +
  3401. 2 * (interp - 1);
  3402. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  3403. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  3404. (mux_reg_val < INTn_2_INP_SEL_PROXIMITY)) {
  3405. *port_ptr++ = mux_reg_val +
  3406. WCD934X_RX_PORT_START_NUMBER - 1;
  3407. num_ports++;
  3408. }
  3409. }
  3410. if (path_type == INTERP_MAIN_PATH) {
  3411. mux_reg = WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  3412. 2 * (interp - 1);
  3413. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  3414. i = WCD934X_INTERP_MUX_NUM_INPUTS;
  3415. while (i) {
  3416. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  3417. (mux_reg_val <= INTn_1_INP_SEL_RX7)) {
  3418. *port_ptr++ = mux_reg_val +
  3419. WCD934X_RX_PORT_START_NUMBER -
  3420. INTn_1_INP_SEL_RX0;
  3421. num_ports++;
  3422. }
  3423. mux_reg_val = (snd_soc_read(codec, mux_reg) &
  3424. 0xf0) >> 4;
  3425. mux_reg += 1;
  3426. i--;
  3427. }
  3428. }
  3429. dev_dbg(codec->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  3430. __func__, num_ports, port_id[0], port_id[1],
  3431. port_id[2], port_id[3]);
  3432. i = 0;
  3433. while (num_ports) {
  3434. dai_id = tavil_find_playback_dai_id_for_port(port_id[i++],
  3435. tavil);
  3436. if ((dai_id >= 0) && (dai_id < NUM_CODEC_DAIS)) {
  3437. dev_dbg(codec->dev, "%s: dai_id: %d bit_width: %d\n",
  3438. __func__, dai_id,
  3439. tavil->dai[dai_id].bit_width);
  3440. if (tavil->dai[dai_id].bit_width > bit_width)
  3441. bit_width = tavil->dai[dai_id].bit_width;
  3442. }
  3443. num_ports--;
  3444. }
  3445. switch (bit_width) {
  3446. case 16:
  3447. idle_thr = 0xff; /* F16 */
  3448. break;
  3449. case 24:
  3450. case 32:
  3451. idle_thr = 0x03; /* F22 */
  3452. break;
  3453. default:
  3454. idle_thr = 0x00;
  3455. break;
  3456. }
  3457. dev_dbg(codec->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  3458. __func__, idle_thr, tavil->idle_det_cfg.hph_idle_thr);
  3459. if ((tavil->idle_det_cfg.hph_idle_thr == 0) ||
  3460. (idle_thr < tavil->idle_det_cfg.hph_idle_thr)) {
  3461. snd_soc_write(codec, WCD934X_CDC_RX_IDLE_DET_CFG3, idle_thr);
  3462. tavil->idle_det_cfg.hph_idle_thr = idle_thr;
  3463. }
  3464. return 0;
  3465. }
  3466. static int tavil_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
  3467. struct snd_kcontrol *kcontrol,
  3468. int event)
  3469. {
  3470. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3471. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3472. u16 gain_reg, mix_reg;
  3473. int offset_val = 0;
  3474. int val = 0;
  3475. if (w->shift >= WCD934X_NUM_INTERPOLATORS ||
  3476. w->shift == INTERP_LO3_NA || w->shift == INTERP_LO4_NA) {
  3477. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  3478. __func__, w->shift, w->name);
  3479. return -EINVAL;
  3480. };
  3481. gain_reg = WCD934X_CDC_RX0_RX_VOL_MIX_CTL +
  3482. (w->shift * WCD934X_RX_PATH_CTL_OFFSET);
  3483. mix_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
  3484. (w->shift * WCD934X_RX_PATH_CTL_OFFSET);
  3485. if (w->shift == INTERP_SPKR1 || w->shift == INTERP_SPKR2)
  3486. __tavil_codec_enable_swr(w, event);
  3487. switch (event) {
  3488. case SND_SOC_DAPM_PRE_PMU:
  3489. tavil_codec_set_idle_detect_thr(codec, w->shift,
  3490. INTERP_MIX_PATH);
  3491. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3492. /* Clk enable */
  3493. snd_soc_update_bits(codec, mix_reg, 0x20, 0x20);
  3494. break;
  3495. case SND_SOC_DAPM_POST_PMU:
  3496. if ((tavil->swr.spkr_gain_offset ==
  3497. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3498. (tavil->comp_enabled[COMPANDER_7] ||
  3499. tavil->comp_enabled[COMPANDER_8]) &&
  3500. (gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL ||
  3501. gain_reg == WCD934X_CDC_RX8_RX_VOL_MIX_CTL)) {
  3502. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3503. 0x01, 0x01);
  3504. snd_soc_update_bits(codec,
  3505. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3506. 0x01, 0x01);
  3507. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3508. 0x01, 0x01);
  3509. snd_soc_update_bits(codec,
  3510. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3511. 0x01, 0x01);
  3512. offset_val = -2;
  3513. }
  3514. val = snd_soc_read(codec, gain_reg);
  3515. val += offset_val;
  3516. snd_soc_write(codec, gain_reg, val);
  3517. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3518. break;
  3519. case SND_SOC_DAPM_POST_PMD:
  3520. /* Clk Disable */
  3521. snd_soc_update_bits(codec, mix_reg, 0x20, 0x00);
  3522. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3523. /* Reset enable and disable */
  3524. snd_soc_update_bits(codec, mix_reg, 0x40, 0x40);
  3525. snd_soc_update_bits(codec, mix_reg, 0x40, 0x00);
  3526. if ((tavil->swr.spkr_gain_offset ==
  3527. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3528. (tavil->comp_enabled[COMPANDER_7] ||
  3529. tavil->comp_enabled[COMPANDER_8]) &&
  3530. (gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL ||
  3531. gain_reg == WCD934X_CDC_RX8_RX_VOL_MIX_CTL)) {
  3532. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3533. 0x01, 0x00);
  3534. snd_soc_update_bits(codec,
  3535. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3536. 0x01, 0x00);
  3537. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3538. 0x01, 0x00);
  3539. snd_soc_update_bits(codec,
  3540. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3541. 0x01, 0x00);
  3542. offset_val = 2;
  3543. val = snd_soc_read(codec, gain_reg);
  3544. val += offset_val;
  3545. snd_soc_write(codec, gain_reg, val);
  3546. }
  3547. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3548. break;
  3549. };
  3550. dev_dbg(codec->dev, "%s event %d name %s\n", __func__, event, w->name);
  3551. return 0;
  3552. }
  3553. /**
  3554. * tavil_get_dsd_config - Get pointer to dsd config structure
  3555. *
  3556. * @codec: pointer to snd_soc_codec structure
  3557. *
  3558. * Returns pointer to tavil_dsd_config structure
  3559. */
  3560. struct tavil_dsd_config *tavil_get_dsd_config(struct snd_soc_codec *codec)
  3561. {
  3562. struct tavil_priv *tavil;
  3563. if (!codec)
  3564. return NULL;
  3565. tavil = snd_soc_codec_get_drvdata(codec);
  3566. if (!tavil)
  3567. return NULL;
  3568. return tavil->dsd_config;
  3569. }
  3570. EXPORT_SYMBOL(tavil_get_dsd_config);
  3571. static int tavil_codec_enable_main_path(struct snd_soc_dapm_widget *w,
  3572. struct snd_kcontrol *kcontrol,
  3573. int event)
  3574. {
  3575. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3576. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3577. u16 gain_reg;
  3578. u16 reg;
  3579. int val;
  3580. int offset_val = 0;
  3581. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  3582. if (w->shift >= WCD934X_NUM_INTERPOLATORS ||
  3583. w->shift == INTERP_LO3_NA || w->shift == INTERP_LO4_NA) {
  3584. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  3585. __func__, w->shift, w->name);
  3586. return -EINVAL;
  3587. };
  3588. reg = WCD934X_CDC_RX0_RX_PATH_CTL + (w->shift *
  3589. WCD934X_RX_PATH_CTL_OFFSET);
  3590. gain_reg = WCD934X_CDC_RX0_RX_VOL_CTL + (w->shift *
  3591. WCD934X_RX_PATH_CTL_OFFSET);
  3592. switch (event) {
  3593. case SND_SOC_DAPM_PRE_PMU:
  3594. tavil_codec_set_idle_detect_thr(codec, w->shift,
  3595. INTERP_MAIN_PATH);
  3596. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3597. break;
  3598. case SND_SOC_DAPM_POST_PMU:
  3599. /* apply gain after int clk is enabled */
  3600. if ((tavil->swr.spkr_gain_offset ==
  3601. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3602. (tavil->comp_enabled[COMPANDER_7] ||
  3603. tavil->comp_enabled[COMPANDER_8]) &&
  3604. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  3605. gain_reg == WCD934X_CDC_RX8_RX_VOL_CTL)) {
  3606. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3607. 0x01, 0x01);
  3608. snd_soc_update_bits(codec,
  3609. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3610. 0x01, 0x01);
  3611. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3612. 0x01, 0x01);
  3613. snd_soc_update_bits(codec,
  3614. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3615. 0x01, 0x01);
  3616. offset_val = -2;
  3617. }
  3618. val = snd_soc_read(codec, gain_reg);
  3619. val += offset_val;
  3620. snd_soc_write(codec, gain_reg, val);
  3621. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3622. break;
  3623. case SND_SOC_DAPM_POST_PMD:
  3624. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3625. if ((tavil->swr.spkr_gain_offset ==
  3626. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3627. (tavil->comp_enabled[COMPANDER_7] ||
  3628. tavil->comp_enabled[COMPANDER_8]) &&
  3629. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  3630. gain_reg == WCD934X_CDC_RX8_RX_VOL_CTL)) {
  3631. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3632. 0x01, 0x00);
  3633. snd_soc_update_bits(codec,
  3634. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3635. 0x01, 0x00);
  3636. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3637. 0x01, 0x00);
  3638. snd_soc_update_bits(codec,
  3639. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3640. 0x01, 0x00);
  3641. offset_val = 2;
  3642. val = snd_soc_read(codec, gain_reg);
  3643. val += offset_val;
  3644. snd_soc_write(codec, gain_reg, val);
  3645. }
  3646. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3647. break;
  3648. };
  3649. return 0;
  3650. }
  3651. static int tavil_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  3652. struct snd_kcontrol *kcontrol, int event)
  3653. {
  3654. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3655. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  3656. switch (event) {
  3657. case SND_SOC_DAPM_POST_PMU: /* fall through */
  3658. case SND_SOC_DAPM_PRE_PMD:
  3659. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  3660. snd_soc_write(codec,
  3661. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  3662. snd_soc_read(codec,
  3663. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  3664. snd_soc_write(codec,
  3665. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  3666. snd_soc_read(codec,
  3667. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  3668. snd_soc_write(codec,
  3669. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  3670. snd_soc_read(codec,
  3671. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  3672. snd_soc_write(codec,
  3673. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  3674. snd_soc_read(codec,
  3675. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  3676. } else {
  3677. snd_soc_write(codec,
  3678. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  3679. snd_soc_read(codec,
  3680. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  3681. snd_soc_write(codec,
  3682. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  3683. snd_soc_read(codec,
  3684. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  3685. snd_soc_write(codec,
  3686. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  3687. snd_soc_read(codec,
  3688. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  3689. }
  3690. break;
  3691. }
  3692. return 0;
  3693. }
  3694. static int tavil_codec_find_amic_input(struct snd_soc_codec *codec,
  3695. int adc_mux_n)
  3696. {
  3697. u16 mask, shift, adc_mux_in_reg;
  3698. u16 amic_mux_sel_reg;
  3699. bool is_amic;
  3700. if (adc_mux_n < 0 || adc_mux_n > WCD934X_MAX_VALID_ADC_MUX ||
  3701. adc_mux_n == WCD934X_INVALID_ADC_MUX)
  3702. return 0;
  3703. if (adc_mux_n < 3) {
  3704. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  3705. 2 * adc_mux_n;
  3706. mask = 0x03;
  3707. shift = 0;
  3708. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  3709. 2 * adc_mux_n;
  3710. } else if (adc_mux_n < 4) {
  3711. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
  3712. mask = 0x03;
  3713. shift = 0;
  3714. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  3715. 2 * adc_mux_n;
  3716. } else if (adc_mux_n < 7) {
  3717. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  3718. 2 * (adc_mux_n - 4);
  3719. mask = 0x0C;
  3720. shift = 2;
  3721. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3722. adc_mux_n - 4;
  3723. } else if (adc_mux_n < 8) {
  3724. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
  3725. mask = 0x0C;
  3726. shift = 2;
  3727. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3728. adc_mux_n - 4;
  3729. } else if (adc_mux_n < 12) {
  3730. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  3731. 2 * (((adc_mux_n == 8) ? (adc_mux_n - 8) :
  3732. (adc_mux_n - 9)));
  3733. mask = 0x30;
  3734. shift = 4;
  3735. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0 +
  3736. ((adc_mux_n == 8) ? (adc_mux_n - 8) :
  3737. (adc_mux_n - 9));
  3738. } else if (adc_mux_n < 13) {
  3739. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
  3740. mask = 0x30;
  3741. shift = 4;
  3742. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3743. adc_mux_n - 5;
  3744. } else {
  3745. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1;
  3746. mask = 0xC0;
  3747. shift = 6;
  3748. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3749. adc_mux_n - 5;
  3750. }
  3751. is_amic = (((snd_soc_read(codec, adc_mux_in_reg) & mask) >> shift)
  3752. == 1);
  3753. if (!is_amic)
  3754. return 0;
  3755. return snd_soc_read(codec, amic_mux_sel_reg) & 0x07;
  3756. }
  3757. static void tavil_codec_set_tx_hold(struct snd_soc_codec *codec,
  3758. u16 amic_reg, bool set)
  3759. {
  3760. u8 mask = 0x20;
  3761. u8 val;
  3762. if (amic_reg == WCD934X_ANA_AMIC1 ||
  3763. amic_reg == WCD934X_ANA_AMIC3)
  3764. mask = 0x40;
  3765. val = set ? mask : 0x00;
  3766. switch (amic_reg) {
  3767. case WCD934X_ANA_AMIC1:
  3768. case WCD934X_ANA_AMIC2:
  3769. snd_soc_update_bits(codec, WCD934X_ANA_AMIC2, mask, val);
  3770. break;
  3771. case WCD934X_ANA_AMIC3:
  3772. case WCD934X_ANA_AMIC4:
  3773. snd_soc_update_bits(codec, WCD934X_ANA_AMIC4, mask, val);
  3774. break;
  3775. default:
  3776. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  3777. __func__, amic_reg);
  3778. break;
  3779. }
  3780. }
  3781. static int tavil_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
  3782. struct snd_kcontrol *kcontrol, int event)
  3783. {
  3784. int adc_mux_n = w->shift;
  3785. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3786. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3787. int amic_n;
  3788. dev_dbg(codec->dev, "%s: event: %d\n", __func__, event);
  3789. switch (event) {
  3790. case SND_SOC_DAPM_POST_PMU:
  3791. amic_n = tavil_codec_find_amic_input(codec, adc_mux_n);
  3792. if (amic_n) {
  3793. /*
  3794. * Prevent ANC Rx pop by leaving Tx FE in HOLD
  3795. * state until PA is up. Track AMIC being used
  3796. * so we can release the HOLD later.
  3797. */
  3798. set_bit(ANC_MIC_AMIC1 + amic_n - 1,
  3799. &tavil->status_mask);
  3800. }
  3801. break;
  3802. default:
  3803. break;
  3804. }
  3805. return 0;
  3806. }
  3807. static u16 tavil_codec_get_amic_pwlvl_reg(struct snd_soc_codec *codec, int amic)
  3808. {
  3809. u16 pwr_level_reg = 0;
  3810. switch (amic) {
  3811. case 1:
  3812. case 2:
  3813. pwr_level_reg = WCD934X_ANA_AMIC1;
  3814. break;
  3815. case 3:
  3816. case 4:
  3817. pwr_level_reg = WCD934X_ANA_AMIC3;
  3818. break;
  3819. default:
  3820. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  3821. __func__, amic);
  3822. break;
  3823. }
  3824. return pwr_level_reg;
  3825. }
  3826. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  3827. #define CF_MIN_3DB_4HZ 0x0
  3828. #define CF_MIN_3DB_75HZ 0x1
  3829. #define CF_MIN_3DB_150HZ 0x2
  3830. static void tavil_tx_hpf_corner_freq_callback(struct work_struct *work)
  3831. {
  3832. struct delayed_work *hpf_delayed_work;
  3833. struct hpf_work *hpf_work;
  3834. struct tavil_priv *tavil;
  3835. struct snd_soc_codec *codec;
  3836. u16 dec_cfg_reg, amic_reg, go_bit_reg;
  3837. u8 hpf_cut_off_freq;
  3838. int amic_n;
  3839. hpf_delayed_work = to_delayed_work(work);
  3840. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  3841. tavil = hpf_work->tavil;
  3842. codec = tavil->codec;
  3843. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  3844. dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
  3845. go_bit_reg = dec_cfg_reg + 7;
  3846. dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  3847. __func__, hpf_work->decimator, hpf_cut_off_freq);
  3848. amic_n = tavil_codec_find_amic_input(codec, hpf_work->decimator);
  3849. if (amic_n) {
  3850. amic_reg = WCD934X_ANA_AMIC1 + amic_n - 1;
  3851. tavil_codec_set_tx_hold(codec, amic_reg, false);
  3852. }
  3853. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  3854. hpf_cut_off_freq << 5);
  3855. snd_soc_update_bits(codec, go_bit_reg, 0x02, 0x02);
  3856. /* Minimum 1 clk cycle delay is required as per HW spec */
  3857. usleep_range(1000, 1010);
  3858. snd_soc_update_bits(codec, go_bit_reg, 0x02, 0x00);
  3859. }
  3860. static void tavil_tx_mute_update_callback(struct work_struct *work)
  3861. {
  3862. struct tx_mute_work *tx_mute_dwork;
  3863. struct tavil_priv *tavil;
  3864. struct delayed_work *delayed_work;
  3865. struct snd_soc_codec *codec;
  3866. u16 tx_vol_ctl_reg, hpf_gate_reg;
  3867. delayed_work = to_delayed_work(work);
  3868. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  3869. tavil = tx_mute_dwork->tavil;
  3870. codec = tavil->codec;
  3871. tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL +
  3872. 16 * tx_mute_dwork->decimator;
  3873. hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 +
  3874. 16 * tx_mute_dwork->decimator;
  3875. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  3876. }
  3877. static int tavil_codec_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  3878. struct snd_kcontrol *kcontrol, int event)
  3879. {
  3880. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3881. u16 sidetone_reg;
  3882. dev_dbg(codec->dev, "%s %d %d\n", __func__, event, w->shift);
  3883. sidetone_reg = WCD934X_CDC_RX0_RX_PATH_CFG1 + 0x14*(w->shift);
  3884. switch (event) {
  3885. case SND_SOC_DAPM_PRE_PMU:
  3886. if (!strcmp(w->name, "RX INT7 MIX2 INP"))
  3887. __tavil_codec_enable_swr(w, event);
  3888. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3889. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x10);
  3890. break;
  3891. case SND_SOC_DAPM_POST_PMD:
  3892. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x00);
  3893. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3894. if (!strcmp(w->name, "RX INT7 MIX2 INP"))
  3895. __tavil_codec_enable_swr(w, event);
  3896. break;
  3897. default:
  3898. break;
  3899. };
  3900. return 0;
  3901. }
  3902. static int tavil_codec_enable_dec(struct snd_soc_dapm_widget *w,
  3903. struct snd_kcontrol *kcontrol, int event)
  3904. {
  3905. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3906. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3907. unsigned int decimator;
  3908. char *dec_adc_mux_name = NULL;
  3909. char *widget_name = NULL;
  3910. char *wname;
  3911. int ret = 0, amic_n;
  3912. u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
  3913. u16 tx_gain_ctl_reg;
  3914. char *dec;
  3915. u8 hpf_cut_off_freq;
  3916. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  3917. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  3918. if (!widget_name)
  3919. return -ENOMEM;
  3920. wname = widget_name;
  3921. dec_adc_mux_name = strsep(&widget_name, " ");
  3922. if (!dec_adc_mux_name) {
  3923. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  3924. __func__, w->name);
  3925. ret = -EINVAL;
  3926. goto out;
  3927. }
  3928. dec_adc_mux_name = widget_name;
  3929. dec = strpbrk(dec_adc_mux_name, "012345678");
  3930. if (!dec) {
  3931. dev_err(codec->dev, "%s: decimator index not found\n",
  3932. __func__);
  3933. ret = -EINVAL;
  3934. goto out;
  3935. }
  3936. ret = kstrtouint(dec, 10, &decimator);
  3937. if (ret < 0) {
  3938. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  3939. __func__, wname);
  3940. ret = -EINVAL;
  3941. goto out;
  3942. }
  3943. dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
  3944. w->name, decimator);
  3945. tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL + 16 * decimator;
  3946. hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
  3947. dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
  3948. tx_gain_ctl_reg = WCD934X_CDC_TX0_TX_VOL_CTL + 16 * decimator;
  3949. switch (event) {
  3950. case SND_SOC_DAPM_PRE_PMU:
  3951. amic_n = tavil_codec_find_amic_input(codec, decimator);
  3952. if (amic_n)
  3953. pwr_level_reg = tavil_codec_get_amic_pwlvl_reg(codec,
  3954. amic_n);
  3955. if (pwr_level_reg) {
  3956. switch ((snd_soc_read(codec, pwr_level_reg) &
  3957. WCD934X_AMIC_PWR_LVL_MASK) >>
  3958. WCD934X_AMIC_PWR_LVL_SHIFT) {
  3959. case WCD934X_AMIC_PWR_LEVEL_LP:
  3960. snd_soc_update_bits(codec, dec_cfg_reg,
  3961. WCD934X_DEC_PWR_LVL_MASK,
  3962. WCD934X_DEC_PWR_LVL_LP);
  3963. break;
  3964. case WCD934X_AMIC_PWR_LEVEL_HP:
  3965. snd_soc_update_bits(codec, dec_cfg_reg,
  3966. WCD934X_DEC_PWR_LVL_MASK,
  3967. WCD934X_DEC_PWR_LVL_HP);
  3968. break;
  3969. case WCD934X_AMIC_PWR_LEVEL_DEFAULT:
  3970. case WCD934X_AMIC_PWR_LEVEL_HYBRID:
  3971. default:
  3972. snd_soc_update_bits(codec, dec_cfg_reg,
  3973. WCD934X_DEC_PWR_LVL_MASK,
  3974. WCD934X_DEC_PWR_LVL_DF);
  3975. break;
  3976. }
  3977. }
  3978. /* Enable TX PGA Mute */
  3979. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  3980. break;
  3981. case SND_SOC_DAPM_POST_PMU:
  3982. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  3983. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  3984. tavil->tx_hpf_work[decimator].hpf_cut_off_freq =
  3985. hpf_cut_off_freq;
  3986. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  3987. snd_soc_update_bits(codec, dec_cfg_reg,
  3988. TX_HPF_CUT_OFF_FREQ_MASK,
  3989. CF_MIN_3DB_150HZ << 5);
  3990. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x02);
  3991. /*
  3992. * Minimum 1 clk cycle delay is required as per
  3993. * HW spec.
  3994. */
  3995. usleep_range(1000, 1010);
  3996. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x00);
  3997. }
  3998. /* schedule work queue to Remove Mute */
  3999. schedule_delayed_work(&tavil->tx_mute_dwork[decimator].dwork,
  4000. msecs_to_jiffies(tx_unmute_delay));
  4001. if (tavil->tx_hpf_work[decimator].hpf_cut_off_freq !=
  4002. CF_MIN_3DB_150HZ)
  4003. schedule_delayed_work(
  4004. &tavil->tx_hpf_work[decimator].dwork,
  4005. msecs_to_jiffies(300));
  4006. /* apply gain after decimator is enabled */
  4007. snd_soc_write(codec, tx_gain_ctl_reg,
  4008. snd_soc_read(codec, tx_gain_ctl_reg));
  4009. break;
  4010. case SND_SOC_DAPM_PRE_PMD:
  4011. hpf_cut_off_freq =
  4012. tavil->tx_hpf_work[decimator].hpf_cut_off_freq;
  4013. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  4014. if (cancel_delayed_work_sync(
  4015. &tavil->tx_hpf_work[decimator].dwork)) {
  4016. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  4017. snd_soc_update_bits(codec, dec_cfg_reg,
  4018. TX_HPF_CUT_OFF_FREQ_MASK,
  4019. hpf_cut_off_freq << 5);
  4020. snd_soc_update_bits(codec, hpf_gate_reg,
  4021. 0x02, 0x02);
  4022. /*
  4023. * Minimum 1 clk cycle delay is required as per
  4024. * HW spec.
  4025. */
  4026. usleep_range(1000, 1010);
  4027. snd_soc_update_bits(codec, hpf_gate_reg,
  4028. 0x02, 0x00);
  4029. }
  4030. }
  4031. cancel_delayed_work_sync(
  4032. &tavil->tx_mute_dwork[decimator].dwork);
  4033. break;
  4034. case SND_SOC_DAPM_POST_PMD:
  4035. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  4036. snd_soc_update_bits(codec, dec_cfg_reg,
  4037. WCD934X_DEC_PWR_LVL_MASK,
  4038. WCD934X_DEC_PWR_LVL_DF);
  4039. break;
  4040. };
  4041. out:
  4042. kfree(wname);
  4043. return ret;
  4044. }
  4045. static u32 tavil_get_dmic_sample_rate(struct snd_soc_codec *codec,
  4046. unsigned int dmic,
  4047. struct wcd9xxx_pdata *pdata)
  4048. {
  4049. u8 tx_stream_fs;
  4050. u8 adc_mux_index = 0, adc_mux_sel = 0;
  4051. bool dec_found = false;
  4052. u16 adc_mux_ctl_reg, tx_fs_reg;
  4053. u32 dmic_fs;
  4054. while (dec_found == 0 && adc_mux_index < WCD934X_MAX_VALID_ADC_MUX) {
  4055. if (adc_mux_index < 4) {
  4056. adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  4057. (adc_mux_index * 2);
  4058. } else if (adc_mux_index < WCD934X_INVALID_ADC_MUX) {
  4059. adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  4060. adc_mux_index - 4;
  4061. } else if (adc_mux_index == WCD934X_INVALID_ADC_MUX) {
  4062. ++adc_mux_index;
  4063. continue;
  4064. }
  4065. adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
  4066. 0xF8) >> 3) - 1;
  4067. if (adc_mux_sel == dmic) {
  4068. dec_found = true;
  4069. break;
  4070. }
  4071. ++adc_mux_index;
  4072. }
  4073. if (dec_found && adc_mux_index <= 8) {
  4074. tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
  4075. tx_stream_fs = snd_soc_read(codec, tx_fs_reg) & 0x0F;
  4076. if (tx_stream_fs <= 4) {
  4077. if (pdata->dmic_sample_rate <=
  4078. WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ)
  4079. dmic_fs = pdata->dmic_sample_rate;
  4080. else
  4081. dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ;
  4082. } else
  4083. dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  4084. } else {
  4085. dmic_fs = pdata->dmic_sample_rate;
  4086. }
  4087. return dmic_fs;
  4088. }
  4089. static u8 tavil_get_dmic_clk_val(struct snd_soc_codec *codec,
  4090. u32 mclk_rate, u32 dmic_clk_rate)
  4091. {
  4092. u32 div_factor;
  4093. u8 dmic_ctl_val;
  4094. dev_dbg(codec->dev,
  4095. "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
  4096. __func__, mclk_rate, dmic_clk_rate);
  4097. /* Default value to return in case of error */
  4098. if (mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
  4099. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
  4100. else
  4101. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
  4102. if (dmic_clk_rate == 0) {
  4103. dev_err(codec->dev,
  4104. "%s: dmic_sample_rate cannot be 0\n",
  4105. __func__);
  4106. goto done;
  4107. }
  4108. div_factor = mclk_rate / dmic_clk_rate;
  4109. switch (div_factor) {
  4110. case 2:
  4111. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
  4112. break;
  4113. case 3:
  4114. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
  4115. break;
  4116. case 4:
  4117. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_4;
  4118. break;
  4119. case 6:
  4120. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_6;
  4121. break;
  4122. case 8:
  4123. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_8;
  4124. break;
  4125. case 16:
  4126. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_16;
  4127. break;
  4128. default:
  4129. dev_err(codec->dev,
  4130. "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
  4131. __func__, div_factor, mclk_rate, dmic_clk_rate);
  4132. break;
  4133. }
  4134. done:
  4135. return dmic_ctl_val;
  4136. }
  4137. static int tavil_codec_enable_adc(struct snd_soc_dapm_widget *w,
  4138. struct snd_kcontrol *kcontrol, int event)
  4139. {
  4140. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4141. dev_dbg(codec->dev, "%s: event:%d\n", __func__, event);
  4142. switch (event) {
  4143. case SND_SOC_DAPM_PRE_PMU:
  4144. tavil_codec_set_tx_hold(codec, w->reg, true);
  4145. break;
  4146. default:
  4147. break;
  4148. }
  4149. return 0;
  4150. }
  4151. static int tavil_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  4152. struct snd_kcontrol *kcontrol, int event)
  4153. {
  4154. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4155. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4156. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  4157. u8 dmic_clk_en = 0x01;
  4158. u16 dmic_clk_reg;
  4159. s32 *dmic_clk_cnt;
  4160. u8 dmic_rate_val, dmic_rate_shift = 1;
  4161. unsigned int dmic;
  4162. u32 dmic_sample_rate;
  4163. int ret;
  4164. char *wname;
  4165. wname = strpbrk(w->name, "012345");
  4166. if (!wname) {
  4167. dev_err(codec->dev, "%s: widget not found\n", __func__);
  4168. return -EINVAL;
  4169. }
  4170. ret = kstrtouint(wname, 10, &dmic);
  4171. if (ret < 0) {
  4172. dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
  4173. __func__);
  4174. return -EINVAL;
  4175. }
  4176. switch (dmic) {
  4177. case 0:
  4178. case 1:
  4179. dmic_clk_cnt = &(tavil->dmic_0_1_clk_cnt);
  4180. dmic_clk_reg = WCD934X_CPE_SS_DMIC0_CTL;
  4181. break;
  4182. case 2:
  4183. case 3:
  4184. dmic_clk_cnt = &(tavil->dmic_2_3_clk_cnt);
  4185. dmic_clk_reg = WCD934X_CPE_SS_DMIC1_CTL;
  4186. break;
  4187. case 4:
  4188. case 5:
  4189. dmic_clk_cnt = &(tavil->dmic_4_5_clk_cnt);
  4190. dmic_clk_reg = WCD934X_CPE_SS_DMIC2_CTL;
  4191. break;
  4192. default:
  4193. dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
  4194. __func__);
  4195. return -EINVAL;
  4196. };
  4197. dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  4198. __func__, event, dmic, *dmic_clk_cnt);
  4199. switch (event) {
  4200. case SND_SOC_DAPM_PRE_PMU:
  4201. dmic_sample_rate = tavil_get_dmic_sample_rate(codec, dmic,
  4202. pdata);
  4203. dmic_rate_val =
  4204. tavil_get_dmic_clk_val(codec,
  4205. pdata->mclk_rate,
  4206. dmic_sample_rate);
  4207. (*dmic_clk_cnt)++;
  4208. if (*dmic_clk_cnt == 1) {
  4209. snd_soc_update_bits(codec, dmic_clk_reg,
  4210. 0x07 << dmic_rate_shift,
  4211. dmic_rate_val << dmic_rate_shift);
  4212. snd_soc_update_bits(codec, dmic_clk_reg,
  4213. dmic_clk_en, dmic_clk_en);
  4214. }
  4215. break;
  4216. case SND_SOC_DAPM_POST_PMD:
  4217. dmic_rate_val =
  4218. tavil_get_dmic_clk_val(codec,
  4219. pdata->mclk_rate,
  4220. pdata->mad_dmic_sample_rate);
  4221. (*dmic_clk_cnt)--;
  4222. if (*dmic_clk_cnt == 0) {
  4223. snd_soc_update_bits(codec, dmic_clk_reg,
  4224. dmic_clk_en, 0);
  4225. snd_soc_update_bits(codec, dmic_clk_reg,
  4226. 0x07 << dmic_rate_shift,
  4227. dmic_rate_val << dmic_rate_shift);
  4228. }
  4229. break;
  4230. };
  4231. return 0;
  4232. }
  4233. /*
  4234. * tavil_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  4235. * @codec: handle to snd_soc_codec *
  4236. * @req_volt: micbias voltage to be set
  4237. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  4238. *
  4239. * return 0 if adjustment is success or error code in case of failure
  4240. */
  4241. int tavil_mbhc_micb_adjust_voltage(struct snd_soc_codec *codec,
  4242. int req_volt, int micb_num)
  4243. {
  4244. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4245. int cur_vout_ctl, req_vout_ctl;
  4246. int micb_reg, micb_val, micb_en;
  4247. int ret = 0;
  4248. switch (micb_num) {
  4249. case MIC_BIAS_1:
  4250. micb_reg = WCD934X_ANA_MICB1;
  4251. break;
  4252. case MIC_BIAS_2:
  4253. micb_reg = WCD934X_ANA_MICB2;
  4254. break;
  4255. case MIC_BIAS_3:
  4256. micb_reg = WCD934X_ANA_MICB3;
  4257. break;
  4258. case MIC_BIAS_4:
  4259. micb_reg = WCD934X_ANA_MICB4;
  4260. break;
  4261. default:
  4262. return -EINVAL;
  4263. }
  4264. mutex_lock(&tavil->micb_lock);
  4265. /*
  4266. * If requested micbias voltage is same as current micbias
  4267. * voltage, then just return. Otherwise, adjust voltage as
  4268. * per requested value. If micbias is already enabled, then
  4269. * to avoid slow micbias ramp-up or down enable pull-up
  4270. * momentarily, change the micbias value and then re-enable
  4271. * micbias.
  4272. */
  4273. micb_val = snd_soc_read(codec, micb_reg);
  4274. micb_en = (micb_val & 0xC0) >> 6;
  4275. cur_vout_ctl = micb_val & 0x3F;
  4276. req_vout_ctl = wcd934x_get_micb_vout_ctl_val(req_volt);
  4277. if (req_vout_ctl < 0) {
  4278. ret = -EINVAL;
  4279. goto exit;
  4280. }
  4281. if (cur_vout_ctl == req_vout_ctl) {
  4282. ret = 0;
  4283. goto exit;
  4284. }
  4285. dev_dbg(codec->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  4286. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  4287. req_volt, micb_en);
  4288. if (micb_en == 0x1)
  4289. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  4290. snd_soc_update_bits(codec, micb_reg, 0x3F, req_vout_ctl);
  4291. if (micb_en == 0x1) {
  4292. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  4293. /*
  4294. * Add 2ms delay as per HW requirement after enabling
  4295. * micbias
  4296. */
  4297. usleep_range(2000, 2100);
  4298. }
  4299. exit:
  4300. mutex_unlock(&tavil->micb_lock);
  4301. return ret;
  4302. }
  4303. EXPORT_SYMBOL(tavil_mbhc_micb_adjust_voltage);
  4304. /*
  4305. * tavil_micbias_control: enable/disable micbias
  4306. * @codec: handle to snd_soc_codec *
  4307. * @micb_num: micbias to be enabled/disabled, e.g. micbias1 or micbias2
  4308. * @req: control requested, enable/disable or pullup enable/disable
  4309. * @is_dapm: triggered by dapm or not
  4310. *
  4311. * return 0 if control is success or error code in case of failure
  4312. */
  4313. int tavil_micbias_control(struct snd_soc_codec *codec,
  4314. int micb_num, int req, bool is_dapm)
  4315. {
  4316. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4317. int micb_index = micb_num - 1;
  4318. u16 micb_reg;
  4319. int pre_off_event = 0, post_off_event = 0;
  4320. int post_on_event = 0, post_dapm_off = 0;
  4321. int post_dapm_on = 0;
  4322. if ((micb_index < 0) || (micb_index > TAVIL_MAX_MICBIAS - 1)) {
  4323. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  4324. __func__, micb_index);
  4325. return -EINVAL;
  4326. }
  4327. switch (micb_num) {
  4328. case MIC_BIAS_1:
  4329. micb_reg = WCD934X_ANA_MICB1;
  4330. break;
  4331. case MIC_BIAS_2:
  4332. micb_reg = WCD934X_ANA_MICB2;
  4333. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  4334. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  4335. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  4336. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  4337. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  4338. break;
  4339. case MIC_BIAS_3:
  4340. micb_reg = WCD934X_ANA_MICB3;
  4341. break;
  4342. case MIC_BIAS_4:
  4343. micb_reg = WCD934X_ANA_MICB4;
  4344. break;
  4345. default:
  4346. dev_err(codec->dev, "%s: Invalid micbias number: %d\n",
  4347. __func__, micb_num);
  4348. return -EINVAL;
  4349. }
  4350. mutex_lock(&tavil->micb_lock);
  4351. switch (req) {
  4352. case MICB_PULLUP_ENABLE:
  4353. tavil->pullup_ref[micb_index]++;
  4354. if ((tavil->pullup_ref[micb_index] == 1) &&
  4355. (tavil->micb_ref[micb_index] == 0))
  4356. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  4357. break;
  4358. case MICB_PULLUP_DISABLE:
  4359. if (tavil->pullup_ref[micb_index] > 0)
  4360. tavil->pullup_ref[micb_index]--;
  4361. if ((tavil->pullup_ref[micb_index] == 0) &&
  4362. (tavil->micb_ref[micb_index] == 0))
  4363. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  4364. break;
  4365. case MICB_ENABLE:
  4366. tavil->micb_ref[micb_index]++;
  4367. if (tavil->micb_ref[micb_index] == 1) {
  4368. if (tavil->micb_load)
  4369. regulator_set_load(tavil->micb_load,
  4370. tavil->micb_load_high);
  4371. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  4372. if (post_on_event && tavil->mbhc)
  4373. blocking_notifier_call_chain(
  4374. &tavil->mbhc->notifier,
  4375. post_on_event,
  4376. &tavil->mbhc->wcd_mbhc);
  4377. }
  4378. if (is_dapm && post_dapm_on && tavil->mbhc)
  4379. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  4380. post_dapm_on, &tavil->mbhc->wcd_mbhc);
  4381. break;
  4382. case MICB_DISABLE:
  4383. if (tavil->micb_ref[micb_index] > 0)
  4384. tavil->micb_ref[micb_index]--;
  4385. if ((tavil->micb_ref[micb_index] == 0) &&
  4386. (tavil->pullup_ref[micb_index] > 0))
  4387. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  4388. else if ((tavil->micb_ref[micb_index] == 0) &&
  4389. (tavil->pullup_ref[micb_index] == 0)) {
  4390. if (pre_off_event && tavil->mbhc)
  4391. blocking_notifier_call_chain(
  4392. &tavil->mbhc->notifier,
  4393. pre_off_event,
  4394. &tavil->mbhc->wcd_mbhc);
  4395. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  4396. if (post_off_event && tavil->mbhc)
  4397. blocking_notifier_call_chain(
  4398. &tavil->mbhc->notifier,
  4399. post_off_event,
  4400. &tavil->mbhc->wcd_mbhc);
  4401. if (tavil->micb_load)
  4402. regulator_set_load(tavil->micb_load,
  4403. tavil->micb_load_low);
  4404. }
  4405. if (is_dapm && post_dapm_off && tavil->mbhc)
  4406. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  4407. post_dapm_off, &tavil->mbhc->wcd_mbhc);
  4408. break;
  4409. };
  4410. dev_dbg(codec->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  4411. __func__, micb_num, tavil->micb_ref[micb_index],
  4412. tavil->pullup_ref[micb_index]);
  4413. mutex_unlock(&tavil->micb_lock);
  4414. return 0;
  4415. }
  4416. EXPORT_SYMBOL(tavil_micbias_control);
  4417. static int __tavil_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  4418. int event)
  4419. {
  4420. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4421. int micb_num;
  4422. dev_dbg(codec->dev, "%s: wname: %s, event: %d\n",
  4423. __func__, w->name, event);
  4424. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  4425. micb_num = MIC_BIAS_1;
  4426. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  4427. micb_num = MIC_BIAS_2;
  4428. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  4429. micb_num = MIC_BIAS_3;
  4430. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  4431. micb_num = MIC_BIAS_4;
  4432. else
  4433. return -EINVAL;
  4434. switch (event) {
  4435. case SND_SOC_DAPM_PRE_PMU:
  4436. /*
  4437. * MIC BIAS can also be requested by MBHC,
  4438. * so use ref count to handle micbias pullup
  4439. * and enable requests
  4440. */
  4441. tavil_micbias_control(codec, micb_num, MICB_ENABLE, true);
  4442. break;
  4443. case SND_SOC_DAPM_POST_PMU:
  4444. /* wait for cnp time */
  4445. usleep_range(1000, 1100);
  4446. break;
  4447. case SND_SOC_DAPM_POST_PMD:
  4448. tavil_micbias_control(codec, micb_num, MICB_DISABLE, true);
  4449. break;
  4450. };
  4451. return 0;
  4452. }
  4453. /*
  4454. * tavil_codec_enable_standalone_micbias - enable micbias standalone
  4455. * @codec: pointer to codec instance
  4456. * @micb_num: number of micbias to be enabled
  4457. * @enable: true to enable micbias or false to disable
  4458. *
  4459. * This function is used to enable micbias (1, 2, 3 or 4) during
  4460. * standalone independent of whether TX use-case is running or not
  4461. *
  4462. * Return: error code in case of failure or 0 for success
  4463. */
  4464. int tavil_codec_enable_standalone_micbias(struct snd_soc_codec *codec,
  4465. int micb_num,
  4466. bool enable)
  4467. {
  4468. const char * const micb_names[] = {
  4469. DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
  4470. DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
  4471. };
  4472. int micb_index = micb_num - 1;
  4473. int rc;
  4474. if (!codec) {
  4475. pr_err("%s: Codec memory is NULL\n", __func__);
  4476. return -EINVAL;
  4477. }
  4478. if ((micb_index < 0) || (micb_index > TAVIL_MAX_MICBIAS - 1)) {
  4479. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  4480. __func__, micb_index);
  4481. return -EINVAL;
  4482. }
  4483. if (enable)
  4484. rc = snd_soc_dapm_force_enable_pin(
  4485. snd_soc_codec_get_dapm(codec),
  4486. micb_names[micb_index]);
  4487. else
  4488. rc = snd_soc_dapm_disable_pin(snd_soc_codec_get_dapm(codec),
  4489. micb_names[micb_index]);
  4490. if (!rc)
  4491. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  4492. else
  4493. dev_err(codec->dev, "%s: micbias%d force %s pin failed\n",
  4494. __func__, micb_num, (enable ? "enable" : "disable"));
  4495. return rc;
  4496. }
  4497. EXPORT_SYMBOL(tavil_codec_enable_standalone_micbias);
  4498. static int tavil_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  4499. struct snd_kcontrol *kcontrol,
  4500. int event)
  4501. {
  4502. int ret = 0;
  4503. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4504. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4505. switch (event) {
  4506. case SND_SOC_DAPM_PRE_PMU:
  4507. wcd_resmgr_enable_master_bias(tavil->resmgr);
  4508. tavil_cdc_mclk_enable(codec, true);
  4509. ret = __tavil_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  4510. /* Wait for 1ms for better cnp */
  4511. usleep_range(1000, 1100);
  4512. tavil_cdc_mclk_enable(codec, false);
  4513. break;
  4514. case SND_SOC_DAPM_POST_PMD:
  4515. ret = __tavil_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  4516. wcd_resmgr_disable_master_bias(tavil->resmgr);
  4517. break;
  4518. }
  4519. return ret;
  4520. }
  4521. static int tavil_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  4522. struct snd_kcontrol *kcontrol, int event)
  4523. {
  4524. return __tavil_codec_enable_micbias(w, event);
  4525. }
  4526. static const struct reg_sequence tavil_hph_reset_tbl[] = {
  4527. { WCD934X_HPH_CNP_EN, 0x80 },
  4528. { WCD934X_HPH_CNP_WG_CTL, 0x9A },
  4529. { WCD934X_HPH_CNP_WG_TIME, 0x14 },
  4530. { WCD934X_HPH_OCP_CTL, 0x28 },
  4531. { WCD934X_HPH_AUTO_CHOP, 0x16 },
  4532. { WCD934X_HPH_CHOP_CTL, 0x83 },
  4533. { WCD934X_HPH_PA_CTL1, 0x46 },
  4534. { WCD934X_HPH_PA_CTL2, 0x50 },
  4535. { WCD934X_HPH_L_EN, 0x80 },
  4536. { WCD934X_HPH_L_TEST, 0xE0 },
  4537. { WCD934X_HPH_L_ATEST, 0x50 },
  4538. { WCD934X_HPH_R_EN, 0x80 },
  4539. { WCD934X_HPH_R_TEST, 0xE0 },
  4540. { WCD934X_HPH_R_ATEST, 0x54 },
  4541. { WCD934X_HPH_RDAC_CLK_CTL1, 0x99 },
  4542. { WCD934X_HPH_RDAC_CLK_CTL2, 0x9B },
  4543. { WCD934X_HPH_RDAC_LDO_CTL, 0x33 },
  4544. { WCD934X_HPH_RDAC_CHOP_CLK_LP_CTL, 0x00 },
  4545. { WCD934X_HPH_REFBUFF_UHQA_CTL, 0xA8 },
  4546. };
  4547. static const struct reg_sequence tavil_hph_reset_tbl_1_0[] = {
  4548. { WCD934X_HPH_REFBUFF_LP_CTL, 0x0A },
  4549. { WCD934X_HPH_L_DAC_CTL, 0x00 },
  4550. { WCD934X_HPH_R_DAC_CTL, 0x00 },
  4551. { WCD934X_HPH_NEW_ANA_HPH2, 0x00 },
  4552. { WCD934X_HPH_NEW_ANA_HPH3, 0x00 },
  4553. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x00 },
  4554. { WCD934X_HPH_NEW_INT_RDAC_HD2_CTL, 0xA0 },
  4555. { WCD934X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 },
  4556. { WCD934X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 },
  4557. { WCD934X_HPH_NEW_INT_RDAC_MISC1, 0x00 },
  4558. { WCD934X_HPH_NEW_INT_PA_MISC1, 0x22 },
  4559. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x00 },
  4560. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 },
  4561. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0xFE },
  4562. { WCD934X_HPH_NEW_INT_HPH_TIMER2, 0x2 },
  4563. { WCD934X_HPH_NEW_INT_HPH_TIMER3, 0x4e},
  4564. { WCD934X_HPH_NEW_INT_HPH_TIMER4, 0x54 },
  4565. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 },
  4566. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 },
  4567. };
  4568. static const struct reg_sequence tavil_hph_reset_tbl_1_1[] = {
  4569. { WCD934X_HPH_REFBUFF_LP_CTL, 0x0E },
  4570. { WCD934X_HPH_L_DAC_CTL, 0x00 },
  4571. { WCD934X_HPH_R_DAC_CTL, 0x00 },
  4572. { WCD934X_HPH_NEW_ANA_HPH2, 0x00 },
  4573. { WCD934X_HPH_NEW_ANA_HPH3, 0x00 },
  4574. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x40 },
  4575. { WCD934X_HPH_NEW_INT_RDAC_HD2_CTL, 0x81 },
  4576. { WCD934X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 },
  4577. { WCD934X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 },
  4578. { WCD934X_HPH_NEW_INT_RDAC_MISC1, 0x81 },
  4579. { WCD934X_HPH_NEW_INT_PA_MISC1, 0x22 },
  4580. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x00 },
  4581. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 },
  4582. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0xFE },
  4583. { WCD934X_HPH_NEW_INT_HPH_TIMER2, 0x2 },
  4584. { WCD934X_HPH_NEW_INT_HPH_TIMER3, 0x4e},
  4585. { WCD934X_HPH_NEW_INT_HPH_TIMER4, 0x54 },
  4586. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 },
  4587. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 },
  4588. };
  4589. static const struct tavil_reg_mask_val tavil_pa_disable[] = {
  4590. { WCD934X_CDC_RX1_RX_PATH_CTL, 0x30, 0x10 }, /* RX1 mute enable */
  4591. { WCD934X_CDC_RX2_RX_PATH_CTL, 0x30, 0x10 }, /* RX2 mute enable */
  4592. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 }, /* GM3 boost disable */
  4593. { WCD934X_ANA_HPH, 0x80, 0x00 }, /* HPHL PA disable */
  4594. { WCD934X_ANA_HPH, 0x40, 0x00 }, /* HPHR PA disable */
  4595. { WCD934X_ANA_HPH, 0x20, 0x00 }, /* HPHL REF dsable */
  4596. { WCD934X_ANA_HPH, 0x10, 0x00 }, /* HPHR REF disable */
  4597. };
  4598. static const struct tavil_reg_mask_val tavil_ocp_en_seq[] = {
  4599. { WCD934X_RX_OCP_CTL, 0x0F, 0x02 }, /* OCP number of attempts is 2 */
  4600. { WCD934X_HPH_OCP_CTL, 0xFA, 0x3A }, /* OCP current limit */
  4601. { WCD934X_HPH_L_TEST, 0x01, 0x01 }, /* Enable HPHL OCP */
  4602. { WCD934X_HPH_R_TEST, 0x01, 0x01 }, /* Enable HPHR OCP */
  4603. };
  4604. static const struct tavil_reg_mask_val tavil_ocp_en_seq_1[] = {
  4605. { WCD934X_RX_OCP_CTL, 0x0F, 0x02 }, /* OCP number of attempts is 2 */
  4606. { WCD934X_HPH_OCP_CTL, 0xFA, 0x3A }, /* OCP current limit */
  4607. };
  4608. /* LO-HIFI */
  4609. static const struct tavil_reg_mask_val tavil_pre_pa_en_lohifi[] = {
  4610. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00 },
  4611. { WCD934X_FLYBACK_VNEG_CTRL_4, 0xf0, 0x80 },
  4612. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x20, 0x20 },
  4613. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0xf0, 0x40 },
  4614. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 },
  4615. { WCD934X_RX_BIAS_HPH_LOWPOWER, 0xf0, 0xc0 },
  4616. { WCD934X_HPH_PA_CTL1, 0x0e, 0x02 },
  4617. { WCD934X_HPH_REFBUFF_LP_CTL, 0x06, 0x06 },
  4618. };
  4619. static const struct tavil_reg_mask_val tavil_pre_pa_en[] = {
  4620. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00 },
  4621. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x20, 0x0 },
  4622. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0xf0, 0x40 },
  4623. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 },
  4624. { WCD934X_RX_BIAS_HPH_LOWPOWER, 0xf0, 0x80 },
  4625. { WCD934X_HPH_PA_CTL1, 0x0e, 0x06 },
  4626. { WCD934X_HPH_REFBUFF_LP_CTL, 0x06, 0x06 },
  4627. };
  4628. static const struct tavil_reg_mask_val tavil_post_pa_en[] = {
  4629. { WCD934X_HPH_L_TEST, 0x01, 0x01 }, /* Enable HPHL OCP */
  4630. { WCD934X_HPH_R_TEST, 0x01, 0x01 }, /* Enable HPHR OCP */
  4631. { WCD934X_CDC_RX1_RX_PATH_CTL, 0x30, 0x20 }, /* RX1 mute disable */
  4632. { WCD934X_CDC_RX2_RX_PATH_CTL, 0x30, 0x20 }, /* RX2 mute disable */
  4633. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x80 }, /* GM3 boost enable */
  4634. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02 },
  4635. };
  4636. static void tavil_codec_hph_reg_range_read(struct regmap *map, u8 *buf)
  4637. {
  4638. regmap_bulk_read(map, WCD934X_HPH_CNP_EN, buf, TAVIL_HPH_REG_RANGE_1);
  4639. regmap_bulk_read(map, WCD934X_HPH_NEW_ANA_HPH2,
  4640. buf + TAVIL_HPH_REG_RANGE_1, TAVIL_HPH_REG_RANGE_2);
  4641. regmap_bulk_read(map, WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  4642. buf + TAVIL_HPH_REG_RANGE_1 + TAVIL_HPH_REG_RANGE_2,
  4643. TAVIL_HPH_REG_RANGE_3);
  4644. }
  4645. static void tavil_codec_hph_reg_recover(struct tavil_priv *tavil,
  4646. struct regmap *map, int pa_status)
  4647. {
  4648. int i;
  4649. unsigned int reg;
  4650. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  4651. WCD_EVENT_OCP_OFF,
  4652. &tavil->mbhc->wcd_mbhc);
  4653. if (pa_status & 0xC0)
  4654. goto pa_en_restore;
  4655. dev_dbg(tavil->dev, "%s: HPH PA in disable state (0x%x)\n",
  4656. __func__, pa_status);
  4657. regmap_write_bits(map, WCD934X_CDC_RX1_RX_PATH_CTL, 0x10, 0x10);
  4658. regmap_write_bits(map, WCD934X_CDC_RX2_RX_PATH_CTL, 0x10, 0x10);
  4659. regmap_write_bits(map, WCD934X_ANA_HPH, 0xC0, 0x00);
  4660. regmap_write_bits(map, WCD934X_ANA_HPH, 0x30, 0x00);
  4661. regmap_write_bits(map, WCD934X_CDC_RX1_RX_PATH_CTL, 0x10, 0x00);
  4662. regmap_write_bits(map, WCD934X_CDC_RX2_RX_PATH_CTL, 0x10, 0x00);
  4663. /* Restore to HW defaults */
  4664. regmap_multi_reg_write(map, tavil_hph_reset_tbl,
  4665. ARRAY_SIZE(tavil_hph_reset_tbl));
  4666. if (TAVIL_IS_1_1(tavil->wcd9xxx))
  4667. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_1,
  4668. ARRAY_SIZE(tavil_hph_reset_tbl_1_1));
  4669. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  4670. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_0,
  4671. ARRAY_SIZE(tavil_hph_reset_tbl_1_0));
  4672. for (i = 0; i < ARRAY_SIZE(tavil_ocp_en_seq); i++)
  4673. regmap_write_bits(map, tavil_ocp_en_seq[i].reg,
  4674. tavil_ocp_en_seq[i].mask,
  4675. tavil_ocp_en_seq[i].val);
  4676. goto end;
  4677. pa_en_restore:
  4678. dev_dbg(tavil->dev, "%s: HPH PA in enable state (0x%x)\n",
  4679. __func__, pa_status);
  4680. /* Disable PA and other registers before restoring */
  4681. for (i = 0; i < ARRAY_SIZE(tavil_pa_disable); i++) {
  4682. if (TAVIL_IS_1_1(tavil->wcd9xxx) &&
  4683. (tavil_pa_disable[i].reg == WCD934X_HPH_CNP_WG_CTL))
  4684. continue;
  4685. regmap_write_bits(map, tavil_pa_disable[i].reg,
  4686. tavil_pa_disable[i].mask,
  4687. tavil_pa_disable[i].val);
  4688. }
  4689. regmap_multi_reg_write(map, tavil_hph_reset_tbl,
  4690. ARRAY_SIZE(tavil_hph_reset_tbl));
  4691. if (TAVIL_IS_1_1(tavil->wcd9xxx))
  4692. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_1,
  4693. ARRAY_SIZE(tavil_hph_reset_tbl_1_1));
  4694. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  4695. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_0,
  4696. ARRAY_SIZE(tavil_hph_reset_tbl_1_0));
  4697. for (i = 0; i < ARRAY_SIZE(tavil_ocp_en_seq_1); i++)
  4698. regmap_write_bits(map, tavil_ocp_en_seq_1[i].reg,
  4699. tavil_ocp_en_seq_1[i].mask,
  4700. tavil_ocp_en_seq_1[i].val);
  4701. if (tavil->hph_mode == CLS_H_LOHIFI) {
  4702. for (i = 0; i < ARRAY_SIZE(tavil_pre_pa_en_lohifi); i++) {
  4703. reg = tavil_pre_pa_en_lohifi[i].reg;
  4704. if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
  4705. ((reg == WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL) ||
  4706. (reg == WCD934X_HPH_CNP_WG_CTL) ||
  4707. (reg == WCD934X_HPH_REFBUFF_LP_CTL)))
  4708. continue;
  4709. regmap_write_bits(map,
  4710. tavil_pre_pa_en_lohifi[i].reg,
  4711. tavil_pre_pa_en_lohifi[i].mask,
  4712. tavil_pre_pa_en_lohifi[i].val);
  4713. }
  4714. } else {
  4715. for (i = 0; i < ARRAY_SIZE(tavil_pre_pa_en); i++) {
  4716. reg = tavil_pre_pa_en[i].reg;
  4717. if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
  4718. ((reg == WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL) ||
  4719. (reg == WCD934X_HPH_CNP_WG_CTL) ||
  4720. (reg == WCD934X_HPH_REFBUFF_LP_CTL)))
  4721. continue;
  4722. regmap_write_bits(map, tavil_pre_pa_en[i].reg,
  4723. tavil_pre_pa_en[i].mask,
  4724. tavil_pre_pa_en[i].val);
  4725. }
  4726. }
  4727. if (TAVIL_IS_1_1(tavil->wcd9xxx)) {
  4728. regmap_write(map, WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0x84);
  4729. regmap_write(map, WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0x84);
  4730. }
  4731. regmap_write_bits(map, WCD934X_ANA_HPH, 0x0C, pa_status & 0x0C);
  4732. regmap_write_bits(map, WCD934X_ANA_HPH, 0x30, 0x30);
  4733. /* wait for 100usec after HPH DAC is enabled */
  4734. usleep_range(100, 110);
  4735. regmap_write(map, WCD934X_ANA_HPH, pa_status);
  4736. /* Sleep for 7msec after PA is enabled */
  4737. usleep_range(7000, 7100);
  4738. for (i = 0; i < ARRAY_SIZE(tavil_post_pa_en); i++) {
  4739. if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
  4740. (tavil_post_pa_en[i].reg == WCD934X_HPH_CNP_WG_CTL))
  4741. continue;
  4742. regmap_write_bits(map, tavil_post_pa_en[i].reg,
  4743. tavil_post_pa_en[i].mask,
  4744. tavil_post_pa_en[i].val);
  4745. }
  4746. end:
  4747. tavil->mbhc->is_hph_recover = true;
  4748. blocking_notifier_call_chain(
  4749. &tavil->mbhc->notifier,
  4750. WCD_EVENT_OCP_ON,
  4751. &tavil->mbhc->wcd_mbhc);
  4752. }
  4753. static int tavil_codec_reset_hph_registers(struct snd_soc_dapm_widget *w,
  4754. struct snd_kcontrol *kcontrol,
  4755. int event)
  4756. {
  4757. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4758. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4759. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  4760. u8 cache_val[TAVIL_HPH_TOTAL_REG];
  4761. u8 hw_val[TAVIL_HPH_TOTAL_REG];
  4762. int pa_status;
  4763. int ret;
  4764. dev_dbg(wcd9xxx->dev, "%s: event: %d\n", __func__, event);
  4765. switch (event) {
  4766. case SND_SOC_DAPM_PRE_PMU:
  4767. memset(cache_val, 0, TAVIL_HPH_TOTAL_REG);
  4768. memset(hw_val, 0, TAVIL_HPH_TOTAL_REG);
  4769. regmap_read(wcd9xxx->regmap, WCD934X_ANA_HPH, &pa_status);
  4770. tavil_codec_hph_reg_range_read(wcd9xxx->regmap, cache_val);
  4771. /* Read register values from HW directly */
  4772. regcache_cache_bypass(wcd9xxx->regmap, true);
  4773. tavil_codec_hph_reg_range_read(wcd9xxx->regmap, hw_val);
  4774. regcache_cache_bypass(wcd9xxx->regmap, false);
  4775. /* compare both the registers to know if there is corruption */
  4776. ret = memcmp(cache_val, hw_val, TAVIL_HPH_TOTAL_REG);
  4777. /* If both the values are same, it means no corruption */
  4778. if (ret) {
  4779. dev_dbg(codec->dev, "%s: cache and hw reg are not same\n",
  4780. __func__);
  4781. tavil_codec_hph_reg_recover(tavil, wcd9xxx->regmap,
  4782. pa_status);
  4783. } else {
  4784. dev_dbg(codec->dev, "%s: cache and hw reg are same\n",
  4785. __func__);
  4786. tavil->mbhc->is_hph_recover = false;
  4787. }
  4788. break;
  4789. default:
  4790. break;
  4791. };
  4792. return 0;
  4793. }
  4794. static void tavil_restore_iir_coeff(struct tavil_priv *tavil, int iir_idx,
  4795. int band_idx)
  4796. {
  4797. u16 reg_add;
  4798. int no_of_reg = 0;
  4799. regmap_write(tavil->wcd9xxx->regmap,
  4800. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4801. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  4802. reg_add = WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx;
  4803. if (tavil->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  4804. return;
  4805. /*
  4806. * Since wcd9xxx_slim_write_repeat() supports only maximum of 16
  4807. * registers at a time, split total 20 writes(5 coefficients per
  4808. * band and 4 writes per coefficient) into 16 and 4.
  4809. */
  4810. no_of_reg = WCD934X_CDC_REPEAT_WRITES_MAX;
  4811. wcd9xxx_slim_write_repeat(tavil->wcd9xxx, reg_add, no_of_reg,
  4812. &tavil->sidetone_coeff_array[iir_idx][band_idx][0]);
  4813. no_of_reg = (WCD934X_CDC_SIDETONE_IIR_COEFF_MAX * 4) -
  4814. WCD934X_CDC_REPEAT_WRITES_MAX;
  4815. wcd9xxx_slim_write_repeat(tavil->wcd9xxx, reg_add, no_of_reg,
  4816. &tavil->sidetone_coeff_array[iir_idx][band_idx]
  4817. [WCD934X_CDC_REPEAT_WRITES_MAX]);
  4818. }
  4819. static int tavil_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  4820. struct snd_ctl_elem_value *ucontrol)
  4821. {
  4822. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4823. int iir_idx = ((struct soc_multi_mixer_control *)
  4824. kcontrol->private_value)->reg;
  4825. int band_idx = ((struct soc_multi_mixer_control *)
  4826. kcontrol->private_value)->shift;
  4827. /* IIR filter band registers are at integer multiples of 16 */
  4828. u16 iir_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  4829. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  4830. (1 << band_idx)) != 0;
  4831. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  4832. iir_idx, band_idx,
  4833. (uint32_t)ucontrol->value.integer.value[0]);
  4834. return 0;
  4835. }
  4836. static int tavil_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  4837. struct snd_ctl_elem_value *ucontrol)
  4838. {
  4839. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4840. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4841. int iir_idx = ((struct soc_multi_mixer_control *)
  4842. kcontrol->private_value)->reg;
  4843. int band_idx = ((struct soc_multi_mixer_control *)
  4844. kcontrol->private_value)->shift;
  4845. bool iir_band_en_status;
  4846. int value = ucontrol->value.integer.value[0];
  4847. u16 iir_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  4848. tavil_restore_iir_coeff(tavil, iir_idx, band_idx);
  4849. /* Mask first 5 bits, 6-8 are reserved */
  4850. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  4851. (value << band_idx));
  4852. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  4853. (1 << band_idx)) != 0);
  4854. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  4855. iir_idx, band_idx, iir_band_en_status);
  4856. return 0;
  4857. }
  4858. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  4859. int iir_idx, int band_idx,
  4860. int coeff_idx)
  4861. {
  4862. uint32_t value = 0;
  4863. /* Address does not automatically update if reading */
  4864. snd_soc_write(codec,
  4865. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4866. ((band_idx * BAND_MAX + coeff_idx)
  4867. * sizeof(uint32_t)) & 0x7F);
  4868. value |= snd_soc_read(codec,
  4869. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
  4870. snd_soc_write(codec,
  4871. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4872. ((band_idx * BAND_MAX + coeff_idx)
  4873. * sizeof(uint32_t) + 1) & 0x7F);
  4874. value |= (snd_soc_read(codec,
  4875. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  4876. 16 * iir_idx)) << 8);
  4877. snd_soc_write(codec,
  4878. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4879. ((band_idx * BAND_MAX + coeff_idx)
  4880. * sizeof(uint32_t) + 2) & 0x7F);
  4881. value |= (snd_soc_read(codec,
  4882. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  4883. 16 * iir_idx)) << 16);
  4884. snd_soc_write(codec,
  4885. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4886. ((band_idx * BAND_MAX + coeff_idx)
  4887. * sizeof(uint32_t) + 3) & 0x7F);
  4888. /* Mask bits top 2 bits since they are reserved */
  4889. value |= ((snd_soc_read(codec,
  4890. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  4891. 16 * iir_idx)) & 0x3F) << 24);
  4892. return value;
  4893. }
  4894. static int tavil_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  4895. struct snd_ctl_elem_value *ucontrol)
  4896. {
  4897. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4898. int iir_idx = ((struct soc_multi_mixer_control *)
  4899. kcontrol->private_value)->reg;
  4900. int band_idx = ((struct soc_multi_mixer_control *)
  4901. kcontrol->private_value)->shift;
  4902. ucontrol->value.integer.value[0] =
  4903. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  4904. ucontrol->value.integer.value[1] =
  4905. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  4906. ucontrol->value.integer.value[2] =
  4907. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  4908. ucontrol->value.integer.value[3] =
  4909. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  4910. ucontrol->value.integer.value[4] =
  4911. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  4912. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  4913. "%s: IIR #%d band #%d b1 = 0x%x\n"
  4914. "%s: IIR #%d band #%d b2 = 0x%x\n"
  4915. "%s: IIR #%d band #%d a1 = 0x%x\n"
  4916. "%s: IIR #%d band #%d a2 = 0x%x\n",
  4917. __func__, iir_idx, band_idx,
  4918. (uint32_t)ucontrol->value.integer.value[0],
  4919. __func__, iir_idx, band_idx,
  4920. (uint32_t)ucontrol->value.integer.value[1],
  4921. __func__, iir_idx, band_idx,
  4922. (uint32_t)ucontrol->value.integer.value[2],
  4923. __func__, iir_idx, band_idx,
  4924. (uint32_t)ucontrol->value.integer.value[3],
  4925. __func__, iir_idx, band_idx,
  4926. (uint32_t)ucontrol->value.integer.value[4]);
  4927. return 0;
  4928. }
  4929. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  4930. int iir_idx, int band_idx,
  4931. uint32_t value)
  4932. {
  4933. snd_soc_write(codec,
  4934. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4935. (value & 0xFF));
  4936. snd_soc_write(codec,
  4937. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4938. (value >> 8) & 0xFF);
  4939. snd_soc_write(codec,
  4940. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4941. (value >> 16) & 0xFF);
  4942. /* Mask top 2 bits, 7-8 are reserved */
  4943. snd_soc_write(codec,
  4944. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4945. (value >> 24) & 0x3F);
  4946. }
  4947. static int tavil_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  4948. struct snd_ctl_elem_value *ucontrol)
  4949. {
  4950. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4951. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4952. int iir_idx = ((struct soc_multi_mixer_control *)
  4953. kcontrol->private_value)->reg;
  4954. int band_idx = ((struct soc_multi_mixer_control *)
  4955. kcontrol->private_value)->shift;
  4956. int coeff_idx, idx = 0;
  4957. /*
  4958. * Mask top bit it is reserved
  4959. * Updates addr automatically for each B2 write
  4960. */
  4961. snd_soc_write(codec,
  4962. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4963. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  4964. /* Store the coefficients in sidetone coeff array */
  4965. for (coeff_idx = 0; coeff_idx < WCD934X_CDC_SIDETONE_IIR_COEFF_MAX;
  4966. coeff_idx++) {
  4967. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  4968. set_iir_band_coeff(codec, iir_idx, band_idx, value);
  4969. /* Four 8 bit values(one 32 bit) per coefficient */
  4970. tavil->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  4971. (value & 0xFF);
  4972. tavil->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  4973. (value >> 8) & 0xFF;
  4974. tavil->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  4975. (value >> 16) & 0xFF;
  4976. tavil->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  4977. (value >> 24) & 0xFF;
  4978. }
  4979. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  4980. "%s: IIR #%d band #%d b1 = 0x%x\n"
  4981. "%s: IIR #%d band #%d b2 = 0x%x\n"
  4982. "%s: IIR #%d band #%d a1 = 0x%x\n"
  4983. "%s: IIR #%d band #%d a2 = 0x%x\n",
  4984. __func__, iir_idx, band_idx,
  4985. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  4986. __func__, iir_idx, band_idx,
  4987. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  4988. __func__, iir_idx, band_idx,
  4989. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  4990. __func__, iir_idx, band_idx,
  4991. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  4992. __func__, iir_idx, band_idx,
  4993. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  4994. return 0;
  4995. }
  4996. static int tavil_compander_get(struct snd_kcontrol *kcontrol,
  4997. struct snd_ctl_elem_value *ucontrol)
  4998. {
  4999. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5000. int comp = ((struct soc_multi_mixer_control *)
  5001. kcontrol->private_value)->shift;
  5002. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5003. ucontrol->value.integer.value[0] = tavil->comp_enabled[comp];
  5004. return 0;
  5005. }
  5006. static int tavil_compander_put(struct snd_kcontrol *kcontrol,
  5007. struct snd_ctl_elem_value *ucontrol)
  5008. {
  5009. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5010. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5011. int comp = ((struct soc_multi_mixer_control *)
  5012. kcontrol->private_value)->shift;
  5013. int value = ucontrol->value.integer.value[0];
  5014. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  5015. __func__, comp + 1, tavil->comp_enabled[comp], value);
  5016. tavil->comp_enabled[comp] = value;
  5017. /* Any specific register configuration for compander */
  5018. switch (comp) {
  5019. case COMPANDER_1:
  5020. /* Set Gain Source Select based on compander enable/disable */
  5021. snd_soc_update_bits(codec, WCD934X_HPH_L_EN, 0x20,
  5022. (value ? 0x00:0x20));
  5023. break;
  5024. case COMPANDER_2:
  5025. snd_soc_update_bits(codec, WCD934X_HPH_R_EN, 0x20,
  5026. (value ? 0x00:0x20));
  5027. break;
  5028. case COMPANDER_3:
  5029. case COMPANDER_4:
  5030. case COMPANDER_7:
  5031. case COMPANDER_8:
  5032. break;
  5033. default:
  5034. /*
  5035. * if compander is not enabled for any interpolator,
  5036. * it does not cause any audio failure, so do not
  5037. * return error in this case, but just print a log
  5038. */
  5039. dev_warn(codec->dev, "%s: unknown compander: %d\n",
  5040. __func__, comp);
  5041. };
  5042. return 0;
  5043. }
  5044. static int tavil_hph_asrc_mode_put(struct snd_kcontrol *kcontrol,
  5045. struct snd_ctl_elem_value *ucontrol)
  5046. {
  5047. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5048. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5049. int index = -EINVAL;
  5050. if (!strcmp(kcontrol->id.name, "ASRC0 Output Mode"))
  5051. index = ASRC0;
  5052. if (!strcmp(kcontrol->id.name, "ASRC1 Output Mode"))
  5053. index = ASRC1;
  5054. if (tavil && (index >= 0) && (index < ASRC_MAX))
  5055. tavil->asrc_output_mode[index] =
  5056. ucontrol->value.integer.value[0];
  5057. return 0;
  5058. }
  5059. static int tavil_hph_asrc_mode_get(struct snd_kcontrol *kcontrol,
  5060. struct snd_ctl_elem_value *ucontrol)
  5061. {
  5062. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5063. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5064. int val = 0;
  5065. int index = -EINVAL;
  5066. if (!strcmp(kcontrol->id.name, "ASRC0 Output Mode"))
  5067. index = ASRC0;
  5068. if (!strcmp(kcontrol->id.name, "ASRC1 Output Mode"))
  5069. index = ASRC1;
  5070. if (tavil && (index >= 0) && (index < ASRC_MAX))
  5071. val = tavil->asrc_output_mode[index];
  5072. ucontrol->value.integer.value[0] = val;
  5073. return 0;
  5074. }
  5075. static int tavil_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  5076. struct snd_ctl_elem_value *ucontrol)
  5077. {
  5078. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5079. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5080. int val = 0;
  5081. if (tavil)
  5082. val = tavil->idle_det_cfg.hph_idle_detect_en;
  5083. ucontrol->value.integer.value[0] = val;
  5084. return 0;
  5085. }
  5086. static int tavil_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  5087. struct snd_ctl_elem_value *ucontrol)
  5088. {
  5089. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5090. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5091. if (tavil)
  5092. tavil->idle_det_cfg.hph_idle_detect_en =
  5093. ucontrol->value.integer.value[0];
  5094. return 0;
  5095. }
  5096. static int tavil_dmic_pin_mode_get(struct snd_kcontrol *kcontrol,
  5097. struct snd_ctl_elem_value *ucontrol)
  5098. {
  5099. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5100. u16 dmic_pin;
  5101. u8 reg_val, pinctl_position;
  5102. pinctl_position = ((struct soc_multi_mixer_control *)
  5103. kcontrol->private_value)->shift;
  5104. dmic_pin = pinctl_position & 0x07;
  5105. reg_val = snd_soc_read(codec,
  5106. WCD934X_TLMM_DMIC1_CLK_PINCFG + dmic_pin - 1);
  5107. ucontrol->value.integer.value[0] = !!reg_val;
  5108. return 0;
  5109. }
  5110. static int tavil_dmic_pin_mode_put(struct snd_kcontrol *kcontrol,
  5111. struct snd_ctl_elem_value *ucontrol)
  5112. {
  5113. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5114. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5115. u16 ctl_reg, cfg_reg, dmic_pin;
  5116. u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
  5117. /* 0- high or low; 1- high Z */
  5118. pinctl_mode = ucontrol->value.integer.value[0];
  5119. pinctl_position = ((struct soc_multi_mixer_control *)
  5120. kcontrol->private_value)->shift;
  5121. switch (pinctl_position >> 3) {
  5122. case 0:
  5123. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_0;
  5124. break;
  5125. case 1:
  5126. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_1;
  5127. break;
  5128. case 2:
  5129. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_2;
  5130. break;
  5131. case 3:
  5132. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_3;
  5133. break;
  5134. default:
  5135. dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
  5136. __func__, pinctl_position);
  5137. return -EINVAL;
  5138. }
  5139. ctl_val = ~(pinctl_mode << (pinctl_position & 0x07));
  5140. mask = 1 << (pinctl_position & 0x07);
  5141. snd_soc_update_bits(codec, ctl_reg, mask, ctl_val);
  5142. dmic_pin = pinctl_position & 0x07;
  5143. cfg_reg = WCD934X_TLMM_DMIC1_CLK_PINCFG + dmic_pin - 1;
  5144. if (pinctl_mode) {
  5145. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  5146. cfg_val = 0x6;
  5147. else
  5148. cfg_val = 0xD;
  5149. } else
  5150. cfg_val = 0;
  5151. snd_soc_update_bits(codec, cfg_reg, 0x1F, cfg_val);
  5152. dev_dbg(codec->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
  5153. __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
  5154. return 0;
  5155. }
  5156. static int tavil_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
  5157. struct snd_ctl_elem_value *ucontrol)
  5158. {
  5159. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5160. u16 amic_reg = 0;
  5161. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  5162. amic_reg = WCD934X_ANA_AMIC1;
  5163. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  5164. amic_reg = WCD934X_ANA_AMIC3;
  5165. if (amic_reg)
  5166. ucontrol->value.integer.value[0] =
  5167. (snd_soc_read(codec, amic_reg) &
  5168. WCD934X_AMIC_PWR_LVL_MASK) >>
  5169. WCD934X_AMIC_PWR_LVL_SHIFT;
  5170. return 0;
  5171. }
  5172. static int tavil_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
  5173. struct snd_ctl_elem_value *ucontrol)
  5174. {
  5175. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5176. u32 mode_val;
  5177. u16 amic_reg = 0;
  5178. mode_val = ucontrol->value.enumerated.item[0];
  5179. dev_dbg(codec->dev, "%s: mode: %d\n", __func__, mode_val);
  5180. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  5181. amic_reg = WCD934X_ANA_AMIC1;
  5182. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  5183. amic_reg = WCD934X_ANA_AMIC3;
  5184. if (amic_reg)
  5185. snd_soc_update_bits(codec, amic_reg, WCD934X_AMIC_PWR_LVL_MASK,
  5186. mode_val << WCD934X_AMIC_PWR_LVL_SHIFT);
  5187. return 0;
  5188. }
  5189. static const char *const tavil_conn_mad_text[] = {
  5190. "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "NOTUSED5",
  5191. "NOTUSED6", "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  5192. "DMIC4", "DMIC5", "NOTUSED3", "NOTUSED4"
  5193. };
  5194. static const struct soc_enum tavil_conn_mad_enum =
  5195. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tavil_conn_mad_text),
  5196. tavil_conn_mad_text);
  5197. static int tavil_mad_input_get(struct snd_kcontrol *kcontrol,
  5198. struct snd_ctl_elem_value *ucontrol)
  5199. {
  5200. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5201. u8 tavil_mad_input;
  5202. tavil_mad_input = snd_soc_read(codec, WCD934X_SOC_MAD_INP_SEL) & 0x0F;
  5203. ucontrol->value.integer.value[0] = tavil_mad_input;
  5204. dev_dbg(codec->dev, "%s: tavil_mad_input = %s\n", __func__,
  5205. tavil_conn_mad_text[tavil_mad_input]);
  5206. return 0;
  5207. }
  5208. static int tavil_mad_input_put(struct snd_kcontrol *kcontrol,
  5209. struct snd_ctl_elem_value *ucontrol)
  5210. {
  5211. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5212. struct snd_soc_card *card = codec->component.card;
  5213. u8 tavil_mad_input;
  5214. char mad_amic_input_widget[6];
  5215. const char *mad_input_widget;
  5216. const char *source_widget = NULL;
  5217. u32 adc, i, mic_bias_found = 0;
  5218. int ret = 0;
  5219. char *mad_input;
  5220. bool is_adc_input = false;
  5221. tavil_mad_input = ucontrol->value.integer.value[0];
  5222. if (tavil_mad_input >= sizeof(tavil_conn_mad_text)/
  5223. sizeof(tavil_conn_mad_text[0])) {
  5224. dev_err(codec->dev,
  5225. "%s: tavil_mad_input = %d out of bounds\n",
  5226. __func__, tavil_mad_input);
  5227. return -EINVAL;
  5228. }
  5229. if (strnstr(tavil_conn_mad_text[tavil_mad_input], "NOTUSED",
  5230. sizeof("NOTUSED"))) {
  5231. dev_dbg(codec->dev,
  5232. "%s: Unsupported tavil_mad_input = %s\n",
  5233. __func__, tavil_conn_mad_text[tavil_mad_input]);
  5234. /* Make sure the MAD register is updated */
  5235. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  5236. 0x88, 0x00);
  5237. return -EINVAL;
  5238. }
  5239. if (strnstr(tavil_conn_mad_text[tavil_mad_input],
  5240. "ADC", sizeof("ADC"))) {
  5241. mad_input = strpbrk(tavil_conn_mad_text[tavil_mad_input],
  5242. "1234");
  5243. if (!mad_input) {
  5244. dev_err(codec->dev, "%s: Invalid MAD input %s\n",
  5245. __func__, tavil_conn_mad_text[tavil_mad_input]);
  5246. return -EINVAL;
  5247. }
  5248. ret = kstrtouint(mad_input, 10, &adc);
  5249. if ((ret < 0) || (adc > 4)) {
  5250. dev_err(codec->dev, "%s: Invalid ADC = %s\n", __func__,
  5251. tavil_conn_mad_text[tavil_mad_input]);
  5252. return -EINVAL;
  5253. }
  5254. /*AMIC4 and AMIC5 share ADC4*/
  5255. if ((adc == 4) &&
  5256. (snd_soc_read(codec, WCD934X_TX_NEW_AMIC_4_5_SEL) & 0x10))
  5257. adc = 5;
  5258. snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
  5259. mad_input_widget = mad_amic_input_widget;
  5260. is_adc_input = true;
  5261. } else {
  5262. /* DMIC type input widget*/
  5263. mad_input_widget = tavil_conn_mad_text[tavil_mad_input];
  5264. }
  5265. dev_dbg(codec->dev,
  5266. "%s: tavil input widget = %s, adc_input = %s\n", __func__,
  5267. mad_input_widget, is_adc_input ? "true" : "false");
  5268. for (i = 0; i < card->num_of_dapm_routes; i++) {
  5269. if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
  5270. source_widget = card->of_dapm_routes[i].source;
  5271. if (!source_widget) {
  5272. dev_err(codec->dev,
  5273. "%s: invalid source widget\n",
  5274. __func__);
  5275. return -EINVAL;
  5276. }
  5277. if (strnstr(source_widget,
  5278. "MIC BIAS1", sizeof("MIC BIAS1"))) {
  5279. mic_bias_found = 1;
  5280. break;
  5281. } else if (strnstr(source_widget,
  5282. "MIC BIAS2", sizeof("MIC BIAS2"))) {
  5283. mic_bias_found = 2;
  5284. break;
  5285. } else if (strnstr(source_widget,
  5286. "MIC BIAS3", sizeof("MIC BIAS3"))) {
  5287. mic_bias_found = 3;
  5288. break;
  5289. } else if (strnstr(source_widget,
  5290. "MIC BIAS4", sizeof("MIC BIAS4"))) {
  5291. mic_bias_found = 4;
  5292. break;
  5293. }
  5294. }
  5295. }
  5296. if (!mic_bias_found) {
  5297. dev_err(codec->dev, "%s: mic bias not found for input %s\n",
  5298. __func__, mad_input_widget);
  5299. return -EINVAL;
  5300. }
  5301. dev_dbg(codec->dev, "%s: mic_bias found = %d\n", __func__,
  5302. mic_bias_found);
  5303. snd_soc_update_bits(codec, WCD934X_SOC_MAD_INP_SEL,
  5304. 0x0F, tavil_mad_input);
  5305. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  5306. 0x07, mic_bias_found);
  5307. /* for all adc inputs, mad should be in micbias mode with BG enabled */
  5308. if (is_adc_input)
  5309. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  5310. 0x88, 0x88);
  5311. else
  5312. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  5313. 0x88, 0x00);
  5314. return 0;
  5315. }
  5316. static int tavil_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  5317. struct snd_ctl_elem_value *ucontrol)
  5318. {
  5319. u8 ear_pa_gain;
  5320. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5321. ear_pa_gain = snd_soc_read(codec, WCD934X_ANA_EAR);
  5322. ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
  5323. ucontrol->value.integer.value[0] = ear_pa_gain;
  5324. dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  5325. ear_pa_gain);
  5326. return 0;
  5327. }
  5328. static int tavil_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  5329. struct snd_ctl_elem_value *ucontrol)
  5330. {
  5331. u8 ear_pa_gain;
  5332. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5333. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  5334. __func__, ucontrol->value.integer.value[0]);
  5335. ear_pa_gain = ucontrol->value.integer.value[0] << 4;
  5336. snd_soc_update_bits(codec, WCD934X_ANA_EAR, 0x70, ear_pa_gain);
  5337. return 0;
  5338. }
  5339. static int tavil_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  5340. struct snd_ctl_elem_value *ucontrol)
  5341. {
  5342. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5343. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5344. ucontrol->value.integer.value[0] = tavil->ear_spkr_gain;
  5345. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  5346. __func__, ucontrol->value.integer.value[0]);
  5347. return 0;
  5348. }
  5349. static int tavil_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  5350. struct snd_ctl_elem_value *ucontrol)
  5351. {
  5352. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5353. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5354. tavil->ear_spkr_gain = ucontrol->value.integer.value[0];
  5355. dev_dbg(codec->dev, "%s: gain = %d\n", __func__, tavil->ear_spkr_gain);
  5356. return 0;
  5357. }
  5358. static int tavil_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  5359. struct snd_ctl_elem_value *ucontrol)
  5360. {
  5361. u8 bst_state_max = 0;
  5362. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5363. bst_state_max = snd_soc_read(codec, WCD934X_CDC_BOOST0_BOOST_CTL);
  5364. bst_state_max = (bst_state_max & 0x0c) >> 2;
  5365. ucontrol->value.integer.value[0] = bst_state_max;
  5366. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  5367. __func__, ucontrol->value.integer.value[0]);
  5368. return 0;
  5369. }
  5370. static int tavil_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  5371. struct snd_ctl_elem_value *ucontrol)
  5372. {
  5373. u8 bst_state_max;
  5374. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5375. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  5376. __func__, ucontrol->value.integer.value[0]);
  5377. bst_state_max = ucontrol->value.integer.value[0] << 2;
  5378. snd_soc_update_bits(codec, WCD934X_CDC_BOOST0_BOOST_CTL,
  5379. 0x0c, bst_state_max);
  5380. return 0;
  5381. }
  5382. static int tavil_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  5383. struct snd_ctl_elem_value *ucontrol)
  5384. {
  5385. u8 bst_state_max = 0;
  5386. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5387. bst_state_max = snd_soc_read(codec, WCD934X_CDC_BOOST1_BOOST_CTL);
  5388. bst_state_max = (bst_state_max & 0x0c) >> 2;
  5389. ucontrol->value.integer.value[0] = bst_state_max;
  5390. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  5391. __func__, ucontrol->value.integer.value[0]);
  5392. return 0;
  5393. }
  5394. static int tavil_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  5395. struct snd_ctl_elem_value *ucontrol)
  5396. {
  5397. u8 bst_state_max;
  5398. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5399. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  5400. __func__, ucontrol->value.integer.value[0]);
  5401. bst_state_max = ucontrol->value.integer.value[0] << 2;
  5402. snd_soc_update_bits(codec, WCD934X_CDC_BOOST1_BOOST_CTL,
  5403. 0x0c, bst_state_max);
  5404. return 0;
  5405. }
  5406. static int tavil_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  5407. struct snd_ctl_elem_value *ucontrol)
  5408. {
  5409. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5410. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5411. ucontrol->value.integer.value[0] = tavil->hph_mode;
  5412. return 0;
  5413. }
  5414. static int tavil_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  5415. struct snd_ctl_elem_value *ucontrol)
  5416. {
  5417. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  5418. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  5419. u32 mode_val;
  5420. mode_val = ucontrol->value.enumerated.item[0];
  5421. dev_dbg(codec->dev, "%s: mode: %d\n", __func__, mode_val);
  5422. if (mode_val == 0) {
  5423. dev_warn(codec->dev, "%s:Invalid HPH Mode, default to Cls-H LOHiFi\n",
  5424. __func__);
  5425. mode_val = CLS_H_LOHIFI;
  5426. }
  5427. tavil->hph_mode = mode_val;
  5428. return 0;
  5429. }
  5430. static const char * const rx_hph_mode_mux_text[] = {
  5431. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  5432. "CLS_H_ULP", "CLS_AB_HIFI",
  5433. };
  5434. static const struct soc_enum rx_hph_mode_mux_enum =
  5435. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  5436. rx_hph_mode_mux_text);
  5437. static const char *const tavil_anc_func_text[] = {"OFF", "ON"};
  5438. static const struct soc_enum tavil_anc_func_enum =
  5439. SOC_ENUM_SINGLE_EXT(2, tavil_anc_func_text);
  5440. static const char *const tavil_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
  5441. static SOC_ENUM_SINGLE_EXT_DECL(tavil_clkmode_enum, tavil_clkmode_text);
  5442. /* Cutoff frequency for high pass filter */
  5443. static const char * const cf_text[] = {
  5444. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  5445. };
  5446. static const char * const rx_cf_text[] = {
  5447. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
  5448. "CF_NEG_3DB_0P48HZ"
  5449. };
  5450. static const char * const amic_pwr_lvl_text[] = {
  5451. "LOW_PWR", "DEFAULT", "HIGH_PERF", "HYBRID"
  5452. };
  5453. static const char * const hph_idle_detect_text[] = {
  5454. "OFF", "ON"
  5455. };
  5456. static const char * const asrc_mode_text[] = {
  5457. "INT", "FRAC"
  5458. };
  5459. static const char * const tavil_ear_pa_gain_text[] = {
  5460. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
  5461. "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
  5462. };
  5463. static const char * const tavil_ear_spkr_pa_gain_text[] = {
  5464. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  5465. "G_4_DB", "G_5_DB", "G_6_DB"
  5466. };
  5467. static const char * const tavil_speaker_boost_stage_text[] = {
  5468. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  5469. };
  5470. static SOC_ENUM_SINGLE_EXT_DECL(tavil_ear_pa_gain_enum, tavil_ear_pa_gain_text);
  5471. static SOC_ENUM_SINGLE_EXT_DECL(tavil_ear_spkr_pa_gain_enum,
  5472. tavil_ear_spkr_pa_gain_text);
  5473. static SOC_ENUM_SINGLE_EXT_DECL(tavil_spkr_boost_stage_enum,
  5474. tavil_speaker_boost_stage_text);
  5475. static SOC_ENUM_SINGLE_EXT_DECL(amic_pwr_lvl_enum, amic_pwr_lvl_text);
  5476. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  5477. static SOC_ENUM_SINGLE_EXT_DECL(asrc_mode_enum, asrc_mode_text);
  5478. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, WCD934X_CDC_TX0_TX_PATH_CFG0, 5,
  5479. cf_text);
  5480. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, WCD934X_CDC_TX1_TX_PATH_CFG0, 5,
  5481. cf_text);
  5482. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, WCD934X_CDC_TX2_TX_PATH_CFG0, 5,
  5483. cf_text);
  5484. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, WCD934X_CDC_TX3_TX_PATH_CFG0, 5,
  5485. cf_text);
  5486. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, WCD934X_CDC_TX4_TX_PATH_CFG0, 5,
  5487. cf_text);
  5488. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, WCD934X_CDC_TX5_TX_PATH_CFG0, 5,
  5489. cf_text);
  5490. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, WCD934X_CDC_TX6_TX_PATH_CFG0, 5,
  5491. cf_text);
  5492. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, WCD934X_CDC_TX7_TX_PATH_CFG0, 5,
  5493. cf_text);
  5494. static SOC_ENUM_SINGLE_DECL(cf_dec8_enum, WCD934X_CDC_TX8_TX_PATH_CFG0, 5,
  5495. cf_text);
  5496. static SOC_ENUM_SINGLE_DECL(cf_int0_1_enum, WCD934X_CDC_RX0_RX_PATH_CFG2, 0,
  5497. rx_cf_text);
  5498. static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD934X_CDC_RX0_RX_PATH_MIX_CFG, 2,
  5499. rx_cf_text);
  5500. static SOC_ENUM_SINGLE_DECL(cf_int1_1_enum, WCD934X_CDC_RX1_RX_PATH_CFG2, 0,
  5501. rx_cf_text);
  5502. static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD934X_CDC_RX1_RX_PATH_MIX_CFG, 2,
  5503. rx_cf_text);
  5504. static SOC_ENUM_SINGLE_DECL(cf_int2_1_enum, WCD934X_CDC_RX2_RX_PATH_CFG2, 0,
  5505. rx_cf_text);
  5506. static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD934X_CDC_RX2_RX_PATH_MIX_CFG, 2,
  5507. rx_cf_text);
  5508. static SOC_ENUM_SINGLE_DECL(cf_int3_1_enum, WCD934X_CDC_RX3_RX_PATH_CFG2, 0,
  5509. rx_cf_text);
  5510. static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD934X_CDC_RX3_RX_PATH_MIX_CFG, 2,
  5511. rx_cf_text);
  5512. static SOC_ENUM_SINGLE_DECL(cf_int4_1_enum, WCD934X_CDC_RX4_RX_PATH_CFG2, 0,
  5513. rx_cf_text);
  5514. static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD934X_CDC_RX4_RX_PATH_MIX_CFG, 2,
  5515. rx_cf_text);
  5516. static SOC_ENUM_SINGLE_DECL(cf_int7_1_enum, WCD934X_CDC_RX7_RX_PATH_CFG2, 0,
  5517. rx_cf_text);
  5518. static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD934X_CDC_RX7_RX_PATH_MIX_CFG, 2,
  5519. rx_cf_text);
  5520. static SOC_ENUM_SINGLE_DECL(cf_int8_1_enum, WCD934X_CDC_RX8_RX_PATH_CFG2, 0,
  5521. rx_cf_text);
  5522. static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD934X_CDC_RX8_RX_PATH_MIX_CFG, 2,
  5523. rx_cf_text);
  5524. static const struct snd_kcontrol_new tavil_snd_controls[] = {
  5525. SOC_ENUM_EXT("EAR PA Gain", tavil_ear_pa_gain_enum,
  5526. tavil_ear_pa_gain_get, tavil_ear_pa_gain_put),
  5527. SOC_ENUM_EXT("EAR SPKR PA Gain", tavil_ear_spkr_pa_gain_enum,
  5528. tavil_ear_spkr_pa_gain_get, tavil_ear_spkr_pa_gain_put),
  5529. SOC_ENUM_EXT("SPKR Left Boost Max State", tavil_spkr_boost_stage_enum,
  5530. tavil_spkr_left_boost_stage_get,
  5531. tavil_spkr_left_boost_stage_put),
  5532. SOC_ENUM_EXT("SPKR Right Boost Max State", tavil_spkr_boost_stage_enum,
  5533. tavil_spkr_right_boost_stage_get,
  5534. tavil_spkr_right_boost_stage_put),
  5535. SOC_SINGLE_TLV("HPHL Volume", WCD934X_HPH_L_EN, 0, 20, 1, line_gain),
  5536. SOC_SINGLE_TLV("HPHR Volume", WCD934X_HPH_R_EN, 0, 20, 1, line_gain),
  5537. SOC_SINGLE_TLV("LINEOUT1 Volume", WCD934X_DIFF_LO_LO1_COMPANDER,
  5538. 3, 16, 1, line_gain),
  5539. SOC_SINGLE_TLV("LINEOUT2 Volume", WCD934X_DIFF_LO_LO2_COMPANDER,
  5540. 3, 16, 1, line_gain),
  5541. SOC_SINGLE_TLV("ADC1 Volume", WCD934X_ANA_AMIC1, 0, 20, 0, analog_gain),
  5542. SOC_SINGLE_TLV("ADC2 Volume", WCD934X_ANA_AMIC2, 0, 20, 0, analog_gain),
  5543. SOC_SINGLE_TLV("ADC3 Volume", WCD934X_ANA_AMIC3, 0, 20, 0, analog_gain),
  5544. SOC_SINGLE_TLV("ADC4 Volume", WCD934X_ANA_AMIC4, 0, 20, 0, analog_gain),
  5545. SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD934X_CDC_RX0_RX_VOL_CTL,
  5546. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  5547. SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD934X_CDC_RX1_RX_VOL_CTL,
  5548. 0, -84, 40, digital_gain),
  5549. SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD934X_CDC_RX2_RX_VOL_CTL,
  5550. 0, -84, 40, digital_gain),
  5551. SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD934X_CDC_RX3_RX_VOL_CTL,
  5552. 0, -84, 40, digital_gain),
  5553. SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD934X_CDC_RX4_RX_VOL_CTL,
  5554. 0, -84, 40, digital_gain),
  5555. SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD934X_CDC_RX7_RX_VOL_CTL,
  5556. 0, -84, 40, digital_gain),
  5557. SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD934X_CDC_RX8_RX_VOL_CTL,
  5558. 0, -84, 40, digital_gain),
  5559. SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
  5560. WCD934X_CDC_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5561. SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
  5562. WCD934X_CDC_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5563. SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
  5564. WCD934X_CDC_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5565. SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
  5566. WCD934X_CDC_RX3_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5567. SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
  5568. WCD934X_CDC_RX4_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5569. SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
  5570. WCD934X_CDC_RX7_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5571. SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
  5572. WCD934X_CDC_RX8_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5573. SOC_SINGLE_SX_TLV("DEC0 Volume", WCD934X_CDC_TX0_TX_VOL_CTL, 0,
  5574. -84, 40, digital_gain),
  5575. SOC_SINGLE_SX_TLV("DEC1 Volume", WCD934X_CDC_TX1_TX_VOL_CTL, 0,
  5576. -84, 40, digital_gain),
  5577. SOC_SINGLE_SX_TLV("DEC2 Volume", WCD934X_CDC_TX2_TX_VOL_CTL, 0,
  5578. -84, 40, digital_gain),
  5579. SOC_SINGLE_SX_TLV("DEC3 Volume", WCD934X_CDC_TX3_TX_VOL_CTL, 0,
  5580. -84, 40, digital_gain),
  5581. SOC_SINGLE_SX_TLV("DEC4 Volume", WCD934X_CDC_TX4_TX_VOL_CTL, 0,
  5582. -84, 40, digital_gain),
  5583. SOC_SINGLE_SX_TLV("DEC5 Volume", WCD934X_CDC_TX5_TX_VOL_CTL, 0,
  5584. -84, 40, digital_gain),
  5585. SOC_SINGLE_SX_TLV("DEC6 Volume", WCD934X_CDC_TX6_TX_VOL_CTL, 0,
  5586. -84, 40, digital_gain),
  5587. SOC_SINGLE_SX_TLV("DEC7 Volume", WCD934X_CDC_TX7_TX_VOL_CTL, 0,
  5588. -84, 40, digital_gain),
  5589. SOC_SINGLE_SX_TLV("DEC8 Volume", WCD934X_CDC_TX8_TX_VOL_CTL, 0,
  5590. -84, 40, digital_gain),
  5591. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  5592. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  5593. digital_gain),
  5594. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  5595. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  5596. digital_gain),
  5597. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  5598. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  5599. digital_gain),
  5600. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  5601. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  5602. digital_gain),
  5603. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  5604. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  5605. digital_gain),
  5606. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  5607. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  5608. digital_gain),
  5609. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  5610. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  5611. digital_gain),
  5612. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  5613. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  5614. digital_gain),
  5615. SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tavil_get_anc_slot,
  5616. tavil_put_anc_slot),
  5617. SOC_ENUM_EXT("ANC Function", tavil_anc_func_enum, tavil_get_anc_func,
  5618. tavil_put_anc_func),
  5619. SOC_ENUM_EXT("CLK MODE", tavil_clkmode_enum, tavil_get_clkmode,
  5620. tavil_put_clkmode),
  5621. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  5622. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  5623. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  5624. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  5625. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  5626. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  5627. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  5628. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  5629. SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
  5630. SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
  5631. SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
  5632. SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
  5633. SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
  5634. SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
  5635. SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
  5636. SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
  5637. SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
  5638. SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
  5639. SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
  5640. SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
  5641. SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
  5642. SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
  5643. SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
  5644. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  5645. tavil_rx_hph_mode_get, tavil_rx_hph_mode_put),
  5646. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  5647. tavil_iir_enable_audio_mixer_get,
  5648. tavil_iir_enable_audio_mixer_put),
  5649. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  5650. tavil_iir_enable_audio_mixer_get,
  5651. tavil_iir_enable_audio_mixer_put),
  5652. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  5653. tavil_iir_enable_audio_mixer_get,
  5654. tavil_iir_enable_audio_mixer_put),
  5655. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  5656. tavil_iir_enable_audio_mixer_get,
  5657. tavil_iir_enable_audio_mixer_put),
  5658. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  5659. tavil_iir_enable_audio_mixer_get,
  5660. tavil_iir_enable_audio_mixer_put),
  5661. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  5662. tavil_iir_enable_audio_mixer_get,
  5663. tavil_iir_enable_audio_mixer_put),
  5664. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  5665. tavil_iir_enable_audio_mixer_get,
  5666. tavil_iir_enable_audio_mixer_put),
  5667. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  5668. tavil_iir_enable_audio_mixer_get,
  5669. tavil_iir_enable_audio_mixer_put),
  5670. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  5671. tavil_iir_enable_audio_mixer_get,
  5672. tavil_iir_enable_audio_mixer_put),
  5673. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  5674. tavil_iir_enable_audio_mixer_get,
  5675. tavil_iir_enable_audio_mixer_put),
  5676. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  5677. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5678. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  5679. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5680. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  5681. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5682. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  5683. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5684. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  5685. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5686. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  5687. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5688. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  5689. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5690. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  5691. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5692. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  5693. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5694. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  5695. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5696. SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
  5697. tavil_compander_get, tavil_compander_put),
  5698. SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
  5699. tavil_compander_get, tavil_compander_put),
  5700. SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
  5701. tavil_compander_get, tavil_compander_put),
  5702. SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
  5703. tavil_compander_get, tavil_compander_put),
  5704. SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
  5705. tavil_compander_get, tavil_compander_put),
  5706. SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
  5707. tavil_compander_get, tavil_compander_put),
  5708. SOC_ENUM_EXT("ASRC0 Output Mode", asrc_mode_enum,
  5709. tavil_hph_asrc_mode_get, tavil_hph_asrc_mode_put),
  5710. SOC_ENUM_EXT("ASRC1 Output Mode", asrc_mode_enum,
  5711. tavil_hph_asrc_mode_get, tavil_hph_asrc_mode_put),
  5712. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  5713. tavil_hph_idle_detect_get, tavil_hph_idle_detect_put),
  5714. SOC_ENUM_EXT("MAD Input", tavil_conn_mad_enum,
  5715. tavil_mad_input_get, tavil_mad_input_put),
  5716. SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
  5717. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5718. SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
  5719. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5720. SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
  5721. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5722. SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
  5723. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5724. SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
  5725. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5726. SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
  5727. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5728. SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
  5729. tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
  5730. SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
  5731. tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
  5732. SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
  5733. tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
  5734. };
  5735. static int tavil_dec_enum_put(struct snd_kcontrol *kcontrol,
  5736. struct snd_ctl_elem_value *ucontrol)
  5737. {
  5738. struct snd_soc_dapm_widget *widget =
  5739. snd_soc_dapm_kcontrol_widget(kcontrol);
  5740. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  5741. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  5742. unsigned int val;
  5743. u16 mic_sel_reg = 0;
  5744. u8 mic_sel;
  5745. val = ucontrol->value.enumerated.item[0];
  5746. if (val > e->items - 1)
  5747. return -EINVAL;
  5748. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  5749. widget->name, val);
  5750. switch (e->reg) {
  5751. case WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
  5752. if (e->shift_l == 0)
  5753. mic_sel_reg = WCD934X_CDC_TX0_TX_PATH_CFG0;
  5754. else if (e->shift_l == 2)
  5755. mic_sel_reg = WCD934X_CDC_TX4_TX_PATH_CFG0;
  5756. else if (e->shift_l == 4)
  5757. mic_sel_reg = WCD934X_CDC_TX8_TX_PATH_CFG0;
  5758. break;
  5759. case WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
  5760. if (e->shift_l == 0)
  5761. mic_sel_reg = WCD934X_CDC_TX1_TX_PATH_CFG0;
  5762. else if (e->shift_l == 2)
  5763. mic_sel_reg = WCD934X_CDC_TX5_TX_PATH_CFG0;
  5764. break;
  5765. case WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
  5766. if (e->shift_l == 0)
  5767. mic_sel_reg = WCD934X_CDC_TX2_TX_PATH_CFG0;
  5768. else if (e->shift_l == 2)
  5769. mic_sel_reg = WCD934X_CDC_TX6_TX_PATH_CFG0;
  5770. break;
  5771. case WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
  5772. if (e->shift_l == 0)
  5773. mic_sel_reg = WCD934X_CDC_TX3_TX_PATH_CFG0;
  5774. else if (e->shift_l == 2)
  5775. mic_sel_reg = WCD934X_CDC_TX7_TX_PATH_CFG0;
  5776. break;
  5777. default:
  5778. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  5779. __func__, e->reg);
  5780. return -EINVAL;
  5781. }
  5782. /* ADC: 0, DMIC: 1 */
  5783. mic_sel = val ? 0x0 : 0x1;
  5784. if (mic_sel_reg)
  5785. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, mic_sel << 7);
  5786. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  5787. }
  5788. static int tavil_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  5789. struct snd_ctl_elem_value *ucontrol)
  5790. {
  5791. struct snd_soc_dapm_widget *widget =
  5792. snd_soc_dapm_kcontrol_widget(kcontrol);
  5793. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  5794. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  5795. unsigned int val;
  5796. unsigned short look_ahead_dly_reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
  5797. val = ucontrol->value.enumerated.item[0];
  5798. if (val >= e->items)
  5799. return -EINVAL;
  5800. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  5801. widget->name, val);
  5802. if (e->reg == WCD934X_CDC_RX0_RX_PATH_SEC0)
  5803. look_ahead_dly_reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
  5804. else if (e->reg == WCD934X_CDC_RX1_RX_PATH_SEC0)
  5805. look_ahead_dly_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
  5806. else if (e->reg == WCD934X_CDC_RX2_RX_PATH_SEC0)
  5807. look_ahead_dly_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
  5808. /* Set Look Ahead Delay */
  5809. snd_soc_update_bits(codec, look_ahead_dly_reg,
  5810. 0x08, (val ? 0x08 : 0x00));
  5811. /* Set DEM INP Select */
  5812. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  5813. }
  5814. static const char * const rx_int0_7_mix_mux_text[] = {
  5815. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  5816. "RX6", "RX7", "PROXIMITY"
  5817. };
  5818. static const char * const rx_int_mix_mux_text[] = {
  5819. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  5820. "RX6", "RX7"
  5821. };
  5822. static const char * const rx_prim_mix_text[] = {
  5823. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  5824. "RX3", "RX4", "RX5", "RX6", "RX7"
  5825. };
  5826. static const char * const rx_sidetone_mix_text[] = {
  5827. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  5828. };
  5829. static const char * const cdc_if_tx0_mux_text[] = {
  5830. "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
  5831. };
  5832. static const char * const cdc_if_tx1_mux_text[] = {
  5833. "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
  5834. };
  5835. static const char * const cdc_if_tx2_mux_text[] = {
  5836. "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
  5837. };
  5838. static const char * const cdc_if_tx3_mux_text[] = {
  5839. "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
  5840. };
  5841. static const char * const cdc_if_tx4_mux_text[] = {
  5842. "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
  5843. };
  5844. static const char * const cdc_if_tx5_mux_text[] = {
  5845. "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
  5846. };
  5847. static const char * const cdc_if_tx6_mux_text[] = {
  5848. "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
  5849. };
  5850. static const char * const cdc_if_tx7_mux_text[] = {
  5851. "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
  5852. };
  5853. static const char * const cdc_if_tx8_mux_text[] = {
  5854. "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
  5855. };
  5856. static const char * const cdc_if_tx9_mux_text[] = {
  5857. "ZERO", "DEC7", "DEC7_192"
  5858. };
  5859. static const char * const cdc_if_tx10_mux_text[] = {
  5860. "ZERO", "DEC6", "DEC6_192"
  5861. };
  5862. static const char * const cdc_if_tx11_mux_text[] = {
  5863. "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
  5864. };
  5865. static const char * const cdc_if_tx11_inp1_mux_text[] = {
  5866. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
  5867. "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
  5868. };
  5869. static const char * const cdc_if_tx13_mux_text[] = {
  5870. "CDC_DEC_5", "MAD_BRDCST"
  5871. };
  5872. static const char * const cdc_if_tx13_inp1_mux_text[] = {
  5873. "ZERO", "DEC5", "DEC5_192"
  5874. };
  5875. static const char * const iir_inp_mux_text[] = {
  5876. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
  5877. "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
  5878. };
  5879. static const char * const rx_int_dem_inp_mux_text[] = {
  5880. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  5881. };
  5882. static const char * const rx_int0_1_interp_mux_text[] = {
  5883. "ZERO", "RX INT0_1 MIX1",
  5884. };
  5885. static const char * const rx_int1_1_interp_mux_text[] = {
  5886. "ZERO", "RX INT1_1 MIX1",
  5887. };
  5888. static const char * const rx_int2_1_interp_mux_text[] = {
  5889. "ZERO", "RX INT2_1 MIX1",
  5890. };
  5891. static const char * const rx_int3_1_interp_mux_text[] = {
  5892. "ZERO", "RX INT3_1 MIX1",
  5893. };
  5894. static const char * const rx_int4_1_interp_mux_text[] = {
  5895. "ZERO", "RX INT4_1 MIX1",
  5896. };
  5897. static const char * const rx_int7_1_interp_mux_text[] = {
  5898. "ZERO", "RX INT7_1 MIX1",
  5899. };
  5900. static const char * const rx_int8_1_interp_mux_text[] = {
  5901. "ZERO", "RX INT8_1 MIX1",
  5902. };
  5903. static const char * const rx_int0_2_interp_mux_text[] = {
  5904. "ZERO", "RX INT0_2 MUX",
  5905. };
  5906. static const char * const rx_int1_2_interp_mux_text[] = {
  5907. "ZERO", "RX INT1_2 MUX",
  5908. };
  5909. static const char * const rx_int2_2_interp_mux_text[] = {
  5910. "ZERO", "RX INT2_2 MUX",
  5911. };
  5912. static const char * const rx_int3_2_interp_mux_text[] = {
  5913. "ZERO", "RX INT3_2 MUX",
  5914. };
  5915. static const char * const rx_int4_2_interp_mux_text[] = {
  5916. "ZERO", "RX INT4_2 MUX",
  5917. };
  5918. static const char * const rx_int7_2_interp_mux_text[] = {
  5919. "ZERO", "RX INT7_2 MUX",
  5920. };
  5921. static const char * const rx_int8_2_interp_mux_text[] = {
  5922. "ZERO", "RX INT8_2 MUX",
  5923. };
  5924. static const char * const mad_sel_txt[] = {
  5925. "SPE", "MSM"
  5926. };
  5927. static const char * const mad_inp_mux_txt[] = {
  5928. "MAD", "DEC1"
  5929. };
  5930. static const char * const adc_mux_text[] = {
  5931. "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
  5932. };
  5933. static const char * const dmic_mux_text[] = {
  5934. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5"
  5935. };
  5936. static const char * const amic_mux_text[] = {
  5937. "ZERO", "ADC1", "ADC2", "ADC3", "ADC4"
  5938. };
  5939. static const char * const amic4_5_sel_text[] = {
  5940. "AMIC4", "AMIC5"
  5941. };
  5942. static const char * const anc0_fb_mux_text[] = {
  5943. "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
  5944. "ANC_IN_LO1"
  5945. };
  5946. static const char * const anc1_fb_mux_text[] = {
  5947. "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
  5948. };
  5949. static const char * const rx_echo_mux_text[] = {
  5950. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
  5951. "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8"
  5952. };
  5953. static const char *const slim_rx_mux_text[] = {
  5954. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  5955. };
  5956. static const char *const i2s_rx01_mux_text[] = {
  5957. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
  5958. };
  5959. static const char *const i2s_rx23_mux_text[] = {
  5960. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
  5961. };
  5962. static const char *const i2s_rx45_mux_text[] = {
  5963. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
  5964. };
  5965. static const char *const i2s_rx67_mux_text[] = {
  5966. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
  5967. };
  5968. static const char *const cdc_if_rx0_mux_text[] = {
  5969. "SLIM RX0", "I2S RX0"
  5970. };
  5971. static const char *const cdc_if_rx1_mux_text[] = {
  5972. "SLIM RX1", "I2S RX1"
  5973. };
  5974. static const char *const cdc_if_rx2_mux_text[] = {
  5975. "SLIM RX2", "I2S RX2"
  5976. };
  5977. static const char *const cdc_if_rx3_mux_text[] = {
  5978. "SLIM RX3", "I2S RX3"
  5979. };
  5980. static const char *const cdc_if_rx4_mux_text[] = {
  5981. "SLIM RX4", "I2S RX4"
  5982. };
  5983. static const char *const cdc_if_rx5_mux_text[] = {
  5984. "SLIM RX5", "I2S RX5"
  5985. };
  5986. static const char *const cdc_if_rx6_mux_text[] = {
  5987. "SLIM RX6", "I2S RX6"
  5988. };
  5989. static const char *const cdc_if_rx7_mux_text[] = {
  5990. "SLIM RX7", "I2S RX7"
  5991. };
  5992. static const char * const asrc0_mux_text[] = {
  5993. "ZERO", "ASRC_IN_HPHL", "ASRC_IN_LO1",
  5994. };
  5995. static const char * const asrc1_mux_text[] = {
  5996. "ZERO", "ASRC_IN_HPHR", "ASRC_IN_LO2",
  5997. };
  5998. static const char * const asrc2_mux_text[] = {
  5999. "ZERO", "ASRC_IN_SPKR1",
  6000. };
  6001. static const char * const asrc3_mux_text[] = {
  6002. "ZERO", "ASRC_IN_SPKR2",
  6003. };
  6004. static const char * const native_mux_text[] = {
  6005. "OFF", "ON",
  6006. };
  6007. static const char *const wdma3_port0_text[] = {
  6008. "RX_MIX_TX0", "DEC0"
  6009. };
  6010. static const char *const wdma3_port1_text[] = {
  6011. "RX_MIX_TX1", "DEC1"
  6012. };
  6013. static const char *const wdma3_port2_text[] = {
  6014. "RX_MIX_TX2", "DEC2"
  6015. };
  6016. static const char *const wdma3_port3_text[] = {
  6017. "RX_MIX_TX3", "DEC3"
  6018. };
  6019. static const char *const wdma3_port4_text[] = {
  6020. "RX_MIX_TX4", "DEC4"
  6021. };
  6022. static const char *const wdma3_port5_text[] = {
  6023. "RX_MIX_TX5", "DEC5"
  6024. };
  6025. static const char *const wdma3_port6_text[] = {
  6026. "RX_MIX_TX6", "DEC6"
  6027. };
  6028. static const char *const wdma3_ch_text[] = {
  6029. "PORT_0", "PORT_1", "PORT_2", "PORT_3", "PORT_4",
  6030. "PORT_5", "PORT_6", "PORT_7", "PORT_8",
  6031. };
  6032. static const struct snd_kcontrol_new aif4_vi_mixer[] = {
  6033. SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, WCD934X_TX14, 1, 0,
  6034. tavil_vi_feed_mixer_get, tavil_vi_feed_mixer_put),
  6035. SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, WCD934X_TX15, 1, 0,
  6036. tavil_vi_feed_mixer_get, tavil_vi_feed_mixer_put),
  6037. };
  6038. static const struct snd_kcontrol_new aif1_slim_cap_mixer[] = {
  6039. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  6040. slim_tx_mixer_get, slim_tx_mixer_put),
  6041. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  6042. slim_tx_mixer_get, slim_tx_mixer_put),
  6043. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  6044. slim_tx_mixer_get, slim_tx_mixer_put),
  6045. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  6046. slim_tx_mixer_get, slim_tx_mixer_put),
  6047. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  6048. slim_tx_mixer_get, slim_tx_mixer_put),
  6049. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  6050. slim_tx_mixer_get, slim_tx_mixer_put),
  6051. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  6052. slim_tx_mixer_get, slim_tx_mixer_put),
  6053. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  6054. slim_tx_mixer_get, slim_tx_mixer_put),
  6055. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  6056. slim_tx_mixer_get, slim_tx_mixer_put),
  6057. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
  6058. slim_tx_mixer_get, slim_tx_mixer_put),
  6059. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
  6060. slim_tx_mixer_get, slim_tx_mixer_put),
  6061. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  6062. slim_tx_mixer_get, slim_tx_mixer_put),
  6063. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  6064. slim_tx_mixer_get, slim_tx_mixer_put),
  6065. };
  6066. static const struct snd_kcontrol_new aif1_i2s_cap_mixer[] = {
  6067. SOC_SINGLE_EXT("I2S TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  6068. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6069. SOC_SINGLE_EXT("I2S TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  6070. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6071. SOC_SINGLE_EXT("I2S TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  6072. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6073. SOC_SINGLE_EXT("I2S TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  6074. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6075. SOC_SINGLE_EXT("I2S TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  6076. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6077. SOC_SINGLE_EXT("I2S TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  6078. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6079. SOC_SINGLE_EXT("I2S TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  6080. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6081. };
  6082. static const struct snd_kcontrol_new aif2_slim_cap_mixer[] = {
  6083. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  6084. slim_tx_mixer_get, slim_tx_mixer_put),
  6085. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  6086. slim_tx_mixer_get, slim_tx_mixer_put),
  6087. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  6088. slim_tx_mixer_get, slim_tx_mixer_put),
  6089. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  6090. slim_tx_mixer_get, slim_tx_mixer_put),
  6091. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  6092. slim_tx_mixer_get, slim_tx_mixer_put),
  6093. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  6094. slim_tx_mixer_get, slim_tx_mixer_put),
  6095. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  6096. slim_tx_mixer_get, slim_tx_mixer_put),
  6097. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  6098. slim_tx_mixer_get, slim_tx_mixer_put),
  6099. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  6100. slim_tx_mixer_get, slim_tx_mixer_put),
  6101. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
  6102. slim_tx_mixer_get, slim_tx_mixer_put),
  6103. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
  6104. slim_tx_mixer_get, slim_tx_mixer_put),
  6105. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  6106. slim_tx_mixer_get, slim_tx_mixer_put),
  6107. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  6108. slim_tx_mixer_get, slim_tx_mixer_put),
  6109. };
  6110. static const struct snd_kcontrol_new aif2_i2s_cap_mixer[] = {
  6111. SOC_SINGLE_EXT("I2S TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  6112. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6113. SOC_SINGLE_EXT("I2S TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  6114. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6115. };
  6116. static const struct snd_kcontrol_new aif3_slim_cap_mixer[] = {
  6117. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  6118. slim_tx_mixer_get, slim_tx_mixer_put),
  6119. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  6120. slim_tx_mixer_get, slim_tx_mixer_put),
  6121. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  6122. slim_tx_mixer_get, slim_tx_mixer_put),
  6123. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  6124. slim_tx_mixer_get, slim_tx_mixer_put),
  6125. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  6126. slim_tx_mixer_get, slim_tx_mixer_put),
  6127. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  6128. slim_tx_mixer_get, slim_tx_mixer_put),
  6129. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  6130. slim_tx_mixer_get, slim_tx_mixer_put),
  6131. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  6132. slim_tx_mixer_get, slim_tx_mixer_put),
  6133. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  6134. slim_tx_mixer_get, slim_tx_mixer_put),
  6135. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
  6136. slim_tx_mixer_get, slim_tx_mixer_put),
  6137. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
  6138. slim_tx_mixer_get, slim_tx_mixer_put),
  6139. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  6140. slim_tx_mixer_get, slim_tx_mixer_put),
  6141. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  6142. slim_tx_mixer_get, slim_tx_mixer_put),
  6143. };
  6144. static const struct snd_kcontrol_new aif3_i2s_cap_mixer[] = {
  6145. SOC_SINGLE_EXT("I2S TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  6146. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6147. SOC_SINGLE_EXT("I2S TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  6148. i2s_tx_mixer_get, i2s_tx_mixer_put),
  6149. };
  6150. static const struct snd_kcontrol_new aif4_slim_mad_mixer[] = {
  6151. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  6152. slim_tx_mixer_get, slim_tx_mixer_put),
  6153. };
  6154. WCD_DAPM_ENUM_EXT(slim_rx0, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6155. slim_rx_mux_get, slim_rx_mux_put);
  6156. WCD_DAPM_ENUM_EXT(slim_rx1, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6157. slim_rx_mux_get, slim_rx_mux_put);
  6158. WCD_DAPM_ENUM_EXT(slim_rx2, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6159. slim_rx_mux_get, slim_rx_mux_put);
  6160. WCD_DAPM_ENUM_EXT(slim_rx3, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6161. slim_rx_mux_get, slim_rx_mux_put);
  6162. WCD_DAPM_ENUM_EXT(slim_rx4, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6163. slim_rx_mux_get, slim_rx_mux_put);
  6164. WCD_DAPM_ENUM_EXT(slim_rx5, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6165. slim_rx_mux_get, slim_rx_mux_put);
  6166. WCD_DAPM_ENUM_EXT(slim_rx6, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6167. slim_rx_mux_get, slim_rx_mux_put);
  6168. WCD_DAPM_ENUM_EXT(slim_rx7, SND_SOC_NOPM, 0, slim_rx_mux_text,
  6169. slim_rx_mux_get, slim_rx_mux_put);
  6170. WCD_DAPM_ENUM(cdc_if_rx0, SND_SOC_NOPM, 0, cdc_if_rx0_mux_text);
  6171. WCD_DAPM_ENUM(cdc_if_rx1, SND_SOC_NOPM, 0, cdc_if_rx1_mux_text);
  6172. WCD_DAPM_ENUM(cdc_if_rx2, SND_SOC_NOPM, 0, cdc_if_rx2_mux_text);
  6173. WCD_DAPM_ENUM(cdc_if_rx3, SND_SOC_NOPM, 0, cdc_if_rx3_mux_text);
  6174. WCD_DAPM_ENUM(cdc_if_rx4, SND_SOC_NOPM, 0, cdc_if_rx4_mux_text);
  6175. WCD_DAPM_ENUM(cdc_if_rx5, SND_SOC_NOPM, 0, cdc_if_rx5_mux_text);
  6176. WCD_DAPM_ENUM(cdc_if_rx6, SND_SOC_NOPM, 0, cdc_if_rx6_mux_text);
  6177. WCD_DAPM_ENUM(cdc_if_rx7, SND_SOC_NOPM, 0, cdc_if_rx7_mux_text);
  6178. WCD_DAPM_ENUM(rx_int0_2, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  6179. rx_int0_7_mix_mux_text);
  6180. WCD_DAPM_ENUM(rx_int1_2, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  6181. rx_int_mix_mux_text);
  6182. WCD_DAPM_ENUM(rx_int2_2, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  6183. rx_int_mix_mux_text);
  6184. WCD_DAPM_ENUM(rx_int3_2, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 0,
  6185. rx_int_mix_mux_text);
  6186. WCD_DAPM_ENUM(rx_int4_2, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 0,
  6187. rx_int_mix_mux_text);
  6188. WCD_DAPM_ENUM(rx_int7_2, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 0,
  6189. rx_int0_7_mix_mux_text);
  6190. WCD_DAPM_ENUM(rx_int8_2, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 0,
  6191. rx_int_mix_mux_text);
  6192. WCD_DAPM_ENUM(rx_int0_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  6193. rx_prim_mix_text);
  6194. WCD_DAPM_ENUM(rx_int0_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  6195. rx_prim_mix_text);
  6196. WCD_DAPM_ENUM(rx_int0_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  6197. rx_prim_mix_text);
  6198. WCD_DAPM_ENUM(rx_int1_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  6199. rx_prim_mix_text);
  6200. WCD_DAPM_ENUM(rx_int1_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  6201. rx_prim_mix_text);
  6202. WCD_DAPM_ENUM(rx_int1_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  6203. rx_prim_mix_text);
  6204. WCD_DAPM_ENUM(rx_int2_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  6205. rx_prim_mix_text);
  6206. WCD_DAPM_ENUM(rx_int2_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  6207. rx_prim_mix_text);
  6208. WCD_DAPM_ENUM(rx_int2_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  6209. rx_prim_mix_text);
  6210. WCD_DAPM_ENUM(rx_int3_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 0,
  6211. rx_prim_mix_text);
  6212. WCD_DAPM_ENUM(rx_int3_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 4,
  6213. rx_prim_mix_text);
  6214. WCD_DAPM_ENUM(rx_int3_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 4,
  6215. rx_prim_mix_text);
  6216. WCD_DAPM_ENUM(rx_int4_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 0,
  6217. rx_prim_mix_text);
  6218. WCD_DAPM_ENUM(rx_int4_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 4,
  6219. rx_prim_mix_text);
  6220. WCD_DAPM_ENUM(rx_int4_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 4,
  6221. rx_prim_mix_text);
  6222. WCD_DAPM_ENUM(rx_int7_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 0,
  6223. rx_prim_mix_text);
  6224. WCD_DAPM_ENUM(rx_int7_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 4,
  6225. rx_prim_mix_text);
  6226. WCD_DAPM_ENUM(rx_int7_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 4,
  6227. rx_prim_mix_text);
  6228. WCD_DAPM_ENUM(rx_int8_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 0,
  6229. rx_prim_mix_text);
  6230. WCD_DAPM_ENUM(rx_int8_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 4,
  6231. rx_prim_mix_text);
  6232. WCD_DAPM_ENUM(rx_int8_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 4,
  6233. rx_prim_mix_text);
  6234. WCD_DAPM_ENUM(rx_int0_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0,
  6235. rx_sidetone_mix_text);
  6236. WCD_DAPM_ENUM(rx_int1_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  6237. rx_sidetone_mix_text);
  6238. WCD_DAPM_ENUM(rx_int2_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  6239. rx_sidetone_mix_text);
  6240. WCD_DAPM_ENUM(rx_int3_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  6241. rx_sidetone_mix_text);
  6242. WCD_DAPM_ENUM(rx_int4_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0,
  6243. rx_sidetone_mix_text);
  6244. WCD_DAPM_ENUM(rx_int7_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2,
  6245. rx_sidetone_mix_text);
  6246. WCD_DAPM_ENUM(tx_adc_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 4,
  6247. adc_mux_text);
  6248. WCD_DAPM_ENUM(tx_adc_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 4,
  6249. adc_mux_text);
  6250. WCD_DAPM_ENUM(tx_adc_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 4,
  6251. adc_mux_text);
  6252. WCD_DAPM_ENUM(tx_adc_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 6,
  6253. adc_mux_text);
  6254. WCD_DAPM_ENUM(tx_dmic_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3,
  6255. dmic_mux_text);
  6256. WCD_DAPM_ENUM(tx_dmic_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3,
  6257. dmic_mux_text);
  6258. WCD_DAPM_ENUM(tx_dmic_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3,
  6259. dmic_mux_text);
  6260. WCD_DAPM_ENUM(tx_dmic_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3,
  6261. dmic_mux_text);
  6262. WCD_DAPM_ENUM(tx_dmic_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3,
  6263. dmic_mux_text);
  6264. WCD_DAPM_ENUM(tx_dmic_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3,
  6265. dmic_mux_text);
  6266. WCD_DAPM_ENUM(tx_dmic_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3,
  6267. dmic_mux_text);
  6268. WCD_DAPM_ENUM(tx_dmic_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3,
  6269. dmic_mux_text);
  6270. WCD_DAPM_ENUM(tx_dmic_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3,
  6271. dmic_mux_text);
  6272. WCD_DAPM_ENUM(tx_dmic_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3,
  6273. dmic_mux_text);
  6274. WCD_DAPM_ENUM(tx_dmic_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3,
  6275. dmic_mux_text);
  6276. WCD_DAPM_ENUM(tx_dmic_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3,
  6277. dmic_mux_text);
  6278. WCD_DAPM_ENUM(tx_dmic_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3,
  6279. dmic_mux_text);
  6280. WCD_DAPM_ENUM(tx_amic_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0,
  6281. amic_mux_text);
  6282. WCD_DAPM_ENUM(tx_amic_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0,
  6283. amic_mux_text);
  6284. WCD_DAPM_ENUM(tx_amic_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0,
  6285. amic_mux_text);
  6286. WCD_DAPM_ENUM(tx_amic_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0,
  6287. amic_mux_text);
  6288. WCD_DAPM_ENUM(tx_amic_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0,
  6289. amic_mux_text);
  6290. WCD_DAPM_ENUM(tx_amic_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0,
  6291. amic_mux_text);
  6292. WCD_DAPM_ENUM(tx_amic_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0,
  6293. amic_mux_text);
  6294. WCD_DAPM_ENUM(tx_amic_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0,
  6295. amic_mux_text);
  6296. WCD_DAPM_ENUM(tx_amic_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0,
  6297. amic_mux_text);
  6298. WCD_DAPM_ENUM(tx_amic_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0,
  6299. amic_mux_text);
  6300. WCD_DAPM_ENUM(tx_amic_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0,
  6301. amic_mux_text);
  6302. WCD_DAPM_ENUM(tx_amic_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0,
  6303. amic_mux_text);
  6304. WCD_DAPM_ENUM(tx_amic_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0,
  6305. amic_mux_text);
  6306. WCD_DAPM_ENUM(tx_amic4_5, WCD934X_TX_NEW_AMIC_4_5_SEL, 7, amic4_5_sel_text);
  6307. WCD_DAPM_ENUM(cdc_if_tx0, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 0,
  6308. cdc_if_tx0_mux_text);
  6309. WCD_DAPM_ENUM(cdc_if_tx1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 2,
  6310. cdc_if_tx1_mux_text);
  6311. WCD_DAPM_ENUM(cdc_if_tx2, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 4,
  6312. cdc_if_tx2_mux_text);
  6313. WCD_DAPM_ENUM(cdc_if_tx3, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 6,
  6314. cdc_if_tx3_mux_text);
  6315. WCD_DAPM_ENUM(cdc_if_tx4, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 0,
  6316. cdc_if_tx4_mux_text);
  6317. WCD_DAPM_ENUM(cdc_if_tx5, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 2,
  6318. cdc_if_tx5_mux_text);
  6319. WCD_DAPM_ENUM(cdc_if_tx6, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 4,
  6320. cdc_if_tx6_mux_text);
  6321. WCD_DAPM_ENUM(cdc_if_tx7, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 6,
  6322. cdc_if_tx7_mux_text);
  6323. WCD_DAPM_ENUM(cdc_if_tx8, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 0,
  6324. cdc_if_tx8_mux_text);
  6325. WCD_DAPM_ENUM(cdc_if_tx9, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 2,
  6326. cdc_if_tx9_mux_text);
  6327. WCD_DAPM_ENUM(cdc_if_tx10, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 4,
  6328. cdc_if_tx10_mux_text);
  6329. WCD_DAPM_ENUM(cdc_if_tx11_inp1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 0,
  6330. cdc_if_tx11_inp1_mux_text);
  6331. WCD_DAPM_ENUM(cdc_if_tx11, WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0,
  6332. cdc_if_tx11_mux_text);
  6333. WCD_DAPM_ENUM(cdc_if_tx13_inp1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 4,
  6334. cdc_if_tx13_inp1_mux_text);
  6335. WCD_DAPM_ENUM(cdc_if_tx13, WCD934X_DATA_HUB_SB_TX13_INP_CFG, 0,
  6336. cdc_if_tx13_mux_text);
  6337. WCD_DAPM_ENUM(rx_mix_tx0, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG0, 0,
  6338. rx_echo_mux_text);
  6339. WCD_DAPM_ENUM(rx_mix_tx1, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG0, 4,
  6340. rx_echo_mux_text);
  6341. WCD_DAPM_ENUM(rx_mix_tx2, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG1, 0,
  6342. rx_echo_mux_text);
  6343. WCD_DAPM_ENUM(rx_mix_tx3, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG1, 4,
  6344. rx_echo_mux_text);
  6345. WCD_DAPM_ENUM(rx_mix_tx4, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG2, 0,
  6346. rx_echo_mux_text);
  6347. WCD_DAPM_ENUM(rx_mix_tx5, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG2, 4,
  6348. rx_echo_mux_text);
  6349. WCD_DAPM_ENUM(rx_mix_tx6, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG3, 0,
  6350. rx_echo_mux_text);
  6351. WCD_DAPM_ENUM(rx_mix_tx7, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG3, 4,
  6352. rx_echo_mux_text);
  6353. WCD_DAPM_ENUM(rx_mix_tx8, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  6354. rx_echo_mux_text);
  6355. WCD_DAPM_ENUM(iir0_inp0, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  6356. iir_inp_mux_text);
  6357. WCD_DAPM_ENUM(iir0_inp1, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  6358. iir_inp_mux_text);
  6359. WCD_DAPM_ENUM(iir0_inp2, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  6360. iir_inp_mux_text);
  6361. WCD_DAPM_ENUM(iir0_inp3, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  6362. iir_inp_mux_text);
  6363. WCD_DAPM_ENUM(iir1_inp0, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  6364. iir_inp_mux_text);
  6365. WCD_DAPM_ENUM(iir1_inp1, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  6366. iir_inp_mux_text);
  6367. WCD_DAPM_ENUM(iir1_inp2, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  6368. iir_inp_mux_text);
  6369. WCD_DAPM_ENUM(iir1_inp3, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  6370. iir_inp_mux_text);
  6371. WCD_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0, rx_int0_1_interp_mux_text);
  6372. WCD_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0, rx_int1_1_interp_mux_text);
  6373. WCD_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0, rx_int2_1_interp_mux_text);
  6374. WCD_DAPM_ENUM(rx_int3_1_interp, SND_SOC_NOPM, 0, rx_int3_1_interp_mux_text);
  6375. WCD_DAPM_ENUM(rx_int4_1_interp, SND_SOC_NOPM, 0, rx_int4_1_interp_mux_text);
  6376. WCD_DAPM_ENUM(rx_int7_1_interp, SND_SOC_NOPM, 0, rx_int7_1_interp_mux_text);
  6377. WCD_DAPM_ENUM(rx_int8_1_interp, SND_SOC_NOPM, 0, rx_int8_1_interp_mux_text);
  6378. WCD_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0, rx_int0_2_interp_mux_text);
  6379. WCD_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0, rx_int1_2_interp_mux_text);
  6380. WCD_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0, rx_int2_2_interp_mux_text);
  6381. WCD_DAPM_ENUM(rx_int3_2_interp, SND_SOC_NOPM, 0, rx_int3_2_interp_mux_text);
  6382. WCD_DAPM_ENUM(rx_int4_2_interp, SND_SOC_NOPM, 0, rx_int4_2_interp_mux_text);
  6383. WCD_DAPM_ENUM(rx_int7_2_interp, SND_SOC_NOPM, 0, rx_int7_2_interp_mux_text);
  6384. WCD_DAPM_ENUM(rx_int8_2_interp, SND_SOC_NOPM, 0, rx_int8_2_interp_mux_text);
  6385. WCD_DAPM_ENUM(mad_sel, WCD934X_CPE_SS_SVA_CFG, 0,
  6386. mad_sel_txt);
  6387. WCD_DAPM_ENUM(mad_inp_mux, WCD934X_CPE_SS_SVA_CFG, 2,
  6388. mad_inp_mux_txt);
  6389. WCD_DAPM_ENUM_EXT(rx_int0_dem_inp, WCD934X_CDC_RX0_RX_PATH_SEC0, 0,
  6390. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  6391. tavil_int_dem_inp_mux_put);
  6392. WCD_DAPM_ENUM_EXT(rx_int1_dem_inp, WCD934X_CDC_RX1_RX_PATH_SEC0, 0,
  6393. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  6394. tavil_int_dem_inp_mux_put);
  6395. WCD_DAPM_ENUM_EXT(rx_int2_dem_inp, WCD934X_CDC_RX2_RX_PATH_SEC0, 0,
  6396. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  6397. tavil_int_dem_inp_mux_put);
  6398. WCD_DAPM_ENUM_EXT(tx_adc_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0,
  6399. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6400. WCD_DAPM_ENUM_EXT(tx_adc_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0,
  6401. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6402. WCD_DAPM_ENUM_EXT(tx_adc_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0,
  6403. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6404. WCD_DAPM_ENUM_EXT(tx_adc_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0,
  6405. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6406. WCD_DAPM_ENUM_EXT(tx_adc_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 2,
  6407. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6408. WCD_DAPM_ENUM_EXT(tx_adc_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 2,
  6409. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6410. WCD_DAPM_ENUM_EXT(tx_adc_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 2,
  6411. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6412. WCD_DAPM_ENUM_EXT(tx_adc_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 2,
  6413. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6414. WCD_DAPM_ENUM_EXT(tx_adc_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 4,
  6415. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  6416. WCD_DAPM_ENUM(asrc0, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 0,
  6417. asrc0_mux_text);
  6418. WCD_DAPM_ENUM(asrc1, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 2,
  6419. asrc1_mux_text);
  6420. WCD_DAPM_ENUM(asrc2, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 4,
  6421. asrc2_mux_text);
  6422. WCD_DAPM_ENUM(asrc3, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 6,
  6423. asrc3_mux_text);
  6424. WCD_DAPM_ENUM(int1_1_native, SND_SOC_NOPM, 0, native_mux_text);
  6425. WCD_DAPM_ENUM(int2_1_native, SND_SOC_NOPM, 0, native_mux_text);
  6426. WCD_DAPM_ENUM(int3_1_native, SND_SOC_NOPM, 0, native_mux_text);
  6427. WCD_DAPM_ENUM(int4_1_native, SND_SOC_NOPM, 0, native_mux_text);
  6428. WCD_DAPM_ENUM(int1_2_native, SND_SOC_NOPM, 0, native_mux_text);
  6429. WCD_DAPM_ENUM(int2_2_native, SND_SOC_NOPM, 0, native_mux_text);
  6430. WCD_DAPM_ENUM(int3_2_native, SND_SOC_NOPM, 0, native_mux_text);
  6431. WCD_DAPM_ENUM(int4_2_native, SND_SOC_NOPM, 0, native_mux_text);
  6432. WCD_DAPM_ENUM(int7_2_native, SND_SOC_NOPM, 0, native_mux_text);
  6433. WCD_DAPM_ENUM(int8_2_native, SND_SOC_NOPM, 0, native_mux_text);
  6434. WCD_DAPM_ENUM(anc0_fb, WCD934X_CDC_RX_INP_MUX_ANC_CFG0, 0, anc0_fb_mux_text);
  6435. WCD_DAPM_ENUM(anc1_fb, WCD934X_CDC_RX_INP_MUX_ANC_CFG0, 3, anc1_fb_mux_text);
  6436. WCD_DAPM_ENUM_EXT(i2s_rx0, SND_SOC_NOPM, 0, i2s_rx01_mux_text,
  6437. i2s_rx_mux_get, i2s_rx_mux_put);
  6438. WCD_DAPM_ENUM_EXT(i2s_rx1, SND_SOC_NOPM, 0, i2s_rx01_mux_text,
  6439. i2s_rx_mux_get, i2s_rx_mux_put);
  6440. WCD_DAPM_ENUM_EXT(i2s_rx2, SND_SOC_NOPM, 0, i2s_rx23_mux_text,
  6441. i2s_rx_mux_get, i2s_rx_mux_put);
  6442. WCD_DAPM_ENUM_EXT(i2s_rx3, SND_SOC_NOPM, 0, i2s_rx23_mux_text,
  6443. i2s_rx_mux_get, i2s_rx_mux_put);
  6444. WCD_DAPM_ENUM_EXT(i2s_rx4, SND_SOC_NOPM, 0, i2s_rx45_mux_text,
  6445. i2s_rx_mux_get, i2s_rx_mux_put);
  6446. WCD_DAPM_ENUM_EXT(i2s_rx5, SND_SOC_NOPM, 0, i2s_rx45_mux_text,
  6447. i2s_rx_mux_get, i2s_rx_mux_put);
  6448. WCD_DAPM_ENUM_EXT(i2s_rx6, SND_SOC_NOPM, 0, i2s_rx67_mux_text,
  6449. i2s_rx_mux_get, i2s_rx_mux_put);
  6450. WCD_DAPM_ENUM_EXT(i2s_rx7, SND_SOC_NOPM, 0, i2s_rx67_mux_text,
  6451. i2s_rx_mux_get, i2s_rx_mux_put);
  6452. WCD_DAPM_ENUM(wdma3_port0, WCD934X_DMA_WDMA3_PRT_CFG, 0, wdma3_port0_text);
  6453. WCD_DAPM_ENUM(wdma3_port1, WCD934X_DMA_WDMA3_PRT_CFG, 1, wdma3_port1_text);
  6454. WCD_DAPM_ENUM(wdma3_port2, WCD934X_DMA_WDMA3_PRT_CFG, 2, wdma3_port2_text);
  6455. WCD_DAPM_ENUM(wdma3_port3, WCD934X_DMA_WDMA3_PRT_CFG, 3, wdma3_port3_text);
  6456. WCD_DAPM_ENUM(wdma3_port4, WCD934X_DMA_WDMA3_PRT_CFG, 4, wdma3_port4_text);
  6457. WCD_DAPM_ENUM(wdma3_port5, WCD934X_DMA_WDMA3_PRT_CFG, 5, wdma3_port5_text);
  6458. WCD_DAPM_ENUM(wdma3_port6, WCD934X_DMA_WDMA3_PRT_CFG, 6, wdma3_port6_text);
  6459. WCD_DAPM_ENUM(wdma3_ch0, WCD934X_DMA_CH_0_1_CFG_WDMA_3, 0, wdma3_ch_text);
  6460. WCD_DAPM_ENUM(wdma3_ch1, WCD934X_DMA_CH_0_1_CFG_WDMA_3, 4, wdma3_ch_text);
  6461. WCD_DAPM_ENUM(wdma3_ch2, WCD934X_DMA_CH_2_3_CFG_WDMA_3, 0, wdma3_ch_text);
  6462. WCD_DAPM_ENUM(wdma3_ch3, WCD934X_DMA_CH_2_3_CFG_WDMA_3, 4, wdma3_ch_text);
  6463. static const struct snd_kcontrol_new anc_ear_switch =
  6464. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6465. static const struct snd_kcontrol_new anc_ear_spkr_switch =
  6466. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6467. static const struct snd_kcontrol_new anc_spkr_pa_switch =
  6468. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6469. static const struct snd_kcontrol_new anc_hphl_pa_switch =
  6470. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6471. static const struct snd_kcontrol_new anc_hphr_pa_switch =
  6472. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6473. static const struct snd_kcontrol_new mad_cpe1_switch =
  6474. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6475. static const struct snd_kcontrol_new mad_cpe2_switch =
  6476. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6477. static const struct snd_kcontrol_new mad_brdcst_switch =
  6478. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6479. static const struct snd_kcontrol_new adc_us_mux0_switch =
  6480. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6481. static const struct snd_kcontrol_new adc_us_mux1_switch =
  6482. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6483. static const struct snd_kcontrol_new adc_us_mux2_switch =
  6484. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6485. static const struct snd_kcontrol_new adc_us_mux3_switch =
  6486. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6487. static const struct snd_kcontrol_new adc_us_mux4_switch =
  6488. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6489. static const struct snd_kcontrol_new adc_us_mux5_switch =
  6490. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6491. static const struct snd_kcontrol_new adc_us_mux6_switch =
  6492. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6493. static const struct snd_kcontrol_new adc_us_mux7_switch =
  6494. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6495. static const struct snd_kcontrol_new adc_us_mux8_switch =
  6496. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  6497. static const struct snd_kcontrol_new rx_int1_asrc_switch[] = {
  6498. SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0),
  6499. };
  6500. static const struct snd_kcontrol_new rx_int2_asrc_switch[] = {
  6501. SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0),
  6502. };
  6503. static const struct snd_kcontrol_new rx_int3_asrc_switch[] = {
  6504. SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0),
  6505. };
  6506. static const struct snd_kcontrol_new rx_int4_asrc_switch[] = {
  6507. SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0),
  6508. };
  6509. static const struct snd_kcontrol_new wdma3_onoff_switch =
  6510. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  6511. static const struct snd_soc_dapm_widget tavil_dapm_i2s_widgets[] = {
  6512. SND_SOC_DAPM_MUX_E("I2S RX0 MUX", SND_SOC_NOPM, WCD934X_RX0, 0,
  6513. &i2s_rx0_mux, tavil_codec_enable_i2s_path,
  6514. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6515. SND_SOC_DAPM_POST_PMD),
  6516. SND_SOC_DAPM_MUX_E("I2S RX1 MUX", SND_SOC_NOPM, WCD934X_RX1, 0,
  6517. &i2s_rx1_mux, tavil_codec_enable_i2s_path,
  6518. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6519. SND_SOC_DAPM_POST_PMD),
  6520. SND_SOC_DAPM_MUX_E("I2S RX2 MUX", SND_SOC_NOPM, WCD934X_RX2, 0,
  6521. &i2s_rx2_mux, tavil_codec_enable_i2s_path,
  6522. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6523. SND_SOC_DAPM_POST_PMD),
  6524. SND_SOC_DAPM_MUX_E("I2S RX3 MUX", SND_SOC_NOPM, WCD934X_RX3, 0,
  6525. &i2s_rx3_mux, tavil_codec_enable_i2s_path,
  6526. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6527. SND_SOC_DAPM_POST_PMD),
  6528. SND_SOC_DAPM_MUX_E("I2S RX4 MUX", SND_SOC_NOPM, WCD934X_RX4, 0,
  6529. &i2s_rx4_mux, tavil_codec_enable_i2s_path,
  6530. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6531. SND_SOC_DAPM_POST_PMD),
  6532. SND_SOC_DAPM_MUX_E("I2S RX5 MUX", SND_SOC_NOPM, WCD934X_RX5, 0,
  6533. &i2s_rx5_mux, tavil_codec_enable_i2s_path,
  6534. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6535. SND_SOC_DAPM_POST_PMD),
  6536. SND_SOC_DAPM_MUX_E("I2S RX6 MUX", SND_SOC_NOPM, WCD934X_RX6, 0,
  6537. &i2s_rx6_mux, tavil_codec_enable_i2s_path,
  6538. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6539. SND_SOC_DAPM_POST_PMD),
  6540. SND_SOC_DAPM_MUX_E("I2S RX7 MUX", SND_SOC_NOPM, WCD934X_RX7, 0,
  6541. &i2s_rx7_mux, tavil_codec_enable_i2s_path,
  6542. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6543. SND_SOC_DAPM_POST_PMD),
  6544. SND_SOC_DAPM_MIXER("I2S RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  6545. SND_SOC_DAPM_MIXER("I2S RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6546. SND_SOC_DAPM_MIXER("I2S RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6547. SND_SOC_DAPM_MIXER("I2S RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  6548. SND_SOC_DAPM_MIXER("I2S RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  6549. SND_SOC_DAPM_MIXER("I2S RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  6550. SND_SOC_DAPM_MIXER("I2S RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  6551. SND_SOC_DAPM_MIXER("I2S RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  6552. SND_SOC_DAPM_MIXER_E("I2S TX0", SND_SOC_NOPM, WCD934X_TX0, 0, NULL, 0,
  6553. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6554. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6555. SND_SOC_DAPM_MIXER_E("I2S TX1", SND_SOC_NOPM, WCD934X_TX1, 0, NULL, 0,
  6556. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6557. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6558. SND_SOC_DAPM_MIXER_E("I2S TX2", SND_SOC_NOPM, WCD934X_TX2, 0, NULL, 0,
  6559. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6560. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6561. SND_SOC_DAPM_MIXER_E("I2S TX3", SND_SOC_NOPM, WCD934X_TX3, 0, NULL, 0,
  6562. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6563. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6564. SND_SOC_DAPM_MIXER_E("I2S TX4", SND_SOC_NOPM, WCD934X_TX4, 0, NULL, 0,
  6565. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6566. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6567. SND_SOC_DAPM_MIXER_E("I2S TX5", SND_SOC_NOPM, WCD934X_TX5, 0, NULL, 0,
  6568. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6569. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6570. SND_SOC_DAPM_MIXER_E("I2S TX6", SND_SOC_NOPM, WCD934X_TX6, 0, NULL, 0,
  6571. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6572. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6573. SND_SOC_DAPM_MIXER_E("I2S TX7", SND_SOC_NOPM, WCD934X_TX7, 0, NULL, 0,
  6574. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6575. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6576. SND_SOC_DAPM_MIXER_E("I2S TX8", SND_SOC_NOPM, WCD934X_TX8, 0, NULL, 0,
  6577. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6578. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6579. SND_SOC_DAPM_MIXER_E("I2S TX11", SND_SOC_NOPM, WCD934X_TX11, 0, NULL, 0,
  6580. tavil_codec_enable_i2s_path, SND_SOC_DAPM_PRE_PMU |
  6581. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6582. SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
  6583. aif1_i2s_cap_mixer, ARRAY_SIZE(aif1_i2s_cap_mixer)),
  6584. SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
  6585. aif2_i2s_cap_mixer, ARRAY_SIZE(aif2_i2s_cap_mixer)),
  6586. SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
  6587. aif3_i2s_cap_mixer, ARRAY_SIZE(aif3_i2s_cap_mixer)),
  6588. };
  6589. static int tavil_dsd_mixer_get(struct snd_kcontrol *kcontrol,
  6590. struct snd_ctl_elem_value *ucontrol)
  6591. {
  6592. struct snd_soc_dapm_context *dapm =
  6593. snd_soc_dapm_kcontrol_dapm(kcontrol);
  6594. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
  6595. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  6596. struct soc_mixer_control *mc =
  6597. (struct soc_mixer_control *)kcontrol->private_value;
  6598. struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
  6599. int val;
  6600. val = tavil_dsd_get_current_mixer_value(dsd_conf, mc->shift);
  6601. ucontrol->value.integer.value[0] = ((val < 0) ? 0 : val);
  6602. return 0;
  6603. }
  6604. static int tavil_dsd_mixer_put(struct snd_kcontrol *kcontrol,
  6605. struct snd_ctl_elem_value *ucontrol)
  6606. {
  6607. struct soc_mixer_control *mc =
  6608. (struct soc_mixer_control *)kcontrol->private_value;
  6609. struct snd_soc_dapm_context *dapm =
  6610. snd_soc_dapm_kcontrol_dapm(kcontrol);
  6611. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
  6612. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  6613. unsigned int wval = ucontrol->value.integer.value[0];
  6614. struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
  6615. if (!dsd_conf)
  6616. return 0;
  6617. mutex_lock(&tavil_p->codec_mutex);
  6618. tavil_dsd_set_out_select(dsd_conf, mc->shift);
  6619. tavil_dsd_set_mixer_value(dsd_conf, mc->shift, wval);
  6620. mutex_unlock(&tavil_p->codec_mutex);
  6621. snd_soc_dapm_mixer_update_power(dapm, kcontrol, wval, NULL);
  6622. return 0;
  6623. }
  6624. static const struct snd_kcontrol_new hphl_mixer[] = {
  6625. SOC_SINGLE_EXT("DSD HPHL Switch", SND_SOC_NOPM, INTERP_HPHL, 1, 0,
  6626. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6627. };
  6628. static const struct snd_kcontrol_new hphr_mixer[] = {
  6629. SOC_SINGLE_EXT("DSD HPHR Switch", SND_SOC_NOPM, INTERP_HPHR, 1, 0,
  6630. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6631. };
  6632. static const struct snd_kcontrol_new lo1_mixer[] = {
  6633. SOC_SINGLE_EXT("DSD LO1 Switch", SND_SOC_NOPM, INTERP_LO1, 1, 0,
  6634. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6635. };
  6636. static const struct snd_kcontrol_new lo2_mixer[] = {
  6637. SOC_SINGLE_EXT("DSD LO2 Switch", SND_SOC_NOPM, INTERP_LO2, 1, 0,
  6638. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6639. };
  6640. static const struct snd_soc_dapm_widget tavil_dapm_slim_widgets[] = {
  6641. SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
  6642. AIF4_PB, 0, tavil_codec_enable_rx,
  6643. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6644. SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
  6645. AIF4_VIFEED, 0,
  6646. tavil_codec_enable_slimvi_feedback,
  6647. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6648. SND_SOC_DAPM_AIF_OUT("AIF4 MAD", "AIF4 MAD TX", 0,
  6649. SND_SOC_NOPM, 0, 0),
  6650. SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
  6651. aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
  6652. SND_SOC_DAPM_INPUT("VIINPUT"),
  6653. WCD_DAPM_MUX("SLIM RX0 MUX", WCD934X_RX0, slim_rx0),
  6654. WCD_DAPM_MUX("SLIM RX1 MUX", WCD934X_RX1, slim_rx1),
  6655. WCD_DAPM_MUX("SLIM RX2 MUX", WCD934X_RX2, slim_rx2),
  6656. WCD_DAPM_MUX("SLIM RX3 MUX", WCD934X_RX3, slim_rx3),
  6657. WCD_DAPM_MUX("SLIM RX4 MUX", WCD934X_RX4, slim_rx4),
  6658. WCD_DAPM_MUX("SLIM RX5 MUX", WCD934X_RX5, slim_rx5),
  6659. WCD_DAPM_MUX("SLIM RX6 MUX", WCD934X_RX6, slim_rx6),
  6660. WCD_DAPM_MUX("SLIM RX7 MUX", WCD934X_RX7, slim_rx7),
  6661. SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  6662. SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6663. SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6664. SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  6665. SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  6666. SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  6667. SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  6668. SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  6669. SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
  6670. aif1_slim_cap_mixer,
  6671. ARRAY_SIZE(aif1_slim_cap_mixer)),
  6672. SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
  6673. aif2_slim_cap_mixer,
  6674. ARRAY_SIZE(aif2_slim_cap_mixer)),
  6675. SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
  6676. aif3_slim_cap_mixer,
  6677. ARRAY_SIZE(aif3_slim_cap_mixer)),
  6678. SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
  6679. aif4_slim_mad_mixer,
  6680. ARRAY_SIZE(aif4_slim_mad_mixer)),
  6681. };
  6682. static const struct snd_soc_dapm_widget tavil_dapm_widgets[] = {
  6683. SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
  6684. AIF1_PB, 0, tavil_codec_enable_rx,
  6685. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6686. SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
  6687. AIF2_PB, 0, tavil_codec_enable_rx,
  6688. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6689. SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
  6690. AIF3_PB, 0, tavil_codec_enable_rx,
  6691. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6692. WCD_DAPM_MUX("CDC_IF RX0 MUX", WCD934X_RX0, cdc_if_rx0),
  6693. WCD_DAPM_MUX("CDC_IF RX1 MUX", WCD934X_RX1, cdc_if_rx1),
  6694. WCD_DAPM_MUX("CDC_IF RX2 MUX", WCD934X_RX2, cdc_if_rx2),
  6695. WCD_DAPM_MUX("CDC_IF RX3 MUX", WCD934X_RX3, cdc_if_rx3),
  6696. WCD_DAPM_MUX("CDC_IF RX4 MUX", WCD934X_RX4, cdc_if_rx4),
  6697. WCD_DAPM_MUX("CDC_IF RX5 MUX", WCD934X_RX5, cdc_if_rx5),
  6698. WCD_DAPM_MUX("CDC_IF RX6 MUX", WCD934X_RX6, cdc_if_rx6),
  6699. WCD_DAPM_MUX("CDC_IF RX7 MUX", WCD934X_RX7, cdc_if_rx7),
  6700. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_EAR, 0,
  6701. &rx_int0_2_mux, tavil_codec_enable_mix_path,
  6702. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6703. SND_SOC_DAPM_POST_PMD),
  6704. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  6705. &rx_int1_2_mux, tavil_codec_enable_mix_path,
  6706. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6707. SND_SOC_DAPM_POST_PMD),
  6708. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  6709. &rx_int2_2_mux, tavil_codec_enable_mix_path,
  6710. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6711. SND_SOC_DAPM_POST_PMD),
  6712. SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", SND_SOC_NOPM, INTERP_LO1, 0,
  6713. &rx_int3_2_mux, tavil_codec_enable_mix_path,
  6714. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6715. SND_SOC_DAPM_POST_PMD),
  6716. SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", SND_SOC_NOPM, INTERP_LO2, 0,
  6717. &rx_int4_2_mux, tavil_codec_enable_mix_path,
  6718. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6719. SND_SOC_DAPM_POST_PMD),
  6720. SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", SND_SOC_NOPM, INTERP_SPKR1, 0,
  6721. &rx_int7_2_mux, tavil_codec_enable_mix_path,
  6722. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6723. SND_SOC_DAPM_POST_PMD),
  6724. SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", SND_SOC_NOPM, INTERP_SPKR2, 0,
  6725. &rx_int8_2_mux, tavil_codec_enable_mix_path,
  6726. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6727. SND_SOC_DAPM_POST_PMD),
  6728. WCD_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  6729. WCD_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  6730. WCD_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  6731. WCD_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  6732. WCD_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  6733. WCD_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  6734. WCD_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  6735. WCD_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  6736. WCD_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  6737. WCD_DAPM_MUX("RX INT3_1 MIX1 INP0", 0, rx_int3_1_mix_inp0),
  6738. WCD_DAPM_MUX("RX INT3_1 MIX1 INP1", 0, rx_int3_1_mix_inp1),
  6739. WCD_DAPM_MUX("RX INT3_1 MIX1 INP2", 0, rx_int3_1_mix_inp2),
  6740. WCD_DAPM_MUX("RX INT4_1 MIX1 INP0", 0, rx_int4_1_mix_inp0),
  6741. WCD_DAPM_MUX("RX INT4_1 MIX1 INP1", 0, rx_int4_1_mix_inp1),
  6742. WCD_DAPM_MUX("RX INT4_1 MIX1 INP2", 0, rx_int4_1_mix_inp2),
  6743. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  6744. &rx_int7_1_mix_inp0_mux, tavil_codec_enable_swr,
  6745. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6746. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  6747. &rx_int7_1_mix_inp1_mux, tavil_codec_enable_swr,
  6748. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6749. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  6750. &rx_int7_1_mix_inp2_mux, tavil_codec_enable_swr,
  6751. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6752. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  6753. &rx_int8_1_mix_inp0_mux, tavil_codec_enable_swr,
  6754. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6755. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  6756. &rx_int8_1_mix_inp1_mux, tavil_codec_enable_swr,
  6757. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6758. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  6759. &rx_int8_1_mix_inp2_mux, tavil_codec_enable_swr,
  6760. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6761. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6762. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  6763. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6764. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0,
  6765. rx_int1_asrc_switch, ARRAY_SIZE(rx_int1_asrc_switch)),
  6766. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6767. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0,
  6768. rx_int2_asrc_switch, ARRAY_SIZE(rx_int2_asrc_switch)),
  6769. SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6770. SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0,
  6771. rx_int3_asrc_switch, ARRAY_SIZE(rx_int3_asrc_switch)),
  6772. SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6773. SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0,
  6774. rx_int4_asrc_switch, ARRAY_SIZE(rx_int4_asrc_switch)),
  6775. SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6776. SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  6777. SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6778. SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  6779. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6780. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6781. SND_SOC_DAPM_MIXER("RX INT1 MIX3", SND_SOC_NOPM, 0, 0, hphl_mixer,
  6782. ARRAY_SIZE(hphl_mixer)),
  6783. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6784. SND_SOC_DAPM_MIXER("RX INT2 MIX3", SND_SOC_NOPM, 0, 0, hphr_mixer,
  6785. ARRAY_SIZE(hphr_mixer)),
  6786. SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6787. SND_SOC_DAPM_MIXER("RX INT3 MIX3", SND_SOC_NOPM, 0, 0, lo1_mixer,
  6788. ARRAY_SIZE(lo1_mixer)),
  6789. SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6790. SND_SOC_DAPM_MIXER("RX INT4 MIX3", SND_SOC_NOPM, 0, 0, lo2_mixer,
  6791. ARRAY_SIZE(lo2_mixer)),
  6792. SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6793. SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
  6794. NULL, 0, tavil_codec_spk_boost_event,
  6795. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6796. SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
  6797. NULL, 0, tavil_codec_spk_boost_event,
  6798. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6799. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_EAR,
  6800. 0, &rx_int0_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6801. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6802. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  6803. 0, &rx_int1_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6804. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6805. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  6806. 0, &rx_int2_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6807. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6808. SND_SOC_DAPM_MUX_E("RX INT3 MIX2 INP", SND_SOC_NOPM, INTERP_LO1,
  6809. 0, &rx_int3_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6810. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6811. SND_SOC_DAPM_MUX_E("RX INT4 MIX2 INP", SND_SOC_NOPM, INTERP_LO2,
  6812. 0, &rx_int4_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6813. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6814. SND_SOC_DAPM_MUX_E("RX INT7 MIX2 INP", SND_SOC_NOPM, INTERP_SPKR1,
  6815. 0, &rx_int7_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6816. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6817. WCD_DAPM_MUX("CDC_IF TX0 MUX", WCD934X_TX0, cdc_if_tx0),
  6818. WCD_DAPM_MUX("CDC_IF TX1 MUX", WCD934X_TX1, cdc_if_tx1),
  6819. WCD_DAPM_MUX("CDC_IF TX2 MUX", WCD934X_TX2, cdc_if_tx2),
  6820. WCD_DAPM_MUX("CDC_IF TX3 MUX", WCD934X_TX3, cdc_if_tx3),
  6821. WCD_DAPM_MUX("CDC_IF TX4 MUX", WCD934X_TX4, cdc_if_tx4),
  6822. WCD_DAPM_MUX("CDC_IF TX5 MUX", WCD934X_TX5, cdc_if_tx5),
  6823. WCD_DAPM_MUX("CDC_IF TX6 MUX", WCD934X_TX6, cdc_if_tx6),
  6824. WCD_DAPM_MUX("CDC_IF TX7 MUX", WCD934X_TX7, cdc_if_tx7),
  6825. WCD_DAPM_MUX("CDC_IF TX8 MUX", WCD934X_TX8, cdc_if_tx8),
  6826. WCD_DAPM_MUX("CDC_IF TX9 MUX", WCD934X_TX9, cdc_if_tx9),
  6827. WCD_DAPM_MUX("CDC_IF TX10 MUX", WCD934X_TX10, cdc_if_tx10),
  6828. WCD_DAPM_MUX("CDC_IF TX11 MUX", WCD934X_TX11, cdc_if_tx11),
  6829. WCD_DAPM_MUX("CDC_IF TX11 INP1 MUX", WCD934X_TX11, cdc_if_tx11_inp1),
  6830. WCD_DAPM_MUX("CDC_IF TX13 MUX", WCD934X_TX13, cdc_if_tx13),
  6831. WCD_DAPM_MUX("CDC_IF TX13 INP1 MUX", WCD934X_TX13, cdc_if_tx13_inp1),
  6832. SND_SOC_DAPM_MUX_E("ADC MUX0", WCD934X_CDC_TX0_TX_PATH_CTL, 5, 0,
  6833. &tx_adc_mux0_mux, tavil_codec_enable_dec,
  6834. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6835. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6836. SND_SOC_DAPM_MUX_E("ADC MUX1", WCD934X_CDC_TX1_TX_PATH_CTL, 5, 0,
  6837. &tx_adc_mux1_mux, tavil_codec_enable_dec,
  6838. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6839. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6840. SND_SOC_DAPM_MUX_E("ADC MUX2", WCD934X_CDC_TX2_TX_PATH_CTL, 5, 0,
  6841. &tx_adc_mux2_mux, tavil_codec_enable_dec,
  6842. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6843. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6844. SND_SOC_DAPM_MUX_E("ADC MUX3", WCD934X_CDC_TX3_TX_PATH_CTL, 5, 0,
  6845. &tx_adc_mux3_mux, tavil_codec_enable_dec,
  6846. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6847. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6848. SND_SOC_DAPM_MUX_E("ADC MUX4", WCD934X_CDC_TX4_TX_PATH_CTL, 5, 0,
  6849. &tx_adc_mux4_mux, tavil_codec_enable_dec,
  6850. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6851. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6852. SND_SOC_DAPM_MUX_E("ADC MUX5", WCD934X_CDC_TX5_TX_PATH_CTL, 5, 0,
  6853. &tx_adc_mux5_mux, tavil_codec_enable_dec,
  6854. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6855. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6856. SND_SOC_DAPM_MUX_E("ADC MUX6", WCD934X_CDC_TX6_TX_PATH_CTL, 5, 0,
  6857. &tx_adc_mux6_mux, tavil_codec_enable_dec,
  6858. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6859. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6860. SND_SOC_DAPM_MUX_E("ADC MUX7", WCD934X_CDC_TX7_TX_PATH_CTL, 5, 0,
  6861. &tx_adc_mux7_mux, tavil_codec_enable_dec,
  6862. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6863. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6864. SND_SOC_DAPM_MUX_E("ADC MUX8", WCD934X_CDC_TX8_TX_PATH_CTL, 5, 0,
  6865. &tx_adc_mux8_mux, tavil_codec_enable_dec,
  6866. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6867. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6868. SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0, &tx_adc_mux10_mux,
  6869. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6870. SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0, &tx_adc_mux11_mux,
  6871. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6872. SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0, &tx_adc_mux12_mux,
  6873. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6874. SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0, &tx_adc_mux13_mux,
  6875. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6876. WCD_DAPM_MUX("DMIC MUX0", 0, tx_dmic_mux0),
  6877. WCD_DAPM_MUX("DMIC MUX1", 0, tx_dmic_mux1),
  6878. WCD_DAPM_MUX("DMIC MUX2", 0, tx_dmic_mux2),
  6879. WCD_DAPM_MUX("DMIC MUX3", 0, tx_dmic_mux3),
  6880. WCD_DAPM_MUX("DMIC MUX4", 0, tx_dmic_mux4),
  6881. WCD_DAPM_MUX("DMIC MUX5", 0, tx_dmic_mux5),
  6882. WCD_DAPM_MUX("DMIC MUX6", 0, tx_dmic_mux6),
  6883. WCD_DAPM_MUX("DMIC MUX7", 0, tx_dmic_mux7),
  6884. WCD_DAPM_MUX("DMIC MUX8", 0, tx_dmic_mux8),
  6885. WCD_DAPM_MUX("DMIC MUX10", 0, tx_dmic_mux10),
  6886. WCD_DAPM_MUX("DMIC MUX11", 0, tx_dmic_mux11),
  6887. WCD_DAPM_MUX("DMIC MUX12", 0, tx_dmic_mux12),
  6888. WCD_DAPM_MUX("DMIC MUX13", 0, tx_dmic_mux13),
  6889. WCD_DAPM_MUX("AMIC MUX0", 0, tx_amic_mux0),
  6890. WCD_DAPM_MUX("AMIC MUX1", 0, tx_amic_mux1),
  6891. WCD_DAPM_MUX("AMIC MUX2", 0, tx_amic_mux2),
  6892. WCD_DAPM_MUX("AMIC MUX3", 0, tx_amic_mux3),
  6893. WCD_DAPM_MUX("AMIC MUX4", 0, tx_amic_mux4),
  6894. WCD_DAPM_MUX("AMIC MUX5", 0, tx_amic_mux5),
  6895. WCD_DAPM_MUX("AMIC MUX6", 0, tx_amic_mux6),
  6896. WCD_DAPM_MUX("AMIC MUX7", 0, tx_amic_mux7),
  6897. WCD_DAPM_MUX("AMIC MUX8", 0, tx_amic_mux8),
  6898. WCD_DAPM_MUX("AMIC MUX10", 0, tx_amic_mux10),
  6899. WCD_DAPM_MUX("AMIC MUX11", 0, tx_amic_mux11),
  6900. WCD_DAPM_MUX("AMIC MUX12", 0, tx_amic_mux12),
  6901. WCD_DAPM_MUX("AMIC MUX13", 0, tx_amic_mux13),
  6902. SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD934X_ANA_AMIC1, 7, 0,
  6903. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6904. SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD934X_ANA_AMIC2, 7, 0,
  6905. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6906. SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD934X_ANA_AMIC3, 7, 0,
  6907. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6908. SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD934X_ANA_AMIC4, 7, 0,
  6909. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6910. WCD_DAPM_MUX("AMIC4_5 SEL", 0, tx_amic4_5),
  6911. WCD_DAPM_MUX("ANC0 FB MUX", 0, anc0_fb),
  6912. WCD_DAPM_MUX("ANC1 FB MUX", 0, anc1_fb),
  6913. SND_SOC_DAPM_INPUT("AMIC1"),
  6914. SND_SOC_DAPM_INPUT("AMIC2"),
  6915. SND_SOC_DAPM_INPUT("AMIC3"),
  6916. SND_SOC_DAPM_INPUT("AMIC4"),
  6917. SND_SOC_DAPM_INPUT("AMIC5"),
  6918. SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  6919. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6920. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6921. SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  6922. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6923. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6924. SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  6925. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6926. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6927. SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  6928. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6929. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6930. /*
  6931. * Not supply widget, this is used to recover HPH registers.
  6932. * It is not connected to any other widgets
  6933. */
  6934. SND_SOC_DAPM_SUPPLY("RESET_HPH_REGISTERS", SND_SOC_NOPM,
  6935. 0, 0, tavil_codec_reset_hph_registers,
  6936. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6937. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  6938. tavil_codec_force_enable_micbias,
  6939. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6940. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  6941. tavil_codec_force_enable_micbias,
  6942. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6943. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  6944. tavil_codec_force_enable_micbias,
  6945. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6946. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  6947. tavil_codec_force_enable_micbias,
  6948. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6949. SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
  6950. AIF1_CAP, 0, tavil_codec_enable_tx,
  6951. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6952. SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
  6953. AIF2_CAP, 0, tavil_codec_enable_tx,
  6954. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6955. SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
  6956. AIF3_CAP, 0, tavil_codec_enable_tx,
  6957. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6958. SND_SOC_DAPM_MIXER("SLIM TX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  6959. SND_SOC_DAPM_MIXER("SLIM TX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6960. SND_SOC_DAPM_MIXER("SLIM TX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6961. SND_SOC_DAPM_MIXER("SLIM TX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  6962. SND_SOC_DAPM_MIXER("SLIM TX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  6963. SND_SOC_DAPM_MIXER("SLIM TX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  6964. SND_SOC_DAPM_MIXER("SLIM TX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  6965. SND_SOC_DAPM_MIXER("SLIM TX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  6966. SND_SOC_DAPM_MIXER("SLIM TX8", SND_SOC_NOPM, 0, 0, NULL, 0),
  6967. SND_SOC_DAPM_MIXER("SLIM TX9", SND_SOC_NOPM, 0, 0, NULL, 0),
  6968. SND_SOC_DAPM_MIXER("SLIM TX10", SND_SOC_NOPM, 0, 0, NULL, 0),
  6969. SND_SOC_DAPM_MIXER("SLIM TX11", SND_SOC_NOPM, 0, 0, NULL, 0),
  6970. SND_SOC_DAPM_MIXER("SLIM TX13", SND_SOC_NOPM, 0, 0, NULL, 0),
  6971. /* Digital Mic Inputs */
  6972. SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  6973. tavil_codec_enable_dmic,
  6974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6975. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  6976. tavil_codec_enable_dmic,
  6977. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6978. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  6979. tavil_codec_enable_dmic,
  6980. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6981. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  6982. tavil_codec_enable_dmic,
  6983. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6984. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  6985. tavil_codec_enable_dmic,
  6986. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6987. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  6988. tavil_codec_enable_dmic,
  6989. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6990. WCD_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  6991. WCD_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  6992. WCD_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  6993. WCD_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  6994. WCD_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  6995. WCD_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  6996. WCD_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  6997. WCD_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  6998. SND_SOC_DAPM_MIXER_E("IIR0", WCD934X_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
  6999. 4, 0, NULL, 0, tavil_codec_set_iir_gain,
  7000. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  7001. SND_SOC_DAPM_MIXER_E("IIR1", WCD934X_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
  7002. 4, 0, NULL, 0, tavil_codec_set_iir_gain,
  7003. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  7004. SND_SOC_DAPM_MIXER("SRC0", WCD934X_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  7005. 4, 0, NULL, 0),
  7006. SND_SOC_DAPM_MIXER("SRC1", WCD934X_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  7007. 4, 0, NULL, 0),
  7008. WCD_DAPM_MUX("RX MIX TX0 MUX", 0, rx_mix_tx0),
  7009. WCD_DAPM_MUX("RX MIX TX1 MUX", 0, rx_mix_tx1),
  7010. WCD_DAPM_MUX("RX MIX TX2 MUX", 0, rx_mix_tx2),
  7011. WCD_DAPM_MUX("RX MIX TX3 MUX", 0, rx_mix_tx3),
  7012. WCD_DAPM_MUX("RX MIX TX4 MUX", 0, rx_mix_tx4),
  7013. WCD_DAPM_MUX("RX MIX TX5 MUX", 0, rx_mix_tx5),
  7014. WCD_DAPM_MUX("RX MIX TX6 MUX", 0, rx_mix_tx6),
  7015. WCD_DAPM_MUX("RX MIX TX7 MUX", 0, rx_mix_tx7),
  7016. WCD_DAPM_MUX("RX MIX TX8 MUX", 0, rx_mix_tx8),
  7017. WCD_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  7018. WCD_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  7019. WCD_DAPM_MUX("RX INT2 DEM MUX", 0, rx_int2_dem_inp),
  7020. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_EAR, 0,
  7021. &rx_int0_1_interp_mux, tavil_codec_enable_main_path,
  7022. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7023. SND_SOC_DAPM_POST_PMD),
  7024. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  7025. &rx_int1_1_interp_mux, tavil_codec_enable_main_path,
  7026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7027. SND_SOC_DAPM_POST_PMD),
  7028. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  7029. &rx_int2_1_interp_mux, tavil_codec_enable_main_path,
  7030. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7031. SND_SOC_DAPM_POST_PMD),
  7032. SND_SOC_DAPM_MUX_E("RX INT3_1 INTERP", SND_SOC_NOPM, INTERP_LO1, 0,
  7033. &rx_int3_1_interp_mux, tavil_codec_enable_main_path,
  7034. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7035. SND_SOC_DAPM_POST_PMD),
  7036. SND_SOC_DAPM_MUX_E("RX INT4_1 INTERP", SND_SOC_NOPM, INTERP_LO2, 0,
  7037. &rx_int4_1_interp_mux, tavil_codec_enable_main_path,
  7038. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7039. SND_SOC_DAPM_POST_PMD),
  7040. SND_SOC_DAPM_MUX_E("RX INT7_1 INTERP", SND_SOC_NOPM, INTERP_SPKR1, 0,
  7041. &rx_int7_1_interp_mux, tavil_codec_enable_main_path,
  7042. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7043. SND_SOC_DAPM_POST_PMD),
  7044. SND_SOC_DAPM_MUX_E("RX INT8_1 INTERP", SND_SOC_NOPM, INTERP_SPKR2, 0,
  7045. &rx_int8_1_interp_mux, tavil_codec_enable_main_path,
  7046. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7047. SND_SOC_DAPM_POST_PMD),
  7048. WCD_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  7049. WCD_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  7050. WCD_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  7051. WCD_DAPM_MUX("RX INT3_2 INTERP", 0, rx_int3_2_interp),
  7052. WCD_DAPM_MUX("RX INT4_2 INTERP", 0, rx_int4_2_interp),
  7053. WCD_DAPM_MUX("RX INT7_2 INTERP", 0, rx_int7_2_interp),
  7054. WCD_DAPM_MUX("RX INT8_2 INTERP", 0, rx_int8_2_interp),
  7055. SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD934X_CDC_TX0_TX_PATH_192_CTL, 0,
  7056. 0, &adc_us_mux0_switch),
  7057. SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD934X_CDC_TX1_TX_PATH_192_CTL, 0,
  7058. 0, &adc_us_mux1_switch),
  7059. SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD934X_CDC_TX2_TX_PATH_192_CTL, 0,
  7060. 0, &adc_us_mux2_switch),
  7061. SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD934X_CDC_TX3_TX_PATH_192_CTL, 0,
  7062. 0, &adc_us_mux3_switch),
  7063. SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD934X_CDC_TX4_TX_PATH_192_CTL, 0,
  7064. 0, &adc_us_mux4_switch),
  7065. SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD934X_CDC_TX5_TX_PATH_192_CTL, 0,
  7066. 0, &adc_us_mux5_switch),
  7067. SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD934X_CDC_TX6_TX_PATH_192_CTL, 0,
  7068. 0, &adc_us_mux6_switch),
  7069. SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD934X_CDC_TX7_TX_PATH_192_CTL, 0,
  7070. 0, &adc_us_mux7_switch),
  7071. SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD934X_CDC_TX8_TX_PATH_192_CTL, 0,
  7072. 0, &adc_us_mux8_switch),
  7073. /* MAD related widgets */
  7074. SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
  7075. SND_SOC_DAPM_INPUT("MADINPUT"),
  7076. WCD_DAPM_MUX("MAD_SEL MUX", 0, mad_sel),
  7077. WCD_DAPM_MUX("MAD_INP MUX", 0, mad_inp_mux),
  7078. SND_SOC_DAPM_SWITCH_E("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
  7079. &mad_brdcst_switch, tavil_codec_ape_enable_mad,
  7080. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7081. SND_SOC_DAPM_SWITCH_E("MAD_CPE1", SND_SOC_NOPM, 0, 0,
  7082. &mad_cpe1_switch, tavil_codec_cpe_mad_ctl,
  7083. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7084. SND_SOC_DAPM_SWITCH_E("MAD_CPE2", SND_SOC_NOPM, 0, 0,
  7085. &mad_cpe2_switch, tavil_codec_cpe_mad_ctl,
  7086. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7087. SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT1"),
  7088. SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT2"),
  7089. SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
  7090. 0, 0, tavil_codec_ear_dac_event,
  7091. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7092. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7093. SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD934X_ANA_HPH,
  7094. 5, 0, tavil_codec_hphl_dac_event,
  7095. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7096. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7097. SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD934X_ANA_HPH,
  7098. 4, 0, tavil_codec_hphr_dac_event,
  7099. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7100. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7101. SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
  7102. 0, 0, tavil_codec_lineout_dac_event,
  7103. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7104. SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
  7105. 0, 0, tavil_codec_lineout_dac_event,
  7106. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7107. SND_SOC_DAPM_PGA_E("EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0,
  7108. tavil_codec_enable_ear_pa,
  7109. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  7110. SND_SOC_DAPM_PGA_E("HPHL PA", WCD934X_ANA_HPH, 7, 0, NULL, 0,
  7111. tavil_codec_enable_hphl_pa,
  7112. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7113. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7114. SND_SOC_DAPM_PGA_E("HPHR PA", WCD934X_ANA_HPH, 6, 0, NULL, 0,
  7115. tavil_codec_enable_hphr_pa,
  7116. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7117. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7118. SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD934X_ANA_LO_1_2, 7, 0, NULL, 0,
  7119. tavil_codec_enable_lineout_pa,
  7120. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7121. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7122. SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD934X_ANA_LO_1_2, 6, 0, NULL, 0,
  7123. tavil_codec_enable_lineout_pa,
  7124. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7125. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7126. SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0,
  7127. tavil_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
  7128. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7129. SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  7130. tavil_codec_enable_spkr_anc,
  7131. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7132. SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  7133. tavil_codec_enable_hphl_pa,
  7134. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7135. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7136. SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  7137. tavil_codec_enable_hphr_pa,
  7138. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  7139. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  7140. SND_SOC_DAPM_OUTPUT("EAR"),
  7141. SND_SOC_DAPM_OUTPUT("HPHL"),
  7142. SND_SOC_DAPM_OUTPUT("HPHR"),
  7143. SND_SOC_DAPM_OUTPUT("LINEOUT1"),
  7144. SND_SOC_DAPM_OUTPUT("LINEOUT2"),
  7145. SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
  7146. SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
  7147. SND_SOC_DAPM_OUTPUT("ANC EAR"),
  7148. SND_SOC_DAPM_OUTPUT("ANC HPHL"),
  7149. SND_SOC_DAPM_OUTPUT("ANC HPHR"),
  7150. SND_SOC_DAPM_SWITCH("ANC OUT EAR Enable", SND_SOC_NOPM, 0, 0,
  7151. &anc_ear_switch),
  7152. SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
  7153. &anc_ear_spkr_switch),
  7154. SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
  7155. &anc_spkr_pa_switch),
  7156. SND_SOC_DAPM_SWITCH_E("ANC OUT HPHL Enable", SND_SOC_NOPM, INTERP_HPHL,
  7157. 0, &anc_hphl_pa_switch, tavil_anc_out_switch_cb,
  7158. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7159. SND_SOC_DAPM_SWITCH_E("ANC OUT HPHR Enable", SND_SOC_NOPM, INTERP_HPHR,
  7160. 0, &anc_hphr_pa_switch, tavil_anc_out_switch_cb,
  7161. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7162. SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
  7163. tavil_codec_enable_rx_bias,
  7164. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7165. SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
  7166. INTERP_HPHL, 0, tavil_enable_native_supply,
  7167. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7168. SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
  7169. INTERP_HPHR, 0, tavil_enable_native_supply,
  7170. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7171. SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
  7172. INTERP_LO1, 0, tavil_enable_native_supply,
  7173. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7174. SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
  7175. INTERP_LO2, 0, tavil_enable_native_supply,
  7176. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7177. SND_SOC_DAPM_SUPPLY("RX INT7 NATIVE SUPPLY", SND_SOC_NOPM,
  7178. INTERP_SPKR1, 0, tavil_enable_native_supply,
  7179. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7180. SND_SOC_DAPM_SUPPLY("RX INT8 NATIVE SUPPLY", SND_SOC_NOPM,
  7181. INTERP_SPKR2, 0, tavil_enable_native_supply,
  7182. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  7183. WCD_DAPM_MUX("RX INT1_1 NATIVE MUX", 0, int1_1_native),
  7184. WCD_DAPM_MUX("RX INT2_1 NATIVE MUX", 0, int2_1_native),
  7185. WCD_DAPM_MUX("RX INT3_1 NATIVE MUX", 0, int3_1_native),
  7186. WCD_DAPM_MUX("RX INT4_1 NATIVE MUX", 0, int4_1_native),
  7187. WCD_DAPM_MUX("RX INT1_2 NATIVE MUX", 0, int1_2_native),
  7188. WCD_DAPM_MUX("RX INT2_2 NATIVE MUX", 0, int2_2_native),
  7189. WCD_DAPM_MUX("RX INT3_2 NATIVE MUX", 0, int3_2_native),
  7190. WCD_DAPM_MUX("RX INT4_2 NATIVE MUX", 0, int4_2_native),
  7191. WCD_DAPM_MUX("RX INT7_2 NATIVE MUX", 0, int7_2_native),
  7192. WCD_DAPM_MUX("RX INT8_2 NATIVE MUX", 0, int8_2_native),
  7193. SND_SOC_DAPM_MUX_E("ASRC0 MUX", SND_SOC_NOPM, ASRC0, 0,
  7194. &asrc0_mux, tavil_codec_enable_asrc_resampler,
  7195. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7196. SND_SOC_DAPM_MUX_E("ASRC1 MUX", SND_SOC_NOPM, ASRC1, 0,
  7197. &asrc1_mux, tavil_codec_enable_asrc_resampler,
  7198. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7199. SND_SOC_DAPM_MUX_E("ASRC2 MUX", SND_SOC_NOPM, ASRC2, 0,
  7200. &asrc2_mux, tavil_codec_enable_asrc_resampler,
  7201. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7202. SND_SOC_DAPM_MUX_E("ASRC3 MUX", SND_SOC_NOPM, ASRC3, 0,
  7203. &asrc3_mux, tavil_codec_enable_asrc_resampler,
  7204. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7205. /* WDMA3 widgets */
  7206. WCD_DAPM_MUX("WDMA3 PORT0 MUX", 0, wdma3_port0),
  7207. WCD_DAPM_MUX("WDMA3 PORT1 MUX", 1, wdma3_port1),
  7208. WCD_DAPM_MUX("WDMA3 PORT2 MUX", 2, wdma3_port2),
  7209. WCD_DAPM_MUX("WDMA3 PORT3 MUX", 3, wdma3_port3),
  7210. WCD_DAPM_MUX("WDMA3 PORT4 MUX", 4, wdma3_port4),
  7211. WCD_DAPM_MUX("WDMA3 PORT5 MUX", 5, wdma3_port5),
  7212. WCD_DAPM_MUX("WDMA3 PORT6 MUX", 6, wdma3_port6),
  7213. WCD_DAPM_MUX("WDMA3 CH0 MUX", 0, wdma3_ch0),
  7214. WCD_DAPM_MUX("WDMA3 CH1 MUX", 4, wdma3_ch1),
  7215. WCD_DAPM_MUX("WDMA3 CH2 MUX", 0, wdma3_ch2),
  7216. WCD_DAPM_MUX("WDMA3 CH3 MUX", 4, wdma3_ch3),
  7217. SND_SOC_DAPM_MIXER("WDMA3_CH_MIXER", SND_SOC_NOPM, 0, 0, NULL, 0),
  7218. SND_SOC_DAPM_SWITCH_E("WDMA3_ON_OFF", SND_SOC_NOPM, 0, 0,
  7219. &wdma3_onoff_switch, tavil_codec_wdma3_ctl,
  7220. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  7221. SND_SOC_DAPM_OUTPUT("WDMA3_OUT"),
  7222. };
  7223. static int tavil_get_channel_map(struct snd_soc_dai *dai,
  7224. unsigned int *tx_num, unsigned int *tx_slot,
  7225. unsigned int *rx_num, unsigned int *rx_slot)
  7226. {
  7227. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
  7228. u32 i = 0;
  7229. struct wcd9xxx_ch *ch;
  7230. int ret = 0;
  7231. switch (dai->id) {
  7232. case AIF1_PB:
  7233. case AIF2_PB:
  7234. case AIF3_PB:
  7235. case AIF4_PB:
  7236. if (!rx_slot || !rx_num) {
  7237. dev_err(tavil->dev, "%s: Invalid rx_slot 0x%pK or rx_num 0x%pK\n",
  7238. __func__, rx_slot, rx_num);
  7239. ret = -EINVAL;
  7240. break;
  7241. }
  7242. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list,
  7243. list) {
  7244. dev_dbg(tavil->dev, "%s: slot_num %u ch->ch_num %d\n",
  7245. __func__, i, ch->ch_num);
  7246. rx_slot[i++] = ch->ch_num;
  7247. }
  7248. *rx_num = i;
  7249. dev_dbg(tavil->dev, "%s: dai_name = %s dai_id = %x rx_num = %d\n",
  7250. __func__, dai->name, dai->id, i);
  7251. if (*rx_num == 0) {
  7252. dev_err(tavil->dev, "%s: Channel list empty for dai_name = %s dai_id = %x\n",
  7253. __func__, dai->name, dai->id);
  7254. ret = -EINVAL;
  7255. }
  7256. break;
  7257. case AIF1_CAP:
  7258. case AIF2_CAP:
  7259. case AIF3_CAP:
  7260. case AIF4_MAD_TX:
  7261. case AIF4_VIFEED:
  7262. if (!tx_slot || !tx_num) {
  7263. dev_err(tavil->dev, "%s: Invalid tx_slot 0x%pK or tx_num 0x%pK\n",
  7264. __func__, tx_slot, tx_num);
  7265. ret = -EINVAL;
  7266. break;
  7267. }
  7268. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list,
  7269. list) {
  7270. dev_dbg(tavil->dev, "%s: slot_num %u ch->ch_num %d\n",
  7271. __func__, i, ch->ch_num);
  7272. tx_slot[i++] = ch->ch_num;
  7273. }
  7274. *tx_num = i;
  7275. dev_dbg(tavil->dev, "%s: dai_name = %s dai_id = %x tx_num = %d\n",
  7276. __func__, dai->name, dai->id, i);
  7277. if (*tx_num == 0) {
  7278. dev_err(tavil->dev, "%s: Channel list empty for dai_name = %s dai_id = %x\n",
  7279. __func__, dai->name, dai->id);
  7280. ret = -EINVAL;
  7281. }
  7282. break;
  7283. default:
  7284. dev_err(tavil->dev, "%s: Invalid DAI ID %x\n",
  7285. __func__, dai->id);
  7286. ret = -EINVAL;
  7287. break;
  7288. }
  7289. return ret;
  7290. }
  7291. static int tavil_set_channel_map(struct snd_soc_dai *dai,
  7292. unsigned int tx_num, unsigned int *tx_slot,
  7293. unsigned int rx_num, unsigned int *rx_slot)
  7294. {
  7295. struct tavil_priv *tavil;
  7296. struct wcd9xxx *core;
  7297. struct wcd9xxx_codec_dai_data *dai_data = NULL;
  7298. tavil = snd_soc_codec_get_drvdata(dai->codec);
  7299. core = dev_get_drvdata(dai->codec->dev->parent);
  7300. if (!tx_slot || !rx_slot) {
  7301. dev_err(tavil->dev, "%s: Invalid tx_slot 0x%pK, rx_slot 0x%pK\n",
  7302. __func__, tx_slot, rx_slot);
  7303. return -EINVAL;
  7304. }
  7305. dev_dbg(tavil->dev, "%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n",
  7306. __func__, dai->name, dai->id, tx_num, rx_num);
  7307. wcd9xxx_init_slimslave(core, core->slim->laddr,
  7308. tx_num, tx_slot, rx_num, rx_slot);
  7309. /* Reserve TX13 for MAD data channel */
  7310. dai_data = &tavil->dai[AIF4_MAD_TX];
  7311. if (dai_data)
  7312. list_add_tail(&core->tx_chs[WCD934X_TX13].list,
  7313. &dai_data->wcd9xxx_ch_list);
  7314. return 0;
  7315. }
  7316. static int tavil_startup(struct snd_pcm_substream *substream,
  7317. struct snd_soc_dai *dai)
  7318. {
  7319. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  7320. substream->name, substream->stream);
  7321. return 0;
  7322. }
  7323. static void tavil_shutdown(struct snd_pcm_substream *substream,
  7324. struct snd_soc_dai *dai)
  7325. {
  7326. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  7327. substream->name, substream->stream);
  7328. }
  7329. static int tavil_set_decimator_rate(struct snd_soc_dai *dai,
  7330. u32 sample_rate)
  7331. {
  7332. struct snd_soc_codec *codec = dai->codec;
  7333. struct wcd9xxx_ch *ch;
  7334. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  7335. u32 tx_port = 0, tx_fs_rate = 0;
  7336. u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
  7337. int decimator = -1;
  7338. u16 tx_port_reg = 0, tx_fs_reg = 0;
  7339. switch (sample_rate) {
  7340. case 8000:
  7341. tx_fs_rate = 0;
  7342. break;
  7343. case 16000:
  7344. tx_fs_rate = 1;
  7345. break;
  7346. case 32000:
  7347. tx_fs_rate = 3;
  7348. break;
  7349. case 48000:
  7350. tx_fs_rate = 4;
  7351. break;
  7352. case 96000:
  7353. tx_fs_rate = 5;
  7354. break;
  7355. case 192000:
  7356. tx_fs_rate = 6;
  7357. break;
  7358. default:
  7359. dev_err(tavil->dev, "%s: Invalid TX sample rate: %d\n",
  7360. __func__, sample_rate);
  7361. return -EINVAL;
  7362. };
  7363. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
  7364. tx_port = ch->port;
  7365. dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
  7366. __func__, dai->id, tx_port);
  7367. if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
  7368. dev_err(codec->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
  7369. __func__, tx_port, dai->id);
  7370. return -EINVAL;
  7371. }
  7372. /* Find the SB TX MUX input - which decimator is connected */
  7373. if (tx_port < 4) {
  7374. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0;
  7375. shift = (tx_port << 1);
  7376. shift_val = 0x03;
  7377. } else if ((tx_port >= 4) && (tx_port < 8)) {
  7378. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1;
  7379. shift = ((tx_port - 4) << 1);
  7380. shift_val = 0x03;
  7381. } else if ((tx_port >= 8) && (tx_port < 11)) {
  7382. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2;
  7383. shift = ((tx_port - 8) << 1);
  7384. shift_val = 0x03;
  7385. } else if (tx_port == 11) {
  7386. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
  7387. shift = 0;
  7388. shift_val = 0x0F;
  7389. } else if (tx_port == 13) {
  7390. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
  7391. shift = 4;
  7392. shift_val = 0x03;
  7393. }
  7394. tx_mux_sel = snd_soc_read(codec, tx_port_reg) &
  7395. (shift_val << shift);
  7396. tx_mux_sel = tx_mux_sel >> shift;
  7397. if (tx_port <= 8) {
  7398. if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
  7399. decimator = tx_port;
  7400. } else if (tx_port <= 10) {
  7401. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  7402. decimator = ((tx_port == 9) ? 7 : 6);
  7403. } else if (tx_port == 11) {
  7404. if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
  7405. decimator = tx_mux_sel - 1;
  7406. } else if (tx_port == 13) {
  7407. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  7408. decimator = 5;
  7409. }
  7410. if (decimator >= 0) {
  7411. tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL +
  7412. 16 * decimator;
  7413. dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
  7414. __func__, decimator, tx_port, sample_rate);
  7415. snd_soc_update_bits(codec, tx_fs_reg, 0x0F, tx_fs_rate);
  7416. } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
  7417. /* Check if the TX Mux input is RX MIX TXn */
  7418. dev_dbg(codec->dev, "%s: RX_MIX_TX%u going to CDC_IF TX%u\n",
  7419. __func__, tx_port, tx_port);
  7420. } else {
  7421. dev_err(codec->dev, "%s: ERROR: Invalid decimator: %d\n",
  7422. __func__, decimator);
  7423. return -EINVAL;
  7424. }
  7425. }
  7426. return 0;
  7427. }
  7428. static int tavil_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  7429. u8 rate_reg_val,
  7430. u32 sample_rate)
  7431. {
  7432. u8 int_2_inp;
  7433. u32 j;
  7434. u16 int_mux_cfg1, int_fs_reg;
  7435. u8 int_mux_cfg1_val;
  7436. struct snd_soc_codec *codec = dai->codec;
  7437. struct wcd9xxx_ch *ch;
  7438. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  7439. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
  7440. int_2_inp = INTn_2_INP_SEL_RX0 + ch->port -
  7441. WCD934X_RX_PORT_START_NUMBER;
  7442. if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
  7443. (int_2_inp > INTn_2_INP_SEL_RX7)) {
  7444. dev_err(codec->dev, "%s: Invalid RX%u port, Dai ID is %d\n",
  7445. __func__,
  7446. (ch->port - WCD934X_RX_PORT_START_NUMBER),
  7447. dai->id);
  7448. return -EINVAL;
  7449. }
  7450. int_mux_cfg1 = WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1;
  7451. for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
  7452. /* Interpolators 5 and 6 are not aviliable in Tavil */
  7453. if (j == INTERP_LO3_NA || j == INTERP_LO4_NA) {
  7454. int_mux_cfg1 += 2;
  7455. continue;
  7456. }
  7457. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  7458. 0x0F;
  7459. if (int_mux_cfg1_val == int_2_inp) {
  7460. /*
  7461. * Ear mix path supports only 48, 96, 192,
  7462. * 384KHz only
  7463. */
  7464. if ((j == INTERP_EAR) &&
  7465. (rate_reg_val < 0x4 ||
  7466. rate_reg_val > 0x7)) {
  7467. dev_err_ratelimited(codec->dev,
  7468. "%s: Invalid rate for AIF_PB DAI(%d)\n",
  7469. __func__, dai->id);
  7470. return -EINVAL;
  7471. }
  7472. int_fs_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
  7473. 20 * j;
  7474. dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  7475. __func__, dai->id, j);
  7476. dev_dbg(codec->dev, "%s: set INT%u_2 sample rate to %u\n",
  7477. __func__, j, sample_rate);
  7478. snd_soc_update_bits(codec, int_fs_reg, 0x0F,
  7479. rate_reg_val);
  7480. }
  7481. int_mux_cfg1 += 2;
  7482. }
  7483. }
  7484. return 0;
  7485. }
  7486. static int tavil_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  7487. u8 rate_reg_val,
  7488. u32 sample_rate)
  7489. {
  7490. u8 int_1_mix1_inp;
  7491. u32 j;
  7492. u16 int_mux_cfg0, int_mux_cfg1;
  7493. u16 int_fs_reg;
  7494. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  7495. u8 inp0_sel, inp1_sel, inp2_sel;
  7496. struct snd_soc_codec *codec = dai->codec;
  7497. struct wcd9xxx_ch *ch;
  7498. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  7499. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  7500. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
  7501. int_1_mix1_inp = INTn_1_INP_SEL_RX0 + ch->port -
  7502. WCD934X_RX_PORT_START_NUMBER;
  7503. if ((int_1_mix1_inp < INTn_1_INP_SEL_RX0) ||
  7504. (int_1_mix1_inp > INTn_1_INP_SEL_RX7)) {
  7505. dev_err(codec->dev, "%s: Invalid RX%u port, Dai ID is %d\n",
  7506. __func__,
  7507. (ch->port - WCD934X_RX_PORT_START_NUMBER),
  7508. dai->id);
  7509. return -EINVAL;
  7510. }
  7511. int_mux_cfg0 = WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0;
  7512. /*
  7513. * Loop through all interpolator MUX inputs and find out
  7514. * to which interpolator input, the slim rx port
  7515. * is connected
  7516. */
  7517. for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
  7518. /* Interpolators 5 and 6 are not aviliable in Tavil */
  7519. if (j == INTERP_LO3_NA || j == INTERP_LO4_NA) {
  7520. int_mux_cfg0 += 2;
  7521. continue;
  7522. }
  7523. int_mux_cfg1 = int_mux_cfg0 + 1;
  7524. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  7525. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  7526. inp0_sel = int_mux_cfg0_val & 0x0F;
  7527. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  7528. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  7529. if ((inp0_sel == int_1_mix1_inp) ||
  7530. (inp1_sel == int_1_mix1_inp) ||
  7531. (inp2_sel == int_1_mix1_inp)) {
  7532. /*
  7533. * Ear and speaker primary path does not support
  7534. * native sample rates
  7535. */
  7536. if ((j == INTERP_EAR || j == INTERP_SPKR1 ||
  7537. j == INTERP_SPKR2) &&
  7538. (rate_reg_val > 0x7)) {
  7539. dev_err_ratelimited(codec->dev,
  7540. "%s: Invalid rate for AIF_PB DAI(%d)\n",
  7541. __func__, dai->id);
  7542. return -EINVAL;
  7543. }
  7544. int_fs_reg = WCD934X_CDC_RX0_RX_PATH_CTL +
  7545. 20 * j;
  7546. dev_dbg(codec->dev,
  7547. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  7548. __func__, dai->id, j);
  7549. dev_dbg(codec->dev,
  7550. "%s: set INT%u_1 sample rate to %u\n",
  7551. __func__, j, sample_rate);
  7552. snd_soc_update_bits(codec, int_fs_reg, 0x0F,
  7553. rate_reg_val);
  7554. }
  7555. int_mux_cfg0 += 2;
  7556. }
  7557. if (dsd_conf)
  7558. tavil_dsd_set_interp_rate(dsd_conf, ch->port,
  7559. sample_rate, rate_reg_val);
  7560. }
  7561. return 0;
  7562. }
  7563. static int tavil_set_interpolator_rate(struct snd_soc_dai *dai,
  7564. u32 sample_rate)
  7565. {
  7566. struct snd_soc_codec *codec = dai->codec;
  7567. int rate_val = 0;
  7568. int i, ret;
  7569. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  7570. if (sample_rate == sr_val_tbl[i].sample_rate) {
  7571. rate_val = sr_val_tbl[i].rate_val;
  7572. break;
  7573. }
  7574. }
  7575. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  7576. dev_err(codec->dev, "%s: Unsupported sample rate: %d\n",
  7577. __func__, sample_rate);
  7578. return -EINVAL;
  7579. }
  7580. ret = tavil_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  7581. if (ret)
  7582. return ret;
  7583. ret = tavil_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  7584. if (ret)
  7585. return ret;
  7586. return ret;
  7587. }
  7588. static int tavil_prepare(struct snd_pcm_substream *substream,
  7589. struct snd_soc_dai *dai)
  7590. {
  7591. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  7592. substream->name, substream->stream);
  7593. return 0;
  7594. }
  7595. static int tavil_vi_hw_params(struct snd_pcm_substream *substream,
  7596. struct snd_pcm_hw_params *params,
  7597. struct snd_soc_dai *dai)
  7598. {
  7599. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
  7600. dev_dbg(tavil->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
  7601. __func__, dai->name, dai->id, params_rate(params),
  7602. params_channels(params));
  7603. tavil->dai[dai->id].rate = params_rate(params);
  7604. tavil->dai[dai->id].bit_width = 32;
  7605. return 0;
  7606. }
  7607. static int tavil_hw_params(struct snd_pcm_substream *substream,
  7608. struct snd_pcm_hw_params *params,
  7609. struct snd_soc_dai *dai)
  7610. {
  7611. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
  7612. int ret = 0;
  7613. dev_dbg(tavil->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
  7614. __func__, dai->name, dai->id, params_rate(params),
  7615. params_channels(params));
  7616. switch (substream->stream) {
  7617. case SNDRV_PCM_STREAM_PLAYBACK:
  7618. ret = tavil_set_interpolator_rate(dai, params_rate(params));
  7619. if (ret) {
  7620. dev_err(tavil->dev, "%s: cannot set sample rate: %u\n",
  7621. __func__, params_rate(params));
  7622. return ret;
  7623. }
  7624. switch (params_width(params)) {
  7625. case 16:
  7626. tavil->dai[dai->id].bit_width = 16;
  7627. break;
  7628. case 24:
  7629. tavil->dai[dai->id].bit_width = 24;
  7630. break;
  7631. case 32:
  7632. tavil->dai[dai->id].bit_width = 32;
  7633. break;
  7634. default:
  7635. return -EINVAL;
  7636. }
  7637. tavil->dai[dai->id].rate = params_rate(params);
  7638. break;
  7639. case SNDRV_PCM_STREAM_CAPTURE:
  7640. if (dai->id != AIF4_MAD_TX)
  7641. ret = tavil_set_decimator_rate(dai,
  7642. params_rate(params));
  7643. if (ret) {
  7644. dev_err(tavil->dev, "%s: cannot set TX Decimator rate: %d\n",
  7645. __func__, ret);
  7646. return ret;
  7647. }
  7648. switch (params_width(params)) {
  7649. case 16:
  7650. tavil->dai[dai->id].bit_width = 16;
  7651. break;
  7652. case 24:
  7653. tavil->dai[dai->id].bit_width = 24;
  7654. break;
  7655. default:
  7656. dev_err(tavil->dev, "%s: Invalid format 0x%x\n",
  7657. __func__, params_width(params));
  7658. return -EINVAL;
  7659. };
  7660. tavil->dai[dai->id].rate = params_rate(params);
  7661. break;
  7662. default:
  7663. dev_err(tavil->dev, "%s: Invalid stream type %d\n", __func__,
  7664. substream->stream);
  7665. return -EINVAL;
  7666. };
  7667. return 0;
  7668. }
  7669. static int tavil_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  7670. {
  7671. u32 i2s_reg;
  7672. switch (dai->id) {
  7673. case AIF1_PB:
  7674. case AIF1_CAP:
  7675. i2s_reg = WCD934X_DATA_HUB_I2S_0_CTL;
  7676. break;
  7677. case AIF2_PB:
  7678. case AIF2_CAP:
  7679. i2s_reg = WCD934X_DATA_HUB_I2S_1_CTL;
  7680. break;
  7681. case AIF3_PB:
  7682. case AIF3_CAP:
  7683. i2s_reg = WCD934X_DATA_HUB_I2S_2_CTL;
  7684. break;
  7685. default:
  7686. dev_err(dai->codec->dev, "%s Invalid i2s Id", __func__);
  7687. return -EINVAL;
  7688. }
  7689. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  7690. case SND_SOC_DAIFMT_CBS_CFS:
  7691. /* CPU is master */
  7692. snd_soc_update_bits(dai->codec, i2s_reg, 0x2, 0x0);
  7693. break;
  7694. case SND_SOC_DAIFMT_CBM_CFM:
  7695. /* CPU is slave */
  7696. snd_soc_update_bits(dai->codec, i2s_reg, 0x2, 0x2);
  7697. break;
  7698. default:
  7699. return -EINVAL;
  7700. }
  7701. return 0;
  7702. }
  7703. static struct snd_soc_dai_ops tavil_dai_ops = {
  7704. .startup = tavil_startup,
  7705. .shutdown = tavil_shutdown,
  7706. .hw_params = tavil_hw_params,
  7707. .prepare = tavil_prepare,
  7708. .set_channel_map = tavil_set_channel_map,
  7709. .get_channel_map = tavil_get_channel_map,
  7710. };
  7711. static struct snd_soc_dai_ops tavil_i2s_dai_ops = {
  7712. .startup = tavil_startup,
  7713. .shutdown = tavil_shutdown,
  7714. .hw_params = tavil_hw_params,
  7715. .prepare = tavil_prepare,
  7716. .set_fmt = tavil_set_dai_fmt,
  7717. };
  7718. static struct snd_soc_dai_ops tavil_vi_dai_ops = {
  7719. .hw_params = tavil_vi_hw_params,
  7720. .set_channel_map = tavil_set_channel_map,
  7721. .get_channel_map = tavil_get_channel_map,
  7722. };
  7723. static struct snd_soc_dai_driver tavil_slim_dai[] = {
  7724. {
  7725. .name = "tavil_rx1",
  7726. .id = AIF1_PB,
  7727. .playback = {
  7728. .stream_name = "AIF1 Playback",
  7729. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7730. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7731. .rate_min = 8000,
  7732. .rate_max = 384000,
  7733. .channels_min = 1,
  7734. .channels_max = 2,
  7735. },
  7736. .ops = &tavil_dai_ops,
  7737. },
  7738. {
  7739. .name = "tavil_tx1",
  7740. .id = AIF1_CAP,
  7741. .capture = {
  7742. .stream_name = "AIF1 Capture",
  7743. .rates = WCD934X_RATES_MASK,
  7744. .formats = WCD934X_FORMATS_S16_S24_LE,
  7745. .rate_min = 8000,
  7746. .rate_max = 192000,
  7747. .channels_min = 1,
  7748. .channels_max = 4,
  7749. },
  7750. .ops = &tavil_dai_ops,
  7751. },
  7752. {
  7753. .name = "tavil_rx2",
  7754. .id = AIF2_PB,
  7755. .playback = {
  7756. .stream_name = "AIF2 Playback",
  7757. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7758. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7759. .rate_min = 8000,
  7760. .rate_max = 384000,
  7761. .channels_min = 1,
  7762. .channels_max = 2,
  7763. },
  7764. .ops = &tavil_dai_ops,
  7765. },
  7766. {
  7767. .name = "tavil_tx2",
  7768. .id = AIF2_CAP,
  7769. .capture = {
  7770. .stream_name = "AIF2 Capture",
  7771. .rates = WCD934X_RATES_MASK,
  7772. .formats = WCD934X_FORMATS_S16_S24_LE,
  7773. .rate_min = 8000,
  7774. .rate_max = 192000,
  7775. .channels_min = 1,
  7776. .channels_max = 4,
  7777. },
  7778. .ops = &tavil_dai_ops,
  7779. },
  7780. {
  7781. .name = "tavil_rx3",
  7782. .id = AIF3_PB,
  7783. .playback = {
  7784. .stream_name = "AIF3 Playback",
  7785. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7786. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7787. .rate_min = 8000,
  7788. .rate_max = 384000,
  7789. .channels_min = 1,
  7790. .channels_max = 2,
  7791. },
  7792. .ops = &tavil_dai_ops,
  7793. },
  7794. {
  7795. .name = "tavil_tx3",
  7796. .id = AIF3_CAP,
  7797. .capture = {
  7798. .stream_name = "AIF3 Capture",
  7799. .rates = WCD934X_RATES_MASK,
  7800. .formats = WCD934X_FORMATS_S16_S24_LE,
  7801. .rate_min = 8000,
  7802. .rate_max = 192000,
  7803. .channels_min = 1,
  7804. .channels_max = 4,
  7805. },
  7806. .ops = &tavil_dai_ops,
  7807. },
  7808. {
  7809. .name = "tavil_rx4",
  7810. .id = AIF4_PB,
  7811. .playback = {
  7812. .stream_name = "AIF4 Playback",
  7813. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7814. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7815. .rate_min = 8000,
  7816. .rate_max = 384000,
  7817. .channels_min = 1,
  7818. .channels_max = 2,
  7819. },
  7820. .ops = &tavil_dai_ops,
  7821. },
  7822. {
  7823. .name = "tavil_vifeedback",
  7824. .id = AIF4_VIFEED,
  7825. .capture = {
  7826. .stream_name = "VIfeed",
  7827. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  7828. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7829. .rate_min = 8000,
  7830. .rate_max = 48000,
  7831. .channels_min = 1,
  7832. .channels_max = 4,
  7833. },
  7834. .ops = &tavil_vi_dai_ops,
  7835. },
  7836. {
  7837. .name = "tavil_mad1",
  7838. .id = AIF4_MAD_TX,
  7839. .capture = {
  7840. .stream_name = "AIF4 MAD TX",
  7841. .rates = SNDRV_PCM_RATE_16000,
  7842. .formats = WCD934X_FORMATS_S16_LE,
  7843. .rate_min = 16000,
  7844. .rate_max = 16000,
  7845. .channels_min = 1,
  7846. .channels_max = 1,
  7847. },
  7848. .ops = &tavil_dai_ops,
  7849. },
  7850. };
  7851. static struct snd_soc_dai_driver tavil_i2s_dai[] = {
  7852. {
  7853. .name = "tavil_i2s_rx1",
  7854. .id = AIF1_PB,
  7855. .playback = {
  7856. .stream_name = "AIF1 Playback",
  7857. .rates = WCD934X_RATES_MASK,
  7858. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7859. .rate_min = 8000,
  7860. .rate_max = 384000,
  7861. .channels_min = 1,
  7862. .channels_max = 2,
  7863. },
  7864. .ops = &tavil_i2s_dai_ops,
  7865. },
  7866. {
  7867. .name = "tavil_i2s_tx1",
  7868. .id = AIF1_CAP,
  7869. .capture = {
  7870. .stream_name = "AIF1 Capture",
  7871. .rates = WCD934X_RATES_MASK,
  7872. .formats = WCD934X_FORMATS_S16_S24_LE,
  7873. .rate_min = 8000,
  7874. .rate_max = 384000,
  7875. .channels_min = 1,
  7876. .channels_max = 2,
  7877. },
  7878. .ops = &tavil_i2s_dai_ops,
  7879. },
  7880. {
  7881. .name = "tavil_i2s_rx2",
  7882. .id = AIF2_PB,
  7883. .playback = {
  7884. .stream_name = "AIF2 Playback",
  7885. .rates = WCD934X_RATES_MASK,
  7886. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7887. .rate_min = 8000,
  7888. .rate_max = 384000,
  7889. .channels_min = 1,
  7890. .channels_max = 2,
  7891. },
  7892. .ops = &tavil_i2s_dai_ops,
  7893. },
  7894. {
  7895. .name = "tavil_i2s_tx2",
  7896. .id = AIF2_CAP,
  7897. .capture = {
  7898. .stream_name = "AIF2 Capture",
  7899. .rates = WCD934X_RATES_MASK,
  7900. .formats = WCD934X_FORMATS_S16_S24_LE,
  7901. .rate_min = 8000,
  7902. .rate_max = 384000,
  7903. .channels_min = 1,
  7904. .channels_max = 2,
  7905. },
  7906. .ops = &tavil_i2s_dai_ops,
  7907. },
  7908. {
  7909. .name = "tavil_i2s_rx3",
  7910. .id = AIF3_PB,
  7911. .playback = {
  7912. .stream_name = "AIF3 Playback",
  7913. .rates = WCD934X_RATES_MASK,
  7914. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7915. .rate_min = 8000,
  7916. .rate_max = 384000,
  7917. .channels_min = 1,
  7918. .channels_max = 2,
  7919. },
  7920. .ops = &tavil_i2s_dai_ops,
  7921. },
  7922. {
  7923. .name = "tavil_i2s_tx3",
  7924. .id = AIF3_CAP,
  7925. .capture = {
  7926. .stream_name = "AIF3 Capture",
  7927. .rates = WCD934X_RATES_MASK,
  7928. .formats = WCD934X_FORMATS_S16_S24_LE,
  7929. .rate_min = 8000,
  7930. .rate_max = 384000,
  7931. .channels_min = 1,
  7932. .channels_max = 2,
  7933. },
  7934. .ops = &tavil_i2s_dai_ops,
  7935. },
  7936. };
  7937. static void tavil_codec_power_gate_digital_core(struct tavil_priv *tavil)
  7938. {
  7939. if (!tavil)
  7940. return;
  7941. mutex_lock(&tavil->power_lock);
  7942. dev_dbg(tavil->dev, "%s: Entering power gating function, %d\n",
  7943. __func__, tavil->power_active_ref);
  7944. if (tavil->power_active_ref > 0)
  7945. goto exit;
  7946. wcd9xxx_set_power_state(tavil->wcd9xxx,
  7947. WCD_REGION_POWER_COLLAPSE_BEGIN,
  7948. WCD9XXX_DIG_CORE_REGION_1);
  7949. regmap_update_bits(tavil->wcd9xxx->regmap,
  7950. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x04, 0x04);
  7951. regmap_update_bits(tavil->wcd9xxx->regmap,
  7952. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x01, 0x00);
  7953. regmap_update_bits(tavil->wcd9xxx->regmap,
  7954. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x02, 0x00);
  7955. wcd9xxx_set_power_state(tavil->wcd9xxx, WCD_REGION_POWER_DOWN,
  7956. WCD9XXX_DIG_CORE_REGION_1);
  7957. exit:
  7958. dev_dbg(tavil->dev, "%s: Exiting power gating function, %d\n",
  7959. __func__, tavil->power_active_ref);
  7960. mutex_unlock(&tavil->power_lock);
  7961. }
  7962. static void tavil_codec_power_gate_work(struct work_struct *work)
  7963. {
  7964. struct tavil_priv *tavil;
  7965. struct delayed_work *dwork;
  7966. dwork = to_delayed_work(work);
  7967. tavil = container_of(dwork, struct tavil_priv, power_gate_work);
  7968. tavil_codec_power_gate_digital_core(tavil);
  7969. }
  7970. /* called under power_lock acquisition */
  7971. static int tavil_dig_core_remove_power_collapse(struct tavil_priv *tavil)
  7972. {
  7973. regmap_write(tavil->wcd9xxx->regmap,
  7974. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x05);
  7975. regmap_write(tavil->wcd9xxx->regmap,
  7976. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x07);
  7977. regmap_update_bits(tavil->wcd9xxx->regmap,
  7978. WCD934X_CODEC_RPM_RST_CTL, 0x02, 0x00);
  7979. regmap_update_bits(tavil->wcd9xxx->regmap,
  7980. WCD934X_CODEC_RPM_RST_CTL, 0x02, 0x02);
  7981. regmap_write(tavil->wcd9xxx->regmap,
  7982. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x03);
  7983. wcd9xxx_set_power_state(tavil->wcd9xxx,
  7984. WCD_REGION_POWER_COLLAPSE_REMOVE,
  7985. WCD9XXX_DIG_CORE_REGION_1);
  7986. regcache_mark_dirty(tavil->wcd9xxx->regmap);
  7987. regcache_sync_region(tavil->wcd9xxx->regmap,
  7988. WCD934X_DIG_CORE_REG_MIN,
  7989. WCD934X_DIG_CORE_REG_MAX);
  7990. return 0;
  7991. }
  7992. static int tavil_dig_core_power_collapse(struct tavil_priv *tavil,
  7993. int req_state)
  7994. {
  7995. int cur_state;
  7996. /* Exit if feature is disabled */
  7997. if (!dig_core_collapse_enable)
  7998. return 0;
  7999. mutex_lock(&tavil->power_lock);
  8000. if (req_state == POWER_COLLAPSE)
  8001. tavil->power_active_ref--;
  8002. else if (req_state == POWER_RESUME)
  8003. tavil->power_active_ref++;
  8004. else
  8005. goto unlock_mutex;
  8006. if (tavil->power_active_ref < 0) {
  8007. dev_dbg(tavil->dev,
  8008. "%s: power_active_ref is negative, reset it\n",
  8009. __func__);
  8010. tavil->power_active_ref = 0;
  8011. goto unlock_mutex;
  8012. }
  8013. if (req_state == POWER_COLLAPSE) {
  8014. if (tavil->power_active_ref == 0) {
  8015. schedule_delayed_work(&tavil->power_gate_work,
  8016. msecs_to_jiffies(dig_core_collapse_timer * 1000));
  8017. }
  8018. } else if (req_state == POWER_RESUME) {
  8019. if (tavil->power_active_ref == 1) {
  8020. /*
  8021. * At this point, there can be two cases:
  8022. * 1. Core already in power collapse state
  8023. * 2. Timer kicked in and still did not expire or
  8024. * waiting for the power_lock
  8025. */
  8026. cur_state = wcd9xxx_get_current_power_state(
  8027. tavil->wcd9xxx,
  8028. WCD9XXX_DIG_CORE_REGION_1);
  8029. if (cur_state == WCD_REGION_POWER_DOWN) {
  8030. tavil_dig_core_remove_power_collapse(tavil);
  8031. } else {
  8032. mutex_unlock(&tavil->power_lock);
  8033. cancel_delayed_work_sync(
  8034. &tavil->power_gate_work);
  8035. mutex_lock(&tavil->power_lock);
  8036. }
  8037. }
  8038. }
  8039. unlock_mutex:
  8040. mutex_unlock(&tavil->power_lock);
  8041. return 0;
  8042. }
  8043. static int tavil_cdc_req_mclk_enable(struct tavil_priv *tavil,
  8044. bool enable)
  8045. {
  8046. int ret = 0;
  8047. if (enable) {
  8048. ret = clk_prepare_enable(tavil->wcd_ext_clk);
  8049. if (ret) {
  8050. dev_err(tavil->dev, "%s: ext clk enable failed\n",
  8051. __func__);
  8052. goto done;
  8053. }
  8054. /* get BG */
  8055. wcd_resmgr_enable_master_bias(tavil->resmgr);
  8056. /* get MCLK */
  8057. wcd_resmgr_enable_clk_block(tavil->resmgr, WCD_CLK_MCLK);
  8058. } else {
  8059. /* put MCLK */
  8060. wcd_resmgr_disable_clk_block(tavil->resmgr, WCD_CLK_MCLK);
  8061. /* put BG */
  8062. wcd_resmgr_disable_master_bias(tavil->resmgr);
  8063. clk_disable_unprepare(tavil->wcd_ext_clk);
  8064. }
  8065. done:
  8066. return ret;
  8067. }
  8068. static int __tavil_cdc_mclk_enable_locked(struct tavil_priv *tavil,
  8069. bool enable)
  8070. {
  8071. int ret = 0;
  8072. if (!tavil->wcd_ext_clk) {
  8073. dev_err(tavil->dev, "%s: wcd ext clock is NULL\n", __func__);
  8074. return -EINVAL;
  8075. }
  8076. dev_dbg(tavil->dev, "%s: mclk_enable = %u\n", __func__, enable);
  8077. if (enable) {
  8078. tavil_dig_core_power_collapse(tavil, POWER_RESUME);
  8079. tavil_vote_svs(tavil, true);
  8080. ret = tavil_cdc_req_mclk_enable(tavil, true);
  8081. if (ret)
  8082. goto done;
  8083. } else {
  8084. tavil_cdc_req_mclk_enable(tavil, false);
  8085. tavil_vote_svs(tavil, false);
  8086. tavil_dig_core_power_collapse(tavil, POWER_COLLAPSE);
  8087. }
  8088. done:
  8089. return ret;
  8090. }
  8091. static int __tavil_cdc_mclk_enable(struct tavil_priv *tavil,
  8092. bool enable)
  8093. {
  8094. int ret;
  8095. WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
  8096. ret = __tavil_cdc_mclk_enable_locked(tavil, enable);
  8097. if (enable)
  8098. wcd_resmgr_set_sido_input_src(tavil->resmgr,
  8099. SIDO_SOURCE_RCO_BG);
  8100. WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
  8101. return ret;
  8102. }
  8103. static ssize_t tavil_codec_version_read(struct snd_info_entry *entry,
  8104. void *file_private_data,
  8105. struct file *file,
  8106. char __user *buf, size_t count,
  8107. loff_t pos)
  8108. {
  8109. struct tavil_priv *tavil;
  8110. struct wcd9xxx *wcd9xxx;
  8111. char buffer[TAVIL_VERSION_ENTRY_SIZE];
  8112. int len = 0;
  8113. tavil = (struct tavil_priv *) entry->private_data;
  8114. if (!tavil) {
  8115. pr_err("%s: tavil priv is null\n", __func__);
  8116. return -EINVAL;
  8117. }
  8118. wcd9xxx = tavil->wcd9xxx;
  8119. switch (wcd9xxx->version) {
  8120. case TAVIL_VERSION_WCD9340_1_0:
  8121. len = snprintf(buffer, sizeof(buffer), "WCD9340_1_0\n");
  8122. break;
  8123. case TAVIL_VERSION_WCD9341_1_0:
  8124. len = snprintf(buffer, sizeof(buffer), "WCD9341_1_0\n");
  8125. break;
  8126. case TAVIL_VERSION_WCD9340_1_1:
  8127. len = snprintf(buffer, sizeof(buffer), "WCD9340_1_1\n");
  8128. break;
  8129. case TAVIL_VERSION_WCD9341_1_1:
  8130. len = snprintf(buffer, sizeof(buffer), "WCD9341_1_1\n");
  8131. break;
  8132. default:
  8133. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  8134. }
  8135. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  8136. }
  8137. static struct snd_info_entry_ops tavil_codec_info_ops = {
  8138. .read = tavil_codec_version_read,
  8139. };
  8140. /*
  8141. * tavil_codec_info_create_codec_entry - creates wcd934x module
  8142. * @codec_root: The parent directory
  8143. * @codec: Codec instance
  8144. *
  8145. * Creates wcd934x module and version entry under the given
  8146. * parent directory.
  8147. *
  8148. * Return: 0 on success or negative error code on failure.
  8149. */
  8150. int tavil_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  8151. struct snd_soc_codec *codec)
  8152. {
  8153. struct snd_info_entry *version_entry;
  8154. struct tavil_priv *tavil;
  8155. struct snd_soc_card *card;
  8156. if (!codec_root || !codec)
  8157. return -EINVAL;
  8158. tavil = snd_soc_codec_get_drvdata(codec);
  8159. card = codec->component.card;
  8160. tavil->entry = snd_info_create_subdir(codec_root->module,
  8161. "tavil", codec_root);
  8162. if (!tavil->entry) {
  8163. dev_dbg(codec->dev, "%s: failed to create wcd934x entry\n",
  8164. __func__);
  8165. return -ENOMEM;
  8166. }
  8167. version_entry = snd_info_create_card_entry(card->snd_card,
  8168. "version",
  8169. tavil->entry);
  8170. if (!version_entry) {
  8171. dev_dbg(codec->dev, "%s: failed to create wcd934x version entry\n",
  8172. __func__);
  8173. return -ENOMEM;
  8174. }
  8175. version_entry->private_data = tavil;
  8176. version_entry->size = TAVIL_VERSION_ENTRY_SIZE;
  8177. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  8178. version_entry->c.ops = &tavil_codec_info_ops;
  8179. if (snd_info_register(version_entry) < 0) {
  8180. snd_info_free_entry(version_entry);
  8181. return -ENOMEM;
  8182. }
  8183. tavil->version_entry = version_entry;
  8184. return 0;
  8185. }
  8186. EXPORT_SYMBOL(tavil_codec_info_create_codec_entry);
  8187. /**
  8188. * tavil_cdc_mclk_enable - Enable/disable codec mclk
  8189. *
  8190. * @codec: codec instance
  8191. * @enable: Indicates clk enable or disable
  8192. *
  8193. * Returns 0 on Success and error on failure
  8194. */
  8195. int tavil_cdc_mclk_enable(struct snd_soc_codec *codec, bool enable)
  8196. {
  8197. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  8198. return __tavil_cdc_mclk_enable(tavil, enable);
  8199. }
  8200. EXPORT_SYMBOL(tavil_cdc_mclk_enable);
  8201. static int __tavil_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  8202. bool enable)
  8203. {
  8204. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  8205. int ret = 0;
  8206. if (enable) {
  8207. if (wcd_resmgr_get_clk_type(tavil->resmgr) ==
  8208. WCD_CLK_RCO) {
  8209. ret = wcd_resmgr_enable_clk_block(tavil->resmgr,
  8210. WCD_CLK_RCO);
  8211. } else {
  8212. ret = tavil_cdc_req_mclk_enable(tavil, true);
  8213. if (ret) {
  8214. dev_err(codec->dev,
  8215. "%s: mclk_enable failed, err = %d\n",
  8216. __func__, ret);
  8217. goto done;
  8218. }
  8219. wcd_resmgr_set_sido_input_src(tavil->resmgr,
  8220. SIDO_SOURCE_RCO_BG);
  8221. ret = wcd_resmgr_enable_clk_block(tavil->resmgr,
  8222. WCD_CLK_RCO);
  8223. ret |= tavil_cdc_req_mclk_enable(tavil, false);
  8224. }
  8225. } else {
  8226. ret = wcd_resmgr_disable_clk_block(tavil->resmgr,
  8227. WCD_CLK_RCO);
  8228. }
  8229. if (ret) {
  8230. dev_err(codec->dev, "%s: Error in %s RCO\n",
  8231. __func__, (enable ? "enabling" : "disabling"));
  8232. ret = -EINVAL;
  8233. }
  8234. done:
  8235. return ret;
  8236. }
  8237. /*
  8238. * tavil_codec_internal_rco_ctrl: Enable/Disable codec's RCO clock
  8239. * @codec: Handle to the codec
  8240. * @enable: Indicates whether clock should be enabled or disabled
  8241. */
  8242. static int tavil_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  8243. bool enable)
  8244. {
  8245. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  8246. int ret = 0;
  8247. WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
  8248. ret = __tavil_codec_internal_rco_ctrl(codec, enable);
  8249. WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
  8250. return ret;
  8251. }
  8252. /*
  8253. * tavil_cdc_mclk_tx_enable: Enable/Disable codec's clock for TX path
  8254. * @codec: Handle to codec
  8255. * @enable: Indicates whether clock should be enabled or disabled
  8256. */
  8257. int tavil_cdc_mclk_tx_enable(struct snd_soc_codec *codec, bool enable)
  8258. {
  8259. struct tavil_priv *tavil_p;
  8260. int ret = 0;
  8261. bool clk_mode;
  8262. bool clk_internal;
  8263. if (!codec)
  8264. return -EINVAL;
  8265. tavil_p = snd_soc_codec_get_drvdata(codec);
  8266. clk_mode = test_bit(CLK_MODE, &tavil_p->status_mask);
  8267. clk_internal = test_bit(CLK_INTERNAL, &tavil_p->status_mask);
  8268. dev_dbg(codec->dev, "%s: clkmode: %d, enable: %d, clk_internal: %d\n",
  8269. __func__, clk_mode, enable, clk_internal);
  8270. if (clk_mode || clk_internal) {
  8271. if (enable) {
  8272. wcd_resmgr_enable_master_bias(tavil_p->resmgr);
  8273. tavil_dig_core_power_collapse(tavil_p, POWER_RESUME);
  8274. tavil_vote_svs(tavil_p, true);
  8275. ret = tavil_codec_internal_rco_ctrl(codec, enable);
  8276. set_bit(CLK_INTERNAL, &tavil_p->status_mask);
  8277. } else {
  8278. clear_bit(CLK_INTERNAL, &tavil_p->status_mask);
  8279. tavil_codec_internal_rco_ctrl(codec, enable);
  8280. tavil_vote_svs(tavil_p, false);
  8281. tavil_dig_core_power_collapse(tavil_p, POWER_COLLAPSE);
  8282. wcd_resmgr_disable_master_bias(tavil_p->resmgr);
  8283. }
  8284. } else {
  8285. ret = __tavil_cdc_mclk_enable(tavil_p, enable);
  8286. }
  8287. return ret;
  8288. }
  8289. EXPORT_SYMBOL(tavil_cdc_mclk_tx_enable);
  8290. static const struct wcd_resmgr_cb tavil_resmgr_cb = {
  8291. .cdc_rco_ctrl = __tavil_codec_internal_rco_ctrl,
  8292. };
  8293. static const struct tavil_reg_mask_val tavil_codec_mclk2_1_1_defaults[] = {
  8294. {WCD934X_CLK_SYS_MCLK2_PRG1, 0x60, 0x20},
  8295. };
  8296. static const struct tavil_reg_mask_val tavil_codec_mclk2_1_0_defaults[] = {
  8297. /*
  8298. * PLL Settings:
  8299. * Clock Root: MCLK2,
  8300. * Clock Source: EXT_CLK,
  8301. * Clock Destination: MCLK2
  8302. * Clock Freq In: 19.2MHz,
  8303. * Clock Freq Out: 11.2896MHz
  8304. */
  8305. {WCD934X_CLK_SYS_MCLK2_PRG1, 0x60, 0x20},
  8306. {WCD934X_CLK_SYS_INT_POST_DIV_REG0, 0xFF, 0x5E},
  8307. {WCD934X_CLK_SYS_INT_POST_DIV_REG1, 0x1F, 0x1F},
  8308. {WCD934X_CLK_SYS_INT_REF_DIV_REG0, 0xFF, 0x54},
  8309. {WCD934X_CLK_SYS_INT_REF_DIV_REG1, 0xFF, 0x01},
  8310. {WCD934X_CLK_SYS_INT_FILTER_REG1, 0x07, 0x04},
  8311. {WCD934X_CLK_SYS_INT_PLL_L_VAL, 0xFF, 0x93},
  8312. {WCD934X_CLK_SYS_INT_PLL_N_VAL, 0xFF, 0xFA},
  8313. {WCD934X_CLK_SYS_INT_TEST_REG0, 0xFF, 0x90},
  8314. {WCD934X_CLK_SYS_INT_PFD_CP_DSM_PROG, 0xFF, 0x7E},
  8315. {WCD934X_CLK_SYS_INT_VCO_PROG, 0xFF, 0xF8},
  8316. {WCD934X_CLK_SYS_INT_TEST_REG1, 0xFF, 0x68},
  8317. {WCD934X_CLK_SYS_INT_LDO_LOCK_CFG, 0xFF, 0x40},
  8318. {WCD934X_CLK_SYS_INT_DIG_LOCK_DET_CFG, 0xFF, 0x32},
  8319. };
  8320. static const struct tavil_reg_mask_val tavil_codec_reg_defaults[] = {
  8321. {WCD934X_BIAS_VBG_FINE_ADJ, 0xFF, 0x75},
  8322. {WCD934X_CODEC_CPR_SVS_CX_VDD, 0xFF, 0x7C}, /* value in svs mode */
  8323. {WCD934X_CODEC_CPR_SVS2_CX_VDD, 0xFF, 0x58}, /* value in svs2 mode */
  8324. {WCD934X_CDC_RX0_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8325. {WCD934X_CDC_RX1_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8326. {WCD934X_CDC_RX2_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8327. {WCD934X_CDC_RX3_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8328. {WCD934X_CDC_RX4_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8329. {WCD934X_CDC_RX7_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8330. {WCD934X_CDC_RX8_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  8331. {WCD934X_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
  8332. {WCD934X_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
  8333. {WCD934X_CDC_RX0_RX_PATH_SEC0, 0x08, 0x0},
  8334. {WCD934X_CDC_CLSH_DECAY_CTRL, 0x03, 0x0},
  8335. {WCD934X_MICB1_TEST_CTL_2, 0x07, 0x01},
  8336. {WCD934X_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  8337. {WCD934X_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  8338. {WCD934X_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  8339. {WCD934X_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  8340. {WCD934X_CPE_SS_CPARMAD_BUFRDY_INT_PERIOD, 0x1F, 0x09},
  8341. {WCD934X_CDC_TX0_TX_PATH_CFG1, 0x01, 0x00},
  8342. {WCD934X_CDC_TX1_TX_PATH_CFG1, 0x01, 0x00},
  8343. {WCD934X_CDC_TX2_TX_PATH_CFG1, 0x01, 0x00},
  8344. {WCD934X_CDC_TX3_TX_PATH_CFG1, 0x01, 0x00},
  8345. {WCD934X_CDC_TX4_TX_PATH_CFG1, 0x01, 0x00},
  8346. {WCD934X_CDC_TX5_TX_PATH_CFG1, 0x01, 0x00},
  8347. {WCD934X_CDC_TX6_TX_PATH_CFG1, 0x01, 0x00},
  8348. {WCD934X_CDC_TX7_TX_PATH_CFG1, 0x01, 0x00},
  8349. {WCD934X_CDC_TX8_TX_PATH_CFG1, 0x01, 0x00},
  8350. {WCD934X_RX_OCP_CTL, 0x0F, 0x02}, /* OCP number of attempts is 2 */
  8351. {WCD934X_HPH_OCP_CTL, 0xFF, 0x3A}, /* OCP current limit */
  8352. {WCD934X_HPH_L_TEST, 0x01, 0x01},
  8353. {WCD934X_HPH_R_TEST, 0x01, 0x01},
  8354. {WCD934X_CPE_FLL_CONFIG_CTL_2, 0xFF, 0x20},
  8355. {WCD934X_MBHC_NEW_CTL_2, 0x0C, 0x00},
  8356. {WCD934X_CODEC_RPM_CLK_MCLK_CFG, 0x04, 0x04},
  8357. };
  8358. static const struct tavil_reg_mask_val tavil_codec_reg_init_1_1_val[] = {
  8359. {WCD934X_CDC_COMPANDER1_CTL7, 0x1E, 0x06},
  8360. {WCD934X_CDC_COMPANDER2_CTL7, 0x1E, 0x06},
  8361. {WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0xFF, 0x84},
  8362. {WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0xFF, 0x84},
  8363. {WCD934X_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
  8364. {WCD934X_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
  8365. };
  8366. static const struct tavil_cpr_reg_defaults cpr_defaults[] = {
  8367. { 0x00000820, 0x00000094 },
  8368. { 0x00000fC0, 0x00000048 },
  8369. { 0x0000f000, 0x00000044 },
  8370. { 0x0000bb80, 0xC0000178 },
  8371. { 0x00000000, 0x00000160 },
  8372. { 0x10854522, 0x00000060 },
  8373. { 0x10854509, 0x00000064 },
  8374. { 0x108544dd, 0x00000068 },
  8375. { 0x108544ad, 0x0000006C },
  8376. { 0x0000077E, 0x00000070 },
  8377. { 0x000007da, 0x00000074 },
  8378. { 0x00000000, 0x00000078 },
  8379. { 0x00000000, 0x0000007C },
  8380. { 0x00042029, 0x00000080 },
  8381. { 0x4002002A, 0x00000090 },
  8382. { 0x4002002B, 0x00000090 },
  8383. };
  8384. static const struct tavil_reg_mask_val tavil_codec_reg_init_common_val[] = {
  8385. {WCD934X_CDC_CLSH_K2_MSB, 0x0F, 0x00},
  8386. {WCD934X_CDC_CLSH_K2_LSB, 0xFF, 0x60},
  8387. {WCD934X_CPE_SS_DMIC_CFG, 0x80, 0x00},
  8388. {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x58},
  8389. {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x58},
  8390. {WCD934X_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
  8391. {WCD934X_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
  8392. {WCD934X_CDC_TOP_TOP_CFG1, 0x02, 0x02},
  8393. {WCD934X_CDC_TOP_TOP_CFG1, 0x01, 0x01},
  8394. {WCD934X_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  8395. {WCD934X_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  8396. {WCD934X_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  8397. {WCD934X_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  8398. {WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0x01, 0x01},
  8399. {WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL, 0x01, 0x01},
  8400. {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  8401. {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  8402. {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  8403. {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  8404. {WCD934X_CODEC_RPM_CLK_GATE, 0x08, 0x00},
  8405. {WCD934X_TLMM_DMIC3_CLK_PINCFG, 0xFF, 0x0a},
  8406. {WCD934X_TLMM_DMIC3_DATA_PINCFG, 0xFF, 0x0a},
  8407. {WCD934X_CPE_SS_SVA_CFG, 0x60, 0x00},
  8408. {WCD934X_CPE_SS_CPAR_CFG, 0x10, 0x10},
  8409. {WCD934X_MICB1_TEST_CTL_1, 0xff, 0xfa},
  8410. {WCD934X_MICB2_TEST_CTL_1, 0xff, 0xfa},
  8411. {WCD934X_MICB3_TEST_CTL_1, 0xff, 0xfa},
  8412. {WCD934X_MICB4_TEST_CTL_1, 0xff, 0xfa},
  8413. };
  8414. static void tavil_codec_init_reg(struct tavil_priv *priv)
  8415. {
  8416. struct snd_soc_codec *codec = priv->codec;
  8417. u32 i;
  8418. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_init_common_val); i++)
  8419. snd_soc_update_bits(codec,
  8420. tavil_codec_reg_init_common_val[i].reg,
  8421. tavil_codec_reg_init_common_val[i].mask,
  8422. tavil_codec_reg_init_common_val[i].val);
  8423. if (TAVIL_IS_1_1(priv->wcd9xxx)) {
  8424. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_init_1_1_val); i++)
  8425. snd_soc_update_bits(codec,
  8426. tavil_codec_reg_init_1_1_val[i].reg,
  8427. tavil_codec_reg_init_1_1_val[i].mask,
  8428. tavil_codec_reg_init_1_1_val[i].val);
  8429. }
  8430. }
  8431. static const struct tavil_reg_mask_val tavil_codec_reg_i2c_defaults[] = {
  8432. {WCD934X_CLK_SYS_MCLK_PRG, 0x40, 0x00},
  8433. {WCD934X_CODEC_RPM_CLK_GATE, 0x03, 0x01},
  8434. {WCD934X_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x00},
  8435. {WCD934X_CODEC_RPM_CLK_MCLK_CFG, 0x05, 0x05},
  8436. {WCD934X_DATA_HUB_RX0_CFG, 0x71, 0x31},
  8437. {WCD934X_DATA_HUB_RX1_CFG, 0x71, 0x31},
  8438. {WCD934X_DATA_HUB_RX2_CFG, 0x03, 0x01},
  8439. {WCD934X_DATA_HUB_RX3_CFG, 0x03, 0x01},
  8440. {WCD934X_DATA_HUB_I2S_TX0_CFG, 0x01, 0x01},
  8441. {WCD934X_DATA_HUB_I2S_TX0_CFG, 0x04, 0x01},
  8442. {WCD934X_DATA_HUB_I2S_TX1_0_CFG, 0x01, 0x01},
  8443. {WCD934X_DATA_HUB_I2S_TX1_1_CFG, 0x05, 0x05},
  8444. {WCD934X_CHIP_TIER_CTRL_ALT_FUNC_EN, 0x1, 0x1},
  8445. };
  8446. static void tavil_update_reg_defaults(struct tavil_priv *tavil)
  8447. {
  8448. u32 i;
  8449. struct wcd9xxx *wcd9xxx;
  8450. wcd9xxx = tavil->wcd9xxx;
  8451. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_defaults); i++)
  8452. regmap_update_bits(wcd9xxx->regmap,
  8453. tavil_codec_reg_defaults[i].reg,
  8454. tavil_codec_reg_defaults[i].mask,
  8455. tavil_codec_reg_defaults[i].val);
  8456. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  8457. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_i2c_defaults); i++) {
  8458. regmap_update_bits(wcd9xxx->regmap,
  8459. tavil_codec_reg_i2c_defaults[i].reg,
  8460. tavil_codec_reg_i2c_defaults[i].mask,
  8461. tavil_codec_reg_i2c_defaults[i].val);
  8462. }
  8463. }
  8464. }
  8465. static void tavil_update_cpr_defaults(struct tavil_priv *tavil)
  8466. {
  8467. int i;
  8468. struct wcd9xxx *wcd9xxx;
  8469. wcd9xxx = tavil->wcd9xxx;
  8470. if (!TAVIL_IS_1_1(wcd9xxx))
  8471. return;
  8472. __tavil_cdc_mclk_enable(tavil, true);
  8473. regmap_write(wcd9xxx->regmap, WCD934X_CODEC_CPR_SVS2_MIN_CX_VDD, 0x2C);
  8474. regmap_update_bits(wcd9xxx->regmap, WCD934X_CODEC_RPM_CLK_GATE,
  8475. 0x10, 0x00);
  8476. for (i = 0; i < ARRAY_SIZE(cpr_defaults); i++) {
  8477. regmap_bulk_write(wcd9xxx->regmap,
  8478. WCD934X_CODEC_CPR_WR_DATA_0,
  8479. (u8 *)&cpr_defaults[i].wr_data, 4);
  8480. regmap_bulk_write(wcd9xxx->regmap,
  8481. WCD934X_CODEC_CPR_WR_ADDR_0,
  8482. (u8 *)&cpr_defaults[i].wr_addr, 4);
  8483. }
  8484. __tavil_cdc_mclk_enable(tavil, false);
  8485. }
  8486. static void tavil_slim_interface_init_reg(struct snd_soc_codec *codec)
  8487. {
  8488. int i;
  8489. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  8490. for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
  8491. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  8492. WCD934X_SLIM_PGD_PORT_INT_RX_EN0 + i,
  8493. 0xFF);
  8494. }
  8495. static irqreturn_t tavil_misc_irq(int irq, void *data)
  8496. {
  8497. struct tavil_priv *tavil = data;
  8498. int misc_val;
  8499. /* Find source of interrupt */
  8500. regmap_read(tavil->wcd9xxx->regmap, WCD934X_INTR_CODEC_MISC_STATUS,
  8501. &misc_val);
  8502. if (misc_val & 0x08) {
  8503. dev_info(tavil->dev, "%s: irq: %d, DSD DC detected!\n",
  8504. __func__, irq);
  8505. /* DSD DC interrupt, reset DSD path */
  8506. tavil_dsd_reset(tavil->dsd_config);
  8507. } else {
  8508. dev_err(tavil->dev, "%s: Codec misc irq: %d, val: 0x%x\n",
  8509. __func__, irq, misc_val);
  8510. }
  8511. /* Clear interrupt status */
  8512. regmap_update_bits(tavil->wcd9xxx->regmap,
  8513. WCD934X_INTR_CODEC_MISC_CLEAR, misc_val, 0x00);
  8514. return IRQ_HANDLED;
  8515. }
  8516. static irqreturn_t tavil_slimbus_irq(int irq, void *data)
  8517. {
  8518. struct tavil_priv *tavil = data;
  8519. unsigned long status = 0;
  8520. int i, j, port_id, k;
  8521. u32 bit;
  8522. u8 val, int_val = 0;
  8523. bool tx, cleared;
  8524. unsigned short reg = 0;
  8525. for (i = WCD934X_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
  8526. i <= WCD934X_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
  8527. val = wcd9xxx_interface_reg_read(tavil->wcd9xxx, i);
  8528. status |= ((u32)val << (8 * j));
  8529. }
  8530. for_each_set_bit(j, &status, 32) {
  8531. tx = (j >= 16 ? true : false);
  8532. port_id = (tx ? j - 16 : j);
  8533. val = wcd9xxx_interface_reg_read(tavil->wcd9xxx,
  8534. WCD934X_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
  8535. if (val) {
  8536. if (!tx)
  8537. reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 +
  8538. (port_id / 8);
  8539. else
  8540. reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
  8541. (port_id / 8);
  8542. int_val = wcd9xxx_interface_reg_read(
  8543. tavil->wcd9xxx, reg);
  8544. /*
  8545. * Ignore interrupts for ports for which the
  8546. * interrupts are not specifically enabled.
  8547. */
  8548. if (!(int_val & (1 << (port_id % 8))))
  8549. continue;
  8550. }
  8551. if (val & WCD934X_SLIM_IRQ_OVERFLOW)
  8552. dev_err_ratelimited(tavil->dev, "%s: overflow error on %s port %d, value %x\n",
  8553. __func__, (tx ? "TX" : "RX"), port_id, val);
  8554. if (val & WCD934X_SLIM_IRQ_UNDERFLOW)
  8555. dev_err_ratelimited(tavil->dev, "%s: underflow error on %s port %d, value %x\n",
  8556. __func__, (tx ? "TX" : "RX"), port_id, val);
  8557. if ((val & WCD934X_SLIM_IRQ_OVERFLOW) ||
  8558. (val & WCD934X_SLIM_IRQ_UNDERFLOW)) {
  8559. if (!tx)
  8560. reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 +
  8561. (port_id / 8);
  8562. else
  8563. reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
  8564. (port_id / 8);
  8565. int_val = wcd9xxx_interface_reg_read(
  8566. tavil->wcd9xxx, reg);
  8567. if (int_val & (1 << (port_id % 8))) {
  8568. int_val = int_val ^ (1 << (port_id % 8));
  8569. wcd9xxx_interface_reg_write(tavil->wcd9xxx,
  8570. reg, int_val);
  8571. }
  8572. }
  8573. if (val & WCD934X_SLIM_IRQ_PORT_CLOSED) {
  8574. /*
  8575. * INT SOURCE register starts from RX to TX
  8576. * but port number in the ch_mask is in opposite way
  8577. */
  8578. bit = (tx ? j - 16 : j + 16);
  8579. dev_dbg(tavil->dev, "%s: %s port %d closed value %x, bit %u\n",
  8580. __func__, (tx ? "TX" : "RX"), port_id, val,
  8581. bit);
  8582. for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
  8583. dev_dbg(tavil->dev, "%s: tavil->dai[%d].ch_mask = 0x%lx\n",
  8584. __func__, k, tavil->dai[k].ch_mask);
  8585. if (test_and_clear_bit(bit,
  8586. &tavil->dai[k].ch_mask)) {
  8587. cleared = true;
  8588. if (!tavil->dai[k].ch_mask)
  8589. wake_up(
  8590. &tavil->dai[k].dai_wait);
  8591. /*
  8592. * There are cases when multiple DAIs
  8593. * might be using the same slimbus
  8594. * channel. Hence don't break here.
  8595. */
  8596. }
  8597. }
  8598. WARN(!cleared,
  8599. "Couldn't find slimbus %s port %d for closing\n",
  8600. (tx ? "TX" : "RX"), port_id);
  8601. }
  8602. wcd9xxx_interface_reg_write(tavil->wcd9xxx,
  8603. WCD934X_SLIM_PGD_PORT_INT_CLR_RX_0 +
  8604. (j / 8),
  8605. 1 << (j % 8));
  8606. }
  8607. return IRQ_HANDLED;
  8608. }
  8609. static int tavil_setup_irqs(struct tavil_priv *tavil)
  8610. {
  8611. int ret = 0;
  8612. struct snd_soc_codec *codec = tavil->codec;
  8613. struct wcd9xxx *wcd9xxx = tavil->wcd9xxx;
  8614. struct wcd9xxx_core_resource *core_res =
  8615. &wcd9xxx->core_res;
  8616. ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
  8617. tavil_slimbus_irq, "SLIMBUS Slave", tavil);
  8618. if (ret)
  8619. dev_err(codec->dev, "%s: Failed to request irq %d\n", __func__,
  8620. WCD9XXX_IRQ_SLIMBUS);
  8621. else
  8622. tavil_slim_interface_init_reg(codec);
  8623. /* Register for misc interrupts as well */
  8624. ret = wcd9xxx_request_irq(core_res, WCD934X_IRQ_MISC,
  8625. tavil_misc_irq, "CDC MISC Irq", tavil);
  8626. if (ret)
  8627. dev_err(codec->dev, "%s: Failed to request cdc misc irq\n",
  8628. __func__);
  8629. return ret;
  8630. }
  8631. static void tavil_init_slim_slave_cfg(struct snd_soc_codec *codec)
  8632. {
  8633. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  8634. struct afe_param_cdc_slimbus_slave_cfg *cfg;
  8635. struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
  8636. uint64_t eaddr = 0;
  8637. cfg = &priv->slimbus_slave_cfg;
  8638. cfg->minor_version = 1;
  8639. cfg->tx_slave_port_offset = 0;
  8640. cfg->rx_slave_port_offset = 16;
  8641. memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
  8642. WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
  8643. cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
  8644. cfg->device_enum_addr_msw = eaddr >> 32;
  8645. dev_dbg(codec->dev, "%s: slimbus logical address 0x%llx\n",
  8646. __func__, eaddr);
  8647. }
  8648. static void tavil_cleanup_irqs(struct tavil_priv *tavil)
  8649. {
  8650. struct wcd9xxx *wcd9xxx = tavil->wcd9xxx;
  8651. struct wcd9xxx_core_resource *core_res =
  8652. &wcd9xxx->core_res;
  8653. wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tavil);
  8654. wcd9xxx_free_irq(core_res, WCD934X_IRQ_MISC, tavil);
  8655. }
  8656. /*
  8657. * wcd934x_get_micb_vout_ctl_val: converts micbias from volts to register value
  8658. * @micb_mv: micbias in mv
  8659. *
  8660. * return register value converted
  8661. */
  8662. int wcd934x_get_micb_vout_ctl_val(u32 micb_mv)
  8663. {
  8664. /* min micbias voltage is 1V and maximum is 2.85V */
  8665. if (micb_mv < 1000 || micb_mv > 2850) {
  8666. pr_err("%s: unsupported micbias voltage\n", __func__);
  8667. return -EINVAL;
  8668. }
  8669. return (micb_mv - 1000) / 50;
  8670. }
  8671. EXPORT_SYMBOL(wcd934x_get_micb_vout_ctl_val);
  8672. static int tavil_handle_pdata(struct tavil_priv *tavil,
  8673. struct wcd9xxx_pdata *pdata)
  8674. {
  8675. struct snd_soc_codec *codec = tavil->codec;
  8676. u8 mad_dmic_ctl_val;
  8677. u8 anc_ctl_value;
  8678. u32 def_dmic_rate, dmic_clk_drv;
  8679. int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
  8680. int rc = 0;
  8681. if (!pdata) {
  8682. dev_err(codec->dev, "%s: NULL pdata\n", __func__);
  8683. return -ENODEV;
  8684. }
  8685. /* set micbias voltage */
  8686. vout_ctl_1 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  8687. vout_ctl_2 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  8688. vout_ctl_3 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  8689. vout_ctl_4 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  8690. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
  8691. vout_ctl_3 < 0 || vout_ctl_4 < 0) {
  8692. rc = -EINVAL;
  8693. goto done;
  8694. }
  8695. snd_soc_update_bits(codec, WCD934X_ANA_MICB1, 0x3F, vout_ctl_1);
  8696. snd_soc_update_bits(codec, WCD934X_ANA_MICB2, 0x3F, vout_ctl_2);
  8697. snd_soc_update_bits(codec, WCD934X_ANA_MICB3, 0x3F, vout_ctl_3);
  8698. snd_soc_update_bits(codec, WCD934X_ANA_MICB4, 0x3F, vout_ctl_4);
  8699. /* Set the DMIC sample rate */
  8700. switch (pdata->mclk_rate) {
  8701. case WCD934X_MCLK_CLK_9P6MHZ:
  8702. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  8703. break;
  8704. case WCD934X_MCLK_CLK_12P288MHZ:
  8705. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
  8706. break;
  8707. default:
  8708. /* should never happen */
  8709. dev_err(codec->dev, "%s: Invalid mclk_rate %d\n",
  8710. __func__, pdata->mclk_rate);
  8711. rc = -EINVAL;
  8712. goto done;
  8713. };
  8714. if (pdata->dmic_sample_rate ==
  8715. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  8716. dev_info(codec->dev, "%s: dmic_rate invalid default = %d\n",
  8717. __func__, def_dmic_rate);
  8718. pdata->dmic_sample_rate = def_dmic_rate;
  8719. }
  8720. if (pdata->mad_dmic_sample_rate ==
  8721. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  8722. dev_info(codec->dev, "%s: mad_dmic_rate invalid default = %d\n",
  8723. __func__, def_dmic_rate);
  8724. /*
  8725. * use dmic_sample_rate as the default for MAD
  8726. * if mad dmic sample rate is undefined
  8727. */
  8728. pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
  8729. }
  8730. if (pdata->dmic_clk_drv ==
  8731. WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
  8732. pdata->dmic_clk_drv = WCD934X_DMIC_CLK_DRIVE_DEFAULT;
  8733. dev_dbg(codec->dev,
  8734. "%s: dmic_clk_strength invalid, default = %d\n",
  8735. __func__, pdata->dmic_clk_drv);
  8736. }
  8737. switch (pdata->dmic_clk_drv) {
  8738. case 2:
  8739. dmic_clk_drv = 0;
  8740. break;
  8741. case 4:
  8742. dmic_clk_drv = 1;
  8743. break;
  8744. case 8:
  8745. dmic_clk_drv = 2;
  8746. break;
  8747. case 16:
  8748. dmic_clk_drv = 3;
  8749. break;
  8750. default:
  8751. dev_err(codec->dev,
  8752. "%s: invalid dmic_clk_drv %d, using default\n",
  8753. __func__, pdata->dmic_clk_drv);
  8754. dmic_clk_drv = 0;
  8755. break;
  8756. }
  8757. snd_soc_update_bits(codec, WCD934X_TEST_DEBUG_PAD_DRVCTL_0,
  8758. 0x0C, dmic_clk_drv << 2);
  8759. /*
  8760. * Default the DMIC clk rates to mad_dmic_sample_rate,
  8761. * whereas, the anc/txfe dmic rates to dmic_sample_rate
  8762. * since the anc/txfe are independent of mad block.
  8763. */
  8764. mad_dmic_ctl_val = tavil_get_dmic_clk_val(tavil->codec,
  8765. pdata->mclk_rate,
  8766. pdata->mad_dmic_sample_rate);
  8767. snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC0_CTL,
  8768. 0x0E, mad_dmic_ctl_val << 1);
  8769. snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC1_CTL,
  8770. 0x0E, mad_dmic_ctl_val << 1);
  8771. snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC2_CTL,
  8772. 0x0E, mad_dmic_ctl_val << 1);
  8773. if (dmic_clk_drv == WCD934X_DMIC_CLK_DIV_2)
  8774. anc_ctl_value = WCD934X_ANC_DMIC_X2_FULL_RATE;
  8775. else
  8776. anc_ctl_value = WCD934X_ANC_DMIC_X2_HALF_RATE;
  8777. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_2_CTL,
  8778. 0x40, anc_ctl_value << 6);
  8779. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_2_CTL,
  8780. 0x20, anc_ctl_value << 5);
  8781. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_2_CTL,
  8782. 0x40, anc_ctl_value << 6);
  8783. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_2_CTL,
  8784. 0x20, anc_ctl_value << 5);
  8785. done:
  8786. return rc;
  8787. }
  8788. static void tavil_cdc_vote_svs(struct snd_soc_codec *codec, bool vote)
  8789. {
  8790. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  8791. return tavil_vote_svs(tavil, vote);
  8792. }
  8793. static struct wcd_dsp_cdc_cb cdc_cb = {
  8794. .cdc_clk_en = tavil_codec_internal_rco_ctrl,
  8795. .cdc_vote_svs = tavil_cdc_vote_svs,
  8796. };
  8797. static int tavil_wdsp_initialize(struct snd_soc_codec *codec)
  8798. {
  8799. struct wcd9xxx *control;
  8800. struct tavil_priv *tavil;
  8801. struct wcd_dsp_params params;
  8802. int ret = 0;
  8803. control = dev_get_drvdata(codec->dev->parent);
  8804. tavil = snd_soc_codec_get_drvdata(codec);
  8805. params.cb = &cdc_cb;
  8806. params.irqs.cpe_ipc1_irq = WCD934X_IRQ_CPE1_INTR;
  8807. params.irqs.cpe_err_irq = WCD934X_IRQ_CPE_ERROR;
  8808. params.irqs.fatal_irqs = CPE_FATAL_IRQS;
  8809. params.clk_rate = control->mclk_rate;
  8810. params.dsp_instance = 0;
  8811. wcd_dsp_cntl_init(codec, &params, &tavil->wdsp_cntl);
  8812. if (!tavil->wdsp_cntl) {
  8813. dev_err(tavil->dev, "%s: wcd-dsp-control init failed\n",
  8814. __func__);
  8815. ret = -EINVAL;
  8816. }
  8817. return ret;
  8818. }
  8819. /*
  8820. * tavil_soc_get_mbhc: get wcd934x_mbhc handle of corresponding codec
  8821. * @codec: handle to snd_soc_codec *
  8822. *
  8823. * return wcd934x_mbhc handle or error code in case of failure
  8824. */
  8825. struct wcd934x_mbhc *tavil_soc_get_mbhc(struct snd_soc_codec *codec)
  8826. {
  8827. struct tavil_priv *tavil;
  8828. if (!codec) {
  8829. pr_err("%s: Invalid params, NULL codec\n", __func__);
  8830. return NULL;
  8831. }
  8832. tavil = snd_soc_codec_get_drvdata(codec);
  8833. if (!tavil) {
  8834. pr_err("%s: Invalid params, NULL tavil\n", __func__);
  8835. return NULL;
  8836. }
  8837. return tavil->mbhc;
  8838. }
  8839. EXPORT_SYMBOL(tavil_soc_get_mbhc);
  8840. static void tavil_mclk2_reg_defaults(struct tavil_priv *tavil)
  8841. {
  8842. int i;
  8843. struct snd_soc_codec *codec = tavil->codec;
  8844. if (TAVIL_IS_1_0(tavil->wcd9xxx)) {
  8845. /* MCLK2 configuration */
  8846. for (i = 0; i < ARRAY_SIZE(tavil_codec_mclk2_1_0_defaults); i++)
  8847. snd_soc_update_bits(codec,
  8848. tavil_codec_mclk2_1_0_defaults[i].reg,
  8849. tavil_codec_mclk2_1_0_defaults[i].mask,
  8850. tavil_codec_mclk2_1_0_defaults[i].val);
  8851. }
  8852. if (TAVIL_IS_1_1(tavil->wcd9xxx)) {
  8853. /* MCLK2 configuration */
  8854. for (i = 0; i < ARRAY_SIZE(tavil_codec_mclk2_1_1_defaults); i++)
  8855. snd_soc_update_bits(codec,
  8856. tavil_codec_mclk2_1_1_defaults[i].reg,
  8857. tavil_codec_mclk2_1_1_defaults[i].mask,
  8858. tavil_codec_mclk2_1_1_defaults[i].val);
  8859. }
  8860. }
  8861. static int tavil_device_down(struct wcd9xxx *wcd9xxx)
  8862. {
  8863. struct snd_soc_codec *codec;
  8864. struct tavil_priv *priv;
  8865. int count;
  8866. int decimator;
  8867. int ret;
  8868. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  8869. if (!codec->component.card) {
  8870. dev_err(codec->dev, "%s: sound card is not enumerated.\n",
  8871. __func__);
  8872. return -EINVAL;
  8873. }
  8874. priv = snd_soc_codec_get_drvdata(codec);
  8875. for (count = 0; count < NUM_CODEC_DAIS; count++)
  8876. priv->dai[count].bus_down_in_recovery = true;
  8877. snd_event_notify(priv->dev->parent, SND_EVENT_DOWN);
  8878. priv->mbhc->wcd_mbhc.deinit_in_progress = true;
  8879. if (delayed_work_pending(&priv->spk_anc_dwork.dwork))
  8880. cancel_delayed_work(&priv->spk_anc_dwork.dwork);
  8881. for (decimator = 0; decimator < WCD934X_NUM_DECIMATORS; decimator++) {
  8882. if (delayed_work_pending
  8883. (&priv->tx_mute_dwork[decimator].dwork))
  8884. cancel_delayed_work
  8885. (&priv->tx_mute_dwork[decimator].dwork);
  8886. if (delayed_work_pending
  8887. (&priv->tx_hpf_work[decimator].dwork))
  8888. cancel_delayed_work
  8889. (&priv->tx_hpf_work[decimator].dwork);
  8890. }
  8891. if (delayed_work_pending(&priv->power_gate_work))
  8892. cancel_delayed_work_sync(&priv->power_gate_work);
  8893. if (delayed_work_pending(&priv->mbhc->wcd_mbhc.mbhc_btn_dwork)) {
  8894. ret = cancel_delayed_work(&priv->mbhc->wcd_mbhc.mbhc_btn_dwork);
  8895. if (ret)
  8896. priv->mbhc->wcd_mbhc.mbhc_cb->lock_sleep
  8897. (&priv->mbhc->wcd_mbhc, false);
  8898. }
  8899. if (priv->swr.ctrl_data) {
  8900. if (is_snd_event_fwk_enabled())
  8901. swrm_wcd_notify(priv->swr.ctrl_data[0].swr_pdev,
  8902. SWR_DEVICE_SSR_DOWN, NULL);
  8903. swrm_wcd_notify(priv->swr.ctrl_data[0].swr_pdev,
  8904. SWR_DEVICE_DOWN, NULL);
  8905. }
  8906. tavil_dsd_reset(priv->dsd_config);
  8907. if (!is_snd_event_fwk_enabled())
  8908. snd_soc_card_change_online_state(codec->component.card, 0);
  8909. wcd_dsp_ssr_event(priv->wdsp_cntl, WCD_CDC_DOWN_EVENT);
  8910. wcd_resmgr_set_sido_input_src_locked(priv->resmgr,
  8911. SIDO_SOURCE_INTERNAL);
  8912. return 0;
  8913. }
  8914. static int tavil_post_reset_cb(struct wcd9xxx *wcd9xxx)
  8915. {
  8916. int i, ret = 0;
  8917. struct wcd9xxx *control;
  8918. struct snd_soc_codec *codec;
  8919. struct tavil_priv *tavil;
  8920. struct wcd9xxx_pdata *pdata;
  8921. struct wcd_mbhc *mbhc;
  8922. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  8923. if (!codec->component.card) {
  8924. dev_err(codec->dev, "%s: sound card is not enumerated.\n",
  8925. __func__);
  8926. return -EINVAL;
  8927. }
  8928. tavil = snd_soc_codec_get_drvdata(codec);
  8929. control = dev_get_drvdata(codec->dev->parent);
  8930. wcd9xxx_set_power_state(tavil->wcd9xxx,
  8931. WCD_REGION_POWER_COLLAPSE_REMOVE,
  8932. WCD9XXX_DIG_CORE_REGION_1);
  8933. mutex_lock(&tavil->codec_mutex);
  8934. tavil_vote_svs(tavil, true);
  8935. tavil_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  8936. control->slim_slave->laddr;
  8937. tavil_slimbus_slave_port_cfg.slave_dev_pgd_la =
  8938. control->slim->laddr;
  8939. tavil_init_slim_slave_cfg(codec);
  8940. if (!is_snd_event_fwk_enabled())
  8941. snd_soc_card_change_online_state(codec->component.card, 1);
  8942. for (i = 0; i < TAVIL_MAX_MICBIAS; i++)
  8943. tavil->micb_ref[i] = 0;
  8944. dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
  8945. __func__, control->mclk_rate);
  8946. if (control->mclk_rate == WCD934X_MCLK_CLK_12P288MHZ)
  8947. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  8948. 0x03, 0x00);
  8949. else if (control->mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
  8950. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  8951. 0x03, 0x01);
  8952. tavil_update_reg_defaults(tavil);
  8953. wcd_resmgr_post_ssr_v2(tavil->resmgr);
  8954. tavil_codec_init_reg(tavil);
  8955. __tavil_enable_efuse_sensing(tavil);
  8956. tavil_mclk2_reg_defaults(tavil);
  8957. __tavil_cdc_mclk_enable(tavil, true);
  8958. regcache_mark_dirty(codec->component.regmap);
  8959. regcache_sync(codec->component.regmap);
  8960. __tavil_cdc_mclk_enable(tavil, false);
  8961. tavil_update_cpr_defaults(tavil);
  8962. pdata = dev_get_platdata(codec->dev->parent);
  8963. ret = tavil_handle_pdata(tavil, pdata);
  8964. if (ret < 0)
  8965. dev_err(codec->dev, "%s: invalid pdata\n", __func__);
  8966. /* Initialize MBHC module */
  8967. mbhc = &tavil->mbhc->wcd_mbhc;
  8968. ret = tavil_mbhc_post_ssr_init(tavil->mbhc, codec);
  8969. if (ret) {
  8970. dev_err(codec->dev, "%s: mbhc initialization failed\n",
  8971. __func__);
  8972. goto done;
  8973. } else {
  8974. tavil_mbhc_hs_detect(codec, mbhc->mbhc_cfg);
  8975. }
  8976. /* DSD initialization */
  8977. ret = tavil_dsd_post_ssr_init(tavil->dsd_config);
  8978. if (ret)
  8979. dev_dbg(tavil->dev, "%s: DSD init failed\n", __func__);
  8980. tavil_cleanup_irqs(tavil);
  8981. ret = tavil_setup_irqs(tavil);
  8982. if (ret) {
  8983. dev_err(codec->dev, "%s: tavil irq setup failed %d\n",
  8984. __func__, ret);
  8985. goto done;
  8986. }
  8987. if (tavil->swr.ctrl_data && is_snd_event_fwk_enabled())
  8988. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  8989. SWR_DEVICE_SSR_UP, NULL);
  8990. tavil_set_spkr_mode(codec, tavil->swr.spkr_mode);
  8991. /*
  8992. * Once the codec initialization is completed, the svs vote
  8993. * can be released allowing the codec to go to SVS2.
  8994. */
  8995. tavil_vote_svs(tavil, false);
  8996. wcd_dsp_ssr_event(tavil->wdsp_cntl, WCD_CDC_UP_EVENT);
  8997. snd_event_notify(tavil->dev->parent, SND_EVENT_UP);
  8998. done:
  8999. mutex_unlock(&tavil->codec_mutex);
  9000. return ret;
  9001. }
  9002. static int tavil_soc_codec_probe(struct snd_soc_codec *codec)
  9003. {
  9004. struct wcd9xxx *control;
  9005. struct tavil_priv *tavil;
  9006. struct wcd9xxx_pdata *pdata;
  9007. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  9008. int i, ret;
  9009. void *ptr = NULL;
  9010. control = dev_get_drvdata(codec->dev->parent);
  9011. dev_info(codec->dev, "%s()\n", __func__);
  9012. tavil = snd_soc_codec_get_drvdata(codec);
  9013. tavil->intf_type = wcd9xxx_get_intf_type();
  9014. control->dev_down = tavil_device_down;
  9015. control->post_reset = tavil_post_reset_cb;
  9016. control->ssr_priv = (void *)codec;
  9017. /* Resource Manager post Init */
  9018. ret = wcd_resmgr_post_init(tavil->resmgr, &tavil_resmgr_cb, codec);
  9019. if (ret) {
  9020. dev_err(codec->dev, "%s: wcd resmgr post init failed\n",
  9021. __func__);
  9022. goto err;
  9023. }
  9024. /* Class-H Init */
  9025. wcd_clsh_init(&tavil->clsh_d);
  9026. /* Default HPH Mode to Class-H Low HiFi */
  9027. tavil->hph_mode = CLS_H_LOHIFI;
  9028. tavil->fw_data = devm_kzalloc(codec->dev, sizeof(*(tavil->fw_data)),
  9029. GFP_KERNEL);
  9030. if (!tavil->fw_data)
  9031. goto err;
  9032. set_bit(WCD9XXX_ANC_CAL, tavil->fw_data->cal_bit);
  9033. set_bit(WCD9XXX_MBHC_CAL, tavil->fw_data->cal_bit);
  9034. set_bit(WCD9XXX_MAD_CAL, tavil->fw_data->cal_bit);
  9035. set_bit(WCD9XXX_VBAT_CAL, tavil->fw_data->cal_bit);
  9036. ret = wcd_cal_create_hwdep(tavil->fw_data,
  9037. WCD9XXX_CODEC_HWDEP_NODE, codec);
  9038. if (ret < 0) {
  9039. dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
  9040. goto err_hwdep;
  9041. }
  9042. /* Initialize MBHC module */
  9043. ret = tavil_mbhc_init(&tavil->mbhc, codec, tavil->fw_data);
  9044. if (ret) {
  9045. pr_err("%s: mbhc initialization failed\n", __func__);
  9046. goto err_hwdep;
  9047. }
  9048. tavil->codec = codec;
  9049. for (i = 0; i < COMPANDER_MAX; i++)
  9050. tavil->comp_enabled[i] = 0;
  9051. tavil_codec_init_reg(tavil);
  9052. pdata = dev_get_platdata(codec->dev->parent);
  9053. ret = tavil_handle_pdata(tavil, pdata);
  9054. if (ret < 0) {
  9055. dev_err(codec->dev, "%s: bad pdata\n", __func__);
  9056. goto err_hwdep;
  9057. }
  9058. ptr = devm_kzalloc(codec->dev, (sizeof(tavil_rx_chs) +
  9059. sizeof(tavil_tx_chs)), GFP_KERNEL);
  9060. if (!ptr) {
  9061. ret = -ENOMEM;
  9062. goto err_hwdep;
  9063. }
  9064. for (i = 0; i < NUM_CODEC_DAIS; i++) {
  9065. INIT_LIST_HEAD(&tavil->dai[i].wcd9xxx_ch_list);
  9066. init_waitqueue_head(&tavil->dai[i].dai_wait);
  9067. }
  9068. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  9069. snd_soc_dapm_new_controls(dapm, tavil_dapm_slim_widgets,
  9070. ARRAY_SIZE(tavil_dapm_slim_widgets));
  9071. snd_soc_dapm_add_routes(dapm, tavil_slim_audio_map,
  9072. ARRAY_SIZE(tavil_slim_audio_map));
  9073. tavil_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  9074. control->slim_slave->laddr;
  9075. tavil_slimbus_slave_port_cfg.slave_dev_pgd_la =
  9076. control->slim->laddr;
  9077. tavil_slimbus_slave_port_cfg.slave_port_mapping[0] =
  9078. WCD934X_TX13;
  9079. tavil_init_slim_slave_cfg(codec);
  9080. } else {
  9081. snd_soc_dapm_new_controls(dapm, tavil_dapm_i2s_widgets,
  9082. ARRAY_SIZE(tavil_dapm_i2s_widgets));
  9083. snd_soc_dapm_add_routes(dapm, tavil_i2s_audio_map,
  9084. ARRAY_SIZE(tavil_i2s_audio_map));
  9085. }
  9086. control->num_rx_port = WCD934X_RX_MAX;
  9087. control->rx_chs = ptr;
  9088. memcpy(control->rx_chs, tavil_rx_chs, sizeof(tavil_rx_chs));
  9089. control->num_tx_port = WCD934X_TX_MAX;
  9090. control->tx_chs = ptr + sizeof(tavil_rx_chs);
  9091. memcpy(control->tx_chs, tavil_tx_chs, sizeof(tavil_tx_chs));
  9092. ret = tavil_setup_irqs(tavil);
  9093. if (ret) {
  9094. dev_err(tavil->dev, "%s: tavil irq setup failed %d\n",
  9095. __func__, ret);
  9096. goto err_pdata;
  9097. }
  9098. for (i = 0; i < WCD934X_NUM_DECIMATORS; i++) {
  9099. tavil->tx_hpf_work[i].tavil = tavil;
  9100. tavil->tx_hpf_work[i].decimator = i;
  9101. INIT_DELAYED_WORK(&tavil->tx_hpf_work[i].dwork,
  9102. tavil_tx_hpf_corner_freq_callback);
  9103. tavil->tx_mute_dwork[i].tavil = tavil;
  9104. tavil->tx_mute_dwork[i].decimator = i;
  9105. INIT_DELAYED_WORK(&tavil->tx_mute_dwork[i].dwork,
  9106. tavil_tx_mute_update_callback);
  9107. }
  9108. tavil->spk_anc_dwork.tavil = tavil;
  9109. INIT_DELAYED_WORK(&tavil->spk_anc_dwork.dwork,
  9110. tavil_spk_anc_update_callback);
  9111. tavil_mclk2_reg_defaults(tavil);
  9112. /* DSD initialization */
  9113. tavil->dsd_config = tavil_dsd_init(codec);
  9114. if (IS_ERR_OR_NULL(tavil->dsd_config))
  9115. dev_dbg(tavil->dev, "%s: DSD init failed\n", __func__);
  9116. mutex_lock(&tavil->codec_mutex);
  9117. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  9118. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  9119. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  9120. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  9121. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  9122. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  9123. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  9124. mutex_unlock(&tavil->codec_mutex);
  9125. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  9126. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  9127. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
  9128. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
  9129. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
  9130. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
  9131. snd_soc_dapm_ignore_suspend(dapm, "WDMA3_OUT");
  9132. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  9133. snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
  9134. snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
  9135. snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
  9136. }
  9137. snd_soc_dapm_sync(dapm);
  9138. tavil_wdsp_initialize(codec);
  9139. /*
  9140. * Once the codec initialization is completed, the svs vote
  9141. * can be released allowing the codec to go to SVS2.
  9142. */
  9143. tavil_vote_svs(tavil, false);
  9144. return ret;
  9145. err_pdata:
  9146. devm_kfree(codec->dev, ptr);
  9147. control->rx_chs = NULL;
  9148. control->tx_chs = NULL;
  9149. err_hwdep:
  9150. devm_kfree(codec->dev, tavil->fw_data);
  9151. tavil->fw_data = NULL;
  9152. err:
  9153. return ret;
  9154. }
  9155. static int tavil_soc_codec_remove(struct snd_soc_codec *codec)
  9156. {
  9157. struct wcd9xxx *control;
  9158. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  9159. control = dev_get_drvdata(codec->dev->parent);
  9160. devm_kfree(codec->dev, control->rx_chs);
  9161. /* slimslave deinit in wcd core looks for this value */
  9162. control->num_rx_port = 0;
  9163. control->num_tx_port = 0;
  9164. control->rx_chs = NULL;
  9165. control->tx_chs = NULL;
  9166. tavil_cleanup_irqs(tavil);
  9167. if (tavil->wdsp_cntl)
  9168. wcd_dsp_cntl_deinit(&tavil->wdsp_cntl);
  9169. /* Deinitialize MBHC module */
  9170. tavil_mbhc_deinit(codec);
  9171. tavil->mbhc = NULL;
  9172. return 0;
  9173. }
  9174. static struct regmap *tavil_get_regmap(struct device *dev)
  9175. {
  9176. struct wcd9xxx *control = dev_get_drvdata(dev->parent);
  9177. return control->regmap;
  9178. }
  9179. static struct snd_soc_codec_driver soc_codec_dev_tavil = {
  9180. .probe = tavil_soc_codec_probe,
  9181. .remove = tavil_soc_codec_remove,
  9182. .get_regmap = tavil_get_regmap,
  9183. .component_driver = {
  9184. .controls = tavil_snd_controls,
  9185. .num_controls = ARRAY_SIZE(tavil_snd_controls),
  9186. .dapm_widgets = tavil_dapm_widgets,
  9187. .num_dapm_widgets = ARRAY_SIZE(tavil_dapm_widgets),
  9188. .dapm_routes = tavil_audio_map,
  9189. .num_dapm_routes = ARRAY_SIZE(tavil_audio_map),
  9190. },
  9191. };
  9192. #ifdef CONFIG_PM
  9193. static int tavil_suspend(struct device *dev)
  9194. {
  9195. struct platform_device *pdev = to_platform_device(dev);
  9196. struct tavil_priv *tavil = platform_get_drvdata(pdev);
  9197. if (!tavil) {
  9198. dev_err(dev, "%s: tavil private data is NULL\n", __func__);
  9199. return -EINVAL;
  9200. }
  9201. dev_dbg(dev, "%s: system suspend\n", __func__);
  9202. if (delayed_work_pending(&tavil->power_gate_work) &&
  9203. cancel_delayed_work_sync(&tavil->power_gate_work))
  9204. tavil_codec_power_gate_digital_core(tavil);
  9205. return 0;
  9206. }
  9207. static int tavil_resume(struct device *dev)
  9208. {
  9209. struct platform_device *pdev = to_platform_device(dev);
  9210. struct tavil_priv *tavil = platform_get_drvdata(pdev);
  9211. if (!tavil) {
  9212. dev_err(dev, "%s: tavil private data is NULL\n", __func__);
  9213. return -EINVAL;
  9214. }
  9215. dev_dbg(dev, "%s: system resume\n", __func__);
  9216. return 0;
  9217. }
  9218. static const struct dev_pm_ops tavil_pm_ops = {
  9219. .suspend = tavil_suspend,
  9220. .resume = tavil_resume,
  9221. };
  9222. #endif
  9223. static int wcd9xxx_swrm_i2c_bulk_write(struct wcd9xxx *wcd9xxx,
  9224. struct wcd9xxx_reg_val *bulk_reg,
  9225. size_t len)
  9226. {
  9227. int i, ret = 0;
  9228. unsigned short swr_wr_addr_base;
  9229. unsigned short swr_wr_data_base;
  9230. swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
  9231. swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
  9232. for (i = 0; i < (len * 2); i += 2) {
  9233. /* First Write the Data to register */
  9234. ret = regmap_bulk_write(wcd9xxx->regmap,
  9235. swr_wr_data_base, bulk_reg[i].buf, 4);
  9236. if (ret < 0) {
  9237. dev_err(wcd9xxx->dev, "%s: WR Data Failure\n",
  9238. __func__);
  9239. break;
  9240. }
  9241. /* Next Write Address */
  9242. ret = regmap_bulk_write(wcd9xxx->regmap,
  9243. swr_wr_addr_base,
  9244. bulk_reg[i+1].buf, 4);
  9245. if (ret < 0) {
  9246. dev_err(wcd9xxx->dev, "%s: WR Addr Failure\n",
  9247. __func__);
  9248. break;
  9249. }
  9250. }
  9251. return ret;
  9252. }
  9253. static int tavil_swrm_read(void *handle, int reg)
  9254. {
  9255. struct tavil_priv *tavil;
  9256. struct wcd9xxx *wcd9xxx;
  9257. unsigned short swr_rd_addr_base;
  9258. unsigned short swr_rd_data_base;
  9259. int val, ret;
  9260. if (!handle) {
  9261. pr_err("%s: NULL handle\n", __func__);
  9262. return -EINVAL;
  9263. }
  9264. tavil = (struct tavil_priv *)handle;
  9265. wcd9xxx = tavil->wcd9xxx;
  9266. dev_dbg(tavil->dev, "%s: Reading soundwire register, 0x%x\n",
  9267. __func__, reg);
  9268. swr_rd_addr_base = WCD934X_SWR_AHB_BRIDGE_RD_ADDR_0;
  9269. swr_rd_data_base = WCD934X_SWR_AHB_BRIDGE_RD_DATA_0;
  9270. mutex_lock(&tavil->swr.read_mutex);
  9271. ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
  9272. (u8 *)&reg, 4);
  9273. if (ret < 0) {
  9274. dev_err(tavil->dev, "%s: RD Addr Failure\n", __func__);
  9275. goto done;
  9276. }
  9277. ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
  9278. (u8 *)&val, 4);
  9279. if (ret < 0) {
  9280. dev_err(tavil->dev, "%s: RD Data Failure\n", __func__);
  9281. goto done;
  9282. }
  9283. ret = val;
  9284. done:
  9285. mutex_unlock(&tavil->swr.read_mutex);
  9286. return ret;
  9287. }
  9288. static int tavil_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
  9289. {
  9290. struct tavil_priv *tavil;
  9291. struct wcd9xxx *wcd9xxx;
  9292. struct wcd9xxx_reg_val *bulk_reg;
  9293. unsigned short swr_wr_addr_base;
  9294. unsigned short swr_wr_data_base;
  9295. int i, j, ret;
  9296. if (!handle || !reg || !val) {
  9297. pr_err("%s: NULL parameter\n", __func__);
  9298. return -EINVAL;
  9299. }
  9300. if (len <= 0) {
  9301. pr_err("%s: Invalid size: %zu\n", __func__, len);
  9302. return -EINVAL;
  9303. }
  9304. tavil = (struct tavil_priv *)handle;
  9305. wcd9xxx = tavil->wcd9xxx;
  9306. swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
  9307. swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
  9308. bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
  9309. GFP_KERNEL);
  9310. if (!bulk_reg)
  9311. return -ENOMEM;
  9312. for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
  9313. bulk_reg[i].reg = swr_wr_data_base;
  9314. bulk_reg[i].buf = (u8 *)(&val[j]);
  9315. bulk_reg[i].bytes = 4;
  9316. bulk_reg[i+1].reg = swr_wr_addr_base;
  9317. bulk_reg[i+1].buf = (u8 *)(&reg[j]);
  9318. bulk_reg[i+1].bytes = 4;
  9319. }
  9320. mutex_lock(&tavil->swr.write_mutex);
  9321. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  9322. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
  9323. (len * 2), false);
  9324. else
  9325. ret = wcd9xxx_swrm_i2c_bulk_write(wcd9xxx, bulk_reg, len);
  9326. if (ret) {
  9327. dev_err(tavil->dev, "%s: swrm bulk write failed, ret: %d\n",
  9328. __func__, ret);
  9329. }
  9330. mutex_unlock(&tavil->swr.write_mutex);
  9331. kfree(bulk_reg);
  9332. return ret;
  9333. }
  9334. static int tavil_swrm_write(void *handle, int reg, int val)
  9335. {
  9336. struct tavil_priv *tavil;
  9337. struct wcd9xxx *wcd9xxx;
  9338. unsigned short swr_wr_addr_base;
  9339. unsigned short swr_wr_data_base;
  9340. struct wcd9xxx_reg_val bulk_reg[2];
  9341. int ret;
  9342. if (!handle) {
  9343. pr_err("%s: NULL handle\n", __func__);
  9344. return -EINVAL;
  9345. }
  9346. tavil = (struct tavil_priv *)handle;
  9347. wcd9xxx = tavil->wcd9xxx;
  9348. swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
  9349. swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
  9350. /* First Write the Data to register */
  9351. bulk_reg[0].reg = swr_wr_data_base;
  9352. bulk_reg[0].buf = (u8 *)(&val);
  9353. bulk_reg[0].bytes = 4;
  9354. bulk_reg[1].reg = swr_wr_addr_base;
  9355. bulk_reg[1].buf = (u8 *)(&reg);
  9356. bulk_reg[1].bytes = 4;
  9357. mutex_lock(&tavil->swr.write_mutex);
  9358. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  9359. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
  9360. else
  9361. ret = wcd9xxx_swrm_i2c_bulk_write(wcd9xxx, bulk_reg, 1);
  9362. if (ret < 0)
  9363. dev_err(tavil->dev, "%s: WR Data Failure\n", __func__);
  9364. mutex_unlock(&tavil->swr.write_mutex);
  9365. return ret;
  9366. }
  9367. static int tavil_swrm_clock(void *handle, bool enable)
  9368. {
  9369. struct tavil_priv *tavil;
  9370. if (!handle) {
  9371. pr_err("%s: NULL handle\n", __func__);
  9372. return -EINVAL;
  9373. }
  9374. tavil = (struct tavil_priv *)handle;
  9375. mutex_lock(&tavil->swr.clk_mutex);
  9376. dev_dbg(tavil->dev, "%s: swrm clock %s\n",
  9377. __func__, (enable?"enable" : "disable"));
  9378. if (enable) {
  9379. tavil->swr.clk_users++;
  9380. if (tavil->swr.clk_users == 1) {
  9381. regmap_update_bits(tavil->wcd9xxx->regmap,
  9382. WCD934X_TEST_DEBUG_NPL_DLY_TEST_1,
  9383. 0x10, 0x00);
  9384. __tavil_cdc_mclk_enable(tavil, true);
  9385. regmap_update_bits(tavil->wcd9xxx->regmap,
  9386. WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
  9387. 0x01, 0x01);
  9388. }
  9389. } else {
  9390. tavil->swr.clk_users--;
  9391. if (tavil->swr.clk_users == 0) {
  9392. regmap_update_bits(tavil->wcd9xxx->regmap,
  9393. WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
  9394. 0x01, 0x00);
  9395. __tavil_cdc_mclk_enable(tavil, false);
  9396. regmap_update_bits(tavil->wcd9xxx->regmap,
  9397. WCD934X_TEST_DEBUG_NPL_DLY_TEST_1,
  9398. 0x10, 0x10);
  9399. }
  9400. }
  9401. dev_dbg(tavil->dev, "%s: swrm clock users %d\n",
  9402. __func__, tavil->swr.clk_users);
  9403. mutex_unlock(&tavil->swr.clk_mutex);
  9404. return 0;
  9405. }
  9406. static int tavil_swrm_handle_irq(void *handle,
  9407. irqreturn_t (*swrm_irq_handler)(int irq,
  9408. void *data),
  9409. void *swrm_handle,
  9410. int action)
  9411. {
  9412. struct tavil_priv *tavil;
  9413. int ret = 0;
  9414. struct wcd9xxx *wcd9xxx;
  9415. if (!handle) {
  9416. pr_err("%s: NULL handle\n", __func__);
  9417. return -EINVAL;
  9418. }
  9419. tavil = (struct tavil_priv *) handle;
  9420. wcd9xxx = tavil->wcd9xxx;
  9421. if (action) {
  9422. ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
  9423. WCD934X_IRQ_SOUNDWIRE,
  9424. swrm_irq_handler,
  9425. "Tavil SWR Master", swrm_handle);
  9426. if (ret)
  9427. dev_err(tavil->dev, "%s: Failed to request irq %d\n",
  9428. __func__, WCD934X_IRQ_SOUNDWIRE);
  9429. } else
  9430. wcd9xxx_free_irq(&wcd9xxx->core_res, WCD934X_IRQ_SOUNDWIRE,
  9431. swrm_handle);
  9432. return ret;
  9433. }
  9434. static void tavil_codec_add_spi_device(struct tavil_priv *tavil,
  9435. struct device_node *node)
  9436. {
  9437. struct spi_master *master;
  9438. struct spi_device *spi;
  9439. u32 prop_value;
  9440. int rc;
  9441. /* Read the master bus num from DT node */
  9442. rc = of_property_read_u32(node, "qcom,master-bus-num",
  9443. &prop_value);
  9444. if (rc < 0) {
  9445. dev_err(tavil->dev, "%s: prop %s not found in node %s",
  9446. __func__, "qcom,master-bus-num", node->full_name);
  9447. goto done;
  9448. }
  9449. /* Get the reference to SPI master */
  9450. master = spi_busnum_to_master(prop_value);
  9451. if (!master) {
  9452. dev_err(tavil->dev, "%s: Invalid spi_master for bus_num %u\n",
  9453. __func__, prop_value);
  9454. goto done;
  9455. }
  9456. /* Allocate the spi device */
  9457. spi = spi_alloc_device(master);
  9458. if (!spi) {
  9459. dev_err(tavil->dev, "%s: spi_alloc_device failed\n",
  9460. __func__);
  9461. goto err_spi_alloc_dev;
  9462. }
  9463. /* Initialize device properties */
  9464. if (of_modalias_node(node, spi->modalias,
  9465. sizeof(spi->modalias)) < 0) {
  9466. dev_err(tavil->dev, "%s: cannot find modalias for %s\n",
  9467. __func__, node->full_name);
  9468. goto err_dt_parse;
  9469. }
  9470. rc = of_property_read_u32(node, "qcom,chip-select",
  9471. &prop_value);
  9472. if (rc < 0) {
  9473. dev_err(tavil->dev, "%s: prop %s not found in node %s",
  9474. __func__, "qcom,chip-select", node->full_name);
  9475. goto err_dt_parse;
  9476. }
  9477. spi->chip_select = prop_value;
  9478. rc = of_property_read_u32(node, "qcom,max-frequency",
  9479. &prop_value);
  9480. if (rc < 0) {
  9481. dev_err(tavil->dev, "%s: prop %s not found in node %s",
  9482. __func__, "qcom,max-frequency", node->full_name);
  9483. goto err_dt_parse;
  9484. }
  9485. spi->max_speed_hz = prop_value;
  9486. spi->dev.of_node = node;
  9487. rc = spi_add_device(spi);
  9488. if (rc < 0) {
  9489. dev_err(tavil->dev, "%s: spi_add_device failed\n", __func__);
  9490. goto err_dt_parse;
  9491. }
  9492. tavil->spi = spi;
  9493. /* Put the reference to SPI master */
  9494. put_device(&master->dev);
  9495. return;
  9496. err_dt_parse:
  9497. spi_dev_put(spi);
  9498. err_spi_alloc_dev:
  9499. /* Put the reference to SPI master */
  9500. put_device(&master->dev);
  9501. done:
  9502. return;
  9503. }
  9504. static void tavil_add_child_devices(struct work_struct *work)
  9505. {
  9506. struct tavil_priv *tavil;
  9507. struct platform_device *pdev;
  9508. struct device_node *node;
  9509. struct wcd9xxx *wcd9xxx;
  9510. struct tavil_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  9511. int ret, ctrl_num = 0;
  9512. struct wcd_swr_ctrl_platform_data *platdata;
  9513. char plat_dev_name[WCD934X_STRING_LEN];
  9514. tavil = container_of(work, struct tavil_priv,
  9515. tavil_add_child_devices_work);
  9516. if (!tavil) {
  9517. pr_err("%s: Memory for WCD934X does not exist\n",
  9518. __func__);
  9519. return;
  9520. }
  9521. wcd9xxx = tavil->wcd9xxx;
  9522. if (!wcd9xxx) {
  9523. pr_err("%s: Memory for WCD9XXX does not exist\n",
  9524. __func__);
  9525. return;
  9526. }
  9527. if (!wcd9xxx->dev->of_node) {
  9528. dev_err(wcd9xxx->dev, "%s: DT node for wcd9xxx does not exist\n",
  9529. __func__);
  9530. return;
  9531. }
  9532. platdata = &tavil->swr.plat_data;
  9533. tavil->child_count = 0;
  9534. for_each_child_of_node(wcd9xxx->dev->of_node, node) {
  9535. /* Parse and add the SPI device node */
  9536. if (!strcmp(node->name, "wcd_spi")) {
  9537. tavil_codec_add_spi_device(tavil, node);
  9538. continue;
  9539. }
  9540. /* Parse other child device nodes and add platform device */
  9541. if (!strcmp(node->name, "swr_master"))
  9542. strlcpy(plat_dev_name, "tavil_swr_ctrl",
  9543. (WCD934X_STRING_LEN - 1));
  9544. else if (strnstr(node->name, "msm_cdc_pinctrl",
  9545. strlen("msm_cdc_pinctrl")) != NULL)
  9546. strlcpy(plat_dev_name, node->name,
  9547. (WCD934X_STRING_LEN - 1));
  9548. else
  9549. continue;
  9550. pdev = platform_device_alloc(plat_dev_name, -1);
  9551. if (!pdev) {
  9552. dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
  9553. __func__);
  9554. ret = -ENOMEM;
  9555. goto err_mem;
  9556. }
  9557. pdev->dev.parent = tavil->dev;
  9558. pdev->dev.of_node = node;
  9559. if (strcmp(node->name, "swr_master") == 0) {
  9560. ret = platform_device_add_data(pdev, platdata,
  9561. sizeof(*platdata));
  9562. if (ret) {
  9563. dev_err(&pdev->dev,
  9564. "%s: cannot add plat data ctrl:%d\n",
  9565. __func__, ctrl_num);
  9566. goto err_pdev_add;
  9567. }
  9568. }
  9569. ret = platform_device_add(pdev);
  9570. if (ret) {
  9571. dev_err(&pdev->dev,
  9572. "%s: Cannot add platform device\n",
  9573. __func__);
  9574. goto err_pdev_add;
  9575. }
  9576. if (strcmp(node->name, "swr_master") == 0) {
  9577. temp = krealloc(swr_ctrl_data,
  9578. (ctrl_num + 1) * sizeof(
  9579. struct tavil_swr_ctrl_data),
  9580. GFP_KERNEL);
  9581. if (!temp) {
  9582. dev_err(wcd9xxx->dev, "out of memory\n");
  9583. ret = -ENOMEM;
  9584. goto err_pdev_add;
  9585. }
  9586. swr_ctrl_data = temp;
  9587. swr_ctrl_data[ctrl_num].swr_pdev = pdev;
  9588. ctrl_num++;
  9589. dev_dbg(&pdev->dev,
  9590. "%s: Added soundwire ctrl device(s)\n",
  9591. __func__);
  9592. tavil->swr.ctrl_data = swr_ctrl_data;
  9593. }
  9594. if (tavil->child_count < WCD934X_CHILD_DEVICES_MAX)
  9595. tavil->pdev_child_devices[tavil->child_count++] = pdev;
  9596. else
  9597. goto err_mem;
  9598. }
  9599. return;
  9600. err_pdev_add:
  9601. platform_device_put(pdev);
  9602. err_mem:
  9603. return;
  9604. }
  9605. static int __tavil_enable_efuse_sensing(struct tavil_priv *tavil)
  9606. {
  9607. int val, rc;
  9608. WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
  9609. __tavil_cdc_mclk_enable_locked(tavil, true);
  9610. regmap_update_bits(tavil->wcd9xxx->regmap,
  9611. WCD934X_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x10);
  9612. regmap_update_bits(tavil->wcd9xxx->regmap,
  9613. WCD934X_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
  9614. /*
  9615. * 5ms sleep required after enabling efuse control
  9616. * before checking the status.
  9617. */
  9618. usleep_range(5000, 5500);
  9619. wcd_resmgr_set_sido_input_src(tavil->resmgr,
  9620. SIDO_SOURCE_RCO_BG);
  9621. WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
  9622. rc = regmap_read(tavil->wcd9xxx->regmap,
  9623. WCD934X_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
  9624. if (rc || (!(val & 0x01)))
  9625. WARN(1, "%s: Efuse sense is not complete val=%x, ret=%d\n",
  9626. __func__, val, rc);
  9627. __tavil_cdc_mclk_enable(tavil, false);
  9628. return rc;
  9629. }
  9630. static void ___tavil_get_codec_fine_version(struct tavil_priv *tavil)
  9631. {
  9632. int val1, val2, version;
  9633. struct regmap *regmap;
  9634. u16 id_minor;
  9635. u32 version_mask = 0;
  9636. regmap = tavil->wcd9xxx->regmap;
  9637. version = tavil->wcd9xxx->version;
  9638. id_minor = tavil->wcd9xxx->codec_type->id_minor;
  9639. regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT14, &val1);
  9640. regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT15, &val2);
  9641. dev_dbg(tavil->dev, "%s: chip version :0x%x 0x:%x\n",
  9642. __func__, val1, val2);
  9643. version_mask |= (!!((u8)val1 & 0x80)) << DSD_DISABLED_MASK;
  9644. version_mask |= (!!((u8)val2 & 0x01)) << SLNQ_DISABLED_MASK;
  9645. switch (version_mask) {
  9646. case DSD_DISABLED | SLNQ_DISABLED:
  9647. if (id_minor == cpu_to_le16(0))
  9648. version = TAVIL_VERSION_WCD9340_1_0;
  9649. else if (id_minor == cpu_to_le16(0x01))
  9650. version = TAVIL_VERSION_WCD9340_1_1;
  9651. break;
  9652. case SLNQ_DISABLED:
  9653. if (id_minor == cpu_to_le16(0))
  9654. version = TAVIL_VERSION_WCD9341_1_0;
  9655. else if (id_minor == cpu_to_le16(0x01))
  9656. version = TAVIL_VERSION_WCD9341_1_1;
  9657. break;
  9658. }
  9659. tavil->wcd9xxx->version = version;
  9660. tavil->wcd9xxx->codec_type->version = version;
  9661. }
  9662. /*
  9663. * tavil_get_wcd_dsp_cntl: Get the reference to wcd_dsp_cntl
  9664. * @dev: Device pointer for codec device
  9665. *
  9666. * This API gets the reference to codec's struct wcd_dsp_cntl
  9667. */
  9668. struct wcd_dsp_cntl *tavil_get_wcd_dsp_cntl(struct device *dev)
  9669. {
  9670. struct platform_device *pdev;
  9671. struct tavil_priv *tavil;
  9672. if (!dev) {
  9673. pr_err("%s: Invalid device\n", __func__);
  9674. return NULL;
  9675. }
  9676. pdev = to_platform_device(dev);
  9677. tavil = platform_get_drvdata(pdev);
  9678. return tavil->wdsp_cntl;
  9679. }
  9680. EXPORT_SYMBOL(tavil_get_wcd_dsp_cntl);
  9681. static void wcd934x_ssr_disable(struct device *dev, void *data)
  9682. {
  9683. struct wcd9xxx *wcd9xxx = dev_get_drvdata(dev);
  9684. struct tavil_priv *tavil;
  9685. struct snd_soc_codec *codec;
  9686. int count = 0;
  9687. if (!wcd9xxx) {
  9688. dev_dbg(dev, "%s: wcd9xxx pointer NULL.\n", __func__);
  9689. return;
  9690. }
  9691. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  9692. tavil = snd_soc_codec_get_drvdata(codec);
  9693. for (count = 0; count < NUM_CODEC_DAIS; count++)
  9694. tavil->dai[count].bus_down_in_recovery = true;
  9695. }
  9696. static const struct snd_event_ops wcd934x_ssr_ops = {
  9697. .disable = wcd934x_ssr_disable,
  9698. };
  9699. static int tavil_probe(struct platform_device *pdev)
  9700. {
  9701. int ret = 0, len = 0;
  9702. struct tavil_priv *tavil;
  9703. struct clk *wcd_ext_clk;
  9704. struct wcd9xxx_resmgr_v2 *resmgr;
  9705. struct wcd9xxx_power_region *cdc_pwr;
  9706. const __be32 *micb_prop;
  9707. tavil = devm_kzalloc(&pdev->dev, sizeof(struct tavil_priv),
  9708. GFP_KERNEL);
  9709. if (!tavil)
  9710. return -ENOMEM;
  9711. tavil->intf_type = wcd9xxx_get_intf_type();
  9712. if (tavil->intf_type != WCD9XXX_INTERFACE_TYPE_I2C &&
  9713. tavil->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  9714. devm_kfree(&pdev->dev, tavil);
  9715. return -EPROBE_DEFER;
  9716. }
  9717. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  9718. if (apr_get_subsys_state() == APR_SUBSYS_DOWN) {
  9719. dev_dbg(&pdev->dev, "%s: dsp down\n", __func__);
  9720. devm_kfree(&pdev->dev, tavil);
  9721. return -EPROBE_DEFER;
  9722. }
  9723. }
  9724. platform_set_drvdata(pdev, tavil);
  9725. tavil->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
  9726. tavil->dev = &pdev->dev;
  9727. INIT_DELAYED_WORK(&tavil->power_gate_work, tavil_codec_power_gate_work);
  9728. mutex_init(&tavil->power_lock);
  9729. INIT_WORK(&tavil->tavil_add_child_devices_work,
  9730. tavil_add_child_devices);
  9731. mutex_init(&tavil->micb_lock);
  9732. mutex_init(&tavil->swr.read_mutex);
  9733. mutex_init(&tavil->swr.write_mutex);
  9734. mutex_init(&tavil->swr.clk_mutex);
  9735. mutex_init(&tavil->codec_mutex);
  9736. mutex_init(&tavil->svs_mutex);
  9737. /*
  9738. * Codec hardware by default comes up in SVS mode.
  9739. * Initialize the svs_ref_cnt to 1 to reflect the hardware
  9740. * state in the driver.
  9741. */
  9742. tavil->svs_ref_cnt = 1;
  9743. cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
  9744. GFP_KERNEL);
  9745. if (!cdc_pwr) {
  9746. ret = -ENOMEM;
  9747. goto err_resmgr;
  9748. }
  9749. tavil->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
  9750. cdc_pwr->pwr_collapse_reg_min = WCD934X_DIG_CORE_REG_MIN;
  9751. cdc_pwr->pwr_collapse_reg_max = WCD934X_DIG_CORE_REG_MAX;
  9752. wcd9xxx_set_power_state(tavil->wcd9xxx,
  9753. WCD_REGION_POWER_COLLAPSE_REMOVE,
  9754. WCD9XXX_DIG_CORE_REGION_1);
  9755. /*
  9756. * Init resource manager so that if child nodes such as SoundWire
  9757. * requests for clock, resource manager can honor the request
  9758. */
  9759. resmgr = wcd_resmgr_init(&tavil->wcd9xxx->core_res, NULL);
  9760. if (IS_ERR(resmgr)) {
  9761. ret = PTR_ERR(resmgr);
  9762. dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
  9763. __func__);
  9764. goto err_resmgr;
  9765. }
  9766. tavil->resmgr = resmgr;
  9767. tavil->swr.plat_data.handle = (void *) tavil;
  9768. tavil->swr.plat_data.read = tavil_swrm_read;
  9769. tavil->swr.plat_data.write = tavil_swrm_write;
  9770. tavil->swr.plat_data.bulk_write = tavil_swrm_bulk_write;
  9771. tavil->swr.plat_data.clk = tavil_swrm_clock;
  9772. tavil->swr.plat_data.handle_irq = tavil_swrm_handle_irq;
  9773. tavil->swr.spkr_gain_offset = WCD934X_RX_GAIN_OFFSET_0_DB;
  9774. /* Register for Clock */
  9775. wcd_ext_clk = clk_get(tavil->wcd9xxx->dev, "wcd_clk");
  9776. if (IS_ERR(wcd_ext_clk)) {
  9777. dev_err(tavil->wcd9xxx->dev, "%s: clk get %s failed\n",
  9778. __func__, "wcd_ext_clk");
  9779. goto err_clk;
  9780. }
  9781. tavil->wcd_ext_clk = wcd_ext_clk;
  9782. set_bit(AUDIO_NOMINAL, &tavil->status_mask);
  9783. /* Update codec register default values */
  9784. dev_dbg(&pdev->dev, "%s: MCLK Rate = %x\n", __func__,
  9785. tavil->wcd9xxx->mclk_rate);
  9786. if (tavil->wcd9xxx->mclk_rate == WCD934X_MCLK_CLK_12P288MHZ)
  9787. regmap_update_bits(tavil->wcd9xxx->regmap,
  9788. WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  9789. 0x03, 0x00);
  9790. else if (tavil->wcd9xxx->mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
  9791. regmap_update_bits(tavil->wcd9xxx->regmap,
  9792. WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  9793. 0x03, 0x01);
  9794. tavil_update_reg_defaults(tavil);
  9795. __tavil_enable_efuse_sensing(tavil);
  9796. ___tavil_get_codec_fine_version(tavil);
  9797. tavil_update_cpr_defaults(tavil);
  9798. /* Register with soc framework */
  9799. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  9800. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tavil,
  9801. tavil_i2s_dai,
  9802. ARRAY_SIZE(tavil_i2s_dai));
  9803. else
  9804. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tavil,
  9805. tavil_slim_dai,
  9806. ARRAY_SIZE(tavil_slim_dai));
  9807. if (ret) {
  9808. dev_err(&pdev->dev, "%s: Codec registration failed\n",
  9809. __func__);
  9810. goto err_cdc_reg;
  9811. }
  9812. schedule_work(&tavil->tavil_add_child_devices_work);
  9813. ret = snd_event_client_register(pdev->dev.parent, &wcd934x_ssr_ops, NULL);
  9814. if (!ret) {
  9815. snd_event_notify(pdev->dev.parent, SND_EVENT_UP);
  9816. } else {
  9817. pr_err("%s: Registration with SND event fwk failed ret = %d\n",
  9818. __func__, ret);
  9819. ret = 0;
  9820. }
  9821. tavil->micb_load = NULL;
  9822. if (of_get_property(tavil->wcd9xxx->dev->of_node,
  9823. "qcom,vreg-micb-supply", NULL)) {
  9824. micb_prop = of_get_property(tavil->wcd9xxx->dev->of_node,
  9825. "qcom,cdc-vdd-mic-bias-current",
  9826. &len);
  9827. if (!micb_prop || (len != (2 * sizeof(__be32)))) {
  9828. tavil->micb_load_low = MICB_LOAD_DEFAULT;
  9829. tavil->micb_load_high = MICB_LOAD_DEFAULT;
  9830. } else {
  9831. tavil->micb_load_low = be32_to_cpup(&micb_prop[0]);
  9832. tavil->micb_load_high = be32_to_cpup(&micb_prop[1]);
  9833. }
  9834. tavil->micb_load = regulator_get(&pdev->dev, MICB_LOAD_PROP);
  9835. if (IS_ERR(tavil->micb_load))
  9836. dev_dbg(tavil->dev, "%s micb load get failed\n",
  9837. __func__);
  9838. }
  9839. return ret;
  9840. err_cdc_reg:
  9841. clk_put(tavil->wcd_ext_clk);
  9842. err_clk:
  9843. wcd_resmgr_remove(tavil->resmgr);
  9844. err_resmgr:
  9845. mutex_destroy(&tavil->micb_lock);
  9846. mutex_destroy(&tavil->svs_mutex);
  9847. mutex_destroy(&tavil->codec_mutex);
  9848. mutex_destroy(&tavil->swr.read_mutex);
  9849. mutex_destroy(&tavil->swr.write_mutex);
  9850. mutex_destroy(&tavil->swr.clk_mutex);
  9851. devm_kfree(&pdev->dev, tavil);
  9852. return ret;
  9853. }
  9854. static int tavil_remove(struct platform_device *pdev)
  9855. {
  9856. struct tavil_priv *tavil;
  9857. int count = 0;
  9858. tavil = platform_get_drvdata(pdev);
  9859. if (!tavil)
  9860. return -EINVAL;
  9861. /* do dsd deinit before codec->component->regmap becomes freed */
  9862. if (tavil->dsd_config) {
  9863. tavil_dsd_deinit(tavil->dsd_config);
  9864. tavil->dsd_config = NULL;
  9865. }
  9866. snd_event_client_deregister(pdev->dev.parent);
  9867. if (tavil->spi)
  9868. spi_unregister_device(tavil->spi);
  9869. for (count = 0; count < tavil->child_count &&
  9870. count < WCD934X_CHILD_DEVICES_MAX; count++)
  9871. platform_device_unregister(tavil->pdev_child_devices[count]);
  9872. if (tavil->micb_load)
  9873. regulator_put(tavil->micb_load);
  9874. mutex_destroy(&tavil->micb_lock);
  9875. mutex_destroy(&tavil->svs_mutex);
  9876. mutex_destroy(&tavil->codec_mutex);
  9877. mutex_destroy(&tavil->swr.read_mutex);
  9878. mutex_destroy(&tavil->swr.write_mutex);
  9879. mutex_destroy(&tavil->swr.clk_mutex);
  9880. snd_soc_unregister_codec(&pdev->dev);
  9881. clk_put(tavil->wcd_ext_clk);
  9882. wcd_resmgr_remove(tavil->resmgr);
  9883. devm_kfree(&pdev->dev, tavil);
  9884. return 0;
  9885. }
  9886. static struct platform_driver tavil_codec_driver = {
  9887. .probe = tavil_probe,
  9888. .remove = tavil_remove,
  9889. .driver = {
  9890. .name = "tavil_codec",
  9891. .owner = THIS_MODULE,
  9892. #ifdef CONFIG_PM
  9893. .pm = &tavil_pm_ops,
  9894. #endif
  9895. },
  9896. };
  9897. module_platform_driver(tavil_codec_driver);
  9898. MODULE_DESCRIPTION("Tavil Codec driver");
  9899. MODULE_LICENSE("GPL v2");