wcd9335.c 440 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/firmware.h>
  8. #include <linux/slab.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/device.h>
  11. #include <linux/printk.h>
  12. #include <linux/ratelimit.h>
  13. #include <linux/debugfs.h>
  14. #include <linux/wait.h>
  15. #include <linux/bitops.h>
  16. #include <linux/regmap.h>
  17. #include <linux/regulator/consumer.h>
  18. #include <linux/clk.h>
  19. #include <linux/delay.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/kernel.h>
  22. #include <linux/gpio.h>
  23. #include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
  24. #include <soc/swr-wcd.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/tlv.h>
  30. #include <sound/info.h>
  31. #include "core.h"
  32. #include "pdata.h"
  33. #include "wcd9335.h"
  34. #include "wcd-mbhc-v2.h"
  35. #include "wcd9xxx-common-v2.h"
  36. #include "wcd9xxx-resmgr-v2.h"
  37. #include "wcd9xxx-irq.h"
  38. #include "wcd9335_registers.h"
  39. #include "wcd9335_irq.h"
  40. #include "wcd_cpe_core.h"
  41. #include "wcdcal-hwdep.h"
  42. #include "wcd-mbhc-v2-api.h"
  43. #define TASHA_RX_PORT_START_NUMBER 16
  44. #define WCD9335_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  45. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  46. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  47. /* Fractional Rates */
  48. #define WCD9335_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100)
  49. #define WCD9335_MIX_RATES_MASK (SNDRV_PCM_RATE_48000 |\
  50. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  51. #define TASHA_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  52. SNDRV_PCM_FMTBIT_S24_LE | \
  53. SNDRV_PCM_FMTBIT_S24_3LE)
  54. #define TASHA_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  55. SNDRV_PCM_FMTBIT_S24_LE | \
  56. SNDRV_PCM_FMTBIT_S24_3LE | \
  57. SNDRV_PCM_FMTBIT_S32_LE)
  58. #define TASHA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
  59. /*
  60. * Timeout in milli seconds and it is the wait time for
  61. * slim channel removal interrupt to receive.
  62. */
  63. #define TASHA_SLIM_CLOSE_TIMEOUT 1000
  64. #define TASHA_SLIM_IRQ_OVERFLOW (1 << 0)
  65. #define TASHA_SLIM_IRQ_UNDERFLOW (1 << 1)
  66. #define TASHA_SLIM_IRQ_PORT_CLOSED (1 << 2)
  67. #define TASHA_MCLK_CLK_12P288MHZ 12288000
  68. #define TASHA_MCLK_CLK_9P6MHZ 9600000
  69. #define TASHA_SLIM_PGD_PORT_INT_TX_EN0 (TASHA_SLIM_PGD_PORT_INT_EN0 + 2)
  70. #define TASHA_NUM_INTERPOLATORS 9
  71. #define TASHA_NUM_DECIMATORS 9
  72. #define WCD9335_CHILD_DEVICES_MAX 6
  73. #define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
  74. #define TASHA_MAD_AUDIO_FIRMWARE_PATH "wcd9335/wcd9335_mad_audio.bin"
  75. #define TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS (1 << 0)
  76. #define TASHA_CPE_SS_ERR_STATUS_WDOG_BITE (1 << 1)
  77. #define TASHA_CPE_FATAL_IRQS \
  78. (TASHA_CPE_SS_ERR_STATUS_WDOG_BITE | \
  79. TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS)
  80. #define SLIM_BW_CLK_GEAR_9 6200000
  81. #define SLIM_BW_UNVOTE 0
  82. #define CPE_FLL_CLK_75MHZ 75000000
  83. #define CPE_FLL_CLK_150MHZ 150000000
  84. #define WCD9335_REG_BITS 8
  85. #define WCD9335_MAX_VALID_ADC_MUX 13
  86. #define WCD9335_INVALID_ADC_MUX 9
  87. #define TASHA_DIG_CORE_REG_MIN WCD9335_CDC_ANC0_CLK_RESET_CTL
  88. #define TASHA_DIG_CORE_REG_MAX 0xDFF
  89. /* Convert from vout ctl to micbias voltage in mV */
  90. #define WCD_VOUT_CTL_TO_MICB(v) (1000 + v * 50)
  91. #define TASHA_ZDET_NUM_MEASUREMENTS 900
  92. #define TASHA_MBHC_GET_C1(c) ((c & 0xC000) >> 14)
  93. #define TASHA_MBHC_GET_X1(x) (x & 0x3FFF)
  94. /* z value compared in milliOhm */
  95. #define TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z) ((z > 400000) || (z < 32000))
  96. #define TASHA_MBHC_ZDET_CONST (86 * 16384)
  97. #define TASHA_MBHC_MOISTURE_VREF V_45_MV
  98. #define TASHA_MBHC_MOISTURE_IREF I_3P0_UA
  99. #define TASHA_VERSION_ENTRY_SIZE 17
  100. #define WCD9335_AMIC_PWR_LEVEL_LP 0
  101. #define WCD9335_AMIC_PWR_LEVEL_DEFAULT 1
  102. #define WCD9335_AMIC_PWR_LEVEL_HP 2
  103. #define WCD9335_AMIC_PWR_LVL_MASK 0x60
  104. #define WCD9335_AMIC_PWR_LVL_SHIFT 0x5
  105. #define WCD9335_DEC_PWR_LVL_MASK 0x06
  106. #define WCD9335_DEC_PWR_LVL_LP 0x02
  107. #define WCD9335_DEC_PWR_LVL_HP 0x04
  108. #define WCD9335_DEC_PWR_LVL_DF 0x00
  109. #define WCD9335_STRING_LEN 100
  110. #define CALCULATE_VOUT_D(req_mv) (((req_mv - 650) * 10) / 25)
  111. static int cpe_debug_mode;
  112. #define TASHA_MAX_MICBIAS 4
  113. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  114. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  115. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  116. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  117. #define DAPM_LDO_H_STANDALONE "LDO_H"
  118. module_param(cpe_debug_mode, int, 0664);
  119. MODULE_PARM_DESC(cpe_debug_mode, "boot cpe in debug mode");
  120. #define TASHA_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
  121. #define MAX_ON_DEMAND_SUPPLY_NAME_LENGTH 64
  122. static char on_demand_supply_name[][MAX_ON_DEMAND_SUPPLY_NAME_LENGTH] = {
  123. "cdc-vdd-mic-bias",
  124. };
  125. enum {
  126. POWER_COLLAPSE,
  127. POWER_RESUME,
  128. };
  129. enum tasha_sido_voltage {
  130. SIDO_VOLTAGE_SVS_MV = 950,
  131. SIDO_VOLTAGE_NOMINAL_MV = 1100,
  132. };
  133. static enum codec_variant codec_ver;
  134. static int dig_core_collapse_enable = 1;
  135. module_param(dig_core_collapse_enable, int, 0664);
  136. MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
  137. /* dig_core_collapse timer in seconds */
  138. static int dig_core_collapse_timer = (TASHA_DIG_CORE_COLLAPSE_TIMER_MS/1000);
  139. module_param(dig_core_collapse_timer, int, 0664);
  140. MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
  141. /* SVS Scaling enable/disable */
  142. static int svs_scaling_enabled = 1;
  143. module_param(svs_scaling_enabled, int, 0664);
  144. MODULE_PARM_DESC(svs_scaling_enabled, "enable/disable svs scaling");
  145. /* SVS buck setting */
  146. static int sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
  147. module_param(sido_buck_svs_voltage, int, 0664);
  148. MODULE_PARM_DESC(sido_buck_svs_voltage,
  149. "setting for SVS voltage for SIDO BUCK");
  150. #define TASHA_TX_UNMUTE_DELAY_MS 40
  151. static int tx_unmute_delay = TASHA_TX_UNMUTE_DELAY_MS;
  152. module_param(tx_unmute_delay, int, 0664);
  153. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  154. static struct afe_param_slimbus_slave_port_cfg tasha_slimbus_slave_port_cfg = {
  155. .minor_version = 1,
  156. .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
  157. .slave_dev_pgd_la = 0,
  158. .slave_dev_intfdev_la = 0,
  159. .bit_width = 16,
  160. .data_format = 0,
  161. .num_channels = 1
  162. };
  163. struct tasha_mbhc_zdet_param {
  164. u16 ldo_ctl;
  165. u16 noff;
  166. u16 nshift;
  167. u16 btn5;
  168. u16 btn6;
  169. u16 btn7;
  170. };
  171. static struct afe_param_cdc_reg_page_cfg tasha_cdc_reg_page_cfg = {
  172. .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
  173. .enable = 1,
  174. .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
  175. };
  176. static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
  177. {
  178. 1,
  179. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_MAIN_CTL_1),
  180. HW_MAD_AUDIO_ENABLE, 0x1, WCD9335_REG_BITS, 0
  181. },
  182. {
  183. 1,
  184. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_3),
  185. HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD9335_REG_BITS, 0
  186. },
  187. {
  188. 1,
  189. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_4),
  190. HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD9335_REG_BITS, 0
  191. },
  192. {
  193. 1,
  194. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  195. MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  196. },
  197. {
  198. 1,
  199. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  200. MAD_AUDIO_INT_MASK_REG, 0x1, WCD9335_REG_BITS, 0
  201. },
  202. {
  203. 1,
  204. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  205. MAD_AUDIO_INT_STATUS_REG, 0x1, WCD9335_REG_BITS, 0
  206. },
  207. {
  208. 1,
  209. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  210. MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD9335_REG_BITS, 0
  211. },
  212. {
  213. 1,
  214. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  215. VBAT_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  216. },
  217. {
  218. 1,
  219. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  220. VBAT_INT_MASK_REG, 0x08, WCD9335_REG_BITS, 0
  221. },
  222. {
  223. 1,
  224. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  225. VBAT_INT_STATUS_REG, 0x08, WCD9335_REG_BITS, 0
  226. },
  227. {
  228. 1,
  229. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  230. VBAT_INT_CLEAR_REG, 0x08, WCD9335_REG_BITS, 0
  231. },
  232. {
  233. 1,
  234. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  235. VBAT_RELEASE_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  236. },
  237. {
  238. 1,
  239. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  240. VBAT_RELEASE_INT_MASK_REG, 0x10, WCD9335_REG_BITS, 0
  241. },
  242. {
  243. 1,
  244. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  245. VBAT_RELEASE_INT_STATUS_REG, 0x10, WCD9335_REG_BITS, 0
  246. },
  247. {
  248. 1,
  249. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  250. VBAT_RELEASE_INT_CLEAR_REG, 0x10, WCD9335_REG_BITS, 0
  251. },
  252. {
  253. 1,
  254. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
  255. SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
  256. },
  257. {
  258. 1,
  259. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
  260. SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
  261. },
  262. {
  263. 1,
  264. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
  265. SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
  266. },
  267. {
  268. 1,
  269. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
  270. SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
  271. },
  272. { 1,
  273. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
  274. AANC_FF_GAIN_ADAPTIVE, 0x4, WCD9335_REG_BITS, 0
  275. },
  276. { 1,
  277. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
  278. AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD9335_REG_BITS, 0
  279. },
  280. {
  281. 1,
  282. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_FF_A_GAIN_CTL),
  283. AANC_GAIN_CONTROL, 0xFF, WCD9335_REG_BITS, 0
  284. },
  285. };
  286. static struct afe_param_cdc_reg_cfg_data tasha_audio_reg_cfg = {
  287. .num_registers = ARRAY_SIZE(audio_reg_cfg),
  288. .reg_data = audio_reg_cfg,
  289. };
  290. static struct afe_param_id_cdc_aanc_version tasha_cdc_aanc_version = {
  291. .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
  292. .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
  293. };
  294. enum {
  295. VI_SENSE_1,
  296. VI_SENSE_2,
  297. AIF4_SWITCH_VALUE,
  298. AUDIO_NOMINAL,
  299. CPE_NOMINAL,
  300. HPH_PA_DELAY,
  301. ANC_MIC_AMIC1,
  302. ANC_MIC_AMIC2,
  303. ANC_MIC_AMIC3,
  304. ANC_MIC_AMIC4,
  305. ANC_MIC_AMIC5,
  306. ANC_MIC_AMIC6,
  307. CLASSH_CONFIG,
  308. };
  309. enum {
  310. AIF1_PB = 0,
  311. AIF1_CAP,
  312. AIF2_PB,
  313. AIF2_CAP,
  314. AIF3_PB,
  315. AIF3_CAP,
  316. AIF4_PB,
  317. AIF_MIX1_PB,
  318. AIF4_MAD_TX,
  319. AIF4_VIFEED,
  320. AIF5_CPE_TX,
  321. NUM_CODEC_DAIS,
  322. };
  323. enum {
  324. INTn_1_MIX_INP_SEL_ZERO = 0,
  325. INTn_1_MIX_INP_SEL_DEC0,
  326. INTn_1_MIX_INP_SEL_DEC1,
  327. INTn_1_MIX_INP_SEL_IIR0,
  328. INTn_1_MIX_INP_SEL_IIR1,
  329. INTn_1_MIX_INP_SEL_RX0,
  330. INTn_1_MIX_INP_SEL_RX1,
  331. INTn_1_MIX_INP_SEL_RX2,
  332. INTn_1_MIX_INP_SEL_RX3,
  333. INTn_1_MIX_INP_SEL_RX4,
  334. INTn_1_MIX_INP_SEL_RX5,
  335. INTn_1_MIX_INP_SEL_RX6,
  336. INTn_1_MIX_INP_SEL_RX7,
  337. };
  338. #define IS_VALID_NATIVE_FIFO_PORT(inp) \
  339. ((inp >= INTn_1_MIX_INP_SEL_RX0) && \
  340. (inp <= INTn_1_MIX_INP_SEL_RX3))
  341. enum {
  342. INTn_2_INP_SEL_ZERO = 0,
  343. INTn_2_INP_SEL_RX0,
  344. INTn_2_INP_SEL_RX1,
  345. INTn_2_INP_SEL_RX2,
  346. INTn_2_INP_SEL_RX3,
  347. INTn_2_INP_SEL_RX4,
  348. INTn_2_INP_SEL_RX5,
  349. INTn_2_INP_SEL_RX6,
  350. INTn_2_INP_SEL_RX7,
  351. INTn_2_INP_SEL_PROXIMITY,
  352. };
  353. enum {
  354. INTERP_EAR = 0,
  355. INTERP_HPHL,
  356. INTERP_HPHR,
  357. INTERP_LO1,
  358. INTERP_LO2,
  359. INTERP_LO3,
  360. INTERP_LO4,
  361. INTERP_SPKR1,
  362. INTERP_SPKR2,
  363. };
  364. struct interp_sample_rate {
  365. int sample_rate;
  366. int rate_val;
  367. };
  368. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  369. {8000, 0x0}, /* 8K */
  370. {16000, 0x1}, /* 16K */
  371. {24000, -EINVAL},/* 24K */
  372. {32000, 0x3}, /* 32K */
  373. {48000, 0x4}, /* 48K */
  374. {96000, 0x5}, /* 96K */
  375. {192000, 0x6}, /* 192K */
  376. {384000, 0x7}, /* 384K */
  377. {44100, 0x8}, /* 44.1K */
  378. };
  379. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  380. {48000, 0x4}, /* 48K */
  381. {96000, 0x5}, /* 96K */
  382. {192000, 0x6}, /* 192K */
  383. };
  384. static const struct wcd9xxx_ch tasha_rx_chs[TASHA_RX_MAX] = {
  385. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER, 0),
  386. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 1, 1),
  387. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 2, 2),
  388. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 3, 3),
  389. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 4, 4),
  390. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 5, 5),
  391. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 6, 6),
  392. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 7, 7),
  393. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 8, 8),
  394. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 9, 9),
  395. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 10, 10),
  396. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 11, 11),
  397. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 12, 12),
  398. };
  399. static const struct wcd9xxx_ch tasha_tx_chs[TASHA_TX_MAX] = {
  400. WCD9XXX_CH(0, 0),
  401. WCD9XXX_CH(1, 1),
  402. WCD9XXX_CH(2, 2),
  403. WCD9XXX_CH(3, 3),
  404. WCD9XXX_CH(4, 4),
  405. WCD9XXX_CH(5, 5),
  406. WCD9XXX_CH(6, 6),
  407. WCD9XXX_CH(7, 7),
  408. WCD9XXX_CH(8, 8),
  409. WCD9XXX_CH(9, 9),
  410. WCD9XXX_CH(10, 10),
  411. WCD9XXX_CH(11, 11),
  412. WCD9XXX_CH(12, 12),
  413. WCD9XXX_CH(13, 13),
  414. WCD9XXX_CH(14, 14),
  415. WCD9XXX_CH(15, 15),
  416. };
  417. static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
  418. /* Needs to define in the same order of DAI enum definitions */
  419. 0,
  420. BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  421. 0,
  422. BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  423. 0,
  424. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  425. 0,
  426. 0,
  427. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF5_CPE_TX),
  428. 0,
  429. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX),
  430. };
  431. static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
  432. 0, /* AIF1_PB */
  433. BIT(AIF2_CAP), /* AIF1_CAP */
  434. 0, /* AIF2_PB */
  435. BIT(AIF1_CAP), /* AIF2_CAP */
  436. };
  437. /* Codec supports 2 IIR filters */
  438. enum {
  439. IIR0 = 0,
  440. IIR1,
  441. IIR_MAX,
  442. };
  443. /* Each IIR has 5 Filter Stages */
  444. enum {
  445. BAND1 = 0,
  446. BAND2,
  447. BAND3,
  448. BAND4,
  449. BAND5,
  450. BAND_MAX,
  451. };
  452. enum {
  453. COMPANDER_1, /* HPH_L */
  454. COMPANDER_2, /* HPH_R */
  455. COMPANDER_3, /* LO1_DIFF */
  456. COMPANDER_4, /* LO2_DIFF */
  457. COMPANDER_5, /* LO3_SE */
  458. COMPANDER_6, /* LO4_SE */
  459. COMPANDER_7, /* SWR SPK CH1 */
  460. COMPANDER_8, /* SWR SPK CH2 */
  461. COMPANDER_MAX,
  462. };
  463. enum {
  464. SRC_IN_HPHL,
  465. SRC_IN_LO1,
  466. SRC_IN_HPHR,
  467. SRC_IN_LO2,
  468. SRC_IN_SPKRL,
  469. SRC_IN_LO3,
  470. SRC_IN_SPKRR,
  471. SRC_IN_LO4,
  472. };
  473. enum {
  474. SPLINE_SRC0,
  475. SPLINE_SRC1,
  476. SPLINE_SRC2,
  477. SPLINE_SRC3,
  478. SPLINE_SRC_MAX,
  479. };
  480. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  481. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  482. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  483. static struct snd_soc_dai_driver tasha_dai[];
  484. static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv);
  485. static int tasha_config_compander(struct snd_soc_codec *, int, int);
  486. static void tasha_codec_set_tx_hold(struct snd_soc_codec *, u16, bool);
  487. static int tasha_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  488. bool enable);
  489. /* Hold instance to soundwire platform device */
  490. struct tasha_swr_ctrl_data {
  491. struct platform_device *swr_pdev;
  492. struct ida swr_ida;
  493. };
  494. struct wcd_swr_ctrl_platform_data {
  495. void *handle; /* holds codec private data */
  496. int (*read)(void *handle, int reg);
  497. int (*write)(void *handle, int reg, int val);
  498. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  499. int (*clk)(void *handle, bool enable);
  500. int (*handle_irq)(void *handle,
  501. irqreturn_t (*swrm_irq_handler)(int irq,
  502. void *data),
  503. void *swrm_handle,
  504. int action);
  505. };
  506. static struct wcd_mbhc_register
  507. wcd_mbhc_registers[WCD_MBHC_REG_FUNC_MAX] = {
  508. WCD_MBHC_REGISTER("WCD_MBHC_L_DET_EN",
  509. WCD9335_ANA_MBHC_MECH, 0x80, 7, 0),
  510. WCD_MBHC_REGISTER("WCD_MBHC_GND_DET_EN",
  511. WCD9335_ANA_MBHC_MECH, 0x40, 6, 0),
  512. WCD_MBHC_REGISTER("WCD_MBHC_MECH_DETECTION_TYPE",
  513. WCD9335_ANA_MBHC_MECH, 0x20, 5, 0),
  514. WCD_MBHC_REGISTER("WCD_MBHC_MIC_CLAMP_CTL",
  515. WCD9335_MBHC_PLUG_DETECT_CTL, 0x30, 4, 0),
  516. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_DETECTION_TYPE",
  517. WCD9335_ANA_MBHC_ELECT, 0x08, 3, 0),
  518. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_CTRL",
  519. WCD9335_MBHC_PLUG_DETECT_CTL, 0xC0, 6, 0),
  520. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_COMP_CTRL",
  521. WCD9335_ANA_MBHC_MECH, 0x04, 2, 0),
  522. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PLUG_TYPE",
  523. WCD9335_ANA_MBHC_MECH, 0x10, 4, 0),
  524. WCD_MBHC_REGISTER("WCD_MBHC_GND_PLUG_TYPE",
  525. WCD9335_ANA_MBHC_MECH, 0x08, 3, 0),
  526. WCD_MBHC_REGISTER("WCD_MBHC_SW_HPH_LP_100K_TO_GND",
  527. WCD9335_ANA_MBHC_MECH, 0x01, 0, 0),
  528. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_SCHMT_ISRC",
  529. WCD9335_ANA_MBHC_ELECT, 0x06, 1, 0),
  530. WCD_MBHC_REGISTER("WCD_MBHC_FSM_EN",
  531. WCD9335_ANA_MBHC_ELECT, 0x80, 7, 0),
  532. WCD_MBHC_REGISTER("WCD_MBHC_INSREM_DBNC",
  533. WCD9335_MBHC_PLUG_DETECT_CTL, 0x0F, 0, 0),
  534. WCD_MBHC_REGISTER("WCD_MBHC_BTN_DBNC",
  535. WCD9335_MBHC_CTL_1, 0x03, 0, 0),
  536. WCD_MBHC_REGISTER("WCD_MBHC_HS_VREF",
  537. WCD9335_MBHC_CTL_2, 0x03, 0, 0),
  538. WCD_MBHC_REGISTER("WCD_MBHC_HS_COMP_RESULT",
  539. WCD9335_ANA_MBHC_RESULT_3, 0x08, 3, 0),
  540. WCD_MBHC_REGISTER("WCD_MBHC_IN2P_CLAMP_STATE",
  541. WCD9335_ANA_MBHC_RESULT_3, 0x10, 4, 0),
  542. WCD_MBHC_REGISTER("WCD_MBHC_MIC_SCHMT_RESULT",
  543. WCD9335_ANA_MBHC_RESULT_3, 0x20, 5, 0),
  544. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_SCHMT_RESULT",
  545. WCD9335_ANA_MBHC_RESULT_3, 0x80, 7, 0),
  546. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_SCHMT_RESULT",
  547. WCD9335_ANA_MBHC_RESULT_3, 0x40, 6, 0),
  548. WCD_MBHC_REGISTER("WCD_MBHC_OCP_FSM_EN",
  549. WCD9335_HPH_OCP_CTL, 0x10, 4, 0),
  550. WCD_MBHC_REGISTER("WCD_MBHC_BTN_RESULT",
  551. WCD9335_ANA_MBHC_RESULT_3, 0x07, 0, 0),
  552. WCD_MBHC_REGISTER("WCD_MBHC_BTN_ISRC_CTL",
  553. WCD9335_ANA_MBHC_ELECT, 0x70, 4, 0),
  554. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_RESULT",
  555. WCD9335_ANA_MBHC_RESULT_3, 0xFF, 0, 0),
  556. WCD_MBHC_REGISTER("WCD_MBHC_MICB_CTRL",
  557. WCD9335_ANA_MICB2, 0xC0, 6, 0),
  558. WCD_MBHC_REGISTER("WCD_MBHC_HPH_CNP_WG_TIME",
  559. WCD9335_HPH_CNP_WG_TIME, 0xFF, 0, 0),
  560. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_PA_EN",
  561. WCD9335_ANA_HPH, 0x40, 6, 0),
  562. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PA_EN",
  563. WCD9335_ANA_HPH, 0x80, 7, 0),
  564. WCD_MBHC_REGISTER("WCD_MBHC_HPH_PA_EN",
  565. WCD9335_ANA_HPH, 0xC0, 6, 0),
  566. WCD_MBHC_REGISTER("WCD_MBHC_SWCH_LEVEL_REMOVE",
  567. WCD9335_ANA_MBHC_RESULT_3, 0x10, 4, 0),
  568. WCD_MBHC_REGISTER("WCD_MBHC_PULLDOWN_CTRL",
  569. 0, 0, 0, 0),
  570. WCD_MBHC_REGISTER("WCD_MBHC_ANC_DET_EN",
  571. WCD9335_ANA_MBHC_ZDET, 0x01, 0, 0),
  572. /*
  573. * MBHC FSM status register is only available in Tasha 2.0.
  574. * So, init with 0 later once the version is known, then values
  575. * will be updated.
  576. */
  577. WCD_MBHC_REGISTER("WCD_MBHC_FSM_STATUS",
  578. 0, 0, 0, 0),
  579. WCD_MBHC_REGISTER("WCD_MBHC_MUX_CTL",
  580. WCD9335_MBHC_CTL_2, 0x70, 4, 0),
  581. WCD_MBHC_REGISTER("WCD_MBHC_MOISTURE_STATUS",
  582. WCD9335_MBHC_FSM_STATUS, 0X20, 5, 0),
  583. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_GND",
  584. WCD9335_HPH_PA_CTL2, 0x40, 6, 0),
  585. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_GND",
  586. WCD9335_HPH_PA_CTL2, 0x10, 4, 0),
  587. };
  588. static const struct wcd_mbhc_intr intr_ids = {
  589. .mbhc_sw_intr = WCD9335_IRQ_MBHC_SW_DET,
  590. .mbhc_btn_press_intr = WCD9335_IRQ_MBHC_BUTTON_PRESS_DET,
  591. .mbhc_btn_release_intr = WCD9335_IRQ_MBHC_BUTTON_RELEASE_DET,
  592. .mbhc_hs_ins_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_LEG_DET,
  593. .mbhc_hs_rem_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_DET,
  594. .hph_left_ocp = WCD9335_IRQ_HPH_PA_OCPL_FAULT,
  595. .hph_right_ocp = WCD9335_IRQ_HPH_PA_OCPR_FAULT,
  596. };
  597. struct wcd_vbat {
  598. bool is_enabled;
  599. bool adc_config;
  600. /* Variables to cache Vbat ADC output values */
  601. u16 dcp1;
  602. u16 dcp2;
  603. };
  604. struct hpf_work {
  605. struct tasha_priv *tasha;
  606. u8 decimator;
  607. u8 hpf_cut_off_freq;
  608. struct delayed_work dwork;
  609. };
  610. #define WCD9335_SPK_ANC_EN_DELAY_MS 350
  611. static int spk_anc_en_delay = WCD9335_SPK_ANC_EN_DELAY_MS;
  612. module_param(spk_anc_en_delay, int, 0664);
  613. MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
  614. struct spk_anc_work {
  615. struct tasha_priv *tasha;
  616. struct delayed_work dwork;
  617. };
  618. struct tx_mute_work {
  619. struct tasha_priv *tasha;
  620. u8 decimator;
  621. struct delayed_work dwork;
  622. };
  623. struct tasha_priv {
  624. struct device *dev;
  625. struct wcd9xxx *wcd9xxx;
  626. struct snd_soc_codec *codec;
  627. u32 adc_count;
  628. u32 rx_bias_count;
  629. s32 dmic_0_1_clk_cnt;
  630. s32 dmic_2_3_clk_cnt;
  631. s32 dmic_4_5_clk_cnt;
  632. s32 ldo_h_users;
  633. s32 micb_ref[TASHA_MAX_MICBIAS];
  634. s32 pullup_ref[TASHA_MAX_MICBIAS];
  635. u32 anc_slot;
  636. bool anc_func;
  637. bool is_wsa_attach;
  638. /* Vbat module */
  639. struct wcd_vbat vbat;
  640. /* cal info for codec */
  641. struct fw_info *fw_data;
  642. /*track tasha interface type*/
  643. u8 intf_type;
  644. /* num of slim ports required */
  645. struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
  646. /* SoundWire data structure */
  647. struct tasha_swr_ctrl_data *swr_ctrl_data;
  648. int nr;
  649. /*compander*/
  650. int comp_enabled[COMPANDER_MAX];
  651. /* Maintain the status of AUX PGA */
  652. int aux_pga_cnt;
  653. u8 aux_l_gain;
  654. u8 aux_r_gain;
  655. bool spkr_pa_widget_on;
  656. struct regulator *spkdrv_reg;
  657. struct regulator *spkdrv2_reg;
  658. bool mbhc_started;
  659. /* class h specific data */
  660. struct wcd_clsh_cdc_data clsh_d;
  661. struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
  662. /*
  663. * list used to save/restore registers at start and
  664. * end of impedance measurement
  665. */
  666. struct list_head reg_save_restore;
  667. /* handle to cpe core */
  668. struct wcd_cpe_core *cpe_core;
  669. u32 current_cpe_clk_freq;
  670. enum tasha_sido_voltage sido_voltage;
  671. int sido_ccl_cnt;
  672. u32 ana_rx_supplies;
  673. /* Multiplication factor used for impedance detection */
  674. int zdet_gain_mul_fact;
  675. /* to track the status */
  676. unsigned long status_mask;
  677. struct work_struct tasha_add_child_devices_work;
  678. struct wcd_swr_ctrl_platform_data swr_plat_data;
  679. /* Port values for Rx and Tx codec_dai */
  680. unsigned int rx_port_value[TASHA_RX_MAX];
  681. unsigned int tx_port_value;
  682. unsigned int vi_feed_value;
  683. /* Tasha Interpolator Mode Select for EAR, HPH_L and HPH_R */
  684. u32 hph_mode;
  685. u16 prim_int_users[TASHA_NUM_INTERPOLATORS];
  686. int spl_src_users[SPLINE_SRC_MAX];
  687. struct wcd9xxx_resmgr_v2 *resmgr;
  688. struct delayed_work power_gate_work;
  689. struct mutex power_lock;
  690. struct mutex sido_lock;
  691. /* mbhc module */
  692. struct wcd_mbhc mbhc;
  693. struct blocking_notifier_head notifier;
  694. struct mutex micb_lock;
  695. struct clk *wcd_ext_clk;
  696. struct clk *wcd_native_clk;
  697. struct mutex swr_read_lock;
  698. struct mutex swr_write_lock;
  699. struct mutex swr_clk_lock;
  700. int swr_clk_users;
  701. int native_clk_users;
  702. int (*zdet_gpio_cb)(struct snd_soc_codec *codec, bool high);
  703. struct snd_info_entry *entry;
  704. struct snd_info_entry *version_entry;
  705. int power_active_ref;
  706. struct on_demand_supply on_demand_list[ON_DEMAND_SUPPLIES_MAX];
  707. int (*machine_codec_event_cb)(struct snd_soc_codec *codec,
  708. enum wcd9335_codec_event);
  709. int spkr_gain_offset;
  710. int spkr_mode;
  711. int ear_spkr_gain;
  712. struct hpf_work tx_hpf_work[TASHA_NUM_DECIMATORS];
  713. struct tx_mute_work tx_mute_dwork[TASHA_NUM_DECIMATORS];
  714. struct spk_anc_work spk_anc_dwork;
  715. struct mutex codec_mutex;
  716. int hph_l_gain;
  717. int hph_r_gain;
  718. int rx_7_count;
  719. int rx_8_count;
  720. bool clk_mode;
  721. bool clk_internal;
  722. /* Lock to prevent multiple functions voting at same time */
  723. struct mutex sb_clk_gear_lock;
  724. /* Count for functions voting or un-voting */
  725. u32 ref_count;
  726. /* Lock to protect mclk enablement */
  727. struct mutex mclk_lock;
  728. struct platform_device *pdev_child_devices
  729. [WCD9335_CHILD_DEVICES_MAX];
  730. int child_count;
  731. };
  732. static int tasha_codec_vote_max_bw(struct snd_soc_codec *codec,
  733. bool vote);
  734. static const struct tasha_reg_mask_val tasha_spkr_default[] = {
  735. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  736. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  737. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  738. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  739. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x58},
  740. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x58},
  741. };
  742. static const struct tasha_reg_mask_val tasha_spkr_mode1[] = {
  743. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x00},
  744. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x00},
  745. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x00},
  746. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x00},
  747. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
  748. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
  749. };
  750. /**
  751. * tasha_set_spkr_gain_offset - offset the speaker path
  752. * gain with the given offset value.
  753. *
  754. * @codec: codec instance
  755. * @offset: Indicates speaker path gain offset value.
  756. *
  757. * Returns 0 on success or -EINVAL on error.
  758. */
  759. int tasha_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  760. {
  761. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  762. if (!priv)
  763. return -EINVAL;
  764. priv->spkr_gain_offset = offset;
  765. return 0;
  766. }
  767. EXPORT_SYMBOL(tasha_set_spkr_gain_offset);
  768. /**
  769. * tasha_set_spkr_mode - Configures speaker compander and smartboost
  770. * settings based on speaker mode.
  771. *
  772. * @codec: codec instance
  773. * @mode: Indicates speaker configuration mode.
  774. *
  775. * Returns 0 on success or -EINVAL on error.
  776. */
  777. int tasha_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  778. {
  779. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  780. int i;
  781. const struct tasha_reg_mask_val *regs;
  782. int size;
  783. if (!priv)
  784. return -EINVAL;
  785. switch (mode) {
  786. case SPKR_MODE_1:
  787. regs = tasha_spkr_mode1;
  788. size = ARRAY_SIZE(tasha_spkr_mode1);
  789. break;
  790. default:
  791. regs = tasha_spkr_default;
  792. size = ARRAY_SIZE(tasha_spkr_default);
  793. break;
  794. }
  795. priv->spkr_mode = mode;
  796. for (i = 0; i < size; i++)
  797. snd_soc_update_bits(codec, regs[i].reg,
  798. regs[i].mask, regs[i].val);
  799. return 0;
  800. }
  801. EXPORT_SYMBOL(tasha_set_spkr_mode);
  802. static void tasha_enable_sido_buck(struct snd_soc_codec *codec)
  803. {
  804. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  805. snd_soc_update_bits(codec, WCD9335_ANA_RCO, 0x80, 0x80);
  806. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x02, 0x02);
  807. /* 100us sleep needed after IREF settings */
  808. usleep_range(100, 110);
  809. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x04, 0x04);
  810. /* 100us sleep needed after VREF settings */
  811. usleep_range(100, 110);
  812. tasha->resmgr->sido_input_src = SIDO_SOURCE_RCO_BG;
  813. }
  814. static void tasha_cdc_sido_ccl_enable(struct tasha_priv *tasha, bool ccl_flag)
  815. {
  816. struct snd_soc_codec *codec = tasha->codec;
  817. if (!codec)
  818. return;
  819. if (!TASHA_IS_2_0(tasha->wcd9xxx)) {
  820. dev_dbg(codec->dev, "%s: tasha version < 2p0, return\n",
  821. __func__);
  822. return;
  823. }
  824. dev_dbg(codec->dev, "%s: sido_ccl_cnt=%d, ccl_flag:%d\n",
  825. __func__, tasha->sido_ccl_cnt, ccl_flag);
  826. if (ccl_flag) {
  827. if (++tasha->sido_ccl_cnt == 1)
  828. snd_soc_update_bits(codec,
  829. WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x6E);
  830. } else {
  831. if (tasha->sido_ccl_cnt == 0) {
  832. dev_dbg(codec->dev, "%s: sido_ccl already disabled\n",
  833. __func__);
  834. return;
  835. }
  836. if (--tasha->sido_ccl_cnt == 0)
  837. snd_soc_update_bits(codec,
  838. WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x02);
  839. }
  840. }
  841. static bool tasha_cdc_is_svs_enabled(struct tasha_priv *tasha)
  842. {
  843. if (TASHA_IS_2_0(tasha->wcd9xxx) &&
  844. svs_scaling_enabled)
  845. return true;
  846. return false;
  847. }
  848. static int tasha_cdc_req_mclk_enable(struct tasha_priv *tasha,
  849. bool enable)
  850. {
  851. int ret = 0;
  852. mutex_lock(&tasha->mclk_lock);
  853. if (enable) {
  854. tasha_cdc_sido_ccl_enable(tasha, true);
  855. ret = clk_prepare_enable(tasha->wcd_ext_clk);
  856. if (ret) {
  857. dev_err(tasha->dev, "%s: ext clk enable failed\n",
  858. __func__);
  859. goto unlock_mutex;
  860. }
  861. /* get BG */
  862. wcd_resmgr_enable_master_bias(tasha->resmgr);
  863. /* get MCLK */
  864. wcd_resmgr_enable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
  865. } else {
  866. /* put MCLK */
  867. wcd_resmgr_disable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
  868. /* put BG */
  869. wcd_resmgr_disable_master_bias(tasha->resmgr);
  870. clk_disable_unprepare(tasha->wcd_ext_clk);
  871. tasha_cdc_sido_ccl_enable(tasha, false);
  872. }
  873. unlock_mutex:
  874. mutex_unlock(&tasha->mclk_lock);
  875. return ret;
  876. }
  877. static int tasha_cdc_check_sido_value(enum tasha_sido_voltage req_mv)
  878. {
  879. if ((req_mv != SIDO_VOLTAGE_SVS_MV) &&
  880. (req_mv != SIDO_VOLTAGE_NOMINAL_MV))
  881. return -EINVAL;
  882. return 0;
  883. }
  884. static void tasha_codec_apply_sido_voltage(
  885. struct tasha_priv *tasha,
  886. enum tasha_sido_voltage req_mv)
  887. {
  888. u32 vout_d_val;
  889. struct snd_soc_codec *codec = tasha->codec;
  890. int ret;
  891. if (!codec)
  892. return;
  893. if (!tasha_cdc_is_svs_enabled(tasha))
  894. return;
  895. if ((sido_buck_svs_voltage != SIDO_VOLTAGE_SVS_MV) &&
  896. (sido_buck_svs_voltage != SIDO_VOLTAGE_NOMINAL_MV))
  897. sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
  898. ret = tasha_cdc_check_sido_value(req_mv);
  899. if (ret < 0) {
  900. dev_dbg(codec->dev, "%s: requested mv=%d not in range\n",
  901. __func__, req_mv);
  902. return;
  903. }
  904. if (req_mv == tasha->sido_voltage) {
  905. dev_dbg(codec->dev, "%s: Already at requested mv=%d\n",
  906. __func__, req_mv);
  907. return;
  908. }
  909. if (req_mv == sido_buck_svs_voltage) {
  910. if (test_bit(AUDIO_NOMINAL, &tasha->status_mask) ||
  911. test_bit(CPE_NOMINAL, &tasha->status_mask)) {
  912. dev_dbg(codec->dev,
  913. "%s: nominal client running, status_mask=%lu\n",
  914. __func__, tasha->status_mask);
  915. return;
  916. }
  917. }
  918. /* compute the vout_d step value */
  919. vout_d_val = CALCULATE_VOUT_D(req_mv);
  920. snd_soc_write(codec, WCD9335_ANA_BUCK_VOUT_D, vout_d_val & 0xFF);
  921. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x80, 0x80);
  922. /* 1 msec sleep required after SIDO Vout_D voltage change */
  923. usleep_range(1000, 1100);
  924. tasha->sido_voltage = req_mv;
  925. dev_dbg(codec->dev,
  926. "%s: updated SIDO buck Vout_D to %d, vout_d step = %u\n",
  927. __func__, tasha->sido_voltage, vout_d_val);
  928. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL,
  929. 0x80, 0x00);
  930. }
  931. static int tasha_codec_update_sido_voltage(
  932. struct tasha_priv *tasha,
  933. enum tasha_sido_voltage req_mv)
  934. {
  935. int ret = 0;
  936. if (!tasha_cdc_is_svs_enabled(tasha))
  937. return ret;
  938. mutex_lock(&tasha->sido_lock);
  939. /* enable mclk before setting SIDO voltage */
  940. ret = tasha_cdc_req_mclk_enable(tasha, true);
  941. if (ret) {
  942. dev_err(tasha->dev, "%s: ext clk enable failed\n",
  943. __func__);
  944. goto err;
  945. }
  946. tasha_codec_apply_sido_voltage(tasha, req_mv);
  947. tasha_cdc_req_mclk_enable(tasha, false);
  948. err:
  949. mutex_unlock(&tasha->sido_lock);
  950. return ret;
  951. }
  952. int tasha_enable_efuse_sensing(struct snd_soc_codec *codec)
  953. {
  954. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  955. tasha_cdc_mclk_enable(codec, true, false);
  956. if (!TASHA_IS_2_0(priv->wcd9xxx))
  957. snd_soc_update_bits(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
  958. 0x1E, 0x02);
  959. snd_soc_update_bits(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
  960. 0x01, 0x01);
  961. /*
  962. * 5ms sleep required after enabling efuse control
  963. * before checking the status.
  964. */
  965. usleep_range(5000, 5500);
  966. if (!(snd_soc_read(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS) & 0x01))
  967. WARN(1, "%s: Efuse sense is not complete\n", __func__);
  968. if (TASHA_IS_2_0(priv->wcd9xxx)) {
  969. if (!(snd_soc_read(codec,
  970. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT0) & 0x40))
  971. snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST,
  972. 0x04, 0x00);
  973. tasha_enable_sido_buck(codec);
  974. }
  975. tasha_cdc_mclk_enable(codec, false, false);
  976. return 0;
  977. }
  978. EXPORT_SYMBOL(tasha_enable_efuse_sensing);
  979. void *tasha_get_afe_config(struct snd_soc_codec *codec,
  980. enum afe_config_type config_type)
  981. {
  982. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  983. switch (config_type) {
  984. case AFE_SLIMBUS_SLAVE_CONFIG:
  985. return &priv->slimbus_slave_cfg;
  986. case AFE_CDC_REGISTERS_CONFIG:
  987. return &tasha_audio_reg_cfg;
  988. case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
  989. return &tasha_slimbus_slave_port_cfg;
  990. case AFE_AANC_VERSION:
  991. return &tasha_cdc_aanc_version;
  992. case AFE_CLIP_BANK_SEL:
  993. return NULL;
  994. case AFE_CDC_CLIP_REGISTERS_CONFIG:
  995. return NULL;
  996. case AFE_CDC_REGISTER_PAGE_CONFIG:
  997. return &tasha_cdc_reg_page_cfg;
  998. default:
  999. dev_err(codec->dev, "%s: Unknown config_type 0x%x\n",
  1000. __func__, config_type);
  1001. return NULL;
  1002. }
  1003. }
  1004. EXPORT_SYMBOL(tasha_get_afe_config);
  1005. /*
  1006. * tasha_event_register: Registers a machine driver callback
  1007. * function with codec private data for post ADSP sub-system
  1008. * restart (SSR). This callback function will be called from
  1009. * codec driver once codec comes out of reset after ADSP SSR.
  1010. *
  1011. * @machine_event_cb: callback function from machine driver
  1012. * @codec: Codec instance
  1013. *
  1014. * Return: none
  1015. */
  1016. void tasha_event_register(
  1017. int (*machine_event_cb)(struct snd_soc_codec *codec,
  1018. enum wcd9335_codec_event),
  1019. struct snd_soc_codec *codec)
  1020. {
  1021. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1022. if (tasha)
  1023. tasha->machine_codec_event_cb = machine_event_cb;
  1024. else
  1025. dev_dbg(codec->dev, "%s: Invalid tasha_priv data\n", __func__);
  1026. }
  1027. EXPORT_SYMBOL(tasha_event_register);
  1028. static int tasha_mbhc_request_irq(struct snd_soc_codec *codec,
  1029. int irq, irq_handler_t handler,
  1030. const char *name, void *data)
  1031. {
  1032. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1033. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1034. struct wcd9xxx_core_resource *core_res =
  1035. &wcd9xxx->core_res;
  1036. return wcd9xxx_request_irq(core_res, irq, handler, name, data);
  1037. }
  1038. static void tasha_mbhc_irq_control(struct snd_soc_codec *codec,
  1039. int irq, bool enable)
  1040. {
  1041. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1042. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1043. struct wcd9xxx_core_resource *core_res =
  1044. &wcd9xxx->core_res;
  1045. if (enable)
  1046. wcd9xxx_enable_irq(core_res, irq);
  1047. else
  1048. wcd9xxx_disable_irq(core_res, irq);
  1049. }
  1050. static int tasha_mbhc_free_irq(struct snd_soc_codec *codec,
  1051. int irq, void *data)
  1052. {
  1053. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1054. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1055. struct wcd9xxx_core_resource *core_res =
  1056. &wcd9xxx->core_res;
  1057. wcd9xxx_free_irq(core_res, irq, data);
  1058. return 0;
  1059. }
  1060. static void tasha_mbhc_clk_setup(struct snd_soc_codec *codec,
  1061. bool enable)
  1062. {
  1063. if (enable)
  1064. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1,
  1065. 0x80, 0x80);
  1066. else
  1067. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1,
  1068. 0x80, 0x00);
  1069. }
  1070. static int tasha_mbhc_btn_to_num(struct snd_soc_codec *codec)
  1071. {
  1072. return snd_soc_read(codec, WCD9335_ANA_MBHC_RESULT_3) & 0x7;
  1073. }
  1074. static void tasha_mbhc_mbhc_bias_control(struct snd_soc_codec *codec,
  1075. bool enable)
  1076. {
  1077. if (enable)
  1078. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_ELECT,
  1079. 0x01, 0x01);
  1080. else
  1081. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_ELECT,
  1082. 0x01, 0x00);
  1083. }
  1084. static void tasha_mbhc_program_btn_thr(struct snd_soc_codec *codec,
  1085. s16 *btn_low, s16 *btn_high,
  1086. int num_btn, bool is_micbias)
  1087. {
  1088. int i;
  1089. int vth;
  1090. if (num_btn > WCD_MBHC_DEF_BUTTONS) {
  1091. dev_err(codec->dev, "%s: invalid number of buttons: %d\n",
  1092. __func__, num_btn);
  1093. return;
  1094. }
  1095. /*
  1096. * Tasha just needs one set of thresholds for button detection
  1097. * due to micbias voltage ramp to pullup upon button press. So
  1098. * btn_low and is_micbias are ignored and always program button
  1099. * thresholds using btn_high.
  1100. */
  1101. for (i = 0; i < num_btn; i++) {
  1102. vth = ((btn_high[i] * 2) / 25) & 0x3F;
  1103. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN0 + i,
  1104. 0xFC, vth << 2);
  1105. dev_dbg(codec->dev, "%s: btn_high[%d]: %d, vth: %d\n",
  1106. __func__, i, btn_high[i], vth);
  1107. }
  1108. }
  1109. static bool tasha_mbhc_lock_sleep(struct wcd_mbhc *mbhc, bool lock)
  1110. {
  1111. struct snd_soc_codec *codec = mbhc->codec;
  1112. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1113. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1114. struct wcd9xxx_core_resource *core_res =
  1115. &wcd9xxx->core_res;
  1116. if (lock)
  1117. return wcd9xxx_lock_sleep(core_res);
  1118. else {
  1119. wcd9xxx_unlock_sleep(core_res);
  1120. return 0;
  1121. }
  1122. }
  1123. static int tasha_mbhc_register_notifier(struct wcd_mbhc *mbhc,
  1124. struct notifier_block *nblock,
  1125. bool enable)
  1126. {
  1127. struct snd_soc_codec *codec = mbhc->codec;
  1128. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1129. if (enable)
  1130. return blocking_notifier_chain_register(&tasha->notifier,
  1131. nblock);
  1132. else
  1133. return blocking_notifier_chain_unregister(&tasha->notifier,
  1134. nblock);
  1135. }
  1136. static bool tasha_mbhc_micb_en_status(struct wcd_mbhc *mbhc, int micb_num)
  1137. {
  1138. u8 val;
  1139. if (micb_num == MIC_BIAS_2) {
  1140. val = (snd_soc_read(mbhc->codec, WCD9335_ANA_MICB2) >> 6);
  1141. if (val == 0x01)
  1142. return true;
  1143. }
  1144. return false;
  1145. }
  1146. static bool tasha_mbhc_hph_pa_on_status(struct snd_soc_codec *codec)
  1147. {
  1148. return (snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0) ? true : false;
  1149. }
  1150. static void tasha_mbhc_hph_l_pull_up_control(struct snd_soc_codec *codec,
  1151. enum mbhc_hs_pullup_iref pull_up_cur)
  1152. {
  1153. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1154. if (!tasha)
  1155. return;
  1156. /* Default pull up current to 2uA */
  1157. if (pull_up_cur < I_OFF || pull_up_cur > I_3P0_UA ||
  1158. pull_up_cur == I_DEFAULT)
  1159. pull_up_cur = I_2P0_UA;
  1160. dev_dbg(codec->dev, "%s: HS pull up current:%d\n",
  1161. __func__, pull_up_cur);
  1162. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1163. snd_soc_update_bits(codec, WCD9335_MBHC_PLUG_DETECT_CTL,
  1164. 0xC0, pull_up_cur << 6);
  1165. else
  1166. snd_soc_update_bits(codec, WCD9335_MBHC_PLUG_DETECT_CTL,
  1167. 0xC0, 0x40);
  1168. }
  1169. static int tasha_enable_ext_mb_source(struct wcd_mbhc *mbhc,
  1170. bool turn_on)
  1171. {
  1172. struct snd_soc_codec *codec = mbhc->codec;
  1173. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1174. int ret = 0;
  1175. struct on_demand_supply *supply;
  1176. if (!tasha)
  1177. return -EINVAL;
  1178. supply = &tasha->on_demand_list[ON_DEMAND_MICBIAS];
  1179. if (!supply->supply) {
  1180. dev_dbg(codec->dev, "%s: warning supply not present ond for %s\n",
  1181. __func__, "onDemand Micbias");
  1182. return ret;
  1183. }
  1184. dev_dbg(codec->dev, "%s turn_on: %d count: %d\n", __func__, turn_on,
  1185. supply->ondemand_supply_count);
  1186. if (turn_on) {
  1187. if (!(supply->ondemand_supply_count)) {
  1188. ret = snd_soc_dapm_force_enable_pin(
  1189. snd_soc_codec_get_dapm(codec),
  1190. "MICBIAS_REGULATOR");
  1191. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  1192. }
  1193. supply->ondemand_supply_count++;
  1194. } else {
  1195. if (supply->ondemand_supply_count > 0)
  1196. supply->ondemand_supply_count--;
  1197. if (!(supply->ondemand_supply_count)) {
  1198. ret = snd_soc_dapm_disable_pin(
  1199. snd_soc_codec_get_dapm(codec),
  1200. "MICBIAS_REGULATOR");
  1201. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  1202. }
  1203. }
  1204. if (ret)
  1205. dev_err(codec->dev, "%s: Failed to %s external micbias source\n",
  1206. __func__, turn_on ? "enable" : "disabled");
  1207. else
  1208. dev_dbg(codec->dev, "%s: %s external micbias source\n",
  1209. __func__, turn_on ? "Enabled" : "Disabled");
  1210. return ret;
  1211. }
  1212. static int tasha_micbias_control(struct snd_soc_codec *codec,
  1213. int micb_num,
  1214. int req, bool is_dapm)
  1215. {
  1216. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1217. int micb_index = micb_num - 1;
  1218. u16 micb_reg;
  1219. int pre_off_event = 0, post_off_event = 0;
  1220. int post_on_event = 0, post_dapm_off = 0;
  1221. int post_dapm_on = 0;
  1222. if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
  1223. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  1224. __func__, micb_index);
  1225. return -EINVAL;
  1226. }
  1227. switch (micb_num) {
  1228. case MIC_BIAS_1:
  1229. micb_reg = WCD9335_ANA_MICB1;
  1230. break;
  1231. case MIC_BIAS_2:
  1232. micb_reg = WCD9335_ANA_MICB2;
  1233. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1234. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1235. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1236. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1237. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1238. break;
  1239. case MIC_BIAS_3:
  1240. micb_reg = WCD9335_ANA_MICB3;
  1241. break;
  1242. case MIC_BIAS_4:
  1243. micb_reg = WCD9335_ANA_MICB4;
  1244. break;
  1245. default:
  1246. dev_err(codec->dev, "%s: Invalid micbias number: %d\n",
  1247. __func__, micb_num);
  1248. return -EINVAL;
  1249. }
  1250. mutex_lock(&tasha->micb_lock);
  1251. switch (req) {
  1252. case MICB_PULLUP_ENABLE:
  1253. tasha->pullup_ref[micb_index]++;
  1254. if ((tasha->pullup_ref[micb_index] == 1) &&
  1255. (tasha->micb_ref[micb_index] == 0))
  1256. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  1257. break;
  1258. case MICB_PULLUP_DISABLE:
  1259. if (tasha->pullup_ref[micb_index] > 0)
  1260. tasha->pullup_ref[micb_index]--;
  1261. if ((tasha->pullup_ref[micb_index] == 0) &&
  1262. (tasha->micb_ref[micb_index] == 0))
  1263. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  1264. break;
  1265. case MICB_ENABLE:
  1266. tasha->micb_ref[micb_index]++;
  1267. if (tasha->micb_ref[micb_index] == 1) {
  1268. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  1269. if (post_on_event)
  1270. blocking_notifier_call_chain(&tasha->notifier,
  1271. post_on_event, &tasha->mbhc);
  1272. }
  1273. if (is_dapm && post_dapm_on)
  1274. blocking_notifier_call_chain(&tasha->notifier,
  1275. post_dapm_on, &tasha->mbhc);
  1276. break;
  1277. case MICB_DISABLE:
  1278. if (tasha->micb_ref[micb_index] > 0)
  1279. tasha->micb_ref[micb_index]--;
  1280. if ((tasha->micb_ref[micb_index] == 0) &&
  1281. (tasha->pullup_ref[micb_index] > 0))
  1282. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  1283. else if ((tasha->micb_ref[micb_index] == 0) &&
  1284. (tasha->pullup_ref[micb_index] == 0)) {
  1285. if (pre_off_event)
  1286. blocking_notifier_call_chain(&tasha->notifier,
  1287. pre_off_event, &tasha->mbhc);
  1288. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  1289. if (post_off_event)
  1290. blocking_notifier_call_chain(&tasha->notifier,
  1291. post_off_event, &tasha->mbhc);
  1292. }
  1293. if (is_dapm && post_dapm_off)
  1294. blocking_notifier_call_chain(&tasha->notifier,
  1295. post_dapm_off, &tasha->mbhc);
  1296. break;
  1297. };
  1298. dev_dbg(codec->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  1299. __func__, micb_num, tasha->micb_ref[micb_index],
  1300. tasha->pullup_ref[micb_index]);
  1301. mutex_unlock(&tasha->micb_lock);
  1302. return 0;
  1303. }
  1304. static int tasha_mbhc_request_micbias(struct snd_soc_codec *codec,
  1305. int micb_num, int req)
  1306. {
  1307. int ret;
  1308. /*
  1309. * If micbias is requested, make sure that there
  1310. * is vote to enable mclk
  1311. */
  1312. if (req == MICB_ENABLE)
  1313. tasha_cdc_mclk_enable(codec, true, false);
  1314. ret = tasha_micbias_control(codec, micb_num, req, false);
  1315. /*
  1316. * Release vote for mclk while requesting for
  1317. * micbias disable
  1318. */
  1319. if (req == MICB_DISABLE)
  1320. tasha_cdc_mclk_enable(codec, false, false);
  1321. return ret;
  1322. }
  1323. static void tasha_mbhc_micb_ramp_control(struct snd_soc_codec *codec,
  1324. bool enable)
  1325. {
  1326. if (enable) {
  1327. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1328. 0x1C, 0x0C);
  1329. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1330. 0x80, 0x80);
  1331. } else {
  1332. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1333. 0x80, 0x00);
  1334. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1335. 0x1C, 0x00);
  1336. }
  1337. }
  1338. static struct firmware_cal *tasha_get_hwdep_fw_cal(struct wcd_mbhc *mbhc,
  1339. enum wcd_cal_type type)
  1340. {
  1341. struct tasha_priv *tasha;
  1342. struct firmware_cal *hwdep_cal;
  1343. struct snd_soc_codec *codec = mbhc->codec;
  1344. if (!codec) {
  1345. pr_err("%s: NULL codec pointer\n", __func__);
  1346. return NULL;
  1347. }
  1348. tasha = snd_soc_codec_get_drvdata(codec);
  1349. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, type);
  1350. if (!hwdep_cal)
  1351. dev_err(codec->dev, "%s: cal not sent by %d\n",
  1352. __func__, type);
  1353. return hwdep_cal;
  1354. }
  1355. static int tasha_mbhc_micb_adjust_voltage(struct snd_soc_codec *codec,
  1356. int req_volt,
  1357. int micb_num)
  1358. {
  1359. int cur_vout_ctl, req_vout_ctl;
  1360. int micb_reg, micb_val, micb_en;
  1361. switch (micb_num) {
  1362. case MIC_BIAS_1:
  1363. micb_reg = WCD9335_ANA_MICB1;
  1364. break;
  1365. case MIC_BIAS_2:
  1366. micb_reg = WCD9335_ANA_MICB2;
  1367. break;
  1368. case MIC_BIAS_3:
  1369. micb_reg = WCD9335_ANA_MICB3;
  1370. break;
  1371. case MIC_BIAS_4:
  1372. micb_reg = WCD9335_ANA_MICB4;
  1373. break;
  1374. default:
  1375. return -EINVAL;
  1376. }
  1377. /*
  1378. * If requested micbias voltage is same as current micbias
  1379. * voltage, then just return. Otherwise, adjust voltage as
  1380. * per requested value. If micbias is already enabled, then
  1381. * to avoid slow micbias ramp-up or down enable pull-up
  1382. * momentarily, change the micbias value and then re-enable
  1383. * micbias.
  1384. */
  1385. micb_val = snd_soc_read(codec, micb_reg);
  1386. micb_en = (micb_val & 0xC0) >> 6;
  1387. cur_vout_ctl = micb_val & 0x3F;
  1388. req_vout_ctl = wcd9335_get_micb_vout_ctl_val(req_volt);
  1389. if (req_vout_ctl < 0)
  1390. return -EINVAL;
  1391. if (cur_vout_ctl == req_vout_ctl)
  1392. return 0;
  1393. dev_dbg(codec->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1394. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1395. req_volt, micb_en);
  1396. if (micb_en == 0x1)
  1397. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  1398. snd_soc_update_bits(codec, micb_reg, 0x3F, req_vout_ctl);
  1399. if (micb_en == 0x1) {
  1400. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  1401. /*
  1402. * Add 2ms delay as per HW requirement after enabling
  1403. * micbias
  1404. */
  1405. usleep_range(2000, 2100);
  1406. }
  1407. return 0;
  1408. }
  1409. static int tasha_mbhc_micb_ctrl_threshold_mic(struct snd_soc_codec *codec,
  1410. int micb_num, bool req_en)
  1411. {
  1412. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1413. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  1414. int rc, micb_mv;
  1415. if (micb_num != MIC_BIAS_2)
  1416. return -EINVAL;
  1417. /*
  1418. * If device tree micbias level is already above the minimum
  1419. * voltage needed to detect threshold microphone, then do
  1420. * not change the micbias, just return.
  1421. */
  1422. if (pdata->micbias.micb2_mv >= WCD_MBHC_THR_HS_MICB_MV)
  1423. return 0;
  1424. micb_mv = req_en ? WCD_MBHC_THR_HS_MICB_MV : pdata->micbias.micb2_mv;
  1425. mutex_lock(&tasha->micb_lock);
  1426. rc = tasha_mbhc_micb_adjust_voltage(codec, micb_mv, MIC_BIAS_2);
  1427. mutex_unlock(&tasha->micb_lock);
  1428. return rc;
  1429. }
  1430. static inline void tasha_mbhc_get_result_params(struct wcd9xxx *wcd9xxx,
  1431. s16 *d1_a, u16 noff,
  1432. int32_t *zdet)
  1433. {
  1434. int i;
  1435. int val, val1;
  1436. s16 c1;
  1437. s32 x1, d1;
  1438. int32_t denom;
  1439. int minCode_param[] = {
  1440. 3277, 1639, 820, 410, 205, 103, 52, 26
  1441. };
  1442. regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x20);
  1443. for (i = 0; i < TASHA_ZDET_NUM_MEASUREMENTS; i++) {
  1444. regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_2, &val);
  1445. if (val & 0x80)
  1446. break;
  1447. }
  1448. val = val << 0x8;
  1449. regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_1, &val1);
  1450. val |= val1;
  1451. regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x00);
  1452. x1 = TASHA_MBHC_GET_X1(val);
  1453. c1 = TASHA_MBHC_GET_C1(val);
  1454. /* If ramp is not complete, give additional 5ms */
  1455. if ((c1 < 2) && x1)
  1456. usleep_range(5000, 5050);
  1457. if (!c1 || !x1) {
  1458. dev_dbg(wcd9xxx->dev,
  1459. "%s: Impedance detect ramp error, c1=%d, x1=0x%x\n",
  1460. __func__, c1, x1);
  1461. goto ramp_down;
  1462. }
  1463. d1 = d1_a[c1];
  1464. denom = (x1 * d1) - (1 << (14 - noff));
  1465. if (denom > 0)
  1466. *zdet = (TASHA_MBHC_ZDET_CONST * 1000) / denom;
  1467. else if (x1 < minCode_param[noff])
  1468. *zdet = TASHA_ZDET_FLOATING_IMPEDANCE;
  1469. dev_dbg(wcd9xxx->dev, "%s: d1=%d, c1=%d, x1=0x%x, z_val=%d(milliOhm)\n",
  1470. __func__, d1, c1, x1, *zdet);
  1471. ramp_down:
  1472. i = 0;
  1473. while (x1) {
  1474. regmap_bulk_read(wcd9xxx->regmap,
  1475. WCD9335_ANA_MBHC_RESULT_1, (u8 *)&val, 2);
  1476. x1 = TASHA_MBHC_GET_X1(val);
  1477. i++;
  1478. if (i == TASHA_ZDET_NUM_MEASUREMENTS)
  1479. break;
  1480. }
  1481. }
  1482. /*
  1483. * tasha_mbhc_zdet_gpio_ctrl: Register callback function for
  1484. * controlling the switch on hifi amps. Default switch state
  1485. * will put a 51ohm load in parallel to the hph load. So,
  1486. * impedance detection function will pull the gpio high
  1487. * to make the switch open.
  1488. *
  1489. * @zdet_gpio_cb: callback function from machine driver
  1490. * @codec: Codec instance
  1491. *
  1492. * Return: none
  1493. */
  1494. void tasha_mbhc_zdet_gpio_ctrl(
  1495. int (*zdet_gpio_cb)(struct snd_soc_codec *codec, bool high),
  1496. struct snd_soc_codec *codec)
  1497. {
  1498. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1499. tasha->zdet_gpio_cb = zdet_gpio_cb;
  1500. }
  1501. EXPORT_SYMBOL(tasha_mbhc_zdet_gpio_ctrl);
  1502. static void tasha_mbhc_zdet_ramp(struct snd_soc_codec *codec,
  1503. struct tasha_mbhc_zdet_param *zdet_param,
  1504. int32_t *zl, int32_t *zr, s16 *d1_a)
  1505. {
  1506. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  1507. int32_t zdet = 0;
  1508. snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_ANA_CTL, 0x70,
  1509. zdet_param->ldo_ctl << 4);
  1510. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN5, 0xFC,
  1511. zdet_param->btn5);
  1512. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN6, 0xFC,
  1513. zdet_param->btn6);
  1514. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN7, 0xFC,
  1515. zdet_param->btn7);
  1516. snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_ANA_CTL, 0x0F,
  1517. zdet_param->noff);
  1518. snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x0F,
  1519. zdet_param->nshift);
  1520. if (!zl)
  1521. goto z_right;
  1522. /* Start impedance measurement for HPH_L */
  1523. regmap_update_bits(wcd9xxx->regmap,
  1524. WCD9335_ANA_MBHC_ZDET, 0x80, 0x80);
  1525. dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_L, noff = %d\n",
  1526. __func__, zdet_param->noff);
  1527. tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
  1528. regmap_update_bits(wcd9xxx->regmap,
  1529. WCD9335_ANA_MBHC_ZDET, 0x80, 0x00);
  1530. *zl = zdet;
  1531. z_right:
  1532. if (!zr)
  1533. return;
  1534. /* Start impedance measurement for HPH_R */
  1535. regmap_update_bits(wcd9xxx->regmap,
  1536. WCD9335_ANA_MBHC_ZDET, 0x40, 0x40);
  1537. dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_R, noff = %d\n",
  1538. __func__, zdet_param->noff);
  1539. tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
  1540. regmap_update_bits(wcd9xxx->regmap,
  1541. WCD9335_ANA_MBHC_ZDET, 0x40, 0x00);
  1542. *zr = zdet;
  1543. }
  1544. static inline void tasha_wcd_mbhc_qfuse_cal(struct snd_soc_codec *codec,
  1545. int32_t *z_val, int flag_l_r)
  1546. {
  1547. s16 q1;
  1548. int q1_cal;
  1549. if (*z_val < (TASHA_ZDET_VAL_400/1000))
  1550. q1 = snd_soc_read(codec,
  1551. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT1 + (2 * flag_l_r));
  1552. else
  1553. q1 = snd_soc_read(codec,
  1554. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT2 + (2 * flag_l_r));
  1555. if (q1 & 0x80)
  1556. q1_cal = (10000 - ((q1 & 0x7F) * 25));
  1557. else
  1558. q1_cal = (10000 + (q1 * 25));
  1559. if (q1_cal > 0)
  1560. *z_val = ((*z_val) * 10000) / q1_cal;
  1561. }
  1562. static void tasha_wcd_mbhc_calc_impedance(struct wcd_mbhc *mbhc, uint32_t *zl,
  1563. uint32_t *zr)
  1564. {
  1565. struct snd_soc_codec *codec = mbhc->codec;
  1566. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1567. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1568. s16 reg0, reg1, reg2, reg3, reg4;
  1569. int32_t z1L, z1R, z1Ls;
  1570. int zMono, z_diff1, z_diff2;
  1571. bool is_fsm_disable = false;
  1572. bool is_change = false;
  1573. struct tasha_mbhc_zdet_param zdet_param[] = {
  1574. {4, 0, 4, 0x08, 0x14, 0x18}, /* < 32ohm */
  1575. {2, 0, 3, 0x18, 0x7C, 0x90}, /* 32ohm < Z < 400ohm */
  1576. {1, 4, 5, 0x18, 0x7C, 0x90}, /* 400ohm < Z < 1200ohm */
  1577. {1, 6, 7, 0x18, 0x7C, 0x90}, /* >1200ohm */
  1578. };
  1579. struct tasha_mbhc_zdet_param *zdet_param_ptr = NULL;
  1580. s16 d1_a[][4] = {
  1581. {0, 30, 90, 30},
  1582. {0, 30, 30, 5},
  1583. {0, 30, 30, 5},
  1584. {0, 30, 30, 5},
  1585. };
  1586. s16 *d1 = NULL;
  1587. if (!TASHA_IS_2_0(wcd9xxx)) {
  1588. dev_dbg(codec->dev, "%s: Z-det is not supported for this codec version\n",
  1589. __func__);
  1590. *zl = 0;
  1591. *zr = 0;
  1592. return;
  1593. }
  1594. WCD_MBHC_RSC_ASSERT_LOCKED(mbhc);
  1595. if (tasha->zdet_gpio_cb)
  1596. is_change = tasha->zdet_gpio_cb(codec, true);
  1597. reg0 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN5);
  1598. reg1 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN6);
  1599. reg2 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN7);
  1600. reg3 = snd_soc_read(codec, WCD9335_MBHC_CTL_1);
  1601. reg4 = snd_soc_read(codec, WCD9335_MBHC_ZDET_ANA_CTL);
  1602. if (snd_soc_read(codec, WCD9335_ANA_MBHC_ELECT) & 0x80) {
  1603. is_fsm_disable = true;
  1604. regmap_update_bits(wcd9xxx->regmap,
  1605. WCD9335_ANA_MBHC_ELECT, 0x80, 0x00);
  1606. }
  1607. /* For NO-jack, disable L_DET_EN before Z-det measurements */
  1608. if (mbhc->hphl_swh)
  1609. regmap_update_bits(wcd9xxx->regmap,
  1610. WCD9335_ANA_MBHC_MECH, 0x80, 0x00);
  1611. /* Enable AZ */
  1612. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1, 0x0C, 0x04);
  1613. /* Turn off 100k pull down on HPHL */
  1614. regmap_update_bits(wcd9xxx->regmap,
  1615. WCD9335_ANA_MBHC_MECH, 0x01, 0x00);
  1616. /* First get impedance on Left */
  1617. d1 = d1_a[1];
  1618. zdet_param_ptr = &zdet_param[1];
  1619. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, &z1L, NULL, d1);
  1620. if (!TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1L))
  1621. goto left_ch_impedance;
  1622. /* second ramp for left ch */
  1623. if (z1L < TASHA_ZDET_VAL_32) {
  1624. zdet_param_ptr = &zdet_param[0];
  1625. d1 = d1_a[0];
  1626. } else if ((z1L > TASHA_ZDET_VAL_400) && (z1L <= TASHA_ZDET_VAL_1200)) {
  1627. zdet_param_ptr = &zdet_param[2];
  1628. d1 = d1_a[2];
  1629. } else if (z1L > TASHA_ZDET_VAL_1200) {
  1630. zdet_param_ptr = &zdet_param[3];
  1631. d1 = d1_a[3];
  1632. }
  1633. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, &z1L, NULL, d1);
  1634. left_ch_impedance:
  1635. if ((z1L == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1636. (z1L > TASHA_ZDET_VAL_100K)) {
  1637. *zl = TASHA_ZDET_FLOATING_IMPEDANCE;
  1638. zdet_param_ptr = &zdet_param[1];
  1639. d1 = d1_a[1];
  1640. } else {
  1641. *zl = z1L/1000;
  1642. tasha_wcd_mbhc_qfuse_cal(codec, zl, 0);
  1643. }
  1644. dev_dbg(codec->dev, "%s: impedance on HPH_L = %d(ohms)\n",
  1645. __func__, *zl);
  1646. /* start of right impedance ramp and calculation */
  1647. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, NULL, &z1R, d1);
  1648. if (TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1R)) {
  1649. if (((z1R > TASHA_ZDET_VAL_1200) &&
  1650. (zdet_param_ptr->noff == 0x6)) ||
  1651. ((*zl) != TASHA_ZDET_FLOATING_IMPEDANCE))
  1652. goto right_ch_impedance;
  1653. /* second ramp for right ch */
  1654. if (z1R < TASHA_ZDET_VAL_32) {
  1655. zdet_param_ptr = &zdet_param[0];
  1656. d1 = d1_a[0];
  1657. } else if ((z1R > TASHA_ZDET_VAL_400) &&
  1658. (z1R <= TASHA_ZDET_VAL_1200)) {
  1659. zdet_param_ptr = &zdet_param[2];
  1660. d1 = d1_a[2];
  1661. } else if (z1R > TASHA_ZDET_VAL_1200) {
  1662. zdet_param_ptr = &zdet_param[3];
  1663. d1 = d1_a[3];
  1664. }
  1665. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, NULL, &z1R, d1);
  1666. }
  1667. right_ch_impedance:
  1668. if ((z1R == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1669. (z1R > TASHA_ZDET_VAL_100K)) {
  1670. *zr = TASHA_ZDET_FLOATING_IMPEDANCE;
  1671. } else {
  1672. *zr = z1R/1000;
  1673. tasha_wcd_mbhc_qfuse_cal(codec, zr, 1);
  1674. }
  1675. dev_dbg(codec->dev, "%s: impedance on HPH_R = %d(ohms)\n",
  1676. __func__, *zr);
  1677. /* mono/stereo detection */
  1678. if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) &&
  1679. (*zr == TASHA_ZDET_FLOATING_IMPEDANCE)) {
  1680. dev_dbg(codec->dev,
  1681. "%s: plug type is invalid or extension cable\n",
  1682. __func__);
  1683. goto zdet_complete;
  1684. }
  1685. if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1686. (*zr == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1687. ((*zl < WCD_MONO_HS_MIN_THR) && (*zr > WCD_MONO_HS_MIN_THR)) ||
  1688. ((*zl > WCD_MONO_HS_MIN_THR) && (*zr < WCD_MONO_HS_MIN_THR))) {
  1689. dev_dbg(codec->dev,
  1690. "%s: Mono plug type with one ch floating or shorted to GND\n",
  1691. __func__);
  1692. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  1693. goto zdet_complete;
  1694. }
  1695. snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST, 0x02, 0x02);
  1696. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x40, 0x01);
  1697. if (*zl < (TASHA_ZDET_VAL_32/1000))
  1698. tasha_mbhc_zdet_ramp(codec, &zdet_param[0], &z1Ls, NULL, d1);
  1699. else
  1700. tasha_mbhc_zdet_ramp(codec, &zdet_param[1], &z1Ls, NULL, d1);
  1701. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x40, 0x00);
  1702. snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST, 0x02, 0x00);
  1703. z1Ls /= 1000;
  1704. tasha_wcd_mbhc_qfuse_cal(codec, &z1Ls, 0);
  1705. /* parallel of left Z and 9 ohm pull down resistor */
  1706. zMono = ((*zl) * 9) / ((*zl) + 9);
  1707. z_diff1 = (z1Ls > zMono) ? (z1Ls - zMono) : (zMono - z1Ls);
  1708. z_diff2 = ((*zl) > z1Ls) ? ((*zl) - z1Ls) : (z1Ls - (*zl));
  1709. if ((z_diff1 * (*zl + z1Ls)) > (z_diff2 * (z1Ls + zMono))) {
  1710. dev_dbg(codec->dev, "%s: stereo plug type detected\n",
  1711. __func__);
  1712. mbhc->hph_type = WCD_MBHC_HPH_STEREO;
  1713. } else {
  1714. dev_dbg(codec->dev, "%s: MONO plug type detected\n",
  1715. __func__);
  1716. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  1717. }
  1718. zdet_complete:
  1719. snd_soc_write(codec, WCD9335_ANA_MBHC_BTN5, reg0);
  1720. snd_soc_write(codec, WCD9335_ANA_MBHC_BTN6, reg1);
  1721. snd_soc_write(codec, WCD9335_ANA_MBHC_BTN7, reg2);
  1722. /* Turn on 100k pull down on HPHL */
  1723. regmap_update_bits(wcd9xxx->regmap,
  1724. WCD9335_ANA_MBHC_MECH, 0x01, 0x01);
  1725. /* For NO-jack, re-enable L_DET_EN after Z-det measurements */
  1726. if (mbhc->hphl_swh)
  1727. regmap_update_bits(wcd9xxx->regmap,
  1728. WCD9335_ANA_MBHC_MECH, 0x80, 0x80);
  1729. snd_soc_write(codec, WCD9335_MBHC_ZDET_ANA_CTL, reg4);
  1730. snd_soc_write(codec, WCD9335_MBHC_CTL_1, reg3);
  1731. if (is_fsm_disable)
  1732. regmap_update_bits(wcd9xxx->regmap,
  1733. WCD9335_ANA_MBHC_ELECT, 0x80, 0x80);
  1734. if (tasha->zdet_gpio_cb && is_change)
  1735. tasha->zdet_gpio_cb(codec, false);
  1736. }
  1737. static void tasha_mbhc_gnd_det_ctrl(struct snd_soc_codec *codec, bool enable)
  1738. {
  1739. if (enable) {
  1740. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1741. 0x02, 0x02);
  1742. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1743. 0x40, 0x40);
  1744. } else {
  1745. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1746. 0x40, 0x00);
  1747. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1748. 0x02, 0x00);
  1749. }
  1750. }
  1751. static void tasha_mbhc_hph_pull_down_ctrl(struct snd_soc_codec *codec,
  1752. bool enable)
  1753. {
  1754. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1755. if (enable) {
  1756. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1757. 0x40, 0x40);
  1758. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1759. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1760. 0x10, 0x10);
  1761. } else {
  1762. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1763. 0x40, 0x00);
  1764. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1765. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1766. 0x10, 0x00);
  1767. }
  1768. }
  1769. static void tasha_mbhc_moisture_config(struct wcd_mbhc *mbhc)
  1770. {
  1771. struct snd_soc_codec *codec = mbhc->codec;
  1772. if (mbhc->moist_vref == V_OFF)
  1773. return;
  1774. /* Donot enable moisture detection if jack type is NC */
  1775. if (!mbhc->hphl_swh) {
  1776. dev_dbg(codec->dev, "%s: disable moisture detection for NC\n",
  1777. __func__);
  1778. return;
  1779. }
  1780. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_2,
  1781. 0x0C, mbhc->moist_vref << 2);
  1782. tasha_mbhc_hph_l_pull_up_control(codec, mbhc->moist_iref);
  1783. }
  1784. static void tasha_update_anc_state(struct snd_soc_codec *codec, bool enable,
  1785. int anc_num)
  1786. {
  1787. if (enable)
  1788. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CFG0 +
  1789. (20 * anc_num), 0x10, 0x10);
  1790. else
  1791. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CFG0 +
  1792. (20 * anc_num), 0x10, 0x00);
  1793. }
  1794. static bool tasha_is_anc_on(struct wcd_mbhc *mbhc)
  1795. {
  1796. bool anc_on = false;
  1797. u16 ancl, ancr;
  1798. ancl =
  1799. (snd_soc_read(mbhc->codec, WCD9335_CDC_RX1_RX_PATH_CFG0)) & 0x10;
  1800. ancr =
  1801. (snd_soc_read(mbhc->codec, WCD9335_CDC_RX2_RX_PATH_CFG0)) & 0x10;
  1802. anc_on = !!(ancl | ancr);
  1803. return anc_on;
  1804. }
  1805. static const struct wcd_mbhc_cb mbhc_cb = {
  1806. .request_irq = tasha_mbhc_request_irq,
  1807. .irq_control = tasha_mbhc_irq_control,
  1808. .free_irq = tasha_mbhc_free_irq,
  1809. .clk_setup = tasha_mbhc_clk_setup,
  1810. .map_btn_code_to_num = tasha_mbhc_btn_to_num,
  1811. .enable_mb_source = tasha_enable_ext_mb_source,
  1812. .mbhc_bias = tasha_mbhc_mbhc_bias_control,
  1813. .set_btn_thr = tasha_mbhc_program_btn_thr,
  1814. .lock_sleep = tasha_mbhc_lock_sleep,
  1815. .register_notifier = tasha_mbhc_register_notifier,
  1816. .micbias_enable_status = tasha_mbhc_micb_en_status,
  1817. .hph_pa_on_status = tasha_mbhc_hph_pa_on_status,
  1818. .hph_pull_up_control = tasha_mbhc_hph_l_pull_up_control,
  1819. .mbhc_micbias_control = tasha_mbhc_request_micbias,
  1820. .mbhc_micb_ramp_control = tasha_mbhc_micb_ramp_control,
  1821. .get_hwdep_fw_cal = tasha_get_hwdep_fw_cal,
  1822. .mbhc_micb_ctrl_thr_mic = tasha_mbhc_micb_ctrl_threshold_mic,
  1823. .compute_impedance = tasha_wcd_mbhc_calc_impedance,
  1824. .mbhc_gnd_det_ctrl = tasha_mbhc_gnd_det_ctrl,
  1825. .hph_pull_down_ctrl = tasha_mbhc_hph_pull_down_ctrl,
  1826. .mbhc_moisture_config = tasha_mbhc_moisture_config,
  1827. .update_anc_state = tasha_update_anc_state,
  1828. .is_anc_on = tasha_is_anc_on,
  1829. };
  1830. static int tasha_get_anc_slot(struct snd_kcontrol *kcontrol,
  1831. struct snd_ctl_elem_value *ucontrol)
  1832. {
  1833. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1834. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1835. ucontrol->value.integer.value[0] = tasha->anc_slot;
  1836. return 0;
  1837. }
  1838. static int tasha_put_anc_slot(struct snd_kcontrol *kcontrol,
  1839. struct snd_ctl_elem_value *ucontrol)
  1840. {
  1841. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1842. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1843. tasha->anc_slot = ucontrol->value.integer.value[0];
  1844. return 0;
  1845. }
  1846. static int tasha_get_anc_func(struct snd_kcontrol *kcontrol,
  1847. struct snd_ctl_elem_value *ucontrol)
  1848. {
  1849. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1850. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1851. ucontrol->value.integer.value[0] = (tasha->anc_func == true ? 1 : 0);
  1852. return 0;
  1853. }
  1854. static int tasha_put_anc_func(struct snd_kcontrol *kcontrol,
  1855. struct snd_ctl_elem_value *ucontrol)
  1856. {
  1857. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1858. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1859. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1860. mutex_lock(&tasha->codec_mutex);
  1861. tasha->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
  1862. dev_dbg(codec->dev, "%s: anc_func %x", __func__, tasha->anc_func);
  1863. if (tasha->anc_func == true) {
  1864. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2 PA");
  1865. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2");
  1866. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1 PA");
  1867. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1");
  1868. snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
  1869. snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
  1870. snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
  1871. snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
  1872. snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
  1873. snd_soc_dapm_enable_pin(dapm, "ANC EAR");
  1874. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  1875. snd_soc_dapm_disable_pin(dapm, "LINEOUT2");
  1876. snd_soc_dapm_disable_pin(dapm, "LINEOUT2 PA");
  1877. snd_soc_dapm_disable_pin(dapm, "LINEOUT1");
  1878. snd_soc_dapm_disable_pin(dapm, "LINEOUT1 PA");
  1879. snd_soc_dapm_disable_pin(dapm, "HPHR");
  1880. snd_soc_dapm_disable_pin(dapm, "HPHL");
  1881. snd_soc_dapm_disable_pin(dapm, "HPHR PA");
  1882. snd_soc_dapm_disable_pin(dapm, "HPHL PA");
  1883. snd_soc_dapm_disable_pin(dapm, "EAR PA");
  1884. snd_soc_dapm_disable_pin(dapm, "EAR");
  1885. } else {
  1886. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
  1887. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
  1888. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
  1889. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
  1890. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  1891. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  1892. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  1893. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  1894. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  1895. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  1896. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  1897. snd_soc_dapm_enable_pin(dapm, "LINEOUT2");
  1898. snd_soc_dapm_enable_pin(dapm, "LINEOUT2 PA");
  1899. snd_soc_dapm_enable_pin(dapm, "LINEOUT1");
  1900. snd_soc_dapm_enable_pin(dapm, "LINEOUT1 PA");
  1901. snd_soc_dapm_enable_pin(dapm, "HPHR");
  1902. snd_soc_dapm_enable_pin(dapm, "HPHL");
  1903. snd_soc_dapm_enable_pin(dapm, "HPHR PA");
  1904. snd_soc_dapm_enable_pin(dapm, "HPHL PA");
  1905. snd_soc_dapm_enable_pin(dapm, "EAR PA");
  1906. snd_soc_dapm_enable_pin(dapm, "EAR");
  1907. }
  1908. mutex_unlock(&tasha->codec_mutex);
  1909. snd_soc_dapm_sync(dapm);
  1910. return 0;
  1911. }
  1912. static int tasha_get_clkmode(struct snd_kcontrol *kcontrol,
  1913. struct snd_ctl_elem_value *ucontrol)
  1914. {
  1915. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1916. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1917. ucontrol->value.enumerated.item[0] = tasha->clk_mode;
  1918. dev_dbg(codec->dev, "%s: clk_mode: %d\n", __func__, tasha->clk_mode);
  1919. return 0;
  1920. }
  1921. static int tasha_put_clkmode(struct snd_kcontrol *kcontrol,
  1922. struct snd_ctl_elem_value *ucontrol)
  1923. {
  1924. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1925. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1926. tasha->clk_mode = ucontrol->value.enumerated.item[0];
  1927. dev_dbg(codec->dev, "%s: clk_mode: %d\n", __func__, tasha->clk_mode);
  1928. return 0;
  1929. }
  1930. static int tasha_get_iir_enable_audio_mixer(
  1931. struct snd_kcontrol *kcontrol,
  1932. struct snd_ctl_elem_value *ucontrol)
  1933. {
  1934. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1935. int iir_idx = ((struct soc_multi_mixer_control *)
  1936. kcontrol->private_value)->reg;
  1937. int band_idx = ((struct soc_multi_mixer_control *)
  1938. kcontrol->private_value)->shift;
  1939. /* IIR filter band registers are at integer multiples of 16 */
  1940. u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  1941. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  1942. (1 << band_idx)) != 0;
  1943. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1944. iir_idx, band_idx,
  1945. (uint32_t)ucontrol->value.integer.value[0]);
  1946. return 0;
  1947. }
  1948. static int tasha_hph_impedance_get(struct snd_kcontrol *kcontrol,
  1949. struct snd_ctl_elem_value *ucontrol)
  1950. {
  1951. uint32_t zl, zr;
  1952. bool hphr;
  1953. struct soc_multi_mixer_control *mc;
  1954. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1955. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  1956. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  1957. hphr = mc->shift;
  1958. wcd_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
  1959. dev_dbg(codec->dev, "%s: zl=%u(ohms), zr=%u(ohms)\n", __func__, zl, zr);
  1960. ucontrol->value.integer.value[0] = hphr ? zr : zl;
  1961. return 0;
  1962. }
  1963. static const struct snd_kcontrol_new impedance_detect_controls[] = {
  1964. SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
  1965. tasha_hph_impedance_get, NULL),
  1966. SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
  1967. tasha_hph_impedance_get, NULL),
  1968. };
  1969. static int tasha_get_hph_type(struct snd_kcontrol *kcontrol,
  1970. struct snd_ctl_elem_value *ucontrol)
  1971. {
  1972. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1973. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  1974. struct wcd_mbhc *mbhc;
  1975. if (!priv) {
  1976. dev_dbg(codec->dev, "%s: wcd9335 private data is NULL\n",
  1977. __func__);
  1978. return 0;
  1979. }
  1980. mbhc = &priv->mbhc;
  1981. if (!mbhc) {
  1982. dev_dbg(codec->dev, "%s: mbhc not initialized\n", __func__);
  1983. return 0;
  1984. }
  1985. ucontrol->value.integer.value[0] = (u32) mbhc->hph_type;
  1986. dev_dbg(codec->dev, "%s: hph_type = %u\n", __func__, mbhc->hph_type);
  1987. return 0;
  1988. }
  1989. static const struct snd_kcontrol_new hph_type_detect_controls[] = {
  1990. SOC_SINGLE_EXT("HPH Type", 0, 0, UINT_MAX, 0,
  1991. tasha_get_hph_type, NULL),
  1992. };
  1993. static int tasha_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1994. struct snd_ctl_elem_value *ucontrol)
  1995. {
  1996. struct snd_soc_dapm_widget *widget =
  1997. snd_soc_dapm_kcontrol_widget(kcontrol);
  1998. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1999. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2000. ucontrol->value.integer.value[0] = tasha_p->vi_feed_value;
  2001. return 0;
  2002. }
  2003. static int tasha_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2004. struct snd_ctl_elem_value *ucontrol)
  2005. {
  2006. struct snd_soc_dapm_widget *widget =
  2007. snd_soc_dapm_kcontrol_widget(kcontrol);
  2008. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2009. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2010. struct wcd9xxx *core = tasha_p->wcd9xxx;
  2011. struct soc_multi_mixer_control *mixer =
  2012. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2013. u32 dai_id = widget->shift;
  2014. u32 port_id = mixer->shift;
  2015. u32 enable = ucontrol->value.integer.value[0];
  2016. dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
  2017. __func__, enable, port_id, dai_id);
  2018. tasha_p->vi_feed_value = ucontrol->value.integer.value[0];
  2019. mutex_lock(&tasha_p->codec_mutex);
  2020. if (enable) {
  2021. if (port_id == TASHA_TX14 && !test_bit(VI_SENSE_1,
  2022. &tasha_p->status_mask)) {
  2023. list_add_tail(&core->tx_chs[TASHA_TX14].list,
  2024. &tasha_p->dai[dai_id].wcd9xxx_ch_list);
  2025. set_bit(VI_SENSE_1, &tasha_p->status_mask);
  2026. }
  2027. if (port_id == TASHA_TX15 && !test_bit(VI_SENSE_2,
  2028. &tasha_p->status_mask)) {
  2029. list_add_tail(&core->tx_chs[TASHA_TX15].list,
  2030. &tasha_p->dai[dai_id].wcd9xxx_ch_list);
  2031. set_bit(VI_SENSE_2, &tasha_p->status_mask);
  2032. }
  2033. } else {
  2034. if (port_id == TASHA_TX14 && test_bit(VI_SENSE_1,
  2035. &tasha_p->status_mask)) {
  2036. list_del_init(&core->tx_chs[TASHA_TX14].list);
  2037. clear_bit(VI_SENSE_1, &tasha_p->status_mask);
  2038. }
  2039. if (port_id == TASHA_TX15 && test_bit(VI_SENSE_2,
  2040. &tasha_p->status_mask)) {
  2041. list_del_init(&core->tx_chs[TASHA_TX15].list);
  2042. clear_bit(VI_SENSE_2, &tasha_p->status_mask);
  2043. }
  2044. }
  2045. mutex_unlock(&tasha_p->codec_mutex);
  2046. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2047. return 0;
  2048. }
  2049. /* virtual port entries */
  2050. static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
  2051. struct snd_ctl_elem_value *ucontrol)
  2052. {
  2053. struct snd_soc_dapm_widget *widget =
  2054. snd_soc_dapm_kcontrol_widget(kcontrol);
  2055. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2056. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2057. ucontrol->value.integer.value[0] = tasha_p->tx_port_value;
  2058. return 0;
  2059. }
  2060. static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
  2061. struct snd_ctl_elem_value *ucontrol)
  2062. {
  2063. struct snd_soc_dapm_widget *widget =
  2064. snd_soc_dapm_kcontrol_widget(kcontrol);
  2065. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2066. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2067. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  2068. struct snd_soc_dapm_update *update = NULL;
  2069. struct soc_multi_mixer_control *mixer =
  2070. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2071. u32 dai_id = widget->shift;
  2072. u32 port_id = mixer->shift;
  2073. u32 enable = ucontrol->value.integer.value[0];
  2074. u32 vtable;
  2075. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  2076. __func__,
  2077. widget->name, ucontrol->id.name, tasha_p->tx_port_value,
  2078. widget->shift, ucontrol->value.integer.value[0]);
  2079. mutex_lock(&tasha_p->codec_mutex);
  2080. if (tasha_p->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2081. if (dai_id >= ARRAY_SIZE(vport_slim_check_table)) {
  2082. dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
  2083. __func__, dai_id);
  2084. mutex_unlock(&tasha_p->codec_mutex);
  2085. return -EINVAL;
  2086. }
  2087. vtable = vport_slim_check_table[dai_id];
  2088. } else {
  2089. if (dai_id >= ARRAY_SIZE(vport_i2s_check_table)) {
  2090. dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
  2091. __func__, dai_id);
  2092. return -EINVAL;
  2093. }
  2094. vtable = vport_i2s_check_table[dai_id];
  2095. }
  2096. switch (dai_id) {
  2097. case AIF1_CAP:
  2098. case AIF2_CAP:
  2099. case AIF3_CAP:
  2100. /* only add to the list if value not set */
  2101. if (enable && !(tasha_p->tx_port_value & 1 << port_id)) {
  2102. if (wcd9xxx_tx_vport_validation(vtable, port_id,
  2103. tasha_p->dai, NUM_CODEC_DAIS)) {
  2104. dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
  2105. __func__, port_id);
  2106. mutex_unlock(&tasha_p->codec_mutex);
  2107. return 0;
  2108. }
  2109. tasha_p->tx_port_value |= 1 << port_id;
  2110. list_add_tail(&core->tx_chs[port_id].list,
  2111. &tasha_p->dai[dai_id].wcd9xxx_ch_list
  2112. );
  2113. } else if (!enable && (tasha_p->tx_port_value &
  2114. 1 << port_id)) {
  2115. tasha_p->tx_port_value &= ~(1 << port_id);
  2116. list_del_init(&core->tx_chs[port_id].list);
  2117. } else {
  2118. if (enable)
  2119. dev_dbg(codec->dev, "%s: TX%u port is used by\n"
  2120. "this virtual port\n",
  2121. __func__, port_id);
  2122. else
  2123. dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
  2124. "this virtual port\n",
  2125. __func__, port_id);
  2126. /* avoid update power function */
  2127. mutex_unlock(&tasha_p->codec_mutex);
  2128. return 0;
  2129. }
  2130. break;
  2131. case AIF4_MAD_TX:
  2132. case AIF5_CPE_TX:
  2133. break;
  2134. default:
  2135. pr_err("Unknown AIF %d\n", dai_id);
  2136. mutex_unlock(&tasha_p->codec_mutex);
  2137. return -EINVAL;
  2138. }
  2139. pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
  2140. widget->name, widget->sname, tasha_p->tx_port_value,
  2141. widget->shift);
  2142. mutex_unlock(&tasha_p->codec_mutex);
  2143. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  2144. return 0;
  2145. }
  2146. static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
  2147. struct snd_ctl_elem_value *ucontrol)
  2148. {
  2149. struct snd_soc_dapm_widget *widget =
  2150. snd_soc_dapm_kcontrol_widget(kcontrol);
  2151. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2152. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2153. ucontrol->value.enumerated.item[0] =
  2154. tasha_p->rx_port_value[widget->shift];
  2155. return 0;
  2156. }
  2157. static const char *const slim_rx_mux_text[] = {
  2158. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB", "AIF_MIX1_PB"
  2159. };
  2160. static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
  2161. struct snd_ctl_elem_value *ucontrol)
  2162. {
  2163. struct snd_soc_dapm_widget *widget =
  2164. snd_soc_dapm_kcontrol_widget(kcontrol);
  2165. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2166. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2167. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  2168. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2169. struct snd_soc_dapm_update *update = NULL;
  2170. unsigned int rx_port_value;
  2171. u32 port_id = widget->shift;
  2172. tasha_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
  2173. rx_port_value = tasha_p->rx_port_value[port_id];
  2174. pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
  2175. widget->name, ucontrol->id.name, rx_port_value,
  2176. widget->shift, ucontrol->value.integer.value[0]);
  2177. mutex_lock(&tasha_p->codec_mutex);
  2178. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2179. if (rx_port_value > 2) {
  2180. dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
  2181. __func__);
  2182. goto err;
  2183. }
  2184. }
  2185. /* value need to match the Virtual port and AIF number */
  2186. switch (rx_port_value) {
  2187. case 0:
  2188. list_del_init(&core->rx_chs[port_id].list);
  2189. break;
  2190. case 1:
  2191. if (wcd9xxx_rx_vport_validation(port_id +
  2192. TASHA_RX_PORT_START_NUMBER,
  2193. &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
  2194. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2195. __func__, port_id);
  2196. goto rtn;
  2197. }
  2198. list_add_tail(&core->rx_chs[port_id].list,
  2199. &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list);
  2200. break;
  2201. case 2:
  2202. if (wcd9xxx_rx_vport_validation(port_id +
  2203. TASHA_RX_PORT_START_NUMBER,
  2204. &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
  2205. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2206. __func__, port_id);
  2207. goto rtn;
  2208. }
  2209. list_add_tail(&core->rx_chs[port_id].list,
  2210. &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list);
  2211. break;
  2212. case 3:
  2213. if (wcd9xxx_rx_vport_validation(port_id +
  2214. TASHA_RX_PORT_START_NUMBER,
  2215. &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
  2216. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2217. __func__, port_id);
  2218. goto rtn;
  2219. }
  2220. list_add_tail(&core->rx_chs[port_id].list,
  2221. &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list);
  2222. break;
  2223. case 4:
  2224. if (wcd9xxx_rx_vport_validation(port_id +
  2225. TASHA_RX_PORT_START_NUMBER,
  2226. &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
  2227. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2228. __func__, port_id);
  2229. goto rtn;
  2230. }
  2231. list_add_tail(&core->rx_chs[port_id].list,
  2232. &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list);
  2233. break;
  2234. case 5:
  2235. if (wcd9xxx_rx_vport_validation(port_id +
  2236. TASHA_RX_PORT_START_NUMBER,
  2237. &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list)) {
  2238. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2239. __func__, port_id);
  2240. goto rtn;
  2241. }
  2242. list_add_tail(&core->rx_chs[port_id].list,
  2243. &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list);
  2244. break;
  2245. default:
  2246. pr_err("Unknown AIF %d\n", rx_port_value);
  2247. goto err;
  2248. }
  2249. rtn:
  2250. mutex_unlock(&tasha_p->codec_mutex);
  2251. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2252. rx_port_value, e, update);
  2253. return 0;
  2254. err:
  2255. mutex_unlock(&tasha_p->codec_mutex);
  2256. return -EINVAL;
  2257. }
  2258. static const struct soc_enum slim_rx_mux_enum =
  2259. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
  2260. static const struct snd_kcontrol_new slim_rx_mux[TASHA_RX_MAX] = {
  2261. SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum,
  2262. slim_rx_mux_get, slim_rx_mux_put),
  2263. SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
  2264. slim_rx_mux_get, slim_rx_mux_put),
  2265. SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
  2266. slim_rx_mux_get, slim_rx_mux_put),
  2267. SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
  2268. slim_rx_mux_get, slim_rx_mux_put),
  2269. SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
  2270. slim_rx_mux_get, slim_rx_mux_put),
  2271. SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
  2272. slim_rx_mux_get, slim_rx_mux_put),
  2273. SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
  2274. slim_rx_mux_get, slim_rx_mux_put),
  2275. SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
  2276. slim_rx_mux_get, slim_rx_mux_put),
  2277. };
  2278. static const struct snd_kcontrol_new aif4_vi_mixer[] = {
  2279. SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, TASHA_TX14, 1, 0,
  2280. tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
  2281. SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, TASHA_TX15, 1, 0,
  2282. tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
  2283. };
  2284. static const struct snd_kcontrol_new aif1_cap_mixer[] = {
  2285. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2286. slim_tx_mixer_get, slim_tx_mixer_put),
  2287. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2288. slim_tx_mixer_get, slim_tx_mixer_put),
  2289. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2290. slim_tx_mixer_get, slim_tx_mixer_put),
  2291. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2292. slim_tx_mixer_get, slim_tx_mixer_put),
  2293. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2294. slim_tx_mixer_get, slim_tx_mixer_put),
  2295. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2296. slim_tx_mixer_get, slim_tx_mixer_put),
  2297. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2298. slim_tx_mixer_get, slim_tx_mixer_put),
  2299. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2300. slim_tx_mixer_get, slim_tx_mixer_put),
  2301. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2302. slim_tx_mixer_get, slim_tx_mixer_put),
  2303. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2304. slim_tx_mixer_get, slim_tx_mixer_put),
  2305. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2306. slim_tx_mixer_get, slim_tx_mixer_put),
  2307. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2308. slim_tx_mixer_get, slim_tx_mixer_put),
  2309. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2310. slim_tx_mixer_get, slim_tx_mixer_put),
  2311. };
  2312. static const struct snd_kcontrol_new aif2_cap_mixer[] = {
  2313. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2314. slim_tx_mixer_get, slim_tx_mixer_put),
  2315. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2316. slim_tx_mixer_get, slim_tx_mixer_put),
  2317. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2318. slim_tx_mixer_get, slim_tx_mixer_put),
  2319. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2320. slim_tx_mixer_get, slim_tx_mixer_put),
  2321. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2322. slim_tx_mixer_get, slim_tx_mixer_put),
  2323. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2324. slim_tx_mixer_get, slim_tx_mixer_put),
  2325. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2326. slim_tx_mixer_get, slim_tx_mixer_put),
  2327. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2328. slim_tx_mixer_get, slim_tx_mixer_put),
  2329. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2330. slim_tx_mixer_get, slim_tx_mixer_put),
  2331. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2332. slim_tx_mixer_get, slim_tx_mixer_put),
  2333. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2334. slim_tx_mixer_get, slim_tx_mixer_put),
  2335. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2336. slim_tx_mixer_get, slim_tx_mixer_put),
  2337. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2338. slim_tx_mixer_get, slim_tx_mixer_put),
  2339. };
  2340. static const struct snd_kcontrol_new aif3_cap_mixer[] = {
  2341. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2342. slim_tx_mixer_get, slim_tx_mixer_put),
  2343. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2344. slim_tx_mixer_get, slim_tx_mixer_put),
  2345. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2346. slim_tx_mixer_get, slim_tx_mixer_put),
  2347. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2348. slim_tx_mixer_get, slim_tx_mixer_put),
  2349. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2350. slim_tx_mixer_get, slim_tx_mixer_put),
  2351. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2352. slim_tx_mixer_get, slim_tx_mixer_put),
  2353. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2354. slim_tx_mixer_get, slim_tx_mixer_put),
  2355. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2356. slim_tx_mixer_get, slim_tx_mixer_put),
  2357. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2358. slim_tx_mixer_get, slim_tx_mixer_put),
  2359. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2360. slim_tx_mixer_get, slim_tx_mixer_put),
  2361. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2362. slim_tx_mixer_get, slim_tx_mixer_put),
  2363. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2364. slim_tx_mixer_get, slim_tx_mixer_put),
  2365. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2366. slim_tx_mixer_get, slim_tx_mixer_put),
  2367. };
  2368. static const struct snd_kcontrol_new aif4_mad_mixer[] = {
  2369. SOC_SINGLE_EXT("SLIM TX12", SND_SOC_NOPM, TASHA_TX12, 1, 0,
  2370. slim_tx_mixer_get, slim_tx_mixer_put),
  2371. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2372. slim_tx_mixer_get, slim_tx_mixer_put),
  2373. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, 0, 1, 0,
  2374. slim_tx_mixer_get, slim_tx_mixer_put),
  2375. };
  2376. static const struct snd_kcontrol_new rx_int1_spline_mix_switch[] = {
  2377. SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0)
  2378. };
  2379. static const struct snd_kcontrol_new rx_int2_spline_mix_switch[] = {
  2380. SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0)
  2381. };
  2382. static const struct snd_kcontrol_new rx_int3_spline_mix_switch[] = {
  2383. SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0)
  2384. };
  2385. static const struct snd_kcontrol_new rx_int4_spline_mix_switch[] = {
  2386. SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0)
  2387. };
  2388. static const struct snd_kcontrol_new rx_int5_spline_mix_switch[] = {
  2389. SOC_DAPM_SINGLE("LO3 Switch", SND_SOC_NOPM, 0, 1, 0)
  2390. };
  2391. static const struct snd_kcontrol_new rx_int6_spline_mix_switch[] = {
  2392. SOC_DAPM_SINGLE("LO4 Switch", SND_SOC_NOPM, 0, 1, 0)
  2393. };
  2394. static const struct snd_kcontrol_new rx_int7_spline_mix_switch[] = {
  2395. SOC_DAPM_SINGLE("SPKRL Switch", SND_SOC_NOPM, 0, 1, 0)
  2396. };
  2397. static const struct snd_kcontrol_new rx_int8_spline_mix_switch[] = {
  2398. SOC_DAPM_SINGLE("SPKRR Switch", SND_SOC_NOPM, 0, 1, 0)
  2399. };
  2400. static const struct snd_kcontrol_new rx_int5_vbat_mix_switch[] = {
  2401. SOC_DAPM_SINGLE("LO3 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2402. };
  2403. static const struct snd_kcontrol_new rx_int6_vbat_mix_switch[] = {
  2404. SOC_DAPM_SINGLE("LO4 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2405. };
  2406. static const struct snd_kcontrol_new rx_int7_vbat_mix_switch[] = {
  2407. SOC_DAPM_SINGLE("SPKRL VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2408. };
  2409. static const struct snd_kcontrol_new rx_int8_vbat_mix_switch[] = {
  2410. SOC_DAPM_SINGLE("SPKRR VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2411. };
  2412. static const struct snd_kcontrol_new cpe_in_mix_switch[] = {
  2413. SOC_DAPM_SINGLE("MAD_BYPASS", SND_SOC_NOPM, 0, 1, 0)
  2414. };
  2415. static int tasha_put_iir_enable_audio_mixer(
  2416. struct snd_kcontrol *kcontrol,
  2417. struct snd_ctl_elem_value *ucontrol)
  2418. {
  2419. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2420. int iir_idx = ((struct soc_multi_mixer_control *)
  2421. kcontrol->private_value)->reg;
  2422. int band_idx = ((struct soc_multi_mixer_control *)
  2423. kcontrol->private_value)->shift;
  2424. bool iir_band_en_status;
  2425. int value = ucontrol->value.integer.value[0];
  2426. u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  2427. /* Mask first 5 bits, 6-8 are reserved */
  2428. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  2429. (value << band_idx));
  2430. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  2431. (1 << band_idx)) != 0);
  2432. pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
  2433. iir_idx, band_idx, iir_band_en_status);
  2434. return 0;
  2435. }
  2436. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  2437. int iir_idx, int band_idx,
  2438. int coeff_idx)
  2439. {
  2440. uint32_t value = 0;
  2441. /* Address does not automatically update if reading */
  2442. snd_soc_write(codec,
  2443. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2444. ((band_idx * BAND_MAX + coeff_idx)
  2445. * sizeof(uint32_t)) & 0x7F);
  2446. value |= snd_soc_read(codec,
  2447. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
  2448. snd_soc_write(codec,
  2449. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2450. ((band_idx * BAND_MAX + coeff_idx)
  2451. * sizeof(uint32_t) + 1) & 0x7F);
  2452. value |= (snd_soc_read(codec,
  2453. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2454. 16 * iir_idx)) << 8);
  2455. snd_soc_write(codec,
  2456. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2457. ((band_idx * BAND_MAX + coeff_idx)
  2458. * sizeof(uint32_t) + 2) & 0x7F);
  2459. value |= (snd_soc_read(codec,
  2460. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2461. 16 * iir_idx)) << 16);
  2462. snd_soc_write(codec,
  2463. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2464. ((band_idx * BAND_MAX + coeff_idx)
  2465. * sizeof(uint32_t) + 3) & 0x7F);
  2466. /* Mask bits top 2 bits since they are reserved */
  2467. value |= ((snd_soc_read(codec,
  2468. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2469. 16 * iir_idx)) & 0x3F) << 24);
  2470. return value;
  2471. }
  2472. static int tasha_get_iir_band_audio_mixer(
  2473. struct snd_kcontrol *kcontrol,
  2474. struct snd_ctl_elem_value *ucontrol)
  2475. {
  2476. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2477. int iir_idx = ((struct soc_multi_mixer_control *)
  2478. kcontrol->private_value)->reg;
  2479. int band_idx = ((struct soc_multi_mixer_control *)
  2480. kcontrol->private_value)->shift;
  2481. ucontrol->value.integer.value[0] =
  2482. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  2483. ucontrol->value.integer.value[1] =
  2484. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  2485. ucontrol->value.integer.value[2] =
  2486. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  2487. ucontrol->value.integer.value[3] =
  2488. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  2489. ucontrol->value.integer.value[4] =
  2490. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  2491. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2492. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2493. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2494. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2495. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2496. __func__, iir_idx, band_idx,
  2497. (uint32_t)ucontrol->value.integer.value[0],
  2498. __func__, iir_idx, band_idx,
  2499. (uint32_t)ucontrol->value.integer.value[1],
  2500. __func__, iir_idx, band_idx,
  2501. (uint32_t)ucontrol->value.integer.value[2],
  2502. __func__, iir_idx, band_idx,
  2503. (uint32_t)ucontrol->value.integer.value[3],
  2504. __func__, iir_idx, band_idx,
  2505. (uint32_t)ucontrol->value.integer.value[4]);
  2506. return 0;
  2507. }
  2508. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  2509. int iir_idx, int band_idx,
  2510. uint32_t value)
  2511. {
  2512. snd_soc_write(codec,
  2513. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2514. (value & 0xFF));
  2515. snd_soc_write(codec,
  2516. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2517. (value >> 8) & 0xFF);
  2518. snd_soc_write(codec,
  2519. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2520. (value >> 16) & 0xFF);
  2521. /* Mask top 2 bits, 7-8 are reserved */
  2522. snd_soc_write(codec,
  2523. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2524. (value >> 24) & 0x3F);
  2525. }
  2526. static void tasha_codec_enable_int_port(struct wcd9xxx_codec_dai_data *dai,
  2527. struct snd_soc_codec *codec)
  2528. {
  2529. struct wcd9xxx_ch *ch;
  2530. int port_num = 0;
  2531. unsigned short reg = 0;
  2532. u8 val = 0;
  2533. struct tasha_priv *tasha_p;
  2534. if (!dai || !codec) {
  2535. pr_err("%s: Invalid params\n", __func__);
  2536. return;
  2537. }
  2538. tasha_p = snd_soc_codec_get_drvdata(codec);
  2539. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2540. if (ch->port >= TASHA_RX_PORT_START_NUMBER) {
  2541. port_num = ch->port - TASHA_RX_PORT_START_NUMBER;
  2542. reg = TASHA_SLIM_PGD_PORT_INT_EN0 + (port_num / 8);
  2543. val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
  2544. reg);
  2545. if (!(val & BYTE_BIT_MASK(port_num))) {
  2546. val |= BYTE_BIT_MASK(port_num);
  2547. wcd9xxx_interface_reg_write(
  2548. tasha_p->wcd9xxx, reg, val);
  2549. val = wcd9xxx_interface_reg_read(
  2550. tasha_p->wcd9xxx, reg);
  2551. }
  2552. } else {
  2553. port_num = ch->port;
  2554. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
  2555. val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
  2556. reg);
  2557. if (!(val & BYTE_BIT_MASK(port_num))) {
  2558. val |= BYTE_BIT_MASK(port_num);
  2559. wcd9xxx_interface_reg_write(tasha_p->wcd9xxx,
  2560. reg, val);
  2561. val = wcd9xxx_interface_reg_read(
  2562. tasha_p->wcd9xxx, reg);
  2563. }
  2564. }
  2565. }
  2566. }
  2567. static int tasha_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
  2568. bool up)
  2569. {
  2570. int ret = 0;
  2571. struct wcd9xxx_ch *ch;
  2572. if (up) {
  2573. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2574. ret = wcd9xxx_get_slave_port(ch->ch_num);
  2575. if (ret < 0) {
  2576. pr_err("%s: Invalid slave port ID: %d\n",
  2577. __func__, ret);
  2578. ret = -EINVAL;
  2579. } else {
  2580. set_bit(ret, &dai->ch_mask);
  2581. }
  2582. }
  2583. } else {
  2584. ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
  2585. msecs_to_jiffies(
  2586. TASHA_SLIM_CLOSE_TIMEOUT));
  2587. if (!ret) {
  2588. pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
  2589. __func__, dai->ch_mask);
  2590. ret = -ETIMEDOUT;
  2591. } else {
  2592. ret = 0;
  2593. }
  2594. }
  2595. return ret;
  2596. }
  2597. static int tasha_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
  2598. struct snd_kcontrol *kcontrol,
  2599. int event)
  2600. {
  2601. struct wcd9xxx *core;
  2602. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2603. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2604. int ret = 0;
  2605. struct wcd9xxx_codec_dai_data *dai;
  2606. core = dev_get_drvdata(codec->dev->parent);
  2607. dev_dbg(codec->dev, "%s: event called! codec name %s num_dai %d\n"
  2608. "stream name %s event %d\n",
  2609. __func__, codec->component.name,
  2610. codec->component.num_dai, w->sname, event);
  2611. /* Execute the callback only if interface type is slimbus */
  2612. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  2613. return 0;
  2614. dai = &tasha_p->dai[w->shift];
  2615. dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
  2616. __func__, w->name, w->shift, event);
  2617. switch (event) {
  2618. case SND_SOC_DAPM_POST_PMU:
  2619. dai->bus_down_in_recovery = false;
  2620. tasha_codec_enable_int_port(dai, codec);
  2621. (void) tasha_codec_enable_slim_chmask(dai, true);
  2622. ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  2623. dai->rate, dai->bit_width,
  2624. &dai->grph);
  2625. break;
  2626. case SND_SOC_DAPM_PRE_PMD:
  2627. tasha_codec_vote_max_bw(codec, true);
  2628. break;
  2629. case SND_SOC_DAPM_POST_PMD:
  2630. ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
  2631. dai->grph);
  2632. dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
  2633. __func__, ret);
  2634. if (!dai->bus_down_in_recovery)
  2635. ret = tasha_codec_enable_slim_chmask(dai, false);
  2636. else
  2637. dev_dbg(codec->dev,
  2638. "%s: bus in recovery skip enable slim_chmask",
  2639. __func__);
  2640. ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  2641. dai->grph);
  2642. break;
  2643. }
  2644. return ret;
  2645. }
  2646. static int tasha_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
  2647. struct snd_kcontrol *kcontrol,
  2648. int event)
  2649. {
  2650. struct wcd9xxx *core = NULL;
  2651. struct snd_soc_codec *codec = NULL;
  2652. struct tasha_priv *tasha_p = NULL;
  2653. int ret = 0;
  2654. struct wcd9xxx_codec_dai_data *dai = NULL;
  2655. if (!w) {
  2656. pr_err("%s invalid params\n", __func__);
  2657. return -EINVAL;
  2658. }
  2659. codec = snd_soc_dapm_to_codec(w->dapm);
  2660. tasha_p = snd_soc_codec_get_drvdata(codec);
  2661. core = tasha_p->wcd9xxx;
  2662. dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
  2663. __func__, codec->component.num_dai, w->sname);
  2664. /* Execute the callback only if interface type is slimbus */
  2665. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2666. dev_err(codec->dev, "%s Interface is not correct", __func__);
  2667. return 0;
  2668. }
  2669. dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
  2670. __func__, w->name, event, w->shift);
  2671. if (w->shift != AIF4_VIFEED) {
  2672. pr_err("%s Error in enabling the tx path\n", __func__);
  2673. ret = -EINVAL;
  2674. goto out_vi;
  2675. }
  2676. dai = &tasha_p->dai[w->shift];
  2677. switch (event) {
  2678. case SND_SOC_DAPM_POST_PMU:
  2679. if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
  2680. dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
  2681. /* Enable V&I sensing */
  2682. snd_soc_update_bits(codec,
  2683. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  2684. snd_soc_update_bits(codec,
  2685. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2686. 0x20);
  2687. snd_soc_update_bits(codec,
  2688. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
  2689. snd_soc_update_bits(codec,
  2690. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
  2691. 0x00);
  2692. snd_soc_update_bits(codec,
  2693. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
  2694. snd_soc_update_bits(codec,
  2695. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  2696. 0x10);
  2697. snd_soc_update_bits(codec,
  2698. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
  2699. snd_soc_update_bits(codec,
  2700. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2701. 0x00);
  2702. }
  2703. if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
  2704. pr_debug("%s: spkr2 enabled\n", __func__);
  2705. /* Enable V&I sensing */
  2706. snd_soc_update_bits(codec,
  2707. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2708. 0x20);
  2709. snd_soc_update_bits(codec,
  2710. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2711. 0x20);
  2712. snd_soc_update_bits(codec,
  2713. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
  2714. 0x00);
  2715. snd_soc_update_bits(codec,
  2716. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
  2717. 0x00);
  2718. snd_soc_update_bits(codec,
  2719. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  2720. 0x10);
  2721. snd_soc_update_bits(codec,
  2722. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  2723. 0x10);
  2724. snd_soc_update_bits(codec,
  2725. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2726. 0x00);
  2727. snd_soc_update_bits(codec,
  2728. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2729. 0x00);
  2730. }
  2731. dai->bus_down_in_recovery = false;
  2732. tasha_codec_enable_int_port(dai, codec);
  2733. (void) tasha_codec_enable_slim_chmask(dai, true);
  2734. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2735. dai->rate, dai->bit_width,
  2736. &dai->grph);
  2737. break;
  2738. case SND_SOC_DAPM_POST_PMD:
  2739. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2740. dai->grph);
  2741. if (ret)
  2742. dev_err(codec->dev, "%s error in close_slim_sch_tx %d\n",
  2743. __func__, ret);
  2744. if (!dai->bus_down_in_recovery)
  2745. ret = tasha_codec_enable_slim_chmask(dai, false);
  2746. if (ret < 0) {
  2747. ret = wcd9xxx_disconnect_port(core,
  2748. &dai->wcd9xxx_ch_list,
  2749. dai->grph);
  2750. dev_dbg(codec->dev, "%s: Disconnect TX port, ret = %d\n",
  2751. __func__, ret);
  2752. }
  2753. if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
  2754. /* Disable V&I sensing */
  2755. dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
  2756. snd_soc_update_bits(codec,
  2757. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  2758. snd_soc_update_bits(codec,
  2759. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2760. 0x20);
  2761. snd_soc_update_bits(codec,
  2762. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
  2763. snd_soc_update_bits(codec,
  2764. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  2765. 0x00);
  2766. }
  2767. if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
  2768. /* Disable V&I sensing */
  2769. dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
  2770. snd_soc_update_bits(codec,
  2771. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2772. 0x20);
  2773. snd_soc_update_bits(codec,
  2774. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2775. 0x20);
  2776. snd_soc_update_bits(codec,
  2777. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  2778. 0x00);
  2779. snd_soc_update_bits(codec,
  2780. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  2781. 0x00);
  2782. }
  2783. break;
  2784. }
  2785. out_vi:
  2786. return ret;
  2787. }
  2788. /*
  2789. * __tasha_codec_enable_slimtx: Enable the slimbus slave port
  2790. * for TX path
  2791. * @codec: Handle to the codec for which the slave port is to be
  2792. * enabled.
  2793. * @dai_data: The dai specific data for dai which is enabled.
  2794. */
  2795. static int __tasha_codec_enable_slimtx(struct snd_soc_codec *codec,
  2796. int event, struct wcd9xxx_codec_dai_data *dai)
  2797. {
  2798. struct wcd9xxx *core;
  2799. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2800. int ret = 0;
  2801. /* Execute the callback only if interface type is slimbus */
  2802. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  2803. return 0;
  2804. dev_dbg(codec->dev,
  2805. "%s: event = %d\n", __func__, event);
  2806. core = dev_get_drvdata(codec->dev->parent);
  2807. switch (event) {
  2808. case SND_SOC_DAPM_POST_PMU:
  2809. dai->bus_down_in_recovery = false;
  2810. tasha_codec_enable_int_port(dai, codec);
  2811. (void) tasha_codec_enable_slim_chmask(dai, true);
  2812. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2813. dai->rate, dai->bit_width,
  2814. &dai->grph);
  2815. break;
  2816. case SND_SOC_DAPM_POST_PMD:
  2817. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2818. dai->grph);
  2819. if (!dai->bus_down_in_recovery)
  2820. ret = tasha_codec_enable_slim_chmask(dai, false);
  2821. if (ret < 0) {
  2822. ret = wcd9xxx_disconnect_port(core,
  2823. &dai->wcd9xxx_ch_list,
  2824. dai->grph);
  2825. pr_debug("%s: Disconnect TX port, ret = %d\n",
  2826. __func__, ret);
  2827. }
  2828. break;
  2829. }
  2830. return ret;
  2831. }
  2832. static int tasha_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
  2833. struct snd_kcontrol *kcontrol,
  2834. int event)
  2835. {
  2836. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2837. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2838. struct wcd9xxx_codec_dai_data *dai;
  2839. dev_dbg(codec->dev,
  2840. "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
  2841. __func__, w->name, w->shift,
  2842. codec->component.num_dai, w->sname);
  2843. dai = &tasha_p->dai[w->shift];
  2844. return __tasha_codec_enable_slimtx(codec, event, dai);
  2845. }
  2846. static void tasha_codec_cpe_pp_set_cfg(struct snd_soc_codec *codec, int event)
  2847. {
  2848. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2849. struct wcd9xxx_codec_dai_data *dai;
  2850. u8 bit_width, rate, buf_period;
  2851. dai = &tasha_p->dai[AIF4_MAD_TX];
  2852. switch (event) {
  2853. case SND_SOC_DAPM_POST_PMU:
  2854. switch (dai->bit_width) {
  2855. case 32:
  2856. bit_width = 0xF;
  2857. break;
  2858. case 24:
  2859. bit_width = 0xE;
  2860. break;
  2861. case 20:
  2862. bit_width = 0xD;
  2863. break;
  2864. case 16:
  2865. default:
  2866. bit_width = 0x0;
  2867. break;
  2868. }
  2869. snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x0F,
  2870. bit_width);
  2871. switch (dai->rate) {
  2872. case 384000:
  2873. rate = 0x30;
  2874. break;
  2875. case 192000:
  2876. rate = 0x20;
  2877. break;
  2878. case 48000:
  2879. rate = 0x10;
  2880. break;
  2881. case 16000:
  2882. default:
  2883. rate = 0x00;
  2884. break;
  2885. }
  2886. snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x70,
  2887. rate);
  2888. buf_period = (dai->rate * (dai->bit_width/8)) / (16*1000);
  2889. snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD,
  2890. 0xFF, buf_period);
  2891. dev_dbg(codec->dev, "%s: PP buffer period= 0x%x\n",
  2892. __func__, buf_period);
  2893. break;
  2894. case SND_SOC_DAPM_POST_PMD:
  2895. snd_soc_write(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x3C);
  2896. snd_soc_write(codec, WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD, 0x60);
  2897. break;
  2898. default:
  2899. break;
  2900. }
  2901. }
  2902. /*
  2903. * tasha_codec_get_mad_port_id: Callback function that will be invoked
  2904. * to get the port ID for MAD.
  2905. * @codec: Handle to the codec
  2906. * @port_id: cpe port_id needs to enable
  2907. */
  2908. static int tasha_codec_get_mad_port_id(struct snd_soc_codec *codec,
  2909. u16 *port_id)
  2910. {
  2911. struct tasha_priv *tasha_p;
  2912. struct wcd9xxx_codec_dai_data *dai;
  2913. struct wcd9xxx_ch *ch;
  2914. if (!port_id || !codec)
  2915. return -EINVAL;
  2916. tasha_p = snd_soc_codec_get_drvdata(codec);
  2917. if (!tasha_p)
  2918. return -EINVAL;
  2919. dai = &tasha_p->dai[AIF4_MAD_TX];
  2920. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2921. if (ch->port == TASHA_TX12)
  2922. *port_id = WCD_CPE_AFE_OUT_PORT_2;
  2923. else if (ch->port == TASHA_TX13)
  2924. *port_id = WCD_CPE_AFE_OUT_PORT_4;
  2925. else {
  2926. dev_err(codec->dev, "%s: invalid mad_port = %d\n",
  2927. __func__, ch->port);
  2928. return -EINVAL;
  2929. }
  2930. }
  2931. dev_dbg(codec->dev, "%s: port_id = %d\n", __func__, *port_id);
  2932. return 0;
  2933. }
  2934. /*
  2935. * tasha_codec_enable_slimtx_mad: Callback function that will be invoked
  2936. * to setup the slave port for MAD.
  2937. * @codec: Handle to the codec
  2938. * @event: Indicates whether to enable or disable the slave port
  2939. */
  2940. static int tasha_codec_enable_slimtx_mad(struct snd_soc_codec *codec,
  2941. u8 event)
  2942. {
  2943. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2944. struct wcd9xxx_codec_dai_data *dai;
  2945. struct wcd9xxx_ch *ch;
  2946. int dapm_event = SND_SOC_DAPM_POST_PMU;
  2947. u16 port = 0;
  2948. int ret = 0;
  2949. dai = &tasha_p->dai[AIF4_MAD_TX];
  2950. if (event == 0)
  2951. dapm_event = SND_SOC_DAPM_POST_PMD;
  2952. dev_dbg(codec->dev,
  2953. "%s: mad_channel, event = 0x%x\n",
  2954. __func__, event);
  2955. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2956. dev_dbg(codec->dev, "%s: mad_port = %d, event = 0x%x\n",
  2957. __func__, ch->port, event);
  2958. if (ch->port == TASHA_TX13) {
  2959. tasha_codec_cpe_pp_set_cfg(codec, dapm_event);
  2960. port = TASHA_TX13;
  2961. break;
  2962. }
  2963. }
  2964. ret = __tasha_codec_enable_slimtx(codec, dapm_event, dai);
  2965. if (port == TASHA_TX13) {
  2966. switch (dapm_event) {
  2967. case SND_SOC_DAPM_POST_PMU:
  2968. snd_soc_update_bits(codec,
  2969. WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
  2970. 0x20, 0x00);
  2971. snd_soc_update_bits(codec,
  2972. WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
  2973. 0x03, 0x02);
  2974. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG,
  2975. 0x80, 0x80);
  2976. break;
  2977. case SND_SOC_DAPM_POST_PMD:
  2978. snd_soc_update_bits(codec,
  2979. WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
  2980. 0x20, 0x20);
  2981. snd_soc_update_bits(codec,
  2982. WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
  2983. 0x03, 0x00);
  2984. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG,
  2985. 0x80, 0x00);
  2986. break;
  2987. }
  2988. }
  2989. return ret;
  2990. }
  2991. static int tasha_put_iir_band_audio_mixer(
  2992. struct snd_kcontrol *kcontrol,
  2993. struct snd_ctl_elem_value *ucontrol)
  2994. {
  2995. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2996. int iir_idx = ((struct soc_multi_mixer_control *)
  2997. kcontrol->private_value)->reg;
  2998. int band_idx = ((struct soc_multi_mixer_control *)
  2999. kcontrol->private_value)->shift;
  3000. /*
  3001. * Mask top bit it is reserved
  3002. * Updates addr automatically for each B2 write
  3003. */
  3004. snd_soc_write(codec,
  3005. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  3006. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  3007. set_iir_band_coeff(codec, iir_idx, band_idx,
  3008. ucontrol->value.integer.value[0]);
  3009. set_iir_band_coeff(codec, iir_idx, band_idx,
  3010. ucontrol->value.integer.value[1]);
  3011. set_iir_band_coeff(codec, iir_idx, band_idx,
  3012. ucontrol->value.integer.value[2]);
  3013. set_iir_band_coeff(codec, iir_idx, band_idx,
  3014. ucontrol->value.integer.value[3]);
  3015. set_iir_band_coeff(codec, iir_idx, band_idx,
  3016. ucontrol->value.integer.value[4]);
  3017. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  3018. "%s: IIR #%d band #%d b1 = 0x%x\n"
  3019. "%s: IIR #%d band #%d b2 = 0x%x\n"
  3020. "%s: IIR #%d band #%d a1 = 0x%x\n"
  3021. "%s: IIR #%d band #%d a2 = 0x%x\n",
  3022. __func__, iir_idx, band_idx,
  3023. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  3024. __func__, iir_idx, band_idx,
  3025. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  3026. __func__, iir_idx, band_idx,
  3027. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  3028. __func__, iir_idx, band_idx,
  3029. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  3030. __func__, iir_idx, band_idx,
  3031. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  3032. return 0;
  3033. }
  3034. static int tasha_get_compander(struct snd_kcontrol *kcontrol,
  3035. struct snd_ctl_elem_value *ucontrol)
  3036. {
  3037. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  3038. int comp = ((struct soc_multi_mixer_control *)
  3039. kcontrol->private_value)->shift;
  3040. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3041. ucontrol->value.integer.value[0] = tasha->comp_enabled[comp];
  3042. return 0;
  3043. }
  3044. static int tasha_set_compander(struct snd_kcontrol *kcontrol,
  3045. struct snd_ctl_elem_value *ucontrol)
  3046. {
  3047. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  3048. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3049. int comp = ((struct soc_multi_mixer_control *)
  3050. kcontrol->private_value)->shift;
  3051. int value = ucontrol->value.integer.value[0];
  3052. pr_debug("%s: Compander %d enable current %d, new %d\n",
  3053. __func__, comp + 1, tasha->comp_enabled[comp], value);
  3054. tasha->comp_enabled[comp] = value;
  3055. /* Any specific register configuration for compander */
  3056. switch (comp) {
  3057. case COMPANDER_1:
  3058. /* Set Gain Source Select based on compander enable/disable */
  3059. snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0x20,
  3060. (value ? 0x00:0x20));
  3061. break;
  3062. case COMPANDER_2:
  3063. snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0x20,
  3064. (value ? 0x00:0x20));
  3065. break;
  3066. case COMPANDER_3:
  3067. break;
  3068. case COMPANDER_4:
  3069. break;
  3070. case COMPANDER_5:
  3071. snd_soc_update_bits(codec, WCD9335_SE_LO_LO3_GAIN, 0x20,
  3072. (value ? 0x00:0x20));
  3073. break;
  3074. case COMPANDER_6:
  3075. snd_soc_update_bits(codec, WCD9335_SE_LO_LO4_GAIN, 0x20,
  3076. (value ? 0x00:0x20));
  3077. break;
  3078. case COMPANDER_7:
  3079. break;
  3080. case COMPANDER_8:
  3081. break;
  3082. default:
  3083. /*
  3084. * if compander is not enabled for any interpolator,
  3085. * it does not cause any audio failure, so do not
  3086. * return error in this case, but just print a log
  3087. */
  3088. dev_warn(codec->dev, "%s: unknown compander: %d\n",
  3089. __func__, comp);
  3090. };
  3091. return 0;
  3092. }
  3093. static void tasha_codec_init_flyback(struct snd_soc_codec *codec)
  3094. {
  3095. snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0xC0, 0x00);
  3096. snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0xC0, 0x00);
  3097. snd_soc_update_bits(codec, WCD9335_RX_BIAS_FLYB_BUFF, 0x0F, 0x00);
  3098. snd_soc_update_bits(codec, WCD9335_RX_BIAS_FLYB_BUFF, 0xF0, 0x00);
  3099. }
  3100. static int tasha_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
  3101. struct snd_kcontrol *kcontrol, int event)
  3102. {
  3103. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3104. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3105. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3106. switch (event) {
  3107. case SND_SOC_DAPM_PRE_PMU:
  3108. tasha->rx_bias_count++;
  3109. if (tasha->rx_bias_count == 1) {
  3110. if (TASHA_IS_2_0(tasha->wcd9xxx))
  3111. tasha_codec_init_flyback(codec);
  3112. snd_soc_update_bits(codec, WCD9335_ANA_RX_SUPPLIES,
  3113. 0x01, 0x01);
  3114. }
  3115. break;
  3116. case SND_SOC_DAPM_POST_PMD:
  3117. tasha->rx_bias_count--;
  3118. if (!tasha->rx_bias_count)
  3119. snd_soc_update_bits(codec, WCD9335_ANA_RX_SUPPLIES,
  3120. 0x01, 0x00);
  3121. break;
  3122. };
  3123. dev_dbg(codec->dev, "%s: Current RX BIAS user count: %d\n", __func__,
  3124. tasha->rx_bias_count);
  3125. return 0;
  3126. }
  3127. static void tasha_realign_anc_coeff(struct snd_soc_codec *codec,
  3128. u16 reg1, u16 reg2)
  3129. {
  3130. u8 val1, val2, tmpval1, tmpval2;
  3131. snd_soc_write(codec, reg1, 0x00);
  3132. tmpval1 = snd_soc_read(codec, reg2);
  3133. tmpval2 = snd_soc_read(codec, reg2);
  3134. snd_soc_write(codec, reg1, 0x00);
  3135. snd_soc_write(codec, reg2, 0xFF);
  3136. snd_soc_write(codec, reg1, 0x01);
  3137. snd_soc_write(codec, reg2, 0xFF);
  3138. snd_soc_write(codec, reg1, 0x00);
  3139. val1 = snd_soc_read(codec, reg2);
  3140. val2 = snd_soc_read(codec, reg2);
  3141. if (val1 == 0x0F && val2 == 0xFF) {
  3142. dev_dbg(codec->dev, "%s: ANC0 co-eff index re-aligned\n",
  3143. __func__);
  3144. snd_soc_read(codec, reg2);
  3145. snd_soc_write(codec, reg1, 0x00);
  3146. snd_soc_write(codec, reg2, tmpval2);
  3147. snd_soc_write(codec, reg1, 0x01);
  3148. snd_soc_write(codec, reg2, tmpval1);
  3149. } else if (val1 == 0xFF && val2 == 0x0F) {
  3150. dev_dbg(codec->dev, "%s: ANC1 co-eff index already aligned\n",
  3151. __func__);
  3152. snd_soc_write(codec, reg1, 0x00);
  3153. snd_soc_write(codec, reg2, tmpval1);
  3154. snd_soc_write(codec, reg1, 0x01);
  3155. snd_soc_write(codec, reg2, tmpval2);
  3156. } else {
  3157. dev_err(codec->dev, "%s: ANC0 co-eff index not aligned\n",
  3158. __func__);
  3159. }
  3160. }
  3161. static int tasha_codec_enable_anc(struct snd_soc_dapm_widget *w,
  3162. struct snd_kcontrol *kcontrol, int event)
  3163. {
  3164. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3165. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3166. const char *filename;
  3167. const struct firmware *fw;
  3168. int i;
  3169. int ret = 0;
  3170. int num_anc_slots;
  3171. struct wcd9xxx_anc_header *anc_head;
  3172. struct firmware_cal *hwdep_cal = NULL;
  3173. u32 anc_writes_size = 0;
  3174. u32 anc_cal_size = 0;
  3175. int anc_size_remaining;
  3176. u32 *anc_ptr;
  3177. u16 reg;
  3178. u8 mask, val;
  3179. size_t cal_size;
  3180. const void *data;
  3181. if (!tasha->anc_func)
  3182. return 0;
  3183. switch (event) {
  3184. case SND_SOC_DAPM_PRE_PMU:
  3185. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_ANC_CAL);
  3186. if (hwdep_cal) {
  3187. data = hwdep_cal->data;
  3188. cal_size = hwdep_cal->size;
  3189. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  3190. __func__);
  3191. } else {
  3192. filename = "wcd9335/wcd9335_anc.bin";
  3193. ret = request_firmware(&fw, filename, codec->dev);
  3194. if (ret != 0) {
  3195. dev_err(codec->dev,
  3196. "Failed to acquire ANC data: %d\n", ret);
  3197. return -ENODEV;
  3198. }
  3199. if (!fw) {
  3200. dev_err(codec->dev, "failed to get anc fw");
  3201. return -ENODEV;
  3202. }
  3203. data = fw->data;
  3204. cal_size = fw->size;
  3205. dev_dbg(codec->dev,
  3206. "%s: using request_firmware calibration\n", __func__);
  3207. }
  3208. if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
  3209. dev_err(codec->dev, "Not enough data\n");
  3210. ret = -ENOMEM;
  3211. goto err;
  3212. }
  3213. /* First number is the number of register writes */
  3214. anc_head = (struct wcd9xxx_anc_header *)(data);
  3215. anc_ptr = (u32 *)(data +
  3216. sizeof(struct wcd9xxx_anc_header));
  3217. anc_size_remaining = cal_size -
  3218. sizeof(struct wcd9xxx_anc_header);
  3219. num_anc_slots = anc_head->num_anc_slots;
  3220. if (tasha->anc_slot >= num_anc_slots) {
  3221. dev_err(codec->dev, "Invalid ANC slot selected\n");
  3222. ret = -EINVAL;
  3223. goto err;
  3224. }
  3225. for (i = 0; i < num_anc_slots; i++) {
  3226. if (anc_size_remaining < TASHA_PACKED_REG_SIZE) {
  3227. dev_err(codec->dev,
  3228. "Invalid register format\n");
  3229. ret = -EINVAL;
  3230. goto err;
  3231. }
  3232. anc_writes_size = (u32)(*anc_ptr);
  3233. anc_size_remaining -= sizeof(u32);
  3234. anc_ptr += 1;
  3235. if (anc_writes_size * TASHA_PACKED_REG_SIZE
  3236. > anc_size_remaining) {
  3237. dev_err(codec->dev,
  3238. "Invalid register format\n");
  3239. ret = -EINVAL;
  3240. goto err;
  3241. }
  3242. if (tasha->anc_slot == i)
  3243. break;
  3244. anc_size_remaining -= (anc_writes_size *
  3245. TASHA_PACKED_REG_SIZE);
  3246. anc_ptr += anc_writes_size;
  3247. }
  3248. if (i == num_anc_slots) {
  3249. dev_err(codec->dev, "Selected ANC slot not present\n");
  3250. ret = -EINVAL;
  3251. goto err;
  3252. }
  3253. i = 0;
  3254. anc_cal_size = anc_writes_size;
  3255. if (!strcmp(w->name, "RX INT0 DAC") ||
  3256. !strcmp(w->name, "ANC SPK1 PA"))
  3257. tasha_realign_anc_coeff(codec,
  3258. WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
  3259. WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
  3260. if (!strcmp(w->name, "RX INT1 DAC") ||
  3261. !strcmp(w->name, "RX INT3 DAC")) {
  3262. tasha_realign_anc_coeff(codec,
  3263. WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
  3264. WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
  3265. anc_writes_size = anc_cal_size / 2;
  3266. snd_soc_update_bits(codec,
  3267. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x39, 0x39);
  3268. } else if (!strcmp(w->name, "RX INT2 DAC") ||
  3269. !strcmp(w->name, "RX INT4 DAC")) {
  3270. tasha_realign_anc_coeff(codec,
  3271. WCD9335_CDC_ANC1_IIR_COEFF_1_CTL,
  3272. WCD9335_CDC_ANC1_IIR_COEFF_2_CTL);
  3273. i = anc_cal_size / 2;
  3274. snd_soc_update_bits(codec,
  3275. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x39, 0x39);
  3276. }
  3277. for (; i < anc_writes_size; i++) {
  3278. TASHA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
  3279. snd_soc_write(codec, reg, (val & mask));
  3280. }
  3281. if (!strcmp(w->name, "RX INT1 DAC") ||
  3282. !strcmp(w->name, "RX INT3 DAC")) {
  3283. snd_soc_update_bits(codec,
  3284. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
  3285. } else if (!strcmp(w->name, "RX INT2 DAC") ||
  3286. !strcmp(w->name, "RX INT4 DAC")) {
  3287. snd_soc_update_bits(codec,
  3288. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
  3289. }
  3290. if (!hwdep_cal)
  3291. release_firmware(fw);
  3292. break;
  3293. case SND_SOC_DAPM_POST_PMU:
  3294. /* Remove ANC Rx from reset */
  3295. snd_soc_update_bits(codec, WCD9335_CDC_ANC0_CLK_RESET_CTL,
  3296. 0x08, 0x00);
  3297. snd_soc_update_bits(codec, WCD9335_CDC_ANC1_CLK_RESET_CTL,
  3298. 0x08, 0x00);
  3299. break;
  3300. case SND_SOC_DAPM_POST_PMD:
  3301. if (!strcmp(w->name, "ANC HPHL PA") ||
  3302. !strcmp(w->name, "ANC EAR PA") ||
  3303. !strcmp(w->name, "ANC SPK1 PA") ||
  3304. !strcmp(w->name, "ANC LINEOUT1 PA")) {
  3305. snd_soc_update_bits(codec,
  3306. WCD9335_CDC_ANC0_MODE_1_CTL, 0x30, 0x00);
  3307. msleep(50);
  3308. snd_soc_update_bits(codec,
  3309. WCD9335_CDC_ANC0_MODE_1_CTL, 0x01, 0x00);
  3310. snd_soc_update_bits(codec,
  3311. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x38);
  3312. snd_soc_update_bits(codec,
  3313. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x07, 0x00);
  3314. snd_soc_update_bits(codec,
  3315. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x00);
  3316. } else if (!strcmp(w->name, "ANC HPHR PA") ||
  3317. !strcmp(w->name, "ANC LINEOUT2 PA")) {
  3318. snd_soc_update_bits(codec,
  3319. WCD9335_CDC_ANC1_MODE_1_CTL, 0x30, 0x00);
  3320. msleep(50);
  3321. snd_soc_update_bits(codec,
  3322. WCD9335_CDC_ANC1_MODE_1_CTL, 0x01, 0x00);
  3323. snd_soc_update_bits(codec,
  3324. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x38);
  3325. snd_soc_update_bits(codec,
  3326. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x07, 0x00);
  3327. snd_soc_update_bits(codec,
  3328. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x00);
  3329. }
  3330. break;
  3331. }
  3332. return 0;
  3333. err:
  3334. if (!hwdep_cal)
  3335. release_firmware(fw);
  3336. return ret;
  3337. }
  3338. static void tasha_codec_clear_anc_tx_hold(struct tasha_priv *tasha)
  3339. {
  3340. if (test_and_clear_bit(ANC_MIC_AMIC1, &tasha->status_mask))
  3341. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC1, false);
  3342. if (test_and_clear_bit(ANC_MIC_AMIC2, &tasha->status_mask))
  3343. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC2, false);
  3344. if (test_and_clear_bit(ANC_MIC_AMIC3, &tasha->status_mask))
  3345. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC3, false);
  3346. if (test_and_clear_bit(ANC_MIC_AMIC4, &tasha->status_mask))
  3347. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC4, false);
  3348. if (test_and_clear_bit(ANC_MIC_AMIC5, &tasha->status_mask))
  3349. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC5, false);
  3350. if (test_and_clear_bit(ANC_MIC_AMIC6, &tasha->status_mask))
  3351. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC6, false);
  3352. }
  3353. static void tasha_codec_hph_post_pa_config(struct tasha_priv *tasha,
  3354. int mode, int event)
  3355. {
  3356. u8 scale_val = 0;
  3357. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  3358. return;
  3359. switch (event) {
  3360. case SND_SOC_DAPM_POST_PMU:
  3361. switch (mode) {
  3362. case CLS_H_HIFI:
  3363. scale_val = 0x3;
  3364. break;
  3365. case CLS_H_LOHIFI:
  3366. scale_val = 0x1;
  3367. break;
  3368. }
  3369. if (tasha->anc_func) {
  3370. /* Clear Tx FE HOLD if both PAs are enabled */
  3371. if ((snd_soc_read(tasha->codec, WCD9335_ANA_HPH) &
  3372. 0xC0) == 0xC0) {
  3373. tasha_codec_clear_anc_tx_hold(tasha);
  3374. }
  3375. }
  3376. break;
  3377. case SND_SOC_DAPM_PRE_PMD:
  3378. scale_val = 0x6;
  3379. break;
  3380. }
  3381. if (scale_val)
  3382. snd_soc_update_bits(tasha->codec, WCD9335_HPH_PA_CTL1, 0x0E,
  3383. scale_val << 1);
  3384. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3385. if (tasha->comp_enabled[COMPANDER_1] ||
  3386. tasha->comp_enabled[COMPANDER_2]) {
  3387. snd_soc_update_bits(tasha->codec, WCD9335_HPH_L_EN,
  3388. 0x20, 0x00);
  3389. snd_soc_update_bits(tasha->codec, WCD9335_HPH_R_EN,
  3390. 0x20, 0x00);
  3391. snd_soc_update_bits(tasha->codec, WCD9335_HPH_AUTO_CHOP,
  3392. 0x20, 0x20);
  3393. }
  3394. snd_soc_update_bits(tasha->codec, WCD9335_HPH_L_EN, 0x1F,
  3395. tasha->hph_l_gain);
  3396. snd_soc_update_bits(tasha->codec, WCD9335_HPH_R_EN, 0x1F,
  3397. tasha->hph_r_gain);
  3398. }
  3399. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3400. snd_soc_update_bits(tasha->codec, WCD9335_HPH_AUTO_CHOP, 0x20,
  3401. 0x00);
  3402. }
  3403. }
  3404. static void tasha_codec_override(struct snd_soc_codec *codec,
  3405. int mode,
  3406. int event)
  3407. {
  3408. if (mode == CLS_AB) {
  3409. switch (event) {
  3410. case SND_SOC_DAPM_POST_PMU:
  3411. if (!(snd_soc_read(codec,
  3412. WCD9335_CDC_RX2_RX_PATH_CTL) & 0x10) &&
  3413. (!(snd_soc_read(codec,
  3414. WCD9335_CDC_RX1_RX_PATH_CTL) & 0x10)))
  3415. snd_soc_update_bits(codec,
  3416. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
  3417. break;
  3418. case SND_SOC_DAPM_POST_PMD:
  3419. snd_soc_update_bits(codec,
  3420. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
  3421. break;
  3422. }
  3423. }
  3424. }
  3425. static int tasha_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  3426. struct snd_kcontrol *kcontrol,
  3427. int event)
  3428. {
  3429. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3430. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3431. int hph_mode = tasha->hph_mode;
  3432. int ret = 0;
  3433. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3434. switch (event) {
  3435. case SND_SOC_DAPM_PRE_PMU:
  3436. if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
  3437. (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
  3438. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0xC0, 0xC0);
  3439. }
  3440. set_bit(HPH_PA_DELAY, &tasha->status_mask);
  3441. if (!(strcmp(w->name, "HPHR PA")))
  3442. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x40, 0x40);
  3443. break;
  3444. case SND_SOC_DAPM_POST_PMU:
  3445. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3446. if ((snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0)
  3447. != 0xC0)
  3448. /*
  3449. * If PA_EN is not set (potentially in ANC case)
  3450. * then do nothing for POST_PMU and let left
  3451. * channel handle everything.
  3452. */
  3453. break;
  3454. }
  3455. /*
  3456. * 7ms sleep is required after PA is enabled as per
  3457. * HW requirement
  3458. */
  3459. if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
  3460. usleep_range(7000, 7100);
  3461. clear_bit(HPH_PA_DELAY, &tasha->status_mask);
  3462. }
  3463. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3464. snd_soc_update_bits(codec, WCD9335_CDC_RX2_RX_PATH_CTL,
  3465. 0x10, 0x00);
  3466. /* Remove mix path mute if it is enabled */
  3467. if ((snd_soc_read(codec, WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
  3468. 0x10)
  3469. snd_soc_update_bits(codec,
  3470. WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  3471. 0x10, 0x00);
  3472. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3473. /* Do everything needed for left channel */
  3474. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CTL,
  3475. 0x10, 0x00);
  3476. /* Remove mix path mute if it is enabled */
  3477. if ((snd_soc_read(codec,
  3478. WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
  3479. 0x10)
  3480. snd_soc_update_bits(codec,
  3481. WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  3482. 0x10, 0x00);
  3483. /* Remove ANC Rx from reset */
  3484. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3485. }
  3486. tasha_codec_override(codec, hph_mode, event);
  3487. break;
  3488. case SND_SOC_DAPM_PRE_PMD:
  3489. blocking_notifier_call_chain(&tasha->notifier,
  3490. WCD_EVENT_PRE_HPHR_PA_OFF,
  3491. &tasha->mbhc);
  3492. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3493. if (!(strcmp(w->name, "ANC HPHR PA")) ||
  3494. !(strcmp(w->name, "HPHR PA")))
  3495. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x40, 0x00);
  3496. break;
  3497. case SND_SOC_DAPM_POST_PMD:
  3498. /* 5ms sleep is required after PA is disabled as per
  3499. * HW requirement
  3500. */
  3501. usleep_range(5000, 5500);
  3502. tasha_codec_override(codec, hph_mode, event);
  3503. blocking_notifier_call_chain(&tasha->notifier,
  3504. WCD_EVENT_POST_HPHR_PA_OFF,
  3505. &tasha->mbhc);
  3506. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3507. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3508. snd_soc_update_bits(codec,
  3509. WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x00);
  3510. }
  3511. break;
  3512. };
  3513. return ret;
  3514. }
  3515. static int tasha_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  3516. struct snd_kcontrol *kcontrol,
  3517. int event)
  3518. {
  3519. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3520. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3521. int hph_mode = tasha->hph_mode;
  3522. int ret = 0;
  3523. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3524. switch (event) {
  3525. case SND_SOC_DAPM_PRE_PMU:
  3526. if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
  3527. (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
  3528. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0xC0, 0xC0);
  3529. }
  3530. if (!(strcmp(w->name, "HPHL PA")))
  3531. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x80, 0x80);
  3532. set_bit(HPH_PA_DELAY, &tasha->status_mask);
  3533. break;
  3534. case SND_SOC_DAPM_POST_PMU:
  3535. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3536. if ((snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0)
  3537. != 0xC0)
  3538. /*
  3539. * If PA_EN is not set (potentially in ANC case)
  3540. * then do nothing for POST_PMU and let right
  3541. * channel handle everything.
  3542. */
  3543. break;
  3544. }
  3545. /*
  3546. * 7ms sleep is required after PA is enabled as per
  3547. * HW requirement
  3548. */
  3549. if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
  3550. usleep_range(7000, 7100);
  3551. clear_bit(HPH_PA_DELAY, &tasha->status_mask);
  3552. }
  3553. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3554. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CTL,
  3555. 0x10, 0x00);
  3556. /* Remove mix path mute if it is enabled */
  3557. if ((snd_soc_read(codec, WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
  3558. 0x10)
  3559. snd_soc_update_bits(codec,
  3560. WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  3561. 0x10, 0x00);
  3562. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3563. /* Do everything needed for right channel */
  3564. snd_soc_update_bits(codec, WCD9335_CDC_RX2_RX_PATH_CTL,
  3565. 0x10, 0x00);
  3566. /* Remove mix path mute if it is enabled */
  3567. if ((snd_soc_read(codec,
  3568. WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
  3569. 0x10)
  3570. snd_soc_update_bits(codec,
  3571. WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  3572. 0x10, 0x00);
  3573. /* Remove ANC Rx from reset */
  3574. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3575. }
  3576. tasha_codec_override(codec, hph_mode, event);
  3577. break;
  3578. case SND_SOC_DAPM_PRE_PMD:
  3579. blocking_notifier_call_chain(&tasha->notifier,
  3580. WCD_EVENT_PRE_HPHL_PA_OFF,
  3581. &tasha->mbhc);
  3582. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3583. if (!(strcmp(w->name, "ANC HPHL PA")) ||
  3584. !(strcmp(w->name, "HPHL PA")))
  3585. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x80, 0x00);
  3586. break;
  3587. case SND_SOC_DAPM_POST_PMD:
  3588. /* 5ms sleep is required after PA is disabled as per
  3589. * HW requirement
  3590. */
  3591. usleep_range(5000, 5500);
  3592. tasha_codec_override(codec, hph_mode, event);
  3593. blocking_notifier_call_chain(&tasha->notifier,
  3594. WCD_EVENT_POST_HPHL_PA_OFF,
  3595. &tasha->mbhc);
  3596. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3597. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3598. snd_soc_update_bits(codec,
  3599. WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
  3600. }
  3601. break;
  3602. };
  3603. return ret;
  3604. }
  3605. static int tasha_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
  3606. struct snd_kcontrol *kcontrol,
  3607. int event)
  3608. {
  3609. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3610. u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
  3611. int ret = 0;
  3612. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3613. if (w->reg == WCD9335_ANA_LO_1_2) {
  3614. if (w->shift == 7) {
  3615. lineout_vol_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  3616. lineout_mix_vol_reg = WCD9335_CDC_RX3_RX_PATH_MIX_CTL;
  3617. } else if (w->shift == 6) {
  3618. lineout_vol_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  3619. lineout_mix_vol_reg = WCD9335_CDC_RX4_RX_PATH_MIX_CTL;
  3620. }
  3621. } else if (w->reg == WCD9335_ANA_LO_3_4) {
  3622. if (w->shift == 7) {
  3623. lineout_vol_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  3624. lineout_mix_vol_reg = WCD9335_CDC_RX5_RX_PATH_MIX_CTL;
  3625. } else if (w->shift == 6) {
  3626. lineout_vol_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  3627. lineout_mix_vol_reg = WCD9335_CDC_RX6_RX_PATH_MIX_CTL;
  3628. }
  3629. } else {
  3630. dev_err(codec->dev, "%s: Error enabling lineout PA\n",
  3631. __func__);
  3632. return -EINVAL;
  3633. }
  3634. switch (event) {
  3635. case SND_SOC_DAPM_POST_PMU:
  3636. /* 5ms sleep is required after PA is enabled as per
  3637. * HW requirement
  3638. */
  3639. usleep_range(5000, 5500);
  3640. snd_soc_update_bits(codec, lineout_vol_reg,
  3641. 0x10, 0x00);
  3642. /* Remove mix path mute if it is enabled */
  3643. if ((snd_soc_read(codec, lineout_mix_vol_reg)) & 0x10)
  3644. snd_soc_update_bits(codec,
  3645. lineout_mix_vol_reg,
  3646. 0x10, 0x00);
  3647. if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
  3648. !(strcmp(w->name, "ANC LINEOUT2 PA")))
  3649. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3650. tasha_codec_override(codec, CLS_AB, event);
  3651. break;
  3652. case SND_SOC_DAPM_POST_PMD:
  3653. /* 5ms sleep is required after PA is disabled as per
  3654. * HW requirement
  3655. */
  3656. usleep_range(5000, 5500);
  3657. tasha_codec_override(codec, CLS_AB, event);
  3658. if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
  3659. !(strcmp(w->name, "ANC LINEOUT2 PA"))) {
  3660. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3661. if (!(strcmp(w->name, "ANC LINEOUT1 PA")))
  3662. snd_soc_update_bits(codec,
  3663. WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
  3664. else
  3665. snd_soc_update_bits(codec,
  3666. WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
  3667. }
  3668. break;
  3669. };
  3670. return ret;
  3671. }
  3672. static void tasha_spk_anc_update_callback(struct work_struct *work)
  3673. {
  3674. struct spk_anc_work *spk_anc_dwork;
  3675. struct tasha_priv *tasha;
  3676. struct delayed_work *delayed_work;
  3677. struct snd_soc_codec *codec;
  3678. delayed_work = to_delayed_work(work);
  3679. spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
  3680. tasha = spk_anc_dwork->tasha;
  3681. codec = tasha->codec;
  3682. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_CFG0, 0x10, 0x10);
  3683. }
  3684. static int tasha_codec_enable_spk_anc(struct snd_soc_dapm_widget *w,
  3685. struct snd_kcontrol *kcontrol,
  3686. int event)
  3687. {
  3688. int ret = 0;
  3689. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3690. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3691. dev_dbg(codec->dev, "%s %s %d %d\n", __func__, w->name, event,
  3692. tasha->anc_func);
  3693. if (!tasha->anc_func)
  3694. return 0;
  3695. switch (event) {
  3696. case SND_SOC_DAPM_PRE_PMU:
  3697. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3698. schedule_delayed_work(&tasha->spk_anc_dwork.dwork,
  3699. msecs_to_jiffies(spk_anc_en_delay));
  3700. break;
  3701. case SND_SOC_DAPM_POST_PMD:
  3702. cancel_delayed_work_sync(&tasha->spk_anc_dwork.dwork);
  3703. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_CFG0,
  3704. 0x10, 0x00);
  3705. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3706. break;
  3707. }
  3708. return ret;
  3709. }
  3710. static int tasha_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  3711. struct snd_kcontrol *kcontrol,
  3712. int event)
  3713. {
  3714. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3715. int ret = 0;
  3716. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3717. switch (event) {
  3718. case SND_SOC_DAPM_POST_PMU:
  3719. /* 5ms sleep is required after PA is enabled as per
  3720. * HW requirement
  3721. */
  3722. usleep_range(5000, 5500);
  3723. snd_soc_update_bits(codec, WCD9335_CDC_RX0_RX_PATH_CTL,
  3724. 0x10, 0x00);
  3725. /* Remove mix path mute if it is enabled */
  3726. if ((snd_soc_read(codec, WCD9335_CDC_RX0_RX_PATH_MIX_CTL)) &
  3727. 0x10)
  3728. snd_soc_update_bits(codec,
  3729. WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
  3730. 0x10, 0x00);
  3731. break;
  3732. case SND_SOC_DAPM_POST_PMD:
  3733. /* 5ms sleep is required after PA is disabled as per
  3734. * HW requirement
  3735. */
  3736. usleep_range(5000, 5500);
  3737. if (!(strcmp(w->name, "ANC EAR PA"))) {
  3738. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3739. snd_soc_update_bits(codec,
  3740. WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x00);
  3741. }
  3742. break;
  3743. };
  3744. return ret;
  3745. }
  3746. static void tasha_codec_hph_mode_gain_opt(struct snd_soc_codec *codec,
  3747. u8 gain)
  3748. {
  3749. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3750. u8 hph_l_en, hph_r_en;
  3751. u8 l_val, r_val;
  3752. u8 hph_pa_status;
  3753. bool is_hphl_pa, is_hphr_pa;
  3754. hph_pa_status = snd_soc_read(codec, WCD9335_ANA_HPH);
  3755. is_hphl_pa = hph_pa_status >> 7;
  3756. is_hphr_pa = (hph_pa_status & 0x40) >> 6;
  3757. hph_l_en = snd_soc_read(codec, WCD9335_HPH_L_EN);
  3758. hph_r_en = snd_soc_read(codec, WCD9335_HPH_R_EN);
  3759. l_val = (hph_l_en & 0xC0) | 0x20 | gain;
  3760. r_val = (hph_r_en & 0xC0) | 0x20 | gain;
  3761. /*
  3762. * Set HPH_L & HPH_R gain source selection to REGISTER
  3763. * for better click and pop only if corresponding PAs are
  3764. * not enabled. Also cache the values of the HPHL/R
  3765. * PA gains to be applied after PAs are enabled
  3766. */
  3767. if ((l_val != hph_l_en) && !is_hphl_pa) {
  3768. snd_soc_write(codec, WCD9335_HPH_L_EN, l_val);
  3769. tasha->hph_l_gain = hph_l_en & 0x1F;
  3770. }
  3771. if ((r_val != hph_r_en) && !is_hphr_pa) {
  3772. snd_soc_write(codec, WCD9335_HPH_R_EN, r_val);
  3773. tasha->hph_r_gain = hph_r_en & 0x1F;
  3774. }
  3775. }
  3776. static void tasha_codec_hph_lohifi_config(struct snd_soc_codec *codec,
  3777. int event)
  3778. {
  3779. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3780. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_PA, 0x0F, 0x06);
  3781. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2,
  3782. 0xF0, 0x40);
  3783. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3784. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3785. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3786. tasha_codec_hph_mode_gain_opt(codec, 0x11);
  3787. }
  3788. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3789. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3790. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3791. snd_soc_write(codec, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2, 0x8A);
  3792. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_PA, 0x0F, 0x0A);
  3793. }
  3794. }
  3795. static void tasha_codec_hph_lp_config(struct snd_soc_codec *codec,
  3796. int event)
  3797. {
  3798. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3799. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3800. tasha_codec_hph_mode_gain_opt(codec, 0x10);
  3801. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3802. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3803. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x04, 0x04);
  3804. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x20, 0x20);
  3805. snd_soc_update_bits(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x07,
  3806. 0x01);
  3807. snd_soc_update_bits(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x70,
  3808. 0x10);
  3809. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO,
  3810. 0x0F, 0x01);
  3811. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO,
  3812. 0xF0, 0x10);
  3813. }
  3814. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3815. snd_soc_write(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO, 0x88);
  3816. snd_soc_write(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x33);
  3817. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x20, 0x00);
  3818. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x04, 0x00);
  3819. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3820. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3821. snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0xC0, 0x80);
  3822. snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0xC0, 0x80);
  3823. }
  3824. }
  3825. static void tasha_codec_hph_hifi_config(struct snd_soc_codec *codec,
  3826. int event)
  3827. {
  3828. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3829. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3830. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3831. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3832. tasha_codec_hph_mode_gain_opt(codec, 0x11);
  3833. }
  3834. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3835. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3836. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3837. }
  3838. }
  3839. static void tasha_codec_hph_mode_config(struct snd_soc_codec *codec,
  3840. int event, int mode)
  3841. {
  3842. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3843. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  3844. return;
  3845. switch (mode) {
  3846. case CLS_H_LP:
  3847. tasha_codec_hph_lp_config(codec, event);
  3848. break;
  3849. case CLS_H_LOHIFI:
  3850. tasha_codec_hph_lohifi_config(codec, event);
  3851. break;
  3852. case CLS_H_HIFI:
  3853. tasha_codec_hph_hifi_config(codec, event);
  3854. break;
  3855. }
  3856. }
  3857. static int tasha_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  3858. struct snd_kcontrol *kcontrol,
  3859. int event)
  3860. {
  3861. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3862. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3863. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  3864. int hph_mode = tasha->hph_mode;
  3865. u8 dem_inp;
  3866. int ret = 0;
  3867. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  3868. w->name, event, hph_mode);
  3869. switch (event) {
  3870. case SND_SOC_DAPM_PRE_PMU:
  3871. if (tasha->anc_func) {
  3872. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3873. /* 40 msec delay is needed to avoid click and pop */
  3874. msleep(40);
  3875. }
  3876. /* Read DEM INP Select */
  3877. dem_inp = snd_soc_read(codec, WCD9335_CDC_RX2_RX_PATH_SEC0) &
  3878. 0x03;
  3879. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  3880. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  3881. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  3882. __func__, hph_mode);
  3883. return -EINVAL;
  3884. }
  3885. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3886. WCD_CLSH_EVENT_PRE_DAC,
  3887. WCD_CLSH_STATE_HPHR,
  3888. ((hph_mode == CLS_H_LOHIFI) ?
  3889. CLS_H_HIFI : hph_mode));
  3890. if (!(strcmp(w->name, "RX INT2 DAC")))
  3891. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x10, 0x10);
  3892. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3893. if (tasha->anc_func)
  3894. snd_soc_update_bits(codec,
  3895. WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x10);
  3896. break;
  3897. case SND_SOC_DAPM_POST_PMU:
  3898. /* 1000us required as per HW requirement */
  3899. usleep_range(1000, 1100);
  3900. if ((hph_mode == CLS_H_LP) &&
  3901. (TASHA_IS_1_1(wcd9xxx))) {
  3902. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3903. 0x03, 0x03);
  3904. }
  3905. break;
  3906. case SND_SOC_DAPM_PRE_PMD:
  3907. if ((hph_mode == CLS_H_LP) &&
  3908. (TASHA_IS_1_1(wcd9xxx))) {
  3909. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3910. 0x03, 0x00);
  3911. }
  3912. if (!(strcmp(w->name, "RX INT2 DAC")))
  3913. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x10, 0x00);
  3914. break;
  3915. case SND_SOC_DAPM_POST_PMD:
  3916. /* 1000us required as per HW requirement */
  3917. usleep_range(1000, 1100);
  3918. if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
  3919. WCD_CLSH_STATE_HPHL))
  3920. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3921. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3922. WCD_CLSH_EVENT_POST_PA,
  3923. WCD_CLSH_STATE_HPHR,
  3924. ((hph_mode == CLS_H_LOHIFI) ?
  3925. CLS_H_HIFI : hph_mode));
  3926. break;
  3927. };
  3928. return ret;
  3929. }
  3930. static int tasha_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  3931. struct snd_kcontrol *kcontrol,
  3932. int event)
  3933. {
  3934. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3935. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3936. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  3937. int hph_mode = tasha->hph_mode;
  3938. u8 dem_inp;
  3939. int ret = 0;
  3940. uint32_t impedl = 0, impedr = 0;
  3941. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  3942. w->name, event, hph_mode);
  3943. switch (event) {
  3944. case SND_SOC_DAPM_PRE_PMU:
  3945. if (tasha->anc_func) {
  3946. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3947. /* 40 msec delay is needed to avoid click and pop */
  3948. msleep(40);
  3949. }
  3950. /* Read DEM INP Select */
  3951. dem_inp = snd_soc_read(codec, WCD9335_CDC_RX1_RX_PATH_SEC0) &
  3952. 0x03;
  3953. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  3954. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  3955. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  3956. __func__, hph_mode);
  3957. return -EINVAL;
  3958. }
  3959. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3960. WCD_CLSH_EVENT_PRE_DAC,
  3961. WCD_CLSH_STATE_HPHL,
  3962. ((hph_mode == CLS_H_LOHIFI) ?
  3963. CLS_H_HIFI : hph_mode));
  3964. if (!(strcmp(w->name, "RX INT1 DAC")))
  3965. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x20, 0x20);
  3966. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3967. if (tasha->anc_func)
  3968. snd_soc_update_bits(codec,
  3969. WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x10);
  3970. ret = wcd_mbhc_get_impedance(&tasha->mbhc,
  3971. &impedl, &impedr);
  3972. if (!ret) {
  3973. wcd_clsh_imped_config(codec, impedl, false);
  3974. set_bit(CLASSH_CONFIG, &tasha->status_mask);
  3975. } else {
  3976. dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
  3977. __func__, ret);
  3978. ret = 0;
  3979. }
  3980. break;
  3981. case SND_SOC_DAPM_POST_PMU:
  3982. /* 1000us required as per HW requirement */
  3983. usleep_range(1000, 1100);
  3984. if ((hph_mode == CLS_H_LP) &&
  3985. (TASHA_IS_1_1(wcd9xxx))) {
  3986. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3987. 0x03, 0x03);
  3988. }
  3989. break;
  3990. case SND_SOC_DAPM_PRE_PMD:
  3991. if (!(strcmp(w->name, "RX INT1 DAC")))
  3992. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x20, 0x00);
  3993. if ((hph_mode == CLS_H_LP) &&
  3994. (TASHA_IS_1_1(wcd9xxx))) {
  3995. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3996. 0x03, 0x00);
  3997. }
  3998. break;
  3999. case SND_SOC_DAPM_POST_PMD:
  4000. /* 1000us required as per HW requirement */
  4001. usleep_range(1000, 1100);
  4002. if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
  4003. WCD_CLSH_STATE_HPHR))
  4004. tasha_codec_hph_mode_config(codec, event, hph_mode);
  4005. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4006. WCD_CLSH_EVENT_POST_PA,
  4007. WCD_CLSH_STATE_HPHL,
  4008. ((hph_mode == CLS_H_LOHIFI) ?
  4009. CLS_H_HIFI : hph_mode));
  4010. if (test_bit(CLASSH_CONFIG, &tasha->status_mask)) {
  4011. wcd_clsh_imped_config(codec, impedl, true);
  4012. clear_bit(CLASSH_CONFIG, &tasha->status_mask);
  4013. } else
  4014. dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
  4015. __func__, ret);
  4016. break;
  4017. };
  4018. return ret;
  4019. }
  4020. static int tasha_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
  4021. struct snd_kcontrol *kcontrol,
  4022. int event)
  4023. {
  4024. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4025. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4026. int ret = 0;
  4027. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  4028. switch (event) {
  4029. case SND_SOC_DAPM_PRE_PMU:
  4030. if (tasha->anc_func &&
  4031. (!strcmp(w->name, "RX INT3 DAC") ||
  4032. !strcmp(w->name, "RX INT4 DAC")))
  4033. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4034. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4035. WCD_CLSH_EVENT_PRE_DAC,
  4036. WCD_CLSH_STATE_LO,
  4037. CLS_AB);
  4038. if (tasha->anc_func) {
  4039. if (!strcmp(w->name, "RX INT3 DAC"))
  4040. snd_soc_update_bits(codec,
  4041. WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
  4042. else if (!strcmp(w->name, "RX INT4 DAC"))
  4043. snd_soc_update_bits(codec,
  4044. WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
  4045. }
  4046. break;
  4047. case SND_SOC_DAPM_POST_PMD:
  4048. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4049. WCD_CLSH_EVENT_POST_PA,
  4050. WCD_CLSH_STATE_LO,
  4051. CLS_AB);
  4052. break;
  4053. }
  4054. return 0;
  4055. }
  4056. static const struct snd_soc_dapm_widget tasha_dapm_i2s_widgets[] = {
  4057. SND_SOC_DAPM_SUPPLY("RX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  4058. 0, 0, NULL, 0),
  4059. SND_SOC_DAPM_SUPPLY("TX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  4060. 0, 0, NULL, 0),
  4061. };
  4062. static int tasha_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  4063. struct snd_kcontrol *kcontrol,
  4064. int event)
  4065. {
  4066. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4067. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4068. int ret = 0;
  4069. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  4070. switch (event) {
  4071. case SND_SOC_DAPM_PRE_PMU:
  4072. if (tasha->anc_func)
  4073. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4074. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4075. WCD_CLSH_EVENT_PRE_DAC,
  4076. WCD_CLSH_STATE_EAR,
  4077. CLS_H_NORMAL);
  4078. if (tasha->anc_func)
  4079. snd_soc_update_bits(codec,
  4080. WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x10);
  4081. break;
  4082. case SND_SOC_DAPM_POST_PMU:
  4083. break;
  4084. case SND_SOC_DAPM_PRE_PMD:
  4085. break;
  4086. case SND_SOC_DAPM_POST_PMD:
  4087. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4088. WCD_CLSH_EVENT_POST_PA,
  4089. WCD_CLSH_STATE_EAR,
  4090. CLS_H_NORMAL);
  4091. break;
  4092. };
  4093. return ret;
  4094. }
  4095. static int tasha_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
  4096. struct snd_kcontrol *kcontrol,
  4097. int event)
  4098. {
  4099. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4100. u16 boost_path_ctl, boost_path_cfg1;
  4101. u16 reg, reg_mix;
  4102. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  4103. if (!strcmp(w->name, "RX INT7 CHAIN")) {
  4104. boost_path_ctl = WCD9335_CDC_BOOST0_BOOST_PATH_CTL;
  4105. boost_path_cfg1 = WCD9335_CDC_RX7_RX_PATH_CFG1;
  4106. reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4107. reg_mix = WCD9335_CDC_RX7_RX_PATH_MIX_CTL;
  4108. } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
  4109. boost_path_ctl = WCD9335_CDC_BOOST1_BOOST_PATH_CTL;
  4110. boost_path_cfg1 = WCD9335_CDC_RX8_RX_PATH_CFG1;
  4111. reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4112. reg_mix = WCD9335_CDC_RX8_RX_PATH_MIX_CTL;
  4113. } else {
  4114. dev_err(codec->dev, "%s: unknown widget: %s\n",
  4115. __func__, w->name);
  4116. return -EINVAL;
  4117. }
  4118. switch (event) {
  4119. case SND_SOC_DAPM_PRE_PMU:
  4120. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  4121. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  4122. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  4123. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  4124. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  4125. break;
  4126. case SND_SOC_DAPM_POST_PMD:
  4127. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  4128. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  4129. break;
  4130. };
  4131. return 0;
  4132. }
  4133. static u16 tasha_interp_get_primary_reg(u16 reg, u16 *ind)
  4134. {
  4135. u16 prim_int_reg = 0;
  4136. switch (reg) {
  4137. case WCD9335_CDC_RX0_RX_PATH_CTL:
  4138. case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
  4139. prim_int_reg = WCD9335_CDC_RX0_RX_PATH_CTL;
  4140. *ind = 0;
  4141. break;
  4142. case WCD9335_CDC_RX1_RX_PATH_CTL:
  4143. case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
  4144. prim_int_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4145. *ind = 1;
  4146. break;
  4147. case WCD9335_CDC_RX2_RX_PATH_CTL:
  4148. case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
  4149. prim_int_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4150. *ind = 2;
  4151. break;
  4152. case WCD9335_CDC_RX3_RX_PATH_CTL:
  4153. case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
  4154. prim_int_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4155. *ind = 3;
  4156. break;
  4157. case WCD9335_CDC_RX4_RX_PATH_CTL:
  4158. case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
  4159. prim_int_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4160. *ind = 4;
  4161. break;
  4162. case WCD9335_CDC_RX5_RX_PATH_CTL:
  4163. case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
  4164. prim_int_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4165. *ind = 5;
  4166. break;
  4167. case WCD9335_CDC_RX6_RX_PATH_CTL:
  4168. case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
  4169. prim_int_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4170. *ind = 6;
  4171. break;
  4172. case WCD9335_CDC_RX7_RX_PATH_CTL:
  4173. case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
  4174. prim_int_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4175. *ind = 7;
  4176. break;
  4177. case WCD9335_CDC_RX8_RX_PATH_CTL:
  4178. case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
  4179. prim_int_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4180. *ind = 8;
  4181. break;
  4182. };
  4183. return prim_int_reg;
  4184. }
  4185. static void tasha_codec_hd2_control(struct snd_soc_codec *codec,
  4186. u16 prim_int_reg, int event)
  4187. {
  4188. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4189. u16 hd2_scale_reg;
  4190. u16 hd2_enable_reg = 0;
  4191. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  4192. return;
  4193. if (prim_int_reg == WCD9335_CDC_RX1_RX_PATH_CTL) {
  4194. hd2_scale_reg = WCD9335_CDC_RX1_RX_PATH_SEC3;
  4195. hd2_enable_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4196. }
  4197. if (prim_int_reg == WCD9335_CDC_RX2_RX_PATH_CTL) {
  4198. hd2_scale_reg = WCD9335_CDC_RX2_RX_PATH_SEC3;
  4199. hd2_enable_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  4200. }
  4201. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  4202. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
  4203. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
  4204. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  4205. }
  4206. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  4207. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  4208. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
  4209. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  4210. }
  4211. }
  4212. static int tasha_codec_enable_prim_interpolator(
  4213. struct snd_soc_codec *codec,
  4214. u16 reg, int event)
  4215. {
  4216. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4217. u16 prim_int_reg;
  4218. u16 ind = 0;
  4219. prim_int_reg = tasha_interp_get_primary_reg(reg, &ind);
  4220. switch (event) {
  4221. case SND_SOC_DAPM_PRE_PMU:
  4222. tasha->prim_int_users[ind]++;
  4223. if (tasha->prim_int_users[ind] == 1) {
  4224. snd_soc_update_bits(codec, prim_int_reg,
  4225. 0x10, 0x10);
  4226. tasha_codec_hd2_control(codec, prim_int_reg, event);
  4227. snd_soc_update_bits(codec, prim_int_reg,
  4228. 1 << 0x5, 1 << 0x5);
  4229. }
  4230. if ((reg != prim_int_reg) &&
  4231. ((snd_soc_read(codec, prim_int_reg)) & 0x10))
  4232. snd_soc_update_bits(codec, reg, 0x10, 0x10);
  4233. break;
  4234. case SND_SOC_DAPM_POST_PMD:
  4235. tasha->prim_int_users[ind]--;
  4236. if (tasha->prim_int_users[ind] == 0) {
  4237. snd_soc_update_bits(codec, prim_int_reg,
  4238. 1 << 0x5, 0 << 0x5);
  4239. snd_soc_update_bits(codec, prim_int_reg,
  4240. 0x40, 0x40);
  4241. snd_soc_update_bits(codec, prim_int_reg,
  4242. 0x40, 0x00);
  4243. tasha_codec_hd2_control(codec, prim_int_reg, event);
  4244. }
  4245. break;
  4246. };
  4247. dev_dbg(codec->dev, "%s: primary interpolator: INT%d, users: %d\n",
  4248. __func__, ind, tasha->prim_int_users[ind]);
  4249. return 0;
  4250. }
  4251. static int tasha_codec_enable_spline_src(struct snd_soc_codec *codec,
  4252. int src_num,
  4253. int event)
  4254. {
  4255. u16 src_paired_reg = 0;
  4256. struct tasha_priv *tasha;
  4257. u16 rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4258. u16 rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4259. int *src_users, count, spl_src = SPLINE_SRC0;
  4260. u16 src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4261. tasha = snd_soc_codec_get_drvdata(codec);
  4262. switch (src_num) {
  4263. case SRC_IN_HPHL:
  4264. rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4265. src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4266. src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4267. rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4268. spl_src = SPLINE_SRC0;
  4269. break;
  4270. case SRC_IN_LO1:
  4271. rx_path_cfg_reg = WCD9335_CDC_RX3_RX_PATH_CFG0;
  4272. src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4273. src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4274. rx_path_ctl_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4275. spl_src = SPLINE_SRC0;
  4276. break;
  4277. case SRC_IN_HPHR:
  4278. rx_path_cfg_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  4279. src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4280. src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4281. rx_path_ctl_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4282. spl_src = SPLINE_SRC1;
  4283. break;
  4284. case SRC_IN_LO2:
  4285. rx_path_cfg_reg = WCD9335_CDC_RX4_RX_PATH_CFG0;
  4286. src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4287. src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4288. rx_path_ctl_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4289. spl_src = SPLINE_SRC1;
  4290. break;
  4291. case SRC_IN_SPKRL:
  4292. rx_path_cfg_reg = WCD9335_CDC_RX7_RX_PATH_CFG0;
  4293. src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4294. src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4295. rx_path_ctl_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4296. spl_src = SPLINE_SRC2;
  4297. break;
  4298. case SRC_IN_LO3:
  4299. rx_path_cfg_reg = WCD9335_CDC_RX5_RX_PATH_CFG0;
  4300. src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4301. src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4302. rx_path_ctl_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4303. spl_src = SPLINE_SRC2;
  4304. break;
  4305. case SRC_IN_SPKRR:
  4306. rx_path_cfg_reg = WCD9335_CDC_RX8_RX_PATH_CFG0;
  4307. src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4308. src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4309. rx_path_ctl_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4310. spl_src = SPLINE_SRC3;
  4311. break;
  4312. case SRC_IN_LO4:
  4313. rx_path_cfg_reg = WCD9335_CDC_RX6_RX_PATH_CFG0;
  4314. src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4315. src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4316. rx_path_ctl_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4317. spl_src = SPLINE_SRC3;
  4318. break;
  4319. };
  4320. src_users = &tasha->spl_src_users[spl_src];
  4321. switch (event) {
  4322. case SND_SOC_DAPM_PRE_PMU:
  4323. count = *src_users;
  4324. count++;
  4325. if (count == 1) {
  4326. if ((snd_soc_read(codec, src_clk_reg) & 0x02) ||
  4327. (snd_soc_read(codec, src_paired_reg) & 0x02)) {
  4328. snd_soc_update_bits(codec, src_clk_reg, 0x02,
  4329. 0x00);
  4330. snd_soc_update_bits(codec, src_paired_reg,
  4331. 0x02, 0x00);
  4332. }
  4333. snd_soc_update_bits(codec, src_clk_reg, 0x01, 0x01);
  4334. snd_soc_update_bits(codec, rx_path_cfg_reg, 0x80,
  4335. 0x80);
  4336. }
  4337. *src_users = count;
  4338. break;
  4339. case SND_SOC_DAPM_POST_PMD:
  4340. count = *src_users;
  4341. count--;
  4342. if (count == 0) {
  4343. snd_soc_update_bits(codec, rx_path_cfg_reg, 0x80,
  4344. 0x00);
  4345. snd_soc_update_bits(codec, src_clk_reg, 0x03, 0x02);
  4346. /* default sample rate */
  4347. snd_soc_update_bits(codec, rx_path_ctl_reg, 0x0f,
  4348. 0x04);
  4349. }
  4350. *src_users = count;
  4351. break;
  4352. };
  4353. dev_dbg(codec->dev, "%s: Spline SRC%d, users: %d\n",
  4354. __func__, spl_src, *src_users);
  4355. return 0;
  4356. }
  4357. static int tasha_codec_enable_spline_resampler(struct snd_soc_dapm_widget *w,
  4358. struct snd_kcontrol *kcontrol,
  4359. int event)
  4360. {
  4361. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4362. int ret = 0;
  4363. u8 src_in;
  4364. src_in = snd_soc_read(codec, WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0);
  4365. if (!(src_in & 0xFF)) {
  4366. dev_err(codec->dev, "%s: Spline SRC%u input not selected\n",
  4367. __func__, w->shift);
  4368. return -EINVAL;
  4369. }
  4370. switch (w->shift) {
  4371. case SPLINE_SRC0:
  4372. ret = tasha_codec_enable_spline_src(codec,
  4373. ((src_in & 0x03) == 1) ? SRC_IN_HPHL : SRC_IN_LO1,
  4374. event);
  4375. break;
  4376. case SPLINE_SRC1:
  4377. ret = tasha_codec_enable_spline_src(codec,
  4378. ((src_in & 0x0C) == 4) ? SRC_IN_HPHR : SRC_IN_LO2,
  4379. event);
  4380. break;
  4381. case SPLINE_SRC2:
  4382. ret = tasha_codec_enable_spline_src(codec,
  4383. ((src_in & 0x30) == 0x10) ? SRC_IN_LO3 : SRC_IN_SPKRL,
  4384. event);
  4385. break;
  4386. case SPLINE_SRC3:
  4387. ret = tasha_codec_enable_spline_src(codec,
  4388. ((src_in & 0xC0) == 0x40) ? SRC_IN_LO4 : SRC_IN_SPKRR,
  4389. event);
  4390. break;
  4391. default:
  4392. dev_err(codec->dev, "%s: Invalid spline src:%u\n", __func__,
  4393. w->shift);
  4394. ret = -EINVAL;
  4395. };
  4396. return ret;
  4397. }
  4398. static int tasha_codec_enable_swr(struct snd_soc_dapm_widget *w,
  4399. struct snd_kcontrol *kcontrol, int event)
  4400. {
  4401. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4402. struct tasha_priv *tasha;
  4403. int i, ch_cnt;
  4404. tasha = snd_soc_codec_get_drvdata(codec);
  4405. if (!tasha->nr)
  4406. return 0;
  4407. switch (event) {
  4408. case SND_SOC_DAPM_PRE_PMU:
  4409. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
  4410. !tasha->rx_7_count)
  4411. tasha->rx_7_count++;
  4412. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  4413. !tasha->rx_8_count)
  4414. tasha->rx_8_count++;
  4415. ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
  4416. for (i = 0; i < tasha->nr; i++) {
  4417. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4418. SWR_DEVICE_UP, NULL);
  4419. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4420. SWR_SET_NUM_RX_CH, &ch_cnt);
  4421. }
  4422. break;
  4423. case SND_SOC_DAPM_POST_PMD:
  4424. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
  4425. tasha->rx_7_count)
  4426. tasha->rx_7_count--;
  4427. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  4428. tasha->rx_8_count)
  4429. tasha->rx_8_count--;
  4430. ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
  4431. for (i = 0; i < tasha->nr; i++)
  4432. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4433. SWR_SET_NUM_RX_CH, &ch_cnt);
  4434. break;
  4435. }
  4436. dev_dbg(tasha->dev, "%s: current swr ch cnt: %d\n",
  4437. __func__, tasha->rx_7_count + tasha->rx_8_count);
  4438. return 0;
  4439. }
  4440. static int tasha_codec_config_ear_spkr_gain(struct snd_soc_codec *codec,
  4441. int event, int gain_reg)
  4442. {
  4443. int comp_gain_offset, val;
  4444. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4445. switch (tasha->spkr_mode) {
  4446. /* Compander gain in SPKR_MODE1 case is 12 dB */
  4447. case SPKR_MODE_1:
  4448. comp_gain_offset = -12;
  4449. break;
  4450. /* Default case compander gain is 15 dB */
  4451. default:
  4452. comp_gain_offset = -15;
  4453. break;
  4454. }
  4455. switch (event) {
  4456. case SND_SOC_DAPM_POST_PMU:
  4457. /* Apply ear spkr gain only if compander is enabled */
  4458. if (tasha->comp_enabled[COMPANDER_7] &&
  4459. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4460. gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
  4461. (tasha->ear_spkr_gain != 0)) {
  4462. /* For example, val is -8(-12+5-1) for 4dB of gain */
  4463. val = comp_gain_offset + tasha->ear_spkr_gain - 1;
  4464. snd_soc_write(codec, gain_reg, val);
  4465. dev_dbg(codec->dev, "%s: RX7 Volume %d dB\n",
  4466. __func__, val);
  4467. }
  4468. break;
  4469. case SND_SOC_DAPM_POST_PMD:
  4470. /*
  4471. * Reset RX7 volume to 0 dB if compander is enabled and
  4472. * ear_spkr_gain is non-zero.
  4473. */
  4474. if (tasha->comp_enabled[COMPANDER_7] &&
  4475. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4476. gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
  4477. (tasha->ear_spkr_gain != 0)) {
  4478. snd_soc_write(codec, gain_reg, 0x0);
  4479. dev_dbg(codec->dev, "%s: Reset RX7 Volume to 0 dB\n",
  4480. __func__);
  4481. }
  4482. break;
  4483. }
  4484. return 0;
  4485. }
  4486. static int tasha_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
  4487. struct snd_kcontrol *kcontrol, int event)
  4488. {
  4489. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4490. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4491. u16 gain_reg;
  4492. int offset_val = 0;
  4493. int val = 0;
  4494. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  4495. switch (w->reg) {
  4496. case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
  4497. gain_reg = WCD9335_CDC_RX0_RX_VOL_MIX_CTL;
  4498. break;
  4499. case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
  4500. gain_reg = WCD9335_CDC_RX1_RX_VOL_MIX_CTL;
  4501. break;
  4502. case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
  4503. gain_reg = WCD9335_CDC_RX2_RX_VOL_MIX_CTL;
  4504. break;
  4505. case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
  4506. gain_reg = WCD9335_CDC_RX3_RX_VOL_MIX_CTL;
  4507. break;
  4508. case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
  4509. gain_reg = WCD9335_CDC_RX4_RX_VOL_MIX_CTL;
  4510. break;
  4511. case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
  4512. gain_reg = WCD9335_CDC_RX5_RX_VOL_MIX_CTL;
  4513. break;
  4514. case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
  4515. gain_reg = WCD9335_CDC_RX6_RX_VOL_MIX_CTL;
  4516. break;
  4517. case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
  4518. gain_reg = WCD9335_CDC_RX7_RX_VOL_MIX_CTL;
  4519. break;
  4520. case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
  4521. gain_reg = WCD9335_CDC_RX8_RX_VOL_MIX_CTL;
  4522. break;
  4523. default:
  4524. dev_err(codec->dev, "%s: No gain register avail for %s\n",
  4525. __func__, w->name);
  4526. return 0;
  4527. };
  4528. switch (event) {
  4529. case SND_SOC_DAPM_POST_PMU:
  4530. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4531. (tasha->comp_enabled[COMPANDER_7] ||
  4532. tasha->comp_enabled[COMPANDER_8]) &&
  4533. (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
  4534. gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
  4535. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4536. 0x01, 0x01);
  4537. snd_soc_update_bits(codec,
  4538. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4539. 0x01, 0x01);
  4540. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4541. 0x01, 0x01);
  4542. snd_soc_update_bits(codec,
  4543. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4544. 0x01, 0x01);
  4545. offset_val = -2;
  4546. }
  4547. val = snd_soc_read(codec, gain_reg);
  4548. val += offset_val;
  4549. snd_soc_write(codec, gain_reg, val);
  4550. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4551. break;
  4552. case SND_SOC_DAPM_POST_PMD:
  4553. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4554. (tasha->comp_enabled[COMPANDER_7] ||
  4555. tasha->comp_enabled[COMPANDER_8]) &&
  4556. (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
  4557. gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
  4558. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4559. 0x01, 0x00);
  4560. snd_soc_update_bits(codec,
  4561. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4562. 0x01, 0x00);
  4563. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4564. 0x01, 0x00);
  4565. snd_soc_update_bits(codec,
  4566. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4567. 0x01, 0x00);
  4568. offset_val = 2;
  4569. val = snd_soc_read(codec, gain_reg);
  4570. val += offset_val;
  4571. snd_soc_write(codec, gain_reg, val);
  4572. }
  4573. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4574. break;
  4575. };
  4576. return 0;
  4577. }
  4578. static int __tasha_cdc_native_clk_enable(struct tasha_priv *tasha,
  4579. bool enable)
  4580. {
  4581. int ret = 0;
  4582. struct snd_soc_codec *codec = tasha->codec;
  4583. if (!tasha->wcd_native_clk) {
  4584. dev_err(tasha->dev, "%s: wcd native clock is NULL\n", __func__);
  4585. return -EINVAL;
  4586. }
  4587. dev_dbg(tasha->dev, "%s: native_clk_enable = %u\n", __func__, enable);
  4588. if (enable) {
  4589. ret = clk_prepare_enable(tasha->wcd_native_clk);
  4590. if (ret) {
  4591. dev_err(tasha->dev, "%s: native clk enable failed\n",
  4592. __func__);
  4593. goto err;
  4594. }
  4595. if (++tasha->native_clk_users == 1) {
  4596. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4597. 0x10, 0x10);
  4598. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4599. 0x80, 0x80);
  4600. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_GATE,
  4601. 0x04, 0x00);
  4602. snd_soc_update_bits(codec,
  4603. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  4604. 0x02, 0x02);
  4605. }
  4606. } else {
  4607. if (tasha->native_clk_users &&
  4608. (--tasha->native_clk_users == 0)) {
  4609. snd_soc_update_bits(codec,
  4610. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  4611. 0x02, 0x00);
  4612. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_GATE,
  4613. 0x04, 0x04);
  4614. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4615. 0x80, 0x00);
  4616. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4617. 0x10, 0x00);
  4618. }
  4619. clk_disable_unprepare(tasha->wcd_native_clk);
  4620. }
  4621. dev_dbg(codec->dev, "%s: native_clk_users: %d\n", __func__,
  4622. tasha->native_clk_users);
  4623. err:
  4624. return ret;
  4625. }
  4626. static int tasha_codec_get_native_fifo_sync_mask(struct snd_soc_codec *codec,
  4627. int interp_n)
  4628. {
  4629. int mask = 0;
  4630. u16 reg;
  4631. u8 val1, val2, inp0 = 0;
  4632. u8 inp1 = 0, inp2 = 0;
  4633. reg = WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0 + (2 * interp_n) - 2;
  4634. val1 = snd_soc_read(codec, reg);
  4635. val2 = snd_soc_read(codec, reg + 1);
  4636. inp0 = val1 & 0x0F;
  4637. inp1 = (val1 >> 4) & 0x0F;
  4638. inp2 = (val2 >> 4) & 0x0F;
  4639. if (IS_VALID_NATIVE_FIFO_PORT(inp0))
  4640. mask |= (1 << (inp0 - 5));
  4641. if (IS_VALID_NATIVE_FIFO_PORT(inp1))
  4642. mask |= (1 << (inp1 - 5));
  4643. if (IS_VALID_NATIVE_FIFO_PORT(inp2))
  4644. mask |= (1 << (inp2 - 5));
  4645. dev_dbg(codec->dev, "%s: native fifo mask: 0x%x\n", __func__, mask);
  4646. if (!mask)
  4647. dev_err(codec->dev, "native fifo err,int:%d,inp0:%d,inp1:%d,inp2:%d\n",
  4648. interp_n, inp0, inp1, inp2);
  4649. return mask;
  4650. }
  4651. static int tasha_enable_native_supply(struct snd_soc_dapm_widget *w,
  4652. struct snd_kcontrol *kcontrol, int event)
  4653. {
  4654. int mask;
  4655. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4656. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4657. u16 interp_reg;
  4658. dev_dbg(codec->dev, "%s: event: %d, shift:%d\n", __func__, event,
  4659. w->shift);
  4660. if (w->shift < INTERP_HPHL || w->shift > INTERP_LO2)
  4661. return -EINVAL;
  4662. interp_reg = WCD9335_CDC_RX1_RX_PATH_CTL + 20 * (w->shift - 1);
  4663. mask = tasha_codec_get_native_fifo_sync_mask(codec, w->shift);
  4664. if (!mask)
  4665. return -EINVAL;
  4666. switch (event) {
  4667. case SND_SOC_DAPM_PRE_PMU:
  4668. /* Adjust interpolator rate to 44P1_NATIVE */
  4669. snd_soc_update_bits(codec, interp_reg, 0x0F, 0x09);
  4670. __tasha_cdc_native_clk_enable(tasha, true);
  4671. snd_soc_update_bits(codec, WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
  4672. mask, mask);
  4673. break;
  4674. case SND_SOC_DAPM_PRE_PMD:
  4675. snd_soc_update_bits(codec, WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
  4676. mask, 0x0);
  4677. __tasha_cdc_native_clk_enable(tasha, false);
  4678. /* Adjust interpolator rate to default */
  4679. snd_soc_update_bits(codec, interp_reg, 0x0F, 0x04);
  4680. break;
  4681. }
  4682. return 0;
  4683. }
  4684. static int tasha_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  4685. struct snd_kcontrol *kcontrol, int event)
  4686. {
  4687. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4688. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4689. u16 gain_reg;
  4690. u16 reg;
  4691. int val;
  4692. int offset_val = 0;
  4693. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  4694. if (!(strcmp(w->name, "RX INT0 INTERP"))) {
  4695. reg = WCD9335_CDC_RX0_RX_PATH_CTL;
  4696. gain_reg = WCD9335_CDC_RX0_RX_VOL_CTL;
  4697. } else if (!(strcmp(w->name, "RX INT1 INTERP"))) {
  4698. reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4699. gain_reg = WCD9335_CDC_RX1_RX_VOL_CTL;
  4700. } else if (!(strcmp(w->name, "RX INT2 INTERP"))) {
  4701. reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4702. gain_reg = WCD9335_CDC_RX2_RX_VOL_CTL;
  4703. } else if (!(strcmp(w->name, "RX INT3 INTERP"))) {
  4704. reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4705. gain_reg = WCD9335_CDC_RX3_RX_VOL_CTL;
  4706. } else if (!(strcmp(w->name, "RX INT4 INTERP"))) {
  4707. reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4708. gain_reg = WCD9335_CDC_RX4_RX_VOL_CTL;
  4709. } else if (!(strcmp(w->name, "RX INT5 INTERP"))) {
  4710. reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4711. gain_reg = WCD9335_CDC_RX5_RX_VOL_CTL;
  4712. } else if (!(strcmp(w->name, "RX INT6 INTERP"))) {
  4713. reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4714. gain_reg = WCD9335_CDC_RX6_RX_VOL_CTL;
  4715. } else if (!(strcmp(w->name, "RX INT7 INTERP"))) {
  4716. reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4717. gain_reg = WCD9335_CDC_RX7_RX_VOL_CTL;
  4718. } else if (!(strcmp(w->name, "RX INT8 INTERP"))) {
  4719. reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4720. gain_reg = WCD9335_CDC_RX8_RX_VOL_CTL;
  4721. } else {
  4722. dev_err(codec->dev, "%s: Interpolator reg not found\n",
  4723. __func__);
  4724. return -EINVAL;
  4725. }
  4726. switch (event) {
  4727. case SND_SOC_DAPM_PRE_PMU:
  4728. tasha_codec_vote_max_bw(codec, true);
  4729. /* Reset if needed */
  4730. tasha_codec_enable_prim_interpolator(codec, reg, event);
  4731. break;
  4732. case SND_SOC_DAPM_POST_PMU:
  4733. tasha_config_compander(codec, w->shift, event);
  4734. /* apply gain after int clk is enabled */
  4735. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4736. (tasha->comp_enabled[COMPANDER_7] ||
  4737. tasha->comp_enabled[COMPANDER_8]) &&
  4738. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4739. gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
  4740. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4741. 0x01, 0x01);
  4742. snd_soc_update_bits(codec,
  4743. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4744. 0x01, 0x01);
  4745. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4746. 0x01, 0x01);
  4747. snd_soc_update_bits(codec,
  4748. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4749. 0x01, 0x01);
  4750. offset_val = -2;
  4751. }
  4752. val = snd_soc_read(codec, gain_reg);
  4753. val += offset_val;
  4754. snd_soc_write(codec, gain_reg, val);
  4755. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4756. break;
  4757. case SND_SOC_DAPM_POST_PMD:
  4758. tasha_config_compander(codec, w->shift, event);
  4759. tasha_codec_enable_prim_interpolator(codec, reg, event);
  4760. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4761. (tasha->comp_enabled[COMPANDER_7] ||
  4762. tasha->comp_enabled[COMPANDER_8]) &&
  4763. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4764. gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
  4765. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4766. 0x01, 0x00);
  4767. snd_soc_update_bits(codec,
  4768. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4769. 0x01, 0x00);
  4770. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4771. 0x01, 0x00);
  4772. snd_soc_update_bits(codec,
  4773. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4774. 0x01, 0x00);
  4775. offset_val = 2;
  4776. val = snd_soc_read(codec, gain_reg);
  4777. val += offset_val;
  4778. snd_soc_write(codec, gain_reg, val);
  4779. }
  4780. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4781. break;
  4782. };
  4783. return 0;
  4784. }
  4785. static int tasha_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  4786. struct snd_kcontrol *kcontrol, int event)
  4787. {
  4788. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4789. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  4790. switch (event) {
  4791. case SND_SOC_DAPM_POST_PMU: /* fall through */
  4792. case SND_SOC_DAPM_PRE_PMD:
  4793. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  4794. snd_soc_write(codec,
  4795. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  4796. snd_soc_read(codec,
  4797. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  4798. snd_soc_write(codec,
  4799. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  4800. snd_soc_read(codec,
  4801. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  4802. snd_soc_write(codec,
  4803. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  4804. snd_soc_read(codec,
  4805. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  4806. snd_soc_write(codec,
  4807. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  4808. snd_soc_read(codec,
  4809. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  4810. } else {
  4811. snd_soc_write(codec,
  4812. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  4813. snd_soc_read(codec,
  4814. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  4815. snd_soc_write(codec,
  4816. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  4817. snd_soc_read(codec,
  4818. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  4819. snd_soc_write(codec,
  4820. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  4821. snd_soc_read(codec,
  4822. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  4823. }
  4824. break;
  4825. }
  4826. return 0;
  4827. }
  4828. static int tasha_codec_enable_on_demand_supply(
  4829. struct snd_soc_dapm_widget *w,
  4830. struct snd_kcontrol *kcontrol, int event)
  4831. {
  4832. int ret = 0;
  4833. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4834. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4835. struct on_demand_supply *supply;
  4836. if (w->shift >= ON_DEMAND_SUPPLIES_MAX) {
  4837. dev_err(codec->dev, "%s: error index > MAX Demand supplies",
  4838. __func__);
  4839. ret = -EINVAL;
  4840. goto out;
  4841. }
  4842. dev_dbg(codec->dev, "%s: supply: %s event: %d\n",
  4843. __func__, on_demand_supply_name[w->shift], event);
  4844. supply = &tasha->on_demand_list[w->shift];
  4845. WARN_ONCE(!supply->supply, "%s isn't defined\n",
  4846. on_demand_supply_name[w->shift]);
  4847. if (!supply->supply) {
  4848. dev_err(codec->dev, "%s: err supply not present ond for %d",
  4849. __func__, w->shift);
  4850. goto out;
  4851. }
  4852. switch (event) {
  4853. case SND_SOC_DAPM_PRE_PMU:
  4854. ret = regulator_enable(supply->supply);
  4855. if (ret)
  4856. dev_err(codec->dev, "%s: Failed to enable %s\n",
  4857. __func__,
  4858. on_demand_supply_name[w->shift]);
  4859. break;
  4860. case SND_SOC_DAPM_POST_PMD:
  4861. ret = regulator_disable(supply->supply);
  4862. if (ret)
  4863. dev_err(codec->dev, "%s: Failed to disable %s\n",
  4864. __func__,
  4865. on_demand_supply_name[w->shift]);
  4866. break;
  4867. default:
  4868. break;
  4869. };
  4870. out:
  4871. return ret;
  4872. }
  4873. static int tasha_codec_find_amic_input(struct snd_soc_codec *codec,
  4874. int adc_mux_n)
  4875. {
  4876. u16 mask, shift, adc_mux_in_reg;
  4877. u16 amic_mux_sel_reg;
  4878. bool is_amic;
  4879. if (adc_mux_n < 0 || adc_mux_n > WCD9335_MAX_VALID_ADC_MUX ||
  4880. adc_mux_n == WCD9335_INVALID_ADC_MUX)
  4881. return 0;
  4882. /* Check whether adc mux input is AMIC or DMIC */
  4883. if (adc_mux_n < 4) {
  4884. adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  4885. 2 * adc_mux_n;
  4886. amic_mux_sel_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  4887. 2 * adc_mux_n;
  4888. mask = 0x03;
  4889. shift = 0;
  4890. } else {
  4891. adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  4892. adc_mux_n - 4;
  4893. amic_mux_sel_reg = adc_mux_in_reg;
  4894. mask = 0xC0;
  4895. shift = 6;
  4896. }
  4897. is_amic = (((snd_soc_read(codec, adc_mux_in_reg) & mask) >> shift)
  4898. == 1);
  4899. if (!is_amic)
  4900. return 0;
  4901. return snd_soc_read(codec, amic_mux_sel_reg) & 0x07;
  4902. }
  4903. static void tasha_codec_set_tx_hold(struct snd_soc_codec *codec,
  4904. u16 amic_reg, bool set)
  4905. {
  4906. u8 mask = 0x20;
  4907. u8 val;
  4908. if (amic_reg == WCD9335_ANA_AMIC1 ||
  4909. amic_reg == WCD9335_ANA_AMIC3 ||
  4910. amic_reg == WCD9335_ANA_AMIC5)
  4911. mask = 0x40;
  4912. val = set ? mask : 0x00;
  4913. switch (amic_reg) {
  4914. case WCD9335_ANA_AMIC1:
  4915. case WCD9335_ANA_AMIC2:
  4916. snd_soc_update_bits(codec, WCD9335_ANA_AMIC2, mask, val);
  4917. break;
  4918. case WCD9335_ANA_AMIC3:
  4919. case WCD9335_ANA_AMIC4:
  4920. snd_soc_update_bits(codec, WCD9335_ANA_AMIC4, mask, val);
  4921. break;
  4922. case WCD9335_ANA_AMIC5:
  4923. case WCD9335_ANA_AMIC6:
  4924. snd_soc_update_bits(codec, WCD9335_ANA_AMIC6, mask, val);
  4925. break;
  4926. default:
  4927. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  4928. __func__, amic_reg);
  4929. break;
  4930. }
  4931. }
  4932. static int tasha_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
  4933. struct snd_kcontrol *kcontrol, int event)
  4934. {
  4935. int adc_mux_n = w->shift;
  4936. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4937. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4938. int amic_n;
  4939. dev_dbg(codec->dev, "%s: event: %d\n", __func__, event);
  4940. switch (event) {
  4941. case SND_SOC_DAPM_POST_PMU:
  4942. amic_n = tasha_codec_find_amic_input(codec, adc_mux_n);
  4943. if (amic_n) {
  4944. /*
  4945. * Prevent ANC Rx pop by leaving Tx FE in HOLD
  4946. * state until PA is up. Track AMIC being used
  4947. * so we can release the HOLD later.
  4948. */
  4949. set_bit(ANC_MIC_AMIC1 + amic_n - 1,
  4950. &tasha->status_mask);
  4951. }
  4952. break;
  4953. default:
  4954. break;
  4955. }
  4956. return 0;
  4957. }
  4958. static u16 tasha_codec_get_amic_pwlvl_reg(struct snd_soc_codec *codec, int amic)
  4959. {
  4960. u16 pwr_level_reg = 0;
  4961. switch (amic) {
  4962. case 1:
  4963. case 2:
  4964. pwr_level_reg = WCD9335_ANA_AMIC1;
  4965. break;
  4966. case 3:
  4967. case 4:
  4968. pwr_level_reg = WCD9335_ANA_AMIC3;
  4969. break;
  4970. case 5:
  4971. case 6:
  4972. pwr_level_reg = WCD9335_ANA_AMIC5;
  4973. break;
  4974. default:
  4975. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  4976. __func__, amic);
  4977. break;
  4978. }
  4979. return pwr_level_reg;
  4980. }
  4981. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  4982. #define CF_MIN_3DB_4HZ 0x0
  4983. #define CF_MIN_3DB_75HZ 0x1
  4984. #define CF_MIN_3DB_150HZ 0x2
  4985. static void tasha_tx_hpf_corner_freq_callback(struct work_struct *work)
  4986. {
  4987. struct delayed_work *hpf_delayed_work;
  4988. struct hpf_work *hpf_work;
  4989. struct tasha_priv *tasha;
  4990. struct snd_soc_codec *codec;
  4991. u16 dec_cfg_reg, amic_reg;
  4992. u8 hpf_cut_off_freq;
  4993. int amic_n;
  4994. hpf_delayed_work = to_delayed_work(work);
  4995. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  4996. tasha = hpf_work->tasha;
  4997. codec = tasha->codec;
  4998. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  4999. dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
  5000. dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  5001. __func__, hpf_work->decimator, hpf_cut_off_freq);
  5002. amic_n = tasha_codec_find_amic_input(codec, hpf_work->decimator);
  5003. if (amic_n) {
  5004. amic_reg = WCD9335_ANA_AMIC1 + amic_n - 1;
  5005. tasha_codec_set_tx_hold(codec, amic_reg, false);
  5006. }
  5007. tasha_codec_vote_max_bw(codec, true);
  5008. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  5009. hpf_cut_off_freq << 5);
  5010. tasha_codec_vote_max_bw(codec, false);
  5011. }
  5012. static void tasha_tx_mute_update_callback(struct work_struct *work)
  5013. {
  5014. struct tx_mute_work *tx_mute_dwork;
  5015. struct tasha_priv *tasha;
  5016. struct delayed_work *delayed_work;
  5017. struct snd_soc_codec *codec;
  5018. u16 tx_vol_ctl_reg, hpf_gate_reg;
  5019. delayed_work = to_delayed_work(work);
  5020. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  5021. tasha = tx_mute_dwork->tasha;
  5022. codec = tasha->codec;
  5023. tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
  5024. 16 * tx_mute_dwork->decimator;
  5025. hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 +
  5026. 16 * tx_mute_dwork->decimator;
  5027. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x01);
  5028. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  5029. }
  5030. static int tasha_codec_enable_dec(struct snd_soc_dapm_widget *w,
  5031. struct snd_kcontrol *kcontrol, int event)
  5032. {
  5033. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5034. unsigned int decimator;
  5035. char *dec_adc_mux_name = NULL;
  5036. char *widget_name = NULL;
  5037. char *wname;
  5038. int ret = 0, amic_n;
  5039. u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
  5040. u16 tx_gain_ctl_reg;
  5041. char *dec;
  5042. u8 hpf_cut_off_freq;
  5043. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5044. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  5045. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  5046. if (!widget_name)
  5047. return -ENOMEM;
  5048. wname = widget_name;
  5049. dec_adc_mux_name = strsep(&widget_name, " ");
  5050. if (!dec_adc_mux_name) {
  5051. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  5052. __func__, w->name);
  5053. ret = -EINVAL;
  5054. goto out;
  5055. }
  5056. dec_adc_mux_name = widget_name;
  5057. dec = strpbrk(dec_adc_mux_name, "012345678");
  5058. if (!dec) {
  5059. dev_err(codec->dev, "%s: decimator index not found\n",
  5060. __func__);
  5061. ret = -EINVAL;
  5062. goto out;
  5063. }
  5064. ret = kstrtouint(dec, 10, &decimator);
  5065. if (ret < 0) {
  5066. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  5067. __func__, wname);
  5068. ret = -EINVAL;
  5069. goto out;
  5070. }
  5071. dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
  5072. w->name, decimator);
  5073. tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL + 16 * decimator;
  5074. hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
  5075. dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
  5076. tx_gain_ctl_reg = WCD9335_CDC_TX0_TX_VOL_CTL + 16 * decimator;
  5077. switch (event) {
  5078. case SND_SOC_DAPM_PRE_PMU:
  5079. amic_n = tasha_codec_find_amic_input(codec, decimator);
  5080. if (amic_n)
  5081. pwr_level_reg = tasha_codec_get_amic_pwlvl_reg(codec,
  5082. amic_n);
  5083. if (pwr_level_reg) {
  5084. switch ((snd_soc_read(codec, pwr_level_reg) &
  5085. WCD9335_AMIC_PWR_LVL_MASK) >>
  5086. WCD9335_AMIC_PWR_LVL_SHIFT) {
  5087. case WCD9335_AMIC_PWR_LEVEL_LP:
  5088. snd_soc_update_bits(codec, dec_cfg_reg,
  5089. WCD9335_DEC_PWR_LVL_MASK,
  5090. WCD9335_DEC_PWR_LVL_LP);
  5091. break;
  5092. case WCD9335_AMIC_PWR_LEVEL_HP:
  5093. snd_soc_update_bits(codec, dec_cfg_reg,
  5094. WCD9335_DEC_PWR_LVL_MASK,
  5095. WCD9335_DEC_PWR_LVL_HP);
  5096. break;
  5097. case WCD9335_AMIC_PWR_LEVEL_DEFAULT:
  5098. default:
  5099. snd_soc_update_bits(codec, dec_cfg_reg,
  5100. WCD9335_DEC_PWR_LVL_MASK,
  5101. WCD9335_DEC_PWR_LVL_DF);
  5102. break;
  5103. }
  5104. }
  5105. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  5106. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  5107. tasha->tx_hpf_work[decimator].hpf_cut_off_freq =
  5108. hpf_cut_off_freq;
  5109. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  5110. snd_soc_update_bits(codec, dec_cfg_reg,
  5111. TX_HPF_CUT_OFF_FREQ_MASK,
  5112. CF_MIN_3DB_150HZ << 5);
  5113. /* Enable TX PGA Mute */
  5114. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  5115. break;
  5116. case SND_SOC_DAPM_POST_PMU:
  5117. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x00);
  5118. if (decimator == 0) {
  5119. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
  5120. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0xA3);
  5121. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
  5122. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x03);
  5123. }
  5124. /* schedule work queue to Remove Mute */
  5125. schedule_delayed_work(&tasha->tx_mute_dwork[decimator].dwork,
  5126. msecs_to_jiffies(tx_unmute_delay));
  5127. if (tasha->tx_hpf_work[decimator].hpf_cut_off_freq !=
  5128. CF_MIN_3DB_150HZ)
  5129. schedule_delayed_work(
  5130. &tasha->tx_hpf_work[decimator].dwork,
  5131. msecs_to_jiffies(300));
  5132. /* apply gain after decimator is enabled */
  5133. snd_soc_write(codec, tx_gain_ctl_reg,
  5134. snd_soc_read(codec, tx_gain_ctl_reg));
  5135. break;
  5136. case SND_SOC_DAPM_PRE_PMD:
  5137. hpf_cut_off_freq =
  5138. tasha->tx_hpf_work[decimator].hpf_cut_off_freq;
  5139. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  5140. if (cancel_delayed_work_sync(
  5141. &tasha->tx_hpf_work[decimator].dwork)) {
  5142. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  5143. tasha_codec_vote_max_bw(codec, true);
  5144. snd_soc_update_bits(codec, dec_cfg_reg,
  5145. TX_HPF_CUT_OFF_FREQ_MASK,
  5146. hpf_cut_off_freq << 5);
  5147. tasha_codec_vote_max_bw(codec, false);
  5148. }
  5149. }
  5150. cancel_delayed_work_sync(
  5151. &tasha->tx_mute_dwork[decimator].dwork);
  5152. break;
  5153. case SND_SOC_DAPM_POST_PMD:
  5154. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  5155. break;
  5156. };
  5157. out:
  5158. kfree(wname);
  5159. return ret;
  5160. }
  5161. static u32 tasha_get_dmic_sample_rate(struct snd_soc_codec *codec,
  5162. unsigned int dmic, struct wcd9xxx_pdata *pdata)
  5163. {
  5164. u8 tx_stream_fs;
  5165. u8 adc_mux_index = 0, adc_mux_sel = 0;
  5166. bool dec_found = false;
  5167. u16 adc_mux_ctl_reg, tx_fs_reg;
  5168. u32 dmic_fs;
  5169. while (dec_found == 0 && adc_mux_index < WCD9335_MAX_VALID_ADC_MUX) {
  5170. if (adc_mux_index < 4) {
  5171. adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  5172. (adc_mux_index * 2);
  5173. adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
  5174. 0x78) >> 3) - 1;
  5175. } else if (adc_mux_index < 9) {
  5176. adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  5177. ((adc_mux_index - 4) * 1);
  5178. adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
  5179. 0x38) >> 3) - 1;
  5180. } else if (adc_mux_index == 9) {
  5181. ++adc_mux_index;
  5182. continue;
  5183. }
  5184. if (adc_mux_sel == dmic)
  5185. dec_found = true;
  5186. else
  5187. ++adc_mux_index;
  5188. }
  5189. if (dec_found == true && adc_mux_index <= 8) {
  5190. tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
  5191. tx_stream_fs = snd_soc_read(codec, tx_fs_reg) & 0x0F;
  5192. dmic_fs = tx_stream_fs <= 4 ? WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ :
  5193. WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  5194. /*
  5195. * Check for ECPP path selection and DEC1 not connected to
  5196. * any other audio path to apply ECPP DMIC sample rate
  5197. */
  5198. if ((adc_mux_index == 1) &&
  5199. ((snd_soc_read(codec, WCD9335_CPE_SS_US_EC_MUX_CFG)
  5200. & 0x0F) == 0x0A) &&
  5201. ((snd_soc_read(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0)
  5202. & 0x0C) == 0x00)) {
  5203. dmic_fs = pdata->ecpp_dmic_sample_rate;
  5204. }
  5205. } else {
  5206. dmic_fs = pdata->dmic_sample_rate;
  5207. }
  5208. return dmic_fs;
  5209. }
  5210. static u8 tasha_get_dmic_clk_val(struct snd_soc_codec *codec,
  5211. u32 mclk_rate, u32 dmic_clk_rate)
  5212. {
  5213. u32 div_factor;
  5214. u8 dmic_ctl_val;
  5215. dev_dbg(codec->dev,
  5216. "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
  5217. __func__, mclk_rate, dmic_clk_rate);
  5218. /* Default value to return in case of error */
  5219. if (mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  5220. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
  5221. else
  5222. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
  5223. if (dmic_clk_rate == 0) {
  5224. dev_err(codec->dev,
  5225. "%s: dmic_sample_rate cannot be 0\n",
  5226. __func__);
  5227. goto done;
  5228. }
  5229. div_factor = mclk_rate / dmic_clk_rate;
  5230. switch (div_factor) {
  5231. case 2:
  5232. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
  5233. break;
  5234. case 3:
  5235. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
  5236. break;
  5237. case 4:
  5238. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_4;
  5239. break;
  5240. case 6:
  5241. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_6;
  5242. break;
  5243. case 8:
  5244. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_8;
  5245. break;
  5246. case 16:
  5247. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_16;
  5248. break;
  5249. default:
  5250. dev_err(codec->dev,
  5251. "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
  5252. __func__, div_factor, mclk_rate, dmic_clk_rate);
  5253. break;
  5254. }
  5255. done:
  5256. return dmic_ctl_val;
  5257. }
  5258. static int tasha_codec_enable_adc(struct snd_soc_dapm_widget *w,
  5259. struct snd_kcontrol *kcontrol, int event)
  5260. {
  5261. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5262. dev_dbg(codec->dev, "%s: event:%d\n", __func__, event);
  5263. switch (event) {
  5264. case SND_SOC_DAPM_PRE_PMU:
  5265. tasha_codec_set_tx_hold(codec, w->reg, true);
  5266. break;
  5267. default:
  5268. break;
  5269. }
  5270. return 0;
  5271. }
  5272. static int tasha_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  5273. struct snd_kcontrol *kcontrol, int event)
  5274. {
  5275. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5276. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5277. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  5278. u8 dmic_clk_en = 0x01;
  5279. u16 dmic_clk_reg;
  5280. s32 *dmic_clk_cnt;
  5281. u8 dmic_rate_val, dmic_rate_shift = 1;
  5282. unsigned int dmic;
  5283. u32 dmic_sample_rate;
  5284. int ret;
  5285. char *wname;
  5286. wname = strpbrk(w->name, "012345");
  5287. if (!wname) {
  5288. dev_err(codec->dev, "%s: widget not found\n", __func__);
  5289. return -EINVAL;
  5290. }
  5291. ret = kstrtouint(wname, 10, &dmic);
  5292. if (ret < 0) {
  5293. dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
  5294. __func__);
  5295. return -EINVAL;
  5296. }
  5297. switch (dmic) {
  5298. case 0:
  5299. case 1:
  5300. dmic_clk_cnt = &(tasha->dmic_0_1_clk_cnt);
  5301. dmic_clk_reg = WCD9335_CPE_SS_DMIC0_CTL;
  5302. break;
  5303. case 2:
  5304. case 3:
  5305. dmic_clk_cnt = &(tasha->dmic_2_3_clk_cnt);
  5306. dmic_clk_reg = WCD9335_CPE_SS_DMIC1_CTL;
  5307. break;
  5308. case 4:
  5309. case 5:
  5310. dmic_clk_cnt = &(tasha->dmic_4_5_clk_cnt);
  5311. dmic_clk_reg = WCD9335_CPE_SS_DMIC2_CTL;
  5312. break;
  5313. default:
  5314. dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
  5315. __func__);
  5316. return -EINVAL;
  5317. };
  5318. dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  5319. __func__, event, dmic, *dmic_clk_cnt);
  5320. switch (event) {
  5321. case SND_SOC_DAPM_PRE_PMU:
  5322. dmic_sample_rate = tasha_get_dmic_sample_rate(codec, dmic,
  5323. pdata);
  5324. dmic_rate_val =
  5325. tasha_get_dmic_clk_val(codec,
  5326. pdata->mclk_rate,
  5327. dmic_sample_rate);
  5328. (*dmic_clk_cnt)++;
  5329. if (*dmic_clk_cnt == 1) {
  5330. snd_soc_update_bits(codec, dmic_clk_reg,
  5331. 0x07 << dmic_rate_shift,
  5332. dmic_rate_val << dmic_rate_shift);
  5333. snd_soc_update_bits(codec, dmic_clk_reg,
  5334. dmic_clk_en, dmic_clk_en);
  5335. }
  5336. break;
  5337. case SND_SOC_DAPM_POST_PMD:
  5338. dmic_rate_val =
  5339. tasha_get_dmic_clk_val(codec,
  5340. pdata->mclk_rate,
  5341. pdata->mad_dmic_sample_rate);
  5342. (*dmic_clk_cnt)--;
  5343. if (*dmic_clk_cnt == 0) {
  5344. snd_soc_update_bits(codec, dmic_clk_reg,
  5345. dmic_clk_en, 0);
  5346. snd_soc_update_bits(codec, dmic_clk_reg,
  5347. 0x07 << dmic_rate_shift,
  5348. dmic_rate_val << dmic_rate_shift);
  5349. }
  5350. break;
  5351. };
  5352. return 0;
  5353. }
  5354. static int __tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  5355. int event)
  5356. {
  5357. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5358. int micb_num;
  5359. dev_dbg(codec->dev, "%s: wname: %s, event: %d\n",
  5360. __func__, w->name, event);
  5361. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  5362. micb_num = MIC_BIAS_1;
  5363. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  5364. micb_num = MIC_BIAS_2;
  5365. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  5366. micb_num = MIC_BIAS_3;
  5367. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  5368. micb_num = MIC_BIAS_4;
  5369. else
  5370. return -EINVAL;
  5371. switch (event) {
  5372. case SND_SOC_DAPM_PRE_PMU:
  5373. /*
  5374. * MIC BIAS can also be requested by MBHC,
  5375. * so use ref count to handle micbias pullup
  5376. * and enable requests
  5377. */
  5378. tasha_micbias_control(codec, micb_num, MICB_ENABLE, true);
  5379. break;
  5380. case SND_SOC_DAPM_POST_PMU:
  5381. /* wait for cnp time */
  5382. usleep_range(1000, 1100);
  5383. break;
  5384. case SND_SOC_DAPM_POST_PMD:
  5385. tasha_micbias_control(codec, micb_num, MICB_DISABLE, true);
  5386. break;
  5387. };
  5388. return 0;
  5389. }
  5390. static int tasha_codec_ldo_h_control(struct snd_soc_dapm_widget *w,
  5391. int event)
  5392. {
  5393. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5394. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5395. if (SND_SOC_DAPM_EVENT_ON(event)) {
  5396. tasha->ldo_h_users++;
  5397. if (tasha->ldo_h_users == 1)
  5398. snd_soc_update_bits(codec, WCD9335_LDOH_MODE,
  5399. 0x80, 0x80);
  5400. }
  5401. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  5402. tasha->ldo_h_users--;
  5403. if (tasha->ldo_h_users < 0)
  5404. tasha->ldo_h_users = 0;
  5405. if (tasha->ldo_h_users == 0)
  5406. snd_soc_update_bits(codec, WCD9335_LDOH_MODE,
  5407. 0x80, 0x00);
  5408. }
  5409. return 0;
  5410. }
  5411. static int tasha_codec_force_enable_ldo_h(struct snd_soc_dapm_widget *w,
  5412. struct snd_kcontrol *kcontrol,
  5413. int event)
  5414. {
  5415. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5416. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5417. switch (event) {
  5418. case SND_SOC_DAPM_PRE_PMU:
  5419. wcd_resmgr_enable_master_bias(tasha->resmgr);
  5420. tasha_codec_ldo_h_control(w, event);
  5421. break;
  5422. case SND_SOC_DAPM_POST_PMD:
  5423. tasha_codec_ldo_h_control(w, event);
  5424. wcd_resmgr_disable_master_bias(tasha->resmgr);
  5425. break;
  5426. }
  5427. return 0;
  5428. }
  5429. static int tasha_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  5430. struct snd_kcontrol *kcontrol,
  5431. int event)
  5432. {
  5433. int ret = 0;
  5434. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5435. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5436. switch (event) {
  5437. case SND_SOC_DAPM_PRE_PMU:
  5438. wcd_resmgr_enable_master_bias(tasha->resmgr);
  5439. tasha_cdc_mclk_enable(codec, true, true);
  5440. ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  5441. /* Wait for 1ms for better cnp */
  5442. usleep_range(1000, 1100);
  5443. tasha_cdc_mclk_enable(codec, false, true);
  5444. break;
  5445. case SND_SOC_DAPM_POST_PMD:
  5446. ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  5447. wcd_resmgr_disable_master_bias(tasha->resmgr);
  5448. break;
  5449. }
  5450. return ret;
  5451. }
  5452. static int tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  5453. struct snd_kcontrol *kcontrol, int event)
  5454. {
  5455. return __tasha_codec_enable_micbias(w, event);
  5456. }
  5457. static int tasha_codec_enable_standalone_ldo_h(struct snd_soc_codec *codec,
  5458. bool enable)
  5459. {
  5460. int rc;
  5461. if (enable)
  5462. rc = snd_soc_dapm_force_enable_pin(
  5463. snd_soc_codec_get_dapm(codec),
  5464. DAPM_LDO_H_STANDALONE);
  5465. else
  5466. rc = snd_soc_dapm_disable_pin(
  5467. snd_soc_codec_get_dapm(codec),
  5468. DAPM_LDO_H_STANDALONE);
  5469. if (!rc)
  5470. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  5471. else
  5472. dev_err(codec->dev, "%s: ldo_h force %s pin failed\n",
  5473. __func__, (enable ? "enable" : "disable"));
  5474. return rc;
  5475. }
  5476. /*
  5477. * tasha_codec_enable_standalone_micbias - enable micbias standalone
  5478. * @codec: pointer to codec instance
  5479. * @micb_num: number of micbias to be enabled
  5480. * @enable: true to enable micbias or false to disable
  5481. *
  5482. * This function is used to enable micbias (1, 2, 3 or 4) during
  5483. * standalone independent of whether TX use-case is running or not
  5484. *
  5485. * Return: error code in case of failure or 0 for success
  5486. */
  5487. int tasha_codec_enable_standalone_micbias(struct snd_soc_codec *codec,
  5488. int micb_num,
  5489. bool enable)
  5490. {
  5491. const char * const micb_names[] = {
  5492. DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
  5493. DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
  5494. };
  5495. int micb_index = micb_num - 1;
  5496. int rc;
  5497. if (!codec) {
  5498. pr_err("%s: Codec memory is NULL\n", __func__);
  5499. return -EINVAL;
  5500. }
  5501. if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
  5502. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  5503. __func__, micb_index);
  5504. return -EINVAL;
  5505. }
  5506. if (enable)
  5507. rc = snd_soc_dapm_force_enable_pin(
  5508. snd_soc_codec_get_dapm(codec),
  5509. micb_names[micb_index]);
  5510. else
  5511. rc = snd_soc_dapm_disable_pin(snd_soc_codec_get_dapm(codec),
  5512. micb_names[micb_index]);
  5513. if (!rc)
  5514. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  5515. else
  5516. dev_err(codec->dev, "%s: micbias%d force %s pin failed\n",
  5517. __func__, micb_num, (enable ? "enable" : "disable"));
  5518. return rc;
  5519. }
  5520. EXPORT_SYMBOL(tasha_codec_enable_standalone_micbias);
  5521. static const char *const tasha_anc_func_text[] = {"OFF", "ON"};
  5522. static const struct soc_enum tasha_anc_func_enum =
  5523. SOC_ENUM_SINGLE_EXT(2, tasha_anc_func_text);
  5524. static const char *const tasha_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
  5525. static SOC_ENUM_SINGLE_EXT_DECL(tasha_clkmode_enum, tasha_clkmode_text);
  5526. /* Cutoff frequency for high pass filter */
  5527. static const char * const cf_text[] = {
  5528. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  5529. };
  5530. static const char * const rx_cf_text[] = {
  5531. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
  5532. "CF_NEG_3DB_0P48HZ"
  5533. };
  5534. static const struct soc_enum cf_dec0_enum =
  5535. SOC_ENUM_SINGLE(WCD9335_CDC_TX0_TX_PATH_CFG0, 5, 3, cf_text);
  5536. static const struct soc_enum cf_dec1_enum =
  5537. SOC_ENUM_SINGLE(WCD9335_CDC_TX1_TX_PATH_CFG0, 5, 3, cf_text);
  5538. static const struct soc_enum cf_dec2_enum =
  5539. SOC_ENUM_SINGLE(WCD9335_CDC_TX2_TX_PATH_CFG0, 5, 3, cf_text);
  5540. static const struct soc_enum cf_dec3_enum =
  5541. SOC_ENUM_SINGLE(WCD9335_CDC_TX3_TX_PATH_CFG0, 5, 3, cf_text);
  5542. static const struct soc_enum cf_dec4_enum =
  5543. SOC_ENUM_SINGLE(WCD9335_CDC_TX4_TX_PATH_CFG0, 5, 3, cf_text);
  5544. static const struct soc_enum cf_dec5_enum =
  5545. SOC_ENUM_SINGLE(WCD9335_CDC_TX5_TX_PATH_CFG0, 5, 3, cf_text);
  5546. static const struct soc_enum cf_dec6_enum =
  5547. SOC_ENUM_SINGLE(WCD9335_CDC_TX6_TX_PATH_CFG0, 5, 3, cf_text);
  5548. static const struct soc_enum cf_dec7_enum =
  5549. SOC_ENUM_SINGLE(WCD9335_CDC_TX7_TX_PATH_CFG0, 5, 3, cf_text);
  5550. static const struct soc_enum cf_dec8_enum =
  5551. SOC_ENUM_SINGLE(WCD9335_CDC_TX8_TX_PATH_CFG0, 5, 3, cf_text);
  5552. static const struct soc_enum cf_int0_1_enum =
  5553. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5554. static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 2,
  5555. rx_cf_text);
  5556. static const struct soc_enum cf_int1_1_enum =
  5557. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5558. static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 2,
  5559. rx_cf_text);
  5560. static const struct soc_enum cf_int2_1_enum =
  5561. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5562. static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 2,
  5563. rx_cf_text);
  5564. static const struct soc_enum cf_int3_1_enum =
  5565. SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5566. static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 2,
  5567. rx_cf_text);
  5568. static const struct soc_enum cf_int4_1_enum =
  5569. SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5570. static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 2,
  5571. rx_cf_text);
  5572. static const struct soc_enum cf_int5_1_enum =
  5573. SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5574. static SOC_ENUM_SINGLE_DECL(cf_int5_2_enum, WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 2,
  5575. rx_cf_text);
  5576. static const struct soc_enum cf_int6_1_enum =
  5577. SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5578. static SOC_ENUM_SINGLE_DECL(cf_int6_2_enum, WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 2,
  5579. rx_cf_text);
  5580. static const struct soc_enum cf_int7_1_enum =
  5581. SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5582. static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 2,
  5583. rx_cf_text);
  5584. static const struct soc_enum cf_int8_1_enum =
  5585. SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5586. static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 2,
  5587. rx_cf_text);
  5588. static const struct snd_soc_dapm_route audio_i2s_map[] = {
  5589. {"SLIM RX0 MUX", NULL, "RX_I2S_CTL"},
  5590. {"SLIM RX1 MUX", NULL, "RX_I2S_CTL"},
  5591. {"SLIM RX2 MUX", NULL, "RX_I2S_CTL"},
  5592. {"SLIM RX3 MUX", NULL, "RX_I2S_CTL"},
  5593. {"SLIM TX6 MUX", NULL, "TX_I2S_CTL"},
  5594. {"SLIM TX7 MUX", NULL, "TX_I2S_CTL"},
  5595. {"SLIM TX8 MUX", NULL, "TX_I2S_CTL"},
  5596. {"SLIM TX11 MUX", NULL, "TX_I2S_CTL"},
  5597. };
  5598. static const struct snd_soc_dapm_route audio_map[] = {
  5599. /* MAD */
  5600. {"MAD_SEL MUX", "SPE", "MAD_CPE_INPUT"},
  5601. {"MAD_SEL MUX", "MSM", "MADINPUT"},
  5602. {"MADONOFF", "Switch", "MAD_SEL MUX"},
  5603. {"MAD_BROADCAST", "Switch", "MAD_SEL MUX"},
  5604. {"TX13 INP MUX", "CPE_TX_PP", "MADONOFF"},
  5605. /* CPE HW MAD bypass */
  5606. {"CPE IN Mixer", "MAD_BYPASS", "SLIM TX1 MUX"},
  5607. {"AIF4_MAD Mixer", "SLIM TX1", "CPE IN Mixer"},
  5608. {"AIF4_MAD Mixer", "SLIM TX12", "MADONOFF"},
  5609. {"AIF4_MAD Mixer", "SLIM TX13", "TX13 INP MUX"},
  5610. {"AIF4 MAD", NULL, "AIF4_MAD Mixer"},
  5611. {"AIF4 MAD", NULL, "AIF4"},
  5612. {"EC BUF MUX INP", "DEC1", "ADC MUX1"},
  5613. {"AIF5 CPE", NULL, "EC BUF MUX INP"},
  5614. /* SLIMBUS Connections */
  5615. {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
  5616. {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
  5617. {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
  5618. /* VI Feedback */
  5619. {"AIF4_VI Mixer", "SPKR_VI_1", "VIINPUT"},
  5620. {"AIF4_VI Mixer", "SPKR_VI_2", "VIINPUT"},
  5621. {"AIF4 VI", NULL, "AIF4_VI Mixer"},
  5622. /* SLIM_MIXER("AIF1_CAP Mixer"),*/
  5623. {"AIF1_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5624. {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5625. {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5626. {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5627. {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5628. {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5629. {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5630. {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5631. {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5632. {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5633. {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5634. {"AIF1_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5635. {"AIF1_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5636. /* SLIM_MIXER("AIF2_CAP Mixer"),*/
  5637. {"AIF2_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5638. {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5639. {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5640. {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5641. {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5642. {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5643. {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5644. {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5645. {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5646. {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5647. {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5648. {"AIF2_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5649. {"AIF2_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5650. /* SLIM_MIXER("AIF3_CAP Mixer"),*/
  5651. {"AIF3_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5652. {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5653. {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5654. {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5655. {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5656. {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5657. {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5658. {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5659. {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5660. {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5661. {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5662. {"AIF3_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5663. {"AIF3_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5664. {"SLIM TX0 MUX", "DEC0", "ADC MUX0"},
  5665. {"SLIM TX0 MUX", "RX_MIX_TX0", "RX MIX TX0 MUX"},
  5666. {"SLIM TX0 MUX", "DEC0_192", "ADC US MUX0"},
  5667. {"SLIM TX1 MUX", "DEC1", "ADC MUX1"},
  5668. {"SLIM TX1 MUX", "RX_MIX_TX1", "RX MIX TX1 MUX"},
  5669. {"SLIM TX1 MUX", "DEC1_192", "ADC US MUX1"},
  5670. {"SLIM TX2 MUX", "DEC2", "ADC MUX2"},
  5671. {"SLIM TX2 MUX", "RX_MIX_TX2", "RX MIX TX2 MUX"},
  5672. {"SLIM TX2 MUX", "DEC2_192", "ADC US MUX2"},
  5673. {"SLIM TX3 MUX", "DEC3", "ADC MUX3"},
  5674. {"SLIM TX3 MUX", "RX_MIX_TX3", "RX MIX TX3 MUX"},
  5675. {"SLIM TX3 MUX", "DEC3_192", "ADC US MUX3"},
  5676. {"SLIM TX4 MUX", "DEC4", "ADC MUX4"},
  5677. {"SLIM TX4 MUX", "RX_MIX_TX4", "RX MIX TX4 MUX"},
  5678. {"SLIM TX4 MUX", "DEC4_192", "ADC US MUX4"},
  5679. {"SLIM TX5 MUX", "DEC5", "ADC MUX5"},
  5680. {"SLIM TX5 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
  5681. {"SLIM TX5 MUX", "DEC5_192", "ADC US MUX5"},
  5682. {"SLIM TX6 MUX", "DEC6", "ADC MUX6"},
  5683. {"SLIM TX6 MUX", "RX_MIX_TX6", "RX MIX TX6 MUX"},
  5684. {"SLIM TX6 MUX", "DEC6_192", "ADC US MUX6"},
  5685. {"SLIM TX7 MUX", "DEC7", "ADC MUX7"},
  5686. {"SLIM TX7 MUX", "RX_MIX_TX7", "RX MIX TX7 MUX"},
  5687. {"SLIM TX7 MUX", "DEC7_192", "ADC US MUX7"},
  5688. {"SLIM TX8 MUX", "DEC8", "ADC MUX8"},
  5689. {"SLIM TX8 MUX", "RX_MIX_TX8", "RX MIX TX8 MUX"},
  5690. {"SLIM TX8 MUX", "DEC8_192", "ADC US MUX8"},
  5691. {"SLIM TX9 MUX", "DEC7", "ADC MUX7"},
  5692. {"SLIM TX9 MUX", "DEC7_192", "ADC US MUX7"},
  5693. {"SLIM TX10 MUX", "DEC6", "ADC MUX6"},
  5694. {"SLIM TX10 MUX", "DEC6_192", "ADC US MUX6"},
  5695. {"SLIM TX11 MUX", "DEC_0_5", "SLIM TX11 INP1 MUX"},
  5696. {"SLIM TX11 MUX", "DEC_9_12", "SLIM TX11 INP1 MUX"},
  5697. {"SLIM TX11 INP1 MUX", "DEC0", "ADC MUX0"},
  5698. {"SLIM TX11 INP1 MUX", "DEC1", "ADC MUX1"},
  5699. {"SLIM TX11 INP1 MUX", "DEC2", "ADC MUX2"},
  5700. {"SLIM TX11 INP1 MUX", "DEC3", "ADC MUX3"},
  5701. {"SLIM TX11 INP1 MUX", "DEC4", "ADC MUX4"},
  5702. {"SLIM TX11 INP1 MUX", "DEC5", "ADC MUX5"},
  5703. {"SLIM TX11 INP1 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
  5704. {"TX13 INP MUX", "MAD_BRDCST", "MAD_BROADCAST"},
  5705. {"TX13 INP MUX", "CDC_DEC_5", "SLIM TX13 MUX"},
  5706. {"SLIM TX13 MUX", "DEC5", "ADC MUX5"},
  5707. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5708. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5709. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5710. {"RX MIX TX0 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5711. {"RX MIX TX0 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5712. {"RX MIX TX0 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5713. {"RX MIX TX0 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5714. {"RX MIX TX0 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5715. {"RX MIX TX0 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5716. {"RX MIX TX0 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5717. {"RX MIX TX0 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5718. {"RX MIX TX0 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5719. {"RX MIX TX0 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5720. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5721. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5722. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5723. {"RX MIX TX1 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5724. {"RX MIX TX1 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5725. {"RX MIX TX1 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5726. {"RX MIX TX1 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5727. {"RX MIX TX1 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5728. {"RX MIX TX1 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5729. {"RX MIX TX1 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5730. {"RX MIX TX1 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5731. {"RX MIX TX1 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5732. {"RX MIX TX1 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5733. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5734. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5735. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5736. {"RX MIX TX2 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5737. {"RX MIX TX2 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5738. {"RX MIX TX2 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5739. {"RX MIX TX2 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5740. {"RX MIX TX2 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5741. {"RX MIX TX2 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5742. {"RX MIX TX2 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5743. {"RX MIX TX2 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5744. {"RX MIX TX2 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5745. {"RX MIX TX2 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5746. {"RX MIX TX3 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5747. {"RX MIX TX3 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5748. {"RX MIX TX3 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5749. {"RX MIX TX3 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5750. {"RX MIX TX3 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5751. {"RX MIX TX3 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5752. {"RX MIX TX3 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5753. {"RX MIX TX3 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5754. {"RX MIX TX3 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5755. {"RX MIX TX3 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5756. {"RX MIX TX3 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5757. {"RX MIX TX3 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5758. {"RX MIX TX3 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5759. {"RX MIX TX4 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5760. {"RX MIX TX4 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5761. {"RX MIX TX4 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5762. {"RX MIX TX4 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5763. {"RX MIX TX4 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5764. {"RX MIX TX4 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5765. {"RX MIX TX4 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5766. {"RX MIX TX4 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5767. {"RX MIX TX4 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5768. {"RX MIX TX4 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5769. {"RX MIX TX4 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5770. {"RX MIX TX4 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5771. {"RX MIX TX4 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5772. {"RX MIX TX5 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5773. {"RX MIX TX5 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5774. {"RX MIX TX5 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5775. {"RX MIX TX5 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5776. {"RX MIX TX5 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5777. {"RX MIX TX5 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5778. {"RX MIX TX5 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5779. {"RX MIX TX5 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5780. {"RX MIX TX5 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5781. {"RX MIX TX5 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5782. {"RX MIX TX5 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5783. {"RX MIX TX5 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5784. {"RX MIX TX5 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5785. {"RX MIX TX6 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5786. {"RX MIX TX6 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5787. {"RX MIX TX6 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5788. {"RX MIX TX6 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5789. {"RX MIX TX6 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5790. {"RX MIX TX6 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5791. {"RX MIX TX6 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5792. {"RX MIX TX6 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5793. {"RX MIX TX6 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5794. {"RX MIX TX6 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5795. {"RX MIX TX6 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5796. {"RX MIX TX6 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5797. {"RX MIX TX6 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5798. {"RX MIX TX7 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5799. {"RX MIX TX7 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5800. {"RX MIX TX7 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5801. {"RX MIX TX7 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5802. {"RX MIX TX7 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5803. {"RX MIX TX7 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5804. {"RX MIX TX7 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5805. {"RX MIX TX7 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5806. {"RX MIX TX7 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5807. {"RX MIX TX7 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5808. {"RX MIX TX7 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5809. {"RX MIX TX7 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5810. {"RX MIX TX7 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5811. {"RX MIX TX8 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5812. {"RX MIX TX8 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5813. {"RX MIX TX8 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5814. {"RX MIX TX8 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5815. {"RX MIX TX8 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5816. {"RX MIX TX8 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5817. {"RX MIX TX8 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5818. {"RX MIX TX8 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5819. {"RX MIX TX8 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5820. {"RX MIX TX8 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5821. {"RX MIX TX8 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5822. {"RX MIX TX8 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5823. {"RX MIX TX8 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5824. {"ADC US MUX0", "US_Switch", "ADC MUX0"},
  5825. {"ADC US MUX1", "US_Switch", "ADC MUX1"},
  5826. {"ADC US MUX2", "US_Switch", "ADC MUX2"},
  5827. {"ADC US MUX3", "US_Switch", "ADC MUX3"},
  5828. {"ADC US MUX4", "US_Switch", "ADC MUX4"},
  5829. {"ADC US MUX5", "US_Switch", "ADC MUX5"},
  5830. {"ADC US MUX6", "US_Switch", "ADC MUX6"},
  5831. {"ADC US MUX7", "US_Switch", "ADC MUX7"},
  5832. {"ADC US MUX8", "US_Switch", "ADC MUX8"},
  5833. {"ADC MUX0", "DMIC", "DMIC MUX0"},
  5834. {"ADC MUX0", "AMIC", "AMIC MUX0"},
  5835. {"ADC MUX1", "DMIC", "DMIC MUX1"},
  5836. {"ADC MUX1", "AMIC", "AMIC MUX1"},
  5837. {"ADC MUX2", "DMIC", "DMIC MUX2"},
  5838. {"ADC MUX2", "AMIC", "AMIC MUX2"},
  5839. {"ADC MUX3", "DMIC", "DMIC MUX3"},
  5840. {"ADC MUX3", "AMIC", "AMIC MUX3"},
  5841. {"ADC MUX4", "DMIC", "DMIC MUX4"},
  5842. {"ADC MUX4", "AMIC", "AMIC MUX4"},
  5843. {"ADC MUX5", "DMIC", "DMIC MUX5"},
  5844. {"ADC MUX5", "AMIC", "AMIC MUX5"},
  5845. {"ADC MUX6", "DMIC", "DMIC MUX6"},
  5846. {"ADC MUX6", "AMIC", "AMIC MUX6"},
  5847. {"ADC MUX7", "DMIC", "DMIC MUX7"},
  5848. {"ADC MUX7", "AMIC", "AMIC MUX7"},
  5849. {"ADC MUX8", "DMIC", "DMIC MUX8"},
  5850. {"ADC MUX8", "AMIC", "AMIC MUX8"},
  5851. {"ADC MUX10", "DMIC", "DMIC MUX10"},
  5852. {"ADC MUX10", "AMIC", "AMIC MUX10"},
  5853. {"ADC MUX11", "DMIC", "DMIC MUX11"},
  5854. {"ADC MUX11", "AMIC", "AMIC MUX11"},
  5855. {"ADC MUX12", "DMIC", "DMIC MUX12"},
  5856. {"ADC MUX12", "AMIC", "AMIC MUX12"},
  5857. {"ADC MUX13", "DMIC", "DMIC MUX13"},
  5858. {"ADC MUX13", "AMIC", "AMIC MUX13"},
  5859. {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX10"},
  5860. {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX11"},
  5861. {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX12"},
  5862. {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX13"},
  5863. {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX10"},
  5864. {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX11"},
  5865. {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX12"},
  5866. {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX13"},
  5867. {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX10"},
  5868. {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX11"},
  5869. {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX12"},
  5870. {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX13"},
  5871. {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX10"},
  5872. {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX11"},
  5873. {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX12"},
  5874. {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX13"},
  5875. {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX10"},
  5876. {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX11"},
  5877. {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX12"},
  5878. {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX13"},
  5879. {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX10"},
  5880. {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX11"},
  5881. {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX12"},
  5882. {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX13"},
  5883. {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX10"},
  5884. {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX11"},
  5885. {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX12"},
  5886. {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX13"},
  5887. {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX10"},
  5888. {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX11"},
  5889. {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX12"},
  5890. {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX13"},
  5891. {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX10"},
  5892. {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX11"},
  5893. {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX12"},
  5894. {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX13"},
  5895. {"DMIC MUX0", "DMIC0", "DMIC0"},
  5896. {"DMIC MUX0", "DMIC1", "DMIC1"},
  5897. {"DMIC MUX0", "DMIC2", "DMIC2"},
  5898. {"DMIC MUX0", "DMIC3", "DMIC3"},
  5899. {"DMIC MUX0", "DMIC4", "DMIC4"},
  5900. {"DMIC MUX0", "DMIC5", "DMIC5"},
  5901. {"AMIC MUX0", "ADC1", "ADC1"},
  5902. {"AMIC MUX0", "ADC2", "ADC2"},
  5903. {"AMIC MUX0", "ADC3", "ADC3"},
  5904. {"AMIC MUX0", "ADC4", "ADC4"},
  5905. {"AMIC MUX0", "ADC5", "ADC5"},
  5906. {"AMIC MUX0", "ADC6", "ADC6"},
  5907. {"DMIC MUX1", "DMIC0", "DMIC0"},
  5908. {"DMIC MUX1", "DMIC1", "DMIC1"},
  5909. {"DMIC MUX1", "DMIC2", "DMIC2"},
  5910. {"DMIC MUX1", "DMIC3", "DMIC3"},
  5911. {"DMIC MUX1", "DMIC4", "DMIC4"},
  5912. {"DMIC MUX1", "DMIC5", "DMIC5"},
  5913. {"AMIC MUX1", "ADC1", "ADC1"},
  5914. {"AMIC MUX1", "ADC2", "ADC2"},
  5915. {"AMIC MUX1", "ADC3", "ADC3"},
  5916. {"AMIC MUX1", "ADC4", "ADC4"},
  5917. {"AMIC MUX1", "ADC5", "ADC5"},
  5918. {"AMIC MUX1", "ADC6", "ADC6"},
  5919. {"DMIC MUX2", "DMIC0", "DMIC0"},
  5920. {"DMIC MUX2", "DMIC1", "DMIC1"},
  5921. {"DMIC MUX2", "DMIC2", "DMIC2"},
  5922. {"DMIC MUX2", "DMIC3", "DMIC3"},
  5923. {"DMIC MUX2", "DMIC4", "DMIC4"},
  5924. {"DMIC MUX2", "DMIC5", "DMIC5"},
  5925. {"AMIC MUX2", "ADC1", "ADC1"},
  5926. {"AMIC MUX2", "ADC2", "ADC2"},
  5927. {"AMIC MUX2", "ADC3", "ADC3"},
  5928. {"AMIC MUX2", "ADC4", "ADC4"},
  5929. {"AMIC MUX2", "ADC5", "ADC5"},
  5930. {"AMIC MUX2", "ADC6", "ADC6"},
  5931. {"DMIC MUX3", "DMIC0", "DMIC0"},
  5932. {"DMIC MUX3", "DMIC1", "DMIC1"},
  5933. {"DMIC MUX3", "DMIC2", "DMIC2"},
  5934. {"DMIC MUX3", "DMIC3", "DMIC3"},
  5935. {"DMIC MUX3", "DMIC4", "DMIC4"},
  5936. {"DMIC MUX3", "DMIC5", "DMIC5"},
  5937. {"AMIC MUX3", "ADC1", "ADC1"},
  5938. {"AMIC MUX3", "ADC2", "ADC2"},
  5939. {"AMIC MUX3", "ADC3", "ADC3"},
  5940. {"AMIC MUX3", "ADC4", "ADC4"},
  5941. {"AMIC MUX3", "ADC5", "ADC5"},
  5942. {"AMIC MUX3", "ADC6", "ADC6"},
  5943. {"DMIC MUX4", "DMIC0", "DMIC0"},
  5944. {"DMIC MUX4", "DMIC1", "DMIC1"},
  5945. {"DMIC MUX4", "DMIC2", "DMIC2"},
  5946. {"DMIC MUX4", "DMIC3", "DMIC3"},
  5947. {"DMIC MUX4", "DMIC4", "DMIC4"},
  5948. {"DMIC MUX4", "DMIC5", "DMIC5"},
  5949. {"AMIC MUX4", "ADC1", "ADC1"},
  5950. {"AMIC MUX4", "ADC2", "ADC2"},
  5951. {"AMIC MUX4", "ADC3", "ADC3"},
  5952. {"AMIC MUX4", "ADC4", "ADC4"},
  5953. {"AMIC MUX4", "ADC5", "ADC5"},
  5954. {"AMIC MUX4", "ADC6", "ADC6"},
  5955. {"DMIC MUX5", "DMIC0", "DMIC0"},
  5956. {"DMIC MUX5", "DMIC1", "DMIC1"},
  5957. {"DMIC MUX5", "DMIC2", "DMIC2"},
  5958. {"DMIC MUX5", "DMIC3", "DMIC3"},
  5959. {"DMIC MUX5", "DMIC4", "DMIC4"},
  5960. {"DMIC MUX5", "DMIC5", "DMIC5"},
  5961. {"AMIC MUX5", "ADC1", "ADC1"},
  5962. {"AMIC MUX5", "ADC2", "ADC2"},
  5963. {"AMIC MUX5", "ADC3", "ADC3"},
  5964. {"AMIC MUX5", "ADC4", "ADC4"},
  5965. {"AMIC MUX5", "ADC5", "ADC5"},
  5966. {"AMIC MUX5", "ADC6", "ADC6"},
  5967. {"DMIC MUX6", "DMIC0", "DMIC0"},
  5968. {"DMIC MUX6", "DMIC1", "DMIC1"},
  5969. {"DMIC MUX6", "DMIC2", "DMIC2"},
  5970. {"DMIC MUX6", "DMIC3", "DMIC3"},
  5971. {"DMIC MUX6", "DMIC4", "DMIC4"},
  5972. {"DMIC MUX6", "DMIC5", "DMIC5"},
  5973. {"AMIC MUX6", "ADC1", "ADC1"},
  5974. {"AMIC MUX6", "ADC2", "ADC2"},
  5975. {"AMIC MUX6", "ADC3", "ADC3"},
  5976. {"AMIC MUX6", "ADC4", "ADC4"},
  5977. {"AMIC MUX6", "ADC5", "ADC5"},
  5978. {"AMIC MUX6", "ADC6", "ADC6"},
  5979. {"DMIC MUX7", "DMIC0", "DMIC0"},
  5980. {"DMIC MUX7", "DMIC1", "DMIC1"},
  5981. {"DMIC MUX7", "DMIC2", "DMIC2"},
  5982. {"DMIC MUX7", "DMIC3", "DMIC3"},
  5983. {"DMIC MUX7", "DMIC4", "DMIC4"},
  5984. {"DMIC MUX7", "DMIC5", "DMIC5"},
  5985. {"AMIC MUX7", "ADC1", "ADC1"},
  5986. {"AMIC MUX7", "ADC2", "ADC2"},
  5987. {"AMIC MUX7", "ADC3", "ADC3"},
  5988. {"AMIC MUX7", "ADC4", "ADC4"},
  5989. {"AMIC MUX7", "ADC5", "ADC5"},
  5990. {"AMIC MUX7", "ADC6", "ADC6"},
  5991. {"DMIC MUX8", "DMIC0", "DMIC0"},
  5992. {"DMIC MUX8", "DMIC1", "DMIC1"},
  5993. {"DMIC MUX8", "DMIC2", "DMIC2"},
  5994. {"DMIC MUX8", "DMIC3", "DMIC3"},
  5995. {"DMIC MUX8", "DMIC4", "DMIC4"},
  5996. {"DMIC MUX8", "DMIC5", "DMIC5"},
  5997. {"AMIC MUX8", "ADC1", "ADC1"},
  5998. {"AMIC MUX8", "ADC2", "ADC2"},
  5999. {"AMIC MUX8", "ADC3", "ADC3"},
  6000. {"AMIC MUX8", "ADC4", "ADC4"},
  6001. {"AMIC MUX8", "ADC5", "ADC5"},
  6002. {"AMIC MUX8", "ADC6", "ADC6"},
  6003. {"DMIC MUX10", "DMIC0", "DMIC0"},
  6004. {"DMIC MUX10", "DMIC1", "DMIC1"},
  6005. {"DMIC MUX10", "DMIC2", "DMIC2"},
  6006. {"DMIC MUX10", "DMIC3", "DMIC3"},
  6007. {"DMIC MUX10", "DMIC4", "DMIC4"},
  6008. {"DMIC MUX10", "DMIC5", "DMIC5"},
  6009. {"AMIC MUX10", "ADC1", "ADC1"},
  6010. {"AMIC MUX10", "ADC2", "ADC2"},
  6011. {"AMIC MUX10", "ADC3", "ADC3"},
  6012. {"AMIC MUX10", "ADC4", "ADC4"},
  6013. {"AMIC MUX10", "ADC5", "ADC5"},
  6014. {"AMIC MUX10", "ADC6", "ADC6"},
  6015. {"DMIC MUX11", "DMIC0", "DMIC0"},
  6016. {"DMIC MUX11", "DMIC1", "DMIC1"},
  6017. {"DMIC MUX11", "DMIC2", "DMIC2"},
  6018. {"DMIC MUX11", "DMIC3", "DMIC3"},
  6019. {"DMIC MUX11", "DMIC4", "DMIC4"},
  6020. {"DMIC MUX11", "DMIC5", "DMIC5"},
  6021. {"AMIC MUX11", "ADC1", "ADC1"},
  6022. {"AMIC MUX11", "ADC2", "ADC2"},
  6023. {"AMIC MUX11", "ADC3", "ADC3"},
  6024. {"AMIC MUX11", "ADC4", "ADC4"},
  6025. {"AMIC MUX11", "ADC5", "ADC5"},
  6026. {"AMIC MUX11", "ADC6", "ADC6"},
  6027. {"DMIC MUX12", "DMIC0", "DMIC0"},
  6028. {"DMIC MUX12", "DMIC1", "DMIC1"},
  6029. {"DMIC MUX12", "DMIC2", "DMIC2"},
  6030. {"DMIC MUX12", "DMIC3", "DMIC3"},
  6031. {"DMIC MUX12", "DMIC4", "DMIC4"},
  6032. {"DMIC MUX12", "DMIC5", "DMIC5"},
  6033. {"AMIC MUX12", "ADC1", "ADC1"},
  6034. {"AMIC MUX12", "ADC2", "ADC2"},
  6035. {"AMIC MUX12", "ADC3", "ADC3"},
  6036. {"AMIC MUX12", "ADC4", "ADC4"},
  6037. {"AMIC MUX12", "ADC5", "ADC5"},
  6038. {"AMIC MUX12", "ADC6", "ADC6"},
  6039. {"DMIC MUX13", "DMIC0", "DMIC0"},
  6040. {"DMIC MUX13", "DMIC1", "DMIC1"},
  6041. {"DMIC MUX13", "DMIC2", "DMIC2"},
  6042. {"DMIC MUX13", "DMIC3", "DMIC3"},
  6043. {"DMIC MUX13", "DMIC4", "DMIC4"},
  6044. {"DMIC MUX13", "DMIC5", "DMIC5"},
  6045. {"AMIC MUX13", "ADC1", "ADC1"},
  6046. {"AMIC MUX13", "ADC2", "ADC2"},
  6047. {"AMIC MUX13", "ADC3", "ADC3"},
  6048. {"AMIC MUX13", "ADC4", "ADC4"},
  6049. {"AMIC MUX13", "ADC5", "ADC5"},
  6050. {"AMIC MUX13", "ADC6", "ADC6"},
  6051. /* ADC Connections */
  6052. {"ADC1", NULL, "AMIC1"},
  6053. {"ADC2", NULL, "AMIC2"},
  6054. {"ADC3", NULL, "AMIC3"},
  6055. {"ADC4", NULL, "AMIC4"},
  6056. {"ADC5", NULL, "AMIC5"},
  6057. {"ADC6", NULL, "AMIC6"},
  6058. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  6059. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  6060. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  6061. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  6062. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  6063. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  6064. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  6065. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  6066. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  6067. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP0"},
  6068. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP1"},
  6069. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP2"},
  6070. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP0"},
  6071. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP1"},
  6072. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP2"},
  6073. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP0"},
  6074. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP1"},
  6075. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP2"},
  6076. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP0"},
  6077. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP1"},
  6078. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP2"},
  6079. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP0"},
  6080. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP1"},
  6081. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP2"},
  6082. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP0"},
  6083. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP1"},
  6084. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP2"},
  6085. {"RX INT0 SEC MIX", NULL, "RX INT0_1 MIX1"},
  6086. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  6087. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  6088. {"RX INT0 INTERP", NULL, "RX INT0 MIX2"},
  6089. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 INTERP"},
  6090. {"RX INT0 DAC", NULL, "RX INT0 DEM MUX"},
  6091. {"RX INT0 DAC", NULL, "RX_BIAS"},
  6092. {"EAR PA", NULL, "RX INT0 DAC"},
  6093. {"EAR", NULL, "EAR PA"},
  6094. {"SPL SRC0 MUX", "SRC_IN_HPHL", "RX INT1_1 MIX1"},
  6095. {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 MIX1"},
  6096. {"RX INT1 SPLINE MIX", "HPHL Switch", "SPL SRC0 MUX"},
  6097. {"RX INT1_1 NATIVE MUX", "ON", "RX INT1_1 MIX1"},
  6098. {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 NATIVE MUX"},
  6099. {"RX INT1_1 NATIVE MUX", NULL, "RX INT1 NATIVE SUPPLY"},
  6100. {"RX INT1 SEC MIX", NULL, "RX INT1 SPLINE MIX"},
  6101. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  6102. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  6103. {"RX INT1 INTERP", NULL, "RX INT1 MIX2"},
  6104. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 INTERP"},
  6105. {"RX INT1 DAC", NULL, "RX INT1 DEM MUX"},
  6106. {"RX INT1 DAC", NULL, "RX_BIAS"},
  6107. {"HPHL PA", NULL, "RX INT1 DAC"},
  6108. {"HPHL", NULL, "HPHL PA"},
  6109. {"SPL SRC1 MUX", "SRC_IN_HPHR", "RX INT2_1 MIX1"},
  6110. {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 MIX1"},
  6111. {"RX INT2 SPLINE MIX", "HPHR Switch", "SPL SRC1 MUX"},
  6112. {"RX INT2_1 NATIVE MUX", "ON", "RX INT2_1 MIX1"},
  6113. {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 NATIVE MUX"},
  6114. {"RX INT2_1 NATIVE MUX", NULL, "RX INT2 NATIVE SUPPLY"},
  6115. {"RX INT2 SEC MIX", NULL, "RX INT2 SPLINE MIX"},
  6116. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  6117. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  6118. {"RX INT2 INTERP", NULL, "RX INT2 MIX2"},
  6119. {"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 INTERP"},
  6120. {"RX INT2 DAC", NULL, "RX INT2 DEM MUX"},
  6121. {"RX INT2 DAC", NULL, "RX_BIAS"},
  6122. {"HPHR PA", NULL, "RX INT2 DAC"},
  6123. {"HPHR", NULL, "HPHR PA"},
  6124. {"SPL SRC0 MUX", "SRC_IN_LO1", "RX INT3_1 MIX1"},
  6125. {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 MIX1"},
  6126. {"RX INT3 SPLINE MIX", "LO1 Switch", "SPL SRC0 MUX"},
  6127. {"RX INT3_1 NATIVE MUX", "ON", "RX INT3_1 MIX1"},
  6128. {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 NATIVE MUX"},
  6129. {"RX INT3_1 NATIVE MUX", NULL, "RX INT3 NATIVE SUPPLY"},
  6130. {"RX INT3 SEC MIX", NULL, "RX INT3 SPLINE MIX"},
  6131. {"RX INT3 MIX2", NULL, "RX INT3 SEC MIX"},
  6132. {"RX INT3 MIX2", NULL, "RX INT3 MIX2 INP"},
  6133. {"RX INT3 INTERP", NULL, "RX INT3 MIX2"},
  6134. {"RX INT3 DAC", NULL, "RX INT3 INTERP"},
  6135. {"RX INT3 DAC", NULL, "RX_BIAS"},
  6136. {"LINEOUT1 PA", NULL, "RX INT3 DAC"},
  6137. {"LINEOUT1", NULL, "LINEOUT1 PA"},
  6138. {"SPL SRC1 MUX", "SRC_IN_LO2", "RX INT4_1 MIX1"},
  6139. {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 MIX1"},
  6140. {"RX INT4 SPLINE MIX", "LO2 Switch", "SPL SRC1 MUX"},
  6141. {"RX INT4_1 NATIVE MUX", "ON", "RX INT4_1 MIX1"},
  6142. {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 NATIVE MUX"},
  6143. {"RX INT4_1 NATIVE MUX", NULL, "RX INT4 NATIVE SUPPLY"},
  6144. {"RX INT4 SEC MIX", NULL, "RX INT4 SPLINE MIX"},
  6145. {"RX INT4 MIX2", NULL, "RX INT4 SEC MIX"},
  6146. {"RX INT4 MIX2", NULL, "RX INT4 MIX2 INP"},
  6147. {"RX INT4 INTERP", NULL, "RX INT4 MIX2"},
  6148. {"RX INT4 DAC", NULL, "RX INT4 INTERP"},
  6149. {"RX INT4 DAC", NULL, "RX_BIAS"},
  6150. {"LINEOUT2 PA", NULL, "RX INT4 DAC"},
  6151. {"LINEOUT2", NULL, "LINEOUT2 PA"},
  6152. {"SPL SRC2 MUX", "SRC_IN_LO3", "RX INT5_1 MIX1"},
  6153. {"RX INT5 SPLINE MIX", NULL, "RX INT5_1 MIX1"},
  6154. {"RX INT5 SPLINE MIX", "LO3 Switch", "SPL SRC2 MUX"},
  6155. {"RX INT5 SEC MIX", NULL, "RX INT5 SPLINE MIX"},
  6156. {"RX INT5 MIX2", NULL, "RX INT5 SEC MIX"},
  6157. {"RX INT5 INTERP", NULL, "RX INT5 MIX2"},
  6158. {"RX INT5 VBAT", "LO3 VBAT Enable", "RX INT5 INTERP"},
  6159. {"RX INT5 DAC", NULL, "RX INT5 VBAT"},
  6160. {"RX INT5 DAC", NULL, "RX INT5 INTERP"},
  6161. {"RX INT5 DAC", NULL, "RX_BIAS"},
  6162. {"LINEOUT3 PA", NULL, "RX INT5 DAC"},
  6163. {"LINEOUT3", NULL, "LINEOUT3 PA"},
  6164. {"SPL SRC3 MUX", "SRC_IN_LO4", "RX INT6_1 MIX1"},
  6165. {"RX INT6 SPLINE MIX", NULL, "RX INT6_1 MIX1"},
  6166. {"RX INT6 SPLINE MIX", "LO4 Switch", "SPL SRC3 MUX"},
  6167. {"RX INT6 SEC MIX", NULL, "RX INT6 SPLINE MIX"},
  6168. {"RX INT6 MIX2", NULL, "RX INT6 SEC MIX"},
  6169. {"RX INT6 INTERP", NULL, "RX INT6 MIX2"},
  6170. {"RX INT6 VBAT", "LO4 VBAT Enable", "RX INT6 INTERP"},
  6171. {"RX INT6 DAC", NULL, "RX INT6 VBAT"},
  6172. {"RX INT6 DAC", NULL, "RX INT6 INTERP"},
  6173. {"RX INT6 DAC", NULL, "RX_BIAS"},
  6174. {"LINEOUT4 PA", NULL, "RX INT6 DAC"},
  6175. {"LINEOUT4", NULL, "LINEOUT4 PA"},
  6176. {"SPL SRC2 MUX", "SRC_IN_SPKRL", "RX INT7_1 MIX1"},
  6177. {"RX INT7 SPLINE MIX", NULL, "RX INT7_1 MIX1"},
  6178. {"RX INT7 SPLINE MIX", "SPKRL Switch", "SPL SRC2 MUX"},
  6179. {"RX INT7 SEC MIX", NULL, "RX INT7 SPLINE MIX"},
  6180. {"RX INT7 MIX2", NULL, "RX INT7 SEC MIX"},
  6181. {"RX INT7 MIX2", NULL, "RX INT7 MIX2 INP"},
  6182. {"RX INT7 INTERP", NULL, "RX INT7 MIX2"},
  6183. {"RX INT7 VBAT", "SPKRL VBAT Enable", "RX INT7 INTERP"},
  6184. {"RX INT7 CHAIN", NULL, "RX INT7 VBAT"},
  6185. {"RX INT7 CHAIN", NULL, "RX INT7 INTERP"},
  6186. {"RX INT7 CHAIN", NULL, "RX_BIAS"},
  6187. {"SPK1 OUT", NULL, "RX INT7 CHAIN"},
  6188. {"ANC SPKR PA Enable", "Switch", "RX INT7 CHAIN"},
  6189. {"ANC SPK1 PA", NULL, "ANC SPKR PA Enable"},
  6190. {"SPK1 OUT", NULL, "ANC SPK1 PA"},
  6191. {"SPL SRC3 MUX", "SRC_IN_SPKRR", "RX INT8_1 MIX1"},
  6192. {"RX INT8 SPLINE MIX", NULL, "RX INT8_1 MIX1"},
  6193. {"RX INT8 SPLINE MIX", "SPKRR Switch", "SPL SRC3 MUX"},
  6194. {"RX INT8 SEC MIX", NULL, "RX INT8 SPLINE MIX"},
  6195. {"RX INT8 INTERP", NULL, "RX INT8 SEC MIX"},
  6196. {"RX INT8 VBAT", "SPKRR VBAT Enable", "RX INT8 INTERP"},
  6197. {"RX INT8 CHAIN", NULL, "RX INT8 VBAT"},
  6198. {"RX INT8 CHAIN", NULL, "RX INT8 INTERP"},
  6199. {"RX INT8 CHAIN", NULL, "RX_BIAS"},
  6200. {"SPK2 OUT", NULL, "RX INT8 CHAIN"},
  6201. {"ANC0 FB MUX", "ANC_IN_EAR", "RX INT0 MIX2"},
  6202. {"ANC0 FB MUX", "ANC_IN_HPHL", "RX INT1 MIX2"},
  6203. {"ANC0 FB MUX", "ANC_IN_LO1", "RX INT3 MIX2"},
  6204. {"ANC0 FB MUX", "ANC_IN_EAR_SPKR", "RX INT7 MIX2"},
  6205. {"ANC1 FB MUX", "ANC_IN_HPHR", "RX INT2 MIX2"},
  6206. {"ANC1 FB MUX", "ANC_IN_LO2", "RX INT4 MIX2"},
  6207. {"ANC HPHL Enable", "Switch", "ADC MUX10"},
  6208. {"ANC HPHL Enable", "Switch", "ADC MUX11"},
  6209. {"RX INT1 MIX2", NULL, "ANC HPHL Enable"},
  6210. {"ANC HPHR Enable", "Switch", "ADC MUX12"},
  6211. {"ANC HPHR Enable", "Switch", "ADC MUX13"},
  6212. {"RX INT2 MIX2", NULL, "ANC HPHR Enable"},
  6213. {"ANC EAR Enable", "Switch", "ADC MUX10"},
  6214. {"ANC EAR Enable", "Switch", "ADC MUX11"},
  6215. {"RX INT0 MIX2", NULL, "ANC EAR Enable"},
  6216. {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX10"},
  6217. {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX11"},
  6218. {"RX INT7 MIX2", NULL, "ANC OUT EAR SPKR Enable"},
  6219. {"ANC LINEOUT1 Enable", "Switch", "ADC MUX10"},
  6220. {"ANC LINEOUT1 Enable", "Switch", "ADC MUX11"},
  6221. {"RX INT3 MIX2", NULL, "ANC LINEOUT1 Enable"},
  6222. {"ANC LINEOUT2 Enable", "Switch", "ADC MUX12"},
  6223. {"ANC LINEOUT2 Enable", "Switch", "ADC MUX13"},
  6224. {"RX INT4 MIX2", NULL, "ANC LINEOUT2 Enable"},
  6225. {"ANC EAR PA", NULL, "RX INT0 DAC"},
  6226. {"ANC EAR", NULL, "ANC EAR PA"},
  6227. {"ANC HPHL PA", NULL, "RX INT1 DAC"},
  6228. {"ANC HPHL", NULL, "ANC HPHL PA"},
  6229. {"ANC HPHR PA", NULL, "RX INT2 DAC"},
  6230. {"ANC HPHR", NULL, "ANC HPHR PA"},
  6231. {"ANC LINEOUT1 PA", NULL, "RX INT3 DAC"},
  6232. {"ANC LINEOUT1", NULL, "ANC LINEOUT1 PA"},
  6233. {"ANC LINEOUT2 PA", NULL, "RX INT4 DAC"},
  6234. {"ANC LINEOUT2", NULL, "ANC LINEOUT2 PA"},
  6235. /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
  6236. {"SLIM RX0 MUX", "AIF1_PB", "AIF1 PB"},
  6237. {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
  6238. {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
  6239. {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
  6240. {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
  6241. {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
  6242. {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
  6243. {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
  6244. /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
  6245. {"SLIM RX0 MUX", "AIF2_PB", "AIF2 PB"},
  6246. {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
  6247. {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
  6248. {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
  6249. {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
  6250. {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
  6251. {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
  6252. {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
  6253. /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
  6254. {"SLIM RX0 MUX", "AIF3_PB", "AIF3 PB"},
  6255. {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
  6256. {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
  6257. {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
  6258. {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
  6259. {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
  6260. {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
  6261. {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
  6262. /* SLIM_MUX("AIF4_PB", "AIF4 PB"),*/
  6263. {"SLIM RX0 MUX", "AIF4_PB", "AIF4 PB"},
  6264. {"SLIM RX1 MUX", "AIF4_PB", "AIF4 PB"},
  6265. {"SLIM RX2 MUX", "AIF4_PB", "AIF4 PB"},
  6266. {"SLIM RX3 MUX", "AIF4_PB", "AIF4 PB"},
  6267. {"SLIM RX4 MUX", "AIF4_PB", "AIF4 PB"},
  6268. {"SLIM RX5 MUX", "AIF4_PB", "AIF4 PB"},
  6269. {"SLIM RX6 MUX", "AIF4_PB", "AIF4 PB"},
  6270. {"SLIM RX7 MUX", "AIF4_PB", "AIF4 PB"},
  6271. /* SLIM_MUX("AIF_MIX1_PB", "AIF MIX1 PB"),*/
  6272. {"SLIM RX0 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6273. {"SLIM RX1 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6274. {"SLIM RX2 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6275. {"SLIM RX3 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6276. {"SLIM RX4 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6277. {"SLIM RX5 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6278. {"SLIM RX6 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6279. {"SLIM RX7 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6280. {"SLIM RX0", NULL, "SLIM RX0 MUX"},
  6281. {"SLIM RX1", NULL, "SLIM RX1 MUX"},
  6282. {"SLIM RX2", NULL, "SLIM RX2 MUX"},
  6283. {"SLIM RX3", NULL, "SLIM RX3 MUX"},
  6284. {"SLIM RX4", NULL, "SLIM RX4 MUX"},
  6285. {"SLIM RX5", NULL, "SLIM RX5 MUX"},
  6286. {"SLIM RX6", NULL, "SLIM RX6 MUX"},
  6287. {"SLIM RX7", NULL, "SLIM RX7 MUX"},
  6288. {"RX INT0_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6289. {"RX INT0_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6290. {"RX INT0_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6291. {"RX INT0_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6292. {"RX INT0_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6293. {"RX INT0_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6294. {"RX INT0_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6295. {"RX INT0_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6296. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  6297. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  6298. {"RX INT0_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6299. {"RX INT0_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6300. {"RX INT0_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6301. {"RX INT0_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6302. {"RX INT0_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6303. {"RX INT0_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6304. {"RX INT0_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6305. {"RX INT0_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6306. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  6307. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  6308. {"RX INT0_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6309. {"RX INT0_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6310. {"RX INT0_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6311. {"RX INT0_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6312. {"RX INT0_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6313. {"RX INT0_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6314. {"RX INT0_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6315. {"RX INT0_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6316. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  6317. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  6318. /* MIXing path INT0 */
  6319. {"RX INT0_2 MUX", "RX0", "SLIM RX0"},
  6320. {"RX INT0_2 MUX", "RX1", "SLIM RX1"},
  6321. {"RX INT0_2 MUX", "RX2", "SLIM RX2"},
  6322. {"RX INT0_2 MUX", "RX3", "SLIM RX3"},
  6323. {"RX INT0_2 MUX", "RX4", "SLIM RX4"},
  6324. {"RX INT0_2 MUX", "RX5", "SLIM RX5"},
  6325. {"RX INT0_2 MUX", "RX6", "SLIM RX6"},
  6326. {"RX INT0_2 MUX", "RX7", "SLIM RX7"},
  6327. {"RX INT0 SEC MIX", NULL, "RX INT0_2 MUX"},
  6328. /* MIXing path INT1 */
  6329. {"RX INT1_2 MUX", "RX0", "SLIM RX0"},
  6330. {"RX INT1_2 MUX", "RX1", "SLIM RX1"},
  6331. {"RX INT1_2 MUX", "RX2", "SLIM RX2"},
  6332. {"RX INT1_2 MUX", "RX3", "SLIM RX3"},
  6333. {"RX INT1_2 MUX", "RX4", "SLIM RX4"},
  6334. {"RX INT1_2 MUX", "RX5", "SLIM RX5"},
  6335. {"RX INT1_2 MUX", "RX6", "SLIM RX6"},
  6336. {"RX INT1_2 MUX", "RX7", "SLIM RX7"},
  6337. {"RX INT1 SEC MIX", NULL, "RX INT1_2 MUX"},
  6338. /* MIXing path INT2 */
  6339. {"RX INT2_2 MUX", "RX0", "SLIM RX0"},
  6340. {"RX INT2_2 MUX", "RX1", "SLIM RX1"},
  6341. {"RX INT2_2 MUX", "RX2", "SLIM RX2"},
  6342. {"RX INT2_2 MUX", "RX3", "SLIM RX3"},
  6343. {"RX INT2_2 MUX", "RX4", "SLIM RX4"},
  6344. {"RX INT2_2 MUX", "RX5", "SLIM RX5"},
  6345. {"RX INT2_2 MUX", "RX6", "SLIM RX6"},
  6346. {"RX INT2_2 MUX", "RX7", "SLIM RX7"},
  6347. {"RX INT2 SEC MIX", NULL, "RX INT2_2 MUX"},
  6348. /* MIXing path INT3 */
  6349. {"RX INT3_2 MUX", "RX0", "SLIM RX0"},
  6350. {"RX INT3_2 MUX", "RX1", "SLIM RX1"},
  6351. {"RX INT3_2 MUX", "RX2", "SLIM RX2"},
  6352. {"RX INT3_2 MUX", "RX3", "SLIM RX3"},
  6353. {"RX INT3_2 MUX", "RX4", "SLIM RX4"},
  6354. {"RX INT3_2 MUX", "RX5", "SLIM RX5"},
  6355. {"RX INT3_2 MUX", "RX6", "SLIM RX6"},
  6356. {"RX INT3_2 MUX", "RX7", "SLIM RX7"},
  6357. {"RX INT3 SEC MIX", NULL, "RX INT3_2 MUX"},
  6358. /* MIXing path INT4 */
  6359. {"RX INT4_2 MUX", "RX0", "SLIM RX0"},
  6360. {"RX INT4_2 MUX", "RX1", "SLIM RX1"},
  6361. {"RX INT4_2 MUX", "RX2", "SLIM RX2"},
  6362. {"RX INT4_2 MUX", "RX3", "SLIM RX3"},
  6363. {"RX INT4_2 MUX", "RX4", "SLIM RX4"},
  6364. {"RX INT4_2 MUX", "RX5", "SLIM RX5"},
  6365. {"RX INT4_2 MUX", "RX6", "SLIM RX6"},
  6366. {"RX INT4_2 MUX", "RX7", "SLIM RX7"},
  6367. {"RX INT4 SEC MIX", NULL, "RX INT4_2 MUX"},
  6368. /* MIXing path INT5 */
  6369. {"RX INT5_2 MUX", "RX0", "SLIM RX0"},
  6370. {"RX INT5_2 MUX", "RX1", "SLIM RX1"},
  6371. {"RX INT5_2 MUX", "RX2", "SLIM RX2"},
  6372. {"RX INT5_2 MUX", "RX3", "SLIM RX3"},
  6373. {"RX INT5_2 MUX", "RX4", "SLIM RX4"},
  6374. {"RX INT5_2 MUX", "RX5", "SLIM RX5"},
  6375. {"RX INT5_2 MUX", "RX6", "SLIM RX6"},
  6376. {"RX INT5_2 MUX", "RX7", "SLIM RX7"},
  6377. {"RX INT5 SEC MIX", NULL, "RX INT5_2 MUX"},
  6378. /* MIXing path INT6 */
  6379. {"RX INT6_2 MUX", "RX0", "SLIM RX0"},
  6380. {"RX INT6_2 MUX", "RX1", "SLIM RX1"},
  6381. {"RX INT6_2 MUX", "RX2", "SLIM RX2"},
  6382. {"RX INT6_2 MUX", "RX3", "SLIM RX3"},
  6383. {"RX INT6_2 MUX", "RX4", "SLIM RX4"},
  6384. {"RX INT6_2 MUX", "RX5", "SLIM RX5"},
  6385. {"RX INT6_2 MUX", "RX6", "SLIM RX6"},
  6386. {"RX INT6_2 MUX", "RX7", "SLIM RX7"},
  6387. {"RX INT6 SEC MIX", NULL, "RX INT6_2 MUX"},
  6388. /* MIXing path INT7 */
  6389. {"RX INT7_2 MUX", "RX0", "SLIM RX0"},
  6390. {"RX INT7_2 MUX", "RX1", "SLIM RX1"},
  6391. {"RX INT7_2 MUX", "RX2", "SLIM RX2"},
  6392. {"RX INT7_2 MUX", "RX3", "SLIM RX3"},
  6393. {"RX INT7_2 MUX", "RX4", "SLIM RX4"},
  6394. {"RX INT7_2 MUX", "RX5", "SLIM RX5"},
  6395. {"RX INT7_2 MUX", "RX6", "SLIM RX6"},
  6396. {"RX INT7_2 MUX", "RX7", "SLIM RX7"},
  6397. {"RX INT7 SEC MIX", NULL, "RX INT7_2 MUX"},
  6398. /* MIXing path INT8 */
  6399. {"RX INT8_2 MUX", "RX0", "SLIM RX0"},
  6400. {"RX INT8_2 MUX", "RX1", "SLIM RX1"},
  6401. {"RX INT8_2 MUX", "RX2", "SLIM RX2"},
  6402. {"RX INT8_2 MUX", "RX3", "SLIM RX3"},
  6403. {"RX INT8_2 MUX", "RX4", "SLIM RX4"},
  6404. {"RX INT8_2 MUX", "RX5", "SLIM RX5"},
  6405. {"RX INT8_2 MUX", "RX6", "SLIM RX6"},
  6406. {"RX INT8_2 MUX", "RX7", "SLIM RX7"},
  6407. {"RX INT8 SEC MIX", NULL, "RX INT8_2 MUX"},
  6408. {"RX INT1_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6409. {"RX INT1_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6410. {"RX INT1_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6411. {"RX INT1_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6412. {"RX INT1_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6413. {"RX INT1_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6414. {"RX INT1_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6415. {"RX INT1_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6416. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  6417. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  6418. {"RX INT1_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6419. {"RX INT1_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6420. {"RX INT1_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6421. {"RX INT1_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6422. {"RX INT1_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6423. {"RX INT1_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6424. {"RX INT1_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6425. {"RX INT1_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6426. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  6427. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  6428. {"RX INT1_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6429. {"RX INT1_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6430. {"RX INT1_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6431. {"RX INT1_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6432. {"RX INT1_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6433. {"RX INT1_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6434. {"RX INT1_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6435. {"RX INT1_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6436. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  6437. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  6438. {"RX INT2_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6439. {"RX INT2_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6440. {"RX INT2_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6441. {"RX INT2_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6442. {"RX INT2_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6443. {"RX INT2_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6444. {"RX INT2_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6445. {"RX INT2_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6446. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  6447. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  6448. {"RX INT2_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6449. {"RX INT2_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6450. {"RX INT2_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6451. {"RX INT2_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6452. {"RX INT2_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6453. {"RX INT2_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6454. {"RX INT2_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6455. {"RX INT2_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6456. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  6457. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  6458. {"RX INT2_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6459. {"RX INT2_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6460. {"RX INT2_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6461. {"RX INT2_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6462. {"RX INT2_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6463. {"RX INT2_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6464. {"RX INT2_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6465. {"RX INT2_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6466. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  6467. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  6468. {"RX INT3_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6469. {"RX INT3_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6470. {"RX INT3_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6471. {"RX INT3_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6472. {"RX INT3_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6473. {"RX INT3_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6474. {"RX INT3_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6475. {"RX INT3_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6476. {"RX INT3_1 MIX1 INP0", "IIR0", "IIR0"},
  6477. {"RX INT3_1 MIX1 INP0", "IIR1", "IIR1"},
  6478. {"RX INT3_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6479. {"RX INT3_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6480. {"RX INT3_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6481. {"RX INT3_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6482. {"RX INT3_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6483. {"RX INT3_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6484. {"RX INT3_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6485. {"RX INT3_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6486. {"RX INT3_1 MIX1 INP1", "IIR0", "IIR0"},
  6487. {"RX INT3_1 MIX1 INP1", "IIR1", "IIR1"},
  6488. {"RX INT3_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6489. {"RX INT3_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6490. {"RX INT3_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6491. {"RX INT3_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6492. {"RX INT3_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6493. {"RX INT3_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6494. {"RX INT3_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6495. {"RX INT3_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6496. {"RX INT3_1 MIX1 INP2", "IIR0", "IIR0"},
  6497. {"RX INT3_1 MIX1 INP2", "IIR1", "IIR1"},
  6498. {"RX INT4_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6499. {"RX INT4_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6500. {"RX INT4_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6501. {"RX INT4_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6502. {"RX INT4_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6503. {"RX INT4_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6504. {"RX INT4_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6505. {"RX INT4_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6506. {"RX INT4_1 MIX1 INP0", "IIR0", "IIR0"},
  6507. {"RX INT4_1 MIX1 INP0", "IIR1", "IIR1"},
  6508. {"RX INT4_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6509. {"RX INT4_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6510. {"RX INT4_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6511. {"RX INT4_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6512. {"RX INT4_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6513. {"RX INT4_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6514. {"RX INT4_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6515. {"RX INT4_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6516. {"RX INT4_1 MIX1 INP1", "IIR0", "IIR0"},
  6517. {"RX INT4_1 MIX1 INP1", "IIR1", "IIR1"},
  6518. {"RX INT4_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6519. {"RX INT4_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6520. {"RX INT4_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6521. {"RX INT4_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6522. {"RX INT4_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6523. {"RX INT4_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6524. {"RX INT4_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6525. {"RX INT4_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6526. {"RX INT4_1 MIX1 INP2", "IIR0", "IIR0"},
  6527. {"RX INT4_1 MIX1 INP2", "IIR1", "IIR1"},
  6528. {"RX INT5_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6529. {"RX INT5_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6530. {"RX INT5_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6531. {"RX INT5_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6532. {"RX INT5_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6533. {"RX INT5_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6534. {"RX INT5_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6535. {"RX INT5_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6536. {"RX INT5_1 MIX1 INP0", "IIR0", "IIR0"},
  6537. {"RX INT5_1 MIX1 INP0", "IIR1", "IIR1"},
  6538. {"RX INT5_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6539. {"RX INT5_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6540. {"RX INT5_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6541. {"RX INT5_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6542. {"RX INT5_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6543. {"RX INT5_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6544. {"RX INT5_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6545. {"RX INT5_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6546. {"RX INT5_1 MIX1 INP1", "IIR0", "IIR0"},
  6547. {"RX INT5_1 MIX1 INP1", "IIR1", "IIR1"},
  6548. {"RX INT5_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6549. {"RX INT5_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6550. {"RX INT5_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6551. {"RX INT5_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6552. {"RX INT5_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6553. {"RX INT5_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6554. {"RX INT5_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6555. {"RX INT5_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6556. {"RX INT5_1 MIX1 INP2", "IIR0", "IIR0"},
  6557. {"RX INT5_1 MIX1 INP2", "IIR1", "IIR1"},
  6558. {"RX INT6_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6559. {"RX INT6_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6560. {"RX INT6_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6561. {"RX INT6_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6562. {"RX INT6_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6563. {"RX INT6_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6564. {"RX INT6_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6565. {"RX INT6_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6566. {"RX INT6_1 MIX1 INP0", "IIR0", "IIR0"},
  6567. {"RX INT6_1 MIX1 INP0", "IIR1", "IIR1"},
  6568. {"RX INT6_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6569. {"RX INT6_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6570. {"RX INT6_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6571. {"RX INT6_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6572. {"RX INT6_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6573. {"RX INT6_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6574. {"RX INT6_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6575. {"RX INT6_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6576. {"RX INT6_1 MIX1 INP1", "IIR0", "IIR0"},
  6577. {"RX INT6_1 MIX1 INP1", "IIR1", "IIR1"},
  6578. {"RX INT6_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6579. {"RX INT6_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6580. {"RX INT6_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6581. {"RX INT6_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6582. {"RX INT6_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6583. {"RX INT6_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6584. {"RX INT6_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6585. {"RX INT6_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6586. {"RX INT6_1 MIX1 INP2", "IIR0", "IIR0"},
  6587. {"RX INT6_1 MIX1 INP2", "IIR1", "IIR1"},
  6588. {"RX INT7_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6589. {"RX INT7_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6590. {"RX INT7_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6591. {"RX INT7_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6592. {"RX INT7_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6593. {"RX INT7_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6594. {"RX INT7_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6595. {"RX INT7_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6596. {"RX INT7_1 MIX1 INP0", "IIR0", "IIR0"},
  6597. {"RX INT7_1 MIX1 INP0", "IIR1", "IIR1"},
  6598. {"RX INT7_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6599. {"RX INT7_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6600. {"RX INT7_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6601. {"RX INT7_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6602. {"RX INT7_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6603. {"RX INT7_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6604. {"RX INT7_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6605. {"RX INT7_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6606. {"RX INT7_1 MIX1 INP1", "IIR0", "IIR0"},
  6607. {"RX INT7_1 MIX1 INP1", "IIR1", "IIR1"},
  6608. {"RX INT7_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6609. {"RX INT7_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6610. {"RX INT7_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6611. {"RX INT7_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6612. {"RX INT7_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6613. {"RX INT7_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6614. {"RX INT7_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6615. {"RX INT7_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6616. {"RX INT7_1 MIX1 INP2", "IIR0", "IIR0"},
  6617. {"RX INT7_1 MIX1 INP2", "IIR1", "IIR1"},
  6618. {"RX INT8_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6619. {"RX INT8_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6620. {"RX INT8_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6621. {"RX INT8_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6622. {"RX INT8_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6623. {"RX INT8_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6624. {"RX INT8_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6625. {"RX INT8_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6626. {"RX INT8_1 MIX1 INP0", "IIR0", "IIR0"},
  6627. {"RX INT8_1 MIX1 INP0", "IIR1", "IIR1"},
  6628. {"RX INT8_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6629. {"RX INT8_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6630. {"RX INT8_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6631. {"RX INT8_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6632. {"RX INT8_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6633. {"RX INT8_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6634. {"RX INT8_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6635. {"RX INT8_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6636. {"RX INT8_1 MIX1 INP1", "IIR0", "IIR0"},
  6637. {"RX INT8_1 MIX1 INP1", "IIR1", "IIR1"},
  6638. {"RX INT8_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6639. {"RX INT8_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6640. {"RX INT8_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6641. {"RX INT8_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6642. {"RX INT8_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6643. {"RX INT8_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6644. {"RX INT8_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6645. {"RX INT8_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6646. {"RX INT8_1 MIX1 INP2", "IIR0", "IIR0"},
  6647. {"RX INT8_1 MIX1 INP2", "IIR1", "IIR1"},
  6648. /* SRC0, SRC1 inputs to Sidetone RX Mixer
  6649. * on RX0, RX1, RX2, RX3, RX4 and RX7 chains
  6650. */
  6651. {"IIR0", NULL, "IIR0 INP0 MUX"},
  6652. {"IIR0 INP0 MUX", "DEC0", "ADC MUX0"},
  6653. {"IIR0 INP0 MUX", "DEC1", "ADC MUX1"},
  6654. {"IIR0 INP0 MUX", "DEC2", "ADC MUX2"},
  6655. {"IIR0 INP0 MUX", "DEC3", "ADC MUX3"},
  6656. {"IIR0 INP0 MUX", "DEC4", "ADC MUX4"},
  6657. {"IIR0 INP0 MUX", "DEC5", "ADC MUX5"},
  6658. {"IIR0 INP0 MUX", "DEC6", "ADC MUX6"},
  6659. {"IIR0 INP0 MUX", "DEC7", "ADC MUX7"},
  6660. {"IIR0 INP0 MUX", "DEC8", "ADC MUX8"},
  6661. {"IIR0 INP0 MUX", "RX0", "SLIM RX0"},
  6662. {"IIR0 INP0 MUX", "RX1", "SLIM RX1"},
  6663. {"IIR0 INP0 MUX", "RX2", "SLIM RX2"},
  6664. {"IIR0 INP0 MUX", "RX3", "SLIM RX3"},
  6665. {"IIR0 INP0 MUX", "RX4", "SLIM RX4"},
  6666. {"IIR0 INP0 MUX", "RX5", "SLIM RX5"},
  6667. {"IIR0 INP0 MUX", "RX6", "SLIM RX6"},
  6668. {"IIR0 INP0 MUX", "RX7", "SLIM RX7"},
  6669. {"IIR0", NULL, "IIR0 INP1 MUX"},
  6670. {"IIR0 INP1 MUX", "DEC0", "ADC MUX0"},
  6671. {"IIR0 INP1 MUX", "DEC1", "ADC MUX1"},
  6672. {"IIR0 INP1 MUX", "DEC2", "ADC MUX2"},
  6673. {"IIR0 INP1 MUX", "DEC3", "ADC MUX3"},
  6674. {"IIR0 INP1 MUX", "DEC4", "ADC MUX4"},
  6675. {"IIR0 INP1 MUX", "DEC5", "ADC MUX5"},
  6676. {"IIR0 INP1 MUX", "DEC6", "ADC MUX6"},
  6677. {"IIR0 INP1 MUX", "DEC7", "ADC MUX7"},
  6678. {"IIR0 INP1 MUX", "DEC8", "ADC MUX8"},
  6679. {"IIR0 INP1 MUX", "RX0", "SLIM RX0"},
  6680. {"IIR0 INP1 MUX", "RX1", "SLIM RX1"},
  6681. {"IIR0 INP1 MUX", "RX2", "SLIM RX2"},
  6682. {"IIR0 INP1 MUX", "RX3", "SLIM RX3"},
  6683. {"IIR0 INP1 MUX", "RX4", "SLIM RX4"},
  6684. {"IIR0 INP1 MUX", "RX5", "SLIM RX5"},
  6685. {"IIR0 INP1 MUX", "RX6", "SLIM RX6"},
  6686. {"IIR0 INP1 MUX", "RX7", "SLIM RX7"},
  6687. {"IIR0", NULL, "IIR0 INP2 MUX"},
  6688. {"IIR0 INP2 MUX", "DEC0", "ADC MUX0"},
  6689. {"IIR0 INP2 MUX", "DEC1", "ADC MUX1"},
  6690. {"IIR0 INP2 MUX", "DEC2", "ADC MUX2"},
  6691. {"IIR0 INP2 MUX", "DEC3", "ADC MUX3"},
  6692. {"IIR0 INP2 MUX", "DEC4", "ADC MUX4"},
  6693. {"IIR0 INP2 MUX", "DEC5", "ADC MUX5"},
  6694. {"IIR0 INP2 MUX", "DEC6", "ADC MUX6"},
  6695. {"IIR0 INP2 MUX", "DEC7", "ADC MUX7"},
  6696. {"IIR0 INP2 MUX", "DEC8", "ADC MUX8"},
  6697. {"IIR0 INP2 MUX", "RX0", "SLIM RX0"},
  6698. {"IIR0 INP2 MUX", "RX1", "SLIM RX1"},
  6699. {"IIR0 INP2 MUX", "RX2", "SLIM RX2"},
  6700. {"IIR0 INP2 MUX", "RX3", "SLIM RX3"},
  6701. {"IIR0 INP2 MUX", "RX4", "SLIM RX4"},
  6702. {"IIR0 INP2 MUX", "RX5", "SLIM RX5"},
  6703. {"IIR0 INP2 MUX", "RX6", "SLIM RX6"},
  6704. {"IIR0 INP2 MUX", "RX7", "SLIM RX7"},
  6705. {"IIR0", NULL, "IIR0 INP3 MUX"},
  6706. {"IIR0 INP3 MUX", "DEC0", "ADC MUX0"},
  6707. {"IIR0 INP3 MUX", "DEC1", "ADC MUX1"},
  6708. {"IIR0 INP3 MUX", "DEC2", "ADC MUX2"},
  6709. {"IIR0 INP3 MUX", "DEC3", "ADC MUX3"},
  6710. {"IIR0 INP3 MUX", "DEC4", "ADC MUX4"},
  6711. {"IIR0 INP3 MUX", "DEC5", "ADC MUX5"},
  6712. {"IIR0 INP3 MUX", "DEC6", "ADC MUX6"},
  6713. {"IIR0 INP3 MUX", "DEC7", "ADC MUX7"},
  6714. {"IIR0 INP3 MUX", "DEC8", "ADC MUX8"},
  6715. {"IIR0 INP3 MUX", "RX0", "SLIM RX0"},
  6716. {"IIR0 INP3 MUX", "RX1", "SLIM RX1"},
  6717. {"IIR0 INP3 MUX", "RX2", "SLIM RX2"},
  6718. {"IIR0 INP3 MUX", "RX3", "SLIM RX3"},
  6719. {"IIR0 INP3 MUX", "RX4", "SLIM RX4"},
  6720. {"IIR0 INP3 MUX", "RX5", "SLIM RX5"},
  6721. {"IIR0 INP3 MUX", "RX6", "SLIM RX6"},
  6722. {"IIR0 INP3 MUX", "RX7", "SLIM RX7"},
  6723. {"IIR1", NULL, "IIR1 INP0 MUX"},
  6724. {"IIR1 INP0 MUX", "DEC0", "ADC MUX0"},
  6725. {"IIR1 INP0 MUX", "DEC1", "ADC MUX1"},
  6726. {"IIR1 INP0 MUX", "DEC2", "ADC MUX2"},
  6727. {"IIR1 INP0 MUX", "DEC3", "ADC MUX3"},
  6728. {"IIR1 INP0 MUX", "DEC4", "ADC MUX4"},
  6729. {"IIR1 INP0 MUX", "DEC5", "ADC MUX5"},
  6730. {"IIR1 INP0 MUX", "DEC6", "ADC MUX6"},
  6731. {"IIR1 INP0 MUX", "DEC7", "ADC MUX7"},
  6732. {"IIR1 INP0 MUX", "DEC8", "ADC MUX8"},
  6733. {"IIR1 INP0 MUX", "RX0", "SLIM RX0"},
  6734. {"IIR1 INP0 MUX", "RX1", "SLIM RX1"},
  6735. {"IIR1 INP0 MUX", "RX2", "SLIM RX2"},
  6736. {"IIR1 INP0 MUX", "RX3", "SLIM RX3"},
  6737. {"IIR1 INP0 MUX", "RX4", "SLIM RX4"},
  6738. {"IIR1 INP0 MUX", "RX5", "SLIM RX5"},
  6739. {"IIR1 INP0 MUX", "RX6", "SLIM RX6"},
  6740. {"IIR1 INP0 MUX", "RX7", "SLIM RX7"},
  6741. {"IIR1", NULL, "IIR1 INP1 MUX"},
  6742. {"IIR1 INP1 MUX", "DEC0", "ADC MUX0"},
  6743. {"IIR1 INP1 MUX", "DEC1", "ADC MUX1"},
  6744. {"IIR1 INP1 MUX", "DEC2", "ADC MUX2"},
  6745. {"IIR1 INP1 MUX", "DEC3", "ADC MUX3"},
  6746. {"IIR1 INP1 MUX", "DEC4", "ADC MUX4"},
  6747. {"IIR1 INP1 MUX", "DEC5", "ADC MUX5"},
  6748. {"IIR1 INP1 MUX", "DEC6", "ADC MUX6"},
  6749. {"IIR1 INP1 MUX", "DEC7", "ADC MUX7"},
  6750. {"IIR1 INP1 MUX", "DEC8", "ADC MUX8"},
  6751. {"IIR1 INP1 MUX", "RX0", "SLIM RX0"},
  6752. {"IIR1 INP1 MUX", "RX1", "SLIM RX1"},
  6753. {"IIR1 INP1 MUX", "RX2", "SLIM RX2"},
  6754. {"IIR1 INP1 MUX", "RX3", "SLIM RX3"},
  6755. {"IIR1 INP1 MUX", "RX4", "SLIM RX4"},
  6756. {"IIR1 INP1 MUX", "RX5", "SLIM RX5"},
  6757. {"IIR1 INP1 MUX", "RX6", "SLIM RX6"},
  6758. {"IIR1 INP1 MUX", "RX7", "SLIM RX7"},
  6759. {"IIR1", NULL, "IIR1 INP2 MUX"},
  6760. {"IIR1 INP2 MUX", "DEC0", "ADC MUX0"},
  6761. {"IIR1 INP2 MUX", "DEC1", "ADC MUX1"},
  6762. {"IIR1 INP2 MUX", "DEC2", "ADC MUX2"},
  6763. {"IIR1 INP2 MUX", "DEC3", "ADC MUX3"},
  6764. {"IIR1 INP2 MUX", "DEC4", "ADC MUX4"},
  6765. {"IIR1 INP2 MUX", "DEC5", "ADC MUX5"},
  6766. {"IIR1 INP2 MUX", "DEC6", "ADC MUX6"},
  6767. {"IIR1 INP2 MUX", "DEC7", "ADC MUX7"},
  6768. {"IIR1 INP2 MUX", "DEC8", "ADC MUX8"},
  6769. {"IIR1 INP2 MUX", "RX0", "SLIM RX0"},
  6770. {"IIR1 INP2 MUX", "RX1", "SLIM RX1"},
  6771. {"IIR1 INP2 MUX", "RX2", "SLIM RX2"},
  6772. {"IIR1 INP2 MUX", "RX3", "SLIM RX3"},
  6773. {"IIR1 INP2 MUX", "RX4", "SLIM RX4"},
  6774. {"IIR1 INP2 MUX", "RX5", "SLIM RX5"},
  6775. {"IIR1 INP2 MUX", "RX6", "SLIM RX6"},
  6776. {"IIR1 INP2 MUX", "RX7", "SLIM RX7"},
  6777. {"IIR1", NULL, "IIR1 INP3 MUX"},
  6778. {"IIR1 INP3 MUX", "DEC0", "ADC MUX0"},
  6779. {"IIR1 INP3 MUX", "DEC1", "ADC MUX1"},
  6780. {"IIR1 INP3 MUX", "DEC2", "ADC MUX2"},
  6781. {"IIR1 INP3 MUX", "DEC3", "ADC MUX3"},
  6782. {"IIR1 INP3 MUX", "DEC4", "ADC MUX4"},
  6783. {"IIR1 INP3 MUX", "DEC5", "ADC MUX5"},
  6784. {"IIR1 INP3 MUX", "DEC6", "ADC MUX6"},
  6785. {"IIR1 INP3 MUX", "DEC7", "ADC MUX7"},
  6786. {"IIR1 INP3 MUX", "DEC8", "ADC MUX8"},
  6787. {"IIR1 INP3 MUX", "RX0", "SLIM RX0"},
  6788. {"IIR1 INP3 MUX", "RX1", "SLIM RX1"},
  6789. {"IIR1 INP3 MUX", "RX2", "SLIM RX2"},
  6790. {"IIR1 INP3 MUX", "RX3", "SLIM RX3"},
  6791. {"IIR1 INP3 MUX", "RX4", "SLIM RX4"},
  6792. {"IIR1 INP3 MUX", "RX5", "SLIM RX5"},
  6793. {"IIR1 INP3 MUX", "RX6", "SLIM RX6"},
  6794. {"IIR1 INP3 MUX", "RX7", "SLIM RX7"},
  6795. {"SRC0", NULL, "IIR0"},
  6796. {"SRC1", NULL, "IIR1"},
  6797. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  6798. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  6799. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  6800. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  6801. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  6802. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  6803. {"RX INT3 MIX2 INP", "SRC0", "SRC0"},
  6804. {"RX INT3 MIX2 INP", "SRC1", "SRC1"},
  6805. {"RX INT4 MIX2 INP", "SRC0", "SRC0"},
  6806. {"RX INT4 MIX2 INP", "SRC1", "SRC1"},
  6807. {"RX INT7 MIX2 INP", "SRC0", "SRC0"},
  6808. {"RX INT7 MIX2 INP", "SRC1", "SRC1"},
  6809. };
  6810. static int tasha_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
  6811. struct snd_ctl_elem_value *ucontrol)
  6812. {
  6813. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6814. u16 amic_reg;
  6815. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  6816. amic_reg = WCD9335_ANA_AMIC1;
  6817. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  6818. amic_reg = WCD9335_ANA_AMIC3;
  6819. if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
  6820. amic_reg = WCD9335_ANA_AMIC5;
  6821. ucontrol->value.integer.value[0] =
  6822. (snd_soc_read(codec, amic_reg) & WCD9335_AMIC_PWR_LVL_MASK) >>
  6823. WCD9335_AMIC_PWR_LVL_SHIFT;
  6824. return 0;
  6825. }
  6826. static int tasha_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
  6827. struct snd_ctl_elem_value *ucontrol)
  6828. {
  6829. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6830. u32 mode_val;
  6831. u16 amic_reg;
  6832. mode_val = ucontrol->value.enumerated.item[0];
  6833. dev_dbg(codec->dev, "%s: mode: %d\n",
  6834. __func__, mode_val);
  6835. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  6836. amic_reg = WCD9335_ANA_AMIC1;
  6837. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  6838. amic_reg = WCD9335_ANA_AMIC3;
  6839. if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
  6840. amic_reg = WCD9335_ANA_AMIC5;
  6841. snd_soc_update_bits(codec, amic_reg, WCD9335_AMIC_PWR_LVL_MASK,
  6842. mode_val << WCD9335_AMIC_PWR_LVL_SHIFT);
  6843. return 0;
  6844. }
  6845. static int tasha_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  6846. struct snd_ctl_elem_value *ucontrol)
  6847. {
  6848. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6849. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  6850. ucontrol->value.integer.value[0] = tasha->hph_mode;
  6851. return 0;
  6852. }
  6853. static int tasha_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  6854. struct snd_ctl_elem_value *ucontrol)
  6855. {
  6856. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6857. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  6858. u32 mode_val;
  6859. mode_val = ucontrol->value.enumerated.item[0];
  6860. dev_dbg(codec->dev, "%s: mode: %d\n",
  6861. __func__, mode_val);
  6862. if (mode_val == 0) {
  6863. dev_warn(codec->dev, "%s:Invalid HPH Mode, default to Cls-H HiFi\n",
  6864. __func__);
  6865. mode_val = CLS_H_HIFI;
  6866. }
  6867. tasha->hph_mode = mode_val;
  6868. return 0;
  6869. }
  6870. static const char *const tasha_conn_mad_text[] = {
  6871. "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6",
  6872. "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4",
  6873. "DMIC5", "NOTUSED3", "NOTUSED4"
  6874. };
  6875. static const struct soc_enum tasha_conn_mad_enum =
  6876. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_conn_mad_text),
  6877. tasha_conn_mad_text);
  6878. static int tasha_enable_ldo_h_get(struct snd_kcontrol *kcontrol,
  6879. struct snd_ctl_elem_value *ucontrol)
  6880. {
  6881. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6882. u8 val = 0;
  6883. if (codec)
  6884. val = snd_soc_read(codec, WCD9335_LDOH_MODE) & 0x80;
  6885. ucontrol->value.integer.value[0] = !!val;
  6886. return 0;
  6887. }
  6888. static int tasha_enable_ldo_h_put(struct snd_kcontrol *kcontrol,
  6889. struct snd_ctl_elem_value *ucontrol)
  6890. {
  6891. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6892. int value = ucontrol->value.integer.value[0];
  6893. bool enable;
  6894. enable = !!value;
  6895. if (codec)
  6896. tasha_codec_enable_standalone_ldo_h(codec, enable);
  6897. return 0;
  6898. }
  6899. static int tasha_mad_input_get(struct snd_kcontrol *kcontrol,
  6900. struct snd_ctl_elem_value *ucontrol)
  6901. {
  6902. u8 tasha_mad_input;
  6903. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6904. tasha_mad_input = snd_soc_read(codec,
  6905. WCD9335_SOC_MAD_INP_SEL) & 0x0F;
  6906. ucontrol->value.integer.value[0] = tasha_mad_input;
  6907. dev_dbg(codec->dev,
  6908. "%s: tasha_mad_input = %s\n", __func__,
  6909. tasha_conn_mad_text[tasha_mad_input]);
  6910. return 0;
  6911. }
  6912. static int tasha_mad_input_put(struct snd_kcontrol *kcontrol,
  6913. struct snd_ctl_elem_value *ucontrol)
  6914. {
  6915. u8 tasha_mad_input;
  6916. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6917. struct snd_soc_card *card = codec->component.card;
  6918. char mad_amic_input_widget[6];
  6919. const char *mad_input_widget;
  6920. const char *source_widget = NULL;
  6921. u32 adc, i, mic_bias_found = 0;
  6922. int ret = 0;
  6923. char *mad_input;
  6924. tasha_mad_input = ucontrol->value.integer.value[0];
  6925. if (tasha_mad_input >= ARRAY_SIZE(tasha_conn_mad_text)) {
  6926. dev_err(codec->dev,
  6927. "%s: tasha_mad_input = %d out of bounds\n",
  6928. __func__, tasha_mad_input);
  6929. return -EINVAL;
  6930. }
  6931. if (!strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED1") ||
  6932. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED2") ||
  6933. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED3") ||
  6934. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED4")) {
  6935. dev_err(codec->dev,
  6936. "%s: Unsupported tasha_mad_input = %s\n",
  6937. __func__, tasha_conn_mad_text[tasha_mad_input]);
  6938. return -EINVAL;
  6939. }
  6940. if (strnstr(tasha_conn_mad_text[tasha_mad_input],
  6941. "ADC", sizeof("ADC"))) {
  6942. mad_input = strpbrk(tasha_conn_mad_text[tasha_mad_input],
  6943. "123456");
  6944. if (!mad_input) {
  6945. dev_err(codec->dev, "%s: Invalid MAD input %s\n",
  6946. __func__,
  6947. tasha_conn_mad_text[tasha_mad_input]);
  6948. return -EINVAL;
  6949. }
  6950. ret = kstrtouint(mad_input, 10, &adc);
  6951. if ((ret < 0) || (adc > 6)) {
  6952. dev_err(codec->dev,
  6953. "%s: Invalid ADC = %s\n", __func__,
  6954. tasha_conn_mad_text[tasha_mad_input]);
  6955. ret = -EINVAL;
  6956. }
  6957. snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
  6958. mad_input_widget = mad_amic_input_widget;
  6959. } else {
  6960. /* DMIC type input widget*/
  6961. mad_input_widget = tasha_conn_mad_text[tasha_mad_input];
  6962. }
  6963. dev_dbg(codec->dev,
  6964. "%s: tasha input widget = %s\n", __func__,
  6965. mad_input_widget);
  6966. for (i = 0; i < card->num_of_dapm_routes; i++) {
  6967. if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
  6968. source_widget = card->of_dapm_routes[i].source;
  6969. if (!source_widget) {
  6970. dev_err(codec->dev,
  6971. "%s: invalid source widget\n",
  6972. __func__);
  6973. return -EINVAL;
  6974. }
  6975. if (strnstr(source_widget,
  6976. "MIC BIAS1", sizeof("MIC BIAS1"))) {
  6977. mic_bias_found = 1;
  6978. break;
  6979. } else if (strnstr(source_widget,
  6980. "MIC BIAS2", sizeof("MIC BIAS2"))) {
  6981. mic_bias_found = 2;
  6982. break;
  6983. } else if (strnstr(source_widget,
  6984. "MIC BIAS3", sizeof("MIC BIAS3"))) {
  6985. mic_bias_found = 3;
  6986. break;
  6987. } else if (strnstr(source_widget,
  6988. "MIC BIAS4", sizeof("MIC BIAS4"))) {
  6989. mic_bias_found = 4;
  6990. break;
  6991. }
  6992. }
  6993. }
  6994. if (!mic_bias_found) {
  6995. dev_err(codec->dev,
  6996. "%s: mic bias source not found for input = %s\n",
  6997. __func__, mad_input_widget);
  6998. return -EINVAL;
  6999. }
  7000. dev_dbg(codec->dev,
  7001. "%s: mic_bias found = %d\n", __func__,
  7002. mic_bias_found);
  7003. snd_soc_update_bits(codec, WCD9335_SOC_MAD_INP_SEL,
  7004. 0x0F, tasha_mad_input);
  7005. snd_soc_update_bits(codec, WCD9335_ANA_MAD_SETUP,
  7006. 0x07, mic_bias_found);
  7007. return 0;
  7008. }
  7009. static int tasha_pinctl_mode_get(struct snd_kcontrol *kcontrol,
  7010. struct snd_ctl_elem_value *ucontrol)
  7011. {
  7012. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7013. u16 ctl_reg;
  7014. u8 reg_val, pinctl_position;
  7015. pinctl_position = ((struct soc_multi_mixer_control *)
  7016. kcontrol->private_value)->shift;
  7017. switch (pinctl_position >> 3) {
  7018. case 0:
  7019. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
  7020. break;
  7021. case 1:
  7022. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
  7023. break;
  7024. case 2:
  7025. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
  7026. break;
  7027. case 3:
  7028. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
  7029. break;
  7030. default:
  7031. dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
  7032. __func__, pinctl_position);
  7033. return -EINVAL;
  7034. }
  7035. reg_val = snd_soc_read(codec, ctl_reg);
  7036. reg_val = (reg_val >> (pinctl_position & 0x07)) & 0x1;
  7037. ucontrol->value.integer.value[0] = reg_val;
  7038. return 0;
  7039. }
  7040. static int tasha_pinctl_mode_put(struct snd_kcontrol *kcontrol,
  7041. struct snd_ctl_elem_value *ucontrol)
  7042. {
  7043. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7044. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7045. u16 ctl_reg, cfg_reg;
  7046. u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
  7047. /* 1- high or low; 0- high Z */
  7048. pinctl_mode = ucontrol->value.integer.value[0];
  7049. pinctl_position = ((struct soc_multi_mixer_control *)
  7050. kcontrol->private_value)->shift;
  7051. switch (pinctl_position >> 3) {
  7052. case 0:
  7053. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
  7054. break;
  7055. case 1:
  7056. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
  7057. break;
  7058. case 2:
  7059. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
  7060. break;
  7061. case 3:
  7062. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
  7063. break;
  7064. default:
  7065. dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
  7066. __func__, pinctl_position);
  7067. return -EINVAL;
  7068. }
  7069. ctl_val = pinctl_mode << (pinctl_position & 0x07);
  7070. mask = 1 << (pinctl_position & 0x07);
  7071. snd_soc_update_bits(codec, ctl_reg, mask, ctl_val);
  7072. cfg_reg = WCD9335_TLMM_BIST_MODE_PINCFG + pinctl_position;
  7073. if (!pinctl_mode) {
  7074. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  7075. cfg_val = 0x4;
  7076. else
  7077. cfg_val = 0xC;
  7078. } else {
  7079. cfg_val = 0;
  7080. }
  7081. snd_soc_update_bits(codec, cfg_reg, 0x07, cfg_val);
  7082. dev_dbg(codec->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
  7083. __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
  7084. return 0;
  7085. }
  7086. static void wcd_vbat_adc_out_config_2_0(struct wcd_vbat *vbat,
  7087. struct snd_soc_codec *codec)
  7088. {
  7089. u8 val1, val2;
  7090. /*
  7091. * Measure dcp1 by using "ALT" branch of band gap
  7092. * voltage(Vbg) and use it in FAST mode
  7093. */
  7094. snd_soc_update_bits(codec, WCD9335_BIAS_CTL, 0x82, 0x82);
  7095. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x10);
  7096. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01, 0x01);
  7097. snd_soc_update_bits(codec, WCD9335_ANA_VBADC, 0x80, 0x80);
  7098. snd_soc_update_bits(codec, WCD9335_VBADC_SUBBLOCK_EN, 0x20, 0x00);
  7099. snd_soc_update_bits(codec, WCD9335_VBADC_FE_CTRL, 0x20, 0x20);
  7100. /* Wait 100 usec after calibration select as Vbg */
  7101. usleep_range(100, 110);
  7102. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x40);
  7103. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7104. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7105. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x00);
  7106. vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7107. snd_soc_update_bits(codec, WCD9335_BIAS_CTL, 0x40, 0x40);
  7108. /* Wait 100 usec after selecting Vbg as 1.05V */
  7109. usleep_range(100, 110);
  7110. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x40);
  7111. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7112. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7113. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x00);
  7114. vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7115. dev_dbg(codec->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
  7116. __func__, vbat->dcp1, vbat->dcp2);
  7117. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
  7118. /* Wait 100 usec after selecting Vbg as 0.85V */
  7119. usleep_range(100, 110);
  7120. snd_soc_update_bits(codec, WCD9335_VBADC_FE_CTRL, 0x20, 0x00);
  7121. snd_soc_update_bits(codec, WCD9335_VBADC_SUBBLOCK_EN, 0x20, 0x20);
  7122. snd_soc_update_bits(codec, WCD9335_ANA_VBADC, 0x80, 0x00);
  7123. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x00);
  7124. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01, 0x00);
  7125. }
  7126. static void wcd_vbat_adc_out_config_1_x(struct wcd_vbat *vbat,
  7127. struct snd_soc_codec *codec)
  7128. {
  7129. u8 val1, val2;
  7130. /*
  7131. * Measure dcp1 by applying band gap voltage(Vbg)
  7132. * of 0.85V
  7133. */
  7134. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x20);
  7135. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
  7136. snd_soc_write(codec, WCD9335_BIAS_VBG_FINE_ADJ, 0x05);
  7137. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xA0);
  7138. /* Wait 2 sec after enabling band gap bias */
  7139. usleep_range(2000000, 2000100);
  7140. snd_soc_write(codec, WCD9335_ANA_CLK_TOP, 0x82);
  7141. snd_soc_write(codec, WCD9335_ANA_CLK_TOP, 0x87);
  7142. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x10);
  7143. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_CFG, 0x0D);
  7144. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01);
  7145. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x80);
  7146. snd_soc_write(codec, WCD9335_VBADC_SUBBLOCK_EN, 0xDE);
  7147. snd_soc_write(codec, WCD9335_VBADC_FE_CTRL, 0x3C);
  7148. /* Wait 1 msec after calibration select as Vbg */
  7149. usleep_range(1000, 1100);
  7150. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0xC0);
  7151. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7152. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7153. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
  7154. vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7155. /*
  7156. * Measure dcp2 by applying band gap voltage(Vbg)
  7157. * of 1.05V
  7158. */
  7159. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
  7160. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xC0);
  7161. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x68);
  7162. /* Wait 2 msec after selecting Vbg as 1.05V */
  7163. usleep_range(2000, 2100);
  7164. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
  7165. /* Wait 1 sec after enabling band gap bias */
  7166. usleep_range(1000000, 1000100);
  7167. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0xC0);
  7168. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7169. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7170. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
  7171. vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7172. dev_dbg(codec->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
  7173. __func__, vbat->dcp1, vbat->dcp2);
  7174. /* Reset the Vbat ADC configuration */
  7175. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
  7176. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xC0);
  7177. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
  7178. /* Wait 2 msec after selecting Vbg as 0.85V */
  7179. usleep_range(2000, 2100);
  7180. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xA0);
  7181. /* Wait 1 sec after enabling band gap bias */
  7182. usleep_range(1000000, 1000100);
  7183. snd_soc_write(codec, WCD9335_VBADC_FE_CTRL, 0x1C);
  7184. snd_soc_write(codec, WCD9335_VBADC_SUBBLOCK_EN, 0xFE);
  7185. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
  7186. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x00);
  7187. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x00);
  7188. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x00);
  7189. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_CFG, 0x0A);
  7190. }
  7191. static void wcd_vbat_adc_out_config(struct wcd_vbat *vbat,
  7192. struct snd_soc_codec *codec)
  7193. {
  7194. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  7195. if (!vbat->adc_config) {
  7196. tasha_cdc_mclk_enable(codec, true, false);
  7197. if (TASHA_IS_2_0(wcd9xxx))
  7198. wcd_vbat_adc_out_config_2_0(vbat, codec);
  7199. else
  7200. wcd_vbat_adc_out_config_1_x(vbat, codec);
  7201. tasha_cdc_mclk_enable(codec, false, false);
  7202. vbat->adc_config = true;
  7203. }
  7204. }
  7205. static int tasha_update_vbat_reg_config(struct snd_soc_codec *codec)
  7206. {
  7207. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7208. struct firmware_cal *hwdep_cal = NULL;
  7209. struct vbat_monitor_reg *vbat_reg_ptr = NULL;
  7210. const void *data;
  7211. size_t cal_size, vbat_size_remaining;
  7212. int ret = 0, i;
  7213. u32 vbat_writes_size = 0;
  7214. u16 reg;
  7215. u8 mask, val, old_val;
  7216. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_VBAT_CAL);
  7217. if (hwdep_cal) {
  7218. data = hwdep_cal->data;
  7219. cal_size = hwdep_cal->size;
  7220. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  7221. __func__);
  7222. } else {
  7223. dev_err(codec->dev, "%s: Vbat cal not received\n",
  7224. __func__);
  7225. ret = -EINVAL;
  7226. goto done;
  7227. }
  7228. if (cal_size < sizeof(*vbat_reg_ptr)) {
  7229. dev_err(codec->dev,
  7230. "%s: Incorrect size %zd for Vbat Cal, expected %zd\n",
  7231. __func__, cal_size, sizeof(*vbat_reg_ptr));
  7232. ret = -EINVAL;
  7233. goto done;
  7234. }
  7235. vbat_reg_ptr = (struct vbat_monitor_reg *) (data);
  7236. if (!vbat_reg_ptr) {
  7237. dev_err(codec->dev,
  7238. "%s: Invalid calibration data for Vbat\n",
  7239. __func__);
  7240. ret = -EINVAL;
  7241. goto done;
  7242. }
  7243. vbat_writes_size = vbat_reg_ptr->size;
  7244. vbat_size_remaining = cal_size - sizeof(u32);
  7245. dev_dbg(codec->dev, "%s: vbat_writes_sz: %d, vbat_sz_remaining: %zd\n",
  7246. __func__, vbat_writes_size, vbat_size_remaining);
  7247. if ((vbat_writes_size * TASHA_PACKED_REG_SIZE)
  7248. > vbat_size_remaining) {
  7249. pr_err("%s: Incorrect Vbat calibration data\n", __func__);
  7250. ret = -EINVAL;
  7251. goto done;
  7252. }
  7253. for (i = 0 ; i < vbat_writes_size; i++) {
  7254. TASHA_CODEC_UNPACK_ENTRY(vbat_reg_ptr->writes[i],
  7255. reg, mask, val);
  7256. old_val = snd_soc_read(codec, reg);
  7257. snd_soc_write(codec, reg, (old_val & ~mask) | (val & mask));
  7258. }
  7259. done:
  7260. return ret;
  7261. }
  7262. static int tasha_vbat_adc_data_get(struct snd_kcontrol *kcontrol,
  7263. struct snd_ctl_elem_value *ucontrol)
  7264. {
  7265. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7266. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7267. wcd_vbat_adc_out_config(&tasha->vbat, codec);
  7268. ucontrol->value.integer.value[0] = tasha->vbat.dcp1;
  7269. ucontrol->value.integer.value[1] = tasha->vbat.dcp2;
  7270. dev_dbg(codec->dev,
  7271. "%s: Vbat ADC output values, Dcp1 : %lu, Dcp2: %lu\n",
  7272. __func__, ucontrol->value.integer.value[0],
  7273. ucontrol->value.integer.value[1]);
  7274. return 0;
  7275. }
  7276. static const char * const tasha_vbat_gsm_mode_text[] = {
  7277. "OFF", "ON"};
  7278. static const struct soc_enum tasha_vbat_gsm_mode_enum =
  7279. SOC_ENUM_SINGLE_EXT(2, tasha_vbat_gsm_mode_text);
  7280. static int tasha_vbat_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  7281. struct snd_ctl_elem_value *ucontrol)
  7282. {
  7283. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7284. ucontrol->value.integer.value[0] =
  7285. ((snd_soc_read(codec, WCD9335_CDC_VBAT_VBAT_CFG) & 0x04) ?
  7286. 1 : 0);
  7287. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  7288. ucontrol->value.integer.value[0]);
  7289. return 0;
  7290. }
  7291. static int tasha_vbat_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  7292. struct snd_ctl_elem_value *ucontrol)
  7293. {
  7294. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7295. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  7296. ucontrol->value.integer.value[0]);
  7297. /* Set Vbat register configuration for GSM mode bit based on value */
  7298. if (ucontrol->value.integer.value[0])
  7299. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_CFG,
  7300. 0x04, 0x04);
  7301. else
  7302. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_CFG,
  7303. 0x04, 0x00);
  7304. return 0;
  7305. }
  7306. static int tasha_codec_vbat_enable_event(struct snd_soc_dapm_widget *w,
  7307. struct snd_kcontrol *kcontrol,
  7308. int event)
  7309. {
  7310. int ret = 0;
  7311. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  7312. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7313. u16 vbat_path_ctl, vbat_cfg, vbat_path_cfg;
  7314. vbat_path_ctl = WCD9335_CDC_VBAT_VBAT_PATH_CTL;
  7315. vbat_cfg = WCD9335_CDC_VBAT_VBAT_CFG;
  7316. vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
  7317. if (!strcmp(w->name, "RX INT8 VBAT"))
  7318. vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
  7319. else if (!strcmp(w->name, "RX INT7 VBAT"))
  7320. vbat_path_cfg = WCD9335_CDC_RX7_RX_PATH_CFG1;
  7321. else if (!strcmp(w->name, "RX INT6 VBAT"))
  7322. vbat_path_cfg = WCD9335_CDC_RX6_RX_PATH_CFG1;
  7323. else if (!strcmp(w->name, "RX INT5 VBAT"))
  7324. vbat_path_cfg = WCD9335_CDC_RX5_RX_PATH_CFG1;
  7325. switch (event) {
  7326. case SND_SOC_DAPM_PRE_PMU:
  7327. ret = tasha_update_vbat_reg_config(codec);
  7328. if (ret) {
  7329. dev_dbg(codec->dev,
  7330. "%s : VBAT isn't calibrated, So not enabling it\n",
  7331. __func__);
  7332. return 0;
  7333. }
  7334. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x80);
  7335. snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x02);
  7336. snd_soc_update_bits(codec, vbat_path_ctl, 0x10, 0x10);
  7337. snd_soc_update_bits(codec, vbat_cfg, 0x01, 0x01);
  7338. tasha->vbat.is_enabled = true;
  7339. break;
  7340. case SND_SOC_DAPM_POST_PMD:
  7341. if (tasha->vbat.is_enabled) {
  7342. snd_soc_update_bits(codec, vbat_cfg, 0x01, 0x00);
  7343. snd_soc_update_bits(codec, vbat_path_ctl, 0x10, 0x00);
  7344. snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x00);
  7345. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x00);
  7346. tasha->vbat.is_enabled = false;
  7347. }
  7348. break;
  7349. };
  7350. return ret;
  7351. }
  7352. static const char * const rx_hph_mode_mux_text[] = {
  7353. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI"
  7354. };
  7355. static const struct soc_enum rx_hph_mode_mux_enum =
  7356. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  7357. rx_hph_mode_mux_text);
  7358. static const char * const amic_pwr_lvl_text[] = {
  7359. "LOW_PWR", "DEFAULT", "HIGH_PERF"
  7360. };
  7361. static const struct soc_enum amic_pwr_lvl_enum =
  7362. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(amic_pwr_lvl_text),
  7363. amic_pwr_lvl_text);
  7364. static const struct snd_kcontrol_new tasha_snd_controls[] = {
  7365. SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD9335_CDC_RX0_RX_VOL_CTL,
  7366. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7367. SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD9335_CDC_RX1_RX_VOL_CTL,
  7368. 0, -84, 40, digital_gain),
  7369. SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD9335_CDC_RX2_RX_VOL_CTL,
  7370. 0, -84, 40, digital_gain),
  7371. SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD9335_CDC_RX3_RX_VOL_CTL,
  7372. 0, -84, 40, digital_gain),
  7373. SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD9335_CDC_RX4_RX_VOL_CTL,
  7374. 0, -84, 40, digital_gain),
  7375. SOC_SINGLE_SX_TLV("RX5 Digital Volume", WCD9335_CDC_RX5_RX_VOL_CTL,
  7376. 0, -84, 40, digital_gain),
  7377. SOC_SINGLE_SX_TLV("RX6 Digital Volume", WCD9335_CDC_RX6_RX_VOL_CTL,
  7378. 0, -84, 40, digital_gain),
  7379. SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD9335_CDC_RX7_RX_VOL_CTL,
  7380. 0, -84, 40, digital_gain),
  7381. SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD9335_CDC_RX8_RX_VOL_CTL,
  7382. 0, -84, 40, digital_gain),
  7383. SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
  7384. WCD9335_CDC_RX0_RX_VOL_MIX_CTL,
  7385. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7386. SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
  7387. WCD9335_CDC_RX1_RX_VOL_MIX_CTL,
  7388. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7389. SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
  7390. WCD9335_CDC_RX2_RX_VOL_MIX_CTL,
  7391. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7392. SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
  7393. WCD9335_CDC_RX3_RX_VOL_MIX_CTL,
  7394. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7395. SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
  7396. WCD9335_CDC_RX4_RX_VOL_MIX_CTL,
  7397. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7398. SOC_SINGLE_SX_TLV("RX5 Mix Digital Volume",
  7399. WCD9335_CDC_RX5_RX_VOL_MIX_CTL,
  7400. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7401. SOC_SINGLE_SX_TLV("RX6 Mix Digital Volume",
  7402. WCD9335_CDC_RX6_RX_VOL_MIX_CTL,
  7403. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7404. SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
  7405. WCD9335_CDC_RX7_RX_VOL_MIX_CTL,
  7406. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7407. SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
  7408. WCD9335_CDC_RX8_RX_VOL_MIX_CTL,
  7409. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7410. SOC_SINGLE_SX_TLV("DEC0 Volume", WCD9335_CDC_TX0_TX_VOL_CTL, 0,
  7411. -84, 40, digital_gain),
  7412. SOC_SINGLE_SX_TLV("DEC1 Volume", WCD9335_CDC_TX1_TX_VOL_CTL, 0,
  7413. -84, 40, digital_gain),
  7414. SOC_SINGLE_SX_TLV("DEC2 Volume", WCD9335_CDC_TX2_TX_VOL_CTL, 0,
  7415. -84, 40, digital_gain),
  7416. SOC_SINGLE_SX_TLV("DEC3 Volume", WCD9335_CDC_TX3_TX_VOL_CTL, 0,
  7417. -84, 40, digital_gain),
  7418. SOC_SINGLE_SX_TLV("DEC4 Volume", WCD9335_CDC_TX4_TX_VOL_CTL, 0,
  7419. -84, 40, digital_gain),
  7420. SOC_SINGLE_SX_TLV("DEC5 Volume", WCD9335_CDC_TX5_TX_VOL_CTL, 0,
  7421. -84, 40, digital_gain),
  7422. SOC_SINGLE_SX_TLV("DEC6 Volume", WCD9335_CDC_TX6_TX_VOL_CTL, 0,
  7423. -84, 40, digital_gain),
  7424. SOC_SINGLE_SX_TLV("DEC7 Volume", WCD9335_CDC_TX7_TX_VOL_CTL, 0,
  7425. -84, 40, digital_gain),
  7426. SOC_SINGLE_SX_TLV("DEC8 Volume", WCD9335_CDC_TX8_TX_VOL_CTL, 0,
  7427. -84, 40, digital_gain),
  7428. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  7429. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84,
  7430. 40, digital_gain),
  7431. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  7432. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84,
  7433. 40, digital_gain),
  7434. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  7435. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84,
  7436. 40, digital_gain),
  7437. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  7438. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84,
  7439. 40, digital_gain),
  7440. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  7441. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84,
  7442. 40, digital_gain),
  7443. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  7444. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84,
  7445. 40, digital_gain),
  7446. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  7447. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84,
  7448. 40, digital_gain),
  7449. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  7450. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84,
  7451. 40, digital_gain),
  7452. SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tasha_get_anc_slot,
  7453. tasha_put_anc_slot),
  7454. SOC_ENUM_EXT("ANC Function", tasha_anc_func_enum, tasha_get_anc_func,
  7455. tasha_put_anc_func),
  7456. SOC_ENUM_EXT("CLK MODE", tasha_clkmode_enum, tasha_get_clkmode,
  7457. tasha_put_clkmode),
  7458. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  7459. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  7460. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  7461. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  7462. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  7463. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  7464. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  7465. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  7466. SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
  7467. SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
  7468. SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
  7469. SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
  7470. SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
  7471. SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
  7472. SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
  7473. SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
  7474. SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
  7475. SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
  7476. SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
  7477. SOC_ENUM("RX INT5_1 HPF cut off", cf_int5_1_enum),
  7478. SOC_ENUM("RX INT5_2 HPF cut off", cf_int5_2_enum),
  7479. SOC_ENUM("RX INT6_1 HPF cut off", cf_int6_1_enum),
  7480. SOC_ENUM("RX INT6_2 HPF cut off", cf_int6_2_enum),
  7481. SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
  7482. SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
  7483. SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
  7484. SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
  7485. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  7486. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7487. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  7488. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7489. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  7490. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7491. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  7492. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7493. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  7494. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7495. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  7496. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7497. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  7498. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7499. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  7500. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7501. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  7502. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7503. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  7504. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7505. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  7506. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7507. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  7508. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7509. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  7510. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7511. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  7512. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7513. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  7514. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7515. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  7516. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7517. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  7518. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7519. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  7520. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7521. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  7522. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7523. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  7524. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7525. SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
  7526. tasha_get_compander, tasha_set_compander),
  7527. SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
  7528. tasha_get_compander, tasha_set_compander),
  7529. SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
  7530. tasha_get_compander, tasha_set_compander),
  7531. SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
  7532. tasha_get_compander, tasha_set_compander),
  7533. SOC_SINGLE_EXT("COMP5 Switch", SND_SOC_NOPM, COMPANDER_5, 1, 0,
  7534. tasha_get_compander, tasha_set_compander),
  7535. SOC_SINGLE_EXT("COMP6 Switch", SND_SOC_NOPM, COMPANDER_6, 1, 0,
  7536. tasha_get_compander, tasha_set_compander),
  7537. SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
  7538. tasha_get_compander, tasha_set_compander),
  7539. SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
  7540. tasha_get_compander, tasha_set_compander),
  7541. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  7542. tasha_rx_hph_mode_get, tasha_rx_hph_mode_put),
  7543. SOC_ENUM_EXT("MAD Input", tasha_conn_mad_enum,
  7544. tasha_mad_input_get, tasha_mad_input_put),
  7545. SOC_SINGLE_EXT("LDO_H Enable", SND_SOC_NOPM, 0, 1, 0,
  7546. tasha_enable_ldo_h_get, tasha_enable_ldo_h_put),
  7547. SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
  7548. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7549. SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
  7550. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7551. SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
  7552. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7553. SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
  7554. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7555. SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
  7556. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7557. SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
  7558. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7559. SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
  7560. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7561. SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
  7562. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7563. SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
  7564. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7565. SOC_SINGLE_MULTI_EXT("Vbat ADC data", SND_SOC_NOPM, 0, 0xFFFF, 0, 2,
  7566. tasha_vbat_adc_data_get, NULL),
  7567. SOC_ENUM_EXT("GSM mode Enable", tasha_vbat_gsm_mode_enum,
  7568. tasha_vbat_gsm_mode_func_get,
  7569. tasha_vbat_gsm_mode_func_put),
  7570. };
  7571. static int tasha_put_dec_enum(struct snd_kcontrol *kcontrol,
  7572. struct snd_ctl_elem_value *ucontrol)
  7573. {
  7574. struct snd_soc_dapm_widget *widget =
  7575. snd_soc_dapm_kcontrol_widget(kcontrol);
  7576. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7577. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  7578. unsigned int val;
  7579. u16 mic_sel_reg;
  7580. u8 mic_sel;
  7581. val = ucontrol->value.enumerated.item[0];
  7582. if (val > e->items - 1)
  7583. return -EINVAL;
  7584. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  7585. widget->name, val);
  7586. switch (e->reg) {
  7587. case WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
  7588. mic_sel_reg = WCD9335_CDC_TX0_TX_PATH_CFG0;
  7589. break;
  7590. case WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
  7591. mic_sel_reg = WCD9335_CDC_TX1_TX_PATH_CFG0;
  7592. break;
  7593. case WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
  7594. mic_sel_reg = WCD9335_CDC_TX2_TX_PATH_CFG0;
  7595. break;
  7596. case WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
  7597. mic_sel_reg = WCD9335_CDC_TX3_TX_PATH_CFG0;
  7598. break;
  7599. case WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  7600. mic_sel_reg = WCD9335_CDC_TX4_TX_PATH_CFG0;
  7601. break;
  7602. case WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  7603. mic_sel_reg = WCD9335_CDC_TX5_TX_PATH_CFG0;
  7604. break;
  7605. case WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  7606. mic_sel_reg = WCD9335_CDC_TX6_TX_PATH_CFG0;
  7607. break;
  7608. case WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  7609. mic_sel_reg = WCD9335_CDC_TX7_TX_PATH_CFG0;
  7610. break;
  7611. case WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0:
  7612. mic_sel_reg = WCD9335_CDC_TX8_TX_PATH_CFG0;
  7613. break;
  7614. default:
  7615. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  7616. __func__, e->reg);
  7617. return -EINVAL;
  7618. }
  7619. /* ADC: 0, DMIC: 1 */
  7620. mic_sel = val ? 0x0 : 0x1;
  7621. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, mic_sel << 7);
  7622. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  7623. }
  7624. static int tasha_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  7625. struct snd_ctl_elem_value *ucontrol)
  7626. {
  7627. struct snd_soc_dapm_widget *widget =
  7628. snd_soc_dapm_kcontrol_widget(kcontrol);
  7629. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7630. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  7631. unsigned int val;
  7632. unsigned short look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
  7633. val = ucontrol->value.enumerated.item[0];
  7634. if (val >= e->items)
  7635. return -EINVAL;
  7636. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  7637. widget->name, val);
  7638. if (e->reg == WCD9335_CDC_RX0_RX_PATH_SEC0)
  7639. look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
  7640. else if (e->reg == WCD9335_CDC_RX1_RX_PATH_SEC0)
  7641. look_ahead_dly_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  7642. else if (e->reg == WCD9335_CDC_RX2_RX_PATH_SEC0)
  7643. look_ahead_dly_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  7644. /* Set Look Ahead Delay */
  7645. snd_soc_update_bits(codec, look_ahead_dly_reg,
  7646. 0x08, (val ? 0x08 : 0x00));
  7647. /* Set DEM INP Select */
  7648. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  7649. }
  7650. static int tasha_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  7651. struct snd_ctl_elem_value *ucontrol)
  7652. {
  7653. u8 ear_pa_gain;
  7654. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7655. ear_pa_gain = snd_soc_read(codec, WCD9335_ANA_EAR);
  7656. ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
  7657. ucontrol->value.integer.value[0] = ear_pa_gain;
  7658. dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  7659. ear_pa_gain);
  7660. return 0;
  7661. }
  7662. static int tasha_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  7663. struct snd_ctl_elem_value *ucontrol)
  7664. {
  7665. u8 ear_pa_gain;
  7666. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7667. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7668. __func__, ucontrol->value.integer.value[0]);
  7669. ear_pa_gain = ucontrol->value.integer.value[0] << 4;
  7670. snd_soc_update_bits(codec, WCD9335_ANA_EAR, 0x70, ear_pa_gain);
  7671. return 0;
  7672. }
  7673. static int tasha_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  7674. struct snd_ctl_elem_value *ucontrol)
  7675. {
  7676. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7677. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7678. ucontrol->value.integer.value[0] = tasha->ear_spkr_gain;
  7679. dev_dbg(codec->dev, "%s: ear_spkr_gain = %ld\n", __func__,
  7680. ucontrol->value.integer.value[0]);
  7681. return 0;
  7682. }
  7683. static int tasha_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  7684. struct snd_ctl_elem_value *ucontrol)
  7685. {
  7686. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7687. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7688. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7689. __func__, ucontrol->value.integer.value[0]);
  7690. tasha->ear_spkr_gain = ucontrol->value.integer.value[0];
  7691. return 0;
  7692. }
  7693. static int tasha_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  7694. struct snd_ctl_elem_value *ucontrol)
  7695. {
  7696. u8 bst_state_max = 0;
  7697. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7698. bst_state_max = snd_soc_read(codec, WCD9335_CDC_BOOST0_BOOST_CTL);
  7699. bst_state_max = (bst_state_max & 0x0c) >> 2;
  7700. ucontrol->value.integer.value[0] = bst_state_max;
  7701. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7702. __func__, ucontrol->value.integer.value[0]);
  7703. return 0;
  7704. }
  7705. static int tasha_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  7706. struct snd_ctl_elem_value *ucontrol)
  7707. {
  7708. u8 bst_state_max;
  7709. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7710. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7711. __func__, ucontrol->value.integer.value[0]);
  7712. bst_state_max = ucontrol->value.integer.value[0] << 2;
  7713. snd_soc_update_bits(codec, WCD9335_CDC_BOOST0_BOOST_CTL,
  7714. 0x0c, bst_state_max);
  7715. return 0;
  7716. }
  7717. static int tasha_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  7718. struct snd_ctl_elem_value *ucontrol)
  7719. {
  7720. u8 bst_state_max = 0;
  7721. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7722. bst_state_max = snd_soc_read(codec, WCD9335_CDC_BOOST1_BOOST_CTL);
  7723. bst_state_max = (bst_state_max & 0x0c) >> 2;
  7724. ucontrol->value.integer.value[0] = bst_state_max;
  7725. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7726. __func__, ucontrol->value.integer.value[0]);
  7727. return 0;
  7728. }
  7729. static int tasha_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  7730. struct snd_ctl_elem_value *ucontrol)
  7731. {
  7732. u8 bst_state_max;
  7733. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7734. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7735. __func__, ucontrol->value.integer.value[0]);
  7736. bst_state_max = ucontrol->value.integer.value[0] << 2;
  7737. snd_soc_update_bits(codec, WCD9335_CDC_BOOST1_BOOST_CTL,
  7738. 0x0c, bst_state_max);
  7739. return 0;
  7740. }
  7741. static int tasha_config_compander(struct snd_soc_codec *codec, int interp_n,
  7742. int event)
  7743. {
  7744. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7745. int comp;
  7746. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  7747. /* EAR does not have compander */
  7748. if (!interp_n)
  7749. return 0;
  7750. comp = interp_n - 1;
  7751. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  7752. __func__, event, comp + 1, tasha->comp_enabled[comp]);
  7753. if (!tasha->comp_enabled[comp])
  7754. return 0;
  7755. comp_ctl0_reg = WCD9335_CDC_COMPANDER1_CTL0 + (comp * 8);
  7756. rx_path_cfg0_reg = WCD9335_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
  7757. if (SND_SOC_DAPM_EVENT_ON(event)) {
  7758. /* Enable Compander Clock */
  7759. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  7760. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  7761. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  7762. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  7763. }
  7764. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  7765. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  7766. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  7767. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  7768. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  7769. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  7770. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  7771. }
  7772. return 0;
  7773. }
  7774. static int tasha_codec_config_mad(struct snd_soc_codec *codec)
  7775. {
  7776. int ret = 0;
  7777. int idx;
  7778. const struct firmware *fw;
  7779. struct firmware_cal *hwdep_cal = NULL;
  7780. struct wcd_mad_audio_cal *mad_cal = NULL;
  7781. const void *data;
  7782. const char *filename = TASHA_MAD_AUDIO_FIRMWARE_PATH;
  7783. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7784. size_t cal_size;
  7785. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_MAD_CAL);
  7786. if (hwdep_cal) {
  7787. data = hwdep_cal->data;
  7788. cal_size = hwdep_cal->size;
  7789. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  7790. __func__);
  7791. } else {
  7792. ret = request_firmware(&fw, filename, codec->dev);
  7793. if (ret || !fw) {
  7794. dev_err(codec->dev,
  7795. "%s: MAD firmware acquire failed, err = %d\n",
  7796. __func__, ret);
  7797. return -ENODEV;
  7798. }
  7799. data = fw->data;
  7800. cal_size = fw->size;
  7801. dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
  7802. __func__);
  7803. }
  7804. if (cal_size < sizeof(*mad_cal)) {
  7805. dev_err(codec->dev,
  7806. "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
  7807. __func__, cal_size, sizeof(*mad_cal));
  7808. ret = -ENOMEM;
  7809. goto done;
  7810. }
  7811. mad_cal = (struct wcd_mad_audio_cal *) (data);
  7812. if (!mad_cal) {
  7813. dev_err(codec->dev,
  7814. "%s: Invalid calibration data\n",
  7815. __func__);
  7816. ret = -EINVAL;
  7817. goto done;
  7818. }
  7819. snd_soc_write(codec, WCD9335_SOC_MAD_MAIN_CTL_2,
  7820. mad_cal->microphone_info.cycle_time);
  7821. snd_soc_update_bits(codec, WCD9335_SOC_MAD_MAIN_CTL_1, 0xFF << 3,
  7822. ((uint16_t)mad_cal->microphone_info.settle_time)
  7823. << 3);
  7824. /* Audio */
  7825. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_8,
  7826. mad_cal->audio_info.rms_omit_samples);
  7827. snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_CTL_1,
  7828. 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
  7829. snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03 << 2,
  7830. mad_cal->audio_info.detection_mechanism << 2);
  7831. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_7,
  7832. mad_cal->audio_info.rms_diff_threshold & 0x3F);
  7833. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_5,
  7834. mad_cal->audio_info.rms_threshold_lsb);
  7835. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_6,
  7836. mad_cal->audio_info.rms_threshold_msb);
  7837. for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
  7838. idx++) {
  7839. snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_IIR_CTL_PTR,
  7840. 0x3F, idx);
  7841. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_IIR_CTL_VAL,
  7842. mad_cal->audio_info.iir_coefficients[idx]);
  7843. dev_dbg(codec->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
  7844. __func__, idx,
  7845. mad_cal->audio_info.iir_coefficients[idx]);
  7846. }
  7847. /* Beacon */
  7848. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_8,
  7849. mad_cal->beacon_info.rms_omit_samples);
  7850. snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_CTL_1,
  7851. 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
  7852. snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_CTL_2, 0x03 << 2,
  7853. mad_cal->beacon_info.detection_mechanism << 2);
  7854. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_7,
  7855. mad_cal->beacon_info.rms_diff_threshold & 0x1F);
  7856. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_5,
  7857. mad_cal->beacon_info.rms_threshold_lsb);
  7858. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_6,
  7859. mad_cal->beacon_info.rms_threshold_msb);
  7860. for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
  7861. idx++) {
  7862. snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_IIR_CTL_PTR,
  7863. 0x3F, idx);
  7864. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_IIR_CTL_VAL,
  7865. mad_cal->beacon_info.iir_coefficients[idx]);
  7866. dev_dbg(codec->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
  7867. __func__, idx,
  7868. mad_cal->beacon_info.iir_coefficients[idx]);
  7869. }
  7870. /* Ultrasound */
  7871. snd_soc_update_bits(codec, WCD9335_SOC_MAD_ULTR_CTL_1,
  7872. 0x07 << 4,
  7873. mad_cal->ultrasound_info.rms_comp_time << 4);
  7874. snd_soc_update_bits(codec, WCD9335_SOC_MAD_ULTR_CTL_2, 0x03 << 2,
  7875. mad_cal->ultrasound_info.detection_mechanism << 2);
  7876. snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_7,
  7877. mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
  7878. snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_5,
  7879. mad_cal->ultrasound_info.rms_threshold_lsb);
  7880. snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_6,
  7881. mad_cal->ultrasound_info.rms_threshold_msb);
  7882. done:
  7883. if (!hwdep_cal)
  7884. release_firmware(fw);
  7885. return ret;
  7886. }
  7887. static int tasha_codec_enable_mad(struct snd_soc_dapm_widget *w,
  7888. struct snd_kcontrol *kcontrol, int event)
  7889. {
  7890. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  7891. int ret = 0;
  7892. dev_dbg(codec->dev,
  7893. "%s: event = %d\n", __func__, event);
  7894. /* Return if CPE INPUT is DEC1 */
  7895. if (snd_soc_read(codec, WCD9335_CPE_SS_SVA_CFG) & 0x01)
  7896. return ret;
  7897. switch (event) {
  7898. case SND_SOC_DAPM_PRE_PMU:
  7899. /* Turn on MAD clk */
  7900. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7901. 0x01, 0x01);
  7902. /* Undo reset for MAD */
  7903. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7904. 0x02, 0x00);
  7905. ret = tasha_codec_config_mad(codec);
  7906. if (ret)
  7907. dev_err(codec->dev,
  7908. "%s: Failed to config MAD, err = %d\n",
  7909. __func__, ret);
  7910. break;
  7911. case SND_SOC_DAPM_POST_PMD:
  7912. /* Reset the MAD block */
  7913. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7914. 0x02, 0x02);
  7915. /* Turn off MAD clk */
  7916. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7917. 0x01, 0x00);
  7918. break;
  7919. }
  7920. return ret;
  7921. }
  7922. static int tasha_codec_configure_cpe_input(struct snd_soc_dapm_widget *w,
  7923. struct snd_kcontrol *kcontrol, int event)
  7924. {
  7925. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  7926. dev_dbg(codec->dev,
  7927. "%s: event = %d\n", __func__, event);
  7928. switch (event) {
  7929. case SND_SOC_DAPM_PRE_PMU:
  7930. /* Configure CPE input as DEC1 */
  7931. snd_soc_update_bits(codec, WCD9335_CPE_SS_SVA_CFG,
  7932. 0x01, 0x01);
  7933. /* Configure DEC1 Tx out with sample rate as 16K */
  7934. snd_soc_update_bits(codec, WCD9335_CDC_TX1_TX_PATH_CTL,
  7935. 0x0F, 0x01);
  7936. break;
  7937. case SND_SOC_DAPM_POST_PMD:
  7938. /* Reset DEC1 Tx out sample rate */
  7939. snd_soc_update_bits(codec, WCD9335_CDC_TX1_TX_PATH_CTL,
  7940. 0x0F, 0x04);
  7941. snd_soc_update_bits(codec, WCD9335_CPE_SS_SVA_CFG,
  7942. 0x01, 0x00);
  7943. break;
  7944. }
  7945. return 0;
  7946. }
  7947. static int tasha_codec_aif4_mixer_switch_get(struct snd_kcontrol *kcontrol,
  7948. struct snd_ctl_elem_value *ucontrol)
  7949. {
  7950. struct snd_soc_dapm_widget *widget =
  7951. snd_soc_dapm_kcontrol_widget(kcontrol);
  7952. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7953. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  7954. if (test_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask))
  7955. ucontrol->value.integer.value[0] = 1;
  7956. else
  7957. ucontrol->value.integer.value[0] = 0;
  7958. dev_dbg(codec->dev, "%s: AIF4 switch value = %ld\n",
  7959. __func__, ucontrol->value.integer.value[0]);
  7960. return 0;
  7961. }
  7962. static int tasha_codec_aif4_mixer_switch_put(struct snd_kcontrol *kcontrol,
  7963. struct snd_ctl_elem_value *ucontrol)
  7964. {
  7965. struct snd_soc_dapm_widget *widget =
  7966. snd_soc_dapm_kcontrol_widget(kcontrol);
  7967. struct snd_soc_dapm_update *update = NULL;
  7968. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7969. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  7970. dev_dbg(codec->dev, "%s: AIF4 switch value = %ld\n",
  7971. __func__, ucontrol->value.integer.value[0]);
  7972. if (ucontrol->value.integer.value[0]) {
  7973. snd_soc_dapm_mixer_update_power(widget->dapm,
  7974. kcontrol, 1, update);
  7975. set_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
  7976. } else {
  7977. snd_soc_dapm_mixer_update_power(widget->dapm,
  7978. kcontrol, 0, update);
  7979. clear_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
  7980. }
  7981. return 1;
  7982. }
  7983. static const char * const tasha_ear_pa_gain_text[] = {
  7984. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
  7985. "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
  7986. };
  7987. static const char * const tasha_ear_spkr_pa_gain_text[] = {
  7988. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB", "G_4_DB",
  7989. "G_5_DB", "G_6_DB"
  7990. };
  7991. static const char * const tasha_speaker_boost_stage_text[] = {
  7992. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  7993. };
  7994. static const struct soc_enum tasha_ear_pa_gain_enum =
  7995. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_pa_gain_text),
  7996. tasha_ear_pa_gain_text);
  7997. static const struct soc_enum tasha_ear_spkr_pa_gain_enum =
  7998. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_spkr_pa_gain_text),
  7999. tasha_ear_spkr_pa_gain_text);
  8000. static const struct soc_enum tasha_spkr_boost_stage_enum =
  8001. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_speaker_boost_stage_text),
  8002. tasha_speaker_boost_stage_text);
  8003. static const struct snd_kcontrol_new tasha_analog_gain_controls[] = {
  8004. SOC_ENUM_EXT("EAR PA Gain", tasha_ear_pa_gain_enum,
  8005. tasha_ear_pa_gain_get, tasha_ear_pa_gain_put),
  8006. SOC_SINGLE_TLV("HPHL Volume", WCD9335_HPH_L_EN, 0, 20, 1,
  8007. line_gain),
  8008. SOC_SINGLE_TLV("HPHR Volume", WCD9335_HPH_R_EN, 0, 20, 1,
  8009. line_gain),
  8010. SOC_SINGLE_TLV("LINEOUT1 Volume", WCD9335_DIFF_LO_LO1_COMPANDER,
  8011. 3, 16, 1, line_gain),
  8012. SOC_SINGLE_TLV("LINEOUT2 Volume", WCD9335_DIFF_LO_LO2_COMPANDER,
  8013. 3, 16, 1, line_gain),
  8014. SOC_SINGLE_TLV("LINEOUT3 Volume", WCD9335_SE_LO_LO3_GAIN, 0, 20, 1,
  8015. line_gain),
  8016. SOC_SINGLE_TLV("LINEOUT4 Volume", WCD9335_SE_LO_LO4_GAIN, 0, 20, 1,
  8017. line_gain),
  8018. SOC_SINGLE_TLV("ADC1 Volume", WCD9335_ANA_AMIC1, 0, 20, 0,
  8019. analog_gain),
  8020. SOC_SINGLE_TLV("ADC2 Volume", WCD9335_ANA_AMIC2, 0, 20, 0,
  8021. analog_gain),
  8022. SOC_SINGLE_TLV("ADC3 Volume", WCD9335_ANA_AMIC3, 0, 20, 0,
  8023. analog_gain),
  8024. SOC_SINGLE_TLV("ADC4 Volume", WCD9335_ANA_AMIC4, 0, 20, 0,
  8025. analog_gain),
  8026. SOC_SINGLE_TLV("ADC5 Volume", WCD9335_ANA_AMIC5, 0, 20, 0,
  8027. analog_gain),
  8028. SOC_SINGLE_TLV("ADC6 Volume", WCD9335_ANA_AMIC6, 0, 20, 0,
  8029. analog_gain),
  8030. };
  8031. static const struct snd_kcontrol_new tasha_spkr_wsa_controls[] = {
  8032. SOC_ENUM_EXT("EAR SPKR PA Gain", tasha_ear_spkr_pa_gain_enum,
  8033. tasha_ear_spkr_pa_gain_get, tasha_ear_spkr_pa_gain_put),
  8034. SOC_ENUM_EXT("SPKR Left Boost Max State", tasha_spkr_boost_stage_enum,
  8035. tasha_spkr_left_boost_stage_get,
  8036. tasha_spkr_left_boost_stage_put),
  8037. SOC_ENUM_EXT("SPKR Right Boost Max State", tasha_spkr_boost_stage_enum,
  8038. tasha_spkr_right_boost_stage_get,
  8039. tasha_spkr_right_boost_stage_put),
  8040. };
  8041. static const char * const spl_src0_mux_text[] = {
  8042. "ZERO", "SRC_IN_HPHL", "SRC_IN_LO1",
  8043. };
  8044. static const char * const spl_src1_mux_text[] = {
  8045. "ZERO", "SRC_IN_HPHR", "SRC_IN_LO2",
  8046. };
  8047. static const char * const spl_src2_mux_text[] = {
  8048. "ZERO", "SRC_IN_LO3", "SRC_IN_SPKRL",
  8049. };
  8050. static const char * const spl_src3_mux_text[] = {
  8051. "ZERO", "SRC_IN_LO4", "SRC_IN_SPKRR",
  8052. };
  8053. static const char * const rx_int0_7_mix_mux_text[] = {
  8054. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  8055. "RX6", "RX7", "PROXIMITY"
  8056. };
  8057. static const char * const rx_int_mix_mux_text[] = {
  8058. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  8059. "RX6", "RX7"
  8060. };
  8061. static const char * const rx_prim_mix_text[] = {
  8062. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  8063. "RX3", "RX4", "RX5", "RX6", "RX7"
  8064. };
  8065. static const char * const rx_sidetone_mix_text[] = {
  8066. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  8067. };
  8068. static const char * const sb_tx0_mux_text[] = {
  8069. "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
  8070. };
  8071. static const char * const sb_tx1_mux_text[] = {
  8072. "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
  8073. };
  8074. static const char * const sb_tx2_mux_text[] = {
  8075. "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
  8076. };
  8077. static const char * const sb_tx3_mux_text[] = {
  8078. "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
  8079. };
  8080. static const char * const sb_tx4_mux_text[] = {
  8081. "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
  8082. };
  8083. static const char * const sb_tx5_mux_text[] = {
  8084. "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
  8085. };
  8086. static const char * const sb_tx6_mux_text[] = {
  8087. "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
  8088. };
  8089. static const char * const sb_tx7_mux_text[] = {
  8090. "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
  8091. };
  8092. static const char * const sb_tx8_mux_text[] = {
  8093. "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
  8094. };
  8095. static const char * const sb_tx9_mux_text[] = {
  8096. "ZERO", "DEC7", "DEC7_192"
  8097. };
  8098. static const char * const sb_tx10_mux_text[] = {
  8099. "ZERO", "DEC6", "DEC6_192"
  8100. };
  8101. static const char * const sb_tx11_mux_text[] = {
  8102. "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
  8103. };
  8104. static const char * const sb_tx11_inp1_mux_text[] = {
  8105. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
  8106. "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
  8107. };
  8108. static const char * const sb_tx13_mux_text[] = {
  8109. "ZERO", "DEC5", "DEC5_192"
  8110. };
  8111. static const char * const tx13_inp_mux_text[] = {
  8112. "CDC_DEC_5", "MAD_BRDCST", "CPE_TX_PP"
  8113. };
  8114. static const char * const iir_inp_mux_text[] = {
  8115. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
  8116. "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
  8117. };
  8118. static const char * const rx_int_dem_inp_mux_text[] = {
  8119. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  8120. };
  8121. static const char * const rx_int0_interp_mux_text[] = {
  8122. "ZERO", "RX INT0 MIX2",
  8123. };
  8124. static const char * const rx_int1_interp_mux_text[] = {
  8125. "ZERO", "RX INT1 MIX2",
  8126. };
  8127. static const char * const rx_int2_interp_mux_text[] = {
  8128. "ZERO", "RX INT2 MIX2",
  8129. };
  8130. static const char * const rx_int3_interp_mux_text[] = {
  8131. "ZERO", "RX INT3 MIX2",
  8132. };
  8133. static const char * const rx_int4_interp_mux_text[] = {
  8134. "ZERO", "RX INT4 MIX2",
  8135. };
  8136. static const char * const rx_int5_interp_mux_text[] = {
  8137. "ZERO", "RX INT5 MIX2",
  8138. };
  8139. static const char * const rx_int6_interp_mux_text[] = {
  8140. "ZERO", "RX INT6 MIX2",
  8141. };
  8142. static const char * const rx_int7_interp_mux_text[] = {
  8143. "ZERO", "RX INT7 MIX2",
  8144. };
  8145. static const char * const rx_int8_interp_mux_text[] = {
  8146. "ZERO", "RX INT8 SEC MIX"
  8147. };
  8148. static const char * const mad_sel_text[] = {
  8149. "SPE", "MSM"
  8150. };
  8151. static const char * const adc_mux_text[] = {
  8152. "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
  8153. };
  8154. static const char * const dmic_mux_text[] = {
  8155. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
  8156. "SMIC0", "SMIC1", "SMIC2", "SMIC3"
  8157. };
  8158. static const char * const dmic_mux_alt_text[] = {
  8159. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
  8160. };
  8161. static const char * const amic_mux_text[] = {
  8162. "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6"
  8163. };
  8164. static const char * const rx_echo_mux_text[] = {
  8165. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
  8166. "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8", "RX_MIX_VBAT5",
  8167. "RX_MIX_VBAT6", "RX_MIX_VBAT7", "RX_MIX_VBAT8"
  8168. };
  8169. static const char * const anc0_fb_mux_text[] = {
  8170. "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
  8171. "ANC_IN_LO1"
  8172. };
  8173. static const char * const anc1_fb_mux_text[] = {
  8174. "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
  8175. };
  8176. static const char * const native_mux_text[] = {
  8177. "OFF", "ON",
  8178. };
  8179. static const struct soc_enum spl_src0_mux_chain_enum =
  8180. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 0, 3,
  8181. spl_src0_mux_text);
  8182. static const struct soc_enum spl_src1_mux_chain_enum =
  8183. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 2, 3,
  8184. spl_src1_mux_text);
  8185. static const struct soc_enum spl_src2_mux_chain_enum =
  8186. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 4, 3,
  8187. spl_src2_mux_text);
  8188. static const struct soc_enum spl_src3_mux_chain_enum =
  8189. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 6, 3,
  8190. spl_src3_mux_text);
  8191. static const struct soc_enum rx_int0_2_mux_chain_enum =
  8192. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 0, 10,
  8193. rx_int0_7_mix_mux_text);
  8194. static const struct soc_enum rx_int1_2_mux_chain_enum =
  8195. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 0, 9,
  8196. rx_int_mix_mux_text);
  8197. static const struct soc_enum rx_int2_2_mux_chain_enum =
  8198. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 0, 9,
  8199. rx_int_mix_mux_text);
  8200. static const struct soc_enum rx_int3_2_mux_chain_enum =
  8201. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 0, 9,
  8202. rx_int_mix_mux_text);
  8203. static const struct soc_enum rx_int4_2_mux_chain_enum =
  8204. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 0, 9,
  8205. rx_int_mix_mux_text);
  8206. static const struct soc_enum rx_int5_2_mux_chain_enum =
  8207. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 0, 9,
  8208. rx_int_mix_mux_text);
  8209. static const struct soc_enum rx_int6_2_mux_chain_enum =
  8210. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 0, 9,
  8211. rx_int_mix_mux_text);
  8212. static const struct soc_enum rx_int7_2_mux_chain_enum =
  8213. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 0, 10,
  8214. rx_int0_7_mix_mux_text);
  8215. static const struct soc_enum rx_int8_2_mux_chain_enum =
  8216. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 0, 9,
  8217. rx_int_mix_mux_text);
  8218. static const struct soc_enum int1_1_native_enum =
  8219. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8220. native_mux_text);
  8221. static const struct soc_enum int2_1_native_enum =
  8222. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8223. native_mux_text);
  8224. static const struct soc_enum int3_1_native_enum =
  8225. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8226. native_mux_text);
  8227. static const struct soc_enum int4_1_native_enum =
  8228. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8229. native_mux_text);
  8230. static const struct soc_enum rx_int0_1_mix_inp0_chain_enum =
  8231. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 0, 13,
  8232. rx_prim_mix_text);
  8233. static const struct soc_enum rx_int0_1_mix_inp1_chain_enum =
  8234. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 4, 13,
  8235. rx_prim_mix_text);
  8236. static const struct soc_enum rx_int0_1_mix_inp2_chain_enum =
  8237. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 4, 13,
  8238. rx_prim_mix_text);
  8239. static const struct soc_enum rx_int1_1_mix_inp0_chain_enum =
  8240. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 0, 13,
  8241. rx_prim_mix_text);
  8242. static const struct soc_enum rx_int1_1_mix_inp1_chain_enum =
  8243. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 4, 13,
  8244. rx_prim_mix_text);
  8245. static const struct soc_enum rx_int1_1_mix_inp2_chain_enum =
  8246. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 4, 13,
  8247. rx_prim_mix_text);
  8248. static const struct soc_enum rx_int2_1_mix_inp0_chain_enum =
  8249. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 0, 13,
  8250. rx_prim_mix_text);
  8251. static const struct soc_enum rx_int2_1_mix_inp1_chain_enum =
  8252. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 4, 13,
  8253. rx_prim_mix_text);
  8254. static const struct soc_enum rx_int2_1_mix_inp2_chain_enum =
  8255. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 4, 13,
  8256. rx_prim_mix_text);
  8257. static const struct soc_enum rx_int3_1_mix_inp0_chain_enum =
  8258. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 0, 13,
  8259. rx_prim_mix_text);
  8260. static const struct soc_enum rx_int3_1_mix_inp1_chain_enum =
  8261. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 4, 13,
  8262. rx_prim_mix_text);
  8263. static const struct soc_enum rx_int3_1_mix_inp2_chain_enum =
  8264. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 4, 13,
  8265. rx_prim_mix_text);
  8266. static const struct soc_enum rx_int4_1_mix_inp0_chain_enum =
  8267. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 0, 13,
  8268. rx_prim_mix_text);
  8269. static const struct soc_enum rx_int4_1_mix_inp1_chain_enum =
  8270. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 4, 13,
  8271. rx_prim_mix_text);
  8272. static const struct soc_enum rx_int4_1_mix_inp2_chain_enum =
  8273. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 4, 13,
  8274. rx_prim_mix_text);
  8275. static const struct soc_enum rx_int5_1_mix_inp0_chain_enum =
  8276. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 0, 13,
  8277. rx_prim_mix_text);
  8278. static const struct soc_enum rx_int5_1_mix_inp1_chain_enum =
  8279. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 4, 13,
  8280. rx_prim_mix_text);
  8281. static const struct soc_enum rx_int5_1_mix_inp2_chain_enum =
  8282. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 4, 13,
  8283. rx_prim_mix_text);
  8284. static const struct soc_enum rx_int6_1_mix_inp0_chain_enum =
  8285. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 0, 13,
  8286. rx_prim_mix_text);
  8287. static const struct soc_enum rx_int6_1_mix_inp1_chain_enum =
  8288. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 4, 13,
  8289. rx_prim_mix_text);
  8290. static const struct soc_enum rx_int6_1_mix_inp2_chain_enum =
  8291. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 4, 13,
  8292. rx_prim_mix_text);
  8293. static const struct soc_enum rx_int7_1_mix_inp0_chain_enum =
  8294. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 0, 13,
  8295. rx_prim_mix_text);
  8296. static const struct soc_enum rx_int7_1_mix_inp1_chain_enum =
  8297. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 4, 13,
  8298. rx_prim_mix_text);
  8299. static const struct soc_enum rx_int7_1_mix_inp2_chain_enum =
  8300. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 4, 13,
  8301. rx_prim_mix_text);
  8302. static const struct soc_enum rx_int8_1_mix_inp0_chain_enum =
  8303. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 0, 13,
  8304. rx_prim_mix_text);
  8305. static const struct soc_enum rx_int8_1_mix_inp1_chain_enum =
  8306. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 4, 13,
  8307. rx_prim_mix_text);
  8308. static const struct soc_enum rx_int8_1_mix_inp2_chain_enum =
  8309. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 4, 13,
  8310. rx_prim_mix_text);
  8311. static const struct soc_enum rx_int0_sidetone_mix_chain_enum =
  8312. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0, 4,
  8313. rx_sidetone_mix_text);
  8314. static const struct soc_enum rx_int1_sidetone_mix_chain_enum =
  8315. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2, 4,
  8316. rx_sidetone_mix_text);
  8317. static const struct soc_enum rx_int2_sidetone_mix_chain_enum =
  8318. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4, 4,
  8319. rx_sidetone_mix_text);
  8320. static const struct soc_enum rx_int3_sidetone_mix_chain_enum =
  8321. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6, 4,
  8322. rx_sidetone_mix_text);
  8323. static const struct soc_enum rx_int4_sidetone_mix_chain_enum =
  8324. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0, 4,
  8325. rx_sidetone_mix_text);
  8326. static const struct soc_enum rx_int7_sidetone_mix_chain_enum =
  8327. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2, 4,
  8328. rx_sidetone_mix_text);
  8329. static const struct soc_enum tx_adc_mux0_chain_enum =
  8330. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0, 4,
  8331. adc_mux_text);
  8332. static const struct soc_enum tx_adc_mux1_chain_enum =
  8333. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0, 4,
  8334. adc_mux_text);
  8335. static const struct soc_enum tx_adc_mux2_chain_enum =
  8336. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0, 4,
  8337. adc_mux_text);
  8338. static const struct soc_enum tx_adc_mux3_chain_enum =
  8339. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0, 4,
  8340. adc_mux_text);
  8341. static const struct soc_enum tx_adc_mux4_chain_enum =
  8342. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 6, 4,
  8343. adc_mux_text);
  8344. static const struct soc_enum tx_adc_mux5_chain_enum =
  8345. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 6, 4,
  8346. adc_mux_text);
  8347. static const struct soc_enum tx_adc_mux6_chain_enum =
  8348. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 6, 4,
  8349. adc_mux_text);
  8350. static const struct soc_enum tx_adc_mux7_chain_enum =
  8351. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 6, 4,
  8352. adc_mux_text);
  8353. static const struct soc_enum tx_adc_mux8_chain_enum =
  8354. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 6, 4,
  8355. adc_mux_text);
  8356. static const struct soc_enum tx_adc_mux10_chain_enum =
  8357. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 6, 4,
  8358. adc_mux_text);
  8359. static const struct soc_enum tx_adc_mux11_chain_enum =
  8360. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 6, 4,
  8361. adc_mux_text);
  8362. static const struct soc_enum tx_adc_mux12_chain_enum =
  8363. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 6, 4,
  8364. adc_mux_text);
  8365. static const struct soc_enum tx_adc_mux13_chain_enum =
  8366. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 6, 4,
  8367. adc_mux_text);
  8368. static const struct soc_enum tx_dmic_mux0_enum =
  8369. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3, 11,
  8370. dmic_mux_text);
  8371. static const struct soc_enum tx_dmic_mux1_enum =
  8372. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3, 11,
  8373. dmic_mux_text);
  8374. static const struct soc_enum tx_dmic_mux2_enum =
  8375. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3, 11,
  8376. dmic_mux_text);
  8377. static const struct soc_enum tx_dmic_mux3_enum =
  8378. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3, 11,
  8379. dmic_mux_text);
  8380. static const struct soc_enum tx_dmic_mux4_enum =
  8381. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3, 7,
  8382. dmic_mux_alt_text);
  8383. static const struct soc_enum tx_dmic_mux5_enum =
  8384. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3, 7,
  8385. dmic_mux_alt_text);
  8386. static const struct soc_enum tx_dmic_mux6_enum =
  8387. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3, 7,
  8388. dmic_mux_alt_text);
  8389. static const struct soc_enum tx_dmic_mux7_enum =
  8390. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3, 7,
  8391. dmic_mux_alt_text);
  8392. static const struct soc_enum tx_dmic_mux8_enum =
  8393. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3, 7,
  8394. dmic_mux_alt_text);
  8395. static const struct soc_enum tx_dmic_mux10_enum =
  8396. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3, 7,
  8397. dmic_mux_alt_text);
  8398. static const struct soc_enum tx_dmic_mux11_enum =
  8399. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3, 7,
  8400. dmic_mux_alt_text);
  8401. static const struct soc_enum tx_dmic_mux12_enum =
  8402. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3, 7,
  8403. dmic_mux_alt_text);
  8404. static const struct soc_enum tx_dmic_mux13_enum =
  8405. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3, 7,
  8406. dmic_mux_alt_text);
  8407. static const struct soc_enum tx_amic_mux0_enum =
  8408. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0, 7,
  8409. amic_mux_text);
  8410. static const struct soc_enum tx_amic_mux1_enum =
  8411. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0, 7,
  8412. amic_mux_text);
  8413. static const struct soc_enum tx_amic_mux2_enum =
  8414. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0, 7,
  8415. amic_mux_text);
  8416. static const struct soc_enum tx_amic_mux3_enum =
  8417. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0, 7,
  8418. amic_mux_text);
  8419. static const struct soc_enum tx_amic_mux4_enum =
  8420. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0, 7,
  8421. amic_mux_text);
  8422. static const struct soc_enum tx_amic_mux5_enum =
  8423. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0, 7,
  8424. amic_mux_text);
  8425. static const struct soc_enum tx_amic_mux6_enum =
  8426. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0, 7,
  8427. amic_mux_text);
  8428. static const struct soc_enum tx_amic_mux7_enum =
  8429. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0, 7,
  8430. amic_mux_text);
  8431. static const struct soc_enum tx_amic_mux8_enum =
  8432. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0, 7,
  8433. amic_mux_text);
  8434. static const struct soc_enum tx_amic_mux10_enum =
  8435. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0, 7,
  8436. amic_mux_text);
  8437. static const struct soc_enum tx_amic_mux11_enum =
  8438. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0, 7,
  8439. amic_mux_text);
  8440. static const struct soc_enum tx_amic_mux12_enum =
  8441. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0, 7,
  8442. amic_mux_text);
  8443. static const struct soc_enum tx_amic_mux13_enum =
  8444. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0, 7,
  8445. amic_mux_text);
  8446. static const struct soc_enum sb_tx0_mux_enum =
  8447. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 0, 4,
  8448. sb_tx0_mux_text);
  8449. static const struct soc_enum sb_tx1_mux_enum =
  8450. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 2, 4,
  8451. sb_tx1_mux_text);
  8452. static const struct soc_enum sb_tx2_mux_enum =
  8453. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 4, 4,
  8454. sb_tx2_mux_text);
  8455. static const struct soc_enum sb_tx3_mux_enum =
  8456. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 6, 4,
  8457. sb_tx3_mux_text);
  8458. static const struct soc_enum sb_tx4_mux_enum =
  8459. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 0, 4,
  8460. sb_tx4_mux_text);
  8461. static const struct soc_enum sb_tx5_mux_enum =
  8462. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 2, 4,
  8463. sb_tx5_mux_text);
  8464. static const struct soc_enum sb_tx6_mux_enum =
  8465. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 4, 4,
  8466. sb_tx6_mux_text);
  8467. static const struct soc_enum sb_tx7_mux_enum =
  8468. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 6, 4,
  8469. sb_tx7_mux_text);
  8470. static const struct soc_enum sb_tx8_mux_enum =
  8471. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 0, 4,
  8472. sb_tx8_mux_text);
  8473. static const struct soc_enum sb_tx9_mux_enum =
  8474. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 2, 3,
  8475. sb_tx9_mux_text);
  8476. static const struct soc_enum sb_tx10_mux_enum =
  8477. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 4, 3,
  8478. sb_tx10_mux_text);
  8479. static const struct soc_enum sb_tx11_mux_enum =
  8480. SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX11_INP_CFG, 0, 4,
  8481. sb_tx11_mux_text);
  8482. static const struct soc_enum sb_tx11_inp1_mux_enum =
  8483. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 0, 10,
  8484. sb_tx11_inp1_mux_text);
  8485. static const struct soc_enum sb_tx13_mux_enum =
  8486. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 4, 3,
  8487. sb_tx13_mux_text);
  8488. static const struct soc_enum tx13_inp_mux_enum =
  8489. SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG, 0, 3,
  8490. tx13_inp_mux_text);
  8491. static const struct soc_enum rx_mix_tx0_mux_enum =
  8492. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 0, 14,
  8493. rx_echo_mux_text);
  8494. static const struct soc_enum rx_mix_tx1_mux_enum =
  8495. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 4, 14,
  8496. rx_echo_mux_text);
  8497. static const struct soc_enum rx_mix_tx2_mux_enum =
  8498. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 0, 14,
  8499. rx_echo_mux_text);
  8500. static const struct soc_enum rx_mix_tx3_mux_enum =
  8501. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 4, 14,
  8502. rx_echo_mux_text);
  8503. static const struct soc_enum rx_mix_tx4_mux_enum =
  8504. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 0, 14,
  8505. rx_echo_mux_text);
  8506. static const struct soc_enum rx_mix_tx5_mux_enum =
  8507. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 4, 14,
  8508. rx_echo_mux_text);
  8509. static const struct soc_enum rx_mix_tx6_mux_enum =
  8510. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 0, 14,
  8511. rx_echo_mux_text);
  8512. static const struct soc_enum rx_mix_tx7_mux_enum =
  8513. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 4, 14,
  8514. rx_echo_mux_text);
  8515. static const struct soc_enum rx_mix_tx8_mux_enum =
  8516. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 14,
  8517. rx_echo_mux_text);
  8518. static const struct soc_enum iir0_inp0_mux_enum =
  8519. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0, 18,
  8520. iir_inp_mux_text);
  8521. static const struct soc_enum iir0_inp1_mux_enum =
  8522. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0, 18,
  8523. iir_inp_mux_text);
  8524. static const struct soc_enum iir0_inp2_mux_enum =
  8525. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0, 18,
  8526. iir_inp_mux_text);
  8527. static const struct soc_enum iir0_inp3_mux_enum =
  8528. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0, 18,
  8529. iir_inp_mux_text);
  8530. static const struct soc_enum iir1_inp0_mux_enum =
  8531. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0, 18,
  8532. iir_inp_mux_text);
  8533. static const struct soc_enum iir1_inp1_mux_enum =
  8534. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0, 18,
  8535. iir_inp_mux_text);
  8536. static const struct soc_enum iir1_inp2_mux_enum =
  8537. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0, 18,
  8538. iir_inp_mux_text);
  8539. static const struct soc_enum iir1_inp3_mux_enum =
  8540. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0, 18,
  8541. iir_inp_mux_text);
  8542. static const struct soc_enum rx_int0_dem_inp_mux_enum =
  8543. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_SEC0, 0,
  8544. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8545. rx_int_dem_inp_mux_text);
  8546. static const struct soc_enum rx_int1_dem_inp_mux_enum =
  8547. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_SEC0, 0,
  8548. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8549. rx_int_dem_inp_mux_text);
  8550. static const struct soc_enum rx_int2_dem_inp_mux_enum =
  8551. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_SEC0, 0,
  8552. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8553. rx_int_dem_inp_mux_text);
  8554. static const struct soc_enum rx_int0_interp_mux_enum =
  8555. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CTL, 5, 2,
  8556. rx_int0_interp_mux_text);
  8557. static const struct soc_enum rx_int1_interp_mux_enum =
  8558. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CTL, 5, 2,
  8559. rx_int1_interp_mux_text);
  8560. static const struct soc_enum rx_int2_interp_mux_enum =
  8561. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CTL, 5, 2,
  8562. rx_int2_interp_mux_text);
  8563. static const struct soc_enum rx_int3_interp_mux_enum =
  8564. SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CTL, 5, 2,
  8565. rx_int3_interp_mux_text);
  8566. static const struct soc_enum rx_int4_interp_mux_enum =
  8567. SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CTL, 5, 2,
  8568. rx_int4_interp_mux_text);
  8569. static const struct soc_enum rx_int5_interp_mux_enum =
  8570. SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CTL, 5, 2,
  8571. rx_int5_interp_mux_text);
  8572. static const struct soc_enum rx_int6_interp_mux_enum =
  8573. SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CTL, 5, 2,
  8574. rx_int6_interp_mux_text);
  8575. static const struct soc_enum rx_int7_interp_mux_enum =
  8576. SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CTL, 5, 2,
  8577. rx_int7_interp_mux_text);
  8578. static const struct soc_enum rx_int8_interp_mux_enum =
  8579. SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CTL, 5, 2,
  8580. rx_int8_interp_mux_text);
  8581. static const struct soc_enum mad_sel_enum =
  8582. SOC_ENUM_SINGLE(WCD9335_CPE_SS_CFG, 0, 2, mad_sel_text);
  8583. static const struct soc_enum anc0_fb_mux_enum =
  8584. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 0, 5,
  8585. anc0_fb_mux_text);
  8586. static const struct soc_enum anc1_fb_mux_enum =
  8587. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 3, 3,
  8588. anc1_fb_mux_text);
  8589. static const struct snd_kcontrol_new rx_int0_dem_inp_mux =
  8590. SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum,
  8591. snd_soc_dapm_get_enum_double,
  8592. tasha_int_dem_inp_mux_put);
  8593. static const struct snd_kcontrol_new rx_int1_dem_inp_mux =
  8594. SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum,
  8595. snd_soc_dapm_get_enum_double,
  8596. tasha_int_dem_inp_mux_put);
  8597. static const struct snd_kcontrol_new rx_int2_dem_inp_mux =
  8598. SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum,
  8599. snd_soc_dapm_get_enum_double,
  8600. tasha_int_dem_inp_mux_put);
  8601. static const struct snd_kcontrol_new spl_src0_mux =
  8602. SOC_DAPM_ENUM("SPL SRC0 MUX Mux", spl_src0_mux_chain_enum);
  8603. static const struct snd_kcontrol_new spl_src1_mux =
  8604. SOC_DAPM_ENUM("SPL SRC1 MUX Mux", spl_src1_mux_chain_enum);
  8605. static const struct snd_kcontrol_new spl_src2_mux =
  8606. SOC_DAPM_ENUM("SPL SRC2 MUX Mux", spl_src2_mux_chain_enum);
  8607. static const struct snd_kcontrol_new spl_src3_mux =
  8608. SOC_DAPM_ENUM("SPL SRC3 MUX Mux", spl_src3_mux_chain_enum);
  8609. static const struct snd_kcontrol_new rx_int0_2_mux =
  8610. SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum);
  8611. static const struct snd_kcontrol_new rx_int1_2_mux =
  8612. SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum);
  8613. static const struct snd_kcontrol_new rx_int2_2_mux =
  8614. SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum);
  8615. static const struct snd_kcontrol_new rx_int3_2_mux =
  8616. SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum);
  8617. static const struct snd_kcontrol_new rx_int4_2_mux =
  8618. SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum);
  8619. static const struct snd_kcontrol_new rx_int5_2_mux =
  8620. SOC_DAPM_ENUM("RX INT5_2 MUX Mux", rx_int5_2_mux_chain_enum);
  8621. static const struct snd_kcontrol_new rx_int6_2_mux =
  8622. SOC_DAPM_ENUM("RX INT6_2 MUX Mux", rx_int6_2_mux_chain_enum);
  8623. static const struct snd_kcontrol_new rx_int7_2_mux =
  8624. SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum);
  8625. static const struct snd_kcontrol_new rx_int8_2_mux =
  8626. SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum);
  8627. static const struct snd_kcontrol_new int1_1_native_mux =
  8628. SOC_DAPM_ENUM("RX INT1_1 NATIVE MUX Mux", int1_1_native_enum);
  8629. static const struct snd_kcontrol_new int2_1_native_mux =
  8630. SOC_DAPM_ENUM("RX INT2_1 NATIVE MUX Mux", int2_1_native_enum);
  8631. static const struct snd_kcontrol_new int3_1_native_mux =
  8632. SOC_DAPM_ENUM("RX INT3_1 NATIVE MUX Mux", int3_1_native_enum);
  8633. static const struct snd_kcontrol_new int4_1_native_mux =
  8634. SOC_DAPM_ENUM("RX INT4_1 NATIVE MUX Mux", int4_1_native_enum);
  8635. static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux =
  8636. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum);
  8637. static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux =
  8638. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum);
  8639. static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux =
  8640. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum);
  8641. static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux =
  8642. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum);
  8643. static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux =
  8644. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum);
  8645. static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux =
  8646. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum);
  8647. static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux =
  8648. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum);
  8649. static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux =
  8650. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum);
  8651. static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux =
  8652. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum);
  8653. static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux =
  8654. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum);
  8655. static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux =
  8656. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum);
  8657. static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux =
  8658. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum);
  8659. static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux =
  8660. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum);
  8661. static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux =
  8662. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum);
  8663. static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux =
  8664. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum);
  8665. static const struct snd_kcontrol_new rx_int5_1_mix_inp0_mux =
  8666. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP0 Mux", rx_int5_1_mix_inp0_chain_enum);
  8667. static const struct snd_kcontrol_new rx_int5_1_mix_inp1_mux =
  8668. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP1 Mux", rx_int5_1_mix_inp1_chain_enum);
  8669. static const struct snd_kcontrol_new rx_int5_1_mix_inp2_mux =
  8670. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP2 Mux", rx_int5_1_mix_inp2_chain_enum);
  8671. static const struct snd_kcontrol_new rx_int6_1_mix_inp0_mux =
  8672. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP0 Mux", rx_int6_1_mix_inp0_chain_enum);
  8673. static const struct snd_kcontrol_new rx_int6_1_mix_inp1_mux =
  8674. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP1 Mux", rx_int6_1_mix_inp1_chain_enum);
  8675. static const struct snd_kcontrol_new rx_int6_1_mix_inp2_mux =
  8676. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP2 Mux", rx_int6_1_mix_inp2_chain_enum);
  8677. static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux =
  8678. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum);
  8679. static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux =
  8680. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum);
  8681. static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux =
  8682. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum);
  8683. static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux =
  8684. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum);
  8685. static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux =
  8686. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum);
  8687. static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux =
  8688. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum);
  8689. static const struct snd_kcontrol_new rx_int0_mix2_inp_mux =
  8690. SOC_DAPM_ENUM("RX INT0 MIX2 INP Mux", rx_int0_sidetone_mix_chain_enum);
  8691. static const struct snd_kcontrol_new rx_int1_mix2_inp_mux =
  8692. SOC_DAPM_ENUM("RX INT1 MIX2 INP Mux", rx_int1_sidetone_mix_chain_enum);
  8693. static const struct snd_kcontrol_new rx_int2_mix2_inp_mux =
  8694. SOC_DAPM_ENUM("RX INT2 MIX2 INP Mux", rx_int2_sidetone_mix_chain_enum);
  8695. static const struct snd_kcontrol_new rx_int3_mix2_inp_mux =
  8696. SOC_DAPM_ENUM("RX INT3 MIX2 INP Mux", rx_int3_sidetone_mix_chain_enum);
  8697. static const struct snd_kcontrol_new rx_int4_mix2_inp_mux =
  8698. SOC_DAPM_ENUM("RX INT4 MIX2 INP Mux", rx_int4_sidetone_mix_chain_enum);
  8699. static const struct snd_kcontrol_new rx_int7_mix2_inp_mux =
  8700. SOC_DAPM_ENUM("RX INT7 MIX2 INP Mux", rx_int7_sidetone_mix_chain_enum);
  8701. static const struct snd_kcontrol_new tx_adc_mux0 =
  8702. SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_chain_enum,
  8703. snd_soc_dapm_get_enum_double,
  8704. tasha_put_dec_enum);
  8705. static const struct snd_kcontrol_new tx_adc_mux1 =
  8706. SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_chain_enum,
  8707. snd_soc_dapm_get_enum_double,
  8708. tasha_put_dec_enum);
  8709. static const struct snd_kcontrol_new tx_adc_mux2 =
  8710. SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_chain_enum,
  8711. snd_soc_dapm_get_enum_double,
  8712. tasha_put_dec_enum);
  8713. static const struct snd_kcontrol_new tx_adc_mux3 =
  8714. SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_chain_enum,
  8715. snd_soc_dapm_get_enum_double,
  8716. tasha_put_dec_enum);
  8717. static const struct snd_kcontrol_new tx_adc_mux4 =
  8718. SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_chain_enum,
  8719. snd_soc_dapm_get_enum_double,
  8720. tasha_put_dec_enum);
  8721. static const struct snd_kcontrol_new tx_adc_mux5 =
  8722. SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_chain_enum,
  8723. snd_soc_dapm_get_enum_double,
  8724. tasha_put_dec_enum);
  8725. static const struct snd_kcontrol_new tx_adc_mux6 =
  8726. SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_chain_enum,
  8727. snd_soc_dapm_get_enum_double,
  8728. tasha_put_dec_enum);
  8729. static const struct snd_kcontrol_new tx_adc_mux7 =
  8730. SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_chain_enum,
  8731. snd_soc_dapm_get_enum_double,
  8732. tasha_put_dec_enum);
  8733. static const struct snd_kcontrol_new tx_adc_mux8 =
  8734. SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_chain_enum,
  8735. snd_soc_dapm_get_enum_double,
  8736. tasha_put_dec_enum);
  8737. static const struct snd_kcontrol_new tx_adc_mux10 =
  8738. SOC_DAPM_ENUM("ADC MUX10 Mux", tx_adc_mux10_chain_enum);
  8739. static const struct snd_kcontrol_new tx_adc_mux11 =
  8740. SOC_DAPM_ENUM("ADC MUX11 Mux", tx_adc_mux11_chain_enum);
  8741. static const struct snd_kcontrol_new tx_adc_mux12 =
  8742. SOC_DAPM_ENUM("ADC MUX12 Mux", tx_adc_mux12_chain_enum);
  8743. static const struct snd_kcontrol_new tx_adc_mux13 =
  8744. SOC_DAPM_ENUM("ADC MUX13 Mux", tx_adc_mux13_chain_enum);
  8745. static const struct snd_kcontrol_new tx_dmic_mux0 =
  8746. SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum);
  8747. static const struct snd_kcontrol_new tx_dmic_mux1 =
  8748. SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum);
  8749. static const struct snd_kcontrol_new tx_dmic_mux2 =
  8750. SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum);
  8751. static const struct snd_kcontrol_new tx_dmic_mux3 =
  8752. SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum);
  8753. static const struct snd_kcontrol_new tx_dmic_mux4 =
  8754. SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum);
  8755. static const struct snd_kcontrol_new tx_dmic_mux5 =
  8756. SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum);
  8757. static const struct snd_kcontrol_new tx_dmic_mux6 =
  8758. SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum);
  8759. static const struct snd_kcontrol_new tx_dmic_mux7 =
  8760. SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum);
  8761. static const struct snd_kcontrol_new tx_dmic_mux8 =
  8762. SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum);
  8763. static const struct snd_kcontrol_new tx_dmic_mux10 =
  8764. SOC_DAPM_ENUM("DMIC MUX10 Mux", tx_dmic_mux10_enum);
  8765. static const struct snd_kcontrol_new tx_dmic_mux11 =
  8766. SOC_DAPM_ENUM("DMIC MUX11 Mux", tx_dmic_mux11_enum);
  8767. static const struct snd_kcontrol_new tx_dmic_mux12 =
  8768. SOC_DAPM_ENUM("DMIC MUX12 Mux", tx_dmic_mux12_enum);
  8769. static const struct snd_kcontrol_new tx_dmic_mux13 =
  8770. SOC_DAPM_ENUM("DMIC MUX13 Mux", tx_dmic_mux13_enum);
  8771. static const struct snd_kcontrol_new tx_amic_mux0 =
  8772. SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum);
  8773. static const struct snd_kcontrol_new tx_amic_mux1 =
  8774. SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum);
  8775. static const struct snd_kcontrol_new tx_amic_mux2 =
  8776. SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum);
  8777. static const struct snd_kcontrol_new tx_amic_mux3 =
  8778. SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum);
  8779. static const struct snd_kcontrol_new tx_amic_mux4 =
  8780. SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum);
  8781. static const struct snd_kcontrol_new tx_amic_mux5 =
  8782. SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum);
  8783. static const struct snd_kcontrol_new tx_amic_mux6 =
  8784. SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum);
  8785. static const struct snd_kcontrol_new tx_amic_mux7 =
  8786. SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum);
  8787. static const struct snd_kcontrol_new tx_amic_mux8 =
  8788. SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum);
  8789. static const struct snd_kcontrol_new tx_amic_mux10 =
  8790. SOC_DAPM_ENUM("AMIC MUX10 Mux", tx_amic_mux10_enum);
  8791. static const struct snd_kcontrol_new tx_amic_mux11 =
  8792. SOC_DAPM_ENUM("AMIC MUX11 Mux", tx_amic_mux11_enum);
  8793. static const struct snd_kcontrol_new tx_amic_mux12 =
  8794. SOC_DAPM_ENUM("AMIC MUX12 Mux", tx_amic_mux12_enum);
  8795. static const struct snd_kcontrol_new tx_amic_mux13 =
  8796. SOC_DAPM_ENUM("AMIC MUX13 Mux", tx_amic_mux13_enum);
  8797. static const struct snd_kcontrol_new sb_tx0_mux =
  8798. SOC_DAPM_ENUM("SLIM TX0 MUX Mux", sb_tx0_mux_enum);
  8799. static const struct snd_kcontrol_new sb_tx1_mux =
  8800. SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
  8801. static const struct snd_kcontrol_new sb_tx2_mux =
  8802. SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
  8803. static const struct snd_kcontrol_new sb_tx3_mux =
  8804. SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
  8805. static const struct snd_kcontrol_new sb_tx4_mux =
  8806. SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
  8807. static const struct snd_kcontrol_new sb_tx5_mux =
  8808. SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
  8809. static const struct snd_kcontrol_new sb_tx6_mux =
  8810. SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
  8811. static const struct snd_kcontrol_new sb_tx7_mux =
  8812. SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
  8813. static const struct snd_kcontrol_new sb_tx8_mux =
  8814. SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
  8815. static const struct snd_kcontrol_new sb_tx9_mux =
  8816. SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
  8817. static const struct snd_kcontrol_new sb_tx10_mux =
  8818. SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
  8819. static const struct snd_kcontrol_new sb_tx11_mux =
  8820. SOC_DAPM_ENUM("SLIM TX11 MUX Mux", sb_tx11_mux_enum);
  8821. static const struct snd_kcontrol_new sb_tx11_inp1_mux =
  8822. SOC_DAPM_ENUM("SLIM TX11 INP1 MUX Mux", sb_tx11_inp1_mux_enum);
  8823. static const struct snd_kcontrol_new sb_tx13_mux =
  8824. SOC_DAPM_ENUM("SLIM TX13 MUX Mux", sb_tx13_mux_enum);
  8825. static const struct snd_kcontrol_new tx13_inp_mux =
  8826. SOC_DAPM_ENUM("TX13 INP MUX Mux", tx13_inp_mux_enum);
  8827. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  8828. SOC_DAPM_ENUM("RX MIX TX0 MUX Mux", rx_mix_tx0_mux_enum);
  8829. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  8830. SOC_DAPM_ENUM("RX MIX TX1 MUX Mux", rx_mix_tx1_mux_enum);
  8831. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  8832. SOC_DAPM_ENUM("RX MIX TX2 MUX Mux", rx_mix_tx2_mux_enum);
  8833. static const struct snd_kcontrol_new rx_mix_tx3_mux =
  8834. SOC_DAPM_ENUM("RX MIX TX3 MUX Mux", rx_mix_tx3_mux_enum);
  8835. static const struct snd_kcontrol_new rx_mix_tx4_mux =
  8836. SOC_DAPM_ENUM("RX MIX TX4 MUX Mux", rx_mix_tx4_mux_enum);
  8837. static const struct snd_kcontrol_new rx_mix_tx5_mux =
  8838. SOC_DAPM_ENUM("RX MIX TX5 MUX Mux", rx_mix_tx5_mux_enum);
  8839. static const struct snd_kcontrol_new rx_mix_tx6_mux =
  8840. SOC_DAPM_ENUM("RX MIX TX6 MUX Mux", rx_mix_tx6_mux_enum);
  8841. static const struct snd_kcontrol_new rx_mix_tx7_mux =
  8842. SOC_DAPM_ENUM("RX MIX TX7 MUX Mux", rx_mix_tx7_mux_enum);
  8843. static const struct snd_kcontrol_new rx_mix_tx8_mux =
  8844. SOC_DAPM_ENUM("RX MIX TX8 MUX Mux", rx_mix_tx8_mux_enum);
  8845. static const struct snd_kcontrol_new iir0_inp0_mux =
  8846. SOC_DAPM_ENUM("IIR0 INP0 Mux", iir0_inp0_mux_enum);
  8847. static const struct snd_kcontrol_new iir0_inp1_mux =
  8848. SOC_DAPM_ENUM("IIR0 INP1 Mux", iir0_inp1_mux_enum);
  8849. static const struct snd_kcontrol_new iir0_inp2_mux =
  8850. SOC_DAPM_ENUM("IIR0 INP2 Mux", iir0_inp2_mux_enum);
  8851. static const struct snd_kcontrol_new iir0_inp3_mux =
  8852. SOC_DAPM_ENUM("IIR0 INP3 Mux", iir0_inp3_mux_enum);
  8853. static const struct snd_kcontrol_new iir1_inp0_mux =
  8854. SOC_DAPM_ENUM("IIR1 INP0 Mux", iir1_inp0_mux_enum);
  8855. static const struct snd_kcontrol_new iir1_inp1_mux =
  8856. SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
  8857. static const struct snd_kcontrol_new iir1_inp2_mux =
  8858. SOC_DAPM_ENUM("IIR1 INP2 Mux", iir1_inp2_mux_enum);
  8859. static const struct snd_kcontrol_new iir1_inp3_mux =
  8860. SOC_DAPM_ENUM("IIR1 INP3 Mux", iir1_inp3_mux_enum);
  8861. static const struct snd_kcontrol_new rx_int0_interp_mux =
  8862. SOC_DAPM_ENUM("RX INT0 INTERP Mux", rx_int0_interp_mux_enum);
  8863. static const struct snd_kcontrol_new rx_int1_interp_mux =
  8864. SOC_DAPM_ENUM("RX INT1 INTERP Mux", rx_int1_interp_mux_enum);
  8865. static const struct snd_kcontrol_new rx_int2_interp_mux =
  8866. SOC_DAPM_ENUM("RX INT2 INTERP Mux", rx_int2_interp_mux_enum);
  8867. static const struct snd_kcontrol_new rx_int3_interp_mux =
  8868. SOC_DAPM_ENUM("RX INT3 INTERP Mux", rx_int3_interp_mux_enum);
  8869. static const struct snd_kcontrol_new rx_int4_interp_mux =
  8870. SOC_DAPM_ENUM("RX INT4 INTERP Mux", rx_int4_interp_mux_enum);
  8871. static const struct snd_kcontrol_new rx_int5_interp_mux =
  8872. SOC_DAPM_ENUM("RX INT5 INTERP Mux", rx_int5_interp_mux_enum);
  8873. static const struct snd_kcontrol_new rx_int6_interp_mux =
  8874. SOC_DAPM_ENUM("RX INT6 INTERP Mux", rx_int6_interp_mux_enum);
  8875. static const struct snd_kcontrol_new rx_int7_interp_mux =
  8876. SOC_DAPM_ENUM("RX INT7 INTERP Mux", rx_int7_interp_mux_enum);
  8877. static const struct snd_kcontrol_new rx_int8_interp_mux =
  8878. SOC_DAPM_ENUM("RX INT8 INTERP Mux", rx_int8_interp_mux_enum);
  8879. static const struct snd_kcontrol_new mad_sel_mux =
  8880. SOC_DAPM_ENUM("MAD_SEL MUX Mux", mad_sel_enum);
  8881. static const struct snd_kcontrol_new aif4_mad_switch =
  8882. SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 5, 1, 0);
  8883. static const struct snd_kcontrol_new mad_brdcst_switch =
  8884. SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 6, 1, 0);
  8885. static const struct snd_kcontrol_new aif4_switch_mixer_controls =
  8886. SOC_SINGLE_EXT("Switch", SND_SOC_NOPM,
  8887. 0, 1, 0, tasha_codec_aif4_mixer_switch_get,
  8888. tasha_codec_aif4_mixer_switch_put);
  8889. static const struct snd_kcontrol_new anc_hphl_switch =
  8890. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8891. static const struct snd_kcontrol_new anc_hphr_switch =
  8892. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8893. static const struct snd_kcontrol_new anc_ear_switch =
  8894. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8895. static const struct snd_kcontrol_new anc_ear_spkr_switch =
  8896. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8897. static const struct snd_kcontrol_new anc_lineout1_switch =
  8898. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8899. static const struct snd_kcontrol_new anc_lineout2_switch =
  8900. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8901. static const struct snd_kcontrol_new anc_spkr_pa_switch =
  8902. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8903. static const struct snd_kcontrol_new adc_us_mux0_switch =
  8904. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8905. static const struct snd_kcontrol_new adc_us_mux1_switch =
  8906. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8907. static const struct snd_kcontrol_new adc_us_mux2_switch =
  8908. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8909. static const struct snd_kcontrol_new adc_us_mux3_switch =
  8910. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8911. static const struct snd_kcontrol_new adc_us_mux4_switch =
  8912. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8913. static const struct snd_kcontrol_new adc_us_mux5_switch =
  8914. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8915. static const struct snd_kcontrol_new adc_us_mux6_switch =
  8916. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8917. static const struct snd_kcontrol_new adc_us_mux7_switch =
  8918. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8919. static const struct snd_kcontrol_new adc_us_mux8_switch =
  8920. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8921. static const struct snd_kcontrol_new anc0_fb_mux =
  8922. SOC_DAPM_ENUM("ANC0 FB MUX Mux", anc0_fb_mux_enum);
  8923. static const struct snd_kcontrol_new anc1_fb_mux =
  8924. SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
  8925. static int tasha_codec_ec_buf_mux_enable(struct snd_soc_dapm_widget *w,
  8926. struct snd_kcontrol *kcontrol,
  8927. int event)
  8928. {
  8929. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  8930. dev_dbg(codec->dev, "%s: event = %d name = %s\n",
  8931. __func__, event, w->name);
  8932. switch (event) {
  8933. case SND_SOC_DAPM_POST_PMU:
  8934. snd_soc_write(codec, WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x3B);
  8935. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG, 0x08, 0x08);
  8936. snd_soc_update_bits(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
  8937. 0x08, 0x08);
  8938. break;
  8939. case SND_SOC_DAPM_POST_PMD:
  8940. snd_soc_update_bits(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
  8941. 0x08, 0x00);
  8942. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG, 0x08, 0x00);
  8943. snd_soc_write(codec, WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x00);
  8944. break;
  8945. }
  8946. return 0;
  8947. };
  8948. static const char * const ec_buf_mux_text[] = {
  8949. "ZERO", "RXMIXEC", "SB_RX0", "SB_RX1", "SB_RX2", "SB_RX3",
  8950. "I2S_RX_SD0_L", "I2S_RX_SD0_R", "I2S_RX_SD1_L", "I2S_RX_SD1_R",
  8951. "DEC1"
  8952. };
  8953. static SOC_ENUM_SINGLE_DECL(ec_buf_mux_enum, WCD9335_CPE_SS_US_EC_MUX_CFG,
  8954. 0, ec_buf_mux_text);
  8955. static const struct snd_kcontrol_new ec_buf_mux =
  8956. SOC_DAPM_ENUM("EC BUF Mux", ec_buf_mux_enum);
  8957. static const struct snd_soc_dapm_widget tasha_dapm_widgets[] = {
  8958. SND_SOC_DAPM_OUTPUT("EAR"),
  8959. SND_SOC_DAPM_OUTPUT("ANC EAR"),
  8960. SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
  8961. AIF1_PB, 0, tasha_codec_enable_slimrx,
  8962. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8963. SND_SOC_DAPM_POST_PMD),
  8964. SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
  8965. AIF2_PB, 0, tasha_codec_enable_slimrx,
  8966. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8967. SND_SOC_DAPM_POST_PMD),
  8968. SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
  8969. AIF3_PB, 0, tasha_codec_enable_slimrx,
  8970. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8971. SND_SOC_DAPM_POST_PMD),
  8972. SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
  8973. AIF4_PB, 0, tasha_codec_enable_slimrx,
  8974. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8975. SND_SOC_DAPM_POST_PMD),
  8976. SND_SOC_DAPM_AIF_IN_E("AIF MIX1 PB", "AIF Mix Playback", 0,
  8977. SND_SOC_NOPM, AIF_MIX1_PB, 0,
  8978. tasha_codec_enable_slimrx,
  8979. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8980. SND_SOC_DAPM_POST_PMD),
  8981. SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM, TASHA_RX0, 0,
  8982. &slim_rx_mux[TASHA_RX0]),
  8983. SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TASHA_RX1, 0,
  8984. &slim_rx_mux[TASHA_RX1]),
  8985. SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TASHA_RX2, 0,
  8986. &slim_rx_mux[TASHA_RX2]),
  8987. SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TASHA_RX3, 0,
  8988. &slim_rx_mux[TASHA_RX3]),
  8989. SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TASHA_RX4, 0,
  8990. &slim_rx_mux[TASHA_RX4]),
  8991. SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TASHA_RX5, 0,
  8992. &slim_rx_mux[TASHA_RX5]),
  8993. SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TASHA_RX6, 0,
  8994. &slim_rx_mux[TASHA_RX6]),
  8995. SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TASHA_RX7, 0,
  8996. &slim_rx_mux[TASHA_RX7]),
  8997. SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  8998. SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  8999. SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9000. SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  9001. SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  9002. SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  9003. SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  9004. SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  9005. SND_SOC_DAPM_MUX_E("SPL SRC0 MUX", SND_SOC_NOPM, SPLINE_SRC0, 0,
  9006. &spl_src0_mux, tasha_codec_enable_spline_resampler,
  9007. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9008. SND_SOC_DAPM_MUX_E("SPL SRC1 MUX", SND_SOC_NOPM, SPLINE_SRC1, 0,
  9009. &spl_src1_mux, tasha_codec_enable_spline_resampler,
  9010. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9011. SND_SOC_DAPM_MUX_E("SPL SRC2 MUX", SND_SOC_NOPM, SPLINE_SRC2, 0,
  9012. &spl_src2_mux, tasha_codec_enable_spline_resampler,
  9013. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9014. SND_SOC_DAPM_MUX_E("SPL SRC3 MUX", SND_SOC_NOPM, SPLINE_SRC3, 0,
  9015. &spl_src3_mux, tasha_codec_enable_spline_resampler,
  9016. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9017. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
  9018. 5, 0, &rx_int0_2_mux, tasha_codec_enable_mix_path,
  9019. SND_SOC_DAPM_POST_PMU),
  9020. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  9021. 5, 0, &rx_int1_2_mux, tasha_codec_enable_mix_path,
  9022. SND_SOC_DAPM_POST_PMU),
  9023. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  9024. 5, 0, &rx_int2_2_mux, tasha_codec_enable_mix_path,
  9025. SND_SOC_DAPM_POST_PMU),
  9026. SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", WCD9335_CDC_RX3_RX_PATH_MIX_CTL,
  9027. 5, 0, &rx_int3_2_mux, tasha_codec_enable_mix_path,
  9028. SND_SOC_DAPM_POST_PMU),
  9029. SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", WCD9335_CDC_RX4_RX_PATH_MIX_CTL,
  9030. 5, 0, &rx_int4_2_mux, tasha_codec_enable_mix_path,
  9031. SND_SOC_DAPM_POST_PMU),
  9032. SND_SOC_DAPM_MUX_E("RX INT5_2 MUX", WCD9335_CDC_RX5_RX_PATH_MIX_CTL,
  9033. 5, 0, &rx_int5_2_mux, tasha_codec_enable_mix_path,
  9034. SND_SOC_DAPM_POST_PMU),
  9035. SND_SOC_DAPM_MUX_E("RX INT6_2 MUX", WCD9335_CDC_RX6_RX_PATH_MIX_CTL,
  9036. 5, 0, &rx_int6_2_mux, tasha_codec_enable_mix_path,
  9037. SND_SOC_DAPM_POST_PMU),
  9038. SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", WCD9335_CDC_RX7_RX_PATH_MIX_CTL,
  9039. 5, 0, &rx_int7_2_mux, tasha_codec_enable_mix_path,
  9040. SND_SOC_DAPM_POST_PMU),
  9041. SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", WCD9335_CDC_RX8_RX_PATH_MIX_CTL,
  9042. 5, 0, &rx_int8_2_mux, tasha_codec_enable_mix_path,
  9043. SND_SOC_DAPM_POST_PMU),
  9044. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9045. &rx_int0_1_mix_inp0_mux),
  9046. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9047. &rx_int0_1_mix_inp1_mux),
  9048. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9049. &rx_int0_1_mix_inp2_mux),
  9050. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9051. &rx_int1_1_mix_inp0_mux),
  9052. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9053. &rx_int1_1_mix_inp1_mux),
  9054. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9055. &rx_int1_1_mix_inp2_mux),
  9056. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9057. &rx_int2_1_mix_inp0_mux),
  9058. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9059. &rx_int2_1_mix_inp1_mux),
  9060. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9061. &rx_int2_1_mix_inp2_mux),
  9062. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9063. &rx_int3_1_mix_inp0_mux),
  9064. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9065. &rx_int3_1_mix_inp1_mux),
  9066. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9067. &rx_int3_1_mix_inp2_mux),
  9068. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9069. &rx_int4_1_mix_inp0_mux),
  9070. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9071. &rx_int4_1_mix_inp1_mux),
  9072. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9073. &rx_int4_1_mix_inp2_mux),
  9074. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9075. &rx_int5_1_mix_inp0_mux),
  9076. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9077. &rx_int5_1_mix_inp1_mux),
  9078. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9079. &rx_int5_1_mix_inp2_mux),
  9080. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9081. &rx_int6_1_mix_inp0_mux),
  9082. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9083. &rx_int6_1_mix_inp1_mux),
  9084. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9085. &rx_int6_1_mix_inp2_mux),
  9086. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9087. &rx_int7_1_mix_inp0_mux, tasha_codec_enable_swr,
  9088. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9089. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9090. &rx_int7_1_mix_inp1_mux, tasha_codec_enable_swr,
  9091. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9092. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9093. &rx_int7_1_mix_inp2_mux, tasha_codec_enable_swr,
  9094. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9095. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9096. &rx_int8_1_mix_inp0_mux, tasha_codec_enable_swr,
  9097. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9098. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9099. &rx_int8_1_mix_inp1_mux, tasha_codec_enable_swr,
  9100. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9101. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9102. &rx_int8_1_mix_inp2_mux, tasha_codec_enable_swr,
  9103. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9104. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9105. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9106. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9107. SND_SOC_DAPM_MIXER("RX INT1 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9108. rx_int1_spline_mix_switch,
  9109. ARRAY_SIZE(rx_int1_spline_mix_switch)),
  9110. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9111. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9112. SND_SOC_DAPM_MIXER("RX INT2 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9113. rx_int2_spline_mix_switch,
  9114. ARRAY_SIZE(rx_int2_spline_mix_switch)),
  9115. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9116. SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9117. SND_SOC_DAPM_MIXER("RX INT3 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9118. rx_int3_spline_mix_switch,
  9119. ARRAY_SIZE(rx_int3_spline_mix_switch)),
  9120. SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9121. SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9122. SND_SOC_DAPM_MIXER("RX INT4 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9123. rx_int4_spline_mix_switch,
  9124. ARRAY_SIZE(rx_int4_spline_mix_switch)),
  9125. SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9126. SND_SOC_DAPM_MIXER("RX INT5_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9127. SND_SOC_DAPM_MIXER("RX INT5 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9128. rx_int5_spline_mix_switch,
  9129. ARRAY_SIZE(rx_int5_spline_mix_switch)),
  9130. SND_SOC_DAPM_MIXER("RX INT5 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9131. SND_SOC_DAPM_MIXER("RX INT6_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9132. SND_SOC_DAPM_MIXER("RX INT6 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9133. rx_int6_spline_mix_switch,
  9134. ARRAY_SIZE(rx_int6_spline_mix_switch)),
  9135. SND_SOC_DAPM_MIXER("RX INT6 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9136. SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9137. SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9138. SND_SOC_DAPM_MIXER("RX INT7 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9139. rx_int7_spline_mix_switch,
  9140. ARRAY_SIZE(rx_int7_spline_mix_switch)),
  9141. SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9142. SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9143. SND_SOC_DAPM_MIXER("RX INT8 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9144. rx_int8_spline_mix_switch,
  9145. ARRAY_SIZE(rx_int8_spline_mix_switch)),
  9146. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9147. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9148. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9149. SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9150. SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9151. SND_SOC_DAPM_MIXER("RX INT5 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9152. SND_SOC_DAPM_MIXER("RX INT6 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9153. SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9154. SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
  9155. NULL, 0, tasha_codec_spk_boost_event,
  9156. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9157. SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
  9158. NULL, 0, tasha_codec_spk_boost_event,
  9159. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9160. SND_SOC_DAPM_MIXER_E("RX INT5 VBAT", SND_SOC_NOPM, 0, 0,
  9161. rx_int5_vbat_mix_switch,
  9162. ARRAY_SIZE(rx_int5_vbat_mix_switch),
  9163. tasha_codec_vbat_enable_event,
  9164. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9165. SND_SOC_DAPM_MIXER_E("RX INT6 VBAT", SND_SOC_NOPM, 0, 0,
  9166. rx_int6_vbat_mix_switch,
  9167. ARRAY_SIZE(rx_int6_vbat_mix_switch),
  9168. tasha_codec_vbat_enable_event,
  9169. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9170. SND_SOC_DAPM_MIXER_E("RX INT7 VBAT", SND_SOC_NOPM, 0, 0,
  9171. rx_int7_vbat_mix_switch,
  9172. ARRAY_SIZE(rx_int7_vbat_mix_switch),
  9173. tasha_codec_vbat_enable_event,
  9174. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9175. SND_SOC_DAPM_MIXER_E("RX INT8 VBAT", SND_SOC_NOPM, 0, 0,
  9176. rx_int8_vbat_mix_switch,
  9177. ARRAY_SIZE(rx_int8_vbat_mix_switch),
  9178. tasha_codec_vbat_enable_event,
  9179. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9180. SND_SOC_DAPM_MUX("RX INT0 MIX2 INP", WCD9335_CDC_RX0_RX_PATH_CFG1, 4,
  9181. 0, &rx_int0_mix2_inp_mux),
  9182. SND_SOC_DAPM_MUX("RX INT1 MIX2 INP", WCD9335_CDC_RX1_RX_PATH_CFG1, 4,
  9183. 0, &rx_int1_mix2_inp_mux),
  9184. SND_SOC_DAPM_MUX("RX INT2 MIX2 INP", WCD9335_CDC_RX2_RX_PATH_CFG1, 4,
  9185. 0, &rx_int2_mix2_inp_mux),
  9186. SND_SOC_DAPM_MUX("RX INT3 MIX2 INP", WCD9335_CDC_RX3_RX_PATH_CFG1, 4,
  9187. 0, &rx_int3_mix2_inp_mux),
  9188. SND_SOC_DAPM_MUX("RX INT4 MIX2 INP", WCD9335_CDC_RX4_RX_PATH_CFG1, 4,
  9189. 0, &rx_int4_mix2_inp_mux),
  9190. SND_SOC_DAPM_MUX("RX INT7 MIX2 INP", WCD9335_CDC_RX7_RX_PATH_CFG1, 4,
  9191. 0, &rx_int7_mix2_inp_mux),
  9192. SND_SOC_DAPM_MUX("SLIM TX0 MUX", SND_SOC_NOPM, TASHA_TX0, 0,
  9193. &sb_tx0_mux),
  9194. SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TASHA_TX1, 0,
  9195. &sb_tx1_mux),
  9196. SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TASHA_TX2, 0,
  9197. &sb_tx2_mux),
  9198. SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TASHA_TX3, 0,
  9199. &sb_tx3_mux),
  9200. SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TASHA_TX4, 0,
  9201. &sb_tx4_mux),
  9202. SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TASHA_TX5, 0,
  9203. &sb_tx5_mux),
  9204. SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TASHA_TX6, 0,
  9205. &sb_tx6_mux),
  9206. SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TASHA_TX7, 0,
  9207. &sb_tx7_mux),
  9208. SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TASHA_TX8, 0,
  9209. &sb_tx8_mux),
  9210. SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TASHA_TX9, 0,
  9211. &sb_tx9_mux),
  9212. SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TASHA_TX10, 0,
  9213. &sb_tx10_mux),
  9214. SND_SOC_DAPM_MUX("SLIM TX11 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
  9215. &sb_tx11_mux),
  9216. SND_SOC_DAPM_MUX("SLIM TX11 INP1 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
  9217. &sb_tx11_inp1_mux),
  9218. SND_SOC_DAPM_MUX("SLIM TX13 MUX", SND_SOC_NOPM, TASHA_TX13, 0,
  9219. &sb_tx13_mux),
  9220. SND_SOC_DAPM_MUX("TX13 INP MUX", SND_SOC_NOPM, 0, 0,
  9221. &tx13_inp_mux),
  9222. SND_SOC_DAPM_MUX_E("ADC MUX0", WCD9335_CDC_TX0_TX_PATH_CTL, 5, 0,
  9223. &tx_adc_mux0, tasha_codec_enable_dec,
  9224. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9225. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9226. SND_SOC_DAPM_MUX_E("ADC MUX1", WCD9335_CDC_TX1_TX_PATH_CTL, 5, 0,
  9227. &tx_adc_mux1, tasha_codec_enable_dec,
  9228. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9229. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9230. SND_SOC_DAPM_MUX_E("ADC MUX2", WCD9335_CDC_TX2_TX_PATH_CTL, 5, 0,
  9231. &tx_adc_mux2, tasha_codec_enable_dec,
  9232. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9233. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9234. SND_SOC_DAPM_MUX_E("ADC MUX3", WCD9335_CDC_TX3_TX_PATH_CTL, 5, 0,
  9235. &tx_adc_mux3, tasha_codec_enable_dec,
  9236. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9237. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9238. SND_SOC_DAPM_MUX_E("ADC MUX4", WCD9335_CDC_TX4_TX_PATH_CTL, 5, 0,
  9239. &tx_adc_mux4, tasha_codec_enable_dec,
  9240. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9241. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9242. SND_SOC_DAPM_MUX_E("ADC MUX5", WCD9335_CDC_TX5_TX_PATH_CTL, 5, 0,
  9243. &tx_adc_mux5, tasha_codec_enable_dec,
  9244. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9245. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9246. SND_SOC_DAPM_MUX_E("ADC MUX6", WCD9335_CDC_TX6_TX_PATH_CTL, 5, 0,
  9247. &tx_adc_mux6, tasha_codec_enable_dec,
  9248. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9249. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9250. SND_SOC_DAPM_MUX_E("ADC MUX7", WCD9335_CDC_TX7_TX_PATH_CTL, 5, 0,
  9251. &tx_adc_mux7, tasha_codec_enable_dec,
  9252. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9253. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9254. SND_SOC_DAPM_MUX_E("ADC MUX8", WCD9335_CDC_TX8_TX_PATH_CTL, 5, 0,
  9255. &tx_adc_mux8, tasha_codec_enable_dec,
  9256. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9257. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9258. SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0,
  9259. &tx_adc_mux10, tasha_codec_tx_adc_cfg,
  9260. SND_SOC_DAPM_POST_PMU),
  9261. SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0,
  9262. &tx_adc_mux11, tasha_codec_tx_adc_cfg,
  9263. SND_SOC_DAPM_POST_PMU),
  9264. SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0,
  9265. &tx_adc_mux12, tasha_codec_tx_adc_cfg,
  9266. SND_SOC_DAPM_POST_PMU),
  9267. SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0,
  9268. &tx_adc_mux13, tasha_codec_tx_adc_cfg,
  9269. SND_SOC_DAPM_POST_PMU),
  9270. SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM, 0, 0,
  9271. &tx_dmic_mux0),
  9272. SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM, 0, 0,
  9273. &tx_dmic_mux1),
  9274. SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM, 0, 0,
  9275. &tx_dmic_mux2),
  9276. SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM, 0, 0,
  9277. &tx_dmic_mux3),
  9278. SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM, 0, 0,
  9279. &tx_dmic_mux4),
  9280. SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM, 0, 0,
  9281. &tx_dmic_mux5),
  9282. SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM, 0, 0,
  9283. &tx_dmic_mux6),
  9284. SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM, 0, 0,
  9285. &tx_dmic_mux7),
  9286. SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM, 0, 0,
  9287. &tx_dmic_mux8),
  9288. SND_SOC_DAPM_MUX("DMIC MUX10", SND_SOC_NOPM, 0, 0,
  9289. &tx_dmic_mux10),
  9290. SND_SOC_DAPM_MUX("DMIC MUX11", SND_SOC_NOPM, 0, 0,
  9291. &tx_dmic_mux11),
  9292. SND_SOC_DAPM_MUX("DMIC MUX12", SND_SOC_NOPM, 0, 0,
  9293. &tx_dmic_mux12),
  9294. SND_SOC_DAPM_MUX("DMIC MUX13", SND_SOC_NOPM, 0, 0,
  9295. &tx_dmic_mux13),
  9296. SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM, 0, 0,
  9297. &tx_amic_mux0),
  9298. SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM, 0, 0,
  9299. &tx_amic_mux1),
  9300. SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM, 0, 0,
  9301. &tx_amic_mux2),
  9302. SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM, 0, 0,
  9303. &tx_amic_mux3),
  9304. SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM, 0, 0,
  9305. &tx_amic_mux4),
  9306. SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM, 0, 0,
  9307. &tx_amic_mux5),
  9308. SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM, 0, 0,
  9309. &tx_amic_mux6),
  9310. SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM, 0, 0,
  9311. &tx_amic_mux7),
  9312. SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM, 0, 0,
  9313. &tx_amic_mux8),
  9314. SND_SOC_DAPM_MUX("AMIC MUX10", SND_SOC_NOPM, 0, 0,
  9315. &tx_amic_mux10),
  9316. SND_SOC_DAPM_MUX("AMIC MUX11", SND_SOC_NOPM, 0, 0,
  9317. &tx_amic_mux11),
  9318. SND_SOC_DAPM_MUX("AMIC MUX12", SND_SOC_NOPM, 0, 0,
  9319. &tx_amic_mux12),
  9320. SND_SOC_DAPM_MUX("AMIC MUX13", SND_SOC_NOPM, 0, 0,
  9321. &tx_amic_mux13),
  9322. SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD9335_ANA_AMIC1, 7, 0,
  9323. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9324. SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD9335_ANA_AMIC2, 7, 0,
  9325. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9326. SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD9335_ANA_AMIC3, 7, 0,
  9327. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9328. SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD9335_ANA_AMIC4, 7, 0,
  9329. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9330. SND_SOC_DAPM_ADC_E("ADC5", NULL, WCD9335_ANA_AMIC5, 7, 0,
  9331. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9332. SND_SOC_DAPM_ADC_E("ADC6", NULL, WCD9335_ANA_AMIC6, 7, 0,
  9333. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9334. SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
  9335. INTERP_HPHL, 0, tasha_enable_native_supply,
  9336. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9337. SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
  9338. INTERP_HPHR, 0, tasha_enable_native_supply,
  9339. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9340. SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
  9341. INTERP_LO1, 0, tasha_enable_native_supply,
  9342. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9343. SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
  9344. INTERP_LO2, 0, tasha_enable_native_supply,
  9345. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9346. SND_SOC_DAPM_INPUT("AMIC1"),
  9347. SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  9348. tasha_codec_enable_micbias,
  9349. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9350. SND_SOC_DAPM_POST_PMD),
  9351. SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  9352. tasha_codec_enable_micbias,
  9353. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9354. SND_SOC_DAPM_POST_PMD),
  9355. SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  9356. tasha_codec_enable_micbias,
  9357. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9358. SND_SOC_DAPM_POST_PMD),
  9359. SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  9360. tasha_codec_enable_micbias,
  9361. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9362. SND_SOC_DAPM_POST_PMD),
  9363. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  9364. tasha_codec_force_enable_micbias,
  9365. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9366. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  9367. tasha_codec_force_enable_micbias,
  9368. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9369. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  9370. tasha_codec_force_enable_micbias,
  9371. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9372. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  9373. tasha_codec_force_enable_micbias,
  9374. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9375. SND_SOC_DAPM_SUPPLY(DAPM_LDO_H_STANDALONE, SND_SOC_NOPM, 0, 0,
  9376. tasha_codec_force_enable_ldo_h,
  9377. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9378. SND_SOC_DAPM_MUX("ANC0 FB MUX", SND_SOC_NOPM, 0, 0, &anc0_fb_mux),
  9379. SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
  9380. SND_SOC_DAPM_INPUT("AMIC2"),
  9381. SND_SOC_DAPM_INPUT("AMIC3"),
  9382. SND_SOC_DAPM_INPUT("AMIC4"),
  9383. SND_SOC_DAPM_INPUT("AMIC5"),
  9384. SND_SOC_DAPM_INPUT("AMIC6"),
  9385. SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
  9386. AIF1_CAP, 0, tasha_codec_enable_slimtx,
  9387. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9388. SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
  9389. AIF2_CAP, 0, tasha_codec_enable_slimtx,
  9390. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9391. SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
  9392. AIF3_CAP, 0, tasha_codec_enable_slimtx,
  9393. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9394. SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
  9395. AIF4_VIFEED, 0, tasha_codec_enable_slimvi_feedback,
  9396. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9397. SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
  9398. aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
  9399. SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
  9400. aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
  9401. SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
  9402. aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
  9403. SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
  9404. aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
  9405. SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
  9406. aif4_mad_mixer, ARRAY_SIZE(aif4_mad_mixer)),
  9407. SND_SOC_DAPM_INPUT("VIINPUT"),
  9408. SND_SOC_DAPM_AIF_OUT("AIF5 CPE", "AIF5 CPE TX", 0, SND_SOC_NOPM,
  9409. AIF5_CPE_TX, 0),
  9410. SND_SOC_DAPM_MUX_E("EC BUF MUX INP", SND_SOC_NOPM, 0, 0, &ec_buf_mux,
  9411. tasha_codec_ec_buf_mux_enable,
  9412. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9413. /* Digital Mic Inputs */
  9414. SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  9415. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9416. SND_SOC_DAPM_POST_PMD),
  9417. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  9418. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9419. SND_SOC_DAPM_POST_PMD),
  9420. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  9421. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9422. SND_SOC_DAPM_POST_PMD),
  9423. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  9424. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9425. SND_SOC_DAPM_POST_PMD),
  9426. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  9427. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9428. SND_SOC_DAPM_POST_PMD),
  9429. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  9430. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9431. SND_SOC_DAPM_POST_PMD),
  9432. SND_SOC_DAPM_MUX("IIR0 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp0_mux),
  9433. SND_SOC_DAPM_MUX("IIR0 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp1_mux),
  9434. SND_SOC_DAPM_MUX("IIR0 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp2_mux),
  9435. SND_SOC_DAPM_MUX("IIR0 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp3_mux),
  9436. SND_SOC_DAPM_MUX("IIR1 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp0_mux),
  9437. SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
  9438. SND_SOC_DAPM_MUX("IIR1 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp2_mux),
  9439. SND_SOC_DAPM_MUX("IIR1 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp3_mux),
  9440. SND_SOC_DAPM_MIXER_E("IIR0", WCD9335_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
  9441. 4, 0, NULL, 0, tasha_codec_set_iir_gain,
  9442. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  9443. SND_SOC_DAPM_MIXER_E("IIR1", WCD9335_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
  9444. 4, 0, NULL, 0, tasha_codec_set_iir_gain,
  9445. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  9446. SND_SOC_DAPM_MIXER("SRC0", WCD9335_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  9447. 4, 0, NULL, 0),
  9448. SND_SOC_DAPM_MIXER("SRC1", WCD9335_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  9449. 4, 0, NULL, 0),
  9450. SND_SOC_DAPM_MIXER_E("CPE IN Mixer", SND_SOC_NOPM, 0, 0,
  9451. cpe_in_mix_switch,
  9452. ARRAY_SIZE(cpe_in_mix_switch),
  9453. tasha_codec_configure_cpe_input,
  9454. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9455. SND_SOC_DAPM_MUX("RX INT1_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9456. &int1_1_native_mux),
  9457. SND_SOC_DAPM_MUX("RX INT2_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9458. &int2_1_native_mux),
  9459. SND_SOC_DAPM_MUX("RX INT3_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9460. &int3_1_native_mux),
  9461. SND_SOC_DAPM_MUX("RX INT4_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9462. &int4_1_native_mux),
  9463. SND_SOC_DAPM_MUX("RX MIX TX0 MUX", SND_SOC_NOPM, 0, 0,
  9464. &rx_mix_tx0_mux),
  9465. SND_SOC_DAPM_MUX("RX MIX TX1 MUX", SND_SOC_NOPM, 0, 0,
  9466. &rx_mix_tx1_mux),
  9467. SND_SOC_DAPM_MUX("RX MIX TX2 MUX", SND_SOC_NOPM, 0, 0,
  9468. &rx_mix_tx2_mux),
  9469. SND_SOC_DAPM_MUX("RX MIX TX3 MUX", SND_SOC_NOPM, 0, 0,
  9470. &rx_mix_tx3_mux),
  9471. SND_SOC_DAPM_MUX("RX MIX TX4 MUX", SND_SOC_NOPM, 0, 0,
  9472. &rx_mix_tx4_mux),
  9473. SND_SOC_DAPM_MUX("RX MIX TX5 MUX", SND_SOC_NOPM, 0, 0,
  9474. &rx_mix_tx5_mux),
  9475. SND_SOC_DAPM_MUX("RX MIX TX6 MUX", SND_SOC_NOPM, 0, 0,
  9476. &rx_mix_tx6_mux),
  9477. SND_SOC_DAPM_MUX("RX MIX TX7 MUX", SND_SOC_NOPM, 0, 0,
  9478. &rx_mix_tx7_mux),
  9479. SND_SOC_DAPM_MUX("RX MIX TX8 MUX", SND_SOC_NOPM, 0, 0,
  9480. &rx_mix_tx8_mux),
  9481. SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM, 0, 0,
  9482. &rx_int0_dem_inp_mux),
  9483. SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM, 0, 0,
  9484. &rx_int1_dem_inp_mux),
  9485. SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM, 0, 0,
  9486. &rx_int2_dem_inp_mux),
  9487. SND_SOC_DAPM_MUX_E("RX INT0 INTERP", SND_SOC_NOPM,
  9488. INTERP_EAR, 0, &rx_int0_interp_mux,
  9489. tasha_codec_enable_interpolator,
  9490. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9491. SND_SOC_DAPM_POST_PMD),
  9492. SND_SOC_DAPM_MUX_E("RX INT1 INTERP", SND_SOC_NOPM,
  9493. INTERP_HPHL, 0, &rx_int1_interp_mux,
  9494. tasha_codec_enable_interpolator,
  9495. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9496. SND_SOC_DAPM_POST_PMD),
  9497. SND_SOC_DAPM_MUX_E("RX INT2 INTERP", SND_SOC_NOPM,
  9498. INTERP_HPHR, 0, &rx_int2_interp_mux,
  9499. tasha_codec_enable_interpolator,
  9500. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9501. SND_SOC_DAPM_POST_PMD),
  9502. SND_SOC_DAPM_MUX_E("RX INT3 INTERP", SND_SOC_NOPM,
  9503. INTERP_LO1, 0, &rx_int3_interp_mux,
  9504. tasha_codec_enable_interpolator,
  9505. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9506. SND_SOC_DAPM_POST_PMD),
  9507. SND_SOC_DAPM_MUX_E("RX INT4 INTERP", SND_SOC_NOPM,
  9508. INTERP_LO2, 0, &rx_int4_interp_mux,
  9509. tasha_codec_enable_interpolator,
  9510. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9511. SND_SOC_DAPM_POST_PMD),
  9512. SND_SOC_DAPM_MUX_E("RX INT5 INTERP", SND_SOC_NOPM,
  9513. INTERP_LO3, 0, &rx_int5_interp_mux,
  9514. tasha_codec_enable_interpolator,
  9515. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9516. SND_SOC_DAPM_POST_PMD),
  9517. SND_SOC_DAPM_MUX_E("RX INT6 INTERP", SND_SOC_NOPM,
  9518. INTERP_LO4, 0, &rx_int6_interp_mux,
  9519. tasha_codec_enable_interpolator,
  9520. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9521. SND_SOC_DAPM_POST_PMD),
  9522. SND_SOC_DAPM_MUX_E("RX INT7 INTERP", SND_SOC_NOPM,
  9523. INTERP_SPKR1, 0, &rx_int7_interp_mux,
  9524. tasha_codec_enable_interpolator,
  9525. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9526. SND_SOC_DAPM_POST_PMD),
  9527. SND_SOC_DAPM_MUX_E("RX INT8 INTERP", SND_SOC_NOPM,
  9528. INTERP_SPKR2, 0, &rx_int8_interp_mux,
  9529. tasha_codec_enable_interpolator,
  9530. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9531. SND_SOC_DAPM_POST_PMD),
  9532. SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
  9533. 0, 0, tasha_codec_ear_dac_event,
  9534. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9535. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9536. SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, SND_SOC_NOPM,
  9537. 0, 0, tasha_codec_hphl_dac_event,
  9538. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9539. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9540. SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, SND_SOC_NOPM,
  9541. 0, 0, tasha_codec_hphr_dac_event,
  9542. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9543. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9544. SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
  9545. 0, 0, tasha_codec_lineout_dac_event,
  9546. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9547. SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
  9548. 0, 0, tasha_codec_lineout_dac_event,
  9549. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9550. SND_SOC_DAPM_DAC_E("RX INT5 DAC", NULL, SND_SOC_NOPM,
  9551. 0, 0, tasha_codec_lineout_dac_event,
  9552. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9553. SND_SOC_DAPM_DAC_E("RX INT6 DAC", NULL, SND_SOC_NOPM,
  9554. 0, 0, tasha_codec_lineout_dac_event,
  9555. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9556. SND_SOC_DAPM_PGA_E("HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9557. tasha_codec_enable_hphl_pa,
  9558. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9559. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9560. SND_SOC_DAPM_PGA_E("HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9561. tasha_codec_enable_hphr_pa,
  9562. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9563. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9564. SND_SOC_DAPM_PGA_E("EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
  9565. tasha_codec_enable_ear_pa,
  9566. SND_SOC_DAPM_POST_PMU |
  9567. SND_SOC_DAPM_POST_PMD),
  9568. SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD9335_ANA_LO_1_2, 7, 0, NULL, 0,
  9569. tasha_codec_enable_lineout_pa,
  9570. SND_SOC_DAPM_POST_PMU |
  9571. SND_SOC_DAPM_POST_PMD),
  9572. SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD9335_ANA_LO_1_2, 6, 0, NULL, 0,
  9573. tasha_codec_enable_lineout_pa,
  9574. SND_SOC_DAPM_POST_PMU |
  9575. SND_SOC_DAPM_POST_PMD),
  9576. SND_SOC_DAPM_PGA_E("LINEOUT3 PA", WCD9335_ANA_LO_3_4, 7, 0, NULL, 0,
  9577. tasha_codec_enable_lineout_pa,
  9578. SND_SOC_DAPM_POST_PMU |
  9579. SND_SOC_DAPM_POST_PMD),
  9580. SND_SOC_DAPM_PGA_E("LINEOUT4 PA", WCD9335_ANA_LO_3_4, 6, 0, NULL, 0,
  9581. tasha_codec_enable_lineout_pa,
  9582. SND_SOC_DAPM_POST_PMU |
  9583. SND_SOC_DAPM_POST_PMD),
  9584. SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
  9585. tasha_codec_enable_ear_pa,
  9586. SND_SOC_DAPM_POST_PMU |
  9587. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9588. SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9589. tasha_codec_enable_hphl_pa,
  9590. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9591. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9592. SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9593. tasha_codec_enable_hphr_pa,
  9594. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9595. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9596. SND_SOC_DAPM_PGA_E("ANC LINEOUT1 PA", WCD9335_ANA_LO_1_2,
  9597. 7, 0, NULL, 0,
  9598. tasha_codec_enable_lineout_pa,
  9599. SND_SOC_DAPM_POST_PMU |
  9600. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9601. SND_SOC_DAPM_PGA_E("ANC LINEOUT2 PA", WCD9335_ANA_LO_1_2,
  9602. 6, 0, NULL, 0,
  9603. tasha_codec_enable_lineout_pa,
  9604. SND_SOC_DAPM_POST_PMU |
  9605. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9606. SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9607. tasha_codec_enable_spk_anc,
  9608. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9609. SND_SOC_DAPM_OUTPUT("HPHL"),
  9610. SND_SOC_DAPM_OUTPUT("HPHR"),
  9611. SND_SOC_DAPM_OUTPUT("ANC HPHL"),
  9612. SND_SOC_DAPM_OUTPUT("ANC HPHR"),
  9613. SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
  9614. tasha_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
  9615. SND_SOC_DAPM_POST_PMD),
  9616. SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
  9617. SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
  9618. SND_SOC_DAPM_OUTPUT("LINEOUT1"),
  9619. SND_SOC_DAPM_OUTPUT("LINEOUT2"),
  9620. SND_SOC_DAPM_OUTPUT("LINEOUT3"),
  9621. SND_SOC_DAPM_OUTPUT("LINEOUT4"),
  9622. SND_SOC_DAPM_OUTPUT("ANC LINEOUT1"),
  9623. SND_SOC_DAPM_OUTPUT("ANC LINEOUT2"),
  9624. SND_SOC_DAPM_SUPPLY("MICBIAS_REGULATOR", SND_SOC_NOPM,
  9625. ON_DEMAND_MICBIAS, 0,
  9626. tasha_codec_enable_on_demand_supply,
  9627. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9628. SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD9335_CDC_TX0_TX_PATH_192_CTL, 0,
  9629. 0, &adc_us_mux0_switch),
  9630. SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD9335_CDC_TX1_TX_PATH_192_CTL, 0,
  9631. 0, &adc_us_mux1_switch),
  9632. SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD9335_CDC_TX2_TX_PATH_192_CTL, 0,
  9633. 0, &adc_us_mux2_switch),
  9634. SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD9335_CDC_TX3_TX_PATH_192_CTL, 0,
  9635. 0, &adc_us_mux3_switch),
  9636. SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD9335_CDC_TX4_TX_PATH_192_CTL, 0,
  9637. 0, &adc_us_mux4_switch),
  9638. SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD9335_CDC_TX5_TX_PATH_192_CTL, 0,
  9639. 0, &adc_us_mux5_switch),
  9640. SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD9335_CDC_TX6_TX_PATH_192_CTL, 0,
  9641. 0, &adc_us_mux6_switch),
  9642. SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD9335_CDC_TX7_TX_PATH_192_CTL, 0,
  9643. 0, &adc_us_mux7_switch),
  9644. SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD9335_CDC_TX8_TX_PATH_192_CTL, 0,
  9645. 0, &adc_us_mux8_switch),
  9646. /* MAD related widgets */
  9647. SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
  9648. SND_SOC_NOPM, 0, 0,
  9649. tasha_codec_enable_mad,
  9650. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9651. SND_SOC_DAPM_MUX("MAD_SEL MUX", SND_SOC_NOPM, 0, 0,
  9652. &mad_sel_mux),
  9653. SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
  9654. SND_SOC_DAPM_INPUT("MADINPUT"),
  9655. SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
  9656. &aif4_mad_switch),
  9657. SND_SOC_DAPM_SWITCH("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
  9658. &mad_brdcst_switch),
  9659. SND_SOC_DAPM_SWITCH("AIF4", SND_SOC_NOPM, 0, 0,
  9660. &aif4_switch_mixer_controls),
  9661. SND_SOC_DAPM_SWITCH("ANC HPHL Enable", SND_SOC_NOPM, 0, 0,
  9662. &anc_hphl_switch),
  9663. SND_SOC_DAPM_SWITCH("ANC HPHR Enable", SND_SOC_NOPM, 0, 0,
  9664. &anc_hphr_switch),
  9665. SND_SOC_DAPM_SWITCH("ANC EAR Enable", SND_SOC_NOPM, 0, 0,
  9666. &anc_ear_switch),
  9667. SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
  9668. &anc_ear_spkr_switch),
  9669. SND_SOC_DAPM_SWITCH("ANC LINEOUT1 Enable", SND_SOC_NOPM, 0, 0,
  9670. &anc_lineout1_switch),
  9671. SND_SOC_DAPM_SWITCH("ANC LINEOUT2 Enable", SND_SOC_NOPM, 0, 0,
  9672. &anc_lineout2_switch),
  9673. SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
  9674. &anc_spkr_pa_switch),
  9675. };
  9676. static int tasha_get_channel_map(struct snd_soc_dai *dai,
  9677. unsigned int *tx_num, unsigned int *tx_slot,
  9678. unsigned int *rx_num, unsigned int *rx_slot)
  9679. {
  9680. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(dai->codec);
  9681. u32 i = 0;
  9682. struct wcd9xxx_ch *ch;
  9683. switch (dai->id) {
  9684. case AIF1_PB:
  9685. case AIF2_PB:
  9686. case AIF3_PB:
  9687. case AIF4_PB:
  9688. case AIF_MIX1_PB:
  9689. if (!rx_slot || !rx_num) {
  9690. pr_err("%s: Invalid rx_slot %pK or rx_num %pK\n",
  9691. __func__, rx_slot, rx_num);
  9692. return -EINVAL;
  9693. }
  9694. list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
  9695. list) {
  9696. pr_debug("%s: slot_num %u ch->ch_num %d\n",
  9697. __func__, i, ch->ch_num);
  9698. rx_slot[i++] = ch->ch_num;
  9699. }
  9700. pr_debug("%s: rx_num %d\n", __func__, i);
  9701. *rx_num = i;
  9702. break;
  9703. case AIF1_CAP:
  9704. case AIF2_CAP:
  9705. case AIF3_CAP:
  9706. case AIF4_MAD_TX:
  9707. case AIF4_VIFEED:
  9708. if (!tx_slot || !tx_num) {
  9709. pr_err("%s: Invalid tx_slot %pK or tx_num %pK\n",
  9710. __func__, tx_slot, tx_num);
  9711. return -EINVAL;
  9712. }
  9713. list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
  9714. list) {
  9715. pr_debug("%s: slot_num %u ch->ch_num %d\n",
  9716. __func__, i, ch->ch_num);
  9717. tx_slot[i++] = ch->ch_num;
  9718. }
  9719. pr_debug("%s: tx_num %d\n", __func__, i);
  9720. *tx_num = i;
  9721. break;
  9722. default:
  9723. pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
  9724. break;
  9725. }
  9726. return 0;
  9727. }
  9728. static int tasha_set_channel_map(struct snd_soc_dai *dai,
  9729. unsigned int tx_num, unsigned int *tx_slot,
  9730. unsigned int rx_num, unsigned int *rx_slot)
  9731. {
  9732. struct tasha_priv *tasha;
  9733. struct wcd9xxx *core;
  9734. struct wcd9xxx_codec_dai_data *dai_data = NULL;
  9735. if (!dai) {
  9736. pr_err("%s: dai is empty\n", __func__);
  9737. return -EINVAL;
  9738. }
  9739. tasha = snd_soc_codec_get_drvdata(dai->codec);
  9740. core = dev_get_drvdata(dai->codec->dev->parent);
  9741. if (!tx_slot || !rx_slot) {
  9742. pr_err("%s: Invalid tx_slot=%pK, rx_slot=%pK\n",
  9743. __func__, tx_slot, rx_slot);
  9744. return -EINVAL;
  9745. }
  9746. pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
  9747. "tasha->intf_type %d\n",
  9748. __func__, dai->name, dai->id, tx_num, rx_num,
  9749. tasha->intf_type);
  9750. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  9751. wcd9xxx_init_slimslave(core, core->slim->laddr,
  9752. tx_num, tx_slot, rx_num, rx_slot);
  9753. /* Reserve TX12/TX13 for MAD data channel */
  9754. dai_data = &tasha->dai[AIF4_MAD_TX];
  9755. if (dai_data) {
  9756. if (TASHA_IS_2_0(tasha->wcd9xxx))
  9757. list_add_tail(&core->tx_chs[TASHA_TX13].list,
  9758. &dai_data->wcd9xxx_ch_list);
  9759. else
  9760. list_add_tail(&core->tx_chs[TASHA_TX12].list,
  9761. &dai_data->wcd9xxx_ch_list);
  9762. }
  9763. }
  9764. return 0;
  9765. }
  9766. static int tasha_startup(struct snd_pcm_substream *substream,
  9767. struct snd_soc_dai *dai)
  9768. {
  9769. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  9770. substream->name, substream->stream);
  9771. return 0;
  9772. }
  9773. static void tasha_shutdown(struct snd_pcm_substream *substream,
  9774. struct snd_soc_dai *dai)
  9775. {
  9776. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
  9777. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  9778. substream->name, substream->stream);
  9779. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  9780. return;
  9781. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  9782. tasha_codec_vote_max_bw(dai->codec, false);
  9783. }
  9784. static int tasha_set_decimator_rate(struct snd_soc_dai *dai,
  9785. u8 tx_fs_rate_reg_val, u32 sample_rate)
  9786. {
  9787. struct snd_soc_codec *codec = dai->codec;
  9788. struct wcd9xxx_ch *ch;
  9789. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  9790. u32 tx_port = 0;
  9791. u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
  9792. int decimator = -1;
  9793. u16 tx_port_reg = 0, tx_fs_reg = 0;
  9794. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  9795. tx_port = ch->port;
  9796. dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
  9797. __func__, dai->id, tx_port);
  9798. if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
  9799. dev_err(codec->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
  9800. __func__, tx_port, dai->id);
  9801. return -EINVAL;
  9802. }
  9803. /* Find the SB TX MUX input - which decimator is connected */
  9804. if (tx_port < 4) {
  9805. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0;
  9806. shift = (tx_port << 1);
  9807. shift_val = 0x03;
  9808. } else if ((tx_port >= 4) && (tx_port < 8)) {
  9809. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1;
  9810. shift = ((tx_port - 4) << 1);
  9811. shift_val = 0x03;
  9812. } else if ((tx_port >= 8) && (tx_port < 11)) {
  9813. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2;
  9814. shift = ((tx_port - 8) << 1);
  9815. shift_val = 0x03;
  9816. } else if (tx_port == 11) {
  9817. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
  9818. shift = 0;
  9819. shift_val = 0x0F;
  9820. } else if (tx_port == 13) {
  9821. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
  9822. shift = 4;
  9823. shift_val = 0x03;
  9824. }
  9825. tx_mux_sel = snd_soc_read(codec, tx_port_reg) &
  9826. (shift_val << shift);
  9827. tx_mux_sel = tx_mux_sel >> shift;
  9828. if (tx_port <= 8) {
  9829. if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
  9830. decimator = tx_port;
  9831. } else if (tx_port <= 10) {
  9832. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  9833. decimator = ((tx_port == 9) ? 7 : 6);
  9834. } else if (tx_port == 11) {
  9835. if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
  9836. decimator = tx_mux_sel - 1;
  9837. } else if (tx_port == 13) {
  9838. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  9839. decimator = 5;
  9840. }
  9841. if (decimator >= 0) {
  9842. tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
  9843. 16 * decimator;
  9844. dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
  9845. __func__, decimator, tx_port, sample_rate);
  9846. snd_soc_update_bits(codec, tx_fs_reg, 0x0F,
  9847. tx_fs_rate_reg_val);
  9848. } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
  9849. /* Check if the TX Mux input is RX MIX TXn */
  9850. dev_dbg(codec->dev, "%s: RX_MIX_TX%u going to SLIM TX%u\n",
  9851. __func__, tx_port, tx_port);
  9852. } else {
  9853. dev_err(codec->dev, "%s: ERROR: Invalid decimator: %d\n",
  9854. __func__, decimator);
  9855. return -EINVAL;
  9856. }
  9857. }
  9858. return 0;
  9859. }
  9860. static int tasha_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  9861. u8 int_mix_fs_rate_reg_val,
  9862. u32 sample_rate)
  9863. {
  9864. u8 int_2_inp;
  9865. u32 j;
  9866. u16 int_mux_cfg1, int_fs_reg;
  9867. u8 int_mux_cfg1_val;
  9868. struct snd_soc_codec *codec = dai->codec;
  9869. struct wcd9xxx_ch *ch;
  9870. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  9871. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  9872. int_2_inp = ch->port + INTn_2_INP_SEL_RX0 -
  9873. TASHA_RX_PORT_START_NUMBER;
  9874. if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
  9875. (int_2_inp > INTn_2_INP_SEL_RX7)) {
  9876. pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
  9877. __func__,
  9878. (ch->port - TASHA_RX_PORT_START_NUMBER),
  9879. dai->id);
  9880. return -EINVAL;
  9881. }
  9882. int_mux_cfg1 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1;
  9883. for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
  9884. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  9885. 0x0F;
  9886. if (int_mux_cfg1_val == int_2_inp) {
  9887. int_fs_reg = WCD9335_CDC_RX0_RX_PATH_MIX_CTL +
  9888. 20 * j;
  9889. pr_debug("%s: AIF_MIX_PB DAI(%d) connected to INT%u_2\n",
  9890. __func__, dai->id, j);
  9891. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  9892. __func__, j, sample_rate);
  9893. snd_soc_update_bits(codec, int_fs_reg,
  9894. 0x0F, int_mix_fs_rate_reg_val);
  9895. }
  9896. int_mux_cfg1 += 2;
  9897. }
  9898. }
  9899. return 0;
  9900. }
  9901. static int tasha_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  9902. u8 int_prim_fs_rate_reg_val,
  9903. u32 sample_rate)
  9904. {
  9905. u8 int_1_mix1_inp;
  9906. u32 j;
  9907. u16 int_mux_cfg0, int_mux_cfg1;
  9908. u16 int_fs_reg;
  9909. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  9910. u8 inp0_sel, inp1_sel, inp2_sel;
  9911. struct snd_soc_codec *codec = dai->codec;
  9912. struct wcd9xxx_ch *ch;
  9913. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  9914. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  9915. int_1_mix1_inp = ch->port + INTn_1_MIX_INP_SEL_RX0 -
  9916. TASHA_RX_PORT_START_NUMBER;
  9917. if ((int_1_mix1_inp < INTn_1_MIX_INP_SEL_RX0) ||
  9918. (int_1_mix1_inp > INTn_1_MIX_INP_SEL_RX7)) {
  9919. pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
  9920. __func__,
  9921. (ch->port - TASHA_RX_PORT_START_NUMBER),
  9922. dai->id);
  9923. return -EINVAL;
  9924. }
  9925. int_mux_cfg0 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0;
  9926. /*
  9927. * Loop through all interpolator MUX inputs and find out
  9928. * to which interpolator input, the slim rx port
  9929. * is connected
  9930. */
  9931. for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
  9932. int_mux_cfg1 = int_mux_cfg0 + 1;
  9933. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  9934. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  9935. inp0_sel = int_mux_cfg0_val & 0x0F;
  9936. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  9937. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  9938. if ((inp0_sel == int_1_mix1_inp) ||
  9939. (inp1_sel == int_1_mix1_inp) ||
  9940. (inp2_sel == int_1_mix1_inp)) {
  9941. int_fs_reg = WCD9335_CDC_RX0_RX_PATH_CTL +
  9942. 20 * j;
  9943. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  9944. __func__, dai->id, j);
  9945. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  9946. __func__, j, sample_rate);
  9947. /* sample_rate is in Hz */
  9948. if ((j == 0) && (sample_rate == 44100)) {
  9949. pr_info("%s: Cannot set 44.1KHz on INT0\n",
  9950. __func__);
  9951. } else
  9952. snd_soc_update_bits(codec, int_fs_reg,
  9953. 0x0F, int_prim_fs_rate_reg_val);
  9954. }
  9955. int_mux_cfg0 += 2;
  9956. }
  9957. }
  9958. return 0;
  9959. }
  9960. static int tasha_set_interpolator_rate(struct snd_soc_dai *dai,
  9961. u32 sample_rate)
  9962. {
  9963. int rate_val = 0;
  9964. int i, ret;
  9965. /* set mixing path rate */
  9966. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  9967. if (sample_rate ==
  9968. int_mix_sample_rate_val[i].sample_rate) {
  9969. rate_val =
  9970. int_mix_sample_rate_val[i].rate_val;
  9971. break;
  9972. }
  9973. }
  9974. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  9975. (rate_val < 0))
  9976. goto prim_rate;
  9977. ret = tasha_set_mix_interpolator_rate(dai,
  9978. (u8) rate_val, sample_rate);
  9979. prim_rate:
  9980. /* set primary path sample rate */
  9981. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  9982. if (sample_rate ==
  9983. int_prim_sample_rate_val[i].sample_rate) {
  9984. rate_val =
  9985. int_prim_sample_rate_val[i].rate_val;
  9986. break;
  9987. }
  9988. }
  9989. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  9990. (rate_val < 0))
  9991. return -EINVAL;
  9992. ret = tasha_set_prim_interpolator_rate(dai,
  9993. (u8) rate_val, sample_rate);
  9994. return ret;
  9995. }
  9996. static int tasha_prepare(struct snd_pcm_substream *substream,
  9997. struct snd_soc_dai *dai)
  9998. {
  9999. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  10000. substream->name, substream->stream);
  10001. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  10002. tasha_codec_vote_max_bw(dai->codec, false);
  10003. return 0;
  10004. }
  10005. static int tasha_hw_params(struct snd_pcm_substream *substream,
  10006. struct snd_pcm_hw_params *params,
  10007. struct snd_soc_dai *dai)
  10008. {
  10009. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
  10010. int ret;
  10011. int tx_fs_rate = -EINVAL;
  10012. int rx_fs_rate = -EINVAL;
  10013. int i2s_bit_mode;
  10014. struct snd_soc_codec *codec = dai->codec;
  10015. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  10016. dai->name, dai->id, params_rate(params),
  10017. params_channels(params));
  10018. switch (substream->stream) {
  10019. case SNDRV_PCM_STREAM_PLAYBACK:
  10020. ret = tasha_set_interpolator_rate(dai, params_rate(params));
  10021. if (ret) {
  10022. pr_err("%s: cannot set sample rate: %u\n",
  10023. __func__, params_rate(params));
  10024. return ret;
  10025. }
  10026. switch (params_width(params)) {
  10027. case 16:
  10028. tasha->dai[dai->id].bit_width = 16;
  10029. i2s_bit_mode = 0x01;
  10030. break;
  10031. case 24:
  10032. tasha->dai[dai->id].bit_width = 24;
  10033. i2s_bit_mode = 0x00;
  10034. break;
  10035. default:
  10036. return -EINVAL;
  10037. }
  10038. tasha->dai[dai->id].rate = params_rate(params);
  10039. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10040. switch (params_rate(params)) {
  10041. case 8000:
  10042. rx_fs_rate = 0;
  10043. break;
  10044. case 16000:
  10045. rx_fs_rate = 1;
  10046. break;
  10047. case 32000:
  10048. rx_fs_rate = 2;
  10049. break;
  10050. case 48000:
  10051. rx_fs_rate = 3;
  10052. break;
  10053. case 96000:
  10054. rx_fs_rate = 4;
  10055. break;
  10056. case 192000:
  10057. rx_fs_rate = 5;
  10058. break;
  10059. default:
  10060. dev_err(tasha->dev,
  10061. "%s: Invalid RX sample rate: %d\n",
  10062. __func__, params_rate(params));
  10063. return -EINVAL;
  10064. };
  10065. snd_soc_update_bits(codec,
  10066. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10067. 0x20, i2s_bit_mode << 5);
  10068. snd_soc_update_bits(codec,
  10069. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10070. 0x1c, (rx_fs_rate << 2));
  10071. }
  10072. break;
  10073. case SNDRV_PCM_STREAM_CAPTURE:
  10074. switch (params_rate(params)) {
  10075. case 8000:
  10076. tx_fs_rate = 0;
  10077. break;
  10078. case 16000:
  10079. tx_fs_rate = 1;
  10080. break;
  10081. case 32000:
  10082. tx_fs_rate = 3;
  10083. break;
  10084. case 48000:
  10085. tx_fs_rate = 4;
  10086. break;
  10087. case 96000:
  10088. tx_fs_rate = 5;
  10089. break;
  10090. case 192000:
  10091. tx_fs_rate = 6;
  10092. break;
  10093. case 384000:
  10094. tx_fs_rate = 7;
  10095. break;
  10096. default:
  10097. dev_err(tasha->dev, "%s: Invalid TX sample rate: %d\n",
  10098. __func__, params_rate(params));
  10099. return -EINVAL;
  10100. };
  10101. if (dai->id != AIF4_VIFEED &&
  10102. dai->id != AIF4_MAD_TX) {
  10103. ret = tasha_set_decimator_rate(dai, tx_fs_rate,
  10104. params_rate(params));
  10105. if (ret < 0) {
  10106. dev_err(tasha->dev, "%s: cannot set TX Decimator rate: %d\n",
  10107. __func__, tx_fs_rate);
  10108. return ret;
  10109. }
  10110. }
  10111. tasha->dai[dai->id].rate = params_rate(params);
  10112. switch (params_width(params)) {
  10113. case 16:
  10114. tasha->dai[dai->id].bit_width = 16;
  10115. i2s_bit_mode = 0x01;
  10116. break;
  10117. case 24:
  10118. tasha->dai[dai->id].bit_width = 24;
  10119. i2s_bit_mode = 0x00;
  10120. break;
  10121. case 32:
  10122. tasha->dai[dai->id].bit_width = 32;
  10123. i2s_bit_mode = 0x00;
  10124. break;
  10125. default:
  10126. dev_err(tasha->dev, "%s: Invalid format 0x%x\n",
  10127. __func__, params_width(params));
  10128. return -EINVAL;
  10129. };
  10130. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10131. snd_soc_update_bits(codec,
  10132. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10133. 0x20, i2s_bit_mode << 5);
  10134. if (tx_fs_rate > 1)
  10135. tx_fs_rate--;
  10136. snd_soc_update_bits(codec,
  10137. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10138. 0x1c, tx_fs_rate << 2);
  10139. snd_soc_update_bits(codec,
  10140. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG,
  10141. 0x05, 0x05);
  10142. snd_soc_update_bits(codec,
  10143. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG,
  10144. 0x05, 0x05);
  10145. snd_soc_update_bits(codec,
  10146. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG,
  10147. 0x05, 0x05);
  10148. snd_soc_update_bits(codec,
  10149. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG,
  10150. 0x05, 0x05);
  10151. }
  10152. break;
  10153. default:
  10154. pr_err("%s: Invalid stream type %d\n", __func__,
  10155. substream->stream);
  10156. return -EINVAL;
  10157. };
  10158. if (dai->id == AIF4_VIFEED)
  10159. tasha->dai[dai->id].bit_width = 32;
  10160. return 0;
  10161. }
  10162. static int tasha_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  10163. {
  10164. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
  10165. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  10166. case SND_SOC_DAIFMT_CBS_CFS:
  10167. /* CPU is master */
  10168. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10169. if (dai->id == AIF1_CAP)
  10170. snd_soc_update_bits(dai->codec,
  10171. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10172. 0x2, 0);
  10173. else if (dai->id == AIF1_PB)
  10174. snd_soc_update_bits(dai->codec,
  10175. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10176. 0x2, 0);
  10177. }
  10178. break;
  10179. case SND_SOC_DAIFMT_CBM_CFM:
  10180. /* CPU is slave */
  10181. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10182. if (dai->id == AIF1_CAP)
  10183. snd_soc_update_bits(dai->codec,
  10184. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10185. 0x2, 0x2);
  10186. else if (dai->id == AIF1_PB)
  10187. snd_soc_update_bits(dai->codec,
  10188. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10189. 0x2, 0x2);
  10190. }
  10191. break;
  10192. default:
  10193. return -EINVAL;
  10194. }
  10195. return 0;
  10196. }
  10197. static int tasha_set_dai_sysclk(struct snd_soc_dai *dai,
  10198. int clk_id, unsigned int freq, int dir)
  10199. {
  10200. pr_debug("%s\n", __func__);
  10201. return 0;
  10202. }
  10203. static struct snd_soc_dai_ops tasha_dai_ops = {
  10204. .startup = tasha_startup,
  10205. .shutdown = tasha_shutdown,
  10206. .hw_params = tasha_hw_params,
  10207. .prepare = tasha_prepare,
  10208. .set_sysclk = tasha_set_dai_sysclk,
  10209. .set_fmt = tasha_set_dai_fmt,
  10210. .set_channel_map = tasha_set_channel_map,
  10211. .get_channel_map = tasha_get_channel_map,
  10212. };
  10213. static struct snd_soc_dai_driver tasha_dai[] = {
  10214. {
  10215. .name = "tasha_rx1",
  10216. .id = AIF1_PB,
  10217. .playback = {
  10218. .stream_name = "AIF1 Playback",
  10219. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10220. .formats = TASHA_FORMATS_S16_S24_LE,
  10221. .rate_max = 192000,
  10222. .rate_min = 8000,
  10223. .channels_min = 1,
  10224. .channels_max = 2,
  10225. },
  10226. .ops = &tasha_dai_ops,
  10227. },
  10228. {
  10229. .name = "tasha_tx1",
  10230. .id = AIF1_CAP,
  10231. .capture = {
  10232. .stream_name = "AIF1 Capture",
  10233. .rates = WCD9335_RATES_MASK,
  10234. .formats = TASHA_FORMATS_S16_S24_LE,
  10235. .rate_max = 192000,
  10236. .rate_min = 8000,
  10237. .channels_min = 1,
  10238. .channels_max = 4,
  10239. },
  10240. .ops = &tasha_dai_ops,
  10241. },
  10242. {
  10243. .name = "tasha_rx2",
  10244. .id = AIF2_PB,
  10245. .playback = {
  10246. .stream_name = "AIF2 Playback",
  10247. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10248. .formats = TASHA_FORMATS_S16_S24_LE,
  10249. .rate_min = 8000,
  10250. .rate_max = 192000,
  10251. .channels_min = 1,
  10252. .channels_max = 2,
  10253. },
  10254. .ops = &tasha_dai_ops,
  10255. },
  10256. {
  10257. .name = "tasha_tx2",
  10258. .id = AIF2_CAP,
  10259. .capture = {
  10260. .stream_name = "AIF2 Capture",
  10261. .rates = WCD9335_RATES_MASK,
  10262. .formats = TASHA_FORMATS_S16_S24_LE,
  10263. .rate_max = 192000,
  10264. .rate_min = 8000,
  10265. .channels_min = 1,
  10266. .channels_max = 8,
  10267. },
  10268. .ops = &tasha_dai_ops,
  10269. },
  10270. {
  10271. .name = "tasha_rx3",
  10272. .id = AIF3_PB,
  10273. .playback = {
  10274. .stream_name = "AIF3 Playback",
  10275. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10276. .formats = TASHA_FORMATS_S16_S24_LE,
  10277. .rate_min = 8000,
  10278. .rate_max = 192000,
  10279. .channels_min = 1,
  10280. .channels_max = 2,
  10281. },
  10282. .ops = &tasha_dai_ops,
  10283. },
  10284. {
  10285. .name = "tasha_tx3",
  10286. .id = AIF3_CAP,
  10287. .capture = {
  10288. .stream_name = "AIF3 Capture",
  10289. .rates = WCD9335_RATES_MASK,
  10290. .formats = TASHA_FORMATS_S16_S24_LE,
  10291. .rate_max = 48000,
  10292. .rate_min = 8000,
  10293. .channels_min = 1,
  10294. .channels_max = 2,
  10295. },
  10296. .ops = &tasha_dai_ops,
  10297. },
  10298. {
  10299. .name = "tasha_rx4",
  10300. .id = AIF4_PB,
  10301. .playback = {
  10302. .stream_name = "AIF4 Playback",
  10303. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10304. .formats = TASHA_FORMATS_S16_S24_LE,
  10305. .rate_min = 8000,
  10306. .rate_max = 192000,
  10307. .channels_min = 1,
  10308. .channels_max = 2,
  10309. },
  10310. .ops = &tasha_dai_ops,
  10311. },
  10312. {
  10313. .name = "tasha_mix_rx1",
  10314. .id = AIF_MIX1_PB,
  10315. .playback = {
  10316. .stream_name = "AIF Mix Playback",
  10317. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10318. .formats = TASHA_FORMATS_S16_S24_LE,
  10319. .rate_min = 8000,
  10320. .rate_max = 192000,
  10321. .channels_min = 1,
  10322. .channels_max = 8,
  10323. },
  10324. .ops = &tasha_dai_ops,
  10325. },
  10326. {
  10327. .name = "tasha_mad1",
  10328. .id = AIF4_MAD_TX,
  10329. .capture = {
  10330. .stream_name = "AIF4 MAD TX",
  10331. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10332. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_384000,
  10333. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10334. .rate_min = 16000,
  10335. .rate_max = 384000,
  10336. .channels_min = 1,
  10337. .channels_max = 1,
  10338. },
  10339. .ops = &tasha_dai_ops,
  10340. },
  10341. {
  10342. .name = "tasha_vifeedback",
  10343. .id = AIF4_VIFEED,
  10344. .capture = {
  10345. .stream_name = "VIfeed",
  10346. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  10347. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10348. .rate_max = 48000,
  10349. .rate_min = 8000,
  10350. .channels_min = 1,
  10351. .channels_max = 4,
  10352. },
  10353. .ops = &tasha_dai_ops,
  10354. },
  10355. {
  10356. .name = "tasha_cpe",
  10357. .id = AIF5_CPE_TX,
  10358. .capture = {
  10359. .stream_name = "AIF5 CPE TX",
  10360. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000,
  10361. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10362. .rate_min = 16000,
  10363. .rate_max = 48000,
  10364. .channels_min = 1,
  10365. .channels_max = 1,
  10366. },
  10367. },
  10368. };
  10369. static struct snd_soc_dai_driver tasha_i2s_dai[] = {
  10370. {
  10371. .name = "tasha_i2s_rx1",
  10372. .id = AIF1_PB,
  10373. .playback = {
  10374. .stream_name = "AIF1 Playback",
  10375. .rates = WCD9335_RATES_MASK,
  10376. .formats = TASHA_FORMATS_S16_S24_LE,
  10377. .rate_max = 192000,
  10378. .rate_min = 8000,
  10379. .channels_min = 1,
  10380. .channels_max = 2,
  10381. },
  10382. .ops = &tasha_dai_ops,
  10383. },
  10384. {
  10385. .name = "tasha_i2s_tx1",
  10386. .id = AIF1_CAP,
  10387. .capture = {
  10388. .stream_name = "AIF1 Capture",
  10389. .rates = WCD9335_RATES_MASK,
  10390. .formats = TASHA_FORMATS_S16_S24_LE,
  10391. .rate_max = 192000,
  10392. .rate_min = 8000,
  10393. .channels_min = 1,
  10394. .channels_max = 4,
  10395. },
  10396. .ops = &tasha_dai_ops,
  10397. },
  10398. {
  10399. .name = "tasha_i2s_rx2",
  10400. .id = AIF2_PB,
  10401. .playback = {
  10402. .stream_name = "AIF2 Playback",
  10403. .rates = WCD9335_RATES_MASK,
  10404. .formats = TASHA_FORMATS_S16_S24_LE,
  10405. .rate_max = 192000,
  10406. .rate_min = 8000,
  10407. .channels_min = 1,
  10408. .channels_max = 2,
  10409. },
  10410. .ops = &tasha_dai_ops,
  10411. },
  10412. {
  10413. .name = "tasha_i2s_tx2",
  10414. .id = AIF2_CAP,
  10415. .capture = {
  10416. .stream_name = "AIF2 Capture",
  10417. .rates = WCD9335_RATES_MASK,
  10418. .formats = TASHA_FORMATS_S16_S24_LE,
  10419. .rate_max = 192000,
  10420. .rate_min = 8000,
  10421. .channels_min = 1,
  10422. .channels_max = 4,
  10423. },
  10424. .ops = &tasha_dai_ops,
  10425. },
  10426. {
  10427. .name = "tasha_mad1",
  10428. .id = AIF4_MAD_TX,
  10429. .capture = {
  10430. .stream_name = "AIF4 MAD TX",
  10431. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10432. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_384000,
  10433. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10434. .rate_min = 16000,
  10435. .rate_max = 384000,
  10436. .channels_min = 1,
  10437. .channels_max = 1,
  10438. },
  10439. .ops = &tasha_dai_ops,
  10440. },
  10441. };
  10442. static void tasha_codec_power_gate_digital_core(struct tasha_priv *tasha)
  10443. {
  10444. struct snd_soc_codec *codec = tasha->codec;
  10445. if (!codec)
  10446. return;
  10447. mutex_lock(&tasha->power_lock);
  10448. dev_dbg(codec->dev, "%s: Entering power gating function, %d\n",
  10449. __func__, tasha->power_active_ref);
  10450. if (tasha->power_active_ref > 0)
  10451. goto exit;
  10452. wcd9xxx_set_power_state(tasha->wcd9xxx,
  10453. WCD_REGION_POWER_COLLAPSE_BEGIN,
  10454. WCD9XXX_DIG_CORE_REGION_1);
  10455. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10456. 0x04, 0x04);
  10457. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10458. 0x01, 0x00);
  10459. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10460. 0x02, 0x00);
  10461. clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10462. tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
  10463. wcd9xxx_set_power_state(tasha->wcd9xxx, WCD_REGION_POWER_DOWN,
  10464. WCD9XXX_DIG_CORE_REGION_1);
  10465. exit:
  10466. dev_dbg(codec->dev, "%s: Exiting power gating function, %d\n",
  10467. __func__, tasha->power_active_ref);
  10468. mutex_unlock(&tasha->power_lock);
  10469. }
  10470. static void tasha_codec_power_gate_work(struct work_struct *work)
  10471. {
  10472. struct tasha_priv *tasha;
  10473. struct delayed_work *dwork;
  10474. struct snd_soc_codec *codec;
  10475. dwork = to_delayed_work(work);
  10476. tasha = container_of(dwork, struct tasha_priv, power_gate_work);
  10477. codec = tasha->codec;
  10478. if (!codec)
  10479. return;
  10480. tasha_codec_power_gate_digital_core(tasha);
  10481. }
  10482. /* called under power_lock acquisition */
  10483. static int tasha_dig_core_remove_power_collapse(struct snd_soc_codec *codec)
  10484. {
  10485. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10486. tasha_codec_vote_max_bw(codec, true);
  10487. snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x5);
  10488. snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x7);
  10489. snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x3);
  10490. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_RST_CTL, 0x02, 0x00);
  10491. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_RST_CTL, 0x02, 0x02);
  10492. wcd9xxx_set_power_state(tasha->wcd9xxx,
  10493. WCD_REGION_POWER_COLLAPSE_REMOVE,
  10494. WCD9XXX_DIG_CORE_REGION_1);
  10495. regcache_mark_dirty(codec->component.regmap);
  10496. regcache_sync_region(codec->component.regmap,
  10497. TASHA_DIG_CORE_REG_MIN, TASHA_DIG_CORE_REG_MAX);
  10498. tasha_codec_vote_max_bw(codec, false);
  10499. return 0;
  10500. }
  10501. static int tasha_dig_core_power_collapse(struct tasha_priv *tasha,
  10502. int req_state)
  10503. {
  10504. struct snd_soc_codec *codec;
  10505. int cur_state;
  10506. /* Exit if feature is disabled */
  10507. if (!dig_core_collapse_enable)
  10508. return 0;
  10509. mutex_lock(&tasha->power_lock);
  10510. if (req_state == POWER_COLLAPSE)
  10511. tasha->power_active_ref--;
  10512. else if (req_state == POWER_RESUME)
  10513. tasha->power_active_ref++;
  10514. else
  10515. goto unlock_mutex;
  10516. if (tasha->power_active_ref < 0) {
  10517. dev_dbg(tasha->dev, "%s: power_active_ref is negative\n",
  10518. __func__);
  10519. goto unlock_mutex;
  10520. }
  10521. codec = tasha->codec;
  10522. if (!codec)
  10523. goto unlock_mutex;
  10524. if (req_state == POWER_COLLAPSE) {
  10525. if (tasha->power_active_ref == 0) {
  10526. schedule_delayed_work(&tasha->power_gate_work,
  10527. msecs_to_jiffies(dig_core_collapse_timer * 1000));
  10528. }
  10529. } else if (req_state == POWER_RESUME) {
  10530. if (tasha->power_active_ref == 1) {
  10531. /*
  10532. * At this point, there can be two cases:
  10533. * 1. Core already in power collapse state
  10534. * 2. Timer kicked in and still did not expire or
  10535. * waiting for the power_lock
  10536. */
  10537. cur_state = wcd9xxx_get_current_power_state(
  10538. tasha->wcd9xxx,
  10539. WCD9XXX_DIG_CORE_REGION_1);
  10540. if (cur_state == WCD_REGION_POWER_DOWN)
  10541. tasha_dig_core_remove_power_collapse(codec);
  10542. else {
  10543. mutex_unlock(&tasha->power_lock);
  10544. cancel_delayed_work_sync(
  10545. &tasha->power_gate_work);
  10546. mutex_lock(&tasha->power_lock);
  10547. }
  10548. }
  10549. }
  10550. unlock_mutex:
  10551. mutex_unlock(&tasha->power_lock);
  10552. return 0;
  10553. }
  10554. static int __tasha_cdc_mclk_enable_locked(struct tasha_priv *tasha,
  10555. bool enable)
  10556. {
  10557. int ret = 0;
  10558. if (!tasha->wcd_ext_clk) {
  10559. dev_err(tasha->dev, "%s: wcd ext clock is NULL\n", __func__);
  10560. return -EINVAL;
  10561. }
  10562. dev_dbg(tasha->dev, "%s: mclk_enable = %u\n", __func__, enable);
  10563. if (enable) {
  10564. tasha_dig_core_power_collapse(tasha, POWER_RESUME);
  10565. ret = tasha_cdc_req_mclk_enable(tasha, true);
  10566. if (ret)
  10567. goto err;
  10568. set_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10569. tasha_codec_apply_sido_voltage(tasha,
  10570. SIDO_VOLTAGE_NOMINAL_MV);
  10571. } else {
  10572. if (!dig_core_collapse_enable) {
  10573. clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10574. tasha_codec_update_sido_voltage(tasha,
  10575. sido_buck_svs_voltage);
  10576. }
  10577. tasha_cdc_req_mclk_enable(tasha, false);
  10578. tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
  10579. }
  10580. err:
  10581. return ret;
  10582. }
  10583. static int __tasha_cdc_mclk_enable(struct tasha_priv *tasha,
  10584. bool enable)
  10585. {
  10586. int ret;
  10587. WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
  10588. ret = __tasha_cdc_mclk_enable_locked(tasha, enable);
  10589. WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
  10590. return ret;
  10591. }
  10592. int tasha_cdc_mclk_enable(struct snd_soc_codec *codec, int enable, bool dapm)
  10593. {
  10594. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10595. return __tasha_cdc_mclk_enable(tasha, enable);
  10596. }
  10597. EXPORT_SYMBOL(tasha_cdc_mclk_enable);
  10598. int tasha_cdc_mclk_tx_enable(struct snd_soc_codec *codec, int enable, bool dapm)
  10599. {
  10600. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10601. int ret = 0;
  10602. dev_dbg(tasha->dev, "%s: clk_mode: %d, enable: %d, clk_internal: %d\n",
  10603. __func__, tasha->clk_mode, enable, tasha->clk_internal);
  10604. if (tasha->clk_mode || tasha->clk_internal) {
  10605. if (enable) {
  10606. tasha_cdc_sido_ccl_enable(tasha, true);
  10607. wcd_resmgr_enable_master_bias(tasha->resmgr);
  10608. tasha_dig_core_power_collapse(tasha, POWER_RESUME);
  10609. snd_soc_update_bits(codec,
  10610. WCD9335_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  10611. 0x01, 0x01);
  10612. snd_soc_update_bits(codec,
  10613. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  10614. 0x01, 0x01);
  10615. set_bit(CPE_NOMINAL, &tasha->status_mask);
  10616. tasha_codec_update_sido_voltage(tasha,
  10617. SIDO_VOLTAGE_NOMINAL_MV);
  10618. tasha->clk_internal = true;
  10619. } else {
  10620. tasha->clk_internal = false;
  10621. clear_bit(CPE_NOMINAL, &tasha->status_mask);
  10622. tasha_codec_update_sido_voltage(tasha,
  10623. sido_buck_svs_voltage);
  10624. tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
  10625. wcd_resmgr_disable_master_bias(tasha->resmgr);
  10626. tasha_cdc_sido_ccl_enable(tasha, false);
  10627. }
  10628. } else {
  10629. ret = __tasha_cdc_mclk_enable(tasha, enable);
  10630. }
  10631. return ret;
  10632. }
  10633. EXPORT_SYMBOL(tasha_cdc_mclk_tx_enable);
  10634. static ssize_t tasha_codec_version_read(struct snd_info_entry *entry,
  10635. void *file_private_data, struct file *file,
  10636. char __user *buf, size_t count, loff_t pos)
  10637. {
  10638. struct tasha_priv *tasha;
  10639. struct wcd9xxx *wcd9xxx;
  10640. char buffer[TASHA_VERSION_ENTRY_SIZE];
  10641. int len = 0;
  10642. tasha = (struct tasha_priv *) entry->private_data;
  10643. if (!tasha) {
  10644. pr_err("%s: tasha priv is null\n", __func__);
  10645. return -EINVAL;
  10646. }
  10647. wcd9xxx = tasha->wcd9xxx;
  10648. if (wcd9xxx->codec_type->id_major == TASHA_MAJOR) {
  10649. if (TASHA_IS_1_0(wcd9xxx))
  10650. len = snprintf(buffer, sizeof(buffer), "WCD9335_1_0\n");
  10651. else if (TASHA_IS_1_1(wcd9xxx))
  10652. len = snprintf(buffer, sizeof(buffer), "WCD9335_1_1\n");
  10653. else
  10654. snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  10655. } else if (wcd9xxx->codec_type->id_major == TASHA2P0_MAJOR) {
  10656. len = snprintf(buffer, sizeof(buffer), "WCD9335_2_0\n");
  10657. } else
  10658. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  10659. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  10660. }
  10661. static struct snd_info_entry_ops tasha_codec_info_ops = {
  10662. .read = tasha_codec_version_read,
  10663. };
  10664. /*
  10665. * tasha_codec_info_create_codec_entry - creates wcd9335 module
  10666. * @codec_root: The parent directory
  10667. * @codec: Codec instance
  10668. *
  10669. * Creates wcd9335 module and version entry under the given
  10670. * parent directory.
  10671. *
  10672. * Return: 0 on success or negative error code on failure.
  10673. */
  10674. int tasha_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  10675. struct snd_soc_codec *codec)
  10676. {
  10677. struct snd_info_entry *version_entry;
  10678. struct tasha_priv *tasha;
  10679. struct snd_soc_card *card;
  10680. if (!codec_root || !codec)
  10681. return -EINVAL;
  10682. tasha = snd_soc_codec_get_drvdata(codec);
  10683. card = codec->component.card;
  10684. tasha->entry = snd_info_create_subdir(codec_root->module,
  10685. "tasha", codec_root);
  10686. if (!tasha->entry) {
  10687. dev_dbg(codec->dev, "%s: failed to create wcd9335 entry\n",
  10688. __func__);
  10689. return -ENOMEM;
  10690. }
  10691. version_entry = snd_info_create_card_entry(card->snd_card,
  10692. "version",
  10693. tasha->entry);
  10694. if (!version_entry) {
  10695. dev_dbg(codec->dev, "%s: failed to create wcd9335 version entry\n",
  10696. __func__);
  10697. return -ENOMEM;
  10698. }
  10699. version_entry->private_data = tasha;
  10700. version_entry->size = TASHA_VERSION_ENTRY_SIZE;
  10701. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  10702. version_entry->c.ops = &tasha_codec_info_ops;
  10703. if (snd_info_register(version_entry) < 0) {
  10704. snd_info_free_entry(version_entry);
  10705. return -ENOMEM;
  10706. }
  10707. tasha->version_entry = version_entry;
  10708. return 0;
  10709. }
  10710. EXPORT_SYMBOL(tasha_codec_info_create_codec_entry);
  10711. static int __tasha_codec_internal_rco_ctrl(
  10712. struct snd_soc_codec *codec, bool enable)
  10713. {
  10714. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10715. int ret = 0;
  10716. if (enable) {
  10717. tasha_cdc_sido_ccl_enable(tasha, true);
  10718. if (wcd_resmgr_get_clk_type(tasha->resmgr) ==
  10719. WCD_CLK_RCO) {
  10720. ret = wcd_resmgr_enable_clk_block(tasha->resmgr,
  10721. WCD_CLK_RCO);
  10722. } else {
  10723. ret = tasha_cdc_req_mclk_enable(tasha, true);
  10724. ret |= wcd_resmgr_enable_clk_block(tasha->resmgr,
  10725. WCD_CLK_RCO);
  10726. ret |= tasha_cdc_req_mclk_enable(tasha, false);
  10727. }
  10728. } else {
  10729. ret = wcd_resmgr_disable_clk_block(tasha->resmgr,
  10730. WCD_CLK_RCO);
  10731. tasha_cdc_sido_ccl_enable(tasha, false);
  10732. }
  10733. if (ret) {
  10734. dev_err(codec->dev, "%s: Error in %s RCO\n",
  10735. __func__, (enable ? "enabling" : "disabling"));
  10736. ret = -EINVAL;
  10737. }
  10738. return ret;
  10739. }
  10740. /*
  10741. * tasha_codec_internal_rco_ctrl()
  10742. * Make sure that the caller does not acquire
  10743. * BG_CLK_LOCK.
  10744. */
  10745. static int tasha_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  10746. bool enable)
  10747. {
  10748. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10749. int ret = 0;
  10750. WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
  10751. ret = __tasha_codec_internal_rco_ctrl(codec, enable);
  10752. WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
  10753. return ret;
  10754. }
  10755. /*
  10756. * tasha_mbhc_hs_detect: starts mbhc insertion/removal functionality
  10757. * @codec: handle to snd_soc_codec *
  10758. * @mbhc_cfg: handle to mbhc configuration structure
  10759. * return 0 if mbhc_start is success or error code in case of failure
  10760. */
  10761. int tasha_mbhc_hs_detect(struct snd_soc_codec *codec,
  10762. struct wcd_mbhc_config *mbhc_cfg)
  10763. {
  10764. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10765. return wcd_mbhc_start(&tasha->mbhc, mbhc_cfg);
  10766. }
  10767. EXPORT_SYMBOL(tasha_mbhc_hs_detect);
  10768. /*
  10769. * tasha_mbhc_hs_detect_exit: stop mbhc insertion/removal functionality
  10770. * @codec: handle to snd_soc_codec *
  10771. */
  10772. void tasha_mbhc_hs_detect_exit(struct snd_soc_codec *codec)
  10773. {
  10774. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10775. wcd_mbhc_stop(&tasha->mbhc);
  10776. }
  10777. EXPORT_SYMBOL(tasha_mbhc_hs_detect_exit);
  10778. static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv)
  10779. {
  10780. /* min micbias voltage is 1V and maximum is 2.85V */
  10781. if (micb_mv < 1000 || micb_mv > 2850) {
  10782. pr_err("%s: unsupported micbias voltage\n", __func__);
  10783. return -EINVAL;
  10784. }
  10785. return (micb_mv - 1000) / 50;
  10786. }
  10787. static const struct tasha_reg_mask_val tasha_reg_update_reset_val_1_1[] = {
  10788. {WCD9335_RCO_CTRL_2, 0xFF, 0x47},
  10789. {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
  10790. };
  10791. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_1[] = {
  10792. {WCD9335_FLYBACK_VNEG_DAC_CTRL_1, 0xFF, 0x65},
  10793. {WCD9335_FLYBACK_VNEG_DAC_CTRL_2, 0xFF, 0x52},
  10794. {WCD9335_FLYBACK_VNEG_DAC_CTRL_3, 0xFF, 0xAF},
  10795. {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
  10796. {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0xF4},
  10797. {WCD9335_FLYBACK_VNEG_CTRL_9, 0xFF, 0x40},
  10798. {WCD9335_FLYBACK_VNEG_CTRL_2, 0xFF, 0x4F},
  10799. {WCD9335_FLYBACK_EN, 0xFF, 0x6E},
  10800. {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xF8, 0xF8},
  10801. {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xF8, 0xF8},
  10802. };
  10803. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_0[] = {
  10804. {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0x54},
  10805. {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xFC, 0xFC},
  10806. {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xFC, 0xFC},
  10807. };
  10808. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_2_0[] = {
  10809. {WCD9335_RCO_CTRL_2, 0x0F, 0x08},
  10810. {WCD9335_RX_BIAS_FLYB_MID_RST, 0xF0, 0x10},
  10811. {WCD9335_FLYBACK_CTRL_1, 0x20, 0x20},
  10812. {WCD9335_HPH_OCP_CTL, 0xFF, 0x7A},
  10813. {WCD9335_HPH_L_TEST, 0x01, 0x01},
  10814. {WCD9335_HPH_R_TEST, 0x01, 0x01},
  10815. {WCD9335_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  10816. {WCD9335_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  10817. {WCD9335_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
  10818. {WCD9335_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  10819. {WCD9335_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  10820. {WCD9335_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
  10821. {WCD9335_CDC_TX0_TX_PATH_SEC7, 0xFF, 0x45},
  10822. {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xFC, 0xF4},
  10823. {WCD9335_HPH_REFBUFF_LP_CTL, 0x08, 0x08},
  10824. {WCD9335_HPH_REFBUFF_LP_CTL, 0x06, 0x02},
  10825. {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xA0},
  10826. {WCD9335_SE_LO_COM1, 0xFF, 0xC0},
  10827. {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
  10828. {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
  10829. {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xFC, 0xF8},
  10830. {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xFC, 0xF8},
  10831. };
  10832. static const struct tasha_reg_mask_val tasha_codec_reg_defaults[] = {
  10833. {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x00},
  10834. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x01},
  10835. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x04, 0x04},
  10836. };
  10837. static const struct tasha_reg_mask_val tasha_codec_reg_i2c_defaults[] = {
  10838. {WCD9335_ANA_CLK_TOP, 0x20, 0x20},
  10839. {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x01},
  10840. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x00},
  10841. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x05, 0x05},
  10842. {WCD9335_DATA_HUB_DATA_HUB_RX0_INP_CFG, 0x01, 0x01},
  10843. {WCD9335_DATA_HUB_DATA_HUB_RX1_INP_CFG, 0x01, 0x01},
  10844. {WCD9335_DATA_HUB_DATA_HUB_RX2_INP_CFG, 0x01, 0x01},
  10845. {WCD9335_DATA_HUB_DATA_HUB_RX3_INP_CFG, 0x01, 0x01},
  10846. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG, 0x05, 0x05},
  10847. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG, 0x05, 0x05},
  10848. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG, 0x05, 0x05},
  10849. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG, 0x05, 0x05},
  10850. };
  10851. static const struct tasha_reg_mask_val tasha_codec_reg_init_common_val[] = {
  10852. /* Rbuckfly/R_EAR(32) */
  10853. {WCD9335_CDC_CLSH_K2_MSB, 0x0F, 0x00},
  10854. {WCD9335_CDC_CLSH_K2_LSB, 0xFF, 0x60},
  10855. {WCD9335_CPE_SS_DMIC_CFG, 0x80, 0x00},
  10856. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x58},
  10857. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x58},
  10858. {WCD9335_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
  10859. {WCD9335_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
  10860. {WCD9335_ANA_LO_1_2, 0x3C, 0X3C},
  10861. {WCD9335_DIFF_LO_COM_SWCAP_REFBUF_FREQ, 0x70, 0x00},
  10862. {WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03, 0x03},
  10863. {WCD9335_CDC_TOP_TOP_CFG1, 0x02, 0x02},
  10864. {WCD9335_CDC_TOP_TOP_CFG1, 0x01, 0x01},
  10865. {WCD9335_EAR_CMBUFF, 0x08, 0x00},
  10866. {WCD9335_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10867. {WCD9335_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10868. {WCD9335_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10869. {WCD9335_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10870. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  10871. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  10872. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  10873. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  10874. {WCD9335_CDC_RX0_RX_PATH_CFG0, 0x01, 0x01},
  10875. {WCD9335_CDC_RX1_RX_PATH_CFG0, 0x01, 0x01},
  10876. {WCD9335_CDC_RX2_RX_PATH_CFG0, 0x01, 0x01},
  10877. {WCD9335_CDC_RX3_RX_PATH_CFG0, 0x01, 0x01},
  10878. {WCD9335_CDC_RX4_RX_PATH_CFG0, 0x01, 0x01},
  10879. {WCD9335_CDC_RX5_RX_PATH_CFG0, 0x01, 0x01},
  10880. {WCD9335_CDC_RX6_RX_PATH_CFG0, 0x01, 0x01},
  10881. {WCD9335_CDC_RX7_RX_PATH_CFG0, 0x01, 0x01},
  10882. {WCD9335_CDC_RX8_RX_PATH_CFG0, 0x01, 0x01},
  10883. {WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  10884. {WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  10885. {WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 0x01, 0x01},
  10886. {WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 0x01, 0x01},
  10887. {WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 0x01, 0x01},
  10888. {WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 0x01, 0x01},
  10889. {WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 0x01, 0x01},
  10890. {WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 0x01, 0x01},
  10891. {WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 0x01, 0x01},
  10892. {WCD9335_VBADC_IBIAS_FE, 0x0C, 0x08},
  10893. };
  10894. static const struct tasha_reg_mask_val tasha_codec_reg_init_1_x_val[] = {
  10895. /* Enable TX HPF Filter & Linear Phase */
  10896. {WCD9335_CDC_TX0_TX_PATH_CFG0, 0x11, 0x11},
  10897. {WCD9335_CDC_TX1_TX_PATH_CFG0, 0x11, 0x11},
  10898. {WCD9335_CDC_TX2_TX_PATH_CFG0, 0x11, 0x11},
  10899. {WCD9335_CDC_TX3_TX_PATH_CFG0, 0x11, 0x11},
  10900. {WCD9335_CDC_TX4_TX_PATH_CFG0, 0x11, 0x11},
  10901. {WCD9335_CDC_TX5_TX_PATH_CFG0, 0x11, 0x11},
  10902. {WCD9335_CDC_TX6_TX_PATH_CFG0, 0x11, 0x11},
  10903. {WCD9335_CDC_TX7_TX_PATH_CFG0, 0x11, 0x11},
  10904. {WCD9335_CDC_TX8_TX_PATH_CFG0, 0x11, 0x11},
  10905. {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xF8, 0xF8},
  10906. {WCD9335_CDC_RX0_RX_PATH_SEC1, 0x08, 0x08},
  10907. {WCD9335_CDC_RX1_RX_PATH_SEC1, 0x08, 0x08},
  10908. {WCD9335_CDC_RX2_RX_PATH_SEC1, 0x08, 0x08},
  10909. {WCD9335_CDC_RX3_RX_PATH_SEC1, 0x08, 0x08},
  10910. {WCD9335_CDC_RX4_RX_PATH_SEC1, 0x08, 0x08},
  10911. {WCD9335_CDC_RX5_RX_PATH_SEC1, 0x08, 0x08},
  10912. {WCD9335_CDC_RX6_RX_PATH_SEC1, 0x08, 0x08},
  10913. {WCD9335_CDC_RX7_RX_PATH_SEC1, 0x08, 0x08},
  10914. {WCD9335_CDC_RX8_RX_PATH_SEC1, 0x08, 0x08},
  10915. {WCD9335_CDC_RX0_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10916. {WCD9335_CDC_RX1_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10917. {WCD9335_CDC_RX2_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10918. {WCD9335_CDC_RX3_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10919. {WCD9335_CDC_RX4_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10920. {WCD9335_CDC_RX5_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10921. {WCD9335_CDC_RX6_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10922. {WCD9335_CDC_RX7_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10923. {WCD9335_CDC_RX8_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10924. {WCD9335_CDC_TX0_TX_PATH_SEC2, 0x01, 0x01},
  10925. {WCD9335_CDC_TX1_TX_PATH_SEC2, 0x01, 0x01},
  10926. {WCD9335_CDC_TX2_TX_PATH_SEC2, 0x01, 0x01},
  10927. {WCD9335_CDC_TX3_TX_PATH_SEC2, 0x01, 0x01},
  10928. {WCD9335_CDC_TX4_TX_PATH_SEC2, 0x01, 0x01},
  10929. {WCD9335_CDC_TX5_TX_PATH_SEC2, 0x01, 0x01},
  10930. {WCD9335_CDC_TX6_TX_PATH_SEC2, 0x01, 0x01},
  10931. {WCD9335_CDC_TX7_TX_PATH_SEC2, 0x01, 0x01},
  10932. {WCD9335_CDC_TX8_TX_PATH_SEC2, 0x01, 0x01},
  10933. {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xF8, 0xF0},
  10934. {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xF8, 0xF0},
  10935. {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xF8, 0xF8},
  10936. {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xF8, 0xF8},
  10937. {WCD9335_RX_OCP_COUNT, 0xFF, 0xFF},
  10938. {WCD9335_HPH_OCP_CTL, 0xF0, 0x70},
  10939. {WCD9335_CPE_SS_CPAR_CFG, 0xFF, 0x00},
  10940. {WCD9335_FLYBACK_VNEG_CTRL_1, 0xFF, 0x63},
  10941. {WCD9335_FLYBACK_VNEG_CTRL_4, 0xFF, 0x7F},
  10942. {WCD9335_CLASSH_CTRL_VCL_1, 0xFF, 0x60},
  10943. {WCD9335_CLASSH_CTRL_CCL_5, 0xFF, 0x40},
  10944. {WCD9335_RX_TIMER_DIV, 0xFF, 0x32},
  10945. {WCD9335_SE_LO_COM2, 0xFF, 0x01},
  10946. {WCD9335_MBHC_ZDET_ANA_CTL, 0x0F, 0x07},
  10947. {WCD9335_RX_BIAS_HPH_PA, 0xF0, 0x60},
  10948. {WCD9335_HPH_RDAC_LDO_CTL, 0x88, 0x88},
  10949. {WCD9335_HPH_L_EN, 0x20, 0x20},
  10950. {WCD9335_HPH_R_EN, 0x20, 0x20},
  10951. {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xD8},
  10952. {WCD9335_CDC_RX5_RX_PATH_SEC3, 0xBD, 0xBD},
  10953. {WCD9335_CDC_RX6_RX_PATH_SEC3, 0xBD, 0xBD},
  10954. {WCD9335_DIFF_LO_COM_PA_FREQ, 0x70, 0x40},
  10955. };
  10956. static void tasha_update_reg_reset_values(struct snd_soc_codec *codec)
  10957. {
  10958. u32 i;
  10959. struct wcd9xxx *tasha_core = dev_get_drvdata(codec->dev->parent);
  10960. if (TASHA_IS_1_1(tasha_core)) {
  10961. for (i = 0; i < ARRAY_SIZE(tasha_reg_update_reset_val_1_1);
  10962. i++)
  10963. snd_soc_write(codec,
  10964. tasha_reg_update_reset_val_1_1[i].reg,
  10965. tasha_reg_update_reset_val_1_1[i].val);
  10966. }
  10967. }
  10968. static void tasha_codec_init_reg(struct snd_soc_codec *codec)
  10969. {
  10970. u32 i;
  10971. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  10972. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_common_val); i++)
  10973. snd_soc_update_bits(codec,
  10974. tasha_codec_reg_init_common_val[i].reg,
  10975. tasha_codec_reg_init_common_val[i].mask,
  10976. tasha_codec_reg_init_common_val[i].val);
  10977. if (TASHA_IS_1_1(wcd9xxx) ||
  10978. TASHA_IS_1_0(wcd9xxx))
  10979. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_1_x_val); i++)
  10980. snd_soc_update_bits(codec,
  10981. tasha_codec_reg_init_1_x_val[i].reg,
  10982. tasha_codec_reg_init_1_x_val[i].mask,
  10983. tasha_codec_reg_init_1_x_val[i].val);
  10984. if (TASHA_IS_1_1(wcd9xxx)) {
  10985. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_1); i++)
  10986. snd_soc_update_bits(codec,
  10987. tasha_codec_reg_init_val_1_1[i].reg,
  10988. tasha_codec_reg_init_val_1_1[i].mask,
  10989. tasha_codec_reg_init_val_1_1[i].val);
  10990. } else if (TASHA_IS_1_0(wcd9xxx)) {
  10991. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_0); i++)
  10992. snd_soc_update_bits(codec,
  10993. tasha_codec_reg_init_val_1_0[i].reg,
  10994. tasha_codec_reg_init_val_1_0[i].mask,
  10995. tasha_codec_reg_init_val_1_0[i].val);
  10996. } else if (TASHA_IS_2_0(wcd9xxx)) {
  10997. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_2_0); i++)
  10998. snd_soc_update_bits(codec,
  10999. tasha_codec_reg_init_val_2_0[i].reg,
  11000. tasha_codec_reg_init_val_2_0[i].mask,
  11001. tasha_codec_reg_init_val_2_0[i].val);
  11002. }
  11003. }
  11004. static void tasha_update_reg_defaults(struct tasha_priv *tasha)
  11005. {
  11006. u32 i;
  11007. struct wcd9xxx *wcd9xxx;
  11008. wcd9xxx = tasha->wcd9xxx;
  11009. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_defaults); i++)
  11010. regmap_update_bits(wcd9xxx->regmap,
  11011. tasha_codec_reg_defaults[i].reg,
  11012. tasha_codec_reg_defaults[i].mask,
  11013. tasha_codec_reg_defaults[i].val);
  11014. tasha->intf_type = wcd9xxx_get_intf_type();
  11015. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  11016. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_i2c_defaults); i++)
  11017. regmap_update_bits(wcd9xxx->regmap,
  11018. tasha_codec_reg_i2c_defaults[i].reg,
  11019. tasha_codec_reg_i2c_defaults[i].mask,
  11020. tasha_codec_reg_i2c_defaults[i].val);
  11021. }
  11022. static void tasha_slim_interface_init_reg(struct snd_soc_codec *codec)
  11023. {
  11024. int i;
  11025. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  11026. for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
  11027. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11028. TASHA_SLIM_PGD_PORT_INT_EN0 + i,
  11029. 0xFF);
  11030. }
  11031. static irqreturn_t tasha_slimbus_irq(int irq, void *data)
  11032. {
  11033. struct tasha_priv *priv = data;
  11034. unsigned long status = 0;
  11035. int i, j, port_id, k;
  11036. u32 bit;
  11037. u8 val, int_val = 0;
  11038. bool tx, cleared;
  11039. unsigned short reg = 0;
  11040. for (i = TASHA_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
  11041. i <= TASHA_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
  11042. val = wcd9xxx_interface_reg_read(priv->wcd9xxx, i);
  11043. status |= ((u32)val << (8 * j));
  11044. }
  11045. for_each_set_bit(j, &status, 32) {
  11046. tx = (j >= 16 ? true : false);
  11047. port_id = (tx ? j - 16 : j);
  11048. val = wcd9xxx_interface_reg_read(priv->wcd9xxx,
  11049. TASHA_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
  11050. if (val) {
  11051. if (!tx)
  11052. reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
  11053. (port_id / 8);
  11054. else
  11055. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
  11056. (port_id / 8);
  11057. int_val = wcd9xxx_interface_reg_read(
  11058. priv->wcd9xxx, reg);
  11059. /*
  11060. * Ignore interrupts for ports for which the
  11061. * interrupts are not specifically enabled.
  11062. */
  11063. if (!(int_val & (1 << (port_id % 8))))
  11064. continue;
  11065. }
  11066. if (val & TASHA_SLIM_IRQ_OVERFLOW)
  11067. pr_err_ratelimited(
  11068. "%s: overflow error on %s port %d, value %x\n",
  11069. __func__, (tx ? "TX" : "RX"), port_id, val);
  11070. if (val & TASHA_SLIM_IRQ_UNDERFLOW)
  11071. pr_err_ratelimited(
  11072. "%s: underflow error on %s port %d, value %x\n",
  11073. __func__, (tx ? "TX" : "RX"), port_id, val);
  11074. if ((val & TASHA_SLIM_IRQ_OVERFLOW) ||
  11075. (val & TASHA_SLIM_IRQ_UNDERFLOW)) {
  11076. if (!tx)
  11077. reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
  11078. (port_id / 8);
  11079. else
  11080. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
  11081. (port_id / 8);
  11082. int_val = wcd9xxx_interface_reg_read(
  11083. priv->wcd9xxx, reg);
  11084. if (int_val & (1 << (port_id % 8))) {
  11085. int_val = int_val ^ (1 << (port_id % 8));
  11086. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11087. reg, int_val);
  11088. }
  11089. }
  11090. if (val & TASHA_SLIM_IRQ_PORT_CLOSED) {
  11091. /*
  11092. * INT SOURCE register starts from RX to TX
  11093. * but port number in the ch_mask is in opposite way
  11094. */
  11095. bit = (tx ? j - 16 : j + 16);
  11096. pr_debug("%s: %s port %d closed value %x, bit %u\n",
  11097. __func__, (tx ? "TX" : "RX"), port_id, val,
  11098. bit);
  11099. for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
  11100. pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
  11101. __func__, k, priv->dai[k].ch_mask);
  11102. if (test_and_clear_bit(bit,
  11103. &priv->dai[k].ch_mask)) {
  11104. cleared = true;
  11105. if (!priv->dai[k].ch_mask)
  11106. wake_up(&priv->dai[k].dai_wait);
  11107. /*
  11108. * There are cases when multiple DAIs
  11109. * might be using the same slimbus
  11110. * channel. Hence don't break here.
  11111. */
  11112. }
  11113. }
  11114. WARN(!cleared,
  11115. "Couldn't find slimbus %s port %d for closing\n",
  11116. (tx ? "TX" : "RX"), port_id);
  11117. }
  11118. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11119. TASHA_SLIM_PGD_PORT_INT_CLR_RX_0 +
  11120. (j / 8),
  11121. 1 << (j % 8));
  11122. }
  11123. return IRQ_HANDLED;
  11124. }
  11125. static int tasha_setup_irqs(struct tasha_priv *tasha)
  11126. {
  11127. int ret = 0;
  11128. struct snd_soc_codec *codec = tasha->codec;
  11129. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11130. struct wcd9xxx_core_resource *core_res =
  11131. &wcd9xxx->core_res;
  11132. ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
  11133. tasha_slimbus_irq, "SLIMBUS Slave", tasha);
  11134. if (ret)
  11135. pr_err("%s: Failed to request irq %d\n", __func__,
  11136. WCD9XXX_IRQ_SLIMBUS);
  11137. else
  11138. tasha_slim_interface_init_reg(codec);
  11139. return ret;
  11140. }
  11141. static void tasha_init_slim_slave_cfg(struct snd_soc_codec *codec)
  11142. {
  11143. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  11144. struct afe_param_cdc_slimbus_slave_cfg *cfg;
  11145. struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
  11146. uint64_t eaddr = 0;
  11147. cfg = &priv->slimbus_slave_cfg;
  11148. cfg->minor_version = 1;
  11149. cfg->tx_slave_port_offset = 0;
  11150. cfg->rx_slave_port_offset = 16;
  11151. memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
  11152. WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
  11153. cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
  11154. cfg->device_enum_addr_msw = eaddr >> 32;
  11155. dev_dbg(codec->dev, "%s: slimbus logical address 0x%llx\n",
  11156. __func__, eaddr);
  11157. }
  11158. static void tasha_cleanup_irqs(struct tasha_priv *tasha)
  11159. {
  11160. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11161. struct wcd9xxx_core_resource *core_res =
  11162. &wcd9xxx->core_res;
  11163. wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tasha);
  11164. }
  11165. static int tasha_handle_pdata(struct tasha_priv *tasha,
  11166. struct wcd9xxx_pdata *pdata)
  11167. {
  11168. struct snd_soc_codec *codec = tasha->codec;
  11169. u8 dmic_ctl_val, mad_dmic_ctl_val;
  11170. u8 anc_ctl_value;
  11171. u32 def_dmic_rate, dmic_clk_drv;
  11172. int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
  11173. int rc = 0;
  11174. if (!pdata) {
  11175. dev_err(codec->dev, "%s: NULL pdata\n", __func__);
  11176. return -ENODEV;
  11177. }
  11178. /* set micbias voltage */
  11179. vout_ctl_1 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  11180. vout_ctl_2 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  11181. vout_ctl_3 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  11182. vout_ctl_4 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  11183. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
  11184. vout_ctl_3 < 0 || vout_ctl_4 < 0) {
  11185. rc = -EINVAL;
  11186. goto done;
  11187. }
  11188. snd_soc_update_bits(codec, WCD9335_ANA_MICB1, 0x3F, vout_ctl_1);
  11189. snd_soc_update_bits(codec, WCD9335_ANA_MICB2, 0x3F, vout_ctl_2);
  11190. snd_soc_update_bits(codec, WCD9335_ANA_MICB3, 0x3F, vout_ctl_3);
  11191. snd_soc_update_bits(codec, WCD9335_ANA_MICB4, 0x3F, vout_ctl_4);
  11192. /* Set the DMIC sample rate */
  11193. switch (pdata->mclk_rate) {
  11194. case TASHA_MCLK_CLK_9P6MHZ:
  11195. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  11196. break;
  11197. case TASHA_MCLK_CLK_12P288MHZ:
  11198. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
  11199. break;
  11200. default:
  11201. /* should never happen */
  11202. dev_err(codec->dev, "%s: Invalid mclk_rate %d\n",
  11203. __func__, pdata->mclk_rate);
  11204. rc = -EINVAL;
  11205. goto done;
  11206. };
  11207. if (pdata->dmic_sample_rate ==
  11208. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11209. dev_info(codec->dev, "%s: dmic_rate invalid default = %d\n",
  11210. __func__, def_dmic_rate);
  11211. pdata->dmic_sample_rate = def_dmic_rate;
  11212. }
  11213. if (pdata->mad_dmic_sample_rate ==
  11214. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11215. dev_info(codec->dev, "%s: mad_dmic_rate invalid default = %d\n",
  11216. __func__, def_dmic_rate);
  11217. /*
  11218. * use dmic_sample_rate as the default for MAD
  11219. * if mad dmic sample rate is undefined
  11220. */
  11221. pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
  11222. }
  11223. if (pdata->ecpp_dmic_sample_rate ==
  11224. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11225. dev_info(codec->dev,
  11226. "%s: ecpp_dmic_rate invalid default = %d\n",
  11227. __func__, def_dmic_rate);
  11228. /*
  11229. * use dmic_sample_rate as the default for ECPP DMIC
  11230. * if ecpp dmic sample rate is undefined
  11231. */
  11232. pdata->ecpp_dmic_sample_rate = pdata->dmic_sample_rate;
  11233. }
  11234. if (pdata->dmic_clk_drv ==
  11235. WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
  11236. pdata->dmic_clk_drv = WCD9335_DMIC_CLK_DRIVE_DEFAULT;
  11237. dev_info(codec->dev,
  11238. "%s: dmic_clk_strength invalid, default = %d\n",
  11239. __func__, pdata->dmic_clk_drv);
  11240. }
  11241. switch (pdata->dmic_clk_drv) {
  11242. case 2:
  11243. dmic_clk_drv = 0;
  11244. break;
  11245. case 4:
  11246. dmic_clk_drv = 1;
  11247. break;
  11248. case 8:
  11249. dmic_clk_drv = 2;
  11250. break;
  11251. case 16:
  11252. dmic_clk_drv = 3;
  11253. break;
  11254. default:
  11255. dev_err(codec->dev,
  11256. "%s: invalid dmic_clk_drv %d, using default\n",
  11257. __func__, pdata->dmic_clk_drv);
  11258. dmic_clk_drv = 0;
  11259. break;
  11260. }
  11261. snd_soc_update_bits(codec, WCD9335_TEST_DEBUG_PAD_DRVCTL,
  11262. 0x0C, dmic_clk_drv << 2);
  11263. /*
  11264. * Default the DMIC clk rates to mad_dmic_sample_rate,
  11265. * whereas, the anc/txfe dmic rates to dmic_sample_rate
  11266. * since the anc/txfe are independent of mad block.
  11267. */
  11268. mad_dmic_ctl_val = tasha_get_dmic_clk_val(tasha->codec,
  11269. pdata->mclk_rate,
  11270. pdata->mad_dmic_sample_rate);
  11271. snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC0_CTL,
  11272. 0x0E, mad_dmic_ctl_val << 1);
  11273. snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC1_CTL,
  11274. 0x0E, mad_dmic_ctl_val << 1);
  11275. snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC2_CTL,
  11276. 0x0E, mad_dmic_ctl_val << 1);
  11277. dmic_ctl_val = tasha_get_dmic_clk_val(tasha->codec,
  11278. pdata->mclk_rate,
  11279. pdata->dmic_sample_rate);
  11280. if (dmic_ctl_val == WCD9335_DMIC_CLK_DIV_2)
  11281. anc_ctl_value = WCD9335_ANC_DMIC_X2_FULL_RATE;
  11282. else
  11283. anc_ctl_value = WCD9335_ANC_DMIC_X2_HALF_RATE;
  11284. snd_soc_update_bits(codec, WCD9335_CDC_ANC0_MODE_2_CTL,
  11285. 0x40, anc_ctl_value << 6);
  11286. snd_soc_update_bits(codec, WCD9335_CDC_ANC0_MODE_2_CTL,
  11287. 0x20, anc_ctl_value << 5);
  11288. snd_soc_update_bits(codec, WCD9335_CDC_ANC1_MODE_2_CTL,
  11289. 0x40, anc_ctl_value << 6);
  11290. snd_soc_update_bits(codec, WCD9335_CDC_ANC1_MODE_2_CTL,
  11291. 0x20, anc_ctl_value << 5);
  11292. done:
  11293. return rc;
  11294. }
  11295. static struct wcd_cpe_core *tasha_codec_get_cpe_core(
  11296. struct snd_soc_codec *codec)
  11297. {
  11298. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  11299. return priv->cpe_core;
  11300. }
  11301. static int tasha_codec_cpe_fll_update_divider(
  11302. struct snd_soc_codec *codec, u32 cpe_fll_rate)
  11303. {
  11304. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  11305. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11306. u32 div_val = 0, l_val = 0;
  11307. u32 computed_cpe_fll;
  11308. if (cpe_fll_rate != CPE_FLL_CLK_75MHZ &&
  11309. cpe_fll_rate != CPE_FLL_CLK_150MHZ) {
  11310. dev_err(codec->dev,
  11311. "%s: Invalid CPE fll rate request %u\n",
  11312. __func__, cpe_fll_rate);
  11313. return -EINVAL;
  11314. }
  11315. if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_12P288MHZ) {
  11316. /* update divider to 10 and enable 5x divider */
  11317. snd_soc_write(codec, WCD9335_CPE_FLL_USER_CTL_1,
  11318. 0x55);
  11319. div_val = 10;
  11320. } else if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_9P6MHZ) {
  11321. /* update divider to 8 and enable 2x divider */
  11322. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
  11323. 0x7C, 0x70);
  11324. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_1,
  11325. 0xE0, 0x20);
  11326. div_val = 8;
  11327. } else {
  11328. dev_err(codec->dev,
  11329. "%s: Invalid MCLK rate %u\n",
  11330. __func__, wcd9xxx->mclk_rate);
  11331. return -EINVAL;
  11332. }
  11333. l_val = ((cpe_fll_rate / 1000) * div_val) /
  11334. (wcd9xxx->mclk_rate / 1000);
  11335. /* If l_val was integer truncated, increment l_val once */
  11336. computed_cpe_fll = (wcd9xxx->mclk_rate / div_val) * l_val;
  11337. if (computed_cpe_fll < cpe_fll_rate)
  11338. l_val++;
  11339. /* update L value LSB and MSB */
  11340. snd_soc_write(codec, WCD9335_CPE_FLL_L_VAL_CTL_0,
  11341. (l_val & 0xFF));
  11342. snd_soc_write(codec, WCD9335_CPE_FLL_L_VAL_CTL_1,
  11343. ((l_val >> 8) & 0xFF));
  11344. tasha->current_cpe_clk_freq = cpe_fll_rate;
  11345. dev_dbg(codec->dev,
  11346. "%s: updated l_val to %u for cpe_clk %u and mclk %u\n",
  11347. __func__, l_val, cpe_fll_rate, wcd9xxx->mclk_rate);
  11348. return 0;
  11349. }
  11350. static int __tasha_cdc_change_cpe_clk(struct snd_soc_codec *codec,
  11351. u32 clk_freq)
  11352. {
  11353. int ret = 0;
  11354. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11355. if (!tasha_cdc_is_svs_enabled(tasha)) {
  11356. dev_dbg(codec->dev,
  11357. "%s: SVS not enabled or tasha is not 2p0, return\n",
  11358. __func__);
  11359. return 0;
  11360. }
  11361. dev_dbg(codec->dev, "%s: clk_freq = %u\n", __func__, clk_freq);
  11362. if (clk_freq == CPE_FLL_CLK_75MHZ) {
  11363. /* Change to SVS */
  11364. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11365. 0x08, 0x08);
  11366. if (tasha_codec_cpe_fll_update_divider(codec, clk_freq)) {
  11367. ret = -EINVAL;
  11368. goto done;
  11369. }
  11370. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11371. 0x10, 0x10);
  11372. clear_bit(CPE_NOMINAL, &tasha->status_mask);
  11373. tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
  11374. } else if (clk_freq == CPE_FLL_CLK_150MHZ) {
  11375. /* change to nominal */
  11376. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11377. 0x08, 0x08);
  11378. set_bit(CPE_NOMINAL, &tasha->status_mask);
  11379. tasha_codec_update_sido_voltage(tasha, SIDO_VOLTAGE_NOMINAL_MV);
  11380. if (tasha_codec_cpe_fll_update_divider(codec, clk_freq)) {
  11381. ret = -EINVAL;
  11382. goto done;
  11383. }
  11384. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11385. 0x10, 0x10);
  11386. } else {
  11387. dev_err(codec->dev,
  11388. "%s: Invalid clk_freq request %d for CPE FLL\n",
  11389. __func__, clk_freq);
  11390. ret = -EINVAL;
  11391. }
  11392. done:
  11393. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11394. 0x10, 0x00);
  11395. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11396. 0x08, 0x00);
  11397. return ret;
  11398. }
  11399. static int tasha_codec_cpe_fll_enable(struct snd_soc_codec *codec,
  11400. bool enable)
  11401. {
  11402. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  11403. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11404. u8 clk_sel_reg_val = 0x00;
  11405. dev_dbg(codec->dev, "%s: enable = %s\n",
  11406. __func__, enable ? "true" : "false");
  11407. if (enable) {
  11408. if (tasha_cdc_is_svs_enabled(tasha)) {
  11409. /* FLL enable is always at SVS */
  11410. if (__tasha_cdc_change_cpe_clk(codec,
  11411. CPE_FLL_CLK_75MHZ)) {
  11412. dev_err(codec->dev,
  11413. "%s: clk change to %d failed\n",
  11414. __func__, CPE_FLL_CLK_75MHZ);
  11415. return -EINVAL;
  11416. }
  11417. } else {
  11418. if (tasha_codec_cpe_fll_update_divider(codec,
  11419. CPE_FLL_CLK_75MHZ)) {
  11420. dev_err(codec->dev,
  11421. "%s: clk change to %d failed\n",
  11422. __func__, CPE_FLL_CLK_75MHZ);
  11423. return -EINVAL;
  11424. }
  11425. }
  11426. if (TASHA_IS_1_0(wcd9xxx)) {
  11427. tasha_cdc_mclk_enable(codec, true, false);
  11428. clk_sel_reg_val = 0x02;
  11429. }
  11430. /* Setup CPE reference clk */
  11431. snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
  11432. 0x02, clk_sel_reg_val);
  11433. /* enable CPE FLL reference clk */
  11434. snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
  11435. 0x01, 0x01);
  11436. /* program the PLL */
  11437. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
  11438. 0x01, 0x01);
  11439. /* TEST clk setting */
  11440. snd_soc_update_bits(codec, WCD9335_CPE_FLL_TEST_CTL_0,
  11441. 0x80, 0x80);
  11442. /* set FLL mode to HW controlled */
  11443. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11444. 0x60, 0x00);
  11445. snd_soc_write(codec, WCD9335_CPE_FLL_FLL_MODE, 0x80);
  11446. } else {
  11447. /* disable CPE FLL reference clk */
  11448. snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
  11449. 0x01, 0x00);
  11450. /* undo TEST clk setting */
  11451. snd_soc_update_bits(codec, WCD9335_CPE_FLL_TEST_CTL_0,
  11452. 0x80, 0x00);
  11453. /* undo FLL mode to HW control */
  11454. snd_soc_write(codec, WCD9335_CPE_FLL_FLL_MODE, 0x00);
  11455. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11456. 0x60, 0x20);
  11457. /* undo the PLL */
  11458. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
  11459. 0x01, 0x00);
  11460. if (TASHA_IS_1_0(wcd9xxx))
  11461. tasha_cdc_mclk_enable(codec, false, false);
  11462. /*
  11463. * FLL could get disabled while at nominal,
  11464. * scale it back to SVS
  11465. */
  11466. if (tasha_cdc_is_svs_enabled(tasha))
  11467. __tasha_cdc_change_cpe_clk(codec,
  11468. CPE_FLL_CLK_75MHZ);
  11469. }
  11470. return 0;
  11471. }
  11472. static void tasha_cdc_query_cpe_clk_plan(void *data,
  11473. struct cpe_svc_cfg_clk_plan *clk_freq)
  11474. {
  11475. struct snd_soc_codec *codec = data;
  11476. struct tasha_priv *tasha;
  11477. u32 cpe_clk_khz;
  11478. if (!codec) {
  11479. pr_err("%s: Invalid codec handle\n",
  11480. __func__);
  11481. return;
  11482. }
  11483. tasha = snd_soc_codec_get_drvdata(codec);
  11484. cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
  11485. dev_dbg(codec->dev,
  11486. "%s: current_clk_freq = %u\n",
  11487. __func__, tasha->current_cpe_clk_freq);
  11488. clk_freq->current_clk_feq = cpe_clk_khz;
  11489. clk_freq->num_clk_freqs = 2;
  11490. if (tasha_cdc_is_svs_enabled(tasha)) {
  11491. clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ / 1000;
  11492. clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ / 1000;
  11493. } else {
  11494. clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ;
  11495. clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ;
  11496. }
  11497. }
  11498. static void tasha_cdc_change_cpe_clk(void *data,
  11499. u32 clk_freq)
  11500. {
  11501. struct snd_soc_codec *codec = data;
  11502. struct tasha_priv *tasha;
  11503. u32 cpe_clk_khz, req_freq = 0;
  11504. if (!codec) {
  11505. pr_err("%s: Invalid codec handle\n",
  11506. __func__);
  11507. return;
  11508. }
  11509. tasha = snd_soc_codec_get_drvdata(codec);
  11510. cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
  11511. if (tasha_cdc_is_svs_enabled(tasha)) {
  11512. if ((clk_freq * 1000) <= CPE_FLL_CLK_75MHZ)
  11513. req_freq = CPE_FLL_CLK_75MHZ;
  11514. else
  11515. req_freq = CPE_FLL_CLK_150MHZ;
  11516. }
  11517. dev_dbg(codec->dev,
  11518. "%s: requested clk_freq = %u, current clk_freq = %u\n",
  11519. __func__, clk_freq * 1000,
  11520. tasha->current_cpe_clk_freq);
  11521. if (tasha_cdc_is_svs_enabled(tasha)) {
  11522. if (__tasha_cdc_change_cpe_clk(codec, req_freq))
  11523. dev_err(codec->dev,
  11524. "%s: clock/voltage scaling failed\n",
  11525. __func__);
  11526. }
  11527. }
  11528. static int tasha_codec_slim_reserve_bw(struct snd_soc_codec *codec,
  11529. u32 bw_ops, bool commit)
  11530. {
  11531. struct wcd9xxx *wcd9xxx;
  11532. if (!codec) {
  11533. pr_err("%s: Invalid handle to codec\n",
  11534. __func__);
  11535. return -EINVAL;
  11536. }
  11537. wcd9xxx = dev_get_drvdata(codec->dev->parent);
  11538. if (!wcd9xxx) {
  11539. dev_err(codec->dev, "%s: Invalid parent drv_data\n",
  11540. __func__);
  11541. return -EINVAL;
  11542. }
  11543. return wcd9xxx_slim_reserve_bw(wcd9xxx, bw_ops, commit);
  11544. }
  11545. static int tasha_codec_vote_max_bw(struct snd_soc_codec *codec,
  11546. bool vote)
  11547. {
  11548. u32 bw_ops;
  11549. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11550. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  11551. return 0;
  11552. mutex_lock(&tasha->sb_clk_gear_lock);
  11553. if (vote) {
  11554. tasha->ref_count++;
  11555. if (tasha->ref_count == 1) {
  11556. bw_ops = SLIM_BW_CLK_GEAR_9;
  11557. tasha_codec_slim_reserve_bw(codec,
  11558. bw_ops, true);
  11559. }
  11560. } else if (!vote && tasha->ref_count > 0) {
  11561. tasha->ref_count--;
  11562. if (tasha->ref_count == 0) {
  11563. bw_ops = SLIM_BW_UNVOTE;
  11564. tasha_codec_slim_reserve_bw(codec,
  11565. bw_ops, true);
  11566. }
  11567. };
  11568. dev_dbg(codec->dev, "%s Value of counter after vote or un-vote is %d\n",
  11569. __func__, tasha->ref_count);
  11570. mutex_unlock(&tasha->sb_clk_gear_lock);
  11571. return 0;
  11572. }
  11573. static int tasha_cpe_err_irq_control(struct snd_soc_codec *codec,
  11574. enum cpe_err_irq_cntl_type cntl_type, u8 *status)
  11575. {
  11576. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11577. u8 irq_bits;
  11578. if (TASHA_IS_2_0(tasha->wcd9xxx))
  11579. irq_bits = 0xFF;
  11580. else
  11581. irq_bits = 0x3F;
  11582. if (status)
  11583. irq_bits = (*status) & irq_bits;
  11584. switch (cntl_type) {
  11585. case CPE_ERR_IRQ_MASK:
  11586. snd_soc_update_bits(codec,
  11587. WCD9335_CPE_SS_SS_ERROR_INT_MASK,
  11588. irq_bits, irq_bits);
  11589. break;
  11590. case CPE_ERR_IRQ_UNMASK:
  11591. snd_soc_update_bits(codec,
  11592. WCD9335_CPE_SS_SS_ERROR_INT_MASK,
  11593. irq_bits, 0x00);
  11594. break;
  11595. case CPE_ERR_IRQ_CLEAR:
  11596. snd_soc_write(codec, WCD9335_CPE_SS_SS_ERROR_INT_CLEAR,
  11597. irq_bits);
  11598. break;
  11599. case CPE_ERR_IRQ_STATUS:
  11600. if (!status)
  11601. return -EINVAL;
  11602. *status = snd_soc_read(codec,
  11603. WCD9335_CPE_SS_SS_ERROR_INT_STATUS);
  11604. break;
  11605. }
  11606. return 0;
  11607. }
  11608. static const struct wcd_cpe_cdc_cb cpe_cb = {
  11609. .cdc_clk_en = tasha_codec_internal_rco_ctrl,
  11610. .cpe_clk_en = tasha_codec_cpe_fll_enable,
  11611. .get_afe_out_port_id = tasha_codec_get_mad_port_id,
  11612. .lab_cdc_ch_ctl = tasha_codec_enable_slimtx_mad,
  11613. .cdc_ext_clk = tasha_cdc_mclk_enable,
  11614. .bus_vote_bw = tasha_codec_vote_max_bw,
  11615. .cpe_err_irq_control = tasha_cpe_err_irq_control,
  11616. };
  11617. static struct cpe_svc_init_param cpe_svc_params = {
  11618. .version = CPE_SVC_INIT_PARAM_V1,
  11619. .query_freq_plans_cb = tasha_cdc_query_cpe_clk_plan,
  11620. .change_freq_plan_cb = tasha_cdc_change_cpe_clk,
  11621. };
  11622. static int tasha_cpe_initialize(struct snd_soc_codec *codec)
  11623. {
  11624. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11625. struct wcd_cpe_params cpe_params;
  11626. memset(&cpe_params, 0,
  11627. sizeof(struct wcd_cpe_params));
  11628. cpe_params.codec = codec;
  11629. cpe_params.get_cpe_core = tasha_codec_get_cpe_core;
  11630. cpe_params.cdc_cb = &cpe_cb;
  11631. cpe_params.dbg_mode = cpe_debug_mode;
  11632. cpe_params.cdc_major_ver = CPE_SVC_CODEC_WCD9335;
  11633. cpe_params.cdc_minor_ver = CPE_SVC_CODEC_V1P0;
  11634. cpe_params.cdc_id = CPE_SVC_CODEC_WCD9335;
  11635. cpe_params.cdc_irq_info.cpe_engine_irq =
  11636. WCD9335_IRQ_SVA_OUTBOX1;
  11637. cpe_params.cdc_irq_info.cpe_err_irq =
  11638. WCD9335_IRQ_SVA_ERROR;
  11639. cpe_params.cdc_irq_info.cpe_fatal_irqs =
  11640. TASHA_CPE_FATAL_IRQS;
  11641. cpe_svc_params.context = codec;
  11642. cpe_params.cpe_svc_params = &cpe_svc_params;
  11643. tasha->cpe_core = wcd_cpe_init("cpe_9335", codec,
  11644. &cpe_params);
  11645. if (IS_ERR_OR_NULL(tasha->cpe_core)) {
  11646. dev_err(codec->dev,
  11647. "%s: Failed to enable CPE\n",
  11648. __func__);
  11649. return -EINVAL;
  11650. }
  11651. return 0;
  11652. }
  11653. static const struct wcd_resmgr_cb tasha_resmgr_cb = {
  11654. .cdc_rco_ctrl = __tasha_codec_internal_rco_ctrl,
  11655. };
  11656. static int tasha_device_down(struct wcd9xxx *wcd9xxx)
  11657. {
  11658. struct snd_soc_codec *codec;
  11659. struct tasha_priv *priv;
  11660. int count;
  11661. int i = 0;
  11662. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  11663. priv = snd_soc_codec_get_drvdata(codec);
  11664. wcd_cpe_ssr_event(priv->cpe_core, WCD_CPE_BUS_DOWN_EVENT);
  11665. for (i = 0; i < priv->nr; i++)
  11666. swrm_wcd_notify(priv->swr_ctrl_data[i].swr_pdev,
  11667. SWR_DEVICE_DOWN, NULL);
  11668. snd_soc_card_change_online_state(codec->component.card, 0);
  11669. for (count = 0; count < NUM_CODEC_DAIS; count++)
  11670. priv->dai[count].bus_down_in_recovery = true;
  11671. priv->resmgr->sido_input_src = SIDO_SOURCE_INTERNAL;
  11672. return 0;
  11673. }
  11674. static int tasha_post_reset_cb(struct wcd9xxx *wcd9xxx)
  11675. {
  11676. int i, ret = 0;
  11677. struct wcd9xxx *control;
  11678. struct snd_soc_codec *codec;
  11679. struct tasha_priv *tasha;
  11680. struct wcd9xxx_pdata *pdata;
  11681. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  11682. tasha = snd_soc_codec_get_drvdata(codec);
  11683. control = dev_get_drvdata(codec->dev->parent);
  11684. wcd9xxx_set_power_state(tasha->wcd9xxx,
  11685. WCD_REGION_POWER_COLLAPSE_REMOVE,
  11686. WCD9XXX_DIG_CORE_REGION_1);
  11687. mutex_lock(&tasha->codec_mutex);
  11688. tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  11689. control->slim_slave->laddr;
  11690. tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
  11691. control->slim->laddr;
  11692. tasha_init_slim_slave_cfg(codec);
  11693. if (tasha->machine_codec_event_cb)
  11694. tasha->machine_codec_event_cb(codec,
  11695. WCD9335_CODEC_EVENT_CODEC_UP);
  11696. snd_soc_card_change_online_state(codec->component.card, 1);
  11697. /* Class-H Init*/
  11698. wcd_clsh_init(&tasha->clsh_d);
  11699. for (i = 0; i < TASHA_MAX_MICBIAS; i++)
  11700. tasha->micb_ref[i] = 0;
  11701. tasha_update_reg_defaults(tasha);
  11702. tasha->codec = codec;
  11703. dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
  11704. __func__, control->mclk_rate);
  11705. if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
  11706. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11707. 0x03, 0x00);
  11708. else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  11709. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11710. 0x03, 0x01);
  11711. tasha_codec_init_reg(codec);
  11712. wcd_resmgr_post_ssr_v2(tasha->resmgr);
  11713. tasha_enable_efuse_sensing(codec);
  11714. regcache_mark_dirty(codec->component.regmap);
  11715. regcache_sync(codec->component.regmap);
  11716. pdata = dev_get_platdata(codec->dev->parent);
  11717. ret = tasha_handle_pdata(tasha, pdata);
  11718. if (ret < 0)
  11719. dev_err(codec->dev, "%s: invalid pdata\n", __func__);
  11720. /* Reset reference counter for voting for max bw */
  11721. tasha->ref_count = 0;
  11722. /* MBHC Init */
  11723. wcd_mbhc_deinit(&tasha->mbhc);
  11724. tasha->mbhc_started = false;
  11725. /* Initialize MBHC module */
  11726. ret = wcd_mbhc_init(&tasha->mbhc, codec, &mbhc_cb, &intr_ids,
  11727. wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
  11728. if (ret)
  11729. dev_err(codec->dev, "%s: mbhc initialization failed\n",
  11730. __func__);
  11731. else
  11732. tasha_mbhc_hs_detect(codec, tasha->mbhc.mbhc_cfg);
  11733. tasha_cleanup_irqs(tasha);
  11734. ret = tasha_setup_irqs(tasha);
  11735. if (ret) {
  11736. dev_err(codec->dev, "%s: tasha irq setup failed %d\n",
  11737. __func__, ret);
  11738. goto err;
  11739. }
  11740. tasha_set_spkr_mode(codec, tasha->spkr_mode);
  11741. wcd_cpe_ssr_event(tasha->cpe_core, WCD_CPE_BUS_UP_EVENT);
  11742. err:
  11743. mutex_unlock(&tasha->codec_mutex);
  11744. return ret;
  11745. }
  11746. static struct regulator *tasha_codec_find_ondemand_regulator(
  11747. struct snd_soc_codec *codec, const char *name)
  11748. {
  11749. int i;
  11750. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11751. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11752. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  11753. for (i = 0; i < wcd9xxx->num_of_supplies; ++i) {
  11754. if (pdata->regulator[i].ondemand &&
  11755. wcd9xxx->supplies[i].supply &&
  11756. !strcmp(wcd9xxx->supplies[i].supply, name))
  11757. return wcd9xxx->supplies[i].consumer;
  11758. }
  11759. dev_dbg(tasha->dev, "Warning: regulator not found:%s\n",
  11760. name);
  11761. return NULL;
  11762. }
  11763. static int tasha_codec_probe(struct snd_soc_codec *codec)
  11764. {
  11765. struct wcd9xxx *control;
  11766. struct tasha_priv *tasha;
  11767. struct wcd9xxx_pdata *pdata;
  11768. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  11769. int i, ret;
  11770. void *ptr = NULL;
  11771. struct regulator *supply;
  11772. control = dev_get_drvdata(codec->dev->parent);
  11773. dev_info(codec->dev, "%s()\n", __func__);
  11774. tasha = snd_soc_codec_get_drvdata(codec);
  11775. tasha->intf_type = wcd9xxx_get_intf_type();
  11776. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  11777. control->dev_down = tasha_device_down;
  11778. control->post_reset = tasha_post_reset_cb;
  11779. control->ssr_priv = (void *)codec;
  11780. }
  11781. /* Resource Manager post Init */
  11782. ret = wcd_resmgr_post_init(tasha->resmgr, &tasha_resmgr_cb, codec);
  11783. if (ret) {
  11784. dev_err(codec->dev, "%s: wcd resmgr post init failed\n",
  11785. __func__);
  11786. goto err;
  11787. }
  11788. /* Class-H Init*/
  11789. wcd_clsh_init(&tasha->clsh_d);
  11790. /* Default HPH Mode to Class-H HiFi */
  11791. tasha->hph_mode = CLS_H_HIFI;
  11792. tasha->codec = codec;
  11793. for (i = 0; i < COMPANDER_MAX; i++)
  11794. tasha->comp_enabled[i] = 0;
  11795. tasha->spkr_gain_offset = RX_GAIN_OFFSET_0_DB;
  11796. tasha->intf_type = wcd9xxx_get_intf_type();
  11797. tasha_update_reg_reset_values(codec);
  11798. pr_debug("%s: MCLK Rate = %x\n", __func__, control->mclk_rate);
  11799. if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
  11800. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11801. 0x03, 0x00);
  11802. else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  11803. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11804. 0x03, 0x01);
  11805. tasha_codec_init_reg(codec);
  11806. tasha_enable_efuse_sensing(codec);
  11807. pdata = dev_get_platdata(codec->dev->parent);
  11808. ret = tasha_handle_pdata(tasha, pdata);
  11809. if (ret < 0) {
  11810. pr_err("%s: bad pdata\n", __func__);
  11811. goto err;
  11812. }
  11813. supply = tasha_codec_find_ondemand_regulator(codec,
  11814. on_demand_supply_name[ON_DEMAND_MICBIAS]);
  11815. if (supply) {
  11816. tasha->on_demand_list[ON_DEMAND_MICBIAS].supply = supply;
  11817. tasha->on_demand_list[ON_DEMAND_MICBIAS].ondemand_supply_count =
  11818. 0;
  11819. }
  11820. tasha->fw_data = devm_kzalloc(codec->dev,
  11821. sizeof(*(tasha->fw_data)), GFP_KERNEL);
  11822. if (!tasha->fw_data)
  11823. goto err;
  11824. set_bit(WCD9XXX_ANC_CAL, tasha->fw_data->cal_bit);
  11825. set_bit(WCD9XXX_MBHC_CAL, tasha->fw_data->cal_bit);
  11826. set_bit(WCD9XXX_MAD_CAL, tasha->fw_data->cal_bit);
  11827. set_bit(WCD9XXX_VBAT_CAL, tasha->fw_data->cal_bit);
  11828. ret = wcd_cal_create_hwdep(tasha->fw_data,
  11829. WCD9XXX_CODEC_HWDEP_NODE, codec);
  11830. if (ret < 0) {
  11831. dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
  11832. goto err_hwdep;
  11833. }
  11834. /* Initialize MBHC module */
  11835. if (TASHA_IS_2_0(tasha->wcd9xxx)) {
  11836. wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].reg =
  11837. WCD9335_MBHC_FSM_STATUS;
  11838. wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].mask = 0x01;
  11839. }
  11840. ret = wcd_mbhc_init(&tasha->mbhc, codec, &mbhc_cb, &intr_ids,
  11841. wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
  11842. if (ret) {
  11843. pr_err("%s: mbhc initialization failed\n", __func__);
  11844. goto err_hwdep;
  11845. }
  11846. ptr = devm_kzalloc(codec->dev, (sizeof(tasha_rx_chs) +
  11847. sizeof(tasha_tx_chs)), GFP_KERNEL);
  11848. if (!ptr) {
  11849. ret = -ENOMEM;
  11850. goto err_hwdep;
  11851. }
  11852. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  11853. snd_soc_dapm_new_controls(dapm, tasha_dapm_i2s_widgets,
  11854. ARRAY_SIZE(tasha_dapm_i2s_widgets));
  11855. snd_soc_dapm_add_routes(dapm, audio_i2s_map,
  11856. ARRAY_SIZE(audio_i2s_map));
  11857. for (i = 0; i < ARRAY_SIZE(tasha_i2s_dai); i++) {
  11858. INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
  11859. init_waitqueue_head(&tasha->dai[i].dai_wait);
  11860. }
  11861. } else if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  11862. for (i = 0; i < NUM_CODEC_DAIS; i++) {
  11863. INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
  11864. init_waitqueue_head(&tasha->dai[i].dai_wait);
  11865. }
  11866. tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  11867. control->slim_slave->laddr;
  11868. tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
  11869. control->slim->laddr;
  11870. tasha_slimbus_slave_port_cfg.slave_port_mapping[0] =
  11871. TASHA_TX13;
  11872. tasha_init_slim_slave_cfg(codec);
  11873. }
  11874. snd_soc_add_codec_controls(codec, impedance_detect_controls,
  11875. ARRAY_SIZE(impedance_detect_controls));
  11876. snd_soc_add_codec_controls(codec, hph_type_detect_controls,
  11877. ARRAY_SIZE(hph_type_detect_controls));
  11878. snd_soc_add_codec_controls(codec,
  11879. tasha_analog_gain_controls,
  11880. ARRAY_SIZE(tasha_analog_gain_controls));
  11881. if (tasha->is_wsa_attach)
  11882. snd_soc_add_codec_controls(codec,
  11883. tasha_spkr_wsa_controls,
  11884. ARRAY_SIZE(tasha_spkr_wsa_controls));
  11885. control->num_rx_port = TASHA_RX_MAX;
  11886. control->rx_chs = ptr;
  11887. memcpy(control->rx_chs, tasha_rx_chs, sizeof(tasha_rx_chs));
  11888. control->num_tx_port = TASHA_TX_MAX;
  11889. control->tx_chs = ptr + sizeof(tasha_rx_chs);
  11890. memcpy(control->tx_chs, tasha_tx_chs, sizeof(tasha_tx_chs));
  11891. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  11892. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  11893. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
  11894. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
  11895. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  11896. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
  11897. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
  11898. snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
  11899. snd_soc_dapm_ignore_suspend(dapm, "AIF Mix Playback");
  11900. snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
  11901. snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
  11902. snd_soc_dapm_ignore_suspend(dapm, "AIF5 CPE TX");
  11903. }
  11904. snd_soc_dapm_sync(dapm);
  11905. ret = tasha_setup_irqs(tasha);
  11906. if (ret) {
  11907. pr_err("%s: tasha irq setup failed %d\n", __func__, ret);
  11908. goto err_pdata;
  11909. }
  11910. ret = tasha_cpe_initialize(codec);
  11911. if (ret) {
  11912. dev_err(codec->dev,
  11913. "%s: cpe initialization failed, err = %d\n",
  11914. __func__, ret);
  11915. /* Do not fail probe if CPE failed */
  11916. ret = 0;
  11917. }
  11918. for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
  11919. tasha->tx_hpf_work[i].tasha = tasha;
  11920. tasha->tx_hpf_work[i].decimator = i;
  11921. INIT_DELAYED_WORK(&tasha->tx_hpf_work[i].dwork,
  11922. tasha_tx_hpf_corner_freq_callback);
  11923. }
  11924. for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
  11925. tasha->tx_mute_dwork[i].tasha = tasha;
  11926. tasha->tx_mute_dwork[i].decimator = i;
  11927. INIT_DELAYED_WORK(&tasha->tx_mute_dwork[i].dwork,
  11928. tasha_tx_mute_update_callback);
  11929. }
  11930. tasha->spk_anc_dwork.tasha = tasha;
  11931. INIT_DELAYED_WORK(&tasha->spk_anc_dwork.dwork,
  11932. tasha_spk_anc_update_callback);
  11933. mutex_lock(&tasha->codec_mutex);
  11934. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
  11935. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
  11936. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
  11937. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
  11938. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  11939. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  11940. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  11941. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  11942. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  11943. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  11944. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  11945. mutex_unlock(&tasha->codec_mutex);
  11946. snd_soc_dapm_sync(dapm);
  11947. return ret;
  11948. err_pdata:
  11949. devm_kfree(codec->dev, ptr);
  11950. control->rx_chs = NULL;
  11951. control->tx_chs = NULL;
  11952. err_hwdep:
  11953. devm_kfree(codec->dev, tasha->fw_data);
  11954. tasha->fw_data = NULL;
  11955. err:
  11956. return ret;
  11957. }
  11958. static int tasha_codec_remove(struct snd_soc_codec *codec)
  11959. {
  11960. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11961. struct wcd9xxx *control;
  11962. control = dev_get_drvdata(codec->dev->parent);
  11963. control->num_rx_port = 0;
  11964. control->num_tx_port = 0;
  11965. control->rx_chs = NULL;
  11966. control->tx_chs = NULL;
  11967. tasha_cleanup_irqs(tasha);
  11968. /* Cleanup MBHC */
  11969. wcd_mbhc_deinit(&tasha->mbhc);
  11970. /* Cleanup resmgr */
  11971. return 0;
  11972. }
  11973. static struct regmap *tasha_get_regmap(struct device *dev)
  11974. {
  11975. struct wcd9xxx *control = dev_get_drvdata(dev->parent);
  11976. return control->regmap;
  11977. }
  11978. static struct snd_soc_codec_driver soc_codec_dev_tasha = {
  11979. .probe = tasha_codec_probe,
  11980. .remove = tasha_codec_remove,
  11981. .get_regmap = tasha_get_regmap,
  11982. .component_driver = {
  11983. .controls = tasha_snd_controls,
  11984. .num_controls = ARRAY_SIZE(tasha_snd_controls),
  11985. .dapm_widgets = tasha_dapm_widgets,
  11986. .num_dapm_widgets = ARRAY_SIZE(tasha_dapm_widgets),
  11987. .dapm_routes = audio_map,
  11988. .num_dapm_routes = ARRAY_SIZE(audio_map),
  11989. },
  11990. };
  11991. #ifdef CONFIG_PM
  11992. static int tasha_suspend(struct device *dev)
  11993. {
  11994. struct platform_device *pdev = to_platform_device(dev);
  11995. struct tasha_priv *tasha = platform_get_drvdata(pdev);
  11996. dev_dbg(dev, "%s: system suspend\n", __func__);
  11997. if (cancel_delayed_work_sync(&tasha->power_gate_work))
  11998. tasha_codec_power_gate_digital_core(tasha);
  11999. return 0;
  12000. }
  12001. static int tasha_resume(struct device *dev)
  12002. {
  12003. struct platform_device *pdev = to_platform_device(dev);
  12004. struct tasha_priv *tasha = platform_get_drvdata(pdev);
  12005. if (!tasha) {
  12006. dev_err(dev, "%s: tasha private data is NULL\n", __func__);
  12007. return -EINVAL;
  12008. }
  12009. dev_dbg(dev, "%s: system resume\n", __func__);
  12010. return 0;
  12011. }
  12012. static const struct dev_pm_ops tasha_pm_ops = {
  12013. .suspend = tasha_suspend,
  12014. .resume = tasha_resume,
  12015. };
  12016. #endif
  12017. static int tasha_swrm_read(void *handle, int reg)
  12018. {
  12019. struct tasha_priv *tasha;
  12020. struct wcd9xxx *wcd9xxx;
  12021. unsigned short swr_rd_addr_base;
  12022. unsigned short swr_rd_data_base;
  12023. int val, ret;
  12024. if (!handle) {
  12025. pr_err("%s: NULL handle\n", __func__);
  12026. return -EINVAL;
  12027. }
  12028. tasha = (struct tasha_priv *)handle;
  12029. wcd9xxx = tasha->wcd9xxx;
  12030. dev_dbg(tasha->dev, "%s: Reading soundwire register, 0x%x\n",
  12031. __func__, reg);
  12032. swr_rd_addr_base = WCD9335_SWR_AHB_BRIDGE_RD_ADDR_0;
  12033. swr_rd_data_base = WCD9335_SWR_AHB_BRIDGE_RD_DATA_0;
  12034. /* read_lock */
  12035. mutex_lock(&tasha->swr_read_lock);
  12036. ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
  12037. (u8 *)&reg, 4);
  12038. if (ret < 0) {
  12039. pr_err("%s: RD Addr Failure\n", __func__);
  12040. goto err;
  12041. }
  12042. /* Check for RD status */
  12043. ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
  12044. (u8 *)&val, 4);
  12045. if (ret < 0) {
  12046. pr_err("%s: RD Data Failure\n", __func__);
  12047. goto err;
  12048. }
  12049. ret = val;
  12050. err:
  12051. /* read_unlock */
  12052. mutex_unlock(&tasha->swr_read_lock);
  12053. return ret;
  12054. }
  12055. static int tasha_swrm_i2s_bulk_write(struct wcd9xxx *wcd9xxx,
  12056. struct wcd9xxx_reg_val *bulk_reg,
  12057. size_t len)
  12058. {
  12059. int i, ret = 0;
  12060. unsigned short swr_wr_addr_base;
  12061. unsigned short swr_wr_data_base;
  12062. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12063. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12064. for (i = 0; i < (len * 2); i += 2) {
  12065. /* First Write the Data to register */
  12066. ret = regmap_bulk_write(wcd9xxx->regmap,
  12067. swr_wr_data_base, bulk_reg[i].buf, 4);
  12068. if (ret < 0) {
  12069. dev_err(wcd9xxx->dev, "%s: WR Data Failure\n",
  12070. __func__);
  12071. break;
  12072. }
  12073. /* Next Write Address */
  12074. ret = regmap_bulk_write(wcd9xxx->regmap,
  12075. swr_wr_addr_base, bulk_reg[i+1].buf, 4);
  12076. if (ret < 0) {
  12077. dev_err(wcd9xxx->dev, "%s: WR Addr Failure\n",
  12078. __func__);
  12079. break;
  12080. }
  12081. }
  12082. return ret;
  12083. }
  12084. static int tasha_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
  12085. {
  12086. struct tasha_priv *tasha;
  12087. struct wcd9xxx *wcd9xxx;
  12088. struct wcd9xxx_reg_val *bulk_reg;
  12089. unsigned short swr_wr_addr_base;
  12090. unsigned short swr_wr_data_base;
  12091. int i, j, ret;
  12092. if (!handle) {
  12093. pr_err("%s: NULL handle\n", __func__);
  12094. return -EINVAL;
  12095. }
  12096. if (len <= 0) {
  12097. pr_err("%s: Invalid size: %zu\n", __func__, len);
  12098. return -EINVAL;
  12099. }
  12100. tasha = (struct tasha_priv *)handle;
  12101. wcd9xxx = tasha->wcd9xxx;
  12102. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12103. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12104. bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
  12105. GFP_KERNEL);
  12106. if (!bulk_reg)
  12107. return -ENOMEM;
  12108. for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
  12109. bulk_reg[i].reg = swr_wr_data_base;
  12110. bulk_reg[i].buf = (u8 *)(&val[j]);
  12111. bulk_reg[i].bytes = 4;
  12112. bulk_reg[i+1].reg = swr_wr_addr_base;
  12113. bulk_reg[i+1].buf = (u8 *)(&reg[j]);
  12114. bulk_reg[i+1].bytes = 4;
  12115. }
  12116. mutex_lock(&tasha->swr_write_lock);
  12117. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12118. ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, len);
  12119. if (ret) {
  12120. dev_err(tasha->dev, "%s: i2s bulk write failed, ret: %d\n",
  12121. __func__, ret);
  12122. }
  12123. } else {
  12124. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
  12125. (len * 2), false);
  12126. if (ret) {
  12127. dev_err(tasha->dev, "%s: swrm bulk write failed, ret: %d\n",
  12128. __func__, ret);
  12129. }
  12130. }
  12131. mutex_unlock(&tasha->swr_write_lock);
  12132. kfree(bulk_reg);
  12133. return ret;
  12134. }
  12135. static int tasha_swrm_write(void *handle, int reg, int val)
  12136. {
  12137. struct tasha_priv *tasha;
  12138. struct wcd9xxx *wcd9xxx;
  12139. unsigned short swr_wr_addr_base;
  12140. unsigned short swr_wr_data_base;
  12141. struct wcd9xxx_reg_val bulk_reg[2];
  12142. int ret;
  12143. if (!handle) {
  12144. pr_err("%s: NULL handle\n", __func__);
  12145. return -EINVAL;
  12146. }
  12147. tasha = (struct tasha_priv *)handle;
  12148. wcd9xxx = tasha->wcd9xxx;
  12149. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12150. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12151. /* First Write the Data to register */
  12152. bulk_reg[0].reg = swr_wr_data_base;
  12153. bulk_reg[0].buf = (u8 *)(&val);
  12154. bulk_reg[0].bytes = 4;
  12155. bulk_reg[1].reg = swr_wr_addr_base;
  12156. bulk_reg[1].buf = (u8 *)(&reg);
  12157. bulk_reg[1].bytes = 4;
  12158. mutex_lock(&tasha->swr_write_lock);
  12159. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12160. ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, 1);
  12161. if (ret) {
  12162. dev_err(tasha->dev, "%s: i2s swrm write failed, ret: %d\n",
  12163. __func__, ret);
  12164. }
  12165. } else {
  12166. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
  12167. if (ret < 0)
  12168. pr_err("%s: WR Data Failure\n", __func__);
  12169. }
  12170. mutex_unlock(&tasha->swr_write_lock);
  12171. return ret;
  12172. }
  12173. static int tasha_swrm_clock(void *handle, bool enable)
  12174. {
  12175. struct tasha_priv *tasha = (struct tasha_priv *) handle;
  12176. mutex_lock(&tasha->swr_clk_lock);
  12177. dev_dbg(tasha->dev, "%s: swrm clock %s\n",
  12178. __func__, (enable?"enable" : "disable"));
  12179. if (enable) {
  12180. tasha->swr_clk_users++;
  12181. if (tasha->swr_clk_users == 1) {
  12182. if (TASHA_IS_2_0(tasha->wcd9xxx))
  12183. regmap_update_bits(
  12184. tasha->wcd9xxx->regmap,
  12185. WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
  12186. 0x10, 0x00);
  12187. __tasha_cdc_mclk_enable(tasha, true);
  12188. regmap_update_bits(tasha->wcd9xxx->regmap,
  12189. WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
  12190. 0x01, 0x01);
  12191. }
  12192. } else {
  12193. tasha->swr_clk_users--;
  12194. if (tasha->swr_clk_users == 0) {
  12195. regmap_update_bits(tasha->wcd9xxx->regmap,
  12196. WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
  12197. 0x01, 0x00);
  12198. __tasha_cdc_mclk_enable(tasha, false);
  12199. if (TASHA_IS_2_0(tasha->wcd9xxx))
  12200. regmap_update_bits(
  12201. tasha->wcd9xxx->regmap,
  12202. WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
  12203. 0x10, 0x10);
  12204. }
  12205. }
  12206. dev_dbg(tasha->dev, "%s: swrm clock users %d\n",
  12207. __func__, tasha->swr_clk_users);
  12208. mutex_unlock(&tasha->swr_clk_lock);
  12209. return 0;
  12210. }
  12211. static int tasha_swrm_handle_irq(void *handle,
  12212. irqreturn_t (*swrm_irq_handler)(int irq,
  12213. void *data),
  12214. void *swrm_handle,
  12215. int action)
  12216. {
  12217. struct tasha_priv *tasha;
  12218. int ret = 0;
  12219. struct wcd9xxx *wcd9xxx;
  12220. if (!handle) {
  12221. pr_err("%s: null handle received\n", __func__);
  12222. return -EINVAL;
  12223. }
  12224. tasha = (struct tasha_priv *) handle;
  12225. wcd9xxx = tasha->wcd9xxx;
  12226. if (action) {
  12227. ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
  12228. WCD9335_IRQ_SOUNDWIRE,
  12229. swrm_irq_handler,
  12230. "Tasha SWR Master", swrm_handle);
  12231. if (ret)
  12232. dev_err(tasha->dev, "%s: Failed to request irq %d\n",
  12233. __func__, WCD9335_IRQ_SOUNDWIRE);
  12234. } else
  12235. wcd9xxx_free_irq(&wcd9xxx->core_res, WCD9335_IRQ_SOUNDWIRE,
  12236. swrm_handle);
  12237. return ret;
  12238. }
  12239. static void tasha_add_child_devices(struct work_struct *work)
  12240. {
  12241. struct tasha_priv *tasha;
  12242. struct platform_device *pdev;
  12243. struct device_node *node;
  12244. struct wcd9xxx *wcd9xxx;
  12245. struct tasha_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  12246. int ret, ctrl_num = 0;
  12247. struct wcd_swr_ctrl_platform_data *platdata;
  12248. char plat_dev_name[WCD9335_STRING_LEN];
  12249. tasha = container_of(work, struct tasha_priv,
  12250. tasha_add_child_devices_work);
  12251. if (!tasha) {
  12252. pr_err("%s: Memory for WCD9335 does not exist\n",
  12253. __func__);
  12254. return;
  12255. }
  12256. wcd9xxx = tasha->wcd9xxx;
  12257. if (!wcd9xxx) {
  12258. pr_err("%s: Memory for WCD9XXX does not exist\n",
  12259. __func__);
  12260. return;
  12261. }
  12262. if (!wcd9xxx->dev->of_node) {
  12263. pr_err("%s: DT node for wcd9xxx does not exist\n",
  12264. __func__);
  12265. return;
  12266. }
  12267. platdata = &tasha->swr_plat_data;
  12268. tasha->child_count = 0;
  12269. for_each_child_of_node(wcd9xxx->dev->of_node, node) {
  12270. if (!strcmp(node->name, "swr_master"))
  12271. strlcpy(plat_dev_name, "tasha_swr_ctrl",
  12272. (WCD9335_STRING_LEN - 1));
  12273. else if (strnstr(node->name, "msm_cdc_pinctrl",
  12274. strlen("msm_cdc_pinctrl")) != NULL)
  12275. strlcpy(plat_dev_name, node->name,
  12276. (WCD9335_STRING_LEN - 1));
  12277. else
  12278. continue;
  12279. pdev = platform_device_alloc(plat_dev_name, -1);
  12280. if (!pdev) {
  12281. dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
  12282. __func__);
  12283. ret = -ENOMEM;
  12284. goto err;
  12285. }
  12286. pdev->dev.parent = tasha->dev;
  12287. pdev->dev.of_node = node;
  12288. if (!strcmp(node->name, "swr_master")) {
  12289. ret = platform_device_add_data(pdev, platdata,
  12290. sizeof(*platdata));
  12291. if (ret) {
  12292. dev_err(&pdev->dev,
  12293. "%s: cannot add plat data ctrl:%d\n",
  12294. __func__, ctrl_num);
  12295. goto fail_pdev_add;
  12296. }
  12297. tasha->is_wsa_attach = true;
  12298. }
  12299. ret = platform_device_add(pdev);
  12300. if (ret) {
  12301. dev_err(&pdev->dev,
  12302. "%s: Cannot add platform device\n",
  12303. __func__);
  12304. goto fail_pdev_add;
  12305. }
  12306. if (!strcmp(node->name, "swr_master")) {
  12307. temp = krealloc(swr_ctrl_data,
  12308. (ctrl_num + 1) * sizeof(
  12309. struct tasha_swr_ctrl_data),
  12310. GFP_KERNEL);
  12311. if (!temp) {
  12312. dev_err(wcd9xxx->dev, "out of memory\n");
  12313. ret = -ENOMEM;
  12314. goto err;
  12315. }
  12316. swr_ctrl_data = temp;
  12317. swr_ctrl_data[ctrl_num].swr_pdev = pdev;
  12318. ctrl_num++;
  12319. dev_dbg(&pdev->dev,
  12320. "%s: Added soundwire ctrl device(s)\n",
  12321. __func__);
  12322. tasha->nr = ctrl_num;
  12323. tasha->swr_ctrl_data = swr_ctrl_data;
  12324. }
  12325. if (tasha->child_count < WCD9335_CHILD_DEVICES_MAX)
  12326. tasha->pdev_child_devices[tasha->child_count++] = pdev;
  12327. else
  12328. goto err;
  12329. }
  12330. return;
  12331. fail_pdev_add:
  12332. platform_device_put(pdev);
  12333. err:
  12334. return;
  12335. }
  12336. /*
  12337. * tasha_codec_ver: to get tasha codec version
  12338. * @codec: handle to snd_soc_codec *
  12339. * return enum codec_variant - version
  12340. */
  12341. enum codec_variant tasha_codec_ver(void)
  12342. {
  12343. return codec_ver;
  12344. }
  12345. EXPORT_SYMBOL(tasha_codec_ver);
  12346. static int __tasha_enable_efuse_sensing(struct tasha_priv *tasha)
  12347. {
  12348. int val, rc;
  12349. __tasha_cdc_mclk_enable(tasha, true);
  12350. regmap_update_bits(tasha->wcd9xxx->regmap,
  12351. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x20);
  12352. regmap_update_bits(tasha->wcd9xxx->regmap,
  12353. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
  12354. /*
  12355. * 5ms sleep required after enabling efuse control
  12356. * before checking the status.
  12357. */
  12358. usleep_range(5000, 5500);
  12359. rc = regmap_read(tasha->wcd9xxx->regmap,
  12360. WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
  12361. if (rc || (!(val & 0x01)))
  12362. WARN(1, "%s: Efuse sense is not complete\n", __func__);
  12363. __tasha_cdc_mclk_enable(tasha, false);
  12364. return rc;
  12365. }
  12366. void tasha_get_codec_ver(struct tasha_priv *tasha)
  12367. {
  12368. int i;
  12369. int val;
  12370. struct tasha_reg_mask_val codec_reg[] = {
  12371. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT10, 0xFF, 0xFF},
  12372. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT11, 0xFF, 0x83},
  12373. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT12, 0xFF, 0x0A},
  12374. };
  12375. __tasha_enable_efuse_sensing(tasha);
  12376. for (i = 0; i < ARRAY_SIZE(codec_reg); i++) {
  12377. regmap_read(tasha->wcd9xxx->regmap, codec_reg[i].reg, &val);
  12378. if (!(val && codec_reg[i].val)) {
  12379. codec_ver = WCD9335;
  12380. goto ret;
  12381. }
  12382. }
  12383. codec_ver = WCD9326;
  12384. ret:
  12385. pr_debug("%s: codec is %d\n", __func__, codec_ver);
  12386. }
  12387. EXPORT_SYMBOL(tasha_get_codec_ver);
  12388. static int tasha_probe(struct platform_device *pdev)
  12389. {
  12390. int ret = 0;
  12391. struct tasha_priv *tasha;
  12392. struct clk *wcd_ext_clk, *wcd_native_clk;
  12393. struct wcd9xxx_resmgr_v2 *resmgr;
  12394. struct wcd9xxx_power_region *cdc_pwr;
  12395. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12396. if (apr_get_subsys_state() == APR_SUBSYS_DOWN) {
  12397. dev_err(&pdev->dev, "%s: dsp down\n", __func__);
  12398. return -EPROBE_DEFER;
  12399. }
  12400. }
  12401. tasha = devm_kzalloc(&pdev->dev, sizeof(struct tasha_priv),
  12402. GFP_KERNEL);
  12403. if (!tasha)
  12404. return -ENOMEM;
  12405. platform_set_drvdata(pdev, tasha);
  12406. tasha->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
  12407. tasha->dev = &pdev->dev;
  12408. INIT_DELAYED_WORK(&tasha->power_gate_work, tasha_codec_power_gate_work);
  12409. mutex_init(&tasha->power_lock);
  12410. mutex_init(&tasha->sido_lock);
  12411. INIT_WORK(&tasha->tasha_add_child_devices_work,
  12412. tasha_add_child_devices);
  12413. BLOCKING_INIT_NOTIFIER_HEAD(&tasha->notifier);
  12414. mutex_init(&tasha->micb_lock);
  12415. mutex_init(&tasha->swr_read_lock);
  12416. mutex_init(&tasha->swr_write_lock);
  12417. mutex_init(&tasha->swr_clk_lock);
  12418. mutex_init(&tasha->sb_clk_gear_lock);
  12419. mutex_init(&tasha->mclk_lock);
  12420. cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
  12421. GFP_KERNEL);
  12422. if (!cdc_pwr) {
  12423. ret = -ENOMEM;
  12424. goto err_cdc_pwr;
  12425. }
  12426. tasha->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
  12427. cdc_pwr->pwr_collapse_reg_min = TASHA_DIG_CORE_REG_MIN;
  12428. cdc_pwr->pwr_collapse_reg_max = TASHA_DIG_CORE_REG_MAX;
  12429. wcd9xxx_set_power_state(tasha->wcd9xxx,
  12430. WCD_REGION_POWER_COLLAPSE_REMOVE,
  12431. WCD9XXX_DIG_CORE_REGION_1);
  12432. mutex_init(&tasha->codec_mutex);
  12433. /*
  12434. * Init resource manager so that if child nodes such as SoundWire
  12435. * requests for clock, resource manager can honor the request
  12436. */
  12437. resmgr = wcd_resmgr_init(&tasha->wcd9xxx->core_res, NULL);
  12438. if (IS_ERR(resmgr)) {
  12439. ret = PTR_ERR(resmgr);
  12440. dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
  12441. __func__);
  12442. goto err_resmgr;
  12443. }
  12444. tasha->resmgr = resmgr;
  12445. tasha->swr_plat_data.handle = (void *) tasha;
  12446. tasha->swr_plat_data.read = tasha_swrm_read;
  12447. tasha->swr_plat_data.write = tasha_swrm_write;
  12448. tasha->swr_plat_data.bulk_write = tasha_swrm_bulk_write;
  12449. tasha->swr_plat_data.clk = tasha_swrm_clock;
  12450. tasha->swr_plat_data.handle_irq = tasha_swrm_handle_irq;
  12451. /* Register for Clock */
  12452. wcd_ext_clk = clk_get(tasha->wcd9xxx->dev, "wcd_clk");
  12453. if (IS_ERR(wcd_ext_clk)) {
  12454. dev_err(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
  12455. __func__, "wcd_ext_clk");
  12456. goto err_clk;
  12457. }
  12458. tasha->wcd_ext_clk = wcd_ext_clk;
  12459. tasha->sido_voltage = SIDO_VOLTAGE_NOMINAL_MV;
  12460. set_bit(AUDIO_NOMINAL, &tasha->status_mask);
  12461. tasha->sido_ccl_cnt = 0;
  12462. /* Register native clk for 44.1 playback */
  12463. wcd_native_clk = clk_get(tasha->wcd9xxx->dev, "wcd_native_clk");
  12464. if (IS_ERR(wcd_native_clk))
  12465. dev_dbg(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
  12466. __func__, "wcd_native_clk");
  12467. else
  12468. tasha->wcd_native_clk = wcd_native_clk;
  12469. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  12470. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tasha,
  12471. tasha_dai, ARRAY_SIZE(tasha_dai));
  12472. else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
  12473. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tasha,
  12474. tasha_i2s_dai,
  12475. ARRAY_SIZE(tasha_i2s_dai));
  12476. else
  12477. ret = -EINVAL;
  12478. if (ret) {
  12479. dev_err(&pdev->dev, "%s: Codec registration failed, ret = %d\n",
  12480. __func__, ret);
  12481. goto err_cdc_reg;
  12482. }
  12483. /* Update codec register default values */
  12484. tasha_update_reg_defaults(tasha);
  12485. schedule_work(&tasha->tasha_add_child_devices_work);
  12486. tasha_get_codec_ver(tasha);
  12487. dev_info(&pdev->dev, "%s: Tasha driver probe done\n", __func__);
  12488. return ret;
  12489. err_cdc_reg:
  12490. clk_put(tasha->wcd_ext_clk);
  12491. if (tasha->wcd_native_clk)
  12492. clk_put(tasha->wcd_native_clk);
  12493. err_clk:
  12494. wcd_resmgr_remove(tasha->resmgr);
  12495. err_resmgr:
  12496. devm_kfree(&pdev->dev, cdc_pwr);
  12497. err_cdc_pwr:
  12498. mutex_destroy(&tasha->mclk_lock);
  12499. devm_kfree(&pdev->dev, tasha);
  12500. return ret;
  12501. }
  12502. static int tasha_remove(struct platform_device *pdev)
  12503. {
  12504. struct tasha_priv *tasha;
  12505. int count = 0;
  12506. tasha = platform_get_drvdata(pdev);
  12507. if (!tasha)
  12508. return -EINVAL;
  12509. for (count = 0; count < tasha->child_count &&
  12510. count < WCD9335_CHILD_DEVICES_MAX; count++)
  12511. platform_device_unregister(tasha->pdev_child_devices[count]);
  12512. mutex_destroy(&tasha->codec_mutex);
  12513. clk_put(tasha->wcd_ext_clk);
  12514. if (tasha->wcd_native_clk)
  12515. clk_put(tasha->wcd_native_clk);
  12516. mutex_destroy(&tasha->mclk_lock);
  12517. mutex_destroy(&tasha->sb_clk_gear_lock);
  12518. snd_soc_unregister_codec(&pdev->dev);
  12519. devm_kfree(&pdev->dev, tasha);
  12520. return 0;
  12521. }
  12522. static struct platform_driver tasha_codec_driver = {
  12523. .probe = tasha_probe,
  12524. .remove = tasha_remove,
  12525. .driver = {
  12526. .name = "tasha_codec",
  12527. .owner = THIS_MODULE,
  12528. #ifdef CONFIG_PM
  12529. .pm = &tasha_pm_ops,
  12530. #endif
  12531. },
  12532. };
  12533. module_platform_driver(tasha_codec_driver);
  12534. MODULE_DESCRIPTION("Tasha Codec driver");
  12535. MODULE_LICENSE("GPL v2");