wsa-macro.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <sound/soc.h>
  10. #include <sound/soc-dapm.h>
  11. #include <sound/tlv.h>
  12. #include <soc/swr-wcd.h>
  13. #include "bolero-cdc.h"
  14. #include "bolero-cdc-registers.h"
  15. #include "wsa-macro.h"
  16. #include "../msm-cdc-pinctrl.h"
  17. #define WSA_MACRO_MAX_OFFSET 0x1000
  18. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  19. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  20. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  21. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  22. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  23. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  24. SNDRV_PCM_FMTBIT_S24_LE |\
  25. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  26. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_48000)
  28. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define NUM_INTERPOLATORS 2
  32. #define WSA_MACRO_MUX_INP_SHFT 0x3
  33. #define WSA_MACRO_MUX_INP_MASK1 0x38
  34. #define WSA_MACRO_MUX_INP_MASK2 0x38
  35. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  36. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  37. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  38. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  39. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  40. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  41. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  42. #define WSA_MACRO_FS_RATE_MASK 0x0F
  43. enum {
  44. WSA_MACRO_RX0 = 0,
  45. WSA_MACRO_RX1,
  46. WSA_MACRO_RX_MIX,
  47. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  48. WSA_MACRO_RX_MIX1,
  49. WSA_MACRO_RX_MAX,
  50. };
  51. enum {
  52. WSA_MACRO_TX0 = 0,
  53. WSA_MACRO_TX1,
  54. WSA_MACRO_TX_MAX,
  55. };
  56. enum {
  57. WSA_MACRO_EC0_MUX = 0,
  58. WSA_MACRO_EC1_MUX,
  59. WSA_MACRO_EC_MUX_MAX,
  60. };
  61. enum {
  62. WSA_MACRO_COMP1, /* SPK_L */
  63. WSA_MACRO_COMP2, /* SPK_R */
  64. WSA_MACRO_COMP_MAX
  65. };
  66. enum {
  67. WSA_MACRO_SOFTCLIP0, /* RX0 */
  68. WSA_MACRO_SOFTCLIP1, /* RX1 */
  69. WSA_MACRO_SOFTCLIP_MAX
  70. };
  71. struct interp_sample_rate {
  72. int sample_rate;
  73. int rate_val;
  74. };
  75. /*
  76. * Structure used to update codec
  77. * register defaults after reset
  78. */
  79. struct wsa_macro_reg_mask_val {
  80. u16 reg;
  81. u8 mask;
  82. u8 val;
  83. };
  84. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  85. {8000, 0x0}, /* 8K */
  86. {16000, 0x1}, /* 16K */
  87. {24000, -EINVAL},/* 24K */
  88. {32000, 0x3}, /* 32K */
  89. {48000, 0x4}, /* 48K */
  90. {96000, 0x5}, /* 96K */
  91. {192000, 0x6}, /* 192K */
  92. {384000, 0x7}, /* 384K */
  93. {44100, 0x8}, /* 44.1K */
  94. };
  95. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  96. {48000, 0x4}, /* 48K */
  97. {96000, 0x5}, /* 96K */
  98. {192000, 0x6}, /* 192K */
  99. };
  100. #define WSA_MACRO_SWR_STRING_LEN 80
  101. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  102. struct snd_pcm_hw_params *params,
  103. struct snd_soc_dai *dai);
  104. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  105. unsigned int *tx_num, unsigned int *tx_slot,
  106. unsigned int *rx_num, unsigned int *rx_slot);
  107. /* Hold instance to soundwire platform device */
  108. struct wsa_macro_swr_ctrl_data {
  109. struct platform_device *wsa_swr_pdev;
  110. };
  111. struct wsa_macro_swr_ctrl_platform_data {
  112. void *handle; /* holds codec private data */
  113. int (*read)(void *handle, int reg);
  114. int (*write)(void *handle, int reg, int val);
  115. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  116. int (*clk)(void *handle, bool enable);
  117. int (*handle_irq)(void *handle,
  118. irqreturn_t (*swrm_irq_handler)(int irq,
  119. void *data),
  120. void *swrm_handle,
  121. int action);
  122. };
  123. struct wsa_macro_bcl_pmic_params {
  124. u8 id;
  125. u8 sid;
  126. u8 ppid;
  127. };
  128. enum {
  129. WSA_MACRO_AIF_INVALID = 0,
  130. WSA_MACRO_AIF1_PB,
  131. WSA_MACRO_AIF_MIX1_PB,
  132. WSA_MACRO_AIF_VI,
  133. WSA_MACRO_AIF_ECHO,
  134. WSA_MACRO_MAX_DAIS,
  135. };
  136. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  137. /*
  138. * @dev: wsa macro device pointer
  139. * @comp_enabled: compander enable mixer value set
  140. * @ec_hq: echo HQ enable mixer value set
  141. * @prim_int_users: Users of interpolator
  142. * @wsa_mclk_users: WSA MCLK users count
  143. * @swr_clk_users: SWR clk users count
  144. * @vi_feed_value: VI sense mask
  145. * @mclk_lock: to lock mclk operations
  146. * @swr_clk_lock: to lock swr master clock operations
  147. * @swr_ctrl_data: SoundWire data structure
  148. * @swr_plat_data: Soundwire platform data
  149. * @wsa_macro_add_child_devices_work: work for adding child devices
  150. * @wsa_swr_gpio_p: used by pinctrl API
  151. * @wsa_core_clk: MCLK for wsa macro
  152. * @wsa_npl_clk: NPL clock for WSA soundwire
  153. * @codec: codec handle
  154. * @rx_0_count: RX0 interpolation users
  155. * @rx_1_count: RX1 interpolation users
  156. * @active_ch_mask: channel mask for all AIF DAIs
  157. * @active_ch_cnt: channel count of all AIF DAIs
  158. * @rx_port_value: mixer ctl value of WSA RX MUXes
  159. * @wsa_io_base: Base address of WSA macro addr space
  160. */
  161. struct wsa_macro_priv {
  162. struct device *dev;
  163. int comp_enabled[WSA_MACRO_COMP_MAX];
  164. int ec_hq[WSA_MACRO_RX1 + 1];
  165. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  166. u16 wsa_mclk_users;
  167. u16 swr_clk_users;
  168. unsigned int vi_feed_value;
  169. struct mutex mclk_lock;
  170. struct mutex swr_clk_lock;
  171. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  172. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  173. struct work_struct wsa_macro_add_child_devices_work;
  174. struct device_node *wsa_swr_gpio_p;
  175. struct clk *wsa_core_clk;
  176. struct clk *wsa_npl_clk;
  177. struct snd_soc_codec *codec;
  178. int rx_0_count;
  179. int rx_1_count;
  180. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  181. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  182. int rx_port_value[WSA_MACRO_RX_MAX];
  183. char __iomem *wsa_io_base;
  184. struct platform_device *pdev_child_devices
  185. [WSA_MACRO_CHILD_DEVICES_MAX];
  186. int child_count;
  187. int ear_spkr_gain;
  188. int spkr_gain_offset;
  189. int spkr_mode;
  190. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  191. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  192. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  193. };
  194. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_codec *codec,
  195. struct wsa_macro_priv *wsa_priv,
  196. int event, int gain_reg);
  197. static struct snd_soc_dai_driver wsa_macro_dai[];
  198. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  199. static const char *const rx_text[] = {
  200. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  201. };
  202. static const char *const rx_mix_text[] = {
  203. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  204. };
  205. static const char *const rx_mix_ec_text[] = {
  206. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  207. };
  208. static const char *const rx_mux_text[] = {
  209. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  210. };
  211. static const char *const rx_sidetone_mix_text[] = {
  212. "ZERO", "SRC0"
  213. };
  214. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  215. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  216. "G_4_DB", "G_5_DB", "G_6_DB"
  217. };
  218. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  219. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  220. };
  221. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  222. "OFF", "ON"
  223. };
  224. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  225. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  226. };
  227. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  228. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  229. };
  230. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  231. wsa_macro_ear_spkr_pa_gain_text);
  232. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  233. wsa_macro_speaker_boost_stage_text);
  234. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  235. wsa_macro_vbat_bcl_gsm_mode_text);
  236. /* RX INT0 */
  237. static const struct soc_enum rx0_prim_inp0_chain_enum =
  238. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  239. 0, 7, rx_text);
  240. static const struct soc_enum rx0_prim_inp1_chain_enum =
  241. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  242. 3, 7, rx_text);
  243. static const struct soc_enum rx0_prim_inp2_chain_enum =
  244. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  245. 3, 7, rx_text);
  246. static const struct soc_enum rx0_mix_chain_enum =
  247. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  248. 0, 5, rx_mix_text);
  249. static const struct soc_enum rx0_sidetone_mix_enum =
  250. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  251. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  252. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  253. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  254. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  255. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  256. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  257. static const struct snd_kcontrol_new rx0_mix_mux =
  258. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  259. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  260. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  261. /* RX INT1 */
  262. static const struct soc_enum rx1_prim_inp0_chain_enum =
  263. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  264. 0, 7, rx_text);
  265. static const struct soc_enum rx1_prim_inp1_chain_enum =
  266. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  267. 3, 7, rx_text);
  268. static const struct soc_enum rx1_prim_inp2_chain_enum =
  269. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  270. 3, 7, rx_text);
  271. static const struct soc_enum rx1_mix_chain_enum =
  272. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  273. 0, 5, rx_mix_text);
  274. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  275. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  276. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  277. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  278. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  279. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  280. static const struct snd_kcontrol_new rx1_mix_mux =
  281. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  282. static const struct soc_enum rx_mix_ec0_enum =
  283. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  284. 0, 3, rx_mix_ec_text);
  285. static const struct soc_enum rx_mix_ec1_enum =
  286. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  287. 3, 3, rx_mix_ec_text);
  288. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  289. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  290. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  291. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  292. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  293. .hw_params = wsa_macro_hw_params,
  294. .get_channel_map = wsa_macro_get_channel_map,
  295. };
  296. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  297. {
  298. .name = "wsa_macro_rx1",
  299. .id = WSA_MACRO_AIF1_PB,
  300. .playback = {
  301. .stream_name = "WSA_AIF1 Playback",
  302. .rates = WSA_MACRO_RX_RATES,
  303. .formats = WSA_MACRO_RX_FORMATS,
  304. .rate_max = 384000,
  305. .rate_min = 8000,
  306. .channels_min = 1,
  307. .channels_max = 2,
  308. },
  309. .ops = &wsa_macro_dai_ops,
  310. },
  311. {
  312. .name = "wsa_macro_rx_mix",
  313. .id = WSA_MACRO_AIF_MIX1_PB,
  314. .playback = {
  315. .stream_name = "WSA_AIF_MIX1 Playback",
  316. .rates = WSA_MACRO_RX_MIX_RATES,
  317. .formats = WSA_MACRO_RX_FORMATS,
  318. .rate_max = 192000,
  319. .rate_min = 48000,
  320. .channels_min = 1,
  321. .channels_max = 2,
  322. },
  323. .ops = &wsa_macro_dai_ops,
  324. },
  325. {
  326. .name = "wsa_macro_vifeedback",
  327. .id = WSA_MACRO_AIF_VI,
  328. .capture = {
  329. .stream_name = "WSA_AIF_VI Capture",
  330. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  331. .formats = WSA_MACRO_RX_FORMATS,
  332. .rate_max = 48000,
  333. .rate_min = 8000,
  334. .channels_min = 1,
  335. .channels_max = 4,
  336. },
  337. .ops = &wsa_macro_dai_ops,
  338. },
  339. {
  340. .name = "wsa_macro_echo",
  341. .id = WSA_MACRO_AIF_ECHO,
  342. .capture = {
  343. .stream_name = "WSA_AIF_ECHO Capture",
  344. .rates = WSA_MACRO_ECHO_RATES,
  345. .formats = WSA_MACRO_ECHO_FORMATS,
  346. .rate_max = 48000,
  347. .rate_min = 8000,
  348. .channels_min = 1,
  349. .channels_max = 2,
  350. },
  351. .ops = &wsa_macro_dai_ops,
  352. },
  353. };
  354. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  355. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  356. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  357. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  358. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  359. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  360. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  361. };
  362. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  363. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  364. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  365. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  366. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  367. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  368. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  369. };
  370. static bool wsa_macro_get_data(struct snd_soc_codec *codec,
  371. struct device **wsa_dev,
  372. struct wsa_macro_priv **wsa_priv,
  373. const char *func_name)
  374. {
  375. *wsa_dev = bolero_get_device_ptr(codec->dev, WSA_MACRO);
  376. if (!(*wsa_dev)) {
  377. dev_err(codec->dev,
  378. "%s: null device for macro!\n", func_name);
  379. return false;
  380. }
  381. *wsa_priv = dev_get_drvdata((*wsa_dev));
  382. if (!(*wsa_priv) || !(*wsa_priv)->codec) {
  383. dev_err(codec->dev,
  384. "%s: priv is null for macro!\n", func_name);
  385. return false;
  386. }
  387. return true;
  388. }
  389. /**
  390. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  391. * gain with the given offset value.
  392. *
  393. * @codec: codec instance
  394. * @offset: Indicates speaker path gain offset value.
  395. *
  396. * Returns 0 on success or -EINVAL on error.
  397. */
  398. int wsa_macro_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  399. {
  400. struct device *wsa_dev = NULL;
  401. struct wsa_macro_priv *wsa_priv = NULL;
  402. if (!codec) {
  403. pr_err("%s: NULL codec pointer!\n", __func__);
  404. return -EINVAL;
  405. }
  406. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  407. return -EINVAL;
  408. wsa_priv->spkr_gain_offset = offset;
  409. return 0;
  410. }
  411. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  412. /**
  413. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  414. * settings based on speaker mode.
  415. *
  416. * @codec: codec instance
  417. * @mode: Indicates speaker configuration mode.
  418. *
  419. * Returns 0 on success or -EINVAL on error.
  420. */
  421. int wsa_macro_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  422. {
  423. int i;
  424. const struct wsa_macro_reg_mask_val *regs;
  425. int size;
  426. struct device *wsa_dev = NULL;
  427. struct wsa_macro_priv *wsa_priv = NULL;
  428. if (!codec) {
  429. pr_err("%s: NULL codec pointer!\n", __func__);
  430. return -EINVAL;
  431. }
  432. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  433. return -EINVAL;
  434. switch (mode) {
  435. case WSA_MACRO_SPKR_MODE_1:
  436. regs = wsa_macro_spkr_mode1;
  437. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  438. break;
  439. default:
  440. regs = wsa_macro_spkr_default;
  441. size = ARRAY_SIZE(wsa_macro_spkr_default);
  442. break;
  443. }
  444. wsa_priv->spkr_mode = mode;
  445. for (i = 0; i < size; i++)
  446. snd_soc_update_bits(codec, regs[i].reg,
  447. regs[i].mask, regs[i].val);
  448. return 0;
  449. }
  450. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  451. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  452. u8 int_prim_fs_rate_reg_val,
  453. u32 sample_rate)
  454. {
  455. u8 int_1_mix1_inp;
  456. u32 j, port;
  457. u16 int_mux_cfg0, int_mux_cfg1;
  458. u16 int_fs_reg;
  459. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  460. u8 inp0_sel, inp1_sel, inp2_sel;
  461. struct snd_soc_codec *codec = dai->codec;
  462. struct device *wsa_dev = NULL;
  463. struct wsa_macro_priv *wsa_priv = NULL;
  464. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  465. return -EINVAL;
  466. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  467. WSA_MACRO_RX_MAX) {
  468. int_1_mix1_inp = port;
  469. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  470. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  471. dev_err(wsa_dev,
  472. "%s: Invalid RX port, Dai ID is %d\n",
  473. __func__, dai->id);
  474. return -EINVAL;
  475. }
  476. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  477. /*
  478. * Loop through all interpolator MUX inputs and find out
  479. * to which interpolator input, the cdc_dma rx port
  480. * is connected
  481. */
  482. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  483. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  484. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  485. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  486. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  487. inp1_sel = (int_mux_cfg0_val >>
  488. WSA_MACRO_MUX_INP_SHFT) &
  489. WSA_MACRO_MUX_INP_MASK2;
  490. inp2_sel = (int_mux_cfg1_val >>
  491. WSA_MACRO_MUX_INP_SHFT) &
  492. WSA_MACRO_MUX_INP_MASK2;
  493. if ((inp0_sel == int_1_mix1_inp) ||
  494. (inp1_sel == int_1_mix1_inp) ||
  495. (inp2_sel == int_1_mix1_inp)) {
  496. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  497. WSA_MACRO_RX_PATH_OFFSET * j;
  498. dev_dbg(wsa_dev,
  499. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  500. __func__, dai->id, j);
  501. dev_dbg(wsa_dev,
  502. "%s: set INT%u_1 sample rate to %u\n",
  503. __func__, j, sample_rate);
  504. /* sample_rate is in Hz */
  505. snd_soc_update_bits(codec, int_fs_reg,
  506. WSA_MACRO_FS_RATE_MASK,
  507. int_prim_fs_rate_reg_val);
  508. }
  509. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  515. u8 int_mix_fs_rate_reg_val,
  516. u32 sample_rate)
  517. {
  518. u8 int_2_inp;
  519. u32 j, port;
  520. u16 int_mux_cfg1, int_fs_reg;
  521. u8 int_mux_cfg1_val;
  522. struct snd_soc_codec *codec = dai->codec;
  523. struct device *wsa_dev = NULL;
  524. struct wsa_macro_priv *wsa_priv = NULL;
  525. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  526. return -EINVAL;
  527. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  528. WSA_MACRO_RX_MAX) {
  529. int_2_inp = port;
  530. if ((int_2_inp < WSA_MACRO_RX0) ||
  531. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  532. dev_err(wsa_dev,
  533. "%s: Invalid RX port, Dai ID is %d\n",
  534. __func__, dai->id);
  535. return -EINVAL;
  536. }
  537. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  538. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  539. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  540. WSA_MACRO_MUX_INP_MASK1;
  541. if (int_mux_cfg1_val == int_2_inp) {
  542. int_fs_reg =
  543. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  544. WSA_MACRO_RX_PATH_OFFSET * j;
  545. dev_dbg(wsa_dev,
  546. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  547. __func__, dai->id, j);
  548. dev_dbg(wsa_dev,
  549. "%s: set INT%u_2 sample rate to %u\n",
  550. __func__, j, sample_rate);
  551. snd_soc_update_bits(codec, int_fs_reg,
  552. WSA_MACRO_FS_RATE_MASK,
  553. int_mix_fs_rate_reg_val);
  554. }
  555. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  556. }
  557. }
  558. return 0;
  559. }
  560. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  561. u32 sample_rate)
  562. {
  563. int rate_val = 0;
  564. int i, ret;
  565. /* set mixing path rate */
  566. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  567. if (sample_rate ==
  568. int_mix_sample_rate_val[i].sample_rate) {
  569. rate_val =
  570. int_mix_sample_rate_val[i].rate_val;
  571. break;
  572. }
  573. }
  574. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  575. (rate_val < 0))
  576. goto prim_rate;
  577. ret = wsa_macro_set_mix_interpolator_rate(dai,
  578. (u8) rate_val, sample_rate);
  579. prim_rate:
  580. /* set primary path sample rate */
  581. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  582. if (sample_rate ==
  583. int_prim_sample_rate_val[i].sample_rate) {
  584. rate_val =
  585. int_prim_sample_rate_val[i].rate_val;
  586. break;
  587. }
  588. }
  589. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  590. (rate_val < 0))
  591. return -EINVAL;
  592. ret = wsa_macro_set_prim_interpolator_rate(dai,
  593. (u8) rate_val, sample_rate);
  594. return ret;
  595. }
  596. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  597. struct snd_pcm_hw_params *params,
  598. struct snd_soc_dai *dai)
  599. {
  600. struct snd_soc_codec *codec = dai->codec;
  601. int ret;
  602. dev_dbg(codec->dev,
  603. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  604. dai->name, dai->id, params_rate(params),
  605. params_channels(params));
  606. switch (substream->stream) {
  607. case SNDRV_PCM_STREAM_PLAYBACK:
  608. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  609. if (ret) {
  610. dev_err(codec->dev,
  611. "%s: cannot set sample rate: %u\n",
  612. __func__, params_rate(params));
  613. return ret;
  614. }
  615. break;
  616. case SNDRV_PCM_STREAM_CAPTURE:
  617. default:
  618. break;
  619. }
  620. return 0;
  621. }
  622. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  623. unsigned int *tx_num, unsigned int *tx_slot,
  624. unsigned int *rx_num, unsigned int *rx_slot)
  625. {
  626. struct snd_soc_codec *codec = dai->codec;
  627. struct device *wsa_dev = NULL;
  628. struct wsa_macro_priv *wsa_priv = NULL;
  629. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  630. return -EINVAL;
  631. wsa_priv = dev_get_drvdata(wsa_dev);
  632. if (!wsa_priv)
  633. return -EINVAL;
  634. switch (dai->id) {
  635. case WSA_MACRO_AIF_VI:
  636. case WSA_MACRO_AIF_ECHO:
  637. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  638. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  639. break;
  640. case WSA_MACRO_AIF1_PB:
  641. case WSA_MACRO_AIF_MIX1_PB:
  642. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  643. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  644. break;
  645. default:
  646. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  647. break;
  648. }
  649. return 0;
  650. }
  651. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  652. bool mclk_enable, bool dapm)
  653. {
  654. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  655. int ret = 0;
  656. if (regmap == NULL) {
  657. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  658. return -EINVAL;
  659. }
  660. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  661. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  662. mutex_lock(&wsa_priv->mclk_lock);
  663. if (mclk_enable) {
  664. if (wsa_priv->wsa_mclk_users == 0) {
  665. ret = bolero_request_clock(wsa_priv->dev,
  666. WSA_MACRO, MCLK_MUX0, true);
  667. if (ret < 0) {
  668. dev_err(wsa_priv->dev,
  669. "%s: wsa request clock enable failed\n",
  670. __func__);
  671. goto exit;
  672. }
  673. regcache_mark_dirty(regmap);
  674. regcache_sync_region(regmap,
  675. WSA_START_OFFSET,
  676. WSA_MAX_OFFSET);
  677. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  678. regmap_update_bits(regmap,
  679. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  680. regmap_update_bits(regmap,
  681. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  682. 0x01, 0x01);
  683. regmap_update_bits(regmap,
  684. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  685. 0x01, 0x01);
  686. }
  687. wsa_priv->wsa_mclk_users++;
  688. } else {
  689. if (wsa_priv->wsa_mclk_users <= 0) {
  690. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  691. __func__);
  692. wsa_priv->wsa_mclk_users = 0;
  693. goto exit;
  694. }
  695. wsa_priv->wsa_mclk_users--;
  696. if (wsa_priv->wsa_mclk_users == 0) {
  697. regmap_update_bits(regmap,
  698. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  699. 0x01, 0x00);
  700. regmap_update_bits(regmap,
  701. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  702. 0x01, 0x00);
  703. bolero_request_clock(wsa_priv->dev,
  704. WSA_MACRO, MCLK_MUX0, false);
  705. }
  706. }
  707. exit:
  708. mutex_unlock(&wsa_priv->mclk_lock);
  709. return ret;
  710. }
  711. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  712. struct snd_kcontrol *kcontrol, int event)
  713. {
  714. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  715. int ret = 0;
  716. struct device *wsa_dev = NULL;
  717. struct wsa_macro_priv *wsa_priv = NULL;
  718. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  719. return -EINVAL;
  720. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  721. switch (event) {
  722. case SND_SOC_DAPM_PRE_PMU:
  723. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  724. break;
  725. case SND_SOC_DAPM_POST_PMD:
  726. wsa_macro_mclk_enable(wsa_priv, 0, true);
  727. break;
  728. default:
  729. dev_err(wsa_priv->dev,
  730. "%s: invalid DAPM event %d\n", __func__, event);
  731. ret = -EINVAL;
  732. }
  733. return ret;
  734. }
  735. static int wsa_macro_mclk_ctrl(struct device *dev, bool enable)
  736. {
  737. struct wsa_macro_priv *wsa_priv = dev_get_drvdata(dev);
  738. int ret = 0;
  739. if (!wsa_priv)
  740. return -EINVAL;
  741. if (enable) {
  742. ret = clk_prepare_enable(wsa_priv->wsa_core_clk);
  743. if (ret < 0) {
  744. dev_err(dev, "%s:wsa mclk enable failed\n", __func__);
  745. goto exit;
  746. }
  747. ret = clk_prepare_enable(wsa_priv->wsa_npl_clk);
  748. if (ret < 0) {
  749. dev_err(dev, "%s:wsa npl_clk enable failed\n",
  750. __func__);
  751. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  752. goto exit;
  753. }
  754. } else {
  755. clk_disable_unprepare(wsa_priv->wsa_npl_clk);
  756. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  757. }
  758. exit:
  759. return ret;
  760. }
  761. static int wsa_macro_event_handler(struct snd_soc_codec *codec, u16 event,
  762. u32 data)
  763. {
  764. struct device *wsa_dev = NULL;
  765. struct wsa_macro_priv *wsa_priv = NULL;
  766. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  767. return -EINVAL;
  768. switch (event) {
  769. case BOLERO_MACRO_EVT_SSR_DOWN:
  770. swrm_wcd_notify(
  771. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  772. SWR_DEVICE_SSR_DOWN, NULL);
  773. swrm_wcd_notify(
  774. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  775. SWR_DEVICE_DOWN, NULL);
  776. break;
  777. case BOLERO_MACRO_EVT_SSR_UP:
  778. swrm_wcd_notify(
  779. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  780. SWR_DEVICE_SSR_UP, NULL);
  781. break;
  782. }
  783. return 0;
  784. }
  785. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  786. struct snd_kcontrol *kcontrol,
  787. int event)
  788. {
  789. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  790. struct device *wsa_dev = NULL;
  791. struct wsa_macro_priv *wsa_priv = NULL;
  792. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  793. return -EINVAL;
  794. switch (event) {
  795. case SND_SOC_DAPM_POST_PMU:
  796. if (test_bit(WSA_MACRO_TX0,
  797. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  798. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  799. /* Enable V&I sensing */
  800. snd_soc_update_bits(codec,
  801. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  802. 0x20, 0x20);
  803. snd_soc_update_bits(codec,
  804. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  805. 0x20, 0x20);
  806. snd_soc_update_bits(codec,
  807. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  808. 0x0F, 0x00);
  809. snd_soc_update_bits(codec,
  810. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  811. 0x0F, 0x00);
  812. snd_soc_update_bits(codec,
  813. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  814. 0x10, 0x10);
  815. snd_soc_update_bits(codec,
  816. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  817. 0x10, 0x10);
  818. snd_soc_update_bits(codec,
  819. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  820. 0x20, 0x00);
  821. snd_soc_update_bits(codec,
  822. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  823. 0x20, 0x00);
  824. }
  825. if (test_bit(WSA_MACRO_TX1,
  826. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  827. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  828. /* Enable V&I sensing */
  829. snd_soc_update_bits(codec,
  830. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  831. 0x20, 0x20);
  832. snd_soc_update_bits(codec,
  833. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  834. 0x20, 0x20);
  835. snd_soc_update_bits(codec,
  836. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  837. 0x0F, 0x00);
  838. snd_soc_update_bits(codec,
  839. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  840. 0x0F, 0x00);
  841. snd_soc_update_bits(codec,
  842. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  843. 0x10, 0x10);
  844. snd_soc_update_bits(codec,
  845. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  846. 0x10, 0x10);
  847. snd_soc_update_bits(codec,
  848. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  849. 0x20, 0x00);
  850. snd_soc_update_bits(codec,
  851. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  852. 0x20, 0x00);
  853. }
  854. break;
  855. case SND_SOC_DAPM_POST_PMD:
  856. if (test_bit(WSA_MACRO_TX0,
  857. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  858. /* Disable V&I sensing */
  859. snd_soc_update_bits(codec,
  860. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  861. 0x20, 0x20);
  862. snd_soc_update_bits(codec,
  863. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  864. 0x20, 0x20);
  865. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  866. snd_soc_update_bits(codec,
  867. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  868. 0x10, 0x00);
  869. snd_soc_update_bits(codec,
  870. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  871. 0x10, 0x00);
  872. }
  873. if (test_bit(WSA_MACRO_TX1,
  874. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  875. /* Disable V&I sensing */
  876. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  877. snd_soc_update_bits(codec,
  878. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  879. 0x20, 0x20);
  880. snd_soc_update_bits(codec,
  881. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  882. 0x20, 0x20);
  883. snd_soc_update_bits(codec,
  884. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  885. 0x10, 0x00);
  886. snd_soc_update_bits(codec,
  887. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  888. 0x10, 0x00);
  889. }
  890. break;
  891. }
  892. return 0;
  893. }
  894. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  895. struct snd_kcontrol *kcontrol, int event)
  896. {
  897. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  898. u16 gain_reg;
  899. int offset_val = 0;
  900. int val = 0;
  901. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  902. switch (w->reg) {
  903. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  904. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  905. break;
  906. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  907. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  908. break;
  909. default:
  910. dev_err(codec->dev, "%s: No gain register avail for %s\n",
  911. __func__, w->name);
  912. return 0;
  913. }
  914. switch (event) {
  915. case SND_SOC_DAPM_POST_PMU:
  916. val = snd_soc_read(codec, gain_reg);
  917. val += offset_val;
  918. snd_soc_write(codec, gain_reg, val);
  919. break;
  920. case SND_SOC_DAPM_POST_PMD:
  921. break;
  922. }
  923. return 0;
  924. }
  925. static void wsa_macro_hd2_control(struct snd_soc_codec *codec,
  926. u16 reg, int event)
  927. {
  928. u16 hd2_scale_reg;
  929. u16 hd2_enable_reg = 0;
  930. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  931. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  932. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  933. }
  934. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  935. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  936. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  937. }
  938. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  939. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
  940. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
  941. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  942. }
  943. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  944. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  945. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
  946. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  947. }
  948. }
  949. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  950. struct snd_kcontrol *kcontrol, int event)
  951. {
  952. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  953. int ch_cnt;
  954. struct device *wsa_dev = NULL;
  955. struct wsa_macro_priv *wsa_priv = NULL;
  956. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  957. return -EINVAL;
  958. switch (event) {
  959. case SND_SOC_DAPM_PRE_PMU:
  960. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  961. !wsa_priv->rx_0_count)
  962. wsa_priv->rx_0_count++;
  963. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  964. !wsa_priv->rx_1_count)
  965. wsa_priv->rx_1_count++;
  966. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  967. swrm_wcd_notify(
  968. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  969. SWR_DEVICE_UP, NULL);
  970. swrm_wcd_notify(
  971. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  972. SWR_SET_NUM_RX_CH, &ch_cnt);
  973. break;
  974. case SND_SOC_DAPM_POST_PMD:
  975. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  976. wsa_priv->rx_0_count)
  977. wsa_priv->rx_0_count--;
  978. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  979. wsa_priv->rx_1_count)
  980. wsa_priv->rx_1_count--;
  981. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  982. swrm_wcd_notify(
  983. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  984. SWR_SET_NUM_RX_CH, &ch_cnt);
  985. break;
  986. }
  987. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  988. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  989. return 0;
  990. }
  991. static int wsa_macro_config_compander(struct snd_soc_codec *codec,
  992. int comp, int event)
  993. {
  994. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  995. struct device *wsa_dev = NULL;
  996. struct wsa_macro_priv *wsa_priv = NULL;
  997. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  998. return -EINVAL;
  999. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  1000. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1001. if (!wsa_priv->comp_enabled[comp])
  1002. return 0;
  1003. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1004. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1005. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1006. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1007. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1008. /* Enable Compander Clock */
  1009. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  1010. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  1011. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  1012. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  1013. }
  1014. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1015. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  1016. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  1017. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  1018. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  1019. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  1020. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  1021. }
  1022. return 0;
  1023. }
  1024. static void wsa_macro_enable_softclip_clk(struct snd_soc_codec *codec,
  1025. struct wsa_macro_priv *wsa_priv,
  1026. int path,
  1027. bool enable)
  1028. {
  1029. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1030. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1031. u8 softclip_mux_mask = (1 << path);
  1032. u8 softclip_mux_value = (1 << path);
  1033. dev_dbg(codec->dev, "%s: path %d, enable %d\n",
  1034. __func__, path, enable);
  1035. if (enable) {
  1036. if (wsa_priv->softclip_clk_users[path] == 0) {
  1037. snd_soc_update_bits(codec,
  1038. softclip_clk_reg, 0x01, 0x01);
  1039. snd_soc_update_bits(codec,
  1040. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1041. softclip_mux_mask, softclip_mux_value);
  1042. }
  1043. wsa_priv->softclip_clk_users[path]++;
  1044. } else {
  1045. wsa_priv->softclip_clk_users[path]--;
  1046. if (wsa_priv->softclip_clk_users[path] == 0) {
  1047. snd_soc_update_bits(codec,
  1048. softclip_clk_reg, 0x01, 0x00);
  1049. snd_soc_update_bits(codec,
  1050. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1051. softclip_mux_mask, 0x00);
  1052. }
  1053. }
  1054. }
  1055. static int wsa_macro_config_softclip(struct snd_soc_codec *codec,
  1056. int path, int event)
  1057. {
  1058. u16 softclip_ctrl_reg = 0;
  1059. struct device *wsa_dev = NULL;
  1060. struct wsa_macro_priv *wsa_priv = NULL;
  1061. int softclip_path = 0;
  1062. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1063. return -EINVAL;
  1064. if (path == WSA_MACRO_COMP1)
  1065. softclip_path = WSA_MACRO_SOFTCLIP0;
  1066. else if (path == WSA_MACRO_COMP2)
  1067. softclip_path = WSA_MACRO_SOFTCLIP1;
  1068. dev_dbg(codec->dev, "%s: event %d path %d, enabled %d\n",
  1069. __func__, event, softclip_path,
  1070. wsa_priv->is_softclip_on[softclip_path]);
  1071. if (!wsa_priv->is_softclip_on[softclip_path])
  1072. return 0;
  1073. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1074. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1075. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1076. /* Enable Softclip clock and mux */
  1077. wsa_macro_enable_softclip_clk(codec, wsa_priv, softclip_path,
  1078. true);
  1079. /* Enable Softclip control */
  1080. snd_soc_update_bits(codec, softclip_ctrl_reg, 0x01, 0x01);
  1081. }
  1082. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1083. snd_soc_update_bits(codec, softclip_ctrl_reg, 0x01, 0x00);
  1084. wsa_macro_enable_softclip_clk(codec, wsa_priv, softclip_path,
  1085. false);
  1086. }
  1087. return 0;
  1088. }
  1089. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1090. {
  1091. u16 prim_int_reg = 0;
  1092. switch (reg) {
  1093. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1094. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1095. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1096. *ind = 0;
  1097. break;
  1098. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1099. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1100. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1101. *ind = 1;
  1102. break;
  1103. }
  1104. return prim_int_reg;
  1105. }
  1106. static int wsa_macro_enable_prim_interpolator(
  1107. struct snd_soc_codec *codec,
  1108. u16 reg, int event)
  1109. {
  1110. u16 prim_int_reg;
  1111. u16 ind = 0;
  1112. struct device *wsa_dev = NULL;
  1113. struct wsa_macro_priv *wsa_priv = NULL;
  1114. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1115. return -EINVAL;
  1116. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1117. switch (event) {
  1118. case SND_SOC_DAPM_PRE_PMU:
  1119. wsa_priv->prim_int_users[ind]++;
  1120. if (wsa_priv->prim_int_users[ind] == 1) {
  1121. snd_soc_update_bits(codec,
  1122. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1123. 0x03, 0x03);
  1124. snd_soc_update_bits(codec, prim_int_reg,
  1125. 0x10, 0x10);
  1126. wsa_macro_hd2_control(codec, prim_int_reg, event);
  1127. snd_soc_update_bits(codec,
  1128. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1129. 0x1, 0x1);
  1130. snd_soc_update_bits(codec, prim_int_reg,
  1131. 1 << 0x5, 1 << 0x5);
  1132. }
  1133. if ((reg != prim_int_reg) &&
  1134. ((snd_soc_read(codec, prim_int_reg)) & 0x10))
  1135. snd_soc_update_bits(codec, reg, 0x10, 0x10);
  1136. break;
  1137. case SND_SOC_DAPM_POST_PMD:
  1138. wsa_priv->prim_int_users[ind]--;
  1139. if (wsa_priv->prim_int_users[ind] == 0) {
  1140. snd_soc_update_bits(codec, prim_int_reg,
  1141. 1 << 0x5, 0 << 0x5);
  1142. snd_soc_update_bits(codec, prim_int_reg,
  1143. 0x40, 0x40);
  1144. snd_soc_update_bits(codec, prim_int_reg,
  1145. 0x40, 0x00);
  1146. wsa_macro_hd2_control(codec, prim_int_reg, event);
  1147. }
  1148. break;
  1149. }
  1150. dev_dbg(codec->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1151. __func__, ind, wsa_priv->prim_int_users[ind]);
  1152. return 0;
  1153. }
  1154. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1155. struct snd_kcontrol *kcontrol,
  1156. int event)
  1157. {
  1158. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1159. u16 gain_reg;
  1160. u16 reg;
  1161. int val;
  1162. int offset_val = 0;
  1163. struct device *wsa_dev = NULL;
  1164. struct wsa_macro_priv *wsa_priv = NULL;
  1165. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1166. return -EINVAL;
  1167. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  1168. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1169. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1170. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1171. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1172. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1173. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1174. } else {
  1175. dev_err(codec->dev, "%s: Interpolator reg not found\n",
  1176. __func__);
  1177. return -EINVAL;
  1178. }
  1179. switch (event) {
  1180. case SND_SOC_DAPM_PRE_PMU:
  1181. /* Reset if needed */
  1182. wsa_macro_enable_prim_interpolator(codec, reg, event);
  1183. break;
  1184. case SND_SOC_DAPM_POST_PMU:
  1185. wsa_macro_config_compander(codec, w->shift, event);
  1186. wsa_macro_config_softclip(codec, w->shift, event);
  1187. /* apply gain after int clk is enabled */
  1188. if ((wsa_priv->spkr_gain_offset ==
  1189. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1190. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1191. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1192. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1193. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1194. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1195. 0x01, 0x01);
  1196. snd_soc_update_bits(codec,
  1197. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1198. 0x01, 0x01);
  1199. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1200. 0x01, 0x01);
  1201. snd_soc_update_bits(codec,
  1202. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1203. 0x01, 0x01);
  1204. offset_val = -2;
  1205. }
  1206. val = snd_soc_read(codec, gain_reg);
  1207. val += offset_val;
  1208. snd_soc_write(codec, gain_reg, val);
  1209. wsa_macro_config_ear_spkr_gain(codec, wsa_priv,
  1210. event, gain_reg);
  1211. break;
  1212. case SND_SOC_DAPM_POST_PMD:
  1213. wsa_macro_config_compander(codec, w->shift, event);
  1214. wsa_macro_config_softclip(codec, w->shift, event);
  1215. wsa_macro_enable_prim_interpolator(codec, reg, event);
  1216. if ((wsa_priv->spkr_gain_offset ==
  1217. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1218. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1219. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1220. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1221. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1222. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1223. 0x01, 0x00);
  1224. snd_soc_update_bits(codec,
  1225. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1226. 0x01, 0x00);
  1227. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1228. 0x01, 0x00);
  1229. snd_soc_update_bits(codec,
  1230. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1231. 0x01, 0x00);
  1232. offset_val = 2;
  1233. val = snd_soc_read(codec, gain_reg);
  1234. val += offset_val;
  1235. snd_soc_write(codec, gain_reg, val);
  1236. }
  1237. wsa_macro_config_ear_spkr_gain(codec, wsa_priv,
  1238. event, gain_reg);
  1239. break;
  1240. }
  1241. return 0;
  1242. }
  1243. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_codec *codec,
  1244. struct wsa_macro_priv *wsa_priv,
  1245. int event, int gain_reg)
  1246. {
  1247. int comp_gain_offset, val;
  1248. switch (wsa_priv->spkr_mode) {
  1249. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1250. case WSA_MACRO_SPKR_MODE_1:
  1251. comp_gain_offset = -12;
  1252. break;
  1253. /* Default case compander gain is 15 dB */
  1254. default:
  1255. comp_gain_offset = -15;
  1256. break;
  1257. }
  1258. switch (event) {
  1259. case SND_SOC_DAPM_POST_PMU:
  1260. /* Apply ear spkr gain only if compander is enabled */
  1261. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1262. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1263. (wsa_priv->ear_spkr_gain != 0)) {
  1264. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1265. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1266. snd_soc_write(codec, gain_reg, val);
  1267. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1268. __func__, val);
  1269. }
  1270. break;
  1271. case SND_SOC_DAPM_POST_PMD:
  1272. /*
  1273. * Reset RX0 volume to 0 dB if compander is enabled and
  1274. * ear_spkr_gain is non-zero.
  1275. */
  1276. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1277. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1278. (wsa_priv->ear_spkr_gain != 0)) {
  1279. snd_soc_write(codec, gain_reg, 0x0);
  1280. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1281. __func__);
  1282. }
  1283. break;
  1284. }
  1285. return 0;
  1286. }
  1287. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1288. struct snd_kcontrol *kcontrol,
  1289. int event)
  1290. {
  1291. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1292. u16 boost_path_ctl, boost_path_cfg1;
  1293. u16 reg, reg_mix;
  1294. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1295. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1296. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1297. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1298. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1299. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1300. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1301. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1302. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1303. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1304. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1305. } else {
  1306. dev_err(codec->dev, "%s: unknown widget: %s\n",
  1307. __func__, w->name);
  1308. return -EINVAL;
  1309. }
  1310. switch (event) {
  1311. case SND_SOC_DAPM_PRE_PMU:
  1312. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  1313. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  1314. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  1315. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  1316. break;
  1317. case SND_SOC_DAPM_POST_PMU:
  1318. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  1319. break;
  1320. case SND_SOC_DAPM_POST_PMD:
  1321. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  1322. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  1323. break;
  1324. }
  1325. return 0;
  1326. }
  1327. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1328. struct snd_kcontrol *kcontrol,
  1329. int event)
  1330. {
  1331. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1332. struct device *wsa_dev = NULL;
  1333. struct wsa_macro_priv *wsa_priv = NULL;
  1334. u16 vbat_path_cfg = 0;
  1335. int softclip_path = 0;
  1336. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1337. return -EINVAL;
  1338. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1339. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1340. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1341. softclip_path = WSA_MACRO_SOFTCLIP0;
  1342. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1343. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1344. softclip_path = WSA_MACRO_SOFTCLIP1;
  1345. }
  1346. switch (event) {
  1347. case SND_SOC_DAPM_PRE_PMU:
  1348. /* Enable clock for VBAT block */
  1349. snd_soc_update_bits(codec,
  1350. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1351. /* Enable VBAT block */
  1352. snd_soc_update_bits(codec,
  1353. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1354. /* Update interpolator with 384K path */
  1355. snd_soc_update_bits(codec, vbat_path_cfg, 0x80, 0x80);
  1356. /* Use attenuation mode */
  1357. snd_soc_update_bits(codec, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1358. 0x02, 0x00);
  1359. /*
  1360. * BCL block needs softclip clock and mux config to be enabled
  1361. */
  1362. wsa_macro_enable_softclip_clk(codec, wsa_priv, softclip_path,
  1363. true);
  1364. /* Enable VBAT at channel level */
  1365. snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x02);
  1366. /* Set the ATTK1 gain */
  1367. snd_soc_update_bits(codec,
  1368. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1369. 0xFF, 0xFF);
  1370. snd_soc_update_bits(codec,
  1371. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1372. 0xFF, 0x03);
  1373. snd_soc_update_bits(codec,
  1374. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1375. 0xFF, 0x00);
  1376. /* Set the ATTK2 gain */
  1377. snd_soc_update_bits(codec,
  1378. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1379. 0xFF, 0xFF);
  1380. snd_soc_update_bits(codec,
  1381. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1382. 0xFF, 0x03);
  1383. snd_soc_update_bits(codec,
  1384. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1385. 0xFF, 0x00);
  1386. /* Set the ATTK3 gain */
  1387. snd_soc_update_bits(codec,
  1388. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1389. 0xFF, 0xFF);
  1390. snd_soc_update_bits(codec,
  1391. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1392. 0xFF, 0x03);
  1393. snd_soc_update_bits(codec,
  1394. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1395. 0xFF, 0x00);
  1396. break;
  1397. case SND_SOC_DAPM_POST_PMD:
  1398. snd_soc_update_bits(codec, vbat_path_cfg, 0x80, 0x00);
  1399. snd_soc_update_bits(codec, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1400. 0x02, 0x02);
  1401. snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x00);
  1402. snd_soc_update_bits(codec,
  1403. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1404. 0xFF, 0x00);
  1405. snd_soc_update_bits(codec,
  1406. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1407. 0xFF, 0x00);
  1408. snd_soc_update_bits(codec,
  1409. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1410. 0xFF, 0x00);
  1411. snd_soc_update_bits(codec,
  1412. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1413. 0xFF, 0x00);
  1414. snd_soc_update_bits(codec,
  1415. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1416. 0xFF, 0x00);
  1417. snd_soc_update_bits(codec,
  1418. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1419. 0xFF, 0x00);
  1420. snd_soc_update_bits(codec,
  1421. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1422. 0xFF, 0x00);
  1423. snd_soc_update_bits(codec,
  1424. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1425. 0xFF, 0x00);
  1426. snd_soc_update_bits(codec,
  1427. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1428. 0xFF, 0x00);
  1429. wsa_macro_enable_softclip_clk(codec, wsa_priv, softclip_path,
  1430. false);
  1431. snd_soc_update_bits(codec,
  1432. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1433. snd_soc_update_bits(codec,
  1434. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1435. break;
  1436. default:
  1437. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1438. break;
  1439. }
  1440. return 0;
  1441. }
  1442. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1443. struct snd_kcontrol *kcontrol,
  1444. int event)
  1445. {
  1446. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1447. struct device *wsa_dev = NULL;
  1448. struct wsa_macro_priv *wsa_priv = NULL;
  1449. u16 val, ec_tx = 0, ec_hq_reg;
  1450. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1451. return -EINVAL;
  1452. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1453. val = snd_soc_read(codec, BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1454. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1455. ec_tx = (val & 0x07) - 1;
  1456. else
  1457. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1458. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1459. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1460. __func__);
  1461. return -EINVAL;
  1462. }
  1463. if (wsa_priv->ec_hq[ec_tx]) {
  1464. snd_soc_update_bits(codec,
  1465. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1466. 0x1 << ec_tx, 0x1 << ec_tx);
  1467. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1468. 0x20 * ec_tx;
  1469. snd_soc_update_bits(codec, ec_hq_reg, 0x01, 0x01);
  1470. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1471. 0x20 * ec_tx;
  1472. /* default set to 48k */
  1473. snd_soc_update_bits(codec, ec_hq_reg, 0x1E, 0x08);
  1474. }
  1475. return 0;
  1476. }
  1477. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1478. struct snd_ctl_elem_value *ucontrol)
  1479. {
  1480. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1481. int ec_tx = ((struct soc_multi_mixer_control *)
  1482. kcontrol->private_value)->shift;
  1483. struct device *wsa_dev = NULL;
  1484. struct wsa_macro_priv *wsa_priv = NULL;
  1485. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1486. return -EINVAL;
  1487. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1488. return 0;
  1489. }
  1490. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1491. struct snd_ctl_elem_value *ucontrol)
  1492. {
  1493. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1494. int ec_tx = ((struct soc_multi_mixer_control *)
  1495. kcontrol->private_value)->shift;
  1496. int value = ucontrol->value.integer.value[0];
  1497. struct device *wsa_dev = NULL;
  1498. struct wsa_macro_priv *wsa_priv = NULL;
  1499. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1500. return -EINVAL;
  1501. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1502. __func__, wsa_priv->ec_hq[ec_tx], value);
  1503. wsa_priv->ec_hq[ec_tx] = value;
  1504. return 0;
  1505. }
  1506. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1507. struct snd_ctl_elem_value *ucontrol)
  1508. {
  1509. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1510. int comp = ((struct soc_multi_mixer_control *)
  1511. kcontrol->private_value)->shift;
  1512. struct device *wsa_dev = NULL;
  1513. struct wsa_macro_priv *wsa_priv = NULL;
  1514. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1515. return -EINVAL;
  1516. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1517. return 0;
  1518. }
  1519. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1520. struct snd_ctl_elem_value *ucontrol)
  1521. {
  1522. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1523. int comp = ((struct soc_multi_mixer_control *)
  1524. kcontrol->private_value)->shift;
  1525. int value = ucontrol->value.integer.value[0];
  1526. struct device *wsa_dev = NULL;
  1527. struct wsa_macro_priv *wsa_priv = NULL;
  1528. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1529. return -EINVAL;
  1530. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  1531. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1532. wsa_priv->comp_enabled[comp] = value;
  1533. return 0;
  1534. }
  1535. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1536. struct snd_ctl_elem_value *ucontrol)
  1537. {
  1538. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1539. struct device *wsa_dev = NULL;
  1540. struct wsa_macro_priv *wsa_priv = NULL;
  1541. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1542. return -EINVAL;
  1543. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1544. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1545. __func__, ucontrol->value.integer.value[0]);
  1546. return 0;
  1547. }
  1548. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1549. struct snd_ctl_elem_value *ucontrol)
  1550. {
  1551. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1552. struct device *wsa_dev = NULL;
  1553. struct wsa_macro_priv *wsa_priv = NULL;
  1554. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1555. return -EINVAL;
  1556. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1557. dev_dbg(codec->dev, "%s: gain = %d\n", __func__,
  1558. wsa_priv->ear_spkr_gain);
  1559. return 0;
  1560. }
  1561. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1562. struct snd_ctl_elem_value *ucontrol)
  1563. {
  1564. u8 bst_state_max = 0;
  1565. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1566. bst_state_max = snd_soc_read(codec, BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1567. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1568. ucontrol->value.integer.value[0] = bst_state_max;
  1569. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1570. __func__, ucontrol->value.integer.value[0]);
  1571. return 0;
  1572. }
  1573. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1574. struct snd_ctl_elem_value *ucontrol)
  1575. {
  1576. u8 bst_state_max;
  1577. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1578. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1579. __func__, ucontrol->value.integer.value[0]);
  1580. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1581. snd_soc_update_bits(codec, BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1582. 0x0c, bst_state_max);
  1583. return 0;
  1584. }
  1585. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1586. struct snd_ctl_elem_value *ucontrol)
  1587. {
  1588. u8 bst_state_max = 0;
  1589. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1590. bst_state_max = snd_soc_read(codec, BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1591. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1592. ucontrol->value.integer.value[0] = bst_state_max;
  1593. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1594. __func__, ucontrol->value.integer.value[0]);
  1595. return 0;
  1596. }
  1597. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1598. struct snd_ctl_elem_value *ucontrol)
  1599. {
  1600. u8 bst_state_max;
  1601. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1602. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1603. __func__, ucontrol->value.integer.value[0]);
  1604. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1605. snd_soc_update_bits(codec, BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1606. 0x0c, bst_state_max);
  1607. return 0;
  1608. }
  1609. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1610. struct snd_ctl_elem_value *ucontrol)
  1611. {
  1612. struct snd_soc_dapm_widget *widget =
  1613. snd_soc_dapm_kcontrol_widget(kcontrol);
  1614. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1615. struct device *wsa_dev = NULL;
  1616. struct wsa_macro_priv *wsa_priv = NULL;
  1617. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1618. return -EINVAL;
  1619. ucontrol->value.integer.value[0] =
  1620. wsa_priv->rx_port_value[widget->shift];
  1621. return 0;
  1622. }
  1623. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1624. struct snd_ctl_elem_value *ucontrol)
  1625. {
  1626. struct snd_soc_dapm_widget *widget =
  1627. snd_soc_dapm_kcontrol_widget(kcontrol);
  1628. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1629. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1630. struct snd_soc_dapm_update *update = NULL;
  1631. u32 rx_port_value = ucontrol->value.integer.value[0];
  1632. u32 bit_input = 0;
  1633. u32 aif_rst;
  1634. struct device *wsa_dev = NULL;
  1635. struct wsa_macro_priv *wsa_priv = NULL;
  1636. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1637. return -EINVAL;
  1638. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1639. if (!rx_port_value) {
  1640. if (aif_rst == 0) {
  1641. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1642. return 0;
  1643. }
  1644. }
  1645. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1646. bit_input = widget->shift;
  1647. if (widget->shift >= WSA_MACRO_RX_MIX)
  1648. bit_input %= WSA_MACRO_RX_MIX;
  1649. switch (rx_port_value) {
  1650. case 0:
  1651. clear_bit(bit_input,
  1652. &wsa_priv->active_ch_mask[aif_rst]);
  1653. wsa_priv->active_ch_cnt[aif_rst]--;
  1654. break;
  1655. case 1:
  1656. case 2:
  1657. set_bit(bit_input,
  1658. &wsa_priv->active_ch_mask[rx_port_value]);
  1659. wsa_priv->active_ch_cnt[rx_port_value]++;
  1660. break;
  1661. default:
  1662. dev_err(wsa_dev,
  1663. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1664. return -EINVAL;
  1665. }
  1666. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1667. rx_port_value, e, update);
  1668. return 0;
  1669. }
  1670. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1671. struct snd_ctl_elem_value *ucontrol)
  1672. {
  1673. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1674. ucontrol->value.integer.value[0] =
  1675. ((snd_soc_read(codec, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1676. 1 : 0);
  1677. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  1678. ucontrol->value.integer.value[0]);
  1679. return 0;
  1680. }
  1681. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1682. struct snd_ctl_elem_value *ucontrol)
  1683. {
  1684. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1685. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  1686. ucontrol->value.integer.value[0]);
  1687. /* Set Vbat register configuration for GSM mode bit based on value */
  1688. if (ucontrol->value.integer.value[0])
  1689. snd_soc_update_bits(codec, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1690. 0x04, 0x04);
  1691. else
  1692. snd_soc_update_bits(codec, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1693. 0x04, 0x00);
  1694. return 0;
  1695. }
  1696. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1697. struct snd_ctl_elem_value *ucontrol)
  1698. {
  1699. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1700. struct device *wsa_dev = NULL;
  1701. struct wsa_macro_priv *wsa_priv = NULL;
  1702. int path = ((struct soc_multi_mixer_control *)
  1703. kcontrol->private_value)->shift;
  1704. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1705. return -EINVAL;
  1706. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1707. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1708. __func__, ucontrol->value.integer.value[0]);
  1709. return 0;
  1710. }
  1711. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1712. struct snd_ctl_elem_value *ucontrol)
  1713. {
  1714. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1715. struct device *wsa_dev = NULL;
  1716. struct wsa_macro_priv *wsa_priv = NULL;
  1717. int path = ((struct soc_multi_mixer_control *)
  1718. kcontrol->private_value)->shift;
  1719. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1720. return -EINVAL;
  1721. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1722. dev_dbg(codec->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1723. path, wsa_priv->is_softclip_on[path]);
  1724. return 0;
  1725. }
  1726. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1727. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1728. wsa_macro_ear_spkr_pa_gain_get,
  1729. wsa_macro_ear_spkr_pa_gain_put),
  1730. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1731. wsa_macro_spkr_boost_stage_enum,
  1732. wsa_macro_spkr_left_boost_stage_get,
  1733. wsa_macro_spkr_left_boost_stage_put),
  1734. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1735. wsa_macro_spkr_boost_stage_enum,
  1736. wsa_macro_spkr_right_boost_stage_get,
  1737. wsa_macro_spkr_right_boost_stage_put),
  1738. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1739. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1740. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1741. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1742. WSA_MACRO_SOFTCLIP0, 1, 0,
  1743. wsa_macro_soft_clip_enable_get,
  1744. wsa_macro_soft_clip_enable_put),
  1745. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1746. WSA_MACRO_SOFTCLIP1, 1, 0,
  1747. wsa_macro_soft_clip_enable_get,
  1748. wsa_macro_soft_clip_enable_put),
  1749. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1750. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1751. 0, -84, 40, digital_gain),
  1752. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1753. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1754. 0, -84, 40, digital_gain),
  1755. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1756. wsa_macro_get_compander, wsa_macro_set_compander),
  1757. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1758. wsa_macro_get_compander, wsa_macro_set_compander),
  1759. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1760. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1761. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1762. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1763. };
  1764. static const struct soc_enum rx_mux_enum =
  1765. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1766. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1767. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1768. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1769. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1770. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1771. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1772. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1773. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1774. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1775. };
  1776. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1777. struct snd_ctl_elem_value *ucontrol)
  1778. {
  1779. struct snd_soc_dapm_widget *widget =
  1780. snd_soc_dapm_kcontrol_widget(kcontrol);
  1781. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1782. struct soc_multi_mixer_control *mixer =
  1783. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1784. u32 dai_id = widget->shift;
  1785. u32 spk_tx_id = mixer->shift;
  1786. struct device *wsa_dev = NULL;
  1787. struct wsa_macro_priv *wsa_priv = NULL;
  1788. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1789. return -EINVAL;
  1790. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1791. ucontrol->value.integer.value[0] = 1;
  1792. else
  1793. ucontrol->value.integer.value[0] = 0;
  1794. return 0;
  1795. }
  1796. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1797. struct snd_ctl_elem_value *ucontrol)
  1798. {
  1799. struct snd_soc_dapm_widget *widget =
  1800. snd_soc_dapm_kcontrol_widget(kcontrol);
  1801. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1802. struct soc_multi_mixer_control *mixer =
  1803. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1804. u32 spk_tx_id = mixer->shift;
  1805. u32 enable = ucontrol->value.integer.value[0];
  1806. struct device *wsa_dev = NULL;
  1807. struct wsa_macro_priv *wsa_priv = NULL;
  1808. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1809. return -EINVAL;
  1810. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1811. if (enable) {
  1812. if (spk_tx_id == WSA_MACRO_TX0 &&
  1813. !test_bit(WSA_MACRO_TX0,
  1814. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1815. set_bit(WSA_MACRO_TX0,
  1816. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1817. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1818. }
  1819. if (spk_tx_id == WSA_MACRO_TX1 &&
  1820. !test_bit(WSA_MACRO_TX1,
  1821. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1822. set_bit(WSA_MACRO_TX1,
  1823. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1824. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1825. }
  1826. } else {
  1827. if (spk_tx_id == WSA_MACRO_TX0 &&
  1828. test_bit(WSA_MACRO_TX0,
  1829. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1830. clear_bit(WSA_MACRO_TX0,
  1831. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1832. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1833. }
  1834. if (spk_tx_id == WSA_MACRO_TX1 &&
  1835. test_bit(WSA_MACRO_TX1,
  1836. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1837. clear_bit(WSA_MACRO_TX1,
  1838. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1839. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1840. }
  1841. }
  1842. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1843. return 0;
  1844. }
  1845. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1846. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1847. wsa_macro_vi_feed_mixer_get,
  1848. wsa_macro_vi_feed_mixer_put),
  1849. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1850. wsa_macro_vi_feed_mixer_get,
  1851. wsa_macro_vi_feed_mixer_put),
  1852. };
  1853. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1854. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1855. SND_SOC_NOPM, 0, 0),
  1856. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1857. SND_SOC_NOPM, 0, 0),
  1858. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1859. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1860. wsa_macro_enable_vi_feedback,
  1861. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1862. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1863. SND_SOC_NOPM, 0, 0),
  1864. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1865. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1866. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1867. WSA_MACRO_EC0_MUX, 0,
  1868. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1869. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1870. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1871. WSA_MACRO_EC1_MUX, 0,
  1872. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1873. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1874. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1875. &rx_mux[WSA_MACRO_RX0]),
  1876. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1877. &rx_mux[WSA_MACRO_RX1]),
  1878. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1879. &rx_mux[WSA_MACRO_RX_MIX0]),
  1880. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1881. &rx_mux[WSA_MACRO_RX_MIX1]),
  1882. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1883. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1884. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1885. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1886. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1887. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1888. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1889. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1890. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  1891. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1892. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  1893. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  1894. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1895. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  1896. &rx0_mix_mux, wsa_macro_enable_mix_path,
  1897. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1898. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  1899. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  1900. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1901. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  1902. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  1903. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1904. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  1905. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  1906. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1907. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  1908. &rx1_mix_mux, wsa_macro_enable_mix_path,
  1909. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1910. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1911. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1912. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1913. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1914. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  1915. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  1916. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  1917. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1918. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  1919. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  1920. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  1921. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  1922. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  1923. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1924. SND_SOC_DAPM_POST_PMD),
  1925. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  1926. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  1927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1928. SND_SOC_DAPM_POST_PMD),
  1929. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  1930. NULL, 0, wsa_macro_spk_boost_event,
  1931. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1932. SND_SOC_DAPM_POST_PMD),
  1933. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  1934. NULL, 0, wsa_macro_spk_boost_event,
  1935. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1936. SND_SOC_DAPM_POST_PMD),
  1937. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  1938. 0, 0, wsa_int0_vbat_mix_switch,
  1939. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  1940. wsa_macro_enable_vbat,
  1941. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1942. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  1943. 0, 0, wsa_int1_vbat_mix_switch,
  1944. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  1945. wsa_macro_enable_vbat,
  1946. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1947. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  1948. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  1949. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  1950. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1951. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1952. };
  1953. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  1954. /* VI Feedback */
  1955. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  1956. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  1957. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  1958. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  1959. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  1960. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  1961. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  1962. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  1963. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  1964. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  1965. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  1966. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  1967. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  1968. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1969. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1970. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1971. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1972. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1973. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1974. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1975. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1976. {"WSA RX0", NULL, "WSA RX0 MUX"},
  1977. {"WSA RX1", NULL, "WSA RX1 MUX"},
  1978. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  1979. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  1980. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  1981. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  1982. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  1983. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  1984. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  1985. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  1986. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  1987. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  1988. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  1989. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  1990. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  1991. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  1992. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  1993. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  1994. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  1995. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  1996. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  1997. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  1998. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  1999. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2000. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2001. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2002. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2003. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2004. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2005. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2006. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2007. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2008. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2009. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2010. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2011. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2012. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2013. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2014. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2015. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2016. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2017. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2018. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2019. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2020. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2021. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2022. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2023. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2024. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2025. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2026. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2027. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2028. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2029. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2030. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2031. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2032. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2033. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2034. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2035. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2036. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2037. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2038. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2039. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2040. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2041. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2042. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2043. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2044. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2045. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2046. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2047. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2048. };
  2049. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2050. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2051. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2052. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2053. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2054. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2055. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2056. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2057. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2058. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2059. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2060. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2061. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2062. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2063. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2064. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2065. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2066. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2067. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2068. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2069. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2070. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2071. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2072. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2073. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2074. };
  2075. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_codec *codec)
  2076. {
  2077. struct device *wsa_dev = NULL;
  2078. struct wsa_macro_priv *wsa_priv = NULL;
  2079. if (!codec) {
  2080. pr_err("%s: NULL codec pointer!\n", __func__);
  2081. return;
  2082. }
  2083. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  2084. return;
  2085. switch (wsa_priv->bcl_pmic_params.id) {
  2086. case 0:
  2087. /* Enable ID0 to listen to respective PMIC group interrupts */
  2088. snd_soc_update_bits(codec,
  2089. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2090. /* Update MC_SID0 */
  2091. snd_soc_update_bits(codec,
  2092. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2093. wsa_priv->bcl_pmic_params.sid);
  2094. /* Update MC_PPID0 */
  2095. snd_soc_update_bits(codec,
  2096. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2097. wsa_priv->bcl_pmic_params.ppid);
  2098. break;
  2099. case 1:
  2100. /* Enable ID1 to listen to respective PMIC group interrupts */
  2101. snd_soc_update_bits(codec,
  2102. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2103. /* Update MC_SID1 */
  2104. snd_soc_update_bits(codec,
  2105. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2106. wsa_priv->bcl_pmic_params.sid);
  2107. /* Update MC_PPID1 */
  2108. snd_soc_update_bits(codec,
  2109. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2110. wsa_priv->bcl_pmic_params.ppid);
  2111. break;
  2112. default:
  2113. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2114. __func__, wsa_priv->bcl_pmic_params.id);
  2115. break;
  2116. }
  2117. }
  2118. static void wsa_macro_init_reg(struct snd_soc_codec *codec)
  2119. {
  2120. int i;
  2121. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2122. snd_soc_update_bits(codec,
  2123. wsa_macro_reg_init[i].reg,
  2124. wsa_macro_reg_init[i].mask,
  2125. wsa_macro_reg_init[i].val);
  2126. wsa_macro_init_bcl_pmic_reg(codec);
  2127. }
  2128. static int wsa_swrm_clock(void *handle, bool enable)
  2129. {
  2130. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2131. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2132. int ret = 0;
  2133. if (regmap == NULL) {
  2134. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2135. return -EINVAL;
  2136. }
  2137. mutex_lock(&wsa_priv->swr_clk_lock);
  2138. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2139. __func__, (enable ? "enable" : "disable"));
  2140. if (enable) {
  2141. if (wsa_priv->swr_clk_users == 0) {
  2142. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2143. if (ret < 0) {
  2144. dev_err(wsa_priv->dev,
  2145. "%s: wsa request clock enable failed\n",
  2146. __func__);
  2147. goto exit;
  2148. }
  2149. regmap_update_bits(regmap,
  2150. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2151. 0x01, 0x01);
  2152. regmap_update_bits(regmap,
  2153. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2154. 0x1C, 0x0C);
  2155. msm_cdc_pinctrl_select_active_state(
  2156. wsa_priv->wsa_swr_gpio_p);
  2157. }
  2158. wsa_priv->swr_clk_users++;
  2159. } else {
  2160. if (wsa_priv->swr_clk_users <= 0) {
  2161. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2162. __func__);
  2163. wsa_priv->swr_clk_users = 0;
  2164. goto exit;
  2165. }
  2166. wsa_priv->swr_clk_users--;
  2167. if (wsa_priv->swr_clk_users == 0) {
  2168. regmap_update_bits(regmap,
  2169. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2170. 0x01, 0x00);
  2171. msm_cdc_pinctrl_select_sleep_state(
  2172. wsa_priv->wsa_swr_gpio_p);
  2173. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2174. }
  2175. }
  2176. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2177. __func__, wsa_priv->swr_clk_users);
  2178. exit:
  2179. mutex_unlock(&wsa_priv->swr_clk_lock);
  2180. return ret;
  2181. }
  2182. static int wsa_macro_init(struct snd_soc_codec *codec)
  2183. {
  2184. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2185. int ret;
  2186. struct device *wsa_dev = NULL;
  2187. struct wsa_macro_priv *wsa_priv = NULL;
  2188. wsa_dev = bolero_get_device_ptr(codec->dev, WSA_MACRO);
  2189. if (!wsa_dev) {
  2190. dev_err(codec->dev,
  2191. "%s: null device for macro!\n", __func__);
  2192. return -EINVAL;
  2193. }
  2194. wsa_priv = dev_get_drvdata(wsa_dev);
  2195. if (!wsa_priv) {
  2196. dev_err(codec->dev,
  2197. "%s: priv is null for macro!\n", __func__);
  2198. return -EINVAL;
  2199. }
  2200. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2201. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2202. if (ret < 0) {
  2203. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2204. return ret;
  2205. }
  2206. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2207. ARRAY_SIZE(wsa_audio_map));
  2208. if (ret < 0) {
  2209. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2210. return ret;
  2211. }
  2212. ret = snd_soc_dapm_new_widgets(dapm->card);
  2213. if (ret < 0) {
  2214. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2215. return ret;
  2216. }
  2217. ret = snd_soc_add_codec_controls(codec, wsa_macro_snd_controls,
  2218. ARRAY_SIZE(wsa_macro_snd_controls));
  2219. if (ret < 0) {
  2220. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2221. return ret;
  2222. }
  2223. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2224. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2225. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2226. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2227. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2228. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2229. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2230. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2231. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2232. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2233. snd_soc_dapm_sync(dapm);
  2234. wsa_priv->codec = codec;
  2235. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2236. wsa_macro_init_reg(codec);
  2237. return 0;
  2238. }
  2239. static int wsa_macro_deinit(struct snd_soc_codec *codec)
  2240. {
  2241. struct device *wsa_dev = NULL;
  2242. struct wsa_macro_priv *wsa_priv = NULL;
  2243. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  2244. return -EINVAL;
  2245. wsa_priv->codec = NULL;
  2246. return 0;
  2247. }
  2248. static void wsa_macro_add_child_devices(struct work_struct *work)
  2249. {
  2250. struct wsa_macro_priv *wsa_priv;
  2251. struct platform_device *pdev;
  2252. struct device_node *node;
  2253. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2254. int ret;
  2255. u16 count = 0, ctrl_num = 0;
  2256. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2257. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2258. wsa_priv = container_of(work, struct wsa_macro_priv,
  2259. wsa_macro_add_child_devices_work);
  2260. if (!wsa_priv) {
  2261. pr_err("%s: Memory for wsa_priv does not exist\n",
  2262. __func__);
  2263. return;
  2264. }
  2265. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2266. dev_err(wsa_priv->dev,
  2267. "%s: DT node for wsa_priv does not exist\n", __func__);
  2268. return;
  2269. }
  2270. platdata = &wsa_priv->swr_plat_data;
  2271. wsa_priv->child_count = 0;
  2272. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2273. if (strnstr(node->name, "wsa_swr_master",
  2274. strlen("wsa_swr_master")) != NULL)
  2275. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2276. (WSA_MACRO_SWR_STRING_LEN - 1));
  2277. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2278. strlen("msm_cdc_pinctrl")) != NULL)
  2279. strlcpy(plat_dev_name, node->name,
  2280. (WSA_MACRO_SWR_STRING_LEN - 1));
  2281. else
  2282. continue;
  2283. pdev = platform_device_alloc(plat_dev_name, -1);
  2284. if (!pdev) {
  2285. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2286. __func__);
  2287. ret = -ENOMEM;
  2288. goto err;
  2289. }
  2290. pdev->dev.parent = wsa_priv->dev;
  2291. pdev->dev.of_node = node;
  2292. if (strnstr(node->name, "wsa_swr_master",
  2293. strlen("wsa_swr_master")) != NULL) {
  2294. ret = platform_device_add_data(pdev, platdata,
  2295. sizeof(*platdata));
  2296. if (ret) {
  2297. dev_err(&pdev->dev,
  2298. "%s: cannot add plat data ctrl:%d\n",
  2299. __func__, ctrl_num);
  2300. goto fail_pdev_add;
  2301. }
  2302. }
  2303. ret = platform_device_add(pdev);
  2304. if (ret) {
  2305. dev_err(&pdev->dev,
  2306. "%s: Cannot add platform device\n",
  2307. __func__);
  2308. goto fail_pdev_add;
  2309. }
  2310. if (!strcmp(node->name, "wsa_swr_master")) {
  2311. temp = krealloc(swr_ctrl_data,
  2312. (ctrl_num + 1) * sizeof(
  2313. struct wsa_macro_swr_ctrl_data),
  2314. GFP_KERNEL);
  2315. if (!temp) {
  2316. dev_err(&pdev->dev, "out of memory\n");
  2317. ret = -ENOMEM;
  2318. goto err;
  2319. }
  2320. swr_ctrl_data = temp;
  2321. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2322. ctrl_num++;
  2323. dev_dbg(&pdev->dev,
  2324. "%s: Added soundwire ctrl device(s)\n",
  2325. __func__);
  2326. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2327. }
  2328. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2329. wsa_priv->pdev_child_devices[
  2330. wsa_priv->child_count++] = pdev;
  2331. else
  2332. goto err;
  2333. }
  2334. return;
  2335. fail_pdev_add:
  2336. for (count = 0; count < wsa_priv->child_count; count++)
  2337. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2338. err:
  2339. return;
  2340. }
  2341. static void wsa_macro_init_ops(struct macro_ops *ops,
  2342. char __iomem *wsa_io_base)
  2343. {
  2344. memset(ops, 0, sizeof(struct macro_ops));
  2345. ops->init = wsa_macro_init;
  2346. ops->exit = wsa_macro_deinit;
  2347. ops->io_base = wsa_io_base;
  2348. ops->dai_ptr = wsa_macro_dai;
  2349. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2350. ops->mclk_fn = wsa_macro_mclk_ctrl;
  2351. ops->event_handler = wsa_macro_event_handler;
  2352. }
  2353. static int wsa_macro_probe(struct platform_device *pdev)
  2354. {
  2355. struct macro_ops ops;
  2356. struct wsa_macro_priv *wsa_priv;
  2357. u32 wsa_base_addr;
  2358. char __iomem *wsa_io_base;
  2359. int ret = 0;
  2360. struct clk *wsa_core_clk, *wsa_npl_clk;
  2361. u8 bcl_pmic_params[3];
  2362. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2363. GFP_KERNEL);
  2364. if (!wsa_priv)
  2365. return -ENOMEM;
  2366. wsa_priv->dev = &pdev->dev;
  2367. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2368. &wsa_base_addr);
  2369. if (ret) {
  2370. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2371. __func__, "reg");
  2372. return ret;
  2373. }
  2374. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2375. "qcom,wsa-swr-gpios", 0);
  2376. if (!wsa_priv->wsa_swr_gpio_p) {
  2377. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2378. __func__);
  2379. return -EINVAL;
  2380. }
  2381. wsa_io_base = devm_ioremap(&pdev->dev,
  2382. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2383. if (!wsa_io_base) {
  2384. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2385. return -EINVAL;
  2386. }
  2387. wsa_priv->wsa_io_base = wsa_io_base;
  2388. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2389. wsa_macro_add_child_devices);
  2390. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2391. wsa_priv->swr_plat_data.read = NULL;
  2392. wsa_priv->swr_plat_data.write = NULL;
  2393. wsa_priv->swr_plat_data.bulk_write = NULL;
  2394. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2395. wsa_priv->swr_plat_data.handle_irq = NULL;
  2396. /* Register MCLK for wsa macro */
  2397. wsa_core_clk = devm_clk_get(&pdev->dev, "wsa_core_clk");
  2398. if (IS_ERR(wsa_core_clk)) {
  2399. ret = PTR_ERR(wsa_core_clk);
  2400. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2401. __func__, "wsa_core_clk");
  2402. return ret;
  2403. }
  2404. wsa_priv->wsa_core_clk = wsa_core_clk;
  2405. /* Register npl clk for soundwire */
  2406. wsa_npl_clk = devm_clk_get(&pdev->dev, "wsa_npl_clk");
  2407. if (IS_ERR(wsa_npl_clk)) {
  2408. ret = PTR_ERR(wsa_npl_clk);
  2409. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2410. __func__, "wsa_npl_clk");
  2411. return ret;
  2412. }
  2413. wsa_priv->wsa_npl_clk = wsa_npl_clk;
  2414. ret = of_property_read_u8_array(pdev->dev.of_node,
  2415. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2416. sizeof(bcl_pmic_params));
  2417. if (ret) {
  2418. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2419. __func__, "qcom,wsa-bcl-pmic-params");
  2420. } else {
  2421. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2422. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2423. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2424. }
  2425. dev_set_drvdata(&pdev->dev, wsa_priv);
  2426. mutex_init(&wsa_priv->mclk_lock);
  2427. mutex_init(&wsa_priv->swr_clk_lock);
  2428. wsa_macro_init_ops(&ops, wsa_io_base);
  2429. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2430. if (ret < 0) {
  2431. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2432. goto reg_macro_fail;
  2433. }
  2434. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2435. return ret;
  2436. reg_macro_fail:
  2437. mutex_destroy(&wsa_priv->mclk_lock);
  2438. mutex_destroy(&wsa_priv->swr_clk_lock);
  2439. return ret;
  2440. }
  2441. static int wsa_macro_remove(struct platform_device *pdev)
  2442. {
  2443. struct wsa_macro_priv *wsa_priv;
  2444. u16 count = 0;
  2445. wsa_priv = dev_get_drvdata(&pdev->dev);
  2446. if (!wsa_priv)
  2447. return -EINVAL;
  2448. for (count = 0; count < wsa_priv->child_count &&
  2449. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2450. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2451. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2452. mutex_destroy(&wsa_priv->mclk_lock);
  2453. mutex_destroy(&wsa_priv->swr_clk_lock);
  2454. return 0;
  2455. }
  2456. static const struct of_device_id wsa_macro_dt_match[] = {
  2457. {.compatible = "qcom,wsa-macro"},
  2458. {}
  2459. };
  2460. static struct platform_driver wsa_macro_driver = {
  2461. .driver = {
  2462. .name = "wsa_macro",
  2463. .owner = THIS_MODULE,
  2464. .of_match_table = wsa_macro_dt_match,
  2465. },
  2466. .probe = wsa_macro_probe,
  2467. .remove = wsa_macro_remove,
  2468. };
  2469. module_platform_driver(wsa_macro_driver);
  2470. MODULE_DESCRIPTION("WSA macro driver");
  2471. MODULE_LICENSE("GPL v2");