va-macro.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. /* pm runtime auto suspend timer in msecs */
  18. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  19. #define VA_MACRO_MAX_OFFSET 0x1000
  20. #define VA_MACRO_NUM_DECIMATORS 8
  21. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define VA_MACRO_MCLK_FREQ 9600000
  33. #define VA_MACRO_TX_PATH_OFFSET 0x80
  34. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  36. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  37. #define MAX_RETRY_ATTEMPTS 250
  38. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  39. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  40. module_param(va_tx_unmute_delay, int, 0664);
  41. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  42. enum {
  43. VA_MACRO_AIF_INVALID = 0,
  44. VA_MACRO_AIF1_CAP,
  45. VA_MACRO_AIF2_CAP,
  46. VA_MACRO_MAX_DAIS,
  47. };
  48. enum {
  49. VA_MACRO_DEC0,
  50. VA_MACRO_DEC1,
  51. VA_MACRO_DEC2,
  52. VA_MACRO_DEC3,
  53. VA_MACRO_DEC4,
  54. VA_MACRO_DEC5,
  55. VA_MACRO_DEC6,
  56. VA_MACRO_DEC7,
  57. VA_MACRO_DEC_MAX,
  58. };
  59. enum {
  60. VA_MACRO_CLK_DIV_2,
  61. VA_MACRO_CLK_DIV_3,
  62. VA_MACRO_CLK_DIV_4,
  63. VA_MACRO_CLK_DIV_6,
  64. VA_MACRO_CLK_DIV_8,
  65. VA_MACRO_CLK_DIV_16,
  66. };
  67. struct va_mute_work {
  68. struct va_macro_priv *va_priv;
  69. u32 decimator;
  70. struct delayed_work dwork;
  71. };
  72. struct hpf_work {
  73. struct va_macro_priv *va_priv;
  74. u8 decimator;
  75. u8 hpf_cut_off_freq;
  76. struct delayed_work dwork;
  77. };
  78. struct va_macro_priv {
  79. struct device *dev;
  80. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  81. bool va_without_decimation;
  82. struct clk *va_core_clk;
  83. struct mutex mclk_lock;
  84. struct snd_soc_codec *codec;
  85. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  86. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  87. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  88. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  89. s32 dmic_0_1_clk_cnt;
  90. s32 dmic_2_3_clk_cnt;
  91. s32 dmic_4_5_clk_cnt;
  92. s32 dmic_6_7_clk_cnt;
  93. u16 dmic_clk_div;
  94. u16 va_mclk_users;
  95. char __iomem *va_io_base;
  96. struct regulator *micb_supply;
  97. u32 micb_voltage;
  98. u32 micb_current;
  99. int micb_users;
  100. };
  101. static bool va_macro_get_data(struct snd_soc_codec *codec,
  102. struct device **va_dev,
  103. struct va_macro_priv **va_priv,
  104. const char *func_name)
  105. {
  106. *va_dev = bolero_get_device_ptr(codec->dev, VA_MACRO);
  107. if (!(*va_dev)) {
  108. dev_err(codec->dev,
  109. "%s: null device for macro!\n", func_name);
  110. return false;
  111. }
  112. *va_priv = dev_get_drvdata((*va_dev));
  113. if (!(*va_priv) || !(*va_priv)->codec) {
  114. dev_err(codec->dev,
  115. "%s: priv is null for macro!\n", func_name);
  116. return false;
  117. }
  118. return true;
  119. }
  120. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  121. bool mclk_enable, bool dapm)
  122. {
  123. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  124. int ret = 0;
  125. if (regmap == NULL) {
  126. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  127. return -EINVAL;
  128. }
  129. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  130. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  131. mutex_lock(&va_priv->mclk_lock);
  132. if (mclk_enable) {
  133. if (va_priv->va_mclk_users == 0) {
  134. ret = bolero_request_clock(va_priv->dev,
  135. VA_MACRO, MCLK_MUX0, true);
  136. if (ret < 0) {
  137. dev_err(va_priv->dev,
  138. "%s: va request clock en failed\n",
  139. __func__);
  140. goto exit;
  141. }
  142. regcache_mark_dirty(regmap);
  143. regcache_sync_region(regmap,
  144. VA_START_OFFSET,
  145. VA_MAX_OFFSET);
  146. regmap_update_bits(regmap,
  147. BOLERO_CDC_VA_CLK_RST_CTRL_MCLK_CONTROL,
  148. 0x01, 0x01);
  149. regmap_update_bits(regmap,
  150. BOLERO_CDC_VA_CLK_RST_CTRL_FS_CNT_CONTROL,
  151. 0x01, 0x01);
  152. regmap_update_bits(regmap,
  153. BOLERO_CDC_VA_TOP_CSR_TOP_CFG0,
  154. 0x02, 0x02);
  155. }
  156. va_priv->va_mclk_users++;
  157. } else {
  158. if (va_priv->va_mclk_users <= 0) {
  159. dev_err(va_priv->dev, "%s: clock already disabled\n",
  160. __func__);
  161. va_priv->va_mclk_users = 0;
  162. goto exit;
  163. }
  164. va_priv->va_mclk_users--;
  165. if (va_priv->va_mclk_users == 0) {
  166. regmap_update_bits(regmap,
  167. BOLERO_CDC_VA_TOP_CSR_TOP_CFG0,
  168. 0x02, 0x00);
  169. regmap_update_bits(regmap,
  170. BOLERO_CDC_VA_CLK_RST_CTRL_FS_CNT_CONTROL,
  171. 0x01, 0x00);
  172. regmap_update_bits(regmap,
  173. BOLERO_CDC_VA_CLK_RST_CTRL_MCLK_CONTROL,
  174. 0x01, 0x00);
  175. bolero_request_clock(va_priv->dev,
  176. VA_MACRO, MCLK_MUX0, false);
  177. }
  178. }
  179. exit:
  180. mutex_unlock(&va_priv->mclk_lock);
  181. return ret;
  182. }
  183. static int va_macro_event_handler(struct snd_soc_codec *codec, u16 event,
  184. u32 data)
  185. {
  186. struct device *va_dev = NULL;
  187. struct va_macro_priv *va_priv = NULL;
  188. int retry_cnt = MAX_RETRY_ATTEMPTS;
  189. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  190. return -EINVAL;
  191. switch (event) {
  192. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  193. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  194. dev_dbg(va_dev, "%s:retry_cnt: %d\n",
  195. __func__, retry_cnt);
  196. /*
  197. * loop and check every 20ms for va_mclk user count
  198. * to get reset to 0 which ensures userspace teardown
  199. * is done and SSR powerup seq can proceed.
  200. */
  201. msleep(20);
  202. retry_cnt--;
  203. }
  204. if (retry_cnt == 0)
  205. dev_err(va_dev,
  206. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  207. __func__);
  208. break;
  209. default:
  210. break;
  211. }
  212. return 0;
  213. }
  214. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  215. struct snd_kcontrol *kcontrol, int event)
  216. {
  217. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  218. int ret = 0;
  219. struct device *va_dev = NULL;
  220. struct va_macro_priv *va_priv = NULL;
  221. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  222. return -EINVAL;
  223. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  224. switch (event) {
  225. case SND_SOC_DAPM_PRE_PMU:
  226. ret = va_macro_mclk_enable(va_priv, 1, true);
  227. break;
  228. case SND_SOC_DAPM_POST_PMD:
  229. va_macro_mclk_enable(va_priv, 0, true);
  230. break;
  231. default:
  232. dev_err(va_priv->dev,
  233. "%s: invalid DAPM event %d\n", __func__, event);
  234. ret = -EINVAL;
  235. }
  236. return ret;
  237. }
  238. static int va_macro_mclk_ctrl(struct device *dev, bool enable)
  239. {
  240. struct va_macro_priv *va_priv = dev_get_drvdata(dev);
  241. int ret = 0;
  242. if (enable) {
  243. ret = clk_prepare_enable(va_priv->va_core_clk);
  244. if (ret < 0) {
  245. dev_err(dev, "%s:va mclk enable failed\n", __func__);
  246. goto exit;
  247. }
  248. } else {
  249. clk_disable_unprepare(va_priv->va_core_clk);
  250. }
  251. exit:
  252. return ret;
  253. }
  254. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  255. {
  256. struct delayed_work *hpf_delayed_work;
  257. struct hpf_work *hpf_work;
  258. struct va_macro_priv *va_priv;
  259. struct snd_soc_codec *codec;
  260. u16 dec_cfg_reg, hpf_gate_reg;
  261. u8 hpf_cut_off_freq;
  262. hpf_delayed_work = to_delayed_work(work);
  263. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  264. va_priv = hpf_work->va_priv;
  265. codec = va_priv->codec;
  266. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  267. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  268. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  269. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  270. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  271. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  272. __func__, hpf_work->decimator, hpf_cut_off_freq);
  273. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  274. hpf_cut_off_freq << 5);
  275. snd_soc_update_bits(codec, hpf_gate_reg, 0x03, 0x02);
  276. /* Minimum 1 clk cycle delay is required as per HW spec */
  277. usleep_range(1000, 1010);
  278. snd_soc_update_bits(codec, hpf_gate_reg, 0x03, 0x01);
  279. }
  280. static void va_macro_mute_update_callback(struct work_struct *work)
  281. {
  282. struct va_mute_work *va_mute_dwork;
  283. struct snd_soc_codec *codec = NULL;
  284. struct va_macro_priv *va_priv;
  285. struct delayed_work *delayed_work;
  286. u16 tx_vol_ctl_reg, decimator;
  287. delayed_work = to_delayed_work(work);
  288. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  289. va_priv = va_mute_dwork->va_priv;
  290. codec = va_priv->codec;
  291. decimator = va_mute_dwork->decimator;
  292. tx_vol_ctl_reg =
  293. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  294. VA_MACRO_TX_PATH_OFFSET * decimator;
  295. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  296. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  297. __func__, decimator);
  298. }
  299. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  300. struct snd_ctl_elem_value *ucontrol)
  301. {
  302. struct snd_soc_dapm_widget *widget =
  303. snd_soc_dapm_kcontrol_widget(kcontrol);
  304. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  305. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  306. unsigned int val;
  307. u16 mic_sel_reg;
  308. val = ucontrol->value.enumerated.item[0];
  309. if (val > e->items - 1)
  310. return -EINVAL;
  311. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  312. widget->name, val);
  313. switch (e->reg) {
  314. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  315. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  316. break;
  317. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  318. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  319. break;
  320. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  321. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  322. break;
  323. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  324. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  325. break;
  326. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  327. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  328. break;
  329. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  330. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  331. break;
  332. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  333. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  334. break;
  335. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  336. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  337. break;
  338. default:
  339. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  340. __func__, e->reg);
  341. return -EINVAL;
  342. }
  343. /* DMIC selected */
  344. if (val != 0)
  345. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, 1 << 7);
  346. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  347. }
  348. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_dapm_widget *widget =
  352. snd_soc_dapm_kcontrol_widget(kcontrol);
  353. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  354. struct soc_multi_mixer_control *mixer =
  355. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  356. u32 dai_id = widget->shift;
  357. u32 dec_id = mixer->shift;
  358. struct device *va_dev = NULL;
  359. struct va_macro_priv *va_priv = NULL;
  360. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  361. return -EINVAL;
  362. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  363. ucontrol->value.integer.value[0] = 1;
  364. else
  365. ucontrol->value.integer.value[0] = 0;
  366. return 0;
  367. }
  368. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  369. struct snd_ctl_elem_value *ucontrol)
  370. {
  371. struct snd_soc_dapm_widget *widget =
  372. snd_soc_dapm_kcontrol_widget(kcontrol);
  373. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  374. struct snd_soc_dapm_update *update = NULL;
  375. struct soc_multi_mixer_control *mixer =
  376. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  377. u32 dai_id = widget->shift;
  378. u32 dec_id = mixer->shift;
  379. u32 enable = ucontrol->value.integer.value[0];
  380. struct device *va_dev = NULL;
  381. struct va_macro_priv *va_priv = NULL;
  382. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  383. return -EINVAL;
  384. if (enable) {
  385. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  386. va_priv->active_ch_cnt[dai_id]++;
  387. } else {
  388. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  389. va_priv->active_ch_cnt[dai_id]--;
  390. }
  391. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  392. return 0;
  393. }
  394. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  395. struct snd_kcontrol *kcontrol, int event)
  396. {
  397. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  398. u8 dmic_clk_en = 0x01;
  399. u16 dmic_clk_reg;
  400. s32 *dmic_clk_cnt;
  401. unsigned int dmic;
  402. int ret;
  403. char *wname;
  404. struct device *va_dev = NULL;
  405. struct va_macro_priv *va_priv = NULL;
  406. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  407. return -EINVAL;
  408. wname = strpbrk(w->name, "01234567");
  409. if (!wname) {
  410. dev_err(va_dev, "%s: widget not found\n", __func__);
  411. return -EINVAL;
  412. }
  413. ret = kstrtouint(wname, 10, &dmic);
  414. if (ret < 0) {
  415. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  416. __func__);
  417. return -EINVAL;
  418. }
  419. switch (dmic) {
  420. case 0:
  421. case 1:
  422. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  423. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  424. break;
  425. case 2:
  426. case 3:
  427. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  428. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  429. break;
  430. case 4:
  431. case 5:
  432. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  433. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  434. break;
  435. case 6:
  436. case 7:
  437. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  438. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  439. break;
  440. default:
  441. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  442. __func__);
  443. return -EINVAL;
  444. }
  445. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  446. __func__, event, dmic, *dmic_clk_cnt);
  447. switch (event) {
  448. case SND_SOC_DAPM_PRE_PMU:
  449. (*dmic_clk_cnt)++;
  450. if (*dmic_clk_cnt == 1) {
  451. snd_soc_update_bits(codec,
  452. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  453. 0x80, 0x00);
  454. snd_soc_update_bits(codec, dmic_clk_reg,
  455. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  456. va_priv->dmic_clk_div <<
  457. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  458. snd_soc_update_bits(codec, dmic_clk_reg,
  459. dmic_clk_en, dmic_clk_en);
  460. }
  461. break;
  462. case SND_SOC_DAPM_POST_PMD:
  463. (*dmic_clk_cnt)--;
  464. if (*dmic_clk_cnt == 0) {
  465. snd_soc_update_bits(codec, dmic_clk_reg,
  466. dmic_clk_en, 0);
  467. }
  468. break;
  469. }
  470. return 0;
  471. }
  472. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  473. struct snd_kcontrol *kcontrol, int event)
  474. {
  475. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  476. unsigned int decimator;
  477. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  478. u16 tx_gain_ctl_reg;
  479. u8 hpf_cut_off_freq;
  480. struct device *va_dev = NULL;
  481. struct va_macro_priv *va_priv = NULL;
  482. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  483. return -EINVAL;
  484. decimator = w->shift;
  485. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  486. w->name, decimator);
  487. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  488. VA_MACRO_TX_PATH_OFFSET * decimator;
  489. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  490. VA_MACRO_TX_PATH_OFFSET * decimator;
  491. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  492. VA_MACRO_TX_PATH_OFFSET * decimator;
  493. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  494. VA_MACRO_TX_PATH_OFFSET * decimator;
  495. switch (event) {
  496. case SND_SOC_DAPM_PRE_PMU:
  497. /* Enable TX PGA Mute */
  498. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  499. break;
  500. case SND_SOC_DAPM_POST_PMU:
  501. /* Enable TX CLK */
  502. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x20, 0x20);
  503. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x00);
  504. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  505. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  506. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  507. hpf_cut_off_freq;
  508. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  509. snd_soc_update_bits(codec, dec_cfg_reg,
  510. TX_HPF_CUT_OFF_FREQ_MASK,
  511. CF_MIN_3DB_150HZ << 5);
  512. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x02);
  513. /*
  514. * Minimum 1 clk cycle delay is required as per HW spec
  515. */
  516. usleep_range(1000, 1010);
  517. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x00);
  518. }
  519. /* schedule work queue to Remove Mute */
  520. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  521. msecs_to_jiffies(va_tx_unmute_delay));
  522. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  523. CF_MIN_3DB_150HZ)
  524. schedule_delayed_work(
  525. &va_priv->va_hpf_work[decimator].dwork,
  526. msecs_to_jiffies(300));
  527. /* apply gain after decimator is enabled */
  528. snd_soc_write(codec, tx_gain_ctl_reg,
  529. snd_soc_read(codec, tx_gain_ctl_reg));
  530. break;
  531. case SND_SOC_DAPM_PRE_PMD:
  532. hpf_cut_off_freq =
  533. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  534. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  535. if (cancel_delayed_work_sync(
  536. &va_priv->va_hpf_work[decimator].dwork)) {
  537. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  538. snd_soc_update_bits(codec, dec_cfg_reg,
  539. TX_HPF_CUT_OFF_FREQ_MASK,
  540. hpf_cut_off_freq << 5);
  541. snd_soc_update_bits(codec, hpf_gate_reg,
  542. 0x02, 0x02);
  543. /*
  544. * Minimum 1 clk cycle delay is required
  545. * as per HW spec
  546. */
  547. usleep_range(1000, 1010);
  548. snd_soc_update_bits(codec, hpf_gate_reg,
  549. 0x02, 0x00);
  550. }
  551. }
  552. cancel_delayed_work_sync(
  553. &va_priv->va_mute_dwork[decimator].dwork);
  554. break;
  555. case SND_SOC_DAPM_POST_PMD:
  556. /* Disable TX CLK */
  557. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x20, 0x00);
  558. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  559. break;
  560. }
  561. return 0;
  562. }
  563. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  564. struct snd_kcontrol *kcontrol, int event)
  565. {
  566. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  567. struct device *va_dev = NULL;
  568. struct va_macro_priv *va_priv = NULL;
  569. int ret = 0;
  570. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  571. return -EINVAL;
  572. if (!va_priv->micb_supply) {
  573. dev_err(va_dev,
  574. "%s:regulator not provided in dtsi\n", __func__);
  575. return -EINVAL;
  576. }
  577. switch (event) {
  578. case SND_SOC_DAPM_PRE_PMU:
  579. if (va_priv->micb_users++ > 0)
  580. return 0;
  581. ret = regulator_set_voltage(va_priv->micb_supply,
  582. va_priv->micb_voltage,
  583. va_priv->micb_voltage);
  584. if (ret) {
  585. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  586. __func__, ret);
  587. return ret;
  588. }
  589. ret = regulator_set_load(va_priv->micb_supply,
  590. va_priv->micb_current);
  591. if (ret) {
  592. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  593. __func__, ret);
  594. return ret;
  595. }
  596. ret = regulator_enable(va_priv->micb_supply);
  597. if (ret) {
  598. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  599. __func__, ret);
  600. return ret;
  601. }
  602. break;
  603. case SND_SOC_DAPM_POST_PMD:
  604. if (--va_priv->micb_users > 0)
  605. return 0;
  606. if (va_priv->micb_users < 0) {
  607. va_priv->micb_users = 0;
  608. dev_dbg(va_dev, "%s: regulator already disabled\n",
  609. __func__);
  610. return 0;
  611. }
  612. ret = regulator_disable(va_priv->micb_supply);
  613. if (ret) {
  614. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  615. __func__, ret);
  616. return ret;
  617. }
  618. regulator_set_voltage(va_priv->micb_supply, 0,
  619. va_priv->micb_voltage);
  620. regulator_set_load(va_priv->micb_supply, 0);
  621. break;
  622. }
  623. return 0;
  624. }
  625. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  626. struct snd_pcm_hw_params *params,
  627. struct snd_soc_dai *dai)
  628. {
  629. int tx_fs_rate = -EINVAL;
  630. struct snd_soc_codec *codec = dai->codec;
  631. u32 decimator, sample_rate;
  632. u16 tx_fs_reg = 0;
  633. struct device *va_dev = NULL;
  634. struct va_macro_priv *va_priv = NULL;
  635. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  636. return -EINVAL;
  637. dev_dbg(va_dev,
  638. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  639. dai->name, dai->id, params_rate(params),
  640. params_channels(params));
  641. sample_rate = params_rate(params);
  642. switch (sample_rate) {
  643. case 8000:
  644. tx_fs_rate = 0;
  645. break;
  646. case 16000:
  647. tx_fs_rate = 1;
  648. break;
  649. case 32000:
  650. tx_fs_rate = 3;
  651. break;
  652. case 48000:
  653. tx_fs_rate = 4;
  654. break;
  655. case 96000:
  656. tx_fs_rate = 5;
  657. break;
  658. case 192000:
  659. tx_fs_rate = 6;
  660. break;
  661. case 384000:
  662. tx_fs_rate = 7;
  663. break;
  664. default:
  665. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  666. __func__, params_rate(params));
  667. return -EINVAL;
  668. }
  669. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  670. VA_MACRO_DEC_MAX) {
  671. if (decimator >= 0) {
  672. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  673. VA_MACRO_TX_PATH_OFFSET * decimator;
  674. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  675. __func__, decimator, sample_rate);
  676. snd_soc_update_bits(codec, tx_fs_reg, 0x0F,
  677. tx_fs_rate);
  678. } else {
  679. dev_err(va_dev,
  680. "%s: ERROR: Invalid decimator: %d\n",
  681. __func__, decimator);
  682. return -EINVAL;
  683. }
  684. }
  685. return 0;
  686. }
  687. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  688. unsigned int *tx_num, unsigned int *tx_slot,
  689. unsigned int *rx_num, unsigned int *rx_slot)
  690. {
  691. struct snd_soc_codec *codec = dai->codec;
  692. struct device *va_dev = NULL;
  693. struct va_macro_priv *va_priv = NULL;
  694. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  695. return -EINVAL;
  696. switch (dai->id) {
  697. case VA_MACRO_AIF1_CAP:
  698. case VA_MACRO_AIF2_CAP:
  699. *tx_slot = va_priv->active_ch_mask[dai->id];
  700. *tx_num = va_priv->active_ch_cnt[dai->id];
  701. break;
  702. default:
  703. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  704. break;
  705. }
  706. return 0;
  707. }
  708. static struct snd_soc_dai_ops va_macro_dai_ops = {
  709. .hw_params = va_macro_hw_params,
  710. .get_channel_map = va_macro_get_channel_map,
  711. };
  712. static struct snd_soc_dai_driver va_macro_dai[] = {
  713. {
  714. .name = "va_macro_tx1",
  715. .id = VA_MACRO_AIF1_CAP,
  716. .capture = {
  717. .stream_name = "VA_AIF1 Capture",
  718. .rates = VA_MACRO_RATES,
  719. .formats = VA_MACRO_FORMATS,
  720. .rate_max = 192000,
  721. .rate_min = 8000,
  722. .channels_min = 1,
  723. .channels_max = 8,
  724. },
  725. .ops = &va_macro_dai_ops,
  726. },
  727. {
  728. .name = "va_macro_tx2",
  729. .id = VA_MACRO_AIF2_CAP,
  730. .capture = {
  731. .stream_name = "VA_AIF2 Capture",
  732. .rates = VA_MACRO_RATES,
  733. .formats = VA_MACRO_FORMATS,
  734. .rate_max = 192000,
  735. .rate_min = 8000,
  736. .channels_min = 1,
  737. .channels_max = 8,
  738. },
  739. .ops = &va_macro_dai_ops,
  740. },
  741. };
  742. #define STRING(name) #name
  743. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  744. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  745. static const struct snd_kcontrol_new name##_mux = \
  746. SOC_DAPM_ENUM(STRING(name), name##_enum)
  747. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  748. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  749. static const struct snd_kcontrol_new name##_mux = \
  750. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  751. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  752. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  753. static const char * const adc_mux_text[] = {
  754. "MSM_DMIC", "SWR_MIC"
  755. };
  756. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  757. 0, adc_mux_text);
  758. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  759. 0, adc_mux_text);
  760. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  761. 0, adc_mux_text);
  762. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  763. 0, adc_mux_text);
  764. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  765. 0, adc_mux_text);
  766. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  767. 0, adc_mux_text);
  768. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  769. 0, adc_mux_text);
  770. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  771. 0, adc_mux_text);
  772. static const char * const dmic_mux_text[] = {
  773. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  774. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  775. };
  776. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  777. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  778. va_macro_put_dec_enum);
  779. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  780. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  781. va_macro_put_dec_enum);
  782. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  783. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  784. va_macro_put_dec_enum);
  785. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  786. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  787. va_macro_put_dec_enum);
  788. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  789. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  790. va_macro_put_dec_enum);
  791. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  792. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  793. va_macro_put_dec_enum);
  794. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  795. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  796. va_macro_put_dec_enum);
  797. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  798. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  799. va_macro_put_dec_enum);
  800. static const char * const smic_mux_text[] = {
  801. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  802. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  803. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  804. };
  805. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  806. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  807. va_macro_put_dec_enum);
  808. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  809. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  810. va_macro_put_dec_enum);
  811. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  812. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  813. va_macro_put_dec_enum);
  814. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  815. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  816. va_macro_put_dec_enum);
  817. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  818. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  819. va_macro_put_dec_enum);
  820. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  821. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  822. va_macro_put_dec_enum);
  823. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  824. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  825. va_macro_put_dec_enum);
  826. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  827. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  828. va_macro_put_dec_enum);
  829. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  830. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  831. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  832. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  833. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  834. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  835. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  836. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  837. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  838. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  839. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  840. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  841. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  842. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  843. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  844. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  845. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  846. };
  847. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  848. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  849. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  850. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  851. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  852. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  853. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  854. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  855. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  856. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  857. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  858. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  859. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  860. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  861. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  862. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  863. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  864. };
  865. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  866. SND_SOC_DAPM_AIF_OUT("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  867. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0),
  868. SND_SOC_DAPM_AIF_OUT("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  869. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0),
  870. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  871. VA_MACRO_AIF1_CAP, 0,
  872. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  873. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  874. VA_MACRO_AIF2_CAP, 0,
  875. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  876. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  877. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  878. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  879. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  880. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  881. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  882. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  883. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  884. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  885. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  886. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  887. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  888. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  889. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  890. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  891. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  892. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  893. va_macro_enable_micbias,
  894. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  895. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  896. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  897. SND_SOC_DAPM_POST_PMD),
  898. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  899. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  900. SND_SOC_DAPM_POST_PMD),
  901. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  902. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  903. SND_SOC_DAPM_POST_PMD),
  904. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  905. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  906. SND_SOC_DAPM_POST_PMD),
  907. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  908. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  909. SND_SOC_DAPM_POST_PMD),
  910. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  911. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  912. SND_SOC_DAPM_POST_PMD),
  913. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  914. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  915. SND_SOC_DAPM_POST_PMD),
  916. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  917. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  918. SND_SOC_DAPM_POST_PMD),
  919. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  920. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  921. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  922. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  923. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  924. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  925. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  926. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  927. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  928. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  929. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  930. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  931. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  932. &va_dec0_mux, va_macro_enable_dec,
  933. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  934. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  935. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  936. &va_dec1_mux, va_macro_enable_dec,
  937. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  938. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  939. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  940. &va_dec2_mux, va_macro_enable_dec,
  941. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  942. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  943. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  944. &va_dec3_mux, va_macro_enable_dec,
  945. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  946. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  947. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  948. &va_dec4_mux, va_macro_enable_dec,
  949. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  950. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  951. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  952. &va_dec5_mux, va_macro_enable_dec,
  953. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  954. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  955. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  956. &va_dec6_mux, va_macro_enable_dec,
  957. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  958. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  959. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  960. &va_dec7_mux, va_macro_enable_dec,
  961. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  962. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  963. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  964. va_macro_mclk_event,
  965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  966. };
  967. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  968. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  969. va_macro_mclk_event,
  970. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  971. };
  972. static const struct snd_soc_dapm_route va_audio_map[] = {
  973. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  974. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  975. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  976. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  977. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  978. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  979. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  980. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  981. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  982. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  983. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  984. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  985. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  986. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  987. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  988. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  989. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  990. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  991. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  992. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  993. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  994. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  995. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  996. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  997. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  998. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  999. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1000. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1001. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1002. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1003. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1004. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1005. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1006. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1007. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1008. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1009. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1010. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1011. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1012. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1013. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1014. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1015. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1016. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1017. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1018. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1019. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1020. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1021. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1022. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1023. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1024. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1025. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1026. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1027. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1028. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1029. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1030. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1031. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1032. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1033. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1034. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1035. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1036. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1037. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1038. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1039. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1040. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1041. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1042. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1043. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1044. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1045. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1046. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1047. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1048. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1049. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1050. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1051. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1052. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1053. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1054. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1055. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1056. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1057. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1058. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1059. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1060. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1061. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1062. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1063. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1064. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1065. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1066. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1067. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1068. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1069. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1070. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1071. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1072. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1073. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1074. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1075. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1076. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1077. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1078. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1079. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1080. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1081. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1082. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1083. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1084. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1085. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1086. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1087. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1088. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1089. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1090. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1091. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1092. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1093. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1094. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1095. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1096. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1097. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1098. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1099. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1100. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1101. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1102. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1103. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1104. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1105. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1106. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1107. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1108. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1109. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1110. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1111. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1112. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1113. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1114. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1115. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1116. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1117. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1118. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1119. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1120. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1121. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1122. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1123. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1124. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1125. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1126. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1127. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1128. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1129. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1130. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1131. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1132. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1133. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1134. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1135. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1136. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1137. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1138. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1139. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1140. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1141. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1142. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1143. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1144. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1145. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1146. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1147. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1148. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1149. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1150. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1151. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1152. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1153. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1154. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1155. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1156. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1157. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1158. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1159. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1160. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1161. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1162. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1163. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1164. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1165. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1166. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1167. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1168. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1169. };
  1170. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1171. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1172. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1173. 0, -84, 40, digital_gain),
  1174. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1175. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1176. 0, -84, 40, digital_gain),
  1177. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1178. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1179. 0, -84, 40, digital_gain),
  1180. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1181. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1182. 0, -84, 40, digital_gain),
  1183. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1184. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1185. 0, -84, 40, digital_gain),
  1186. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1187. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1188. 0, -84, 40, digital_gain),
  1189. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1190. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1191. 0, -84, 40, digital_gain),
  1192. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1193. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1194. 0, -84, 40, digital_gain),
  1195. };
  1196. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1197. struct va_macro_priv *va_priv)
  1198. {
  1199. u32 div_factor;
  1200. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1201. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1202. mclk_rate % dmic_sample_rate != 0)
  1203. goto undefined_rate;
  1204. div_factor = mclk_rate / dmic_sample_rate;
  1205. switch (div_factor) {
  1206. case 2:
  1207. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1208. break;
  1209. case 3:
  1210. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1211. break;
  1212. case 4:
  1213. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1214. break;
  1215. case 6:
  1216. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1217. break;
  1218. case 8:
  1219. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1220. break;
  1221. case 16:
  1222. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1223. break;
  1224. default:
  1225. /* Any other DIV factor is invalid */
  1226. goto undefined_rate;
  1227. }
  1228. /* Valid dmic DIV factors */
  1229. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1230. __func__, div_factor, mclk_rate);
  1231. return dmic_sample_rate;
  1232. undefined_rate:
  1233. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1234. __func__, dmic_sample_rate, mclk_rate);
  1235. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1236. return dmic_sample_rate;
  1237. }
  1238. static int va_macro_init(struct snd_soc_codec *codec)
  1239. {
  1240. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1241. int ret, i;
  1242. struct device *va_dev = NULL;
  1243. struct va_macro_priv *va_priv = NULL;
  1244. va_dev = bolero_get_device_ptr(codec->dev, VA_MACRO);
  1245. if (!va_dev) {
  1246. dev_err(codec->dev,
  1247. "%s: null device for macro!\n", __func__);
  1248. return -EINVAL;
  1249. }
  1250. va_priv = dev_get_drvdata(va_dev);
  1251. if (!va_priv) {
  1252. dev_err(codec->dev,
  1253. "%s: priv is null for macro!\n", __func__);
  1254. return -EINVAL;
  1255. }
  1256. if (va_priv->va_without_decimation) {
  1257. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1258. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1259. if (ret < 0) {
  1260. dev_err(va_dev,
  1261. "%s: Failed to add without dec controls\n",
  1262. __func__);
  1263. return ret;
  1264. }
  1265. va_priv->codec = codec;
  1266. return 0;
  1267. }
  1268. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1269. ARRAY_SIZE(va_macro_dapm_widgets));
  1270. if (ret < 0) {
  1271. dev_err(va_dev, "%s: Failed to add controls\n", __func__);
  1272. return ret;
  1273. }
  1274. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1275. ARRAY_SIZE(va_audio_map));
  1276. if (ret < 0) {
  1277. dev_err(va_dev, "%s: Failed to add routes\n", __func__);
  1278. return ret;
  1279. }
  1280. ret = snd_soc_dapm_new_widgets(dapm->card);
  1281. if (ret < 0) {
  1282. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1283. return ret;
  1284. }
  1285. ret = snd_soc_add_codec_controls(codec, va_macro_snd_controls,
  1286. ARRAY_SIZE(va_macro_snd_controls));
  1287. if (ret < 0) {
  1288. dev_err(va_dev, "%s: Failed to add snd_ctls\n", __func__);
  1289. return ret;
  1290. }
  1291. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1292. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1293. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1294. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1295. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1296. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1297. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1298. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1299. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1300. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1301. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1302. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1303. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1304. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1305. snd_soc_dapm_sync(dapm);
  1306. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1307. va_priv->va_hpf_work[i].va_priv = va_priv;
  1308. va_priv->va_hpf_work[i].decimator = i;
  1309. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1310. va_macro_tx_hpf_corner_freq_callback);
  1311. }
  1312. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1313. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1314. va_priv->va_mute_dwork[i].decimator = i;
  1315. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1316. va_macro_mute_update_callback);
  1317. }
  1318. va_priv->codec = codec;
  1319. return 0;
  1320. }
  1321. static int va_macro_deinit(struct snd_soc_codec *codec)
  1322. {
  1323. struct device *va_dev = NULL;
  1324. struct va_macro_priv *va_priv = NULL;
  1325. if (!va_macro_get_data(codec, &va_dev, &va_priv, __func__))
  1326. return -EINVAL;
  1327. va_priv->codec = NULL;
  1328. return 0;
  1329. }
  1330. static void va_macro_init_ops(struct macro_ops *ops,
  1331. char __iomem *va_io_base,
  1332. bool va_without_decimation)
  1333. {
  1334. memset(ops, 0, sizeof(struct macro_ops));
  1335. if (!va_without_decimation) {
  1336. ops->dai_ptr = va_macro_dai;
  1337. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1338. } else {
  1339. ops->dai_ptr = NULL;
  1340. ops->num_dais = 0;
  1341. }
  1342. ops->init = va_macro_init;
  1343. ops->exit = va_macro_deinit;
  1344. ops->io_base = va_io_base;
  1345. ops->mclk_fn = va_macro_mclk_ctrl;
  1346. ops->event_handler = va_macro_event_handler;
  1347. }
  1348. static int va_macro_probe(struct platform_device *pdev)
  1349. {
  1350. struct macro_ops ops;
  1351. struct va_macro_priv *va_priv;
  1352. u32 va_base_addr, sample_rate = 0;
  1353. char __iomem *va_io_base;
  1354. struct clk *va_core_clk;
  1355. bool va_without_decimation = false;
  1356. const char *micb_supply_str = "va-vdd-micb-supply";
  1357. const char *micb_supply_str1 = "va-vdd-micb";
  1358. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1359. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1360. int ret = 0;
  1361. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1362. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1363. GFP_KERNEL);
  1364. if (!va_priv)
  1365. return -ENOMEM;
  1366. va_priv->dev = &pdev->dev;
  1367. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1368. &va_base_addr);
  1369. if (ret) {
  1370. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1371. __func__, "reg");
  1372. return ret;
  1373. }
  1374. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  1375. "qcom,va-without-decimation");
  1376. va_priv->va_without_decimation = va_without_decimation;
  1377. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1378. &sample_rate);
  1379. if (ret) {
  1380. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  1381. __func__, sample_rate);
  1382. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1383. } else {
  1384. if (va_macro_validate_dmic_sample_rate(
  1385. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1386. return -EINVAL;
  1387. }
  1388. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  1389. VA_MAX_OFFSET);
  1390. if (!va_io_base) {
  1391. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1392. return -EINVAL;
  1393. }
  1394. va_priv->va_io_base = va_io_base;
  1395. /* Register MCLK for va macro */
  1396. va_core_clk = devm_clk_get(&pdev->dev, "va_core_clk");
  1397. if (IS_ERR(va_core_clk)) {
  1398. ret = PTR_ERR(va_core_clk);
  1399. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  1400. __func__, "va_core_clk");
  1401. return ret;
  1402. }
  1403. va_priv->va_core_clk = va_core_clk;
  1404. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  1405. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  1406. micb_supply_str1);
  1407. if (IS_ERR(va_priv->micb_supply)) {
  1408. ret = PTR_ERR(va_priv->micb_supply);
  1409. dev_err(&pdev->dev,
  1410. "%s:Failed to get micbias supply for VA Mic %d\n",
  1411. __func__, ret);
  1412. return ret;
  1413. }
  1414. ret = of_property_read_u32(pdev->dev.of_node,
  1415. micb_voltage_str,
  1416. &va_priv->micb_voltage);
  1417. if (ret) {
  1418. dev_err(&pdev->dev,
  1419. "%s:Looking up %s property in node %s failed\n",
  1420. __func__, micb_voltage_str,
  1421. pdev->dev.of_node->full_name);
  1422. return ret;
  1423. }
  1424. ret = of_property_read_u32(pdev->dev.of_node,
  1425. micb_current_str,
  1426. &va_priv->micb_current);
  1427. if (ret) {
  1428. dev_err(&pdev->dev,
  1429. "%s:Looking up %s property in node %s failed\n",
  1430. __func__, micb_current_str,
  1431. pdev->dev.of_node->full_name);
  1432. return ret;
  1433. }
  1434. }
  1435. mutex_init(&va_priv->mclk_lock);
  1436. dev_set_drvdata(&pdev->dev, va_priv);
  1437. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  1438. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  1439. if (ret < 0) {
  1440. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1441. goto reg_macro_fail;
  1442. }
  1443. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  1444. pm_runtime_use_autosuspend(&pdev->dev);
  1445. pm_runtime_set_suspended(&pdev->dev);
  1446. pm_runtime_enable(&pdev->dev);
  1447. return ret;
  1448. reg_macro_fail:
  1449. mutex_destroy(&va_priv->mclk_lock);
  1450. return ret;
  1451. }
  1452. static int va_macro_remove(struct platform_device *pdev)
  1453. {
  1454. struct va_macro_priv *va_priv;
  1455. va_priv = dev_get_drvdata(&pdev->dev);
  1456. if (!va_priv)
  1457. return -EINVAL;
  1458. pm_runtime_disable(&pdev->dev);
  1459. pm_runtime_set_suspended(&pdev->dev);
  1460. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  1461. mutex_destroy(&va_priv->mclk_lock);
  1462. return 0;
  1463. }
  1464. static const struct of_device_id va_macro_dt_match[] = {
  1465. {.compatible = "qcom,va-macro"},
  1466. {}
  1467. };
  1468. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1469. SET_RUNTIME_PM_OPS(
  1470. bolero_runtime_suspend,
  1471. bolero_runtime_resume,
  1472. NULL
  1473. )
  1474. };
  1475. static struct platform_driver va_macro_driver = {
  1476. .driver = {
  1477. .name = "va_macro",
  1478. .owner = THIS_MODULE,
  1479. .pm = &bolero_dev_pm_ops,
  1480. .of_match_table = va_macro_dt_match,
  1481. },
  1482. .probe = va_macro_probe,
  1483. .remove = va_macro_remove,
  1484. };
  1485. module_platform_driver(va_macro_driver);
  1486. MODULE_DESCRIPTION("VA macro driver");
  1487. MODULE_LICENSE("GPL v2");