tx-macro.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <soc/swr-wcd.h>
  14. #include "bolero-cdc.h"
  15. #include "bolero-cdc-registers.h"
  16. #include "../msm-cdc-pinctrl.h"
  17. #define TX_MACRO_MAX_OFFSET 0x1000
  18. #define NUM_DECIMATORS 8
  19. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  20. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  21. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  22. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  23. SNDRV_PCM_FMTBIT_S24_LE |\
  24. SNDRV_PCM_FMTBIT_S24_3LE)
  25. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  26. #define CF_MIN_3DB_4HZ 0x0
  27. #define CF_MIN_3DB_75HZ 0x1
  28. #define CF_MIN_3DB_150HZ 0x2
  29. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  30. #define TX_MACRO_MCLK_FREQ 9600000
  31. #define TX_MACRO_TX_PATH_OFFSET 0x80
  32. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  33. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  34. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  35. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  36. module_param(tx_unmute_delay, int, 0664);
  37. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  38. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  39. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  40. struct snd_pcm_hw_params *params,
  41. struct snd_soc_dai *dai);
  42. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  43. unsigned int *tx_num, unsigned int *tx_slot,
  44. unsigned int *rx_num, unsigned int *rx_slot);
  45. #define TX_MACRO_SWR_STRING_LEN 80
  46. #define TX_MACRO_CHILD_DEVICES_MAX 3
  47. /* Hold instance to soundwire platform device */
  48. struct tx_macro_swr_ctrl_data {
  49. struct platform_device *tx_swr_pdev;
  50. };
  51. struct tx_macro_swr_ctrl_platform_data {
  52. void *handle; /* holds codec private data */
  53. int (*read)(void *handle, int reg);
  54. int (*write)(void *handle, int reg, int val);
  55. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  56. int (*clk)(void *handle, bool enable);
  57. int (*handle_irq)(void *handle,
  58. irqreturn_t (*swrm_irq_handler)(int irq,
  59. void *data),
  60. void *swrm_handle,
  61. int action);
  62. };
  63. enum {
  64. TX_MACRO_AIF_INVALID = 0,
  65. TX_MACRO_AIF1_CAP,
  66. TX_MACRO_AIF2_CAP,
  67. TX_MACRO_MAX_DAIS
  68. };
  69. enum {
  70. TX_MACRO_DEC0,
  71. TX_MACRO_DEC1,
  72. TX_MACRO_DEC2,
  73. TX_MACRO_DEC3,
  74. TX_MACRO_DEC4,
  75. TX_MACRO_DEC5,
  76. TX_MACRO_DEC6,
  77. TX_MACRO_DEC7,
  78. TX_MACRO_DEC_MAX,
  79. };
  80. enum {
  81. TX_MACRO_CLK_DIV_2,
  82. TX_MACRO_CLK_DIV_3,
  83. TX_MACRO_CLK_DIV_4,
  84. TX_MACRO_CLK_DIV_6,
  85. TX_MACRO_CLK_DIV_8,
  86. TX_MACRO_CLK_DIV_16,
  87. };
  88. enum {
  89. MSM_DMIC,
  90. SWR_MIC,
  91. ANC_FB_TUNE1
  92. };
  93. struct tx_mute_work {
  94. struct tx_macro_priv *tx_priv;
  95. u32 decimator;
  96. struct delayed_work dwork;
  97. };
  98. struct hpf_work {
  99. struct tx_macro_priv *tx_priv;
  100. u8 decimator;
  101. u8 hpf_cut_off_freq;
  102. struct delayed_work dwork;
  103. };
  104. struct tx_macro_priv {
  105. struct device *dev;
  106. bool dec_active[NUM_DECIMATORS];
  107. int tx_mclk_users;
  108. int swr_clk_users;
  109. struct clk *tx_core_clk;
  110. struct clk *tx_npl_clk;
  111. struct mutex mclk_lock;
  112. struct mutex swr_clk_lock;
  113. struct snd_soc_codec *codec;
  114. struct device_node *tx_swr_gpio_p;
  115. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  116. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  117. struct work_struct tx_macro_add_child_devices_work;
  118. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  119. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  120. s32 dmic_0_1_clk_cnt;
  121. s32 dmic_2_3_clk_cnt;
  122. s32 dmic_4_5_clk_cnt;
  123. s32 dmic_6_7_clk_cnt;
  124. u16 dmic_clk_div;
  125. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  127. char __iomem *tx_io_base;
  128. struct platform_device *pdev_child_devices
  129. [TX_MACRO_CHILD_DEVICES_MAX];
  130. int child_count;
  131. };
  132. static bool tx_macro_get_data(struct snd_soc_codec *codec,
  133. struct device **tx_dev,
  134. struct tx_macro_priv **tx_priv,
  135. const char *func_name)
  136. {
  137. *tx_dev = bolero_get_device_ptr(codec->dev, TX_MACRO);
  138. if (!(*tx_dev)) {
  139. dev_err(codec->dev,
  140. "%s: null device for macro!\n", func_name);
  141. return false;
  142. }
  143. *tx_priv = dev_get_drvdata((*tx_dev));
  144. if (!(*tx_priv)) {
  145. dev_err(codec->dev,
  146. "%s: priv is null for macro!\n", func_name);
  147. return false;
  148. }
  149. if (!(*tx_priv)->codec) {
  150. dev_err(codec->dev,
  151. "%s: tx_priv->codec not initialized!\n", func_name);
  152. return false;
  153. }
  154. return true;
  155. }
  156. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  157. bool mclk_enable)
  158. {
  159. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  160. int ret = 0;
  161. if (regmap == NULL) {
  162. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  163. return -EINVAL;
  164. }
  165. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  166. __func__, mclk_enable, tx_priv->tx_mclk_users);
  167. mutex_lock(&tx_priv->mclk_lock);
  168. if (mclk_enable) {
  169. if (tx_priv->tx_mclk_users == 0) {
  170. ret = bolero_request_clock(tx_priv->dev,
  171. TX_MACRO, MCLK_MUX0, true);
  172. if (ret < 0) {
  173. dev_err(tx_priv->dev,
  174. "%s: request clock enable failed\n",
  175. __func__);
  176. goto exit;
  177. }
  178. regcache_mark_dirty(regmap);
  179. regcache_sync_region(regmap,
  180. TX_START_OFFSET,
  181. TX_MAX_OFFSET);
  182. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  183. regmap_update_bits(regmap,
  184. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  185. regmap_update_bits(regmap,
  186. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  187. 0x01, 0x01);
  188. regmap_update_bits(regmap,
  189. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  190. 0x01, 0x01);
  191. }
  192. tx_priv->tx_mclk_users++;
  193. } else {
  194. if (tx_priv->tx_mclk_users <= 0) {
  195. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  196. __func__);
  197. tx_priv->tx_mclk_users = 0;
  198. goto exit;
  199. }
  200. tx_priv->tx_mclk_users--;
  201. if (tx_priv->tx_mclk_users == 0) {
  202. regmap_update_bits(regmap,
  203. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  204. 0x01, 0x00);
  205. regmap_update_bits(regmap,
  206. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  207. 0x01, 0x00);
  208. bolero_request_clock(tx_priv->dev,
  209. TX_MACRO, MCLK_MUX0, false);
  210. }
  211. }
  212. exit:
  213. mutex_unlock(&tx_priv->mclk_lock);
  214. return ret;
  215. }
  216. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  217. struct snd_kcontrol *kcontrol, int event)
  218. {
  219. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  220. int ret = 0;
  221. struct device *tx_dev = NULL;
  222. struct tx_macro_priv *tx_priv = NULL;
  223. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  224. return -EINVAL;
  225. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  226. switch (event) {
  227. case SND_SOC_DAPM_PRE_PMU:
  228. ret = tx_macro_mclk_enable(tx_priv, 1);
  229. break;
  230. case SND_SOC_DAPM_POST_PMD:
  231. ret = tx_macro_mclk_enable(tx_priv, 0);
  232. break;
  233. default:
  234. dev_err(tx_priv->dev,
  235. "%s: invalid DAPM event %d\n", __func__, event);
  236. ret = -EINVAL;
  237. }
  238. return ret;
  239. }
  240. static int tx_macro_mclk_ctrl(struct device *dev, bool enable)
  241. {
  242. struct tx_macro_priv *tx_priv = dev_get_drvdata(dev);
  243. int ret = 0;
  244. if (enable) {
  245. ret = clk_prepare_enable(tx_priv->tx_core_clk);
  246. if (ret < 0) {
  247. dev_err(dev, "%s:tx mclk enable failed\n", __func__);
  248. goto exit;
  249. }
  250. ret = clk_prepare_enable(tx_priv->tx_npl_clk);
  251. if (ret < 0) {
  252. dev_err(dev, "%s:tx npl_clk enable failed\n",
  253. __func__);
  254. clk_disable_unprepare(tx_priv->tx_core_clk);
  255. goto exit;
  256. }
  257. } else {
  258. clk_disable_unprepare(tx_priv->tx_npl_clk);
  259. clk_disable_unprepare(tx_priv->tx_core_clk);
  260. }
  261. exit:
  262. return ret;
  263. }
  264. static int tx_macro_event_handler(struct snd_soc_codec *codec, u16 event,
  265. u32 data)
  266. {
  267. struct device *tx_dev = NULL;
  268. struct tx_macro_priv *tx_priv = NULL;
  269. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  270. return -EINVAL;
  271. switch (event) {
  272. case BOLERO_MACRO_EVT_SSR_DOWN:
  273. swrm_wcd_notify(
  274. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  275. SWR_DEVICE_SSR_DOWN, NULL);
  276. swrm_wcd_notify(
  277. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  278. SWR_DEVICE_DOWN, NULL);
  279. break;
  280. case BOLERO_MACRO_EVT_SSR_UP:
  281. swrm_wcd_notify(
  282. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  283. SWR_DEVICE_SSR_UP, NULL);
  284. break;
  285. }
  286. return 0;
  287. }
  288. static int tx_macro_reg_wake_irq(struct snd_soc_codec *codec,
  289. u32 data)
  290. {
  291. struct device *tx_dev = NULL;
  292. struct tx_macro_priv *tx_priv = NULL;
  293. u32 ipc_wakeup = data;
  294. int ret = 0;
  295. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  296. return -EINVAL;
  297. ret = swrm_wcd_notify(
  298. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  299. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  300. return ret;
  301. }
  302. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  303. {
  304. struct delayed_work *hpf_delayed_work = NULL;
  305. struct hpf_work *hpf_work = NULL;
  306. struct tx_macro_priv *tx_priv = NULL;
  307. struct snd_soc_codec *codec = NULL;
  308. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  309. u8 hpf_cut_off_freq = 0;
  310. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  311. hpf_delayed_work = to_delayed_work(work);
  312. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  313. tx_priv = hpf_work->tx_priv;
  314. codec = tx_priv->codec;
  315. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  316. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  317. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  318. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  319. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  320. dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  321. __func__, hpf_work->decimator, hpf_cut_off_freq);
  322. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  323. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  324. if (snd_soc_read(codec, adc_mux_reg) & SWR_MIC) {
  325. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  326. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  327. adc_n = snd_soc_read(codec, adc_reg) &
  328. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  329. if (adc_n >= BOLERO_ADC_MAX)
  330. goto tx_hpf_set;
  331. /* analog mic clear TX hold */
  332. bolero_clear_amic_tx_hold(codec->dev, adc_n);
  333. }
  334. tx_hpf_set:
  335. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  336. hpf_cut_off_freq << 5);
  337. snd_soc_update_bits(codec, hpf_gate_reg, 0x03, 0x02);
  338. /* Minimum 1 clk cycle delay is required as per HW spec */
  339. usleep_range(1000, 1010);
  340. snd_soc_update_bits(codec, hpf_gate_reg, 0x03, 0x01);
  341. }
  342. static void tx_macro_mute_update_callback(struct work_struct *work)
  343. {
  344. struct tx_mute_work *tx_mute_dwork = NULL;
  345. struct snd_soc_codec *codec = NULL;
  346. struct tx_macro_priv *tx_priv = NULL;
  347. struct delayed_work *delayed_work = NULL;
  348. u16 tx_vol_ctl_reg = 0;
  349. u8 decimator = 0;
  350. delayed_work = to_delayed_work(work);
  351. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  352. tx_priv = tx_mute_dwork->tx_priv;
  353. codec = tx_priv->codec;
  354. decimator = tx_mute_dwork->decimator;
  355. tx_vol_ctl_reg =
  356. BOLERO_CDC_TX0_TX_PATH_CTL +
  357. TX_MACRO_TX_PATH_OFFSET * decimator;
  358. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  359. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  360. __func__, decimator);
  361. }
  362. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  363. struct snd_ctl_elem_value *ucontrol)
  364. {
  365. struct snd_soc_dapm_widget *widget =
  366. snd_soc_dapm_kcontrol_widget(kcontrol);
  367. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  368. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  369. unsigned int val = 0;
  370. u16 mic_sel_reg = 0;
  371. val = ucontrol->value.enumerated.item[0];
  372. if (val > e->items - 1)
  373. return -EINVAL;
  374. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  375. widget->name, val);
  376. switch (e->reg) {
  377. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  378. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  379. break;
  380. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  381. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  382. break;
  383. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  384. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  385. break;
  386. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  387. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  388. break;
  389. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  390. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  391. break;
  392. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  393. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  394. break;
  395. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  396. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  397. break;
  398. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  399. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  400. break;
  401. default:
  402. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  403. __func__, e->reg);
  404. return -EINVAL;
  405. }
  406. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  407. if (val != 0) {
  408. if (val < 5)
  409. snd_soc_update_bits(codec, mic_sel_reg,
  410. 1 << 7, 0x0 << 7);
  411. else
  412. snd_soc_update_bits(codec, mic_sel_reg,
  413. 1 << 7, 0x1 << 7);
  414. }
  415. } else {
  416. /* DMIC selected */
  417. if (val != 0)
  418. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, 1 << 7);
  419. }
  420. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  421. }
  422. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  423. struct snd_ctl_elem_value *ucontrol)
  424. {
  425. struct snd_soc_dapm_widget *widget =
  426. snd_soc_dapm_kcontrol_widget(kcontrol);
  427. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  428. struct soc_multi_mixer_control *mixer =
  429. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  430. u32 dai_id = widget->shift;
  431. u32 dec_id = mixer->shift;
  432. struct device *tx_dev = NULL;
  433. struct tx_macro_priv *tx_priv = NULL;
  434. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  435. return -EINVAL;
  436. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  437. ucontrol->value.integer.value[0] = 1;
  438. else
  439. ucontrol->value.integer.value[0] = 0;
  440. return 0;
  441. }
  442. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  443. struct snd_ctl_elem_value *ucontrol)
  444. {
  445. struct snd_soc_dapm_widget *widget =
  446. snd_soc_dapm_kcontrol_widget(kcontrol);
  447. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  448. struct snd_soc_dapm_update *update = NULL;
  449. struct soc_multi_mixer_control *mixer =
  450. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  451. u32 dai_id = widget->shift;
  452. u32 dec_id = mixer->shift;
  453. u32 enable = ucontrol->value.integer.value[0];
  454. struct device *tx_dev = NULL;
  455. struct tx_macro_priv *tx_priv = NULL;
  456. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  457. return -EINVAL;
  458. if (enable) {
  459. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  460. tx_priv->active_ch_cnt[dai_id]++;
  461. } else {
  462. tx_priv->active_ch_cnt[dai_id]--;
  463. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  464. }
  465. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  466. return 0;
  467. }
  468. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  469. struct snd_kcontrol *kcontrol, int event)
  470. {
  471. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  472. u8 dmic_clk_en = 0x01;
  473. u16 dmic_clk_reg = 0;
  474. s32 *dmic_clk_cnt = NULL;
  475. unsigned int dmic = 0;
  476. int ret = 0;
  477. char *wname = NULL;
  478. struct device *tx_dev = NULL;
  479. struct tx_macro_priv *tx_priv = NULL;
  480. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  481. return -EINVAL;
  482. wname = strpbrk(w->name, "01234567");
  483. if (!wname) {
  484. dev_err(codec->dev, "%s: widget not found\n", __func__);
  485. return -EINVAL;
  486. }
  487. ret = kstrtouint(wname, 10, &dmic);
  488. if (ret < 0) {
  489. dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
  490. __func__);
  491. return -EINVAL;
  492. }
  493. switch (dmic) {
  494. case 0:
  495. case 1:
  496. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  497. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  498. break;
  499. case 2:
  500. case 3:
  501. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  502. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  503. break;
  504. case 4:
  505. case 5:
  506. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  507. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  508. break;
  509. case 6:
  510. case 7:
  511. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  512. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  513. break;
  514. default:
  515. dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
  516. __func__);
  517. return -EINVAL;
  518. }
  519. dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  520. __func__, event, dmic, *dmic_clk_cnt);
  521. switch (event) {
  522. case SND_SOC_DAPM_PRE_PMU:
  523. (*dmic_clk_cnt)++;
  524. if (*dmic_clk_cnt == 1) {
  525. snd_soc_update_bits(codec, BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  526. 0x80, 0x00);
  527. snd_soc_update_bits(codec, dmic_clk_reg,
  528. 0x0E, tx_priv->dmic_clk_div << 0x1);
  529. snd_soc_update_bits(codec, dmic_clk_reg,
  530. dmic_clk_en, dmic_clk_en);
  531. }
  532. break;
  533. case SND_SOC_DAPM_POST_PMD:
  534. (*dmic_clk_cnt)--;
  535. if (*dmic_clk_cnt == 0)
  536. snd_soc_update_bits(codec, dmic_clk_reg,
  537. dmic_clk_en, 0);
  538. break;
  539. }
  540. return 0;
  541. }
  542. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  543. struct snd_kcontrol *kcontrol, int event)
  544. {
  545. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  546. unsigned int decimator = 0;
  547. u16 tx_vol_ctl_reg = 0;
  548. u16 dec_cfg_reg = 0;
  549. u16 hpf_gate_reg = 0;
  550. u16 tx_gain_ctl_reg = 0;
  551. u8 hpf_cut_off_freq = 0;
  552. struct device *tx_dev = NULL;
  553. struct tx_macro_priv *tx_priv = NULL;
  554. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  555. return -EINVAL;
  556. decimator = w->shift;
  557. dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
  558. w->name, decimator);
  559. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  560. TX_MACRO_TX_PATH_OFFSET * decimator;
  561. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  562. TX_MACRO_TX_PATH_OFFSET * decimator;
  563. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  564. TX_MACRO_TX_PATH_OFFSET * decimator;
  565. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  566. TX_MACRO_TX_PATH_OFFSET * decimator;
  567. switch (event) {
  568. case SND_SOC_DAPM_PRE_PMU:
  569. /* Enable TX PGA Mute */
  570. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  571. break;
  572. case SND_SOC_DAPM_POST_PMU:
  573. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x20, 0x20);
  574. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x00);
  575. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  576. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  577. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  578. hpf_cut_off_freq;
  579. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  580. snd_soc_update_bits(codec, dec_cfg_reg,
  581. TX_HPF_CUT_OFF_FREQ_MASK,
  582. CF_MIN_3DB_150HZ << 5);
  583. /* schedule work queue to Remove Mute */
  584. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  585. msecs_to_jiffies(tx_unmute_delay));
  586. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  587. CF_MIN_3DB_150HZ) {
  588. schedule_delayed_work(
  589. &tx_priv->tx_hpf_work[decimator].dwork,
  590. msecs_to_jiffies(300));
  591. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x02);
  592. /*
  593. * Minimum 1 clk cycle delay is required as per HW spec
  594. */
  595. usleep_range(1000, 1010);
  596. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x00);
  597. }
  598. /* apply gain after decimator is enabled */
  599. snd_soc_write(codec, tx_gain_ctl_reg,
  600. snd_soc_read(codec, tx_gain_ctl_reg));
  601. break;
  602. case SND_SOC_DAPM_PRE_PMD:
  603. hpf_cut_off_freq =
  604. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  605. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  606. if (cancel_delayed_work_sync(
  607. &tx_priv->tx_hpf_work[decimator].dwork)) {
  608. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  609. snd_soc_update_bits(codec, dec_cfg_reg,
  610. TX_HPF_CUT_OFF_FREQ_MASK,
  611. hpf_cut_off_freq << 5);
  612. snd_soc_update_bits(codec, hpf_gate_reg,
  613. 0x02, 0x02);
  614. /*
  615. * Minimum 1 clk cycle delay is required
  616. * as per HW spec
  617. */
  618. usleep_range(1000, 1010);
  619. snd_soc_update_bits(codec, hpf_gate_reg,
  620. 0x02, 0x00);
  621. }
  622. }
  623. cancel_delayed_work_sync(
  624. &tx_priv->tx_mute_dwork[decimator].dwork);
  625. break;
  626. case SND_SOC_DAPM_POST_PMD:
  627. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x20, 0x00);
  628. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  629. break;
  630. }
  631. return 0;
  632. }
  633. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  634. struct snd_kcontrol *kcontrol, int event)
  635. {
  636. return 0;
  637. }
  638. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  639. struct snd_pcm_hw_params *params,
  640. struct snd_soc_dai *dai)
  641. {
  642. int tx_fs_rate = -EINVAL;
  643. struct snd_soc_codec *codec = dai->codec;
  644. u32 decimator = 0;
  645. u32 sample_rate = 0;
  646. u16 tx_fs_reg = 0;
  647. struct device *tx_dev = NULL;
  648. struct tx_macro_priv *tx_priv = NULL;
  649. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  650. return -EINVAL;
  651. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  652. dai->name, dai->id, params_rate(params),
  653. params_channels(params));
  654. sample_rate = params_rate(params);
  655. switch (sample_rate) {
  656. case 8000:
  657. tx_fs_rate = 0;
  658. break;
  659. case 16000:
  660. tx_fs_rate = 1;
  661. break;
  662. case 32000:
  663. tx_fs_rate = 3;
  664. break;
  665. case 48000:
  666. tx_fs_rate = 4;
  667. break;
  668. case 96000:
  669. tx_fs_rate = 5;
  670. break;
  671. case 192000:
  672. tx_fs_rate = 6;
  673. break;
  674. case 384000:
  675. tx_fs_rate = 7;
  676. break;
  677. default:
  678. dev_err(codec->dev, "%s: Invalid TX sample rate: %d\n",
  679. __func__, params_rate(params));
  680. return -EINVAL;
  681. }
  682. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  683. TX_MACRO_DEC_MAX) {
  684. if (decimator >= 0) {
  685. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  686. TX_MACRO_TX_PATH_OFFSET * decimator;
  687. dev_dbg(codec->dev, "%s: set DEC%u rate to %u\n",
  688. __func__, decimator, sample_rate);
  689. snd_soc_update_bits(codec, tx_fs_reg, 0x0F,
  690. tx_fs_rate);
  691. } else {
  692. dev_err(codec->dev,
  693. "%s: ERROR: Invalid decimator: %d\n",
  694. __func__, decimator);
  695. return -EINVAL;
  696. }
  697. }
  698. return 0;
  699. }
  700. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  701. unsigned int *tx_num, unsigned int *tx_slot,
  702. unsigned int *rx_num, unsigned int *rx_slot)
  703. {
  704. struct snd_soc_codec *codec = dai->codec;
  705. struct device *tx_dev = NULL;
  706. struct tx_macro_priv *tx_priv = NULL;
  707. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  708. return -EINVAL;
  709. switch (dai->id) {
  710. case TX_MACRO_AIF1_CAP:
  711. case TX_MACRO_AIF2_CAP:
  712. *tx_slot = tx_priv->active_ch_mask[dai->id];
  713. *tx_num = tx_priv->active_ch_cnt[dai->id];
  714. break;
  715. default:
  716. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  717. break;
  718. }
  719. return 0;
  720. }
  721. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  722. .hw_params = tx_macro_hw_params,
  723. .get_channel_map = tx_macro_get_channel_map,
  724. };
  725. static struct snd_soc_dai_driver tx_macro_dai[] = {
  726. {
  727. .name = "tx_macro_tx1",
  728. .id = TX_MACRO_AIF1_CAP,
  729. .capture = {
  730. .stream_name = "TX_AIF1 Capture",
  731. .rates = TX_MACRO_RATES,
  732. .formats = TX_MACRO_FORMATS,
  733. .rate_max = 192000,
  734. .rate_min = 8000,
  735. .channels_min = 1,
  736. .channels_max = 8,
  737. },
  738. .ops = &tx_macro_dai_ops,
  739. },
  740. {
  741. .name = "tx_macro_tx2",
  742. .id = TX_MACRO_AIF2_CAP,
  743. .capture = {
  744. .stream_name = "TX_AIF2 Capture",
  745. .rates = TX_MACRO_RATES,
  746. .formats = TX_MACRO_FORMATS,
  747. .rate_max = 192000,
  748. .rate_min = 8000,
  749. .channels_min = 1,
  750. .channels_max = 8,
  751. },
  752. .ops = &tx_macro_dai_ops,
  753. },
  754. };
  755. #define STRING(name) #name
  756. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  757. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  758. static const struct snd_kcontrol_new name##_mux = \
  759. SOC_DAPM_ENUM(STRING(name), name##_enum)
  760. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  761. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  762. static const struct snd_kcontrol_new name##_mux = \
  763. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  764. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  765. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  766. static const char * const adc_mux_text[] = {
  767. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  768. };
  769. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  770. 0, adc_mux_text);
  771. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  772. 0, adc_mux_text);
  773. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  774. 0, adc_mux_text);
  775. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  776. 0, adc_mux_text);
  777. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  778. 0, adc_mux_text);
  779. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  780. 0, adc_mux_text);
  781. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  782. 0, adc_mux_text);
  783. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  784. 0, adc_mux_text);
  785. static const char * const dmic_mux_text[] = {
  786. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  787. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  788. };
  789. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  790. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  791. tx_macro_put_dec_enum);
  792. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  793. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  794. tx_macro_put_dec_enum);
  795. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  796. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  797. tx_macro_put_dec_enum);
  798. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  799. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  800. tx_macro_put_dec_enum);
  801. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  802. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  803. tx_macro_put_dec_enum);
  804. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  805. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  806. tx_macro_put_dec_enum);
  807. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  808. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  809. tx_macro_put_dec_enum);
  810. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  811. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  812. tx_macro_put_dec_enum);
  813. static const char * const smic_mux_text[] = {
  814. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  815. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  816. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  817. };
  818. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  819. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  820. tx_macro_put_dec_enum);
  821. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  822. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  823. tx_macro_put_dec_enum);
  824. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  825. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  826. tx_macro_put_dec_enum);
  827. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  828. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  829. tx_macro_put_dec_enum);
  830. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  831. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  832. tx_macro_put_dec_enum);
  833. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  834. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  835. tx_macro_put_dec_enum);
  836. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  837. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  838. tx_macro_put_dec_enum);
  839. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  840. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  841. tx_macro_put_dec_enum);
  842. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  843. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  844. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  845. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  846. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  847. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  848. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  849. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  850. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  851. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  852. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  853. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  854. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  855. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  856. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  857. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  858. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  859. };
  860. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  861. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  862. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  863. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  864. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  865. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  866. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  867. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  868. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  869. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  870. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  871. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  872. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  873. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  874. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  875. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  876. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  877. };
  878. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  879. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  880. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  881. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  882. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  883. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  884. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  885. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  886. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  887. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  888. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  889. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  890. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  891. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  892. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  893. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  894. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  895. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  896. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  897. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  898. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  899. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  900. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  901. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  902. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  903. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  904. tx_macro_enable_micbias,
  905. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  906. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  907. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  908. SND_SOC_DAPM_POST_PMD),
  909. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  910. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  911. SND_SOC_DAPM_POST_PMD),
  912. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  913. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  914. SND_SOC_DAPM_POST_PMD),
  915. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  916. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  917. SND_SOC_DAPM_POST_PMD),
  918. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  919. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  920. SND_SOC_DAPM_POST_PMD),
  921. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  922. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  923. SND_SOC_DAPM_POST_PMD),
  924. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  925. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  926. SND_SOC_DAPM_POST_PMD),
  927. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  928. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  929. SND_SOC_DAPM_POST_PMD),
  930. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  931. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  932. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  933. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  934. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  935. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  936. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  937. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  938. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  939. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  940. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  941. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  942. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  943. TX_MACRO_DEC0, 0,
  944. &tx_dec0_mux, tx_macro_enable_dec,
  945. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  946. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  947. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  948. TX_MACRO_DEC1, 0,
  949. &tx_dec1_mux, tx_macro_enable_dec,
  950. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  951. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  952. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  953. TX_MACRO_DEC2, 0,
  954. &tx_dec2_mux, tx_macro_enable_dec,
  955. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  956. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  957. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  958. TX_MACRO_DEC3, 0,
  959. &tx_dec3_mux, tx_macro_enable_dec,
  960. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  961. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  962. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  963. TX_MACRO_DEC4, 0,
  964. &tx_dec4_mux, tx_macro_enable_dec,
  965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  966. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  967. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  968. TX_MACRO_DEC5, 0,
  969. &tx_dec5_mux, tx_macro_enable_dec,
  970. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  971. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  972. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  973. TX_MACRO_DEC6, 0,
  974. &tx_dec6_mux, tx_macro_enable_dec,
  975. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  976. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  977. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  978. TX_MACRO_DEC7, 0,
  979. &tx_dec7_mux, tx_macro_enable_dec,
  980. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  981. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  982. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  983. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  984. };
  985. static const struct snd_soc_dapm_route tx_audio_map[] = {
  986. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  987. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  988. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  989. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  990. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  991. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  992. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  993. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  994. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  995. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  996. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  997. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  998. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  999. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1000. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1001. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1002. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1003. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1004. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1005. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1006. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1007. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1008. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1009. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1010. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1011. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1012. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1013. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1014. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1015. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1016. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1017. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1018. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1019. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1020. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1021. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1022. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1023. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1024. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1025. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1026. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1027. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1028. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1029. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1030. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1031. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1032. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1033. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1034. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1035. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1036. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1037. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1038. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1039. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1040. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1041. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1042. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1043. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1044. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1045. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1046. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1047. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1048. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1049. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1050. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1051. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1052. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1053. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1054. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1055. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1056. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1057. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1058. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1059. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1060. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1061. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1062. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1063. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1064. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1065. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1066. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1067. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1068. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1069. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1070. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1071. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1072. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1073. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1074. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1075. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1076. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1077. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1078. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1079. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1080. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1081. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1082. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1083. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1084. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1085. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1086. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1087. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1088. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1089. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1090. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1091. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1092. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1093. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1094. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1095. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1096. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1097. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1098. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1099. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1100. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1101. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1102. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1103. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1104. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1105. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1106. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1107. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1108. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1109. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1110. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1111. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1112. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1113. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1114. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1115. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1116. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1117. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1118. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1119. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1120. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1121. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1122. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1123. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1124. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1125. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1126. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1127. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1128. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1129. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1130. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1131. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1132. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1133. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1134. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1135. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1136. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1137. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1138. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1139. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1140. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1141. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1142. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1143. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1144. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1145. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1146. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1147. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1148. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1149. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1150. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1151. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1152. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1153. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1154. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1155. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1156. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1157. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1158. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1159. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1160. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1161. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1162. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1163. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1164. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1165. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1166. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1167. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1168. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1169. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1170. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1171. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1172. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1173. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1174. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1175. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1176. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1177. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1178. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1179. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1180. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1181. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1182. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1183. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1184. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1185. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1186. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1187. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1188. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1189. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1190. };
  1191. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1192. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1193. BOLERO_CDC_TX0_TX_VOL_CTL,
  1194. 0, -84, 40, digital_gain),
  1195. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1196. BOLERO_CDC_TX1_TX_VOL_CTL,
  1197. 0, -84, 40, digital_gain),
  1198. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1199. BOLERO_CDC_TX2_TX_VOL_CTL,
  1200. 0, -84, 40, digital_gain),
  1201. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1202. BOLERO_CDC_TX3_TX_VOL_CTL,
  1203. 0, -84, 40, digital_gain),
  1204. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1205. BOLERO_CDC_TX4_TX_VOL_CTL,
  1206. 0, -84, 40, digital_gain),
  1207. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1208. BOLERO_CDC_TX5_TX_VOL_CTL,
  1209. 0, -84, 40, digital_gain),
  1210. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1211. BOLERO_CDC_TX6_TX_VOL_CTL,
  1212. 0, -84, 40, digital_gain),
  1213. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1214. BOLERO_CDC_TX7_TX_VOL_CTL,
  1215. 0, -84, 40, digital_gain),
  1216. };
  1217. static int tx_macro_swrm_clock(void *handle, bool enable)
  1218. {
  1219. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1220. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1221. int ret = 0;
  1222. if (regmap == NULL) {
  1223. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1224. return -EINVAL;
  1225. }
  1226. mutex_lock(&tx_priv->swr_clk_lock);
  1227. dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
  1228. __func__, (enable ? "enable" : "disable"));
  1229. if (enable) {
  1230. if (tx_priv->swr_clk_users == 0) {
  1231. ret = tx_macro_mclk_enable(tx_priv, 1);
  1232. if (ret < 0) {
  1233. dev_err(tx_priv->dev,
  1234. "%s: request clock enable failed\n",
  1235. __func__);
  1236. goto exit;
  1237. }
  1238. regmap_update_bits(regmap,
  1239. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1240. 0x01, 0x01);
  1241. regmap_update_bits(regmap,
  1242. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1243. 0x1C, 0x0C);
  1244. msm_cdc_pinctrl_select_active_state(
  1245. tx_priv->tx_swr_gpio_p);
  1246. }
  1247. tx_priv->swr_clk_users++;
  1248. } else {
  1249. if (tx_priv->swr_clk_users <= 0) {
  1250. dev_err(tx_priv->dev,
  1251. "tx swrm clock users already 0\n");
  1252. tx_priv->swr_clk_users = 0;
  1253. goto exit;
  1254. }
  1255. tx_priv->swr_clk_users--;
  1256. if (tx_priv->swr_clk_users == 0) {
  1257. regmap_update_bits(regmap,
  1258. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1259. 0x01, 0x00);
  1260. msm_cdc_pinctrl_select_sleep_state(
  1261. tx_priv->tx_swr_gpio_p);
  1262. tx_macro_mclk_enable(tx_priv, 0);
  1263. }
  1264. }
  1265. dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
  1266. __func__, tx_priv->swr_clk_users);
  1267. exit:
  1268. mutex_unlock(&tx_priv->swr_clk_lock);
  1269. return ret;
  1270. }
  1271. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1272. struct tx_macro_priv *tx_priv)
  1273. {
  1274. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1275. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1276. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1277. mclk_rate % dmic_sample_rate != 0)
  1278. goto undefined_rate;
  1279. div_factor = mclk_rate / dmic_sample_rate;
  1280. switch (div_factor) {
  1281. case 2:
  1282. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1283. break;
  1284. case 3:
  1285. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1286. break;
  1287. case 4:
  1288. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1289. break;
  1290. case 6:
  1291. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1292. break;
  1293. case 8:
  1294. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1295. break;
  1296. case 16:
  1297. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1298. break;
  1299. default:
  1300. /* Any other DIV factor is invalid */
  1301. goto undefined_rate;
  1302. }
  1303. /* Valid dmic DIV factors */
  1304. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1305. __func__, div_factor, mclk_rate);
  1306. return dmic_sample_rate;
  1307. undefined_rate:
  1308. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1309. __func__, dmic_sample_rate, mclk_rate);
  1310. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1311. return dmic_sample_rate;
  1312. }
  1313. static int tx_macro_init(struct snd_soc_codec *codec)
  1314. {
  1315. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1316. int ret = 0, i = 0;
  1317. struct device *tx_dev = NULL;
  1318. struct tx_macro_priv *tx_priv = NULL;
  1319. tx_dev = bolero_get_device_ptr(codec->dev, TX_MACRO);
  1320. if (!tx_dev) {
  1321. dev_err(codec->dev,
  1322. "%s: null device for macro!\n", __func__);
  1323. return -EINVAL;
  1324. }
  1325. tx_priv = dev_get_drvdata(tx_dev);
  1326. if (!tx_priv) {
  1327. dev_err(codec->dev,
  1328. "%s: priv is null for macro!\n", __func__);
  1329. return -EINVAL;
  1330. }
  1331. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1332. ARRAY_SIZE(tx_macro_dapm_widgets));
  1333. if (ret < 0) {
  1334. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1335. return ret;
  1336. }
  1337. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1338. ARRAY_SIZE(tx_audio_map));
  1339. if (ret < 0) {
  1340. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1341. return ret;
  1342. }
  1343. ret = snd_soc_dapm_new_widgets(dapm->card);
  1344. if (ret < 0) {
  1345. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1346. return ret;
  1347. }
  1348. ret = snd_soc_add_codec_controls(codec, tx_macro_snd_controls,
  1349. ARRAY_SIZE(tx_macro_snd_controls));
  1350. if (ret < 0) {
  1351. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1352. return ret;
  1353. }
  1354. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1355. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1356. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1357. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1358. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1359. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1360. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC0");
  1361. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC1");
  1362. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC2");
  1363. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC3");
  1364. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC4");
  1365. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC5");
  1366. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC6");
  1367. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC7");
  1368. snd_soc_dapm_sync(dapm);
  1369. for (i = 0; i < NUM_DECIMATORS; i++) {
  1370. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1371. tx_priv->tx_hpf_work[i].decimator = i;
  1372. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1373. tx_macro_tx_hpf_corner_freq_callback);
  1374. }
  1375. for (i = 0; i < NUM_DECIMATORS; i++) {
  1376. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1377. tx_priv->tx_mute_dwork[i].decimator = i;
  1378. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1379. tx_macro_mute_update_callback);
  1380. }
  1381. tx_priv->codec = codec;
  1382. return 0;
  1383. }
  1384. static int tx_macro_deinit(struct snd_soc_codec *codec)
  1385. {
  1386. struct device *tx_dev = NULL;
  1387. struct tx_macro_priv *tx_priv = NULL;
  1388. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  1389. return -EINVAL;
  1390. tx_priv->codec = NULL;
  1391. return 0;
  1392. }
  1393. static void tx_macro_add_child_devices(struct work_struct *work)
  1394. {
  1395. struct tx_macro_priv *tx_priv = NULL;
  1396. struct platform_device *pdev = NULL;
  1397. struct device_node *node = NULL;
  1398. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1399. int ret = 0;
  1400. u16 count = 0, ctrl_num = 0;
  1401. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1402. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1403. bool tx_swr_master_node = false;
  1404. tx_priv = container_of(work, struct tx_macro_priv,
  1405. tx_macro_add_child_devices_work);
  1406. if (!tx_priv) {
  1407. pr_err("%s: Memory for tx_priv does not exist\n",
  1408. __func__);
  1409. return;
  1410. }
  1411. if (!tx_priv->dev) {
  1412. pr_err("%s: tx dev does not exist\n", __func__);
  1413. return;
  1414. }
  1415. if (!tx_priv->dev->of_node) {
  1416. dev_err(tx_priv->dev,
  1417. "%s: DT node for tx_priv does not exist\n", __func__);
  1418. return;
  1419. }
  1420. platdata = &tx_priv->swr_plat_data;
  1421. tx_priv->child_count = 0;
  1422. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1423. tx_swr_master_node = false;
  1424. if (strnstr(node->name, "tx_swr_master",
  1425. strlen("tx_swr_master")) != NULL)
  1426. tx_swr_master_node = true;
  1427. if (tx_swr_master_node)
  1428. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1429. (TX_MACRO_SWR_STRING_LEN - 1));
  1430. else
  1431. strlcpy(plat_dev_name, node->name,
  1432. (TX_MACRO_SWR_STRING_LEN - 1));
  1433. pdev = platform_device_alloc(plat_dev_name, -1);
  1434. if (!pdev) {
  1435. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1436. __func__);
  1437. ret = -ENOMEM;
  1438. goto err;
  1439. }
  1440. pdev->dev.parent = tx_priv->dev;
  1441. pdev->dev.of_node = node;
  1442. if (tx_swr_master_node) {
  1443. ret = platform_device_add_data(pdev, platdata,
  1444. sizeof(*platdata));
  1445. if (ret) {
  1446. dev_err(&pdev->dev,
  1447. "%s: cannot add plat data ctrl:%d\n",
  1448. __func__, ctrl_num);
  1449. goto fail_pdev_add;
  1450. }
  1451. }
  1452. ret = platform_device_add(pdev);
  1453. if (ret) {
  1454. dev_err(&pdev->dev,
  1455. "%s: Cannot add platform device\n",
  1456. __func__);
  1457. goto fail_pdev_add;
  1458. }
  1459. if (tx_swr_master_node) {
  1460. temp = krealloc(swr_ctrl_data,
  1461. (ctrl_num + 1) * sizeof(
  1462. struct tx_macro_swr_ctrl_data),
  1463. GFP_KERNEL);
  1464. if (!temp) {
  1465. ret = -ENOMEM;
  1466. goto fail_pdev_add;
  1467. }
  1468. swr_ctrl_data = temp;
  1469. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  1470. ctrl_num++;
  1471. dev_dbg(&pdev->dev,
  1472. "%s: Added soundwire ctrl device(s)\n",
  1473. __func__);
  1474. tx_priv->swr_ctrl_data = swr_ctrl_data;
  1475. }
  1476. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  1477. tx_priv->pdev_child_devices[
  1478. tx_priv->child_count++] = pdev;
  1479. else
  1480. goto err;
  1481. }
  1482. return;
  1483. fail_pdev_add:
  1484. for (count = 0; count < tx_priv->child_count; count++)
  1485. platform_device_put(tx_priv->pdev_child_devices[count]);
  1486. err:
  1487. return;
  1488. }
  1489. static void tx_macro_init_ops(struct macro_ops *ops,
  1490. char __iomem *tx_io_base)
  1491. {
  1492. memset(ops, 0, sizeof(struct macro_ops));
  1493. ops->init = tx_macro_init;
  1494. ops->exit = tx_macro_deinit;
  1495. ops->io_base = tx_io_base;
  1496. ops->dai_ptr = tx_macro_dai;
  1497. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  1498. ops->mclk_fn = tx_macro_mclk_ctrl;
  1499. ops->event_handler = tx_macro_event_handler;
  1500. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  1501. }
  1502. static int tx_macro_probe(struct platform_device *pdev)
  1503. {
  1504. struct macro_ops ops = {0};
  1505. struct tx_macro_priv *tx_priv = NULL;
  1506. u32 tx_base_addr = 0, sample_rate = 0;
  1507. char __iomem *tx_io_base = NULL;
  1508. struct clk *tx_core_clk = NULL, *tx_npl_clk = NULL;
  1509. int ret = 0;
  1510. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1511. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  1512. GFP_KERNEL);
  1513. if (!tx_priv)
  1514. return -ENOMEM;
  1515. platform_set_drvdata(pdev, tx_priv);
  1516. tx_priv->dev = &pdev->dev;
  1517. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1518. &tx_base_addr);
  1519. if (ret) {
  1520. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1521. __func__, "reg");
  1522. return ret;
  1523. }
  1524. dev_set_drvdata(&pdev->dev, tx_priv);
  1525. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1526. "qcom,tx-swr-gpios", 0);
  1527. if (!tx_priv->tx_swr_gpio_p) {
  1528. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1529. __func__);
  1530. return -EINVAL;
  1531. }
  1532. tx_io_base = devm_ioremap(&pdev->dev,
  1533. tx_base_addr, TX_MACRO_MAX_OFFSET);
  1534. if (!tx_io_base) {
  1535. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1536. return -ENOMEM;
  1537. }
  1538. tx_priv->tx_io_base = tx_io_base;
  1539. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1540. &sample_rate);
  1541. if (ret) {
  1542. dev_err(&pdev->dev,
  1543. "%s: could not find sample_rate entry in dt\n",
  1544. __func__);
  1545. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1546. } else {
  1547. if (tx_macro_validate_dmic_sample_rate(
  1548. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1549. return -EINVAL;
  1550. }
  1551. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  1552. tx_macro_add_child_devices);
  1553. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  1554. tx_priv->swr_plat_data.read = NULL;
  1555. tx_priv->swr_plat_data.write = NULL;
  1556. tx_priv->swr_plat_data.bulk_write = NULL;
  1557. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  1558. tx_priv->swr_plat_data.handle_irq = NULL;
  1559. /* Register MCLK for tx macro */
  1560. tx_core_clk = devm_clk_get(&pdev->dev, "tx_core_clk");
  1561. if (IS_ERR(tx_core_clk)) {
  1562. ret = PTR_ERR(tx_core_clk);
  1563. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  1564. __func__, "tx_core_clk", ret);
  1565. return ret;
  1566. }
  1567. tx_priv->tx_core_clk = tx_core_clk;
  1568. /* Register npl clk for soundwire */
  1569. tx_npl_clk = devm_clk_get(&pdev->dev, "tx_npl_clk");
  1570. if (IS_ERR(tx_npl_clk)) {
  1571. ret = PTR_ERR(tx_npl_clk);
  1572. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  1573. __func__, "tx_npl_clk", ret);
  1574. return ret;
  1575. }
  1576. tx_priv->tx_npl_clk = tx_npl_clk;
  1577. mutex_init(&tx_priv->mclk_lock);
  1578. mutex_init(&tx_priv->swr_clk_lock);
  1579. tx_macro_init_ops(&ops, tx_io_base);
  1580. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  1581. if (ret) {
  1582. dev_err(&pdev->dev,
  1583. "%s: register macro failed\n", __func__);
  1584. goto err_reg_macro;
  1585. }
  1586. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  1587. return 0;
  1588. err_reg_macro:
  1589. mutex_destroy(&tx_priv->mclk_lock);
  1590. mutex_destroy(&tx_priv->swr_clk_lock);
  1591. return ret;
  1592. }
  1593. static int tx_macro_remove(struct platform_device *pdev)
  1594. {
  1595. struct tx_macro_priv *tx_priv = NULL;
  1596. u16 count = 0;
  1597. tx_priv = platform_get_drvdata(pdev);
  1598. if (!tx_priv)
  1599. return -EINVAL;
  1600. kfree(tx_priv->swr_ctrl_data);
  1601. for (count = 0; count < tx_priv->child_count &&
  1602. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  1603. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  1604. mutex_destroy(&tx_priv->mclk_lock);
  1605. mutex_destroy(&tx_priv->swr_clk_lock);
  1606. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  1607. return 0;
  1608. }
  1609. static const struct of_device_id tx_macro_dt_match[] = {
  1610. {.compatible = "qcom,tx-macro"},
  1611. {}
  1612. };
  1613. static struct platform_driver tx_macro_driver = {
  1614. .driver = {
  1615. .name = "tx_macro",
  1616. .owner = THIS_MODULE,
  1617. .of_match_table = tx_macro_dt_match,
  1618. },
  1619. .probe = tx_macro_probe,
  1620. .remove = tx_macro_remove,
  1621. };
  1622. module_platform_driver(tx_macro_driver);
  1623. MODULE_DESCRIPTION("TX macro driver");
  1624. MODULE_LICENSE("GPL v2");