htt.h 997 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. */
  243. #define HTT_CURRENT_VERSION_MAJOR 3
  244. #define HTT_CURRENT_VERSION_MINOR 120
  245. #define HTT_NUM_TX_FRAG_DESC 1024
  246. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  247. #define HTT_CHECK_SET_VAL(field, val) \
  248. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  249. /* macros to assist in sign-extending fields from HTT messages */
  250. #define HTT_SIGN_BIT_MASK(field) \
  251. ((field ## _M + (1 << field ## _S)) >> 1)
  252. #define HTT_SIGN_BIT(_val, field) \
  253. (_val & HTT_SIGN_BIT_MASK(field))
  254. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  255. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  256. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  257. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  258. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  259. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  260. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  261. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  262. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  263. /*
  264. * TEMPORARY:
  265. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  266. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  267. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  268. * updated.
  269. */
  270. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  271. /*
  272. * TEMPORARY:
  273. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  274. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  275. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  276. * updated.
  277. */
  278. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  279. /**
  280. * htt_dbg_stats_type -
  281. * bit positions for each stats type within a stats type bitmask
  282. * The bitmask contains 24 bits.
  283. */
  284. enum htt_dbg_stats_type {
  285. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  286. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  287. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  288. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  289. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  290. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  291. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  292. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  293. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  294. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  295. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  296. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  297. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  298. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  299. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  300. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  301. /* bits 16-23 currently reserved */
  302. /* keep this last */
  303. HTT_DBG_NUM_STATS
  304. };
  305. /*=== HTT option selection TLVs ===
  306. * Certain HTT messages have alternatives or options.
  307. * For such cases, the host and target need to agree on which option to use.
  308. * Option specification TLVs can be appended to the VERSION_REQ and
  309. * VERSION_CONF messages to select options other than the default.
  310. * These TLVs are entirely optional - if they are not provided, there is a
  311. * well-defined default for each option. If they are provided, they can be
  312. * provided in any order. Each TLV can be present or absent independent of
  313. * the presence / absence of other TLVs.
  314. *
  315. * The HTT option selection TLVs use the following format:
  316. * |31 16|15 8|7 0|
  317. * |---------------------------------+----------------+----------------|
  318. * | value (payload) | length | tag |
  319. * |-------------------------------------------------------------------|
  320. * The value portion need not be only 2 bytes; it can be extended by any
  321. * integer number of 4-byte units. The total length of the TLV, including
  322. * the tag and length fields, must be a multiple of 4 bytes. The length
  323. * field specifies the total TLV size in 4-byte units. Thus, the typical
  324. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  325. * field, would store 0x1 in its length field, to show that the TLV occupies
  326. * a single 4-byte unit.
  327. */
  328. /*--- TLV header format - applies to all HTT option TLVs ---*/
  329. enum HTT_OPTION_TLV_TAGS {
  330. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  331. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  332. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  333. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  334. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  335. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  336. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  337. };
  338. #define HTT_TCL_METADATA_VER_SZ 4
  339. PREPACK struct htt_option_tlv_header_t {
  340. A_UINT8 tag;
  341. A_UINT8 length;
  342. } POSTPACK;
  343. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  344. #define HTT_OPTION_TLV_TAG_S 0
  345. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  346. #define HTT_OPTION_TLV_LENGTH_S 8
  347. /*
  348. * value0 - 16 bit value field stored in word0
  349. * The TLV's value field may be longer than 2 bytes, in which case
  350. * the remainder of the value is stored in word1, word2, etc.
  351. */
  352. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  353. #define HTT_OPTION_TLV_VALUE0_S 16
  354. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  355. do { \
  356. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  357. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  358. } while (0)
  359. #define HTT_OPTION_TLV_TAG_GET(word) \
  360. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  361. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  362. do { \
  363. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  364. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  365. } while (0)
  366. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  367. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  368. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  369. do { \
  370. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  371. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  372. } while (0)
  373. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  374. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  375. /*--- format of specific HTT option TLVs ---*/
  376. /*
  377. * HTT option TLV for specifying LL bus address size
  378. * Some chips require bus addresses used by the target to access buffers
  379. * within the host's memory to be 32 bits; others require bus addresses
  380. * used by the target to access buffers within the host's memory to be
  381. * 64 bits.
  382. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  383. * a suffix to the VERSION_CONF message to specify which bus address format
  384. * the target requires.
  385. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  386. * default to providing bus addresses to the target in 32-bit format.
  387. */
  388. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  389. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  390. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  391. };
  392. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  393. struct htt_option_tlv_header_t hdr;
  394. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  395. } POSTPACK;
  396. /*
  397. * HTT option TLV for specifying whether HL systems should indicate
  398. * over-the-air tx completion for individual frames, or should instead
  399. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  400. * requests an OTA tx completion for a particular tx frame.
  401. * This option does not apply to LL systems, where the TX_COMPL_IND
  402. * is mandatory.
  403. * This option is primarily intended for HL systems in which the tx frame
  404. * downloads over the host --> target bus are as slow as or slower than
  405. * the transmissions over the WLAN PHY. For cases where the bus is faster
  406. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  407. * and consequently will send one TX_COMPL_IND message that covers several
  408. * tx frames. For cases where the WLAN PHY is faster than the bus,
  409. * the target will end up transmitting very short A-MPDUs, and consequently
  410. * sending many TX_COMPL_IND messages, which each cover a very small number
  411. * of tx frames.
  412. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  413. * a suffix to the VERSION_REQ message to request whether the host desires to
  414. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  415. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  416. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  417. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  418. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  419. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  420. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  421. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  422. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  423. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  424. * TLV.
  425. */
  426. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  427. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  428. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  429. };
  430. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  431. struct htt_option_tlv_header_t hdr;
  432. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  433. } POSTPACK;
  434. /*
  435. * HTT option TLV for specifying how many tx queue groups the target
  436. * may establish.
  437. * This TLV specifies the maximum value the target may send in the
  438. * txq_group_id field of any TXQ_GROUP information elements sent by
  439. * the target to the host. This allows the host to pre-allocate an
  440. * appropriate number of tx queue group structs.
  441. *
  442. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  443. * a suffix to the VERSION_REQ message to specify whether the host supports
  444. * tx queue groups at all, and if so if there is any limit on the number of
  445. * tx queue groups that the host supports.
  446. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  447. * a suffix to the VERSION_CONF message. If the host has specified in the
  448. * VER_REQ message a limit on the number of tx queue groups the host can
  449. * support, the target shall limit its specification of the maximum tx groups
  450. * to be no larger than this host-specified limit.
  451. *
  452. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  453. * shall preallocate 4 tx queue group structs, and the target shall not
  454. * specify a txq_group_id larger than 3.
  455. */
  456. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  457. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  458. /*
  459. * values 1 through N specify the max number of tx queue groups
  460. * the sender supports
  461. */
  462. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  463. };
  464. /* TEMPORARY backwards-compatibility alias for a typo fix -
  465. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  466. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  467. * to support the old name (with the typo) until all references to the
  468. * old name are replaced with the new name.
  469. */
  470. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  471. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  472. struct htt_option_tlv_header_t hdr;
  473. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  474. } POSTPACK;
  475. /*
  476. * HTT option TLV for specifying whether the target supports an extended
  477. * version of the HTT tx descriptor. If the target provides this TLV
  478. * and specifies in the TLV that the target supports an extended version
  479. * of the HTT tx descriptor, the target must check the "extension" bit in
  480. * the HTT tx descriptor, and if the extension bit is set, to expect a
  481. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  482. * descriptor. Furthermore, the target must provide room for the HTT
  483. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  484. * This option is intended for systems where the host needs to explicitly
  485. * control the transmission parameters such as tx power for individual
  486. * tx frames.
  487. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  488. * as a suffix to the VERSION_CONF message to explicitly specify whether
  489. * the target supports the HTT tx MSDU extension descriptor.
  490. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  491. * by the host as lack of target support for the HTT tx MSDU extension
  492. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  493. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  494. * the HTT tx MSDU extension descriptor.
  495. * The host is not required to provide the HTT tx MSDU extension descriptor
  496. * just because the target supports it; the target must check the
  497. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  498. * extension descriptor is present.
  499. */
  500. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  501. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  502. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  503. };
  504. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  505. struct htt_option_tlv_header_t hdr;
  506. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  507. } POSTPACK;
  508. /*
  509. * For the tcl data command V2 and higher support added a new
  510. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  511. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  512. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  513. * HTT option TLV for specifying which version of the TCL metadata struct
  514. * should be used:
  515. * V1 -> use htt_tx_tcl_metadata struct
  516. * V2 -> use htt_tx_tcl_metadata_v2 struct
  517. * Old FW will only support V1.
  518. * New FW will support V2. New FW will still support V1, at least during
  519. * a transition period.
  520. * Similarly, old host will only support V1, and new host will support V1 + V2.
  521. *
  522. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  523. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  524. * of TCL metadata the host supports. If the host doesn't provide a
  525. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  526. * is implicitly understood that the host only supports V1.
  527. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  528. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  529. * the host shall use. The target shall only select one of the versions
  530. * supported by the host. If the target doesn't provide a
  531. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  532. * is implicitly understood that the V1 TCL metadata shall be used.
  533. */
  534. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  535. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  536. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  537. };
  538. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  539. struct htt_option_tlv_header_t hdr;
  540. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  541. } POSTPACK;
  542. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  543. HTT_OPTION_TLV_VALUE0_SET(word, value)
  544. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  545. HTT_OPTION_TLV_VALUE0_GET(word)
  546. typedef struct {
  547. union {
  548. /* BIT [11 : 0] :- tag
  549. * BIT [23 : 12] :- length
  550. * BIT [31 : 24] :- reserved
  551. */
  552. A_UINT32 tag__length;
  553. /*
  554. * The following struct is not endian-portable.
  555. * It is suitable for use within the target, which is known to be
  556. * little-endian.
  557. * The host should use the above endian-portable macros to access
  558. * the tag and length bitfields in an endian-neutral manner.
  559. */
  560. struct {
  561. A_UINT32 tag : 12, /* BIT [11 : 0] */
  562. length : 12, /* BIT [23 : 12] */
  563. reserved : 8; /* BIT [31 : 24] */
  564. };
  565. };
  566. } htt_tlv_hdr_t;
  567. /** HTT stats TLV tag values */
  568. typedef enum {
  569. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  570. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  571. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  572. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  573. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  574. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  575. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  576. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  577. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  578. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  579. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  580. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  581. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  582. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  583. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  584. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  585. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  586. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  587. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  588. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  589. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  590. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  591. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  592. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  593. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  594. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  595. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  596. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  597. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  598. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  599. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  600. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  601. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  602. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  603. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  604. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  605. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  606. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  607. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  608. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  609. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  610. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  611. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  612. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  613. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  614. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  615. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  616. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  617. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  618. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  619. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  620. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  621. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  622. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  623. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  624. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  625. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  626. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  627. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  628. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  629. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  630. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  631. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  632. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  633. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  634. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  635. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  636. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  637. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  638. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  639. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  640. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  641. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  642. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  643. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  644. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  645. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  646. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  647. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  648. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  649. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  650. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  651. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  652. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  653. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  654. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  655. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  656. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  657. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  658. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  659. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  660. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  661. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  662. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  663. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  664. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  665. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  666. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  667. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  668. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  669. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  670. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  671. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  672. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  673. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  674. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  675. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  676. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  677. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  678. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  679. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  680. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  681. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  682. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  683. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  684. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  685. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  686. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  687. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  688. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  689. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  690. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  691. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  692. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  693. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  694. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  695. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  696. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  697. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  698. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  699. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  700. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  701. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  702. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  703. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  704. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  705. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  706. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  707. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  708. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  709. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  710. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  711. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  712. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  713. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  714. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  715. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  716. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  717. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  718. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  719. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  720. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  721. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  722. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  723. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  724. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  725. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  726. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  727. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  728. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  729. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  730. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  731. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  732. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  733. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  734. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  735. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  736. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  737. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  738. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  739. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  740. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  741. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  742. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  743. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  744. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v */
  745. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  746. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  747. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  748. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  749. HTT_STATS_MAX_TAG,
  750. } htt_stats_tlv_tag_t;
  751. /* retain deprecated enum name as an alias for the current enum name */
  752. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  753. #define HTT_STATS_TLV_TAG_M 0x00000fff
  754. #define HTT_STATS_TLV_TAG_S 0
  755. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  756. #define HTT_STATS_TLV_LENGTH_S 12
  757. #define HTT_STATS_TLV_TAG_GET(_var) \
  758. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  759. HTT_STATS_TLV_TAG_S)
  760. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  761. do { \
  762. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  763. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  764. } while (0)
  765. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  766. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  767. HTT_STATS_TLV_LENGTH_S)
  768. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  769. do { \
  770. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  771. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  772. } while (0)
  773. /*=== host -> target messages ===============================================*/
  774. enum htt_h2t_msg_type {
  775. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  776. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  777. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  778. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  779. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  780. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  781. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  782. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  783. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  784. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  785. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  786. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  787. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  788. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  789. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  790. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  791. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  792. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  793. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  794. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  795. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  796. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  797. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  798. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  799. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  800. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  801. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  802. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  803. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  804. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  805. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  806. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  807. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  808. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  809. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  810. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  811. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  812. /* keep this last */
  813. HTT_H2T_NUM_MSGS
  814. };
  815. /*
  816. * HTT host to target message type -
  817. * stored in bits 7:0 of the first word of the message
  818. */
  819. #define HTT_H2T_MSG_TYPE_M 0xff
  820. #define HTT_H2T_MSG_TYPE_S 0
  821. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  822. do { \
  823. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  824. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  825. } while (0)
  826. #define HTT_H2T_MSG_TYPE_GET(word) \
  827. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  828. /**
  829. * @brief host -> target version number request message definition
  830. *
  831. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  832. *
  833. *
  834. * |31 24|23 16|15 8|7 0|
  835. * |----------------+----------------+----------------+----------------|
  836. * | reserved | msg type |
  837. * |-------------------------------------------------------------------|
  838. * : option request TLV (optional) |
  839. * :...................................................................:
  840. *
  841. * The VER_REQ message may consist of a single 4-byte word, or may be
  842. * extended with TLVs that specify which HTT options the host is requesting
  843. * from the target.
  844. * The following option TLVs may be appended to the VER_REQ message:
  845. * - HL_SUPPRESS_TX_COMPL_IND
  846. * - HL_MAX_TX_QUEUE_GROUPS
  847. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  848. * may be appended to the VER_REQ message (but only one TLV of each type).
  849. *
  850. * Header fields:
  851. * - MSG_TYPE
  852. * Bits 7:0
  853. * Purpose: identifies this as a version number request message
  854. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  855. */
  856. #define HTT_VER_REQ_BYTES 4
  857. /* TBDXXX: figure out a reasonable number */
  858. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  859. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  860. /**
  861. * @brief HTT tx MSDU descriptor
  862. *
  863. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  864. *
  865. * @details
  866. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  867. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  868. * the target firmware needs for the FW's tx processing, particularly
  869. * for creating the HW msdu descriptor.
  870. * The same HTT tx descriptor is used for HL and LL systems, though
  871. * a few fields within the tx descriptor are used only by LL or
  872. * only by HL.
  873. * The HTT tx descriptor is defined in two manners: by a struct with
  874. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  875. * definitions.
  876. * The target should use the struct def, for simplicitly and clarity,
  877. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  878. * neutral. Specifically, the host shall use the get/set macros built
  879. * around the mask + shift defs.
  880. */
  881. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  882. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  883. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  884. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  885. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  886. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  887. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  888. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  889. #define HTT_TX_VDEV_ID_WORD 0
  890. #define HTT_TX_VDEV_ID_MASK 0x3f
  891. #define HTT_TX_VDEV_ID_SHIFT 16
  892. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  893. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  894. #define HTT_TX_MSDU_LEN_DWORD 1
  895. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  896. /*
  897. * HTT_VAR_PADDR macros
  898. * Allow physical / bus addresses to be either a single 32-bit value,
  899. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  900. */
  901. #define HTT_VAR_PADDR32(var_name) \
  902. A_UINT32 var_name
  903. #define HTT_VAR_PADDR64_LE(var_name) \
  904. struct { \
  905. /* little-endian: lo precedes hi */ \
  906. A_UINT32 lo; \
  907. A_UINT32 hi; \
  908. } var_name
  909. /*
  910. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  911. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  912. * addresses are stored in a XXX-bit field.
  913. * This macro is used to define both htt_tx_msdu_desc32_t and
  914. * htt_tx_msdu_desc64_t structs.
  915. */
  916. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  917. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  918. { \
  919. /* DWORD 0: flags and meta-data */ \
  920. A_UINT32 \
  921. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  922. \
  923. /* pkt_subtype - \
  924. * Detailed specification of the tx frame contents, extending the \
  925. * general specification provided by pkt_type. \
  926. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  927. * pkt_type | pkt_subtype \
  928. * ============================================================== \
  929. * 802.3 | bit 0:3 - Reserved \
  930. * | bit 4: 0x0 - Copy-Engine Classification Results \
  931. * | not appended to the HTT message \
  932. * | 0x1 - Copy-Engine Classification Results \
  933. * | appended to the HTT message in the \
  934. * | format: \
  935. * | [HTT tx desc, frame header, \
  936. * | CE classification results] \
  937. * | The CE classification results begin \
  938. * | at the next 4-byte boundary after \
  939. * | the frame header. \
  940. * ------------+------------------------------------------------- \
  941. * Eth2 | bit 0:3 - Reserved \
  942. * | bit 4: 0x0 - Copy-Engine Classification Results \
  943. * | not appended to the HTT message \
  944. * | 0x1 - Copy-Engine Classification Results \
  945. * | appended to the HTT message. \
  946. * | See the above specification of the \
  947. * | CE classification results location. \
  948. * ------------+------------------------------------------------- \
  949. * native WiFi | bit 0:3 - Reserved \
  950. * | bit 4: 0x0 - Copy-Engine Classification Results \
  951. * | not appended to the HTT message \
  952. * | 0x1 - Copy-Engine Classification Results \
  953. * | appended to the HTT message. \
  954. * | See the above specification of the \
  955. * | CE classification results location. \
  956. * ------------+------------------------------------------------- \
  957. * mgmt | 0x0 - 802.11 MAC header absent \
  958. * | 0x1 - 802.11 MAC header present \
  959. * ------------+------------------------------------------------- \
  960. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  961. * | 0x1 - 802.11 MAC header present \
  962. * | bit 1: 0x0 - allow aggregation \
  963. * | 0x1 - don't allow aggregation \
  964. * | bit 2: 0x0 - perform encryption \
  965. * | 0x1 - don't perform encryption \
  966. * | bit 3: 0x0 - perform tx classification / queuing \
  967. * | 0x1 - don't perform tx classification; \
  968. * | insert the frame into the "misc" \
  969. * | tx queue \
  970. * | bit 4: 0x0 - Copy-Engine Classification Results \
  971. * | not appended to the HTT message \
  972. * | 0x1 - Copy-Engine Classification Results \
  973. * | appended to the HTT message. \
  974. * | See the above specification of the \
  975. * | CE classification results location. \
  976. */ \
  977. pkt_subtype: 5, \
  978. \
  979. /* pkt_type - \
  980. * General specification of the tx frame contents. \
  981. * The htt_pkt_type enum should be used to specify and check the \
  982. * value of this field. \
  983. */ \
  984. pkt_type: 3, \
  985. \
  986. /* vdev_id - \
  987. * ID for the vdev that is sending this tx frame. \
  988. * For certain non-standard packet types, e.g. pkt_type == raw \
  989. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  990. * This field is used primarily for determining where to queue \
  991. * broadcast and multicast frames. \
  992. */ \
  993. vdev_id: 6, \
  994. /* ext_tid - \
  995. * The extended traffic ID. \
  996. * If the TID is unknown, the extended TID is set to \
  997. * HTT_TX_EXT_TID_INVALID. \
  998. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  999. * value of the QoS TID. \
  1000. * If the tx frame is non-QoS data, then the extended TID is set to \
  1001. * HTT_TX_EXT_TID_NON_QOS. \
  1002. * If the tx frame is multicast or broadcast, then the extended TID \
  1003. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1004. */ \
  1005. ext_tid: 5, \
  1006. \
  1007. /* postponed - \
  1008. * This flag indicates whether the tx frame has been downloaded to \
  1009. * the target before but discarded by the target, and now is being \
  1010. * downloaded again; or if this is a new frame that is being \
  1011. * downloaded for the first time. \
  1012. * This flag allows the target to determine the correct order for \
  1013. * transmitting new vs. old frames. \
  1014. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1015. * This flag only applies to HL systems, since in LL systems, \
  1016. * the tx flow control is handled entirely within the target. \
  1017. */ \
  1018. postponed: 1, \
  1019. \
  1020. /* extension - \
  1021. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1022. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1023. * \
  1024. * 0x0 - no extension MSDU descriptor is present \
  1025. * 0x1 - an extension MSDU descriptor immediately follows the \
  1026. * regular MSDU descriptor \
  1027. */ \
  1028. extension: 1, \
  1029. \
  1030. /* cksum_offload - \
  1031. * This flag indicates whether checksum offload is enabled or not \
  1032. * for this frame. Target FW use this flag to turn on HW checksumming \
  1033. * 0x0 - No checksum offload \
  1034. * 0x1 - L3 header checksum only \
  1035. * 0x2 - L4 checksum only \
  1036. * 0x3 - L3 header checksum + L4 checksum \
  1037. */ \
  1038. cksum_offload: 2, \
  1039. \
  1040. /* tx_comp_req - \
  1041. * This flag indicates whether Tx Completion \
  1042. * from fw is required or not. \
  1043. * This flag is only relevant if tx completion is not \
  1044. * universally enabled. \
  1045. * For all LL systems, tx completion is mandatory, \
  1046. * so this flag will be irrelevant. \
  1047. * For HL systems tx completion is optional, but HL systems in which \
  1048. * the bus throughput exceeds the WLAN throughput will \
  1049. * probably want to always use tx completion, and thus \
  1050. * would not check this flag. \
  1051. * This flag is required when tx completions are not used universally, \
  1052. * but are still required for certain tx frames for which \
  1053. * an OTA delivery acknowledgment is needed by the host. \
  1054. * In practice, this would be for HL systems in which the \
  1055. * bus throughput is less than the WLAN throughput. \
  1056. * \
  1057. * 0x0 - Tx Completion Indication from Fw not required \
  1058. * 0x1 - Tx Completion Indication from Fw is required \
  1059. */ \
  1060. tx_compl_req: 1; \
  1061. \
  1062. \
  1063. /* DWORD 1: MSDU length and ID */ \
  1064. A_UINT32 \
  1065. len: 16, /* MSDU length, in bytes */ \
  1066. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1067. * and this id is used to calculate fragmentation \
  1068. * descriptor pointer inside the target based on \
  1069. * the base address, configured inside the target. \
  1070. */ \
  1071. \
  1072. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1073. /* frags_desc_ptr - \
  1074. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1075. * where the tx frame's fragments reside in memory. \
  1076. * This field only applies to LL systems, since in HL systems the \
  1077. * (degenerate single-fragment) fragmentation descriptor is created \
  1078. * within the target. \
  1079. */ \
  1080. _paddr__frags_desc_ptr_; \
  1081. \
  1082. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1083. /* \
  1084. * Peer ID : Target can use this value to know which peer-id packet \
  1085. * destined to. \
  1086. * It's intended to be specified by host in case of NAWDS. \
  1087. */ \
  1088. A_UINT16 peerid; \
  1089. \
  1090. /* \
  1091. * Channel frequency: This identifies the desired channel \
  1092. * frequency (in mhz) for tx frames. This is used by FW to help \
  1093. * determine when it is safe to transmit or drop frames for \
  1094. * off-channel operation. \
  1095. * The default value of zero indicates to FW that the corresponding \
  1096. * VDEV's home channel (if there is one) is the desired channel \
  1097. * frequency. \
  1098. */ \
  1099. A_UINT16 chanfreq; \
  1100. \
  1101. /* Reason reserved is commented is increasing the htt structure size \
  1102. * leads to some weird issues. \
  1103. * A_UINT32 reserved_dword3_bits0_31; \
  1104. */ \
  1105. } POSTPACK
  1106. /* define a htt_tx_msdu_desc32_t type */
  1107. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1108. /* define a htt_tx_msdu_desc64_t type */
  1109. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1110. /*
  1111. * Make htt_tx_msdu_desc_t be an alias for either
  1112. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1113. */
  1114. #if HTT_PADDR64
  1115. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1116. #else
  1117. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1118. #endif
  1119. /* decriptor information for Management frame*/
  1120. /*
  1121. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1122. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1123. */
  1124. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1125. extern A_UINT32 mgmt_hdr_len;
  1126. PREPACK struct htt_mgmt_tx_desc_t {
  1127. A_UINT32 msg_type;
  1128. #if HTT_PADDR64
  1129. A_UINT64 frag_paddr; /* DMAble address of the data */
  1130. #else
  1131. A_UINT32 frag_paddr; /* DMAble address of the data */
  1132. #endif
  1133. A_UINT32 desc_id; /* returned to host during completion
  1134. * to free the meory*/
  1135. A_UINT32 len; /* Fragment length */
  1136. A_UINT32 vdev_id; /* virtual device ID*/
  1137. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1138. } POSTPACK;
  1139. PREPACK struct htt_mgmt_tx_compl_ind {
  1140. A_UINT32 desc_id;
  1141. A_UINT32 status;
  1142. } POSTPACK;
  1143. /*
  1144. * This SDU header size comes from the summation of the following:
  1145. * 1. Max of:
  1146. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1147. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1148. * b. 802.11 header, for raw frames: 36 bytes
  1149. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1150. * QoS header, HT header)
  1151. * c. 802.3 header, for ethernet frames: 14 bytes
  1152. * (destination address, source address, ethertype / length)
  1153. * 2. Max of:
  1154. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1155. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1156. * 3. 802.1Q VLAN header: 4 bytes
  1157. * 4. LLC/SNAP header: 8 bytes
  1158. */
  1159. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1160. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1161. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1162. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1163. A_COMPILE_TIME_ASSERT(
  1164. htt_encap_hdr_size_max_check_nwifi,
  1165. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1166. A_COMPILE_TIME_ASSERT(
  1167. htt_encap_hdr_size_max_check_enet,
  1168. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1169. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1170. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1171. #define HTT_TX_HDR_SIZE_802_1Q 4
  1172. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1173. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1174. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1175. HTT_TX_HDR_SIZE_802_1Q + \
  1176. HTT_TX_HDR_SIZE_LLC_SNAP)
  1177. #define HTT_HL_TX_FRM_HDR_LEN \
  1178. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1179. #define HTT_LL_TX_FRM_HDR_LEN \
  1180. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1181. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1182. /* dword 0 */
  1183. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1184. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1185. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1186. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1187. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1188. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1189. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1190. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1191. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1192. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1193. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1194. #define HTT_TX_DESC_PKT_TYPE_S 13
  1195. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1196. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1197. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1198. #define HTT_TX_DESC_VDEV_ID_S 16
  1199. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1200. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1201. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1202. #define HTT_TX_DESC_EXT_TID_S 22
  1203. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1204. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1205. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1206. #define HTT_TX_DESC_POSTPONED_S 27
  1207. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1208. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1209. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1210. #define HTT_TX_DESC_EXTENSION_S 28
  1211. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1212. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1213. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1214. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1215. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1216. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1217. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1218. #define HTT_TX_DESC_TX_COMP_S 31
  1219. /* dword 1 */
  1220. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1221. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1222. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1223. #define HTT_TX_DESC_FRM_LEN_S 0
  1224. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1225. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1226. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1227. #define HTT_TX_DESC_FRM_ID_S 16
  1228. /* dword 2 */
  1229. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1230. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1231. /* for systems using 64-bit format for bus addresses */
  1232. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1233. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1234. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1235. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1236. /* for systems using 32-bit format for bus addresses */
  1237. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1238. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1239. /* dword 3 */
  1240. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1241. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1242. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1243. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1244. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1245. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1246. #if HTT_PADDR64
  1247. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1248. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1249. #else
  1250. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1251. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1252. #endif
  1253. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1254. #define HTT_TX_DESC_PEER_ID_S 0
  1255. /*
  1256. * TEMPORARY:
  1257. * The original definitions for the PEER_ID fields contained typos
  1258. * (with _DESC_PADDR appended to this PEER_ID field name).
  1259. * Retain deprecated original names for PEER_ID fields until all code that
  1260. * refers to them has been updated.
  1261. */
  1262. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1263. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1264. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1265. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1266. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1267. HTT_TX_DESC_PEER_ID_M
  1268. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1269. HTT_TX_DESC_PEER_ID_S
  1270. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1271. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1272. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1273. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1274. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1275. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1276. #if HTT_PADDR64
  1277. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1278. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1279. #else
  1280. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1281. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1282. #endif
  1283. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1284. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1285. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1286. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1287. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1288. do { \
  1289. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1290. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1291. } while (0)
  1292. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1293. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1294. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1295. do { \
  1296. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1297. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1298. } while (0)
  1299. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1300. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1301. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1302. do { \
  1303. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1304. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1305. } while (0)
  1306. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1307. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1308. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1309. do { \
  1310. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1311. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1312. } while (0)
  1313. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1314. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1315. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1316. do { \
  1317. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1318. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1319. } while (0)
  1320. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1321. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1322. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1323. do { \
  1324. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1325. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1326. } while (0)
  1327. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1328. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1329. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1330. do { \
  1331. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1332. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1333. } while (0)
  1334. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1335. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1336. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1337. do { \
  1338. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1339. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1340. } while (0)
  1341. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1342. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1343. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1344. do { \
  1345. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1346. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1347. } while (0)
  1348. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1349. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1350. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1351. do { \
  1352. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1353. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1354. } while (0)
  1355. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1356. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1357. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1358. do { \
  1359. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1360. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1361. } while (0)
  1362. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1363. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1364. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1365. do { \
  1366. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1367. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1368. } while (0)
  1369. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1370. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1371. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1372. do { \
  1373. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1374. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1375. } while (0)
  1376. /* enums used in the HTT tx MSDU extension descriptor */
  1377. enum {
  1378. htt_tx_guard_interval_regular = 0,
  1379. htt_tx_guard_interval_short = 1,
  1380. };
  1381. enum {
  1382. htt_tx_preamble_type_ofdm = 0,
  1383. htt_tx_preamble_type_cck = 1,
  1384. htt_tx_preamble_type_ht = 2,
  1385. htt_tx_preamble_type_vht = 3,
  1386. };
  1387. enum {
  1388. htt_tx_bandwidth_5MHz = 0,
  1389. htt_tx_bandwidth_10MHz = 1,
  1390. htt_tx_bandwidth_20MHz = 2,
  1391. htt_tx_bandwidth_40MHz = 3,
  1392. htt_tx_bandwidth_80MHz = 4,
  1393. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1394. };
  1395. /**
  1396. * @brief HTT tx MSDU extension descriptor
  1397. * @details
  1398. * If the target supports HTT tx MSDU extension descriptors, the host has
  1399. * the option of appending the following struct following the regular
  1400. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1401. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1402. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1403. * tx specs for each frame.
  1404. */
  1405. PREPACK struct htt_tx_msdu_desc_ext_t {
  1406. /* DWORD 0: flags */
  1407. A_UINT32
  1408. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1409. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1410. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1411. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1412. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1413. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1414. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1415. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1416. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1417. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1418. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1419. /* DWORD 1: tx power, tx rate, tx BW */
  1420. A_UINT32
  1421. /* pwr -
  1422. * Specify what power the tx frame needs to be transmitted at.
  1423. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1424. * The value needs to be appropriately sign-extended when extracting
  1425. * the value from the message and storing it in a variable that is
  1426. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1427. * automatically handles this sign-extension.)
  1428. * If the transmission uses multiple tx chains, this power spec is
  1429. * the total transmit power, assuming incoherent combination of
  1430. * per-chain power to produce the total power.
  1431. */
  1432. pwr: 8,
  1433. /* mcs_mask -
  1434. * Specify the allowable values for MCS index (modulation and coding)
  1435. * to use for transmitting the frame.
  1436. *
  1437. * For HT / VHT preamble types, this mask directly corresponds to
  1438. * the HT or VHT MCS indices that are allowed. For each bit N set
  1439. * within the mask, MCS index N is allowed for transmitting the frame.
  1440. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1441. * rates versus OFDM rates, so the host has the option of specifying
  1442. * that the target must transmit the frame with CCK or OFDM rates
  1443. * (not HT or VHT), but leaving the decision to the target whether
  1444. * to use CCK or OFDM.
  1445. *
  1446. * For CCK and OFDM, the bits within this mask are interpreted as
  1447. * follows:
  1448. * bit 0 -> CCK 1 Mbps rate is allowed
  1449. * bit 1 -> CCK 2 Mbps rate is allowed
  1450. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1451. * bit 3 -> CCK 11 Mbps rate is allowed
  1452. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1453. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1454. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1455. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1456. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1457. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1458. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1459. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1460. *
  1461. * The MCS index specification needs to be compatible with the
  1462. * bandwidth mask specification. For example, a MCS index == 9
  1463. * specification is inconsistent with a preamble type == VHT,
  1464. * Nss == 1, and channel bandwidth == 20 MHz.
  1465. *
  1466. * Furthermore, the host has only a limited ability to specify to
  1467. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1468. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1469. */
  1470. mcs_mask: 12,
  1471. /* nss_mask -
  1472. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1473. * Each bit in this mask corresponds to a Nss value:
  1474. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1475. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1476. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1477. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1478. * The values in the Nss mask must be suitable for the recipient, e.g.
  1479. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1480. * recipient which only supports 2x2 MIMO.
  1481. */
  1482. nss_mask: 4,
  1483. /* guard_interval -
  1484. * Specify a htt_tx_guard_interval enum value to indicate whether
  1485. * the transmission should use a regular guard interval or a
  1486. * short guard interval.
  1487. */
  1488. guard_interval: 1,
  1489. /* preamble_type_mask -
  1490. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1491. * may choose from for transmitting this frame.
  1492. * The bits in this mask correspond to the values in the
  1493. * htt_tx_preamble_type enum. For example, to allow the target
  1494. * to transmit the frame as either CCK or OFDM, this field would
  1495. * be set to
  1496. * (1 << htt_tx_preamble_type_ofdm) |
  1497. * (1 << htt_tx_preamble_type_cck)
  1498. */
  1499. preamble_type_mask: 4,
  1500. reserved1_31_29: 3; /* unused, set to 0x0 */
  1501. /* DWORD 2: tx chain mask, tx retries */
  1502. A_UINT32
  1503. /* chain_mask - specify which chains to transmit from */
  1504. chain_mask: 4,
  1505. /* retry_limit -
  1506. * Specify the maximum number of transmissions, including the
  1507. * initial transmission, to attempt before giving up if no ack
  1508. * is received.
  1509. * If the tx rate is specified, then all retries shall use the
  1510. * same rate as the initial transmission.
  1511. * If no tx rate is specified, the target can choose whether to
  1512. * retain the original rate during the retransmissions, or to
  1513. * fall back to a more robust rate.
  1514. */
  1515. retry_limit: 4,
  1516. /* bandwidth_mask -
  1517. * Specify what channel widths may be used for the transmission.
  1518. * A value of zero indicates "don't care" - the target may choose
  1519. * the transmission bandwidth.
  1520. * The bits within this mask correspond to the htt_tx_bandwidth
  1521. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1522. * The bandwidth_mask must be consistent with the preamble_type_mask
  1523. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1524. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1525. */
  1526. bandwidth_mask: 6,
  1527. reserved2_31_14: 18; /* unused, set to 0x0 */
  1528. /* DWORD 3: tx expiry time (TSF) LSBs */
  1529. A_UINT32 expire_tsf_lo;
  1530. /* DWORD 4: tx expiry time (TSF) MSBs */
  1531. A_UINT32 expire_tsf_hi;
  1532. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1533. } POSTPACK;
  1534. /* DWORD 0 */
  1535. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1536. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1537. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1538. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1539. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1540. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1541. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1542. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1543. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1544. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1545. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1546. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1547. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1548. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1549. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1550. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1551. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1552. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1553. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1554. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1555. /* DWORD 1 */
  1556. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1557. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1558. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1559. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1560. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1561. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1562. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1563. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1564. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1565. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1566. /* DWORD 2 */
  1567. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1568. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1569. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1570. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1571. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1572. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1573. /* DWORD 0 */
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1575. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1576. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1578. do { \
  1579. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1580. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1581. } while (0)
  1582. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1583. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1584. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1586. do { \
  1587. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1588. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1589. } while (0)
  1590. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1591. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1592. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1593. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1594. do { \
  1595. HTT_CHECK_SET_VAL( \
  1596. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1597. ((_var) |= ((_val) \
  1598. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1599. } while (0)
  1600. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1601. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1602. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1603. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1604. do { \
  1605. HTT_CHECK_SET_VAL( \
  1606. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1607. ((_var) |= ((_val) \
  1608. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1609. } while (0)
  1610. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1611. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1612. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1613. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1614. do { \
  1615. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1616. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1617. } while (0)
  1618. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1619. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1620. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1621. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1622. do { \
  1623. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1624. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1625. } while (0)
  1626. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1627. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1628. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1629. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1630. do { \
  1631. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1632. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1633. } while (0)
  1634. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1635. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1636. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1637. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1638. do { \
  1639. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1640. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1641. } while (0)
  1642. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1643. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1644. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1645. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1646. do { \
  1647. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1648. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1649. } while (0)
  1650. /* DWORD 1 */
  1651. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1652. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1653. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1654. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1655. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1656. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1657. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1658. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1659. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1660. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1661. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1662. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1663. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1664. do { \
  1665. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1666. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1667. } while (0)
  1668. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1669. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1670. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1671. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1672. do { \
  1673. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1674. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1675. } while (0)
  1676. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1677. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1678. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1679. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1680. do { \
  1681. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1682. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1683. } while (0)
  1684. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1685. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1686. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1687. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1688. do { \
  1689. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1690. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1691. } while (0)
  1692. /* DWORD 2 */
  1693. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1694. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1695. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1696. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1697. do { \
  1698. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1699. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1700. } while (0)
  1701. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1702. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1703. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1704. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1705. do { \
  1706. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1707. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1708. } while (0)
  1709. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1710. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1711. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1712. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1713. do { \
  1714. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1715. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1716. } while (0)
  1717. typedef enum {
  1718. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1719. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1720. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1721. } htt_11ax_ltf_subtype_t;
  1722. typedef enum {
  1723. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1724. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1725. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1726. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1727. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1728. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1729. } htt_tx_ext2_preamble_type_t;
  1730. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1731. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1732. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1733. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1734. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1735. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1736. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1737. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1738. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1739. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1740. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1741. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1742. /**
  1743. * @brief HTT tx MSDU extension descriptor v2
  1744. * @details
  1745. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1746. * is received as tcl_exit_base->host_meta_info in firmware.
  1747. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1748. * are already part of tcl_exit_base.
  1749. */
  1750. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1751. /* DWORD 0: flags */
  1752. A_UINT32
  1753. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1754. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1755. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1756. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1757. valid_retries : 1, /* if set, tx retries spec is valid */
  1758. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1759. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1760. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1761. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1762. valid_key_flags : 1, /* if set, key flags is valid */
  1763. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1764. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1765. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1766. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1767. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1768. 1 = ENCRYPT,
  1769. 2 ~ 3 - Reserved */
  1770. /* retry_limit -
  1771. * Specify the maximum number of transmissions, including the
  1772. * initial transmission, to attempt before giving up if no ack
  1773. * is received.
  1774. * If the tx rate is specified, then all retries shall use the
  1775. * same rate as the initial transmission.
  1776. * If no tx rate is specified, the target can choose whether to
  1777. * retain the original rate during the retransmissions, or to
  1778. * fall back to a more robust rate.
  1779. */
  1780. retry_limit : 4,
  1781. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1782. * Valid only for 11ax preamble types HE_SU
  1783. * and HE_EXT_SU
  1784. */
  1785. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1786. * Valid only for 11ax preamble types HE_SU
  1787. * and HE_EXT_SU
  1788. */
  1789. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1790. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1791. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1792. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1793. */
  1794. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1795. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1796. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1797. * Use cases:
  1798. * Any time firmware uses TQM-BYPASS for Data
  1799. * TID, firmware expect host to set this bit.
  1800. */
  1801. /* DWORD 1: tx power, tx rate */
  1802. A_UINT32
  1803. power : 8, /* unit of the power field is 0.5 dbm
  1804. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1805. * signed value ranging from -64dbm to 63.5 dbm
  1806. */
  1807. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1808. * Setting more than one MCS isn't currently
  1809. * supported by the target (but is supported
  1810. * in the interface in case in the future
  1811. * the target supports specifications of
  1812. * a limited set of MCS values.
  1813. */
  1814. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1815. * Setting more than one Nss isn't currently
  1816. * supported by the target (but is supported
  1817. * in the interface in case in the future
  1818. * the target supports specifications of
  1819. * a limited set of Nss values.
  1820. */
  1821. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1822. update_peer_cache : 1; /* When set these custom values will be
  1823. * used for all packets, until the next
  1824. * update via this ext header.
  1825. * This is to make sure not all packets
  1826. * need to include this header.
  1827. */
  1828. /* DWORD 2: tx chain mask, tx retries */
  1829. A_UINT32
  1830. /* chain_mask - specify which chains to transmit from */
  1831. chain_mask : 8,
  1832. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1833. * TODO: Update Enum values for key_flags
  1834. */
  1835. /*
  1836. * Channel frequency: This identifies the desired channel
  1837. * frequency (in MHz) for tx frames. This is used by FW to help
  1838. * determine when it is safe to transmit or drop frames for
  1839. * off-channel operation.
  1840. * The default value of zero indicates to FW that the corresponding
  1841. * VDEV's home channel (if there is one) is the desired channel
  1842. * frequency.
  1843. */
  1844. chanfreq : 16;
  1845. /* DWORD 3: tx expiry time (TSF) LSBs */
  1846. A_UINT32 expire_tsf_lo;
  1847. /* DWORD 4: tx expiry time (TSF) MSBs */
  1848. A_UINT32 expire_tsf_hi;
  1849. /* DWORD 5: flags to control routing / processing of the MSDU */
  1850. A_UINT32
  1851. /* learning_frame
  1852. * When this flag is set, this frame will be dropped by FW
  1853. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1854. */
  1855. learning_frame : 1,
  1856. /* send_as_standalone
  1857. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1858. * i.e. with no A-MSDU or A-MPDU aggregation.
  1859. * The scope is extended to other use-cases.
  1860. */
  1861. send_as_standalone : 1,
  1862. /* is_host_opaque_valid
  1863. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1864. * with valid information.
  1865. */
  1866. is_host_opaque_valid : 1,
  1867. traffic_end_indication: 1,
  1868. rsvd0 : 28;
  1869. /* DWORD 6 : Host opaque cookie for special frames */
  1870. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1871. rsvd1 : 16;
  1872. /*
  1873. * This structure can be expanded further up to 40 bytes
  1874. * by adding further DWORDs as needed.
  1875. */
  1876. } POSTPACK;
  1877. /* DWORD 0 */
  1878. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1879. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1880. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1882. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1885. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1887. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1888. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1889. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1890. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1891. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1892. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1893. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1894. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1895. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1896. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1897. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1898. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1899. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1900. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1901. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1902. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1903. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1904. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1905. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1906. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1907. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1908. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1909. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1910. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1911. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1912. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1913. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1914. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1915. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1916. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1917. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1918. /* DWORD 1 */
  1919. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1920. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1921. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1922. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1923. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1924. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1925. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1926. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1927. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1928. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1929. /* DWORD 2 */
  1930. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1931. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1932. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1933. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1934. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1935. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1936. /* DWORD 5 */
  1937. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1938. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1939. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1940. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1941. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1942. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1943. /* DWORD 6 */
  1944. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1945. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1946. /* DWORD 0 */
  1947. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1948. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1949. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1950. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1951. do { \
  1952. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1953. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1954. } while (0)
  1955. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1956. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1957. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1958. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1959. do { \
  1960. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1961. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1962. } while (0)
  1963. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1964. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1965. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1966. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1967. do { \
  1968. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1969. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1970. } while (0)
  1971. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1972. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1973. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1974. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1975. do { \
  1976. HTT_CHECK_SET_VAL( \
  1977. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1978. ((_var) |= ((_val) \
  1979. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1980. } while (0)
  1981. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1982. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1983. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1984. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1985. do { \
  1986. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1987. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1988. } while (0)
  1989. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1990. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1991. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1992. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1993. do { \
  1994. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1995. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1996. } while (0)
  1997. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1998. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1999. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2000. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2001. do { \
  2002. HTT_CHECK_SET_VAL( \
  2003. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2004. ((_var) |= ((_val) \
  2005. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2006. } while (0)
  2007. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2008. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2009. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2010. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2011. do { \
  2012. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2013. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2014. } while (0)
  2015. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2016. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2017. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2018. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2019. do { \
  2020. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2021. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2022. } while (0)
  2023. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2024. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2025. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2026. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2027. do { \
  2028. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2029. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2030. } while (0)
  2031. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2032. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2033. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2034. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2035. do { \
  2036. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2037. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2038. } while (0)
  2039. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2040. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2041. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2042. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2043. do { \
  2044. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2045. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2046. } while (0)
  2047. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2048. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2049. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2050. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2051. do { \
  2052. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2053. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2054. } while (0)
  2055. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2056. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2057. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2058. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2059. do { \
  2060. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2061. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2062. } while (0)
  2063. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2064. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2065. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2066. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2067. do { \
  2068. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2069. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2070. } while (0)
  2071. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2072. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2073. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2074. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2075. do { \
  2076. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2077. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2078. } while (0)
  2079. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2080. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2081. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2082. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2083. do { \
  2084. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2085. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2086. } while (0)
  2087. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2088. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2089. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2090. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2091. do { \
  2092. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2093. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2094. } while (0)
  2095. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2096. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2097. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2098. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2099. do { \
  2100. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2101. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2102. } while (0)
  2103. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2104. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2105. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2106. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2107. do { \
  2108. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2109. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2110. } while (0)
  2111. /* DWORD 1 */
  2112. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2113. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2114. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2115. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2116. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2117. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2118. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2119. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2120. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2121. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2122. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2123. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2124. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2125. do { \
  2126. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2127. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2128. } while (0)
  2129. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2130. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2131. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2132. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2133. do { \
  2134. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2135. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2136. } while (0)
  2137. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2138. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2139. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2140. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2141. do { \
  2142. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2143. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2144. } while (0)
  2145. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2146. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2147. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2148. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2149. do { \
  2150. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2151. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2152. } while (0)
  2153. /* DWORD 2 */
  2154. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2155. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2156. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2157. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2158. do { \
  2159. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2160. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2161. } while (0)
  2162. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2163. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2164. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2165. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2166. do { \
  2167. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2168. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2169. } while (0)
  2170. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2171. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2172. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2173. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2174. do { \
  2175. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2176. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2177. } while (0)
  2178. /* DWORD 5 */
  2179. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2180. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2181. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2182. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2183. do { \
  2184. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2185. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2186. } while (0)
  2187. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2188. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2189. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2190. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2191. do { \
  2192. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2193. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2194. } while (0)
  2195. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2196. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2197. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2198. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2199. do { \
  2200. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2201. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2202. } while (0)
  2203. /* DWORD 6 */
  2204. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2205. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2206. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2207. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2208. do { \
  2209. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2210. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2211. } while (0)
  2212. typedef enum {
  2213. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2214. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2215. } htt_tcl_metadata_type;
  2216. /**
  2217. * @brief HTT TCL command number format
  2218. * @details
  2219. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2220. * available to firmware as tcl_exit_base->tcl_status_number.
  2221. * For regular / multicast packets host will send vdev and mac id and for
  2222. * NAWDS packets, host will send peer id.
  2223. * A_UINT32 is used to avoid endianness conversion problems.
  2224. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2225. */
  2226. typedef struct {
  2227. A_UINT32
  2228. type: 1, /* vdev_id based or peer_id based */
  2229. rsvd: 31;
  2230. } htt_tx_tcl_vdev_or_peer_t;
  2231. typedef struct {
  2232. A_UINT32
  2233. type: 1, /* vdev_id based or peer_id based */
  2234. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2235. vdev_id: 8,
  2236. pdev_id: 2,
  2237. host_inspected:1,
  2238. rsvd: 19;
  2239. } htt_tx_tcl_vdev_metadata;
  2240. typedef struct {
  2241. A_UINT32
  2242. type: 1, /* vdev_id based or peer_id based */
  2243. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2244. peer_id: 14,
  2245. rsvd: 16;
  2246. } htt_tx_tcl_peer_metadata;
  2247. PREPACK struct htt_tx_tcl_metadata {
  2248. union {
  2249. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2250. htt_tx_tcl_vdev_metadata vdev_meta;
  2251. htt_tx_tcl_peer_metadata peer_meta;
  2252. };
  2253. } POSTPACK;
  2254. /* DWORD 0 */
  2255. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2256. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2257. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2258. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2259. /* VDEV metadata */
  2260. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2261. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2262. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2263. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2264. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2265. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2266. /* PEER metadata */
  2267. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2268. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2269. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2270. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2271. HTT_TX_TCL_METADATA_TYPE_S)
  2272. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2273. do { \
  2274. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2275. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2276. } while (0)
  2277. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2278. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2279. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2280. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2281. do { \
  2282. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2283. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2284. } while (0)
  2285. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2286. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2287. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2288. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2289. do { \
  2290. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2291. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2292. } while (0)
  2293. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2294. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2295. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2296. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2297. do { \
  2298. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2299. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2300. } while (0)
  2301. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2302. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2303. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2304. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2305. do { \
  2306. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2307. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2308. } while (0)
  2309. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2310. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2311. HTT_TX_TCL_METADATA_PEER_ID_S)
  2312. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2313. do { \
  2314. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2315. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2316. } while (0)
  2317. /*------------------------------------------------------------------
  2318. * V2 Version of TCL Data Command
  2319. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2320. * MLO global_seq all flavours of TCL Data Cmd.
  2321. *-----------------------------------------------------------------*/
  2322. typedef enum {
  2323. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2324. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2325. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2326. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2327. } htt_tcl_metadata_type_v2;
  2328. /**
  2329. * @brief HTT TCL command number format
  2330. * @details
  2331. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2332. * available to firmware as tcl_exit_base->tcl_status_number.
  2333. * A_UINT32 is used to avoid endianness conversion problems.
  2334. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2335. */
  2336. typedef struct {
  2337. A_UINT32
  2338. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2339. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2340. vdev_id: 8,
  2341. pdev_id: 2,
  2342. host_inspected:1,
  2343. rsvd: 2,
  2344. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2345. } htt_tx_tcl_vdev_metadata_v2;
  2346. typedef struct {
  2347. A_UINT32
  2348. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2349. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2350. peer_id: 13,
  2351. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2352. } htt_tx_tcl_peer_metadata_v2;
  2353. typedef struct {
  2354. A_UINT32
  2355. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2356. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2357. svc_class_id: 8,
  2358. rsvd: 5,
  2359. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2360. } htt_tx_tcl_svc_class_id_metadata;
  2361. typedef struct {
  2362. A_UINT32
  2363. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2364. host_inspected: 1,
  2365. global_seq_no: 12,
  2366. rsvd: 1,
  2367. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2368. } htt_tx_tcl_global_seq_metadata;
  2369. PREPACK struct htt_tx_tcl_metadata_v2 {
  2370. union {
  2371. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2372. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2373. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2374. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2375. };
  2376. } POSTPACK;
  2377. /* DWORD 0 */
  2378. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2379. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2380. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2381. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2382. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2383. /* VDEV V2 metadata */
  2384. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2385. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2386. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2387. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2388. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2389. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2390. /* PEER V2 metadata */
  2391. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2392. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2393. /* SVC_CLASS_ID metadata */
  2394. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2395. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2396. /* Global Seq no metadata */
  2397. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2398. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2399. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2400. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2401. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2402. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2403. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2404. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2405. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2406. do { \
  2407. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2408. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2409. } while (0)
  2410. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2411. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2412. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2413. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2414. do { \
  2415. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2416. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2417. } while (0)
  2418. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2419. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2420. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2421. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2422. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2423. do { \
  2424. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2425. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2426. } while (0)
  2427. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2428. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2429. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2430. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2431. do { \
  2432. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2433. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2434. } while (0)
  2435. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2436. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2437. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2438. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2439. do { \
  2440. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2441. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2442. } while (0)
  2443. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2444. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2445. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2446. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2447. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2448. do { \
  2449. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2450. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2451. } while (0)
  2452. /*----- Get and Set V2 type field in Service Class fields ----*/
  2453. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2454. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2455. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2456. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2457. do { \
  2458. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2459. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2460. } while (0)
  2461. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2462. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2463. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2464. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2465. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2466. do { \
  2467. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2468. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2469. } while (0)
  2470. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2471. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2472. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2473. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2474. do { \
  2475. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2476. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2477. } while (0)
  2478. /*------------------------------------------------------------------
  2479. * End V2 Version of TCL Data Command
  2480. *-----------------------------------------------------------------*/
  2481. typedef enum {
  2482. HTT_TX_FW2WBM_TX_STATUS_OK,
  2483. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2484. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2485. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2486. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2487. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2488. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2489. HTT_TX_FW2WBM_TX_STATUS_MAX
  2490. } htt_tx_fw2wbm_tx_status_t;
  2491. typedef enum {
  2492. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2493. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2494. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2495. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2496. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2497. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2498. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2499. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2500. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2501. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2502. } htt_tx_fw2wbm_reinject_reason_t;
  2503. /**
  2504. * @brief HTT TX WBM Completion from firmware to host
  2505. * @details
  2506. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2507. * DWORD 3 and 4 for software based completions (Exception frames and
  2508. * TQM bypass frames)
  2509. * For software based completions, wbm_release_ring->release_source_module will
  2510. * be set to release_source_fw
  2511. */
  2512. PREPACK struct htt_tx_wbm_completion {
  2513. A_UINT32
  2514. sch_cmd_id: 24,
  2515. exception_frame: 1, /* If set, this packet was queued via exception path */
  2516. rsvd0_31_25: 7;
  2517. A_UINT32
  2518. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2519. * reception of an ACK or BA, this field indicates
  2520. * the RSSI of the received ACK or BA frame.
  2521. * When the frame is removed as result of a direct
  2522. * remove command from the SW, this field is set
  2523. * to 0x0 (which is never a valid value when real
  2524. * RSSI is available).
  2525. * Units: dB w.r.t noise floor
  2526. */
  2527. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2528. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2529. rsvd1_31_16: 16;
  2530. } POSTPACK;
  2531. /* DWORD 0 */
  2532. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2533. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2534. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2535. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2536. /* DWORD 1 */
  2537. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2538. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2539. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2540. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2541. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2542. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2543. /* DWORD 0 */
  2544. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2545. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2546. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2547. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2548. do { \
  2549. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2550. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2551. } while (0)
  2552. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2553. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2554. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2555. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2556. do { \
  2557. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2558. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2559. } while (0)
  2560. /* DWORD 1 */
  2561. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2562. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2563. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2564. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2565. do { \
  2566. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2567. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2568. } while (0)
  2569. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2570. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2571. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2572. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2573. do { \
  2574. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2575. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2576. } while (0)
  2577. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2578. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2579. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2580. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2581. do { \
  2582. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2583. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2584. } while (0)
  2585. /**
  2586. * @brief HTT TX WBM Completion from firmware to host
  2587. * @details
  2588. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2589. * (WBM) offload HW.
  2590. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2591. * For software based completions, release_source_module will
  2592. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2593. * struct wbm_release_ring and then switch to this after looking at
  2594. * release_source_module.
  2595. */
  2596. PREPACK struct htt_tx_wbm_completion_v2 {
  2597. A_UINT32
  2598. used_by_hw0; /* Refer to struct wbm_release_ring */
  2599. A_UINT32
  2600. used_by_hw1; /* Refer to struct wbm_release_ring */
  2601. A_UINT32
  2602. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2603. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2604. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2605. exception_frame: 1,
  2606. rsvd0: 12, /* For future use */
  2607. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2608. rsvd1: 1; /* For future use */
  2609. A_UINT32
  2610. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2611. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2612. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2613. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2614. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2615. */
  2616. A_UINT32
  2617. data1: 32;
  2618. A_UINT32
  2619. data2: 32;
  2620. A_UINT32
  2621. used_by_hw3; /* Refer to struct wbm_release_ring */
  2622. } POSTPACK;
  2623. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2624. /* DWORD 3 */
  2625. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2626. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2627. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2628. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2629. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2630. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2631. /* DWORD 3 */
  2632. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2633. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2634. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2635. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2636. do { \
  2637. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2638. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2639. } while (0)
  2640. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2641. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2642. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2643. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2644. do { \
  2645. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2646. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2647. } while (0)
  2648. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2649. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2650. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2651. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2652. do { \
  2653. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2654. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2655. } while (0)
  2656. /**
  2657. * @brief HTT TX WBM Completion from firmware to host (V3)
  2658. * @details
  2659. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2660. * (WBM) offload HW.
  2661. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2662. * For software based completions, release_source_module will
  2663. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2664. * struct wbm_release_ring and then switch to this after looking at
  2665. * release_source_module.
  2666. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2667. * by new generations of targets.
  2668. */
  2669. PREPACK struct htt_tx_wbm_completion_v3 {
  2670. A_UINT32
  2671. used_by_hw0; /* Refer to struct wbm_release_ring */
  2672. A_UINT32
  2673. used_by_hw1; /* Refer to struct wbm_release_ring */
  2674. A_UINT32
  2675. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2676. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2677. used_by_hw3: 15;
  2678. A_UINT32
  2679. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2680. exception_frame: 1,
  2681. rsvd0: 27; /* For future use */
  2682. A_UINT32
  2683. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2684. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2685. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2686. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2687. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2688. */
  2689. A_UINT32
  2690. data1: 32;
  2691. A_UINT32
  2692. data2: 32;
  2693. A_UINT32
  2694. rsvd1: 20,
  2695. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2696. } POSTPACK;
  2697. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2698. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2699. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2700. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2701. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2702. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2703. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2704. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2705. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2706. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2707. do { \
  2708. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2709. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2710. } while (0)
  2711. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2712. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2713. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2714. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2715. do { \
  2716. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2717. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2718. } while (0)
  2719. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2720. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2721. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2722. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2723. do { \
  2724. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2725. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2726. } while (0)
  2727. typedef enum {
  2728. TX_FRAME_TYPE_UNDEFINED = 0,
  2729. TX_FRAME_TYPE_EAPOL = 1,
  2730. } htt_tx_wbm_status_frame_type;
  2731. /**
  2732. * @brief HTT TX WBM transmit status from firmware to host
  2733. * @details
  2734. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2735. * (WBM) offload HW.
  2736. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2737. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2738. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2739. */
  2740. PREPACK struct htt_tx_wbm_transmit_status {
  2741. A_UINT32
  2742. sch_cmd_id: 24,
  2743. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2744. * reception of an ACK or BA, this field indicates
  2745. * the RSSI of the received ACK or BA frame.
  2746. * When the frame is removed as result of a direct
  2747. * remove command from the SW, this field is set
  2748. * to 0x0 (which is never a valid value when real
  2749. * RSSI is available).
  2750. * Units: dB w.r.t noise floor
  2751. */
  2752. A_UINT32
  2753. sw_peer_id: 16,
  2754. tid_num: 5,
  2755. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2756. * and tid_num fields contain valid data.
  2757. * If this "valid" flag is not set, the
  2758. * sw_peer_id and tid_num fields must be ignored.
  2759. */
  2760. mcast: 1,
  2761. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2762. * contains valid data.
  2763. */
  2764. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2765. reserved: 4;
  2766. A_UINT32
  2767. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2768. * packets in the wbm completion path
  2769. */
  2770. } POSTPACK;
  2771. /* DWORD 4 */
  2772. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2773. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2774. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2775. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2776. /* DWORD 5 */
  2777. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2778. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2779. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2780. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2781. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2782. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2783. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2784. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2785. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2786. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2787. /* DWORD 4 */
  2788. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2789. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2790. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2791. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2792. do { \
  2793. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2794. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2795. } while (0)
  2796. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2797. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2798. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2799. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2800. do { \
  2801. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2802. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2803. } while (0)
  2804. /* DWORD 5 */
  2805. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2806. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2807. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2808. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2809. do { \
  2810. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2811. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2812. } while (0)
  2813. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2814. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2815. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2816. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2817. do { \
  2818. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2819. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2820. } while (0)
  2821. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2822. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2823. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2824. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2825. do { \
  2826. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2827. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2828. } while (0)
  2829. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2830. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2831. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2832. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2833. do { \
  2834. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2835. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2836. } while (0)
  2837. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2838. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2839. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2840. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2841. do { \
  2842. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2843. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2844. } while (0)
  2845. /**
  2846. * @brief HTT TX WBM reinject status from firmware to host
  2847. * @details
  2848. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2849. * (WBM) offload HW.
  2850. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2851. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2852. */
  2853. PREPACK struct htt_tx_wbm_reinject_status {
  2854. A_UINT32
  2855. reserved0: 32;
  2856. A_UINT32
  2857. reserved1: 32;
  2858. A_UINT32
  2859. reserved2: 32;
  2860. } POSTPACK;
  2861. /**
  2862. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2863. * @details
  2864. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2865. * (WBM) offload HW.
  2866. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2867. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2868. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2869. * STA side.
  2870. */
  2871. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2872. A_UINT32
  2873. mec_sa_addr_31_0;
  2874. A_UINT32
  2875. mec_sa_addr_47_32: 16,
  2876. sa_ast_index: 16;
  2877. A_UINT32
  2878. vdev_id: 8,
  2879. reserved0: 24;
  2880. } POSTPACK;
  2881. /* DWORD 4 - mec_sa_addr_31_0 */
  2882. /* DWORD 5 */
  2883. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2884. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2885. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2886. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2887. /* DWORD 6 */
  2888. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2889. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2890. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2891. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2892. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2893. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2894. do { \
  2895. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2896. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2897. } while (0)
  2898. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2899. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2900. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2901. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2902. do { \
  2903. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2904. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2905. } while (0)
  2906. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2907. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2908. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2909. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2910. do { \
  2911. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2912. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2913. } while (0)
  2914. typedef enum {
  2915. TX_FLOW_PRIORITY_BE,
  2916. TX_FLOW_PRIORITY_HIGH,
  2917. TX_FLOW_PRIORITY_LOW,
  2918. } htt_tx_flow_priority_t;
  2919. typedef enum {
  2920. TX_FLOW_LATENCY_SENSITIVE,
  2921. TX_FLOW_LATENCY_INSENSITIVE,
  2922. } htt_tx_flow_latency_t;
  2923. typedef enum {
  2924. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2925. TX_FLOW_INTERACTIVE_TRAFFIC,
  2926. TX_FLOW_PERIODIC_TRAFFIC,
  2927. TX_FLOW_BURSTY_TRAFFIC,
  2928. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2929. } htt_tx_flow_traffic_pattern_t;
  2930. /**
  2931. * @brief HTT TX Flow search metadata format
  2932. * @details
  2933. * Host will set this metadata in flow table's flow search entry along with
  2934. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2935. * firmware and TQM ring if the flow search entry wins.
  2936. * This metadata is available to firmware in that first MSDU's
  2937. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2938. * to one of the available flows for specific tid and returns the tqm flow
  2939. * pointer as part of htt_tx_map_flow_info message.
  2940. */
  2941. PREPACK struct htt_tx_flow_metadata {
  2942. A_UINT32
  2943. rsvd0_1_0: 2,
  2944. tid: 4,
  2945. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2946. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2947. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2948. * Else choose final tid based on latency, priority.
  2949. */
  2950. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2951. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2952. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2953. } POSTPACK;
  2954. /* DWORD 0 */
  2955. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2956. #define HTT_TX_FLOW_METADATA_TID_S 2
  2957. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2958. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2959. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2960. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2961. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2962. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2963. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2964. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2965. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2966. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2967. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2968. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2969. /* DWORD 0 */
  2970. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2971. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2972. HTT_TX_FLOW_METADATA_TID_S)
  2973. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2974. do { \
  2975. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2976. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2977. } while (0)
  2978. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2979. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2980. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2981. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2982. do { \
  2983. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2984. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2985. } while (0)
  2986. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2987. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2988. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2989. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2990. do { \
  2991. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2992. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2993. } while (0)
  2994. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2995. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2996. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2997. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2998. do { \
  2999. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3000. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3001. } while (0)
  3002. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3003. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3004. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3005. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3006. do { \
  3007. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3008. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3009. } while (0)
  3010. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3011. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3012. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3013. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3014. do { \
  3015. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3016. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3017. } while (0)
  3018. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3019. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3020. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3021. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3022. do { \
  3023. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3024. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3025. } while (0)
  3026. /**
  3027. * @brief host -> target ADD WDS Entry
  3028. *
  3029. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3030. *
  3031. * @brief host -> target DELETE WDS Entry
  3032. *
  3033. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3034. *
  3035. * @details
  3036. * HTT wds entry from source port learning
  3037. * Host will learn wds entries from rx and send this message to firmware
  3038. * to enable firmware to configure/delete AST entries for wds clients.
  3039. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3040. * and when SA's entry is deleted, firmware removes this AST entry
  3041. *
  3042. * The message would appear as follows:
  3043. *
  3044. * |31 30|29 |17 16|15 8|7 0|
  3045. * |----------------+----------------+----------------+----------------|
  3046. * | rsvd0 |PDVID| vdev_id | msg_type |
  3047. * |-------------------------------------------------------------------|
  3048. * | sa_addr_31_0 |
  3049. * |-------------------------------------------------------------------|
  3050. * | | ta_peer_id | sa_addr_47_32 |
  3051. * |-------------------------------------------------------------------|
  3052. * Where PDVID = pdev_id
  3053. *
  3054. * The message is interpreted as follows:
  3055. *
  3056. * dword0 - b'0:7 - msg_type: This will be set to
  3057. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3058. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3059. *
  3060. * dword0 - b'8:15 - vdev_id
  3061. *
  3062. * dword0 - b'16:17 - pdev_id
  3063. *
  3064. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3065. *
  3066. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3067. *
  3068. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3069. *
  3070. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3071. */
  3072. PREPACK struct htt_wds_entry {
  3073. A_UINT32
  3074. msg_type: 8,
  3075. vdev_id: 8,
  3076. pdev_id: 2,
  3077. rsvd0: 14;
  3078. A_UINT32 sa_addr_31_0;
  3079. A_UINT32
  3080. sa_addr_47_32: 16,
  3081. ta_peer_id: 14,
  3082. rsvd2: 2;
  3083. } POSTPACK;
  3084. /* DWORD 0 */
  3085. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3086. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3087. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3088. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3089. /* DWORD 2 */
  3090. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3091. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3092. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3093. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3094. /* DWORD 0 */
  3095. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3096. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3097. HTT_WDS_ENTRY_VDEV_ID_S)
  3098. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3099. do { \
  3100. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3101. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3102. } while (0)
  3103. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3104. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3105. HTT_WDS_ENTRY_PDEV_ID_S)
  3106. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3107. do { \
  3108. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3109. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3110. } while (0)
  3111. /* DWORD 2 */
  3112. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3113. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3114. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3115. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3116. do { \
  3117. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3118. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3119. } while (0)
  3120. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3121. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3122. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3123. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3124. do { \
  3125. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3126. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3127. } while (0)
  3128. /**
  3129. * @brief MAC DMA rx ring setup specification
  3130. *
  3131. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3132. *
  3133. * @details
  3134. * To allow for dynamic rx ring reconfiguration and to avoid race
  3135. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3136. * it uses. Instead, it sends this message to the target, indicating how
  3137. * the rx ring used by the host should be set up and maintained.
  3138. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3139. * specifications.
  3140. *
  3141. * |31 16|15 8|7 0|
  3142. * |---------------------------------------------------------------|
  3143. * header: | reserved | num rings | msg type |
  3144. * |---------------------------------------------------------------|
  3145. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3146. #if HTT_PADDR64
  3147. * | FW_IDX shadow register physical address (bits 63:32) |
  3148. #endif
  3149. * |---------------------------------------------------------------|
  3150. * | rx ring base physical address (bits 31:0) |
  3151. #if HTT_PADDR64
  3152. * | rx ring base physical address (bits 63:32) |
  3153. #endif
  3154. * |---------------------------------------------------------------|
  3155. * | rx ring buffer size | rx ring length |
  3156. * |---------------------------------------------------------------|
  3157. * | FW_IDX initial value | enabled flags |
  3158. * |---------------------------------------------------------------|
  3159. * | MSDU payload offset | 802.11 header offset |
  3160. * |---------------------------------------------------------------|
  3161. * | PPDU end offset | PPDU start offset |
  3162. * |---------------------------------------------------------------|
  3163. * | MPDU end offset | MPDU start offset |
  3164. * |---------------------------------------------------------------|
  3165. * | MSDU end offset | MSDU start offset |
  3166. * |---------------------------------------------------------------|
  3167. * | frag info offset | rx attention offset |
  3168. * |---------------------------------------------------------------|
  3169. * payload 2, if present, has the same format as payload 1
  3170. * Header fields:
  3171. * - MSG_TYPE
  3172. * Bits 7:0
  3173. * Purpose: identifies this as an rx ring configuration message
  3174. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3175. * - NUM_RINGS
  3176. * Bits 15:8
  3177. * Purpose: indicates whether the host is setting up one rx ring or two
  3178. * Value: 1 or 2
  3179. * Payload:
  3180. * for systems using 64-bit format for bus addresses:
  3181. * - IDX_SHADOW_REG_PADDR_LO
  3182. * Bits 31:0
  3183. * Value: lower 4 bytes of physical address of the host's
  3184. * FW_IDX shadow register
  3185. * - IDX_SHADOW_REG_PADDR_HI
  3186. * Bits 31:0
  3187. * Value: upper 4 bytes of physical address of the host's
  3188. * FW_IDX shadow register
  3189. * - RING_BASE_PADDR_LO
  3190. * Bits 31:0
  3191. * Value: lower 4 bytes of physical address of the host's rx ring
  3192. * - RING_BASE_PADDR_HI
  3193. * Bits 31:0
  3194. * Value: uppper 4 bytes of physical address of the host's rx ring
  3195. * for systems using 32-bit format for bus addresses:
  3196. * - IDX_SHADOW_REG_PADDR
  3197. * Bits 31:0
  3198. * Value: physical address of the host's FW_IDX shadow register
  3199. * - RING_BASE_PADDR
  3200. * Bits 31:0
  3201. * Value: physical address of the host's rx ring
  3202. * - RING_LEN
  3203. * Bits 15:0
  3204. * Value: number of elements in the rx ring
  3205. * - RING_BUF_SZ
  3206. * Bits 31:16
  3207. * Value: size of the buffers referenced by the rx ring, in byte units
  3208. * - ENABLED_FLAGS
  3209. * Bits 15:0
  3210. * Value: 1-bit flags to show whether different rx fields are enabled
  3211. * bit 0: 802.11 header enabled (1) or disabled (0)
  3212. * bit 1: MSDU payload enabled (1) or disabled (0)
  3213. * bit 2: PPDU start enabled (1) or disabled (0)
  3214. * bit 3: PPDU end enabled (1) or disabled (0)
  3215. * bit 4: MPDU start enabled (1) or disabled (0)
  3216. * bit 5: MPDU end enabled (1) or disabled (0)
  3217. * bit 6: MSDU start enabled (1) or disabled (0)
  3218. * bit 7: MSDU end enabled (1) or disabled (0)
  3219. * bit 8: rx attention enabled (1) or disabled (0)
  3220. * bit 9: frag info enabled (1) or disabled (0)
  3221. * bit 10: unicast rx enabled (1) or disabled (0)
  3222. * bit 11: multicast rx enabled (1) or disabled (0)
  3223. * bit 12: ctrl rx enabled (1) or disabled (0)
  3224. * bit 13: mgmt rx enabled (1) or disabled (0)
  3225. * bit 14: null rx enabled (1) or disabled (0)
  3226. * bit 15: phy data rx enabled (1) or disabled (0)
  3227. * - IDX_INIT_VAL
  3228. * Bits 31:16
  3229. * Purpose: Specify the initial value for the FW_IDX.
  3230. * Value: the number of buffers initially present in the host's rx ring
  3231. * - OFFSET_802_11_HDR
  3232. * Bits 15:0
  3233. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3234. * - OFFSET_MSDU_PAYLOAD
  3235. * Bits 31:16
  3236. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3237. * - OFFSET_PPDU_START
  3238. * Bits 15:0
  3239. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3240. * - OFFSET_PPDU_END
  3241. * Bits 31:16
  3242. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3243. * - OFFSET_MPDU_START
  3244. * Bits 15:0
  3245. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3246. * - OFFSET_MPDU_END
  3247. * Bits 31:16
  3248. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3249. * - OFFSET_MSDU_START
  3250. * Bits 15:0
  3251. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3252. * - OFFSET_MSDU_END
  3253. * Bits 31:16
  3254. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3255. * - OFFSET_RX_ATTN
  3256. * Bits 15:0
  3257. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3258. * - OFFSET_FRAG_INFO
  3259. * Bits 31:16
  3260. * Value: offset in QUAD-bytes of frag info table
  3261. */
  3262. /* header fields */
  3263. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3264. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3265. /* payload fields */
  3266. /* for systems using a 64-bit format for bus addresses */
  3267. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3268. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3269. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3270. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3271. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3272. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3273. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3274. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3275. /* for systems using a 32-bit format for bus addresses */
  3276. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3277. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3278. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3279. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3280. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3281. #define HTT_RX_RING_CFG_LEN_S 0
  3282. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3283. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3284. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3285. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3286. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3287. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3288. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3289. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3290. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3291. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3292. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3293. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3294. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3295. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3296. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3297. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3298. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3299. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3300. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3301. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3302. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3303. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3304. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3305. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3306. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3307. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3308. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3309. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3310. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3311. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3312. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3313. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3314. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3315. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3316. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3317. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3318. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3319. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3320. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3321. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3322. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3323. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3324. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3325. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3326. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3327. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3328. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3329. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3330. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3331. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3332. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3333. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3334. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3335. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3336. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3337. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3338. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3339. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3340. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3341. #if HTT_PADDR64
  3342. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3343. #else
  3344. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3345. #endif
  3346. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3347. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3348. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3349. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3350. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3351. do { \
  3352. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3353. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3354. } while (0)
  3355. /* degenerate case for 32-bit fields */
  3356. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3357. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3358. ((_var) = (_val))
  3359. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3360. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3361. ((_var) = (_val))
  3362. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3363. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3364. ((_var) = (_val))
  3365. /* degenerate case for 32-bit fields */
  3366. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3367. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3368. ((_var) = (_val))
  3369. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3370. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3371. ((_var) = (_val))
  3372. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3373. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3374. ((_var) = (_val))
  3375. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3376. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3377. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3378. do { \
  3379. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3380. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3381. } while (0)
  3382. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3383. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3384. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3385. do { \
  3386. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3387. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3388. } while (0)
  3389. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3390. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3391. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3392. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3393. do { \
  3394. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3395. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3396. } while (0)
  3397. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3398. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3399. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3400. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3401. do { \
  3402. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3403. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3404. } while (0)
  3405. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3406. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3407. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3408. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3409. do { \
  3410. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3411. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3412. } while (0)
  3413. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3414. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3415. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3416. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3417. do { \
  3418. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3419. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3420. } while (0)
  3421. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3422. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3423. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3424. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3425. do { \
  3426. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3427. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3428. } while (0)
  3429. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3430. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3431. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3432. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3433. do { \
  3434. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3435. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3436. } while (0)
  3437. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3438. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3439. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3440. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3441. do { \
  3442. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3443. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3444. } while (0)
  3445. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3446. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3447. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3448. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3449. do { \
  3450. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3451. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3452. } while (0)
  3453. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3454. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3455. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3456. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3457. do { \
  3458. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3459. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3460. } while (0)
  3461. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3462. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3463. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3464. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3465. do { \
  3466. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3467. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3468. } while (0)
  3469. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3470. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3471. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3472. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3473. do { \
  3474. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3475. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3476. } while (0)
  3477. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3478. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3479. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3480. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3481. do { \
  3482. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3483. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3484. } while (0)
  3485. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3486. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3487. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3488. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3489. do { \
  3490. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3491. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3492. } while (0)
  3493. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3494. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3495. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3496. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3497. do { \
  3498. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3499. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3500. } while (0)
  3501. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3502. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3503. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3504. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3505. do { \
  3506. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3507. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3508. } while (0)
  3509. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3510. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3511. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3512. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3513. do { \
  3514. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3515. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3516. } while (0)
  3517. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3518. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3519. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3520. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3521. do { \
  3522. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3523. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3524. } while (0)
  3525. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3526. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3527. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3528. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3529. do { \
  3530. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3531. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3532. } while (0)
  3533. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3534. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3535. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3536. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3537. do { \
  3538. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3539. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3540. } while (0)
  3541. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3542. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3543. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3544. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3545. do { \
  3546. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3547. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3548. } while (0)
  3549. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3550. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3551. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3552. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3553. do { \
  3554. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3555. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3556. } while (0)
  3557. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3558. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3559. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3560. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3561. do { \
  3562. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3563. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3564. } while (0)
  3565. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3566. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3567. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3568. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3569. do { \
  3570. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3571. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3572. } while (0)
  3573. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3574. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3575. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3576. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3577. do { \
  3578. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3579. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3580. } while (0)
  3581. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3582. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3583. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3584. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3585. do { \
  3586. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3587. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3588. } while (0)
  3589. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3590. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3591. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3592. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3593. do { \
  3594. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3595. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3596. } while (0)
  3597. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3598. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3599. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3600. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3601. do { \
  3602. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3603. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3604. } while (0)
  3605. /**
  3606. * @brief host -> target FW statistics retrieve
  3607. *
  3608. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3609. *
  3610. * @details
  3611. * The following field definitions describe the format of the HTT host
  3612. * to target FW stats retrieve message. The message specifies the type of
  3613. * stats host wants to retrieve.
  3614. *
  3615. * |31 24|23 16|15 8|7 0|
  3616. * |-----------------------------------------------------------|
  3617. * | stats types request bitmask | msg type |
  3618. * |-----------------------------------------------------------|
  3619. * | stats types reset bitmask | reserved |
  3620. * |-----------------------------------------------------------|
  3621. * | stats type | config value |
  3622. * |-----------------------------------------------------------|
  3623. * | cookie LSBs |
  3624. * |-----------------------------------------------------------|
  3625. * | cookie MSBs |
  3626. * |-----------------------------------------------------------|
  3627. * Header fields:
  3628. * - MSG_TYPE
  3629. * Bits 7:0
  3630. * Purpose: identifies this is a stats upload request message
  3631. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3632. * - UPLOAD_TYPES
  3633. * Bits 31:8
  3634. * Purpose: identifies which types of FW statistics to upload
  3635. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3636. * - RESET_TYPES
  3637. * Bits 31:8
  3638. * Purpose: identifies which types of FW statistics to reset
  3639. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3640. * - CFG_VAL
  3641. * Bits 23:0
  3642. * Purpose: give an opaque configuration value to the specified stats type
  3643. * Value: stats-type specific configuration value
  3644. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3645. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3646. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3647. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3648. * - CFG_STAT_TYPE
  3649. * Bits 31:24
  3650. * Purpose: specify which stats type (if any) the config value applies to
  3651. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3652. * a valid configuration specification
  3653. * - COOKIE_LSBS
  3654. * Bits 31:0
  3655. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3656. * message with its preceding host->target stats request message.
  3657. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3658. * - COOKIE_MSBS
  3659. * Bits 31:0
  3660. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3661. * message with its preceding host->target stats request message.
  3662. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3663. */
  3664. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3665. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3666. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3667. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3668. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3669. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3670. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3671. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3672. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3673. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3674. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3675. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3676. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3677. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3678. do { \
  3679. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3680. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3681. } while (0)
  3682. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3683. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3684. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3685. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3686. do { \
  3687. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3688. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3689. } while (0)
  3690. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3691. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3692. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3693. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3694. do { \
  3695. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3696. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3697. } while (0)
  3698. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3699. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3700. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3701. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3702. do { \
  3703. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3704. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3705. } while (0)
  3706. /**
  3707. * @brief host -> target HTT out-of-band sync request
  3708. *
  3709. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3710. *
  3711. * @details
  3712. * The HTT SYNC tells the target to suspend processing of subsequent
  3713. * HTT host-to-target messages until some other target agent locally
  3714. * informs the target HTT FW that the current sync counter is equal to
  3715. * or greater than (in a modulo sense) the sync counter specified in
  3716. * the SYNC message.
  3717. * This allows other host-target components to synchronize their operation
  3718. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3719. * security key has been downloaded to and activated by the target.
  3720. * In the absence of any explicit synchronization counter value
  3721. * specification, the target HTT FW will use zero as the default current
  3722. * sync value.
  3723. *
  3724. * |31 24|23 16|15 8|7 0|
  3725. * |-----------------------------------------------------------|
  3726. * | reserved | sync count | msg type |
  3727. * |-----------------------------------------------------------|
  3728. * Header fields:
  3729. * - MSG_TYPE
  3730. * Bits 7:0
  3731. * Purpose: identifies this as a sync message
  3732. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3733. * - SYNC_COUNT
  3734. * Bits 15:8
  3735. * Purpose: specifies what sync value the HTT FW will wait for from
  3736. * an out-of-band specification to resume its operation
  3737. * Value: in-band sync counter value to compare against the out-of-band
  3738. * counter spec.
  3739. * The HTT target FW will suspend its host->target message processing
  3740. * as long as
  3741. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3742. */
  3743. #define HTT_H2T_SYNC_MSG_SZ 4
  3744. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3745. #define HTT_H2T_SYNC_COUNT_S 8
  3746. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3747. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3748. HTT_H2T_SYNC_COUNT_S)
  3749. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3750. do { \
  3751. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3752. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3753. } while (0)
  3754. /**
  3755. * @brief host -> target HTT aggregation configuration
  3756. *
  3757. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3758. */
  3759. #define HTT_AGGR_CFG_MSG_SZ 4
  3760. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3761. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3762. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3763. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3764. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3765. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3766. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3767. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3768. do { \
  3769. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3770. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3771. } while (0)
  3772. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3773. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3774. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3775. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3776. do { \
  3777. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3778. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3779. } while (0)
  3780. /**
  3781. * @brief host -> target HTT configure max amsdu info per vdev
  3782. *
  3783. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3784. *
  3785. * @details
  3786. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3787. *
  3788. * |31 21|20 16|15 8|7 0|
  3789. * |-----------------------------------------------------------|
  3790. * | reserved | vdev id | max amsdu | msg type |
  3791. * |-----------------------------------------------------------|
  3792. * Header fields:
  3793. * - MSG_TYPE
  3794. * Bits 7:0
  3795. * Purpose: identifies this as a aggr cfg ex message
  3796. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3797. * - MAX_NUM_AMSDU_SUBFRM
  3798. * Bits 15:8
  3799. * Purpose: max MSDUs per A-MSDU
  3800. * - VDEV_ID
  3801. * Bits 20:16
  3802. * Purpose: ID of the vdev to which this limit is applied
  3803. */
  3804. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3805. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3806. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3807. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3808. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3809. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3810. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3811. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3812. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3813. do { \
  3814. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3815. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3816. } while (0)
  3817. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3818. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3819. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3820. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3821. do { \
  3822. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3823. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3824. } while (0)
  3825. /**
  3826. * @brief HTT WDI_IPA Config Message
  3827. *
  3828. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3829. *
  3830. * @details
  3831. * The HTT WDI_IPA config message is created/sent by host at driver
  3832. * init time. It contains information about data structures used on
  3833. * WDI_IPA TX and RX path.
  3834. * TX CE ring is used for pushing packet metadata from IPA uC
  3835. * to WLAN FW
  3836. * TX Completion ring is used for generating TX completions from
  3837. * WLAN FW to IPA uC
  3838. * RX Indication ring is used for indicating RX packets from FW
  3839. * to IPA uC
  3840. * RX Ring2 is used as either completion ring or as second
  3841. * indication ring. when Ring2 is used as completion ring, IPA uC
  3842. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3843. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3844. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3845. * indicated in RX Indication ring. Please see WDI_IPA specification
  3846. * for more details.
  3847. * |31 24|23 16|15 8|7 0|
  3848. * |----------------+----------------+----------------+----------------|
  3849. * | tx pkt pool size | Rsvd | msg_type |
  3850. * |-------------------------------------------------------------------|
  3851. * | tx comp ring base (bits 31:0) |
  3852. #if HTT_PADDR64
  3853. * | tx comp ring base (bits 63:32) |
  3854. #endif
  3855. * |-------------------------------------------------------------------|
  3856. * | tx comp ring size |
  3857. * |-------------------------------------------------------------------|
  3858. * | tx comp WR_IDX physical address (bits 31:0) |
  3859. #if HTT_PADDR64
  3860. * | tx comp WR_IDX physical address (bits 63:32) |
  3861. #endif
  3862. * |-------------------------------------------------------------------|
  3863. * | tx CE WR_IDX physical address (bits 31:0) |
  3864. #if HTT_PADDR64
  3865. * | tx CE WR_IDX physical address (bits 63:32) |
  3866. #endif
  3867. * |-------------------------------------------------------------------|
  3868. * | rx indication ring base (bits 31:0) |
  3869. #if HTT_PADDR64
  3870. * | rx indication ring base (bits 63:32) |
  3871. #endif
  3872. * |-------------------------------------------------------------------|
  3873. * | rx indication ring size |
  3874. * |-------------------------------------------------------------------|
  3875. * | rx ind RD_IDX physical address (bits 31:0) |
  3876. #if HTT_PADDR64
  3877. * | rx ind RD_IDX physical address (bits 63:32) |
  3878. #endif
  3879. * |-------------------------------------------------------------------|
  3880. * | rx ind WR_IDX physical address (bits 31:0) |
  3881. #if HTT_PADDR64
  3882. * | rx ind WR_IDX physical address (bits 63:32) |
  3883. #endif
  3884. * |-------------------------------------------------------------------|
  3885. * |-------------------------------------------------------------------|
  3886. * | rx ring2 base (bits 31:0) |
  3887. #if HTT_PADDR64
  3888. * | rx ring2 base (bits 63:32) |
  3889. #endif
  3890. * |-------------------------------------------------------------------|
  3891. * | rx ring2 size |
  3892. * |-------------------------------------------------------------------|
  3893. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3894. #if HTT_PADDR64
  3895. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3896. #endif
  3897. * |-------------------------------------------------------------------|
  3898. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3899. #if HTT_PADDR64
  3900. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3901. #endif
  3902. * |-------------------------------------------------------------------|
  3903. *
  3904. * Header fields:
  3905. * Header fields:
  3906. * - MSG_TYPE
  3907. * Bits 7:0
  3908. * Purpose: Identifies this as WDI_IPA config message
  3909. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3910. * - TX_PKT_POOL_SIZE
  3911. * Bits 15:0
  3912. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3913. * WDI_IPA TX path
  3914. * For systems using 32-bit format for bus addresses:
  3915. * - TX_COMP_RING_BASE_ADDR
  3916. * Bits 31:0
  3917. * Purpose: TX Completion Ring base address in DDR
  3918. * - TX_COMP_RING_SIZE
  3919. * Bits 31:0
  3920. * Purpose: TX Completion Ring size (must be power of 2)
  3921. * - TX_COMP_WR_IDX_ADDR
  3922. * Bits 31:0
  3923. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3924. * updates the Write Index for WDI_IPA TX completion ring
  3925. * - TX_CE_WR_IDX_ADDR
  3926. * Bits 31:0
  3927. * Purpose: DDR address where IPA uC
  3928. * updates the WR Index for TX CE ring
  3929. * (needed for fusion platforms)
  3930. * - RX_IND_RING_BASE_ADDR
  3931. * Bits 31:0
  3932. * Purpose: RX Indication Ring base address in DDR
  3933. * - RX_IND_RING_SIZE
  3934. * Bits 31:0
  3935. * Purpose: RX Indication Ring size
  3936. * - RX_IND_RD_IDX_ADDR
  3937. * Bits 31:0
  3938. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3939. * RX indication ring
  3940. * - RX_IND_WR_IDX_ADDR
  3941. * Bits 31:0
  3942. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3943. * updates the Write Index for WDI_IPA RX indication ring
  3944. * - RX_RING2_BASE_ADDR
  3945. * Bits 31:0
  3946. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3947. * - RX_RING2_SIZE
  3948. * Bits 31:0
  3949. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3950. * - RX_RING2_RD_IDX_ADDR
  3951. * Bits 31:0
  3952. * Purpose: If Second RX ring is Indication ring, DDR address where
  3953. * IPA uC updates the Read Index for Ring2.
  3954. * If Second RX ring is completion ring, this is NOT used
  3955. * - RX_RING2_WR_IDX_ADDR
  3956. * Bits 31:0
  3957. * Purpose: If Second RX ring is Indication ring, DDR address where
  3958. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3959. * If second RX ring is completion ring, DDR address where
  3960. * IPA uC updates the Write Index for Ring 2.
  3961. * For systems using 64-bit format for bus addresses:
  3962. * - TX_COMP_RING_BASE_ADDR_LO
  3963. * Bits 31:0
  3964. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3965. * - TX_COMP_RING_BASE_ADDR_HI
  3966. * Bits 31:0
  3967. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3968. * - TX_COMP_RING_SIZE
  3969. * Bits 31:0
  3970. * Purpose: TX Completion Ring size (must be power of 2)
  3971. * - TX_COMP_WR_IDX_ADDR_LO
  3972. * Bits 31:0
  3973. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3974. * Lower 4 bytes of DDR address where WIFI FW
  3975. * updates the Write Index for WDI_IPA TX completion ring
  3976. * - TX_COMP_WR_IDX_ADDR_HI
  3977. * Bits 31:0
  3978. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3979. * Higher 4 bytes of DDR address where WIFI FW
  3980. * updates the Write Index for WDI_IPA TX completion ring
  3981. * - TX_CE_WR_IDX_ADDR_LO
  3982. * Bits 31:0
  3983. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3984. * updates the WR Index for TX CE ring
  3985. * (needed for fusion platforms)
  3986. * - TX_CE_WR_IDX_ADDR_HI
  3987. * Bits 31:0
  3988. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3989. * updates the WR Index for TX CE ring
  3990. * (needed for fusion platforms)
  3991. * - RX_IND_RING_BASE_ADDR_LO
  3992. * Bits 31:0
  3993. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3994. * - RX_IND_RING_BASE_ADDR_HI
  3995. * Bits 31:0
  3996. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3997. * - RX_IND_RING_SIZE
  3998. * Bits 31:0
  3999. * Purpose: RX Indication Ring size
  4000. * - RX_IND_RD_IDX_ADDR_LO
  4001. * Bits 31:0
  4002. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4003. * for WDI_IPA RX indication ring
  4004. * - RX_IND_RD_IDX_ADDR_HI
  4005. * Bits 31:0
  4006. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4007. * for WDI_IPA RX indication ring
  4008. * - RX_IND_WR_IDX_ADDR_LO
  4009. * Bits 31:0
  4010. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4011. * Lower 4 bytes of DDR address where WIFI FW
  4012. * updates the Write Index for WDI_IPA RX indication ring
  4013. * - RX_IND_WR_IDX_ADDR_HI
  4014. * Bits 31:0
  4015. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4016. * Higher 4 bytes of DDR address where WIFI FW
  4017. * updates the Write Index for WDI_IPA RX indication ring
  4018. * - RX_RING2_BASE_ADDR_LO
  4019. * Bits 31:0
  4020. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4021. * - RX_RING2_BASE_ADDR_HI
  4022. * Bits 31:0
  4023. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4024. * - RX_RING2_SIZE
  4025. * Bits 31:0
  4026. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4027. * - RX_RING2_RD_IDX_ADDR_LO
  4028. * Bits 31:0
  4029. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4030. * DDR address where IPA uC updates the Read Index for Ring2.
  4031. * If Second RX ring is completion ring, this is NOT used
  4032. * - RX_RING2_RD_IDX_ADDR_HI
  4033. * Bits 31:0
  4034. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4035. * DDR address where IPA uC updates the Read Index for Ring2.
  4036. * If Second RX ring is completion ring, this is NOT used
  4037. * - RX_RING2_WR_IDX_ADDR_LO
  4038. * Bits 31:0
  4039. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4040. * DDR address where WIFI FW updates the Write Index
  4041. * for WDI_IPA RX ring2
  4042. * If second RX ring is completion ring, lower 4 bytes of
  4043. * DDR address where IPA uC updates the Write Index for Ring 2.
  4044. * - RX_RING2_WR_IDX_ADDR_HI
  4045. * Bits 31:0
  4046. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4047. * DDR address where WIFI FW updates the Write Index
  4048. * for WDI_IPA RX ring2
  4049. * If second RX ring is completion ring, higher 4 bytes of
  4050. * DDR address where IPA uC updates the Write Index for Ring 2.
  4051. */
  4052. #if HTT_PADDR64
  4053. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4054. #else
  4055. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4056. #endif
  4057. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4058. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4059. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4060. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4061. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4062. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4063. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4064. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4065. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4066. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4067. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4068. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4069. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4070. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4071. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4072. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4073. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4074. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4075. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4076. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4077. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4078. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4079. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4080. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4081. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4082. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4083. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4084. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4085. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4086. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4087. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4088. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4089. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4090. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4091. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4092. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4093. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4094. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4095. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4096. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4097. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4098. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4099. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4100. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4101. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4102. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4103. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4104. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4105. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4106. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4107. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4108. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4109. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4110. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4111. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4112. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4113. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4114. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4115. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4116. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4117. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4118. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4119. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4120. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4121. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4122. do { \
  4123. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4124. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4125. } while (0)
  4126. /* for systems using 32-bit format for bus addr */
  4127. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4128. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4129. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4130. do { \
  4131. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4132. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4133. } while (0)
  4134. /* for systems using 64-bit format for bus addr */
  4135. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4136. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4137. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4138. do { \
  4139. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4140. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4141. } while (0)
  4142. /* for systems using 64-bit format for bus addr */
  4143. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4144. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4145. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4146. do { \
  4147. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4148. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4149. } while (0)
  4150. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4151. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4152. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4153. do { \
  4154. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4155. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4156. } while (0)
  4157. /* for systems using 32-bit format for bus addr */
  4158. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4159. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4160. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4161. do { \
  4162. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4163. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4164. } while (0)
  4165. /* for systems using 64-bit format for bus addr */
  4166. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4167. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4168. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4169. do { \
  4170. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4171. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4172. } while (0)
  4173. /* for systems using 64-bit format for bus addr */
  4174. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4175. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4176. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4177. do { \
  4178. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4179. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4180. } while (0)
  4181. /* for systems using 32-bit format for bus addr */
  4182. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4183. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4184. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4185. do { \
  4186. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4187. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4188. } while (0)
  4189. /* for systems using 64-bit format for bus addr */
  4190. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4191. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4192. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4193. do { \
  4194. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4195. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4196. } while (0)
  4197. /* for systems using 64-bit format for bus addr */
  4198. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4199. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4200. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4201. do { \
  4202. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4203. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4204. } while (0)
  4205. /* for systems using 32-bit format for bus addr */
  4206. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4207. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4208. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4209. do { \
  4210. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4211. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4212. } while (0)
  4213. /* for systems using 64-bit format for bus addr */
  4214. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4215. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4216. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4217. do { \
  4218. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4219. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4220. } while (0)
  4221. /* for systems using 64-bit format for bus addr */
  4222. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4223. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4224. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4225. do { \
  4226. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4227. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4228. } while (0)
  4229. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4230. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4231. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4232. do { \
  4233. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4234. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4235. } while (0)
  4236. /* for systems using 32-bit format for bus addr */
  4237. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4238. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4239. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4240. do { \
  4241. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4242. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4243. } while (0)
  4244. /* for systems using 64-bit format for bus addr */
  4245. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4246. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4247. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4248. do { \
  4249. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4250. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4251. } while (0)
  4252. /* for systems using 64-bit format for bus addr */
  4253. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4254. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4255. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4256. do { \
  4257. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4258. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4259. } while (0)
  4260. /* for systems using 32-bit format for bus addr */
  4261. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4262. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4263. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4264. do { \
  4265. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4266. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4267. } while (0)
  4268. /* for systems using 64-bit format for bus addr */
  4269. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4270. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4271. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4272. do { \
  4273. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4274. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4275. } while (0)
  4276. /* for systems using 64-bit format for bus addr */
  4277. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4278. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4279. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4280. do { \
  4281. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4282. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4283. } while (0)
  4284. /* for systems using 32-bit format for bus addr */
  4285. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4286. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4287. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4288. do { \
  4289. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4290. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4291. } while (0)
  4292. /* for systems using 64-bit format for bus addr */
  4293. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4294. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4295. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4296. do { \
  4297. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4298. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4299. } while (0)
  4300. /* for systems using 64-bit format for bus addr */
  4301. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4302. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4303. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4304. do { \
  4305. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4306. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4307. } while (0)
  4308. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4309. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4310. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4311. do { \
  4312. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4313. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4314. } while (0)
  4315. /* for systems using 32-bit format for bus addr */
  4316. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4317. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4318. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4319. do { \
  4320. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4321. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4322. } while (0)
  4323. /* for systems using 64-bit format for bus addr */
  4324. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4325. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4326. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4327. do { \
  4328. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4329. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4330. } while (0)
  4331. /* for systems using 64-bit format for bus addr */
  4332. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4333. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4334. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4335. do { \
  4336. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4337. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4338. } while (0)
  4339. /* for systems using 32-bit format for bus addr */
  4340. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4341. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4342. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4343. do { \
  4344. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4345. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4346. } while (0)
  4347. /* for systems using 64-bit format for bus addr */
  4348. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4349. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4350. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4351. do { \
  4352. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4353. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4354. } while (0)
  4355. /* for systems using 64-bit format for bus addr */
  4356. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4357. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4358. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4359. do { \
  4360. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4361. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4362. } while (0)
  4363. /*
  4364. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4365. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4366. * addresses are stored in a XXX-bit field.
  4367. * This macro is used to define both htt_wdi_ipa_config32_t and
  4368. * htt_wdi_ipa_config64_t structs.
  4369. */
  4370. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4371. _paddr__tx_comp_ring_base_addr_, \
  4372. _paddr__tx_comp_wr_idx_addr_, \
  4373. _paddr__tx_ce_wr_idx_addr_, \
  4374. _paddr__rx_ind_ring_base_addr_, \
  4375. _paddr__rx_ind_rd_idx_addr_, \
  4376. _paddr__rx_ind_wr_idx_addr_, \
  4377. _paddr__rx_ring2_base_addr_,\
  4378. _paddr__rx_ring2_rd_idx_addr_,\
  4379. _paddr__rx_ring2_wr_idx_addr_) \
  4380. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4381. { \
  4382. /* DWORD 0: flags and meta-data */ \
  4383. A_UINT32 \
  4384. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4385. reserved: 8, \
  4386. tx_pkt_pool_size: 16;\
  4387. /* DWORD 1 */\
  4388. _paddr__tx_comp_ring_base_addr_;\
  4389. /* DWORD 2 (or 3)*/\
  4390. A_UINT32 tx_comp_ring_size;\
  4391. /* DWORD 3 (or 4)*/\
  4392. _paddr__tx_comp_wr_idx_addr_;\
  4393. /* DWORD 4 (or 6)*/\
  4394. _paddr__tx_ce_wr_idx_addr_;\
  4395. /* DWORD 5 (or 8)*/\
  4396. _paddr__rx_ind_ring_base_addr_;\
  4397. /* DWORD 6 (or 10)*/\
  4398. A_UINT32 rx_ind_ring_size;\
  4399. /* DWORD 7 (or 11)*/\
  4400. _paddr__rx_ind_rd_idx_addr_;\
  4401. /* DWORD 8 (or 13)*/\
  4402. _paddr__rx_ind_wr_idx_addr_;\
  4403. /* DWORD 9 (or 15)*/\
  4404. _paddr__rx_ring2_base_addr_;\
  4405. /* DWORD 10 (or 17) */\
  4406. A_UINT32 rx_ring2_size;\
  4407. /* DWORD 11 (or 18) */\
  4408. _paddr__rx_ring2_rd_idx_addr_;\
  4409. /* DWORD 12 (or 20) */\
  4410. _paddr__rx_ring2_wr_idx_addr_;\
  4411. } POSTPACK
  4412. /* define a htt_wdi_ipa_config32_t type */
  4413. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4414. /* define a htt_wdi_ipa_config64_t type */
  4415. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4416. #if HTT_PADDR64
  4417. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4418. #else
  4419. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4420. #endif
  4421. enum htt_wdi_ipa_op_code {
  4422. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4423. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4424. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4425. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4426. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4427. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4428. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4429. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4430. /* keep this last */
  4431. HTT_WDI_IPA_OPCODE_MAX
  4432. };
  4433. /**
  4434. * @brief HTT WDI_IPA Operation Request Message
  4435. *
  4436. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4437. *
  4438. * @details
  4439. * HTT WDI_IPA Operation Request message is sent by host
  4440. * to either suspend or resume WDI_IPA TX or RX path.
  4441. * |31 24|23 16|15 8|7 0|
  4442. * |----------------+----------------+----------------+----------------|
  4443. * | op_code | Rsvd | msg_type |
  4444. * |-------------------------------------------------------------------|
  4445. *
  4446. * Header fields:
  4447. * - MSG_TYPE
  4448. * Bits 7:0
  4449. * Purpose: Identifies this as WDI_IPA Operation Request message
  4450. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4451. * - OP_CODE
  4452. * Bits 31:16
  4453. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4454. * value: = enum htt_wdi_ipa_op_code
  4455. */
  4456. PREPACK struct htt_wdi_ipa_op_request_t
  4457. {
  4458. /* DWORD 0: flags and meta-data */
  4459. A_UINT32
  4460. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4461. reserved: 8,
  4462. op_code: 16;
  4463. } POSTPACK;
  4464. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4465. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4466. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4467. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4468. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4469. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4470. do { \
  4471. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4472. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4473. } while (0)
  4474. /*
  4475. * @brief host -> target HTT_MSI_SETUP message
  4476. *
  4477. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4478. *
  4479. * @details
  4480. * After target is booted up, host can send MSI setup message so that
  4481. * target sets up HW registers based on setup message.
  4482. *
  4483. * The message would appear as follows:
  4484. * |31 24|23 16|15|14 8|7 0|
  4485. * |---------------+-----------------+-----------------+-----------------|
  4486. * | reserved | msi_type | pdev_id | msg_type |
  4487. * |---------------------------------------------------------------------|
  4488. * | msi_addr_lo |
  4489. * |---------------------------------------------------------------------|
  4490. * | msi_addr_hi |
  4491. * |---------------------------------------------------------------------|
  4492. * | msi_data |
  4493. * |---------------------------------------------------------------------|
  4494. *
  4495. * The message is interpreted as follows:
  4496. * dword0 - b'0:7 - msg_type: This will be set to
  4497. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4498. * b'8:15 - pdev_id:
  4499. * 0 (for rings at SOC/UMAC level),
  4500. * 1/2/3 mac id (for rings at LMAC level)
  4501. * b'16:23 - msi_type: identify which msi registers need to be setup
  4502. * more details can be got from enum htt_msi_setup_type
  4503. * b'24:31 - reserved
  4504. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4505. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4506. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4507. */
  4508. PREPACK struct htt_msi_setup_t {
  4509. A_UINT32 msg_type: 8,
  4510. pdev_id: 8,
  4511. msi_type: 8,
  4512. reserved: 8;
  4513. A_UINT32 msi_addr_lo;
  4514. A_UINT32 msi_addr_hi;
  4515. A_UINT32 msi_data;
  4516. } POSTPACK;
  4517. enum htt_msi_setup_type {
  4518. HTT_PPDU_END_MSI_SETUP_TYPE,
  4519. /* Insert new types here*/
  4520. };
  4521. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4522. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4523. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4524. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4525. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4526. HTT_MSI_SETUP_PDEV_ID_S)
  4527. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4528. do { \
  4529. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4530. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4531. } while (0)
  4532. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4533. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4534. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4535. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4536. HTT_MSI_SETUP_MSI_TYPE_S)
  4537. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4538. do { \
  4539. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4540. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4541. } while (0)
  4542. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4543. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4544. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4545. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4546. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4547. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4548. do { \
  4549. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4550. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4551. } while (0)
  4552. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4553. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4554. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4555. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4556. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4557. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4558. do { \
  4559. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4560. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4561. } while (0)
  4562. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4563. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4564. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4565. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4566. HTT_MSI_SETUP_MSI_DATA_S)
  4567. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4568. do { \
  4569. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4570. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4571. } while (0)
  4572. /*
  4573. * @brief host -> target HTT_SRING_SETUP message
  4574. *
  4575. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4576. *
  4577. * @details
  4578. * After target is booted up, Host can send SRING setup message for
  4579. * each host facing LMAC SRING. Target setups up HW registers based
  4580. * on setup message and confirms back to Host if response_required is set.
  4581. * Host should wait for confirmation message before sending new SRING
  4582. * setup message
  4583. *
  4584. * The message would appear as follows:
  4585. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4586. * |--------------- +-----------------+-----------------+-----------------|
  4587. * | ring_type | ring_id | pdev_id | msg_type |
  4588. * |----------------------------------------------------------------------|
  4589. * | ring_base_addr_lo |
  4590. * |----------------------------------------------------------------------|
  4591. * | ring_base_addr_hi |
  4592. * |----------------------------------------------------------------------|
  4593. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4594. * |----------------------------------------------------------------------|
  4595. * | ring_head_offset32_remote_addr_lo |
  4596. * |----------------------------------------------------------------------|
  4597. * | ring_head_offset32_remote_addr_hi |
  4598. * |----------------------------------------------------------------------|
  4599. * | ring_tail_offset32_remote_addr_lo |
  4600. * |----------------------------------------------------------------------|
  4601. * | ring_tail_offset32_remote_addr_hi |
  4602. * |----------------------------------------------------------------------|
  4603. * | ring_msi_addr_lo |
  4604. * |----------------------------------------------------------------------|
  4605. * | ring_msi_addr_hi |
  4606. * |----------------------------------------------------------------------|
  4607. * | ring_msi_data |
  4608. * |----------------------------------------------------------------------|
  4609. * | intr_timer_th |IM| intr_batch_counter_th |
  4610. * |----------------------------------------------------------------------|
  4611. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4612. * |----------------------------------------------------------------------|
  4613. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4614. * |----------------------------------------------------------------------|
  4615. * Where
  4616. * IM = sw_intr_mode
  4617. * RR = response_required
  4618. * PTCF = prefetch_timer_cfg
  4619. * IP = IPA drop flag
  4620. *
  4621. * The message is interpreted as follows:
  4622. * dword0 - b'0:7 - msg_type: This will be set to
  4623. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4624. * b'8:15 - pdev_id:
  4625. * 0 (for rings at SOC/UMAC level),
  4626. * 1/2/3 mac id (for rings at LMAC level)
  4627. * b'16:23 - ring_id: identify which ring is to setup,
  4628. * more details can be got from enum htt_srng_ring_id
  4629. * b'24:31 - ring_type: identify type of host rings,
  4630. * more details can be got from enum htt_srng_ring_type
  4631. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4632. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4633. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4634. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4635. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4636. * SW_TO_HW_RING.
  4637. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4638. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4639. * Lower 32 bits of memory address of the remote variable
  4640. * storing the 4-byte word offset that identifies the head
  4641. * element within the ring.
  4642. * (The head offset variable has type A_UINT32.)
  4643. * Valid for HW_TO_SW and SW_TO_SW rings.
  4644. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4645. * Upper 32 bits of memory address of the remote variable
  4646. * storing the 4-byte word offset that identifies the head
  4647. * element within the ring.
  4648. * (The head offset variable has type A_UINT32.)
  4649. * Valid for HW_TO_SW and SW_TO_SW rings.
  4650. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4651. * Lower 32 bits of memory address of the remote variable
  4652. * storing the 4-byte word offset that identifies the tail
  4653. * element within the ring.
  4654. * (The tail offset variable has type A_UINT32.)
  4655. * Valid for HW_TO_SW and SW_TO_SW rings.
  4656. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4657. * Upper 32 bits of memory address of the remote variable
  4658. * storing the 4-byte word offset that identifies the tail
  4659. * element within the ring.
  4660. * (The tail offset variable has type A_UINT32.)
  4661. * Valid for HW_TO_SW and SW_TO_SW rings.
  4662. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4663. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4664. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4665. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4666. * dword10 - b'0:31 - ring_msi_data: MSI data
  4667. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4668. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4669. * dword11 - b'0:14 - intr_batch_counter_th:
  4670. * batch counter threshold is in units of 4-byte words.
  4671. * HW internally maintains and increments batch count.
  4672. * (see SRING spec for detail description).
  4673. * When batch count reaches threshold value, an interrupt
  4674. * is generated by HW.
  4675. * b'15 - sw_intr_mode:
  4676. * This configuration shall be static.
  4677. * Only programmed at power up.
  4678. * 0: generate pulse style sw interrupts
  4679. * 1: generate level style sw interrupts
  4680. * b'16:31 - intr_timer_th:
  4681. * The timer init value when timer is idle or is
  4682. * initialized to start downcounting.
  4683. * In 8us units (to cover a range of 0 to 524 ms)
  4684. * dword12 - b'0:15 - intr_low_threshold:
  4685. * Used only by Consumer ring to generate ring_sw_int_p.
  4686. * Ring entries low threshold water mark, that is used
  4687. * in combination with the interrupt timer as well as
  4688. * the the clearing of the level interrupt.
  4689. * b'16:18 - prefetch_timer_cfg:
  4690. * Used only by Consumer ring to set timer mode to
  4691. * support Application prefetch handling.
  4692. * The external tail offset/pointer will be updated
  4693. * at following intervals:
  4694. * 3'b000: (Prefetch feature disabled; used only for debug)
  4695. * 3'b001: 1 usec
  4696. * 3'b010: 4 usec
  4697. * 3'b011: 8 usec (default)
  4698. * 3'b100: 16 usec
  4699. * Others: Reserved
  4700. * b'19 - response_required:
  4701. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4702. * b'20 - ipa_drop_flag:
  4703. Indicates that host will config ipa drop threshold percentage
  4704. * b'21:31 - reserved: reserved for future use
  4705. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4706. * b'8:15 - ipa drop high threshold percentage:
  4707. * b'16:31 - Reserved
  4708. */
  4709. PREPACK struct htt_sring_setup_t {
  4710. A_UINT32 msg_type: 8,
  4711. pdev_id: 8,
  4712. ring_id: 8,
  4713. ring_type: 8;
  4714. A_UINT32 ring_base_addr_lo;
  4715. A_UINT32 ring_base_addr_hi;
  4716. A_UINT32 ring_size: 16,
  4717. ring_entry_size: 8,
  4718. ring_misc_cfg_flag: 8;
  4719. A_UINT32 ring_head_offset32_remote_addr_lo;
  4720. A_UINT32 ring_head_offset32_remote_addr_hi;
  4721. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4722. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4723. A_UINT32 ring_msi_addr_lo;
  4724. A_UINT32 ring_msi_addr_hi;
  4725. A_UINT32 ring_msi_data;
  4726. A_UINT32 intr_batch_counter_th: 15,
  4727. sw_intr_mode: 1,
  4728. intr_timer_th: 16;
  4729. A_UINT32 intr_low_threshold: 16,
  4730. prefetch_timer_cfg: 3,
  4731. response_required: 1,
  4732. ipa_drop_flag: 1,
  4733. reserved1: 11;
  4734. A_UINT32 ipa_drop_low_threshold: 8,
  4735. ipa_drop_high_threshold: 8,
  4736. reserved: 16;
  4737. } POSTPACK;
  4738. enum htt_srng_ring_type {
  4739. HTT_HW_TO_SW_RING = 0,
  4740. HTT_SW_TO_HW_RING,
  4741. HTT_SW_TO_SW_RING,
  4742. /* Insert new ring types above this line */
  4743. };
  4744. enum htt_srng_ring_id {
  4745. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4746. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4747. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4748. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4749. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4750. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4751. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4752. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4753. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4754. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4755. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4756. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4757. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4758. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4759. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4760. /* Add Other SRING which can't be directly configured by host software above this line */
  4761. };
  4762. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4763. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4764. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4765. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4766. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4767. HTT_SRING_SETUP_PDEV_ID_S)
  4768. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4769. do { \
  4770. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4771. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4772. } while (0)
  4773. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4774. #define HTT_SRING_SETUP_RING_ID_S 16
  4775. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4776. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4777. HTT_SRING_SETUP_RING_ID_S)
  4778. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4779. do { \
  4780. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4781. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4782. } while (0)
  4783. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4784. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4785. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4786. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4787. HTT_SRING_SETUP_RING_TYPE_S)
  4788. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4789. do { \
  4790. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4791. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4792. } while (0)
  4793. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4794. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4795. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4796. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4797. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4798. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4799. do { \
  4800. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4801. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4802. } while (0)
  4803. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4804. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4805. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4806. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4807. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4808. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4809. do { \
  4810. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4811. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4812. } while (0)
  4813. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4814. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4815. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4816. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4817. HTT_SRING_SETUP_RING_SIZE_S)
  4818. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4819. do { \
  4820. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4821. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4822. } while (0)
  4823. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4824. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4825. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4826. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4827. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4828. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4829. do { \
  4830. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4831. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4832. } while (0)
  4833. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4834. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4835. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4836. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4837. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4838. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4839. do { \
  4840. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4841. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4842. } while (0)
  4843. /* This control bit is applicable to only Producer, which updates Ring ID field
  4844. * of each descriptor before pushing into the ring.
  4845. * 0: updates ring_id(default)
  4846. * 1: ring_id updating disabled */
  4847. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4848. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4849. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4850. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4851. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4852. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4853. do { \
  4854. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4855. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4856. } while (0)
  4857. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4858. * of each descriptor before pushing into the ring.
  4859. * 0: updates Loopcnt(default)
  4860. * 1: Loopcnt updating disabled */
  4861. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4862. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4863. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4864. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4865. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4866. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4867. do { \
  4868. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4869. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4870. } while (0)
  4871. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4872. * into security_id port of GXI/AXI. */
  4873. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4874. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4875. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4876. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4877. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4878. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4879. do { \
  4880. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4881. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4882. } while (0)
  4883. /* During MSI write operation, SRNG drives value of this register bit into
  4884. * swap bit of GXI/AXI. */
  4885. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4886. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4887. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4888. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4889. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4890. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4891. do { \
  4892. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4893. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4894. } while (0)
  4895. /* During Pointer write operation, SRNG drives value of this register bit into
  4896. * swap bit of GXI/AXI. */
  4897. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4898. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4899. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4900. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4901. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4902. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4903. do { \
  4904. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4905. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4906. } while (0)
  4907. /* During any data or TLV write operation, SRNG drives value of this register
  4908. * bit into swap bit of GXI/AXI. */
  4909. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4910. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4911. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4912. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4913. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4914. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4915. do { \
  4916. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4917. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4918. } while (0)
  4919. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4920. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4921. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4922. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4923. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4924. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4925. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4926. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4927. do { \
  4928. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4929. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4930. } while (0)
  4931. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4932. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4933. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4934. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4935. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4936. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4937. do { \
  4938. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4939. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4940. } while (0)
  4941. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4942. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4943. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4944. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4945. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4946. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4947. do { \
  4948. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4949. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4950. } while (0)
  4951. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4952. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4953. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4954. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4955. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4956. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4957. do { \
  4958. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4959. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4960. } while (0)
  4961. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4962. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4963. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4964. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4965. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4966. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4967. do { \
  4968. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4969. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4970. } while (0)
  4971. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4972. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4973. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4974. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4975. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4976. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4977. do { \
  4978. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4979. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4980. } while (0)
  4981. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4982. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4983. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4984. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4985. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4986. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4987. do { \
  4988. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4989. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4990. } while (0)
  4991. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4992. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4993. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4994. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4995. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4996. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4997. do { \
  4998. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4999. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5000. } while (0)
  5001. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5002. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5003. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5004. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5005. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5006. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5007. do { \
  5008. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5009. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5010. } while (0)
  5011. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5012. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5013. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5014. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5015. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5016. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5017. do { \
  5018. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5019. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5020. } while (0)
  5021. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5022. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5023. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5024. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5025. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5026. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5027. do { \
  5028. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5029. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5030. } while (0)
  5031. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5032. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5033. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5034. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5035. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5036. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5037. do { \
  5038. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5039. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5040. } while (0)
  5041. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5042. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5043. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5044. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5045. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5046. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5047. do { \
  5048. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5049. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5050. } while (0)
  5051. /**
  5052. * @brief host -> target RX ring selection config message
  5053. *
  5054. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5055. *
  5056. * @details
  5057. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5058. * configure RXDMA rings.
  5059. * The configuration is per ring based and includes both packet subtypes
  5060. * and PPDU/MPDU TLVs.
  5061. *
  5062. * The message would appear as follows:
  5063. *
  5064. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5065. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5066. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5067. * |-----------------------+-----+-----+--------------------------------|
  5068. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5069. * |--------------------------------------------------------------------|
  5070. * | packet_type_enable_flags_0 |
  5071. * |--------------------------------------------------------------------|
  5072. * | packet_type_enable_flags_1 |
  5073. * |--------------------------------------------------------------------|
  5074. * | packet_type_enable_flags_2 |
  5075. * |--------------------------------------------------------------------|
  5076. * | packet_type_enable_flags_3 |
  5077. * |--------------------------------------------------------------------|
  5078. * | tlv_filter_in_flags |
  5079. * |-----------------------------------+--------------------------------|
  5080. * | rx_header_offset | rx_packet_offset |
  5081. * |-----------------------------------+--------------------------------|
  5082. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5083. * |-----------------------------------+--------------------------------|
  5084. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5085. * |-----------------------------------+--------------------------------|
  5086. * | rsvd3 | rx_attention_offset |
  5087. * |--------------------------------------------------------------------|
  5088. * | rsvd4 | mo| fp| rx_drop_threshold |
  5089. * | |ndp|ndp| |
  5090. * |--------------------------------------------------------------------|
  5091. * Where:
  5092. * PS = pkt_swap
  5093. * SS = status_swap
  5094. * OV = rx_offsets_valid
  5095. * DT = drop_thresh_valid
  5096. * CLM = config_length_mgmt
  5097. * CLC = config_length_ctrl
  5098. * CLD = config_length_data
  5099. * RXHDL = rx_hdr_len
  5100. * RX = rxpcu_filter_enable_flag
  5101. * The message is interpreted as follows:
  5102. * dword0 - b'0:7 - msg_type: This will be set to
  5103. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5104. * b'8:15 - pdev_id:
  5105. * 0 (for rings at SOC/UMAC level),
  5106. * 1/2/3 mac id (for rings at LMAC level)
  5107. * b'16:23 - ring_id : Identify the ring to configure.
  5108. * More details can be got from enum htt_srng_ring_id
  5109. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5110. * BUF_RING_CFG_0 defs within HW .h files,
  5111. * e.g. wmac_top_reg_seq_hwioreg.h
  5112. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5113. * BUF_RING_CFG_0 defs within HW .h files,
  5114. * e.g. wmac_top_reg_seq_hwioreg.h
  5115. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5116. * configuration fields are valid
  5117. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5118. * rx_drop_threshold field is valid
  5119. * b'28 - rx_mon_global_en: Enable/Disable global register
  5120. 8 configuration in Rx monitor module.
  5121. * b'29:31 - rsvd1: reserved for future use
  5122. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5123. * in byte units.
  5124. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5125. * b'16:18 - config_length_mgmt (MGMT):
  5126. * Represents the length of mpdu bytes for mgmt pkt.
  5127. * valid values:
  5128. * 001 - 64bytes
  5129. * 010 - 128bytes
  5130. * 100 - 256bytes
  5131. * 111 - Full mpdu bytes
  5132. * b'19:21 - config_length_ctrl (CTRL):
  5133. * Represents the length of mpdu bytes for ctrl pkt.
  5134. * valid values:
  5135. * 001 - 64bytes
  5136. * 010 - 128bytes
  5137. * 100 - 256bytes
  5138. * 111 - Full mpdu bytes
  5139. * b'22:24 - config_length_data (DATA):
  5140. * Represents the length of mpdu bytes for data pkt.
  5141. * valid values:
  5142. * 001 - 64bytes
  5143. * 010 - 128bytes
  5144. * 100 - 256bytes
  5145. * 111 - Full mpdu bytes
  5146. * b'25:26 - rx_hdr_len:
  5147. * Specifies the number of bytes of recvd packet to copy
  5148. * into the rx_hdr tlv.
  5149. * supported values for now by host:
  5150. * 01 - 64bytes
  5151. * 10 - 128bytes
  5152. * 11 - 256bytes
  5153. * default - 128 bytes
  5154. * b'27 - rxpcu_filter_enable_flag
  5155. * For Scan Radio Host CPU utilization is very high.
  5156. * In order to reduce CPU utilization we need to filter out
  5157. * certain configured MAC frames.
  5158. * To filter out configured MAC address frames, RxPCU should
  5159. * be zero which means allow all frames for MD at RxOLE
  5160. * host wil fiter out frames.
  5161. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5162. * b'28:31 - rsvd2: Reserved for future use
  5163. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5164. * Enable MGMT packet from 0b0000 to 0b1001
  5165. * bits from low to high: FP, MD, MO - 3 bits
  5166. * FP: Filter_Pass
  5167. * MD: Monitor_Direct
  5168. * MO: Monitor_Other
  5169. * 10 mgmt subtypes * 3 bits -> 30 bits
  5170. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5171. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5172. * Enable MGMT packet from 0b1010 to 0b1111
  5173. * bits from low to high: FP, MD, MO - 3 bits
  5174. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5175. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5176. * Enable CTRL packet from 0b0000 to 0b1001
  5177. * bits from low to high: FP, MD, MO - 3 bits
  5178. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5179. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5180. * Enable CTRL packet from 0b1010 to 0b1111,
  5181. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5182. * bits from low to high: FP, MD, MO - 3 bits
  5183. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5184. * dword6 - b'0:31 - tlv_filter_in_flags:
  5185. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5186. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5187. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5188. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5189. * A value of 0 will be considered as ignore this config.
  5190. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5191. * e.g. wmac_top_reg_seq_hwioreg.h
  5192. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5193. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5194. * A value of 0 will be considered as ignore this config.
  5195. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5196. * e.g. wmac_top_reg_seq_hwioreg.h
  5197. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5198. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5199. * A value of 0 will be considered as ignore this config.
  5200. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5201. * e.g. wmac_top_reg_seq_hwioreg.h
  5202. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5203. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5204. * A value of 0 will be considered as ignore this config.
  5205. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5206. * e.g. wmac_top_reg_seq_hwioreg.h
  5207. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5208. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5209. * A value of 0 will be considered as ignore this config.
  5210. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5211. * e.g. wmac_top_reg_seq_hwioreg.h
  5212. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5213. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5214. * A value of 0 will be considered as ignore this config.
  5215. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5216. * e.g. wmac_top_reg_seq_hwioreg.h
  5217. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5218. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5219. * A value of 0 will be considered as ignore this config.
  5220. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5221. * e.g. wmac_top_reg_seq_hwioreg.h
  5222. * - b'16:31 - rsvd3 for future use
  5223. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5224. * to source rings. Consumer drops packets if the available
  5225. * words in the ring falls below the configured threshold
  5226. * value.
  5227. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5228. * by host. 1 -> subscribed
  5229. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5230. * by host. 1 -> subscribed
  5231. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5232. * subscribed by host. 1 -> subscribed
  5233. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5234. * selection for the FP PHY ERR status tlv.
  5235. * 0 - wbm2rxdma_buf_source_ring
  5236. * 1 - fw2rxdma_buf_source_ring
  5237. * 2 - sw2rxdma_buf_source_ring
  5238. * 3 - no_buffer_ring
  5239. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5240. * selection for the FP PHY ERR status tlv.
  5241. * 0 - rxdma_release_ring
  5242. * 1 - rxdma2fw_ring
  5243. * 2 - rxdma2sw_ring
  5244. * 3 - rxdma2reo_ring
  5245. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5246. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5247. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5248. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5249. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5250. * 0: MSDU level logging
  5251. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5252. * 0: MSDU level logging
  5253. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5254. * 0: MSDU level logging
  5255. * - b'23 - word_mask_compaction: enable/disable word mask for
  5256. * mpdu/msdu start/end tlvs
  5257. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5258. * manager override
  5259. * - b'25:28 - rbm_override_val: return buffer manager override value
  5260. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5261. * which have to be posted to host from phy.
  5262. * Corresponding to errors defined in
  5263. * phyrx_abort_request_reason enums 0 to 31.
  5264. * Refer to RXPCU register definition header files for the
  5265. * phyrx_abort_request_reason enum definition.
  5266. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5267. * errors which have to be posted to host from phy.
  5268. * Corresponding to errors defined in
  5269. * phyrx_abort_request_reason enums 32 to 63.
  5270. * Refer to RXPCU register definition header files for the
  5271. * phyrx_abort_request_reason enum definition.
  5272. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5273. * applicable if word mask enabled
  5274. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5275. * applicable if word mask enabled
  5276. * - b'19:31 - rsvd7
  5277. * dword15- b'0:16 - rx_msdu_end_word_mask
  5278. * - b'17:31 - rsvd5
  5279. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5280. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5281. * buffer
  5282. * 1: RX_PKT TLV logging at specified offset for the
  5283. * subsequent buffer
  5284. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5285. */
  5286. PREPACK struct htt_rx_ring_selection_cfg_t {
  5287. A_UINT32 msg_type: 8,
  5288. pdev_id: 8,
  5289. ring_id: 8,
  5290. status_swap: 1,
  5291. pkt_swap: 1,
  5292. rx_offsets_valid: 1,
  5293. drop_thresh_valid: 1,
  5294. rx_mon_global_en: 1,
  5295. rsvd1: 3;
  5296. A_UINT32 ring_buffer_size: 16,
  5297. config_length_mgmt:3,
  5298. config_length_ctrl:3,
  5299. config_length_data:3,
  5300. rx_hdr_len: 2,
  5301. rxpcu_filter_enable_flag:1,
  5302. rsvd2: 4;
  5303. A_UINT32 packet_type_enable_flags_0;
  5304. A_UINT32 packet_type_enable_flags_1;
  5305. A_UINT32 packet_type_enable_flags_2;
  5306. A_UINT32 packet_type_enable_flags_3;
  5307. A_UINT32 tlv_filter_in_flags;
  5308. A_UINT32 rx_packet_offset: 16,
  5309. rx_header_offset: 16;
  5310. A_UINT32 rx_mpdu_end_offset: 16,
  5311. rx_mpdu_start_offset: 16;
  5312. A_UINT32 rx_msdu_end_offset: 16,
  5313. rx_msdu_start_offset: 16;
  5314. A_UINT32 rx_attn_offset: 16,
  5315. rsvd3: 16;
  5316. A_UINT32 rx_drop_threshold: 10,
  5317. fp_ndp: 1,
  5318. mo_ndp: 1,
  5319. fp_phy_err: 1,
  5320. fp_phy_err_buf_src: 2,
  5321. fp_phy_err_buf_dest: 2,
  5322. pkt_type_enable_msdu_or_mpdu_logging:3,
  5323. dma_mpdu_mgmt: 1,
  5324. dma_mpdu_ctrl: 1,
  5325. dma_mpdu_data: 1,
  5326. word_mask_compaction_enable:1,
  5327. rbm_override_enable: 1,
  5328. rbm_override_val: 4,
  5329. rsvd4: 3;
  5330. A_UINT32 phy_err_mask;
  5331. A_UINT32 phy_err_mask_cont;
  5332. A_UINT32 rx_mpdu_start_word_mask:16,
  5333. rx_mpdu_end_word_mask: 3,
  5334. rsvd7: 13;
  5335. A_UINT32 rx_msdu_end_word_mask: 17,
  5336. rsvd5: 15;
  5337. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5338. rx_pkt_tlv_offset: 15,
  5339. rsvd6: 16;
  5340. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5341. rx_mpdu_end_word_mask_v2: 8,
  5342. rsvd8: 4;
  5343. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5344. rsvd9: 12;
  5345. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5346. rsvd10: 12;
  5347. A_UINT32 packet_type_enable_fpmo_flags0;
  5348. A_UINT32 packet_type_enable_fpmo_flags1;
  5349. } POSTPACK;
  5350. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5351. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5352. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5353. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5354. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5355. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5356. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5357. do { \
  5358. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5359. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5360. } while (0)
  5361. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5362. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5363. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5364. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5365. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5366. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5367. do { \
  5368. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5369. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5370. } while (0)
  5371. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5372. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5373. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5374. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5375. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5376. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5377. do { \
  5378. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5379. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5380. } while (0)
  5381. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5382. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5383. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5384. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5385. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5386. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5387. do { \
  5388. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5389. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5390. } while (0)
  5391. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5392. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5393. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5394. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5395. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5396. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5397. do { \
  5398. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5399. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5400. } while (0)
  5401. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5402. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5403. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5404. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5405. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5406. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5407. do { \
  5408. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5409. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5410. } while (0)
  5411. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5412. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5413. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5414. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5415. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5416. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5417. do { \
  5418. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5419. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5420. } while (0)
  5421. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5422. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5423. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5424. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5425. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5426. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5427. do { \
  5428. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5429. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5430. } while (0)
  5431. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5432. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5433. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5434. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5435. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5436. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5437. do { \
  5438. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5439. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5440. } while (0)
  5441. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5442. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5443. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5444. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5445. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5446. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5447. do { \
  5448. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5449. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5450. } while (0)
  5451. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5452. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5453. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5454. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5455. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5456. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5457. do { \
  5458. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5459. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5460. } while (0)
  5461. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5462. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5463. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5464. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5465. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5466. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5467. do { \
  5468. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5469. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5470. } while(0)
  5471. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5472. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5473. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5474. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5475. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5476. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5477. do { \
  5478. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5479. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5480. } while(0)
  5481. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5482. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5483. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5484. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5485. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5486. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5487. do { \
  5488. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5489. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5490. } while (0)
  5491. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5492. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5493. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5494. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5495. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5496. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5497. do { \
  5498. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5499. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5500. } while (0)
  5501. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5502. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5503. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5504. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5505. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5506. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5507. do { \
  5508. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5509. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5510. } while (0)
  5511. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5512. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5513. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5514. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5515. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5516. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5517. do { \
  5518. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5519. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5520. } while (0)
  5521. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5522. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5523. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5524. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5525. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5526. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5527. do { \
  5528. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5529. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5530. } while (0)
  5531. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5532. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5533. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5534. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5535. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5536. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5537. do { \
  5538. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5539. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5540. } while (0)
  5541. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5542. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5543. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5544. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5545. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5546. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5547. do { \
  5548. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5549. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5550. } while (0)
  5551. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5552. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5553. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5554. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5555. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5556. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5557. do { \
  5558. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5559. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5560. } while (0)
  5561. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5562. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5563. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5564. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5565. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5566. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5567. do { \
  5568. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5569. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5570. } while (0)
  5571. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5572. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5573. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5574. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5575. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5576. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5577. do { \
  5578. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5579. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5580. } while (0)
  5581. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5582. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5583. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5584. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5585. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5586. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5587. do { \
  5588. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5589. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5590. } while (0)
  5591. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5592. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5593. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5594. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5595. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5596. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5597. do { \
  5598. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5599. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5600. } while (0)
  5601. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5602. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5603. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5604. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5605. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5606. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5607. do { \
  5608. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5609. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5610. } while (0)
  5611. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5612. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5613. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5614. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5615. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5616. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5617. do { \
  5618. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5619. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5620. } while (0)
  5621. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5622. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5623. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5624. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5625. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5626. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5627. do { \
  5628. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5629. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5630. } while (0)
  5631. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5632. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5633. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5634. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5635. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5636. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5639. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5640. } while (0)
  5641. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5642. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5643. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5644. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5645. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5646. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5647. do { \
  5648. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5649. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5650. } while (0)
  5651. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5652. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5653. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5654. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5655. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5656. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5657. do { \
  5658. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5659. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5660. } while (0)
  5661. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5662. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5663. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5664. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5665. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5666. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5667. do { \
  5668. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5669. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5670. } while (0)
  5671. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5672. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5673. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5674. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5675. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5676. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5677. do { \
  5678. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5679. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5680. } while (0)
  5681. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5682. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5683. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5684. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5685. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5686. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5687. do { \
  5688. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5689. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5690. } while (0)
  5691. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5692. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5693. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5694. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5695. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5696. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5697. do { \
  5698. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5699. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5700. } while (0)
  5701. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5702. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5703. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5704. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5705. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5706. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5707. do { \
  5708. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5709. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5710. } while (0)
  5711. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5712. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5713. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5714. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5715. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5716. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5717. do { \
  5718. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5719. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5720. } while (0)
  5721. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5722. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5723. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5724. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5725. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5726. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5727. do { \
  5728. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5729. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5730. } while (0)
  5731. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5732. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5733. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5734. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5735. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5736. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5737. do { \
  5738. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5739. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5740. } while (0)
  5741. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5742. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5743. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5744. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5745. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5746. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5747. do { \
  5748. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5749. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5750. } while (0)
  5751. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5752. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5753. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5754. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5755. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5756. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5757. do { \
  5758. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5759. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5760. } while (0)
  5761. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5762. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5763. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5764. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5765. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5766. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5767. do { \
  5768. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5769. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5770. } while (0)
  5771. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5772. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5773. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5774. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5775. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5776. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5777. do { \
  5778. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5779. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5780. } while (0)
  5781. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5782. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5783. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5784. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5785. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5786. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5787. do { \
  5788. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5789. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5790. } while (0)
  5791. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5792. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5793. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5794. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5795. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5796. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5797. do { \
  5798. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5799. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5800. } while (0)
  5801. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5802. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5803. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5804. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5805. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5806. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5807. do { \
  5808. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5809. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5810. } while (0)
  5811. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5812. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5813. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5814. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5815. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5816. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5817. do { \
  5818. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5819. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5820. } while (0)
  5821. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5822. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5823. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5824. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5825. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5826. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5827. do { \
  5828. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5829. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5830. } while (0)
  5831. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5832. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5833. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5834. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5835. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5836. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5837. do { \
  5838. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5839. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5840. } while (0)
  5841. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5842. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5843. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5844. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5845. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5846. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5847. do { \
  5848. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5849. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5850. } while (0)
  5851. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5852. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5853. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5854. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5855. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5856. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5857. do { \
  5858. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5859. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5860. } while (0)
  5861. /*
  5862. * Subtype based MGMT frames enable bits.
  5863. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5864. */
  5865. /* association request */
  5866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5872. /* association response */
  5873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5879. /* Reassociation request */
  5880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5886. /* Reassociation response */
  5887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5893. /* Probe request */
  5894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5900. /* Probe response */
  5901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5907. /* Timing Advertisement */
  5908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5914. /* Reserved */
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5921. /* Beacon */
  5922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5928. /* ATIM */
  5929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5935. /* Disassociation */
  5936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5942. /* Authentication */
  5943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5949. /* Deauthentication */
  5950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5956. /* Action */
  5957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5963. /* Action No Ack */
  5964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5970. /* Reserved */
  5971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5977. /*
  5978. * Subtype based CTRL frames enable bits.
  5979. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5980. */
  5981. /* Reserved */
  5982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5988. /* Reserved */
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5995. /* Reserved */
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6002. /* Reserved */
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6009. /* Reserved */
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6016. /* Reserved */
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6023. /* Reserved */
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6030. /* Control Wrapper */
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6037. /* Block Ack Request */
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6040. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6044. /* Block Ack*/
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6047. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6051. /* PS-POLL */
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6054. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6058. /* RTS */
  6059. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6060. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6061. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6062. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6065. /* CTS */
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6068. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6072. /* ACK */
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6075. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6079. /* CF-END */
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6082. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6086. /* CF-END + CF-ACK */
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6089. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6093. /* Multicast data */
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6096. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6100. /* Unicast data */
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6103. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6104. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6107. /* NULL data */
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6114. /* FPMO mode flags */
  6115. /* MGMT */
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6148. /* CTRL */
  6149. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6181. /* DATA */
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6193. do { \
  6194. HTT_CHECK_SET_VAL(httsym, value); \
  6195. (word) |= (value) << httsym##_S; \
  6196. } while (0)
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6198. (((word) & httsym##_M) >> httsym##_S)
  6199. #define htt_rx_ring_pkt_enable_subtype_set( \
  6200. word, flag, mode, type, subtype, val) \
  6201. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6202. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6203. #define htt_rx_ring_pkt_enable_subtype_get( \
  6204. word, flag, mode, type, subtype) \
  6205. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6206. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6207. /* Definition to filter in TLVs */
  6208. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6209. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6210. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6211. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6212. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6213. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6214. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6215. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6216. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6217. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6218. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6219. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6220. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6221. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6222. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6223. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6224. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6225. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6226. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6227. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6228. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6229. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6230. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6231. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6232. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6233. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6234. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6235. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6236. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6237. do { \
  6238. HTT_CHECK_SET_VAL(httsym, enable); \
  6239. (word) |= (enable) << httsym##_S; \
  6240. } while (0)
  6241. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6242. (((word) & httsym##_M) >> httsym##_S)
  6243. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6244. HTT_RX_RING_TLV_ENABLE_SET( \
  6245. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6246. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6247. HTT_RX_RING_TLV_ENABLE_GET( \
  6248. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6249. /**
  6250. * @brief host -> target TX monitor config message
  6251. *
  6252. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6253. *
  6254. * @details
  6255. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6256. * configure RXDMA rings.
  6257. * The configuration is per ring based and includes both packet types
  6258. * and PPDU/MPDU TLVs.
  6259. *
  6260. * The message would appear as follows:
  6261. *
  6262. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6263. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6264. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6265. * |-----------+--------+--------+-----+------------------------------------|
  6266. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6267. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6268. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6269. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6270. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6271. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6272. * |------------------------------------------------------------------------|
  6273. * | tlv_filter_mask_in0 |
  6274. * |------------------------------------------------------------------------|
  6275. * | tlv_filter_mask_in1 |
  6276. * |------------------------------------------------------------------------|
  6277. * | tlv_filter_mask_in2 |
  6278. * |------------------------------------------------------------------------|
  6279. * | tlv_filter_mask_in3 |
  6280. * |-----------------+-----------------+---------------------+--------------|
  6281. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6282. * |------------------------------------------------------------------------|
  6283. * | pcu_ppdu_setup_word_mask |
  6284. * |--------------------+--+--+--+-----+---------------------+--------------|
  6285. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6286. * |------------------------------------------------------------------------|
  6287. *
  6288. * Where:
  6289. * PS = pkt_swap
  6290. * SS = status_swap
  6291. * The message is interpreted as follows:
  6292. * dword0 - b'0:7 - msg_type: This will be set to
  6293. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6294. * b'8:15 - pdev_id:
  6295. * 0 (for rings at SOC level),
  6296. * 1/2/3 mac id (for rings at LMAC level)
  6297. * b'16:23 - ring_id : Identify the ring to configure.
  6298. * More details can be got from enum htt_srng_ring_id
  6299. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6300. * BUF_RING_CFG_0 defs within HW .h files,
  6301. * e.g. wmac_top_reg_seq_hwioreg.h
  6302. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6303. * BUF_RING_CFG_0 defs within HW .h files,
  6304. * e.g. wmac_top_reg_seq_hwioreg.h
  6305. * b'26 - tx_mon_global_en: Enable/Disable global register
  6306. * configuration in Tx monitor module.
  6307. * b'27:31 - rsvd1: reserved for future use
  6308. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6309. * in byte units.
  6310. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6311. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6312. * 64, 128, 256.
  6313. * If all 3 bits are set config length is > 256.
  6314. * if val is '0', then ignore this field.
  6315. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6316. * 64, 128, 256.
  6317. * If all 3 bits are set config length is > 256.
  6318. * if val is '0', then ignore this field.
  6319. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6320. * 64, 128, 256.
  6321. * If all 3 bits are set config length is > 256.
  6322. * If val is '0', then ignore this field.
  6323. * - b'25:31 - rsvd2: Reserved for future use
  6324. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6325. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6326. * If packet_type_enable_flags is '1' for MGMT type,
  6327. * monitor will ignore this bit and allow this TLV.
  6328. * If packet_type_enable_flags is '0' for MGMT type,
  6329. * monitor will use this bit to enable/disable logging
  6330. * of this TLV.
  6331. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6332. * If packet_type_enable_flags is '1' for CTRL type,
  6333. * monitor will ignore this bit and allow this TLV.
  6334. * If packet_type_enable_flags is '0' for CTRL type,
  6335. * monitor will use this bit to enable/disable logging
  6336. * of this TLV.
  6337. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6338. * If packet_type_enable_flags is '1' for DATA type,
  6339. * monitor will ignore this bit and allow this TLV.
  6340. * If packet_type_enable_flags is '0' for DATA type,
  6341. * monitor will use this bit to enable/disable logging
  6342. * of this TLV.
  6343. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6344. * If packet_type_enable_flags is '1' for MGMT type,
  6345. * monitor will ignore this bit and allow this TLV.
  6346. * If packet_type_enable_flags is '0' for MGMT type,
  6347. * monitor will use this bit to enable/disable logging
  6348. * of this TLV.
  6349. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6350. * If packet_type_enable_flags is '1' for CTRL type,
  6351. * monitor will ignore this bit and allow this TLV.
  6352. * If packet_type_enable_flags is '0' for CTRL type,
  6353. * monitor will use this bit to enable/disable logging
  6354. * of this TLV.
  6355. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6356. * If packet_type_enable_flags is '1' for DATA type,
  6357. * monitor will ignore this bit and allow this TLV.
  6358. * If packet_type_enable_flags is '0' for DATA type,
  6359. * monitor will use this bit to enable/disable logging
  6360. * of this TLV.
  6361. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6362. * If packet_type_enable_flags is '1' for MGMT type,
  6363. * monitor will ignore this bit and allow this TLV.
  6364. * If packet_type_enable_flags is '0' for MGMT type,
  6365. * monitor will use this bit to enable/disable logging
  6366. * of this TLV.
  6367. * If filter_in_TX_MPDU_START = 1 it is recommended
  6368. * to set this bit.
  6369. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6370. * If packet_type_enable_flags is '1' for CTRL type,
  6371. * monitor will ignore this bit and allow this TLV.
  6372. * If packet_type_enable_flags is '0' for CTRL type,
  6373. * monitor will use this bit to enable/disable logging
  6374. * of this TLV.
  6375. * If filter_in_TX_MPDU_START = 1 it is recommended
  6376. * to set this bit.
  6377. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6378. * If packet_type_enable_flags is '1' for DATA type,
  6379. * monitor will ignore this bit and allow this TLV.
  6380. * If packet_type_enable_flags is '0' for DATA type,
  6381. * monitor will use this bit to enable/disable logging
  6382. * of this TLV.
  6383. * If filter_in_TX_MPDU_START = 1 it is recommended
  6384. * to set this bit.
  6385. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6386. * If packet_type_enable_flags is '1' for MGMT type,
  6387. * monitor will ignore this bit and allow this TLV.
  6388. * If packet_type_enable_flags is '0' for MGMT type,
  6389. * monitor will use this bit to enable/disable logging
  6390. * of this TLV.
  6391. * If filter_in_TX_MSDU_START = 1 it is recommended
  6392. * to set this bit.
  6393. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6394. * If packet_type_enable_flags is '1' for CTRL type,
  6395. * monitor will ignore this bit and allow this TLV.
  6396. * If packet_type_enable_flags is '0' for CTRL type,
  6397. * monitor will use this bit to enable/disable logging
  6398. * of this TLV.
  6399. * If filter_in_TX_MSDU_START = 1 it is recommended
  6400. * to set this bit.
  6401. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6402. * If packet_type_enable_flags is '1' for DATA type,
  6403. * monitor will ignore this bit and allow this TLV.
  6404. * If packet_type_enable_flags is '0' for DATA type,
  6405. * monitor will use this bit to enable/disable logging
  6406. * of this TLV.
  6407. * If filter_in_TX_MSDU_START = 1 it is recommended
  6408. * to set this bit.
  6409. * b'15:31 - rsvd3: Reserved for future use
  6410. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6411. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6412. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6413. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6414. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6415. * - b'8:15 - tx_peer_entry_word_mask:
  6416. * - b'16:23 - tx_queue_ext_word_mask:
  6417. * - b'24:31 - tx_msdu_start_word_mask:
  6418. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6419. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6420. * - b'8:15 - rxpcu_user_setup_word_mask:
  6421. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6422. * MGMT, CTRL, DATA
  6423. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6424. * 0 -> MSDU level logging is enabled
  6425. * (valid only if bit is set in
  6426. * pkt_type_enable_msdu_or_mpdu_logging)
  6427. * 1 -> MPDU level logging is enabled
  6428. * (valid only if bit is set in
  6429. * pkt_type_enable_msdu_or_mpdu_logging)
  6430. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6431. * 0 -> MSDU level logging is enabled
  6432. * (valid only if bit is set in
  6433. * pkt_type_enable_msdu_or_mpdu_logging)
  6434. * 1 -> MPDU level logging is enabled
  6435. * (valid only if bit is set in
  6436. * pkt_type_enable_msdu_or_mpdu_logging)
  6437. * - b'21 - dma_mpdu_data(D) : For DATA
  6438. * 0 -> MSDU level logging is enabled
  6439. * (valid only if bit is set in
  6440. * pkt_type_enable_msdu_or_mpdu_logging)
  6441. * 1 -> MPDU level logging is enabled
  6442. * (valid only if bit is set in
  6443. * pkt_type_enable_msdu_or_mpdu_logging)
  6444. * - b'22:31 - rsvd4 for future use
  6445. */
  6446. PREPACK struct htt_tx_monitor_cfg_t {
  6447. A_UINT32 msg_type: 8,
  6448. pdev_id: 8,
  6449. ring_id: 8,
  6450. status_swap: 1,
  6451. pkt_swap: 1,
  6452. tx_mon_global_en: 1,
  6453. rsvd1: 5;
  6454. A_UINT32 ring_buffer_size: 16,
  6455. config_length_mgmt: 3,
  6456. config_length_ctrl: 3,
  6457. config_length_data: 3,
  6458. rsvd2: 7;
  6459. A_UINT32 pkt_type_enable_flags: 3,
  6460. filter_in_tx_mpdu_start_mgmt: 1,
  6461. filter_in_tx_mpdu_start_ctrl: 1,
  6462. filter_in_tx_mpdu_start_data: 1,
  6463. filter_in_tx_msdu_start_mgmt: 1,
  6464. filter_in_tx_msdu_start_ctrl: 1,
  6465. filter_in_tx_msdu_start_data: 1,
  6466. filter_in_tx_mpdu_end_mgmt: 1,
  6467. filter_in_tx_mpdu_end_ctrl: 1,
  6468. filter_in_tx_mpdu_end_data: 1,
  6469. filter_in_tx_msdu_end_mgmt: 1,
  6470. filter_in_tx_msdu_end_ctrl: 1,
  6471. filter_in_tx_msdu_end_data: 1,
  6472. word_mask_compaction_enable: 1,
  6473. rsvd3: 16;
  6474. A_UINT32 tlv_filter_mask_in0;
  6475. A_UINT32 tlv_filter_mask_in1;
  6476. A_UINT32 tlv_filter_mask_in2;
  6477. A_UINT32 tlv_filter_mask_in3;
  6478. A_UINT32 tx_fes_setup_word_mask: 8,
  6479. tx_peer_entry_word_mask: 8,
  6480. tx_queue_ext_word_mask: 8,
  6481. tx_msdu_start_word_mask: 8;
  6482. A_UINT32 pcu_ppdu_setup_word_mask;
  6483. A_UINT32 tx_mpdu_start_word_mask: 8,
  6484. rxpcu_user_setup_word_mask: 8,
  6485. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6486. dma_mpdu_mgmt: 1,
  6487. dma_mpdu_ctrl: 1,
  6488. dma_mpdu_data: 1,
  6489. rsvd4: 10;
  6490. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6491. tx_peer_entry_v2_word_mask: 12,
  6492. rsvd5: 10;
  6493. A_UINT32 fes_status_end_word_mask: 16,
  6494. response_end_status_word_mask: 16;
  6495. A_UINT32 fes_status_prot_word_mask: 11,
  6496. rsvd6: 21;
  6497. } POSTPACK;
  6498. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6499. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6500. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6501. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6502. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6503. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6504. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6505. do { \
  6506. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6507. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6508. } while (0)
  6509. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6510. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6511. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6512. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6513. HTT_TX_MONITOR_CFG_RING_ID_S)
  6514. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6515. do { \
  6516. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6517. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6518. } while (0)
  6519. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6520. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6521. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6522. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6523. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6524. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6525. do { \
  6526. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6527. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6528. } while (0)
  6529. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6530. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6531. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6532. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6533. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6534. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6535. do { \
  6536. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6537. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6538. } while (0)
  6539. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6540. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6541. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6542. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6543. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6544. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6545. do { \
  6546. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6547. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6548. } while (0)
  6549. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6550. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6551. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6552. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6553. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6554. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6555. do { \
  6556. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6557. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6558. } while (0)
  6559. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6560. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6561. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6562. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6563. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6564. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6565. do { \
  6566. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6567. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6568. } while (0)
  6569. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6570. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6571. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6572. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6573. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6574. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6575. do { \
  6576. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6577. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6578. } while (0)
  6579. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6580. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6581. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6582. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6583. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6584. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6585. do { \
  6586. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6587. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6588. } while (0)
  6589. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6590. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6591. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6592. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6593. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6594. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6595. do { \
  6596. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6597. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6598. } while (0)
  6599. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6600. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6601. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6602. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6603. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6604. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6605. do { \
  6606. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6607. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6608. } while (0)
  6609. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6610. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6611. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6612. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6613. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6614. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6615. do { \
  6616. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6617. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6618. } while (0)
  6619. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6620. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6621. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6622. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6623. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6624. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6625. do { \
  6626. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6627. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6628. } while (0)
  6629. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6630. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6631. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6632. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6633. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6634. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6635. do { \
  6636. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6637. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6638. } while (0)
  6639. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6640. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6641. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6642. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6643. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6644. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6645. do { \
  6646. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6647. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6648. } while (0)
  6649. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6650. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6651. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6652. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6653. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6654. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6655. do { \
  6656. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6657. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6658. } while (0)
  6659. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6660. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6661. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6662. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6663. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6664. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6665. do { \
  6666. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6667. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6668. } while (0)
  6669. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6670. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6671. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6672. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6673. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6674. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6675. do { \
  6676. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6677. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6678. } while (0)
  6679. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6680. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6681. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6682. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6683. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6684. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6685. do { \
  6686. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6687. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6688. } while (0)
  6689. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6690. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6691. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6692. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6693. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6694. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6695. do { \
  6696. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6697. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6698. } while (0)
  6699. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6700. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6701. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6702. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6703. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6704. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6705. do { \
  6706. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6707. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6708. } while (0)
  6709. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6710. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6711. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6712. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6713. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6714. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6715. do { \
  6716. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6717. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6718. } while (0)
  6719. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6720. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6721. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6722. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6723. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6724. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6725. do { \
  6726. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6727. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6728. } while (0)
  6729. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6730. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6731. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6732. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6733. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6734. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6735. do { \
  6736. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6737. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6738. } while (0)
  6739. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6740. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6741. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6742. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6743. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6744. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6745. do { \
  6746. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6747. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6748. } while (0)
  6749. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6750. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6751. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6752. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6753. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6754. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6755. do { \
  6756. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6757. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6758. } while (0)
  6759. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6760. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6761. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6762. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6763. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6764. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6765. do { \
  6766. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6767. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6768. } while (0)
  6769. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6770. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6771. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6772. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6773. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6774. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6775. do { \
  6776. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6777. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6778. } while (0)
  6779. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6780. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6781. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6782. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6783. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6784. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6785. do { \
  6786. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6787. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6788. } while (0)
  6789. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6790. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6791. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6792. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6793. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6794. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6795. do { \
  6796. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6797. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6798. } while (0)
  6799. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6800. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6801. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6802. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6803. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6804. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6805. do { \
  6806. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6807. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6808. } while (0)
  6809. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6810. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6811. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6812. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6813. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6814. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6815. do { \
  6816. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6817. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6818. } while (0)
  6819. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6820. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6821. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6822. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6823. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6824. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6825. do { \
  6826. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6827. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6828. } while (0)
  6829. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6830. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6831. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6832. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6833. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6834. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6835. do { \
  6836. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6837. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6838. } while (0)
  6839. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6840. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6841. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6842. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6843. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6844. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6845. do { \
  6846. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6847. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6848. } while (0)
  6849. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6850. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6851. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6852. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6853. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6854. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6855. do { \
  6856. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6857. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6858. } while (0)
  6859. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6860. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6861. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6862. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6863. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6864. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6865. do { \
  6866. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6867. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6868. } while (0)
  6869. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6870. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6871. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6872. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6873. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6874. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6875. do { \
  6876. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6877. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6878. } while (0)
  6879. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6880. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6881. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6882. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6883. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6884. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6885. do { \
  6886. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6887. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6888. } while (0)
  6889. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6890. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6891. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6892. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6893. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6894. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6895. do { \
  6896. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6897. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6898. } while (0)
  6899. /*
  6900. * pkt_type_enable_flags
  6901. */
  6902. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6903. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6904. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6905. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6906. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6907. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6908. /*
  6909. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6910. */
  6911. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6912. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6913. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6914. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6915. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6916. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6917. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6918. do { \
  6919. HTT_CHECK_SET_VAL(httsym, value); \
  6920. (word) |= (value) << httsym##_S; \
  6921. } while (0)
  6922. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6923. (((word) & httsym##_M) >> httsym##_S)
  6924. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6925. * type -> MGMT, CTRL, DATA*/
  6926. #define htt_tx_ring_pkt_type_set( \
  6927. word, mode, type, val) \
  6928. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6929. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6930. #define htt_tx_ring_pkt_type_get( \
  6931. word, mode, type) \
  6932. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6933. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6934. /* Definition to filter in TLVs */
  6935. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6936. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6937. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6938. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6939. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6940. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6941. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6942. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6943. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6944. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6945. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6946. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6947. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6948. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6949. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6950. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6951. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6952. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6953. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6954. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6955. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6956. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6957. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6958. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6959. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6960. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6961. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6962. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6963. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6964. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6965. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6966. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6967. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6968. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6969. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6970. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6971. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6972. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6973. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6974. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6975. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6976. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6977. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6978. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6979. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6980. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6981. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6982. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6983. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6984. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6985. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6986. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6987. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6988. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6989. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6990. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6991. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6992. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6993. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6994. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6995. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6996. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  6997. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  6998. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  6999. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7000. do { \
  7001. HTT_CHECK_SET_VAL(httsym, enable); \
  7002. (word) |= (enable) << httsym##_S; \
  7003. } while (0)
  7004. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7005. (((word) & httsym##_M) >> httsym##_S)
  7006. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7007. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7008. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7009. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7010. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7011. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7012. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7013. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7014. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7015. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7022. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7023. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7024. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7025. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7026. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7027. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7028. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7029. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7030. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7031. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7032. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7033. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7034. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7035. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7036. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7037. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7038. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7039. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7040. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7041. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7042. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7043. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7044. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7045. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7046. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7047. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7048. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7049. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7050. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7051. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7052. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7053. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7054. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7055. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7059. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7060. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7076. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7077. do { \
  7078. HTT_CHECK_SET_VAL(httsym, enable); \
  7079. (word) |= (enable) << httsym##_S; \
  7080. } while (0)
  7081. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7082. (((word) & httsym##_M) >> httsym##_S)
  7083. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7084. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7085. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7086. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7087. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7088. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7089. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7090. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7091. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7126. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7127. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7128. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7129. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7130. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7131. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7132. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7133. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7134. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7153. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7154. do { \
  7155. HTT_CHECK_SET_VAL(httsym, enable); \
  7156. (word) |= (enable) << httsym##_S; \
  7157. } while (0)
  7158. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7159. (((word) & httsym##_M) >> httsym##_S)
  7160. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7161. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7162. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7163. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7164. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7165. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7166. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7167. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7168. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7203. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7204. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7205. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7206. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7207. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7208. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7209. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7210. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7211. do { \
  7212. HTT_CHECK_SET_VAL(httsym, enable); \
  7213. (word) |= (enable) << httsym##_S; \
  7214. } while (0)
  7215. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7216. (((word) & httsym##_M) >> httsym##_S)
  7217. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7218. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7219. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7220. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7221. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7222. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7223. /**
  7224. * @brief host --> target Receive Flow Steering configuration message definition
  7225. *
  7226. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7227. *
  7228. * host --> target Receive Flow Steering configuration message definition.
  7229. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7230. * The reason for this is we want RFS to be configured and ready before MAC
  7231. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7232. *
  7233. * |31 24|23 16|15 9|8|7 0|
  7234. * |----------------+----------------+----------------+----------------|
  7235. * | reserved |E| msg type |
  7236. * |-------------------------------------------------------------------|
  7237. * Where E = RFS enable flag
  7238. *
  7239. * The RFS_CONFIG message consists of a single 4-byte word.
  7240. *
  7241. * Header fields:
  7242. * - MSG_TYPE
  7243. * Bits 7:0
  7244. * Purpose: identifies this as a RFS config msg
  7245. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7246. * - RFS_CONFIG
  7247. * Bit 8
  7248. * Purpose: Tells target whether to enable (1) or disable (0)
  7249. * flow steering feature when sending rx indication messages to host
  7250. */
  7251. #define HTT_H2T_RFS_CONFIG_M 0x100
  7252. #define HTT_H2T_RFS_CONFIG_S 8
  7253. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7254. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7255. HTT_H2T_RFS_CONFIG_S)
  7256. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7257. do { \
  7258. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7259. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7260. } while (0)
  7261. #define HTT_RFS_CFG_REQ_BYTES 4
  7262. /**
  7263. * @brief host -> target FW extended statistics request
  7264. *
  7265. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7266. *
  7267. * @details
  7268. * The following field definitions describe the format of the HTT host
  7269. * to target FW extended stats retrieve message.
  7270. * The message specifies the type of stats the host wants to retrieve.
  7271. *
  7272. * |31 24|23 16|15 8|7 0|
  7273. * |-----------------------------------------------------------|
  7274. * | reserved | stats type | pdev_mask | msg type |
  7275. * |-----------------------------------------------------------|
  7276. * | config param [0] |
  7277. * |-----------------------------------------------------------|
  7278. * | config param [1] |
  7279. * |-----------------------------------------------------------|
  7280. * | config param [2] |
  7281. * |-----------------------------------------------------------|
  7282. * | config param [3] |
  7283. * |-----------------------------------------------------------|
  7284. * | reserved |
  7285. * |-----------------------------------------------------------|
  7286. * | cookie LSBs |
  7287. * |-----------------------------------------------------------|
  7288. * | cookie MSBs |
  7289. * |-----------------------------------------------------------|
  7290. * Header fields:
  7291. * - MSG_TYPE
  7292. * Bits 7:0
  7293. * Purpose: identifies this is a extended stats upload request message
  7294. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7295. * - PDEV_MASK
  7296. * Bits 8:15
  7297. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7298. * Value: This is a overloaded field, refer to usage and interpretation of
  7299. * PDEV in interface document.
  7300. * Bit 8 : Reserved for SOC stats
  7301. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7302. * Indicates MACID_MASK in DBS
  7303. * - STATS_TYPE
  7304. * Bits 23:16
  7305. * Purpose: identifies which FW statistics to upload
  7306. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7307. * - Reserved
  7308. * Bits 31:24
  7309. * - CONFIG_PARAM [0]
  7310. * Bits 31:0
  7311. * Purpose: give an opaque configuration value to the specified stats type
  7312. * Value: stats-type specific configuration value
  7313. * Refer to htt_stats.h for interpretation for each stats sub_type
  7314. * - CONFIG_PARAM [1]
  7315. * Bits 31:0
  7316. * Purpose: give an opaque configuration value to the specified stats type
  7317. * Value: stats-type specific configuration value
  7318. * Refer to htt_stats.h for interpretation for each stats sub_type
  7319. * - CONFIG_PARAM [2]
  7320. * Bits 31:0
  7321. * Purpose: give an opaque configuration value to the specified stats type
  7322. * Value: stats-type specific configuration value
  7323. * Refer to htt_stats.h for interpretation for each stats sub_type
  7324. * - CONFIG_PARAM [3]
  7325. * Bits 31:0
  7326. * Purpose: give an opaque configuration value to the specified stats type
  7327. * Value: stats-type specific configuration value
  7328. * Refer to htt_stats.h for interpretation for each stats sub_type
  7329. * - Reserved [31:0] for future use.
  7330. * - COOKIE_LSBS
  7331. * Bits 31:0
  7332. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7333. * message with its preceding host->target stats request message.
  7334. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7335. * - COOKIE_MSBS
  7336. * Bits 31:0
  7337. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7338. * message with its preceding host->target stats request message.
  7339. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7340. */
  7341. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7342. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7343. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7344. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7345. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7346. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7347. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7348. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7349. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7350. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7351. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7352. do { \
  7353. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7354. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7355. } while (0)
  7356. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7357. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7358. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7359. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7360. do { \
  7361. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7362. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7363. } while (0)
  7364. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7365. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7366. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7367. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7368. do { \
  7369. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7370. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7371. } while (0)
  7372. /**
  7373. * @brief host -> target FW streaming statistics request
  7374. *
  7375. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7376. *
  7377. * @details
  7378. * The following field definitions describe the format of the HTT host
  7379. * to target message that requests the target to start or stop producing
  7380. * ongoing stats of the specified type.
  7381. *
  7382. * |31|30 |23 16|15 8|7 0|
  7383. * |-----------------------------------------------------------|
  7384. * |EN| reserved | stats type | reserved | msg type |
  7385. * |-----------------------------------------------------------|
  7386. * | config param [0] |
  7387. * |-----------------------------------------------------------|
  7388. * | config param [1] |
  7389. * |-----------------------------------------------------------|
  7390. * | config param [2] |
  7391. * |-----------------------------------------------------------|
  7392. * | config param [3] |
  7393. * |-----------------------------------------------------------|
  7394. * Where:
  7395. * - EN is an enable/disable flag
  7396. * Header fields:
  7397. * - MSG_TYPE
  7398. * Bits 7:0
  7399. * Purpose: identifies this is a streaming stats upload request message
  7400. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7401. * - STATS_TYPE
  7402. * Bits 23:16
  7403. * Purpose: identifies which FW statistics to upload
  7404. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7405. * Only the htt_dbg_ext_stats_type values identified as streaming
  7406. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7407. * - ENABLE
  7408. * Bit 31
  7409. * Purpose: enable/disable the target's ongoing stats of the specified type
  7410. * Value:
  7411. * 0 - disable ongoing production of the specified stats type
  7412. * 1 - enable ongoing production of the specified stats type
  7413. * - CONFIG_PARAM [0]
  7414. * Bits 31:0
  7415. * Purpose: give an opaque configuration value to the specified stats type
  7416. * Value: stats-type specific configuration value
  7417. * Refer to htt_stats.h for interpretation for each stats sub_type
  7418. * - CONFIG_PARAM [1]
  7419. * Bits 31:0
  7420. * Purpose: give an opaque configuration value to the specified stats type
  7421. * Value: stats-type specific configuration value
  7422. * Refer to htt_stats.h for interpretation for each stats sub_type
  7423. * - CONFIG_PARAM [2]
  7424. * Bits 31:0
  7425. * Purpose: give an opaque configuration value to the specified stats type
  7426. * Value: stats-type specific configuration value
  7427. * Refer to htt_stats.h for interpretation for each stats sub_type
  7428. * - CONFIG_PARAM [3]
  7429. * Bits 31:0
  7430. * Purpose: give an opaque configuration value to the specified stats type
  7431. * Value: stats-type specific configuration value
  7432. * Refer to htt_stats.h for interpretation for each stats sub_type
  7433. */
  7434. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7435. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7436. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7437. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7438. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7439. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7440. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7441. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7442. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7443. do { \
  7444. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7445. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7446. } while (0)
  7447. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7448. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7449. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7450. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7451. do { \
  7452. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7453. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7454. } while (0)
  7455. /**
  7456. * @brief host -> target FW PPDU_STATS request message
  7457. *
  7458. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7459. *
  7460. * @details
  7461. * The following field definitions describe the format of the HTT host
  7462. * to target FW for PPDU_STATS_CFG msg.
  7463. * The message allows the host to configure the PPDU_STATS_IND messages
  7464. * produced by the target.
  7465. *
  7466. * |31 24|23 16|15 8|7 0|
  7467. * |-----------------------------------------------------------|
  7468. * | REQ bit mask | pdev_mask | msg type |
  7469. * |-----------------------------------------------------------|
  7470. * Header fields:
  7471. * - MSG_TYPE
  7472. * Bits 7:0
  7473. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7474. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7475. * - PDEV_MASK
  7476. * Bits 8:15
  7477. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7478. * Value: This is a overloaded field, refer to usage and interpretation of
  7479. * PDEV in interface document.
  7480. * Bit 8 : Reserved for SOC stats
  7481. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7482. * Indicates MACID_MASK in DBS
  7483. * - REQ_TLV_BIT_MASK
  7484. * Bits 16:31
  7485. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7486. * needs to be included in the target's PPDU_STATS_IND messages.
  7487. * Value: refer htt_ppdu_stats_tlv_tag_t
  7488. *
  7489. */
  7490. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7491. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7492. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7493. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7494. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7495. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7496. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7497. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7498. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7499. do { \
  7500. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7501. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7502. } while (0)
  7503. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7504. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7505. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7506. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7507. do { \
  7508. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7509. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7510. } while (0)
  7511. /**
  7512. * @brief Host-->target HTT RX FSE setup message
  7513. *
  7514. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7515. *
  7516. * @details
  7517. * Through this message, the host will provide details of the flow tables
  7518. * in host DDR along with hash keys.
  7519. * This message can be sent per SOC or per PDEV, which is differentiated
  7520. * by pdev id values.
  7521. * The host will allocate flow search table and sends table size,
  7522. * physical DMA address of flow table, and hash keys to firmware to
  7523. * program into the RXOLE FSE HW block.
  7524. *
  7525. * The following field definitions describe the format of the RX FSE setup
  7526. * message sent from the host to target
  7527. *
  7528. * Header fields:
  7529. * dword0 - b'7:0 - msg_type: This will be set to
  7530. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7531. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7532. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7533. * pdev's LMAC ring.
  7534. * b'31:16 - reserved : Reserved for future use
  7535. * dword1 - b'19:0 - number of records: This field indicates the number of
  7536. * entries in the flow table. For example: 8k number of
  7537. * records is equivalent to
  7538. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7539. * b'27:20 - max search: This field specifies the skid length to FSE
  7540. * parser HW module whenever match is not found at the
  7541. * exact index pointed by hash.
  7542. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7543. * Refer htt_ip_da_sa_prefix below for more details.
  7544. * b'31:30 - reserved: Reserved for future use
  7545. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7546. * table allocated by host in DDR
  7547. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7548. * table allocated by host in DDR
  7549. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7550. * entry hashing
  7551. *
  7552. *
  7553. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7554. * |---------------------------------------------------------------|
  7555. * | reserved | pdev_id | MSG_TYPE |
  7556. * |---------------------------------------------------------------|
  7557. * |resvd|IPDSA| max_search | Number of records |
  7558. * |---------------------------------------------------------------|
  7559. * | base address lo |
  7560. * |---------------------------------------------------------------|
  7561. * | base address high |
  7562. * |---------------------------------------------------------------|
  7563. * | toeplitz key 31_0 |
  7564. * |---------------------------------------------------------------|
  7565. * | toeplitz key 63_32 |
  7566. * |---------------------------------------------------------------|
  7567. * | toeplitz key 95_64 |
  7568. * |---------------------------------------------------------------|
  7569. * | toeplitz key 127_96 |
  7570. * |---------------------------------------------------------------|
  7571. * | toeplitz key 159_128 |
  7572. * |---------------------------------------------------------------|
  7573. * | toeplitz key 191_160 |
  7574. * |---------------------------------------------------------------|
  7575. * | toeplitz key 223_192 |
  7576. * |---------------------------------------------------------------|
  7577. * | toeplitz key 255_224 |
  7578. * |---------------------------------------------------------------|
  7579. * | toeplitz key 287_256 |
  7580. * |---------------------------------------------------------------|
  7581. * | reserved | toeplitz key 314_288(26:0 bits) |
  7582. * |---------------------------------------------------------------|
  7583. * where:
  7584. * IPDSA = ip_da_sa
  7585. */
  7586. /**
  7587. * @brief: htt_ip_da_sa_prefix
  7588. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7589. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7590. * documentation per RFC3849
  7591. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7592. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7593. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7594. */
  7595. enum htt_ip_da_sa_prefix {
  7596. HTT_RX_IPV6_20010db8,
  7597. HTT_RX_IPV4_MAPPED_IPV6,
  7598. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7599. HTT_RX_IPV6_64FF9B,
  7600. };
  7601. /**
  7602. * @brief Host-->target HTT RX FISA configure and enable
  7603. *
  7604. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7605. *
  7606. * @details
  7607. * The host will send this command down to configure and enable the FISA
  7608. * operational params.
  7609. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7610. * register.
  7611. * Should configure both the MACs.
  7612. *
  7613. * dword0 - b'7:0 - msg_type:
  7614. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7615. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7616. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7617. * pdev's LMAC ring.
  7618. * b'31:16 - reserved : Reserved for future use
  7619. *
  7620. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7621. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7622. * packets. 1 flow search will be skipped
  7623. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7624. * tcp,udp packets
  7625. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7626. * calculation
  7627. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7628. * calculation
  7629. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7630. * calculation
  7631. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7632. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7633. * length
  7634. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7635. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7636. * length
  7637. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7638. * num jump
  7639. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7640. * num jump
  7641. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7642. * data type switch has happened for MPDU Sequence num jump
  7643. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7644. * for MPDU Sequence num jump
  7645. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7646. * for decrypt errors
  7647. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7648. * while aggregating a msdu
  7649. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7650. * The aggregation is done until (number of MSDUs aggregated
  7651. * < LIMIT + 1)
  7652. * b'31:18 - Reserved
  7653. *
  7654. * fisa_control_value - 32bit value FW can write to register
  7655. *
  7656. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7657. * Threshold value for FISA timeout (units are microseconds).
  7658. * When the global timestamp exceeds this threshold, FISA
  7659. * aggregation will be restarted.
  7660. * A value of 0 means timeout is disabled.
  7661. * Compare the threshold register with timestamp field in
  7662. * flow entry to generate timeout for the flow.
  7663. *
  7664. * |31 18 |17 16|15 8|7 0|
  7665. * |-------------------------------------------------------------|
  7666. * | reserved | pdev_mask | msg type |
  7667. * |-------------------------------------------------------------|
  7668. * | reserved | FISA_CTRL |
  7669. * |-------------------------------------------------------------|
  7670. * | FISA_TIMEOUT_THRESH |
  7671. * |-------------------------------------------------------------|
  7672. */
  7673. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7674. A_UINT32 msg_type:8,
  7675. pdev_id:8,
  7676. reserved0:16;
  7677. /**
  7678. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7679. * [17:0]
  7680. */
  7681. union {
  7682. /*
  7683. * fisa_control_bits structure is deprecated.
  7684. * Please use fisa_control_bits_v2 going forward.
  7685. */
  7686. struct {
  7687. A_UINT32 fisa_enable: 1,
  7688. ipsec_skip_search: 1,
  7689. nontcp_skip_search: 1,
  7690. add_ipv4_fixed_hdr_len: 1,
  7691. add_ipv6_fixed_hdr_len: 1,
  7692. add_tcp_fixed_hdr_len: 1,
  7693. add_udp_hdr_len: 1,
  7694. chksum_cum_ip_len_en: 1,
  7695. disable_tid_check: 1,
  7696. disable_ta_check: 1,
  7697. disable_qos_check: 1,
  7698. disable_raw_check: 1,
  7699. disable_decrypt_err_check: 1,
  7700. disable_msdu_drop_check: 1,
  7701. fisa_aggr_limit: 4,
  7702. reserved: 14;
  7703. } fisa_control_bits;
  7704. struct {
  7705. A_UINT32 fisa_enable: 1,
  7706. fisa_aggr_limit: 4,
  7707. reserved: 27;
  7708. } fisa_control_bits_v2;
  7709. A_UINT32 fisa_control_value;
  7710. } u_fisa_control;
  7711. /**
  7712. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7713. * timeout threshold for aggregation. Unit in usec.
  7714. * [31:0]
  7715. */
  7716. A_UINT32 fisa_timeout_threshold;
  7717. } POSTPACK;
  7718. /* DWord 0: pdev-ID */
  7719. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7720. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7721. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7722. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7723. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7724. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7725. do { \
  7726. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7727. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7728. } while (0)
  7729. /* Dword 1: fisa_control_value fisa config */
  7730. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7731. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7732. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7733. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7734. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7735. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7736. do { \
  7737. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7738. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7739. } while (0)
  7740. /* Dword 1: fisa_control_value ipsec_skip_search */
  7741. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7742. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7743. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7744. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7745. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7746. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7747. do { \
  7748. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7749. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7750. } while (0)
  7751. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7752. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7753. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7754. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7755. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7756. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7757. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7758. do { \
  7759. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7760. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7761. } while (0)
  7762. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7763. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7764. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7765. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7766. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7767. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7768. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7769. do { \
  7770. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7771. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7772. } while (0)
  7773. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7774. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7775. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7776. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7777. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7778. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7779. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7780. do { \
  7781. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7782. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7783. } while (0)
  7784. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7785. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7786. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7787. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7788. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7789. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7790. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7791. do { \
  7792. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7793. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7794. } while (0)
  7795. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7796. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7797. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7798. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7799. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7800. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7801. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7802. do { \
  7803. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7804. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7805. } while (0)
  7806. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7807. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7808. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7809. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7810. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7811. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7812. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7813. do { \
  7814. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7815. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7816. } while (0)
  7817. /* Dword 1: fisa_control_value disable_tid_check */
  7818. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7819. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7820. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7821. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7822. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7823. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7824. do { \
  7825. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7826. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7827. } while (0)
  7828. /* Dword 1: fisa_control_value disable_ta_check */
  7829. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7830. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7831. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7832. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7833. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7834. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7835. do { \
  7836. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7837. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7838. } while (0)
  7839. /* Dword 1: fisa_control_value disable_qos_check */
  7840. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7841. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7842. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7843. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7844. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7845. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7846. do { \
  7847. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7848. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7849. } while (0)
  7850. /* Dword 1: fisa_control_value disable_raw_check */
  7851. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7852. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7853. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7854. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7855. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7856. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7857. do { \
  7858. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7859. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7860. } while (0)
  7861. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7862. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7863. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7864. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7865. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7866. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7867. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7868. do { \
  7869. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7870. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7871. } while (0)
  7872. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7873. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7874. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7875. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7876. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7877. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7878. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7879. do { \
  7880. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7881. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7882. } while (0)
  7883. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7884. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7885. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7886. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7887. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7888. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7889. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7890. do { \
  7891. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7892. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7893. } while (0)
  7894. /* Dword 1: fisa_control_value fisa config */
  7895. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7896. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7897. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7898. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7899. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7900. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7901. do { \
  7902. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7903. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7904. } while (0)
  7905. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7906. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7907. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7908. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7909. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7910. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7911. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7912. do { \
  7913. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7914. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7915. } while (0)
  7916. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7917. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7918. pdev_id:8,
  7919. reserved0:16;
  7920. A_UINT32 num_records:20,
  7921. max_search:8,
  7922. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7923. reserved1:2;
  7924. A_UINT32 base_addr_lo;
  7925. A_UINT32 base_addr_hi;
  7926. A_UINT32 toeplitz31_0;
  7927. A_UINT32 toeplitz63_32;
  7928. A_UINT32 toeplitz95_64;
  7929. A_UINT32 toeplitz127_96;
  7930. A_UINT32 toeplitz159_128;
  7931. A_UINT32 toeplitz191_160;
  7932. A_UINT32 toeplitz223_192;
  7933. A_UINT32 toeplitz255_224;
  7934. A_UINT32 toeplitz287_256;
  7935. A_UINT32 toeplitz314_288:27,
  7936. reserved2:5;
  7937. } POSTPACK;
  7938. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7939. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7940. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7941. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7942. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7943. /* DWORD 0: Pdev ID */
  7944. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7945. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7946. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7947. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7948. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7949. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7950. do { \
  7951. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7952. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7953. } while (0)
  7954. /* DWORD 1:num of records */
  7955. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7956. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7957. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7958. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7959. HTT_RX_FSE_SETUP_NUM_REC_S)
  7960. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7961. do { \
  7962. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7963. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7964. } while (0)
  7965. /* DWORD 1:max_search */
  7966. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7967. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7968. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7969. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7970. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7971. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7972. do { \
  7973. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7974. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7975. } while (0)
  7976. /* DWORD 1:ip_da_sa prefix */
  7977. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7978. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7979. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7980. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7981. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7982. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7983. do { \
  7984. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7985. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7986. } while (0)
  7987. /* DWORD 2: Base Address LO */
  7988. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7989. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7990. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7991. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7992. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7993. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7994. do { \
  7995. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7996. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  7997. } while (0)
  7998. /* DWORD 3: Base Address High */
  7999. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8000. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8001. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8002. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8003. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8004. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8005. do { \
  8006. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8007. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8008. } while (0)
  8009. /* DWORD 4-12: Hash Value */
  8010. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8011. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8012. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8013. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8014. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8015. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8016. do { \
  8017. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8018. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8019. } while (0)
  8020. /* DWORD 13: Hash Value 314:288 bits */
  8021. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8022. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8023. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8024. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8025. do { \
  8026. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8027. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8028. } while (0)
  8029. /**
  8030. * @brief Host-->target HTT RX FSE operation message
  8031. *
  8032. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8033. *
  8034. * @details
  8035. * The host will send this Flow Search Engine (FSE) operation message for
  8036. * every flow add/delete operation.
  8037. * The FSE operation includes FSE full cache invalidation or individual entry
  8038. * invalidation.
  8039. * This message can be sent per SOC or per PDEV which is differentiated
  8040. * by pdev id values.
  8041. *
  8042. * |31 16|15 8|7 1|0|
  8043. * |-------------------------------------------------------------|
  8044. * | reserved | pdev_id | MSG_TYPE |
  8045. * |-------------------------------------------------------------|
  8046. * | reserved | operation |I|
  8047. * |-------------------------------------------------------------|
  8048. * | ip_src_addr_31_0 |
  8049. * |-------------------------------------------------------------|
  8050. * | ip_src_addr_63_32 |
  8051. * |-------------------------------------------------------------|
  8052. * | ip_src_addr_95_64 |
  8053. * |-------------------------------------------------------------|
  8054. * | ip_src_addr_127_96 |
  8055. * |-------------------------------------------------------------|
  8056. * | ip_dst_addr_31_0 |
  8057. * |-------------------------------------------------------------|
  8058. * | ip_dst_addr_63_32 |
  8059. * |-------------------------------------------------------------|
  8060. * | ip_dst_addr_95_64 |
  8061. * |-------------------------------------------------------------|
  8062. * | ip_dst_addr_127_96 |
  8063. * |-------------------------------------------------------------|
  8064. * | l4_dst_port | l4_src_port |
  8065. * | (32-bit SPI incase of IPsec) |
  8066. * |-------------------------------------------------------------|
  8067. * | reserved | l4_proto |
  8068. * |-------------------------------------------------------------|
  8069. *
  8070. * where I is 1-bit ipsec_valid.
  8071. *
  8072. * The following field definitions describe the format of the RX FSE operation
  8073. * message sent from the host to target for every add/delete flow entry to flow
  8074. * table.
  8075. *
  8076. * Header fields:
  8077. * dword0 - b'7:0 - msg_type: This will be set to
  8078. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8079. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8080. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8081. * specified pdev's LMAC ring.
  8082. * b'31:16 - reserved : Reserved for future use
  8083. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8084. * (Internet Protocol Security).
  8085. * IPsec describes the framework for providing security at
  8086. * IP layer. IPsec is defined for both versions of IP:
  8087. * IPV4 and IPV6.
  8088. * Please refer to htt_rx_flow_proto enumeration below for
  8089. * more info.
  8090. * ipsec_valid = 1 for IPSEC packets
  8091. * ipsec_valid = 0 for IP Packets
  8092. * b'7:1 - operation: This indicates types of FSE operation.
  8093. * Refer to htt_rx_fse_operation enumeration:
  8094. * 0 - No Cache Invalidation required
  8095. * 1 - Cache invalidate only one entry given by IP
  8096. * src/dest address at DWORD[2:9]
  8097. * 2 - Complete FSE Cache Invalidation
  8098. * 3 - FSE Disable
  8099. * 4 - FSE Enable
  8100. * b'31:8 - reserved: Reserved for future use
  8101. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8102. * for per flow addition/deletion
  8103. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8104. * and the subsequent 3 A_UINT32 will be padding bytes.
  8105. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8106. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8107. * from 0 to 65535 but only 0 to 1023 are designated as
  8108. * well-known ports. Refer to [RFC1700] for more details.
  8109. * This field is valid only if
  8110. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8111. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8112. * range from 0 to 65535 but only 0 to 1023 are designated
  8113. * as well-known ports. Refer to [RFC1700] for more details.
  8114. * This field is valid only if
  8115. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8116. * - SPI (31:0): Security Parameters Index is an
  8117. * identification tag added to the header while using IPsec
  8118. * for tunneling the IP traffici.
  8119. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8120. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8121. * Assigned Internet Protocol Numbers.
  8122. * l4_proto numbers for standard protocol like UDP/TCP
  8123. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8124. * l4_proto = 17 for UDP etc.
  8125. * b'31:8 - reserved: Reserved for future use.
  8126. *
  8127. */
  8128. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8129. A_UINT32 msg_type:8,
  8130. pdev_id:8,
  8131. reserved0:16;
  8132. A_UINT32 ipsec_valid:1,
  8133. operation:7,
  8134. reserved1:24;
  8135. A_UINT32 ip_src_addr_31_0;
  8136. A_UINT32 ip_src_addr_63_32;
  8137. A_UINT32 ip_src_addr_95_64;
  8138. A_UINT32 ip_src_addr_127_96;
  8139. A_UINT32 ip_dest_addr_31_0;
  8140. A_UINT32 ip_dest_addr_63_32;
  8141. A_UINT32 ip_dest_addr_95_64;
  8142. A_UINT32 ip_dest_addr_127_96;
  8143. union {
  8144. A_UINT32 spi;
  8145. struct {
  8146. A_UINT32 l4_src_port:16,
  8147. l4_dest_port:16;
  8148. } ip;
  8149. } u;
  8150. A_UINT32 l4_proto:8,
  8151. reserved:24;
  8152. } POSTPACK;
  8153. /**
  8154. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8155. *
  8156. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8157. *
  8158. * @details
  8159. * The host will send this Full monitor mode register configuration message.
  8160. * This message can be sent per SOC or per PDEV which is differentiated
  8161. * by pdev id values.
  8162. *
  8163. * |31 16|15 11|10 8|7 3|2|1|0|
  8164. * |-------------------------------------------------------------|
  8165. * | reserved | pdev_id | MSG_TYPE |
  8166. * |-------------------------------------------------------------|
  8167. * | reserved |Release Ring |N|Z|E|
  8168. * |-------------------------------------------------------------|
  8169. *
  8170. * where E is 1-bit full monitor mode enable/disable.
  8171. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8172. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8173. *
  8174. * The following field definitions describe the format of the full monitor
  8175. * mode configuration message sent from the host to target for each pdev.
  8176. *
  8177. * Header fields:
  8178. * dword0 - b'7:0 - msg_type: This will be set to
  8179. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8180. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8181. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8182. * specified pdev's LMAC ring.
  8183. * b'31:16 - reserved : Reserved for future use.
  8184. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8185. * monitor mode rxdma register is to be enabled or disabled.
  8186. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8187. * additional descriptors at ppdu end for zero mpdus
  8188. * enabled or disabled.
  8189. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8190. * additional descriptors at ppdu end for non zero mpdus
  8191. * enabled or disabled.
  8192. * b'10:3 - release_ring: This indicates the destination ring
  8193. * selection for the descriptor at the end of PPDU
  8194. * 0 - REO ring select
  8195. * 1 - FW ring select
  8196. * 2 - SW ring select
  8197. * 3 - Release ring select
  8198. * Refer to htt_rx_full_mon_release_ring.
  8199. * b'31:11 - reserved for future use
  8200. */
  8201. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8202. A_UINT32 msg_type:8,
  8203. pdev_id:8,
  8204. reserved0:16;
  8205. A_UINT32 full_monitor_mode_enable:1,
  8206. addnl_descs_zero_mpdus_end:1,
  8207. addnl_descs_non_zero_mpdus_end:1,
  8208. release_ring:8,
  8209. reserved1:21;
  8210. } POSTPACK;
  8211. /**
  8212. * Enumeration for full monitor mode destination ring select
  8213. * 0 - REO destination ring select
  8214. * 1 - FW destination ring select
  8215. * 2 - SW destination ring select
  8216. * 3 - Release destination ring select
  8217. */
  8218. enum htt_rx_full_mon_release_ring {
  8219. HTT_RX_MON_RING_REO,
  8220. HTT_RX_MON_RING_FW,
  8221. HTT_RX_MON_RING_SW,
  8222. HTT_RX_MON_RING_RELEASE,
  8223. };
  8224. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8225. /* DWORD 0: Pdev ID */
  8226. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8227. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8228. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8229. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8230. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8231. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8232. do { \
  8233. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8234. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8235. } while (0)
  8236. /* DWORD 1:ENABLE */
  8237. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8238. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8239. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8240. do { \
  8241. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8242. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8243. } while (0)
  8244. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8245. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8246. /* DWORD 1:ZERO_MPDU */
  8247. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8248. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8249. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8250. do { \
  8251. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8252. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8253. } while (0)
  8254. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8255. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8256. /* DWORD 1:NON_ZERO_MPDU */
  8257. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8258. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8259. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8260. do { \
  8261. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8262. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8263. } while (0)
  8264. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8265. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8266. /* DWORD 1:RELEASE_RINGS */
  8267. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8268. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8269. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8270. do { \
  8271. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8272. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8273. } while (0)
  8274. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8275. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8276. /**
  8277. * Enumeration for IP Protocol or IPSEC Protocol
  8278. * IPsec describes the framework for providing security at IP layer.
  8279. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8280. */
  8281. enum htt_rx_flow_proto {
  8282. HTT_RX_FLOW_IP_PROTO,
  8283. HTT_RX_FLOW_IPSEC_PROTO,
  8284. };
  8285. /**
  8286. * Enumeration for FSE Cache Invalidation
  8287. * 0 - No Cache Invalidation required
  8288. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8289. * 2 - Complete FSE Cache Invalidation
  8290. * 3 - FSE Disable
  8291. * 4 - FSE Enable
  8292. */
  8293. enum htt_rx_fse_operation {
  8294. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8295. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8296. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8297. HTT_RX_FSE_DISABLE,
  8298. HTT_RX_FSE_ENABLE,
  8299. };
  8300. /* DWORD 0: Pdev ID */
  8301. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8302. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8303. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8304. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8305. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8306. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8307. do { \
  8308. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8309. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8310. } while (0)
  8311. /* DWORD 1:IP PROTO or IPSEC */
  8312. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8313. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8314. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8315. do { \
  8316. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8317. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8318. } while (0)
  8319. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8320. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8321. /* DWORD 1:FSE Operation */
  8322. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8323. #define HTT_RX_FSE_OPERATION_S 1
  8324. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8325. do { \
  8326. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8327. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8328. } while (0)
  8329. #define HTT_RX_FSE_OPERATION_GET(word) \
  8330. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8331. /* DWORD 2-9:IP Address */
  8332. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8333. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8334. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8335. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8336. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8337. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8338. do { \
  8339. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8340. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8341. } while (0)
  8342. /* DWORD 10:Source Port Number */
  8343. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8344. #define HTT_RX_FSE_SOURCEPORT_S 0
  8345. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8346. do { \
  8347. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8348. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8349. } while (0)
  8350. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8351. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8352. /* DWORD 11:Destination Port Number */
  8353. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8354. #define HTT_RX_FSE_DESTPORT_S 16
  8355. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8356. do { \
  8357. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8358. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8359. } while (0)
  8360. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8361. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8362. /* DWORD 10-11:SPI (In case of IPSEC) */
  8363. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8364. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8365. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8366. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8367. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8368. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8369. do { \
  8370. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8371. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8372. } while (0)
  8373. /* DWORD 12:L4 PROTO */
  8374. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8375. #define HTT_RX_FSE_L4_PROTO_S 0
  8376. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8377. do { \
  8378. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8379. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8380. } while (0)
  8381. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8382. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8383. /**
  8384. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8385. *
  8386. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8387. *
  8388. * |31 24|23 |15 8|7 2|1|0|
  8389. * |----------------+----------------+----------------+----------------|
  8390. * | reserved | pdev_id | msg_type |
  8391. * |---------------------------------+----------------+----------------|
  8392. * | reserved |E|F|
  8393. * |---------------------------------+----------------+----------------|
  8394. * Where E = Configure the target to provide the 3-tuple hash value in
  8395. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8396. * F = Configure the target to provide the 3-tuple hash value in
  8397. * flow_id_toeplitz field of rx_msdu_start tlv
  8398. *
  8399. * The following field definitions describe the format of the 3 tuple hash value
  8400. * message sent from the host to target as part of initialization sequence.
  8401. *
  8402. * Header fields:
  8403. * dword0 - b'7:0 - msg_type: This will be set to
  8404. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8405. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8406. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8407. * specified pdev's LMAC ring.
  8408. * b'31:16 - reserved : Reserved for future use
  8409. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8410. * b'1 - toeplitz_hash_2_or_4_field_enable
  8411. * b'31:2 - reserved : Reserved for future use
  8412. * ---------+------+----------------------------------------------------------
  8413. * bit1 | bit0 | Functionality
  8414. * ---------+------+----------------------------------------------------------
  8415. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8416. * | | in flow_id_toeplitz field
  8417. * ---------+------+----------------------------------------------------------
  8418. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8419. * | | in toeplitz_hash_2_or_4 field
  8420. * ---------+------+----------------------------------------------------------
  8421. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8422. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8423. * ---------+------+----------------------------------------------------------
  8424. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8425. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8426. * | | toeplitz_hash_2_or_4 field
  8427. *----------------------------------------------------------------------------
  8428. */
  8429. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8430. A_UINT32 msg_type :8,
  8431. pdev_id :8,
  8432. reserved0 :16;
  8433. A_UINT32 flow_id_toeplitz_field_enable :1,
  8434. toeplitz_hash_2_or_4_field_enable :1,
  8435. reserved1 :30;
  8436. } POSTPACK;
  8437. /* DWORD0 : pdev_id configuration Macros */
  8438. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8439. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8440. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8441. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8442. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8443. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8444. do { \
  8445. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8446. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8447. } while (0)
  8448. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8449. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8450. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8451. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8452. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8453. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8454. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8455. do { \
  8456. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8457. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8458. } while (0)
  8459. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8460. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8461. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8462. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8463. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8464. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8465. do { \
  8466. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8467. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8468. } while (0)
  8469. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8470. /**
  8471. * @brief host --> target Host PA Address Size
  8472. *
  8473. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8474. *
  8475. * @details
  8476. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8477. * provide the physical start address and size of each of the memory
  8478. * areas within host DDR that the target FW may need to access.
  8479. *
  8480. * For example, the host can use this message to allow the target FW
  8481. * to set up access to the host's pools of TQM link descriptors.
  8482. * The message would appear as follows:
  8483. *
  8484. * |31 24|23 16|15 8|7 0|
  8485. * |----------------+----------------+----------------+----------------|
  8486. * | reserved | num_entries | msg_type |
  8487. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8488. * | mem area 0 size |
  8489. * |----------------+----------------+----------------+----------------|
  8490. * | mem area 0 physical_address_lo |
  8491. * |----------------+----------------+----------------+----------------|
  8492. * | mem area 0 physical_address_hi |
  8493. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8494. * | mem area 1 size |
  8495. * |----------------+----------------+----------------+----------------|
  8496. * | mem area 1 physical_address_lo |
  8497. * |----------------+----------------+----------------+----------------|
  8498. * | mem area 1 physical_address_hi |
  8499. * |----------------+----------------+----------------+----------------|
  8500. * ...
  8501. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8502. * | mem area N size |
  8503. * |----------------+----------------+----------------+----------------|
  8504. * | mem area N physical_address_lo |
  8505. * |----------------+----------------+----------------+----------------|
  8506. * | mem area N physical_address_hi |
  8507. * |----------------+----------------+----------------+----------------|
  8508. *
  8509. * The message is interpreted as follows:
  8510. * dword0 - b'0:7 - msg_type: This will be set to
  8511. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8512. * b'8:15 - number_entries: Indicated the number of host memory
  8513. * areas specified within the remainder of the message
  8514. * b'16:31 - reserved.
  8515. * dword1 - b'0:31 - memory area 0 size in bytes
  8516. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8517. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8518. * and similar for memory area 1 through memory area N.
  8519. */
  8520. PREPACK struct htt_h2t_host_paddr_size {
  8521. A_UINT32 msg_type: 8,
  8522. num_entries: 8,
  8523. reserved: 16;
  8524. } POSTPACK;
  8525. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8526. A_UINT32 size;
  8527. A_UINT32 physical_address_lo;
  8528. A_UINT32 physical_address_hi;
  8529. } POSTPACK;
  8530. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8531. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8532. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8533. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8534. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8535. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8536. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8537. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8538. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8539. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8540. do { \
  8541. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8542. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8543. } while (0)
  8544. /**
  8545. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8546. *
  8547. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8548. *
  8549. * @details
  8550. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8551. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8552. *
  8553. * The message would appear as follows:
  8554. *
  8555. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8556. * |---------------------------------+---+---+----------+-+-----------|
  8557. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8558. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8559. *
  8560. *
  8561. * The message is interpreted as follows:
  8562. * dword0 - b'0:7 - msg_type: This will be set to
  8563. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8564. * b'8 - override bit to drive MSDUs to PPE ring
  8565. * b'9:13 - REO destination ring indication
  8566. * b'14 - Multi buffer msdu override enable bit
  8567. * b'15 - Intra BSS override
  8568. * b'16 - Decap raw override
  8569. * b'17 - Decap Native wifi override
  8570. * b'18 - IP frag override
  8571. * b'19:31 - reserved
  8572. */
  8573. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8574. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8575. override: 1,
  8576. reo_destination_indication: 5,
  8577. multi_buffer_msdu_override_en: 1,
  8578. intra_bss_override: 1,
  8579. decap_raw_override: 1,
  8580. decap_nwifi_override: 1,
  8581. ip_frag_override: 1,
  8582. reserved: 13;
  8583. } POSTPACK;
  8584. /* DWORD 0: Override */
  8585. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8586. #define HTT_PPE_CFG_OVERRIDE_S 8
  8587. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8588. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8589. HTT_PPE_CFG_OVERRIDE_S)
  8590. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8591. do { \
  8592. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8593. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8594. } while (0)
  8595. /* DWORD 0: REO Destination Indication*/
  8596. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8597. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8598. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8599. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8600. HTT_PPE_CFG_REO_DEST_IND_S)
  8601. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8602. do { \
  8603. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8604. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8605. } while (0)
  8606. /* DWORD 0: Multi buffer MSDU override */
  8607. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8608. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8609. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8610. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8611. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8612. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8613. do { \
  8614. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8615. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8616. } while (0)
  8617. /* DWORD 0: Intra BSS override */
  8618. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8619. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8620. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8621. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8622. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8623. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8624. do { \
  8625. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8626. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8627. } while (0)
  8628. /* DWORD 0: Decap RAW override */
  8629. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8630. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8631. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8632. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8633. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8634. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8635. do { \
  8636. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8637. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8638. } while (0)
  8639. /* DWORD 0: Decap NWIFI override */
  8640. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8641. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8642. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8643. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8644. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8645. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8646. do { \
  8647. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8648. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8649. } while (0)
  8650. /* DWORD 0: IP frag override */
  8651. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8652. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8653. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8654. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8655. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8656. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8657. do { \
  8658. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8659. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8660. } while (0)
  8661. /*
  8662. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8663. *
  8664. * @details
  8665. * The following field definitions describe the format of the HTT host
  8666. * to target FW VDEV TX RX stats retrieve message.
  8667. * The message specifies the type of stats the host wants to retrieve.
  8668. *
  8669. * |31 27|26 25|24 17|16|15 8|7 0|
  8670. * |-----------------------------------------------------------|
  8671. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8672. * |-----------------------------------------------------------|
  8673. * | vdev_id lower bitmask |
  8674. * |-----------------------------------------------------------|
  8675. * | vdev_id upper bitmask |
  8676. * |-----------------------------------------------------------|
  8677. * Header fields:
  8678. * Where:
  8679. * dword0 - b'7:0 - msg_type: This will be set to
  8680. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8681. * b'15:8 - pdev id
  8682. * b'16(E) - Enable/Disable the vdev HW stats
  8683. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8684. * b'25:26(R) - Reset stats bits
  8685. * 0: don't reset stats
  8686. * 1: reset stats once
  8687. * 2: reset stats at the start of each periodic interval
  8688. * b'27:31 - reserved for future use
  8689. * dword1 - b'0:31 - vdev_id lower bitmask
  8690. * dword2 - b'0:31 - vdev_id upper bitmask
  8691. */
  8692. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8693. A_UINT32 msg_type :8,
  8694. pdev_id :8,
  8695. enable :1,
  8696. periodic_interval :8,
  8697. reset_stats_bits :2,
  8698. reserved0 :5;
  8699. A_UINT32 vdev_id_lower_bitmask;
  8700. A_UINT32 vdev_id_upper_bitmask;
  8701. } POSTPACK;
  8702. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8703. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8704. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8705. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8706. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8707. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8708. do { \
  8709. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8710. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8711. } while (0)
  8712. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8713. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8714. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8715. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8716. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8717. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8718. do { \
  8719. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8720. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8721. } while (0)
  8722. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8723. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8724. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8725. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8726. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8727. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8728. do { \
  8729. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8730. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8731. } while (0)
  8732. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8733. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8734. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8735. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8736. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8737. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8738. do { \
  8739. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8740. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8741. } while (0)
  8742. /*
  8743. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8744. *
  8745. * @details
  8746. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8747. * the default MSDU queues for one of the TIDs within the specified peer
  8748. * to the specified service class.
  8749. * The TID is indirectly specified - each service class is associated
  8750. * with a TID. All default MSDU queues for this peer-TID will be
  8751. * linked to the service class in question.
  8752. *
  8753. * |31 16|15 8|7 0|
  8754. * |------------------------------+--------------+--------------|
  8755. * | peer ID | svc class ID | msg type |
  8756. * |------------------------------------------------------------|
  8757. * Header fields:
  8758. * dword0 - b'7:0 - msg_type: This will be set to
  8759. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8760. * b'15:8 - service class ID
  8761. * b'31:16 - peer ID
  8762. */
  8763. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8764. A_UINT32 msg_type :8,
  8765. svc_class_id :8,
  8766. peer_id :16;
  8767. } POSTPACK;
  8768. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8769. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8770. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8771. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8772. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8773. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8774. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8775. do { \
  8776. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8777. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8778. } while (0)
  8779. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8780. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8781. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8782. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8783. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8784. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8785. do { \
  8786. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8787. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8788. } while (0)
  8789. /*
  8790. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8791. *
  8792. * @details
  8793. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8794. * remove the linkage of the specified peer-TID's MSDU queues to
  8795. * service classes.
  8796. *
  8797. * |31 16|15 8|7 0|
  8798. * |------------------------------+--------------+--------------|
  8799. * | peer ID | svc class ID | msg type |
  8800. * |------------------------------------------------------------|
  8801. * Header fields:
  8802. * dword0 - b'7:0 - msg_type: This will be set to
  8803. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8804. * b'15:8 - service class ID
  8805. * b'31:16 - peer ID
  8806. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8807. * value for peer ID indicates that the target should
  8808. * apply the UNMAP_REQ to all peers.
  8809. */
  8810. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8811. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8812. A_UINT32 msg_type :8,
  8813. svc_class_id :8,
  8814. peer_id :16;
  8815. } POSTPACK;
  8816. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8817. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8818. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8819. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8820. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8821. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8822. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8823. do { \
  8824. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8825. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8826. } while (0)
  8827. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8828. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8829. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8830. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8831. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8832. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8833. do { \
  8834. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8835. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8836. } while (0)
  8837. /*
  8838. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8839. *
  8840. * @details
  8841. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8842. * request the target to report what service class the default MSDU queues
  8843. * of the specified TIDs within the peer are linked to.
  8844. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8845. * to report what service class (if any) the default MSDU queues for
  8846. * each of the specified TIDs are linked to.
  8847. *
  8848. * |31 16|15 8|7 1| 0|
  8849. * |------------------------------+--------------+--------------|
  8850. * | peer ID | TID mask | msg type |
  8851. * |------------------------------------------------------------|
  8852. * | reserved |ETO|
  8853. * |------------------------------------------------------------|
  8854. * Header fields:
  8855. * dword0 - b'7:0 - msg_type: This will be set to
  8856. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8857. * b'15:8 - TID mask
  8858. * b'31:16 - peer ID
  8859. * dword1 - b'0 - "Existing Tids Only" flag
  8860. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8861. * message generated by this REQ will only show the
  8862. * mapping for TIDs that actually exist in the target's
  8863. * peer object.
  8864. * Any TIDs that are covered by a MAP_REQ but which
  8865. * do not actually exist will be shown as being
  8866. * unmapped (i.e. svc class ID 0xff).
  8867. * If this flag is cleared, the MAP_REPORT_CONF message
  8868. * will consider not only the mapping of TIDs currently
  8869. * existing in the peer, but also the mapping that will
  8870. * be applied for any TID objects created within this
  8871. * peer in the future.
  8872. * b'31:1 - reserved for future use
  8873. */
  8874. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8875. A_UINT32 msg_type :8,
  8876. tid_mask :8,
  8877. peer_id :16;
  8878. A_UINT32 existing_tids_only:1,
  8879. reserved :31;
  8880. } POSTPACK;
  8881. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8882. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8883. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8884. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8885. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8886. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8887. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8888. do { \
  8889. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8890. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8891. } while (0)
  8892. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8893. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8894. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8895. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8896. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8897. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8898. do { \
  8899. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8900. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8901. } while (0)
  8902. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8903. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8904. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8905. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8906. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8907. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8908. do { \
  8909. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8910. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8911. } while (0)
  8912. /**
  8913. * @brief Format of shared memory between Host and Target
  8914. * for UMAC hang recovery feature messaging.
  8915. * @details
  8916. * This is shared memory between Host and Target allocated
  8917. * and used in chips where UMAC hang recovery feature is supported.
  8918. * This shared memory is allocated per SOC level by Host since each
  8919. * SOC's target Q6FW needs to communicate independently to the Host
  8920. * through its own shared memory.
  8921. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  8922. * then host interprets it as a new message from target.
  8923. * Host clears that particular read bit in t2h_msg after each read
  8924. * operation. It is vice versa for h2t_msg. At any given point
  8925. * of time there is expected to be only one bit set
  8926. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  8927. *
  8928. * The message is interpreted as follows:
  8929. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  8930. * added for debuggability purpose.
  8931. * dword1 - b'0 - do_pre_reset
  8932. * b'1 - do_post_reset_start
  8933. * b'2 - do_post_reset_complete
  8934. * b'3 - initiate_umac_recovery
  8935. * b'4:31 - rsvd_t2h
  8936. * dword2 - b'0 - pre_reset_done
  8937. * b'1 - post_reset_start_done
  8938. * b'2 - post_reset_complete_done
  8939. * b'3 - start_pre_reset
  8940. * b'4:31 - rsvd_h2t
  8941. */
  8942. PREPACK typedef struct {
  8943. /** Magic number added for debuggability. */
  8944. A_UINT32 magic_num;
  8945. union {
  8946. /*
  8947. * BIT [0] :- T2H msg to do pre-reset
  8948. * BIT [1] :- T2H msg to do post-reset start
  8949. * BIT [2] :- T2H msg to do post-reset complete
  8950. * BIT [3] :- T2H msg to initiate UMAC recovery sequence.
  8951. * This is needed to synchronize UMAC recovery
  8952. * across all SOCs.
  8953. * BIT [31 : 4] :- reserved
  8954. */
  8955. A_UINT32 t2h_msg;
  8956. struct {
  8957. A_UINT32 do_pre_reset : 1, /* BIT [0] */
  8958. do_post_reset_start : 1, /* BIT [1] */
  8959. do_post_reset_complete : 1, /* BIT [2] */
  8960. initiate_umac_recovery : 1, /* BIT [3] */
  8961. rsvd_t2h : 28; /* BIT [31 : 4] */
  8962. };
  8963. };
  8964. union {
  8965. /*
  8966. * BIT [0] :- H2T msg to send pre-reset done
  8967. * BIT [1] :- H2T msg to send post-reset start done
  8968. * BIT [2] :- H2T msg to send post-reset complete done
  8969. * BIT [3] :- H2T msg to start pre-reset.
  8970. * This is expected only after T2H
  8971. * initiate_umac_recovery was received by Host
  8972. * from one of the SOCs.
  8973. * BIT [31 : 4] :- reserved
  8974. */
  8975. A_UINT32 h2t_msg;
  8976. struct {
  8977. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  8978. post_reset_start_done : 1, /* BIT [1] */
  8979. post_reset_complete_done : 1, /* BIT [2] */
  8980. start_pre_reset : 1, /* BIT [3] */
  8981. rsvd_h2t : 28; /* BIT [31 : 4] */
  8982. };
  8983. };
  8984. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  8985. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  8986. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  8987. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  8988. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  8989. /* dword1 - b'0 - do_pre_reset */
  8990. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  8991. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  8992. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  8993. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  8994. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  8995. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  8996. do { \
  8997. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  8998. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  8999. } while (0)
  9000. /* dword1 - b'1 - do_post_reset_start */
  9001. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9002. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9003. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9004. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9005. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9006. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9007. do { \
  9008. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9009. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9010. } while (0)
  9011. /* dword1 - b'2 - do_post_reset_complete */
  9012. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9013. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9014. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9015. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9016. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9017. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9018. do { \
  9019. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9020. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9021. } while (0)
  9022. /* dword1 - b'3 - initiate_umac_recovery */
  9023. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9024. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9025. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9026. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9027. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9028. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9029. do { \
  9030. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9031. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9032. } while (0)
  9033. /* dword2 - b'0 - pre_reset_done */
  9034. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9035. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9036. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9037. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9038. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9039. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9040. do { \
  9041. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9042. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9043. } while (0)
  9044. /* dword2 - b'1 - post_reset_start_done */
  9045. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9046. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9047. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9048. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9049. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9050. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9051. do { \
  9052. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9053. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9054. } while (0)
  9055. /* dword2 - b'2 - post_reset_complete_done */
  9056. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9057. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9058. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9059. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9060. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9061. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9062. do { \
  9063. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9064. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9065. } while (0)
  9066. /* dword2 - b'3 - start_pre_reset */
  9067. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9068. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9069. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9070. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9071. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9072. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9073. do { \
  9074. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9075. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9076. } while (0)
  9077. /**
  9078. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9079. *
  9080. * @details
  9081. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9082. * by the host to provide prerequisite info to target for the UMAC hang
  9083. * recovery feature.
  9084. * The info sent in this H2T message are T2H message method, H2T message
  9085. * method, T2H MSI interrupt number and physical start address, size of
  9086. * the shared memory (refers to the shared memory dedicated for messaging
  9087. * between host and target when the DUT is in UMAC hang recovery mode).
  9088. * This H2T message is expected to be only sent if the WMI service bit
  9089. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9090. *
  9091. * |31 16|15 12|11 8|7 0|
  9092. * |-------------------------------+--------------+--------------+------------|
  9093. * | reserved |h2t msg method|t2h msg method| msg_type |
  9094. * |--------------------------------------------------------------------------|
  9095. * | t2h msi interrupt number |
  9096. * |--------------------------------------------------------------------------|
  9097. * | shared memory area size |
  9098. * |--------------------------------------------------------------------------|
  9099. * | shared memory area physical address low |
  9100. * |--------------------------------------------------------------------------|
  9101. * | shared memory area physical address high |
  9102. * |--------------------------------------------------------------------------|
  9103. *
  9104. * The message is interpreted as follows:
  9105. * dword0 - b'0:7 - msg_type
  9106. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9107. * b'8:11 - t2h_msg_method: indicates method to be used for
  9108. * T2H communication in UMAC hang recovery mode.
  9109. * Value zero indicates MSI interrupt (default method).
  9110. * Refer to htt_umac_hang_recovery_msg_method enum.
  9111. * b'12:15 - h2t_msg_method: indicates method to be used for
  9112. * H2T communication in UMAC hang recovery mode.
  9113. * Value zero indicates polling by target for this h2t msg
  9114. * during UMAC hang recovery mode.
  9115. * Refer to htt_umac_hang_recovery_msg_method enum.
  9116. * b'16:31 - reserved.
  9117. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9118. * T2H communication in UMAC hang recovery mode.
  9119. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9120. * only when in UMAC hang recovery mode.
  9121. * This refers to size in bytes.
  9122. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9123. * of the shared memory dedicated for messaging only when
  9124. * in UMAC hang recovery mode.
  9125. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9126. * of the shared memory dedicated for messaging only when
  9127. * in UMAC hang recovery mode.
  9128. */
  9129. /* t2h_msg_method and h2t_msg_method */
  9130. enum htt_umac_hang_recovery_msg_method {
  9131. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9132. };
  9133. PREPACK typedef struct {
  9134. A_UINT32 msg_type : 8,
  9135. t2h_msg_method : 4,
  9136. h2t_msg_method : 4,
  9137. reserved : 16;
  9138. A_UINT32 t2h_msi_data;
  9139. /* size bytes and physical address of shared memory. */
  9140. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9141. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9142. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9143. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9144. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9145. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9146. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9147. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9148. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9149. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9150. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9151. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9152. do { \
  9153. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9154. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9155. } while (0)
  9156. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9157. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9158. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9159. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9160. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9161. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9162. do { \
  9163. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9164. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9165. } while (0)
  9166. /**
  9167. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9168. *
  9169. * @details
  9170. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9171. * HTT message sent by the host to indicate that the target needs to start the
  9172. * UMAC hang recovery feature from the point of pre-reset routine.
  9173. * The purpose of this H2T message is to have host synchronize and trigger
  9174. * UMAC recovery across all targets.
  9175. * The info sent in this H2T message is the flag to indicate whether the
  9176. * target needs to execute UMAC-recovery in context of the Initiator or
  9177. * Non-Initiator.
  9178. * This H2T message is expected to be sent as response to the
  9179. * initiate_umac_recovery indication from the Initiator target attached to
  9180. * this same host.
  9181. * This H2T message is expected to be only sent if the WMI service bit
  9182. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9183. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9184. * beforehand.
  9185. *
  9186. * |31 9|8|7 0|
  9187. * |-----------------------------------------------------------|
  9188. * | reserved |I| msg_type |
  9189. * |-----------------------------------------------------------|
  9190. * Where:
  9191. * I = is_initiator
  9192. *
  9193. * The message is interpreted as follows:
  9194. * dword0 - b'0:7 - msg_type
  9195. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9196. * b'8 - is_initiator: indicates whether the target needs to
  9197. * execute the UMAC-recovery in context of the Initiator or
  9198. * Non-Initiator.
  9199. * The value zero indicates this target is Non-Initiator.
  9200. * b'9:31 - reserved.
  9201. */
  9202. PREPACK typedef struct {
  9203. A_UINT32 msg_type : 8,
  9204. is_initiator : 1,
  9205. reserved : 23;
  9206. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9207. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9208. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9209. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9210. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9211. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9212. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9213. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9214. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9215. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9216. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9217. do { \
  9218. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9219. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9220. } while (0)
  9221. /*
  9222. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9223. *
  9224. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9225. *
  9226. * @details
  9227. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9228. * install or uninstall rx cce super rules to match certain kind of packets
  9229. * with specific parameters. Target sets up HW registers based on setup message
  9230. * and always confirms back to Host.
  9231. *
  9232. * The message would appear as follows:
  9233. * |31 24|23 16|15 8|7 0|
  9234. * |-----------------+-----------------+-----------------+-----------------|
  9235. * | reserved | operation | pdev_id | msg_type |
  9236. * |-----------------------------------------------------------------------|
  9237. * | cce_super_rule_param[0] |
  9238. * |-----------------------------------------------------------------------|
  9239. * | cce_super_rule_param[1] |
  9240. * |-----------------------------------------------------------------------|
  9241. *
  9242. * The message is interpreted as follows:
  9243. * dword0 - b'0:7 - msg_type: This will be set to
  9244. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9245. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9246. * b'16:23 - operation: Identify operation to be taken,
  9247. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9248. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9249. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9250. * b'24:31 - reserved
  9251. * dword1~10 - cce_super_rule_param[0]:
  9252. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9253. * dword11~20 - cce_super_rule_param[1]:
  9254. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9255. *
  9256. * Each cce_super_rule_param structure would appear as follows:
  9257. * |31 24|23 16|15 8|7 0|
  9258. * |-----------------+-----------------+-----------------+-----------------|
  9259. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9260. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9261. * |-----------------------------------------------------------------------|
  9262. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9263. * |-----------------------------------------------------------------------|
  9264. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9265. * |-----------------------------------------------------------------------|
  9266. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9267. * |-----------------------------------------------------------------------|
  9268. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9269. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9270. * |-----------------------------------------------------------------------|
  9271. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9272. * |-----------------------------------------------------------------------|
  9273. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9274. * |-----------------------------------------------------------------------|
  9275. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9276. * |-----------------------------------------------------------------------|
  9277. * | is_valid | l4_type | l3_type |
  9278. * |-----------------------------------------------------------------------|
  9279. * | l4_dst_port | l4_src_port |
  9280. * |-----------------------------------------------------------------------|
  9281. *
  9282. * The cce_super_rule_param[0] structure is interpreted as follows:
  9283. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9284. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9285. * in case of ipv4)
  9286. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9287. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9288. * in case of ipv4)
  9289. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9290. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9291. * in case of ipv4)
  9292. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9293. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9294. * in case of ipv4)
  9295. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9296. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9297. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9298. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9299. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9300. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9301. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9302. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9303. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9304. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9305. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9306. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9307. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9308. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9309. * ipv4 address, in case of ipv4)
  9310. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9311. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9312. * ipv4 address, in case of ipv4)
  9313. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9314. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9315. * ipv4 address, in case of ipv4)
  9316. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9317. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9318. * ipv4 address, in case of ipv4)
  9319. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9320. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9321. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9322. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9323. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9324. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9325. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9326. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9327. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9328. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9329. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9330. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9331. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9332. * 0x0008: ipv4
  9333. * 0xdd86: ipv6
  9334. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9335. * 6: TCP
  9336. * 17: UDP
  9337. * b'24:31 - is_valid: indicate whether this parameter is valid
  9338. * 0: invalid
  9339. * 1: valid
  9340. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9341. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9342. *
  9343. * The cce_super_rule_param[1] structure is similar.
  9344. */
  9345. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9346. enum htt_rx_cce_super_rule_setup_operation {
  9347. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9348. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9349. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9350. /* All operation should be before this */
  9351. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9352. };
  9353. typedef struct {
  9354. union {
  9355. A_UINT8 src_ipv4_addr[4];
  9356. A_UINT8 src_ipv6_addr[16];
  9357. };
  9358. union {
  9359. A_UINT8 dst_ipv4_addr[4];
  9360. A_UINT8 dst_ipv6_addr[16];
  9361. };
  9362. A_UINT32 l3_type: 16,
  9363. l4_type: 8,
  9364. is_valid: 8;
  9365. A_UINT32 l4_src_port: 16,
  9366. l4_dst_port: 16;
  9367. } htt_rx_cce_super_rule_param_t;
  9368. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9369. A_UINT32 msg_type: 8,
  9370. pdev_id: 8,
  9371. operation: 8,
  9372. reserved: 8;
  9373. htt_rx_cce_super_rule_param_t
  9374. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9375. } POSTPACK;
  9376. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9377. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9378. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9379. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9380. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9381. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9382. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9383. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9384. do { \
  9385. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9386. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9387. } while (0)
  9388. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9389. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9390. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9391. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9392. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9393. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9394. do { \
  9395. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9396. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9397. } while (0)
  9398. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9399. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9400. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9401. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9402. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9403. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9404. do { \
  9405. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9406. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9407. } while (0)
  9408. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9409. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9410. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9411. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9412. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9413. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9414. do { \
  9415. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9416. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9417. } while (0)
  9418. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9419. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9420. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9421. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9422. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9423. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9424. do { \
  9425. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9426. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9427. } while (0)
  9428. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9429. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9430. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9431. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9432. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9433. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9434. do { \
  9435. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9436. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9437. } while (0)
  9438. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9439. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9440. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9441. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9442. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9443. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9444. do { \
  9445. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9446. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9447. } while (0)
  9448. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9449. do { \
  9450. A_MEMCPY(_array, _ptr, 4); \
  9451. } while (0)
  9452. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9453. do { \
  9454. A_MEMCPY(_ptr, _array, 4); \
  9455. } while (0)
  9456. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9457. do { \
  9458. A_MEMCPY(_array, _ptr, 16); \
  9459. } while (0)
  9460. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9461. do { \
  9462. A_MEMCPY(_ptr, _array, 16); \
  9463. } while (0)
  9464. /**
  9465. * htt_h2t_primary_link_peer_status_type -
  9466. * Unique number for each status or reasons
  9467. * The status reasons can go up to 255 max
  9468. */
  9469. enum htt_h2t_primary_link_peer_status_type {
  9470. /* Host Primary Link Peer migration Success */
  9471. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9472. /* keep this last */
  9473. /* Host Primary Link Peer migration Fail */
  9474. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9475. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9476. };
  9477. /**
  9478. * @brief host -> Primary peer migration completion message from host
  9479. *
  9480. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9481. *
  9482. * @details
  9483. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9484. * target Confirming that primary link peer migration has completed,
  9485. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9486. * message from the target.
  9487. *
  9488. * The message would appear as follows:
  9489. *
  9490. * |31 16|15 12|11 8|7 0|
  9491. * |----------------------------+----------+---------+--------------|
  9492. * | vdev ID | pdev ID | chip ID | msg type |
  9493. * |----------------------------+----------+---------+--------------|
  9494. * | ML peer ID | SW peer ID |
  9495. * |----------------------------+--------------------+--------------|
  9496. * | reserved | status |
  9497. * |-------------------------------------------------+--------------|
  9498. *
  9499. * The message is interpreted as follows:
  9500. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9501. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9502. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9503. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9504. * as primary
  9505. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9506. * as primary
  9507. *
  9508. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9509. * chosen as primary
  9510. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9511. * primary peer belongs.
  9512. */
  9513. typedef struct {
  9514. A_UINT32 msg_type: 8, /* bits 7:0 */
  9515. chip_id: 4, /* bits 11:8 */
  9516. pdev_id: 4, /* bits 15:12 */
  9517. vdev_id: 16; /* bits 31:16 */
  9518. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9519. ml_peer_id: 16; /* bits 31:16 */
  9520. A_UINT32 status: 8, /* bits 7:0 */
  9521. reserved: 24; /* bits 31:8 */
  9522. } htt_h2t_primary_link_peer_migrate_resp_t;
  9523. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9524. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9525. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9526. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9527. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9528. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9529. do { \
  9530. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9531. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9532. } while (0)
  9533. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9534. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9535. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9536. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9537. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9538. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9539. do { \
  9540. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9541. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9542. } while (0)
  9543. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9544. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9545. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9546. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9547. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9548. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9549. do { \
  9550. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9551. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9552. } while (0)
  9553. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9554. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9555. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9556. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9557. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9558. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9559. do { \
  9560. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9561. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9562. } while (0)
  9563. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9564. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9565. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9566. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9567. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9568. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9569. do { \
  9570. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9571. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9572. } while (0)
  9573. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9574. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9575. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9576. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9577. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9578. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9579. do { \
  9580. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9581. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9582. } while (0)
  9583. /*=== target -> host messages ===============================================*/
  9584. enum htt_t2h_msg_type {
  9585. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9586. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9587. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9588. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9589. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9590. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9591. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9592. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9593. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9594. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9595. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9596. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9597. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9598. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9599. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9600. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9601. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9602. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9603. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9604. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9605. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9606. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9607. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9608. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9609. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9610. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9611. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9612. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9613. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9614. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9615. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9616. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9617. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9618. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9619. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9620. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9621. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9622. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9623. /* TX_OFFLOAD_DELIVER_IND:
  9624. * Forward the target's locally-generated packets to the host,
  9625. * to provide to the monitor mode interface.
  9626. */
  9627. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9628. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9629. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9630. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9631. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9632. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9633. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9634. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9635. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9636. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9637. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9638. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9639. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9640. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9641. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9642. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9643. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9644. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34,
  9645. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9646. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9647. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9648. HTT_T2H_MSG_TYPE_TEST,
  9649. /* keep this last */
  9650. HTT_T2H_NUM_MSGS
  9651. };
  9652. /*
  9653. * HTT target to host message type -
  9654. * stored in bits 7:0 of the first word of the message
  9655. */
  9656. #define HTT_T2H_MSG_TYPE_M 0xff
  9657. #define HTT_T2H_MSG_TYPE_S 0
  9658. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9659. do { \
  9660. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9661. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9662. } while (0)
  9663. #define HTT_T2H_MSG_TYPE_GET(word) \
  9664. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9665. /**
  9666. * @brief target -> host version number confirmation message definition
  9667. *
  9668. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9669. *
  9670. * |31 24|23 16|15 8|7 0|
  9671. * |----------------+----------------+----------------+----------------|
  9672. * | reserved | major number | minor number | msg type |
  9673. * |-------------------------------------------------------------------|
  9674. * : option request TLV (optional) |
  9675. * :...................................................................:
  9676. *
  9677. * The VER_CONF message may consist of a single 4-byte word, or may be
  9678. * extended with TLVs that specify HTT options selected by the target.
  9679. * The following option TLVs may be appended to the VER_CONF message:
  9680. * - LL_BUS_ADDR_SIZE
  9681. * - HL_SUPPRESS_TX_COMPL_IND
  9682. * - MAX_TX_QUEUE_GROUPS
  9683. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9684. * may be appended to the VER_CONF message (but only one TLV of each type).
  9685. *
  9686. * Header fields:
  9687. * - MSG_TYPE
  9688. * Bits 7:0
  9689. * Purpose: identifies this as a version number confirmation message
  9690. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9691. * - VER_MINOR
  9692. * Bits 15:8
  9693. * Purpose: Specify the minor number of the HTT message library version
  9694. * in use by the target firmware.
  9695. * The minor number specifies the specific revision within a range
  9696. * of fundamentally compatible HTT message definition revisions.
  9697. * Compatible revisions involve adding new messages or perhaps
  9698. * adding new fields to existing messages, in a backwards-compatible
  9699. * manner.
  9700. * Incompatible revisions involve changing the message type values,
  9701. * or redefining existing messages.
  9702. * Value: minor number
  9703. * - VER_MAJOR
  9704. * Bits 15:8
  9705. * Purpose: Specify the major number of the HTT message library version
  9706. * in use by the target firmware.
  9707. * The major number specifies the family of minor revisions that are
  9708. * fundamentally compatible with each other, but not with prior or
  9709. * later families.
  9710. * Value: major number
  9711. */
  9712. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9713. #define HTT_VER_CONF_MINOR_S 8
  9714. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9715. #define HTT_VER_CONF_MAJOR_S 16
  9716. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9717. do { \
  9718. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9719. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9720. } while (0)
  9721. #define HTT_VER_CONF_MINOR_GET(word) \
  9722. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9723. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9724. do { \
  9725. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9726. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9727. } while (0)
  9728. #define HTT_VER_CONF_MAJOR_GET(word) \
  9729. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9730. #define HTT_VER_CONF_BYTES 4
  9731. /**
  9732. * @brief - target -> host HTT Rx In order indication message
  9733. *
  9734. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9735. *
  9736. * @details
  9737. *
  9738. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9739. * |----------------+-------------------+---------------------+---------------|
  9740. * | peer ID | P| F| O| ext TID | msg type |
  9741. * |--------------------------------------------------------------------------|
  9742. * | MSDU count | Reserved | vdev id |
  9743. * |--------------------------------------------------------------------------|
  9744. * | MSDU 0 bus address (bits 31:0) |
  9745. #if HTT_PADDR64
  9746. * | MSDU 0 bus address (bits 63:32) |
  9747. #endif
  9748. * |--------------------------------------------------------------------------|
  9749. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9750. * |--------------------------------------------------------------------------|
  9751. * | MSDU 1 bus address (bits 31:0) |
  9752. #if HTT_PADDR64
  9753. * | MSDU 1 bus address (bits 63:32) |
  9754. #endif
  9755. * |--------------------------------------------------------------------------|
  9756. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9757. * |--------------------------------------------------------------------------|
  9758. */
  9759. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9760. *
  9761. * @details
  9762. * bits
  9763. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9764. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9765. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9766. * | | frag | | | | fail |chksum fail|
  9767. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9768. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9769. */
  9770. struct htt_rx_in_ord_paddr_ind_hdr_t
  9771. {
  9772. A_UINT32 /* word 0 */
  9773. msg_type: 8,
  9774. ext_tid: 5,
  9775. offload: 1,
  9776. frag: 1,
  9777. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9778. peer_id: 16;
  9779. A_UINT32 /* word 1 */
  9780. vap_id: 8,
  9781. /* NOTE:
  9782. * This reserved_1 field is not truly reserved - certain targets use
  9783. * this field internally to store debug information, and do not zero
  9784. * out the contents of the field before uploading the message to the
  9785. * host. Thus, any host-target communication supported by this field
  9786. * is limited to using values that are never used by the debug
  9787. * information stored by certain targets in the reserved_1 field.
  9788. * In particular, the targets in question don't use the value 0x3
  9789. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  9790. * so this previously-unused value within these bits is available to
  9791. * use as the host / target PKT_CAPTURE_MODE flag.
  9792. */
  9793. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  9794. /* if pkt_capture_mode == 0x3, host should
  9795. * send rx frames to monitor mode interface
  9796. */
  9797. msdu_cnt: 16;
  9798. };
  9799. struct htt_rx_in_ord_paddr_ind_msdu32_t
  9800. {
  9801. A_UINT32 dma_addr;
  9802. A_UINT32
  9803. length: 16,
  9804. fw_desc: 8,
  9805. msdu_info:8;
  9806. };
  9807. struct htt_rx_in_ord_paddr_ind_msdu64_t
  9808. {
  9809. A_UINT32 dma_addr_lo;
  9810. A_UINT32 dma_addr_hi;
  9811. A_UINT32
  9812. length: 16,
  9813. fw_desc: 8,
  9814. msdu_info:8;
  9815. };
  9816. #if HTT_PADDR64
  9817. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  9818. #else
  9819. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  9820. #endif
  9821. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  9822. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  9823. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  9824. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  9825. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  9826. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  9827. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  9828. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  9829. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  9830. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  9831. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  9832. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  9833. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  9834. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  9835. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  9836. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  9837. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  9838. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  9839. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  9840. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  9841. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  9842. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  9843. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  9844. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  9845. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  9846. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  9847. /* for systems using 64-bit format for bus addresses */
  9848. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  9849. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  9850. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  9851. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  9852. /* for systems using 32-bit format for bus addresses */
  9853. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  9854. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  9855. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  9856. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  9857. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  9858. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  9859. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  9860. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  9861. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  9862. do { \
  9863. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  9864. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  9865. } while (0)
  9866. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  9867. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  9868. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  9869. do { \
  9870. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  9871. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  9872. } while (0)
  9873. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  9874. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  9875. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  9876. do { \
  9877. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  9878. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  9879. } while (0)
  9880. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  9881. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  9882. /*
  9883. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  9884. * deliver the rx frames to the monitor mode interface.
  9885. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  9886. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  9887. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  9888. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  9889. */
  9890. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  9891. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  9892. do { \
  9893. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  9894. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  9895. } while (0)
  9896. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  9897. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  9898. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  9899. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  9900. do { \
  9901. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  9902. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  9903. } while (0)
  9904. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  9905. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  9906. /* for systems using 64-bit format for bus addresses */
  9907. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  9908. do { \
  9909. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  9910. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  9911. } while (0)
  9912. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  9913. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  9914. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  9915. do { \
  9916. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  9917. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  9918. } while (0)
  9919. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  9920. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  9921. /* for systems using 32-bit format for bus addresses */
  9922. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  9923. do { \
  9924. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  9925. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  9926. } while (0)
  9927. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  9928. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  9929. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  9930. do { \
  9931. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  9932. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  9933. } while (0)
  9934. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  9935. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  9936. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  9937. do { \
  9938. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  9939. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  9940. } while (0)
  9941. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  9942. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  9943. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  9944. do { \
  9945. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  9946. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  9947. } while (0)
  9948. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  9949. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  9950. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  9951. do { \
  9952. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  9953. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  9954. } while (0)
  9955. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  9956. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  9957. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  9958. do { \
  9959. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  9960. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  9961. } while (0)
  9962. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  9963. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  9964. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  9965. do { \
  9966. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  9967. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  9968. } while (0)
  9969. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  9970. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  9971. /* definitions used within target -> host rx indication message */
  9972. PREPACK struct htt_rx_ind_hdr_prefix_t
  9973. {
  9974. A_UINT32 /* word 0 */
  9975. msg_type: 8,
  9976. ext_tid: 5,
  9977. release_valid: 1,
  9978. flush_valid: 1,
  9979. reserved0: 1,
  9980. peer_id: 16;
  9981. A_UINT32 /* word 1 */
  9982. flush_start_seq_num: 6,
  9983. flush_end_seq_num: 6,
  9984. release_start_seq_num: 6,
  9985. release_end_seq_num: 6,
  9986. num_mpdu_ranges: 8;
  9987. } POSTPACK;
  9988. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  9989. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  9990. #define HTT_TGT_RSSI_INVALID 0x80
  9991. PREPACK struct htt_rx_ppdu_desc_t
  9992. {
  9993. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  9994. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  9995. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  9996. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  9997. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  9998. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  9999. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10000. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10001. A_UINT32 /* word 0 */
  10002. rssi_cmb: 8,
  10003. timestamp_submicrosec: 8,
  10004. phy_err_code: 8,
  10005. phy_err: 1,
  10006. legacy_rate: 4,
  10007. legacy_rate_sel: 1,
  10008. end_valid: 1,
  10009. start_valid: 1;
  10010. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10011. union {
  10012. A_UINT32 /* word 1 */
  10013. rssi0_pri20: 8,
  10014. rssi0_ext20: 8,
  10015. rssi0_ext40: 8,
  10016. rssi0_ext80: 8;
  10017. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10018. } u0;
  10019. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10020. union {
  10021. A_UINT32 /* word 2 */
  10022. rssi1_pri20: 8,
  10023. rssi1_ext20: 8,
  10024. rssi1_ext40: 8,
  10025. rssi1_ext80: 8;
  10026. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10027. } u1;
  10028. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10029. union {
  10030. A_UINT32 /* word 3 */
  10031. rssi2_pri20: 8,
  10032. rssi2_ext20: 8,
  10033. rssi2_ext40: 8,
  10034. rssi2_ext80: 8;
  10035. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10036. } u2;
  10037. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10038. union {
  10039. A_UINT32 /* word 4 */
  10040. rssi3_pri20: 8,
  10041. rssi3_ext20: 8,
  10042. rssi3_ext40: 8,
  10043. rssi3_ext80: 8;
  10044. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10045. } u3;
  10046. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10047. A_UINT32 tsf32; /* word 5 */
  10048. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10049. A_UINT32 timestamp_microsec; /* word 6 */
  10050. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10051. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10052. A_UINT32 /* word 7 */
  10053. vht_sig_a1: 24,
  10054. preamble_type: 8;
  10055. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10056. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10057. A_UINT32 /* word 8 */
  10058. vht_sig_a2: 24,
  10059. /* sa_ant_matrix
  10060. * For cases where a single rx chain has options to be connected to
  10061. * different rx antennas, show which rx antennas were in use during
  10062. * receipt of a given PPDU.
  10063. * This sa_ant_matrix provides a bitmask of the antennas used while
  10064. * receiving this frame.
  10065. */
  10066. sa_ant_matrix: 8;
  10067. } POSTPACK;
  10068. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10069. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10070. PREPACK struct htt_rx_ind_hdr_suffix_t
  10071. {
  10072. A_UINT32 /* word 0 */
  10073. fw_rx_desc_bytes: 16,
  10074. reserved0: 16;
  10075. } POSTPACK;
  10076. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10077. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10078. PREPACK struct htt_rx_ind_hdr_t
  10079. {
  10080. struct htt_rx_ind_hdr_prefix_t prefix;
  10081. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10082. struct htt_rx_ind_hdr_suffix_t suffix;
  10083. } POSTPACK;
  10084. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10085. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10086. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10087. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10088. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10089. /*
  10090. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10091. * the offset into the HTT rx indication message at which the
  10092. * FW rx PPDU descriptor resides
  10093. */
  10094. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10095. /*
  10096. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10097. * the offset into the HTT rx indication message at which the
  10098. * header suffix (FW rx MSDU byte count) resides
  10099. */
  10100. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10101. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10102. /*
  10103. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10104. * the offset into the HTT rx indication message at which the per-MSDU
  10105. * information starts
  10106. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10107. * per-MSDU information portion of the message. The per-MSDU info itself
  10108. * starts at byte 12.
  10109. */
  10110. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10111. /**
  10112. * @brief target -> host rx indication message definition
  10113. *
  10114. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10115. *
  10116. * @details
  10117. * The following field definitions describe the format of the rx indication
  10118. * message sent from the target to the host.
  10119. * The message consists of three major sections:
  10120. * 1. a fixed-length header
  10121. * 2. a variable-length list of firmware rx MSDU descriptors
  10122. * 3. one or more 4-octet MPDU range information elements
  10123. * The fixed length header itself has two sub-sections
  10124. * 1. the message meta-information, including identification of the
  10125. * sender and type of the received data, and a 4-octet flush/release IE
  10126. * 2. the firmware rx PPDU descriptor
  10127. *
  10128. * The format of the message is depicted below.
  10129. * in this depiction, the following abbreviations are used for information
  10130. * elements within the message:
  10131. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10132. * elements associated with the PPDU start are valid.
  10133. * Specifically, the following fields are valid only if SV is set:
  10134. * RSSI (all variants), L, legacy rate, preamble type, service,
  10135. * VHT-SIG-A
  10136. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10137. * elements associated with the PPDU end are valid.
  10138. * Specifically, the following fields are valid only if EV is set:
  10139. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10140. * - L - Legacy rate selector - if legacy rates are used, this flag
  10141. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10142. * (L == 0) PHY.
  10143. * - P - PHY error flag - boolean indication of whether the rx frame had
  10144. * a PHY error
  10145. *
  10146. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10147. * |----------------+-------------------+---------------------+---------------|
  10148. * | peer ID | |RV|FV| ext TID | msg type |
  10149. * |--------------------------------------------------------------------------|
  10150. * | num | release | release | flush | flush |
  10151. * | MPDU | end | start | end | start |
  10152. * | ranges | seq num | seq num | seq num | seq num |
  10153. * |==========================================================================|
  10154. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10155. * |V|V| | rate | | | timestamp | RSSI |
  10156. * |--------------------------------------------------------------------------|
  10157. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10158. * |--------------------------------------------------------------------------|
  10159. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10160. * |--------------------------------------------------------------------------|
  10161. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10162. * |--------------------------------------------------------------------------|
  10163. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10164. * |--------------------------------------------------------------------------|
  10165. * | TSF LSBs |
  10166. * |--------------------------------------------------------------------------|
  10167. * | microsec timestamp |
  10168. * |--------------------------------------------------------------------------|
  10169. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10170. * |--------------------------------------------------------------------------|
  10171. * | service | HT-SIG / VHT-SIG-A2 |
  10172. * |==========================================================================|
  10173. * | reserved | FW rx desc bytes |
  10174. * |--------------------------------------------------------------------------|
  10175. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10176. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10177. * |--------------------------------------------------------------------------|
  10178. * : : :
  10179. * |--------------------------------------------------------------------------|
  10180. * | alignment | MSDU Rx |
  10181. * | padding | desc Bn |
  10182. * |--------------------------------------------------------------------------|
  10183. * | reserved | MPDU range status | MPDU count |
  10184. * |--------------------------------------------------------------------------|
  10185. * : reserved : MPDU range status : MPDU count :
  10186. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10187. *
  10188. * Header fields:
  10189. * - MSG_TYPE
  10190. * Bits 7:0
  10191. * Purpose: identifies this as an rx indication message
  10192. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10193. * - EXT_TID
  10194. * Bits 12:8
  10195. * Purpose: identify the traffic ID of the rx data, including
  10196. * special "extended" TID values for multicast, broadcast, and
  10197. * non-QoS data frames
  10198. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10199. * - FLUSH_VALID (FV)
  10200. * Bit 13
  10201. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10202. * is valid
  10203. * Value:
  10204. * 1 -> flush IE is valid and needs to be processed
  10205. * 0 -> flush IE is not valid and should be ignored
  10206. * - REL_VALID (RV)
  10207. * Bit 13
  10208. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10209. * is valid
  10210. * Value:
  10211. * 1 -> release IE is valid and needs to be processed
  10212. * 0 -> release IE is not valid and should be ignored
  10213. * - PEER_ID
  10214. * Bits 31:16
  10215. * Purpose: Identify, by ID, which peer sent the rx data
  10216. * Value: ID of the peer who sent the rx data
  10217. * - FLUSH_SEQ_NUM_START
  10218. * Bits 5:0
  10219. * Purpose: Indicate the start of a series of MPDUs to flush
  10220. * Not all MPDUs within this series are necessarily valid - the host
  10221. * must check each sequence number within this range to see if the
  10222. * corresponding MPDU is actually present.
  10223. * This field is only valid if the FV bit is set.
  10224. * Value:
  10225. * The sequence number for the first MPDUs to check to flush.
  10226. * The sequence number is masked by 0x3f.
  10227. * - FLUSH_SEQ_NUM_END
  10228. * Bits 11:6
  10229. * Purpose: Indicate the end of a series of MPDUs to flush
  10230. * Value:
  10231. * The sequence number one larger than the sequence number of the
  10232. * last MPDU to check to flush.
  10233. * The sequence number is masked by 0x3f.
  10234. * Not all MPDUs within this series are necessarily valid - the host
  10235. * must check each sequence number within this range to see if the
  10236. * corresponding MPDU is actually present.
  10237. * This field is only valid if the FV bit is set.
  10238. * - REL_SEQ_NUM_START
  10239. * Bits 17:12
  10240. * Purpose: Indicate the start of a series of MPDUs to release.
  10241. * All MPDUs within this series are present and valid - the host
  10242. * need not check each sequence number within this range to see if
  10243. * the corresponding MPDU is actually present.
  10244. * This field is only valid if the RV bit is set.
  10245. * Value:
  10246. * The sequence number for the first MPDUs to check to release.
  10247. * The sequence number is masked by 0x3f.
  10248. * - REL_SEQ_NUM_END
  10249. * Bits 23:18
  10250. * Purpose: Indicate the end of a series of MPDUs to release.
  10251. * Value:
  10252. * The sequence number one larger than the sequence number of the
  10253. * last MPDU to check to release.
  10254. * The sequence number is masked by 0x3f.
  10255. * All MPDUs within this series are present and valid - the host
  10256. * need not check each sequence number within this range to see if
  10257. * the corresponding MPDU is actually present.
  10258. * This field is only valid if the RV bit is set.
  10259. * - NUM_MPDU_RANGES
  10260. * Bits 31:24
  10261. * Purpose: Indicate how many ranges of MPDUs are present.
  10262. * Each MPDU range consists of a series of contiguous MPDUs within the
  10263. * rx frame sequence which all have the same MPDU status.
  10264. * Value: 1-63 (typically a small number, like 1-3)
  10265. *
  10266. * Rx PPDU descriptor fields:
  10267. * - RSSI_CMB
  10268. * Bits 7:0
  10269. * Purpose: Combined RSSI from all active rx chains, across the active
  10270. * bandwidth.
  10271. * Value: RSSI dB units w.r.t. noise floor
  10272. * - TIMESTAMP_SUBMICROSEC
  10273. * Bits 15:8
  10274. * Purpose: high-resolution timestamp
  10275. * Value:
  10276. * Sub-microsecond time of PPDU reception.
  10277. * This timestamp ranges from [0,MAC clock MHz).
  10278. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10279. * to form a high-resolution, large range rx timestamp.
  10280. * - PHY_ERR_CODE
  10281. * Bits 23:16
  10282. * Purpose:
  10283. * If the rx frame processing resulted in a PHY error, indicate what
  10284. * type of rx PHY error occurred.
  10285. * Value:
  10286. * This field is valid if the "P" (PHY_ERR) flag is set.
  10287. * TBD: document/specify the values for this field
  10288. * - PHY_ERR
  10289. * Bit 24
  10290. * Purpose: indicate whether the rx PPDU had a PHY error
  10291. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10292. * - LEGACY_RATE
  10293. * Bits 28:25
  10294. * Purpose:
  10295. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10296. * specify which rate was used.
  10297. * Value:
  10298. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10299. * flag.
  10300. * If LEGACY_RATE_SEL is 0:
  10301. * 0x8: OFDM 48 Mbps
  10302. * 0x9: OFDM 24 Mbps
  10303. * 0xA: OFDM 12 Mbps
  10304. * 0xB: OFDM 6 Mbps
  10305. * 0xC: OFDM 54 Mbps
  10306. * 0xD: OFDM 36 Mbps
  10307. * 0xE: OFDM 18 Mbps
  10308. * 0xF: OFDM 9 Mbps
  10309. * If LEGACY_RATE_SEL is 1:
  10310. * 0x8: CCK 11 Mbps long preamble
  10311. * 0x9: CCK 5.5 Mbps long preamble
  10312. * 0xA: CCK 2 Mbps long preamble
  10313. * 0xB: CCK 1 Mbps long preamble
  10314. * 0xC: CCK 11 Mbps short preamble
  10315. * 0xD: CCK 5.5 Mbps short preamble
  10316. * 0xE: CCK 2 Mbps short preamble
  10317. * - LEGACY_RATE_SEL
  10318. * Bit 29
  10319. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10320. * Value:
  10321. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10322. * used a legacy rate.
  10323. * 0 -> OFDM, 1 -> CCK
  10324. * - END_VALID
  10325. * Bit 30
  10326. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10327. * the start of the PPDU are valid. Specifically, the following
  10328. * fields are only valid if END_VALID is set:
  10329. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10330. * TIMESTAMP_SUBMICROSEC
  10331. * Value:
  10332. * 0 -> rx PPDU desc end fields are not valid
  10333. * 1 -> rx PPDU desc end fields are valid
  10334. * - START_VALID
  10335. * Bit 31
  10336. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10337. * the end of the PPDU are valid. Specifically, the following
  10338. * fields are only valid if START_VALID is set:
  10339. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10340. * VHT-SIG-A
  10341. * Value:
  10342. * 0 -> rx PPDU desc start fields are not valid
  10343. * 1 -> rx PPDU desc start fields are valid
  10344. * - RSSI0_PRI20
  10345. * Bits 7:0
  10346. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10347. * Value: RSSI dB units w.r.t. noise floor
  10348. *
  10349. * - RSSI0_EXT20
  10350. * Bits 7:0
  10351. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10352. * (if the rx bandwidth was >= 40 MHz)
  10353. * Value: RSSI dB units w.r.t. noise floor
  10354. * - RSSI0_EXT40
  10355. * Bits 7:0
  10356. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10357. * (if the rx bandwidth was >= 80 MHz)
  10358. * Value: RSSI dB units w.r.t. noise floor
  10359. * - RSSI0_EXT80
  10360. * Bits 7:0
  10361. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10362. * (if the rx bandwidth was >= 160 MHz)
  10363. * Value: RSSI dB units w.r.t. noise floor
  10364. *
  10365. * - RSSI1_PRI20
  10366. * Bits 7:0
  10367. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10368. * Value: RSSI dB units w.r.t. noise floor
  10369. * - RSSI1_EXT20
  10370. * Bits 7:0
  10371. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10372. * (if the rx bandwidth was >= 40 MHz)
  10373. * Value: RSSI dB units w.r.t. noise floor
  10374. * - RSSI1_EXT40
  10375. * Bits 7:0
  10376. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10377. * (if the rx bandwidth was >= 80 MHz)
  10378. * Value: RSSI dB units w.r.t. noise floor
  10379. * - RSSI1_EXT80
  10380. * Bits 7:0
  10381. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10382. * (if the rx bandwidth was >= 160 MHz)
  10383. * Value: RSSI dB units w.r.t. noise floor
  10384. *
  10385. * - RSSI2_PRI20
  10386. * Bits 7:0
  10387. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10388. * Value: RSSI dB units w.r.t. noise floor
  10389. * - RSSI2_EXT20
  10390. * Bits 7:0
  10391. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10392. * (if the rx bandwidth was >= 40 MHz)
  10393. * Value: RSSI dB units w.r.t. noise floor
  10394. * - RSSI2_EXT40
  10395. * Bits 7:0
  10396. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10397. * (if the rx bandwidth was >= 80 MHz)
  10398. * Value: RSSI dB units w.r.t. noise floor
  10399. * - RSSI2_EXT80
  10400. * Bits 7:0
  10401. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10402. * (if the rx bandwidth was >= 160 MHz)
  10403. * Value: RSSI dB units w.r.t. noise floor
  10404. *
  10405. * - RSSI3_PRI20
  10406. * Bits 7:0
  10407. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10408. * Value: RSSI dB units w.r.t. noise floor
  10409. * - RSSI3_EXT20
  10410. * Bits 7:0
  10411. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10412. * (if the rx bandwidth was >= 40 MHz)
  10413. * Value: RSSI dB units w.r.t. noise floor
  10414. * - RSSI3_EXT40
  10415. * Bits 7:0
  10416. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10417. * (if the rx bandwidth was >= 80 MHz)
  10418. * Value: RSSI dB units w.r.t. noise floor
  10419. * - RSSI3_EXT80
  10420. * Bits 7:0
  10421. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10422. * (if the rx bandwidth was >= 160 MHz)
  10423. * Value: RSSI dB units w.r.t. noise floor
  10424. *
  10425. * - TSF32
  10426. * Bits 31:0
  10427. * Purpose: specify the time the rx PPDU was received, in TSF units
  10428. * Value: 32 LSBs of the TSF
  10429. * - TIMESTAMP_MICROSEC
  10430. * Bits 31:0
  10431. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10432. * Value: PPDU rx time, in microseconds
  10433. * - VHT_SIG_A1
  10434. * Bits 23:0
  10435. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10436. * from the rx PPDU
  10437. * Value:
  10438. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10439. * VHT-SIG-A1 data.
  10440. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10441. * first 24 bits of the HT-SIG data.
  10442. * Otherwise, this field is invalid.
  10443. * Refer to the the 802.11 protocol for the definition of the
  10444. * HT-SIG and VHT-SIG-A1 fields
  10445. * - VHT_SIG_A2
  10446. * Bits 23:0
  10447. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10448. * from the rx PPDU
  10449. * Value:
  10450. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10451. * VHT-SIG-A2 data.
  10452. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10453. * last 24 bits of the HT-SIG data.
  10454. * Otherwise, this field is invalid.
  10455. * Refer to the the 802.11 protocol for the definition of the
  10456. * HT-SIG and VHT-SIG-A2 fields
  10457. * - PREAMBLE_TYPE
  10458. * Bits 31:24
  10459. * Purpose: indicate the PHY format of the received burst
  10460. * Value:
  10461. * 0x4: Legacy (OFDM/CCK)
  10462. * 0x8: HT
  10463. * 0x9: HT with TxBF
  10464. * 0xC: VHT
  10465. * 0xD: VHT with TxBF
  10466. * - SERVICE
  10467. * Bits 31:24
  10468. * Purpose: TBD
  10469. * Value: TBD
  10470. *
  10471. * Rx MSDU descriptor fields:
  10472. * - FW_RX_DESC_BYTES
  10473. * Bits 15:0
  10474. * Purpose: Indicate how many bytes in the Rx indication are used for
  10475. * FW Rx descriptors
  10476. *
  10477. * Payload fields:
  10478. * - MPDU_COUNT
  10479. * Bits 7:0
  10480. * Purpose: Indicate how many sequential MPDUs share the same status.
  10481. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10482. * - MPDU_STATUS
  10483. * Bits 15:8
  10484. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10485. * received successfully.
  10486. * Value:
  10487. * 0x1: success
  10488. * 0x2: FCS error
  10489. * 0x3: duplicate error
  10490. * 0x4: replay error
  10491. * 0x5: invalid peer
  10492. */
  10493. /* header fields */
  10494. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10495. #define HTT_RX_IND_EXT_TID_S 8
  10496. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10497. #define HTT_RX_IND_FLUSH_VALID_S 13
  10498. #define HTT_RX_IND_REL_VALID_M 0x4000
  10499. #define HTT_RX_IND_REL_VALID_S 14
  10500. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10501. #define HTT_RX_IND_PEER_ID_S 16
  10502. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10503. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10504. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10505. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10506. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10507. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10508. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10509. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10510. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10511. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10512. /* rx PPDU descriptor fields */
  10513. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10514. #define HTT_RX_IND_RSSI_CMB_S 0
  10515. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10516. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10517. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10518. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10519. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10520. #define HTT_RX_IND_PHY_ERR_S 24
  10521. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10522. #define HTT_RX_IND_LEGACY_RATE_S 25
  10523. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10524. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10525. #define HTT_RX_IND_END_VALID_M 0x40000000
  10526. #define HTT_RX_IND_END_VALID_S 30
  10527. #define HTT_RX_IND_START_VALID_M 0x80000000
  10528. #define HTT_RX_IND_START_VALID_S 31
  10529. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10530. #define HTT_RX_IND_RSSI_PRI20_S 0
  10531. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10532. #define HTT_RX_IND_RSSI_EXT20_S 8
  10533. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10534. #define HTT_RX_IND_RSSI_EXT40_S 16
  10535. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10536. #define HTT_RX_IND_RSSI_EXT80_S 24
  10537. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10538. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10539. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10540. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10541. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10542. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10543. #define HTT_RX_IND_SERVICE_M 0xff000000
  10544. #define HTT_RX_IND_SERVICE_S 24
  10545. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10546. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10547. /* rx MSDU descriptor fields */
  10548. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10549. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10550. /* payload fields */
  10551. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10552. #define HTT_RX_IND_MPDU_COUNT_S 0
  10553. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10554. #define HTT_RX_IND_MPDU_STATUS_S 8
  10555. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10556. do { \
  10557. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10558. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10559. } while (0)
  10560. #define HTT_RX_IND_EXT_TID_GET(word) \
  10561. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10562. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10563. do { \
  10564. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10565. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10566. } while (0)
  10567. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10568. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10569. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10570. do { \
  10571. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10572. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10573. } while (0)
  10574. #define HTT_RX_IND_REL_VALID_GET(word) \
  10575. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10576. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10577. do { \
  10578. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10579. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10580. } while (0)
  10581. #define HTT_RX_IND_PEER_ID_GET(word) \
  10582. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10583. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10584. do { \
  10585. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10586. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10587. } while (0)
  10588. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10589. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10590. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10591. do { \
  10592. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10593. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10594. } while (0)
  10595. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10596. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10597. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10598. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10599. do { \
  10600. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10601. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10602. } while (0)
  10603. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10604. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10605. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10606. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10607. do { \
  10608. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10609. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10610. } while (0)
  10611. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10612. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10613. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10614. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10615. do { \
  10616. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10617. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10618. } while (0)
  10619. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10620. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10621. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10622. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10623. do { \
  10624. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10625. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10626. } while (0)
  10627. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10628. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10629. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10630. /* FW rx PPDU descriptor fields */
  10631. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10632. do { \
  10633. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10634. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10635. } while (0)
  10636. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10637. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10638. HTT_RX_IND_RSSI_CMB_S)
  10639. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10640. do { \
  10641. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10642. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10643. } while (0)
  10644. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10645. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10646. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10647. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10648. do { \
  10649. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10650. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10651. } while (0)
  10652. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10653. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10654. HTT_RX_IND_PHY_ERR_CODE_S)
  10655. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10656. do { \
  10657. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10658. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10659. } while (0)
  10660. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10661. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10662. HTT_RX_IND_PHY_ERR_S)
  10663. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10664. do { \
  10665. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10666. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10667. } while (0)
  10668. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10669. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10670. HTT_RX_IND_LEGACY_RATE_S)
  10671. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10672. do { \
  10673. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10674. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10675. } while (0)
  10676. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10677. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10678. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10679. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10680. do { \
  10681. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10682. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10683. } while (0)
  10684. #define HTT_RX_IND_END_VALID_GET(word) \
  10685. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10686. HTT_RX_IND_END_VALID_S)
  10687. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10688. do { \
  10689. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10690. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10691. } while (0)
  10692. #define HTT_RX_IND_START_VALID_GET(word) \
  10693. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10694. HTT_RX_IND_START_VALID_S)
  10695. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10696. do { \
  10697. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10698. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10699. } while (0)
  10700. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10701. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10702. HTT_RX_IND_RSSI_PRI20_S)
  10703. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10704. do { \
  10705. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10706. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10707. } while (0)
  10708. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10709. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10710. HTT_RX_IND_RSSI_EXT20_S)
  10711. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10712. do { \
  10713. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10714. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10715. } while (0)
  10716. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10717. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10718. HTT_RX_IND_RSSI_EXT40_S)
  10719. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10720. do { \
  10721. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10722. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10723. } while (0)
  10724. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10725. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10726. HTT_RX_IND_RSSI_EXT80_S)
  10727. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10728. do { \
  10729. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10730. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10731. } while (0)
  10732. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10733. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10734. HTT_RX_IND_VHT_SIG_A1_S)
  10735. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10736. do { \
  10737. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10738. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10739. } while (0)
  10740. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10741. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10742. HTT_RX_IND_VHT_SIG_A2_S)
  10743. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10744. do { \
  10745. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10746. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10747. } while (0)
  10748. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10749. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10750. HTT_RX_IND_PREAMBLE_TYPE_S)
  10751. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10752. do { \
  10753. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10754. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10755. } while (0)
  10756. #define HTT_RX_IND_SERVICE_GET(word) \
  10757. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10758. HTT_RX_IND_SERVICE_S)
  10759. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10760. do { \
  10761. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10762. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10763. } while (0)
  10764. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10765. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10766. HTT_RX_IND_SA_ANT_MATRIX_S)
  10767. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10768. do { \
  10769. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10770. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10771. } while (0)
  10772. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10773. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10774. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10775. do { \
  10776. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10777. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10778. } while (0)
  10779. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10780. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10781. #define HTT_RX_IND_HL_BYTES \
  10782. (HTT_RX_IND_HDR_BYTES + \
  10783. 4 /* single FW rx MSDU descriptor */ + \
  10784. 4 /* single MPDU range information element */)
  10785. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  10786. /* Could we use one macro entry? */
  10787. #define HTT_WORD_SET(word, field, value) \
  10788. do { \
  10789. HTT_CHECK_SET_VAL(field, value); \
  10790. (word) |= ((value) << field ## _S); \
  10791. } while (0)
  10792. #define HTT_WORD_GET(word, field) \
  10793. (((word) & field ## _M) >> field ## _S)
  10794. PREPACK struct hl_htt_rx_ind_base {
  10795. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  10796. } POSTPACK;
  10797. /*
  10798. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  10799. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  10800. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  10801. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  10802. * htt_rx_ind_hl_rx_desc_t.
  10803. */
  10804. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  10805. struct htt_rx_ind_hl_rx_desc_t {
  10806. A_UINT8 ver;
  10807. A_UINT8 len;
  10808. struct {
  10809. A_UINT8
  10810. first_msdu: 1,
  10811. last_msdu: 1,
  10812. c3_failed: 1,
  10813. c4_failed: 1,
  10814. ipv6: 1,
  10815. tcp: 1,
  10816. udp: 1,
  10817. reserved: 1;
  10818. } flags;
  10819. /* NOTE: no reserved space - don't append any new fields here */
  10820. };
  10821. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  10822. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10823. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  10824. #define HTT_RX_IND_HL_RX_DESC_VER 0
  10825. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  10826. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10827. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  10828. #define HTT_RX_IND_HL_FLAG_OFFSET \
  10829. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10830. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  10831. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  10832. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  10833. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  10834. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  10835. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  10836. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  10837. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  10838. /* This structure is used in HL, the basic descriptor information
  10839. * used by host. the structure is translated by FW from HW desc
  10840. * or generated by FW. But in HL monitor mode, the host would use
  10841. * the same structure with LL.
  10842. */
  10843. PREPACK struct hl_htt_rx_desc_base {
  10844. A_UINT32
  10845. seq_num:12,
  10846. encrypted:1,
  10847. chan_info_present:1,
  10848. resv0:2,
  10849. mcast_bcast:1,
  10850. fragment:1,
  10851. key_id_oct:8,
  10852. resv1:6;
  10853. A_UINT32
  10854. pn_31_0;
  10855. union {
  10856. struct {
  10857. A_UINT16 pn_47_32;
  10858. A_UINT16 pn_63_48;
  10859. } pn16;
  10860. A_UINT32 pn_63_32;
  10861. } u0;
  10862. A_UINT32
  10863. pn_95_64;
  10864. A_UINT32
  10865. pn_127_96;
  10866. } POSTPACK;
  10867. /*
  10868. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  10869. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  10870. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  10871. * Please see htt_chan_change_t for description of the fields.
  10872. */
  10873. PREPACK struct htt_chan_info_t
  10874. {
  10875. A_UINT32 primary_chan_center_freq_mhz: 16,
  10876. contig_chan1_center_freq_mhz: 16;
  10877. A_UINT32 contig_chan2_center_freq_mhz: 16,
  10878. phy_mode: 8,
  10879. reserved: 8;
  10880. } POSTPACK;
  10881. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  10882. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  10883. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  10884. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  10885. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  10886. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  10887. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  10888. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  10889. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  10890. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  10891. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  10892. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  10893. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  10894. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  10895. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  10896. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  10897. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  10898. /* Channel information */
  10899. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  10900. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  10901. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  10902. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  10903. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  10904. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  10905. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  10906. #define HTT_CHAN_INFO_PHY_MODE_S 16
  10907. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  10908. do { \
  10909. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  10910. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  10911. } while (0)
  10912. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  10913. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  10914. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  10915. do { \
  10916. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  10917. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  10918. } while (0)
  10919. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  10920. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  10921. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  10922. do { \
  10923. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  10924. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  10925. } while (0)
  10926. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  10927. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  10928. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  10929. do { \
  10930. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  10931. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  10932. } while (0)
  10933. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  10934. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  10935. /*
  10936. * @brief target -> host message definition for FW offloaded pkts
  10937. *
  10938. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  10939. *
  10940. * @details
  10941. * The following field definitions describe the format of the firmware
  10942. * offload deliver message sent from the target to the host.
  10943. *
  10944. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  10945. *
  10946. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  10947. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  10948. * | reserved_1 | msg type |
  10949. * |--------------------------------------------------------------------------|
  10950. * | phy_timestamp_l32 |
  10951. * |--------------------------------------------------------------------------|
  10952. * | WORD2 (see below) |
  10953. * |--------------------------------------------------------------------------|
  10954. * | seqno | framectrl |
  10955. * |--------------------------------------------------------------------------|
  10956. * | reserved_3 | vdev_id | tid_num|
  10957. * |--------------------------------------------------------------------------|
  10958. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  10959. * |--------------------------------------------------------------------------|
  10960. *
  10961. * where:
  10962. * STAT = status
  10963. * F = format (802.3 vs. 802.11)
  10964. *
  10965. * definition for word 2
  10966. *
  10967. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  10968. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  10969. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  10970. * |--------------------------------------------------------------------------|
  10971. *
  10972. * where:
  10973. * PR = preamble
  10974. * BF = beamformed
  10975. */
  10976. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  10977. {
  10978. A_UINT32 /* word 0 */
  10979. msg_type:8, /* [ 7: 0] */
  10980. reserved_1:24; /* [31: 8] */
  10981. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  10982. A_UINT32 /* word 2 */
  10983. /* preamble:
  10984. * 0-OFDM,
  10985. * 1-CCk,
  10986. * 2-HT,
  10987. * 3-VHT
  10988. */
  10989. preamble: 2, /* [1:0] */
  10990. /* mcs:
  10991. * In case of HT preamble interpret
  10992. * MCS along with NSS.
  10993. * Valid values for HT are 0 to 7.
  10994. * HT mcs 0 with NSS 2 is mcs 8.
  10995. * Valid values for VHT are 0 to 9.
  10996. */
  10997. mcs: 4, /* [5:2] */
  10998. /* rate:
  10999. * This is applicable only for
  11000. * CCK and OFDM preamble type
  11001. * rate 0: OFDM 48 Mbps,
  11002. * 1: OFDM 24 Mbps,
  11003. * 2: OFDM 12 Mbps
  11004. * 3: OFDM 6 Mbps
  11005. * 4: OFDM 54 Mbps
  11006. * 5: OFDM 36 Mbps
  11007. * 6: OFDM 18 Mbps
  11008. * 7: OFDM 9 Mbps
  11009. * rate 0: CCK 11 Mbps Long
  11010. * 1: CCK 5.5 Mbps Long
  11011. * 2: CCK 2 Mbps Long
  11012. * 3: CCK 1 Mbps Long
  11013. * 4: CCK 11 Mbps Short
  11014. * 5: CCK 5.5 Mbps Short
  11015. * 6: CCK 2 Mbps Short
  11016. */
  11017. rate : 3, /* [ 8: 6] */
  11018. rssi : 8, /* [16: 9] units=dBm */
  11019. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11020. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11021. stbc : 1, /* [22] */
  11022. sgi : 1, /* [23] */
  11023. ldpc : 1, /* [24] */
  11024. beamformed: 1, /* [25] */
  11025. reserved_2: 6; /* [31:26] */
  11026. A_UINT32 /* word 3 */
  11027. framectrl:16, /* [15: 0] */
  11028. seqno:16; /* [31:16] */
  11029. A_UINT32 /* word 4 */
  11030. tid_num:5, /* [ 4: 0] actual TID number */
  11031. vdev_id:8, /* [12: 5] */
  11032. reserved_3:19; /* [31:13] */
  11033. A_UINT32 /* word 5 */
  11034. /* status:
  11035. * 0: tx_ok
  11036. * 1: retry
  11037. * 2: drop
  11038. * 3: filtered
  11039. * 4: abort
  11040. * 5: tid delete
  11041. * 6: sw abort
  11042. * 7: dropped by peer migration
  11043. */
  11044. status:3, /* [2:0] */
  11045. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11046. tx_mpdu_bytes:16, /* [19:4] */
  11047. /* Indicates retry count of offloaded/local generated Data tx frames */
  11048. tx_retry_cnt:6, /* [25:20] */
  11049. reserved_4:6; /* [31:26] */
  11050. } POSTPACK;
  11051. /* FW offload deliver ind message header fields */
  11052. /* DWORD one */
  11053. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11054. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11055. /* DWORD two */
  11056. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11057. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11058. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11059. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11060. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11061. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11062. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11063. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11064. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11065. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11066. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11067. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11068. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11069. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11070. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11071. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11072. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11073. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11074. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11075. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11076. /* DWORD three*/
  11077. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11078. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11079. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11080. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11081. /* DWORD four */
  11082. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11083. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11084. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11085. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11086. /* DWORD five */
  11087. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11088. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11089. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11090. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11091. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11092. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11093. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11094. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11095. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11096. do { \
  11097. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11098. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11099. } while (0)
  11100. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11101. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11102. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11103. do { \
  11104. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11105. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11106. } while (0)
  11107. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11108. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11109. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11110. do { \
  11111. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11112. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11113. } while (0)
  11114. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11115. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11116. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11117. do { \
  11118. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11119. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11120. } while (0)
  11121. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11122. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11123. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11124. do { \
  11125. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11126. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11127. } while (0)
  11128. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11129. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11130. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11131. do { \
  11132. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11133. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11134. } while (0)
  11135. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11136. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11137. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11138. do { \
  11139. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11140. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11141. } while (0)
  11142. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11143. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11144. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11145. do { \
  11146. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11147. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11148. } while (0)
  11149. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11150. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11151. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11152. do { \
  11153. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11154. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11155. } while (0)
  11156. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11157. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11158. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11159. do { \
  11160. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11161. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11162. } while (0)
  11163. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11164. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11165. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11166. do { \
  11167. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11168. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11169. } while (0)
  11170. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11171. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11172. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11173. do { \
  11174. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11175. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11176. } while (0)
  11177. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11178. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11179. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11180. do { \
  11181. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11182. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11183. } while (0)
  11184. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11185. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11186. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11187. do { \
  11188. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11189. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11190. } while (0)
  11191. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11192. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11193. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11194. do { \
  11195. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11196. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11197. } while (0)
  11198. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11199. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11200. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11201. do { \
  11202. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11203. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11204. } while (0)
  11205. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11206. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11207. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11208. do { \
  11209. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11210. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11211. } while (0)
  11212. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11213. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11214. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11215. do { \
  11216. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11217. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11218. } while (0)
  11219. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11220. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11221. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11222. do { \
  11223. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11224. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11225. } while (0)
  11226. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11227. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11228. /*
  11229. * @brief target -> host rx reorder flush message definition
  11230. *
  11231. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11232. *
  11233. * @details
  11234. * The following field definitions describe the format of the rx flush
  11235. * message sent from the target to the host.
  11236. * The message consists of a 4-octet header, followed by one or more
  11237. * 4-octet payload information elements.
  11238. *
  11239. * |31 24|23 8|7 0|
  11240. * |--------------------------------------------------------------|
  11241. * | TID | peer ID | msg type |
  11242. * |--------------------------------------------------------------|
  11243. * | seq num end | seq num start | MPDU status | reserved |
  11244. * |--------------------------------------------------------------|
  11245. * First DWORD:
  11246. * - MSG_TYPE
  11247. * Bits 7:0
  11248. * Purpose: identifies this as an rx flush message
  11249. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11250. * - PEER_ID
  11251. * Bits 23:8 (only bits 18:8 actually used)
  11252. * Purpose: identify which peer's rx data is being flushed
  11253. * Value: (rx) peer ID
  11254. * - TID
  11255. * Bits 31:24 (only bits 27:24 actually used)
  11256. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11257. * Value: traffic identifier
  11258. * Second DWORD:
  11259. * - MPDU_STATUS
  11260. * Bits 15:8
  11261. * Purpose:
  11262. * Indicate whether the flushed MPDUs should be discarded or processed.
  11263. * Value:
  11264. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11265. * stages of rx processing
  11266. * other: discard the MPDUs
  11267. * It is anticipated that flush messages will always have
  11268. * MPDU status == 1, but the status flag is included for
  11269. * flexibility.
  11270. * - SEQ_NUM_START
  11271. * Bits 23:16
  11272. * Purpose:
  11273. * Indicate the start of a series of consecutive MPDUs being flushed.
  11274. * Not all MPDUs within this range are necessarily valid - the host
  11275. * must check each sequence number within this range to see if the
  11276. * corresponding MPDU is actually present.
  11277. * Value:
  11278. * The sequence number for the first MPDU in the sequence.
  11279. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11280. * - SEQ_NUM_END
  11281. * Bits 30:24
  11282. * Purpose:
  11283. * Indicate the end of a series of consecutive MPDUs being flushed.
  11284. * Value:
  11285. * The sequence number one larger than the sequence number of the
  11286. * last MPDU being flushed.
  11287. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11288. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11289. * are to be released for further rx processing.
  11290. * Not all MPDUs within this range are necessarily valid - the host
  11291. * must check each sequence number within this range to see if the
  11292. * corresponding MPDU is actually present.
  11293. */
  11294. /* first DWORD */
  11295. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11296. #define HTT_RX_FLUSH_PEER_ID_S 8
  11297. #define HTT_RX_FLUSH_TID_M 0xff000000
  11298. #define HTT_RX_FLUSH_TID_S 24
  11299. /* second DWORD */
  11300. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11301. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11302. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11303. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11304. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11305. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11306. #define HTT_RX_FLUSH_BYTES 8
  11307. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11308. do { \
  11309. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11310. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11311. } while (0)
  11312. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11313. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11314. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11315. do { \
  11316. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11317. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11318. } while (0)
  11319. #define HTT_RX_FLUSH_TID_GET(word) \
  11320. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11321. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11322. do { \
  11323. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11324. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11325. } while (0)
  11326. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11327. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11328. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11329. do { \
  11330. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11331. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11332. } while (0)
  11333. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11334. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11335. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11336. do { \
  11337. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11338. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11339. } while (0)
  11340. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11341. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11342. /*
  11343. * @brief target -> host rx pn check indication message
  11344. *
  11345. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11346. *
  11347. * @details
  11348. * The following field definitions describe the format of the Rx PN check
  11349. * indication message sent from the target to the host.
  11350. * The message consists of a 4-octet header, followed by the start and
  11351. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11352. * IE is one octet containing the sequence number that failed the PN
  11353. * check.
  11354. *
  11355. * |31 24|23 8|7 0|
  11356. * |--------------------------------------------------------------|
  11357. * | TID | peer ID | msg type |
  11358. * |--------------------------------------------------------------|
  11359. * | Reserved | PN IE count | seq num end | seq num start|
  11360. * |--------------------------------------------------------------|
  11361. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11362. * |--------------------------------------------------------------|
  11363. * First DWORD:
  11364. * - MSG_TYPE
  11365. * Bits 7:0
  11366. * Purpose: Identifies this as an rx pn check indication message
  11367. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11368. * - PEER_ID
  11369. * Bits 23:8 (only bits 18:8 actually used)
  11370. * Purpose: identify which peer
  11371. * Value: (rx) peer ID
  11372. * - TID
  11373. * Bits 31:24 (only bits 27:24 actually used)
  11374. * Purpose: identify traffic identifier
  11375. * Value: traffic identifier
  11376. * Second DWORD:
  11377. * - SEQ_NUM_START
  11378. * Bits 7:0
  11379. * Purpose:
  11380. * Indicates the starting sequence number of the MPDU in this
  11381. * series of MPDUs that went though PN check.
  11382. * Value:
  11383. * The sequence number for the first MPDU in the sequence.
  11384. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11385. * - SEQ_NUM_END
  11386. * Bits 15:8
  11387. * Purpose:
  11388. * Indicates the ending sequence number of the MPDU in this
  11389. * series of MPDUs that went though PN check.
  11390. * Value:
  11391. * The sequence number one larger then the sequence number of the last
  11392. * MPDU being flushed.
  11393. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11394. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11395. * for invalid PN numbers and are ready to be released for further processing.
  11396. * Not all MPDUs within this range are necessarily valid - the host
  11397. * must check each sequence number within this range to see if the
  11398. * corresponding MPDU is actually present.
  11399. * - PN_IE_COUNT
  11400. * Bits 23:16
  11401. * Purpose:
  11402. * Used to determine the variable number of PN information elements in this
  11403. * message
  11404. *
  11405. * PN information elements:
  11406. * - PN_IE_x-
  11407. * Purpose:
  11408. * Each PN information element contains the sequence number of the MPDU that
  11409. * has failed the target PN check.
  11410. * Value:
  11411. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11412. * that failed the PN check.
  11413. */
  11414. /* first DWORD */
  11415. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11416. #define HTT_RX_PN_IND_PEER_ID_S 8
  11417. #define HTT_RX_PN_IND_TID_M 0xff000000
  11418. #define HTT_RX_PN_IND_TID_S 24
  11419. /* second DWORD */
  11420. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11421. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11422. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11423. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11424. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11425. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11426. #define HTT_RX_PN_IND_BYTES 8
  11427. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11428. do { \
  11429. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11430. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11431. } while (0)
  11432. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11433. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11434. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11435. do { \
  11436. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11437. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11438. } while (0)
  11439. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11440. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11441. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11442. do { \
  11443. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11444. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11445. } while (0)
  11446. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11447. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11448. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11449. do { \
  11450. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11451. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11452. } while (0)
  11453. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11454. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11455. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11456. do { \
  11457. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11458. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11459. } while (0)
  11460. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11461. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11462. /*
  11463. * @brief target -> host rx offload deliver message for LL system
  11464. *
  11465. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11466. *
  11467. * @details
  11468. * In a low latency system this message is sent whenever the offload
  11469. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11470. * The DMA of the actual packets into host memory is done before sending out
  11471. * this message. This message indicates only how many MSDUs to reap. The
  11472. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11473. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11474. * DMA'd by the MAC directly into host memory these packets do not contain
  11475. * the MAC descriptors in the header portion of the packet. Instead they contain
  11476. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11477. * message, the packets are delivered directly to the NW stack without going
  11478. * through the regular reorder buffering and PN checking path since it has
  11479. * already been done in target.
  11480. *
  11481. * |31 24|23 16|15 8|7 0|
  11482. * |-----------------------------------------------------------------------|
  11483. * | Total MSDU count | reserved | msg type |
  11484. * |-----------------------------------------------------------------------|
  11485. *
  11486. * @brief target -> host rx offload deliver message for HL system
  11487. *
  11488. * @details
  11489. * In a high latency system this message is sent whenever the offload manager
  11490. * flushes out the packets it has coalesced in its coalescing buffer. The
  11491. * actual packets are also carried along with this message. When the host
  11492. * receives this message, it is expected to deliver these packets to the NW
  11493. * stack directly instead of routing them through the reorder buffering and
  11494. * PN checking path since it has already been done in target.
  11495. *
  11496. * |31 24|23 16|15 8|7 0|
  11497. * |-----------------------------------------------------------------------|
  11498. * | Total MSDU count | reserved | msg type |
  11499. * |-----------------------------------------------------------------------|
  11500. * | peer ID | MSDU length |
  11501. * |-----------------------------------------------------------------------|
  11502. * | MSDU payload | FW Desc | tid | vdev ID |
  11503. * |-----------------------------------------------------------------------|
  11504. * | MSDU payload contd. |
  11505. * |-----------------------------------------------------------------------|
  11506. * | peer ID | MSDU length |
  11507. * |-----------------------------------------------------------------------|
  11508. * | MSDU payload | FW Desc | tid | vdev ID |
  11509. * |-----------------------------------------------------------------------|
  11510. * | MSDU payload contd. |
  11511. * |-----------------------------------------------------------------------|
  11512. *
  11513. */
  11514. /* first DWORD */
  11515. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11516. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11517. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11518. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11519. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11520. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11521. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11522. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11523. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11524. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11525. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11526. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11527. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11528. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11529. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11530. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11531. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11532. do { \
  11533. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11534. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11535. } while (0)
  11536. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11537. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11538. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11539. do { \
  11540. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11541. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11542. } while (0)
  11543. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11544. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11545. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11546. do { \
  11547. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11548. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11549. } while (0)
  11550. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11551. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11552. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11553. do { \
  11554. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11555. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11556. } while (0)
  11557. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11558. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11559. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11560. do { \
  11561. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11562. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11563. } while (0)
  11564. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11565. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11566. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11567. do { \
  11568. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11569. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11570. } while (0)
  11571. /**
  11572. * @brief target -> host rx peer map/unmap message definition
  11573. *
  11574. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11575. *
  11576. * @details
  11577. * The following diagram shows the format of the rx peer map message sent
  11578. * from the target to the host. This layout assumes the target operates
  11579. * as little-endian.
  11580. *
  11581. * This message always contains a SW peer ID. The main purpose of the
  11582. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11583. * with, so that the host can use that peer ID to determine which peer
  11584. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11585. * other purposes, such as identifying during tx completions which peer
  11586. * the tx frames in question were transmitted to.
  11587. *
  11588. * In certain generations of chips, the peer map message also contains
  11589. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11590. * to identify which peer the frame needs to be forwarded to (i.e. the
  11591. * peer associated with the Destination MAC Address within the packet),
  11592. * and particularly which vdev needs to transmit the frame (for cases
  11593. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11594. * meaning as AST_INDEX_0.
  11595. * This DA-based peer ID that is provided for certain rx frames
  11596. * (the rx frames that need to be re-transmitted as tx frames)
  11597. * is the ID that the HW uses for referring to the peer in question,
  11598. * rather than the peer ID that the SW+FW use to refer to the peer.
  11599. *
  11600. *
  11601. * |31 24|23 16|15 8|7 0|
  11602. * |-----------------------------------------------------------------------|
  11603. * | SW peer ID | VDEV ID | msg type |
  11604. * |-----------------------------------------------------------------------|
  11605. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11606. * |-----------------------------------------------------------------------|
  11607. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11608. * |-----------------------------------------------------------------------|
  11609. *
  11610. *
  11611. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11612. *
  11613. * The following diagram shows the format of the rx peer unmap message sent
  11614. * from the target to the host.
  11615. *
  11616. * |31 24|23 16|15 8|7 0|
  11617. * |-----------------------------------------------------------------------|
  11618. * | SW peer ID | VDEV ID | msg type |
  11619. * |-----------------------------------------------------------------------|
  11620. *
  11621. * The following field definitions describe the format of the rx peer map
  11622. * and peer unmap messages sent from the target to the host.
  11623. * - MSG_TYPE
  11624. * Bits 7:0
  11625. * Purpose: identifies this as an rx peer map or peer unmap message
  11626. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11627. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11628. * - VDEV_ID
  11629. * Bits 15:8
  11630. * Purpose: Indicates which virtual device the peer is associated
  11631. * with.
  11632. * Value: vdev ID (used in the host to look up the vdev object)
  11633. * - PEER_ID (a.k.a. SW_PEER_ID)
  11634. * Bits 31:16
  11635. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11636. * freeing (unmap)
  11637. * Value: (rx) peer ID
  11638. * - MAC_ADDR_L32 (peer map only)
  11639. * Bits 31:0
  11640. * Purpose: Identifies which peer node the peer ID is for.
  11641. * Value: lower 4 bytes of peer node's MAC address
  11642. * - MAC_ADDR_U16 (peer map only)
  11643. * Bits 15:0
  11644. * Purpose: Identifies which peer node the peer ID is for.
  11645. * Value: upper 2 bytes of peer node's MAC address
  11646. * - HW_PEER_ID
  11647. * Bits 31:16
  11648. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11649. * address, so for rx frames marked for rx --> tx forwarding, the
  11650. * host can determine from the HW peer ID provided as meta-data with
  11651. * the rx frame which peer the frame is supposed to be forwarded to.
  11652. * Value: ID used by the MAC HW to identify the peer
  11653. */
  11654. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11655. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11656. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11657. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11658. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11659. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11660. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11661. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11662. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11663. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11664. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11665. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11666. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11667. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11668. do { \
  11669. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11670. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11671. } while (0)
  11672. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11673. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11674. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11675. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11676. do { \
  11677. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11678. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11679. } while (0)
  11680. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11681. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11682. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11683. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11684. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11685. do { \
  11686. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11687. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11688. } while (0)
  11689. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11690. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11691. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11692. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11693. #define HTT_RX_PEER_MAP_BYTES 12
  11694. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11695. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11696. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11697. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11698. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11699. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11700. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11701. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11702. #define HTT_RX_PEER_UNMAP_BYTES 4
  11703. /**
  11704. * @brief target -> host rx peer map V2 message definition
  11705. *
  11706. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11707. *
  11708. * @details
  11709. * The following diagram shows the format of the rx peer map v2 message sent
  11710. * from the target to the host. This layout assumes the target operates
  11711. * as little-endian.
  11712. *
  11713. * This message always contains a SW peer ID. The main purpose of the
  11714. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11715. * with, so that the host can use that peer ID to determine which peer
  11716. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11717. * other purposes, such as identifying during tx completions which peer
  11718. * the tx frames in question were transmitted to.
  11719. *
  11720. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11721. * is used during rx --> tx frame forwarding to identify which peer the
  11722. * frame needs to be forwarded to (i.e. the peer associated with the
  11723. * Destination MAC Address within the packet), and particularly which vdev
  11724. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11725. * This DA-based peer ID that is provided for certain rx frames
  11726. * (the rx frames that need to be re-transmitted as tx frames)
  11727. * is the ID that the HW uses for referring to the peer in question,
  11728. * rather than the peer ID that the SW+FW use to refer to the peer.
  11729. *
  11730. * The HW peer id here is the same meaning as AST_INDEX_0.
  11731. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11732. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11733. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11734. * AST is valid.
  11735. *
  11736. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11737. * |-------------------------------------------------------------------------|
  11738. * | SW peer ID | VDEV ID | msg type |
  11739. * |-------------------------------------------------------------------------|
  11740. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11741. * |-------------------------------------------------------------------------|
  11742. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11743. * |-------------------------------------------------------------------------|
  11744. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11745. * |-------------------------------------------------------------------------|
  11746. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11747. * |-------------------------------------------------------------------------|
  11748. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11749. * |-------------------------------------------------------------------------|
  11750. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11751. * |-------------------------------------------------------------------------|
  11752. * | Reserved_2 |
  11753. * |-------------------------------------------------------------------------|
  11754. * Where:
  11755. * NH = Next Hop
  11756. * ASTVM = AST valid mask
  11757. * OA = on-chip AST valid bit
  11758. * ASTFM = AST flow mask
  11759. *
  11760. * The following field definitions describe the format of the rx peer map v2
  11761. * messages sent from the target to the host.
  11762. * - MSG_TYPE
  11763. * Bits 7:0
  11764. * Purpose: identifies this as an rx peer map v2 message
  11765. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11766. * - VDEV_ID
  11767. * Bits 15:8
  11768. * Purpose: Indicates which virtual device the peer is associated with.
  11769. * Value: vdev ID (used in the host to look up the vdev object)
  11770. * - SW_PEER_ID
  11771. * Bits 31:16
  11772. * Purpose: The peer ID (index) that WAL is allocating
  11773. * Value: (rx) peer ID
  11774. * - MAC_ADDR_L32
  11775. * Bits 31:0
  11776. * Purpose: Identifies which peer node the peer ID is for.
  11777. * Value: lower 4 bytes of peer node's MAC address
  11778. * - MAC_ADDR_U16
  11779. * Bits 15:0
  11780. * Purpose: Identifies which peer node the peer ID is for.
  11781. * Value: upper 2 bytes of peer node's MAC address
  11782. * - HW_PEER_ID / AST_INDEX_0
  11783. * Bits 31:16
  11784. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11785. * address, so for rx frames marked for rx --> tx forwarding, the
  11786. * host can determine from the HW peer ID provided as meta-data with
  11787. * the rx frame which peer the frame is supposed to be forwarded to.
  11788. * Value: ID used by the MAC HW to identify the peer
  11789. * - AST_HASH_VALUE
  11790. * Bits 15:0
  11791. * Purpose: Indicates AST Hash value is required for the TCL AST index
  11792. * override feature.
  11793. * - NEXT_HOP
  11794. * Bit 16
  11795. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  11796. * (Wireless Distribution System).
  11797. * - AST_VALID_MASK
  11798. * Bits 19:17
  11799. * Purpose: Indicate if the AST 1 through AST 3 are valid
  11800. * - ONCHIP_AST_VALID_FLAG
  11801. * Bit 20
  11802. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  11803. * is valid.
  11804. * - AST_INDEX_1
  11805. * Bits 15:0
  11806. * Purpose: indicate the second AST index for this peer
  11807. * - AST_0_FLOW_MASK
  11808. * Bits 19:16
  11809. * Purpose: identify the which flow the AST 0 entry corresponds to.
  11810. * - AST_1_FLOW_MASK
  11811. * Bits 23:20
  11812. * Purpose: identify the which flow the AST 1 entry corresponds to.
  11813. * - AST_2_FLOW_MASK
  11814. * Bits 27:24
  11815. * Purpose: identify the which flow the AST 2 entry corresponds to.
  11816. * - AST_3_FLOW_MASK
  11817. * Bits 31:28
  11818. * Purpose: identify the which flow the AST 3 entry corresponds to.
  11819. * - AST_INDEX_2
  11820. * Bits 15:0
  11821. * Purpose: indicate the third AST index for this peer
  11822. * - TID_VALID_HI_PRI
  11823. * Bits 23:16
  11824. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  11825. * - TID_VALID_LOW_PRI
  11826. * Bits 31:24
  11827. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  11828. * - AST_INDEX_3
  11829. * Bits 15:0
  11830. * Purpose: indicate the fourth AST index for this peer
  11831. * - ONCHIP_AST_IDX / RESERVED
  11832. * Bits 31:16
  11833. * Purpose: This field is valid only when split AST feature is enabled.
  11834. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  11835. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11836. * address, this ast_idx is used for LMAC modules for RXPCU.
  11837. * Value: ID used by the LMAC HW to identify the peer
  11838. */
  11839. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  11840. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  11841. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  11842. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  11843. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  11844. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  11845. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  11846. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  11847. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  11848. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  11849. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  11850. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  11851. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  11852. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  11853. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  11854. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  11855. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  11856. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  11857. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  11858. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  11859. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  11860. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  11861. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  11862. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  11863. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  11864. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  11865. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  11866. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  11867. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  11868. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  11869. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  11870. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  11871. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  11872. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  11873. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  11874. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  11875. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  11876. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  11877. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  11878. do { \
  11879. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  11880. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  11881. } while (0)
  11882. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  11883. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  11884. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  11885. do { \
  11886. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  11887. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  11888. } while (0)
  11889. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  11890. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  11891. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  11892. do { \
  11893. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  11894. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  11895. } while (0)
  11896. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  11897. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  11898. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  11899. do { \
  11900. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  11901. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  11902. } while (0)
  11903. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  11904. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  11905. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  11906. do { \
  11907. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  11908. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  11909. } while (0)
  11910. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  11911. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  11912. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  11913. do { \
  11914. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  11915. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  11916. } while (0)
  11917. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  11918. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  11919. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  11920. do { \
  11921. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  11922. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  11923. } while (0)
  11924. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  11925. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  11926. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11927. do { \
  11928. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  11929. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  11930. } while (0)
  11931. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  11932. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  11933. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  11934. do { \
  11935. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  11936. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  11937. } while (0)
  11938. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  11939. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  11940. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  11941. do { \
  11942. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  11943. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  11944. } while (0)
  11945. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  11946. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  11947. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  11948. do { \
  11949. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  11950. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  11951. } while (0)
  11952. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  11953. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  11954. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  11955. do { \
  11956. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  11957. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  11958. } while (0)
  11959. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  11960. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  11961. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  11962. do { \
  11963. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  11964. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  11965. } while (0)
  11966. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  11967. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  11968. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  11969. do { \
  11970. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  11971. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  11972. } while (0)
  11973. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  11974. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  11975. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  11976. do { \
  11977. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  11978. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  11979. } while (0)
  11980. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  11981. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  11982. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  11983. do { \
  11984. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  11985. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  11986. } while (0)
  11987. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  11988. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  11989. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  11990. do { \
  11991. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  11992. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  11993. } while (0)
  11994. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  11995. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  11996. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11997. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  11998. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  11999. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12000. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12001. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12002. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12003. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12004. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12005. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12006. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12007. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12008. /**
  12009. * @brief target -> host rx peer map V3 message definition
  12010. *
  12011. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12012. *
  12013. * @details
  12014. * The following diagram shows the format of the rx peer map v3 message sent
  12015. * from the target to the host.
  12016. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12017. * This layout assumes the target operates as little-endian.
  12018. *
  12019. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12020. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12021. * | SW peer ID | VDEV ID | msg type |
  12022. * |-----------------+--------------------+-----------------+-----------------|
  12023. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12024. * |-----------------+--------------------+-----------------+-----------------|
  12025. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12026. * |-----------------+--------+-----------+-----------------+-----------------|
  12027. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12028. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12029. * | (8bits) | | (4bits) | |
  12030. * |-----------------+--------+--+--+--+--------------------------------------|
  12031. * | RESERVED |E |O | | |
  12032. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12033. * | |V |V | | |
  12034. * |-----------------+--------------------+-----------------------------------|
  12035. * | HTT_MSDU_IDX_ | RESERVED | |
  12036. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12037. * | (8bits) | | |
  12038. * |-----------------+--------------------+-----------------------------------|
  12039. * | Reserved_2 |
  12040. * |--------------------------------------------------------------------------|
  12041. * | Reserved_3 |
  12042. * |--------------------------------------------------------------------------|
  12043. *
  12044. * Where:
  12045. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12046. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12047. * NH = Next Hop
  12048. * The following field definitions describe the format of the rx peer map v3
  12049. * messages sent from the target to the host.
  12050. * - MSG_TYPE
  12051. * Bits 7:0
  12052. * Purpose: identifies this as a peer map v3 message
  12053. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12054. * - VDEV_ID
  12055. * Bits 15:8
  12056. * Purpose: Indicates which virtual device the peer is associated with.
  12057. * - SW_PEER_ID
  12058. * Bits 31:16
  12059. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12060. * - MAC_ADDR_L32
  12061. * Bits 31:0
  12062. * Purpose: Identifies which peer node the peer ID is for.
  12063. * Value: lower 4 bytes of peer node's MAC address
  12064. * - MAC_ADDR_U16
  12065. * Bits 15:0
  12066. * Purpose: Identifies which peer node the peer ID is for.
  12067. * Value: upper 2 bytes of peer node's MAC address
  12068. * - MULTICAST_SW_PEER_ID
  12069. * Bits 31:16
  12070. * Purpose: The multicast peer ID (index)
  12071. * Value: set to HTT_INVALID_PEER if not valid
  12072. * - HW_PEER_ID / AST_INDEX
  12073. * Bits 15:0
  12074. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12075. * address, so for rx frames marked for rx --> tx forwarding, the
  12076. * host can determine from the HW peer ID provided as meta-data with
  12077. * the rx frame which peer the frame is supposed to be forwarded to.
  12078. * - CACHE_SET_NUM
  12079. * Bits 19:16
  12080. * Purpose: Cache Set Number for AST_INDEX
  12081. * Cache set number that should be used to cache the index based
  12082. * search results, for address and flow search.
  12083. * This value should be equal to LSB 4 bits of the hash value
  12084. * of match data, in case of search index points to an entry which
  12085. * may be used in content based search also. The value can be
  12086. * anything when the entry pointed by search index will not be
  12087. * used for content based search.
  12088. * - HTT_MSDU_IDX_VALID_MASK
  12089. * Bits 31:24
  12090. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12091. * - ONCHIP_AST_IDX / RESERVED
  12092. * Bits 15:0
  12093. * Purpose: This field is valid only when split AST feature is enabled.
  12094. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12095. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12096. * address, this ast_idx is used for LMAC modules for RXPCU.
  12097. * - NEXT_HOP
  12098. * Bits 16
  12099. * Purpose: Flag indicates next_hop AST entry used for WDS
  12100. * (Wireless Distribution System).
  12101. * - ONCHIP_AST_VALID
  12102. * Bits 17
  12103. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12104. * - EXT_AST_VALID
  12105. * Bits 18
  12106. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12107. * - EXT_AST_INDEX
  12108. * Bits 15:0
  12109. * Purpose: This field describes Extended AST index
  12110. * Valid if EXT_AST_VALID flag set
  12111. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12112. * Bits 31:24
  12113. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12114. */
  12115. /* dword 0 */
  12116. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12117. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12118. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12119. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12120. /* dword 1 */
  12121. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12122. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12123. /* dword 2 */
  12124. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12125. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12126. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12127. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12128. /* dword 3 */
  12129. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12130. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12131. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12132. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12133. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12134. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12135. /* dword 4 */
  12136. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12137. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12138. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12139. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12140. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12141. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12142. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12143. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12144. /* dword 5 */
  12145. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12146. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12147. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12148. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12149. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12150. do { \
  12151. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12152. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12153. } while (0)
  12154. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12155. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12156. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12157. do { \
  12158. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12159. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12160. } while (0)
  12161. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12162. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12163. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12164. do { \
  12165. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12166. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12167. } while (0)
  12168. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12169. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12170. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12171. do { \
  12172. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12173. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12174. } while (0)
  12175. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12176. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12177. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12178. do { \
  12179. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12180. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12181. } while (0)
  12182. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12183. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12184. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12185. do { \
  12186. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12187. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12188. } while (0)
  12189. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12190. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12191. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12192. do { \
  12193. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12194. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12195. } while (0)
  12196. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12197. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12198. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12199. do { \
  12200. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12201. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12202. } while (0)
  12203. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12204. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12205. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12206. do { \
  12207. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12208. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12209. } while (0)
  12210. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12211. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12212. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12213. do { \
  12214. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12215. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12216. } while (0)
  12217. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12218. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12219. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12220. do { \
  12221. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12222. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12223. } while (0)
  12224. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12225. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12226. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12227. do { \
  12228. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12229. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12230. } while (0)
  12231. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12232. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12233. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12234. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12235. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12236. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12237. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12238. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12239. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12240. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12241. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12242. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12243. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12244. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12245. /**
  12246. * @brief target -> host rx peer unmap V2 message definition
  12247. *
  12248. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12249. *
  12250. * The following diagram shows the format of the rx peer unmap message sent
  12251. * from the target to the host.
  12252. *
  12253. * |31 24|23 16|15 8|7 0|
  12254. * |-----------------------------------------------------------------------|
  12255. * | SW peer ID | VDEV ID | msg type |
  12256. * |-----------------------------------------------------------------------|
  12257. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12258. * |-----------------------------------------------------------------------|
  12259. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12260. * |-----------------------------------------------------------------------|
  12261. * | Peer Delete Duration |
  12262. * |-----------------------------------------------------------------------|
  12263. * | Reserved_0 | WDS Free Count |
  12264. * |-----------------------------------------------------------------------|
  12265. * | Reserved_1 |
  12266. * |-----------------------------------------------------------------------|
  12267. * | Reserved_2 |
  12268. * |-----------------------------------------------------------------------|
  12269. *
  12270. *
  12271. * The following field definitions describe the format of the rx peer unmap
  12272. * messages sent from the target to the host.
  12273. * - MSG_TYPE
  12274. * Bits 7:0
  12275. * Purpose: identifies this as an rx peer unmap v2 message
  12276. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12277. * - VDEV_ID
  12278. * Bits 15:8
  12279. * Purpose: Indicates which virtual device the peer is associated
  12280. * with.
  12281. * Value: vdev ID (used in the host to look up the vdev object)
  12282. * - SW_PEER_ID
  12283. * Bits 31:16
  12284. * Purpose: The peer ID (index) that WAL is freeing
  12285. * Value: (rx) peer ID
  12286. * - MAC_ADDR_L32
  12287. * Bits 31:0
  12288. * Purpose: Identifies which peer node the peer ID is for.
  12289. * Value: lower 4 bytes of peer node's MAC address
  12290. * - MAC_ADDR_U16
  12291. * Bits 15:0
  12292. * Purpose: Identifies which peer node the peer ID is for.
  12293. * Value: upper 2 bytes of peer node's MAC address
  12294. * - NEXT_HOP
  12295. * Bits 16
  12296. * Purpose: Bit indicates next_hop AST entry used for WDS
  12297. * (Wireless Distribution System).
  12298. * - PEER_DELETE_DURATION
  12299. * Bits 31:0
  12300. * Purpose: Time taken to delete peer, in msec,
  12301. * Used for monitoring / debugging PEER delete response delay
  12302. * - PEER_WDS_FREE_COUNT
  12303. * Bits 15:0
  12304. * Purpose: Count of WDS entries deleted associated to peer deleted
  12305. */
  12306. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12307. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12308. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12309. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12310. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12311. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12312. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12313. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12314. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12315. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12316. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12317. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12318. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12319. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12320. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12321. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12322. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12323. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12324. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12325. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12326. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12327. do { \
  12328. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12329. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12330. } while (0)
  12331. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12332. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12333. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12334. do { \
  12335. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12336. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12337. } while (0)
  12338. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12339. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12340. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12341. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12342. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12343. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12344. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12345. /**
  12346. * @brief target -> host rx peer mlo map message definition
  12347. *
  12348. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12349. *
  12350. * @details
  12351. * The following diagram shows the format of the rx mlo peer map message sent
  12352. * from the target to the host. This layout assumes the target operates
  12353. * as little-endian.
  12354. *
  12355. * MCC:
  12356. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12357. *
  12358. * WIN:
  12359. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12360. * It will be sent on the Assoc Link.
  12361. *
  12362. * This message always contains a MLO peer ID. The main purpose of the
  12363. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12364. * with, so that the host can use that MLO peer ID to determine which peer
  12365. * transmitted the rx frame.
  12366. *
  12367. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12368. * |-------------------------------------------------------------------------|
  12369. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12370. * |-------------------------------------------------------------------------|
  12371. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12372. * |-------------------------------------------------------------------------|
  12373. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12374. * |-------------------------------------------------------------------------|
  12375. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12376. * |-------------------------------------------------------------------------|
  12377. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12378. * |-------------------------------------------------------------------------|
  12379. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12380. * |-------------------------------------------------------------------------|
  12381. * |RSVD |
  12382. * |-------------------------------------------------------------------------|
  12383. * |RSVD |
  12384. * |-------------------------------------------------------------------------|
  12385. * | htt_tlv_hdr_t |
  12386. * |-------------------------------------------------------------------------|
  12387. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12388. * |-------------------------------------------------------------------------|
  12389. * | htt_tlv_hdr_t |
  12390. * |-------------------------------------------------------------------------|
  12391. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12392. * |-------------------------------------------------------------------------|
  12393. * | htt_tlv_hdr_t |
  12394. * |-------------------------------------------------------------------------|
  12395. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12396. * |-------------------------------------------------------------------------|
  12397. *
  12398. * Where:
  12399. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12400. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12401. * V (valid) - 1 Bit Bit17
  12402. * CHIPID - 3 Bits
  12403. * TIDMASK - 8 Bits
  12404. * CACHE_SET_NUM - 8 Bits
  12405. *
  12406. * The following field definitions describe the format of the rx MLO peer map
  12407. * messages sent from the target to the host.
  12408. * - MSG_TYPE
  12409. * Bits 7:0
  12410. * Purpose: identifies this as an rx mlo peer map message
  12411. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12412. *
  12413. * - MLO_PEER_ID
  12414. * Bits 23:8
  12415. * Purpose: The MLO peer ID (index).
  12416. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12417. * Value: MLO peer ID
  12418. *
  12419. * - NUMLINK
  12420. * Bits: 26:24 (3Bits)
  12421. * Purpose: Indicate the max number of logical links supported per client.
  12422. * Value: number of logical links
  12423. *
  12424. * - PRC
  12425. * Bits: 29:27 (3Bits)
  12426. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12427. * if there is migration of the primary chip.
  12428. * Value: Primary REO CHIPID
  12429. *
  12430. * - MAC_ADDR_L32
  12431. * Bits 31:0
  12432. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12433. * Value: lower 4 bytes of peer node's MAC address
  12434. *
  12435. * - MAC_ADDR_U16
  12436. * Bits 15:0
  12437. * Purpose: Identifies which peer node the peer ID is for.
  12438. * Value: upper 2 bytes of peer node's MAC address
  12439. *
  12440. * - PRIMARY_TCL_AST_IDX
  12441. * Bits 15:0
  12442. * Purpose: Primary TCL AST index for this peer.
  12443. *
  12444. * - V
  12445. * 1 Bit Position 16
  12446. * Purpose: If the ast idx is valid.
  12447. *
  12448. * - CHIPID
  12449. * Bits 19:17
  12450. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12451. *
  12452. * - TIDMASK
  12453. * Bits 27:20
  12454. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12455. *
  12456. * - CACHE_SET_NUM
  12457. * Bits 31:28
  12458. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12459. * Cache set number that should be used to cache the index based
  12460. * search results, for address and flow search.
  12461. * This value should be equal to LSB four bits of the hash value
  12462. * of match data, in case of search index points to an entry which
  12463. * may be used in content based search also. The value can be
  12464. * anything when the entry pointed by search index will not be
  12465. * used for content based search.
  12466. *
  12467. * - htt_tlv_hdr_t
  12468. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12469. *
  12470. * Bits 11:0
  12471. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12472. *
  12473. * Bits 23:12
  12474. * Purpose: Length, Length of the value that follows the header
  12475. *
  12476. * Bits 31:28
  12477. * Purpose: Reserved.
  12478. *
  12479. *
  12480. * - SW_PEER_ID
  12481. * Bits 15:0
  12482. * Purpose: The peer ID (index) that WAL is allocating
  12483. * Value: (rx) peer ID
  12484. *
  12485. * - VDEV_ID
  12486. * Bits 23:16
  12487. * Purpose: Indicates which virtual device the peer is associated with.
  12488. * Value: vdev ID (used in the host to look up the vdev object)
  12489. *
  12490. * - CHIPID
  12491. * Bits 26:24
  12492. * Purpose: Indicates which Chip id the peer is associated with.
  12493. * Value: chip ID (Provided by Host as part of QMI exchange)
  12494. */
  12495. typedef enum {
  12496. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12497. } MLO_PEER_MAP_TLV_TAG_ID;
  12498. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12499. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12500. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12501. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12502. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12503. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12504. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12505. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12506. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12507. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12508. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12509. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12510. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12511. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12512. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12513. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12514. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12515. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12516. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12517. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12518. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12519. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12520. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12521. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12522. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12523. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12524. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12525. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12526. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12527. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12528. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12529. do { \
  12530. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12531. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12532. } while (0)
  12533. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12534. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12535. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12536. do { \
  12537. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12538. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12539. } while (0)
  12540. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12541. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12542. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12543. do { \
  12544. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12545. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12546. } while (0)
  12547. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12548. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12549. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12550. do { \
  12551. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12552. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12553. } while (0)
  12554. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12555. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12556. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12557. do { \
  12558. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12559. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12560. } while (0)
  12561. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12562. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12563. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12564. do { \
  12565. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12566. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12567. } while (0)
  12568. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12569. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12570. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12571. do { \
  12572. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12573. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12574. } while (0)
  12575. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12576. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12577. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12578. do { \
  12579. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12580. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12581. } while (0)
  12582. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12583. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12584. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12585. do { \
  12586. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12587. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12588. } while (0)
  12589. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12590. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12591. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12592. do { \
  12593. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12594. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12595. } while (0)
  12596. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12597. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12598. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12599. do { \
  12600. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12601. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12602. } while (0)
  12603. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12604. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12605. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12606. do { \
  12607. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12608. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12609. } while (0)
  12610. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12611. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12612. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12613. do { \
  12614. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12615. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12616. } while (0)
  12617. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12618. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12619. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12620. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12621. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12622. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12623. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12624. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12625. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12626. *
  12627. * The following diagram shows the format of the rx mlo peer unmap message sent
  12628. * from the target to the host.
  12629. *
  12630. * |31 24|23 16|15 8|7 0|
  12631. * |-----------------------------------------------------------------------|
  12632. * | RSVD_24_31 | MLO peer ID | msg type |
  12633. * |-----------------------------------------------------------------------|
  12634. */
  12635. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12636. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12637. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12638. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12639. /**
  12640. * @brief target -> host message specifying security parameters
  12641. *
  12642. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12643. *
  12644. * @details
  12645. * The following diagram shows the format of the security specification
  12646. * message sent from the target to the host.
  12647. * This security specification message tells the host whether a PN check is
  12648. * necessary on rx data frames, and if so, how large the PN counter is.
  12649. * This message also tells the host about the security processing to apply
  12650. * to defragmented rx frames - specifically, whether a Message Integrity
  12651. * Check is required, and the Michael key to use.
  12652. *
  12653. * |31 24|23 16|15|14 8|7 0|
  12654. * |-----------------------------------------------------------------------|
  12655. * | peer ID | U| security type | msg type |
  12656. * |-----------------------------------------------------------------------|
  12657. * | Michael Key K0 |
  12658. * |-----------------------------------------------------------------------|
  12659. * | Michael Key K1 |
  12660. * |-----------------------------------------------------------------------|
  12661. * | WAPI RSC Low0 |
  12662. * |-----------------------------------------------------------------------|
  12663. * | WAPI RSC Low1 |
  12664. * |-----------------------------------------------------------------------|
  12665. * | WAPI RSC Hi0 |
  12666. * |-----------------------------------------------------------------------|
  12667. * | WAPI RSC Hi1 |
  12668. * |-----------------------------------------------------------------------|
  12669. *
  12670. * The following field definitions describe the format of the security
  12671. * indication message sent from the target to the host.
  12672. * - MSG_TYPE
  12673. * Bits 7:0
  12674. * Purpose: identifies this as a security specification message
  12675. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  12676. * - SEC_TYPE
  12677. * Bits 14:8
  12678. * Purpose: specifies which type of security applies to the peer
  12679. * Value: htt_sec_type enum value
  12680. * - UNICAST
  12681. * Bit 15
  12682. * Purpose: whether this security is applied to unicast or multicast data
  12683. * Value: 1 -> unicast, 0 -> multicast
  12684. * - PEER_ID
  12685. * Bits 31:16
  12686. * Purpose: The ID number for the peer the security specification is for
  12687. * Value: peer ID
  12688. * - MICHAEL_KEY_K0
  12689. * Bits 31:0
  12690. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  12691. * Value: Michael Key K0 (if security type is TKIP)
  12692. * - MICHAEL_KEY_K1
  12693. * Bits 31:0
  12694. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  12695. * Value: Michael Key K1 (if security type is TKIP)
  12696. * - WAPI_RSC_LOW0
  12697. * Bits 31:0
  12698. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  12699. * Value: WAPI RSC Low0 (if security type is WAPI)
  12700. * - WAPI_RSC_LOW1
  12701. * Bits 31:0
  12702. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  12703. * Value: WAPI RSC Low1 (if security type is WAPI)
  12704. * - WAPI_RSC_HI0
  12705. * Bits 31:0
  12706. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  12707. * Value: WAPI RSC Hi0 (if security type is WAPI)
  12708. * - WAPI_RSC_HI1
  12709. * Bits 31:0
  12710. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  12711. * Value: WAPI RSC Hi1 (if security type is WAPI)
  12712. */
  12713. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  12714. #define HTT_SEC_IND_SEC_TYPE_S 8
  12715. #define HTT_SEC_IND_UNICAST_M 0x00008000
  12716. #define HTT_SEC_IND_UNICAST_S 15
  12717. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  12718. #define HTT_SEC_IND_PEER_ID_S 16
  12719. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  12720. do { \
  12721. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  12722. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  12723. } while (0)
  12724. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  12725. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  12726. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  12727. do { \
  12728. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  12729. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  12730. } while (0)
  12731. #define HTT_SEC_IND_UNICAST_GET(word) \
  12732. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  12733. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  12734. do { \
  12735. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  12736. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  12737. } while (0)
  12738. #define HTT_SEC_IND_PEER_ID_GET(word) \
  12739. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  12740. #define HTT_SEC_IND_BYTES 28
  12741. /**
  12742. * @brief target -> host rx ADDBA / DELBA message definitions
  12743. *
  12744. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  12745. *
  12746. * @details
  12747. * The following diagram shows the format of the rx ADDBA message sent
  12748. * from the target to the host:
  12749. *
  12750. * |31 20|19 16|15 8|7 0|
  12751. * |---------------------------------------------------------------------|
  12752. * | peer ID | TID | window size | msg type |
  12753. * |---------------------------------------------------------------------|
  12754. *
  12755. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  12756. *
  12757. * The following diagram shows the format of the rx DELBA message sent
  12758. * from the target to the host:
  12759. *
  12760. * |31 20|19 16|15 10|9 8|7 0|
  12761. * |---------------------------------------------------------------------|
  12762. * | peer ID | TID | window size | IR| msg type |
  12763. * |---------------------------------------------------------------------|
  12764. *
  12765. * The following field definitions describe the format of the rx ADDBA
  12766. * and DELBA messages sent from the target to the host.
  12767. * - MSG_TYPE
  12768. * Bits 7:0
  12769. * Purpose: identifies this as an rx ADDBA or DELBA message
  12770. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  12771. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  12772. * - IR (initiator / recipient)
  12773. * Bits 9:8 (DELBA only)
  12774. * Purpose: specify whether the DELBA handshake was initiated by the
  12775. * local STA/AP, or by the peer STA/AP
  12776. * Value:
  12777. * 0 - unspecified
  12778. * 1 - initiator (a.k.a. originator)
  12779. * 2 - recipient (a.k.a. responder)
  12780. * 3 - unused / reserved
  12781. * - WIN_SIZE
  12782. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  12783. * Purpose: Specifies the length of the block ack window (max = 64).
  12784. * Value:
  12785. * block ack window length specified by the received ADDBA/DELBA
  12786. * management message.
  12787. * - TID
  12788. * Bits 19:16
  12789. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12790. * Value:
  12791. * TID specified by the received ADDBA or DELBA management message.
  12792. * - PEER_ID
  12793. * Bits 31:20
  12794. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12795. * Value:
  12796. * ID (hash value) used by the host for fast, direct lookup of
  12797. * host SW peer info, including rx reorder states.
  12798. */
  12799. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  12800. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  12801. #define HTT_RX_ADDBA_TID_M 0xf0000
  12802. #define HTT_RX_ADDBA_TID_S 16
  12803. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  12804. #define HTT_RX_ADDBA_PEER_ID_S 20
  12805. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  12806. do { \
  12807. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  12808. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  12809. } while (0)
  12810. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  12811. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12812. #define HTT_RX_ADDBA_TID_SET(word, value) \
  12813. do { \
  12814. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  12815. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  12816. } while (0)
  12817. #define HTT_RX_ADDBA_TID_GET(word) \
  12818. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  12819. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  12820. do { \
  12821. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  12822. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  12823. } while (0)
  12824. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  12825. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  12826. #define HTT_RX_ADDBA_BYTES 4
  12827. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  12828. #define HTT_RX_DELBA_INITIATOR_S 8
  12829. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  12830. #define HTT_RX_DELBA_WIN_SIZE_S 10
  12831. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  12832. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  12833. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  12834. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  12835. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  12836. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  12837. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  12838. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  12839. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12840. do { \
  12841. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12842. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12843. } while (0)
  12844. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12845. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12846. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  12847. do { \
  12848. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  12849. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  12850. } while (0)
  12851. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  12852. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  12853. #define HTT_RX_DELBA_BYTES 4
  12854. /**
  12855. * @brief target -> host rx ADDBA / DELBA message definitions
  12856. *
  12857. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  12858. *
  12859. * @details
  12860. * The following diagram shows the format of the rx ADDBA extn message sent
  12861. * from the target to the host:
  12862. *
  12863. * |31 20|19 16|15 13|12 8|7 0|
  12864. * |---------------------------------------------------------------------|
  12865. * | peer ID | TID | reserved | msg type |
  12866. * |---------------------------------------------------------------------|
  12867. * | reserved | window size |
  12868. * |---------------------------------------------------------------------|
  12869. *
  12870. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  12871. *
  12872. * The following diagram shows the format of the rx DELBA message sent
  12873. * from the target to the host:
  12874. *
  12875. * |31 20|19 16|15 13|12 10|9 8|7 0|
  12876. * |---------------------------------------------------------------------|
  12877. * | peer ID | TID | reserved | IR| msg type |
  12878. * |---------------------------------------------------------------------|
  12879. * | reserved | window size |
  12880. * |---------------------------------------------------------------------|
  12881. *
  12882. * The following field definitions describe the format of the rx ADDBA
  12883. * and DELBA messages sent from the target to the host.
  12884. * - MSG_TYPE
  12885. * Bits 7:0
  12886. * Purpose: identifies this as an rx ADDBA or DELBA message
  12887. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  12888. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  12889. * - IR (initiator / recipient)
  12890. * Bits 9:8 (DELBA only)
  12891. * Purpose: specify whether the DELBA handshake was initiated by the
  12892. * local STA/AP, or by the peer STA/AP
  12893. * Value:
  12894. * 0 - unspecified
  12895. * 1 - initiator (a.k.a. originator)
  12896. * 2 - recipient (a.k.a. responder)
  12897. * 3 - unused / reserved
  12898. * Value:
  12899. * block ack window length specified by the received ADDBA/DELBA
  12900. * management message.
  12901. * - TID
  12902. * Bits 19:16
  12903. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12904. * Value:
  12905. * TID specified by the received ADDBA or DELBA management message.
  12906. * - PEER_ID
  12907. * Bits 31:20
  12908. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12909. * Value:
  12910. * ID (hash value) used by the host for fast, direct lookup of
  12911. * host SW peer info, including rx reorder states.
  12912. * == DWORD 1
  12913. * - WIN_SIZE
  12914. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  12915. * Purpose: Specifies the length of the block ack window (max = 8191).
  12916. */
  12917. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  12918. #define HTT_RX_ADDBA_EXTN_TID_S 16
  12919. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  12920. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  12921. /*--- Dword 0 ---*/
  12922. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  12923. do { \
  12924. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  12925. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  12926. } while (0)
  12927. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  12928. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  12929. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  12930. do { \
  12931. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  12932. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  12933. } while (0)
  12934. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  12935. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  12936. /*--- Dword 1 ---*/
  12937. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  12938. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  12939. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  12940. do { \
  12941. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  12942. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  12943. } while (0)
  12944. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  12945. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12946. #define HTT_RX_ADDBA_EXTN_BYTES 8
  12947. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  12948. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  12949. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  12950. #define HTT_RX_DELBA_EXTN_TID_S 16
  12951. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  12952. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  12953. /*--- Dword 0 ---*/
  12954. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12955. do { \
  12956. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12957. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12958. } while (0)
  12959. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12960. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12961. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  12962. do { \
  12963. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  12964. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  12965. } while (0)
  12966. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  12967. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  12968. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  12969. do { \
  12970. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  12971. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  12972. } while (0)
  12973. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  12974. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  12975. /*--- Dword 1 ---*/
  12976. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  12977. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  12978. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  12979. do { \
  12980. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  12981. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  12982. } while (0)
  12983. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  12984. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  12985. #define HTT_RX_DELBA_EXTN_BYTES 8
  12986. /**
  12987. * @brief tx queue group information element definition
  12988. *
  12989. * @details
  12990. * The following diagram shows the format of the tx queue group
  12991. * information element, which can be included in target --> host
  12992. * messages to specify the number of tx "credits" (tx descriptors
  12993. * for LL, or tx buffers for HL) available to a particular group
  12994. * of host-side tx queues, and which host-side tx queues belong to
  12995. * the group.
  12996. *
  12997. * |31|30 24|23 16|15|14|13 0|
  12998. * |------------------------------------------------------------------------|
  12999. * | X| reserved | tx queue grp ID | A| S| credit count |
  13000. * |------------------------------------------------------------------------|
  13001. * | vdev ID mask | AC mask |
  13002. * |------------------------------------------------------------------------|
  13003. *
  13004. * The following definitions describe the fields within the tx queue group
  13005. * information element:
  13006. * - credit_count
  13007. * Bits 13:1
  13008. * Purpose: specify how many tx credits are available to the tx queue group
  13009. * Value: An absolute or relative, positive or negative credit value
  13010. * The 'A' bit specifies whether the value is absolute or relative.
  13011. * The 'S' bit specifies whether the value is positive or negative.
  13012. * A negative value can only be relative, not absolute.
  13013. * An absolute value replaces any prior credit value the host has for
  13014. * the tx queue group in question.
  13015. * A relative value is added to the prior credit value the host has for
  13016. * the tx queue group in question.
  13017. * - sign
  13018. * Bit 14
  13019. * Purpose: specify whether the credit count is positive or negative
  13020. * Value: 0 -> positive, 1 -> negative
  13021. * - absolute
  13022. * Bit 15
  13023. * Purpose: specify whether the credit count is absolute or relative
  13024. * Value: 0 -> relative, 1 -> absolute
  13025. * - txq_group_id
  13026. * Bits 23:16
  13027. * Purpose: indicate which tx queue group's credit and/or membership are
  13028. * being specified
  13029. * Value: 0 to max_tx_queue_groups-1
  13030. * - reserved
  13031. * Bits 30:16
  13032. * Value: 0x0
  13033. * - eXtension
  13034. * Bit 31
  13035. * Purpose: specify whether another tx queue group info element follows
  13036. * Value: 0 -> no more tx queue group information elements
  13037. * 1 -> another tx queue group information element immediately follows
  13038. * - ac_mask
  13039. * Bits 15:0
  13040. * Purpose: specify which Access Categories belong to the tx queue group
  13041. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13042. * the tx queue group.
  13043. * The AC bit-mask values are obtained by left-shifting by the
  13044. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13045. * - vdev_id_mask
  13046. * Bits 31:16
  13047. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13048. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13049. * belong to the tx queue group.
  13050. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13051. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13052. */
  13053. PREPACK struct htt_txq_group {
  13054. A_UINT32
  13055. credit_count: 14,
  13056. sign: 1,
  13057. absolute: 1,
  13058. tx_queue_group_id: 8,
  13059. reserved0: 7,
  13060. extension: 1;
  13061. A_UINT32
  13062. ac_mask: 16,
  13063. vdev_id_mask: 16;
  13064. } POSTPACK;
  13065. /* first word */
  13066. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13067. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13068. #define HTT_TXQ_GROUP_SIGN_S 14
  13069. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13070. #define HTT_TXQ_GROUP_ABS_S 15
  13071. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13072. #define HTT_TXQ_GROUP_ID_S 16
  13073. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13074. #define HTT_TXQ_GROUP_EXT_S 31
  13075. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13076. /* second word */
  13077. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13078. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13079. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13080. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13081. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13082. do { \
  13083. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13084. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13085. } while (0)
  13086. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13087. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13088. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13089. do { \
  13090. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13091. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13092. } while (0)
  13093. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13094. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13095. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13096. do { \
  13097. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13098. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13099. } while (0)
  13100. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13101. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13102. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13103. do { \
  13104. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13105. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13106. } while (0)
  13107. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13108. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13109. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13110. do { \
  13111. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13112. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13113. } while (0)
  13114. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13115. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13116. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13117. do { \
  13118. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13119. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13120. } while (0)
  13121. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13122. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13123. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13124. do { \
  13125. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13126. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13127. } while (0)
  13128. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13129. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13130. /**
  13131. * @brief target -> host TX completion indication message definition
  13132. *
  13133. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13134. *
  13135. * @details
  13136. * The following diagram shows the format of the TX completion indication sent
  13137. * from the target to the host
  13138. *
  13139. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13140. * |-------------------------------------------------------------------|
  13141. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13142. * |-------------------------------------------------------------------|
  13143. * payload:| MSDU1 ID | MSDU0 ID |
  13144. * |-------------------------------------------------------------------|
  13145. * : MSDU3 ID | MSDU2 ID :
  13146. * |-------------------------------------------------------------------|
  13147. * | struct htt_tx_compl_ind_append_retries |
  13148. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13149. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13150. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13151. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13152. * |-------------------------------------------------------------------|
  13153. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13154. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13155. * | MSDU0 tx_tsf64_low |
  13156. * |-------------------------------------------------------------------|
  13157. * | MSDU0 tx_tsf64_high |
  13158. * |-------------------------------------------------------------------|
  13159. * | MSDU1 tx_tsf64_low |
  13160. * |-------------------------------------------------------------------|
  13161. * | MSDU1 tx_tsf64_high |
  13162. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13163. * | phy_timestamp |
  13164. * |-------------------------------------------------------------------|
  13165. * | rate specs (see below) |
  13166. * |-------------------------------------------------------------------|
  13167. * | seqctrl | framectrl |
  13168. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13169. * Where:
  13170. * A0 = append (a.k.a. append0)
  13171. * A1 = append1
  13172. * TP = MSDU tx power presence
  13173. * A2 = append2
  13174. * A3 = append3
  13175. * A4 = append4
  13176. *
  13177. * The following field definitions describe the format of the TX completion
  13178. * indication sent from the target to the host
  13179. * Header fields:
  13180. * - msg_type
  13181. * Bits 7:0
  13182. * Purpose: identifies this as HTT TX completion indication
  13183. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13184. * - status
  13185. * Bits 10:8
  13186. * Purpose: the TX completion status of payload fragmentations descriptors
  13187. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13188. * - tid
  13189. * Bits 14:11
  13190. * Purpose: the tid associated with those fragmentation descriptors. It is
  13191. * valid or not, depending on the tid_invalid bit.
  13192. * Value: 0 to 15
  13193. * - tid_invalid
  13194. * Bits 15:15
  13195. * Purpose: this bit indicates whether the tid field is valid or not
  13196. * Value: 0 indicates valid; 1 indicates invalid
  13197. * - num
  13198. * Bits 23:16
  13199. * Purpose: the number of payload in this indication
  13200. * Value: 1 to 255
  13201. * - append (a.k.a. append0)
  13202. * Bits 24:24
  13203. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13204. * the number of tx retries for one MSDU at the end of this message
  13205. * Value: 0 indicates no appending; 1 indicates appending
  13206. * - append1
  13207. * Bits 25:25
  13208. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13209. * contains the timestamp info for each TX msdu id in payload.
  13210. * The order of the timestamps matches the order of the MSDU IDs.
  13211. * Note that a big-endian host needs to account for the reordering
  13212. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13213. * conversion) when determining which tx timestamp corresponds to
  13214. * which MSDU ID.
  13215. * Value: 0 indicates no appending; 1 indicates appending
  13216. * - msdu_tx_power_presence
  13217. * Bits 26:26
  13218. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13219. * for each MSDU referenced by the TX_COMPL_IND message.
  13220. * The tx power is reported in 0.5 dBm units.
  13221. * The order of the per-MSDU tx power reports matches the order
  13222. * of the MSDU IDs.
  13223. * Note that a big-endian host needs to account for the reordering
  13224. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13225. * conversion) when determining which Tx Power corresponds to
  13226. * which MSDU ID.
  13227. * Value: 0 indicates MSDU tx power reports are not appended,
  13228. * 1 indicates MSDU tx power reports are appended
  13229. * - append2
  13230. * Bits 27:27
  13231. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13232. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13233. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13234. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13235. * for each MSDU, for convenience.
  13236. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13237. * this append2 bit is set).
  13238. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13239. * dB above the noise floor.
  13240. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13241. * 1 indicates MSDU ACK RSSI values are appended.
  13242. * - append3
  13243. * Bits 28:28
  13244. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13245. * contains the tx tsf info based on wlan global TSF for
  13246. * each TX msdu id in payload.
  13247. * The order of the tx tsf matches the order of the MSDU IDs.
  13248. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13249. * values to indicate the the lower 32 bits and higher 32 bits of
  13250. * the tx tsf.
  13251. * The tx_tsf64 here represents the time MSDU was acked and the
  13252. * tx_tsf64 has microseconds units.
  13253. * Value: 0 indicates no appending; 1 indicates appending
  13254. * - append4
  13255. * Bits 29:29
  13256. * Purpose: Indicate whether data frame control fields and fields required
  13257. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13258. * message. The order of the this message matches the order of
  13259. * the MSDU IDs.
  13260. * Value: 0 indicates frame control fields and fields required for
  13261. * radio tap header values are not appended,
  13262. * 1 indicates frame control fields and fields required for
  13263. * radio tap header values are appended.
  13264. * Payload fields:
  13265. * - hmsdu_id
  13266. * Bits 15:0
  13267. * Purpose: this ID is used to track the Tx buffer in host
  13268. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13269. */
  13270. PREPACK struct htt_tx_data_hdr_information {
  13271. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13272. A_UINT32 /* word 1 */
  13273. /* preamble:
  13274. * 0-OFDM,
  13275. * 1-CCk,
  13276. * 2-HT,
  13277. * 3-VHT
  13278. */
  13279. preamble: 2, /* [1:0] */
  13280. /* mcs:
  13281. * In case of HT preamble interpret
  13282. * MCS along with NSS.
  13283. * Valid values for HT are 0 to 7.
  13284. * HT mcs 0 with NSS 2 is mcs 8.
  13285. * Valid values for VHT are 0 to 9.
  13286. */
  13287. mcs: 4, /* [5:2] */
  13288. /* rate:
  13289. * This is applicable only for
  13290. * CCK and OFDM preamble type
  13291. * rate 0: OFDM 48 Mbps,
  13292. * 1: OFDM 24 Mbps,
  13293. * 2: OFDM 12 Mbps
  13294. * 3: OFDM 6 Mbps
  13295. * 4: OFDM 54 Mbps
  13296. * 5: OFDM 36 Mbps
  13297. * 6: OFDM 18 Mbps
  13298. * 7: OFDM 9 Mbps
  13299. * rate 0: CCK 11 Mbps Long
  13300. * 1: CCK 5.5 Mbps Long
  13301. * 2: CCK 2 Mbps Long
  13302. * 3: CCK 1 Mbps Long
  13303. * 4: CCK 11 Mbps Short
  13304. * 5: CCK 5.5 Mbps Short
  13305. * 6: CCK 2 Mbps Short
  13306. */
  13307. rate : 3, /* [ 8: 6] */
  13308. rssi : 8, /* [16: 9] units=dBm */
  13309. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13310. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13311. stbc : 1, /* [22] */
  13312. sgi : 1, /* [23] */
  13313. ldpc : 1, /* [24] */
  13314. beamformed: 1, /* [25] */
  13315. /* tx_retry_cnt:
  13316. * Indicates retry count of data tx frames provided by the host.
  13317. */
  13318. tx_retry_cnt: 6; /* [31:26] */
  13319. A_UINT32 /* word 2 */
  13320. framectrl:16, /* [15: 0] */
  13321. seqno:16; /* [31:16] */
  13322. } POSTPACK;
  13323. #define HTT_TX_COMPL_IND_STATUS_S 8
  13324. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13325. #define HTT_TX_COMPL_IND_TID_S 11
  13326. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13327. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13328. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13329. #define HTT_TX_COMPL_IND_NUM_S 16
  13330. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13331. #define HTT_TX_COMPL_IND_APPEND_S 24
  13332. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13333. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13334. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13335. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13336. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13337. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13338. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13339. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13340. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13341. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13342. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13343. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13344. do { \
  13345. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13346. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13347. } while (0)
  13348. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13349. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13350. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13351. do { \
  13352. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13353. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13354. } while (0)
  13355. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13356. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13357. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13358. do { \
  13359. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13360. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13361. } while (0)
  13362. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13363. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13364. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13365. do { \
  13366. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13367. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13368. } while (0)
  13369. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13370. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13371. HTT_TX_COMPL_IND_TID_INV_S)
  13372. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13373. do { \
  13374. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13375. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13376. } while (0)
  13377. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13378. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13379. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13380. do { \
  13381. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13382. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13383. } while (0)
  13384. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13385. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13386. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13387. do { \
  13388. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13389. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13390. } while (0)
  13391. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13392. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13393. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13394. do { \
  13395. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13396. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13397. } while (0)
  13398. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13399. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13400. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13401. do { \
  13402. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13403. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13404. } while (0)
  13405. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13406. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13407. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13408. do { \
  13409. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13410. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13411. } while (0)
  13412. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13413. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13414. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13415. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13416. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13417. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13418. #define HTT_TX_COMPL_IND_STAT_OK 0
  13419. /* DISCARD:
  13420. * current meaning:
  13421. * MSDUs were queued for transmission but filtered by HW or SW
  13422. * without any over the air attempts
  13423. * legacy meaning (HL Rome):
  13424. * MSDUs were discarded by the target FW without any over the air
  13425. * attempts due to lack of space
  13426. */
  13427. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13428. /* NO_ACK:
  13429. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13430. */
  13431. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13432. /* POSTPONE:
  13433. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13434. * be downloaded again later (in the appropriate order), when they are
  13435. * deliverable.
  13436. */
  13437. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13438. /*
  13439. * The PEER_DEL tx completion status is used for HL cases
  13440. * where the peer the frame is for has been deleted.
  13441. * The host has already discarded its copy of the frame, but
  13442. * it still needs the tx completion to restore its credit.
  13443. */
  13444. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13445. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13446. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13447. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13448. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13449. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13450. PREPACK struct htt_tx_compl_ind_base {
  13451. A_UINT32 hdr;
  13452. A_UINT16 payload[1/*or more*/];
  13453. } POSTPACK;
  13454. PREPACK struct htt_tx_compl_ind_append_retries {
  13455. A_UINT16 msdu_id;
  13456. A_UINT8 tx_retries;
  13457. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13458. 0: this is the last append_retries struct */
  13459. } POSTPACK;
  13460. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13461. A_UINT32 timestamp[1/*or more*/];
  13462. } POSTPACK;
  13463. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13464. A_UINT32 tx_tsf64_low;
  13465. A_UINT32 tx_tsf64_high;
  13466. } POSTPACK;
  13467. /* htt_tx_data_hdr_information payload extension fields: */
  13468. /* DWORD zero */
  13469. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13470. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13471. /* DWORD one */
  13472. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13473. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13474. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13475. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13476. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13477. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13478. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13479. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13480. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13481. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13482. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13483. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13484. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13485. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13486. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13487. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13488. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13489. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13490. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13491. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13492. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13493. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13494. /* DWORD two */
  13495. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13496. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13497. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13498. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13499. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13500. do { \
  13501. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13502. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13503. } while (0)
  13504. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13505. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13506. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13507. do { \
  13508. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13509. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13510. } while (0)
  13511. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13512. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13513. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13514. do { \
  13515. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13516. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13517. } while (0)
  13518. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13519. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13520. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13521. do { \
  13522. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13523. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13524. } while (0)
  13525. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13526. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13527. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13528. do { \
  13529. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13530. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13531. } while (0)
  13532. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13533. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13534. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13535. do { \
  13536. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13537. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13538. } while (0)
  13539. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13540. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13541. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13542. do { \
  13543. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13544. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13545. } while (0)
  13546. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13547. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13548. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13549. do { \
  13550. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13551. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13552. } while (0)
  13553. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13554. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13555. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13556. do { \
  13557. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13558. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13559. } while (0)
  13560. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13561. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13562. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13563. do { \
  13564. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13565. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13566. } while (0)
  13567. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13568. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13569. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13570. do { \
  13571. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13572. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13573. } while (0)
  13574. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13575. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13576. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13577. do { \
  13578. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13579. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13580. } while (0)
  13581. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13582. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13583. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13584. do { \
  13585. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13586. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13587. } while (0)
  13588. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13589. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13590. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13591. do { \
  13592. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13593. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13594. } while (0)
  13595. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13596. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13597. /**
  13598. * @brief target -> host software UMAC TX completion indication message
  13599. *
  13600. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13601. *
  13602. * @details
  13603. * The following diagram shows the format of the soft UMAC TX completion
  13604. * indication sent from the target to the host
  13605. *
  13606. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13607. * |-------------------------------------+----------------+------------|
  13608. * hdr: | rsvd | msdu_cnt | msg_type |
  13609. * pyld: |===================================================================|
  13610. * MSDU 0| buf addr low (bits 31:0) |
  13611. * |-----------------------------------------------+------+------------|
  13612. * | SW buffer cookie | RS | buf addr hi|
  13613. * |--------+--+--+-------------+--------+---------+------+------------|
  13614. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13615. * |--------+--+--+-------------+--------+----------------------+------|
  13616. * | frametype | TQM status number | RELR |
  13617. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13618. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13619. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13620. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13621. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13622. * | PPDU transmission TSF |
  13623. * |-------------------------------------------------------------------|
  13624. * | rsvd3 |
  13625. * |===================================================================|
  13626. * MSDU 1| buf addr low (bits 31:0) |
  13627. * : ... :
  13628. * | rsvd3 |
  13629. * |===================================================================|
  13630. * etc.
  13631. *
  13632. * Where:
  13633. * RS = release source
  13634. * V = valid
  13635. * M = multicast
  13636. * RELR = release reason
  13637. * F = first MSDU
  13638. * L = last MSDU
  13639. * A = MSDU is part of A-MSDU
  13640. * I = rate info valid
  13641. * PKTYP = packet type
  13642. * S = STBC
  13643. * LC = LDPC
  13644. * OF = OFDMA transmission
  13645. */
  13646. typedef enum {
  13647. /* 0 (REASON_FRAME_ACKED):
  13648. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  13649. * frame is removed because an ACK of BA for it was received.
  13650. */
  13651. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  13652. /* 1 (REASON_REMOVE_CMD_FW):
  13653. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  13654. * frame is removed because a remove command of type "Remove_mpdus"
  13655. * initiated by SW.
  13656. */
  13657. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  13658. /* 2 (REASON_REMOVE_CMD_TX):
  13659. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  13660. * frame is removed because a remove command of type
  13661. * "Remove_transmitted_mpdus" initiated by SW.
  13662. */
  13663. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  13664. /* 3 (REASON_REMOVE_CMD_NOTX):
  13665. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  13666. * frame is removed because a remove command of type
  13667. * "Remove_untransmitted_mpdus" initiated by SW.
  13668. */
  13669. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  13670. /* 4 (REASON_REMOVE_CMD_AGED):
  13671. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  13672. * frame is removed because a remove command of type "Remove_aged_mpdus"
  13673. * or "Remove_aged_msdus" initiated by SW.
  13674. */
  13675. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  13676. /* 5 (RELEASE_FW_REASON1):
  13677. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  13678. * frame is removed because a remove command where fw indicated that
  13679. * remove reason is fw_reason1.
  13680. */
  13681. HTT_TX_MSDU_RELEASE_FW_REASON1,
  13682. /* 6 (RELEASE_FW_REASON2):
  13683. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  13684. * frame is removed because a remove command where fw indicated that
  13685. * remove reason is fw_reason1.
  13686. */
  13687. HTT_TX_MSDU_RELEASE_FW_REASON2,
  13688. /* 7 (RELEASE_FW_REASON3):
  13689. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  13690. * frame is removed because a remove command where fw indicated that
  13691. * remove reason is fw_reason1.
  13692. */
  13693. HTT_TX_MSDU_RELEASE_FW_REASON3,
  13694. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  13695. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  13696. * frame is removed because a remove command of type
  13697. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  13698. * initiated by SW.
  13699. */
  13700. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  13701. /* 9 (REASON_DROP_MISC):
  13702. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13703. * any discard reason that is not categorized as MSDU TTL expired.
  13704. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  13705. * tid delete, no resource credit available.
  13706. */
  13707. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  13708. /* 10 (REASON_DROP_TTL):
  13709. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13710. * discard reason that frame is not transmitted due to MSDU TTL expired.
  13711. */
  13712. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  13713. /* 11 - available for use */
  13714. /* 12 - available for use */
  13715. /* 13 - available for use */
  13716. /* 14 - available for use */
  13717. /* 15 - available for use */
  13718. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  13719. } htt_t2h_tx_msdu_release_reason_e;
  13720. typedef enum {
  13721. /* 0 (RELEASE_SOURCE_FW):
  13722. * MSDU released by FW even before the frame was queued to TQM-L HW.
  13723. */
  13724. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  13725. /* 1 (RELEASE_SOURCE_TQM_LITE):
  13726. * MSDU released by TQM-L HW.
  13727. */
  13728. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  13729. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  13730. } htt_t2h_tx_msdu_release_source_e;
  13731. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  13732. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  13733. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  13734. /* release_source:
  13735. * holds a htt_t2h_tx_msdu_release_source_e enum value
  13736. */
  13737. release_source : 3, /* [10:8] */
  13738. sw_buffer_cookie : 21; /* [31:11] */
  13739. /* NOTE:
  13740. * To preserve backwards compatibility,
  13741. * no new fields can be added in this struct.
  13742. */
  13743. };
  13744. /* member definitions of htt_t2h_tx_buffer_addr_info */
  13745. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  13746. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  13747. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  13748. do { \
  13749. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  13750. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  13751. } while (0)
  13752. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  13753. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  13754. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  13755. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  13756. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  13757. do { \
  13758. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  13759. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  13760. } while (0)
  13761. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  13762. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  13763. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  13764. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  13765. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  13766. do { \
  13767. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  13768. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  13769. } while (0)
  13770. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  13771. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  13772. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  13773. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  13774. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  13775. do { \
  13776. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  13777. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  13778. } while (0)
  13779. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  13780. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  13781. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  13782. /* word 0 */
  13783. A_UINT32
  13784. /* tx_rate_stats_info_valid:
  13785. * Indicates if the tx rate stats below are valid.
  13786. */
  13787. tx_rate_stats_info_valid : 1, /* [0] */
  13788. /* transmit_bw:
  13789. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13790. * Indicates the BW of the upcoming transmission that shall likely
  13791. * start in about 3 -4 us on the medium:
  13792. * <enum 0 transmit_bw_20_MHz>
  13793. * <enum 1 transmit_bw_40_MHz>
  13794. * <enum 2 transmit_bw_80_MHz>
  13795. * <enum 3 transmit_bw_160_MHz>
  13796. * <enum 4 transmit_bw_320_MHz>
  13797. */
  13798. transmit_bw : 3, /* [3:1] */
  13799. /* transmit_pkt_type:
  13800. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13801. * Field filled in by PDG.
  13802. * Not valid when in SW transmit mode
  13803. * The packet type
  13804. * <enum_type PKT_TYPE_ENUM>
  13805. * Type: enum Definition Name: PKT_TYPE_ENUM
  13806. * enum number enum name Description
  13807. * ------------------------------------
  13808. * 0 dot11a 802.11a PPDU type
  13809. * 1 dot11b 802.11b PPDU type
  13810. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  13811. * 3 dot11ac 802.11ac PPDU type
  13812. * 4 dot11ax 802.11ax PPDU type
  13813. * 5 dot11ba 802.11ba (WUR) PPDU type
  13814. * 6 dot11be 802.11be PPDU type
  13815. * 7 dot11az 802.11az (ranging) PPDU type
  13816. */
  13817. transmit_pkt_type : 4, /* [7:4] */
  13818. /* transmit_stbc:
  13819. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13820. * Field filled in by PDG.
  13821. * Not valid when in SW transmit mode
  13822. * When set, STBC transmission rate was used.
  13823. */
  13824. transmit_stbc : 1, /* [8] */
  13825. /* transmit_ldpc:
  13826. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13827. * Field filled in by PDG.
  13828. * Not valid when in SW transmit mode
  13829. * When set, use LDPC transmission rates
  13830. */
  13831. transmit_ldpc : 1, /* [9] */
  13832. /* transmit_sgi:
  13833. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13834. * Field filled in by PDG.
  13835. * Not valid when in SW transmit mode
  13836. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  13837. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  13838. * <enum 2 1_6_us_sgi > HE related GI
  13839. * <enum 3 3_2_us_sgi > HE related GI
  13840. * <legal 0 - 3>
  13841. */
  13842. transmit_sgi : 2, /* [11:10] */
  13843. /* transmit_mcs:
  13844. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13845. * Field filled in by PDG.
  13846. * Not valid when in SW transmit mode
  13847. *
  13848. * For details, refer to MCS_TYPE description
  13849. * <legal all>
  13850. * Pkt_type Related definition of MCS_TYPE
  13851. * dot11b This field is the rate:
  13852. * 0: CCK 11 Mbps Long
  13853. * 1: CCK 5.5 Mbps Long
  13854. * 2: CCK 2 Mbps Long
  13855. * 3: CCK 1 Mbps Long
  13856. * 4: CCK 11 Mbps Short
  13857. * 5: CCK 5.5 Mbps Short
  13858. * 6: CCK 2 Mbps Short
  13859. * NOTE: The numbering here is NOT the same as the as MAC gives
  13860. * in the "rate" field in the SIG given to the PHY.
  13861. * The MAC will do an internal translation.
  13862. *
  13863. * Dot11a This field is the rate:
  13864. * 0: OFDM 48 Mbps
  13865. * 1: OFDM 24 Mbps
  13866. * 2: OFDM 12 Mbps
  13867. * 3: OFDM 6 Mbps
  13868. * 4: OFDM 54 Mbps
  13869. * 5: OFDM 36 Mbps
  13870. * 6: OFDM 18 Mbps
  13871. * 7: OFDM 9 Mbps
  13872. * NOTE: The numbering here is NOT the same as the as MAC gives
  13873. * in the "rate" field in the SIG given to the PHY.
  13874. * The MAC will do an internal translation.
  13875. *
  13876. * Dot11n_mm (mixed mode) This field represends the MCS.
  13877. * 0: HT MCS 0 (BPSK 1/2)
  13878. * 1: HT MCS 1 (QPSK 1/2)
  13879. * 2: HT MCS 2 (QPSK 3/4)
  13880. * 3: HT MCS 3 (16-QAM 1/2)
  13881. * 4: HT MCS 4 (16-QAM 3/4)
  13882. * 5: HT MCS 5 (64-QAM 2/3)
  13883. * 6: HT MCS 6 (64-QAM 3/4)
  13884. * 7: HT MCS 7 (64-QAM 5/6)
  13885. * NOTE: To get higher MCS's use the nss field to indicate the
  13886. * number of spatial streams.
  13887. *
  13888. * Dot11ac This field represends the MCS.
  13889. * 0: VHT MCS 0 (BPSK 1/2)
  13890. * 1: VHT MCS 1 (QPSK 1/2)
  13891. * 2: VHT MCS 2 (QPSK 3/4)
  13892. * 3: VHT MCS 3 (16-QAM 1/2)
  13893. * 4: VHT MCS 4 (16-QAM 3/4)
  13894. * 5: VHT MCS 5 (64-QAM 2/3)
  13895. * 6: VHT MCS 6 (64-QAM 3/4)
  13896. * 7: VHT MCS 7 (64-QAM 5/6)
  13897. * 8: VHT MCS 8 (256-QAM 3/4)
  13898. * 9: VHT MCS 9 (256-QAM 5/6)
  13899. * 10: VHT MCS 10 (1024-QAM 3/4)
  13900. * 11: VHT MCS 11 (1024-QAM 5/6)
  13901. * NOTE: There are several illegal VHT rates due to fractional
  13902. * number of bits per symbol.
  13903. * Below are the illegal rates for 4 streams and lower:
  13904. * 20 MHz, 1 stream, MCS 9
  13905. * 20 MHz, 2 stream, MCS 9
  13906. * 20 MHz, 4 stream, MCS 9
  13907. * 80 MHz, 3 stream, MCS 6
  13908. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  13909. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  13910. *
  13911. * dot11ax This field represends the MCS.
  13912. * 0: HE MCS 0 (BPSK 1/2)
  13913. * 1: HE MCS 1 (QPSK 1/2)
  13914. * 2: HE MCS 2 (QPSK 3/4)
  13915. * 3: HE MCS 3 (16-QAM 1/2)
  13916. * 4: HE MCS 4 (16-QAM 3/4)
  13917. * 5: HE MCS 5 (64-QAM 2/3)
  13918. * 6: HE MCS 6 (64-QAM 3/4)
  13919. * 7: HE MCS 7 (64-QAM 5/6)
  13920. * 8: HE MCS 8 (256-QAM 3/4)
  13921. * 9: HE MCS 9 (256-QAM 5/6)
  13922. * 10: HE MCS 10 (1024-QAM 3/4)
  13923. * 11: HE MCS 11 (1024-QAM 5/6)
  13924. * 12: HE MCS 12 (4096-QAM 3/4)
  13925. * 13: HE MCS 13 (4096-QAM 5/6)
  13926. *
  13927. * dot11ba This field is the rate:
  13928. * 0: LDR
  13929. * 1: HDR
  13930. * 2: Q2Q proprietary rate
  13931. */
  13932. transmit_mcs : 4, /* [15:12] */
  13933. /* ofdma_transmission:
  13934. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13935. * Field filled in by PDG.
  13936. * Set when the transmission was an OFDMA transmission (DL or UL).
  13937. * <legal all>
  13938. */
  13939. ofdma_transmission : 1, /* [16] */
  13940. /* tones_in_ru:
  13941. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13942. * Field filled in by PDG.
  13943. * Not valid when in SW transmit mode
  13944. * The number of tones in the RU used.
  13945. * <legal all>
  13946. */
  13947. tones_in_ru : 12, /* [28:17] */
  13948. rsvd2 : 3; /* [31:29] */
  13949. /* word 1 */
  13950. /* ppdu_transmission_tsf:
  13951. * Based on a HWSCH configuration register setting,
  13952. * this field either contains:
  13953. * Lower 32 bits of the TSF, snapshot of this value when transmission
  13954. * of the PPDU containing the frame finished.
  13955. * OR
  13956. * Lower 32 bits of the TSF, snapshot of this value when transmission
  13957. * of the PPDU containing the frame started.
  13958. * <legal all>
  13959. */
  13960. A_UINT32 ppdu_transmission_tsf;
  13961. /* NOTE:
  13962. * To preserve backwards compatibility,
  13963. * no new fields can be added in this struct.
  13964. */
  13965. };
  13966. /* member definitions of htt_t2h_tx_rate_stats_info */
  13967. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  13968. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  13969. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  13970. do { \
  13971. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  13972. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  13973. } while (0)
  13974. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  13975. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  13976. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  13977. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  13978. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  13979. do { \
  13980. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  13981. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  13982. } while (0)
  13983. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  13984. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  13985. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  13986. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  13987. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  13988. do { \
  13989. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  13990. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  13991. } while (0)
  13992. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  13993. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  13994. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  13995. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  13996. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  13997. do { \
  13998. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  13999. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14000. } while (0)
  14001. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14002. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14003. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14004. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14005. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14006. do { \
  14007. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14008. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14009. } while (0)
  14010. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14011. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14012. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14013. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14014. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14015. do { \
  14016. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14017. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14018. } while (0)
  14019. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14020. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14021. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14022. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14023. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14024. do { \
  14025. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14026. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14027. } while (0)
  14028. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14029. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14030. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14031. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14032. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14033. do { \
  14034. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14035. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14036. } while (0)
  14037. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14038. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14039. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14040. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14041. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14042. do { \
  14043. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14044. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14045. } while (0)
  14046. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14047. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14048. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14049. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14050. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14051. do { \
  14052. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14053. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14054. } while (0)
  14055. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14056. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14057. struct htt_t2h_tx_msdu_info { /* 8 words */
  14058. /* words 0 + 1 */
  14059. struct htt_t2h_tx_buffer_addr_info addr_info;
  14060. /* word 2 */
  14061. A_UINT32
  14062. sw_peer_id : 16,
  14063. tid : 4,
  14064. transmit_cnt : 7,
  14065. valid : 1,
  14066. mcast : 1,
  14067. rsvd0 : 3;
  14068. /* word 3 */
  14069. A_UINT32
  14070. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14071. tqm_status_number : 24,
  14072. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14073. /* word 4 */
  14074. A_UINT32
  14075. /* ack_frame_rssi:
  14076. * If this frame is removed as the result of the
  14077. * reception of an ACK or BA, this field indicates
  14078. * the RSSI of the received ACK or BA frame.
  14079. * When the frame is removed as result of a direct
  14080. * remove command from the SW, this field is set
  14081. * to 0x0 (which is never a valid value when real
  14082. * RSSI is available).
  14083. * Units: dB w.r.t noise floor
  14084. */
  14085. ack_frame_rssi : 8,
  14086. first_msdu : 1,
  14087. last_msdu : 1,
  14088. msdu_part_of_amsdu : 1,
  14089. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14090. rsvd1 : 2;
  14091. /* words 5 + 6 */
  14092. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14093. /* word 7 */
  14094. /* rsvd3:
  14095. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14096. * is not sufficient
  14097. */
  14098. A_UINT32 rsvd3;
  14099. /* NOTE:
  14100. * To preserve backwards compatibility,
  14101. * no new fields can be added in this struct.
  14102. */
  14103. };
  14104. /* member definitions of htt_t2h_tx_msdu_info */
  14105. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14106. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14107. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14108. do { \
  14109. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14110. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14111. } while (0)
  14112. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14113. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14114. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14115. #define HTT_TX_MSDU_INFO_TID_S 16
  14116. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14117. do { \
  14118. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14119. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14120. } while (0)
  14121. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14122. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14123. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14124. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14125. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14126. do { \
  14127. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14128. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14129. } while (0)
  14130. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14131. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14132. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14133. #define HTT_TX_MSDU_INFO_VALID_S 27
  14134. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14135. do { \
  14136. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14137. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14138. } while (0)
  14139. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14140. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14141. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14142. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14143. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14144. do { \
  14145. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14146. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14147. } while (0)
  14148. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14149. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14150. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14151. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14152. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14153. do { \
  14154. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14155. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14156. } while (0)
  14157. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14158. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14159. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14160. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14161. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14162. do { \
  14163. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14164. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14165. } while (0)
  14166. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14167. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14168. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14169. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14170. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14171. do { \
  14172. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14173. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14174. } while (0)
  14175. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14176. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14177. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14178. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14179. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14180. do { \
  14181. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14182. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14183. } while (0)
  14184. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14185. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14186. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14187. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14188. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14189. do { \
  14190. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14191. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14192. } while (0)
  14193. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14194. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14195. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14196. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14197. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14198. do { \
  14199. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14200. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14201. } while (0)
  14202. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14203. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14204. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14205. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14206. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14207. do { \
  14208. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14209. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14210. } while (0)
  14211. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14212. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14213. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14214. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14215. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14216. do { \
  14217. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14218. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14219. } while (0)
  14220. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14221. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14222. struct htt_t2h_soft_umac_tx_compl_ind {
  14223. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14224. msdu_cnt : 8, /* min: 0, max: 255 */
  14225. rsvd0 : 16;
  14226. /* NOTE:
  14227. * To preserve backwards compatibility,
  14228. * no new fields can be added in this struct.
  14229. */
  14230. /*
  14231. * append here:
  14232. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14233. * for all the msdu's that are part of this completion.
  14234. */
  14235. };
  14236. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14237. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14238. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14239. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14240. do { \
  14241. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14242. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14243. } while (0)
  14244. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14245. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14246. /**
  14247. * @brief target -> host rate-control update indication message
  14248. *
  14249. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14250. *
  14251. * @details
  14252. * The following diagram shows the format of the RC Update message
  14253. * sent from the target to the host, while processing the tx-completion
  14254. * of a transmitted PPDU.
  14255. *
  14256. * |31 24|23 16|15 8|7 0|
  14257. * |-------------------------------------------------------------|
  14258. * | peer ID | vdev ID | msg_type |
  14259. * |-------------------------------------------------------------|
  14260. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14261. * |-------------------------------------------------------------|
  14262. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14263. * |-------------------------------------------------------------|
  14264. * | : |
  14265. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14266. * | : |
  14267. * |-------------------------------------------------------------|
  14268. * | : |
  14269. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14270. * | : |
  14271. * |-------------------------------------------------------------|
  14272. * : :
  14273. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14274. *
  14275. */
  14276. typedef struct {
  14277. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14278. A_UINT32 rate_code_flags;
  14279. A_UINT32 flags; /* Encodes information such as excessive
  14280. retransmission, aggregate, some info
  14281. from .11 frame control,
  14282. STBC, LDPC, (SGI and Tx Chain Mask
  14283. are encoded in ptx_rc->flags field),
  14284. AMPDU truncation (BT/time based etc.),
  14285. RTS/CTS attempt */
  14286. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14287. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14288. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14289. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14290. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14291. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14292. } HTT_RC_TX_DONE_PARAMS;
  14293. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14294. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14295. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14296. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14297. #define HTT_RC_UPDATE_VDEVID_S 8
  14298. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14299. #define HTT_RC_UPDATE_PEERID_S 16
  14300. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14301. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14302. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14303. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14304. do { \
  14305. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14306. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14307. } while (0)
  14308. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14309. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14310. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14311. do { \
  14312. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14313. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14314. } while (0)
  14315. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14316. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14317. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14318. do { \
  14319. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14320. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14321. } while (0)
  14322. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14323. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14324. /**
  14325. * @brief target -> host rx fragment indication message definition
  14326. *
  14327. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14328. *
  14329. * @details
  14330. * The following field definitions describe the format of the rx fragment
  14331. * indication message sent from the target to the host.
  14332. * The rx fragment indication message shares the format of the
  14333. * rx indication message, but not all fields from the rx indication message
  14334. * are relevant to the rx fragment indication message.
  14335. *
  14336. *
  14337. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14338. * |-----------+-------------------+---------------------+-------------|
  14339. * | peer ID | |FV| ext TID | msg type |
  14340. * |-------------------------------------------------------------------|
  14341. * | | flush | flush |
  14342. * | | end | start |
  14343. * | | seq num | seq num |
  14344. * |-------------------------------------------------------------------|
  14345. * | reserved | FW rx desc bytes |
  14346. * |-------------------------------------------------------------------|
  14347. * | | FW MSDU Rx |
  14348. * | | desc B0 |
  14349. * |-------------------------------------------------------------------|
  14350. * Header fields:
  14351. * - MSG_TYPE
  14352. * Bits 7:0
  14353. * Purpose: identifies this as an rx fragment indication message
  14354. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14355. * - EXT_TID
  14356. * Bits 12:8
  14357. * Purpose: identify the traffic ID of the rx data, including
  14358. * special "extended" TID values for multicast, broadcast, and
  14359. * non-QoS data frames
  14360. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14361. * - FLUSH_VALID (FV)
  14362. * Bit 13
  14363. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14364. * is valid
  14365. * Value:
  14366. * 1 -> flush IE is valid and needs to be processed
  14367. * 0 -> flush IE is not valid and should be ignored
  14368. * - PEER_ID
  14369. * Bits 31:16
  14370. * Purpose: Identify, by ID, which peer sent the rx data
  14371. * Value: ID of the peer who sent the rx data
  14372. * - FLUSH_SEQ_NUM_START
  14373. * Bits 5:0
  14374. * Purpose: Indicate the start of a series of MPDUs to flush
  14375. * Not all MPDUs within this series are necessarily valid - the host
  14376. * must check each sequence number within this range to see if the
  14377. * corresponding MPDU is actually present.
  14378. * This field is only valid if the FV bit is set.
  14379. * Value:
  14380. * The sequence number for the first MPDUs to check to flush.
  14381. * The sequence number is masked by 0x3f.
  14382. * - FLUSH_SEQ_NUM_END
  14383. * Bits 11:6
  14384. * Purpose: Indicate the end of a series of MPDUs to flush
  14385. * Value:
  14386. * The sequence number one larger than the sequence number of the
  14387. * last MPDU to check to flush.
  14388. * The sequence number is masked by 0x3f.
  14389. * Not all MPDUs within this series are necessarily valid - the host
  14390. * must check each sequence number within this range to see if the
  14391. * corresponding MPDU is actually present.
  14392. * This field is only valid if the FV bit is set.
  14393. * Rx descriptor fields:
  14394. * - FW_RX_DESC_BYTES
  14395. * Bits 15:0
  14396. * Purpose: Indicate how many bytes in the Rx indication are used for
  14397. * FW Rx descriptors
  14398. * Value: 1
  14399. */
  14400. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14401. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14402. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14403. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14404. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14405. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14406. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14407. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14408. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14409. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14410. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14411. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14412. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14413. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14414. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14415. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14416. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14417. #define HTT_RX_FRAG_IND_BYTES \
  14418. (4 /* msg hdr */ + \
  14419. 4 /* flush spec */ + \
  14420. 4 /* (unused) FW rx desc bytes spec */ + \
  14421. 4 /* FW rx desc */)
  14422. /**
  14423. * @brief target -> host test message definition
  14424. *
  14425. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14426. *
  14427. * @details
  14428. * The following field definitions describe the format of the test
  14429. * message sent from the target to the host.
  14430. * The message consists of a 4-octet header, followed by a variable
  14431. * number of 32-bit integer values, followed by a variable number
  14432. * of 8-bit character values.
  14433. *
  14434. * |31 16|15 8|7 0|
  14435. * |-----------------------------------------------------------|
  14436. * | num chars | num ints | msg type |
  14437. * |-----------------------------------------------------------|
  14438. * | int 0 |
  14439. * |-----------------------------------------------------------|
  14440. * | int 1 |
  14441. * |-----------------------------------------------------------|
  14442. * | ... |
  14443. * |-----------------------------------------------------------|
  14444. * | char 3 | char 2 | char 1 | char 0 |
  14445. * |-----------------------------------------------------------|
  14446. * | | | ... | char 4 |
  14447. * |-----------------------------------------------------------|
  14448. * - MSG_TYPE
  14449. * Bits 7:0
  14450. * Purpose: identifies this as a test message
  14451. * Value: HTT_MSG_TYPE_TEST
  14452. * - NUM_INTS
  14453. * Bits 15:8
  14454. * Purpose: indicate how many 32-bit integers follow the message header
  14455. * - NUM_CHARS
  14456. * Bits 31:16
  14457. * Purpose: indicate how many 8-bit characters follow the series of integers
  14458. */
  14459. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14460. #define HTT_RX_TEST_NUM_INTS_S 8
  14461. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14462. #define HTT_RX_TEST_NUM_CHARS_S 16
  14463. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14464. do { \
  14465. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14466. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14467. } while (0)
  14468. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14469. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14470. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14471. do { \
  14472. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14473. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14474. } while (0)
  14475. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14476. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14477. /**
  14478. * @brief target -> host packet log message
  14479. *
  14480. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14481. *
  14482. * @details
  14483. * The following field definitions describe the format of the packet log
  14484. * message sent from the target to the host.
  14485. * The message consists of a 4-octet header,followed by a variable number
  14486. * of 32-bit character values.
  14487. *
  14488. * |31 16|15 12|11 10|9 8|7 0|
  14489. * |------------------------------------------------------------------|
  14490. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14491. * |------------------------------------------------------------------|
  14492. * | payload |
  14493. * |------------------------------------------------------------------|
  14494. * - MSG_TYPE
  14495. * Bits 7:0
  14496. * Purpose: identifies this as a pktlog message
  14497. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14498. * - mac_id
  14499. * Bits 9:8
  14500. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14501. * Value: 0-3
  14502. * - pdev_id
  14503. * Bits 11:10
  14504. * Purpose: pdev_id
  14505. * Value: 0-3
  14506. * 0 (for rings at SOC level),
  14507. * 1/2/3 PDEV -> 0/1/2
  14508. * - payload_size
  14509. * Bits 31:16
  14510. * Purpose: explicitly specify the payload size
  14511. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14512. */
  14513. PREPACK struct htt_pktlog_msg {
  14514. A_UINT32 header;
  14515. A_UINT32 payload[1/* or more */];
  14516. } POSTPACK;
  14517. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14518. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14519. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14520. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14521. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14522. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14523. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14524. do { \
  14525. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14526. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14527. } while (0)
  14528. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14529. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14530. HTT_T2H_PKTLOG_MAC_ID_S)
  14531. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14532. do { \
  14533. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14534. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14535. } while (0)
  14536. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14537. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14538. HTT_T2H_PKTLOG_PDEV_ID_S)
  14539. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14540. do { \
  14541. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14542. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14543. } while (0)
  14544. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14545. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14546. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14547. /*
  14548. * Rx reorder statistics
  14549. * NB: all the fields must be defined in 4 octets size.
  14550. */
  14551. struct rx_reorder_stats {
  14552. /* Non QoS MPDUs received */
  14553. A_UINT32 deliver_non_qos;
  14554. /* MPDUs received in-order */
  14555. A_UINT32 deliver_in_order;
  14556. /* Flush due to reorder timer expired */
  14557. A_UINT32 deliver_flush_timeout;
  14558. /* Flush due to move out of window */
  14559. A_UINT32 deliver_flush_oow;
  14560. /* Flush due to DELBA */
  14561. A_UINT32 deliver_flush_delba;
  14562. /* MPDUs dropped due to FCS error */
  14563. A_UINT32 fcs_error;
  14564. /* MPDUs dropped due to monitor mode non-data packet */
  14565. A_UINT32 mgmt_ctrl;
  14566. /* Unicast-data MPDUs dropped due to invalid peer */
  14567. A_UINT32 invalid_peer;
  14568. /* MPDUs dropped due to duplication (non aggregation) */
  14569. A_UINT32 dup_non_aggr;
  14570. /* MPDUs dropped due to processed before */
  14571. A_UINT32 dup_past;
  14572. /* MPDUs dropped due to duplicate in reorder queue */
  14573. A_UINT32 dup_in_reorder;
  14574. /* Reorder timeout happened */
  14575. A_UINT32 reorder_timeout;
  14576. /* invalid bar ssn */
  14577. A_UINT32 invalid_bar_ssn;
  14578. /* reorder reset due to bar ssn */
  14579. A_UINT32 ssn_reset;
  14580. /* Flush due to delete peer */
  14581. A_UINT32 deliver_flush_delpeer;
  14582. /* Flush due to offload*/
  14583. A_UINT32 deliver_flush_offload;
  14584. /* Flush due to out of buffer*/
  14585. A_UINT32 deliver_flush_oob;
  14586. /* MPDUs dropped due to PN check fail */
  14587. A_UINT32 pn_fail;
  14588. /* MPDUs dropped due to unable to allocate memory */
  14589. A_UINT32 store_fail;
  14590. /* Number of times the tid pool alloc succeeded */
  14591. A_UINT32 tid_pool_alloc_succ;
  14592. /* Number of times the MPDU pool alloc succeeded */
  14593. A_UINT32 mpdu_pool_alloc_succ;
  14594. /* Number of times the MSDU pool alloc succeeded */
  14595. A_UINT32 msdu_pool_alloc_succ;
  14596. /* Number of times the tid pool alloc failed */
  14597. A_UINT32 tid_pool_alloc_fail;
  14598. /* Number of times the MPDU pool alloc failed */
  14599. A_UINT32 mpdu_pool_alloc_fail;
  14600. /* Number of times the MSDU pool alloc failed */
  14601. A_UINT32 msdu_pool_alloc_fail;
  14602. /* Number of times the tid pool freed */
  14603. A_UINT32 tid_pool_free;
  14604. /* Number of times the MPDU pool freed */
  14605. A_UINT32 mpdu_pool_free;
  14606. /* Number of times the MSDU pool freed */
  14607. A_UINT32 msdu_pool_free;
  14608. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14609. A_UINT32 msdu_queued;
  14610. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14611. A_UINT32 msdu_recycled;
  14612. /* Number of MPDUs with invalid peer but A2 found in AST */
  14613. A_UINT32 invalid_peer_a2_in_ast;
  14614. /* Number of MPDUs with invalid peer but A3 found in AST */
  14615. A_UINT32 invalid_peer_a3_in_ast;
  14616. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14617. A_UINT32 invalid_peer_bmc_mpdus;
  14618. /* Number of MSDUs with err attention word */
  14619. A_UINT32 rxdesc_err_att;
  14620. /* Number of MSDUs with flag of peer_idx_invalid */
  14621. A_UINT32 rxdesc_err_peer_idx_inv;
  14622. /* Number of MSDUs with flag of peer_idx_timeout */
  14623. A_UINT32 rxdesc_err_peer_idx_to;
  14624. /* Number of MSDUs with flag of overflow */
  14625. A_UINT32 rxdesc_err_ov;
  14626. /* Number of MSDUs with flag of msdu_length_err */
  14627. A_UINT32 rxdesc_err_msdu_len;
  14628. /* Number of MSDUs with flag of mpdu_length_err */
  14629. A_UINT32 rxdesc_err_mpdu_len;
  14630. /* Number of MSDUs with flag of tkip_mic_err */
  14631. A_UINT32 rxdesc_err_tkip_mic;
  14632. /* Number of MSDUs with flag of decrypt_err */
  14633. A_UINT32 rxdesc_err_decrypt;
  14634. /* Number of MSDUs with flag of fcs_err */
  14635. A_UINT32 rxdesc_err_fcs;
  14636. /* Number of Unicast (bc_mc bit is not set in attention word)
  14637. * frames with invalid peer handler
  14638. */
  14639. A_UINT32 rxdesc_uc_msdus_inv_peer;
  14640. /* Number of unicast frame directly (direct bit is set in attention word)
  14641. * to DUT with invalid peer handler
  14642. */
  14643. A_UINT32 rxdesc_direct_msdus_inv_peer;
  14644. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  14645. * frames with invalid peer handler
  14646. */
  14647. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  14648. /* Number of MSDUs dropped due to no first MSDU flag */
  14649. A_UINT32 rxdesc_no_1st_msdu;
  14650. /* Number of MSDUs dropped due to ring overflow */
  14651. A_UINT32 msdu_drop_ring_ov;
  14652. /* Number of MSDUs dropped due to FC mismatch */
  14653. A_UINT32 msdu_drop_fc_mismatch;
  14654. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  14655. A_UINT32 msdu_drop_mgmt_remote_ring;
  14656. /* Number of MSDUs dropped due to errors not reported in attention word */
  14657. A_UINT32 msdu_drop_misc;
  14658. /* Number of MSDUs go to offload before reorder */
  14659. A_UINT32 offload_msdu_wal;
  14660. /* Number of data frame dropped by offload after reorder */
  14661. A_UINT32 offload_msdu_reorder;
  14662. /* Number of MPDUs with sequence number in the past and within the BA window */
  14663. A_UINT32 dup_past_within_window;
  14664. /* Number of MPDUs with sequence number in the past and outside the BA window */
  14665. A_UINT32 dup_past_outside_window;
  14666. /* Number of MSDUs with decrypt/MIC error */
  14667. A_UINT32 rxdesc_err_decrypt_mic;
  14668. /* Number of data MSDUs received on both local and remote rings */
  14669. A_UINT32 data_msdus_on_both_rings;
  14670. /* MPDUs never filled */
  14671. A_UINT32 holes_not_filled;
  14672. };
  14673. /*
  14674. * Rx Remote buffer statistics
  14675. * NB: all the fields must be defined in 4 octets size.
  14676. */
  14677. struct rx_remote_buffer_mgmt_stats {
  14678. /* Total number of MSDUs reaped for Rx processing */
  14679. A_UINT32 remote_reaped;
  14680. /* MSDUs recycled within firmware */
  14681. A_UINT32 remote_recycled;
  14682. /* MSDUs stored by Data Rx */
  14683. A_UINT32 data_rx_msdus_stored;
  14684. /* Number of HTT indications from WAL Rx MSDU */
  14685. A_UINT32 wal_rx_ind;
  14686. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  14687. A_UINT32 wal_rx_ind_unconsumed;
  14688. /* Number of HTT indications from Data Rx MSDU */
  14689. A_UINT32 data_rx_ind;
  14690. /* Number of unconsumed HTT indications from Data Rx MSDU */
  14691. A_UINT32 data_rx_ind_unconsumed;
  14692. /* Number of HTT indications from ATHBUF */
  14693. A_UINT32 athbuf_rx_ind;
  14694. /* Number of remote buffers requested for refill */
  14695. A_UINT32 refill_buf_req;
  14696. /* Number of remote buffers filled by the host */
  14697. A_UINT32 refill_buf_rsp;
  14698. /* Number of times MAC hw_index = f/w write_index */
  14699. A_INT32 mac_no_bufs;
  14700. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  14701. A_INT32 fw_indices_equal;
  14702. /* Number of times f/w finds no buffers to post */
  14703. A_INT32 host_no_bufs;
  14704. };
  14705. /*
  14706. * TXBF MU/SU packets and NDPA statistics
  14707. * NB: all the fields must be defined in 4 octets size.
  14708. */
  14709. struct rx_txbf_musu_ndpa_pkts_stats {
  14710. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  14711. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  14712. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  14713. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  14714. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  14715. A_UINT32 reserved[3]; /* must be set to 0x0 */
  14716. };
  14717. /*
  14718. * htt_dbg_stats_status -
  14719. * present - The requested stats have been delivered in full.
  14720. * This indicates that either the stats information was contained
  14721. * in its entirety within this message, or else this message
  14722. * completes the delivery of the requested stats info that was
  14723. * partially delivered through earlier STATS_CONF messages.
  14724. * partial - The requested stats have been delivered in part.
  14725. * One or more subsequent STATS_CONF messages with the same
  14726. * cookie value will be sent to deliver the remainder of the
  14727. * information.
  14728. * error - The requested stats could not be delivered, for example due
  14729. * to a shortage of memory to construct a message holding the
  14730. * requested stats.
  14731. * invalid - The requested stat type is either not recognized, or the
  14732. * target is configured to not gather the stats type in question.
  14733. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14734. * series_done - This special value indicates that no further stats info
  14735. * elements are present within a series of stats info elems
  14736. * (within a stats upload confirmation message).
  14737. */
  14738. enum htt_dbg_stats_status {
  14739. HTT_DBG_STATS_STATUS_PRESENT = 0,
  14740. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  14741. HTT_DBG_STATS_STATUS_ERROR = 2,
  14742. HTT_DBG_STATS_STATUS_INVALID = 3,
  14743. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  14744. };
  14745. /**
  14746. * @brief target -> host statistics upload
  14747. *
  14748. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  14749. *
  14750. * @details
  14751. * The following field definitions describe the format of the HTT target
  14752. * to host stats upload confirmation message.
  14753. * The message contains a cookie echoed from the HTT host->target stats
  14754. * upload request, which identifies which request the confirmation is
  14755. * for, and a series of tag-length-value stats information elements.
  14756. * The tag-length header for each stats info element also includes a
  14757. * status field, to indicate whether the request for the stat type in
  14758. * question was fully met, partially met, unable to be met, or invalid
  14759. * (if the stat type in question is disabled in the target).
  14760. * A special value of all 1's in this status field is used to indicate
  14761. * the end of the series of stats info elements.
  14762. *
  14763. *
  14764. * |31 16|15 8|7 5|4 0|
  14765. * |------------------------------------------------------------|
  14766. * | reserved | msg type |
  14767. * |------------------------------------------------------------|
  14768. * | cookie LSBs |
  14769. * |------------------------------------------------------------|
  14770. * | cookie MSBs |
  14771. * |------------------------------------------------------------|
  14772. * | stats entry length | reserved | S |stat type|
  14773. * |------------------------------------------------------------|
  14774. * | |
  14775. * | type-specific stats info |
  14776. * | |
  14777. * |------------------------------------------------------------|
  14778. * | stats entry length | reserved | S |stat type|
  14779. * |------------------------------------------------------------|
  14780. * | |
  14781. * | type-specific stats info |
  14782. * | |
  14783. * |------------------------------------------------------------|
  14784. * | n/a | reserved | 111 | n/a |
  14785. * |------------------------------------------------------------|
  14786. * Header fields:
  14787. * - MSG_TYPE
  14788. * Bits 7:0
  14789. * Purpose: identifies this is a statistics upload confirmation message
  14790. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  14791. * - COOKIE_LSBS
  14792. * Bits 31:0
  14793. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14794. * message with its preceding host->target stats request message.
  14795. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14796. * - COOKIE_MSBS
  14797. * Bits 31:0
  14798. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14799. * message with its preceding host->target stats request message.
  14800. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14801. *
  14802. * Stats Information Element tag-length header fields:
  14803. * - STAT_TYPE
  14804. * Bits 4:0
  14805. * Purpose: identifies the type of statistics info held in the
  14806. * following information element
  14807. * Value: htt_dbg_stats_type
  14808. * - STATUS
  14809. * Bits 7:5
  14810. * Purpose: indicate whether the requested stats are present
  14811. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  14812. * the completion of the stats entry series
  14813. * - LENGTH
  14814. * Bits 31:16
  14815. * Purpose: indicate the stats information size
  14816. * Value: This field specifies the number of bytes of stats information
  14817. * that follows the element tag-length header.
  14818. * It is expected but not required that this length is a multiple of
  14819. * 4 bytes. Even if the length is not an integer multiple of 4, the
  14820. * subsequent stats entry header will begin on a 4-byte aligned
  14821. * boundary.
  14822. */
  14823. #define HTT_T2H_STATS_COOKIE_SIZE 8
  14824. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  14825. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  14826. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  14827. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  14828. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  14829. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  14830. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  14831. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14832. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  14833. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  14834. do { \
  14835. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  14836. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  14837. } while (0)
  14838. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  14839. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  14840. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  14841. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  14842. do { \
  14843. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  14844. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  14845. } while (0)
  14846. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  14847. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  14848. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  14849. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14850. do { \
  14851. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  14852. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  14853. } while (0)
  14854. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  14855. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  14856. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  14857. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  14858. #define HTT_MAX_AGGR 64
  14859. #define HTT_HL_MAX_AGGR 18
  14860. /**
  14861. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  14862. *
  14863. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  14864. *
  14865. * @details
  14866. * The following field definitions describe the format of the HTT host
  14867. * to target frag_desc/msdu_ext bank configuration message.
  14868. * The message contains the based address and the min and max id of the
  14869. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  14870. * MSDU_EXT/FRAG_DESC.
  14871. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  14872. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  14873. * the hardware does the mapping/translation.
  14874. *
  14875. * Total banks that can be configured is configured to 16.
  14876. *
  14877. * This should be called before any TX has be initiated by the HTT
  14878. *
  14879. * |31 16|15 8|7 5|4 0|
  14880. * |------------------------------------------------------------|
  14881. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  14882. * |------------------------------------------------------------|
  14883. * | BANK0_BASE_ADDRESS (bits 31:0) |
  14884. #if HTT_PADDR64
  14885. * | BANK0_BASE_ADDRESS (bits 63:32) |
  14886. #endif
  14887. * |------------------------------------------------------------|
  14888. * | ... |
  14889. * |------------------------------------------------------------|
  14890. * | BANK15_BASE_ADDRESS (bits 31:0) |
  14891. #if HTT_PADDR64
  14892. * | BANK15_BASE_ADDRESS (bits 63:32) |
  14893. #endif
  14894. * |------------------------------------------------------------|
  14895. * | BANK0_MAX_ID | BANK0_MIN_ID |
  14896. * |------------------------------------------------------------|
  14897. * | ... |
  14898. * |------------------------------------------------------------|
  14899. * | BANK15_MAX_ID | BANK15_MIN_ID |
  14900. * |------------------------------------------------------------|
  14901. * Header fields:
  14902. * - MSG_TYPE
  14903. * Bits 7:0
  14904. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  14905. * for systems with 64-bit format for bus addresses:
  14906. * - BANKx_BASE_ADDRESS_LO
  14907. * Bits 31:0
  14908. * Purpose: Provide a mechanism to specify the base address of the
  14909. * MSDU_EXT bank physical/bus address.
  14910. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  14911. * - BANKx_BASE_ADDRESS_HI
  14912. * Bits 31:0
  14913. * Purpose: Provide a mechanism to specify the base address of the
  14914. * MSDU_EXT bank physical/bus address.
  14915. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  14916. * for systems with 32-bit format for bus addresses:
  14917. * - BANKx_BASE_ADDRESS
  14918. * Bits 31:0
  14919. * Purpose: Provide a mechanism to specify the base address of the
  14920. * MSDU_EXT bank physical/bus address.
  14921. * Value: MSDU_EXT bank physical / bus address
  14922. * - BANKx_MIN_ID
  14923. * Bits 15:0
  14924. * Purpose: Provide a mechanism to specify the min index that needs to
  14925. * mapped.
  14926. * - BANKx_MAX_ID
  14927. * Bits 31:16
  14928. * Purpose: Provide a mechanism to specify the max index that needs to
  14929. * mapped.
  14930. *
  14931. */
  14932. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  14933. * safe value.
  14934. * @note MAX supported banks is 16.
  14935. */
  14936. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  14937. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  14938. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  14939. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  14940. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  14941. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  14942. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  14943. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  14944. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  14945. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  14946. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  14947. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  14948. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  14949. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  14950. do { \
  14951. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  14952. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  14953. } while (0)
  14954. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  14955. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  14956. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  14957. do { \
  14958. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  14959. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  14960. } while (0)
  14961. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  14962. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  14963. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  14964. do { \
  14965. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  14966. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  14967. } while (0)
  14968. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  14969. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  14970. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  14971. do { \
  14972. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  14973. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  14974. } while (0)
  14975. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  14976. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  14977. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  14978. do { \
  14979. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  14980. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  14981. } while (0)
  14982. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  14983. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  14984. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  14985. do { \
  14986. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  14987. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  14988. } while (0)
  14989. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  14990. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  14991. /*
  14992. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  14993. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  14994. * addresses are stored in a XXX-bit field.
  14995. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  14996. * htt_tx_frag_desc64_bank_cfg_t structs.
  14997. */
  14998. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  14999. _paddr_bits_, \
  15000. _paddr__bank_base_address_) \
  15001. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15002. /** word 0 \
  15003. * msg_type: 8, \
  15004. * pdev_id: 2, \
  15005. * swap: 1, \
  15006. * reserved0: 5, \
  15007. * num_banks: 8, \
  15008. * desc_size: 8; \
  15009. */ \
  15010. A_UINT32 word0; \
  15011. /* \
  15012. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15013. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15014. * the second A_UINT32). \
  15015. */ \
  15016. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15017. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15018. } POSTPACK
  15019. /* define htt_tx_frag_desc32_bank_cfg_t */
  15020. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15021. /* define htt_tx_frag_desc64_bank_cfg_t */
  15022. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15023. /*
  15024. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15025. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15026. */
  15027. #if HTT_PADDR64
  15028. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15029. #else
  15030. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15031. #endif
  15032. /**
  15033. * @brief target -> host HTT TX Credit total count update message definition
  15034. *
  15035. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15036. *
  15037. *|31 16|15|14 9| 8 |7 0 |
  15038. *|---------------------+--+----------+-------+----------|
  15039. *|cur htt credit delta | Q| reserved | sign | msg type |
  15040. *|------------------------------------------------------|
  15041. *
  15042. * Header fields:
  15043. * - MSG_TYPE
  15044. * Bits 7:0
  15045. * Purpose: identifies this as a htt tx credit delta update message
  15046. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15047. * - SIGN
  15048. * Bits 8
  15049. * identifies whether credit delta is positive or negative
  15050. * Value:
  15051. * - 0x0: credit delta is positive, rebalance in some buffers
  15052. * - 0x1: credit delta is negative, rebalance out some buffers
  15053. * - reserved
  15054. * Bits 14:9
  15055. * Value: 0x0
  15056. * - TXQ_GRP
  15057. * Bit 15
  15058. * Purpose: indicates whether any tx queue group information elements
  15059. * are appended to the tx credit update message
  15060. * Value: 0 -> no tx queue group information element is present
  15061. * 1 -> a tx queue group information element immediately follows
  15062. * - DELTA_COUNT
  15063. * Bits 31:16
  15064. * Purpose: Specify current htt credit delta absolute count
  15065. */
  15066. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15067. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15068. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15069. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15070. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15071. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15072. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15073. do { \
  15074. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15075. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15076. } while (0)
  15077. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15078. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15079. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15080. do { \
  15081. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15082. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15083. } while (0)
  15084. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15085. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15086. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15087. do { \
  15088. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15089. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15090. } while (0)
  15091. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15092. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15093. #define HTT_TX_CREDIT_MSG_BYTES 4
  15094. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15095. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15096. /**
  15097. * @brief HTT WDI_IPA Operation Response Message
  15098. *
  15099. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15100. *
  15101. * @details
  15102. * HTT WDI_IPA Operation Response message is sent by target
  15103. * to host confirming suspend or resume operation.
  15104. * |31 24|23 16|15 8|7 0|
  15105. * |----------------+----------------+----------------+----------------|
  15106. * | op_code | Rsvd | msg_type |
  15107. * |-------------------------------------------------------------------|
  15108. * | Rsvd | Response len |
  15109. * |-------------------------------------------------------------------|
  15110. * | |
  15111. * | Response-type specific info |
  15112. * | |
  15113. * | |
  15114. * |-------------------------------------------------------------------|
  15115. * Header fields:
  15116. * - MSG_TYPE
  15117. * Bits 7:0
  15118. * Purpose: Identifies this as WDI_IPA Operation Response message
  15119. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15120. * - OP_CODE
  15121. * Bits 31:16
  15122. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15123. * value: = enum htt_wdi_ipa_op_code
  15124. * - RSP_LEN
  15125. * Bits 16:0
  15126. * Purpose: length for the response-type specific info
  15127. * value: = length in bytes for response-type specific info
  15128. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15129. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15130. */
  15131. PREPACK struct htt_wdi_ipa_op_response_t
  15132. {
  15133. /* DWORD 0: flags and meta-data */
  15134. A_UINT32
  15135. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15136. reserved1: 8,
  15137. op_code: 16;
  15138. A_UINT32
  15139. rsp_len: 16,
  15140. reserved2: 16;
  15141. } POSTPACK;
  15142. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15143. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15144. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15145. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15146. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15147. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15148. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15149. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15150. do { \
  15151. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15152. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15153. } while (0)
  15154. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15155. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15156. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15157. do { \
  15158. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15159. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15160. } while (0)
  15161. enum htt_phy_mode {
  15162. htt_phy_mode_11a = 0,
  15163. htt_phy_mode_11g = 1,
  15164. htt_phy_mode_11b = 2,
  15165. htt_phy_mode_11g_only = 3,
  15166. htt_phy_mode_11na_ht20 = 4,
  15167. htt_phy_mode_11ng_ht20 = 5,
  15168. htt_phy_mode_11na_ht40 = 6,
  15169. htt_phy_mode_11ng_ht40 = 7,
  15170. htt_phy_mode_11ac_vht20 = 8,
  15171. htt_phy_mode_11ac_vht40 = 9,
  15172. htt_phy_mode_11ac_vht80 = 10,
  15173. htt_phy_mode_11ac_vht20_2g = 11,
  15174. htt_phy_mode_11ac_vht40_2g = 12,
  15175. htt_phy_mode_11ac_vht80_2g = 13,
  15176. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15177. htt_phy_mode_11ac_vht160 = 15,
  15178. htt_phy_mode_max,
  15179. };
  15180. /**
  15181. * @brief target -> host HTT channel change indication
  15182. *
  15183. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15184. *
  15185. * @details
  15186. * Specify when a channel change occurs.
  15187. * This allows the host to precisely determine which rx frames arrived
  15188. * on the old channel and which rx frames arrived on the new channel.
  15189. *
  15190. *|31 |7 0 |
  15191. *|-------------------------------------------+----------|
  15192. *| reserved | msg type |
  15193. *|------------------------------------------------------|
  15194. *| primary_chan_center_freq_mhz |
  15195. *|------------------------------------------------------|
  15196. *| contiguous_chan1_center_freq_mhz |
  15197. *|------------------------------------------------------|
  15198. *| contiguous_chan2_center_freq_mhz |
  15199. *|------------------------------------------------------|
  15200. *| phy_mode |
  15201. *|------------------------------------------------------|
  15202. *
  15203. * Header fields:
  15204. * - MSG_TYPE
  15205. * Bits 7:0
  15206. * Purpose: identifies this as a htt channel change indication message
  15207. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15208. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15209. * Bits 31:0
  15210. * Purpose: identify the (center of the) new 20 MHz primary channel
  15211. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15212. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15213. * Bits 31:0
  15214. * Purpose: identify the (center of the) contiguous frequency range
  15215. * comprising the new channel.
  15216. * For example, if the new channel is a 80 MHz channel extending
  15217. * 60 MHz beyond the primary channel, this field would be 30 larger
  15218. * than the primary channel center frequency field.
  15219. * Value: center frequency of the contiguous frequency range comprising
  15220. * the full channel in MHz units
  15221. * (80+80 channels also use the CONTIG_CHAN2 field)
  15222. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15223. * Bits 31:0
  15224. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15225. * within a VHT 80+80 channel.
  15226. * This field is only relevant for VHT 80+80 channels.
  15227. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15228. * channel (arbitrary value for cases besides VHT 80+80)
  15229. * - PHY_MODE
  15230. * Bits 31:0
  15231. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15232. * and band
  15233. * Value: htt_phy_mode enum value
  15234. */
  15235. PREPACK struct htt_chan_change_t
  15236. {
  15237. /* DWORD 0: flags and meta-data */
  15238. A_UINT32
  15239. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15240. reserved1: 24;
  15241. A_UINT32 primary_chan_center_freq_mhz;
  15242. A_UINT32 contig_chan1_center_freq_mhz;
  15243. A_UINT32 contig_chan2_center_freq_mhz;
  15244. A_UINT32 phy_mode;
  15245. } POSTPACK;
  15246. /*
  15247. * Due to historical / backwards-compatibility reasons, maintain the
  15248. * below htt_chan_change_msg struct definition, which needs to be
  15249. * consistent with the above htt_chan_change_t struct definition
  15250. * (aside from the htt_chan_change_t definition including the msg_type
  15251. * dword within the message, and the htt_chan_change_msg only containing
  15252. * the payload of the message that follows the msg_type dword).
  15253. */
  15254. PREPACK struct htt_chan_change_msg {
  15255. A_UINT32 chan_mhz; /* frequency in mhz */
  15256. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15257. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15258. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15259. } POSTPACK;
  15260. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15261. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15262. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15263. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15264. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15265. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15266. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15267. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15268. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15269. do { \
  15270. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15271. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15272. } while (0)
  15273. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15274. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15275. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15276. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15277. do { \
  15278. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15279. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15280. } while (0)
  15281. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15282. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15283. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15284. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15285. do { \
  15286. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15287. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15288. } while (0)
  15289. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15290. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15291. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15292. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15293. do { \
  15294. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15295. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15296. } while (0)
  15297. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15298. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15299. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15300. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15301. /**
  15302. * @brief rx offload packet error message
  15303. *
  15304. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15305. *
  15306. * @details
  15307. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15308. * of target payload like mic err.
  15309. *
  15310. * |31 24|23 16|15 8|7 0|
  15311. * |----------------+----------------+----------------+----------------|
  15312. * | tid | vdev_id | msg_sub_type | msg_type |
  15313. * |-------------------------------------------------------------------|
  15314. * : (sub-type dependent content) :
  15315. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15316. * Header fields:
  15317. * - msg_type
  15318. * Bits 7:0
  15319. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15320. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15321. * - msg_sub_type
  15322. * Bits 15:8
  15323. * Purpose: Identifies which type of rx error is reported by this message
  15324. * value: htt_rx_ofld_pkt_err_type
  15325. * - vdev_id
  15326. * Bits 23:16
  15327. * Purpose: Identifies which vdev received the erroneous rx frame
  15328. * value:
  15329. * - tid
  15330. * Bits 31:24
  15331. * Purpose: Identifies the traffic type of the rx frame
  15332. * value:
  15333. *
  15334. * - The payload fields used if the sub-type == MIC error are shown below.
  15335. * Note - MIC err is per MSDU, while PN is per MPDU.
  15336. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15337. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15338. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15339. * instead of sending separate HTT messages for each wrong MSDU within
  15340. * the MPDU.
  15341. *
  15342. * |31 24|23 16|15 8|7 0|
  15343. * |----------------+----------------+----------------+----------------|
  15344. * | Rsvd | key_id | peer_id |
  15345. * |-------------------------------------------------------------------|
  15346. * | receiver MAC addr 31:0 |
  15347. * |-------------------------------------------------------------------|
  15348. * | Rsvd | receiver MAC addr 47:32 |
  15349. * |-------------------------------------------------------------------|
  15350. * | transmitter MAC addr 31:0 |
  15351. * |-------------------------------------------------------------------|
  15352. * | Rsvd | transmitter MAC addr 47:32 |
  15353. * |-------------------------------------------------------------------|
  15354. * | PN 31:0 |
  15355. * |-------------------------------------------------------------------|
  15356. * | Rsvd | PN 47:32 |
  15357. * |-------------------------------------------------------------------|
  15358. * - peer_id
  15359. * Bits 15:0
  15360. * Purpose: identifies which peer is frame is from
  15361. * value:
  15362. * - key_id
  15363. * Bits 23:16
  15364. * Purpose: identifies key_id of rx frame
  15365. * value:
  15366. * - RA_31_0 (receiver MAC addr 31:0)
  15367. * Bits 31:0
  15368. * Purpose: identifies by MAC address which vdev received the frame
  15369. * value: MAC address lower 4 bytes
  15370. * - RA_47_32 (receiver MAC addr 47:32)
  15371. * Bits 15:0
  15372. * Purpose: identifies by MAC address which vdev received the frame
  15373. * value: MAC address upper 2 bytes
  15374. * - TA_31_0 (transmitter MAC addr 31:0)
  15375. * Bits 31:0
  15376. * Purpose: identifies by MAC address which peer transmitted the frame
  15377. * value: MAC address lower 4 bytes
  15378. * - TA_47_32 (transmitter MAC addr 47:32)
  15379. * Bits 15:0
  15380. * Purpose: identifies by MAC address which peer transmitted the frame
  15381. * value: MAC address upper 2 bytes
  15382. * - PN_31_0
  15383. * Bits 31:0
  15384. * Purpose: Identifies pn of rx frame
  15385. * value: PN lower 4 bytes
  15386. * - PN_47_32
  15387. * Bits 15:0
  15388. * Purpose: Identifies pn of rx frame
  15389. * value:
  15390. * TKIP or CCMP: PN upper 2 bytes
  15391. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15392. */
  15393. enum htt_rx_ofld_pkt_err_type {
  15394. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15395. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15396. };
  15397. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15398. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15399. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15400. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15401. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15402. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15403. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15404. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15405. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15406. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15407. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15408. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15409. do { \
  15410. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15411. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15412. } while (0)
  15413. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15414. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15415. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15416. do { \
  15417. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15418. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15419. } while (0)
  15420. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15421. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15422. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15423. do { \
  15424. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15425. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15426. } while (0)
  15427. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15428. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15429. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15430. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15431. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15432. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15433. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15434. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15435. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15436. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15437. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15438. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15439. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15440. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15441. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15442. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15443. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15444. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15445. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15446. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15447. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15448. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15449. do { \
  15450. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15451. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15452. } while (0)
  15453. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15454. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15455. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15456. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15457. do { \
  15458. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15459. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15460. } while (0)
  15461. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15462. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15463. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15464. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15465. do { \
  15466. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15467. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15468. } while (0)
  15469. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15470. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15471. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15472. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15473. do { \
  15474. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15475. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15476. } while (0)
  15477. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15478. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15479. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15480. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15481. do { \
  15482. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15483. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15484. } while (0)
  15485. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15486. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15487. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15488. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15489. do { \
  15490. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15491. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15492. } while (0)
  15493. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15494. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15495. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15496. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15497. do { \
  15498. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15499. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15500. } while (0)
  15501. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15502. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15503. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15504. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15505. do { \
  15506. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15507. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15508. } while (0)
  15509. /**
  15510. * @brief target -> host peer rate report message
  15511. *
  15512. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15513. *
  15514. * @details
  15515. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15516. * justified rate of all the peers.
  15517. *
  15518. * |31 24|23 16|15 8|7 0|
  15519. * |----------------+----------------+----------------+----------------|
  15520. * | peer_count | | msg_type |
  15521. * |-------------------------------------------------------------------|
  15522. * : Payload (variant number of peer rate report) :
  15523. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15524. * Header fields:
  15525. * - msg_type
  15526. * Bits 7:0
  15527. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15528. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15529. * - reserved
  15530. * Bits 15:8
  15531. * Purpose:
  15532. * value:
  15533. * - peer_count
  15534. * Bits 31:16
  15535. * Purpose: Specify how many peer rate report elements are present in the payload.
  15536. * value:
  15537. *
  15538. * Payload:
  15539. * There are variant number of peer rate report follow the first 32 bits.
  15540. * The peer rate report is defined as follows.
  15541. *
  15542. * |31 20|19 16|15 0|
  15543. * |-----------------------+---------+---------------------------------|-
  15544. * | reserved | phy | peer_id | \
  15545. * |-------------------------------------------------------------------| -> report #0
  15546. * | rate | /
  15547. * |-----------------------+---------+---------------------------------|-
  15548. * | reserved | phy | peer_id | \
  15549. * |-------------------------------------------------------------------| -> report #1
  15550. * | rate | /
  15551. * |-----------------------+---------+---------------------------------|-
  15552. * | reserved | phy | peer_id | \
  15553. * |-------------------------------------------------------------------| -> report #2
  15554. * | rate | /
  15555. * |-------------------------------------------------------------------|-
  15556. * : :
  15557. * : :
  15558. * : :
  15559. * :-------------------------------------------------------------------:
  15560. *
  15561. * - peer_id
  15562. * Bits 15:0
  15563. * Purpose: identify the peer
  15564. * value:
  15565. * - phy
  15566. * Bits 19:16
  15567. * Purpose: identify which phy is in use
  15568. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15569. * Please see enum htt_peer_report_phy_type for detail.
  15570. * - reserved
  15571. * Bits 31:20
  15572. * Purpose:
  15573. * value:
  15574. * - rate
  15575. * Bits 31:0
  15576. * Purpose: represent the justified rate of the peer specified by peer_id
  15577. * value:
  15578. */
  15579. enum htt_peer_rate_report_phy_type {
  15580. HTT_PEER_RATE_REPORT_11B = 0,
  15581. HTT_PEER_RATE_REPORT_11A_G,
  15582. HTT_PEER_RATE_REPORT_11N,
  15583. HTT_PEER_RATE_REPORT_11AC,
  15584. };
  15585. #define HTT_PEER_RATE_REPORT_SIZE 8
  15586. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15587. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15588. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15589. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15590. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15591. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15592. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15593. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15594. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15595. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15596. do { \
  15597. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15598. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15599. } while (0)
  15600. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15601. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15602. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15603. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15604. do { \
  15605. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15606. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15607. } while (0)
  15608. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15609. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15610. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15611. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15612. do { \
  15613. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15614. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15615. } while (0)
  15616. /**
  15617. * @brief target -> host flow pool map message
  15618. *
  15619. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15620. *
  15621. * @details
  15622. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15623. * a flow of descriptors.
  15624. *
  15625. * This message is in TLV format and indicates the parameters to be setup a
  15626. * flow in the host. Each entry indicates that a particular flow ID is ready to
  15627. * receive descriptors from a specified pool.
  15628. *
  15629. * The message would appear as follows:
  15630. *
  15631. * |31 24|23 16|15 8|7 0|
  15632. * |----------------+----------------+----------------+----------------|
  15633. * header | reserved | num_flows | msg_type |
  15634. * |-------------------------------------------------------------------|
  15635. * | |
  15636. * : payload :
  15637. * | |
  15638. * |-------------------------------------------------------------------|
  15639. *
  15640. * The header field is one DWORD long and is interpreted as follows:
  15641. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  15642. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  15643. * this message
  15644. * b'16-31 - reserved: These bits are reserved for future use
  15645. *
  15646. * Payload:
  15647. * The payload would contain multiple objects of the following structure. Each
  15648. * object represents a flow.
  15649. *
  15650. * |31 24|23 16|15 8|7 0|
  15651. * |----------------+----------------+----------------+----------------|
  15652. * header | reserved | num_flows | msg_type |
  15653. * |-------------------------------------------------------------------|
  15654. * payload0| flow_type |
  15655. * |-------------------------------------------------------------------|
  15656. * | flow_id |
  15657. * |-------------------------------------------------------------------|
  15658. * | reserved0 | flow_pool_id |
  15659. * |-------------------------------------------------------------------|
  15660. * | reserved1 | flow_pool_size |
  15661. * |-------------------------------------------------------------------|
  15662. * | reserved2 |
  15663. * |-------------------------------------------------------------------|
  15664. * payload1| flow_type |
  15665. * |-------------------------------------------------------------------|
  15666. * | flow_id |
  15667. * |-------------------------------------------------------------------|
  15668. * | reserved0 | flow_pool_id |
  15669. * |-------------------------------------------------------------------|
  15670. * | reserved1 | flow_pool_size |
  15671. * |-------------------------------------------------------------------|
  15672. * | reserved2 |
  15673. * |-------------------------------------------------------------------|
  15674. * | . |
  15675. * | . |
  15676. * | . |
  15677. * |-------------------------------------------------------------------|
  15678. *
  15679. * Each payload is 5 DWORDS long and is interpreted as follows:
  15680. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  15681. * this flow is associated. It can be VDEV, peer,
  15682. * or tid (AC). Based on enum htt_flow_type.
  15683. *
  15684. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15685. * object. For flow_type vdev it is set to the
  15686. * vdevid, for peer it is peerid and for tid, it is
  15687. * tid_num.
  15688. *
  15689. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  15690. * in the host for this flow
  15691. * b'16:31 - reserved0: This field in reserved for the future. In case
  15692. * we have a hierarchical implementation (HCM) of
  15693. * pools, it can be used to indicate the ID of the
  15694. * parent-pool.
  15695. *
  15696. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  15697. * Descriptors for this flow will be
  15698. * allocated from this pool in the host.
  15699. * b'16:31 - reserved1: This field in reserved for the future. In case
  15700. * we have a hierarchical implementation of pools,
  15701. * it can be used to indicate the max number of
  15702. * descriptors in the pool. The b'0:15 can be used
  15703. * to indicate min number of descriptors in the
  15704. * HCM scheme.
  15705. *
  15706. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  15707. * we have a hierarchical implementation of pools,
  15708. * b'0:15 can be used to indicate the
  15709. * priority-based borrowing (PBB) threshold of
  15710. * the flow's pool. The b'16:31 are still left
  15711. * reserved.
  15712. */
  15713. enum htt_flow_type {
  15714. FLOW_TYPE_VDEV = 0,
  15715. /* Insert new flow types above this line */
  15716. };
  15717. PREPACK struct htt_flow_pool_map_payload_t {
  15718. A_UINT32 flow_type;
  15719. A_UINT32 flow_id;
  15720. A_UINT32 flow_pool_id:16,
  15721. reserved0:16;
  15722. A_UINT32 flow_pool_size:16,
  15723. reserved1:16;
  15724. A_UINT32 reserved2;
  15725. } POSTPACK;
  15726. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  15727. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  15728. (sizeof(struct htt_flow_pool_map_payload_t))
  15729. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  15730. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  15731. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  15732. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  15733. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  15734. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  15735. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  15736. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  15737. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  15738. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  15739. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  15740. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  15741. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  15742. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  15743. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  15744. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  15745. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  15746. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  15747. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  15748. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  15749. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  15750. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  15751. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  15752. do { \
  15753. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  15754. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  15755. } while (0)
  15756. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  15757. do { \
  15758. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  15759. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  15760. } while (0)
  15761. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  15762. do { \
  15763. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  15764. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  15765. } while (0)
  15766. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  15767. do { \
  15768. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  15769. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  15770. } while (0)
  15771. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  15772. do { \
  15773. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  15774. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  15775. } while (0)
  15776. /**
  15777. * @brief target -> host flow pool unmap message
  15778. *
  15779. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  15780. *
  15781. * @details
  15782. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  15783. * down a flow of descriptors.
  15784. * This message indicates that for the flow (whose ID is provided) is wanting
  15785. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  15786. * pool of descriptors from where descriptors are being allocated for this
  15787. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  15788. * be unmapped by the host.
  15789. *
  15790. * The message would appear as follows:
  15791. *
  15792. * |31 24|23 16|15 8|7 0|
  15793. * |----------------+----------------+----------------+----------------|
  15794. * | reserved0 | msg_type |
  15795. * |-------------------------------------------------------------------|
  15796. * | flow_type |
  15797. * |-------------------------------------------------------------------|
  15798. * | flow_id |
  15799. * |-------------------------------------------------------------------|
  15800. * | reserved1 | flow_pool_id |
  15801. * |-------------------------------------------------------------------|
  15802. *
  15803. * The message is interpreted as follows:
  15804. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  15805. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  15806. * b'8:31 - reserved0: Reserved for future use
  15807. *
  15808. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  15809. * this flow is associated. It can be VDEV, peer,
  15810. * or tid (AC). Based on enum htt_flow_type.
  15811. *
  15812. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15813. * object. For flow_type vdev it is set to the
  15814. * vdevid, for peer it is peerid and for tid, it is
  15815. * tid_num.
  15816. *
  15817. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  15818. * used in the host for this flow
  15819. * b'16:31 - reserved0: This field in reserved for the future.
  15820. *
  15821. */
  15822. PREPACK struct htt_flow_pool_unmap_t {
  15823. A_UINT32 msg_type:8,
  15824. reserved0:24;
  15825. A_UINT32 flow_type;
  15826. A_UINT32 flow_id;
  15827. A_UINT32 flow_pool_id:16,
  15828. reserved1:16;
  15829. } POSTPACK;
  15830. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  15831. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  15832. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  15833. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  15834. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  15835. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  15836. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  15837. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  15838. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  15839. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  15840. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  15841. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  15842. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  15843. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  15844. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  15845. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  15846. do { \
  15847. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  15848. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  15849. } while (0)
  15850. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  15851. do { \
  15852. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  15853. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  15854. } while (0)
  15855. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  15856. do { \
  15857. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  15858. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  15859. } while (0)
  15860. /**
  15861. * @brief target -> host SRING setup done message
  15862. *
  15863. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  15864. *
  15865. * @details
  15866. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  15867. * SRNG ring setup is done
  15868. *
  15869. * This message indicates whether the last setup operation is successful.
  15870. * It will be sent to host when host set respose_required bit in
  15871. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  15872. * The message would appear as follows:
  15873. *
  15874. * |31 24|23 16|15 8|7 0|
  15875. * |--------------- +----------------+----------------+----------------|
  15876. * | setup_status | ring_id | pdev_id | msg_type |
  15877. * |-------------------------------------------------------------------|
  15878. *
  15879. * The message is interpreted as follows:
  15880. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  15881. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  15882. * b'8:15 - pdev_id:
  15883. * 0 (for rings at SOC/UMAC level),
  15884. * 1/2/3 mac id (for rings at LMAC level)
  15885. * b'16:23 - ring_id: Identify the ring which is set up
  15886. * More details can be got from enum htt_srng_ring_id
  15887. * b'24:31 - setup_status: Indicate status of setup operation
  15888. * Refer to htt_ring_setup_status
  15889. */
  15890. PREPACK struct htt_sring_setup_done_t {
  15891. A_UINT32 msg_type: 8,
  15892. pdev_id: 8,
  15893. ring_id: 8,
  15894. setup_status: 8;
  15895. } POSTPACK;
  15896. enum htt_ring_setup_status {
  15897. htt_ring_setup_status_ok = 0,
  15898. htt_ring_setup_status_error,
  15899. };
  15900. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  15901. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  15902. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  15903. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  15904. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  15905. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  15906. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  15907. do { \
  15908. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  15909. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  15910. } while (0)
  15911. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  15912. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  15913. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  15914. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  15915. HTT_SRING_SETUP_DONE_RING_ID_S)
  15916. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  15917. do { \
  15918. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  15919. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  15920. } while (0)
  15921. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  15922. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  15923. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  15924. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  15925. HTT_SRING_SETUP_DONE_STATUS_S)
  15926. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  15927. do { \
  15928. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  15929. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  15930. } while (0)
  15931. /**
  15932. * @brief target -> flow map flow info
  15933. *
  15934. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  15935. *
  15936. * @details
  15937. * HTT TX map flow entry with tqm flow pointer
  15938. * Sent from firmware to host to add tqm flow pointer in corresponding
  15939. * flow search entry. Flow metadata is replayed back to host as part of this
  15940. * struct to enable host to find the specific flow search entry
  15941. *
  15942. * The message would appear as follows:
  15943. *
  15944. * |31 28|27 18|17 14|13 8|7 0|
  15945. * |-------+------------------------------------------+----------------|
  15946. * | rsvd0 | fse_hsh_idx | msg_type |
  15947. * |-------------------------------------------------------------------|
  15948. * | rsvd1 | tid | peer_id |
  15949. * |-------------------------------------------------------------------|
  15950. * | tqm_flow_pntr_lo |
  15951. * |-------------------------------------------------------------------|
  15952. * | tqm_flow_pntr_hi |
  15953. * |-------------------------------------------------------------------|
  15954. * | fse_meta_data |
  15955. * |-------------------------------------------------------------------|
  15956. *
  15957. * The message is interpreted as follows:
  15958. *
  15959. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  15960. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  15961. *
  15962. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  15963. * for this flow entry
  15964. *
  15965. * dword0 - b'28:31 - rsvd0: Reserved for future use
  15966. *
  15967. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  15968. *
  15969. * dword1 - b'14:17 - tid
  15970. *
  15971. * dword1 - b'18:31 - rsvd1: Reserved for future use
  15972. *
  15973. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  15974. *
  15975. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  15976. *
  15977. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  15978. * given by host
  15979. */
  15980. PREPACK struct htt_tx_map_flow_info {
  15981. A_UINT32
  15982. msg_type: 8,
  15983. fse_hsh_idx: 20,
  15984. rsvd0: 4;
  15985. A_UINT32
  15986. peer_id: 14,
  15987. tid: 4,
  15988. rsvd1: 14;
  15989. A_UINT32 tqm_flow_pntr_lo;
  15990. A_UINT32 tqm_flow_pntr_hi;
  15991. struct htt_tx_flow_metadata fse_meta_data;
  15992. } POSTPACK;
  15993. /* DWORD 0 */
  15994. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  15995. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  15996. /* DWORD 1 */
  15997. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  15998. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  15999. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16000. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16001. /* DWORD 0 */
  16002. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16003. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16004. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16005. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16006. do { \
  16007. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16008. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16009. } while (0)
  16010. /* DWORD 1 */
  16011. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16012. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16013. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16014. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16015. do { \
  16016. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16017. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16018. } while (0)
  16019. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16020. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16021. HTT_TX_MAP_FLOW_INFO_TID_S)
  16022. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16023. do { \
  16024. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16025. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16026. } while (0)
  16027. /*
  16028. * htt_dbg_ext_stats_status -
  16029. * present - The requested stats have been delivered in full.
  16030. * This indicates that either the stats information was contained
  16031. * in its entirety within this message, or else this message
  16032. * completes the delivery of the requested stats info that was
  16033. * partially delivered through earlier STATS_CONF messages.
  16034. * partial - The requested stats have been delivered in part.
  16035. * One or more subsequent STATS_CONF messages with the same
  16036. * cookie value will be sent to deliver the remainder of the
  16037. * information.
  16038. * error - The requested stats could not be delivered, for example due
  16039. * to a shortage of memory to construct a message holding the
  16040. * requested stats.
  16041. * invalid - The requested stat type is either not recognized, or the
  16042. * target is configured to not gather the stats type in question.
  16043. */
  16044. enum htt_dbg_ext_stats_status {
  16045. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16046. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16047. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16048. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16049. };
  16050. /**
  16051. * @brief target -> host ppdu stats upload
  16052. *
  16053. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16054. *
  16055. * @details
  16056. * The following field definitions describe the format of the HTT target
  16057. * to host ppdu stats indication message.
  16058. *
  16059. *
  16060. * |31 16|15 12|11 10|9 8|7 0 |
  16061. * |----------------------------------------------------------------------|
  16062. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16063. * |----------------------------------------------------------------------|
  16064. * | ppdu_id |
  16065. * |----------------------------------------------------------------------|
  16066. * | Timestamp in us |
  16067. * |----------------------------------------------------------------------|
  16068. * | reserved |
  16069. * |----------------------------------------------------------------------|
  16070. * | type-specific stats info |
  16071. * | (see htt_ppdu_stats.h) |
  16072. * |----------------------------------------------------------------------|
  16073. * Header fields:
  16074. * - MSG_TYPE
  16075. * Bits 7:0
  16076. * Purpose: Identifies this is a PPDU STATS indication
  16077. * message.
  16078. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16079. * - mac_id
  16080. * Bits 9:8
  16081. * Purpose: mac_id of this ppdu_id
  16082. * Value: 0-3
  16083. * - pdev_id
  16084. * Bits 11:10
  16085. * Purpose: pdev_id of this ppdu_id
  16086. * Value: 0-3
  16087. * 0 (for rings at SOC level),
  16088. * 1/2/3 PDEV -> 0/1/2
  16089. * - payload_size
  16090. * Bits 31:16
  16091. * Purpose: total tlv size
  16092. * Value: payload_size in bytes
  16093. */
  16094. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16095. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16096. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16097. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16098. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16099. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16100. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16101. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  16102. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16103. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16104. do { \
  16105. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16106. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16107. } while (0)
  16108. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16109. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16110. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16111. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16112. do { \
  16113. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16114. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16115. } while (0)
  16116. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16117. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16118. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16119. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16120. do { \
  16121. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16122. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16123. } while (0)
  16124. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16125. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16126. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16127. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16128. do { \
  16129. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  16130. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16131. } while (0)
  16132. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16133. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16134. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16135. /* htt_t2h_ppdu_stats_ind_hdr_t
  16136. * This struct contains the fields within the header of the
  16137. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16138. * stats info.
  16139. * This struct assumes little-endian layout, and thus is only
  16140. * suitable for use within processors known to be little-endian
  16141. * (such as the target).
  16142. * In contrast, the above macros provide endian-portable methods
  16143. * to get and set the bitfields within this PPDU_STATS_IND header.
  16144. */
  16145. typedef struct {
  16146. A_UINT32 msg_type: 8, /* bits 7:0 */
  16147. mac_id: 2, /* bits 9:8 */
  16148. pdev_id: 2, /* bits 11:10 */
  16149. reserved1: 4, /* bits 15:12 */
  16150. payload_size: 16; /* bits 31:16 */
  16151. A_UINT32 ppdu_id;
  16152. A_UINT32 timestamp_us;
  16153. A_UINT32 reserved2;
  16154. } htt_t2h_ppdu_stats_ind_hdr_t;
  16155. /**
  16156. * @brief target -> host extended statistics upload
  16157. *
  16158. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16159. *
  16160. * @details
  16161. * The following field definitions describe the format of the HTT target
  16162. * to host stats upload confirmation message.
  16163. * The message contains a cookie echoed from the HTT host->target stats
  16164. * upload request, which identifies which request the confirmation is
  16165. * for, and a single stats can span over multiple HTT stats indication
  16166. * due to the HTT message size limitation so every HTT ext stats indication
  16167. * will have tag-length-value stats information elements.
  16168. * The tag-length header for each HTT stats IND message also includes a
  16169. * status field, to indicate whether the request for the stat type in
  16170. * question was fully met, partially met, unable to be met, or invalid
  16171. * (if the stat type in question is disabled in the target).
  16172. * A Done bit 1's indicate the end of the of stats info elements.
  16173. *
  16174. *
  16175. * |31 16|15 12|11|10 8|7 5|4 0|
  16176. * |--------------------------------------------------------------|
  16177. * | reserved | msg type |
  16178. * |--------------------------------------------------------------|
  16179. * | cookie LSBs |
  16180. * |--------------------------------------------------------------|
  16181. * | cookie MSBs |
  16182. * |--------------------------------------------------------------|
  16183. * | stats entry length | rsvd | D| S | stat type |
  16184. * |--------------------------------------------------------------|
  16185. * | type-specific stats info |
  16186. * | (see htt_stats.h) |
  16187. * |--------------------------------------------------------------|
  16188. * Header fields:
  16189. * - MSG_TYPE
  16190. * Bits 7:0
  16191. * Purpose: Identifies this is a extended statistics upload confirmation
  16192. * message.
  16193. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16194. * - COOKIE_LSBS
  16195. * Bits 31:0
  16196. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16197. * message with its preceding host->target stats request message.
  16198. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16199. * - COOKIE_MSBS
  16200. * Bits 31:0
  16201. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16202. * message with its preceding host->target stats request message.
  16203. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16204. *
  16205. * Stats Information Element tag-length header fields:
  16206. * - STAT_TYPE
  16207. * Bits 7:0
  16208. * Purpose: identifies the type of statistics info held in the
  16209. * following information element
  16210. * Value: htt_dbg_ext_stats_type
  16211. * - STATUS
  16212. * Bits 10:8
  16213. * Purpose: indicate whether the requested stats are present
  16214. * Value: htt_dbg_ext_stats_status
  16215. * - DONE
  16216. * Bits 11
  16217. * Purpose:
  16218. * Indicates the completion of the stats entry, this will be the last
  16219. * stats conf HTT segment for the requested stats type.
  16220. * Value:
  16221. * 0 -> the stats retrieval is ongoing
  16222. * 1 -> the stats retrieval is complete
  16223. * - LENGTH
  16224. * Bits 31:16
  16225. * Purpose: indicate the stats information size
  16226. * Value: This field specifies the number of bytes of stats information
  16227. * that follows the element tag-length header.
  16228. * It is expected but not required that this length is a multiple of
  16229. * 4 bytes.
  16230. */
  16231. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16232. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16233. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16234. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16235. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16236. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16237. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16238. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16239. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16240. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16241. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16242. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16243. do { \
  16244. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16245. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16246. } while (0)
  16247. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16248. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16249. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16250. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16251. do { \
  16252. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16253. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16254. } while (0)
  16255. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16256. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16257. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16258. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16259. do { \
  16260. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16261. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16262. } while (0)
  16263. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16264. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16265. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16266. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16267. do { \
  16268. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16269. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16270. } while (0)
  16271. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16272. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16273. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16274. /**
  16275. * @brief target -> host streaming statistics upload
  16276. *
  16277. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16278. *
  16279. * @details
  16280. * The following field definitions describe the format of the HTT target
  16281. * to host streaming stats upload indication message.
  16282. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16283. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16284. * use the STREAMING_STATS_REQ message to halt the target's production of
  16285. * STREAMING_STATS_IND messages.
  16286. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16287. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16288. *
  16289. * |31 8|7 0|
  16290. * |--------------------------------------------------------------|
  16291. * | reserved | msg type |
  16292. * |--------------------------------------------------------------|
  16293. * | type-specific stats info |
  16294. * | (see htt_stats.h) |
  16295. * |--------------------------------------------------------------|
  16296. * Header fields:
  16297. * - MSG_TYPE
  16298. * Bits 7:0
  16299. * Purpose: Identifies this as a streaming statistics upload indication
  16300. * message.
  16301. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16302. */
  16303. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16304. typedef enum {
  16305. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16306. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16307. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16308. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16309. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16310. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16311. /* Reserved from 128 - 255 for target internal use.*/
  16312. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16313. } HTT_PEER_TYPE;
  16314. /** macro to convert MAC address from char array to HTT word format */
  16315. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16316. (phtt_mac_addr)->mac_addr31to0 = \
  16317. (((c_macaddr)[0] << 0) | \
  16318. ((c_macaddr)[1] << 8) | \
  16319. ((c_macaddr)[2] << 16) | \
  16320. ((c_macaddr)[3] << 24)); \
  16321. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16322. } while (0)
  16323. /**
  16324. * @brief target -> host monitor mac header indication message
  16325. *
  16326. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16327. *
  16328. * @details
  16329. * The following diagram shows the format of the monitor mac header message
  16330. * sent from the target to the host.
  16331. * This message is primarily sent when promiscuous rx mode is enabled.
  16332. * One message is sent per rx PPDU.
  16333. *
  16334. * |31 24|23 16|15 8|7 0|
  16335. * |-------------------------------------------------------------|
  16336. * | peer_id | reserved0 | msg_type |
  16337. * |-------------------------------------------------------------|
  16338. * | reserved1 | num_mpdu |
  16339. * |-------------------------------------------------------------|
  16340. * | struct hw_rx_desc |
  16341. * | (see wal_rx_desc.h) |
  16342. * |-------------------------------------------------------------|
  16343. * | struct ieee80211_frame_addr4 |
  16344. * | (see ieee80211_defs.h) |
  16345. * |-------------------------------------------------------------|
  16346. * | struct ieee80211_frame_addr4 |
  16347. * | (see ieee80211_defs.h) |
  16348. * |-------------------------------------------------------------|
  16349. * | ...... |
  16350. * |-------------------------------------------------------------|
  16351. *
  16352. * Header fields:
  16353. * - msg_type
  16354. * Bits 7:0
  16355. * Purpose: Identifies this is a monitor mac header indication message.
  16356. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16357. * - peer_id
  16358. * Bits 31:16
  16359. * Purpose: Software peer id given by host during association,
  16360. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16361. * for rx PPDUs received from unassociated peers.
  16362. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16363. * - num_mpdu
  16364. * Bits 15:0
  16365. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16366. * delivered within the message.
  16367. * Value: 1 to 32
  16368. * num_mpdu is limited to a maximum value of 32, due to buffer
  16369. * size limits. For PPDUs with more than 32 MPDUs, only the
  16370. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16371. * the PPDU will be provided.
  16372. */
  16373. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16374. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16375. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16376. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16377. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16378. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16379. do { \
  16380. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16381. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16382. } while (0)
  16383. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16384. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16385. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16386. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16387. do { \
  16388. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16389. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16390. } while (0)
  16391. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16392. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16393. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16394. /**
  16395. * @brief target -> host flow pool resize Message
  16396. *
  16397. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16398. *
  16399. * @details
  16400. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16401. * the flow pool associated with the specified ID is resized
  16402. *
  16403. * The message would appear as follows:
  16404. *
  16405. * |31 16|15 8|7 0|
  16406. * |---------------------------------+----------------+----------------|
  16407. * | reserved0 | Msg type |
  16408. * |-------------------------------------------------------------------|
  16409. * | flow pool new size | flow pool ID |
  16410. * |-------------------------------------------------------------------|
  16411. *
  16412. * The message is interpreted as follows:
  16413. * b'0:7 - msg_type: This will be set to 0x21
  16414. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16415. *
  16416. * b'0:15 - flow pool ID: Existing flow pool ID
  16417. *
  16418. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16419. *
  16420. */
  16421. PREPACK struct htt_flow_pool_resize_t {
  16422. A_UINT32 msg_type:8,
  16423. reserved0:24;
  16424. A_UINT32 flow_pool_id:16,
  16425. flow_pool_new_size:16;
  16426. } POSTPACK;
  16427. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16428. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16429. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16430. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16431. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16432. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16433. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16434. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16435. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16436. do { \
  16437. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16438. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16439. } while (0)
  16440. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16441. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16442. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16443. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16444. do { \
  16445. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16446. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16447. } while (0)
  16448. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16449. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16450. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16451. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16452. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16453. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16454. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16455. /*
  16456. * The read and write indices point to the data within the host buffer.
  16457. * Because the first 4 bytes of the host buffer is used for the read index and
  16458. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16459. * The read index and write index are the byte offsets from the base of the
  16460. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16461. * Refer the ASCII text picture below.
  16462. */
  16463. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16464. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16465. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16466. /*
  16467. ***************************************************************************
  16468. *
  16469. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16470. *
  16471. ***************************************************************************
  16472. *
  16473. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16474. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16475. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16476. * written into the Host memory region mentioned below.
  16477. *
  16478. * Read index is updated by the Host. At any point of time, the read index will
  16479. * indicate the index that will next be read by the Host. The read index is
  16480. * in units of bytes offset from the base of the meta-data buffer.
  16481. *
  16482. * Write index is updated by the FW. At any point of time, the write index will
  16483. * indicate from where the FW can start writing any new data. The write index is
  16484. * in units of bytes offset from the base of the meta-data buffer.
  16485. *
  16486. * If the Host is not fast enough in reading the CFR data, any new capture data
  16487. * would be dropped if there is no space left to write the new captures.
  16488. *
  16489. * The last 4 bytes of the memory region will have the magic pattern
  16490. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16491. * not overrun the host buffer.
  16492. *
  16493. * ,--------------------. read and write indices store the
  16494. * | | byte offset from the base of the
  16495. * | ,--------+--------. meta-data buffer to the next
  16496. * | | | | location within the data buffer
  16497. * | | v v that will be read / written
  16498. * ************************************************************************
  16499. * * Read * Write * * Magic *
  16500. * * index * index * CFR data1 ...... CFR data N * pattern *
  16501. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16502. * ************************************************************************
  16503. * |<---------- data buffer ---------->|
  16504. *
  16505. * |<----------------- meta-data buffer allocated in Host ----------------|
  16506. *
  16507. * Note:
  16508. * - Considering the 4 bytes needed to store the Read index (R) and the
  16509. * Write index (W), the initial value is as follows:
  16510. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16511. * - Buffer empty condition:
  16512. * R = W
  16513. *
  16514. * Regarding CFR data format:
  16515. * --------------------------
  16516. *
  16517. * Each CFR tone is stored in HW as 16-bits with the following format:
  16518. * {bits[15:12], bits[11:6], bits[5:0]} =
  16519. * {unsigned exponent (4 bits),
  16520. * signed mantissa_real (6 bits),
  16521. * signed mantissa_imag (6 bits)}
  16522. *
  16523. * CFR_real = mantissa_real * 2^(exponent-5)
  16524. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16525. *
  16526. *
  16527. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16528. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16529. *
  16530. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16531. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16532. * .
  16533. * .
  16534. * .
  16535. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16536. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16537. */
  16538. /* Bandwidth of peer CFR captures */
  16539. typedef enum {
  16540. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16541. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16542. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16543. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16544. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16545. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16546. } HTT_PEER_CFR_CAPTURE_BW;
  16547. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16548. * was captured
  16549. */
  16550. typedef enum {
  16551. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16552. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16553. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16554. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16555. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16556. } HTT_PEER_CFR_CAPTURE_MODE;
  16557. typedef enum {
  16558. /* This message type is currently used for the below purpose:
  16559. *
  16560. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16561. * wmi_peer_cfr_capture_cmd.
  16562. * If payload_present bit is set to 0 then the associated memory region
  16563. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16564. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16565. * message; the CFR dump will be present at the end of the message,
  16566. * after the chan_phy_mode.
  16567. */
  16568. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16569. /* Always keep this last */
  16570. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16571. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16572. /**
  16573. * @brief target -> host CFR dump completion indication message definition
  16574. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16575. *
  16576. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16577. *
  16578. * @details
  16579. * The following diagram shows the format of the Channel Frequency Response
  16580. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16581. * the channel capture of a peer is copied by Firmware into the Host memory
  16582. *
  16583. * **************************************************************************
  16584. *
  16585. * Message format when the CFR capture message type is
  16586. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16587. *
  16588. * **************************************************************************
  16589. *
  16590. * |31 16|15 |8|7 0|
  16591. * |----------------------------------------------------------------|
  16592. * header: | reserved |P| msg_type |
  16593. * word 0 | | | |
  16594. * |----------------------------------------------------------------|
  16595. * payload: | cfr_capture_msg_type |
  16596. * word 1 | |
  16597. * |----------------------------------------------------------------|
  16598. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16599. * word 2 | | | | | | | | |
  16600. * |----------------------------------------------------------------|
  16601. * | mac_addr31to0 |
  16602. * word 3 | |
  16603. * |----------------------------------------------------------------|
  16604. * | unused / reserved | mac_addr47to32 |
  16605. * word 4 | | |
  16606. * |----------------------------------------------------------------|
  16607. * | index |
  16608. * word 5 | |
  16609. * |----------------------------------------------------------------|
  16610. * | length |
  16611. * word 6 | |
  16612. * |----------------------------------------------------------------|
  16613. * | timestamp |
  16614. * word 7 | |
  16615. * |----------------------------------------------------------------|
  16616. * | counter |
  16617. * word 8 | |
  16618. * |----------------------------------------------------------------|
  16619. * | chan_mhz |
  16620. * word 9 | |
  16621. * |----------------------------------------------------------------|
  16622. * | band_center_freq1 |
  16623. * word 10 | |
  16624. * |----------------------------------------------------------------|
  16625. * | band_center_freq2 |
  16626. * word 11 | |
  16627. * |----------------------------------------------------------------|
  16628. * | chan_phy_mode |
  16629. * word 12 | |
  16630. * |----------------------------------------------------------------|
  16631. * where,
  16632. * P - payload present bit (payload_present explained below)
  16633. * req_id - memory request id (mem_req_id explained below)
  16634. * S - status field (status explained below)
  16635. * capbw - capture bandwidth (capture_bw explained below)
  16636. * mode - mode of capture (mode explained below)
  16637. * sts - space time streams (sts_count explained below)
  16638. * chbw - channel bandwidth (channel_bw explained below)
  16639. * captype - capture type (cap_type explained below)
  16640. *
  16641. * The following field definitions describe the format of the CFR dump
  16642. * completion indication sent from the target to the host
  16643. *
  16644. * Header fields:
  16645. *
  16646. * Word 0
  16647. * - msg_type
  16648. * Bits 7:0
  16649. * Purpose: Identifies this as CFR TX completion indication
  16650. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  16651. * - payload_present
  16652. * Bit 8
  16653. * Purpose: Identifies how CFR data is sent to host
  16654. * Value: 0 - If CFR Payload is written to host memory
  16655. * 1 - If CFR Payload is sent as part of HTT message
  16656. * (This is the requirement for SDIO/USB where it is
  16657. * not possible to write CFR data to host memory)
  16658. * - reserved
  16659. * Bits 31:9
  16660. * Purpose: Reserved
  16661. * Value: 0
  16662. *
  16663. * Payload fields:
  16664. *
  16665. * Word 1
  16666. * - cfr_capture_msg_type
  16667. * Bits 31:0
  16668. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  16669. * to specify the format used for the remainder of the message
  16670. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16671. * (currently only MSG_TYPE_1 is defined)
  16672. *
  16673. * Word 2
  16674. * - mem_req_id
  16675. * Bits 6:0
  16676. * Purpose: Contain the mem request id of the region where the CFR capture
  16677. * has been stored - of type WMI_HOST_MEM_REQ_ID
  16678. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  16679. this value is invalid)
  16680. * - status
  16681. * Bit 7
  16682. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  16683. * Value: 1 (True) - Successful; 0 (False) - Not successful
  16684. * - capture_bw
  16685. * Bits 10:8
  16686. * Purpose: Carry the bandwidth of the CFR capture
  16687. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  16688. * - mode
  16689. * Bits 13:11
  16690. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  16691. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  16692. * - sts_count
  16693. * Bits 16:14
  16694. * Purpose: Carry the number of space time streams
  16695. * Value: Number of space time streams
  16696. * - channel_bw
  16697. * Bits 19:17
  16698. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  16699. * measurement
  16700. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  16701. * - cap_type
  16702. * Bits 23:20
  16703. * Purpose: Carry the type of the capture
  16704. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  16705. * - vdev_id
  16706. * Bits 31:24
  16707. * Purpose: Carry the virtual device id
  16708. * Value: vdev ID
  16709. *
  16710. * Word 3
  16711. * - mac_addr31to0
  16712. * Bits 31:0
  16713. * Purpose: Contain the bits 31:0 of the peer MAC address
  16714. * Value: Bits 31:0 of the peer MAC address
  16715. *
  16716. * Word 4
  16717. * - mac_addr47to32
  16718. * Bits 15:0
  16719. * Purpose: Contain the bits 47:32 of the peer MAC address
  16720. * Value: Bits 47:32 of the peer MAC address
  16721. *
  16722. * Word 5
  16723. * - index
  16724. * Bits 31:0
  16725. * Purpose: Contain the index at which this CFR dump was written in the Host
  16726. * allocated memory. This index is the number of bytes from the base address.
  16727. * Value: Index position
  16728. *
  16729. * Word 6
  16730. * - length
  16731. * Bits 31:0
  16732. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  16733. * Value: Length of the CFR capture of the peer
  16734. *
  16735. * Word 7
  16736. * - timestamp
  16737. * Bits 31:0
  16738. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  16739. * clock used for this timestamp is private to the target and not visible to
  16740. * the host i.e., Host can interpret only the relative timestamp deltas from
  16741. * one message to the next, but can't interpret the absolute timestamp from a
  16742. * single message.
  16743. * Value: Timestamp in microseconds
  16744. *
  16745. * Word 8
  16746. * - counter
  16747. * Bits 31:0
  16748. * Purpose: Carry the count of the current CFR capture from FW. This is
  16749. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  16750. * in host memory)
  16751. * Value: Count of the current CFR capture
  16752. *
  16753. * Word 9
  16754. * - chan_mhz
  16755. * Bits 31:0
  16756. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  16757. * Value: Primary 20 channel frequency
  16758. *
  16759. * Word 10
  16760. * - band_center_freq1
  16761. * Bits 31:0
  16762. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  16763. * Value: Center frequency 1 in MHz
  16764. *
  16765. * Word 11
  16766. * - band_center_freq2
  16767. * Bits 31:0
  16768. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  16769. * the VDEV
  16770. * 80plus80 mode
  16771. * Value: Center frequency 2 in MHz
  16772. *
  16773. * Word 12
  16774. * - chan_phy_mode
  16775. * Bits 31:0
  16776. * Purpose: Carry the phy mode of the channel, of the VDEV
  16777. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  16778. */
  16779. PREPACK struct htt_cfr_dump_ind_type_1 {
  16780. A_UINT32 mem_req_id:7,
  16781. status:1,
  16782. capture_bw:3,
  16783. mode:3,
  16784. sts_count:3,
  16785. channel_bw:3,
  16786. cap_type:4,
  16787. vdev_id:8;
  16788. htt_mac_addr addr;
  16789. A_UINT32 index;
  16790. A_UINT32 length;
  16791. A_UINT32 timestamp;
  16792. A_UINT32 counter;
  16793. struct htt_chan_change_msg chan;
  16794. } POSTPACK;
  16795. PREPACK struct htt_cfr_dump_compl_ind {
  16796. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  16797. union {
  16798. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  16799. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  16800. /* If there is a need to change the memory layout and its associated
  16801. * HTT indication format, a new CFR capture message type can be
  16802. * introduced and added into this union.
  16803. */
  16804. };
  16805. } POSTPACK;
  16806. /*
  16807. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  16808. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16809. */
  16810. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  16811. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  16812. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  16813. do { \
  16814. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  16815. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  16816. } while(0)
  16817. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  16818. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  16819. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  16820. /*
  16821. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  16822. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16823. */
  16824. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  16825. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  16826. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  16827. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  16828. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  16829. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  16830. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  16831. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  16832. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  16833. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  16834. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  16835. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  16836. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  16837. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  16838. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  16839. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  16840. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  16841. do { \
  16842. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  16843. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  16844. } while (0)
  16845. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  16846. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  16847. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  16848. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  16849. do { \
  16850. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  16851. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  16852. } while (0)
  16853. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  16854. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  16855. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  16856. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  16857. do { \
  16858. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  16859. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  16860. } while (0)
  16861. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  16862. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  16863. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  16864. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  16865. do { \
  16866. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  16867. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  16868. } while (0)
  16869. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  16870. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  16871. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  16872. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  16873. do { \
  16874. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  16875. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  16876. } while (0)
  16877. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  16878. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  16879. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  16880. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  16881. do { \
  16882. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  16883. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  16884. } while (0)
  16885. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  16886. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  16887. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  16888. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  16889. do { \
  16890. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  16891. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  16892. } while (0)
  16893. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  16894. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  16895. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  16896. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  16897. do { \
  16898. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  16899. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  16900. } while (0)
  16901. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  16902. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  16903. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  16904. /**
  16905. * @brief target -> host peer (PPDU) stats message
  16906. *
  16907. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  16908. *
  16909. * @details
  16910. * This message is generated by FW when FW is sending stats to host
  16911. * about one or more PPDUs that the FW has transmitted to one or more peers.
  16912. * This message is sent autonomously by the target rather than upon request
  16913. * by the host.
  16914. * The following field definitions describe the format of the HTT target
  16915. * to host peer stats indication message.
  16916. *
  16917. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  16918. * or more PPDU stats records.
  16919. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  16920. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  16921. * then the message would start with the
  16922. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  16923. * below.
  16924. *
  16925. * |31 16|15|14|13 11|10 9|8|7 0|
  16926. * |-------------------------------------------------------------|
  16927. * | reserved |MSG_TYPE |
  16928. * |-------------------------------------------------------------|
  16929. * rec 0 | TLV header |
  16930. * rec 0 |-------------------------------------------------------------|
  16931. * rec 0 | ppdu successful bytes |
  16932. * rec 0 |-------------------------------------------------------------|
  16933. * rec 0 | ppdu retry bytes |
  16934. * rec 0 |-------------------------------------------------------------|
  16935. * rec 0 | ppdu failed bytes |
  16936. * rec 0 |-------------------------------------------------------------|
  16937. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  16938. * rec 0 |-------------------------------------------------------------|
  16939. * rec 0 | retried MSDUs | successful MSDUs |
  16940. * rec 0 |-------------------------------------------------------------|
  16941. * rec 0 | TX duration | failed MSDUs |
  16942. * rec 0 |-------------------------------------------------------------|
  16943. * ...
  16944. * |-------------------------------------------------------------|
  16945. * rec N | TLV header |
  16946. * rec N |-------------------------------------------------------------|
  16947. * rec N | ppdu successful bytes |
  16948. * rec N |-------------------------------------------------------------|
  16949. * rec N | ppdu retry bytes |
  16950. * rec N |-------------------------------------------------------------|
  16951. * rec N | ppdu failed bytes |
  16952. * rec N |-------------------------------------------------------------|
  16953. * rec N | peer id | S|SG| BW | BA |A|rate code|
  16954. * rec N |-------------------------------------------------------------|
  16955. * rec N | retried MSDUs | successful MSDUs |
  16956. * rec N |-------------------------------------------------------------|
  16957. * rec N | TX duration | failed MSDUs |
  16958. * rec N |-------------------------------------------------------------|
  16959. *
  16960. * where:
  16961. * A = is A-MPDU flag
  16962. * BA = block-ack failure flags
  16963. * BW = bandwidth spec
  16964. * SG = SGI enabled spec
  16965. * S = skipped rate ctrl
  16966. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  16967. *
  16968. * Header
  16969. * ------
  16970. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  16971. * dword0 - b'8:31 - reserved : Reserved for future use
  16972. *
  16973. * payload include below peer_stats information
  16974. * --------------------------------------------
  16975. * @TLV : HTT_PPDU_STATS_INFO_TLV
  16976. * @tx_success_bytes : total successful bytes in the PPDU.
  16977. * @tx_retry_bytes : total retried bytes in the PPDU.
  16978. * @tx_failed_bytes : total failed bytes in the PPDU.
  16979. * @tx_ratecode : rate code used for the PPDU.
  16980. * @is_ampdu : Indicates PPDU is AMPDU or not.
  16981. * @ba_ack_failed : BA/ACK failed for this PPDU
  16982. * b00 -> BA received
  16983. * b01 -> BA failed once
  16984. * b10 -> BA failed twice, when HW retry is enabled.
  16985. * @bw : BW
  16986. * b00 -> 20 MHz
  16987. * b01 -> 40 MHz
  16988. * b10 -> 80 MHz
  16989. * b11 -> 160 MHz (or 80+80)
  16990. * @sg : SGI enabled
  16991. * @s : skipped ratectrl
  16992. * @peer_id : peer id
  16993. * @tx_success_msdus : successful MSDUs
  16994. * @tx_retry_msdus : retried MSDUs
  16995. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  16996. * @tx_duration : Tx duration for the PPDU (microsecond units)
  16997. */
  16998. /**
  16999. * @brief target -> host backpressure event
  17000. *
  17001. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17002. *
  17003. * @details
  17004. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17005. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17006. * This message will only be sent if the backpressure condition has existed
  17007. * continuously for an initial period (100 ms).
  17008. * Repeat messages with updated information will be sent after each
  17009. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17010. * This message indicates the ring id along with current head and tail index
  17011. * locations (i.e. write and read indices).
  17012. * The backpressure time indicates the time in ms for which continuous
  17013. * backpressure has been observed in the ring.
  17014. *
  17015. * The message format is as follows:
  17016. *
  17017. * |31 24|23 16|15 8|7 0|
  17018. * |----------------+----------------+----------------+----------------|
  17019. * | ring_id | ring_type | pdev_id | msg_type |
  17020. * |-------------------------------------------------------------------|
  17021. * | tail_idx | head_idx |
  17022. * |-------------------------------------------------------------------|
  17023. * | backpressure_time_ms |
  17024. * |-------------------------------------------------------------------|
  17025. *
  17026. * The message is interpreted as follows:
  17027. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17028. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17029. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17030. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17031. * the msg is for LMAC ring.
  17032. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17033. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17034. * htt_backpressure_lmac_ring_id. This represents
  17035. * the ring id for which continuous backpressure
  17036. * is seen
  17037. *
  17038. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17039. * the ring indicated by the ring_id
  17040. *
  17041. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17042. * the ring indicated by the ring id
  17043. *
  17044. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17045. * backpressure has been seen in the ring
  17046. * indicated by the ring_id.
  17047. * Units = milliseconds
  17048. */
  17049. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17050. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17051. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17052. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17053. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17054. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17055. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17056. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17057. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17058. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17059. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17060. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17061. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17062. do { \
  17063. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17064. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17065. } while (0)
  17066. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17067. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17068. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17069. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17070. do { \
  17071. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17072. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17073. } while (0)
  17074. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17075. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17076. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17077. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17078. do { \
  17079. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17080. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17081. } while (0)
  17082. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17083. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17084. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17085. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17086. do { \
  17087. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17088. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17089. } while (0)
  17090. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17091. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17092. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17093. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17094. do { \
  17095. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17096. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17097. } while (0)
  17098. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17099. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17100. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17101. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17102. do { \
  17103. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17104. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17105. } while (0)
  17106. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17107. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17108. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17109. enum htt_backpressure_ring_type {
  17110. HTT_SW_RING_TYPE_UMAC,
  17111. HTT_SW_RING_TYPE_LMAC,
  17112. HTT_SW_RING_TYPE_MAX,
  17113. };
  17114. /* Ring id for which the message is sent to host */
  17115. enum htt_backpressure_umac_ringid {
  17116. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17117. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17118. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17119. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17120. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17121. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17122. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17123. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17124. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17125. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17126. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17127. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17128. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17129. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17130. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17131. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17132. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17133. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17134. HTT_SW_UMAC_RING_IDX_MAX,
  17135. };
  17136. enum htt_backpressure_lmac_ringid {
  17137. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17138. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17139. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17140. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17141. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17142. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17143. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17144. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17145. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17146. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17147. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17148. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17149. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17150. HTT_SW_LMAC_RING_IDX_MAX,
  17151. };
  17152. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17153. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17154. pdev_id: 8,
  17155. ring_type: 8, /* htt_backpressure_ring_type */
  17156. /*
  17157. * ring_id holds an enum value from either
  17158. * htt_backpressure_umac_ringid or
  17159. * htt_backpressure_lmac_ringid, based on
  17160. * the ring_type setting.
  17161. */
  17162. ring_id: 8;
  17163. A_UINT16 head_idx;
  17164. A_UINT16 tail_idx;
  17165. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17166. } POSTPACK;
  17167. /*
  17168. * Defines two 32 bit words that can be used by the target to indicate a per
  17169. * user RU allocation and rate information.
  17170. *
  17171. * This information is currently provided in the "sw_response_reference_ptr"
  17172. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17173. * "rx_ppdu_end_user_stats" TLV.
  17174. *
  17175. * VALID:
  17176. * The consumer of these words must explicitly check the valid bit,
  17177. * and only attempt interpretation of any of the remaining fields if
  17178. * the valid bit is set to 1.
  17179. *
  17180. * VERSION:
  17181. * The consumer of these words must also explicitly check the version bit,
  17182. * and only use the V0 definition if the VERSION field is set to 0.
  17183. *
  17184. * Version 1 is currently undefined, with the exception of the VALID and
  17185. * VERSION fields.
  17186. *
  17187. * Version 0:
  17188. *
  17189. * The fields below are duplicated per BW.
  17190. *
  17191. * The consumer must determine which BW field to use, based on the UL OFDMA
  17192. * PPDU BW indicated by HW.
  17193. *
  17194. * RU_START: RU26 start index for the user.
  17195. * Note that this is always using the RU26 index, regardless
  17196. * of the actual RU assigned to the user
  17197. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17198. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17199. *
  17200. * For example, 20MHz (the value in the top row is RU_START)
  17201. *
  17202. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17203. * RU Size 1 (52): | | | | | |
  17204. * RU Size 2 (106): | | | |
  17205. * RU Size 3 (242): | |
  17206. *
  17207. * RU_SIZE: Indicates the RU size, as defined by enum
  17208. * htt_ul_ofdma_user_info_ru_size.
  17209. *
  17210. * LDPC: LDPC enabled (if 0, BCC is used)
  17211. *
  17212. * DCM: DCM enabled
  17213. *
  17214. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17215. * |---------------------------------+--------------------------------|
  17216. * |Ver|Valid| FW internal |
  17217. * |---------------------------------+--------------------------------|
  17218. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17219. * |---------------------------------+--------------------------------|
  17220. */
  17221. enum htt_ul_ofdma_user_info_ru_size {
  17222. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17223. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17224. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17225. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17226. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17227. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17228. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17229. };
  17230. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17231. struct htt_ul_ofdma_user_info_v0 {
  17232. A_UINT32 word0;
  17233. A_UINT32 word1;
  17234. };
  17235. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17236. A_UINT32 w0_fw_rsvd:30; \
  17237. A_UINT32 w0_valid:1; \
  17238. A_UINT32 w0_version:1;
  17239. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17240. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17241. };
  17242. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17243. A_UINT32 w1_nss:3; \
  17244. A_UINT32 w1_mcs:4; \
  17245. A_UINT32 w1_ldpc:1; \
  17246. A_UINT32 w1_dcm:1; \
  17247. A_UINT32 w1_ru_start:7; \
  17248. A_UINT32 w1_ru_size:3; \
  17249. A_UINT32 w1_trig_type:4; \
  17250. A_UINT32 w1_unused:9;
  17251. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17252. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17253. };
  17254. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17255. A_UINT32 w0_fw_rsvd:27; \
  17256. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  17257. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17258. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17259. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17260. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17261. };
  17262. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17263. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17264. A_UINT32 w1_trig_type:4; \
  17265. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17266. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17267. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17268. };
  17269. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17270. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17271. union {
  17272. A_UINT32 word0;
  17273. struct {
  17274. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17275. };
  17276. };
  17277. union {
  17278. A_UINT32 word1;
  17279. struct {
  17280. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17281. };
  17282. };
  17283. } POSTPACK;
  17284. /*
  17285. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17286. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17287. * this should be picked.
  17288. */
  17289. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17290. union {
  17291. A_UINT32 word0;
  17292. struct {
  17293. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17294. };
  17295. };
  17296. union {
  17297. A_UINT32 word1;
  17298. struct {
  17299. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17300. };
  17301. };
  17302. } POSTPACK;
  17303. enum HTT_UL_OFDMA_TRIG_TYPE {
  17304. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17305. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17306. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17307. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17308. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17309. };
  17310. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17311. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17312. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17313. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17314. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17315. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17316. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17317. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17318. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17319. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17320. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17321. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17322. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17323. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17324. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17325. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17326. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17327. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17328. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17329. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17330. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17331. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17332. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17333. /*--- word 0 ---*/
  17334. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17335. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17336. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17337. do { \
  17338. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17339. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17340. } while (0)
  17341. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17342. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17343. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17344. do { \
  17345. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17346. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17347. } while (0)
  17348. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17349. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17350. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17351. do { \
  17352. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17353. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17354. } while (0)
  17355. /*--- word 1 ---*/
  17356. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17357. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17358. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17359. do { \
  17360. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17361. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17362. } while (0)
  17363. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17364. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17365. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17366. do { \
  17367. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17368. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17369. } while (0)
  17370. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17371. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17372. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17373. do { \
  17374. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17375. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17376. } while (0)
  17377. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17378. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17379. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17380. do { \
  17381. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17382. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17383. } while (0)
  17384. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17385. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17386. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17387. do { \
  17388. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17389. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17390. } while (0)
  17391. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17392. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17393. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17394. do { \
  17395. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17396. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17397. } while (0)
  17398. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17399. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17400. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17401. do { \
  17402. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17403. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17404. } while (0)
  17405. /**
  17406. * @brief target -> host channel calibration data message
  17407. *
  17408. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17409. *
  17410. * @brief host -> target channel calibration data message
  17411. *
  17412. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17413. *
  17414. * @details
  17415. * The following field definitions describe the format of the channel
  17416. * calibration data message sent from the target to the host when
  17417. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17418. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17419. * The message is defined as htt_chan_caldata_msg followed by a variable
  17420. * number of 32-bit character values.
  17421. *
  17422. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17423. * |------------------------------------------------------------------|
  17424. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17425. * |------------------------------------------------------------------|
  17426. * | payload size | mhz |
  17427. * |------------------------------------------------------------------|
  17428. * | center frequency 2 | center frequency 1 |
  17429. * |------------------------------------------------------------------|
  17430. * | check sum |
  17431. * |------------------------------------------------------------------|
  17432. * | payload |
  17433. * |------------------------------------------------------------------|
  17434. * message info field:
  17435. * - MSG_TYPE
  17436. * Bits 7:0
  17437. * Purpose: identifies this as a channel calibration data message
  17438. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17439. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17440. * - SUB_TYPE
  17441. * Bits 11:8
  17442. * Purpose: T2H: indicates whether target is providing chan cal data
  17443. * to the host to store, or requesting that the host
  17444. * download previously-stored data.
  17445. * H2T: indicates whether the host is providing the requested
  17446. * channel cal data, or if it is rejecting the data
  17447. * request because it does not have the requested data.
  17448. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17449. * - CHKSUM_VALID
  17450. * Bit 12
  17451. * Purpose: indicates if the checksum field is valid
  17452. * value:
  17453. * - FRAG
  17454. * Bit 19:16
  17455. * Purpose: indicates the fragment index for message
  17456. * value: 0 for first fragment, 1 for second fragment, ...
  17457. * - APPEND
  17458. * Bit 20
  17459. * Purpose: indicates if this is the last fragment
  17460. * value: 0 = final fragment, 1 = more fragments will be appended
  17461. *
  17462. * channel and payload size field
  17463. * - MHZ
  17464. * Bits 15:0
  17465. * Purpose: indicates the channel primary frequency
  17466. * Value:
  17467. * - PAYLOAD_SIZE
  17468. * Bits 31:16
  17469. * Purpose: indicates the bytes of calibration data in payload
  17470. * Value:
  17471. *
  17472. * center frequency field
  17473. * - CENTER FREQUENCY 1
  17474. * Bits 15:0
  17475. * Purpose: indicates the channel center frequency
  17476. * Value: channel center frequency, in MHz units
  17477. * - CENTER FREQUENCY 2
  17478. * Bits 31:16
  17479. * Purpose: indicates the secondary channel center frequency,
  17480. * only for 11acvht 80plus80 mode
  17481. * Value: secondary channel center frequency, in MHz units, if applicable
  17482. *
  17483. * checksum field
  17484. * - CHECK_SUM
  17485. * Bits 31:0
  17486. * Purpose: check the payload data, it is just for this fragment.
  17487. * This is intended for the target to check that the channel
  17488. * calibration data returned by the host is the unmodified data
  17489. * that was previously provided to the host by the target.
  17490. * value: checksum of fragment payload
  17491. */
  17492. PREPACK struct htt_chan_caldata_msg {
  17493. /* DWORD 0: message info */
  17494. A_UINT32
  17495. msg_type: 8,
  17496. sub_type: 4 ,
  17497. chksum_valid: 1, /** 1:valid, 0:invalid */
  17498. reserved1: 3,
  17499. frag_idx: 4, /** fragment index for calibration data */
  17500. appending: 1, /** 0: no fragment appending,
  17501. * 1: extra fragment appending */
  17502. reserved2: 11;
  17503. /* DWORD 1: channel and payload size */
  17504. A_UINT32
  17505. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17506. payload_size: 16; /** unit: bytes */
  17507. /* DWORD 2: center frequency */
  17508. A_UINT32
  17509. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17510. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17511. * valid only for 11acvht 80plus80 mode */
  17512. /* DWORD 3: check sum */
  17513. A_UINT32 chksum;
  17514. /* variable length for calibration data */
  17515. A_UINT32 payload[1/* or more */];
  17516. } POSTPACK;
  17517. /* T2H SUBTYPE */
  17518. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17519. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17520. /* H2T SUBTYPE */
  17521. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17522. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17523. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17524. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17525. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17526. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17527. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17528. do { \
  17529. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17530. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17531. } while (0)
  17532. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17533. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17534. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17535. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17536. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17537. do { \
  17538. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17539. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17540. } while (0)
  17541. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17542. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17543. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17544. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17545. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17546. do { \
  17547. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17548. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17549. } while (0)
  17550. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17551. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17552. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17553. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17554. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17555. do { \
  17556. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17557. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17558. } while (0)
  17559. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17560. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17561. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17562. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17563. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17564. do { \
  17565. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17566. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17567. } while (0)
  17568. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17569. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17570. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17571. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17572. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17573. do { \
  17574. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17575. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17576. } while (0)
  17577. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17578. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17579. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17580. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17581. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17582. do { \
  17583. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17584. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17585. } while (0)
  17586. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17587. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17588. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17589. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17590. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17591. do { \
  17592. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17593. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17594. } while (0)
  17595. /**
  17596. * @brief target -> host FSE CMEM based send
  17597. *
  17598. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17599. *
  17600. * @details
  17601. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17602. * FSE placement in CMEM is enabled.
  17603. *
  17604. * This message sends the non-secure CMEM base address.
  17605. * It will be sent to host in response to message
  17606. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17607. * The message would appear as follows:
  17608. *
  17609. * |31 24|23 16|15 8|7 0|
  17610. * |----------------+----------------+----------------+----------------|
  17611. * | reserved | num_entries | msg_type |
  17612. * |----------------+----------------+----------------+----------------|
  17613. * | base_address_lo |
  17614. * |----------------+----------------+----------------+----------------|
  17615. * | base_address_hi |
  17616. * |-------------------------------------------------------------------|
  17617. *
  17618. * The message is interpreted as follows:
  17619. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  17620. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  17621. * b'8:15 - number_entries: Indicated the number of entries
  17622. * programmed.
  17623. * b'16:31 - reserved.
  17624. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  17625. * CMEM base address
  17626. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  17627. * CMEM base address
  17628. */
  17629. PREPACK struct htt_cmem_base_send_t {
  17630. A_UINT32 msg_type: 8,
  17631. num_entries: 8,
  17632. reserved: 16;
  17633. A_UINT32 base_address_lo;
  17634. A_UINT32 base_address_hi;
  17635. } POSTPACK;
  17636. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  17637. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  17638. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  17639. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  17640. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  17641. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  17642. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  17643. do { \
  17644. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  17645. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  17646. } while (0)
  17647. /**
  17648. * @brief - HTT PPDU ID format
  17649. *
  17650. * @details
  17651. * The following field definitions describe the format of the PPDU ID.
  17652. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  17653. *
  17654. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  17655. * +--------------------------------------------------------------------------
  17656. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  17657. * +--------------------------------------------------------------------------
  17658. *
  17659. * sch id :Schedule command id
  17660. * Bits [11 : 0] : monotonically increasing counter to track the
  17661. * PPDU posted to a specific transmit queue.
  17662. *
  17663. * hwq_id: Hardware Queue ID.
  17664. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  17665. *
  17666. * mac_id: MAC ID
  17667. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  17668. *
  17669. * seq_idx: Sequence index.
  17670. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  17671. * a particular TXOP.
  17672. *
  17673. * tqm_cmd: HWSCH/TQM flag.
  17674. * Bit [23] : Always set to 0.
  17675. *
  17676. * seq_cmd_type: Sequence command type.
  17677. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  17678. * Refer to enum HTT_STATS_FTYPE for values.
  17679. */
  17680. PREPACK struct htt_ppdu_id {
  17681. A_UINT32
  17682. sch_id: 12,
  17683. hwq_id: 5,
  17684. mac_id: 2,
  17685. seq_idx: 2,
  17686. reserved1: 2,
  17687. tqm_cmd: 1,
  17688. seq_cmd_type: 6,
  17689. reserved2: 2;
  17690. } POSTPACK;
  17691. #define HTT_PPDU_ID_SCH_ID_S 0
  17692. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  17693. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  17694. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  17695. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  17696. do { \
  17697. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  17698. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  17699. } while (0)
  17700. #define HTT_PPDU_ID_HWQ_ID_S 12
  17701. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  17702. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  17703. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  17704. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  17705. do { \
  17706. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  17707. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  17708. } while (0)
  17709. #define HTT_PPDU_ID_MAC_ID_S 17
  17710. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  17711. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  17712. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  17713. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  17714. do { \
  17715. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  17716. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  17717. } while (0)
  17718. #define HTT_PPDU_ID_SEQ_IDX_S 19
  17719. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  17720. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  17721. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  17722. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  17723. do { \
  17724. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  17725. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  17726. } while (0)
  17727. #define HTT_PPDU_ID_TQM_CMD_S 23
  17728. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  17729. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  17730. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  17731. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  17732. do { \
  17733. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  17734. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  17735. } while (0)
  17736. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  17737. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  17738. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  17739. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  17740. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  17741. do { \
  17742. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  17743. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  17744. } while (0)
  17745. /**
  17746. * @brief target -> RX PEER METADATA V0 format
  17747. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17748. * message from target, and will confirm to the target which peer metadata
  17749. * version to use in the wmi_init message.
  17750. *
  17751. * The following diagram shows the format of the RX PEER METADATA.
  17752. *
  17753. * |31 24|23 16|15 8|7 0|
  17754. * |-----------------------------------------------------------------------|
  17755. * | Reserved | VDEV ID | PEER ID |
  17756. * |-----------------------------------------------------------------------|
  17757. */
  17758. PREPACK struct htt_rx_peer_metadata_v0 {
  17759. A_UINT32
  17760. peer_id: 16,
  17761. vdev_id: 8,
  17762. reserved1: 8;
  17763. } POSTPACK;
  17764. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  17765. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  17766. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  17767. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  17768. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  17769. do { \
  17770. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  17771. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  17772. } while (0)
  17773. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  17774. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  17775. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  17776. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  17777. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  17778. do { \
  17779. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  17780. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  17781. } while (0)
  17782. /**
  17783. * @brief target -> RX PEER METADATA V1 format
  17784. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17785. * message from target, and will confirm to the target which peer metadata
  17786. * version to use in the wmi_init message.
  17787. *
  17788. * The following diagram shows the format of the RX PEER METADATA V1 format.
  17789. *
  17790. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  17791. * |---------------------------------------------------------------------------|
  17792. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  17793. * |---------------------------------------------------------------------------|
  17794. */
  17795. PREPACK struct htt_rx_peer_metadata_v1 {
  17796. A_UINT32
  17797. peer_id: 13,
  17798. ml_peer_valid: 1,
  17799. logical_link_id: 2,
  17800. vdev_id: 8,
  17801. lmac_id: 2,
  17802. chip_id: 3,
  17803. reserved2: 3;
  17804. } POSTPACK;
  17805. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  17806. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  17807. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  17808. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  17809. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  17810. do { \
  17811. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  17812. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  17813. } while (0)
  17814. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  17815. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  17816. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  17817. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  17818. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  17819. do { \
  17820. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  17821. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  17822. } while (0)
  17823. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  17824. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  17825. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  17826. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  17827. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  17828. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  17829. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  17830. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  17831. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  17832. do { \
  17833. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  17834. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  17835. } while (0)
  17836. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  17837. do { \
  17838. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  17839. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  17840. } while (0)
  17841. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  17842. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  17843. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  17844. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  17845. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  17846. do { \
  17847. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  17848. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  17849. } while (0)
  17850. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  17851. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  17852. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  17853. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  17854. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  17855. do { \
  17856. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  17857. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  17858. } while (0)
  17859. /**
  17860. * @brief target -> RX PEER METADATA V1A format
  17861. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17862. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17863. * and will confirm to the target which peer metadata version to use in the
  17864. * wmi_init message.
  17865. *
  17866. * The following diagram shows the format of the RX PEER METADATA V1A format.
  17867. *
  17868. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17869. * |-------------------------------------------------------------------|
  17870. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17871. * |-------------------------------------------------------------------|
  17872. */
  17873. PREPACK struct htt_rx_peer_metadata_v1a {
  17874. A_UINT32
  17875. peer_id: 13,
  17876. ml_peer_valid: 1,
  17877. vdev_id: 8,
  17878. logical_link_id: 4,
  17879. chip_id: 3,
  17880. reserved2: 3;
  17881. } POSTPACK;
  17882. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  17883. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  17884. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  17885. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  17886. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  17887. do { \
  17888. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  17889. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  17890. } while (0)
  17891. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  17892. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  17893. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  17894. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  17895. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  17896. do { \
  17897. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  17898. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  17899. } while (0)
  17900. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  17901. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  17902. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  17903. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  17904. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  17905. do { \
  17906. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  17907. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  17908. } while (0)
  17909. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  17910. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  17911. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  17912. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  17913. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  17914. do { \
  17915. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  17916. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  17917. } while (0)
  17918. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  17919. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  17920. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  17921. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  17922. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  17923. do { \
  17924. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  17925. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  17926. } while (0)
  17927. /**
  17928. * @brief target -> RX PEER METADATA V1B format
  17929. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17930. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17931. * and will confirm to the target which peer metadata version to use in the
  17932. * wmi_init message.
  17933. *
  17934. * The following diagram shows the format of the RX PEER METADATA V1B format.
  17935. *
  17936. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17937. * |--------------------------------------------------------------|
  17938. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17939. * |--------------------------------------------------------------|
  17940. */
  17941. PREPACK struct htt_rx_peer_metadata_v1b {
  17942. A_UINT32
  17943. peer_id: 13,
  17944. ml_peer_valid: 1,
  17945. vdev_id: 8,
  17946. hw_link_id: 4,
  17947. chip_id: 3,
  17948. reserved2: 3;
  17949. } POSTPACK;
  17950. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  17951. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  17952. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  17953. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  17954. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  17955. do { \
  17956. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  17957. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  17958. } while (0)
  17959. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  17960. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  17961. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  17962. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  17963. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  17964. do { \
  17965. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  17966. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  17967. } while (0)
  17968. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  17969. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  17970. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  17971. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  17972. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  17973. do { \
  17974. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  17975. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  17976. } while (0)
  17977. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  17978. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  17979. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  17980. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  17981. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  17982. do { \
  17983. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  17984. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  17985. } while (0)
  17986. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  17987. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  17988. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  17989. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  17990. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  17991. do { \
  17992. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  17993. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  17994. } while (0)
  17995. /* generic variables for masks and shifts for various fields */
  17996. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  17997. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  17998. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  17999. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18000. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18001. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18002. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18003. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18004. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18005. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18006. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18007. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18008. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18009. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18010. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18011. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18012. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18013. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18014. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18015. /*
  18016. * In some systems, the host SW wants to specify priorities between
  18017. * different MSDU / flow queues within the same peer-TID.
  18018. * The below enums are used for the host to identify to the target
  18019. * which MSDU queue's priority it wants to adjust.
  18020. */
  18021. /*
  18022. * The MSDUQ index describe index of TCL HW, where each index is
  18023. * used for queuing particular types of MSDUs.
  18024. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18025. */
  18026. enum HTT_MSDUQ_INDEX {
  18027. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18028. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18029. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18030. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18031. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18032. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18033. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18034. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18035. HTT_MSDUQ_MAX_INDEX,
  18036. };
  18037. /* MSDU qtype definition */
  18038. enum HTT_MSDU_QTYPE {
  18039. /*
  18040. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18041. * relative priority. Instead, the relative priority of CRIT_0 versus
  18042. * CRIT_1 is controlled by the FW, through the configuration parameters
  18043. * it applies to the queues.
  18044. */
  18045. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18046. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18047. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18048. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18049. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18050. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18051. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18052. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18053. /* New MSDU_QTYPE should be added above this line */
  18054. /*
  18055. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18056. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18057. * any host/target message definitions. The QTYPE_MAX value can
  18058. * only be used internally within the host or within the target.
  18059. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18060. * it must regard the unexpected value as a default qtype value,
  18061. * or ignore it.
  18062. */
  18063. HTT_MSDU_QTYPE_MAX,
  18064. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18065. };
  18066. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18067. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18068. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18069. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18070. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18071. };
  18072. /**
  18073. * @brief target -> host mlo timestamp offset indication
  18074. *
  18075. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18076. *
  18077. * @details
  18078. * The following field definitions describe the format of the HTT target
  18079. * to host mlo timestamp offset indication message.
  18080. *
  18081. *
  18082. * |31 16|15 12|11 10|9 8|7 0 |
  18083. * |----------------------------------------------------------------------|
  18084. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18085. * |----------------------------------------------------------------------|
  18086. * | Sync time stamp lo in us |
  18087. * |----------------------------------------------------------------------|
  18088. * | Sync time stamp hi in us |
  18089. * |----------------------------------------------------------------------|
  18090. * | mlo time stamp offset lo in us |
  18091. * |----------------------------------------------------------------------|
  18092. * | mlo time stamp offset hi in us |
  18093. * |----------------------------------------------------------------------|
  18094. * | mlo time stamp offset clocks in clock ticks |
  18095. * |----------------------------------------------------------------------|
  18096. * |31 26|25 16|15 0 |
  18097. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18098. * | | compensation in clks | |
  18099. * |----------------------------------------------------------------------|
  18100. * |31 22|21 0 |
  18101. * | rsvd 3 | mlo time stamp comp timer period |
  18102. * |----------------------------------------------------------------------|
  18103. * The message is interpreted as follows:
  18104. *
  18105. * dword0 - b'0:7 - msg_type: This will be set to
  18106. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18107. * value: 0x28
  18108. *
  18109. * dword0 - b'9:8 - pdev_id
  18110. *
  18111. * dword0 - b'11:10 - chip_id
  18112. *
  18113. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18114. *
  18115. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18116. *
  18117. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18118. * which last sync interrupt was received
  18119. *
  18120. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18121. * which last sync interrupt was received
  18122. *
  18123. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18124. *
  18125. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18126. *
  18127. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18128. *
  18129. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18130. *
  18131. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18132. * for sub us resolution
  18133. *
  18134. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18135. *
  18136. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18137. * is applied, in us
  18138. *
  18139. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18140. */
  18141. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18142. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18143. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18144. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18145. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18146. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18147. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18148. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18149. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18150. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18151. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18152. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18153. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18154. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18155. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18156. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18157. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18158. do { \
  18159. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18160. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18161. } while (0)
  18162. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18163. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18164. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18165. do { \
  18166. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18167. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18168. } while (0)
  18169. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18170. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18171. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18172. do { \
  18173. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18174. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18175. } while (0)
  18176. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18177. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18178. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18179. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18180. do { \
  18181. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18182. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18183. } while (0)
  18184. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18185. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18186. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18187. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18188. do { \
  18189. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18190. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18191. } while (0)
  18192. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18193. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18194. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18195. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18196. do { \
  18197. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18198. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18199. } while (0)
  18200. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18201. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18202. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18203. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18204. do { \
  18205. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18206. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18207. } while (0)
  18208. typedef struct {
  18209. A_UINT32 msg_type: 8, /* bits 7:0 */
  18210. pdev_id: 2, /* bits 9:8 */
  18211. chip_id: 2, /* bits 11:10 */
  18212. reserved1: 4, /* bits 15:12 */
  18213. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18214. A_UINT32 sync_timestamp_lo_us;
  18215. A_UINT32 sync_timestamp_hi_us;
  18216. A_UINT32 mlo_timestamp_offset_lo_us;
  18217. A_UINT32 mlo_timestamp_offset_hi_us;
  18218. A_UINT32 mlo_timestamp_offset_clks;
  18219. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18220. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18221. reserved2: 6; /* bits 31:26 */
  18222. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18223. reserved3: 10; /* bits 31:22 */
  18224. } htt_t2h_mlo_offset_ind_t;
  18225. /*
  18226. * @brief target -> host VDEV TX RX STATS
  18227. *
  18228. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18229. *
  18230. * @details
  18231. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18232. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18233. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18234. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18235. * periodically by target even in the absence of any further HTT request
  18236. * messages from host.
  18237. *
  18238. * The message is formatted as follows:
  18239. *
  18240. * |31 16|15 8|7 0|
  18241. * |---------------------------------+----------------+----------------|
  18242. * | payload_size | pdev_id | msg_type |
  18243. * |---------------------------------+----------------+----------------|
  18244. * | reserved0 |
  18245. * |-------------------------------------------------------------------|
  18246. * | reserved1 |
  18247. * |-------------------------------------------------------------------|
  18248. * | reserved2 |
  18249. * |-------------------------------------------------------------------|
  18250. * | |
  18251. * | VDEV specific Tx Rx stats info |
  18252. * | |
  18253. * |-------------------------------------------------------------------|
  18254. *
  18255. * The message is interpreted as follows:
  18256. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18257. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18258. * b'8:15 - pdev_id
  18259. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18260. * message header fields (msg_type through reserved2)
  18261. * dword1 - b'0:31 - reserved0.
  18262. * dword2 - b'0:31 - reserved1.
  18263. * dword3 - b'0:31 - reserved2.
  18264. */
  18265. typedef struct {
  18266. A_UINT32 msg_type: 8,
  18267. pdev_id: 8,
  18268. payload_size: 16;
  18269. A_UINT32 reserved0;
  18270. A_UINT32 reserved1;
  18271. A_UINT32 reserved2;
  18272. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18273. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18274. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18275. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18276. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18277. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18278. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18279. do { \
  18280. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18281. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18282. } while (0)
  18283. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18284. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18285. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18286. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18287. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18288. do { \
  18289. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18290. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18291. } while (0)
  18292. /* SOC related stats */
  18293. typedef struct {
  18294. htt_tlv_hdr_t tlv_hdr;
  18295. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18296. * This can be due to either the peer is deleted or deletion is ongoing
  18297. * */
  18298. A_UINT32 inv_peers_msdu_drop_count_lo;
  18299. A_UINT32 inv_peers_msdu_drop_count_hi;
  18300. } htt_t2h_soc_txrx_stats_common_tlv;
  18301. /* VDEV HW Tx/Rx stats */
  18302. typedef struct {
  18303. htt_tlv_hdr_t tlv_hdr;
  18304. A_UINT32 vdev_id;
  18305. /* Rx msdu byte cnt */
  18306. A_UINT32 rx_msdu_byte_cnt_lo;
  18307. A_UINT32 rx_msdu_byte_cnt_hi;
  18308. /* Rx msdu cnt */
  18309. A_UINT32 rx_msdu_cnt_lo;
  18310. A_UINT32 rx_msdu_cnt_hi;
  18311. /* tx msdu byte cnt */
  18312. A_UINT32 tx_msdu_byte_cnt_lo;
  18313. A_UINT32 tx_msdu_byte_cnt_hi;
  18314. /* tx msdu cnt */
  18315. A_UINT32 tx_msdu_cnt_lo;
  18316. A_UINT32 tx_msdu_cnt_hi;
  18317. /* tx excessive retry discarded msdu cnt */
  18318. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18319. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18320. /* TX congestion ctrl msdu drop cnt */
  18321. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18322. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18323. /* discarded tx msdus cnt coz of time to live expiry */
  18324. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18325. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18326. /* tx excessive retry discarded msdu byte cnt */
  18327. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18328. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18329. /* TX congestion ctrl msdu drop byte cnt */
  18330. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18331. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18332. /* discarded tx msdus byte cnt coz of time to live expiry */
  18333. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18334. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18335. /* TQM bypass frame cnt */
  18336. A_UINT32 tqm_bypass_frame_cnt_lo;
  18337. A_UINT32 tqm_bypass_frame_cnt_hi;
  18338. /* TQM bypass byte cnt */
  18339. A_UINT32 tqm_bypass_byte_cnt_lo;
  18340. A_UINT32 tqm_bypass_byte_cnt_hi;
  18341. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18342. /*
  18343. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18344. *
  18345. * @details
  18346. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18347. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18348. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18349. * the default MSDU queues of each of the specified TIDs for the peer
  18350. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18351. * If the default MSDU queues of a given TID within the peer are not linked
  18352. * to a service class, the svc_class_id field for that TID will have a
  18353. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18354. * queues for that TID are not mapped to any service class.
  18355. *
  18356. * |31 16|15 8|7 0|
  18357. * |------------------------------+--------------+--------------|
  18358. * | peer ID | reserved | msg type |
  18359. * |------------------------------+--------------+------+-------|
  18360. * | reserved | svc class ID | TID |
  18361. * |------------------------------------------------------------|
  18362. * ...
  18363. * |------------------------------------------------------------|
  18364. * | reserved | svc class ID | TID |
  18365. * |------------------------------------------------------------|
  18366. * Header fields:
  18367. * dword0 - b'7:0 - msg_type: This will be set to
  18368. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18369. * b'31:16 - peer ID
  18370. * dword1 - b'7:0 - TID
  18371. * b'15:8 - svc class ID
  18372. * (dword2, etc. same format as dword1)
  18373. */
  18374. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18375. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18376. A_UINT32 msg_type :8,
  18377. reserved0 :8,
  18378. peer_id :16;
  18379. struct {
  18380. A_UINT32 tid :8,
  18381. svc_class_id :8,
  18382. reserved1 :16;
  18383. } tid_reports[1/*or more*/];
  18384. } POSTPACK;
  18385. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18386. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18387. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18388. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18389. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18390. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18391. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18392. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18393. do { \
  18394. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18395. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18396. } while (0)
  18397. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18398. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18399. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18400. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18401. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18402. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18403. do { \
  18404. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18405. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18406. } while (0)
  18407. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18408. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18409. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18410. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18411. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18412. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18413. do { \
  18414. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18415. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18416. } while (0)
  18417. /*
  18418. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18419. *
  18420. * @details
  18421. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18422. * flow if the flow is seen the associated service class is conveyed to the
  18423. * target via TCL Data Command. Target on the other hand internally creates the
  18424. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18425. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18426. * the newly created MSDUQ
  18427. *
  18428. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18429. * |------------------------------+------------------------+--------------|
  18430. * | peer ID | HTT qtype | msg type |
  18431. * |---------------------------------+--------------+--+---+-------+------|
  18432. * | reserved |AST list index|FO|WC | HLOS | remap|
  18433. * | | | | | TID | TID |
  18434. * |---------------------+------------------------------------------------|
  18435. * | reserved1 | tgt_opaque_id |
  18436. * |---------------------+------------------------------------------------|
  18437. *
  18438. * Header fields:
  18439. *
  18440. * dword0 - b'7:0 - msg_type: This will be set to
  18441. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18442. * b'15:8 - HTT qtype
  18443. * b'31:16 - peer ID
  18444. *
  18445. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18446. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18447. * hlos_tid : Common to Lithium and Beryllium
  18448. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18449. * TCL Data Command : Beryllium
  18450. * b10 - flow_override (FO), as sent by host in
  18451. * TCL Data Command: Beryllium
  18452. * b11:14 - ast_list_idx
  18453. * Array index into the list of extension AST entries
  18454. * (not the actual AST 16-bit index).
  18455. * The ast_list_idx is one-based, with the following
  18456. * range of values:
  18457. * - legacy targets supporting 16 user-defined
  18458. * MSDU queues: 1-2
  18459. * - legacy targets supporting 48 user-defined
  18460. * MSDU queues: 1-6
  18461. * - new targets: 0 (peer_id is used instead)
  18462. * Note that since ast_list_idx is one-based,
  18463. * the host will need to subtract 1 to use it as an
  18464. * index into a list of extension AST entries.
  18465. * b15:31 - reserved
  18466. *
  18467. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18468. * unique MSDUQ id in firmware
  18469. * b'24:31 - reserved1
  18470. */
  18471. PREPACK struct htt_t2h_sawf_msduq_event {
  18472. A_UINT32 msg_type : 8,
  18473. htt_qtype : 8,
  18474. peer_id :16;
  18475. A_UINT32 remap_tid : 4,
  18476. hlos_tid : 4,
  18477. who_classify_info_sel : 2,
  18478. flow_override : 1,
  18479. ast_list_idx : 4,
  18480. reserved :17;
  18481. A_UINT32 tgt_opaque_id :24,
  18482. reserved1 : 8;
  18483. } POSTPACK;
  18484. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18485. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18486. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18487. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18488. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18489. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18490. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18491. do { \
  18492. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18493. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18494. } while (0)
  18495. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18496. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18497. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18498. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18499. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18500. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18501. do { \
  18502. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18503. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18504. } while (0)
  18505. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18506. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18507. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18508. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18509. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18510. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18511. do { \
  18512. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18513. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18514. } while (0)
  18515. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18516. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18517. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18518. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18519. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18520. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18521. do { \
  18522. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18523. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18524. } while (0)
  18525. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18526. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18527. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18528. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18529. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18530. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18531. do { \
  18532. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18533. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18534. } while (0)
  18535. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18536. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18537. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18538. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18539. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18540. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18541. do { \
  18542. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18543. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18544. } while (0)
  18545. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18546. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18547. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18548. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18549. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18550. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18551. do { \
  18552. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18553. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18554. } while (0)
  18555. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18556. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18557. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18558. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18559. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18560. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18561. do { \
  18562. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18563. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18564. } while (0)
  18565. /**
  18566. * @brief target -> PPDU id format indication
  18567. *
  18568. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18569. *
  18570. * @details
  18571. * The following field definitions describe the format of the HTT target
  18572. * to host PPDU ID format indication message.
  18573. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18574. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18575. * seq_idx :- Sequence control index of this PPDU.
  18576. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18577. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18578. * tqm_cmd:-
  18579. *
  18580. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18581. * |--------------------------------------------------+------------------------|
  18582. * | rsvd0 | msg type |
  18583. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18584. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18585. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18586. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18587. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18588. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18589. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18590. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18591. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18592. * Where: OF = bit offset, NB = number of bits, V = valid
  18593. * The message is interpreted as follows:
  18594. *
  18595. * dword0 - b'7:0 - msg_type: This will be set to
  18596. * HTT_T2H_PPDU_ID_FMT_IND
  18597. * value: 0x30
  18598. *
  18599. * dword0 - b'31:8 - reserved
  18600. *
  18601. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18602. *
  18603. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18604. *
  18605. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18606. *
  18607. * dword1 - b'15:11 - reserved for future use
  18608. *
  18609. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18610. *
  18611. * dword1 - b'21:17 - number of bits in ring_id
  18612. *
  18613. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18614. *
  18615. * dword1 - b'31:27 - reserved for future use
  18616. *
  18617. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  18618. *
  18619. * dword2 - b'5:1 - number of bits in sequence index
  18620. *
  18621. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  18622. *
  18623. * dword2 - b'15:11 - reserved for future use
  18624. *
  18625. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  18626. *
  18627. * dword2 - b'21:17 - number of bits in link_id
  18628. *
  18629. * dword2 - b'26:22 - offset of link_id (in number of bits)
  18630. *
  18631. * dword2 - b'31:27 - reserved for future use
  18632. *
  18633. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  18634. *
  18635. * dword3 - b'5:1 - number of bits in seq_cmd_type
  18636. *
  18637. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  18638. *
  18639. * dword3 - b'15:11 - reserved for future use
  18640. *
  18641. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  18642. *
  18643. * dword3 - b'21:17 - number of bits in tqm_cmd
  18644. *
  18645. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  18646. *
  18647. * dword3 - b'31:27 - reserved for future use
  18648. *
  18649. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  18650. *
  18651. * dword4 - b'5:1 - number of bits in mac_id
  18652. *
  18653. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  18654. *
  18655. * dword4 - b'15:11 - reserved for future use
  18656. *
  18657. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  18658. *
  18659. * dword4 - b'21:17 - number of bits in crc
  18660. *
  18661. * dword4 - b'26:22 - offset of crc (in number of bits)
  18662. *
  18663. * dword4 - b'31:27 - reserved for future use
  18664. *
  18665. */
  18666. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  18667. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  18668. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  18669. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  18670. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  18671. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  18672. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  18673. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  18674. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  18675. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  18676. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  18677. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  18678. /* macros for accessing lower 16 bits in dword */
  18679. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  18680. do { \
  18681. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  18682. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  18683. } while (0)
  18684. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  18685. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  18686. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  18687. do { \
  18688. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  18689. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  18690. } while (0)
  18691. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  18692. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  18693. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  18694. do { \
  18695. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  18696. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  18697. } while (0)
  18698. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  18699. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  18700. /* macros for accessing upper 16 bits in dword */
  18701. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  18702. do { \
  18703. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  18704. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  18705. } while (0)
  18706. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  18707. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  18708. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  18709. do { \
  18710. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  18711. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  18712. } while (0)
  18713. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  18714. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  18715. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  18716. do { \
  18717. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  18718. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  18719. } while (0)
  18720. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  18721. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  18722. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  18723. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18724. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  18725. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18726. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  18727. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18728. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  18729. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18730. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  18731. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18732. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  18733. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18734. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  18735. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18736. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  18737. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18738. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  18739. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18740. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  18741. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18742. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  18743. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18744. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  18745. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18746. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  18747. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18748. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  18749. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18750. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  18751. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18752. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  18753. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18754. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  18755. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18756. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  18757. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18758. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  18759. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18760. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  18761. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18762. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  18763. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18764. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  18765. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18766. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  18767. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18768. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  18769. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18770. /* offsets in number dwords */
  18771. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  18772. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  18773. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  18774. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  18775. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  18776. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  18777. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  18778. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  18779. typedef struct {
  18780. A_UINT32 msg_type: 8, /* bits 7:0 */
  18781. rsvd0: 24;/* bits 31:8 */
  18782. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  18783. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  18784. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  18785. rsvd1: 5, /* bits 15:11 */
  18786. ring_id_valid: 1, /* bits 16:16 */
  18787. ring_id_bits: 5, /* bits 21:17 */
  18788. ring_id_offset: 5, /* bits 26:22 */
  18789. rsvd2: 5; /* bits 31:27 */
  18790. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  18791. seq_idx_bits: 5, /* bits 5:1 */
  18792. seq_idx_offset: 5, /* bits 10:6 */
  18793. rsvd3: 5, /* bits 15:11 */
  18794. link_id_valid: 1, /* bits 16:16 */
  18795. link_id_bits: 5, /* bits 21:17 */
  18796. link_id_offset: 5, /* bits 26:22 */
  18797. rsvd4: 5; /* bits 31:27 */
  18798. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  18799. seq_cmd_type_bits: 5, /* bits 5:1 */
  18800. seq_cmd_type_offset: 5, /* bits 10:6 */
  18801. rsvd5: 5, /* bits 15:11 */
  18802. tqm_cmd_valid: 1, /* bits 16:16 */
  18803. tqm_cmd_bits: 5, /* bits 21:17 */
  18804. tqm_cmd_offset: 5, /* bits 26:12 */
  18805. rsvd6: 5; /* bits 31:27 */
  18806. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  18807. mac_id_bits: 5, /* bits 5:1 */
  18808. mac_id_offset: 5, /* bits 10:6 */
  18809. rsvd8: 5, /* bits 15:11 */
  18810. crc_valid: 1, /* bits 16:16 */
  18811. crc_bits: 5, /* bits 21:17 */
  18812. crc_offset: 5, /* bits 26:12 */
  18813. rsvd9: 5; /* bits 31:27 */
  18814. } htt_t2h_ppdu_id_fmt_ind_t;
  18815. /**
  18816. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  18817. *
  18818. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  18819. *
  18820. * @details
  18821. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  18822. * when RX_CCE_SUPER_RULE setup is done
  18823. *
  18824. * This message shows the configuration results after the setup operation.
  18825. * It will always be sent to host.
  18826. * The message would appear as follows:
  18827. *
  18828. * |31 24|23 16|15 8|7 0|
  18829. * |-----------------+-----------------+----------------+----------------|
  18830. * | result | response_type | pdev_id | msg_type |
  18831. * |---------------------------------------------------------------------|
  18832. *
  18833. * The message is interpreted as follows:
  18834. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  18835. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  18836. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  18837. * b'16:23 - response_type: Indicate the response type of this setup
  18838. * done msg
  18839. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  18840. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  18841. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18842. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  18843. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18844. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  18845. * b'24:31 - result: Indicate result of setup operation
  18846. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  18847. * b'24 - is_rule_enough: indicate if there are
  18848. * enough free cce rule slots
  18849. * 0: not enough
  18850. * 1: enough
  18851. * b'25:31 - avail_rule_num: indicate the number of
  18852. * remaining free cce rule slots, only makes sense
  18853. * when is_rule_enough = 0
  18854. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  18855. * b'24 - cfg_result_0: indicate the config result
  18856. * of RX_CCE_SUPER_RULE_0
  18857. * 0: Install/Uninstall fails
  18858. * 1: Install/Uninstall succeeds
  18859. * b'25 - cfg_result_1: indicate the config result
  18860. * of RX_CCE_SUPER_RULE_1
  18861. * 0: Install/Uninstall fails
  18862. * 1: Install/Uninstall succeeds
  18863. * b'26:31 - reserved
  18864. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  18865. * b'24 - cfg_result_0: indicate the config result
  18866. * of RX_CCE_SUPER_RULE_0
  18867. * 0: Release fails
  18868. * 1: Release succeeds
  18869. * b'25 - cfg_result_1: indicate the config result
  18870. * of RX_CCE_SUPER_RULE_1
  18871. * 0: Release fails
  18872. * 1: Release succeeds
  18873. * b'26:31 - reserved
  18874. */
  18875. enum htt_rx_cce_super_rule_setup_done_response_type {
  18876. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  18877. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18878. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18879. /*All reply type should be before this*/
  18880. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  18881. };
  18882. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  18883. A_UINT8 msg_type;
  18884. A_UINT8 pdev_id;
  18885. A_UINT8 response_type;
  18886. union {
  18887. struct {
  18888. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  18889. A_UINT8 is_rule_enough: 1,
  18890. avail_rule_num: 7;
  18891. };
  18892. struct {
  18893. /*
  18894. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  18895. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  18896. */
  18897. A_UINT8 cfg_result_0: 1,
  18898. cfg_result_1: 1,
  18899. rsvd: 6;
  18900. };
  18901. } result;
  18902. } POSTPACK;
  18903. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  18904. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  18905. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  18906. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  18907. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  18908. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  18909. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  18910. do { \
  18911. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  18912. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  18913. } while (0)
  18914. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  18915. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  18916. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  18917. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  18918. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  18919. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  18920. do { \
  18921. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  18922. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  18923. } while (0)
  18924. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  18925. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  18926. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  18927. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  18928. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  18929. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  18930. do { \
  18931. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  18932. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  18933. } while (0)
  18934. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  18935. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  18936. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  18937. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  18938. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  18939. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  18940. do { \
  18941. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  18942. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  18943. } while (0)
  18944. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  18945. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  18946. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  18947. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  18948. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  18949. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  18950. do { \
  18951. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  18952. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  18953. } while (0)
  18954. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  18955. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  18956. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  18957. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  18958. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  18959. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  18960. do { \
  18961. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  18962. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  18963. } while (0)
  18964. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  18965. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  18966. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  18967. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  18968. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  18969. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  18970. do { \
  18971. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  18972. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  18973. } while (0)
  18974. /**
  18975. * @brief target -> host CoDel MSDU queue latencies array configuration
  18976. *
  18977. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  18978. *
  18979. * @details
  18980. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  18981. * by the target to inform the host of the location and size of the DDR array of
  18982. * per MSDU queue latency metrics. This array is updated by the host and
  18983. * read by the target. The target uses these metric values to determine
  18984. * which MSDU queues have latencies exceeding their CoDel latency target.
  18985. *
  18986. * |31 16|15 8|7 0|
  18987. * |-------------------------------------------+----------|
  18988. * | number of array elements | reserved | MSG_TYPE |
  18989. * |-------------------------------------------+----------|
  18990. * | array physical address, low bits |
  18991. * |------------------------------------------------------|
  18992. * | array physical address, high bits |
  18993. * |------------------------------------------------------|
  18994. * Header fields:
  18995. * - MSG_TYPE
  18996. * Bits 7:0
  18997. * Purpose: Identifies this as a CoDel MSDU queue latencies
  18998. * array configuration message.
  18999. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19000. * - NUM_ELEM
  19001. * Bits 31:16
  19002. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19003. * Value: Specifies the number of elements in the MSDU queue latency
  19004. * metrics array. This value is the same as the maximum number of
  19005. * MSDU queues supported by the target.
  19006. * Since each array element is 16 bits, the size in bytes of the
  19007. * MSDU queue latency metrics array is twice the number of elements.
  19008. * - PADDR_LOW
  19009. * Bits 31:0
  19010. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19011. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19012. * metrics array.
  19013. * - PADDR_HIGH
  19014. * Bits 31:0
  19015. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19016. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19017. * metrics array.
  19018. */
  19019. typedef struct {
  19020. A_UINT32 msg_type: 8, /* bits 7:0 */
  19021. reserved: 8, /* bits 15:8 */
  19022. num_elem: 16; /* bits 31:16 */
  19023. A_UINT32 paddr_low;
  19024. A_UINT32 paddr_high;
  19025. } htt_t2h_codel_msduq_latencies_array_cfg_int_t;
  19026. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19027. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19028. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19029. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19030. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19031. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19032. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19033. do { \
  19034. HTT_CHECK_SET_VAL( \
  19035. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19036. ((_var) |= ((_val) << \
  19037. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19038. } while (0)
  19039. /*
  19040. * This CoDel MSDU queue latencies array whose location and number of
  19041. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19042. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19043. * using microseconds units.
  19044. */
  19045. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19046. /**
  19047. * @brief target -> host rx completion indication message definition
  19048. *
  19049. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19050. *
  19051. * @details
  19052. * The following diagram shows the format of the Rx completion indication sent
  19053. * from the target to the host
  19054. *
  19055. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19056. * |---------------+----------------------------+----------------|
  19057. * | vdev_id | peer_id | msg_type |
  19058. * hdr: |---------------+--------------------------+-+----------------|
  19059. * | rsvd0 |F| msdu_cnt |
  19060. * pyld: |==========================================+=+================|
  19061. * MSDU 0 | buf addr lo (bits 31:0) |
  19062. * |-----+--------------------------------------+----------------|
  19063. * |rsvd1| SW buffer cookie | buf addr hi |
  19064. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19065. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19066. * |-------------------------------------------------+---------+-|
  19067. * | rsvd3 | err info|E|
  19068. * |=================================================+=========+=|
  19069. * MSDU 1 | buf addr lo (bits 31:0) |
  19070. * : ... :
  19071. * | rsvd3 | err info|E|
  19072. * |-------------------------------------------------------------|
  19073. * Where:
  19074. * F = fragment
  19075. * M = MPDU retry bit
  19076. * R = raw MPDU frame
  19077. * F = first MSDU in MPDU
  19078. * L = last MSDU in MPDU
  19079. * C = MSDU continuation
  19080. * S = Souce Addr is valid
  19081. * D = Dest Addr is valid
  19082. * MC = Dest Addr is multicast / broadcast
  19083. * W = is first MSDU after WoW wakeup
  19084. * R2 = rsvd2
  19085. * E = error valid
  19086. */
  19087. /* htt_t2h_rx_data_msdu_err:
  19088. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19089. * when FW forwards MSDU to host.
  19090. */
  19091. typedef enum htt_t2h_rx_data_msdu_err {
  19092. /* ERR_DECRYPT:
  19093. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19094. * host maintains error stats, recycles buffer.
  19095. */
  19096. HTT_RXDATA_ERR_DECRYPT = 0,
  19097. /* ERR_TKIP_MIC:
  19098. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19099. * Host maintains error stats, recycles buffer, sends notification to
  19100. * middleware.
  19101. */
  19102. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19103. /* ERR_UNENCRYPTED:
  19104. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19105. * Host maintains error stats, recycles buffer.
  19106. */
  19107. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19108. /* ERR_MSDU_LIMIT:
  19109. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19110. * Host maintains error stats, recycles buffer.
  19111. */
  19112. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19113. /* ERR_FLUSH_REQUEST:
  19114. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19115. * Host maintains error stats, recycles buffer.
  19116. */
  19117. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19118. /* ERR_OOR:
  19119. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19120. * Host maintains error stats, recycles buffer mainly for low
  19121. * TCP KPI debugging.
  19122. */
  19123. HTT_RXDATA_ERR_OOR = 5,
  19124. /* ERR_2K_JUMP:
  19125. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19126. * Host maintains error stats, recycles buffer mainly for low
  19127. * TCP KPI debugging.
  19128. */
  19129. HTT_RXDATA_ERR_2K_JUMP = 6,
  19130. /* ERR_ZERO_LEN_MSDU:
  19131. * FW sets this error flag for a 0 length MSDU.
  19132. * Host maintains error stats, recycles buffer.
  19133. */
  19134. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19135. /* add new error codes here */
  19136. HTT_RXDATA_ERR_MAX = 32
  19137. } htt_t2h_rx_data_msdu_err_e;
  19138. struct htt_t2h_rx_data_ind_t
  19139. {
  19140. A_UINT32 /* word 0 */
  19141. /* msg_type:
  19142. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19143. */
  19144. msg_type: 8,
  19145. peer_id: 16, /* This will provide peer data */
  19146. vdev_id: 8; /* This will provide vdev id info */
  19147. A_UINT32 /* word 1 */
  19148. /* msdu_cnt:
  19149. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19150. */
  19151. msdu_cnt: 8,
  19152. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19153. rsvd0: 23;
  19154. /* NOTE:
  19155. * To preserve backwards compatibility,
  19156. * no new fields can be added in this struct.
  19157. */
  19158. };
  19159. struct htt_t2h_rx_data_msdu_info
  19160. {
  19161. A_UINT32 /* word 0 */
  19162. buffer_addr_low : 32;
  19163. A_UINT32 /* word 1 */
  19164. buffer_addr_high : 8,
  19165. sw_buffer_cookie : 21,
  19166. rsvd1 : 3;
  19167. A_UINT32 /* word 2 */
  19168. mpdu_retry_bit : 1, /* used for stats maintenance */
  19169. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19170. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19171. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19172. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19173. sa_is_valid : 1, /* used for HW issue check in
  19174. * is_sa_da_idx_valid() */
  19175. da_is_valid : 1, /* used for HW issue check and
  19176. * intra-BSS forwarding */
  19177. da_is_mcbc : 1,
  19178. tid_info : 8, /* used for stats maintenance */
  19179. msdu_length : 14,
  19180. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19181. * provided by fw after WoW exit */
  19182. rsvd2 : 1;
  19183. A_UINT32 /* word 3 */
  19184. error_valid : 1, /* Set if the MSDU has any error */
  19185. error_info : 5, /* If error_valid is TRUE, then refer to
  19186. * "htt_t2h_rx_data_msdu_err_e" for
  19187. * checking error reason. */
  19188. rsvd3 : 26;
  19189. /* NOTE:
  19190. * To preserve backwards compatibility,
  19191. * no new fields can be added in this struct.
  19192. */
  19193. };
  19194. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19195. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19196. * for every Rx DATA IND sent by FW to host.
  19197. */
  19198. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19199. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19200. * This is the size of each MSDU detail that will be piggybacked with the
  19201. * RX IND header.
  19202. */
  19203. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19204. /* member definitions of htt_t2h_rx_data_ind_t */
  19205. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19206. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19207. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19208. do { \
  19209. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19210. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19211. } while (0)
  19212. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19213. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19214. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19215. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19216. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19217. do { \
  19218. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19219. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19220. } while (0)
  19221. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19222. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19223. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19224. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19225. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19226. do { \
  19227. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19228. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19229. } while (0)
  19230. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19231. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19232. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19233. #define HTT_RX_DATA_IND_FRAG_S 8
  19234. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19235. do { \
  19236. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19237. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19238. } while (0)
  19239. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19240. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19241. /* member definitions of htt_t2h_rx_data_msdu_info */
  19242. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19243. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19244. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19245. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19246. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19247. do { \
  19248. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19249. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19250. } while (0)
  19251. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19252. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19253. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19254. do { \
  19255. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19256. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19257. } while (0)
  19258. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19259. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19260. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19261. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19262. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19263. do { \
  19264. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19265. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19266. } while (0)
  19267. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19268. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19269. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19270. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19271. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19272. do { \
  19273. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19274. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19275. } while (0)
  19276. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19277. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19278. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19279. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19280. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19281. do { \
  19282. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19283. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19284. } while (0)
  19285. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19286. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19287. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19288. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19289. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19290. do { \
  19291. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19292. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19293. } while (0)
  19294. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19295. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19296. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19297. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19298. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19299. do { \
  19300. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19301. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19302. } while (0)
  19303. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19304. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19305. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19306. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19307. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19308. do { \
  19309. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19310. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19311. } while (0)
  19312. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19313. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19314. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19315. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19316. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19317. do { \
  19318. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19319. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19320. } while (0)
  19321. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19322. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19323. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19324. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19325. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19326. do { \
  19327. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19328. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19329. } while (0)
  19330. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19331. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19332. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19333. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19334. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19335. do { \
  19336. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19337. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19338. } while (0)
  19339. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19340. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19341. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19342. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19343. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19344. do { \
  19345. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19346. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19347. } while (0)
  19348. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19349. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19350. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19351. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19352. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19353. do { \
  19354. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19355. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19356. } while (0)
  19357. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19358. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19359. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19360. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19361. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19362. do { \
  19363. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19364. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19365. } while (0)
  19366. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19367. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19368. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19369. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19370. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19371. do { \
  19372. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19373. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19374. } while (0)
  19375. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19376. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19377. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19378. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19379. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19380. do { \
  19381. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19382. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19383. } while (0)
  19384. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19385. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19386. /**
  19387. * @brief target -> Primary peer migration message to host
  19388. *
  19389. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19390. *
  19391. * @details
  19392. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19393. * to host to flush & set-up the RX rings to new primary peer
  19394. *
  19395. * The message would appear as follows:
  19396. *
  19397. * |31 16|15 12|11 8|7 0|
  19398. * |-------------------------------+---------+---------+--------------|
  19399. * | vdev ID | pdev ID | chip ID | msg type |
  19400. * |-------------------------------+---------+---------+--------------|
  19401. * | ML peer ID | SW peer ID |
  19402. * |-------------------------------+----------------------------------|
  19403. *
  19404. * The message is interpreted as follows:
  19405. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19406. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19407. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19408. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19409. * as primary
  19410. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19411. * as primary
  19412. *
  19413. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19414. * chosen as primary
  19415. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19416. * primary peer belongs.
  19417. */
  19418. typedef struct {
  19419. A_UINT32 msg_type: 8, /* bits 7:0 */
  19420. chip_id: 4, /* bits 11:8 */
  19421. pdev_id: 4, /* bits 15:12 */
  19422. vdev_id: 16; /* bits 31:16 */
  19423. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19424. ml_peer_id: 16; /* bits 31:16 */
  19425. } htt_t2h_primary_link_peer_migrate_ind_t;
  19426. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19427. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19428. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19429. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19430. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19431. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19432. do { \
  19433. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19434. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19435. } while (0)
  19436. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19437. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19438. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19439. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19440. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19441. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19442. do { \
  19443. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19444. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19445. } while (0)
  19446. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19447. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19448. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19449. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19450. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19451. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19452. do { \
  19453. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19454. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19455. } while (0)
  19456. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19457. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19458. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19459. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19460. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19461. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19462. do { \
  19463. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19464. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19465. } while (0)
  19466. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19467. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19468. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19469. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19470. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19471. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19472. do { \
  19473. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19474. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19475. } while (0)
  19476. #endif