sde_crtc.c 171 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. sde_cp_mode_switch_prop_dirty(crtc);
  358. if ((msm_is_mode_seamless(adjusted_mode) ||
  359. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  360. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  361. (!crtc->enabled)) {
  362. SDE_ERROR("crtc state prevents seamless transition\n");
  363. return false;
  364. }
  365. return true;
  366. }
  367. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  368. struct sde_plane_state *pstate, struct sde_format *format)
  369. {
  370. uint32_t blend_op, fg_alpha, bg_alpha;
  371. uint32_t blend_type;
  372. struct sde_hw_mixer *lm = mixer->hw_lm;
  373. /* default to opaque blending */
  374. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  375. bg_alpha = 0xFF - fg_alpha;
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  377. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  378. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  379. switch (blend_type) {
  380. case SDE_DRM_BLEND_OP_OPAQUE:
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_BG_CONST;
  383. break;
  384. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  385. if (format->alpha_enable) {
  386. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  387. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  388. if (fg_alpha != 0xff) {
  389. bg_alpha = fg_alpha;
  390. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  391. SDE_BLEND_BG_INV_MOD_ALPHA;
  392. } else {
  393. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  394. }
  395. }
  396. break;
  397. case SDE_DRM_BLEND_OP_COVERAGE:
  398. if (format->alpha_enable) {
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  400. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  401. if (fg_alpha != 0xff) {
  402. bg_alpha = fg_alpha;
  403. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  404. SDE_BLEND_BG_MOD_ALPHA |
  405. SDE_BLEND_BG_INV_MOD_ALPHA;
  406. } else {
  407. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  408. }
  409. }
  410. break;
  411. case SDE_DRM_BLEND_OP_SKIP:
  412. SDE_ERROR("skip the blending for plane\n");
  413. return;
  414. default:
  415. /* do nothing */
  416. break;
  417. }
  418. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  419. bg_alpha, blend_op);
  420. SDE_DEBUG(
  421. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  422. (char *) &format->base.pixel_format,
  423. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  424. }
  425. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  426. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  427. struct sde_hw_dim_layer *dim_layer)
  428. {
  429. struct sde_crtc_state *cstate;
  430. struct sde_hw_mixer *lm;
  431. struct sde_hw_dim_layer split_dim_layer;
  432. int i;
  433. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  434. SDE_DEBUG("empty dim_layer\n");
  435. return;
  436. }
  437. cstate = to_sde_crtc_state(crtc->state);
  438. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  439. dim_layer->flags, dim_layer->stage);
  440. split_dim_layer.stage = dim_layer->stage;
  441. split_dim_layer.color_fill = dim_layer->color_fill;
  442. /*
  443. * traverse through the layer mixers attached to crtc and find the
  444. * intersecting dim layer rect in each LM and program accordingly.
  445. */
  446. for (i = 0; i < sde_crtc->num_mixers; i++) {
  447. split_dim_layer.flags = dim_layer->flags;
  448. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  449. &split_dim_layer.rect);
  450. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  451. /*
  452. * no extra programming required for non-intersecting
  453. * layer mixers with INCLUSIVE dim layer
  454. */
  455. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  456. continue;
  457. /*
  458. * program the other non-intersecting layer mixers with
  459. * INCLUSIVE dim layer of full size for uniformity
  460. * with EXCLUSIVE dim layer config.
  461. */
  462. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  463. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  464. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  465. sizeof(split_dim_layer.rect));
  466. } else {
  467. split_dim_layer.rect.x =
  468. split_dim_layer.rect.x -
  469. cstate->lm_roi[i].x;
  470. split_dim_layer.rect.y =
  471. split_dim_layer.rect.y -
  472. cstate->lm_roi[i].y;
  473. }
  474. SDE_EVT32_VERBOSE(DRMID(crtc),
  475. cstate->lm_roi[i].x,
  476. cstate->lm_roi[i].y,
  477. cstate->lm_roi[i].w,
  478. cstate->lm_roi[i].h,
  479. dim_layer->rect.x,
  480. dim_layer->rect.y,
  481. dim_layer->rect.w,
  482. dim_layer->rect.h,
  483. split_dim_layer.rect.x,
  484. split_dim_layer.rect.y,
  485. split_dim_layer.rect.w,
  486. split_dim_layer.rect.h);
  487. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  488. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  489. split_dim_layer.rect.w, split_dim_layer.rect.h);
  490. lm = mixer[i].hw_lm;
  491. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  492. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  493. }
  494. }
  495. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  496. const struct sde_rect **crtc_roi)
  497. {
  498. struct sde_crtc_state *crtc_state;
  499. if (!state || !crtc_roi)
  500. return;
  501. crtc_state = to_sde_crtc_state(state);
  502. *crtc_roi = &crtc_state->crtc_roi;
  503. }
  504. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  505. {
  506. struct sde_crtc_state *cstate;
  507. struct sde_crtc *sde_crtc;
  508. if (!state || !state->crtc)
  509. return false;
  510. sde_crtc = to_sde_crtc(state->crtc);
  511. cstate = to_sde_crtc_state(state);
  512. return msm_property_is_dirty(&sde_crtc->property_info,
  513. &cstate->property_state, CRTC_PROP_ROI_V1);
  514. }
  515. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  516. void __user *usr_ptr)
  517. {
  518. struct drm_crtc *crtc;
  519. struct sde_crtc_state *cstate;
  520. struct sde_drm_roi_v1 roi_v1;
  521. int i;
  522. if (!state) {
  523. SDE_ERROR("invalid args\n");
  524. return -EINVAL;
  525. }
  526. cstate = to_sde_crtc_state(state);
  527. crtc = cstate->base.crtc;
  528. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  529. if (!usr_ptr) {
  530. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  531. return 0;
  532. }
  533. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  534. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  535. return -EINVAL;
  536. }
  537. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  538. if (roi_v1.num_rects == 0) {
  539. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  540. return 0;
  541. }
  542. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  543. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  544. roi_v1.num_rects);
  545. return -EINVAL;
  546. }
  547. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  548. for (i = 0; i < roi_v1.num_rects; ++i) {
  549. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  550. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  551. DRMID(crtc), i,
  552. cstate->user_roi_list.roi[i].x1,
  553. cstate->user_roi_list.roi[i].y1,
  554. cstate->user_roi_list.roi[i].x2,
  555. cstate->user_roi_list.roi[i].y2);
  556. SDE_EVT32_VERBOSE(DRMID(crtc),
  557. cstate->user_roi_list.roi[i].x1,
  558. cstate->user_roi_list.roi[i].y1,
  559. cstate->user_roi_list.roi[i].x2,
  560. cstate->user_roi_list.roi[i].y2);
  561. }
  562. return 0;
  563. }
  564. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  565. {
  566. int i;
  567. struct sde_crtc_state *cstate;
  568. bool is_3dmux_dsc = false;
  569. cstate = to_sde_crtc_state(state);
  570. for (i = 0; i < cstate->num_connectors; i++) {
  571. struct drm_connector *conn = cstate->connectors[i];
  572. if (sde_connector_get_topology_name(conn) ==
  573. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  574. is_3dmux_dsc = true;
  575. }
  576. return is_3dmux_dsc;
  577. }
  578. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  579. struct drm_crtc_state *state)
  580. {
  581. struct drm_connector *conn;
  582. struct drm_connector_state *conn_state;
  583. struct sde_crtc *sde_crtc;
  584. struct sde_crtc_state *crtc_state;
  585. struct sde_rect *crtc_roi;
  586. struct msm_mode_info mode_info;
  587. int i = 0;
  588. int rc;
  589. bool is_crtc_roi_dirty;
  590. bool is_any_conn_roi_dirty;
  591. if (!crtc || !state)
  592. return -EINVAL;
  593. sde_crtc = to_sde_crtc(crtc);
  594. crtc_state = to_sde_crtc_state(state);
  595. crtc_roi = &crtc_state->crtc_roi;
  596. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  597. is_any_conn_roi_dirty = false;
  598. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  599. struct sde_connector *sde_conn;
  600. struct sde_connector_state *sde_conn_state;
  601. struct sde_rect conn_roi;
  602. if (!conn_state || conn_state->crtc != crtc)
  603. continue;
  604. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  605. if (rc) {
  606. SDE_ERROR("failed to get mode info\n");
  607. return -EINVAL;
  608. }
  609. sde_conn = to_sde_connector(conn_state->connector);
  610. sde_conn_state = to_sde_connector_state(conn_state);
  611. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  612. msm_property_is_dirty(
  613. &sde_conn->property_info,
  614. &sde_conn_state->property_state,
  615. CONNECTOR_PROP_ROI_V1);
  616. if (!mode_info.roi_caps.enabled)
  617. continue;
  618. /*
  619. * current driver only supports same connector and crtc size,
  620. * but if support for different sizes is added, driver needs
  621. * to check the connector roi here to make sure is full screen
  622. * for dsc 3d-mux topology that doesn't support partial update.
  623. */
  624. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  625. sizeof(crtc_state->user_roi_list))) {
  626. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  627. sde_crtc->name);
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  631. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  632. conn_roi.x, conn_roi.y,
  633. conn_roi.w, conn_roi.h);
  634. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  635. conn_roi.x, conn_roi.y,
  636. conn_roi.w, conn_roi.h);
  637. }
  638. /*
  639. * Check against CRTC ROI and Connector ROI not being updated together.
  640. * This restriction should be relaxed when Connector ROI scaling is
  641. * supported.
  642. */
  643. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  644. SDE_ERROR("connector/crtc rois not updated together\n");
  645. return -EINVAL;
  646. }
  647. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  648. /* clear the ROI to null if it matches full screen anyways */
  649. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  650. crtc_roi->w == state->adjusted_mode.hdisplay &&
  651. crtc_roi->h == state->adjusted_mode.vdisplay)
  652. memset(crtc_roi, 0, sizeof(*crtc_roi));
  653. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  654. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  655. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  656. crtc_roi->h);
  657. return 0;
  658. }
  659. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  660. struct drm_crtc_state *state)
  661. {
  662. struct sde_crtc *sde_crtc;
  663. struct sde_crtc_state *crtc_state;
  664. struct drm_connector *conn;
  665. struct drm_connector_state *conn_state;
  666. int i;
  667. if (!crtc || !state)
  668. return -EINVAL;
  669. sde_crtc = to_sde_crtc(crtc);
  670. crtc_state = to_sde_crtc_state(state);
  671. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  672. return 0;
  673. /* partial update active, check if autorefresh is also requested */
  674. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  675. uint64_t autorefresh;
  676. if (!conn_state || conn_state->crtc != crtc)
  677. continue;
  678. autorefresh = sde_connector_get_property(conn_state,
  679. CONNECTOR_PROP_AUTOREFRESH);
  680. if (autorefresh) {
  681. SDE_ERROR(
  682. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  683. sde_crtc->name, autorefresh);
  684. return -EINVAL;
  685. }
  686. }
  687. return 0;
  688. }
  689. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  690. struct drm_crtc_state *state, int lm_idx)
  691. {
  692. struct sde_crtc *sde_crtc;
  693. struct sde_crtc_state *crtc_state;
  694. const struct sde_rect *crtc_roi;
  695. const struct sde_rect *lm_bounds;
  696. struct sde_rect *lm_roi;
  697. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  698. return -EINVAL;
  699. sde_crtc = to_sde_crtc(crtc);
  700. crtc_state = to_sde_crtc_state(state);
  701. crtc_roi = &crtc_state->crtc_roi;
  702. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  703. lm_roi = &crtc_state->lm_roi[lm_idx];
  704. if (sde_kms_rect_is_null(crtc_roi))
  705. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  706. else
  707. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  708. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  709. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  710. /*
  711. * partial update is not supported with 3dmux dsc or dest scaler.
  712. * hence, crtc roi must match the mixer dimensions.
  713. */
  714. if (crtc_state->num_ds_enabled ||
  715. _sde_crtc_setup_is_3dmux_dsc(state)) {
  716. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  717. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  718. return -EINVAL;
  719. }
  720. }
  721. /* if any dimension is zero, clear all dimensions for clarity */
  722. if (sde_kms_rect_is_null(lm_roi))
  723. memset(lm_roi, 0, sizeof(*lm_roi));
  724. return 0;
  725. }
  726. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  727. struct drm_crtc_state *state)
  728. {
  729. struct sde_crtc *sde_crtc;
  730. struct sde_crtc_state *crtc_state;
  731. u32 disp_bitmask = 0;
  732. int i;
  733. if (!crtc || !state) {
  734. pr_err("Invalid crtc or state\n");
  735. return 0;
  736. }
  737. sde_crtc = to_sde_crtc(crtc);
  738. crtc_state = to_sde_crtc_state(state);
  739. /* pingpong split: one ROI, one LM, two physical displays */
  740. if (crtc_state->is_ppsplit) {
  741. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  742. struct sde_rect *roi = &crtc_state->lm_roi[0];
  743. if (sde_kms_rect_is_null(roi))
  744. disp_bitmask = 0;
  745. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  746. disp_bitmask = BIT(0); /* left only */
  747. else if (roi->x >= lm_split_width)
  748. disp_bitmask = BIT(1); /* right only */
  749. else
  750. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  751. } else {
  752. for (i = 0; i < sde_crtc->num_mixers; i++) {
  753. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  754. disp_bitmask |= BIT(i);
  755. }
  756. }
  757. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  758. return disp_bitmask;
  759. }
  760. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  761. struct drm_crtc_state *state)
  762. {
  763. struct sde_crtc *sde_crtc;
  764. struct sde_crtc_state *crtc_state;
  765. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  766. if (!crtc || !state)
  767. return -EINVAL;
  768. sde_crtc = to_sde_crtc(crtc);
  769. crtc_state = to_sde_crtc_state(state);
  770. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  771. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  772. sde_crtc->name, sde_crtc->num_mixers);
  773. return -EINVAL;
  774. }
  775. /*
  776. * If using pingpong split: one ROI, one LM, two physical displays
  777. * then the ROI must be centered on the panel split boundary and
  778. * be of equal width across the split.
  779. */
  780. if (crtc_state->is_ppsplit) {
  781. u16 panel_split_width;
  782. u32 display_mask;
  783. roi[0] = &crtc_state->lm_roi[0];
  784. if (sde_kms_rect_is_null(roi[0]))
  785. return 0;
  786. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  787. if (display_mask != (BIT(0) | BIT(1)))
  788. return 0;
  789. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  790. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  791. SDE_ERROR("%s: roi x %d w %d split %d\n",
  792. sde_crtc->name, roi[0]->x, roi[0]->w,
  793. panel_split_width);
  794. return -EINVAL;
  795. }
  796. return 0;
  797. }
  798. /*
  799. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  800. * LMs and be of equal width.
  801. */
  802. if (sde_crtc->num_mixers < 2)
  803. return 0;
  804. roi[0] = &crtc_state->lm_roi[0];
  805. roi[1] = &crtc_state->lm_roi[1];
  806. /* if one of the roi is null it's a left/right-only update */
  807. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  808. return 0;
  809. /* check lm rois are equal width & first roi ends at 2nd roi */
  810. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  811. SDE_ERROR(
  812. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  813. sde_crtc->name, roi[0]->x, roi[0]->w,
  814. roi[1]->x, roi[1]->w);
  815. return -EINVAL;
  816. }
  817. return 0;
  818. }
  819. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  820. struct drm_crtc_state *state)
  821. {
  822. struct sde_crtc *sde_crtc;
  823. struct sde_crtc_state *crtc_state;
  824. const struct sde_rect *crtc_roi;
  825. const struct drm_plane_state *pstate;
  826. struct drm_plane *plane;
  827. if (!crtc || !state)
  828. return -EINVAL;
  829. /*
  830. * Reject commit if a Plane CRTC destination coordinates fall outside
  831. * the partial CRTC ROI. LM output is determined via connector ROIs,
  832. * if they are specified, not Plane CRTC ROIs.
  833. */
  834. sde_crtc = to_sde_crtc(crtc);
  835. crtc_state = to_sde_crtc_state(state);
  836. crtc_roi = &crtc_state->crtc_roi;
  837. if (sde_kms_rect_is_null(crtc_roi))
  838. return 0;
  839. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  840. struct sde_rect plane_roi, intersection;
  841. if (IS_ERR_OR_NULL(pstate)) {
  842. int rc = PTR_ERR(pstate);
  843. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  844. sde_crtc->name, plane->base.id, rc);
  845. return rc;
  846. }
  847. plane_roi.x = pstate->crtc_x;
  848. plane_roi.y = pstate->crtc_y;
  849. plane_roi.w = pstate->crtc_w;
  850. plane_roi.h = pstate->crtc_h;
  851. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  852. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  853. SDE_ERROR(
  854. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  855. sde_crtc->name, plane->base.id,
  856. plane_roi.x, plane_roi.y,
  857. plane_roi.w, plane_roi.h,
  858. crtc_roi->x, crtc_roi->y,
  859. crtc_roi->w, crtc_roi->h);
  860. return -E2BIG;
  861. }
  862. }
  863. return 0;
  864. }
  865. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  866. struct drm_crtc_state *state)
  867. {
  868. struct sde_crtc *sde_crtc;
  869. struct sde_crtc_state *sde_crtc_state;
  870. struct msm_mode_info mode_info;
  871. int rc, lm_idx, i;
  872. if (!crtc || !state)
  873. return -EINVAL;
  874. memset(&mode_info, 0, sizeof(mode_info));
  875. sde_crtc = to_sde_crtc(crtc);
  876. sde_crtc_state = to_sde_crtc_state(state);
  877. /*
  878. * check connector array cached at modeset time since incoming atomic
  879. * state may not include any connectors if they aren't modified
  880. */
  881. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  882. struct drm_connector *conn = sde_crtc_state->connectors[i];
  883. if (!conn || !conn->state)
  884. continue;
  885. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  886. if (rc) {
  887. SDE_ERROR("failed to get mode info\n");
  888. return -EINVAL;
  889. }
  890. if (!mode_info.roi_caps.enabled)
  891. continue;
  892. if (sde_crtc_state->user_roi_list.num_rects >
  893. mode_info.roi_caps.num_roi) {
  894. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  895. sde_crtc_state->user_roi_list.num_rects,
  896. mode_info.roi_caps.num_roi);
  897. return -E2BIG;
  898. }
  899. rc = _sde_crtc_set_crtc_roi(crtc, state);
  900. if (rc)
  901. return rc;
  902. rc = _sde_crtc_check_autorefresh(crtc, state);
  903. if (rc)
  904. return rc;
  905. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  906. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  907. if (rc)
  908. return rc;
  909. }
  910. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  911. if (rc)
  912. return rc;
  913. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  914. if (rc)
  915. return rc;
  916. }
  917. return 0;
  918. }
  919. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  920. {
  921. struct sde_crtc *sde_crtc;
  922. struct sde_crtc_state *crtc_state;
  923. const struct sde_rect *lm_roi;
  924. struct sde_hw_mixer *hw_lm;
  925. int lm_idx, lm_horiz_position;
  926. if (!crtc)
  927. return;
  928. sde_crtc = to_sde_crtc(crtc);
  929. crtc_state = to_sde_crtc_state(crtc->state);
  930. lm_horiz_position = 0;
  931. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  932. struct sde_hw_mixer_cfg cfg;
  933. lm_roi = &crtc_state->lm_roi[lm_idx];
  934. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  935. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  936. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  937. if (sde_kms_rect_is_null(lm_roi))
  938. continue;
  939. hw_lm->cfg.out_width = lm_roi->w;
  940. hw_lm->cfg.out_height = lm_roi->h;
  941. hw_lm->cfg.right_mixer = lm_horiz_position;
  942. cfg.out_width = lm_roi->w;
  943. cfg.out_height = lm_roi->h;
  944. cfg.right_mixer = lm_horiz_position++;
  945. cfg.flags = 0;
  946. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  947. }
  948. }
  949. struct plane_state {
  950. struct sde_plane_state *sde_pstate;
  951. const struct drm_plane_state *drm_pstate;
  952. int stage;
  953. u32 pipe_id;
  954. };
  955. static int pstate_cmp(const void *a, const void *b)
  956. {
  957. struct plane_state *pa = (struct plane_state *)a;
  958. struct plane_state *pb = (struct plane_state *)b;
  959. int rc = 0;
  960. int pa_zpos, pb_zpos;
  961. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  962. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  963. if (pa_zpos != pb_zpos)
  964. rc = pa_zpos - pb_zpos;
  965. else
  966. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  967. return rc;
  968. }
  969. /*
  970. * validate and set source split:
  971. * use pstates sorted by stage to check planes on same stage
  972. * we assume that all pipes are in source split so its valid to compare
  973. * without taking into account left/right mixer placement
  974. */
  975. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  976. struct plane_state *pstates, int cnt)
  977. {
  978. struct plane_state *prv_pstate, *cur_pstate;
  979. struct sde_rect left_rect, right_rect;
  980. struct sde_kms *sde_kms;
  981. int32_t left_pid, right_pid;
  982. int32_t stage;
  983. int i, rc = 0;
  984. sde_kms = _sde_crtc_get_kms(crtc);
  985. if (!sde_kms || !sde_kms->catalog) {
  986. SDE_ERROR("invalid parameters\n");
  987. return -EINVAL;
  988. }
  989. for (i = 1; i < cnt; i++) {
  990. prv_pstate = &pstates[i - 1];
  991. cur_pstate = &pstates[i];
  992. if (prv_pstate->stage != cur_pstate->stage)
  993. continue;
  994. stage = cur_pstate->stage;
  995. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  996. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  997. prv_pstate->drm_pstate->crtc_y,
  998. prv_pstate->drm_pstate->crtc_w,
  999. prv_pstate->drm_pstate->crtc_h, false);
  1000. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1001. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1002. cur_pstate->drm_pstate->crtc_y,
  1003. cur_pstate->drm_pstate->crtc_w,
  1004. cur_pstate->drm_pstate->crtc_h, false);
  1005. if (right_rect.x < left_rect.x) {
  1006. swap(left_pid, right_pid);
  1007. swap(left_rect, right_rect);
  1008. swap(prv_pstate, cur_pstate);
  1009. }
  1010. /*
  1011. * - planes are enumerated in pipe-priority order such that
  1012. * planes with lower drm_id must be left-most in a shared
  1013. * blend-stage when using source split.
  1014. * - planes in source split must be contiguous in width
  1015. * - planes in source split must have same dest yoff and height
  1016. */
  1017. if ((right_pid < left_pid) &&
  1018. !sde_kms->catalog->pipe_order_type) {
  1019. SDE_ERROR(
  1020. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1021. stage, left_pid, right_pid);
  1022. return -EINVAL;
  1023. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1024. SDE_ERROR(
  1025. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1026. stage, left_rect.x, left_rect.w,
  1027. right_rect.x, right_rect.w);
  1028. return -EINVAL;
  1029. } else if ((left_rect.y != right_rect.y) ||
  1030. (left_rect.h != right_rect.h)) {
  1031. SDE_ERROR(
  1032. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1033. stage, left_rect.y, left_rect.h,
  1034. right_rect.y, right_rect.h);
  1035. return -EINVAL;
  1036. }
  1037. }
  1038. return rc;
  1039. }
  1040. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1041. struct plane_state *pstates, int cnt)
  1042. {
  1043. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1044. struct sde_kms *sde_kms;
  1045. struct sde_rect left_rect, right_rect;
  1046. int32_t left_pid, right_pid;
  1047. int32_t stage;
  1048. int i;
  1049. sde_kms = _sde_crtc_get_kms(crtc);
  1050. if (!sde_kms || !sde_kms->catalog) {
  1051. SDE_ERROR("invalid parameters\n");
  1052. return;
  1053. }
  1054. if (!sde_kms->catalog->pipe_order_type)
  1055. return;
  1056. for (i = 0; i < cnt; i++) {
  1057. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1058. cur_pstate = &pstates[i];
  1059. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1060. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1061. /*
  1062. * reset if prv or nxt pipes are not in the same stage
  1063. * as the cur pipe
  1064. */
  1065. if ((!nxt_pstate)
  1066. || (nxt_pstate->stage != cur_pstate->stage))
  1067. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1068. continue;
  1069. }
  1070. stage = cur_pstate->stage;
  1071. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1072. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1073. prv_pstate->drm_pstate->crtc_y,
  1074. prv_pstate->drm_pstate->crtc_w,
  1075. prv_pstate->drm_pstate->crtc_h, false);
  1076. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1077. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1078. cur_pstate->drm_pstate->crtc_y,
  1079. cur_pstate->drm_pstate->crtc_w,
  1080. cur_pstate->drm_pstate->crtc_h, false);
  1081. if (right_rect.x < left_rect.x) {
  1082. swap(left_pid, right_pid);
  1083. swap(left_rect, right_rect);
  1084. swap(prv_pstate, cur_pstate);
  1085. }
  1086. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1087. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1088. }
  1089. for (i = 0; i < cnt; i++) {
  1090. cur_pstate = &pstates[i];
  1091. sde_plane_setup_src_split_order(
  1092. cur_pstate->drm_pstate->plane,
  1093. cur_pstate->sde_pstate->multirect_index,
  1094. cur_pstate->sde_pstate->pipe_order_flags);
  1095. }
  1096. }
  1097. static void __sde_crtc_assign_active_cfg(struct sde_crtc *sdecrtc,
  1098. struct drm_plane *plane)
  1099. {
  1100. u8 found = 0;
  1101. int i;
  1102. for (i = 0; i < SDE_STAGE_MAX; i++) {
  1103. if (sdecrtc->active_cfg.stage[i][0] == SSPP_NONE) {
  1104. found = 1;
  1105. break;
  1106. }
  1107. }
  1108. if (!found) {
  1109. SDE_ERROR("All active configs are allocated\n");
  1110. return;
  1111. }
  1112. sdecrtc->active_cfg.stage[i][0] = sde_plane_pipe(plane);
  1113. }
  1114. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1115. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1116. struct sde_crtc_mixer *mixer)
  1117. {
  1118. struct drm_plane *plane;
  1119. struct drm_framebuffer *fb;
  1120. struct drm_plane_state *state;
  1121. struct sde_crtc_state *cstate;
  1122. struct sde_plane_state *pstate = NULL;
  1123. struct plane_state *pstates = NULL;
  1124. struct sde_format *format;
  1125. struct sde_hw_ctl *ctl;
  1126. struct sde_hw_mixer *lm;
  1127. struct sde_hw_stage_cfg *stage_cfg;
  1128. struct sde_rect plane_crtc_roi;
  1129. uint32_t stage_idx, lm_idx;
  1130. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1131. int i, cnt = 0;
  1132. bool bg_alpha_enable = false;
  1133. u32 blend_type;
  1134. if (!sde_crtc || !crtc->state || !mixer) {
  1135. SDE_ERROR("invalid sde_crtc or mixer\n");
  1136. return;
  1137. }
  1138. ctl = mixer->hw_ctl;
  1139. lm = mixer->hw_lm;
  1140. stage_cfg = &sde_crtc->stage_cfg;
  1141. cstate = to_sde_crtc_state(crtc->state);
  1142. pstates = kcalloc(SDE_PSTATES_MAX,
  1143. sizeof(struct plane_state), GFP_KERNEL);
  1144. if (!pstates)
  1145. return;
  1146. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1147. state = plane->state;
  1148. if (!state)
  1149. continue;
  1150. plane_crtc_roi.x = state->crtc_x;
  1151. plane_crtc_roi.y = state->crtc_y;
  1152. plane_crtc_roi.w = state->crtc_w;
  1153. plane_crtc_roi.h = state->crtc_h;
  1154. pstate = to_sde_plane_state(state);
  1155. fb = state->fb;
  1156. sde_plane_ctl_flush(plane, ctl, true);
  1157. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1158. crtc->base.id,
  1159. pstate->stage,
  1160. plane->base.id,
  1161. sde_plane_pipe(plane) - SSPP_VIG0,
  1162. state->fb ? state->fb->base.id : -1);
  1163. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1164. if (!format) {
  1165. SDE_ERROR("invalid format\n");
  1166. goto end;
  1167. }
  1168. blend_type = sde_plane_get_property(pstate,
  1169. PLANE_PROP_BLEND_OP);
  1170. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1171. __sde_crtc_assign_active_cfg(sde_crtc, plane);
  1172. } else {
  1173. if (pstate->stage == SDE_STAGE_BASE &&
  1174. format->alpha_enable)
  1175. bg_alpha_enable = true;
  1176. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1177. state->fb ? state->fb->base.id : -1,
  1178. state->src_x >> 16, state->src_y >> 16,
  1179. state->src_w >> 16, state->src_h >> 16,
  1180. state->crtc_x, state->crtc_y,
  1181. state->crtc_w, state->crtc_h,
  1182. pstate->rotation);
  1183. stage_idx = zpos_cnt[pstate->stage]++;
  1184. stage_cfg->stage[pstate->stage][stage_idx] =
  1185. sde_plane_pipe(plane);
  1186. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1187. pstate->multirect_index;
  1188. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1189. sde_plane_pipe(plane) - SSPP_VIG0,
  1190. pstate->stage,
  1191. pstate->multirect_index,
  1192. pstate->multirect_mode,
  1193. format->base.pixel_format,
  1194. fb ? fb->modifier : 0);
  1195. /* blend config update */
  1196. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1197. lm_idx++) {
  1198. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1199. pstate, format);
  1200. if (bg_alpha_enable && !format->alpha_enable)
  1201. mixer[lm_idx].mixer_op_mode = 0;
  1202. else
  1203. mixer[lm_idx].mixer_op_mode |=
  1204. 1 << pstate->stage;
  1205. }
  1206. }
  1207. if (cnt >= SDE_PSTATES_MAX)
  1208. continue;
  1209. pstates[cnt].sde_pstate = pstate;
  1210. pstates[cnt].drm_pstate = state;
  1211. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1212. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1213. else
  1214. pstates[cnt].stage = sde_plane_get_property(
  1215. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1216. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1217. cnt++;
  1218. }
  1219. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1220. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1221. if (lm && lm->ops.setup_dim_layer) {
  1222. cstate = to_sde_crtc_state(crtc->state);
  1223. for (i = 0; i < cstate->num_dim_layers; i++)
  1224. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1225. mixer, &cstate->dim_layer[i]);
  1226. }
  1227. _sde_crtc_program_lm_output_roi(crtc);
  1228. end:
  1229. kfree(pstates);
  1230. }
  1231. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1232. struct drm_crtc *crtc)
  1233. {
  1234. struct sde_crtc *sde_crtc;
  1235. struct sde_crtc_state *cstate;
  1236. struct drm_encoder *drm_enc;
  1237. bool is_right_only;
  1238. bool encoder_in_dsc_merge = false;
  1239. if (!crtc || !crtc->state)
  1240. return;
  1241. sde_crtc = to_sde_crtc(crtc);
  1242. cstate = to_sde_crtc_state(crtc->state);
  1243. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1244. return;
  1245. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1246. crtc->state->encoder_mask) {
  1247. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1248. encoder_in_dsc_merge = true;
  1249. break;
  1250. }
  1251. }
  1252. /**
  1253. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1254. * This is due to two reasons:
  1255. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1256. * the left DSC must be used, right DSC cannot be used alone.
  1257. * For right-only partial update, this means swap layer mixers to map
  1258. * Left LM to Right INTF. On later HW this was relaxed.
  1259. * - In DSC Merge mode, the physical encoder has already registered
  1260. * PP0 as the master, to switch to right-only we would have to
  1261. * reprogram to be driven by PP1 instead.
  1262. * To support both cases, we prefer to support the mixer swap solution.
  1263. */
  1264. if (!encoder_in_dsc_merge)
  1265. return;
  1266. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1267. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1268. if (is_right_only && !sde_crtc->mixers_swapped) {
  1269. /* right-only update swap mixers */
  1270. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1271. sde_crtc->mixers_swapped = true;
  1272. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1273. /* left-only or full update, swap back */
  1274. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1275. sde_crtc->mixers_swapped = false;
  1276. }
  1277. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1278. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1279. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1280. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1281. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1282. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1283. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1284. }
  1285. /**
  1286. * _sde_crtc_blend_setup - configure crtc mixers
  1287. * @crtc: Pointer to drm crtc structure
  1288. * @old_state: Pointer to old crtc state
  1289. * @add_planes: Whether or not to add planes to mixers
  1290. */
  1291. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1292. struct drm_crtc_state *old_state, bool add_planes)
  1293. {
  1294. struct sde_crtc *sde_crtc;
  1295. struct sde_crtc_state *sde_crtc_state;
  1296. struct sde_crtc_mixer *mixer;
  1297. struct sde_hw_ctl *ctl;
  1298. struct sde_hw_mixer *lm;
  1299. struct sde_ctl_flush_cfg cfg = {0,};
  1300. int i;
  1301. if (!crtc)
  1302. return;
  1303. sde_crtc = to_sde_crtc(crtc);
  1304. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1305. mixer = sde_crtc->mixers;
  1306. SDE_DEBUG("%s\n", sde_crtc->name);
  1307. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1308. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1309. return;
  1310. }
  1311. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1312. if (!mixer[i].hw_lm) {
  1313. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1314. return;
  1315. }
  1316. mixer[i].mixer_op_mode = 0;
  1317. /* clear dim_layer settings */
  1318. lm = mixer[i].hw_lm;
  1319. if (lm->ops.clear_dim_layer)
  1320. lm->ops.clear_dim_layer(lm);
  1321. }
  1322. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1323. /* initialize stage cfg */
  1324. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1325. memset(&sde_crtc->active_cfg, 0, sizeof(sde_crtc->active_cfg));
  1326. if (add_planes)
  1327. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1328. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1329. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1330. ctl = mixer[i].hw_ctl;
  1331. lm = mixer[i].hw_lm;
  1332. if (sde_kms_rect_is_null(lm_roi)) {
  1333. SDE_DEBUG(
  1334. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1335. sde_crtc->name, lm->idx - LM_0,
  1336. ctl->idx - CTL_0);
  1337. continue;
  1338. }
  1339. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1340. /* stage config flush mask */
  1341. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1342. ctl->ops.get_pending_flush(ctl, &cfg);
  1343. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1344. mixer[i].hw_lm->idx - LM_0,
  1345. mixer[i].mixer_op_mode,
  1346. ctl->idx - CTL_0,
  1347. cfg.pending_flush_mask);
  1348. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1349. &sde_crtc->stage_cfg, &sde_crtc->active_cfg);
  1350. }
  1351. _sde_crtc_program_lm_output_roi(crtc);
  1352. }
  1353. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1354. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1355. {
  1356. struct drm_plane *plane;
  1357. struct sde_plane_state *sde_pstate;
  1358. uint32_t mode = 0;
  1359. int rc;
  1360. if (!crtc) {
  1361. SDE_ERROR("invalid state\n");
  1362. return -EINVAL;
  1363. }
  1364. *fb_ns = 0;
  1365. *fb_sec = 0;
  1366. *fb_sec_dir = 0;
  1367. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1368. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1369. rc = PTR_ERR(plane);
  1370. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1371. DRMID(crtc), DRMID(plane), rc);
  1372. return rc;
  1373. }
  1374. sde_pstate = to_sde_plane_state(plane->state);
  1375. mode = sde_plane_get_property(sde_pstate,
  1376. PLANE_PROP_FB_TRANSLATION_MODE);
  1377. switch (mode) {
  1378. case SDE_DRM_FB_NON_SEC:
  1379. (*fb_ns)++;
  1380. break;
  1381. case SDE_DRM_FB_SEC:
  1382. (*fb_sec)++;
  1383. break;
  1384. case SDE_DRM_FB_SEC_DIR_TRANS:
  1385. (*fb_sec_dir)++;
  1386. break;
  1387. default:
  1388. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1389. DRMID(plane), mode);
  1390. return -EINVAL;
  1391. }
  1392. }
  1393. return 0;
  1394. }
  1395. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1396. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1397. {
  1398. struct drm_plane *plane;
  1399. const struct drm_plane_state *pstate;
  1400. struct sde_plane_state *sde_pstate;
  1401. uint32_t mode = 0;
  1402. int rc;
  1403. if (!state) {
  1404. SDE_ERROR("invalid state\n");
  1405. return -EINVAL;
  1406. }
  1407. *fb_ns = 0;
  1408. *fb_sec = 0;
  1409. *fb_sec_dir = 0;
  1410. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1411. if (IS_ERR_OR_NULL(pstate)) {
  1412. rc = PTR_ERR(pstate);
  1413. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1414. DRMID(state->crtc), DRMID(plane), rc);
  1415. return rc;
  1416. }
  1417. sde_pstate = to_sde_plane_state(pstate);
  1418. mode = sde_plane_get_property(sde_pstate,
  1419. PLANE_PROP_FB_TRANSLATION_MODE);
  1420. switch (mode) {
  1421. case SDE_DRM_FB_NON_SEC:
  1422. (*fb_ns)++;
  1423. break;
  1424. case SDE_DRM_FB_SEC:
  1425. (*fb_sec)++;
  1426. break;
  1427. case SDE_DRM_FB_SEC_DIR_TRANS:
  1428. (*fb_sec_dir)++;
  1429. break;
  1430. default:
  1431. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1432. DRMID(plane), mode);
  1433. return -EINVAL;
  1434. }
  1435. }
  1436. return 0;
  1437. }
  1438. static void _sde_drm_fb_sec_dir_trans(
  1439. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1440. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1441. {
  1442. /* secure display usecase */
  1443. if ((smmu_state->state == ATTACHED)
  1444. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1445. smmu_state->state = catalog->sui_ns_allowed ?
  1446. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1447. smmu_state->secure_level = secure_level;
  1448. smmu_state->transition_type = PRE_COMMIT;
  1449. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1450. if (old_valid_fb)
  1451. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1452. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1453. if (catalog->sui_misr_supported)
  1454. smmu_state->sui_misr_state =
  1455. SUI_MISR_ENABLE_REQ;
  1456. /* secure camera usecase */
  1457. } else if (smmu_state->state == ATTACHED) {
  1458. smmu_state->state = DETACH_SEC_REQ;
  1459. smmu_state->secure_level = secure_level;
  1460. smmu_state->transition_type = PRE_COMMIT;
  1461. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1462. }
  1463. }
  1464. static void _sde_drm_fb_transactions(
  1465. struct sde_kms_smmu_state_data *smmu_state,
  1466. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1467. int *ops)
  1468. {
  1469. if (((smmu_state->state == DETACHED)
  1470. || (smmu_state->state == DETACH_ALL_REQ))
  1471. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1472. && ((smmu_state->state == DETACHED_SEC)
  1473. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1474. smmu_state->state = catalog->sui_ns_allowed ?
  1475. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1476. smmu_state->transition_type = post_commit ?
  1477. POST_COMMIT : PRE_COMMIT;
  1478. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1479. if (old_valid_fb)
  1480. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1481. if (catalog->sui_misr_supported)
  1482. smmu_state->sui_misr_state =
  1483. SUI_MISR_DISABLE_REQ;
  1484. } else if ((smmu_state->state == DETACHED_SEC)
  1485. || (smmu_state->state == DETACH_SEC_REQ)) {
  1486. smmu_state->state = ATTACH_SEC_REQ;
  1487. smmu_state->transition_type = post_commit ?
  1488. POST_COMMIT : PRE_COMMIT;
  1489. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1490. if (old_valid_fb)
  1491. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1492. }
  1493. }
  1494. /**
  1495. * sde_crtc_get_secure_transition_ops - determines the operations that
  1496. * need to be performed before transitioning to secure state
  1497. * This function should be called after swapping the new state
  1498. * @crtc: Pointer to drm crtc structure
  1499. * Returns the bitmask of operations need to be performed, -Error in
  1500. * case of error cases
  1501. */
  1502. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1503. struct drm_crtc_state *old_crtc_state,
  1504. bool old_valid_fb)
  1505. {
  1506. struct drm_plane *plane;
  1507. struct drm_encoder *encoder;
  1508. struct sde_crtc *sde_crtc;
  1509. struct sde_kms *sde_kms;
  1510. struct sde_mdss_cfg *catalog;
  1511. struct sde_kms_smmu_state_data *smmu_state;
  1512. uint32_t translation_mode = 0, secure_level;
  1513. int ops = 0;
  1514. bool post_commit = false;
  1515. if (!crtc || !crtc->state) {
  1516. SDE_ERROR("invalid crtc\n");
  1517. return -EINVAL;
  1518. }
  1519. sde_kms = _sde_crtc_get_kms(crtc);
  1520. if (!sde_kms)
  1521. return -EINVAL;
  1522. smmu_state = &sde_kms->smmu_state;
  1523. smmu_state->prev_state = smmu_state->state;
  1524. smmu_state->prev_secure_level = smmu_state->secure_level;
  1525. sde_crtc = to_sde_crtc(crtc);
  1526. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1527. catalog = sde_kms->catalog;
  1528. /*
  1529. * SMMU operations need to be delayed in case of video mode panels
  1530. * when switching back to non_secure mode
  1531. */
  1532. drm_for_each_encoder_mask(encoder, crtc->dev,
  1533. crtc->state->encoder_mask) {
  1534. if (sde_encoder_is_dsi_display(encoder))
  1535. post_commit |= sde_encoder_check_curr_mode(encoder,
  1536. MSM_DISPLAY_VIDEO_MODE);
  1537. }
  1538. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1539. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1540. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1541. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1542. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1543. if (!plane->state)
  1544. continue;
  1545. translation_mode = sde_plane_get_property(
  1546. to_sde_plane_state(plane->state),
  1547. PLANE_PROP_FB_TRANSLATION_MODE);
  1548. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1549. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1550. DRMID(crtc), translation_mode);
  1551. return -EINVAL;
  1552. }
  1553. /* we can break if we find sec_dir plane */
  1554. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1555. break;
  1556. }
  1557. mutex_lock(&sde_kms->secure_transition_lock);
  1558. switch (translation_mode) {
  1559. case SDE_DRM_FB_SEC_DIR_TRANS:
  1560. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1561. catalog, old_valid_fb, &ops);
  1562. break;
  1563. case SDE_DRM_FB_SEC:
  1564. case SDE_DRM_FB_NON_SEC:
  1565. _sde_drm_fb_transactions(smmu_state, catalog,
  1566. old_valid_fb, post_commit, &ops);
  1567. break;
  1568. default:
  1569. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1570. DRMID(crtc), translation_mode);
  1571. ops = -EINVAL;
  1572. }
  1573. /* log only during actual transition times */
  1574. if (ops) {
  1575. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1576. DRMID(crtc), smmu_state->state,
  1577. secure_level, smmu_state->secure_level,
  1578. smmu_state->transition_type, ops);
  1579. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1580. smmu_state->state, smmu_state->transition_type,
  1581. smmu_state->secure_level, old_valid_fb,
  1582. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1583. }
  1584. mutex_unlock(&sde_kms->secure_transition_lock);
  1585. return ops;
  1586. }
  1587. /**
  1588. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1589. * LUTs are configured only once during boot
  1590. * @sde_crtc: Pointer to sde crtc
  1591. * @cstate: Pointer to sde crtc state
  1592. */
  1593. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1594. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1595. {
  1596. struct sde_hw_scaler3_lut_cfg *cfg;
  1597. struct sde_kms *sde_kms;
  1598. u32 *lut_data = NULL;
  1599. size_t len = 0;
  1600. int ret = 0;
  1601. if (!sde_crtc || !cstate) {
  1602. SDE_ERROR("invalid args\n");
  1603. return -EINVAL;
  1604. }
  1605. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1606. if (!sde_kms)
  1607. return -EINVAL;
  1608. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1609. return 0;
  1610. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1611. &cstate->property_state, &len, lut_idx);
  1612. if (!lut_data || !len) {
  1613. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1614. lut_idx, lut_data, len);
  1615. lut_data = NULL;
  1616. len = 0;
  1617. }
  1618. cfg = &cstate->scl3_lut_cfg;
  1619. switch (lut_idx) {
  1620. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1621. cfg->dir_lut = lut_data;
  1622. cfg->dir_len = len;
  1623. break;
  1624. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1625. cfg->cir_lut = lut_data;
  1626. cfg->cir_len = len;
  1627. break;
  1628. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1629. cfg->sep_lut = lut_data;
  1630. cfg->sep_len = len;
  1631. break;
  1632. default:
  1633. ret = -EINVAL;
  1634. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1635. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1636. break;
  1637. }
  1638. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1639. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1640. cfg->is_configured);
  1641. return ret;
  1642. }
  1643. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1644. {
  1645. struct sde_crtc *sde_crtc;
  1646. if (!crtc) {
  1647. SDE_ERROR("invalid crtc\n");
  1648. return;
  1649. }
  1650. sde_crtc = to_sde_crtc(crtc);
  1651. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1652. }
  1653. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1654. {
  1655. int i;
  1656. /**
  1657. * Check if sufficient hw resources are
  1658. * available as per target caps & topology
  1659. */
  1660. if (!sde_crtc) {
  1661. SDE_ERROR("invalid argument\n");
  1662. return -EINVAL;
  1663. }
  1664. if (!sde_crtc->num_mixers ||
  1665. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1666. SDE_ERROR("%s: invalid number mixers: %d\n",
  1667. sde_crtc->name, sde_crtc->num_mixers);
  1668. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1669. SDE_EVTLOG_ERROR);
  1670. return -EINVAL;
  1671. }
  1672. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1673. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1674. || !sde_crtc->mixers[i].hw_ds) {
  1675. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1676. sde_crtc->name, i);
  1677. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1678. i, sde_crtc->mixers[i].hw_lm,
  1679. sde_crtc->mixers[i].hw_ctl,
  1680. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1681. return -EINVAL;
  1682. }
  1683. }
  1684. return 0;
  1685. }
  1686. /**
  1687. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1688. * @crtc: Pointer to drm crtc
  1689. */
  1690. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1691. {
  1692. struct sde_crtc *sde_crtc;
  1693. struct sde_crtc_state *cstate;
  1694. struct sde_hw_mixer *hw_lm;
  1695. struct sde_hw_ctl *hw_ctl;
  1696. struct sde_hw_ds *hw_ds;
  1697. struct sde_hw_ds_cfg *cfg;
  1698. struct sde_kms *kms;
  1699. u32 op_mode = 0;
  1700. u32 lm_idx = 0, num_mixers = 0;
  1701. int i, count = 0;
  1702. bool ds_dirty = false;
  1703. if (!crtc)
  1704. return;
  1705. sde_crtc = to_sde_crtc(crtc);
  1706. cstate = to_sde_crtc_state(crtc->state);
  1707. kms = _sde_crtc_get_kms(crtc);
  1708. num_mixers = sde_crtc->num_mixers;
  1709. count = cstate->num_ds;
  1710. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1711. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1712. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1713. /**
  1714. * destination scaler configuration will be done either
  1715. * or on set property or on power collapse (idle/suspend)
  1716. */
  1717. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1718. if (sde_crtc->ds_reconfig) {
  1719. SDE_DEBUG("reconfigure dest scaler block\n");
  1720. sde_crtc->ds_reconfig = false;
  1721. }
  1722. if (!ds_dirty) {
  1723. SDE_DEBUG("no change in settings, skip commit\n");
  1724. } else if (!kms || !kms->catalog) {
  1725. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1726. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1727. SDE_DEBUG("dest scaler feature not supported\n");
  1728. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1729. //do nothing
  1730. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1731. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1732. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1733. } else {
  1734. for (i = 0; i < count; i++) {
  1735. cfg = &cstate->ds_cfg[i];
  1736. if (!cfg->flags)
  1737. continue;
  1738. lm_idx = cfg->idx;
  1739. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1740. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1741. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1742. /* Setup op mode - Dual/single */
  1743. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1744. op_mode |= BIT(hw_ds->idx - DS_0);
  1745. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1746. op_mode |= (cstate->num_ds_enabled ==
  1747. CRTC_DUAL_MIXERS) ?
  1748. SDE_DS_OP_MODE_DUAL : 0;
  1749. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1750. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1751. }
  1752. /* Setup scaler */
  1753. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1754. (cfg->flags &
  1755. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1756. if (hw_ds->ops.setup_scaler)
  1757. hw_ds->ops.setup_scaler(hw_ds,
  1758. &cfg->scl3_cfg,
  1759. &cstate->scl3_lut_cfg);
  1760. }
  1761. /*
  1762. * Dest scaler shares the flush bit of the LM in control
  1763. */
  1764. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1765. hw_ctl->ops.update_bitmask_mixer(
  1766. hw_ctl, hw_lm->idx, 1);
  1767. }
  1768. }
  1769. }
  1770. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1771. {
  1772. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1773. struct sde_crtc *sde_crtc;
  1774. struct msm_drm_private *priv;
  1775. struct sde_crtc_frame_event *fevent;
  1776. struct sde_kms_frame_event_cb_data *cb_data;
  1777. struct drm_plane *plane;
  1778. u32 ubwc_error;
  1779. unsigned long flags;
  1780. u32 crtc_id;
  1781. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1782. if (!data) {
  1783. SDE_ERROR("invalid parameters\n");
  1784. return;
  1785. }
  1786. crtc = cb_data->crtc;
  1787. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1788. SDE_ERROR("invalid parameters\n");
  1789. return;
  1790. }
  1791. sde_crtc = to_sde_crtc(crtc);
  1792. priv = crtc->dev->dev_private;
  1793. crtc_id = drm_crtc_index(crtc);
  1794. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1795. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1796. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1797. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1798. struct sde_crtc_frame_event, list);
  1799. if (fevent)
  1800. list_del_init(&fevent->list);
  1801. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1802. if (!fevent) {
  1803. SDE_ERROR("crtc%d event %d overflow\n",
  1804. crtc->base.id, event);
  1805. SDE_EVT32(DRMID(crtc), event);
  1806. return;
  1807. }
  1808. /* log and clear plane ubwc errors if any */
  1809. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1810. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1811. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1812. drm_for_each_plane_mask(plane, crtc->dev,
  1813. sde_crtc->plane_mask_old) {
  1814. ubwc_error = sde_plane_get_ubwc_error(plane);
  1815. if (ubwc_error) {
  1816. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1817. ubwc_error, SDE_EVTLOG_ERROR);
  1818. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1819. DRMID(crtc), DRMID(plane),
  1820. ubwc_error);
  1821. sde_plane_clear_ubwc_error(plane);
  1822. }
  1823. }
  1824. }
  1825. fevent->event = event;
  1826. fevent->crtc = crtc;
  1827. fevent->connector = cb_data->connector;
  1828. fevent->ts = ktime_get();
  1829. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1830. }
  1831. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1832. struct drm_crtc_state *old_state)
  1833. {
  1834. struct drm_device *dev;
  1835. struct sde_crtc *sde_crtc;
  1836. struct sde_crtc_state *cstate;
  1837. struct drm_connector *conn;
  1838. struct drm_encoder *encoder;
  1839. struct drm_connector_list_iter conn_iter;
  1840. if (!crtc || !crtc->state) {
  1841. SDE_ERROR("invalid crtc\n");
  1842. return;
  1843. }
  1844. dev = crtc->dev;
  1845. sde_crtc = to_sde_crtc(crtc);
  1846. cstate = to_sde_crtc_state(crtc->state);
  1847. SDE_EVT32_VERBOSE(DRMID(crtc));
  1848. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1849. /* identify connectors attached to this crtc */
  1850. cstate->num_connectors = 0;
  1851. drm_connector_list_iter_begin(dev, &conn_iter);
  1852. drm_for_each_connector_iter(conn, &conn_iter)
  1853. if (conn->state && conn->state->crtc == crtc &&
  1854. cstate->num_connectors < MAX_CONNECTORS) {
  1855. encoder = conn->state->best_encoder;
  1856. if (encoder)
  1857. sde_encoder_register_frame_event_callback(
  1858. encoder,
  1859. sde_crtc_frame_event_cb,
  1860. crtc);
  1861. cstate->connectors[cstate->num_connectors++] = conn;
  1862. sde_connector_prepare_fence(conn);
  1863. }
  1864. drm_connector_list_iter_end(&conn_iter);
  1865. /* prepare main output fence */
  1866. sde_fence_prepare(sde_crtc->output_fence);
  1867. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1868. }
  1869. /**
  1870. * sde_crtc_complete_flip - signal pending page_flip events
  1871. * Any pending vblank events are added to the vblank_event_list
  1872. * so that the next vblank interrupt shall signal them.
  1873. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1874. * This API signals any pending PAGE_FLIP events requested through
  1875. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1876. * if file!=NULL, this is preclose potential cancel-flip path
  1877. * @crtc: Pointer to drm crtc structure
  1878. * @file: Pointer to drm file
  1879. */
  1880. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1881. struct drm_file *file)
  1882. {
  1883. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1884. struct drm_device *dev = crtc->dev;
  1885. struct drm_pending_vblank_event *event;
  1886. unsigned long flags;
  1887. spin_lock_irqsave(&dev->event_lock, flags);
  1888. event = sde_crtc->event;
  1889. if (!event)
  1890. goto end;
  1891. /*
  1892. * if regular vblank case (!file) or if cancel-flip from
  1893. * preclose on file that requested flip, then send the
  1894. * event:
  1895. */
  1896. if (!file || (event->base.file_priv == file)) {
  1897. sde_crtc->event = NULL;
  1898. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1899. sde_crtc->name, event);
  1900. SDE_EVT32_VERBOSE(DRMID(crtc));
  1901. drm_crtc_send_vblank_event(crtc, event);
  1902. }
  1903. end:
  1904. spin_unlock_irqrestore(&dev->event_lock, flags);
  1905. }
  1906. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1907. struct drm_crtc_state *cstate)
  1908. {
  1909. struct drm_encoder *encoder;
  1910. if (!crtc || !crtc->dev || !cstate) {
  1911. SDE_ERROR("invalid crtc\n");
  1912. return INTF_MODE_NONE;
  1913. }
  1914. drm_for_each_encoder_mask(encoder, crtc->dev,
  1915. cstate->encoder_mask) {
  1916. /* continue if copy encoder is encountered */
  1917. if (sde_encoder_in_clone_mode(encoder))
  1918. continue;
  1919. return sde_encoder_get_intf_mode(encoder);
  1920. }
  1921. return INTF_MODE_NONE;
  1922. }
  1923. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1924. {
  1925. struct drm_encoder *encoder;
  1926. if (!crtc || !crtc->dev) {
  1927. SDE_ERROR("invalid crtc\n");
  1928. return INTF_MODE_NONE;
  1929. }
  1930. drm_for_each_encoder(encoder, crtc->dev)
  1931. if ((encoder->crtc == crtc)
  1932. && !sde_encoder_in_cont_splash(encoder))
  1933. return sde_encoder_get_fps(encoder);
  1934. return 0;
  1935. }
  1936. static void sde_crtc_vblank_cb(void *data)
  1937. {
  1938. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1939. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1940. /* keep statistics on vblank callback - with auto reset via debugfs */
  1941. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1942. sde_crtc->vblank_cb_time = ktime_get();
  1943. else
  1944. sde_crtc->vblank_cb_count++;
  1945. sde_crtc->vblank_last_cb_time = ktime_get();
  1946. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1947. drm_crtc_handle_vblank(crtc);
  1948. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1949. SDE_EVT32_VERBOSE(DRMID(crtc));
  1950. }
  1951. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1952. ktime_t ts, enum sde_fence_event fence_event)
  1953. {
  1954. if (!connector) {
  1955. SDE_ERROR("invalid param\n");
  1956. return;
  1957. }
  1958. SDE_ATRACE_BEGIN("signal_retire_fence");
  1959. sde_connector_complete_commit(connector, ts, fence_event);
  1960. SDE_ATRACE_END("signal_retire_fence");
  1961. }
  1962. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1963. {
  1964. struct msm_drm_private *priv;
  1965. struct sde_crtc_frame_event *fevent;
  1966. struct drm_crtc *crtc;
  1967. struct sde_crtc *sde_crtc;
  1968. struct sde_kms *sde_kms;
  1969. unsigned long flags;
  1970. bool in_clone_mode = false;
  1971. if (!work) {
  1972. SDE_ERROR("invalid work handle\n");
  1973. return;
  1974. }
  1975. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1976. if (!fevent->crtc || !fevent->crtc->state) {
  1977. SDE_ERROR("invalid crtc\n");
  1978. return;
  1979. }
  1980. crtc = fevent->crtc;
  1981. sde_crtc = to_sde_crtc(crtc);
  1982. sde_kms = _sde_crtc_get_kms(crtc);
  1983. if (!sde_kms) {
  1984. SDE_ERROR("invalid kms handle\n");
  1985. return;
  1986. }
  1987. priv = sde_kms->dev->dev_private;
  1988. SDE_ATRACE_BEGIN("crtc_frame_event");
  1989. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1990. ktime_to_ns(fevent->ts));
  1991. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1992. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  1993. true : false;
  1994. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1995. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1996. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1997. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1998. /* this should not happen */
  1999. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2000. crtc->base.id,
  2001. ktime_to_ns(fevent->ts),
  2002. atomic_read(&sde_crtc->frame_pending));
  2003. SDE_EVT32(DRMID(crtc), fevent->event,
  2004. SDE_EVTLOG_FUNC_CASE1);
  2005. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2006. /* release bandwidth and other resources */
  2007. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2008. crtc->base.id,
  2009. ktime_to_ns(fevent->ts));
  2010. SDE_EVT32(DRMID(crtc), fevent->event,
  2011. SDE_EVTLOG_FUNC_CASE2);
  2012. sde_core_perf_crtc_release_bw(crtc);
  2013. } else {
  2014. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2015. SDE_EVTLOG_FUNC_CASE3);
  2016. }
  2017. }
  2018. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2019. SDE_ATRACE_BEGIN("signal_release_fence");
  2020. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2021. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2022. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2023. SDE_ATRACE_END("signal_release_fence");
  2024. }
  2025. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2026. /* this api should be called without spin_lock */
  2027. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2028. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2029. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2030. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2031. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2032. crtc->base.id, ktime_to_ns(fevent->ts));
  2033. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2034. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2035. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2036. SDE_ATRACE_END("crtc_frame_event");
  2037. }
  2038. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2039. struct drm_crtc_state *old_state)
  2040. {
  2041. struct sde_crtc *sde_crtc;
  2042. if (!crtc || !crtc->state) {
  2043. SDE_ERROR("invalid crtc\n");
  2044. return;
  2045. }
  2046. sde_crtc = to_sde_crtc(crtc);
  2047. SDE_EVT32_VERBOSE(DRMID(crtc));
  2048. sde_core_perf_crtc_update(crtc, 0, false);
  2049. }
  2050. /**
  2051. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2052. * @cstate: Pointer to sde crtc state
  2053. */
  2054. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2055. {
  2056. if (!cstate) {
  2057. SDE_ERROR("invalid cstate\n");
  2058. return;
  2059. }
  2060. cstate->input_fence_timeout_ns =
  2061. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2062. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2063. }
  2064. /**
  2065. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2066. * @cstate: Pointer to sde crtc state
  2067. */
  2068. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2069. {
  2070. u32 i;
  2071. if (!cstate)
  2072. return;
  2073. for (i = 0; i < cstate->num_dim_layers; i++)
  2074. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2075. cstate->num_dim_layers = 0;
  2076. }
  2077. /**
  2078. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2079. * @cstate: Pointer to sde crtc state
  2080. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2081. */
  2082. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2083. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2084. {
  2085. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2086. struct sde_drm_dim_layer_cfg *user_cfg;
  2087. struct sde_hw_dim_layer *dim_layer;
  2088. u32 count, i;
  2089. struct sde_kms *kms;
  2090. if (!crtc || !cstate) {
  2091. SDE_ERROR("invalid crtc or cstate\n");
  2092. return;
  2093. }
  2094. dim_layer = cstate->dim_layer;
  2095. if (!usr_ptr) {
  2096. /* usr_ptr is null when setting the default property value */
  2097. _sde_crtc_clear_dim_layers_v1(cstate);
  2098. SDE_DEBUG("dim_layer data removed\n");
  2099. return;
  2100. }
  2101. kms = _sde_crtc_get_kms(crtc);
  2102. if (!kms || !kms->catalog) {
  2103. SDE_ERROR("invalid kms\n");
  2104. return;
  2105. }
  2106. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2107. SDE_ERROR("failed to copy dim_layer data\n");
  2108. return;
  2109. }
  2110. count = dim_layer_v1.num_layers;
  2111. if (count > SDE_MAX_DIM_LAYERS) {
  2112. SDE_ERROR("invalid number of dim_layers:%d", count);
  2113. return;
  2114. }
  2115. /* populate from user space */
  2116. cstate->num_dim_layers = count;
  2117. for (i = 0; i < count; i++) {
  2118. user_cfg = &dim_layer_v1.layer_cfg[i];
  2119. dim_layer[i].flags = user_cfg->flags;
  2120. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2121. user_cfg->stage : user_cfg->stage +
  2122. SDE_STAGE_0;
  2123. dim_layer[i].rect.x = user_cfg->rect.x1;
  2124. dim_layer[i].rect.y = user_cfg->rect.y1;
  2125. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2126. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2127. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2128. user_cfg->color_fill.color_0,
  2129. user_cfg->color_fill.color_1,
  2130. user_cfg->color_fill.color_2,
  2131. user_cfg->color_fill.color_3,
  2132. };
  2133. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2134. i, dim_layer[i].flags, dim_layer[i].stage);
  2135. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2136. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2137. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2138. dim_layer[i].color_fill.color_0,
  2139. dim_layer[i].color_fill.color_1,
  2140. dim_layer[i].color_fill.color_2,
  2141. dim_layer[i].color_fill.color_3);
  2142. }
  2143. }
  2144. /**
  2145. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2146. * @sde_crtc : Pointer to sde crtc
  2147. * @cstate : Pointer to sde crtc state
  2148. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2149. */
  2150. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2151. struct sde_crtc_state *cstate,
  2152. void __user *usr_ptr)
  2153. {
  2154. struct sde_drm_dest_scaler_data ds_data;
  2155. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2156. struct sde_drm_scaler_v2 scaler_v2;
  2157. void __user *scaler_v2_usr;
  2158. int i, count;
  2159. if (!sde_crtc || !cstate) {
  2160. SDE_ERROR("invalid sde_crtc/state\n");
  2161. return -EINVAL;
  2162. }
  2163. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2164. if (!usr_ptr) {
  2165. SDE_DEBUG("ds data removed\n");
  2166. return 0;
  2167. }
  2168. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2169. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2170. sde_crtc->name);
  2171. return -EINVAL;
  2172. }
  2173. count = ds_data.num_dest_scaler;
  2174. if (!count) {
  2175. SDE_DEBUG("no ds data available\n");
  2176. return 0;
  2177. }
  2178. if (count > SDE_MAX_DS_COUNT) {
  2179. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2180. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2181. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2182. return -EINVAL;
  2183. }
  2184. /* Populate from user space */
  2185. for (i = 0; i < count; i++) {
  2186. ds_cfg_usr = &ds_data.ds_cfg[i];
  2187. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2188. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2189. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2190. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2191. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2192. if (ds_cfg_usr->scaler_cfg) {
  2193. scaler_v2_usr =
  2194. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2195. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2196. sizeof(scaler_v2))) {
  2197. SDE_ERROR("%s:scaler: copy from user failed\n",
  2198. sde_crtc->name);
  2199. return -EINVAL;
  2200. }
  2201. }
  2202. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2203. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2204. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2205. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2206. scaler_v2.dst_width, scaler_v2.dst_height);
  2207. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2208. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2209. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2210. scaler_v2.dst_width, scaler_v2.dst_height);
  2211. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2212. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2213. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2214. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2215. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2216. ds_cfg_usr->lm_height);
  2217. }
  2218. cstate->num_ds = count;
  2219. cstate->ds_dirty = true;
  2220. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2221. return 0;
  2222. }
  2223. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2224. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2225. u32 prev_lm_width, u32 prev_lm_height)
  2226. {
  2227. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2228. || !cfg->lm_width || !cfg->lm_height) {
  2229. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2230. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2231. hdisplay, mode->vdisplay);
  2232. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2233. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2234. return -E2BIG;
  2235. }
  2236. if (!prev_lm_width && !prev_lm_height) {
  2237. prev_lm_width = cfg->lm_width;
  2238. prev_lm_height = cfg->lm_height;
  2239. } else {
  2240. if (cfg->lm_width != prev_lm_width ||
  2241. cfg->lm_height != prev_lm_height) {
  2242. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2243. crtc->base.id, cfg->lm_width,
  2244. cfg->lm_height, prev_lm_width,
  2245. prev_lm_height);
  2246. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2247. cfg->lm_height, prev_lm_width,
  2248. prev_lm_height, SDE_EVTLOG_ERROR);
  2249. return -EINVAL;
  2250. }
  2251. }
  2252. return 0;
  2253. }
  2254. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2255. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2256. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2257. u32 max_in_width, u32 max_out_width)
  2258. {
  2259. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2260. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2261. /**
  2262. * Scaler src and dst width shouldn't exceed the maximum
  2263. * width limitation. Also, if there is no partial update
  2264. * dst width and height must match display resolution.
  2265. */
  2266. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2267. cfg->scl3_cfg.dst_width > max_out_width ||
  2268. !cfg->scl3_cfg.src_width[0] ||
  2269. !cfg->scl3_cfg.dst_width ||
  2270. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2271. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2272. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2273. SDE_ERROR("crtc%d: ", crtc->base.id);
  2274. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2275. cfg->scl3_cfg.src_width[0],
  2276. cfg->scl3_cfg.dst_width,
  2277. cfg->scl3_cfg.dst_height,
  2278. hdisplay, mode->vdisplay);
  2279. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2280. sde_crtc->num_mixers, cfg->flags,
  2281. hw_ds->idx - DS_0);
  2282. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2283. cfg->scl3_cfg.enable,
  2284. cfg->scl3_cfg.de.enable);
  2285. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2286. cfg->scl3_cfg.de.enable, cfg->flags,
  2287. max_in_width, max_out_width,
  2288. cfg->scl3_cfg.src_width[0],
  2289. cfg->scl3_cfg.dst_width,
  2290. cfg->scl3_cfg.dst_height, hdisplay,
  2291. mode->vdisplay, sde_crtc->num_mixers,
  2292. SDE_EVTLOG_ERROR);
  2293. cfg->flags &=
  2294. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2295. cfg->flags &=
  2296. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2297. return -EINVAL;
  2298. }
  2299. }
  2300. return 0;
  2301. }
  2302. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2303. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2304. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2305. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2306. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2307. u32 max_out_width)
  2308. {
  2309. int i, ret;
  2310. u32 lm_idx;
  2311. for (i = 0; i < cstate->num_ds; i++) {
  2312. cfg = &cstate->ds_cfg[i];
  2313. lm_idx = cfg->idx;
  2314. /**
  2315. * Validate against topology
  2316. * No of dest scalers should match the num of mixers
  2317. * unless it is partial update left only/right only use case
  2318. */
  2319. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2320. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2321. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2322. crtc->base.id, i, lm_idx, cfg->flags);
  2323. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2324. SDE_EVTLOG_ERROR);
  2325. return -EINVAL;
  2326. }
  2327. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2328. if (!max_in_width && !max_out_width) {
  2329. max_in_width = hw_ds->scl->top->maxinputwidth;
  2330. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2331. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2332. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2333. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2334. max_in_width, max_out_width, cstate->num_ds);
  2335. }
  2336. /* Check LM width and height */
  2337. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2338. prev_lm_width, prev_lm_height);
  2339. if (ret)
  2340. return ret;
  2341. /* Check scaler data */
  2342. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2343. hw_ds, cfg, hdisplay,
  2344. max_in_width, max_out_width);
  2345. if (ret)
  2346. return ret;
  2347. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2348. (*num_ds_enable)++;
  2349. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2350. hw_ds->idx - DS_0, cfg->flags);
  2351. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2352. }
  2353. return 0;
  2354. }
  2355. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2356. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2357. u32 num_ds_enable)
  2358. {
  2359. int i;
  2360. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2361. cstate->num_ds_enabled, num_ds_enable);
  2362. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2363. cstate->num_ds, cstate->ds_dirty);
  2364. if (cstate->num_ds_enabled != num_ds_enable) {
  2365. /* Disabling destination scaler */
  2366. if (!num_ds_enable) {
  2367. for (i = 0; i < cstate->num_ds; i++) {
  2368. cfg = &cstate->ds_cfg[i];
  2369. cfg->idx = i;
  2370. /* Update scaler settings in disable case */
  2371. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2372. cfg->scl3_cfg.enable = 0;
  2373. cfg->scl3_cfg.de.enable = 0;
  2374. }
  2375. }
  2376. cstate->num_ds_enabled = num_ds_enable;
  2377. cstate->ds_dirty = true;
  2378. } else {
  2379. if (!cstate->num_ds_enabled)
  2380. cstate->ds_dirty = false;
  2381. }
  2382. }
  2383. /**
  2384. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2385. * @crtc : Pointer to drm crtc
  2386. * @state : Pointer to drm crtc state
  2387. */
  2388. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2389. struct drm_crtc_state *state)
  2390. {
  2391. struct sde_crtc *sde_crtc;
  2392. struct sde_crtc_state *cstate;
  2393. struct drm_display_mode *mode;
  2394. struct sde_kms *kms;
  2395. struct sde_hw_ds *hw_ds = NULL;
  2396. struct sde_hw_ds_cfg *cfg = NULL;
  2397. u32 ret = 0;
  2398. u32 num_ds_enable = 0, hdisplay = 0;
  2399. u32 max_in_width = 0, max_out_width = 0;
  2400. u32 prev_lm_width = 0, prev_lm_height = 0;
  2401. if (!crtc || !state)
  2402. return -EINVAL;
  2403. sde_crtc = to_sde_crtc(crtc);
  2404. cstate = to_sde_crtc_state(state);
  2405. kms = _sde_crtc_get_kms(crtc);
  2406. mode = &state->adjusted_mode;
  2407. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2408. if (!cstate->ds_dirty) {
  2409. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2410. return 0;
  2411. }
  2412. if (!kms || !kms->catalog) {
  2413. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2414. return -EINVAL;
  2415. }
  2416. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2417. SDE_DEBUG("dest scaler feature not supported\n");
  2418. return 0;
  2419. }
  2420. if (!sde_crtc->num_mixers) {
  2421. SDE_DEBUG("mixers not allocated\n");
  2422. return 0;
  2423. }
  2424. ret = _sde_validate_hw_resources(sde_crtc);
  2425. if (ret)
  2426. goto err;
  2427. /**
  2428. * No of dest scalers shouldn't exceed hw ds block count and
  2429. * also, match the num of mixers unless it is partial update
  2430. * left only/right only use case - currently PU + DS is not supported
  2431. */
  2432. if (cstate->num_ds > kms->catalog->ds_count ||
  2433. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2434. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2435. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2436. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2437. cstate->ds_cfg[0].flags);
  2438. ret = -EINVAL;
  2439. goto err;
  2440. }
  2441. /**
  2442. * Check if DS needs to be enabled or disabled
  2443. * In case of enable, validate the data
  2444. */
  2445. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2446. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2447. cstate->num_ds, cstate->ds_cfg[0].flags);
  2448. goto disable;
  2449. }
  2450. /* Display resolution */
  2451. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2452. /* Validate the DS data */
  2453. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2454. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2455. prev_lm_width, prev_lm_height,
  2456. max_in_width, max_out_width);
  2457. if (ret)
  2458. goto err;
  2459. disable:
  2460. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2461. num_ds_enable);
  2462. return 0;
  2463. err:
  2464. cstate->ds_dirty = false;
  2465. return ret;
  2466. }
  2467. /**
  2468. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2469. * @crtc: Pointer to CRTC object
  2470. */
  2471. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2472. {
  2473. struct drm_plane *plane = NULL;
  2474. uint32_t wait_ms = 1;
  2475. ktime_t kt_end, kt_wait;
  2476. int rc = 0;
  2477. SDE_DEBUG("\n");
  2478. if (!crtc || !crtc->state) {
  2479. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2480. return;
  2481. }
  2482. /* use monotonic timer to limit total fence wait time */
  2483. kt_end = ktime_add_ns(ktime_get(),
  2484. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2485. /*
  2486. * Wait for fences sequentially, as all of them need to be signalled
  2487. * before we can proceed.
  2488. *
  2489. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2490. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2491. * that each plane can check its fence status and react appropriately
  2492. * if its fence has timed out. Call input fence wait multiple times if
  2493. * fence wait is interrupted due to interrupt call.
  2494. */
  2495. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2496. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2497. do {
  2498. kt_wait = ktime_sub(kt_end, ktime_get());
  2499. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2500. wait_ms = ktime_to_ms(kt_wait);
  2501. else
  2502. wait_ms = 0;
  2503. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2504. } while (wait_ms && rc == -ERESTARTSYS);
  2505. }
  2506. SDE_ATRACE_END("plane_wait_input_fence");
  2507. }
  2508. static void _sde_crtc_setup_mixer_for_encoder(
  2509. struct drm_crtc *crtc,
  2510. struct drm_encoder *enc)
  2511. {
  2512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2513. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2514. struct sde_rm *rm = &sde_kms->rm;
  2515. struct sde_crtc_mixer *mixer;
  2516. struct sde_hw_ctl *last_valid_ctl = NULL;
  2517. int i;
  2518. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2519. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2520. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2521. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2522. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2523. /* Set up all the mixers and ctls reserved by this encoder */
  2524. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2525. mixer = &sde_crtc->mixers[i];
  2526. if (!sde_rm_get_hw(rm, &lm_iter))
  2527. break;
  2528. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2529. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2530. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2531. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2532. mixer->hw_lm->idx - LM_0);
  2533. mixer->hw_ctl = last_valid_ctl;
  2534. } else {
  2535. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2536. last_valid_ctl = mixer->hw_ctl;
  2537. sde_crtc->num_ctls++;
  2538. }
  2539. /* Shouldn't happen, mixers are always >= ctls */
  2540. if (!mixer->hw_ctl) {
  2541. SDE_ERROR("no valid ctls found for lm %d\n",
  2542. mixer->hw_lm->idx - LM_0);
  2543. return;
  2544. }
  2545. /* Dspp may be null */
  2546. (void) sde_rm_get_hw(rm, &dspp_iter);
  2547. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2548. /* DS may be null */
  2549. (void) sde_rm_get_hw(rm, &ds_iter);
  2550. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2551. mixer->encoder = enc;
  2552. sde_crtc->num_mixers++;
  2553. SDE_DEBUG("setup mixer %d: lm %d\n",
  2554. i, mixer->hw_lm->idx - LM_0);
  2555. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2556. i, mixer->hw_ctl->idx - CTL_0);
  2557. if (mixer->hw_ds)
  2558. SDE_DEBUG("setup mixer %d: ds %d\n",
  2559. i, mixer->hw_ds->idx - DS_0);
  2560. }
  2561. }
  2562. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2563. {
  2564. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2565. struct drm_encoder *enc;
  2566. sde_crtc->num_ctls = 0;
  2567. sde_crtc->num_mixers = 0;
  2568. sde_crtc->mixers_swapped = false;
  2569. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2570. mutex_lock(&sde_crtc->crtc_lock);
  2571. /* Check for mixers on all encoders attached to this crtc */
  2572. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2573. if (enc->crtc != crtc)
  2574. continue;
  2575. /* avoid overwriting mixers info from a copy encoder */
  2576. if (sde_encoder_in_clone_mode(enc))
  2577. continue;
  2578. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2579. }
  2580. mutex_unlock(&sde_crtc->crtc_lock);
  2581. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2582. }
  2583. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2584. {
  2585. int i;
  2586. struct sde_crtc_state *cstate;
  2587. cstate = to_sde_crtc_state(state);
  2588. cstate->is_ppsplit = false;
  2589. for (i = 0; i < cstate->num_connectors; i++) {
  2590. struct drm_connector *conn = cstate->connectors[i];
  2591. if (sde_connector_get_topology_name(conn) ==
  2592. SDE_RM_TOPOLOGY_PPSPLIT)
  2593. cstate->is_ppsplit = true;
  2594. }
  2595. }
  2596. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2597. struct drm_crtc_state *state)
  2598. {
  2599. struct sde_crtc *sde_crtc;
  2600. struct sde_crtc_state *cstate;
  2601. struct drm_display_mode *adj_mode;
  2602. u32 crtc_split_width;
  2603. int i;
  2604. if (!crtc || !state) {
  2605. SDE_ERROR("invalid args\n");
  2606. return;
  2607. }
  2608. sde_crtc = to_sde_crtc(crtc);
  2609. cstate = to_sde_crtc_state(state);
  2610. adj_mode = &state->adjusted_mode;
  2611. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2612. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2613. cstate->lm_bounds[i].x = crtc_split_width * i;
  2614. cstate->lm_bounds[i].y = 0;
  2615. cstate->lm_bounds[i].w = crtc_split_width;
  2616. cstate->lm_bounds[i].h =
  2617. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2618. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2619. sizeof(cstate->lm_roi[i]));
  2620. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2621. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2622. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2623. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2624. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2625. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2626. }
  2627. drm_mode_debug_printmodeline(adj_mode);
  2628. }
  2629. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2630. {
  2631. struct sde_crtc_mixer mixer;
  2632. /*
  2633. * Use mixer[0] to get hw_ctl which will use ops to clear
  2634. * all blendstages. Clear all blendstages will iterate through
  2635. * all mixers.
  2636. */
  2637. if (sde_crtc->num_mixers) {
  2638. mixer = sde_crtc->mixers[0];
  2639. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2640. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2641. }
  2642. }
  2643. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2644. struct drm_crtc_state *old_state)
  2645. {
  2646. struct sde_crtc *sde_crtc;
  2647. struct drm_encoder *encoder;
  2648. struct drm_device *dev;
  2649. struct sde_kms *sde_kms;
  2650. struct sde_splash_display *splash_display;
  2651. bool cont_splash_enabled = false;
  2652. size_t i;
  2653. if (!crtc) {
  2654. SDE_ERROR("invalid crtc\n");
  2655. return;
  2656. }
  2657. if (!crtc->state->enable) {
  2658. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2659. crtc->base.id, crtc->state->enable);
  2660. return;
  2661. }
  2662. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2663. SDE_ERROR("power resource is not enabled\n");
  2664. return;
  2665. }
  2666. sde_kms = _sde_crtc_get_kms(crtc);
  2667. if (!sde_kms)
  2668. return;
  2669. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2670. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2671. sde_crtc = to_sde_crtc(crtc);
  2672. dev = crtc->dev;
  2673. if (!sde_crtc->num_mixers) {
  2674. _sde_crtc_setup_mixers(crtc);
  2675. _sde_crtc_setup_is_ppsplit(crtc->state);
  2676. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2677. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2678. }
  2679. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2680. if (encoder->crtc != crtc)
  2681. continue;
  2682. /* encoder will trigger pending mask now */
  2683. sde_encoder_trigger_kickoff_pending(encoder);
  2684. }
  2685. /* update performance setting */
  2686. sde_core_perf_crtc_update(crtc, 1, false);
  2687. /*
  2688. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2689. * it means we are trying to flush a CRTC whose state is disabled:
  2690. * nothing else needs to be done.
  2691. */
  2692. if (unlikely(!sde_crtc->num_mixers))
  2693. goto end;
  2694. _sde_crtc_blend_setup(crtc, old_state, true);
  2695. _sde_crtc_dest_scaler_setup(crtc);
  2696. /* cancel the idle notify delayed work */
  2697. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2698. MSM_DISPLAY_VIDEO_MODE) &&
  2699. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2700. SDE_DEBUG("idle notify work cancelled\n");
  2701. /*
  2702. * Since CP properties use AXI buffer to program the
  2703. * HW, check if context bank is in attached state,
  2704. * apply color processing properties only if
  2705. * smmu state is attached,
  2706. */
  2707. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2708. splash_display = &sde_kms->splash_data.splash_display[i];
  2709. if (splash_display->cont_splash_enabled &&
  2710. splash_display->encoder &&
  2711. crtc == splash_display->encoder->crtc)
  2712. cont_splash_enabled = true;
  2713. }
  2714. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2715. (cont_splash_enabled || sde_crtc->enabled))
  2716. sde_cp_crtc_apply_properties(crtc);
  2717. /*
  2718. * PP_DONE irq is only used by command mode for now.
  2719. * It is better to request pending before FLUSH and START trigger
  2720. * to make sure no pp_done irq missed.
  2721. * This is safe because no pp_done will happen before SW trigger
  2722. * in command mode.
  2723. */
  2724. end:
  2725. SDE_ATRACE_END("crtc_atomic_begin");
  2726. }
  2727. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2728. struct drm_crtc_state *old_crtc_state)
  2729. {
  2730. struct drm_encoder *encoder;
  2731. struct sde_crtc *sde_crtc;
  2732. struct drm_device *dev;
  2733. struct drm_plane *plane;
  2734. struct msm_drm_private *priv;
  2735. struct msm_drm_thread *event_thread;
  2736. struct sde_crtc_state *cstate;
  2737. struct sde_kms *sde_kms;
  2738. int idle_time = 0;
  2739. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2740. SDE_ERROR("invalid crtc\n");
  2741. return;
  2742. }
  2743. if (!crtc->state->enable) {
  2744. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2745. crtc->base.id, crtc->state->enable);
  2746. return;
  2747. }
  2748. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2749. SDE_ERROR("power resource is not enabled\n");
  2750. return;
  2751. }
  2752. sde_kms = _sde_crtc_get_kms(crtc);
  2753. if (!sde_kms) {
  2754. SDE_ERROR("invalid kms\n");
  2755. return;
  2756. }
  2757. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2758. sde_crtc = to_sde_crtc(crtc);
  2759. cstate = to_sde_crtc_state(crtc->state);
  2760. dev = crtc->dev;
  2761. priv = dev->dev_private;
  2762. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2763. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2764. return;
  2765. }
  2766. event_thread = &priv->event_thread[crtc->index];
  2767. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2768. /*
  2769. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2770. * it means we are trying to flush a CRTC whose state is disabled:
  2771. * nothing else needs to be done.
  2772. */
  2773. if (unlikely(!sde_crtc->num_mixers))
  2774. return;
  2775. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2776. /*
  2777. * For planes without commit update, drm framework will not add
  2778. * those planes to current state since hardware update is not
  2779. * required. However, if those planes were power collapsed since
  2780. * last commit cycle, driver has to restore the hardware state
  2781. * of those planes explicitly here prior to plane flush.
  2782. * Also use this iteration to see if any plane requires cache,
  2783. * so during the perf update driver can activate/deactivate
  2784. * the cache accordingly.
  2785. */
  2786. sde_crtc->new_perf.llcc_active = false;
  2787. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2788. sde_plane_restore(plane);
  2789. if (sde_plane_is_cache_required(plane))
  2790. sde_crtc->new_perf.llcc_active = true;
  2791. }
  2792. /* wait for acquire fences before anything else is done */
  2793. _sde_crtc_wait_for_fences(crtc);
  2794. /* schedule the idle notify delayed work */
  2795. if (idle_time && sde_encoder_check_curr_mode(
  2796. sde_crtc->mixers[0].encoder,
  2797. MSM_DISPLAY_VIDEO_MODE)) {
  2798. kthread_queue_delayed_work(&event_thread->worker,
  2799. &sde_crtc->idle_notify_work,
  2800. msecs_to_jiffies(idle_time));
  2801. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2802. }
  2803. if (!cstate->rsc_update) {
  2804. drm_for_each_encoder_mask(encoder, dev,
  2805. crtc->state->encoder_mask) {
  2806. cstate->rsc_client =
  2807. sde_encoder_get_rsc_client(encoder);
  2808. }
  2809. cstate->rsc_update = true;
  2810. }
  2811. /*
  2812. * Final plane updates: Give each plane a chance to complete all
  2813. * required writes/flushing before crtc's "flush
  2814. * everything" call below.
  2815. */
  2816. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2817. if (sde_kms->smmu_state.transition_error)
  2818. sde_plane_set_error(plane, true);
  2819. sde_plane_flush(plane);
  2820. }
  2821. /* Kickoff will be scheduled by outer layer */
  2822. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2823. }
  2824. /**
  2825. * sde_crtc_destroy_state - state destroy hook
  2826. * @crtc: drm CRTC
  2827. * @state: CRTC state object to release
  2828. */
  2829. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2830. struct drm_crtc_state *state)
  2831. {
  2832. struct sde_crtc *sde_crtc;
  2833. struct sde_crtc_state *cstate;
  2834. struct drm_encoder *enc;
  2835. struct sde_kms *sde_kms;
  2836. if (!crtc || !state) {
  2837. SDE_ERROR("invalid argument(s)\n");
  2838. return;
  2839. }
  2840. sde_crtc = to_sde_crtc(crtc);
  2841. cstate = to_sde_crtc_state(state);
  2842. sde_kms = _sde_crtc_get_kms(crtc);
  2843. if (!sde_kms) {
  2844. SDE_ERROR("invalid sde_kms\n");
  2845. return;
  2846. }
  2847. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2848. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2849. sde_rm_release(&sde_kms->rm, enc, true);
  2850. __drm_atomic_helper_crtc_destroy_state(state);
  2851. /* destroy value helper */
  2852. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2853. &cstate->property_state);
  2854. }
  2855. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2856. {
  2857. struct sde_crtc *sde_crtc;
  2858. int i;
  2859. if (!crtc) {
  2860. SDE_ERROR("invalid argument\n");
  2861. return -EINVAL;
  2862. }
  2863. sde_crtc = to_sde_crtc(crtc);
  2864. if (!atomic_read(&sde_crtc->frame_pending)) {
  2865. SDE_DEBUG("no frames pending\n");
  2866. return 0;
  2867. }
  2868. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2869. /*
  2870. * flush all the event thread work to make sure all the
  2871. * FRAME_EVENTS from encoder are propagated to crtc
  2872. */
  2873. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2874. if (list_empty(&sde_crtc->frame_events[i].list))
  2875. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2876. }
  2877. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2878. return 0;
  2879. }
  2880. /**
  2881. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2882. * @crtc: Pointer to crtc structure
  2883. */
  2884. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2885. {
  2886. struct drm_plane *plane;
  2887. struct drm_plane_state *state;
  2888. struct sde_crtc *sde_crtc;
  2889. struct sde_crtc_mixer *mixer;
  2890. struct sde_hw_ctl *ctl;
  2891. if (!crtc)
  2892. return;
  2893. sde_crtc = to_sde_crtc(crtc);
  2894. mixer = sde_crtc->mixers;
  2895. if (!mixer)
  2896. return;
  2897. ctl = mixer->hw_ctl;
  2898. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2899. state = plane->state;
  2900. if (!state)
  2901. continue;
  2902. /* clear plane flush bitmask */
  2903. sde_plane_ctl_flush(plane, ctl, false);
  2904. }
  2905. }
  2906. /**
  2907. * sde_crtc_reset_hw - attempt hardware reset on errors
  2908. * @crtc: Pointer to DRM crtc instance
  2909. * @old_state: Pointer to crtc state for previous commit
  2910. * @recovery_events: Whether or not recovery events are enabled
  2911. * Returns: Zero if current commit should still be attempted
  2912. */
  2913. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2914. bool recovery_events)
  2915. {
  2916. struct drm_plane *plane_halt[MAX_PLANES];
  2917. struct drm_plane *plane;
  2918. struct drm_encoder *encoder;
  2919. struct sde_crtc *sde_crtc;
  2920. struct sde_crtc_state *cstate;
  2921. struct sde_hw_ctl *ctl;
  2922. signed int i, plane_count;
  2923. int rc;
  2924. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2925. return -EINVAL;
  2926. sde_crtc = to_sde_crtc(crtc);
  2927. cstate = to_sde_crtc_state(crtc->state);
  2928. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2929. /* optionally generate a panic instead of performing a h/w reset */
  2930. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2931. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2932. ctl = sde_crtc->mixers[i].hw_ctl;
  2933. if (!ctl || !ctl->ops.reset)
  2934. continue;
  2935. rc = ctl->ops.reset(ctl);
  2936. if (rc) {
  2937. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2938. crtc->base.id, ctl->idx - CTL_0);
  2939. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2940. SDE_EVTLOG_ERROR);
  2941. break;
  2942. }
  2943. }
  2944. /* Early out if simple ctl reset succeeded */
  2945. if (i == sde_crtc->num_ctls)
  2946. return 0;
  2947. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2948. /* force all components in the system into reset at the same time */
  2949. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2950. ctl = sde_crtc->mixers[i].hw_ctl;
  2951. if (!ctl || !ctl->ops.hard_reset)
  2952. continue;
  2953. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2954. ctl->ops.hard_reset(ctl, true);
  2955. }
  2956. plane_count = 0;
  2957. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2958. if (plane_count >= ARRAY_SIZE(plane_halt))
  2959. break;
  2960. plane_halt[plane_count++] = plane;
  2961. sde_plane_halt_requests(plane, true);
  2962. sde_plane_set_revalidate(plane, true);
  2963. }
  2964. /* provide safe "border color only" commit configuration for later */
  2965. _sde_crtc_remove_pipe_flush(crtc);
  2966. _sde_crtc_blend_setup(crtc, old_state, false);
  2967. /* take h/w components out of reset */
  2968. for (i = plane_count - 1; i >= 0; --i)
  2969. sde_plane_halt_requests(plane_halt[i], false);
  2970. /* attempt to poll for start of frame cycle before reset release */
  2971. list_for_each_entry(encoder,
  2972. &crtc->dev->mode_config.encoder_list, head) {
  2973. if (encoder->crtc != crtc)
  2974. continue;
  2975. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2976. sde_encoder_poll_line_counts(encoder);
  2977. }
  2978. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2979. ctl = sde_crtc->mixers[i].hw_ctl;
  2980. if (!ctl || !ctl->ops.hard_reset)
  2981. continue;
  2982. ctl->ops.hard_reset(ctl, false);
  2983. }
  2984. list_for_each_entry(encoder,
  2985. &crtc->dev->mode_config.encoder_list, head) {
  2986. if (encoder->crtc != crtc)
  2987. continue;
  2988. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2989. sde_encoder_kickoff(encoder, false);
  2990. }
  2991. /* panic the device if VBIF is not in good state */
  2992. return !recovery_events ? 0 : -EAGAIN;
  2993. }
  2994. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2995. struct drm_crtc_state *old_state)
  2996. {
  2997. struct drm_encoder *encoder;
  2998. struct drm_device *dev;
  2999. struct sde_crtc *sde_crtc;
  3000. struct msm_drm_private *priv;
  3001. struct sde_kms *sde_kms;
  3002. struct sde_crtc_state *cstate;
  3003. bool is_error = false;
  3004. unsigned long flags;
  3005. enum sde_crtc_idle_pc_state idle_pc_state;
  3006. struct sde_encoder_kickoff_params params = { 0 };
  3007. if (!crtc) {
  3008. SDE_ERROR("invalid argument\n");
  3009. return;
  3010. }
  3011. dev = crtc->dev;
  3012. sde_crtc = to_sde_crtc(crtc);
  3013. sde_kms = _sde_crtc_get_kms(crtc);
  3014. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3015. SDE_ERROR("invalid argument\n");
  3016. return;
  3017. }
  3018. priv = sde_kms->dev->dev_private;
  3019. cstate = to_sde_crtc_state(crtc->state);
  3020. /*
  3021. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3022. * it means we are trying to start a CRTC whose state is disabled:
  3023. * nothing else needs to be done.
  3024. */
  3025. if (unlikely(!sde_crtc->num_mixers))
  3026. return;
  3027. SDE_ATRACE_BEGIN("crtc_commit");
  3028. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3029. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3030. if (encoder->crtc != crtc)
  3031. continue;
  3032. /*
  3033. * Encoder will flush/start now, unless it has a tx pending.
  3034. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3035. */
  3036. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3037. crtc->state);
  3038. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3039. sde_crtc->needs_hw_reset = true;
  3040. if (idle_pc_state != IDLE_PC_NONE)
  3041. sde_encoder_control_idle_pc(encoder,
  3042. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3043. }
  3044. /*
  3045. * Optionally attempt h/w recovery if any errors were detected while
  3046. * preparing for the kickoff
  3047. */
  3048. if (sde_crtc->needs_hw_reset) {
  3049. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3050. if (sde_crtc->frame_trigger_mode
  3051. != FRAME_DONE_WAIT_POSTED_START &&
  3052. sde_crtc_reset_hw(crtc, old_state,
  3053. params.recovery_events_enabled))
  3054. is_error = true;
  3055. sde_crtc->needs_hw_reset = false;
  3056. }
  3057. sde_crtc_calc_fps(sde_crtc);
  3058. SDE_ATRACE_BEGIN("flush_event_thread");
  3059. _sde_crtc_flush_event_thread(crtc);
  3060. SDE_ATRACE_END("flush_event_thread");
  3061. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3062. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3063. /* acquire bandwidth and other resources */
  3064. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3065. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3066. } else {
  3067. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3068. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3069. }
  3070. sde_crtc->play_count++;
  3071. sde_vbif_clear_errors(sde_kms);
  3072. if (is_error) {
  3073. _sde_crtc_remove_pipe_flush(crtc);
  3074. _sde_crtc_blend_setup(crtc, old_state, false);
  3075. }
  3076. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3077. if (encoder->crtc != crtc)
  3078. continue;
  3079. sde_encoder_kickoff(encoder, false);
  3080. }
  3081. /* store the event after frame trigger */
  3082. if (sde_crtc->event) {
  3083. WARN_ON(sde_crtc->event);
  3084. } else {
  3085. spin_lock_irqsave(&dev->event_lock, flags);
  3086. sde_crtc->event = crtc->state->event;
  3087. spin_unlock_irqrestore(&dev->event_lock, flags);
  3088. }
  3089. SDE_ATRACE_END("crtc_commit");
  3090. }
  3091. /**
  3092. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3093. * @sde_crtc: Pointer to sde crtc structure
  3094. * @enable: Whether to enable/disable vblanks
  3095. *
  3096. * @Return: error code
  3097. */
  3098. static int _sde_crtc_vblank_enable_no_lock(
  3099. struct sde_crtc *sde_crtc, bool enable)
  3100. {
  3101. struct drm_crtc *crtc;
  3102. struct drm_encoder *enc;
  3103. if (!sde_crtc) {
  3104. SDE_ERROR("invalid crtc\n");
  3105. return -EINVAL;
  3106. }
  3107. crtc = &sde_crtc->base;
  3108. if (enable) {
  3109. int ret;
  3110. /* drop lock since power crtc cb may try to re-acquire lock */
  3111. mutex_unlock(&sde_crtc->crtc_lock);
  3112. ret = pm_runtime_get_sync(crtc->dev->dev);
  3113. mutex_lock(&sde_crtc->crtc_lock);
  3114. if (ret < 0)
  3115. return ret;
  3116. drm_for_each_encoder_mask(enc, crtc->dev,
  3117. crtc->state->encoder_mask) {
  3118. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3119. sde_crtc->enabled);
  3120. sde_encoder_register_vblank_callback(enc,
  3121. sde_crtc_vblank_cb, (void *)crtc);
  3122. }
  3123. } else {
  3124. drm_for_each_encoder_mask(enc, crtc->dev,
  3125. crtc->state->encoder_mask) {
  3126. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3127. sde_crtc->enabled);
  3128. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3129. }
  3130. /* drop lock since power crtc cb may try to re-acquire lock */
  3131. mutex_unlock(&sde_crtc->crtc_lock);
  3132. pm_runtime_put_sync(crtc->dev->dev);
  3133. mutex_lock(&sde_crtc->crtc_lock);
  3134. }
  3135. return 0;
  3136. }
  3137. /**
  3138. * sde_crtc_duplicate_state - state duplicate hook
  3139. * @crtc: Pointer to drm crtc structure
  3140. * @Returns: Pointer to new drm_crtc_state structure
  3141. */
  3142. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3143. {
  3144. struct sde_crtc *sde_crtc;
  3145. struct sde_crtc_state *cstate, *old_cstate;
  3146. if (!crtc || !crtc->state) {
  3147. SDE_ERROR("invalid argument(s)\n");
  3148. return NULL;
  3149. }
  3150. sde_crtc = to_sde_crtc(crtc);
  3151. old_cstate = to_sde_crtc_state(crtc->state);
  3152. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3153. if (!cstate) {
  3154. SDE_ERROR("failed to allocate state\n");
  3155. return NULL;
  3156. }
  3157. /* duplicate value helper */
  3158. msm_property_duplicate_state(&sde_crtc->property_info,
  3159. old_cstate, cstate,
  3160. &cstate->property_state, cstate->property_values);
  3161. /* clear destination scaler dirty bit */
  3162. cstate->ds_dirty = false;
  3163. /* duplicate base helper */
  3164. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3165. return &cstate->base;
  3166. }
  3167. /**
  3168. * sde_crtc_reset - reset hook for CRTCs
  3169. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3170. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3171. * @crtc: Pointer to drm crtc structure
  3172. */
  3173. static void sde_crtc_reset(struct drm_crtc *crtc)
  3174. {
  3175. struct sde_crtc *sde_crtc;
  3176. struct sde_crtc_state *cstate;
  3177. if (!crtc) {
  3178. SDE_ERROR("invalid crtc\n");
  3179. return;
  3180. }
  3181. /* revert suspend actions, if necessary */
  3182. if (!sde_crtc_is_reset_required(crtc)) {
  3183. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3184. return;
  3185. }
  3186. /* remove previous state, if present */
  3187. if (crtc->state) {
  3188. sde_crtc_destroy_state(crtc, crtc->state);
  3189. crtc->state = 0;
  3190. }
  3191. sde_crtc = to_sde_crtc(crtc);
  3192. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3193. if (!cstate) {
  3194. SDE_ERROR("failed to allocate state\n");
  3195. return;
  3196. }
  3197. /* reset value helper */
  3198. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3199. &cstate->property_state,
  3200. cstate->property_values);
  3201. _sde_crtc_set_input_fence_timeout(cstate);
  3202. cstate->base.crtc = crtc;
  3203. crtc->state = &cstate->base;
  3204. }
  3205. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3206. {
  3207. struct drm_crtc *crtc = arg;
  3208. struct sde_crtc *sde_crtc;
  3209. struct sde_crtc_state *cstate;
  3210. struct drm_plane *plane;
  3211. struct drm_encoder *encoder;
  3212. u32 power_on;
  3213. unsigned long flags;
  3214. struct sde_crtc_irq_info *node = NULL;
  3215. int ret = 0;
  3216. struct drm_event event;
  3217. if (!crtc) {
  3218. SDE_ERROR("invalid crtc\n");
  3219. return;
  3220. }
  3221. sde_crtc = to_sde_crtc(crtc);
  3222. cstate = to_sde_crtc_state(crtc->state);
  3223. mutex_lock(&sde_crtc->crtc_lock);
  3224. SDE_EVT32(DRMID(crtc), event_type);
  3225. switch (event_type) {
  3226. case SDE_POWER_EVENT_POST_ENABLE:
  3227. /* restore encoder; crtc will be programmed during commit */
  3228. drm_for_each_encoder_mask(encoder, crtc->dev,
  3229. crtc->state->encoder_mask) {
  3230. sde_encoder_virt_restore(encoder);
  3231. }
  3232. /* restore UIDLE */
  3233. sde_core_perf_crtc_update_uidle(crtc, true);
  3234. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3235. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3236. ret = 0;
  3237. if (node->func)
  3238. ret = node->func(crtc, true, &node->irq);
  3239. if (ret)
  3240. SDE_ERROR("%s failed to enable event %x\n",
  3241. sde_crtc->name, node->event);
  3242. }
  3243. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3244. sde_cp_crtc_post_ipc(crtc);
  3245. break;
  3246. case SDE_POWER_EVENT_PRE_DISABLE:
  3247. drm_for_each_encoder_mask(encoder, crtc->dev,
  3248. crtc->state->encoder_mask) {
  3249. /*
  3250. * disable the vsync source after updating the
  3251. * rsc state. rsc state update might have vsync wait
  3252. * and vsync source must be disabled after it.
  3253. * It will avoid generating any vsync from this point
  3254. * till mode-2 entry. It is SW workaround for HW
  3255. * limitation and should not be removed without
  3256. * checking the updated design.
  3257. */
  3258. sde_encoder_control_te(encoder, false);
  3259. }
  3260. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3261. node = NULL;
  3262. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3263. ret = 0;
  3264. if (node->func)
  3265. ret = node->func(crtc, false, &node->irq);
  3266. if (ret)
  3267. SDE_ERROR("%s failed to disable event %x\n",
  3268. sde_crtc->name, node->event);
  3269. }
  3270. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3271. sde_cp_crtc_pre_ipc(crtc);
  3272. break;
  3273. case SDE_POWER_EVENT_POST_DISABLE:
  3274. /*
  3275. * set revalidate flag in planes, so it will be re-programmed
  3276. * in the next frame update
  3277. */
  3278. drm_atomic_crtc_for_each_plane(plane, crtc)
  3279. sde_plane_set_revalidate(plane, true);
  3280. sde_cp_crtc_suspend(crtc);
  3281. /**
  3282. * destination scaler if enabled should be reconfigured
  3283. * in the next frame update
  3284. */
  3285. if (cstate->num_ds_enabled)
  3286. sde_crtc->ds_reconfig = true;
  3287. event.type = DRM_EVENT_SDE_POWER;
  3288. event.length = sizeof(power_on);
  3289. power_on = 0;
  3290. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3291. (u8 *)&power_on);
  3292. break;
  3293. default:
  3294. SDE_DEBUG("event:%d not handled\n", event_type);
  3295. break;
  3296. }
  3297. mutex_unlock(&sde_crtc->crtc_lock);
  3298. }
  3299. static void sde_crtc_disable(struct drm_crtc *crtc)
  3300. {
  3301. struct sde_kms *sde_kms;
  3302. struct sde_crtc *sde_crtc;
  3303. struct sde_crtc_state *cstate;
  3304. struct drm_encoder *encoder;
  3305. struct msm_drm_private *priv;
  3306. unsigned long flags;
  3307. struct sde_crtc_irq_info *node = NULL;
  3308. struct drm_event event;
  3309. u32 power_on;
  3310. bool in_cont_splash = false;
  3311. int ret, i;
  3312. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3313. SDE_ERROR("invalid crtc\n");
  3314. return;
  3315. }
  3316. sde_kms = _sde_crtc_get_kms(crtc);
  3317. if (!sde_kms) {
  3318. SDE_ERROR("invalid kms\n");
  3319. return;
  3320. }
  3321. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3322. SDE_ERROR("power resource is not enabled\n");
  3323. return;
  3324. }
  3325. sde_crtc = to_sde_crtc(crtc);
  3326. cstate = to_sde_crtc_state(crtc->state);
  3327. priv = crtc->dev->dev_private;
  3328. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3329. drm_crtc_vblank_off(crtc);
  3330. mutex_lock(&sde_crtc->crtc_lock);
  3331. SDE_EVT32_VERBOSE(DRMID(crtc));
  3332. /* update color processing on suspend */
  3333. event.type = DRM_EVENT_CRTC_POWER;
  3334. event.length = sizeof(u32);
  3335. sde_cp_crtc_suspend(crtc);
  3336. power_on = 0;
  3337. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3338. (u8 *)&power_on);
  3339. /* destination scaler if enabled should be reconfigured on resume */
  3340. if (cstate->num_ds_enabled)
  3341. sde_crtc->ds_reconfig = true;
  3342. _sde_crtc_flush_event_thread(crtc);
  3343. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3344. crtc->state->active, crtc->state->enable);
  3345. sde_crtc->enabled = false;
  3346. /* Try to disable uidle */
  3347. sde_core_perf_crtc_update_uidle(crtc, false);
  3348. if (atomic_read(&sde_crtc->frame_pending)) {
  3349. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3350. atomic_read(&sde_crtc->frame_pending));
  3351. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3352. SDE_EVTLOG_FUNC_CASE2);
  3353. sde_core_perf_crtc_release_bw(crtc);
  3354. atomic_set(&sde_crtc->frame_pending, 0);
  3355. }
  3356. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3357. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3358. ret = 0;
  3359. if (node->func)
  3360. ret = node->func(crtc, false, &node->irq);
  3361. if (ret)
  3362. SDE_ERROR("%s failed to disable event %x\n",
  3363. sde_crtc->name, node->event);
  3364. }
  3365. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3366. drm_for_each_encoder_mask(encoder, crtc->dev,
  3367. crtc->state->encoder_mask) {
  3368. if (sde_encoder_in_cont_splash(encoder)) {
  3369. in_cont_splash = true;
  3370. break;
  3371. }
  3372. }
  3373. /* avoid clk/bw downvote if cont-splash is enabled */
  3374. if (!in_cont_splash)
  3375. sde_core_perf_crtc_update(crtc, 0, true);
  3376. drm_for_each_encoder_mask(encoder, crtc->dev,
  3377. crtc->state->encoder_mask) {
  3378. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3379. cstate->rsc_client = NULL;
  3380. cstate->rsc_update = false;
  3381. /*
  3382. * reset idle power-collapse to original state during suspend;
  3383. * user-mode will change the state on resume, if required
  3384. */
  3385. if (sde_kms->catalog->has_idle_pc)
  3386. sde_encoder_control_idle_pc(encoder, true);
  3387. }
  3388. if (sde_crtc->power_event)
  3389. sde_power_handle_unregister_event(&priv->phandle,
  3390. sde_crtc->power_event);
  3391. /**
  3392. * All callbacks are unregistered and frame done waits are complete
  3393. * at this point. No buffers are accessed by hardware.
  3394. * reset the fence timeline if crtc will not be enabled for this commit
  3395. */
  3396. if (!crtc->state->active || !crtc->state->enable) {
  3397. sde_fence_signal(sde_crtc->output_fence,
  3398. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3399. for (i = 0; i < cstate->num_connectors; ++i)
  3400. sde_connector_commit_reset(cstate->connectors[i],
  3401. ktime_get());
  3402. }
  3403. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3404. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3405. sde_crtc->num_mixers = 0;
  3406. sde_crtc->mixers_swapped = false;
  3407. /* disable clk & bw control until clk & bw properties are set */
  3408. cstate->bw_control = false;
  3409. cstate->bw_split_vote = false;
  3410. mutex_unlock(&sde_crtc->crtc_lock);
  3411. }
  3412. static void sde_crtc_enable(struct drm_crtc *crtc,
  3413. struct drm_crtc_state *old_crtc_state)
  3414. {
  3415. struct sde_crtc *sde_crtc;
  3416. struct drm_encoder *encoder;
  3417. struct msm_drm_private *priv;
  3418. unsigned long flags;
  3419. struct sde_crtc_irq_info *node = NULL;
  3420. struct drm_event event;
  3421. u32 power_on;
  3422. int ret, i;
  3423. struct sde_crtc_state *cstate;
  3424. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3425. SDE_ERROR("invalid crtc\n");
  3426. return;
  3427. }
  3428. priv = crtc->dev->dev_private;
  3429. cstate = to_sde_crtc_state(crtc->state);
  3430. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3431. SDE_ERROR("power resource is not enabled\n");
  3432. return;
  3433. }
  3434. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3435. SDE_EVT32_VERBOSE(DRMID(crtc));
  3436. sde_crtc = to_sde_crtc(crtc);
  3437. drm_crtc_vblank_on(crtc);
  3438. mutex_lock(&sde_crtc->crtc_lock);
  3439. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3440. /*
  3441. * Try to enable uidle (if possible), we do this before the call
  3442. * to return early during seamless dms mode, so any fps
  3443. * change is also consider to enable/disable UIDLE
  3444. */
  3445. sde_core_perf_crtc_update_uidle(crtc, true);
  3446. /* return early if crtc is already enabled, do this after UIDLE check */
  3447. if (sde_crtc->enabled) {
  3448. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3449. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3450. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3451. sde_crtc->name);
  3452. else
  3453. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3454. mutex_unlock(&sde_crtc->crtc_lock);
  3455. return;
  3456. }
  3457. drm_for_each_encoder_mask(encoder, crtc->dev,
  3458. crtc->state->encoder_mask) {
  3459. sde_encoder_register_frame_event_callback(encoder,
  3460. sde_crtc_frame_event_cb, crtc);
  3461. }
  3462. sde_crtc->enabled = true;
  3463. /* update color processing on resume */
  3464. event.type = DRM_EVENT_CRTC_POWER;
  3465. event.length = sizeof(u32);
  3466. sde_cp_crtc_resume(crtc);
  3467. power_on = 1;
  3468. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3469. (u8 *)&power_on);
  3470. mutex_unlock(&sde_crtc->crtc_lock);
  3471. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3472. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3473. ret = 0;
  3474. if (node->func)
  3475. ret = node->func(crtc, true, &node->irq);
  3476. if (ret)
  3477. SDE_ERROR("%s failed to enable event %x\n",
  3478. sde_crtc->name, node->event);
  3479. }
  3480. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3481. sde_crtc->power_event = sde_power_handle_register_event(
  3482. &priv->phandle,
  3483. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3484. SDE_POWER_EVENT_PRE_DISABLE,
  3485. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3486. /* Enable ESD thread */
  3487. for (i = 0; i < cstate->num_connectors; i++)
  3488. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3489. }
  3490. /* no input validation - caller API has all the checks */
  3491. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3492. struct plane_state pstates[], int cnt)
  3493. {
  3494. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3495. struct drm_display_mode *mode = &state->adjusted_mode;
  3496. const struct drm_plane_state *pstate;
  3497. struct sde_plane_state *sde_pstate;
  3498. int rc = 0, i;
  3499. /* Check dim layer rect bounds and stage */
  3500. for (i = 0; i < cstate->num_dim_layers; i++) {
  3501. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3502. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3503. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3504. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3505. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3506. (!cstate->dim_layer[i].rect.w) ||
  3507. (!cstate->dim_layer[i].rect.h)) {
  3508. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3509. cstate->dim_layer[i].rect.x,
  3510. cstate->dim_layer[i].rect.y,
  3511. cstate->dim_layer[i].rect.w,
  3512. cstate->dim_layer[i].rect.h,
  3513. cstate->dim_layer[i].stage);
  3514. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3515. mode->vdisplay);
  3516. rc = -E2BIG;
  3517. goto end;
  3518. }
  3519. }
  3520. /* log all src and excl_rect, useful for debugging */
  3521. for (i = 0; i < cnt; i++) {
  3522. pstate = pstates[i].drm_pstate;
  3523. sde_pstate = to_sde_plane_state(pstate);
  3524. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3525. pstate->plane->base.id, pstates[i].stage,
  3526. pstate->crtc_x, pstate->crtc_y,
  3527. pstate->crtc_w, pstate->crtc_h,
  3528. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3529. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3530. }
  3531. end:
  3532. return rc;
  3533. }
  3534. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3535. struct drm_crtc_state *state, struct plane_state pstates[],
  3536. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3537. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3538. {
  3539. struct drm_plane *plane;
  3540. int i;
  3541. if (secure == SDE_DRM_SEC_ONLY) {
  3542. /*
  3543. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3544. * - fb_sec_dir is for secure camera preview and
  3545. * secure display use case
  3546. * - fb_sec is for secure video playback
  3547. * - fb_ns is for normal non secure use cases
  3548. */
  3549. if (fb_ns || fb_sec) {
  3550. SDE_ERROR(
  3551. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3552. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3553. return -EINVAL;
  3554. }
  3555. /*
  3556. * - only one blending stage is allowed in sec_crtc
  3557. * - validate if pipe is allowed for sec-ui updates
  3558. */
  3559. for (i = 1; i < cnt; i++) {
  3560. if (!pstates[i].drm_pstate
  3561. || !pstates[i].drm_pstate->plane) {
  3562. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3563. DRMID(crtc), i);
  3564. return -EINVAL;
  3565. }
  3566. plane = pstates[i].drm_pstate->plane;
  3567. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3568. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3569. DRMID(crtc), plane->base.id);
  3570. return -EINVAL;
  3571. } else if (pstates[i].stage != pstates[i-1].stage) {
  3572. SDE_ERROR(
  3573. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3574. DRMID(crtc), i, pstates[i].stage,
  3575. i-1, pstates[i-1].stage);
  3576. return -EINVAL;
  3577. }
  3578. }
  3579. /* check if all the dim_layers are in the same stage */
  3580. for (i = 1; i < cstate->num_dim_layers; i++) {
  3581. if (cstate->dim_layer[i].stage !=
  3582. cstate->dim_layer[i-1].stage) {
  3583. SDE_ERROR(
  3584. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3585. DRMID(crtc),
  3586. i, cstate->dim_layer[i].stage,
  3587. i-1, cstate->dim_layer[i-1].stage);
  3588. return -EINVAL;
  3589. }
  3590. }
  3591. /*
  3592. * if secure-ui supported blendstage is specified,
  3593. * - fail empty commit
  3594. * - validate dim_layer or plane is staged in the supported
  3595. * blendstage
  3596. */
  3597. if (sde_kms->catalog->sui_supported_blendstage) {
  3598. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3599. cstate->dim_layer[0].stage;
  3600. if (!sde_kms->catalog->has_base_layer)
  3601. sec_stage -= SDE_STAGE_0;
  3602. if ((!cnt && !cstate->num_dim_layers) ||
  3603. (sde_kms->catalog->sui_supported_blendstage
  3604. != sec_stage)) {
  3605. SDE_ERROR(
  3606. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3607. DRMID(crtc), cnt,
  3608. cstate->num_dim_layers, sec_stage);
  3609. return -EINVAL;
  3610. }
  3611. }
  3612. }
  3613. return 0;
  3614. }
  3615. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3616. struct drm_crtc_state *state, int fb_sec_dir)
  3617. {
  3618. struct drm_encoder *encoder;
  3619. int encoder_cnt = 0;
  3620. if (fb_sec_dir) {
  3621. drm_for_each_encoder_mask(encoder, crtc->dev,
  3622. state->encoder_mask)
  3623. encoder_cnt++;
  3624. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3625. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3626. DRMID(crtc), encoder_cnt);
  3627. return -EINVAL;
  3628. }
  3629. }
  3630. return 0;
  3631. }
  3632. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3633. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3634. int fb_ns, int fb_sec, int fb_sec_dir)
  3635. {
  3636. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3637. struct drm_encoder *encoder;
  3638. int is_video_mode = false;
  3639. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3640. if (sde_encoder_is_dsi_display(encoder))
  3641. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3642. MSM_DISPLAY_VIDEO_MODE);
  3643. }
  3644. /*
  3645. * In video mode check for null commit before transition
  3646. * from secure to non secure and vice versa
  3647. */
  3648. if (is_video_mode && smmu_state &&
  3649. state->plane_mask && crtc->state->plane_mask &&
  3650. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3651. (secure == SDE_DRM_SEC_ONLY))) ||
  3652. (fb_ns && ((smmu_state->state == DETACHED) ||
  3653. (smmu_state->state == DETACH_ALL_REQ))) ||
  3654. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3655. (smmu_state->state == DETACH_SEC_REQ)) &&
  3656. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3657. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3658. smmu_state->state, smmu_state->secure_level,
  3659. secure, crtc->state->plane_mask, state->plane_mask);
  3660. SDE_ERROR(
  3661. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3662. DRMID(crtc), secure, smmu_state->state,
  3663. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3664. return -EINVAL;
  3665. }
  3666. return 0;
  3667. }
  3668. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3669. struct drm_crtc_state *state, uint32_t fb_sec)
  3670. {
  3671. bool conn_secure = false, is_wb = false;
  3672. struct drm_connector *conn;
  3673. struct drm_connector_state *conn_state;
  3674. int i;
  3675. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3676. if (conn_state && conn_state->crtc == crtc) {
  3677. if (conn->connector_type ==
  3678. DRM_MODE_CONNECTOR_VIRTUAL)
  3679. is_wb = true;
  3680. if (sde_connector_get_property(conn_state,
  3681. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3682. SDE_DRM_FB_SEC)
  3683. conn_secure = true;
  3684. }
  3685. }
  3686. /*
  3687. * If any input buffers are secure for wb,
  3688. * the output buffer must also be secure.
  3689. */
  3690. if (is_wb && fb_sec && !conn_secure) {
  3691. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3692. DRMID(crtc), fb_sec, conn_secure);
  3693. return -EINVAL;
  3694. }
  3695. return 0;
  3696. }
  3697. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3698. struct drm_crtc_state *state, struct plane_state pstates[],
  3699. int cnt)
  3700. {
  3701. struct sde_crtc_state *cstate;
  3702. struct sde_kms *sde_kms;
  3703. uint32_t secure;
  3704. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3705. int rc;
  3706. if (!crtc || !state) {
  3707. SDE_ERROR("invalid arguments\n");
  3708. return -EINVAL;
  3709. }
  3710. sde_kms = _sde_crtc_get_kms(crtc);
  3711. if (!sde_kms || !sde_kms->catalog) {
  3712. SDE_ERROR("invalid kms\n");
  3713. return -EINVAL;
  3714. }
  3715. cstate = to_sde_crtc_state(state);
  3716. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3717. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3718. &fb_sec, &fb_sec_dir);
  3719. if (rc)
  3720. return rc;
  3721. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3722. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3723. if (rc)
  3724. return rc;
  3725. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3726. if (rc)
  3727. return rc;
  3728. /*
  3729. * secure_crtc is not allowed in a shared toppolgy
  3730. * across different encoders.
  3731. */
  3732. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3733. if (rc)
  3734. return rc;
  3735. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3736. secure, fb_ns, fb_sec, fb_sec_dir);
  3737. if (rc)
  3738. return rc;
  3739. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3740. return 0;
  3741. }
  3742. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3743. struct drm_crtc_state *state,
  3744. struct drm_display_mode *mode,
  3745. struct plane_state *pstates,
  3746. struct drm_plane *plane,
  3747. struct sde_multirect_plane_states *multirect_plane,
  3748. int *cnt)
  3749. {
  3750. struct sde_crtc *sde_crtc;
  3751. struct sde_crtc_state *cstate;
  3752. const struct drm_plane_state *pstate;
  3753. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3754. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3755. int inc_sde_stage = 0;
  3756. struct sde_kms *kms;
  3757. sde_crtc = to_sde_crtc(crtc);
  3758. cstate = to_sde_crtc_state(state);
  3759. kms = _sde_crtc_get_kms(crtc);
  3760. if (!kms || !kms->catalog) {
  3761. SDE_ERROR("invalid kms\n");
  3762. return -EINVAL;
  3763. }
  3764. memset(pipe_staged, 0, sizeof(pipe_staged));
  3765. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3766. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3767. if (cstate->num_ds_enabled)
  3768. mixer_width = mixer_width * cstate->num_ds_enabled;
  3769. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3770. if (IS_ERR_OR_NULL(pstate)) {
  3771. rc = PTR_ERR(pstate);
  3772. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3773. sde_crtc->name, plane->base.id, rc);
  3774. return rc;
  3775. }
  3776. if (*cnt >= SDE_PSTATES_MAX)
  3777. continue;
  3778. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3779. pstates[*cnt].drm_pstate = pstate;
  3780. pstates[*cnt].stage = sde_plane_get_property(
  3781. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3782. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3783. if (!kms->catalog->has_base_layer)
  3784. inc_sde_stage = SDE_STAGE_0;
  3785. /* check dim layer stage with every plane */
  3786. for (i = 0; i < cstate->num_dim_layers; i++) {
  3787. if (cstate->dim_layer[i].stage ==
  3788. (pstates[*cnt].stage + inc_sde_stage)) {
  3789. SDE_ERROR(
  3790. "plane:%d/dim_layer:%i-same stage:%d\n",
  3791. plane->base.id, i,
  3792. cstate->dim_layer[i].stage);
  3793. return -EINVAL;
  3794. }
  3795. }
  3796. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3797. multirect_plane[multirect_count].r0 =
  3798. pipe_staged[pstates[*cnt].pipe_id];
  3799. multirect_plane[multirect_count].r1 = pstate;
  3800. multirect_count++;
  3801. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3802. } else {
  3803. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3804. }
  3805. (*cnt)++;
  3806. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3807. mode->vdisplay) ||
  3808. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3809. mode->hdisplay)) {
  3810. SDE_ERROR("invalid vertical/horizontal destination\n");
  3811. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3812. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3813. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3814. return -E2BIG;
  3815. }
  3816. if (cstate->num_ds_enabled &&
  3817. ((pstate->crtc_h > mixer_height) ||
  3818. (pstate->crtc_w > mixer_width))) {
  3819. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3820. pstate->crtc_w, pstate->crtc_h,
  3821. mixer_width, mixer_height);
  3822. return -E2BIG;
  3823. }
  3824. }
  3825. for (i = 1; i < SSPP_MAX; i++) {
  3826. if (pipe_staged[i]) {
  3827. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3828. SDE_ERROR(
  3829. "r1 only virt plane:%d not supported\n",
  3830. pipe_staged[i]->plane->base.id);
  3831. return -EINVAL;
  3832. }
  3833. sde_plane_clear_multirect(pipe_staged[i]);
  3834. }
  3835. }
  3836. for (i = 0; i < multirect_count; i++) {
  3837. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3838. SDE_ERROR(
  3839. "multirect validation failed for planes (%d - %d)\n",
  3840. multirect_plane[i].r0->plane->base.id,
  3841. multirect_plane[i].r1->plane->base.id);
  3842. return -EINVAL;
  3843. }
  3844. }
  3845. return rc;
  3846. }
  3847. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3848. struct sde_crtc *sde_crtc,
  3849. struct plane_state *pstates,
  3850. struct sde_crtc_state *cstate,
  3851. struct drm_display_mode *mode,
  3852. int cnt)
  3853. {
  3854. int rc = 0, i, z_pos;
  3855. u32 zpos_cnt = 0;
  3856. struct drm_crtc *crtc;
  3857. struct sde_kms *kms;
  3858. crtc = &sde_crtc->base;
  3859. kms = _sde_crtc_get_kms(crtc);
  3860. if (!kms || !kms->catalog) {
  3861. SDE_ERROR("Invalid kms\n");
  3862. return -EINVAL;
  3863. }
  3864. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3865. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3866. if (rc)
  3867. return rc;
  3868. if (!sde_is_custom_client()) {
  3869. int stage_old = pstates[0].stage;
  3870. z_pos = 0;
  3871. for (i = 0; i < cnt; i++) {
  3872. if (stage_old != pstates[i].stage)
  3873. ++z_pos;
  3874. stage_old = pstates[i].stage;
  3875. pstates[i].stage = z_pos;
  3876. }
  3877. }
  3878. z_pos = -1;
  3879. for (i = 0; i < cnt; i++) {
  3880. /* reset counts at every new blend stage */
  3881. if (pstates[i].stage != z_pos) {
  3882. zpos_cnt = 0;
  3883. z_pos = pstates[i].stage;
  3884. }
  3885. /* verify z_pos setting before using it */
  3886. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3887. SDE_ERROR("> %d plane stages assigned\n",
  3888. SDE_STAGE_MAX - SDE_STAGE_0);
  3889. return -EINVAL;
  3890. } else if (zpos_cnt == 2) {
  3891. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3892. return -EINVAL;
  3893. } else {
  3894. zpos_cnt++;
  3895. }
  3896. if (!kms->catalog->has_base_layer)
  3897. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3898. else
  3899. pstates[i].sde_pstate->stage = z_pos;
  3900. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3901. }
  3902. return rc;
  3903. }
  3904. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3905. struct drm_crtc_state *state,
  3906. struct plane_state *pstates,
  3907. struct sde_multirect_plane_states *multirect_plane)
  3908. {
  3909. struct sde_crtc *sde_crtc;
  3910. struct sde_crtc_state *cstate;
  3911. struct sde_kms *kms;
  3912. struct drm_plane *plane = NULL;
  3913. struct drm_display_mode *mode;
  3914. int rc = 0, cnt = 0;
  3915. kms = _sde_crtc_get_kms(crtc);
  3916. if (!kms || !kms->catalog) {
  3917. SDE_ERROR("invalid parameters\n");
  3918. return -EINVAL;
  3919. }
  3920. sde_crtc = to_sde_crtc(crtc);
  3921. cstate = to_sde_crtc_state(state);
  3922. mode = &state->adjusted_mode;
  3923. /* get plane state for all drm planes associated with crtc state */
  3924. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3925. plane, multirect_plane, &cnt);
  3926. if (rc)
  3927. return rc;
  3928. /* assign mixer stages based on sorted zpos property */
  3929. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3930. if (rc)
  3931. return rc;
  3932. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3933. if (rc)
  3934. return rc;
  3935. /*
  3936. * validate and set source split:
  3937. * use pstates sorted by stage to check planes on same stage
  3938. * we assume that all pipes are in source split so its valid to compare
  3939. * without taking into account left/right mixer placement
  3940. */
  3941. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3942. if (rc)
  3943. return rc;
  3944. return 0;
  3945. }
  3946. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3947. struct drm_crtc_state *state)
  3948. {
  3949. struct drm_device *dev;
  3950. struct sde_crtc *sde_crtc;
  3951. struct plane_state *pstates = NULL;
  3952. struct sde_crtc_state *cstate;
  3953. struct drm_display_mode *mode;
  3954. int rc = 0;
  3955. struct sde_multirect_plane_states *multirect_plane = NULL;
  3956. struct drm_connector *conn;
  3957. struct drm_connector_list_iter conn_iter;
  3958. if (!crtc) {
  3959. SDE_ERROR("invalid crtc\n");
  3960. return -EINVAL;
  3961. }
  3962. dev = crtc->dev;
  3963. sde_crtc = to_sde_crtc(crtc);
  3964. cstate = to_sde_crtc_state(state);
  3965. if (!state->enable || !state->active) {
  3966. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3967. crtc->base.id, state->enable, state->active);
  3968. goto end;
  3969. }
  3970. pstates = kcalloc(SDE_PSTATES_MAX,
  3971. sizeof(struct plane_state), GFP_KERNEL);
  3972. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3973. sizeof(struct sde_multirect_plane_states),
  3974. GFP_KERNEL);
  3975. if (!pstates || !multirect_plane) {
  3976. rc = -ENOMEM;
  3977. goto end;
  3978. }
  3979. mode = &state->adjusted_mode;
  3980. SDE_DEBUG("%s: check", sde_crtc->name);
  3981. /* force a full mode set if active state changed */
  3982. if (state->active_changed)
  3983. state->mode_changed = true;
  3984. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3985. if (rc) {
  3986. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3987. crtc->base.id, rc);
  3988. goto end;
  3989. }
  3990. /* identify connectors attached to this crtc */
  3991. cstate->num_connectors = 0;
  3992. drm_connector_list_iter_begin(dev, &conn_iter);
  3993. drm_for_each_connector_iter(conn, &conn_iter)
  3994. if (conn->state && conn->state->crtc == crtc &&
  3995. cstate->num_connectors < MAX_CONNECTORS) {
  3996. cstate->connectors[cstate->num_connectors++] = conn;
  3997. }
  3998. drm_connector_list_iter_end(&conn_iter);
  3999. _sde_crtc_setup_is_ppsplit(state);
  4000. _sde_crtc_setup_lm_bounds(crtc, state);
  4001. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4002. multirect_plane);
  4003. if (rc) {
  4004. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4005. goto end;
  4006. }
  4007. rc = sde_core_perf_crtc_check(crtc, state);
  4008. if (rc) {
  4009. SDE_ERROR("crtc%d failed performance check %d\n",
  4010. crtc->base.id, rc);
  4011. goto end;
  4012. }
  4013. rc = _sde_crtc_check_rois(crtc, state);
  4014. if (rc) {
  4015. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4016. goto end;
  4017. }
  4018. rc = sde_cp_crtc_check_properties(crtc, state);
  4019. if (rc) {
  4020. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4021. crtc->base.id, rc);
  4022. goto end;
  4023. }
  4024. end:
  4025. kfree(pstates);
  4026. kfree(multirect_plane);
  4027. return rc;
  4028. }
  4029. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4030. {
  4031. struct sde_crtc *sde_crtc;
  4032. int ret;
  4033. if (!crtc) {
  4034. SDE_ERROR("invalid crtc\n");
  4035. return -EINVAL;
  4036. }
  4037. sde_crtc = to_sde_crtc(crtc);
  4038. mutex_lock(&sde_crtc->crtc_lock);
  4039. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4040. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4041. if (ret)
  4042. SDE_ERROR("%s vblank enable failed: %d\n",
  4043. sde_crtc->name, ret);
  4044. mutex_unlock(&sde_crtc->crtc_lock);
  4045. return 0;
  4046. }
  4047. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4048. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4049. {
  4050. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4051. catalog->mdp[0].has_dest_scaler);
  4052. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4053. catalog->ds_count);
  4054. if (catalog->ds[0].top) {
  4055. sde_kms_info_add_keyint(info,
  4056. "max_dest_scaler_input_width",
  4057. catalog->ds[0].top->maxinputwidth);
  4058. sde_kms_info_add_keyint(info,
  4059. "max_dest_scaler_output_width",
  4060. catalog->ds[0].top->maxoutputwidth);
  4061. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4062. catalog->ds[0].top->maxupscale);
  4063. }
  4064. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4065. msm_property_install_volatile_range(
  4066. &sde_crtc->property_info, "dest_scaler",
  4067. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4068. msm_property_install_blob(&sde_crtc->property_info,
  4069. "ds_lut_ed", 0,
  4070. CRTC_PROP_DEST_SCALER_LUT_ED);
  4071. msm_property_install_blob(&sde_crtc->property_info,
  4072. "ds_lut_cir", 0,
  4073. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4074. msm_property_install_blob(&sde_crtc->property_info,
  4075. "ds_lut_sep", 0,
  4076. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4077. } else if (catalog->ds[0].features
  4078. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4079. msm_property_install_volatile_range(
  4080. &sde_crtc->property_info, "dest_scaler",
  4081. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4082. }
  4083. }
  4084. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4085. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4086. struct sde_kms_info *info)
  4087. {
  4088. msm_property_install_range(&sde_crtc->property_info,
  4089. "core_clk", 0x0, 0, U64_MAX,
  4090. sde_kms->perf.max_core_clk_rate,
  4091. CRTC_PROP_CORE_CLK);
  4092. msm_property_install_range(&sde_crtc->property_info,
  4093. "core_ab", 0x0, 0, U64_MAX,
  4094. catalog->perf.max_bw_high * 1000ULL,
  4095. CRTC_PROP_CORE_AB);
  4096. msm_property_install_range(&sde_crtc->property_info,
  4097. "core_ib", 0x0, 0, U64_MAX,
  4098. catalog->perf.max_bw_high * 1000ULL,
  4099. CRTC_PROP_CORE_IB);
  4100. msm_property_install_range(&sde_crtc->property_info,
  4101. "llcc_ab", 0x0, 0, U64_MAX,
  4102. catalog->perf.max_bw_high * 1000ULL,
  4103. CRTC_PROP_LLCC_AB);
  4104. msm_property_install_range(&sde_crtc->property_info,
  4105. "llcc_ib", 0x0, 0, U64_MAX,
  4106. catalog->perf.max_bw_high * 1000ULL,
  4107. CRTC_PROP_LLCC_IB);
  4108. msm_property_install_range(&sde_crtc->property_info,
  4109. "dram_ab", 0x0, 0, U64_MAX,
  4110. catalog->perf.max_bw_high * 1000ULL,
  4111. CRTC_PROP_DRAM_AB);
  4112. msm_property_install_range(&sde_crtc->property_info,
  4113. "dram_ib", 0x0, 0, U64_MAX,
  4114. catalog->perf.max_bw_high * 1000ULL,
  4115. CRTC_PROP_DRAM_IB);
  4116. msm_property_install_range(&sde_crtc->property_info,
  4117. "rot_prefill_bw", 0, 0, U64_MAX,
  4118. catalog->perf.max_bw_high * 1000ULL,
  4119. CRTC_PROP_ROT_PREFILL_BW);
  4120. msm_property_install_range(&sde_crtc->property_info,
  4121. "rot_clk", 0, 0, U64_MAX,
  4122. sde_kms->perf.max_core_clk_rate,
  4123. CRTC_PROP_ROT_CLK);
  4124. if (catalog->perf.max_bw_low)
  4125. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4126. catalog->perf.max_bw_low * 1000LL);
  4127. if (catalog->perf.max_bw_high)
  4128. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4129. catalog->perf.max_bw_high * 1000LL);
  4130. if (catalog->perf.min_core_ib)
  4131. sde_kms_info_add_keyint(info, "min_core_ib",
  4132. catalog->perf.min_core_ib * 1000LL);
  4133. if (catalog->perf.min_llcc_ib)
  4134. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4135. catalog->perf.min_llcc_ib * 1000LL);
  4136. if (catalog->perf.min_dram_ib)
  4137. sde_kms_info_add_keyint(info, "min_dram_ib",
  4138. catalog->perf.min_dram_ib * 1000LL);
  4139. if (sde_kms->perf.max_core_clk_rate)
  4140. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4141. sde_kms->perf.max_core_clk_rate);
  4142. }
  4143. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4144. struct sde_mdss_cfg *catalog)
  4145. {
  4146. int i, j;
  4147. sde_kms_info_reset(info);
  4148. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4149. sde_kms_info_add_keyint(info, "max_linewidth",
  4150. catalog->max_mixer_width);
  4151. sde_kms_info_add_keyint(info, "max_blendstages",
  4152. catalog->max_mixer_blendstages);
  4153. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4154. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4155. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4156. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4157. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4158. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4159. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4160. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4161. catalog->macrotile_mode);
  4162. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4163. catalog->mdp[0].highest_bank_bit);
  4164. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4165. catalog->mdp[0].ubwc_swizzle);
  4166. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4167. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4168. else
  4169. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4170. if (sde_is_custom_client()) {
  4171. /* No support for SMART_DMA_V1 yet */
  4172. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4173. sde_kms_info_add_keystr(info,
  4174. "smart_dma_rev", "smart_dma_v2");
  4175. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4176. sde_kms_info_add_keystr(info,
  4177. "smart_dma_rev", "smart_dma_v2p5");
  4178. }
  4179. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4180. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4181. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4182. if (catalog->uidle_cfg.uidle_rev)
  4183. sde_kms_info_add_keyint(info, "has_uidle",
  4184. true);
  4185. for (i = 0; i < catalog->limit_count; i++) {
  4186. sde_kms_info_add_keyint(info,
  4187. catalog->limit_cfg[i].name,
  4188. catalog->limit_cfg[i].lmt_case_cnt);
  4189. for (j = 0; j < catalog->limit_cfg[i].lmt_case_cnt; j++) {
  4190. sde_kms_info_add_keyint(info,
  4191. catalog->limit_cfg[i].vector_cfg[j].usecase,
  4192. catalog->limit_cfg[i].vector_cfg[j].value);
  4193. }
  4194. if (!strcmp(catalog->limit_cfg[i].name,
  4195. "sspp_linewidth_usecases"))
  4196. sde_kms_info_add_keyint(info,
  4197. "sspp_linewidth_values",
  4198. catalog->limit_cfg[i].lmt_vec_cnt);
  4199. else if (!strcmp(catalog->limit_cfg[i].name,
  4200. "sde_bwlimit_usecases"))
  4201. sde_kms_info_add_keyint(info,
  4202. "sde_bwlimit_values",
  4203. catalog->limit_cfg[i].lmt_vec_cnt);
  4204. for (j = 0; j < catalog->limit_cfg[i].lmt_vec_cnt; j++) {
  4205. sde_kms_info_add_keyint(info, "limit_usecase",
  4206. catalog->limit_cfg[i].value_cfg[j].use_concur);
  4207. sde_kms_info_add_keyint(info, "limit_value",
  4208. catalog->limit_cfg[i].value_cfg[j].value);
  4209. }
  4210. }
  4211. sde_kms_info_add_keystr(info, "core_ib_ff",
  4212. catalog->perf.core_ib_ff);
  4213. sde_kms_info_add_keystr(info, "core_clk_ff",
  4214. catalog->perf.core_clk_ff);
  4215. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4216. catalog->perf.comp_ratio_rt);
  4217. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4218. catalog->perf.comp_ratio_nrt);
  4219. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4220. catalog->perf.dest_scale_prefill_lines);
  4221. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4222. catalog->perf.undersized_prefill_lines);
  4223. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4224. catalog->perf.macrotile_prefill_lines);
  4225. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4226. catalog->perf.yuv_nv12_prefill_lines);
  4227. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4228. catalog->perf.linear_prefill_lines);
  4229. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4230. catalog->perf.downscaling_prefill_lines);
  4231. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4232. catalog->perf.xtra_prefill_lines);
  4233. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4234. catalog->perf.amortizable_threshold);
  4235. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4236. catalog->perf.min_prefill_lines);
  4237. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4238. catalog->perf.num_mnoc_ports);
  4239. sde_kms_info_add_keyint(info, "axi_bus_width",
  4240. catalog->perf.axi_bus_width);
  4241. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4242. catalog->sui_supported_blendstage);
  4243. if (catalog->ubwc_bw_calc_version)
  4244. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4245. catalog->ubwc_bw_calc_version);
  4246. }
  4247. /**
  4248. * sde_crtc_install_properties - install all drm properties for crtc
  4249. * @crtc: Pointer to drm crtc structure
  4250. */
  4251. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4252. struct sde_mdss_cfg *catalog)
  4253. {
  4254. struct sde_crtc *sde_crtc;
  4255. struct sde_kms_info *info;
  4256. struct sde_kms *sde_kms;
  4257. static const struct drm_prop_enum_list e_secure_level[] = {
  4258. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4259. {SDE_DRM_SEC_ONLY, "sec_only"},
  4260. };
  4261. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4262. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4263. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4264. };
  4265. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4266. {IDLE_PC_NONE, "idle_pc_none"},
  4267. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4268. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4269. };
  4270. SDE_DEBUG("\n");
  4271. if (!crtc || !catalog) {
  4272. SDE_ERROR("invalid crtc or catalog\n");
  4273. return;
  4274. }
  4275. sde_crtc = to_sde_crtc(crtc);
  4276. sde_kms = _sde_crtc_get_kms(crtc);
  4277. if (!sde_kms) {
  4278. SDE_ERROR("invalid argument\n");
  4279. return;
  4280. }
  4281. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4282. if (!info) {
  4283. SDE_ERROR("failed to allocate info memory\n");
  4284. return;
  4285. }
  4286. sde_crtc_setup_capabilities_blob(info, catalog);
  4287. msm_property_install_range(&sde_crtc->property_info,
  4288. "input_fence_timeout", 0x0, 0,
  4289. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4290. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4291. msm_property_install_volatile_range(&sde_crtc->property_info,
  4292. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4293. msm_property_install_range(&sde_crtc->property_info,
  4294. "output_fence_offset", 0x0, 0, 1, 0,
  4295. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4296. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4297. msm_property_install_range(&sde_crtc->property_info,
  4298. "idle_time", 0, 0, U64_MAX, 0,
  4299. CRTC_PROP_IDLE_TIMEOUT);
  4300. if (catalog->has_idle_pc)
  4301. msm_property_install_enum(&sde_crtc->property_info,
  4302. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4303. ARRAY_SIZE(e_idle_pc_state),
  4304. CRTC_PROP_IDLE_PC_STATE);
  4305. if (catalog->has_cwb_support)
  4306. msm_property_install_enum(&sde_crtc->property_info,
  4307. "capture_mode", 0, 0, e_cwb_data_points,
  4308. ARRAY_SIZE(e_cwb_data_points),
  4309. CRTC_PROP_CAPTURE_OUTPUT);
  4310. msm_property_install_volatile_range(&sde_crtc->property_info,
  4311. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4312. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4313. 0x0, 0, e_secure_level,
  4314. ARRAY_SIZE(e_secure_level),
  4315. CRTC_PROP_SECURITY_LEVEL);
  4316. if (catalog->has_dim_layer) {
  4317. msm_property_install_volatile_range(&sde_crtc->property_info,
  4318. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4319. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4320. SDE_MAX_DIM_LAYERS);
  4321. }
  4322. if (catalog->mdp[0].has_dest_scaler)
  4323. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4324. info);
  4325. if (catalog->dspp_count && catalog->rc_count)
  4326. sde_kms_info_add_keyint(info, "rc_mem_size",
  4327. catalog->dspp[0].sblk->rc.mem_total_size);
  4328. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4329. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4330. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4331. catalog->has_base_layer);
  4332. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4333. info->data, SDE_KMS_INFO_DATALEN(info),
  4334. CRTC_PROP_INFO);
  4335. kfree(info);
  4336. }
  4337. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4338. const struct drm_crtc_state *state, uint64_t *val)
  4339. {
  4340. struct sde_crtc *sde_crtc;
  4341. struct sde_crtc_state *cstate;
  4342. uint32_t offset;
  4343. bool is_vid = false;
  4344. struct drm_encoder *encoder;
  4345. sde_crtc = to_sde_crtc(crtc);
  4346. cstate = to_sde_crtc_state(state);
  4347. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4348. if (sde_encoder_check_curr_mode(encoder,
  4349. MSM_DISPLAY_VIDEO_MODE))
  4350. is_vid = true;
  4351. if (is_vid)
  4352. break;
  4353. }
  4354. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4355. /*
  4356. * Increment trigger offset for vidoe mode alone as its release fence
  4357. * can be triggered only after the next frame-update. For cmd mode &
  4358. * virtual displays the release fence for the current frame can be
  4359. * triggered right after PP_DONE/WB_DONE interrupt
  4360. */
  4361. if (is_vid)
  4362. offset++;
  4363. /*
  4364. * Hwcomposer now queries the fences using the commit list in atomic
  4365. * commit ioctl. The offset should be set to next timeline
  4366. * which will be incremented during the prepare commit phase
  4367. */
  4368. offset++;
  4369. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4370. }
  4371. /**
  4372. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4373. * @crtc: Pointer to drm crtc structure
  4374. * @state: Pointer to drm crtc state structure
  4375. * @property: Pointer to targeted drm property
  4376. * @val: Updated property value
  4377. * @Returns: Zero on success
  4378. */
  4379. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4380. struct drm_crtc_state *state,
  4381. struct drm_property *property,
  4382. uint64_t val)
  4383. {
  4384. struct sde_crtc *sde_crtc;
  4385. struct sde_crtc_state *cstate;
  4386. int idx, ret;
  4387. uint64_t fence_user_fd;
  4388. uint64_t __user prev_user_fd;
  4389. if (!crtc || !state || !property) {
  4390. SDE_ERROR("invalid argument(s)\n");
  4391. return -EINVAL;
  4392. }
  4393. sde_crtc = to_sde_crtc(crtc);
  4394. cstate = to_sde_crtc_state(state);
  4395. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4396. /* check with cp property system first */
  4397. ret = sde_cp_crtc_set_property(crtc, property, val);
  4398. if (ret != -ENOENT)
  4399. goto exit;
  4400. /* if not handled by cp, check msm_property system */
  4401. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4402. &cstate->property_state, property, val);
  4403. if (ret)
  4404. goto exit;
  4405. idx = msm_property_index(&sde_crtc->property_info, property);
  4406. switch (idx) {
  4407. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4408. _sde_crtc_set_input_fence_timeout(cstate);
  4409. break;
  4410. case CRTC_PROP_DIM_LAYER_V1:
  4411. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4412. (void __user *)(uintptr_t)val);
  4413. break;
  4414. case CRTC_PROP_ROI_V1:
  4415. ret = _sde_crtc_set_roi_v1(state,
  4416. (void __user *)(uintptr_t)val);
  4417. break;
  4418. case CRTC_PROP_DEST_SCALER:
  4419. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4420. (void __user *)(uintptr_t)val);
  4421. break;
  4422. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4423. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4424. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4425. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4426. break;
  4427. case CRTC_PROP_CORE_CLK:
  4428. case CRTC_PROP_CORE_AB:
  4429. case CRTC_PROP_CORE_IB:
  4430. cstate->bw_control = true;
  4431. break;
  4432. case CRTC_PROP_LLCC_AB:
  4433. case CRTC_PROP_LLCC_IB:
  4434. case CRTC_PROP_DRAM_AB:
  4435. case CRTC_PROP_DRAM_IB:
  4436. cstate->bw_control = true;
  4437. cstate->bw_split_vote = true;
  4438. break;
  4439. case CRTC_PROP_OUTPUT_FENCE:
  4440. if (!val)
  4441. goto exit;
  4442. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4443. sizeof(uint64_t));
  4444. if (ret) {
  4445. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4446. ret = -EFAULT;
  4447. goto exit;
  4448. }
  4449. /*
  4450. * client is expected to reset the property to -1 before
  4451. * requesting for the release fence
  4452. */
  4453. if (prev_user_fd == -1) {
  4454. ret = _sde_crtc_get_output_fence(crtc, state,
  4455. &fence_user_fd);
  4456. if (ret) {
  4457. SDE_ERROR("fence create failed rc:%d\n", ret);
  4458. goto exit;
  4459. }
  4460. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4461. &fence_user_fd, sizeof(uint64_t));
  4462. if (ret) {
  4463. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4464. put_unused_fd(fence_user_fd);
  4465. ret = -EFAULT;
  4466. goto exit;
  4467. }
  4468. }
  4469. break;
  4470. default:
  4471. /* nothing to do */
  4472. break;
  4473. }
  4474. exit:
  4475. if (ret) {
  4476. if (ret != -EPERM)
  4477. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4478. crtc->name, DRMID(property),
  4479. property->name, ret);
  4480. else
  4481. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4482. crtc->name, DRMID(property),
  4483. property->name, ret);
  4484. } else {
  4485. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4486. property->base.id, val);
  4487. }
  4488. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4489. return ret;
  4490. }
  4491. /**
  4492. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4493. * @crtc: Pointer to drm crtc structure
  4494. * @state: Pointer to drm crtc state structure
  4495. * @property: Pointer to targeted drm property
  4496. * @val: Pointer to variable for receiving property value
  4497. * @Returns: Zero on success
  4498. */
  4499. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4500. const struct drm_crtc_state *state,
  4501. struct drm_property *property,
  4502. uint64_t *val)
  4503. {
  4504. struct sde_crtc *sde_crtc;
  4505. struct sde_crtc_state *cstate;
  4506. int ret = -EINVAL, i;
  4507. if (!crtc || !state) {
  4508. SDE_ERROR("invalid argument(s)\n");
  4509. goto end;
  4510. }
  4511. sde_crtc = to_sde_crtc(crtc);
  4512. cstate = to_sde_crtc_state(state);
  4513. i = msm_property_index(&sde_crtc->property_info, property);
  4514. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4515. *val = ~0;
  4516. ret = 0;
  4517. } else {
  4518. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4519. &cstate->property_state, property, val);
  4520. if (ret)
  4521. ret = sde_cp_crtc_get_property(crtc, property, val);
  4522. }
  4523. if (ret)
  4524. DRM_ERROR("get property failed\n");
  4525. end:
  4526. return ret;
  4527. }
  4528. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4529. struct drm_crtc_state *crtc_state)
  4530. {
  4531. struct sde_crtc *sde_crtc;
  4532. struct sde_crtc_state *cstate;
  4533. struct drm_property *drm_prop;
  4534. enum msm_mdp_crtc_property prop_idx;
  4535. if (!crtc || !crtc_state) {
  4536. SDE_ERROR("invalid params\n");
  4537. return -EINVAL;
  4538. }
  4539. sde_crtc = to_sde_crtc(crtc);
  4540. cstate = to_sde_crtc_state(crtc_state);
  4541. sde_cp_crtc_clear(crtc);
  4542. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4543. uint64_t val = cstate->property_values[prop_idx].value;
  4544. uint64_t def;
  4545. int ret;
  4546. drm_prop = msm_property_index_to_drm_property(
  4547. &sde_crtc->property_info, prop_idx);
  4548. if (!drm_prop) {
  4549. /* not all props will be installed, based on caps */
  4550. SDE_DEBUG("%s: invalid property index %d\n",
  4551. sde_crtc->name, prop_idx);
  4552. continue;
  4553. }
  4554. def = msm_property_get_default(&sde_crtc->property_info,
  4555. prop_idx);
  4556. if (val == def)
  4557. continue;
  4558. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4559. sde_crtc->name, drm_prop->name, prop_idx, val,
  4560. def);
  4561. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4562. def);
  4563. if (ret) {
  4564. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4565. sde_crtc->name, prop_idx, ret);
  4566. continue;
  4567. }
  4568. }
  4569. return 0;
  4570. }
  4571. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4572. {
  4573. struct sde_crtc *sde_crtc;
  4574. struct sde_crtc_mixer *m;
  4575. int i;
  4576. if (!crtc) {
  4577. SDE_ERROR("invalid argument\n");
  4578. return;
  4579. }
  4580. sde_crtc = to_sde_crtc(crtc);
  4581. sde_crtc->misr_enable_sui = enable;
  4582. sde_crtc->misr_frame_count = frame_count;
  4583. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4584. m = &sde_crtc->mixers[i];
  4585. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4586. continue;
  4587. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4588. }
  4589. }
  4590. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4591. struct sde_crtc_misr_info *crtc_misr_info)
  4592. {
  4593. struct sde_crtc *sde_crtc;
  4594. struct sde_kms *sde_kms;
  4595. if (!crtc_misr_info) {
  4596. SDE_ERROR("invalid misr info\n");
  4597. return;
  4598. }
  4599. crtc_misr_info->misr_enable = false;
  4600. crtc_misr_info->misr_frame_count = 0;
  4601. if (!crtc) {
  4602. SDE_ERROR("invalid crtc\n");
  4603. return;
  4604. }
  4605. sde_kms = _sde_crtc_get_kms(crtc);
  4606. if (!sde_kms) {
  4607. SDE_ERROR("invalid sde_kms\n");
  4608. return;
  4609. }
  4610. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4611. return;
  4612. sde_crtc = to_sde_crtc(crtc);
  4613. crtc_misr_info->misr_enable =
  4614. sde_crtc->misr_enable_debugfs ? true : false;
  4615. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4616. }
  4617. #ifdef CONFIG_DEBUG_FS
  4618. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4619. {
  4620. struct sde_crtc *sde_crtc;
  4621. struct sde_plane_state *pstate = NULL;
  4622. struct sde_crtc_mixer *m;
  4623. struct drm_crtc *crtc;
  4624. struct drm_plane *plane;
  4625. struct drm_display_mode *mode;
  4626. struct drm_framebuffer *fb;
  4627. struct drm_plane_state *state;
  4628. struct sde_crtc_state *cstate;
  4629. int i, out_width, out_height;
  4630. if (!s || !s->private)
  4631. return -EINVAL;
  4632. sde_crtc = s->private;
  4633. crtc = &sde_crtc->base;
  4634. cstate = to_sde_crtc_state(crtc->state);
  4635. mutex_lock(&sde_crtc->crtc_lock);
  4636. mode = &crtc->state->adjusted_mode;
  4637. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4638. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4639. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4640. mode->hdisplay, mode->vdisplay);
  4641. seq_puts(s, "\n");
  4642. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4643. m = &sde_crtc->mixers[i];
  4644. if (!m->hw_lm)
  4645. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4646. else if (!m->hw_ctl)
  4647. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4648. else
  4649. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4650. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4651. out_width, out_height);
  4652. }
  4653. seq_puts(s, "\n");
  4654. for (i = 0; i < cstate->num_dim_layers; i++) {
  4655. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4656. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4657. i, dim_layer->stage, dim_layer->flags);
  4658. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4659. dim_layer->rect.x, dim_layer->rect.y,
  4660. dim_layer->rect.w, dim_layer->rect.h);
  4661. seq_printf(s,
  4662. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4663. dim_layer->color_fill.color_0,
  4664. dim_layer->color_fill.color_1,
  4665. dim_layer->color_fill.color_2,
  4666. dim_layer->color_fill.color_3);
  4667. seq_puts(s, "\n");
  4668. }
  4669. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4670. pstate = to_sde_plane_state(plane->state);
  4671. state = plane->state;
  4672. if (!pstate || !state)
  4673. continue;
  4674. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4675. plane->base.id, pstate->stage, pstate->rotation);
  4676. if (plane->state->fb) {
  4677. fb = plane->state->fb;
  4678. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4679. fb->base.id, (char *) &fb->format->format,
  4680. fb->width, fb->height);
  4681. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4682. seq_printf(s, "cpp[%d]:%u ",
  4683. i, fb->format->cpp[i]);
  4684. seq_puts(s, "\n\t");
  4685. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4686. seq_puts(s, "\n");
  4687. seq_puts(s, "\t");
  4688. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4689. seq_printf(s, "pitches[%d]:%8u ", i,
  4690. fb->pitches[i]);
  4691. seq_puts(s, "\n");
  4692. seq_puts(s, "\t");
  4693. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4694. seq_printf(s, "offsets[%d]:%8u ", i,
  4695. fb->offsets[i]);
  4696. seq_puts(s, "\n");
  4697. }
  4698. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4699. state->src_x >> 16, state->src_y >> 16,
  4700. state->src_w >> 16, state->src_h >> 16);
  4701. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4702. state->crtc_x, state->crtc_y, state->crtc_w,
  4703. state->crtc_h);
  4704. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4705. pstate->multirect_mode, pstate->multirect_index);
  4706. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4707. pstate->excl_rect.x, pstate->excl_rect.y,
  4708. pstate->excl_rect.w, pstate->excl_rect.h);
  4709. seq_puts(s, "\n");
  4710. }
  4711. if (sde_crtc->vblank_cb_count) {
  4712. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4713. u32 diff_ms = ktime_to_ms(diff);
  4714. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4715. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4716. seq_printf(s,
  4717. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4718. fps, sde_crtc->vblank_cb_count,
  4719. ktime_to_ms(diff), sde_crtc->play_count);
  4720. /* reset time & count for next measurement */
  4721. sde_crtc->vblank_cb_count = 0;
  4722. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4723. }
  4724. mutex_unlock(&sde_crtc->crtc_lock);
  4725. return 0;
  4726. }
  4727. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4728. {
  4729. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4730. }
  4731. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4732. const char __user *user_buf, size_t count, loff_t *ppos)
  4733. {
  4734. struct drm_crtc *crtc;
  4735. struct sde_crtc *sde_crtc;
  4736. int rc;
  4737. char buf[MISR_BUFF_SIZE + 1];
  4738. u32 frame_count, enable;
  4739. size_t buff_copy;
  4740. struct sde_kms *sde_kms;
  4741. if (!file || !file->private_data)
  4742. return -EINVAL;
  4743. sde_crtc = file->private_data;
  4744. crtc = &sde_crtc->base;
  4745. sde_kms = _sde_crtc_get_kms(crtc);
  4746. if (!sde_kms) {
  4747. SDE_ERROR("invalid sde_kms\n");
  4748. return -EINVAL;
  4749. }
  4750. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4751. if (copy_from_user(buf, user_buf, buff_copy)) {
  4752. SDE_ERROR("buffer copy failed\n");
  4753. return -EINVAL;
  4754. }
  4755. buf[buff_copy] = 0; /* end of string */
  4756. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4757. return -EINVAL;
  4758. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4759. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4760. DRMID(crtc));
  4761. return -EINVAL;
  4762. }
  4763. rc = pm_runtime_get_sync(crtc->dev->dev);
  4764. if (rc < 0)
  4765. return rc;
  4766. sde_crtc->misr_enable_debugfs = enable;
  4767. sde_crtc_misr_setup(crtc, enable, frame_count);
  4768. pm_runtime_put_sync(crtc->dev->dev);
  4769. return count;
  4770. }
  4771. static ssize_t _sde_crtc_misr_read(struct file *file,
  4772. char __user *user_buff, size_t count, loff_t *ppos)
  4773. {
  4774. struct drm_crtc *crtc;
  4775. struct sde_crtc *sde_crtc;
  4776. struct sde_kms *sde_kms;
  4777. struct sde_crtc_mixer *m;
  4778. int i = 0, rc;
  4779. ssize_t len = 0;
  4780. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4781. if (*ppos)
  4782. return 0;
  4783. if (!file || !file->private_data)
  4784. return -EINVAL;
  4785. sde_crtc = file->private_data;
  4786. crtc = &sde_crtc->base;
  4787. sde_kms = _sde_crtc_get_kms(crtc);
  4788. if (!sde_kms)
  4789. return -EINVAL;
  4790. rc = pm_runtime_get_sync(crtc->dev->dev);
  4791. if (rc < 0)
  4792. return rc;
  4793. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4794. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4795. goto end;
  4796. }
  4797. if (!sde_crtc->misr_enable_debugfs) {
  4798. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4799. "disabled\n");
  4800. goto buff_check;
  4801. }
  4802. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4803. u32 misr_value = 0;
  4804. m = &sde_crtc->mixers[i];
  4805. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4806. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4807. "invalid\n");
  4808. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4809. continue;
  4810. }
  4811. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4812. if (rc) {
  4813. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4814. "invalid\n");
  4815. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4816. DRMID(crtc), rc);
  4817. continue;
  4818. } else {
  4819. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4820. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4821. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4822. "0x%x\n", misr_value);
  4823. }
  4824. }
  4825. buff_check:
  4826. if (count <= len) {
  4827. len = 0;
  4828. goto end;
  4829. }
  4830. if (copy_to_user(user_buff, buf, len)) {
  4831. len = -EFAULT;
  4832. goto end;
  4833. }
  4834. *ppos += len; /* increase offset */
  4835. end:
  4836. pm_runtime_put_sync(crtc->dev->dev);
  4837. return len;
  4838. }
  4839. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4840. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4841. { \
  4842. return single_open(file, __prefix ## _show, inode->i_private); \
  4843. } \
  4844. static const struct file_operations __prefix ## _fops = { \
  4845. .owner = THIS_MODULE, \
  4846. .open = __prefix ## _open, \
  4847. .release = single_release, \
  4848. .read = seq_read, \
  4849. .llseek = seq_lseek, \
  4850. }
  4851. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4852. {
  4853. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4854. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4855. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4856. int i;
  4857. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4858. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4859. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4860. crtc->state));
  4861. seq_printf(s, "core_clk_rate: %llu\n",
  4862. sde_crtc->cur_perf.core_clk_rate);
  4863. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4864. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4865. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4866. sde_power_handle_get_dbus_name(i),
  4867. sde_crtc->cur_perf.bw_ctl[i]);
  4868. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4869. sde_power_handle_get_dbus_name(i),
  4870. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4871. }
  4872. return 0;
  4873. }
  4874. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4875. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4876. {
  4877. struct drm_crtc *crtc;
  4878. struct drm_plane *plane;
  4879. struct drm_connector *conn;
  4880. struct drm_mode_object *drm_obj;
  4881. struct sde_crtc *sde_crtc;
  4882. struct sde_crtc_state *cstate;
  4883. struct sde_fence_context *ctx;
  4884. struct drm_connector_list_iter conn_iter;
  4885. struct drm_device *dev;
  4886. if (!s || !s->private)
  4887. return -EINVAL;
  4888. sde_crtc = s->private;
  4889. crtc = &sde_crtc->base;
  4890. dev = crtc->dev;
  4891. cstate = to_sde_crtc_state(crtc->state);
  4892. /* Dump input fence info */
  4893. seq_puts(s, "===Input fence===\n");
  4894. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4895. struct sde_plane_state *pstate;
  4896. struct dma_fence *fence;
  4897. pstate = to_sde_plane_state(plane->state);
  4898. if (!pstate)
  4899. continue;
  4900. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4901. pstate->stage);
  4902. fence = pstate->input_fence;
  4903. if (fence)
  4904. sde_fence_list_dump(fence, &s);
  4905. }
  4906. /* Dump release fence info */
  4907. seq_puts(s, "\n");
  4908. seq_puts(s, "===Release fence===\n");
  4909. ctx = sde_crtc->output_fence;
  4910. drm_obj = &crtc->base;
  4911. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4912. seq_puts(s, "\n");
  4913. /* Dump retire fence info */
  4914. seq_puts(s, "===Retire fence===\n");
  4915. drm_connector_list_iter_begin(dev, &conn_iter);
  4916. drm_for_each_connector_iter(conn, &conn_iter)
  4917. if (conn->state && conn->state->crtc == crtc &&
  4918. cstate->num_connectors < MAX_CONNECTORS) {
  4919. struct sde_connector *c_conn;
  4920. c_conn = to_sde_connector(conn);
  4921. ctx = c_conn->retire_fence;
  4922. drm_obj = &conn->base;
  4923. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4924. }
  4925. drm_connector_list_iter_end(&conn_iter);
  4926. seq_puts(s, "\n");
  4927. return 0;
  4928. }
  4929. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4930. {
  4931. return single_open(file, _sde_debugfs_fence_status_show,
  4932. inode->i_private);
  4933. }
  4934. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4935. {
  4936. struct sde_crtc *sde_crtc;
  4937. struct sde_kms *sde_kms;
  4938. static const struct file_operations debugfs_status_fops = {
  4939. .open = _sde_debugfs_status_open,
  4940. .read = seq_read,
  4941. .llseek = seq_lseek,
  4942. .release = single_release,
  4943. };
  4944. static const struct file_operations debugfs_misr_fops = {
  4945. .open = simple_open,
  4946. .read = _sde_crtc_misr_read,
  4947. .write = _sde_crtc_misr_setup,
  4948. };
  4949. static const struct file_operations debugfs_fps_fops = {
  4950. .open = _sde_debugfs_fps_status,
  4951. .read = seq_read,
  4952. };
  4953. static const struct file_operations debugfs_fence_fops = {
  4954. .open = _sde_debugfs_fence_status,
  4955. .read = seq_read,
  4956. };
  4957. if (!crtc)
  4958. return -EINVAL;
  4959. sde_crtc = to_sde_crtc(crtc);
  4960. sde_kms = _sde_crtc_get_kms(crtc);
  4961. if (!sde_kms)
  4962. return -EINVAL;
  4963. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4964. crtc->dev->primary->debugfs_root);
  4965. if (!sde_crtc->debugfs_root)
  4966. return -ENOMEM;
  4967. /* don't error check these */
  4968. debugfs_create_file("status", 0400,
  4969. sde_crtc->debugfs_root,
  4970. sde_crtc, &debugfs_status_fops);
  4971. debugfs_create_file("state", 0400,
  4972. sde_crtc->debugfs_root,
  4973. &sde_crtc->base,
  4974. &sde_crtc_debugfs_state_fops);
  4975. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4976. sde_crtc, &debugfs_misr_fops);
  4977. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4978. sde_crtc, &debugfs_fps_fops);
  4979. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4980. sde_crtc, &debugfs_fence_fops);
  4981. return 0;
  4982. }
  4983. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4984. {
  4985. struct sde_crtc *sde_crtc;
  4986. if (!crtc)
  4987. return;
  4988. sde_crtc = to_sde_crtc(crtc);
  4989. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4990. }
  4991. #else
  4992. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4993. {
  4994. return 0;
  4995. }
  4996. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4997. {
  4998. }
  4999. #endif /* CONFIG_DEBUG_FS */
  5000. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5001. {
  5002. return _sde_crtc_init_debugfs(crtc);
  5003. }
  5004. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5005. {
  5006. _sde_crtc_destroy_debugfs(crtc);
  5007. }
  5008. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5009. .set_config = drm_atomic_helper_set_config,
  5010. .destroy = sde_crtc_destroy,
  5011. .page_flip = drm_atomic_helper_page_flip,
  5012. .atomic_set_property = sde_crtc_atomic_set_property,
  5013. .atomic_get_property = sde_crtc_atomic_get_property,
  5014. .reset = sde_crtc_reset,
  5015. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5016. .atomic_destroy_state = sde_crtc_destroy_state,
  5017. .late_register = sde_crtc_late_register,
  5018. .early_unregister = sde_crtc_early_unregister,
  5019. };
  5020. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5021. .mode_fixup = sde_crtc_mode_fixup,
  5022. .disable = sde_crtc_disable,
  5023. .atomic_enable = sde_crtc_enable,
  5024. .atomic_check = sde_crtc_atomic_check,
  5025. .atomic_begin = sde_crtc_atomic_begin,
  5026. .atomic_flush = sde_crtc_atomic_flush,
  5027. };
  5028. static void _sde_crtc_event_cb(struct kthread_work *work)
  5029. {
  5030. struct sde_crtc_event *event;
  5031. struct sde_crtc *sde_crtc;
  5032. unsigned long irq_flags;
  5033. if (!work) {
  5034. SDE_ERROR("invalid work item\n");
  5035. return;
  5036. }
  5037. event = container_of(work, struct sde_crtc_event, kt_work);
  5038. /* set sde_crtc to NULL for static work structures */
  5039. sde_crtc = event->sde_crtc;
  5040. if (!sde_crtc)
  5041. return;
  5042. if (event->cb_func)
  5043. event->cb_func(&sde_crtc->base, event->usr);
  5044. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5045. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5046. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5047. }
  5048. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5049. void (*func)(struct drm_crtc *crtc, void *usr),
  5050. void *usr, bool color_processing_event)
  5051. {
  5052. unsigned long irq_flags;
  5053. struct sde_crtc *sde_crtc;
  5054. struct msm_drm_private *priv;
  5055. struct sde_crtc_event *event = NULL;
  5056. u32 crtc_id;
  5057. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5058. SDE_ERROR("invalid parameters\n");
  5059. return -EINVAL;
  5060. }
  5061. sde_crtc = to_sde_crtc(crtc);
  5062. priv = crtc->dev->dev_private;
  5063. crtc_id = drm_crtc_index(crtc);
  5064. /*
  5065. * Obtain an event struct from the private cache. This event
  5066. * queue may be called from ISR contexts, so use a private
  5067. * cache to avoid calling any memory allocation functions.
  5068. */
  5069. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5070. if (!list_empty(&sde_crtc->event_free_list)) {
  5071. event = list_first_entry(&sde_crtc->event_free_list,
  5072. struct sde_crtc_event, list);
  5073. list_del_init(&event->list);
  5074. }
  5075. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5076. if (!event)
  5077. return -ENOMEM;
  5078. /* populate event node */
  5079. event->sde_crtc = sde_crtc;
  5080. event->cb_func = func;
  5081. event->usr = usr;
  5082. /* queue new event request */
  5083. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5084. if (color_processing_event)
  5085. kthread_queue_work(&priv->pp_event_worker,
  5086. &event->kt_work);
  5087. else
  5088. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5089. &event->kt_work);
  5090. return 0;
  5091. }
  5092. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5093. {
  5094. int i, rc = 0;
  5095. if (!sde_crtc) {
  5096. SDE_ERROR("invalid crtc\n");
  5097. return -EINVAL;
  5098. }
  5099. spin_lock_init(&sde_crtc->event_lock);
  5100. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5101. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5102. list_add_tail(&sde_crtc->event_cache[i].list,
  5103. &sde_crtc->event_free_list);
  5104. return rc;
  5105. }
  5106. /*
  5107. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5108. */
  5109. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5110. {
  5111. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5112. idle_notify_work.work);
  5113. struct drm_crtc *crtc;
  5114. struct drm_event event;
  5115. int ret = 0;
  5116. if (!sde_crtc) {
  5117. SDE_ERROR("invalid sde crtc\n");
  5118. } else {
  5119. crtc = &sde_crtc->base;
  5120. event.type = DRM_EVENT_IDLE_NOTIFY;
  5121. event.length = sizeof(u32);
  5122. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5123. &event, (u8 *)&ret);
  5124. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5125. }
  5126. }
  5127. /* initialize crtc */
  5128. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5129. {
  5130. struct drm_crtc *crtc = NULL;
  5131. struct sde_crtc *sde_crtc = NULL;
  5132. struct msm_drm_private *priv = NULL;
  5133. struct sde_kms *kms = NULL;
  5134. int i, rc;
  5135. priv = dev->dev_private;
  5136. kms = to_sde_kms(priv->kms);
  5137. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5138. if (!sde_crtc)
  5139. return ERR_PTR(-ENOMEM);
  5140. crtc = &sde_crtc->base;
  5141. crtc->dev = dev;
  5142. mutex_init(&sde_crtc->crtc_lock);
  5143. spin_lock_init(&sde_crtc->spin_lock);
  5144. atomic_set(&sde_crtc->frame_pending, 0);
  5145. sde_crtc->enabled = false;
  5146. /* Below parameters are for fps calculation for sysfs node */
  5147. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5148. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5149. sizeof(ktime_t), GFP_KERNEL);
  5150. if (!sde_crtc->fps_info.time_buf)
  5151. SDE_ERROR("invalid buffer\n");
  5152. else
  5153. memset(sde_crtc->fps_info.time_buf, 0,
  5154. sizeof(*(sde_crtc->fps_info.time_buf)));
  5155. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5156. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5157. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5158. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5159. list_add(&sde_crtc->frame_events[i].list,
  5160. &sde_crtc->frame_event_list);
  5161. kthread_init_work(&sde_crtc->frame_events[i].work,
  5162. sde_crtc_frame_event_work);
  5163. }
  5164. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5165. NULL);
  5166. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5167. /* save user friendly CRTC name for later */
  5168. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5169. /* initialize event handling */
  5170. rc = _sde_crtc_init_events(sde_crtc);
  5171. if (rc) {
  5172. drm_crtc_cleanup(crtc);
  5173. kfree(sde_crtc);
  5174. return ERR_PTR(rc);
  5175. }
  5176. /* initialize output fence support */
  5177. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5178. if (IS_ERR(sde_crtc->output_fence)) {
  5179. rc = PTR_ERR(sde_crtc->output_fence);
  5180. SDE_ERROR("failed to init fence, %d\n", rc);
  5181. drm_crtc_cleanup(crtc);
  5182. kfree(sde_crtc);
  5183. return ERR_PTR(rc);
  5184. }
  5185. /* create CRTC properties */
  5186. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5187. priv->crtc_property, sde_crtc->property_data,
  5188. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5189. sizeof(struct sde_crtc_state));
  5190. sde_crtc_install_properties(crtc, kms->catalog);
  5191. /* Install color processing properties */
  5192. sde_cp_crtc_init(crtc);
  5193. sde_cp_crtc_install_properties(crtc);
  5194. sde_crtc->cur_perf.llcc_active = false;
  5195. sde_crtc->new_perf.llcc_active = false;
  5196. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5197. __sde_crtc_idle_notify_work);
  5198. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5199. crtc->base.id,
  5200. sde_crtc->new_perf.llcc_active,
  5201. sde_crtc->cur_perf.llcc_active);
  5202. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5203. return crtc;
  5204. }
  5205. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5206. {
  5207. struct sde_crtc *sde_crtc;
  5208. int rc = 0;
  5209. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5210. SDE_ERROR("invalid input param(s)\n");
  5211. rc = -EINVAL;
  5212. goto end;
  5213. }
  5214. sde_crtc = to_sde_crtc(crtc);
  5215. sde_crtc->sysfs_dev = device_create_with_groups(
  5216. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5217. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5218. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5219. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5220. PTR_ERR(sde_crtc->sysfs_dev));
  5221. if (!sde_crtc->sysfs_dev)
  5222. rc = -EINVAL;
  5223. else
  5224. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5225. goto end;
  5226. }
  5227. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5228. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5229. if (!sde_crtc->vsync_event_sf)
  5230. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5231. crtc->base.id);
  5232. end:
  5233. return rc;
  5234. }
  5235. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5236. struct drm_crtc *crtc_drm, u32 event)
  5237. {
  5238. struct sde_crtc *crtc = NULL;
  5239. struct sde_crtc_irq_info *node;
  5240. unsigned long flags;
  5241. bool found = false;
  5242. int ret, i = 0;
  5243. bool add_event = false;
  5244. crtc = to_sde_crtc(crtc_drm);
  5245. spin_lock_irqsave(&crtc->spin_lock, flags);
  5246. list_for_each_entry(node, &crtc->user_event_list, list) {
  5247. if (node->event == event) {
  5248. found = true;
  5249. break;
  5250. }
  5251. }
  5252. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5253. /* event already enabled */
  5254. if (found)
  5255. return 0;
  5256. node = NULL;
  5257. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5258. if (custom_events[i].event == event &&
  5259. custom_events[i].func) {
  5260. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5261. if (!node)
  5262. return -ENOMEM;
  5263. INIT_LIST_HEAD(&node->list);
  5264. INIT_LIST_HEAD(&node->irq.list);
  5265. node->func = custom_events[i].func;
  5266. node->event = event;
  5267. node->state = IRQ_NOINIT;
  5268. spin_lock_init(&node->state_lock);
  5269. break;
  5270. }
  5271. }
  5272. if (!node) {
  5273. SDE_ERROR("unsupported event %x\n", event);
  5274. return -EINVAL;
  5275. }
  5276. ret = 0;
  5277. if (crtc_drm->enabled) {
  5278. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5279. if (ret < 0) {
  5280. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5281. kfree(node);
  5282. return ret;
  5283. }
  5284. INIT_LIST_HEAD(&node->irq.list);
  5285. mutex_lock(&crtc->crtc_lock);
  5286. ret = node->func(crtc_drm, true, &node->irq);
  5287. if (!ret) {
  5288. spin_lock_irqsave(&crtc->spin_lock, flags);
  5289. list_add_tail(&node->list, &crtc->user_event_list);
  5290. add_event = true;
  5291. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5292. }
  5293. mutex_unlock(&crtc->crtc_lock);
  5294. pm_runtime_put_sync(crtc_drm->dev->dev);
  5295. }
  5296. if (add_event)
  5297. return 0;
  5298. if (!ret) {
  5299. spin_lock_irqsave(&crtc->spin_lock, flags);
  5300. list_add_tail(&node->list, &crtc->user_event_list);
  5301. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5302. } else {
  5303. kfree(node);
  5304. }
  5305. return ret;
  5306. }
  5307. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5308. struct drm_crtc *crtc_drm, u32 event)
  5309. {
  5310. struct sde_crtc *crtc = NULL;
  5311. struct sde_crtc_irq_info *node = NULL;
  5312. unsigned long flags;
  5313. bool found = false;
  5314. int ret;
  5315. crtc = to_sde_crtc(crtc_drm);
  5316. spin_lock_irqsave(&crtc->spin_lock, flags);
  5317. list_for_each_entry(node, &crtc->user_event_list, list) {
  5318. if (node->event == event) {
  5319. list_del_init(&node->list);
  5320. found = true;
  5321. break;
  5322. }
  5323. }
  5324. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5325. /* event already disabled */
  5326. if (!found)
  5327. return 0;
  5328. /**
  5329. * crtc is disabled interrupts are cleared remove from the list,
  5330. * no need to disable/de-register.
  5331. */
  5332. if (!crtc_drm->enabled) {
  5333. kfree(node);
  5334. return 0;
  5335. }
  5336. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5337. if (ret < 0) {
  5338. SDE_ERROR("failed to enable power resource %d\n", ret);
  5339. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5340. kfree(node);
  5341. return ret;
  5342. }
  5343. ret = node->func(crtc_drm, false, &node->irq);
  5344. if (ret) {
  5345. spin_lock_irqsave(&crtc->spin_lock, flags);
  5346. list_add_tail(&node->list, &crtc->user_event_list);
  5347. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5348. } else {
  5349. kfree(node);
  5350. }
  5351. pm_runtime_put_sync(crtc_drm->dev->dev);
  5352. return ret;
  5353. }
  5354. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5355. struct drm_crtc *crtc_drm, u32 event, bool en)
  5356. {
  5357. struct sde_crtc *crtc = NULL;
  5358. int ret;
  5359. crtc = to_sde_crtc(crtc_drm);
  5360. if (!crtc || !kms || !kms->dev) {
  5361. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5362. kms, ((kms) ? (kms->dev) : NULL));
  5363. return -EINVAL;
  5364. }
  5365. if (en)
  5366. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5367. else
  5368. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5369. return ret;
  5370. }
  5371. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5372. bool en, struct sde_irq_callback *irq)
  5373. {
  5374. return 0;
  5375. }
  5376. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5377. struct sde_irq_callback *noirq)
  5378. {
  5379. /*
  5380. * IRQ object noirq is not being used here since there is
  5381. * no crtc irq from pm event.
  5382. */
  5383. return 0;
  5384. }
  5385. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5386. bool en, struct sde_irq_callback *irq)
  5387. {
  5388. return 0;
  5389. }
  5390. /**
  5391. * sde_crtc_update_cont_splash_settings - update mixer settings
  5392. * and initial clk during device bootup for cont_splash use case
  5393. * @crtc: Pointer to drm crtc structure
  5394. */
  5395. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5396. {
  5397. struct sde_kms *kms = NULL;
  5398. struct msm_drm_private *priv;
  5399. struct sde_crtc *sde_crtc;
  5400. u64 rate;
  5401. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5402. SDE_ERROR("invalid crtc\n");
  5403. return;
  5404. }
  5405. priv = crtc->dev->dev_private;
  5406. kms = to_sde_kms(priv->kms);
  5407. if (!kms || !kms->catalog) {
  5408. SDE_ERROR("invalid parameters\n");
  5409. return;
  5410. }
  5411. _sde_crtc_setup_mixers(crtc);
  5412. crtc->enabled = true;
  5413. /* update core clk value for initial state with cont-splash */
  5414. sde_crtc = to_sde_crtc(crtc);
  5415. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5416. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5417. rate : kms->perf.max_core_clk_rate;
  5418. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5419. }