wcd9xxx-common-v2.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef _WCD9XXX_COMMON_V2
  14. #define _WCD9XXX_COMMON_V2
  15. #define CLSH_REQ_ENABLE true
  16. #define CLSH_REQ_DISABLE false
  17. #define WCD_CLSH_EVENT_PRE_DAC 0x01
  18. #define WCD_CLSH_EVENT_POST_PA 0x02
  19. #define MAX_VBAT_MONITOR_WRITES 17
  20. /*
  21. * Basic states for Class H state machine.
  22. * represented as a bit mask within a u8 data type
  23. * bit 0: EAR mode
  24. * bit 1: HPH Left mode
  25. * bit 2: HPH Right mode
  26. * bit 3: Lineout mode
  27. */
  28. #define WCD_CLSH_STATE_IDLE 0x00
  29. #define WCD_CLSH_STATE_EAR (0x01 << 0)
  30. #define WCD_CLSH_STATE_HPHL (0x01 << 1)
  31. #define WCD_CLSH_STATE_HPHR (0x01 << 2)
  32. #define WCD_CLSH_STATE_LO (0x01 << 3)
  33. /*
  34. * Though number of CLSH states are 4, max state shoulbe be 5
  35. * because state array index starts from 1.
  36. */
  37. #define WCD_CLSH_STATE_MAX 5
  38. #define NUM_CLSH_STATES_V2 (0x01 << WCD_CLSH_STATE_MAX)
  39. /* Derived State: Bits 1 and 2 should be set for Headphone stereo */
  40. #define WCD_CLSH_STATE_HPH_ST (WCD_CLSH_STATE_HPHL | \
  41. WCD_CLSH_STATE_HPHR)
  42. #define WCD_CLSH_STATE_HPHL_LO (WCD_CLSH_STATE_HPHL | \
  43. WCD_CLSH_STATE_LO)
  44. #define WCD_CLSH_STATE_HPHR_LO (WCD_CLSH_STATE_HPHR | \
  45. WCD_CLSH_STATE_LO)
  46. #define WCD_CLSH_STATE_HPH_ST_LO (WCD_CLSH_STATE_HPH_ST | \
  47. WCD_CLSH_STATE_LO)
  48. #define WCD_CLSH_STATE_EAR_LO (WCD_CLSH_STATE_EAR | \
  49. WCD_CLSH_STATE_LO)
  50. #define WCD_CLSH_STATE_HPHL_EAR (WCD_CLSH_STATE_HPHL | \
  51. WCD_CLSH_STATE_EAR)
  52. #define WCD_CLSH_STATE_HPHR_EAR (WCD_CLSH_STATE_HPHR | \
  53. WCD_CLSH_STATE_EAR)
  54. #define WCD_CLSH_STATE_HPH_ST_EAR (WCD_CLSH_STATE_HPH_ST | \
  55. WCD_CLSH_STATE_EAR)
  56. enum {
  57. CLS_H_NORMAL = 0, /* Class-H Default */
  58. CLS_H_HIFI, /* Class-H HiFi */
  59. CLS_H_LP, /* Class-H Low Power */
  60. CLS_AB, /* Class-AB Low HIFI*/
  61. CLS_H_LOHIFI, /* LoHIFI */
  62. CLS_H_ULP, /* Ultra Low power */
  63. CLS_AB_HIFI, /* Class-AB */
  64. CLS_NONE, /* None of the above modes */
  65. };
  66. /* Class H data that the codec driver will maintain */
  67. struct wcd_clsh_cdc_data {
  68. u8 state;
  69. int flyback_users;
  70. int buck_users;
  71. int clsh_users;
  72. int interpolator_modes[WCD_CLSH_STATE_MAX];
  73. };
  74. struct wcd_mad_audio_header {
  75. u32 reserved[3];
  76. u32 num_reg_cfg;
  77. };
  78. struct wcd_mad_microphone_info {
  79. uint8_t input_microphone;
  80. uint8_t cycle_time;
  81. uint8_t settle_time;
  82. uint8_t padding;
  83. } __packed;
  84. struct wcd_mad_micbias_info {
  85. uint8_t micbias;
  86. uint8_t k_factor;
  87. uint8_t external_bypass_capacitor;
  88. uint8_t internal_biasing;
  89. uint8_t cfilter;
  90. uint8_t padding[3];
  91. } __packed;
  92. struct wcd_mad_rms_audio_beacon_info {
  93. uint8_t rms_omit_samples;
  94. uint8_t rms_comp_time;
  95. uint8_t detection_mechanism;
  96. uint8_t rms_diff_threshold;
  97. uint8_t rms_threshold_lsb;
  98. uint8_t rms_threshold_msb;
  99. uint8_t padding[2];
  100. uint8_t iir_coefficients[36];
  101. } __packed;
  102. struct wcd_mad_rms_ultrasound_info {
  103. uint8_t rms_comp_time;
  104. uint8_t detection_mechanism;
  105. uint8_t rms_diff_threshold;
  106. uint8_t rms_threshold_lsb;
  107. uint8_t rms_threshold_msb;
  108. uint8_t padding[3];
  109. uint8_t iir_coefficients[36];
  110. } __packed;
  111. struct wcd_mad_audio_cal {
  112. uint32_t version;
  113. struct wcd_mad_microphone_info microphone_info;
  114. struct wcd_mad_micbias_info micbias_info;
  115. struct wcd_mad_rms_audio_beacon_info audio_info;
  116. struct wcd_mad_rms_audio_beacon_info beacon_info;
  117. struct wcd_mad_rms_ultrasound_info ultrasound_info;
  118. } __packed;
  119. struct wcd9xxx_anc_header {
  120. u32 reserved[3];
  121. u32 num_anc_slots;
  122. };
  123. struct vbat_monitor_reg {
  124. u32 size;
  125. u32 writes[MAX_VBAT_MONITOR_WRITES];
  126. } __packed;
  127. struct wcd_reg_mask_val {
  128. u16 reg;
  129. u8 mask;
  130. u8 val;
  131. };
  132. extern void wcd_clsh_fsm(struct snd_soc_codec *codec,
  133. struct wcd_clsh_cdc_data *cdc_clsh_d,
  134. u8 clsh_event, u8 req_state,
  135. int int_mode);
  136. extern void wcd_clsh_init(struct wcd_clsh_cdc_data *clsh);
  137. extern int wcd_clsh_get_clsh_state(struct wcd_clsh_cdc_data *clsh);
  138. extern void wcd_clsh_imped_config(struct snd_soc_codec *codec, int imped,
  139. bool reset);
  140. enum {
  141. RESERVED = 0,
  142. AANC_LPF_FF_FB = 1,
  143. AANC_LPF_COEFF_MSB,
  144. AANC_LPF_COEFF_LSB,
  145. HW_MAD_AUDIO_ENABLE,
  146. HW_MAD_ULTR_ENABLE,
  147. HW_MAD_BEACON_ENABLE,
  148. HW_MAD_AUDIO_SLEEP_TIME,
  149. HW_MAD_ULTR_SLEEP_TIME,
  150. HW_MAD_BEACON_SLEEP_TIME,
  151. HW_MAD_TX_AUDIO_SWITCH_OFF,
  152. HW_MAD_TX_ULTR_SWITCH_OFF,
  153. HW_MAD_TX_BEACON_SWITCH_OFF,
  154. MAD_AUDIO_INT_DEST_SELECT_REG,
  155. MAD_ULT_INT_DEST_SELECT_REG,
  156. MAD_BEACON_INT_DEST_SELECT_REG,
  157. MAD_CLIP_INT_DEST_SELECT_REG,
  158. VBAT_INT_DEST_SELECT_REG,
  159. MAD_AUDIO_INT_MASK_REG,
  160. MAD_ULT_INT_MASK_REG,
  161. MAD_BEACON_INT_MASK_REG,
  162. MAD_CLIP_INT_MASK_REG,
  163. VBAT_INT_MASK_REG,
  164. MAD_AUDIO_INT_STATUS_REG,
  165. MAD_ULT_INT_STATUS_REG,
  166. MAD_BEACON_INT_STATUS_REG,
  167. MAD_CLIP_INT_STATUS_REG,
  168. VBAT_INT_STATUS_REG,
  169. MAD_AUDIO_INT_CLEAR_REG,
  170. MAD_ULT_INT_CLEAR_REG,
  171. MAD_BEACON_INT_CLEAR_REG,
  172. MAD_CLIP_INT_CLEAR_REG,
  173. VBAT_INT_CLEAR_REG,
  174. SB_PGD_PORT_TX_WATERMARK_N,
  175. SB_PGD_PORT_TX_ENABLE_N,
  176. SB_PGD_PORT_RX_WATERMARK_N,
  177. SB_PGD_PORT_RX_ENABLE_N,
  178. SB_PGD_TX_PORTn_MULTI_CHNL_0,
  179. SB_PGD_TX_PORTn_MULTI_CHNL_1,
  180. SB_PGD_RX_PORTn_MULTI_CHNL_0,
  181. SB_PGD_RX_PORTn_MULTI_CHNL_1,
  182. AANC_FF_GAIN_ADAPTIVE,
  183. AANC_FFGAIN_ADAPTIVE_EN,
  184. AANC_GAIN_CONTROL,
  185. SPKR_CLIP_PIPE_BANK_SEL,
  186. SPKR_CLIPDET_VAL0,
  187. SPKR_CLIPDET_VAL1,
  188. SPKR_CLIPDET_VAL2,
  189. SPKR_CLIPDET_VAL3,
  190. SPKR_CLIPDET_VAL4,
  191. SPKR_CLIPDET_VAL5,
  192. SPKR_CLIPDET_VAL6,
  193. SPKR_CLIPDET_VAL7,
  194. VBAT_RELEASE_INT_DEST_SELECT_REG,
  195. VBAT_RELEASE_INT_MASK_REG,
  196. VBAT_RELEASE_INT_STATUS_REG,
  197. VBAT_RELEASE_INT_CLEAR_REG,
  198. MAD2_CLIP_INT_DEST_SELECT_REG,
  199. MAD2_CLIP_INT_MASK_REG,
  200. MAD2_CLIP_INT_STATUS_REG,
  201. MAD2_CLIP_INT_CLEAR_REG,
  202. SPKR2_CLIP_PIPE_BANK_SEL,
  203. SPKR2_CLIPDET_VAL0,
  204. SPKR2_CLIPDET_VAL1,
  205. SPKR2_CLIPDET_VAL2,
  206. SPKR2_CLIPDET_VAL3,
  207. SPKR2_CLIPDET_VAL4,
  208. SPKR2_CLIPDET_VAL5,
  209. SPKR2_CLIPDET_VAL6,
  210. SPKR2_CLIPDET_VAL7,
  211. MAX_CFG_REGISTERS,
  212. };
  213. #endif