wcd9xxx-common-v2.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. /*
  2. * Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <sound/soc.h>
  16. #include <linux/kernel.h>
  17. #include <linux/delay.h>
  18. #include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
  19. #include "core.h"
  20. #include "wcd9xxx-common-v2.h"
  21. #define WCD_USLEEP_RANGE 50
  22. #define MAX_IMPED_PARAMS 6
  23. enum {
  24. DAC_GAIN_0DB = 0,
  25. DAC_GAIN_0P2DB,
  26. DAC_GAIN_0P4DB,
  27. DAC_GAIN_0P6DB,
  28. DAC_GAIN_0P8DB,
  29. DAC_GAIN_M0P2DB,
  30. DAC_GAIN_M0P4DB,
  31. DAC_GAIN_M0P6DB,
  32. };
  33. enum {
  34. VREF_FILT_R_0OHM = 0,
  35. VREF_FILT_R_25KOHM,
  36. VREF_FILT_R_50KOHM,
  37. VREF_FILT_R_100KOHM,
  38. };
  39. enum {
  40. DELTA_I_0MA,
  41. DELTA_I_10MA,
  42. DELTA_I_20MA,
  43. DELTA_I_30MA,
  44. DELTA_I_40MA,
  45. DELTA_I_50MA,
  46. };
  47. struct wcd_imped_val {
  48. u32 imped_val;
  49. u8 index;
  50. };
  51. static const struct wcd_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  52. {
  53. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf5},
  54. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf5},
  55. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  56. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf5},
  57. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf5},
  58. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  59. },
  60. {
  61. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf7},
  62. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  63. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  64. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf7},
  65. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf7},
  66. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  67. },
  68. {
  69. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf9},
  70. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  71. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x0},
  72. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf9},
  73. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf9},
  74. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x0},
  75. },
  76. {
  77. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfa},
  78. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  79. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  80. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfa},
  81. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfa},
  82. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  83. },
  84. {
  85. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfb},
  86. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  87. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  88. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfb},
  89. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfb},
  90. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  91. },
  92. {
  93. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfc},
  94. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  95. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  96. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfc},
  97. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfc},
  98. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  99. },
  100. {
  101. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfd},
  102. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  103. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  104. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfd},
  105. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfd},
  106. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  107. },
  108. {
  109. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfe},
  110. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfe},
  111. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  112. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfe},
  113. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfe},
  114. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  115. },
  116. {
  117. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xff},
  118. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xff},
  119. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  120. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xff},
  121. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xff},
  122. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  123. },
  124. };
  125. static const struct wcd_reg_mask_val imped_table_tavil[][MAX_IMPED_PARAMS] = {
  126. {
  127. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf2},
  128. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  129. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  130. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf2},
  131. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf2},
  132. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  133. },
  134. {
  135. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf4},
  136. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  137. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  138. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf4},
  139. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf4},
  140. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  141. },
  142. {
  143. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf7},
  144. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  145. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  146. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf7},
  147. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf7},
  148. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  149. },
  150. {
  151. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xf9},
  152. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  153. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  154. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xf9},
  155. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xf9},
  156. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  157. },
  158. {
  159. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfa},
  160. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  161. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  162. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfa},
  163. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfa},
  164. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  165. },
  166. {
  167. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfb},
  168. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  169. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  170. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfb},
  171. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfb},
  172. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  173. },
  174. {
  175. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfc},
  176. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  177. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  178. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfc},
  179. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfc},
  180. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  181. },
  182. {
  183. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfd},
  184. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  185. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x00},
  186. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfd},
  187. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfd},
  188. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x00},
  189. },
  190. {
  191. {WCD9XXX_CDC_RX1_RX_VOL_CTL, 0xff, 0xfd},
  192. {WCD9XXX_CDC_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  193. {WCD9XXX_CDC_RX1_RX_PATH_SEC1, 0x01, 0x01},
  194. {WCD9XXX_CDC_RX2_RX_VOL_CTL, 0xff, 0xfd},
  195. {WCD9XXX_CDC_RX2_RX_VOL_MIX_CTL, 0xff, 0xfd},
  196. {WCD9XXX_CDC_RX2_RX_PATH_SEC1, 0x01, 0x01},
  197. },
  198. };
  199. static const struct wcd_imped_val imped_index[] = {
  200. {4, 0},
  201. {5, 1},
  202. {6, 2},
  203. {7, 3},
  204. {8, 4},
  205. {9, 5},
  206. {10, 6},
  207. {11, 7},
  208. {12, 8},
  209. {13, 9},
  210. };
  211. static void (*clsh_state_fp[NUM_CLSH_STATES_V2])(struct snd_soc_codec *,
  212. struct wcd_clsh_cdc_data *,
  213. u8 req_state, bool en, int mode);
  214. static int get_impedance_index(int imped)
  215. {
  216. int i = 0;
  217. if (imped < imped_index[i].imped_val) {
  218. pr_debug("%s, detected impedance is less than 4 Ohm\n",
  219. __func__);
  220. i = 0;
  221. goto ret;
  222. }
  223. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  224. pr_debug("%s, detected impedance is greater than 12 Ohm\n",
  225. __func__);
  226. i = ARRAY_SIZE(imped_index) - 1;
  227. goto ret;
  228. }
  229. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  230. if (imped >= imped_index[i].imped_val &&
  231. imped < imped_index[i + 1].imped_val)
  232. break;
  233. }
  234. ret:
  235. pr_debug("%s: selected impedance index = %d\n",
  236. __func__, imped_index[i].index);
  237. return imped_index[i].index;
  238. }
  239. /*
  240. * Function: wcd_clsh_imped_config
  241. * Params: codec, imped, reset
  242. * Description:
  243. * This function updates HPHL and HPHR gain settings
  244. * according to the impedance value.
  245. */
  246. void wcd_clsh_imped_config(struct snd_soc_codec *codec, int imped, bool reset)
  247. {
  248. int i;
  249. int index = 0;
  250. int table_size;
  251. static const struct wcd_reg_mask_val
  252. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  253. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  254. if (IS_CODEC_TYPE(wcd9xxx, WCD934X)) {
  255. table_size = ARRAY_SIZE(imped_table_tavil);
  256. imped_table_ptr = imped_table_tavil;
  257. } else {
  258. table_size = ARRAY_SIZE(imped_table);
  259. imped_table_ptr = imped_table;
  260. }
  261. /* reset = 1, which means request is to reset the register values */
  262. if (reset) {
  263. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  264. snd_soc_update_bits(codec,
  265. imped_table_ptr[index][i].reg,
  266. imped_table_ptr[index][i].mask, 0);
  267. return;
  268. }
  269. index = get_impedance_index(imped);
  270. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  271. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  272. return;
  273. }
  274. if (index >= table_size) {
  275. pr_debug("%s, impedance index not in range = %d\n", __func__,
  276. index);
  277. return;
  278. }
  279. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  280. snd_soc_update_bits(codec,
  281. imped_table_ptr[index][i].reg,
  282. imped_table_ptr[index][i].mask,
  283. imped_table_ptr[index][i].val);
  284. }
  285. EXPORT_SYMBOL(wcd_clsh_imped_config);
  286. static bool is_native_44_1_active(struct snd_soc_codec *codec)
  287. {
  288. bool native_active = false;
  289. u8 native_clk, rx1_rate, rx2_rate;
  290. native_clk = snd_soc_read(codec,
  291. WCD9XXX_CDC_CLK_RST_CTRL_MCLK_CONTROL);
  292. rx1_rate = snd_soc_read(codec, WCD9XXX_CDC_RX1_RX_PATH_CTL);
  293. rx2_rate = snd_soc_read(codec, WCD9XXX_CDC_RX2_RX_PATH_CTL);
  294. dev_dbg(codec->dev, "%s: native_clk %x rx1_rate= %x rx2_rate= %x",
  295. __func__, native_clk, rx1_rate, rx2_rate);
  296. if ((native_clk & 0x2) &&
  297. ((rx1_rate & 0x0F) == 0x9 || (rx2_rate & 0x0F) == 0x9))
  298. native_active = true;
  299. return native_active;
  300. }
  301. static const char *mode_to_str(int mode)
  302. {
  303. switch (mode) {
  304. case CLS_H_NORMAL:
  305. return "CLS_H_NORMAL";
  306. case CLS_H_HIFI:
  307. return "CLS_H_HIFI";
  308. case CLS_H_LOHIFI:
  309. return "CLS_H_LOHIFI";
  310. case CLS_H_LP:
  311. return "CLS_H_LP";
  312. case CLS_H_ULP:
  313. return "CLS_H_ULP";
  314. case CLS_AB:
  315. return "CLS_AB";
  316. case CLS_AB_HIFI:
  317. return "CLS_AB_HIFI";
  318. default:
  319. return "CLS_H_INVALID";
  320. };
  321. }
  322. static const char *state_to_str(u8 state, char *buf, size_t buflen)
  323. {
  324. int i;
  325. int cnt = 0;
  326. /*
  327. * This array of strings should match with enum wcd_clsh_state_bit.
  328. */
  329. static const char *const states[] = {
  330. "STATE_EAR",
  331. "STATE_HPH_L",
  332. "STATE_HPH_R",
  333. "STATE_LO",
  334. };
  335. if (state == WCD_CLSH_STATE_IDLE) {
  336. snprintf(buf, buflen, "[STATE_IDLE]");
  337. goto done;
  338. }
  339. buf[0] = '\0';
  340. for (i = 0; i < ARRAY_SIZE(states); i++) {
  341. if (!(state & (1 << i)))
  342. continue;
  343. cnt = snprintf(buf, buflen - cnt - 1, "%s%s%s", buf,
  344. buf[0] == '\0' ? "[" : "|",
  345. states[i]);
  346. }
  347. if (cnt > 0)
  348. strlcat(buf + cnt, "]", buflen);
  349. done:
  350. if (buf[0] == '\0')
  351. snprintf(buf, buflen, "[STATE_UNKNOWN]");
  352. return buf;
  353. }
  354. static inline void
  355. wcd_enable_clsh_block(struct snd_soc_codec *codec,
  356. struct wcd_clsh_cdc_data *clsh_d, bool enable)
  357. {
  358. if ((enable && ++clsh_d->clsh_users == 1) ||
  359. (!enable && --clsh_d->clsh_users == 0))
  360. snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLSH_CRC, 0x01,
  361. (u8) enable);
  362. if (clsh_d->clsh_users < 0)
  363. clsh_d->clsh_users = 0;
  364. dev_dbg(codec->dev, "%s: clsh_users %d, enable %d", __func__,
  365. clsh_d->clsh_users, enable);
  366. }
  367. static inline bool wcd_clsh_enable_status(struct snd_soc_codec *codec)
  368. {
  369. return snd_soc_read(codec, WCD9XXX_A_CDC_CLSH_CRC) & 0x01;
  370. }
  371. static inline int wcd_clsh_get_int_mode(struct wcd_clsh_cdc_data *clsh_d,
  372. int clsh_state)
  373. {
  374. int mode;
  375. if ((clsh_state != WCD_CLSH_STATE_EAR) &&
  376. (clsh_state != WCD_CLSH_STATE_HPHL) &&
  377. (clsh_state != WCD_CLSH_STATE_HPHR) &&
  378. (clsh_state != WCD_CLSH_STATE_LO))
  379. mode = CLS_NONE;
  380. else
  381. mode = clsh_d->interpolator_modes[ffs(clsh_state)];
  382. return mode;
  383. }
  384. static inline void wcd_clsh_set_int_mode(struct wcd_clsh_cdc_data *clsh_d,
  385. int clsh_state, int mode)
  386. {
  387. if ((clsh_state != WCD_CLSH_STATE_EAR) &&
  388. (clsh_state != WCD_CLSH_STATE_HPHL) &&
  389. (clsh_state != WCD_CLSH_STATE_HPHR) &&
  390. (clsh_state != WCD_CLSH_STATE_LO))
  391. return;
  392. clsh_d->interpolator_modes[ffs(clsh_state)] = mode;
  393. }
  394. static inline void wcd_clsh_set_buck_mode(struct snd_soc_codec *codec,
  395. int mode)
  396. {
  397. if (mode == CLS_H_HIFI || mode == CLS_H_LOHIFI ||
  398. mode == CLS_AB_HIFI || mode == CLS_AB)
  399. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  400. 0x08, 0x08); /* set to HIFI */
  401. else
  402. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  403. 0x08, 0x00); /* set to default */
  404. }
  405. static inline void wcd_clsh_set_flyback_mode(struct snd_soc_codec *codec,
  406. int mode)
  407. {
  408. if (mode == CLS_H_HIFI || mode == CLS_H_LOHIFI ||
  409. mode == CLS_AB_HIFI || mode == CLS_AB)
  410. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  411. 0x04, 0x04); /* set to HIFI */
  412. else
  413. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  414. 0x04, 0x00); /* set to Default */
  415. }
  416. static inline void wcd_clsh_gm3_boost_disable(struct snd_soc_codec *codec,
  417. int mode)
  418. {
  419. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  420. if (!IS_CODEC_TYPE(wcd9xxx, WCD934X))
  421. return;
  422. if (mode == CLS_H_HIFI || mode == CLS_H_LOHIFI ||
  423. mode == CLS_AB_HIFI || mode == CLS_AB) {
  424. if (TAVIL_IS_1_0(wcd9xxx))
  425. snd_soc_update_bits(codec, WCD9XXX_HPH_CNP_WG_CTL,
  426. 0x80, 0x0); /* disable GM3 Boost */
  427. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_VNEG_CTRL_4,
  428. 0xF0, 0x80);
  429. } else {
  430. snd_soc_update_bits(codec, WCD9XXX_HPH_CNP_WG_CTL,
  431. 0x80, 0x80); /* set to Default */
  432. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_VNEG_CTRL_4,
  433. 0xF0, 0x70);
  434. }
  435. }
  436. static inline void wcd_clsh_force_iq_ctl(struct snd_soc_codec *codec,
  437. int mode)
  438. {
  439. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  440. if (!IS_CODEC_TYPE(wcd9xxx, WCD934X))
  441. return;
  442. if (mode == CLS_H_LOHIFI || mode == CLS_AB) {
  443. snd_soc_update_bits(codec, WCD9XXX_HPH_NEW_INT_PA_MISC2,
  444. 0x20, 0x20);
  445. snd_soc_update_bits(codec, WCD9XXX_RX_BIAS_HPH_LOWPOWER,
  446. 0xF0, 0xC0);
  447. snd_soc_update_bits(codec, WCD9XXX_HPH_PA_CTL1,
  448. 0x0E, 0x02);
  449. } else {
  450. snd_soc_update_bits(codec, WCD9XXX_HPH_NEW_INT_PA_MISC2,
  451. 0x20, 0x0);
  452. snd_soc_update_bits(codec, WCD9XXX_RX_BIAS_HPH_LOWPOWER,
  453. 0xF0, 0x80);
  454. snd_soc_update_bits(codec, WCD9XXX_HPH_PA_CTL1,
  455. 0x0E, 0x06);
  456. }
  457. }
  458. static void wcd_clsh_buck_ctrl(struct snd_soc_codec *codec,
  459. struct wcd_clsh_cdc_data *clsh_d,
  460. int mode,
  461. bool enable)
  462. {
  463. /* enable/disable buck */
  464. if ((enable && (++clsh_d->buck_users == 1)) ||
  465. (!enable && (--clsh_d->buck_users == 0)))
  466. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  467. (1 << 7), (enable << 7));
  468. dev_dbg(codec->dev, "%s: buck_users %d, enable %d, mode: %s",
  469. __func__, clsh_d->buck_users, enable, mode_to_str(mode));
  470. /*
  471. * 500us sleep is required after buck enable/disable
  472. * as per HW requirement
  473. */
  474. usleep_range(500, 500 + WCD_USLEEP_RANGE);
  475. }
  476. static void wcd_clsh_flyback_ctrl(struct snd_soc_codec *codec,
  477. struct wcd_clsh_cdc_data *clsh_d,
  478. int mode,
  479. bool enable)
  480. {
  481. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  482. struct wcd9xxx_reg_val bulk_reg[2];
  483. u8 vneg[] = {0x00, 0x40};
  484. /* enable/disable flyback */
  485. if ((enable && (++clsh_d->flyback_users == 1)) ||
  486. (!enable && (--clsh_d->flyback_users == 0))) {
  487. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  488. (1 << 6), (enable << 6));
  489. /* 100usec delay is needed as per HW requirement */
  490. usleep_range(100, 110);
  491. if (enable && (TASHA_IS_1_1(wcd9xxx))) {
  492. wcd_clsh_set_flyback_mode(codec, CLS_H_HIFI);
  493. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_EN,
  494. 0x60, 0x40);
  495. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_EN,
  496. 0x10, 0x10);
  497. vneg[0] = snd_soc_read(codec,
  498. WCD9XXX_A_ANA_RX_SUPPLIES);
  499. vneg[0] &= ~(0x40);
  500. vneg[1] = vneg[0] | 0x40;
  501. bulk_reg[0].reg = WCD9XXX_A_ANA_RX_SUPPLIES;
  502. bulk_reg[0].buf = &vneg[0];
  503. bulk_reg[0].bytes = 1;
  504. bulk_reg[1].reg = WCD9XXX_A_ANA_RX_SUPPLIES;
  505. bulk_reg[1].buf = &vneg[1];
  506. bulk_reg[1].bytes = 1;
  507. /* 500usec delay is needed as per HW requirement */
  508. usleep_range(500, 510);
  509. wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2,
  510. false);
  511. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_EN,
  512. 0x10, 0x00);
  513. wcd_clsh_set_flyback_mode(codec, mode);
  514. }
  515. }
  516. dev_dbg(codec->dev, "%s: flyback_users %d, enable %d, mode: %s",
  517. __func__, clsh_d->flyback_users, enable, mode_to_str(mode));
  518. /*
  519. * 500us sleep is required after flyback enable/disable
  520. * as per HW requirement
  521. */
  522. usleep_range(500, 500 + WCD_USLEEP_RANGE);
  523. }
  524. static void wcd_clsh_set_gain_path(struct snd_soc_codec *codec,
  525. int mode)
  526. {
  527. u8 val = 0;
  528. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  529. if (!TASHA_IS_2_0(wcd9xxx))
  530. return;
  531. switch (mode) {
  532. case CLS_H_NORMAL:
  533. case CLS_AB:
  534. val = 0x00;
  535. break;
  536. case CLS_H_HIFI:
  537. val = 0x02;
  538. break;
  539. case CLS_H_LP:
  540. val = 0x01;
  541. break;
  542. default:
  543. return;
  544. };
  545. snd_soc_update_bits(codec, WCD9XXX_HPH_L_EN, 0xC0, (val << 6));
  546. snd_soc_update_bits(codec, WCD9XXX_HPH_R_EN, 0xC0, (val << 6));
  547. }
  548. static void wcd_clsh_set_hph_mode(struct snd_soc_codec *codec,
  549. int mode)
  550. {
  551. u8 val = 0;
  552. u8 gain = 0;
  553. u8 res_val = VREF_FILT_R_0OHM;
  554. u8 ipeak = DELTA_I_50MA;
  555. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  556. switch (mode) {
  557. case CLS_H_NORMAL:
  558. res_val = VREF_FILT_R_50KOHM;
  559. val = 0x00;
  560. gain = DAC_GAIN_0DB;
  561. ipeak = DELTA_I_50MA;
  562. break;
  563. case CLS_AB:
  564. val = 0x00;
  565. gain = DAC_GAIN_0DB;
  566. ipeak = DELTA_I_50MA;
  567. break;
  568. case CLS_AB_HIFI:
  569. val = 0x08;
  570. break;
  571. case CLS_H_HIFI:
  572. val = 0x08;
  573. gain = DAC_GAIN_M0P2DB;
  574. ipeak = DELTA_I_50MA;
  575. break;
  576. case CLS_H_LOHIFI:
  577. val = 0x00;
  578. if ((IS_CODEC_TYPE(wcd9xxx, WCD9335)) ||
  579. (IS_CODEC_TYPE(wcd9xxx, WCD9326))) {
  580. val = 0x08;
  581. gain = DAC_GAIN_M0P2DB;
  582. ipeak = DELTA_I_50MA;
  583. }
  584. break;
  585. case CLS_H_ULP:
  586. val = 0x0C;
  587. break;
  588. case CLS_H_LP:
  589. val = 0x04;
  590. ipeak = DELTA_I_30MA;
  591. break;
  592. default:
  593. return;
  594. };
  595. /*
  596. * For tavil set mode to Lower_power for
  597. * CLS_H_LOHIFI and CLS_AB
  598. */
  599. if ((IS_CODEC_TYPE(wcd9xxx, WCD934X)) &&
  600. (mode == CLS_H_LOHIFI || mode == CLS_AB))
  601. val = 0x04;
  602. snd_soc_update_bits(codec, WCD9XXX_A_ANA_HPH, 0x0C, val);
  603. if (TASHA_IS_2_0(wcd9xxx)) {
  604. snd_soc_update_bits(codec, WCD9XXX_CLASSH_CTRL_VCL_2,
  605. 0x30, (res_val << 4));
  606. if (mode != CLS_H_LP)
  607. snd_soc_update_bits(codec, WCD9XXX_HPH_REFBUFF_UHQA_CTL,
  608. 0x07, gain);
  609. snd_soc_update_bits(codec, WCD9XXX_CLASSH_CTRL_CCL_1,
  610. 0xF0, (ipeak << 4));
  611. }
  612. }
  613. static void wcd_clsh_set_flyback_vneg_ctl(struct snd_soc_codec *codec,
  614. bool enable)
  615. {
  616. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  617. if (!TASHA_IS_2_0(wcd9xxx))
  618. return;
  619. if (enable) {
  620. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_VNEG_CTRL_1, 0xE0,
  621. 0x00);
  622. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_VNEGDAC_CTRL_2,
  623. 0xE0, (0x07 << 5));
  624. } else {
  625. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_VNEG_CTRL_1, 0xE0,
  626. (0x07 << 5));
  627. snd_soc_update_bits(codec, WCD9XXX_FLYBACK_VNEGDAC_CTRL_2,
  628. 0xE0, (0x02 << 5));
  629. }
  630. }
  631. static void wcd_clsh_set_flyback_current(struct snd_soc_codec *codec, int mode)
  632. {
  633. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  634. if (!TASHA_IS_2_0(wcd9xxx))
  635. return;
  636. snd_soc_update_bits(codec, WCD9XXX_RX_BIAS_FLYB_BUFF, 0x0F, 0x0A);
  637. snd_soc_update_bits(codec, WCD9XXX_RX_BIAS_FLYB_BUFF, 0xF0, 0xA0);
  638. /* Sleep needed to avoid click and pop as per HW requirement */
  639. usleep_range(100, 110);
  640. }
  641. static void wcd_clsh_set_buck_regulator_mode(struct snd_soc_codec *codec,
  642. int mode)
  643. {
  644. snd_soc_update_bits(codec, WCD9XXX_A_ANA_RX_SUPPLIES,
  645. 0x02, 0x00);
  646. }
  647. static void wcd_clsh_state_lo(struct snd_soc_codec *codec,
  648. struct wcd_clsh_cdc_data *clsh_d,
  649. u8 req_state, bool is_enable, int mode)
  650. {
  651. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  652. is_enable ? "enable" : "disable");
  653. if (mode != CLS_AB && mode != CLS_AB_HIFI) {
  654. dev_err(codec->dev, "%s: LO cannot be in this mode: %d\n",
  655. __func__, mode);
  656. return;
  657. }
  658. if (is_enable) {
  659. wcd_clsh_set_buck_regulator_mode(codec, mode);
  660. wcd_clsh_set_flyback_vneg_ctl(codec, true);
  661. wcd_clsh_set_buck_mode(codec, mode);
  662. wcd_clsh_set_flyback_mode(codec, mode);
  663. wcd_clsh_flyback_ctrl(codec, clsh_d, mode, true);
  664. wcd_clsh_set_flyback_current(codec, mode);
  665. wcd_clsh_buck_ctrl(codec, clsh_d, mode, true);
  666. } else {
  667. wcd_clsh_buck_ctrl(codec, clsh_d, mode, false);
  668. wcd_clsh_flyback_ctrl(codec, clsh_d, mode, false);
  669. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  670. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  671. wcd_clsh_set_flyback_vneg_ctl(codec, false);
  672. wcd_clsh_set_buck_regulator_mode(codec, CLS_H_NORMAL);
  673. }
  674. }
  675. static void wcd_clsh_state_hph_ear(struct snd_soc_codec *codec,
  676. struct wcd_clsh_cdc_data *clsh_d,
  677. u8 req_state, bool is_enable, int mode)
  678. {
  679. int hph_mode = 0;
  680. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  681. is_enable ? "enable" : "disable");
  682. if (is_enable) {
  683. if (req_state == WCD_CLSH_STATE_EAR) {
  684. /* If HPH is running in CLS-AB when
  685. * EAR comes, let it continue to run
  686. * in Class-AB, no need to enable Class-H
  687. * for EAR.
  688. */
  689. if (clsh_d->state & WCD_CLSH_STATE_HPHL)
  690. hph_mode = wcd_clsh_get_int_mode(clsh_d,
  691. WCD_CLSH_STATE_HPHL);
  692. else if (clsh_d->state & WCD_CLSH_STATE_HPHR)
  693. hph_mode = wcd_clsh_get_int_mode(clsh_d,
  694. WCD_CLSH_STATE_HPHR);
  695. else
  696. return;
  697. if (hph_mode != CLS_AB && hph_mode != CLS_AB_HIFI
  698. && !is_native_44_1_active(codec))
  699. snd_soc_update_bits(codec,
  700. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  701. 0x40, 0x40);
  702. }
  703. if (is_native_44_1_active(codec)) {
  704. snd_soc_write(codec, WCD9XXX_CDC_CLSH_HPH_V_PA, 0x39);
  705. snd_soc_update_bits(codec,
  706. WCD9XXX_CDC_RX0_RX_PATH_SEC0,
  707. 0x03, 0x00);
  708. if ((req_state == WCD_CLSH_STATE_HPHL) ||
  709. (req_state == WCD_CLSH_STATE_HPHR))
  710. snd_soc_update_bits(codec,
  711. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  712. 0x40, 0x00);
  713. }
  714. if (req_state == WCD_CLSH_STATE_HPHL)
  715. snd_soc_update_bits(codec,
  716. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  717. 0x40, 0x40);
  718. if (req_state == WCD_CLSH_STATE_HPHR)
  719. snd_soc_update_bits(codec,
  720. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  721. 0x40, 0x40);
  722. if ((req_state == WCD_CLSH_STATE_HPHL) ||
  723. (req_state == WCD_CLSH_STATE_HPHR)) {
  724. wcd_clsh_set_gain_path(codec, mode);
  725. wcd_clsh_set_flyback_mode(codec, mode);
  726. wcd_clsh_set_buck_mode(codec, mode);
  727. }
  728. } else {
  729. if (req_state == WCD_CLSH_STATE_EAR) {
  730. /*
  731. * If EAR goes away, disable EAR Channel Enable
  732. * if HPH running in Class-H otherwise
  733. * and if HPH requested mode is CLS_AB then
  734. * no need to disable EAR channel enable bit.
  735. */
  736. if (wcd_clsh_enable_status(codec))
  737. snd_soc_update_bits(codec,
  738. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  739. 0x40, 0x00);
  740. }
  741. if (is_native_44_1_active(codec)) {
  742. snd_soc_write(codec, WCD9XXX_CDC_CLSH_HPH_V_PA, 0x1C);
  743. snd_soc_update_bits(codec,
  744. WCD9XXX_CDC_RX0_RX_PATH_SEC0,
  745. 0x03, 0x01);
  746. if (((clsh_d->state & WCD_CLSH_STATE_HPH_ST)
  747. != WCD_CLSH_STATE_HPH_ST) &&
  748. ((req_state == WCD_CLSH_STATE_HPHL) ||
  749. (req_state == WCD_CLSH_STATE_HPHR)))
  750. snd_soc_update_bits(codec,
  751. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  752. 0x40, 0x40);
  753. }
  754. if (req_state == WCD_CLSH_STATE_HPHL)
  755. snd_soc_update_bits(codec,
  756. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  757. 0x40, 0x00);
  758. if (req_state == WCD_CLSH_STATE_HPHR)
  759. snd_soc_update_bits(codec,
  760. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  761. 0x40, 0x00);
  762. if ((req_state & WCD_CLSH_STATE_HPH_ST) &&
  763. !wcd_clsh_enable_status(codec)) {
  764. /* If Class-H is not enabled when HPH is turned
  765. * off, enable it as EAR is in progress
  766. */
  767. wcd_enable_clsh_block(codec, clsh_d, true);
  768. snd_soc_update_bits(codec,
  769. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  770. 0x40, 0x40);
  771. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  772. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  773. }
  774. }
  775. }
  776. static void wcd_clsh_state_ear_lo(struct snd_soc_codec *codec,
  777. struct wcd_clsh_cdc_data *clsh_d,
  778. u8 req_state, bool is_enable, int mode)
  779. {
  780. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  781. is_enable ? "enable" : "disable");
  782. if (is_enable) {
  783. /* LO powerup is taken care in PA sequence.
  784. * No need to change to class AB here.
  785. */
  786. if (req_state == WCD_CLSH_STATE_EAR) {
  787. /* EAR powerup.*/
  788. if (!wcd_clsh_enable_status(codec)) {
  789. wcd_enable_clsh_block(codec, clsh_d, true);
  790. wcd_clsh_set_buck_mode(codec, mode);
  791. wcd_clsh_set_flyback_mode(codec, mode);
  792. }
  793. snd_soc_update_bits(codec,
  794. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  795. 0x40, 0x40);
  796. }
  797. } else {
  798. if (req_state == WCD_CLSH_STATE_EAR) {
  799. /* EAR powerdown.*/
  800. wcd_enable_clsh_block(codec, clsh_d, false);
  801. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  802. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  803. snd_soc_update_bits(codec,
  804. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  805. 0x40, 0x00);
  806. }
  807. /* LO powerdown is taken care in PA sequence.
  808. * No need to change to class H here.
  809. */
  810. }
  811. }
  812. static void wcd_clsh_state_hph_lo(struct snd_soc_codec *codec,
  813. struct wcd_clsh_cdc_data *clsh_d,
  814. u8 req_state, bool is_enable, int mode)
  815. {
  816. int hph_mode = 0;
  817. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  818. is_enable ? "enable" : "disable");
  819. if (is_enable) {
  820. /*
  821. * If requested state is LO, put regulator
  822. * in class-AB or if requested state is HPH,
  823. * which means LO is already enabled, keep
  824. * the regulator config the same at class-AB
  825. * and just set the power modes for flyback
  826. * and buck.
  827. */
  828. if (req_state == WCD_CLSH_STATE_LO)
  829. wcd_clsh_set_buck_regulator_mode(codec, CLS_AB);
  830. else {
  831. if (!wcd_clsh_enable_status(codec)) {
  832. wcd_enable_clsh_block(codec, clsh_d, true);
  833. snd_soc_update_bits(codec,
  834. WCD9XXX_A_CDC_CLSH_K1_MSB,
  835. 0x0F, 0x00);
  836. snd_soc_update_bits(codec,
  837. WCD9XXX_A_CDC_CLSH_K1_LSB,
  838. 0xFF, 0xC0);
  839. wcd_clsh_set_flyback_mode(codec, mode);
  840. wcd_clsh_set_flyback_vneg_ctl(codec, false);
  841. wcd_clsh_set_buck_mode(codec, mode);
  842. wcd_clsh_set_hph_mode(codec, mode);
  843. wcd_clsh_set_gain_path(codec, mode);
  844. } else {
  845. dev_dbg(codec->dev, "%s:clsh is already enabled\n",
  846. __func__);
  847. }
  848. if (req_state == WCD_CLSH_STATE_HPHL)
  849. snd_soc_update_bits(codec,
  850. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  851. 0x40, 0x40);
  852. if (req_state == WCD_CLSH_STATE_HPHR)
  853. snd_soc_update_bits(codec,
  854. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  855. 0x40, 0x40);
  856. }
  857. } else {
  858. if ((req_state == WCD_CLSH_STATE_HPHL) ||
  859. (req_state == WCD_CLSH_STATE_HPHR)) {
  860. if (req_state == WCD_CLSH_STATE_HPHL)
  861. snd_soc_update_bits(codec,
  862. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  863. 0x40, 0x00);
  864. if (req_state == WCD_CLSH_STATE_HPHR)
  865. snd_soc_update_bits(codec,
  866. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  867. 0x40, 0x00);
  868. /*
  869. * If HPH is powering down first, then disable clsh,
  870. * set the buck/flyback mode to default and keep the
  871. * regulator at Class-AB
  872. */
  873. if ((clsh_d->state & WCD_CLSH_STATE_HPH_ST)
  874. != WCD_CLSH_STATE_HPH_ST) {
  875. wcd_enable_clsh_block(codec, clsh_d, false);
  876. wcd_clsh_set_flyback_vneg_ctl(codec, true);
  877. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  878. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  879. }
  880. } else {
  881. /* LO powerdown.
  882. * If HPH mode also is CLS-AB, no need
  883. * to turn-on class-H, otherwise enable
  884. * Class-H configuration.
  885. */
  886. if (clsh_d->state & WCD_CLSH_STATE_HPHL)
  887. hph_mode = wcd_clsh_get_int_mode(clsh_d,
  888. WCD_CLSH_STATE_HPHL);
  889. else if (clsh_d->state & WCD_CLSH_STATE_HPHR)
  890. hph_mode = wcd_clsh_get_int_mode(clsh_d,
  891. WCD_CLSH_STATE_HPHR);
  892. else
  893. return;
  894. dev_dbg(codec->dev, "%s: hph_mode = %d\n", __func__,
  895. hph_mode);
  896. if ((hph_mode == CLS_AB) ||
  897. (hph_mode == CLS_AB_HIFI) ||
  898. (hph_mode == CLS_NONE))
  899. goto end;
  900. /*
  901. * If Class-H is already enabled (HPH ON and then
  902. * LO ON), no need to turn on again, just set the
  903. * regulator mode.
  904. */
  905. if (wcd_clsh_enable_status(codec)) {
  906. wcd_clsh_set_buck_regulator_mode(codec,
  907. hph_mode);
  908. goto end;
  909. } else {
  910. dev_dbg(codec->dev, "%s: clsh is not enabled\n",
  911. __func__);
  912. }
  913. wcd_enable_clsh_block(codec, clsh_d, true);
  914. snd_soc_update_bits(codec,
  915. WCD9XXX_A_CDC_CLSH_K1_MSB,
  916. 0x0F, 0x00);
  917. snd_soc_update_bits(codec,
  918. WCD9XXX_A_CDC_CLSH_K1_LSB,
  919. 0xFF, 0xC0);
  920. wcd_clsh_set_buck_regulator_mode(codec,
  921. hph_mode);
  922. if (clsh_d->state & WCD_CLSH_STATE_HPHL)
  923. snd_soc_update_bits(codec,
  924. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  925. 0x40, 0x40);
  926. if (clsh_d->state & WCD_CLSH_STATE_HPHR)
  927. snd_soc_update_bits(codec,
  928. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  929. 0x40, 0x40);
  930. wcd_clsh_set_hph_mode(codec, hph_mode);
  931. }
  932. }
  933. end:
  934. return;
  935. }
  936. static void wcd_clsh_state_hph_st(struct snd_soc_codec *codec,
  937. struct wcd_clsh_cdc_data *clsh_d,
  938. u8 req_state, bool is_enable, int mode)
  939. {
  940. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  941. is_enable ? "enable" : "disable");
  942. if (mode == CLS_AB || mode == CLS_AB_HIFI)
  943. return;
  944. if (is_enable) {
  945. if (req_state == WCD_CLSH_STATE_HPHL)
  946. snd_soc_update_bits(codec,
  947. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  948. 0x40, 0x40);
  949. if (req_state == WCD_CLSH_STATE_HPHR)
  950. snd_soc_update_bits(codec,
  951. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  952. 0x40, 0x40);
  953. } else {
  954. if (req_state == WCD_CLSH_STATE_HPHL)
  955. snd_soc_update_bits(codec,
  956. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  957. 0x40, 0x00);
  958. if (req_state == WCD_CLSH_STATE_HPHR)
  959. snd_soc_update_bits(codec,
  960. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  961. 0x40, 0x00);
  962. }
  963. }
  964. static void wcd_clsh_state_hph_r(struct snd_soc_codec *codec,
  965. struct wcd_clsh_cdc_data *clsh_d,
  966. u8 req_state, bool is_enable, int mode)
  967. {
  968. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  969. is_enable ? "enable" : "disable");
  970. if (mode == CLS_H_NORMAL) {
  971. dev_err(codec->dev, "%s: Normal mode not applicable for hph_r\n",
  972. __func__);
  973. return;
  974. }
  975. if (is_enable) {
  976. if (mode != CLS_AB && mode != CLS_AB_HIFI) {
  977. wcd_enable_clsh_block(codec, clsh_d, true);
  978. /*
  979. * These K1 values depend on the Headphone Impedance
  980. * For now it is assumed to be 16 ohm
  981. */
  982. snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLSH_K1_MSB,
  983. 0x0F, 0x00);
  984. snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLSH_K1_LSB,
  985. 0xFF, 0xC0);
  986. snd_soc_update_bits(codec,
  987. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  988. 0x40, 0x40);
  989. }
  990. wcd_clsh_set_buck_regulator_mode(codec, mode);
  991. wcd_clsh_set_flyback_mode(codec, mode);
  992. wcd_clsh_gm3_boost_disable(codec, mode);
  993. wcd_clsh_force_iq_ctl(codec, mode);
  994. wcd_clsh_flyback_ctrl(codec, clsh_d, mode, true);
  995. wcd_clsh_set_flyback_current(codec, mode);
  996. wcd_clsh_set_buck_mode(codec, mode);
  997. wcd_clsh_buck_ctrl(codec, clsh_d, mode, true);
  998. wcd_clsh_set_hph_mode(codec, mode);
  999. wcd_clsh_set_gain_path(codec, mode);
  1000. } else {
  1001. wcd_clsh_set_hph_mode(codec, CLS_H_NORMAL);
  1002. if (mode != CLS_AB && mode != CLS_AB_HIFI) {
  1003. snd_soc_update_bits(codec,
  1004. WCD9XXX_A_CDC_RX2_RX_PATH_CFG0,
  1005. 0x40, 0x00);
  1006. wcd_enable_clsh_block(codec, clsh_d, false);
  1007. }
  1008. /* buck and flyback set to default mode and disable */
  1009. wcd_clsh_buck_ctrl(codec, clsh_d, CLS_H_NORMAL, false);
  1010. wcd_clsh_flyback_ctrl(codec, clsh_d, CLS_H_NORMAL, false);
  1011. wcd_clsh_force_iq_ctl(codec, CLS_H_NORMAL);
  1012. wcd_clsh_gm3_boost_disable(codec, CLS_H_NORMAL);
  1013. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  1014. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  1015. wcd_clsh_set_buck_regulator_mode(codec, CLS_H_NORMAL);
  1016. }
  1017. }
  1018. static void wcd_clsh_state_hph_l(struct snd_soc_codec *codec,
  1019. struct wcd_clsh_cdc_data *clsh_d,
  1020. u8 req_state, bool is_enable, int mode)
  1021. {
  1022. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  1023. is_enable ? "enable" : "disable");
  1024. if (mode == CLS_H_NORMAL) {
  1025. dev_err(codec->dev, "%s: Normal mode not applicable for hph_l\n",
  1026. __func__);
  1027. return;
  1028. }
  1029. if (is_enable) {
  1030. if (mode != CLS_AB && mode != CLS_AB_HIFI) {
  1031. wcd_enable_clsh_block(codec, clsh_d, true);
  1032. /*
  1033. * These K1 values depend on the Headphone Impedance
  1034. * For now it is assumed to be 16 ohm
  1035. */
  1036. snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLSH_K1_MSB,
  1037. 0x0F, 0x00);
  1038. snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLSH_K1_LSB,
  1039. 0xFF, 0xC0);
  1040. snd_soc_update_bits(codec,
  1041. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  1042. 0x40, 0x40);
  1043. }
  1044. wcd_clsh_set_buck_regulator_mode(codec, mode);
  1045. wcd_clsh_set_flyback_mode(codec, mode);
  1046. wcd_clsh_gm3_boost_disable(codec, mode);
  1047. wcd_clsh_force_iq_ctl(codec, mode);
  1048. wcd_clsh_flyback_ctrl(codec, clsh_d, mode, true);
  1049. wcd_clsh_set_flyback_current(codec, mode);
  1050. wcd_clsh_set_buck_mode(codec, mode);
  1051. wcd_clsh_buck_ctrl(codec, clsh_d, mode, true);
  1052. wcd_clsh_set_hph_mode(codec, mode);
  1053. wcd_clsh_set_gain_path(codec, mode);
  1054. } else {
  1055. wcd_clsh_set_hph_mode(codec, CLS_H_NORMAL);
  1056. if (mode != CLS_AB && mode != CLS_AB_HIFI) {
  1057. snd_soc_update_bits(codec,
  1058. WCD9XXX_A_CDC_RX1_RX_PATH_CFG0,
  1059. 0x40, 0x00);
  1060. wcd_enable_clsh_block(codec, clsh_d, false);
  1061. }
  1062. /* set buck and flyback to Default Mode */
  1063. wcd_clsh_buck_ctrl(codec, clsh_d, CLS_H_NORMAL, false);
  1064. wcd_clsh_flyback_ctrl(codec, clsh_d, CLS_H_NORMAL, false);
  1065. wcd_clsh_force_iq_ctl(codec, CLS_H_NORMAL);
  1066. wcd_clsh_gm3_boost_disable(codec, CLS_H_NORMAL);
  1067. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  1068. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  1069. wcd_clsh_set_buck_regulator_mode(codec, CLS_H_NORMAL);
  1070. }
  1071. }
  1072. static void wcd_clsh_state_ear(struct snd_soc_codec *codec,
  1073. struct wcd_clsh_cdc_data *clsh_d,
  1074. u8 req_state, bool is_enable, int mode)
  1075. {
  1076. dev_dbg(codec->dev, "%s: mode: %s, %s\n", __func__, mode_to_str(mode),
  1077. is_enable ? "enable" : "disable");
  1078. if (mode != CLS_H_NORMAL) {
  1079. dev_err(codec->dev, "%s: mode: %s cannot be used for EAR\n",
  1080. __func__, mode_to_str(mode));
  1081. return;
  1082. }
  1083. if (is_enable) {
  1084. wcd_enable_clsh_block(codec, clsh_d, true);
  1085. snd_soc_update_bits(codec,
  1086. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  1087. 0x40, 0x40);
  1088. wcd_clsh_set_buck_mode(codec, mode);
  1089. wcd_clsh_set_flyback_mode(codec, mode);
  1090. wcd_clsh_flyback_ctrl(codec, clsh_d, mode, true);
  1091. wcd_clsh_set_flyback_current(codec, mode);
  1092. wcd_clsh_buck_ctrl(codec, clsh_d, mode, true);
  1093. } else {
  1094. snd_soc_update_bits(codec,
  1095. WCD9XXX_A_CDC_RX0_RX_PATH_CFG0,
  1096. 0x40, 0x00);
  1097. wcd_enable_clsh_block(codec, clsh_d, false);
  1098. wcd_clsh_buck_ctrl(codec, clsh_d, mode, false);
  1099. wcd_clsh_flyback_ctrl(codec, clsh_d, mode, false);
  1100. wcd_clsh_set_flyback_mode(codec, CLS_H_NORMAL);
  1101. wcd_clsh_set_buck_mode(codec, CLS_H_NORMAL);
  1102. }
  1103. }
  1104. static void wcd_clsh_state_err(struct snd_soc_codec *codec,
  1105. struct wcd_clsh_cdc_data *clsh_d,
  1106. u8 req_state, bool is_enable, int mode)
  1107. {
  1108. char msg[128];
  1109. dev_err(codec->dev,
  1110. "%s Wrong request for class H state machine requested to %s %s",
  1111. __func__, is_enable ? "enable" : "disable",
  1112. state_to_str(req_state, msg, sizeof(msg)));
  1113. WARN_ON(1);
  1114. }
  1115. /*
  1116. * Function: wcd_clsh_is_state_valid
  1117. * Params: state
  1118. * Description:
  1119. * Provides information on valid states of Class H configuration
  1120. */
  1121. static bool wcd_clsh_is_state_valid(u8 state)
  1122. {
  1123. switch (state) {
  1124. case WCD_CLSH_STATE_IDLE:
  1125. case WCD_CLSH_STATE_EAR:
  1126. case WCD_CLSH_STATE_HPHL:
  1127. case WCD_CLSH_STATE_HPHR:
  1128. case WCD_CLSH_STATE_HPH_ST:
  1129. case WCD_CLSH_STATE_LO:
  1130. case WCD_CLSH_STATE_HPHL_EAR:
  1131. case WCD_CLSH_STATE_HPHR_EAR:
  1132. case WCD_CLSH_STATE_HPH_ST_EAR:
  1133. case WCD_CLSH_STATE_HPHL_LO:
  1134. case WCD_CLSH_STATE_HPHR_LO:
  1135. case WCD_CLSH_STATE_HPH_ST_LO:
  1136. case WCD_CLSH_STATE_EAR_LO:
  1137. return true;
  1138. default:
  1139. return false;
  1140. };
  1141. }
  1142. /*
  1143. * Function: wcd_clsh_fsm
  1144. * Params: codec, cdc_clsh_d, req_state, req_type, clsh_event
  1145. * Description:
  1146. * This function handles PRE DAC and POST DAC conditions of different devices
  1147. * and updates class H configuration of different combination of devices
  1148. * based on validity of their states. cdc_clsh_d will contain current
  1149. * class h state information
  1150. */
  1151. void wcd_clsh_fsm(struct snd_soc_codec *codec,
  1152. struct wcd_clsh_cdc_data *cdc_clsh_d,
  1153. u8 clsh_event, u8 req_state,
  1154. int int_mode)
  1155. {
  1156. u8 old_state, new_state;
  1157. char msg0[128], msg1[128];
  1158. switch (clsh_event) {
  1159. case WCD_CLSH_EVENT_PRE_DAC:
  1160. old_state = cdc_clsh_d->state;
  1161. new_state = old_state | req_state;
  1162. if (!wcd_clsh_is_state_valid(new_state)) {
  1163. dev_err(codec->dev,
  1164. "%s: Class-H not a valid new state: %s\n",
  1165. __func__,
  1166. state_to_str(new_state, msg0, sizeof(msg0)));
  1167. return;
  1168. }
  1169. if (new_state == old_state) {
  1170. dev_err(codec->dev,
  1171. "%s: Class-H already in requested state: %s\n",
  1172. __func__,
  1173. state_to_str(new_state, msg0, sizeof(msg0)));
  1174. return;
  1175. }
  1176. cdc_clsh_d->state = new_state;
  1177. wcd_clsh_set_int_mode(cdc_clsh_d, req_state, int_mode);
  1178. (*clsh_state_fp[new_state]) (codec, cdc_clsh_d, req_state,
  1179. CLSH_REQ_ENABLE, int_mode);
  1180. dev_dbg(codec->dev,
  1181. "%s: ClassH state transition from %s to %s\n",
  1182. __func__, state_to_str(old_state, msg0, sizeof(msg0)),
  1183. state_to_str(cdc_clsh_d->state, msg1, sizeof(msg1)));
  1184. break;
  1185. case WCD_CLSH_EVENT_POST_PA:
  1186. old_state = cdc_clsh_d->state;
  1187. new_state = old_state & (~req_state);
  1188. if (new_state < NUM_CLSH_STATES_V2) {
  1189. if (!wcd_clsh_is_state_valid(old_state)) {
  1190. dev_err(codec->dev,
  1191. "%s:Invalid old state:%s\n",
  1192. __func__,
  1193. state_to_str(old_state, msg0,
  1194. sizeof(msg0)));
  1195. return;
  1196. }
  1197. if (new_state == old_state) {
  1198. dev_err(codec->dev,
  1199. "%s: Class-H already in requested state: %s\n",
  1200. __func__,
  1201. state_to_str(new_state, msg0,
  1202. sizeof(msg0)));
  1203. return;
  1204. }
  1205. (*clsh_state_fp[old_state]) (codec, cdc_clsh_d,
  1206. req_state, CLSH_REQ_DISABLE,
  1207. int_mode);
  1208. cdc_clsh_d->state = new_state;
  1209. wcd_clsh_set_int_mode(cdc_clsh_d, req_state, CLS_NONE);
  1210. dev_dbg(codec->dev, "%s: ClassH state transition from %s to %s\n",
  1211. __func__, state_to_str(old_state, msg0,
  1212. sizeof(msg0)),
  1213. state_to_str(cdc_clsh_d->state, msg1,
  1214. sizeof(msg1)));
  1215. }
  1216. break;
  1217. };
  1218. }
  1219. EXPORT_SYMBOL(wcd_clsh_fsm);
  1220. int wcd_clsh_get_clsh_state(struct wcd_clsh_cdc_data *clsh)
  1221. {
  1222. return clsh->state;
  1223. }
  1224. EXPORT_SYMBOL(wcd_clsh_get_clsh_state);
  1225. void wcd_clsh_init(struct wcd_clsh_cdc_data *clsh)
  1226. {
  1227. int i;
  1228. clsh->state = WCD_CLSH_STATE_IDLE;
  1229. for (i = 0; i < NUM_CLSH_STATES_V2; i++)
  1230. clsh_state_fp[i] = wcd_clsh_state_err;
  1231. clsh_state_fp[WCD_CLSH_STATE_EAR] = wcd_clsh_state_ear;
  1232. clsh_state_fp[WCD_CLSH_STATE_HPHL] =
  1233. wcd_clsh_state_hph_l;
  1234. clsh_state_fp[WCD_CLSH_STATE_HPHR] =
  1235. wcd_clsh_state_hph_r;
  1236. clsh_state_fp[WCD_CLSH_STATE_HPH_ST] =
  1237. wcd_clsh_state_hph_st;
  1238. clsh_state_fp[WCD_CLSH_STATE_LO] = wcd_clsh_state_lo;
  1239. clsh_state_fp[WCD_CLSH_STATE_HPHL_EAR] =
  1240. wcd_clsh_state_hph_ear;
  1241. clsh_state_fp[WCD_CLSH_STATE_HPHR_EAR] =
  1242. wcd_clsh_state_hph_ear;
  1243. clsh_state_fp[WCD_CLSH_STATE_HPH_ST_EAR] =
  1244. wcd_clsh_state_hph_ear;
  1245. clsh_state_fp[WCD_CLSH_STATE_HPHL_LO] = wcd_clsh_state_hph_lo;
  1246. clsh_state_fp[WCD_CLSH_STATE_HPHR_LO] = wcd_clsh_state_hph_lo;
  1247. clsh_state_fp[WCD_CLSH_STATE_HPH_ST_LO] =
  1248. wcd_clsh_state_hph_lo;
  1249. clsh_state_fp[WCD_CLSH_STATE_EAR_LO] = wcd_clsh_state_ear_lo;
  1250. /* Set interpolaotr modes to NONE */
  1251. wcd_clsh_set_int_mode(clsh, WCD_CLSH_STATE_EAR, CLS_NONE);
  1252. wcd_clsh_set_int_mode(clsh, WCD_CLSH_STATE_HPHL, CLS_NONE);
  1253. wcd_clsh_set_int_mode(clsh, WCD_CLSH_STATE_HPHR, CLS_NONE);
  1254. wcd_clsh_set_int_mode(clsh, WCD_CLSH_STATE_LO, CLS_NONE);
  1255. clsh->flyback_users = 0;
  1256. clsh->buck_users = 0;
  1257. clsh->clsh_users = 0;
  1258. }
  1259. EXPORT_SYMBOL(wcd_clsh_init);
  1260. MODULE_DESCRIPTION("WCD9XXX Common Driver");
  1261. MODULE_LICENSE("GPL v2");