wcd934x.c 307 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/firmware.h>
  15. #include <linux/slab.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/device.h>
  18. #include <linux/printk.h>
  19. #include <linux/ratelimit.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/wait.h>
  22. #include <linux/bitops.h>
  23. #include <linux/clk.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/kernel.h>
  27. #include <linux/gpio.h>
  28. #include <linux/regmap.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/regulator/consumer.h>
  31. #include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
  32. #include <soc/swr-wcd.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/soc.h>
  36. #include <sound/soc-dapm.h>
  37. #include <sound/tlv.h>
  38. #include <sound/info.h>
  39. #include <asoc/wcd934x_registers.h>
  40. #include "wcd934x.h"
  41. #include "wcd934x-mbhc.h"
  42. #include "wcd934x-routing.h"
  43. #include "wcd934x-dsp-cntl.h"
  44. #include "wcd934x_irq.h"
  45. #include "../core.h"
  46. #include "../pdata.h"
  47. #include "../wcd9xxx-irq.h"
  48. #include "../wcd9xxx-common-v2.h"
  49. #include "../wcd9xxx-resmgr-v2.h"
  50. #include "../wcdcal-hwdep.h"
  51. #include "wcd934x-dsd.h"
  52. #define WCD934X_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  53. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  54. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  55. SNDRV_PCM_RATE_384000)
  56. /* Fractional Rates */
  57. #define WCD934X_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  58. SNDRV_PCM_RATE_176400)
  59. #define WCD934X_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  60. SNDRV_PCM_FMTBIT_S24_LE)
  61. #define WCD934X_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  62. SNDRV_PCM_FMTBIT_S24_LE | \
  63. SNDRV_PCM_FMTBIT_S32_LE)
  64. #define WCD934X_FORMATS_S16_LE (SNDRV_PCM_FMTBIT_S16_LE)
  65. /* Macros for packing register writes into a U32 */
  66. #define WCD934X_PACKED_REG_SIZE sizeof(u32)
  67. #define WCD934X_CODEC_UNPACK_ENTRY(packed, reg, mask, val) \
  68. do { \
  69. ((reg) = ((packed >> 16) & (0xffff))); \
  70. ((mask) = ((packed >> 8) & (0xff))); \
  71. ((val) = ((packed) & (0xff))); \
  72. } while (0)
  73. #define STRING(name) #name
  74. #define WCD_DAPM_ENUM(name, reg, offset, text) \
  75. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  76. static const struct snd_kcontrol_new name##_mux = \
  77. SOC_DAPM_ENUM(STRING(name), name##_enum)
  78. #define WCD_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  79. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  80. static const struct snd_kcontrol_new name##_mux = \
  81. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  82. #define WCD_DAPM_MUX(name, shift, kctl) \
  83. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  84. /*
  85. * Timeout in milli seconds and it is the wait time for
  86. * slim channel removal interrupt to receive.
  87. */
  88. #define WCD934X_SLIM_CLOSE_TIMEOUT 1000
  89. #define WCD934X_SLIM_IRQ_OVERFLOW (1 << 0)
  90. #define WCD934X_SLIM_IRQ_UNDERFLOW (1 << 1)
  91. #define WCD934X_SLIM_IRQ_PORT_CLOSED (1 << 2)
  92. #define WCD934X_MCLK_CLK_12P288MHZ 12288000
  93. #define WCD934X_MCLK_CLK_9P6MHZ 9600000
  94. #define WCD934X_INTERP_MUX_NUM_INPUTS 3
  95. #define WCD934X_NUM_INTERPOLATORS 9
  96. #define WCD934X_NUM_DECIMATORS 9
  97. #define WCD934X_RX_PATH_CTL_OFFSET 20
  98. #define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
  99. #define WCD934X_REG_BITS 8
  100. #define WCD934X_MAX_VALID_ADC_MUX 13
  101. #define WCD934X_INVALID_ADC_MUX 9
  102. #define WCD934X_AMIC_PWR_LEVEL_LP 0
  103. #define WCD934X_AMIC_PWR_LEVEL_DEFAULT 1
  104. #define WCD934X_AMIC_PWR_LEVEL_HP 2
  105. #define WCD934X_AMIC_PWR_LVL_MASK 0x60
  106. #define WCD934X_AMIC_PWR_LVL_SHIFT 0x5
  107. #define WCD934X_DEC_PWR_LVL_MASK 0x06
  108. #define WCD934X_DEC_PWR_LVL_LP 0x02
  109. #define WCD934X_DEC_PWR_LVL_HP 0x04
  110. #define WCD934X_DEC_PWR_LVL_DF 0x00
  111. #define WCD934X_STRING_LEN 100
  112. #define WCD934X_CDC_SIDETONE_IIR_COEFF_MAX 5
  113. #define WCD934X_DIG_CORE_REG_MIN WCD934X_CDC_ANC0_CLK_RESET_CTL
  114. #define WCD934X_DIG_CORE_REG_MAX 0xFFF
  115. #define WCD934X_MAX_MICBIAS 4
  116. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  117. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  118. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  119. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  120. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  121. #define CF_MIN_3DB_4HZ 0x0
  122. #define CF_MIN_3DB_75HZ 0x1
  123. #define CF_MIN_3DB_150HZ 0x2
  124. #define CPE_ERR_WDOG_BITE BIT(0)
  125. #define CPE_FATAL_IRQS CPE_ERR_WDOG_BITE
  126. #define WCD934X_MAD_AUDIO_FIRMWARE_PATH "wcd934x/wcd934x_mad_audio.bin"
  127. #define TAVIL_VERSION_ENTRY_SIZE 17
  128. #define WCD934X_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
  129. enum {
  130. POWER_COLLAPSE,
  131. POWER_RESUME,
  132. };
  133. static int dig_core_collapse_enable = 1;
  134. module_param(dig_core_collapse_enable, int, 0664);
  135. MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
  136. /* dig_core_collapse timer in seconds */
  137. static int dig_core_collapse_timer = (WCD934X_DIG_CORE_COLLAPSE_TIMER_MS/1000);
  138. module_param(dig_core_collapse_timer, int, 0664);
  139. MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
  140. #define TAVIL_HPH_REG_RANGE_1 (WCD934X_HPH_R_DAC_CTL - WCD934X_HPH_CNP_EN + 1)
  141. #define TAVIL_HPH_REG_RANGE_2 (WCD934X_HPH_NEW_ANA_HPH3 -\
  142. WCD934X_HPH_NEW_ANA_HPH2 + 1)
  143. #define TAVIL_HPH_REG_RANGE_3 (WCD934X_HPH_NEW_INT_PA_RDAC_MISC3 -\
  144. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL + 1)
  145. #define TAVIL_HPH_TOTAL_REG (TAVIL_HPH_REG_RANGE_1 + TAVIL_HPH_REG_RANGE_2 +\
  146. TAVIL_HPH_REG_RANGE_3)
  147. enum {
  148. VI_SENSE_1,
  149. VI_SENSE_2,
  150. AUDIO_NOMINAL,
  151. HPH_PA_DELAY,
  152. CLSH_Z_CONFIG,
  153. ANC_MIC_AMIC1,
  154. ANC_MIC_AMIC2,
  155. ANC_MIC_AMIC3,
  156. ANC_MIC_AMIC4,
  157. CLK_INTERNAL,
  158. CLK_MODE,
  159. };
  160. enum {
  161. AIF1_PB = 0,
  162. AIF1_CAP,
  163. AIF2_PB,
  164. AIF2_CAP,
  165. AIF3_PB,
  166. AIF3_CAP,
  167. AIF4_PB,
  168. AIF4_VIFEED,
  169. AIF4_MAD_TX,
  170. NUM_CODEC_DAIS,
  171. };
  172. enum {
  173. INTn_1_INP_SEL_ZERO = 0,
  174. INTn_1_INP_SEL_DEC0,
  175. INTn_1_INP_SEL_DEC1,
  176. INTn_1_INP_SEL_IIR0,
  177. INTn_1_INP_SEL_IIR1,
  178. INTn_1_INP_SEL_RX0,
  179. INTn_1_INP_SEL_RX1,
  180. INTn_1_INP_SEL_RX2,
  181. INTn_1_INP_SEL_RX3,
  182. INTn_1_INP_SEL_RX4,
  183. INTn_1_INP_SEL_RX5,
  184. INTn_1_INP_SEL_RX6,
  185. INTn_1_INP_SEL_RX7,
  186. };
  187. enum {
  188. INTn_2_INP_SEL_ZERO = 0,
  189. INTn_2_INP_SEL_RX0,
  190. INTn_2_INP_SEL_RX1,
  191. INTn_2_INP_SEL_RX2,
  192. INTn_2_INP_SEL_RX3,
  193. INTn_2_INP_SEL_RX4,
  194. INTn_2_INP_SEL_RX5,
  195. INTn_2_INP_SEL_RX6,
  196. INTn_2_INP_SEL_RX7,
  197. INTn_2_INP_SEL_PROXIMITY,
  198. };
  199. enum {
  200. INTERP_MAIN_PATH,
  201. INTERP_MIX_PATH,
  202. };
  203. struct tavil_idle_detect_config {
  204. u8 hph_idle_thr;
  205. u8 hph_idle_detect_en;
  206. };
  207. struct tavil_cpr_reg_defaults {
  208. int wr_data;
  209. int wr_addr;
  210. };
  211. struct interp_sample_rate {
  212. int sample_rate;
  213. int rate_val;
  214. };
  215. static struct interp_sample_rate sr_val_tbl[] = {
  216. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  217. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  218. {176400, 0xB}, {352800, 0xC},
  219. };
  220. static const struct wcd9xxx_ch tavil_rx_chs[WCD934X_RX_MAX] = {
  221. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER, 0),
  222. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 1, 1),
  223. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 2, 2),
  224. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 3, 3),
  225. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 4, 4),
  226. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 5, 5),
  227. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 6, 6),
  228. WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 7, 7),
  229. };
  230. static const struct wcd9xxx_ch tavil_tx_chs[WCD934X_TX_MAX] = {
  231. WCD9XXX_CH(0, 0),
  232. WCD9XXX_CH(1, 1),
  233. WCD9XXX_CH(2, 2),
  234. WCD9XXX_CH(3, 3),
  235. WCD9XXX_CH(4, 4),
  236. WCD9XXX_CH(5, 5),
  237. WCD9XXX_CH(6, 6),
  238. WCD9XXX_CH(7, 7),
  239. WCD9XXX_CH(8, 8),
  240. WCD9XXX_CH(9, 9),
  241. WCD9XXX_CH(10, 10),
  242. WCD9XXX_CH(11, 11),
  243. WCD9XXX_CH(12, 12),
  244. WCD9XXX_CH(13, 13),
  245. WCD9XXX_CH(14, 14),
  246. WCD9XXX_CH(15, 15),
  247. };
  248. static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
  249. 0, /* AIF1_PB */
  250. BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX), /* AIF1_CAP */
  251. 0, /* AIF2_PB */
  252. BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX), /* AIF2_CAP */
  253. 0, /* AIF3_PB */
  254. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX), /* AIF3_CAP */
  255. 0, /* AIF4_PB */
  256. };
  257. /* Codec supports 2 IIR filters */
  258. enum {
  259. IIR0 = 0,
  260. IIR1,
  261. IIR_MAX,
  262. };
  263. /* Each IIR has 5 Filter Stages */
  264. enum {
  265. BAND1 = 0,
  266. BAND2,
  267. BAND3,
  268. BAND4,
  269. BAND5,
  270. BAND_MAX,
  271. };
  272. enum {
  273. COMPANDER_1, /* HPH_L */
  274. COMPANDER_2, /* HPH_R */
  275. COMPANDER_3, /* LO1_DIFF */
  276. COMPANDER_4, /* LO2_DIFF */
  277. COMPANDER_5, /* LO3_SE - not used in Tavil */
  278. COMPANDER_6, /* LO4_SE - not used in Tavil */
  279. COMPANDER_7, /* SWR SPK CH1 */
  280. COMPANDER_8, /* SWR SPK CH2 */
  281. COMPANDER_MAX,
  282. };
  283. enum {
  284. ASRC_IN_HPHL,
  285. ASRC_IN_LO1,
  286. ASRC_IN_HPHR,
  287. ASRC_IN_LO2,
  288. ASRC_IN_SPKR1,
  289. ASRC_IN_SPKR2,
  290. ASRC_INVALID,
  291. };
  292. enum {
  293. ASRC0,
  294. ASRC1,
  295. ASRC2,
  296. ASRC3,
  297. ASRC_MAX,
  298. };
  299. enum {
  300. CONV_88P2K_TO_384K,
  301. CONV_96K_TO_352P8K,
  302. CONV_352P8K_TO_384K,
  303. CONV_384K_TO_352P8K,
  304. CONV_384K_TO_384K,
  305. CONV_96K_TO_384K,
  306. };
  307. static struct afe_param_slimbus_slave_port_cfg tavil_slimbus_slave_port_cfg = {
  308. .minor_version = 1,
  309. .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
  310. .slave_dev_pgd_la = 0,
  311. .slave_dev_intfdev_la = 0,
  312. .bit_width = 16,
  313. .data_format = 0,
  314. .num_channels = 1
  315. };
  316. static struct afe_param_cdc_reg_page_cfg tavil_cdc_reg_page_cfg = {
  317. .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
  318. .enable = 1,
  319. .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
  320. };
  321. static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
  322. {
  323. 1,
  324. (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_MAIN_CTL_1),
  325. HW_MAD_AUDIO_ENABLE, 0x1, WCD934X_REG_BITS, 0
  326. },
  327. {
  328. 1,
  329. (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_AUDIO_CTL_3),
  330. HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD934X_REG_BITS, 0
  331. },
  332. {
  333. 1,
  334. (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_AUDIO_CTL_4),
  335. HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD934X_REG_BITS, 0
  336. },
  337. {
  338. 1,
  339. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_CFG),
  340. MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD934X_REG_BITS, 0
  341. },
  342. {
  343. 1,
  344. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_MASK3),
  345. MAD_AUDIO_INT_MASK_REG, 0x1, WCD934X_REG_BITS, 0
  346. },
  347. {
  348. 1,
  349. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_STATUS3),
  350. MAD_AUDIO_INT_STATUS_REG, 0x1, WCD934X_REG_BITS, 0
  351. },
  352. {
  353. 1,
  354. (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_CLEAR3),
  355. MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD934X_REG_BITS, 0
  356. },
  357. {
  358. 1,
  359. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_TX_BASE),
  360. SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD934X_REG_BITS, 0x1
  361. },
  362. {
  363. 1,
  364. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_TX_BASE),
  365. SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD934X_REG_BITS, 0x1
  366. },
  367. {
  368. 1,
  369. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_RX_BASE),
  370. SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD934X_REG_BITS, 0x1
  371. },
  372. {
  373. 1,
  374. (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_RX_BASE),
  375. SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD934X_REG_BITS, 0x1
  376. },
  377. {
  378. 1,
  379. (WCD934X_REGISTER_START_OFFSET +
  380. WCD934X_CDC_ANC0_IIR_ADAPT_CTL),
  381. AANC_FF_GAIN_ADAPTIVE, 0x4, WCD934X_REG_BITS, 0
  382. },
  383. {
  384. 1,
  385. (WCD934X_REGISTER_START_OFFSET +
  386. WCD934X_CDC_ANC0_IIR_ADAPT_CTL),
  387. AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD934X_REG_BITS, 0
  388. },
  389. {
  390. 1,
  391. (WCD934X_REGISTER_START_OFFSET +
  392. WCD934X_CDC_ANC0_FF_A_GAIN_CTL),
  393. AANC_GAIN_CONTROL, 0xFF, WCD934X_REG_BITS, 0
  394. },
  395. {
  396. 1,
  397. (WCD934X_REGISTER_START_OFFSET +
  398. SB_PGD_TX_PORT_MULTI_CHANNEL_0(0)),
  399. SB_PGD_TX_PORTn_MULTI_CHNL_0, 0xFF, WCD934X_REG_BITS, 0x4
  400. },
  401. {
  402. 1,
  403. (WCD934X_REGISTER_START_OFFSET +
  404. SB_PGD_TX_PORT_MULTI_CHANNEL_1(0)),
  405. SB_PGD_TX_PORTn_MULTI_CHNL_1, 0xFF, WCD934X_REG_BITS, 0x4
  406. },
  407. {
  408. 1,
  409. (WCD934X_REGISTER_START_OFFSET +
  410. SB_PGD_RX_PORT_MULTI_CHANNEL_0(0x180, 0)),
  411. SB_PGD_RX_PORTn_MULTI_CHNL_0, 0xFF, WCD934X_REG_BITS, 0x4
  412. },
  413. {
  414. 1,
  415. (WCD934X_REGISTER_START_OFFSET +
  416. SB_PGD_RX_PORT_MULTI_CHANNEL_0(0x181, 0)),
  417. SB_PGD_RX_PORTn_MULTI_CHNL_1, 0xFF, WCD934X_REG_BITS, 0x4
  418. },
  419. };
  420. static struct afe_param_cdc_reg_cfg_data tavil_audio_reg_cfg = {
  421. .num_registers = ARRAY_SIZE(audio_reg_cfg),
  422. .reg_data = audio_reg_cfg,
  423. };
  424. static struct afe_param_id_cdc_aanc_version tavil_cdc_aanc_version = {
  425. .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
  426. .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
  427. };
  428. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  429. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  430. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  431. #define WCD934X_TX_UNMUTE_DELAY_MS 40
  432. static int tx_unmute_delay = WCD934X_TX_UNMUTE_DELAY_MS;
  433. module_param(tx_unmute_delay, int, 0664);
  434. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  435. static void tavil_codec_set_tx_hold(struct snd_soc_codec *, u16, bool);
  436. /* Hold instance to soundwire platform device */
  437. struct tavil_swr_ctrl_data {
  438. struct platform_device *swr_pdev;
  439. };
  440. struct wcd_swr_ctrl_platform_data {
  441. void *handle; /* holds codec private data */
  442. int (*read)(void *handle, int reg);
  443. int (*write)(void *handle, int reg, int val);
  444. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  445. int (*clk)(void *handle, bool enable);
  446. int (*handle_irq)(void *handle,
  447. irqreturn_t (*swrm_irq_handler)(int irq, void *data),
  448. void *swrm_handle, int action);
  449. };
  450. /* Holds all Soundwire and speaker related information */
  451. struct wcd934x_swr {
  452. struct tavil_swr_ctrl_data *ctrl_data;
  453. struct wcd_swr_ctrl_platform_data plat_data;
  454. struct mutex read_mutex;
  455. struct mutex write_mutex;
  456. struct mutex clk_mutex;
  457. int spkr_gain_offset;
  458. int spkr_mode;
  459. int clk_users;
  460. int rx_7_count;
  461. int rx_8_count;
  462. };
  463. struct tx_mute_work {
  464. struct tavil_priv *tavil;
  465. u8 decimator;
  466. struct delayed_work dwork;
  467. };
  468. #define WCD934X_SPK_ANC_EN_DELAY_MS 350
  469. static int spk_anc_en_delay = WCD934X_SPK_ANC_EN_DELAY_MS;
  470. module_param(spk_anc_en_delay, int, 0664);
  471. MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
  472. struct spk_anc_work {
  473. struct tavil_priv *tavil;
  474. struct delayed_work dwork;
  475. };
  476. struct hpf_work {
  477. struct tavil_priv *tavil;
  478. u8 decimator;
  479. u8 hpf_cut_off_freq;
  480. struct delayed_work dwork;
  481. };
  482. struct tavil_priv {
  483. struct device *dev;
  484. struct wcd9xxx *wcd9xxx;
  485. struct snd_soc_codec *codec;
  486. u32 rx_bias_count;
  487. s32 dmic_0_1_clk_cnt;
  488. s32 dmic_2_3_clk_cnt;
  489. s32 dmic_4_5_clk_cnt;
  490. s32 micb_ref[TAVIL_MAX_MICBIAS];
  491. s32 pullup_ref[TAVIL_MAX_MICBIAS];
  492. /* ANC related */
  493. u32 anc_slot;
  494. bool anc_func;
  495. /* compander */
  496. int comp_enabled[COMPANDER_MAX];
  497. int ear_spkr_gain;
  498. /* class h specific data */
  499. struct wcd_clsh_cdc_data clsh_d;
  500. /* Tavil Interpolator Mode Select for EAR, HPH_L and HPH_R */
  501. u32 hph_mode;
  502. /* Mad switch reference count */
  503. int mad_switch_cnt;
  504. /* track tavil interface type */
  505. u8 intf_type;
  506. /* to track the status */
  507. unsigned long status_mask;
  508. struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
  509. /* num of slim ports required */
  510. struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
  511. /* Port values for Rx and Tx codec_dai */
  512. unsigned int rx_port_value[WCD934X_RX_MAX];
  513. unsigned int tx_port_value;
  514. struct wcd9xxx_resmgr_v2 *resmgr;
  515. struct wcd934x_swr swr;
  516. struct mutex micb_lock;
  517. struct delayed_work power_gate_work;
  518. struct mutex power_lock;
  519. struct clk *wcd_ext_clk;
  520. /* mbhc module */
  521. struct wcd934x_mbhc *mbhc;
  522. struct mutex codec_mutex;
  523. struct work_struct tavil_add_child_devices_work;
  524. struct hpf_work tx_hpf_work[WCD934X_NUM_DECIMATORS];
  525. struct tx_mute_work tx_mute_dwork[WCD934X_NUM_DECIMATORS];
  526. struct spk_anc_work spk_anc_dwork;
  527. unsigned int vi_feed_value;
  528. /* DSP control */
  529. struct wcd_dsp_cntl *wdsp_cntl;
  530. /* cal info for codec */
  531. struct fw_info *fw_data;
  532. /* Entry for version info */
  533. struct snd_info_entry *entry;
  534. struct snd_info_entry *version_entry;
  535. /* SVS voting related */
  536. struct mutex svs_mutex;
  537. int svs_ref_cnt;
  538. int native_clk_users;
  539. /* ASRC users count */
  540. int asrc_users[ASRC_MAX];
  541. int asrc_output_mode[ASRC_MAX];
  542. /* Main path clock users count */
  543. int main_clk_users[WCD934X_NUM_INTERPOLATORS];
  544. struct tavil_dsd_config *dsd_config;
  545. struct tavil_idle_detect_config idle_det_cfg;
  546. int power_active_ref;
  547. int sidetone_coeff_array[IIR_MAX][BAND_MAX]
  548. [WCD934X_CDC_SIDETONE_IIR_COEFF_MAX];
  549. };
  550. static const struct tavil_reg_mask_val tavil_spkr_default[] = {
  551. {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  552. {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  553. {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  554. {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  555. {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x50},
  556. {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x50},
  557. };
  558. static const struct tavil_reg_mask_val tavil_spkr_mode1[] = {
  559. {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x00},
  560. {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x00},
  561. {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x00},
  562. {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x00},
  563. {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
  564. {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
  565. };
  566. static int __tavil_enable_efuse_sensing(struct tavil_priv *tavil);
  567. /**
  568. * tavil_set_spkr_gain_offset - offset the speaker path
  569. * gain with the given offset value.
  570. *
  571. * @codec: codec instance
  572. * @offset: Indicates speaker path gain offset value.
  573. *
  574. * Returns 0 on success or -EINVAL on error.
  575. */
  576. int tavil_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  577. {
  578. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  579. if (!priv)
  580. return -EINVAL;
  581. priv->swr.spkr_gain_offset = offset;
  582. return 0;
  583. }
  584. EXPORT_SYMBOL(tavil_set_spkr_gain_offset);
  585. /**
  586. * tavil_set_spkr_mode - Configures speaker compander and smartboost
  587. * settings based on speaker mode.
  588. *
  589. * @codec: codec instance
  590. * @mode: Indicates speaker configuration mode.
  591. *
  592. * Returns 0 on success or -EINVAL on error.
  593. */
  594. int tavil_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  595. {
  596. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  597. int i;
  598. const struct tavil_reg_mask_val *regs;
  599. int size;
  600. if (!priv)
  601. return -EINVAL;
  602. switch (mode) {
  603. case WCD934X_SPKR_MODE_1:
  604. regs = tavil_spkr_mode1;
  605. size = ARRAY_SIZE(tavil_spkr_mode1);
  606. break;
  607. default:
  608. regs = tavil_spkr_default;
  609. size = ARRAY_SIZE(tavil_spkr_default);
  610. break;
  611. }
  612. priv->swr.spkr_mode = mode;
  613. for (i = 0; i < size; i++)
  614. snd_soc_update_bits(codec, regs[i].reg,
  615. regs[i].mask, regs[i].val);
  616. return 0;
  617. }
  618. EXPORT_SYMBOL(tavil_set_spkr_mode);
  619. /**
  620. * tavil_get_afe_config - returns specific codec configuration to afe to write
  621. *
  622. * @codec: codec instance
  623. * @config_type: Indicates type of configuration to write.
  624. */
  625. void *tavil_get_afe_config(struct snd_soc_codec *codec,
  626. enum afe_config_type config_type)
  627. {
  628. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  629. switch (config_type) {
  630. case AFE_SLIMBUS_SLAVE_CONFIG:
  631. return &priv->slimbus_slave_cfg;
  632. case AFE_CDC_REGISTERS_CONFIG:
  633. return &tavil_audio_reg_cfg;
  634. case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
  635. return &tavil_slimbus_slave_port_cfg;
  636. case AFE_AANC_VERSION:
  637. return &tavil_cdc_aanc_version;
  638. case AFE_CDC_REGISTER_PAGE_CONFIG:
  639. return &tavil_cdc_reg_page_cfg;
  640. default:
  641. dev_info(codec->dev, "%s: Unknown config_type 0x%x\n",
  642. __func__, config_type);
  643. return NULL;
  644. }
  645. }
  646. EXPORT_SYMBOL(tavil_get_afe_config);
  647. static bool is_tavil_playback_dai(int dai_id)
  648. {
  649. if ((dai_id == AIF1_PB) || (dai_id == AIF2_PB) ||
  650. (dai_id == AIF3_PB) || (dai_id == AIF4_PB))
  651. return true;
  652. return false;
  653. }
  654. static int tavil_find_playback_dai_id_for_port(int port_id,
  655. struct tavil_priv *tavil)
  656. {
  657. struct wcd9xxx_codec_dai_data *dai;
  658. struct wcd9xxx_ch *ch;
  659. int i, slv_port_id;
  660. for (i = AIF1_PB; i < NUM_CODEC_DAIS; i++) {
  661. if (!is_tavil_playback_dai(i))
  662. continue;
  663. dai = &tavil->dai[i];
  664. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  665. slv_port_id = wcd9xxx_get_slave_port(ch->ch_num);
  666. if ((slv_port_id > 0) && (slv_port_id == port_id))
  667. return i;
  668. }
  669. }
  670. return -EINVAL;
  671. }
  672. static void tavil_vote_svs(struct tavil_priv *tavil, bool vote)
  673. {
  674. struct wcd9xxx *wcd9xxx;
  675. wcd9xxx = tavil->wcd9xxx;
  676. mutex_lock(&tavil->svs_mutex);
  677. if (vote) {
  678. tavil->svs_ref_cnt++;
  679. if (tavil->svs_ref_cnt == 1)
  680. regmap_update_bits(wcd9xxx->regmap,
  681. WCD934X_CPE_SS_PWR_SYS_PSTATE_CTL_0,
  682. 0x01, 0x01);
  683. } else {
  684. /* Do not decrement ref count if it is already 0 */
  685. if (tavil->svs_ref_cnt == 0)
  686. goto done;
  687. tavil->svs_ref_cnt--;
  688. if (tavil->svs_ref_cnt == 0)
  689. regmap_update_bits(wcd9xxx->regmap,
  690. WCD934X_CPE_SS_PWR_SYS_PSTATE_CTL_0,
  691. 0x01, 0x00);
  692. }
  693. done:
  694. dev_dbg(tavil->dev, "%s: vote = %s, updated ref cnt = %u\n", __func__,
  695. vote ? "vote" : "Unvote", tavil->svs_ref_cnt);
  696. mutex_unlock(&tavil->svs_mutex);
  697. }
  698. static int tavil_get_anc_slot(struct snd_kcontrol *kcontrol,
  699. struct snd_ctl_elem_value *ucontrol)
  700. {
  701. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  702. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  703. ucontrol->value.integer.value[0] = tavil->anc_slot;
  704. return 0;
  705. }
  706. static int tavil_put_anc_slot(struct snd_kcontrol *kcontrol,
  707. struct snd_ctl_elem_value *ucontrol)
  708. {
  709. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  710. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  711. tavil->anc_slot = ucontrol->value.integer.value[0];
  712. return 0;
  713. }
  714. static int tavil_get_anc_func(struct snd_kcontrol *kcontrol,
  715. struct snd_ctl_elem_value *ucontrol)
  716. {
  717. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  718. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  719. ucontrol->value.integer.value[0] = (tavil->anc_func == true ? 1 : 0);
  720. return 0;
  721. }
  722. static int tavil_put_anc_func(struct snd_kcontrol *kcontrol,
  723. struct snd_ctl_elem_value *ucontrol)
  724. {
  725. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  726. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  727. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  728. mutex_lock(&tavil->codec_mutex);
  729. tavil->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
  730. dev_dbg(codec->dev, "%s: anc_func %x", __func__, tavil->anc_func);
  731. if (tavil->anc_func == true) {
  732. snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
  733. snd_soc_dapm_enable_pin(dapm, "ANC EAR");
  734. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  735. snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
  736. snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
  737. snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
  738. snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
  739. snd_soc_dapm_disable_pin(dapm, "EAR PA");
  740. snd_soc_dapm_disable_pin(dapm, "EAR");
  741. snd_soc_dapm_disable_pin(dapm, "HPHL PA");
  742. snd_soc_dapm_disable_pin(dapm, "HPHR PA");
  743. snd_soc_dapm_disable_pin(dapm, "HPHL");
  744. snd_soc_dapm_disable_pin(dapm, "HPHR");
  745. } else {
  746. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  747. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  748. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  749. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  750. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  751. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  752. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  753. snd_soc_dapm_enable_pin(dapm, "EAR PA");
  754. snd_soc_dapm_enable_pin(dapm, "EAR");
  755. snd_soc_dapm_enable_pin(dapm, "HPHL");
  756. snd_soc_dapm_enable_pin(dapm, "HPHR");
  757. snd_soc_dapm_enable_pin(dapm, "HPHL PA");
  758. snd_soc_dapm_enable_pin(dapm, "HPHR PA");
  759. }
  760. mutex_unlock(&tavil->codec_mutex);
  761. snd_soc_dapm_sync(dapm);
  762. return 0;
  763. }
  764. static int tavil_codec_enable_anc(struct snd_soc_dapm_widget *w,
  765. struct snd_kcontrol *kcontrol, int event)
  766. {
  767. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  768. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  769. const char *filename;
  770. const struct firmware *fw;
  771. int i;
  772. int ret = 0;
  773. int num_anc_slots;
  774. struct wcd9xxx_anc_header *anc_head;
  775. struct firmware_cal *hwdep_cal = NULL;
  776. u32 anc_writes_size = 0;
  777. u32 anc_cal_size = 0;
  778. int anc_size_remaining;
  779. u32 *anc_ptr;
  780. u16 reg;
  781. u8 mask, val;
  782. size_t cal_size;
  783. const void *data;
  784. if (!tavil->anc_func)
  785. return 0;
  786. switch (event) {
  787. case SND_SOC_DAPM_PRE_PMU:
  788. hwdep_cal = wcdcal_get_fw_cal(tavil->fw_data, WCD9XXX_ANC_CAL);
  789. if (hwdep_cal) {
  790. data = hwdep_cal->data;
  791. cal_size = hwdep_cal->size;
  792. dev_dbg(codec->dev, "%s: using hwdep calibration, cal_size %zd",
  793. __func__, cal_size);
  794. } else {
  795. filename = "WCD934X/WCD934X_anc.bin";
  796. ret = request_firmware(&fw, filename, codec->dev);
  797. if (ret < 0) {
  798. dev_err(codec->dev, "%s: Failed to acquire ANC data: %d\n",
  799. __func__, ret);
  800. return ret;
  801. }
  802. if (!fw) {
  803. dev_err(codec->dev, "%s: Failed to get anc fw\n",
  804. __func__);
  805. return -ENODEV;
  806. }
  807. data = fw->data;
  808. cal_size = fw->size;
  809. dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
  810. __func__);
  811. }
  812. if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
  813. dev_err(codec->dev, "%s: Invalid cal_size %zd\n",
  814. __func__, cal_size);
  815. ret = -EINVAL;
  816. goto err;
  817. }
  818. /* First number is the number of register writes */
  819. anc_head = (struct wcd9xxx_anc_header *)(data);
  820. anc_ptr = (u32 *)(data + sizeof(struct wcd9xxx_anc_header));
  821. anc_size_remaining = cal_size -
  822. sizeof(struct wcd9xxx_anc_header);
  823. num_anc_slots = anc_head->num_anc_slots;
  824. if (tavil->anc_slot >= num_anc_slots) {
  825. dev_err(codec->dev, "%s: Invalid ANC slot selected\n",
  826. __func__);
  827. ret = -EINVAL;
  828. goto err;
  829. }
  830. for (i = 0; i < num_anc_slots; i++) {
  831. if (anc_size_remaining < WCD934X_PACKED_REG_SIZE) {
  832. dev_err(codec->dev, "%s: Invalid register format\n",
  833. __func__);
  834. ret = -EINVAL;
  835. goto err;
  836. }
  837. anc_writes_size = (u32)(*anc_ptr);
  838. anc_size_remaining -= sizeof(u32);
  839. anc_ptr += 1;
  840. if ((anc_writes_size * WCD934X_PACKED_REG_SIZE) >
  841. anc_size_remaining) {
  842. dev_err(codec->dev, "%s: Invalid register format\n",
  843. __func__);
  844. ret = -EINVAL;
  845. goto err;
  846. }
  847. if (tavil->anc_slot == i)
  848. break;
  849. anc_size_remaining -= (anc_writes_size *
  850. WCD934X_PACKED_REG_SIZE);
  851. anc_ptr += anc_writes_size;
  852. }
  853. if (i == num_anc_slots) {
  854. dev_err(codec->dev, "%s: Selected ANC slot not present\n",
  855. __func__);
  856. ret = -EINVAL;
  857. goto err;
  858. }
  859. anc_cal_size = anc_writes_size;
  860. for (i = 0; i < anc_writes_size; i++) {
  861. WCD934X_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
  862. snd_soc_write(codec, reg, (val & mask));
  863. }
  864. /* Rate converter clk enable and set bypass mode */
  865. if (!strcmp(w->name, "RX INT0 DAC") ||
  866. !strcmp(w->name, "RX INT1 DAC") ||
  867. !strcmp(w->name, "ANC SPK1 PA")) {
  868. snd_soc_update_bits(codec,
  869. WCD934X_CDC_ANC0_RC_COMMON_CTL,
  870. 0x05, 0x05);
  871. if (!strcmp(w->name, "RX INT1 DAC")) {
  872. snd_soc_update_bits(codec,
  873. WCD934X_CDC_ANC0_FIFO_COMMON_CTL,
  874. 0x66, 0x66);
  875. }
  876. } else if (!strcmp(w->name, "RX INT2 DAC")) {
  877. snd_soc_update_bits(codec,
  878. WCD934X_CDC_ANC1_RC_COMMON_CTL,
  879. 0x05, 0x05);
  880. snd_soc_update_bits(codec,
  881. WCD934X_CDC_ANC1_FIFO_COMMON_CTL,
  882. 0x66, 0x66);
  883. }
  884. if (!strcmp(w->name, "RX INT1 DAC"))
  885. snd_soc_update_bits(codec,
  886. WCD934X_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
  887. else if (!strcmp(w->name, "RX INT2 DAC"))
  888. snd_soc_update_bits(codec,
  889. WCD934X_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
  890. if (!hwdep_cal)
  891. release_firmware(fw);
  892. break;
  893. case SND_SOC_DAPM_POST_PMU:
  894. if (!strcmp(w->name, "ANC HPHL PA") ||
  895. !strcmp(w->name, "ANC HPHR PA")) {
  896. /* Remove ANC Rx from reset */
  897. snd_soc_update_bits(codec,
  898. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  899. 0x08, 0x00);
  900. snd_soc_update_bits(codec,
  901. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  902. 0x08, 0x00);
  903. }
  904. break;
  905. case SND_SOC_DAPM_POST_PMD:
  906. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_RC_COMMON_CTL,
  907. 0x05, 0x00);
  908. if (!strcmp(w->name, "ANC EAR PA") ||
  909. !strcmp(w->name, "ANC SPK1 PA") ||
  910. !strcmp(w->name, "ANC HPHL PA")) {
  911. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_1_CTL,
  912. 0x30, 0x00);
  913. msleep(50);
  914. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_1_CTL,
  915. 0x01, 0x00);
  916. snd_soc_update_bits(codec,
  917. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  918. 0x38, 0x38);
  919. snd_soc_update_bits(codec,
  920. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  921. 0x07, 0x00);
  922. snd_soc_update_bits(codec,
  923. WCD934X_CDC_ANC0_CLK_RESET_CTL,
  924. 0x38, 0x00);
  925. } else if (!strcmp(w->name, "ANC HPHR PA")) {
  926. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_1_CTL,
  927. 0x30, 0x00);
  928. msleep(50);
  929. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_1_CTL,
  930. 0x01, 0x00);
  931. snd_soc_update_bits(codec,
  932. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  933. 0x38, 0x38);
  934. snd_soc_update_bits(codec,
  935. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  936. 0x07, 0x00);
  937. snd_soc_update_bits(codec,
  938. WCD934X_CDC_ANC1_CLK_RESET_CTL,
  939. 0x38, 0x00);
  940. }
  941. break;
  942. }
  943. return 0;
  944. err:
  945. if (!hwdep_cal)
  946. release_firmware(fw);
  947. return ret;
  948. }
  949. static int tavil_get_clkmode(struct snd_kcontrol *kcontrol,
  950. struct snd_ctl_elem_value *ucontrol)
  951. {
  952. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  953. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  954. if (test_bit(CLK_MODE, &tavil_p->status_mask))
  955. ucontrol->value.enumerated.item[0] = 1;
  956. else
  957. ucontrol->value.enumerated.item[0] = 0;
  958. dev_dbg(codec->dev, "%s: is_low_power_clock: %s\n", __func__,
  959. test_bit(CLK_MODE, &tavil_p->status_mask) ? "true" : "false");
  960. return 0;
  961. }
  962. static int tavil_put_clkmode(struct snd_kcontrol *kcontrol,
  963. struct snd_ctl_elem_value *ucontrol)
  964. {
  965. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  966. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  967. if (ucontrol->value.enumerated.item[0])
  968. set_bit(CLK_MODE, &tavil_p->status_mask);
  969. else
  970. clear_bit(CLK_MODE, &tavil_p->status_mask);
  971. dev_dbg(codec->dev, "%s: is_low_power_clock: %s\n", __func__,
  972. test_bit(CLK_MODE, &tavil_p->status_mask) ? "true" : "false");
  973. return 0;
  974. }
  975. static int tavil_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  976. struct snd_ctl_elem_value *ucontrol)
  977. {
  978. struct snd_soc_dapm_widget_list *wlist =
  979. dapm_kcontrol_get_wlist(kcontrol);
  980. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  981. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  982. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  983. ucontrol->value.integer.value[0] = tavil_p->vi_feed_value;
  984. return 0;
  985. }
  986. static int tavil_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  987. struct snd_ctl_elem_value *ucontrol)
  988. {
  989. struct snd_soc_dapm_widget_list *wlist =
  990. dapm_kcontrol_get_wlist(kcontrol);
  991. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  992. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  993. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  994. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  995. struct soc_multi_mixer_control *mixer =
  996. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  997. u32 dai_id = widget->shift;
  998. u32 port_id = mixer->shift;
  999. u32 enable = ucontrol->value.integer.value[0];
  1000. dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
  1001. __func__, enable, port_id, dai_id);
  1002. tavil_p->vi_feed_value = ucontrol->value.integer.value[0];
  1003. mutex_lock(&tavil_p->codec_mutex);
  1004. if (enable) {
  1005. if (port_id == WCD934X_TX14 && !test_bit(VI_SENSE_1,
  1006. &tavil_p->status_mask)) {
  1007. list_add_tail(&core->tx_chs[WCD934X_TX14].list,
  1008. &tavil_p->dai[dai_id].wcd9xxx_ch_list);
  1009. set_bit(VI_SENSE_1, &tavil_p->status_mask);
  1010. }
  1011. if (port_id == WCD934X_TX15 && !test_bit(VI_SENSE_2,
  1012. &tavil_p->status_mask)) {
  1013. list_add_tail(&core->tx_chs[WCD934X_TX15].list,
  1014. &tavil_p->dai[dai_id].wcd9xxx_ch_list);
  1015. set_bit(VI_SENSE_2, &tavil_p->status_mask);
  1016. }
  1017. } else {
  1018. if (port_id == WCD934X_TX14 && test_bit(VI_SENSE_1,
  1019. &tavil_p->status_mask)) {
  1020. list_del_init(&core->tx_chs[WCD934X_TX14].list);
  1021. clear_bit(VI_SENSE_1, &tavil_p->status_mask);
  1022. }
  1023. if (port_id == WCD934X_TX15 && test_bit(VI_SENSE_2,
  1024. &tavil_p->status_mask)) {
  1025. list_del_init(&core->tx_chs[WCD934X_TX15].list);
  1026. clear_bit(VI_SENSE_2, &tavil_p->status_mask);
  1027. }
  1028. }
  1029. mutex_unlock(&tavil_p->codec_mutex);
  1030. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1031. return 0;
  1032. }
  1033. static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
  1034. struct snd_ctl_elem_value *ucontrol)
  1035. {
  1036. struct snd_soc_dapm_widget_list *wlist =
  1037. dapm_kcontrol_get_wlist(kcontrol);
  1038. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  1039. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1040. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1041. ucontrol->value.integer.value[0] = tavil_p->tx_port_value;
  1042. return 0;
  1043. }
  1044. static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
  1045. struct snd_ctl_elem_value *ucontrol)
  1046. {
  1047. struct snd_soc_dapm_widget_list *wlist =
  1048. dapm_kcontrol_get_wlist(kcontrol);
  1049. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  1050. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1051. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1052. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  1053. struct snd_soc_dapm_update *update = NULL;
  1054. struct soc_multi_mixer_control *mixer =
  1055. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1056. u32 dai_id = widget->shift;
  1057. u32 port_id = mixer->shift;
  1058. u32 enable = ucontrol->value.integer.value[0];
  1059. u32 vtable;
  1060. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  1061. __func__,
  1062. widget->name, ucontrol->id.name, tavil_p->tx_port_value,
  1063. widget->shift, ucontrol->value.integer.value[0]);
  1064. mutex_lock(&tavil_p->codec_mutex);
  1065. if (dai_id >= ARRAY_SIZE(vport_slim_check_table)) {
  1066. dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
  1067. __func__, dai_id);
  1068. mutex_unlock(&tavil_p->codec_mutex);
  1069. return -EINVAL;
  1070. }
  1071. vtable = vport_slim_check_table[dai_id];
  1072. switch (dai_id) {
  1073. case AIF1_CAP:
  1074. case AIF2_CAP:
  1075. case AIF3_CAP:
  1076. /* only add to the list if value not set */
  1077. if (enable && !(tavil_p->tx_port_value & 1 << port_id)) {
  1078. if (wcd9xxx_tx_vport_validation(vtable, port_id,
  1079. tavil_p->dai, NUM_CODEC_DAIS)) {
  1080. dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
  1081. __func__, port_id);
  1082. mutex_unlock(&tavil_p->codec_mutex);
  1083. return 0;
  1084. }
  1085. tavil_p->tx_port_value |= 1 << port_id;
  1086. list_add_tail(&core->tx_chs[port_id].list,
  1087. &tavil_p->dai[dai_id].wcd9xxx_ch_list);
  1088. } else if (!enable && (tavil_p->tx_port_value &
  1089. 1 << port_id)) {
  1090. tavil_p->tx_port_value &= ~(1 << port_id);
  1091. list_del_init(&core->tx_chs[port_id].list);
  1092. } else {
  1093. if (enable)
  1094. dev_dbg(codec->dev, "%s: TX%u port is used by\n"
  1095. "this virtual port\n",
  1096. __func__, port_id);
  1097. else
  1098. dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
  1099. "this virtual port\n",
  1100. __func__, port_id);
  1101. /* avoid update power function */
  1102. mutex_unlock(&tavil_p->codec_mutex);
  1103. return 0;
  1104. }
  1105. break;
  1106. case AIF4_MAD_TX:
  1107. break;
  1108. default:
  1109. dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
  1110. mutex_unlock(&tavil_p->codec_mutex);
  1111. return -EINVAL;
  1112. }
  1113. dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
  1114. __func__, widget->name, widget->sname, tavil_p->tx_port_value,
  1115. widget->shift);
  1116. mutex_unlock(&tavil_p->codec_mutex);
  1117. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1118. return 0;
  1119. }
  1120. static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
  1121. struct snd_ctl_elem_value *ucontrol)
  1122. {
  1123. struct snd_soc_dapm_widget_list *wlist =
  1124. dapm_kcontrol_get_wlist(kcontrol);
  1125. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  1126. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1127. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1128. ucontrol->value.enumerated.item[0] =
  1129. tavil_p->rx_port_value[widget->shift];
  1130. return 0;
  1131. }
  1132. static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
  1133. struct snd_ctl_elem_value *ucontrol)
  1134. {
  1135. struct snd_soc_dapm_widget_list *wlist =
  1136. dapm_kcontrol_get_wlist(kcontrol);
  1137. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  1138. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1139. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1140. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  1141. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1142. struct snd_soc_dapm_update *update = NULL;
  1143. unsigned int rx_port_value;
  1144. u32 port_id = widget->shift;
  1145. tavil_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
  1146. rx_port_value = tavil_p->rx_port_value[port_id];
  1147. mutex_lock(&tavil_p->codec_mutex);
  1148. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  1149. __func__, widget->name, ucontrol->id.name,
  1150. rx_port_value, widget->shift,
  1151. ucontrol->value.integer.value[0]);
  1152. /* value need to match the Virtual port and AIF number */
  1153. switch (rx_port_value) {
  1154. case 0:
  1155. list_del_init(&core->rx_chs[port_id].list);
  1156. break;
  1157. case 1:
  1158. if (wcd9xxx_rx_vport_validation(port_id +
  1159. WCD934X_RX_PORT_START_NUMBER,
  1160. &tavil_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
  1161. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1162. __func__, port_id);
  1163. goto rtn;
  1164. }
  1165. list_add_tail(&core->rx_chs[port_id].list,
  1166. &tavil_p->dai[AIF1_PB].wcd9xxx_ch_list);
  1167. break;
  1168. case 2:
  1169. if (wcd9xxx_rx_vport_validation(port_id +
  1170. WCD934X_RX_PORT_START_NUMBER,
  1171. &tavil_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
  1172. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1173. __func__, port_id);
  1174. goto rtn;
  1175. }
  1176. list_add_tail(&core->rx_chs[port_id].list,
  1177. &tavil_p->dai[AIF2_PB].wcd9xxx_ch_list);
  1178. break;
  1179. case 3:
  1180. if (wcd9xxx_rx_vport_validation(port_id +
  1181. WCD934X_RX_PORT_START_NUMBER,
  1182. &tavil_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
  1183. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1184. __func__, port_id);
  1185. goto rtn;
  1186. }
  1187. list_add_tail(&core->rx_chs[port_id].list,
  1188. &tavil_p->dai[AIF3_PB].wcd9xxx_ch_list);
  1189. break;
  1190. case 4:
  1191. if (wcd9xxx_rx_vport_validation(port_id +
  1192. WCD934X_RX_PORT_START_NUMBER,
  1193. &tavil_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
  1194. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  1195. __func__, port_id);
  1196. goto rtn;
  1197. }
  1198. list_add_tail(&core->rx_chs[port_id].list,
  1199. &tavil_p->dai[AIF4_PB].wcd9xxx_ch_list);
  1200. break;
  1201. default:
  1202. dev_err(codec->dev, "Unknown AIF %d\n", rx_port_value);
  1203. goto err;
  1204. }
  1205. rtn:
  1206. mutex_unlock(&tavil_p->codec_mutex);
  1207. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1208. rx_port_value, e, update);
  1209. return 0;
  1210. err:
  1211. mutex_unlock(&tavil_p->codec_mutex);
  1212. return -EINVAL;
  1213. }
  1214. static void tavil_codec_enable_slim_port_intr(
  1215. struct wcd9xxx_codec_dai_data *dai,
  1216. struct snd_soc_codec *codec)
  1217. {
  1218. struct wcd9xxx_ch *ch;
  1219. int port_num = 0;
  1220. unsigned short reg = 0;
  1221. u8 val = 0;
  1222. struct tavil_priv *tavil_p;
  1223. if (!dai || !codec) {
  1224. pr_err("%s: Invalid params\n", __func__);
  1225. return;
  1226. }
  1227. tavil_p = snd_soc_codec_get_drvdata(codec);
  1228. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  1229. if (ch->port >= WCD934X_RX_PORT_START_NUMBER) {
  1230. port_num = ch->port - WCD934X_RX_PORT_START_NUMBER;
  1231. reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 + (port_num / 8);
  1232. val = wcd9xxx_interface_reg_read(tavil_p->wcd9xxx,
  1233. reg);
  1234. if (!(val & BYTE_BIT_MASK(port_num))) {
  1235. val |= BYTE_BIT_MASK(port_num);
  1236. wcd9xxx_interface_reg_write(
  1237. tavil_p->wcd9xxx, reg, val);
  1238. val = wcd9xxx_interface_reg_read(
  1239. tavil_p->wcd9xxx, reg);
  1240. }
  1241. } else {
  1242. port_num = ch->port;
  1243. reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
  1244. val = wcd9xxx_interface_reg_read(tavil_p->wcd9xxx,
  1245. reg);
  1246. if (!(val & BYTE_BIT_MASK(port_num))) {
  1247. val |= BYTE_BIT_MASK(port_num);
  1248. wcd9xxx_interface_reg_write(tavil_p->wcd9xxx,
  1249. reg, val);
  1250. val = wcd9xxx_interface_reg_read(
  1251. tavil_p->wcd9xxx, reg);
  1252. }
  1253. }
  1254. }
  1255. }
  1256. static int tavil_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
  1257. bool up)
  1258. {
  1259. int ret = 0;
  1260. struct wcd9xxx_ch *ch;
  1261. if (up) {
  1262. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  1263. ret = wcd9xxx_get_slave_port(ch->ch_num);
  1264. if (ret < 0) {
  1265. pr_err("%s: Invalid slave port ID: %d\n",
  1266. __func__, ret);
  1267. ret = -EINVAL;
  1268. } else {
  1269. set_bit(ret, &dai->ch_mask);
  1270. }
  1271. }
  1272. } else {
  1273. ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
  1274. msecs_to_jiffies(
  1275. WCD934X_SLIM_CLOSE_TIMEOUT));
  1276. if (!ret) {
  1277. pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
  1278. __func__, dai->ch_mask);
  1279. ret = -ETIMEDOUT;
  1280. } else {
  1281. ret = 0;
  1282. }
  1283. }
  1284. return ret;
  1285. }
  1286. static void tavil_codec_mute_dsd(struct snd_soc_codec *codec,
  1287. struct list_head *ch_list)
  1288. {
  1289. u8 dsd0_in;
  1290. u8 dsd1_in;
  1291. struct wcd9xxx_ch *ch;
  1292. /* Read DSD Input Ports */
  1293. dsd0_in = (snd_soc_read(codec, WCD934X_CDC_DSD0_CFG0) & 0x3C) >> 2;
  1294. dsd1_in = (snd_soc_read(codec, WCD934X_CDC_DSD1_CFG0) & 0x3C) >> 2;
  1295. if ((dsd0_in == 0) && (dsd1_in == 0))
  1296. return;
  1297. /*
  1298. * Check if the ports getting disabled are connected to DSD inputs.
  1299. * If connected, enable DSD mute to avoid DC entering into DSD Filter
  1300. */
  1301. list_for_each_entry(ch, ch_list, list) {
  1302. if (ch->port == (dsd0_in + WCD934X_RX_PORT_START_NUMBER - 1))
  1303. snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
  1304. 0x04, 0x04);
  1305. if (ch->port == (dsd1_in + WCD934X_RX_PORT_START_NUMBER - 1))
  1306. snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
  1307. 0x04, 0x04);
  1308. }
  1309. }
  1310. static int tavil_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
  1311. struct snd_kcontrol *kcontrol,
  1312. int event)
  1313. {
  1314. struct wcd9xxx *core;
  1315. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1316. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1317. int ret = 0;
  1318. struct wcd9xxx_codec_dai_data *dai;
  1319. struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
  1320. core = dev_get_drvdata(codec->dev->parent);
  1321. dev_dbg(codec->dev, "%s: event called! codec name %s num_dai %d\n"
  1322. "stream name %s event %d\n",
  1323. __func__, codec->component.name,
  1324. codec->component.num_dai, w->sname, event);
  1325. dai = &tavil_p->dai[w->shift];
  1326. dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
  1327. __func__, w->name, w->shift, event);
  1328. switch (event) {
  1329. case SND_SOC_DAPM_POST_PMU:
  1330. dai->bus_down_in_recovery = false;
  1331. tavil_codec_enable_slim_port_intr(dai, codec);
  1332. (void) tavil_codec_enable_slim_chmask(dai, true);
  1333. ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  1334. dai->rate, dai->bit_width,
  1335. &dai->grph);
  1336. break;
  1337. case SND_SOC_DAPM_POST_PMD:
  1338. if (dsd_conf)
  1339. tavil_codec_mute_dsd(codec, &dai->wcd9xxx_ch_list);
  1340. ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
  1341. dai->grph);
  1342. dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
  1343. __func__, ret);
  1344. if (!dai->bus_down_in_recovery)
  1345. ret = tavil_codec_enable_slim_chmask(dai, false);
  1346. else
  1347. dev_dbg(codec->dev,
  1348. "%s: bus in recovery skip enable slim_chmask",
  1349. __func__);
  1350. ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  1351. dai->grph);
  1352. break;
  1353. }
  1354. return ret;
  1355. }
  1356. static int tavil_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
  1357. struct snd_kcontrol *kcontrol,
  1358. int event)
  1359. {
  1360. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1361. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  1362. struct wcd9xxx_codec_dai_data *dai;
  1363. struct wcd9xxx *core;
  1364. int ret = 0;
  1365. dev_dbg(codec->dev,
  1366. "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
  1367. __func__, w->name, w->shift,
  1368. codec->component.num_dai, w->sname);
  1369. dai = &tavil_p->dai[w->shift];
  1370. core = dev_get_drvdata(codec->dev->parent);
  1371. switch (event) {
  1372. case SND_SOC_DAPM_POST_PMU:
  1373. dai->bus_down_in_recovery = false;
  1374. tavil_codec_enable_slim_port_intr(dai, codec);
  1375. (void) tavil_codec_enable_slim_chmask(dai, true);
  1376. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1377. dai->rate, dai->bit_width,
  1378. &dai->grph);
  1379. break;
  1380. case SND_SOC_DAPM_POST_PMD:
  1381. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1382. dai->grph);
  1383. if (!dai->bus_down_in_recovery)
  1384. ret = tavil_codec_enable_slim_chmask(dai, false);
  1385. if (ret < 0) {
  1386. ret = wcd9xxx_disconnect_port(core,
  1387. &dai->wcd9xxx_ch_list,
  1388. dai->grph);
  1389. dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
  1390. __func__, ret);
  1391. }
  1392. break;
  1393. }
  1394. return ret;
  1395. }
  1396. static int tavil_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
  1397. struct snd_kcontrol *kcontrol,
  1398. int event)
  1399. {
  1400. struct wcd9xxx *core = NULL;
  1401. struct snd_soc_codec *codec = NULL;
  1402. struct tavil_priv *tavil_p = NULL;
  1403. int ret = 0;
  1404. struct wcd9xxx_codec_dai_data *dai = NULL;
  1405. codec = snd_soc_dapm_to_codec(w->dapm);
  1406. tavil_p = snd_soc_codec_get_drvdata(codec);
  1407. core = dev_get_drvdata(codec->dev->parent);
  1408. dev_dbg(codec->dev,
  1409. "%s: num_dai %d stream name %s w->name %s event %d shift %d\n",
  1410. __func__, codec->component.num_dai, w->sname,
  1411. w->name, event, w->shift);
  1412. if (w->shift != AIF4_VIFEED) {
  1413. pr_err("%s Error in enabling the tx path\n", __func__);
  1414. ret = -EINVAL;
  1415. goto done;
  1416. }
  1417. dai = &tavil_p->dai[w->shift];
  1418. switch (event) {
  1419. case SND_SOC_DAPM_POST_PMU:
  1420. if (test_bit(VI_SENSE_1, &tavil_p->status_mask)) {
  1421. dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
  1422. /* Enable V&I sensing */
  1423. snd_soc_update_bits(codec,
  1424. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  1425. snd_soc_update_bits(codec,
  1426. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  1427. 0x20);
  1428. snd_soc_update_bits(codec,
  1429. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
  1430. snd_soc_update_bits(codec,
  1431. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
  1432. 0x00);
  1433. snd_soc_update_bits(codec,
  1434. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
  1435. snd_soc_update_bits(codec,
  1436. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  1437. 0x10);
  1438. snd_soc_update_bits(codec,
  1439. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
  1440. snd_soc_update_bits(codec,
  1441. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  1442. 0x00);
  1443. }
  1444. if (test_bit(VI_SENSE_2, &tavil_p->status_mask)) {
  1445. pr_debug("%s: spkr2 enabled\n", __func__);
  1446. /* Enable V&I sensing */
  1447. snd_soc_update_bits(codec,
  1448. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  1449. 0x20);
  1450. snd_soc_update_bits(codec,
  1451. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  1452. 0x20);
  1453. snd_soc_update_bits(codec,
  1454. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
  1455. 0x00);
  1456. snd_soc_update_bits(codec,
  1457. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
  1458. 0x00);
  1459. snd_soc_update_bits(codec,
  1460. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  1461. 0x10);
  1462. snd_soc_update_bits(codec,
  1463. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  1464. 0x10);
  1465. snd_soc_update_bits(codec,
  1466. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  1467. 0x00);
  1468. snd_soc_update_bits(codec,
  1469. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  1470. 0x00);
  1471. }
  1472. dai->bus_down_in_recovery = false;
  1473. tavil_codec_enable_slim_port_intr(dai, codec);
  1474. (void) tavil_codec_enable_slim_chmask(dai, true);
  1475. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1476. dai->rate, dai->bit_width,
  1477. &dai->grph);
  1478. break;
  1479. case SND_SOC_DAPM_POST_PMD:
  1480. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  1481. dai->grph);
  1482. if (ret)
  1483. dev_err(codec->dev, "%s error in close_slim_sch_tx %d\n",
  1484. __func__, ret);
  1485. if (!dai->bus_down_in_recovery)
  1486. ret = tavil_codec_enable_slim_chmask(dai, false);
  1487. if (ret < 0) {
  1488. ret = wcd9xxx_disconnect_port(core,
  1489. &dai->wcd9xxx_ch_list,
  1490. dai->grph);
  1491. dev_dbg(codec->dev, "%s: Disconnect TX port, ret = %d\n",
  1492. __func__, ret);
  1493. }
  1494. if (test_bit(VI_SENSE_1, &tavil_p->status_mask)) {
  1495. /* Disable V&I sensing */
  1496. dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
  1497. snd_soc_update_bits(codec,
  1498. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  1499. snd_soc_update_bits(codec,
  1500. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  1501. 0x20);
  1502. snd_soc_update_bits(codec,
  1503. WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
  1504. snd_soc_update_bits(codec,
  1505. WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  1506. 0x00);
  1507. }
  1508. if (test_bit(VI_SENSE_2, &tavil_p->status_mask)) {
  1509. /* Disable V&I sensing */
  1510. dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
  1511. snd_soc_update_bits(codec,
  1512. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  1513. 0x20);
  1514. snd_soc_update_bits(codec,
  1515. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  1516. 0x20);
  1517. snd_soc_update_bits(codec,
  1518. WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  1519. 0x00);
  1520. snd_soc_update_bits(codec,
  1521. WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  1522. 0x00);
  1523. }
  1524. break;
  1525. }
  1526. done:
  1527. return ret;
  1528. }
  1529. static int tavil_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
  1530. struct snd_kcontrol *kcontrol, int event)
  1531. {
  1532. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1533. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1534. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1535. switch (event) {
  1536. case SND_SOC_DAPM_PRE_PMU:
  1537. tavil->rx_bias_count++;
  1538. if (tavil->rx_bias_count == 1) {
  1539. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1540. 0x01, 0x01);
  1541. }
  1542. break;
  1543. case SND_SOC_DAPM_POST_PMD:
  1544. tavil->rx_bias_count--;
  1545. if (!tavil->rx_bias_count)
  1546. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1547. 0x01, 0x00);
  1548. break;
  1549. };
  1550. dev_dbg(codec->dev, "%s: Current RX BIAS user count: %d\n", __func__,
  1551. tavil->rx_bias_count);
  1552. return 0;
  1553. }
  1554. static void tavil_spk_anc_update_callback(struct work_struct *work)
  1555. {
  1556. struct spk_anc_work *spk_anc_dwork;
  1557. struct tavil_priv *tavil;
  1558. struct delayed_work *delayed_work;
  1559. struct snd_soc_codec *codec;
  1560. delayed_work = to_delayed_work(work);
  1561. spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
  1562. tavil = spk_anc_dwork->tavil;
  1563. codec = tavil->codec;
  1564. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_CFG0, 0x10, 0x10);
  1565. }
  1566. static int tavil_codec_enable_spkr_anc(struct snd_soc_dapm_widget *w,
  1567. struct snd_kcontrol *kcontrol,
  1568. int event)
  1569. {
  1570. int ret = 0;
  1571. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1572. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1573. if (!tavil->anc_func)
  1574. return 0;
  1575. dev_dbg(codec->dev, "%s: w: %s event: %d anc: %d\n", __func__,
  1576. w->name, event, tavil->anc_func);
  1577. switch (event) {
  1578. case SND_SOC_DAPM_PRE_PMU:
  1579. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1580. schedule_delayed_work(&tavil->spk_anc_dwork.dwork,
  1581. msecs_to_jiffies(spk_anc_en_delay));
  1582. break;
  1583. case SND_SOC_DAPM_POST_PMD:
  1584. cancel_delayed_work_sync(&tavil->spk_anc_dwork.dwork);
  1585. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_CFG0,
  1586. 0x10, 0x00);
  1587. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1588. break;
  1589. }
  1590. return ret;
  1591. }
  1592. static int tavil_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1593. struct snd_kcontrol *kcontrol,
  1594. int event)
  1595. {
  1596. int ret = 0;
  1597. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1598. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1599. switch (event) {
  1600. case SND_SOC_DAPM_POST_PMU:
  1601. /*
  1602. * 5ms sleep is required after PA is enabled as per
  1603. * HW requirement
  1604. */
  1605. usleep_range(5000, 5500);
  1606. snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CTL,
  1607. 0x10, 0x00);
  1608. /* Remove mix path mute if it is enabled */
  1609. if ((snd_soc_read(codec, WCD934X_CDC_RX0_RX_PATH_MIX_CTL)) &
  1610. 0x10)
  1611. snd_soc_update_bits(codec,
  1612. WCD934X_CDC_RX0_RX_PATH_MIX_CTL,
  1613. 0x10, 0x00);
  1614. break;
  1615. case SND_SOC_DAPM_POST_PMD:
  1616. /*
  1617. * 5ms sleep is required after PA is disabled as per
  1618. * HW requirement
  1619. */
  1620. usleep_range(5000, 5500);
  1621. if (!(strcmp(w->name, "ANC EAR PA"))) {
  1622. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1623. snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CFG0,
  1624. 0x10, 0x00);
  1625. }
  1626. break;
  1627. };
  1628. return ret;
  1629. }
  1630. static void tavil_codec_override(struct snd_soc_codec *codec, int mode,
  1631. int event)
  1632. {
  1633. if (mode == CLS_AB || mode == CLS_AB_HIFI) {
  1634. switch (event) {
  1635. case SND_SOC_DAPM_PRE_PMU:
  1636. case SND_SOC_DAPM_POST_PMU:
  1637. snd_soc_update_bits(codec,
  1638. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
  1639. break;
  1640. case SND_SOC_DAPM_POST_PMD:
  1641. snd_soc_update_bits(codec,
  1642. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
  1643. break;
  1644. }
  1645. }
  1646. }
  1647. static void tavil_codec_clear_anc_tx_hold(struct tavil_priv *tavil)
  1648. {
  1649. if (test_and_clear_bit(ANC_MIC_AMIC1, &tavil->status_mask))
  1650. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC1, false);
  1651. if (test_and_clear_bit(ANC_MIC_AMIC2, &tavil->status_mask))
  1652. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC2, false);
  1653. if (test_and_clear_bit(ANC_MIC_AMIC3, &tavil->status_mask))
  1654. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC3, false);
  1655. if (test_and_clear_bit(ANC_MIC_AMIC4, &tavil->status_mask))
  1656. tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC4, false);
  1657. }
  1658. static int tavil_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1659. struct snd_kcontrol *kcontrol,
  1660. int event)
  1661. {
  1662. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1663. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1664. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  1665. int ret = 0;
  1666. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1667. switch (event) {
  1668. case SND_SOC_DAPM_PRE_PMU:
  1669. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  1670. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  1671. 0x06, (0x03 << 1));
  1672. if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
  1673. (test_bit(HPH_PA_DELAY, &tavil->status_mask)))
  1674. snd_soc_update_bits(codec, WCD934X_ANA_HPH, 0xC0, 0xC0);
  1675. set_bit(HPH_PA_DELAY, &tavil->status_mask);
  1676. if (dsd_conf &&
  1677. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01)) {
  1678. /* Set regulator mode to AB if DSD is enabled */
  1679. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1680. 0x02, 0x02);
  1681. }
  1682. break;
  1683. case SND_SOC_DAPM_POST_PMU:
  1684. if ((!(strcmp(w->name, "ANC HPHR PA")))) {
  1685. if ((snd_soc_read(codec, WCD934X_ANA_HPH) & 0xC0)
  1686. != 0xC0)
  1687. /*
  1688. * If PA_EN is not set (potentially in ANC case)
  1689. * then do nothing for POST_PMU and let left
  1690. * channel handle everything.
  1691. */
  1692. break;
  1693. }
  1694. /*
  1695. * 7ms sleep is required after PA is enabled as per
  1696. * HW requirement. If compander is disabled, then
  1697. * 20ms delay is needed.
  1698. */
  1699. if (test_bit(HPH_PA_DELAY, &tavil->status_mask)) {
  1700. if (!tavil->comp_enabled[COMPANDER_2])
  1701. usleep_range(20000, 20100);
  1702. else
  1703. usleep_range(7000, 7100);
  1704. clear_bit(HPH_PA_DELAY, &tavil->status_mask);
  1705. }
  1706. if (tavil->anc_func) {
  1707. /* Clear Tx FE HOLD if both PAs are enabled */
  1708. if ((snd_soc_read(tavil->codec, WCD934X_ANA_HPH) &
  1709. 0xC0) == 0xC0)
  1710. tavil_codec_clear_anc_tx_hold(tavil);
  1711. }
  1712. snd_soc_update_bits(codec, WCD934X_HPH_R_TEST, 0x01, 0x01);
  1713. /* Remove mute */
  1714. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
  1715. 0x10, 0x00);
  1716. /* Enable GM3 boost */
  1717. snd_soc_update_bits(codec, WCD934X_HPH_CNP_WG_CTL,
  1718. 0x80, 0x80);
  1719. /* Enable AutoChop timer at the end of power up */
  1720. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  1721. 0x02, 0x02);
  1722. /* Remove mix path mute if it is enabled */
  1723. if ((snd_soc_read(codec, WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) &
  1724. 0x10)
  1725. snd_soc_update_bits(codec,
  1726. WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
  1727. 0x10, 0x00);
  1728. if (dsd_conf &&
  1729. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  1730. snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
  1731. 0x04, 0x00);
  1732. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  1733. pr_debug("%s:Do everything needed for left channel\n",
  1734. __func__);
  1735. /* Do everything needed for left channel */
  1736. snd_soc_update_bits(codec, WCD934X_HPH_L_TEST,
  1737. 0x01, 0x01);
  1738. /* Remove mute */
  1739. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
  1740. 0x10, 0x00);
  1741. /* Remove mix path mute if it is enabled */
  1742. if ((snd_soc_read(codec,
  1743. WCD934X_CDC_RX1_RX_PATH_MIX_CTL)) &
  1744. 0x10)
  1745. snd_soc_update_bits(codec,
  1746. WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
  1747. 0x10, 0x00);
  1748. if (dsd_conf && (snd_soc_read(codec,
  1749. WCD934X_CDC_DSD0_PATH_CTL) &
  1750. 0x01))
  1751. snd_soc_update_bits(codec,
  1752. WCD934X_CDC_DSD0_CFG2,
  1753. 0x04, 0x00);
  1754. /* Remove ANC Rx from reset */
  1755. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1756. }
  1757. tavil_codec_override(codec, tavil->hph_mode, event);
  1758. break;
  1759. case SND_SOC_DAPM_PRE_PMD:
  1760. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  1761. WCD_EVENT_PRE_HPHR_PA_OFF,
  1762. &tavil->mbhc->wcd_mbhc);
  1763. /* Enable DSD Mute before PA disable */
  1764. if (dsd_conf &&
  1765. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  1766. snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
  1767. 0x04, 0x04);
  1768. snd_soc_update_bits(codec, WCD934X_HPH_R_TEST, 0x01, 0x00);
  1769. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
  1770. 0x10, 0x10);
  1771. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
  1772. 0x10, 0x10);
  1773. if (!(strcmp(w->name, "ANC HPHR PA")))
  1774. snd_soc_update_bits(codec, WCD934X_ANA_HPH, 0x40, 0x00);
  1775. break;
  1776. case SND_SOC_DAPM_POST_PMD:
  1777. /*
  1778. * 5ms sleep is required after PA disable. If compander is
  1779. * disabled, then 20ms delay is needed after PA disable.
  1780. */
  1781. if (!tavil->comp_enabled[COMPANDER_2])
  1782. usleep_range(20000, 20100);
  1783. else
  1784. usleep_range(5000, 5100);
  1785. tavil_codec_override(codec, tavil->hph_mode, event);
  1786. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  1787. WCD_EVENT_POST_HPHR_PA_OFF,
  1788. &tavil->mbhc->wcd_mbhc);
  1789. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  1790. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  1791. 0x06, 0x0);
  1792. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  1793. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1794. snd_soc_update_bits(codec,
  1795. WCD934X_CDC_RX2_RX_PATH_CFG0,
  1796. 0x10, 0x00);
  1797. }
  1798. break;
  1799. };
  1800. return ret;
  1801. }
  1802. static int tavil_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1803. struct snd_kcontrol *kcontrol,
  1804. int event)
  1805. {
  1806. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1807. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1808. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  1809. int ret = 0;
  1810. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1811. switch (event) {
  1812. case SND_SOC_DAPM_PRE_PMU:
  1813. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  1814. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  1815. 0x06, (0x03 << 1));
  1816. if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
  1817. (test_bit(HPH_PA_DELAY, &tavil->status_mask)))
  1818. snd_soc_update_bits(codec, WCD934X_ANA_HPH,
  1819. 0xC0, 0xC0);
  1820. set_bit(HPH_PA_DELAY, &tavil->status_mask);
  1821. if (dsd_conf &&
  1822. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01)) {
  1823. /* Set regulator mode to AB if DSD is enabled */
  1824. snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
  1825. 0x02, 0x02);
  1826. }
  1827. break;
  1828. case SND_SOC_DAPM_POST_PMU:
  1829. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  1830. if ((snd_soc_read(codec, WCD934X_ANA_HPH) & 0xC0)
  1831. != 0xC0)
  1832. /*
  1833. * If PA_EN is not set (potentially in ANC
  1834. * case) then do nothing for POST_PMU and
  1835. * let right channel handle everything.
  1836. */
  1837. break;
  1838. }
  1839. /*
  1840. * 7ms sleep is required after PA is enabled as per
  1841. * HW requirement. If compander is disabled, then
  1842. * 20ms delay is needed.
  1843. */
  1844. if (test_bit(HPH_PA_DELAY, &tavil->status_mask)) {
  1845. if (!tavil->comp_enabled[COMPANDER_1])
  1846. usleep_range(20000, 20100);
  1847. else
  1848. usleep_range(7000, 7100);
  1849. clear_bit(HPH_PA_DELAY, &tavil->status_mask);
  1850. }
  1851. if (tavil->anc_func) {
  1852. /* Clear Tx FE HOLD if both PAs are enabled */
  1853. if ((snd_soc_read(tavil->codec, WCD934X_ANA_HPH) &
  1854. 0xC0) == 0xC0)
  1855. tavil_codec_clear_anc_tx_hold(tavil);
  1856. }
  1857. snd_soc_update_bits(codec, WCD934X_HPH_L_TEST, 0x01, 0x01);
  1858. /* Remove Mute on primary path */
  1859. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
  1860. 0x10, 0x00);
  1861. /* Enable GM3 boost */
  1862. snd_soc_update_bits(codec, WCD934X_HPH_CNP_WG_CTL,
  1863. 0x80, 0x80);
  1864. /* Enable AutoChop timer at the end of power up */
  1865. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  1866. 0x02, 0x02);
  1867. /* Remove mix path mute if it is enabled */
  1868. if ((snd_soc_read(codec, WCD934X_CDC_RX1_RX_PATH_MIX_CTL)) &
  1869. 0x10)
  1870. snd_soc_update_bits(codec,
  1871. WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
  1872. 0x10, 0x00);
  1873. if (dsd_conf &&
  1874. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
  1875. snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
  1876. 0x04, 0x00);
  1877. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  1878. pr_debug("%s:Do everything needed for right channel\n",
  1879. __func__);
  1880. /* Do everything needed for right channel */
  1881. snd_soc_update_bits(codec, WCD934X_HPH_R_TEST,
  1882. 0x01, 0x01);
  1883. /* Remove mute */
  1884. snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
  1885. 0x10, 0x00);
  1886. /* Remove mix path mute if it is enabled */
  1887. if ((snd_soc_read(codec,
  1888. WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) &
  1889. 0x10)
  1890. snd_soc_update_bits(codec,
  1891. WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
  1892. 0x10, 0x00);
  1893. if (dsd_conf && (snd_soc_read(codec,
  1894. WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  1895. snd_soc_update_bits(codec,
  1896. WCD934X_CDC_DSD1_CFG2,
  1897. 0x04, 0x00);
  1898. /* Remove ANC Rx from reset */
  1899. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1900. }
  1901. tavil_codec_override(codec, tavil->hph_mode, event);
  1902. break;
  1903. case SND_SOC_DAPM_PRE_PMD:
  1904. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  1905. WCD_EVENT_PRE_HPHL_PA_OFF,
  1906. &tavil->mbhc->wcd_mbhc);
  1907. /* Enable DSD Mute before PA disable */
  1908. if (dsd_conf &&
  1909. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
  1910. snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
  1911. 0x04, 0x04);
  1912. snd_soc_update_bits(codec, WCD934X_HPH_L_TEST, 0x01, 0x00);
  1913. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
  1914. 0x10, 0x10);
  1915. snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
  1916. 0x10, 0x10);
  1917. if (!(strcmp(w->name, "ANC HPHL PA")))
  1918. snd_soc_update_bits(codec, WCD934X_ANA_HPH,
  1919. 0x80, 0x00);
  1920. break;
  1921. case SND_SOC_DAPM_POST_PMD:
  1922. /*
  1923. * 5ms sleep is required after PA disable. If compander is
  1924. * disabled, then 20ms delay is needed after PA disable.
  1925. */
  1926. if (!tavil->comp_enabled[COMPANDER_1])
  1927. usleep_range(20000, 20100);
  1928. else
  1929. usleep_range(5000, 5100);
  1930. tavil_codec_override(codec, tavil->hph_mode, event);
  1931. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  1932. WCD_EVENT_POST_HPHL_PA_OFF,
  1933. &tavil->mbhc->wcd_mbhc);
  1934. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  1935. snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
  1936. 0x06, 0x0);
  1937. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  1938. ret = tavil_codec_enable_anc(w, kcontrol, event);
  1939. snd_soc_update_bits(codec,
  1940. WCD934X_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
  1941. }
  1942. break;
  1943. };
  1944. return ret;
  1945. }
  1946. static int tavil_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
  1947. struct snd_kcontrol *kcontrol,
  1948. int event)
  1949. {
  1950. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1951. u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
  1952. u16 dsd_mute_reg = 0, dsd_clk_reg = 0;
  1953. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  1954. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  1955. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1956. if (w->reg == WCD934X_ANA_LO_1_2) {
  1957. if (w->shift == 7) {
  1958. lineout_vol_reg = WCD934X_CDC_RX3_RX_PATH_CTL;
  1959. lineout_mix_vol_reg = WCD934X_CDC_RX3_RX_PATH_MIX_CTL;
  1960. dsd_mute_reg = WCD934X_CDC_DSD0_CFG2;
  1961. dsd_clk_reg = WCD934X_CDC_DSD0_PATH_CTL;
  1962. } else if (w->shift == 6) {
  1963. lineout_vol_reg = WCD934X_CDC_RX4_RX_PATH_CTL;
  1964. lineout_mix_vol_reg = WCD934X_CDC_RX4_RX_PATH_MIX_CTL;
  1965. dsd_mute_reg = WCD934X_CDC_DSD1_CFG2;
  1966. dsd_clk_reg = WCD934X_CDC_DSD1_PATH_CTL;
  1967. }
  1968. } else {
  1969. dev_err(codec->dev, "%s: Error enabling lineout PA\n",
  1970. __func__);
  1971. return -EINVAL;
  1972. }
  1973. switch (event) {
  1974. case SND_SOC_DAPM_PRE_PMU:
  1975. tavil_codec_override(codec, CLS_AB, event);
  1976. break;
  1977. case SND_SOC_DAPM_POST_PMU:
  1978. /*
  1979. * 5ms sleep is required after PA is enabled as per
  1980. * HW requirement
  1981. */
  1982. usleep_range(5000, 5500);
  1983. snd_soc_update_bits(codec, lineout_vol_reg,
  1984. 0x10, 0x00);
  1985. /* Remove mix path mute if it is enabled */
  1986. if ((snd_soc_read(codec, lineout_mix_vol_reg)) & 0x10)
  1987. snd_soc_update_bits(codec,
  1988. lineout_mix_vol_reg,
  1989. 0x10, 0x00);
  1990. if (dsd_conf && (snd_soc_read(codec, dsd_clk_reg) & 0x01))
  1991. snd_soc_update_bits(codec, dsd_mute_reg, 0x04, 0x00);
  1992. break;
  1993. case SND_SOC_DAPM_PRE_PMD:
  1994. if (dsd_conf && (snd_soc_read(codec, dsd_clk_reg) & 0x01))
  1995. snd_soc_update_bits(codec, dsd_mute_reg, 0x04, 0x04);
  1996. break;
  1997. case SND_SOC_DAPM_POST_PMD:
  1998. /*
  1999. * 5ms sleep is required after PA is disabled as per
  2000. * HW requirement
  2001. */
  2002. usleep_range(5000, 5500);
  2003. tavil_codec_override(codec, CLS_AB, event);
  2004. default:
  2005. break;
  2006. };
  2007. return 0;
  2008. }
  2009. static int tavil_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  2010. struct snd_kcontrol *kcontrol,
  2011. int event)
  2012. {
  2013. int ret = 0;
  2014. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2015. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2016. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2017. switch (event) {
  2018. case SND_SOC_DAPM_PRE_PMU:
  2019. /* Disable AutoChop timer during power up */
  2020. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2021. 0x02, 0x00);
  2022. if (tavil->anc_func)
  2023. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2024. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2025. WCD_CLSH_EVENT_PRE_DAC,
  2026. WCD_CLSH_STATE_EAR,
  2027. CLS_H_NORMAL);
  2028. if (tavil->anc_func)
  2029. snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CFG0,
  2030. 0x10, 0x10);
  2031. break;
  2032. case SND_SOC_DAPM_POST_PMD:
  2033. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2034. WCD_CLSH_EVENT_POST_PA,
  2035. WCD_CLSH_STATE_EAR,
  2036. CLS_H_NORMAL);
  2037. break;
  2038. default:
  2039. break;
  2040. };
  2041. return ret;
  2042. }
  2043. static int tavil_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  2044. struct snd_kcontrol *kcontrol,
  2045. int event)
  2046. {
  2047. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2048. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2049. int hph_mode = tavil->hph_mode;
  2050. u8 dem_inp;
  2051. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  2052. int ret = 0;
  2053. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  2054. w->name, event, hph_mode);
  2055. switch (event) {
  2056. case SND_SOC_DAPM_PRE_PMU:
  2057. if (tavil->anc_func) {
  2058. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2059. /* 40 msec delay is needed to avoid click and pop */
  2060. msleep(40);
  2061. }
  2062. /* Read DEM INP Select */
  2063. dem_inp = snd_soc_read(codec, WCD934X_CDC_RX2_RX_PATH_SEC0) &
  2064. 0x03;
  2065. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  2066. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  2067. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  2068. __func__, hph_mode);
  2069. return -EINVAL;
  2070. }
  2071. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2072. /* Ripple freq control enable */
  2073. snd_soc_update_bits(codec,
  2074. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2075. 0x01, 0x01);
  2076. /* Disable AutoChop timer during power up */
  2077. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2078. 0x02, 0x00);
  2079. /* Set RDAC gain */
  2080. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2081. snd_soc_update_bits(codec,
  2082. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2083. 0xF0, 0x40);
  2084. if (dsd_conf &&
  2085. (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
  2086. hph_mode = CLS_H_HIFI;
  2087. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2088. WCD_CLSH_EVENT_PRE_DAC,
  2089. WCD_CLSH_STATE_HPHR,
  2090. hph_mode);
  2091. if (tavil->anc_func)
  2092. snd_soc_update_bits(codec,
  2093. WCD934X_CDC_RX2_RX_PATH_CFG0,
  2094. 0x10, 0x10);
  2095. break;
  2096. case SND_SOC_DAPM_POST_PMD:
  2097. /* 1000us required as per HW requirement */
  2098. usleep_range(1000, 1100);
  2099. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2100. WCD_CLSH_EVENT_POST_PA,
  2101. WCD_CLSH_STATE_HPHR,
  2102. hph_mode);
  2103. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2104. /* Ripple freq control disable */
  2105. snd_soc_update_bits(codec,
  2106. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2107. 0x01, 0x0);
  2108. /* Re-set RDAC gain */
  2109. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2110. snd_soc_update_bits(codec,
  2111. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2112. 0xF0, 0x0);
  2113. break;
  2114. default:
  2115. break;
  2116. };
  2117. return 0;
  2118. }
  2119. static int tavil_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  2120. struct snd_kcontrol *kcontrol,
  2121. int event)
  2122. {
  2123. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2124. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2125. int hph_mode = tavil->hph_mode;
  2126. u8 dem_inp;
  2127. int ret = 0;
  2128. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  2129. uint32_t impedl = 0, impedr = 0;
  2130. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  2131. w->name, event, hph_mode);
  2132. switch (event) {
  2133. case SND_SOC_DAPM_PRE_PMU:
  2134. if (tavil->anc_func) {
  2135. ret = tavil_codec_enable_anc(w, kcontrol, event);
  2136. /* 40 msec delay is needed to avoid click and pop */
  2137. msleep(40);
  2138. }
  2139. /* Read DEM INP Select */
  2140. dem_inp = snd_soc_read(codec, WCD934X_CDC_RX1_RX_PATH_SEC0) &
  2141. 0x03;
  2142. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  2143. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  2144. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  2145. __func__, hph_mode);
  2146. return -EINVAL;
  2147. }
  2148. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2149. /* Ripple freq control enable */
  2150. snd_soc_update_bits(codec,
  2151. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2152. 0x01, 0x01);
  2153. /* Disable AutoChop timer during power up */
  2154. snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
  2155. 0x02, 0x00);
  2156. /* Set RDAC gain */
  2157. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2158. snd_soc_update_bits(codec,
  2159. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2160. 0xF0, 0x40);
  2161. if (dsd_conf &&
  2162. (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
  2163. hph_mode = CLS_H_HIFI;
  2164. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2165. WCD_CLSH_EVENT_PRE_DAC,
  2166. WCD_CLSH_STATE_HPHL,
  2167. hph_mode);
  2168. if (tavil->anc_func)
  2169. snd_soc_update_bits(codec,
  2170. WCD934X_CDC_RX1_RX_PATH_CFG0,
  2171. 0x10, 0x10);
  2172. ret = tavil_mbhc_get_impedance(tavil->mbhc,
  2173. &impedl, &impedr);
  2174. if (!ret) {
  2175. wcd_clsh_imped_config(codec, impedl, false);
  2176. set_bit(CLSH_Z_CONFIG, &tavil->status_mask);
  2177. } else {
  2178. dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
  2179. __func__, ret);
  2180. ret = 0;
  2181. }
  2182. break;
  2183. case SND_SOC_DAPM_POST_PMD:
  2184. /* 1000us required as per HW requirement */
  2185. usleep_range(1000, 1100);
  2186. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2187. WCD_CLSH_EVENT_POST_PA,
  2188. WCD_CLSH_STATE_HPHL,
  2189. hph_mode);
  2190. if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
  2191. /* Ripple freq control disable */
  2192. snd_soc_update_bits(codec,
  2193. WCD934X_SIDO_NEW_VOUT_D_FREQ2,
  2194. 0x01, 0x0);
  2195. /* Re-set RDAC gain */
  2196. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  2197. snd_soc_update_bits(codec,
  2198. WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  2199. 0xF0, 0x0);
  2200. if (test_bit(CLSH_Z_CONFIG, &tavil->status_mask)) {
  2201. wcd_clsh_imped_config(codec, impedl, true);
  2202. clear_bit(CLSH_Z_CONFIG, &tavil->status_mask);
  2203. }
  2204. break;
  2205. default:
  2206. break;
  2207. };
  2208. return ret;
  2209. }
  2210. static int tavil_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
  2211. struct snd_kcontrol *kcontrol,
  2212. int event)
  2213. {
  2214. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2215. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2216. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2217. switch (event) {
  2218. case SND_SOC_DAPM_PRE_PMU:
  2219. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2220. WCD_CLSH_EVENT_PRE_DAC,
  2221. WCD_CLSH_STATE_LO,
  2222. CLS_AB);
  2223. break;
  2224. case SND_SOC_DAPM_POST_PMD:
  2225. wcd_clsh_fsm(codec, &tavil->clsh_d,
  2226. WCD_CLSH_EVENT_POST_PA,
  2227. WCD_CLSH_STATE_LO,
  2228. CLS_AB);
  2229. break;
  2230. }
  2231. return 0;
  2232. }
  2233. static int tavil_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
  2234. struct snd_kcontrol *kcontrol,
  2235. int event)
  2236. {
  2237. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2238. u16 boost_path_ctl, boost_path_cfg1;
  2239. u16 reg, reg_mix;
  2240. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2241. if (!strcmp(w->name, "RX INT7 CHAIN")) {
  2242. boost_path_ctl = WCD934X_CDC_BOOST0_BOOST_PATH_CTL;
  2243. boost_path_cfg1 = WCD934X_CDC_RX7_RX_PATH_CFG1;
  2244. reg = WCD934X_CDC_RX7_RX_PATH_CTL;
  2245. reg_mix = WCD934X_CDC_RX7_RX_PATH_MIX_CTL;
  2246. } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
  2247. boost_path_ctl = WCD934X_CDC_BOOST1_BOOST_PATH_CTL;
  2248. boost_path_cfg1 = WCD934X_CDC_RX8_RX_PATH_CFG1;
  2249. reg = WCD934X_CDC_RX8_RX_PATH_CTL;
  2250. reg_mix = WCD934X_CDC_RX8_RX_PATH_MIX_CTL;
  2251. } else {
  2252. dev_err(codec->dev, "%s: unknown widget: %s\n",
  2253. __func__, w->name);
  2254. return -EINVAL;
  2255. }
  2256. switch (event) {
  2257. case SND_SOC_DAPM_PRE_PMU:
  2258. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  2259. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  2260. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  2261. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  2262. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  2263. break;
  2264. case SND_SOC_DAPM_POST_PMD:
  2265. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  2266. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  2267. break;
  2268. };
  2269. return 0;
  2270. }
  2271. static int __tavil_codec_enable_swr(struct snd_soc_dapm_widget *w, int event)
  2272. {
  2273. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2274. struct tavil_priv *tavil;
  2275. int ch_cnt = 0;
  2276. tavil = snd_soc_codec_get_drvdata(codec);
  2277. switch (event) {
  2278. case SND_SOC_DAPM_PRE_PMU:
  2279. if (((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) ||
  2280. (strnstr(w->name, "INT7 MIX2",
  2281. sizeof("RX INT7 MIX2")))))
  2282. tavil->swr.rx_7_count++;
  2283. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  2284. !tavil->swr.rx_8_count)
  2285. tavil->swr.rx_8_count++;
  2286. ch_cnt = !!(tavil->swr.rx_7_count) + tavil->swr.rx_8_count;
  2287. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  2288. SWR_DEVICE_UP, NULL);
  2289. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  2290. SWR_SET_NUM_RX_CH, &ch_cnt);
  2291. break;
  2292. case SND_SOC_DAPM_POST_PMD:
  2293. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) ||
  2294. (strnstr(w->name, "INT7 MIX2",
  2295. sizeof("RX INT7 MIX2"))))
  2296. tavil->swr.rx_7_count--;
  2297. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  2298. tavil->swr.rx_8_count)
  2299. tavil->swr.rx_8_count--;
  2300. ch_cnt = !!(tavil->swr.rx_7_count) + tavil->swr.rx_8_count;
  2301. swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
  2302. SWR_SET_NUM_RX_CH, &ch_cnt);
  2303. break;
  2304. }
  2305. dev_dbg(tavil->dev, "%s: %s: current swr ch cnt: %d\n",
  2306. __func__, w->name, ch_cnt);
  2307. return 0;
  2308. }
  2309. static int tavil_codec_enable_swr(struct snd_soc_dapm_widget *w,
  2310. struct snd_kcontrol *kcontrol, int event)
  2311. {
  2312. return __tavil_codec_enable_swr(w, event);
  2313. }
  2314. static int tavil_codec_config_mad(struct snd_soc_codec *codec)
  2315. {
  2316. int ret = 0;
  2317. int idx;
  2318. const struct firmware *fw;
  2319. struct firmware_cal *hwdep_cal = NULL;
  2320. struct wcd_mad_audio_cal *mad_cal = NULL;
  2321. const void *data;
  2322. const char *filename = WCD934X_MAD_AUDIO_FIRMWARE_PATH;
  2323. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2324. size_t cal_size;
  2325. hwdep_cal = wcdcal_get_fw_cal(tavil->fw_data, WCD9XXX_MAD_CAL);
  2326. if (hwdep_cal) {
  2327. data = hwdep_cal->data;
  2328. cal_size = hwdep_cal->size;
  2329. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  2330. __func__);
  2331. } else {
  2332. ret = request_firmware(&fw, filename, codec->dev);
  2333. if (ret || !fw) {
  2334. dev_err(codec->dev,
  2335. "%s: MAD firmware acquire failed, err = %d\n",
  2336. __func__, ret);
  2337. return -ENODEV;
  2338. }
  2339. data = fw->data;
  2340. cal_size = fw->size;
  2341. dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
  2342. __func__);
  2343. }
  2344. if (cal_size < sizeof(*mad_cal)) {
  2345. dev_err(codec->dev,
  2346. "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
  2347. __func__, cal_size, sizeof(*mad_cal));
  2348. ret = -ENOMEM;
  2349. goto done;
  2350. }
  2351. mad_cal = (struct wcd_mad_audio_cal *) (data);
  2352. if (!mad_cal) {
  2353. dev_err(codec->dev,
  2354. "%s: Invalid calibration data\n",
  2355. __func__);
  2356. ret = -EINVAL;
  2357. goto done;
  2358. }
  2359. snd_soc_write(codec, WCD934X_SOC_MAD_MAIN_CTL_2,
  2360. mad_cal->microphone_info.cycle_time);
  2361. snd_soc_update_bits(codec, WCD934X_SOC_MAD_MAIN_CTL_1, 0xFF << 3,
  2362. ((uint16_t)mad_cal->microphone_info.settle_time)
  2363. << 3);
  2364. /* Audio */
  2365. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_8,
  2366. mad_cal->audio_info.rms_omit_samples);
  2367. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_1,
  2368. 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
  2369. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2, 0x03 << 2,
  2370. mad_cal->audio_info.detection_mechanism << 2);
  2371. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_7,
  2372. mad_cal->audio_info.rms_diff_threshold & 0x3F);
  2373. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_5,
  2374. mad_cal->audio_info.rms_threshold_lsb);
  2375. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_6,
  2376. mad_cal->audio_info.rms_threshold_msb);
  2377. for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
  2378. idx++) {
  2379. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_IIR_CTL_PTR,
  2380. 0x3F, idx);
  2381. snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_IIR_CTL_VAL,
  2382. mad_cal->audio_info.iir_coefficients[idx]);
  2383. dev_dbg(codec->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
  2384. __func__, idx,
  2385. mad_cal->audio_info.iir_coefficients[idx]);
  2386. }
  2387. /* Beacon */
  2388. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_8,
  2389. mad_cal->beacon_info.rms_omit_samples);
  2390. snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_CTL_1,
  2391. 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
  2392. snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_CTL_2, 0x03 << 2,
  2393. mad_cal->beacon_info.detection_mechanism << 2);
  2394. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_7,
  2395. mad_cal->beacon_info.rms_diff_threshold & 0x1F);
  2396. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_5,
  2397. mad_cal->beacon_info.rms_threshold_lsb);
  2398. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_6,
  2399. mad_cal->beacon_info.rms_threshold_msb);
  2400. for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
  2401. idx++) {
  2402. snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_IIR_CTL_PTR,
  2403. 0x3F, idx);
  2404. snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_IIR_CTL_VAL,
  2405. mad_cal->beacon_info.iir_coefficients[idx]);
  2406. dev_dbg(codec->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
  2407. __func__, idx,
  2408. mad_cal->beacon_info.iir_coefficients[idx]);
  2409. }
  2410. /* Ultrasound */
  2411. snd_soc_update_bits(codec, WCD934X_SOC_MAD_ULTR_CTL_1,
  2412. 0x07 << 4,
  2413. mad_cal->ultrasound_info.rms_comp_time << 4);
  2414. snd_soc_update_bits(codec, WCD934X_SOC_MAD_ULTR_CTL_2, 0x03 << 2,
  2415. mad_cal->ultrasound_info.detection_mechanism << 2);
  2416. snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_7,
  2417. mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
  2418. snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_5,
  2419. mad_cal->ultrasound_info.rms_threshold_lsb);
  2420. snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_6,
  2421. mad_cal->ultrasound_info.rms_threshold_msb);
  2422. done:
  2423. if (!hwdep_cal)
  2424. release_firmware(fw);
  2425. return ret;
  2426. }
  2427. static int __tavil_codec_enable_mad(struct snd_soc_codec *codec, bool enable)
  2428. {
  2429. int rc = 0;
  2430. /* Return if CPE INPUT is DEC1 */
  2431. if (snd_soc_read(codec, WCD934X_CPE_SS_SVA_CFG) & 0x04) {
  2432. dev_dbg(codec->dev, "%s: MAD is bypassed, skip mad %s\n",
  2433. __func__, enable ? "enable" : "disable");
  2434. return rc;
  2435. }
  2436. dev_dbg(codec->dev, "%s: enable = %s\n", __func__,
  2437. enable ? "enable" : "disable");
  2438. if (enable) {
  2439. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
  2440. 0x03, 0x03);
  2441. rc = tavil_codec_config_mad(codec);
  2442. if (rc < 0) {
  2443. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
  2444. 0x03, 0x00);
  2445. goto done;
  2446. }
  2447. /* Turn on MAD clk */
  2448. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2449. 0x01, 0x01);
  2450. /* Undo reset for MAD */
  2451. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2452. 0x02, 0x00);
  2453. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  2454. 0x04, 0x04);
  2455. } else {
  2456. snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
  2457. 0x03, 0x00);
  2458. /* Reset the MAD block */
  2459. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2460. 0x02, 0x02);
  2461. /* Turn off MAD clk */
  2462. snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
  2463. 0x01, 0x00);
  2464. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  2465. 0x04, 0x00);
  2466. }
  2467. done:
  2468. return rc;
  2469. }
  2470. static int tavil_codec_ape_enable_mad(struct snd_soc_dapm_widget *w,
  2471. struct snd_kcontrol *kcontrol,
  2472. int event)
  2473. {
  2474. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2475. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2476. int rc = 0;
  2477. switch (event) {
  2478. case SND_SOC_DAPM_PRE_PMU:
  2479. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x40, 0x40);
  2480. rc = __tavil_codec_enable_mad(codec, true);
  2481. break;
  2482. case SND_SOC_DAPM_PRE_PMD:
  2483. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x40, 0x00);
  2484. __tavil_codec_enable_mad(codec, false);
  2485. break;
  2486. }
  2487. dev_dbg(tavil->dev, "%s: event = %d\n", __func__, event);
  2488. return rc;
  2489. }
  2490. static int tavil_codec_cpe_mad_ctl(struct snd_soc_dapm_widget *w,
  2491. struct snd_kcontrol *kcontrol, int event)
  2492. {
  2493. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2494. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2495. int rc = 0;
  2496. switch (event) {
  2497. case SND_SOC_DAPM_PRE_PMU:
  2498. tavil->mad_switch_cnt++;
  2499. if (tavil->mad_switch_cnt != 1)
  2500. goto done;
  2501. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x20, 0x20);
  2502. rc = __tavil_codec_enable_mad(codec, true);
  2503. if (rc < 0) {
  2504. tavil->mad_switch_cnt--;
  2505. goto done;
  2506. }
  2507. break;
  2508. case SND_SOC_DAPM_PRE_PMD:
  2509. tavil->mad_switch_cnt--;
  2510. if (tavil->mad_switch_cnt != 0)
  2511. goto done;
  2512. snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x20, 0x00);
  2513. __tavil_codec_enable_mad(codec, false);
  2514. break;
  2515. }
  2516. done:
  2517. dev_dbg(tavil->dev, "%s: event = %d, mad_switch_cnt = %d\n",
  2518. __func__, event, tavil->mad_switch_cnt);
  2519. return rc;
  2520. }
  2521. static int tavil_get_asrc_mode(struct tavil_priv *tavil, int asrc,
  2522. u8 main_sr, u8 mix_sr)
  2523. {
  2524. u8 asrc_output_mode;
  2525. int asrc_mode = CONV_88P2K_TO_384K;
  2526. if ((asrc < 0) || (asrc >= ASRC_MAX))
  2527. return 0;
  2528. asrc_output_mode = tavil->asrc_output_mode[asrc];
  2529. if (asrc_output_mode) {
  2530. /*
  2531. * If Mix sample rate is < 96KHz, use 96K to 352.8K
  2532. * conversion, or else use 384K to 352.8K conversion
  2533. */
  2534. if (mix_sr < 5)
  2535. asrc_mode = CONV_96K_TO_352P8K;
  2536. else
  2537. asrc_mode = CONV_384K_TO_352P8K;
  2538. } else {
  2539. /* Integer main and Fractional mix path */
  2540. if (main_sr < 8 && mix_sr > 9) {
  2541. asrc_mode = CONV_352P8K_TO_384K;
  2542. } else if (main_sr > 8 && mix_sr < 8) {
  2543. /* Fractional main and Integer mix path */
  2544. if (mix_sr < 5)
  2545. asrc_mode = CONV_96K_TO_352P8K;
  2546. else
  2547. asrc_mode = CONV_384K_TO_352P8K;
  2548. } else if (main_sr < 8 && mix_sr < 8) {
  2549. /* Integer main and Integer mix path */
  2550. asrc_mode = CONV_96K_TO_384K;
  2551. }
  2552. }
  2553. return asrc_mode;
  2554. }
  2555. static int tavil_codec_wdma3_ctl(struct snd_soc_dapm_widget *w,
  2556. struct snd_kcontrol *kcontrol, int event)
  2557. {
  2558. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2559. switch (event) {
  2560. case SND_SOC_DAPM_PRE_PMU:
  2561. /* Fix to 16KHz */
  2562. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2563. 0xF0, 0x10);
  2564. /* Select mclk_1 */
  2565. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2566. 0x02, 0x00);
  2567. /* Enable DMA */
  2568. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2569. 0x01, 0x01);
  2570. break;
  2571. case SND_SOC_DAPM_POST_PMD:
  2572. /* Disable DMA */
  2573. snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
  2574. 0x01, 0x00);
  2575. break;
  2576. };
  2577. return 0;
  2578. }
  2579. static int tavil_codec_enable_asrc(struct snd_soc_codec *codec,
  2580. int asrc_in, int event)
  2581. {
  2582. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2583. u16 cfg_reg, ctl_reg, clk_reg, asrc_ctl, mix_ctl_reg;
  2584. int asrc, ret = 0;
  2585. u8 main_sr, mix_sr, asrc_mode = 0;
  2586. switch (asrc_in) {
  2587. case ASRC_IN_HPHL:
  2588. cfg_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
  2589. ctl_reg = WCD934X_CDC_RX1_RX_PATH_CTL;
  2590. clk_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
  2591. asrc_ctl = WCD934X_MIXING_ASRC0_CTL1;
  2592. asrc = ASRC0;
  2593. break;
  2594. case ASRC_IN_LO1:
  2595. cfg_reg = WCD934X_CDC_RX3_RX_PATH_CFG0;
  2596. ctl_reg = WCD934X_CDC_RX3_RX_PATH_CTL;
  2597. clk_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
  2598. asrc_ctl = WCD934X_MIXING_ASRC0_CTL1;
  2599. asrc = ASRC0;
  2600. break;
  2601. case ASRC_IN_HPHR:
  2602. cfg_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
  2603. ctl_reg = WCD934X_CDC_RX2_RX_PATH_CTL;
  2604. clk_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
  2605. asrc_ctl = WCD934X_MIXING_ASRC1_CTL1;
  2606. asrc = ASRC1;
  2607. break;
  2608. case ASRC_IN_LO2:
  2609. cfg_reg = WCD934X_CDC_RX4_RX_PATH_CFG0;
  2610. ctl_reg = WCD934X_CDC_RX4_RX_PATH_CTL;
  2611. clk_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
  2612. asrc_ctl = WCD934X_MIXING_ASRC1_CTL1;
  2613. asrc = ASRC1;
  2614. break;
  2615. case ASRC_IN_SPKR1:
  2616. cfg_reg = WCD934X_CDC_RX7_RX_PATH_CFG0;
  2617. ctl_reg = WCD934X_CDC_RX7_RX_PATH_CTL;
  2618. clk_reg = WCD934X_MIXING_ASRC2_CLK_RST_CTL;
  2619. asrc_ctl = WCD934X_MIXING_ASRC2_CTL1;
  2620. asrc = ASRC2;
  2621. break;
  2622. case ASRC_IN_SPKR2:
  2623. cfg_reg = WCD934X_CDC_RX8_RX_PATH_CFG0;
  2624. ctl_reg = WCD934X_CDC_RX8_RX_PATH_CTL;
  2625. clk_reg = WCD934X_MIXING_ASRC3_CLK_RST_CTL;
  2626. asrc_ctl = WCD934X_MIXING_ASRC3_CTL1;
  2627. asrc = ASRC3;
  2628. break;
  2629. default:
  2630. dev_err(codec->dev, "%s: Invalid asrc input :%d\n", __func__,
  2631. asrc_in);
  2632. ret = -EINVAL;
  2633. goto done;
  2634. };
  2635. switch (event) {
  2636. case SND_SOC_DAPM_PRE_PMU:
  2637. if (tavil->asrc_users[asrc] == 0) {
  2638. snd_soc_update_bits(codec, cfg_reg, 0x80, 0x80);
  2639. snd_soc_update_bits(codec, clk_reg, 0x01, 0x01);
  2640. main_sr = snd_soc_read(codec, ctl_reg) & 0x0F;
  2641. mix_ctl_reg = ctl_reg + 5;
  2642. mix_sr = snd_soc_read(codec, mix_ctl_reg) & 0x0F;
  2643. asrc_mode = tavil_get_asrc_mode(tavil, asrc,
  2644. main_sr, mix_sr);
  2645. dev_dbg(codec->dev, "%s: main_sr:%d mix_sr:%d asrc_mode %d\n",
  2646. __func__, main_sr, mix_sr, asrc_mode);
  2647. snd_soc_update_bits(codec, asrc_ctl, 0x07, asrc_mode);
  2648. }
  2649. tavil->asrc_users[asrc]++;
  2650. break;
  2651. case SND_SOC_DAPM_POST_PMD:
  2652. tavil->asrc_users[asrc]--;
  2653. if (tavil->asrc_users[asrc] <= 0) {
  2654. tavil->asrc_users[asrc] = 0;
  2655. snd_soc_update_bits(codec, asrc_ctl, 0x07, 0x00);
  2656. snd_soc_update_bits(codec, cfg_reg, 0x80, 0x00);
  2657. snd_soc_update_bits(codec, clk_reg, 0x01, 0x00);
  2658. }
  2659. break;
  2660. };
  2661. dev_dbg(codec->dev, "%s: ASRC%d, users: %d\n",
  2662. __func__, asrc, tavil->asrc_users[asrc]);
  2663. done:
  2664. return ret;
  2665. }
  2666. static int tavil_codec_enable_asrc_resampler(struct snd_soc_dapm_widget *w,
  2667. struct snd_kcontrol *kcontrol,
  2668. int event)
  2669. {
  2670. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2671. int ret = 0;
  2672. u8 cfg, asrc_in;
  2673. cfg = snd_soc_read(codec, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0);
  2674. if (!(cfg & 0xFF)) {
  2675. dev_err(codec->dev, "%s: ASRC%u input not selected\n",
  2676. __func__, w->shift);
  2677. return -EINVAL;
  2678. }
  2679. switch (w->shift) {
  2680. case ASRC0:
  2681. asrc_in = ((cfg & 0x03) == 1) ? ASRC_IN_HPHL : ASRC_IN_LO1;
  2682. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  2683. break;
  2684. case ASRC1:
  2685. asrc_in = ((cfg & 0x0C) == 4) ? ASRC_IN_HPHR : ASRC_IN_LO2;
  2686. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  2687. break;
  2688. case ASRC2:
  2689. asrc_in = ((cfg & 0x30) == 0x20) ? ASRC_IN_SPKR1 : ASRC_INVALID;
  2690. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  2691. break;
  2692. case ASRC3:
  2693. asrc_in = ((cfg & 0xC0) == 0x80) ? ASRC_IN_SPKR2 : ASRC_INVALID;
  2694. ret = tavil_codec_enable_asrc(codec, asrc_in, event);
  2695. break;
  2696. default:
  2697. dev_err(codec->dev, "%s: Invalid asrc:%u\n", __func__,
  2698. w->shift);
  2699. ret = -EINVAL;
  2700. break;
  2701. };
  2702. return ret;
  2703. }
  2704. static int tavil_enable_native_supply(struct snd_soc_dapm_widget *w,
  2705. struct snd_kcontrol *kcontrol, int event)
  2706. {
  2707. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2708. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2709. switch (event) {
  2710. case SND_SOC_DAPM_PRE_PMU:
  2711. if (++tavil->native_clk_users == 1) {
  2712. snd_soc_update_bits(codec, WCD934X_CLK_SYS_PLL_ENABLES,
  2713. 0x01, 0x01);
  2714. usleep_range(100, 120);
  2715. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  2716. 0x06, 0x02);
  2717. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  2718. 0x01, 0x01);
  2719. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_GATE,
  2720. 0x04, 0x00);
  2721. usleep_range(30, 50);
  2722. snd_soc_update_bits(codec,
  2723. WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  2724. 0x02, 0x02);
  2725. snd_soc_update_bits(codec,
  2726. WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  2727. 0x10, 0x10);
  2728. }
  2729. break;
  2730. case SND_SOC_DAPM_PRE_PMD:
  2731. if (tavil->native_clk_users &&
  2732. (--tavil->native_clk_users == 0)) {
  2733. snd_soc_update_bits(codec,
  2734. WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  2735. 0x10, 0x00);
  2736. snd_soc_update_bits(codec,
  2737. WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  2738. 0x02, 0x00);
  2739. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_GATE,
  2740. 0x04, 0x04);
  2741. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  2742. 0x01, 0x00);
  2743. snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
  2744. 0x06, 0x00);
  2745. snd_soc_update_bits(codec, WCD934X_CLK_SYS_PLL_ENABLES,
  2746. 0x01, 0x00);
  2747. }
  2748. break;
  2749. }
  2750. dev_dbg(codec->dev, "%s: native_clk_users: %d, event: %d\n",
  2751. __func__, tavil->native_clk_users, event);
  2752. return 0;
  2753. }
  2754. static void tavil_codec_hphdelay_lutbypass(struct snd_soc_codec *codec,
  2755. u16 interp_idx, int event)
  2756. {
  2757. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2758. u8 hph_dly_mask;
  2759. u16 hph_lut_bypass_reg = 0;
  2760. u16 hph_comp_ctrl7 = 0;
  2761. switch (interp_idx) {
  2762. case INTERP_HPHL:
  2763. hph_dly_mask = 1;
  2764. hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHL_COMP_LUT;
  2765. hph_comp_ctrl7 = WCD934X_CDC_COMPANDER1_CTL7;
  2766. break;
  2767. case INTERP_HPHR:
  2768. hph_dly_mask = 2;
  2769. hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHR_COMP_LUT;
  2770. hph_comp_ctrl7 = WCD934X_CDC_COMPANDER2_CTL7;
  2771. break;
  2772. default:
  2773. break;
  2774. }
  2775. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2776. snd_soc_update_bits(codec, WCD934X_CDC_CLSH_TEST0,
  2777. hph_dly_mask, 0x0);
  2778. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x80);
  2779. if (tavil->hph_mode == CLS_H_ULP)
  2780. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x20);
  2781. }
  2782. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2783. snd_soc_update_bits(codec, WCD934X_CDC_CLSH_TEST0,
  2784. hph_dly_mask, hph_dly_mask);
  2785. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x00);
  2786. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x0);
  2787. }
  2788. }
  2789. static void tavil_codec_hd2_control(struct tavil_priv *priv,
  2790. u16 interp_idx, int event)
  2791. {
  2792. u16 hd2_scale_reg;
  2793. u16 hd2_enable_reg = 0;
  2794. struct snd_soc_codec *codec = priv->codec;
  2795. if (TAVIL_IS_1_1(priv->wcd9xxx))
  2796. return;
  2797. switch (interp_idx) {
  2798. case INTERP_HPHL:
  2799. hd2_scale_reg = WCD934X_CDC_RX1_RX_PATH_SEC3;
  2800. hd2_enable_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
  2801. break;
  2802. case INTERP_HPHR:
  2803. hd2_scale_reg = WCD934X_CDC_RX2_RX_PATH_SEC3;
  2804. hd2_enable_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
  2805. break;
  2806. }
  2807. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2808. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x14);
  2809. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  2810. }
  2811. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2812. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  2813. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  2814. }
  2815. }
  2816. static int tavil_codec_config_ear_spkr_gain(struct snd_soc_codec *codec,
  2817. int event, int gain_reg)
  2818. {
  2819. int comp_gain_offset, val;
  2820. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2821. switch (tavil->swr.spkr_mode) {
  2822. /* Compander gain in SPKR_MODE1 case is 12 dB */
  2823. case WCD934X_SPKR_MODE_1:
  2824. comp_gain_offset = -12;
  2825. break;
  2826. /* Default case compander gain is 15 dB */
  2827. default:
  2828. comp_gain_offset = -15;
  2829. break;
  2830. }
  2831. switch (event) {
  2832. case SND_SOC_DAPM_POST_PMU:
  2833. /* Apply ear spkr gain only if compander is enabled */
  2834. if (tavil->comp_enabled[COMPANDER_7] &&
  2835. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  2836. gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL) &&
  2837. (tavil->ear_spkr_gain != 0)) {
  2838. /* For example, val is -8(-12+5-1) for 4dB of gain */
  2839. val = comp_gain_offset + tavil->ear_spkr_gain - 1;
  2840. snd_soc_write(codec, gain_reg, val);
  2841. dev_dbg(codec->dev, "%s: RX7 Volume %d dB\n",
  2842. __func__, val);
  2843. }
  2844. break;
  2845. case SND_SOC_DAPM_POST_PMD:
  2846. /*
  2847. * Reset RX7 volume to 0 dB if compander is enabled and
  2848. * ear_spkr_gain is non-zero.
  2849. */
  2850. if (tavil->comp_enabled[COMPANDER_7] &&
  2851. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  2852. gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL) &&
  2853. (tavil->ear_spkr_gain != 0)) {
  2854. snd_soc_write(codec, gain_reg, 0x0);
  2855. dev_dbg(codec->dev, "%s: Reset RX7 Volume to 0 dB\n",
  2856. __func__);
  2857. }
  2858. break;
  2859. }
  2860. return 0;
  2861. }
  2862. static int tavil_config_compander(struct snd_soc_codec *codec, int interp_n,
  2863. int event)
  2864. {
  2865. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2866. int comp;
  2867. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  2868. /* EAR does not have compander */
  2869. if (!interp_n)
  2870. return 0;
  2871. comp = interp_n - 1;
  2872. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  2873. __func__, event, comp + 1, tavil->comp_enabled[comp]);
  2874. if (!tavil->comp_enabled[comp])
  2875. return 0;
  2876. comp_ctl0_reg = WCD934X_CDC_COMPANDER1_CTL0 + (comp * 8);
  2877. rx_path_cfg0_reg = WCD934X_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
  2878. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2879. /* Enable Compander Clock */
  2880. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  2881. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  2882. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  2883. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  2884. }
  2885. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2886. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  2887. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  2888. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  2889. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  2890. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  2891. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  2892. }
  2893. return 0;
  2894. }
  2895. static void tavil_codec_idle_detect_control(struct snd_soc_codec *codec,
  2896. int interp, int event)
  2897. {
  2898. int reg = 0, mask, val;
  2899. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2900. if (!tavil->idle_det_cfg.hph_idle_detect_en)
  2901. return;
  2902. if (interp == INTERP_HPHL) {
  2903. reg = WCD934X_CDC_RX_IDLE_DET_PATH_CTL;
  2904. mask = 0x01;
  2905. val = 0x01;
  2906. }
  2907. if (interp == INTERP_HPHR) {
  2908. reg = WCD934X_CDC_RX_IDLE_DET_PATH_CTL;
  2909. mask = 0x02;
  2910. val = 0x02;
  2911. }
  2912. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  2913. snd_soc_update_bits(codec, reg, mask, val);
  2914. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2915. snd_soc_update_bits(codec, reg, mask, 0x00);
  2916. tavil->idle_det_cfg.hph_idle_thr = 0;
  2917. snd_soc_write(codec, WCD934X_CDC_RX_IDLE_DET_CFG3, 0x0);
  2918. }
  2919. }
  2920. /**
  2921. * tavil_codec_enable_interp_clk - Enable main path Interpolator
  2922. * clock.
  2923. *
  2924. * @codec: Codec instance
  2925. * @event: Indicates speaker path gain offset value
  2926. * @intp_idx: Interpolator index
  2927. * Returns number of main clock users
  2928. */
  2929. int tavil_codec_enable_interp_clk(struct snd_soc_codec *codec,
  2930. int event, int interp_idx)
  2931. {
  2932. struct tavil_priv *tavil;
  2933. u16 main_reg;
  2934. if (!codec) {
  2935. pr_err("%s: codec is NULL\n", __func__);
  2936. return -EINVAL;
  2937. }
  2938. tavil = snd_soc_codec_get_drvdata(codec);
  2939. main_reg = WCD934X_CDC_RX0_RX_PATH_CTL + (interp_idx * 20);
  2940. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2941. if (tavil->main_clk_users[interp_idx] == 0) {
  2942. /* Main path PGA mute enable */
  2943. snd_soc_update_bits(codec, main_reg, 0x10, 0x10);
  2944. /* Clk enable */
  2945. snd_soc_update_bits(codec, main_reg, 0x20, 0x20);
  2946. tavil_codec_idle_detect_control(codec, interp_idx,
  2947. event);
  2948. tavil_codec_hd2_control(tavil, interp_idx, event);
  2949. tavil_codec_hphdelay_lutbypass(codec, interp_idx,
  2950. event);
  2951. tavil_config_compander(codec, interp_idx, event);
  2952. }
  2953. tavil->main_clk_users[interp_idx]++;
  2954. }
  2955. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2956. tavil->main_clk_users[interp_idx]--;
  2957. if (tavil->main_clk_users[interp_idx] <= 0) {
  2958. tavil->main_clk_users[interp_idx] = 0;
  2959. tavil_config_compander(codec, interp_idx, event);
  2960. tavil_codec_hphdelay_lutbypass(codec, interp_idx,
  2961. event);
  2962. tavil_codec_hd2_control(tavil, interp_idx, event);
  2963. tavil_codec_idle_detect_control(codec, interp_idx,
  2964. event);
  2965. /* Clk Disable */
  2966. snd_soc_update_bits(codec, main_reg, 0x20, 0x00);
  2967. /* Reset enable and disable */
  2968. snd_soc_update_bits(codec, main_reg, 0x40, 0x40);
  2969. snd_soc_update_bits(codec, main_reg, 0x40, 0x00);
  2970. /* Reset rate to 48K*/
  2971. snd_soc_update_bits(codec, main_reg, 0x0F, 0x04);
  2972. }
  2973. }
  2974. dev_dbg(codec->dev, "%s event %d main_clk_users %d\n",
  2975. __func__, event, tavil->main_clk_users[interp_idx]);
  2976. return tavil->main_clk_users[interp_idx];
  2977. }
  2978. EXPORT_SYMBOL(tavil_codec_enable_interp_clk);
  2979. static int tavil_anc_out_switch_cb(struct snd_soc_dapm_widget *w,
  2980. struct snd_kcontrol *kcontrol, int event)
  2981. {
  2982. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2983. tavil_codec_enable_interp_clk(codec, event, w->shift);
  2984. return 0;
  2985. }
  2986. static int tavil_codec_set_idle_detect_thr(struct snd_soc_codec *codec,
  2987. int interp, int path_type)
  2988. {
  2989. int port_id[4] = { 0, 0, 0, 0 };
  2990. int *port_ptr, num_ports;
  2991. int bit_width = 0, i;
  2992. int mux_reg, mux_reg_val;
  2993. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  2994. int dai_id, idle_thr;
  2995. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  2996. return 0;
  2997. if (!tavil->idle_det_cfg.hph_idle_detect_en)
  2998. return 0;
  2999. port_ptr = &port_id[0];
  3000. num_ports = 0;
  3001. /*
  3002. * Read interpolator MUX input registers and find
  3003. * which slimbus port is connected and store the port
  3004. * numbers in port_id array.
  3005. */
  3006. if (path_type == INTERP_MIX_PATH) {
  3007. mux_reg = WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1 +
  3008. 2 * (interp - 1);
  3009. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  3010. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  3011. (mux_reg_val < INTn_2_INP_SEL_PROXIMITY)) {
  3012. *port_ptr++ = mux_reg_val +
  3013. WCD934X_RX_PORT_START_NUMBER - 1;
  3014. num_ports++;
  3015. }
  3016. }
  3017. if (path_type == INTERP_MAIN_PATH) {
  3018. mux_reg = WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  3019. 2 * (interp - 1);
  3020. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  3021. i = WCD934X_INTERP_MUX_NUM_INPUTS;
  3022. while (i) {
  3023. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  3024. (mux_reg_val <= INTn_1_INP_SEL_RX7)) {
  3025. *port_ptr++ = mux_reg_val +
  3026. WCD934X_RX_PORT_START_NUMBER -
  3027. INTn_1_INP_SEL_RX0;
  3028. num_ports++;
  3029. }
  3030. mux_reg_val = (snd_soc_read(codec, mux_reg) &
  3031. 0xf0) >> 4;
  3032. mux_reg += 1;
  3033. i--;
  3034. }
  3035. }
  3036. dev_dbg(codec->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  3037. __func__, num_ports, port_id[0], port_id[1],
  3038. port_id[2], port_id[3]);
  3039. i = 0;
  3040. while (num_ports) {
  3041. dai_id = tavil_find_playback_dai_id_for_port(port_id[i++],
  3042. tavil);
  3043. if ((dai_id >= 0) && (dai_id < NUM_CODEC_DAIS)) {
  3044. dev_dbg(codec->dev, "%s: dai_id: %d bit_width: %d\n",
  3045. __func__, dai_id,
  3046. tavil->dai[dai_id].bit_width);
  3047. if (tavil->dai[dai_id].bit_width > bit_width)
  3048. bit_width = tavil->dai[dai_id].bit_width;
  3049. }
  3050. num_ports--;
  3051. }
  3052. switch (bit_width) {
  3053. case 16:
  3054. idle_thr = 0xff; /* F16 */
  3055. break;
  3056. case 24:
  3057. case 32:
  3058. idle_thr = 0x03; /* F22 */
  3059. break;
  3060. default:
  3061. idle_thr = 0x00;
  3062. break;
  3063. }
  3064. dev_dbg(codec->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  3065. __func__, idle_thr, tavil->idle_det_cfg.hph_idle_thr);
  3066. if ((tavil->idle_det_cfg.hph_idle_thr == 0) ||
  3067. (idle_thr < tavil->idle_det_cfg.hph_idle_thr)) {
  3068. snd_soc_write(codec, WCD934X_CDC_RX_IDLE_DET_CFG3, idle_thr);
  3069. tavil->idle_det_cfg.hph_idle_thr = idle_thr;
  3070. }
  3071. return 0;
  3072. }
  3073. static int tavil_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
  3074. struct snd_kcontrol *kcontrol,
  3075. int event)
  3076. {
  3077. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3078. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3079. u16 gain_reg, mix_reg;
  3080. int offset_val = 0;
  3081. int val = 0;
  3082. if (w->shift >= WCD934X_NUM_INTERPOLATORS ||
  3083. w->shift == INTERP_LO3_NA || w->shift == INTERP_LO4_NA) {
  3084. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  3085. __func__, w->shift, w->name);
  3086. return -EINVAL;
  3087. };
  3088. gain_reg = WCD934X_CDC_RX0_RX_VOL_MIX_CTL +
  3089. (w->shift * WCD934X_RX_PATH_CTL_OFFSET);
  3090. mix_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
  3091. (w->shift * WCD934X_RX_PATH_CTL_OFFSET);
  3092. if (w->shift == INTERP_SPKR1 || w->shift == INTERP_SPKR2)
  3093. __tavil_codec_enable_swr(w, event);
  3094. switch (event) {
  3095. case SND_SOC_DAPM_PRE_PMU:
  3096. tavil_codec_set_idle_detect_thr(codec, w->shift,
  3097. INTERP_MIX_PATH);
  3098. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3099. /* Clk enable */
  3100. snd_soc_update_bits(codec, mix_reg, 0x20, 0x20);
  3101. break;
  3102. case SND_SOC_DAPM_POST_PMU:
  3103. if ((tavil->swr.spkr_gain_offset ==
  3104. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3105. (tavil->comp_enabled[COMPANDER_7] ||
  3106. tavil->comp_enabled[COMPANDER_8]) &&
  3107. (gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL ||
  3108. gain_reg == WCD934X_CDC_RX8_RX_VOL_MIX_CTL)) {
  3109. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3110. 0x01, 0x01);
  3111. snd_soc_update_bits(codec,
  3112. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3113. 0x01, 0x01);
  3114. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3115. 0x01, 0x01);
  3116. snd_soc_update_bits(codec,
  3117. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3118. 0x01, 0x01);
  3119. offset_val = -2;
  3120. }
  3121. val = snd_soc_read(codec, gain_reg);
  3122. val += offset_val;
  3123. snd_soc_write(codec, gain_reg, val);
  3124. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3125. break;
  3126. case SND_SOC_DAPM_POST_PMD:
  3127. /* Clk Disable */
  3128. snd_soc_update_bits(codec, mix_reg, 0x20, 0x00);
  3129. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3130. /* Reset enable and disable */
  3131. snd_soc_update_bits(codec, mix_reg, 0x40, 0x40);
  3132. snd_soc_update_bits(codec, mix_reg, 0x40, 0x00);
  3133. if ((tavil->swr.spkr_gain_offset ==
  3134. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3135. (tavil->comp_enabled[COMPANDER_7] ||
  3136. tavil->comp_enabled[COMPANDER_8]) &&
  3137. (gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL ||
  3138. gain_reg == WCD934X_CDC_RX8_RX_VOL_MIX_CTL)) {
  3139. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3140. 0x01, 0x00);
  3141. snd_soc_update_bits(codec,
  3142. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3143. 0x01, 0x00);
  3144. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3145. 0x01, 0x00);
  3146. snd_soc_update_bits(codec,
  3147. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3148. 0x01, 0x00);
  3149. offset_val = 2;
  3150. val = snd_soc_read(codec, gain_reg);
  3151. val += offset_val;
  3152. snd_soc_write(codec, gain_reg, val);
  3153. }
  3154. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3155. break;
  3156. };
  3157. dev_dbg(codec->dev, "%s event %d name %s\n", __func__, event, w->name);
  3158. return 0;
  3159. }
  3160. /**
  3161. * tavil_get_dsd_config - Get pointer to dsd config structure
  3162. *
  3163. * @codec: pointer to snd_soc_codec structure
  3164. *
  3165. * Returns pointer to tavil_dsd_config structure
  3166. */
  3167. struct tavil_dsd_config *tavil_get_dsd_config(struct snd_soc_codec *codec)
  3168. {
  3169. struct tavil_priv *tavil;
  3170. if (!codec)
  3171. return NULL;
  3172. tavil = snd_soc_codec_get_drvdata(codec);
  3173. if (!tavil)
  3174. return NULL;
  3175. return tavil->dsd_config;
  3176. }
  3177. EXPORT_SYMBOL(tavil_get_dsd_config);
  3178. static int tavil_codec_enable_main_path(struct snd_soc_dapm_widget *w,
  3179. struct snd_kcontrol *kcontrol,
  3180. int event)
  3181. {
  3182. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3183. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3184. u16 gain_reg;
  3185. u16 reg;
  3186. int val;
  3187. int offset_val = 0;
  3188. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  3189. if (w->shift >= WCD934X_NUM_INTERPOLATORS ||
  3190. w->shift == INTERP_LO3_NA || w->shift == INTERP_LO4_NA) {
  3191. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  3192. __func__, w->shift, w->name);
  3193. return -EINVAL;
  3194. };
  3195. reg = WCD934X_CDC_RX0_RX_PATH_CTL + (w->shift *
  3196. WCD934X_RX_PATH_CTL_OFFSET);
  3197. gain_reg = WCD934X_CDC_RX0_RX_VOL_CTL + (w->shift *
  3198. WCD934X_RX_PATH_CTL_OFFSET);
  3199. switch (event) {
  3200. case SND_SOC_DAPM_PRE_PMU:
  3201. tavil_codec_set_idle_detect_thr(codec, w->shift,
  3202. INTERP_MAIN_PATH);
  3203. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3204. break;
  3205. case SND_SOC_DAPM_POST_PMU:
  3206. /* apply gain after int clk is enabled */
  3207. if ((tavil->swr.spkr_gain_offset ==
  3208. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3209. (tavil->comp_enabled[COMPANDER_7] ||
  3210. tavil->comp_enabled[COMPANDER_8]) &&
  3211. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  3212. gain_reg == WCD934X_CDC_RX8_RX_VOL_CTL)) {
  3213. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3214. 0x01, 0x01);
  3215. snd_soc_update_bits(codec,
  3216. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3217. 0x01, 0x01);
  3218. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3219. 0x01, 0x01);
  3220. snd_soc_update_bits(codec,
  3221. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3222. 0x01, 0x01);
  3223. offset_val = -2;
  3224. }
  3225. val = snd_soc_read(codec, gain_reg);
  3226. val += offset_val;
  3227. snd_soc_write(codec, gain_reg, val);
  3228. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3229. break;
  3230. case SND_SOC_DAPM_POST_PMD:
  3231. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3232. if ((tavil->swr.spkr_gain_offset ==
  3233. WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
  3234. (tavil->comp_enabled[COMPANDER_7] ||
  3235. tavil->comp_enabled[COMPANDER_8]) &&
  3236. (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
  3237. gain_reg == WCD934X_CDC_RX8_RX_VOL_CTL)) {
  3238. snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
  3239. 0x01, 0x00);
  3240. snd_soc_update_bits(codec,
  3241. WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
  3242. 0x01, 0x00);
  3243. snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
  3244. 0x01, 0x00);
  3245. snd_soc_update_bits(codec,
  3246. WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
  3247. 0x01, 0x00);
  3248. offset_val = 2;
  3249. val = snd_soc_read(codec, gain_reg);
  3250. val += offset_val;
  3251. snd_soc_write(codec, gain_reg, val);
  3252. }
  3253. tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
  3254. break;
  3255. };
  3256. return 0;
  3257. }
  3258. static int tavil_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  3259. struct snd_kcontrol *kcontrol, int event)
  3260. {
  3261. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3262. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  3263. switch (event) {
  3264. case SND_SOC_DAPM_POST_PMU: /* fall through */
  3265. case SND_SOC_DAPM_PRE_PMD:
  3266. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  3267. snd_soc_write(codec,
  3268. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  3269. snd_soc_read(codec,
  3270. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  3271. snd_soc_write(codec,
  3272. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  3273. snd_soc_read(codec,
  3274. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  3275. snd_soc_write(codec,
  3276. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  3277. snd_soc_read(codec,
  3278. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  3279. snd_soc_write(codec,
  3280. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  3281. snd_soc_read(codec,
  3282. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  3283. } else {
  3284. snd_soc_write(codec,
  3285. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  3286. snd_soc_read(codec,
  3287. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  3288. snd_soc_write(codec,
  3289. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  3290. snd_soc_read(codec,
  3291. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  3292. snd_soc_write(codec,
  3293. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  3294. snd_soc_read(codec,
  3295. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  3296. }
  3297. break;
  3298. }
  3299. return 0;
  3300. }
  3301. static int tavil_codec_find_amic_input(struct snd_soc_codec *codec,
  3302. int adc_mux_n)
  3303. {
  3304. u16 mask, shift, adc_mux_in_reg;
  3305. u16 amic_mux_sel_reg;
  3306. bool is_amic;
  3307. if (adc_mux_n < 0 || adc_mux_n > WCD934X_MAX_VALID_ADC_MUX ||
  3308. adc_mux_n == WCD934X_INVALID_ADC_MUX)
  3309. return 0;
  3310. if (adc_mux_n < 3) {
  3311. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  3312. adc_mux_n;
  3313. mask = 0x03;
  3314. shift = 0;
  3315. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  3316. 2 * adc_mux_n;
  3317. } else if (adc_mux_n < 4) {
  3318. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
  3319. mask = 0x03;
  3320. shift = 0;
  3321. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  3322. 2 * adc_mux_n;
  3323. } else if (adc_mux_n < 7) {
  3324. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  3325. (adc_mux_n - 4);
  3326. mask = 0x0C;
  3327. shift = 2;
  3328. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3329. adc_mux_n - 4;
  3330. } else if (adc_mux_n < 8) {
  3331. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
  3332. mask = 0x0C;
  3333. shift = 2;
  3334. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3335. adc_mux_n - 4;
  3336. } else if (adc_mux_n < 12) {
  3337. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  3338. ((adc_mux_n == 8) ? (adc_mux_n - 8) :
  3339. (adc_mux_n - 9));
  3340. mask = 0x30;
  3341. shift = 4;
  3342. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3343. adc_mux_n - 4;
  3344. } else if (adc_mux_n < 13) {
  3345. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
  3346. mask = 0x30;
  3347. shift = 4;
  3348. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3349. adc_mux_n - 4;
  3350. } else {
  3351. adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1;
  3352. mask = 0xC0;
  3353. shift = 6;
  3354. amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3355. adc_mux_n - 4;
  3356. }
  3357. is_amic = (((snd_soc_read(codec, adc_mux_in_reg) & mask) >> shift)
  3358. == 1);
  3359. if (!is_amic)
  3360. return 0;
  3361. return snd_soc_read(codec, amic_mux_sel_reg) & 0x07;
  3362. }
  3363. static void tavil_codec_set_tx_hold(struct snd_soc_codec *codec,
  3364. u16 amic_reg, bool set)
  3365. {
  3366. u8 mask = 0x20;
  3367. u8 val;
  3368. if (amic_reg == WCD934X_ANA_AMIC1 ||
  3369. amic_reg == WCD934X_ANA_AMIC3)
  3370. mask = 0x40;
  3371. val = set ? mask : 0x00;
  3372. switch (amic_reg) {
  3373. case WCD934X_ANA_AMIC1:
  3374. case WCD934X_ANA_AMIC2:
  3375. snd_soc_update_bits(codec, WCD934X_ANA_AMIC2, mask, val);
  3376. break;
  3377. case WCD934X_ANA_AMIC3:
  3378. case WCD934X_ANA_AMIC4:
  3379. snd_soc_update_bits(codec, WCD934X_ANA_AMIC4, mask, val);
  3380. break;
  3381. default:
  3382. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  3383. __func__, amic_reg);
  3384. break;
  3385. }
  3386. }
  3387. static int tavil_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
  3388. struct snd_kcontrol *kcontrol, int event)
  3389. {
  3390. int adc_mux_n = w->shift;
  3391. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3392. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3393. int amic_n;
  3394. dev_dbg(codec->dev, "%s: event: %d\n", __func__, event);
  3395. switch (event) {
  3396. case SND_SOC_DAPM_POST_PMU:
  3397. amic_n = tavil_codec_find_amic_input(codec, adc_mux_n);
  3398. if (amic_n) {
  3399. /*
  3400. * Prevent ANC Rx pop by leaving Tx FE in HOLD
  3401. * state until PA is up. Track AMIC being used
  3402. * so we can release the HOLD later.
  3403. */
  3404. set_bit(ANC_MIC_AMIC1 + amic_n - 1,
  3405. &tavil->status_mask);
  3406. }
  3407. break;
  3408. default:
  3409. break;
  3410. }
  3411. return 0;
  3412. }
  3413. static u16 tavil_codec_get_amic_pwlvl_reg(struct snd_soc_codec *codec, int amic)
  3414. {
  3415. u16 pwr_level_reg = 0;
  3416. switch (amic) {
  3417. case 1:
  3418. case 2:
  3419. pwr_level_reg = WCD934X_ANA_AMIC1;
  3420. break;
  3421. case 3:
  3422. case 4:
  3423. pwr_level_reg = WCD934X_ANA_AMIC3;
  3424. break;
  3425. default:
  3426. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  3427. __func__, amic);
  3428. break;
  3429. }
  3430. return pwr_level_reg;
  3431. }
  3432. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  3433. #define CF_MIN_3DB_4HZ 0x0
  3434. #define CF_MIN_3DB_75HZ 0x1
  3435. #define CF_MIN_3DB_150HZ 0x2
  3436. static void tavil_tx_hpf_corner_freq_callback(struct work_struct *work)
  3437. {
  3438. struct delayed_work *hpf_delayed_work;
  3439. struct hpf_work *hpf_work;
  3440. struct tavil_priv *tavil;
  3441. struct snd_soc_codec *codec;
  3442. u16 dec_cfg_reg, amic_reg, go_bit_reg;
  3443. u8 hpf_cut_off_freq;
  3444. int amic_n;
  3445. hpf_delayed_work = to_delayed_work(work);
  3446. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  3447. tavil = hpf_work->tavil;
  3448. codec = tavil->codec;
  3449. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  3450. dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
  3451. go_bit_reg = dec_cfg_reg + 7;
  3452. dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  3453. __func__, hpf_work->decimator, hpf_cut_off_freq);
  3454. amic_n = tavil_codec_find_amic_input(codec, hpf_work->decimator);
  3455. if (amic_n) {
  3456. amic_reg = WCD934X_ANA_AMIC1 + amic_n - 1;
  3457. tavil_codec_set_tx_hold(codec, amic_reg, false);
  3458. }
  3459. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  3460. hpf_cut_off_freq << 5);
  3461. snd_soc_update_bits(codec, go_bit_reg, 0x02, 0x02);
  3462. /* Minimum 1 clk cycle delay is required as per HW spec */
  3463. usleep_range(1000, 1010);
  3464. snd_soc_update_bits(codec, go_bit_reg, 0x02, 0x00);
  3465. }
  3466. static void tavil_tx_mute_update_callback(struct work_struct *work)
  3467. {
  3468. struct tx_mute_work *tx_mute_dwork;
  3469. struct tavil_priv *tavil;
  3470. struct delayed_work *delayed_work;
  3471. struct snd_soc_codec *codec;
  3472. u16 tx_vol_ctl_reg, hpf_gate_reg;
  3473. delayed_work = to_delayed_work(work);
  3474. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  3475. tavil = tx_mute_dwork->tavil;
  3476. codec = tavil->codec;
  3477. tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL +
  3478. 16 * tx_mute_dwork->decimator;
  3479. hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 +
  3480. 16 * tx_mute_dwork->decimator;
  3481. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  3482. }
  3483. static int tavil_codec_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  3484. struct snd_kcontrol *kcontrol, int event)
  3485. {
  3486. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3487. u16 sidetone_reg;
  3488. dev_dbg(codec->dev, "%s %d %d\n", __func__, event, w->shift);
  3489. sidetone_reg = WCD934X_CDC_RX0_RX_PATH_CFG1 + 0x14*(w->shift);
  3490. switch (event) {
  3491. case SND_SOC_DAPM_PRE_PMU:
  3492. if (!strcmp(w->name, "RX INT7 MIX2 INP"))
  3493. __tavil_codec_enable_swr(w, event);
  3494. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3495. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x10);
  3496. break;
  3497. case SND_SOC_DAPM_POST_PMD:
  3498. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x00);
  3499. tavil_codec_enable_interp_clk(codec, event, w->shift);
  3500. if (!strcmp(w->name, "RX INT7 MIX2 INP"))
  3501. __tavil_codec_enable_swr(w, event);
  3502. break;
  3503. default:
  3504. break;
  3505. };
  3506. return 0;
  3507. }
  3508. static int tavil_codec_enable_dec(struct snd_soc_dapm_widget *w,
  3509. struct snd_kcontrol *kcontrol, int event)
  3510. {
  3511. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3512. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3513. unsigned int decimator;
  3514. char *dec_adc_mux_name = NULL;
  3515. char *widget_name = NULL;
  3516. char *wname;
  3517. int ret = 0, amic_n;
  3518. u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
  3519. u16 tx_gain_ctl_reg;
  3520. char *dec;
  3521. u8 hpf_cut_off_freq;
  3522. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  3523. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  3524. if (!widget_name)
  3525. return -ENOMEM;
  3526. wname = widget_name;
  3527. dec_adc_mux_name = strsep(&widget_name, " ");
  3528. if (!dec_adc_mux_name) {
  3529. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  3530. __func__, w->name);
  3531. ret = -EINVAL;
  3532. goto out;
  3533. }
  3534. dec_adc_mux_name = widget_name;
  3535. dec = strpbrk(dec_adc_mux_name, "012345678");
  3536. if (!dec) {
  3537. dev_err(codec->dev, "%s: decimator index not found\n",
  3538. __func__);
  3539. ret = -EINVAL;
  3540. goto out;
  3541. }
  3542. ret = kstrtouint(dec, 10, &decimator);
  3543. if (ret < 0) {
  3544. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  3545. __func__, wname);
  3546. ret = -EINVAL;
  3547. goto out;
  3548. }
  3549. dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
  3550. w->name, decimator);
  3551. tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL + 16 * decimator;
  3552. hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
  3553. dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
  3554. tx_gain_ctl_reg = WCD934X_CDC_TX0_TX_VOL_CTL + 16 * decimator;
  3555. switch (event) {
  3556. case SND_SOC_DAPM_PRE_PMU:
  3557. amic_n = tavil_codec_find_amic_input(codec, decimator);
  3558. if (amic_n)
  3559. pwr_level_reg = tavil_codec_get_amic_pwlvl_reg(codec,
  3560. amic_n);
  3561. if (pwr_level_reg) {
  3562. switch ((snd_soc_read(codec, pwr_level_reg) &
  3563. WCD934X_AMIC_PWR_LVL_MASK) >>
  3564. WCD934X_AMIC_PWR_LVL_SHIFT) {
  3565. case WCD934X_AMIC_PWR_LEVEL_LP:
  3566. snd_soc_update_bits(codec, dec_cfg_reg,
  3567. WCD934X_DEC_PWR_LVL_MASK,
  3568. WCD934X_DEC_PWR_LVL_LP);
  3569. break;
  3570. case WCD934X_AMIC_PWR_LEVEL_HP:
  3571. snd_soc_update_bits(codec, dec_cfg_reg,
  3572. WCD934X_DEC_PWR_LVL_MASK,
  3573. WCD934X_DEC_PWR_LVL_HP);
  3574. break;
  3575. case WCD934X_AMIC_PWR_LEVEL_DEFAULT:
  3576. default:
  3577. snd_soc_update_bits(codec, dec_cfg_reg,
  3578. WCD934X_DEC_PWR_LVL_MASK,
  3579. WCD934X_DEC_PWR_LVL_DF);
  3580. break;
  3581. }
  3582. }
  3583. /* Enable TX PGA Mute */
  3584. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  3585. break;
  3586. case SND_SOC_DAPM_POST_PMU:
  3587. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  3588. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  3589. tavil->tx_hpf_work[decimator].hpf_cut_off_freq =
  3590. hpf_cut_off_freq;
  3591. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  3592. snd_soc_update_bits(codec, dec_cfg_reg,
  3593. TX_HPF_CUT_OFF_FREQ_MASK,
  3594. CF_MIN_3DB_150HZ << 5);
  3595. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x02);
  3596. /*
  3597. * Minimum 1 clk cycle delay is required as per
  3598. * HW spec.
  3599. */
  3600. usleep_range(1000, 1010);
  3601. snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x00);
  3602. }
  3603. /* schedule work queue to Remove Mute */
  3604. schedule_delayed_work(&tavil->tx_mute_dwork[decimator].dwork,
  3605. msecs_to_jiffies(tx_unmute_delay));
  3606. if (tavil->tx_hpf_work[decimator].hpf_cut_off_freq !=
  3607. CF_MIN_3DB_150HZ)
  3608. schedule_delayed_work(
  3609. &tavil->tx_hpf_work[decimator].dwork,
  3610. msecs_to_jiffies(300));
  3611. /* apply gain after decimator is enabled */
  3612. snd_soc_write(codec, tx_gain_ctl_reg,
  3613. snd_soc_read(codec, tx_gain_ctl_reg));
  3614. break;
  3615. case SND_SOC_DAPM_PRE_PMD:
  3616. hpf_cut_off_freq =
  3617. tavil->tx_hpf_work[decimator].hpf_cut_off_freq;
  3618. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  3619. if (cancel_delayed_work_sync(
  3620. &tavil->tx_hpf_work[decimator].dwork)) {
  3621. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  3622. snd_soc_update_bits(codec, dec_cfg_reg,
  3623. TX_HPF_CUT_OFF_FREQ_MASK,
  3624. hpf_cut_off_freq << 5);
  3625. snd_soc_update_bits(codec, hpf_gate_reg,
  3626. 0x02, 0x02);
  3627. /*
  3628. * Minimum 1 clk cycle delay is required as per
  3629. * HW spec.
  3630. */
  3631. usleep_range(1000, 1010);
  3632. snd_soc_update_bits(codec, hpf_gate_reg,
  3633. 0x02, 0x00);
  3634. }
  3635. }
  3636. cancel_delayed_work_sync(
  3637. &tavil->tx_mute_dwork[decimator].dwork);
  3638. break;
  3639. case SND_SOC_DAPM_POST_PMD:
  3640. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  3641. snd_soc_update_bits(codec, dec_cfg_reg,
  3642. WCD934X_DEC_PWR_LVL_MASK,
  3643. WCD934X_DEC_PWR_LVL_DF);
  3644. break;
  3645. };
  3646. out:
  3647. kfree(wname);
  3648. return ret;
  3649. }
  3650. static u32 tavil_get_dmic_sample_rate(struct snd_soc_codec *codec,
  3651. unsigned int dmic,
  3652. struct wcd9xxx_pdata *pdata)
  3653. {
  3654. u8 tx_stream_fs;
  3655. u8 adc_mux_index = 0, adc_mux_sel = 0;
  3656. bool dec_found = false;
  3657. u16 adc_mux_ctl_reg, tx_fs_reg;
  3658. u32 dmic_fs;
  3659. while (dec_found == 0 && adc_mux_index < WCD934X_MAX_VALID_ADC_MUX) {
  3660. if (adc_mux_index < 4) {
  3661. adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  3662. (adc_mux_index * 2);
  3663. } else if (adc_mux_index < WCD934X_INVALID_ADC_MUX) {
  3664. adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  3665. adc_mux_index - 4;
  3666. } else if (adc_mux_index == WCD934X_INVALID_ADC_MUX) {
  3667. ++adc_mux_index;
  3668. continue;
  3669. }
  3670. adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
  3671. 0xF8) >> 3) - 1;
  3672. if (adc_mux_sel == dmic) {
  3673. dec_found = true;
  3674. break;
  3675. }
  3676. ++adc_mux_index;
  3677. }
  3678. if (dec_found && adc_mux_index <= 8) {
  3679. tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
  3680. tx_stream_fs = snd_soc_read(codec, tx_fs_reg) & 0x0F;
  3681. if (tx_stream_fs <= 4) {
  3682. if (pdata->dmic_sample_rate <=
  3683. WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ)
  3684. dmic_fs = pdata->dmic_sample_rate;
  3685. else
  3686. dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ;
  3687. } else
  3688. dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  3689. } else {
  3690. dmic_fs = pdata->dmic_sample_rate;
  3691. }
  3692. return dmic_fs;
  3693. }
  3694. static u8 tavil_get_dmic_clk_val(struct snd_soc_codec *codec,
  3695. u32 mclk_rate, u32 dmic_clk_rate)
  3696. {
  3697. u32 div_factor;
  3698. u8 dmic_ctl_val;
  3699. dev_dbg(codec->dev,
  3700. "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
  3701. __func__, mclk_rate, dmic_clk_rate);
  3702. /* Default value to return in case of error */
  3703. if (mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
  3704. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
  3705. else
  3706. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
  3707. if (dmic_clk_rate == 0) {
  3708. dev_err(codec->dev,
  3709. "%s: dmic_sample_rate cannot be 0\n",
  3710. __func__);
  3711. goto done;
  3712. }
  3713. div_factor = mclk_rate / dmic_clk_rate;
  3714. switch (div_factor) {
  3715. case 2:
  3716. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
  3717. break;
  3718. case 3:
  3719. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
  3720. break;
  3721. case 4:
  3722. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_4;
  3723. break;
  3724. case 6:
  3725. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_6;
  3726. break;
  3727. case 8:
  3728. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_8;
  3729. break;
  3730. case 16:
  3731. dmic_ctl_val = WCD934X_DMIC_CLK_DIV_16;
  3732. break;
  3733. default:
  3734. dev_err(codec->dev,
  3735. "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
  3736. __func__, div_factor, mclk_rate, dmic_clk_rate);
  3737. break;
  3738. }
  3739. done:
  3740. return dmic_ctl_val;
  3741. }
  3742. static int tavil_codec_enable_adc(struct snd_soc_dapm_widget *w,
  3743. struct snd_kcontrol *kcontrol, int event)
  3744. {
  3745. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3746. dev_dbg(codec->dev, "%s: event:%d\n", __func__, event);
  3747. switch (event) {
  3748. case SND_SOC_DAPM_PRE_PMU:
  3749. tavil_codec_set_tx_hold(codec, w->reg, true);
  3750. break;
  3751. default:
  3752. break;
  3753. }
  3754. return 0;
  3755. }
  3756. static int tavil_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  3757. struct snd_kcontrol *kcontrol, int event)
  3758. {
  3759. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3760. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3761. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  3762. u8 dmic_clk_en = 0x01;
  3763. u16 dmic_clk_reg;
  3764. s32 *dmic_clk_cnt;
  3765. u8 dmic_rate_val, dmic_rate_shift = 1;
  3766. unsigned int dmic;
  3767. u32 dmic_sample_rate;
  3768. int ret;
  3769. char *wname;
  3770. wname = strpbrk(w->name, "012345");
  3771. if (!wname) {
  3772. dev_err(codec->dev, "%s: widget not found\n", __func__);
  3773. return -EINVAL;
  3774. }
  3775. ret = kstrtouint(wname, 10, &dmic);
  3776. if (ret < 0) {
  3777. dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
  3778. __func__);
  3779. return -EINVAL;
  3780. }
  3781. switch (dmic) {
  3782. case 0:
  3783. case 1:
  3784. dmic_clk_cnt = &(tavil->dmic_0_1_clk_cnt);
  3785. dmic_clk_reg = WCD934X_CPE_SS_DMIC0_CTL;
  3786. break;
  3787. case 2:
  3788. case 3:
  3789. dmic_clk_cnt = &(tavil->dmic_2_3_clk_cnt);
  3790. dmic_clk_reg = WCD934X_CPE_SS_DMIC1_CTL;
  3791. break;
  3792. case 4:
  3793. case 5:
  3794. dmic_clk_cnt = &(tavil->dmic_4_5_clk_cnt);
  3795. dmic_clk_reg = WCD934X_CPE_SS_DMIC2_CTL;
  3796. break;
  3797. default:
  3798. dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
  3799. __func__);
  3800. return -EINVAL;
  3801. };
  3802. dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  3803. __func__, event, dmic, *dmic_clk_cnt);
  3804. switch (event) {
  3805. case SND_SOC_DAPM_PRE_PMU:
  3806. dmic_sample_rate = tavil_get_dmic_sample_rate(codec, dmic,
  3807. pdata);
  3808. dmic_rate_val =
  3809. tavil_get_dmic_clk_val(codec,
  3810. pdata->mclk_rate,
  3811. dmic_sample_rate);
  3812. (*dmic_clk_cnt)++;
  3813. if (*dmic_clk_cnt == 1) {
  3814. snd_soc_update_bits(codec, dmic_clk_reg,
  3815. 0x07 << dmic_rate_shift,
  3816. dmic_rate_val << dmic_rate_shift);
  3817. snd_soc_update_bits(codec, dmic_clk_reg,
  3818. dmic_clk_en, dmic_clk_en);
  3819. }
  3820. break;
  3821. case SND_SOC_DAPM_POST_PMD:
  3822. dmic_rate_val =
  3823. tavil_get_dmic_clk_val(codec,
  3824. pdata->mclk_rate,
  3825. pdata->mad_dmic_sample_rate);
  3826. (*dmic_clk_cnt)--;
  3827. if (*dmic_clk_cnt == 0) {
  3828. snd_soc_update_bits(codec, dmic_clk_reg,
  3829. dmic_clk_en, 0);
  3830. snd_soc_update_bits(codec, dmic_clk_reg,
  3831. 0x07 << dmic_rate_shift,
  3832. dmic_rate_val << dmic_rate_shift);
  3833. }
  3834. break;
  3835. };
  3836. return 0;
  3837. }
  3838. /*
  3839. * tavil_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  3840. * @codec: handle to snd_soc_codec *
  3841. * @req_volt: micbias voltage to be set
  3842. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  3843. *
  3844. * return 0 if adjustment is success or error code in case of failure
  3845. */
  3846. int tavil_mbhc_micb_adjust_voltage(struct snd_soc_codec *codec,
  3847. int req_volt, int micb_num)
  3848. {
  3849. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3850. int cur_vout_ctl, req_vout_ctl;
  3851. int micb_reg, micb_val, micb_en;
  3852. int ret = 0;
  3853. switch (micb_num) {
  3854. case MIC_BIAS_1:
  3855. micb_reg = WCD934X_ANA_MICB1;
  3856. break;
  3857. case MIC_BIAS_2:
  3858. micb_reg = WCD934X_ANA_MICB2;
  3859. break;
  3860. case MIC_BIAS_3:
  3861. micb_reg = WCD934X_ANA_MICB3;
  3862. break;
  3863. case MIC_BIAS_4:
  3864. micb_reg = WCD934X_ANA_MICB4;
  3865. break;
  3866. default:
  3867. return -EINVAL;
  3868. }
  3869. mutex_lock(&tavil->micb_lock);
  3870. /*
  3871. * If requested micbias voltage is same as current micbias
  3872. * voltage, then just return. Otherwise, adjust voltage as
  3873. * per requested value. If micbias is already enabled, then
  3874. * to avoid slow micbias ramp-up or down enable pull-up
  3875. * momentarily, change the micbias value and then re-enable
  3876. * micbias.
  3877. */
  3878. micb_val = snd_soc_read(codec, micb_reg);
  3879. micb_en = (micb_val & 0xC0) >> 6;
  3880. cur_vout_ctl = micb_val & 0x3F;
  3881. req_vout_ctl = wcd934x_get_micb_vout_ctl_val(req_volt);
  3882. if (req_vout_ctl < 0) {
  3883. ret = -EINVAL;
  3884. goto exit;
  3885. }
  3886. if (cur_vout_ctl == req_vout_ctl) {
  3887. ret = 0;
  3888. goto exit;
  3889. }
  3890. dev_dbg(codec->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  3891. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  3892. req_volt, micb_en);
  3893. if (micb_en == 0x1)
  3894. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  3895. snd_soc_update_bits(codec, micb_reg, 0x3F, req_vout_ctl);
  3896. if (micb_en == 0x1) {
  3897. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  3898. /*
  3899. * Add 2ms delay as per HW requirement after enabling
  3900. * micbias
  3901. */
  3902. usleep_range(2000, 2100);
  3903. }
  3904. exit:
  3905. mutex_unlock(&tavil->micb_lock);
  3906. return ret;
  3907. }
  3908. EXPORT_SYMBOL(tavil_mbhc_micb_adjust_voltage);
  3909. /*
  3910. * tavil_micbias_control: enable/disable micbias
  3911. * @codec: handle to snd_soc_codec *
  3912. * @micb_num: micbias to be enabled/disabled, e.g. micbias1 or micbias2
  3913. * @req: control requested, enable/disable or pullup enable/disable
  3914. * @is_dapm: triggered by dapm or not
  3915. *
  3916. * return 0 if control is success or error code in case of failure
  3917. */
  3918. int tavil_micbias_control(struct snd_soc_codec *codec,
  3919. int micb_num, int req, bool is_dapm)
  3920. {
  3921. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  3922. int micb_index = micb_num - 1;
  3923. u16 micb_reg;
  3924. int pre_off_event = 0, post_off_event = 0;
  3925. int post_on_event = 0, post_dapm_off = 0;
  3926. int post_dapm_on = 0;
  3927. if ((micb_index < 0) || (micb_index > TAVIL_MAX_MICBIAS - 1)) {
  3928. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  3929. __func__, micb_index);
  3930. return -EINVAL;
  3931. }
  3932. switch (micb_num) {
  3933. case MIC_BIAS_1:
  3934. micb_reg = WCD934X_ANA_MICB1;
  3935. break;
  3936. case MIC_BIAS_2:
  3937. micb_reg = WCD934X_ANA_MICB2;
  3938. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  3939. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  3940. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  3941. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  3942. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  3943. break;
  3944. case MIC_BIAS_3:
  3945. micb_reg = WCD934X_ANA_MICB3;
  3946. break;
  3947. case MIC_BIAS_4:
  3948. micb_reg = WCD934X_ANA_MICB4;
  3949. break;
  3950. default:
  3951. dev_err(codec->dev, "%s: Invalid micbias number: %d\n",
  3952. __func__, micb_num);
  3953. return -EINVAL;
  3954. }
  3955. mutex_lock(&tavil->micb_lock);
  3956. switch (req) {
  3957. case MICB_PULLUP_ENABLE:
  3958. tavil->pullup_ref[micb_index]++;
  3959. if ((tavil->pullup_ref[micb_index] == 1) &&
  3960. (tavil->micb_ref[micb_index] == 0))
  3961. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  3962. break;
  3963. case MICB_PULLUP_DISABLE:
  3964. if (tavil->pullup_ref[micb_index] > 0)
  3965. tavil->pullup_ref[micb_index]--;
  3966. if ((tavil->pullup_ref[micb_index] == 0) &&
  3967. (tavil->micb_ref[micb_index] == 0))
  3968. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  3969. break;
  3970. case MICB_ENABLE:
  3971. tavil->micb_ref[micb_index]++;
  3972. if (tavil->micb_ref[micb_index] == 1) {
  3973. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  3974. if (post_on_event && tavil->mbhc)
  3975. blocking_notifier_call_chain(
  3976. &tavil->mbhc->notifier,
  3977. post_on_event,
  3978. &tavil->mbhc->wcd_mbhc);
  3979. }
  3980. if (is_dapm && post_dapm_on && tavil->mbhc)
  3981. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  3982. post_dapm_on, &tavil->mbhc->wcd_mbhc);
  3983. break;
  3984. case MICB_DISABLE:
  3985. if (tavil->micb_ref[micb_index] > 0)
  3986. tavil->micb_ref[micb_index]--;
  3987. if ((tavil->micb_ref[micb_index] == 0) &&
  3988. (tavil->pullup_ref[micb_index] > 0))
  3989. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  3990. else if ((tavil->micb_ref[micb_index] == 0) &&
  3991. (tavil->pullup_ref[micb_index] == 0)) {
  3992. if (pre_off_event && tavil->mbhc)
  3993. blocking_notifier_call_chain(
  3994. &tavil->mbhc->notifier,
  3995. pre_off_event,
  3996. &tavil->mbhc->wcd_mbhc);
  3997. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  3998. if (post_off_event && tavil->mbhc)
  3999. blocking_notifier_call_chain(
  4000. &tavil->mbhc->notifier,
  4001. post_off_event,
  4002. &tavil->mbhc->wcd_mbhc);
  4003. }
  4004. if (is_dapm && post_dapm_off && tavil->mbhc)
  4005. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  4006. post_dapm_off, &tavil->mbhc->wcd_mbhc);
  4007. break;
  4008. };
  4009. dev_dbg(codec->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  4010. __func__, micb_num, tavil->micb_ref[micb_index],
  4011. tavil->pullup_ref[micb_index]);
  4012. mutex_unlock(&tavil->micb_lock);
  4013. return 0;
  4014. }
  4015. EXPORT_SYMBOL(tavil_micbias_control);
  4016. static int __tavil_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  4017. int event)
  4018. {
  4019. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4020. int micb_num;
  4021. dev_dbg(codec->dev, "%s: wname: %s, event: %d\n",
  4022. __func__, w->name, event);
  4023. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  4024. micb_num = MIC_BIAS_1;
  4025. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  4026. micb_num = MIC_BIAS_2;
  4027. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  4028. micb_num = MIC_BIAS_3;
  4029. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  4030. micb_num = MIC_BIAS_4;
  4031. else
  4032. return -EINVAL;
  4033. switch (event) {
  4034. case SND_SOC_DAPM_PRE_PMU:
  4035. /*
  4036. * MIC BIAS can also be requested by MBHC,
  4037. * so use ref count to handle micbias pullup
  4038. * and enable requests
  4039. */
  4040. tavil_micbias_control(codec, micb_num, MICB_ENABLE, true);
  4041. break;
  4042. case SND_SOC_DAPM_POST_PMU:
  4043. /* wait for cnp time */
  4044. usleep_range(1000, 1100);
  4045. break;
  4046. case SND_SOC_DAPM_POST_PMD:
  4047. tavil_micbias_control(codec, micb_num, MICB_DISABLE, true);
  4048. break;
  4049. };
  4050. return 0;
  4051. }
  4052. /*
  4053. * tavil_codec_enable_standalone_micbias - enable micbias standalone
  4054. * @codec: pointer to codec instance
  4055. * @micb_num: number of micbias to be enabled
  4056. * @enable: true to enable micbias or false to disable
  4057. *
  4058. * This function is used to enable micbias (1, 2, 3 or 4) during
  4059. * standalone independent of whether TX use-case is running or not
  4060. *
  4061. * Return: error code in case of failure or 0 for success
  4062. */
  4063. int tavil_codec_enable_standalone_micbias(struct snd_soc_codec *codec,
  4064. int micb_num,
  4065. bool enable)
  4066. {
  4067. const char * const micb_names[] = {
  4068. DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
  4069. DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
  4070. };
  4071. int micb_index = micb_num - 1;
  4072. int rc;
  4073. if (!codec) {
  4074. pr_err("%s: Codec memory is NULL\n", __func__);
  4075. return -EINVAL;
  4076. }
  4077. if ((micb_index < 0) || (micb_index > TAVIL_MAX_MICBIAS - 1)) {
  4078. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  4079. __func__, micb_index);
  4080. return -EINVAL;
  4081. }
  4082. if (enable)
  4083. rc = snd_soc_dapm_force_enable_pin(
  4084. snd_soc_codec_get_dapm(codec),
  4085. micb_names[micb_index]);
  4086. else
  4087. rc = snd_soc_dapm_disable_pin(snd_soc_codec_get_dapm(codec),
  4088. micb_names[micb_index]);
  4089. if (!rc)
  4090. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  4091. else
  4092. dev_err(codec->dev, "%s: micbias%d force %s pin failed\n",
  4093. __func__, micb_num, (enable ? "enable" : "disable"));
  4094. return rc;
  4095. }
  4096. EXPORT_SYMBOL(tavil_codec_enable_standalone_micbias);
  4097. static int tavil_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  4098. struct snd_kcontrol *kcontrol,
  4099. int event)
  4100. {
  4101. int ret = 0;
  4102. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4103. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4104. switch (event) {
  4105. case SND_SOC_DAPM_PRE_PMU:
  4106. wcd_resmgr_enable_master_bias(tavil->resmgr);
  4107. tavil_cdc_mclk_enable(codec, true);
  4108. ret = __tavil_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  4109. /* Wait for 1ms for better cnp */
  4110. usleep_range(1000, 1100);
  4111. tavil_cdc_mclk_enable(codec, false);
  4112. break;
  4113. case SND_SOC_DAPM_POST_PMD:
  4114. ret = __tavil_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  4115. wcd_resmgr_disable_master_bias(tavil->resmgr);
  4116. break;
  4117. }
  4118. return ret;
  4119. }
  4120. static int tavil_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  4121. struct snd_kcontrol *kcontrol, int event)
  4122. {
  4123. return __tavil_codec_enable_micbias(w, event);
  4124. }
  4125. static const struct reg_sequence tavil_hph_reset_tbl[] = {
  4126. { WCD934X_HPH_CNP_EN, 0x80 },
  4127. { WCD934X_HPH_CNP_WG_CTL, 0x9A },
  4128. { WCD934X_HPH_CNP_WG_TIME, 0x14 },
  4129. { WCD934X_HPH_OCP_CTL, 0x28 },
  4130. { WCD934X_HPH_AUTO_CHOP, 0x16 },
  4131. { WCD934X_HPH_CHOP_CTL, 0x83 },
  4132. { WCD934X_HPH_PA_CTL1, 0x46 },
  4133. { WCD934X_HPH_PA_CTL2, 0x50 },
  4134. { WCD934X_HPH_L_EN, 0x80 },
  4135. { WCD934X_HPH_L_TEST, 0xE0 },
  4136. { WCD934X_HPH_L_ATEST, 0x50 },
  4137. { WCD934X_HPH_R_EN, 0x80 },
  4138. { WCD934X_HPH_R_TEST, 0xE0 },
  4139. { WCD934X_HPH_R_ATEST, 0x54 },
  4140. { WCD934X_HPH_RDAC_CLK_CTL1, 0x99 },
  4141. { WCD934X_HPH_RDAC_CLK_CTL2, 0x9B },
  4142. { WCD934X_HPH_RDAC_LDO_CTL, 0x33 },
  4143. { WCD934X_HPH_RDAC_CHOP_CLK_LP_CTL, 0x00 },
  4144. { WCD934X_HPH_REFBUFF_UHQA_CTL, 0xA8 },
  4145. };
  4146. static const struct reg_sequence tavil_hph_reset_tbl_1_0[] = {
  4147. { WCD934X_HPH_REFBUFF_LP_CTL, 0x0A },
  4148. { WCD934X_HPH_L_DAC_CTL, 0x00 },
  4149. { WCD934X_HPH_R_DAC_CTL, 0x00 },
  4150. { WCD934X_HPH_NEW_ANA_HPH2, 0x00 },
  4151. { WCD934X_HPH_NEW_ANA_HPH3, 0x00 },
  4152. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x00 },
  4153. { WCD934X_HPH_NEW_INT_RDAC_HD2_CTL, 0xA0 },
  4154. { WCD934X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 },
  4155. { WCD934X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 },
  4156. { WCD934X_HPH_NEW_INT_RDAC_MISC1, 0x00 },
  4157. { WCD934X_HPH_NEW_INT_PA_MISC1, 0x22 },
  4158. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x00 },
  4159. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 },
  4160. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0xFE },
  4161. { WCD934X_HPH_NEW_INT_HPH_TIMER2, 0x2 },
  4162. { WCD934X_HPH_NEW_INT_HPH_TIMER3, 0x4e},
  4163. { WCD934X_HPH_NEW_INT_HPH_TIMER4, 0x54 },
  4164. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 },
  4165. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 },
  4166. };
  4167. static const struct reg_sequence tavil_hph_reset_tbl_1_1[] = {
  4168. { WCD934X_HPH_REFBUFF_LP_CTL, 0x0E },
  4169. { WCD934X_HPH_L_DAC_CTL, 0x00 },
  4170. { WCD934X_HPH_R_DAC_CTL, 0x00 },
  4171. { WCD934X_HPH_NEW_ANA_HPH2, 0x00 },
  4172. { WCD934X_HPH_NEW_ANA_HPH3, 0x00 },
  4173. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x40 },
  4174. { WCD934X_HPH_NEW_INT_RDAC_HD2_CTL, 0x81 },
  4175. { WCD934X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 },
  4176. { WCD934X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 },
  4177. { WCD934X_HPH_NEW_INT_RDAC_MISC1, 0x81 },
  4178. { WCD934X_HPH_NEW_INT_PA_MISC1, 0x22 },
  4179. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x00 },
  4180. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 },
  4181. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0xFE },
  4182. { WCD934X_HPH_NEW_INT_HPH_TIMER2, 0x2 },
  4183. { WCD934X_HPH_NEW_INT_HPH_TIMER3, 0x4e},
  4184. { WCD934X_HPH_NEW_INT_HPH_TIMER4, 0x54 },
  4185. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 },
  4186. { WCD934X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 },
  4187. };
  4188. static const struct tavil_reg_mask_val tavil_pa_disable[] = {
  4189. { WCD934X_CDC_RX1_RX_PATH_CTL, 0x30, 0x10 }, /* RX1 mute enable */
  4190. { WCD934X_CDC_RX2_RX_PATH_CTL, 0x30, 0x10 }, /* RX2 mute enable */
  4191. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 }, /* GM3 boost disable */
  4192. { WCD934X_ANA_HPH, 0x80, 0x00 }, /* HPHL PA disable */
  4193. { WCD934X_ANA_HPH, 0x40, 0x00 }, /* HPHR PA disable */
  4194. { WCD934X_ANA_HPH, 0x20, 0x00 }, /* HPHL REF dsable */
  4195. { WCD934X_ANA_HPH, 0x10, 0x00 }, /* HPHR REF disable */
  4196. };
  4197. static const struct tavil_reg_mask_val tavil_ocp_en_seq[] = {
  4198. { WCD934X_RX_OCP_CTL, 0x0F, 0x02 }, /* OCP number of attempts is 2 */
  4199. { WCD934X_HPH_OCP_CTL, 0xFA, 0x3A }, /* OCP current limit */
  4200. { WCD934X_HPH_L_TEST, 0x01, 0x01 }, /* Enable HPHL OCP */
  4201. { WCD934X_HPH_R_TEST, 0x01, 0x01 }, /* Enable HPHR OCP */
  4202. };
  4203. static const struct tavil_reg_mask_val tavil_ocp_en_seq_1[] = {
  4204. { WCD934X_RX_OCP_CTL, 0x0F, 0x02 }, /* OCP number of attempts is 2 */
  4205. { WCD934X_HPH_OCP_CTL, 0xFA, 0x3A }, /* OCP current limit */
  4206. };
  4207. /* LO-HIFI */
  4208. static const struct tavil_reg_mask_val tavil_pre_pa_en_lohifi[] = {
  4209. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00 },
  4210. { WCD934X_FLYBACK_VNEG_CTRL_4, 0xf0, 0x80 },
  4211. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x20, 0x20 },
  4212. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0xf0, 0x40 },
  4213. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 },
  4214. { WCD934X_RX_BIAS_HPH_LOWPOWER, 0xf0, 0xc0 },
  4215. { WCD934X_HPH_PA_CTL1, 0x0e, 0x02 },
  4216. { WCD934X_HPH_REFBUFF_LP_CTL, 0x06, 0x06 },
  4217. };
  4218. static const struct tavil_reg_mask_val tavil_pre_pa_en[] = {
  4219. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00 },
  4220. { WCD934X_HPH_NEW_INT_PA_MISC2, 0x20, 0x0 },
  4221. { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0xf0, 0x40 },
  4222. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 },
  4223. { WCD934X_RX_BIAS_HPH_LOWPOWER, 0xf0, 0x80 },
  4224. { WCD934X_HPH_PA_CTL1, 0x0e, 0x06 },
  4225. { WCD934X_HPH_REFBUFF_LP_CTL, 0x06, 0x06 },
  4226. };
  4227. static const struct tavil_reg_mask_val tavil_post_pa_en[] = {
  4228. { WCD934X_HPH_L_TEST, 0x01, 0x01 }, /* Enable HPHL OCP */
  4229. { WCD934X_HPH_R_TEST, 0x01, 0x01 }, /* Enable HPHR OCP */
  4230. { WCD934X_CDC_RX1_RX_PATH_CTL, 0x30, 0x20 }, /* RX1 mute disable */
  4231. { WCD934X_CDC_RX2_RX_PATH_CTL, 0x30, 0x20 }, /* RX2 mute disable */
  4232. { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x80 }, /* GM3 boost enable */
  4233. { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02 },
  4234. };
  4235. static void tavil_codec_hph_reg_range_read(struct regmap *map, u8 *buf)
  4236. {
  4237. regmap_bulk_read(map, WCD934X_HPH_CNP_EN, buf, TAVIL_HPH_REG_RANGE_1);
  4238. regmap_bulk_read(map, WCD934X_HPH_NEW_ANA_HPH2,
  4239. buf + TAVIL_HPH_REG_RANGE_1, TAVIL_HPH_REG_RANGE_2);
  4240. regmap_bulk_read(map, WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
  4241. buf + TAVIL_HPH_REG_RANGE_1 + TAVIL_HPH_REG_RANGE_2,
  4242. TAVIL_HPH_REG_RANGE_3);
  4243. }
  4244. static void tavil_codec_hph_reg_recover(struct tavil_priv *tavil,
  4245. struct regmap *map, int pa_status)
  4246. {
  4247. int i;
  4248. unsigned int reg;
  4249. blocking_notifier_call_chain(&tavil->mbhc->notifier,
  4250. WCD_EVENT_OCP_OFF,
  4251. &tavil->mbhc->wcd_mbhc);
  4252. if (pa_status & 0xC0)
  4253. goto pa_en_restore;
  4254. dev_dbg(tavil->dev, "%s: HPH PA in disable state (0x%x)\n",
  4255. __func__, pa_status);
  4256. regmap_write_bits(map, WCD934X_CDC_RX1_RX_PATH_CTL, 0x10, 0x10);
  4257. regmap_write_bits(map, WCD934X_CDC_RX2_RX_PATH_CTL, 0x10, 0x10);
  4258. regmap_write_bits(map, WCD934X_ANA_HPH, 0xC0, 0x00);
  4259. regmap_write_bits(map, WCD934X_ANA_HPH, 0x30, 0x00);
  4260. regmap_write_bits(map, WCD934X_CDC_RX1_RX_PATH_CTL, 0x10, 0x00);
  4261. regmap_write_bits(map, WCD934X_CDC_RX2_RX_PATH_CTL, 0x10, 0x00);
  4262. /* Restore to HW defaults */
  4263. regmap_multi_reg_write(map, tavil_hph_reset_tbl,
  4264. ARRAY_SIZE(tavil_hph_reset_tbl));
  4265. if (TAVIL_IS_1_1(tavil->wcd9xxx))
  4266. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_1,
  4267. ARRAY_SIZE(tavil_hph_reset_tbl_1_1));
  4268. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  4269. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_0,
  4270. ARRAY_SIZE(tavil_hph_reset_tbl_1_0));
  4271. for (i = 0; i < ARRAY_SIZE(tavil_ocp_en_seq); i++)
  4272. regmap_write_bits(map, tavil_ocp_en_seq[i].reg,
  4273. tavil_ocp_en_seq[i].mask,
  4274. tavil_ocp_en_seq[i].val);
  4275. goto end;
  4276. pa_en_restore:
  4277. dev_dbg(tavil->dev, "%s: HPH PA in enable state (0x%x)\n",
  4278. __func__, pa_status);
  4279. /* Disable PA and other registers before restoring */
  4280. for (i = 0; i < ARRAY_SIZE(tavil_pa_disable); i++) {
  4281. if (TAVIL_IS_1_1(tavil->wcd9xxx) &&
  4282. (tavil_pa_disable[i].reg == WCD934X_HPH_CNP_WG_CTL))
  4283. continue;
  4284. regmap_write_bits(map, tavil_pa_disable[i].reg,
  4285. tavil_pa_disable[i].mask,
  4286. tavil_pa_disable[i].val);
  4287. }
  4288. regmap_multi_reg_write(map, tavil_hph_reset_tbl,
  4289. ARRAY_SIZE(tavil_hph_reset_tbl));
  4290. if (TAVIL_IS_1_1(tavil->wcd9xxx))
  4291. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_1,
  4292. ARRAY_SIZE(tavil_hph_reset_tbl_1_1));
  4293. if (TAVIL_IS_1_0(tavil->wcd9xxx))
  4294. regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_0,
  4295. ARRAY_SIZE(tavil_hph_reset_tbl_1_0));
  4296. for (i = 0; i < ARRAY_SIZE(tavil_ocp_en_seq_1); i++)
  4297. regmap_write_bits(map, tavil_ocp_en_seq_1[i].reg,
  4298. tavil_ocp_en_seq_1[i].mask,
  4299. tavil_ocp_en_seq_1[i].val);
  4300. if (tavil->hph_mode == CLS_H_LOHIFI) {
  4301. for (i = 0; i < ARRAY_SIZE(tavil_pre_pa_en_lohifi); i++) {
  4302. reg = tavil_pre_pa_en_lohifi[i].reg;
  4303. if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
  4304. ((reg == WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL) ||
  4305. (reg == WCD934X_HPH_CNP_WG_CTL) ||
  4306. (reg == WCD934X_HPH_REFBUFF_LP_CTL)))
  4307. continue;
  4308. regmap_write_bits(map,
  4309. tavil_pre_pa_en_lohifi[i].reg,
  4310. tavil_pre_pa_en_lohifi[i].mask,
  4311. tavil_pre_pa_en_lohifi[i].val);
  4312. }
  4313. } else {
  4314. for (i = 0; i < ARRAY_SIZE(tavil_pre_pa_en); i++) {
  4315. reg = tavil_pre_pa_en[i].reg;
  4316. if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
  4317. ((reg == WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL) ||
  4318. (reg == WCD934X_HPH_CNP_WG_CTL) ||
  4319. (reg == WCD934X_HPH_REFBUFF_LP_CTL)))
  4320. continue;
  4321. regmap_write_bits(map, tavil_pre_pa_en[i].reg,
  4322. tavil_pre_pa_en[i].mask,
  4323. tavil_pre_pa_en[i].val);
  4324. }
  4325. }
  4326. if (TAVIL_IS_1_1(tavil->wcd9xxx)) {
  4327. regmap_write(map, WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0x84);
  4328. regmap_write(map, WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0x84);
  4329. }
  4330. regmap_write_bits(map, WCD934X_ANA_HPH, 0x0C, pa_status & 0x0C);
  4331. regmap_write_bits(map, WCD934X_ANA_HPH, 0x30, 0x30);
  4332. /* wait for 100usec after HPH DAC is enabled */
  4333. usleep_range(100, 110);
  4334. regmap_write(map, WCD934X_ANA_HPH, pa_status);
  4335. /* Sleep for 7msec after PA is enabled */
  4336. usleep_range(7000, 7100);
  4337. for (i = 0; i < ARRAY_SIZE(tavil_post_pa_en); i++) {
  4338. if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
  4339. (tavil_post_pa_en[i].reg == WCD934X_HPH_CNP_WG_CTL))
  4340. continue;
  4341. regmap_write_bits(map, tavil_post_pa_en[i].reg,
  4342. tavil_post_pa_en[i].mask,
  4343. tavil_post_pa_en[i].val);
  4344. }
  4345. end:
  4346. tavil->mbhc->is_hph_recover = true;
  4347. blocking_notifier_call_chain(
  4348. &tavil->mbhc->notifier,
  4349. WCD_EVENT_OCP_ON,
  4350. &tavil->mbhc->wcd_mbhc);
  4351. }
  4352. static int tavil_codec_reset_hph_registers(struct snd_soc_dapm_widget *w,
  4353. struct snd_kcontrol *kcontrol,
  4354. int event)
  4355. {
  4356. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4357. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4358. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  4359. u8 cache_val[TAVIL_HPH_TOTAL_REG];
  4360. u8 hw_val[TAVIL_HPH_TOTAL_REG];
  4361. int pa_status;
  4362. int ret;
  4363. dev_dbg(wcd9xxx->dev, "%s: event: %d\n", __func__, event);
  4364. switch (event) {
  4365. case SND_SOC_DAPM_PRE_PMU:
  4366. memset(cache_val, 0, TAVIL_HPH_TOTAL_REG);
  4367. memset(hw_val, 0, TAVIL_HPH_TOTAL_REG);
  4368. regmap_read(wcd9xxx->regmap, WCD934X_ANA_HPH, &pa_status);
  4369. tavil_codec_hph_reg_range_read(wcd9xxx->regmap, cache_val);
  4370. /* Read register values from HW directly */
  4371. regcache_cache_bypass(wcd9xxx->regmap, true);
  4372. tavil_codec_hph_reg_range_read(wcd9xxx->regmap, hw_val);
  4373. regcache_cache_bypass(wcd9xxx->regmap, false);
  4374. /* compare both the registers to know if there is corruption */
  4375. ret = memcmp(cache_val, hw_val, TAVIL_HPH_TOTAL_REG);
  4376. /* If both the values are same, it means no corruption */
  4377. if (ret) {
  4378. dev_dbg(codec->dev, "%s: cache and hw reg are not same\n",
  4379. __func__);
  4380. tavil_codec_hph_reg_recover(tavil, wcd9xxx->regmap,
  4381. pa_status);
  4382. } else {
  4383. dev_dbg(codec->dev, "%s: cache and hw reg are same\n",
  4384. __func__);
  4385. tavil->mbhc->is_hph_recover = false;
  4386. }
  4387. break;
  4388. default:
  4389. break;
  4390. };
  4391. return 0;
  4392. }
  4393. static int tavil_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  4394. struct snd_ctl_elem_value *ucontrol)
  4395. {
  4396. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4397. int iir_idx = ((struct soc_multi_mixer_control *)
  4398. kcontrol->private_value)->reg;
  4399. int band_idx = ((struct soc_multi_mixer_control *)
  4400. kcontrol->private_value)->shift;
  4401. /* IIR filter band registers are at integer multiples of 16 */
  4402. u16 iir_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  4403. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  4404. (1 << band_idx)) != 0;
  4405. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  4406. iir_idx, band_idx,
  4407. (uint32_t)ucontrol->value.integer.value[0]);
  4408. return 0;
  4409. }
  4410. static int tavil_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  4411. struct snd_ctl_elem_value *ucontrol)
  4412. {
  4413. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4414. int iir_idx = ((struct soc_multi_mixer_control *)
  4415. kcontrol->private_value)->reg;
  4416. int band_idx = ((struct soc_multi_mixer_control *)
  4417. kcontrol->private_value)->shift;
  4418. bool iir_band_en_status;
  4419. int value = ucontrol->value.integer.value[0];
  4420. u16 iir_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  4421. /* Mask first 5 bits, 6-8 are reserved */
  4422. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  4423. (value << band_idx));
  4424. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  4425. (1 << band_idx)) != 0);
  4426. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  4427. iir_idx, band_idx, iir_band_en_status);
  4428. return 0;
  4429. }
  4430. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  4431. int iir_idx, int band_idx,
  4432. int coeff_idx)
  4433. {
  4434. uint32_t value = 0;
  4435. /* Address does not automatically update if reading */
  4436. snd_soc_write(codec,
  4437. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4438. ((band_idx * BAND_MAX + coeff_idx)
  4439. * sizeof(uint32_t)) & 0x7F);
  4440. value |= snd_soc_read(codec,
  4441. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
  4442. snd_soc_write(codec,
  4443. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4444. ((band_idx * BAND_MAX + coeff_idx)
  4445. * sizeof(uint32_t) + 1) & 0x7F);
  4446. value |= (snd_soc_read(codec,
  4447. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  4448. 16 * iir_idx)) << 8);
  4449. snd_soc_write(codec,
  4450. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4451. ((band_idx * BAND_MAX + coeff_idx)
  4452. * sizeof(uint32_t) + 2) & 0x7F);
  4453. value |= (snd_soc_read(codec,
  4454. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  4455. 16 * iir_idx)) << 16);
  4456. snd_soc_write(codec,
  4457. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4458. ((band_idx * BAND_MAX + coeff_idx)
  4459. * sizeof(uint32_t) + 3) & 0x7F);
  4460. /* Mask bits top 2 bits since they are reserved */
  4461. value |= ((snd_soc_read(codec,
  4462. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  4463. 16 * iir_idx)) & 0x3F) << 24);
  4464. return value;
  4465. }
  4466. static int tavil_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  4467. struct snd_ctl_elem_value *ucontrol)
  4468. {
  4469. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4470. int iir_idx = ((struct soc_multi_mixer_control *)
  4471. kcontrol->private_value)->reg;
  4472. int band_idx = ((struct soc_multi_mixer_control *)
  4473. kcontrol->private_value)->shift;
  4474. ucontrol->value.integer.value[0] =
  4475. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  4476. ucontrol->value.integer.value[1] =
  4477. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  4478. ucontrol->value.integer.value[2] =
  4479. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  4480. ucontrol->value.integer.value[3] =
  4481. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  4482. ucontrol->value.integer.value[4] =
  4483. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  4484. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  4485. "%s: IIR #%d band #%d b1 = 0x%x\n"
  4486. "%s: IIR #%d band #%d b2 = 0x%x\n"
  4487. "%s: IIR #%d band #%d a1 = 0x%x\n"
  4488. "%s: IIR #%d band #%d a2 = 0x%x\n",
  4489. __func__, iir_idx, band_idx,
  4490. (uint32_t)ucontrol->value.integer.value[0],
  4491. __func__, iir_idx, band_idx,
  4492. (uint32_t)ucontrol->value.integer.value[1],
  4493. __func__, iir_idx, band_idx,
  4494. (uint32_t)ucontrol->value.integer.value[2],
  4495. __func__, iir_idx, band_idx,
  4496. (uint32_t)ucontrol->value.integer.value[3],
  4497. __func__, iir_idx, band_idx,
  4498. (uint32_t)ucontrol->value.integer.value[4]);
  4499. return 0;
  4500. }
  4501. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  4502. int iir_idx, int band_idx,
  4503. uint32_t value)
  4504. {
  4505. snd_soc_write(codec,
  4506. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4507. (value & 0xFF));
  4508. snd_soc_write(codec,
  4509. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4510. (value >> 8) & 0xFF);
  4511. snd_soc_write(codec,
  4512. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4513. (value >> 16) & 0xFF);
  4514. /* Mask top 2 bits, 7-8 are reserved */
  4515. snd_soc_write(codec,
  4516. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  4517. (value >> 24) & 0x3F);
  4518. }
  4519. static int tavil_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  4520. struct snd_ctl_elem_value *ucontrol)
  4521. {
  4522. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4523. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4524. int iir_idx = ((struct soc_multi_mixer_control *)
  4525. kcontrol->private_value)->reg;
  4526. int band_idx = ((struct soc_multi_mixer_control *)
  4527. kcontrol->private_value)->shift;
  4528. int coeff_idx;
  4529. /*
  4530. * Mask top bit it is reserved
  4531. * Updates addr automatically for each B2 write
  4532. */
  4533. snd_soc_write(codec,
  4534. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4535. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  4536. /* Store the coefficients in sidetone coeff array */
  4537. for (coeff_idx = 0; coeff_idx < WCD934X_CDC_SIDETONE_IIR_COEFF_MAX;
  4538. coeff_idx++) {
  4539. tavil->sidetone_coeff_array[iir_idx][band_idx][coeff_idx] =
  4540. ucontrol->value.integer.value[coeff_idx];
  4541. set_iir_band_coeff(codec, iir_idx, band_idx,
  4542. tavil->sidetone_coeff_array[iir_idx][band_idx]
  4543. [coeff_idx]);
  4544. }
  4545. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  4546. "%s: IIR #%d band #%d b1 = 0x%x\n"
  4547. "%s: IIR #%d band #%d b2 = 0x%x\n"
  4548. "%s: IIR #%d band #%d a1 = 0x%x\n"
  4549. "%s: IIR #%d band #%d a2 = 0x%x\n",
  4550. __func__, iir_idx, band_idx,
  4551. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  4552. __func__, iir_idx, band_idx,
  4553. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  4554. __func__, iir_idx, band_idx,
  4555. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  4556. __func__, iir_idx, band_idx,
  4557. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  4558. __func__, iir_idx, band_idx,
  4559. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  4560. return 0;
  4561. }
  4562. static void tavil_restore_iir_coeff(struct tavil_priv *tavil, int iir_idx)
  4563. {
  4564. int band_idx = 0, coeff_idx = 0;
  4565. struct snd_soc_codec *codec = tavil->codec;
  4566. for (band_idx = 0; band_idx < BAND_MAX; band_idx++) {
  4567. snd_soc_write(codec,
  4568. (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  4569. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  4570. for (coeff_idx = 0;
  4571. coeff_idx < WCD934X_CDC_SIDETONE_IIR_COEFF_MAX;
  4572. coeff_idx++) {
  4573. set_iir_band_coeff(codec, iir_idx, band_idx,
  4574. tavil->sidetone_coeff_array[iir_idx][band_idx]
  4575. [coeff_idx]);
  4576. }
  4577. }
  4578. }
  4579. static int tavil_compander_get(struct snd_kcontrol *kcontrol,
  4580. struct snd_ctl_elem_value *ucontrol)
  4581. {
  4582. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4583. int comp = ((struct soc_multi_mixer_control *)
  4584. kcontrol->private_value)->shift;
  4585. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4586. ucontrol->value.integer.value[0] = tavil->comp_enabled[comp];
  4587. return 0;
  4588. }
  4589. static int tavil_compander_put(struct snd_kcontrol *kcontrol,
  4590. struct snd_ctl_elem_value *ucontrol)
  4591. {
  4592. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4593. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4594. int comp = ((struct soc_multi_mixer_control *)
  4595. kcontrol->private_value)->shift;
  4596. int value = ucontrol->value.integer.value[0];
  4597. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  4598. __func__, comp + 1, tavil->comp_enabled[comp], value);
  4599. tavil->comp_enabled[comp] = value;
  4600. /* Any specific register configuration for compander */
  4601. switch (comp) {
  4602. case COMPANDER_1:
  4603. /* Set Gain Source Select based on compander enable/disable */
  4604. snd_soc_update_bits(codec, WCD934X_HPH_L_EN, 0x20,
  4605. (value ? 0x00:0x20));
  4606. break;
  4607. case COMPANDER_2:
  4608. snd_soc_update_bits(codec, WCD934X_HPH_R_EN, 0x20,
  4609. (value ? 0x00:0x20));
  4610. break;
  4611. case COMPANDER_3:
  4612. case COMPANDER_4:
  4613. case COMPANDER_7:
  4614. case COMPANDER_8:
  4615. break;
  4616. default:
  4617. /*
  4618. * if compander is not enabled for any interpolator,
  4619. * it does not cause any audio failure, so do not
  4620. * return error in this case, but just print a log
  4621. */
  4622. dev_warn(codec->dev, "%s: unknown compander: %d\n",
  4623. __func__, comp);
  4624. };
  4625. return 0;
  4626. }
  4627. static int tavil_hph_asrc_mode_put(struct snd_kcontrol *kcontrol,
  4628. struct snd_ctl_elem_value *ucontrol)
  4629. {
  4630. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4631. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4632. int index = -EINVAL;
  4633. if (!strcmp(kcontrol->id.name, "ASRC0 Output Mode"))
  4634. index = ASRC0;
  4635. if (!strcmp(kcontrol->id.name, "ASRC1 Output Mode"))
  4636. index = ASRC1;
  4637. if (tavil && (index >= 0) && (index < ASRC_MAX))
  4638. tavil->asrc_output_mode[index] =
  4639. ucontrol->value.integer.value[0];
  4640. return 0;
  4641. }
  4642. static int tavil_hph_asrc_mode_get(struct snd_kcontrol *kcontrol,
  4643. struct snd_ctl_elem_value *ucontrol)
  4644. {
  4645. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4646. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4647. int val = 0;
  4648. int index = -EINVAL;
  4649. if (!strcmp(kcontrol->id.name, "ASRC0 Output Mode"))
  4650. index = ASRC0;
  4651. if (!strcmp(kcontrol->id.name, "ASRC1 Output Mode"))
  4652. index = ASRC1;
  4653. if (tavil && (index >= 0) && (index < ASRC_MAX))
  4654. val = tavil->asrc_output_mode[index];
  4655. ucontrol->value.integer.value[0] = val;
  4656. return 0;
  4657. }
  4658. static int tavil_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  4659. struct snd_ctl_elem_value *ucontrol)
  4660. {
  4661. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4662. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4663. int val = 0;
  4664. if (tavil)
  4665. val = tavil->idle_det_cfg.hph_idle_detect_en;
  4666. ucontrol->value.integer.value[0] = val;
  4667. return 0;
  4668. }
  4669. static int tavil_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  4670. struct snd_ctl_elem_value *ucontrol)
  4671. {
  4672. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4673. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4674. if (tavil)
  4675. tavil->idle_det_cfg.hph_idle_detect_en =
  4676. ucontrol->value.integer.value[0];
  4677. return 0;
  4678. }
  4679. static int tavil_dmic_pin_mode_get(struct snd_kcontrol *kcontrol,
  4680. struct snd_ctl_elem_value *ucontrol)
  4681. {
  4682. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4683. u16 dmic_pin;
  4684. u8 reg_val, pinctl_position;
  4685. pinctl_position = ((struct soc_multi_mixer_control *)
  4686. kcontrol->private_value)->shift;
  4687. dmic_pin = pinctl_position & 0x07;
  4688. reg_val = snd_soc_read(codec,
  4689. WCD934X_TLMM_DMIC1_CLK_PINCFG + dmic_pin - 1);
  4690. ucontrol->value.integer.value[0] = !!reg_val;
  4691. return 0;
  4692. }
  4693. static int tavil_dmic_pin_mode_put(struct snd_kcontrol *kcontrol,
  4694. struct snd_ctl_elem_value *ucontrol)
  4695. {
  4696. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4697. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4698. u16 ctl_reg, cfg_reg, dmic_pin;
  4699. u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
  4700. /* 0- high or low; 1- high Z */
  4701. pinctl_mode = ucontrol->value.integer.value[0];
  4702. pinctl_position = ((struct soc_multi_mixer_control *)
  4703. kcontrol->private_value)->shift;
  4704. switch (pinctl_position >> 3) {
  4705. case 0:
  4706. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_0;
  4707. break;
  4708. case 1:
  4709. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_1;
  4710. break;
  4711. case 2:
  4712. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_2;
  4713. break;
  4714. case 3:
  4715. ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_3;
  4716. break;
  4717. default:
  4718. dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
  4719. __func__, pinctl_position);
  4720. return -EINVAL;
  4721. }
  4722. ctl_val = ~(pinctl_mode << (pinctl_position & 0x07));
  4723. mask = 1 << (pinctl_position & 0x07);
  4724. snd_soc_update_bits(codec, ctl_reg, mask, ctl_val);
  4725. dmic_pin = pinctl_position & 0x07;
  4726. cfg_reg = WCD934X_TLMM_DMIC1_CLK_PINCFG + dmic_pin - 1;
  4727. if (pinctl_mode) {
  4728. if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  4729. cfg_val = 0x6;
  4730. else
  4731. cfg_val = 0xD;
  4732. } else
  4733. cfg_val = 0;
  4734. snd_soc_update_bits(codec, cfg_reg, 0x1F, cfg_val);
  4735. dev_dbg(codec->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
  4736. __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
  4737. return 0;
  4738. }
  4739. static int tavil_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
  4740. struct snd_ctl_elem_value *ucontrol)
  4741. {
  4742. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4743. u16 amic_reg = 0;
  4744. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  4745. amic_reg = WCD934X_ANA_AMIC1;
  4746. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  4747. amic_reg = WCD934X_ANA_AMIC3;
  4748. if (amic_reg)
  4749. ucontrol->value.integer.value[0] =
  4750. (snd_soc_read(codec, amic_reg) &
  4751. WCD934X_AMIC_PWR_LVL_MASK) >>
  4752. WCD934X_AMIC_PWR_LVL_SHIFT;
  4753. return 0;
  4754. }
  4755. static int tavil_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
  4756. struct snd_ctl_elem_value *ucontrol)
  4757. {
  4758. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4759. u32 mode_val;
  4760. u16 amic_reg = 0;
  4761. mode_val = ucontrol->value.enumerated.item[0];
  4762. dev_dbg(codec->dev, "%s: mode: %d\n", __func__, mode_val);
  4763. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  4764. amic_reg = WCD934X_ANA_AMIC1;
  4765. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  4766. amic_reg = WCD934X_ANA_AMIC3;
  4767. if (amic_reg)
  4768. snd_soc_update_bits(codec, amic_reg, WCD934X_AMIC_PWR_LVL_MASK,
  4769. mode_val << WCD934X_AMIC_PWR_LVL_SHIFT);
  4770. return 0;
  4771. }
  4772. static const char *const tavil_conn_mad_text[] = {
  4773. "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "NOTUSED5",
  4774. "NOTUSED6", "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  4775. "DMIC4", "DMIC5", "NOTUSED3", "NOTUSED4"
  4776. };
  4777. static const struct soc_enum tavil_conn_mad_enum =
  4778. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tavil_conn_mad_text),
  4779. tavil_conn_mad_text);
  4780. static int tavil_mad_input_get(struct snd_kcontrol *kcontrol,
  4781. struct snd_ctl_elem_value *ucontrol)
  4782. {
  4783. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4784. u8 tavil_mad_input;
  4785. tavil_mad_input = snd_soc_read(codec, WCD934X_SOC_MAD_INP_SEL) & 0x0F;
  4786. ucontrol->value.integer.value[0] = tavil_mad_input;
  4787. dev_dbg(codec->dev, "%s: tavil_mad_input = %s\n", __func__,
  4788. tavil_conn_mad_text[tavil_mad_input]);
  4789. return 0;
  4790. }
  4791. static int tavil_mad_input_put(struct snd_kcontrol *kcontrol,
  4792. struct snd_ctl_elem_value *ucontrol)
  4793. {
  4794. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4795. struct snd_soc_card *card = codec->component.card;
  4796. u8 tavil_mad_input;
  4797. char mad_amic_input_widget[6];
  4798. const char *mad_input_widget;
  4799. const char *source_widget = NULL;
  4800. u32 adc, i, mic_bias_found = 0;
  4801. int ret = 0;
  4802. char *mad_input;
  4803. bool is_adc_input = false;
  4804. tavil_mad_input = ucontrol->value.integer.value[0];
  4805. if (tavil_mad_input >= sizeof(tavil_conn_mad_text)/
  4806. sizeof(tavil_conn_mad_text[0])) {
  4807. dev_err(codec->dev,
  4808. "%s: tavil_mad_input = %d out of bounds\n",
  4809. __func__, tavil_mad_input);
  4810. return -EINVAL;
  4811. }
  4812. if (strnstr(tavil_conn_mad_text[tavil_mad_input], "NOTUSED",
  4813. sizeof("NOTUSED"))) {
  4814. dev_dbg(codec->dev,
  4815. "%s: Unsupported tavil_mad_input = %s\n",
  4816. __func__, tavil_conn_mad_text[tavil_mad_input]);
  4817. /* Make sure the MAD register is updated */
  4818. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  4819. 0x88, 0x00);
  4820. return -EINVAL;
  4821. }
  4822. if (strnstr(tavil_conn_mad_text[tavil_mad_input],
  4823. "ADC", sizeof("ADC"))) {
  4824. mad_input = strpbrk(tavil_conn_mad_text[tavil_mad_input],
  4825. "1234");
  4826. if (!mad_input) {
  4827. dev_err(codec->dev, "%s: Invalid MAD input %s\n",
  4828. __func__, tavil_conn_mad_text[tavil_mad_input]);
  4829. return -EINVAL;
  4830. }
  4831. ret = kstrtouint(mad_input, 10, &adc);
  4832. if ((ret < 0) || (adc > 4)) {
  4833. dev_err(codec->dev, "%s: Invalid ADC = %s\n", __func__,
  4834. tavil_conn_mad_text[tavil_mad_input]);
  4835. return -EINVAL;
  4836. }
  4837. /*AMIC4 and AMIC5 share ADC4*/
  4838. if ((adc == 4) &&
  4839. (snd_soc_read(codec, WCD934X_TX_NEW_AMIC_4_5_SEL) & 0x10))
  4840. adc = 5;
  4841. snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
  4842. mad_input_widget = mad_amic_input_widget;
  4843. is_adc_input = true;
  4844. } else {
  4845. /* DMIC type input widget*/
  4846. mad_input_widget = tavil_conn_mad_text[tavil_mad_input];
  4847. }
  4848. dev_dbg(codec->dev,
  4849. "%s: tavil input widget = %s, adc_input = %s\n", __func__,
  4850. mad_input_widget, is_adc_input ? "true" : "false");
  4851. for (i = 0; i < card->num_of_dapm_routes; i++) {
  4852. if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
  4853. source_widget = card->of_dapm_routes[i].source;
  4854. if (!source_widget) {
  4855. dev_err(codec->dev,
  4856. "%s: invalid source widget\n",
  4857. __func__);
  4858. return -EINVAL;
  4859. }
  4860. if (strnstr(source_widget,
  4861. "MIC BIAS1", sizeof("MIC BIAS1"))) {
  4862. mic_bias_found = 1;
  4863. break;
  4864. } else if (strnstr(source_widget,
  4865. "MIC BIAS2", sizeof("MIC BIAS2"))) {
  4866. mic_bias_found = 2;
  4867. break;
  4868. } else if (strnstr(source_widget,
  4869. "MIC BIAS3", sizeof("MIC BIAS3"))) {
  4870. mic_bias_found = 3;
  4871. break;
  4872. } else if (strnstr(source_widget,
  4873. "MIC BIAS4", sizeof("MIC BIAS4"))) {
  4874. mic_bias_found = 4;
  4875. break;
  4876. }
  4877. }
  4878. }
  4879. if (!mic_bias_found) {
  4880. dev_err(codec->dev, "%s: mic bias not found for input %s\n",
  4881. __func__, mad_input_widget);
  4882. return -EINVAL;
  4883. }
  4884. dev_dbg(codec->dev, "%s: mic_bias found = %d\n", __func__,
  4885. mic_bias_found);
  4886. snd_soc_update_bits(codec, WCD934X_SOC_MAD_INP_SEL,
  4887. 0x0F, tavil_mad_input);
  4888. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  4889. 0x07, mic_bias_found);
  4890. /* for all adc inputs, mad should be in micbias mode with BG enabled */
  4891. if (is_adc_input)
  4892. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  4893. 0x88, 0x88);
  4894. else
  4895. snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
  4896. 0x88, 0x00);
  4897. return 0;
  4898. }
  4899. static int tavil_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  4900. struct snd_ctl_elem_value *ucontrol)
  4901. {
  4902. u8 ear_pa_gain;
  4903. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4904. ear_pa_gain = snd_soc_read(codec, WCD934X_ANA_EAR);
  4905. ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
  4906. ucontrol->value.integer.value[0] = ear_pa_gain;
  4907. dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  4908. ear_pa_gain);
  4909. return 0;
  4910. }
  4911. static int tavil_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  4912. struct snd_ctl_elem_value *ucontrol)
  4913. {
  4914. u8 ear_pa_gain;
  4915. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4916. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  4917. __func__, ucontrol->value.integer.value[0]);
  4918. ear_pa_gain = ucontrol->value.integer.value[0] << 4;
  4919. snd_soc_update_bits(codec, WCD934X_ANA_EAR, 0x70, ear_pa_gain);
  4920. return 0;
  4921. }
  4922. static int tavil_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  4923. struct snd_ctl_elem_value *ucontrol)
  4924. {
  4925. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4926. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4927. ucontrol->value.integer.value[0] = tavil->ear_spkr_gain;
  4928. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  4929. __func__, ucontrol->value.integer.value[0]);
  4930. return 0;
  4931. }
  4932. static int tavil_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  4933. struct snd_ctl_elem_value *ucontrol)
  4934. {
  4935. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4936. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4937. tavil->ear_spkr_gain = ucontrol->value.integer.value[0];
  4938. dev_dbg(codec->dev, "%s: gain = %d\n", __func__, tavil->ear_spkr_gain);
  4939. return 0;
  4940. }
  4941. static int tavil_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  4942. struct snd_ctl_elem_value *ucontrol)
  4943. {
  4944. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4945. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4946. ucontrol->value.integer.value[0] = tavil->hph_mode;
  4947. return 0;
  4948. }
  4949. static int tavil_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  4950. struct snd_ctl_elem_value *ucontrol)
  4951. {
  4952. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  4953. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  4954. u32 mode_val;
  4955. mode_val = ucontrol->value.enumerated.item[0];
  4956. dev_dbg(codec->dev, "%s: mode: %d\n", __func__, mode_val);
  4957. if (mode_val == 0) {
  4958. dev_warn(codec->dev, "%s:Invalid HPH Mode, default to Cls-H LOHiFi\n",
  4959. __func__);
  4960. mode_val = CLS_H_LOHIFI;
  4961. }
  4962. tavil->hph_mode = mode_val;
  4963. return 0;
  4964. }
  4965. static const char * const rx_hph_mode_mux_text[] = {
  4966. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  4967. "CLS_H_ULP", "CLS_AB_HIFI",
  4968. };
  4969. static const struct soc_enum rx_hph_mode_mux_enum =
  4970. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  4971. rx_hph_mode_mux_text);
  4972. static const char *const tavil_anc_func_text[] = {"OFF", "ON"};
  4973. static const struct soc_enum tavil_anc_func_enum =
  4974. SOC_ENUM_SINGLE_EXT(2, tavil_anc_func_text);
  4975. static const char *const tavil_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
  4976. static SOC_ENUM_SINGLE_EXT_DECL(tavil_clkmode_enum, tavil_clkmode_text);
  4977. /* Cutoff frequency for high pass filter */
  4978. static const char * const cf_text[] = {
  4979. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  4980. };
  4981. static const char * const rx_cf_text[] = {
  4982. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
  4983. "CF_NEG_3DB_0P48HZ"
  4984. };
  4985. static const char * const amic_pwr_lvl_text[] = {
  4986. "LOW_PWR", "DEFAULT", "HIGH_PERF"
  4987. };
  4988. static const char * const hph_idle_detect_text[] = {
  4989. "OFF", "ON"
  4990. };
  4991. static const char * const asrc_mode_text[] = {
  4992. "INT", "FRAC"
  4993. };
  4994. static const char * const tavil_ear_pa_gain_text[] = {
  4995. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
  4996. "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
  4997. };
  4998. static const char * const tavil_ear_spkr_pa_gain_text[] = {
  4999. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  5000. "G_4_DB", "G_5_DB", "G_6_DB"
  5001. };
  5002. static SOC_ENUM_SINGLE_EXT_DECL(tavil_ear_pa_gain_enum, tavil_ear_pa_gain_text);
  5003. static SOC_ENUM_SINGLE_EXT_DECL(tavil_ear_spkr_pa_gain_enum,
  5004. tavil_ear_spkr_pa_gain_text);
  5005. static SOC_ENUM_SINGLE_EXT_DECL(amic_pwr_lvl_enum, amic_pwr_lvl_text);
  5006. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  5007. static SOC_ENUM_SINGLE_EXT_DECL(asrc_mode_enum, asrc_mode_text);
  5008. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, WCD934X_CDC_TX0_TX_PATH_CFG0, 5,
  5009. cf_text);
  5010. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, WCD934X_CDC_TX1_TX_PATH_CFG0, 5,
  5011. cf_text);
  5012. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, WCD934X_CDC_TX2_TX_PATH_CFG0, 5,
  5013. cf_text);
  5014. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, WCD934X_CDC_TX3_TX_PATH_CFG0, 5,
  5015. cf_text);
  5016. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, WCD934X_CDC_TX4_TX_PATH_CFG0, 5,
  5017. cf_text);
  5018. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, WCD934X_CDC_TX5_TX_PATH_CFG0, 5,
  5019. cf_text);
  5020. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, WCD934X_CDC_TX6_TX_PATH_CFG0, 5,
  5021. cf_text);
  5022. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, WCD934X_CDC_TX7_TX_PATH_CFG0, 5,
  5023. cf_text);
  5024. static SOC_ENUM_SINGLE_DECL(cf_dec8_enum, WCD934X_CDC_TX8_TX_PATH_CFG0, 5,
  5025. cf_text);
  5026. static SOC_ENUM_SINGLE_DECL(cf_int0_1_enum, WCD934X_CDC_RX0_RX_PATH_CFG2, 0,
  5027. rx_cf_text);
  5028. static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD934X_CDC_RX0_RX_PATH_MIX_CFG, 2,
  5029. rx_cf_text);
  5030. static SOC_ENUM_SINGLE_DECL(cf_int1_1_enum, WCD934X_CDC_RX1_RX_PATH_CFG2, 0,
  5031. rx_cf_text);
  5032. static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD934X_CDC_RX1_RX_PATH_MIX_CFG, 2,
  5033. rx_cf_text);
  5034. static SOC_ENUM_SINGLE_DECL(cf_int2_1_enum, WCD934X_CDC_RX2_RX_PATH_CFG2, 0,
  5035. rx_cf_text);
  5036. static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD934X_CDC_RX2_RX_PATH_MIX_CFG, 2,
  5037. rx_cf_text);
  5038. static SOC_ENUM_SINGLE_DECL(cf_int3_1_enum, WCD934X_CDC_RX3_RX_PATH_CFG2, 0,
  5039. rx_cf_text);
  5040. static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD934X_CDC_RX3_RX_PATH_MIX_CFG, 2,
  5041. rx_cf_text);
  5042. static SOC_ENUM_SINGLE_DECL(cf_int4_1_enum, WCD934X_CDC_RX4_RX_PATH_CFG2, 0,
  5043. rx_cf_text);
  5044. static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD934X_CDC_RX4_RX_PATH_MIX_CFG, 2,
  5045. rx_cf_text);
  5046. static SOC_ENUM_SINGLE_DECL(cf_int7_1_enum, WCD934X_CDC_RX7_RX_PATH_CFG2, 0,
  5047. rx_cf_text);
  5048. static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD934X_CDC_RX7_RX_PATH_MIX_CFG, 2,
  5049. rx_cf_text);
  5050. static SOC_ENUM_SINGLE_DECL(cf_int8_1_enum, WCD934X_CDC_RX8_RX_PATH_CFG2, 0,
  5051. rx_cf_text);
  5052. static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD934X_CDC_RX8_RX_PATH_MIX_CFG, 2,
  5053. rx_cf_text);
  5054. static const struct snd_kcontrol_new tavil_snd_controls[] = {
  5055. SOC_ENUM_EXT("EAR PA Gain", tavil_ear_pa_gain_enum,
  5056. tavil_ear_pa_gain_get, tavil_ear_pa_gain_put),
  5057. SOC_ENUM_EXT("EAR SPKR PA Gain", tavil_ear_spkr_pa_gain_enum,
  5058. tavil_ear_spkr_pa_gain_get, tavil_ear_spkr_pa_gain_put),
  5059. SOC_SINGLE_TLV("HPHL Volume", WCD934X_HPH_L_EN, 0, 20, 1, line_gain),
  5060. SOC_SINGLE_TLV("HPHR Volume", WCD934X_HPH_R_EN, 0, 20, 1, line_gain),
  5061. SOC_SINGLE_TLV("LINEOUT1 Volume", WCD934X_DIFF_LO_LO1_COMPANDER,
  5062. 3, 16, 1, line_gain),
  5063. SOC_SINGLE_TLV("LINEOUT2 Volume", WCD934X_DIFF_LO_LO2_COMPANDER,
  5064. 3, 16, 1, line_gain),
  5065. SOC_SINGLE_TLV("ADC1 Volume", WCD934X_ANA_AMIC1, 0, 20, 0, analog_gain),
  5066. SOC_SINGLE_TLV("ADC2 Volume", WCD934X_ANA_AMIC2, 0, 20, 0, analog_gain),
  5067. SOC_SINGLE_TLV("ADC3 Volume", WCD934X_ANA_AMIC3, 0, 20, 0, analog_gain),
  5068. SOC_SINGLE_TLV("ADC4 Volume", WCD934X_ANA_AMIC4, 0, 20, 0, analog_gain),
  5069. SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD934X_CDC_RX0_RX_VOL_CTL,
  5070. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  5071. SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD934X_CDC_RX1_RX_VOL_CTL,
  5072. 0, -84, 40, digital_gain),
  5073. SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD934X_CDC_RX2_RX_VOL_CTL,
  5074. 0, -84, 40, digital_gain),
  5075. SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD934X_CDC_RX3_RX_VOL_CTL,
  5076. 0, -84, 40, digital_gain),
  5077. SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD934X_CDC_RX4_RX_VOL_CTL,
  5078. 0, -84, 40, digital_gain),
  5079. SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD934X_CDC_RX7_RX_VOL_CTL,
  5080. 0, -84, 40, digital_gain),
  5081. SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD934X_CDC_RX8_RX_VOL_CTL,
  5082. 0, -84, 40, digital_gain),
  5083. SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
  5084. WCD934X_CDC_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5085. SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
  5086. WCD934X_CDC_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5087. SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
  5088. WCD934X_CDC_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5089. SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
  5090. WCD934X_CDC_RX3_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5091. SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
  5092. WCD934X_CDC_RX4_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5093. SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
  5094. WCD934X_CDC_RX7_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5095. SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
  5096. WCD934X_CDC_RX8_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  5097. SOC_SINGLE_SX_TLV("DEC0 Volume", WCD934X_CDC_TX0_TX_VOL_CTL, 0,
  5098. -84, 40, digital_gain),
  5099. SOC_SINGLE_SX_TLV("DEC1 Volume", WCD934X_CDC_TX1_TX_VOL_CTL, 0,
  5100. -84, 40, digital_gain),
  5101. SOC_SINGLE_SX_TLV("DEC2 Volume", WCD934X_CDC_TX2_TX_VOL_CTL, 0,
  5102. -84, 40, digital_gain),
  5103. SOC_SINGLE_SX_TLV("DEC3 Volume", WCD934X_CDC_TX3_TX_VOL_CTL, 0,
  5104. -84, 40, digital_gain),
  5105. SOC_SINGLE_SX_TLV("DEC4 Volume", WCD934X_CDC_TX4_TX_VOL_CTL, 0,
  5106. -84, 40, digital_gain),
  5107. SOC_SINGLE_SX_TLV("DEC5 Volume", WCD934X_CDC_TX5_TX_VOL_CTL, 0,
  5108. -84, 40, digital_gain),
  5109. SOC_SINGLE_SX_TLV("DEC6 Volume", WCD934X_CDC_TX6_TX_VOL_CTL, 0,
  5110. -84, 40, digital_gain),
  5111. SOC_SINGLE_SX_TLV("DEC7 Volume", WCD934X_CDC_TX7_TX_VOL_CTL, 0,
  5112. -84, 40, digital_gain),
  5113. SOC_SINGLE_SX_TLV("DEC8 Volume", WCD934X_CDC_TX8_TX_VOL_CTL, 0,
  5114. -84, 40, digital_gain),
  5115. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  5116. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  5117. digital_gain),
  5118. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  5119. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  5120. digital_gain),
  5121. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  5122. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  5123. digital_gain),
  5124. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  5125. WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  5126. digital_gain),
  5127. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  5128. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  5129. digital_gain),
  5130. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  5131. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  5132. digital_gain),
  5133. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  5134. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  5135. digital_gain),
  5136. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  5137. WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  5138. digital_gain),
  5139. SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tavil_get_anc_slot,
  5140. tavil_put_anc_slot),
  5141. SOC_ENUM_EXT("ANC Function", tavil_anc_func_enum, tavil_get_anc_func,
  5142. tavil_put_anc_func),
  5143. SOC_ENUM_EXT("CLK MODE", tavil_clkmode_enum, tavil_get_clkmode,
  5144. tavil_put_clkmode),
  5145. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  5146. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  5147. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  5148. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  5149. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  5150. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  5151. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  5152. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  5153. SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
  5154. SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
  5155. SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
  5156. SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
  5157. SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
  5158. SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
  5159. SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
  5160. SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
  5161. SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
  5162. SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
  5163. SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
  5164. SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
  5165. SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
  5166. SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
  5167. SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
  5168. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  5169. tavil_rx_hph_mode_get, tavil_rx_hph_mode_put),
  5170. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  5171. tavil_iir_enable_audio_mixer_get,
  5172. tavil_iir_enable_audio_mixer_put),
  5173. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  5174. tavil_iir_enable_audio_mixer_get,
  5175. tavil_iir_enable_audio_mixer_put),
  5176. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  5177. tavil_iir_enable_audio_mixer_get,
  5178. tavil_iir_enable_audio_mixer_put),
  5179. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  5180. tavil_iir_enable_audio_mixer_get,
  5181. tavil_iir_enable_audio_mixer_put),
  5182. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  5183. tavil_iir_enable_audio_mixer_get,
  5184. tavil_iir_enable_audio_mixer_put),
  5185. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  5186. tavil_iir_enable_audio_mixer_get,
  5187. tavil_iir_enable_audio_mixer_put),
  5188. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  5189. tavil_iir_enable_audio_mixer_get,
  5190. tavil_iir_enable_audio_mixer_put),
  5191. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  5192. tavil_iir_enable_audio_mixer_get,
  5193. tavil_iir_enable_audio_mixer_put),
  5194. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  5195. tavil_iir_enable_audio_mixer_get,
  5196. tavil_iir_enable_audio_mixer_put),
  5197. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  5198. tavil_iir_enable_audio_mixer_get,
  5199. tavil_iir_enable_audio_mixer_put),
  5200. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  5201. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5202. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  5203. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5204. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  5205. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5206. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  5207. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5208. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  5209. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5210. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  5211. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5212. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  5213. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5214. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  5215. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5216. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  5217. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5218. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  5219. tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
  5220. SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
  5221. tavil_compander_get, tavil_compander_put),
  5222. SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
  5223. tavil_compander_get, tavil_compander_put),
  5224. SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
  5225. tavil_compander_get, tavil_compander_put),
  5226. SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
  5227. tavil_compander_get, tavil_compander_put),
  5228. SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
  5229. tavil_compander_get, tavil_compander_put),
  5230. SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
  5231. tavil_compander_get, tavil_compander_put),
  5232. SOC_ENUM_EXT("ASRC0 Output Mode", asrc_mode_enum,
  5233. tavil_hph_asrc_mode_get, tavil_hph_asrc_mode_put),
  5234. SOC_ENUM_EXT("ASRC1 Output Mode", asrc_mode_enum,
  5235. tavil_hph_asrc_mode_get, tavil_hph_asrc_mode_put),
  5236. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  5237. tavil_hph_idle_detect_get, tavil_hph_idle_detect_put),
  5238. SOC_ENUM_EXT("MAD Input", tavil_conn_mad_enum,
  5239. tavil_mad_input_get, tavil_mad_input_put),
  5240. SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
  5241. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5242. SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
  5243. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5244. SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
  5245. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5246. SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
  5247. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5248. SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
  5249. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5250. SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
  5251. tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
  5252. SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
  5253. tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
  5254. SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
  5255. tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
  5256. SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
  5257. tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
  5258. };
  5259. static int tavil_dec_enum_put(struct snd_kcontrol *kcontrol,
  5260. struct snd_ctl_elem_value *ucontrol)
  5261. {
  5262. struct snd_soc_dapm_widget_list *wlist =
  5263. dapm_kcontrol_get_wlist(kcontrol);
  5264. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  5265. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  5266. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  5267. unsigned int val;
  5268. u16 mic_sel_reg = 0;
  5269. u8 mic_sel;
  5270. val = ucontrol->value.enumerated.item[0];
  5271. if (val > e->items - 1)
  5272. return -EINVAL;
  5273. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  5274. widget->name, val);
  5275. switch (e->reg) {
  5276. case WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
  5277. if (e->shift_l == 0)
  5278. mic_sel_reg = WCD934X_CDC_TX0_TX_PATH_CFG0;
  5279. else if (e->shift_l == 2)
  5280. mic_sel_reg = WCD934X_CDC_TX4_TX_PATH_CFG0;
  5281. else if (e->shift_l == 4)
  5282. mic_sel_reg = WCD934X_CDC_TX8_TX_PATH_CFG0;
  5283. break;
  5284. case WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
  5285. if (e->shift_l == 0)
  5286. mic_sel_reg = WCD934X_CDC_TX1_TX_PATH_CFG0;
  5287. else if (e->shift_l == 2)
  5288. mic_sel_reg = WCD934X_CDC_TX5_TX_PATH_CFG0;
  5289. break;
  5290. case WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
  5291. if (e->shift_l == 0)
  5292. mic_sel_reg = WCD934X_CDC_TX2_TX_PATH_CFG0;
  5293. else if (e->shift_l == 2)
  5294. mic_sel_reg = WCD934X_CDC_TX6_TX_PATH_CFG0;
  5295. break;
  5296. case WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
  5297. if (e->shift_l == 0)
  5298. mic_sel_reg = WCD934X_CDC_TX3_TX_PATH_CFG0;
  5299. else if (e->shift_l == 2)
  5300. mic_sel_reg = WCD934X_CDC_TX7_TX_PATH_CFG0;
  5301. break;
  5302. default:
  5303. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  5304. __func__, e->reg);
  5305. return -EINVAL;
  5306. }
  5307. /* ADC: 0, DMIC: 1 */
  5308. mic_sel = val ? 0x0 : 0x1;
  5309. if (mic_sel_reg)
  5310. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, mic_sel << 7);
  5311. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  5312. }
  5313. static int tavil_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  5314. struct snd_ctl_elem_value *ucontrol)
  5315. {
  5316. struct snd_soc_dapm_widget_list *wlist =
  5317. dapm_kcontrol_get_wlist(kcontrol);
  5318. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  5319. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  5320. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  5321. unsigned int val;
  5322. unsigned short look_ahead_dly_reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
  5323. val = ucontrol->value.enumerated.item[0];
  5324. if (val >= e->items)
  5325. return -EINVAL;
  5326. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  5327. widget->name, val);
  5328. if (e->reg == WCD934X_CDC_RX0_RX_PATH_SEC0)
  5329. look_ahead_dly_reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
  5330. else if (e->reg == WCD934X_CDC_RX1_RX_PATH_SEC0)
  5331. look_ahead_dly_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
  5332. else if (e->reg == WCD934X_CDC_RX2_RX_PATH_SEC0)
  5333. look_ahead_dly_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
  5334. /* Set Look Ahead Delay */
  5335. snd_soc_update_bits(codec, look_ahead_dly_reg,
  5336. 0x08, (val ? 0x08 : 0x00));
  5337. /* Set DEM INP Select */
  5338. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  5339. }
  5340. static const char * const rx_int0_7_mix_mux_text[] = {
  5341. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  5342. "RX6", "RX7", "PROXIMITY"
  5343. };
  5344. static const char * const rx_int_mix_mux_text[] = {
  5345. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  5346. "RX6", "RX7"
  5347. };
  5348. static const char * const rx_prim_mix_text[] = {
  5349. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  5350. "RX3", "RX4", "RX5", "RX6", "RX7"
  5351. };
  5352. static const char * const rx_sidetone_mix_text[] = {
  5353. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  5354. };
  5355. static const char * const cdc_if_tx0_mux_text[] = {
  5356. "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
  5357. };
  5358. static const char * const cdc_if_tx1_mux_text[] = {
  5359. "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
  5360. };
  5361. static const char * const cdc_if_tx2_mux_text[] = {
  5362. "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
  5363. };
  5364. static const char * const cdc_if_tx3_mux_text[] = {
  5365. "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
  5366. };
  5367. static const char * const cdc_if_tx4_mux_text[] = {
  5368. "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
  5369. };
  5370. static const char * const cdc_if_tx5_mux_text[] = {
  5371. "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
  5372. };
  5373. static const char * const cdc_if_tx6_mux_text[] = {
  5374. "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
  5375. };
  5376. static const char * const cdc_if_tx7_mux_text[] = {
  5377. "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
  5378. };
  5379. static const char * const cdc_if_tx8_mux_text[] = {
  5380. "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
  5381. };
  5382. static const char * const cdc_if_tx9_mux_text[] = {
  5383. "ZERO", "DEC7", "DEC7_192"
  5384. };
  5385. static const char * const cdc_if_tx10_mux_text[] = {
  5386. "ZERO", "DEC6", "DEC6_192"
  5387. };
  5388. static const char * const cdc_if_tx11_mux_text[] = {
  5389. "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
  5390. };
  5391. static const char * const cdc_if_tx11_inp1_mux_text[] = {
  5392. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
  5393. "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
  5394. };
  5395. static const char * const cdc_if_tx13_mux_text[] = {
  5396. "CDC_DEC_5", "MAD_BRDCST"
  5397. };
  5398. static const char * const cdc_if_tx13_inp1_mux_text[] = {
  5399. "ZERO", "DEC5", "DEC5_192"
  5400. };
  5401. static const char * const iir_inp_mux_text[] = {
  5402. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
  5403. "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
  5404. };
  5405. static const char * const rx_int_dem_inp_mux_text[] = {
  5406. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  5407. };
  5408. static const char * const rx_int0_1_interp_mux_text[] = {
  5409. "ZERO", "RX INT0_1 MIX1",
  5410. };
  5411. static const char * const rx_int1_1_interp_mux_text[] = {
  5412. "ZERO", "RX INT1_1 MIX1",
  5413. };
  5414. static const char * const rx_int2_1_interp_mux_text[] = {
  5415. "ZERO", "RX INT2_1 MIX1",
  5416. };
  5417. static const char * const rx_int3_1_interp_mux_text[] = {
  5418. "ZERO", "RX INT3_1 MIX1",
  5419. };
  5420. static const char * const rx_int4_1_interp_mux_text[] = {
  5421. "ZERO", "RX INT4_1 MIX1",
  5422. };
  5423. static const char * const rx_int7_1_interp_mux_text[] = {
  5424. "ZERO", "RX INT7_1 MIX1",
  5425. };
  5426. static const char * const rx_int8_1_interp_mux_text[] = {
  5427. "ZERO", "RX INT8_1 MIX1",
  5428. };
  5429. static const char * const rx_int0_2_interp_mux_text[] = {
  5430. "ZERO", "RX INT0_2 MUX",
  5431. };
  5432. static const char * const rx_int1_2_interp_mux_text[] = {
  5433. "ZERO", "RX INT1_2 MUX",
  5434. };
  5435. static const char * const rx_int2_2_interp_mux_text[] = {
  5436. "ZERO", "RX INT2_2 MUX",
  5437. };
  5438. static const char * const rx_int3_2_interp_mux_text[] = {
  5439. "ZERO", "RX INT3_2 MUX",
  5440. };
  5441. static const char * const rx_int4_2_interp_mux_text[] = {
  5442. "ZERO", "RX INT4_2 MUX",
  5443. };
  5444. static const char * const rx_int7_2_interp_mux_text[] = {
  5445. "ZERO", "RX INT7_2 MUX",
  5446. };
  5447. static const char * const rx_int8_2_interp_mux_text[] = {
  5448. "ZERO", "RX INT8_2 MUX",
  5449. };
  5450. static const char * const mad_sel_txt[] = {
  5451. "SPE", "MSM"
  5452. };
  5453. static const char * const mad_inp_mux_txt[] = {
  5454. "MAD", "DEC1"
  5455. };
  5456. static const char * const adc_mux_text[] = {
  5457. "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
  5458. };
  5459. static const char * const dmic_mux_text[] = {
  5460. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5"
  5461. };
  5462. static const char * const amic_mux_text[] = {
  5463. "ZERO", "ADC1", "ADC2", "ADC3", "ADC4"
  5464. };
  5465. static const char * const amic4_5_sel_text[] = {
  5466. "AMIC4", "AMIC5"
  5467. };
  5468. static const char * const anc0_fb_mux_text[] = {
  5469. "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
  5470. "ANC_IN_LO1"
  5471. };
  5472. static const char * const anc1_fb_mux_text[] = {
  5473. "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
  5474. };
  5475. static const char * const rx_echo_mux_text[] = {
  5476. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
  5477. "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8"
  5478. };
  5479. static const char *const slim_rx_mux_text[] = {
  5480. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  5481. };
  5482. static const char *const cdc_if_rx0_mux_text[] = {
  5483. "SLIM RX0", "I2S_0 RX0"
  5484. };
  5485. static const char *const cdc_if_rx1_mux_text[] = {
  5486. "SLIM RX1", "I2S_0 RX1"
  5487. };
  5488. static const char *const cdc_if_rx2_mux_text[] = {
  5489. "SLIM RX2", "I2S_0 RX2"
  5490. };
  5491. static const char *const cdc_if_rx3_mux_text[] = {
  5492. "SLIM RX3", "I2S_0 RX3"
  5493. };
  5494. static const char *const cdc_if_rx4_mux_text[] = {
  5495. "SLIM RX4", "I2S_0 RX4"
  5496. };
  5497. static const char *const cdc_if_rx5_mux_text[] = {
  5498. "SLIM RX5", "I2S_0 RX5"
  5499. };
  5500. static const char *const cdc_if_rx6_mux_text[] = {
  5501. "SLIM RX6", "I2S_0 RX6"
  5502. };
  5503. static const char *const cdc_if_rx7_mux_text[] = {
  5504. "SLIM RX7", "I2S_0 RX7"
  5505. };
  5506. static const char * const asrc0_mux_text[] = {
  5507. "ZERO", "ASRC_IN_HPHL", "ASRC_IN_LO1",
  5508. };
  5509. static const char * const asrc1_mux_text[] = {
  5510. "ZERO", "ASRC_IN_HPHR", "ASRC_IN_LO2",
  5511. };
  5512. static const char * const asrc2_mux_text[] = {
  5513. "ZERO", "ASRC_IN_SPKR1",
  5514. };
  5515. static const char * const asrc3_mux_text[] = {
  5516. "ZERO", "ASRC_IN_SPKR2",
  5517. };
  5518. static const char * const native_mux_text[] = {
  5519. "OFF", "ON",
  5520. };
  5521. static const char *const wdma3_port0_text[] = {
  5522. "RX_MIX_TX0", "DEC0"
  5523. };
  5524. static const char *const wdma3_port1_text[] = {
  5525. "RX_MIX_TX1", "DEC1"
  5526. };
  5527. static const char *const wdma3_port2_text[] = {
  5528. "RX_MIX_TX2", "DEC2"
  5529. };
  5530. static const char *const wdma3_port3_text[] = {
  5531. "RX_MIX_TX3", "DEC3"
  5532. };
  5533. static const char *const wdma3_port4_text[] = {
  5534. "RX_MIX_TX4", "DEC4"
  5535. };
  5536. static const char *const wdma3_port5_text[] = {
  5537. "RX_MIX_TX5", "DEC5"
  5538. };
  5539. static const char *const wdma3_port6_text[] = {
  5540. "RX_MIX_TX6", "DEC6"
  5541. };
  5542. static const char *const wdma3_ch_text[] = {
  5543. "PORT_0", "PORT_1", "PORT_2", "PORT_3", "PORT_4",
  5544. "PORT_5", "PORT_6", "PORT_7", "PORT_8",
  5545. };
  5546. static const struct snd_kcontrol_new aif4_vi_mixer[] = {
  5547. SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, WCD934X_TX14, 1, 0,
  5548. tavil_vi_feed_mixer_get, tavil_vi_feed_mixer_put),
  5549. SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, WCD934X_TX15, 1, 0,
  5550. tavil_vi_feed_mixer_get, tavil_vi_feed_mixer_put),
  5551. };
  5552. static const struct snd_kcontrol_new aif1_cap_mixer[] = {
  5553. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  5554. slim_tx_mixer_get, slim_tx_mixer_put),
  5555. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  5556. slim_tx_mixer_get, slim_tx_mixer_put),
  5557. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  5558. slim_tx_mixer_get, slim_tx_mixer_put),
  5559. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  5560. slim_tx_mixer_get, slim_tx_mixer_put),
  5561. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  5562. slim_tx_mixer_get, slim_tx_mixer_put),
  5563. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  5564. slim_tx_mixer_get, slim_tx_mixer_put),
  5565. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  5566. slim_tx_mixer_get, slim_tx_mixer_put),
  5567. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  5568. slim_tx_mixer_get, slim_tx_mixer_put),
  5569. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  5570. slim_tx_mixer_get, slim_tx_mixer_put),
  5571. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
  5572. slim_tx_mixer_get, slim_tx_mixer_put),
  5573. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
  5574. slim_tx_mixer_get, slim_tx_mixer_put),
  5575. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  5576. slim_tx_mixer_get, slim_tx_mixer_put),
  5577. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  5578. slim_tx_mixer_get, slim_tx_mixer_put),
  5579. };
  5580. static const struct snd_kcontrol_new aif2_cap_mixer[] = {
  5581. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  5582. slim_tx_mixer_get, slim_tx_mixer_put),
  5583. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  5584. slim_tx_mixer_get, slim_tx_mixer_put),
  5585. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  5586. slim_tx_mixer_get, slim_tx_mixer_put),
  5587. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  5588. slim_tx_mixer_get, slim_tx_mixer_put),
  5589. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  5590. slim_tx_mixer_get, slim_tx_mixer_put),
  5591. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  5592. slim_tx_mixer_get, slim_tx_mixer_put),
  5593. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  5594. slim_tx_mixer_get, slim_tx_mixer_put),
  5595. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  5596. slim_tx_mixer_get, slim_tx_mixer_put),
  5597. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  5598. slim_tx_mixer_get, slim_tx_mixer_put),
  5599. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
  5600. slim_tx_mixer_get, slim_tx_mixer_put),
  5601. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
  5602. slim_tx_mixer_get, slim_tx_mixer_put),
  5603. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  5604. slim_tx_mixer_get, slim_tx_mixer_put),
  5605. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  5606. slim_tx_mixer_get, slim_tx_mixer_put),
  5607. };
  5608. static const struct snd_kcontrol_new aif3_cap_mixer[] = {
  5609. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
  5610. slim_tx_mixer_get, slim_tx_mixer_put),
  5611. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
  5612. slim_tx_mixer_get, slim_tx_mixer_put),
  5613. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
  5614. slim_tx_mixer_get, slim_tx_mixer_put),
  5615. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
  5616. slim_tx_mixer_get, slim_tx_mixer_put),
  5617. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
  5618. slim_tx_mixer_get, slim_tx_mixer_put),
  5619. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
  5620. slim_tx_mixer_get, slim_tx_mixer_put),
  5621. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
  5622. slim_tx_mixer_get, slim_tx_mixer_put),
  5623. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
  5624. slim_tx_mixer_get, slim_tx_mixer_put),
  5625. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
  5626. slim_tx_mixer_get, slim_tx_mixer_put),
  5627. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
  5628. slim_tx_mixer_get, slim_tx_mixer_put),
  5629. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
  5630. slim_tx_mixer_get, slim_tx_mixer_put),
  5631. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
  5632. slim_tx_mixer_get, slim_tx_mixer_put),
  5633. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  5634. slim_tx_mixer_get, slim_tx_mixer_put),
  5635. };
  5636. static const struct snd_kcontrol_new aif4_mad_mixer[] = {
  5637. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
  5638. slim_tx_mixer_get, slim_tx_mixer_put),
  5639. };
  5640. WCD_DAPM_ENUM_EXT(slim_rx0, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5641. slim_rx_mux_get, slim_rx_mux_put);
  5642. WCD_DAPM_ENUM_EXT(slim_rx1, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5643. slim_rx_mux_get, slim_rx_mux_put);
  5644. WCD_DAPM_ENUM_EXT(slim_rx2, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5645. slim_rx_mux_get, slim_rx_mux_put);
  5646. WCD_DAPM_ENUM_EXT(slim_rx3, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5647. slim_rx_mux_get, slim_rx_mux_put);
  5648. WCD_DAPM_ENUM_EXT(slim_rx4, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5649. slim_rx_mux_get, slim_rx_mux_put);
  5650. WCD_DAPM_ENUM_EXT(slim_rx5, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5651. slim_rx_mux_get, slim_rx_mux_put);
  5652. WCD_DAPM_ENUM_EXT(slim_rx6, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5653. slim_rx_mux_get, slim_rx_mux_put);
  5654. WCD_DAPM_ENUM_EXT(slim_rx7, SND_SOC_NOPM, 0, slim_rx_mux_text,
  5655. slim_rx_mux_get, slim_rx_mux_put);
  5656. WCD_DAPM_ENUM(cdc_if_rx0, SND_SOC_NOPM, 0, cdc_if_rx0_mux_text);
  5657. WCD_DAPM_ENUM(cdc_if_rx1, SND_SOC_NOPM, 0, cdc_if_rx1_mux_text);
  5658. WCD_DAPM_ENUM(cdc_if_rx2, SND_SOC_NOPM, 0, cdc_if_rx2_mux_text);
  5659. WCD_DAPM_ENUM(cdc_if_rx3, SND_SOC_NOPM, 0, cdc_if_rx3_mux_text);
  5660. WCD_DAPM_ENUM(cdc_if_rx4, SND_SOC_NOPM, 0, cdc_if_rx4_mux_text);
  5661. WCD_DAPM_ENUM(cdc_if_rx5, SND_SOC_NOPM, 0, cdc_if_rx5_mux_text);
  5662. WCD_DAPM_ENUM(cdc_if_rx6, SND_SOC_NOPM, 0, cdc_if_rx6_mux_text);
  5663. WCD_DAPM_ENUM(cdc_if_rx7, SND_SOC_NOPM, 0, cdc_if_rx7_mux_text);
  5664. WCD_DAPM_ENUM(rx_int0_2, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  5665. rx_int0_7_mix_mux_text);
  5666. WCD_DAPM_ENUM(rx_int1_2, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  5667. rx_int_mix_mux_text);
  5668. WCD_DAPM_ENUM(rx_int2_2, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  5669. rx_int_mix_mux_text);
  5670. WCD_DAPM_ENUM(rx_int3_2, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 0,
  5671. rx_int_mix_mux_text);
  5672. WCD_DAPM_ENUM(rx_int4_2, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 0,
  5673. rx_int_mix_mux_text);
  5674. WCD_DAPM_ENUM(rx_int7_2, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 0,
  5675. rx_int0_7_mix_mux_text);
  5676. WCD_DAPM_ENUM(rx_int8_2, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 0,
  5677. rx_int_mix_mux_text);
  5678. WCD_DAPM_ENUM(rx_int0_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  5679. rx_prim_mix_text);
  5680. WCD_DAPM_ENUM(rx_int0_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  5681. rx_prim_mix_text);
  5682. WCD_DAPM_ENUM(rx_int0_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  5683. rx_prim_mix_text);
  5684. WCD_DAPM_ENUM(rx_int1_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  5685. rx_prim_mix_text);
  5686. WCD_DAPM_ENUM(rx_int1_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  5687. rx_prim_mix_text);
  5688. WCD_DAPM_ENUM(rx_int1_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  5689. rx_prim_mix_text);
  5690. WCD_DAPM_ENUM(rx_int2_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  5691. rx_prim_mix_text);
  5692. WCD_DAPM_ENUM(rx_int2_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  5693. rx_prim_mix_text);
  5694. WCD_DAPM_ENUM(rx_int2_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  5695. rx_prim_mix_text);
  5696. WCD_DAPM_ENUM(rx_int3_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 0,
  5697. rx_prim_mix_text);
  5698. WCD_DAPM_ENUM(rx_int3_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 4,
  5699. rx_prim_mix_text);
  5700. WCD_DAPM_ENUM(rx_int3_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 4,
  5701. rx_prim_mix_text);
  5702. WCD_DAPM_ENUM(rx_int4_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 0,
  5703. rx_prim_mix_text);
  5704. WCD_DAPM_ENUM(rx_int4_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 4,
  5705. rx_prim_mix_text);
  5706. WCD_DAPM_ENUM(rx_int4_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 4,
  5707. rx_prim_mix_text);
  5708. WCD_DAPM_ENUM(rx_int7_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 0,
  5709. rx_prim_mix_text);
  5710. WCD_DAPM_ENUM(rx_int7_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 4,
  5711. rx_prim_mix_text);
  5712. WCD_DAPM_ENUM(rx_int7_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 4,
  5713. rx_prim_mix_text);
  5714. WCD_DAPM_ENUM(rx_int8_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 0,
  5715. rx_prim_mix_text);
  5716. WCD_DAPM_ENUM(rx_int8_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 4,
  5717. rx_prim_mix_text);
  5718. WCD_DAPM_ENUM(rx_int8_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 4,
  5719. rx_prim_mix_text);
  5720. WCD_DAPM_ENUM(rx_int0_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0,
  5721. rx_sidetone_mix_text);
  5722. WCD_DAPM_ENUM(rx_int1_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  5723. rx_sidetone_mix_text);
  5724. WCD_DAPM_ENUM(rx_int2_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  5725. rx_sidetone_mix_text);
  5726. WCD_DAPM_ENUM(rx_int3_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  5727. rx_sidetone_mix_text);
  5728. WCD_DAPM_ENUM(rx_int4_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0,
  5729. rx_sidetone_mix_text);
  5730. WCD_DAPM_ENUM(rx_int7_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2,
  5731. rx_sidetone_mix_text);
  5732. WCD_DAPM_ENUM(tx_adc_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 4,
  5733. adc_mux_text);
  5734. WCD_DAPM_ENUM(tx_adc_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 4,
  5735. adc_mux_text);
  5736. WCD_DAPM_ENUM(tx_adc_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 4,
  5737. adc_mux_text);
  5738. WCD_DAPM_ENUM(tx_adc_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 6,
  5739. adc_mux_text);
  5740. WCD_DAPM_ENUM(tx_dmic_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3,
  5741. dmic_mux_text);
  5742. WCD_DAPM_ENUM(tx_dmic_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3,
  5743. dmic_mux_text);
  5744. WCD_DAPM_ENUM(tx_dmic_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3,
  5745. dmic_mux_text);
  5746. WCD_DAPM_ENUM(tx_dmic_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3,
  5747. dmic_mux_text);
  5748. WCD_DAPM_ENUM(tx_dmic_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3,
  5749. dmic_mux_text);
  5750. WCD_DAPM_ENUM(tx_dmic_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3,
  5751. dmic_mux_text);
  5752. WCD_DAPM_ENUM(tx_dmic_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3,
  5753. dmic_mux_text);
  5754. WCD_DAPM_ENUM(tx_dmic_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3,
  5755. dmic_mux_text);
  5756. WCD_DAPM_ENUM(tx_dmic_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3,
  5757. dmic_mux_text);
  5758. WCD_DAPM_ENUM(tx_dmic_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3,
  5759. dmic_mux_text);
  5760. WCD_DAPM_ENUM(tx_dmic_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3,
  5761. dmic_mux_text);
  5762. WCD_DAPM_ENUM(tx_dmic_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3,
  5763. dmic_mux_text);
  5764. WCD_DAPM_ENUM(tx_dmic_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3,
  5765. dmic_mux_text);
  5766. WCD_DAPM_ENUM(tx_amic_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0,
  5767. amic_mux_text);
  5768. WCD_DAPM_ENUM(tx_amic_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0,
  5769. amic_mux_text);
  5770. WCD_DAPM_ENUM(tx_amic_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0,
  5771. amic_mux_text);
  5772. WCD_DAPM_ENUM(tx_amic_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0,
  5773. amic_mux_text);
  5774. WCD_DAPM_ENUM(tx_amic_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0,
  5775. amic_mux_text);
  5776. WCD_DAPM_ENUM(tx_amic_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0,
  5777. amic_mux_text);
  5778. WCD_DAPM_ENUM(tx_amic_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0,
  5779. amic_mux_text);
  5780. WCD_DAPM_ENUM(tx_amic_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0,
  5781. amic_mux_text);
  5782. WCD_DAPM_ENUM(tx_amic_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0,
  5783. amic_mux_text);
  5784. WCD_DAPM_ENUM(tx_amic_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0,
  5785. amic_mux_text);
  5786. WCD_DAPM_ENUM(tx_amic_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0,
  5787. amic_mux_text);
  5788. WCD_DAPM_ENUM(tx_amic_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0,
  5789. amic_mux_text);
  5790. WCD_DAPM_ENUM(tx_amic_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0,
  5791. amic_mux_text);
  5792. WCD_DAPM_ENUM(tx_amic4_5, WCD934X_TX_NEW_AMIC_4_5_SEL, 7, amic4_5_sel_text);
  5793. WCD_DAPM_ENUM(cdc_if_tx0, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 0,
  5794. cdc_if_tx0_mux_text);
  5795. WCD_DAPM_ENUM(cdc_if_tx1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 2,
  5796. cdc_if_tx1_mux_text);
  5797. WCD_DAPM_ENUM(cdc_if_tx2, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 4,
  5798. cdc_if_tx2_mux_text);
  5799. WCD_DAPM_ENUM(cdc_if_tx3, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 6,
  5800. cdc_if_tx3_mux_text);
  5801. WCD_DAPM_ENUM(cdc_if_tx4, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 0,
  5802. cdc_if_tx4_mux_text);
  5803. WCD_DAPM_ENUM(cdc_if_tx5, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 2,
  5804. cdc_if_tx5_mux_text);
  5805. WCD_DAPM_ENUM(cdc_if_tx6, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 4,
  5806. cdc_if_tx6_mux_text);
  5807. WCD_DAPM_ENUM(cdc_if_tx7, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 6,
  5808. cdc_if_tx7_mux_text);
  5809. WCD_DAPM_ENUM(cdc_if_tx8, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 0,
  5810. cdc_if_tx8_mux_text);
  5811. WCD_DAPM_ENUM(cdc_if_tx9, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 2,
  5812. cdc_if_tx9_mux_text);
  5813. WCD_DAPM_ENUM(cdc_if_tx10, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 4,
  5814. cdc_if_tx10_mux_text);
  5815. WCD_DAPM_ENUM(cdc_if_tx11_inp1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 0,
  5816. cdc_if_tx11_inp1_mux_text);
  5817. WCD_DAPM_ENUM(cdc_if_tx11, WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0,
  5818. cdc_if_tx11_mux_text);
  5819. WCD_DAPM_ENUM(cdc_if_tx13_inp1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 4,
  5820. cdc_if_tx13_inp1_mux_text);
  5821. WCD_DAPM_ENUM(cdc_if_tx13, WCD934X_DATA_HUB_SB_TX13_INP_CFG, 0,
  5822. cdc_if_tx13_mux_text);
  5823. WCD_DAPM_ENUM(rx_mix_tx0, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG0, 0,
  5824. rx_echo_mux_text);
  5825. WCD_DAPM_ENUM(rx_mix_tx1, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG0, 4,
  5826. rx_echo_mux_text);
  5827. WCD_DAPM_ENUM(rx_mix_tx2, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG1, 0,
  5828. rx_echo_mux_text);
  5829. WCD_DAPM_ENUM(rx_mix_tx3, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG1, 4,
  5830. rx_echo_mux_text);
  5831. WCD_DAPM_ENUM(rx_mix_tx4, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG2, 0,
  5832. rx_echo_mux_text);
  5833. WCD_DAPM_ENUM(rx_mix_tx5, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG2, 4,
  5834. rx_echo_mux_text);
  5835. WCD_DAPM_ENUM(rx_mix_tx6, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG3, 0,
  5836. rx_echo_mux_text);
  5837. WCD_DAPM_ENUM(rx_mix_tx7, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG3, 4,
  5838. rx_echo_mux_text);
  5839. WCD_DAPM_ENUM(rx_mix_tx8, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  5840. rx_echo_mux_text);
  5841. WCD_DAPM_ENUM(iir0_inp0, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  5842. iir_inp_mux_text);
  5843. WCD_DAPM_ENUM(iir0_inp1, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  5844. iir_inp_mux_text);
  5845. WCD_DAPM_ENUM(iir0_inp2, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  5846. iir_inp_mux_text);
  5847. WCD_DAPM_ENUM(iir0_inp3, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  5848. iir_inp_mux_text);
  5849. WCD_DAPM_ENUM(iir1_inp0, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  5850. iir_inp_mux_text);
  5851. WCD_DAPM_ENUM(iir1_inp1, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  5852. iir_inp_mux_text);
  5853. WCD_DAPM_ENUM(iir1_inp2, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  5854. iir_inp_mux_text);
  5855. WCD_DAPM_ENUM(iir1_inp3, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  5856. iir_inp_mux_text);
  5857. WCD_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0, rx_int0_1_interp_mux_text);
  5858. WCD_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0, rx_int1_1_interp_mux_text);
  5859. WCD_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0, rx_int2_1_interp_mux_text);
  5860. WCD_DAPM_ENUM(rx_int3_1_interp, SND_SOC_NOPM, 0, rx_int3_1_interp_mux_text);
  5861. WCD_DAPM_ENUM(rx_int4_1_interp, SND_SOC_NOPM, 0, rx_int4_1_interp_mux_text);
  5862. WCD_DAPM_ENUM(rx_int7_1_interp, SND_SOC_NOPM, 0, rx_int7_1_interp_mux_text);
  5863. WCD_DAPM_ENUM(rx_int8_1_interp, SND_SOC_NOPM, 0, rx_int8_1_interp_mux_text);
  5864. WCD_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0, rx_int0_2_interp_mux_text);
  5865. WCD_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0, rx_int1_2_interp_mux_text);
  5866. WCD_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0, rx_int2_2_interp_mux_text);
  5867. WCD_DAPM_ENUM(rx_int3_2_interp, SND_SOC_NOPM, 0, rx_int3_2_interp_mux_text);
  5868. WCD_DAPM_ENUM(rx_int4_2_interp, SND_SOC_NOPM, 0, rx_int4_2_interp_mux_text);
  5869. WCD_DAPM_ENUM(rx_int7_2_interp, SND_SOC_NOPM, 0, rx_int7_2_interp_mux_text);
  5870. WCD_DAPM_ENUM(rx_int8_2_interp, SND_SOC_NOPM, 0, rx_int8_2_interp_mux_text);
  5871. WCD_DAPM_ENUM(mad_sel, WCD934X_CPE_SS_SVA_CFG, 0,
  5872. mad_sel_txt);
  5873. WCD_DAPM_ENUM(mad_inp_mux, WCD934X_CPE_SS_SVA_CFG, 2,
  5874. mad_inp_mux_txt);
  5875. WCD_DAPM_ENUM_EXT(rx_int0_dem_inp, WCD934X_CDC_RX0_RX_PATH_SEC0, 0,
  5876. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  5877. tavil_int_dem_inp_mux_put);
  5878. WCD_DAPM_ENUM_EXT(rx_int1_dem_inp, WCD934X_CDC_RX1_RX_PATH_SEC0, 0,
  5879. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  5880. tavil_int_dem_inp_mux_put);
  5881. WCD_DAPM_ENUM_EXT(rx_int2_dem_inp, WCD934X_CDC_RX2_RX_PATH_SEC0, 0,
  5882. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  5883. tavil_int_dem_inp_mux_put);
  5884. WCD_DAPM_ENUM_EXT(tx_adc_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0,
  5885. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5886. WCD_DAPM_ENUM_EXT(tx_adc_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0,
  5887. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5888. WCD_DAPM_ENUM_EXT(tx_adc_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0,
  5889. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5890. WCD_DAPM_ENUM_EXT(tx_adc_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0,
  5891. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5892. WCD_DAPM_ENUM_EXT(tx_adc_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 2,
  5893. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5894. WCD_DAPM_ENUM_EXT(tx_adc_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 2,
  5895. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5896. WCD_DAPM_ENUM_EXT(tx_adc_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 2,
  5897. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5898. WCD_DAPM_ENUM_EXT(tx_adc_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 2,
  5899. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5900. WCD_DAPM_ENUM_EXT(tx_adc_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 4,
  5901. adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
  5902. WCD_DAPM_ENUM(asrc0, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 0,
  5903. asrc0_mux_text);
  5904. WCD_DAPM_ENUM(asrc1, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 2,
  5905. asrc1_mux_text);
  5906. WCD_DAPM_ENUM(asrc2, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 4,
  5907. asrc2_mux_text);
  5908. WCD_DAPM_ENUM(asrc3, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 6,
  5909. asrc3_mux_text);
  5910. WCD_DAPM_ENUM(int1_1_native, SND_SOC_NOPM, 0, native_mux_text);
  5911. WCD_DAPM_ENUM(int2_1_native, SND_SOC_NOPM, 0, native_mux_text);
  5912. WCD_DAPM_ENUM(int3_1_native, SND_SOC_NOPM, 0, native_mux_text);
  5913. WCD_DAPM_ENUM(int4_1_native, SND_SOC_NOPM, 0, native_mux_text);
  5914. WCD_DAPM_ENUM(int1_2_native, SND_SOC_NOPM, 0, native_mux_text);
  5915. WCD_DAPM_ENUM(int2_2_native, SND_SOC_NOPM, 0, native_mux_text);
  5916. WCD_DAPM_ENUM(int3_2_native, SND_SOC_NOPM, 0, native_mux_text);
  5917. WCD_DAPM_ENUM(int4_2_native, SND_SOC_NOPM, 0, native_mux_text);
  5918. WCD_DAPM_ENUM(int7_2_native, SND_SOC_NOPM, 0, native_mux_text);
  5919. WCD_DAPM_ENUM(int8_2_native, SND_SOC_NOPM, 0, native_mux_text);
  5920. WCD_DAPM_ENUM(anc0_fb, WCD934X_CDC_RX_INP_MUX_ANC_CFG0, 0, anc0_fb_mux_text);
  5921. WCD_DAPM_ENUM(anc1_fb, WCD934X_CDC_RX_INP_MUX_ANC_CFG0, 3, anc1_fb_mux_text);
  5922. WCD_DAPM_ENUM(wdma3_port0, WCD934X_DMA_WDMA3_PRT_CFG, 0, wdma3_port0_text);
  5923. WCD_DAPM_ENUM(wdma3_port1, WCD934X_DMA_WDMA3_PRT_CFG, 1, wdma3_port1_text);
  5924. WCD_DAPM_ENUM(wdma3_port2, WCD934X_DMA_WDMA3_PRT_CFG, 2, wdma3_port2_text);
  5925. WCD_DAPM_ENUM(wdma3_port3, WCD934X_DMA_WDMA3_PRT_CFG, 3, wdma3_port3_text);
  5926. WCD_DAPM_ENUM(wdma3_port4, WCD934X_DMA_WDMA3_PRT_CFG, 4, wdma3_port4_text);
  5927. WCD_DAPM_ENUM(wdma3_port5, WCD934X_DMA_WDMA3_PRT_CFG, 5, wdma3_port5_text);
  5928. WCD_DAPM_ENUM(wdma3_port6, WCD934X_DMA_WDMA3_PRT_CFG, 6, wdma3_port6_text);
  5929. WCD_DAPM_ENUM(wdma3_ch0, WCD934X_DMA_CH_0_1_CFG_WDMA_3, 0, wdma3_ch_text);
  5930. WCD_DAPM_ENUM(wdma3_ch1, WCD934X_DMA_CH_0_1_CFG_WDMA_3, 4, wdma3_ch_text);
  5931. WCD_DAPM_ENUM(wdma3_ch2, WCD934X_DMA_CH_2_3_CFG_WDMA_3, 0, wdma3_ch_text);
  5932. WCD_DAPM_ENUM(wdma3_ch3, WCD934X_DMA_CH_2_3_CFG_WDMA_3, 4, wdma3_ch_text);
  5933. static const struct snd_kcontrol_new anc_ear_switch =
  5934. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5935. static const struct snd_kcontrol_new anc_ear_spkr_switch =
  5936. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5937. static const struct snd_kcontrol_new anc_spkr_pa_switch =
  5938. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5939. static const struct snd_kcontrol_new anc_hphl_pa_switch =
  5940. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5941. static const struct snd_kcontrol_new anc_hphr_pa_switch =
  5942. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5943. static const struct snd_kcontrol_new mad_cpe1_switch =
  5944. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5945. static const struct snd_kcontrol_new mad_cpe2_switch =
  5946. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5947. static const struct snd_kcontrol_new mad_brdcst_switch =
  5948. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5949. static const struct snd_kcontrol_new adc_us_mux0_switch =
  5950. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5951. static const struct snd_kcontrol_new adc_us_mux1_switch =
  5952. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5953. static const struct snd_kcontrol_new adc_us_mux2_switch =
  5954. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5955. static const struct snd_kcontrol_new adc_us_mux3_switch =
  5956. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5957. static const struct snd_kcontrol_new adc_us_mux4_switch =
  5958. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5959. static const struct snd_kcontrol_new adc_us_mux5_switch =
  5960. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5961. static const struct snd_kcontrol_new adc_us_mux6_switch =
  5962. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5963. static const struct snd_kcontrol_new adc_us_mux7_switch =
  5964. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5965. static const struct snd_kcontrol_new adc_us_mux8_switch =
  5966. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  5967. static const struct snd_kcontrol_new rx_int1_asrc_switch[] = {
  5968. SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0),
  5969. };
  5970. static const struct snd_kcontrol_new rx_int2_asrc_switch[] = {
  5971. SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0),
  5972. };
  5973. static const struct snd_kcontrol_new rx_int3_asrc_switch[] = {
  5974. SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0),
  5975. };
  5976. static const struct snd_kcontrol_new rx_int4_asrc_switch[] = {
  5977. SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0),
  5978. };
  5979. static const struct snd_kcontrol_new wdma3_onoff_switch =
  5980. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  5981. static int tavil_dsd_mixer_get(struct snd_kcontrol *kcontrol,
  5982. struct snd_ctl_elem_value *ucontrol)
  5983. {
  5984. struct snd_soc_dapm_context *dapm =
  5985. snd_soc_dapm_kcontrol_dapm(kcontrol);
  5986. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
  5987. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  5988. struct soc_mixer_control *mc =
  5989. (struct soc_mixer_control *)kcontrol->private_value;
  5990. struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
  5991. int val;
  5992. val = tavil_dsd_get_current_mixer_value(dsd_conf, mc->shift);
  5993. ucontrol->value.integer.value[0] = ((val < 0) ? 0 : val);
  5994. return 0;
  5995. }
  5996. static int tavil_dsd_mixer_put(struct snd_kcontrol *kcontrol,
  5997. struct snd_ctl_elem_value *ucontrol)
  5998. {
  5999. struct soc_mixer_control *mc =
  6000. (struct soc_mixer_control *)kcontrol->private_value;
  6001. struct snd_soc_dapm_context *dapm =
  6002. snd_soc_dapm_kcontrol_dapm(kcontrol);
  6003. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
  6004. struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
  6005. unsigned int wval = ucontrol->value.integer.value[0];
  6006. struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
  6007. if (!dsd_conf)
  6008. return 0;
  6009. mutex_lock(&tavil_p->codec_mutex);
  6010. tavil_dsd_set_out_select(dsd_conf, mc->shift);
  6011. tavil_dsd_set_mixer_value(dsd_conf, mc->shift, wval);
  6012. mutex_unlock(&tavil_p->codec_mutex);
  6013. snd_soc_dapm_mixer_update_power(dapm, kcontrol, wval, NULL);
  6014. return 0;
  6015. }
  6016. static const struct snd_kcontrol_new hphl_mixer[] = {
  6017. SOC_SINGLE_EXT("DSD HPHL Switch", SND_SOC_NOPM, INTERP_HPHL, 1, 0,
  6018. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6019. };
  6020. static const struct snd_kcontrol_new hphr_mixer[] = {
  6021. SOC_SINGLE_EXT("DSD HPHR Switch", SND_SOC_NOPM, INTERP_HPHR, 1, 0,
  6022. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6023. };
  6024. static const struct snd_kcontrol_new lo1_mixer[] = {
  6025. SOC_SINGLE_EXT("DSD LO1 Switch", SND_SOC_NOPM, INTERP_LO1, 1, 0,
  6026. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6027. };
  6028. static const struct snd_kcontrol_new lo2_mixer[] = {
  6029. SOC_SINGLE_EXT("DSD LO2 Switch", SND_SOC_NOPM, INTERP_LO2, 1, 0,
  6030. tavil_dsd_mixer_get, tavil_dsd_mixer_put),
  6031. };
  6032. static const struct snd_soc_dapm_widget tavil_dapm_widgets[] = {
  6033. SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
  6034. AIF1_PB, 0, tavil_codec_enable_slimrx,
  6035. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6036. SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
  6037. AIF2_PB, 0, tavil_codec_enable_slimrx,
  6038. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6039. SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
  6040. AIF3_PB, 0, tavil_codec_enable_slimrx,
  6041. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6042. SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
  6043. AIF4_PB, 0, tavil_codec_enable_slimrx,
  6044. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6045. WCD_DAPM_MUX("SLIM RX0 MUX", WCD934X_RX0, slim_rx0),
  6046. WCD_DAPM_MUX("SLIM RX1 MUX", WCD934X_RX1, slim_rx1),
  6047. WCD_DAPM_MUX("SLIM RX2 MUX", WCD934X_RX2, slim_rx2),
  6048. WCD_DAPM_MUX("SLIM RX3 MUX", WCD934X_RX3, slim_rx3),
  6049. WCD_DAPM_MUX("SLIM RX4 MUX", WCD934X_RX4, slim_rx4),
  6050. WCD_DAPM_MUX("SLIM RX5 MUX", WCD934X_RX5, slim_rx5),
  6051. WCD_DAPM_MUX("SLIM RX6 MUX", WCD934X_RX6, slim_rx6),
  6052. WCD_DAPM_MUX("SLIM RX7 MUX", WCD934X_RX7, slim_rx7),
  6053. SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  6054. SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6055. SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6056. SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  6057. SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  6058. SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  6059. SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  6060. SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  6061. WCD_DAPM_MUX("CDC_IF RX0 MUX", WCD934X_RX0, cdc_if_rx0),
  6062. WCD_DAPM_MUX("CDC_IF RX1 MUX", WCD934X_RX1, cdc_if_rx1),
  6063. WCD_DAPM_MUX("CDC_IF RX2 MUX", WCD934X_RX2, cdc_if_rx2),
  6064. WCD_DAPM_MUX("CDC_IF RX3 MUX", WCD934X_RX3, cdc_if_rx3),
  6065. WCD_DAPM_MUX("CDC_IF RX4 MUX", WCD934X_RX4, cdc_if_rx4),
  6066. WCD_DAPM_MUX("CDC_IF RX5 MUX", WCD934X_RX5, cdc_if_rx5),
  6067. WCD_DAPM_MUX("CDC_IF RX6 MUX", WCD934X_RX6, cdc_if_rx6),
  6068. WCD_DAPM_MUX("CDC_IF RX7 MUX", WCD934X_RX7, cdc_if_rx7),
  6069. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_EAR, 0,
  6070. &rx_int0_2_mux, tavil_codec_enable_mix_path,
  6071. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6072. SND_SOC_DAPM_POST_PMD),
  6073. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  6074. &rx_int1_2_mux, tavil_codec_enable_mix_path,
  6075. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6076. SND_SOC_DAPM_POST_PMD),
  6077. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  6078. &rx_int2_2_mux, tavil_codec_enable_mix_path,
  6079. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6080. SND_SOC_DAPM_POST_PMD),
  6081. SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", SND_SOC_NOPM, INTERP_LO1, 0,
  6082. &rx_int3_2_mux, tavil_codec_enable_mix_path,
  6083. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6084. SND_SOC_DAPM_POST_PMD),
  6085. SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", SND_SOC_NOPM, INTERP_LO2, 0,
  6086. &rx_int4_2_mux, tavil_codec_enable_mix_path,
  6087. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6088. SND_SOC_DAPM_POST_PMD),
  6089. SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", SND_SOC_NOPM, INTERP_SPKR1, 0,
  6090. &rx_int7_2_mux, tavil_codec_enable_mix_path,
  6091. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6092. SND_SOC_DAPM_POST_PMD),
  6093. SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", SND_SOC_NOPM, INTERP_SPKR2, 0,
  6094. &rx_int8_2_mux, tavil_codec_enable_mix_path,
  6095. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6096. SND_SOC_DAPM_POST_PMD),
  6097. WCD_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  6098. WCD_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  6099. WCD_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  6100. WCD_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  6101. WCD_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  6102. WCD_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  6103. WCD_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  6104. WCD_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  6105. WCD_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  6106. WCD_DAPM_MUX("RX INT3_1 MIX1 INP0", 0, rx_int3_1_mix_inp0),
  6107. WCD_DAPM_MUX("RX INT3_1 MIX1 INP1", 0, rx_int3_1_mix_inp1),
  6108. WCD_DAPM_MUX("RX INT3_1 MIX1 INP2", 0, rx_int3_1_mix_inp2),
  6109. WCD_DAPM_MUX("RX INT4_1 MIX1 INP0", 0, rx_int4_1_mix_inp0),
  6110. WCD_DAPM_MUX("RX INT4_1 MIX1 INP1", 0, rx_int4_1_mix_inp1),
  6111. WCD_DAPM_MUX("RX INT4_1 MIX1 INP2", 0, rx_int4_1_mix_inp2),
  6112. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  6113. &rx_int7_1_mix_inp0_mux, tavil_codec_enable_swr,
  6114. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6115. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  6116. &rx_int7_1_mix_inp1_mux, tavil_codec_enable_swr,
  6117. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6118. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  6119. &rx_int7_1_mix_inp2_mux, tavil_codec_enable_swr,
  6120. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6121. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  6122. &rx_int8_1_mix_inp0_mux, tavil_codec_enable_swr,
  6123. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6124. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  6125. &rx_int8_1_mix_inp1_mux, tavil_codec_enable_swr,
  6126. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6127. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  6128. &rx_int8_1_mix_inp2_mux, tavil_codec_enable_swr,
  6129. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6130. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6131. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  6132. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6133. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0,
  6134. rx_int1_asrc_switch, ARRAY_SIZE(rx_int1_asrc_switch)),
  6135. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6136. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0,
  6137. rx_int2_asrc_switch, ARRAY_SIZE(rx_int2_asrc_switch)),
  6138. SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6139. SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0,
  6140. rx_int3_asrc_switch, ARRAY_SIZE(rx_int3_asrc_switch)),
  6141. SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6142. SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0,
  6143. rx_int4_asrc_switch, ARRAY_SIZE(rx_int4_asrc_switch)),
  6144. SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6145. SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  6146. SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6147. SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  6148. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6149. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6150. SND_SOC_DAPM_MIXER("RX INT1 MIX3", SND_SOC_NOPM, 0, 0, hphl_mixer,
  6151. ARRAY_SIZE(hphl_mixer)),
  6152. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6153. SND_SOC_DAPM_MIXER("RX INT2 MIX3", SND_SOC_NOPM, 0, 0, hphr_mixer,
  6154. ARRAY_SIZE(hphr_mixer)),
  6155. SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6156. SND_SOC_DAPM_MIXER("RX INT3 MIX3", SND_SOC_NOPM, 0, 0, lo1_mixer,
  6157. ARRAY_SIZE(lo1_mixer)),
  6158. SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6159. SND_SOC_DAPM_MIXER("RX INT4 MIX3", SND_SOC_NOPM, 0, 0, lo2_mixer,
  6160. ARRAY_SIZE(lo2_mixer)),
  6161. SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6162. SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
  6163. NULL, 0, tavil_codec_spk_boost_event,
  6164. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6165. SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
  6166. NULL, 0, tavil_codec_spk_boost_event,
  6167. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6168. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_EAR,
  6169. 0, &rx_int0_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6170. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6171. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  6172. 0, &rx_int1_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6173. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6174. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  6175. 0, &rx_int2_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6176. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6177. SND_SOC_DAPM_MUX_E("RX INT3 MIX2 INP", SND_SOC_NOPM, INTERP_LO1,
  6178. 0, &rx_int3_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6179. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6180. SND_SOC_DAPM_MUX_E("RX INT4 MIX2 INP", SND_SOC_NOPM, INTERP_LO2,
  6181. 0, &rx_int4_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6182. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6183. SND_SOC_DAPM_MUX_E("RX INT7 MIX2 INP", SND_SOC_NOPM, INTERP_SPKR1,
  6184. 0, &rx_int7_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
  6185. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6186. WCD_DAPM_MUX("CDC_IF TX0 MUX", WCD934X_TX0, cdc_if_tx0),
  6187. WCD_DAPM_MUX("CDC_IF TX1 MUX", WCD934X_TX1, cdc_if_tx1),
  6188. WCD_DAPM_MUX("CDC_IF TX2 MUX", WCD934X_TX2, cdc_if_tx2),
  6189. WCD_DAPM_MUX("CDC_IF TX3 MUX", WCD934X_TX3, cdc_if_tx3),
  6190. WCD_DAPM_MUX("CDC_IF TX4 MUX", WCD934X_TX4, cdc_if_tx4),
  6191. WCD_DAPM_MUX("CDC_IF TX5 MUX", WCD934X_TX5, cdc_if_tx5),
  6192. WCD_DAPM_MUX("CDC_IF TX6 MUX", WCD934X_TX6, cdc_if_tx6),
  6193. WCD_DAPM_MUX("CDC_IF TX7 MUX", WCD934X_TX7, cdc_if_tx7),
  6194. WCD_DAPM_MUX("CDC_IF TX8 MUX", WCD934X_TX8, cdc_if_tx8),
  6195. WCD_DAPM_MUX("CDC_IF TX9 MUX", WCD934X_TX9, cdc_if_tx9),
  6196. WCD_DAPM_MUX("CDC_IF TX10 MUX", WCD934X_TX10, cdc_if_tx10),
  6197. WCD_DAPM_MUX("CDC_IF TX11 MUX", WCD934X_TX11, cdc_if_tx11),
  6198. WCD_DAPM_MUX("CDC_IF TX11 INP1 MUX", WCD934X_TX11, cdc_if_tx11_inp1),
  6199. WCD_DAPM_MUX("CDC_IF TX13 MUX", WCD934X_TX13, cdc_if_tx13),
  6200. WCD_DAPM_MUX("CDC_IF TX13 INP1 MUX", WCD934X_TX13, cdc_if_tx13_inp1),
  6201. SND_SOC_DAPM_MUX_E("ADC MUX0", WCD934X_CDC_TX0_TX_PATH_CTL, 5, 0,
  6202. &tx_adc_mux0_mux, tavil_codec_enable_dec,
  6203. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6204. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6205. SND_SOC_DAPM_MUX_E("ADC MUX1", WCD934X_CDC_TX1_TX_PATH_CTL, 5, 0,
  6206. &tx_adc_mux1_mux, tavil_codec_enable_dec,
  6207. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6208. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6209. SND_SOC_DAPM_MUX_E("ADC MUX2", WCD934X_CDC_TX2_TX_PATH_CTL, 5, 0,
  6210. &tx_adc_mux2_mux, tavil_codec_enable_dec,
  6211. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6212. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6213. SND_SOC_DAPM_MUX_E("ADC MUX3", WCD934X_CDC_TX3_TX_PATH_CTL, 5, 0,
  6214. &tx_adc_mux3_mux, tavil_codec_enable_dec,
  6215. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6216. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6217. SND_SOC_DAPM_MUX_E("ADC MUX4", WCD934X_CDC_TX4_TX_PATH_CTL, 5, 0,
  6218. &tx_adc_mux4_mux, tavil_codec_enable_dec,
  6219. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6220. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6221. SND_SOC_DAPM_MUX_E("ADC MUX5", WCD934X_CDC_TX5_TX_PATH_CTL, 5, 0,
  6222. &tx_adc_mux5_mux, tavil_codec_enable_dec,
  6223. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6224. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6225. SND_SOC_DAPM_MUX_E("ADC MUX6", WCD934X_CDC_TX6_TX_PATH_CTL, 5, 0,
  6226. &tx_adc_mux6_mux, tavil_codec_enable_dec,
  6227. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6228. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6229. SND_SOC_DAPM_MUX_E("ADC MUX7", WCD934X_CDC_TX7_TX_PATH_CTL, 5, 0,
  6230. &tx_adc_mux7_mux, tavil_codec_enable_dec,
  6231. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6232. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6233. SND_SOC_DAPM_MUX_E("ADC MUX8", WCD934X_CDC_TX8_TX_PATH_CTL, 5, 0,
  6234. &tx_adc_mux8_mux, tavil_codec_enable_dec,
  6235. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6236. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6237. SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0, &tx_adc_mux10_mux,
  6238. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6239. SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0, &tx_adc_mux11_mux,
  6240. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6241. SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0, &tx_adc_mux12_mux,
  6242. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6243. SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0, &tx_adc_mux13_mux,
  6244. tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
  6245. WCD_DAPM_MUX("DMIC MUX0", 0, tx_dmic_mux0),
  6246. WCD_DAPM_MUX("DMIC MUX1", 0, tx_dmic_mux1),
  6247. WCD_DAPM_MUX("DMIC MUX2", 0, tx_dmic_mux2),
  6248. WCD_DAPM_MUX("DMIC MUX3", 0, tx_dmic_mux3),
  6249. WCD_DAPM_MUX("DMIC MUX4", 0, tx_dmic_mux4),
  6250. WCD_DAPM_MUX("DMIC MUX5", 0, tx_dmic_mux5),
  6251. WCD_DAPM_MUX("DMIC MUX6", 0, tx_dmic_mux6),
  6252. WCD_DAPM_MUX("DMIC MUX7", 0, tx_dmic_mux7),
  6253. WCD_DAPM_MUX("DMIC MUX8", 0, tx_dmic_mux8),
  6254. WCD_DAPM_MUX("DMIC MUX10", 0, tx_dmic_mux10),
  6255. WCD_DAPM_MUX("DMIC MUX11", 0, tx_dmic_mux11),
  6256. WCD_DAPM_MUX("DMIC MUX12", 0, tx_dmic_mux12),
  6257. WCD_DAPM_MUX("DMIC MUX13", 0, tx_dmic_mux13),
  6258. WCD_DAPM_MUX("AMIC MUX0", 0, tx_amic_mux0),
  6259. WCD_DAPM_MUX("AMIC MUX1", 0, tx_amic_mux1),
  6260. WCD_DAPM_MUX("AMIC MUX2", 0, tx_amic_mux2),
  6261. WCD_DAPM_MUX("AMIC MUX3", 0, tx_amic_mux3),
  6262. WCD_DAPM_MUX("AMIC MUX4", 0, tx_amic_mux4),
  6263. WCD_DAPM_MUX("AMIC MUX5", 0, tx_amic_mux5),
  6264. WCD_DAPM_MUX("AMIC MUX6", 0, tx_amic_mux6),
  6265. WCD_DAPM_MUX("AMIC MUX7", 0, tx_amic_mux7),
  6266. WCD_DAPM_MUX("AMIC MUX8", 0, tx_amic_mux8),
  6267. WCD_DAPM_MUX("AMIC MUX10", 0, tx_amic_mux10),
  6268. WCD_DAPM_MUX("AMIC MUX11", 0, tx_amic_mux11),
  6269. WCD_DAPM_MUX("AMIC MUX12", 0, tx_amic_mux12),
  6270. WCD_DAPM_MUX("AMIC MUX13", 0, tx_amic_mux13),
  6271. SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD934X_ANA_AMIC1, 7, 0,
  6272. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6273. SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD934X_ANA_AMIC2, 7, 0,
  6274. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6275. SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD934X_ANA_AMIC3, 7, 0,
  6276. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6277. SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD934X_ANA_AMIC4, 7, 0,
  6278. tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  6279. WCD_DAPM_MUX("AMIC4_5 SEL", 0, tx_amic4_5),
  6280. WCD_DAPM_MUX("ANC0 FB MUX", 0, anc0_fb),
  6281. WCD_DAPM_MUX("ANC1 FB MUX", 0, anc1_fb),
  6282. SND_SOC_DAPM_INPUT("AMIC1"),
  6283. SND_SOC_DAPM_INPUT("AMIC2"),
  6284. SND_SOC_DAPM_INPUT("AMIC3"),
  6285. SND_SOC_DAPM_INPUT("AMIC4"),
  6286. SND_SOC_DAPM_INPUT("AMIC5"),
  6287. SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  6288. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6289. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6290. SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  6291. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6292. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6293. SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  6294. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6295. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6296. SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  6297. tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  6298. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6299. /*
  6300. * Not supply widget, this is used to recover HPH registers.
  6301. * It is not connected to any other widgets
  6302. */
  6303. SND_SOC_DAPM_SUPPLY("RESET_HPH_REGISTERS", SND_SOC_NOPM,
  6304. 0, 0, tavil_codec_reset_hph_registers,
  6305. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6306. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  6307. tavil_codec_force_enable_micbias,
  6308. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6309. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  6310. tavil_codec_force_enable_micbias,
  6311. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6312. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  6313. tavil_codec_force_enable_micbias,
  6314. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6315. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  6316. tavil_codec_force_enable_micbias,
  6317. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6318. SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
  6319. AIF1_CAP, 0, tavil_codec_enable_slimtx,
  6320. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6321. SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
  6322. AIF2_CAP, 0, tavil_codec_enable_slimtx,
  6323. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6324. SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
  6325. AIF3_CAP, 0, tavil_codec_enable_slimtx,
  6326. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6327. SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
  6328. aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
  6329. SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
  6330. aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
  6331. SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
  6332. aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
  6333. SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
  6334. aif4_mad_mixer, ARRAY_SIZE(aif4_mad_mixer)),
  6335. SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
  6336. AIF4_VIFEED, 0, tavil_codec_enable_slimvi_feedback,
  6337. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6338. SND_SOC_DAPM_AIF_OUT("AIF4 MAD", "AIF4 MAD TX", 0,
  6339. SND_SOC_NOPM, 0, 0),
  6340. SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
  6341. aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
  6342. SND_SOC_DAPM_INPUT("VIINPUT"),
  6343. SND_SOC_DAPM_MIXER("SLIM TX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  6344. SND_SOC_DAPM_MIXER("SLIM TX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  6345. SND_SOC_DAPM_MIXER("SLIM TX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  6346. SND_SOC_DAPM_MIXER("SLIM TX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  6347. SND_SOC_DAPM_MIXER("SLIM TX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  6348. SND_SOC_DAPM_MIXER("SLIM TX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  6349. SND_SOC_DAPM_MIXER("SLIM TX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  6350. SND_SOC_DAPM_MIXER("SLIM TX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  6351. SND_SOC_DAPM_MIXER("SLIM TX8", SND_SOC_NOPM, 0, 0, NULL, 0),
  6352. SND_SOC_DAPM_MIXER("SLIM TX9", SND_SOC_NOPM, 0, 0, NULL, 0),
  6353. SND_SOC_DAPM_MIXER("SLIM TX10", SND_SOC_NOPM, 0, 0, NULL, 0),
  6354. SND_SOC_DAPM_MIXER("SLIM TX11", SND_SOC_NOPM, 0, 0, NULL, 0),
  6355. SND_SOC_DAPM_MIXER("SLIM TX13", SND_SOC_NOPM, 0, 0, NULL, 0),
  6356. /* Digital Mic Inputs */
  6357. SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  6358. tavil_codec_enable_dmic,
  6359. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6360. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  6361. tavil_codec_enable_dmic,
  6362. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6363. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  6364. tavil_codec_enable_dmic,
  6365. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6366. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  6367. tavil_codec_enable_dmic,
  6368. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6369. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  6370. tavil_codec_enable_dmic,
  6371. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6372. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  6373. tavil_codec_enable_dmic,
  6374. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6375. WCD_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  6376. WCD_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  6377. WCD_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  6378. WCD_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  6379. WCD_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  6380. WCD_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  6381. WCD_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  6382. WCD_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  6383. SND_SOC_DAPM_MIXER_E("IIR0", WCD934X_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
  6384. 4, 0, NULL, 0, tavil_codec_set_iir_gain,
  6385. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  6386. SND_SOC_DAPM_MIXER_E("IIR1", WCD934X_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
  6387. 4, 0, NULL, 0, tavil_codec_set_iir_gain,
  6388. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  6389. SND_SOC_DAPM_MIXER("SRC0", WCD934X_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  6390. 4, 0, NULL, 0),
  6391. SND_SOC_DAPM_MIXER("SRC1", WCD934X_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  6392. 4, 0, NULL, 0),
  6393. WCD_DAPM_MUX("RX MIX TX0 MUX", 0, rx_mix_tx0),
  6394. WCD_DAPM_MUX("RX MIX TX1 MUX", 0, rx_mix_tx1),
  6395. WCD_DAPM_MUX("RX MIX TX2 MUX", 0, rx_mix_tx2),
  6396. WCD_DAPM_MUX("RX MIX TX3 MUX", 0, rx_mix_tx3),
  6397. WCD_DAPM_MUX("RX MIX TX4 MUX", 0, rx_mix_tx4),
  6398. WCD_DAPM_MUX("RX MIX TX5 MUX", 0, rx_mix_tx5),
  6399. WCD_DAPM_MUX("RX MIX TX6 MUX", 0, rx_mix_tx6),
  6400. WCD_DAPM_MUX("RX MIX TX7 MUX", 0, rx_mix_tx7),
  6401. WCD_DAPM_MUX("RX MIX TX8 MUX", 0, rx_mix_tx8),
  6402. WCD_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  6403. WCD_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  6404. WCD_DAPM_MUX("RX INT2 DEM MUX", 0, rx_int2_dem_inp),
  6405. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_EAR, 0,
  6406. &rx_int0_1_interp_mux, tavil_codec_enable_main_path,
  6407. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6408. SND_SOC_DAPM_POST_PMD),
  6409. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  6410. &rx_int1_1_interp_mux, tavil_codec_enable_main_path,
  6411. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6412. SND_SOC_DAPM_POST_PMD),
  6413. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  6414. &rx_int2_1_interp_mux, tavil_codec_enable_main_path,
  6415. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6416. SND_SOC_DAPM_POST_PMD),
  6417. SND_SOC_DAPM_MUX_E("RX INT3_1 INTERP", SND_SOC_NOPM, INTERP_LO1, 0,
  6418. &rx_int3_1_interp_mux, tavil_codec_enable_main_path,
  6419. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6420. SND_SOC_DAPM_POST_PMD),
  6421. SND_SOC_DAPM_MUX_E("RX INT4_1 INTERP", SND_SOC_NOPM, INTERP_LO2, 0,
  6422. &rx_int4_1_interp_mux, tavil_codec_enable_main_path,
  6423. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6424. SND_SOC_DAPM_POST_PMD),
  6425. SND_SOC_DAPM_MUX_E("RX INT7_1 INTERP", SND_SOC_NOPM, INTERP_SPKR1, 0,
  6426. &rx_int7_1_interp_mux, tavil_codec_enable_main_path,
  6427. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6428. SND_SOC_DAPM_POST_PMD),
  6429. SND_SOC_DAPM_MUX_E("RX INT8_1 INTERP", SND_SOC_NOPM, INTERP_SPKR2, 0,
  6430. &rx_int8_1_interp_mux, tavil_codec_enable_main_path,
  6431. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6432. SND_SOC_DAPM_POST_PMD),
  6433. WCD_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  6434. WCD_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  6435. WCD_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  6436. WCD_DAPM_MUX("RX INT3_2 INTERP", 0, rx_int3_2_interp),
  6437. WCD_DAPM_MUX("RX INT4_2 INTERP", 0, rx_int4_2_interp),
  6438. WCD_DAPM_MUX("RX INT7_2 INTERP", 0, rx_int7_2_interp),
  6439. WCD_DAPM_MUX("RX INT8_2 INTERP", 0, rx_int8_2_interp),
  6440. SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD934X_CDC_TX0_TX_PATH_192_CTL, 0,
  6441. 0, &adc_us_mux0_switch),
  6442. SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD934X_CDC_TX1_TX_PATH_192_CTL, 0,
  6443. 0, &adc_us_mux1_switch),
  6444. SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD934X_CDC_TX2_TX_PATH_192_CTL, 0,
  6445. 0, &adc_us_mux2_switch),
  6446. SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD934X_CDC_TX3_TX_PATH_192_CTL, 0,
  6447. 0, &adc_us_mux3_switch),
  6448. SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD934X_CDC_TX4_TX_PATH_192_CTL, 0,
  6449. 0, &adc_us_mux4_switch),
  6450. SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD934X_CDC_TX5_TX_PATH_192_CTL, 0,
  6451. 0, &adc_us_mux5_switch),
  6452. SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD934X_CDC_TX6_TX_PATH_192_CTL, 0,
  6453. 0, &adc_us_mux6_switch),
  6454. SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD934X_CDC_TX7_TX_PATH_192_CTL, 0,
  6455. 0, &adc_us_mux7_switch),
  6456. SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD934X_CDC_TX8_TX_PATH_192_CTL, 0,
  6457. 0, &adc_us_mux8_switch),
  6458. /* MAD related widgets */
  6459. SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
  6460. SND_SOC_DAPM_INPUT("MADINPUT"),
  6461. WCD_DAPM_MUX("MAD_SEL MUX", 0, mad_sel),
  6462. WCD_DAPM_MUX("MAD_INP MUX", 0, mad_inp_mux),
  6463. SND_SOC_DAPM_SWITCH_E("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
  6464. &mad_brdcst_switch, tavil_codec_ape_enable_mad,
  6465. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6466. SND_SOC_DAPM_SWITCH_E("MAD_CPE1", SND_SOC_NOPM, 0, 0,
  6467. &mad_cpe1_switch, tavil_codec_cpe_mad_ctl,
  6468. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6469. SND_SOC_DAPM_SWITCH_E("MAD_CPE2", SND_SOC_NOPM, 0, 0,
  6470. &mad_cpe2_switch, tavil_codec_cpe_mad_ctl,
  6471. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6472. SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT1"),
  6473. SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT2"),
  6474. SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
  6475. 0, 0, tavil_codec_ear_dac_event,
  6476. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6477. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6478. SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD934X_ANA_HPH,
  6479. 5, 0, tavil_codec_hphl_dac_event,
  6480. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6481. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6482. SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD934X_ANA_HPH,
  6483. 4, 0, tavil_codec_hphr_dac_event,
  6484. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6485. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6486. SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
  6487. 0, 0, tavil_codec_lineout_dac_event,
  6488. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6489. SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
  6490. 0, 0, tavil_codec_lineout_dac_event,
  6491. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6492. SND_SOC_DAPM_PGA_E("EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0,
  6493. tavil_codec_enable_ear_pa,
  6494. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  6495. SND_SOC_DAPM_PGA_E("HPHL PA", WCD934X_ANA_HPH, 7, 0, NULL, 0,
  6496. tavil_codec_enable_hphl_pa,
  6497. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6498. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6499. SND_SOC_DAPM_PGA_E("HPHR PA", WCD934X_ANA_HPH, 6, 0, NULL, 0,
  6500. tavil_codec_enable_hphr_pa,
  6501. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6502. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6503. SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD934X_ANA_LO_1_2, 7, 0, NULL, 0,
  6504. tavil_codec_enable_lineout_pa,
  6505. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6506. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6507. SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD934X_ANA_LO_1_2, 6, 0, NULL, 0,
  6508. tavil_codec_enable_lineout_pa,
  6509. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6510. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6511. SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0,
  6512. tavil_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
  6513. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6514. SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  6515. tavil_codec_enable_spkr_anc,
  6516. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6517. SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  6518. tavil_codec_enable_hphl_pa,
  6519. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6520. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6521. SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  6522. tavil_codec_enable_hphr_pa,
  6523. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  6524. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  6525. SND_SOC_DAPM_OUTPUT("EAR"),
  6526. SND_SOC_DAPM_OUTPUT("HPHL"),
  6527. SND_SOC_DAPM_OUTPUT("HPHR"),
  6528. SND_SOC_DAPM_OUTPUT("LINEOUT1"),
  6529. SND_SOC_DAPM_OUTPUT("LINEOUT2"),
  6530. SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
  6531. SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
  6532. SND_SOC_DAPM_OUTPUT("ANC EAR"),
  6533. SND_SOC_DAPM_OUTPUT("ANC HPHL"),
  6534. SND_SOC_DAPM_OUTPUT("ANC HPHR"),
  6535. SND_SOC_DAPM_SWITCH("ANC OUT EAR Enable", SND_SOC_NOPM, 0, 0,
  6536. &anc_ear_switch),
  6537. SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
  6538. &anc_ear_spkr_switch),
  6539. SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
  6540. &anc_spkr_pa_switch),
  6541. SND_SOC_DAPM_SWITCH_E("ANC OUT HPHL Enable", SND_SOC_NOPM, INTERP_HPHL,
  6542. 0, &anc_hphl_pa_switch, tavil_anc_out_switch_cb,
  6543. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6544. SND_SOC_DAPM_SWITCH_E("ANC OUT HPHR Enable", SND_SOC_NOPM, INTERP_HPHR,
  6545. 0, &anc_hphr_pa_switch, tavil_anc_out_switch_cb,
  6546. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6547. SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
  6548. tavil_codec_enable_rx_bias,
  6549. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6550. SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
  6551. INTERP_HPHL, 0, tavil_enable_native_supply,
  6552. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6553. SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
  6554. INTERP_HPHR, 0, tavil_enable_native_supply,
  6555. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6556. SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
  6557. INTERP_LO1, 0, tavil_enable_native_supply,
  6558. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6559. SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
  6560. INTERP_LO2, 0, tavil_enable_native_supply,
  6561. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6562. SND_SOC_DAPM_SUPPLY("RX INT7 NATIVE SUPPLY", SND_SOC_NOPM,
  6563. INTERP_SPKR1, 0, tavil_enable_native_supply,
  6564. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6565. SND_SOC_DAPM_SUPPLY("RX INT8 NATIVE SUPPLY", SND_SOC_NOPM,
  6566. INTERP_SPKR2, 0, tavil_enable_native_supply,
  6567. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  6568. WCD_DAPM_MUX("RX INT1_1 NATIVE MUX", 0, int1_1_native),
  6569. WCD_DAPM_MUX("RX INT2_1 NATIVE MUX", 0, int2_1_native),
  6570. WCD_DAPM_MUX("RX INT3_1 NATIVE MUX", 0, int3_1_native),
  6571. WCD_DAPM_MUX("RX INT4_1 NATIVE MUX", 0, int4_1_native),
  6572. WCD_DAPM_MUX("RX INT1_2 NATIVE MUX", 0, int1_2_native),
  6573. WCD_DAPM_MUX("RX INT2_2 NATIVE MUX", 0, int2_2_native),
  6574. WCD_DAPM_MUX("RX INT3_2 NATIVE MUX", 0, int3_2_native),
  6575. WCD_DAPM_MUX("RX INT4_2 NATIVE MUX", 0, int4_2_native),
  6576. WCD_DAPM_MUX("RX INT7_2 NATIVE MUX", 0, int7_2_native),
  6577. WCD_DAPM_MUX("RX INT8_2 NATIVE MUX", 0, int8_2_native),
  6578. SND_SOC_DAPM_MUX_E("ASRC0 MUX", SND_SOC_NOPM, ASRC0, 0,
  6579. &asrc0_mux, tavil_codec_enable_asrc_resampler,
  6580. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6581. SND_SOC_DAPM_MUX_E("ASRC1 MUX", SND_SOC_NOPM, ASRC1, 0,
  6582. &asrc1_mux, tavil_codec_enable_asrc_resampler,
  6583. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6584. SND_SOC_DAPM_MUX_E("ASRC2 MUX", SND_SOC_NOPM, ASRC2, 0,
  6585. &asrc2_mux, tavil_codec_enable_asrc_resampler,
  6586. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6587. SND_SOC_DAPM_MUX_E("ASRC3 MUX", SND_SOC_NOPM, ASRC3, 0,
  6588. &asrc3_mux, tavil_codec_enable_asrc_resampler,
  6589. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6590. /* WDMA3 widgets */
  6591. WCD_DAPM_MUX("WDMA3 PORT0 MUX", 0, wdma3_port0),
  6592. WCD_DAPM_MUX("WDMA3 PORT1 MUX", 1, wdma3_port1),
  6593. WCD_DAPM_MUX("WDMA3 PORT2 MUX", 2, wdma3_port2),
  6594. WCD_DAPM_MUX("WDMA3 PORT3 MUX", 3, wdma3_port3),
  6595. WCD_DAPM_MUX("WDMA3 PORT4 MUX", 4, wdma3_port4),
  6596. WCD_DAPM_MUX("WDMA3 PORT5 MUX", 5, wdma3_port5),
  6597. WCD_DAPM_MUX("WDMA3 PORT6 MUX", 6, wdma3_port6),
  6598. WCD_DAPM_MUX("WDMA3 CH0 MUX", 0, wdma3_ch0),
  6599. WCD_DAPM_MUX("WDMA3 CH1 MUX", 4, wdma3_ch1),
  6600. WCD_DAPM_MUX("WDMA3 CH2 MUX", 0, wdma3_ch2),
  6601. WCD_DAPM_MUX("WDMA3 CH3 MUX", 4, wdma3_ch3),
  6602. SND_SOC_DAPM_MIXER("WDMA3_CH_MIXER", SND_SOC_NOPM, 0, 0, NULL, 0),
  6603. SND_SOC_DAPM_SWITCH_E("WDMA3_ON_OFF", SND_SOC_NOPM, 0, 0,
  6604. &wdma3_onoff_switch, tavil_codec_wdma3_ctl,
  6605. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  6606. SND_SOC_DAPM_OUTPUT("WDMA3_OUT"),
  6607. };
  6608. static int tavil_get_channel_map(struct snd_soc_dai *dai,
  6609. unsigned int *tx_num, unsigned int *tx_slot,
  6610. unsigned int *rx_num, unsigned int *rx_slot)
  6611. {
  6612. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
  6613. u32 i = 0;
  6614. struct wcd9xxx_ch *ch;
  6615. int ret = 0;
  6616. switch (dai->id) {
  6617. case AIF1_PB:
  6618. case AIF2_PB:
  6619. case AIF3_PB:
  6620. case AIF4_PB:
  6621. if (!rx_slot || !rx_num) {
  6622. dev_err(tavil->dev, "%s: Invalid rx_slot 0x%pK or rx_num 0x%pK\n",
  6623. __func__, rx_slot, rx_num);
  6624. ret = -EINVAL;
  6625. break;
  6626. }
  6627. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list,
  6628. list) {
  6629. dev_dbg(tavil->dev, "%s: slot_num %u ch->ch_num %d\n",
  6630. __func__, i, ch->ch_num);
  6631. rx_slot[i++] = ch->ch_num;
  6632. }
  6633. *rx_num = i;
  6634. dev_dbg(tavil->dev, "%s: dai_name = %s dai_id = %x rx_num = %d\n",
  6635. __func__, dai->name, dai->id, i);
  6636. if (*rx_num == 0) {
  6637. dev_err(tavil->dev, "%s: Channel list empty for dai_name = %s dai_id = %x\n",
  6638. __func__, dai->name, dai->id);
  6639. ret = -EINVAL;
  6640. }
  6641. break;
  6642. case AIF1_CAP:
  6643. case AIF2_CAP:
  6644. case AIF3_CAP:
  6645. case AIF4_MAD_TX:
  6646. case AIF4_VIFEED:
  6647. if (!tx_slot || !tx_num) {
  6648. dev_err(tavil->dev, "%s: Invalid tx_slot 0x%pK or tx_num 0x%pK\n",
  6649. __func__, tx_slot, tx_num);
  6650. ret = -EINVAL;
  6651. break;
  6652. }
  6653. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list,
  6654. list) {
  6655. dev_dbg(tavil->dev, "%s: slot_num %u ch->ch_num %d\n",
  6656. __func__, i, ch->ch_num);
  6657. tx_slot[i++] = ch->ch_num;
  6658. }
  6659. *tx_num = i;
  6660. dev_dbg(tavil->dev, "%s: dai_name = %s dai_id = %x tx_num = %d\n",
  6661. __func__, dai->name, dai->id, i);
  6662. if (*tx_num == 0) {
  6663. dev_err(tavil->dev, "%s: Channel list empty for dai_name = %s dai_id = %x\n",
  6664. __func__, dai->name, dai->id);
  6665. ret = -EINVAL;
  6666. }
  6667. break;
  6668. default:
  6669. dev_err(tavil->dev, "%s: Invalid DAI ID %x\n",
  6670. __func__, dai->id);
  6671. ret = -EINVAL;
  6672. break;
  6673. }
  6674. return ret;
  6675. }
  6676. static int tavil_set_channel_map(struct snd_soc_dai *dai,
  6677. unsigned int tx_num, unsigned int *tx_slot,
  6678. unsigned int rx_num, unsigned int *rx_slot)
  6679. {
  6680. struct tavil_priv *tavil;
  6681. struct wcd9xxx *core;
  6682. struct wcd9xxx_codec_dai_data *dai_data = NULL;
  6683. tavil = snd_soc_codec_get_drvdata(dai->codec);
  6684. core = dev_get_drvdata(dai->codec->dev->parent);
  6685. if (!tx_slot || !rx_slot) {
  6686. dev_err(tavil->dev, "%s: Invalid tx_slot 0x%pK, rx_slot 0x%pK\n",
  6687. __func__, tx_slot, rx_slot);
  6688. return -EINVAL;
  6689. }
  6690. dev_dbg(tavil->dev, "%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n",
  6691. __func__, dai->name, dai->id, tx_num, rx_num);
  6692. wcd9xxx_init_slimslave(core, core->slim->laddr,
  6693. tx_num, tx_slot, rx_num, rx_slot);
  6694. /* Reserve TX13 for MAD data channel */
  6695. dai_data = &tavil->dai[AIF4_MAD_TX];
  6696. if (dai_data)
  6697. list_add_tail(&core->tx_chs[WCD934X_TX13].list,
  6698. &dai_data->wcd9xxx_ch_list);
  6699. return 0;
  6700. }
  6701. static int tavil_startup(struct snd_pcm_substream *substream,
  6702. struct snd_soc_dai *dai)
  6703. {
  6704. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  6705. substream->name, substream->stream);
  6706. return 0;
  6707. }
  6708. static void tavil_shutdown(struct snd_pcm_substream *substream,
  6709. struct snd_soc_dai *dai)
  6710. {
  6711. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  6712. substream->name, substream->stream);
  6713. }
  6714. static int tavil_set_decimator_rate(struct snd_soc_dai *dai,
  6715. u32 sample_rate)
  6716. {
  6717. struct snd_soc_codec *codec = dai->codec;
  6718. struct wcd9xxx_ch *ch;
  6719. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  6720. u32 tx_port = 0, tx_fs_rate = 0;
  6721. u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
  6722. int decimator = -1;
  6723. u16 tx_port_reg = 0, tx_fs_reg = 0;
  6724. switch (sample_rate) {
  6725. case 8000:
  6726. tx_fs_rate = 0;
  6727. break;
  6728. case 16000:
  6729. tx_fs_rate = 1;
  6730. break;
  6731. case 32000:
  6732. tx_fs_rate = 3;
  6733. break;
  6734. case 48000:
  6735. tx_fs_rate = 4;
  6736. break;
  6737. case 96000:
  6738. tx_fs_rate = 5;
  6739. break;
  6740. case 192000:
  6741. tx_fs_rate = 6;
  6742. break;
  6743. default:
  6744. dev_err(tavil->dev, "%s: Invalid TX sample rate: %d\n",
  6745. __func__, sample_rate);
  6746. return -EINVAL;
  6747. };
  6748. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
  6749. tx_port = ch->port;
  6750. dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
  6751. __func__, dai->id, tx_port);
  6752. if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
  6753. dev_err(codec->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
  6754. __func__, tx_port, dai->id);
  6755. return -EINVAL;
  6756. }
  6757. /* Find the SB TX MUX input - which decimator is connected */
  6758. if (tx_port < 4) {
  6759. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0;
  6760. shift = (tx_port << 1);
  6761. shift_val = 0x03;
  6762. } else if ((tx_port >= 4) && (tx_port < 8)) {
  6763. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1;
  6764. shift = ((tx_port - 4) << 1);
  6765. shift_val = 0x03;
  6766. } else if ((tx_port >= 8) && (tx_port < 11)) {
  6767. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2;
  6768. shift = ((tx_port - 8) << 1);
  6769. shift_val = 0x03;
  6770. } else if (tx_port == 11) {
  6771. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
  6772. shift = 0;
  6773. shift_val = 0x0F;
  6774. } else if (tx_port == 13) {
  6775. tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
  6776. shift = 4;
  6777. shift_val = 0x03;
  6778. }
  6779. tx_mux_sel = snd_soc_read(codec, tx_port_reg) &
  6780. (shift_val << shift);
  6781. tx_mux_sel = tx_mux_sel >> shift;
  6782. if (tx_port <= 8) {
  6783. if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
  6784. decimator = tx_port;
  6785. } else if (tx_port <= 10) {
  6786. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  6787. decimator = ((tx_port == 9) ? 7 : 6);
  6788. } else if (tx_port == 11) {
  6789. if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
  6790. decimator = tx_mux_sel - 1;
  6791. } else if (tx_port == 13) {
  6792. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  6793. decimator = 5;
  6794. }
  6795. if (decimator >= 0) {
  6796. tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL +
  6797. 16 * decimator;
  6798. dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
  6799. __func__, decimator, tx_port, sample_rate);
  6800. snd_soc_update_bits(codec, tx_fs_reg, 0x0F, tx_fs_rate);
  6801. } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
  6802. /* Check if the TX Mux input is RX MIX TXn */
  6803. dev_dbg(codec->dev, "%s: RX_MIX_TX%u going to CDC_IF TX%u\n",
  6804. __func__, tx_port, tx_port);
  6805. } else {
  6806. dev_err(codec->dev, "%s: ERROR: Invalid decimator: %d\n",
  6807. __func__, decimator);
  6808. return -EINVAL;
  6809. }
  6810. }
  6811. return 0;
  6812. }
  6813. static int tavil_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  6814. u8 rate_reg_val,
  6815. u32 sample_rate)
  6816. {
  6817. u8 int_2_inp;
  6818. u32 j;
  6819. u16 int_mux_cfg1, int_fs_reg;
  6820. u8 int_mux_cfg1_val;
  6821. struct snd_soc_codec *codec = dai->codec;
  6822. struct wcd9xxx_ch *ch;
  6823. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  6824. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
  6825. int_2_inp = INTn_2_INP_SEL_RX0 + ch->port -
  6826. WCD934X_RX_PORT_START_NUMBER;
  6827. if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
  6828. (int_2_inp > INTn_2_INP_SEL_RX7)) {
  6829. dev_err(codec->dev, "%s: Invalid RX%u port, Dai ID is %d\n",
  6830. __func__,
  6831. (ch->port - WCD934X_RX_PORT_START_NUMBER),
  6832. dai->id);
  6833. return -EINVAL;
  6834. }
  6835. int_mux_cfg1 = WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1;
  6836. for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
  6837. /* Interpolators 5 and 6 are not aviliable in Tavil */
  6838. if (j == INTERP_LO3_NA || j == INTERP_LO4_NA) {
  6839. int_mux_cfg1 += 2;
  6840. continue;
  6841. }
  6842. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  6843. 0x0F;
  6844. if (int_mux_cfg1_val == int_2_inp) {
  6845. /*
  6846. * Ear mix path supports only 48, 96, 192,
  6847. * 384KHz only
  6848. */
  6849. if ((j == INTERP_EAR) &&
  6850. (rate_reg_val < 0x4 ||
  6851. rate_reg_val > 0x7)) {
  6852. dev_err_ratelimited(codec->dev,
  6853. "%s: Invalid rate for AIF_PB DAI(%d)\n",
  6854. __func__, dai->id);
  6855. return -EINVAL;
  6856. }
  6857. int_fs_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
  6858. 20 * j;
  6859. dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  6860. __func__, dai->id, j);
  6861. dev_dbg(codec->dev, "%s: set INT%u_2 sample rate to %u\n",
  6862. __func__, j, sample_rate);
  6863. snd_soc_update_bits(codec, int_fs_reg, 0x0F,
  6864. rate_reg_val);
  6865. }
  6866. int_mux_cfg1 += 2;
  6867. }
  6868. }
  6869. return 0;
  6870. }
  6871. static int tavil_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  6872. u8 rate_reg_val,
  6873. u32 sample_rate)
  6874. {
  6875. u8 int_1_mix1_inp;
  6876. u32 j;
  6877. u16 int_mux_cfg0, int_mux_cfg1;
  6878. u16 int_fs_reg;
  6879. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  6880. u8 inp0_sel, inp1_sel, inp2_sel;
  6881. struct snd_soc_codec *codec = dai->codec;
  6882. struct wcd9xxx_ch *ch;
  6883. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  6884. struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
  6885. list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
  6886. int_1_mix1_inp = INTn_1_INP_SEL_RX0 + ch->port -
  6887. WCD934X_RX_PORT_START_NUMBER;
  6888. if ((int_1_mix1_inp < INTn_1_INP_SEL_RX0) ||
  6889. (int_1_mix1_inp > INTn_1_INP_SEL_RX7)) {
  6890. dev_err(codec->dev, "%s: Invalid RX%u port, Dai ID is %d\n",
  6891. __func__,
  6892. (ch->port - WCD934X_RX_PORT_START_NUMBER),
  6893. dai->id);
  6894. return -EINVAL;
  6895. }
  6896. int_mux_cfg0 = WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0;
  6897. /*
  6898. * Loop through all interpolator MUX inputs and find out
  6899. * to which interpolator input, the slim rx port
  6900. * is connected
  6901. */
  6902. for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
  6903. /* Interpolators 5 and 6 are not aviliable in Tavil */
  6904. if (j == INTERP_LO3_NA || j == INTERP_LO4_NA) {
  6905. int_mux_cfg0 += 2;
  6906. continue;
  6907. }
  6908. int_mux_cfg1 = int_mux_cfg0 + 1;
  6909. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  6910. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  6911. inp0_sel = int_mux_cfg0_val & 0x0F;
  6912. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  6913. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  6914. if ((inp0_sel == int_1_mix1_inp) ||
  6915. (inp1_sel == int_1_mix1_inp) ||
  6916. (inp2_sel == int_1_mix1_inp)) {
  6917. /*
  6918. * Ear and speaker primary path does not support
  6919. * native sample rates
  6920. */
  6921. if ((j == INTERP_EAR || j == INTERP_SPKR1 ||
  6922. j == INTERP_SPKR2) &&
  6923. (rate_reg_val > 0x7)) {
  6924. dev_err_ratelimited(codec->dev,
  6925. "%s: Invalid rate for AIF_PB DAI(%d)\n",
  6926. __func__, dai->id);
  6927. return -EINVAL;
  6928. }
  6929. int_fs_reg = WCD934X_CDC_RX0_RX_PATH_CTL +
  6930. 20 * j;
  6931. dev_dbg(codec->dev,
  6932. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  6933. __func__, dai->id, j);
  6934. dev_dbg(codec->dev,
  6935. "%s: set INT%u_1 sample rate to %u\n",
  6936. __func__, j, sample_rate);
  6937. snd_soc_update_bits(codec, int_fs_reg, 0x0F,
  6938. rate_reg_val);
  6939. }
  6940. int_mux_cfg0 += 2;
  6941. }
  6942. if (dsd_conf)
  6943. tavil_dsd_set_interp_rate(dsd_conf, ch->port,
  6944. sample_rate, rate_reg_val);
  6945. }
  6946. return 0;
  6947. }
  6948. static int tavil_set_interpolator_rate(struct snd_soc_dai *dai,
  6949. u32 sample_rate)
  6950. {
  6951. struct snd_soc_codec *codec = dai->codec;
  6952. int rate_val = 0;
  6953. int i, ret;
  6954. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  6955. if (sample_rate == sr_val_tbl[i].sample_rate) {
  6956. rate_val = sr_val_tbl[i].rate_val;
  6957. break;
  6958. }
  6959. }
  6960. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  6961. dev_err(codec->dev, "%s: Unsupported sample rate: %d\n",
  6962. __func__, sample_rate);
  6963. return -EINVAL;
  6964. }
  6965. ret = tavil_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  6966. if (ret)
  6967. return ret;
  6968. ret = tavil_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  6969. if (ret)
  6970. return ret;
  6971. return ret;
  6972. }
  6973. static int tavil_prepare(struct snd_pcm_substream *substream,
  6974. struct snd_soc_dai *dai)
  6975. {
  6976. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  6977. substream->name, substream->stream);
  6978. return 0;
  6979. }
  6980. static int tavil_vi_hw_params(struct snd_pcm_substream *substream,
  6981. struct snd_pcm_hw_params *params,
  6982. struct snd_soc_dai *dai)
  6983. {
  6984. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
  6985. dev_dbg(tavil->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
  6986. __func__, dai->name, dai->id, params_rate(params),
  6987. params_channels(params));
  6988. tavil->dai[dai->id].rate = params_rate(params);
  6989. tavil->dai[dai->id].bit_width = 32;
  6990. return 0;
  6991. }
  6992. static int tavil_hw_params(struct snd_pcm_substream *substream,
  6993. struct snd_pcm_hw_params *params,
  6994. struct snd_soc_dai *dai)
  6995. {
  6996. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
  6997. int ret = 0;
  6998. dev_dbg(tavil->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
  6999. __func__, dai->name, dai->id, params_rate(params),
  7000. params_channels(params));
  7001. switch (substream->stream) {
  7002. case SNDRV_PCM_STREAM_PLAYBACK:
  7003. ret = tavil_set_interpolator_rate(dai, params_rate(params));
  7004. if (ret) {
  7005. dev_err(tavil->dev, "%s: cannot set sample rate: %u\n",
  7006. __func__, params_rate(params));
  7007. return ret;
  7008. }
  7009. switch (params_width(params)) {
  7010. case 16:
  7011. tavil->dai[dai->id].bit_width = 16;
  7012. break;
  7013. case 24:
  7014. tavil->dai[dai->id].bit_width = 24;
  7015. break;
  7016. case 32:
  7017. tavil->dai[dai->id].bit_width = 32;
  7018. break;
  7019. default:
  7020. return -EINVAL;
  7021. }
  7022. tavil->dai[dai->id].rate = params_rate(params);
  7023. break;
  7024. case SNDRV_PCM_STREAM_CAPTURE:
  7025. if (dai->id != AIF4_MAD_TX)
  7026. ret = tavil_set_decimator_rate(dai,
  7027. params_rate(params));
  7028. if (ret) {
  7029. dev_err(tavil->dev, "%s: cannot set TX Decimator rate: %d\n",
  7030. __func__, ret);
  7031. return ret;
  7032. }
  7033. switch (params_width(params)) {
  7034. case 16:
  7035. tavil->dai[dai->id].bit_width = 16;
  7036. break;
  7037. case 24:
  7038. tavil->dai[dai->id].bit_width = 24;
  7039. break;
  7040. default:
  7041. dev_err(tavil->dev, "%s: Invalid format 0x%x\n",
  7042. __func__, params_width(params));
  7043. return -EINVAL;
  7044. };
  7045. tavil->dai[dai->id].rate = params_rate(params);
  7046. break;
  7047. default:
  7048. dev_err(tavil->dev, "%s: Invalid stream type %d\n", __func__,
  7049. substream->stream);
  7050. return -EINVAL;
  7051. };
  7052. return 0;
  7053. }
  7054. static struct snd_soc_dai_ops tavil_dai_ops = {
  7055. .startup = tavil_startup,
  7056. .shutdown = tavil_shutdown,
  7057. .hw_params = tavil_hw_params,
  7058. .prepare = tavil_prepare,
  7059. .set_channel_map = tavil_set_channel_map,
  7060. .get_channel_map = tavil_get_channel_map,
  7061. };
  7062. static struct snd_soc_dai_ops tavil_vi_dai_ops = {
  7063. .hw_params = tavil_vi_hw_params,
  7064. .set_channel_map = tavil_set_channel_map,
  7065. .get_channel_map = tavil_get_channel_map,
  7066. };
  7067. static struct snd_soc_dai_driver tavil_dai[] = {
  7068. {
  7069. .name = "tavil_rx1",
  7070. .id = AIF1_PB,
  7071. .playback = {
  7072. .stream_name = "AIF1 Playback",
  7073. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7074. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7075. .rate_min = 8000,
  7076. .rate_max = 384000,
  7077. .channels_min = 1,
  7078. .channels_max = 2,
  7079. },
  7080. .ops = &tavil_dai_ops,
  7081. },
  7082. {
  7083. .name = "tavil_tx1",
  7084. .id = AIF1_CAP,
  7085. .capture = {
  7086. .stream_name = "AIF1 Capture",
  7087. .rates = WCD934X_RATES_MASK,
  7088. .formats = WCD934X_FORMATS_S16_S24_LE,
  7089. .rate_min = 8000,
  7090. .rate_max = 192000,
  7091. .channels_min = 1,
  7092. .channels_max = 4,
  7093. },
  7094. .ops = &tavil_dai_ops,
  7095. },
  7096. {
  7097. .name = "tavil_rx2",
  7098. .id = AIF2_PB,
  7099. .playback = {
  7100. .stream_name = "AIF2 Playback",
  7101. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7102. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7103. .rate_min = 8000,
  7104. .rate_max = 384000,
  7105. .channels_min = 1,
  7106. .channels_max = 2,
  7107. },
  7108. .ops = &tavil_dai_ops,
  7109. },
  7110. {
  7111. .name = "tavil_tx2",
  7112. .id = AIF2_CAP,
  7113. .capture = {
  7114. .stream_name = "AIF2 Capture",
  7115. .rates = WCD934X_RATES_MASK,
  7116. .formats = WCD934X_FORMATS_S16_S24_LE,
  7117. .rate_min = 8000,
  7118. .rate_max = 192000,
  7119. .channels_min = 1,
  7120. .channels_max = 4,
  7121. },
  7122. .ops = &tavil_dai_ops,
  7123. },
  7124. {
  7125. .name = "tavil_rx3",
  7126. .id = AIF3_PB,
  7127. .playback = {
  7128. .stream_name = "AIF3 Playback",
  7129. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7130. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7131. .rate_min = 8000,
  7132. .rate_max = 384000,
  7133. .channels_min = 1,
  7134. .channels_max = 2,
  7135. },
  7136. .ops = &tavil_dai_ops,
  7137. },
  7138. {
  7139. .name = "tavil_tx3",
  7140. .id = AIF3_CAP,
  7141. .capture = {
  7142. .stream_name = "AIF3 Capture",
  7143. .rates = WCD934X_RATES_MASK,
  7144. .formats = WCD934X_FORMATS_S16_S24_LE,
  7145. .rate_min = 8000,
  7146. .rate_max = 192000,
  7147. .channels_min = 1,
  7148. .channels_max = 4,
  7149. },
  7150. .ops = &tavil_dai_ops,
  7151. },
  7152. {
  7153. .name = "tavil_rx4",
  7154. .id = AIF4_PB,
  7155. .playback = {
  7156. .stream_name = "AIF4 Playback",
  7157. .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
  7158. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7159. .rate_min = 8000,
  7160. .rate_max = 384000,
  7161. .channels_min = 1,
  7162. .channels_max = 2,
  7163. },
  7164. .ops = &tavil_dai_ops,
  7165. },
  7166. {
  7167. .name = "tavil_vifeedback",
  7168. .id = AIF4_VIFEED,
  7169. .capture = {
  7170. .stream_name = "VIfeed",
  7171. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  7172. .formats = WCD934X_FORMATS_S16_S24_S32_LE,
  7173. .rate_min = 8000,
  7174. .rate_max = 48000,
  7175. .channels_min = 1,
  7176. .channels_max = 4,
  7177. },
  7178. .ops = &tavil_vi_dai_ops,
  7179. },
  7180. {
  7181. .name = "tavil_mad1",
  7182. .id = AIF4_MAD_TX,
  7183. .capture = {
  7184. .stream_name = "AIF4 MAD TX",
  7185. .rates = SNDRV_PCM_RATE_16000,
  7186. .formats = WCD934X_FORMATS_S16_LE,
  7187. .rate_min = 16000,
  7188. .rate_max = 16000,
  7189. .channels_min = 1,
  7190. .channels_max = 1,
  7191. },
  7192. .ops = &tavil_dai_ops,
  7193. },
  7194. };
  7195. static void tavil_codec_power_gate_digital_core(struct tavil_priv *tavil)
  7196. {
  7197. mutex_lock(&tavil->power_lock);
  7198. dev_dbg(tavil->dev, "%s: Entering power gating function, %d\n",
  7199. __func__, tavil->power_active_ref);
  7200. if (tavil->power_active_ref > 0)
  7201. goto exit;
  7202. wcd9xxx_set_power_state(tavil->wcd9xxx,
  7203. WCD_REGION_POWER_COLLAPSE_BEGIN,
  7204. WCD9XXX_DIG_CORE_REGION_1);
  7205. regmap_update_bits(tavil->wcd9xxx->regmap,
  7206. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x04, 0x04);
  7207. regmap_update_bits(tavil->wcd9xxx->regmap,
  7208. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x01, 0x00);
  7209. regmap_update_bits(tavil->wcd9xxx->regmap,
  7210. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x02, 0x00);
  7211. wcd9xxx_set_power_state(tavil->wcd9xxx, WCD_REGION_POWER_DOWN,
  7212. WCD9XXX_DIG_CORE_REGION_1);
  7213. exit:
  7214. dev_dbg(tavil->dev, "%s: Exiting power gating function, %d\n",
  7215. __func__, tavil->power_active_ref);
  7216. mutex_unlock(&tavil->power_lock);
  7217. }
  7218. static void tavil_codec_power_gate_work(struct work_struct *work)
  7219. {
  7220. struct tavil_priv *tavil;
  7221. struct delayed_work *dwork;
  7222. dwork = to_delayed_work(work);
  7223. tavil = container_of(dwork, struct tavil_priv, power_gate_work);
  7224. tavil_codec_power_gate_digital_core(tavil);
  7225. }
  7226. /* called under power_lock acquisition */
  7227. static int tavil_dig_core_remove_power_collapse(struct tavil_priv *tavil)
  7228. {
  7229. regmap_write(tavil->wcd9xxx->regmap,
  7230. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x05);
  7231. regmap_write(tavil->wcd9xxx->regmap,
  7232. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x07);
  7233. regmap_update_bits(tavil->wcd9xxx->regmap,
  7234. WCD934X_CODEC_RPM_RST_CTL, 0x02, 0x00);
  7235. regmap_update_bits(tavil->wcd9xxx->regmap,
  7236. WCD934X_CODEC_RPM_RST_CTL, 0x02, 0x02);
  7237. regmap_write(tavil->wcd9xxx->regmap,
  7238. WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x03);
  7239. wcd9xxx_set_power_state(tavil->wcd9xxx,
  7240. WCD_REGION_POWER_COLLAPSE_REMOVE,
  7241. WCD9XXX_DIG_CORE_REGION_1);
  7242. regcache_mark_dirty(tavil->wcd9xxx->regmap);
  7243. regcache_sync_region(tavil->wcd9xxx->regmap,
  7244. WCD934X_DIG_CORE_REG_MIN,
  7245. WCD934X_DIG_CORE_REG_MAX);
  7246. tavil_restore_iir_coeff(tavil, IIR0);
  7247. tavil_restore_iir_coeff(tavil, IIR1);
  7248. return 0;
  7249. }
  7250. static int tavil_dig_core_power_collapse(struct tavil_priv *tavil,
  7251. int req_state)
  7252. {
  7253. int cur_state;
  7254. /* Exit if feature is disabled */
  7255. if (!dig_core_collapse_enable)
  7256. return 0;
  7257. mutex_lock(&tavil->power_lock);
  7258. if (req_state == POWER_COLLAPSE)
  7259. tavil->power_active_ref--;
  7260. else if (req_state == POWER_RESUME)
  7261. tavil->power_active_ref++;
  7262. else
  7263. goto unlock_mutex;
  7264. if (tavil->power_active_ref < 0) {
  7265. dev_dbg(tavil->dev, "%s: power_active_ref is negative\n",
  7266. __func__);
  7267. goto unlock_mutex;
  7268. }
  7269. if (req_state == POWER_COLLAPSE) {
  7270. if (tavil->power_active_ref == 0) {
  7271. schedule_delayed_work(&tavil->power_gate_work,
  7272. msecs_to_jiffies(dig_core_collapse_timer * 1000));
  7273. }
  7274. } else if (req_state == POWER_RESUME) {
  7275. if (tavil->power_active_ref == 1) {
  7276. /*
  7277. * At this point, there can be two cases:
  7278. * 1. Core already in power collapse state
  7279. * 2. Timer kicked in and still did not expire or
  7280. * waiting for the power_lock
  7281. */
  7282. cur_state = wcd9xxx_get_current_power_state(
  7283. tavil->wcd9xxx,
  7284. WCD9XXX_DIG_CORE_REGION_1);
  7285. if (cur_state == WCD_REGION_POWER_DOWN) {
  7286. tavil_dig_core_remove_power_collapse(tavil);
  7287. } else {
  7288. mutex_unlock(&tavil->power_lock);
  7289. cancel_delayed_work_sync(
  7290. &tavil->power_gate_work);
  7291. mutex_lock(&tavil->power_lock);
  7292. }
  7293. }
  7294. }
  7295. unlock_mutex:
  7296. mutex_unlock(&tavil->power_lock);
  7297. return 0;
  7298. }
  7299. static int tavil_cdc_req_mclk_enable(struct tavil_priv *tavil,
  7300. bool enable)
  7301. {
  7302. int ret = 0;
  7303. if (enable) {
  7304. ret = clk_prepare_enable(tavil->wcd_ext_clk);
  7305. if (ret) {
  7306. dev_err(tavil->dev, "%s: ext clk enable failed\n",
  7307. __func__);
  7308. goto done;
  7309. }
  7310. /* get BG */
  7311. wcd_resmgr_enable_master_bias(tavil->resmgr);
  7312. /* get MCLK */
  7313. wcd_resmgr_enable_clk_block(tavil->resmgr, WCD_CLK_MCLK);
  7314. } else {
  7315. /* put MCLK */
  7316. wcd_resmgr_disable_clk_block(tavil->resmgr, WCD_CLK_MCLK);
  7317. /* put BG */
  7318. wcd_resmgr_disable_master_bias(tavil->resmgr);
  7319. clk_disable_unprepare(tavil->wcd_ext_clk);
  7320. }
  7321. done:
  7322. return ret;
  7323. }
  7324. static int __tavil_cdc_mclk_enable_locked(struct tavil_priv *tavil,
  7325. bool enable)
  7326. {
  7327. int ret = 0;
  7328. if (!tavil->wcd_ext_clk) {
  7329. dev_err(tavil->dev, "%s: wcd ext clock is NULL\n", __func__);
  7330. return -EINVAL;
  7331. }
  7332. dev_dbg(tavil->dev, "%s: mclk_enable = %u\n", __func__, enable);
  7333. if (enable) {
  7334. tavil_dig_core_power_collapse(tavil, POWER_RESUME);
  7335. tavil_vote_svs(tavil, true);
  7336. ret = tavil_cdc_req_mclk_enable(tavil, true);
  7337. if (ret)
  7338. goto done;
  7339. } else {
  7340. tavil_cdc_req_mclk_enable(tavil, false);
  7341. tavil_vote_svs(tavil, false);
  7342. tavil_dig_core_power_collapse(tavil, POWER_COLLAPSE);
  7343. }
  7344. done:
  7345. return ret;
  7346. }
  7347. static int __tavil_cdc_mclk_enable(struct tavil_priv *tavil,
  7348. bool enable)
  7349. {
  7350. int ret;
  7351. WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
  7352. ret = __tavil_cdc_mclk_enable_locked(tavil, enable);
  7353. if (enable)
  7354. wcd_resmgr_set_sido_input_src(tavil->resmgr,
  7355. SIDO_SOURCE_RCO_BG);
  7356. WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
  7357. return ret;
  7358. }
  7359. static ssize_t tavil_codec_version_read(struct snd_info_entry *entry,
  7360. void *file_private_data,
  7361. struct file *file,
  7362. char __user *buf, size_t count,
  7363. loff_t pos)
  7364. {
  7365. struct tavil_priv *tavil;
  7366. struct wcd9xxx *wcd9xxx;
  7367. char buffer[TAVIL_VERSION_ENTRY_SIZE];
  7368. int len = 0;
  7369. tavil = (struct tavil_priv *) entry->private_data;
  7370. if (!tavil) {
  7371. pr_err("%s: tavil priv is null\n", __func__);
  7372. return -EINVAL;
  7373. }
  7374. wcd9xxx = tavil->wcd9xxx;
  7375. switch (wcd9xxx->version) {
  7376. case TAVIL_VERSION_WCD9340_1_0:
  7377. len = snprintf(buffer, sizeof(buffer), "WCD9340_1_0\n");
  7378. break;
  7379. case TAVIL_VERSION_WCD9341_1_0:
  7380. len = snprintf(buffer, sizeof(buffer), "WCD9341_1_0\n");
  7381. break;
  7382. case TAVIL_VERSION_WCD9340_1_1:
  7383. len = snprintf(buffer, sizeof(buffer), "WCD9340_1_1\n");
  7384. break;
  7385. case TAVIL_VERSION_WCD9341_1_1:
  7386. len = snprintf(buffer, sizeof(buffer), "WCD9341_1_1\n");
  7387. break;
  7388. default:
  7389. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  7390. }
  7391. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  7392. }
  7393. static struct snd_info_entry_ops tavil_codec_info_ops = {
  7394. .read = tavil_codec_version_read,
  7395. };
  7396. /*
  7397. * tavil_codec_info_create_codec_entry - creates wcd934x module
  7398. * @codec_root: The parent directory
  7399. * @codec: Codec instance
  7400. *
  7401. * Creates wcd934x module and version entry under the given
  7402. * parent directory.
  7403. *
  7404. * Return: 0 on success or negative error code on failure.
  7405. */
  7406. int tavil_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  7407. struct snd_soc_codec *codec)
  7408. {
  7409. struct snd_info_entry *version_entry;
  7410. struct tavil_priv *tavil;
  7411. struct snd_soc_card *card;
  7412. if (!codec_root || !codec)
  7413. return -EINVAL;
  7414. tavil = snd_soc_codec_get_drvdata(codec);
  7415. card = codec->component.card;
  7416. tavil->entry = snd_info_create_subdir(codec_root->module,
  7417. "tavil", codec_root);
  7418. if (!tavil->entry) {
  7419. dev_dbg(codec->dev, "%s: failed to create wcd934x entry\n",
  7420. __func__);
  7421. return -ENOMEM;
  7422. }
  7423. version_entry = snd_info_create_card_entry(card->snd_card,
  7424. "version",
  7425. tavil->entry);
  7426. if (!version_entry) {
  7427. dev_dbg(codec->dev, "%s: failed to create wcd934x version entry\n",
  7428. __func__);
  7429. return -ENOMEM;
  7430. }
  7431. version_entry->private_data = tavil;
  7432. version_entry->size = TAVIL_VERSION_ENTRY_SIZE;
  7433. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  7434. version_entry->c.ops = &tavil_codec_info_ops;
  7435. if (snd_info_register(version_entry) < 0) {
  7436. snd_info_free_entry(version_entry);
  7437. return -ENOMEM;
  7438. }
  7439. tavil->version_entry = version_entry;
  7440. return 0;
  7441. }
  7442. EXPORT_SYMBOL(tavil_codec_info_create_codec_entry);
  7443. /**
  7444. * tavil_cdc_mclk_enable - Enable/disable codec mclk
  7445. *
  7446. * @codec: codec instance
  7447. * @enable: Indicates clk enable or disable
  7448. *
  7449. * Returns 0 on Success and error on failure
  7450. */
  7451. int tavil_cdc_mclk_enable(struct snd_soc_codec *codec, bool enable)
  7452. {
  7453. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  7454. return __tavil_cdc_mclk_enable(tavil, enable);
  7455. }
  7456. EXPORT_SYMBOL(tavil_cdc_mclk_enable);
  7457. static int __tavil_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  7458. bool enable)
  7459. {
  7460. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  7461. int ret = 0;
  7462. if (enable) {
  7463. if (wcd_resmgr_get_clk_type(tavil->resmgr) ==
  7464. WCD_CLK_RCO) {
  7465. ret = wcd_resmgr_enable_clk_block(tavil->resmgr,
  7466. WCD_CLK_RCO);
  7467. } else {
  7468. ret = tavil_cdc_req_mclk_enable(tavil, true);
  7469. if (ret) {
  7470. dev_err(codec->dev,
  7471. "%s: mclk_enable failed, err = %d\n",
  7472. __func__, ret);
  7473. goto done;
  7474. }
  7475. wcd_resmgr_set_sido_input_src(tavil->resmgr,
  7476. SIDO_SOURCE_RCO_BG);
  7477. ret = wcd_resmgr_enable_clk_block(tavil->resmgr,
  7478. WCD_CLK_RCO);
  7479. ret |= tavil_cdc_req_mclk_enable(tavil, false);
  7480. }
  7481. } else {
  7482. ret = wcd_resmgr_disable_clk_block(tavil->resmgr,
  7483. WCD_CLK_RCO);
  7484. }
  7485. if (ret) {
  7486. dev_err(codec->dev, "%s: Error in %s RCO\n",
  7487. __func__, (enable ? "enabling" : "disabling"));
  7488. ret = -EINVAL;
  7489. }
  7490. done:
  7491. return ret;
  7492. }
  7493. /*
  7494. * tavil_codec_internal_rco_ctrl: Enable/Disable codec's RCO clock
  7495. * @codec: Handle to the codec
  7496. * @enable: Indicates whether clock should be enabled or disabled
  7497. */
  7498. static int tavil_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  7499. bool enable)
  7500. {
  7501. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  7502. int ret = 0;
  7503. WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
  7504. ret = __tavil_codec_internal_rco_ctrl(codec, enable);
  7505. WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
  7506. return ret;
  7507. }
  7508. /*
  7509. * tavil_cdc_mclk_tx_enable: Enable/Disable codec's clock for TX path
  7510. * @codec: Handle to codec
  7511. * @enable: Indicates whether clock should be enabled or disabled
  7512. */
  7513. int tavil_cdc_mclk_tx_enable(struct snd_soc_codec *codec, bool enable)
  7514. {
  7515. struct tavil_priv *tavil_p;
  7516. int ret = 0;
  7517. bool clk_mode;
  7518. bool clk_internal;
  7519. if (!codec)
  7520. return -EINVAL;
  7521. tavil_p = snd_soc_codec_get_drvdata(codec);
  7522. clk_mode = test_bit(CLK_MODE, &tavil_p->status_mask);
  7523. clk_internal = test_bit(CLK_INTERNAL, &tavil_p->status_mask);
  7524. dev_dbg(codec->dev, "%s: clkmode: %d, enable: %d, clk_internal: %d\n",
  7525. __func__, clk_mode, enable, clk_internal);
  7526. if (clk_mode || clk_internal) {
  7527. if (enable) {
  7528. wcd_resmgr_enable_master_bias(tavil_p->resmgr);
  7529. tavil_dig_core_power_collapse(tavil_p, POWER_RESUME);
  7530. tavil_vote_svs(tavil_p, true);
  7531. ret = tavil_codec_internal_rco_ctrl(codec, enable);
  7532. set_bit(CLK_INTERNAL, &tavil_p->status_mask);
  7533. } else {
  7534. clear_bit(CLK_INTERNAL, &tavil_p->status_mask);
  7535. tavil_codec_internal_rco_ctrl(codec, enable);
  7536. tavil_vote_svs(tavil_p, false);
  7537. tavil_dig_core_power_collapse(tavil_p, POWER_COLLAPSE);
  7538. wcd_resmgr_disable_master_bias(tavil_p->resmgr);
  7539. }
  7540. } else {
  7541. ret = __tavil_cdc_mclk_enable(tavil_p, enable);
  7542. }
  7543. return ret;
  7544. }
  7545. EXPORT_SYMBOL(tavil_cdc_mclk_tx_enable);
  7546. static const struct wcd_resmgr_cb tavil_resmgr_cb = {
  7547. .cdc_rco_ctrl = __tavil_codec_internal_rco_ctrl,
  7548. };
  7549. static const struct tavil_reg_mask_val tavil_codec_mclk2_1_1_defaults[] = {
  7550. {WCD934X_CLK_SYS_MCLK2_PRG1, 0x60, 0x20},
  7551. };
  7552. static const struct tavil_reg_mask_val tavil_codec_mclk2_1_0_defaults[] = {
  7553. /*
  7554. * PLL Settings:
  7555. * Clock Root: MCLK2,
  7556. * Clock Source: EXT_CLK,
  7557. * Clock Destination: MCLK2
  7558. * Clock Freq In: 19.2MHz,
  7559. * Clock Freq Out: 11.2896MHz
  7560. */
  7561. {WCD934X_CLK_SYS_MCLK2_PRG1, 0x60, 0x20},
  7562. {WCD934X_CLK_SYS_INT_POST_DIV_REG0, 0xFF, 0x5E},
  7563. {WCD934X_CLK_SYS_INT_POST_DIV_REG1, 0x1F, 0x1F},
  7564. {WCD934X_CLK_SYS_INT_REF_DIV_REG0, 0xFF, 0x54},
  7565. {WCD934X_CLK_SYS_INT_REF_DIV_REG1, 0xFF, 0x01},
  7566. {WCD934X_CLK_SYS_INT_FILTER_REG1, 0x07, 0x04},
  7567. {WCD934X_CLK_SYS_INT_PLL_L_VAL, 0xFF, 0x93},
  7568. {WCD934X_CLK_SYS_INT_PLL_N_VAL, 0xFF, 0xFA},
  7569. {WCD934X_CLK_SYS_INT_TEST_REG0, 0xFF, 0x90},
  7570. {WCD934X_CLK_SYS_INT_PFD_CP_DSM_PROG, 0xFF, 0x7E},
  7571. {WCD934X_CLK_SYS_INT_VCO_PROG, 0xFF, 0xF8},
  7572. {WCD934X_CLK_SYS_INT_TEST_REG1, 0xFF, 0x68},
  7573. {WCD934X_CLK_SYS_INT_LDO_LOCK_CFG, 0xFF, 0x40},
  7574. {WCD934X_CLK_SYS_INT_DIG_LOCK_DET_CFG, 0xFF, 0x32},
  7575. };
  7576. static const struct tavil_reg_mask_val tavil_codec_reg_defaults[] = {
  7577. {WCD934X_BIAS_VBG_FINE_ADJ, 0xFF, 0x75},
  7578. {WCD934X_CODEC_CPR_SVS_CX_VDD, 0xFF, 0x7C}, /* value in svs mode */
  7579. {WCD934X_CODEC_CPR_SVS2_CX_VDD, 0xFF, 0x58}, /* value in svs2 mode */
  7580. {WCD934X_CDC_RX0_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7581. {WCD934X_CDC_RX1_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7582. {WCD934X_CDC_RX2_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7583. {WCD934X_CDC_RX3_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7584. {WCD934X_CDC_RX4_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7585. {WCD934X_CDC_RX7_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7586. {WCD934X_CDC_RX8_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
  7587. {WCD934X_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
  7588. {WCD934X_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
  7589. {WCD934X_CDC_RX0_RX_PATH_SEC0, 0x08, 0x0},
  7590. {WCD934X_CDC_CLSH_DECAY_CTRL, 0x03, 0x0},
  7591. {WCD934X_MICB1_TEST_CTL_2, 0x07, 0x01},
  7592. {WCD934X_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  7593. {WCD934X_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  7594. {WCD934X_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  7595. {WCD934X_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  7596. {WCD934X_CPE_SS_CPARMAD_BUFRDY_INT_PERIOD, 0x1F, 0x09},
  7597. {WCD934X_CDC_TX0_TX_PATH_CFG1, 0x01, 0x00},
  7598. {WCD934X_CDC_TX1_TX_PATH_CFG1, 0x01, 0x00},
  7599. {WCD934X_CDC_TX2_TX_PATH_CFG1, 0x01, 0x00},
  7600. {WCD934X_CDC_TX3_TX_PATH_CFG1, 0x01, 0x00},
  7601. {WCD934X_CDC_TX4_TX_PATH_CFG1, 0x01, 0x00},
  7602. {WCD934X_CDC_TX5_TX_PATH_CFG1, 0x01, 0x00},
  7603. {WCD934X_CDC_TX6_TX_PATH_CFG1, 0x01, 0x00},
  7604. {WCD934X_CDC_TX7_TX_PATH_CFG1, 0x01, 0x00},
  7605. {WCD934X_CDC_TX8_TX_PATH_CFG1, 0x01, 0x00},
  7606. {WCD934X_RX_OCP_CTL, 0x0F, 0x02}, /* OCP number of attempts is 2 */
  7607. {WCD934X_HPH_OCP_CTL, 0xFF, 0x3A}, /* OCP current limit */
  7608. {WCD934X_HPH_L_TEST, 0x01, 0x01},
  7609. {WCD934X_HPH_R_TEST, 0x01, 0x01},
  7610. {WCD934X_CPE_FLL_CONFIG_CTL_2, 0xFF, 0x20},
  7611. {WCD934X_MBHC_NEW_CTL_2, 0x0C, 0x00},
  7612. };
  7613. static const struct tavil_reg_mask_val tavil_codec_reg_init_1_1_val[] = {
  7614. {WCD934X_CDC_COMPANDER1_CTL7, 0x1E, 0x06},
  7615. {WCD934X_CDC_COMPANDER2_CTL7, 0x1E, 0x06},
  7616. {WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0xFF, 0x84},
  7617. {WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0xFF, 0x84},
  7618. {WCD934X_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
  7619. {WCD934X_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
  7620. };
  7621. static const struct tavil_cpr_reg_defaults cpr_defaults[] = {
  7622. { 0x00000820, 0x00000094 },
  7623. { 0x00000fC0, 0x00000048 },
  7624. { 0x0000f000, 0x00000044 },
  7625. { 0x0000bb80, 0xC0000178 },
  7626. { 0x00000000, 0x00000160 },
  7627. { 0x10854522, 0x00000060 },
  7628. { 0x10854509, 0x00000064 },
  7629. { 0x108544dd, 0x00000068 },
  7630. { 0x108544ad, 0x0000006C },
  7631. { 0x0000077E, 0x00000070 },
  7632. { 0x000007da, 0x00000074 },
  7633. { 0x00000000, 0x00000078 },
  7634. { 0x00000000, 0x0000007C },
  7635. { 0x00042029, 0x00000080 },
  7636. { 0x4002002A, 0x00000090 },
  7637. { 0x4002002B, 0x00000090 },
  7638. };
  7639. static const struct tavil_reg_mask_val tavil_codec_reg_init_common_val[] = {
  7640. {WCD934X_CDC_CLSH_K2_MSB, 0x0F, 0x00},
  7641. {WCD934X_CDC_CLSH_K2_LSB, 0xFF, 0x60},
  7642. {WCD934X_CPE_SS_DMIC_CFG, 0x80, 0x00},
  7643. {WCD934X_CDC_BOOST0_BOOST_CTL, 0x70, 0x50},
  7644. {WCD934X_CDC_BOOST1_BOOST_CTL, 0x70, 0x50},
  7645. {WCD934X_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
  7646. {WCD934X_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
  7647. {WCD934X_CDC_TOP_TOP_CFG1, 0x02, 0x02},
  7648. {WCD934X_CDC_TOP_TOP_CFG1, 0x01, 0x01},
  7649. {WCD934X_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  7650. {WCD934X_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  7651. {WCD934X_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  7652. {WCD934X_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  7653. {WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0x01, 0x01},
  7654. {WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL, 0x01, 0x01},
  7655. {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  7656. {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  7657. {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  7658. {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  7659. {WCD934X_CODEC_RPM_CLK_GATE, 0x08, 0x00},
  7660. {WCD934X_TLMM_DMIC3_CLK_PINCFG, 0xFF, 0x0a},
  7661. {WCD934X_TLMM_DMIC3_DATA_PINCFG, 0xFF, 0x0a},
  7662. {WCD934X_CPE_SS_SVA_CFG, 0x60, 0x00},
  7663. {WCD934X_CPE_SS_CPAR_CFG, 0x10, 0x10},
  7664. };
  7665. static void tavil_codec_init_reg(struct tavil_priv *priv)
  7666. {
  7667. struct snd_soc_codec *codec = priv->codec;
  7668. u32 i;
  7669. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_init_common_val); i++)
  7670. snd_soc_update_bits(codec,
  7671. tavil_codec_reg_init_common_val[i].reg,
  7672. tavil_codec_reg_init_common_val[i].mask,
  7673. tavil_codec_reg_init_common_val[i].val);
  7674. if (TAVIL_IS_1_1(priv->wcd9xxx)) {
  7675. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_init_1_1_val); i++)
  7676. snd_soc_update_bits(codec,
  7677. tavil_codec_reg_init_1_1_val[i].reg,
  7678. tavil_codec_reg_init_1_1_val[i].mask,
  7679. tavil_codec_reg_init_1_1_val[i].val);
  7680. }
  7681. }
  7682. static void tavil_update_reg_defaults(struct tavil_priv *tavil)
  7683. {
  7684. u32 i;
  7685. struct wcd9xxx *wcd9xxx;
  7686. wcd9xxx = tavil->wcd9xxx;
  7687. for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_defaults); i++)
  7688. regmap_update_bits(wcd9xxx->regmap,
  7689. tavil_codec_reg_defaults[i].reg,
  7690. tavil_codec_reg_defaults[i].mask,
  7691. tavil_codec_reg_defaults[i].val);
  7692. }
  7693. static void tavil_update_cpr_defaults(struct tavil_priv *tavil)
  7694. {
  7695. int i;
  7696. struct wcd9xxx *wcd9xxx;
  7697. wcd9xxx = tavil->wcd9xxx;
  7698. if (!TAVIL_IS_1_1(wcd9xxx))
  7699. return;
  7700. __tavil_cdc_mclk_enable(tavil, true);
  7701. regmap_write(wcd9xxx->regmap, WCD934X_CODEC_CPR_SVS2_MIN_CX_VDD, 0x2C);
  7702. regmap_update_bits(wcd9xxx->regmap, WCD934X_CODEC_RPM_CLK_GATE,
  7703. 0x10, 0x00);
  7704. for (i = 0; i < ARRAY_SIZE(cpr_defaults); i++) {
  7705. regmap_bulk_write(wcd9xxx->regmap,
  7706. WCD934X_CODEC_CPR_WR_DATA_0,
  7707. (u8 *)&cpr_defaults[i].wr_data, 4);
  7708. regmap_bulk_write(wcd9xxx->regmap,
  7709. WCD934X_CODEC_CPR_WR_ADDR_0,
  7710. (u8 *)&cpr_defaults[i].wr_addr, 4);
  7711. }
  7712. __tavil_cdc_mclk_enable(tavil, false);
  7713. }
  7714. static void tavil_slim_interface_init_reg(struct snd_soc_codec *codec)
  7715. {
  7716. int i;
  7717. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  7718. for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
  7719. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  7720. WCD934X_SLIM_PGD_PORT_INT_RX_EN0 + i,
  7721. 0xFF);
  7722. }
  7723. static irqreturn_t tavil_misc_irq(int irq, void *data)
  7724. {
  7725. struct tavil_priv *tavil = data;
  7726. int misc_val;
  7727. /* Find source of interrupt */
  7728. regmap_read(tavil->wcd9xxx->regmap, WCD934X_INTR_CODEC_MISC_STATUS,
  7729. &misc_val);
  7730. if (misc_val & 0x08) {
  7731. dev_info(tavil->dev, "%s: irq: %d, DSD DC detected!\n",
  7732. __func__, irq);
  7733. /* DSD DC interrupt, reset DSD path */
  7734. tavil_dsd_reset(tavil->dsd_config);
  7735. } else {
  7736. dev_err(tavil->dev, "%s: Codec misc irq: %d, val: 0x%x\n",
  7737. __func__, irq, misc_val);
  7738. }
  7739. /* Clear interrupt status */
  7740. regmap_update_bits(tavil->wcd9xxx->regmap,
  7741. WCD934X_INTR_CODEC_MISC_CLEAR, misc_val, 0x00);
  7742. return IRQ_HANDLED;
  7743. }
  7744. static irqreturn_t tavil_slimbus_irq(int irq, void *data)
  7745. {
  7746. struct tavil_priv *tavil = data;
  7747. unsigned long status = 0;
  7748. int i, j, port_id, k;
  7749. u32 bit;
  7750. u8 val, int_val = 0;
  7751. bool tx, cleared;
  7752. unsigned short reg = 0;
  7753. for (i = WCD934X_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
  7754. i <= WCD934X_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
  7755. val = wcd9xxx_interface_reg_read(tavil->wcd9xxx, i);
  7756. status |= ((u32)val << (8 * j));
  7757. }
  7758. for_each_set_bit(j, &status, 32) {
  7759. tx = (j >= 16 ? true : false);
  7760. port_id = (tx ? j - 16 : j);
  7761. val = wcd9xxx_interface_reg_read(tavil->wcd9xxx,
  7762. WCD934X_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
  7763. if (val) {
  7764. if (!tx)
  7765. reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 +
  7766. (port_id / 8);
  7767. else
  7768. reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
  7769. (port_id / 8);
  7770. int_val = wcd9xxx_interface_reg_read(
  7771. tavil->wcd9xxx, reg);
  7772. /*
  7773. * Ignore interrupts for ports for which the
  7774. * interrupts are not specifically enabled.
  7775. */
  7776. if (!(int_val & (1 << (port_id % 8))))
  7777. continue;
  7778. }
  7779. if (val & WCD934X_SLIM_IRQ_OVERFLOW)
  7780. dev_err_ratelimited(tavil->dev, "%s: overflow error on %s port %d, value %x\n",
  7781. __func__, (tx ? "TX" : "RX"), port_id, val);
  7782. if (val & WCD934X_SLIM_IRQ_UNDERFLOW)
  7783. dev_err_ratelimited(tavil->dev, "%s: underflow error on %s port %d, value %x\n",
  7784. __func__, (tx ? "TX" : "RX"), port_id, val);
  7785. if ((val & WCD934X_SLIM_IRQ_OVERFLOW) ||
  7786. (val & WCD934X_SLIM_IRQ_UNDERFLOW)) {
  7787. if (!tx)
  7788. reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 +
  7789. (port_id / 8);
  7790. else
  7791. reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
  7792. (port_id / 8);
  7793. int_val = wcd9xxx_interface_reg_read(
  7794. tavil->wcd9xxx, reg);
  7795. if (int_val & (1 << (port_id % 8))) {
  7796. int_val = int_val ^ (1 << (port_id % 8));
  7797. wcd9xxx_interface_reg_write(tavil->wcd9xxx,
  7798. reg, int_val);
  7799. }
  7800. }
  7801. if (val & WCD934X_SLIM_IRQ_PORT_CLOSED) {
  7802. /*
  7803. * INT SOURCE register starts from RX to TX
  7804. * but port number in the ch_mask is in opposite way
  7805. */
  7806. bit = (tx ? j - 16 : j + 16);
  7807. dev_dbg(tavil->dev, "%s: %s port %d closed value %x, bit %u\n",
  7808. __func__, (tx ? "TX" : "RX"), port_id, val,
  7809. bit);
  7810. for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
  7811. dev_dbg(tavil->dev, "%s: tavil->dai[%d].ch_mask = 0x%lx\n",
  7812. __func__, k, tavil->dai[k].ch_mask);
  7813. if (test_and_clear_bit(bit,
  7814. &tavil->dai[k].ch_mask)) {
  7815. cleared = true;
  7816. if (!tavil->dai[k].ch_mask)
  7817. wake_up(
  7818. &tavil->dai[k].dai_wait);
  7819. /*
  7820. * There are cases when multiple DAIs
  7821. * might be using the same slimbus
  7822. * channel. Hence don't break here.
  7823. */
  7824. }
  7825. }
  7826. WARN(!cleared,
  7827. "Couldn't find slimbus %s port %d for closing\n",
  7828. (tx ? "TX" : "RX"), port_id);
  7829. }
  7830. wcd9xxx_interface_reg_write(tavil->wcd9xxx,
  7831. WCD934X_SLIM_PGD_PORT_INT_CLR_RX_0 +
  7832. (j / 8),
  7833. 1 << (j % 8));
  7834. }
  7835. return IRQ_HANDLED;
  7836. }
  7837. static int tavil_setup_irqs(struct tavil_priv *tavil)
  7838. {
  7839. int ret = 0;
  7840. struct snd_soc_codec *codec = tavil->codec;
  7841. struct wcd9xxx *wcd9xxx = tavil->wcd9xxx;
  7842. struct wcd9xxx_core_resource *core_res =
  7843. &wcd9xxx->core_res;
  7844. ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
  7845. tavil_slimbus_irq, "SLIMBUS Slave", tavil);
  7846. if (ret)
  7847. dev_err(codec->dev, "%s: Failed to request irq %d\n", __func__,
  7848. WCD9XXX_IRQ_SLIMBUS);
  7849. else
  7850. tavil_slim_interface_init_reg(codec);
  7851. /* Register for misc interrupts as well */
  7852. ret = wcd9xxx_request_irq(core_res, WCD934X_IRQ_MISC,
  7853. tavil_misc_irq, "CDC MISC Irq", tavil);
  7854. if (ret)
  7855. dev_err(codec->dev, "%s: Failed to request cdc misc irq\n",
  7856. __func__);
  7857. return ret;
  7858. }
  7859. static void tavil_init_slim_slave_cfg(struct snd_soc_codec *codec)
  7860. {
  7861. struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
  7862. struct afe_param_cdc_slimbus_slave_cfg *cfg;
  7863. struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
  7864. uint64_t eaddr = 0;
  7865. cfg = &priv->slimbus_slave_cfg;
  7866. cfg->minor_version = 1;
  7867. cfg->tx_slave_port_offset = 0;
  7868. cfg->rx_slave_port_offset = 16;
  7869. memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
  7870. WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
  7871. cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
  7872. cfg->device_enum_addr_msw = eaddr >> 32;
  7873. dev_dbg(codec->dev, "%s: slimbus logical address 0x%llx\n",
  7874. __func__, eaddr);
  7875. }
  7876. static void tavil_cleanup_irqs(struct tavil_priv *tavil)
  7877. {
  7878. struct wcd9xxx *wcd9xxx = tavil->wcd9xxx;
  7879. struct wcd9xxx_core_resource *core_res =
  7880. &wcd9xxx->core_res;
  7881. wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tavil);
  7882. wcd9xxx_free_irq(core_res, WCD934X_IRQ_MISC, tavil);
  7883. }
  7884. /*
  7885. * wcd934x_get_micb_vout_ctl_val: converts micbias from volts to register value
  7886. * @micb_mv: micbias in mv
  7887. *
  7888. * return register value converted
  7889. */
  7890. int wcd934x_get_micb_vout_ctl_val(u32 micb_mv)
  7891. {
  7892. /* min micbias voltage is 1V and maximum is 2.85V */
  7893. if (micb_mv < 1000 || micb_mv > 2850) {
  7894. pr_err("%s: unsupported micbias voltage\n", __func__);
  7895. return -EINVAL;
  7896. }
  7897. return (micb_mv - 1000) / 50;
  7898. }
  7899. EXPORT_SYMBOL(wcd934x_get_micb_vout_ctl_val);
  7900. static int tavil_handle_pdata(struct tavil_priv *tavil,
  7901. struct wcd9xxx_pdata *pdata)
  7902. {
  7903. struct snd_soc_codec *codec = tavil->codec;
  7904. u8 mad_dmic_ctl_val;
  7905. u8 anc_ctl_value;
  7906. u32 def_dmic_rate, dmic_clk_drv;
  7907. int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
  7908. int rc = 0;
  7909. if (!pdata) {
  7910. dev_err(codec->dev, "%s: NULL pdata\n", __func__);
  7911. return -ENODEV;
  7912. }
  7913. /* set micbias voltage */
  7914. vout_ctl_1 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  7915. vout_ctl_2 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  7916. vout_ctl_3 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  7917. vout_ctl_4 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  7918. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
  7919. vout_ctl_3 < 0 || vout_ctl_4 < 0) {
  7920. rc = -EINVAL;
  7921. goto done;
  7922. }
  7923. snd_soc_update_bits(codec, WCD934X_ANA_MICB1, 0x3F, vout_ctl_1);
  7924. snd_soc_update_bits(codec, WCD934X_ANA_MICB2, 0x3F, vout_ctl_2);
  7925. snd_soc_update_bits(codec, WCD934X_ANA_MICB3, 0x3F, vout_ctl_3);
  7926. snd_soc_update_bits(codec, WCD934X_ANA_MICB4, 0x3F, vout_ctl_4);
  7927. /* Set the DMIC sample rate */
  7928. switch (pdata->mclk_rate) {
  7929. case WCD934X_MCLK_CLK_9P6MHZ:
  7930. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  7931. break;
  7932. case WCD934X_MCLK_CLK_12P288MHZ:
  7933. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
  7934. break;
  7935. default:
  7936. /* should never happen */
  7937. dev_err(codec->dev, "%s: Invalid mclk_rate %d\n",
  7938. __func__, pdata->mclk_rate);
  7939. rc = -EINVAL;
  7940. goto done;
  7941. };
  7942. if (pdata->dmic_sample_rate ==
  7943. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  7944. dev_info(codec->dev, "%s: dmic_rate invalid default = %d\n",
  7945. __func__, def_dmic_rate);
  7946. pdata->dmic_sample_rate = def_dmic_rate;
  7947. }
  7948. if (pdata->mad_dmic_sample_rate ==
  7949. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  7950. dev_info(codec->dev, "%s: mad_dmic_rate invalid default = %d\n",
  7951. __func__, def_dmic_rate);
  7952. /*
  7953. * use dmic_sample_rate as the default for MAD
  7954. * if mad dmic sample rate is undefined
  7955. */
  7956. pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
  7957. }
  7958. if (pdata->dmic_clk_drv ==
  7959. WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
  7960. pdata->dmic_clk_drv = WCD934X_DMIC_CLK_DRIVE_DEFAULT;
  7961. dev_dbg(codec->dev,
  7962. "%s: dmic_clk_strength invalid, default = %d\n",
  7963. __func__, pdata->dmic_clk_drv);
  7964. }
  7965. switch (pdata->dmic_clk_drv) {
  7966. case 2:
  7967. dmic_clk_drv = 0;
  7968. break;
  7969. case 4:
  7970. dmic_clk_drv = 1;
  7971. break;
  7972. case 8:
  7973. dmic_clk_drv = 2;
  7974. break;
  7975. case 16:
  7976. dmic_clk_drv = 3;
  7977. break;
  7978. default:
  7979. dev_err(codec->dev,
  7980. "%s: invalid dmic_clk_drv %d, using default\n",
  7981. __func__, pdata->dmic_clk_drv);
  7982. dmic_clk_drv = 0;
  7983. break;
  7984. }
  7985. snd_soc_update_bits(codec, WCD934X_TEST_DEBUG_PAD_DRVCTL_0,
  7986. 0x0C, dmic_clk_drv << 2);
  7987. /*
  7988. * Default the DMIC clk rates to mad_dmic_sample_rate,
  7989. * whereas, the anc/txfe dmic rates to dmic_sample_rate
  7990. * since the anc/txfe are independent of mad block.
  7991. */
  7992. mad_dmic_ctl_val = tavil_get_dmic_clk_val(tavil->codec,
  7993. pdata->mclk_rate,
  7994. pdata->mad_dmic_sample_rate);
  7995. snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC0_CTL,
  7996. 0x0E, mad_dmic_ctl_val << 1);
  7997. snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC1_CTL,
  7998. 0x0E, mad_dmic_ctl_val << 1);
  7999. snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC2_CTL,
  8000. 0x0E, mad_dmic_ctl_val << 1);
  8001. if (dmic_clk_drv == WCD934X_DMIC_CLK_DIV_2)
  8002. anc_ctl_value = WCD934X_ANC_DMIC_X2_FULL_RATE;
  8003. else
  8004. anc_ctl_value = WCD934X_ANC_DMIC_X2_HALF_RATE;
  8005. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_2_CTL,
  8006. 0x40, anc_ctl_value << 6);
  8007. snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_2_CTL,
  8008. 0x20, anc_ctl_value << 5);
  8009. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_2_CTL,
  8010. 0x40, anc_ctl_value << 6);
  8011. snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_2_CTL,
  8012. 0x20, anc_ctl_value << 5);
  8013. done:
  8014. return rc;
  8015. }
  8016. static void tavil_cdc_vote_svs(struct snd_soc_codec *codec, bool vote)
  8017. {
  8018. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  8019. return tavil_vote_svs(tavil, vote);
  8020. }
  8021. struct wcd_dsp_cdc_cb cdc_cb = {
  8022. .cdc_clk_en = tavil_codec_internal_rco_ctrl,
  8023. .cdc_vote_svs = tavil_cdc_vote_svs,
  8024. };
  8025. static int tavil_wdsp_initialize(struct snd_soc_codec *codec)
  8026. {
  8027. struct wcd9xxx *control;
  8028. struct tavil_priv *tavil;
  8029. struct wcd_dsp_params params;
  8030. int ret = 0;
  8031. control = dev_get_drvdata(codec->dev->parent);
  8032. tavil = snd_soc_codec_get_drvdata(codec);
  8033. params.cb = &cdc_cb;
  8034. params.irqs.cpe_ipc1_irq = WCD934X_IRQ_CPE1_INTR;
  8035. params.irqs.cpe_err_irq = WCD934X_IRQ_CPE_ERROR;
  8036. params.irqs.fatal_irqs = CPE_FATAL_IRQS;
  8037. params.clk_rate = control->mclk_rate;
  8038. params.dsp_instance = 0;
  8039. wcd_dsp_cntl_init(codec, &params, &tavil->wdsp_cntl);
  8040. if (!tavil->wdsp_cntl) {
  8041. dev_err(tavil->dev, "%s: wcd-dsp-control init failed\n",
  8042. __func__);
  8043. ret = -EINVAL;
  8044. }
  8045. return ret;
  8046. }
  8047. /*
  8048. * tavil_soc_get_mbhc: get wcd934x_mbhc handle of corresponding codec
  8049. * @codec: handle to snd_soc_codec *
  8050. *
  8051. * return wcd934x_mbhc handle or error code in case of failure
  8052. */
  8053. struct wcd934x_mbhc *tavil_soc_get_mbhc(struct snd_soc_codec *codec)
  8054. {
  8055. struct tavil_priv *tavil;
  8056. if (!codec) {
  8057. pr_err("%s: Invalid params, NULL codec\n", __func__);
  8058. return NULL;
  8059. }
  8060. tavil = snd_soc_codec_get_drvdata(codec);
  8061. if (!tavil) {
  8062. pr_err("%s: Invalid params, NULL tavil\n", __func__);
  8063. return NULL;
  8064. }
  8065. return tavil->mbhc;
  8066. }
  8067. EXPORT_SYMBOL(tavil_soc_get_mbhc);
  8068. static void tavil_mclk2_reg_defaults(struct tavil_priv *tavil)
  8069. {
  8070. int i;
  8071. struct snd_soc_codec *codec = tavil->codec;
  8072. if (TAVIL_IS_1_0(tavil->wcd9xxx)) {
  8073. /* MCLK2 configuration */
  8074. for (i = 0; i < ARRAY_SIZE(tavil_codec_mclk2_1_0_defaults); i++)
  8075. snd_soc_update_bits(codec,
  8076. tavil_codec_mclk2_1_0_defaults[i].reg,
  8077. tavil_codec_mclk2_1_0_defaults[i].mask,
  8078. tavil_codec_mclk2_1_0_defaults[i].val);
  8079. }
  8080. if (TAVIL_IS_1_1(tavil->wcd9xxx)) {
  8081. /* MCLK2 configuration */
  8082. for (i = 0; i < ARRAY_SIZE(tavil_codec_mclk2_1_1_defaults); i++)
  8083. snd_soc_update_bits(codec,
  8084. tavil_codec_mclk2_1_1_defaults[i].reg,
  8085. tavil_codec_mclk2_1_1_defaults[i].mask,
  8086. tavil_codec_mclk2_1_1_defaults[i].val);
  8087. }
  8088. }
  8089. static int tavil_device_down(struct wcd9xxx *wcd9xxx)
  8090. {
  8091. struct snd_soc_codec *codec;
  8092. struct tavil_priv *priv;
  8093. int count;
  8094. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  8095. priv = snd_soc_codec_get_drvdata(codec);
  8096. if (priv->swr.ctrl_data)
  8097. swrm_wcd_notify(priv->swr.ctrl_data[0].swr_pdev,
  8098. SWR_DEVICE_DOWN, NULL);
  8099. tavil_dsd_reset(priv->dsd_config);
  8100. snd_soc_card_change_online_state(codec->component.card, 0);
  8101. for (count = 0; count < NUM_CODEC_DAIS; count++)
  8102. priv->dai[count].bus_down_in_recovery = true;
  8103. wcd_dsp_ssr_event(priv->wdsp_cntl, WCD_CDC_DOWN_EVENT);
  8104. wcd_resmgr_set_sido_input_src_locked(priv->resmgr,
  8105. SIDO_SOURCE_INTERNAL);
  8106. return 0;
  8107. }
  8108. static int tavil_post_reset_cb(struct wcd9xxx *wcd9xxx)
  8109. {
  8110. int i, ret = 0;
  8111. struct wcd9xxx *control;
  8112. struct snd_soc_codec *codec;
  8113. struct tavil_priv *tavil;
  8114. struct wcd9xxx_pdata *pdata;
  8115. struct wcd_mbhc *mbhc;
  8116. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  8117. tavil = snd_soc_codec_get_drvdata(codec);
  8118. control = dev_get_drvdata(codec->dev->parent);
  8119. wcd9xxx_set_power_state(tavil->wcd9xxx,
  8120. WCD_REGION_POWER_COLLAPSE_REMOVE,
  8121. WCD9XXX_DIG_CORE_REGION_1);
  8122. mutex_lock(&tavil->codec_mutex);
  8123. tavil_vote_svs(tavil, true);
  8124. tavil_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  8125. control->slim_slave->laddr;
  8126. tavil_slimbus_slave_port_cfg.slave_dev_pgd_la =
  8127. control->slim->laddr;
  8128. tavil_init_slim_slave_cfg(codec);
  8129. snd_soc_card_change_online_state(codec->component.card, 1);
  8130. for (i = 0; i < TAVIL_MAX_MICBIAS; i++)
  8131. tavil->micb_ref[i] = 0;
  8132. dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
  8133. __func__, control->mclk_rate);
  8134. if (control->mclk_rate == WCD934X_MCLK_CLK_12P288MHZ)
  8135. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  8136. 0x03, 0x00);
  8137. else if (control->mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
  8138. snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  8139. 0x03, 0x01);
  8140. wcd_resmgr_post_ssr_v2(tavil->resmgr);
  8141. tavil_update_reg_defaults(tavil);
  8142. tavil_codec_init_reg(tavil);
  8143. __tavil_enable_efuse_sensing(tavil);
  8144. tavil_mclk2_reg_defaults(tavil);
  8145. __tavil_cdc_mclk_enable(tavil, true);
  8146. regcache_mark_dirty(codec->component.regmap);
  8147. regcache_sync(codec->component.regmap);
  8148. __tavil_cdc_mclk_enable(tavil, false);
  8149. tavil_update_cpr_defaults(tavil);
  8150. pdata = dev_get_platdata(codec->dev->parent);
  8151. ret = tavil_handle_pdata(tavil, pdata);
  8152. if (ret < 0)
  8153. dev_err(codec->dev, "%s: invalid pdata\n", __func__);
  8154. /* Initialize MBHC module */
  8155. mbhc = &tavil->mbhc->wcd_mbhc;
  8156. ret = tavil_mbhc_post_ssr_init(tavil->mbhc, codec);
  8157. if (ret) {
  8158. dev_err(codec->dev, "%s: mbhc initialization failed\n",
  8159. __func__);
  8160. goto done;
  8161. } else {
  8162. tavil_mbhc_hs_detect(codec, mbhc->mbhc_cfg);
  8163. }
  8164. /* DSD initialization */
  8165. ret = tavil_dsd_post_ssr_init(tavil->dsd_config);
  8166. if (ret)
  8167. dev_dbg(tavil->dev, "%s: DSD init failed\n", __func__);
  8168. tavil_cleanup_irqs(tavil);
  8169. ret = tavil_setup_irqs(tavil);
  8170. if (ret) {
  8171. dev_err(codec->dev, "%s: tavil irq setup failed %d\n",
  8172. __func__, ret);
  8173. goto done;
  8174. }
  8175. tavil_set_spkr_mode(codec, tavil->swr.spkr_mode);
  8176. /*
  8177. * Once the codec initialization is completed, the svs vote
  8178. * can be released allowing the codec to go to SVS2.
  8179. */
  8180. tavil_vote_svs(tavil, false);
  8181. wcd_dsp_ssr_event(tavil->wdsp_cntl, WCD_CDC_UP_EVENT);
  8182. done:
  8183. mutex_unlock(&tavil->codec_mutex);
  8184. return ret;
  8185. }
  8186. static int tavil_soc_codec_probe(struct snd_soc_codec *codec)
  8187. {
  8188. struct wcd9xxx *control;
  8189. struct tavil_priv *tavil;
  8190. struct wcd9xxx_pdata *pdata;
  8191. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  8192. int i, ret;
  8193. void *ptr = NULL;
  8194. control = dev_get_drvdata(codec->dev->parent);
  8195. dev_info(codec->dev, "%s()\n", __func__);
  8196. tavil = snd_soc_codec_get_drvdata(codec);
  8197. tavil->intf_type = wcd9xxx_get_intf_type();
  8198. control->dev_down = tavil_device_down;
  8199. control->post_reset = tavil_post_reset_cb;
  8200. control->ssr_priv = (void *)codec;
  8201. /* Resource Manager post Init */
  8202. ret = wcd_resmgr_post_init(tavil->resmgr, &tavil_resmgr_cb, codec);
  8203. if (ret) {
  8204. dev_err(codec->dev, "%s: wcd resmgr post init failed\n",
  8205. __func__);
  8206. goto err;
  8207. }
  8208. /* Class-H Init */
  8209. wcd_clsh_init(&tavil->clsh_d);
  8210. /* Default HPH Mode to Class-H Low HiFi */
  8211. tavil->hph_mode = CLS_H_LOHIFI;
  8212. tavil->fw_data = devm_kzalloc(codec->dev, sizeof(*(tavil->fw_data)),
  8213. GFP_KERNEL);
  8214. if (!tavil->fw_data)
  8215. goto err;
  8216. set_bit(WCD9XXX_ANC_CAL, tavil->fw_data->cal_bit);
  8217. set_bit(WCD9XXX_MBHC_CAL, tavil->fw_data->cal_bit);
  8218. set_bit(WCD9XXX_MAD_CAL, tavil->fw_data->cal_bit);
  8219. set_bit(WCD9XXX_VBAT_CAL, tavil->fw_data->cal_bit);
  8220. ret = wcd_cal_create_hwdep(tavil->fw_data,
  8221. WCD9XXX_CODEC_HWDEP_NODE, codec);
  8222. if (ret < 0) {
  8223. dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
  8224. goto err_hwdep;
  8225. }
  8226. /* Initialize MBHC module */
  8227. ret = tavil_mbhc_init(&tavil->mbhc, codec, tavil->fw_data);
  8228. if (ret) {
  8229. pr_err("%s: mbhc initialization failed\n", __func__);
  8230. goto err_hwdep;
  8231. }
  8232. tavil->codec = codec;
  8233. for (i = 0; i < COMPANDER_MAX; i++)
  8234. tavil->comp_enabled[i] = 0;
  8235. tavil_codec_init_reg(tavil);
  8236. pdata = dev_get_platdata(codec->dev->parent);
  8237. ret = tavil_handle_pdata(tavil, pdata);
  8238. if (ret < 0) {
  8239. dev_err(codec->dev, "%s: bad pdata\n", __func__);
  8240. goto err_hwdep;
  8241. }
  8242. ptr = devm_kzalloc(codec->dev, (sizeof(tavil_rx_chs) +
  8243. sizeof(tavil_tx_chs)), GFP_KERNEL);
  8244. if (!ptr) {
  8245. ret = -ENOMEM;
  8246. goto err_hwdep;
  8247. }
  8248. snd_soc_dapm_add_routes(dapm, tavil_slim_audio_map,
  8249. ARRAY_SIZE(tavil_slim_audio_map));
  8250. for (i = 0; i < NUM_CODEC_DAIS; i++) {
  8251. INIT_LIST_HEAD(&tavil->dai[i].wcd9xxx_ch_list);
  8252. init_waitqueue_head(&tavil->dai[i].dai_wait);
  8253. }
  8254. tavil_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  8255. control->slim_slave->laddr;
  8256. tavil_slimbus_slave_port_cfg.slave_dev_pgd_la =
  8257. control->slim->laddr;
  8258. tavil_slimbus_slave_port_cfg.slave_port_mapping[0] =
  8259. WCD934X_TX13;
  8260. tavil_init_slim_slave_cfg(codec);
  8261. control->num_rx_port = WCD934X_RX_MAX;
  8262. control->rx_chs = ptr;
  8263. memcpy(control->rx_chs, tavil_rx_chs, sizeof(tavil_rx_chs));
  8264. control->num_tx_port = WCD934X_TX_MAX;
  8265. control->tx_chs = ptr + sizeof(tavil_rx_chs);
  8266. memcpy(control->tx_chs, tavil_tx_chs, sizeof(tavil_tx_chs));
  8267. ret = tavil_setup_irqs(tavil);
  8268. if (ret) {
  8269. dev_err(tavil->dev, "%s: tavil irq setup failed %d\n",
  8270. __func__, ret);
  8271. goto err_pdata;
  8272. }
  8273. for (i = 0; i < WCD934X_NUM_DECIMATORS; i++) {
  8274. tavil->tx_hpf_work[i].tavil = tavil;
  8275. tavil->tx_hpf_work[i].decimator = i;
  8276. INIT_DELAYED_WORK(&tavil->tx_hpf_work[i].dwork,
  8277. tavil_tx_hpf_corner_freq_callback);
  8278. tavil->tx_mute_dwork[i].tavil = tavil;
  8279. tavil->tx_mute_dwork[i].decimator = i;
  8280. INIT_DELAYED_WORK(&tavil->tx_mute_dwork[i].dwork,
  8281. tavil_tx_mute_update_callback);
  8282. }
  8283. tavil->spk_anc_dwork.tavil = tavil;
  8284. INIT_DELAYED_WORK(&tavil->spk_anc_dwork.dwork,
  8285. tavil_spk_anc_update_callback);
  8286. tavil_mclk2_reg_defaults(tavil);
  8287. /* DSD initialization */
  8288. tavil->dsd_config = tavil_dsd_init(codec);
  8289. if (IS_ERR_OR_NULL(tavil->dsd_config))
  8290. dev_dbg(tavil->dev, "%s: DSD init failed\n", __func__);
  8291. mutex_lock(&tavil->codec_mutex);
  8292. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  8293. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  8294. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  8295. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  8296. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  8297. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  8298. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  8299. mutex_unlock(&tavil->codec_mutex);
  8300. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  8301. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  8302. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
  8303. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
  8304. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
  8305. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
  8306. snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
  8307. snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
  8308. snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
  8309. snd_soc_dapm_sync(dapm);
  8310. tavil_wdsp_initialize(codec);
  8311. /*
  8312. * Once the codec initialization is completed, the svs vote
  8313. * can be released allowing the codec to go to SVS2.
  8314. */
  8315. tavil_vote_svs(tavil, false);
  8316. return ret;
  8317. err_pdata:
  8318. devm_kfree(codec->dev, ptr);
  8319. control->rx_chs = NULL;
  8320. control->tx_chs = NULL;
  8321. err_hwdep:
  8322. devm_kfree(codec->dev, tavil->fw_data);
  8323. tavil->fw_data = NULL;
  8324. err:
  8325. return ret;
  8326. }
  8327. static int tavil_soc_codec_remove(struct snd_soc_codec *codec)
  8328. {
  8329. struct wcd9xxx *control;
  8330. struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
  8331. control = dev_get_drvdata(codec->dev->parent);
  8332. devm_kfree(codec->dev, control->rx_chs);
  8333. control->rx_chs = NULL;
  8334. control->tx_chs = NULL;
  8335. tavil_cleanup_irqs(tavil);
  8336. if (tavil->wdsp_cntl)
  8337. wcd_dsp_cntl_deinit(&tavil->wdsp_cntl);
  8338. /* Deinitialize MBHC module */
  8339. tavil_mbhc_deinit(codec);
  8340. tavil->mbhc = NULL;
  8341. return 0;
  8342. }
  8343. static struct regmap *tavil_get_regmap(struct device *dev)
  8344. {
  8345. struct wcd9xxx *control = dev_get_drvdata(dev->parent);
  8346. return control->regmap;
  8347. }
  8348. static struct snd_soc_codec_driver soc_codec_dev_tavil = {
  8349. .probe = tavil_soc_codec_probe,
  8350. .remove = tavil_soc_codec_remove,
  8351. .get_regmap = tavil_get_regmap,
  8352. .component_driver = {
  8353. .controls = tavil_snd_controls,
  8354. .num_controls = ARRAY_SIZE(tavil_snd_controls),
  8355. .dapm_widgets = tavil_dapm_widgets,
  8356. .num_dapm_widgets = ARRAY_SIZE(tavil_dapm_widgets),
  8357. .dapm_routes = tavil_audio_map,
  8358. .num_dapm_routes = ARRAY_SIZE(tavil_audio_map),
  8359. },
  8360. };
  8361. #ifdef CONFIG_PM
  8362. static int tavil_suspend(struct device *dev)
  8363. {
  8364. struct platform_device *pdev = to_platform_device(dev);
  8365. struct tavil_priv *tavil = platform_get_drvdata(pdev);
  8366. if (!tavil) {
  8367. dev_err(dev, "%s: tavil private data is NULL\n", __func__);
  8368. return -EINVAL;
  8369. }
  8370. dev_dbg(dev, "%s: system suspend\n", __func__);
  8371. if (delayed_work_pending(&tavil->power_gate_work) &&
  8372. cancel_delayed_work_sync(&tavil->power_gate_work))
  8373. tavil_codec_power_gate_digital_core(tavil);
  8374. return 0;
  8375. }
  8376. static int tavil_resume(struct device *dev)
  8377. {
  8378. struct platform_device *pdev = to_platform_device(dev);
  8379. struct tavil_priv *tavil = platform_get_drvdata(pdev);
  8380. if (!tavil) {
  8381. dev_err(dev, "%s: tavil private data is NULL\n", __func__);
  8382. return -EINVAL;
  8383. }
  8384. dev_dbg(dev, "%s: system resume\n", __func__);
  8385. return 0;
  8386. }
  8387. static const struct dev_pm_ops tavil_pm_ops = {
  8388. .suspend = tavil_suspend,
  8389. .resume = tavil_resume,
  8390. };
  8391. #endif
  8392. static int tavil_swrm_read(void *handle, int reg)
  8393. {
  8394. struct tavil_priv *tavil;
  8395. struct wcd9xxx *wcd9xxx;
  8396. unsigned short swr_rd_addr_base;
  8397. unsigned short swr_rd_data_base;
  8398. int val, ret;
  8399. if (!handle) {
  8400. pr_err("%s: NULL handle\n", __func__);
  8401. return -EINVAL;
  8402. }
  8403. tavil = (struct tavil_priv *)handle;
  8404. wcd9xxx = tavil->wcd9xxx;
  8405. dev_dbg(tavil->dev, "%s: Reading soundwire register, 0x%x\n",
  8406. __func__, reg);
  8407. swr_rd_addr_base = WCD934X_SWR_AHB_BRIDGE_RD_ADDR_0;
  8408. swr_rd_data_base = WCD934X_SWR_AHB_BRIDGE_RD_DATA_0;
  8409. mutex_lock(&tavil->swr.read_mutex);
  8410. ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
  8411. (u8 *)&reg, 4);
  8412. if (ret < 0) {
  8413. dev_err(tavil->dev, "%s: RD Addr Failure\n", __func__);
  8414. goto done;
  8415. }
  8416. ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
  8417. (u8 *)&val, 4);
  8418. if (ret < 0) {
  8419. dev_err(tavil->dev, "%s: RD Data Failure\n", __func__);
  8420. goto done;
  8421. }
  8422. ret = val;
  8423. done:
  8424. mutex_unlock(&tavil->swr.read_mutex);
  8425. return ret;
  8426. }
  8427. static int tavil_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
  8428. {
  8429. struct tavil_priv *tavil;
  8430. struct wcd9xxx *wcd9xxx;
  8431. struct wcd9xxx_reg_val *bulk_reg;
  8432. unsigned short swr_wr_addr_base;
  8433. unsigned short swr_wr_data_base;
  8434. int i, j, ret;
  8435. if (!handle || !reg || !val) {
  8436. pr_err("%s: NULL parameter\n", __func__);
  8437. return -EINVAL;
  8438. }
  8439. if (len <= 0) {
  8440. pr_err("%s: Invalid size: %zu\n", __func__, len);
  8441. return -EINVAL;
  8442. }
  8443. tavil = (struct tavil_priv *)handle;
  8444. wcd9xxx = tavil->wcd9xxx;
  8445. swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
  8446. swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
  8447. bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
  8448. GFP_KERNEL);
  8449. if (!bulk_reg)
  8450. return -ENOMEM;
  8451. for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
  8452. bulk_reg[i].reg = swr_wr_data_base;
  8453. bulk_reg[i].buf = (u8 *)(&val[j]);
  8454. bulk_reg[i].bytes = 4;
  8455. bulk_reg[i+1].reg = swr_wr_addr_base;
  8456. bulk_reg[i+1].buf = (u8 *)(&reg[j]);
  8457. bulk_reg[i+1].bytes = 4;
  8458. }
  8459. mutex_lock(&tavil->swr.write_mutex);
  8460. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
  8461. (len * 2), false);
  8462. if (ret) {
  8463. dev_err(tavil->dev, "%s: swrm bulk write failed, ret: %d\n",
  8464. __func__, ret);
  8465. }
  8466. mutex_unlock(&tavil->swr.write_mutex);
  8467. kfree(bulk_reg);
  8468. return ret;
  8469. }
  8470. static int tavil_swrm_write(void *handle, int reg, int val)
  8471. {
  8472. struct tavil_priv *tavil;
  8473. struct wcd9xxx *wcd9xxx;
  8474. unsigned short swr_wr_addr_base;
  8475. unsigned short swr_wr_data_base;
  8476. struct wcd9xxx_reg_val bulk_reg[2];
  8477. int ret;
  8478. if (!handle) {
  8479. pr_err("%s: NULL handle\n", __func__);
  8480. return -EINVAL;
  8481. }
  8482. tavil = (struct tavil_priv *)handle;
  8483. wcd9xxx = tavil->wcd9xxx;
  8484. swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
  8485. swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
  8486. /* First Write the Data to register */
  8487. bulk_reg[0].reg = swr_wr_data_base;
  8488. bulk_reg[0].buf = (u8 *)(&val);
  8489. bulk_reg[0].bytes = 4;
  8490. bulk_reg[1].reg = swr_wr_addr_base;
  8491. bulk_reg[1].buf = (u8 *)(&reg);
  8492. bulk_reg[1].bytes = 4;
  8493. mutex_lock(&tavil->swr.write_mutex);
  8494. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
  8495. if (ret < 0)
  8496. dev_err(tavil->dev, "%s: WR Data Failure\n", __func__);
  8497. mutex_unlock(&tavil->swr.write_mutex);
  8498. return ret;
  8499. }
  8500. static int tavil_swrm_clock(void *handle, bool enable)
  8501. {
  8502. struct tavil_priv *tavil;
  8503. if (!handle) {
  8504. pr_err("%s: NULL handle\n", __func__);
  8505. return -EINVAL;
  8506. }
  8507. tavil = (struct tavil_priv *)handle;
  8508. mutex_lock(&tavil->swr.clk_mutex);
  8509. dev_dbg(tavil->dev, "%s: swrm clock %s\n",
  8510. __func__, (enable?"enable" : "disable"));
  8511. if (enable) {
  8512. tavil->swr.clk_users++;
  8513. if (tavil->swr.clk_users == 1) {
  8514. regmap_update_bits(tavil->wcd9xxx->regmap,
  8515. WCD934X_TEST_DEBUG_NPL_DLY_TEST_1,
  8516. 0x10, 0x00);
  8517. __tavil_cdc_mclk_enable(tavil, true);
  8518. regmap_update_bits(tavil->wcd9xxx->regmap,
  8519. WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
  8520. 0x01, 0x01);
  8521. }
  8522. } else {
  8523. tavil->swr.clk_users--;
  8524. if (tavil->swr.clk_users == 0) {
  8525. regmap_update_bits(tavil->wcd9xxx->regmap,
  8526. WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
  8527. 0x01, 0x00);
  8528. __tavil_cdc_mclk_enable(tavil, false);
  8529. regmap_update_bits(tavil->wcd9xxx->regmap,
  8530. WCD934X_TEST_DEBUG_NPL_DLY_TEST_1,
  8531. 0x10, 0x10);
  8532. }
  8533. }
  8534. dev_dbg(tavil->dev, "%s: swrm clock users %d\n",
  8535. __func__, tavil->swr.clk_users);
  8536. mutex_unlock(&tavil->swr.clk_mutex);
  8537. return 0;
  8538. }
  8539. static int tavil_swrm_handle_irq(void *handle,
  8540. irqreturn_t (*swrm_irq_handler)(int irq,
  8541. void *data),
  8542. void *swrm_handle,
  8543. int action)
  8544. {
  8545. struct tavil_priv *tavil;
  8546. int ret = 0;
  8547. struct wcd9xxx *wcd9xxx;
  8548. if (!handle) {
  8549. pr_err("%s: NULL handle\n", __func__);
  8550. return -EINVAL;
  8551. }
  8552. tavil = (struct tavil_priv *) handle;
  8553. wcd9xxx = tavil->wcd9xxx;
  8554. if (action) {
  8555. ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
  8556. WCD934X_IRQ_SOUNDWIRE,
  8557. swrm_irq_handler,
  8558. "Tavil SWR Master", swrm_handle);
  8559. if (ret)
  8560. dev_err(tavil->dev, "%s: Failed to request irq %d\n",
  8561. __func__, WCD934X_IRQ_SOUNDWIRE);
  8562. } else
  8563. wcd9xxx_free_irq(&wcd9xxx->core_res, WCD934X_IRQ_SOUNDWIRE,
  8564. swrm_handle);
  8565. return ret;
  8566. }
  8567. static void tavil_codec_add_spi_device(struct tavil_priv *tavil,
  8568. struct device_node *node)
  8569. {
  8570. struct spi_master *master;
  8571. struct spi_device *spi;
  8572. u32 prop_value;
  8573. int rc;
  8574. /* Read the master bus num from DT node */
  8575. rc = of_property_read_u32(node, "qcom,master-bus-num",
  8576. &prop_value);
  8577. if (rc < 0) {
  8578. dev_err(tavil->dev, "%s: prop %s not found in node %s",
  8579. __func__, "qcom,master-bus-num", node->full_name);
  8580. goto done;
  8581. }
  8582. /* Get the reference to SPI master */
  8583. master = spi_busnum_to_master(prop_value);
  8584. if (!master) {
  8585. dev_err(tavil->dev, "%s: Invalid spi_master for bus_num %u\n",
  8586. __func__, prop_value);
  8587. goto done;
  8588. }
  8589. /* Allocate the spi device */
  8590. spi = spi_alloc_device(master);
  8591. if (!spi) {
  8592. dev_err(tavil->dev, "%s: spi_alloc_device failed\n",
  8593. __func__);
  8594. goto err_spi_alloc_dev;
  8595. }
  8596. /* Initialize device properties */
  8597. if (of_modalias_node(node, spi->modalias,
  8598. sizeof(spi->modalias)) < 0) {
  8599. dev_err(tavil->dev, "%s: cannot find modalias for %s\n",
  8600. __func__, node->full_name);
  8601. goto err_dt_parse;
  8602. }
  8603. rc = of_property_read_u32(node, "qcom,chip-select",
  8604. &prop_value);
  8605. if (rc < 0) {
  8606. dev_err(tavil->dev, "%s: prop %s not found in node %s",
  8607. __func__, "qcom,chip-select", node->full_name);
  8608. goto err_dt_parse;
  8609. }
  8610. spi->chip_select = prop_value;
  8611. rc = of_property_read_u32(node, "qcom,max-frequency",
  8612. &prop_value);
  8613. if (rc < 0) {
  8614. dev_err(tavil->dev, "%s: prop %s not found in node %s",
  8615. __func__, "qcom,max-frequency", node->full_name);
  8616. goto err_dt_parse;
  8617. }
  8618. spi->max_speed_hz = prop_value;
  8619. spi->dev.of_node = node;
  8620. rc = spi_add_device(spi);
  8621. if (rc < 0) {
  8622. dev_err(tavil->dev, "%s: spi_add_device failed\n", __func__);
  8623. goto err_dt_parse;
  8624. }
  8625. /* Put the reference to SPI master */
  8626. put_device(&master->dev);
  8627. return;
  8628. err_dt_parse:
  8629. spi_dev_put(spi);
  8630. err_spi_alloc_dev:
  8631. /* Put the reference to SPI master */
  8632. put_device(&master->dev);
  8633. done:
  8634. return;
  8635. }
  8636. static void tavil_add_child_devices(struct work_struct *work)
  8637. {
  8638. struct tavil_priv *tavil;
  8639. struct platform_device *pdev;
  8640. struct device_node *node;
  8641. struct wcd9xxx *wcd9xxx;
  8642. struct tavil_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  8643. int ret, ctrl_num = 0;
  8644. struct wcd_swr_ctrl_platform_data *platdata;
  8645. char plat_dev_name[WCD934X_STRING_LEN];
  8646. tavil = container_of(work, struct tavil_priv,
  8647. tavil_add_child_devices_work);
  8648. if (!tavil) {
  8649. pr_err("%s: Memory for WCD934X does not exist\n",
  8650. __func__);
  8651. return;
  8652. }
  8653. wcd9xxx = tavil->wcd9xxx;
  8654. if (!wcd9xxx) {
  8655. pr_err("%s: Memory for WCD9XXX does not exist\n",
  8656. __func__);
  8657. return;
  8658. }
  8659. if (!wcd9xxx->dev->of_node) {
  8660. dev_err(wcd9xxx->dev, "%s: DT node for wcd9xxx does not exist\n",
  8661. __func__);
  8662. return;
  8663. }
  8664. platdata = &tavil->swr.plat_data;
  8665. for_each_child_of_node(wcd9xxx->dev->of_node, node) {
  8666. /* Parse and add the SPI device node */
  8667. if (!strcmp(node->name, "wcd_spi")) {
  8668. tavil_codec_add_spi_device(tavil, node);
  8669. continue;
  8670. }
  8671. /* Parse other child device nodes and add platform device */
  8672. if (!strcmp(node->name, "swr_master"))
  8673. strlcpy(plat_dev_name, "tavil_swr_ctrl",
  8674. (WCD934X_STRING_LEN - 1));
  8675. else if (strnstr(node->name, "msm_cdc_pinctrl",
  8676. strlen("msm_cdc_pinctrl")) != NULL)
  8677. strlcpy(plat_dev_name, node->name,
  8678. (WCD934X_STRING_LEN - 1));
  8679. else
  8680. continue;
  8681. pdev = platform_device_alloc(plat_dev_name, -1);
  8682. if (!pdev) {
  8683. dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
  8684. __func__);
  8685. ret = -ENOMEM;
  8686. goto err_mem;
  8687. }
  8688. pdev->dev.parent = tavil->dev;
  8689. pdev->dev.of_node = node;
  8690. if (strcmp(node->name, "swr_master") == 0) {
  8691. ret = platform_device_add_data(pdev, platdata,
  8692. sizeof(*platdata));
  8693. if (ret) {
  8694. dev_err(&pdev->dev,
  8695. "%s: cannot add plat data ctrl:%d\n",
  8696. __func__, ctrl_num);
  8697. goto err_pdev_add;
  8698. }
  8699. }
  8700. ret = platform_device_add(pdev);
  8701. if (ret) {
  8702. dev_err(&pdev->dev,
  8703. "%s: Cannot add platform device\n",
  8704. __func__);
  8705. goto err_pdev_add;
  8706. }
  8707. if (strcmp(node->name, "swr_master") == 0) {
  8708. temp = krealloc(swr_ctrl_data,
  8709. (ctrl_num + 1) * sizeof(
  8710. struct tavil_swr_ctrl_data),
  8711. GFP_KERNEL);
  8712. if (!temp) {
  8713. dev_err(wcd9xxx->dev, "out of memory\n");
  8714. ret = -ENOMEM;
  8715. goto err_pdev_add;
  8716. }
  8717. swr_ctrl_data = temp;
  8718. swr_ctrl_data[ctrl_num].swr_pdev = pdev;
  8719. ctrl_num++;
  8720. dev_dbg(&pdev->dev,
  8721. "%s: Added soundwire ctrl device(s)\n",
  8722. __func__);
  8723. tavil->swr.ctrl_data = swr_ctrl_data;
  8724. }
  8725. }
  8726. return;
  8727. err_pdev_add:
  8728. platform_device_put(pdev);
  8729. err_mem:
  8730. return;
  8731. }
  8732. static int __tavil_enable_efuse_sensing(struct tavil_priv *tavil)
  8733. {
  8734. int val, rc;
  8735. WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
  8736. __tavil_cdc_mclk_enable_locked(tavil, true);
  8737. regmap_update_bits(tavil->wcd9xxx->regmap,
  8738. WCD934X_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x10);
  8739. regmap_update_bits(tavil->wcd9xxx->regmap,
  8740. WCD934X_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
  8741. /*
  8742. * 5ms sleep required after enabling efuse control
  8743. * before checking the status.
  8744. */
  8745. usleep_range(5000, 5500);
  8746. wcd_resmgr_set_sido_input_src(tavil->resmgr,
  8747. SIDO_SOURCE_RCO_BG);
  8748. WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
  8749. rc = regmap_read(tavil->wcd9xxx->regmap,
  8750. WCD934X_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
  8751. if (rc || (!(val & 0x01)))
  8752. WARN(1, "%s: Efuse sense is not complete val=%x, ret=%d\n",
  8753. __func__, val, rc);
  8754. __tavil_cdc_mclk_enable(tavil, false);
  8755. return rc;
  8756. }
  8757. static void ___tavil_get_codec_fine_version(struct tavil_priv *tavil)
  8758. {
  8759. int val1, val2, version;
  8760. struct regmap *regmap;
  8761. u16 id_minor;
  8762. u32 version_mask = 0;
  8763. regmap = tavil->wcd9xxx->regmap;
  8764. version = tavil->wcd9xxx->version;
  8765. id_minor = tavil->wcd9xxx->codec_type->id_minor;
  8766. regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT14, &val1);
  8767. regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT15, &val2);
  8768. dev_dbg(tavil->dev, "%s: chip version :0x%x 0x:%x\n",
  8769. __func__, val1, val2);
  8770. version_mask |= (!!((u8)val1 & 0x80)) << DSD_DISABLED_MASK;
  8771. version_mask |= (!!((u8)val2 & 0x01)) << SLNQ_DISABLED_MASK;
  8772. switch (version_mask) {
  8773. case DSD_DISABLED | SLNQ_DISABLED:
  8774. if (id_minor == cpu_to_le16(0))
  8775. version = TAVIL_VERSION_WCD9340_1_0;
  8776. else if (id_minor == cpu_to_le16(0x01))
  8777. version = TAVIL_VERSION_WCD9340_1_1;
  8778. break;
  8779. case SLNQ_DISABLED:
  8780. if (id_minor == cpu_to_le16(0))
  8781. version = TAVIL_VERSION_WCD9341_1_0;
  8782. else if (id_minor == cpu_to_le16(0x01))
  8783. version = TAVIL_VERSION_WCD9341_1_1;
  8784. break;
  8785. }
  8786. tavil->wcd9xxx->version = version;
  8787. tavil->wcd9xxx->codec_type->version = version;
  8788. }
  8789. /*
  8790. * tavil_get_wcd_dsp_cntl: Get the reference to wcd_dsp_cntl
  8791. * @dev: Device pointer for codec device
  8792. *
  8793. * This API gets the reference to codec's struct wcd_dsp_cntl
  8794. */
  8795. struct wcd_dsp_cntl *tavil_get_wcd_dsp_cntl(struct device *dev)
  8796. {
  8797. struct platform_device *pdev;
  8798. struct tavil_priv *tavil;
  8799. if (!dev) {
  8800. pr_err("%s: Invalid device\n", __func__);
  8801. return NULL;
  8802. }
  8803. pdev = to_platform_device(dev);
  8804. tavil = platform_get_drvdata(pdev);
  8805. return tavil->wdsp_cntl;
  8806. }
  8807. EXPORT_SYMBOL(tavil_get_wcd_dsp_cntl);
  8808. static int tavil_probe(struct platform_device *pdev)
  8809. {
  8810. int ret = 0;
  8811. struct tavil_priv *tavil;
  8812. struct clk *wcd_ext_clk;
  8813. struct wcd9xxx_resmgr_v2 *resmgr;
  8814. struct wcd9xxx_power_region *cdc_pwr;
  8815. tavil = devm_kzalloc(&pdev->dev, sizeof(struct tavil_priv),
  8816. GFP_KERNEL);
  8817. if (!tavil)
  8818. return -ENOMEM;
  8819. platform_set_drvdata(pdev, tavil);
  8820. tavil->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
  8821. tavil->dev = &pdev->dev;
  8822. INIT_DELAYED_WORK(&tavil->power_gate_work, tavil_codec_power_gate_work);
  8823. mutex_init(&tavil->power_lock);
  8824. INIT_WORK(&tavil->tavil_add_child_devices_work,
  8825. tavil_add_child_devices);
  8826. mutex_init(&tavil->micb_lock);
  8827. mutex_init(&tavil->swr.read_mutex);
  8828. mutex_init(&tavil->swr.write_mutex);
  8829. mutex_init(&tavil->swr.clk_mutex);
  8830. mutex_init(&tavil->codec_mutex);
  8831. mutex_init(&tavil->svs_mutex);
  8832. /*
  8833. * Codec hardware by default comes up in SVS mode.
  8834. * Initialize the svs_ref_cnt to 1 to reflect the hardware
  8835. * state in the driver.
  8836. */
  8837. tavil->svs_ref_cnt = 1;
  8838. cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
  8839. GFP_KERNEL);
  8840. if (!cdc_pwr) {
  8841. ret = -ENOMEM;
  8842. goto err_resmgr;
  8843. }
  8844. tavil->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
  8845. cdc_pwr->pwr_collapse_reg_min = WCD934X_DIG_CORE_REG_MIN;
  8846. cdc_pwr->pwr_collapse_reg_max = WCD934X_DIG_CORE_REG_MAX;
  8847. wcd9xxx_set_power_state(tavil->wcd9xxx,
  8848. WCD_REGION_POWER_COLLAPSE_REMOVE,
  8849. WCD9XXX_DIG_CORE_REGION_1);
  8850. /*
  8851. * Init resource manager so that if child nodes such as SoundWire
  8852. * requests for clock, resource manager can honor the request
  8853. */
  8854. resmgr = wcd_resmgr_init(&tavil->wcd9xxx->core_res, NULL);
  8855. if (IS_ERR(resmgr)) {
  8856. ret = PTR_ERR(resmgr);
  8857. dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
  8858. __func__);
  8859. goto err_resmgr;
  8860. }
  8861. tavil->resmgr = resmgr;
  8862. tavil->swr.plat_data.handle = (void *) tavil;
  8863. tavil->swr.plat_data.read = tavil_swrm_read;
  8864. tavil->swr.plat_data.write = tavil_swrm_write;
  8865. tavil->swr.plat_data.bulk_write = tavil_swrm_bulk_write;
  8866. tavil->swr.plat_data.clk = tavil_swrm_clock;
  8867. tavil->swr.plat_data.handle_irq = tavil_swrm_handle_irq;
  8868. tavil->swr.spkr_gain_offset = WCD934X_RX_GAIN_OFFSET_0_DB;
  8869. /* Register for Clock */
  8870. wcd_ext_clk = clk_get(tavil->wcd9xxx->dev, "wcd_clk");
  8871. if (IS_ERR(wcd_ext_clk)) {
  8872. dev_err(tavil->wcd9xxx->dev, "%s: clk get %s failed\n",
  8873. __func__, "wcd_ext_clk");
  8874. goto err_clk;
  8875. }
  8876. tavil->wcd_ext_clk = wcd_ext_clk;
  8877. set_bit(AUDIO_NOMINAL, &tavil->status_mask);
  8878. /* Update codec register default values */
  8879. dev_dbg(&pdev->dev, "%s: MCLK Rate = %x\n", __func__,
  8880. tavil->wcd9xxx->mclk_rate);
  8881. if (tavil->wcd9xxx->mclk_rate == WCD934X_MCLK_CLK_12P288MHZ)
  8882. regmap_update_bits(tavil->wcd9xxx->regmap,
  8883. WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  8884. 0x03, 0x00);
  8885. else if (tavil->wcd9xxx->mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
  8886. regmap_update_bits(tavil->wcd9xxx->regmap,
  8887. WCD934X_CODEC_RPM_CLK_MCLK_CFG,
  8888. 0x03, 0x01);
  8889. tavil_update_reg_defaults(tavil);
  8890. __tavil_enable_efuse_sensing(tavil);
  8891. ___tavil_get_codec_fine_version(tavil);
  8892. tavil_update_cpr_defaults(tavil);
  8893. /* Register with soc framework */
  8894. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tavil,
  8895. tavil_dai, ARRAY_SIZE(tavil_dai));
  8896. if (ret) {
  8897. dev_err(&pdev->dev, "%s: Codec registration failed\n",
  8898. __func__);
  8899. goto err_cdc_reg;
  8900. }
  8901. schedule_work(&tavil->tavil_add_child_devices_work);
  8902. return ret;
  8903. err_cdc_reg:
  8904. clk_put(tavil->wcd_ext_clk);
  8905. err_clk:
  8906. wcd_resmgr_remove(tavil->resmgr);
  8907. err_resmgr:
  8908. mutex_destroy(&tavil->micb_lock);
  8909. mutex_destroy(&tavil->svs_mutex);
  8910. mutex_destroy(&tavil->codec_mutex);
  8911. mutex_destroy(&tavil->swr.read_mutex);
  8912. mutex_destroy(&tavil->swr.write_mutex);
  8913. mutex_destroy(&tavil->swr.clk_mutex);
  8914. devm_kfree(&pdev->dev, tavil);
  8915. return ret;
  8916. }
  8917. static int tavil_remove(struct platform_device *pdev)
  8918. {
  8919. struct tavil_priv *tavil;
  8920. tavil = platform_get_drvdata(pdev);
  8921. if (!tavil)
  8922. return -EINVAL;
  8923. mutex_destroy(&tavil->micb_lock);
  8924. mutex_destroy(&tavil->svs_mutex);
  8925. mutex_destroy(&tavil->codec_mutex);
  8926. mutex_destroy(&tavil->swr.read_mutex);
  8927. mutex_destroy(&tavil->swr.write_mutex);
  8928. mutex_destroy(&tavil->swr.clk_mutex);
  8929. snd_soc_unregister_codec(&pdev->dev);
  8930. clk_put(tavil->wcd_ext_clk);
  8931. wcd_resmgr_remove(tavil->resmgr);
  8932. if (tavil->dsd_config) {
  8933. tavil_dsd_deinit(tavil->dsd_config);
  8934. tavil->dsd_config = NULL;
  8935. }
  8936. devm_kfree(&pdev->dev, tavil);
  8937. return 0;
  8938. }
  8939. static struct platform_driver tavil_codec_driver = {
  8940. .probe = tavil_probe,
  8941. .remove = tavil_remove,
  8942. .driver = {
  8943. .name = "tavil_codec",
  8944. .owner = THIS_MODULE,
  8945. #ifdef CONFIG_PM
  8946. .pm = &tavil_pm_ops,
  8947. #endif
  8948. },
  8949. };
  8950. module_platform_driver(tavil_codec_driver);
  8951. MODULE_DESCRIPTION("Tavil Codec driver");
  8952. MODULE_LICENSE("GPL v2");