wcd9335.c 436 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215
  1. /*
  2. * Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/firmware.h>
  16. #include <linux/slab.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/device.h>
  19. #include <linux/printk.h>
  20. #include <linux/ratelimit.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/wait.h>
  23. #include <linux/bitops.h>
  24. #include <linux/regmap.h>
  25. #include <linux/regulator/consumer.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/kernel.h>
  30. #include <linux/gpio.h>
  31. #include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
  32. #include <soc/swr-wcd.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/soc.h>
  36. #include <sound/soc-dapm.h>
  37. #include <sound/tlv.h>
  38. #include <sound/info.h>
  39. #include "core.h"
  40. #include "pdata.h"
  41. #include "wcd9335.h"
  42. #include "wcd-mbhc-v2.h"
  43. #include "wcd9xxx-common-v2.h"
  44. #include "wcd9xxx-resmgr-v2.h"
  45. #include "wcd9xxx-irq.h"
  46. #include "wcd9335_registers.h"
  47. #include "wcd9335_irq.h"
  48. #include "wcd_cpe_core.h"
  49. #include "wcdcal-hwdep.h"
  50. #include "wcd-mbhc-v2-api.h"
  51. #define TASHA_RX_PORT_START_NUMBER 16
  52. #define WCD9335_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  53. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  54. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  55. /* Fractional Rates */
  56. #define WCD9335_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100)
  57. #define WCD9335_MIX_RATES_MASK (SNDRV_PCM_RATE_48000 |\
  58. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  59. #define TASHA_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  60. SNDRV_PCM_FMTBIT_S24_LE | \
  61. SNDRV_PCM_FMTBIT_S24_3LE)
  62. #define TASHA_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  63. SNDRV_PCM_FMTBIT_S24_LE | \
  64. SNDRV_PCM_FMTBIT_S24_3LE | \
  65. SNDRV_PCM_FMTBIT_S32_LE)
  66. #define TASHA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
  67. /*
  68. * Timeout in milli seconds and it is the wait time for
  69. * slim channel removal interrupt to receive.
  70. */
  71. #define TASHA_SLIM_CLOSE_TIMEOUT 1000
  72. #define TASHA_SLIM_IRQ_OVERFLOW (1 << 0)
  73. #define TASHA_SLIM_IRQ_UNDERFLOW (1 << 1)
  74. #define TASHA_SLIM_IRQ_PORT_CLOSED (1 << 2)
  75. #define TASHA_MCLK_CLK_12P288MHZ 12288000
  76. #define TASHA_MCLK_CLK_9P6MHZ 9600000
  77. #define TASHA_SLIM_PGD_PORT_INT_TX_EN0 (TASHA_SLIM_PGD_PORT_INT_EN0 + 2)
  78. #define TASHA_NUM_INTERPOLATORS 9
  79. #define TASHA_NUM_DECIMATORS 9
  80. #define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
  81. #define TASHA_MAD_AUDIO_FIRMWARE_PATH "wcd9335/wcd9335_mad_audio.bin"
  82. #define TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS (1 << 0)
  83. #define TASHA_CPE_SS_ERR_STATUS_WDOG_BITE (1 << 1)
  84. #define TASHA_CPE_FATAL_IRQS \
  85. (TASHA_CPE_SS_ERR_STATUS_WDOG_BITE | \
  86. TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS)
  87. #define SLIM_BW_CLK_GEAR_9 6200000
  88. #define SLIM_BW_UNVOTE 0
  89. #define CPE_FLL_CLK_75MHZ 75000000
  90. #define CPE_FLL_CLK_150MHZ 150000000
  91. #define WCD9335_REG_BITS 8
  92. #define WCD9335_MAX_VALID_ADC_MUX 13
  93. #define WCD9335_INVALID_ADC_MUX 9
  94. #define TASHA_DIG_CORE_REG_MIN WCD9335_CDC_ANC0_CLK_RESET_CTL
  95. #define TASHA_DIG_CORE_REG_MAX 0xDFF
  96. /* Convert from vout ctl to micbias voltage in mV */
  97. #define WCD_VOUT_CTL_TO_MICB(v) (1000 + v * 50)
  98. #define TASHA_ZDET_NUM_MEASUREMENTS 150
  99. #define TASHA_MBHC_GET_C1(c) ((c & 0xC000) >> 14)
  100. #define TASHA_MBHC_GET_X1(x) (x & 0x3FFF)
  101. /* z value compared in milliOhm */
  102. #define TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z) ((z > 400000) || (z < 32000))
  103. #define TASHA_MBHC_ZDET_CONST (86 * 16384)
  104. #define TASHA_MBHC_MOISTURE_VREF V_45_MV
  105. #define TASHA_MBHC_MOISTURE_IREF I_3P0_UA
  106. #define TASHA_VERSION_ENTRY_SIZE 17
  107. #define WCD9335_AMIC_PWR_LEVEL_LP 0
  108. #define WCD9335_AMIC_PWR_LEVEL_DEFAULT 1
  109. #define WCD9335_AMIC_PWR_LEVEL_HP 2
  110. #define WCD9335_AMIC_PWR_LVL_MASK 0x60
  111. #define WCD9335_AMIC_PWR_LVL_SHIFT 0x5
  112. #define WCD9335_DEC_PWR_LVL_MASK 0x06
  113. #define WCD9335_DEC_PWR_LVL_LP 0x02
  114. #define WCD9335_DEC_PWR_LVL_HP 0x04
  115. #define WCD9335_DEC_PWR_LVL_DF 0x00
  116. #define WCD9335_STRING_LEN 100
  117. #define CALCULATE_VOUT_D(req_mv) (((req_mv - 650) * 10) / 25)
  118. static int cpe_debug_mode;
  119. #define TASHA_MAX_MICBIAS 4
  120. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  121. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  122. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  123. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  124. #define DAPM_LDO_H_STANDALONE "LDO_H"
  125. module_param(cpe_debug_mode, int, 0664);
  126. MODULE_PARM_DESC(cpe_debug_mode, "boot cpe in debug mode");
  127. #define TASHA_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
  128. #define MAX_ON_DEMAND_SUPPLY_NAME_LENGTH 64
  129. static char on_demand_supply_name[][MAX_ON_DEMAND_SUPPLY_NAME_LENGTH] = {
  130. "cdc-vdd-mic-bias",
  131. };
  132. enum {
  133. POWER_COLLAPSE,
  134. POWER_RESUME,
  135. };
  136. enum tasha_sido_voltage {
  137. SIDO_VOLTAGE_SVS_MV = 950,
  138. SIDO_VOLTAGE_NOMINAL_MV = 1100,
  139. };
  140. static enum codec_variant codec_ver;
  141. static int dig_core_collapse_enable = 1;
  142. module_param(dig_core_collapse_enable, int, 0664);
  143. MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
  144. /* dig_core_collapse timer in seconds */
  145. static int dig_core_collapse_timer = (TASHA_DIG_CORE_COLLAPSE_TIMER_MS/1000);
  146. module_param(dig_core_collapse_timer, int, 0664);
  147. MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
  148. /* SVS Scaling enable/disable */
  149. static int svs_scaling_enabled = 1;
  150. module_param(svs_scaling_enabled, int, 0664);
  151. MODULE_PARM_DESC(svs_scaling_enabled, "enable/disable svs scaling");
  152. /* SVS buck setting */
  153. static int sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
  154. module_param(sido_buck_svs_voltage, int, 0664);
  155. MODULE_PARM_DESC(sido_buck_svs_voltage,
  156. "setting for SVS voltage for SIDO BUCK");
  157. #define TASHA_TX_UNMUTE_DELAY_MS 40
  158. static int tx_unmute_delay = TASHA_TX_UNMUTE_DELAY_MS;
  159. module_param(tx_unmute_delay, int, 0664);
  160. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  161. static struct afe_param_slimbus_slave_port_cfg tasha_slimbus_slave_port_cfg = {
  162. .minor_version = 1,
  163. .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
  164. .slave_dev_pgd_la = 0,
  165. .slave_dev_intfdev_la = 0,
  166. .bit_width = 16,
  167. .data_format = 0,
  168. .num_channels = 1
  169. };
  170. struct tasha_mbhc_zdet_param {
  171. u16 ldo_ctl;
  172. u16 noff;
  173. u16 nshift;
  174. u16 btn5;
  175. u16 btn6;
  176. u16 btn7;
  177. };
  178. static struct afe_param_cdc_reg_page_cfg tasha_cdc_reg_page_cfg = {
  179. .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
  180. .enable = 1,
  181. .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
  182. };
  183. static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
  184. {
  185. 1,
  186. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_MAIN_CTL_1),
  187. HW_MAD_AUDIO_ENABLE, 0x1, WCD9335_REG_BITS, 0
  188. },
  189. {
  190. 1,
  191. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_3),
  192. HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD9335_REG_BITS, 0
  193. },
  194. {
  195. 1,
  196. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_4),
  197. HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD9335_REG_BITS, 0
  198. },
  199. {
  200. 1,
  201. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  202. MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  203. },
  204. {
  205. 1,
  206. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  207. MAD_AUDIO_INT_MASK_REG, 0x1, WCD9335_REG_BITS, 0
  208. },
  209. {
  210. 1,
  211. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  212. MAD_AUDIO_INT_STATUS_REG, 0x1, WCD9335_REG_BITS, 0
  213. },
  214. {
  215. 1,
  216. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  217. MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD9335_REG_BITS, 0
  218. },
  219. {
  220. 1,
  221. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  222. VBAT_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  223. },
  224. {
  225. 1,
  226. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  227. VBAT_INT_MASK_REG, 0x08, WCD9335_REG_BITS, 0
  228. },
  229. {
  230. 1,
  231. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  232. VBAT_INT_STATUS_REG, 0x08, WCD9335_REG_BITS, 0
  233. },
  234. {
  235. 1,
  236. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  237. VBAT_INT_CLEAR_REG, 0x08, WCD9335_REG_BITS, 0
  238. },
  239. {
  240. 1,
  241. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  242. VBAT_RELEASE_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  243. },
  244. {
  245. 1,
  246. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  247. VBAT_RELEASE_INT_MASK_REG, 0x10, WCD9335_REG_BITS, 0
  248. },
  249. {
  250. 1,
  251. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  252. VBAT_RELEASE_INT_STATUS_REG, 0x10, WCD9335_REG_BITS, 0
  253. },
  254. {
  255. 1,
  256. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  257. VBAT_RELEASE_INT_CLEAR_REG, 0x10, WCD9335_REG_BITS, 0
  258. },
  259. {
  260. 1,
  261. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
  262. SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
  263. },
  264. {
  265. 1,
  266. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
  267. SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
  268. },
  269. {
  270. 1,
  271. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
  272. SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
  273. },
  274. {
  275. 1,
  276. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
  277. SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
  278. },
  279. { 1,
  280. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
  281. AANC_FF_GAIN_ADAPTIVE, 0x4, WCD9335_REG_BITS, 0
  282. },
  283. { 1,
  284. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
  285. AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD9335_REG_BITS, 0
  286. },
  287. {
  288. 1,
  289. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_FF_A_GAIN_CTL),
  290. AANC_GAIN_CONTROL, 0xFF, WCD9335_REG_BITS, 0
  291. },
  292. };
  293. static struct afe_param_cdc_reg_cfg_data tasha_audio_reg_cfg = {
  294. .num_registers = ARRAY_SIZE(audio_reg_cfg),
  295. .reg_data = audio_reg_cfg,
  296. };
  297. static struct afe_param_id_cdc_aanc_version tasha_cdc_aanc_version = {
  298. .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
  299. .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
  300. };
  301. enum {
  302. VI_SENSE_1,
  303. VI_SENSE_2,
  304. AIF4_SWITCH_VALUE,
  305. AUDIO_NOMINAL,
  306. CPE_NOMINAL,
  307. HPH_PA_DELAY,
  308. ANC_MIC_AMIC1,
  309. ANC_MIC_AMIC2,
  310. ANC_MIC_AMIC3,
  311. ANC_MIC_AMIC4,
  312. ANC_MIC_AMIC5,
  313. ANC_MIC_AMIC6,
  314. CLASSH_CONFIG,
  315. };
  316. enum {
  317. AIF1_PB = 0,
  318. AIF1_CAP,
  319. AIF2_PB,
  320. AIF2_CAP,
  321. AIF3_PB,
  322. AIF3_CAP,
  323. AIF4_PB,
  324. AIF_MIX1_PB,
  325. AIF4_MAD_TX,
  326. AIF4_VIFEED,
  327. AIF5_CPE_TX,
  328. NUM_CODEC_DAIS,
  329. };
  330. enum {
  331. INTn_1_MIX_INP_SEL_ZERO = 0,
  332. INTn_1_MIX_INP_SEL_DEC0,
  333. INTn_1_MIX_INP_SEL_DEC1,
  334. INTn_1_MIX_INP_SEL_IIR0,
  335. INTn_1_MIX_INP_SEL_IIR1,
  336. INTn_1_MIX_INP_SEL_RX0,
  337. INTn_1_MIX_INP_SEL_RX1,
  338. INTn_1_MIX_INP_SEL_RX2,
  339. INTn_1_MIX_INP_SEL_RX3,
  340. INTn_1_MIX_INP_SEL_RX4,
  341. INTn_1_MIX_INP_SEL_RX5,
  342. INTn_1_MIX_INP_SEL_RX6,
  343. INTn_1_MIX_INP_SEL_RX7,
  344. };
  345. #define IS_VALID_NATIVE_FIFO_PORT(inp) \
  346. ((inp >= INTn_1_MIX_INP_SEL_RX0) && \
  347. (inp <= INTn_1_MIX_INP_SEL_RX3))
  348. enum {
  349. INTn_2_INP_SEL_ZERO = 0,
  350. INTn_2_INP_SEL_RX0,
  351. INTn_2_INP_SEL_RX1,
  352. INTn_2_INP_SEL_RX2,
  353. INTn_2_INP_SEL_RX3,
  354. INTn_2_INP_SEL_RX4,
  355. INTn_2_INP_SEL_RX5,
  356. INTn_2_INP_SEL_RX6,
  357. INTn_2_INP_SEL_RX7,
  358. INTn_2_INP_SEL_PROXIMITY,
  359. };
  360. enum {
  361. INTERP_EAR = 0,
  362. INTERP_HPHL,
  363. INTERP_HPHR,
  364. INTERP_LO1,
  365. INTERP_LO2,
  366. INTERP_LO3,
  367. INTERP_LO4,
  368. INTERP_SPKR1,
  369. INTERP_SPKR2,
  370. };
  371. struct interp_sample_rate {
  372. int sample_rate;
  373. int rate_val;
  374. };
  375. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  376. {8000, 0x0}, /* 8K */
  377. {16000, 0x1}, /* 16K */
  378. {24000, -EINVAL},/* 24K */
  379. {32000, 0x3}, /* 32K */
  380. {48000, 0x4}, /* 48K */
  381. {96000, 0x5}, /* 96K */
  382. {192000, 0x6}, /* 192K */
  383. {384000, 0x7}, /* 384K */
  384. {44100, 0x8}, /* 44.1K */
  385. };
  386. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  387. {48000, 0x4}, /* 48K */
  388. {96000, 0x5}, /* 96K */
  389. {192000, 0x6}, /* 192K */
  390. };
  391. static const struct wcd9xxx_ch tasha_rx_chs[TASHA_RX_MAX] = {
  392. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER, 0),
  393. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 1, 1),
  394. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 2, 2),
  395. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 3, 3),
  396. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 4, 4),
  397. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 5, 5),
  398. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 6, 6),
  399. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 7, 7),
  400. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 8, 8),
  401. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 9, 9),
  402. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 10, 10),
  403. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 11, 11),
  404. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 12, 12),
  405. };
  406. static const struct wcd9xxx_ch tasha_tx_chs[TASHA_TX_MAX] = {
  407. WCD9XXX_CH(0, 0),
  408. WCD9XXX_CH(1, 1),
  409. WCD9XXX_CH(2, 2),
  410. WCD9XXX_CH(3, 3),
  411. WCD9XXX_CH(4, 4),
  412. WCD9XXX_CH(5, 5),
  413. WCD9XXX_CH(6, 6),
  414. WCD9XXX_CH(7, 7),
  415. WCD9XXX_CH(8, 8),
  416. WCD9XXX_CH(9, 9),
  417. WCD9XXX_CH(10, 10),
  418. WCD9XXX_CH(11, 11),
  419. WCD9XXX_CH(12, 12),
  420. WCD9XXX_CH(13, 13),
  421. WCD9XXX_CH(14, 14),
  422. WCD9XXX_CH(15, 15),
  423. };
  424. static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
  425. /* Needs to define in the same order of DAI enum definitions */
  426. 0,
  427. BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  428. 0,
  429. BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  430. 0,
  431. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  432. 0,
  433. 0,
  434. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF5_CPE_TX),
  435. 0,
  436. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX),
  437. };
  438. static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
  439. 0, /* AIF1_PB */
  440. BIT(AIF2_CAP), /* AIF1_CAP */
  441. 0, /* AIF2_PB */
  442. BIT(AIF1_CAP), /* AIF2_CAP */
  443. };
  444. /* Codec supports 2 IIR filters */
  445. enum {
  446. IIR0 = 0,
  447. IIR1,
  448. IIR_MAX,
  449. };
  450. /* Each IIR has 5 Filter Stages */
  451. enum {
  452. BAND1 = 0,
  453. BAND2,
  454. BAND3,
  455. BAND4,
  456. BAND5,
  457. BAND_MAX,
  458. };
  459. enum {
  460. COMPANDER_1, /* HPH_L */
  461. COMPANDER_2, /* HPH_R */
  462. COMPANDER_3, /* LO1_DIFF */
  463. COMPANDER_4, /* LO2_DIFF */
  464. COMPANDER_5, /* LO3_SE */
  465. COMPANDER_6, /* LO4_SE */
  466. COMPANDER_7, /* SWR SPK CH1 */
  467. COMPANDER_8, /* SWR SPK CH2 */
  468. COMPANDER_MAX,
  469. };
  470. enum {
  471. SRC_IN_HPHL,
  472. SRC_IN_LO1,
  473. SRC_IN_HPHR,
  474. SRC_IN_LO2,
  475. SRC_IN_SPKRL,
  476. SRC_IN_LO3,
  477. SRC_IN_SPKRR,
  478. SRC_IN_LO4,
  479. };
  480. enum {
  481. SPLINE_SRC0,
  482. SPLINE_SRC1,
  483. SPLINE_SRC2,
  484. SPLINE_SRC3,
  485. SPLINE_SRC_MAX,
  486. };
  487. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  488. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  489. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  490. static struct snd_soc_dai_driver tasha_dai[];
  491. static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv);
  492. static int tasha_config_compander(struct snd_soc_codec *, int, int);
  493. static void tasha_codec_set_tx_hold(struct snd_soc_codec *, u16, bool);
  494. static int tasha_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  495. bool enable);
  496. /* Hold instance to soundwire platform device */
  497. struct tasha_swr_ctrl_data {
  498. struct platform_device *swr_pdev;
  499. struct ida swr_ida;
  500. };
  501. struct wcd_swr_ctrl_platform_data {
  502. void *handle; /* holds codec private data */
  503. int (*read)(void *handle, int reg);
  504. int (*write)(void *handle, int reg, int val);
  505. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  506. int (*clk)(void *handle, bool enable);
  507. int (*handle_irq)(void *handle,
  508. irqreturn_t (*swrm_irq_handler)(int irq,
  509. void *data),
  510. void *swrm_handle,
  511. int action);
  512. };
  513. static struct wcd_mbhc_register
  514. wcd_mbhc_registers[WCD_MBHC_REG_FUNC_MAX] = {
  515. WCD_MBHC_REGISTER("WCD_MBHC_L_DET_EN",
  516. WCD9335_ANA_MBHC_MECH, 0x80, 7, 0),
  517. WCD_MBHC_REGISTER("WCD_MBHC_GND_DET_EN",
  518. WCD9335_ANA_MBHC_MECH, 0x40, 6, 0),
  519. WCD_MBHC_REGISTER("WCD_MBHC_MECH_DETECTION_TYPE",
  520. WCD9335_ANA_MBHC_MECH, 0x20, 5, 0),
  521. WCD_MBHC_REGISTER("WCD_MBHC_MIC_CLAMP_CTL",
  522. WCD9335_MBHC_PLUG_DETECT_CTL, 0x30, 4, 0),
  523. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_DETECTION_TYPE",
  524. WCD9335_ANA_MBHC_ELECT, 0x08, 3, 0),
  525. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_CTRL",
  526. WCD9335_MBHC_PLUG_DETECT_CTL, 0xC0, 6, 0),
  527. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_COMP_CTRL",
  528. WCD9335_ANA_MBHC_MECH, 0x04, 2, 0),
  529. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PLUG_TYPE",
  530. WCD9335_ANA_MBHC_MECH, 0x10, 4, 0),
  531. WCD_MBHC_REGISTER("WCD_MBHC_GND_PLUG_TYPE",
  532. WCD9335_ANA_MBHC_MECH, 0x08, 3, 0),
  533. WCD_MBHC_REGISTER("WCD_MBHC_SW_HPH_LP_100K_TO_GND",
  534. WCD9335_ANA_MBHC_MECH, 0x01, 0, 0),
  535. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_SCHMT_ISRC",
  536. WCD9335_ANA_MBHC_ELECT, 0x06, 1, 0),
  537. WCD_MBHC_REGISTER("WCD_MBHC_FSM_EN",
  538. WCD9335_ANA_MBHC_ELECT, 0x80, 7, 0),
  539. WCD_MBHC_REGISTER("WCD_MBHC_INSREM_DBNC",
  540. WCD9335_MBHC_PLUG_DETECT_CTL, 0x0F, 0, 0),
  541. WCD_MBHC_REGISTER("WCD_MBHC_BTN_DBNC",
  542. WCD9335_MBHC_CTL_1, 0x03, 0, 0),
  543. WCD_MBHC_REGISTER("WCD_MBHC_HS_VREF",
  544. WCD9335_MBHC_CTL_2, 0x03, 0, 0),
  545. WCD_MBHC_REGISTER("WCD_MBHC_HS_COMP_RESULT",
  546. WCD9335_ANA_MBHC_RESULT_3, 0x08, 3, 0),
  547. WCD_MBHC_REGISTER("WCD_MBHC_MIC_SCHMT_RESULT",
  548. WCD9335_ANA_MBHC_RESULT_3, 0x20, 5, 0),
  549. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_SCHMT_RESULT",
  550. WCD9335_ANA_MBHC_RESULT_3, 0x80, 7, 0),
  551. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_SCHMT_RESULT",
  552. WCD9335_ANA_MBHC_RESULT_3, 0x40, 6, 0),
  553. WCD_MBHC_REGISTER("WCD_MBHC_OCP_FSM_EN",
  554. WCD9335_HPH_OCP_CTL, 0x10, 4, 0),
  555. WCD_MBHC_REGISTER("WCD_MBHC_BTN_RESULT",
  556. WCD9335_ANA_MBHC_RESULT_3, 0x07, 0, 0),
  557. WCD_MBHC_REGISTER("WCD_MBHC_BTN_ISRC_CTL",
  558. WCD9335_ANA_MBHC_ELECT, 0x70, 4, 0),
  559. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_RESULT",
  560. WCD9335_ANA_MBHC_RESULT_3, 0xFF, 0, 0),
  561. WCD_MBHC_REGISTER("WCD_MBHC_MICB_CTRL",
  562. WCD9335_ANA_MICB2, 0xC0, 6, 0),
  563. WCD_MBHC_REGISTER("WCD_MBHC_HPH_CNP_WG_TIME",
  564. WCD9335_HPH_CNP_WG_TIME, 0xFF, 0, 0),
  565. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_PA_EN",
  566. WCD9335_ANA_HPH, 0x40, 6, 0),
  567. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PA_EN",
  568. WCD9335_ANA_HPH, 0x80, 7, 0),
  569. WCD_MBHC_REGISTER("WCD_MBHC_HPH_PA_EN",
  570. WCD9335_ANA_HPH, 0xC0, 6, 0),
  571. WCD_MBHC_REGISTER("WCD_MBHC_SWCH_LEVEL_REMOVE",
  572. WCD9335_ANA_MBHC_RESULT_3, 0x10, 4, 0),
  573. WCD_MBHC_REGISTER("WCD_MBHC_PULLDOWN_CTRL",
  574. 0, 0, 0, 0),
  575. WCD_MBHC_REGISTER("WCD_MBHC_ANC_DET_EN",
  576. WCD9335_ANA_MBHC_ZDET, 0x01, 0, 0),
  577. /*
  578. * MBHC FSM status register is only available in Tasha 2.0.
  579. * So, init with 0 later once the version is known, then values
  580. * will be updated.
  581. */
  582. WCD_MBHC_REGISTER("WCD_MBHC_FSM_STATUS",
  583. 0, 0, 0, 0),
  584. WCD_MBHC_REGISTER("WCD_MBHC_MUX_CTL",
  585. WCD9335_MBHC_CTL_2, 0x70, 4, 0),
  586. };
  587. static const struct wcd_mbhc_intr intr_ids = {
  588. .mbhc_sw_intr = WCD9335_IRQ_MBHC_SW_DET,
  589. .mbhc_btn_press_intr = WCD9335_IRQ_MBHC_BUTTON_PRESS_DET,
  590. .mbhc_btn_release_intr = WCD9335_IRQ_MBHC_BUTTON_RELEASE_DET,
  591. .mbhc_hs_ins_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_LEG_DET,
  592. .mbhc_hs_rem_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_DET,
  593. .hph_left_ocp = WCD9335_IRQ_HPH_PA_OCPL_FAULT,
  594. .hph_right_ocp = WCD9335_IRQ_HPH_PA_OCPR_FAULT,
  595. };
  596. struct wcd_vbat {
  597. bool is_enabled;
  598. bool adc_config;
  599. /* Variables to cache Vbat ADC output values */
  600. u16 dcp1;
  601. u16 dcp2;
  602. };
  603. struct hpf_work {
  604. struct tasha_priv *tasha;
  605. u8 decimator;
  606. u8 hpf_cut_off_freq;
  607. struct delayed_work dwork;
  608. };
  609. #define WCD9335_SPK_ANC_EN_DELAY_MS 350
  610. static int spk_anc_en_delay = WCD9335_SPK_ANC_EN_DELAY_MS;
  611. module_param(spk_anc_en_delay, int, 0664);
  612. MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
  613. struct spk_anc_work {
  614. struct tasha_priv *tasha;
  615. struct delayed_work dwork;
  616. };
  617. struct tx_mute_work {
  618. struct tasha_priv *tasha;
  619. u8 decimator;
  620. struct delayed_work dwork;
  621. };
  622. struct tasha_priv {
  623. struct device *dev;
  624. struct wcd9xxx *wcd9xxx;
  625. struct snd_soc_codec *codec;
  626. u32 adc_count;
  627. u32 rx_bias_count;
  628. s32 dmic_0_1_clk_cnt;
  629. s32 dmic_2_3_clk_cnt;
  630. s32 dmic_4_5_clk_cnt;
  631. s32 ldo_h_users;
  632. s32 micb_ref[TASHA_MAX_MICBIAS];
  633. s32 pullup_ref[TASHA_MAX_MICBIAS];
  634. u32 anc_slot;
  635. bool anc_func;
  636. /* Vbat module */
  637. struct wcd_vbat vbat;
  638. /* cal info for codec */
  639. struct fw_info *fw_data;
  640. /*track tasha interface type*/
  641. u8 intf_type;
  642. /* num of slim ports required */
  643. struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
  644. /* SoundWire data structure */
  645. struct tasha_swr_ctrl_data *swr_ctrl_data;
  646. int nr;
  647. /*compander*/
  648. int comp_enabled[COMPANDER_MAX];
  649. /* Maintain the status of AUX PGA */
  650. int aux_pga_cnt;
  651. u8 aux_l_gain;
  652. u8 aux_r_gain;
  653. bool spkr_pa_widget_on;
  654. struct regulator *spkdrv_reg;
  655. struct regulator *spkdrv2_reg;
  656. bool mbhc_started;
  657. /* class h specific data */
  658. struct wcd_clsh_cdc_data clsh_d;
  659. struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
  660. /*
  661. * list used to save/restore registers at start and
  662. * end of impedance measurement
  663. */
  664. struct list_head reg_save_restore;
  665. /* handle to cpe core */
  666. struct wcd_cpe_core *cpe_core;
  667. u32 current_cpe_clk_freq;
  668. enum tasha_sido_voltage sido_voltage;
  669. int sido_ccl_cnt;
  670. u32 ana_rx_supplies;
  671. /* Multiplication factor used for impedance detection */
  672. int zdet_gain_mul_fact;
  673. /* to track the status */
  674. unsigned long status_mask;
  675. struct work_struct tasha_add_child_devices_work;
  676. struct wcd_swr_ctrl_platform_data swr_plat_data;
  677. /* Port values for Rx and Tx codec_dai */
  678. unsigned int rx_port_value[TASHA_RX_MAX];
  679. unsigned int tx_port_value;
  680. unsigned int vi_feed_value;
  681. /* Tasha Interpolator Mode Select for EAR, HPH_L and HPH_R */
  682. u32 hph_mode;
  683. u16 prim_int_users[TASHA_NUM_INTERPOLATORS];
  684. int spl_src_users[SPLINE_SRC_MAX];
  685. struct wcd9xxx_resmgr_v2 *resmgr;
  686. struct delayed_work power_gate_work;
  687. struct mutex power_lock;
  688. struct mutex sido_lock;
  689. /* mbhc module */
  690. struct wcd_mbhc mbhc;
  691. struct blocking_notifier_head notifier;
  692. struct mutex micb_lock;
  693. struct clk *wcd_ext_clk;
  694. struct clk *wcd_native_clk;
  695. struct mutex swr_read_lock;
  696. struct mutex swr_write_lock;
  697. struct mutex swr_clk_lock;
  698. int swr_clk_users;
  699. int native_clk_users;
  700. int (*zdet_gpio_cb)(struct snd_soc_codec *codec, bool high);
  701. struct snd_info_entry *entry;
  702. struct snd_info_entry *version_entry;
  703. int power_active_ref;
  704. struct on_demand_supply on_demand_list[ON_DEMAND_SUPPLIES_MAX];
  705. int (*machine_codec_event_cb)(struct snd_soc_codec *codec,
  706. enum wcd9335_codec_event);
  707. int spkr_gain_offset;
  708. int spkr_mode;
  709. int ear_spkr_gain;
  710. struct hpf_work tx_hpf_work[TASHA_NUM_DECIMATORS];
  711. struct tx_mute_work tx_mute_dwork[TASHA_NUM_DECIMATORS];
  712. struct spk_anc_work spk_anc_dwork;
  713. struct mutex codec_mutex;
  714. int hph_l_gain;
  715. int hph_r_gain;
  716. int rx_7_count;
  717. int rx_8_count;
  718. bool clk_mode;
  719. bool clk_internal;
  720. /* Lock to prevent multiple functions voting at same time */
  721. struct mutex sb_clk_gear_lock;
  722. /* Count for functions voting or un-voting */
  723. u32 ref_count;
  724. /* Lock to protect mclk enablement */
  725. struct mutex mclk_lock;
  726. };
  727. static int tasha_codec_vote_max_bw(struct snd_soc_codec *codec,
  728. bool vote);
  729. static const struct tasha_reg_mask_val tasha_spkr_default[] = {
  730. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  731. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  732. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  733. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  734. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x50},
  735. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x50},
  736. };
  737. static const struct tasha_reg_mask_val tasha_spkr_mode1[] = {
  738. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x00},
  739. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x00},
  740. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x00},
  741. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x00},
  742. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
  743. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
  744. };
  745. /**
  746. * tasha_set_spkr_gain_offset - offset the speaker path
  747. * gain with the given offset value.
  748. *
  749. * @codec: codec instance
  750. * @offset: Indicates speaker path gain offset value.
  751. *
  752. * Returns 0 on success or -EINVAL on error.
  753. */
  754. int tasha_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  755. {
  756. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  757. if (!priv)
  758. return -EINVAL;
  759. priv->spkr_gain_offset = offset;
  760. return 0;
  761. }
  762. EXPORT_SYMBOL(tasha_set_spkr_gain_offset);
  763. /**
  764. * tasha_set_spkr_mode - Configures speaker compander and smartboost
  765. * settings based on speaker mode.
  766. *
  767. * @codec: codec instance
  768. * @mode: Indicates speaker configuration mode.
  769. *
  770. * Returns 0 on success or -EINVAL on error.
  771. */
  772. int tasha_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  773. {
  774. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  775. int i;
  776. const struct tasha_reg_mask_val *regs;
  777. int size;
  778. if (!priv)
  779. return -EINVAL;
  780. switch (mode) {
  781. case SPKR_MODE_1:
  782. regs = tasha_spkr_mode1;
  783. size = ARRAY_SIZE(tasha_spkr_mode1);
  784. break;
  785. default:
  786. regs = tasha_spkr_default;
  787. size = ARRAY_SIZE(tasha_spkr_default);
  788. break;
  789. }
  790. priv->spkr_mode = mode;
  791. for (i = 0; i < size; i++)
  792. snd_soc_update_bits(codec, regs[i].reg,
  793. regs[i].mask, regs[i].val);
  794. return 0;
  795. }
  796. EXPORT_SYMBOL(tasha_set_spkr_mode);
  797. static void tasha_enable_sido_buck(struct snd_soc_codec *codec)
  798. {
  799. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  800. snd_soc_update_bits(codec, WCD9335_ANA_RCO, 0x80, 0x80);
  801. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x02, 0x02);
  802. /* 100us sleep needed after IREF settings */
  803. usleep_range(100, 110);
  804. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x04, 0x04);
  805. /* 100us sleep needed after VREF settings */
  806. usleep_range(100, 110);
  807. tasha->resmgr->sido_input_src = SIDO_SOURCE_RCO_BG;
  808. }
  809. static void tasha_cdc_sido_ccl_enable(struct tasha_priv *tasha, bool ccl_flag)
  810. {
  811. struct snd_soc_codec *codec = tasha->codec;
  812. if (!codec)
  813. return;
  814. if (!TASHA_IS_2_0(tasha->wcd9xxx)) {
  815. dev_dbg(codec->dev, "%s: tasha version < 2p0, return\n",
  816. __func__);
  817. return;
  818. }
  819. dev_dbg(codec->dev, "%s: sido_ccl_cnt=%d, ccl_flag:%d\n",
  820. __func__, tasha->sido_ccl_cnt, ccl_flag);
  821. if (ccl_flag) {
  822. if (++tasha->sido_ccl_cnt == 1)
  823. snd_soc_update_bits(codec,
  824. WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x6E);
  825. } else {
  826. if (tasha->sido_ccl_cnt == 0) {
  827. dev_dbg(codec->dev, "%s: sido_ccl already disabled\n",
  828. __func__);
  829. return;
  830. }
  831. if (--tasha->sido_ccl_cnt == 0)
  832. snd_soc_update_bits(codec,
  833. WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x02);
  834. }
  835. }
  836. static bool tasha_cdc_is_svs_enabled(struct tasha_priv *tasha)
  837. {
  838. if (TASHA_IS_2_0(tasha->wcd9xxx) &&
  839. svs_scaling_enabled)
  840. return true;
  841. return false;
  842. }
  843. static int tasha_cdc_req_mclk_enable(struct tasha_priv *tasha,
  844. bool enable)
  845. {
  846. int ret = 0;
  847. mutex_lock(&tasha->mclk_lock);
  848. if (enable) {
  849. tasha_cdc_sido_ccl_enable(tasha, true);
  850. ret = clk_prepare_enable(tasha->wcd_ext_clk);
  851. if (ret) {
  852. dev_err(tasha->dev, "%s: ext clk enable failed\n",
  853. __func__);
  854. goto unlock_mutex;
  855. }
  856. /* get BG */
  857. wcd_resmgr_enable_master_bias(tasha->resmgr);
  858. /* get MCLK */
  859. wcd_resmgr_enable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
  860. } else {
  861. /* put MCLK */
  862. wcd_resmgr_disable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
  863. /* put BG */
  864. wcd_resmgr_disable_master_bias(tasha->resmgr);
  865. clk_disable_unprepare(tasha->wcd_ext_clk);
  866. tasha_cdc_sido_ccl_enable(tasha, false);
  867. }
  868. unlock_mutex:
  869. mutex_unlock(&tasha->mclk_lock);
  870. return ret;
  871. }
  872. static int tasha_cdc_check_sido_value(enum tasha_sido_voltage req_mv)
  873. {
  874. if ((req_mv != SIDO_VOLTAGE_SVS_MV) &&
  875. (req_mv != SIDO_VOLTAGE_NOMINAL_MV))
  876. return -EINVAL;
  877. return 0;
  878. }
  879. static void tasha_codec_apply_sido_voltage(
  880. struct tasha_priv *tasha,
  881. enum tasha_sido_voltage req_mv)
  882. {
  883. u32 vout_d_val;
  884. struct snd_soc_codec *codec = tasha->codec;
  885. int ret;
  886. if (!codec)
  887. return;
  888. if (!tasha_cdc_is_svs_enabled(tasha))
  889. return;
  890. if ((sido_buck_svs_voltage != SIDO_VOLTAGE_SVS_MV) &&
  891. (sido_buck_svs_voltage != SIDO_VOLTAGE_NOMINAL_MV))
  892. sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
  893. ret = tasha_cdc_check_sido_value(req_mv);
  894. if (ret < 0) {
  895. dev_dbg(codec->dev, "%s: requested mv=%d not in range\n",
  896. __func__, req_mv);
  897. return;
  898. }
  899. if (req_mv == tasha->sido_voltage) {
  900. dev_dbg(codec->dev, "%s: Already at requested mv=%d\n",
  901. __func__, req_mv);
  902. return;
  903. }
  904. if (req_mv == sido_buck_svs_voltage) {
  905. if (test_bit(AUDIO_NOMINAL, &tasha->status_mask) ||
  906. test_bit(CPE_NOMINAL, &tasha->status_mask)) {
  907. dev_dbg(codec->dev,
  908. "%s: nominal client running, status_mask=%lu\n",
  909. __func__, tasha->status_mask);
  910. return;
  911. }
  912. }
  913. /* compute the vout_d step value */
  914. vout_d_val = CALCULATE_VOUT_D(req_mv);
  915. snd_soc_write(codec, WCD9335_ANA_BUCK_VOUT_D, vout_d_val & 0xFF);
  916. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x80, 0x80);
  917. /* 1 msec sleep required after SIDO Vout_D voltage change */
  918. usleep_range(1000, 1100);
  919. tasha->sido_voltage = req_mv;
  920. dev_dbg(codec->dev,
  921. "%s: updated SIDO buck Vout_D to %d, vout_d step = %u\n",
  922. __func__, tasha->sido_voltage, vout_d_val);
  923. snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL,
  924. 0x80, 0x00);
  925. }
  926. static int tasha_codec_update_sido_voltage(
  927. struct tasha_priv *tasha,
  928. enum tasha_sido_voltage req_mv)
  929. {
  930. int ret = 0;
  931. if (!tasha_cdc_is_svs_enabled(tasha))
  932. return ret;
  933. mutex_lock(&tasha->sido_lock);
  934. /* enable mclk before setting SIDO voltage */
  935. ret = tasha_cdc_req_mclk_enable(tasha, true);
  936. if (ret) {
  937. dev_err(tasha->dev, "%s: ext clk enable failed\n",
  938. __func__);
  939. goto err;
  940. }
  941. tasha_codec_apply_sido_voltage(tasha, req_mv);
  942. tasha_cdc_req_mclk_enable(tasha, false);
  943. err:
  944. mutex_unlock(&tasha->sido_lock);
  945. return ret;
  946. }
  947. int tasha_enable_efuse_sensing(struct snd_soc_codec *codec)
  948. {
  949. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  950. tasha_cdc_mclk_enable(codec, true, false);
  951. if (!TASHA_IS_2_0(priv->wcd9xxx))
  952. snd_soc_update_bits(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
  953. 0x1E, 0x02);
  954. snd_soc_update_bits(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
  955. 0x01, 0x01);
  956. /*
  957. * 5ms sleep required after enabling efuse control
  958. * before checking the status.
  959. */
  960. usleep_range(5000, 5500);
  961. if (!(snd_soc_read(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS) & 0x01))
  962. WARN(1, "%s: Efuse sense is not complete\n", __func__);
  963. if (TASHA_IS_2_0(priv->wcd9xxx)) {
  964. if (!(snd_soc_read(codec,
  965. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT0) & 0x40))
  966. snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST,
  967. 0x04, 0x00);
  968. tasha_enable_sido_buck(codec);
  969. }
  970. tasha_cdc_mclk_enable(codec, false, false);
  971. return 0;
  972. }
  973. EXPORT_SYMBOL(tasha_enable_efuse_sensing);
  974. void *tasha_get_afe_config(struct snd_soc_codec *codec,
  975. enum afe_config_type config_type)
  976. {
  977. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  978. switch (config_type) {
  979. case AFE_SLIMBUS_SLAVE_CONFIG:
  980. return &priv->slimbus_slave_cfg;
  981. case AFE_CDC_REGISTERS_CONFIG:
  982. return &tasha_audio_reg_cfg;
  983. case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
  984. return &tasha_slimbus_slave_port_cfg;
  985. case AFE_AANC_VERSION:
  986. return &tasha_cdc_aanc_version;
  987. case AFE_CLIP_BANK_SEL:
  988. return NULL;
  989. case AFE_CDC_CLIP_REGISTERS_CONFIG:
  990. return NULL;
  991. case AFE_CDC_REGISTER_PAGE_CONFIG:
  992. return &tasha_cdc_reg_page_cfg;
  993. default:
  994. dev_err(codec->dev, "%s: Unknown config_type 0x%x\n",
  995. __func__, config_type);
  996. return NULL;
  997. }
  998. }
  999. EXPORT_SYMBOL(tasha_get_afe_config);
  1000. /*
  1001. * tasha_event_register: Registers a machine driver callback
  1002. * function with codec private data for post ADSP sub-system
  1003. * restart (SSR). This callback function will be called from
  1004. * codec driver once codec comes out of reset after ADSP SSR.
  1005. *
  1006. * @machine_event_cb: callback function from machine driver
  1007. * @codec: Codec instance
  1008. *
  1009. * Return: none
  1010. */
  1011. void tasha_event_register(
  1012. int (*machine_event_cb)(struct snd_soc_codec *codec,
  1013. enum wcd9335_codec_event),
  1014. struct snd_soc_codec *codec)
  1015. {
  1016. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1017. if (tasha)
  1018. tasha->machine_codec_event_cb = machine_event_cb;
  1019. else
  1020. dev_dbg(codec->dev, "%s: Invalid tasha_priv data\n", __func__);
  1021. }
  1022. EXPORT_SYMBOL(tasha_event_register);
  1023. static int tasha_mbhc_request_irq(struct snd_soc_codec *codec,
  1024. int irq, irq_handler_t handler,
  1025. const char *name, void *data)
  1026. {
  1027. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1028. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1029. struct wcd9xxx_core_resource *core_res =
  1030. &wcd9xxx->core_res;
  1031. return wcd9xxx_request_irq(core_res, irq, handler, name, data);
  1032. }
  1033. static void tasha_mbhc_irq_control(struct snd_soc_codec *codec,
  1034. int irq, bool enable)
  1035. {
  1036. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1037. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1038. struct wcd9xxx_core_resource *core_res =
  1039. &wcd9xxx->core_res;
  1040. if (enable)
  1041. wcd9xxx_enable_irq(core_res, irq);
  1042. else
  1043. wcd9xxx_disable_irq(core_res, irq);
  1044. }
  1045. static int tasha_mbhc_free_irq(struct snd_soc_codec *codec,
  1046. int irq, void *data)
  1047. {
  1048. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1049. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1050. struct wcd9xxx_core_resource *core_res =
  1051. &wcd9xxx->core_res;
  1052. wcd9xxx_free_irq(core_res, irq, data);
  1053. return 0;
  1054. }
  1055. static void tasha_mbhc_clk_setup(struct snd_soc_codec *codec,
  1056. bool enable)
  1057. {
  1058. if (enable)
  1059. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1,
  1060. 0x80, 0x80);
  1061. else
  1062. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1,
  1063. 0x80, 0x00);
  1064. }
  1065. static int tasha_mbhc_btn_to_num(struct snd_soc_codec *codec)
  1066. {
  1067. return snd_soc_read(codec, WCD9335_ANA_MBHC_RESULT_3) & 0x7;
  1068. }
  1069. static void tasha_mbhc_mbhc_bias_control(struct snd_soc_codec *codec,
  1070. bool enable)
  1071. {
  1072. if (enable)
  1073. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_ELECT,
  1074. 0x01, 0x01);
  1075. else
  1076. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_ELECT,
  1077. 0x01, 0x00);
  1078. }
  1079. static void tasha_mbhc_program_btn_thr(struct snd_soc_codec *codec,
  1080. s16 *btn_low, s16 *btn_high,
  1081. int num_btn, bool is_micbias)
  1082. {
  1083. int i;
  1084. int vth;
  1085. if (num_btn > WCD_MBHC_DEF_BUTTONS) {
  1086. dev_err(codec->dev, "%s: invalid number of buttons: %d\n",
  1087. __func__, num_btn);
  1088. return;
  1089. }
  1090. /*
  1091. * Tasha just needs one set of thresholds for button detection
  1092. * due to micbias voltage ramp to pullup upon button press. So
  1093. * btn_low and is_micbias are ignored and always program button
  1094. * thresholds using btn_high.
  1095. */
  1096. for (i = 0; i < num_btn; i++) {
  1097. vth = ((btn_high[i] * 2) / 25) & 0x3F;
  1098. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN0 + i,
  1099. 0xFC, vth << 2);
  1100. dev_dbg(codec->dev, "%s: btn_high[%d]: %d, vth: %d\n",
  1101. __func__, i, btn_high[i], vth);
  1102. }
  1103. }
  1104. static bool tasha_mbhc_lock_sleep(struct wcd_mbhc *mbhc, bool lock)
  1105. {
  1106. struct snd_soc_codec *codec = mbhc->codec;
  1107. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1108. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1109. struct wcd9xxx_core_resource *core_res =
  1110. &wcd9xxx->core_res;
  1111. if (lock)
  1112. return wcd9xxx_lock_sleep(core_res);
  1113. else {
  1114. wcd9xxx_unlock_sleep(core_res);
  1115. return 0;
  1116. }
  1117. }
  1118. static int tasha_mbhc_register_notifier(struct wcd_mbhc *mbhc,
  1119. struct notifier_block *nblock,
  1120. bool enable)
  1121. {
  1122. struct snd_soc_codec *codec = mbhc->codec;
  1123. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1124. if (enable)
  1125. return blocking_notifier_chain_register(&tasha->notifier,
  1126. nblock);
  1127. else
  1128. return blocking_notifier_chain_unregister(&tasha->notifier,
  1129. nblock);
  1130. }
  1131. static bool tasha_mbhc_micb_en_status(struct wcd_mbhc *mbhc, int micb_num)
  1132. {
  1133. u8 val;
  1134. if (micb_num == MIC_BIAS_2) {
  1135. val = (snd_soc_read(mbhc->codec, WCD9335_ANA_MICB2) >> 6);
  1136. if (val == 0x01)
  1137. return true;
  1138. }
  1139. return false;
  1140. }
  1141. static bool tasha_mbhc_hph_pa_on_status(struct snd_soc_codec *codec)
  1142. {
  1143. return (snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0) ? true : false;
  1144. }
  1145. static void tasha_mbhc_hph_l_pull_up_control(struct snd_soc_codec *codec,
  1146. enum mbhc_hs_pullup_iref pull_up_cur)
  1147. {
  1148. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1149. if (!tasha)
  1150. return;
  1151. /* Default pull up current to 2uA */
  1152. if (pull_up_cur < I_OFF || pull_up_cur > I_3P0_UA ||
  1153. pull_up_cur == I_DEFAULT)
  1154. pull_up_cur = I_2P0_UA;
  1155. dev_dbg(codec->dev, "%s: HS pull up current:%d\n",
  1156. __func__, pull_up_cur);
  1157. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1158. snd_soc_update_bits(codec, WCD9335_MBHC_PLUG_DETECT_CTL,
  1159. 0xC0, pull_up_cur << 6);
  1160. else
  1161. snd_soc_update_bits(codec, WCD9335_MBHC_PLUG_DETECT_CTL,
  1162. 0xC0, 0x40);
  1163. }
  1164. static int tasha_enable_ext_mb_source(struct wcd_mbhc *mbhc,
  1165. bool turn_on)
  1166. {
  1167. struct snd_soc_codec *codec = mbhc->codec;
  1168. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1169. int ret = 0;
  1170. struct on_demand_supply *supply;
  1171. if (!tasha)
  1172. return -EINVAL;
  1173. supply = &tasha->on_demand_list[ON_DEMAND_MICBIAS];
  1174. if (!supply->supply) {
  1175. dev_dbg(codec->dev, "%s: warning supply not present ond for %s\n",
  1176. __func__, "onDemand Micbias");
  1177. return ret;
  1178. }
  1179. dev_dbg(codec->dev, "%s turn_on: %d count: %d\n", __func__, turn_on,
  1180. supply->ondemand_supply_count);
  1181. if (turn_on) {
  1182. if (!(supply->ondemand_supply_count)) {
  1183. ret = snd_soc_dapm_force_enable_pin(
  1184. snd_soc_codec_get_dapm(codec),
  1185. "MICBIAS_REGULATOR");
  1186. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  1187. }
  1188. supply->ondemand_supply_count++;
  1189. } else {
  1190. if (supply->ondemand_supply_count > 0)
  1191. supply->ondemand_supply_count--;
  1192. if (!(supply->ondemand_supply_count)) {
  1193. ret = snd_soc_dapm_disable_pin(
  1194. snd_soc_codec_get_dapm(codec),
  1195. "MICBIAS_REGULATOR");
  1196. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  1197. }
  1198. }
  1199. if (ret)
  1200. dev_err(codec->dev, "%s: Failed to %s external micbias source\n",
  1201. __func__, turn_on ? "enable" : "disabled");
  1202. else
  1203. dev_dbg(codec->dev, "%s: %s external micbias source\n",
  1204. __func__, turn_on ? "Enabled" : "Disabled");
  1205. return ret;
  1206. }
  1207. static int tasha_micbias_control(struct snd_soc_codec *codec,
  1208. int micb_num,
  1209. int req, bool is_dapm)
  1210. {
  1211. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1212. int micb_index = micb_num - 1;
  1213. u16 micb_reg;
  1214. int pre_off_event = 0, post_off_event = 0;
  1215. int post_on_event = 0, post_dapm_off = 0;
  1216. int post_dapm_on = 0;
  1217. if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
  1218. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  1219. __func__, micb_index);
  1220. return -EINVAL;
  1221. }
  1222. switch (micb_num) {
  1223. case MIC_BIAS_1:
  1224. micb_reg = WCD9335_ANA_MICB1;
  1225. break;
  1226. case MIC_BIAS_2:
  1227. micb_reg = WCD9335_ANA_MICB2;
  1228. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1229. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1230. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1231. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1232. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1233. break;
  1234. case MIC_BIAS_3:
  1235. micb_reg = WCD9335_ANA_MICB3;
  1236. break;
  1237. case MIC_BIAS_4:
  1238. micb_reg = WCD9335_ANA_MICB4;
  1239. break;
  1240. default:
  1241. dev_err(codec->dev, "%s: Invalid micbias number: %d\n",
  1242. __func__, micb_num);
  1243. return -EINVAL;
  1244. }
  1245. mutex_lock(&tasha->micb_lock);
  1246. switch (req) {
  1247. case MICB_PULLUP_ENABLE:
  1248. tasha->pullup_ref[micb_index]++;
  1249. if ((tasha->pullup_ref[micb_index] == 1) &&
  1250. (tasha->micb_ref[micb_index] == 0))
  1251. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  1252. break;
  1253. case MICB_PULLUP_DISABLE:
  1254. if (tasha->pullup_ref[micb_index] > 0)
  1255. tasha->pullup_ref[micb_index]--;
  1256. if ((tasha->pullup_ref[micb_index] == 0) &&
  1257. (tasha->micb_ref[micb_index] == 0))
  1258. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  1259. break;
  1260. case MICB_ENABLE:
  1261. tasha->micb_ref[micb_index]++;
  1262. if (tasha->micb_ref[micb_index] == 1) {
  1263. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  1264. if (post_on_event)
  1265. blocking_notifier_call_chain(&tasha->notifier,
  1266. post_on_event, &tasha->mbhc);
  1267. }
  1268. if (is_dapm && post_dapm_on)
  1269. blocking_notifier_call_chain(&tasha->notifier,
  1270. post_dapm_on, &tasha->mbhc);
  1271. break;
  1272. case MICB_DISABLE:
  1273. if (tasha->micb_ref[micb_index] > 0)
  1274. tasha->micb_ref[micb_index]--;
  1275. if ((tasha->micb_ref[micb_index] == 0) &&
  1276. (tasha->pullup_ref[micb_index] > 0))
  1277. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  1278. else if ((tasha->micb_ref[micb_index] == 0) &&
  1279. (tasha->pullup_ref[micb_index] == 0)) {
  1280. if (pre_off_event)
  1281. blocking_notifier_call_chain(&tasha->notifier,
  1282. pre_off_event, &tasha->mbhc);
  1283. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
  1284. if (post_off_event)
  1285. blocking_notifier_call_chain(&tasha->notifier,
  1286. post_off_event, &tasha->mbhc);
  1287. }
  1288. if (is_dapm && post_dapm_off)
  1289. blocking_notifier_call_chain(&tasha->notifier,
  1290. post_dapm_off, &tasha->mbhc);
  1291. break;
  1292. };
  1293. dev_dbg(codec->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  1294. __func__, micb_num, tasha->micb_ref[micb_index],
  1295. tasha->pullup_ref[micb_index]);
  1296. mutex_unlock(&tasha->micb_lock);
  1297. return 0;
  1298. }
  1299. static int tasha_mbhc_request_micbias(struct snd_soc_codec *codec,
  1300. int micb_num, int req)
  1301. {
  1302. int ret;
  1303. /*
  1304. * If micbias is requested, make sure that there
  1305. * is vote to enable mclk
  1306. */
  1307. if (req == MICB_ENABLE)
  1308. tasha_cdc_mclk_enable(codec, true, false);
  1309. ret = tasha_micbias_control(codec, micb_num, req, false);
  1310. /*
  1311. * Release vote for mclk while requesting for
  1312. * micbias disable
  1313. */
  1314. if (req == MICB_DISABLE)
  1315. tasha_cdc_mclk_enable(codec, false, false);
  1316. return ret;
  1317. }
  1318. static void tasha_mbhc_micb_ramp_control(struct snd_soc_codec *codec,
  1319. bool enable)
  1320. {
  1321. if (enable) {
  1322. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1323. 0x1C, 0x0C);
  1324. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1325. 0x80, 0x80);
  1326. } else {
  1327. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1328. 0x80, 0x00);
  1329. snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
  1330. 0x1C, 0x00);
  1331. }
  1332. }
  1333. static struct firmware_cal *tasha_get_hwdep_fw_cal(struct wcd_mbhc *mbhc,
  1334. enum wcd_cal_type type)
  1335. {
  1336. struct tasha_priv *tasha;
  1337. struct firmware_cal *hwdep_cal;
  1338. struct snd_soc_codec *codec = mbhc->codec;
  1339. if (!codec) {
  1340. pr_err("%s: NULL codec pointer\n", __func__);
  1341. return NULL;
  1342. }
  1343. tasha = snd_soc_codec_get_drvdata(codec);
  1344. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, type);
  1345. if (!hwdep_cal)
  1346. dev_err(codec->dev, "%s: cal not sent by %d\n",
  1347. __func__, type);
  1348. return hwdep_cal;
  1349. }
  1350. static int tasha_mbhc_micb_adjust_voltage(struct snd_soc_codec *codec,
  1351. int req_volt,
  1352. int micb_num)
  1353. {
  1354. int cur_vout_ctl, req_vout_ctl;
  1355. int micb_reg, micb_val, micb_en;
  1356. switch (micb_num) {
  1357. case MIC_BIAS_1:
  1358. micb_reg = WCD9335_ANA_MICB1;
  1359. break;
  1360. case MIC_BIAS_2:
  1361. micb_reg = WCD9335_ANA_MICB2;
  1362. break;
  1363. case MIC_BIAS_3:
  1364. micb_reg = WCD9335_ANA_MICB3;
  1365. break;
  1366. case MIC_BIAS_4:
  1367. micb_reg = WCD9335_ANA_MICB4;
  1368. break;
  1369. default:
  1370. return -EINVAL;
  1371. }
  1372. /*
  1373. * If requested micbias voltage is same as current micbias
  1374. * voltage, then just return. Otherwise, adjust voltage as
  1375. * per requested value. If micbias is already enabled, then
  1376. * to avoid slow micbias ramp-up or down enable pull-up
  1377. * momentarily, change the micbias value and then re-enable
  1378. * micbias.
  1379. */
  1380. micb_val = snd_soc_read(codec, micb_reg);
  1381. micb_en = (micb_val & 0xC0) >> 6;
  1382. cur_vout_ctl = micb_val & 0x3F;
  1383. req_vout_ctl = wcd9335_get_micb_vout_ctl_val(req_volt);
  1384. if (req_vout_ctl < 0)
  1385. return -EINVAL;
  1386. if (cur_vout_ctl == req_vout_ctl)
  1387. return 0;
  1388. dev_dbg(codec->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1389. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1390. req_volt, micb_en);
  1391. if (micb_en == 0x1)
  1392. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
  1393. snd_soc_update_bits(codec, micb_reg, 0x3F, req_vout_ctl);
  1394. if (micb_en == 0x1) {
  1395. snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
  1396. /*
  1397. * Add 2ms delay as per HW requirement after enabling
  1398. * micbias
  1399. */
  1400. usleep_range(2000, 2100);
  1401. }
  1402. return 0;
  1403. }
  1404. static int tasha_mbhc_micb_ctrl_threshold_mic(struct snd_soc_codec *codec,
  1405. int micb_num, bool req_en)
  1406. {
  1407. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1408. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  1409. int rc, micb_mv;
  1410. if (micb_num != MIC_BIAS_2)
  1411. return -EINVAL;
  1412. /*
  1413. * If device tree micbias level is already above the minimum
  1414. * voltage needed to detect threshold microphone, then do
  1415. * not change the micbias, just return.
  1416. */
  1417. if (pdata->micbias.micb2_mv >= WCD_MBHC_THR_HS_MICB_MV)
  1418. return 0;
  1419. micb_mv = req_en ? WCD_MBHC_THR_HS_MICB_MV : pdata->micbias.micb2_mv;
  1420. mutex_lock(&tasha->micb_lock);
  1421. rc = tasha_mbhc_micb_adjust_voltage(codec, micb_mv, MIC_BIAS_2);
  1422. mutex_unlock(&tasha->micb_lock);
  1423. return rc;
  1424. }
  1425. static inline void tasha_mbhc_get_result_params(struct wcd9xxx *wcd9xxx,
  1426. s16 *d1_a, u16 noff,
  1427. int32_t *zdet)
  1428. {
  1429. int i;
  1430. int val, val1;
  1431. s16 c1;
  1432. s32 x1, d1;
  1433. int32_t denom;
  1434. int minCode_param[] = {
  1435. 3277, 1639, 820, 410, 205, 103, 52, 26
  1436. };
  1437. regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x20);
  1438. for (i = 0; i < TASHA_ZDET_NUM_MEASUREMENTS; i++) {
  1439. regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_2, &val);
  1440. if (val & 0x80)
  1441. break;
  1442. }
  1443. val = val << 0x8;
  1444. regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_1, &val1);
  1445. val |= val1;
  1446. regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x00);
  1447. x1 = TASHA_MBHC_GET_X1(val);
  1448. c1 = TASHA_MBHC_GET_C1(val);
  1449. /* If ramp is not complete, give additional 5ms */
  1450. if ((c1 < 2) && x1)
  1451. usleep_range(5000, 5050);
  1452. if (!c1 || !x1) {
  1453. dev_dbg(wcd9xxx->dev,
  1454. "%s: Impedance detect ramp error, c1=%d, x1=0x%x\n",
  1455. __func__, c1, x1);
  1456. goto ramp_down;
  1457. }
  1458. d1 = d1_a[c1];
  1459. denom = (x1 * d1) - (1 << (14 - noff));
  1460. if (denom > 0)
  1461. *zdet = (TASHA_MBHC_ZDET_CONST * 1000) / denom;
  1462. else if (x1 < minCode_param[noff])
  1463. *zdet = TASHA_ZDET_FLOATING_IMPEDANCE;
  1464. dev_dbg(wcd9xxx->dev, "%s: d1=%d, c1=%d, x1=0x%x, z_val=%d(milliOhm)\n",
  1465. __func__, d1, c1, x1, *zdet);
  1466. ramp_down:
  1467. i = 0;
  1468. while (x1) {
  1469. regmap_bulk_read(wcd9xxx->regmap,
  1470. WCD9335_ANA_MBHC_RESULT_1, (u8 *)&val, 2);
  1471. x1 = TASHA_MBHC_GET_X1(val);
  1472. i++;
  1473. if (i == TASHA_ZDET_NUM_MEASUREMENTS)
  1474. break;
  1475. }
  1476. }
  1477. /*
  1478. * tasha_mbhc_zdet_gpio_ctrl: Register callback function for
  1479. * controlling the switch on hifi amps. Default switch state
  1480. * will put a 51ohm load in parallel to the hph load. So,
  1481. * impedance detection function will pull the gpio high
  1482. * to make the switch open.
  1483. *
  1484. * @zdet_gpio_cb: callback function from machine driver
  1485. * @codec: Codec instance
  1486. *
  1487. * Return: none
  1488. */
  1489. void tasha_mbhc_zdet_gpio_ctrl(
  1490. int (*zdet_gpio_cb)(struct snd_soc_codec *codec, bool high),
  1491. struct snd_soc_codec *codec)
  1492. {
  1493. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1494. tasha->zdet_gpio_cb = zdet_gpio_cb;
  1495. }
  1496. EXPORT_SYMBOL(tasha_mbhc_zdet_gpio_ctrl);
  1497. static void tasha_mbhc_zdet_ramp(struct snd_soc_codec *codec,
  1498. struct tasha_mbhc_zdet_param *zdet_param,
  1499. int32_t *zl, int32_t *zr, s16 *d1_a)
  1500. {
  1501. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  1502. int32_t zdet = 0;
  1503. snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_ANA_CTL, 0x70,
  1504. zdet_param->ldo_ctl << 4);
  1505. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN5, 0xFC,
  1506. zdet_param->btn5);
  1507. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN6, 0xFC,
  1508. zdet_param->btn6);
  1509. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN7, 0xFC,
  1510. zdet_param->btn7);
  1511. snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_ANA_CTL, 0x0F,
  1512. zdet_param->noff);
  1513. snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x0F,
  1514. zdet_param->nshift);
  1515. if (!zl)
  1516. goto z_right;
  1517. /* Start impedance measurement for HPH_L */
  1518. regmap_update_bits(wcd9xxx->regmap,
  1519. WCD9335_ANA_MBHC_ZDET, 0x80, 0x80);
  1520. dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_L, noff = %d\n",
  1521. __func__, zdet_param->noff);
  1522. tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
  1523. regmap_update_bits(wcd9xxx->regmap,
  1524. WCD9335_ANA_MBHC_ZDET, 0x80, 0x00);
  1525. *zl = zdet;
  1526. z_right:
  1527. if (!zr)
  1528. return;
  1529. /* Start impedance measurement for HPH_R */
  1530. regmap_update_bits(wcd9xxx->regmap,
  1531. WCD9335_ANA_MBHC_ZDET, 0x40, 0x40);
  1532. dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_R, noff = %d\n",
  1533. __func__, zdet_param->noff);
  1534. tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
  1535. regmap_update_bits(wcd9xxx->regmap,
  1536. WCD9335_ANA_MBHC_ZDET, 0x40, 0x00);
  1537. *zr = zdet;
  1538. }
  1539. static inline void tasha_wcd_mbhc_qfuse_cal(struct snd_soc_codec *codec,
  1540. int32_t *z_val, int flag_l_r)
  1541. {
  1542. s16 q1;
  1543. int q1_cal;
  1544. if (*z_val < (TASHA_ZDET_VAL_400/1000))
  1545. q1 = snd_soc_read(codec,
  1546. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT1 + (2 * flag_l_r));
  1547. else
  1548. q1 = snd_soc_read(codec,
  1549. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT2 + (2 * flag_l_r));
  1550. if (q1 & 0x80)
  1551. q1_cal = (10000 - ((q1 & 0x7F) * 25));
  1552. else
  1553. q1_cal = (10000 + (q1 * 25));
  1554. if (q1_cal > 0)
  1555. *z_val = ((*z_val) * 10000) / q1_cal;
  1556. }
  1557. static void tasha_wcd_mbhc_calc_impedance(struct wcd_mbhc *mbhc, uint32_t *zl,
  1558. uint32_t *zr)
  1559. {
  1560. struct snd_soc_codec *codec = mbhc->codec;
  1561. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1562. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1563. s16 reg0, reg1, reg2, reg3, reg4;
  1564. int32_t z1L, z1R, z1Ls;
  1565. int zMono, z_diff1, z_diff2;
  1566. bool is_fsm_disable = false;
  1567. bool is_change = false;
  1568. struct tasha_mbhc_zdet_param zdet_param[] = {
  1569. {4, 0, 4, 0x08, 0x14, 0x18}, /* < 32ohm */
  1570. {2, 0, 3, 0x18, 0x7C, 0x90}, /* 32ohm < Z < 400ohm */
  1571. {1, 4, 5, 0x18, 0x7C, 0x90}, /* 400ohm < Z < 1200ohm */
  1572. {1, 6, 7, 0x18, 0x7C, 0x90}, /* >1200ohm */
  1573. };
  1574. struct tasha_mbhc_zdet_param *zdet_param_ptr = NULL;
  1575. s16 d1_a[][4] = {
  1576. {0, 30, 90, 30},
  1577. {0, 30, 30, 5},
  1578. {0, 30, 30, 5},
  1579. {0, 30, 30, 5},
  1580. };
  1581. s16 *d1 = NULL;
  1582. if (!TASHA_IS_2_0(wcd9xxx)) {
  1583. dev_dbg(codec->dev, "%s: Z-det is not supported for this codec version\n",
  1584. __func__);
  1585. *zl = 0;
  1586. *zr = 0;
  1587. return;
  1588. }
  1589. WCD_MBHC_RSC_ASSERT_LOCKED(mbhc);
  1590. if (tasha->zdet_gpio_cb)
  1591. is_change = tasha->zdet_gpio_cb(codec, true);
  1592. reg0 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN5);
  1593. reg1 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN6);
  1594. reg2 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN7);
  1595. reg3 = snd_soc_read(codec, WCD9335_MBHC_CTL_1);
  1596. reg4 = snd_soc_read(codec, WCD9335_MBHC_ZDET_ANA_CTL);
  1597. if (snd_soc_read(codec, WCD9335_ANA_MBHC_ELECT) & 0x80) {
  1598. is_fsm_disable = true;
  1599. regmap_update_bits(wcd9xxx->regmap,
  1600. WCD9335_ANA_MBHC_ELECT, 0x80, 0x00);
  1601. }
  1602. /* For NO-jack, disable L_DET_EN before Z-det measurements */
  1603. if (mbhc->hphl_swh)
  1604. regmap_update_bits(wcd9xxx->regmap,
  1605. WCD9335_ANA_MBHC_MECH, 0x80, 0x00);
  1606. /* Enable AZ */
  1607. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1, 0x0C, 0x04);
  1608. /* Turn off 100k pull down on HPHL */
  1609. regmap_update_bits(wcd9xxx->regmap,
  1610. WCD9335_ANA_MBHC_MECH, 0x01, 0x00);
  1611. /* First get impedance on Left */
  1612. d1 = d1_a[1];
  1613. zdet_param_ptr = &zdet_param[1];
  1614. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, &z1L, NULL, d1);
  1615. if (!TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1L))
  1616. goto left_ch_impedance;
  1617. /* second ramp for left ch */
  1618. if (z1L < TASHA_ZDET_VAL_32) {
  1619. zdet_param_ptr = &zdet_param[0];
  1620. d1 = d1_a[0];
  1621. } else if ((z1L > TASHA_ZDET_VAL_400) && (z1L <= TASHA_ZDET_VAL_1200)) {
  1622. zdet_param_ptr = &zdet_param[2];
  1623. d1 = d1_a[2];
  1624. } else if (z1L > TASHA_ZDET_VAL_1200) {
  1625. zdet_param_ptr = &zdet_param[3];
  1626. d1 = d1_a[3];
  1627. }
  1628. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, &z1L, NULL, d1);
  1629. left_ch_impedance:
  1630. if ((z1L == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1631. (z1L > TASHA_ZDET_VAL_100K)) {
  1632. *zl = TASHA_ZDET_FLOATING_IMPEDANCE;
  1633. zdet_param_ptr = &zdet_param[1];
  1634. d1 = d1_a[1];
  1635. } else {
  1636. *zl = z1L/1000;
  1637. tasha_wcd_mbhc_qfuse_cal(codec, zl, 0);
  1638. }
  1639. dev_dbg(codec->dev, "%s: impedance on HPH_L = %d(ohms)\n",
  1640. __func__, *zl);
  1641. /* start of right impedance ramp and calculation */
  1642. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, NULL, &z1R, d1);
  1643. if (TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1R)) {
  1644. if (((z1R > TASHA_ZDET_VAL_1200) &&
  1645. (zdet_param_ptr->noff == 0x6)) ||
  1646. ((*zl) != TASHA_ZDET_FLOATING_IMPEDANCE))
  1647. goto right_ch_impedance;
  1648. /* second ramp for right ch */
  1649. if (z1R < TASHA_ZDET_VAL_32) {
  1650. zdet_param_ptr = &zdet_param[0];
  1651. d1 = d1_a[0];
  1652. } else if ((z1R > TASHA_ZDET_VAL_400) &&
  1653. (z1R <= TASHA_ZDET_VAL_1200)) {
  1654. zdet_param_ptr = &zdet_param[2];
  1655. d1 = d1_a[2];
  1656. } else if (z1R > TASHA_ZDET_VAL_1200) {
  1657. zdet_param_ptr = &zdet_param[3];
  1658. d1 = d1_a[3];
  1659. }
  1660. tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, NULL, &z1R, d1);
  1661. }
  1662. right_ch_impedance:
  1663. if ((z1R == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1664. (z1R > TASHA_ZDET_VAL_100K)) {
  1665. *zr = TASHA_ZDET_FLOATING_IMPEDANCE;
  1666. } else {
  1667. *zr = z1R/1000;
  1668. tasha_wcd_mbhc_qfuse_cal(codec, zr, 1);
  1669. }
  1670. dev_dbg(codec->dev, "%s: impedance on HPH_R = %d(ohms)\n",
  1671. __func__, *zr);
  1672. /* mono/stereo detection */
  1673. if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) &&
  1674. (*zr == TASHA_ZDET_FLOATING_IMPEDANCE)) {
  1675. dev_dbg(codec->dev,
  1676. "%s: plug type is invalid or extension cable\n",
  1677. __func__);
  1678. goto zdet_complete;
  1679. }
  1680. if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1681. (*zr == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1682. ((*zl < WCD_MONO_HS_MIN_THR) && (*zr > WCD_MONO_HS_MIN_THR)) ||
  1683. ((*zl > WCD_MONO_HS_MIN_THR) && (*zr < WCD_MONO_HS_MIN_THR))) {
  1684. dev_dbg(codec->dev,
  1685. "%s: Mono plug type with one ch floating or shorted to GND\n",
  1686. __func__);
  1687. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  1688. goto zdet_complete;
  1689. }
  1690. snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST, 0x02, 0x02);
  1691. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x40, 0x01);
  1692. if (*zl < (TASHA_ZDET_VAL_32/1000))
  1693. tasha_mbhc_zdet_ramp(codec, &zdet_param[0], &z1Ls, NULL, d1);
  1694. else
  1695. tasha_mbhc_zdet_ramp(codec, &zdet_param[1], &z1Ls, NULL, d1);
  1696. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x40, 0x00);
  1697. snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST, 0x02, 0x00);
  1698. z1Ls /= 1000;
  1699. tasha_wcd_mbhc_qfuse_cal(codec, &z1Ls, 0);
  1700. /* parallel of left Z and 9 ohm pull down resistor */
  1701. zMono = ((*zl) * 9) / ((*zl) + 9);
  1702. z_diff1 = (z1Ls > zMono) ? (z1Ls - zMono) : (zMono - z1Ls);
  1703. z_diff2 = ((*zl) > z1Ls) ? ((*zl) - z1Ls) : (z1Ls - (*zl));
  1704. if ((z_diff1 * (*zl + z1Ls)) > (z_diff2 * (z1Ls + zMono))) {
  1705. dev_dbg(codec->dev, "%s: stereo plug type detected\n",
  1706. __func__);
  1707. mbhc->hph_type = WCD_MBHC_HPH_STEREO;
  1708. } else {
  1709. dev_dbg(codec->dev, "%s: MONO plug type detected\n",
  1710. __func__);
  1711. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  1712. }
  1713. zdet_complete:
  1714. snd_soc_write(codec, WCD9335_ANA_MBHC_BTN5, reg0);
  1715. snd_soc_write(codec, WCD9335_ANA_MBHC_BTN6, reg1);
  1716. snd_soc_write(codec, WCD9335_ANA_MBHC_BTN7, reg2);
  1717. /* Turn on 100k pull down on HPHL */
  1718. regmap_update_bits(wcd9xxx->regmap,
  1719. WCD9335_ANA_MBHC_MECH, 0x01, 0x01);
  1720. /* For NO-jack, re-enable L_DET_EN after Z-det measurements */
  1721. if (mbhc->hphl_swh)
  1722. regmap_update_bits(wcd9xxx->regmap,
  1723. WCD9335_ANA_MBHC_MECH, 0x80, 0x80);
  1724. snd_soc_write(codec, WCD9335_MBHC_ZDET_ANA_CTL, reg4);
  1725. snd_soc_write(codec, WCD9335_MBHC_CTL_1, reg3);
  1726. if (is_fsm_disable)
  1727. regmap_update_bits(wcd9xxx->regmap,
  1728. WCD9335_ANA_MBHC_ELECT, 0x80, 0x80);
  1729. if (tasha->zdet_gpio_cb && is_change)
  1730. tasha->zdet_gpio_cb(codec, false);
  1731. }
  1732. static void tasha_mbhc_gnd_det_ctrl(struct snd_soc_codec *codec, bool enable)
  1733. {
  1734. if (enable) {
  1735. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1736. 0x02, 0x02);
  1737. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1738. 0x40, 0x40);
  1739. } else {
  1740. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1741. 0x40, 0x00);
  1742. snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
  1743. 0x02, 0x00);
  1744. }
  1745. }
  1746. static void tasha_mbhc_hph_pull_down_ctrl(struct snd_soc_codec *codec,
  1747. bool enable)
  1748. {
  1749. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1750. if (enable) {
  1751. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1752. 0x40, 0x40);
  1753. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1754. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1755. 0x10, 0x10);
  1756. } else {
  1757. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1758. 0x40, 0x00);
  1759. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1760. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
  1761. 0x10, 0x00);
  1762. }
  1763. }
  1764. static void tasha_mbhc_moisture_config(struct wcd_mbhc *mbhc)
  1765. {
  1766. struct snd_soc_codec *codec = mbhc->codec;
  1767. if (mbhc->moist_vref == V_OFF)
  1768. return;
  1769. /* Donot enable moisture detection if jack type is NC */
  1770. if (!mbhc->hphl_swh) {
  1771. dev_dbg(codec->dev, "%s: disable moisture detection for NC\n",
  1772. __func__);
  1773. return;
  1774. }
  1775. snd_soc_update_bits(codec, WCD9335_MBHC_CTL_2,
  1776. 0x0C, mbhc->moist_vref << 2);
  1777. tasha_mbhc_hph_l_pull_up_control(codec, mbhc->moist_iref);
  1778. }
  1779. static void tasha_update_anc_state(struct snd_soc_codec *codec, bool enable,
  1780. int anc_num)
  1781. {
  1782. if (enable)
  1783. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CFG0 +
  1784. (20 * anc_num), 0x10, 0x10);
  1785. else
  1786. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CFG0 +
  1787. (20 * anc_num), 0x10, 0x00);
  1788. }
  1789. static bool tasha_is_anc_on(struct wcd_mbhc *mbhc)
  1790. {
  1791. bool anc_on = false;
  1792. u16 ancl, ancr;
  1793. ancl =
  1794. (snd_soc_read(mbhc->codec, WCD9335_CDC_RX1_RX_PATH_CFG0)) & 0x10;
  1795. ancr =
  1796. (snd_soc_read(mbhc->codec, WCD9335_CDC_RX2_RX_PATH_CFG0)) & 0x10;
  1797. anc_on = !!(ancl | ancr);
  1798. return anc_on;
  1799. }
  1800. static const struct wcd_mbhc_cb mbhc_cb = {
  1801. .request_irq = tasha_mbhc_request_irq,
  1802. .irq_control = tasha_mbhc_irq_control,
  1803. .free_irq = tasha_mbhc_free_irq,
  1804. .clk_setup = tasha_mbhc_clk_setup,
  1805. .map_btn_code_to_num = tasha_mbhc_btn_to_num,
  1806. .enable_mb_source = tasha_enable_ext_mb_source,
  1807. .mbhc_bias = tasha_mbhc_mbhc_bias_control,
  1808. .set_btn_thr = tasha_mbhc_program_btn_thr,
  1809. .lock_sleep = tasha_mbhc_lock_sleep,
  1810. .register_notifier = tasha_mbhc_register_notifier,
  1811. .micbias_enable_status = tasha_mbhc_micb_en_status,
  1812. .hph_pa_on_status = tasha_mbhc_hph_pa_on_status,
  1813. .hph_pull_up_control = tasha_mbhc_hph_l_pull_up_control,
  1814. .mbhc_micbias_control = tasha_mbhc_request_micbias,
  1815. .mbhc_micb_ramp_control = tasha_mbhc_micb_ramp_control,
  1816. .get_hwdep_fw_cal = tasha_get_hwdep_fw_cal,
  1817. .mbhc_micb_ctrl_thr_mic = tasha_mbhc_micb_ctrl_threshold_mic,
  1818. .compute_impedance = tasha_wcd_mbhc_calc_impedance,
  1819. .mbhc_gnd_det_ctrl = tasha_mbhc_gnd_det_ctrl,
  1820. .hph_pull_down_ctrl = tasha_mbhc_hph_pull_down_ctrl,
  1821. .mbhc_moisture_config = tasha_mbhc_moisture_config,
  1822. .update_anc_state = tasha_update_anc_state,
  1823. .is_anc_on = tasha_is_anc_on,
  1824. };
  1825. static int tasha_get_anc_slot(struct snd_kcontrol *kcontrol,
  1826. struct snd_ctl_elem_value *ucontrol)
  1827. {
  1828. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1829. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1830. ucontrol->value.integer.value[0] = tasha->anc_slot;
  1831. return 0;
  1832. }
  1833. static int tasha_put_anc_slot(struct snd_kcontrol *kcontrol,
  1834. struct snd_ctl_elem_value *ucontrol)
  1835. {
  1836. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1837. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1838. tasha->anc_slot = ucontrol->value.integer.value[0];
  1839. return 0;
  1840. }
  1841. static int tasha_get_anc_func(struct snd_kcontrol *kcontrol,
  1842. struct snd_ctl_elem_value *ucontrol)
  1843. {
  1844. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1845. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1846. ucontrol->value.integer.value[0] = (tasha->anc_func == true ? 1 : 0);
  1847. return 0;
  1848. }
  1849. static int tasha_put_anc_func(struct snd_kcontrol *kcontrol,
  1850. struct snd_ctl_elem_value *ucontrol)
  1851. {
  1852. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1853. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1854. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1855. mutex_lock(&tasha->codec_mutex);
  1856. tasha->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
  1857. dev_dbg(codec->dev, "%s: anc_func %x", __func__, tasha->anc_func);
  1858. if (tasha->anc_func == true) {
  1859. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2 PA");
  1860. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2");
  1861. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1 PA");
  1862. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1");
  1863. snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
  1864. snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
  1865. snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
  1866. snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
  1867. snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
  1868. snd_soc_dapm_enable_pin(dapm, "ANC EAR");
  1869. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  1870. snd_soc_dapm_disable_pin(dapm, "LINEOUT2");
  1871. snd_soc_dapm_disable_pin(dapm, "LINEOUT2 PA");
  1872. snd_soc_dapm_disable_pin(dapm, "LINEOUT1");
  1873. snd_soc_dapm_disable_pin(dapm, "LINEOUT1 PA");
  1874. snd_soc_dapm_disable_pin(dapm, "HPHR");
  1875. snd_soc_dapm_disable_pin(dapm, "HPHL");
  1876. snd_soc_dapm_disable_pin(dapm, "HPHR PA");
  1877. snd_soc_dapm_disable_pin(dapm, "HPHL PA");
  1878. snd_soc_dapm_disable_pin(dapm, "EAR PA");
  1879. snd_soc_dapm_disable_pin(dapm, "EAR");
  1880. } else {
  1881. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
  1882. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
  1883. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
  1884. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
  1885. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  1886. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  1887. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  1888. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  1889. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  1890. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  1891. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  1892. snd_soc_dapm_enable_pin(dapm, "LINEOUT2");
  1893. snd_soc_dapm_enable_pin(dapm, "LINEOUT2 PA");
  1894. snd_soc_dapm_enable_pin(dapm, "LINEOUT1");
  1895. snd_soc_dapm_enable_pin(dapm, "LINEOUT1 PA");
  1896. snd_soc_dapm_enable_pin(dapm, "HPHR");
  1897. snd_soc_dapm_enable_pin(dapm, "HPHL");
  1898. snd_soc_dapm_enable_pin(dapm, "HPHR PA");
  1899. snd_soc_dapm_enable_pin(dapm, "HPHL PA");
  1900. snd_soc_dapm_enable_pin(dapm, "EAR PA");
  1901. snd_soc_dapm_enable_pin(dapm, "EAR");
  1902. }
  1903. mutex_unlock(&tasha->codec_mutex);
  1904. snd_soc_dapm_sync(dapm);
  1905. return 0;
  1906. }
  1907. static int tasha_get_clkmode(struct snd_kcontrol *kcontrol,
  1908. struct snd_ctl_elem_value *ucontrol)
  1909. {
  1910. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1911. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1912. ucontrol->value.enumerated.item[0] = tasha->clk_mode;
  1913. dev_dbg(codec->dev, "%s: clk_mode: %d\n", __func__, tasha->clk_mode);
  1914. return 0;
  1915. }
  1916. static int tasha_put_clkmode(struct snd_kcontrol *kcontrol,
  1917. struct snd_ctl_elem_value *ucontrol)
  1918. {
  1919. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1920. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  1921. tasha->clk_mode = ucontrol->value.enumerated.item[0];
  1922. dev_dbg(codec->dev, "%s: clk_mode: %d\n", __func__, tasha->clk_mode);
  1923. return 0;
  1924. }
  1925. static int tasha_get_iir_enable_audio_mixer(
  1926. struct snd_kcontrol *kcontrol,
  1927. struct snd_ctl_elem_value *ucontrol)
  1928. {
  1929. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1930. int iir_idx = ((struct soc_multi_mixer_control *)
  1931. kcontrol->private_value)->reg;
  1932. int band_idx = ((struct soc_multi_mixer_control *)
  1933. kcontrol->private_value)->shift;
  1934. /* IIR filter band registers are at integer multiples of 16 */
  1935. u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  1936. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  1937. (1 << band_idx)) != 0;
  1938. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1939. iir_idx, band_idx,
  1940. (uint32_t)ucontrol->value.integer.value[0]);
  1941. return 0;
  1942. }
  1943. static int tasha_hph_impedance_get(struct snd_kcontrol *kcontrol,
  1944. struct snd_ctl_elem_value *ucontrol)
  1945. {
  1946. uint32_t zl, zr;
  1947. bool hphr;
  1948. struct soc_multi_mixer_control *mc;
  1949. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1950. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  1951. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  1952. hphr = mc->shift;
  1953. wcd_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
  1954. dev_dbg(codec->dev, "%s: zl=%u(ohms), zr=%u(ohms)\n", __func__, zl, zr);
  1955. ucontrol->value.integer.value[0] = hphr ? zr : zl;
  1956. return 0;
  1957. }
  1958. static const struct snd_kcontrol_new impedance_detect_controls[] = {
  1959. SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
  1960. tasha_hph_impedance_get, NULL),
  1961. SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
  1962. tasha_hph_impedance_get, NULL),
  1963. };
  1964. static int tasha_get_hph_type(struct snd_kcontrol *kcontrol,
  1965. struct snd_ctl_elem_value *ucontrol)
  1966. {
  1967. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1968. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  1969. struct wcd_mbhc *mbhc;
  1970. if (!priv) {
  1971. dev_dbg(codec->dev, "%s: wcd9335 private data is NULL\n",
  1972. __func__);
  1973. return 0;
  1974. }
  1975. mbhc = &priv->mbhc;
  1976. if (!mbhc) {
  1977. dev_dbg(codec->dev, "%s: mbhc not initialized\n", __func__);
  1978. return 0;
  1979. }
  1980. ucontrol->value.integer.value[0] = (u32) mbhc->hph_type;
  1981. dev_dbg(codec->dev, "%s: hph_type = %u\n", __func__, mbhc->hph_type);
  1982. return 0;
  1983. }
  1984. static const struct snd_kcontrol_new hph_type_detect_controls[] = {
  1985. SOC_SINGLE_EXT("HPH Type", 0, 0, UINT_MAX, 0,
  1986. tasha_get_hph_type, NULL),
  1987. };
  1988. static int tasha_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1989. struct snd_ctl_elem_value *ucontrol)
  1990. {
  1991. struct snd_soc_dapm_widget_list *wlist =
  1992. dapm_kcontrol_get_wlist(kcontrol);
  1993. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  1994. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1995. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  1996. ucontrol->value.integer.value[0] = tasha_p->vi_feed_value;
  1997. return 0;
  1998. }
  1999. static int tasha_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2000. struct snd_ctl_elem_value *ucontrol)
  2001. {
  2002. struct snd_soc_dapm_widget_list *wlist =
  2003. dapm_kcontrol_get_wlist(kcontrol);
  2004. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  2005. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2006. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2007. struct wcd9xxx *core = tasha_p->wcd9xxx;
  2008. struct soc_multi_mixer_control *mixer =
  2009. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2010. u32 dai_id = widget->shift;
  2011. u32 port_id = mixer->shift;
  2012. u32 enable = ucontrol->value.integer.value[0];
  2013. dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
  2014. __func__, enable, port_id, dai_id);
  2015. tasha_p->vi_feed_value = ucontrol->value.integer.value[0];
  2016. mutex_lock(&tasha_p->codec_mutex);
  2017. if (enable) {
  2018. if (port_id == TASHA_TX14 && !test_bit(VI_SENSE_1,
  2019. &tasha_p->status_mask)) {
  2020. list_add_tail(&core->tx_chs[TASHA_TX14].list,
  2021. &tasha_p->dai[dai_id].wcd9xxx_ch_list);
  2022. set_bit(VI_SENSE_1, &tasha_p->status_mask);
  2023. }
  2024. if (port_id == TASHA_TX15 && !test_bit(VI_SENSE_2,
  2025. &tasha_p->status_mask)) {
  2026. list_add_tail(&core->tx_chs[TASHA_TX15].list,
  2027. &tasha_p->dai[dai_id].wcd9xxx_ch_list);
  2028. set_bit(VI_SENSE_2, &tasha_p->status_mask);
  2029. }
  2030. } else {
  2031. if (port_id == TASHA_TX14 && test_bit(VI_SENSE_1,
  2032. &tasha_p->status_mask)) {
  2033. list_del_init(&core->tx_chs[TASHA_TX14].list);
  2034. clear_bit(VI_SENSE_1, &tasha_p->status_mask);
  2035. }
  2036. if (port_id == TASHA_TX15 && test_bit(VI_SENSE_2,
  2037. &tasha_p->status_mask)) {
  2038. list_del_init(&core->tx_chs[TASHA_TX15].list);
  2039. clear_bit(VI_SENSE_2, &tasha_p->status_mask);
  2040. }
  2041. }
  2042. mutex_unlock(&tasha_p->codec_mutex);
  2043. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2044. return 0;
  2045. }
  2046. /* virtual port entries */
  2047. static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
  2048. struct snd_ctl_elem_value *ucontrol)
  2049. {
  2050. struct snd_soc_dapm_widget_list *wlist =
  2051. dapm_kcontrol_get_wlist(kcontrol);
  2052. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  2053. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2054. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2055. ucontrol->value.integer.value[0] = tasha_p->tx_port_value;
  2056. return 0;
  2057. }
  2058. static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
  2059. struct snd_ctl_elem_value *ucontrol)
  2060. {
  2061. struct snd_soc_dapm_widget_list *wlist =
  2062. dapm_kcontrol_get_wlist(kcontrol);
  2063. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  2064. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2065. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2066. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  2067. struct snd_soc_dapm_update *update = NULL;
  2068. struct soc_multi_mixer_control *mixer =
  2069. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2070. u32 dai_id = widget->shift;
  2071. u32 port_id = mixer->shift;
  2072. u32 enable = ucontrol->value.integer.value[0];
  2073. u32 vtable;
  2074. dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  2075. __func__,
  2076. widget->name, ucontrol->id.name, tasha_p->tx_port_value,
  2077. widget->shift, ucontrol->value.integer.value[0]);
  2078. mutex_lock(&tasha_p->codec_mutex);
  2079. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2080. if (dai_id != AIF1_CAP) {
  2081. dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
  2082. __func__);
  2083. mutex_unlock(&tasha_p->codec_mutex);
  2084. return -EINVAL;
  2085. }
  2086. vtable = vport_slim_check_table[dai_id];
  2087. } else {
  2088. if (dai_id >= ARRAY_SIZE(vport_i2s_check_table)) {
  2089. dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
  2090. __func__, dai_id);
  2091. return -EINVAL;
  2092. }
  2093. vtable = vport_i2s_check_table[dai_id];
  2094. }
  2095. switch (dai_id) {
  2096. case AIF1_CAP:
  2097. case AIF2_CAP:
  2098. case AIF3_CAP:
  2099. /* only add to the list if value not set */
  2100. if (enable && !(tasha_p->tx_port_value & 1 << port_id)) {
  2101. if (wcd9xxx_tx_vport_validation(vtable, port_id,
  2102. tasha_p->dai, NUM_CODEC_DAIS)) {
  2103. dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
  2104. __func__, port_id);
  2105. mutex_unlock(&tasha_p->codec_mutex);
  2106. return 0;
  2107. }
  2108. tasha_p->tx_port_value |= 1 << port_id;
  2109. list_add_tail(&core->tx_chs[port_id].list,
  2110. &tasha_p->dai[dai_id].wcd9xxx_ch_list
  2111. );
  2112. } else if (!enable && (tasha_p->tx_port_value &
  2113. 1 << port_id)) {
  2114. tasha_p->tx_port_value &= ~(1 << port_id);
  2115. list_del_init(&core->tx_chs[port_id].list);
  2116. } else {
  2117. if (enable)
  2118. dev_dbg(codec->dev, "%s: TX%u port is used by\n"
  2119. "this virtual port\n",
  2120. __func__, port_id);
  2121. else
  2122. dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
  2123. "this virtual port\n",
  2124. __func__, port_id);
  2125. /* avoid update power function */
  2126. mutex_unlock(&tasha_p->codec_mutex);
  2127. return 0;
  2128. }
  2129. break;
  2130. case AIF4_MAD_TX:
  2131. case AIF5_CPE_TX:
  2132. break;
  2133. default:
  2134. pr_err("Unknown AIF %d\n", dai_id);
  2135. mutex_unlock(&tasha_p->codec_mutex);
  2136. return -EINVAL;
  2137. }
  2138. pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
  2139. widget->name, widget->sname, tasha_p->tx_port_value,
  2140. widget->shift);
  2141. mutex_unlock(&tasha_p->codec_mutex);
  2142. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  2143. return 0;
  2144. }
  2145. static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
  2146. struct snd_ctl_elem_value *ucontrol)
  2147. {
  2148. struct snd_soc_dapm_widget_list *wlist =
  2149. dapm_kcontrol_get_wlist(kcontrol);
  2150. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  2151. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2152. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2153. ucontrol->value.enumerated.item[0] =
  2154. tasha_p->rx_port_value[widget->shift];
  2155. return 0;
  2156. }
  2157. static const char *const slim_rx_mux_text[] = {
  2158. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB", "AIF_MIX1_PB"
  2159. };
  2160. static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
  2161. struct snd_ctl_elem_value *ucontrol)
  2162. {
  2163. struct snd_soc_dapm_widget_list *wlist =
  2164. dapm_kcontrol_get_wlist(kcontrol);
  2165. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  2166. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  2167. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2168. struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
  2169. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2170. struct snd_soc_dapm_update *update = NULL;
  2171. unsigned int rx_port_value;
  2172. u32 port_id = widget->shift;
  2173. tasha_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
  2174. rx_port_value = tasha_p->rx_port_value[port_id];
  2175. pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
  2176. widget->name, ucontrol->id.name, rx_port_value,
  2177. widget->shift, ucontrol->value.integer.value[0]);
  2178. mutex_lock(&tasha_p->codec_mutex);
  2179. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2180. if (rx_port_value > 2) {
  2181. dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
  2182. __func__);
  2183. goto err;
  2184. }
  2185. }
  2186. /* value need to match the Virtual port and AIF number */
  2187. switch (rx_port_value) {
  2188. case 0:
  2189. list_del_init(&core->rx_chs[port_id].list);
  2190. break;
  2191. case 1:
  2192. if (wcd9xxx_rx_vport_validation(port_id +
  2193. TASHA_RX_PORT_START_NUMBER,
  2194. &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
  2195. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2196. __func__, port_id);
  2197. goto rtn;
  2198. }
  2199. list_add_tail(&core->rx_chs[port_id].list,
  2200. &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list);
  2201. break;
  2202. case 2:
  2203. if (wcd9xxx_rx_vport_validation(port_id +
  2204. TASHA_RX_PORT_START_NUMBER,
  2205. &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
  2206. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2207. __func__, port_id);
  2208. goto rtn;
  2209. }
  2210. list_add_tail(&core->rx_chs[port_id].list,
  2211. &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list);
  2212. break;
  2213. case 3:
  2214. if (wcd9xxx_rx_vport_validation(port_id +
  2215. TASHA_RX_PORT_START_NUMBER,
  2216. &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
  2217. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2218. __func__, port_id);
  2219. goto rtn;
  2220. }
  2221. list_add_tail(&core->rx_chs[port_id].list,
  2222. &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list);
  2223. break;
  2224. case 4:
  2225. if (wcd9xxx_rx_vport_validation(port_id +
  2226. TASHA_RX_PORT_START_NUMBER,
  2227. &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
  2228. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2229. __func__, port_id);
  2230. goto rtn;
  2231. }
  2232. list_add_tail(&core->rx_chs[port_id].list,
  2233. &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list);
  2234. break;
  2235. case 5:
  2236. if (wcd9xxx_rx_vport_validation(port_id +
  2237. TASHA_RX_PORT_START_NUMBER,
  2238. &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list)) {
  2239. dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2240. __func__, port_id);
  2241. goto rtn;
  2242. }
  2243. list_add_tail(&core->rx_chs[port_id].list,
  2244. &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list);
  2245. break;
  2246. default:
  2247. pr_err("Unknown AIF %d\n", rx_port_value);
  2248. goto err;
  2249. }
  2250. rtn:
  2251. mutex_unlock(&tasha_p->codec_mutex);
  2252. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2253. rx_port_value, e, update);
  2254. return 0;
  2255. err:
  2256. mutex_unlock(&tasha_p->codec_mutex);
  2257. return -EINVAL;
  2258. }
  2259. static const struct soc_enum slim_rx_mux_enum =
  2260. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
  2261. static const struct snd_kcontrol_new slim_rx_mux[TASHA_RX_MAX] = {
  2262. SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum,
  2263. slim_rx_mux_get, slim_rx_mux_put),
  2264. SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
  2265. slim_rx_mux_get, slim_rx_mux_put),
  2266. SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
  2267. slim_rx_mux_get, slim_rx_mux_put),
  2268. SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
  2269. slim_rx_mux_get, slim_rx_mux_put),
  2270. SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
  2271. slim_rx_mux_get, slim_rx_mux_put),
  2272. SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
  2273. slim_rx_mux_get, slim_rx_mux_put),
  2274. SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
  2275. slim_rx_mux_get, slim_rx_mux_put),
  2276. SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
  2277. slim_rx_mux_get, slim_rx_mux_put),
  2278. };
  2279. static const struct snd_kcontrol_new aif4_vi_mixer[] = {
  2280. SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, TASHA_TX14, 1, 0,
  2281. tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
  2282. SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, TASHA_TX15, 1, 0,
  2283. tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
  2284. };
  2285. static const struct snd_kcontrol_new aif1_cap_mixer[] = {
  2286. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2287. slim_tx_mixer_get, slim_tx_mixer_put),
  2288. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2289. slim_tx_mixer_get, slim_tx_mixer_put),
  2290. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2291. slim_tx_mixer_get, slim_tx_mixer_put),
  2292. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2293. slim_tx_mixer_get, slim_tx_mixer_put),
  2294. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2295. slim_tx_mixer_get, slim_tx_mixer_put),
  2296. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2297. slim_tx_mixer_get, slim_tx_mixer_put),
  2298. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2299. slim_tx_mixer_get, slim_tx_mixer_put),
  2300. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2301. slim_tx_mixer_get, slim_tx_mixer_put),
  2302. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2303. slim_tx_mixer_get, slim_tx_mixer_put),
  2304. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2305. slim_tx_mixer_get, slim_tx_mixer_put),
  2306. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2307. slim_tx_mixer_get, slim_tx_mixer_put),
  2308. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2309. slim_tx_mixer_get, slim_tx_mixer_put),
  2310. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2311. slim_tx_mixer_get, slim_tx_mixer_put),
  2312. };
  2313. static const struct snd_kcontrol_new aif2_cap_mixer[] = {
  2314. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2315. slim_tx_mixer_get, slim_tx_mixer_put),
  2316. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2317. slim_tx_mixer_get, slim_tx_mixer_put),
  2318. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2319. slim_tx_mixer_get, slim_tx_mixer_put),
  2320. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2321. slim_tx_mixer_get, slim_tx_mixer_put),
  2322. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2323. slim_tx_mixer_get, slim_tx_mixer_put),
  2324. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2325. slim_tx_mixer_get, slim_tx_mixer_put),
  2326. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2327. slim_tx_mixer_get, slim_tx_mixer_put),
  2328. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2329. slim_tx_mixer_get, slim_tx_mixer_put),
  2330. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2331. slim_tx_mixer_get, slim_tx_mixer_put),
  2332. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2333. slim_tx_mixer_get, slim_tx_mixer_put),
  2334. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2335. slim_tx_mixer_get, slim_tx_mixer_put),
  2336. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2337. slim_tx_mixer_get, slim_tx_mixer_put),
  2338. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2339. slim_tx_mixer_get, slim_tx_mixer_put),
  2340. };
  2341. static const struct snd_kcontrol_new aif3_cap_mixer[] = {
  2342. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2343. slim_tx_mixer_get, slim_tx_mixer_put),
  2344. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2345. slim_tx_mixer_get, slim_tx_mixer_put),
  2346. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2347. slim_tx_mixer_get, slim_tx_mixer_put),
  2348. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2349. slim_tx_mixer_get, slim_tx_mixer_put),
  2350. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2351. slim_tx_mixer_get, slim_tx_mixer_put),
  2352. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2353. slim_tx_mixer_get, slim_tx_mixer_put),
  2354. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2355. slim_tx_mixer_get, slim_tx_mixer_put),
  2356. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2357. slim_tx_mixer_get, slim_tx_mixer_put),
  2358. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2359. slim_tx_mixer_get, slim_tx_mixer_put),
  2360. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2361. slim_tx_mixer_get, slim_tx_mixer_put),
  2362. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2363. slim_tx_mixer_get, slim_tx_mixer_put),
  2364. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2365. slim_tx_mixer_get, slim_tx_mixer_put),
  2366. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2367. slim_tx_mixer_get, slim_tx_mixer_put),
  2368. };
  2369. static const struct snd_kcontrol_new aif4_mad_mixer[] = {
  2370. SOC_SINGLE_EXT("SLIM TX12", SND_SOC_NOPM, TASHA_TX12, 1, 0,
  2371. slim_tx_mixer_get, slim_tx_mixer_put),
  2372. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2373. slim_tx_mixer_get, slim_tx_mixer_put),
  2374. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, 0, 1, 0,
  2375. slim_tx_mixer_get, slim_tx_mixer_put),
  2376. };
  2377. static const struct snd_kcontrol_new rx_int1_spline_mix_switch[] = {
  2378. SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0)
  2379. };
  2380. static const struct snd_kcontrol_new rx_int2_spline_mix_switch[] = {
  2381. SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0)
  2382. };
  2383. static const struct snd_kcontrol_new rx_int3_spline_mix_switch[] = {
  2384. SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0)
  2385. };
  2386. static const struct snd_kcontrol_new rx_int4_spline_mix_switch[] = {
  2387. SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0)
  2388. };
  2389. static const struct snd_kcontrol_new rx_int5_spline_mix_switch[] = {
  2390. SOC_DAPM_SINGLE("LO3 Switch", SND_SOC_NOPM, 0, 1, 0)
  2391. };
  2392. static const struct snd_kcontrol_new rx_int6_spline_mix_switch[] = {
  2393. SOC_DAPM_SINGLE("LO4 Switch", SND_SOC_NOPM, 0, 1, 0)
  2394. };
  2395. static const struct snd_kcontrol_new rx_int7_spline_mix_switch[] = {
  2396. SOC_DAPM_SINGLE("SPKRL Switch", SND_SOC_NOPM, 0, 1, 0)
  2397. };
  2398. static const struct snd_kcontrol_new rx_int8_spline_mix_switch[] = {
  2399. SOC_DAPM_SINGLE("SPKRR Switch", SND_SOC_NOPM, 0, 1, 0)
  2400. };
  2401. static const struct snd_kcontrol_new rx_int5_vbat_mix_switch[] = {
  2402. SOC_DAPM_SINGLE("LO3 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2403. };
  2404. static const struct snd_kcontrol_new rx_int6_vbat_mix_switch[] = {
  2405. SOC_DAPM_SINGLE("LO4 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2406. };
  2407. static const struct snd_kcontrol_new rx_int7_vbat_mix_switch[] = {
  2408. SOC_DAPM_SINGLE("SPKRL VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2409. };
  2410. static const struct snd_kcontrol_new rx_int8_vbat_mix_switch[] = {
  2411. SOC_DAPM_SINGLE("SPKRR VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2412. };
  2413. static const struct snd_kcontrol_new cpe_in_mix_switch[] = {
  2414. SOC_DAPM_SINGLE("MAD_BYPASS", SND_SOC_NOPM, 0, 1, 0)
  2415. };
  2416. static int tasha_put_iir_enable_audio_mixer(
  2417. struct snd_kcontrol *kcontrol,
  2418. struct snd_ctl_elem_value *ucontrol)
  2419. {
  2420. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2421. int iir_idx = ((struct soc_multi_mixer_control *)
  2422. kcontrol->private_value)->reg;
  2423. int band_idx = ((struct soc_multi_mixer_control *)
  2424. kcontrol->private_value)->shift;
  2425. bool iir_band_en_status;
  2426. int value = ucontrol->value.integer.value[0];
  2427. u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  2428. /* Mask first 5 bits, 6-8 are reserved */
  2429. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  2430. (value << band_idx));
  2431. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  2432. (1 << band_idx)) != 0);
  2433. pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
  2434. iir_idx, band_idx, iir_band_en_status);
  2435. return 0;
  2436. }
  2437. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  2438. int iir_idx, int band_idx,
  2439. int coeff_idx)
  2440. {
  2441. uint32_t value = 0;
  2442. /* Address does not automatically update if reading */
  2443. snd_soc_write(codec,
  2444. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2445. ((band_idx * BAND_MAX + coeff_idx)
  2446. * sizeof(uint32_t)) & 0x7F);
  2447. value |= snd_soc_read(codec,
  2448. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
  2449. snd_soc_write(codec,
  2450. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2451. ((band_idx * BAND_MAX + coeff_idx)
  2452. * sizeof(uint32_t) + 1) & 0x7F);
  2453. value |= (snd_soc_read(codec,
  2454. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2455. 16 * iir_idx)) << 8);
  2456. snd_soc_write(codec,
  2457. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2458. ((band_idx * BAND_MAX + coeff_idx)
  2459. * sizeof(uint32_t) + 2) & 0x7F);
  2460. value |= (snd_soc_read(codec,
  2461. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2462. 16 * iir_idx)) << 16);
  2463. snd_soc_write(codec,
  2464. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2465. ((band_idx * BAND_MAX + coeff_idx)
  2466. * sizeof(uint32_t) + 3) & 0x7F);
  2467. /* Mask bits top 2 bits since they are reserved */
  2468. value |= ((snd_soc_read(codec,
  2469. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2470. 16 * iir_idx)) & 0x3F) << 24);
  2471. return value;
  2472. }
  2473. static int tasha_get_iir_band_audio_mixer(
  2474. struct snd_kcontrol *kcontrol,
  2475. struct snd_ctl_elem_value *ucontrol)
  2476. {
  2477. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2478. int iir_idx = ((struct soc_multi_mixer_control *)
  2479. kcontrol->private_value)->reg;
  2480. int band_idx = ((struct soc_multi_mixer_control *)
  2481. kcontrol->private_value)->shift;
  2482. ucontrol->value.integer.value[0] =
  2483. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  2484. ucontrol->value.integer.value[1] =
  2485. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  2486. ucontrol->value.integer.value[2] =
  2487. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  2488. ucontrol->value.integer.value[3] =
  2489. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  2490. ucontrol->value.integer.value[4] =
  2491. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  2492. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2493. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2494. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2495. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2496. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2497. __func__, iir_idx, band_idx,
  2498. (uint32_t)ucontrol->value.integer.value[0],
  2499. __func__, iir_idx, band_idx,
  2500. (uint32_t)ucontrol->value.integer.value[1],
  2501. __func__, iir_idx, band_idx,
  2502. (uint32_t)ucontrol->value.integer.value[2],
  2503. __func__, iir_idx, band_idx,
  2504. (uint32_t)ucontrol->value.integer.value[3],
  2505. __func__, iir_idx, band_idx,
  2506. (uint32_t)ucontrol->value.integer.value[4]);
  2507. return 0;
  2508. }
  2509. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  2510. int iir_idx, int band_idx,
  2511. uint32_t value)
  2512. {
  2513. snd_soc_write(codec,
  2514. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2515. (value & 0xFF));
  2516. snd_soc_write(codec,
  2517. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2518. (value >> 8) & 0xFF);
  2519. snd_soc_write(codec,
  2520. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2521. (value >> 16) & 0xFF);
  2522. /* Mask top 2 bits, 7-8 are reserved */
  2523. snd_soc_write(codec,
  2524. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2525. (value >> 24) & 0x3F);
  2526. }
  2527. static void tasha_codec_enable_int_port(struct wcd9xxx_codec_dai_data *dai,
  2528. struct snd_soc_codec *codec)
  2529. {
  2530. struct wcd9xxx_ch *ch;
  2531. int port_num = 0;
  2532. unsigned short reg = 0;
  2533. u8 val = 0;
  2534. struct tasha_priv *tasha_p;
  2535. if (!dai || !codec) {
  2536. pr_err("%s: Invalid params\n", __func__);
  2537. return;
  2538. }
  2539. tasha_p = snd_soc_codec_get_drvdata(codec);
  2540. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2541. if (ch->port >= TASHA_RX_PORT_START_NUMBER) {
  2542. port_num = ch->port - TASHA_RX_PORT_START_NUMBER;
  2543. reg = TASHA_SLIM_PGD_PORT_INT_EN0 + (port_num / 8);
  2544. val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
  2545. reg);
  2546. if (!(val & BYTE_BIT_MASK(port_num))) {
  2547. val |= BYTE_BIT_MASK(port_num);
  2548. wcd9xxx_interface_reg_write(
  2549. tasha_p->wcd9xxx, reg, val);
  2550. val = wcd9xxx_interface_reg_read(
  2551. tasha_p->wcd9xxx, reg);
  2552. }
  2553. } else {
  2554. port_num = ch->port;
  2555. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
  2556. val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
  2557. reg);
  2558. if (!(val & BYTE_BIT_MASK(port_num))) {
  2559. val |= BYTE_BIT_MASK(port_num);
  2560. wcd9xxx_interface_reg_write(tasha_p->wcd9xxx,
  2561. reg, val);
  2562. val = wcd9xxx_interface_reg_read(
  2563. tasha_p->wcd9xxx, reg);
  2564. }
  2565. }
  2566. }
  2567. }
  2568. static int tasha_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
  2569. bool up)
  2570. {
  2571. int ret = 0;
  2572. struct wcd9xxx_ch *ch;
  2573. if (up) {
  2574. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2575. ret = wcd9xxx_get_slave_port(ch->ch_num);
  2576. if (ret < 0) {
  2577. pr_err("%s: Invalid slave port ID: %d\n",
  2578. __func__, ret);
  2579. ret = -EINVAL;
  2580. } else {
  2581. set_bit(ret, &dai->ch_mask);
  2582. }
  2583. }
  2584. } else {
  2585. ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
  2586. msecs_to_jiffies(
  2587. TASHA_SLIM_CLOSE_TIMEOUT));
  2588. if (!ret) {
  2589. pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
  2590. __func__, dai->ch_mask);
  2591. ret = -ETIMEDOUT;
  2592. } else {
  2593. ret = 0;
  2594. }
  2595. }
  2596. return ret;
  2597. }
  2598. static int tasha_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
  2599. struct snd_kcontrol *kcontrol,
  2600. int event)
  2601. {
  2602. struct wcd9xxx *core;
  2603. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2604. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2605. int ret = 0;
  2606. struct wcd9xxx_codec_dai_data *dai;
  2607. core = dev_get_drvdata(codec->dev->parent);
  2608. dev_dbg(codec->dev, "%s: event called! codec name %s num_dai %d\n"
  2609. "stream name %s event %d\n",
  2610. __func__, codec->component.name,
  2611. codec->component.num_dai, w->sname, event);
  2612. /* Execute the callback only if interface type is slimbus */
  2613. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  2614. return 0;
  2615. dai = &tasha_p->dai[w->shift];
  2616. dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
  2617. __func__, w->name, w->shift, event);
  2618. switch (event) {
  2619. case SND_SOC_DAPM_POST_PMU:
  2620. dai->bus_down_in_recovery = false;
  2621. tasha_codec_enable_int_port(dai, codec);
  2622. (void) tasha_codec_enable_slim_chmask(dai, true);
  2623. ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  2624. dai->rate, dai->bit_width,
  2625. &dai->grph);
  2626. break;
  2627. case SND_SOC_DAPM_PRE_PMD:
  2628. tasha_codec_vote_max_bw(codec, true);
  2629. break;
  2630. case SND_SOC_DAPM_POST_PMD:
  2631. ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
  2632. dai->grph);
  2633. dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
  2634. __func__, ret);
  2635. if (!dai->bus_down_in_recovery)
  2636. ret = tasha_codec_enable_slim_chmask(dai, false);
  2637. else
  2638. dev_dbg(codec->dev,
  2639. "%s: bus in recovery skip enable slim_chmask",
  2640. __func__);
  2641. ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  2642. dai->grph);
  2643. break;
  2644. }
  2645. return ret;
  2646. }
  2647. static int tasha_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
  2648. struct snd_kcontrol *kcontrol,
  2649. int event)
  2650. {
  2651. struct wcd9xxx *core = NULL;
  2652. struct snd_soc_codec *codec = NULL;
  2653. struct tasha_priv *tasha_p = NULL;
  2654. int ret = 0;
  2655. struct wcd9xxx_codec_dai_data *dai = NULL;
  2656. if (!w) {
  2657. pr_err("%s invalid params\n", __func__);
  2658. return -EINVAL;
  2659. }
  2660. codec = snd_soc_dapm_to_codec(w->dapm);
  2661. tasha_p = snd_soc_codec_get_drvdata(codec);
  2662. core = tasha_p->wcd9xxx;
  2663. dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
  2664. __func__, codec->component.num_dai, w->sname);
  2665. /* Execute the callback only if interface type is slimbus */
  2666. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2667. dev_err(codec->dev, "%s Interface is not correct", __func__);
  2668. return 0;
  2669. }
  2670. dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
  2671. __func__, w->name, event, w->shift);
  2672. if (w->shift != AIF4_VIFEED) {
  2673. pr_err("%s Error in enabling the tx path\n", __func__);
  2674. ret = -EINVAL;
  2675. goto out_vi;
  2676. }
  2677. dai = &tasha_p->dai[w->shift];
  2678. switch (event) {
  2679. case SND_SOC_DAPM_POST_PMU:
  2680. if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
  2681. dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
  2682. /* Enable V&I sensing */
  2683. snd_soc_update_bits(codec,
  2684. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  2685. snd_soc_update_bits(codec,
  2686. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2687. 0x20);
  2688. snd_soc_update_bits(codec,
  2689. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
  2690. snd_soc_update_bits(codec,
  2691. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
  2692. 0x00);
  2693. snd_soc_update_bits(codec,
  2694. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
  2695. snd_soc_update_bits(codec,
  2696. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  2697. 0x10);
  2698. snd_soc_update_bits(codec,
  2699. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
  2700. snd_soc_update_bits(codec,
  2701. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2702. 0x00);
  2703. }
  2704. if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
  2705. pr_debug("%s: spkr2 enabled\n", __func__);
  2706. /* Enable V&I sensing */
  2707. snd_soc_update_bits(codec,
  2708. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2709. 0x20);
  2710. snd_soc_update_bits(codec,
  2711. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2712. 0x20);
  2713. snd_soc_update_bits(codec,
  2714. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
  2715. 0x00);
  2716. snd_soc_update_bits(codec,
  2717. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
  2718. 0x00);
  2719. snd_soc_update_bits(codec,
  2720. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  2721. 0x10);
  2722. snd_soc_update_bits(codec,
  2723. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  2724. 0x10);
  2725. snd_soc_update_bits(codec,
  2726. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2727. 0x00);
  2728. snd_soc_update_bits(codec,
  2729. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2730. 0x00);
  2731. }
  2732. dai->bus_down_in_recovery = false;
  2733. tasha_codec_enable_int_port(dai, codec);
  2734. (void) tasha_codec_enable_slim_chmask(dai, true);
  2735. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2736. dai->rate, dai->bit_width,
  2737. &dai->grph);
  2738. break;
  2739. case SND_SOC_DAPM_POST_PMD:
  2740. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2741. dai->grph);
  2742. if (ret)
  2743. dev_err(codec->dev, "%s error in close_slim_sch_tx %d\n",
  2744. __func__, ret);
  2745. if (!dai->bus_down_in_recovery)
  2746. ret = tasha_codec_enable_slim_chmask(dai, false);
  2747. if (ret < 0) {
  2748. ret = wcd9xxx_disconnect_port(core,
  2749. &dai->wcd9xxx_ch_list,
  2750. dai->grph);
  2751. dev_dbg(codec->dev, "%s: Disconnect TX port, ret = %d\n",
  2752. __func__, ret);
  2753. }
  2754. if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
  2755. /* Disable V&I sensing */
  2756. dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
  2757. snd_soc_update_bits(codec,
  2758. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  2759. snd_soc_update_bits(codec,
  2760. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2761. 0x20);
  2762. snd_soc_update_bits(codec,
  2763. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
  2764. snd_soc_update_bits(codec,
  2765. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  2766. 0x00);
  2767. }
  2768. if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
  2769. /* Disable V&I sensing */
  2770. dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
  2771. snd_soc_update_bits(codec,
  2772. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2773. 0x20);
  2774. snd_soc_update_bits(codec,
  2775. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2776. 0x20);
  2777. snd_soc_update_bits(codec,
  2778. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  2779. 0x00);
  2780. snd_soc_update_bits(codec,
  2781. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  2782. 0x00);
  2783. }
  2784. break;
  2785. }
  2786. out_vi:
  2787. return ret;
  2788. }
  2789. /*
  2790. * __tasha_codec_enable_slimtx: Enable the slimbus slave port
  2791. * for TX path
  2792. * @codec: Handle to the codec for which the slave port is to be
  2793. * enabled.
  2794. * @dai_data: The dai specific data for dai which is enabled.
  2795. */
  2796. static int __tasha_codec_enable_slimtx(struct snd_soc_codec *codec,
  2797. int event, struct wcd9xxx_codec_dai_data *dai)
  2798. {
  2799. struct wcd9xxx *core;
  2800. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2801. int ret = 0;
  2802. /* Execute the callback only if interface type is slimbus */
  2803. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  2804. return 0;
  2805. dev_dbg(codec->dev,
  2806. "%s: event = %d\n", __func__, event);
  2807. core = dev_get_drvdata(codec->dev->parent);
  2808. switch (event) {
  2809. case SND_SOC_DAPM_POST_PMU:
  2810. dai->bus_down_in_recovery = false;
  2811. tasha_codec_enable_int_port(dai, codec);
  2812. (void) tasha_codec_enable_slim_chmask(dai, true);
  2813. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2814. dai->rate, dai->bit_width,
  2815. &dai->grph);
  2816. break;
  2817. case SND_SOC_DAPM_POST_PMD:
  2818. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2819. dai->grph);
  2820. if (!dai->bus_down_in_recovery)
  2821. ret = tasha_codec_enable_slim_chmask(dai, false);
  2822. if (ret < 0) {
  2823. ret = wcd9xxx_disconnect_port(core,
  2824. &dai->wcd9xxx_ch_list,
  2825. dai->grph);
  2826. pr_debug("%s: Disconnect TX port, ret = %d\n",
  2827. __func__, ret);
  2828. }
  2829. break;
  2830. }
  2831. return ret;
  2832. }
  2833. static int tasha_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
  2834. struct snd_kcontrol *kcontrol,
  2835. int event)
  2836. {
  2837. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2838. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2839. struct wcd9xxx_codec_dai_data *dai;
  2840. dev_dbg(codec->dev,
  2841. "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
  2842. __func__, w->name, w->shift,
  2843. codec->component.num_dai, w->sname);
  2844. dai = &tasha_p->dai[w->shift];
  2845. return __tasha_codec_enable_slimtx(codec, event, dai);
  2846. }
  2847. static void tasha_codec_cpe_pp_set_cfg(struct snd_soc_codec *codec, int event)
  2848. {
  2849. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2850. struct wcd9xxx_codec_dai_data *dai;
  2851. u8 bit_width, rate, buf_period;
  2852. dai = &tasha_p->dai[AIF4_MAD_TX];
  2853. switch (event) {
  2854. case SND_SOC_DAPM_POST_PMU:
  2855. switch (dai->bit_width) {
  2856. case 32:
  2857. bit_width = 0xF;
  2858. break;
  2859. case 24:
  2860. bit_width = 0xE;
  2861. break;
  2862. case 20:
  2863. bit_width = 0xD;
  2864. break;
  2865. case 16:
  2866. default:
  2867. bit_width = 0x0;
  2868. break;
  2869. }
  2870. snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x0F,
  2871. bit_width);
  2872. switch (dai->rate) {
  2873. case 384000:
  2874. rate = 0x30;
  2875. break;
  2876. case 192000:
  2877. rate = 0x20;
  2878. break;
  2879. case 48000:
  2880. rate = 0x10;
  2881. break;
  2882. case 16000:
  2883. default:
  2884. rate = 0x00;
  2885. break;
  2886. }
  2887. snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x70,
  2888. rate);
  2889. buf_period = (dai->rate * (dai->bit_width/8)) / (16*1000);
  2890. snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD,
  2891. 0xFF, buf_period);
  2892. dev_dbg(codec->dev, "%s: PP buffer period= 0x%x\n",
  2893. __func__, buf_period);
  2894. break;
  2895. case SND_SOC_DAPM_POST_PMD:
  2896. snd_soc_write(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x3C);
  2897. snd_soc_write(codec, WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD, 0x60);
  2898. break;
  2899. default:
  2900. break;
  2901. }
  2902. }
  2903. /*
  2904. * tasha_codec_get_mad_port_id: Callback function that will be invoked
  2905. * to get the port ID for MAD.
  2906. * @codec: Handle to the codec
  2907. * @port_id: cpe port_id needs to enable
  2908. */
  2909. static int tasha_codec_get_mad_port_id(struct snd_soc_codec *codec,
  2910. u16 *port_id)
  2911. {
  2912. struct tasha_priv *tasha_p;
  2913. struct wcd9xxx_codec_dai_data *dai;
  2914. struct wcd9xxx_ch *ch;
  2915. if (!port_id || !codec)
  2916. return -EINVAL;
  2917. tasha_p = snd_soc_codec_get_drvdata(codec);
  2918. if (!tasha_p)
  2919. return -EINVAL;
  2920. dai = &tasha_p->dai[AIF4_MAD_TX];
  2921. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2922. if (ch->port == TASHA_TX12)
  2923. *port_id = WCD_CPE_AFE_OUT_PORT_2;
  2924. else if (ch->port == TASHA_TX13)
  2925. *port_id = WCD_CPE_AFE_OUT_PORT_4;
  2926. else {
  2927. dev_err(codec->dev, "%s: invalid mad_port = %d\n",
  2928. __func__, ch->port);
  2929. return -EINVAL;
  2930. }
  2931. }
  2932. dev_dbg(codec->dev, "%s: port_id = %d\n", __func__, *port_id);
  2933. return 0;
  2934. }
  2935. /*
  2936. * tasha_codec_enable_slimtx_mad: Callback function that will be invoked
  2937. * to setup the slave port for MAD.
  2938. * @codec: Handle to the codec
  2939. * @event: Indicates whether to enable or disable the slave port
  2940. */
  2941. static int tasha_codec_enable_slimtx_mad(struct snd_soc_codec *codec,
  2942. u8 event)
  2943. {
  2944. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  2945. struct wcd9xxx_codec_dai_data *dai;
  2946. struct wcd9xxx_ch *ch;
  2947. int dapm_event = SND_SOC_DAPM_POST_PMU;
  2948. u16 port = 0;
  2949. int ret = 0;
  2950. dai = &tasha_p->dai[AIF4_MAD_TX];
  2951. if (event == 0)
  2952. dapm_event = SND_SOC_DAPM_POST_PMD;
  2953. dev_dbg(codec->dev,
  2954. "%s: mad_channel, event = 0x%x\n",
  2955. __func__, event);
  2956. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2957. dev_dbg(codec->dev, "%s: mad_port = %d, event = 0x%x\n",
  2958. __func__, ch->port, event);
  2959. if (ch->port == TASHA_TX13) {
  2960. tasha_codec_cpe_pp_set_cfg(codec, dapm_event);
  2961. port = TASHA_TX13;
  2962. break;
  2963. }
  2964. }
  2965. ret = __tasha_codec_enable_slimtx(codec, dapm_event, dai);
  2966. if (port == TASHA_TX13) {
  2967. switch (dapm_event) {
  2968. case SND_SOC_DAPM_POST_PMU:
  2969. snd_soc_update_bits(codec,
  2970. WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
  2971. 0x20, 0x00);
  2972. snd_soc_update_bits(codec,
  2973. WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
  2974. 0x03, 0x02);
  2975. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG,
  2976. 0x80, 0x80);
  2977. break;
  2978. case SND_SOC_DAPM_POST_PMD:
  2979. snd_soc_update_bits(codec,
  2980. WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
  2981. 0x20, 0x20);
  2982. snd_soc_update_bits(codec,
  2983. WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
  2984. 0x03, 0x00);
  2985. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG,
  2986. 0x80, 0x00);
  2987. break;
  2988. }
  2989. }
  2990. return ret;
  2991. }
  2992. static int tasha_put_iir_band_audio_mixer(
  2993. struct snd_kcontrol *kcontrol,
  2994. struct snd_ctl_elem_value *ucontrol)
  2995. {
  2996. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  2997. int iir_idx = ((struct soc_multi_mixer_control *)
  2998. kcontrol->private_value)->reg;
  2999. int band_idx = ((struct soc_multi_mixer_control *)
  3000. kcontrol->private_value)->shift;
  3001. /*
  3002. * Mask top bit it is reserved
  3003. * Updates addr automatically for each B2 write
  3004. */
  3005. snd_soc_write(codec,
  3006. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  3007. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  3008. set_iir_band_coeff(codec, iir_idx, band_idx,
  3009. ucontrol->value.integer.value[0]);
  3010. set_iir_band_coeff(codec, iir_idx, band_idx,
  3011. ucontrol->value.integer.value[1]);
  3012. set_iir_band_coeff(codec, iir_idx, band_idx,
  3013. ucontrol->value.integer.value[2]);
  3014. set_iir_band_coeff(codec, iir_idx, band_idx,
  3015. ucontrol->value.integer.value[3]);
  3016. set_iir_band_coeff(codec, iir_idx, band_idx,
  3017. ucontrol->value.integer.value[4]);
  3018. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  3019. "%s: IIR #%d band #%d b1 = 0x%x\n"
  3020. "%s: IIR #%d band #%d b2 = 0x%x\n"
  3021. "%s: IIR #%d band #%d a1 = 0x%x\n"
  3022. "%s: IIR #%d band #%d a2 = 0x%x\n",
  3023. __func__, iir_idx, band_idx,
  3024. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  3025. __func__, iir_idx, band_idx,
  3026. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  3027. __func__, iir_idx, band_idx,
  3028. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  3029. __func__, iir_idx, band_idx,
  3030. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  3031. __func__, iir_idx, band_idx,
  3032. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  3033. return 0;
  3034. }
  3035. static int tasha_get_compander(struct snd_kcontrol *kcontrol,
  3036. struct snd_ctl_elem_value *ucontrol)
  3037. {
  3038. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  3039. int comp = ((struct soc_multi_mixer_control *)
  3040. kcontrol->private_value)->shift;
  3041. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3042. ucontrol->value.integer.value[0] = tasha->comp_enabled[comp];
  3043. return 0;
  3044. }
  3045. static int tasha_set_compander(struct snd_kcontrol *kcontrol,
  3046. struct snd_ctl_elem_value *ucontrol)
  3047. {
  3048. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  3049. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3050. int comp = ((struct soc_multi_mixer_control *)
  3051. kcontrol->private_value)->shift;
  3052. int value = ucontrol->value.integer.value[0];
  3053. pr_debug("%s: Compander %d enable current %d, new %d\n",
  3054. __func__, comp + 1, tasha->comp_enabled[comp], value);
  3055. tasha->comp_enabled[comp] = value;
  3056. /* Any specific register configuration for compander */
  3057. switch (comp) {
  3058. case COMPANDER_1:
  3059. /* Set Gain Source Select based on compander enable/disable */
  3060. snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0x20,
  3061. (value ? 0x00:0x20));
  3062. break;
  3063. case COMPANDER_2:
  3064. snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0x20,
  3065. (value ? 0x00:0x20));
  3066. break;
  3067. case COMPANDER_3:
  3068. break;
  3069. case COMPANDER_4:
  3070. break;
  3071. case COMPANDER_5:
  3072. snd_soc_update_bits(codec, WCD9335_SE_LO_LO3_GAIN, 0x20,
  3073. (value ? 0x00:0x20));
  3074. break;
  3075. case COMPANDER_6:
  3076. snd_soc_update_bits(codec, WCD9335_SE_LO_LO4_GAIN, 0x20,
  3077. (value ? 0x00:0x20));
  3078. break;
  3079. case COMPANDER_7:
  3080. break;
  3081. case COMPANDER_8:
  3082. break;
  3083. default:
  3084. /*
  3085. * if compander is not enabled for any interpolator,
  3086. * it does not cause any audio failure, so do not
  3087. * return error in this case, but just print a log
  3088. */
  3089. dev_warn(codec->dev, "%s: unknown compander: %d\n",
  3090. __func__, comp);
  3091. };
  3092. return 0;
  3093. }
  3094. static void tasha_codec_init_flyback(struct snd_soc_codec *codec)
  3095. {
  3096. snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0xC0, 0x00);
  3097. snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0xC0, 0x00);
  3098. snd_soc_update_bits(codec, WCD9335_RX_BIAS_FLYB_BUFF, 0x0F, 0x00);
  3099. snd_soc_update_bits(codec, WCD9335_RX_BIAS_FLYB_BUFF, 0xF0, 0x00);
  3100. }
  3101. static int tasha_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
  3102. struct snd_kcontrol *kcontrol, int event)
  3103. {
  3104. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3105. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3106. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3107. switch (event) {
  3108. case SND_SOC_DAPM_PRE_PMU:
  3109. tasha->rx_bias_count++;
  3110. if (tasha->rx_bias_count == 1) {
  3111. if (TASHA_IS_2_0(tasha->wcd9xxx))
  3112. tasha_codec_init_flyback(codec);
  3113. snd_soc_update_bits(codec, WCD9335_ANA_RX_SUPPLIES,
  3114. 0x01, 0x01);
  3115. }
  3116. break;
  3117. case SND_SOC_DAPM_POST_PMD:
  3118. tasha->rx_bias_count--;
  3119. if (!tasha->rx_bias_count)
  3120. snd_soc_update_bits(codec, WCD9335_ANA_RX_SUPPLIES,
  3121. 0x01, 0x00);
  3122. break;
  3123. };
  3124. dev_dbg(codec->dev, "%s: Current RX BIAS user count: %d\n", __func__,
  3125. tasha->rx_bias_count);
  3126. return 0;
  3127. }
  3128. static void tasha_realign_anc_coeff(struct snd_soc_codec *codec,
  3129. u16 reg1, u16 reg2)
  3130. {
  3131. u8 val1, val2, tmpval1, tmpval2;
  3132. snd_soc_write(codec, reg1, 0x00);
  3133. tmpval1 = snd_soc_read(codec, reg2);
  3134. tmpval2 = snd_soc_read(codec, reg2);
  3135. snd_soc_write(codec, reg1, 0x00);
  3136. snd_soc_write(codec, reg2, 0xFF);
  3137. snd_soc_write(codec, reg1, 0x01);
  3138. snd_soc_write(codec, reg2, 0xFF);
  3139. snd_soc_write(codec, reg1, 0x00);
  3140. val1 = snd_soc_read(codec, reg2);
  3141. val2 = snd_soc_read(codec, reg2);
  3142. if (val1 == 0x0F && val2 == 0xFF) {
  3143. dev_dbg(codec->dev, "%s: ANC0 co-eff index re-aligned\n",
  3144. __func__);
  3145. snd_soc_read(codec, reg2);
  3146. snd_soc_write(codec, reg1, 0x00);
  3147. snd_soc_write(codec, reg2, tmpval2);
  3148. snd_soc_write(codec, reg1, 0x01);
  3149. snd_soc_write(codec, reg2, tmpval1);
  3150. } else if (val1 == 0xFF && val2 == 0x0F) {
  3151. dev_dbg(codec->dev, "%s: ANC1 co-eff index already aligned\n",
  3152. __func__);
  3153. snd_soc_write(codec, reg1, 0x00);
  3154. snd_soc_write(codec, reg2, tmpval1);
  3155. snd_soc_write(codec, reg1, 0x01);
  3156. snd_soc_write(codec, reg2, tmpval2);
  3157. } else {
  3158. dev_err(codec->dev, "%s: ANC0 co-eff index not aligned\n",
  3159. __func__);
  3160. }
  3161. }
  3162. static int tasha_codec_enable_anc(struct snd_soc_dapm_widget *w,
  3163. struct snd_kcontrol *kcontrol, int event)
  3164. {
  3165. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3166. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3167. const char *filename;
  3168. const struct firmware *fw;
  3169. int i;
  3170. int ret = 0;
  3171. int num_anc_slots;
  3172. struct wcd9xxx_anc_header *anc_head;
  3173. struct firmware_cal *hwdep_cal = NULL;
  3174. u32 anc_writes_size = 0;
  3175. u32 anc_cal_size = 0;
  3176. int anc_size_remaining;
  3177. u32 *anc_ptr;
  3178. u16 reg;
  3179. u8 mask, val;
  3180. size_t cal_size;
  3181. const void *data;
  3182. if (!tasha->anc_func)
  3183. return 0;
  3184. switch (event) {
  3185. case SND_SOC_DAPM_PRE_PMU:
  3186. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_ANC_CAL);
  3187. if (hwdep_cal) {
  3188. data = hwdep_cal->data;
  3189. cal_size = hwdep_cal->size;
  3190. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  3191. __func__);
  3192. } else {
  3193. filename = "wcd9335/wcd9335_anc.bin";
  3194. ret = request_firmware(&fw, filename, codec->dev);
  3195. if (ret != 0) {
  3196. dev_err(codec->dev,
  3197. "Failed to acquire ANC data: %d\n", ret);
  3198. return -ENODEV;
  3199. }
  3200. if (!fw) {
  3201. dev_err(codec->dev, "failed to get anc fw");
  3202. return -ENODEV;
  3203. }
  3204. data = fw->data;
  3205. cal_size = fw->size;
  3206. dev_dbg(codec->dev,
  3207. "%s: using request_firmware calibration\n", __func__);
  3208. }
  3209. if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
  3210. dev_err(codec->dev, "Not enough data\n");
  3211. ret = -ENOMEM;
  3212. goto err;
  3213. }
  3214. /* First number is the number of register writes */
  3215. anc_head = (struct wcd9xxx_anc_header *)(data);
  3216. anc_ptr = (u32 *)(data +
  3217. sizeof(struct wcd9xxx_anc_header));
  3218. anc_size_remaining = cal_size -
  3219. sizeof(struct wcd9xxx_anc_header);
  3220. num_anc_slots = anc_head->num_anc_slots;
  3221. if (tasha->anc_slot >= num_anc_slots) {
  3222. dev_err(codec->dev, "Invalid ANC slot selected\n");
  3223. ret = -EINVAL;
  3224. goto err;
  3225. }
  3226. for (i = 0; i < num_anc_slots; i++) {
  3227. if (anc_size_remaining < TASHA_PACKED_REG_SIZE) {
  3228. dev_err(codec->dev,
  3229. "Invalid register format\n");
  3230. ret = -EINVAL;
  3231. goto err;
  3232. }
  3233. anc_writes_size = (u32)(*anc_ptr);
  3234. anc_size_remaining -= sizeof(u32);
  3235. anc_ptr += 1;
  3236. if (anc_writes_size * TASHA_PACKED_REG_SIZE
  3237. > anc_size_remaining) {
  3238. dev_err(codec->dev,
  3239. "Invalid register format\n");
  3240. ret = -EINVAL;
  3241. goto err;
  3242. }
  3243. if (tasha->anc_slot == i)
  3244. break;
  3245. anc_size_remaining -= (anc_writes_size *
  3246. TASHA_PACKED_REG_SIZE);
  3247. anc_ptr += anc_writes_size;
  3248. }
  3249. if (i == num_anc_slots) {
  3250. dev_err(codec->dev, "Selected ANC slot not present\n");
  3251. ret = -EINVAL;
  3252. goto err;
  3253. }
  3254. i = 0;
  3255. anc_cal_size = anc_writes_size;
  3256. if (!strcmp(w->name, "RX INT0 DAC") ||
  3257. !strcmp(w->name, "ANC SPK1 PA"))
  3258. tasha_realign_anc_coeff(codec,
  3259. WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
  3260. WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
  3261. if (!strcmp(w->name, "RX INT1 DAC") ||
  3262. !strcmp(w->name, "RX INT3 DAC")) {
  3263. tasha_realign_anc_coeff(codec,
  3264. WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
  3265. WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
  3266. anc_writes_size = anc_cal_size / 2;
  3267. snd_soc_update_bits(codec,
  3268. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x39, 0x39);
  3269. } else if (!strcmp(w->name, "RX INT2 DAC") ||
  3270. !strcmp(w->name, "RX INT4 DAC")) {
  3271. tasha_realign_anc_coeff(codec,
  3272. WCD9335_CDC_ANC1_IIR_COEFF_1_CTL,
  3273. WCD9335_CDC_ANC1_IIR_COEFF_2_CTL);
  3274. i = anc_cal_size / 2;
  3275. snd_soc_update_bits(codec,
  3276. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x39, 0x39);
  3277. }
  3278. for (; i < anc_writes_size; i++) {
  3279. TASHA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
  3280. snd_soc_write(codec, reg, (val & mask));
  3281. }
  3282. if (!strcmp(w->name, "RX INT1 DAC") ||
  3283. !strcmp(w->name, "RX INT3 DAC")) {
  3284. snd_soc_update_bits(codec,
  3285. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
  3286. } else if (!strcmp(w->name, "RX INT2 DAC") ||
  3287. !strcmp(w->name, "RX INT4 DAC")) {
  3288. snd_soc_update_bits(codec,
  3289. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
  3290. }
  3291. if (!hwdep_cal)
  3292. release_firmware(fw);
  3293. break;
  3294. case SND_SOC_DAPM_POST_PMU:
  3295. /* Remove ANC Rx from reset */
  3296. snd_soc_update_bits(codec, WCD9335_CDC_ANC0_CLK_RESET_CTL,
  3297. 0x08, 0x00);
  3298. snd_soc_update_bits(codec, WCD9335_CDC_ANC1_CLK_RESET_CTL,
  3299. 0x08, 0x00);
  3300. break;
  3301. case SND_SOC_DAPM_POST_PMD:
  3302. if (!strcmp(w->name, "ANC HPHL PA") ||
  3303. !strcmp(w->name, "ANC EAR PA") ||
  3304. !strcmp(w->name, "ANC SPK1 PA") ||
  3305. !strcmp(w->name, "ANC LINEOUT1 PA")) {
  3306. snd_soc_update_bits(codec,
  3307. WCD9335_CDC_ANC0_MODE_1_CTL, 0x30, 0x00);
  3308. msleep(50);
  3309. snd_soc_update_bits(codec,
  3310. WCD9335_CDC_ANC0_MODE_1_CTL, 0x01, 0x00);
  3311. snd_soc_update_bits(codec,
  3312. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x38);
  3313. snd_soc_update_bits(codec,
  3314. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x07, 0x00);
  3315. snd_soc_update_bits(codec,
  3316. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x00);
  3317. } else if (!strcmp(w->name, "ANC HPHR PA") ||
  3318. !strcmp(w->name, "ANC LINEOUT2 PA")) {
  3319. snd_soc_update_bits(codec,
  3320. WCD9335_CDC_ANC1_MODE_1_CTL, 0x30, 0x00);
  3321. msleep(50);
  3322. snd_soc_update_bits(codec,
  3323. WCD9335_CDC_ANC1_MODE_1_CTL, 0x01, 0x00);
  3324. snd_soc_update_bits(codec,
  3325. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x38);
  3326. snd_soc_update_bits(codec,
  3327. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x07, 0x00);
  3328. snd_soc_update_bits(codec,
  3329. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x00);
  3330. }
  3331. break;
  3332. }
  3333. return 0;
  3334. err:
  3335. if (!hwdep_cal)
  3336. release_firmware(fw);
  3337. return ret;
  3338. }
  3339. static void tasha_codec_clear_anc_tx_hold(struct tasha_priv *tasha)
  3340. {
  3341. if (test_and_clear_bit(ANC_MIC_AMIC1, &tasha->status_mask))
  3342. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC1, false);
  3343. if (test_and_clear_bit(ANC_MIC_AMIC2, &tasha->status_mask))
  3344. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC2, false);
  3345. if (test_and_clear_bit(ANC_MIC_AMIC3, &tasha->status_mask))
  3346. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC3, false);
  3347. if (test_and_clear_bit(ANC_MIC_AMIC4, &tasha->status_mask))
  3348. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC4, false);
  3349. if (test_and_clear_bit(ANC_MIC_AMIC5, &tasha->status_mask))
  3350. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC5, false);
  3351. if (test_and_clear_bit(ANC_MIC_AMIC6, &tasha->status_mask))
  3352. tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC6, false);
  3353. }
  3354. static void tasha_codec_hph_post_pa_config(struct tasha_priv *tasha,
  3355. int mode, int event)
  3356. {
  3357. u8 scale_val = 0;
  3358. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  3359. return;
  3360. switch (event) {
  3361. case SND_SOC_DAPM_POST_PMU:
  3362. switch (mode) {
  3363. case CLS_H_HIFI:
  3364. scale_val = 0x3;
  3365. break;
  3366. case CLS_H_LOHIFI:
  3367. scale_val = 0x1;
  3368. break;
  3369. }
  3370. if (tasha->anc_func) {
  3371. /* Clear Tx FE HOLD if both PAs are enabled */
  3372. if ((snd_soc_read(tasha->codec, WCD9335_ANA_HPH) &
  3373. 0xC0) == 0xC0) {
  3374. tasha_codec_clear_anc_tx_hold(tasha);
  3375. }
  3376. }
  3377. break;
  3378. case SND_SOC_DAPM_PRE_PMD:
  3379. scale_val = 0x6;
  3380. break;
  3381. }
  3382. if (scale_val)
  3383. snd_soc_update_bits(tasha->codec, WCD9335_HPH_PA_CTL1, 0x0E,
  3384. scale_val << 1);
  3385. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3386. if (tasha->comp_enabled[COMPANDER_1] ||
  3387. tasha->comp_enabled[COMPANDER_2]) {
  3388. snd_soc_update_bits(tasha->codec, WCD9335_HPH_L_EN,
  3389. 0x20, 0x00);
  3390. snd_soc_update_bits(tasha->codec, WCD9335_HPH_R_EN,
  3391. 0x20, 0x00);
  3392. snd_soc_update_bits(tasha->codec, WCD9335_HPH_AUTO_CHOP,
  3393. 0x20, 0x20);
  3394. }
  3395. snd_soc_update_bits(tasha->codec, WCD9335_HPH_L_EN, 0x1F,
  3396. tasha->hph_l_gain);
  3397. snd_soc_update_bits(tasha->codec, WCD9335_HPH_R_EN, 0x1F,
  3398. tasha->hph_r_gain);
  3399. }
  3400. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3401. snd_soc_update_bits(tasha->codec, WCD9335_HPH_AUTO_CHOP, 0x20,
  3402. 0x00);
  3403. }
  3404. }
  3405. static void tasha_codec_override(struct snd_soc_codec *codec,
  3406. int mode,
  3407. int event)
  3408. {
  3409. if (mode == CLS_AB) {
  3410. switch (event) {
  3411. case SND_SOC_DAPM_POST_PMU:
  3412. if (!(snd_soc_read(codec,
  3413. WCD9335_CDC_RX2_RX_PATH_CTL) & 0x10) &&
  3414. (!(snd_soc_read(codec,
  3415. WCD9335_CDC_RX1_RX_PATH_CTL) & 0x10)))
  3416. snd_soc_update_bits(codec,
  3417. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
  3418. break;
  3419. case SND_SOC_DAPM_POST_PMD:
  3420. snd_soc_update_bits(codec,
  3421. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
  3422. break;
  3423. }
  3424. }
  3425. }
  3426. static int tasha_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  3427. struct snd_kcontrol *kcontrol,
  3428. int event)
  3429. {
  3430. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3431. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3432. int hph_mode = tasha->hph_mode;
  3433. int ret = 0;
  3434. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3435. switch (event) {
  3436. case SND_SOC_DAPM_PRE_PMU:
  3437. if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
  3438. (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
  3439. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0xC0, 0xC0);
  3440. }
  3441. set_bit(HPH_PA_DELAY, &tasha->status_mask);
  3442. break;
  3443. case SND_SOC_DAPM_POST_PMU:
  3444. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3445. if ((snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0)
  3446. != 0xC0)
  3447. /*
  3448. * If PA_EN is not set (potentially in ANC case)
  3449. * then do nothing for POST_PMU and let left
  3450. * channel handle everything.
  3451. */
  3452. break;
  3453. }
  3454. /*
  3455. * 7ms sleep is required after PA is enabled as per
  3456. * HW requirement
  3457. */
  3458. if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
  3459. usleep_range(7000, 7100);
  3460. clear_bit(HPH_PA_DELAY, &tasha->status_mask);
  3461. }
  3462. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3463. snd_soc_update_bits(codec, WCD9335_CDC_RX2_RX_PATH_CTL,
  3464. 0x10, 0x00);
  3465. /* Remove mix path mute if it is enabled */
  3466. if ((snd_soc_read(codec, WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
  3467. 0x10)
  3468. snd_soc_update_bits(codec,
  3469. WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  3470. 0x10, 0x00);
  3471. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3472. /* Do everything needed for left channel */
  3473. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CTL,
  3474. 0x10, 0x00);
  3475. /* Remove mix path mute if it is enabled */
  3476. if ((snd_soc_read(codec,
  3477. WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
  3478. 0x10)
  3479. snd_soc_update_bits(codec,
  3480. WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  3481. 0x10, 0x00);
  3482. /* Remove ANC Rx from reset */
  3483. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3484. }
  3485. tasha_codec_override(codec, hph_mode, event);
  3486. break;
  3487. case SND_SOC_DAPM_PRE_PMD:
  3488. blocking_notifier_call_chain(&tasha->notifier,
  3489. WCD_EVENT_PRE_HPHR_PA_OFF,
  3490. &tasha->mbhc);
  3491. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3492. if (!(strcmp(w->name, "ANC HPHR PA")))
  3493. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x40, 0x00);
  3494. break;
  3495. case SND_SOC_DAPM_POST_PMD:
  3496. /* 5ms sleep is required after PA is disabled as per
  3497. * HW requirement
  3498. */
  3499. usleep_range(5000, 5500);
  3500. tasha_codec_override(codec, hph_mode, event);
  3501. blocking_notifier_call_chain(&tasha->notifier,
  3502. WCD_EVENT_POST_HPHR_PA_OFF,
  3503. &tasha->mbhc);
  3504. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3505. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3506. snd_soc_update_bits(codec,
  3507. WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x00);
  3508. }
  3509. break;
  3510. };
  3511. return ret;
  3512. }
  3513. static int tasha_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  3514. struct snd_kcontrol *kcontrol,
  3515. int event)
  3516. {
  3517. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3518. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3519. int hph_mode = tasha->hph_mode;
  3520. int ret = 0;
  3521. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3522. switch (event) {
  3523. case SND_SOC_DAPM_PRE_PMU:
  3524. if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
  3525. (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
  3526. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0xC0, 0xC0);
  3527. }
  3528. set_bit(HPH_PA_DELAY, &tasha->status_mask);
  3529. break;
  3530. case SND_SOC_DAPM_POST_PMU:
  3531. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3532. if ((snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0)
  3533. != 0xC0)
  3534. /*
  3535. * If PA_EN is not set (potentially in ANC case)
  3536. * then do nothing for POST_PMU and let right
  3537. * channel handle everything.
  3538. */
  3539. break;
  3540. }
  3541. /*
  3542. * 7ms sleep is required after PA is enabled as per
  3543. * HW requirement
  3544. */
  3545. if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
  3546. usleep_range(7000, 7100);
  3547. clear_bit(HPH_PA_DELAY, &tasha->status_mask);
  3548. }
  3549. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3550. snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CTL,
  3551. 0x10, 0x00);
  3552. /* Remove mix path mute if it is enabled */
  3553. if ((snd_soc_read(codec, WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
  3554. 0x10)
  3555. snd_soc_update_bits(codec,
  3556. WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  3557. 0x10, 0x00);
  3558. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3559. /* Do everything needed for right channel */
  3560. snd_soc_update_bits(codec, WCD9335_CDC_RX2_RX_PATH_CTL,
  3561. 0x10, 0x00);
  3562. /* Remove mix path mute if it is enabled */
  3563. if ((snd_soc_read(codec,
  3564. WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
  3565. 0x10)
  3566. snd_soc_update_bits(codec,
  3567. WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  3568. 0x10, 0x00);
  3569. /* Remove ANC Rx from reset */
  3570. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3571. }
  3572. tasha_codec_override(codec, hph_mode, event);
  3573. break;
  3574. case SND_SOC_DAPM_PRE_PMD:
  3575. blocking_notifier_call_chain(&tasha->notifier,
  3576. WCD_EVENT_PRE_HPHL_PA_OFF,
  3577. &tasha->mbhc);
  3578. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3579. if (!(strcmp(w->name, "ANC HPHL PA")))
  3580. snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x80, 0x00);
  3581. break;
  3582. case SND_SOC_DAPM_POST_PMD:
  3583. /* 5ms sleep is required after PA is disabled as per
  3584. * HW requirement
  3585. */
  3586. usleep_range(5000, 5500);
  3587. tasha_codec_override(codec, hph_mode, event);
  3588. blocking_notifier_call_chain(&tasha->notifier,
  3589. WCD_EVENT_POST_HPHL_PA_OFF,
  3590. &tasha->mbhc);
  3591. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3592. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3593. snd_soc_update_bits(codec,
  3594. WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
  3595. }
  3596. break;
  3597. };
  3598. return ret;
  3599. }
  3600. static int tasha_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
  3601. struct snd_kcontrol *kcontrol,
  3602. int event)
  3603. {
  3604. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3605. u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
  3606. int ret = 0;
  3607. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3608. if (w->reg == WCD9335_ANA_LO_1_2) {
  3609. if (w->shift == 7) {
  3610. lineout_vol_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  3611. lineout_mix_vol_reg = WCD9335_CDC_RX3_RX_PATH_MIX_CTL;
  3612. } else if (w->shift == 6) {
  3613. lineout_vol_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  3614. lineout_mix_vol_reg = WCD9335_CDC_RX4_RX_PATH_MIX_CTL;
  3615. }
  3616. } else if (w->reg == WCD9335_ANA_LO_3_4) {
  3617. if (w->shift == 7) {
  3618. lineout_vol_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  3619. lineout_mix_vol_reg = WCD9335_CDC_RX5_RX_PATH_MIX_CTL;
  3620. } else if (w->shift == 6) {
  3621. lineout_vol_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  3622. lineout_mix_vol_reg = WCD9335_CDC_RX6_RX_PATH_MIX_CTL;
  3623. }
  3624. } else {
  3625. dev_err(codec->dev, "%s: Error enabling lineout PA\n",
  3626. __func__);
  3627. return -EINVAL;
  3628. }
  3629. switch (event) {
  3630. case SND_SOC_DAPM_POST_PMU:
  3631. /* 5ms sleep is required after PA is enabled as per
  3632. * HW requirement
  3633. */
  3634. usleep_range(5000, 5500);
  3635. snd_soc_update_bits(codec, lineout_vol_reg,
  3636. 0x10, 0x00);
  3637. /* Remove mix path mute if it is enabled */
  3638. if ((snd_soc_read(codec, lineout_mix_vol_reg)) & 0x10)
  3639. snd_soc_update_bits(codec,
  3640. lineout_mix_vol_reg,
  3641. 0x10, 0x00);
  3642. if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
  3643. !(strcmp(w->name, "ANC LINEOUT2 PA")))
  3644. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3645. tasha_codec_override(codec, CLS_AB, event);
  3646. break;
  3647. case SND_SOC_DAPM_POST_PMD:
  3648. /* 5ms sleep is required after PA is disabled as per
  3649. * HW requirement
  3650. */
  3651. usleep_range(5000, 5500);
  3652. tasha_codec_override(codec, CLS_AB, event);
  3653. if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
  3654. !(strcmp(w->name, "ANC LINEOUT2 PA"))) {
  3655. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3656. if (!(strcmp(w->name, "ANC LINEOUT1 PA")))
  3657. snd_soc_update_bits(codec,
  3658. WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
  3659. else
  3660. snd_soc_update_bits(codec,
  3661. WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
  3662. }
  3663. break;
  3664. };
  3665. return ret;
  3666. }
  3667. static void tasha_spk_anc_update_callback(struct work_struct *work)
  3668. {
  3669. struct spk_anc_work *spk_anc_dwork;
  3670. struct tasha_priv *tasha;
  3671. struct delayed_work *delayed_work;
  3672. struct snd_soc_codec *codec;
  3673. delayed_work = to_delayed_work(work);
  3674. spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
  3675. tasha = spk_anc_dwork->tasha;
  3676. codec = tasha->codec;
  3677. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_CFG0, 0x10, 0x10);
  3678. }
  3679. static int tasha_codec_enable_spk_anc(struct snd_soc_dapm_widget *w,
  3680. struct snd_kcontrol *kcontrol,
  3681. int event)
  3682. {
  3683. int ret = 0;
  3684. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3685. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3686. dev_dbg(codec->dev, "%s %s %d %d\n", __func__, w->name, event,
  3687. tasha->anc_func);
  3688. if (!tasha->anc_func)
  3689. return 0;
  3690. switch (event) {
  3691. case SND_SOC_DAPM_PRE_PMU:
  3692. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3693. schedule_delayed_work(&tasha->spk_anc_dwork.dwork,
  3694. msecs_to_jiffies(spk_anc_en_delay));
  3695. break;
  3696. case SND_SOC_DAPM_POST_PMD:
  3697. cancel_delayed_work_sync(&tasha->spk_anc_dwork.dwork);
  3698. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_CFG0,
  3699. 0x10, 0x00);
  3700. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3701. break;
  3702. }
  3703. return ret;
  3704. }
  3705. static int tasha_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  3706. struct snd_kcontrol *kcontrol,
  3707. int event)
  3708. {
  3709. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3710. int ret = 0;
  3711. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  3712. switch (event) {
  3713. case SND_SOC_DAPM_POST_PMU:
  3714. /* 5ms sleep is required after PA is enabled as per
  3715. * HW requirement
  3716. */
  3717. usleep_range(5000, 5500);
  3718. snd_soc_update_bits(codec, WCD9335_CDC_RX0_RX_PATH_CTL,
  3719. 0x10, 0x00);
  3720. /* Remove mix path mute if it is enabled */
  3721. if ((snd_soc_read(codec, WCD9335_CDC_RX0_RX_PATH_MIX_CTL)) &
  3722. 0x10)
  3723. snd_soc_update_bits(codec,
  3724. WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
  3725. 0x10, 0x00);
  3726. break;
  3727. case SND_SOC_DAPM_POST_PMD:
  3728. /* 5ms sleep is required after PA is disabled as per
  3729. * HW requirement
  3730. */
  3731. usleep_range(5000, 5500);
  3732. if (!(strcmp(w->name, "ANC EAR PA"))) {
  3733. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3734. snd_soc_update_bits(codec,
  3735. WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x00);
  3736. }
  3737. break;
  3738. };
  3739. return ret;
  3740. }
  3741. static void tasha_codec_hph_mode_gain_opt(struct snd_soc_codec *codec,
  3742. u8 gain)
  3743. {
  3744. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3745. u8 hph_l_en, hph_r_en;
  3746. u8 l_val, r_val;
  3747. u8 hph_pa_status;
  3748. bool is_hphl_pa, is_hphr_pa;
  3749. hph_pa_status = snd_soc_read(codec, WCD9335_ANA_HPH);
  3750. is_hphl_pa = hph_pa_status >> 7;
  3751. is_hphr_pa = (hph_pa_status & 0x40) >> 6;
  3752. hph_l_en = snd_soc_read(codec, WCD9335_HPH_L_EN);
  3753. hph_r_en = snd_soc_read(codec, WCD9335_HPH_R_EN);
  3754. l_val = (hph_l_en & 0xC0) | 0x20 | gain;
  3755. r_val = (hph_r_en & 0xC0) | 0x20 | gain;
  3756. /*
  3757. * Set HPH_L & HPH_R gain source selection to REGISTER
  3758. * for better click and pop only if corresponding PAs are
  3759. * not enabled. Also cache the values of the HPHL/R
  3760. * PA gains to be applied after PAs are enabled
  3761. */
  3762. if ((l_val != hph_l_en) && !is_hphl_pa) {
  3763. snd_soc_write(codec, WCD9335_HPH_L_EN, l_val);
  3764. tasha->hph_l_gain = hph_l_en & 0x1F;
  3765. }
  3766. if ((r_val != hph_r_en) && !is_hphr_pa) {
  3767. snd_soc_write(codec, WCD9335_HPH_R_EN, r_val);
  3768. tasha->hph_r_gain = hph_r_en & 0x1F;
  3769. }
  3770. }
  3771. static void tasha_codec_hph_lohifi_config(struct snd_soc_codec *codec,
  3772. int event)
  3773. {
  3774. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3775. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_PA, 0x0F, 0x06);
  3776. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2,
  3777. 0xF0, 0x40);
  3778. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3779. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3780. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3781. tasha_codec_hph_mode_gain_opt(codec, 0x11);
  3782. }
  3783. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3784. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3785. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3786. snd_soc_write(codec, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2, 0x8A);
  3787. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_PA, 0x0F, 0x0A);
  3788. }
  3789. }
  3790. static void tasha_codec_hph_lp_config(struct snd_soc_codec *codec,
  3791. int event)
  3792. {
  3793. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3794. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3795. tasha_codec_hph_mode_gain_opt(codec, 0x10);
  3796. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3797. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3798. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x04, 0x04);
  3799. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x20, 0x20);
  3800. snd_soc_update_bits(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x07,
  3801. 0x01);
  3802. snd_soc_update_bits(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x70,
  3803. 0x10);
  3804. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO,
  3805. 0x0F, 0x01);
  3806. snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO,
  3807. 0xF0, 0x10);
  3808. }
  3809. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3810. snd_soc_write(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO, 0x88);
  3811. snd_soc_write(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x33);
  3812. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x20, 0x00);
  3813. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x04, 0x00);
  3814. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3815. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3816. snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0xC0, 0x80);
  3817. snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0xC0, 0x80);
  3818. }
  3819. }
  3820. static void tasha_codec_hph_hifi_config(struct snd_soc_codec *codec,
  3821. int event)
  3822. {
  3823. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3824. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3825. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3826. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3827. tasha_codec_hph_mode_gain_opt(codec, 0x11);
  3828. }
  3829. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3830. snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3831. snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3832. }
  3833. }
  3834. static void tasha_codec_hph_mode_config(struct snd_soc_codec *codec,
  3835. int event, int mode)
  3836. {
  3837. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3838. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  3839. return;
  3840. switch (mode) {
  3841. case CLS_H_LP:
  3842. tasha_codec_hph_lp_config(codec, event);
  3843. break;
  3844. case CLS_H_LOHIFI:
  3845. tasha_codec_hph_lohifi_config(codec, event);
  3846. break;
  3847. case CLS_H_HIFI:
  3848. tasha_codec_hph_hifi_config(codec, event);
  3849. break;
  3850. }
  3851. }
  3852. static int tasha_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  3853. struct snd_kcontrol *kcontrol,
  3854. int event)
  3855. {
  3856. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3857. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3858. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  3859. int hph_mode = tasha->hph_mode;
  3860. u8 dem_inp;
  3861. int ret = 0;
  3862. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  3863. w->name, event, hph_mode);
  3864. switch (event) {
  3865. case SND_SOC_DAPM_PRE_PMU:
  3866. if (tasha->anc_func) {
  3867. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3868. /* 40 msec delay is needed to avoid click and pop */
  3869. msleep(40);
  3870. }
  3871. /* Read DEM INP Select */
  3872. dem_inp = snd_soc_read(codec, WCD9335_CDC_RX2_RX_PATH_SEC0) &
  3873. 0x03;
  3874. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  3875. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  3876. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  3877. __func__, hph_mode);
  3878. return -EINVAL;
  3879. }
  3880. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3881. WCD_CLSH_EVENT_PRE_DAC,
  3882. WCD_CLSH_STATE_HPHR,
  3883. ((hph_mode == CLS_H_LOHIFI) ?
  3884. CLS_H_HIFI : hph_mode));
  3885. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3886. if (tasha->anc_func)
  3887. snd_soc_update_bits(codec,
  3888. WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x10);
  3889. break;
  3890. case SND_SOC_DAPM_POST_PMU:
  3891. /* 1000us required as per HW requirement */
  3892. usleep_range(1000, 1100);
  3893. if ((hph_mode == CLS_H_LP) &&
  3894. (TASHA_IS_1_1(wcd9xxx))) {
  3895. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3896. 0x03, 0x03);
  3897. }
  3898. break;
  3899. case SND_SOC_DAPM_PRE_PMD:
  3900. if ((hph_mode == CLS_H_LP) &&
  3901. (TASHA_IS_1_1(wcd9xxx))) {
  3902. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3903. 0x03, 0x00);
  3904. }
  3905. break;
  3906. case SND_SOC_DAPM_POST_PMD:
  3907. /* 1000us required as per HW requirement */
  3908. usleep_range(1000, 1100);
  3909. if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
  3910. WCD_CLSH_STATE_HPHL))
  3911. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3912. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3913. WCD_CLSH_EVENT_POST_PA,
  3914. WCD_CLSH_STATE_HPHR,
  3915. ((hph_mode == CLS_H_LOHIFI) ?
  3916. CLS_H_HIFI : hph_mode));
  3917. break;
  3918. };
  3919. return ret;
  3920. }
  3921. static int tasha_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  3922. struct snd_kcontrol *kcontrol,
  3923. int event)
  3924. {
  3925. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3926. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  3927. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  3928. int hph_mode = tasha->hph_mode;
  3929. u8 dem_inp;
  3930. int ret = 0;
  3931. uint32_t impedl = 0, impedr = 0;
  3932. dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
  3933. w->name, event, hph_mode);
  3934. switch (event) {
  3935. case SND_SOC_DAPM_PRE_PMU:
  3936. if (tasha->anc_func) {
  3937. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3938. /* 40 msec delay is needed to avoid click and pop */
  3939. msleep(40);
  3940. }
  3941. /* Read DEM INP Select */
  3942. dem_inp = snd_soc_read(codec, WCD9335_CDC_RX1_RX_PATH_SEC0) &
  3943. 0x03;
  3944. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  3945. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  3946. dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  3947. __func__, hph_mode);
  3948. return -EINVAL;
  3949. }
  3950. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3951. WCD_CLSH_EVENT_PRE_DAC,
  3952. WCD_CLSH_STATE_HPHL,
  3953. ((hph_mode == CLS_H_LOHIFI) ?
  3954. CLS_H_HIFI : hph_mode));
  3955. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3956. if (tasha->anc_func)
  3957. snd_soc_update_bits(codec,
  3958. WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x10);
  3959. ret = wcd_mbhc_get_impedance(&tasha->mbhc,
  3960. &impedl, &impedr);
  3961. if (!ret) {
  3962. wcd_clsh_imped_config(codec, impedl, false);
  3963. set_bit(CLASSH_CONFIG, &tasha->status_mask);
  3964. } else {
  3965. dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
  3966. __func__, ret);
  3967. ret = 0;
  3968. }
  3969. break;
  3970. case SND_SOC_DAPM_POST_PMU:
  3971. /* 1000us required as per HW requirement */
  3972. usleep_range(1000, 1100);
  3973. if ((hph_mode == CLS_H_LP) &&
  3974. (TASHA_IS_1_1(wcd9xxx))) {
  3975. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3976. 0x03, 0x03);
  3977. }
  3978. break;
  3979. case SND_SOC_DAPM_PRE_PMD:
  3980. if ((hph_mode == CLS_H_LP) &&
  3981. (TASHA_IS_1_1(wcd9xxx))) {
  3982. snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
  3983. 0x03, 0x00);
  3984. }
  3985. break;
  3986. case SND_SOC_DAPM_POST_PMD:
  3987. /* 1000us required as per HW requirement */
  3988. usleep_range(1000, 1100);
  3989. if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
  3990. WCD_CLSH_STATE_HPHR))
  3991. tasha_codec_hph_mode_config(codec, event, hph_mode);
  3992. wcd_clsh_fsm(codec, &tasha->clsh_d,
  3993. WCD_CLSH_EVENT_POST_PA,
  3994. WCD_CLSH_STATE_HPHL,
  3995. ((hph_mode == CLS_H_LOHIFI) ?
  3996. CLS_H_HIFI : hph_mode));
  3997. if (test_bit(CLASSH_CONFIG, &tasha->status_mask)) {
  3998. wcd_clsh_imped_config(codec, impedl, true);
  3999. clear_bit(CLASSH_CONFIG, &tasha->status_mask);
  4000. } else
  4001. dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
  4002. __func__, ret);
  4003. break;
  4004. };
  4005. return ret;
  4006. }
  4007. static int tasha_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
  4008. struct snd_kcontrol *kcontrol,
  4009. int event)
  4010. {
  4011. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4012. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4013. int ret = 0;
  4014. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  4015. switch (event) {
  4016. case SND_SOC_DAPM_PRE_PMU:
  4017. if (tasha->anc_func &&
  4018. (!strcmp(w->name, "RX INT3 DAC") ||
  4019. !strcmp(w->name, "RX INT4 DAC")))
  4020. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4021. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4022. WCD_CLSH_EVENT_PRE_DAC,
  4023. WCD_CLSH_STATE_LO,
  4024. CLS_AB);
  4025. if (tasha->anc_func) {
  4026. if (!strcmp(w->name, "RX INT3 DAC"))
  4027. snd_soc_update_bits(codec,
  4028. WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
  4029. else if (!strcmp(w->name, "RX INT4 DAC"))
  4030. snd_soc_update_bits(codec,
  4031. WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
  4032. }
  4033. break;
  4034. case SND_SOC_DAPM_POST_PMD:
  4035. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4036. WCD_CLSH_EVENT_POST_PA,
  4037. WCD_CLSH_STATE_LO,
  4038. CLS_AB);
  4039. break;
  4040. }
  4041. return 0;
  4042. }
  4043. static const struct snd_soc_dapm_widget tasha_dapm_i2s_widgets[] = {
  4044. SND_SOC_DAPM_SUPPLY("RX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  4045. 0, 0, NULL, 0),
  4046. SND_SOC_DAPM_SUPPLY("TX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  4047. 0, 0, NULL, 0),
  4048. };
  4049. static int tasha_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  4050. struct snd_kcontrol *kcontrol,
  4051. int event)
  4052. {
  4053. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4054. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4055. int ret = 0;
  4056. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  4057. switch (event) {
  4058. case SND_SOC_DAPM_PRE_PMU:
  4059. if (tasha->anc_func)
  4060. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4061. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4062. WCD_CLSH_EVENT_PRE_DAC,
  4063. WCD_CLSH_STATE_EAR,
  4064. CLS_H_NORMAL);
  4065. if (tasha->anc_func)
  4066. snd_soc_update_bits(codec,
  4067. WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x10);
  4068. break;
  4069. case SND_SOC_DAPM_POST_PMU:
  4070. break;
  4071. case SND_SOC_DAPM_PRE_PMD:
  4072. break;
  4073. case SND_SOC_DAPM_POST_PMD:
  4074. wcd_clsh_fsm(codec, &tasha->clsh_d,
  4075. WCD_CLSH_EVENT_POST_PA,
  4076. WCD_CLSH_STATE_EAR,
  4077. CLS_H_NORMAL);
  4078. break;
  4079. };
  4080. return ret;
  4081. }
  4082. static int tasha_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
  4083. struct snd_kcontrol *kcontrol,
  4084. int event)
  4085. {
  4086. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4087. u16 boost_path_ctl, boost_path_cfg1;
  4088. u16 reg, reg_mix;
  4089. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  4090. if (!strcmp(w->name, "RX INT7 CHAIN")) {
  4091. boost_path_ctl = WCD9335_CDC_BOOST0_BOOST_PATH_CTL;
  4092. boost_path_cfg1 = WCD9335_CDC_RX7_RX_PATH_CFG1;
  4093. reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4094. reg_mix = WCD9335_CDC_RX7_RX_PATH_MIX_CTL;
  4095. } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
  4096. boost_path_ctl = WCD9335_CDC_BOOST1_BOOST_PATH_CTL;
  4097. boost_path_cfg1 = WCD9335_CDC_RX8_RX_PATH_CFG1;
  4098. reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4099. reg_mix = WCD9335_CDC_RX8_RX_PATH_MIX_CTL;
  4100. } else {
  4101. dev_err(codec->dev, "%s: unknown widget: %s\n",
  4102. __func__, w->name);
  4103. return -EINVAL;
  4104. }
  4105. switch (event) {
  4106. case SND_SOC_DAPM_PRE_PMU:
  4107. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  4108. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  4109. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  4110. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  4111. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  4112. break;
  4113. case SND_SOC_DAPM_POST_PMD:
  4114. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  4115. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  4116. break;
  4117. };
  4118. return 0;
  4119. }
  4120. static u16 tasha_interp_get_primary_reg(u16 reg, u16 *ind)
  4121. {
  4122. u16 prim_int_reg = 0;
  4123. switch (reg) {
  4124. case WCD9335_CDC_RX0_RX_PATH_CTL:
  4125. case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
  4126. prim_int_reg = WCD9335_CDC_RX0_RX_PATH_CTL;
  4127. *ind = 0;
  4128. break;
  4129. case WCD9335_CDC_RX1_RX_PATH_CTL:
  4130. case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
  4131. prim_int_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4132. *ind = 1;
  4133. break;
  4134. case WCD9335_CDC_RX2_RX_PATH_CTL:
  4135. case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
  4136. prim_int_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4137. *ind = 2;
  4138. break;
  4139. case WCD9335_CDC_RX3_RX_PATH_CTL:
  4140. case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
  4141. prim_int_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4142. *ind = 3;
  4143. break;
  4144. case WCD9335_CDC_RX4_RX_PATH_CTL:
  4145. case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
  4146. prim_int_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4147. *ind = 4;
  4148. break;
  4149. case WCD9335_CDC_RX5_RX_PATH_CTL:
  4150. case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
  4151. prim_int_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4152. *ind = 5;
  4153. break;
  4154. case WCD9335_CDC_RX6_RX_PATH_CTL:
  4155. case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
  4156. prim_int_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4157. *ind = 6;
  4158. break;
  4159. case WCD9335_CDC_RX7_RX_PATH_CTL:
  4160. case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
  4161. prim_int_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4162. *ind = 7;
  4163. break;
  4164. case WCD9335_CDC_RX8_RX_PATH_CTL:
  4165. case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
  4166. prim_int_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4167. *ind = 8;
  4168. break;
  4169. };
  4170. return prim_int_reg;
  4171. }
  4172. static void tasha_codec_hd2_control(struct snd_soc_codec *codec,
  4173. u16 prim_int_reg, int event)
  4174. {
  4175. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4176. u16 hd2_scale_reg;
  4177. u16 hd2_enable_reg = 0;
  4178. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  4179. return;
  4180. if (prim_int_reg == WCD9335_CDC_RX1_RX_PATH_CTL) {
  4181. hd2_scale_reg = WCD9335_CDC_RX1_RX_PATH_SEC3;
  4182. hd2_enable_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4183. }
  4184. if (prim_int_reg == WCD9335_CDC_RX2_RX_PATH_CTL) {
  4185. hd2_scale_reg = WCD9335_CDC_RX2_RX_PATH_SEC3;
  4186. hd2_enable_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  4187. }
  4188. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  4189. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
  4190. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
  4191. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  4192. }
  4193. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  4194. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  4195. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
  4196. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  4197. }
  4198. }
  4199. static int tasha_codec_enable_prim_interpolator(
  4200. struct snd_soc_codec *codec,
  4201. u16 reg, int event)
  4202. {
  4203. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4204. u16 prim_int_reg;
  4205. u16 ind = 0;
  4206. prim_int_reg = tasha_interp_get_primary_reg(reg, &ind);
  4207. switch (event) {
  4208. case SND_SOC_DAPM_PRE_PMU:
  4209. tasha->prim_int_users[ind]++;
  4210. if (tasha->prim_int_users[ind] == 1) {
  4211. snd_soc_update_bits(codec, prim_int_reg,
  4212. 0x10, 0x10);
  4213. tasha_codec_hd2_control(codec, prim_int_reg, event);
  4214. snd_soc_update_bits(codec, prim_int_reg,
  4215. 1 << 0x5, 1 << 0x5);
  4216. }
  4217. if ((reg != prim_int_reg) &&
  4218. ((snd_soc_read(codec, prim_int_reg)) & 0x10))
  4219. snd_soc_update_bits(codec, reg, 0x10, 0x10);
  4220. break;
  4221. case SND_SOC_DAPM_POST_PMD:
  4222. tasha->prim_int_users[ind]--;
  4223. if (tasha->prim_int_users[ind] == 0) {
  4224. snd_soc_update_bits(codec, prim_int_reg,
  4225. 1 << 0x5, 0 << 0x5);
  4226. snd_soc_update_bits(codec, prim_int_reg,
  4227. 0x40, 0x40);
  4228. snd_soc_update_bits(codec, prim_int_reg,
  4229. 0x40, 0x00);
  4230. tasha_codec_hd2_control(codec, prim_int_reg, event);
  4231. }
  4232. break;
  4233. };
  4234. dev_dbg(codec->dev, "%s: primary interpolator: INT%d, users: %d\n",
  4235. __func__, ind, tasha->prim_int_users[ind]);
  4236. return 0;
  4237. }
  4238. static int tasha_codec_enable_spline_src(struct snd_soc_codec *codec,
  4239. int src_num,
  4240. int event)
  4241. {
  4242. u16 src_paired_reg = 0;
  4243. struct tasha_priv *tasha;
  4244. u16 rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4245. u16 rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4246. int *src_users, count, spl_src = SPLINE_SRC0;
  4247. u16 src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4248. tasha = snd_soc_codec_get_drvdata(codec);
  4249. switch (src_num) {
  4250. case SRC_IN_HPHL:
  4251. rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4252. src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4253. src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4254. rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4255. spl_src = SPLINE_SRC0;
  4256. break;
  4257. case SRC_IN_LO1:
  4258. rx_path_cfg_reg = WCD9335_CDC_RX3_RX_PATH_CFG0;
  4259. src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4260. src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4261. rx_path_ctl_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4262. spl_src = SPLINE_SRC0;
  4263. break;
  4264. case SRC_IN_HPHR:
  4265. rx_path_cfg_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  4266. src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4267. src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4268. rx_path_ctl_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4269. spl_src = SPLINE_SRC1;
  4270. break;
  4271. case SRC_IN_LO2:
  4272. rx_path_cfg_reg = WCD9335_CDC_RX4_RX_PATH_CFG0;
  4273. src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4274. src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4275. rx_path_ctl_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4276. spl_src = SPLINE_SRC1;
  4277. break;
  4278. case SRC_IN_SPKRL:
  4279. rx_path_cfg_reg = WCD9335_CDC_RX7_RX_PATH_CFG0;
  4280. src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4281. src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4282. rx_path_ctl_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4283. spl_src = SPLINE_SRC2;
  4284. break;
  4285. case SRC_IN_LO3:
  4286. rx_path_cfg_reg = WCD9335_CDC_RX5_RX_PATH_CFG0;
  4287. src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4288. src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4289. rx_path_ctl_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4290. spl_src = SPLINE_SRC2;
  4291. break;
  4292. case SRC_IN_SPKRR:
  4293. rx_path_cfg_reg = WCD9335_CDC_RX8_RX_PATH_CFG0;
  4294. src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4295. src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4296. rx_path_ctl_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4297. spl_src = SPLINE_SRC3;
  4298. break;
  4299. case SRC_IN_LO4:
  4300. rx_path_cfg_reg = WCD9335_CDC_RX6_RX_PATH_CFG0;
  4301. src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4302. src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4303. rx_path_ctl_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4304. spl_src = SPLINE_SRC3;
  4305. break;
  4306. };
  4307. src_users = &tasha->spl_src_users[spl_src];
  4308. switch (event) {
  4309. case SND_SOC_DAPM_PRE_PMU:
  4310. count = *src_users;
  4311. count++;
  4312. if (count == 1) {
  4313. if ((snd_soc_read(codec, src_clk_reg) & 0x02) ||
  4314. (snd_soc_read(codec, src_paired_reg) & 0x02)) {
  4315. snd_soc_update_bits(codec, src_clk_reg, 0x02,
  4316. 0x00);
  4317. snd_soc_update_bits(codec, src_paired_reg,
  4318. 0x02, 0x00);
  4319. }
  4320. snd_soc_update_bits(codec, src_clk_reg, 0x01, 0x01);
  4321. snd_soc_update_bits(codec, rx_path_cfg_reg, 0x80,
  4322. 0x80);
  4323. }
  4324. *src_users = count;
  4325. break;
  4326. case SND_SOC_DAPM_POST_PMD:
  4327. count = *src_users;
  4328. count--;
  4329. if (count == 0) {
  4330. snd_soc_update_bits(codec, rx_path_cfg_reg, 0x80,
  4331. 0x00);
  4332. snd_soc_update_bits(codec, src_clk_reg, 0x03, 0x02);
  4333. /* default sample rate */
  4334. snd_soc_update_bits(codec, rx_path_ctl_reg, 0x0f,
  4335. 0x04);
  4336. }
  4337. *src_users = count;
  4338. break;
  4339. };
  4340. dev_dbg(codec->dev, "%s: Spline SRC%d, users: %d\n",
  4341. __func__, spl_src, *src_users);
  4342. return 0;
  4343. }
  4344. static int tasha_codec_enable_spline_resampler(struct snd_soc_dapm_widget *w,
  4345. struct snd_kcontrol *kcontrol,
  4346. int event)
  4347. {
  4348. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4349. int ret = 0;
  4350. u8 src_in;
  4351. src_in = snd_soc_read(codec, WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0);
  4352. if (!(src_in & 0xFF)) {
  4353. dev_err(codec->dev, "%s: Spline SRC%u input not selected\n",
  4354. __func__, w->shift);
  4355. return -EINVAL;
  4356. }
  4357. switch (w->shift) {
  4358. case SPLINE_SRC0:
  4359. ret = tasha_codec_enable_spline_src(codec,
  4360. ((src_in & 0x03) == 1) ? SRC_IN_HPHL : SRC_IN_LO1,
  4361. event);
  4362. break;
  4363. case SPLINE_SRC1:
  4364. ret = tasha_codec_enable_spline_src(codec,
  4365. ((src_in & 0x0C) == 4) ? SRC_IN_HPHR : SRC_IN_LO2,
  4366. event);
  4367. break;
  4368. case SPLINE_SRC2:
  4369. ret = tasha_codec_enable_spline_src(codec,
  4370. ((src_in & 0x30) == 0x10) ? SRC_IN_LO3 : SRC_IN_SPKRL,
  4371. event);
  4372. break;
  4373. case SPLINE_SRC3:
  4374. ret = tasha_codec_enable_spline_src(codec,
  4375. ((src_in & 0xC0) == 0x40) ? SRC_IN_LO4 : SRC_IN_SPKRR,
  4376. event);
  4377. break;
  4378. default:
  4379. dev_err(codec->dev, "%s: Invalid spline src:%u\n", __func__,
  4380. w->shift);
  4381. ret = -EINVAL;
  4382. };
  4383. return ret;
  4384. }
  4385. static int tasha_codec_enable_swr(struct snd_soc_dapm_widget *w,
  4386. struct snd_kcontrol *kcontrol, int event)
  4387. {
  4388. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4389. struct tasha_priv *tasha;
  4390. int i, ch_cnt;
  4391. tasha = snd_soc_codec_get_drvdata(codec);
  4392. if (!tasha->nr)
  4393. return 0;
  4394. switch (event) {
  4395. case SND_SOC_DAPM_PRE_PMU:
  4396. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
  4397. !tasha->rx_7_count)
  4398. tasha->rx_7_count++;
  4399. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  4400. !tasha->rx_8_count)
  4401. tasha->rx_8_count++;
  4402. ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
  4403. for (i = 0; i < tasha->nr; i++) {
  4404. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4405. SWR_DEVICE_UP, NULL);
  4406. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4407. SWR_SET_NUM_RX_CH, &ch_cnt);
  4408. }
  4409. break;
  4410. case SND_SOC_DAPM_POST_PMD:
  4411. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
  4412. tasha->rx_7_count)
  4413. tasha->rx_7_count--;
  4414. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  4415. tasha->rx_8_count)
  4416. tasha->rx_8_count--;
  4417. ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
  4418. for (i = 0; i < tasha->nr; i++)
  4419. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4420. SWR_SET_NUM_RX_CH, &ch_cnt);
  4421. break;
  4422. }
  4423. dev_dbg(tasha->dev, "%s: current swr ch cnt: %d\n",
  4424. __func__, tasha->rx_7_count + tasha->rx_8_count);
  4425. return 0;
  4426. }
  4427. static int tasha_codec_config_ear_spkr_gain(struct snd_soc_codec *codec,
  4428. int event, int gain_reg)
  4429. {
  4430. int comp_gain_offset, val;
  4431. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4432. switch (tasha->spkr_mode) {
  4433. /* Compander gain in SPKR_MODE1 case is 12 dB */
  4434. case SPKR_MODE_1:
  4435. comp_gain_offset = -12;
  4436. break;
  4437. /* Default case compander gain is 15 dB */
  4438. default:
  4439. comp_gain_offset = -15;
  4440. break;
  4441. }
  4442. switch (event) {
  4443. case SND_SOC_DAPM_POST_PMU:
  4444. /* Apply ear spkr gain only if compander is enabled */
  4445. if (tasha->comp_enabled[COMPANDER_7] &&
  4446. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4447. gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
  4448. (tasha->ear_spkr_gain != 0)) {
  4449. /* For example, val is -8(-12+5-1) for 4dB of gain */
  4450. val = comp_gain_offset + tasha->ear_spkr_gain - 1;
  4451. snd_soc_write(codec, gain_reg, val);
  4452. dev_dbg(codec->dev, "%s: RX7 Volume %d dB\n",
  4453. __func__, val);
  4454. }
  4455. break;
  4456. case SND_SOC_DAPM_POST_PMD:
  4457. /*
  4458. * Reset RX7 volume to 0 dB if compander is enabled and
  4459. * ear_spkr_gain is non-zero.
  4460. */
  4461. if (tasha->comp_enabled[COMPANDER_7] &&
  4462. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4463. gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
  4464. (tasha->ear_spkr_gain != 0)) {
  4465. snd_soc_write(codec, gain_reg, 0x0);
  4466. dev_dbg(codec->dev, "%s: Reset RX7 Volume to 0 dB\n",
  4467. __func__);
  4468. }
  4469. break;
  4470. }
  4471. return 0;
  4472. }
  4473. static int tasha_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
  4474. struct snd_kcontrol *kcontrol, int event)
  4475. {
  4476. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4477. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4478. u16 gain_reg;
  4479. int offset_val = 0;
  4480. int val = 0;
  4481. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  4482. switch (w->reg) {
  4483. case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
  4484. gain_reg = WCD9335_CDC_RX0_RX_VOL_MIX_CTL;
  4485. break;
  4486. case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
  4487. gain_reg = WCD9335_CDC_RX1_RX_VOL_MIX_CTL;
  4488. break;
  4489. case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
  4490. gain_reg = WCD9335_CDC_RX2_RX_VOL_MIX_CTL;
  4491. break;
  4492. case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
  4493. gain_reg = WCD9335_CDC_RX3_RX_VOL_MIX_CTL;
  4494. break;
  4495. case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
  4496. gain_reg = WCD9335_CDC_RX4_RX_VOL_MIX_CTL;
  4497. break;
  4498. case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
  4499. gain_reg = WCD9335_CDC_RX5_RX_VOL_MIX_CTL;
  4500. break;
  4501. case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
  4502. gain_reg = WCD9335_CDC_RX6_RX_VOL_MIX_CTL;
  4503. break;
  4504. case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
  4505. gain_reg = WCD9335_CDC_RX7_RX_VOL_MIX_CTL;
  4506. break;
  4507. case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
  4508. gain_reg = WCD9335_CDC_RX8_RX_VOL_MIX_CTL;
  4509. break;
  4510. default:
  4511. dev_err(codec->dev, "%s: No gain register avail for %s\n",
  4512. __func__, w->name);
  4513. return 0;
  4514. };
  4515. switch (event) {
  4516. case SND_SOC_DAPM_POST_PMU:
  4517. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4518. (tasha->comp_enabled[COMPANDER_7] ||
  4519. tasha->comp_enabled[COMPANDER_8]) &&
  4520. (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
  4521. gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
  4522. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4523. 0x01, 0x01);
  4524. snd_soc_update_bits(codec,
  4525. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4526. 0x01, 0x01);
  4527. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4528. 0x01, 0x01);
  4529. snd_soc_update_bits(codec,
  4530. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4531. 0x01, 0x01);
  4532. offset_val = -2;
  4533. }
  4534. val = snd_soc_read(codec, gain_reg);
  4535. val += offset_val;
  4536. snd_soc_write(codec, gain_reg, val);
  4537. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4538. break;
  4539. case SND_SOC_DAPM_POST_PMD:
  4540. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4541. (tasha->comp_enabled[COMPANDER_7] ||
  4542. tasha->comp_enabled[COMPANDER_8]) &&
  4543. (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
  4544. gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
  4545. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4546. 0x01, 0x00);
  4547. snd_soc_update_bits(codec,
  4548. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4549. 0x01, 0x00);
  4550. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4551. 0x01, 0x00);
  4552. snd_soc_update_bits(codec,
  4553. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4554. 0x01, 0x00);
  4555. offset_val = 2;
  4556. val = snd_soc_read(codec, gain_reg);
  4557. val += offset_val;
  4558. snd_soc_write(codec, gain_reg, val);
  4559. }
  4560. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4561. break;
  4562. };
  4563. return 0;
  4564. }
  4565. static int __tasha_cdc_native_clk_enable(struct tasha_priv *tasha,
  4566. bool enable)
  4567. {
  4568. int ret = 0;
  4569. struct snd_soc_codec *codec = tasha->codec;
  4570. if (!tasha->wcd_native_clk) {
  4571. dev_err(tasha->dev, "%s: wcd native clock is NULL\n", __func__);
  4572. return -EINVAL;
  4573. }
  4574. dev_dbg(tasha->dev, "%s: native_clk_enable = %u\n", __func__, enable);
  4575. if (enable) {
  4576. ret = clk_prepare_enable(tasha->wcd_native_clk);
  4577. if (ret) {
  4578. dev_err(tasha->dev, "%s: native clk enable failed\n",
  4579. __func__);
  4580. goto err;
  4581. }
  4582. if (++tasha->native_clk_users == 1) {
  4583. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4584. 0x10, 0x10);
  4585. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4586. 0x80, 0x80);
  4587. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_GATE,
  4588. 0x04, 0x00);
  4589. snd_soc_update_bits(codec,
  4590. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  4591. 0x02, 0x02);
  4592. }
  4593. } else {
  4594. if (tasha->native_clk_users &&
  4595. (--tasha->native_clk_users == 0)) {
  4596. snd_soc_update_bits(codec,
  4597. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  4598. 0x02, 0x00);
  4599. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_GATE,
  4600. 0x04, 0x04);
  4601. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4602. 0x80, 0x00);
  4603. snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
  4604. 0x10, 0x00);
  4605. }
  4606. clk_disable_unprepare(tasha->wcd_native_clk);
  4607. }
  4608. dev_dbg(codec->dev, "%s: native_clk_users: %d\n", __func__,
  4609. tasha->native_clk_users);
  4610. err:
  4611. return ret;
  4612. }
  4613. static int tasha_codec_get_native_fifo_sync_mask(struct snd_soc_codec *codec,
  4614. int interp_n)
  4615. {
  4616. int mask = 0;
  4617. u16 reg;
  4618. u8 val1, val2, inp0 = 0;
  4619. u8 inp1 = 0, inp2 = 0;
  4620. reg = WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0 + (2 * interp_n) - 2;
  4621. val1 = snd_soc_read(codec, reg);
  4622. val2 = snd_soc_read(codec, reg + 1);
  4623. inp0 = val1 & 0x0F;
  4624. inp1 = (val1 >> 4) & 0x0F;
  4625. inp2 = (val2 >> 4) & 0x0F;
  4626. if (IS_VALID_NATIVE_FIFO_PORT(inp0))
  4627. mask |= (1 << (inp0 - 5));
  4628. if (IS_VALID_NATIVE_FIFO_PORT(inp1))
  4629. mask |= (1 << (inp1 - 5));
  4630. if (IS_VALID_NATIVE_FIFO_PORT(inp2))
  4631. mask |= (1 << (inp2 - 5));
  4632. dev_dbg(codec->dev, "%s: native fifo mask: 0x%x\n", __func__, mask);
  4633. if (!mask)
  4634. dev_err(codec->dev, "native fifo err,int:%d,inp0:%d,inp1:%d,inp2:%d\n",
  4635. interp_n, inp0, inp1, inp2);
  4636. return mask;
  4637. }
  4638. static int tasha_enable_native_supply(struct snd_soc_dapm_widget *w,
  4639. struct snd_kcontrol *kcontrol, int event)
  4640. {
  4641. int mask;
  4642. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4643. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4644. u16 interp_reg;
  4645. dev_dbg(codec->dev, "%s: event: %d, shift:%d\n", __func__, event,
  4646. w->shift);
  4647. if (w->shift < INTERP_HPHL || w->shift > INTERP_LO2)
  4648. return -EINVAL;
  4649. interp_reg = WCD9335_CDC_RX1_RX_PATH_CTL + 20 * (w->shift - 1);
  4650. mask = tasha_codec_get_native_fifo_sync_mask(codec, w->shift);
  4651. if (!mask)
  4652. return -EINVAL;
  4653. switch (event) {
  4654. case SND_SOC_DAPM_PRE_PMU:
  4655. /* Adjust interpolator rate to 44P1_NATIVE */
  4656. snd_soc_update_bits(codec, interp_reg, 0x0F, 0x09);
  4657. __tasha_cdc_native_clk_enable(tasha, true);
  4658. snd_soc_update_bits(codec, WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
  4659. mask, mask);
  4660. break;
  4661. case SND_SOC_DAPM_PRE_PMD:
  4662. snd_soc_update_bits(codec, WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
  4663. mask, 0x0);
  4664. __tasha_cdc_native_clk_enable(tasha, false);
  4665. /* Adjust interpolator rate to default */
  4666. snd_soc_update_bits(codec, interp_reg, 0x0F, 0x04);
  4667. break;
  4668. }
  4669. return 0;
  4670. }
  4671. static int tasha_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  4672. struct snd_kcontrol *kcontrol, int event)
  4673. {
  4674. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4675. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4676. u16 gain_reg;
  4677. u16 reg;
  4678. int val;
  4679. int offset_val = 0;
  4680. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  4681. if (!(strcmp(w->name, "RX INT0 INTERP"))) {
  4682. reg = WCD9335_CDC_RX0_RX_PATH_CTL;
  4683. gain_reg = WCD9335_CDC_RX0_RX_VOL_CTL;
  4684. } else if (!(strcmp(w->name, "RX INT1 INTERP"))) {
  4685. reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4686. gain_reg = WCD9335_CDC_RX1_RX_VOL_CTL;
  4687. } else if (!(strcmp(w->name, "RX INT2 INTERP"))) {
  4688. reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4689. gain_reg = WCD9335_CDC_RX2_RX_VOL_CTL;
  4690. } else if (!(strcmp(w->name, "RX INT3 INTERP"))) {
  4691. reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4692. gain_reg = WCD9335_CDC_RX3_RX_VOL_CTL;
  4693. } else if (!(strcmp(w->name, "RX INT4 INTERP"))) {
  4694. reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4695. gain_reg = WCD9335_CDC_RX4_RX_VOL_CTL;
  4696. } else if (!(strcmp(w->name, "RX INT5 INTERP"))) {
  4697. reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4698. gain_reg = WCD9335_CDC_RX5_RX_VOL_CTL;
  4699. } else if (!(strcmp(w->name, "RX INT6 INTERP"))) {
  4700. reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4701. gain_reg = WCD9335_CDC_RX6_RX_VOL_CTL;
  4702. } else if (!(strcmp(w->name, "RX INT7 INTERP"))) {
  4703. reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4704. gain_reg = WCD9335_CDC_RX7_RX_VOL_CTL;
  4705. } else if (!(strcmp(w->name, "RX INT8 INTERP"))) {
  4706. reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4707. gain_reg = WCD9335_CDC_RX8_RX_VOL_CTL;
  4708. } else {
  4709. dev_err(codec->dev, "%s: Interpolator reg not found\n",
  4710. __func__);
  4711. return -EINVAL;
  4712. }
  4713. switch (event) {
  4714. case SND_SOC_DAPM_PRE_PMU:
  4715. tasha_codec_vote_max_bw(codec, true);
  4716. /* Reset if needed */
  4717. tasha_codec_enable_prim_interpolator(codec, reg, event);
  4718. break;
  4719. case SND_SOC_DAPM_POST_PMU:
  4720. tasha_config_compander(codec, w->shift, event);
  4721. /* apply gain after int clk is enabled */
  4722. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4723. (tasha->comp_enabled[COMPANDER_7] ||
  4724. tasha->comp_enabled[COMPANDER_8]) &&
  4725. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4726. gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
  4727. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4728. 0x01, 0x01);
  4729. snd_soc_update_bits(codec,
  4730. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4731. 0x01, 0x01);
  4732. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4733. 0x01, 0x01);
  4734. snd_soc_update_bits(codec,
  4735. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4736. 0x01, 0x01);
  4737. offset_val = -2;
  4738. }
  4739. val = snd_soc_read(codec, gain_reg);
  4740. val += offset_val;
  4741. snd_soc_write(codec, gain_reg, val);
  4742. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4743. break;
  4744. case SND_SOC_DAPM_POST_PMD:
  4745. tasha_config_compander(codec, w->shift, event);
  4746. tasha_codec_enable_prim_interpolator(codec, reg, event);
  4747. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4748. (tasha->comp_enabled[COMPANDER_7] ||
  4749. tasha->comp_enabled[COMPANDER_8]) &&
  4750. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4751. gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
  4752. snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
  4753. 0x01, 0x00);
  4754. snd_soc_update_bits(codec,
  4755. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4756. 0x01, 0x00);
  4757. snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
  4758. 0x01, 0x00);
  4759. snd_soc_update_bits(codec,
  4760. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4761. 0x01, 0x00);
  4762. offset_val = 2;
  4763. val = snd_soc_read(codec, gain_reg);
  4764. val += offset_val;
  4765. snd_soc_write(codec, gain_reg, val);
  4766. }
  4767. tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
  4768. break;
  4769. };
  4770. return 0;
  4771. }
  4772. static int tasha_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  4773. struct snd_kcontrol *kcontrol, int event)
  4774. {
  4775. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4776. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  4777. switch (event) {
  4778. case SND_SOC_DAPM_POST_PMU: /* fall through */
  4779. case SND_SOC_DAPM_PRE_PMD:
  4780. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  4781. snd_soc_write(codec,
  4782. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  4783. snd_soc_read(codec,
  4784. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  4785. snd_soc_write(codec,
  4786. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  4787. snd_soc_read(codec,
  4788. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  4789. snd_soc_write(codec,
  4790. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  4791. snd_soc_read(codec,
  4792. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  4793. snd_soc_write(codec,
  4794. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  4795. snd_soc_read(codec,
  4796. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  4797. } else {
  4798. snd_soc_write(codec,
  4799. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  4800. snd_soc_read(codec,
  4801. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  4802. snd_soc_write(codec,
  4803. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  4804. snd_soc_read(codec,
  4805. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  4806. snd_soc_write(codec,
  4807. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  4808. snd_soc_read(codec,
  4809. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  4810. }
  4811. break;
  4812. }
  4813. return 0;
  4814. }
  4815. static int tasha_codec_enable_on_demand_supply(
  4816. struct snd_soc_dapm_widget *w,
  4817. struct snd_kcontrol *kcontrol, int event)
  4818. {
  4819. int ret = 0;
  4820. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4821. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4822. struct on_demand_supply *supply;
  4823. if (w->shift >= ON_DEMAND_SUPPLIES_MAX) {
  4824. dev_err(codec->dev, "%s: error index > MAX Demand supplies",
  4825. __func__);
  4826. ret = -EINVAL;
  4827. goto out;
  4828. }
  4829. dev_dbg(codec->dev, "%s: supply: %s event: %d\n",
  4830. __func__, on_demand_supply_name[w->shift], event);
  4831. supply = &tasha->on_demand_list[w->shift];
  4832. WARN_ONCE(!supply->supply, "%s isn't defined\n",
  4833. on_demand_supply_name[w->shift]);
  4834. if (!supply->supply) {
  4835. dev_err(codec->dev, "%s: err supply not present ond for %d",
  4836. __func__, w->shift);
  4837. goto out;
  4838. }
  4839. switch (event) {
  4840. case SND_SOC_DAPM_PRE_PMU:
  4841. ret = regulator_enable(supply->supply);
  4842. if (ret)
  4843. dev_err(codec->dev, "%s: Failed to enable %s\n",
  4844. __func__,
  4845. on_demand_supply_name[w->shift]);
  4846. break;
  4847. case SND_SOC_DAPM_POST_PMD:
  4848. ret = regulator_disable(supply->supply);
  4849. if (ret)
  4850. dev_err(codec->dev, "%s: Failed to disable %s\n",
  4851. __func__,
  4852. on_demand_supply_name[w->shift]);
  4853. break;
  4854. default:
  4855. break;
  4856. };
  4857. out:
  4858. return ret;
  4859. }
  4860. static int tasha_codec_find_amic_input(struct snd_soc_codec *codec,
  4861. int adc_mux_n)
  4862. {
  4863. u16 mask, shift, adc_mux_in_reg;
  4864. u16 amic_mux_sel_reg;
  4865. bool is_amic;
  4866. if (adc_mux_n < 0 || adc_mux_n > WCD9335_MAX_VALID_ADC_MUX ||
  4867. adc_mux_n == WCD9335_INVALID_ADC_MUX)
  4868. return 0;
  4869. /* Check whether adc mux input is AMIC or DMIC */
  4870. if (adc_mux_n < 4) {
  4871. adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  4872. 2 * adc_mux_n;
  4873. amic_mux_sel_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  4874. 2 * adc_mux_n;
  4875. mask = 0x03;
  4876. shift = 0;
  4877. } else {
  4878. adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  4879. adc_mux_n - 4;
  4880. amic_mux_sel_reg = adc_mux_in_reg;
  4881. mask = 0xC0;
  4882. shift = 6;
  4883. }
  4884. is_amic = (((snd_soc_read(codec, adc_mux_in_reg) & mask) >> shift)
  4885. == 1);
  4886. if (!is_amic)
  4887. return 0;
  4888. return snd_soc_read(codec, amic_mux_sel_reg) & 0x07;
  4889. }
  4890. static void tasha_codec_set_tx_hold(struct snd_soc_codec *codec,
  4891. u16 amic_reg, bool set)
  4892. {
  4893. u8 mask = 0x20;
  4894. u8 val;
  4895. if (amic_reg == WCD9335_ANA_AMIC1 ||
  4896. amic_reg == WCD9335_ANA_AMIC3 ||
  4897. amic_reg == WCD9335_ANA_AMIC5)
  4898. mask = 0x40;
  4899. val = set ? mask : 0x00;
  4900. switch (amic_reg) {
  4901. case WCD9335_ANA_AMIC1:
  4902. case WCD9335_ANA_AMIC2:
  4903. snd_soc_update_bits(codec, WCD9335_ANA_AMIC2, mask, val);
  4904. break;
  4905. case WCD9335_ANA_AMIC3:
  4906. case WCD9335_ANA_AMIC4:
  4907. snd_soc_update_bits(codec, WCD9335_ANA_AMIC4, mask, val);
  4908. break;
  4909. case WCD9335_ANA_AMIC5:
  4910. case WCD9335_ANA_AMIC6:
  4911. snd_soc_update_bits(codec, WCD9335_ANA_AMIC6, mask, val);
  4912. break;
  4913. default:
  4914. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  4915. __func__, amic_reg);
  4916. break;
  4917. }
  4918. }
  4919. static int tasha_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
  4920. struct snd_kcontrol *kcontrol, int event)
  4921. {
  4922. int adc_mux_n = w->shift;
  4923. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  4924. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  4925. int amic_n;
  4926. dev_dbg(codec->dev, "%s: event: %d\n", __func__, event);
  4927. switch (event) {
  4928. case SND_SOC_DAPM_POST_PMU:
  4929. amic_n = tasha_codec_find_amic_input(codec, adc_mux_n);
  4930. if (amic_n) {
  4931. /*
  4932. * Prevent ANC Rx pop by leaving Tx FE in HOLD
  4933. * state until PA is up. Track AMIC being used
  4934. * so we can release the HOLD later.
  4935. */
  4936. set_bit(ANC_MIC_AMIC1 + amic_n - 1,
  4937. &tasha->status_mask);
  4938. }
  4939. break;
  4940. default:
  4941. break;
  4942. }
  4943. return 0;
  4944. }
  4945. static u16 tasha_codec_get_amic_pwlvl_reg(struct snd_soc_codec *codec, int amic)
  4946. {
  4947. u16 pwr_level_reg = 0;
  4948. switch (amic) {
  4949. case 1:
  4950. case 2:
  4951. pwr_level_reg = WCD9335_ANA_AMIC1;
  4952. break;
  4953. case 3:
  4954. case 4:
  4955. pwr_level_reg = WCD9335_ANA_AMIC3;
  4956. break;
  4957. case 5:
  4958. case 6:
  4959. pwr_level_reg = WCD9335_ANA_AMIC5;
  4960. break;
  4961. default:
  4962. dev_dbg(codec->dev, "%s: invalid amic: %d\n",
  4963. __func__, amic);
  4964. break;
  4965. }
  4966. return pwr_level_reg;
  4967. }
  4968. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  4969. #define CF_MIN_3DB_4HZ 0x0
  4970. #define CF_MIN_3DB_75HZ 0x1
  4971. #define CF_MIN_3DB_150HZ 0x2
  4972. static void tasha_tx_hpf_corner_freq_callback(struct work_struct *work)
  4973. {
  4974. struct delayed_work *hpf_delayed_work;
  4975. struct hpf_work *hpf_work;
  4976. struct tasha_priv *tasha;
  4977. struct snd_soc_codec *codec;
  4978. u16 dec_cfg_reg, amic_reg;
  4979. u8 hpf_cut_off_freq;
  4980. int amic_n;
  4981. hpf_delayed_work = to_delayed_work(work);
  4982. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  4983. tasha = hpf_work->tasha;
  4984. codec = tasha->codec;
  4985. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  4986. dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
  4987. dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  4988. __func__, hpf_work->decimator, hpf_cut_off_freq);
  4989. amic_n = tasha_codec_find_amic_input(codec, hpf_work->decimator);
  4990. if (amic_n) {
  4991. amic_reg = WCD9335_ANA_AMIC1 + amic_n - 1;
  4992. tasha_codec_set_tx_hold(codec, amic_reg, false);
  4993. }
  4994. tasha_codec_vote_max_bw(codec, true);
  4995. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  4996. hpf_cut_off_freq << 5);
  4997. tasha_codec_vote_max_bw(codec, false);
  4998. }
  4999. static void tasha_tx_mute_update_callback(struct work_struct *work)
  5000. {
  5001. struct tx_mute_work *tx_mute_dwork;
  5002. struct tasha_priv *tasha;
  5003. struct delayed_work *delayed_work;
  5004. struct snd_soc_codec *codec;
  5005. u16 tx_vol_ctl_reg, hpf_gate_reg;
  5006. delayed_work = to_delayed_work(work);
  5007. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  5008. tasha = tx_mute_dwork->tasha;
  5009. codec = tasha->codec;
  5010. tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
  5011. 16 * tx_mute_dwork->decimator;
  5012. hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 +
  5013. 16 * tx_mute_dwork->decimator;
  5014. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x01);
  5015. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  5016. }
  5017. static int tasha_codec_enable_dec(struct snd_soc_dapm_widget *w,
  5018. struct snd_kcontrol *kcontrol, int event)
  5019. {
  5020. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5021. unsigned int decimator;
  5022. char *dec_adc_mux_name = NULL;
  5023. char *widget_name = NULL;
  5024. char *wname;
  5025. int ret = 0, amic_n;
  5026. u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
  5027. u16 tx_gain_ctl_reg;
  5028. char *dec;
  5029. u8 hpf_cut_off_freq;
  5030. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5031. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  5032. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  5033. if (!widget_name)
  5034. return -ENOMEM;
  5035. wname = widget_name;
  5036. dec_adc_mux_name = strsep(&widget_name, " ");
  5037. if (!dec_adc_mux_name) {
  5038. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  5039. __func__, w->name);
  5040. ret = -EINVAL;
  5041. goto out;
  5042. }
  5043. dec_adc_mux_name = widget_name;
  5044. dec = strpbrk(dec_adc_mux_name, "012345678");
  5045. if (!dec) {
  5046. dev_err(codec->dev, "%s: decimator index not found\n",
  5047. __func__);
  5048. ret = -EINVAL;
  5049. goto out;
  5050. }
  5051. ret = kstrtouint(dec, 10, &decimator);
  5052. if (ret < 0) {
  5053. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  5054. __func__, wname);
  5055. ret = -EINVAL;
  5056. goto out;
  5057. }
  5058. dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
  5059. w->name, decimator);
  5060. tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL + 16 * decimator;
  5061. hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
  5062. dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
  5063. tx_gain_ctl_reg = WCD9335_CDC_TX0_TX_VOL_CTL + 16 * decimator;
  5064. switch (event) {
  5065. case SND_SOC_DAPM_PRE_PMU:
  5066. amic_n = tasha_codec_find_amic_input(codec, decimator);
  5067. if (amic_n)
  5068. pwr_level_reg = tasha_codec_get_amic_pwlvl_reg(codec,
  5069. amic_n);
  5070. if (pwr_level_reg) {
  5071. switch ((snd_soc_read(codec, pwr_level_reg) &
  5072. WCD9335_AMIC_PWR_LVL_MASK) >>
  5073. WCD9335_AMIC_PWR_LVL_SHIFT) {
  5074. case WCD9335_AMIC_PWR_LEVEL_LP:
  5075. snd_soc_update_bits(codec, dec_cfg_reg,
  5076. WCD9335_DEC_PWR_LVL_MASK,
  5077. WCD9335_DEC_PWR_LVL_LP);
  5078. break;
  5079. case WCD9335_AMIC_PWR_LEVEL_HP:
  5080. snd_soc_update_bits(codec, dec_cfg_reg,
  5081. WCD9335_DEC_PWR_LVL_MASK,
  5082. WCD9335_DEC_PWR_LVL_HP);
  5083. break;
  5084. case WCD9335_AMIC_PWR_LEVEL_DEFAULT:
  5085. default:
  5086. snd_soc_update_bits(codec, dec_cfg_reg,
  5087. WCD9335_DEC_PWR_LVL_MASK,
  5088. WCD9335_DEC_PWR_LVL_DF);
  5089. break;
  5090. }
  5091. }
  5092. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  5093. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  5094. tasha->tx_hpf_work[decimator].hpf_cut_off_freq =
  5095. hpf_cut_off_freq;
  5096. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  5097. snd_soc_update_bits(codec, dec_cfg_reg,
  5098. TX_HPF_CUT_OFF_FREQ_MASK,
  5099. CF_MIN_3DB_150HZ << 5);
  5100. /* Enable TX PGA Mute */
  5101. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  5102. break;
  5103. case SND_SOC_DAPM_POST_PMU:
  5104. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x00);
  5105. if (decimator == 0) {
  5106. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
  5107. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0xA3);
  5108. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
  5109. snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x03);
  5110. }
  5111. /* schedule work queue to Remove Mute */
  5112. schedule_delayed_work(&tasha->tx_mute_dwork[decimator].dwork,
  5113. msecs_to_jiffies(tx_unmute_delay));
  5114. if (tasha->tx_hpf_work[decimator].hpf_cut_off_freq !=
  5115. CF_MIN_3DB_150HZ)
  5116. schedule_delayed_work(
  5117. &tasha->tx_hpf_work[decimator].dwork,
  5118. msecs_to_jiffies(300));
  5119. /* apply gain after decimator is enabled */
  5120. snd_soc_write(codec, tx_gain_ctl_reg,
  5121. snd_soc_read(codec, tx_gain_ctl_reg));
  5122. break;
  5123. case SND_SOC_DAPM_PRE_PMD:
  5124. hpf_cut_off_freq =
  5125. tasha->tx_hpf_work[decimator].hpf_cut_off_freq;
  5126. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  5127. if (cancel_delayed_work_sync(
  5128. &tasha->tx_hpf_work[decimator].dwork)) {
  5129. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  5130. tasha_codec_vote_max_bw(codec, true);
  5131. snd_soc_update_bits(codec, dec_cfg_reg,
  5132. TX_HPF_CUT_OFF_FREQ_MASK,
  5133. hpf_cut_off_freq << 5);
  5134. tasha_codec_vote_max_bw(codec, false);
  5135. }
  5136. }
  5137. cancel_delayed_work_sync(
  5138. &tasha->tx_mute_dwork[decimator].dwork);
  5139. break;
  5140. case SND_SOC_DAPM_POST_PMD:
  5141. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  5142. break;
  5143. };
  5144. out:
  5145. kfree(wname);
  5146. return ret;
  5147. }
  5148. static u32 tasha_get_dmic_sample_rate(struct snd_soc_codec *codec,
  5149. unsigned int dmic, struct wcd9xxx_pdata *pdata)
  5150. {
  5151. u8 tx_stream_fs;
  5152. u8 adc_mux_index = 0, adc_mux_sel = 0;
  5153. bool dec_found = false;
  5154. u16 adc_mux_ctl_reg, tx_fs_reg;
  5155. u32 dmic_fs;
  5156. while (dec_found == 0 && adc_mux_index < WCD9335_MAX_VALID_ADC_MUX) {
  5157. if (adc_mux_index < 4) {
  5158. adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  5159. (adc_mux_index * 2);
  5160. adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
  5161. 0x78) >> 3) - 1;
  5162. } else if (adc_mux_index < 9) {
  5163. adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  5164. ((adc_mux_index - 4) * 1);
  5165. adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
  5166. 0x38) >> 3) - 1;
  5167. } else if (adc_mux_index == 9) {
  5168. ++adc_mux_index;
  5169. continue;
  5170. }
  5171. if (adc_mux_sel == dmic)
  5172. dec_found = true;
  5173. else
  5174. ++adc_mux_index;
  5175. }
  5176. if (dec_found == true && adc_mux_index <= 8) {
  5177. tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
  5178. tx_stream_fs = snd_soc_read(codec, tx_fs_reg) & 0x0F;
  5179. dmic_fs = tx_stream_fs <= 4 ? WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ :
  5180. WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  5181. /*
  5182. * Check for ECPP path selection and DEC1 not connected to
  5183. * any other audio path to apply ECPP DMIC sample rate
  5184. */
  5185. if ((adc_mux_index == 1) &&
  5186. ((snd_soc_read(codec, WCD9335_CPE_SS_US_EC_MUX_CFG)
  5187. & 0x0F) == 0x0A) &&
  5188. ((snd_soc_read(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0)
  5189. & 0x0C) == 0x00)) {
  5190. dmic_fs = pdata->ecpp_dmic_sample_rate;
  5191. }
  5192. } else {
  5193. dmic_fs = pdata->dmic_sample_rate;
  5194. }
  5195. return dmic_fs;
  5196. }
  5197. static u8 tasha_get_dmic_clk_val(struct snd_soc_codec *codec,
  5198. u32 mclk_rate, u32 dmic_clk_rate)
  5199. {
  5200. u32 div_factor;
  5201. u8 dmic_ctl_val;
  5202. dev_dbg(codec->dev,
  5203. "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
  5204. __func__, mclk_rate, dmic_clk_rate);
  5205. /* Default value to return in case of error */
  5206. if (mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  5207. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
  5208. else
  5209. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
  5210. if (dmic_clk_rate == 0) {
  5211. dev_err(codec->dev,
  5212. "%s: dmic_sample_rate cannot be 0\n",
  5213. __func__);
  5214. goto done;
  5215. }
  5216. div_factor = mclk_rate / dmic_clk_rate;
  5217. switch (div_factor) {
  5218. case 2:
  5219. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
  5220. break;
  5221. case 3:
  5222. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
  5223. break;
  5224. case 4:
  5225. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_4;
  5226. break;
  5227. case 6:
  5228. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_6;
  5229. break;
  5230. case 8:
  5231. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_8;
  5232. break;
  5233. case 16:
  5234. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_16;
  5235. break;
  5236. default:
  5237. dev_err(codec->dev,
  5238. "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
  5239. __func__, div_factor, mclk_rate, dmic_clk_rate);
  5240. break;
  5241. }
  5242. done:
  5243. return dmic_ctl_val;
  5244. }
  5245. static int tasha_codec_enable_adc(struct snd_soc_dapm_widget *w,
  5246. struct snd_kcontrol *kcontrol, int event)
  5247. {
  5248. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5249. dev_dbg(codec->dev, "%s: event:%d\n", __func__, event);
  5250. switch (event) {
  5251. case SND_SOC_DAPM_PRE_PMU:
  5252. tasha_codec_set_tx_hold(codec, w->reg, true);
  5253. break;
  5254. default:
  5255. break;
  5256. }
  5257. return 0;
  5258. }
  5259. static int tasha_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  5260. struct snd_kcontrol *kcontrol, int event)
  5261. {
  5262. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5263. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5264. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  5265. u8 dmic_clk_en = 0x01;
  5266. u16 dmic_clk_reg;
  5267. s32 *dmic_clk_cnt;
  5268. u8 dmic_rate_val, dmic_rate_shift = 1;
  5269. unsigned int dmic;
  5270. u32 dmic_sample_rate;
  5271. int ret;
  5272. char *wname;
  5273. wname = strpbrk(w->name, "012345");
  5274. if (!wname) {
  5275. dev_err(codec->dev, "%s: widget not found\n", __func__);
  5276. return -EINVAL;
  5277. }
  5278. ret = kstrtouint(wname, 10, &dmic);
  5279. if (ret < 0) {
  5280. dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
  5281. __func__);
  5282. return -EINVAL;
  5283. }
  5284. switch (dmic) {
  5285. case 0:
  5286. case 1:
  5287. dmic_clk_cnt = &(tasha->dmic_0_1_clk_cnt);
  5288. dmic_clk_reg = WCD9335_CPE_SS_DMIC0_CTL;
  5289. break;
  5290. case 2:
  5291. case 3:
  5292. dmic_clk_cnt = &(tasha->dmic_2_3_clk_cnt);
  5293. dmic_clk_reg = WCD9335_CPE_SS_DMIC1_CTL;
  5294. break;
  5295. case 4:
  5296. case 5:
  5297. dmic_clk_cnt = &(tasha->dmic_4_5_clk_cnt);
  5298. dmic_clk_reg = WCD9335_CPE_SS_DMIC2_CTL;
  5299. break;
  5300. default:
  5301. dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
  5302. __func__);
  5303. return -EINVAL;
  5304. };
  5305. dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  5306. __func__, event, dmic, *dmic_clk_cnt);
  5307. switch (event) {
  5308. case SND_SOC_DAPM_PRE_PMU:
  5309. dmic_sample_rate = tasha_get_dmic_sample_rate(codec, dmic,
  5310. pdata);
  5311. dmic_rate_val =
  5312. tasha_get_dmic_clk_val(codec,
  5313. pdata->mclk_rate,
  5314. dmic_sample_rate);
  5315. (*dmic_clk_cnt)++;
  5316. if (*dmic_clk_cnt == 1) {
  5317. snd_soc_update_bits(codec, dmic_clk_reg,
  5318. 0x07 << dmic_rate_shift,
  5319. dmic_rate_val << dmic_rate_shift);
  5320. snd_soc_update_bits(codec, dmic_clk_reg,
  5321. dmic_clk_en, dmic_clk_en);
  5322. }
  5323. break;
  5324. case SND_SOC_DAPM_POST_PMD:
  5325. dmic_rate_val =
  5326. tasha_get_dmic_clk_val(codec,
  5327. pdata->mclk_rate,
  5328. pdata->mad_dmic_sample_rate);
  5329. (*dmic_clk_cnt)--;
  5330. if (*dmic_clk_cnt == 0) {
  5331. snd_soc_update_bits(codec, dmic_clk_reg,
  5332. dmic_clk_en, 0);
  5333. snd_soc_update_bits(codec, dmic_clk_reg,
  5334. 0x07 << dmic_rate_shift,
  5335. dmic_rate_val << dmic_rate_shift);
  5336. }
  5337. break;
  5338. };
  5339. return 0;
  5340. }
  5341. static int __tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  5342. int event)
  5343. {
  5344. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5345. int micb_num;
  5346. dev_dbg(codec->dev, "%s: wname: %s, event: %d\n",
  5347. __func__, w->name, event);
  5348. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  5349. micb_num = MIC_BIAS_1;
  5350. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  5351. micb_num = MIC_BIAS_2;
  5352. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  5353. micb_num = MIC_BIAS_3;
  5354. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  5355. micb_num = MIC_BIAS_4;
  5356. else
  5357. return -EINVAL;
  5358. switch (event) {
  5359. case SND_SOC_DAPM_PRE_PMU:
  5360. /*
  5361. * MIC BIAS can also be requested by MBHC,
  5362. * so use ref count to handle micbias pullup
  5363. * and enable requests
  5364. */
  5365. tasha_micbias_control(codec, micb_num, MICB_ENABLE, true);
  5366. break;
  5367. case SND_SOC_DAPM_POST_PMU:
  5368. /* wait for cnp time */
  5369. usleep_range(1000, 1100);
  5370. break;
  5371. case SND_SOC_DAPM_POST_PMD:
  5372. tasha_micbias_control(codec, micb_num, MICB_DISABLE, true);
  5373. break;
  5374. };
  5375. return 0;
  5376. }
  5377. static int tasha_codec_ldo_h_control(struct snd_soc_dapm_widget *w,
  5378. int event)
  5379. {
  5380. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5381. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5382. if (SND_SOC_DAPM_EVENT_ON(event)) {
  5383. tasha->ldo_h_users++;
  5384. if (tasha->ldo_h_users == 1)
  5385. snd_soc_update_bits(codec, WCD9335_LDOH_MODE,
  5386. 0x80, 0x80);
  5387. }
  5388. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  5389. tasha->ldo_h_users--;
  5390. if (tasha->ldo_h_users < 0)
  5391. tasha->ldo_h_users = 0;
  5392. if (tasha->ldo_h_users == 0)
  5393. snd_soc_update_bits(codec, WCD9335_LDOH_MODE,
  5394. 0x80, 0x00);
  5395. }
  5396. return 0;
  5397. }
  5398. static int tasha_codec_force_enable_ldo_h(struct snd_soc_dapm_widget *w,
  5399. struct snd_kcontrol *kcontrol,
  5400. int event)
  5401. {
  5402. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5403. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5404. switch (event) {
  5405. case SND_SOC_DAPM_PRE_PMU:
  5406. wcd_resmgr_enable_master_bias(tasha->resmgr);
  5407. tasha_codec_ldo_h_control(w, event);
  5408. break;
  5409. case SND_SOC_DAPM_POST_PMD:
  5410. tasha_codec_ldo_h_control(w, event);
  5411. wcd_resmgr_disable_master_bias(tasha->resmgr);
  5412. break;
  5413. }
  5414. return 0;
  5415. }
  5416. static int tasha_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  5417. struct snd_kcontrol *kcontrol,
  5418. int event)
  5419. {
  5420. int ret = 0;
  5421. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  5422. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  5423. switch (event) {
  5424. case SND_SOC_DAPM_PRE_PMU:
  5425. wcd_resmgr_enable_master_bias(tasha->resmgr);
  5426. tasha_cdc_mclk_enable(codec, true, true);
  5427. ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  5428. /* Wait for 1ms for better cnp */
  5429. usleep_range(1000, 1100);
  5430. tasha_cdc_mclk_enable(codec, false, true);
  5431. break;
  5432. case SND_SOC_DAPM_POST_PMD:
  5433. ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  5434. wcd_resmgr_disable_master_bias(tasha->resmgr);
  5435. break;
  5436. }
  5437. return ret;
  5438. }
  5439. static int tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  5440. struct snd_kcontrol *kcontrol, int event)
  5441. {
  5442. return __tasha_codec_enable_micbias(w, event);
  5443. }
  5444. static int tasha_codec_enable_standalone_ldo_h(struct snd_soc_codec *codec,
  5445. bool enable)
  5446. {
  5447. int rc;
  5448. if (enable)
  5449. rc = snd_soc_dapm_force_enable_pin(
  5450. snd_soc_codec_get_dapm(codec),
  5451. DAPM_LDO_H_STANDALONE);
  5452. else
  5453. rc = snd_soc_dapm_disable_pin(
  5454. snd_soc_codec_get_dapm(codec),
  5455. DAPM_LDO_H_STANDALONE);
  5456. if (!rc)
  5457. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  5458. else
  5459. dev_err(codec->dev, "%s: ldo_h force %s pin failed\n",
  5460. __func__, (enable ? "enable" : "disable"));
  5461. return rc;
  5462. }
  5463. /*
  5464. * tasha_codec_enable_standalone_micbias - enable micbias standalone
  5465. * @codec: pointer to codec instance
  5466. * @micb_num: number of micbias to be enabled
  5467. * @enable: true to enable micbias or false to disable
  5468. *
  5469. * This function is used to enable micbias (1, 2, 3 or 4) during
  5470. * standalone independent of whether TX use-case is running or not
  5471. *
  5472. * Return: error code in case of failure or 0 for success
  5473. */
  5474. int tasha_codec_enable_standalone_micbias(struct snd_soc_codec *codec,
  5475. int micb_num,
  5476. bool enable)
  5477. {
  5478. const char * const micb_names[] = {
  5479. DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
  5480. DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
  5481. };
  5482. int micb_index = micb_num - 1;
  5483. int rc;
  5484. if (!codec) {
  5485. pr_err("%s: Codec memory is NULL\n", __func__);
  5486. return -EINVAL;
  5487. }
  5488. if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
  5489. dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  5490. __func__, micb_index);
  5491. return -EINVAL;
  5492. }
  5493. if (enable)
  5494. rc = snd_soc_dapm_force_enable_pin(
  5495. snd_soc_codec_get_dapm(codec),
  5496. micb_names[micb_index]);
  5497. else
  5498. rc = snd_soc_dapm_disable_pin(snd_soc_codec_get_dapm(codec),
  5499. micb_names[micb_index]);
  5500. if (!rc)
  5501. snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
  5502. else
  5503. dev_err(codec->dev, "%s: micbias%d force %s pin failed\n",
  5504. __func__, micb_num, (enable ? "enable" : "disable"));
  5505. return rc;
  5506. }
  5507. EXPORT_SYMBOL(tasha_codec_enable_standalone_micbias);
  5508. static const char *const tasha_anc_func_text[] = {"OFF", "ON"};
  5509. static const struct soc_enum tasha_anc_func_enum =
  5510. SOC_ENUM_SINGLE_EXT(2, tasha_anc_func_text);
  5511. static const char *const tasha_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
  5512. static SOC_ENUM_SINGLE_EXT_DECL(tasha_clkmode_enum, tasha_clkmode_text);
  5513. /* Cutoff frequency for high pass filter */
  5514. static const char * const cf_text[] = {
  5515. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  5516. };
  5517. static const char * const rx_cf_text[] = {
  5518. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
  5519. "CF_NEG_3DB_0P48HZ"
  5520. };
  5521. static const struct soc_enum cf_dec0_enum =
  5522. SOC_ENUM_SINGLE(WCD9335_CDC_TX0_TX_PATH_CFG0, 5, 3, cf_text);
  5523. static const struct soc_enum cf_dec1_enum =
  5524. SOC_ENUM_SINGLE(WCD9335_CDC_TX1_TX_PATH_CFG0, 5, 3, cf_text);
  5525. static const struct soc_enum cf_dec2_enum =
  5526. SOC_ENUM_SINGLE(WCD9335_CDC_TX2_TX_PATH_CFG0, 5, 3, cf_text);
  5527. static const struct soc_enum cf_dec3_enum =
  5528. SOC_ENUM_SINGLE(WCD9335_CDC_TX3_TX_PATH_CFG0, 5, 3, cf_text);
  5529. static const struct soc_enum cf_dec4_enum =
  5530. SOC_ENUM_SINGLE(WCD9335_CDC_TX4_TX_PATH_CFG0, 5, 3, cf_text);
  5531. static const struct soc_enum cf_dec5_enum =
  5532. SOC_ENUM_SINGLE(WCD9335_CDC_TX5_TX_PATH_CFG0, 5, 3, cf_text);
  5533. static const struct soc_enum cf_dec6_enum =
  5534. SOC_ENUM_SINGLE(WCD9335_CDC_TX6_TX_PATH_CFG0, 5, 3, cf_text);
  5535. static const struct soc_enum cf_dec7_enum =
  5536. SOC_ENUM_SINGLE(WCD9335_CDC_TX7_TX_PATH_CFG0, 5, 3, cf_text);
  5537. static const struct soc_enum cf_dec8_enum =
  5538. SOC_ENUM_SINGLE(WCD9335_CDC_TX8_TX_PATH_CFG0, 5, 3, cf_text);
  5539. static const struct soc_enum cf_int0_1_enum =
  5540. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5541. static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 2,
  5542. rx_cf_text);
  5543. static const struct soc_enum cf_int1_1_enum =
  5544. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5545. static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 2,
  5546. rx_cf_text);
  5547. static const struct soc_enum cf_int2_1_enum =
  5548. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5549. static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 2,
  5550. rx_cf_text);
  5551. static const struct soc_enum cf_int3_1_enum =
  5552. SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5553. static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 2,
  5554. rx_cf_text);
  5555. static const struct soc_enum cf_int4_1_enum =
  5556. SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5557. static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 2,
  5558. rx_cf_text);
  5559. static const struct soc_enum cf_int5_1_enum =
  5560. SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5561. static SOC_ENUM_SINGLE_DECL(cf_int5_2_enum, WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 2,
  5562. rx_cf_text);
  5563. static const struct soc_enum cf_int6_1_enum =
  5564. SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5565. static SOC_ENUM_SINGLE_DECL(cf_int6_2_enum, WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 2,
  5566. rx_cf_text);
  5567. static const struct soc_enum cf_int7_1_enum =
  5568. SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5569. static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 2,
  5570. rx_cf_text);
  5571. static const struct soc_enum cf_int8_1_enum =
  5572. SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5573. static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 2,
  5574. rx_cf_text);
  5575. static const struct snd_soc_dapm_route audio_i2s_map[] = {
  5576. {"SLIM RX0 MUX", NULL, "RX_I2S_CTL"},
  5577. {"SLIM RX1 MUX", NULL, "RX_I2S_CTL"},
  5578. {"SLIM RX2 MUX", NULL, "RX_I2S_CTL"},
  5579. {"SLIM RX3 MUX", NULL, "RX_I2S_CTL"},
  5580. {"SLIM TX6 MUX", NULL, "TX_I2S_CTL"},
  5581. {"SLIM TX7 MUX", NULL, "TX_I2S_CTL"},
  5582. {"SLIM TX8 MUX", NULL, "TX_I2S_CTL"},
  5583. {"SLIM TX11 MUX", NULL, "TX_I2S_CTL"},
  5584. };
  5585. static const struct snd_soc_dapm_route audio_map[] = {
  5586. /* MAD */
  5587. {"MAD_SEL MUX", "SPE", "MAD_CPE_INPUT"},
  5588. {"MAD_SEL MUX", "MSM", "MADINPUT"},
  5589. {"MADONOFF", "Switch", "MAD_SEL MUX"},
  5590. {"MAD_BROADCAST", "Switch", "MAD_SEL MUX"},
  5591. {"TX13 INP MUX", "CPE_TX_PP", "MADONOFF"},
  5592. /* CPE HW MAD bypass */
  5593. {"CPE IN Mixer", "MAD_BYPASS", "SLIM TX1 MUX"},
  5594. {"AIF4_MAD Mixer", "SLIM TX1", "CPE IN Mixer"},
  5595. {"AIF4_MAD Mixer", "SLIM TX12", "MADONOFF"},
  5596. {"AIF4_MAD Mixer", "SLIM TX13", "TX13 INP MUX"},
  5597. {"AIF4 MAD", NULL, "AIF4_MAD Mixer"},
  5598. {"AIF4 MAD", NULL, "AIF4"},
  5599. {"EC BUF MUX INP", "DEC1", "ADC MUX1"},
  5600. {"AIF5 CPE", NULL, "EC BUF MUX INP"},
  5601. /* SLIMBUS Connections */
  5602. {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
  5603. {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
  5604. {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
  5605. /* VI Feedback */
  5606. {"AIF4_VI Mixer", "SPKR_VI_1", "VIINPUT"},
  5607. {"AIF4_VI Mixer", "SPKR_VI_2", "VIINPUT"},
  5608. {"AIF4 VI", NULL, "AIF4_VI Mixer"},
  5609. /* SLIM_MIXER("AIF1_CAP Mixer"),*/
  5610. {"AIF1_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5611. {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5612. {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5613. {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5614. {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5615. {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5616. {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5617. {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5618. {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5619. {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5620. {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5621. {"AIF1_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5622. {"AIF1_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5623. /* SLIM_MIXER("AIF2_CAP Mixer"),*/
  5624. {"AIF2_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5625. {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5626. {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5627. {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5628. {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5629. {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5630. {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5631. {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5632. {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5633. {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5634. {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5635. {"AIF2_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5636. {"AIF2_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5637. /* SLIM_MIXER("AIF3_CAP Mixer"),*/
  5638. {"AIF3_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5639. {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5640. {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5641. {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5642. {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5643. {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5644. {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5645. {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5646. {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5647. {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5648. {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5649. {"AIF3_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5650. {"AIF3_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5651. {"SLIM TX0 MUX", "DEC0", "ADC MUX0"},
  5652. {"SLIM TX0 MUX", "RX_MIX_TX0", "RX MIX TX0 MUX"},
  5653. {"SLIM TX0 MUX", "DEC0_192", "ADC US MUX0"},
  5654. {"SLIM TX1 MUX", "DEC1", "ADC MUX1"},
  5655. {"SLIM TX1 MUX", "RX_MIX_TX1", "RX MIX TX1 MUX"},
  5656. {"SLIM TX1 MUX", "DEC1_192", "ADC US MUX1"},
  5657. {"SLIM TX2 MUX", "DEC2", "ADC MUX2"},
  5658. {"SLIM TX2 MUX", "RX_MIX_TX2", "RX MIX TX2 MUX"},
  5659. {"SLIM TX2 MUX", "DEC2_192", "ADC US MUX2"},
  5660. {"SLIM TX3 MUX", "DEC3", "ADC MUX3"},
  5661. {"SLIM TX3 MUX", "RX_MIX_TX3", "RX MIX TX3 MUX"},
  5662. {"SLIM TX3 MUX", "DEC3_192", "ADC US MUX3"},
  5663. {"SLIM TX4 MUX", "DEC4", "ADC MUX4"},
  5664. {"SLIM TX4 MUX", "RX_MIX_TX4", "RX MIX TX4 MUX"},
  5665. {"SLIM TX4 MUX", "DEC4_192", "ADC US MUX4"},
  5666. {"SLIM TX5 MUX", "DEC5", "ADC MUX5"},
  5667. {"SLIM TX5 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
  5668. {"SLIM TX5 MUX", "DEC5_192", "ADC US MUX5"},
  5669. {"SLIM TX6 MUX", "DEC6", "ADC MUX6"},
  5670. {"SLIM TX6 MUX", "RX_MIX_TX6", "RX MIX TX6 MUX"},
  5671. {"SLIM TX6 MUX", "DEC6_192", "ADC US MUX6"},
  5672. {"SLIM TX7 MUX", "DEC7", "ADC MUX7"},
  5673. {"SLIM TX7 MUX", "RX_MIX_TX7", "RX MIX TX7 MUX"},
  5674. {"SLIM TX7 MUX", "DEC7_192", "ADC US MUX7"},
  5675. {"SLIM TX8 MUX", "DEC8", "ADC MUX8"},
  5676. {"SLIM TX8 MUX", "RX_MIX_TX8", "RX MIX TX8 MUX"},
  5677. {"SLIM TX8 MUX", "DEC8_192", "ADC US MUX8"},
  5678. {"SLIM TX9 MUX", "DEC7", "ADC MUX7"},
  5679. {"SLIM TX9 MUX", "DEC7_192", "ADC US MUX7"},
  5680. {"SLIM TX10 MUX", "DEC6", "ADC MUX6"},
  5681. {"SLIM TX10 MUX", "DEC6_192", "ADC US MUX6"},
  5682. {"SLIM TX11 MUX", "DEC_0_5", "SLIM TX11 INP1 MUX"},
  5683. {"SLIM TX11 MUX", "DEC_9_12", "SLIM TX11 INP1 MUX"},
  5684. {"SLIM TX11 INP1 MUX", "DEC0", "ADC MUX0"},
  5685. {"SLIM TX11 INP1 MUX", "DEC1", "ADC MUX1"},
  5686. {"SLIM TX11 INP1 MUX", "DEC2", "ADC MUX2"},
  5687. {"SLIM TX11 INP1 MUX", "DEC3", "ADC MUX3"},
  5688. {"SLIM TX11 INP1 MUX", "DEC4", "ADC MUX4"},
  5689. {"SLIM TX11 INP1 MUX", "DEC5", "ADC MUX5"},
  5690. {"SLIM TX11 INP1 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
  5691. {"TX13 INP MUX", "MAD_BRDCST", "MAD_BROADCAST"},
  5692. {"TX13 INP MUX", "CDC_DEC_5", "SLIM TX13 MUX"},
  5693. {"SLIM TX13 MUX", "DEC5", "ADC MUX5"},
  5694. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5695. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5696. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5697. {"RX MIX TX0 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5698. {"RX MIX TX0 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5699. {"RX MIX TX0 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5700. {"RX MIX TX0 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5701. {"RX MIX TX0 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5702. {"RX MIX TX0 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5703. {"RX MIX TX0 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5704. {"RX MIX TX0 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5705. {"RX MIX TX0 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5706. {"RX MIX TX0 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5707. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5708. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5709. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5710. {"RX MIX TX1 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5711. {"RX MIX TX1 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5712. {"RX MIX TX1 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5713. {"RX MIX TX1 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5714. {"RX MIX TX1 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5715. {"RX MIX TX1 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5716. {"RX MIX TX1 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5717. {"RX MIX TX1 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5718. {"RX MIX TX1 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5719. {"RX MIX TX1 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5720. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5721. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5722. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5723. {"RX MIX TX2 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5724. {"RX MIX TX2 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5725. {"RX MIX TX2 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5726. {"RX MIX TX2 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5727. {"RX MIX TX2 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5728. {"RX MIX TX2 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5729. {"RX MIX TX2 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5730. {"RX MIX TX2 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5731. {"RX MIX TX2 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5732. {"RX MIX TX2 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5733. {"RX MIX TX3 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5734. {"RX MIX TX3 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5735. {"RX MIX TX3 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5736. {"RX MIX TX3 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5737. {"RX MIX TX3 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5738. {"RX MIX TX3 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5739. {"RX MIX TX3 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5740. {"RX MIX TX3 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5741. {"RX MIX TX3 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5742. {"RX MIX TX3 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5743. {"RX MIX TX3 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5744. {"RX MIX TX3 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5745. {"RX MIX TX3 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5746. {"RX MIX TX4 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5747. {"RX MIX TX4 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5748. {"RX MIX TX4 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5749. {"RX MIX TX4 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5750. {"RX MIX TX4 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5751. {"RX MIX TX4 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5752. {"RX MIX TX4 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5753. {"RX MIX TX4 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5754. {"RX MIX TX4 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5755. {"RX MIX TX4 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5756. {"RX MIX TX4 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5757. {"RX MIX TX4 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5758. {"RX MIX TX4 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5759. {"RX MIX TX5 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5760. {"RX MIX TX5 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5761. {"RX MIX TX5 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5762. {"RX MIX TX5 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5763. {"RX MIX TX5 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5764. {"RX MIX TX5 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5765. {"RX MIX TX5 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5766. {"RX MIX TX5 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5767. {"RX MIX TX5 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5768. {"RX MIX TX5 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5769. {"RX MIX TX5 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5770. {"RX MIX TX5 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5771. {"RX MIX TX5 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5772. {"RX MIX TX6 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5773. {"RX MIX TX6 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5774. {"RX MIX TX6 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5775. {"RX MIX TX6 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5776. {"RX MIX TX6 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5777. {"RX MIX TX6 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5778. {"RX MIX TX6 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5779. {"RX MIX TX6 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5780. {"RX MIX TX6 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5781. {"RX MIX TX6 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5782. {"RX MIX TX6 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5783. {"RX MIX TX6 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5784. {"RX MIX TX6 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5785. {"RX MIX TX7 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5786. {"RX MIX TX7 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5787. {"RX MIX TX7 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5788. {"RX MIX TX7 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5789. {"RX MIX TX7 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5790. {"RX MIX TX7 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5791. {"RX MIX TX7 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5792. {"RX MIX TX7 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5793. {"RX MIX TX7 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5794. {"RX MIX TX7 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5795. {"RX MIX TX7 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5796. {"RX MIX TX7 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5797. {"RX MIX TX7 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5798. {"RX MIX TX8 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5799. {"RX MIX TX8 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5800. {"RX MIX TX8 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5801. {"RX MIX TX8 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5802. {"RX MIX TX8 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5803. {"RX MIX TX8 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5804. {"RX MIX TX8 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5805. {"RX MIX TX8 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5806. {"RX MIX TX8 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5807. {"RX MIX TX8 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5808. {"RX MIX TX8 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5809. {"RX MIX TX8 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5810. {"RX MIX TX8 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5811. {"ADC US MUX0", "US_Switch", "ADC MUX0"},
  5812. {"ADC US MUX1", "US_Switch", "ADC MUX1"},
  5813. {"ADC US MUX2", "US_Switch", "ADC MUX2"},
  5814. {"ADC US MUX3", "US_Switch", "ADC MUX3"},
  5815. {"ADC US MUX4", "US_Switch", "ADC MUX4"},
  5816. {"ADC US MUX5", "US_Switch", "ADC MUX5"},
  5817. {"ADC US MUX6", "US_Switch", "ADC MUX6"},
  5818. {"ADC US MUX7", "US_Switch", "ADC MUX7"},
  5819. {"ADC US MUX8", "US_Switch", "ADC MUX8"},
  5820. {"ADC MUX0", "DMIC", "DMIC MUX0"},
  5821. {"ADC MUX0", "AMIC", "AMIC MUX0"},
  5822. {"ADC MUX1", "DMIC", "DMIC MUX1"},
  5823. {"ADC MUX1", "AMIC", "AMIC MUX1"},
  5824. {"ADC MUX2", "DMIC", "DMIC MUX2"},
  5825. {"ADC MUX2", "AMIC", "AMIC MUX2"},
  5826. {"ADC MUX3", "DMIC", "DMIC MUX3"},
  5827. {"ADC MUX3", "AMIC", "AMIC MUX3"},
  5828. {"ADC MUX4", "DMIC", "DMIC MUX4"},
  5829. {"ADC MUX4", "AMIC", "AMIC MUX4"},
  5830. {"ADC MUX5", "DMIC", "DMIC MUX5"},
  5831. {"ADC MUX5", "AMIC", "AMIC MUX5"},
  5832. {"ADC MUX6", "DMIC", "DMIC MUX6"},
  5833. {"ADC MUX6", "AMIC", "AMIC MUX6"},
  5834. {"ADC MUX7", "DMIC", "DMIC MUX7"},
  5835. {"ADC MUX7", "AMIC", "AMIC MUX7"},
  5836. {"ADC MUX8", "DMIC", "DMIC MUX8"},
  5837. {"ADC MUX8", "AMIC", "AMIC MUX8"},
  5838. {"ADC MUX10", "DMIC", "DMIC MUX10"},
  5839. {"ADC MUX10", "AMIC", "AMIC MUX10"},
  5840. {"ADC MUX11", "DMIC", "DMIC MUX11"},
  5841. {"ADC MUX11", "AMIC", "AMIC MUX11"},
  5842. {"ADC MUX12", "DMIC", "DMIC MUX12"},
  5843. {"ADC MUX12", "AMIC", "AMIC MUX12"},
  5844. {"ADC MUX13", "DMIC", "DMIC MUX13"},
  5845. {"ADC MUX13", "AMIC", "AMIC MUX13"},
  5846. {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX10"},
  5847. {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX11"},
  5848. {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX12"},
  5849. {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX13"},
  5850. {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX10"},
  5851. {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX11"},
  5852. {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX12"},
  5853. {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX13"},
  5854. {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX10"},
  5855. {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX11"},
  5856. {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX12"},
  5857. {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX13"},
  5858. {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX10"},
  5859. {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX11"},
  5860. {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX12"},
  5861. {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX13"},
  5862. {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX10"},
  5863. {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX11"},
  5864. {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX12"},
  5865. {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX13"},
  5866. {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX10"},
  5867. {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX11"},
  5868. {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX12"},
  5869. {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX13"},
  5870. {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX10"},
  5871. {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX11"},
  5872. {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX12"},
  5873. {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX13"},
  5874. {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX10"},
  5875. {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX11"},
  5876. {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX12"},
  5877. {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX13"},
  5878. {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX10"},
  5879. {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX11"},
  5880. {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX12"},
  5881. {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX13"},
  5882. {"DMIC MUX0", "DMIC0", "DMIC0"},
  5883. {"DMIC MUX0", "DMIC1", "DMIC1"},
  5884. {"DMIC MUX0", "DMIC2", "DMIC2"},
  5885. {"DMIC MUX0", "DMIC3", "DMIC3"},
  5886. {"DMIC MUX0", "DMIC4", "DMIC4"},
  5887. {"DMIC MUX0", "DMIC5", "DMIC5"},
  5888. {"AMIC MUX0", "ADC1", "ADC1"},
  5889. {"AMIC MUX0", "ADC2", "ADC2"},
  5890. {"AMIC MUX0", "ADC3", "ADC3"},
  5891. {"AMIC MUX0", "ADC4", "ADC4"},
  5892. {"AMIC MUX0", "ADC5", "ADC5"},
  5893. {"AMIC MUX0", "ADC6", "ADC6"},
  5894. {"DMIC MUX1", "DMIC0", "DMIC0"},
  5895. {"DMIC MUX1", "DMIC1", "DMIC1"},
  5896. {"DMIC MUX1", "DMIC2", "DMIC2"},
  5897. {"DMIC MUX1", "DMIC3", "DMIC3"},
  5898. {"DMIC MUX1", "DMIC4", "DMIC4"},
  5899. {"DMIC MUX1", "DMIC5", "DMIC5"},
  5900. {"AMIC MUX1", "ADC1", "ADC1"},
  5901. {"AMIC MUX1", "ADC2", "ADC2"},
  5902. {"AMIC MUX1", "ADC3", "ADC3"},
  5903. {"AMIC MUX1", "ADC4", "ADC4"},
  5904. {"AMIC MUX1", "ADC5", "ADC5"},
  5905. {"AMIC MUX1", "ADC6", "ADC6"},
  5906. {"DMIC MUX2", "DMIC0", "DMIC0"},
  5907. {"DMIC MUX2", "DMIC1", "DMIC1"},
  5908. {"DMIC MUX2", "DMIC2", "DMIC2"},
  5909. {"DMIC MUX2", "DMIC3", "DMIC3"},
  5910. {"DMIC MUX2", "DMIC4", "DMIC4"},
  5911. {"DMIC MUX2", "DMIC5", "DMIC5"},
  5912. {"AMIC MUX2", "ADC1", "ADC1"},
  5913. {"AMIC MUX2", "ADC2", "ADC2"},
  5914. {"AMIC MUX2", "ADC3", "ADC3"},
  5915. {"AMIC MUX2", "ADC4", "ADC4"},
  5916. {"AMIC MUX2", "ADC5", "ADC5"},
  5917. {"AMIC MUX2", "ADC6", "ADC6"},
  5918. {"DMIC MUX3", "DMIC0", "DMIC0"},
  5919. {"DMIC MUX3", "DMIC1", "DMIC1"},
  5920. {"DMIC MUX3", "DMIC2", "DMIC2"},
  5921. {"DMIC MUX3", "DMIC3", "DMIC3"},
  5922. {"DMIC MUX3", "DMIC4", "DMIC4"},
  5923. {"DMIC MUX3", "DMIC5", "DMIC5"},
  5924. {"AMIC MUX3", "ADC1", "ADC1"},
  5925. {"AMIC MUX3", "ADC2", "ADC2"},
  5926. {"AMIC MUX3", "ADC3", "ADC3"},
  5927. {"AMIC MUX3", "ADC4", "ADC4"},
  5928. {"AMIC MUX3", "ADC5", "ADC5"},
  5929. {"AMIC MUX3", "ADC6", "ADC6"},
  5930. {"DMIC MUX4", "DMIC0", "DMIC0"},
  5931. {"DMIC MUX4", "DMIC1", "DMIC1"},
  5932. {"DMIC MUX4", "DMIC2", "DMIC2"},
  5933. {"DMIC MUX4", "DMIC3", "DMIC3"},
  5934. {"DMIC MUX4", "DMIC4", "DMIC4"},
  5935. {"DMIC MUX4", "DMIC5", "DMIC5"},
  5936. {"AMIC MUX4", "ADC1", "ADC1"},
  5937. {"AMIC MUX4", "ADC2", "ADC2"},
  5938. {"AMIC MUX4", "ADC3", "ADC3"},
  5939. {"AMIC MUX4", "ADC4", "ADC4"},
  5940. {"AMIC MUX4", "ADC5", "ADC5"},
  5941. {"AMIC MUX4", "ADC6", "ADC6"},
  5942. {"DMIC MUX5", "DMIC0", "DMIC0"},
  5943. {"DMIC MUX5", "DMIC1", "DMIC1"},
  5944. {"DMIC MUX5", "DMIC2", "DMIC2"},
  5945. {"DMIC MUX5", "DMIC3", "DMIC3"},
  5946. {"DMIC MUX5", "DMIC4", "DMIC4"},
  5947. {"DMIC MUX5", "DMIC5", "DMIC5"},
  5948. {"AMIC MUX5", "ADC1", "ADC1"},
  5949. {"AMIC MUX5", "ADC2", "ADC2"},
  5950. {"AMIC MUX5", "ADC3", "ADC3"},
  5951. {"AMIC MUX5", "ADC4", "ADC4"},
  5952. {"AMIC MUX5", "ADC5", "ADC5"},
  5953. {"AMIC MUX5", "ADC6", "ADC6"},
  5954. {"DMIC MUX6", "DMIC0", "DMIC0"},
  5955. {"DMIC MUX6", "DMIC1", "DMIC1"},
  5956. {"DMIC MUX6", "DMIC2", "DMIC2"},
  5957. {"DMIC MUX6", "DMIC3", "DMIC3"},
  5958. {"DMIC MUX6", "DMIC4", "DMIC4"},
  5959. {"DMIC MUX6", "DMIC5", "DMIC5"},
  5960. {"AMIC MUX6", "ADC1", "ADC1"},
  5961. {"AMIC MUX6", "ADC2", "ADC2"},
  5962. {"AMIC MUX6", "ADC3", "ADC3"},
  5963. {"AMIC MUX6", "ADC4", "ADC4"},
  5964. {"AMIC MUX6", "ADC5", "ADC5"},
  5965. {"AMIC MUX6", "ADC6", "ADC6"},
  5966. {"DMIC MUX7", "DMIC0", "DMIC0"},
  5967. {"DMIC MUX7", "DMIC1", "DMIC1"},
  5968. {"DMIC MUX7", "DMIC2", "DMIC2"},
  5969. {"DMIC MUX7", "DMIC3", "DMIC3"},
  5970. {"DMIC MUX7", "DMIC4", "DMIC4"},
  5971. {"DMIC MUX7", "DMIC5", "DMIC5"},
  5972. {"AMIC MUX7", "ADC1", "ADC1"},
  5973. {"AMIC MUX7", "ADC2", "ADC2"},
  5974. {"AMIC MUX7", "ADC3", "ADC3"},
  5975. {"AMIC MUX7", "ADC4", "ADC4"},
  5976. {"AMIC MUX7", "ADC5", "ADC5"},
  5977. {"AMIC MUX7", "ADC6", "ADC6"},
  5978. {"DMIC MUX8", "DMIC0", "DMIC0"},
  5979. {"DMIC MUX8", "DMIC1", "DMIC1"},
  5980. {"DMIC MUX8", "DMIC2", "DMIC2"},
  5981. {"DMIC MUX8", "DMIC3", "DMIC3"},
  5982. {"DMIC MUX8", "DMIC4", "DMIC4"},
  5983. {"DMIC MUX8", "DMIC5", "DMIC5"},
  5984. {"AMIC MUX8", "ADC1", "ADC1"},
  5985. {"AMIC MUX8", "ADC2", "ADC2"},
  5986. {"AMIC MUX8", "ADC3", "ADC3"},
  5987. {"AMIC MUX8", "ADC4", "ADC4"},
  5988. {"AMIC MUX8", "ADC5", "ADC5"},
  5989. {"AMIC MUX8", "ADC6", "ADC6"},
  5990. {"DMIC MUX10", "DMIC0", "DMIC0"},
  5991. {"DMIC MUX10", "DMIC1", "DMIC1"},
  5992. {"DMIC MUX10", "DMIC2", "DMIC2"},
  5993. {"DMIC MUX10", "DMIC3", "DMIC3"},
  5994. {"DMIC MUX10", "DMIC4", "DMIC4"},
  5995. {"DMIC MUX10", "DMIC5", "DMIC5"},
  5996. {"AMIC MUX10", "ADC1", "ADC1"},
  5997. {"AMIC MUX10", "ADC2", "ADC2"},
  5998. {"AMIC MUX10", "ADC3", "ADC3"},
  5999. {"AMIC MUX10", "ADC4", "ADC4"},
  6000. {"AMIC MUX10", "ADC5", "ADC5"},
  6001. {"AMIC MUX10", "ADC6", "ADC6"},
  6002. {"DMIC MUX11", "DMIC0", "DMIC0"},
  6003. {"DMIC MUX11", "DMIC1", "DMIC1"},
  6004. {"DMIC MUX11", "DMIC2", "DMIC2"},
  6005. {"DMIC MUX11", "DMIC3", "DMIC3"},
  6006. {"DMIC MUX11", "DMIC4", "DMIC4"},
  6007. {"DMIC MUX11", "DMIC5", "DMIC5"},
  6008. {"AMIC MUX11", "ADC1", "ADC1"},
  6009. {"AMIC MUX11", "ADC2", "ADC2"},
  6010. {"AMIC MUX11", "ADC3", "ADC3"},
  6011. {"AMIC MUX11", "ADC4", "ADC4"},
  6012. {"AMIC MUX11", "ADC5", "ADC5"},
  6013. {"AMIC MUX11", "ADC6", "ADC6"},
  6014. {"DMIC MUX12", "DMIC0", "DMIC0"},
  6015. {"DMIC MUX12", "DMIC1", "DMIC1"},
  6016. {"DMIC MUX12", "DMIC2", "DMIC2"},
  6017. {"DMIC MUX12", "DMIC3", "DMIC3"},
  6018. {"DMIC MUX12", "DMIC4", "DMIC4"},
  6019. {"DMIC MUX12", "DMIC5", "DMIC5"},
  6020. {"AMIC MUX12", "ADC1", "ADC1"},
  6021. {"AMIC MUX12", "ADC2", "ADC2"},
  6022. {"AMIC MUX12", "ADC3", "ADC3"},
  6023. {"AMIC MUX12", "ADC4", "ADC4"},
  6024. {"AMIC MUX12", "ADC5", "ADC5"},
  6025. {"AMIC MUX12", "ADC6", "ADC6"},
  6026. {"DMIC MUX13", "DMIC0", "DMIC0"},
  6027. {"DMIC MUX13", "DMIC1", "DMIC1"},
  6028. {"DMIC MUX13", "DMIC2", "DMIC2"},
  6029. {"DMIC MUX13", "DMIC3", "DMIC3"},
  6030. {"DMIC MUX13", "DMIC4", "DMIC4"},
  6031. {"DMIC MUX13", "DMIC5", "DMIC5"},
  6032. {"AMIC MUX13", "ADC1", "ADC1"},
  6033. {"AMIC MUX13", "ADC2", "ADC2"},
  6034. {"AMIC MUX13", "ADC3", "ADC3"},
  6035. {"AMIC MUX13", "ADC4", "ADC4"},
  6036. {"AMIC MUX13", "ADC5", "ADC5"},
  6037. {"AMIC MUX13", "ADC6", "ADC6"},
  6038. /* ADC Connections */
  6039. {"ADC1", NULL, "AMIC1"},
  6040. {"ADC2", NULL, "AMIC2"},
  6041. {"ADC3", NULL, "AMIC3"},
  6042. {"ADC4", NULL, "AMIC4"},
  6043. {"ADC5", NULL, "AMIC5"},
  6044. {"ADC6", NULL, "AMIC6"},
  6045. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  6046. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  6047. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  6048. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  6049. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  6050. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  6051. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  6052. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  6053. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  6054. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP0"},
  6055. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP1"},
  6056. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP2"},
  6057. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP0"},
  6058. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP1"},
  6059. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP2"},
  6060. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP0"},
  6061. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP1"},
  6062. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP2"},
  6063. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP0"},
  6064. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP1"},
  6065. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP2"},
  6066. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP0"},
  6067. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP1"},
  6068. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP2"},
  6069. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP0"},
  6070. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP1"},
  6071. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP2"},
  6072. {"RX INT0 SEC MIX", NULL, "RX INT0_1 MIX1"},
  6073. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  6074. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  6075. {"RX INT0 INTERP", NULL, "RX INT0 MIX2"},
  6076. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 INTERP"},
  6077. {"RX INT0 DAC", NULL, "RX INT0 DEM MUX"},
  6078. {"RX INT0 DAC", NULL, "RX_BIAS"},
  6079. {"EAR PA", NULL, "RX INT0 DAC"},
  6080. {"EAR", NULL, "EAR PA"},
  6081. {"SPL SRC0 MUX", "SRC_IN_HPHL", "RX INT1_1 MIX1"},
  6082. {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 MIX1"},
  6083. {"RX INT1 SPLINE MIX", "HPHL Switch", "SPL SRC0 MUX"},
  6084. {"RX INT1_1 NATIVE MUX", "ON", "RX INT1_1 MIX1"},
  6085. {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 NATIVE MUX"},
  6086. {"RX INT1_1 NATIVE MUX", NULL, "RX INT1 NATIVE SUPPLY"},
  6087. {"RX INT1 SEC MIX", NULL, "RX INT1 SPLINE MIX"},
  6088. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  6089. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  6090. {"RX INT1 INTERP", NULL, "RX INT1 MIX2"},
  6091. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 INTERP"},
  6092. {"RX INT1 DAC", NULL, "RX INT1 DEM MUX"},
  6093. {"RX INT1 DAC", NULL, "RX_BIAS"},
  6094. {"HPHL PA", NULL, "RX INT1 DAC"},
  6095. {"HPHL", NULL, "HPHL PA"},
  6096. {"SPL SRC1 MUX", "SRC_IN_HPHR", "RX INT2_1 MIX1"},
  6097. {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 MIX1"},
  6098. {"RX INT2 SPLINE MIX", "HPHR Switch", "SPL SRC1 MUX"},
  6099. {"RX INT2_1 NATIVE MUX", "ON", "RX INT2_1 MIX1"},
  6100. {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 NATIVE MUX"},
  6101. {"RX INT2_1 NATIVE MUX", NULL, "RX INT2 NATIVE SUPPLY"},
  6102. {"RX INT2 SEC MIX", NULL, "RX INT2 SPLINE MIX"},
  6103. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  6104. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  6105. {"RX INT2 INTERP", NULL, "RX INT2 MIX2"},
  6106. {"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 INTERP"},
  6107. {"RX INT2 DAC", NULL, "RX INT2 DEM MUX"},
  6108. {"RX INT2 DAC", NULL, "RX_BIAS"},
  6109. {"HPHR PA", NULL, "RX INT2 DAC"},
  6110. {"HPHR", NULL, "HPHR PA"},
  6111. {"SPL SRC0 MUX", "SRC_IN_LO1", "RX INT3_1 MIX1"},
  6112. {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 MIX1"},
  6113. {"RX INT3 SPLINE MIX", "LO1 Switch", "SPL SRC0 MUX"},
  6114. {"RX INT3_1 NATIVE MUX", "ON", "RX INT3_1 MIX1"},
  6115. {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 NATIVE MUX"},
  6116. {"RX INT3_1 NATIVE MUX", NULL, "RX INT3 NATIVE SUPPLY"},
  6117. {"RX INT3 SEC MIX", NULL, "RX INT3 SPLINE MIX"},
  6118. {"RX INT3 MIX2", NULL, "RX INT3 SEC MIX"},
  6119. {"RX INT3 MIX2", NULL, "RX INT3 MIX2 INP"},
  6120. {"RX INT3 INTERP", NULL, "RX INT3 MIX2"},
  6121. {"RX INT3 DAC", NULL, "RX INT3 INTERP"},
  6122. {"RX INT3 DAC", NULL, "RX_BIAS"},
  6123. {"LINEOUT1 PA", NULL, "RX INT3 DAC"},
  6124. {"LINEOUT1", NULL, "LINEOUT1 PA"},
  6125. {"SPL SRC1 MUX", "SRC_IN_LO2", "RX INT4_1 MIX1"},
  6126. {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 MIX1"},
  6127. {"RX INT4 SPLINE MIX", "LO2 Switch", "SPL SRC1 MUX"},
  6128. {"RX INT4_1 NATIVE MUX", "ON", "RX INT4_1 MIX1"},
  6129. {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 NATIVE MUX"},
  6130. {"RX INT4_1 NATIVE MUX", NULL, "RX INT4 NATIVE SUPPLY"},
  6131. {"RX INT4 SEC MIX", NULL, "RX INT4 SPLINE MIX"},
  6132. {"RX INT4 MIX2", NULL, "RX INT4 SEC MIX"},
  6133. {"RX INT4 MIX2", NULL, "RX INT4 MIX2 INP"},
  6134. {"RX INT4 INTERP", NULL, "RX INT4 MIX2"},
  6135. {"RX INT4 DAC", NULL, "RX INT4 INTERP"},
  6136. {"RX INT4 DAC", NULL, "RX_BIAS"},
  6137. {"LINEOUT2 PA", NULL, "RX INT4 DAC"},
  6138. {"LINEOUT2", NULL, "LINEOUT2 PA"},
  6139. {"SPL SRC2 MUX", "SRC_IN_LO3", "RX INT5_1 MIX1"},
  6140. {"RX INT5 SPLINE MIX", NULL, "RX INT5_1 MIX1"},
  6141. {"RX INT5 SPLINE MIX", "LO3 Switch", "SPL SRC2 MUX"},
  6142. {"RX INT5 SEC MIX", NULL, "RX INT5 SPLINE MIX"},
  6143. {"RX INT5 MIX2", NULL, "RX INT5 SEC MIX"},
  6144. {"RX INT5 INTERP", NULL, "RX INT5 MIX2"},
  6145. {"RX INT5 VBAT", "LO3 VBAT Enable", "RX INT5 INTERP"},
  6146. {"RX INT5 DAC", NULL, "RX INT5 VBAT"},
  6147. {"RX INT5 DAC", NULL, "RX INT5 INTERP"},
  6148. {"RX INT5 DAC", NULL, "RX_BIAS"},
  6149. {"LINEOUT3 PA", NULL, "RX INT5 DAC"},
  6150. {"LINEOUT3", NULL, "LINEOUT3 PA"},
  6151. {"SPL SRC3 MUX", "SRC_IN_LO4", "RX INT6_1 MIX1"},
  6152. {"RX INT6 SPLINE MIX", NULL, "RX INT6_1 MIX1"},
  6153. {"RX INT6 SPLINE MIX", "LO4 Switch", "SPL SRC3 MUX"},
  6154. {"RX INT6 SEC MIX", NULL, "RX INT6 SPLINE MIX"},
  6155. {"RX INT6 MIX2", NULL, "RX INT6 SEC MIX"},
  6156. {"RX INT6 INTERP", NULL, "RX INT6 MIX2"},
  6157. {"RX INT6 VBAT", "LO4 VBAT Enable", "RX INT6 INTERP"},
  6158. {"RX INT6 DAC", NULL, "RX INT6 VBAT"},
  6159. {"RX INT6 DAC", NULL, "RX INT6 INTERP"},
  6160. {"RX INT6 DAC", NULL, "RX_BIAS"},
  6161. {"LINEOUT4 PA", NULL, "RX INT6 DAC"},
  6162. {"LINEOUT4", NULL, "LINEOUT4 PA"},
  6163. {"SPL SRC2 MUX", "SRC_IN_SPKRL", "RX INT7_1 MIX1"},
  6164. {"RX INT7 SPLINE MIX", NULL, "RX INT7_1 MIX1"},
  6165. {"RX INT7 SPLINE MIX", "SPKRL Switch", "SPL SRC2 MUX"},
  6166. {"RX INT7 SEC MIX", NULL, "RX INT7 SPLINE MIX"},
  6167. {"RX INT7 MIX2", NULL, "RX INT7 SEC MIX"},
  6168. {"RX INT7 MIX2", NULL, "RX INT7 MIX2 INP"},
  6169. {"RX INT7 INTERP", NULL, "RX INT7 MIX2"},
  6170. {"RX INT7 VBAT", "SPKRL VBAT Enable", "RX INT7 INTERP"},
  6171. {"RX INT7 CHAIN", NULL, "RX INT7 VBAT"},
  6172. {"RX INT7 CHAIN", NULL, "RX INT7 INTERP"},
  6173. {"RX INT7 CHAIN", NULL, "RX_BIAS"},
  6174. {"SPK1 OUT", NULL, "RX INT7 CHAIN"},
  6175. {"ANC SPKR PA Enable", "Switch", "RX INT7 CHAIN"},
  6176. {"ANC SPK1 PA", NULL, "ANC SPKR PA Enable"},
  6177. {"SPK1 OUT", NULL, "ANC SPK1 PA"},
  6178. {"SPL SRC3 MUX", "SRC_IN_SPKRR", "RX INT8_1 MIX1"},
  6179. {"RX INT8 SPLINE MIX", NULL, "RX INT8_1 MIX1"},
  6180. {"RX INT8 SPLINE MIX", "SPKRR Switch", "SPL SRC3 MUX"},
  6181. {"RX INT8 SEC MIX", NULL, "RX INT8 SPLINE MIX"},
  6182. {"RX INT8 INTERP", NULL, "RX INT8 SEC MIX"},
  6183. {"RX INT8 VBAT", "SPKRR VBAT Enable", "RX INT8 INTERP"},
  6184. {"RX INT8 CHAIN", NULL, "RX INT8 VBAT"},
  6185. {"RX INT8 CHAIN", NULL, "RX INT8 INTERP"},
  6186. {"RX INT8 CHAIN", NULL, "RX_BIAS"},
  6187. {"SPK2 OUT", NULL, "RX INT8 CHAIN"},
  6188. {"ANC0 FB MUX", "ANC_IN_EAR", "RX INT0 MIX2"},
  6189. {"ANC0 FB MUX", "ANC_IN_HPHL", "RX INT1 MIX2"},
  6190. {"ANC0 FB MUX", "ANC_IN_LO1", "RX INT3 MIX2"},
  6191. {"ANC0 FB MUX", "ANC_IN_EAR_SPKR", "RX INT7 MIX2"},
  6192. {"ANC1 FB MUX", "ANC_IN_HPHR", "RX INT2 MIX2"},
  6193. {"ANC1 FB MUX", "ANC_IN_LO2", "RX INT4 MIX2"},
  6194. {"ANC HPHL Enable", "Switch", "ADC MUX10"},
  6195. {"ANC HPHL Enable", "Switch", "ADC MUX11"},
  6196. {"RX INT1 MIX2", NULL, "ANC HPHL Enable"},
  6197. {"ANC HPHR Enable", "Switch", "ADC MUX12"},
  6198. {"ANC HPHR Enable", "Switch", "ADC MUX13"},
  6199. {"RX INT2 MIX2", NULL, "ANC HPHR Enable"},
  6200. {"ANC EAR Enable", "Switch", "ADC MUX10"},
  6201. {"ANC EAR Enable", "Switch", "ADC MUX11"},
  6202. {"RX INT0 MIX2", NULL, "ANC EAR Enable"},
  6203. {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX10"},
  6204. {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX11"},
  6205. {"RX INT7 MIX2", NULL, "ANC OUT EAR SPKR Enable"},
  6206. {"ANC LINEOUT1 Enable", "Switch", "ADC MUX10"},
  6207. {"ANC LINEOUT1 Enable", "Switch", "ADC MUX11"},
  6208. {"RX INT3 MIX2", NULL, "ANC LINEOUT1 Enable"},
  6209. {"ANC LINEOUT2 Enable", "Switch", "ADC MUX12"},
  6210. {"ANC LINEOUT2 Enable", "Switch", "ADC MUX13"},
  6211. {"RX INT4 MIX2", NULL, "ANC LINEOUT2 Enable"},
  6212. {"ANC EAR PA", NULL, "RX INT0 DAC"},
  6213. {"ANC EAR", NULL, "ANC EAR PA"},
  6214. {"ANC HPHL PA", NULL, "RX INT1 DAC"},
  6215. {"ANC HPHL", NULL, "ANC HPHL PA"},
  6216. {"ANC HPHR PA", NULL, "RX INT2 DAC"},
  6217. {"ANC HPHR", NULL, "ANC HPHR PA"},
  6218. {"ANC LINEOUT1 PA", NULL, "RX INT3 DAC"},
  6219. {"ANC LINEOUT1", NULL, "ANC LINEOUT1 PA"},
  6220. {"ANC LINEOUT2 PA", NULL, "RX INT4 DAC"},
  6221. {"ANC LINEOUT2", NULL, "ANC LINEOUT2 PA"},
  6222. /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
  6223. {"SLIM RX0 MUX", "AIF1_PB", "AIF1 PB"},
  6224. {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
  6225. {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
  6226. {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
  6227. {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
  6228. {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
  6229. {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
  6230. {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
  6231. /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
  6232. {"SLIM RX0 MUX", "AIF2_PB", "AIF2 PB"},
  6233. {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
  6234. {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
  6235. {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
  6236. {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
  6237. {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
  6238. {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
  6239. {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
  6240. /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
  6241. {"SLIM RX0 MUX", "AIF3_PB", "AIF3 PB"},
  6242. {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
  6243. {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
  6244. {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
  6245. {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
  6246. {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
  6247. {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
  6248. {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
  6249. /* SLIM_MUX("AIF4_PB", "AIF4 PB"),*/
  6250. {"SLIM RX0 MUX", "AIF4_PB", "AIF4 PB"},
  6251. {"SLIM RX1 MUX", "AIF4_PB", "AIF4 PB"},
  6252. {"SLIM RX2 MUX", "AIF4_PB", "AIF4 PB"},
  6253. {"SLIM RX3 MUX", "AIF4_PB", "AIF4 PB"},
  6254. {"SLIM RX4 MUX", "AIF4_PB", "AIF4 PB"},
  6255. {"SLIM RX5 MUX", "AIF4_PB", "AIF4 PB"},
  6256. {"SLIM RX6 MUX", "AIF4_PB", "AIF4 PB"},
  6257. {"SLIM RX7 MUX", "AIF4_PB", "AIF4 PB"},
  6258. /* SLIM_MUX("AIF_MIX1_PB", "AIF MIX1 PB"),*/
  6259. {"SLIM RX0 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6260. {"SLIM RX1 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6261. {"SLIM RX2 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6262. {"SLIM RX3 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6263. {"SLIM RX4 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6264. {"SLIM RX5 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6265. {"SLIM RX6 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6266. {"SLIM RX7 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6267. {"SLIM RX0", NULL, "SLIM RX0 MUX"},
  6268. {"SLIM RX1", NULL, "SLIM RX1 MUX"},
  6269. {"SLIM RX2", NULL, "SLIM RX2 MUX"},
  6270. {"SLIM RX3", NULL, "SLIM RX3 MUX"},
  6271. {"SLIM RX4", NULL, "SLIM RX4 MUX"},
  6272. {"SLIM RX5", NULL, "SLIM RX5 MUX"},
  6273. {"SLIM RX6", NULL, "SLIM RX6 MUX"},
  6274. {"SLIM RX7", NULL, "SLIM RX7 MUX"},
  6275. {"RX INT0_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6276. {"RX INT0_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6277. {"RX INT0_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6278. {"RX INT0_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6279. {"RX INT0_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6280. {"RX INT0_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6281. {"RX INT0_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6282. {"RX INT0_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6283. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  6284. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  6285. {"RX INT0_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6286. {"RX INT0_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6287. {"RX INT0_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6288. {"RX INT0_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6289. {"RX INT0_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6290. {"RX INT0_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6291. {"RX INT0_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6292. {"RX INT0_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6293. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  6294. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  6295. {"RX INT0_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6296. {"RX INT0_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6297. {"RX INT0_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6298. {"RX INT0_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6299. {"RX INT0_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6300. {"RX INT0_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6301. {"RX INT0_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6302. {"RX INT0_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6303. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  6304. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  6305. /* MIXing path INT0 */
  6306. {"RX INT0_2 MUX", "RX0", "SLIM RX0"},
  6307. {"RX INT0_2 MUX", "RX1", "SLIM RX1"},
  6308. {"RX INT0_2 MUX", "RX2", "SLIM RX2"},
  6309. {"RX INT0_2 MUX", "RX3", "SLIM RX3"},
  6310. {"RX INT0_2 MUX", "RX4", "SLIM RX4"},
  6311. {"RX INT0_2 MUX", "RX5", "SLIM RX5"},
  6312. {"RX INT0_2 MUX", "RX6", "SLIM RX6"},
  6313. {"RX INT0_2 MUX", "RX7", "SLIM RX7"},
  6314. {"RX INT0 SEC MIX", NULL, "RX INT0_2 MUX"},
  6315. /* MIXing path INT1 */
  6316. {"RX INT1_2 MUX", "RX0", "SLIM RX0"},
  6317. {"RX INT1_2 MUX", "RX1", "SLIM RX1"},
  6318. {"RX INT1_2 MUX", "RX2", "SLIM RX2"},
  6319. {"RX INT1_2 MUX", "RX3", "SLIM RX3"},
  6320. {"RX INT1_2 MUX", "RX4", "SLIM RX4"},
  6321. {"RX INT1_2 MUX", "RX5", "SLIM RX5"},
  6322. {"RX INT1_2 MUX", "RX6", "SLIM RX6"},
  6323. {"RX INT1_2 MUX", "RX7", "SLIM RX7"},
  6324. {"RX INT1 SEC MIX", NULL, "RX INT1_2 MUX"},
  6325. /* MIXing path INT2 */
  6326. {"RX INT2_2 MUX", "RX0", "SLIM RX0"},
  6327. {"RX INT2_2 MUX", "RX1", "SLIM RX1"},
  6328. {"RX INT2_2 MUX", "RX2", "SLIM RX2"},
  6329. {"RX INT2_2 MUX", "RX3", "SLIM RX3"},
  6330. {"RX INT2_2 MUX", "RX4", "SLIM RX4"},
  6331. {"RX INT2_2 MUX", "RX5", "SLIM RX5"},
  6332. {"RX INT2_2 MUX", "RX6", "SLIM RX6"},
  6333. {"RX INT2_2 MUX", "RX7", "SLIM RX7"},
  6334. {"RX INT2 SEC MIX", NULL, "RX INT2_2 MUX"},
  6335. /* MIXing path INT3 */
  6336. {"RX INT3_2 MUX", "RX0", "SLIM RX0"},
  6337. {"RX INT3_2 MUX", "RX1", "SLIM RX1"},
  6338. {"RX INT3_2 MUX", "RX2", "SLIM RX2"},
  6339. {"RX INT3_2 MUX", "RX3", "SLIM RX3"},
  6340. {"RX INT3_2 MUX", "RX4", "SLIM RX4"},
  6341. {"RX INT3_2 MUX", "RX5", "SLIM RX5"},
  6342. {"RX INT3_2 MUX", "RX6", "SLIM RX6"},
  6343. {"RX INT3_2 MUX", "RX7", "SLIM RX7"},
  6344. {"RX INT3 SEC MIX", NULL, "RX INT3_2 MUX"},
  6345. /* MIXing path INT4 */
  6346. {"RX INT4_2 MUX", "RX0", "SLIM RX0"},
  6347. {"RX INT4_2 MUX", "RX1", "SLIM RX1"},
  6348. {"RX INT4_2 MUX", "RX2", "SLIM RX2"},
  6349. {"RX INT4_2 MUX", "RX3", "SLIM RX3"},
  6350. {"RX INT4_2 MUX", "RX4", "SLIM RX4"},
  6351. {"RX INT4_2 MUX", "RX5", "SLIM RX5"},
  6352. {"RX INT4_2 MUX", "RX6", "SLIM RX6"},
  6353. {"RX INT4_2 MUX", "RX7", "SLIM RX7"},
  6354. {"RX INT4 SEC MIX", NULL, "RX INT4_2 MUX"},
  6355. /* MIXing path INT5 */
  6356. {"RX INT5_2 MUX", "RX0", "SLIM RX0"},
  6357. {"RX INT5_2 MUX", "RX1", "SLIM RX1"},
  6358. {"RX INT5_2 MUX", "RX2", "SLIM RX2"},
  6359. {"RX INT5_2 MUX", "RX3", "SLIM RX3"},
  6360. {"RX INT5_2 MUX", "RX4", "SLIM RX4"},
  6361. {"RX INT5_2 MUX", "RX5", "SLIM RX5"},
  6362. {"RX INT5_2 MUX", "RX6", "SLIM RX6"},
  6363. {"RX INT5_2 MUX", "RX7", "SLIM RX7"},
  6364. {"RX INT5 SEC MIX", NULL, "RX INT5_2 MUX"},
  6365. /* MIXing path INT6 */
  6366. {"RX INT6_2 MUX", "RX0", "SLIM RX0"},
  6367. {"RX INT6_2 MUX", "RX1", "SLIM RX1"},
  6368. {"RX INT6_2 MUX", "RX2", "SLIM RX2"},
  6369. {"RX INT6_2 MUX", "RX3", "SLIM RX3"},
  6370. {"RX INT6_2 MUX", "RX4", "SLIM RX4"},
  6371. {"RX INT6_2 MUX", "RX5", "SLIM RX5"},
  6372. {"RX INT6_2 MUX", "RX6", "SLIM RX6"},
  6373. {"RX INT6_2 MUX", "RX7", "SLIM RX7"},
  6374. {"RX INT6 SEC MIX", NULL, "RX INT6_2 MUX"},
  6375. /* MIXing path INT7 */
  6376. {"RX INT7_2 MUX", "RX0", "SLIM RX0"},
  6377. {"RX INT7_2 MUX", "RX1", "SLIM RX1"},
  6378. {"RX INT7_2 MUX", "RX2", "SLIM RX2"},
  6379. {"RX INT7_2 MUX", "RX3", "SLIM RX3"},
  6380. {"RX INT7_2 MUX", "RX4", "SLIM RX4"},
  6381. {"RX INT7_2 MUX", "RX5", "SLIM RX5"},
  6382. {"RX INT7_2 MUX", "RX6", "SLIM RX6"},
  6383. {"RX INT7_2 MUX", "RX7", "SLIM RX7"},
  6384. {"RX INT7 SEC MIX", NULL, "RX INT7_2 MUX"},
  6385. /* MIXing path INT8 */
  6386. {"RX INT8_2 MUX", "RX0", "SLIM RX0"},
  6387. {"RX INT8_2 MUX", "RX1", "SLIM RX1"},
  6388. {"RX INT8_2 MUX", "RX2", "SLIM RX2"},
  6389. {"RX INT8_2 MUX", "RX3", "SLIM RX3"},
  6390. {"RX INT8_2 MUX", "RX4", "SLIM RX4"},
  6391. {"RX INT8_2 MUX", "RX5", "SLIM RX5"},
  6392. {"RX INT8_2 MUX", "RX6", "SLIM RX6"},
  6393. {"RX INT8_2 MUX", "RX7", "SLIM RX7"},
  6394. {"RX INT8 SEC MIX", NULL, "RX INT8_2 MUX"},
  6395. {"RX INT1_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6396. {"RX INT1_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6397. {"RX INT1_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6398. {"RX INT1_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6399. {"RX INT1_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6400. {"RX INT1_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6401. {"RX INT1_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6402. {"RX INT1_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6403. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  6404. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  6405. {"RX INT1_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6406. {"RX INT1_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6407. {"RX INT1_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6408. {"RX INT1_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6409. {"RX INT1_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6410. {"RX INT1_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6411. {"RX INT1_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6412. {"RX INT1_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6413. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  6414. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  6415. {"RX INT1_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6416. {"RX INT1_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6417. {"RX INT1_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6418. {"RX INT1_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6419. {"RX INT1_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6420. {"RX INT1_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6421. {"RX INT1_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6422. {"RX INT1_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6423. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  6424. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  6425. {"RX INT2_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6426. {"RX INT2_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6427. {"RX INT2_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6428. {"RX INT2_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6429. {"RX INT2_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6430. {"RX INT2_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6431. {"RX INT2_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6432. {"RX INT2_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6433. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  6434. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  6435. {"RX INT2_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6436. {"RX INT2_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6437. {"RX INT2_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6438. {"RX INT2_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6439. {"RX INT2_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6440. {"RX INT2_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6441. {"RX INT2_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6442. {"RX INT2_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6443. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  6444. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  6445. {"RX INT2_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6446. {"RX INT2_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6447. {"RX INT2_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6448. {"RX INT2_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6449. {"RX INT2_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6450. {"RX INT2_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6451. {"RX INT2_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6452. {"RX INT2_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6453. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  6454. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  6455. {"RX INT3_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6456. {"RX INT3_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6457. {"RX INT3_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6458. {"RX INT3_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6459. {"RX INT3_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6460. {"RX INT3_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6461. {"RX INT3_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6462. {"RX INT3_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6463. {"RX INT3_1 MIX1 INP0", "IIR0", "IIR0"},
  6464. {"RX INT3_1 MIX1 INP0", "IIR1", "IIR1"},
  6465. {"RX INT3_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6466. {"RX INT3_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6467. {"RX INT3_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6468. {"RX INT3_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6469. {"RX INT3_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6470. {"RX INT3_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6471. {"RX INT3_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6472. {"RX INT3_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6473. {"RX INT3_1 MIX1 INP1", "IIR0", "IIR0"},
  6474. {"RX INT3_1 MIX1 INP1", "IIR1", "IIR1"},
  6475. {"RX INT3_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6476. {"RX INT3_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6477. {"RX INT3_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6478. {"RX INT3_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6479. {"RX INT3_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6480. {"RX INT3_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6481. {"RX INT3_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6482. {"RX INT3_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6483. {"RX INT3_1 MIX1 INP2", "IIR0", "IIR0"},
  6484. {"RX INT3_1 MIX1 INP2", "IIR1", "IIR1"},
  6485. {"RX INT4_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6486. {"RX INT4_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6487. {"RX INT4_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6488. {"RX INT4_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6489. {"RX INT4_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6490. {"RX INT4_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6491. {"RX INT4_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6492. {"RX INT4_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6493. {"RX INT4_1 MIX1 INP0", "IIR0", "IIR0"},
  6494. {"RX INT4_1 MIX1 INP0", "IIR1", "IIR1"},
  6495. {"RX INT4_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6496. {"RX INT4_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6497. {"RX INT4_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6498. {"RX INT4_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6499. {"RX INT4_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6500. {"RX INT4_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6501. {"RX INT4_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6502. {"RX INT4_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6503. {"RX INT4_1 MIX1 INP1", "IIR0", "IIR0"},
  6504. {"RX INT4_1 MIX1 INP1", "IIR1", "IIR1"},
  6505. {"RX INT4_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6506. {"RX INT4_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6507. {"RX INT4_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6508. {"RX INT4_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6509. {"RX INT4_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6510. {"RX INT4_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6511. {"RX INT4_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6512. {"RX INT4_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6513. {"RX INT4_1 MIX1 INP2", "IIR0", "IIR0"},
  6514. {"RX INT4_1 MIX1 INP2", "IIR1", "IIR1"},
  6515. {"RX INT5_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6516. {"RX INT5_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6517. {"RX INT5_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6518. {"RX INT5_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6519. {"RX INT5_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6520. {"RX INT5_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6521. {"RX INT5_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6522. {"RX INT5_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6523. {"RX INT5_1 MIX1 INP0", "IIR0", "IIR0"},
  6524. {"RX INT5_1 MIX1 INP0", "IIR1", "IIR1"},
  6525. {"RX INT5_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6526. {"RX INT5_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6527. {"RX INT5_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6528. {"RX INT5_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6529. {"RX INT5_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6530. {"RX INT5_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6531. {"RX INT5_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6532. {"RX INT5_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6533. {"RX INT5_1 MIX1 INP1", "IIR0", "IIR0"},
  6534. {"RX INT5_1 MIX1 INP1", "IIR1", "IIR1"},
  6535. {"RX INT5_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6536. {"RX INT5_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6537. {"RX INT5_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6538. {"RX INT5_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6539. {"RX INT5_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6540. {"RX INT5_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6541. {"RX INT5_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6542. {"RX INT5_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6543. {"RX INT5_1 MIX1 INP2", "IIR0", "IIR0"},
  6544. {"RX INT5_1 MIX1 INP2", "IIR1", "IIR1"},
  6545. {"RX INT6_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6546. {"RX INT6_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6547. {"RX INT6_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6548. {"RX INT6_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6549. {"RX INT6_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6550. {"RX INT6_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6551. {"RX INT6_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6552. {"RX INT6_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6553. {"RX INT6_1 MIX1 INP0", "IIR0", "IIR0"},
  6554. {"RX INT6_1 MIX1 INP0", "IIR1", "IIR1"},
  6555. {"RX INT6_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6556. {"RX INT6_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6557. {"RX INT6_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6558. {"RX INT6_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6559. {"RX INT6_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6560. {"RX INT6_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6561. {"RX INT6_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6562. {"RX INT6_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6563. {"RX INT6_1 MIX1 INP1", "IIR0", "IIR0"},
  6564. {"RX INT6_1 MIX1 INP1", "IIR1", "IIR1"},
  6565. {"RX INT6_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6566. {"RX INT6_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6567. {"RX INT6_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6568. {"RX INT6_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6569. {"RX INT6_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6570. {"RX INT6_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6571. {"RX INT6_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6572. {"RX INT6_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6573. {"RX INT6_1 MIX1 INP2", "IIR0", "IIR0"},
  6574. {"RX INT6_1 MIX1 INP2", "IIR1", "IIR1"},
  6575. {"RX INT7_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6576. {"RX INT7_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6577. {"RX INT7_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6578. {"RX INT7_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6579. {"RX INT7_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6580. {"RX INT7_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6581. {"RX INT7_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6582. {"RX INT7_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6583. {"RX INT7_1 MIX1 INP0", "IIR0", "IIR0"},
  6584. {"RX INT7_1 MIX1 INP0", "IIR1", "IIR1"},
  6585. {"RX INT7_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6586. {"RX INT7_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6587. {"RX INT7_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6588. {"RX INT7_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6589. {"RX INT7_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6590. {"RX INT7_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6591. {"RX INT7_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6592. {"RX INT7_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6593. {"RX INT7_1 MIX1 INP1", "IIR0", "IIR0"},
  6594. {"RX INT7_1 MIX1 INP1", "IIR1", "IIR1"},
  6595. {"RX INT7_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6596. {"RX INT7_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6597. {"RX INT7_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6598. {"RX INT7_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6599. {"RX INT7_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6600. {"RX INT7_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6601. {"RX INT7_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6602. {"RX INT7_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6603. {"RX INT7_1 MIX1 INP2", "IIR0", "IIR0"},
  6604. {"RX INT7_1 MIX1 INP2", "IIR1", "IIR1"},
  6605. {"RX INT8_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6606. {"RX INT8_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6607. {"RX INT8_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6608. {"RX INT8_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6609. {"RX INT8_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6610. {"RX INT8_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6611. {"RX INT8_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6612. {"RX INT8_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6613. {"RX INT8_1 MIX1 INP0", "IIR0", "IIR0"},
  6614. {"RX INT8_1 MIX1 INP0", "IIR1", "IIR1"},
  6615. {"RX INT8_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6616. {"RX INT8_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6617. {"RX INT8_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6618. {"RX INT8_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6619. {"RX INT8_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6620. {"RX INT8_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6621. {"RX INT8_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6622. {"RX INT8_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6623. {"RX INT8_1 MIX1 INP1", "IIR0", "IIR0"},
  6624. {"RX INT8_1 MIX1 INP1", "IIR1", "IIR1"},
  6625. {"RX INT8_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6626. {"RX INT8_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6627. {"RX INT8_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6628. {"RX INT8_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6629. {"RX INT8_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6630. {"RX INT8_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6631. {"RX INT8_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6632. {"RX INT8_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6633. {"RX INT8_1 MIX1 INP2", "IIR0", "IIR0"},
  6634. {"RX INT8_1 MIX1 INP2", "IIR1", "IIR1"},
  6635. /* SRC0, SRC1 inputs to Sidetone RX Mixer
  6636. * on RX0, RX1, RX2, RX3, RX4 and RX7 chains
  6637. */
  6638. {"IIR0", NULL, "IIR0 INP0 MUX"},
  6639. {"IIR0 INP0 MUX", "DEC0", "ADC MUX0"},
  6640. {"IIR0 INP0 MUX", "DEC1", "ADC MUX1"},
  6641. {"IIR0 INP0 MUX", "DEC2", "ADC MUX2"},
  6642. {"IIR0 INP0 MUX", "DEC3", "ADC MUX3"},
  6643. {"IIR0 INP0 MUX", "DEC4", "ADC MUX4"},
  6644. {"IIR0 INP0 MUX", "DEC5", "ADC MUX5"},
  6645. {"IIR0 INP0 MUX", "DEC6", "ADC MUX6"},
  6646. {"IIR0 INP0 MUX", "DEC7", "ADC MUX7"},
  6647. {"IIR0 INP0 MUX", "DEC8", "ADC MUX8"},
  6648. {"IIR0 INP0 MUX", "RX0", "SLIM RX0"},
  6649. {"IIR0 INP0 MUX", "RX1", "SLIM RX1"},
  6650. {"IIR0 INP0 MUX", "RX2", "SLIM RX2"},
  6651. {"IIR0 INP0 MUX", "RX3", "SLIM RX3"},
  6652. {"IIR0 INP0 MUX", "RX4", "SLIM RX4"},
  6653. {"IIR0 INP0 MUX", "RX5", "SLIM RX5"},
  6654. {"IIR0 INP0 MUX", "RX6", "SLIM RX6"},
  6655. {"IIR0 INP0 MUX", "RX7", "SLIM RX7"},
  6656. {"IIR0", NULL, "IIR0 INP1 MUX"},
  6657. {"IIR0 INP1 MUX", "DEC0", "ADC MUX0"},
  6658. {"IIR0 INP1 MUX", "DEC1", "ADC MUX1"},
  6659. {"IIR0 INP1 MUX", "DEC2", "ADC MUX2"},
  6660. {"IIR0 INP1 MUX", "DEC3", "ADC MUX3"},
  6661. {"IIR0 INP1 MUX", "DEC4", "ADC MUX4"},
  6662. {"IIR0 INP1 MUX", "DEC5", "ADC MUX5"},
  6663. {"IIR0 INP1 MUX", "DEC6", "ADC MUX6"},
  6664. {"IIR0 INP1 MUX", "DEC7", "ADC MUX7"},
  6665. {"IIR0 INP1 MUX", "DEC8", "ADC MUX8"},
  6666. {"IIR0 INP1 MUX", "RX0", "SLIM RX0"},
  6667. {"IIR0 INP1 MUX", "RX1", "SLIM RX1"},
  6668. {"IIR0 INP1 MUX", "RX2", "SLIM RX2"},
  6669. {"IIR0 INP1 MUX", "RX3", "SLIM RX3"},
  6670. {"IIR0 INP1 MUX", "RX4", "SLIM RX4"},
  6671. {"IIR0 INP1 MUX", "RX5", "SLIM RX5"},
  6672. {"IIR0 INP1 MUX", "RX6", "SLIM RX6"},
  6673. {"IIR0 INP1 MUX", "RX7", "SLIM RX7"},
  6674. {"IIR0", NULL, "IIR0 INP2 MUX"},
  6675. {"IIR0 INP2 MUX", "DEC0", "ADC MUX0"},
  6676. {"IIR0 INP2 MUX", "DEC1", "ADC MUX1"},
  6677. {"IIR0 INP2 MUX", "DEC2", "ADC MUX2"},
  6678. {"IIR0 INP2 MUX", "DEC3", "ADC MUX3"},
  6679. {"IIR0 INP2 MUX", "DEC4", "ADC MUX4"},
  6680. {"IIR0 INP2 MUX", "DEC5", "ADC MUX5"},
  6681. {"IIR0 INP2 MUX", "DEC6", "ADC MUX6"},
  6682. {"IIR0 INP2 MUX", "DEC7", "ADC MUX7"},
  6683. {"IIR0 INP2 MUX", "DEC8", "ADC MUX8"},
  6684. {"IIR0 INP2 MUX", "RX0", "SLIM RX0"},
  6685. {"IIR0 INP2 MUX", "RX1", "SLIM RX1"},
  6686. {"IIR0 INP2 MUX", "RX2", "SLIM RX2"},
  6687. {"IIR0 INP2 MUX", "RX3", "SLIM RX3"},
  6688. {"IIR0 INP2 MUX", "RX4", "SLIM RX4"},
  6689. {"IIR0 INP2 MUX", "RX5", "SLIM RX5"},
  6690. {"IIR0 INP2 MUX", "RX6", "SLIM RX6"},
  6691. {"IIR0 INP2 MUX", "RX7", "SLIM RX7"},
  6692. {"IIR0", NULL, "IIR0 INP3 MUX"},
  6693. {"IIR0 INP3 MUX", "DEC0", "ADC MUX0"},
  6694. {"IIR0 INP3 MUX", "DEC1", "ADC MUX1"},
  6695. {"IIR0 INP3 MUX", "DEC2", "ADC MUX2"},
  6696. {"IIR0 INP3 MUX", "DEC3", "ADC MUX3"},
  6697. {"IIR0 INP3 MUX", "DEC4", "ADC MUX4"},
  6698. {"IIR0 INP3 MUX", "DEC5", "ADC MUX5"},
  6699. {"IIR0 INP3 MUX", "DEC6", "ADC MUX6"},
  6700. {"IIR0 INP3 MUX", "DEC7", "ADC MUX7"},
  6701. {"IIR0 INP3 MUX", "DEC8", "ADC MUX8"},
  6702. {"IIR0 INP3 MUX", "RX0", "SLIM RX0"},
  6703. {"IIR0 INP3 MUX", "RX1", "SLIM RX1"},
  6704. {"IIR0 INP3 MUX", "RX2", "SLIM RX2"},
  6705. {"IIR0 INP3 MUX", "RX3", "SLIM RX3"},
  6706. {"IIR0 INP3 MUX", "RX4", "SLIM RX4"},
  6707. {"IIR0 INP3 MUX", "RX5", "SLIM RX5"},
  6708. {"IIR0 INP3 MUX", "RX6", "SLIM RX6"},
  6709. {"IIR0 INP3 MUX", "RX7", "SLIM RX7"},
  6710. {"IIR1", NULL, "IIR1 INP0 MUX"},
  6711. {"IIR1 INP0 MUX", "DEC0", "ADC MUX0"},
  6712. {"IIR1 INP0 MUX", "DEC1", "ADC MUX1"},
  6713. {"IIR1 INP0 MUX", "DEC2", "ADC MUX2"},
  6714. {"IIR1 INP0 MUX", "DEC3", "ADC MUX3"},
  6715. {"IIR1 INP0 MUX", "DEC4", "ADC MUX4"},
  6716. {"IIR1 INP0 MUX", "DEC5", "ADC MUX5"},
  6717. {"IIR1 INP0 MUX", "DEC6", "ADC MUX6"},
  6718. {"IIR1 INP0 MUX", "DEC7", "ADC MUX7"},
  6719. {"IIR1 INP0 MUX", "DEC8", "ADC MUX8"},
  6720. {"IIR1 INP0 MUX", "RX0", "SLIM RX0"},
  6721. {"IIR1 INP0 MUX", "RX1", "SLIM RX1"},
  6722. {"IIR1 INP0 MUX", "RX2", "SLIM RX2"},
  6723. {"IIR1 INP0 MUX", "RX3", "SLIM RX3"},
  6724. {"IIR1 INP0 MUX", "RX4", "SLIM RX4"},
  6725. {"IIR1 INP0 MUX", "RX5", "SLIM RX5"},
  6726. {"IIR1 INP0 MUX", "RX6", "SLIM RX6"},
  6727. {"IIR1 INP0 MUX", "RX7", "SLIM RX7"},
  6728. {"IIR1", NULL, "IIR1 INP1 MUX"},
  6729. {"IIR1 INP1 MUX", "DEC0", "ADC MUX0"},
  6730. {"IIR1 INP1 MUX", "DEC1", "ADC MUX1"},
  6731. {"IIR1 INP1 MUX", "DEC2", "ADC MUX2"},
  6732. {"IIR1 INP1 MUX", "DEC3", "ADC MUX3"},
  6733. {"IIR1 INP1 MUX", "DEC4", "ADC MUX4"},
  6734. {"IIR1 INP1 MUX", "DEC5", "ADC MUX5"},
  6735. {"IIR1 INP1 MUX", "DEC6", "ADC MUX6"},
  6736. {"IIR1 INP1 MUX", "DEC7", "ADC MUX7"},
  6737. {"IIR1 INP1 MUX", "DEC8", "ADC MUX8"},
  6738. {"IIR1 INP1 MUX", "RX0", "SLIM RX0"},
  6739. {"IIR1 INP1 MUX", "RX1", "SLIM RX1"},
  6740. {"IIR1 INP1 MUX", "RX2", "SLIM RX2"},
  6741. {"IIR1 INP1 MUX", "RX3", "SLIM RX3"},
  6742. {"IIR1 INP1 MUX", "RX4", "SLIM RX4"},
  6743. {"IIR1 INP1 MUX", "RX5", "SLIM RX5"},
  6744. {"IIR1 INP1 MUX", "RX6", "SLIM RX6"},
  6745. {"IIR1 INP1 MUX", "RX7", "SLIM RX7"},
  6746. {"IIR1", NULL, "IIR1 INP2 MUX"},
  6747. {"IIR1 INP2 MUX", "DEC0", "ADC MUX0"},
  6748. {"IIR1 INP2 MUX", "DEC1", "ADC MUX1"},
  6749. {"IIR1 INP2 MUX", "DEC2", "ADC MUX2"},
  6750. {"IIR1 INP2 MUX", "DEC3", "ADC MUX3"},
  6751. {"IIR1 INP2 MUX", "DEC4", "ADC MUX4"},
  6752. {"IIR1 INP2 MUX", "DEC5", "ADC MUX5"},
  6753. {"IIR1 INP2 MUX", "DEC6", "ADC MUX6"},
  6754. {"IIR1 INP2 MUX", "DEC7", "ADC MUX7"},
  6755. {"IIR1 INP2 MUX", "DEC8", "ADC MUX8"},
  6756. {"IIR1 INP2 MUX", "RX0", "SLIM RX0"},
  6757. {"IIR1 INP2 MUX", "RX1", "SLIM RX1"},
  6758. {"IIR1 INP2 MUX", "RX2", "SLIM RX2"},
  6759. {"IIR1 INP2 MUX", "RX3", "SLIM RX3"},
  6760. {"IIR1 INP2 MUX", "RX4", "SLIM RX4"},
  6761. {"IIR1 INP2 MUX", "RX5", "SLIM RX5"},
  6762. {"IIR1 INP2 MUX", "RX6", "SLIM RX6"},
  6763. {"IIR1 INP2 MUX", "RX7", "SLIM RX7"},
  6764. {"IIR1", NULL, "IIR1 INP3 MUX"},
  6765. {"IIR1 INP3 MUX", "DEC0", "ADC MUX0"},
  6766. {"IIR1 INP3 MUX", "DEC1", "ADC MUX1"},
  6767. {"IIR1 INP3 MUX", "DEC2", "ADC MUX2"},
  6768. {"IIR1 INP3 MUX", "DEC3", "ADC MUX3"},
  6769. {"IIR1 INP3 MUX", "DEC4", "ADC MUX4"},
  6770. {"IIR1 INP3 MUX", "DEC5", "ADC MUX5"},
  6771. {"IIR1 INP3 MUX", "DEC6", "ADC MUX6"},
  6772. {"IIR1 INP3 MUX", "DEC7", "ADC MUX7"},
  6773. {"IIR1 INP3 MUX", "DEC8", "ADC MUX8"},
  6774. {"IIR1 INP3 MUX", "RX0", "SLIM RX0"},
  6775. {"IIR1 INP3 MUX", "RX1", "SLIM RX1"},
  6776. {"IIR1 INP3 MUX", "RX2", "SLIM RX2"},
  6777. {"IIR1 INP3 MUX", "RX3", "SLIM RX3"},
  6778. {"IIR1 INP3 MUX", "RX4", "SLIM RX4"},
  6779. {"IIR1 INP3 MUX", "RX5", "SLIM RX5"},
  6780. {"IIR1 INP3 MUX", "RX6", "SLIM RX6"},
  6781. {"IIR1 INP3 MUX", "RX7", "SLIM RX7"},
  6782. {"SRC0", NULL, "IIR0"},
  6783. {"SRC1", NULL, "IIR1"},
  6784. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  6785. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  6786. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  6787. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  6788. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  6789. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  6790. {"RX INT3 MIX2 INP", "SRC0", "SRC0"},
  6791. {"RX INT3 MIX2 INP", "SRC1", "SRC1"},
  6792. {"RX INT4 MIX2 INP", "SRC0", "SRC0"},
  6793. {"RX INT4 MIX2 INP", "SRC1", "SRC1"},
  6794. {"RX INT7 MIX2 INP", "SRC0", "SRC0"},
  6795. {"RX INT7 MIX2 INP", "SRC1", "SRC1"},
  6796. };
  6797. static int tasha_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
  6798. struct snd_ctl_elem_value *ucontrol)
  6799. {
  6800. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6801. u16 amic_reg;
  6802. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  6803. amic_reg = WCD9335_ANA_AMIC1;
  6804. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  6805. amic_reg = WCD9335_ANA_AMIC3;
  6806. if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
  6807. amic_reg = WCD9335_ANA_AMIC5;
  6808. ucontrol->value.integer.value[0] =
  6809. (snd_soc_read(codec, amic_reg) & WCD9335_AMIC_PWR_LVL_MASK) >>
  6810. WCD9335_AMIC_PWR_LVL_SHIFT;
  6811. return 0;
  6812. }
  6813. static int tasha_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
  6814. struct snd_ctl_elem_value *ucontrol)
  6815. {
  6816. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6817. u32 mode_val;
  6818. u16 amic_reg;
  6819. mode_val = ucontrol->value.enumerated.item[0];
  6820. dev_dbg(codec->dev, "%s: mode: %d\n",
  6821. __func__, mode_val);
  6822. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  6823. amic_reg = WCD9335_ANA_AMIC1;
  6824. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  6825. amic_reg = WCD9335_ANA_AMIC3;
  6826. if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
  6827. amic_reg = WCD9335_ANA_AMIC5;
  6828. snd_soc_update_bits(codec, amic_reg, WCD9335_AMIC_PWR_LVL_MASK,
  6829. mode_val << WCD9335_AMIC_PWR_LVL_SHIFT);
  6830. return 0;
  6831. }
  6832. static int tasha_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  6833. struct snd_ctl_elem_value *ucontrol)
  6834. {
  6835. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6836. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  6837. ucontrol->value.integer.value[0] = tasha->hph_mode;
  6838. return 0;
  6839. }
  6840. static int tasha_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  6841. struct snd_ctl_elem_value *ucontrol)
  6842. {
  6843. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6844. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  6845. u32 mode_val;
  6846. mode_val = ucontrol->value.enumerated.item[0];
  6847. dev_dbg(codec->dev, "%s: mode: %d\n",
  6848. __func__, mode_val);
  6849. if (mode_val == 0) {
  6850. dev_warn(codec->dev, "%s:Invalid HPH Mode, default to Cls-H HiFi\n",
  6851. __func__);
  6852. mode_val = CLS_H_HIFI;
  6853. }
  6854. tasha->hph_mode = mode_val;
  6855. return 0;
  6856. }
  6857. static const char *const tasha_conn_mad_text[] = {
  6858. "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6",
  6859. "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4",
  6860. "DMIC5", "NOTUSED3", "NOTUSED4"
  6861. };
  6862. static const struct soc_enum tasha_conn_mad_enum =
  6863. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_conn_mad_text),
  6864. tasha_conn_mad_text);
  6865. static int tasha_enable_ldo_h_get(struct snd_kcontrol *kcontrol,
  6866. struct snd_ctl_elem_value *ucontrol)
  6867. {
  6868. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6869. u8 val = 0;
  6870. if (codec)
  6871. val = snd_soc_read(codec, WCD9335_LDOH_MODE) & 0x80;
  6872. ucontrol->value.integer.value[0] = !!val;
  6873. return 0;
  6874. }
  6875. static int tasha_enable_ldo_h_put(struct snd_kcontrol *kcontrol,
  6876. struct snd_ctl_elem_value *ucontrol)
  6877. {
  6878. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6879. int value = ucontrol->value.integer.value[0];
  6880. bool enable;
  6881. enable = !!value;
  6882. if (codec)
  6883. tasha_codec_enable_standalone_ldo_h(codec, enable);
  6884. return 0;
  6885. }
  6886. static int tasha_mad_input_get(struct snd_kcontrol *kcontrol,
  6887. struct snd_ctl_elem_value *ucontrol)
  6888. {
  6889. u8 tasha_mad_input;
  6890. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6891. tasha_mad_input = snd_soc_read(codec,
  6892. WCD9335_SOC_MAD_INP_SEL) & 0x0F;
  6893. ucontrol->value.integer.value[0] = tasha_mad_input;
  6894. dev_dbg(codec->dev,
  6895. "%s: tasha_mad_input = %s\n", __func__,
  6896. tasha_conn_mad_text[tasha_mad_input]);
  6897. return 0;
  6898. }
  6899. static int tasha_mad_input_put(struct snd_kcontrol *kcontrol,
  6900. struct snd_ctl_elem_value *ucontrol)
  6901. {
  6902. u8 tasha_mad_input;
  6903. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  6904. struct snd_soc_card *card = codec->component.card;
  6905. char mad_amic_input_widget[6];
  6906. const char *mad_input_widget;
  6907. const char *source_widget = NULL;
  6908. u32 adc, i, mic_bias_found = 0;
  6909. int ret = 0;
  6910. char *mad_input;
  6911. tasha_mad_input = ucontrol->value.integer.value[0];
  6912. if (tasha_mad_input >= ARRAY_SIZE(tasha_conn_mad_text)) {
  6913. dev_err(codec->dev,
  6914. "%s: tasha_mad_input = %d out of bounds\n",
  6915. __func__, tasha_mad_input);
  6916. return -EINVAL;
  6917. }
  6918. if (!strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED1") ||
  6919. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED2") ||
  6920. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED3") ||
  6921. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED4")) {
  6922. dev_err(codec->dev,
  6923. "%s: Unsupported tasha_mad_input = %s\n",
  6924. __func__, tasha_conn_mad_text[tasha_mad_input]);
  6925. return -EINVAL;
  6926. }
  6927. if (strnstr(tasha_conn_mad_text[tasha_mad_input],
  6928. "ADC", sizeof("ADC"))) {
  6929. mad_input = strpbrk(tasha_conn_mad_text[tasha_mad_input],
  6930. "123456");
  6931. if (!mad_input) {
  6932. dev_err(codec->dev, "%s: Invalid MAD input %s\n",
  6933. __func__,
  6934. tasha_conn_mad_text[tasha_mad_input]);
  6935. return -EINVAL;
  6936. }
  6937. ret = kstrtouint(mad_input, 10, &adc);
  6938. if ((ret < 0) || (adc > 6)) {
  6939. dev_err(codec->dev,
  6940. "%s: Invalid ADC = %s\n", __func__,
  6941. tasha_conn_mad_text[tasha_mad_input]);
  6942. ret = -EINVAL;
  6943. }
  6944. snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
  6945. mad_input_widget = mad_amic_input_widget;
  6946. } else {
  6947. /* DMIC type input widget*/
  6948. mad_input_widget = tasha_conn_mad_text[tasha_mad_input];
  6949. }
  6950. dev_dbg(codec->dev,
  6951. "%s: tasha input widget = %s\n", __func__,
  6952. mad_input_widget);
  6953. for (i = 0; i < card->num_of_dapm_routes; i++) {
  6954. if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
  6955. source_widget = card->of_dapm_routes[i].source;
  6956. if (!source_widget) {
  6957. dev_err(codec->dev,
  6958. "%s: invalid source widget\n",
  6959. __func__);
  6960. return -EINVAL;
  6961. }
  6962. if (strnstr(source_widget,
  6963. "MIC BIAS1", sizeof("MIC BIAS1"))) {
  6964. mic_bias_found = 1;
  6965. break;
  6966. } else if (strnstr(source_widget,
  6967. "MIC BIAS2", sizeof("MIC BIAS2"))) {
  6968. mic_bias_found = 2;
  6969. break;
  6970. } else if (strnstr(source_widget,
  6971. "MIC BIAS3", sizeof("MIC BIAS3"))) {
  6972. mic_bias_found = 3;
  6973. break;
  6974. } else if (strnstr(source_widget,
  6975. "MIC BIAS4", sizeof("MIC BIAS4"))) {
  6976. mic_bias_found = 4;
  6977. break;
  6978. }
  6979. }
  6980. }
  6981. if (!mic_bias_found) {
  6982. dev_err(codec->dev,
  6983. "%s: mic bias source not found for input = %s\n",
  6984. __func__, mad_input_widget);
  6985. return -EINVAL;
  6986. }
  6987. dev_dbg(codec->dev,
  6988. "%s: mic_bias found = %d\n", __func__,
  6989. mic_bias_found);
  6990. snd_soc_update_bits(codec, WCD9335_SOC_MAD_INP_SEL,
  6991. 0x0F, tasha_mad_input);
  6992. snd_soc_update_bits(codec, WCD9335_ANA_MAD_SETUP,
  6993. 0x07, mic_bias_found);
  6994. return 0;
  6995. }
  6996. static int tasha_pinctl_mode_get(struct snd_kcontrol *kcontrol,
  6997. struct snd_ctl_elem_value *ucontrol)
  6998. {
  6999. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7000. u16 ctl_reg;
  7001. u8 reg_val, pinctl_position;
  7002. pinctl_position = ((struct soc_multi_mixer_control *)
  7003. kcontrol->private_value)->shift;
  7004. switch (pinctl_position >> 3) {
  7005. case 0:
  7006. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
  7007. break;
  7008. case 1:
  7009. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
  7010. break;
  7011. case 2:
  7012. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
  7013. break;
  7014. case 3:
  7015. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
  7016. break;
  7017. default:
  7018. dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
  7019. __func__, pinctl_position);
  7020. return -EINVAL;
  7021. }
  7022. reg_val = snd_soc_read(codec, ctl_reg);
  7023. reg_val = (reg_val >> (pinctl_position & 0x07)) & 0x1;
  7024. ucontrol->value.integer.value[0] = reg_val;
  7025. return 0;
  7026. }
  7027. static int tasha_pinctl_mode_put(struct snd_kcontrol *kcontrol,
  7028. struct snd_ctl_elem_value *ucontrol)
  7029. {
  7030. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7031. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7032. u16 ctl_reg, cfg_reg;
  7033. u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
  7034. /* 1- high or low; 0- high Z */
  7035. pinctl_mode = ucontrol->value.integer.value[0];
  7036. pinctl_position = ((struct soc_multi_mixer_control *)
  7037. kcontrol->private_value)->shift;
  7038. switch (pinctl_position >> 3) {
  7039. case 0:
  7040. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
  7041. break;
  7042. case 1:
  7043. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
  7044. break;
  7045. case 2:
  7046. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
  7047. break;
  7048. case 3:
  7049. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
  7050. break;
  7051. default:
  7052. dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
  7053. __func__, pinctl_position);
  7054. return -EINVAL;
  7055. }
  7056. ctl_val = pinctl_mode << (pinctl_position & 0x07);
  7057. mask = 1 << (pinctl_position & 0x07);
  7058. snd_soc_update_bits(codec, ctl_reg, mask, ctl_val);
  7059. cfg_reg = WCD9335_TLMM_BIST_MODE_PINCFG + pinctl_position;
  7060. if (!pinctl_mode) {
  7061. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  7062. cfg_val = 0x4;
  7063. else
  7064. cfg_val = 0xC;
  7065. } else {
  7066. cfg_val = 0;
  7067. }
  7068. snd_soc_update_bits(codec, cfg_reg, 0x07, cfg_val);
  7069. dev_dbg(codec->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
  7070. __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
  7071. return 0;
  7072. }
  7073. static void wcd_vbat_adc_out_config_2_0(struct wcd_vbat *vbat,
  7074. struct snd_soc_codec *codec)
  7075. {
  7076. u8 val1, val2;
  7077. /*
  7078. * Measure dcp1 by using "ALT" branch of band gap
  7079. * voltage(Vbg) and use it in FAST mode
  7080. */
  7081. snd_soc_update_bits(codec, WCD9335_BIAS_CTL, 0x82, 0x82);
  7082. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x10);
  7083. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01, 0x01);
  7084. snd_soc_update_bits(codec, WCD9335_ANA_VBADC, 0x80, 0x80);
  7085. snd_soc_update_bits(codec, WCD9335_VBADC_SUBBLOCK_EN, 0x20, 0x00);
  7086. snd_soc_update_bits(codec, WCD9335_VBADC_FE_CTRL, 0x20, 0x20);
  7087. /* Wait 100 usec after calibration select as Vbg */
  7088. usleep_range(100, 110);
  7089. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x40);
  7090. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7091. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7092. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x00);
  7093. vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7094. snd_soc_update_bits(codec, WCD9335_BIAS_CTL, 0x40, 0x40);
  7095. /* Wait 100 usec after selecting Vbg as 1.05V */
  7096. usleep_range(100, 110);
  7097. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x40);
  7098. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7099. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7100. snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x00);
  7101. vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7102. dev_dbg(codec->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
  7103. __func__, vbat->dcp1, vbat->dcp2);
  7104. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
  7105. /* Wait 100 usec after selecting Vbg as 0.85V */
  7106. usleep_range(100, 110);
  7107. snd_soc_update_bits(codec, WCD9335_VBADC_FE_CTRL, 0x20, 0x00);
  7108. snd_soc_update_bits(codec, WCD9335_VBADC_SUBBLOCK_EN, 0x20, 0x20);
  7109. snd_soc_update_bits(codec, WCD9335_ANA_VBADC, 0x80, 0x00);
  7110. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x00);
  7111. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01, 0x00);
  7112. }
  7113. static void wcd_vbat_adc_out_config_1_x(struct wcd_vbat *vbat,
  7114. struct snd_soc_codec *codec)
  7115. {
  7116. u8 val1, val2;
  7117. /*
  7118. * Measure dcp1 by applying band gap voltage(Vbg)
  7119. * of 0.85V
  7120. */
  7121. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x20);
  7122. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
  7123. snd_soc_write(codec, WCD9335_BIAS_VBG_FINE_ADJ, 0x05);
  7124. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xA0);
  7125. /* Wait 2 sec after enabling band gap bias */
  7126. usleep_range(2000000, 2000100);
  7127. snd_soc_write(codec, WCD9335_ANA_CLK_TOP, 0x82);
  7128. snd_soc_write(codec, WCD9335_ANA_CLK_TOP, 0x87);
  7129. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x10);
  7130. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_CFG, 0x0D);
  7131. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01);
  7132. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x80);
  7133. snd_soc_write(codec, WCD9335_VBADC_SUBBLOCK_EN, 0xDE);
  7134. snd_soc_write(codec, WCD9335_VBADC_FE_CTRL, 0x3C);
  7135. /* Wait 1 msec after calibration select as Vbg */
  7136. usleep_range(1000, 1100);
  7137. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0xC0);
  7138. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7139. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7140. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
  7141. vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7142. /*
  7143. * Measure dcp2 by applying band gap voltage(Vbg)
  7144. * of 1.05V
  7145. */
  7146. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
  7147. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xC0);
  7148. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x68);
  7149. /* Wait 2 msec after selecting Vbg as 1.05V */
  7150. usleep_range(2000, 2100);
  7151. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
  7152. /* Wait 1 sec after enabling band gap bias */
  7153. usleep_range(1000000, 1000100);
  7154. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0xC0);
  7155. val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
  7156. val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
  7157. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
  7158. vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7159. dev_dbg(codec->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
  7160. __func__, vbat->dcp1, vbat->dcp2);
  7161. /* Reset the Vbat ADC configuration */
  7162. snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
  7163. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xC0);
  7164. snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
  7165. /* Wait 2 msec after selecting Vbg as 0.85V */
  7166. usleep_range(2000, 2100);
  7167. snd_soc_write(codec, WCD9335_ANA_BIAS, 0xA0);
  7168. /* Wait 1 sec after enabling band gap bias */
  7169. usleep_range(1000000, 1000100);
  7170. snd_soc_write(codec, WCD9335_VBADC_FE_CTRL, 0x1C);
  7171. snd_soc_write(codec, WCD9335_VBADC_SUBBLOCK_EN, 0xFE);
  7172. snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
  7173. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x00);
  7174. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x00);
  7175. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x00);
  7176. snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_CFG, 0x0A);
  7177. }
  7178. static void wcd_vbat_adc_out_config(struct wcd_vbat *vbat,
  7179. struct snd_soc_codec *codec)
  7180. {
  7181. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  7182. if (!vbat->adc_config) {
  7183. tasha_cdc_mclk_enable(codec, true, false);
  7184. if (TASHA_IS_2_0(wcd9xxx))
  7185. wcd_vbat_adc_out_config_2_0(vbat, codec);
  7186. else
  7187. wcd_vbat_adc_out_config_1_x(vbat, codec);
  7188. tasha_cdc_mclk_enable(codec, false, false);
  7189. vbat->adc_config = true;
  7190. }
  7191. }
  7192. static int tasha_update_vbat_reg_config(struct snd_soc_codec *codec)
  7193. {
  7194. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7195. struct firmware_cal *hwdep_cal = NULL;
  7196. struct vbat_monitor_reg *vbat_reg_ptr = NULL;
  7197. const void *data;
  7198. size_t cal_size, vbat_size_remaining;
  7199. int ret = 0, i;
  7200. u32 vbat_writes_size = 0;
  7201. u16 reg;
  7202. u8 mask, val, old_val;
  7203. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_VBAT_CAL);
  7204. if (hwdep_cal) {
  7205. data = hwdep_cal->data;
  7206. cal_size = hwdep_cal->size;
  7207. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  7208. __func__);
  7209. } else {
  7210. dev_err(codec->dev, "%s: Vbat cal not received\n",
  7211. __func__);
  7212. ret = -EINVAL;
  7213. goto done;
  7214. }
  7215. if (cal_size < sizeof(*vbat_reg_ptr)) {
  7216. dev_err(codec->dev,
  7217. "%s: Incorrect size %zd for Vbat Cal, expected %zd\n",
  7218. __func__, cal_size, sizeof(*vbat_reg_ptr));
  7219. ret = -EINVAL;
  7220. goto done;
  7221. }
  7222. vbat_reg_ptr = (struct vbat_monitor_reg *) (data);
  7223. if (!vbat_reg_ptr) {
  7224. dev_err(codec->dev,
  7225. "%s: Invalid calibration data for Vbat\n",
  7226. __func__);
  7227. ret = -EINVAL;
  7228. goto done;
  7229. }
  7230. vbat_writes_size = vbat_reg_ptr->size;
  7231. vbat_size_remaining = cal_size - sizeof(u32);
  7232. dev_dbg(codec->dev, "%s: vbat_writes_sz: %d, vbat_sz_remaining: %zd\n",
  7233. __func__, vbat_writes_size, vbat_size_remaining);
  7234. if ((vbat_writes_size * TASHA_PACKED_REG_SIZE)
  7235. > vbat_size_remaining) {
  7236. pr_err("%s: Incorrect Vbat calibration data\n", __func__);
  7237. ret = -EINVAL;
  7238. goto done;
  7239. }
  7240. for (i = 0 ; i < vbat_writes_size; i++) {
  7241. TASHA_CODEC_UNPACK_ENTRY(vbat_reg_ptr->writes[i],
  7242. reg, mask, val);
  7243. old_val = snd_soc_read(codec, reg);
  7244. snd_soc_write(codec, reg, (old_val & ~mask) | (val & mask));
  7245. }
  7246. done:
  7247. return ret;
  7248. }
  7249. static int tasha_vbat_adc_data_get(struct snd_kcontrol *kcontrol,
  7250. struct snd_ctl_elem_value *ucontrol)
  7251. {
  7252. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7253. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7254. wcd_vbat_adc_out_config(&tasha->vbat, codec);
  7255. ucontrol->value.integer.value[0] = tasha->vbat.dcp1;
  7256. ucontrol->value.integer.value[1] = tasha->vbat.dcp2;
  7257. dev_dbg(codec->dev,
  7258. "%s: Vbat ADC output values, Dcp1 : %lu, Dcp2: %lu\n",
  7259. __func__, ucontrol->value.integer.value[0],
  7260. ucontrol->value.integer.value[1]);
  7261. return 0;
  7262. }
  7263. static const char * const tasha_vbat_gsm_mode_text[] = {
  7264. "OFF", "ON"};
  7265. static const struct soc_enum tasha_vbat_gsm_mode_enum =
  7266. SOC_ENUM_SINGLE_EXT(2, tasha_vbat_gsm_mode_text);
  7267. static int tasha_vbat_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  7268. struct snd_ctl_elem_value *ucontrol)
  7269. {
  7270. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7271. ucontrol->value.integer.value[0] =
  7272. ((snd_soc_read(codec, WCD9335_CDC_VBAT_VBAT_CFG) & 0x04) ?
  7273. 1 : 0);
  7274. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  7275. ucontrol->value.integer.value[0]);
  7276. return 0;
  7277. }
  7278. static int tasha_vbat_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  7279. struct snd_ctl_elem_value *ucontrol)
  7280. {
  7281. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7282. dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
  7283. ucontrol->value.integer.value[0]);
  7284. /* Set Vbat register configuration for GSM mode bit based on value */
  7285. if (ucontrol->value.integer.value[0])
  7286. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_CFG,
  7287. 0x04, 0x04);
  7288. else
  7289. snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_CFG,
  7290. 0x04, 0x00);
  7291. return 0;
  7292. }
  7293. static int tasha_codec_vbat_enable_event(struct snd_soc_dapm_widget *w,
  7294. struct snd_kcontrol *kcontrol,
  7295. int event)
  7296. {
  7297. int ret = 0;
  7298. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  7299. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7300. u16 vbat_path_ctl, vbat_cfg, vbat_path_cfg;
  7301. vbat_path_ctl = WCD9335_CDC_VBAT_VBAT_PATH_CTL;
  7302. vbat_cfg = WCD9335_CDC_VBAT_VBAT_CFG;
  7303. vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
  7304. if (!strcmp(w->name, "RX INT8 VBAT"))
  7305. vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
  7306. else if (!strcmp(w->name, "RX INT7 VBAT"))
  7307. vbat_path_cfg = WCD9335_CDC_RX7_RX_PATH_CFG1;
  7308. else if (!strcmp(w->name, "RX INT6 VBAT"))
  7309. vbat_path_cfg = WCD9335_CDC_RX6_RX_PATH_CFG1;
  7310. else if (!strcmp(w->name, "RX INT5 VBAT"))
  7311. vbat_path_cfg = WCD9335_CDC_RX5_RX_PATH_CFG1;
  7312. switch (event) {
  7313. case SND_SOC_DAPM_PRE_PMU:
  7314. ret = tasha_update_vbat_reg_config(codec);
  7315. if (ret) {
  7316. dev_dbg(codec->dev,
  7317. "%s : VBAT isn't calibrated, So not enabling it\n",
  7318. __func__);
  7319. return 0;
  7320. }
  7321. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x80);
  7322. snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x02);
  7323. snd_soc_update_bits(codec, vbat_path_ctl, 0x10, 0x10);
  7324. snd_soc_update_bits(codec, vbat_cfg, 0x01, 0x01);
  7325. tasha->vbat.is_enabled = true;
  7326. break;
  7327. case SND_SOC_DAPM_POST_PMD:
  7328. if (tasha->vbat.is_enabled) {
  7329. snd_soc_update_bits(codec, vbat_cfg, 0x01, 0x00);
  7330. snd_soc_update_bits(codec, vbat_path_ctl, 0x10, 0x00);
  7331. snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x00);
  7332. snd_soc_write(codec, WCD9335_ANA_VBADC, 0x00);
  7333. tasha->vbat.is_enabled = false;
  7334. }
  7335. break;
  7336. };
  7337. return ret;
  7338. }
  7339. static const char * const rx_hph_mode_mux_text[] = {
  7340. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI"
  7341. };
  7342. static const struct soc_enum rx_hph_mode_mux_enum =
  7343. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  7344. rx_hph_mode_mux_text);
  7345. static const char * const amic_pwr_lvl_text[] = {
  7346. "LOW_PWR", "DEFAULT", "HIGH_PERF"
  7347. };
  7348. static const struct soc_enum amic_pwr_lvl_enum =
  7349. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(amic_pwr_lvl_text),
  7350. amic_pwr_lvl_text);
  7351. static const struct snd_kcontrol_new tasha_snd_controls[] = {
  7352. SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD9335_CDC_RX0_RX_VOL_CTL,
  7353. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7354. SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD9335_CDC_RX1_RX_VOL_CTL,
  7355. 0, -84, 40, digital_gain),
  7356. SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD9335_CDC_RX2_RX_VOL_CTL,
  7357. 0, -84, 40, digital_gain),
  7358. SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD9335_CDC_RX3_RX_VOL_CTL,
  7359. 0, -84, 40, digital_gain),
  7360. SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD9335_CDC_RX4_RX_VOL_CTL,
  7361. 0, -84, 40, digital_gain),
  7362. SOC_SINGLE_SX_TLV("RX5 Digital Volume", WCD9335_CDC_RX5_RX_VOL_CTL,
  7363. 0, -84, 40, digital_gain),
  7364. SOC_SINGLE_SX_TLV("RX6 Digital Volume", WCD9335_CDC_RX6_RX_VOL_CTL,
  7365. 0, -84, 40, digital_gain),
  7366. SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD9335_CDC_RX7_RX_VOL_CTL,
  7367. 0, -84, 40, digital_gain),
  7368. SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD9335_CDC_RX8_RX_VOL_CTL,
  7369. 0, -84, 40, digital_gain),
  7370. SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
  7371. WCD9335_CDC_RX0_RX_VOL_MIX_CTL,
  7372. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7373. SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
  7374. WCD9335_CDC_RX1_RX_VOL_MIX_CTL,
  7375. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7376. SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
  7377. WCD9335_CDC_RX2_RX_VOL_MIX_CTL,
  7378. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7379. SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
  7380. WCD9335_CDC_RX3_RX_VOL_MIX_CTL,
  7381. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7382. SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
  7383. WCD9335_CDC_RX4_RX_VOL_MIX_CTL,
  7384. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7385. SOC_SINGLE_SX_TLV("RX5 Mix Digital Volume",
  7386. WCD9335_CDC_RX5_RX_VOL_MIX_CTL,
  7387. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7388. SOC_SINGLE_SX_TLV("RX6 Mix Digital Volume",
  7389. WCD9335_CDC_RX6_RX_VOL_MIX_CTL,
  7390. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7391. SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
  7392. WCD9335_CDC_RX7_RX_VOL_MIX_CTL,
  7393. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7394. SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
  7395. WCD9335_CDC_RX8_RX_VOL_MIX_CTL,
  7396. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7397. SOC_SINGLE_SX_TLV("DEC0 Volume", WCD9335_CDC_TX0_TX_VOL_CTL, 0,
  7398. -84, 40, digital_gain),
  7399. SOC_SINGLE_SX_TLV("DEC1 Volume", WCD9335_CDC_TX1_TX_VOL_CTL, 0,
  7400. -84, 40, digital_gain),
  7401. SOC_SINGLE_SX_TLV("DEC2 Volume", WCD9335_CDC_TX2_TX_VOL_CTL, 0,
  7402. -84, 40, digital_gain),
  7403. SOC_SINGLE_SX_TLV("DEC3 Volume", WCD9335_CDC_TX3_TX_VOL_CTL, 0,
  7404. -84, 40, digital_gain),
  7405. SOC_SINGLE_SX_TLV("DEC4 Volume", WCD9335_CDC_TX4_TX_VOL_CTL, 0,
  7406. -84, 40, digital_gain),
  7407. SOC_SINGLE_SX_TLV("DEC5 Volume", WCD9335_CDC_TX5_TX_VOL_CTL, 0,
  7408. -84, 40, digital_gain),
  7409. SOC_SINGLE_SX_TLV("DEC6 Volume", WCD9335_CDC_TX6_TX_VOL_CTL, 0,
  7410. -84, 40, digital_gain),
  7411. SOC_SINGLE_SX_TLV("DEC7 Volume", WCD9335_CDC_TX7_TX_VOL_CTL, 0,
  7412. -84, 40, digital_gain),
  7413. SOC_SINGLE_SX_TLV("DEC8 Volume", WCD9335_CDC_TX8_TX_VOL_CTL, 0,
  7414. -84, 40, digital_gain),
  7415. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  7416. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84,
  7417. 40, digital_gain),
  7418. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  7419. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84,
  7420. 40, digital_gain),
  7421. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  7422. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84,
  7423. 40, digital_gain),
  7424. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  7425. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84,
  7426. 40, digital_gain),
  7427. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  7428. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84,
  7429. 40, digital_gain),
  7430. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  7431. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84,
  7432. 40, digital_gain),
  7433. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  7434. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84,
  7435. 40, digital_gain),
  7436. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  7437. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84,
  7438. 40, digital_gain),
  7439. SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tasha_get_anc_slot,
  7440. tasha_put_anc_slot),
  7441. SOC_ENUM_EXT("ANC Function", tasha_anc_func_enum, tasha_get_anc_func,
  7442. tasha_put_anc_func),
  7443. SOC_ENUM_EXT("CLK MODE", tasha_clkmode_enum, tasha_get_clkmode,
  7444. tasha_put_clkmode),
  7445. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  7446. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  7447. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  7448. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  7449. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  7450. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  7451. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  7452. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  7453. SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
  7454. SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
  7455. SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
  7456. SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
  7457. SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
  7458. SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
  7459. SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
  7460. SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
  7461. SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
  7462. SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
  7463. SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
  7464. SOC_ENUM("RX INT5_1 HPF cut off", cf_int5_1_enum),
  7465. SOC_ENUM("RX INT5_2 HPF cut off", cf_int5_2_enum),
  7466. SOC_ENUM("RX INT6_1 HPF cut off", cf_int6_1_enum),
  7467. SOC_ENUM("RX INT6_2 HPF cut off", cf_int6_2_enum),
  7468. SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
  7469. SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
  7470. SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
  7471. SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
  7472. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  7473. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7474. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  7475. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7476. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  7477. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7478. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  7479. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7480. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  7481. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7482. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  7483. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7484. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  7485. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7486. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  7487. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7488. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  7489. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7490. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  7491. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7492. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  7493. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7494. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  7495. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7496. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  7497. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7498. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  7499. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7500. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  7501. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7502. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  7503. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7504. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  7505. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7506. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  7507. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7508. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  7509. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7510. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  7511. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7512. SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
  7513. tasha_get_compander, tasha_set_compander),
  7514. SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
  7515. tasha_get_compander, tasha_set_compander),
  7516. SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
  7517. tasha_get_compander, tasha_set_compander),
  7518. SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
  7519. tasha_get_compander, tasha_set_compander),
  7520. SOC_SINGLE_EXT("COMP5 Switch", SND_SOC_NOPM, COMPANDER_5, 1, 0,
  7521. tasha_get_compander, tasha_set_compander),
  7522. SOC_SINGLE_EXT("COMP6 Switch", SND_SOC_NOPM, COMPANDER_6, 1, 0,
  7523. tasha_get_compander, tasha_set_compander),
  7524. SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
  7525. tasha_get_compander, tasha_set_compander),
  7526. SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
  7527. tasha_get_compander, tasha_set_compander),
  7528. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  7529. tasha_rx_hph_mode_get, tasha_rx_hph_mode_put),
  7530. SOC_ENUM_EXT("MAD Input", tasha_conn_mad_enum,
  7531. tasha_mad_input_get, tasha_mad_input_put),
  7532. SOC_SINGLE_EXT("LDO_H Enable", SND_SOC_NOPM, 0, 1, 0,
  7533. tasha_enable_ldo_h_get, tasha_enable_ldo_h_put),
  7534. SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
  7535. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7536. SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
  7537. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7538. SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
  7539. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7540. SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
  7541. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7542. SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
  7543. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7544. SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
  7545. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7546. SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
  7547. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7548. SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
  7549. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7550. SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
  7551. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7552. SOC_SINGLE_MULTI_EXT("Vbat ADC data", SND_SOC_NOPM, 0, 0xFFFF, 0, 2,
  7553. tasha_vbat_adc_data_get, NULL),
  7554. SOC_ENUM_EXT("GSM mode Enable", tasha_vbat_gsm_mode_enum,
  7555. tasha_vbat_gsm_mode_func_get,
  7556. tasha_vbat_gsm_mode_func_put),
  7557. };
  7558. static int tasha_put_dec_enum(struct snd_kcontrol *kcontrol,
  7559. struct snd_ctl_elem_value *ucontrol)
  7560. {
  7561. struct snd_soc_dapm_widget_list *wlist =
  7562. dapm_kcontrol_get_wlist(kcontrol);
  7563. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  7564. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7565. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  7566. unsigned int val;
  7567. u16 mic_sel_reg;
  7568. u8 mic_sel;
  7569. val = ucontrol->value.enumerated.item[0];
  7570. if (val > e->items - 1)
  7571. return -EINVAL;
  7572. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  7573. widget->name, val);
  7574. switch (e->reg) {
  7575. case WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
  7576. mic_sel_reg = WCD9335_CDC_TX0_TX_PATH_CFG0;
  7577. break;
  7578. case WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
  7579. mic_sel_reg = WCD9335_CDC_TX1_TX_PATH_CFG0;
  7580. break;
  7581. case WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
  7582. mic_sel_reg = WCD9335_CDC_TX2_TX_PATH_CFG0;
  7583. break;
  7584. case WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
  7585. mic_sel_reg = WCD9335_CDC_TX3_TX_PATH_CFG0;
  7586. break;
  7587. case WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  7588. mic_sel_reg = WCD9335_CDC_TX4_TX_PATH_CFG0;
  7589. break;
  7590. case WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  7591. mic_sel_reg = WCD9335_CDC_TX5_TX_PATH_CFG0;
  7592. break;
  7593. case WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  7594. mic_sel_reg = WCD9335_CDC_TX6_TX_PATH_CFG0;
  7595. break;
  7596. case WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  7597. mic_sel_reg = WCD9335_CDC_TX7_TX_PATH_CFG0;
  7598. break;
  7599. case WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0:
  7600. mic_sel_reg = WCD9335_CDC_TX8_TX_PATH_CFG0;
  7601. break;
  7602. default:
  7603. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  7604. __func__, e->reg);
  7605. return -EINVAL;
  7606. }
  7607. /* ADC: 0, DMIC: 1 */
  7608. mic_sel = val ? 0x0 : 0x1;
  7609. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, mic_sel << 7);
  7610. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  7611. }
  7612. static int tasha_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  7613. struct snd_ctl_elem_value *ucontrol)
  7614. {
  7615. struct snd_soc_dapm_widget_list *wlist =
  7616. dapm_kcontrol_get_wlist(kcontrol);
  7617. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  7618. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7619. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  7620. unsigned int val;
  7621. unsigned short look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
  7622. val = ucontrol->value.enumerated.item[0];
  7623. if (val >= e->items)
  7624. return -EINVAL;
  7625. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  7626. widget->name, val);
  7627. if (e->reg == WCD9335_CDC_RX0_RX_PATH_SEC0)
  7628. look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
  7629. else if (e->reg == WCD9335_CDC_RX1_RX_PATH_SEC0)
  7630. look_ahead_dly_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  7631. else if (e->reg == WCD9335_CDC_RX2_RX_PATH_SEC0)
  7632. look_ahead_dly_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  7633. /* Set Look Ahead Delay */
  7634. snd_soc_update_bits(codec, look_ahead_dly_reg,
  7635. 0x08, (val ? 0x08 : 0x00));
  7636. /* Set DEM INP Select */
  7637. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  7638. }
  7639. static int tasha_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  7640. struct snd_ctl_elem_value *ucontrol)
  7641. {
  7642. u8 ear_pa_gain;
  7643. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7644. ear_pa_gain = snd_soc_read(codec, WCD9335_ANA_EAR);
  7645. ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
  7646. ucontrol->value.integer.value[0] = ear_pa_gain;
  7647. dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  7648. ear_pa_gain);
  7649. return 0;
  7650. }
  7651. static int tasha_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  7652. struct snd_ctl_elem_value *ucontrol)
  7653. {
  7654. u8 ear_pa_gain;
  7655. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7656. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7657. __func__, ucontrol->value.integer.value[0]);
  7658. ear_pa_gain = ucontrol->value.integer.value[0] << 4;
  7659. snd_soc_update_bits(codec, WCD9335_ANA_EAR, 0x70, ear_pa_gain);
  7660. return 0;
  7661. }
  7662. static int tasha_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  7663. struct snd_ctl_elem_value *ucontrol)
  7664. {
  7665. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7666. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7667. ucontrol->value.integer.value[0] = tasha->ear_spkr_gain;
  7668. dev_dbg(codec->dev, "%s: ear_spkr_gain = %ld\n", __func__,
  7669. ucontrol->value.integer.value[0]);
  7670. return 0;
  7671. }
  7672. static int tasha_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  7673. struct snd_ctl_elem_value *ucontrol)
  7674. {
  7675. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  7676. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7677. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7678. __func__, ucontrol->value.integer.value[0]);
  7679. tasha->ear_spkr_gain = ucontrol->value.integer.value[0];
  7680. return 0;
  7681. }
  7682. static int tasha_config_compander(struct snd_soc_codec *codec, int interp_n,
  7683. int event)
  7684. {
  7685. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7686. int comp;
  7687. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  7688. /* EAR does not have compander */
  7689. if (!interp_n)
  7690. return 0;
  7691. comp = interp_n - 1;
  7692. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  7693. __func__, event, comp + 1, tasha->comp_enabled[comp]);
  7694. if (!tasha->comp_enabled[comp])
  7695. return 0;
  7696. comp_ctl0_reg = WCD9335_CDC_COMPANDER1_CTL0 + (comp * 8);
  7697. rx_path_cfg0_reg = WCD9335_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
  7698. if (SND_SOC_DAPM_EVENT_ON(event)) {
  7699. /* Enable Compander Clock */
  7700. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  7701. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  7702. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  7703. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  7704. }
  7705. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  7706. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  7707. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  7708. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  7709. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  7710. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  7711. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  7712. }
  7713. return 0;
  7714. }
  7715. static int tasha_codec_config_mad(struct snd_soc_codec *codec)
  7716. {
  7717. int ret = 0;
  7718. int idx;
  7719. const struct firmware *fw;
  7720. struct firmware_cal *hwdep_cal = NULL;
  7721. struct wcd_mad_audio_cal *mad_cal = NULL;
  7722. const void *data;
  7723. const char *filename = TASHA_MAD_AUDIO_FIRMWARE_PATH;
  7724. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  7725. size_t cal_size;
  7726. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_MAD_CAL);
  7727. if (hwdep_cal) {
  7728. data = hwdep_cal->data;
  7729. cal_size = hwdep_cal->size;
  7730. dev_dbg(codec->dev, "%s: using hwdep calibration\n",
  7731. __func__);
  7732. } else {
  7733. ret = request_firmware(&fw, filename, codec->dev);
  7734. if (ret || !fw) {
  7735. dev_err(codec->dev,
  7736. "%s: MAD firmware acquire failed, err = %d\n",
  7737. __func__, ret);
  7738. return -ENODEV;
  7739. }
  7740. data = fw->data;
  7741. cal_size = fw->size;
  7742. dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
  7743. __func__);
  7744. }
  7745. if (cal_size < sizeof(*mad_cal)) {
  7746. dev_err(codec->dev,
  7747. "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
  7748. __func__, cal_size, sizeof(*mad_cal));
  7749. ret = -ENOMEM;
  7750. goto done;
  7751. }
  7752. mad_cal = (struct wcd_mad_audio_cal *) (data);
  7753. if (!mad_cal) {
  7754. dev_err(codec->dev,
  7755. "%s: Invalid calibration data\n",
  7756. __func__);
  7757. ret = -EINVAL;
  7758. goto done;
  7759. }
  7760. snd_soc_write(codec, WCD9335_SOC_MAD_MAIN_CTL_2,
  7761. mad_cal->microphone_info.cycle_time);
  7762. snd_soc_update_bits(codec, WCD9335_SOC_MAD_MAIN_CTL_1, 0xFF << 3,
  7763. ((uint16_t)mad_cal->microphone_info.settle_time)
  7764. << 3);
  7765. /* Audio */
  7766. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_8,
  7767. mad_cal->audio_info.rms_omit_samples);
  7768. snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_CTL_1,
  7769. 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
  7770. snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03 << 2,
  7771. mad_cal->audio_info.detection_mechanism << 2);
  7772. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_7,
  7773. mad_cal->audio_info.rms_diff_threshold & 0x3F);
  7774. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_5,
  7775. mad_cal->audio_info.rms_threshold_lsb);
  7776. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_6,
  7777. mad_cal->audio_info.rms_threshold_msb);
  7778. for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
  7779. idx++) {
  7780. snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_IIR_CTL_PTR,
  7781. 0x3F, idx);
  7782. snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_IIR_CTL_VAL,
  7783. mad_cal->audio_info.iir_coefficients[idx]);
  7784. dev_dbg(codec->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
  7785. __func__, idx,
  7786. mad_cal->audio_info.iir_coefficients[idx]);
  7787. }
  7788. /* Beacon */
  7789. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_8,
  7790. mad_cal->beacon_info.rms_omit_samples);
  7791. snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_CTL_1,
  7792. 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
  7793. snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_CTL_2, 0x03 << 2,
  7794. mad_cal->beacon_info.detection_mechanism << 2);
  7795. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_7,
  7796. mad_cal->beacon_info.rms_diff_threshold & 0x1F);
  7797. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_5,
  7798. mad_cal->beacon_info.rms_threshold_lsb);
  7799. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_6,
  7800. mad_cal->beacon_info.rms_threshold_msb);
  7801. for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
  7802. idx++) {
  7803. snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_IIR_CTL_PTR,
  7804. 0x3F, idx);
  7805. snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_IIR_CTL_VAL,
  7806. mad_cal->beacon_info.iir_coefficients[idx]);
  7807. dev_dbg(codec->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
  7808. __func__, idx,
  7809. mad_cal->beacon_info.iir_coefficients[idx]);
  7810. }
  7811. /* Ultrasound */
  7812. snd_soc_update_bits(codec, WCD9335_SOC_MAD_ULTR_CTL_1,
  7813. 0x07 << 4,
  7814. mad_cal->ultrasound_info.rms_comp_time << 4);
  7815. snd_soc_update_bits(codec, WCD9335_SOC_MAD_ULTR_CTL_2, 0x03 << 2,
  7816. mad_cal->ultrasound_info.detection_mechanism << 2);
  7817. snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_7,
  7818. mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
  7819. snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_5,
  7820. mad_cal->ultrasound_info.rms_threshold_lsb);
  7821. snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_6,
  7822. mad_cal->ultrasound_info.rms_threshold_msb);
  7823. done:
  7824. if (!hwdep_cal)
  7825. release_firmware(fw);
  7826. return ret;
  7827. }
  7828. static int tasha_codec_enable_mad(struct snd_soc_dapm_widget *w,
  7829. struct snd_kcontrol *kcontrol, int event)
  7830. {
  7831. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  7832. int ret = 0;
  7833. dev_dbg(codec->dev,
  7834. "%s: event = %d\n", __func__, event);
  7835. /* Return if CPE INPUT is DEC1 */
  7836. if (snd_soc_read(codec, WCD9335_CPE_SS_SVA_CFG) & 0x01)
  7837. return ret;
  7838. switch (event) {
  7839. case SND_SOC_DAPM_PRE_PMU:
  7840. /* Turn on MAD clk */
  7841. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7842. 0x01, 0x01);
  7843. /* Undo reset for MAD */
  7844. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7845. 0x02, 0x00);
  7846. ret = tasha_codec_config_mad(codec);
  7847. if (ret)
  7848. dev_err(codec->dev,
  7849. "%s: Failed to config MAD, err = %d\n",
  7850. __func__, ret);
  7851. break;
  7852. case SND_SOC_DAPM_POST_PMD:
  7853. /* Reset the MAD block */
  7854. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7855. 0x02, 0x02);
  7856. /* Turn off MAD clk */
  7857. snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
  7858. 0x01, 0x00);
  7859. break;
  7860. }
  7861. return ret;
  7862. }
  7863. static int tasha_codec_configure_cpe_input(struct snd_soc_dapm_widget *w,
  7864. struct snd_kcontrol *kcontrol, int event)
  7865. {
  7866. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  7867. dev_dbg(codec->dev,
  7868. "%s: event = %d\n", __func__, event);
  7869. switch (event) {
  7870. case SND_SOC_DAPM_PRE_PMU:
  7871. /* Configure CPE input as DEC1 */
  7872. snd_soc_update_bits(codec, WCD9335_CPE_SS_SVA_CFG,
  7873. 0x01, 0x01);
  7874. /* Configure DEC1 Tx out with sample rate as 16K */
  7875. snd_soc_update_bits(codec, WCD9335_CDC_TX1_TX_PATH_CTL,
  7876. 0x0F, 0x01);
  7877. break;
  7878. case SND_SOC_DAPM_POST_PMD:
  7879. /* Reset DEC1 Tx out sample rate */
  7880. snd_soc_update_bits(codec, WCD9335_CDC_TX1_TX_PATH_CTL,
  7881. 0x0F, 0x04);
  7882. snd_soc_update_bits(codec, WCD9335_CPE_SS_SVA_CFG,
  7883. 0x01, 0x00);
  7884. break;
  7885. }
  7886. return 0;
  7887. }
  7888. static int tasha_codec_aif4_mixer_switch_get(struct snd_kcontrol *kcontrol,
  7889. struct snd_ctl_elem_value *ucontrol)
  7890. {
  7891. struct snd_soc_dapm_widget_list *wlist =
  7892. dapm_kcontrol_get_wlist(kcontrol);
  7893. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  7894. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7895. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  7896. if (test_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask))
  7897. ucontrol->value.integer.value[0] = 1;
  7898. else
  7899. ucontrol->value.integer.value[0] = 0;
  7900. dev_dbg(codec->dev, "%s: AIF4 switch value = %ld\n",
  7901. __func__, ucontrol->value.integer.value[0]);
  7902. return 0;
  7903. }
  7904. static int tasha_codec_aif4_mixer_switch_put(struct snd_kcontrol *kcontrol,
  7905. struct snd_ctl_elem_value *ucontrol)
  7906. {
  7907. struct snd_soc_dapm_widget_list *wlist =
  7908. dapm_kcontrol_get_wlist(kcontrol);
  7909. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  7910. struct snd_soc_dapm_update *update = NULL;
  7911. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  7912. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
  7913. dev_dbg(codec->dev, "%s: AIF4 switch value = %ld\n",
  7914. __func__, ucontrol->value.integer.value[0]);
  7915. if (ucontrol->value.integer.value[0]) {
  7916. snd_soc_dapm_mixer_update_power(widget->dapm,
  7917. kcontrol, 1, update);
  7918. set_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
  7919. } else {
  7920. snd_soc_dapm_mixer_update_power(widget->dapm,
  7921. kcontrol, 0, update);
  7922. clear_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
  7923. }
  7924. return 1;
  7925. }
  7926. static const char * const tasha_ear_pa_gain_text[] = {
  7927. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
  7928. "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
  7929. };
  7930. static const char * const tasha_ear_spkr_pa_gain_text[] = {
  7931. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB", "G_4_DB",
  7932. "G_5_DB", "G_6_DB"
  7933. };
  7934. static const struct soc_enum tasha_ear_pa_gain_enum =
  7935. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_pa_gain_text),
  7936. tasha_ear_pa_gain_text);
  7937. static const struct soc_enum tasha_ear_spkr_pa_gain_enum =
  7938. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_spkr_pa_gain_text),
  7939. tasha_ear_spkr_pa_gain_text);
  7940. static const struct snd_kcontrol_new tasha_analog_gain_controls[] = {
  7941. SOC_ENUM_EXT("EAR PA Gain", tasha_ear_pa_gain_enum,
  7942. tasha_ear_pa_gain_get, tasha_ear_pa_gain_put),
  7943. SOC_ENUM_EXT("EAR SPKR PA Gain", tasha_ear_spkr_pa_gain_enum,
  7944. tasha_ear_spkr_pa_gain_get, tasha_ear_spkr_pa_gain_put),
  7945. SOC_SINGLE_TLV("HPHL Volume", WCD9335_HPH_L_EN, 0, 20, 1,
  7946. line_gain),
  7947. SOC_SINGLE_TLV("HPHR Volume", WCD9335_HPH_R_EN, 0, 20, 1,
  7948. line_gain),
  7949. SOC_SINGLE_TLV("LINEOUT1 Volume", WCD9335_DIFF_LO_LO1_COMPANDER,
  7950. 3, 16, 1, line_gain),
  7951. SOC_SINGLE_TLV("LINEOUT2 Volume", WCD9335_DIFF_LO_LO2_COMPANDER,
  7952. 3, 16, 1, line_gain),
  7953. SOC_SINGLE_TLV("LINEOUT3 Volume", WCD9335_SE_LO_LO3_GAIN, 0, 20, 1,
  7954. line_gain),
  7955. SOC_SINGLE_TLV("LINEOUT4 Volume", WCD9335_SE_LO_LO4_GAIN, 0, 20, 1,
  7956. line_gain),
  7957. SOC_SINGLE_TLV("ADC1 Volume", WCD9335_ANA_AMIC1, 0, 20, 0,
  7958. analog_gain),
  7959. SOC_SINGLE_TLV("ADC2 Volume", WCD9335_ANA_AMIC2, 0, 20, 0,
  7960. analog_gain),
  7961. SOC_SINGLE_TLV("ADC3 Volume", WCD9335_ANA_AMIC3, 0, 20, 0,
  7962. analog_gain),
  7963. SOC_SINGLE_TLV("ADC4 Volume", WCD9335_ANA_AMIC4, 0, 20, 0,
  7964. analog_gain),
  7965. SOC_SINGLE_TLV("ADC5 Volume", WCD9335_ANA_AMIC5, 0, 20, 0,
  7966. analog_gain),
  7967. SOC_SINGLE_TLV("ADC6 Volume", WCD9335_ANA_AMIC6, 0, 20, 0,
  7968. analog_gain),
  7969. };
  7970. static const char * const spl_src0_mux_text[] = {
  7971. "ZERO", "SRC_IN_HPHL", "SRC_IN_LO1",
  7972. };
  7973. static const char * const spl_src1_mux_text[] = {
  7974. "ZERO", "SRC_IN_HPHR", "SRC_IN_LO2",
  7975. };
  7976. static const char * const spl_src2_mux_text[] = {
  7977. "ZERO", "SRC_IN_LO3", "SRC_IN_SPKRL",
  7978. };
  7979. static const char * const spl_src3_mux_text[] = {
  7980. "ZERO", "SRC_IN_LO4", "SRC_IN_SPKRR",
  7981. };
  7982. static const char * const rx_int0_7_mix_mux_text[] = {
  7983. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  7984. "RX6", "RX7", "PROXIMITY"
  7985. };
  7986. static const char * const rx_int_mix_mux_text[] = {
  7987. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  7988. "RX6", "RX7"
  7989. };
  7990. static const char * const rx_prim_mix_text[] = {
  7991. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  7992. "RX3", "RX4", "RX5", "RX6", "RX7"
  7993. };
  7994. static const char * const rx_sidetone_mix_text[] = {
  7995. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  7996. };
  7997. static const char * const sb_tx0_mux_text[] = {
  7998. "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
  7999. };
  8000. static const char * const sb_tx1_mux_text[] = {
  8001. "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
  8002. };
  8003. static const char * const sb_tx2_mux_text[] = {
  8004. "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
  8005. };
  8006. static const char * const sb_tx3_mux_text[] = {
  8007. "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
  8008. };
  8009. static const char * const sb_tx4_mux_text[] = {
  8010. "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
  8011. };
  8012. static const char * const sb_tx5_mux_text[] = {
  8013. "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
  8014. };
  8015. static const char * const sb_tx6_mux_text[] = {
  8016. "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
  8017. };
  8018. static const char * const sb_tx7_mux_text[] = {
  8019. "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
  8020. };
  8021. static const char * const sb_tx8_mux_text[] = {
  8022. "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
  8023. };
  8024. static const char * const sb_tx9_mux_text[] = {
  8025. "ZERO", "DEC7", "DEC7_192"
  8026. };
  8027. static const char * const sb_tx10_mux_text[] = {
  8028. "ZERO", "DEC6", "DEC6_192"
  8029. };
  8030. static const char * const sb_tx11_mux_text[] = {
  8031. "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
  8032. };
  8033. static const char * const sb_tx11_inp1_mux_text[] = {
  8034. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
  8035. "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
  8036. };
  8037. static const char * const sb_tx13_mux_text[] = {
  8038. "ZERO", "DEC5", "DEC5_192"
  8039. };
  8040. static const char * const tx13_inp_mux_text[] = {
  8041. "CDC_DEC_5", "MAD_BRDCST", "CPE_TX_PP"
  8042. };
  8043. static const char * const iir_inp_mux_text[] = {
  8044. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
  8045. "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
  8046. };
  8047. static const char * const rx_int_dem_inp_mux_text[] = {
  8048. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  8049. };
  8050. static const char * const rx_int0_interp_mux_text[] = {
  8051. "ZERO", "RX INT0 MIX2",
  8052. };
  8053. static const char * const rx_int1_interp_mux_text[] = {
  8054. "ZERO", "RX INT1 MIX2",
  8055. };
  8056. static const char * const rx_int2_interp_mux_text[] = {
  8057. "ZERO", "RX INT2 MIX2",
  8058. };
  8059. static const char * const rx_int3_interp_mux_text[] = {
  8060. "ZERO", "RX INT3 MIX2",
  8061. };
  8062. static const char * const rx_int4_interp_mux_text[] = {
  8063. "ZERO", "RX INT4 MIX2",
  8064. };
  8065. static const char * const rx_int5_interp_mux_text[] = {
  8066. "ZERO", "RX INT5 MIX2",
  8067. };
  8068. static const char * const rx_int6_interp_mux_text[] = {
  8069. "ZERO", "RX INT6 MIX2",
  8070. };
  8071. static const char * const rx_int7_interp_mux_text[] = {
  8072. "ZERO", "RX INT7 MIX2",
  8073. };
  8074. static const char * const rx_int8_interp_mux_text[] = {
  8075. "ZERO", "RX INT8 SEC MIX"
  8076. };
  8077. static const char * const mad_sel_text[] = {
  8078. "SPE", "MSM"
  8079. };
  8080. static const char * const adc_mux_text[] = {
  8081. "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
  8082. };
  8083. static const char * const dmic_mux_text[] = {
  8084. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
  8085. "SMIC0", "SMIC1", "SMIC2", "SMIC3"
  8086. };
  8087. static const char * const dmic_mux_alt_text[] = {
  8088. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
  8089. };
  8090. static const char * const amic_mux_text[] = {
  8091. "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6"
  8092. };
  8093. static const char * const rx_echo_mux_text[] = {
  8094. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
  8095. "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8", "RX_MIX_VBAT5",
  8096. "RX_MIX_VBAT6", "RX_MIX_VBAT7", "RX_MIX_VBAT8"
  8097. };
  8098. static const char * const anc0_fb_mux_text[] = {
  8099. "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
  8100. "ANC_IN_LO1"
  8101. };
  8102. static const char * const anc1_fb_mux_text[] = {
  8103. "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
  8104. };
  8105. static const char * const native_mux_text[] = {
  8106. "OFF", "ON",
  8107. };
  8108. static const struct soc_enum spl_src0_mux_chain_enum =
  8109. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 0, 3,
  8110. spl_src0_mux_text);
  8111. static const struct soc_enum spl_src1_mux_chain_enum =
  8112. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 2, 3,
  8113. spl_src1_mux_text);
  8114. static const struct soc_enum spl_src2_mux_chain_enum =
  8115. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 4, 3,
  8116. spl_src2_mux_text);
  8117. static const struct soc_enum spl_src3_mux_chain_enum =
  8118. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 6, 3,
  8119. spl_src3_mux_text);
  8120. static const struct soc_enum rx_int0_2_mux_chain_enum =
  8121. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 0, 10,
  8122. rx_int0_7_mix_mux_text);
  8123. static const struct soc_enum rx_int1_2_mux_chain_enum =
  8124. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 0, 9,
  8125. rx_int_mix_mux_text);
  8126. static const struct soc_enum rx_int2_2_mux_chain_enum =
  8127. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 0, 9,
  8128. rx_int_mix_mux_text);
  8129. static const struct soc_enum rx_int3_2_mux_chain_enum =
  8130. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 0, 9,
  8131. rx_int_mix_mux_text);
  8132. static const struct soc_enum rx_int4_2_mux_chain_enum =
  8133. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 0, 9,
  8134. rx_int_mix_mux_text);
  8135. static const struct soc_enum rx_int5_2_mux_chain_enum =
  8136. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 0, 9,
  8137. rx_int_mix_mux_text);
  8138. static const struct soc_enum rx_int6_2_mux_chain_enum =
  8139. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 0, 9,
  8140. rx_int_mix_mux_text);
  8141. static const struct soc_enum rx_int7_2_mux_chain_enum =
  8142. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 0, 10,
  8143. rx_int0_7_mix_mux_text);
  8144. static const struct soc_enum rx_int8_2_mux_chain_enum =
  8145. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 0, 9,
  8146. rx_int_mix_mux_text);
  8147. static const struct soc_enum int1_1_native_enum =
  8148. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8149. native_mux_text);
  8150. static const struct soc_enum int2_1_native_enum =
  8151. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8152. native_mux_text);
  8153. static const struct soc_enum int3_1_native_enum =
  8154. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8155. native_mux_text);
  8156. static const struct soc_enum int4_1_native_enum =
  8157. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8158. native_mux_text);
  8159. static const struct soc_enum rx_int0_1_mix_inp0_chain_enum =
  8160. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 0, 13,
  8161. rx_prim_mix_text);
  8162. static const struct soc_enum rx_int0_1_mix_inp1_chain_enum =
  8163. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 4, 13,
  8164. rx_prim_mix_text);
  8165. static const struct soc_enum rx_int0_1_mix_inp2_chain_enum =
  8166. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 4, 13,
  8167. rx_prim_mix_text);
  8168. static const struct soc_enum rx_int1_1_mix_inp0_chain_enum =
  8169. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 0, 13,
  8170. rx_prim_mix_text);
  8171. static const struct soc_enum rx_int1_1_mix_inp1_chain_enum =
  8172. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 4, 13,
  8173. rx_prim_mix_text);
  8174. static const struct soc_enum rx_int1_1_mix_inp2_chain_enum =
  8175. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 4, 13,
  8176. rx_prim_mix_text);
  8177. static const struct soc_enum rx_int2_1_mix_inp0_chain_enum =
  8178. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 0, 13,
  8179. rx_prim_mix_text);
  8180. static const struct soc_enum rx_int2_1_mix_inp1_chain_enum =
  8181. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 4, 13,
  8182. rx_prim_mix_text);
  8183. static const struct soc_enum rx_int2_1_mix_inp2_chain_enum =
  8184. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 4, 13,
  8185. rx_prim_mix_text);
  8186. static const struct soc_enum rx_int3_1_mix_inp0_chain_enum =
  8187. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 0, 13,
  8188. rx_prim_mix_text);
  8189. static const struct soc_enum rx_int3_1_mix_inp1_chain_enum =
  8190. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 4, 13,
  8191. rx_prim_mix_text);
  8192. static const struct soc_enum rx_int3_1_mix_inp2_chain_enum =
  8193. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 4, 13,
  8194. rx_prim_mix_text);
  8195. static const struct soc_enum rx_int4_1_mix_inp0_chain_enum =
  8196. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 0, 13,
  8197. rx_prim_mix_text);
  8198. static const struct soc_enum rx_int4_1_mix_inp1_chain_enum =
  8199. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 4, 13,
  8200. rx_prim_mix_text);
  8201. static const struct soc_enum rx_int4_1_mix_inp2_chain_enum =
  8202. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 4, 13,
  8203. rx_prim_mix_text);
  8204. static const struct soc_enum rx_int5_1_mix_inp0_chain_enum =
  8205. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 0, 13,
  8206. rx_prim_mix_text);
  8207. static const struct soc_enum rx_int5_1_mix_inp1_chain_enum =
  8208. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 4, 13,
  8209. rx_prim_mix_text);
  8210. static const struct soc_enum rx_int5_1_mix_inp2_chain_enum =
  8211. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 4, 13,
  8212. rx_prim_mix_text);
  8213. static const struct soc_enum rx_int6_1_mix_inp0_chain_enum =
  8214. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 0, 13,
  8215. rx_prim_mix_text);
  8216. static const struct soc_enum rx_int6_1_mix_inp1_chain_enum =
  8217. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 4, 13,
  8218. rx_prim_mix_text);
  8219. static const struct soc_enum rx_int6_1_mix_inp2_chain_enum =
  8220. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 4, 13,
  8221. rx_prim_mix_text);
  8222. static const struct soc_enum rx_int7_1_mix_inp0_chain_enum =
  8223. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 0, 13,
  8224. rx_prim_mix_text);
  8225. static const struct soc_enum rx_int7_1_mix_inp1_chain_enum =
  8226. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 4, 13,
  8227. rx_prim_mix_text);
  8228. static const struct soc_enum rx_int7_1_mix_inp2_chain_enum =
  8229. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 4, 13,
  8230. rx_prim_mix_text);
  8231. static const struct soc_enum rx_int8_1_mix_inp0_chain_enum =
  8232. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 0, 13,
  8233. rx_prim_mix_text);
  8234. static const struct soc_enum rx_int8_1_mix_inp1_chain_enum =
  8235. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 4, 13,
  8236. rx_prim_mix_text);
  8237. static const struct soc_enum rx_int8_1_mix_inp2_chain_enum =
  8238. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 4, 13,
  8239. rx_prim_mix_text);
  8240. static const struct soc_enum rx_int0_sidetone_mix_chain_enum =
  8241. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0, 4,
  8242. rx_sidetone_mix_text);
  8243. static const struct soc_enum rx_int1_sidetone_mix_chain_enum =
  8244. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2, 4,
  8245. rx_sidetone_mix_text);
  8246. static const struct soc_enum rx_int2_sidetone_mix_chain_enum =
  8247. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4, 4,
  8248. rx_sidetone_mix_text);
  8249. static const struct soc_enum rx_int3_sidetone_mix_chain_enum =
  8250. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6, 4,
  8251. rx_sidetone_mix_text);
  8252. static const struct soc_enum rx_int4_sidetone_mix_chain_enum =
  8253. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0, 4,
  8254. rx_sidetone_mix_text);
  8255. static const struct soc_enum rx_int7_sidetone_mix_chain_enum =
  8256. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2, 4,
  8257. rx_sidetone_mix_text);
  8258. static const struct soc_enum tx_adc_mux0_chain_enum =
  8259. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0, 4,
  8260. adc_mux_text);
  8261. static const struct soc_enum tx_adc_mux1_chain_enum =
  8262. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0, 4,
  8263. adc_mux_text);
  8264. static const struct soc_enum tx_adc_mux2_chain_enum =
  8265. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0, 4,
  8266. adc_mux_text);
  8267. static const struct soc_enum tx_adc_mux3_chain_enum =
  8268. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0, 4,
  8269. adc_mux_text);
  8270. static const struct soc_enum tx_adc_mux4_chain_enum =
  8271. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 6, 4,
  8272. adc_mux_text);
  8273. static const struct soc_enum tx_adc_mux5_chain_enum =
  8274. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 6, 4,
  8275. adc_mux_text);
  8276. static const struct soc_enum tx_adc_mux6_chain_enum =
  8277. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 6, 4,
  8278. adc_mux_text);
  8279. static const struct soc_enum tx_adc_mux7_chain_enum =
  8280. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 6, 4,
  8281. adc_mux_text);
  8282. static const struct soc_enum tx_adc_mux8_chain_enum =
  8283. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 6, 4,
  8284. adc_mux_text);
  8285. static const struct soc_enum tx_adc_mux10_chain_enum =
  8286. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 6, 4,
  8287. adc_mux_text);
  8288. static const struct soc_enum tx_adc_mux11_chain_enum =
  8289. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 6, 4,
  8290. adc_mux_text);
  8291. static const struct soc_enum tx_adc_mux12_chain_enum =
  8292. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 6, 4,
  8293. adc_mux_text);
  8294. static const struct soc_enum tx_adc_mux13_chain_enum =
  8295. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 6, 4,
  8296. adc_mux_text);
  8297. static const struct soc_enum tx_dmic_mux0_enum =
  8298. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3, 11,
  8299. dmic_mux_text);
  8300. static const struct soc_enum tx_dmic_mux1_enum =
  8301. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3, 11,
  8302. dmic_mux_text);
  8303. static const struct soc_enum tx_dmic_mux2_enum =
  8304. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3, 11,
  8305. dmic_mux_text);
  8306. static const struct soc_enum tx_dmic_mux3_enum =
  8307. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3, 11,
  8308. dmic_mux_text);
  8309. static const struct soc_enum tx_dmic_mux4_enum =
  8310. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3, 7,
  8311. dmic_mux_alt_text);
  8312. static const struct soc_enum tx_dmic_mux5_enum =
  8313. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3, 7,
  8314. dmic_mux_alt_text);
  8315. static const struct soc_enum tx_dmic_mux6_enum =
  8316. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3, 7,
  8317. dmic_mux_alt_text);
  8318. static const struct soc_enum tx_dmic_mux7_enum =
  8319. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3, 7,
  8320. dmic_mux_alt_text);
  8321. static const struct soc_enum tx_dmic_mux8_enum =
  8322. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3, 7,
  8323. dmic_mux_alt_text);
  8324. static const struct soc_enum tx_dmic_mux10_enum =
  8325. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3, 7,
  8326. dmic_mux_alt_text);
  8327. static const struct soc_enum tx_dmic_mux11_enum =
  8328. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3, 7,
  8329. dmic_mux_alt_text);
  8330. static const struct soc_enum tx_dmic_mux12_enum =
  8331. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3, 7,
  8332. dmic_mux_alt_text);
  8333. static const struct soc_enum tx_dmic_mux13_enum =
  8334. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3, 7,
  8335. dmic_mux_alt_text);
  8336. static const struct soc_enum tx_amic_mux0_enum =
  8337. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0, 7,
  8338. amic_mux_text);
  8339. static const struct soc_enum tx_amic_mux1_enum =
  8340. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0, 7,
  8341. amic_mux_text);
  8342. static const struct soc_enum tx_amic_mux2_enum =
  8343. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0, 7,
  8344. amic_mux_text);
  8345. static const struct soc_enum tx_amic_mux3_enum =
  8346. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0, 7,
  8347. amic_mux_text);
  8348. static const struct soc_enum tx_amic_mux4_enum =
  8349. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0, 7,
  8350. amic_mux_text);
  8351. static const struct soc_enum tx_amic_mux5_enum =
  8352. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0, 7,
  8353. amic_mux_text);
  8354. static const struct soc_enum tx_amic_mux6_enum =
  8355. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0, 7,
  8356. amic_mux_text);
  8357. static const struct soc_enum tx_amic_mux7_enum =
  8358. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0, 7,
  8359. amic_mux_text);
  8360. static const struct soc_enum tx_amic_mux8_enum =
  8361. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0, 7,
  8362. amic_mux_text);
  8363. static const struct soc_enum tx_amic_mux10_enum =
  8364. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0, 7,
  8365. amic_mux_text);
  8366. static const struct soc_enum tx_amic_mux11_enum =
  8367. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0, 7,
  8368. amic_mux_text);
  8369. static const struct soc_enum tx_amic_mux12_enum =
  8370. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0, 7,
  8371. amic_mux_text);
  8372. static const struct soc_enum tx_amic_mux13_enum =
  8373. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0, 7,
  8374. amic_mux_text);
  8375. static const struct soc_enum sb_tx0_mux_enum =
  8376. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 0, 4,
  8377. sb_tx0_mux_text);
  8378. static const struct soc_enum sb_tx1_mux_enum =
  8379. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 2, 4,
  8380. sb_tx1_mux_text);
  8381. static const struct soc_enum sb_tx2_mux_enum =
  8382. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 4, 4,
  8383. sb_tx2_mux_text);
  8384. static const struct soc_enum sb_tx3_mux_enum =
  8385. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 6, 4,
  8386. sb_tx3_mux_text);
  8387. static const struct soc_enum sb_tx4_mux_enum =
  8388. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 0, 4,
  8389. sb_tx4_mux_text);
  8390. static const struct soc_enum sb_tx5_mux_enum =
  8391. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 2, 4,
  8392. sb_tx5_mux_text);
  8393. static const struct soc_enum sb_tx6_mux_enum =
  8394. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 4, 4,
  8395. sb_tx6_mux_text);
  8396. static const struct soc_enum sb_tx7_mux_enum =
  8397. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 6, 4,
  8398. sb_tx7_mux_text);
  8399. static const struct soc_enum sb_tx8_mux_enum =
  8400. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 0, 4,
  8401. sb_tx8_mux_text);
  8402. static const struct soc_enum sb_tx9_mux_enum =
  8403. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 2, 3,
  8404. sb_tx9_mux_text);
  8405. static const struct soc_enum sb_tx10_mux_enum =
  8406. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 4, 3,
  8407. sb_tx10_mux_text);
  8408. static const struct soc_enum sb_tx11_mux_enum =
  8409. SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX11_INP_CFG, 0, 4,
  8410. sb_tx11_mux_text);
  8411. static const struct soc_enum sb_tx11_inp1_mux_enum =
  8412. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 0, 10,
  8413. sb_tx11_inp1_mux_text);
  8414. static const struct soc_enum sb_tx13_mux_enum =
  8415. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 4, 3,
  8416. sb_tx13_mux_text);
  8417. static const struct soc_enum tx13_inp_mux_enum =
  8418. SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG, 0, 3,
  8419. tx13_inp_mux_text);
  8420. static const struct soc_enum rx_mix_tx0_mux_enum =
  8421. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 0, 14,
  8422. rx_echo_mux_text);
  8423. static const struct soc_enum rx_mix_tx1_mux_enum =
  8424. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 4, 14,
  8425. rx_echo_mux_text);
  8426. static const struct soc_enum rx_mix_tx2_mux_enum =
  8427. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 0, 14,
  8428. rx_echo_mux_text);
  8429. static const struct soc_enum rx_mix_tx3_mux_enum =
  8430. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 4, 14,
  8431. rx_echo_mux_text);
  8432. static const struct soc_enum rx_mix_tx4_mux_enum =
  8433. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 0, 14,
  8434. rx_echo_mux_text);
  8435. static const struct soc_enum rx_mix_tx5_mux_enum =
  8436. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 4, 14,
  8437. rx_echo_mux_text);
  8438. static const struct soc_enum rx_mix_tx6_mux_enum =
  8439. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 0, 14,
  8440. rx_echo_mux_text);
  8441. static const struct soc_enum rx_mix_tx7_mux_enum =
  8442. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 4, 14,
  8443. rx_echo_mux_text);
  8444. static const struct soc_enum rx_mix_tx8_mux_enum =
  8445. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 14,
  8446. rx_echo_mux_text);
  8447. static const struct soc_enum iir0_inp0_mux_enum =
  8448. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0, 18,
  8449. iir_inp_mux_text);
  8450. static const struct soc_enum iir0_inp1_mux_enum =
  8451. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0, 18,
  8452. iir_inp_mux_text);
  8453. static const struct soc_enum iir0_inp2_mux_enum =
  8454. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0, 18,
  8455. iir_inp_mux_text);
  8456. static const struct soc_enum iir0_inp3_mux_enum =
  8457. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0, 18,
  8458. iir_inp_mux_text);
  8459. static const struct soc_enum iir1_inp0_mux_enum =
  8460. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0, 18,
  8461. iir_inp_mux_text);
  8462. static const struct soc_enum iir1_inp1_mux_enum =
  8463. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0, 18,
  8464. iir_inp_mux_text);
  8465. static const struct soc_enum iir1_inp2_mux_enum =
  8466. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0, 18,
  8467. iir_inp_mux_text);
  8468. static const struct soc_enum iir1_inp3_mux_enum =
  8469. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0, 18,
  8470. iir_inp_mux_text);
  8471. static const struct soc_enum rx_int0_dem_inp_mux_enum =
  8472. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_SEC0, 0,
  8473. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8474. rx_int_dem_inp_mux_text);
  8475. static const struct soc_enum rx_int1_dem_inp_mux_enum =
  8476. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_SEC0, 0,
  8477. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8478. rx_int_dem_inp_mux_text);
  8479. static const struct soc_enum rx_int2_dem_inp_mux_enum =
  8480. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_SEC0, 0,
  8481. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8482. rx_int_dem_inp_mux_text);
  8483. static const struct soc_enum rx_int0_interp_mux_enum =
  8484. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CTL, 5, 2,
  8485. rx_int0_interp_mux_text);
  8486. static const struct soc_enum rx_int1_interp_mux_enum =
  8487. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CTL, 5, 2,
  8488. rx_int1_interp_mux_text);
  8489. static const struct soc_enum rx_int2_interp_mux_enum =
  8490. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CTL, 5, 2,
  8491. rx_int2_interp_mux_text);
  8492. static const struct soc_enum rx_int3_interp_mux_enum =
  8493. SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CTL, 5, 2,
  8494. rx_int3_interp_mux_text);
  8495. static const struct soc_enum rx_int4_interp_mux_enum =
  8496. SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CTL, 5, 2,
  8497. rx_int4_interp_mux_text);
  8498. static const struct soc_enum rx_int5_interp_mux_enum =
  8499. SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CTL, 5, 2,
  8500. rx_int5_interp_mux_text);
  8501. static const struct soc_enum rx_int6_interp_mux_enum =
  8502. SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CTL, 5, 2,
  8503. rx_int6_interp_mux_text);
  8504. static const struct soc_enum rx_int7_interp_mux_enum =
  8505. SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CTL, 5, 2,
  8506. rx_int7_interp_mux_text);
  8507. static const struct soc_enum rx_int8_interp_mux_enum =
  8508. SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CTL, 5, 2,
  8509. rx_int8_interp_mux_text);
  8510. static const struct soc_enum mad_sel_enum =
  8511. SOC_ENUM_SINGLE(WCD9335_CPE_SS_CFG, 0, 2, mad_sel_text);
  8512. static const struct soc_enum anc0_fb_mux_enum =
  8513. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 0, 5,
  8514. anc0_fb_mux_text);
  8515. static const struct soc_enum anc1_fb_mux_enum =
  8516. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 3, 3,
  8517. anc1_fb_mux_text);
  8518. static const struct snd_kcontrol_new rx_int0_dem_inp_mux =
  8519. SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum,
  8520. snd_soc_dapm_get_enum_double,
  8521. tasha_int_dem_inp_mux_put);
  8522. static const struct snd_kcontrol_new rx_int1_dem_inp_mux =
  8523. SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum,
  8524. snd_soc_dapm_get_enum_double,
  8525. tasha_int_dem_inp_mux_put);
  8526. static const struct snd_kcontrol_new rx_int2_dem_inp_mux =
  8527. SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum,
  8528. snd_soc_dapm_get_enum_double,
  8529. tasha_int_dem_inp_mux_put);
  8530. static const struct snd_kcontrol_new spl_src0_mux =
  8531. SOC_DAPM_ENUM("SPL SRC0 MUX Mux", spl_src0_mux_chain_enum);
  8532. static const struct snd_kcontrol_new spl_src1_mux =
  8533. SOC_DAPM_ENUM("SPL SRC1 MUX Mux", spl_src1_mux_chain_enum);
  8534. static const struct snd_kcontrol_new spl_src2_mux =
  8535. SOC_DAPM_ENUM("SPL SRC2 MUX Mux", spl_src2_mux_chain_enum);
  8536. static const struct snd_kcontrol_new spl_src3_mux =
  8537. SOC_DAPM_ENUM("SPL SRC3 MUX Mux", spl_src3_mux_chain_enum);
  8538. static const struct snd_kcontrol_new rx_int0_2_mux =
  8539. SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum);
  8540. static const struct snd_kcontrol_new rx_int1_2_mux =
  8541. SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum);
  8542. static const struct snd_kcontrol_new rx_int2_2_mux =
  8543. SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum);
  8544. static const struct snd_kcontrol_new rx_int3_2_mux =
  8545. SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum);
  8546. static const struct snd_kcontrol_new rx_int4_2_mux =
  8547. SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum);
  8548. static const struct snd_kcontrol_new rx_int5_2_mux =
  8549. SOC_DAPM_ENUM("RX INT5_2 MUX Mux", rx_int5_2_mux_chain_enum);
  8550. static const struct snd_kcontrol_new rx_int6_2_mux =
  8551. SOC_DAPM_ENUM("RX INT6_2 MUX Mux", rx_int6_2_mux_chain_enum);
  8552. static const struct snd_kcontrol_new rx_int7_2_mux =
  8553. SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum);
  8554. static const struct snd_kcontrol_new rx_int8_2_mux =
  8555. SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum);
  8556. static const struct snd_kcontrol_new int1_1_native_mux =
  8557. SOC_DAPM_ENUM("RX INT1_1 NATIVE MUX Mux", int1_1_native_enum);
  8558. static const struct snd_kcontrol_new int2_1_native_mux =
  8559. SOC_DAPM_ENUM("RX INT2_1 NATIVE MUX Mux", int2_1_native_enum);
  8560. static const struct snd_kcontrol_new int3_1_native_mux =
  8561. SOC_DAPM_ENUM("RX INT3_1 NATIVE MUX Mux", int3_1_native_enum);
  8562. static const struct snd_kcontrol_new int4_1_native_mux =
  8563. SOC_DAPM_ENUM("RX INT4_1 NATIVE MUX Mux", int4_1_native_enum);
  8564. static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux =
  8565. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum);
  8566. static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux =
  8567. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum);
  8568. static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux =
  8569. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum);
  8570. static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux =
  8571. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum);
  8572. static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux =
  8573. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum);
  8574. static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux =
  8575. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum);
  8576. static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux =
  8577. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum);
  8578. static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux =
  8579. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum);
  8580. static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux =
  8581. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum);
  8582. static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux =
  8583. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum);
  8584. static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux =
  8585. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum);
  8586. static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux =
  8587. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum);
  8588. static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux =
  8589. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum);
  8590. static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux =
  8591. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum);
  8592. static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux =
  8593. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum);
  8594. static const struct snd_kcontrol_new rx_int5_1_mix_inp0_mux =
  8595. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP0 Mux", rx_int5_1_mix_inp0_chain_enum);
  8596. static const struct snd_kcontrol_new rx_int5_1_mix_inp1_mux =
  8597. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP1 Mux", rx_int5_1_mix_inp1_chain_enum);
  8598. static const struct snd_kcontrol_new rx_int5_1_mix_inp2_mux =
  8599. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP2 Mux", rx_int5_1_mix_inp2_chain_enum);
  8600. static const struct snd_kcontrol_new rx_int6_1_mix_inp0_mux =
  8601. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP0 Mux", rx_int6_1_mix_inp0_chain_enum);
  8602. static const struct snd_kcontrol_new rx_int6_1_mix_inp1_mux =
  8603. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP1 Mux", rx_int6_1_mix_inp1_chain_enum);
  8604. static const struct snd_kcontrol_new rx_int6_1_mix_inp2_mux =
  8605. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP2 Mux", rx_int6_1_mix_inp2_chain_enum);
  8606. static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux =
  8607. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum);
  8608. static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux =
  8609. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum);
  8610. static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux =
  8611. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum);
  8612. static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux =
  8613. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum);
  8614. static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux =
  8615. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum);
  8616. static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux =
  8617. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum);
  8618. static const struct snd_kcontrol_new rx_int0_mix2_inp_mux =
  8619. SOC_DAPM_ENUM("RX INT0 MIX2 INP Mux", rx_int0_sidetone_mix_chain_enum);
  8620. static const struct snd_kcontrol_new rx_int1_mix2_inp_mux =
  8621. SOC_DAPM_ENUM("RX INT1 MIX2 INP Mux", rx_int1_sidetone_mix_chain_enum);
  8622. static const struct snd_kcontrol_new rx_int2_mix2_inp_mux =
  8623. SOC_DAPM_ENUM("RX INT2 MIX2 INP Mux", rx_int2_sidetone_mix_chain_enum);
  8624. static const struct snd_kcontrol_new rx_int3_mix2_inp_mux =
  8625. SOC_DAPM_ENUM("RX INT3 MIX2 INP Mux", rx_int3_sidetone_mix_chain_enum);
  8626. static const struct snd_kcontrol_new rx_int4_mix2_inp_mux =
  8627. SOC_DAPM_ENUM("RX INT4 MIX2 INP Mux", rx_int4_sidetone_mix_chain_enum);
  8628. static const struct snd_kcontrol_new rx_int7_mix2_inp_mux =
  8629. SOC_DAPM_ENUM("RX INT7 MIX2 INP Mux", rx_int7_sidetone_mix_chain_enum);
  8630. static const struct snd_kcontrol_new tx_adc_mux0 =
  8631. SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_chain_enum,
  8632. snd_soc_dapm_get_enum_double,
  8633. tasha_put_dec_enum);
  8634. static const struct snd_kcontrol_new tx_adc_mux1 =
  8635. SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_chain_enum,
  8636. snd_soc_dapm_get_enum_double,
  8637. tasha_put_dec_enum);
  8638. static const struct snd_kcontrol_new tx_adc_mux2 =
  8639. SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_chain_enum,
  8640. snd_soc_dapm_get_enum_double,
  8641. tasha_put_dec_enum);
  8642. static const struct snd_kcontrol_new tx_adc_mux3 =
  8643. SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_chain_enum,
  8644. snd_soc_dapm_get_enum_double,
  8645. tasha_put_dec_enum);
  8646. static const struct snd_kcontrol_new tx_adc_mux4 =
  8647. SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_chain_enum,
  8648. snd_soc_dapm_get_enum_double,
  8649. tasha_put_dec_enum);
  8650. static const struct snd_kcontrol_new tx_adc_mux5 =
  8651. SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_chain_enum,
  8652. snd_soc_dapm_get_enum_double,
  8653. tasha_put_dec_enum);
  8654. static const struct snd_kcontrol_new tx_adc_mux6 =
  8655. SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_chain_enum,
  8656. snd_soc_dapm_get_enum_double,
  8657. tasha_put_dec_enum);
  8658. static const struct snd_kcontrol_new tx_adc_mux7 =
  8659. SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_chain_enum,
  8660. snd_soc_dapm_get_enum_double,
  8661. tasha_put_dec_enum);
  8662. static const struct snd_kcontrol_new tx_adc_mux8 =
  8663. SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_chain_enum,
  8664. snd_soc_dapm_get_enum_double,
  8665. tasha_put_dec_enum);
  8666. static const struct snd_kcontrol_new tx_adc_mux10 =
  8667. SOC_DAPM_ENUM("ADC MUX10 Mux", tx_adc_mux10_chain_enum);
  8668. static const struct snd_kcontrol_new tx_adc_mux11 =
  8669. SOC_DAPM_ENUM("ADC MUX11 Mux", tx_adc_mux11_chain_enum);
  8670. static const struct snd_kcontrol_new tx_adc_mux12 =
  8671. SOC_DAPM_ENUM("ADC MUX12 Mux", tx_adc_mux12_chain_enum);
  8672. static const struct snd_kcontrol_new tx_adc_mux13 =
  8673. SOC_DAPM_ENUM("ADC MUX13 Mux", tx_adc_mux13_chain_enum);
  8674. static const struct snd_kcontrol_new tx_dmic_mux0 =
  8675. SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum);
  8676. static const struct snd_kcontrol_new tx_dmic_mux1 =
  8677. SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum);
  8678. static const struct snd_kcontrol_new tx_dmic_mux2 =
  8679. SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum);
  8680. static const struct snd_kcontrol_new tx_dmic_mux3 =
  8681. SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum);
  8682. static const struct snd_kcontrol_new tx_dmic_mux4 =
  8683. SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum);
  8684. static const struct snd_kcontrol_new tx_dmic_mux5 =
  8685. SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum);
  8686. static const struct snd_kcontrol_new tx_dmic_mux6 =
  8687. SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum);
  8688. static const struct snd_kcontrol_new tx_dmic_mux7 =
  8689. SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum);
  8690. static const struct snd_kcontrol_new tx_dmic_mux8 =
  8691. SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum);
  8692. static const struct snd_kcontrol_new tx_dmic_mux10 =
  8693. SOC_DAPM_ENUM("DMIC MUX10 Mux", tx_dmic_mux10_enum);
  8694. static const struct snd_kcontrol_new tx_dmic_mux11 =
  8695. SOC_DAPM_ENUM("DMIC MUX11 Mux", tx_dmic_mux11_enum);
  8696. static const struct snd_kcontrol_new tx_dmic_mux12 =
  8697. SOC_DAPM_ENUM("DMIC MUX12 Mux", tx_dmic_mux12_enum);
  8698. static const struct snd_kcontrol_new tx_dmic_mux13 =
  8699. SOC_DAPM_ENUM("DMIC MUX13 Mux", tx_dmic_mux13_enum);
  8700. static const struct snd_kcontrol_new tx_amic_mux0 =
  8701. SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum);
  8702. static const struct snd_kcontrol_new tx_amic_mux1 =
  8703. SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum);
  8704. static const struct snd_kcontrol_new tx_amic_mux2 =
  8705. SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum);
  8706. static const struct snd_kcontrol_new tx_amic_mux3 =
  8707. SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum);
  8708. static const struct snd_kcontrol_new tx_amic_mux4 =
  8709. SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum);
  8710. static const struct snd_kcontrol_new tx_amic_mux5 =
  8711. SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum);
  8712. static const struct snd_kcontrol_new tx_amic_mux6 =
  8713. SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum);
  8714. static const struct snd_kcontrol_new tx_amic_mux7 =
  8715. SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum);
  8716. static const struct snd_kcontrol_new tx_amic_mux8 =
  8717. SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum);
  8718. static const struct snd_kcontrol_new tx_amic_mux10 =
  8719. SOC_DAPM_ENUM("AMIC MUX10 Mux", tx_amic_mux10_enum);
  8720. static const struct snd_kcontrol_new tx_amic_mux11 =
  8721. SOC_DAPM_ENUM("AMIC MUX11 Mux", tx_amic_mux11_enum);
  8722. static const struct snd_kcontrol_new tx_amic_mux12 =
  8723. SOC_DAPM_ENUM("AMIC MUX12 Mux", tx_amic_mux12_enum);
  8724. static const struct snd_kcontrol_new tx_amic_mux13 =
  8725. SOC_DAPM_ENUM("AMIC MUX13 Mux", tx_amic_mux13_enum);
  8726. static const struct snd_kcontrol_new sb_tx0_mux =
  8727. SOC_DAPM_ENUM("SLIM TX0 MUX Mux", sb_tx0_mux_enum);
  8728. static const struct snd_kcontrol_new sb_tx1_mux =
  8729. SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
  8730. static const struct snd_kcontrol_new sb_tx2_mux =
  8731. SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
  8732. static const struct snd_kcontrol_new sb_tx3_mux =
  8733. SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
  8734. static const struct snd_kcontrol_new sb_tx4_mux =
  8735. SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
  8736. static const struct snd_kcontrol_new sb_tx5_mux =
  8737. SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
  8738. static const struct snd_kcontrol_new sb_tx6_mux =
  8739. SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
  8740. static const struct snd_kcontrol_new sb_tx7_mux =
  8741. SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
  8742. static const struct snd_kcontrol_new sb_tx8_mux =
  8743. SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
  8744. static const struct snd_kcontrol_new sb_tx9_mux =
  8745. SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
  8746. static const struct snd_kcontrol_new sb_tx10_mux =
  8747. SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
  8748. static const struct snd_kcontrol_new sb_tx11_mux =
  8749. SOC_DAPM_ENUM("SLIM TX11 MUX Mux", sb_tx11_mux_enum);
  8750. static const struct snd_kcontrol_new sb_tx11_inp1_mux =
  8751. SOC_DAPM_ENUM("SLIM TX11 INP1 MUX Mux", sb_tx11_inp1_mux_enum);
  8752. static const struct snd_kcontrol_new sb_tx13_mux =
  8753. SOC_DAPM_ENUM("SLIM TX13 MUX Mux", sb_tx13_mux_enum);
  8754. static const struct snd_kcontrol_new tx13_inp_mux =
  8755. SOC_DAPM_ENUM("TX13 INP MUX Mux", tx13_inp_mux_enum);
  8756. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  8757. SOC_DAPM_ENUM("RX MIX TX0 MUX Mux", rx_mix_tx0_mux_enum);
  8758. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  8759. SOC_DAPM_ENUM("RX MIX TX1 MUX Mux", rx_mix_tx1_mux_enum);
  8760. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  8761. SOC_DAPM_ENUM("RX MIX TX2 MUX Mux", rx_mix_tx2_mux_enum);
  8762. static const struct snd_kcontrol_new rx_mix_tx3_mux =
  8763. SOC_DAPM_ENUM("RX MIX TX3 MUX Mux", rx_mix_tx3_mux_enum);
  8764. static const struct snd_kcontrol_new rx_mix_tx4_mux =
  8765. SOC_DAPM_ENUM("RX MIX TX4 MUX Mux", rx_mix_tx4_mux_enum);
  8766. static const struct snd_kcontrol_new rx_mix_tx5_mux =
  8767. SOC_DAPM_ENUM("RX MIX TX5 MUX Mux", rx_mix_tx5_mux_enum);
  8768. static const struct snd_kcontrol_new rx_mix_tx6_mux =
  8769. SOC_DAPM_ENUM("RX MIX TX6 MUX Mux", rx_mix_tx6_mux_enum);
  8770. static const struct snd_kcontrol_new rx_mix_tx7_mux =
  8771. SOC_DAPM_ENUM("RX MIX TX7 MUX Mux", rx_mix_tx7_mux_enum);
  8772. static const struct snd_kcontrol_new rx_mix_tx8_mux =
  8773. SOC_DAPM_ENUM("RX MIX TX8 MUX Mux", rx_mix_tx8_mux_enum);
  8774. static const struct snd_kcontrol_new iir0_inp0_mux =
  8775. SOC_DAPM_ENUM("IIR0 INP0 Mux", iir0_inp0_mux_enum);
  8776. static const struct snd_kcontrol_new iir0_inp1_mux =
  8777. SOC_DAPM_ENUM("IIR0 INP1 Mux", iir0_inp1_mux_enum);
  8778. static const struct snd_kcontrol_new iir0_inp2_mux =
  8779. SOC_DAPM_ENUM("IIR0 INP2 Mux", iir0_inp2_mux_enum);
  8780. static const struct snd_kcontrol_new iir0_inp3_mux =
  8781. SOC_DAPM_ENUM("IIR0 INP3 Mux", iir0_inp3_mux_enum);
  8782. static const struct snd_kcontrol_new iir1_inp0_mux =
  8783. SOC_DAPM_ENUM("IIR1 INP0 Mux", iir1_inp0_mux_enum);
  8784. static const struct snd_kcontrol_new iir1_inp1_mux =
  8785. SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
  8786. static const struct snd_kcontrol_new iir1_inp2_mux =
  8787. SOC_DAPM_ENUM("IIR1 INP2 Mux", iir1_inp2_mux_enum);
  8788. static const struct snd_kcontrol_new iir1_inp3_mux =
  8789. SOC_DAPM_ENUM("IIR1 INP3 Mux", iir1_inp3_mux_enum);
  8790. static const struct snd_kcontrol_new rx_int0_interp_mux =
  8791. SOC_DAPM_ENUM("RX INT0 INTERP Mux", rx_int0_interp_mux_enum);
  8792. static const struct snd_kcontrol_new rx_int1_interp_mux =
  8793. SOC_DAPM_ENUM("RX INT1 INTERP Mux", rx_int1_interp_mux_enum);
  8794. static const struct snd_kcontrol_new rx_int2_interp_mux =
  8795. SOC_DAPM_ENUM("RX INT2 INTERP Mux", rx_int2_interp_mux_enum);
  8796. static const struct snd_kcontrol_new rx_int3_interp_mux =
  8797. SOC_DAPM_ENUM("RX INT3 INTERP Mux", rx_int3_interp_mux_enum);
  8798. static const struct snd_kcontrol_new rx_int4_interp_mux =
  8799. SOC_DAPM_ENUM("RX INT4 INTERP Mux", rx_int4_interp_mux_enum);
  8800. static const struct snd_kcontrol_new rx_int5_interp_mux =
  8801. SOC_DAPM_ENUM("RX INT5 INTERP Mux", rx_int5_interp_mux_enum);
  8802. static const struct snd_kcontrol_new rx_int6_interp_mux =
  8803. SOC_DAPM_ENUM("RX INT6 INTERP Mux", rx_int6_interp_mux_enum);
  8804. static const struct snd_kcontrol_new rx_int7_interp_mux =
  8805. SOC_DAPM_ENUM("RX INT7 INTERP Mux", rx_int7_interp_mux_enum);
  8806. static const struct snd_kcontrol_new rx_int8_interp_mux =
  8807. SOC_DAPM_ENUM("RX INT8 INTERP Mux", rx_int8_interp_mux_enum);
  8808. static const struct snd_kcontrol_new mad_sel_mux =
  8809. SOC_DAPM_ENUM("MAD_SEL MUX Mux", mad_sel_enum);
  8810. static const struct snd_kcontrol_new aif4_mad_switch =
  8811. SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 5, 1, 0);
  8812. static const struct snd_kcontrol_new mad_brdcst_switch =
  8813. SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 6, 1, 0);
  8814. static const struct snd_kcontrol_new aif4_switch_mixer_controls =
  8815. SOC_SINGLE_EXT("Switch", SND_SOC_NOPM,
  8816. 0, 1, 0, tasha_codec_aif4_mixer_switch_get,
  8817. tasha_codec_aif4_mixer_switch_put);
  8818. static const struct snd_kcontrol_new anc_hphl_switch =
  8819. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8820. static const struct snd_kcontrol_new anc_hphr_switch =
  8821. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8822. static const struct snd_kcontrol_new anc_ear_switch =
  8823. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8824. static const struct snd_kcontrol_new anc_ear_spkr_switch =
  8825. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8826. static const struct snd_kcontrol_new anc_lineout1_switch =
  8827. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8828. static const struct snd_kcontrol_new anc_lineout2_switch =
  8829. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8830. static const struct snd_kcontrol_new anc_spkr_pa_switch =
  8831. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  8832. static const struct snd_kcontrol_new adc_us_mux0_switch =
  8833. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8834. static const struct snd_kcontrol_new adc_us_mux1_switch =
  8835. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8836. static const struct snd_kcontrol_new adc_us_mux2_switch =
  8837. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8838. static const struct snd_kcontrol_new adc_us_mux3_switch =
  8839. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8840. static const struct snd_kcontrol_new adc_us_mux4_switch =
  8841. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8842. static const struct snd_kcontrol_new adc_us_mux5_switch =
  8843. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8844. static const struct snd_kcontrol_new adc_us_mux6_switch =
  8845. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8846. static const struct snd_kcontrol_new adc_us_mux7_switch =
  8847. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8848. static const struct snd_kcontrol_new adc_us_mux8_switch =
  8849. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  8850. static const struct snd_kcontrol_new anc0_fb_mux =
  8851. SOC_DAPM_ENUM("ANC0 FB MUX Mux", anc0_fb_mux_enum);
  8852. static const struct snd_kcontrol_new anc1_fb_mux =
  8853. SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
  8854. static int tasha_codec_ec_buf_mux_enable(struct snd_soc_dapm_widget *w,
  8855. struct snd_kcontrol *kcontrol,
  8856. int event)
  8857. {
  8858. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  8859. dev_dbg(codec->dev, "%s: event = %d name = %s\n",
  8860. __func__, event, w->name);
  8861. switch (event) {
  8862. case SND_SOC_DAPM_POST_PMU:
  8863. snd_soc_write(codec, WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x3B);
  8864. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG, 0x08, 0x08);
  8865. snd_soc_update_bits(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
  8866. 0x08, 0x08);
  8867. break;
  8868. case SND_SOC_DAPM_POST_PMD:
  8869. snd_soc_update_bits(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
  8870. 0x08, 0x00);
  8871. snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG, 0x08, 0x00);
  8872. snd_soc_write(codec, WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x00);
  8873. break;
  8874. }
  8875. return 0;
  8876. };
  8877. static const char * const ec_buf_mux_text[] = {
  8878. "ZERO", "RXMIXEC", "SB_RX0", "SB_RX1", "SB_RX2", "SB_RX3",
  8879. "I2S_RX_SD0_L", "I2S_RX_SD0_R", "I2S_RX_SD1_L", "I2S_RX_SD1_R",
  8880. "DEC1"
  8881. };
  8882. static SOC_ENUM_SINGLE_DECL(ec_buf_mux_enum, WCD9335_CPE_SS_US_EC_MUX_CFG,
  8883. 0, ec_buf_mux_text);
  8884. static const struct snd_kcontrol_new ec_buf_mux =
  8885. SOC_DAPM_ENUM("EC BUF Mux", ec_buf_mux_enum);
  8886. static const struct snd_soc_dapm_widget tasha_dapm_widgets[] = {
  8887. SND_SOC_DAPM_OUTPUT("EAR"),
  8888. SND_SOC_DAPM_OUTPUT("ANC EAR"),
  8889. SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
  8890. AIF1_PB, 0, tasha_codec_enable_slimrx,
  8891. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8892. SND_SOC_DAPM_POST_PMD),
  8893. SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
  8894. AIF2_PB, 0, tasha_codec_enable_slimrx,
  8895. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8896. SND_SOC_DAPM_POST_PMD),
  8897. SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
  8898. AIF3_PB, 0, tasha_codec_enable_slimrx,
  8899. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8900. SND_SOC_DAPM_POST_PMD),
  8901. SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
  8902. AIF4_PB, 0, tasha_codec_enable_slimrx,
  8903. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8904. SND_SOC_DAPM_POST_PMD),
  8905. SND_SOC_DAPM_AIF_IN_E("AIF MIX1 PB", "AIF Mix Playback", 0,
  8906. SND_SOC_NOPM, AIF_MIX1_PB, 0,
  8907. tasha_codec_enable_slimrx,
  8908. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  8909. SND_SOC_DAPM_POST_PMD),
  8910. SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM, TASHA_RX0, 0,
  8911. &slim_rx_mux[TASHA_RX0]),
  8912. SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TASHA_RX1, 0,
  8913. &slim_rx_mux[TASHA_RX1]),
  8914. SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TASHA_RX2, 0,
  8915. &slim_rx_mux[TASHA_RX2]),
  8916. SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TASHA_RX3, 0,
  8917. &slim_rx_mux[TASHA_RX3]),
  8918. SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TASHA_RX4, 0,
  8919. &slim_rx_mux[TASHA_RX4]),
  8920. SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TASHA_RX5, 0,
  8921. &slim_rx_mux[TASHA_RX5]),
  8922. SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TASHA_RX6, 0,
  8923. &slim_rx_mux[TASHA_RX6]),
  8924. SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TASHA_RX7, 0,
  8925. &slim_rx_mux[TASHA_RX7]),
  8926. SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  8927. SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  8928. SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  8929. SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  8930. SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  8931. SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  8932. SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  8933. SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  8934. SND_SOC_DAPM_MUX_E("SPL SRC0 MUX", SND_SOC_NOPM, SPLINE_SRC0, 0,
  8935. &spl_src0_mux, tasha_codec_enable_spline_resampler,
  8936. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  8937. SND_SOC_DAPM_MUX_E("SPL SRC1 MUX", SND_SOC_NOPM, SPLINE_SRC1, 0,
  8938. &spl_src1_mux, tasha_codec_enable_spline_resampler,
  8939. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  8940. SND_SOC_DAPM_MUX_E("SPL SRC2 MUX", SND_SOC_NOPM, SPLINE_SRC2, 0,
  8941. &spl_src2_mux, tasha_codec_enable_spline_resampler,
  8942. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  8943. SND_SOC_DAPM_MUX_E("SPL SRC3 MUX", SND_SOC_NOPM, SPLINE_SRC3, 0,
  8944. &spl_src3_mux, tasha_codec_enable_spline_resampler,
  8945. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  8946. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
  8947. 5, 0, &rx_int0_2_mux, tasha_codec_enable_mix_path,
  8948. SND_SOC_DAPM_POST_PMU),
  8949. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  8950. 5, 0, &rx_int1_2_mux, tasha_codec_enable_mix_path,
  8951. SND_SOC_DAPM_POST_PMU),
  8952. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  8953. 5, 0, &rx_int2_2_mux, tasha_codec_enable_mix_path,
  8954. SND_SOC_DAPM_POST_PMU),
  8955. SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", WCD9335_CDC_RX3_RX_PATH_MIX_CTL,
  8956. 5, 0, &rx_int3_2_mux, tasha_codec_enable_mix_path,
  8957. SND_SOC_DAPM_POST_PMU),
  8958. SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", WCD9335_CDC_RX4_RX_PATH_MIX_CTL,
  8959. 5, 0, &rx_int4_2_mux, tasha_codec_enable_mix_path,
  8960. SND_SOC_DAPM_POST_PMU),
  8961. SND_SOC_DAPM_MUX_E("RX INT5_2 MUX", WCD9335_CDC_RX5_RX_PATH_MIX_CTL,
  8962. 5, 0, &rx_int5_2_mux, tasha_codec_enable_mix_path,
  8963. SND_SOC_DAPM_POST_PMU),
  8964. SND_SOC_DAPM_MUX_E("RX INT6_2 MUX", WCD9335_CDC_RX6_RX_PATH_MIX_CTL,
  8965. 5, 0, &rx_int6_2_mux, tasha_codec_enable_mix_path,
  8966. SND_SOC_DAPM_POST_PMU),
  8967. SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", WCD9335_CDC_RX7_RX_PATH_MIX_CTL,
  8968. 5, 0, &rx_int7_2_mux, tasha_codec_enable_mix_path,
  8969. SND_SOC_DAPM_POST_PMU),
  8970. SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", WCD9335_CDC_RX8_RX_PATH_MIX_CTL,
  8971. 5, 0, &rx_int8_2_mux, tasha_codec_enable_mix_path,
  8972. SND_SOC_DAPM_POST_PMU),
  8973. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  8974. &rx_int0_1_mix_inp0_mux),
  8975. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  8976. &rx_int0_1_mix_inp1_mux),
  8977. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  8978. &rx_int0_1_mix_inp2_mux),
  8979. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  8980. &rx_int1_1_mix_inp0_mux),
  8981. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  8982. &rx_int1_1_mix_inp1_mux),
  8983. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  8984. &rx_int1_1_mix_inp2_mux),
  8985. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  8986. &rx_int2_1_mix_inp0_mux),
  8987. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  8988. &rx_int2_1_mix_inp1_mux),
  8989. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  8990. &rx_int2_1_mix_inp2_mux),
  8991. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  8992. &rx_int3_1_mix_inp0_mux),
  8993. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  8994. &rx_int3_1_mix_inp1_mux),
  8995. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  8996. &rx_int3_1_mix_inp2_mux),
  8997. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  8998. &rx_int4_1_mix_inp0_mux),
  8999. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9000. &rx_int4_1_mix_inp1_mux),
  9001. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9002. &rx_int4_1_mix_inp2_mux),
  9003. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9004. &rx_int5_1_mix_inp0_mux),
  9005. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9006. &rx_int5_1_mix_inp1_mux),
  9007. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9008. &rx_int5_1_mix_inp2_mux),
  9009. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9010. &rx_int6_1_mix_inp0_mux),
  9011. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9012. &rx_int6_1_mix_inp1_mux),
  9013. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9014. &rx_int6_1_mix_inp2_mux),
  9015. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9016. &rx_int7_1_mix_inp0_mux, tasha_codec_enable_swr,
  9017. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9018. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9019. &rx_int7_1_mix_inp1_mux, tasha_codec_enable_swr,
  9020. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9021. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9022. &rx_int7_1_mix_inp2_mux, tasha_codec_enable_swr,
  9023. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9024. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9025. &rx_int8_1_mix_inp0_mux, tasha_codec_enable_swr,
  9026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9027. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9028. &rx_int8_1_mix_inp1_mux, tasha_codec_enable_swr,
  9029. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9030. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9031. &rx_int8_1_mix_inp2_mux, tasha_codec_enable_swr,
  9032. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9033. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9034. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9035. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9036. SND_SOC_DAPM_MIXER("RX INT1 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9037. rx_int1_spline_mix_switch,
  9038. ARRAY_SIZE(rx_int1_spline_mix_switch)),
  9039. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9040. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9041. SND_SOC_DAPM_MIXER("RX INT2 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9042. rx_int2_spline_mix_switch,
  9043. ARRAY_SIZE(rx_int2_spline_mix_switch)),
  9044. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9045. SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9046. SND_SOC_DAPM_MIXER("RX INT3 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9047. rx_int3_spline_mix_switch,
  9048. ARRAY_SIZE(rx_int3_spline_mix_switch)),
  9049. SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9050. SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9051. SND_SOC_DAPM_MIXER("RX INT4 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9052. rx_int4_spline_mix_switch,
  9053. ARRAY_SIZE(rx_int4_spline_mix_switch)),
  9054. SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9055. SND_SOC_DAPM_MIXER("RX INT5_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9056. SND_SOC_DAPM_MIXER("RX INT5 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9057. rx_int5_spline_mix_switch,
  9058. ARRAY_SIZE(rx_int5_spline_mix_switch)),
  9059. SND_SOC_DAPM_MIXER("RX INT5 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9060. SND_SOC_DAPM_MIXER("RX INT6_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9061. SND_SOC_DAPM_MIXER("RX INT6 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9062. rx_int6_spline_mix_switch,
  9063. ARRAY_SIZE(rx_int6_spline_mix_switch)),
  9064. SND_SOC_DAPM_MIXER("RX INT6 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9065. SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9066. SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9067. SND_SOC_DAPM_MIXER("RX INT7 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9068. rx_int7_spline_mix_switch,
  9069. ARRAY_SIZE(rx_int7_spline_mix_switch)),
  9070. SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9071. SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9072. SND_SOC_DAPM_MIXER("RX INT8 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9073. rx_int8_spline_mix_switch,
  9074. ARRAY_SIZE(rx_int8_spline_mix_switch)),
  9075. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9076. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9077. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9078. SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9079. SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9080. SND_SOC_DAPM_MIXER("RX INT5 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9081. SND_SOC_DAPM_MIXER("RX INT6 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9082. SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9083. SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
  9084. NULL, 0, tasha_codec_spk_boost_event,
  9085. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9086. SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
  9087. NULL, 0, tasha_codec_spk_boost_event,
  9088. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9089. SND_SOC_DAPM_MIXER_E("RX INT5 VBAT", SND_SOC_NOPM, 0, 0,
  9090. rx_int5_vbat_mix_switch,
  9091. ARRAY_SIZE(rx_int5_vbat_mix_switch),
  9092. tasha_codec_vbat_enable_event,
  9093. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9094. SND_SOC_DAPM_MIXER_E("RX INT6 VBAT", SND_SOC_NOPM, 0, 0,
  9095. rx_int6_vbat_mix_switch,
  9096. ARRAY_SIZE(rx_int6_vbat_mix_switch),
  9097. tasha_codec_vbat_enable_event,
  9098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9099. SND_SOC_DAPM_MIXER_E("RX INT7 VBAT", SND_SOC_NOPM, 0, 0,
  9100. rx_int7_vbat_mix_switch,
  9101. ARRAY_SIZE(rx_int7_vbat_mix_switch),
  9102. tasha_codec_vbat_enable_event,
  9103. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9104. SND_SOC_DAPM_MIXER_E("RX INT8 VBAT", SND_SOC_NOPM, 0, 0,
  9105. rx_int8_vbat_mix_switch,
  9106. ARRAY_SIZE(rx_int8_vbat_mix_switch),
  9107. tasha_codec_vbat_enable_event,
  9108. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9109. SND_SOC_DAPM_MUX("RX INT0 MIX2 INP", WCD9335_CDC_RX0_RX_PATH_CFG1, 4,
  9110. 0, &rx_int0_mix2_inp_mux),
  9111. SND_SOC_DAPM_MUX("RX INT1 MIX2 INP", WCD9335_CDC_RX1_RX_PATH_CFG1, 4,
  9112. 0, &rx_int1_mix2_inp_mux),
  9113. SND_SOC_DAPM_MUX("RX INT2 MIX2 INP", WCD9335_CDC_RX2_RX_PATH_CFG1, 4,
  9114. 0, &rx_int2_mix2_inp_mux),
  9115. SND_SOC_DAPM_MUX("RX INT3 MIX2 INP", WCD9335_CDC_RX3_RX_PATH_CFG1, 4,
  9116. 0, &rx_int3_mix2_inp_mux),
  9117. SND_SOC_DAPM_MUX("RX INT4 MIX2 INP", WCD9335_CDC_RX4_RX_PATH_CFG1, 4,
  9118. 0, &rx_int4_mix2_inp_mux),
  9119. SND_SOC_DAPM_MUX("RX INT7 MIX2 INP", WCD9335_CDC_RX7_RX_PATH_CFG1, 4,
  9120. 0, &rx_int7_mix2_inp_mux),
  9121. SND_SOC_DAPM_MUX("SLIM TX0 MUX", SND_SOC_NOPM, TASHA_TX0, 0,
  9122. &sb_tx0_mux),
  9123. SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TASHA_TX1, 0,
  9124. &sb_tx1_mux),
  9125. SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TASHA_TX2, 0,
  9126. &sb_tx2_mux),
  9127. SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TASHA_TX3, 0,
  9128. &sb_tx3_mux),
  9129. SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TASHA_TX4, 0,
  9130. &sb_tx4_mux),
  9131. SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TASHA_TX5, 0,
  9132. &sb_tx5_mux),
  9133. SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TASHA_TX6, 0,
  9134. &sb_tx6_mux),
  9135. SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TASHA_TX7, 0,
  9136. &sb_tx7_mux),
  9137. SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TASHA_TX8, 0,
  9138. &sb_tx8_mux),
  9139. SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TASHA_TX9, 0,
  9140. &sb_tx9_mux),
  9141. SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TASHA_TX10, 0,
  9142. &sb_tx10_mux),
  9143. SND_SOC_DAPM_MUX("SLIM TX11 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
  9144. &sb_tx11_mux),
  9145. SND_SOC_DAPM_MUX("SLIM TX11 INP1 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
  9146. &sb_tx11_inp1_mux),
  9147. SND_SOC_DAPM_MUX("SLIM TX13 MUX", SND_SOC_NOPM, TASHA_TX13, 0,
  9148. &sb_tx13_mux),
  9149. SND_SOC_DAPM_MUX("TX13 INP MUX", SND_SOC_NOPM, 0, 0,
  9150. &tx13_inp_mux),
  9151. SND_SOC_DAPM_MUX_E("ADC MUX0", WCD9335_CDC_TX0_TX_PATH_CTL, 5, 0,
  9152. &tx_adc_mux0, tasha_codec_enable_dec,
  9153. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9154. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9155. SND_SOC_DAPM_MUX_E("ADC MUX1", WCD9335_CDC_TX1_TX_PATH_CTL, 5, 0,
  9156. &tx_adc_mux1, tasha_codec_enable_dec,
  9157. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9158. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9159. SND_SOC_DAPM_MUX_E("ADC MUX2", WCD9335_CDC_TX2_TX_PATH_CTL, 5, 0,
  9160. &tx_adc_mux2, tasha_codec_enable_dec,
  9161. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9162. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9163. SND_SOC_DAPM_MUX_E("ADC MUX3", WCD9335_CDC_TX3_TX_PATH_CTL, 5, 0,
  9164. &tx_adc_mux3, tasha_codec_enable_dec,
  9165. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9166. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9167. SND_SOC_DAPM_MUX_E("ADC MUX4", WCD9335_CDC_TX4_TX_PATH_CTL, 5, 0,
  9168. &tx_adc_mux4, tasha_codec_enable_dec,
  9169. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9170. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9171. SND_SOC_DAPM_MUX_E("ADC MUX5", WCD9335_CDC_TX5_TX_PATH_CTL, 5, 0,
  9172. &tx_adc_mux5, tasha_codec_enable_dec,
  9173. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9174. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9175. SND_SOC_DAPM_MUX_E("ADC MUX6", WCD9335_CDC_TX6_TX_PATH_CTL, 5, 0,
  9176. &tx_adc_mux6, tasha_codec_enable_dec,
  9177. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9178. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9179. SND_SOC_DAPM_MUX_E("ADC MUX7", WCD9335_CDC_TX7_TX_PATH_CTL, 5, 0,
  9180. &tx_adc_mux7, tasha_codec_enable_dec,
  9181. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9182. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9183. SND_SOC_DAPM_MUX_E("ADC MUX8", WCD9335_CDC_TX8_TX_PATH_CTL, 5, 0,
  9184. &tx_adc_mux8, tasha_codec_enable_dec,
  9185. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9186. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9187. SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0,
  9188. &tx_adc_mux10, tasha_codec_tx_adc_cfg,
  9189. SND_SOC_DAPM_POST_PMU),
  9190. SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0,
  9191. &tx_adc_mux11, tasha_codec_tx_adc_cfg,
  9192. SND_SOC_DAPM_POST_PMU),
  9193. SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0,
  9194. &tx_adc_mux12, tasha_codec_tx_adc_cfg,
  9195. SND_SOC_DAPM_POST_PMU),
  9196. SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0,
  9197. &tx_adc_mux13, tasha_codec_tx_adc_cfg,
  9198. SND_SOC_DAPM_POST_PMU),
  9199. SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM, 0, 0,
  9200. &tx_dmic_mux0),
  9201. SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM, 0, 0,
  9202. &tx_dmic_mux1),
  9203. SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM, 0, 0,
  9204. &tx_dmic_mux2),
  9205. SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM, 0, 0,
  9206. &tx_dmic_mux3),
  9207. SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM, 0, 0,
  9208. &tx_dmic_mux4),
  9209. SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM, 0, 0,
  9210. &tx_dmic_mux5),
  9211. SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM, 0, 0,
  9212. &tx_dmic_mux6),
  9213. SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM, 0, 0,
  9214. &tx_dmic_mux7),
  9215. SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM, 0, 0,
  9216. &tx_dmic_mux8),
  9217. SND_SOC_DAPM_MUX("DMIC MUX10", SND_SOC_NOPM, 0, 0,
  9218. &tx_dmic_mux10),
  9219. SND_SOC_DAPM_MUX("DMIC MUX11", SND_SOC_NOPM, 0, 0,
  9220. &tx_dmic_mux11),
  9221. SND_SOC_DAPM_MUX("DMIC MUX12", SND_SOC_NOPM, 0, 0,
  9222. &tx_dmic_mux12),
  9223. SND_SOC_DAPM_MUX("DMIC MUX13", SND_SOC_NOPM, 0, 0,
  9224. &tx_dmic_mux13),
  9225. SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM, 0, 0,
  9226. &tx_amic_mux0),
  9227. SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM, 0, 0,
  9228. &tx_amic_mux1),
  9229. SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM, 0, 0,
  9230. &tx_amic_mux2),
  9231. SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM, 0, 0,
  9232. &tx_amic_mux3),
  9233. SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM, 0, 0,
  9234. &tx_amic_mux4),
  9235. SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM, 0, 0,
  9236. &tx_amic_mux5),
  9237. SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM, 0, 0,
  9238. &tx_amic_mux6),
  9239. SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM, 0, 0,
  9240. &tx_amic_mux7),
  9241. SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM, 0, 0,
  9242. &tx_amic_mux8),
  9243. SND_SOC_DAPM_MUX("AMIC MUX10", SND_SOC_NOPM, 0, 0,
  9244. &tx_amic_mux10),
  9245. SND_SOC_DAPM_MUX("AMIC MUX11", SND_SOC_NOPM, 0, 0,
  9246. &tx_amic_mux11),
  9247. SND_SOC_DAPM_MUX("AMIC MUX12", SND_SOC_NOPM, 0, 0,
  9248. &tx_amic_mux12),
  9249. SND_SOC_DAPM_MUX("AMIC MUX13", SND_SOC_NOPM, 0, 0,
  9250. &tx_amic_mux13),
  9251. SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD9335_ANA_AMIC1, 7, 0,
  9252. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9253. SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD9335_ANA_AMIC2, 7, 0,
  9254. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9255. SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD9335_ANA_AMIC3, 7, 0,
  9256. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9257. SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD9335_ANA_AMIC4, 7, 0,
  9258. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9259. SND_SOC_DAPM_ADC_E("ADC5", NULL, WCD9335_ANA_AMIC5, 7, 0,
  9260. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9261. SND_SOC_DAPM_ADC_E("ADC6", NULL, WCD9335_ANA_AMIC6, 7, 0,
  9262. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9263. SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
  9264. INTERP_HPHL, 0, tasha_enable_native_supply,
  9265. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9266. SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
  9267. INTERP_HPHR, 0, tasha_enable_native_supply,
  9268. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9269. SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
  9270. INTERP_LO1, 0, tasha_enable_native_supply,
  9271. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9272. SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
  9273. INTERP_LO2, 0, tasha_enable_native_supply,
  9274. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9275. SND_SOC_DAPM_INPUT("AMIC1"),
  9276. SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  9277. tasha_codec_enable_micbias,
  9278. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9279. SND_SOC_DAPM_POST_PMD),
  9280. SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  9281. tasha_codec_enable_micbias,
  9282. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9283. SND_SOC_DAPM_POST_PMD),
  9284. SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  9285. tasha_codec_enable_micbias,
  9286. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9287. SND_SOC_DAPM_POST_PMD),
  9288. SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  9289. tasha_codec_enable_micbias,
  9290. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9291. SND_SOC_DAPM_POST_PMD),
  9292. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  9293. tasha_codec_force_enable_micbias,
  9294. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9295. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  9296. tasha_codec_force_enable_micbias,
  9297. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9298. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  9299. tasha_codec_force_enable_micbias,
  9300. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9301. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  9302. tasha_codec_force_enable_micbias,
  9303. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9304. SND_SOC_DAPM_SUPPLY(DAPM_LDO_H_STANDALONE, SND_SOC_NOPM, 0, 0,
  9305. tasha_codec_force_enable_ldo_h,
  9306. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9307. SND_SOC_DAPM_MUX("ANC0 FB MUX", SND_SOC_NOPM, 0, 0, &anc0_fb_mux),
  9308. SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
  9309. SND_SOC_DAPM_INPUT("AMIC2"),
  9310. SND_SOC_DAPM_INPUT("AMIC3"),
  9311. SND_SOC_DAPM_INPUT("AMIC4"),
  9312. SND_SOC_DAPM_INPUT("AMIC5"),
  9313. SND_SOC_DAPM_INPUT("AMIC6"),
  9314. SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
  9315. AIF1_CAP, 0, tasha_codec_enable_slimtx,
  9316. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9317. SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
  9318. AIF2_CAP, 0, tasha_codec_enable_slimtx,
  9319. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9320. SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
  9321. AIF3_CAP, 0, tasha_codec_enable_slimtx,
  9322. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9323. SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
  9324. AIF4_VIFEED, 0, tasha_codec_enable_slimvi_feedback,
  9325. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9326. SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
  9327. aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
  9328. SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
  9329. aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
  9330. SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
  9331. aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
  9332. SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
  9333. aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
  9334. SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
  9335. aif4_mad_mixer, ARRAY_SIZE(aif4_mad_mixer)),
  9336. SND_SOC_DAPM_INPUT("VIINPUT"),
  9337. SND_SOC_DAPM_AIF_OUT("AIF5 CPE", "AIF5 CPE TX", 0, SND_SOC_NOPM,
  9338. AIF5_CPE_TX, 0),
  9339. SND_SOC_DAPM_MUX_E("EC BUF MUX INP", SND_SOC_NOPM, 0, 0, &ec_buf_mux,
  9340. tasha_codec_ec_buf_mux_enable,
  9341. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9342. /* Digital Mic Inputs */
  9343. SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  9344. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9345. SND_SOC_DAPM_POST_PMD),
  9346. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  9347. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9348. SND_SOC_DAPM_POST_PMD),
  9349. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  9350. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9351. SND_SOC_DAPM_POST_PMD),
  9352. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  9353. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9354. SND_SOC_DAPM_POST_PMD),
  9355. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  9356. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9357. SND_SOC_DAPM_POST_PMD),
  9358. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  9359. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9360. SND_SOC_DAPM_POST_PMD),
  9361. SND_SOC_DAPM_MUX("IIR0 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp0_mux),
  9362. SND_SOC_DAPM_MUX("IIR0 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp1_mux),
  9363. SND_SOC_DAPM_MUX("IIR0 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp2_mux),
  9364. SND_SOC_DAPM_MUX("IIR0 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp3_mux),
  9365. SND_SOC_DAPM_MUX("IIR1 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp0_mux),
  9366. SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
  9367. SND_SOC_DAPM_MUX("IIR1 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp2_mux),
  9368. SND_SOC_DAPM_MUX("IIR1 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp3_mux),
  9369. SND_SOC_DAPM_MIXER_E("IIR0", WCD9335_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
  9370. 4, 0, NULL, 0, tasha_codec_set_iir_gain,
  9371. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  9372. SND_SOC_DAPM_MIXER_E("IIR1", WCD9335_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
  9373. 4, 0, NULL, 0, tasha_codec_set_iir_gain,
  9374. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  9375. SND_SOC_DAPM_MIXER("SRC0", WCD9335_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  9376. 4, 0, NULL, 0),
  9377. SND_SOC_DAPM_MIXER("SRC1", WCD9335_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  9378. 4, 0, NULL, 0),
  9379. SND_SOC_DAPM_MIXER_E("CPE IN Mixer", SND_SOC_NOPM, 0, 0,
  9380. cpe_in_mix_switch,
  9381. ARRAY_SIZE(cpe_in_mix_switch),
  9382. tasha_codec_configure_cpe_input,
  9383. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9384. SND_SOC_DAPM_MUX("RX INT1_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9385. &int1_1_native_mux),
  9386. SND_SOC_DAPM_MUX("RX INT2_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9387. &int2_1_native_mux),
  9388. SND_SOC_DAPM_MUX("RX INT3_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9389. &int3_1_native_mux),
  9390. SND_SOC_DAPM_MUX("RX INT4_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9391. &int4_1_native_mux),
  9392. SND_SOC_DAPM_MUX("RX MIX TX0 MUX", SND_SOC_NOPM, 0, 0,
  9393. &rx_mix_tx0_mux),
  9394. SND_SOC_DAPM_MUX("RX MIX TX1 MUX", SND_SOC_NOPM, 0, 0,
  9395. &rx_mix_tx1_mux),
  9396. SND_SOC_DAPM_MUX("RX MIX TX2 MUX", SND_SOC_NOPM, 0, 0,
  9397. &rx_mix_tx2_mux),
  9398. SND_SOC_DAPM_MUX("RX MIX TX3 MUX", SND_SOC_NOPM, 0, 0,
  9399. &rx_mix_tx3_mux),
  9400. SND_SOC_DAPM_MUX("RX MIX TX4 MUX", SND_SOC_NOPM, 0, 0,
  9401. &rx_mix_tx4_mux),
  9402. SND_SOC_DAPM_MUX("RX MIX TX5 MUX", SND_SOC_NOPM, 0, 0,
  9403. &rx_mix_tx5_mux),
  9404. SND_SOC_DAPM_MUX("RX MIX TX6 MUX", SND_SOC_NOPM, 0, 0,
  9405. &rx_mix_tx6_mux),
  9406. SND_SOC_DAPM_MUX("RX MIX TX7 MUX", SND_SOC_NOPM, 0, 0,
  9407. &rx_mix_tx7_mux),
  9408. SND_SOC_DAPM_MUX("RX MIX TX8 MUX", SND_SOC_NOPM, 0, 0,
  9409. &rx_mix_tx8_mux),
  9410. SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM, 0, 0,
  9411. &rx_int0_dem_inp_mux),
  9412. SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM, 0, 0,
  9413. &rx_int1_dem_inp_mux),
  9414. SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM, 0, 0,
  9415. &rx_int2_dem_inp_mux),
  9416. SND_SOC_DAPM_MUX_E("RX INT0 INTERP", SND_SOC_NOPM,
  9417. INTERP_EAR, 0, &rx_int0_interp_mux,
  9418. tasha_codec_enable_interpolator,
  9419. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9420. SND_SOC_DAPM_POST_PMD),
  9421. SND_SOC_DAPM_MUX_E("RX INT1 INTERP", SND_SOC_NOPM,
  9422. INTERP_HPHL, 0, &rx_int1_interp_mux,
  9423. tasha_codec_enable_interpolator,
  9424. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9425. SND_SOC_DAPM_POST_PMD),
  9426. SND_SOC_DAPM_MUX_E("RX INT2 INTERP", SND_SOC_NOPM,
  9427. INTERP_HPHR, 0, &rx_int2_interp_mux,
  9428. tasha_codec_enable_interpolator,
  9429. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9430. SND_SOC_DAPM_POST_PMD),
  9431. SND_SOC_DAPM_MUX_E("RX INT3 INTERP", SND_SOC_NOPM,
  9432. INTERP_LO1, 0, &rx_int3_interp_mux,
  9433. tasha_codec_enable_interpolator,
  9434. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9435. SND_SOC_DAPM_POST_PMD),
  9436. SND_SOC_DAPM_MUX_E("RX INT4 INTERP", SND_SOC_NOPM,
  9437. INTERP_LO2, 0, &rx_int4_interp_mux,
  9438. tasha_codec_enable_interpolator,
  9439. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9440. SND_SOC_DAPM_POST_PMD),
  9441. SND_SOC_DAPM_MUX_E("RX INT5 INTERP", SND_SOC_NOPM,
  9442. INTERP_LO3, 0, &rx_int5_interp_mux,
  9443. tasha_codec_enable_interpolator,
  9444. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9445. SND_SOC_DAPM_POST_PMD),
  9446. SND_SOC_DAPM_MUX_E("RX INT6 INTERP", SND_SOC_NOPM,
  9447. INTERP_LO4, 0, &rx_int6_interp_mux,
  9448. tasha_codec_enable_interpolator,
  9449. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9450. SND_SOC_DAPM_POST_PMD),
  9451. SND_SOC_DAPM_MUX_E("RX INT7 INTERP", SND_SOC_NOPM,
  9452. INTERP_SPKR1, 0, &rx_int7_interp_mux,
  9453. tasha_codec_enable_interpolator,
  9454. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9455. SND_SOC_DAPM_POST_PMD),
  9456. SND_SOC_DAPM_MUX_E("RX INT8 INTERP", SND_SOC_NOPM,
  9457. INTERP_SPKR2, 0, &rx_int8_interp_mux,
  9458. tasha_codec_enable_interpolator,
  9459. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9460. SND_SOC_DAPM_POST_PMD),
  9461. SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
  9462. 0, 0, tasha_codec_ear_dac_event,
  9463. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9464. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9465. SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD9335_ANA_HPH,
  9466. 5, 0, tasha_codec_hphl_dac_event,
  9467. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9468. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9469. SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD9335_ANA_HPH,
  9470. 4, 0, tasha_codec_hphr_dac_event,
  9471. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9472. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9473. SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
  9474. 0, 0, tasha_codec_lineout_dac_event,
  9475. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9476. SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
  9477. 0, 0, tasha_codec_lineout_dac_event,
  9478. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9479. SND_SOC_DAPM_DAC_E("RX INT5 DAC", NULL, SND_SOC_NOPM,
  9480. 0, 0, tasha_codec_lineout_dac_event,
  9481. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9482. SND_SOC_DAPM_DAC_E("RX INT6 DAC", NULL, SND_SOC_NOPM,
  9483. 0, 0, tasha_codec_lineout_dac_event,
  9484. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9485. SND_SOC_DAPM_PGA_E("HPHL PA", WCD9335_ANA_HPH, 7, 0, NULL, 0,
  9486. tasha_codec_enable_hphl_pa,
  9487. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9488. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9489. SND_SOC_DAPM_PGA_E("HPHR PA", WCD9335_ANA_HPH, 6, 0, NULL, 0,
  9490. tasha_codec_enable_hphr_pa,
  9491. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9492. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9493. SND_SOC_DAPM_PGA_E("EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
  9494. tasha_codec_enable_ear_pa,
  9495. SND_SOC_DAPM_POST_PMU |
  9496. SND_SOC_DAPM_POST_PMD),
  9497. SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD9335_ANA_LO_1_2, 7, 0, NULL, 0,
  9498. tasha_codec_enable_lineout_pa,
  9499. SND_SOC_DAPM_POST_PMU |
  9500. SND_SOC_DAPM_POST_PMD),
  9501. SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD9335_ANA_LO_1_2, 6, 0, NULL, 0,
  9502. tasha_codec_enable_lineout_pa,
  9503. SND_SOC_DAPM_POST_PMU |
  9504. SND_SOC_DAPM_POST_PMD),
  9505. SND_SOC_DAPM_PGA_E("LINEOUT3 PA", WCD9335_ANA_LO_3_4, 7, 0, NULL, 0,
  9506. tasha_codec_enable_lineout_pa,
  9507. SND_SOC_DAPM_POST_PMU |
  9508. SND_SOC_DAPM_POST_PMD),
  9509. SND_SOC_DAPM_PGA_E("LINEOUT4 PA", WCD9335_ANA_LO_3_4, 6, 0, NULL, 0,
  9510. tasha_codec_enable_lineout_pa,
  9511. SND_SOC_DAPM_POST_PMU |
  9512. SND_SOC_DAPM_POST_PMD),
  9513. SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
  9514. tasha_codec_enable_ear_pa,
  9515. SND_SOC_DAPM_POST_PMU |
  9516. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9517. SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9518. tasha_codec_enable_hphl_pa,
  9519. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9520. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9521. SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9522. tasha_codec_enable_hphr_pa,
  9523. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9524. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9525. SND_SOC_DAPM_PGA_E("ANC LINEOUT1 PA", WCD9335_ANA_LO_1_2,
  9526. 7, 0, NULL, 0,
  9527. tasha_codec_enable_lineout_pa,
  9528. SND_SOC_DAPM_POST_PMU |
  9529. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9530. SND_SOC_DAPM_PGA_E("ANC LINEOUT2 PA", WCD9335_ANA_LO_1_2,
  9531. 6, 0, NULL, 0,
  9532. tasha_codec_enable_lineout_pa,
  9533. SND_SOC_DAPM_POST_PMU |
  9534. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9535. SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9536. tasha_codec_enable_spk_anc,
  9537. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9538. SND_SOC_DAPM_OUTPUT("HPHL"),
  9539. SND_SOC_DAPM_OUTPUT("HPHR"),
  9540. SND_SOC_DAPM_OUTPUT("ANC HPHL"),
  9541. SND_SOC_DAPM_OUTPUT("ANC HPHR"),
  9542. SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
  9543. tasha_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
  9544. SND_SOC_DAPM_POST_PMD),
  9545. SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
  9546. SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
  9547. SND_SOC_DAPM_OUTPUT("LINEOUT1"),
  9548. SND_SOC_DAPM_OUTPUT("LINEOUT2"),
  9549. SND_SOC_DAPM_OUTPUT("LINEOUT3"),
  9550. SND_SOC_DAPM_OUTPUT("LINEOUT4"),
  9551. SND_SOC_DAPM_OUTPUT("ANC LINEOUT1"),
  9552. SND_SOC_DAPM_OUTPUT("ANC LINEOUT2"),
  9553. SND_SOC_DAPM_SUPPLY("MICBIAS_REGULATOR", SND_SOC_NOPM,
  9554. ON_DEMAND_MICBIAS, 0,
  9555. tasha_codec_enable_on_demand_supply,
  9556. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9557. SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD9335_CDC_TX0_TX_PATH_192_CTL, 0,
  9558. 0, &adc_us_mux0_switch),
  9559. SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD9335_CDC_TX1_TX_PATH_192_CTL, 0,
  9560. 0, &adc_us_mux1_switch),
  9561. SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD9335_CDC_TX2_TX_PATH_192_CTL, 0,
  9562. 0, &adc_us_mux2_switch),
  9563. SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD9335_CDC_TX3_TX_PATH_192_CTL, 0,
  9564. 0, &adc_us_mux3_switch),
  9565. SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD9335_CDC_TX4_TX_PATH_192_CTL, 0,
  9566. 0, &adc_us_mux4_switch),
  9567. SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD9335_CDC_TX5_TX_PATH_192_CTL, 0,
  9568. 0, &adc_us_mux5_switch),
  9569. SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD9335_CDC_TX6_TX_PATH_192_CTL, 0,
  9570. 0, &adc_us_mux6_switch),
  9571. SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD9335_CDC_TX7_TX_PATH_192_CTL, 0,
  9572. 0, &adc_us_mux7_switch),
  9573. SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD9335_CDC_TX8_TX_PATH_192_CTL, 0,
  9574. 0, &adc_us_mux8_switch),
  9575. /* MAD related widgets */
  9576. SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
  9577. SND_SOC_NOPM, 0, 0,
  9578. tasha_codec_enable_mad,
  9579. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9580. SND_SOC_DAPM_MUX("MAD_SEL MUX", SND_SOC_NOPM, 0, 0,
  9581. &mad_sel_mux),
  9582. SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
  9583. SND_SOC_DAPM_INPUT("MADINPUT"),
  9584. SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
  9585. &aif4_mad_switch),
  9586. SND_SOC_DAPM_SWITCH("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
  9587. &mad_brdcst_switch),
  9588. SND_SOC_DAPM_SWITCH("AIF4", SND_SOC_NOPM, 0, 0,
  9589. &aif4_switch_mixer_controls),
  9590. SND_SOC_DAPM_SWITCH("ANC HPHL Enable", SND_SOC_NOPM, 0, 0,
  9591. &anc_hphl_switch),
  9592. SND_SOC_DAPM_SWITCH("ANC HPHR Enable", SND_SOC_NOPM, 0, 0,
  9593. &anc_hphr_switch),
  9594. SND_SOC_DAPM_SWITCH("ANC EAR Enable", SND_SOC_NOPM, 0, 0,
  9595. &anc_ear_switch),
  9596. SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
  9597. &anc_ear_spkr_switch),
  9598. SND_SOC_DAPM_SWITCH("ANC LINEOUT1 Enable", SND_SOC_NOPM, 0, 0,
  9599. &anc_lineout1_switch),
  9600. SND_SOC_DAPM_SWITCH("ANC LINEOUT2 Enable", SND_SOC_NOPM, 0, 0,
  9601. &anc_lineout2_switch),
  9602. SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
  9603. &anc_spkr_pa_switch),
  9604. };
  9605. static int tasha_get_channel_map(struct snd_soc_dai *dai,
  9606. unsigned int *tx_num, unsigned int *tx_slot,
  9607. unsigned int *rx_num, unsigned int *rx_slot)
  9608. {
  9609. struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(dai->codec);
  9610. u32 i = 0;
  9611. struct wcd9xxx_ch *ch;
  9612. switch (dai->id) {
  9613. case AIF1_PB:
  9614. case AIF2_PB:
  9615. case AIF3_PB:
  9616. case AIF4_PB:
  9617. case AIF_MIX1_PB:
  9618. if (!rx_slot || !rx_num) {
  9619. pr_err("%s: Invalid rx_slot %pK or rx_num %pK\n",
  9620. __func__, rx_slot, rx_num);
  9621. return -EINVAL;
  9622. }
  9623. list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
  9624. list) {
  9625. pr_debug("%s: slot_num %u ch->ch_num %d\n",
  9626. __func__, i, ch->ch_num);
  9627. rx_slot[i++] = ch->ch_num;
  9628. }
  9629. pr_debug("%s: rx_num %d\n", __func__, i);
  9630. *rx_num = i;
  9631. break;
  9632. case AIF1_CAP:
  9633. case AIF2_CAP:
  9634. case AIF3_CAP:
  9635. case AIF4_MAD_TX:
  9636. case AIF4_VIFEED:
  9637. if (!tx_slot || !tx_num) {
  9638. pr_err("%s: Invalid tx_slot %pK or tx_num %pK\n",
  9639. __func__, tx_slot, tx_num);
  9640. return -EINVAL;
  9641. }
  9642. list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
  9643. list) {
  9644. pr_debug("%s: slot_num %u ch->ch_num %d\n",
  9645. __func__, i, ch->ch_num);
  9646. tx_slot[i++] = ch->ch_num;
  9647. }
  9648. pr_debug("%s: tx_num %d\n", __func__, i);
  9649. *tx_num = i;
  9650. break;
  9651. default:
  9652. pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
  9653. break;
  9654. }
  9655. return 0;
  9656. }
  9657. static int tasha_set_channel_map(struct snd_soc_dai *dai,
  9658. unsigned int tx_num, unsigned int *tx_slot,
  9659. unsigned int rx_num, unsigned int *rx_slot)
  9660. {
  9661. struct tasha_priv *tasha;
  9662. struct wcd9xxx *core;
  9663. struct wcd9xxx_codec_dai_data *dai_data = NULL;
  9664. if (!dai) {
  9665. pr_err("%s: dai is empty\n", __func__);
  9666. return -EINVAL;
  9667. }
  9668. tasha = snd_soc_codec_get_drvdata(dai->codec);
  9669. core = dev_get_drvdata(dai->codec->dev->parent);
  9670. if (!tx_slot || !rx_slot) {
  9671. pr_err("%s: Invalid tx_slot=%pK, rx_slot=%pK\n",
  9672. __func__, tx_slot, rx_slot);
  9673. return -EINVAL;
  9674. }
  9675. pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
  9676. "tasha->intf_type %d\n",
  9677. __func__, dai->name, dai->id, tx_num, rx_num,
  9678. tasha->intf_type);
  9679. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  9680. wcd9xxx_init_slimslave(core, core->slim->laddr,
  9681. tx_num, tx_slot, rx_num, rx_slot);
  9682. /* Reserve TX12/TX13 for MAD data channel */
  9683. dai_data = &tasha->dai[AIF4_MAD_TX];
  9684. if (dai_data) {
  9685. if (TASHA_IS_2_0(tasha->wcd9xxx))
  9686. list_add_tail(&core->tx_chs[TASHA_TX13].list,
  9687. &dai_data->wcd9xxx_ch_list);
  9688. else
  9689. list_add_tail(&core->tx_chs[TASHA_TX12].list,
  9690. &dai_data->wcd9xxx_ch_list);
  9691. }
  9692. }
  9693. return 0;
  9694. }
  9695. static int tasha_startup(struct snd_pcm_substream *substream,
  9696. struct snd_soc_dai *dai)
  9697. {
  9698. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  9699. substream->name, substream->stream);
  9700. return 0;
  9701. }
  9702. static void tasha_shutdown(struct snd_pcm_substream *substream,
  9703. struct snd_soc_dai *dai)
  9704. {
  9705. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
  9706. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  9707. substream->name, substream->stream);
  9708. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  9709. return;
  9710. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  9711. tasha_codec_vote_max_bw(dai->codec, false);
  9712. }
  9713. static int tasha_set_decimator_rate(struct snd_soc_dai *dai,
  9714. u8 tx_fs_rate_reg_val, u32 sample_rate)
  9715. {
  9716. struct snd_soc_codec *codec = dai->codec;
  9717. struct wcd9xxx_ch *ch;
  9718. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  9719. u32 tx_port = 0;
  9720. u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
  9721. int decimator = -1;
  9722. u16 tx_port_reg = 0, tx_fs_reg = 0;
  9723. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  9724. tx_port = ch->port;
  9725. dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
  9726. __func__, dai->id, tx_port);
  9727. if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
  9728. dev_err(codec->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
  9729. __func__, tx_port, dai->id);
  9730. return -EINVAL;
  9731. }
  9732. /* Find the SB TX MUX input - which decimator is connected */
  9733. if (tx_port < 4) {
  9734. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0;
  9735. shift = (tx_port << 1);
  9736. shift_val = 0x03;
  9737. } else if ((tx_port >= 4) && (tx_port < 8)) {
  9738. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1;
  9739. shift = ((tx_port - 4) << 1);
  9740. shift_val = 0x03;
  9741. } else if ((tx_port >= 8) && (tx_port < 11)) {
  9742. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2;
  9743. shift = ((tx_port - 8) << 1);
  9744. shift_val = 0x03;
  9745. } else if (tx_port == 11) {
  9746. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
  9747. shift = 0;
  9748. shift_val = 0x0F;
  9749. } else if (tx_port == 13) {
  9750. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
  9751. shift = 4;
  9752. shift_val = 0x03;
  9753. }
  9754. tx_mux_sel = snd_soc_read(codec, tx_port_reg) &
  9755. (shift_val << shift);
  9756. tx_mux_sel = tx_mux_sel >> shift;
  9757. if (tx_port <= 8) {
  9758. if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
  9759. decimator = tx_port;
  9760. } else if (tx_port <= 10) {
  9761. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  9762. decimator = ((tx_port == 9) ? 7 : 6);
  9763. } else if (tx_port == 11) {
  9764. if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
  9765. decimator = tx_mux_sel - 1;
  9766. } else if (tx_port == 13) {
  9767. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  9768. decimator = 5;
  9769. }
  9770. if (decimator >= 0) {
  9771. tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
  9772. 16 * decimator;
  9773. dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
  9774. __func__, decimator, tx_port, sample_rate);
  9775. snd_soc_update_bits(codec, tx_fs_reg, 0x0F,
  9776. tx_fs_rate_reg_val);
  9777. } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
  9778. /* Check if the TX Mux input is RX MIX TXn */
  9779. dev_dbg(codec->dev, "%s: RX_MIX_TX%u going to SLIM TX%u\n",
  9780. __func__, tx_port, tx_port);
  9781. } else {
  9782. dev_err(codec->dev, "%s: ERROR: Invalid decimator: %d\n",
  9783. __func__, decimator);
  9784. return -EINVAL;
  9785. }
  9786. }
  9787. return 0;
  9788. }
  9789. static int tasha_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  9790. u8 int_mix_fs_rate_reg_val,
  9791. u32 sample_rate)
  9792. {
  9793. u8 int_2_inp;
  9794. u32 j;
  9795. u16 int_mux_cfg1, int_fs_reg;
  9796. u8 int_mux_cfg1_val;
  9797. struct snd_soc_codec *codec = dai->codec;
  9798. struct wcd9xxx_ch *ch;
  9799. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  9800. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  9801. int_2_inp = ch->port + INTn_2_INP_SEL_RX0 -
  9802. TASHA_RX_PORT_START_NUMBER;
  9803. if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
  9804. (int_2_inp > INTn_2_INP_SEL_RX7)) {
  9805. pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
  9806. __func__,
  9807. (ch->port - TASHA_RX_PORT_START_NUMBER),
  9808. dai->id);
  9809. return -EINVAL;
  9810. }
  9811. int_mux_cfg1 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1;
  9812. for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
  9813. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  9814. 0x0F;
  9815. if (int_mux_cfg1_val == int_2_inp) {
  9816. int_fs_reg = WCD9335_CDC_RX0_RX_PATH_MIX_CTL +
  9817. 20 * j;
  9818. pr_debug("%s: AIF_MIX_PB DAI(%d) connected to INT%u_2\n",
  9819. __func__, dai->id, j);
  9820. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  9821. __func__, j, sample_rate);
  9822. snd_soc_update_bits(codec, int_fs_reg,
  9823. 0x0F, int_mix_fs_rate_reg_val);
  9824. }
  9825. int_mux_cfg1 += 2;
  9826. }
  9827. }
  9828. return 0;
  9829. }
  9830. static int tasha_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  9831. u8 int_prim_fs_rate_reg_val,
  9832. u32 sample_rate)
  9833. {
  9834. u8 int_1_mix1_inp;
  9835. u32 j;
  9836. u16 int_mux_cfg0, int_mux_cfg1;
  9837. u16 int_fs_reg;
  9838. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  9839. u8 inp0_sel, inp1_sel, inp2_sel;
  9840. struct snd_soc_codec *codec = dai->codec;
  9841. struct wcd9xxx_ch *ch;
  9842. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  9843. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  9844. int_1_mix1_inp = ch->port + INTn_1_MIX_INP_SEL_RX0 -
  9845. TASHA_RX_PORT_START_NUMBER;
  9846. if ((int_1_mix1_inp < INTn_1_MIX_INP_SEL_RX0) ||
  9847. (int_1_mix1_inp > INTn_1_MIX_INP_SEL_RX7)) {
  9848. pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
  9849. __func__,
  9850. (ch->port - TASHA_RX_PORT_START_NUMBER),
  9851. dai->id);
  9852. return -EINVAL;
  9853. }
  9854. int_mux_cfg0 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0;
  9855. /*
  9856. * Loop through all interpolator MUX inputs and find out
  9857. * to which interpolator input, the slim rx port
  9858. * is connected
  9859. */
  9860. for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
  9861. int_mux_cfg1 = int_mux_cfg0 + 1;
  9862. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  9863. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  9864. inp0_sel = int_mux_cfg0_val & 0x0F;
  9865. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  9866. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  9867. if ((inp0_sel == int_1_mix1_inp) ||
  9868. (inp1_sel == int_1_mix1_inp) ||
  9869. (inp2_sel == int_1_mix1_inp)) {
  9870. int_fs_reg = WCD9335_CDC_RX0_RX_PATH_CTL +
  9871. 20 * j;
  9872. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  9873. __func__, dai->id, j);
  9874. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  9875. __func__, j, sample_rate);
  9876. /* sample_rate is in Hz */
  9877. if ((j == 0) && (sample_rate == 44100)) {
  9878. pr_info("%s: Cannot set 44.1KHz on INT0\n",
  9879. __func__);
  9880. } else
  9881. snd_soc_update_bits(codec, int_fs_reg,
  9882. 0x0F, int_prim_fs_rate_reg_val);
  9883. }
  9884. int_mux_cfg0 += 2;
  9885. }
  9886. }
  9887. return 0;
  9888. }
  9889. static int tasha_set_interpolator_rate(struct snd_soc_dai *dai,
  9890. u32 sample_rate)
  9891. {
  9892. int rate_val = 0;
  9893. int i, ret;
  9894. /* set mixing path rate */
  9895. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  9896. if (sample_rate ==
  9897. int_mix_sample_rate_val[i].sample_rate) {
  9898. rate_val =
  9899. int_mix_sample_rate_val[i].rate_val;
  9900. break;
  9901. }
  9902. }
  9903. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  9904. (rate_val < 0))
  9905. goto prim_rate;
  9906. ret = tasha_set_mix_interpolator_rate(dai,
  9907. (u8) rate_val, sample_rate);
  9908. prim_rate:
  9909. /* set primary path sample rate */
  9910. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  9911. if (sample_rate ==
  9912. int_prim_sample_rate_val[i].sample_rate) {
  9913. rate_val =
  9914. int_prim_sample_rate_val[i].rate_val;
  9915. break;
  9916. }
  9917. }
  9918. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  9919. (rate_val < 0))
  9920. return -EINVAL;
  9921. ret = tasha_set_prim_interpolator_rate(dai,
  9922. (u8) rate_val, sample_rate);
  9923. return ret;
  9924. }
  9925. static int tasha_prepare(struct snd_pcm_substream *substream,
  9926. struct snd_soc_dai *dai)
  9927. {
  9928. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  9929. substream->name, substream->stream);
  9930. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  9931. tasha_codec_vote_max_bw(dai->codec, false);
  9932. return 0;
  9933. }
  9934. static int tasha_hw_params(struct snd_pcm_substream *substream,
  9935. struct snd_pcm_hw_params *params,
  9936. struct snd_soc_dai *dai)
  9937. {
  9938. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
  9939. int ret;
  9940. int tx_fs_rate = -EINVAL;
  9941. int rx_fs_rate = -EINVAL;
  9942. int i2s_bit_mode;
  9943. struct snd_soc_codec *codec = dai->codec;
  9944. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  9945. dai->name, dai->id, params_rate(params),
  9946. params_channels(params));
  9947. switch (substream->stream) {
  9948. case SNDRV_PCM_STREAM_PLAYBACK:
  9949. ret = tasha_set_interpolator_rate(dai, params_rate(params));
  9950. if (ret) {
  9951. pr_err("%s: cannot set sample rate: %u\n",
  9952. __func__, params_rate(params));
  9953. return ret;
  9954. }
  9955. switch (params_width(params)) {
  9956. case 16:
  9957. tasha->dai[dai->id].bit_width = 16;
  9958. i2s_bit_mode = 0x01;
  9959. break;
  9960. case 24:
  9961. tasha->dai[dai->id].bit_width = 24;
  9962. i2s_bit_mode = 0x00;
  9963. break;
  9964. default:
  9965. return -EINVAL;
  9966. }
  9967. tasha->dai[dai->id].rate = params_rate(params);
  9968. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  9969. switch (params_rate(params)) {
  9970. case 8000:
  9971. rx_fs_rate = 0;
  9972. break;
  9973. case 16000:
  9974. rx_fs_rate = 1;
  9975. break;
  9976. case 32000:
  9977. rx_fs_rate = 2;
  9978. break;
  9979. case 48000:
  9980. rx_fs_rate = 3;
  9981. break;
  9982. case 96000:
  9983. rx_fs_rate = 4;
  9984. break;
  9985. case 192000:
  9986. rx_fs_rate = 5;
  9987. break;
  9988. default:
  9989. dev_err(tasha->dev,
  9990. "%s: Invalid RX sample rate: %d\n",
  9991. __func__, params_rate(params));
  9992. return -EINVAL;
  9993. };
  9994. snd_soc_update_bits(codec,
  9995. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  9996. 0x20, i2s_bit_mode << 5);
  9997. snd_soc_update_bits(codec,
  9998. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  9999. 0x1c, (rx_fs_rate << 2));
  10000. }
  10001. break;
  10002. case SNDRV_PCM_STREAM_CAPTURE:
  10003. switch (params_rate(params)) {
  10004. case 8000:
  10005. tx_fs_rate = 0;
  10006. break;
  10007. case 16000:
  10008. tx_fs_rate = 1;
  10009. break;
  10010. case 32000:
  10011. tx_fs_rate = 3;
  10012. break;
  10013. case 48000:
  10014. tx_fs_rate = 4;
  10015. break;
  10016. case 96000:
  10017. tx_fs_rate = 5;
  10018. break;
  10019. case 192000:
  10020. tx_fs_rate = 6;
  10021. break;
  10022. case 384000:
  10023. tx_fs_rate = 7;
  10024. break;
  10025. default:
  10026. dev_err(tasha->dev, "%s: Invalid TX sample rate: %d\n",
  10027. __func__, params_rate(params));
  10028. return -EINVAL;
  10029. };
  10030. if (dai->id != AIF4_VIFEED &&
  10031. dai->id != AIF4_MAD_TX) {
  10032. ret = tasha_set_decimator_rate(dai, tx_fs_rate,
  10033. params_rate(params));
  10034. if (ret < 0) {
  10035. dev_err(tasha->dev, "%s: cannot set TX Decimator rate: %d\n",
  10036. __func__, tx_fs_rate);
  10037. return ret;
  10038. }
  10039. }
  10040. tasha->dai[dai->id].rate = params_rate(params);
  10041. switch (params_width(params)) {
  10042. case 16:
  10043. tasha->dai[dai->id].bit_width = 16;
  10044. i2s_bit_mode = 0x01;
  10045. break;
  10046. case 24:
  10047. tasha->dai[dai->id].bit_width = 24;
  10048. i2s_bit_mode = 0x00;
  10049. break;
  10050. case 32:
  10051. tasha->dai[dai->id].bit_width = 32;
  10052. i2s_bit_mode = 0x00;
  10053. break;
  10054. default:
  10055. dev_err(tasha->dev, "%s: Invalid format 0x%x\n",
  10056. __func__, params_width(params));
  10057. return -EINVAL;
  10058. };
  10059. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10060. snd_soc_update_bits(codec,
  10061. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10062. 0x20, i2s_bit_mode << 5);
  10063. if (tx_fs_rate > 1)
  10064. tx_fs_rate--;
  10065. snd_soc_update_bits(codec,
  10066. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10067. 0x1c, tx_fs_rate << 2);
  10068. snd_soc_update_bits(codec,
  10069. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG,
  10070. 0x05, 0x05);
  10071. snd_soc_update_bits(codec,
  10072. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG,
  10073. 0x05, 0x05);
  10074. snd_soc_update_bits(codec,
  10075. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG,
  10076. 0x05, 0x05);
  10077. snd_soc_update_bits(codec,
  10078. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG,
  10079. 0x05, 0x05);
  10080. }
  10081. break;
  10082. default:
  10083. pr_err("%s: Invalid stream type %d\n", __func__,
  10084. substream->stream);
  10085. return -EINVAL;
  10086. };
  10087. if (dai->id == AIF4_VIFEED)
  10088. tasha->dai[dai->id].bit_width = 32;
  10089. return 0;
  10090. }
  10091. static int tasha_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  10092. {
  10093. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
  10094. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  10095. case SND_SOC_DAIFMT_CBS_CFS:
  10096. /* CPU is master */
  10097. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10098. if (dai->id == AIF1_CAP)
  10099. snd_soc_update_bits(dai->codec,
  10100. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10101. 0x2, 0);
  10102. else if (dai->id == AIF1_PB)
  10103. snd_soc_update_bits(dai->codec,
  10104. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10105. 0x2, 0);
  10106. }
  10107. break;
  10108. case SND_SOC_DAIFMT_CBM_CFM:
  10109. /* CPU is slave */
  10110. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10111. if (dai->id == AIF1_CAP)
  10112. snd_soc_update_bits(dai->codec,
  10113. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10114. 0x2, 0x2);
  10115. else if (dai->id == AIF1_PB)
  10116. snd_soc_update_bits(dai->codec,
  10117. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10118. 0x2, 0x2);
  10119. }
  10120. break;
  10121. default:
  10122. return -EINVAL;
  10123. }
  10124. return 0;
  10125. }
  10126. static int tasha_set_dai_sysclk(struct snd_soc_dai *dai,
  10127. int clk_id, unsigned int freq, int dir)
  10128. {
  10129. pr_debug("%s\n", __func__);
  10130. return 0;
  10131. }
  10132. static struct snd_soc_dai_ops tasha_dai_ops = {
  10133. .startup = tasha_startup,
  10134. .shutdown = tasha_shutdown,
  10135. .hw_params = tasha_hw_params,
  10136. .prepare = tasha_prepare,
  10137. .set_sysclk = tasha_set_dai_sysclk,
  10138. .set_fmt = tasha_set_dai_fmt,
  10139. .set_channel_map = tasha_set_channel_map,
  10140. .get_channel_map = tasha_get_channel_map,
  10141. };
  10142. static struct snd_soc_dai_driver tasha_dai[] = {
  10143. {
  10144. .name = "tasha_rx1",
  10145. .id = AIF1_PB,
  10146. .playback = {
  10147. .stream_name = "AIF1 Playback",
  10148. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10149. .formats = TASHA_FORMATS_S16_S24_LE,
  10150. .rate_max = 192000,
  10151. .rate_min = 8000,
  10152. .channels_min = 1,
  10153. .channels_max = 2,
  10154. },
  10155. .ops = &tasha_dai_ops,
  10156. },
  10157. {
  10158. .name = "tasha_tx1",
  10159. .id = AIF1_CAP,
  10160. .capture = {
  10161. .stream_name = "AIF1 Capture",
  10162. .rates = WCD9335_RATES_MASK,
  10163. .formats = TASHA_FORMATS_S16_S24_LE,
  10164. .rate_max = 192000,
  10165. .rate_min = 8000,
  10166. .channels_min = 1,
  10167. .channels_max = 4,
  10168. },
  10169. .ops = &tasha_dai_ops,
  10170. },
  10171. {
  10172. .name = "tasha_rx2",
  10173. .id = AIF2_PB,
  10174. .playback = {
  10175. .stream_name = "AIF2 Playback",
  10176. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10177. .formats = TASHA_FORMATS_S16_S24_LE,
  10178. .rate_min = 8000,
  10179. .rate_max = 192000,
  10180. .channels_min = 1,
  10181. .channels_max = 2,
  10182. },
  10183. .ops = &tasha_dai_ops,
  10184. },
  10185. {
  10186. .name = "tasha_tx2",
  10187. .id = AIF2_CAP,
  10188. .capture = {
  10189. .stream_name = "AIF2 Capture",
  10190. .rates = WCD9335_RATES_MASK,
  10191. .formats = TASHA_FORMATS_S16_S24_LE,
  10192. .rate_max = 192000,
  10193. .rate_min = 8000,
  10194. .channels_min = 1,
  10195. .channels_max = 8,
  10196. },
  10197. .ops = &tasha_dai_ops,
  10198. },
  10199. {
  10200. .name = "tasha_rx3",
  10201. .id = AIF3_PB,
  10202. .playback = {
  10203. .stream_name = "AIF3 Playback",
  10204. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10205. .formats = TASHA_FORMATS_S16_S24_LE,
  10206. .rate_min = 8000,
  10207. .rate_max = 192000,
  10208. .channels_min = 1,
  10209. .channels_max = 2,
  10210. },
  10211. .ops = &tasha_dai_ops,
  10212. },
  10213. {
  10214. .name = "tasha_tx3",
  10215. .id = AIF3_CAP,
  10216. .capture = {
  10217. .stream_name = "AIF3 Capture",
  10218. .rates = WCD9335_RATES_MASK,
  10219. .formats = TASHA_FORMATS_S16_S24_LE,
  10220. .rate_max = 48000,
  10221. .rate_min = 8000,
  10222. .channels_min = 1,
  10223. .channels_max = 2,
  10224. },
  10225. .ops = &tasha_dai_ops,
  10226. },
  10227. {
  10228. .name = "tasha_rx4",
  10229. .id = AIF4_PB,
  10230. .playback = {
  10231. .stream_name = "AIF4 Playback",
  10232. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10233. .formats = TASHA_FORMATS_S16_S24_LE,
  10234. .rate_min = 8000,
  10235. .rate_max = 192000,
  10236. .channels_min = 1,
  10237. .channels_max = 2,
  10238. },
  10239. .ops = &tasha_dai_ops,
  10240. },
  10241. {
  10242. .name = "tasha_mix_rx1",
  10243. .id = AIF_MIX1_PB,
  10244. .playback = {
  10245. .stream_name = "AIF Mix Playback",
  10246. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10247. .formats = TASHA_FORMATS_S16_S24_LE,
  10248. .rate_min = 8000,
  10249. .rate_max = 192000,
  10250. .channels_min = 1,
  10251. .channels_max = 8,
  10252. },
  10253. .ops = &tasha_dai_ops,
  10254. },
  10255. {
  10256. .name = "tasha_mad1",
  10257. .id = AIF4_MAD_TX,
  10258. .capture = {
  10259. .stream_name = "AIF4 MAD TX",
  10260. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10261. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_384000,
  10262. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10263. .rate_min = 16000,
  10264. .rate_max = 384000,
  10265. .channels_min = 1,
  10266. .channels_max = 1,
  10267. },
  10268. .ops = &tasha_dai_ops,
  10269. },
  10270. {
  10271. .name = "tasha_vifeedback",
  10272. .id = AIF4_VIFEED,
  10273. .capture = {
  10274. .stream_name = "VIfeed",
  10275. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  10276. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10277. .rate_max = 48000,
  10278. .rate_min = 8000,
  10279. .channels_min = 1,
  10280. .channels_max = 4,
  10281. },
  10282. .ops = &tasha_dai_ops,
  10283. },
  10284. {
  10285. .name = "tasha_cpe",
  10286. .id = AIF5_CPE_TX,
  10287. .capture = {
  10288. .stream_name = "AIF5 CPE TX",
  10289. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000,
  10290. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10291. .rate_min = 16000,
  10292. .rate_max = 48000,
  10293. .channels_min = 1,
  10294. .channels_max = 1,
  10295. },
  10296. },
  10297. };
  10298. static struct snd_soc_dai_driver tasha_i2s_dai[] = {
  10299. {
  10300. .name = "tasha_i2s_rx1",
  10301. .id = AIF1_PB,
  10302. .playback = {
  10303. .stream_name = "AIF1 Playback",
  10304. .rates = WCD9335_RATES_MASK,
  10305. .formats = TASHA_FORMATS_S16_S24_LE,
  10306. .rate_max = 192000,
  10307. .rate_min = 8000,
  10308. .channels_min = 1,
  10309. .channels_max = 2,
  10310. },
  10311. .ops = &tasha_dai_ops,
  10312. },
  10313. {
  10314. .name = "tasha_i2s_tx1",
  10315. .id = AIF1_CAP,
  10316. .capture = {
  10317. .stream_name = "AIF1 Capture",
  10318. .rates = WCD9335_RATES_MASK,
  10319. .formats = TASHA_FORMATS_S16_S24_LE,
  10320. .rate_max = 192000,
  10321. .rate_min = 8000,
  10322. .channels_min = 1,
  10323. .channels_max = 4,
  10324. },
  10325. .ops = &tasha_dai_ops,
  10326. },
  10327. {
  10328. .name = "tasha_i2s_rx2",
  10329. .id = AIF2_PB,
  10330. .playback = {
  10331. .stream_name = "AIF2 Playback",
  10332. .rates = WCD9335_RATES_MASK,
  10333. .formats = TASHA_FORMATS_S16_S24_LE,
  10334. .rate_max = 192000,
  10335. .rate_min = 8000,
  10336. .channels_min = 1,
  10337. .channels_max = 2,
  10338. },
  10339. .ops = &tasha_dai_ops,
  10340. },
  10341. {
  10342. .name = "tasha_i2s_tx2",
  10343. .id = AIF2_CAP,
  10344. .capture = {
  10345. .stream_name = "AIF2 Capture",
  10346. .rates = WCD9335_RATES_MASK,
  10347. .formats = TASHA_FORMATS_S16_S24_LE,
  10348. .rate_max = 192000,
  10349. .rate_min = 8000,
  10350. .channels_min = 1,
  10351. .channels_max = 4,
  10352. },
  10353. .ops = &tasha_dai_ops,
  10354. },
  10355. };
  10356. static void tasha_codec_power_gate_digital_core(struct tasha_priv *tasha)
  10357. {
  10358. struct snd_soc_codec *codec = tasha->codec;
  10359. if (!codec)
  10360. return;
  10361. mutex_lock(&tasha->power_lock);
  10362. dev_dbg(codec->dev, "%s: Entering power gating function, %d\n",
  10363. __func__, tasha->power_active_ref);
  10364. if (tasha->power_active_ref > 0)
  10365. goto exit;
  10366. wcd9xxx_set_power_state(tasha->wcd9xxx,
  10367. WCD_REGION_POWER_COLLAPSE_BEGIN,
  10368. WCD9XXX_DIG_CORE_REGION_1);
  10369. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10370. 0x04, 0x04);
  10371. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10372. 0x01, 0x00);
  10373. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10374. 0x02, 0x00);
  10375. clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10376. tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
  10377. wcd9xxx_set_power_state(tasha->wcd9xxx, WCD_REGION_POWER_DOWN,
  10378. WCD9XXX_DIG_CORE_REGION_1);
  10379. exit:
  10380. dev_dbg(codec->dev, "%s: Exiting power gating function, %d\n",
  10381. __func__, tasha->power_active_ref);
  10382. mutex_unlock(&tasha->power_lock);
  10383. }
  10384. static void tasha_codec_power_gate_work(struct work_struct *work)
  10385. {
  10386. struct tasha_priv *tasha;
  10387. struct delayed_work *dwork;
  10388. struct snd_soc_codec *codec;
  10389. dwork = to_delayed_work(work);
  10390. tasha = container_of(dwork, struct tasha_priv, power_gate_work);
  10391. codec = tasha->codec;
  10392. if (!codec)
  10393. return;
  10394. tasha_codec_power_gate_digital_core(tasha);
  10395. }
  10396. /* called under power_lock acquisition */
  10397. static int tasha_dig_core_remove_power_collapse(struct snd_soc_codec *codec)
  10398. {
  10399. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10400. tasha_codec_vote_max_bw(codec, true);
  10401. snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x5);
  10402. snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x7);
  10403. snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x3);
  10404. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_RST_CTL, 0x02, 0x00);
  10405. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_RST_CTL, 0x02, 0x02);
  10406. wcd9xxx_set_power_state(tasha->wcd9xxx,
  10407. WCD_REGION_POWER_COLLAPSE_REMOVE,
  10408. WCD9XXX_DIG_CORE_REGION_1);
  10409. regcache_mark_dirty(codec->component.regmap);
  10410. regcache_sync_region(codec->component.regmap,
  10411. TASHA_DIG_CORE_REG_MIN, TASHA_DIG_CORE_REG_MAX);
  10412. tasha_codec_vote_max_bw(codec, false);
  10413. return 0;
  10414. }
  10415. static int tasha_dig_core_power_collapse(struct tasha_priv *tasha,
  10416. int req_state)
  10417. {
  10418. struct snd_soc_codec *codec;
  10419. int cur_state;
  10420. /* Exit if feature is disabled */
  10421. if (!dig_core_collapse_enable)
  10422. return 0;
  10423. mutex_lock(&tasha->power_lock);
  10424. if (req_state == POWER_COLLAPSE)
  10425. tasha->power_active_ref--;
  10426. else if (req_state == POWER_RESUME)
  10427. tasha->power_active_ref++;
  10428. else
  10429. goto unlock_mutex;
  10430. if (tasha->power_active_ref < 0) {
  10431. dev_dbg(tasha->dev, "%s: power_active_ref is negative\n",
  10432. __func__);
  10433. goto unlock_mutex;
  10434. }
  10435. codec = tasha->codec;
  10436. if (!codec)
  10437. goto unlock_mutex;
  10438. if (req_state == POWER_COLLAPSE) {
  10439. if (tasha->power_active_ref == 0) {
  10440. schedule_delayed_work(&tasha->power_gate_work,
  10441. msecs_to_jiffies(dig_core_collapse_timer * 1000));
  10442. }
  10443. } else if (req_state == POWER_RESUME) {
  10444. if (tasha->power_active_ref == 1) {
  10445. /*
  10446. * At this point, there can be two cases:
  10447. * 1. Core already in power collapse state
  10448. * 2. Timer kicked in and still did not expire or
  10449. * waiting for the power_lock
  10450. */
  10451. cur_state = wcd9xxx_get_current_power_state(
  10452. tasha->wcd9xxx,
  10453. WCD9XXX_DIG_CORE_REGION_1);
  10454. if (cur_state == WCD_REGION_POWER_DOWN)
  10455. tasha_dig_core_remove_power_collapse(codec);
  10456. else {
  10457. mutex_unlock(&tasha->power_lock);
  10458. cancel_delayed_work_sync(
  10459. &tasha->power_gate_work);
  10460. mutex_lock(&tasha->power_lock);
  10461. }
  10462. }
  10463. }
  10464. unlock_mutex:
  10465. mutex_unlock(&tasha->power_lock);
  10466. return 0;
  10467. }
  10468. static int __tasha_cdc_mclk_enable_locked(struct tasha_priv *tasha,
  10469. bool enable)
  10470. {
  10471. int ret = 0;
  10472. if (!tasha->wcd_ext_clk) {
  10473. dev_err(tasha->dev, "%s: wcd ext clock is NULL\n", __func__);
  10474. return -EINVAL;
  10475. }
  10476. dev_dbg(tasha->dev, "%s: mclk_enable = %u\n", __func__, enable);
  10477. if (enable) {
  10478. tasha_dig_core_power_collapse(tasha, POWER_RESUME);
  10479. ret = tasha_cdc_req_mclk_enable(tasha, true);
  10480. if (ret)
  10481. goto err;
  10482. set_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10483. tasha_codec_apply_sido_voltage(tasha,
  10484. SIDO_VOLTAGE_NOMINAL_MV);
  10485. } else {
  10486. if (!dig_core_collapse_enable) {
  10487. clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10488. tasha_codec_update_sido_voltage(tasha,
  10489. sido_buck_svs_voltage);
  10490. }
  10491. tasha_cdc_req_mclk_enable(tasha, false);
  10492. tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
  10493. }
  10494. err:
  10495. return ret;
  10496. }
  10497. static int __tasha_cdc_mclk_enable(struct tasha_priv *tasha,
  10498. bool enable)
  10499. {
  10500. int ret;
  10501. WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
  10502. ret = __tasha_cdc_mclk_enable_locked(tasha, enable);
  10503. WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
  10504. return ret;
  10505. }
  10506. int tasha_cdc_mclk_enable(struct snd_soc_codec *codec, int enable, bool dapm)
  10507. {
  10508. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10509. return __tasha_cdc_mclk_enable(tasha, enable);
  10510. }
  10511. EXPORT_SYMBOL(tasha_cdc_mclk_enable);
  10512. int tasha_cdc_mclk_tx_enable(struct snd_soc_codec *codec, int enable, bool dapm)
  10513. {
  10514. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10515. int ret = 0;
  10516. dev_dbg(tasha->dev, "%s: clk_mode: %d, enable: %d, clk_internal: %d\n",
  10517. __func__, tasha->clk_mode, enable, tasha->clk_internal);
  10518. if (tasha->clk_mode || tasha->clk_internal) {
  10519. if (enable) {
  10520. tasha_cdc_sido_ccl_enable(tasha, true);
  10521. wcd_resmgr_enable_master_bias(tasha->resmgr);
  10522. tasha_dig_core_power_collapse(tasha, POWER_RESUME);
  10523. snd_soc_update_bits(codec,
  10524. WCD9335_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  10525. 0x01, 0x01);
  10526. snd_soc_update_bits(codec,
  10527. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  10528. 0x01, 0x01);
  10529. set_bit(CPE_NOMINAL, &tasha->status_mask);
  10530. tasha_codec_update_sido_voltage(tasha,
  10531. SIDO_VOLTAGE_NOMINAL_MV);
  10532. tasha->clk_internal = true;
  10533. } else {
  10534. tasha->clk_internal = false;
  10535. clear_bit(CPE_NOMINAL, &tasha->status_mask);
  10536. tasha_codec_update_sido_voltage(tasha,
  10537. sido_buck_svs_voltage);
  10538. tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
  10539. wcd_resmgr_disable_master_bias(tasha->resmgr);
  10540. tasha_cdc_sido_ccl_enable(tasha, false);
  10541. }
  10542. } else {
  10543. ret = __tasha_cdc_mclk_enable(tasha, enable);
  10544. }
  10545. return ret;
  10546. }
  10547. EXPORT_SYMBOL(tasha_cdc_mclk_tx_enable);
  10548. static ssize_t tasha_codec_version_read(struct snd_info_entry *entry,
  10549. void *file_private_data, struct file *file,
  10550. char __user *buf, size_t count, loff_t pos)
  10551. {
  10552. struct tasha_priv *tasha;
  10553. struct wcd9xxx *wcd9xxx;
  10554. char buffer[TASHA_VERSION_ENTRY_SIZE];
  10555. int len = 0;
  10556. tasha = (struct tasha_priv *) entry->private_data;
  10557. if (!tasha) {
  10558. pr_err("%s: tasha priv is null\n", __func__);
  10559. return -EINVAL;
  10560. }
  10561. wcd9xxx = tasha->wcd9xxx;
  10562. if (wcd9xxx->codec_type->id_major == TASHA_MAJOR) {
  10563. if (TASHA_IS_1_0(wcd9xxx))
  10564. len = snprintf(buffer, sizeof(buffer), "WCD9335_1_0\n");
  10565. else if (TASHA_IS_1_1(wcd9xxx))
  10566. len = snprintf(buffer, sizeof(buffer), "WCD9335_1_1\n");
  10567. else
  10568. snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  10569. } else if (wcd9xxx->codec_type->id_major == TASHA2P0_MAJOR) {
  10570. len = snprintf(buffer, sizeof(buffer), "WCD9335_2_0\n");
  10571. } else
  10572. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  10573. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  10574. }
  10575. static struct snd_info_entry_ops tasha_codec_info_ops = {
  10576. .read = tasha_codec_version_read,
  10577. };
  10578. /*
  10579. * tasha_codec_info_create_codec_entry - creates wcd9335 module
  10580. * @codec_root: The parent directory
  10581. * @codec: Codec instance
  10582. *
  10583. * Creates wcd9335 module and version entry under the given
  10584. * parent directory.
  10585. *
  10586. * Return: 0 on success or negative error code on failure.
  10587. */
  10588. int tasha_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  10589. struct snd_soc_codec *codec)
  10590. {
  10591. struct snd_info_entry *version_entry;
  10592. struct tasha_priv *tasha;
  10593. struct snd_soc_card *card;
  10594. if (!codec_root || !codec)
  10595. return -EINVAL;
  10596. tasha = snd_soc_codec_get_drvdata(codec);
  10597. card = codec->component.card;
  10598. tasha->entry = snd_info_create_subdir(codec_root->module,
  10599. "tasha", codec_root);
  10600. if (!tasha->entry) {
  10601. dev_dbg(codec->dev, "%s: failed to create wcd9335 entry\n",
  10602. __func__);
  10603. return -ENOMEM;
  10604. }
  10605. version_entry = snd_info_create_card_entry(card->snd_card,
  10606. "version",
  10607. tasha->entry);
  10608. if (!version_entry) {
  10609. dev_dbg(codec->dev, "%s: failed to create wcd9335 version entry\n",
  10610. __func__);
  10611. return -ENOMEM;
  10612. }
  10613. version_entry->private_data = tasha;
  10614. version_entry->size = TASHA_VERSION_ENTRY_SIZE;
  10615. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  10616. version_entry->c.ops = &tasha_codec_info_ops;
  10617. if (snd_info_register(version_entry) < 0) {
  10618. snd_info_free_entry(version_entry);
  10619. return -ENOMEM;
  10620. }
  10621. tasha->version_entry = version_entry;
  10622. return 0;
  10623. }
  10624. EXPORT_SYMBOL(tasha_codec_info_create_codec_entry);
  10625. static int __tasha_codec_internal_rco_ctrl(
  10626. struct snd_soc_codec *codec, bool enable)
  10627. {
  10628. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10629. int ret = 0;
  10630. if (enable) {
  10631. tasha_cdc_sido_ccl_enable(tasha, true);
  10632. if (wcd_resmgr_get_clk_type(tasha->resmgr) ==
  10633. WCD_CLK_RCO) {
  10634. ret = wcd_resmgr_enable_clk_block(tasha->resmgr,
  10635. WCD_CLK_RCO);
  10636. } else {
  10637. ret = tasha_cdc_req_mclk_enable(tasha, true);
  10638. ret |= wcd_resmgr_enable_clk_block(tasha->resmgr,
  10639. WCD_CLK_RCO);
  10640. ret |= tasha_cdc_req_mclk_enable(tasha, false);
  10641. }
  10642. } else {
  10643. ret = wcd_resmgr_disable_clk_block(tasha->resmgr,
  10644. WCD_CLK_RCO);
  10645. tasha_cdc_sido_ccl_enable(tasha, false);
  10646. }
  10647. if (ret) {
  10648. dev_err(codec->dev, "%s: Error in %s RCO\n",
  10649. __func__, (enable ? "enabling" : "disabling"));
  10650. ret = -EINVAL;
  10651. }
  10652. return ret;
  10653. }
  10654. /*
  10655. * tasha_codec_internal_rco_ctrl()
  10656. * Make sure that the caller does not acquire
  10657. * BG_CLK_LOCK.
  10658. */
  10659. static int tasha_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
  10660. bool enable)
  10661. {
  10662. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10663. int ret = 0;
  10664. WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
  10665. ret = __tasha_codec_internal_rco_ctrl(codec, enable);
  10666. WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
  10667. return ret;
  10668. }
  10669. /*
  10670. * tasha_mbhc_hs_detect: starts mbhc insertion/removal functionality
  10671. * @codec: handle to snd_soc_codec *
  10672. * @mbhc_cfg: handle to mbhc configuration structure
  10673. * return 0 if mbhc_start is success or error code in case of failure
  10674. */
  10675. int tasha_mbhc_hs_detect(struct snd_soc_codec *codec,
  10676. struct wcd_mbhc_config *mbhc_cfg)
  10677. {
  10678. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10679. return wcd_mbhc_start(&tasha->mbhc, mbhc_cfg);
  10680. }
  10681. EXPORT_SYMBOL(tasha_mbhc_hs_detect);
  10682. /*
  10683. * tasha_mbhc_hs_detect_exit: stop mbhc insertion/removal functionality
  10684. * @codec: handle to snd_soc_codec *
  10685. */
  10686. void tasha_mbhc_hs_detect_exit(struct snd_soc_codec *codec)
  10687. {
  10688. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  10689. wcd_mbhc_stop(&tasha->mbhc);
  10690. }
  10691. EXPORT_SYMBOL(tasha_mbhc_hs_detect_exit);
  10692. static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv)
  10693. {
  10694. /* min micbias voltage is 1V and maximum is 2.85V */
  10695. if (micb_mv < 1000 || micb_mv > 2850) {
  10696. pr_err("%s: unsupported micbias voltage\n", __func__);
  10697. return -EINVAL;
  10698. }
  10699. return (micb_mv - 1000) / 50;
  10700. }
  10701. static const struct tasha_reg_mask_val tasha_reg_update_reset_val_1_1[] = {
  10702. {WCD9335_RCO_CTRL_2, 0xFF, 0x47},
  10703. {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
  10704. };
  10705. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_1[] = {
  10706. {WCD9335_FLYBACK_VNEG_DAC_CTRL_1, 0xFF, 0x65},
  10707. {WCD9335_FLYBACK_VNEG_DAC_CTRL_2, 0xFF, 0x52},
  10708. {WCD9335_FLYBACK_VNEG_DAC_CTRL_3, 0xFF, 0xAF},
  10709. {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
  10710. {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0xF4},
  10711. {WCD9335_FLYBACK_VNEG_CTRL_9, 0xFF, 0x40},
  10712. {WCD9335_FLYBACK_VNEG_CTRL_2, 0xFF, 0x4F},
  10713. {WCD9335_FLYBACK_EN, 0xFF, 0x6E},
  10714. {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xF8, 0xF8},
  10715. {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xF8, 0xF8},
  10716. };
  10717. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_0[] = {
  10718. {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0x54},
  10719. {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xFC, 0xFC},
  10720. {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xFC, 0xFC},
  10721. };
  10722. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_2_0[] = {
  10723. {WCD9335_RCO_CTRL_2, 0x0F, 0x08},
  10724. {WCD9335_RX_BIAS_FLYB_MID_RST, 0xF0, 0x10},
  10725. {WCD9335_FLYBACK_CTRL_1, 0x20, 0x20},
  10726. {WCD9335_HPH_OCP_CTL, 0xFF, 0x7A},
  10727. {WCD9335_HPH_L_TEST, 0x01, 0x01},
  10728. {WCD9335_HPH_R_TEST, 0x01, 0x01},
  10729. {WCD9335_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  10730. {WCD9335_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  10731. {WCD9335_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
  10732. {WCD9335_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  10733. {WCD9335_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  10734. {WCD9335_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
  10735. {WCD9335_CDC_TX0_TX_PATH_SEC7, 0xFF, 0x45},
  10736. {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xFC, 0xF4},
  10737. {WCD9335_HPH_REFBUFF_LP_CTL, 0x08, 0x08},
  10738. {WCD9335_HPH_REFBUFF_LP_CTL, 0x06, 0x02},
  10739. {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xA0},
  10740. {WCD9335_SE_LO_COM1, 0xFF, 0xC0},
  10741. {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
  10742. {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
  10743. {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xFC, 0xF8},
  10744. {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xFC, 0xF8},
  10745. };
  10746. static const struct tasha_reg_mask_val tasha_codec_reg_defaults[] = {
  10747. {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x00},
  10748. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x01},
  10749. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x04, 0x04},
  10750. };
  10751. static const struct tasha_reg_mask_val tasha_codec_reg_i2c_defaults[] = {
  10752. {WCD9335_ANA_CLK_TOP, 0x20, 0x20},
  10753. {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x01},
  10754. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x00},
  10755. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x05, 0x05},
  10756. {WCD9335_DATA_HUB_DATA_HUB_RX0_INP_CFG, 0x01, 0x01},
  10757. {WCD9335_DATA_HUB_DATA_HUB_RX1_INP_CFG, 0x01, 0x01},
  10758. {WCD9335_DATA_HUB_DATA_HUB_RX2_INP_CFG, 0x01, 0x01},
  10759. {WCD9335_DATA_HUB_DATA_HUB_RX3_INP_CFG, 0x01, 0x01},
  10760. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG, 0x05, 0x05},
  10761. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG, 0x05, 0x05},
  10762. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG, 0x05, 0x05},
  10763. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG, 0x05, 0x05},
  10764. };
  10765. static const struct tasha_reg_mask_val tasha_codec_reg_init_common_val[] = {
  10766. /* Rbuckfly/R_EAR(32) */
  10767. {WCD9335_CDC_CLSH_K2_MSB, 0x0F, 0x00},
  10768. {WCD9335_CDC_CLSH_K2_LSB, 0xFF, 0x60},
  10769. {WCD9335_CPE_SS_DMIC_CFG, 0x80, 0x00},
  10770. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x70, 0x50},
  10771. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x70, 0x50},
  10772. {WCD9335_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
  10773. {WCD9335_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
  10774. {WCD9335_ANA_LO_1_2, 0x3C, 0X3C},
  10775. {WCD9335_DIFF_LO_COM_SWCAP_REFBUF_FREQ, 0x70, 0x00},
  10776. {WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03, 0x03},
  10777. {WCD9335_CDC_TOP_TOP_CFG1, 0x02, 0x02},
  10778. {WCD9335_CDC_TOP_TOP_CFG1, 0x01, 0x01},
  10779. {WCD9335_EAR_CMBUFF, 0x08, 0x00},
  10780. {WCD9335_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10781. {WCD9335_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10782. {WCD9335_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10783. {WCD9335_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  10784. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  10785. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  10786. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  10787. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  10788. {WCD9335_CDC_RX0_RX_PATH_CFG0, 0x01, 0x01},
  10789. {WCD9335_CDC_RX1_RX_PATH_CFG0, 0x01, 0x01},
  10790. {WCD9335_CDC_RX2_RX_PATH_CFG0, 0x01, 0x01},
  10791. {WCD9335_CDC_RX3_RX_PATH_CFG0, 0x01, 0x01},
  10792. {WCD9335_CDC_RX4_RX_PATH_CFG0, 0x01, 0x01},
  10793. {WCD9335_CDC_RX5_RX_PATH_CFG0, 0x01, 0x01},
  10794. {WCD9335_CDC_RX6_RX_PATH_CFG0, 0x01, 0x01},
  10795. {WCD9335_CDC_RX7_RX_PATH_CFG0, 0x01, 0x01},
  10796. {WCD9335_CDC_RX8_RX_PATH_CFG0, 0x01, 0x01},
  10797. {WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  10798. {WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  10799. {WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 0x01, 0x01},
  10800. {WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 0x01, 0x01},
  10801. {WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 0x01, 0x01},
  10802. {WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 0x01, 0x01},
  10803. {WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 0x01, 0x01},
  10804. {WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 0x01, 0x01},
  10805. {WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 0x01, 0x01},
  10806. {WCD9335_VBADC_IBIAS_FE, 0x0C, 0x08},
  10807. };
  10808. static const struct tasha_reg_mask_val tasha_codec_reg_init_1_x_val[] = {
  10809. /* Enable TX HPF Filter & Linear Phase */
  10810. {WCD9335_CDC_TX0_TX_PATH_CFG0, 0x11, 0x11},
  10811. {WCD9335_CDC_TX1_TX_PATH_CFG0, 0x11, 0x11},
  10812. {WCD9335_CDC_TX2_TX_PATH_CFG0, 0x11, 0x11},
  10813. {WCD9335_CDC_TX3_TX_PATH_CFG0, 0x11, 0x11},
  10814. {WCD9335_CDC_TX4_TX_PATH_CFG0, 0x11, 0x11},
  10815. {WCD9335_CDC_TX5_TX_PATH_CFG0, 0x11, 0x11},
  10816. {WCD9335_CDC_TX6_TX_PATH_CFG0, 0x11, 0x11},
  10817. {WCD9335_CDC_TX7_TX_PATH_CFG0, 0x11, 0x11},
  10818. {WCD9335_CDC_TX8_TX_PATH_CFG0, 0x11, 0x11},
  10819. {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xF8, 0xF8},
  10820. {WCD9335_CDC_RX0_RX_PATH_SEC1, 0x08, 0x08},
  10821. {WCD9335_CDC_RX1_RX_PATH_SEC1, 0x08, 0x08},
  10822. {WCD9335_CDC_RX2_RX_PATH_SEC1, 0x08, 0x08},
  10823. {WCD9335_CDC_RX3_RX_PATH_SEC1, 0x08, 0x08},
  10824. {WCD9335_CDC_RX4_RX_PATH_SEC1, 0x08, 0x08},
  10825. {WCD9335_CDC_RX5_RX_PATH_SEC1, 0x08, 0x08},
  10826. {WCD9335_CDC_RX6_RX_PATH_SEC1, 0x08, 0x08},
  10827. {WCD9335_CDC_RX7_RX_PATH_SEC1, 0x08, 0x08},
  10828. {WCD9335_CDC_RX8_RX_PATH_SEC1, 0x08, 0x08},
  10829. {WCD9335_CDC_RX0_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10830. {WCD9335_CDC_RX1_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10831. {WCD9335_CDC_RX2_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10832. {WCD9335_CDC_RX3_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10833. {WCD9335_CDC_RX4_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10834. {WCD9335_CDC_RX5_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10835. {WCD9335_CDC_RX6_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10836. {WCD9335_CDC_RX7_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10837. {WCD9335_CDC_RX8_RX_PATH_MIX_SEC0, 0x08, 0x08},
  10838. {WCD9335_CDC_TX0_TX_PATH_SEC2, 0x01, 0x01},
  10839. {WCD9335_CDC_TX1_TX_PATH_SEC2, 0x01, 0x01},
  10840. {WCD9335_CDC_TX2_TX_PATH_SEC2, 0x01, 0x01},
  10841. {WCD9335_CDC_TX3_TX_PATH_SEC2, 0x01, 0x01},
  10842. {WCD9335_CDC_TX4_TX_PATH_SEC2, 0x01, 0x01},
  10843. {WCD9335_CDC_TX5_TX_PATH_SEC2, 0x01, 0x01},
  10844. {WCD9335_CDC_TX6_TX_PATH_SEC2, 0x01, 0x01},
  10845. {WCD9335_CDC_TX7_TX_PATH_SEC2, 0x01, 0x01},
  10846. {WCD9335_CDC_TX8_TX_PATH_SEC2, 0x01, 0x01},
  10847. {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xF8, 0xF0},
  10848. {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xF8, 0xF0},
  10849. {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xF8, 0xF8},
  10850. {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xF8, 0xF8},
  10851. {WCD9335_RX_OCP_COUNT, 0xFF, 0xFF},
  10852. {WCD9335_HPH_OCP_CTL, 0xF0, 0x70},
  10853. {WCD9335_CPE_SS_CPAR_CFG, 0xFF, 0x00},
  10854. {WCD9335_FLYBACK_VNEG_CTRL_1, 0xFF, 0x63},
  10855. {WCD9335_FLYBACK_VNEG_CTRL_4, 0xFF, 0x7F},
  10856. {WCD9335_CLASSH_CTRL_VCL_1, 0xFF, 0x60},
  10857. {WCD9335_CLASSH_CTRL_CCL_5, 0xFF, 0x40},
  10858. {WCD9335_RX_TIMER_DIV, 0xFF, 0x32},
  10859. {WCD9335_SE_LO_COM2, 0xFF, 0x01},
  10860. {WCD9335_MBHC_ZDET_ANA_CTL, 0x0F, 0x07},
  10861. {WCD9335_RX_BIAS_HPH_PA, 0xF0, 0x60},
  10862. {WCD9335_HPH_RDAC_LDO_CTL, 0x88, 0x88},
  10863. {WCD9335_HPH_L_EN, 0x20, 0x20},
  10864. {WCD9335_HPH_R_EN, 0x20, 0x20},
  10865. {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xD8},
  10866. {WCD9335_CDC_RX5_RX_PATH_SEC3, 0xBD, 0xBD},
  10867. {WCD9335_CDC_RX6_RX_PATH_SEC3, 0xBD, 0xBD},
  10868. {WCD9335_DIFF_LO_COM_PA_FREQ, 0x70, 0x40},
  10869. };
  10870. static void tasha_update_reg_reset_values(struct snd_soc_codec *codec)
  10871. {
  10872. u32 i;
  10873. struct wcd9xxx *tasha_core = dev_get_drvdata(codec->dev->parent);
  10874. if (TASHA_IS_1_1(tasha_core)) {
  10875. for (i = 0; i < ARRAY_SIZE(tasha_reg_update_reset_val_1_1);
  10876. i++)
  10877. snd_soc_write(codec,
  10878. tasha_reg_update_reset_val_1_1[i].reg,
  10879. tasha_reg_update_reset_val_1_1[i].val);
  10880. }
  10881. }
  10882. static void tasha_codec_init_reg(struct snd_soc_codec *codec)
  10883. {
  10884. u32 i;
  10885. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  10886. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_common_val); i++)
  10887. snd_soc_update_bits(codec,
  10888. tasha_codec_reg_init_common_val[i].reg,
  10889. tasha_codec_reg_init_common_val[i].mask,
  10890. tasha_codec_reg_init_common_val[i].val);
  10891. if (TASHA_IS_1_1(wcd9xxx) ||
  10892. TASHA_IS_1_0(wcd9xxx))
  10893. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_1_x_val); i++)
  10894. snd_soc_update_bits(codec,
  10895. tasha_codec_reg_init_1_x_val[i].reg,
  10896. tasha_codec_reg_init_1_x_val[i].mask,
  10897. tasha_codec_reg_init_1_x_val[i].val);
  10898. if (TASHA_IS_1_1(wcd9xxx)) {
  10899. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_1); i++)
  10900. snd_soc_update_bits(codec,
  10901. tasha_codec_reg_init_val_1_1[i].reg,
  10902. tasha_codec_reg_init_val_1_1[i].mask,
  10903. tasha_codec_reg_init_val_1_1[i].val);
  10904. } else if (TASHA_IS_1_0(wcd9xxx)) {
  10905. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_0); i++)
  10906. snd_soc_update_bits(codec,
  10907. tasha_codec_reg_init_val_1_0[i].reg,
  10908. tasha_codec_reg_init_val_1_0[i].mask,
  10909. tasha_codec_reg_init_val_1_0[i].val);
  10910. } else if (TASHA_IS_2_0(wcd9xxx)) {
  10911. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_2_0); i++)
  10912. snd_soc_update_bits(codec,
  10913. tasha_codec_reg_init_val_2_0[i].reg,
  10914. tasha_codec_reg_init_val_2_0[i].mask,
  10915. tasha_codec_reg_init_val_2_0[i].val);
  10916. }
  10917. }
  10918. static void tasha_update_reg_defaults(struct tasha_priv *tasha)
  10919. {
  10920. u32 i;
  10921. struct wcd9xxx *wcd9xxx;
  10922. wcd9xxx = tasha->wcd9xxx;
  10923. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_defaults); i++)
  10924. regmap_update_bits(wcd9xxx->regmap,
  10925. tasha_codec_reg_defaults[i].reg,
  10926. tasha_codec_reg_defaults[i].mask,
  10927. tasha_codec_reg_defaults[i].val);
  10928. tasha->intf_type = wcd9xxx_get_intf_type();
  10929. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  10930. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_i2c_defaults); i++)
  10931. regmap_update_bits(wcd9xxx->regmap,
  10932. tasha_codec_reg_i2c_defaults[i].reg,
  10933. tasha_codec_reg_i2c_defaults[i].mask,
  10934. tasha_codec_reg_i2c_defaults[i].val);
  10935. }
  10936. static void tasha_slim_interface_init_reg(struct snd_soc_codec *codec)
  10937. {
  10938. int i;
  10939. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  10940. for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
  10941. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  10942. TASHA_SLIM_PGD_PORT_INT_EN0 + i,
  10943. 0xFF);
  10944. }
  10945. static irqreturn_t tasha_slimbus_irq(int irq, void *data)
  10946. {
  10947. struct tasha_priv *priv = data;
  10948. unsigned long status = 0;
  10949. int i, j, port_id, k;
  10950. u32 bit;
  10951. u8 val, int_val = 0;
  10952. bool tx, cleared;
  10953. unsigned short reg = 0;
  10954. for (i = TASHA_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
  10955. i <= TASHA_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
  10956. val = wcd9xxx_interface_reg_read(priv->wcd9xxx, i);
  10957. status |= ((u32)val << (8 * j));
  10958. }
  10959. for_each_set_bit(j, &status, 32) {
  10960. tx = (j >= 16 ? true : false);
  10961. port_id = (tx ? j - 16 : j);
  10962. val = wcd9xxx_interface_reg_read(priv->wcd9xxx,
  10963. TASHA_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
  10964. if (val) {
  10965. if (!tx)
  10966. reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
  10967. (port_id / 8);
  10968. else
  10969. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
  10970. (port_id / 8);
  10971. int_val = wcd9xxx_interface_reg_read(
  10972. priv->wcd9xxx, reg);
  10973. /*
  10974. * Ignore interrupts for ports for which the
  10975. * interrupts are not specifically enabled.
  10976. */
  10977. if (!(int_val & (1 << (port_id % 8))))
  10978. continue;
  10979. }
  10980. if (val & TASHA_SLIM_IRQ_OVERFLOW)
  10981. pr_err_ratelimited(
  10982. "%s: overflow error on %s port %d, value %x\n",
  10983. __func__, (tx ? "TX" : "RX"), port_id, val);
  10984. if (val & TASHA_SLIM_IRQ_UNDERFLOW)
  10985. pr_err_ratelimited(
  10986. "%s: underflow error on %s port %d, value %x\n",
  10987. __func__, (tx ? "TX" : "RX"), port_id, val);
  10988. if ((val & TASHA_SLIM_IRQ_OVERFLOW) ||
  10989. (val & TASHA_SLIM_IRQ_UNDERFLOW)) {
  10990. if (!tx)
  10991. reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
  10992. (port_id / 8);
  10993. else
  10994. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
  10995. (port_id / 8);
  10996. int_val = wcd9xxx_interface_reg_read(
  10997. priv->wcd9xxx, reg);
  10998. if (int_val & (1 << (port_id % 8))) {
  10999. int_val = int_val ^ (1 << (port_id % 8));
  11000. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11001. reg, int_val);
  11002. }
  11003. }
  11004. if (val & TASHA_SLIM_IRQ_PORT_CLOSED) {
  11005. /*
  11006. * INT SOURCE register starts from RX to TX
  11007. * but port number in the ch_mask is in opposite way
  11008. */
  11009. bit = (tx ? j - 16 : j + 16);
  11010. pr_debug("%s: %s port %d closed value %x, bit %u\n",
  11011. __func__, (tx ? "TX" : "RX"), port_id, val,
  11012. bit);
  11013. for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
  11014. pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
  11015. __func__, k, priv->dai[k].ch_mask);
  11016. if (test_and_clear_bit(bit,
  11017. &priv->dai[k].ch_mask)) {
  11018. cleared = true;
  11019. if (!priv->dai[k].ch_mask)
  11020. wake_up(&priv->dai[k].dai_wait);
  11021. /*
  11022. * There are cases when multiple DAIs
  11023. * might be using the same slimbus
  11024. * channel. Hence don't break here.
  11025. */
  11026. }
  11027. }
  11028. WARN(!cleared,
  11029. "Couldn't find slimbus %s port %d for closing\n",
  11030. (tx ? "TX" : "RX"), port_id);
  11031. }
  11032. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11033. TASHA_SLIM_PGD_PORT_INT_CLR_RX_0 +
  11034. (j / 8),
  11035. 1 << (j % 8));
  11036. }
  11037. return IRQ_HANDLED;
  11038. }
  11039. static int tasha_setup_irqs(struct tasha_priv *tasha)
  11040. {
  11041. int ret = 0;
  11042. struct snd_soc_codec *codec = tasha->codec;
  11043. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11044. struct wcd9xxx_core_resource *core_res =
  11045. &wcd9xxx->core_res;
  11046. ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
  11047. tasha_slimbus_irq, "SLIMBUS Slave", tasha);
  11048. if (ret)
  11049. pr_err("%s: Failed to request irq %d\n", __func__,
  11050. WCD9XXX_IRQ_SLIMBUS);
  11051. else
  11052. tasha_slim_interface_init_reg(codec);
  11053. return ret;
  11054. }
  11055. static void tasha_init_slim_slave_cfg(struct snd_soc_codec *codec)
  11056. {
  11057. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  11058. struct afe_param_cdc_slimbus_slave_cfg *cfg;
  11059. struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
  11060. uint64_t eaddr = 0;
  11061. cfg = &priv->slimbus_slave_cfg;
  11062. cfg->minor_version = 1;
  11063. cfg->tx_slave_port_offset = 0;
  11064. cfg->rx_slave_port_offset = 16;
  11065. memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
  11066. WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
  11067. cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
  11068. cfg->device_enum_addr_msw = eaddr >> 32;
  11069. dev_dbg(codec->dev, "%s: slimbus logical address 0x%llx\n",
  11070. __func__, eaddr);
  11071. }
  11072. static void tasha_cleanup_irqs(struct tasha_priv *tasha)
  11073. {
  11074. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11075. struct wcd9xxx_core_resource *core_res =
  11076. &wcd9xxx->core_res;
  11077. wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tasha);
  11078. }
  11079. static int tasha_handle_pdata(struct tasha_priv *tasha,
  11080. struct wcd9xxx_pdata *pdata)
  11081. {
  11082. struct snd_soc_codec *codec = tasha->codec;
  11083. u8 dmic_ctl_val, mad_dmic_ctl_val;
  11084. u8 anc_ctl_value;
  11085. u32 def_dmic_rate, dmic_clk_drv;
  11086. int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
  11087. int rc = 0;
  11088. if (!pdata) {
  11089. dev_err(codec->dev, "%s: NULL pdata\n", __func__);
  11090. return -ENODEV;
  11091. }
  11092. /* set micbias voltage */
  11093. vout_ctl_1 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  11094. vout_ctl_2 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  11095. vout_ctl_3 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  11096. vout_ctl_4 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  11097. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
  11098. vout_ctl_3 < 0 || vout_ctl_4 < 0) {
  11099. rc = -EINVAL;
  11100. goto done;
  11101. }
  11102. snd_soc_update_bits(codec, WCD9335_ANA_MICB1, 0x3F, vout_ctl_1);
  11103. snd_soc_update_bits(codec, WCD9335_ANA_MICB2, 0x3F, vout_ctl_2);
  11104. snd_soc_update_bits(codec, WCD9335_ANA_MICB3, 0x3F, vout_ctl_3);
  11105. snd_soc_update_bits(codec, WCD9335_ANA_MICB4, 0x3F, vout_ctl_4);
  11106. /* Set the DMIC sample rate */
  11107. switch (pdata->mclk_rate) {
  11108. case TASHA_MCLK_CLK_9P6MHZ:
  11109. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  11110. break;
  11111. case TASHA_MCLK_CLK_12P288MHZ:
  11112. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
  11113. break;
  11114. default:
  11115. /* should never happen */
  11116. dev_err(codec->dev, "%s: Invalid mclk_rate %d\n",
  11117. __func__, pdata->mclk_rate);
  11118. rc = -EINVAL;
  11119. goto done;
  11120. };
  11121. if (pdata->dmic_sample_rate ==
  11122. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11123. dev_info(codec->dev, "%s: dmic_rate invalid default = %d\n",
  11124. __func__, def_dmic_rate);
  11125. pdata->dmic_sample_rate = def_dmic_rate;
  11126. }
  11127. if (pdata->mad_dmic_sample_rate ==
  11128. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11129. dev_info(codec->dev, "%s: mad_dmic_rate invalid default = %d\n",
  11130. __func__, def_dmic_rate);
  11131. /*
  11132. * use dmic_sample_rate as the default for MAD
  11133. * if mad dmic sample rate is undefined
  11134. */
  11135. pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
  11136. }
  11137. if (pdata->ecpp_dmic_sample_rate ==
  11138. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11139. dev_info(codec->dev,
  11140. "%s: ecpp_dmic_rate invalid default = %d\n",
  11141. __func__, def_dmic_rate);
  11142. /*
  11143. * use dmic_sample_rate as the default for ECPP DMIC
  11144. * if ecpp dmic sample rate is undefined
  11145. */
  11146. pdata->ecpp_dmic_sample_rate = pdata->dmic_sample_rate;
  11147. }
  11148. if (pdata->dmic_clk_drv ==
  11149. WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
  11150. pdata->dmic_clk_drv = WCD9335_DMIC_CLK_DRIVE_DEFAULT;
  11151. dev_info(codec->dev,
  11152. "%s: dmic_clk_strength invalid, default = %d\n",
  11153. __func__, pdata->dmic_clk_drv);
  11154. }
  11155. switch (pdata->dmic_clk_drv) {
  11156. case 2:
  11157. dmic_clk_drv = 0;
  11158. break;
  11159. case 4:
  11160. dmic_clk_drv = 1;
  11161. break;
  11162. case 8:
  11163. dmic_clk_drv = 2;
  11164. break;
  11165. case 16:
  11166. dmic_clk_drv = 3;
  11167. break;
  11168. default:
  11169. dev_err(codec->dev,
  11170. "%s: invalid dmic_clk_drv %d, using default\n",
  11171. __func__, pdata->dmic_clk_drv);
  11172. dmic_clk_drv = 0;
  11173. break;
  11174. }
  11175. snd_soc_update_bits(codec, WCD9335_TEST_DEBUG_PAD_DRVCTL,
  11176. 0x0C, dmic_clk_drv << 2);
  11177. /*
  11178. * Default the DMIC clk rates to mad_dmic_sample_rate,
  11179. * whereas, the anc/txfe dmic rates to dmic_sample_rate
  11180. * since the anc/txfe are independent of mad block.
  11181. */
  11182. mad_dmic_ctl_val = tasha_get_dmic_clk_val(tasha->codec,
  11183. pdata->mclk_rate,
  11184. pdata->mad_dmic_sample_rate);
  11185. snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC0_CTL,
  11186. 0x0E, mad_dmic_ctl_val << 1);
  11187. snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC1_CTL,
  11188. 0x0E, mad_dmic_ctl_val << 1);
  11189. snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC2_CTL,
  11190. 0x0E, mad_dmic_ctl_val << 1);
  11191. dmic_ctl_val = tasha_get_dmic_clk_val(tasha->codec,
  11192. pdata->mclk_rate,
  11193. pdata->dmic_sample_rate);
  11194. if (dmic_ctl_val == WCD9335_DMIC_CLK_DIV_2)
  11195. anc_ctl_value = WCD9335_ANC_DMIC_X2_FULL_RATE;
  11196. else
  11197. anc_ctl_value = WCD9335_ANC_DMIC_X2_HALF_RATE;
  11198. snd_soc_update_bits(codec, WCD9335_CDC_ANC0_MODE_2_CTL,
  11199. 0x40, anc_ctl_value << 6);
  11200. snd_soc_update_bits(codec, WCD9335_CDC_ANC0_MODE_2_CTL,
  11201. 0x20, anc_ctl_value << 5);
  11202. snd_soc_update_bits(codec, WCD9335_CDC_ANC1_MODE_2_CTL,
  11203. 0x40, anc_ctl_value << 6);
  11204. snd_soc_update_bits(codec, WCD9335_CDC_ANC1_MODE_2_CTL,
  11205. 0x20, anc_ctl_value << 5);
  11206. done:
  11207. return rc;
  11208. }
  11209. static struct wcd_cpe_core *tasha_codec_get_cpe_core(
  11210. struct snd_soc_codec *codec)
  11211. {
  11212. struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
  11213. return priv->cpe_core;
  11214. }
  11215. static int tasha_codec_cpe_fll_update_divider(
  11216. struct snd_soc_codec *codec, u32 cpe_fll_rate)
  11217. {
  11218. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  11219. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11220. u32 div_val = 0, l_val = 0;
  11221. u32 computed_cpe_fll;
  11222. if (cpe_fll_rate != CPE_FLL_CLK_75MHZ &&
  11223. cpe_fll_rate != CPE_FLL_CLK_150MHZ) {
  11224. dev_err(codec->dev,
  11225. "%s: Invalid CPE fll rate request %u\n",
  11226. __func__, cpe_fll_rate);
  11227. return -EINVAL;
  11228. }
  11229. if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_12P288MHZ) {
  11230. /* update divider to 10 and enable 5x divider */
  11231. snd_soc_write(codec, WCD9335_CPE_FLL_USER_CTL_1,
  11232. 0x55);
  11233. div_val = 10;
  11234. } else if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_9P6MHZ) {
  11235. /* update divider to 8 and enable 2x divider */
  11236. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
  11237. 0x7C, 0x70);
  11238. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_1,
  11239. 0xE0, 0x20);
  11240. div_val = 8;
  11241. } else {
  11242. dev_err(codec->dev,
  11243. "%s: Invalid MCLK rate %u\n",
  11244. __func__, wcd9xxx->mclk_rate);
  11245. return -EINVAL;
  11246. }
  11247. l_val = ((cpe_fll_rate / 1000) * div_val) /
  11248. (wcd9xxx->mclk_rate / 1000);
  11249. /* If l_val was integer truncated, increment l_val once */
  11250. computed_cpe_fll = (wcd9xxx->mclk_rate / div_val) * l_val;
  11251. if (computed_cpe_fll < cpe_fll_rate)
  11252. l_val++;
  11253. /* update L value LSB and MSB */
  11254. snd_soc_write(codec, WCD9335_CPE_FLL_L_VAL_CTL_0,
  11255. (l_val & 0xFF));
  11256. snd_soc_write(codec, WCD9335_CPE_FLL_L_VAL_CTL_1,
  11257. ((l_val >> 8) & 0xFF));
  11258. tasha->current_cpe_clk_freq = cpe_fll_rate;
  11259. dev_dbg(codec->dev,
  11260. "%s: updated l_val to %u for cpe_clk %u and mclk %u\n",
  11261. __func__, l_val, cpe_fll_rate, wcd9xxx->mclk_rate);
  11262. return 0;
  11263. }
  11264. static int __tasha_cdc_change_cpe_clk(struct snd_soc_codec *codec,
  11265. u32 clk_freq)
  11266. {
  11267. int ret = 0;
  11268. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11269. if (!tasha_cdc_is_svs_enabled(tasha)) {
  11270. dev_dbg(codec->dev,
  11271. "%s: SVS not enabled or tasha is not 2p0, return\n",
  11272. __func__);
  11273. return 0;
  11274. }
  11275. dev_dbg(codec->dev, "%s: clk_freq = %u\n", __func__, clk_freq);
  11276. if (clk_freq == CPE_FLL_CLK_75MHZ) {
  11277. /* Change to SVS */
  11278. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11279. 0x08, 0x08);
  11280. if (tasha_codec_cpe_fll_update_divider(codec, clk_freq)) {
  11281. ret = -EINVAL;
  11282. goto done;
  11283. }
  11284. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11285. 0x10, 0x10);
  11286. clear_bit(CPE_NOMINAL, &tasha->status_mask);
  11287. tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
  11288. } else if (clk_freq == CPE_FLL_CLK_150MHZ) {
  11289. /* change to nominal */
  11290. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11291. 0x08, 0x08);
  11292. set_bit(CPE_NOMINAL, &tasha->status_mask);
  11293. tasha_codec_update_sido_voltage(tasha, SIDO_VOLTAGE_NOMINAL_MV);
  11294. if (tasha_codec_cpe_fll_update_divider(codec, clk_freq)) {
  11295. ret = -EINVAL;
  11296. goto done;
  11297. }
  11298. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11299. 0x10, 0x10);
  11300. } else {
  11301. dev_err(codec->dev,
  11302. "%s: Invalid clk_freq request %d for CPE FLL\n",
  11303. __func__, clk_freq);
  11304. ret = -EINVAL;
  11305. }
  11306. done:
  11307. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11308. 0x10, 0x00);
  11309. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11310. 0x08, 0x00);
  11311. return ret;
  11312. }
  11313. static int tasha_codec_cpe_fll_enable(struct snd_soc_codec *codec,
  11314. bool enable)
  11315. {
  11316. struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
  11317. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11318. u8 clk_sel_reg_val = 0x00;
  11319. dev_dbg(codec->dev, "%s: enable = %s\n",
  11320. __func__, enable ? "true" : "false");
  11321. if (enable) {
  11322. if (tasha_cdc_is_svs_enabled(tasha)) {
  11323. /* FLL enable is always at SVS */
  11324. if (__tasha_cdc_change_cpe_clk(codec,
  11325. CPE_FLL_CLK_75MHZ)) {
  11326. dev_err(codec->dev,
  11327. "%s: clk change to %d failed\n",
  11328. __func__, CPE_FLL_CLK_75MHZ);
  11329. return -EINVAL;
  11330. }
  11331. } else {
  11332. if (tasha_codec_cpe_fll_update_divider(codec,
  11333. CPE_FLL_CLK_75MHZ)) {
  11334. dev_err(codec->dev,
  11335. "%s: clk change to %d failed\n",
  11336. __func__, CPE_FLL_CLK_75MHZ);
  11337. return -EINVAL;
  11338. }
  11339. }
  11340. if (TASHA_IS_1_0(wcd9xxx)) {
  11341. tasha_cdc_mclk_enable(codec, true, false);
  11342. clk_sel_reg_val = 0x02;
  11343. }
  11344. /* Setup CPE reference clk */
  11345. snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
  11346. 0x02, clk_sel_reg_val);
  11347. /* enable CPE FLL reference clk */
  11348. snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
  11349. 0x01, 0x01);
  11350. /* program the PLL */
  11351. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
  11352. 0x01, 0x01);
  11353. /* TEST clk setting */
  11354. snd_soc_update_bits(codec, WCD9335_CPE_FLL_TEST_CTL_0,
  11355. 0x80, 0x80);
  11356. /* set FLL mode to HW controlled */
  11357. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11358. 0x60, 0x00);
  11359. snd_soc_write(codec, WCD9335_CPE_FLL_FLL_MODE, 0x80);
  11360. } else {
  11361. /* disable CPE FLL reference clk */
  11362. snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
  11363. 0x01, 0x00);
  11364. /* undo TEST clk setting */
  11365. snd_soc_update_bits(codec, WCD9335_CPE_FLL_TEST_CTL_0,
  11366. 0x80, 0x00);
  11367. /* undo FLL mode to HW control */
  11368. snd_soc_write(codec, WCD9335_CPE_FLL_FLL_MODE, 0x00);
  11369. snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
  11370. 0x60, 0x20);
  11371. /* undo the PLL */
  11372. snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
  11373. 0x01, 0x00);
  11374. if (TASHA_IS_1_0(wcd9xxx))
  11375. tasha_cdc_mclk_enable(codec, false, false);
  11376. /*
  11377. * FLL could get disabled while at nominal,
  11378. * scale it back to SVS
  11379. */
  11380. if (tasha_cdc_is_svs_enabled(tasha))
  11381. __tasha_cdc_change_cpe_clk(codec,
  11382. CPE_FLL_CLK_75MHZ);
  11383. }
  11384. return 0;
  11385. }
  11386. static void tasha_cdc_query_cpe_clk_plan(void *data,
  11387. struct cpe_svc_cfg_clk_plan *clk_freq)
  11388. {
  11389. struct snd_soc_codec *codec = data;
  11390. struct tasha_priv *tasha;
  11391. u32 cpe_clk_khz;
  11392. if (!codec) {
  11393. pr_err("%s: Invalid codec handle\n",
  11394. __func__);
  11395. return;
  11396. }
  11397. tasha = snd_soc_codec_get_drvdata(codec);
  11398. cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
  11399. dev_dbg(codec->dev,
  11400. "%s: current_clk_freq = %u\n",
  11401. __func__, tasha->current_cpe_clk_freq);
  11402. clk_freq->current_clk_feq = cpe_clk_khz;
  11403. clk_freq->num_clk_freqs = 2;
  11404. if (tasha_cdc_is_svs_enabled(tasha)) {
  11405. clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ / 1000;
  11406. clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ / 1000;
  11407. } else {
  11408. clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ;
  11409. clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ;
  11410. }
  11411. }
  11412. static void tasha_cdc_change_cpe_clk(void *data,
  11413. u32 clk_freq)
  11414. {
  11415. struct snd_soc_codec *codec = data;
  11416. struct tasha_priv *tasha;
  11417. u32 cpe_clk_khz, req_freq = 0;
  11418. if (!codec) {
  11419. pr_err("%s: Invalid codec handle\n",
  11420. __func__);
  11421. return;
  11422. }
  11423. tasha = snd_soc_codec_get_drvdata(codec);
  11424. cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
  11425. if (tasha_cdc_is_svs_enabled(tasha)) {
  11426. if ((clk_freq * 1000) <= CPE_FLL_CLK_75MHZ)
  11427. req_freq = CPE_FLL_CLK_75MHZ;
  11428. else
  11429. req_freq = CPE_FLL_CLK_150MHZ;
  11430. }
  11431. dev_dbg(codec->dev,
  11432. "%s: requested clk_freq = %u, current clk_freq = %u\n",
  11433. __func__, clk_freq * 1000,
  11434. tasha->current_cpe_clk_freq);
  11435. if (tasha_cdc_is_svs_enabled(tasha)) {
  11436. if (__tasha_cdc_change_cpe_clk(codec, req_freq))
  11437. dev_err(codec->dev,
  11438. "%s: clock/voltage scaling failed\n",
  11439. __func__);
  11440. }
  11441. }
  11442. static int tasha_codec_slim_reserve_bw(struct snd_soc_codec *codec,
  11443. u32 bw_ops, bool commit)
  11444. {
  11445. struct wcd9xxx *wcd9xxx;
  11446. if (!codec) {
  11447. pr_err("%s: Invalid handle to codec\n",
  11448. __func__);
  11449. return -EINVAL;
  11450. }
  11451. wcd9xxx = dev_get_drvdata(codec->dev->parent);
  11452. if (!wcd9xxx) {
  11453. dev_err(codec->dev, "%s: Invalid parent drv_data\n",
  11454. __func__);
  11455. return -EINVAL;
  11456. }
  11457. return wcd9xxx_slim_reserve_bw(wcd9xxx, bw_ops, commit);
  11458. }
  11459. static int tasha_codec_vote_max_bw(struct snd_soc_codec *codec,
  11460. bool vote)
  11461. {
  11462. u32 bw_ops;
  11463. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11464. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  11465. return 0;
  11466. mutex_lock(&tasha->sb_clk_gear_lock);
  11467. if (vote) {
  11468. tasha->ref_count++;
  11469. if (tasha->ref_count == 1) {
  11470. bw_ops = SLIM_BW_CLK_GEAR_9;
  11471. tasha_codec_slim_reserve_bw(codec,
  11472. bw_ops, true);
  11473. }
  11474. } else if (!vote && tasha->ref_count > 0) {
  11475. tasha->ref_count--;
  11476. if (tasha->ref_count == 0) {
  11477. bw_ops = SLIM_BW_UNVOTE;
  11478. tasha_codec_slim_reserve_bw(codec,
  11479. bw_ops, true);
  11480. }
  11481. };
  11482. dev_dbg(codec->dev, "%s Value of counter after vote or un-vote is %d\n",
  11483. __func__, tasha->ref_count);
  11484. mutex_unlock(&tasha->sb_clk_gear_lock);
  11485. return 0;
  11486. }
  11487. static int tasha_cpe_err_irq_control(struct snd_soc_codec *codec,
  11488. enum cpe_err_irq_cntl_type cntl_type, u8 *status)
  11489. {
  11490. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11491. u8 irq_bits;
  11492. if (TASHA_IS_2_0(tasha->wcd9xxx))
  11493. irq_bits = 0xFF;
  11494. else
  11495. irq_bits = 0x3F;
  11496. if (status)
  11497. irq_bits = (*status) & irq_bits;
  11498. switch (cntl_type) {
  11499. case CPE_ERR_IRQ_MASK:
  11500. snd_soc_update_bits(codec,
  11501. WCD9335_CPE_SS_SS_ERROR_INT_MASK,
  11502. irq_bits, irq_bits);
  11503. break;
  11504. case CPE_ERR_IRQ_UNMASK:
  11505. snd_soc_update_bits(codec,
  11506. WCD9335_CPE_SS_SS_ERROR_INT_MASK,
  11507. irq_bits, 0x00);
  11508. break;
  11509. case CPE_ERR_IRQ_CLEAR:
  11510. snd_soc_write(codec, WCD9335_CPE_SS_SS_ERROR_INT_CLEAR,
  11511. irq_bits);
  11512. break;
  11513. case CPE_ERR_IRQ_STATUS:
  11514. if (!status)
  11515. return -EINVAL;
  11516. *status = snd_soc_read(codec,
  11517. WCD9335_CPE_SS_SS_ERROR_INT_STATUS);
  11518. break;
  11519. }
  11520. return 0;
  11521. }
  11522. static const struct wcd_cpe_cdc_cb cpe_cb = {
  11523. .cdc_clk_en = tasha_codec_internal_rco_ctrl,
  11524. .cpe_clk_en = tasha_codec_cpe_fll_enable,
  11525. .get_afe_out_port_id = tasha_codec_get_mad_port_id,
  11526. .lab_cdc_ch_ctl = tasha_codec_enable_slimtx_mad,
  11527. .cdc_ext_clk = tasha_cdc_mclk_enable,
  11528. .bus_vote_bw = tasha_codec_vote_max_bw,
  11529. .cpe_err_irq_control = tasha_cpe_err_irq_control,
  11530. };
  11531. static struct cpe_svc_init_param cpe_svc_params = {
  11532. .version = CPE_SVC_INIT_PARAM_V1,
  11533. .query_freq_plans_cb = tasha_cdc_query_cpe_clk_plan,
  11534. .change_freq_plan_cb = tasha_cdc_change_cpe_clk,
  11535. };
  11536. static int tasha_cpe_initialize(struct snd_soc_codec *codec)
  11537. {
  11538. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11539. struct wcd_cpe_params cpe_params;
  11540. memset(&cpe_params, 0,
  11541. sizeof(struct wcd_cpe_params));
  11542. cpe_params.codec = codec;
  11543. cpe_params.get_cpe_core = tasha_codec_get_cpe_core;
  11544. cpe_params.cdc_cb = &cpe_cb;
  11545. cpe_params.dbg_mode = cpe_debug_mode;
  11546. cpe_params.cdc_major_ver = CPE_SVC_CODEC_WCD9335;
  11547. cpe_params.cdc_minor_ver = CPE_SVC_CODEC_V1P0;
  11548. cpe_params.cdc_id = CPE_SVC_CODEC_WCD9335;
  11549. cpe_params.cdc_irq_info.cpe_engine_irq =
  11550. WCD9335_IRQ_SVA_OUTBOX1;
  11551. cpe_params.cdc_irq_info.cpe_err_irq =
  11552. WCD9335_IRQ_SVA_ERROR;
  11553. cpe_params.cdc_irq_info.cpe_fatal_irqs =
  11554. TASHA_CPE_FATAL_IRQS;
  11555. cpe_svc_params.context = codec;
  11556. cpe_params.cpe_svc_params = &cpe_svc_params;
  11557. tasha->cpe_core = wcd_cpe_init("cpe_9335", codec,
  11558. &cpe_params);
  11559. if (IS_ERR_OR_NULL(tasha->cpe_core)) {
  11560. dev_err(codec->dev,
  11561. "%s: Failed to enable CPE\n",
  11562. __func__);
  11563. return -EINVAL;
  11564. }
  11565. return 0;
  11566. }
  11567. static const struct wcd_resmgr_cb tasha_resmgr_cb = {
  11568. .cdc_rco_ctrl = __tasha_codec_internal_rco_ctrl,
  11569. };
  11570. static int tasha_device_down(struct wcd9xxx *wcd9xxx)
  11571. {
  11572. struct snd_soc_codec *codec;
  11573. struct tasha_priv *priv;
  11574. int count;
  11575. int i = 0;
  11576. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  11577. priv = snd_soc_codec_get_drvdata(codec);
  11578. wcd_cpe_ssr_event(priv->cpe_core, WCD_CPE_BUS_DOWN_EVENT);
  11579. for (i = 0; i < priv->nr; i++)
  11580. swrm_wcd_notify(priv->swr_ctrl_data[i].swr_pdev,
  11581. SWR_DEVICE_DOWN, NULL);
  11582. snd_soc_card_change_online_state(codec->component.card, 0);
  11583. for (count = 0; count < NUM_CODEC_DAIS; count++)
  11584. priv->dai[count].bus_down_in_recovery = true;
  11585. priv->resmgr->sido_input_src = SIDO_SOURCE_INTERNAL;
  11586. return 0;
  11587. }
  11588. static int tasha_post_reset_cb(struct wcd9xxx *wcd9xxx)
  11589. {
  11590. int i, ret = 0;
  11591. struct wcd9xxx *control;
  11592. struct snd_soc_codec *codec;
  11593. struct tasha_priv *tasha;
  11594. struct wcd9xxx_pdata *pdata;
  11595. codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
  11596. tasha = snd_soc_codec_get_drvdata(codec);
  11597. control = dev_get_drvdata(codec->dev->parent);
  11598. wcd9xxx_set_power_state(tasha->wcd9xxx,
  11599. WCD_REGION_POWER_COLLAPSE_REMOVE,
  11600. WCD9XXX_DIG_CORE_REGION_1);
  11601. mutex_lock(&tasha->codec_mutex);
  11602. tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  11603. control->slim_slave->laddr;
  11604. tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
  11605. control->slim->laddr;
  11606. tasha_init_slim_slave_cfg(codec);
  11607. if (tasha->machine_codec_event_cb)
  11608. tasha->machine_codec_event_cb(codec,
  11609. WCD9335_CODEC_EVENT_CODEC_UP);
  11610. snd_soc_card_change_online_state(codec->component.card, 1);
  11611. /* Class-H Init*/
  11612. wcd_clsh_init(&tasha->clsh_d);
  11613. for (i = 0; i < TASHA_MAX_MICBIAS; i++)
  11614. tasha->micb_ref[i] = 0;
  11615. tasha_update_reg_defaults(tasha);
  11616. tasha->codec = codec;
  11617. dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
  11618. __func__, control->mclk_rate);
  11619. if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
  11620. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11621. 0x03, 0x00);
  11622. else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  11623. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11624. 0x03, 0x01);
  11625. tasha_codec_init_reg(codec);
  11626. wcd_resmgr_post_ssr_v2(tasha->resmgr);
  11627. tasha_enable_efuse_sensing(codec);
  11628. regcache_mark_dirty(codec->component.regmap);
  11629. regcache_sync(codec->component.regmap);
  11630. pdata = dev_get_platdata(codec->dev->parent);
  11631. ret = tasha_handle_pdata(tasha, pdata);
  11632. if (ret < 0)
  11633. dev_err(codec->dev, "%s: invalid pdata\n", __func__);
  11634. /* Reset reference counter for voting for max bw */
  11635. tasha->ref_count = 0;
  11636. /* MBHC Init */
  11637. wcd_mbhc_deinit(&tasha->mbhc);
  11638. tasha->mbhc_started = false;
  11639. /* Initialize MBHC module */
  11640. ret = wcd_mbhc_init(&tasha->mbhc, codec, &mbhc_cb, &intr_ids,
  11641. wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
  11642. if (ret)
  11643. dev_err(codec->dev, "%s: mbhc initialization failed\n",
  11644. __func__);
  11645. else
  11646. tasha_mbhc_hs_detect(codec, tasha->mbhc.mbhc_cfg);
  11647. tasha_cleanup_irqs(tasha);
  11648. ret = tasha_setup_irqs(tasha);
  11649. if (ret) {
  11650. dev_err(codec->dev, "%s: tasha irq setup failed %d\n",
  11651. __func__, ret);
  11652. goto err;
  11653. }
  11654. tasha_set_spkr_mode(codec, tasha->spkr_mode);
  11655. wcd_cpe_ssr_event(tasha->cpe_core, WCD_CPE_BUS_UP_EVENT);
  11656. err:
  11657. mutex_unlock(&tasha->codec_mutex);
  11658. return ret;
  11659. }
  11660. static struct regulator *tasha_codec_find_ondemand_regulator(
  11661. struct snd_soc_codec *codec, const char *name)
  11662. {
  11663. int i;
  11664. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11665. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11666. struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
  11667. for (i = 0; i < wcd9xxx->num_of_supplies; ++i) {
  11668. if (pdata->regulator[i].ondemand &&
  11669. wcd9xxx->supplies[i].supply &&
  11670. !strcmp(wcd9xxx->supplies[i].supply, name))
  11671. return wcd9xxx->supplies[i].consumer;
  11672. }
  11673. dev_dbg(tasha->dev, "Warning: regulator not found:%s\n",
  11674. name);
  11675. return NULL;
  11676. }
  11677. static int tasha_codec_probe(struct snd_soc_codec *codec)
  11678. {
  11679. struct wcd9xxx *control;
  11680. struct tasha_priv *tasha;
  11681. struct wcd9xxx_pdata *pdata;
  11682. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  11683. int i, ret;
  11684. void *ptr = NULL;
  11685. struct regulator *supply;
  11686. control = dev_get_drvdata(codec->dev->parent);
  11687. dev_info(codec->dev, "%s()\n", __func__);
  11688. tasha = snd_soc_codec_get_drvdata(codec);
  11689. tasha->intf_type = wcd9xxx_get_intf_type();
  11690. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  11691. control->dev_down = tasha_device_down;
  11692. control->post_reset = tasha_post_reset_cb;
  11693. control->ssr_priv = (void *)codec;
  11694. }
  11695. /* Resource Manager post Init */
  11696. ret = wcd_resmgr_post_init(tasha->resmgr, &tasha_resmgr_cb, codec);
  11697. if (ret) {
  11698. dev_err(codec->dev, "%s: wcd resmgr post init failed\n",
  11699. __func__);
  11700. goto err;
  11701. }
  11702. /* Class-H Init*/
  11703. wcd_clsh_init(&tasha->clsh_d);
  11704. /* Default HPH Mode to Class-H HiFi */
  11705. tasha->hph_mode = CLS_H_HIFI;
  11706. tasha->codec = codec;
  11707. for (i = 0; i < COMPANDER_MAX; i++)
  11708. tasha->comp_enabled[i] = 0;
  11709. tasha->spkr_gain_offset = RX_GAIN_OFFSET_0_DB;
  11710. tasha->intf_type = wcd9xxx_get_intf_type();
  11711. tasha_update_reg_reset_values(codec);
  11712. pr_debug("%s: MCLK Rate = %x\n", __func__, control->mclk_rate);
  11713. if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
  11714. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11715. 0x03, 0x00);
  11716. else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  11717. snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  11718. 0x03, 0x01);
  11719. tasha_codec_init_reg(codec);
  11720. tasha_enable_efuse_sensing(codec);
  11721. pdata = dev_get_platdata(codec->dev->parent);
  11722. ret = tasha_handle_pdata(tasha, pdata);
  11723. if (ret < 0) {
  11724. pr_err("%s: bad pdata\n", __func__);
  11725. goto err;
  11726. }
  11727. supply = tasha_codec_find_ondemand_regulator(codec,
  11728. on_demand_supply_name[ON_DEMAND_MICBIAS]);
  11729. if (supply) {
  11730. tasha->on_demand_list[ON_DEMAND_MICBIAS].supply = supply;
  11731. tasha->on_demand_list[ON_DEMAND_MICBIAS].ondemand_supply_count =
  11732. 0;
  11733. }
  11734. tasha->fw_data = devm_kzalloc(codec->dev,
  11735. sizeof(*(tasha->fw_data)), GFP_KERNEL);
  11736. if (!tasha->fw_data)
  11737. goto err;
  11738. set_bit(WCD9XXX_ANC_CAL, tasha->fw_data->cal_bit);
  11739. set_bit(WCD9XXX_MBHC_CAL, tasha->fw_data->cal_bit);
  11740. set_bit(WCD9XXX_MAD_CAL, tasha->fw_data->cal_bit);
  11741. set_bit(WCD9XXX_VBAT_CAL, tasha->fw_data->cal_bit);
  11742. ret = wcd_cal_create_hwdep(tasha->fw_data,
  11743. WCD9XXX_CODEC_HWDEP_NODE, codec);
  11744. if (ret < 0) {
  11745. dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
  11746. goto err_hwdep;
  11747. }
  11748. /* Initialize MBHC module */
  11749. if (TASHA_IS_2_0(tasha->wcd9xxx)) {
  11750. wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].reg =
  11751. WCD9335_MBHC_FSM_STATUS;
  11752. wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].mask = 0x01;
  11753. }
  11754. ret = wcd_mbhc_init(&tasha->mbhc, codec, &mbhc_cb, &intr_ids,
  11755. wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
  11756. if (ret) {
  11757. pr_err("%s: mbhc initialization failed\n", __func__);
  11758. goto err_hwdep;
  11759. }
  11760. ptr = devm_kzalloc(codec->dev, (sizeof(tasha_rx_chs) +
  11761. sizeof(tasha_tx_chs)), GFP_KERNEL);
  11762. if (!ptr) {
  11763. ret = -ENOMEM;
  11764. goto err_hwdep;
  11765. }
  11766. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  11767. snd_soc_dapm_new_controls(dapm, tasha_dapm_i2s_widgets,
  11768. ARRAY_SIZE(tasha_dapm_i2s_widgets));
  11769. snd_soc_dapm_add_routes(dapm, audio_i2s_map,
  11770. ARRAY_SIZE(audio_i2s_map));
  11771. for (i = 0; i < ARRAY_SIZE(tasha_i2s_dai); i++) {
  11772. INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
  11773. init_waitqueue_head(&tasha->dai[i].dai_wait);
  11774. }
  11775. } else if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  11776. for (i = 0; i < NUM_CODEC_DAIS; i++) {
  11777. INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
  11778. init_waitqueue_head(&tasha->dai[i].dai_wait);
  11779. }
  11780. tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  11781. control->slim_slave->laddr;
  11782. tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
  11783. control->slim->laddr;
  11784. tasha_slimbus_slave_port_cfg.slave_port_mapping[0] =
  11785. TASHA_TX13;
  11786. tasha_init_slim_slave_cfg(codec);
  11787. }
  11788. snd_soc_add_codec_controls(codec, impedance_detect_controls,
  11789. ARRAY_SIZE(impedance_detect_controls));
  11790. snd_soc_add_codec_controls(codec, hph_type_detect_controls,
  11791. ARRAY_SIZE(hph_type_detect_controls));
  11792. snd_soc_add_codec_controls(codec,
  11793. tasha_analog_gain_controls,
  11794. ARRAY_SIZE(tasha_analog_gain_controls));
  11795. control->num_rx_port = TASHA_RX_MAX;
  11796. control->rx_chs = ptr;
  11797. memcpy(control->rx_chs, tasha_rx_chs, sizeof(tasha_rx_chs));
  11798. control->num_tx_port = TASHA_TX_MAX;
  11799. control->tx_chs = ptr + sizeof(tasha_rx_chs);
  11800. memcpy(control->tx_chs, tasha_tx_chs, sizeof(tasha_tx_chs));
  11801. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  11802. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  11803. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
  11804. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
  11805. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  11806. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
  11807. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
  11808. snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
  11809. snd_soc_dapm_ignore_suspend(dapm, "AIF Mix Playback");
  11810. snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
  11811. snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
  11812. snd_soc_dapm_ignore_suspend(dapm, "AIF5 CPE TX");
  11813. }
  11814. snd_soc_dapm_sync(dapm);
  11815. ret = tasha_setup_irqs(tasha);
  11816. if (ret) {
  11817. pr_err("%s: tasha irq setup failed %d\n", __func__, ret);
  11818. goto err_pdata;
  11819. }
  11820. ret = tasha_cpe_initialize(codec);
  11821. if (ret) {
  11822. dev_err(codec->dev,
  11823. "%s: cpe initialization failed, err = %d\n",
  11824. __func__, ret);
  11825. /* Do not fail probe if CPE failed */
  11826. ret = 0;
  11827. }
  11828. for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
  11829. tasha->tx_hpf_work[i].tasha = tasha;
  11830. tasha->tx_hpf_work[i].decimator = i;
  11831. INIT_DELAYED_WORK(&tasha->tx_hpf_work[i].dwork,
  11832. tasha_tx_hpf_corner_freq_callback);
  11833. }
  11834. for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
  11835. tasha->tx_mute_dwork[i].tasha = tasha;
  11836. tasha->tx_mute_dwork[i].decimator = i;
  11837. INIT_DELAYED_WORK(&tasha->tx_mute_dwork[i].dwork,
  11838. tasha_tx_mute_update_callback);
  11839. }
  11840. tasha->spk_anc_dwork.tasha = tasha;
  11841. INIT_DELAYED_WORK(&tasha->spk_anc_dwork.dwork,
  11842. tasha_spk_anc_update_callback);
  11843. mutex_lock(&tasha->codec_mutex);
  11844. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
  11845. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
  11846. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
  11847. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
  11848. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  11849. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  11850. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  11851. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  11852. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  11853. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  11854. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  11855. mutex_unlock(&tasha->codec_mutex);
  11856. snd_soc_dapm_sync(dapm);
  11857. return ret;
  11858. err_pdata:
  11859. devm_kfree(codec->dev, ptr);
  11860. control->rx_chs = NULL;
  11861. control->tx_chs = NULL;
  11862. err_hwdep:
  11863. devm_kfree(codec->dev, tasha->fw_data);
  11864. tasha->fw_data = NULL;
  11865. err:
  11866. return ret;
  11867. }
  11868. static int tasha_codec_remove(struct snd_soc_codec *codec)
  11869. {
  11870. struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
  11871. struct wcd9xxx *control;
  11872. control = dev_get_drvdata(codec->dev->parent);
  11873. control->rx_chs = NULL;
  11874. control->tx_chs = NULL;
  11875. tasha_cleanup_irqs(tasha);
  11876. /* Cleanup MBHC */
  11877. /* Cleanup resmgr */
  11878. return 0;
  11879. }
  11880. static struct regmap *tasha_get_regmap(struct device *dev)
  11881. {
  11882. struct wcd9xxx *control = dev_get_drvdata(dev->parent);
  11883. return control->regmap;
  11884. }
  11885. static struct snd_soc_codec_driver soc_codec_dev_tasha = {
  11886. .probe = tasha_codec_probe,
  11887. .remove = tasha_codec_remove,
  11888. .get_regmap = tasha_get_regmap,
  11889. .component_driver = {
  11890. .controls = tasha_snd_controls,
  11891. .num_controls = ARRAY_SIZE(tasha_snd_controls),
  11892. .dapm_widgets = tasha_dapm_widgets,
  11893. .num_dapm_widgets = ARRAY_SIZE(tasha_dapm_widgets),
  11894. .dapm_routes = audio_map,
  11895. .num_dapm_routes = ARRAY_SIZE(audio_map),
  11896. },
  11897. };
  11898. #ifdef CONFIG_PM
  11899. static int tasha_suspend(struct device *dev)
  11900. {
  11901. struct platform_device *pdev = to_platform_device(dev);
  11902. struct tasha_priv *tasha = platform_get_drvdata(pdev);
  11903. dev_dbg(dev, "%s: system suspend\n", __func__);
  11904. if (cancel_delayed_work_sync(&tasha->power_gate_work))
  11905. tasha_codec_power_gate_digital_core(tasha);
  11906. return 0;
  11907. }
  11908. static int tasha_resume(struct device *dev)
  11909. {
  11910. struct platform_device *pdev = to_platform_device(dev);
  11911. struct tasha_priv *tasha = platform_get_drvdata(pdev);
  11912. if (!tasha) {
  11913. dev_err(dev, "%s: tasha private data is NULL\n", __func__);
  11914. return -EINVAL;
  11915. }
  11916. dev_dbg(dev, "%s: system resume\n", __func__);
  11917. return 0;
  11918. }
  11919. static const struct dev_pm_ops tasha_pm_ops = {
  11920. .suspend = tasha_suspend,
  11921. .resume = tasha_resume,
  11922. };
  11923. #endif
  11924. static int tasha_swrm_read(void *handle, int reg)
  11925. {
  11926. struct tasha_priv *tasha;
  11927. struct wcd9xxx *wcd9xxx;
  11928. unsigned short swr_rd_addr_base;
  11929. unsigned short swr_rd_data_base;
  11930. int val, ret;
  11931. if (!handle) {
  11932. pr_err("%s: NULL handle\n", __func__);
  11933. return -EINVAL;
  11934. }
  11935. tasha = (struct tasha_priv *)handle;
  11936. wcd9xxx = tasha->wcd9xxx;
  11937. dev_dbg(tasha->dev, "%s: Reading soundwire register, 0x%x\n",
  11938. __func__, reg);
  11939. swr_rd_addr_base = WCD9335_SWR_AHB_BRIDGE_RD_ADDR_0;
  11940. swr_rd_data_base = WCD9335_SWR_AHB_BRIDGE_RD_DATA_0;
  11941. /* read_lock */
  11942. mutex_lock(&tasha->swr_read_lock);
  11943. ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
  11944. (u8 *)&reg, 4);
  11945. if (ret < 0) {
  11946. pr_err("%s: RD Addr Failure\n", __func__);
  11947. goto err;
  11948. }
  11949. /* Check for RD status */
  11950. ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
  11951. (u8 *)&val, 4);
  11952. if (ret < 0) {
  11953. pr_err("%s: RD Data Failure\n", __func__);
  11954. goto err;
  11955. }
  11956. ret = val;
  11957. err:
  11958. /* read_unlock */
  11959. mutex_unlock(&tasha->swr_read_lock);
  11960. return ret;
  11961. }
  11962. static int tasha_swrm_i2s_bulk_write(struct wcd9xxx *wcd9xxx,
  11963. struct wcd9xxx_reg_val *bulk_reg,
  11964. size_t len)
  11965. {
  11966. int i, ret = 0;
  11967. unsigned short swr_wr_addr_base;
  11968. unsigned short swr_wr_data_base;
  11969. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  11970. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  11971. for (i = 0; i < (len * 2); i += 2) {
  11972. /* First Write the Data to register */
  11973. ret = regmap_bulk_write(wcd9xxx->regmap,
  11974. swr_wr_data_base, bulk_reg[i].buf, 4);
  11975. if (ret < 0) {
  11976. dev_err(wcd9xxx->dev, "%s: WR Data Failure\n",
  11977. __func__);
  11978. break;
  11979. }
  11980. /* Next Write Address */
  11981. ret = regmap_bulk_write(wcd9xxx->regmap,
  11982. swr_wr_addr_base, bulk_reg[i+1].buf, 4);
  11983. if (ret < 0) {
  11984. dev_err(wcd9xxx->dev, "%s: WR Addr Failure\n",
  11985. __func__);
  11986. break;
  11987. }
  11988. }
  11989. return ret;
  11990. }
  11991. static int tasha_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
  11992. {
  11993. struct tasha_priv *tasha;
  11994. struct wcd9xxx *wcd9xxx;
  11995. struct wcd9xxx_reg_val *bulk_reg;
  11996. unsigned short swr_wr_addr_base;
  11997. unsigned short swr_wr_data_base;
  11998. int i, j, ret;
  11999. if (!handle) {
  12000. pr_err("%s: NULL handle\n", __func__);
  12001. return -EINVAL;
  12002. }
  12003. if (len <= 0) {
  12004. pr_err("%s: Invalid size: %zu\n", __func__, len);
  12005. return -EINVAL;
  12006. }
  12007. tasha = (struct tasha_priv *)handle;
  12008. wcd9xxx = tasha->wcd9xxx;
  12009. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12010. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12011. bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
  12012. GFP_KERNEL);
  12013. if (!bulk_reg)
  12014. return -ENOMEM;
  12015. for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
  12016. bulk_reg[i].reg = swr_wr_data_base;
  12017. bulk_reg[i].buf = (u8 *)(&val[j]);
  12018. bulk_reg[i].bytes = 4;
  12019. bulk_reg[i+1].reg = swr_wr_addr_base;
  12020. bulk_reg[i+1].buf = (u8 *)(&reg[j]);
  12021. bulk_reg[i+1].bytes = 4;
  12022. }
  12023. mutex_lock(&tasha->swr_write_lock);
  12024. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12025. ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, len);
  12026. if (ret) {
  12027. dev_err(tasha->dev, "%s: i2s bulk write failed, ret: %d\n",
  12028. __func__, ret);
  12029. }
  12030. } else {
  12031. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
  12032. (len * 2), false);
  12033. if (ret) {
  12034. dev_err(tasha->dev, "%s: swrm bulk write failed, ret: %d\n",
  12035. __func__, ret);
  12036. }
  12037. }
  12038. mutex_unlock(&tasha->swr_write_lock);
  12039. kfree(bulk_reg);
  12040. return ret;
  12041. }
  12042. static int tasha_swrm_write(void *handle, int reg, int val)
  12043. {
  12044. struct tasha_priv *tasha;
  12045. struct wcd9xxx *wcd9xxx;
  12046. unsigned short swr_wr_addr_base;
  12047. unsigned short swr_wr_data_base;
  12048. struct wcd9xxx_reg_val bulk_reg[2];
  12049. int ret;
  12050. if (!handle) {
  12051. pr_err("%s: NULL handle\n", __func__);
  12052. return -EINVAL;
  12053. }
  12054. tasha = (struct tasha_priv *)handle;
  12055. wcd9xxx = tasha->wcd9xxx;
  12056. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12057. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12058. /* First Write the Data to register */
  12059. bulk_reg[0].reg = swr_wr_data_base;
  12060. bulk_reg[0].buf = (u8 *)(&val);
  12061. bulk_reg[0].bytes = 4;
  12062. bulk_reg[1].reg = swr_wr_addr_base;
  12063. bulk_reg[1].buf = (u8 *)(&reg);
  12064. bulk_reg[1].bytes = 4;
  12065. mutex_lock(&tasha->swr_write_lock);
  12066. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12067. ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, 1);
  12068. if (ret) {
  12069. dev_err(tasha->dev, "%s: i2s swrm write failed, ret: %d\n",
  12070. __func__, ret);
  12071. }
  12072. } else {
  12073. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
  12074. if (ret < 0)
  12075. pr_err("%s: WR Data Failure\n", __func__);
  12076. }
  12077. mutex_unlock(&tasha->swr_write_lock);
  12078. return ret;
  12079. }
  12080. static int tasha_swrm_clock(void *handle, bool enable)
  12081. {
  12082. struct tasha_priv *tasha = (struct tasha_priv *) handle;
  12083. mutex_lock(&tasha->swr_clk_lock);
  12084. dev_dbg(tasha->dev, "%s: swrm clock %s\n",
  12085. __func__, (enable?"enable" : "disable"));
  12086. if (enable) {
  12087. tasha->swr_clk_users++;
  12088. if (tasha->swr_clk_users == 1) {
  12089. if (TASHA_IS_2_0(tasha->wcd9xxx))
  12090. regmap_update_bits(
  12091. tasha->wcd9xxx->regmap,
  12092. WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
  12093. 0x10, 0x00);
  12094. __tasha_cdc_mclk_enable(tasha, true);
  12095. regmap_update_bits(tasha->wcd9xxx->regmap,
  12096. WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
  12097. 0x01, 0x01);
  12098. }
  12099. } else {
  12100. tasha->swr_clk_users--;
  12101. if (tasha->swr_clk_users == 0) {
  12102. regmap_update_bits(tasha->wcd9xxx->regmap,
  12103. WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
  12104. 0x01, 0x00);
  12105. __tasha_cdc_mclk_enable(tasha, false);
  12106. if (TASHA_IS_2_0(tasha->wcd9xxx))
  12107. regmap_update_bits(
  12108. tasha->wcd9xxx->regmap,
  12109. WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
  12110. 0x10, 0x10);
  12111. }
  12112. }
  12113. dev_dbg(tasha->dev, "%s: swrm clock users %d\n",
  12114. __func__, tasha->swr_clk_users);
  12115. mutex_unlock(&tasha->swr_clk_lock);
  12116. return 0;
  12117. }
  12118. static int tasha_swrm_handle_irq(void *handle,
  12119. irqreturn_t (*swrm_irq_handler)(int irq,
  12120. void *data),
  12121. void *swrm_handle,
  12122. int action)
  12123. {
  12124. struct tasha_priv *tasha;
  12125. int ret = 0;
  12126. struct wcd9xxx *wcd9xxx;
  12127. if (!handle) {
  12128. pr_err("%s: null handle received\n", __func__);
  12129. return -EINVAL;
  12130. }
  12131. tasha = (struct tasha_priv *) handle;
  12132. wcd9xxx = tasha->wcd9xxx;
  12133. if (action) {
  12134. ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
  12135. WCD9335_IRQ_SOUNDWIRE,
  12136. swrm_irq_handler,
  12137. "Tasha SWR Master", swrm_handle);
  12138. if (ret)
  12139. dev_err(tasha->dev, "%s: Failed to request irq %d\n",
  12140. __func__, WCD9335_IRQ_SOUNDWIRE);
  12141. } else
  12142. wcd9xxx_free_irq(&wcd9xxx->core_res, WCD9335_IRQ_SOUNDWIRE,
  12143. swrm_handle);
  12144. return ret;
  12145. }
  12146. static void tasha_add_child_devices(struct work_struct *work)
  12147. {
  12148. struct tasha_priv *tasha;
  12149. struct platform_device *pdev;
  12150. struct device_node *node;
  12151. struct wcd9xxx *wcd9xxx;
  12152. struct tasha_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  12153. int ret, ctrl_num = 0;
  12154. struct wcd_swr_ctrl_platform_data *platdata;
  12155. char plat_dev_name[WCD9335_STRING_LEN];
  12156. tasha = container_of(work, struct tasha_priv,
  12157. tasha_add_child_devices_work);
  12158. if (!tasha) {
  12159. pr_err("%s: Memory for WCD9335 does not exist\n",
  12160. __func__);
  12161. return;
  12162. }
  12163. wcd9xxx = tasha->wcd9xxx;
  12164. if (!wcd9xxx) {
  12165. pr_err("%s: Memory for WCD9XXX does not exist\n",
  12166. __func__);
  12167. return;
  12168. }
  12169. if (!wcd9xxx->dev->of_node) {
  12170. pr_err("%s: DT node for wcd9xxx does not exist\n",
  12171. __func__);
  12172. return;
  12173. }
  12174. platdata = &tasha->swr_plat_data;
  12175. for_each_child_of_node(wcd9xxx->dev->of_node, node) {
  12176. if (!strcmp(node->name, "swr_master"))
  12177. strlcpy(plat_dev_name, "tasha_swr_ctrl",
  12178. (WCD9335_STRING_LEN - 1));
  12179. else if (strnstr(node->name, "msm_cdc_pinctrl",
  12180. strlen("msm_cdc_pinctrl")) != NULL)
  12181. strlcpy(plat_dev_name, node->name,
  12182. (WCD9335_STRING_LEN - 1));
  12183. else
  12184. continue;
  12185. pdev = platform_device_alloc(plat_dev_name, -1);
  12186. if (!pdev) {
  12187. dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
  12188. __func__);
  12189. ret = -ENOMEM;
  12190. goto err;
  12191. }
  12192. pdev->dev.parent = tasha->dev;
  12193. pdev->dev.of_node = node;
  12194. if (!strcmp(node->name, "swr_master")) {
  12195. ret = platform_device_add_data(pdev, platdata,
  12196. sizeof(*platdata));
  12197. if (ret) {
  12198. dev_err(&pdev->dev,
  12199. "%s: cannot add plat data ctrl:%d\n",
  12200. __func__, ctrl_num);
  12201. goto fail_pdev_add;
  12202. }
  12203. }
  12204. ret = platform_device_add(pdev);
  12205. if (ret) {
  12206. dev_err(&pdev->dev,
  12207. "%s: Cannot add platform device\n",
  12208. __func__);
  12209. goto fail_pdev_add;
  12210. }
  12211. if (!strcmp(node->name, "swr_master")) {
  12212. temp = krealloc(swr_ctrl_data,
  12213. (ctrl_num + 1) * sizeof(
  12214. struct tasha_swr_ctrl_data),
  12215. GFP_KERNEL);
  12216. if (!temp) {
  12217. dev_err(wcd9xxx->dev, "out of memory\n");
  12218. ret = -ENOMEM;
  12219. goto err;
  12220. }
  12221. swr_ctrl_data = temp;
  12222. swr_ctrl_data[ctrl_num].swr_pdev = pdev;
  12223. ctrl_num++;
  12224. dev_dbg(&pdev->dev,
  12225. "%s: Added soundwire ctrl device(s)\n",
  12226. __func__);
  12227. tasha->nr = ctrl_num;
  12228. tasha->swr_ctrl_data = swr_ctrl_data;
  12229. }
  12230. }
  12231. return;
  12232. fail_pdev_add:
  12233. platform_device_put(pdev);
  12234. err:
  12235. return;
  12236. }
  12237. /*
  12238. * tasha_codec_ver: to get tasha codec version
  12239. * @codec: handle to snd_soc_codec *
  12240. * return enum codec_variant - version
  12241. */
  12242. enum codec_variant tasha_codec_ver(void)
  12243. {
  12244. return codec_ver;
  12245. }
  12246. EXPORT_SYMBOL(tasha_codec_ver);
  12247. static int __tasha_enable_efuse_sensing(struct tasha_priv *tasha)
  12248. {
  12249. int val, rc;
  12250. __tasha_cdc_mclk_enable(tasha, true);
  12251. regmap_update_bits(tasha->wcd9xxx->regmap,
  12252. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x20);
  12253. regmap_update_bits(tasha->wcd9xxx->regmap,
  12254. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
  12255. /*
  12256. * 5ms sleep required after enabling efuse control
  12257. * before checking the status.
  12258. */
  12259. usleep_range(5000, 5500);
  12260. rc = regmap_read(tasha->wcd9xxx->regmap,
  12261. WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
  12262. if (rc || (!(val & 0x01)))
  12263. WARN(1, "%s: Efuse sense is not complete\n", __func__);
  12264. __tasha_cdc_mclk_enable(tasha, false);
  12265. return rc;
  12266. }
  12267. void tasha_get_codec_ver(struct tasha_priv *tasha)
  12268. {
  12269. int i;
  12270. int val;
  12271. struct tasha_reg_mask_val codec_reg[] = {
  12272. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT10, 0xFF, 0xFF},
  12273. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT11, 0xFF, 0x83},
  12274. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT12, 0xFF, 0x0A},
  12275. };
  12276. __tasha_enable_efuse_sensing(tasha);
  12277. for (i = 0; i < ARRAY_SIZE(codec_reg); i++) {
  12278. regmap_read(tasha->wcd9xxx->regmap, codec_reg[i].reg, &val);
  12279. if (!(val && codec_reg[i].val)) {
  12280. codec_ver = WCD9335;
  12281. goto ret;
  12282. }
  12283. }
  12284. codec_ver = WCD9326;
  12285. ret:
  12286. pr_debug("%s: codec is %d\n", __func__, codec_ver);
  12287. }
  12288. EXPORT_SYMBOL(tasha_get_codec_ver);
  12289. static int tasha_probe(struct platform_device *pdev)
  12290. {
  12291. int ret = 0;
  12292. struct tasha_priv *tasha;
  12293. struct clk *wcd_ext_clk, *wcd_native_clk;
  12294. struct wcd9xxx_resmgr_v2 *resmgr;
  12295. struct wcd9xxx_power_region *cdc_pwr;
  12296. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12297. if (apr_get_subsys_state() == APR_SUBSYS_DOWN) {
  12298. dev_err(&pdev->dev, "%s: dsp down\n", __func__);
  12299. return -EPROBE_DEFER;
  12300. }
  12301. }
  12302. tasha = devm_kzalloc(&pdev->dev, sizeof(struct tasha_priv),
  12303. GFP_KERNEL);
  12304. if (!tasha)
  12305. return -ENOMEM;
  12306. platform_set_drvdata(pdev, tasha);
  12307. tasha->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
  12308. tasha->dev = &pdev->dev;
  12309. INIT_DELAYED_WORK(&tasha->power_gate_work, tasha_codec_power_gate_work);
  12310. mutex_init(&tasha->power_lock);
  12311. mutex_init(&tasha->sido_lock);
  12312. INIT_WORK(&tasha->tasha_add_child_devices_work,
  12313. tasha_add_child_devices);
  12314. BLOCKING_INIT_NOTIFIER_HEAD(&tasha->notifier);
  12315. mutex_init(&tasha->micb_lock);
  12316. mutex_init(&tasha->swr_read_lock);
  12317. mutex_init(&tasha->swr_write_lock);
  12318. mutex_init(&tasha->swr_clk_lock);
  12319. mutex_init(&tasha->sb_clk_gear_lock);
  12320. mutex_init(&tasha->mclk_lock);
  12321. cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
  12322. GFP_KERNEL);
  12323. if (!cdc_pwr) {
  12324. ret = -ENOMEM;
  12325. goto err_cdc_pwr;
  12326. }
  12327. tasha->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
  12328. cdc_pwr->pwr_collapse_reg_min = TASHA_DIG_CORE_REG_MIN;
  12329. cdc_pwr->pwr_collapse_reg_max = TASHA_DIG_CORE_REG_MAX;
  12330. wcd9xxx_set_power_state(tasha->wcd9xxx,
  12331. WCD_REGION_POWER_COLLAPSE_REMOVE,
  12332. WCD9XXX_DIG_CORE_REGION_1);
  12333. mutex_init(&tasha->codec_mutex);
  12334. /*
  12335. * Init resource manager so that if child nodes such as SoundWire
  12336. * requests for clock, resource manager can honor the request
  12337. */
  12338. resmgr = wcd_resmgr_init(&tasha->wcd9xxx->core_res, NULL);
  12339. if (IS_ERR(resmgr)) {
  12340. ret = PTR_ERR(resmgr);
  12341. dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
  12342. __func__);
  12343. goto err_resmgr;
  12344. }
  12345. tasha->resmgr = resmgr;
  12346. tasha->swr_plat_data.handle = (void *) tasha;
  12347. tasha->swr_plat_data.read = tasha_swrm_read;
  12348. tasha->swr_plat_data.write = tasha_swrm_write;
  12349. tasha->swr_plat_data.bulk_write = tasha_swrm_bulk_write;
  12350. tasha->swr_plat_data.clk = tasha_swrm_clock;
  12351. tasha->swr_plat_data.handle_irq = tasha_swrm_handle_irq;
  12352. /* Register for Clock */
  12353. wcd_ext_clk = clk_get(tasha->wcd9xxx->dev, "wcd_clk");
  12354. if (IS_ERR(wcd_ext_clk)) {
  12355. dev_err(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
  12356. __func__, "wcd_ext_clk");
  12357. goto err_clk;
  12358. }
  12359. tasha->wcd_ext_clk = wcd_ext_clk;
  12360. tasha->sido_voltage = SIDO_VOLTAGE_NOMINAL_MV;
  12361. set_bit(AUDIO_NOMINAL, &tasha->status_mask);
  12362. tasha->sido_ccl_cnt = 0;
  12363. /* Register native clk for 44.1 playback */
  12364. wcd_native_clk = clk_get(tasha->wcd9xxx->dev, "wcd_native_clk");
  12365. if (IS_ERR(wcd_native_clk))
  12366. dev_dbg(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
  12367. __func__, "wcd_native_clk");
  12368. else
  12369. tasha->wcd_native_clk = wcd_native_clk;
  12370. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  12371. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tasha,
  12372. tasha_dai, ARRAY_SIZE(tasha_dai));
  12373. else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
  12374. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tasha,
  12375. tasha_i2s_dai,
  12376. ARRAY_SIZE(tasha_i2s_dai));
  12377. else
  12378. ret = -EINVAL;
  12379. if (ret) {
  12380. dev_err(&pdev->dev, "%s: Codec registration failed, ret = %d\n",
  12381. __func__, ret);
  12382. goto err_cdc_reg;
  12383. }
  12384. /* Update codec register default values */
  12385. tasha_update_reg_defaults(tasha);
  12386. schedule_work(&tasha->tasha_add_child_devices_work);
  12387. tasha_get_codec_ver(tasha);
  12388. dev_info(&pdev->dev, "%s: Tasha driver probe done\n", __func__);
  12389. return ret;
  12390. err_cdc_reg:
  12391. clk_put(tasha->wcd_ext_clk);
  12392. if (tasha->wcd_native_clk)
  12393. clk_put(tasha->wcd_native_clk);
  12394. err_clk:
  12395. wcd_resmgr_remove(tasha->resmgr);
  12396. err_resmgr:
  12397. devm_kfree(&pdev->dev, cdc_pwr);
  12398. err_cdc_pwr:
  12399. mutex_destroy(&tasha->mclk_lock);
  12400. devm_kfree(&pdev->dev, tasha);
  12401. return ret;
  12402. }
  12403. static int tasha_remove(struct platform_device *pdev)
  12404. {
  12405. struct tasha_priv *tasha;
  12406. tasha = platform_get_drvdata(pdev);
  12407. mutex_destroy(&tasha->codec_mutex);
  12408. clk_put(tasha->wcd_ext_clk);
  12409. if (tasha->wcd_native_clk)
  12410. clk_put(tasha->wcd_native_clk);
  12411. mutex_destroy(&tasha->mclk_lock);
  12412. devm_kfree(&pdev->dev, tasha);
  12413. snd_soc_unregister_codec(&pdev->dev);
  12414. mutex_destroy(&tasha->sb_clk_gear_lock);
  12415. return 0;
  12416. }
  12417. static struct platform_driver tasha_codec_driver = {
  12418. .probe = tasha_probe,
  12419. .remove = tasha_remove,
  12420. .driver = {
  12421. .name = "tasha_codec",
  12422. .owner = THIS_MODULE,
  12423. #ifdef CONFIG_PM
  12424. .pm = &tasha_pm_ops,
  12425. #endif
  12426. },
  12427. };
  12428. module_platform_driver(tasha_codec_driver);
  12429. MODULE_DESCRIPTION("Tasha Codec driver");
  12430. MODULE_LICENSE("GPL v2");