msm-analog-cdc.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/printk.h>
  16. #include <linux/debugfs.h>
  17. #include <linux/delay.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/regmap.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/tlv.h>
  26. #include <dsp/audio_notifier.h>
  27. #include <dsp/q6afe-v2.h>
  28. #include <dsp/q6core.h>
  29. #include <ipc/apr.h>
  30. #include "msm-analog-cdc.h"
  31. #include "msm-cdc-common.h"
  32. #include "sdm660-cdc-irq.h"
  33. #include "sdm660-cdc-registers.h"
  34. #include "../../sdm660-common.h"
  35. #include "../wcd-mbhc-v2-api.h"
  36. #define DRV_NAME "pmic_analog_codec"
  37. #define SDM660_CDC_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  38. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |\
  39. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |\
  40. SNDRV_PCM_RATE_192000)
  41. #define SDM660_CDC_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  42. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE)
  43. #define MSM_DIG_CDC_STRING_LEN 80
  44. #define MSM_ANLG_CDC_VERSION_ENTRY_SIZE 32
  45. #define CODEC_DT_MAX_PROP_SIZE 40
  46. #define MAX_ON_DEMAND_SUPPLY_NAME_LENGTH 64
  47. #define BUS_DOWN 1
  48. /*
  49. * 50 Milliseconds sufficient for DSP bring up in the lpass
  50. * after Sub System Restart
  51. */
  52. #define ADSP_STATE_READY_TIMEOUT_MS 50
  53. #define EAR_PMD 0
  54. #define EAR_PMU 1
  55. #define SPK_PMD 2
  56. #define SPK_PMU 3
  57. #define MICBIAS_DEFAULT_VAL 1800000
  58. #define MICBIAS_MIN_VAL 1600000
  59. #define MICBIAS_STEP_SIZE 50000
  60. #define DEFAULT_BOOST_VOLTAGE 5000
  61. #define MIN_BOOST_VOLTAGE 4000
  62. #define MAX_BOOST_VOLTAGE 5550
  63. #define BOOST_VOLTAGE_STEP 50
  64. #define SDM660_CDC_MBHC_BTN_COARSE_ADJ 100 /* in mV */
  65. #define SDM660_CDC_MBHC_BTN_FINE_ADJ 12 /* in mV */
  66. #define VOLTAGE_CONVERTER(value, min_value, step_size)\
  67. ((value - min_value)/step_size)
  68. enum {
  69. BOOST_SWITCH = 0,
  70. BOOST_ALWAYS,
  71. BYPASS_ALWAYS,
  72. BOOST_ON_FOREVER,
  73. };
  74. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  75. static struct snd_soc_dai_driver msm_anlg_cdc_i2s_dai[];
  76. /* By default enable the internal speaker boost */
  77. static bool spkr_boost_en = true;
  78. static char on_demand_supply_name[][MAX_ON_DEMAND_SUPPLY_NAME_LENGTH] = {
  79. "cdc-vdd-mic-bias",
  80. };
  81. static struct wcd_mbhc_register
  82. wcd_mbhc_registers[WCD_MBHC_REG_FUNC_MAX] = {
  83. WCD_MBHC_REGISTER("WCD_MBHC_L_DET_EN",
  84. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_1, 0x80, 7, 0),
  85. WCD_MBHC_REGISTER("WCD_MBHC_GND_DET_EN",
  86. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_1, 0x40, 6, 0),
  87. WCD_MBHC_REGISTER("WCD_MBHC_MECH_DETECTION_TYPE",
  88. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_1, 0x20, 5, 0),
  89. WCD_MBHC_REGISTER("WCD_MBHC_MIC_CLAMP_CTL",
  90. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_1, 0x18, 3, 0),
  91. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_DETECTION_TYPE",
  92. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0x01, 0, 0),
  93. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_CTRL",
  94. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0xC0, 6, 0),
  95. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_COMP_CTRL",
  96. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0x20, 5, 0),
  97. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PLUG_TYPE",
  98. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0x10, 4, 0),
  99. WCD_MBHC_REGISTER("WCD_MBHC_GND_PLUG_TYPE",
  100. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0x08, 3, 0),
  101. WCD_MBHC_REGISTER("WCD_MBHC_SW_HPH_LP_100K_TO_GND",
  102. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0x01, 0, 0),
  103. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_SCHMT_ISRC",
  104. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, 0x06, 1, 0),
  105. WCD_MBHC_REGISTER("WCD_MBHC_FSM_EN",
  106. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL, 0x80, 7, 0),
  107. WCD_MBHC_REGISTER("WCD_MBHC_INSREM_DBNC",
  108. MSM89XX_PMIC_ANALOG_MBHC_DBNC_TIMER, 0xF0, 4, 0),
  109. WCD_MBHC_REGISTER("WCD_MBHC_BTN_DBNC",
  110. MSM89XX_PMIC_ANALOG_MBHC_DBNC_TIMER, 0x0C, 2, 0),
  111. WCD_MBHC_REGISTER("WCD_MBHC_HS_VREF",
  112. MSM89XX_PMIC_ANALOG_MBHC_BTN3_CTL, 0x03, 0, 0),
  113. WCD_MBHC_REGISTER("WCD_MBHC_HS_COMP_RESULT",
  114. MSM89XX_PMIC_ANALOG_MBHC_ZDET_ELECT_RESULT, 0x01,
  115. 0, 0),
  116. WCD_MBHC_REGISTER("WCD_MBHC_MIC_SCHMT_RESULT",
  117. MSM89XX_PMIC_ANALOG_MBHC_ZDET_ELECT_RESULT, 0x02,
  118. 1, 0),
  119. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_SCHMT_RESULT",
  120. MSM89XX_PMIC_ANALOG_MBHC_ZDET_ELECT_RESULT, 0x08,
  121. 3, 0),
  122. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_SCHMT_RESULT",
  123. MSM89XX_PMIC_ANALOG_MBHC_ZDET_ELECT_RESULT, 0x04,
  124. 2, 0),
  125. WCD_MBHC_REGISTER("WCD_MBHC_OCP_FSM_EN",
  126. MSM89XX_PMIC_ANALOG_RX_COM_OCP_CTL, 0x10, 4, 0),
  127. WCD_MBHC_REGISTER("WCD_MBHC_BTN_RESULT",
  128. MSM89XX_PMIC_ANALOG_MBHC_BTN_RESULT, 0xFF, 0, 0),
  129. WCD_MBHC_REGISTER("WCD_MBHC_BTN_ISRC_CTL",
  130. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL, 0x70, 4, 0),
  131. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_RESULT",
  132. MSM89XX_PMIC_ANALOG_MBHC_ZDET_ELECT_RESULT, 0xFF,
  133. 0, 0),
  134. WCD_MBHC_REGISTER("WCD_MBHC_MICB_CTRL",
  135. MSM89XX_PMIC_ANALOG_MICB_2_EN, 0xC0, 6, 0),
  136. WCD_MBHC_REGISTER("WCD_MBHC_HPH_CNP_WG_TIME",
  137. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_WG_TIME, 0xFC, 2, 0),
  138. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_PA_EN",
  139. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN, 0x10, 4, 0),
  140. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PA_EN",
  141. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN, 0x20, 5, 0),
  142. WCD_MBHC_REGISTER("WCD_MBHC_HPH_PA_EN",
  143. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN, 0x30, 4, 0),
  144. WCD_MBHC_REGISTER("WCD_MBHC_SWCH_LEVEL_REMOVE",
  145. MSM89XX_PMIC_ANALOG_MBHC_ZDET_ELECT_RESULT,
  146. 0x10, 4, 0),
  147. WCD_MBHC_REGISTER("WCD_MBHC_PULLDOWN_CTRL",
  148. MSM89XX_PMIC_ANALOG_MICB_2_EN, 0x20, 5, 0),
  149. WCD_MBHC_REGISTER("WCD_MBHC_ANC_DET_EN", 0, 0, 0, 0),
  150. WCD_MBHC_REGISTER("WCD_MBHC_FSM_STATUS", 0, 0, 0, 0),
  151. WCD_MBHC_REGISTER("WCD_MBHC_MUX_CTL", 0, 0, 0, 0),
  152. };
  153. /* Multiply gain_adj and offset by 1000 and 100 to avoid float arithmetic */
  154. static const struct wcd_imped_i_ref imped_i_ref[] = {
  155. {I_h4_UA, 8, 800, 9000, 10000},
  156. {I_pt5_UA, 10, 100, 990, 4600},
  157. {I_14_UA, 17, 14, 1050, 700},
  158. {I_l4_UA, 10, 4, 1165, 110},
  159. {I_1_UA, 0, 1, 1200, 65},
  160. };
  161. static const struct wcd_mbhc_intr intr_ids = {
  162. .mbhc_sw_intr = MSM89XX_IRQ_MBHC_HS_DET,
  163. .mbhc_btn_press_intr = MSM89XX_IRQ_MBHC_PRESS,
  164. .mbhc_btn_release_intr = MSM89XX_IRQ_MBHC_RELEASE,
  165. .mbhc_hs_ins_intr = MSM89XX_IRQ_MBHC_INSREM_DET1,
  166. .mbhc_hs_rem_intr = MSM89XX_IRQ_MBHC_INSREM_DET,
  167. .hph_left_ocp = MSM89XX_IRQ_HPHL_OCP,
  168. .hph_right_ocp = MSM89XX_IRQ_HPHR_OCP,
  169. };
  170. static int msm_anlg_cdc_dt_parse_vreg_info(struct device *dev,
  171. struct sdm660_cdc_regulator *vreg,
  172. const char *vreg_name,
  173. bool ondemand);
  174. static struct sdm660_cdc_pdata *msm_anlg_cdc_populate_dt_pdata(
  175. struct device *dev);
  176. static int msm_anlg_cdc_enable_ext_mb_source(struct wcd_mbhc *wcd_mbhc,
  177. bool turn_on);
  178. static void msm_anlg_cdc_trim_btn_reg(struct snd_soc_codec *codec);
  179. static void msm_anlg_cdc_set_micb_v(struct snd_soc_codec *codec);
  180. static void msm_anlg_cdc_set_boost_v(struct snd_soc_codec *codec);
  181. static void msm_anlg_cdc_set_auto_zeroing(struct snd_soc_codec *codec,
  182. bool enable);
  183. static void msm_anlg_cdc_configure_cap(struct snd_soc_codec *codec,
  184. bool micbias1, bool micbias2);
  185. static bool msm_anlg_cdc_use_mb(struct snd_soc_codec *codec);
  186. static int get_codec_version(struct sdm660_cdc_priv *sdm660_cdc)
  187. {
  188. if (sdm660_cdc->codec_version == DRAX_CDC)
  189. return DRAX_CDC;
  190. else if (sdm660_cdc->codec_version == DIANGU)
  191. return DIANGU;
  192. else if (sdm660_cdc->codec_version == CAJON_2_0)
  193. return CAJON_2_0;
  194. else if (sdm660_cdc->codec_version == CAJON)
  195. return CAJON;
  196. else if (sdm660_cdc->codec_version == CONGA)
  197. return CONGA;
  198. else if (sdm660_cdc->pmic_rev == TOMBAK_2_0)
  199. return TOMBAK_2_0;
  200. else if (sdm660_cdc->pmic_rev == TOMBAK_1_0)
  201. return TOMBAK_1_0;
  202. pr_err("%s: unsupported codec version\n", __func__);
  203. return UNSUPPORTED;
  204. }
  205. static void wcd_mbhc_meas_imped(struct snd_soc_codec *codec,
  206. s16 *impedance_l, s16 *impedance_r)
  207. {
  208. struct sdm660_cdc_priv *sdm660_cdc =
  209. snd_soc_codec_get_drvdata(codec);
  210. if ((sdm660_cdc->imped_det_pin == WCD_MBHC_DET_BOTH) ||
  211. (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHL)) {
  212. /* Enable ZDET_L_MEAS_EN */
  213. snd_soc_update_bits(codec,
  214. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  215. 0x08, 0x08);
  216. /* Wait for 2ms for measurement to complete */
  217. usleep_range(2000, 2100);
  218. /* Read Left impedance value from Result1 */
  219. *impedance_l = snd_soc_read(codec,
  220. MSM89XX_PMIC_ANALOG_MBHC_BTN_RESULT);
  221. /* Enable ZDET_R_MEAS_EN */
  222. snd_soc_update_bits(codec,
  223. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  224. 0x08, 0x00);
  225. }
  226. if ((sdm660_cdc->imped_det_pin == WCD_MBHC_DET_BOTH) ||
  227. (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHR)) {
  228. snd_soc_update_bits(codec,
  229. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  230. 0x04, 0x04);
  231. /* Wait for 2ms for measurement to complete */
  232. usleep_range(2000, 2100);
  233. /* Read Right impedance value from Result1 */
  234. *impedance_r = snd_soc_read(codec,
  235. MSM89XX_PMIC_ANALOG_MBHC_BTN_RESULT);
  236. snd_soc_update_bits(codec,
  237. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  238. 0x04, 0x00);
  239. }
  240. }
  241. static void msm_anlg_cdc_set_ref_current(struct snd_soc_codec *codec,
  242. enum wcd_curr_ref curr_ref)
  243. {
  244. struct sdm660_cdc_priv *sdm660_cdc =
  245. snd_soc_codec_get_drvdata(codec);
  246. dev_dbg(codec->dev, "%s: curr_ref: %d\n", __func__, curr_ref);
  247. if (get_codec_version(sdm660_cdc) < CAJON)
  248. dev_dbg(codec->dev, "%s: Setting ref current not required\n",
  249. __func__);
  250. sdm660_cdc->imped_i_ref = imped_i_ref[curr_ref];
  251. switch (curr_ref) {
  252. case I_h4_UA:
  253. snd_soc_update_bits(codec,
  254. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  255. 0x07, 0x01);
  256. break;
  257. case I_pt5_UA:
  258. snd_soc_update_bits(codec,
  259. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  260. 0x07, 0x04);
  261. break;
  262. case I_14_UA:
  263. snd_soc_update_bits(codec,
  264. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  265. 0x07, 0x03);
  266. break;
  267. case I_l4_UA:
  268. snd_soc_update_bits(codec,
  269. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  270. 0x07, 0x01);
  271. break;
  272. case I_1_UA:
  273. snd_soc_update_bits(codec,
  274. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  275. 0x07, 0x00);
  276. break;
  277. default:
  278. pr_debug("%s: No ref current set\n", __func__);
  279. break;
  280. }
  281. }
  282. static bool msm_anlg_cdc_adj_ref_current(struct snd_soc_codec *codec,
  283. s16 *impedance_l, s16 *impedance_r)
  284. {
  285. int i = 2;
  286. s16 compare_imp = 0;
  287. struct sdm660_cdc_priv *sdm660_cdc =
  288. snd_soc_codec_get_drvdata(codec);
  289. if (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHR)
  290. compare_imp = *impedance_r;
  291. else
  292. compare_imp = *impedance_l;
  293. if (get_codec_version(sdm660_cdc) < CAJON) {
  294. dev_dbg(codec->dev,
  295. "%s: Reference current adjustment not required\n",
  296. __func__);
  297. return false;
  298. }
  299. while (compare_imp < imped_i_ref[i].min_val) {
  300. msm_anlg_cdc_set_ref_current(codec, imped_i_ref[++i].curr_ref);
  301. wcd_mbhc_meas_imped(codec, impedance_l, impedance_r);
  302. compare_imp = (sdm660_cdc->imped_det_pin ==
  303. WCD_MBHC_DET_HPHR) ? *impedance_r : *impedance_l;
  304. if (i >= I_1_UA)
  305. break;
  306. }
  307. return true;
  308. }
  309. void msm_anlg_cdc_spk_ext_pa_cb(
  310. int (*codec_spk_ext_pa)(struct snd_soc_codec *codec,
  311. int enable), struct snd_soc_codec *codec)
  312. {
  313. struct sdm660_cdc_priv *sdm660_cdc;
  314. if (!codec) {
  315. pr_err("%s: NULL codec pointer!\n", __func__);
  316. return;
  317. }
  318. sdm660_cdc = snd_soc_codec_get_drvdata(codec);
  319. dev_dbg(codec->dev, "%s: Enter\n", __func__);
  320. sdm660_cdc->codec_spk_ext_pa_cb = codec_spk_ext_pa;
  321. }
  322. static void msm_anlg_cdc_compute_impedance(struct snd_soc_codec *codec, s16 l,
  323. s16 r, uint32_t *zl, uint32_t *zr,
  324. bool high)
  325. {
  326. struct sdm660_cdc_priv *sdm660_cdc =
  327. snd_soc_codec_get_drvdata(codec);
  328. uint32_t rl = 0, rr = 0;
  329. struct wcd_imped_i_ref R = sdm660_cdc->imped_i_ref;
  330. int codec_ver = get_codec_version(sdm660_cdc);
  331. switch (codec_ver) {
  332. case TOMBAK_1_0:
  333. case TOMBAK_2_0:
  334. case CONGA:
  335. if (high) {
  336. dev_dbg(codec->dev,
  337. "%s: This plug has high range impedance\n",
  338. __func__);
  339. rl = (uint32_t)(((100 * (l * 400 - 200))/96) - 230);
  340. rr = (uint32_t)(((100 * (r * 400 - 200))/96) - 230);
  341. } else {
  342. dev_dbg(codec->dev,
  343. "%s: This plug has low range impedance\n",
  344. __func__);
  345. rl = (uint32_t)(((1000 * (l * 2 - 1))/1165) - (13/10));
  346. rr = (uint32_t)(((1000 * (r * 2 - 1))/1165) - (13/10));
  347. }
  348. break;
  349. case CAJON:
  350. case CAJON_2_0:
  351. case DIANGU:
  352. case DRAX_CDC:
  353. if (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHL) {
  354. rr = (uint32_t)(((DEFAULT_MULTIPLIER * (10 * r - 5)) -
  355. (DEFAULT_OFFSET * DEFAULT_GAIN))/DEFAULT_GAIN);
  356. rl = (uint32_t)(((10000 * (R.multiplier * (10 * l - 5)))
  357. - R.offset * R.gain_adj)/(R.gain_adj * 100));
  358. } else if (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHR) {
  359. rr = (uint32_t)(((10000 * (R.multiplier * (10 * r - 5)))
  360. - R.offset * R.gain_adj)/(R.gain_adj * 100));
  361. rl = (uint32_t)(((DEFAULT_MULTIPLIER * (10 * l - 5))-
  362. (DEFAULT_OFFSET * DEFAULT_GAIN))/DEFAULT_GAIN);
  363. } else if (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_NONE) {
  364. rr = (uint32_t)(((DEFAULT_MULTIPLIER * (10 * r - 5)) -
  365. (DEFAULT_OFFSET * DEFAULT_GAIN))/DEFAULT_GAIN);
  366. rl = (uint32_t)(((DEFAULT_MULTIPLIER * (10 * l - 5))-
  367. (DEFAULT_OFFSET * DEFAULT_GAIN))/DEFAULT_GAIN);
  368. } else {
  369. rr = (uint32_t)(((10000 * (R.multiplier * (10 * r - 5)))
  370. - R.offset * R.gain_adj)/(R.gain_adj * 100));
  371. rl = (uint32_t)(((10000 * (R.multiplier * (10 * l - 5)))
  372. - R.offset * R.gain_adj)/(R.gain_adj * 100));
  373. }
  374. break;
  375. default:
  376. dev_dbg(codec->dev, "%s: No codec mentioned\n", __func__);
  377. break;
  378. }
  379. *zl = rl;
  380. *zr = rr;
  381. }
  382. static struct firmware_cal *msm_anlg_cdc_get_hwdep_fw_cal(
  383. struct wcd_mbhc *wcd_mbhc,
  384. enum wcd_cal_type type)
  385. {
  386. struct sdm660_cdc_priv *sdm660_cdc;
  387. struct firmware_cal *hwdep_cal;
  388. struct snd_soc_codec *codec = wcd_mbhc->codec;
  389. if (!codec) {
  390. pr_err("%s: NULL codec pointer\n", __func__);
  391. return NULL;
  392. }
  393. sdm660_cdc = snd_soc_codec_get_drvdata(codec);
  394. hwdep_cal = wcdcal_get_fw_cal(sdm660_cdc->fw_data, type);
  395. if (!hwdep_cal) {
  396. dev_err(codec->dev, "%s: cal not sent by %d\n",
  397. __func__, type);
  398. return NULL;
  399. }
  400. return hwdep_cal;
  401. }
  402. static void wcd9xxx_spmi_irq_control(struct snd_soc_codec *codec,
  403. int irq, bool enable)
  404. {
  405. if (enable)
  406. wcd9xxx_spmi_enable_irq(irq);
  407. else
  408. wcd9xxx_spmi_disable_irq(irq);
  409. }
  410. static void msm_anlg_cdc_mbhc_clk_setup(struct snd_soc_codec *codec,
  411. bool enable)
  412. {
  413. if (enable)
  414. snd_soc_update_bits(codec,
  415. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  416. 0x08, 0x08);
  417. else
  418. snd_soc_update_bits(codec,
  419. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  420. 0x08, 0x00);
  421. }
  422. static int msm_anlg_cdc_mbhc_map_btn_code_to_num(struct snd_soc_codec *codec)
  423. {
  424. int btn_code;
  425. int btn;
  426. btn_code = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MBHC_BTN_RESULT);
  427. switch (btn_code) {
  428. case 0:
  429. btn = 0;
  430. break;
  431. case 1:
  432. btn = 1;
  433. break;
  434. case 3:
  435. btn = 2;
  436. break;
  437. case 7:
  438. btn = 3;
  439. break;
  440. case 15:
  441. btn = 4;
  442. break;
  443. default:
  444. btn = -EINVAL;
  445. break;
  446. };
  447. return btn;
  448. }
  449. static bool msm_anlg_cdc_spmi_lock_sleep(struct wcd_mbhc *mbhc, bool lock)
  450. {
  451. if (lock)
  452. return wcd9xxx_spmi_lock_sleep();
  453. wcd9xxx_spmi_unlock_sleep();
  454. return 0;
  455. }
  456. static bool msm_anlg_cdc_micb_en_status(struct wcd_mbhc *mbhc, int micb_num)
  457. {
  458. if (micb_num == MIC_BIAS_1)
  459. return (snd_soc_read(mbhc->codec,
  460. MSM89XX_PMIC_ANALOG_MICB_1_EN) &
  461. 0x80);
  462. if (micb_num == MIC_BIAS_2)
  463. return (snd_soc_read(mbhc->codec,
  464. MSM89XX_PMIC_ANALOG_MICB_2_EN) &
  465. 0x80);
  466. return false;
  467. }
  468. static void msm_anlg_cdc_enable_master_bias(struct snd_soc_codec *codec,
  469. bool enable)
  470. {
  471. if (enable)
  472. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_MASTER_BIAS_CTL,
  473. 0x30, 0x30);
  474. else
  475. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_MASTER_BIAS_CTL,
  476. 0x30, 0x00);
  477. }
  478. static void msm_anlg_cdc_mbhc_common_micb_ctrl(struct snd_soc_codec *codec,
  479. int event, bool enable)
  480. {
  481. u16 reg;
  482. u8 mask;
  483. u8 val;
  484. switch (event) {
  485. case MBHC_COMMON_MICB_PRECHARGE:
  486. reg = MSM89XX_PMIC_ANALOG_MICB_1_CTL;
  487. mask = 0x60;
  488. val = (enable ? 0x60 : 0x00);
  489. break;
  490. case MBHC_COMMON_MICB_SET_VAL:
  491. reg = MSM89XX_PMIC_ANALOG_MICB_1_VAL;
  492. mask = 0xFF;
  493. val = (enable ? 0xC0 : 0x00);
  494. break;
  495. case MBHC_COMMON_MICB_TAIL_CURR:
  496. reg = MSM89XX_PMIC_ANALOG_MICB_1_EN;
  497. mask = 0x04;
  498. val = (enable ? 0x04 : 0x00);
  499. break;
  500. default:
  501. dev_err(codec->dev,
  502. "%s: Invalid event received\n", __func__);
  503. return;
  504. };
  505. snd_soc_update_bits(codec, reg, mask, val);
  506. }
  507. static void msm_anlg_cdc_mbhc_internal_micbias_ctrl(struct snd_soc_codec *codec,
  508. int micbias_num,
  509. bool enable)
  510. {
  511. if (micbias_num == 1) {
  512. if (enable)
  513. snd_soc_update_bits(codec,
  514. MSM89XX_PMIC_ANALOG_MICB_1_INT_RBIAS,
  515. 0x10, 0x10);
  516. else
  517. snd_soc_update_bits(codec,
  518. MSM89XX_PMIC_ANALOG_MICB_1_INT_RBIAS,
  519. 0x10, 0x00);
  520. }
  521. }
  522. static bool msm_anlg_cdc_mbhc_hph_pa_on_status(struct snd_soc_codec *codec)
  523. {
  524. return (snd_soc_read(codec, MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN) &
  525. 0x30) ? true : false;
  526. }
  527. static void msm_anlg_cdc_mbhc_program_btn_thr(struct snd_soc_codec *codec,
  528. s16 *btn_low, s16 *btn_high,
  529. int num_btn, bool is_micbias)
  530. {
  531. int i;
  532. u32 course, fine, reg_val;
  533. u16 reg_addr = MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL;
  534. s16 *btn_voltage;
  535. btn_voltage = ((is_micbias) ? btn_high : btn_low);
  536. for (i = 0; i < num_btn; i++) {
  537. course = (btn_voltage[i] / SDM660_CDC_MBHC_BTN_COARSE_ADJ);
  538. fine = ((btn_voltage[i] % SDM660_CDC_MBHC_BTN_COARSE_ADJ) /
  539. SDM660_CDC_MBHC_BTN_FINE_ADJ);
  540. reg_val = (course << 5) | (fine << 2);
  541. snd_soc_update_bits(codec, reg_addr, 0xFC, reg_val);
  542. dev_dbg(codec->dev,
  543. "%s: course: %d fine: %d reg_addr: %x reg_val: %x\n",
  544. __func__, course, fine, reg_addr, reg_val);
  545. reg_addr++;
  546. }
  547. }
  548. static void msm_anlg_cdc_mbhc_calc_impedance(struct wcd_mbhc *mbhc,
  549. uint32_t *zl, uint32_t *zr)
  550. {
  551. struct snd_soc_codec *codec = mbhc->codec;
  552. struct sdm660_cdc_priv *sdm660_cdc =
  553. snd_soc_codec_get_drvdata(codec);
  554. s16 impedance_l, impedance_r;
  555. s16 impedance_l_fixed;
  556. s16 reg0, reg1, reg2, reg3, reg4;
  557. bool high = false;
  558. bool min_range_used = false;
  559. WCD_MBHC_RSC_ASSERT_LOCKED(mbhc);
  560. reg0 = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MBHC_DBNC_TIMER);
  561. reg1 = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MBHC_BTN2_ZDETH_CTL);
  562. reg2 = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2);
  563. reg3 = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MICB_2_EN);
  564. reg4 = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL);
  565. sdm660_cdc->imped_det_pin = WCD_MBHC_DET_BOTH;
  566. mbhc->hph_type = WCD_MBHC_HPH_NONE;
  567. /* disable FSM and micbias and enable pullup*/
  568. snd_soc_update_bits(codec,
  569. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  570. 0x80, 0x00);
  571. snd_soc_update_bits(codec,
  572. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  573. 0xA5, 0x25);
  574. /*
  575. * Enable legacy electrical detection current sources
  576. * and disable fast ramp and enable manual switching
  577. * of extra capacitance
  578. */
  579. dev_dbg(codec->dev, "%s: Setup for impedance det\n", __func__);
  580. msm_anlg_cdc_set_ref_current(codec, I_h4_UA);
  581. snd_soc_update_bits(codec,
  582. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2,
  583. 0x06, 0x02);
  584. snd_soc_update_bits(codec,
  585. MSM89XX_PMIC_ANALOG_MBHC_DBNC_TIMER,
  586. 0x02, 0x02);
  587. snd_soc_update_bits(codec,
  588. MSM89XX_PMIC_ANALOG_MBHC_BTN2_ZDETH_CTL,
  589. 0x02, 0x00);
  590. dev_dbg(codec->dev, "%s: Start performing impedance detection\n",
  591. __func__);
  592. wcd_mbhc_meas_imped(codec, &impedance_l, &impedance_r);
  593. if (impedance_l > 2 || impedance_r > 2) {
  594. high = true;
  595. if (!mbhc->mbhc_cfg->mono_stero_detection) {
  596. /* Set ZDET_CHG to 0 to discharge ramp */
  597. snd_soc_update_bits(codec,
  598. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  599. 0x02, 0x00);
  600. /* wait 40ms for the discharge ramp to complete */
  601. usleep_range(40000, 40100);
  602. snd_soc_update_bits(codec,
  603. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  604. 0x03, 0x00);
  605. sdm660_cdc->imped_det_pin = (impedance_l > 2 &&
  606. impedance_r > 2) ?
  607. WCD_MBHC_DET_NONE :
  608. ((impedance_l > 2) ?
  609. WCD_MBHC_DET_HPHR :
  610. WCD_MBHC_DET_HPHL);
  611. if (sdm660_cdc->imped_det_pin == WCD_MBHC_DET_NONE)
  612. goto exit;
  613. } else {
  614. if (get_codec_version(sdm660_cdc) >= CAJON) {
  615. if (impedance_l == 63 && impedance_r == 63) {
  616. dev_dbg(codec->dev,
  617. "%s: HPHL and HPHR are floating\n",
  618. __func__);
  619. sdm660_cdc->imped_det_pin =
  620. WCD_MBHC_DET_NONE;
  621. mbhc->hph_type = WCD_MBHC_HPH_NONE;
  622. } else if (impedance_l == 63
  623. && impedance_r < 63) {
  624. dev_dbg(codec->dev,
  625. "%s: Mono HS with HPHL floating\n",
  626. __func__);
  627. sdm660_cdc->imped_det_pin =
  628. WCD_MBHC_DET_HPHR;
  629. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  630. } else if (impedance_r == 63 &&
  631. impedance_l < 63) {
  632. dev_dbg(codec->dev,
  633. "%s: Mono HS with HPHR floating\n",
  634. __func__);
  635. sdm660_cdc->imped_det_pin =
  636. WCD_MBHC_DET_HPHL;
  637. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  638. } else if (impedance_l > 3 && impedance_r > 3 &&
  639. (impedance_l == impedance_r)) {
  640. snd_soc_update_bits(codec,
  641. MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2,
  642. 0x06, 0x06);
  643. wcd_mbhc_meas_imped(codec, &impedance_l,
  644. &impedance_r);
  645. if (impedance_r == impedance_l)
  646. dev_dbg(codec->dev,
  647. "%s: Mono Headset\n",
  648. __func__);
  649. sdm660_cdc->imped_det_pin =
  650. WCD_MBHC_DET_NONE;
  651. mbhc->hph_type =
  652. WCD_MBHC_HPH_MONO;
  653. } else {
  654. dev_dbg(codec->dev,
  655. "%s: STEREO headset is found\n",
  656. __func__);
  657. sdm660_cdc->imped_det_pin =
  658. WCD_MBHC_DET_BOTH;
  659. mbhc->hph_type = WCD_MBHC_HPH_STEREO;
  660. }
  661. }
  662. }
  663. }
  664. msm_anlg_cdc_set_ref_current(codec, I_pt5_UA);
  665. msm_anlg_cdc_set_ref_current(codec, I_14_UA);
  666. /* Enable RAMP_L , RAMP_R & ZDET_CHG*/
  667. snd_soc_update_bits(codec,
  668. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  669. 0x03, 0x03);
  670. snd_soc_update_bits(codec,
  671. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  672. 0x02, 0x02);
  673. /* wait for 50msec for the HW to apply ramp on HPHL and HPHR */
  674. usleep_range(50000, 50100);
  675. /* Enable ZDET_DISCHG_CAP_CTL to add extra capacitance */
  676. snd_soc_update_bits(codec,
  677. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  678. 0x01, 0x01);
  679. /* wait for 5msec for the voltage to get stable */
  680. usleep_range(5000, 5100);
  681. wcd_mbhc_meas_imped(codec, &impedance_l, &impedance_r);
  682. min_range_used = msm_anlg_cdc_adj_ref_current(codec,
  683. &impedance_l, &impedance_r);
  684. if (!mbhc->mbhc_cfg->mono_stero_detection) {
  685. /* Set ZDET_CHG to 0 to discharge ramp */
  686. snd_soc_update_bits(codec,
  687. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  688. 0x02, 0x00);
  689. /* wait for 40msec for the capacitor to discharge */
  690. usleep_range(40000, 40100);
  691. snd_soc_update_bits(codec,
  692. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  693. 0x03, 0x00);
  694. goto exit;
  695. }
  696. /* we are setting ref current to the minimun range or the measured
  697. * value larger than the minimum value, so min_range_used is true.
  698. * If the headset is mono headset with either HPHL or HPHR floating
  699. * then we have already done the mono stereo detection and do not
  700. * need to continue further.
  701. */
  702. if (!min_range_used ||
  703. sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHL ||
  704. sdm660_cdc->imped_det_pin == WCD_MBHC_DET_HPHR)
  705. goto exit;
  706. /* Disable Set ZDET_CONN_RAMP_L and enable ZDET_CONN_FIXED_L */
  707. snd_soc_update_bits(codec,
  708. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  709. 0x02, 0x00);
  710. snd_soc_update_bits(codec,
  711. MSM89XX_PMIC_ANALOG_MBHC_BTN1_ZDETM_CTL,
  712. 0x02, 0x02);
  713. /* Set ZDET_CHG to 0 */
  714. snd_soc_update_bits(codec,
  715. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  716. 0x02, 0x00);
  717. /* wait for 40msec for the capacitor to discharge */
  718. usleep_range(40000, 40100);
  719. /* Set ZDET_CONN_RAMP_R to 0 */
  720. snd_soc_update_bits(codec,
  721. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  722. 0x01, 0x00);
  723. /* Enable ZDET_L_MEAS_EN */
  724. snd_soc_update_bits(codec,
  725. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  726. 0x08, 0x08);
  727. /* wait for 2msec for the HW to compute left inpedance value */
  728. usleep_range(2000, 2100);
  729. /* Read Left impedance value from Result1 */
  730. impedance_l_fixed = snd_soc_read(codec,
  731. MSM89XX_PMIC_ANALOG_MBHC_BTN_RESULT);
  732. /* Disable ZDET_L_MEAS_EN */
  733. snd_soc_update_bits(codec,
  734. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  735. 0x08, 0x00);
  736. /*
  737. * Assume impedance_l is L1, impedance_l_fixed is L2.
  738. * If the following condition is met, we can take this
  739. * headset as mono one with impedance of L2.
  740. * Otherwise, take it as stereo with impedance of L1.
  741. * Condition:
  742. * abs[(L2-0.5L1)/(L2+0.5L1)] < abs [(L2-L1)/(L2+L1)]
  743. */
  744. if ((abs(impedance_l_fixed - impedance_l/2) *
  745. (impedance_l_fixed + impedance_l)) >=
  746. (abs(impedance_l_fixed - impedance_l) *
  747. (impedance_l_fixed + impedance_l/2))) {
  748. dev_dbg(codec->dev,
  749. "%s: STEREO plug type detected\n",
  750. __func__);
  751. mbhc->hph_type = WCD_MBHC_HPH_STEREO;
  752. } else {
  753. dev_dbg(codec->dev,
  754. "%s: MONO plug type detected\n",
  755. __func__);
  756. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  757. impedance_l = impedance_l_fixed;
  758. }
  759. /* Enable ZDET_CHG */
  760. snd_soc_update_bits(codec,
  761. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  762. 0x02, 0x02);
  763. /* wait for 10msec for the capacitor to charge */
  764. usleep_range(10000, 10100);
  765. snd_soc_update_bits(codec,
  766. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  767. 0x02, 0x02);
  768. snd_soc_update_bits(codec,
  769. MSM89XX_PMIC_ANALOG_MBHC_BTN1_ZDETM_CTL,
  770. 0x02, 0x00);
  771. /* Set ZDET_CHG to 0 to discharge HPHL */
  772. snd_soc_update_bits(codec,
  773. MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL,
  774. 0x02, 0x00);
  775. /* wait for 40msec for the capacitor to discharge */
  776. usleep_range(40000, 40100);
  777. snd_soc_update_bits(codec,
  778. MSM89XX_PMIC_ANALOG_MBHC_BTN0_ZDETL_CTL,
  779. 0x02, 0x00);
  780. exit:
  781. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_MBHC_FSM_CTL, reg4);
  782. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_MICB_2_EN, reg3);
  783. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_MBHC_BTN2_ZDETH_CTL, reg1);
  784. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_MBHC_DBNC_TIMER, reg0);
  785. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_MBHC_DET_CTL_2, reg2);
  786. msm_anlg_cdc_compute_impedance(codec, impedance_l, impedance_r,
  787. zl, zr, high);
  788. dev_dbg(codec->dev, "%s: RL %d ohm, RR %d ohm\n", __func__, *zl, *zr);
  789. dev_dbg(codec->dev, "%s: Impedance detection completed\n", __func__);
  790. }
  791. static int msm_anlg_cdc_dig_register_notifier(void *handle,
  792. struct notifier_block *nblock,
  793. bool enable)
  794. {
  795. struct sdm660_cdc_priv *handle_cdc = handle;
  796. if (enable)
  797. return blocking_notifier_chain_register(&handle_cdc->notifier,
  798. nblock);
  799. return blocking_notifier_chain_unregister(&handle_cdc->notifier,
  800. nblock);
  801. }
  802. static int msm_anlg_cdc_mbhc_register_notifier(struct wcd_mbhc *wcd_mbhc,
  803. struct notifier_block *nblock,
  804. bool enable)
  805. {
  806. struct snd_soc_codec *codec = wcd_mbhc->codec;
  807. struct sdm660_cdc_priv *sdm660_cdc =
  808. snd_soc_codec_get_drvdata(codec);
  809. if (enable)
  810. return blocking_notifier_chain_register(
  811. &sdm660_cdc->notifier_mbhc,
  812. nblock);
  813. return blocking_notifier_chain_unregister(&sdm660_cdc->notifier_mbhc,
  814. nblock);
  815. }
  816. static int msm_anlg_cdc_request_irq(struct snd_soc_codec *codec,
  817. int irq, irq_handler_t handler,
  818. const char *name, void *data)
  819. {
  820. return wcd9xxx_spmi_request_irq(irq, handler, name, data);
  821. }
  822. static int msm_anlg_cdc_free_irq(struct snd_soc_codec *codec,
  823. int irq, void *data)
  824. {
  825. return wcd9xxx_spmi_free_irq(irq, data);
  826. }
  827. static const struct wcd_mbhc_cb mbhc_cb = {
  828. .enable_mb_source = msm_anlg_cdc_enable_ext_mb_source,
  829. .trim_btn_reg = msm_anlg_cdc_trim_btn_reg,
  830. .compute_impedance = msm_anlg_cdc_mbhc_calc_impedance,
  831. .set_micbias_value = msm_anlg_cdc_set_micb_v,
  832. .set_auto_zeroing = msm_anlg_cdc_set_auto_zeroing,
  833. .get_hwdep_fw_cal = msm_anlg_cdc_get_hwdep_fw_cal,
  834. .set_cap_mode = msm_anlg_cdc_configure_cap,
  835. .register_notifier = msm_anlg_cdc_mbhc_register_notifier,
  836. .request_irq = msm_anlg_cdc_request_irq,
  837. .irq_control = wcd9xxx_spmi_irq_control,
  838. .free_irq = msm_anlg_cdc_free_irq,
  839. .clk_setup = msm_anlg_cdc_mbhc_clk_setup,
  840. .map_btn_code_to_num = msm_anlg_cdc_mbhc_map_btn_code_to_num,
  841. .lock_sleep = msm_anlg_cdc_spmi_lock_sleep,
  842. .micbias_enable_status = msm_anlg_cdc_micb_en_status,
  843. .mbhc_bias = msm_anlg_cdc_enable_master_bias,
  844. .mbhc_common_micb_ctrl = msm_anlg_cdc_mbhc_common_micb_ctrl,
  845. .micb_internal = msm_anlg_cdc_mbhc_internal_micbias_ctrl,
  846. .hph_pa_on_status = msm_anlg_cdc_mbhc_hph_pa_on_status,
  847. .set_btn_thr = msm_anlg_cdc_mbhc_program_btn_thr,
  848. .extn_use_mb = msm_anlg_cdc_use_mb,
  849. };
  850. static const uint32_t wcd_imped_val[] = {4, 8, 12, 13, 16,
  851. 20, 24, 28, 32,
  852. 36, 40, 44, 48};
  853. static void msm_anlg_cdc_dig_notifier_call(struct snd_soc_codec *codec,
  854. const enum dig_cdc_notify_event event)
  855. {
  856. struct sdm660_cdc_priv *sdm660_cdc = snd_soc_codec_get_drvdata(codec);
  857. pr_debug("%s: notifier call event %d\n", __func__, event);
  858. blocking_notifier_call_chain(&sdm660_cdc->notifier,
  859. event, NULL);
  860. }
  861. static void msm_anlg_cdc_notifier_call(struct snd_soc_codec *codec,
  862. const enum wcd_notify_event event)
  863. {
  864. struct sdm660_cdc_priv *sdm660_cdc =
  865. snd_soc_codec_get_drvdata(codec);
  866. dev_dbg(codec->dev, "%s: notifier call event %d\n", __func__, event);
  867. blocking_notifier_call_chain(&sdm660_cdc->notifier_mbhc, event,
  868. &sdm660_cdc->mbhc);
  869. }
  870. static void msm_anlg_cdc_boost_on(struct snd_soc_codec *codec)
  871. {
  872. struct sdm660_cdc_priv *sdm660_cdc =
  873. snd_soc_codec_get_drvdata(codec);
  874. snd_soc_update_bits(codec,
  875. MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL3, 0x0F, 0x0F);
  876. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_SEC_ACCESS, 0xA5);
  877. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL3, 0x0F);
  878. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_MASTER_BIAS_CTL, 0x30);
  879. if (get_codec_version(sdm660_cdc) < CAJON_2_0)
  880. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_CURRENT_LIMIT, 0x82);
  881. else
  882. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_CURRENT_LIMIT, 0xA2);
  883. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  884. 0x69, 0x69);
  885. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_SPKR_DRV_DBG,
  886. 0x01, 0x01);
  887. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_SLOPE_COMP_IP_ZERO,
  888. 0x88, 0x88);
  889. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL,
  890. 0x03, 0x03);
  891. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_SPKR_OCP_CTL,
  892. 0xE1, 0xE1);
  893. if (get_codec_version(sdm660_cdc) < CAJON_2_0) {
  894. snd_soc_update_bits(codec, MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  895. 0x20, 0x20);
  896. /* Wait for 1ms after clock ctl enable */
  897. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  898. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  899. 0xDF, 0xDF);
  900. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  901. } else {
  902. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  903. 0x40, 0x00);
  904. snd_soc_update_bits(codec, MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  905. 0x20, 0x20);
  906. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  907. 0x80, 0x80);
  908. /* Wait for 500us after BOOST_EN to happen */
  909. usleep_range(500, 510);
  910. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  911. 0x40, 0x40);
  912. /* Wait for 500us after BOOST pulse_skip */
  913. usleep_range(500, 510);
  914. }
  915. }
  916. static void msm_anlg_cdc_boost_off(struct snd_soc_codec *codec)
  917. {
  918. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  919. 0xDF, 0x5F);
  920. snd_soc_update_bits(codec, MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  921. 0x20, 0x00);
  922. }
  923. static void msm_anlg_cdc_bypass_on(struct snd_soc_codec *codec)
  924. {
  925. struct sdm660_cdc_priv *sdm660_cdc =
  926. snd_soc_codec_get_drvdata(codec);
  927. if (get_codec_version(sdm660_cdc) < CAJON_2_0) {
  928. snd_soc_write(codec,
  929. MSM89XX_PMIC_ANALOG_SEC_ACCESS,
  930. 0xA5);
  931. snd_soc_write(codec,
  932. MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL3,
  933. 0x07);
  934. snd_soc_update_bits(codec,
  935. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  936. 0x02, 0x02);
  937. snd_soc_update_bits(codec,
  938. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  939. 0x01, 0x00);
  940. snd_soc_update_bits(codec,
  941. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  942. 0x40, 0x40);
  943. snd_soc_update_bits(codec,
  944. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  945. 0x80, 0x80);
  946. snd_soc_update_bits(codec,
  947. MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  948. 0xDF, 0xDF);
  949. } else {
  950. snd_soc_update_bits(codec,
  951. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  952. 0x20, 0x20);
  953. snd_soc_update_bits(codec,
  954. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  955. 0x20, 0x20);
  956. }
  957. }
  958. static void msm_anlg_cdc_bypass_off(struct snd_soc_codec *codec)
  959. {
  960. struct sdm660_cdc_priv *sdm660_cdc =
  961. snd_soc_codec_get_drvdata(codec);
  962. if (get_codec_version(sdm660_cdc) < CAJON_2_0) {
  963. snd_soc_update_bits(codec,
  964. MSM89XX_PMIC_ANALOG_BOOST_EN_CTL,
  965. 0x80, 0x00);
  966. snd_soc_update_bits(codec,
  967. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  968. 0x80, 0x00);
  969. snd_soc_update_bits(codec,
  970. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  971. 0x02, 0x00);
  972. snd_soc_update_bits(codec,
  973. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  974. 0x40, 0x00);
  975. } else {
  976. snd_soc_update_bits(codec,
  977. MSM89XX_PMIC_ANALOG_BYPASS_MODE,
  978. 0x20, 0x00);
  979. snd_soc_update_bits(codec,
  980. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  981. 0x20, 0x00);
  982. }
  983. }
  984. static void msm_anlg_cdc_boost_mode_sequence(struct snd_soc_codec *codec,
  985. int flag)
  986. {
  987. struct sdm660_cdc_priv *sdm660_cdc =
  988. snd_soc_codec_get_drvdata(codec);
  989. if (flag == EAR_PMU) {
  990. switch (sdm660_cdc->boost_option) {
  991. case BOOST_SWITCH:
  992. if (sdm660_cdc->ear_pa_boost_set) {
  993. msm_anlg_cdc_boost_off(codec);
  994. msm_anlg_cdc_bypass_on(codec);
  995. }
  996. break;
  997. case BOOST_ALWAYS:
  998. msm_anlg_cdc_boost_on(codec);
  999. break;
  1000. case BYPASS_ALWAYS:
  1001. msm_anlg_cdc_bypass_on(codec);
  1002. break;
  1003. case BOOST_ON_FOREVER:
  1004. msm_anlg_cdc_boost_on(codec);
  1005. break;
  1006. default:
  1007. dev_err(codec->dev,
  1008. "%s: invalid boost option: %d\n", __func__,
  1009. sdm660_cdc->boost_option);
  1010. break;
  1011. }
  1012. } else if (flag == EAR_PMD) {
  1013. switch (sdm660_cdc->boost_option) {
  1014. case BOOST_SWITCH:
  1015. if (sdm660_cdc->ear_pa_boost_set)
  1016. msm_anlg_cdc_bypass_off(codec);
  1017. break;
  1018. case BOOST_ALWAYS:
  1019. msm_anlg_cdc_boost_off(codec);
  1020. /* 80ms for EAR boost to settle down */
  1021. msleep(80);
  1022. break;
  1023. case BYPASS_ALWAYS:
  1024. /* nothing to do as bypass on always */
  1025. break;
  1026. case BOOST_ON_FOREVER:
  1027. /* nothing to do as boost on forever */
  1028. break;
  1029. default:
  1030. dev_err(codec->dev,
  1031. "%s: invalid boost option: %d\n", __func__,
  1032. sdm660_cdc->boost_option);
  1033. break;
  1034. }
  1035. } else if (flag == SPK_PMU) {
  1036. switch (sdm660_cdc->boost_option) {
  1037. case BOOST_SWITCH:
  1038. if (sdm660_cdc->spk_boost_set) {
  1039. msm_anlg_cdc_bypass_off(codec);
  1040. msm_anlg_cdc_boost_on(codec);
  1041. }
  1042. break;
  1043. case BOOST_ALWAYS:
  1044. msm_anlg_cdc_boost_on(codec);
  1045. break;
  1046. case BYPASS_ALWAYS:
  1047. msm_anlg_cdc_bypass_on(codec);
  1048. break;
  1049. case BOOST_ON_FOREVER:
  1050. msm_anlg_cdc_boost_on(codec);
  1051. break;
  1052. default:
  1053. dev_err(codec->dev,
  1054. "%s: invalid boost option: %d\n", __func__,
  1055. sdm660_cdc->boost_option);
  1056. break;
  1057. }
  1058. } else if (flag == SPK_PMD) {
  1059. switch (sdm660_cdc->boost_option) {
  1060. case BOOST_SWITCH:
  1061. if (sdm660_cdc->spk_boost_set) {
  1062. msm_anlg_cdc_boost_off(codec);
  1063. /*
  1064. * Add 40 ms sleep for the spk
  1065. * boost to settle down
  1066. */
  1067. msleep(40);
  1068. }
  1069. break;
  1070. case BOOST_ALWAYS:
  1071. msm_anlg_cdc_boost_off(codec);
  1072. /*
  1073. * Add 40 ms sleep for the spk
  1074. * boost to settle down
  1075. */
  1076. msleep(40);
  1077. break;
  1078. case BYPASS_ALWAYS:
  1079. /* nothing to do as bypass on always */
  1080. break;
  1081. case BOOST_ON_FOREVER:
  1082. /* nothing to do as boost on forever */
  1083. break;
  1084. default:
  1085. dev_err(codec->dev,
  1086. "%s: invalid boost option: %d\n", __func__,
  1087. sdm660_cdc->boost_option);
  1088. break;
  1089. }
  1090. }
  1091. }
  1092. static int msm_anlg_cdc_dt_parse_vreg_info(struct device *dev,
  1093. struct sdm660_cdc_regulator *vreg, const char *vreg_name,
  1094. bool ondemand)
  1095. {
  1096. int len, ret = 0;
  1097. const __be32 *prop;
  1098. char prop_name[CODEC_DT_MAX_PROP_SIZE];
  1099. struct device_node *regnode = NULL;
  1100. u32 prop_val;
  1101. snprintf(prop_name, CODEC_DT_MAX_PROP_SIZE, "%s-supply",
  1102. vreg_name);
  1103. regnode = of_parse_phandle(dev->of_node, prop_name, 0);
  1104. if (!regnode) {
  1105. dev_err(dev, "Looking up %s property in node %s failed\n",
  1106. prop_name, dev->of_node->full_name);
  1107. return -ENODEV;
  1108. }
  1109. dev_dbg(dev, "Looking up %s property in node %s\n",
  1110. prop_name, dev->of_node->full_name);
  1111. vreg->name = vreg_name;
  1112. vreg->ondemand = ondemand;
  1113. snprintf(prop_name, CODEC_DT_MAX_PROP_SIZE,
  1114. "qcom,%s-voltage", vreg_name);
  1115. prop = of_get_property(dev->of_node, prop_name, &len);
  1116. if (!prop || (len != (2 * sizeof(__be32)))) {
  1117. dev_err(dev, "%s %s property\n",
  1118. prop ? "invalid format" : "no", prop_name);
  1119. return -EINVAL;
  1120. }
  1121. vreg->min_uv = be32_to_cpup(&prop[0]);
  1122. vreg->max_uv = be32_to_cpup(&prop[1]);
  1123. snprintf(prop_name, CODEC_DT_MAX_PROP_SIZE,
  1124. "qcom,%s-current", vreg_name);
  1125. ret = of_property_read_u32(dev->of_node, prop_name, &prop_val);
  1126. if (ret) {
  1127. dev_err(dev, "Looking up %s property in node %s failed",
  1128. prop_name, dev->of_node->full_name);
  1129. return -EFAULT;
  1130. }
  1131. vreg->optimum_ua = prop_val;
  1132. dev_dbg(dev, "%s: vol=[%d %d]uV, curr=[%d]uA, ond %d\n\n", vreg->name,
  1133. vreg->min_uv, vreg->max_uv, vreg->optimum_ua, vreg->ondemand);
  1134. return 0;
  1135. }
  1136. static void msm_anlg_cdc_dt_parse_boost_info(struct snd_soc_codec *codec)
  1137. {
  1138. struct sdm660_cdc_priv *sdm660_cdc_priv =
  1139. snd_soc_codec_get_drvdata(codec);
  1140. const char *prop_name = "qcom,cdc-boost-voltage";
  1141. int boost_voltage, ret;
  1142. ret = of_property_read_u32(codec->dev->of_node, prop_name,
  1143. &boost_voltage);
  1144. if (ret) {
  1145. dev_dbg(codec->dev, "Looking up %s property in node %s failed\n",
  1146. prop_name, codec->dev->of_node->full_name);
  1147. boost_voltage = DEFAULT_BOOST_VOLTAGE;
  1148. }
  1149. if (boost_voltage < MIN_BOOST_VOLTAGE ||
  1150. boost_voltage > MAX_BOOST_VOLTAGE) {
  1151. dev_err(codec->dev,
  1152. "Incorrect boost voltage. Reverting to default\n");
  1153. boost_voltage = DEFAULT_BOOST_VOLTAGE;
  1154. }
  1155. sdm660_cdc_priv->boost_voltage =
  1156. VOLTAGE_CONVERTER(boost_voltage, MIN_BOOST_VOLTAGE,
  1157. BOOST_VOLTAGE_STEP);
  1158. dev_dbg(codec->dev, "Boost voltage value is: %d\n",
  1159. boost_voltage);
  1160. }
  1161. static void msm_anlg_cdc_dt_parse_micbias_info(struct device *dev,
  1162. struct wcd_micbias_setting *micbias)
  1163. {
  1164. const char *prop_name = "qcom,cdc-micbias-cfilt-mv";
  1165. int ret;
  1166. ret = of_property_read_u32(dev->of_node, prop_name,
  1167. &micbias->cfilt1_mv);
  1168. if (ret) {
  1169. dev_dbg(dev, "Looking up %s property in node %s failed",
  1170. prop_name, dev->of_node->full_name);
  1171. micbias->cfilt1_mv = MICBIAS_DEFAULT_VAL;
  1172. }
  1173. }
  1174. static struct sdm660_cdc_pdata *msm_anlg_cdc_populate_dt_pdata(
  1175. struct device *dev)
  1176. {
  1177. struct sdm660_cdc_pdata *pdata;
  1178. int ret, static_cnt, ond_cnt, idx, i;
  1179. const char *name = NULL;
  1180. const char *static_prop_name = "qcom,cdc-static-supplies";
  1181. const char *ond_prop_name = "qcom,cdc-on-demand-supplies";
  1182. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  1183. if (!pdata)
  1184. return NULL;
  1185. static_cnt = of_property_count_strings(dev->of_node, static_prop_name);
  1186. if (static_cnt < 0) {
  1187. dev_err(dev, "%s: Failed to get static supplies %d\n", __func__,
  1188. static_cnt);
  1189. ret = -EINVAL;
  1190. goto err;
  1191. }
  1192. /* On-demand supply list is an optional property */
  1193. ond_cnt = of_property_count_strings(dev->of_node, ond_prop_name);
  1194. if (ond_cnt < 0)
  1195. ond_cnt = 0;
  1196. WARN_ON(static_cnt <= 0 || ond_cnt < 0);
  1197. if ((static_cnt + ond_cnt) > ARRAY_SIZE(pdata->regulator)) {
  1198. dev_err(dev, "%s: Num of supplies %u > max supported %zd\n",
  1199. __func__, (static_cnt + ond_cnt),
  1200. ARRAY_SIZE(pdata->regulator));
  1201. ret = -EINVAL;
  1202. goto err;
  1203. }
  1204. for (idx = 0; idx < static_cnt; idx++) {
  1205. ret = of_property_read_string_index(dev->of_node,
  1206. static_prop_name, idx,
  1207. &name);
  1208. if (ret) {
  1209. dev_err(dev, "%s: of read string %s idx %d error %d\n",
  1210. __func__, static_prop_name, idx, ret);
  1211. goto err;
  1212. }
  1213. dev_dbg(dev, "%s: Found static cdc supply %s\n", __func__,
  1214. name);
  1215. ret = msm_anlg_cdc_dt_parse_vreg_info(dev,
  1216. &pdata->regulator[idx],
  1217. name, false);
  1218. if (ret) {
  1219. dev_err(dev, "%s:err parsing vreg for %s idx %d\n",
  1220. __func__, name, idx);
  1221. goto err;
  1222. }
  1223. }
  1224. for (i = 0; i < ond_cnt; i++, idx++) {
  1225. ret = of_property_read_string_index(dev->of_node, ond_prop_name,
  1226. i, &name);
  1227. if (ret) {
  1228. dev_err(dev, "%s: err parsing on_demand for %s idx %d\n",
  1229. __func__, ond_prop_name, i);
  1230. goto err;
  1231. }
  1232. dev_dbg(dev, "%s: Found on-demand cdc supply %s\n", __func__,
  1233. name);
  1234. ret = msm_anlg_cdc_dt_parse_vreg_info(dev,
  1235. &pdata->regulator[idx],
  1236. name, true);
  1237. if (ret) {
  1238. dev_err(dev, "%s: err parsing vreg on_demand for %s idx %d\n",
  1239. __func__, name, idx);
  1240. goto err;
  1241. }
  1242. }
  1243. msm_anlg_cdc_dt_parse_micbias_info(dev, &pdata->micbias);
  1244. return pdata;
  1245. err:
  1246. devm_kfree(dev, pdata);
  1247. dev_err(dev, "%s: Failed to populate DT data ret = %d\n",
  1248. __func__, ret);
  1249. return NULL;
  1250. }
  1251. static int msm_anlg_cdc_codec_enable_on_demand_supply(
  1252. struct snd_soc_dapm_widget *w,
  1253. struct snd_kcontrol *kcontrol, int event)
  1254. {
  1255. int ret = 0;
  1256. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1257. struct sdm660_cdc_priv *sdm660_cdc =
  1258. snd_soc_codec_get_drvdata(codec);
  1259. struct on_demand_supply *supply;
  1260. if (w->shift >= ON_DEMAND_SUPPLIES_MAX) {
  1261. dev_err(codec->dev, "%s: error index > MAX Demand supplies",
  1262. __func__);
  1263. ret = -EINVAL;
  1264. goto out;
  1265. }
  1266. dev_dbg(codec->dev, "%s: supply: %s event: %d ref: %d\n",
  1267. __func__, on_demand_supply_name[w->shift], event,
  1268. atomic_read(&sdm660_cdc->on_demand_list[w->shift].ref));
  1269. supply = &sdm660_cdc->on_demand_list[w->shift];
  1270. WARN_ONCE(!supply->supply, "%s isn't defined\n",
  1271. on_demand_supply_name[w->shift]);
  1272. if (!supply->supply) {
  1273. dev_err(codec->dev, "%s: err supply not present ond for %d",
  1274. __func__, w->shift);
  1275. goto out;
  1276. }
  1277. switch (event) {
  1278. case SND_SOC_DAPM_PRE_PMU:
  1279. if (atomic_inc_return(&supply->ref) == 1) {
  1280. ret = regulator_set_voltage(supply->supply,
  1281. supply->min_uv,
  1282. supply->max_uv);
  1283. if (ret) {
  1284. dev_err(codec->dev,
  1285. "Setting regulator voltage(en) for micbias with err = %d\n",
  1286. ret);
  1287. goto out;
  1288. }
  1289. ret = regulator_set_load(supply->supply,
  1290. supply->optimum_ua);
  1291. if (ret < 0) {
  1292. dev_err(codec->dev,
  1293. "Setting regulator optimum mode(en) failed for micbias with err = %d\n",
  1294. ret);
  1295. goto out;
  1296. }
  1297. ret = regulator_enable(supply->supply);
  1298. }
  1299. if (ret)
  1300. dev_err(codec->dev, "%s: Failed to enable %s\n",
  1301. __func__,
  1302. on_demand_supply_name[w->shift]);
  1303. break;
  1304. case SND_SOC_DAPM_POST_PMD:
  1305. if (atomic_read(&supply->ref) == 0) {
  1306. dev_dbg(codec->dev, "%s: %s supply has been disabled.\n",
  1307. __func__, on_demand_supply_name[w->shift]);
  1308. goto out;
  1309. }
  1310. if (atomic_dec_return(&supply->ref) == 0) {
  1311. ret = regulator_disable(supply->supply);
  1312. if (ret)
  1313. dev_err(codec->dev, "%s: Failed to disable %s\n",
  1314. __func__,
  1315. on_demand_supply_name[w->shift]);
  1316. ret = regulator_set_voltage(supply->supply,
  1317. 0,
  1318. supply->max_uv);
  1319. if (ret) {
  1320. dev_err(codec->dev,
  1321. "Setting regulator voltage(dis) failed for micbias with err = %d\n",
  1322. ret);
  1323. goto out;
  1324. }
  1325. ret = regulator_set_load(supply->supply, 0);
  1326. if (ret < 0)
  1327. dev_err(codec->dev,
  1328. "Setting regulator optimum mode(dis) failed for micbias with err = %d\n",
  1329. ret);
  1330. }
  1331. break;
  1332. default:
  1333. break;
  1334. }
  1335. out:
  1336. return ret;
  1337. }
  1338. static int msm_anlg_cdc_codec_enable_clock_block(struct snd_soc_codec *codec,
  1339. int enable)
  1340. {
  1341. struct msm_asoc_mach_data *pdata = NULL;
  1342. pdata = snd_soc_card_get_drvdata(codec->component.card);
  1343. if (enable) {
  1344. snd_soc_update_bits(codec,
  1345. MSM89XX_PMIC_ANALOG_MASTER_BIAS_CTL, 0x30, 0x30);
  1346. msm_anlg_cdc_dig_notifier_call(codec, DIG_CDC_EVENT_CLK_ON);
  1347. snd_soc_update_bits(codec,
  1348. MSM89XX_PMIC_DIGITAL_CDC_RST_CTL, 0x80, 0x80);
  1349. snd_soc_update_bits(codec,
  1350. MSM89XX_PMIC_DIGITAL_CDC_TOP_CLK_CTL, 0x0C, 0x0C);
  1351. } else {
  1352. snd_soc_update_bits(codec,
  1353. MSM89XX_PMIC_DIGITAL_CDC_TOP_CLK_CTL, 0x0C, 0x00);
  1354. }
  1355. return 0;
  1356. }
  1357. static int msm_anlg_cdc_codec_enable_charge_pump(struct snd_soc_dapm_widget *w,
  1358. struct snd_kcontrol *kcontrol,
  1359. int event)
  1360. {
  1361. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1362. struct sdm660_cdc_priv *sdm660_cdc =
  1363. snd_soc_codec_get_drvdata(codec);
  1364. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  1365. switch (event) {
  1366. case SND_SOC_DAPM_PRE_PMU:
  1367. msm_anlg_cdc_codec_enable_clock_block(codec, 1);
  1368. if (!(strcmp(w->name, "EAR CP"))) {
  1369. snd_soc_update_bits(codec,
  1370. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1371. 0x80, 0x80);
  1372. msm_anlg_cdc_boost_mode_sequence(codec, EAR_PMU);
  1373. } else if (get_codec_version(sdm660_cdc) >= DIANGU) {
  1374. snd_soc_update_bits(codec,
  1375. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1376. 0x80, 0x80);
  1377. } else {
  1378. snd_soc_update_bits(codec,
  1379. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1380. 0xC0, 0xC0);
  1381. }
  1382. break;
  1383. case SND_SOC_DAPM_POST_PMU:
  1384. /* Wait for 1ms post powerup of chargepump */
  1385. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  1386. break;
  1387. case SND_SOC_DAPM_POST_PMD:
  1388. /* Wait for 1ms post powerdown of chargepump */
  1389. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  1390. if (!(strcmp(w->name, "EAR CP"))) {
  1391. snd_soc_update_bits(codec,
  1392. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1393. 0x80, 0x00);
  1394. if (sdm660_cdc->boost_option != BOOST_ALWAYS) {
  1395. dev_dbg(codec->dev,
  1396. "%s: boost_option:%d, tear down ear\n",
  1397. __func__, sdm660_cdc->boost_option);
  1398. msm_anlg_cdc_boost_mode_sequence(codec,
  1399. EAR_PMD);
  1400. }
  1401. /*
  1402. * Reset pa select bit from ear to hph after ear pa
  1403. * is disabled and HPH DAC disable to reduce ear
  1404. * turn off pop and avoid HPH pop in concurrency
  1405. */
  1406. snd_soc_update_bits(codec,
  1407. MSM89XX_PMIC_ANALOG_RX_EAR_CTL, 0x80, 0x00);
  1408. } else {
  1409. if (get_codec_version(sdm660_cdc) < DIANGU)
  1410. snd_soc_update_bits(codec,
  1411. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1412. 0x40, 0x00);
  1413. if (sdm660_cdc->rx_bias_count == 0)
  1414. snd_soc_update_bits(codec,
  1415. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1416. 0x80, 0x00);
  1417. dev_dbg(codec->dev, "%s: rx_bias_count = %d\n",
  1418. __func__, sdm660_cdc->rx_bias_count);
  1419. }
  1420. break;
  1421. }
  1422. return 0;
  1423. }
  1424. static int msm_anlg_cdc_ear_pa_boost_get(struct snd_kcontrol *kcontrol,
  1425. struct snd_ctl_elem_value *ucontrol)
  1426. {
  1427. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1428. struct sdm660_cdc_priv *sdm660_cdc =
  1429. snd_soc_codec_get_drvdata(codec);
  1430. ucontrol->value.integer.value[0] =
  1431. (sdm660_cdc->ear_pa_boost_set ? 1 : 0);
  1432. dev_dbg(codec->dev, "%s: sdm660_cdc->ear_pa_boost_set = %d\n",
  1433. __func__, sdm660_cdc->ear_pa_boost_set);
  1434. return 0;
  1435. }
  1436. static int msm_anlg_cdc_ear_pa_boost_set(struct snd_kcontrol *kcontrol,
  1437. struct snd_ctl_elem_value *ucontrol)
  1438. {
  1439. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1440. struct sdm660_cdc_priv *sdm660_cdc =
  1441. snd_soc_codec_get_drvdata(codec);
  1442. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1443. __func__, ucontrol->value.integer.value[0]);
  1444. sdm660_cdc->ear_pa_boost_set =
  1445. (ucontrol->value.integer.value[0] ? true : false);
  1446. return 0;
  1447. }
  1448. static int msm_anlg_cdc_loopback_mode_get(struct snd_kcontrol *kcontrol,
  1449. struct snd_ctl_elem_value *ucontrol)
  1450. {
  1451. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1452. struct msm_asoc_mach_data *pdata = NULL;
  1453. pdata = snd_soc_card_get_drvdata(codec->component.card);
  1454. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1455. __func__, ucontrol->value.integer.value[0]);
  1456. return pdata->lb_mode;
  1457. }
  1458. static int msm_anlg_cdc_loopback_mode_put(struct snd_kcontrol *kcontrol,
  1459. struct snd_ctl_elem_value *ucontrol)
  1460. {
  1461. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1462. struct msm_asoc_mach_data *pdata = NULL;
  1463. pdata = snd_soc_card_get_drvdata(codec->component.card);
  1464. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1465. __func__, ucontrol->value.integer.value[0]);
  1466. switch (ucontrol->value.integer.value[0]) {
  1467. case 0:
  1468. pdata->lb_mode = false;
  1469. break;
  1470. case 1:
  1471. pdata->lb_mode = true;
  1472. break;
  1473. default:
  1474. return -EINVAL;
  1475. }
  1476. return 0;
  1477. }
  1478. static int msm_anlg_cdc_pa_gain_get(struct snd_kcontrol *kcontrol,
  1479. struct snd_ctl_elem_value *ucontrol)
  1480. {
  1481. u8 ear_pa_gain;
  1482. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1483. struct sdm660_cdc_priv *sdm660_cdc =
  1484. snd_soc_codec_get_drvdata(codec);
  1485. if (get_codec_version(sdm660_cdc) >= DIANGU) {
  1486. ear_pa_gain = snd_soc_read(codec,
  1487. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC);
  1488. ear_pa_gain = (ear_pa_gain >> 1) & 0x3;
  1489. if (ear_pa_gain == 0x00) {
  1490. ucontrol->value.integer.value[0] = 3;
  1491. } else if (ear_pa_gain == 0x01) {
  1492. ucontrol->value.integer.value[1] = 2;
  1493. } else if (ear_pa_gain == 0x02) {
  1494. ucontrol->value.integer.value[2] = 1;
  1495. } else if (ear_pa_gain == 0x03) {
  1496. ucontrol->value.integer.value[3] = 0;
  1497. } else {
  1498. dev_err(codec->dev,
  1499. "%s: ERROR: Unsupported Ear Gain = 0x%x\n",
  1500. __func__, ear_pa_gain);
  1501. return -EINVAL;
  1502. }
  1503. } else {
  1504. ear_pa_gain = snd_soc_read(codec,
  1505. MSM89XX_PMIC_ANALOG_RX_EAR_CTL);
  1506. ear_pa_gain = (ear_pa_gain >> 5) & 0x1;
  1507. if (ear_pa_gain == 0x00) {
  1508. ucontrol->value.integer.value[0] = 0;
  1509. } else if (ear_pa_gain == 0x01) {
  1510. ucontrol->value.integer.value[0] = 3;
  1511. } else {
  1512. dev_err(codec->dev,
  1513. "%s: ERROR: Unsupported Ear Gain = 0x%x\n",
  1514. __func__, ear_pa_gain);
  1515. return -EINVAL;
  1516. }
  1517. }
  1518. ucontrol->value.integer.value[0] = ear_pa_gain;
  1519. dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
  1520. return 0;
  1521. }
  1522. static int msm_anlg_cdc_pa_gain_put(struct snd_kcontrol *kcontrol,
  1523. struct snd_ctl_elem_value *ucontrol)
  1524. {
  1525. u8 ear_pa_gain;
  1526. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1527. struct sdm660_cdc_priv *sdm660_cdc =
  1528. snd_soc_codec_get_drvdata(codec);
  1529. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1530. __func__, ucontrol->value.integer.value[0]);
  1531. if (get_codec_version(sdm660_cdc) >= DIANGU) {
  1532. switch (ucontrol->value.integer.value[0]) {
  1533. case 0:
  1534. ear_pa_gain = 0x06;
  1535. break;
  1536. case 1:
  1537. ear_pa_gain = 0x04;
  1538. break;
  1539. case 2:
  1540. ear_pa_gain = 0x02;
  1541. break;
  1542. case 3:
  1543. ear_pa_gain = 0x00;
  1544. break;
  1545. default:
  1546. return -EINVAL;
  1547. }
  1548. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC,
  1549. 0x06, ear_pa_gain);
  1550. } else {
  1551. switch (ucontrol->value.integer.value[0]) {
  1552. case 0:
  1553. ear_pa_gain = 0x00;
  1554. break;
  1555. case 3:
  1556. ear_pa_gain = 0x20;
  1557. break;
  1558. case 1:
  1559. case 2:
  1560. default:
  1561. return -EINVAL;
  1562. }
  1563. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  1564. 0x20, ear_pa_gain);
  1565. }
  1566. return 0;
  1567. }
  1568. static int msm_anlg_cdc_hph_mode_get(struct snd_kcontrol *kcontrol,
  1569. struct snd_ctl_elem_value *ucontrol)
  1570. {
  1571. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1572. struct sdm660_cdc_priv *sdm660_cdc =
  1573. snd_soc_codec_get_drvdata(codec);
  1574. if (sdm660_cdc->hph_mode == NORMAL_MODE) {
  1575. ucontrol->value.integer.value[0] = 0;
  1576. } else if (sdm660_cdc->hph_mode == HD2_MODE) {
  1577. ucontrol->value.integer.value[0] = 1;
  1578. } else {
  1579. dev_err(codec->dev, "%s: ERROR: Default HPH Mode= %d\n",
  1580. __func__, sdm660_cdc->hph_mode);
  1581. }
  1582. dev_dbg(codec->dev, "%s: sdm660_cdc->hph_mode = %d\n", __func__,
  1583. sdm660_cdc->hph_mode);
  1584. return 0;
  1585. }
  1586. static int msm_anlg_cdc_hph_mode_set(struct snd_kcontrol *kcontrol,
  1587. struct snd_ctl_elem_value *ucontrol)
  1588. {
  1589. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1590. struct sdm660_cdc_priv *sdm660_cdc =
  1591. snd_soc_codec_get_drvdata(codec);
  1592. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1593. __func__, ucontrol->value.integer.value[0]);
  1594. switch (ucontrol->value.integer.value[0]) {
  1595. case 0:
  1596. sdm660_cdc->hph_mode = NORMAL_MODE;
  1597. break;
  1598. case 1:
  1599. if (get_codec_version(sdm660_cdc) >= DIANGU)
  1600. sdm660_cdc->hph_mode = HD2_MODE;
  1601. break;
  1602. default:
  1603. sdm660_cdc->hph_mode = NORMAL_MODE;
  1604. break;
  1605. }
  1606. dev_dbg(codec->dev, "%s: sdm660_cdc->hph_mode_set = %d\n",
  1607. __func__, sdm660_cdc->hph_mode);
  1608. return 0;
  1609. }
  1610. static int msm_anlg_cdc_boost_option_get(struct snd_kcontrol *kcontrol,
  1611. struct snd_ctl_elem_value *ucontrol)
  1612. {
  1613. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1614. struct sdm660_cdc_priv *sdm660_cdc =
  1615. snd_soc_codec_get_drvdata(codec);
  1616. if (sdm660_cdc->boost_option == BOOST_SWITCH) {
  1617. ucontrol->value.integer.value[0] = 0;
  1618. } else if (sdm660_cdc->boost_option == BOOST_ALWAYS) {
  1619. ucontrol->value.integer.value[0] = 1;
  1620. } else if (sdm660_cdc->boost_option == BYPASS_ALWAYS) {
  1621. ucontrol->value.integer.value[0] = 2;
  1622. } else if (sdm660_cdc->boost_option == BOOST_ON_FOREVER) {
  1623. ucontrol->value.integer.value[0] = 3;
  1624. } else {
  1625. dev_err(codec->dev, "%s: ERROR: Unsupported Boost option= %d\n",
  1626. __func__, sdm660_cdc->boost_option);
  1627. return -EINVAL;
  1628. }
  1629. dev_dbg(codec->dev, "%s: sdm660_cdc->boost_option = %d\n", __func__,
  1630. sdm660_cdc->boost_option);
  1631. return 0;
  1632. }
  1633. static int msm_anlg_cdc_boost_option_set(struct snd_kcontrol *kcontrol,
  1634. struct snd_ctl_elem_value *ucontrol)
  1635. {
  1636. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1637. struct sdm660_cdc_priv *sdm660_cdc =
  1638. snd_soc_codec_get_drvdata(codec);
  1639. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1640. __func__, ucontrol->value.integer.value[0]);
  1641. switch (ucontrol->value.integer.value[0]) {
  1642. case 0:
  1643. sdm660_cdc->boost_option = BOOST_SWITCH;
  1644. break;
  1645. case 1:
  1646. sdm660_cdc->boost_option = BOOST_ALWAYS;
  1647. break;
  1648. case 2:
  1649. sdm660_cdc->boost_option = BYPASS_ALWAYS;
  1650. msm_anlg_cdc_bypass_on(codec);
  1651. break;
  1652. case 3:
  1653. sdm660_cdc->boost_option = BOOST_ON_FOREVER;
  1654. msm_anlg_cdc_boost_on(codec);
  1655. break;
  1656. default:
  1657. pr_err("%s: invalid boost option: %d\n", __func__,
  1658. sdm660_cdc->boost_option);
  1659. return -EINVAL;
  1660. }
  1661. dev_dbg(codec->dev, "%s: sdm660_cdc->boost_option_set = %d\n",
  1662. __func__, sdm660_cdc->boost_option);
  1663. return 0;
  1664. }
  1665. static int msm_anlg_cdc_spk_boost_get(struct snd_kcontrol *kcontrol,
  1666. struct snd_ctl_elem_value *ucontrol)
  1667. {
  1668. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1669. struct sdm660_cdc_priv *sdm660_cdc =
  1670. snd_soc_codec_get_drvdata(codec);
  1671. if (sdm660_cdc->spk_boost_set == false) {
  1672. ucontrol->value.integer.value[0] = 0;
  1673. } else if (sdm660_cdc->spk_boost_set == true) {
  1674. ucontrol->value.integer.value[0] = 1;
  1675. } else {
  1676. dev_err(codec->dev, "%s: ERROR: Unsupported Speaker Boost = %d\n",
  1677. __func__, sdm660_cdc->spk_boost_set);
  1678. return -EINVAL;
  1679. }
  1680. dev_dbg(codec->dev, "%s: sdm660_cdc->spk_boost_set = %d\n", __func__,
  1681. sdm660_cdc->spk_boost_set);
  1682. return 0;
  1683. }
  1684. static int msm_anlg_cdc_spk_boost_set(struct snd_kcontrol *kcontrol,
  1685. struct snd_ctl_elem_value *ucontrol)
  1686. {
  1687. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1688. struct sdm660_cdc_priv *sdm660_cdc =
  1689. snd_soc_codec_get_drvdata(codec);
  1690. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1691. __func__, ucontrol->value.integer.value[0]);
  1692. switch (ucontrol->value.integer.value[0]) {
  1693. case 0:
  1694. sdm660_cdc->spk_boost_set = false;
  1695. break;
  1696. case 1:
  1697. sdm660_cdc->spk_boost_set = true;
  1698. break;
  1699. default:
  1700. return -EINVAL;
  1701. }
  1702. dev_dbg(codec->dev, "%s: sdm660_cdc->spk_boost_set = %d\n",
  1703. __func__, sdm660_cdc->spk_boost_set);
  1704. return 0;
  1705. }
  1706. static int msm_anlg_cdc_ext_spk_boost_get(struct snd_kcontrol *kcontrol,
  1707. struct snd_ctl_elem_value *ucontrol)
  1708. {
  1709. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1710. struct sdm660_cdc_priv *sdm660_cdc =
  1711. snd_soc_codec_get_drvdata(codec);
  1712. if (sdm660_cdc->ext_spk_boost_set == false)
  1713. ucontrol->value.integer.value[0] = 0;
  1714. else
  1715. ucontrol->value.integer.value[0] = 1;
  1716. dev_dbg(codec->dev, "%s: sdm660_cdc->ext_spk_boost_set = %d\n",
  1717. __func__, sdm660_cdc->ext_spk_boost_set);
  1718. return 0;
  1719. }
  1720. static int msm_anlg_cdc_ext_spk_boost_set(struct snd_kcontrol *kcontrol,
  1721. struct snd_ctl_elem_value *ucontrol)
  1722. {
  1723. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1724. struct sdm660_cdc_priv *sdm660_cdc =
  1725. snd_soc_codec_get_drvdata(codec);
  1726. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1727. __func__, ucontrol->value.integer.value[0]);
  1728. switch (ucontrol->value.integer.value[0]) {
  1729. case 0:
  1730. sdm660_cdc->ext_spk_boost_set = false;
  1731. break;
  1732. case 1:
  1733. sdm660_cdc->ext_spk_boost_set = true;
  1734. break;
  1735. default:
  1736. return -EINVAL;
  1737. }
  1738. dev_dbg(codec->dev, "%s: sdm660_cdc->spk_boost_set = %d\n",
  1739. __func__, sdm660_cdc->spk_boost_set);
  1740. return 0;
  1741. }
  1742. static const char * const msm_anlg_cdc_loopback_mode_ctrl_text[] = {
  1743. "DISABLE", "ENABLE"};
  1744. static const struct soc_enum msm_anlg_cdc_loopback_mode_ctl_enum[] = {
  1745. SOC_ENUM_SINGLE_EXT(2, msm_anlg_cdc_loopback_mode_ctrl_text),
  1746. };
  1747. static const char * const msm_anlg_cdc_ear_pa_boost_ctrl_text[] = {
  1748. "DISABLE", "ENABLE"};
  1749. static const struct soc_enum msm_anlg_cdc_ear_pa_boost_ctl_enum[] = {
  1750. SOC_ENUM_SINGLE_EXT(2, msm_anlg_cdc_ear_pa_boost_ctrl_text),
  1751. };
  1752. static const char * const msm_anlg_cdc_ear_pa_gain_text[] = {
  1753. "POS_1P5_DB", "POS_3_DB", "POS_4P5_DB", "POS_6_DB"};
  1754. static const struct soc_enum msm_anlg_cdc_ear_pa_gain_enum[] = {
  1755. SOC_ENUM_SINGLE_EXT(4, msm_anlg_cdc_ear_pa_gain_text),
  1756. };
  1757. static const char * const msm_anlg_cdc_boost_option_ctrl_text[] = {
  1758. "BOOST_SWITCH", "BOOST_ALWAYS", "BYPASS_ALWAYS",
  1759. "BOOST_ON_FOREVER"};
  1760. static const struct soc_enum msm_anlg_cdc_boost_option_ctl_enum[] = {
  1761. SOC_ENUM_SINGLE_EXT(4, msm_anlg_cdc_boost_option_ctrl_text),
  1762. };
  1763. static const char * const msm_anlg_cdc_spk_boost_ctrl_text[] = {
  1764. "DISABLE", "ENABLE"};
  1765. static const struct soc_enum msm_anlg_cdc_spk_boost_ctl_enum[] = {
  1766. SOC_ENUM_SINGLE_EXT(2, msm_anlg_cdc_spk_boost_ctrl_text),
  1767. };
  1768. static const char * const msm_anlg_cdc_ext_spk_boost_ctrl_text[] = {
  1769. "DISABLE", "ENABLE"};
  1770. static const struct soc_enum msm_anlg_cdc_ext_spk_boost_ctl_enum[] = {
  1771. SOC_ENUM_SINGLE_EXT(2, msm_anlg_cdc_ext_spk_boost_ctrl_text),
  1772. };
  1773. static const char * const msm_anlg_cdc_hph_mode_ctrl_text[] = {
  1774. "NORMAL", "HD2"};
  1775. static const struct soc_enum msm_anlg_cdc_hph_mode_ctl_enum[] = {
  1776. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(msm_anlg_cdc_hph_mode_ctrl_text),
  1777. msm_anlg_cdc_hph_mode_ctrl_text),
  1778. };
  1779. /*cut of frequency for high pass filter*/
  1780. static const char * const cf_text[] = {
  1781. "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
  1782. };
  1783. static const struct snd_kcontrol_new msm_anlg_cdc_snd_controls[] = {
  1784. SOC_ENUM_EXT("RX HPH Mode", msm_anlg_cdc_hph_mode_ctl_enum[0],
  1785. msm_anlg_cdc_hph_mode_get, msm_anlg_cdc_hph_mode_set),
  1786. SOC_ENUM_EXT("Boost Option", msm_anlg_cdc_boost_option_ctl_enum[0],
  1787. msm_anlg_cdc_boost_option_get, msm_anlg_cdc_boost_option_set),
  1788. SOC_ENUM_EXT("EAR PA Boost", msm_anlg_cdc_ear_pa_boost_ctl_enum[0],
  1789. msm_anlg_cdc_ear_pa_boost_get, msm_anlg_cdc_ear_pa_boost_set),
  1790. SOC_ENUM_EXT("EAR PA Gain", msm_anlg_cdc_ear_pa_gain_enum[0],
  1791. msm_anlg_cdc_pa_gain_get, msm_anlg_cdc_pa_gain_put),
  1792. SOC_ENUM_EXT("Speaker Boost", msm_anlg_cdc_spk_boost_ctl_enum[0],
  1793. msm_anlg_cdc_spk_boost_get, msm_anlg_cdc_spk_boost_set),
  1794. SOC_ENUM_EXT("Ext Spk Boost", msm_anlg_cdc_ext_spk_boost_ctl_enum[0],
  1795. msm_anlg_cdc_ext_spk_boost_get, msm_anlg_cdc_ext_spk_boost_set),
  1796. SOC_ENUM_EXT("LOOPBACK Mode", msm_anlg_cdc_loopback_mode_ctl_enum[0],
  1797. msm_anlg_cdc_loopback_mode_get, msm_anlg_cdc_loopback_mode_put),
  1798. SOC_SINGLE_TLV("ADC1 Volume", MSM89XX_PMIC_ANALOG_TX_1_EN, 3,
  1799. 8, 0, analog_gain),
  1800. SOC_SINGLE_TLV("ADC2 Volume", MSM89XX_PMIC_ANALOG_TX_2_EN, 3,
  1801. 8, 0, analog_gain),
  1802. SOC_SINGLE_TLV("ADC3 Volume", MSM89XX_PMIC_ANALOG_TX_3_EN, 3,
  1803. 8, 0, analog_gain),
  1804. };
  1805. static int tombak_hph_impedance_get(struct snd_kcontrol *kcontrol,
  1806. struct snd_ctl_elem_value *ucontrol)
  1807. {
  1808. int ret;
  1809. uint32_t zl, zr;
  1810. bool hphr;
  1811. struct soc_multi_mixer_control *mc;
  1812. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1813. struct sdm660_cdc_priv *priv = snd_soc_codec_get_drvdata(codec);
  1814. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  1815. hphr = mc->shift;
  1816. ret = wcd_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
  1817. if (ret)
  1818. dev_dbg(codec->dev, "%s: Failed to get mbhc imped", __func__);
  1819. dev_dbg(codec->dev, "%s: zl %u, zr %u\n", __func__, zl, zr);
  1820. ucontrol->value.integer.value[0] = hphr ? zr : zl;
  1821. return 0;
  1822. }
  1823. static const struct snd_kcontrol_new impedance_detect_controls[] = {
  1824. SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
  1825. tombak_hph_impedance_get, NULL),
  1826. SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
  1827. tombak_hph_impedance_get, NULL),
  1828. };
  1829. static int tombak_get_hph_type(struct snd_kcontrol *kcontrol,
  1830. struct snd_ctl_elem_value *ucontrol)
  1831. {
  1832. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1833. struct sdm660_cdc_priv *priv = snd_soc_codec_get_drvdata(codec);
  1834. struct wcd_mbhc *mbhc;
  1835. if (!priv) {
  1836. dev_err(codec->dev,
  1837. "%s: sdm660_cdc-wcd private data is NULL\n",
  1838. __func__);
  1839. return -EINVAL;
  1840. }
  1841. mbhc = &priv->mbhc;
  1842. if (!mbhc) {
  1843. dev_err(codec->dev, "%s: mbhc not initialized\n", __func__);
  1844. return -EINVAL;
  1845. }
  1846. ucontrol->value.integer.value[0] = (u32) mbhc->hph_type;
  1847. dev_dbg(codec->dev, "%s: hph_type = %u\n", __func__, mbhc->hph_type);
  1848. return 0;
  1849. }
  1850. static const struct snd_kcontrol_new hph_type_detect_controls[] = {
  1851. SOC_SINGLE_EXT("HPH Type", 0, 0, UINT_MAX, 0,
  1852. tombak_get_hph_type, NULL),
  1853. };
  1854. static const char * const rdac2_mux_text[] = {
  1855. "ZERO", "RX2", "RX1"
  1856. };
  1857. static const struct snd_kcontrol_new adc1_switch =
  1858. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  1859. static const struct soc_enum rdac2_mux_enum =
  1860. SOC_ENUM_SINGLE(MSM89XX_PMIC_DIGITAL_CDC_CONN_HPHR_DAC_CTL,
  1861. 0, 3, rdac2_mux_text);
  1862. static const char * const adc2_mux_text[] = {
  1863. "ZERO", "INP2", "INP3"
  1864. };
  1865. static const char * const ext_spk_text[] = {
  1866. "Off", "On"
  1867. };
  1868. static const char * const wsa_spk_text[] = {
  1869. "ZERO", "WSA"
  1870. };
  1871. static const struct soc_enum adc2_enum =
  1872. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
  1873. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  1874. static const struct soc_enum ext_spk_enum =
  1875. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
  1876. ARRAY_SIZE(ext_spk_text), ext_spk_text);
  1877. static const struct soc_enum wsa_spk_enum =
  1878. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
  1879. ARRAY_SIZE(wsa_spk_text), wsa_spk_text);
  1880. static const struct snd_kcontrol_new ext_spk_mux =
  1881. SOC_DAPM_ENUM("Ext Spk Switch Mux", ext_spk_enum);
  1882. static const struct snd_kcontrol_new tx_adc2_mux =
  1883. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  1884. static const struct snd_kcontrol_new rdac2_mux =
  1885. SOC_DAPM_ENUM("RDAC2 MUX Mux", rdac2_mux_enum);
  1886. static const char * const ear_text[] = {
  1887. "ZERO", "Switch",
  1888. };
  1889. static const struct soc_enum ear_enum =
  1890. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(ear_text), ear_text);
  1891. static const struct snd_kcontrol_new ear_pa_mux[] = {
  1892. SOC_DAPM_ENUM("EAR_S", ear_enum)
  1893. };
  1894. static const struct snd_kcontrol_new wsa_spk_mux[] = {
  1895. SOC_DAPM_ENUM("WSA Spk Switch", wsa_spk_enum)
  1896. };
  1897. static const char * const hph_text[] = {
  1898. "ZERO", "Switch",
  1899. };
  1900. static const struct soc_enum hph_enum =
  1901. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(hph_text), hph_text);
  1902. static const struct snd_kcontrol_new hphl_mux[] = {
  1903. SOC_DAPM_ENUM("HPHL", hph_enum)
  1904. };
  1905. static const struct snd_kcontrol_new hphr_mux[] = {
  1906. SOC_DAPM_ENUM("HPHR", hph_enum)
  1907. };
  1908. static const struct snd_kcontrol_new spkr_mux[] = {
  1909. SOC_DAPM_ENUM("SPK", hph_enum)
  1910. };
  1911. static const char * const lo_text[] = {
  1912. "ZERO", "Switch",
  1913. };
  1914. static const struct soc_enum lo_enum =
  1915. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(hph_text), hph_text);
  1916. static const struct snd_kcontrol_new lo_mux[] = {
  1917. SOC_DAPM_ENUM("LINE_OUT", lo_enum)
  1918. };
  1919. static void msm_anlg_cdc_codec_enable_adc_block(struct snd_soc_codec *codec,
  1920. int enable)
  1921. {
  1922. struct sdm660_cdc_priv *wcd8x16 = snd_soc_codec_get_drvdata(codec);
  1923. dev_dbg(codec->dev, "%s %d\n", __func__, enable);
  1924. if (enable) {
  1925. wcd8x16->adc_count++;
  1926. snd_soc_update_bits(codec,
  1927. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL,
  1928. 0x20, 0x20);
  1929. snd_soc_update_bits(codec,
  1930. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1931. 0x10, 0x10);
  1932. } else {
  1933. wcd8x16->adc_count--;
  1934. if (!wcd8x16->adc_count) {
  1935. snd_soc_update_bits(codec,
  1936. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  1937. 0x10, 0x00);
  1938. snd_soc_update_bits(codec,
  1939. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL,
  1940. 0x20, 0x0);
  1941. }
  1942. }
  1943. }
  1944. static int msm_anlg_cdc_codec_enable_adc(struct snd_soc_dapm_widget *w,
  1945. struct snd_kcontrol *kcontrol,
  1946. int event)
  1947. {
  1948. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1949. u16 adc_reg;
  1950. u8 init_bit_shift;
  1951. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  1952. adc_reg = MSM89XX_PMIC_ANALOG_TX_1_2_TEST_CTL_2;
  1953. if (w->reg == MSM89XX_PMIC_ANALOG_TX_1_EN)
  1954. init_bit_shift = 5;
  1955. else if ((w->reg == MSM89XX_PMIC_ANALOG_TX_2_EN) ||
  1956. (w->reg == MSM89XX_PMIC_ANALOG_TX_3_EN))
  1957. init_bit_shift = 4;
  1958. else {
  1959. dev_err(codec->dev, "%s: Error, invalid adc register\n",
  1960. __func__);
  1961. return -EINVAL;
  1962. }
  1963. switch (event) {
  1964. case SND_SOC_DAPM_PRE_PMU:
  1965. msm_anlg_cdc_codec_enable_adc_block(codec, 1);
  1966. if (w->reg == MSM89XX_PMIC_ANALOG_TX_2_EN)
  1967. snd_soc_update_bits(codec,
  1968. MSM89XX_PMIC_ANALOG_MICB_1_CTL, 0x02, 0x02);
  1969. /*
  1970. * Add delay of 10 ms to give sufficient time for the voltage
  1971. * to shoot up and settle so that the txfe init does not
  1972. * happen when the input voltage is changing too much.
  1973. */
  1974. usleep_range(10000, 10010);
  1975. snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
  1976. 1 << init_bit_shift);
  1977. if (w->reg == MSM89XX_PMIC_ANALOG_TX_1_EN)
  1978. snd_soc_update_bits(codec,
  1979. MSM89XX_PMIC_DIGITAL_CDC_CONN_TX1_CTL,
  1980. 0x03, 0x00);
  1981. else if ((w->reg == MSM89XX_PMIC_ANALOG_TX_2_EN) ||
  1982. (w->reg == MSM89XX_PMIC_ANALOG_TX_3_EN))
  1983. snd_soc_update_bits(codec,
  1984. MSM89XX_PMIC_DIGITAL_CDC_CONN_TX2_CTL,
  1985. 0x03, 0x00);
  1986. /* Wait for 1ms to allow txfe settling time */
  1987. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  1988. break;
  1989. case SND_SOC_DAPM_POST_PMU:
  1990. /*
  1991. * Add delay of 12 ms before deasserting the init
  1992. * to reduce the tx pop
  1993. */
  1994. usleep_range(12000, 12010);
  1995. snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
  1996. /* Wait for 1ms to allow txfe settling time post powerup */
  1997. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  1998. break;
  1999. case SND_SOC_DAPM_POST_PMD:
  2000. msm_anlg_cdc_codec_enable_adc_block(codec, 0);
  2001. if (w->reg == MSM89XX_PMIC_ANALOG_TX_2_EN)
  2002. snd_soc_update_bits(codec,
  2003. MSM89XX_PMIC_ANALOG_MICB_1_CTL, 0x02, 0x00);
  2004. if (w->reg == MSM89XX_PMIC_ANALOG_TX_1_EN)
  2005. snd_soc_update_bits(codec,
  2006. MSM89XX_PMIC_DIGITAL_CDC_CONN_TX1_CTL,
  2007. 0x03, 0x02);
  2008. else if ((w->reg == MSM89XX_PMIC_ANALOG_TX_2_EN) ||
  2009. (w->reg == MSM89XX_PMIC_ANALOG_TX_3_EN))
  2010. snd_soc_update_bits(codec,
  2011. MSM89XX_PMIC_DIGITAL_CDC_CONN_TX2_CTL,
  2012. 0x03, 0x02);
  2013. break;
  2014. }
  2015. return 0;
  2016. }
  2017. static int msm_anlg_cdc_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
  2018. struct snd_kcontrol *kcontrol,
  2019. int event)
  2020. {
  2021. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2022. struct sdm660_cdc_priv *sdm660_cdc =
  2023. snd_soc_codec_get_drvdata(codec);
  2024. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  2025. switch (event) {
  2026. case SND_SOC_DAPM_PRE_PMU:
  2027. snd_soc_update_bits(codec,
  2028. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2029. snd_soc_update_bits(codec,
  2030. MSM89XX_PMIC_ANALOG_SPKR_PWRSTG_CTL, 0x01, 0x01);
  2031. switch (sdm660_cdc->boost_option) {
  2032. case BOOST_SWITCH:
  2033. if (!sdm660_cdc->spk_boost_set)
  2034. snd_soc_update_bits(codec,
  2035. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL,
  2036. 0x10, 0x10);
  2037. break;
  2038. case BOOST_ALWAYS:
  2039. case BOOST_ON_FOREVER:
  2040. break;
  2041. case BYPASS_ALWAYS:
  2042. snd_soc_update_bits(codec,
  2043. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL,
  2044. 0x10, 0x10);
  2045. break;
  2046. default:
  2047. dev_err(codec->dev,
  2048. "%s: invalid boost option: %d\n", __func__,
  2049. sdm660_cdc->boost_option);
  2050. break;
  2051. }
  2052. /* Wait for 1ms after SPK_DAC CTL setting */
  2053. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  2054. snd_soc_update_bits(codec,
  2055. MSM89XX_PMIC_ANALOG_SPKR_PWRSTG_CTL, 0xE0, 0xE0);
  2056. if (get_codec_version(sdm660_cdc) != TOMBAK_1_0)
  2057. snd_soc_update_bits(codec,
  2058. MSM89XX_PMIC_ANALOG_RX_EAR_CTL, 0x01, 0x01);
  2059. break;
  2060. case SND_SOC_DAPM_POST_PMU:
  2061. /* Wait for 1ms after SPK_VBAT_LDO Enable */
  2062. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  2063. switch (sdm660_cdc->boost_option) {
  2064. case BOOST_SWITCH:
  2065. if (sdm660_cdc->spk_boost_set)
  2066. snd_soc_update_bits(codec,
  2067. MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  2068. 0xEF, 0xEF);
  2069. else
  2070. snd_soc_update_bits(codec,
  2071. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL,
  2072. 0x10, 0x00);
  2073. break;
  2074. case BOOST_ALWAYS:
  2075. case BOOST_ON_FOREVER:
  2076. snd_soc_update_bits(codec,
  2077. MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  2078. 0xEF, 0xEF);
  2079. break;
  2080. case BYPASS_ALWAYS:
  2081. snd_soc_update_bits(codec,
  2082. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x10, 0x00);
  2083. break;
  2084. default:
  2085. dev_err(codec->dev,
  2086. "%s: invalid boost option: %d\n", __func__,
  2087. sdm660_cdc->boost_option);
  2088. break;
  2089. }
  2090. msm_anlg_cdc_dig_notifier_call(codec,
  2091. DIG_CDC_EVENT_RX3_MUTE_OFF);
  2092. snd_soc_update_bits(codec, w->reg, 0x80, 0x80);
  2093. break;
  2094. case SND_SOC_DAPM_PRE_PMD:
  2095. msm_anlg_cdc_dig_notifier_call(codec,
  2096. DIG_CDC_EVENT_RX3_MUTE_ON);
  2097. /*
  2098. * Add 1 ms sleep for the mute to take effect
  2099. */
  2100. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  2101. snd_soc_update_bits(codec,
  2102. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x10, 0x10);
  2103. if (get_codec_version(sdm660_cdc) < CAJON_2_0)
  2104. msm_anlg_cdc_boost_mode_sequence(codec, SPK_PMD);
  2105. snd_soc_update_bits(codec, w->reg, 0x80, 0x00);
  2106. switch (sdm660_cdc->boost_option) {
  2107. case BOOST_SWITCH:
  2108. if (sdm660_cdc->spk_boost_set)
  2109. snd_soc_update_bits(codec,
  2110. MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  2111. 0xEF, 0x69);
  2112. break;
  2113. case BOOST_ALWAYS:
  2114. case BOOST_ON_FOREVER:
  2115. snd_soc_update_bits(codec,
  2116. MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  2117. 0xEF, 0x69);
  2118. break;
  2119. case BYPASS_ALWAYS:
  2120. break;
  2121. default:
  2122. dev_err(codec->dev,
  2123. "%s: invalid boost option: %d\n", __func__,
  2124. sdm660_cdc->boost_option);
  2125. break;
  2126. }
  2127. break;
  2128. case SND_SOC_DAPM_POST_PMD:
  2129. snd_soc_update_bits(codec,
  2130. MSM89XX_PMIC_ANALOG_SPKR_PWRSTG_CTL, 0xE0, 0x00);
  2131. /* Wait for 1ms to allow setting time for spkr path disable */
  2132. usleep_range(CODEC_DELAY_1_MS, CODEC_DELAY_1_1_MS);
  2133. snd_soc_update_bits(codec,
  2134. MSM89XX_PMIC_ANALOG_SPKR_PWRSTG_CTL, 0x01, 0x00);
  2135. snd_soc_update_bits(codec,
  2136. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x10, 0x00);
  2137. if (get_codec_version(sdm660_cdc) != TOMBAK_1_0)
  2138. snd_soc_update_bits(codec,
  2139. MSM89XX_PMIC_ANALOG_RX_EAR_CTL, 0x01, 0x00);
  2140. snd_soc_update_bits(codec,
  2141. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x00);
  2142. if (get_codec_version(sdm660_cdc) >= CAJON_2_0)
  2143. msm_anlg_cdc_boost_mode_sequence(codec, SPK_PMD);
  2144. break;
  2145. }
  2146. return 0;
  2147. }
  2148. static int msm_anlg_cdc_codec_enable_dig_clk(struct snd_soc_dapm_widget *w,
  2149. struct snd_kcontrol *kcontrol,
  2150. int event)
  2151. {
  2152. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2153. struct sdm660_cdc_priv *sdm660_cdc =
  2154. snd_soc_codec_get_drvdata(codec);
  2155. struct msm_asoc_mach_data *pdata = NULL;
  2156. pdata = snd_soc_card_get_drvdata(codec->component.card);
  2157. dev_dbg(codec->dev, "%s event %d w->name %s\n", __func__,
  2158. event, w->name);
  2159. switch (event) {
  2160. case SND_SOC_DAPM_PRE_PMU:
  2161. msm_anlg_cdc_codec_enable_clock_block(codec, 1);
  2162. snd_soc_update_bits(codec, w->reg, 0x80, 0x80);
  2163. msm_anlg_cdc_boost_mode_sequence(codec, SPK_PMU);
  2164. break;
  2165. case SND_SOC_DAPM_POST_PMD:
  2166. if (sdm660_cdc->rx_bias_count == 0)
  2167. snd_soc_update_bits(codec,
  2168. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  2169. 0x80, 0x00);
  2170. }
  2171. return 0;
  2172. }
  2173. static bool msm_anlg_cdc_use_mb(struct snd_soc_codec *codec)
  2174. {
  2175. struct sdm660_cdc_priv *sdm660_cdc =
  2176. snd_soc_codec_get_drvdata(codec);
  2177. if (get_codec_version(sdm660_cdc) < CAJON)
  2178. return true;
  2179. else
  2180. return false;
  2181. }
  2182. static void msm_anlg_cdc_set_auto_zeroing(struct snd_soc_codec *codec,
  2183. bool enable)
  2184. {
  2185. struct sdm660_cdc_priv *sdm660_cdc =
  2186. snd_soc_codec_get_drvdata(codec);
  2187. if (get_codec_version(sdm660_cdc) < CONGA) {
  2188. if (enable)
  2189. /*
  2190. * Set autozeroing for special headset detection and
  2191. * buttons to work.
  2192. */
  2193. snd_soc_update_bits(codec,
  2194. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  2195. 0x18, 0x10);
  2196. else
  2197. snd_soc_update_bits(codec,
  2198. MSM89XX_PMIC_ANALOG_MICB_2_EN,
  2199. 0x18, 0x00);
  2200. } else {
  2201. dev_dbg(codec->dev,
  2202. "%s: Auto Zeroing is not required from CONGA\n",
  2203. __func__);
  2204. }
  2205. }
  2206. static void msm_anlg_cdc_trim_btn_reg(struct snd_soc_codec *codec)
  2207. {
  2208. struct sdm660_cdc_priv *sdm660_cdc =
  2209. snd_soc_codec_get_drvdata(codec);
  2210. if (get_codec_version(sdm660_cdc) == TOMBAK_1_0) {
  2211. pr_debug("%s: This device needs to be trimmed\n", __func__);
  2212. /*
  2213. * Calculate the trim value for each device used
  2214. * till is comes in production by hardware team
  2215. */
  2216. snd_soc_update_bits(codec,
  2217. MSM89XX_PMIC_ANALOG_SEC_ACCESS,
  2218. 0xA5, 0xA5);
  2219. snd_soc_update_bits(codec,
  2220. MSM89XX_PMIC_ANALOG_TRIM_CTRL2,
  2221. 0xFF, 0x30);
  2222. } else {
  2223. dev_dbg(codec->dev, "%s: This device is trimmed at ATE\n",
  2224. __func__);
  2225. }
  2226. }
  2227. static int msm_anlg_cdc_enable_ext_mb_source(struct wcd_mbhc *wcd_mbhc,
  2228. bool turn_on)
  2229. {
  2230. int ret = 0;
  2231. static int count;
  2232. struct snd_soc_codec *codec = wcd_mbhc->codec;
  2233. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2234. dev_dbg(codec->dev, "%s turn_on: %d count: %d\n", __func__, turn_on,
  2235. count);
  2236. if (turn_on) {
  2237. if (!count) {
  2238. ret = snd_soc_dapm_force_enable_pin(dapm,
  2239. "MICBIAS_REGULATOR");
  2240. snd_soc_dapm_sync(dapm);
  2241. }
  2242. count++;
  2243. } else {
  2244. if (count > 0)
  2245. count--;
  2246. if (!count) {
  2247. ret = snd_soc_dapm_disable_pin(dapm,
  2248. "MICBIAS_REGULATOR");
  2249. snd_soc_dapm_sync(dapm);
  2250. }
  2251. }
  2252. if (ret)
  2253. dev_err(codec->dev, "%s: Failed to %s external micbias source\n",
  2254. __func__, turn_on ? "enable" : "disabled");
  2255. else
  2256. dev_dbg(codec->dev, "%s: %s external micbias source\n",
  2257. __func__, turn_on ? "Enabled" : "Disabled");
  2258. return ret;
  2259. }
  2260. static int msm_anlg_cdc_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2261. struct snd_kcontrol *kcontrol,
  2262. int event)
  2263. {
  2264. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2265. struct sdm660_cdc_priv *sdm660_cdc =
  2266. snd_soc_codec_get_drvdata(codec);
  2267. u16 micb_int_reg;
  2268. char *internal1_text = "Internal1";
  2269. char *internal2_text = "Internal2";
  2270. char *internal3_text = "Internal3";
  2271. char *external2_text = "External2";
  2272. char *external_text = "External";
  2273. bool micbias2;
  2274. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  2275. switch (w->reg) {
  2276. case MSM89XX_PMIC_ANALOG_MICB_1_EN:
  2277. case MSM89XX_PMIC_ANALOG_MICB_2_EN:
  2278. micb_int_reg = MSM89XX_PMIC_ANALOG_MICB_1_INT_RBIAS;
  2279. break;
  2280. default:
  2281. dev_err(codec->dev,
  2282. "%s: Error, invalid micbias register 0x%x\n",
  2283. __func__, w->reg);
  2284. return -EINVAL;
  2285. }
  2286. micbias2 = (snd_soc_read(codec, MSM89XX_PMIC_ANALOG_MICB_2_EN) & 0x80);
  2287. switch (event) {
  2288. case SND_SOC_DAPM_PRE_PMU:
  2289. if (strnstr(w->name, internal1_text, strlen(w->name))) {
  2290. if (get_codec_version(sdm660_cdc) >= CAJON)
  2291. snd_soc_update_bits(codec,
  2292. MSM89XX_PMIC_ANALOG_TX_1_2_ATEST_CTL_2,
  2293. 0x02, 0x02);
  2294. snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x80);
  2295. } else if (strnstr(w->name, internal2_text, strlen(w->name))) {
  2296. snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x10);
  2297. snd_soc_update_bits(codec, w->reg, 0x60, 0x00);
  2298. } else if (strnstr(w->name, internal3_text, strlen(w->name))) {
  2299. snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x2);
  2300. /*
  2301. * update MSM89XX_PMIC_ANALOG_TX_1_2_ATEST_CTL_2
  2302. * for external bias only, not for external2.
  2303. */
  2304. } else if (!strnstr(w->name, external2_text, strlen(w->name)) &&
  2305. strnstr(w->name, external_text,
  2306. strlen(w->name))) {
  2307. snd_soc_update_bits(codec,
  2308. MSM89XX_PMIC_ANALOG_TX_1_2_ATEST_CTL_2,
  2309. 0x02, 0x02);
  2310. }
  2311. if (!strnstr(w->name, external_text, strlen(w->name)))
  2312. snd_soc_update_bits(codec,
  2313. MSM89XX_PMIC_ANALOG_MICB_1_EN, 0x05, 0x04);
  2314. if (w->reg == MSM89XX_PMIC_ANALOG_MICB_1_EN)
  2315. msm_anlg_cdc_configure_cap(codec, true, micbias2);
  2316. break;
  2317. case SND_SOC_DAPM_POST_PMU:
  2318. if (get_codec_version(sdm660_cdc) <= TOMBAK_2_0)
  2319. /*
  2320. * Wait for 20ms post micbias enable
  2321. * for version < tombak 2.0.
  2322. */
  2323. usleep_range(20000, 20100);
  2324. if (strnstr(w->name, internal1_text, strlen(w->name))) {
  2325. snd_soc_update_bits(codec, micb_int_reg, 0x40, 0x40);
  2326. } else if (strnstr(w->name, internal2_text, strlen(w->name))) {
  2327. snd_soc_update_bits(codec, micb_int_reg, 0x08, 0x08);
  2328. msm_anlg_cdc_notifier_call(codec,
  2329. WCD_EVENT_POST_MICBIAS_2_ON);
  2330. } else if (strnstr(w->name, internal3_text, 30)) {
  2331. snd_soc_update_bits(codec, micb_int_reg, 0x01, 0x01);
  2332. } else if (strnstr(w->name, external2_text, strlen(w->name))) {
  2333. msm_anlg_cdc_notifier_call(codec,
  2334. WCD_EVENT_POST_MICBIAS_2_ON);
  2335. }
  2336. break;
  2337. case SND_SOC_DAPM_POST_PMD:
  2338. if (strnstr(w->name, internal1_text, strlen(w->name))) {
  2339. snd_soc_update_bits(codec, micb_int_reg, 0xC0, 0x40);
  2340. } else if (strnstr(w->name, internal2_text, strlen(w->name))) {
  2341. msm_anlg_cdc_notifier_call(codec,
  2342. WCD_EVENT_POST_MICBIAS_2_OFF);
  2343. } else if (strnstr(w->name, internal3_text, 30)) {
  2344. snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
  2345. } else if (strnstr(w->name, external2_text, strlen(w->name))) {
  2346. /*
  2347. * send micbias turn off event to mbhc driver and then
  2348. * break, as no need to set MICB_1_EN register.
  2349. */
  2350. msm_anlg_cdc_notifier_call(codec,
  2351. WCD_EVENT_POST_MICBIAS_2_OFF);
  2352. break;
  2353. }
  2354. if (w->reg == MSM89XX_PMIC_ANALOG_MICB_1_EN)
  2355. msm_anlg_cdc_configure_cap(codec, false, micbias2);
  2356. break;
  2357. }
  2358. return 0;
  2359. }
  2360. static void update_clkdiv(void *handle, int val)
  2361. {
  2362. struct sdm660_cdc_priv *handle_cdc = handle;
  2363. struct snd_soc_codec *codec = handle_cdc->codec;
  2364. snd_soc_update_bits(codec,
  2365. MSM89XX_PMIC_ANALOG_TX_1_2_TXFE_CLKDIV,
  2366. 0xFF, val);
  2367. }
  2368. static int get_cdc_version(void *handle)
  2369. {
  2370. struct sdm660_cdc_priv *sdm660_cdc = handle;
  2371. return get_codec_version(sdm660_cdc);
  2372. }
  2373. static int sdm660_wcd_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
  2374. struct snd_kcontrol *kcontrol,
  2375. int event)
  2376. {
  2377. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2378. struct sdm660_cdc_priv *sdm660_cdc =
  2379. snd_soc_codec_get_drvdata(codec);
  2380. int ret = 0;
  2381. if (!sdm660_cdc->ext_spk_boost_set) {
  2382. dev_dbg(codec->dev, "%s: ext_boost not supported/disabled\n",
  2383. __func__);
  2384. return 0;
  2385. }
  2386. dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
  2387. switch (event) {
  2388. case SND_SOC_DAPM_PRE_PMU:
  2389. if (sdm660_cdc->spkdrv_reg) {
  2390. ret = regulator_enable(sdm660_cdc->spkdrv_reg);
  2391. if (ret)
  2392. dev_err(codec->dev,
  2393. "%s Failed to enable spkdrv reg %s\n",
  2394. __func__, MSM89XX_VDD_SPKDRV_NAME);
  2395. }
  2396. break;
  2397. case SND_SOC_DAPM_POST_PMD:
  2398. if (sdm660_cdc->spkdrv_reg) {
  2399. ret = regulator_disable(sdm660_cdc->spkdrv_reg);
  2400. if (ret)
  2401. dev_err(codec->dev,
  2402. "%s: Failed to disable spkdrv_reg %s\n",
  2403. __func__, MSM89XX_VDD_SPKDRV_NAME);
  2404. }
  2405. break;
  2406. }
  2407. return 0;
  2408. }
  2409. /* The register address is the same as other codec so it can use resmgr */
  2410. static int msm_anlg_cdc_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
  2411. struct snd_kcontrol *kcontrol,
  2412. int event)
  2413. {
  2414. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2415. struct sdm660_cdc_priv *sdm660_cdc =
  2416. snd_soc_codec_get_drvdata(codec);
  2417. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  2418. switch (event) {
  2419. case SND_SOC_DAPM_PRE_PMU:
  2420. sdm660_cdc->rx_bias_count++;
  2421. if (sdm660_cdc->rx_bias_count == 1) {
  2422. snd_soc_update_bits(codec,
  2423. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC,
  2424. 0x80, 0x80);
  2425. snd_soc_update_bits(codec,
  2426. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC,
  2427. 0x01, 0x01);
  2428. }
  2429. break;
  2430. case SND_SOC_DAPM_POST_PMD:
  2431. sdm660_cdc->rx_bias_count--;
  2432. if (sdm660_cdc->rx_bias_count == 0) {
  2433. snd_soc_update_bits(codec,
  2434. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC,
  2435. 0x01, 0x00);
  2436. snd_soc_update_bits(codec,
  2437. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC,
  2438. 0x80, 0x00);
  2439. }
  2440. break;
  2441. }
  2442. dev_dbg(codec->dev, "%s rx_bias_count = %d\n",
  2443. __func__, sdm660_cdc->rx_bias_count);
  2444. return 0;
  2445. }
  2446. static uint32_t wcd_get_impedance_value(uint32_t imped)
  2447. {
  2448. int i;
  2449. for (i = 0; i < ARRAY_SIZE(wcd_imped_val) - 1; i++) {
  2450. if (imped >= wcd_imped_val[i] &&
  2451. imped < wcd_imped_val[i + 1])
  2452. break;
  2453. }
  2454. pr_debug("%s: selected impedance value = %d\n",
  2455. __func__, wcd_imped_val[i]);
  2456. return wcd_imped_val[i];
  2457. }
  2458. static void wcd_imped_config(struct snd_soc_codec *codec,
  2459. uint32_t imped, bool set_gain)
  2460. {
  2461. uint32_t value;
  2462. int codec_version;
  2463. struct sdm660_cdc_priv *sdm660_cdc =
  2464. snd_soc_codec_get_drvdata(codec);
  2465. value = wcd_get_impedance_value(imped);
  2466. if (value < wcd_imped_val[0]) {
  2467. dev_dbg(codec->dev,
  2468. "%s, detected impedance is less than 4 Ohm\n",
  2469. __func__);
  2470. return;
  2471. }
  2472. codec_version = get_codec_version(sdm660_cdc);
  2473. if (set_gain) {
  2474. switch (codec_version) {
  2475. case TOMBAK_1_0:
  2476. case TOMBAK_2_0:
  2477. case CONGA:
  2478. /*
  2479. * For 32Ohm load and higher loads, Set 0x19E
  2480. * bit 5 to 1 (POS_0_DB_DI). For loads lower
  2481. * than 32Ohm (such as 16Ohm load), Set 0x19E
  2482. * bit 5 to 0 (POS_M4P5_DB_DI)
  2483. */
  2484. if (value >= 32)
  2485. snd_soc_update_bits(codec,
  2486. MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  2487. 0x20, 0x20);
  2488. else
  2489. snd_soc_update_bits(codec,
  2490. MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  2491. 0x20, 0x00);
  2492. break;
  2493. case CAJON:
  2494. case CAJON_2_0:
  2495. case DIANGU:
  2496. case DRAX_CDC:
  2497. if (value >= 13) {
  2498. snd_soc_update_bits(codec,
  2499. MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  2500. 0x20, 0x20);
  2501. snd_soc_update_bits(codec,
  2502. MSM89XX_PMIC_ANALOG_NCP_VCTRL,
  2503. 0x07, 0x07);
  2504. } else {
  2505. snd_soc_update_bits(codec,
  2506. MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  2507. 0x20, 0x00);
  2508. snd_soc_update_bits(codec,
  2509. MSM89XX_PMIC_ANALOG_NCP_VCTRL,
  2510. 0x07, 0x04);
  2511. }
  2512. break;
  2513. }
  2514. } else {
  2515. snd_soc_update_bits(codec,
  2516. MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  2517. 0x20, 0x00);
  2518. snd_soc_update_bits(codec,
  2519. MSM89XX_PMIC_ANALOG_NCP_VCTRL,
  2520. 0x07, 0x04);
  2521. }
  2522. dev_dbg(codec->dev, "%s: Exit\n", __func__);
  2523. }
  2524. static int msm_anlg_cdc_hphl_dac_event(struct snd_soc_dapm_widget *w,
  2525. struct snd_kcontrol *kcontrol,
  2526. int event)
  2527. {
  2528. uint32_t impedl, impedr;
  2529. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2530. struct sdm660_cdc_priv *sdm660_cdc =
  2531. snd_soc_codec_get_drvdata(codec);
  2532. int ret;
  2533. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2534. ret = wcd_mbhc_get_impedance(&sdm660_cdc->mbhc,
  2535. &impedl, &impedr);
  2536. switch (event) {
  2537. case SND_SOC_DAPM_PRE_PMU:
  2538. if (get_codec_version(sdm660_cdc) > CAJON)
  2539. snd_soc_update_bits(codec,
  2540. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN,
  2541. 0x08, 0x08);
  2542. if (get_codec_version(sdm660_cdc) == CAJON ||
  2543. get_codec_version(sdm660_cdc) == CAJON_2_0) {
  2544. snd_soc_update_bits(codec,
  2545. MSM89XX_PMIC_ANALOG_RX_HPH_L_TEST,
  2546. 0x80, 0x80);
  2547. snd_soc_update_bits(codec,
  2548. MSM89XX_PMIC_ANALOG_RX_HPH_R_TEST,
  2549. 0x80, 0x80);
  2550. }
  2551. if (get_codec_version(sdm660_cdc) > CAJON)
  2552. snd_soc_update_bits(codec,
  2553. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN,
  2554. 0x08, 0x00);
  2555. if (sdm660_cdc->hph_mode == HD2_MODE)
  2556. msm_anlg_cdc_dig_notifier_call(codec,
  2557. DIG_CDC_EVENT_PRE_RX1_INT_ON);
  2558. snd_soc_update_bits(codec,
  2559. MSM89XX_PMIC_ANALOG_RX_HPH_L_PA_DAC_CTL, 0x02, 0x02);
  2560. snd_soc_update_bits(codec,
  2561. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x01);
  2562. snd_soc_update_bits(codec,
  2563. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x02, 0x02);
  2564. if (!ret)
  2565. wcd_imped_config(codec, impedl, true);
  2566. else
  2567. dev_dbg(codec->dev, "Failed to get mbhc impedance %d\n",
  2568. ret);
  2569. break;
  2570. case SND_SOC_DAPM_POST_PMU:
  2571. snd_soc_update_bits(codec,
  2572. MSM89XX_PMIC_ANALOG_RX_HPH_L_PA_DAC_CTL, 0x02, 0x00);
  2573. break;
  2574. case SND_SOC_DAPM_POST_PMD:
  2575. wcd_imped_config(codec, impedl, false);
  2576. snd_soc_update_bits(codec,
  2577. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x02, 0x00);
  2578. snd_soc_update_bits(codec,
  2579. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x00);
  2580. if (sdm660_cdc->hph_mode == HD2_MODE)
  2581. msm_anlg_cdc_dig_notifier_call(codec,
  2582. DIG_CDC_EVENT_POST_RX1_INT_OFF);
  2583. break;
  2584. }
  2585. return 0;
  2586. }
  2587. static int msm_anlg_cdc_lo_dac_event(struct snd_soc_dapm_widget *w,
  2588. struct snd_kcontrol *kcontrol,
  2589. int event)
  2590. {
  2591. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2592. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2593. switch (event) {
  2594. case SND_SOC_DAPM_PRE_PMU:
  2595. snd_soc_update_bits(codec,
  2596. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2597. snd_soc_update_bits(codec,
  2598. MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL, 0x20, 0x20);
  2599. snd_soc_update_bits(codec,
  2600. MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL, 0x80, 0x80);
  2601. snd_soc_update_bits(codec,
  2602. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x08, 0x08);
  2603. snd_soc_update_bits(codec,
  2604. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x40, 0x40);
  2605. break;
  2606. case SND_SOC_DAPM_POST_PMU:
  2607. snd_soc_update_bits(codec,
  2608. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x80, 0x80);
  2609. snd_soc_update_bits(codec,
  2610. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x08, 0x00);
  2611. snd_soc_update_bits(codec,
  2612. MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL, 0x40, 0x40);
  2613. break;
  2614. case SND_SOC_DAPM_POST_PMD:
  2615. /* Wait for 20ms before powerdown of lineout_dac */
  2616. usleep_range(20000, 20100);
  2617. snd_soc_update_bits(codec,
  2618. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x80, 0x00);
  2619. snd_soc_update_bits(codec,
  2620. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x40, 0x00);
  2621. snd_soc_update_bits(codec,
  2622. MSM89XX_PMIC_ANALOG_RX_LO_DAC_CTL, 0x08, 0x00);
  2623. snd_soc_update_bits(codec,
  2624. MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL, 0x80, 0x00);
  2625. snd_soc_update_bits(codec,
  2626. MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL, 0x40, 0x00);
  2627. snd_soc_update_bits(codec,
  2628. MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL, 0x20, 0x00);
  2629. snd_soc_update_bits(codec,
  2630. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x00);
  2631. break;
  2632. }
  2633. return 0;
  2634. }
  2635. static int msm_anlg_cdc_hphr_dac_event(struct snd_soc_dapm_widget *w,
  2636. struct snd_kcontrol *kcontrol,
  2637. int event)
  2638. {
  2639. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2640. struct sdm660_cdc_priv *sdm660_cdc =
  2641. snd_soc_codec_get_drvdata(codec);
  2642. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  2643. switch (event) {
  2644. case SND_SOC_DAPM_PRE_PMU:
  2645. if (sdm660_cdc->hph_mode == HD2_MODE)
  2646. msm_anlg_cdc_dig_notifier_call(codec,
  2647. DIG_CDC_EVENT_PRE_RX2_INT_ON);
  2648. snd_soc_update_bits(codec,
  2649. MSM89XX_PMIC_ANALOG_RX_HPH_R_PA_DAC_CTL, 0x02, 0x02);
  2650. snd_soc_update_bits(codec,
  2651. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL, 0x02, 0x02);
  2652. snd_soc_update_bits(codec,
  2653. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x01, 0x01);
  2654. break;
  2655. case SND_SOC_DAPM_POST_PMU:
  2656. snd_soc_update_bits(codec,
  2657. MSM89XX_PMIC_ANALOG_RX_HPH_R_PA_DAC_CTL, 0x02, 0x00);
  2658. break;
  2659. case SND_SOC_DAPM_POST_PMD:
  2660. snd_soc_update_bits(codec,
  2661. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL, 0x01, 0x00);
  2662. snd_soc_update_bits(codec,
  2663. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL, 0x02, 0x00);
  2664. if (sdm660_cdc->hph_mode == HD2_MODE)
  2665. msm_anlg_cdc_dig_notifier_call(codec,
  2666. DIG_CDC_EVENT_POST_RX2_INT_OFF);
  2667. break;
  2668. }
  2669. return 0;
  2670. }
  2671. static int msm_anlg_cdc_hph_pa_event(struct snd_soc_dapm_widget *w,
  2672. struct snd_kcontrol *kcontrol,
  2673. int event)
  2674. {
  2675. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2676. struct sdm660_cdc_priv *sdm660_cdc =
  2677. snd_soc_codec_get_drvdata(codec);
  2678. dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
  2679. switch (event) {
  2680. case SND_SOC_DAPM_PRE_PMU:
  2681. if (w->shift == 5)
  2682. msm_anlg_cdc_notifier_call(codec,
  2683. WCD_EVENT_PRE_HPHL_PA_ON);
  2684. else if (w->shift == 4)
  2685. msm_anlg_cdc_notifier_call(codec,
  2686. WCD_EVENT_PRE_HPHR_PA_ON);
  2687. snd_soc_update_bits(codec,
  2688. MSM89XX_PMIC_ANALOG_NCP_FBCTRL, 0x20, 0x20);
  2689. break;
  2690. case SND_SOC_DAPM_POST_PMU:
  2691. /* Wait for 7ms to allow setting time for HPH_PA Enable */
  2692. usleep_range(7000, 7100);
  2693. if (w->shift == 5) {
  2694. snd_soc_update_bits(codec,
  2695. MSM89XX_PMIC_ANALOG_RX_HPH_L_TEST, 0x04, 0x04);
  2696. msm_anlg_cdc_dig_notifier_call(codec,
  2697. DIG_CDC_EVENT_RX1_MUTE_OFF);
  2698. } else if (w->shift == 4) {
  2699. snd_soc_update_bits(codec,
  2700. MSM89XX_PMIC_ANALOG_RX_HPH_R_TEST, 0x04, 0x04);
  2701. msm_anlg_cdc_dig_notifier_call(codec,
  2702. DIG_CDC_EVENT_RX2_MUTE_OFF);
  2703. }
  2704. break;
  2705. case SND_SOC_DAPM_PRE_PMD:
  2706. if (w->shift == 5) {
  2707. msm_anlg_cdc_dig_notifier_call(codec,
  2708. DIG_CDC_EVENT_RX1_MUTE_ON);
  2709. /* Wait for 20ms after HPHL RX digital mute */
  2710. msleep(20);
  2711. snd_soc_update_bits(codec,
  2712. MSM89XX_PMIC_ANALOG_RX_HPH_L_TEST, 0x04, 0x00);
  2713. msm_anlg_cdc_notifier_call(codec,
  2714. WCD_EVENT_PRE_HPHL_PA_OFF);
  2715. } else if (w->shift == 4) {
  2716. msm_anlg_cdc_dig_notifier_call(codec,
  2717. DIG_CDC_EVENT_RX2_MUTE_ON);
  2718. /* Wait for 20ms after HPHR RX digital mute */
  2719. msleep(20);
  2720. snd_soc_update_bits(codec,
  2721. MSM89XX_PMIC_ANALOG_RX_HPH_R_TEST, 0x04, 0x00);
  2722. msm_anlg_cdc_notifier_call(codec,
  2723. WCD_EVENT_PRE_HPHR_PA_OFF);
  2724. }
  2725. if (get_codec_version(sdm660_cdc) >= CAJON) {
  2726. snd_soc_update_bits(codec,
  2727. MSM89XX_PMIC_ANALOG_RX_HPH_BIAS_CNP,
  2728. 0xF0, 0x30);
  2729. }
  2730. break;
  2731. case SND_SOC_DAPM_POST_PMD:
  2732. if (w->shift == 5) {
  2733. clear_bit(WCD_MBHC_HPHL_PA_OFF_ACK,
  2734. &sdm660_cdc->mbhc.hph_pa_dac_state);
  2735. msm_anlg_cdc_notifier_call(codec,
  2736. WCD_EVENT_POST_HPHL_PA_OFF);
  2737. } else if (w->shift == 4) {
  2738. clear_bit(WCD_MBHC_HPHR_PA_OFF_ACK,
  2739. &sdm660_cdc->mbhc.hph_pa_dac_state);
  2740. msm_anlg_cdc_notifier_call(codec,
  2741. WCD_EVENT_POST_HPHR_PA_OFF);
  2742. }
  2743. /* Wait for 15ms after HPH RX teardown */
  2744. usleep_range(15000, 15100);
  2745. break;
  2746. }
  2747. return 0;
  2748. }
  2749. static const struct snd_soc_dapm_route audio_map[] = {
  2750. /* RDAC Connections */
  2751. {"HPHR DAC", NULL, "RDAC2 MUX"},
  2752. {"RDAC2 MUX", "RX1", "PDM_IN_RX1"},
  2753. {"RDAC2 MUX", "RX2", "PDM_IN_RX2"},
  2754. /* WSA */
  2755. {"WSA_SPK OUT", NULL, "WSA Spk Switch"},
  2756. {"WSA Spk Switch", "WSA", "EAR PA"},
  2757. /* Earpiece (RX MIX1) */
  2758. {"EAR", NULL, "EAR_S"},
  2759. {"EAR_S", "Switch", "EAR PA"},
  2760. {"EAR PA", NULL, "RX_BIAS"},
  2761. {"EAR PA", NULL, "HPHL DAC"},
  2762. {"EAR PA", NULL, "HPHR DAC"},
  2763. {"EAR PA", NULL, "EAR CP"},
  2764. /* Headset (RX MIX1 and RX MIX2) */
  2765. {"HEADPHONE", NULL, "HPHL PA"},
  2766. {"HEADPHONE", NULL, "HPHR PA"},
  2767. {"Ext Spk", NULL, "Ext Spk Switch"},
  2768. {"Ext Spk Switch", "On", "HPHL PA"},
  2769. {"Ext Spk Switch", "On", "HPHR PA"},
  2770. {"HPHL PA", NULL, "HPHL"},
  2771. {"HPHR PA", NULL, "HPHR"},
  2772. {"HPHL", "Switch", "HPHL DAC"},
  2773. {"HPHR", "Switch", "HPHR DAC"},
  2774. {"HPHL PA", NULL, "CP"},
  2775. {"HPHL PA", NULL, "RX_BIAS"},
  2776. {"HPHR PA", NULL, "CP"},
  2777. {"HPHR PA", NULL, "RX_BIAS"},
  2778. {"HPHL DAC", NULL, "PDM_IN_RX1"},
  2779. {"SPK_OUT", NULL, "SPK PA"},
  2780. {"SPK PA", NULL, "SPK_RX_BIAS"},
  2781. {"SPK PA", NULL, "SPK"},
  2782. {"SPK", "Switch", "SPK DAC"},
  2783. {"SPK DAC", NULL, "PDM_IN_RX3"},
  2784. {"SPK DAC", NULL, "VDD_SPKDRV"},
  2785. /* lineout */
  2786. {"LINEOUT", NULL, "LINEOUT PA"},
  2787. {"LINEOUT PA", NULL, "SPK_RX_BIAS"},
  2788. {"LINEOUT PA", NULL, "LINE_OUT"},
  2789. {"LINE_OUT", "Switch", "LINEOUT DAC"},
  2790. {"LINEOUT DAC", NULL, "PDM_IN_RX3"},
  2791. /* lineout to WSA */
  2792. {"WSA_SPK OUT", NULL, "LINEOUT PA"},
  2793. {"PDM_IN_RX1", NULL, "RX1 CLK"},
  2794. {"PDM_IN_RX2", NULL, "RX2 CLK"},
  2795. {"PDM_IN_RX3", NULL, "RX3 CLK"},
  2796. {"ADC1_OUT", NULL, "ADC1"},
  2797. {"ADC2_OUT", NULL, "ADC2"},
  2798. {"ADC3_OUT", NULL, "ADC3"},
  2799. /* ADC Connections */
  2800. {"ADC2", NULL, "ADC2 MUX"},
  2801. {"ADC3", NULL, "ADC2 MUX"},
  2802. {"ADC2 MUX", "INP2", "ADC2_INP2"},
  2803. {"ADC2 MUX", "INP3", "ADC2_INP3"},
  2804. {"ADC1", NULL, "ADC1_INP1"},
  2805. {"ADC1_INP1", "Switch", "AMIC1"},
  2806. {"ADC2_INP2", NULL, "AMIC2"},
  2807. {"ADC2_INP3", NULL, "AMIC3"},
  2808. {"MIC BIAS Internal1", NULL, "INT_LDO_H"},
  2809. {"MIC BIAS Internal2", NULL, "INT_LDO_H"},
  2810. {"MIC BIAS External", NULL, "INT_LDO_H"},
  2811. {"MIC BIAS External2", NULL, "INT_LDO_H"},
  2812. {"MIC BIAS Internal1", NULL, "MICBIAS_REGULATOR"},
  2813. {"MIC BIAS Internal2", NULL, "MICBIAS_REGULATOR"},
  2814. {"MIC BIAS External", NULL, "MICBIAS_REGULATOR"},
  2815. {"MIC BIAS External2", NULL, "MICBIAS_REGULATOR"},
  2816. };
  2817. static int msm_anlg_cdc_startup(struct snd_pcm_substream *substream,
  2818. struct snd_soc_dai *dai)
  2819. {
  2820. struct sdm660_cdc_priv *sdm660_cdc =
  2821. snd_soc_codec_get_drvdata(dai->codec);
  2822. dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
  2823. __func__,
  2824. substream->name, substream->stream);
  2825. /*
  2826. * If status_mask is BUS_DOWN it means SSR is not complete.
  2827. * So return error.
  2828. */
  2829. if (test_bit(BUS_DOWN, &sdm660_cdc->status_mask)) {
  2830. dev_err(dai->codec->dev, "Error, Device is not up post SSR\n");
  2831. return -EINVAL;
  2832. }
  2833. return 0;
  2834. }
  2835. static void msm_anlg_cdc_shutdown(struct snd_pcm_substream *substream,
  2836. struct snd_soc_dai *dai)
  2837. {
  2838. dev_dbg(dai->codec->dev,
  2839. "%s(): substream = %s stream = %d\n", __func__,
  2840. substream->name, substream->stream);
  2841. }
  2842. int msm_anlg_cdc_mclk_enable(struct snd_soc_codec *codec,
  2843. int mclk_enable, bool dapm)
  2844. {
  2845. struct sdm660_cdc_priv *sdm660_cdc =
  2846. snd_soc_codec_get_drvdata(codec);
  2847. dev_dbg(codec->dev, "%s: mclk_enable = %u, dapm = %d\n",
  2848. __func__, mclk_enable, dapm);
  2849. if (mclk_enable) {
  2850. sdm660_cdc->int_mclk0_enabled = true;
  2851. msm_anlg_cdc_codec_enable_clock_block(codec, 1);
  2852. } else {
  2853. if (!sdm660_cdc->int_mclk0_enabled) {
  2854. dev_err(codec->dev, "Error, MCLK already diabled\n");
  2855. return -EINVAL;
  2856. }
  2857. sdm660_cdc->int_mclk0_enabled = false;
  2858. msm_anlg_cdc_codec_enable_clock_block(codec, 0);
  2859. }
  2860. return 0;
  2861. }
  2862. static int msm_anlg_cdc_set_dai_sysclk(struct snd_soc_dai *dai,
  2863. int clk_id, unsigned int freq, int dir)
  2864. {
  2865. dev_dbg(dai->codec->dev, "%s\n", __func__);
  2866. return 0;
  2867. }
  2868. static int msm_anlg_cdc_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2869. {
  2870. dev_dbg(dai->codec->dev, "%s\n", __func__);
  2871. return 0;
  2872. }
  2873. static int msm_anlg_cdc_set_channel_map(struct snd_soc_dai *dai,
  2874. unsigned int tx_num, unsigned int *tx_slot,
  2875. unsigned int rx_num, unsigned int *rx_slot)
  2876. {
  2877. dev_dbg(dai->codec->dev, "%s\n", __func__);
  2878. return 0;
  2879. }
  2880. static int msm_anlg_cdc_get_channel_map(struct snd_soc_dai *dai,
  2881. unsigned int *tx_num, unsigned int *tx_slot,
  2882. unsigned int *rx_num, unsigned int *rx_slot)
  2883. {
  2884. dev_dbg(dai->codec->dev, "%s\n", __func__);
  2885. return 0;
  2886. }
  2887. static struct snd_soc_dai_ops msm_anlg_cdc_dai_ops = {
  2888. .startup = msm_anlg_cdc_startup,
  2889. .shutdown = msm_anlg_cdc_shutdown,
  2890. .set_sysclk = msm_anlg_cdc_set_dai_sysclk,
  2891. .set_fmt = msm_anlg_cdc_set_dai_fmt,
  2892. .set_channel_map = msm_anlg_cdc_set_channel_map,
  2893. .get_channel_map = msm_anlg_cdc_get_channel_map,
  2894. };
  2895. static struct snd_soc_dai_driver msm_anlg_cdc_i2s_dai[] = {
  2896. {
  2897. .name = "msm_anlg_cdc_i2s_rx1",
  2898. .id = AIF1_PB,
  2899. .playback = {
  2900. .stream_name = "PDM Playback",
  2901. .rates = SDM660_CDC_RATES,
  2902. .formats = SDM660_CDC_FORMATS,
  2903. .rate_max = 192000,
  2904. .rate_min = 8000,
  2905. .channels_min = 1,
  2906. .channels_max = 3,
  2907. },
  2908. .ops = &msm_anlg_cdc_dai_ops,
  2909. },
  2910. {
  2911. .name = "msm_anlg_cdc_i2s_tx1",
  2912. .id = AIF1_CAP,
  2913. .capture = {
  2914. .stream_name = "PDM Capture",
  2915. .rates = SDM660_CDC_RATES,
  2916. .formats = SDM660_CDC_FORMATS,
  2917. .rate_max = 48000,
  2918. .rate_min = 8000,
  2919. .channels_min = 1,
  2920. .channels_max = 4,
  2921. },
  2922. .ops = &msm_anlg_cdc_dai_ops,
  2923. },
  2924. {
  2925. .name = "msm_anlg_cdc_i2s_tx2",
  2926. .id = AIF3_SVA,
  2927. .capture = {
  2928. .stream_name = "RecordSVA",
  2929. .rates = SDM660_CDC_RATES,
  2930. .formats = SDM660_CDC_FORMATS,
  2931. .rate_max = 48000,
  2932. .rate_min = 8000,
  2933. .channels_min = 1,
  2934. .channels_max = 2,
  2935. },
  2936. .ops = &msm_anlg_cdc_dai_ops,
  2937. },
  2938. {
  2939. .name = "msm_anlg_vifeedback",
  2940. .id = AIF2_VIFEED,
  2941. .capture = {
  2942. .stream_name = "VIfeed",
  2943. .rates = SDM660_CDC_RATES,
  2944. .formats = SDM660_CDC_FORMATS,
  2945. .rate_max = 48000,
  2946. .rate_min = 48000,
  2947. .channels_min = 2,
  2948. .channels_max = 2,
  2949. },
  2950. .ops = &msm_anlg_cdc_dai_ops,
  2951. },
  2952. };
  2953. static int msm_anlg_cdc_codec_enable_lo_pa(struct snd_soc_dapm_widget *w,
  2954. struct snd_kcontrol *kcontrol,
  2955. int event)
  2956. {
  2957. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2958. dev_dbg(codec->dev, "%s: %d %s\n", __func__, event, w->name);
  2959. switch (event) {
  2960. case SND_SOC_DAPM_POST_PMU:
  2961. msm_anlg_cdc_dig_notifier_call(codec,
  2962. DIG_CDC_EVENT_RX3_MUTE_OFF);
  2963. break;
  2964. case SND_SOC_DAPM_POST_PMD:
  2965. msm_anlg_cdc_dig_notifier_call(codec,
  2966. DIG_CDC_EVENT_RX3_MUTE_ON);
  2967. break;
  2968. }
  2969. return 0;
  2970. }
  2971. static int msm_anlg_cdc_codec_enable_spk_ext_pa(struct snd_soc_dapm_widget *w,
  2972. struct snd_kcontrol *kcontrol,
  2973. int event)
  2974. {
  2975. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2976. struct sdm660_cdc_priv *sdm660_cdc =
  2977. snd_soc_codec_get_drvdata(codec);
  2978. dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
  2979. switch (event) {
  2980. case SND_SOC_DAPM_POST_PMU:
  2981. dev_dbg(codec->dev,
  2982. "%s: enable external speaker PA\n", __func__);
  2983. if (sdm660_cdc->codec_spk_ext_pa_cb)
  2984. sdm660_cdc->codec_spk_ext_pa_cb(codec, 1);
  2985. break;
  2986. case SND_SOC_DAPM_PRE_PMD:
  2987. dev_dbg(codec->dev,
  2988. "%s: enable external speaker PA\n", __func__);
  2989. if (sdm660_cdc->codec_spk_ext_pa_cb)
  2990. sdm660_cdc->codec_spk_ext_pa_cb(codec, 0);
  2991. break;
  2992. }
  2993. return 0;
  2994. }
  2995. static int msm_anlg_cdc_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  2996. struct snd_kcontrol *kcontrol,
  2997. int event)
  2998. {
  2999. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  3000. struct sdm660_cdc_priv *sdm660_cdc =
  3001. snd_soc_codec_get_drvdata(codec);
  3002. switch (event) {
  3003. case SND_SOC_DAPM_PRE_PMU:
  3004. dev_dbg(codec->dev,
  3005. "%s: Sleeping 20ms after select EAR PA\n",
  3006. __func__);
  3007. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  3008. 0x80, 0x80);
  3009. if (get_codec_version(sdm660_cdc) < CONGA)
  3010. snd_soc_update_bits(codec,
  3011. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_WG_TIME, 0xFF, 0x2A);
  3012. if (get_codec_version(sdm660_cdc) >= DIANGU) {
  3013. snd_soc_update_bits(codec,
  3014. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC, 0x08, 0x00);
  3015. snd_soc_update_bits(codec,
  3016. MSM89XX_PMIC_ANALOG_RX_HPH_L_TEST, 0x04, 0x04);
  3017. snd_soc_update_bits(codec,
  3018. MSM89XX_PMIC_ANALOG_RX_HPH_R_TEST, 0x04, 0x04);
  3019. }
  3020. break;
  3021. case SND_SOC_DAPM_POST_PMU:
  3022. dev_dbg(codec->dev,
  3023. "%s: Sleeping 20ms after enabling EAR PA\n",
  3024. __func__);
  3025. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  3026. 0x40, 0x40);
  3027. /* Wait for 7ms after EAR PA enable */
  3028. usleep_range(7000, 7100);
  3029. msm_anlg_cdc_dig_notifier_call(codec,
  3030. DIG_CDC_EVENT_RX1_MUTE_OFF);
  3031. break;
  3032. case SND_SOC_DAPM_PRE_PMD:
  3033. msm_anlg_cdc_dig_notifier_call(codec,
  3034. DIG_CDC_EVENT_RX1_MUTE_ON);
  3035. /* Wait for 20ms for RX digital mute to take effect */
  3036. msleep(20);
  3037. if (sdm660_cdc->boost_option == BOOST_ALWAYS) {
  3038. dev_dbg(codec->dev,
  3039. "%s: boost_option:%d, tear down ear\n",
  3040. __func__, sdm660_cdc->boost_option);
  3041. msm_anlg_cdc_boost_mode_sequence(codec, EAR_PMD);
  3042. }
  3043. if (get_codec_version(sdm660_cdc) >= DIANGU) {
  3044. snd_soc_update_bits(codec,
  3045. MSM89XX_PMIC_ANALOG_RX_HPH_L_TEST, 0x04, 0x0);
  3046. snd_soc_update_bits(codec,
  3047. MSM89XX_PMIC_ANALOG_RX_HPH_R_TEST, 0x04, 0x0);
  3048. }
  3049. break;
  3050. case SND_SOC_DAPM_POST_PMD:
  3051. dev_dbg(codec->dev,
  3052. "%s: Sleeping 7ms after disabling EAR PA\n",
  3053. __func__);
  3054. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  3055. 0x40, 0x00);
  3056. /* Wait for 7ms after EAR PA teardown */
  3057. usleep_range(7000, 7100);
  3058. if (get_codec_version(sdm660_cdc) < CONGA)
  3059. snd_soc_update_bits(codec,
  3060. MSM89XX_PMIC_ANALOG_RX_HPH_CNP_WG_TIME, 0xFF, 0x16);
  3061. if (get_codec_version(sdm660_cdc) >= DIANGU)
  3062. snd_soc_update_bits(codec,
  3063. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC, 0x08, 0x08);
  3064. break;
  3065. }
  3066. return 0;
  3067. }
  3068. static const struct snd_soc_dapm_widget msm_anlg_cdc_dapm_widgets[] = {
  3069. SND_SOC_DAPM_PGA_E("EAR PA", SND_SOC_NOPM,
  3070. 0, 0, NULL, 0, msm_anlg_cdc_codec_enable_ear_pa,
  3071. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3072. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3073. SND_SOC_DAPM_PGA_E("HPHL PA", MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN,
  3074. 5, 0, NULL, 0,
  3075. msm_anlg_cdc_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
  3076. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  3077. SND_SOC_DAPM_POST_PMD),
  3078. SND_SOC_DAPM_PGA_E("HPHR PA", MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN,
  3079. 4, 0, NULL, 0,
  3080. msm_anlg_cdc_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
  3081. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  3082. SND_SOC_DAPM_POST_PMD),
  3083. SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM,
  3084. 0, 0, NULL, 0, msm_anlg_cdc_codec_enable_spk_pa,
  3085. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3086. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3087. SND_SOC_DAPM_PGA_E("LINEOUT PA", MSM89XX_PMIC_ANALOG_RX_LO_EN_CTL,
  3088. 5, 0, NULL, 0, msm_anlg_cdc_codec_enable_lo_pa,
  3089. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3090. SND_SOC_DAPM_MUX("EAR_S", SND_SOC_NOPM, 0, 0, ear_pa_mux),
  3091. SND_SOC_DAPM_MUX("SPK", SND_SOC_NOPM, 0, 0, spkr_mux),
  3092. SND_SOC_DAPM_MUX("HPHL", SND_SOC_NOPM, 0, 0, hphl_mux),
  3093. SND_SOC_DAPM_MUX("HPHR", SND_SOC_NOPM, 0, 0, hphr_mux),
  3094. SND_SOC_DAPM_MUX("RDAC2 MUX", SND_SOC_NOPM, 0, 0, &rdac2_mux),
  3095. SND_SOC_DAPM_MUX("WSA Spk Switch", SND_SOC_NOPM, 0, 0, wsa_spk_mux),
  3096. SND_SOC_DAPM_MUX("Ext Spk Switch", SND_SOC_NOPM, 0, 0, &ext_spk_mux),
  3097. SND_SOC_DAPM_MUX("LINE_OUT", SND_SOC_NOPM, 0, 0, lo_mux),
  3098. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0, &tx_adc2_mux),
  3099. SND_SOC_DAPM_MIXER_E("HPHL DAC",
  3100. MSM89XX_PMIC_ANALOG_RX_HPH_L_PA_DAC_CTL, 3, 0, NULL,
  3101. 0, msm_anlg_cdc_hphl_dac_event,
  3102. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3103. SND_SOC_DAPM_POST_PMD),
  3104. SND_SOC_DAPM_MIXER_E("HPHR DAC",
  3105. MSM89XX_PMIC_ANALOG_RX_HPH_R_PA_DAC_CTL, 3, 0, NULL,
  3106. 0, msm_anlg_cdc_hphr_dac_event,
  3107. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3108. SND_SOC_DAPM_POST_PMD),
  3109. SND_SOC_DAPM_MIXER("ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3110. SND_SOC_DAPM_MIXER("ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  3111. SND_SOC_DAPM_DAC("SPK DAC", NULL, MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL,
  3112. 7, 0),
  3113. SND_SOC_DAPM_DAC_E("LINEOUT DAC", NULL,
  3114. SND_SOC_NOPM, 0, 0, msm_anlg_cdc_lo_dac_event,
  3115. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3116. SND_SOC_DAPM_POST_PMD),
  3117. SND_SOC_DAPM_SPK("Ext Spk", msm_anlg_cdc_codec_enable_spk_ext_pa),
  3118. SND_SOC_DAPM_SWITCH("ADC1_INP1", SND_SOC_NOPM, 0, 0,
  3119. &adc1_switch),
  3120. SND_SOC_DAPM_SUPPLY("RX1 CLK", MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  3121. 0, 0, NULL, 0),
  3122. SND_SOC_DAPM_SUPPLY("RX2 CLK", MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  3123. 1, 0, NULL, 0),
  3124. SND_SOC_DAPM_SUPPLY("RX3 CLK", MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  3125. 2, 0, msm_anlg_cdc_codec_enable_dig_clk,
  3126. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3127. SND_SOC_DAPM_SUPPLY("CP", MSM89XX_PMIC_ANALOG_NCP_EN, 0, 0,
  3128. msm_anlg_cdc_codec_enable_charge_pump,
  3129. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3130. SND_SOC_DAPM_POST_PMD),
  3131. SND_SOC_DAPM_SUPPLY("EAR CP", MSM89XX_PMIC_ANALOG_NCP_EN, 4, 0,
  3132. msm_anlg_cdc_codec_enable_charge_pump,
  3133. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3134. SND_SOC_DAPM_POST_PMD),
  3135. SND_SOC_DAPM_SUPPLY_S("RX_BIAS", 1, SND_SOC_NOPM,
  3136. 0, 0, msm_anlg_cdc_codec_enable_rx_bias,
  3137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3138. SND_SOC_DAPM_SUPPLY_S("SPK_RX_BIAS", 1, SND_SOC_NOPM, 0, 0,
  3139. msm_anlg_cdc_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
  3140. SND_SOC_DAPM_POST_PMD),
  3141. SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
  3142. sdm660_wcd_codec_enable_vdd_spkr,
  3143. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3144. SND_SOC_DAPM_SUPPLY("INT_LDO_H", SND_SOC_NOPM, 1, 0, NULL, 0),
  3145. SND_SOC_DAPM_SUPPLY("MICBIAS_REGULATOR", SND_SOC_NOPM,
  3146. ON_DEMAND_MICBIAS, 0,
  3147. msm_anlg_cdc_codec_enable_on_demand_supply,
  3148. SND_SOC_DAPM_PRE_PMU |
  3149. SND_SOC_DAPM_POST_PMD),
  3150. SND_SOC_DAPM_MICBIAS_E("MIC BIAS Internal1",
  3151. MSM89XX_PMIC_ANALOG_MICB_1_EN, 7, 0,
  3152. msm_anlg_cdc_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  3153. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3154. SND_SOC_DAPM_MICBIAS_E("MIC BIAS Internal2",
  3155. MSM89XX_PMIC_ANALOG_MICB_2_EN, 7, 0,
  3156. msm_anlg_cdc_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  3157. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3158. SND_SOC_DAPM_MICBIAS_E("MIC BIAS Internal3",
  3159. MSM89XX_PMIC_ANALOG_MICB_1_EN, 7, 0,
  3160. msm_anlg_cdc_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  3161. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3162. SND_SOC_DAPM_ADC_E("ADC1", NULL, MSM89XX_PMIC_ANALOG_TX_1_EN, 7, 0,
  3163. msm_anlg_cdc_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
  3164. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3165. SND_SOC_DAPM_ADC_E("ADC2_INP2",
  3166. NULL, MSM89XX_PMIC_ANALOG_TX_2_EN, 7, 0,
  3167. msm_anlg_cdc_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
  3168. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3169. SND_SOC_DAPM_ADC_E("ADC2_INP3",
  3170. NULL, MSM89XX_PMIC_ANALOG_TX_3_EN, 7, 0,
  3171. msm_anlg_cdc_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
  3172. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  3173. SND_SOC_DAPM_MICBIAS_E("MIC BIAS External",
  3174. MSM89XX_PMIC_ANALOG_MICB_1_EN, 7, 0,
  3175. msm_anlg_cdc_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
  3176. SND_SOC_DAPM_POST_PMD),
  3177. SND_SOC_DAPM_MICBIAS_E("MIC BIAS External2",
  3178. MSM89XX_PMIC_ANALOG_MICB_2_EN, 7, 0,
  3179. msm_anlg_cdc_codec_enable_micbias, SND_SOC_DAPM_POST_PMU |
  3180. SND_SOC_DAPM_POST_PMD),
  3181. SND_SOC_DAPM_INPUT("AMIC1"),
  3182. SND_SOC_DAPM_INPUT("AMIC2"),
  3183. SND_SOC_DAPM_INPUT("AMIC3"),
  3184. SND_SOC_DAPM_AIF_IN("PDM_IN_RX1", "PDM Playback",
  3185. 0, SND_SOC_NOPM, 0, 0),
  3186. SND_SOC_DAPM_AIF_IN("PDM_IN_RX2", "PDM Playback",
  3187. 0, SND_SOC_NOPM, 0, 0),
  3188. SND_SOC_DAPM_AIF_IN("PDM_IN_RX3", "PDM Playback",
  3189. 0, SND_SOC_NOPM, 0, 0),
  3190. SND_SOC_DAPM_OUTPUT("EAR"),
  3191. SND_SOC_DAPM_OUTPUT("WSA_SPK OUT"),
  3192. SND_SOC_DAPM_OUTPUT("HEADPHONE"),
  3193. SND_SOC_DAPM_OUTPUT("SPK_OUT"),
  3194. SND_SOC_DAPM_OUTPUT("LINEOUT"),
  3195. SND_SOC_DAPM_AIF_OUT("ADC1_OUT", "PDM Capture",
  3196. 0, SND_SOC_NOPM, 0, 0),
  3197. SND_SOC_DAPM_AIF_OUT("ADC2_OUT", "PDM Capture",
  3198. 0, SND_SOC_NOPM, 0, 0),
  3199. SND_SOC_DAPM_AIF_OUT("ADC3_OUT", "PDM Capture",
  3200. 0, SND_SOC_NOPM, 0, 0),
  3201. };
  3202. static const struct sdm660_cdc_reg_mask_val msm_anlg_cdc_reg_defaults[] = {
  3203. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x03),
  3204. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_CURRENT_LIMIT, 0x82),
  3205. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_OCP_CTL, 0xE1),
  3206. };
  3207. static const struct sdm660_cdc_reg_mask_val
  3208. msm_anlg_cdc_reg_defaults_2_0[] = {
  3209. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_SEC_ACCESS, 0xA5),
  3210. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL3, 0x0F),
  3211. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_TX_1_2_OPAMP_BIAS, 0x4F),
  3212. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_NCP_FBCTRL, 0x28),
  3213. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL, 0x69),
  3214. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_DBG, 0x01),
  3215. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_BOOST_EN_CTL, 0x5F),
  3216. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SLOPE_COMP_IP_ZERO, 0x88),
  3217. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SEC_ACCESS, 0xA5),
  3218. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL3, 0x0F),
  3219. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_CURRENT_LIMIT, 0x82),
  3220. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x03),
  3221. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_OCP_CTL, 0xE1),
  3222. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_CDC_RST_CTL, 0x80),
  3223. };
  3224. static const struct sdm660_cdc_reg_mask_val conga_wcd_reg_defaults[] = {
  3225. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_SEC_ACCESS, 0xA5),
  3226. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL3, 0x0F),
  3227. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SEC_ACCESS, 0xA5),
  3228. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL3, 0x0F),
  3229. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_TX_1_2_OPAMP_BIAS, 0x4C),
  3230. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_NCP_FBCTRL, 0x28),
  3231. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL, 0x69),
  3232. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_DBG, 0x01),
  3233. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_PERPH_SUBTYPE, 0x0A),
  3234. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x03),
  3235. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_OCP_CTL, 0xE1),
  3236. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_CDC_RST_CTL, 0x80),
  3237. };
  3238. static const struct sdm660_cdc_reg_mask_val cajon_wcd_reg_defaults[] = {
  3239. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_SEC_ACCESS, 0xA5),
  3240. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL3, 0x0F),
  3241. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SEC_ACCESS, 0xA5),
  3242. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL3, 0x0F),
  3243. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_TX_1_2_OPAMP_BIAS, 0x4C),
  3244. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_CURRENT_LIMIT, 0x82),
  3245. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_NCP_FBCTRL, 0xA8),
  3246. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_NCP_VCTRL, 0xA4),
  3247. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_ANA_BIAS_SET, 0x41),
  3248. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL, 0x69),
  3249. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_DBG, 0x01),
  3250. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_OCP_CTL, 0xE1),
  3251. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x03),
  3252. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_RX_HPH_BIAS_PA, 0xFA),
  3253. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_CDC_RST_CTL, 0x80),
  3254. };
  3255. static const struct sdm660_cdc_reg_mask_val cajon2p0_wcd_reg_defaults[] = {
  3256. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_SEC_ACCESS, 0xA5),
  3257. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL3, 0x0F),
  3258. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SEC_ACCESS, 0xA5),
  3259. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL3, 0x0F),
  3260. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_TX_1_2_OPAMP_BIAS, 0x4C),
  3261. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_CURRENT_LIMIT, 0xA2),
  3262. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_NCP_FBCTRL, 0xA8),
  3263. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_NCP_VCTRL, 0xA4),
  3264. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_ANA_BIAS_SET, 0x41),
  3265. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL, 0x69),
  3266. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DRV_DBG, 0x01),
  3267. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_OCP_CTL, 0xE1),
  3268. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x03),
  3269. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_RX_EAR_STATUS, 0x10),
  3270. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_BYPASS_MODE, 0x18),
  3271. MSM89XX_REG_VAL(MSM89XX_PMIC_ANALOG_RX_HPH_BIAS_PA, 0xFA),
  3272. MSM89XX_REG_VAL(MSM89XX_PMIC_DIGITAL_CDC_RST_CTL, 0x80),
  3273. };
  3274. static void msm_anlg_cdc_update_reg_defaults(struct snd_soc_codec *codec)
  3275. {
  3276. u32 i, version;
  3277. struct sdm660_cdc_priv *sdm660_cdc =
  3278. snd_soc_codec_get_drvdata(codec);
  3279. version = get_codec_version(sdm660_cdc);
  3280. if (version == TOMBAK_1_0) {
  3281. for (i = 0; i < ARRAY_SIZE(msm_anlg_cdc_reg_defaults); i++)
  3282. snd_soc_write(codec, msm_anlg_cdc_reg_defaults[i].reg,
  3283. msm_anlg_cdc_reg_defaults[i].val);
  3284. } else if (version == TOMBAK_2_0) {
  3285. for (i = 0; i < ARRAY_SIZE(msm_anlg_cdc_reg_defaults_2_0); i++)
  3286. snd_soc_write(codec,
  3287. msm_anlg_cdc_reg_defaults_2_0[i].reg,
  3288. msm_anlg_cdc_reg_defaults_2_0[i].val);
  3289. } else if (version == CONGA) {
  3290. for (i = 0; i < ARRAY_SIZE(conga_wcd_reg_defaults); i++)
  3291. snd_soc_write(codec,
  3292. conga_wcd_reg_defaults[i].reg,
  3293. conga_wcd_reg_defaults[i].val);
  3294. } else if (version == CAJON) {
  3295. for (i = 0; i < ARRAY_SIZE(cajon_wcd_reg_defaults); i++)
  3296. snd_soc_write(codec,
  3297. cajon_wcd_reg_defaults[i].reg,
  3298. cajon_wcd_reg_defaults[i].val);
  3299. } else if (version == CAJON_2_0 || version == DIANGU
  3300. || version == DRAX_CDC) {
  3301. for (i = 0; i < ARRAY_SIZE(cajon2p0_wcd_reg_defaults); i++)
  3302. snd_soc_write(codec,
  3303. cajon2p0_wcd_reg_defaults[i].reg,
  3304. cajon2p0_wcd_reg_defaults[i].val);
  3305. }
  3306. }
  3307. static const struct sdm660_cdc_reg_mask_val
  3308. msm_anlg_cdc_codec_reg_init_val[] = {
  3309. /* Initialize current threshold to 350MA
  3310. * number of wait and run cycles to 4096
  3311. */
  3312. {MSM89XX_PMIC_ANALOG_RX_COM_OCP_CTL, 0xFF, 0x12},
  3313. {MSM89XX_PMIC_ANALOG_RX_COM_OCP_COUNT, 0xFF, 0xFF},
  3314. };
  3315. static void msm_anlg_cdc_codec_init_cache(struct snd_soc_codec *codec)
  3316. {
  3317. u32 i;
  3318. regcache_cache_only(codec->component.regmap, true);
  3319. /* update cache with POR values */
  3320. for (i = 0; i < ARRAY_SIZE(msm89xx_pmic_cdc_defaults); i++)
  3321. snd_soc_write(codec, msm89xx_pmic_cdc_defaults[i].reg,
  3322. msm89xx_pmic_cdc_defaults[i].def);
  3323. regcache_cache_only(codec->component.regmap, false);
  3324. }
  3325. static void msm_anlg_cdc_codec_init_reg(struct snd_soc_codec *codec)
  3326. {
  3327. u32 i;
  3328. for (i = 0; i < ARRAY_SIZE(msm_anlg_cdc_codec_reg_init_val); i++)
  3329. snd_soc_update_bits(codec,
  3330. msm_anlg_cdc_codec_reg_init_val[i].reg,
  3331. msm_anlg_cdc_codec_reg_init_val[i].mask,
  3332. msm_anlg_cdc_codec_reg_init_val[i].val);
  3333. }
  3334. static int msm_anlg_cdc_bringup(struct snd_soc_codec *codec)
  3335. {
  3336. snd_soc_write(codec,
  3337. MSM89XX_PMIC_DIGITAL_SEC_ACCESS,
  3338. 0xA5);
  3339. snd_soc_write(codec, MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL4, 0x01);
  3340. snd_soc_write(codec,
  3341. MSM89XX_PMIC_ANALOG_SEC_ACCESS,
  3342. 0xA5);
  3343. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL4, 0x01);
  3344. snd_soc_write(codec,
  3345. MSM89XX_PMIC_DIGITAL_SEC_ACCESS,
  3346. 0xA5);
  3347. snd_soc_write(codec, MSM89XX_PMIC_DIGITAL_PERPH_RESET_CTL4, 0x00);
  3348. snd_soc_write(codec,
  3349. MSM89XX_PMIC_ANALOG_SEC_ACCESS,
  3350. 0xA5);
  3351. snd_soc_write(codec, MSM89XX_PMIC_ANALOG_PERPH_RESET_CTL4, 0x00);
  3352. return 0;
  3353. }
  3354. static struct regulator *msm_anlg_cdc_find_regulator(
  3355. const struct sdm660_cdc_priv *sdm660_cdc,
  3356. const char *name)
  3357. {
  3358. int i;
  3359. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  3360. if (sdm660_cdc->supplies[i].supply &&
  3361. !strcmp(sdm660_cdc->supplies[i].supply, name))
  3362. return sdm660_cdc->supplies[i].consumer;
  3363. }
  3364. dev_err(sdm660_cdc->dev, "Error: regulator not found:%s\n"
  3365. , name);
  3366. return NULL;
  3367. }
  3368. static void msm_anlg_cdc_update_micbias_regulator(
  3369. const struct sdm660_cdc_priv *sdm660_cdc,
  3370. const char *name,
  3371. struct on_demand_supply *micbias_supply)
  3372. {
  3373. int i;
  3374. struct sdm660_cdc_pdata *pdata = sdm660_cdc->dev->platform_data;
  3375. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  3376. if (sdm660_cdc->supplies[i].supply &&
  3377. !strcmp(sdm660_cdc->supplies[i].supply, name)) {
  3378. micbias_supply->supply =
  3379. sdm660_cdc->supplies[i].consumer;
  3380. micbias_supply->min_uv = pdata->regulator[i].min_uv;
  3381. micbias_supply->max_uv = pdata->regulator[i].max_uv;
  3382. micbias_supply->optimum_ua =
  3383. pdata->regulator[i].optimum_ua;
  3384. return;
  3385. }
  3386. }
  3387. dev_err(sdm660_cdc->dev, "Error: regulator not found:%s\n", name);
  3388. }
  3389. static int msm_anlg_cdc_device_down(struct snd_soc_codec *codec)
  3390. {
  3391. struct msm_asoc_mach_data *pdata = NULL;
  3392. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3393. snd_soc_codec_get_drvdata(codec);
  3394. unsigned int tx_1_en;
  3395. unsigned int tx_2_en;
  3396. pdata = snd_soc_card_get_drvdata(codec->component.card);
  3397. dev_dbg(codec->dev, "%s: device down!\n", __func__);
  3398. tx_1_en = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_TX_1_EN);
  3399. tx_2_en = snd_soc_read(codec, MSM89XX_PMIC_ANALOG_TX_2_EN);
  3400. tx_1_en = tx_1_en & 0x7f;
  3401. tx_2_en = tx_2_en & 0x7f;
  3402. snd_soc_write(codec,
  3403. MSM89XX_PMIC_ANALOG_TX_1_EN, tx_1_en);
  3404. snd_soc_write(codec,
  3405. MSM89XX_PMIC_ANALOG_TX_2_EN, tx_2_en);
  3406. if (sdm660_cdc_priv->boost_option == BOOST_ON_FOREVER) {
  3407. if ((snd_soc_read(codec, MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL)
  3408. & 0x80) == 0) {
  3409. msm_anlg_cdc_dig_notifier_call(codec,
  3410. DIG_CDC_EVENT_CLK_ON);
  3411. snd_soc_write(codec,
  3412. MSM89XX_PMIC_ANALOG_MASTER_BIAS_CTL, 0x30);
  3413. snd_soc_update_bits(codec,
  3414. MSM89XX_PMIC_DIGITAL_CDC_RST_CTL, 0x80, 0x80);
  3415. snd_soc_update_bits(codec,
  3416. MSM89XX_PMIC_DIGITAL_CDC_TOP_CLK_CTL,
  3417. 0x0C, 0x0C);
  3418. snd_soc_update_bits(codec,
  3419. MSM89XX_PMIC_DIGITAL_CDC_DIG_CLK_CTL,
  3420. 0x84, 0x84);
  3421. snd_soc_update_bits(codec,
  3422. MSM89XX_PMIC_DIGITAL_CDC_ANA_CLK_CTL,
  3423. 0x10, 0x10);
  3424. snd_soc_update_bits(codec,
  3425. MSM89XX_PMIC_ANALOG_SPKR_PWRSTG_CTL,
  3426. 0x1F, 0x1F);
  3427. snd_soc_update_bits(codec,
  3428. MSM89XX_PMIC_ANALOG_RX_COM_BIAS_DAC,
  3429. 0x90, 0x90);
  3430. snd_soc_update_bits(codec,
  3431. MSM89XX_PMIC_ANALOG_RX_EAR_CTL,
  3432. 0xFF, 0xFF);
  3433. /* Wait for 20us for boost settings to take effect */
  3434. usleep_range(20, 21);
  3435. snd_soc_update_bits(codec,
  3436. MSM89XX_PMIC_ANALOG_SPKR_PWRSTG_CTL,
  3437. 0xFF, 0xFF);
  3438. snd_soc_update_bits(codec,
  3439. MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  3440. 0xE9, 0xE9);
  3441. }
  3442. }
  3443. msm_anlg_cdc_boost_off(codec);
  3444. sdm660_cdc_priv->hph_mode = NORMAL_MODE;
  3445. /* 40ms to allow boost to discharge */
  3446. msleep(40);
  3447. /* Disable PA to avoid pop during codec bring up */
  3448. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_RX_HPH_CNP_EN,
  3449. 0x30, 0x00);
  3450. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_SPKR_DRV_CTL,
  3451. 0x80, 0x00);
  3452. snd_soc_write(codec,
  3453. MSM89XX_PMIC_ANALOG_RX_HPH_L_PA_DAC_CTL, 0x20);
  3454. snd_soc_write(codec,
  3455. MSM89XX_PMIC_ANALOG_RX_HPH_R_PA_DAC_CTL, 0x20);
  3456. snd_soc_write(codec,
  3457. MSM89XX_PMIC_ANALOG_RX_EAR_CTL, 0x12);
  3458. snd_soc_write(codec,
  3459. MSM89XX_PMIC_ANALOG_SPKR_DAC_CTL, 0x93);
  3460. msm_anlg_cdc_dig_notifier_call(codec, DIG_CDC_EVENT_SSR_DOWN);
  3461. atomic_set(&pdata->int_mclk0_enabled, false);
  3462. set_bit(BUS_DOWN, &sdm660_cdc_priv->status_mask);
  3463. snd_soc_card_change_online_state(codec->component.card, 0);
  3464. return 0;
  3465. }
  3466. static int msm_anlg_cdc_device_up(struct snd_soc_codec *codec)
  3467. {
  3468. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3469. snd_soc_codec_get_drvdata(codec);
  3470. dev_dbg(codec->dev, "%s: device up!\n", __func__);
  3471. msm_anlg_cdc_dig_notifier_call(codec, DIG_CDC_EVENT_SSR_UP);
  3472. clear_bit(BUS_DOWN, &sdm660_cdc_priv->status_mask);
  3473. snd_soc_card_change_online_state(codec->component.card, 1);
  3474. /* delay is required to make sure sound card state updated */
  3475. usleep_range(5000, 5100);
  3476. snd_soc_write(codec, MSM89XX_PMIC_DIGITAL_INT_EN_SET,
  3477. MSM89XX_PMIC_DIGITAL_INT_EN_SET__POR);
  3478. snd_soc_write(codec, MSM89XX_PMIC_DIGITAL_INT_EN_CLR,
  3479. MSM89XX_PMIC_DIGITAL_INT_EN_CLR__POR);
  3480. msm_anlg_cdc_set_boost_v(codec);
  3481. msm_anlg_cdc_set_micb_v(codec);
  3482. if (sdm660_cdc_priv->boost_option == BOOST_ON_FOREVER)
  3483. msm_anlg_cdc_boost_on(codec);
  3484. else if (sdm660_cdc_priv->boost_option == BYPASS_ALWAYS)
  3485. msm_anlg_cdc_bypass_on(codec);
  3486. return 0;
  3487. }
  3488. static int sdm660_cdc_notifier_service_cb(struct notifier_block *nb,
  3489. unsigned long opcode, void *ptr)
  3490. {
  3491. struct snd_soc_codec *codec;
  3492. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3493. container_of(nb, struct sdm660_cdc_priv,
  3494. audio_ssr_nb);
  3495. bool adsp_ready = false;
  3496. bool timedout;
  3497. unsigned long timeout;
  3498. static bool initial_boot = true;
  3499. codec = sdm660_cdc_priv->codec;
  3500. dev_dbg(codec->dev, "%s: Service opcode 0x%lx\n", __func__, opcode);
  3501. switch (opcode) {
  3502. case AUDIO_NOTIFIER_SERVICE_DOWN:
  3503. if (initial_boot) {
  3504. initial_boot = false;
  3505. break;
  3506. }
  3507. dev_dbg(codec->dev,
  3508. "ADSP is about to power down. teardown/reset codec\n");
  3509. msm_anlg_cdc_device_down(codec);
  3510. break;
  3511. case AUDIO_NOTIFIER_SERVICE_UP:
  3512. if (initial_boot)
  3513. initial_boot = false;
  3514. dev_dbg(codec->dev,
  3515. "ADSP is about to power up. bring up codec\n");
  3516. if (!q6core_is_adsp_ready()) {
  3517. dev_dbg(codec->dev,
  3518. "ADSP isn't ready\n");
  3519. timeout = jiffies +
  3520. msecs_to_jiffies(ADSP_STATE_READY_TIMEOUT_MS);
  3521. while (!(timedout = time_after(jiffies, timeout))) {
  3522. if (!q6core_is_adsp_ready()) {
  3523. dev_dbg(codec->dev,
  3524. "ADSP isn't ready\n");
  3525. } else {
  3526. dev_dbg(codec->dev,
  3527. "ADSP is ready\n");
  3528. adsp_ready = true;
  3529. goto powerup;
  3530. }
  3531. }
  3532. } else {
  3533. adsp_ready = true;
  3534. dev_dbg(codec->dev, "%s: DSP is ready\n", __func__);
  3535. }
  3536. powerup:
  3537. if (adsp_ready)
  3538. msm_anlg_cdc_device_up(codec);
  3539. break;
  3540. default:
  3541. break;
  3542. }
  3543. return NOTIFY_OK;
  3544. }
  3545. int msm_anlg_cdc_hs_detect(struct snd_soc_codec *codec,
  3546. struct wcd_mbhc_config *mbhc_cfg)
  3547. {
  3548. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3549. snd_soc_codec_get_drvdata(codec);
  3550. return wcd_mbhc_start(&sdm660_cdc_priv->mbhc, mbhc_cfg);
  3551. }
  3552. EXPORT_SYMBOL(msm_anlg_cdc_hs_detect);
  3553. void msm_anlg_cdc_hs_detect_exit(struct snd_soc_codec *codec)
  3554. {
  3555. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3556. snd_soc_codec_get_drvdata(codec);
  3557. wcd_mbhc_stop(&sdm660_cdc_priv->mbhc);
  3558. }
  3559. EXPORT_SYMBOL(msm_anlg_cdc_hs_detect_exit);
  3560. void msm_anlg_cdc_update_int_spk_boost(bool enable)
  3561. {
  3562. pr_debug("%s: enable = %d\n", __func__, enable);
  3563. spkr_boost_en = enable;
  3564. }
  3565. EXPORT_SYMBOL(msm_anlg_cdc_update_int_spk_boost);
  3566. static void msm_anlg_cdc_set_micb_v(struct snd_soc_codec *codec)
  3567. {
  3568. struct sdm660_cdc_priv *sdm660_cdc = snd_soc_codec_get_drvdata(codec);
  3569. struct sdm660_cdc_pdata *pdata = sdm660_cdc->dev->platform_data;
  3570. u8 reg_val;
  3571. reg_val = VOLTAGE_CONVERTER(pdata->micbias.cfilt1_mv, MICBIAS_MIN_VAL,
  3572. MICBIAS_STEP_SIZE);
  3573. dev_dbg(codec->dev, "cfilt1_mv %d reg_val %x\n",
  3574. (u32)pdata->micbias.cfilt1_mv, reg_val);
  3575. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_MICB_1_VAL,
  3576. 0xF8, (reg_val << 3));
  3577. }
  3578. static void msm_anlg_cdc_set_boost_v(struct snd_soc_codec *codec)
  3579. {
  3580. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3581. snd_soc_codec_get_drvdata(codec);
  3582. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_OUTPUT_VOLTAGE,
  3583. 0x1F, sdm660_cdc_priv->boost_voltage);
  3584. }
  3585. static void msm_anlg_cdc_configure_cap(struct snd_soc_codec *codec,
  3586. bool micbias1, bool micbias2)
  3587. {
  3588. struct msm_asoc_mach_data *pdata = NULL;
  3589. pdata = snd_soc_card_get_drvdata(codec->component.card);
  3590. pr_debug("\n %s: micbias1 %x micbias2 = %d\n", __func__, micbias1,
  3591. micbias2);
  3592. if (micbias1 && micbias2) {
  3593. if ((pdata->micbias1_cap_mode
  3594. == MICBIAS_EXT_BYP_CAP) ||
  3595. (pdata->micbias2_cap_mode
  3596. == MICBIAS_EXT_BYP_CAP))
  3597. snd_soc_update_bits(codec,
  3598. MSM89XX_PMIC_ANALOG_MICB_1_EN,
  3599. 0x40, (MICBIAS_EXT_BYP_CAP << 6));
  3600. else
  3601. snd_soc_update_bits(codec,
  3602. MSM89XX_PMIC_ANALOG_MICB_1_EN,
  3603. 0x40, (MICBIAS_NO_EXT_BYP_CAP << 6));
  3604. } else if (micbias2) {
  3605. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_MICB_1_EN,
  3606. 0x40, (pdata->micbias2_cap_mode << 6));
  3607. } else if (micbias1) {
  3608. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_MICB_1_EN,
  3609. 0x40, (pdata->micbias1_cap_mode << 6));
  3610. } else {
  3611. snd_soc_update_bits(codec, MSM89XX_PMIC_ANALOG_MICB_1_EN,
  3612. 0x40, 0x00);
  3613. }
  3614. }
  3615. static ssize_t msm_anlg_codec_version_read(struct snd_info_entry *entry,
  3616. void *file_private_data,
  3617. struct file *file,
  3618. char __user *buf, size_t count,
  3619. loff_t pos)
  3620. {
  3621. struct sdm660_cdc_priv *sdm660_cdc_priv;
  3622. char buffer[MSM_ANLG_CDC_VERSION_ENTRY_SIZE];
  3623. int len = 0;
  3624. sdm660_cdc_priv = (struct sdm660_cdc_priv *) entry->private_data;
  3625. if (!sdm660_cdc_priv) {
  3626. pr_err("%s: sdm660_cdc_priv is null\n", __func__);
  3627. return -EINVAL;
  3628. }
  3629. switch (get_codec_version(sdm660_cdc_priv)) {
  3630. case DRAX_CDC:
  3631. len = snprintf(buffer, sizeof(buffer), "DRAX-CDC_1_0\n");
  3632. break;
  3633. default:
  3634. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3635. }
  3636. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3637. }
  3638. static struct snd_info_entry_ops msm_anlg_codec_info_ops = {
  3639. .read = msm_anlg_codec_version_read,
  3640. };
  3641. /*
  3642. * msm_anlg_codec_info_create_codec_entry - creates pmic_analog module
  3643. * @codec_root: The parent directory
  3644. * @codec: Codec instance
  3645. *
  3646. * Creates pmic_analog module and version entry under the given
  3647. * parent directory.
  3648. *
  3649. * Return: 0 on success or negative error code on failure.
  3650. */
  3651. int msm_anlg_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  3652. struct snd_soc_codec *codec)
  3653. {
  3654. struct snd_info_entry *version_entry;
  3655. struct sdm660_cdc_priv *sdm660_cdc_priv;
  3656. struct snd_soc_card *card;
  3657. int ret;
  3658. if (!codec_root || !codec)
  3659. return -EINVAL;
  3660. sdm660_cdc_priv = snd_soc_codec_get_drvdata(codec);
  3661. card = codec->component.card;
  3662. sdm660_cdc_priv->entry = snd_info_create_subdir(codec_root->module,
  3663. "spmi0-03",
  3664. codec_root);
  3665. if (!sdm660_cdc_priv->entry) {
  3666. dev_dbg(codec->dev, "%s: failed to create pmic_analog entry\n",
  3667. __func__);
  3668. return -ENOMEM;
  3669. }
  3670. version_entry = snd_info_create_card_entry(card->snd_card,
  3671. "version",
  3672. sdm660_cdc_priv->entry);
  3673. if (!version_entry) {
  3674. dev_dbg(codec->dev, "%s: failed to create pmic_analog version entry\n",
  3675. __func__);
  3676. return -ENOMEM;
  3677. }
  3678. version_entry->private_data = sdm660_cdc_priv;
  3679. version_entry->size = MSM_ANLG_CDC_VERSION_ENTRY_SIZE;
  3680. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3681. version_entry->c.ops = &msm_anlg_codec_info_ops;
  3682. if (snd_info_register(version_entry) < 0) {
  3683. snd_info_free_entry(version_entry);
  3684. return -ENOMEM;
  3685. }
  3686. sdm660_cdc_priv->version_entry = version_entry;
  3687. sdm660_cdc_priv->audio_ssr_nb.notifier_call =
  3688. sdm660_cdc_notifier_service_cb;
  3689. ret = audio_notifier_register("pmic_analog_cdc",
  3690. AUDIO_NOTIFIER_ADSP_DOMAIN,
  3691. &sdm660_cdc_priv->audio_ssr_nb);
  3692. if (ret < 0) {
  3693. pr_err("%s: Audio notifier register failed ret = %d\n",
  3694. __func__, ret);
  3695. return ret;
  3696. }
  3697. return 0;
  3698. }
  3699. EXPORT_SYMBOL(msm_anlg_codec_info_create_codec_entry);
  3700. static int msm_anlg_cdc_soc_probe(struct snd_soc_codec *codec)
  3701. {
  3702. struct sdm660_cdc_priv *sdm660_cdc;
  3703. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  3704. int ret;
  3705. sdm660_cdc = dev_get_drvdata(codec->dev);
  3706. sdm660_cdc->codec = codec;
  3707. /* codec resmgr module init */
  3708. sdm660_cdc->spkdrv_reg =
  3709. msm_anlg_cdc_find_regulator(sdm660_cdc,
  3710. MSM89XX_VDD_SPKDRV_NAME);
  3711. sdm660_cdc->pmic_rev =
  3712. snd_soc_read(codec,
  3713. MSM89XX_PMIC_DIGITAL_REVISION1);
  3714. sdm660_cdc->codec_version =
  3715. snd_soc_read(codec,
  3716. MSM89XX_PMIC_DIGITAL_PERPH_SUBTYPE);
  3717. sdm660_cdc->analog_major_rev =
  3718. snd_soc_read(codec,
  3719. MSM89XX_PMIC_ANALOG_REVISION4);
  3720. if (sdm660_cdc->codec_version == CONGA) {
  3721. dev_dbg(codec->dev, "%s :Conga REV: %d\n", __func__,
  3722. sdm660_cdc->codec_version);
  3723. sdm660_cdc->ext_spk_boost_set = true;
  3724. } else {
  3725. dev_dbg(codec->dev, "%s :PMIC REV: %d\n", __func__,
  3726. sdm660_cdc->pmic_rev);
  3727. if (sdm660_cdc->pmic_rev == TOMBAK_1_0 &&
  3728. sdm660_cdc->codec_version == CAJON_2_0) {
  3729. if (sdm660_cdc->analog_major_rev == 0x02) {
  3730. sdm660_cdc->codec_version = DRAX_CDC;
  3731. dev_dbg(codec->dev,
  3732. "%s : Drax codec detected\n", __func__);
  3733. } else {
  3734. sdm660_cdc->codec_version = DIANGU;
  3735. dev_dbg(codec->dev, "%s : Diangu detected\n",
  3736. __func__);
  3737. }
  3738. } else if (sdm660_cdc->pmic_rev == TOMBAK_1_0 &&
  3739. (snd_soc_read(codec, MSM89XX_PMIC_ANALOG_NCP_FBCTRL)
  3740. & 0x80)) {
  3741. sdm660_cdc->codec_version = CAJON;
  3742. dev_dbg(codec->dev, "%s : Cajon detected\n", __func__);
  3743. } else if (sdm660_cdc->pmic_rev == TOMBAK_2_0 &&
  3744. (snd_soc_read(codec, MSM89XX_PMIC_ANALOG_NCP_FBCTRL)
  3745. & 0x80)) {
  3746. sdm660_cdc->codec_version = CAJON_2_0;
  3747. dev_dbg(codec->dev, "%s : Cajon 2.0 detected\n",
  3748. __func__);
  3749. }
  3750. }
  3751. /*
  3752. * set to default boost option BOOST_SWITCH, user mixer path can change
  3753. * it to BOOST_ALWAYS or BOOST_BYPASS based on solution chosen.
  3754. */
  3755. sdm660_cdc->boost_option = BOOST_SWITCH;
  3756. sdm660_cdc->hph_mode = NORMAL_MODE;
  3757. msm_anlg_cdc_dt_parse_boost_info(codec);
  3758. msm_anlg_cdc_set_boost_v(codec);
  3759. snd_soc_add_codec_controls(codec, impedance_detect_controls,
  3760. ARRAY_SIZE(impedance_detect_controls));
  3761. snd_soc_add_codec_controls(codec, hph_type_detect_controls,
  3762. ARRAY_SIZE(hph_type_detect_controls));
  3763. msm_anlg_cdc_bringup(codec);
  3764. msm_anlg_cdc_codec_init_cache(codec);
  3765. msm_anlg_cdc_codec_init_reg(codec);
  3766. msm_anlg_cdc_update_reg_defaults(codec);
  3767. wcd9xxx_spmi_set_codec(codec);
  3768. msm_anlg_cdc_update_micbias_regulator(
  3769. sdm660_cdc,
  3770. on_demand_supply_name[ON_DEMAND_MICBIAS],
  3771. &sdm660_cdc->on_demand_list[ON_DEMAND_MICBIAS]);
  3772. atomic_set(&sdm660_cdc->on_demand_list[ON_DEMAND_MICBIAS].ref,
  3773. 0);
  3774. sdm660_cdc->fw_data = devm_kzalloc(codec->dev,
  3775. sizeof(*(sdm660_cdc->fw_data)),
  3776. GFP_KERNEL);
  3777. if (!sdm660_cdc->fw_data)
  3778. return -ENOMEM;
  3779. set_bit(WCD9XXX_MBHC_CAL, sdm660_cdc->fw_data->cal_bit);
  3780. ret = wcd_cal_create_hwdep(sdm660_cdc->fw_data,
  3781. WCD9XXX_CODEC_HWDEP_NODE, codec);
  3782. if (ret < 0) {
  3783. dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
  3784. return ret;
  3785. }
  3786. wcd_mbhc_init(&sdm660_cdc->mbhc, codec, &mbhc_cb, &intr_ids,
  3787. wcd_mbhc_registers, true);
  3788. sdm660_cdc->int_mclk0_enabled = false;
  3789. /*Update speaker boost configuration*/
  3790. sdm660_cdc->spk_boost_set = spkr_boost_en;
  3791. pr_debug("%s: speaker boost configured = %d\n",
  3792. __func__, sdm660_cdc->spk_boost_set);
  3793. /* Set initial MICBIAS voltage level */
  3794. msm_anlg_cdc_set_micb_v(codec);
  3795. /* Set initial cap mode */
  3796. msm_anlg_cdc_configure_cap(codec, false, false);
  3797. snd_soc_dapm_ignore_suspend(dapm, "PDM Playback");
  3798. snd_soc_dapm_ignore_suspend(dapm, "PDM Capture");
  3799. snd_soc_dapm_sync(dapm);
  3800. return 0;
  3801. }
  3802. static int msm_anlg_cdc_soc_remove(struct snd_soc_codec *codec)
  3803. {
  3804. struct sdm660_cdc_priv *sdm660_cdc_priv =
  3805. dev_get_drvdata(codec->dev);
  3806. sdm660_cdc_priv->spkdrv_reg = NULL;
  3807. sdm660_cdc_priv->on_demand_list[ON_DEMAND_MICBIAS].supply = NULL;
  3808. atomic_set(&sdm660_cdc_priv->on_demand_list[ON_DEMAND_MICBIAS].ref,
  3809. 0);
  3810. wcd_mbhc_deinit(&sdm660_cdc_priv->mbhc);
  3811. return 0;
  3812. }
  3813. static int msm_anlg_cdc_enable_static_supplies_to_optimum(
  3814. struct sdm660_cdc_priv *sdm660_cdc,
  3815. struct sdm660_cdc_pdata *pdata)
  3816. {
  3817. int i;
  3818. int ret = 0;
  3819. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  3820. if (pdata->regulator[i].ondemand)
  3821. continue;
  3822. if (regulator_count_voltages(
  3823. sdm660_cdc->supplies[i].consumer) <= 0)
  3824. continue;
  3825. ret = regulator_set_voltage(
  3826. sdm660_cdc->supplies[i].consumer,
  3827. pdata->regulator[i].min_uv,
  3828. pdata->regulator[i].max_uv);
  3829. if (ret) {
  3830. dev_err(sdm660_cdc->dev,
  3831. "Setting volt failed for regulator %s err %d\n",
  3832. sdm660_cdc->supplies[i].supply, ret);
  3833. }
  3834. ret = regulator_set_load(sdm660_cdc->supplies[i].consumer,
  3835. pdata->regulator[i].optimum_ua);
  3836. dev_dbg(sdm660_cdc->dev, "Regulator %s set optimum mode\n",
  3837. sdm660_cdc->supplies[i].supply);
  3838. }
  3839. return ret;
  3840. }
  3841. static int msm_anlg_cdc_disable_static_supplies_to_optimum(
  3842. struct sdm660_cdc_priv *sdm660_cdc,
  3843. struct sdm660_cdc_pdata *pdata)
  3844. {
  3845. int i;
  3846. int ret = 0;
  3847. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  3848. if (pdata->regulator[i].ondemand)
  3849. continue;
  3850. if (regulator_count_voltages(
  3851. sdm660_cdc->supplies[i].consumer) <= 0)
  3852. continue;
  3853. regulator_set_voltage(sdm660_cdc->supplies[i].consumer, 0,
  3854. pdata->regulator[i].max_uv);
  3855. regulator_set_load(sdm660_cdc->supplies[i].consumer, 0);
  3856. dev_dbg(sdm660_cdc->dev, "Regulator %s set optimum mode\n",
  3857. sdm660_cdc->supplies[i].supply);
  3858. }
  3859. return ret;
  3860. }
  3861. static int msm_anlg_cdc_suspend(struct snd_soc_codec *codec)
  3862. {
  3863. struct sdm660_cdc_priv *sdm660_cdc = snd_soc_codec_get_drvdata(codec);
  3864. struct sdm660_cdc_pdata *sdm660_cdc_pdata =
  3865. sdm660_cdc->dev->platform_data;
  3866. msm_anlg_cdc_disable_static_supplies_to_optimum(sdm660_cdc,
  3867. sdm660_cdc_pdata);
  3868. return 0;
  3869. }
  3870. static int msm_anlg_cdc_resume(struct snd_soc_codec *codec)
  3871. {
  3872. struct msm_asoc_mach_data *pdata = NULL;
  3873. struct sdm660_cdc_priv *sdm660_cdc = snd_soc_codec_get_drvdata(codec);
  3874. struct sdm660_cdc_pdata *sdm660_cdc_pdata =
  3875. sdm660_cdc->dev->platform_data;
  3876. pdata = snd_soc_card_get_drvdata(codec->component.card);
  3877. msm_anlg_cdc_enable_static_supplies_to_optimum(sdm660_cdc,
  3878. sdm660_cdc_pdata);
  3879. return 0;
  3880. }
  3881. static struct regmap *msm_anlg_get_regmap(struct device *dev)
  3882. {
  3883. return dev_get_regmap(dev->parent, NULL);
  3884. }
  3885. static struct snd_soc_codec_driver soc_codec_dev_sdm660_cdc = {
  3886. .probe = msm_anlg_cdc_soc_probe,
  3887. .remove = msm_anlg_cdc_soc_remove,
  3888. .suspend = msm_anlg_cdc_suspend,
  3889. .resume = msm_anlg_cdc_resume,
  3890. .reg_word_size = 1,
  3891. .get_regmap = msm_anlg_get_regmap,
  3892. .component_driver = {
  3893. .controls = msm_anlg_cdc_snd_controls,
  3894. .num_controls = ARRAY_SIZE(msm_anlg_cdc_snd_controls),
  3895. .dapm_widgets = msm_anlg_cdc_dapm_widgets,
  3896. .num_dapm_widgets = ARRAY_SIZE(msm_anlg_cdc_dapm_widgets),
  3897. .dapm_routes = audio_map,
  3898. .num_dapm_routes = ARRAY_SIZE(audio_map),
  3899. },
  3900. };
  3901. static int msm_anlg_cdc_init_supplies(struct sdm660_cdc_priv *sdm660_cdc,
  3902. struct sdm660_cdc_pdata *pdata)
  3903. {
  3904. int ret;
  3905. int i;
  3906. sdm660_cdc->supplies = devm_kzalloc(sdm660_cdc->dev,
  3907. sizeof(struct regulator_bulk_data) *
  3908. ARRAY_SIZE(pdata->regulator),
  3909. GFP_KERNEL);
  3910. if (!sdm660_cdc->supplies) {
  3911. ret = -ENOMEM;
  3912. goto err;
  3913. }
  3914. sdm660_cdc->num_of_supplies = 0;
  3915. if (ARRAY_SIZE(pdata->regulator) > MAX_REGULATOR) {
  3916. dev_err(sdm660_cdc->dev, "%s: Array Size out of bound\n",
  3917. __func__);
  3918. ret = -EINVAL;
  3919. goto err;
  3920. }
  3921. for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
  3922. if (pdata->regulator[i].name) {
  3923. sdm660_cdc->supplies[i].supply =
  3924. pdata->regulator[i].name;
  3925. sdm660_cdc->num_of_supplies++;
  3926. }
  3927. }
  3928. ret = devm_regulator_bulk_get(sdm660_cdc->dev,
  3929. sdm660_cdc->num_of_supplies,
  3930. sdm660_cdc->supplies);
  3931. if (ret != 0) {
  3932. dev_err(sdm660_cdc->dev,
  3933. "Failed to get supplies: err = %d\n",
  3934. ret);
  3935. goto err_supplies;
  3936. }
  3937. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  3938. if (regulator_count_voltages(
  3939. sdm660_cdc->supplies[i].consumer) <= 0)
  3940. continue;
  3941. if (pdata->regulator[i].ondemand) {
  3942. ret = regulator_set_voltage(
  3943. sdm660_cdc->supplies[i].consumer,
  3944. 0, pdata->regulator[i].max_uv);
  3945. if (ret) {
  3946. dev_err(sdm660_cdc->dev,
  3947. "Setting regulator voltage failed for regulator %s err = %d\n",
  3948. sdm660_cdc->supplies[i].supply, ret);
  3949. goto err_supplies;
  3950. }
  3951. ret = regulator_set_load(
  3952. sdm660_cdc->supplies[i].consumer, 0);
  3953. if (ret < 0) {
  3954. dev_err(sdm660_cdc->dev,
  3955. "Setting regulator optimum mode failed for regulator %s err = %d\n",
  3956. sdm660_cdc->supplies[i].supply, ret);
  3957. goto err_supplies;
  3958. } else {
  3959. ret = 0;
  3960. continue;
  3961. }
  3962. }
  3963. ret = regulator_set_voltage(sdm660_cdc->supplies[i].consumer,
  3964. pdata->regulator[i].min_uv,
  3965. pdata->regulator[i].max_uv);
  3966. if (ret) {
  3967. dev_err(sdm660_cdc->dev,
  3968. "Setting regulator voltage failed for regulator %s err = %d\n",
  3969. sdm660_cdc->supplies[i].supply, ret);
  3970. goto err_supplies;
  3971. }
  3972. ret = regulator_set_load(sdm660_cdc->supplies[i].consumer,
  3973. pdata->regulator[i].optimum_ua);
  3974. if (ret < 0) {
  3975. dev_err(sdm660_cdc->dev,
  3976. "Setting regulator optimum mode failed for regulator %s err = %d\n",
  3977. sdm660_cdc->supplies[i].supply, ret);
  3978. goto err_supplies;
  3979. } else {
  3980. ret = 0;
  3981. }
  3982. }
  3983. return ret;
  3984. err_supplies:
  3985. kfree(sdm660_cdc->supplies);
  3986. err:
  3987. return ret;
  3988. }
  3989. static int msm_anlg_cdc_enable_static_supplies(
  3990. struct sdm660_cdc_priv *sdm660_cdc,
  3991. struct sdm660_cdc_pdata *pdata)
  3992. {
  3993. int i;
  3994. int ret = 0;
  3995. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  3996. if (pdata->regulator[i].ondemand)
  3997. continue;
  3998. ret = regulator_enable(sdm660_cdc->supplies[i].consumer);
  3999. if (ret) {
  4000. dev_err(sdm660_cdc->dev, "Failed to enable %s\n",
  4001. sdm660_cdc->supplies[i].supply);
  4002. break;
  4003. }
  4004. dev_dbg(sdm660_cdc->dev, "Enabled regulator %s\n",
  4005. sdm660_cdc->supplies[i].supply);
  4006. }
  4007. while (ret && --i)
  4008. if (!pdata->regulator[i].ondemand)
  4009. regulator_disable(sdm660_cdc->supplies[i].consumer);
  4010. return ret;
  4011. }
  4012. static void msm_anlg_cdc_disable_supplies(struct sdm660_cdc_priv *sdm660_cdc,
  4013. struct sdm660_cdc_pdata *pdata)
  4014. {
  4015. int i;
  4016. regulator_bulk_disable(sdm660_cdc->num_of_supplies,
  4017. sdm660_cdc->supplies);
  4018. for (i = 0; i < sdm660_cdc->num_of_supplies; i++) {
  4019. if (regulator_count_voltages(
  4020. sdm660_cdc->supplies[i].consumer) <= 0)
  4021. continue;
  4022. regulator_set_voltage(sdm660_cdc->supplies[i].consumer, 0,
  4023. pdata->regulator[i].max_uv);
  4024. regulator_set_load(sdm660_cdc->supplies[i].consumer, 0);
  4025. }
  4026. regulator_bulk_free(sdm660_cdc->num_of_supplies,
  4027. sdm660_cdc->supplies);
  4028. kfree(sdm660_cdc->supplies);
  4029. }
  4030. static const struct of_device_id sdm660_codec_of_match[] = {
  4031. { .compatible = "qcom,pmic-analog-codec", },
  4032. {},
  4033. };
  4034. static void msm_anlg_add_child_devices(struct work_struct *work)
  4035. {
  4036. struct sdm660_cdc_priv *pdata;
  4037. struct platform_device *pdev;
  4038. struct device_node *node;
  4039. struct msm_dig_ctrl_data *dig_ctrl_data = NULL, *temp;
  4040. int ret, ctrl_num = 0;
  4041. struct msm_dig_ctrl_platform_data *platdata;
  4042. char plat_dev_name[MSM_DIG_CDC_STRING_LEN];
  4043. pdata = container_of(work, struct sdm660_cdc_priv,
  4044. msm_anlg_add_child_devices_work);
  4045. if (!pdata) {
  4046. pr_err("%s: Memory for pdata does not exist\n",
  4047. __func__);
  4048. return;
  4049. }
  4050. if (!pdata->dev->of_node) {
  4051. dev_err(pdata->dev,
  4052. "%s: DT node for pdata does not exist\n", __func__);
  4053. return;
  4054. }
  4055. platdata = &pdata->dig_plat_data;
  4056. for_each_child_of_node(pdata->dev->of_node, node) {
  4057. if (!strcmp(node->name, "msm-dig-codec"))
  4058. strlcpy(plat_dev_name, "msm_digital_codec",
  4059. (MSM_DIG_CDC_STRING_LEN - 1));
  4060. else
  4061. continue;
  4062. pdev = platform_device_alloc(plat_dev_name, -1);
  4063. if (!pdev) {
  4064. dev_err(pdata->dev, "%s: pdev memory alloc failed\n",
  4065. __func__);
  4066. ret = -ENOMEM;
  4067. goto err;
  4068. }
  4069. pdev->dev.parent = pdata->dev;
  4070. pdev->dev.of_node = node;
  4071. if (!strcmp(node->name, "msm-dig-codec")) {
  4072. ret = platform_device_add_data(pdev, platdata,
  4073. sizeof(*platdata));
  4074. if (ret) {
  4075. dev_err(&pdev->dev,
  4076. "%s: cannot add plat data ctrl:%d\n",
  4077. __func__, ctrl_num);
  4078. goto fail_pdev_add;
  4079. }
  4080. }
  4081. ret = platform_device_add(pdev);
  4082. if (ret) {
  4083. dev_err(&pdev->dev,
  4084. "%s: Cannot add platform device\n",
  4085. __func__);
  4086. goto fail_pdev_add;
  4087. }
  4088. if (!strcmp(node->name, "msm-dig-codec")) {
  4089. temp = krealloc(dig_ctrl_data,
  4090. (ctrl_num + 1) * sizeof(
  4091. struct msm_dig_ctrl_data),
  4092. GFP_KERNEL);
  4093. if (!temp) {
  4094. dev_err(&pdev->dev, "out of memory\n");
  4095. ret = -ENOMEM;
  4096. goto err;
  4097. }
  4098. dig_ctrl_data = temp;
  4099. dig_ctrl_data[ctrl_num].dig_pdev = pdev;
  4100. ctrl_num++;
  4101. dev_dbg(&pdev->dev,
  4102. "%s: Added digital codec device(s)\n",
  4103. __func__);
  4104. pdata->dig_ctrl_data = dig_ctrl_data;
  4105. }
  4106. }
  4107. return;
  4108. fail_pdev_add:
  4109. platform_device_put(pdev);
  4110. err:
  4111. return;
  4112. }
  4113. static int msm_anlg_cdc_probe(struct platform_device *pdev)
  4114. {
  4115. int ret = 0;
  4116. struct sdm660_cdc_priv *sdm660_cdc = NULL;
  4117. struct sdm660_cdc_pdata *pdata;
  4118. int adsp_state;
  4119. adsp_state = apr_get_subsys_state();
  4120. if (adsp_state != APR_SUBSYS_LOADED) {
  4121. dev_err(&pdev->dev, "Adsp is not loaded yet %d\n",
  4122. adsp_state);
  4123. return -EPROBE_DEFER;
  4124. }
  4125. device_init_wakeup(&pdev->dev, true);
  4126. if (pdev->dev.of_node) {
  4127. dev_dbg(&pdev->dev, "%s:Platform data from device tree\n",
  4128. __func__);
  4129. pdata = msm_anlg_cdc_populate_dt_pdata(&pdev->dev);
  4130. pdev->dev.platform_data = pdata;
  4131. } else {
  4132. dev_dbg(&pdev->dev, "%s:Platform data from board file\n",
  4133. __func__);
  4134. pdata = pdev->dev.platform_data;
  4135. }
  4136. if (pdata == NULL) {
  4137. dev_err(&pdev->dev, "%s:Platform data failed to populate\n",
  4138. __func__);
  4139. goto rtn;
  4140. }
  4141. sdm660_cdc = devm_kzalloc(&pdev->dev, sizeof(struct sdm660_cdc_priv),
  4142. GFP_KERNEL);
  4143. if (sdm660_cdc == NULL) {
  4144. ret = -ENOMEM;
  4145. goto rtn;
  4146. }
  4147. sdm660_cdc->dev = &pdev->dev;
  4148. ret = msm_anlg_cdc_init_supplies(sdm660_cdc, pdata);
  4149. if (ret) {
  4150. dev_err(&pdev->dev, "%s: Fail to enable Codec supplies\n",
  4151. __func__);
  4152. goto rtn;
  4153. }
  4154. ret = msm_anlg_cdc_enable_static_supplies(sdm660_cdc, pdata);
  4155. if (ret) {
  4156. dev_err(&pdev->dev,
  4157. "%s: Fail to enable Codec pre-reset supplies\n",
  4158. __func__);
  4159. goto rtn;
  4160. }
  4161. /* Allow supplies to be ready */
  4162. usleep_range(5, 6);
  4163. wcd9xxx_spmi_set_dev(pdev, 0);
  4164. wcd9xxx_spmi_set_dev(pdev, 1);
  4165. if (wcd9xxx_spmi_irq_init()) {
  4166. dev_err(&pdev->dev,
  4167. "%s: irq initialization failed\n", __func__);
  4168. } else {
  4169. dev_dbg(&pdev->dev,
  4170. "%s: irq initialization passed\n", __func__);
  4171. }
  4172. dev_set_drvdata(&pdev->dev, sdm660_cdc);
  4173. ret = snd_soc_register_codec(&pdev->dev,
  4174. &soc_codec_dev_sdm660_cdc,
  4175. msm_anlg_cdc_i2s_dai,
  4176. ARRAY_SIZE(msm_anlg_cdc_i2s_dai));
  4177. if (ret) {
  4178. dev_err(&pdev->dev,
  4179. "%s:snd_soc_register_codec failed with error %d\n",
  4180. __func__, ret);
  4181. goto err_supplies;
  4182. }
  4183. BLOCKING_INIT_NOTIFIER_HEAD(&sdm660_cdc->notifier);
  4184. BLOCKING_INIT_NOTIFIER_HEAD(&sdm660_cdc->notifier_mbhc);
  4185. sdm660_cdc->dig_plat_data.handle = (void *) sdm660_cdc;
  4186. sdm660_cdc->dig_plat_data.update_clkdiv = update_clkdiv;
  4187. sdm660_cdc->dig_plat_data.get_cdc_version = get_cdc_version;
  4188. sdm660_cdc->dig_plat_data.register_notifier =
  4189. msm_anlg_cdc_dig_register_notifier;
  4190. INIT_WORK(&sdm660_cdc->msm_anlg_add_child_devices_work,
  4191. msm_anlg_add_child_devices);
  4192. schedule_work(&sdm660_cdc->msm_anlg_add_child_devices_work);
  4193. return ret;
  4194. err_supplies:
  4195. msm_anlg_cdc_disable_supplies(sdm660_cdc, pdata);
  4196. rtn:
  4197. return ret;
  4198. }
  4199. static int msm_anlg_cdc_remove(struct platform_device *pdev)
  4200. {
  4201. struct sdm660_cdc_priv *sdm660_cdc = dev_get_drvdata(&pdev->dev);
  4202. struct sdm660_cdc_pdata *pdata = sdm660_cdc->dev->platform_data;
  4203. snd_soc_unregister_codec(&pdev->dev);
  4204. msm_anlg_cdc_disable_supplies(sdm660_cdc, pdata);
  4205. return 0;
  4206. }
  4207. static struct platform_driver msm_anlg_codec_driver = {
  4208. .driver = {
  4209. .owner = THIS_MODULE,
  4210. .name = DRV_NAME,
  4211. .of_match_table = of_match_ptr(sdm660_codec_of_match)
  4212. },
  4213. .probe = msm_anlg_cdc_probe,
  4214. .remove = msm_anlg_cdc_remove,
  4215. };
  4216. module_platform_driver(msm_anlg_codec_driver);
  4217. MODULE_DESCRIPTION("MSM Audio Analog codec driver");
  4218. MODULE_LICENSE("GPL v2");