lahaina.c 229 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/gpio.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/soc/qcom/fsa4480-i2c.h>
  16. #include <sound/core.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/info.h>
  22. #include <soc/snd_event.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <soc/swr-common.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include <soc/soundwire.h>
  28. #include "device_event.h"
  29. #include "msm-pcm-routing-v2.h"
  30. #include "asoc/msm-cdc-pinctrl.h"
  31. #include "asoc/wcd-mbhc-v2.h"
  32. #include "codecs/wcd938x/wcd938x-mbhc.h"
  33. #include "codecs/wsa883x/wsa883x.h"
  34. #include "codecs/wcd938x/wcd938x.h"
  35. #include "codecs/bolero/bolero-cdc.h"
  36. #include <dt-bindings/sound/audio-codec-port-types.h>
  37. #include "codecs/bolero/wsa-macro.h"
  38. #include "lahaina-port-config.h"
  39. #include "msm_dailink.h"
  40. #define DRV_NAME "lahaina-asoc-snd"
  41. #define __CHIPSET__ "LAHAINA "
  42. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  43. #define SAMPLING_RATE_8KHZ 8000
  44. #define SAMPLING_RATE_11P025KHZ 11025
  45. #define SAMPLING_RATE_16KHZ 16000
  46. #define SAMPLING_RATE_22P05KHZ 22050
  47. #define SAMPLING_RATE_32KHZ 32000
  48. #define SAMPLING_RATE_44P1KHZ 44100
  49. #define SAMPLING_RATE_48KHZ 48000
  50. #define SAMPLING_RATE_88P2KHZ 88200
  51. #define SAMPLING_RATE_96KHZ 96000
  52. #define SAMPLING_RATE_176P4KHZ 176400
  53. #define SAMPLING_RATE_192KHZ 192000
  54. #define SAMPLING_RATE_352P8KHZ 352800
  55. #define SAMPLING_RATE_384KHZ 384000
  56. #define IS_FRACTIONAL(x) \
  57. ((x == SAMPLING_RATE_11P025KHZ) || (x == SAMPLING_RATE_22P05KHZ) || \
  58. (x == SAMPLING_RATE_44P1KHZ) || (x == SAMPLING_RATE_88P2KHZ) || \
  59. (x == SAMPLING_RATE_176P4KHZ) || (x == SAMPLING_RATE_352P8KHZ))
  60. #define IS_MSM_INTERFACE_MI2S(x) \
  61. ((x == PRIM_MI2S) || (x == SEC_MI2S) || (x == TERT_MI2S))
  62. #define WCD9XXX_MBHC_DEF_RLOADS 5
  63. #define WCD9XXX_MBHC_DEF_BUTTONS 8
  64. #define CODEC_EXT_CLK_RATE 9600000
  65. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  66. #define DEV_NAME_STR_LEN 32
  67. #define WCD_MBHC_HS_V_MAX 1600
  68. #define TDM_CHANNEL_MAX 8
  69. #define DEV_NAME_STR_LEN 32
  70. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  71. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  72. #define WCN_CDC_SLIM_RX_CH_MAX 2
  73. #define WCN_CDC_SLIM_TX_CH_MAX 2
  74. #define WCN_CDC_SLIM_TX_CH_MAX_LITO 3
  75. enum {
  76. RX_PATH = 0,
  77. TX_PATH,
  78. MAX_PATH,
  79. };
  80. enum {
  81. TDM_0 = 0,
  82. TDM_1,
  83. TDM_2,
  84. TDM_3,
  85. TDM_4,
  86. TDM_5,
  87. TDM_6,
  88. TDM_7,
  89. TDM_PORT_MAX,
  90. };
  91. #define TDM_MAX_SLOTS 8
  92. #define TDM_SLOT_WIDTH_BITS 32
  93. #define TDM_SLOT_WIDTH_BYTES TDM_SLOT_WIDTH_BITS/8
  94. enum {
  95. TDM_PRI = 0,
  96. TDM_SEC,
  97. TDM_TERT,
  98. TDM_QUAT,
  99. TDM_QUIN,
  100. TDM_SEN,
  101. TDM_INTERFACE_MAX,
  102. };
  103. enum {
  104. PRIM_AUX_PCM = 0,
  105. SEC_AUX_PCM,
  106. TERT_AUX_PCM,
  107. QUAT_AUX_PCM,
  108. QUIN_AUX_PCM,
  109. SEN_AUX_PCM,
  110. AUX_PCM_MAX,
  111. };
  112. enum {
  113. PRIM_MI2S = 0,
  114. SEC_MI2S,
  115. TERT_MI2S,
  116. QUAT_MI2S,
  117. QUIN_MI2S,
  118. SEN_MI2S,
  119. MI2S_MAX,
  120. };
  121. enum {
  122. WSA_CDC_DMA_RX_0 = 0,
  123. WSA_CDC_DMA_RX_1,
  124. RX_CDC_DMA_RX_0,
  125. RX_CDC_DMA_RX_1,
  126. RX_CDC_DMA_RX_2,
  127. RX_CDC_DMA_RX_3,
  128. RX_CDC_DMA_RX_5,
  129. RX_CDC_DMA_RX_6,
  130. CDC_DMA_RX_MAX,
  131. };
  132. enum {
  133. WSA_CDC_DMA_TX_0 = 0,
  134. WSA_CDC_DMA_TX_1,
  135. WSA_CDC_DMA_TX_2,
  136. TX_CDC_DMA_TX_0,
  137. TX_CDC_DMA_TX_3,
  138. TX_CDC_DMA_TX_4,
  139. VA_CDC_DMA_TX_0,
  140. VA_CDC_DMA_TX_1,
  141. VA_CDC_DMA_TX_2,
  142. CDC_DMA_TX_MAX,
  143. };
  144. enum {
  145. SLIM_RX_7 = 0,
  146. SLIM_RX_MAX,
  147. };
  148. enum {
  149. SLIM_TX_7 = 0,
  150. SLIM_TX_8,
  151. SLIM_TX_MAX,
  152. };
  153. enum {
  154. AFE_LOOPBACK_TX_IDX = 0,
  155. AFE_LOOPBACK_TX_IDX_MAX,
  156. };
  157. struct msm_asoc_mach_data {
  158. struct snd_info_entry *codec_root;
  159. int usbc_en2_gpio; /* used by gpio driver API */
  160. int lito_v2_enabled;
  161. struct device_node *dmic01_gpio_p; /* used by pinctrl API */
  162. struct device_node *dmic23_gpio_p; /* used by pinctrl API */
  163. struct device_node *dmic45_gpio_p; /* used by pinctrl API */
  164. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  165. atomic_t mi2s_gpio_ref_count[MI2S_MAX]; /* used by pinctrl API */
  166. struct device_node *us_euro_gpio_p; /* used by pinctrl API */
  167. struct pinctrl *usbc_en2_gpio_p; /* used by pinctrl API */
  168. struct device_node *hph_en1_gpio_p; /* used by pinctrl API */
  169. struct device_node *hph_en0_gpio_p; /* used by pinctrl API */
  170. bool is_afe_config_done;
  171. struct device_node *fsa_handle;
  172. struct clk *lpass_audio_hw_vote;
  173. int core_audio_vote_count;
  174. u32 wsa_max_devs;
  175. u32 tdm_max_slots; /* Max TDM slots used */
  176. int wcd_disabled;
  177. };
  178. struct tdm_port {
  179. u32 mode;
  180. u32 channel;
  181. };
  182. struct tdm_dev_config {
  183. unsigned int tdm_slot_offset[TDM_MAX_SLOTS];
  184. };
  185. enum {
  186. EXT_DISP_RX_IDX_DP = 0,
  187. EXT_DISP_RX_IDX_DP1,
  188. EXT_DISP_RX_IDX_MAX,
  189. };
  190. struct dev_config {
  191. u32 sample_rate;
  192. u32 bit_format;
  193. u32 channels;
  194. };
  195. /* Default configuration of slimbus channels */
  196. static struct dev_config slim_rx_cfg[] = {
  197. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  198. };
  199. static struct dev_config slim_tx_cfg[] = {
  200. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  201. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  202. };
  203. /* Default configuration of external display BE */
  204. static struct dev_config ext_disp_rx_cfg[] = {
  205. [EXT_DISP_RX_IDX_DP] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  206. [EXT_DISP_RX_IDX_DP1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  207. };
  208. static struct dev_config usb_rx_cfg = {
  209. .sample_rate = SAMPLING_RATE_48KHZ,
  210. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  211. .channels = 2,
  212. };
  213. static struct dev_config usb_tx_cfg = {
  214. .sample_rate = SAMPLING_RATE_48KHZ,
  215. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  216. .channels = 1,
  217. };
  218. static struct dev_config proxy_rx_cfg = {
  219. .sample_rate = SAMPLING_RATE_48KHZ,
  220. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  221. .channels = 2,
  222. };
  223. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  224. {
  225. AFE_API_VERSION_I2S_CONFIG,
  226. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  227. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  228. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  229. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  230. 0,
  231. },
  232. {
  233. AFE_API_VERSION_I2S_CONFIG,
  234. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  235. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  236. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  237. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  238. 0,
  239. },
  240. {
  241. AFE_API_VERSION_I2S_CONFIG,
  242. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  243. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  244. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  245. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  246. 0,
  247. },
  248. {
  249. AFE_API_VERSION_I2S_CONFIG,
  250. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  251. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  252. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  253. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  254. 0,
  255. },
  256. {
  257. AFE_API_VERSION_I2S_CONFIG,
  258. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  259. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  260. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  261. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  262. 0,
  263. },
  264. {
  265. AFE_API_VERSION_I2S_CONFIG,
  266. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  267. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  268. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  269. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  270. 0,
  271. },
  272. };
  273. struct mi2s_conf {
  274. struct mutex lock;
  275. u32 ref_cnt;
  276. u32 msm_is_mi2s_master;
  277. };
  278. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  279. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  280. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  281. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  282. };
  283. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  284. /* Default configuration of TDM channels */
  285. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  286. { /* PRI TDM */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  289. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  290. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  291. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  292. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  293. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  295. },
  296. { /* SEC TDM */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  299. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  300. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  301. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  302. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  303. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  305. },
  306. { /* TERT TDM */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  309. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  310. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  311. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  312. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  313. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  315. },
  316. { /* QUAT TDM */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  319. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  320. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  321. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  322. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  323. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  324. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  325. },
  326. { /* QUIN TDM */
  327. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  328. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  329. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  330. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  331. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  332. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  333. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  334. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  335. },
  336. { /* SEN TDM */
  337. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  338. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  339. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  340. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  341. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  342. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  343. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  344. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  345. },
  346. };
  347. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  348. { /* PRI TDM */
  349. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  350. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  351. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  352. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  353. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  354. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  355. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  356. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  357. },
  358. { /* SEC TDM */
  359. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  360. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  361. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  362. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  363. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  364. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  365. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  366. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  367. },
  368. { /* TERT TDM */
  369. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  370. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  371. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  372. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  373. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  374. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  375. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  376. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  377. },
  378. { /* QUAT TDM */
  379. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  380. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  381. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  382. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  383. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  384. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  385. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  386. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  387. },
  388. { /* QUIN TDM */
  389. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  390. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  391. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  392. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  393. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  394. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  395. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  396. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  397. },
  398. { /* SEN TDM */
  399. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  400. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  401. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  402. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  403. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  404. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  405. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  406. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  407. },
  408. };
  409. /* Default configuration of AUX PCM channels */
  410. static struct dev_config aux_pcm_rx_cfg[] = {
  411. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  413. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  414. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  415. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  416. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. };
  418. static struct dev_config aux_pcm_tx_cfg[] = {
  419. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  421. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  422. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  423. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  424. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  425. };
  426. /* Default configuration of MI2S channels */
  427. static struct dev_config mi2s_rx_cfg[] = {
  428. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  429. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  430. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  431. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  432. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  433. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  434. };
  435. static struct dev_config mi2s_tx_cfg[] = {
  436. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  437. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  438. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  439. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  440. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  441. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  442. };
  443. static struct tdm_dev_config pri_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  444. { /* PRI TDM */
  445. { {0, 4, 0xFFFF} }, /* RX_0 */
  446. { {8, 12, 0xFFFF} }, /* RX_1 */
  447. { {16, 20, 0xFFFF} }, /* RX_2 */
  448. { {24, 28, 0xFFFF} }, /* RX_3 */
  449. { {0xFFFF} }, /* RX_4 */
  450. { {0xFFFF} }, /* RX_5 */
  451. { {0xFFFF} }, /* RX_6 */
  452. { {0xFFFF} }, /* RX_7 */
  453. },
  454. {
  455. { {0, 4, 8, 12, 0xFFFF} }, /* TX_0 */
  456. { {8, 12, 0xFFFF} }, /* TX_1 */
  457. { {16, 20, 0xFFFF} }, /* TX_2 */
  458. { {24, 28, 0xFFFF} }, /* TX_3 */
  459. { {0xFFFF} }, /* TX_4 */
  460. { {0xFFFF} }, /* TX_5 */
  461. { {0xFFFF} }, /* TX_6 */
  462. { {0xFFFF} }, /* TX_7 */
  463. },
  464. };
  465. static struct tdm_dev_config sec_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  466. { /* SEC TDM */
  467. { {0, 4, 0xFFFF} }, /* RX_0 */
  468. { {8, 12, 0xFFFF} }, /* RX_1 */
  469. { {16, 20, 0xFFFF} }, /* RX_2 */
  470. { {24, 28, 0xFFFF} }, /* RX_3 */
  471. { {0xFFFF} }, /* RX_4 */
  472. { {0xFFFF} }, /* RX_5 */
  473. { {0xFFFF} }, /* RX_6 */
  474. { {0xFFFF} }, /* RX_7 */
  475. },
  476. {
  477. { {0, 4, 0xFFFF} }, /* TX_0 */
  478. { {8, 12, 0xFFFF} }, /* TX_1 */
  479. { {16, 20, 0xFFFF} }, /* TX_2 */
  480. { {24, 28, 0xFFFF} }, /* TX_3 */
  481. { {0xFFFF} }, /* TX_4 */
  482. { {0xFFFF} }, /* TX_5 */
  483. { {0xFFFF} }, /* TX_6 */
  484. { {0xFFFF} }, /* TX_7 */
  485. },
  486. };
  487. static struct tdm_dev_config tert_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  488. { /* TERT TDM */
  489. { {0, 4, 0xFFFF} }, /* RX_0 */
  490. { {8, 12, 0xFFFF} }, /* RX_1 */
  491. { {16, 20, 0xFFFF} }, /* RX_2 */
  492. { {24, 28, 0xFFFF} }, /* RX_3 */
  493. { {0xFFFF} }, /* RX_4 */
  494. { {0xFFFF} }, /* RX_5 */
  495. { {0xFFFF} }, /* RX_6 */
  496. { {0xFFFF} }, /* RX_7 */
  497. },
  498. {
  499. { {0, 4, 0xFFFF} }, /* TX_0 */
  500. { {8, 12, 0xFFFF} }, /* TX_1 */
  501. { {16, 20, 0xFFFF} }, /* TX_2 */
  502. { {24, 28, 0xFFFF} }, /* TX_3 */
  503. { {0xFFFF} }, /* TX_4 */
  504. { {0xFFFF} }, /* TX_5 */
  505. { {0xFFFF} }, /* TX_6 */
  506. { {0xFFFF} }, /* TX_7 */
  507. },
  508. };
  509. static struct tdm_dev_config quat_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  510. { /* QUAT TDM */
  511. { {0, 4, 0xFFFF} }, /* RX_0 */
  512. { {8, 12, 0xFFFF} }, /* RX_1 */
  513. { {16, 20, 0xFFFF} }, /* RX_2 */
  514. { {24, 28, 0xFFFF} }, /* RX_3 */
  515. { {0xFFFF} }, /* RX_4 */
  516. { {0xFFFF} }, /* RX_5 */
  517. { {0xFFFF} }, /* RX_6 */
  518. { {0xFFFF} }, /* RX_7 */
  519. },
  520. {
  521. { {0, 4, 0xFFFF} }, /* TX_0 */
  522. { {8, 12, 0xFFFF} }, /* TX_1 */
  523. { {16, 20, 0xFFFF} }, /* TX_2 */
  524. { {24, 28, 0xFFFF} }, /* TX_3 */
  525. { {0xFFFF} }, /* TX_4 */
  526. { {0xFFFF} }, /* TX_5 */
  527. { {0xFFFF} }, /* TX_6 */
  528. { {0xFFFF} }, /* TX_7 */
  529. },
  530. };
  531. static struct tdm_dev_config quin_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  532. { /* QUIN TDM */
  533. { {0, 4, 0xFFFF} }, /* RX_0 */
  534. { {8, 12, 0xFFFF} }, /* RX_1 */
  535. { {16, 20, 0xFFFF} }, /* RX_2 */
  536. { {24, 28, 0xFFFF} }, /* RX_3 */
  537. { {0xFFFF} }, /* RX_4 */
  538. { {0xFFFF} }, /* RX_5 */
  539. { {0xFFFF} }, /* RX_6 */
  540. { {0xFFFF} }, /* RX_7 */
  541. },
  542. {
  543. { {0, 4, 0xFFFF} }, /* TX_0 */
  544. { {8, 12, 0xFFFF} }, /* TX_1 */
  545. { {16, 20, 0xFFFF} }, /* TX_2 */
  546. { {24, 28, 0xFFFF} }, /* TX_3 */
  547. { {0xFFFF} }, /* TX_4 */
  548. { {0xFFFF} }, /* TX_5 */
  549. { {0xFFFF} }, /* TX_6 */
  550. { {0xFFFF} }, /* TX_7 */
  551. },
  552. };
  553. static struct tdm_dev_config sen_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  554. { /* SEN TDM */
  555. { {0, 4, 0xFFFF} }, /* RX_0 */
  556. { {8, 12, 0xFFFF} }, /* RX_1 */
  557. { {16, 20, 0xFFFF} }, /* RX_2 */
  558. { {24, 28, 0xFFFF} }, /* RX_3 */
  559. { {0xFFFF} }, /* RX_4 */
  560. { {0xFFFF} }, /* RX_5 */
  561. { {0xFFFF} }, /* RX_6 */
  562. { {0xFFFF} }, /* RX_7 */
  563. },
  564. {
  565. { {0, 4, 0xFFFF} }, /* TX_0 */
  566. { {8, 12, 0xFFFF} }, /* TX_1 */
  567. { {16, 20, 0xFFFF} }, /* TX_2 */
  568. { {24, 28, 0xFFFF} }, /* TX_3 */
  569. { {0xFFFF} }, /* TX_4 */
  570. { {0xFFFF} }, /* TX_5 */
  571. { {0xFFFF} }, /* TX_6 */
  572. { {0xFFFF} }, /* TX_7 */
  573. },
  574. };
  575. static void *tdm_cfg[TDM_INTERFACE_MAX] = {
  576. pri_tdm_dev_config,
  577. sec_tdm_dev_config,
  578. tert_tdm_dev_config,
  579. quat_tdm_dev_config,
  580. quin_tdm_dev_config,
  581. sen_tdm_dev_config,
  582. };
  583. /* Default configuration of Codec DMA Interface RX */
  584. static struct dev_config cdc_dma_rx_cfg[] = {
  585. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  586. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  587. [RX_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  588. [RX_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  589. [RX_CDC_DMA_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  590. [RX_CDC_DMA_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  591. [RX_CDC_DMA_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  592. [RX_CDC_DMA_RX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  593. };
  594. /* Default configuration of Codec DMA Interface TX */
  595. static struct dev_config cdc_dma_tx_cfg[] = {
  596. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  597. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  598. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  599. [TX_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  600. [TX_CDC_DMA_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  601. [TX_CDC_DMA_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  602. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  603. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  604. [VA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  605. };
  606. static struct dev_config afe_loopback_tx_cfg[] = {
  607. [AFE_LOOPBACK_TX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  608. };
  609. static int msm_vi_feed_tx_ch = 2;
  610. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  611. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  612. "S32_LE"};
  613. static char const *cdc80_bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE"};
  614. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  615. "Six", "Seven", "Eight"};
  616. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  617. "KHZ_16", "KHZ_22P05",
  618. "KHZ_32", "KHZ_44P1", "KHZ_48",
  619. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  620. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  621. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  622. "Five", "Six", "Seven",
  623. "Eight"};
  624. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  625. "KHZ_48", "KHZ_176P4",
  626. "KHZ_352P8"};
  627. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  628. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  629. "Five", "Six", "Seven", "Eight"};
  630. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  631. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  632. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  633. "KHZ_48", "KHZ_88P2", "KHZ_96",
  634. "KHZ_176P4", "KHZ_192","KHZ_352P8",
  635. "KHZ_384"};
  636. static const char *const mi2s_ch_text[] = {"One", "Two", "Three", "Four",
  637. "Five", "Six", "Seven",
  638. "Eight"};
  639. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  640. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  641. "Five", "Six", "Seven",
  642. "Eight"};
  643. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  644. "KHZ_16", "KHZ_22P05",
  645. "KHZ_32", "KHZ_44P1", "KHZ_48",
  646. "KHZ_88P2", "KHZ_96",
  647. "KHZ_176P4", "KHZ_192",
  648. "KHZ_352P8", "KHZ_384"};
  649. static char const *cdc80_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  650. "KHZ_16", "KHZ_22P05",
  651. "KHZ_32", "KHZ_44P1", "KHZ_48",
  652. "KHZ_88P2", "KHZ_96",
  653. "KHZ_176P4", "KHZ_192"};
  654. static char const *ext_disp_bit_format_text[] = {"S16_LE", "S24_LE",
  655. "S24_3LE"};
  656. static char const *ext_disp_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  657. "KHZ_192", "KHZ_32", "KHZ_44P1",
  658. "KHZ_88P2", "KHZ_176P4"};
  659. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  660. "KHZ_44P1", "KHZ_48",
  661. "KHZ_88P2", "KHZ_96"};
  662. static char const *bt_sample_rate_rx_text[] = {"KHZ_8", "KHZ_16",
  663. "KHZ_44P1", "KHZ_48",
  664. "KHZ_88P2", "KHZ_96"};
  665. static char const *bt_sample_rate_tx_text[] = {"KHZ_8", "KHZ_16",
  666. "KHZ_44P1", "KHZ_48",
  667. "KHZ_88P2", "KHZ_96"};
  668. static const char *const afe_loopback_tx_ch_text[] = {"One", "Two"};
  669. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  670. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  671. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  672. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  673. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  674. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  675. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  676. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  677. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  678. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  679. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  680. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  681. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  682. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  683. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  684. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  685. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  686. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  687. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  688. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  689. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  690. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  691. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  692. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  693. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  694. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  695. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  696. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  697. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  698. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  699. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  700. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  701. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  702. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  703. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  704. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  705. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  706. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  707. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  708. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  709. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  710. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  711. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  712. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  713. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  714. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  715. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  716. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  717. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  718. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  719. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  720. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  721. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  722. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  723. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  724. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  725. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  726. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  727. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_2_chs, cdc_dma_rx_ch_text);
  728. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_3_chs, cdc_dma_rx_ch_text);
  729. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_5_chs, cdc_dma_rx_ch_text);
  730. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_6_chs, cdc_dma_rx_ch_text);
  731. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  732. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  733. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  734. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  735. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_chs, cdc_dma_tx_ch_text);
  736. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_chs, cdc_dma_tx_ch_text);
  737. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  738. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  739. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  740. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  741. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  742. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  743. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  744. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_format, bit_format_text);
  745. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_format, bit_format_text);
  746. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_format, bit_format_text);
  747. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  748. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  749. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_format, bit_format_text);
  750. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  751. cdc_dma_sample_rate_text);
  752. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  753. cdc_dma_sample_rate_text);
  754. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  755. cdc_dma_sample_rate_text);
  756. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  757. cdc_dma_sample_rate_text);
  758. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  759. cdc_dma_sample_rate_text);
  760. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_sample_rate,
  761. cdc_dma_sample_rate_text);
  762. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_sample_rate,
  763. cdc_dma_sample_rate_text);
  764. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_sample_rate,
  765. cdc_dma_sample_rate_text);
  766. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  767. cdc_dma_sample_rate_text);
  768. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  769. cdc_dma_sample_rate_text);
  770. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_sample_rate,
  771. cdc_dma_sample_rate_text);
  772. /* WCD9380 */
  773. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_format, cdc80_bit_format_text);
  774. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_format, cdc80_bit_format_text);
  775. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_format, cdc80_bit_format_text);
  776. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_format, cdc80_bit_format_text);
  777. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_format, cdc80_bit_format_text);
  778. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_format, cdc80_bit_format_text);
  779. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_sample_rate,
  780. cdc80_dma_sample_rate_text);
  781. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_sample_rate,
  782. cdc80_dma_sample_rate_text);
  783. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_sample_rate,
  784. cdc80_dma_sample_rate_text);
  785. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_sample_rate,
  786. cdc80_dma_sample_rate_text);
  787. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_sample_rate,
  788. cdc80_dma_sample_rate_text);
  789. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_sample_rate,
  790. cdc80_dma_sample_rate_text);
  791. /* WCD9385 */
  792. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_format, bit_format_text);
  793. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_format, bit_format_text);
  794. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_format, bit_format_text);
  795. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_format, bit_format_text);
  796. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_format, bit_format_text);
  797. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_format, bit_format_text);
  798. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_sample_rate,
  799. cdc_dma_sample_rate_text);
  800. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_sample_rate,
  801. cdc_dma_sample_rate_text);
  802. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_sample_rate,
  803. cdc_dma_sample_rate_text);
  804. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_sample_rate,
  805. cdc_dma_sample_rate_text);
  806. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_sample_rate,
  807. cdc_dma_sample_rate_text);
  808. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_sample_rate,
  809. cdc_dma_sample_rate_text);
  810. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_chs, ch_text);
  811. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_format, ext_disp_bit_format_text);
  812. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_sample_rate,
  813. ext_disp_sample_rate_text);
  814. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  815. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_rx, bt_sample_rate_rx_text);
  816. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_tx, bt_sample_rate_tx_text);
  817. static SOC_ENUM_SINGLE_EXT_DECL(afe_loopback_tx_chs, afe_loopback_tx_ch_text);
  818. static bool is_initial_boot;
  819. static bool codec_reg_done;
  820. static struct snd_soc_card snd_soc_card_lahaina_msm;
  821. static int dmic_0_1_gpio_cnt;
  822. static int dmic_2_3_gpio_cnt;
  823. static int dmic_4_5_gpio_cnt;
  824. static void *def_wcd_mbhc_cal(void);
  825. static int msm_aux_codec_init(struct snd_soc_pcm_runtime*);
  826. static int msm_int_audrx_init(struct snd_soc_pcm_runtime*);
  827. /*
  828. * Need to report LINEIN
  829. * if R/L channel impedance is larger than 5K ohm
  830. */
  831. static struct wcd_mbhc_config wcd_mbhc_cfg = {
  832. .read_fw_bin = false,
  833. .calibration = NULL,
  834. .detect_extn_cable = true,
  835. .mono_stero_detection = false,
  836. .swap_gnd_mic = NULL,
  837. .hs_ext_micbias = true,
  838. .key_code[0] = KEY_MEDIA,
  839. .key_code[1] = KEY_VOICECOMMAND,
  840. .key_code[2] = KEY_VOLUMEUP,
  841. .key_code[3] = KEY_VOLUMEDOWN,
  842. .key_code[4] = 0,
  843. .key_code[5] = 0,
  844. .key_code[6] = 0,
  845. .key_code[7] = 0,
  846. .linein_th = 5000,
  847. .moisture_en = false,
  848. .mbhc_micbias = MIC_BIAS_2,
  849. .anc_micbias = MIC_BIAS_2,
  850. .enable_anc_mic_detect = false,
  851. .moisture_duty_cycle_en = true,
  852. };
  853. /* set audio task affinity to core 1 & 2 */
  854. static const unsigned int audio_core_list[] = {1, 2};
  855. static cpumask_t audio_cpu_map = CPU_MASK_NONE;
  856. static struct dev_pm_qos_request *msm_audio_req = NULL;
  857. static unsigned int qos_client_active_cnt = 0;
  858. static void msm_audio_add_qos_request()
  859. {
  860. int i;
  861. int cpu = 0;
  862. msm_audio_req = kzalloc(sizeof(struct dev_pm_qos_request) * NR_CPUS,
  863. GFP_KERNEL);
  864. if (!msm_audio_req) {
  865. pr_err("%s failed to alloc mem for qos req.\n", __func__);
  866. return;
  867. }
  868. for (i = 0; i < ARRAY_SIZE(audio_core_list); i++) {
  869. if (audio_core_list[i] >= NR_CPUS)
  870. pr_err("%s incorrect cpu id: %d specified.\n", __func__, audio_core_list[i]);
  871. else
  872. cpumask_set_cpu(audio_core_list[i], &audio_cpu_map);
  873. }
  874. for_each_cpu(cpu, &audio_cpu_map) {
  875. dev_pm_qos_add_request(get_cpu_device(cpu),
  876. &msm_audio_req[cpu],
  877. DEV_PM_QOS_RESUME_LATENCY,
  878. PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  879. pr_debug("%s set cpu affinity to core %d.\n", __func__, cpu);
  880. }
  881. }
  882. static void msm_audio_remove_qos_request()
  883. {
  884. int cpu = 0;
  885. if (msm_audio_req) {
  886. for_each_cpu(cpu, &audio_cpu_map) {
  887. dev_pm_qos_remove_request(
  888. &msm_audio_req[cpu]);
  889. pr_debug("%s remove cpu affinity of core %d.\n", __func__, cpu);
  890. }
  891. kfree(msm_audio_req);
  892. }
  893. }
  894. static void msm_audio_update_qos_request(u32 latency)
  895. {
  896. int cpu = 0;
  897. if (msm_audio_req) {
  898. for_each_cpu(cpu, &audio_cpu_map) {
  899. dev_pm_qos_update_request(
  900. &msm_audio_req[cpu], latency);
  901. pr_debug("%s update latency of core %d to %ul.\n", __func__, cpu, latency);
  902. }
  903. }
  904. }
  905. static inline int param_is_mask(int p)
  906. {
  907. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  908. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  909. }
  910. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  911. int n)
  912. {
  913. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  914. }
  915. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  916. unsigned int bit)
  917. {
  918. if (bit >= SNDRV_MASK_MAX)
  919. return;
  920. if (param_is_mask(n)) {
  921. struct snd_mask *m = param_to_mask(p, n);
  922. m->bits[0] = 0;
  923. m->bits[1] = 0;
  924. m->bits[bit >> 5] |= (1 << (bit & 31));
  925. }
  926. }
  927. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  928. struct snd_ctl_elem_value *ucontrol)
  929. {
  930. int sample_rate_val = 0;
  931. switch (usb_rx_cfg.sample_rate) {
  932. case SAMPLING_RATE_384KHZ:
  933. sample_rate_val = 12;
  934. break;
  935. case SAMPLING_RATE_352P8KHZ:
  936. sample_rate_val = 11;
  937. break;
  938. case SAMPLING_RATE_192KHZ:
  939. sample_rate_val = 10;
  940. break;
  941. case SAMPLING_RATE_176P4KHZ:
  942. sample_rate_val = 9;
  943. break;
  944. case SAMPLING_RATE_96KHZ:
  945. sample_rate_val = 8;
  946. break;
  947. case SAMPLING_RATE_88P2KHZ:
  948. sample_rate_val = 7;
  949. break;
  950. case SAMPLING_RATE_48KHZ:
  951. sample_rate_val = 6;
  952. break;
  953. case SAMPLING_RATE_44P1KHZ:
  954. sample_rate_val = 5;
  955. break;
  956. case SAMPLING_RATE_32KHZ:
  957. sample_rate_val = 4;
  958. break;
  959. case SAMPLING_RATE_22P05KHZ:
  960. sample_rate_val = 3;
  961. break;
  962. case SAMPLING_RATE_16KHZ:
  963. sample_rate_val = 2;
  964. break;
  965. case SAMPLING_RATE_11P025KHZ:
  966. sample_rate_val = 1;
  967. break;
  968. case SAMPLING_RATE_8KHZ:
  969. default:
  970. sample_rate_val = 0;
  971. break;
  972. }
  973. ucontrol->value.integer.value[0] = sample_rate_val;
  974. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  975. usb_rx_cfg.sample_rate);
  976. return 0;
  977. }
  978. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  979. struct snd_ctl_elem_value *ucontrol)
  980. {
  981. switch (ucontrol->value.integer.value[0]) {
  982. case 12:
  983. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  984. break;
  985. case 11:
  986. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  987. break;
  988. case 10:
  989. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  990. break;
  991. case 9:
  992. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  993. break;
  994. case 8:
  995. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  996. break;
  997. case 7:
  998. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  999. break;
  1000. case 6:
  1001. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1002. break;
  1003. case 5:
  1004. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1005. break;
  1006. case 4:
  1007. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1008. break;
  1009. case 3:
  1010. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1011. break;
  1012. case 2:
  1013. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1014. break;
  1015. case 1:
  1016. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1017. break;
  1018. case 0:
  1019. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1020. break;
  1021. default:
  1022. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1023. break;
  1024. }
  1025. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  1026. __func__, ucontrol->value.integer.value[0],
  1027. usb_rx_cfg.sample_rate);
  1028. return 0;
  1029. }
  1030. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1031. struct snd_ctl_elem_value *ucontrol)
  1032. {
  1033. int sample_rate_val = 0;
  1034. switch (usb_tx_cfg.sample_rate) {
  1035. case SAMPLING_RATE_384KHZ:
  1036. sample_rate_val = 12;
  1037. break;
  1038. case SAMPLING_RATE_352P8KHZ:
  1039. sample_rate_val = 11;
  1040. break;
  1041. case SAMPLING_RATE_192KHZ:
  1042. sample_rate_val = 10;
  1043. break;
  1044. case SAMPLING_RATE_176P4KHZ:
  1045. sample_rate_val = 9;
  1046. break;
  1047. case SAMPLING_RATE_96KHZ:
  1048. sample_rate_val = 8;
  1049. break;
  1050. case SAMPLING_RATE_88P2KHZ:
  1051. sample_rate_val = 7;
  1052. break;
  1053. case SAMPLING_RATE_48KHZ:
  1054. sample_rate_val = 6;
  1055. break;
  1056. case SAMPLING_RATE_44P1KHZ:
  1057. sample_rate_val = 5;
  1058. break;
  1059. case SAMPLING_RATE_32KHZ:
  1060. sample_rate_val = 4;
  1061. break;
  1062. case SAMPLING_RATE_22P05KHZ:
  1063. sample_rate_val = 3;
  1064. break;
  1065. case SAMPLING_RATE_16KHZ:
  1066. sample_rate_val = 2;
  1067. break;
  1068. case SAMPLING_RATE_11P025KHZ:
  1069. sample_rate_val = 1;
  1070. break;
  1071. case SAMPLING_RATE_8KHZ:
  1072. sample_rate_val = 0;
  1073. break;
  1074. default:
  1075. sample_rate_val = 6;
  1076. break;
  1077. }
  1078. ucontrol->value.integer.value[0] = sample_rate_val;
  1079. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1080. usb_tx_cfg.sample_rate);
  1081. return 0;
  1082. }
  1083. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1084. struct snd_ctl_elem_value *ucontrol)
  1085. {
  1086. switch (ucontrol->value.integer.value[0]) {
  1087. case 12:
  1088. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1089. break;
  1090. case 11:
  1091. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1092. break;
  1093. case 10:
  1094. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1095. break;
  1096. case 9:
  1097. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1098. break;
  1099. case 8:
  1100. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1101. break;
  1102. case 7:
  1103. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1104. break;
  1105. case 6:
  1106. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1107. break;
  1108. case 5:
  1109. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1110. break;
  1111. case 4:
  1112. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1113. break;
  1114. case 3:
  1115. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1116. break;
  1117. case 2:
  1118. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1119. break;
  1120. case 1:
  1121. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1122. break;
  1123. case 0:
  1124. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1125. break;
  1126. default:
  1127. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1128. break;
  1129. }
  1130. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1131. __func__, ucontrol->value.integer.value[0],
  1132. usb_tx_cfg.sample_rate);
  1133. return 0;
  1134. }
  1135. static int afe_loopback_tx_ch_get(struct snd_kcontrol *kcontrol,
  1136. struct snd_ctl_elem_value *ucontrol)
  1137. {
  1138. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1139. afe_loopback_tx_cfg[0].channels);
  1140. ucontrol->value.enumerated.item[0] =
  1141. afe_loopback_tx_cfg[0].channels - 1;
  1142. return 0;
  1143. }
  1144. static int afe_loopback_tx_ch_put(struct snd_kcontrol *kcontrol,
  1145. struct snd_ctl_elem_value *ucontrol)
  1146. {
  1147. afe_loopback_tx_cfg[0].channels =
  1148. ucontrol->value.enumerated.item[0] + 1;
  1149. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1150. afe_loopback_tx_cfg[0].channels);
  1151. return 1;
  1152. }
  1153. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1154. struct snd_ctl_elem_value *ucontrol)
  1155. {
  1156. switch (usb_rx_cfg.bit_format) {
  1157. case SNDRV_PCM_FORMAT_S32_LE:
  1158. ucontrol->value.integer.value[0] = 3;
  1159. break;
  1160. case SNDRV_PCM_FORMAT_S24_3LE:
  1161. ucontrol->value.integer.value[0] = 2;
  1162. break;
  1163. case SNDRV_PCM_FORMAT_S24_LE:
  1164. ucontrol->value.integer.value[0] = 1;
  1165. break;
  1166. case SNDRV_PCM_FORMAT_S16_LE:
  1167. default:
  1168. ucontrol->value.integer.value[0] = 0;
  1169. break;
  1170. }
  1171. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1172. __func__, usb_rx_cfg.bit_format,
  1173. ucontrol->value.integer.value[0]);
  1174. return 0;
  1175. }
  1176. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1177. struct snd_ctl_elem_value *ucontrol)
  1178. {
  1179. int rc = 0;
  1180. switch (ucontrol->value.integer.value[0]) {
  1181. case 3:
  1182. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1183. break;
  1184. case 2:
  1185. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1186. break;
  1187. case 1:
  1188. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1189. break;
  1190. case 0:
  1191. default:
  1192. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1193. break;
  1194. }
  1195. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1196. __func__, usb_rx_cfg.bit_format,
  1197. ucontrol->value.integer.value[0]);
  1198. return rc;
  1199. }
  1200. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1201. struct snd_ctl_elem_value *ucontrol)
  1202. {
  1203. switch (usb_tx_cfg.bit_format) {
  1204. case SNDRV_PCM_FORMAT_S32_LE:
  1205. ucontrol->value.integer.value[0] = 3;
  1206. break;
  1207. case SNDRV_PCM_FORMAT_S24_3LE:
  1208. ucontrol->value.integer.value[0] = 2;
  1209. break;
  1210. case SNDRV_PCM_FORMAT_S24_LE:
  1211. ucontrol->value.integer.value[0] = 1;
  1212. break;
  1213. case SNDRV_PCM_FORMAT_S16_LE:
  1214. default:
  1215. ucontrol->value.integer.value[0] = 0;
  1216. break;
  1217. }
  1218. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1219. __func__, usb_tx_cfg.bit_format,
  1220. ucontrol->value.integer.value[0]);
  1221. return 0;
  1222. }
  1223. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1224. struct snd_ctl_elem_value *ucontrol)
  1225. {
  1226. int rc = 0;
  1227. switch (ucontrol->value.integer.value[0]) {
  1228. case 3:
  1229. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1230. break;
  1231. case 2:
  1232. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1233. break;
  1234. case 1:
  1235. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1236. break;
  1237. case 0:
  1238. default:
  1239. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1240. break;
  1241. }
  1242. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1243. __func__, usb_tx_cfg.bit_format,
  1244. ucontrol->value.integer.value[0]);
  1245. return rc;
  1246. }
  1247. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1248. struct snd_ctl_elem_value *ucontrol)
  1249. {
  1250. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1251. usb_rx_cfg.channels);
  1252. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1253. return 0;
  1254. }
  1255. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1256. struct snd_ctl_elem_value *ucontrol)
  1257. {
  1258. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1259. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1260. return 1;
  1261. }
  1262. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1263. struct snd_ctl_elem_value *ucontrol)
  1264. {
  1265. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1266. usb_tx_cfg.channels);
  1267. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1268. return 0;
  1269. }
  1270. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1271. struct snd_ctl_elem_value *ucontrol)
  1272. {
  1273. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1274. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1275. return 1;
  1276. }
  1277. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1278. struct snd_ctl_elem_value *ucontrol)
  1279. {
  1280. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1281. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1282. ucontrol->value.integer.value[0]);
  1283. return 0;
  1284. }
  1285. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1286. struct snd_ctl_elem_value *ucontrol)
  1287. {
  1288. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1289. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1290. return 1;
  1291. }
  1292. static int ext_disp_get_port_idx(struct snd_kcontrol *kcontrol)
  1293. {
  1294. int idx = 0;
  1295. if (strnstr(kcontrol->id.name, "Display Port RX",
  1296. sizeof("Display Port RX"))) {
  1297. idx = EXT_DISP_RX_IDX_DP;
  1298. } else if (strnstr(kcontrol->id.name, "Display Port1 RX",
  1299. sizeof("Display Port1 RX"))) {
  1300. idx = EXT_DISP_RX_IDX_DP1;
  1301. } else {
  1302. pr_err("%s: unsupported BE: %s\n",
  1303. __func__, kcontrol->id.name);
  1304. idx = -EINVAL;
  1305. }
  1306. return idx;
  1307. }
  1308. static int ext_disp_rx_format_get(struct snd_kcontrol *kcontrol,
  1309. struct snd_ctl_elem_value *ucontrol)
  1310. {
  1311. int idx = ext_disp_get_port_idx(kcontrol);
  1312. if (idx < 0)
  1313. return idx;
  1314. switch (ext_disp_rx_cfg[idx].bit_format) {
  1315. case SNDRV_PCM_FORMAT_S24_3LE:
  1316. ucontrol->value.integer.value[0] = 2;
  1317. break;
  1318. case SNDRV_PCM_FORMAT_S24_LE:
  1319. ucontrol->value.integer.value[0] = 1;
  1320. break;
  1321. case SNDRV_PCM_FORMAT_S16_LE:
  1322. default:
  1323. ucontrol->value.integer.value[0] = 0;
  1324. break;
  1325. }
  1326. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1327. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1328. ucontrol->value.integer.value[0]);
  1329. return 0;
  1330. }
  1331. static int ext_disp_rx_format_put(struct snd_kcontrol *kcontrol,
  1332. struct snd_ctl_elem_value *ucontrol)
  1333. {
  1334. int idx = ext_disp_get_port_idx(kcontrol);
  1335. if (idx < 0)
  1336. return idx;
  1337. switch (ucontrol->value.integer.value[0]) {
  1338. case 2:
  1339. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1340. break;
  1341. case 1:
  1342. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1343. break;
  1344. case 0:
  1345. default:
  1346. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1347. break;
  1348. }
  1349. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1350. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1351. ucontrol->value.integer.value[0]);
  1352. return 0;
  1353. }
  1354. static int ext_disp_rx_ch_get(struct snd_kcontrol *kcontrol,
  1355. struct snd_ctl_elem_value *ucontrol)
  1356. {
  1357. int idx = ext_disp_get_port_idx(kcontrol);
  1358. if (idx < 0)
  1359. return idx;
  1360. ucontrol->value.integer.value[0] =
  1361. ext_disp_rx_cfg[idx].channels - 2;
  1362. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1363. idx, ext_disp_rx_cfg[idx].channels);
  1364. return 0;
  1365. }
  1366. static int ext_disp_rx_ch_put(struct snd_kcontrol *kcontrol,
  1367. struct snd_ctl_elem_value *ucontrol)
  1368. {
  1369. int idx = ext_disp_get_port_idx(kcontrol);
  1370. if (idx < 0)
  1371. return idx;
  1372. ext_disp_rx_cfg[idx].channels =
  1373. ucontrol->value.integer.value[0] + 2;
  1374. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1375. idx, ext_disp_rx_cfg[idx].channels);
  1376. return 1;
  1377. }
  1378. static int ext_disp_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1379. struct snd_ctl_elem_value *ucontrol)
  1380. {
  1381. int sample_rate_val;
  1382. int idx = ext_disp_get_port_idx(kcontrol);
  1383. if (idx < 0)
  1384. return idx;
  1385. switch (ext_disp_rx_cfg[idx].sample_rate) {
  1386. case SAMPLING_RATE_176P4KHZ:
  1387. sample_rate_val = 6;
  1388. break;
  1389. case SAMPLING_RATE_88P2KHZ:
  1390. sample_rate_val = 5;
  1391. break;
  1392. case SAMPLING_RATE_44P1KHZ:
  1393. sample_rate_val = 4;
  1394. break;
  1395. case SAMPLING_RATE_32KHZ:
  1396. sample_rate_val = 3;
  1397. break;
  1398. case SAMPLING_RATE_192KHZ:
  1399. sample_rate_val = 2;
  1400. break;
  1401. case SAMPLING_RATE_96KHZ:
  1402. sample_rate_val = 1;
  1403. break;
  1404. case SAMPLING_RATE_48KHZ:
  1405. default:
  1406. sample_rate_val = 0;
  1407. break;
  1408. }
  1409. ucontrol->value.integer.value[0] = sample_rate_val;
  1410. pr_debug("%s: ext_disp_rx[%d].sample_rate = %d\n", __func__,
  1411. idx, ext_disp_rx_cfg[idx].sample_rate);
  1412. return 0;
  1413. }
  1414. static int ext_disp_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1415. struct snd_ctl_elem_value *ucontrol)
  1416. {
  1417. int idx = ext_disp_get_port_idx(kcontrol);
  1418. if (idx < 0)
  1419. return idx;
  1420. switch (ucontrol->value.integer.value[0]) {
  1421. case 6:
  1422. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  1423. break;
  1424. case 5:
  1425. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  1426. break;
  1427. case 4:
  1428. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  1429. break;
  1430. case 3:
  1431. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  1432. break;
  1433. case 2:
  1434. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  1435. break;
  1436. case 1:
  1437. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  1438. break;
  1439. case 0:
  1440. default:
  1441. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  1442. break;
  1443. }
  1444. pr_debug("%s: control value = %ld, ext_disp_rx[%d].sample_rate = %d\n",
  1445. __func__, ucontrol->value.integer.value[0], idx,
  1446. ext_disp_rx_cfg[idx].sample_rate);
  1447. return 0;
  1448. }
  1449. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  1450. struct snd_ctl_elem_value *ucontrol)
  1451. {
  1452. pr_debug("%s: proxy_rx channels = %d\n",
  1453. __func__, proxy_rx_cfg.channels);
  1454. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  1455. return 0;
  1456. }
  1457. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  1458. struct snd_ctl_elem_value *ucontrol)
  1459. {
  1460. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  1461. pr_debug("%s: proxy_rx channels = %d\n",
  1462. __func__, proxy_rx_cfg.channels);
  1463. return 1;
  1464. }
  1465. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  1466. struct tdm_port *port)
  1467. {
  1468. if (port) {
  1469. if (strnstr(kcontrol->id.name, "PRI",
  1470. sizeof(kcontrol->id.name))) {
  1471. port->mode = TDM_PRI;
  1472. } else if (strnstr(kcontrol->id.name, "SEC",
  1473. sizeof(kcontrol->id.name))) {
  1474. port->mode = TDM_SEC;
  1475. } else if (strnstr(kcontrol->id.name, "TERT",
  1476. sizeof(kcontrol->id.name))) {
  1477. port->mode = TDM_TERT;
  1478. } else if (strnstr(kcontrol->id.name, "QUAT",
  1479. sizeof(kcontrol->id.name))) {
  1480. port->mode = TDM_QUAT;
  1481. } else if (strnstr(kcontrol->id.name, "QUIN",
  1482. sizeof(kcontrol->id.name))) {
  1483. port->mode = TDM_QUIN;
  1484. } else if (strnstr(kcontrol->id.name, "SEN",
  1485. sizeof(kcontrol->id.name))) {
  1486. port->mode = TDM_SEN;
  1487. } else {
  1488. pr_err("%s: unsupported mode in: %s\n",
  1489. __func__, kcontrol->id.name);
  1490. return -EINVAL;
  1491. }
  1492. if (strnstr(kcontrol->id.name, "RX_0",
  1493. sizeof(kcontrol->id.name)) ||
  1494. strnstr(kcontrol->id.name, "TX_0",
  1495. sizeof(kcontrol->id.name))) {
  1496. port->channel = TDM_0;
  1497. } else if (strnstr(kcontrol->id.name, "RX_1",
  1498. sizeof(kcontrol->id.name)) ||
  1499. strnstr(kcontrol->id.name, "TX_1",
  1500. sizeof(kcontrol->id.name))) {
  1501. port->channel = TDM_1;
  1502. } else if (strnstr(kcontrol->id.name, "RX_2",
  1503. sizeof(kcontrol->id.name)) ||
  1504. strnstr(kcontrol->id.name, "TX_2",
  1505. sizeof(kcontrol->id.name))) {
  1506. port->channel = TDM_2;
  1507. } else if (strnstr(kcontrol->id.name, "RX_3",
  1508. sizeof(kcontrol->id.name)) ||
  1509. strnstr(kcontrol->id.name, "TX_3",
  1510. sizeof(kcontrol->id.name))) {
  1511. port->channel = TDM_3;
  1512. } else if (strnstr(kcontrol->id.name, "RX_4",
  1513. sizeof(kcontrol->id.name)) ||
  1514. strnstr(kcontrol->id.name, "TX_4",
  1515. sizeof(kcontrol->id.name))) {
  1516. port->channel = TDM_4;
  1517. } else if (strnstr(kcontrol->id.name, "RX_5",
  1518. sizeof(kcontrol->id.name)) ||
  1519. strnstr(kcontrol->id.name, "TX_5",
  1520. sizeof(kcontrol->id.name))) {
  1521. port->channel = TDM_5;
  1522. } else if (strnstr(kcontrol->id.name, "RX_6",
  1523. sizeof(kcontrol->id.name)) ||
  1524. strnstr(kcontrol->id.name, "TX_6",
  1525. sizeof(kcontrol->id.name))) {
  1526. port->channel = TDM_6;
  1527. } else if (strnstr(kcontrol->id.name, "RX_7",
  1528. sizeof(kcontrol->id.name)) ||
  1529. strnstr(kcontrol->id.name, "TX_7",
  1530. sizeof(kcontrol->id.name))) {
  1531. port->channel = TDM_7;
  1532. } else {
  1533. pr_err("%s: unsupported channel in: %s\n",
  1534. __func__, kcontrol->id.name);
  1535. return -EINVAL;
  1536. }
  1537. } else {
  1538. return -EINVAL;
  1539. }
  1540. return 0;
  1541. }
  1542. static int tdm_get_sample_rate(int value)
  1543. {
  1544. int sample_rate = 0;
  1545. switch (value) {
  1546. case 0:
  1547. sample_rate = SAMPLING_RATE_8KHZ;
  1548. break;
  1549. case 1:
  1550. sample_rate = SAMPLING_RATE_16KHZ;
  1551. break;
  1552. case 2:
  1553. sample_rate = SAMPLING_RATE_32KHZ;
  1554. break;
  1555. case 3:
  1556. sample_rate = SAMPLING_RATE_48KHZ;
  1557. break;
  1558. case 4:
  1559. sample_rate = SAMPLING_RATE_176P4KHZ;
  1560. break;
  1561. case 5:
  1562. sample_rate = SAMPLING_RATE_352P8KHZ;
  1563. break;
  1564. default:
  1565. sample_rate = SAMPLING_RATE_48KHZ;
  1566. break;
  1567. }
  1568. return sample_rate;
  1569. }
  1570. static int tdm_get_sample_rate_val(int sample_rate)
  1571. {
  1572. int sample_rate_val = 0;
  1573. switch (sample_rate) {
  1574. case SAMPLING_RATE_8KHZ:
  1575. sample_rate_val = 0;
  1576. break;
  1577. case SAMPLING_RATE_16KHZ:
  1578. sample_rate_val = 1;
  1579. break;
  1580. case SAMPLING_RATE_32KHZ:
  1581. sample_rate_val = 2;
  1582. break;
  1583. case SAMPLING_RATE_48KHZ:
  1584. sample_rate_val = 3;
  1585. break;
  1586. case SAMPLING_RATE_176P4KHZ:
  1587. sample_rate_val = 4;
  1588. break;
  1589. case SAMPLING_RATE_352P8KHZ:
  1590. sample_rate_val = 5;
  1591. break;
  1592. default:
  1593. sample_rate_val = 3;
  1594. break;
  1595. }
  1596. return sample_rate_val;
  1597. }
  1598. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1599. struct snd_ctl_elem_value *ucontrol)
  1600. {
  1601. struct tdm_port port;
  1602. int ret = tdm_get_port_idx(kcontrol, &port);
  1603. if (ret) {
  1604. pr_err("%s: unsupported control: %s\n",
  1605. __func__, kcontrol->id.name);
  1606. } else {
  1607. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1608. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  1609. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1610. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1611. ucontrol->value.enumerated.item[0]);
  1612. }
  1613. return ret;
  1614. }
  1615. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1616. struct snd_ctl_elem_value *ucontrol)
  1617. {
  1618. struct tdm_port port;
  1619. int ret = tdm_get_port_idx(kcontrol, &port);
  1620. if (ret) {
  1621. pr_err("%s: unsupported control: %s\n",
  1622. __func__, kcontrol->id.name);
  1623. } else {
  1624. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  1625. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1626. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1627. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1628. ucontrol->value.enumerated.item[0]);
  1629. }
  1630. return ret;
  1631. }
  1632. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1633. struct snd_ctl_elem_value *ucontrol)
  1634. {
  1635. struct tdm_port port;
  1636. int ret = tdm_get_port_idx(kcontrol, &port);
  1637. if (ret) {
  1638. pr_err("%s: unsupported control: %s\n",
  1639. __func__, kcontrol->id.name);
  1640. } else {
  1641. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1642. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  1643. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1644. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1645. ucontrol->value.enumerated.item[0]);
  1646. }
  1647. return ret;
  1648. }
  1649. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1650. struct snd_ctl_elem_value *ucontrol)
  1651. {
  1652. struct tdm_port port;
  1653. int ret = tdm_get_port_idx(kcontrol, &port);
  1654. if (ret) {
  1655. pr_err("%s: unsupported control: %s\n",
  1656. __func__, kcontrol->id.name);
  1657. } else {
  1658. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  1659. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1660. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1661. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1662. ucontrol->value.enumerated.item[0]);
  1663. }
  1664. return ret;
  1665. }
  1666. static int tdm_get_format(int value)
  1667. {
  1668. int format = 0;
  1669. switch (value) {
  1670. case 0:
  1671. format = SNDRV_PCM_FORMAT_S16_LE;
  1672. break;
  1673. case 1:
  1674. format = SNDRV_PCM_FORMAT_S24_LE;
  1675. break;
  1676. case 2:
  1677. format = SNDRV_PCM_FORMAT_S32_LE;
  1678. break;
  1679. default:
  1680. format = SNDRV_PCM_FORMAT_S16_LE;
  1681. break;
  1682. }
  1683. return format;
  1684. }
  1685. static int tdm_get_format_val(int format)
  1686. {
  1687. int value = 0;
  1688. switch (format) {
  1689. case SNDRV_PCM_FORMAT_S16_LE:
  1690. value = 0;
  1691. break;
  1692. case SNDRV_PCM_FORMAT_S24_LE:
  1693. value = 1;
  1694. break;
  1695. case SNDRV_PCM_FORMAT_S32_LE:
  1696. value = 2;
  1697. break;
  1698. default:
  1699. value = 0;
  1700. break;
  1701. }
  1702. return value;
  1703. }
  1704. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  1705. struct snd_ctl_elem_value *ucontrol)
  1706. {
  1707. struct tdm_port port;
  1708. int ret = tdm_get_port_idx(kcontrol, &port);
  1709. if (ret) {
  1710. pr_err("%s: unsupported control: %s\n",
  1711. __func__, kcontrol->id.name);
  1712. } else {
  1713. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1714. tdm_rx_cfg[port.mode][port.channel].bit_format);
  1715. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1716. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1717. ucontrol->value.enumerated.item[0]);
  1718. }
  1719. return ret;
  1720. }
  1721. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  1722. struct snd_ctl_elem_value *ucontrol)
  1723. {
  1724. struct tdm_port port;
  1725. int ret = tdm_get_port_idx(kcontrol, &port);
  1726. if (ret) {
  1727. pr_err("%s: unsupported control: %s\n",
  1728. __func__, kcontrol->id.name);
  1729. } else {
  1730. tdm_rx_cfg[port.mode][port.channel].bit_format =
  1731. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1732. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1733. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1734. ucontrol->value.enumerated.item[0]);
  1735. }
  1736. return ret;
  1737. }
  1738. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  1739. struct snd_ctl_elem_value *ucontrol)
  1740. {
  1741. struct tdm_port port;
  1742. int ret = tdm_get_port_idx(kcontrol, &port);
  1743. if (ret) {
  1744. pr_err("%s: unsupported control: %s\n",
  1745. __func__, kcontrol->id.name);
  1746. } else {
  1747. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1748. tdm_tx_cfg[port.mode][port.channel].bit_format);
  1749. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1750. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1751. ucontrol->value.enumerated.item[0]);
  1752. }
  1753. return ret;
  1754. }
  1755. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  1756. struct snd_ctl_elem_value *ucontrol)
  1757. {
  1758. struct tdm_port port;
  1759. int ret = tdm_get_port_idx(kcontrol, &port);
  1760. if (ret) {
  1761. pr_err("%s: unsupported control: %s\n",
  1762. __func__, kcontrol->id.name);
  1763. } else {
  1764. tdm_tx_cfg[port.mode][port.channel].bit_format =
  1765. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1766. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1767. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1768. ucontrol->value.enumerated.item[0]);
  1769. }
  1770. return ret;
  1771. }
  1772. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  1773. struct snd_ctl_elem_value *ucontrol)
  1774. {
  1775. struct tdm_port port;
  1776. int ret = tdm_get_port_idx(kcontrol, &port);
  1777. if (ret) {
  1778. pr_err("%s: unsupported control: %s\n",
  1779. __func__, kcontrol->id.name);
  1780. } else {
  1781. ucontrol->value.enumerated.item[0] =
  1782. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  1783. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1784. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  1785. ucontrol->value.enumerated.item[0]);
  1786. }
  1787. return ret;
  1788. }
  1789. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  1790. struct snd_ctl_elem_value *ucontrol)
  1791. {
  1792. struct tdm_port port;
  1793. int ret = tdm_get_port_idx(kcontrol, &port);
  1794. if (ret) {
  1795. pr_err("%s: unsupported control: %s\n",
  1796. __func__, kcontrol->id.name);
  1797. } else {
  1798. tdm_rx_cfg[port.mode][port.channel].channels =
  1799. ucontrol->value.enumerated.item[0] + 1;
  1800. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1801. tdm_rx_cfg[port.mode][port.channel].channels,
  1802. ucontrol->value.enumerated.item[0] + 1);
  1803. }
  1804. return ret;
  1805. }
  1806. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  1807. struct snd_ctl_elem_value *ucontrol)
  1808. {
  1809. struct tdm_port port;
  1810. int ret = tdm_get_port_idx(kcontrol, &port);
  1811. if (ret) {
  1812. pr_err("%s: unsupported control: %s\n",
  1813. __func__, kcontrol->id.name);
  1814. } else {
  1815. ucontrol->value.enumerated.item[0] =
  1816. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  1817. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1818. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  1819. ucontrol->value.enumerated.item[0]);
  1820. }
  1821. return ret;
  1822. }
  1823. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  1824. struct snd_ctl_elem_value *ucontrol)
  1825. {
  1826. struct tdm_port port;
  1827. int ret = tdm_get_port_idx(kcontrol, &port);
  1828. if (ret) {
  1829. pr_err("%s: unsupported control: %s\n",
  1830. __func__, kcontrol->id.name);
  1831. } else {
  1832. tdm_tx_cfg[port.mode][port.channel].channels =
  1833. ucontrol->value.enumerated.item[0] + 1;
  1834. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1835. tdm_tx_cfg[port.mode][port.channel].channels,
  1836. ucontrol->value.enumerated.item[0] + 1);
  1837. }
  1838. return ret;
  1839. }
  1840. static int tdm_slot_map_put(struct snd_kcontrol *kcontrol,
  1841. struct snd_ctl_elem_value *ucontrol)
  1842. {
  1843. int slot_index = 0;
  1844. int interface = ucontrol->value.integer.value[0];
  1845. int channel = ucontrol->value.integer.value[1];
  1846. unsigned int offset_val = 0;
  1847. unsigned int *slot_offset = NULL;
  1848. struct tdm_dev_config *config = NULL;
  1849. unsigned int max_slot_offset = 0;
  1850. struct msm_asoc_mach_data *pdata = NULL;
  1851. struct snd_soc_component *component = NULL;
  1852. if (interface < 0 || interface >= (TDM_INTERFACE_MAX * MAX_PATH)) {
  1853. pr_err("%s: incorrect interface = %d\n", __func__, interface);
  1854. return -EINVAL;
  1855. }
  1856. if (channel < 0 || channel >= TDM_PORT_MAX) {
  1857. pr_err("%s: incorrect channel = %d\n", __func__, channel);
  1858. return -EINVAL;
  1859. }
  1860. pr_debug("%s: interface = %d, channel = %d\n", __func__,
  1861. interface, channel);
  1862. component = snd_soc_kcontrol_component(kcontrol);
  1863. pdata = snd_soc_card_get_drvdata(component->card);
  1864. config = ((struct tdm_dev_config *) tdm_cfg[interface / MAX_PATH]) +
  1865. ((interface % MAX_PATH) * TDM_PORT_MAX) + channel;
  1866. if (!config) {
  1867. pr_err("%s: tdm config is NULL\n", __func__);
  1868. return -EINVAL;
  1869. }
  1870. slot_offset = config->tdm_slot_offset;
  1871. if (!slot_offset) {
  1872. pr_err("%s: slot offset is NULL\n", __func__);
  1873. return -EINVAL;
  1874. }
  1875. max_slot_offset = TDM_SLOT_WIDTH_BYTES * (pdata->tdm_max_slots - 1);
  1876. for (slot_index = 0; slot_index < pdata->tdm_max_slots; slot_index++) {
  1877. offset_val = ucontrol->value.integer.value[MAX_PATH +
  1878. slot_index];
  1879. /* Offset value can only be 0, 4, 8, .. */
  1880. if (offset_val % 4 == 0 && offset_val <= max_slot_offset)
  1881. slot_offset[slot_index] = offset_val;
  1882. pr_debug("%s: slot offset[%d] = %d\n", __func__,
  1883. slot_index, slot_offset[slot_index]);
  1884. }
  1885. return 0;
  1886. }
  1887. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  1888. {
  1889. int idx = 0;
  1890. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  1891. sizeof("PRIM_AUX_PCM"))) {
  1892. idx = PRIM_AUX_PCM;
  1893. } else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  1894. sizeof("SEC_AUX_PCM"))) {
  1895. idx = SEC_AUX_PCM;
  1896. } else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  1897. sizeof("TERT_AUX_PCM"))) {
  1898. idx = TERT_AUX_PCM;
  1899. } else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  1900. sizeof("QUAT_AUX_PCM"))) {
  1901. idx = QUAT_AUX_PCM;
  1902. } else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  1903. sizeof("QUIN_AUX_PCM"))) {
  1904. idx = QUIN_AUX_PCM;
  1905. } else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  1906. sizeof("SEN_AUX_PCM"))) {
  1907. idx = SEN_AUX_PCM;
  1908. } else {
  1909. pr_err("%s: unsupported port: %s\n",
  1910. __func__, kcontrol->id.name);
  1911. idx = -EINVAL;
  1912. }
  1913. return idx;
  1914. }
  1915. static int aux_pcm_get_sample_rate(int value)
  1916. {
  1917. int sample_rate = 0;
  1918. switch (value) {
  1919. case 1:
  1920. sample_rate = SAMPLING_RATE_16KHZ;
  1921. break;
  1922. case 0:
  1923. default:
  1924. sample_rate = SAMPLING_RATE_8KHZ;
  1925. break;
  1926. }
  1927. return sample_rate;
  1928. }
  1929. static int aux_pcm_get_sample_rate_val(int sample_rate)
  1930. {
  1931. int sample_rate_val = 0;
  1932. switch (sample_rate) {
  1933. case SAMPLING_RATE_16KHZ:
  1934. sample_rate_val = 1;
  1935. break;
  1936. case SAMPLING_RATE_8KHZ:
  1937. default:
  1938. sample_rate_val = 0;
  1939. break;
  1940. }
  1941. return sample_rate_val;
  1942. }
  1943. static int mi2s_auxpcm_get_format(int value)
  1944. {
  1945. int format = 0;
  1946. switch (value) {
  1947. case 0:
  1948. format = SNDRV_PCM_FORMAT_S16_LE;
  1949. break;
  1950. case 1:
  1951. format = SNDRV_PCM_FORMAT_S24_LE;
  1952. break;
  1953. case 2:
  1954. format = SNDRV_PCM_FORMAT_S24_3LE;
  1955. break;
  1956. case 3:
  1957. format = SNDRV_PCM_FORMAT_S32_LE;
  1958. break;
  1959. default:
  1960. format = SNDRV_PCM_FORMAT_S16_LE;
  1961. break;
  1962. }
  1963. return format;
  1964. }
  1965. static int mi2s_auxpcm_get_format_value(int format)
  1966. {
  1967. int value = 0;
  1968. switch (format) {
  1969. case SNDRV_PCM_FORMAT_S16_LE:
  1970. value = 0;
  1971. break;
  1972. case SNDRV_PCM_FORMAT_S24_LE:
  1973. value = 1;
  1974. break;
  1975. case SNDRV_PCM_FORMAT_S24_3LE:
  1976. value = 2;
  1977. break;
  1978. case SNDRV_PCM_FORMAT_S32_LE:
  1979. value = 3;
  1980. break;
  1981. default:
  1982. value = 0;
  1983. break;
  1984. }
  1985. return value;
  1986. }
  1987. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1988. struct snd_ctl_elem_value *ucontrol)
  1989. {
  1990. int idx = aux_pcm_get_port_idx(kcontrol);
  1991. if (idx < 0)
  1992. return idx;
  1993. ucontrol->value.enumerated.item[0] =
  1994. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  1995. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1996. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1997. ucontrol->value.enumerated.item[0]);
  1998. return 0;
  1999. }
  2000. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2001. struct snd_ctl_elem_value *ucontrol)
  2002. {
  2003. int idx = aux_pcm_get_port_idx(kcontrol);
  2004. if (idx < 0)
  2005. return idx;
  2006. aux_pcm_rx_cfg[idx].sample_rate =
  2007. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2008. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2009. idx, aux_pcm_rx_cfg[idx].sample_rate,
  2010. ucontrol->value.enumerated.item[0]);
  2011. return 0;
  2012. }
  2013. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2014. struct snd_ctl_elem_value *ucontrol)
  2015. {
  2016. int idx = aux_pcm_get_port_idx(kcontrol);
  2017. if (idx < 0)
  2018. return idx;
  2019. ucontrol->value.enumerated.item[0] =
  2020. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  2021. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2022. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2023. ucontrol->value.enumerated.item[0]);
  2024. return 0;
  2025. }
  2026. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2027. struct snd_ctl_elem_value *ucontrol)
  2028. {
  2029. int idx = aux_pcm_get_port_idx(kcontrol);
  2030. if (idx < 0)
  2031. return idx;
  2032. aux_pcm_tx_cfg[idx].sample_rate =
  2033. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2034. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2035. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2036. ucontrol->value.enumerated.item[0]);
  2037. return 0;
  2038. }
  2039. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  2040. struct snd_ctl_elem_value *ucontrol)
  2041. {
  2042. int idx = aux_pcm_get_port_idx(kcontrol);
  2043. if (idx < 0)
  2044. return idx;
  2045. ucontrol->value.enumerated.item[0] =
  2046. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  2047. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2048. idx, aux_pcm_rx_cfg[idx].bit_format,
  2049. ucontrol->value.enumerated.item[0]);
  2050. return 0;
  2051. }
  2052. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  2053. struct snd_ctl_elem_value *ucontrol)
  2054. {
  2055. int idx = aux_pcm_get_port_idx(kcontrol);
  2056. if (idx < 0)
  2057. return idx;
  2058. aux_pcm_rx_cfg[idx].bit_format =
  2059. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2060. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2061. idx, aux_pcm_rx_cfg[idx].bit_format,
  2062. ucontrol->value.enumerated.item[0]);
  2063. return 0;
  2064. }
  2065. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  2066. struct snd_ctl_elem_value *ucontrol)
  2067. {
  2068. int idx = aux_pcm_get_port_idx(kcontrol);
  2069. if (idx < 0)
  2070. return idx;
  2071. ucontrol->value.enumerated.item[0] =
  2072. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  2073. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2074. idx, aux_pcm_tx_cfg[idx].bit_format,
  2075. ucontrol->value.enumerated.item[0]);
  2076. return 0;
  2077. }
  2078. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  2079. struct snd_ctl_elem_value *ucontrol)
  2080. {
  2081. int idx = aux_pcm_get_port_idx(kcontrol);
  2082. if (idx < 0)
  2083. return idx;
  2084. aux_pcm_tx_cfg[idx].bit_format =
  2085. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2086. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2087. idx, aux_pcm_tx_cfg[idx].bit_format,
  2088. ucontrol->value.enumerated.item[0]);
  2089. return 0;
  2090. }
  2091. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2092. {
  2093. int idx = 0;
  2094. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2095. sizeof("PRIM_MI2S_RX"))) {
  2096. idx = PRIM_MI2S;
  2097. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2098. sizeof("SEC_MI2S_RX"))) {
  2099. idx = SEC_MI2S;
  2100. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2101. sizeof("TERT_MI2S_RX"))) {
  2102. idx = TERT_MI2S;
  2103. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2104. sizeof("QUAT_MI2S_RX"))) {
  2105. idx = QUAT_MI2S;
  2106. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2107. sizeof("QUIN_MI2S_RX"))) {
  2108. idx = QUIN_MI2S;
  2109. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2110. sizeof("SEN_MI2S_RX"))) {
  2111. idx = SEN_MI2S;
  2112. } else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2113. sizeof("PRIM_MI2S_TX"))) {
  2114. idx = PRIM_MI2S;
  2115. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2116. sizeof("SEC_MI2S_TX"))) {
  2117. idx = SEC_MI2S;
  2118. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2119. sizeof("TERT_MI2S_TX"))) {
  2120. idx = TERT_MI2S;
  2121. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2122. sizeof("QUAT_MI2S_TX"))) {
  2123. idx = QUAT_MI2S;
  2124. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2125. sizeof("QUIN_MI2S_TX"))) {
  2126. idx = QUIN_MI2S;
  2127. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2128. sizeof("SEN_MI2S_TX"))) {
  2129. idx = SEN_MI2S;
  2130. } else {
  2131. pr_err("%s: unsupported channel: %s\n",
  2132. __func__, kcontrol->id.name);
  2133. idx = -EINVAL;
  2134. }
  2135. return idx;
  2136. }
  2137. static int mi2s_get_sample_rate(int value)
  2138. {
  2139. int sample_rate = 0;
  2140. switch (value) {
  2141. case 0:
  2142. sample_rate = SAMPLING_RATE_8KHZ;
  2143. break;
  2144. case 1:
  2145. sample_rate = SAMPLING_RATE_11P025KHZ;
  2146. break;
  2147. case 2:
  2148. sample_rate = SAMPLING_RATE_16KHZ;
  2149. break;
  2150. case 3:
  2151. sample_rate = SAMPLING_RATE_22P05KHZ;
  2152. break;
  2153. case 4:
  2154. sample_rate = SAMPLING_RATE_32KHZ;
  2155. break;
  2156. case 5:
  2157. sample_rate = SAMPLING_RATE_44P1KHZ;
  2158. break;
  2159. case 6:
  2160. sample_rate = SAMPLING_RATE_48KHZ;
  2161. break;
  2162. case 7:
  2163. sample_rate = SAMPLING_RATE_88P2KHZ;
  2164. break;
  2165. case 8:
  2166. sample_rate = SAMPLING_RATE_96KHZ;
  2167. break;
  2168. case 9:
  2169. sample_rate = SAMPLING_RATE_176P4KHZ;
  2170. break;
  2171. case 10:
  2172. sample_rate = SAMPLING_RATE_192KHZ;
  2173. break;
  2174. case 11:
  2175. sample_rate = SAMPLING_RATE_352P8KHZ;
  2176. break;
  2177. case 12:
  2178. sample_rate = SAMPLING_RATE_384KHZ;
  2179. break;
  2180. default:
  2181. sample_rate = SAMPLING_RATE_48KHZ;
  2182. break;
  2183. }
  2184. return sample_rate;
  2185. }
  2186. static int mi2s_get_sample_rate_val(int sample_rate)
  2187. {
  2188. int sample_rate_val = 0;
  2189. switch (sample_rate) {
  2190. case SAMPLING_RATE_8KHZ:
  2191. sample_rate_val = 0;
  2192. break;
  2193. case SAMPLING_RATE_11P025KHZ:
  2194. sample_rate_val = 1;
  2195. break;
  2196. case SAMPLING_RATE_16KHZ:
  2197. sample_rate_val = 2;
  2198. break;
  2199. case SAMPLING_RATE_22P05KHZ:
  2200. sample_rate_val = 3;
  2201. break;
  2202. case SAMPLING_RATE_32KHZ:
  2203. sample_rate_val = 4;
  2204. break;
  2205. case SAMPLING_RATE_44P1KHZ:
  2206. sample_rate_val = 5;
  2207. break;
  2208. case SAMPLING_RATE_48KHZ:
  2209. sample_rate_val = 6;
  2210. break;
  2211. case SAMPLING_RATE_88P2KHZ:
  2212. sample_rate_val = 7;
  2213. break;
  2214. case SAMPLING_RATE_96KHZ:
  2215. sample_rate_val = 8;
  2216. break;
  2217. case SAMPLING_RATE_176P4KHZ:
  2218. sample_rate_val = 9;
  2219. break;
  2220. case SAMPLING_RATE_192KHZ:
  2221. sample_rate_val = 10;
  2222. break;
  2223. case SAMPLING_RATE_352P8KHZ:
  2224. sample_rate_val = 11;
  2225. break;
  2226. case SAMPLING_RATE_384KHZ:
  2227. sample_rate_val = 12;
  2228. break;
  2229. default:
  2230. sample_rate_val = 6;
  2231. break;
  2232. }
  2233. return sample_rate_val;
  2234. }
  2235. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2236. struct snd_ctl_elem_value *ucontrol)
  2237. {
  2238. int idx = mi2s_get_port_idx(kcontrol);
  2239. if (idx < 0)
  2240. return idx;
  2241. ucontrol->value.enumerated.item[0] =
  2242. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2243. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2244. idx, mi2s_rx_cfg[idx].sample_rate,
  2245. ucontrol->value.enumerated.item[0]);
  2246. return 0;
  2247. }
  2248. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2249. struct snd_ctl_elem_value *ucontrol)
  2250. {
  2251. int idx = mi2s_get_port_idx(kcontrol);
  2252. if (idx < 0)
  2253. return idx;
  2254. mi2s_rx_cfg[idx].sample_rate =
  2255. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2256. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2257. idx, mi2s_rx_cfg[idx].sample_rate,
  2258. ucontrol->value.enumerated.item[0]);
  2259. return 0;
  2260. }
  2261. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2262. struct snd_ctl_elem_value *ucontrol)
  2263. {
  2264. int idx = mi2s_get_port_idx(kcontrol);
  2265. if (idx < 0)
  2266. return idx;
  2267. ucontrol->value.enumerated.item[0] =
  2268. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2269. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2270. idx, mi2s_tx_cfg[idx].sample_rate,
  2271. ucontrol->value.enumerated.item[0]);
  2272. return 0;
  2273. }
  2274. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2275. struct snd_ctl_elem_value *ucontrol)
  2276. {
  2277. int idx = mi2s_get_port_idx(kcontrol);
  2278. if (idx < 0)
  2279. return idx;
  2280. mi2s_tx_cfg[idx].sample_rate =
  2281. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2282. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2283. idx, mi2s_tx_cfg[idx].sample_rate,
  2284. ucontrol->value.enumerated.item[0]);
  2285. return 0;
  2286. }
  2287. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2288. struct snd_ctl_elem_value *ucontrol)
  2289. {
  2290. int idx = mi2s_get_port_idx(kcontrol);
  2291. if (idx < 0)
  2292. return idx;
  2293. ucontrol->value.enumerated.item[0] =
  2294. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2295. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2296. idx, mi2s_rx_cfg[idx].bit_format,
  2297. ucontrol->value.enumerated.item[0]);
  2298. return 0;
  2299. }
  2300. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2301. struct snd_ctl_elem_value *ucontrol)
  2302. {
  2303. int idx = mi2s_get_port_idx(kcontrol);
  2304. if (idx < 0)
  2305. return idx;
  2306. mi2s_rx_cfg[idx].bit_format =
  2307. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2308. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2309. idx, mi2s_rx_cfg[idx].bit_format,
  2310. ucontrol->value.enumerated.item[0]);
  2311. return 0;
  2312. }
  2313. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2314. struct snd_ctl_elem_value *ucontrol)
  2315. {
  2316. int idx = mi2s_get_port_idx(kcontrol);
  2317. if (idx < 0)
  2318. return idx;
  2319. ucontrol->value.enumerated.item[0] =
  2320. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2321. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2322. idx, mi2s_tx_cfg[idx].bit_format,
  2323. ucontrol->value.enumerated.item[0]);
  2324. return 0;
  2325. }
  2326. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2327. struct snd_ctl_elem_value *ucontrol)
  2328. {
  2329. int idx = mi2s_get_port_idx(kcontrol);
  2330. if (idx < 0)
  2331. return idx;
  2332. mi2s_tx_cfg[idx].bit_format =
  2333. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2334. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2335. idx, mi2s_tx_cfg[idx].bit_format,
  2336. ucontrol->value.enumerated.item[0]);
  2337. return 0;
  2338. }
  2339. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2340. struct snd_ctl_elem_value *ucontrol)
  2341. {
  2342. int idx = mi2s_get_port_idx(kcontrol);
  2343. if (idx < 0)
  2344. return idx;
  2345. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2346. idx, mi2s_rx_cfg[idx].channels);
  2347. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2348. return 0;
  2349. }
  2350. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2351. struct snd_ctl_elem_value *ucontrol)
  2352. {
  2353. int idx = mi2s_get_port_idx(kcontrol);
  2354. if (idx < 0)
  2355. return idx;
  2356. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2357. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2358. idx, mi2s_rx_cfg[idx].channels);
  2359. return 1;
  2360. }
  2361. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2362. struct snd_ctl_elem_value *ucontrol)
  2363. {
  2364. int idx = mi2s_get_port_idx(kcontrol);
  2365. if (idx < 0)
  2366. return idx;
  2367. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2368. idx, mi2s_tx_cfg[idx].channels);
  2369. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2370. return 0;
  2371. }
  2372. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2373. struct snd_ctl_elem_value *ucontrol)
  2374. {
  2375. int idx = mi2s_get_port_idx(kcontrol);
  2376. if (idx < 0)
  2377. return idx;
  2378. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2379. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2380. idx, mi2s_tx_cfg[idx].channels);
  2381. return 1;
  2382. }
  2383. static int msm_get_port_id(int be_id)
  2384. {
  2385. int afe_port_id = 0;
  2386. switch (be_id) {
  2387. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  2388. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  2389. break;
  2390. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  2391. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  2392. break;
  2393. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  2394. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  2395. break;
  2396. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  2397. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  2398. break;
  2399. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  2400. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  2401. break;
  2402. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  2403. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  2404. break;
  2405. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  2406. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  2407. break;
  2408. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  2409. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  2410. break;
  2411. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  2412. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  2413. break;
  2414. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  2415. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  2416. break;
  2417. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  2418. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  2419. break;
  2420. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  2421. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  2422. break;
  2423. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2424. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  2425. break;
  2426. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2427. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_1;
  2428. break;
  2429. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2430. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_2;
  2431. break;
  2432. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  2433. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0;
  2434. break;
  2435. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  2436. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0;
  2437. break;
  2438. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  2439. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1;
  2440. break;
  2441. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  2442. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1;
  2443. break;
  2444. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  2445. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2;
  2446. break;
  2447. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  2448. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_0;
  2449. break;
  2450. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  2451. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_0;
  2452. break;
  2453. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  2454. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_1;
  2455. break;
  2456. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_1:
  2457. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_1;
  2458. break;
  2459. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  2460. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_2;
  2461. break;
  2462. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_2:
  2463. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_2;
  2464. break;
  2465. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  2466. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_3;
  2467. break;
  2468. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  2469. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_3;
  2470. break;
  2471. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  2472. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_4;
  2473. break;
  2474. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  2475. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_4;
  2476. break;
  2477. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  2478. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_5;
  2479. break;
  2480. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_5:
  2481. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_5;
  2482. break;
  2483. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  2484. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_6;
  2485. break;
  2486. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_7:
  2487. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_7;
  2488. break;
  2489. default:
  2490. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  2491. afe_port_id = -EINVAL;
  2492. }
  2493. return afe_port_id;
  2494. }
  2495. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  2496. {
  2497. u32 bit_per_sample = 0;
  2498. switch (bit_format) {
  2499. case SNDRV_PCM_FORMAT_S32_LE:
  2500. case SNDRV_PCM_FORMAT_S24_3LE:
  2501. case SNDRV_PCM_FORMAT_S24_LE:
  2502. bit_per_sample = 32;
  2503. break;
  2504. case SNDRV_PCM_FORMAT_S16_LE:
  2505. default:
  2506. bit_per_sample = 16;
  2507. break;
  2508. }
  2509. return bit_per_sample;
  2510. }
  2511. static void update_mi2s_clk_val(int dai_id, int stream)
  2512. {
  2513. u32 bit_per_sample = 0;
  2514. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2515. bit_per_sample =
  2516. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  2517. mi2s_clk[dai_id].clk_freq_in_hz =
  2518. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2519. } else {
  2520. bit_per_sample =
  2521. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  2522. mi2s_clk[dai_id].clk_freq_in_hz =
  2523. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2524. }
  2525. }
  2526. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  2527. {
  2528. int ret = 0;
  2529. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  2530. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  2531. int port_id = 0;
  2532. int index = cpu_dai->id;
  2533. port_id = msm_get_port_id(rtd->dai_link->id);
  2534. if (port_id < 0) {
  2535. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  2536. ret = port_id;
  2537. goto err;
  2538. }
  2539. if (enable) {
  2540. update_mi2s_clk_val(index, substream->stream);
  2541. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  2542. mi2s_clk[index].clk_freq_in_hz);
  2543. }
  2544. mi2s_clk[index].enable = enable;
  2545. ret = afe_set_lpass_clock_v2(port_id,
  2546. &mi2s_clk[index]);
  2547. if (ret < 0) {
  2548. dev_err(rtd->card->dev,
  2549. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  2550. __func__, port_id, ret);
  2551. goto err;
  2552. }
  2553. err:
  2554. return ret;
  2555. }
  2556. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  2557. {
  2558. int idx = 0;
  2559. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  2560. sizeof("WSA_CDC_DMA_RX_0")))
  2561. idx = WSA_CDC_DMA_RX_0;
  2562. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  2563. sizeof("WSA_CDC_DMA_RX_0")))
  2564. idx = WSA_CDC_DMA_RX_1;
  2565. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_0",
  2566. sizeof("RX_CDC_DMA_RX_0")))
  2567. idx = RX_CDC_DMA_RX_0;
  2568. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_1",
  2569. sizeof("RX_CDC_DMA_RX_1")))
  2570. idx = RX_CDC_DMA_RX_1;
  2571. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_2",
  2572. sizeof("RX_CDC_DMA_RX_2")))
  2573. idx = RX_CDC_DMA_RX_2;
  2574. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_3",
  2575. sizeof("RX_CDC_DMA_RX_3")))
  2576. idx = RX_CDC_DMA_RX_3;
  2577. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_5",
  2578. sizeof("RX_CDC_DMA_RX_5")))
  2579. idx = RX_CDC_DMA_RX_5;
  2580. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_6",
  2581. sizeof("RX_CDC_DMA_RX_6")))
  2582. idx = RX_CDC_DMA_RX_6;
  2583. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  2584. sizeof("WSA_CDC_DMA_TX_0")))
  2585. idx = WSA_CDC_DMA_TX_0;
  2586. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  2587. sizeof("WSA_CDC_DMA_TX_1")))
  2588. idx = WSA_CDC_DMA_TX_1;
  2589. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  2590. sizeof("WSA_CDC_DMA_TX_2")))
  2591. idx = WSA_CDC_DMA_TX_2;
  2592. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_0",
  2593. sizeof("TX_CDC_DMA_TX_0")))
  2594. idx = TX_CDC_DMA_TX_0;
  2595. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_3",
  2596. sizeof("TX_CDC_DMA_TX_3")))
  2597. idx = TX_CDC_DMA_TX_3;
  2598. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_4",
  2599. sizeof("TX_CDC_DMA_TX_4")))
  2600. idx = TX_CDC_DMA_TX_4;
  2601. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  2602. sizeof("VA_CDC_DMA_TX_0")))
  2603. idx = VA_CDC_DMA_TX_0;
  2604. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  2605. sizeof("VA_CDC_DMA_TX_1")))
  2606. idx = VA_CDC_DMA_TX_1;
  2607. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_2",
  2608. sizeof("VA_CDC_DMA_TX_2")))
  2609. idx = VA_CDC_DMA_TX_2;
  2610. else {
  2611. pr_err("%s: unsupported channel: %s\n",
  2612. __func__, kcontrol->id.name);
  2613. return -EINVAL;
  2614. }
  2615. return idx;
  2616. }
  2617. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  2618. struct snd_ctl_elem_value *ucontrol)
  2619. {
  2620. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2621. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2622. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2623. return ch_num;
  2624. }
  2625. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2626. cdc_dma_rx_cfg[ch_num].channels - 1);
  2627. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  2628. return 0;
  2629. }
  2630. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  2631. struct snd_ctl_elem_value *ucontrol)
  2632. {
  2633. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2634. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2635. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2636. return ch_num;
  2637. }
  2638. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2639. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2640. cdc_dma_rx_cfg[ch_num].channels);
  2641. return 1;
  2642. }
  2643. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  2644. struct snd_ctl_elem_value *ucontrol)
  2645. {
  2646. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2647. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2648. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2649. return ch_num;
  2650. }
  2651. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  2652. case SNDRV_PCM_FORMAT_S32_LE:
  2653. ucontrol->value.integer.value[0] = 3;
  2654. break;
  2655. case SNDRV_PCM_FORMAT_S24_3LE:
  2656. ucontrol->value.integer.value[0] = 2;
  2657. break;
  2658. case SNDRV_PCM_FORMAT_S24_LE:
  2659. ucontrol->value.integer.value[0] = 1;
  2660. break;
  2661. case SNDRV_PCM_FORMAT_S16_LE:
  2662. default:
  2663. ucontrol->value.integer.value[0] = 0;
  2664. break;
  2665. }
  2666. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2667. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2668. ucontrol->value.integer.value[0]);
  2669. return 0;
  2670. }
  2671. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  2672. struct snd_ctl_elem_value *ucontrol)
  2673. {
  2674. int rc = 0;
  2675. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2676. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2677. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2678. return ch_num;
  2679. }
  2680. switch (ucontrol->value.integer.value[0]) {
  2681. case 3:
  2682. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2683. break;
  2684. case 2:
  2685. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2686. break;
  2687. case 1:
  2688. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2689. break;
  2690. case 0:
  2691. default:
  2692. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2693. break;
  2694. }
  2695. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2696. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2697. ucontrol->value.integer.value[0]);
  2698. return rc;
  2699. }
  2700. static int cdc_dma_get_sample_rate_val(int sample_rate)
  2701. {
  2702. int sample_rate_val = 0;
  2703. switch (sample_rate) {
  2704. case SAMPLING_RATE_8KHZ:
  2705. sample_rate_val = 0;
  2706. break;
  2707. case SAMPLING_RATE_11P025KHZ:
  2708. sample_rate_val = 1;
  2709. break;
  2710. case SAMPLING_RATE_16KHZ:
  2711. sample_rate_val = 2;
  2712. break;
  2713. case SAMPLING_RATE_22P05KHZ:
  2714. sample_rate_val = 3;
  2715. break;
  2716. case SAMPLING_RATE_32KHZ:
  2717. sample_rate_val = 4;
  2718. break;
  2719. case SAMPLING_RATE_44P1KHZ:
  2720. sample_rate_val = 5;
  2721. break;
  2722. case SAMPLING_RATE_48KHZ:
  2723. sample_rate_val = 6;
  2724. break;
  2725. case SAMPLING_RATE_88P2KHZ:
  2726. sample_rate_val = 7;
  2727. break;
  2728. case SAMPLING_RATE_96KHZ:
  2729. sample_rate_val = 8;
  2730. break;
  2731. case SAMPLING_RATE_176P4KHZ:
  2732. sample_rate_val = 9;
  2733. break;
  2734. case SAMPLING_RATE_192KHZ:
  2735. sample_rate_val = 10;
  2736. break;
  2737. case SAMPLING_RATE_352P8KHZ:
  2738. sample_rate_val = 11;
  2739. break;
  2740. case SAMPLING_RATE_384KHZ:
  2741. sample_rate_val = 12;
  2742. break;
  2743. default:
  2744. sample_rate_val = 6;
  2745. break;
  2746. }
  2747. return sample_rate_val;
  2748. }
  2749. static int cdc_dma_get_sample_rate(int value)
  2750. {
  2751. int sample_rate = 0;
  2752. switch (value) {
  2753. case 0:
  2754. sample_rate = SAMPLING_RATE_8KHZ;
  2755. break;
  2756. case 1:
  2757. sample_rate = SAMPLING_RATE_11P025KHZ;
  2758. break;
  2759. case 2:
  2760. sample_rate = SAMPLING_RATE_16KHZ;
  2761. break;
  2762. case 3:
  2763. sample_rate = SAMPLING_RATE_22P05KHZ;
  2764. break;
  2765. case 4:
  2766. sample_rate = SAMPLING_RATE_32KHZ;
  2767. break;
  2768. case 5:
  2769. sample_rate = SAMPLING_RATE_44P1KHZ;
  2770. break;
  2771. case 6:
  2772. sample_rate = SAMPLING_RATE_48KHZ;
  2773. break;
  2774. case 7:
  2775. sample_rate = SAMPLING_RATE_88P2KHZ;
  2776. break;
  2777. case 8:
  2778. sample_rate = SAMPLING_RATE_96KHZ;
  2779. break;
  2780. case 9:
  2781. sample_rate = SAMPLING_RATE_176P4KHZ;
  2782. break;
  2783. case 10:
  2784. sample_rate = SAMPLING_RATE_192KHZ;
  2785. break;
  2786. case 11:
  2787. sample_rate = SAMPLING_RATE_352P8KHZ;
  2788. break;
  2789. case 12:
  2790. sample_rate = SAMPLING_RATE_384KHZ;
  2791. break;
  2792. default:
  2793. sample_rate = SAMPLING_RATE_48KHZ;
  2794. break;
  2795. }
  2796. return sample_rate;
  2797. }
  2798. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2799. struct snd_ctl_elem_value *ucontrol)
  2800. {
  2801. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2802. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2803. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2804. return ch_num;
  2805. }
  2806. ucontrol->value.enumerated.item[0] =
  2807. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  2808. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  2809. cdc_dma_rx_cfg[ch_num].sample_rate);
  2810. return 0;
  2811. }
  2812. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2813. struct snd_ctl_elem_value *ucontrol)
  2814. {
  2815. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2816. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2817. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2818. return ch_num;
  2819. }
  2820. cdc_dma_rx_cfg[ch_num].sample_rate =
  2821. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2822. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  2823. __func__, ucontrol->value.enumerated.item[0],
  2824. cdc_dma_rx_cfg[ch_num].sample_rate);
  2825. return 0;
  2826. }
  2827. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  2828. struct snd_ctl_elem_value *ucontrol)
  2829. {
  2830. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2831. if (ch_num < 0) {
  2832. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2833. return ch_num;
  2834. }
  2835. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2836. cdc_dma_tx_cfg[ch_num].channels);
  2837. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  2838. return 0;
  2839. }
  2840. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  2841. struct snd_ctl_elem_value *ucontrol)
  2842. {
  2843. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2844. if (ch_num < 0) {
  2845. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2846. return ch_num;
  2847. }
  2848. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2849. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2850. cdc_dma_tx_cfg[ch_num].channels);
  2851. return 1;
  2852. }
  2853. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2854. struct snd_ctl_elem_value *ucontrol)
  2855. {
  2856. int sample_rate_val;
  2857. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2858. if (ch_num < 0) {
  2859. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2860. return ch_num;
  2861. }
  2862. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  2863. case SAMPLING_RATE_384KHZ:
  2864. sample_rate_val = 12;
  2865. break;
  2866. case SAMPLING_RATE_352P8KHZ:
  2867. sample_rate_val = 11;
  2868. break;
  2869. case SAMPLING_RATE_192KHZ:
  2870. sample_rate_val = 10;
  2871. break;
  2872. case SAMPLING_RATE_176P4KHZ:
  2873. sample_rate_val = 9;
  2874. break;
  2875. case SAMPLING_RATE_96KHZ:
  2876. sample_rate_val = 8;
  2877. break;
  2878. case SAMPLING_RATE_88P2KHZ:
  2879. sample_rate_val = 7;
  2880. break;
  2881. case SAMPLING_RATE_48KHZ:
  2882. sample_rate_val = 6;
  2883. break;
  2884. case SAMPLING_RATE_44P1KHZ:
  2885. sample_rate_val = 5;
  2886. break;
  2887. case SAMPLING_RATE_32KHZ:
  2888. sample_rate_val = 4;
  2889. break;
  2890. case SAMPLING_RATE_22P05KHZ:
  2891. sample_rate_val = 3;
  2892. break;
  2893. case SAMPLING_RATE_16KHZ:
  2894. sample_rate_val = 2;
  2895. break;
  2896. case SAMPLING_RATE_11P025KHZ:
  2897. sample_rate_val = 1;
  2898. break;
  2899. case SAMPLING_RATE_8KHZ:
  2900. sample_rate_val = 0;
  2901. break;
  2902. default:
  2903. sample_rate_val = 6;
  2904. break;
  2905. }
  2906. ucontrol->value.integer.value[0] = sample_rate_val;
  2907. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  2908. cdc_dma_tx_cfg[ch_num].sample_rate);
  2909. return 0;
  2910. }
  2911. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2912. struct snd_ctl_elem_value *ucontrol)
  2913. {
  2914. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2915. if (ch_num < 0) {
  2916. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2917. return ch_num;
  2918. }
  2919. switch (ucontrol->value.integer.value[0]) {
  2920. case 12:
  2921. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  2922. break;
  2923. case 11:
  2924. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  2925. break;
  2926. case 10:
  2927. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  2928. break;
  2929. case 9:
  2930. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  2931. break;
  2932. case 8:
  2933. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  2934. break;
  2935. case 7:
  2936. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  2937. break;
  2938. case 6:
  2939. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2940. break;
  2941. case 5:
  2942. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  2943. break;
  2944. case 4:
  2945. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  2946. break;
  2947. case 3:
  2948. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  2949. break;
  2950. case 2:
  2951. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  2952. break;
  2953. case 1:
  2954. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  2955. break;
  2956. case 0:
  2957. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  2958. break;
  2959. default:
  2960. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2961. break;
  2962. }
  2963. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  2964. __func__, ucontrol->value.integer.value[0],
  2965. cdc_dma_tx_cfg[ch_num].sample_rate);
  2966. return 0;
  2967. }
  2968. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  2969. struct snd_ctl_elem_value *ucontrol)
  2970. {
  2971. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2972. if (ch_num < 0) {
  2973. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2974. return ch_num;
  2975. }
  2976. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  2977. case SNDRV_PCM_FORMAT_S32_LE:
  2978. ucontrol->value.integer.value[0] = 3;
  2979. break;
  2980. case SNDRV_PCM_FORMAT_S24_3LE:
  2981. ucontrol->value.integer.value[0] = 2;
  2982. break;
  2983. case SNDRV_PCM_FORMAT_S24_LE:
  2984. ucontrol->value.integer.value[0] = 1;
  2985. break;
  2986. case SNDRV_PCM_FORMAT_S16_LE:
  2987. default:
  2988. ucontrol->value.integer.value[0] = 0;
  2989. break;
  2990. }
  2991. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2992. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2993. ucontrol->value.integer.value[0]);
  2994. return 0;
  2995. }
  2996. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  2997. struct snd_ctl_elem_value *ucontrol)
  2998. {
  2999. int rc = 0;
  3000. int ch_num = cdc_dma_get_port_idx(kcontrol);
  3001. if (ch_num < 0) {
  3002. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  3003. return ch_num;
  3004. }
  3005. switch (ucontrol->value.integer.value[0]) {
  3006. case 3:
  3007. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  3008. break;
  3009. case 2:
  3010. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  3011. break;
  3012. case 1:
  3013. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  3014. break;
  3015. case 0:
  3016. default:
  3017. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  3018. break;
  3019. }
  3020. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  3021. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  3022. ucontrol->value.integer.value[0]);
  3023. return rc;
  3024. }
  3025. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  3026. {
  3027. int idx = 0;
  3028. switch (be_id) {
  3029. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  3030. idx = WSA_CDC_DMA_RX_0;
  3031. break;
  3032. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  3033. idx = WSA_CDC_DMA_TX_0;
  3034. break;
  3035. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  3036. idx = WSA_CDC_DMA_RX_1;
  3037. break;
  3038. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  3039. idx = WSA_CDC_DMA_TX_1;
  3040. break;
  3041. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  3042. idx = WSA_CDC_DMA_TX_2;
  3043. break;
  3044. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  3045. idx = RX_CDC_DMA_RX_0;
  3046. break;
  3047. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  3048. idx = RX_CDC_DMA_RX_1;
  3049. break;
  3050. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  3051. idx = RX_CDC_DMA_RX_2;
  3052. break;
  3053. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  3054. idx = RX_CDC_DMA_RX_3;
  3055. break;
  3056. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  3057. idx = RX_CDC_DMA_RX_5;
  3058. break;
  3059. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  3060. idx = RX_CDC_DMA_RX_6;
  3061. break;
  3062. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  3063. idx = TX_CDC_DMA_TX_0;
  3064. break;
  3065. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  3066. idx = TX_CDC_DMA_TX_3;
  3067. break;
  3068. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  3069. idx = TX_CDC_DMA_TX_4;
  3070. break;
  3071. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  3072. idx = VA_CDC_DMA_TX_0;
  3073. break;
  3074. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  3075. idx = VA_CDC_DMA_TX_1;
  3076. break;
  3077. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  3078. idx = VA_CDC_DMA_TX_2;
  3079. break;
  3080. default:
  3081. idx = RX_CDC_DMA_RX_0;
  3082. break;
  3083. }
  3084. return idx;
  3085. }
  3086. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  3087. struct snd_ctl_elem_value *ucontrol)
  3088. {
  3089. /*
  3090. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  3091. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  3092. * value.
  3093. */
  3094. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3095. case SAMPLING_RATE_96KHZ:
  3096. ucontrol->value.integer.value[0] = 5;
  3097. break;
  3098. case SAMPLING_RATE_88P2KHZ:
  3099. ucontrol->value.integer.value[0] = 4;
  3100. break;
  3101. case SAMPLING_RATE_48KHZ:
  3102. ucontrol->value.integer.value[0] = 3;
  3103. break;
  3104. case SAMPLING_RATE_44P1KHZ:
  3105. ucontrol->value.integer.value[0] = 2;
  3106. break;
  3107. case SAMPLING_RATE_16KHZ:
  3108. ucontrol->value.integer.value[0] = 1;
  3109. break;
  3110. case SAMPLING_RATE_8KHZ:
  3111. default:
  3112. ucontrol->value.integer.value[0] = 0;
  3113. break;
  3114. }
  3115. pr_debug("%s: sample rate = %d\n", __func__,
  3116. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3117. return 0;
  3118. }
  3119. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  3120. struct snd_ctl_elem_value *ucontrol)
  3121. {
  3122. switch (ucontrol->value.integer.value[0]) {
  3123. case 1:
  3124. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3125. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3126. break;
  3127. case 2:
  3128. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3129. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3130. break;
  3131. case 3:
  3132. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3133. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3134. break;
  3135. case 4:
  3136. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3137. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3138. break;
  3139. case 5:
  3140. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3141. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3142. break;
  3143. case 0:
  3144. default:
  3145. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3146. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3147. break;
  3148. }
  3149. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  3150. __func__,
  3151. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3152. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3153. ucontrol->value.enumerated.item[0]);
  3154. return 0;
  3155. }
  3156. static int msm_bt_sample_rate_rx_get(struct snd_kcontrol *kcontrol,
  3157. struct snd_ctl_elem_value *ucontrol)
  3158. {
  3159. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3160. case SAMPLING_RATE_96KHZ:
  3161. ucontrol->value.integer.value[0] = 5;
  3162. break;
  3163. case SAMPLING_RATE_88P2KHZ:
  3164. ucontrol->value.integer.value[0] = 4;
  3165. break;
  3166. case SAMPLING_RATE_48KHZ:
  3167. ucontrol->value.integer.value[0] = 3;
  3168. break;
  3169. case SAMPLING_RATE_44P1KHZ:
  3170. ucontrol->value.integer.value[0] = 2;
  3171. break;
  3172. case SAMPLING_RATE_16KHZ:
  3173. ucontrol->value.integer.value[0] = 1;
  3174. break;
  3175. case SAMPLING_RATE_8KHZ:
  3176. default:
  3177. ucontrol->value.integer.value[0] = 0;
  3178. break;
  3179. }
  3180. pr_debug("%s: sample rate rx = %d\n", __func__,
  3181. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3182. return 0;
  3183. }
  3184. static int msm_bt_sample_rate_rx_put(struct snd_kcontrol *kcontrol,
  3185. struct snd_ctl_elem_value *ucontrol)
  3186. {
  3187. switch (ucontrol->value.integer.value[0]) {
  3188. case 1:
  3189. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3190. break;
  3191. case 2:
  3192. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3193. break;
  3194. case 3:
  3195. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3196. break;
  3197. case 4:
  3198. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3199. break;
  3200. case 5:
  3201. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3202. break;
  3203. case 0:
  3204. default:
  3205. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3206. break;
  3207. }
  3208. pr_debug("%s: sample rate: slim7_rx = %d, value = %d\n",
  3209. __func__,
  3210. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3211. ucontrol->value.enumerated.item[0]);
  3212. return 0;
  3213. }
  3214. static int msm_bt_sample_rate_tx_get(struct snd_kcontrol *kcontrol,
  3215. struct snd_ctl_elem_value *ucontrol)
  3216. {
  3217. switch (slim_tx_cfg[SLIM_TX_7].sample_rate) {
  3218. case SAMPLING_RATE_96KHZ:
  3219. ucontrol->value.integer.value[0] = 5;
  3220. break;
  3221. case SAMPLING_RATE_88P2KHZ:
  3222. ucontrol->value.integer.value[0] = 4;
  3223. break;
  3224. case SAMPLING_RATE_48KHZ:
  3225. ucontrol->value.integer.value[0] = 3;
  3226. break;
  3227. case SAMPLING_RATE_44P1KHZ:
  3228. ucontrol->value.integer.value[0] = 2;
  3229. break;
  3230. case SAMPLING_RATE_16KHZ:
  3231. ucontrol->value.integer.value[0] = 1;
  3232. break;
  3233. case SAMPLING_RATE_8KHZ:
  3234. default:
  3235. ucontrol->value.integer.value[0] = 0;
  3236. break;
  3237. }
  3238. pr_debug("%s: sample rate tx = %d\n", __func__,
  3239. slim_tx_cfg[SLIM_TX_7].sample_rate);
  3240. return 0;
  3241. }
  3242. static int msm_bt_sample_rate_tx_put(struct snd_kcontrol *kcontrol,
  3243. struct snd_ctl_elem_value *ucontrol)
  3244. {
  3245. switch (ucontrol->value.integer.value[0]) {
  3246. case 1:
  3247. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3248. break;
  3249. case 2:
  3250. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3251. break;
  3252. case 3:
  3253. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3254. break;
  3255. case 4:
  3256. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3257. break;
  3258. case 5:
  3259. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3260. break;
  3261. case 0:
  3262. default:
  3263. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3264. break;
  3265. }
  3266. pr_debug("%s: sample rate: slim7_tx = %d, value = %d\n",
  3267. __func__,
  3268. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3269. ucontrol->value.enumerated.item[0]);
  3270. return 0;
  3271. }
  3272. static const struct snd_kcontrol_new msm_int_snd_controls[] = {
  3273. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3274. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3275. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3276. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3277. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Channels", rx_cdc_dma_rx_0_chs,
  3278. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3279. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Channels", rx_cdc_dma_rx_1_chs,
  3280. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3281. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Channels", rx_cdc_dma_rx_2_chs,
  3282. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3283. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Channels", rx_cdc_dma_rx_3_chs,
  3284. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3285. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Channels", rx_cdc_dma_rx_5_chs,
  3286. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3287. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Channels", rx_cdc_dma_rx_6_chs,
  3288. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3289. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3290. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3291. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3292. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3293. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3294. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3295. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Channels", tx_cdc_dma_tx_0_chs,
  3296. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3297. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Channels", tx_cdc_dma_tx_3_chs,
  3298. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3299. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Channels", tx_cdc_dma_tx_4_chs,
  3300. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3301. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3302. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3303. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3304. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3305. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Channels", va_cdc_dma_tx_2_chs,
  3306. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3307. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3308. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3309. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3310. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3311. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3312. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3313. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3314. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3315. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Format", tx_cdc_dma_tx_0_format,
  3316. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3317. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Format", tx_cdc_dma_tx_3_format,
  3318. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3319. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Format", tx_cdc_dma_tx_4_format,
  3320. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3321. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3322. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3323. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3324. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3325. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Format", va_cdc_dma_tx_2_format,
  3326. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3327. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3328. wsa_cdc_dma_rx_0_sample_rate,
  3329. cdc_dma_rx_sample_rate_get,
  3330. cdc_dma_rx_sample_rate_put),
  3331. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3332. wsa_cdc_dma_rx_1_sample_rate,
  3333. cdc_dma_rx_sample_rate_get,
  3334. cdc_dma_rx_sample_rate_put),
  3335. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3336. wsa_cdc_dma_tx_0_sample_rate,
  3337. cdc_dma_tx_sample_rate_get,
  3338. cdc_dma_tx_sample_rate_put),
  3339. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3340. wsa_cdc_dma_tx_1_sample_rate,
  3341. cdc_dma_tx_sample_rate_get,
  3342. cdc_dma_tx_sample_rate_put),
  3343. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3344. wsa_cdc_dma_tx_2_sample_rate,
  3345. cdc_dma_tx_sample_rate_get,
  3346. cdc_dma_tx_sample_rate_put),
  3347. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 SampleRate",
  3348. tx_cdc_dma_tx_0_sample_rate,
  3349. cdc_dma_tx_sample_rate_get,
  3350. cdc_dma_tx_sample_rate_put),
  3351. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 SampleRate",
  3352. tx_cdc_dma_tx_3_sample_rate,
  3353. cdc_dma_tx_sample_rate_get,
  3354. cdc_dma_tx_sample_rate_put),
  3355. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 SampleRate",
  3356. tx_cdc_dma_tx_4_sample_rate,
  3357. cdc_dma_tx_sample_rate_get,
  3358. cdc_dma_tx_sample_rate_put),
  3359. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3360. va_cdc_dma_tx_0_sample_rate,
  3361. cdc_dma_tx_sample_rate_get,
  3362. cdc_dma_tx_sample_rate_put),
  3363. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3364. va_cdc_dma_tx_1_sample_rate,
  3365. cdc_dma_tx_sample_rate_get,
  3366. cdc_dma_tx_sample_rate_put),
  3367. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 SampleRate",
  3368. va_cdc_dma_tx_2_sample_rate,
  3369. cdc_dma_tx_sample_rate_get,
  3370. cdc_dma_tx_sample_rate_put),
  3371. };
  3372. static const struct snd_kcontrol_new msm_int_wcd9380_snd_controls[] = {
  3373. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc80_dma_rx_0_format,
  3374. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3375. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc80_dma_rx_1_format,
  3376. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3377. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc80_dma_rx_2_format,
  3378. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3379. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc80_dma_rx_3_format,
  3380. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3381. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc80_dma_rx_5_format,
  3382. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3383. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc80_dma_rx_6_format,
  3384. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3385. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3386. rx_cdc80_dma_rx_0_sample_rate,
  3387. cdc_dma_rx_sample_rate_get,
  3388. cdc_dma_rx_sample_rate_put),
  3389. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3390. rx_cdc80_dma_rx_1_sample_rate,
  3391. cdc_dma_rx_sample_rate_get,
  3392. cdc_dma_rx_sample_rate_put),
  3393. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3394. rx_cdc80_dma_rx_2_sample_rate,
  3395. cdc_dma_rx_sample_rate_get,
  3396. cdc_dma_rx_sample_rate_put),
  3397. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3398. rx_cdc80_dma_rx_3_sample_rate,
  3399. cdc_dma_rx_sample_rate_get,
  3400. cdc_dma_rx_sample_rate_put),
  3401. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3402. rx_cdc80_dma_rx_5_sample_rate,
  3403. cdc_dma_rx_sample_rate_get,
  3404. cdc_dma_rx_sample_rate_put),
  3405. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3406. rx_cdc80_dma_rx_6_sample_rate,
  3407. cdc_dma_rx_sample_rate_get,
  3408. cdc_dma_rx_sample_rate_put),
  3409. };
  3410. static const struct snd_kcontrol_new msm_int_wcd9385_snd_controls[] = {
  3411. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc85_dma_rx_0_format,
  3412. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3413. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc85_dma_rx_1_format,
  3414. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3415. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc85_dma_rx_2_format,
  3416. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3417. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc85_dma_rx_3_format,
  3418. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3419. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc85_dma_rx_5_format,
  3420. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3421. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc85_dma_rx_6_format,
  3422. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3423. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3424. rx_cdc85_dma_rx_0_sample_rate,
  3425. cdc_dma_rx_sample_rate_get,
  3426. cdc_dma_rx_sample_rate_put),
  3427. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3428. rx_cdc85_dma_rx_1_sample_rate,
  3429. cdc_dma_rx_sample_rate_get,
  3430. cdc_dma_rx_sample_rate_put),
  3431. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3432. rx_cdc85_dma_rx_2_sample_rate,
  3433. cdc_dma_rx_sample_rate_get,
  3434. cdc_dma_rx_sample_rate_put),
  3435. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3436. rx_cdc85_dma_rx_3_sample_rate,
  3437. cdc_dma_rx_sample_rate_get,
  3438. cdc_dma_rx_sample_rate_put),
  3439. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3440. rx_cdc85_dma_rx_5_sample_rate,
  3441. cdc_dma_rx_sample_rate_get,
  3442. cdc_dma_rx_sample_rate_put),
  3443. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3444. rx_cdc85_dma_rx_6_sample_rate,
  3445. cdc_dma_rx_sample_rate_get,
  3446. cdc_dma_rx_sample_rate_put),
  3447. };
  3448. static const struct snd_kcontrol_new msm_common_snd_controls[] = {
  3449. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3450. usb_audio_rx_sample_rate_get,
  3451. usb_audio_rx_sample_rate_put),
  3452. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3453. usb_audio_tx_sample_rate_get,
  3454. usb_audio_tx_sample_rate_put),
  3455. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3456. tdm_rx_sample_rate_get,
  3457. tdm_rx_sample_rate_put),
  3458. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3459. tdm_rx_sample_rate_get,
  3460. tdm_rx_sample_rate_put),
  3461. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3462. tdm_rx_sample_rate_get,
  3463. tdm_rx_sample_rate_put),
  3464. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3465. tdm_rx_sample_rate_get,
  3466. tdm_rx_sample_rate_put),
  3467. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3468. tdm_rx_sample_rate_get,
  3469. tdm_rx_sample_rate_put),
  3470. SOC_ENUM_EXT("SEN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3471. tdm_rx_sample_rate_get,
  3472. tdm_rx_sample_rate_put),
  3473. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3474. tdm_tx_sample_rate_get,
  3475. tdm_tx_sample_rate_put),
  3476. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3477. tdm_tx_sample_rate_get,
  3478. tdm_tx_sample_rate_put),
  3479. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3480. tdm_tx_sample_rate_get,
  3481. tdm_tx_sample_rate_put),
  3482. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3483. tdm_tx_sample_rate_get,
  3484. tdm_tx_sample_rate_put),
  3485. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3486. tdm_tx_sample_rate_get,
  3487. tdm_tx_sample_rate_put),
  3488. SOC_ENUM_EXT("SEN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3489. tdm_tx_sample_rate_get,
  3490. tdm_tx_sample_rate_put),
  3491. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3492. aux_pcm_rx_sample_rate_get,
  3493. aux_pcm_rx_sample_rate_put),
  3494. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3495. aux_pcm_rx_sample_rate_get,
  3496. aux_pcm_rx_sample_rate_put),
  3497. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3498. aux_pcm_rx_sample_rate_get,
  3499. aux_pcm_rx_sample_rate_put),
  3500. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3501. aux_pcm_rx_sample_rate_get,
  3502. aux_pcm_rx_sample_rate_put),
  3503. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3504. aux_pcm_rx_sample_rate_get,
  3505. aux_pcm_rx_sample_rate_put),
  3506. SOC_ENUM_EXT("SEN_AUX_PCM_RX SampleRate", sen_aux_pcm_rx_sample_rate,
  3507. aux_pcm_rx_sample_rate_get,
  3508. aux_pcm_rx_sample_rate_put),
  3509. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3510. aux_pcm_tx_sample_rate_get,
  3511. aux_pcm_tx_sample_rate_put),
  3512. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3513. aux_pcm_tx_sample_rate_get,
  3514. aux_pcm_tx_sample_rate_put),
  3515. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3516. aux_pcm_tx_sample_rate_get,
  3517. aux_pcm_tx_sample_rate_put),
  3518. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3519. aux_pcm_tx_sample_rate_get,
  3520. aux_pcm_tx_sample_rate_put),
  3521. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3522. aux_pcm_tx_sample_rate_get,
  3523. aux_pcm_tx_sample_rate_put),
  3524. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3525. aux_pcm_tx_sample_rate_get,
  3526. aux_pcm_tx_sample_rate_put),
  3527. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3528. mi2s_rx_sample_rate_get,
  3529. mi2s_rx_sample_rate_put),
  3530. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3531. mi2s_rx_sample_rate_get,
  3532. mi2s_rx_sample_rate_put),
  3533. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3534. mi2s_rx_sample_rate_get,
  3535. mi2s_rx_sample_rate_put),
  3536. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3537. mi2s_rx_sample_rate_get,
  3538. mi2s_rx_sample_rate_put),
  3539. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3540. mi2s_rx_sample_rate_get,
  3541. mi2s_rx_sample_rate_put),
  3542. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3543. mi2s_rx_sample_rate_get,
  3544. mi2s_rx_sample_rate_put),
  3545. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3546. mi2s_tx_sample_rate_get,
  3547. mi2s_tx_sample_rate_put),
  3548. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3549. mi2s_tx_sample_rate_get,
  3550. mi2s_tx_sample_rate_put),
  3551. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3552. mi2s_tx_sample_rate_get,
  3553. mi2s_tx_sample_rate_put),
  3554. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3555. mi2s_tx_sample_rate_get,
  3556. mi2s_tx_sample_rate_put),
  3557. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3558. mi2s_tx_sample_rate_get,
  3559. mi2s_tx_sample_rate_put),
  3560. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3561. mi2s_tx_sample_rate_get,
  3562. mi2s_tx_sample_rate_put),
  3563. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3564. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3565. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3566. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3567. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3568. tdm_rx_format_get,
  3569. tdm_rx_format_put),
  3570. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3571. tdm_rx_format_get,
  3572. tdm_rx_format_put),
  3573. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3574. tdm_rx_format_get,
  3575. tdm_rx_format_put),
  3576. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3577. tdm_rx_format_get,
  3578. tdm_rx_format_put),
  3579. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3580. tdm_rx_format_get,
  3581. tdm_rx_format_put),
  3582. SOC_ENUM_EXT("SEN_TDM_RX_0 Format", tdm_rx_format,
  3583. tdm_rx_format_get,
  3584. tdm_rx_format_put),
  3585. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3586. tdm_tx_format_get,
  3587. tdm_tx_format_put),
  3588. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3589. tdm_tx_format_get,
  3590. tdm_tx_format_put),
  3591. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3592. tdm_tx_format_get,
  3593. tdm_tx_format_put),
  3594. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3595. tdm_tx_format_get,
  3596. tdm_tx_format_put),
  3597. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3598. tdm_tx_format_get,
  3599. tdm_tx_format_put),
  3600. SOC_ENUM_EXT("SEN_TDM_TX_0 Format", tdm_tx_format,
  3601. tdm_tx_format_get,
  3602. tdm_tx_format_put),
  3603. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3604. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3605. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3606. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3607. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3608. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3609. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3610. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3611. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3612. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3613. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3614. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3615. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3616. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3617. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3618. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3619. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3620. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3621. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3622. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3623. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3624. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3625. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3626. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3627. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3628. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3629. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3630. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3631. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3632. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3633. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3634. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3635. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3636. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3637. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3638. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3639. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3640. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3641. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3642. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3643. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3644. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3645. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3646. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3647. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3648. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3649. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3650. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3651. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3652. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3653. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3654. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3655. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3656. proxy_rx_ch_get, proxy_rx_ch_put),
  3657. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3658. tdm_rx_ch_get,
  3659. tdm_rx_ch_put),
  3660. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3661. tdm_rx_ch_get,
  3662. tdm_rx_ch_put),
  3663. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3664. tdm_rx_ch_get,
  3665. tdm_rx_ch_put),
  3666. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3667. tdm_rx_ch_get,
  3668. tdm_rx_ch_put),
  3669. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3670. tdm_rx_ch_get,
  3671. tdm_rx_ch_put),
  3672. SOC_ENUM_EXT("SEN_TDM_RX_0 Channels", tdm_rx_chs,
  3673. tdm_rx_ch_get,
  3674. tdm_rx_ch_put),
  3675. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3676. tdm_tx_ch_get,
  3677. tdm_tx_ch_put),
  3678. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3679. tdm_tx_ch_get,
  3680. tdm_tx_ch_put),
  3681. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3682. tdm_tx_ch_get,
  3683. tdm_tx_ch_put),
  3684. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3685. tdm_tx_ch_get,
  3686. tdm_tx_ch_put),
  3687. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3688. tdm_tx_ch_get,
  3689. tdm_tx_ch_put),
  3690. SOC_ENUM_EXT("SEN_TDM_TX_0 Channels", tdm_tx_chs,
  3691. tdm_tx_ch_get,
  3692. tdm_tx_ch_put),
  3693. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3694. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3695. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3696. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3697. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3698. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3699. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3700. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3701. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3702. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3703. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3704. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3705. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3706. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3707. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3708. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3709. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3710. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3711. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3712. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3713. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3714. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3715. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3716. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3717. SOC_ENUM_EXT("Display Port RX Channels", ext_disp_rx_chs,
  3718. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3719. SOC_ENUM_EXT("Display Port RX Bit Format", ext_disp_rx_format,
  3720. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3721. SOC_ENUM_EXT("Display Port RX SampleRate", ext_disp_rx_sample_rate,
  3722. ext_disp_rx_sample_rate_get,
  3723. ext_disp_rx_sample_rate_put),
  3724. SOC_ENUM_EXT("Display Port1 RX Channels", ext_disp_rx_chs,
  3725. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3726. SOC_ENUM_EXT("Display Port1 RX Bit Format", ext_disp_rx_format,
  3727. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3728. SOC_ENUM_EXT("Display Port1 RX SampleRate", ext_disp_rx_sample_rate,
  3729. ext_disp_rx_sample_rate_get,
  3730. ext_disp_rx_sample_rate_put),
  3731. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3732. msm_bt_sample_rate_get,
  3733. msm_bt_sample_rate_put),
  3734. SOC_ENUM_EXT("BT SampleRate RX", bt_sample_rate_rx,
  3735. msm_bt_sample_rate_rx_get,
  3736. msm_bt_sample_rate_rx_put),
  3737. SOC_ENUM_EXT("BT SampleRate TX", bt_sample_rate_tx,
  3738. msm_bt_sample_rate_tx_get,
  3739. msm_bt_sample_rate_tx_put),
  3740. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_loopback_tx_chs,
  3741. afe_loopback_tx_ch_get, afe_loopback_tx_ch_put),
  3742. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3743. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3744. SOC_SINGLE_MULTI_EXT("TDM Slot Map", SND_SOC_NOPM, 0, 255, 0,
  3745. TDM_MAX_SLOTS + MAX_PATH, NULL, tdm_slot_map_put),
  3746. };
  3747. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3748. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3749. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3750. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3751. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3752. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3753. aux_pcm_rx_sample_rate_get,
  3754. aux_pcm_rx_sample_rate_put),
  3755. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3756. aux_pcm_tx_sample_rate_get,
  3757. aux_pcm_tx_sample_rate_put),
  3758. };
  3759. static int msm_ext_disp_get_idx_from_beid(int32_t be_id)
  3760. {
  3761. int idx;
  3762. switch (be_id) {
  3763. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3764. idx = EXT_DISP_RX_IDX_DP;
  3765. break;
  3766. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3767. idx = EXT_DISP_RX_IDX_DP1;
  3768. break;
  3769. default:
  3770. pr_err("%s: Incorrect ext_disp BE id %d\n", __func__, be_id);
  3771. idx = -EINVAL;
  3772. break;
  3773. }
  3774. return idx;
  3775. }
  3776. static int lahaina_send_island_va_config(int32_t be_id)
  3777. {
  3778. int rc = 0;
  3779. int port_id = 0xFFFF;
  3780. port_id = msm_get_port_id(be_id);
  3781. if (port_id < 0) {
  3782. pr_err("%s: Invalid island interface, be_id: %d\n",
  3783. __func__, be_id);
  3784. rc = -EINVAL;
  3785. } else {
  3786. /*
  3787. * send island mode config
  3788. * This should be the first configuration
  3789. */
  3790. rc = afe_send_port_island_mode(port_id);
  3791. if (rc)
  3792. pr_err("%s: afe send island mode failed %d\n",
  3793. __func__, rc);
  3794. }
  3795. return rc;
  3796. }
  3797. static int lahaina_send_power_mode(int32_t be_id)
  3798. {
  3799. int rc = 0;
  3800. int port_id = 0xFFFF;
  3801. port_id = msm_get_port_id(be_id);
  3802. if (port_id < 0) {
  3803. pr_err("%s: Invalid power interface, be_id: %d\n",
  3804. __func__, be_id);
  3805. rc = -EINVAL;
  3806. } else {
  3807. /*
  3808. * send island mode config
  3809. * This should be the first configuration
  3810. *
  3811. */
  3812. rc = afe_send_port_island_mode(port_id);
  3813. if (rc)
  3814. pr_err("%s: afe send island mode failed %d\n",
  3815. __func__, rc);
  3816. /*
  3817. * send power mode config
  3818. * This should be set after island configuration
  3819. */
  3820. rc = afe_send_port_power_mode(port_id);
  3821. if (rc)
  3822. pr_err("%s: afe send power mode failed %d\n",
  3823. __func__, rc);
  3824. }
  3825. return rc;
  3826. }
  3827. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  3828. struct snd_pcm_hw_params *params)
  3829. {
  3830. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  3831. struct snd_interval *rate = hw_param_interval(params,
  3832. SNDRV_PCM_HW_PARAM_RATE);
  3833. struct snd_interval *channels = hw_param_interval(params,
  3834. SNDRV_PCM_HW_PARAM_CHANNELS);
  3835. int idx = 0, rc = 0;
  3836. pr_debug("%s: dai_id= %d, format = %d, rate = %d\n",
  3837. __func__, dai_link->id, params_format(params),
  3838. params_rate(params));
  3839. switch (dai_link->id) {
  3840. case MSM_BACKEND_DAI_USB_RX:
  3841. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3842. usb_rx_cfg.bit_format);
  3843. rate->min = rate->max = usb_rx_cfg.sample_rate;
  3844. channels->min = channels->max = usb_rx_cfg.channels;
  3845. break;
  3846. case MSM_BACKEND_DAI_USB_TX:
  3847. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3848. usb_tx_cfg.bit_format);
  3849. rate->min = rate->max = usb_tx_cfg.sample_rate;
  3850. channels->min = channels->max = usb_tx_cfg.channels;
  3851. break;
  3852. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3853. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3854. idx = msm_ext_disp_get_idx_from_beid(dai_link->id);
  3855. if (idx < 0) {
  3856. pr_err("%s: Incorrect ext disp idx %d\n",
  3857. __func__, idx);
  3858. rc = idx;
  3859. goto done;
  3860. }
  3861. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3862. ext_disp_rx_cfg[idx].bit_format);
  3863. rate->min = rate->max = ext_disp_rx_cfg[idx].sample_rate;
  3864. channels->min = channels->max = ext_disp_rx_cfg[idx].channels;
  3865. break;
  3866. case MSM_BACKEND_DAI_AFE_PCM_RX:
  3867. channels->min = channels->max = proxy_rx_cfg.channels;
  3868. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  3869. break;
  3870. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  3871. channels->min = channels->max =
  3872. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  3873. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3874. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  3875. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  3876. break;
  3877. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  3878. channels->min = channels->max =
  3879. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  3880. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3881. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  3882. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  3883. break;
  3884. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  3885. channels->min = channels->max =
  3886. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  3887. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3888. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  3889. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  3890. break;
  3891. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  3892. channels->min = channels->max =
  3893. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  3894. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3895. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  3896. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  3897. break;
  3898. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  3899. channels->min = channels->max =
  3900. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  3901. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3902. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  3903. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  3904. break;
  3905. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  3906. channels->min = channels->max =
  3907. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  3908. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3909. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  3910. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  3911. break;
  3912. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  3913. channels->min = channels->max =
  3914. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  3915. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3916. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  3917. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3918. break;
  3919. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  3920. channels->min = channels->max =
  3921. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  3922. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3923. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  3924. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3925. break;
  3926. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  3927. channels->min = channels->max =
  3928. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  3929. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3930. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  3931. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3932. break;
  3933. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  3934. channels->min = channels->max =
  3935. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  3936. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3937. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  3938. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3939. break;
  3940. case MSM_BACKEND_DAI_SEN_TDM_RX_0:
  3941. channels->min = channels->max =
  3942. tdm_rx_cfg[TDM_SEN][TDM_0].channels;
  3943. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3944. tdm_rx_cfg[TDM_SEN][TDM_0].bit_format);
  3945. rate->min = rate->max = tdm_rx_cfg[TDM_SEN][TDM_0].sample_rate;
  3946. break;
  3947. case MSM_BACKEND_DAI_SEN_TDM_TX_0:
  3948. channels->min = channels->max =
  3949. tdm_tx_cfg[TDM_SEN][TDM_0].channels;
  3950. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3951. tdm_tx_cfg[TDM_SEN][TDM_0].bit_format);
  3952. rate->min = rate->max = tdm_tx_cfg[TDM_SEN][TDM_0].sample_rate;
  3953. break;
  3954. case MSM_BACKEND_DAI_AUXPCM_RX:
  3955. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3956. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  3957. rate->min = rate->max =
  3958. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  3959. channels->min = channels->max =
  3960. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  3961. break;
  3962. case MSM_BACKEND_DAI_AUXPCM_TX:
  3963. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3964. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  3965. rate->min = rate->max =
  3966. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  3967. channels->min = channels->max =
  3968. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  3969. break;
  3970. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  3971. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3972. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  3973. rate->min = rate->max =
  3974. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  3975. channels->min = channels->max =
  3976. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  3977. break;
  3978. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  3979. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3980. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  3981. rate->min = rate->max =
  3982. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  3983. channels->min = channels->max =
  3984. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  3985. break;
  3986. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  3987. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3988. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  3989. rate->min = rate->max =
  3990. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  3991. channels->min = channels->max =
  3992. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  3993. break;
  3994. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  3995. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3996. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  3997. rate->min = rate->max =
  3998. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  3999. channels->min = channels->max =
  4000. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  4001. break;
  4002. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  4003. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4004. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  4005. rate->min = rate->max =
  4006. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  4007. channels->min = channels->max =
  4008. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  4009. break;
  4010. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  4011. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4012. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  4013. rate->min = rate->max =
  4014. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  4015. channels->min = channels->max =
  4016. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  4017. break;
  4018. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  4019. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4020. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  4021. rate->min = rate->max =
  4022. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  4023. channels->min = channels->max =
  4024. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  4025. break;
  4026. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  4027. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4028. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  4029. rate->min = rate->max =
  4030. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  4031. channels->min = channels->max =
  4032. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  4033. break;
  4034. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  4035. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4036. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  4037. rate->min = rate->max =
  4038. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  4039. channels->min = channels->max =
  4040. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  4041. break;
  4042. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  4043. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4044. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  4045. rate->min = rate->max =
  4046. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  4047. channels->min = channels->max =
  4048. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  4049. break;
  4050. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  4051. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4052. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  4053. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  4054. channels->min = channels->max =
  4055. mi2s_rx_cfg[PRIM_MI2S].channels;
  4056. break;
  4057. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  4058. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4059. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  4060. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  4061. channels->min = channels->max =
  4062. mi2s_tx_cfg[PRIM_MI2S].channels;
  4063. break;
  4064. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  4065. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4066. mi2s_rx_cfg[SEC_MI2S].bit_format);
  4067. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  4068. channels->min = channels->max =
  4069. mi2s_rx_cfg[SEC_MI2S].channels;
  4070. break;
  4071. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  4072. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4073. mi2s_tx_cfg[SEC_MI2S].bit_format);
  4074. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  4075. channels->min = channels->max =
  4076. mi2s_tx_cfg[SEC_MI2S].channels;
  4077. break;
  4078. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  4079. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4080. mi2s_rx_cfg[TERT_MI2S].bit_format);
  4081. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  4082. channels->min = channels->max =
  4083. mi2s_rx_cfg[TERT_MI2S].channels;
  4084. break;
  4085. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  4086. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4087. mi2s_tx_cfg[TERT_MI2S].bit_format);
  4088. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  4089. channels->min = channels->max =
  4090. mi2s_tx_cfg[TERT_MI2S].channels;
  4091. break;
  4092. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  4093. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4094. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  4095. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  4096. channels->min = channels->max =
  4097. mi2s_rx_cfg[QUAT_MI2S].channels;
  4098. break;
  4099. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  4100. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4101. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  4102. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  4103. channels->min = channels->max =
  4104. mi2s_tx_cfg[QUAT_MI2S].channels;
  4105. break;
  4106. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  4107. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4108. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  4109. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  4110. channels->min = channels->max =
  4111. mi2s_rx_cfg[QUIN_MI2S].channels;
  4112. break;
  4113. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  4114. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4115. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  4116. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  4117. channels->min = channels->max =
  4118. mi2s_tx_cfg[QUIN_MI2S].channels;
  4119. break;
  4120. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  4121. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4122. mi2s_rx_cfg[SEN_MI2S].bit_format);
  4123. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  4124. channels->min = channels->max =
  4125. mi2s_rx_cfg[SEN_MI2S].channels;
  4126. break;
  4127. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  4128. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4129. mi2s_tx_cfg[SEN_MI2S].bit_format);
  4130. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  4131. channels->min = channels->max =
  4132. mi2s_tx_cfg[SEN_MI2S].channels;
  4133. break;
  4134. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4135. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4136. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4137. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4138. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4139. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4140. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4141. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4142. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4143. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4144. cdc_dma_rx_cfg[idx].bit_format);
  4145. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  4146. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  4147. break;
  4148. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4149. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4150. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4151. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4152. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4153. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4154. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4155. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4156. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4157. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4158. cdc_dma_tx_cfg[idx].bit_format);
  4159. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4160. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  4161. break;
  4162. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4163. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4164. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4165. SNDRV_PCM_FORMAT_S32_LE);
  4166. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4167. channels->min = channels->max = msm_vi_feed_tx_ch;
  4168. break;
  4169. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  4170. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4171. slim_rx_cfg[SLIM_RX_7].bit_format);
  4172. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  4173. channels->min = channels->max =
  4174. slim_rx_cfg[SLIM_RX_7].channels;
  4175. break;
  4176. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  4177. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4178. slim_tx_cfg[SLIM_TX_7].bit_format);
  4179. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  4180. channels->min = channels->max =
  4181. slim_tx_cfg[SLIM_TX_7].channels;
  4182. break;
  4183. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  4184. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  4185. channels->min = channels->max =
  4186. slim_tx_cfg[SLIM_TX_8].channels;
  4187. break;
  4188. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4189. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4190. afe_loopback_tx_cfg[idx].bit_format);
  4191. rate->min = rate->max = afe_loopback_tx_cfg[idx].sample_rate;
  4192. channels->min = channels->max =
  4193. afe_loopback_tx_cfg[idx].channels;
  4194. break;
  4195. default:
  4196. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4197. break;
  4198. }
  4199. done:
  4200. return rc;
  4201. }
  4202. static bool msm_usbc_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4203. {
  4204. struct snd_soc_card *card = component->card;
  4205. struct msm_asoc_mach_data *pdata =
  4206. snd_soc_card_get_drvdata(card);
  4207. if (!pdata->fsa_handle)
  4208. return false;
  4209. return fsa4480_switch_event(pdata->fsa_handle, FSA_MIC_GND_SWAP);
  4210. }
  4211. static bool msm_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4212. {
  4213. int value = 0;
  4214. bool ret = false;
  4215. struct snd_soc_card *card;
  4216. struct msm_asoc_mach_data *pdata;
  4217. if (!component) {
  4218. pr_err("%s component is NULL\n", __func__);
  4219. return false;
  4220. }
  4221. card = component->card;
  4222. pdata = snd_soc_card_get_drvdata(card);
  4223. if (!pdata)
  4224. return false;
  4225. if (wcd_mbhc_cfg.enable_usbc_analog)
  4226. return msm_usbc_swap_gnd_mic(component, active);
  4227. /* if usbc is not defined, swap using us_euro_gpio_p */
  4228. if (pdata->us_euro_gpio_p) {
  4229. value = msm_cdc_pinctrl_get_state(
  4230. pdata->us_euro_gpio_p);
  4231. if (value)
  4232. msm_cdc_pinctrl_select_sleep_state(
  4233. pdata->us_euro_gpio_p);
  4234. else
  4235. msm_cdc_pinctrl_select_active_state(
  4236. pdata->us_euro_gpio_p);
  4237. dev_dbg(component->dev, "%s: swap select switch %d to %d\n",
  4238. __func__, value, !value);
  4239. ret = true;
  4240. }
  4241. return ret;
  4242. }
  4243. static int lahaina_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  4244. struct snd_pcm_hw_params *params)
  4245. {
  4246. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4247. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4248. int ret = 0;
  4249. int slot_width = TDM_SLOT_WIDTH_BITS;
  4250. int channels, slots;
  4251. unsigned int slot_mask, rate, clk_freq;
  4252. unsigned int *slot_offset;
  4253. struct tdm_dev_config *config;
  4254. unsigned int path_dir = 0, interface = 0, channel_interface = 0;
  4255. struct msm_asoc_mach_data *pdata = NULL;
  4256. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  4257. pdata = snd_soc_card_get_drvdata(rtd->card);
  4258. slots = pdata->tdm_max_slots;
  4259. if (cpu_dai->id < AFE_PORT_ID_TDM_PORT_RANGE_START) {
  4260. pr_err("%s: dai id 0x%x not supported\n",
  4261. __func__, cpu_dai->id);
  4262. return -EINVAL;
  4263. }
  4264. /* RX or TX */
  4265. path_dir = cpu_dai->id % MAX_PATH;
  4266. /* PRI, SEC, TERT, QUAT, QUIN, ... */
  4267. interface = (cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START)
  4268. / (MAX_PATH * TDM_PORT_MAX);
  4269. /* 0, 1, 2, .. 7 */
  4270. channel_interface =
  4271. ((cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START) / MAX_PATH)
  4272. % TDM_PORT_MAX;
  4273. pr_debug("%s: path dir: %u, interface %u, channel interface %u\n",
  4274. __func__, path_dir, interface, channel_interface);
  4275. config = ((struct tdm_dev_config *) tdm_cfg[interface]) +
  4276. (path_dir * TDM_PORT_MAX) + channel_interface;
  4277. if (!config) {
  4278. pr_err("%s: tdm config is NULL\n", __func__);
  4279. return -EINVAL;
  4280. }
  4281. slot_offset = config->tdm_slot_offset;
  4282. if (!slot_offset) {
  4283. pr_err("%s: slot offset is NULL\n", __func__);
  4284. return -EINVAL;
  4285. }
  4286. if (path_dir)
  4287. channels = tdm_tx_cfg[interface][channel_interface].channels;
  4288. else
  4289. channels = tdm_rx_cfg[interface][channel_interface].channels;
  4290. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4291. /*2 slot config - bits 0 and 1 set for the first two slots */
  4292. slot_mask = 0x0000FFFF >> (16 - slots);
  4293. pr_debug("%s: tdm rx slot_width %d slots %d slot_mask %x\n",
  4294. __func__, slot_width, slots, slot_mask);
  4295. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  4296. slots, slot_width);
  4297. if (ret < 0) {
  4298. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  4299. __func__, ret);
  4300. goto end;
  4301. }
  4302. pr_debug("%s: tdm rx channels: %d\n", __func__, channels);
  4303. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4304. 0, NULL, channels, slot_offset);
  4305. if (ret < 0) {
  4306. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  4307. __func__, ret);
  4308. goto end;
  4309. }
  4310. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4311. /*2 slot config - bits 0 and 1 set for the first two slots */
  4312. slot_mask = 0x0000FFFF >> (16 - slots);
  4313. pr_debug("%s: tdm tx slot_width %d slots %d slot_mask %x\n",
  4314. __func__, slot_width, slots, slot_mask);
  4315. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  4316. slots, slot_width);
  4317. if (ret < 0) {
  4318. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  4319. __func__, ret);
  4320. goto end;
  4321. }
  4322. pr_debug("%s: tdm tx channels: %d\n", __func__, channels);
  4323. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4324. channels, slot_offset, 0, NULL);
  4325. if (ret < 0) {
  4326. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  4327. __func__, ret);
  4328. goto end;
  4329. }
  4330. } else {
  4331. ret = -EINVAL;
  4332. pr_err("%s: invalid use case, err:%d\n",
  4333. __func__, ret);
  4334. goto end;
  4335. }
  4336. rate = params_rate(params);
  4337. clk_freq = rate * slot_width * slots;
  4338. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  4339. if (ret < 0)
  4340. pr_err("%s: failed to set tdm clk, err:%d\n",
  4341. __func__, ret);
  4342. end:
  4343. return ret;
  4344. }
  4345. static int msm_get_tdm_mode(u32 port_id)
  4346. {
  4347. int tdm_mode;
  4348. switch (port_id) {
  4349. case AFE_PORT_ID_PRIMARY_TDM_RX:
  4350. case AFE_PORT_ID_PRIMARY_TDM_TX:
  4351. tdm_mode = TDM_PRI;
  4352. break;
  4353. case AFE_PORT_ID_SECONDARY_TDM_RX:
  4354. case AFE_PORT_ID_SECONDARY_TDM_TX:
  4355. tdm_mode = TDM_SEC;
  4356. break;
  4357. case AFE_PORT_ID_TERTIARY_TDM_RX:
  4358. case AFE_PORT_ID_TERTIARY_TDM_TX:
  4359. tdm_mode = TDM_TERT;
  4360. break;
  4361. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  4362. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  4363. tdm_mode = TDM_QUAT;
  4364. break;
  4365. case AFE_PORT_ID_QUINARY_TDM_RX:
  4366. case AFE_PORT_ID_QUINARY_TDM_TX:
  4367. tdm_mode = TDM_QUIN;
  4368. break;
  4369. case AFE_PORT_ID_SENARY_TDM_RX:
  4370. case AFE_PORT_ID_SENARY_TDM_TX:
  4371. tdm_mode = TDM_SEN;
  4372. break;
  4373. default:
  4374. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  4375. tdm_mode = -EINVAL;
  4376. }
  4377. return tdm_mode;
  4378. }
  4379. static int lahaina_tdm_snd_startup(struct snd_pcm_substream *substream)
  4380. {
  4381. int ret = 0;
  4382. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4383. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4384. struct snd_soc_card *card = rtd->card;
  4385. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4386. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4387. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4388. ret = -EINVAL;
  4389. pr_err("%s: Invalid TDM interface %d\n",
  4390. __func__, ret);
  4391. return ret;
  4392. }
  4393. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4394. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4395. == 0) {
  4396. ret = msm_cdc_pinctrl_select_active_state(
  4397. pdata->mi2s_gpio_p[tdm_mode]);
  4398. if (ret) {
  4399. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  4400. __func__, ret);
  4401. goto done;
  4402. }
  4403. }
  4404. atomic_inc(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4405. }
  4406. done:
  4407. return ret;
  4408. }
  4409. static void lahaina_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  4410. {
  4411. int ret = 0;
  4412. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4413. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4414. struct snd_soc_card *card = rtd->card;
  4415. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4416. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4417. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4418. ret = -EINVAL;
  4419. pr_err("%s: Invalid TDM interface %d\n",
  4420. __func__, ret);
  4421. return;
  4422. }
  4423. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4424. atomic_dec(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4425. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4426. == 0) {
  4427. ret = msm_cdc_pinctrl_select_sleep_state(
  4428. pdata->mi2s_gpio_p[tdm_mode]);
  4429. if (ret)
  4430. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  4431. __func__, ret);
  4432. }
  4433. }
  4434. }
  4435. static int lahaina_aux_snd_startup(struct snd_pcm_substream *substream)
  4436. {
  4437. int ret = 0;
  4438. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4439. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4440. struct snd_soc_card *card = rtd->card;
  4441. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4442. u32 aux_mode = cpu_dai->id - 1;
  4443. if (aux_mode >= AUX_PCM_MAX) {
  4444. ret = -EINVAL;
  4445. pr_err("%s: Invalid AUX interface %d\n",
  4446. __func__, ret);
  4447. return ret;
  4448. }
  4449. if (pdata->mi2s_gpio_p[aux_mode]) {
  4450. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4451. == 0) {
  4452. ret = msm_cdc_pinctrl_select_active_state(
  4453. pdata->mi2s_gpio_p[aux_mode]);
  4454. if (ret) {
  4455. pr_err("%s: AUX GPIO pinctrl set active failed with %d\n",
  4456. __func__, ret);
  4457. goto done;
  4458. }
  4459. }
  4460. atomic_inc(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4461. }
  4462. done:
  4463. return ret;
  4464. }
  4465. static void lahaina_aux_snd_shutdown(struct snd_pcm_substream *substream)
  4466. {
  4467. int ret = 0;
  4468. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4469. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4470. struct snd_soc_card *card = rtd->card;
  4471. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4472. u32 aux_mode = cpu_dai->id - 1;
  4473. if (aux_mode >= AUX_PCM_MAX) {
  4474. pr_err("%s: Invalid AUX interface %d\n",
  4475. __func__, ret);
  4476. return;
  4477. }
  4478. if (pdata->mi2s_gpio_p[aux_mode]) {
  4479. atomic_dec(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4480. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4481. == 0) {
  4482. ret = msm_cdc_pinctrl_select_sleep_state(
  4483. pdata->mi2s_gpio_p[aux_mode]);
  4484. if (ret)
  4485. pr_err("%s: AUX GPIO pinctrl set sleep failed with %d\n",
  4486. __func__, ret);
  4487. }
  4488. }
  4489. }
  4490. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  4491. {
  4492. int ret = 0;
  4493. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4494. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4495. switch (dai_link->id) {
  4496. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4497. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4498. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4499. ret = lahaina_send_island_va_config(dai_link->id);
  4500. if (ret)
  4501. pr_err("%s: send island va cfg failed, err: %d\n",
  4502. __func__, ret);
  4503. break;
  4504. default:
  4505. ret = lahaina_send_power_mode(dai_link->id);
  4506. if (ret)
  4507. pr_err("%s: send power mode failed, err: %d\n",
  4508. __func__, ret);
  4509. break;
  4510. }
  4511. return ret;
  4512. }
  4513. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  4514. struct snd_pcm_hw_params *params)
  4515. {
  4516. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4517. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4518. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4519. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4520. int ret = 0;
  4521. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  4522. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4523. u32 user_set_tx_ch = 0;
  4524. u32 user_set_rx_ch = 0;
  4525. u32 ch_id;
  4526. ret = snd_soc_dai_get_channel_map(codec_dai,
  4527. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  4528. &rx_ch_cdc_dma);
  4529. if (ret < 0) {
  4530. pr_err("%s: failed to get codec chan map, err:%d\n",
  4531. __func__, ret);
  4532. goto err;
  4533. }
  4534. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4535. switch (dai_link->id) {
  4536. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4537. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4538. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4539. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4540. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4541. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4542. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  4543. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4544. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4545. {
  4546. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4547. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  4548. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  4549. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  4550. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  4551. user_set_rx_ch, &rx_ch_cdc_dma);
  4552. if (ret < 0) {
  4553. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4554. __func__, ret);
  4555. goto err;
  4556. }
  4557. }
  4558. break;
  4559. }
  4560. } else {
  4561. switch (dai_link->id) {
  4562. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4563. {
  4564. user_set_tx_ch = msm_vi_feed_tx_ch;
  4565. }
  4566. break;
  4567. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4568. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4569. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4570. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4571. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4572. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4573. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4574. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4575. {
  4576. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4577. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  4578. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  4579. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  4580. }
  4581. break;
  4582. }
  4583. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  4584. &tx_ch_cdc_dma, 0, 0);
  4585. if (ret < 0) {
  4586. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4587. __func__, ret);
  4588. goto err;
  4589. }
  4590. }
  4591. err:
  4592. return ret;
  4593. }
  4594. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  4595. {
  4596. (void)substream;
  4597. qos_client_active_cnt++;
  4598. if (qos_client_active_cnt == 1)
  4599. msm_audio_update_qos_request(MSM_LL_QOS_VALUE);
  4600. return 0;
  4601. }
  4602. static void msm_fe_qos_shutdown(struct snd_pcm_substream *substream)
  4603. {
  4604. (void)substream;
  4605. if (qos_client_active_cnt > 0)
  4606. qos_client_active_cnt--;
  4607. if (qos_client_active_cnt == 0)
  4608. msm_audio_update_qos_request(PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  4609. }
  4610. void mi2s_disable_audio_vote(struct snd_pcm_substream *substream)
  4611. {
  4612. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4613. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4614. int index = cpu_dai->id;
  4615. struct snd_soc_card *card = rtd->card;
  4616. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4617. int sample_rate = 0;
  4618. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4619. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4620. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4621. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4622. } else {
  4623. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4624. return;
  4625. }
  4626. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4627. if (pdata->lpass_audio_hw_vote != NULL) {
  4628. if (--pdata->core_audio_vote_count == 0) {
  4629. clk_disable_unprepare(
  4630. pdata->lpass_audio_hw_vote);
  4631. } else if (pdata->core_audio_vote_count < 0) {
  4632. pr_err("%s: audio vote mismatch\n", __func__);
  4633. pdata->core_audio_vote_count = 0;
  4634. }
  4635. } else {
  4636. pr_err("%s: Invalid lpass audio hw node\n", __func__);
  4637. }
  4638. }
  4639. }
  4640. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  4641. {
  4642. int ret = 0;
  4643. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4644. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4645. int index = cpu_dai->id;
  4646. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  4647. struct snd_soc_card *card = rtd->card;
  4648. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4649. int sample_rate = 0;
  4650. dev_dbg(rtd->card->dev,
  4651. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  4652. __func__, substream->name, substream->stream,
  4653. cpu_dai->name, cpu_dai->id);
  4654. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4655. ret = -EINVAL;
  4656. dev_err(rtd->card->dev,
  4657. "%s: CPU DAI id (%d) out of range\n",
  4658. __func__, cpu_dai->id);
  4659. goto err;
  4660. }
  4661. /*
  4662. * Mutex protection in case the same MI2S
  4663. * interface using for both TX and RX so
  4664. * that the same clock won't be enable twice.
  4665. */
  4666. mutex_lock(&mi2s_intf_conf[index].lock);
  4667. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4668. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4669. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4670. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4671. } else {
  4672. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4673. ret = -EINVAL;
  4674. goto vote_err;
  4675. }
  4676. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4677. if (pdata->lpass_audio_hw_vote == NULL) {
  4678. dev_err(rtd->card->dev, "%s: Invalid lpass audio hw node\n",
  4679. __func__);
  4680. ret = -EINVAL;
  4681. goto vote_err;
  4682. }
  4683. if (pdata->core_audio_vote_count == 0) {
  4684. ret = clk_prepare_enable(pdata->lpass_audio_hw_vote);
  4685. if (ret < 0) {
  4686. dev_err(rtd->card->dev, "%s: audio vote error\n",
  4687. __func__);
  4688. goto vote_err;
  4689. }
  4690. }
  4691. pdata->core_audio_vote_count++;
  4692. }
  4693. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  4694. /* Check if msm needs to provide the clock to the interface */
  4695. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  4696. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  4697. fmt = SND_SOC_DAIFMT_CBM_CFM;
  4698. }
  4699. ret = msm_mi2s_set_sclk(substream, true);
  4700. if (ret < 0) {
  4701. dev_err(rtd->card->dev,
  4702. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  4703. __func__, ret);
  4704. goto clean_up;
  4705. }
  4706. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  4707. if (ret < 0) {
  4708. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  4709. __func__, index, ret);
  4710. goto clk_off;
  4711. }
  4712. if (pdata->mi2s_gpio_p[index]) {
  4713. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4714. == 0) {
  4715. ret = msm_cdc_pinctrl_select_active_state(
  4716. pdata->mi2s_gpio_p[index]);
  4717. if (ret) {
  4718. pr_err("%s: MI2S GPIO pinctrl set active failed with %d\n",
  4719. __func__, ret);
  4720. goto clk_off;
  4721. }
  4722. }
  4723. atomic_inc(&(pdata->mi2s_gpio_ref_count[index]));
  4724. }
  4725. }
  4726. clk_off:
  4727. if (ret < 0)
  4728. msm_mi2s_set_sclk(substream, false);
  4729. clean_up:
  4730. if (ret < 0) {
  4731. mi2s_intf_conf[index].ref_cnt--;
  4732. mi2s_disable_audio_vote(substream);
  4733. }
  4734. vote_err:
  4735. mutex_unlock(&mi2s_intf_conf[index].lock);
  4736. err:
  4737. return ret;
  4738. }
  4739. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  4740. {
  4741. int ret = 0;
  4742. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4743. int index = rtd->cpu_dai->id;
  4744. struct snd_soc_card *card = rtd->card;
  4745. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4746. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  4747. substream->name, substream->stream);
  4748. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4749. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  4750. return;
  4751. }
  4752. mutex_lock(&mi2s_intf_conf[index].lock);
  4753. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  4754. if (pdata->mi2s_gpio_p[index]) {
  4755. atomic_dec(&(pdata->mi2s_gpio_ref_count[index]));
  4756. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4757. == 0) {
  4758. ret = msm_cdc_pinctrl_select_sleep_state(
  4759. pdata->mi2s_gpio_p[index]);
  4760. if (ret)
  4761. pr_err("%s: MI2S GPIO pinctrl set sleep failed with %d\n",
  4762. __func__, ret);
  4763. }
  4764. }
  4765. ret = msm_mi2s_set_sclk(substream, false);
  4766. if (ret < 0)
  4767. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  4768. __func__, index, ret);
  4769. }
  4770. mi2s_disable_audio_vote(substream);
  4771. mutex_unlock(&mi2s_intf_conf[index].lock);
  4772. }
  4773. static int msm_wcn_hw_params_lito(struct snd_pcm_substream *substream,
  4774. struct snd_pcm_hw_params *params)
  4775. {
  4776. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4777. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4778. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4779. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4780. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO];
  4781. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4782. int ret = 0;
  4783. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4784. codec_dai->name, codec_dai->id);
  4785. ret = snd_soc_dai_get_channel_map(codec_dai,
  4786. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4787. if (ret) {
  4788. dev_err(rtd->dev,
  4789. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4790. __func__, ret);
  4791. goto err;
  4792. }
  4793. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4794. __func__, tx_ch_cnt, dai_link->id);
  4795. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4796. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4797. if (ret)
  4798. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4799. __func__, ret);
  4800. err:
  4801. return ret;
  4802. }
  4803. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  4804. struct snd_pcm_hw_params *params)
  4805. {
  4806. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4807. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4808. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4809. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4810. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  4811. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4812. int ret = 0;
  4813. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4814. codec_dai->name, codec_dai->id);
  4815. ret = snd_soc_dai_get_channel_map(codec_dai,
  4816. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4817. if (ret) {
  4818. dev_err(rtd->dev,
  4819. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4820. __func__, ret);
  4821. goto err;
  4822. }
  4823. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4824. __func__, tx_ch_cnt, dai_link->id);
  4825. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4826. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4827. if (ret)
  4828. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4829. __func__, ret);
  4830. err:
  4831. return ret;
  4832. }
  4833. static struct snd_soc_ops lahaina_aux_be_ops = {
  4834. .startup = lahaina_aux_snd_startup,
  4835. .shutdown = lahaina_aux_snd_shutdown
  4836. };
  4837. static struct snd_soc_ops lahaina_tdm_be_ops = {
  4838. .hw_params = lahaina_tdm_snd_hw_params,
  4839. .startup = lahaina_tdm_snd_startup,
  4840. .shutdown = lahaina_tdm_snd_shutdown
  4841. };
  4842. static struct snd_soc_ops msm_mi2s_be_ops = {
  4843. .startup = msm_mi2s_snd_startup,
  4844. .shutdown = msm_mi2s_snd_shutdown,
  4845. };
  4846. static struct snd_soc_ops msm_fe_qos_ops = {
  4847. .prepare = msm_fe_qos_prepare,
  4848. .shutdown = msm_fe_qos_shutdown,
  4849. };
  4850. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  4851. .startup = msm_snd_cdc_dma_startup,
  4852. .hw_params = msm_snd_cdc_dma_hw_params,
  4853. };
  4854. static struct snd_soc_ops msm_wcn_ops = {
  4855. .hw_params = msm_wcn_hw_params,
  4856. };
  4857. static struct snd_soc_ops msm_wcn_ops_lito = {
  4858. .hw_params = msm_wcn_hw_params_lito,
  4859. };
  4860. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  4861. struct snd_kcontrol *kcontrol, int event)
  4862. {
  4863. struct msm_asoc_mach_data *pdata = NULL;
  4864. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  4865. int ret = 0;
  4866. u32 dmic_idx;
  4867. int *dmic_gpio_cnt;
  4868. struct device_node *dmic_gpio;
  4869. char *wname;
  4870. wname = strpbrk(w->name, "012345");
  4871. if (!wname) {
  4872. dev_err(component->dev, "%s: widget not found\n", __func__);
  4873. return -EINVAL;
  4874. }
  4875. ret = kstrtouint(wname, 10, &dmic_idx);
  4876. if (ret < 0) {
  4877. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4878. __func__);
  4879. return -EINVAL;
  4880. }
  4881. pdata = snd_soc_card_get_drvdata(component->card);
  4882. switch (dmic_idx) {
  4883. case 0:
  4884. case 1:
  4885. dmic_gpio_cnt = &dmic_0_1_gpio_cnt;
  4886. dmic_gpio = pdata->dmic01_gpio_p;
  4887. break;
  4888. case 2:
  4889. case 3:
  4890. dmic_gpio_cnt = &dmic_2_3_gpio_cnt;
  4891. dmic_gpio = pdata->dmic23_gpio_p;
  4892. break;
  4893. case 4:
  4894. case 5:
  4895. dmic_gpio_cnt = &dmic_4_5_gpio_cnt;
  4896. dmic_gpio = pdata->dmic45_gpio_p;
  4897. break;
  4898. default:
  4899. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4900. __func__);
  4901. return -EINVAL;
  4902. }
  4903. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4904. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4905. switch (event) {
  4906. case SND_SOC_DAPM_PRE_PMU:
  4907. (*dmic_gpio_cnt)++;
  4908. if (*dmic_gpio_cnt == 1) {
  4909. ret = msm_cdc_pinctrl_select_active_state(
  4910. dmic_gpio);
  4911. if (ret < 0) {
  4912. pr_err("%s: gpio set cannot be activated %sd",
  4913. __func__, "dmic_gpio");
  4914. return ret;
  4915. }
  4916. }
  4917. break;
  4918. case SND_SOC_DAPM_POST_PMD:
  4919. (*dmic_gpio_cnt)--;
  4920. if (*dmic_gpio_cnt == 0) {
  4921. ret = msm_cdc_pinctrl_select_sleep_state(
  4922. dmic_gpio);
  4923. if (ret < 0) {
  4924. pr_err("%s: gpio set cannot be de-activated %sd",
  4925. __func__, "dmic_gpio");
  4926. return ret;
  4927. }
  4928. }
  4929. break;
  4930. default:
  4931. pr_err("%s: invalid DAPM event %d\n", __func__, event);
  4932. return -EINVAL;
  4933. }
  4934. return 0;
  4935. }
  4936. static const struct snd_soc_dapm_widget msm_int_dapm_widgets[] = {
  4937. SND_SOC_DAPM_MIC("Analog Mic1", NULL),
  4938. SND_SOC_DAPM_MIC("Analog Mic2", NULL),
  4939. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  4940. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  4941. SND_SOC_DAPM_MIC("Analog Mic5", NULL),
  4942. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4943. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4944. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4945. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4946. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4947. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4948. SND_SOC_DAPM_MIC("Digital Mic6", NULL),
  4949. SND_SOC_DAPM_MIC("Digital Mic7", NULL),
  4950. };
  4951. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4952. {
  4953. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4954. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160};
  4955. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4956. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4957. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4958. }
  4959. static int msm_wcn_init_lito(struct snd_soc_pcm_runtime *rtd)
  4960. {
  4961. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4962. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO] = {159, 160, 161};
  4963. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4964. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4965. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4966. }
  4967. static struct snd_info_entry *msm_snd_info_create_subdir(struct module *mod,
  4968. const char *name,
  4969. struct snd_info_entry *parent)
  4970. {
  4971. struct snd_info_entry *entry;
  4972. entry = snd_info_create_module_entry(mod, name, parent);
  4973. if (!entry)
  4974. return NULL;
  4975. entry->mode = S_IFDIR | 0555;
  4976. if (snd_info_register(entry) < 0) {
  4977. snd_info_free_entry(entry);
  4978. return NULL;
  4979. }
  4980. return entry;
  4981. }
  4982. static void *def_wcd_mbhc_cal(void)
  4983. {
  4984. void *wcd_mbhc_cal;
  4985. struct wcd_mbhc_btn_detect_cfg *btn_cfg;
  4986. u16 *btn_high;
  4987. wcd_mbhc_cal = kzalloc(WCD_MBHC_CAL_SIZE(WCD_MBHC_DEF_BUTTONS,
  4988. WCD9XXX_MBHC_DEF_RLOADS), GFP_KERNEL);
  4989. if (!wcd_mbhc_cal)
  4990. return NULL;
  4991. WCD_MBHC_CAL_PLUG_TYPE_PTR(wcd_mbhc_cal)->v_hs_max = WCD_MBHC_HS_V_MAX;
  4992. WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal)->num_btn = WCD_MBHC_DEF_BUTTONS;
  4993. btn_cfg = WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal);
  4994. btn_high = ((void *)&btn_cfg->_v_btn_low) +
  4995. (sizeof(btn_cfg->_v_btn_low[0]) * btn_cfg->num_btn);
  4996. btn_high[0] = 75;
  4997. btn_high[1] = 150;
  4998. btn_high[2] = 237;
  4999. btn_high[3] = 500;
  5000. btn_high[4] = 500;
  5001. btn_high[5] = 500;
  5002. btn_high[6] = 500;
  5003. btn_high[7] = 500;
  5004. return wcd_mbhc_cal;
  5005. }
  5006. /* Digital audio interface glue - connects codec <---> CPU */
  5007. static struct snd_soc_dai_link msm_common_dai_links[] = {
  5008. /* FrontEnd DAI Links */
  5009. {/* hw:x,0 */
  5010. .name = MSM_DAILINK_NAME(Media1),
  5011. .stream_name = "MultiMedia1",
  5012. .dynamic = 1,
  5013. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5014. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5015. #endif /* CONFIG_AUDIO_QGKI */
  5016. .dpcm_playback = 1,
  5017. .dpcm_capture = 1,
  5018. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5019. SND_SOC_DPCM_TRIGGER_POST},
  5020. .ignore_suspend = 1,
  5021. /* this dainlink has playback support */
  5022. .ignore_pmdown_time = 1,
  5023. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  5024. SND_SOC_DAILINK_REG(multimedia1),
  5025. },
  5026. {/* hw:x,1 */
  5027. .name = MSM_DAILINK_NAME(Media2),
  5028. .stream_name = "MultiMedia2",
  5029. .dynamic = 1,
  5030. .dpcm_playback = 1,
  5031. .dpcm_capture = 1,
  5032. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5033. SND_SOC_DPCM_TRIGGER_POST},
  5034. .ignore_suspend = 1,
  5035. /* this dainlink has playback support */
  5036. .ignore_pmdown_time = 1,
  5037. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  5038. SND_SOC_DAILINK_REG(multimedia2),
  5039. },
  5040. {/* hw:x,2 */
  5041. .name = "VoiceMMode1",
  5042. .stream_name = "VoiceMMode1",
  5043. .dynamic = 1,
  5044. .dpcm_playback = 1,
  5045. .dpcm_capture = 1,
  5046. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5047. SND_SOC_DPCM_TRIGGER_POST},
  5048. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5049. .ignore_suspend = 1,
  5050. .ignore_pmdown_time = 1,
  5051. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  5052. SND_SOC_DAILINK_REG(voicemmode1),
  5053. },
  5054. {/* hw:x,3 */
  5055. .name = "MSM VoIP",
  5056. .stream_name = "VoIP",
  5057. .dynamic = 1,
  5058. .dpcm_playback = 1,
  5059. .dpcm_capture = 1,
  5060. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5061. SND_SOC_DPCM_TRIGGER_POST},
  5062. .ignore_suspend = 1,
  5063. /* this dainlink has playback support */
  5064. .ignore_pmdown_time = 1,
  5065. .id = MSM_FRONTEND_DAI_VOIP,
  5066. SND_SOC_DAILINK_REG(msmvoip),
  5067. },
  5068. {/* hw:x,4 */
  5069. .name = MSM_DAILINK_NAME(ULL),
  5070. .stream_name = "MultiMedia3",
  5071. .dynamic = 1,
  5072. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5073. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5074. #endif /* CONFIG_AUDIO_QGKI */
  5075. .dpcm_playback = 1,
  5076. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5077. SND_SOC_DPCM_TRIGGER_POST},
  5078. .ignore_suspend = 1,
  5079. /* this dainlink has playback support */
  5080. .ignore_pmdown_time = 1,
  5081. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  5082. SND_SOC_DAILINK_REG(multimedia3),
  5083. },
  5084. {/* hw:x,5 */
  5085. .name = "MSM AFE-PCM RX",
  5086. .stream_name = "AFE-PROXY RX",
  5087. .dpcm_playback = 1,
  5088. .ignore_suspend = 1,
  5089. /* this dainlink has playback support */
  5090. .ignore_pmdown_time = 1,
  5091. SND_SOC_DAILINK_REG(afepcm_rx),
  5092. },
  5093. {/* hw:x,6 */
  5094. .name = "MSM AFE-PCM TX",
  5095. .stream_name = "AFE-PROXY TX",
  5096. .dpcm_capture = 1,
  5097. .ignore_suspend = 1,
  5098. SND_SOC_DAILINK_REG(afepcm_tx),
  5099. },
  5100. {/* hw:x,7 */
  5101. .name = MSM_DAILINK_NAME(Compress1),
  5102. .stream_name = "Compress1",
  5103. .dynamic = 1,
  5104. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5105. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  5106. #endif /* CONFIG_AUDIO_QGKI */
  5107. .dpcm_playback = 1,
  5108. .dpcm_capture = 1,
  5109. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5110. SND_SOC_DPCM_TRIGGER_POST},
  5111. .ignore_suspend = 1,
  5112. .ignore_pmdown_time = 1,
  5113. /* this dainlink has playback support */
  5114. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  5115. SND_SOC_DAILINK_REG(multimedia4),
  5116. },
  5117. /* Hostless PCM purpose */
  5118. {/* hw:x,8 */
  5119. .name = "AUXPCM Hostless",
  5120. .stream_name = "AUXPCM Hostless",
  5121. .dynamic = 1,
  5122. .dpcm_playback = 1,
  5123. .dpcm_capture = 1,
  5124. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5125. SND_SOC_DPCM_TRIGGER_POST},
  5126. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5127. .ignore_suspend = 1,
  5128. /* this dainlink has playback support */
  5129. .ignore_pmdown_time = 1,
  5130. SND_SOC_DAILINK_REG(auxpcm_hostless),
  5131. },
  5132. {/* hw:x,9 */
  5133. .name = MSM_DAILINK_NAME(LowLatency),
  5134. .stream_name = "MultiMedia5",
  5135. .dynamic = 1,
  5136. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5137. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5138. #endif /* CONFIG_AUDIO_QGKI */
  5139. .dpcm_playback = 1,
  5140. .dpcm_capture = 1,
  5141. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5142. SND_SOC_DPCM_TRIGGER_POST},
  5143. .ignore_suspend = 1,
  5144. /* this dainlink has playback support */
  5145. .ignore_pmdown_time = 1,
  5146. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  5147. .ops = &msm_fe_qos_ops,
  5148. SND_SOC_DAILINK_REG(multimedia5),
  5149. },
  5150. {/* hw:x,10 */
  5151. .name = "Listen 1 Audio Service",
  5152. .stream_name = "Listen 1 Audio Service",
  5153. .dynamic = 1,
  5154. .dpcm_capture = 1,
  5155. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5156. SND_SOC_DPCM_TRIGGER_POST },
  5157. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5158. .ignore_suspend = 1,
  5159. .id = MSM_FRONTEND_DAI_LSM1,
  5160. SND_SOC_DAILINK_REG(listen1),
  5161. },
  5162. /* Multiple Tunnel instances */
  5163. {/* hw:x,11 */
  5164. .name = MSM_DAILINK_NAME(Compress2),
  5165. .stream_name = "Compress2",
  5166. .dynamic = 1,
  5167. .dpcm_playback = 1,
  5168. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5169. SND_SOC_DPCM_TRIGGER_POST},
  5170. .ignore_suspend = 1,
  5171. .ignore_pmdown_time = 1,
  5172. /* this dainlink has playback support */
  5173. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  5174. SND_SOC_DAILINK_REG(multimedia7),
  5175. },
  5176. {/* hw:x,12 */
  5177. .name = MSM_DAILINK_NAME(MultiMedia10),
  5178. .stream_name = "MultiMedia10",
  5179. .dynamic = 1,
  5180. .dpcm_playback = 1,
  5181. .dpcm_capture = 1,
  5182. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5183. SND_SOC_DPCM_TRIGGER_POST},
  5184. .ignore_suspend = 1,
  5185. .ignore_pmdown_time = 1,
  5186. /* this dainlink has playback support */
  5187. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5188. SND_SOC_DAILINK_REG(multimedia10),
  5189. },
  5190. {/* hw:x,13 */
  5191. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  5192. .stream_name = "MM_NOIRQ",
  5193. .dynamic = 1,
  5194. .dpcm_playback = 1,
  5195. .dpcm_capture = 1,
  5196. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5197. SND_SOC_DPCM_TRIGGER_POST},
  5198. .ignore_suspend = 1,
  5199. .ignore_pmdown_time = 1,
  5200. /* this dainlink has playback support */
  5201. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  5202. .ops = &msm_fe_qos_ops,
  5203. SND_SOC_DAILINK_REG(multimedia8),
  5204. },
  5205. /* HDMI Hostless */
  5206. {/* hw:x,14 */
  5207. .name = "HDMI_RX_HOSTLESS",
  5208. .stream_name = "HDMI_RX_HOSTLESS",
  5209. .dynamic = 1,
  5210. .dpcm_playback = 1,
  5211. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5212. SND_SOC_DPCM_TRIGGER_POST},
  5213. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5214. .ignore_suspend = 1,
  5215. .ignore_pmdown_time = 1,
  5216. SND_SOC_DAILINK_REG(hdmi_rx_hostless),
  5217. },
  5218. {/* hw:x,15 */
  5219. .name = "VoiceMMode2",
  5220. .stream_name = "VoiceMMode2",
  5221. .dynamic = 1,
  5222. .dpcm_playback = 1,
  5223. .dpcm_capture = 1,
  5224. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5225. SND_SOC_DPCM_TRIGGER_POST},
  5226. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5227. .ignore_suspend = 1,
  5228. .ignore_pmdown_time = 1,
  5229. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  5230. SND_SOC_DAILINK_REG(voicemmode2),
  5231. },
  5232. /* LSM FE */
  5233. {/* hw:x,16 */
  5234. .name = "Listen 2 Audio Service",
  5235. .stream_name = "Listen 2 Audio Service",
  5236. .dynamic = 1,
  5237. .dpcm_capture = 1,
  5238. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5239. SND_SOC_DPCM_TRIGGER_POST },
  5240. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5241. .ignore_suspend = 1,
  5242. .id = MSM_FRONTEND_DAI_LSM2,
  5243. SND_SOC_DAILINK_REG(listen2),
  5244. },
  5245. {/* hw:x,17 */
  5246. .name = "Listen 3 Audio Service",
  5247. .stream_name = "Listen 3 Audio Service",
  5248. .dynamic = 1,
  5249. .dpcm_capture = 1,
  5250. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5251. SND_SOC_DPCM_TRIGGER_POST },
  5252. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5253. .ignore_suspend = 1,
  5254. .id = MSM_FRONTEND_DAI_LSM3,
  5255. SND_SOC_DAILINK_REG(listen3),
  5256. },
  5257. {/* hw:x,18 */
  5258. .name = "Listen 4 Audio Service",
  5259. .stream_name = "Listen 4 Audio Service",
  5260. .dynamic = 1,
  5261. .dpcm_capture = 1,
  5262. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5263. SND_SOC_DPCM_TRIGGER_POST },
  5264. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5265. .ignore_suspend = 1,
  5266. .id = MSM_FRONTEND_DAI_LSM4,
  5267. SND_SOC_DAILINK_REG(listen4),
  5268. },
  5269. {/* hw:x,19 */
  5270. .name = "Listen 5 Audio Service",
  5271. .stream_name = "Listen 5 Audio Service",
  5272. .dynamic = 1,
  5273. .dpcm_capture = 1,
  5274. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5275. SND_SOC_DPCM_TRIGGER_POST },
  5276. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5277. .ignore_suspend = 1,
  5278. .id = MSM_FRONTEND_DAI_LSM5,
  5279. SND_SOC_DAILINK_REG(listen5),
  5280. },
  5281. {/* hw:x,20 */
  5282. .name = "Listen 6 Audio Service",
  5283. .stream_name = "Listen 6 Audio Service",
  5284. .dynamic = 1,
  5285. .dpcm_capture = 1,
  5286. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5287. SND_SOC_DPCM_TRIGGER_POST },
  5288. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5289. .ignore_suspend = 1,
  5290. .id = MSM_FRONTEND_DAI_LSM6,
  5291. SND_SOC_DAILINK_REG(listen6),
  5292. },
  5293. {/* hw:x,21 */
  5294. .name = "Listen 7 Audio Service",
  5295. .stream_name = "Listen 7 Audio Service",
  5296. .dynamic = 1,
  5297. .dpcm_capture = 1,
  5298. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5299. SND_SOC_DPCM_TRIGGER_POST },
  5300. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5301. .ignore_suspend = 1,
  5302. .id = MSM_FRONTEND_DAI_LSM7,
  5303. SND_SOC_DAILINK_REG(listen7),
  5304. },
  5305. {/* hw:x,22 */
  5306. .name = "Listen 8 Audio Service",
  5307. .stream_name = "Listen 8 Audio Service",
  5308. .dynamic = 1,
  5309. .dpcm_capture = 1,
  5310. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5311. SND_SOC_DPCM_TRIGGER_POST },
  5312. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5313. .ignore_suspend = 1,
  5314. .id = MSM_FRONTEND_DAI_LSM8,
  5315. SND_SOC_DAILINK_REG(listen8),
  5316. },
  5317. {/* hw:x,23 */
  5318. .name = MSM_DAILINK_NAME(Media9),
  5319. .stream_name = "MultiMedia9",
  5320. .dynamic = 1,
  5321. .dpcm_playback = 1,
  5322. .dpcm_capture = 1,
  5323. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5324. SND_SOC_DPCM_TRIGGER_POST},
  5325. .ignore_suspend = 1,
  5326. /* this dainlink has playback support */
  5327. .ignore_pmdown_time = 1,
  5328. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  5329. SND_SOC_DAILINK_REG(multimedia9),
  5330. },
  5331. {/* hw:x,24 */
  5332. .name = MSM_DAILINK_NAME(Compress4),
  5333. .stream_name = "Compress4",
  5334. .dynamic = 1,
  5335. .dpcm_playback = 1,
  5336. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5337. SND_SOC_DPCM_TRIGGER_POST},
  5338. .ignore_suspend = 1,
  5339. .ignore_pmdown_time = 1,
  5340. /* this dainlink has playback support */
  5341. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  5342. SND_SOC_DAILINK_REG(multimedia11),
  5343. },
  5344. {/* hw:x,25 */
  5345. .name = MSM_DAILINK_NAME(Compress5),
  5346. .stream_name = "Compress5",
  5347. .dynamic = 1,
  5348. .dpcm_playback = 1,
  5349. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5350. SND_SOC_DPCM_TRIGGER_POST},
  5351. .ignore_suspend = 1,
  5352. .ignore_pmdown_time = 1,
  5353. /* this dainlink has playback support */
  5354. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  5355. SND_SOC_DAILINK_REG(multimedia12),
  5356. },
  5357. {/* hw:x,26 */
  5358. .name = MSM_DAILINK_NAME(Compress6),
  5359. .stream_name = "Compress6",
  5360. .dynamic = 1,
  5361. .dpcm_playback = 1,
  5362. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5363. SND_SOC_DPCM_TRIGGER_POST},
  5364. .ignore_suspend = 1,
  5365. .ignore_pmdown_time = 1,
  5366. /* this dainlink has playback support */
  5367. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  5368. SND_SOC_DAILINK_REG(multimedia13),
  5369. },
  5370. {/* hw:x,27 */
  5371. .name = MSM_DAILINK_NAME(Compress7),
  5372. .stream_name = "Compress7",
  5373. .dynamic = 1,
  5374. .dpcm_playback = 1,
  5375. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5376. SND_SOC_DPCM_TRIGGER_POST},
  5377. .ignore_suspend = 1,
  5378. .ignore_pmdown_time = 1,
  5379. /* this dainlink has playback support */
  5380. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  5381. SND_SOC_DAILINK_REG(multimedia14),
  5382. },
  5383. {/* hw:x,28 */
  5384. .name = MSM_DAILINK_NAME(Compress8),
  5385. .stream_name = "Compress8",
  5386. .dynamic = 1,
  5387. .dpcm_playback = 1,
  5388. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5389. SND_SOC_DPCM_TRIGGER_POST},
  5390. .ignore_suspend = 1,
  5391. .ignore_pmdown_time = 1,
  5392. /* this dainlink has playback support */
  5393. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  5394. SND_SOC_DAILINK_REG(multimedia15),
  5395. },
  5396. {/* hw:x,29 */
  5397. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  5398. .stream_name = "MM_NOIRQ_2",
  5399. .dynamic = 1,
  5400. .dpcm_playback = 1,
  5401. .dpcm_capture = 1,
  5402. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5403. SND_SOC_DPCM_TRIGGER_POST},
  5404. .ignore_suspend = 1,
  5405. .ignore_pmdown_time = 1,
  5406. /* this dainlink has playback support */
  5407. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  5408. .ops = &msm_fe_qos_ops,
  5409. SND_SOC_DAILINK_REG(multimedia16),
  5410. },
  5411. {/* hw:x,30 */
  5412. .name = "CDC_DMA Hostless",
  5413. .stream_name = "CDC_DMA Hostless",
  5414. .dynamic = 1,
  5415. .dpcm_playback = 1,
  5416. .dpcm_capture = 1,
  5417. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5418. SND_SOC_DPCM_TRIGGER_POST},
  5419. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5420. .ignore_suspend = 1,
  5421. /* this dailink has playback support */
  5422. .ignore_pmdown_time = 1,
  5423. SND_SOC_DAILINK_REG(cdcdma_hostless),
  5424. },
  5425. {/* hw:x,31 */
  5426. .name = "TX3_CDC_DMA Hostless",
  5427. .stream_name = "TX3_CDC_DMA Hostless",
  5428. .dynamic = 1,
  5429. .dpcm_capture = 1,
  5430. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5431. SND_SOC_DPCM_TRIGGER_POST},
  5432. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5433. .ignore_suspend = 1,
  5434. SND_SOC_DAILINK_REG(tx3_cdcdma_hostless),
  5435. },
  5436. {/* hw:x,32 */
  5437. .name = "Tertiary MI2S TX_Hostless",
  5438. .stream_name = "Tertiary MI2S_TX Hostless Capture",
  5439. .dynamic = 1,
  5440. .dpcm_capture = 1,
  5441. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5442. SND_SOC_DPCM_TRIGGER_POST},
  5443. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5444. .ignore_suspend = 1,
  5445. .ignore_pmdown_time = 1,
  5446. SND_SOC_DAILINK_REG(tert_mi2s_tx_hostless),
  5447. },
  5448. };
  5449. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  5450. {/* hw:x,33 */
  5451. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5452. .stream_name = "WSA CDC DMA0 Capture",
  5453. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5454. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5455. .ignore_suspend = 1,
  5456. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5457. .ops = &msm_cdc_dma_be_ops,
  5458. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture),
  5459. },
  5460. };
  5461. static struct snd_soc_dai_link msm_bolero_fe_stub_dai_links[] = {
  5462. {/* hw:x,33 */
  5463. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5464. .stream_name = "WSA CDC DMA0 Capture",
  5465. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5466. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5467. .ignore_suspend = 1,
  5468. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5469. .ops = &msm_cdc_dma_be_ops,
  5470. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture_stub),
  5471. },
  5472. };
  5473. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  5474. {/* hw:x,34 */
  5475. .name = MSM_DAILINK_NAME(ASM Loopback),
  5476. .stream_name = "MultiMedia6",
  5477. .dynamic = 1,
  5478. .dpcm_playback = 1,
  5479. .dpcm_capture = 1,
  5480. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5481. SND_SOC_DPCM_TRIGGER_POST},
  5482. .ignore_suspend = 1,
  5483. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5484. .ignore_pmdown_time = 1,
  5485. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  5486. SND_SOC_DAILINK_REG(multimedia6),
  5487. },
  5488. {/* hw:x,35 */
  5489. .name = "USB Audio Hostless",
  5490. .stream_name = "USB Audio Hostless",
  5491. .dynamic = 1,
  5492. .dpcm_playback = 1,
  5493. .dpcm_capture = 1,
  5494. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5495. SND_SOC_DPCM_TRIGGER_POST},
  5496. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5497. .ignore_suspend = 1,
  5498. .ignore_pmdown_time = 1,
  5499. SND_SOC_DAILINK_REG(usbaudio_hostless),
  5500. },
  5501. {/* hw:x,36 */
  5502. .name = "SLIMBUS_7 Hostless",
  5503. .stream_name = "SLIMBUS_7 Hostless",
  5504. .dynamic = 1,
  5505. .dpcm_capture = 1,
  5506. .dpcm_playback = 1,
  5507. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5508. SND_SOC_DPCM_TRIGGER_POST},
  5509. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5510. .ignore_suspend = 1,
  5511. .ignore_pmdown_time = 1,
  5512. SND_SOC_DAILINK_REG(slimbus7_hostless),
  5513. },
  5514. {/* hw:x,37 */
  5515. .name = "Compress Capture",
  5516. .stream_name = "Compress9",
  5517. .dynamic = 1,
  5518. .dpcm_capture = 1,
  5519. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5520. SND_SOC_DPCM_TRIGGER_POST},
  5521. .ignore_suspend = 1,
  5522. .ignore_pmdown_time = 1,
  5523. .id = MSM_FRONTEND_DAI_MULTIMEDIA17,
  5524. SND_SOC_DAILINK_REG(multimedia17),
  5525. },
  5526. {/* hw:x,38 */
  5527. .name = "SLIMBUS_8 Hostless",
  5528. .stream_name = "SLIMBUS_8 Hostless",
  5529. .dynamic = 1,
  5530. .dpcm_capture = 1,
  5531. .dpcm_playback = 1,
  5532. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5533. SND_SOC_DPCM_TRIGGER_POST},
  5534. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5535. .ignore_suspend = 1,
  5536. .ignore_pmdown_time = 1,
  5537. SND_SOC_DAILINK_REG(slimbus8_hostless),
  5538. },
  5539. {/* hw:x,39 */
  5540. .name = LPASS_BE_TX_CDC_DMA_TX_5,
  5541. .stream_name = "TX CDC DMA5 Capture",
  5542. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  5543. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5544. .ignore_suspend = 1,
  5545. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5546. .ops = &msm_cdc_dma_be_ops,
  5547. SND_SOC_DAILINK_REG(tx_cdcdma5_tx),
  5548. },
  5549. {/* hw:x,40 */
  5550. .name = MSM_DAILINK_NAME(Media31),
  5551. .stream_name = "MultiMedia31",
  5552. .dynamic = 1,
  5553. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5554. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5555. #endif /* CONFIG_AUDIO_QGKI */
  5556. .dpcm_playback = 1,
  5557. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5558. SND_SOC_DPCM_TRIGGER_POST},
  5559. .ignore_suspend = 1,
  5560. /* this dainlink has playback support */
  5561. .ignore_pmdown_time = 1,
  5562. .id = MSM_FRONTEND_DAI_MULTIMEDIA31,
  5563. SND_SOC_DAILINK_REG(multimedia31),
  5564. },
  5565. {/* hw:x,41 */
  5566. .name = MSM_DAILINK_NAME(Media32),
  5567. .stream_name = "MultiMedia32",
  5568. .dynamic = 1,
  5569. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5570. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5571. #endif /* CONFIG_AUDIO_QGKI */
  5572. .dpcm_playback = 1,
  5573. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5574. SND_SOC_DPCM_TRIGGER_POST},
  5575. .ignore_suspend = 1,
  5576. /* this dainlink has playback support */
  5577. .ignore_pmdown_time = 1,
  5578. .id = MSM_FRONTEND_DAI_MULTIMEDIA32,
  5579. SND_SOC_DAILINK_REG(multimedia32),
  5580. },
  5581. {/* hw:x,42 */
  5582. .name = "MSM AFE-PCM TX1",
  5583. .stream_name = "AFE-PROXY TX1",
  5584. .dpcm_capture = 1,
  5585. .ignore_suspend = 1,
  5586. SND_SOC_DAILINK_REG(afepcm_tx1),
  5587. },
  5588. {/* hw:x,43 */
  5589. .name = MSM_DAILINK_NAME(Compress3),
  5590. .stream_name = "Compress3",
  5591. .dynamic = 1,
  5592. .dpcm_playback = 1,
  5593. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5594. SND_SOC_DPCM_TRIGGER_POST},
  5595. .ignore_suspend = 1,
  5596. .ignore_pmdown_time = 1,
  5597. /* this dainlink has playback support */
  5598. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5599. SND_SOC_DAILINK_REG(multimedia10),
  5600. },
  5601. };
  5602. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  5603. /* Backend AFE DAI Links */
  5604. {
  5605. .name = LPASS_BE_AFE_PCM_RX,
  5606. .stream_name = "AFE Playback",
  5607. .no_pcm = 1,
  5608. .dpcm_playback = 1,
  5609. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  5610. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5611. /* this dainlink has playback support */
  5612. .ignore_pmdown_time = 1,
  5613. .ignore_suspend = 1,
  5614. SND_SOC_DAILINK_REG(afe_pcm_rx),
  5615. },
  5616. {
  5617. .name = LPASS_BE_AFE_PCM_TX,
  5618. .stream_name = "AFE Capture",
  5619. .no_pcm = 1,
  5620. .dpcm_capture = 1,
  5621. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  5622. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5623. .ignore_suspend = 1,
  5624. SND_SOC_DAILINK_REG(afe_pcm_tx),
  5625. },
  5626. /* Incall Record Uplink BACK END DAI Link */
  5627. {
  5628. .name = LPASS_BE_INCALL_RECORD_TX,
  5629. .stream_name = "Voice Uplink Capture",
  5630. .no_pcm = 1,
  5631. .dpcm_capture = 1,
  5632. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  5633. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5634. .ignore_suspend = 1,
  5635. SND_SOC_DAILINK_REG(incall_record_tx),
  5636. },
  5637. /* Incall Record Downlink BACK END DAI Link */
  5638. {
  5639. .name = LPASS_BE_INCALL_RECORD_RX,
  5640. .stream_name = "Voice Downlink Capture",
  5641. .no_pcm = 1,
  5642. .dpcm_capture = 1,
  5643. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  5644. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5645. .ignore_suspend = 1,
  5646. SND_SOC_DAILINK_REG(incall_record_rx),
  5647. },
  5648. /* Incall Music BACK END DAI Link */
  5649. {
  5650. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  5651. .stream_name = "Voice Farend Playback",
  5652. .no_pcm = 1,
  5653. .dpcm_playback = 1,
  5654. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  5655. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5656. .ignore_suspend = 1,
  5657. .ignore_pmdown_time = 1,
  5658. SND_SOC_DAILINK_REG(voice_playback_tx),
  5659. },
  5660. /* Incall Music 2 BACK END DAI Link */
  5661. {
  5662. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  5663. .stream_name = "Voice2 Farend Playback",
  5664. .no_pcm = 1,
  5665. .dpcm_playback = 1,
  5666. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  5667. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5668. .ignore_suspend = 1,
  5669. .ignore_pmdown_time = 1,
  5670. SND_SOC_DAILINK_REG(voice2_playback_tx),
  5671. },
  5672. /* Proxy Tx BACK END DAI Link */
  5673. {
  5674. .name = LPASS_BE_PROXY_TX,
  5675. .stream_name = "Proxy Capture",
  5676. .no_pcm = 1,
  5677. .dpcm_capture = 1,
  5678. .id = MSM_BACKEND_DAI_PROXY_TX,
  5679. .ignore_suspend = 1,
  5680. SND_SOC_DAILINK_REG(proxy_tx),
  5681. },
  5682. /* Proxy Rx BACK END DAI Link */
  5683. {
  5684. .name = LPASS_BE_PROXY_RX,
  5685. .stream_name = "Proxy Playback",
  5686. .no_pcm = 1,
  5687. .dpcm_playback = 1,
  5688. .id = MSM_BACKEND_DAI_PROXY_RX,
  5689. .ignore_pmdown_time = 1,
  5690. .ignore_suspend = 1,
  5691. SND_SOC_DAILINK_REG(proxy_rx),
  5692. },
  5693. {
  5694. .name = LPASS_BE_USB_AUDIO_RX,
  5695. .stream_name = "USB Audio Playback",
  5696. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5697. .dynamic_be = 1,
  5698. #endif /* CONFIG_AUDIO_QGKI */
  5699. .no_pcm = 1,
  5700. .dpcm_playback = 1,
  5701. .id = MSM_BACKEND_DAI_USB_RX,
  5702. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5703. .ignore_pmdown_time = 1,
  5704. .ignore_suspend = 1,
  5705. SND_SOC_DAILINK_REG(usb_audio_rx),
  5706. },
  5707. {
  5708. .name = LPASS_BE_USB_AUDIO_TX,
  5709. .stream_name = "USB Audio Capture",
  5710. .no_pcm = 1,
  5711. .dpcm_capture = 1,
  5712. .id = MSM_BACKEND_DAI_USB_TX,
  5713. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5714. .ignore_suspend = 1,
  5715. SND_SOC_DAILINK_REG(usb_audio_tx),
  5716. },
  5717. {
  5718. .name = LPASS_BE_PRI_TDM_RX_0,
  5719. .stream_name = "Primary TDM0 Playback",
  5720. .no_pcm = 1,
  5721. .dpcm_playback = 1,
  5722. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  5723. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5724. .ops = &lahaina_tdm_be_ops,
  5725. .ignore_suspend = 1,
  5726. .ignore_pmdown_time = 1,
  5727. SND_SOC_DAILINK_REG(pri_tdm_rx_0),
  5728. },
  5729. {
  5730. .name = LPASS_BE_PRI_TDM_TX_0,
  5731. .stream_name = "Primary TDM0 Capture",
  5732. .no_pcm = 1,
  5733. .dpcm_capture = 1,
  5734. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  5735. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5736. .ops = &lahaina_tdm_be_ops,
  5737. .ignore_suspend = 1,
  5738. SND_SOC_DAILINK_REG(pri_tdm_tx_0),
  5739. },
  5740. {
  5741. .name = LPASS_BE_SEC_TDM_RX_0,
  5742. .stream_name = "Secondary TDM0 Playback",
  5743. .no_pcm = 1,
  5744. .dpcm_playback = 1,
  5745. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  5746. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5747. .ops = &lahaina_tdm_be_ops,
  5748. .ignore_suspend = 1,
  5749. .ignore_pmdown_time = 1,
  5750. SND_SOC_DAILINK_REG(sec_tdm_rx_0),
  5751. },
  5752. {
  5753. .name = LPASS_BE_SEC_TDM_TX_0,
  5754. .stream_name = "Secondary TDM0 Capture",
  5755. .no_pcm = 1,
  5756. .dpcm_capture = 1,
  5757. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  5758. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5759. .ops = &lahaina_tdm_be_ops,
  5760. .ignore_suspend = 1,
  5761. SND_SOC_DAILINK_REG(sec_tdm_tx_0),
  5762. },
  5763. {
  5764. .name = LPASS_BE_TERT_TDM_RX_0,
  5765. .stream_name = "Tertiary TDM0 Playback",
  5766. .no_pcm = 1,
  5767. .dpcm_playback = 1,
  5768. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  5769. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5770. .ops = &lahaina_tdm_be_ops,
  5771. .ignore_suspend = 1,
  5772. .ignore_pmdown_time = 1,
  5773. SND_SOC_DAILINK_REG(tert_tdm_rx_0),
  5774. },
  5775. {
  5776. .name = LPASS_BE_TERT_TDM_TX_0,
  5777. .stream_name = "Tertiary TDM0 Capture",
  5778. .no_pcm = 1,
  5779. .dpcm_capture = 1,
  5780. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  5781. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5782. .ops = &lahaina_tdm_be_ops,
  5783. .ignore_suspend = 1,
  5784. SND_SOC_DAILINK_REG(tert_tdm_tx_0),
  5785. },
  5786. {
  5787. .name = LPASS_BE_QUAT_TDM_RX_0,
  5788. .stream_name = "Quaternary TDM0 Playback",
  5789. .no_pcm = 1,
  5790. .dpcm_playback = 1,
  5791. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  5792. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5793. .ops = &lahaina_tdm_be_ops,
  5794. .ignore_suspend = 1,
  5795. .ignore_pmdown_time = 1,
  5796. SND_SOC_DAILINK_REG(quat_tdm_rx_0),
  5797. },
  5798. {
  5799. .name = LPASS_BE_QUAT_TDM_TX_0,
  5800. .stream_name = "Quaternary TDM0 Capture",
  5801. .no_pcm = 1,
  5802. .dpcm_capture = 1,
  5803. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  5804. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5805. .ops = &lahaina_tdm_be_ops,
  5806. .ignore_suspend = 1,
  5807. SND_SOC_DAILINK_REG(quat_tdm_tx_0),
  5808. },
  5809. {
  5810. .name = LPASS_BE_QUIN_TDM_RX_0,
  5811. .stream_name = "Quinary TDM0 Playback",
  5812. .no_pcm = 1,
  5813. .dpcm_playback = 1,
  5814. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  5815. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5816. .ops = &lahaina_tdm_be_ops,
  5817. .ignore_suspend = 1,
  5818. .ignore_pmdown_time = 1,
  5819. SND_SOC_DAILINK_REG(quin_tdm_rx_0),
  5820. },
  5821. {
  5822. .name = LPASS_BE_QUIN_TDM_TX_0,
  5823. .stream_name = "Quinary TDM0 Capture",
  5824. .no_pcm = 1,
  5825. .dpcm_capture = 1,
  5826. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  5827. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5828. .ops = &lahaina_tdm_be_ops,
  5829. .ignore_suspend = 1,
  5830. SND_SOC_DAILINK_REG(quin_tdm_tx_0),
  5831. },
  5832. {
  5833. .name = LPASS_BE_SEN_TDM_RX_0,
  5834. .stream_name = "Senary TDM0 Playback",
  5835. .no_pcm = 1,
  5836. .dpcm_playback = 1,
  5837. .id = MSM_BACKEND_DAI_SEN_TDM_RX_0,
  5838. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5839. .ops = &lahaina_tdm_be_ops,
  5840. .ignore_suspend = 1,
  5841. .ignore_pmdown_time = 1,
  5842. SND_SOC_DAILINK_REG(sen_tdm_rx_0),
  5843. },
  5844. {
  5845. .name = LPASS_BE_SEN_TDM_TX_0,
  5846. .stream_name = "Senary TDM0 Capture",
  5847. .no_pcm = 1,
  5848. .dpcm_capture = 1,
  5849. .id = MSM_BACKEND_DAI_SEN_TDM_TX_0,
  5850. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5851. .ops = &lahaina_tdm_be_ops,
  5852. .ignore_suspend = 1,
  5853. SND_SOC_DAILINK_REG(sen_tdm_tx_0),
  5854. },
  5855. };
  5856. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  5857. {
  5858. .name = LPASS_BE_SLIMBUS_7_RX,
  5859. .stream_name = "Slimbus7 Playback",
  5860. .no_pcm = 1,
  5861. .dpcm_playback = 1,
  5862. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5863. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5864. .init = &msm_wcn_init,
  5865. .ops = &msm_wcn_ops,
  5866. /* dai link has playback support */
  5867. .ignore_pmdown_time = 1,
  5868. .ignore_suspend = 1,
  5869. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5870. },
  5871. {
  5872. .name = LPASS_BE_SLIMBUS_7_TX,
  5873. .stream_name = "Slimbus7 Capture",
  5874. .no_pcm = 1,
  5875. .dpcm_capture = 1,
  5876. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5877. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5878. .ops = &msm_wcn_ops,
  5879. .ignore_suspend = 1,
  5880. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5881. },
  5882. };
  5883. static struct snd_soc_dai_link msm_wcn_btfm_be_dai_links[] = {
  5884. {
  5885. .name = LPASS_BE_SLIMBUS_7_RX,
  5886. .stream_name = "Slimbus7 Playback",
  5887. .no_pcm = 1,
  5888. .dpcm_playback = 1,
  5889. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5890. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5891. .init = &msm_wcn_init_lito,
  5892. .ops = &msm_wcn_ops_lito,
  5893. /* dai link has playback support */
  5894. .ignore_pmdown_time = 1,
  5895. .ignore_suspend = 1,
  5896. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5897. },
  5898. {
  5899. .name = LPASS_BE_SLIMBUS_7_TX,
  5900. .stream_name = "Slimbus7 Capture",
  5901. .no_pcm = 1,
  5902. .dpcm_capture = 1,
  5903. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5904. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5905. .ops = &msm_wcn_ops_lito,
  5906. .ignore_suspend = 1,
  5907. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5908. },
  5909. {
  5910. .name = LPASS_BE_SLIMBUS_8_TX,
  5911. .stream_name = "Slimbus8 Capture",
  5912. .no_pcm = 1,
  5913. .dpcm_capture = 1,
  5914. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  5915. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5916. .ops = &msm_wcn_ops_lito,
  5917. .ignore_suspend = 1,
  5918. SND_SOC_DAILINK_REG(slimbus_8_tx),
  5919. },
  5920. };
  5921. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5922. static struct snd_soc_dai_link ext_disp_be_dai_link[] = {
  5923. /* DISP PORT BACK END DAI Link */
  5924. {
  5925. .name = LPASS_BE_DISPLAY_PORT,
  5926. .stream_name = "Display Port Playback",
  5927. .no_pcm = 1,
  5928. .dpcm_playback = 1,
  5929. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  5930. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5931. .ignore_pmdown_time = 1,
  5932. .ignore_suspend = 1,
  5933. SND_SOC_DAILINK_REG(display_port),
  5934. },
  5935. /* DISP PORT 1 BACK END DAI Link */
  5936. {
  5937. .name = LPASS_BE_DISPLAY_PORT1,
  5938. .stream_name = "Display Port1 Playback",
  5939. .no_pcm = 1,
  5940. .dpcm_playback = 1,
  5941. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  5942. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5943. .ignore_pmdown_time = 1,
  5944. .ignore_suspend = 1,
  5945. SND_SOC_DAILINK_REG(display_port1),
  5946. },
  5947. };
  5948. #endif
  5949. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  5950. {
  5951. .name = LPASS_BE_PRI_MI2S_RX,
  5952. .stream_name = "Primary MI2S Playback",
  5953. .no_pcm = 1,
  5954. .dpcm_playback = 1,
  5955. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  5956. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5957. .ops = &msm_mi2s_be_ops,
  5958. .ignore_suspend = 1,
  5959. .ignore_pmdown_time = 1,
  5960. SND_SOC_DAILINK_REG(pri_mi2s_rx),
  5961. },
  5962. {
  5963. .name = LPASS_BE_PRI_MI2S_TX,
  5964. .stream_name = "Primary MI2S Capture",
  5965. .no_pcm = 1,
  5966. .dpcm_capture = 1,
  5967. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  5968. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5969. .ops = &msm_mi2s_be_ops,
  5970. .ignore_suspend = 1,
  5971. SND_SOC_DAILINK_REG(pri_mi2s_tx),
  5972. },
  5973. {
  5974. .name = LPASS_BE_SEC_MI2S_RX,
  5975. .stream_name = "Secondary MI2S Playback",
  5976. .no_pcm = 1,
  5977. .dpcm_playback = 1,
  5978. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  5979. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5980. .ops = &msm_mi2s_be_ops,
  5981. .ignore_suspend = 1,
  5982. .ignore_pmdown_time = 1,
  5983. SND_SOC_DAILINK_REG(sec_mi2s_rx),
  5984. },
  5985. {
  5986. .name = LPASS_BE_SEC_MI2S_TX,
  5987. .stream_name = "Secondary MI2S Capture",
  5988. .no_pcm = 1,
  5989. .dpcm_capture = 1,
  5990. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  5991. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5992. .ops = &msm_mi2s_be_ops,
  5993. .ignore_suspend = 1,
  5994. SND_SOC_DAILINK_REG(sec_mi2s_tx),
  5995. },
  5996. {
  5997. .name = LPASS_BE_TERT_MI2S_RX,
  5998. .stream_name = "Tertiary MI2S Playback",
  5999. .no_pcm = 1,
  6000. .dpcm_playback = 1,
  6001. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  6002. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6003. .ops = &msm_mi2s_be_ops,
  6004. .ignore_suspend = 1,
  6005. .ignore_pmdown_time = 1,
  6006. SND_SOC_DAILINK_REG(tert_mi2s_rx),
  6007. },
  6008. {
  6009. .name = LPASS_BE_TERT_MI2S_TX,
  6010. .stream_name = "Tertiary MI2S Capture",
  6011. .no_pcm = 1,
  6012. .dpcm_capture = 1,
  6013. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  6014. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6015. .ops = &msm_mi2s_be_ops,
  6016. .ignore_suspend = 1,
  6017. SND_SOC_DAILINK_REG(tert_mi2s_tx),
  6018. },
  6019. {
  6020. .name = LPASS_BE_QUAT_MI2S_RX,
  6021. .stream_name = "Quaternary MI2S Playback",
  6022. .no_pcm = 1,
  6023. .dpcm_playback = 1,
  6024. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  6025. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6026. .ops = &msm_mi2s_be_ops,
  6027. .ignore_suspend = 1,
  6028. .ignore_pmdown_time = 1,
  6029. SND_SOC_DAILINK_REG(quat_mi2s_rx),
  6030. },
  6031. {
  6032. .name = LPASS_BE_QUAT_MI2S_TX,
  6033. .stream_name = "Quaternary MI2S Capture",
  6034. .no_pcm = 1,
  6035. .dpcm_capture = 1,
  6036. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  6037. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6038. .ops = &msm_mi2s_be_ops,
  6039. .ignore_suspend = 1,
  6040. SND_SOC_DAILINK_REG(quat_mi2s_tx),
  6041. },
  6042. {
  6043. .name = LPASS_BE_QUIN_MI2S_RX,
  6044. .stream_name = "Quinary MI2S Playback",
  6045. .no_pcm = 1,
  6046. .dpcm_playback = 1,
  6047. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  6048. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6049. .ops = &msm_mi2s_be_ops,
  6050. .ignore_suspend = 1,
  6051. .ignore_pmdown_time = 1,
  6052. SND_SOC_DAILINK_REG(quin_mi2s_rx),
  6053. },
  6054. {
  6055. .name = LPASS_BE_QUIN_MI2S_TX,
  6056. .stream_name = "Quinary MI2S Capture",
  6057. .no_pcm = 1,
  6058. .dpcm_capture = 1,
  6059. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  6060. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6061. .ops = &msm_mi2s_be_ops,
  6062. .ignore_suspend = 1,
  6063. SND_SOC_DAILINK_REG(quin_mi2s_tx),
  6064. },
  6065. {
  6066. .name = LPASS_BE_SENARY_MI2S_RX,
  6067. .stream_name = "Senary MI2S Playback",
  6068. .no_pcm = 1,
  6069. .dpcm_playback = 1,
  6070. .id = MSM_BACKEND_DAI_SENARY_MI2S_RX,
  6071. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6072. .ops = &msm_mi2s_be_ops,
  6073. .ignore_suspend = 1,
  6074. .ignore_pmdown_time = 1,
  6075. SND_SOC_DAILINK_REG(sen_mi2s_rx),
  6076. },
  6077. {
  6078. .name = LPASS_BE_SENARY_MI2S_TX,
  6079. .stream_name = "Senary MI2S Capture",
  6080. .no_pcm = 1,
  6081. .dpcm_capture = 1,
  6082. .id = MSM_BACKEND_DAI_SENARY_MI2S_TX,
  6083. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6084. .ops = &msm_mi2s_be_ops,
  6085. .ignore_suspend = 1,
  6086. SND_SOC_DAILINK_REG(sen_mi2s_tx),
  6087. },
  6088. };
  6089. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  6090. /* Primary AUX PCM Backend DAI Links */
  6091. {
  6092. .name = LPASS_BE_AUXPCM_RX,
  6093. .stream_name = "AUX PCM Playback",
  6094. .no_pcm = 1,
  6095. .dpcm_playback = 1,
  6096. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6097. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6098. .ops = &lahaina_aux_be_ops,
  6099. .ignore_pmdown_time = 1,
  6100. .ignore_suspend = 1,
  6101. SND_SOC_DAILINK_REG(auxpcm_rx),
  6102. },
  6103. {
  6104. .name = LPASS_BE_AUXPCM_TX,
  6105. .stream_name = "AUX PCM Capture",
  6106. .no_pcm = 1,
  6107. .dpcm_capture = 1,
  6108. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6109. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6110. .ops = &lahaina_aux_be_ops,
  6111. .ignore_suspend = 1,
  6112. SND_SOC_DAILINK_REG(auxpcm_tx),
  6113. },
  6114. /* Secondary AUX PCM Backend DAI Links */
  6115. {
  6116. .name = LPASS_BE_SEC_AUXPCM_RX,
  6117. .stream_name = "Sec AUX PCM Playback",
  6118. .no_pcm = 1,
  6119. .dpcm_playback = 1,
  6120. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  6121. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6122. .ops = &lahaina_aux_be_ops,
  6123. .ignore_pmdown_time = 1,
  6124. .ignore_suspend = 1,
  6125. SND_SOC_DAILINK_REG(sec_auxpcm_rx),
  6126. },
  6127. {
  6128. .name = LPASS_BE_SEC_AUXPCM_TX,
  6129. .stream_name = "Sec AUX PCM Capture",
  6130. .no_pcm = 1,
  6131. .dpcm_capture = 1,
  6132. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  6133. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6134. .ops = &lahaina_aux_be_ops,
  6135. .ignore_suspend = 1,
  6136. SND_SOC_DAILINK_REG(sec_auxpcm_tx),
  6137. },
  6138. /* Tertiary AUX PCM Backend DAI Links */
  6139. {
  6140. .name = LPASS_BE_TERT_AUXPCM_RX,
  6141. .stream_name = "Tert AUX PCM Playback",
  6142. .no_pcm = 1,
  6143. .dpcm_playback = 1,
  6144. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  6145. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6146. .ops = &lahaina_aux_be_ops,
  6147. .ignore_suspend = 1,
  6148. SND_SOC_DAILINK_REG(tert_auxpcm_rx),
  6149. },
  6150. {
  6151. .name = LPASS_BE_TERT_AUXPCM_TX,
  6152. .stream_name = "Tert AUX PCM Capture",
  6153. .no_pcm = 1,
  6154. .dpcm_capture = 1,
  6155. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  6156. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6157. .ops = &lahaina_aux_be_ops,
  6158. .ignore_suspend = 1,
  6159. SND_SOC_DAILINK_REG(tert_auxpcm_tx),
  6160. },
  6161. /* Quaternary AUX PCM Backend DAI Links */
  6162. {
  6163. .name = LPASS_BE_QUAT_AUXPCM_RX,
  6164. .stream_name = "Quat AUX PCM Playback",
  6165. .no_pcm = 1,
  6166. .dpcm_playback = 1,
  6167. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  6168. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6169. .ops = &lahaina_aux_be_ops,
  6170. .ignore_suspend = 1,
  6171. SND_SOC_DAILINK_REG(quat_auxpcm_rx),
  6172. },
  6173. {
  6174. .name = LPASS_BE_QUAT_AUXPCM_TX,
  6175. .stream_name = "Quat AUX PCM Capture",
  6176. .no_pcm = 1,
  6177. .dpcm_capture = 1,
  6178. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  6179. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6180. .ops = &lahaina_aux_be_ops,
  6181. .ignore_suspend = 1,
  6182. SND_SOC_DAILINK_REG(quat_auxpcm_tx),
  6183. },
  6184. /* Quinary AUX PCM Backend DAI Links */
  6185. {
  6186. .name = LPASS_BE_QUIN_AUXPCM_RX,
  6187. .stream_name = "Quin AUX PCM Playback",
  6188. .no_pcm = 1,
  6189. .dpcm_playback = 1,
  6190. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  6191. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6192. .ops = &lahaina_aux_be_ops,
  6193. .ignore_suspend = 1,
  6194. SND_SOC_DAILINK_REG(quin_auxpcm_rx),
  6195. },
  6196. {
  6197. .name = LPASS_BE_QUIN_AUXPCM_TX,
  6198. .stream_name = "Quin AUX PCM Capture",
  6199. .no_pcm = 1,
  6200. .dpcm_capture = 1,
  6201. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  6202. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6203. .ops = &lahaina_aux_be_ops,
  6204. .ignore_suspend = 1,
  6205. SND_SOC_DAILINK_REG(quin_auxpcm_tx),
  6206. },
  6207. /* Senary AUX PCM Backend DAI Links */
  6208. {
  6209. .name = LPASS_BE_SEN_AUXPCM_RX,
  6210. .stream_name = "Sen AUX PCM Playback",
  6211. .no_pcm = 1,
  6212. .dpcm_playback = 1,
  6213. .id = MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  6214. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6215. .ops = &lahaina_aux_be_ops,
  6216. .ignore_suspend = 1,
  6217. SND_SOC_DAILINK_REG(sen_auxpcm_rx),
  6218. },
  6219. {
  6220. .name = LPASS_BE_SEN_AUXPCM_TX,
  6221. .stream_name = "Sen AUX PCM Capture",
  6222. .no_pcm = 1,
  6223. .dpcm_capture = 1,
  6224. .id = MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  6225. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6226. .ops = &lahaina_aux_be_ops,
  6227. .ignore_suspend = 1,
  6228. SND_SOC_DAILINK_REG(sen_auxpcm_tx),
  6229. },
  6230. };
  6231. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  6232. /* WSA CDC DMA Backend DAI Links */
  6233. {
  6234. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  6235. .stream_name = "WSA CDC DMA0 Playback",
  6236. .no_pcm = 1,
  6237. .dpcm_playback = 1,
  6238. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  6239. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6240. .ignore_pmdown_time = 1,
  6241. .ignore_suspend = 1,
  6242. .ops = &msm_cdc_dma_be_ops,
  6243. SND_SOC_DAILINK_REG(wsa_dma_rx0),
  6244. .init = &msm_int_audrx_init,
  6245. },
  6246. {
  6247. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  6248. .stream_name = "WSA CDC DMA1 Playback",
  6249. .no_pcm = 1,
  6250. .dpcm_playback = 1,
  6251. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  6252. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6253. .ignore_pmdown_time = 1,
  6254. .ignore_suspend = 1,
  6255. .ops = &msm_cdc_dma_be_ops,
  6256. SND_SOC_DAILINK_REG(wsa_dma_rx1),
  6257. },
  6258. {
  6259. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  6260. .stream_name = "WSA CDC DMA1 Capture",
  6261. .no_pcm = 1,
  6262. .dpcm_capture = 1,
  6263. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  6264. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6265. .ignore_suspend = 1,
  6266. .ops = &msm_cdc_dma_be_ops,
  6267. SND_SOC_DAILINK_REG(wsa_dma_tx1),
  6268. },
  6269. {
  6270. .name = LPASS_BE_WSA_CDC_DMA_TX_0_VI,
  6271. .stream_name = "WSA CDC DMA0 Capture",
  6272. .no_pcm = 1,
  6273. .dpcm_capture = 1,
  6274. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  6275. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6276. .ops = &msm_cdc_dma_be_ops,
  6277. .ignore_suspend = 1,
  6278. SND_SOC_DAILINK_REG(wsa_dma_tx0_vi),
  6279. },
  6280. };
  6281. static struct snd_soc_dai_link msm_rx_tx_cdc_dma_be_dai_links[] = {
  6282. /* RX CDC DMA Backend DAI Links */
  6283. {
  6284. .name = LPASS_BE_RX_CDC_DMA_RX_0,
  6285. .stream_name = "RX CDC DMA0 Playback",
  6286. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6287. .dynamic_be = 1,
  6288. #endif /* CONFIG_AUDIO_QGKI */
  6289. .no_pcm = 1,
  6290. .dpcm_playback = 1,
  6291. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  6292. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6293. .ignore_pmdown_time = 1,
  6294. .ignore_suspend = 1,
  6295. .ops = &msm_cdc_dma_be_ops,
  6296. SND_SOC_DAILINK_REG(rx_dma_rx0),
  6297. .init = &msm_aux_codec_init,
  6298. },
  6299. {
  6300. .name = LPASS_BE_RX_CDC_DMA_RX_1,
  6301. .stream_name = "RX CDC DMA1 Playback",
  6302. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6303. .dynamic_be = 1,
  6304. #endif /* CONFIG_AUDIO_QGKI */
  6305. .no_pcm = 1,
  6306. .dpcm_playback = 1,
  6307. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  6308. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6309. .ignore_pmdown_time = 1,
  6310. .ignore_suspend = 1,
  6311. .ops = &msm_cdc_dma_be_ops,
  6312. SND_SOC_DAILINK_REG(rx_dma_rx1),
  6313. .init = &msm_int_audrx_init,
  6314. },
  6315. {
  6316. .name = LPASS_BE_RX_CDC_DMA_RX_2,
  6317. .stream_name = "RX CDC DMA2 Playback",
  6318. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6319. .dynamic_be = 1,
  6320. #endif /* CONFIG_AUDIO_QGKI */
  6321. .no_pcm = 1,
  6322. .dpcm_playback = 1,
  6323. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  6324. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6325. .ignore_pmdown_time = 1,
  6326. .ignore_suspend = 1,
  6327. .ops = &msm_cdc_dma_be_ops,
  6328. SND_SOC_DAILINK_REG(rx_dma_rx2),
  6329. },
  6330. {
  6331. .name = LPASS_BE_RX_CDC_DMA_RX_3,
  6332. .stream_name = "RX CDC DMA3 Playback",
  6333. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6334. .dynamic_be = 1,
  6335. #endif /* CONFIG_AUDIO_QGKI */
  6336. .no_pcm = 1,
  6337. .dpcm_playback = 1,
  6338. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  6339. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6340. .ignore_pmdown_time = 1,
  6341. .ignore_suspend = 1,
  6342. .ops = &msm_cdc_dma_be_ops,
  6343. SND_SOC_DAILINK_REG(rx_dma_rx3),
  6344. },
  6345. {
  6346. .name = LPASS_BE_RX_CDC_DMA_RX_5,
  6347. .stream_name = "RX CDC DMA5 Playback",
  6348. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6349. .dynamic_be = 1,
  6350. #endif /* CONFIG_AUDIO_QGKI */
  6351. .no_pcm = 1,
  6352. .dpcm_playback = 1,
  6353. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_5,
  6354. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6355. .ignore_pmdown_time = 1,
  6356. .ignore_suspend = 1,
  6357. .ops = &msm_cdc_dma_be_ops,
  6358. SND_SOC_DAILINK_REG(rx_dma_rx5),
  6359. },
  6360. {
  6361. .name = LPASS_BE_RX_CDC_DMA_RX_6,
  6362. .stream_name = "RX CDC DMA6 Playback",
  6363. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6364. .dynamic_be = 1,
  6365. #endif /* CONFIG_AUDIO_QGKI */
  6366. .no_pcm = 1,
  6367. .dpcm_playback = 1,
  6368. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_6,
  6369. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6370. .ignore_pmdown_time = 1,
  6371. .ignore_suspend = 1,
  6372. .ops = &msm_cdc_dma_be_ops,
  6373. SND_SOC_DAILINK_REG(rx_dma_rx6),
  6374. },
  6375. /* TX CDC DMA Backend DAI Links */
  6376. {
  6377. .name = LPASS_BE_TX_CDC_DMA_TX_3,
  6378. .stream_name = "TX CDC DMA3 Capture",
  6379. .no_pcm = 1,
  6380. .dpcm_capture = 1,
  6381. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  6382. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6383. .ignore_suspend = 1,
  6384. .ops = &msm_cdc_dma_be_ops,
  6385. SND_SOC_DAILINK_REG(tx_dma_tx3),
  6386. },
  6387. {
  6388. .name = LPASS_BE_TX_CDC_DMA_TX_4,
  6389. .stream_name = "TX CDC DMA4 Capture",
  6390. .no_pcm = 1,
  6391. .dpcm_capture = 1,
  6392. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  6393. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6394. .ignore_suspend = 1,
  6395. .ops = &msm_cdc_dma_be_ops,
  6396. SND_SOC_DAILINK_REG(tx_dma_tx4),
  6397. },
  6398. };
  6399. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  6400. {
  6401. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  6402. .stream_name = "VA CDC DMA0 Capture",
  6403. .no_pcm = 1,
  6404. .dpcm_capture = 1,
  6405. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  6406. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6407. .ignore_suspend = 1,
  6408. .ops = &msm_cdc_dma_be_ops,
  6409. SND_SOC_DAILINK_REG(va_dma_tx0),
  6410. },
  6411. {
  6412. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  6413. .stream_name = "VA CDC DMA1 Capture",
  6414. .no_pcm = 1,
  6415. .dpcm_capture = 1,
  6416. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  6417. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6418. .ignore_suspend = 1,
  6419. .ops = &msm_cdc_dma_be_ops,
  6420. SND_SOC_DAILINK_REG(va_dma_tx1),
  6421. },
  6422. {
  6423. .name = LPASS_BE_VA_CDC_DMA_TX_2,
  6424. .stream_name = "VA CDC DMA2 Capture",
  6425. .no_pcm = 1,
  6426. .dpcm_capture = 1,
  6427. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  6428. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6429. .ignore_suspend = 1,
  6430. .ops = &msm_cdc_dma_be_ops,
  6431. SND_SOC_DAILINK_REG(va_dma_tx2),
  6432. },
  6433. };
  6434. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  6435. {
  6436. .name = LPASS_BE_AFE_LOOPBACK_TX,
  6437. .stream_name = "AFE Loopback Capture",
  6438. .no_pcm = 1,
  6439. .dpcm_capture = 1,
  6440. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  6441. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6442. .ignore_pmdown_time = 1,
  6443. .ignore_suspend = 1,
  6444. SND_SOC_DAILINK_REG(afe_loopback_tx),
  6445. },
  6446. };
  6447. static struct snd_soc_dai_link msm_lahaina_dai_links[
  6448. ARRAY_SIZE(msm_common_dai_links) +
  6449. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  6450. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  6451. ARRAY_SIZE(msm_common_be_dai_links) +
  6452. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  6453. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  6454. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  6455. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links) +
  6456. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  6457. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6458. ARRAY_SIZE(ext_disp_be_dai_link) +
  6459. #endif
  6460. ARRAY_SIZE(msm_wcn_be_dai_links) +
  6461. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  6462. ARRAY_SIZE(msm_wcn_btfm_be_dai_links)];
  6463. static int msm_populate_dai_link_component_of_node(
  6464. struct snd_soc_card *card)
  6465. {
  6466. int i, j, index, ret = 0;
  6467. struct device *cdev = card->dev;
  6468. struct snd_soc_dai_link *dai_link = card->dai_link;
  6469. struct device_node *np = NULL;
  6470. int codecs_enabled = 0;
  6471. struct snd_soc_dai_link_component *codecs_comp = NULL;
  6472. if (!cdev) {
  6473. dev_err(cdev, "%s: Sound card device memory NULL\n", __func__);
  6474. return -ENODEV;
  6475. }
  6476. for (i = 0; i < card->num_links; i++) {
  6477. if (dai_link[i].platforms->of_node && dai_link[i].cpus->of_node)
  6478. continue;
  6479. /* populate platform_of_node for snd card dai links */
  6480. if (dai_link[i].platforms->name &&
  6481. !dai_link[i].platforms->of_node) {
  6482. index = of_property_match_string(cdev->of_node,
  6483. "asoc-platform-names",
  6484. dai_link[i].platforms->name);
  6485. if (index < 0) {
  6486. dev_err(cdev, "%s: No match found for platform name: %s\n",
  6487. __func__, dai_link[i].platforms->name);
  6488. ret = index;
  6489. goto err;
  6490. }
  6491. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  6492. index);
  6493. if (!np) {
  6494. dev_err(cdev, "%s: retrieving phandle for platform %s, index %d failed\n",
  6495. __func__, dai_link[i].platforms->name,
  6496. index);
  6497. ret = -ENODEV;
  6498. goto err;
  6499. }
  6500. dai_link[i].platforms->of_node = np;
  6501. dai_link[i].platforms->name = NULL;
  6502. }
  6503. /* populate cpu_of_node for snd card dai links */
  6504. if (dai_link[i].cpus->dai_name && !dai_link[i].cpus->of_node) {
  6505. index = of_property_match_string(cdev->of_node,
  6506. "asoc-cpu-names",
  6507. dai_link[i].cpus->dai_name);
  6508. if (index >= 0) {
  6509. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  6510. index);
  6511. if (!np) {
  6512. dev_err(cdev, "%s: retrieving phandle for cpu dai %s failed\n",
  6513. __func__,
  6514. dai_link[i].cpus->dai_name);
  6515. ret = -ENODEV;
  6516. goto err;
  6517. }
  6518. dai_link[i].cpus->of_node = np;
  6519. dai_link[i].cpus->dai_name = NULL;
  6520. }
  6521. }
  6522. /* populate codec_of_node for snd card dai links */
  6523. if (dai_link[i].num_codecs > 0) {
  6524. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6525. if (dai_link[i].codecs[j].of_node ||
  6526. !dai_link[i].codecs[j].name)
  6527. continue;
  6528. index = of_property_match_string(cdev->of_node,
  6529. "asoc-codec-names",
  6530. dai_link[i].codecs[j].name);
  6531. if (index < 0)
  6532. continue;
  6533. np = of_parse_phandle(cdev->of_node,
  6534. "asoc-codec",
  6535. index);
  6536. if (!np) {
  6537. dev_err(cdev, "%s: retrieving phandle for codec %s failed\n",
  6538. __func__,
  6539. dai_link[i].codecs[j].name);
  6540. ret = -ENODEV;
  6541. goto err;
  6542. }
  6543. dai_link[i].codecs[j].of_node = np;
  6544. dai_link[i].codecs[j].name = NULL;
  6545. }
  6546. }
  6547. }
  6548. /* In multi-codec scenario, check if codecs are enabled for this platform */
  6549. for (i = 0; i < card->num_links; i++) {
  6550. codecs_enabled = 0;
  6551. if (dai_link[i].num_codecs > 1) {
  6552. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6553. if (!dai_link[i].codecs[j].of_node)
  6554. continue;
  6555. np = dai_link[i].codecs[j].of_node;
  6556. if (!of_device_is_available(np)) {
  6557. dev_err(cdev, "%s: codec is disabled: %s\n",
  6558. __func__,
  6559. np->full_name);
  6560. dai_link[i].codecs[j].of_node = NULL;
  6561. continue;
  6562. }
  6563. codecs_enabled++;
  6564. }
  6565. if (codecs_enabled > 0 &&
  6566. codecs_enabled < dai_link[i].num_codecs) {
  6567. codecs_comp = devm_kzalloc(cdev,
  6568. sizeof(struct snd_soc_dai_link_component)
  6569. * codecs_enabled, GFP_KERNEL);
  6570. if (!codecs_comp) {
  6571. dev_err(cdev, "%s: %s dailink codec component alloc failed\n",
  6572. __func__, dai_link[i].name);
  6573. ret = -ENOMEM;
  6574. goto err;
  6575. }
  6576. index = 0;
  6577. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6578. if(dai_link[i].codecs[j].of_node) {
  6579. codecs_comp[index].of_node =
  6580. dai_link[i].codecs[j].of_node;
  6581. codecs_comp[index].dai_name =
  6582. dai_link[i].codecs[j].dai_name;
  6583. codecs_comp[index].name = NULL;
  6584. index++;
  6585. }
  6586. }
  6587. dai_link[i].codecs = codecs_comp;
  6588. dai_link[i].num_codecs = codecs_enabled;
  6589. }
  6590. }
  6591. }
  6592. err:
  6593. return ret;
  6594. }
  6595. static int msm_audrx_stub_init(struct snd_soc_pcm_runtime *rtd)
  6596. {
  6597. int ret = -EINVAL;
  6598. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, "msm-stub-codec");
  6599. if (!component) {
  6600. pr_err("* %s: No match for msm-stub-codec component\n", __func__);
  6601. return ret;
  6602. }
  6603. ret = snd_soc_add_component_controls(component, msm_snd_controls,
  6604. ARRAY_SIZE(msm_snd_controls));
  6605. if (ret < 0) {
  6606. dev_err(component->dev,
  6607. "%s: add_codec_controls failed, err = %d\n",
  6608. __func__, ret);
  6609. return ret;
  6610. }
  6611. return ret;
  6612. }
  6613. static int msm_snd_stub_hw_params(struct snd_pcm_substream *substream,
  6614. struct snd_pcm_hw_params *params)
  6615. {
  6616. return 0;
  6617. }
  6618. static struct snd_soc_ops msm_stub_be_ops = {
  6619. .hw_params = msm_snd_stub_hw_params,
  6620. };
  6621. struct snd_soc_card snd_soc_card_stub_msm = {
  6622. .name = "lahaina-stub-snd-card",
  6623. };
  6624. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  6625. /* FrontEnd DAI Links */
  6626. {
  6627. .name = "MSMSTUB Media1",
  6628. .stream_name = "MultiMedia1",
  6629. .dynamic = 1,
  6630. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6631. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6632. #endif /* CONFIG_AUDIO_QGKI */
  6633. .dpcm_playback = 1,
  6634. .dpcm_capture = 1,
  6635. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6636. SND_SOC_DPCM_TRIGGER_POST},
  6637. .ignore_suspend = 1,
  6638. /* this dainlink has playback support */
  6639. .ignore_pmdown_time = 1,
  6640. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  6641. SND_SOC_DAILINK_REG(multimedia1),
  6642. },
  6643. };
  6644. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  6645. /* Backend DAI Links */
  6646. {
  6647. .name = LPASS_BE_AUXPCM_RX,
  6648. .stream_name = "AUX PCM Playback",
  6649. .no_pcm = 1,
  6650. .dpcm_playback = 1,
  6651. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6652. .init = &msm_audrx_stub_init,
  6653. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6654. .ignore_pmdown_time = 1,
  6655. .ignore_suspend = 1,
  6656. .ops = &msm_stub_be_ops,
  6657. SND_SOC_DAILINK_REG(auxpcm_rx),
  6658. },
  6659. {
  6660. .name = LPASS_BE_AUXPCM_TX,
  6661. .stream_name = "AUX PCM Capture",
  6662. .no_pcm = 1,
  6663. .dpcm_capture = 1,
  6664. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6665. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6666. .ignore_suspend = 1,
  6667. .ops = &msm_stub_be_ops,
  6668. SND_SOC_DAILINK_REG(auxpcm_tx),
  6669. },
  6670. };
  6671. static struct snd_soc_dai_link msm_stub_dai_links[
  6672. ARRAY_SIZE(msm_stub_fe_dai_links) +
  6673. ARRAY_SIZE(msm_stub_be_dai_links)];
  6674. static const struct of_device_id lahaina_asoc_machine_of_match[] = {
  6675. { .compatible = "qcom,lahaina-asoc-snd",
  6676. .data = "codec"},
  6677. { .compatible = "qcom,lahaina-asoc-snd-stub",
  6678. .data = "stub_codec"},
  6679. {},
  6680. };
  6681. static int msm_snd_card_late_probe(struct snd_soc_card *card)
  6682. {
  6683. struct snd_soc_component *component = NULL;
  6684. const char *be_dl_name = LPASS_BE_RX_CDC_DMA_RX_0;
  6685. struct snd_soc_pcm_runtime *rtd;
  6686. int ret = 0;
  6687. void *mbhc_calibration;
  6688. rtd = snd_soc_get_pcm_runtime(card, be_dl_name);
  6689. if (!rtd) {
  6690. dev_err(card->dev,
  6691. "%s: snd_soc_get_pcm_runtime for %s failed!\n",
  6692. __func__, be_dl_name);
  6693. return -EINVAL;
  6694. }
  6695. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6696. if (!component) {
  6697. pr_err("%s component is NULL\n", __func__);
  6698. return -EINVAL;
  6699. }
  6700. mbhc_calibration = def_wcd_mbhc_cal();
  6701. if (!mbhc_calibration)
  6702. return -ENOMEM;
  6703. wcd_mbhc_cfg.calibration = mbhc_calibration;
  6704. ret = wcd938x_mbhc_hs_detect(component, &wcd_mbhc_cfg);
  6705. if (ret) {
  6706. dev_err(component->dev, "%s: mbhc hs detect failed, err:%d\n",
  6707. __func__, ret);
  6708. goto err_hs_detect;
  6709. }
  6710. return 0;
  6711. err_hs_detect:
  6712. kfree(mbhc_calibration);
  6713. return ret;
  6714. }
  6715. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  6716. {
  6717. struct snd_soc_card *card = NULL;
  6718. struct snd_soc_dai_link *dailink = NULL;
  6719. int len_1 = 0;
  6720. int len_2 = 0;
  6721. int total_links = 0;
  6722. int rc = 0;
  6723. u32 mi2s_audio_intf = 0;
  6724. u32 auxpcm_audio_intf = 0;
  6725. u32 val = 0;
  6726. u32 wcn_btfm_intf = 0;
  6727. const struct of_device_id *match;
  6728. u32 wsa_max_devs = 0;
  6729. match = of_match_node(lahaina_asoc_machine_of_match, dev->of_node);
  6730. if (!match) {
  6731. dev_err(dev, "%s: No DT match found for sound card\n",
  6732. __func__);
  6733. return NULL;
  6734. }
  6735. if (!strcmp(match->data, "codec")) {
  6736. card = &snd_soc_card_lahaina_msm;
  6737. memcpy(msm_lahaina_dai_links + total_links,
  6738. msm_common_dai_links,
  6739. sizeof(msm_common_dai_links));
  6740. total_links += ARRAY_SIZE(msm_common_dai_links);
  6741. rc = of_property_read_u32(dev->of_node,
  6742. "qcom,wsa-max-devs", &wsa_max_devs);
  6743. if (rc) {
  6744. dev_info(dev,
  6745. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  6746. __func__, dev->of_node->full_name, rc);
  6747. wsa_max_devs = 0;
  6748. }
  6749. if (!wsa_max_devs) {
  6750. memcpy(msm_lahaina_dai_links + total_links,
  6751. msm_bolero_fe_stub_dai_links,
  6752. sizeof(msm_bolero_fe_stub_dai_links));
  6753. total_links +=
  6754. ARRAY_SIZE(msm_bolero_fe_stub_dai_links);
  6755. } else {
  6756. memcpy(msm_lahaina_dai_links + total_links,
  6757. msm_bolero_fe_dai_links,
  6758. sizeof(msm_bolero_fe_dai_links));
  6759. total_links +=
  6760. ARRAY_SIZE(msm_bolero_fe_dai_links);
  6761. }
  6762. memcpy(msm_lahaina_dai_links + total_links,
  6763. msm_common_misc_fe_dai_links,
  6764. sizeof(msm_common_misc_fe_dai_links));
  6765. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  6766. memcpy(msm_lahaina_dai_links + total_links,
  6767. msm_common_be_dai_links,
  6768. sizeof(msm_common_be_dai_links));
  6769. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  6770. memcpy(msm_lahaina_dai_links + total_links,
  6771. msm_rx_tx_cdc_dma_be_dai_links,
  6772. sizeof(msm_rx_tx_cdc_dma_be_dai_links));
  6773. total_links +=
  6774. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links);
  6775. if (wsa_max_devs) {
  6776. memcpy(msm_lahaina_dai_links + total_links,
  6777. msm_wsa_cdc_dma_be_dai_links,
  6778. sizeof(msm_wsa_cdc_dma_be_dai_links));
  6779. total_links +=
  6780. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  6781. }
  6782. memcpy(msm_lahaina_dai_links + total_links,
  6783. msm_va_cdc_dma_be_dai_links,
  6784. sizeof(msm_va_cdc_dma_be_dai_links));
  6785. total_links +=
  6786. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  6787. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  6788. &mi2s_audio_intf);
  6789. if (rc) {
  6790. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  6791. __func__);
  6792. } else {
  6793. if (mi2s_audio_intf) {
  6794. memcpy(msm_lahaina_dai_links + total_links,
  6795. msm_mi2s_be_dai_links,
  6796. sizeof(msm_mi2s_be_dai_links));
  6797. total_links +=
  6798. ARRAY_SIZE(msm_mi2s_be_dai_links);
  6799. }
  6800. }
  6801. rc = of_property_read_u32(dev->of_node,
  6802. "qcom,auxpcm-audio-intf",
  6803. &auxpcm_audio_intf);
  6804. if (rc) {
  6805. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  6806. __func__);
  6807. } else {
  6808. if (auxpcm_audio_intf) {
  6809. memcpy(msm_lahaina_dai_links + total_links,
  6810. msm_auxpcm_be_dai_links,
  6811. sizeof(msm_auxpcm_be_dai_links));
  6812. total_links +=
  6813. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  6814. }
  6815. }
  6816. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6817. rc = of_property_read_u32(dev->of_node,
  6818. "qcom,ext-disp-audio-rx", &val);
  6819. if (!rc && val) {
  6820. dev_dbg(dev, "%s(): ext disp audio support present\n",
  6821. __func__);
  6822. memcpy(msm_lahaina_dai_links + total_links,
  6823. ext_disp_be_dai_link,
  6824. sizeof(ext_disp_be_dai_link));
  6825. total_links += ARRAY_SIZE(ext_disp_be_dai_link);
  6826. }
  6827. #endif
  6828. rc = of_property_read_u32(dev->of_node, "qcom,wcn-bt", &val);
  6829. if (!rc && val) {
  6830. dev_dbg(dev, "%s(): WCN BT support present\n",
  6831. __func__);
  6832. memcpy(msm_lahaina_dai_links + total_links,
  6833. msm_wcn_be_dai_links,
  6834. sizeof(msm_wcn_be_dai_links));
  6835. total_links += ARRAY_SIZE(msm_wcn_be_dai_links);
  6836. }
  6837. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  6838. &val);
  6839. if (!rc && val) {
  6840. memcpy(msm_lahaina_dai_links + total_links,
  6841. msm_afe_rxtx_lb_be_dai_link,
  6842. sizeof(msm_afe_rxtx_lb_be_dai_link));
  6843. total_links +=
  6844. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  6845. }
  6846. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  6847. &wcn_btfm_intf);
  6848. if (rc) {
  6849. dev_dbg(dev, "%s: No DT match wcn btfm interface\n",
  6850. __func__);
  6851. } else {
  6852. if (wcn_btfm_intf) {
  6853. memcpy(msm_lahaina_dai_links + total_links,
  6854. msm_wcn_btfm_be_dai_links,
  6855. sizeof(msm_wcn_btfm_be_dai_links));
  6856. total_links +=
  6857. ARRAY_SIZE(msm_wcn_btfm_be_dai_links);
  6858. }
  6859. }
  6860. dailink = msm_lahaina_dai_links;
  6861. } else if(!strcmp(match->data, "stub_codec")) {
  6862. card = &snd_soc_card_stub_msm;
  6863. len_1 = ARRAY_SIZE(msm_stub_fe_dai_links);
  6864. len_2 = len_1 + ARRAY_SIZE(msm_stub_be_dai_links);
  6865. memcpy(msm_stub_dai_links,
  6866. msm_stub_fe_dai_links,
  6867. sizeof(msm_stub_fe_dai_links));
  6868. memcpy(msm_stub_dai_links + len_1,
  6869. msm_stub_be_dai_links,
  6870. sizeof(msm_stub_be_dai_links));
  6871. dailink = msm_stub_dai_links;
  6872. total_links = len_2;
  6873. }
  6874. if (card) {
  6875. card->dai_link = dailink;
  6876. card->num_links = total_links;
  6877. card->late_probe = msm_snd_card_late_probe;
  6878. }
  6879. return card;
  6880. }
  6881. static int msm_int_audrx_init(struct snd_soc_pcm_runtime *rtd)
  6882. {
  6883. u8 spkleft_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6884. u8 spkright_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6885. u8 spkleft_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  6886. SPKR_L_BOOST, SPKR_L_VI};
  6887. u8 spkright_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  6888. SPKR_R_BOOST, SPKR_R_VI};
  6889. unsigned int ch_rate[WSA883X_MAX_SWR_PORTS] = {SWR_CLK_RATE_2P4MHZ, SWR_CLK_RATE_0P6MHZ,
  6890. SWR_CLK_RATE_0P3MHZ, SWR_CLK_RATE_1P2MHZ};
  6891. unsigned int ch_mask[WSA883X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  6892. struct snd_soc_component *component = NULL;
  6893. struct snd_soc_dapm_context *dapm = NULL;
  6894. struct snd_card *card = NULL;
  6895. struct snd_info_entry *entry = NULL;
  6896. struct msm_asoc_mach_data *pdata =
  6897. snd_soc_card_get_drvdata(rtd->card);
  6898. int ret = 0;
  6899. if (codec_reg_done) {
  6900. return 0;
  6901. }
  6902. if (pdata->wsa_max_devs > 0) {
  6903. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.1");
  6904. if (!component) {
  6905. pr_err("%s: wsa-codec.1 component is NULL\n", __func__);
  6906. return -EINVAL;
  6907. }
  6908. dapm = snd_soc_component_get_dapm(component);
  6909. wsa883x_set_channel_map(component, &spkleft_ports[0],
  6910. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6911. &ch_rate[0], &spkleft_port_types[0]);
  6912. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6913. component);
  6914. }
  6915. /* If current platform has more than one WSA */
  6916. if (pdata->wsa_max_devs > 1) {
  6917. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.2");
  6918. if (!component) {
  6919. pr_err("%s: wsa-codec.2 component is NULL\n", __func__);
  6920. return -EINVAL;
  6921. }
  6922. dapm = snd_soc_component_get_dapm(component);
  6923. wsa883x_set_channel_map(component, &spkright_ports[0],
  6924. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6925. &ch_rate[0], &spkright_port_types[0]);
  6926. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6927. component);
  6928. }
  6929. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  6930. if (!component) {
  6931. pr_err("%s: could not find component for bolero_codec\n",
  6932. __func__);
  6933. return ret;
  6934. }
  6935. dapm = snd_soc_component_get_dapm(component);
  6936. ret = snd_soc_add_component_controls(component, msm_int_snd_controls,
  6937. ARRAY_SIZE(msm_int_snd_controls));
  6938. if (ret < 0) {
  6939. pr_err("%s: add_component_controls failed: %d\n",
  6940. __func__, ret);
  6941. return ret;
  6942. }
  6943. ret = snd_soc_add_component_controls(component, msm_common_snd_controls,
  6944. ARRAY_SIZE(msm_common_snd_controls));
  6945. if (ret < 0) {
  6946. pr_err("%s: add common snd controls failed: %d\n",
  6947. __func__, ret);
  6948. return ret;
  6949. }
  6950. snd_soc_dapm_new_controls(dapm, msm_int_dapm_widgets,
  6951. ARRAY_SIZE(msm_int_dapm_widgets));
  6952. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  6953. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  6954. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  6955. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  6956. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  6957. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  6958. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  6959. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  6960. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic1");
  6961. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic2");
  6962. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  6963. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  6964. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic5");
  6965. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  6966. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  6967. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  6968. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  6969. snd_soc_dapm_sync(dapm);
  6970. card = rtd->card->snd_card;
  6971. if (strnstr(rtd->card->name, "shima", 5) != NULL)
  6972. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map_shima),
  6973. sm_port_map_shima);
  6974. else
  6975. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map),
  6976. sm_port_map);
  6977. if (!pdata->codec_root) {
  6978. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6979. card->proc_root);
  6980. if (!entry) {
  6981. pr_debug("%s: Cannot create codecs module entry\n",
  6982. __func__);
  6983. ret = 0;
  6984. goto err;
  6985. }
  6986. pdata->codec_root = entry;
  6987. }
  6988. bolero_info_create_codec_entry(pdata->codec_root, component);
  6989. bolero_register_wake_irq(component, false);
  6990. codec_reg_done = true;
  6991. err:
  6992. return ret;
  6993. }
  6994. static int msm_aux_codec_init(struct snd_soc_pcm_runtime *rtd)
  6995. {
  6996. struct snd_soc_component *component = NULL;
  6997. struct snd_soc_dapm_context *dapm = NULL;
  6998. int ret = 0;
  6999. int codec_variant = -1;
  7000. struct snd_info_entry *entry;
  7001. struct snd_card *card = NULL;
  7002. struct msm_asoc_mach_data *pdata;
  7003. pdata = snd_soc_card_get_drvdata(rtd->card);
  7004. if(!pdata)
  7005. return -EINVAL;
  7006. if (pdata->wcd_disabled)
  7007. return 0;
  7008. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  7009. if (!component) {
  7010. pr_err("%s component is NULL\n", __func__);
  7011. return -EINVAL;
  7012. }
  7013. dapm = snd_soc_component_get_dapm(component);
  7014. card = component->card->snd_card;
  7015. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  7016. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  7017. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  7018. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  7019. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  7020. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  7021. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  7022. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  7023. snd_soc_dapm_sync(dapm);
  7024. if (!pdata->codec_root) {
  7025. entry = msm_snd_info_create_subdir(card->module, "codecs",
  7026. card->proc_root);
  7027. if (!entry) {
  7028. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  7029. __func__);
  7030. return 0;
  7031. }
  7032. pdata->codec_root = entry;
  7033. }
  7034. wcd938x_info_create_codec_entry(pdata->codec_root, component);
  7035. codec_variant = wcd938x_get_codec_variant(component);
  7036. dev_dbg(component->dev, "%s: variant %d\n", __func__, codec_variant);
  7037. if (codec_variant == WCD9380)
  7038. ret = snd_soc_add_component_controls(component,
  7039. msm_int_wcd9380_snd_controls,
  7040. ARRAY_SIZE(msm_int_wcd9380_snd_controls));
  7041. else if (codec_variant == WCD9385)
  7042. ret = snd_soc_add_component_controls(component,
  7043. msm_int_wcd9385_snd_controls,
  7044. ARRAY_SIZE(msm_int_wcd9385_snd_controls));
  7045. if (ret < 0) {
  7046. dev_err(component->dev, "%s: add codec specific snd controls failed: %d\n",
  7047. __func__, ret);
  7048. return ret;
  7049. }
  7050. return 0;
  7051. }
  7052. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  7053. {
  7054. int count = 0;
  7055. u32 mi2s_master_slave[MI2S_MAX];
  7056. int ret = 0;
  7057. for (count = 0; count < MI2S_MAX; count++) {
  7058. mutex_init(&mi2s_intf_conf[count].lock);
  7059. mi2s_intf_conf[count].ref_cnt = 0;
  7060. }
  7061. ret = of_property_read_u32_array(pdev->dev.of_node,
  7062. "qcom,msm-mi2s-master",
  7063. mi2s_master_slave, MI2S_MAX);
  7064. if (ret) {
  7065. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  7066. __func__);
  7067. } else {
  7068. for (count = 0; count < MI2S_MAX; count++) {
  7069. mi2s_intf_conf[count].msm_is_mi2s_master =
  7070. mi2s_master_slave[count];
  7071. }
  7072. }
  7073. }
  7074. static void msm_i2s_auxpcm_deinit(void)
  7075. {
  7076. int count = 0;
  7077. for (count = 0; count < MI2S_MAX; count++) {
  7078. mutex_destroy(&mi2s_intf_conf[count].lock);
  7079. mi2s_intf_conf[count].ref_cnt = 0;
  7080. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  7081. }
  7082. }
  7083. static int lahaina_ssr_enable(struct device *dev, void *data)
  7084. {
  7085. struct platform_device *pdev = to_platform_device(dev);
  7086. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7087. int ret = 0;
  7088. if (!card) {
  7089. dev_err(dev, "%s: card is NULL\n", __func__);
  7090. ret = -EINVAL;
  7091. goto err;
  7092. }
  7093. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7094. /* TODO */
  7095. dev_dbg(dev, "%s: TODO \n", __func__);
  7096. }
  7097. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7098. snd_soc_card_change_online_state(card, 1);
  7099. #endif /* CONFIG_AUDIO_QGKI */
  7100. dev_dbg(dev, "%s: setting snd_card to ONLINE\n", __func__);
  7101. err:
  7102. return ret;
  7103. }
  7104. static void lahaina_ssr_disable(struct device *dev, void *data)
  7105. {
  7106. struct platform_device *pdev = to_platform_device(dev);
  7107. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7108. if (!card) {
  7109. dev_err(dev, "%s: card is NULL\n", __func__);
  7110. return;
  7111. }
  7112. dev_dbg(dev, "%s: setting snd_card to OFFLINE\n", __func__);
  7113. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7114. snd_soc_card_change_online_state(card, 0);
  7115. #endif /* CONFIG_AUDIO_QGKI */
  7116. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7117. /* TODO */
  7118. dev_dbg(dev, "%s: TODO \n", __func__);
  7119. }
  7120. }
  7121. static const struct snd_event_ops lahaina_ssr_ops = {
  7122. .enable = lahaina_ssr_enable,
  7123. .disable = lahaina_ssr_disable,
  7124. };
  7125. static int msm_audio_ssr_compare(struct device *dev, void *data)
  7126. {
  7127. struct device_node *node = data;
  7128. dev_dbg(dev, "%s: dev->of_node = 0x%p, node = 0x%p\n",
  7129. __func__, dev->of_node, node);
  7130. return (dev->of_node && dev->of_node == node);
  7131. }
  7132. static int msm_audio_ssr_register(struct device *dev)
  7133. {
  7134. struct device_node *np = dev->of_node;
  7135. struct snd_event_clients *ssr_clients = NULL;
  7136. struct device_node *node = NULL;
  7137. int ret = 0;
  7138. int i = 0;
  7139. for (i = 0; ; i++) {
  7140. node = of_parse_phandle(np, "qcom,msm_audio_ssr_devs", i);
  7141. if (!node)
  7142. break;
  7143. snd_event_mstr_add_client(&ssr_clients,
  7144. msm_audio_ssr_compare, node);
  7145. }
  7146. ret = snd_event_master_register(dev, &lahaina_ssr_ops,
  7147. ssr_clients, NULL);
  7148. if (!ret)
  7149. snd_event_notify(dev, SND_EVENT_UP);
  7150. return ret;
  7151. }
  7152. static int msm_asoc_machine_probe(struct platform_device *pdev)
  7153. {
  7154. struct snd_soc_card *card = NULL;
  7155. struct msm_asoc_mach_data *pdata = NULL;
  7156. const char *mbhc_audio_jack_type = NULL;
  7157. int ret = 0;
  7158. uint index = 0;
  7159. struct clk *lpass_audio_hw_vote = NULL;
  7160. if (!pdev->dev.of_node) {
  7161. dev_err(&pdev->dev, "%s: No platform supplied from device tree\n", __func__);
  7162. return -EINVAL;
  7163. }
  7164. pdata = devm_kzalloc(&pdev->dev,
  7165. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  7166. if (!pdata)
  7167. return -ENOMEM;
  7168. of_property_read_u32(pdev->dev.of_node,
  7169. "qcom,lito-is-v2-enabled",
  7170. &pdata->lito_v2_enabled);
  7171. of_property_read_u32(pdev->dev.of_node,
  7172. "qcom,wcd-disabled",
  7173. &pdata->wcd_disabled);
  7174. card = populate_snd_card_dailinks(&pdev->dev);
  7175. if (!card) {
  7176. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  7177. ret = -EINVAL;
  7178. goto err;
  7179. }
  7180. card->dev = &pdev->dev;
  7181. platform_set_drvdata(pdev, card);
  7182. snd_soc_card_set_drvdata(card, pdata);
  7183. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  7184. if (ret) {
  7185. dev_err(&pdev->dev, "%s: parse card name failed, err:%d\n",
  7186. __func__, ret);
  7187. goto err;
  7188. }
  7189. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  7190. if (ret) {
  7191. dev_err(&pdev->dev, "%s: parse audio routing failed, err:%d\n",
  7192. __func__, ret);
  7193. goto err;
  7194. }
  7195. ret = msm_populate_dai_link_component_of_node(card);
  7196. if (ret) {
  7197. ret = -EPROBE_DEFER;
  7198. goto err;
  7199. }
  7200. /* Get maximum WSA device count for this platform */
  7201. ret = of_property_read_u32(pdev->dev.of_node,
  7202. "qcom,wsa-max-devs", &pdata->wsa_max_devs);
  7203. if (ret) {
  7204. dev_info(&pdev->dev,
  7205. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  7206. __func__, pdev->dev.of_node->full_name, ret);
  7207. pdata->wsa_max_devs = 0;
  7208. }
  7209. ret = devm_snd_soc_register_card(&pdev->dev, card);
  7210. if (ret == -EPROBE_DEFER) {
  7211. if (codec_reg_done)
  7212. ret = -EINVAL;
  7213. goto err;
  7214. } else if (ret) {
  7215. dev_err(&pdev->dev, "%s: snd_soc_register_card failed (%d)\n",
  7216. __func__, ret);
  7217. goto err;
  7218. }
  7219. dev_info(&pdev->dev, "%s: Sound card %s registered\n",
  7220. __func__, card->name);
  7221. ret = of_property_read_u32(pdev->dev.of_node, "qcom,tdm-max-slots",
  7222. &pdata->tdm_max_slots);
  7223. if (ret) {
  7224. dev_err(&pdev->dev, "%s: No DT match for tdm max slots\n",
  7225. __func__);
  7226. }
  7227. if ((pdata->tdm_max_slots <= 0) || (pdata->tdm_max_slots >
  7228. TDM_MAX_SLOTS)) {
  7229. pdata->tdm_max_slots = TDM_MAX_SLOTS;
  7230. dev_err(&pdev->dev, "%s: Using default tdm max slot: %d\n",
  7231. __func__, pdata->tdm_max_slots);
  7232. }
  7233. pdata->hph_en1_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7234. "qcom,hph-en1-gpio", 0);
  7235. if (!pdata->hph_en1_gpio_p) {
  7236. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7237. __func__, "qcom,hph-en1-gpio",
  7238. pdev->dev.of_node->full_name);
  7239. }
  7240. pdata->hph_en0_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7241. "qcom,hph-en0-gpio", 0);
  7242. if (!pdata->hph_en0_gpio_p) {
  7243. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7244. __func__, "qcom,hph-en0-gpio",
  7245. pdev->dev.of_node->full_name);
  7246. }
  7247. ret = of_property_read_string(pdev->dev.of_node,
  7248. "qcom,mbhc-audio-jack-type", &mbhc_audio_jack_type);
  7249. if (ret) {
  7250. dev_dbg(&pdev->dev, "%s: Looking up %s property in node %s failed\n",
  7251. __func__, "qcom,mbhc-audio-jack-type",
  7252. pdev->dev.of_node->full_name);
  7253. dev_dbg(&pdev->dev, "Jack type properties set to default\n");
  7254. } else {
  7255. if (!strcmp(mbhc_audio_jack_type, "4-pole-jack")) {
  7256. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7257. dev_dbg(&pdev->dev, "This hardware has 4 pole jack");
  7258. } else if (!strcmp(mbhc_audio_jack_type, "5-pole-jack")) {
  7259. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7260. dev_dbg(&pdev->dev, "This hardware has 5 pole jack");
  7261. } else if (!strcmp(mbhc_audio_jack_type, "6-pole-jack")) {
  7262. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7263. dev_dbg(&pdev->dev, "This hardware has 6 pole jack");
  7264. } else {
  7265. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7266. dev_dbg(&pdev->dev, "Unknown value, set to default\n");
  7267. }
  7268. }
  7269. /*
  7270. * Parse US-Euro gpio info from DT. Report no error if us-euro
  7271. * entry is not found in DT file as some targets do not support
  7272. * US-Euro detection
  7273. */
  7274. pdata->us_euro_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7275. "qcom,us-euro-gpios", 0);
  7276. if (!pdata->us_euro_gpio_p) {
  7277. dev_dbg(&pdev->dev, "property %s not detected in node %s",
  7278. "qcom,us-euro-gpios", pdev->dev.of_node->full_name);
  7279. } else {
  7280. dev_dbg(&pdev->dev, "%s detected\n",
  7281. "qcom,us-euro-gpios");
  7282. wcd_mbhc_cfg.swap_gnd_mic = msm_swap_gnd_mic;
  7283. }
  7284. if (wcd_mbhc_cfg.enable_usbc_analog)
  7285. wcd_mbhc_cfg.swap_gnd_mic = msm_usbc_swap_gnd_mic;
  7286. pdata->fsa_handle = of_parse_phandle(pdev->dev.of_node,
  7287. "fsa4480-i2c-handle", 0);
  7288. if (!pdata->fsa_handle)
  7289. dev_dbg(&pdev->dev, "property %s not detected in node %s\n",
  7290. "fsa4480-i2c-handle", pdev->dev.of_node->full_name);
  7291. msm_i2s_auxpcm_init(pdev);
  7292. pdata->dmic01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7293. "qcom,cdc-dmic01-gpios",
  7294. 0);
  7295. pdata->dmic23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7296. "qcom,cdc-dmic23-gpios",
  7297. 0);
  7298. pdata->dmic45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7299. "qcom,cdc-dmic45-gpios",
  7300. 0);
  7301. if (pdata->dmic01_gpio_p)
  7302. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic01_gpio_p, false);
  7303. if (pdata->dmic23_gpio_p)
  7304. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic23_gpio_p, false);
  7305. if (pdata->dmic45_gpio_p)
  7306. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic45_gpio_p, false);
  7307. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7308. "qcom,pri-mi2s-gpios", 0);
  7309. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7310. "qcom,sec-mi2s-gpios", 0);
  7311. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7312. "qcom,tert-mi2s-gpios", 0);
  7313. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7314. "qcom,quat-mi2s-gpios", 0);
  7315. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7316. "qcom,quin-mi2s-gpios", 0);
  7317. pdata->mi2s_gpio_p[SEN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7318. "qcom,sen-mi2s-gpios", 0);
  7319. for (index = PRIM_MI2S; index < MI2S_MAX; index++)
  7320. atomic_set(&(pdata->mi2s_gpio_ref_count[index]), 0);
  7321. /* Register LPASS audio hw vote */
  7322. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  7323. if (IS_ERR(lpass_audio_hw_vote)) {
  7324. ret = PTR_ERR(lpass_audio_hw_vote);
  7325. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  7326. __func__, "lpass_audio_hw_vote", ret);
  7327. lpass_audio_hw_vote = NULL;
  7328. ret = 0;
  7329. }
  7330. pdata->lpass_audio_hw_vote = lpass_audio_hw_vote;
  7331. pdata->core_audio_vote_count = 0;
  7332. ret = msm_audio_ssr_register(&pdev->dev);
  7333. if (ret)
  7334. pr_err("%s: Registration with SND event FWK failed ret = %d\n",
  7335. __func__, ret);
  7336. is_initial_boot = true;
  7337. /* Add QoS request for audio tasks */
  7338. msm_audio_add_qos_request();
  7339. return 0;
  7340. err:
  7341. devm_kfree(&pdev->dev, pdata);
  7342. return ret;
  7343. }
  7344. static int msm_asoc_machine_remove(struct platform_device *pdev)
  7345. {
  7346. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7347. snd_event_master_deregister(&pdev->dev);
  7348. snd_soc_unregister_card(card);
  7349. msm_i2s_auxpcm_deinit();
  7350. msm_audio_remove_qos_request();
  7351. return 0;
  7352. }
  7353. static struct platform_driver lahaina_asoc_machine_driver = {
  7354. .driver = {
  7355. .name = DRV_NAME,
  7356. .owner = THIS_MODULE,
  7357. .pm = &snd_soc_pm_ops,
  7358. .of_match_table = lahaina_asoc_machine_of_match,
  7359. .suppress_bind_attrs = true,
  7360. },
  7361. .probe = msm_asoc_machine_probe,
  7362. .remove = msm_asoc_machine_remove,
  7363. };
  7364. module_platform_driver(lahaina_asoc_machine_driver);
  7365. MODULE_SOFTDEP("pre: bt_fm_slim");
  7366. MODULE_DESCRIPTION("ALSA SoC msm");
  7367. MODULE_LICENSE("GPL v2");
  7368. MODULE_ALIAS("platform:" DRV_NAME);
  7369. MODULE_DEVICE_TABLE(of, lahaina_asoc_machine_of_match);