sde_encoder.c 185 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *phys;
  144. bool is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. if (!sde_enc || !sde_enc->phys_encs[0]) {
  147. SDE_ERROR("invalid params\n");
  148. return U32_MAX;
  149. }
  150. phys = sde_enc->phys_encs[0];
  151. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  152. return is_vid ? phys->pf_time_in_us : 0;
  153. }
  154. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  155. {
  156. struct sde_encoder_virt *sde_enc;
  157. struct sde_encoder_phys *cur_master;
  158. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  159. ktime_t tvblank, cur_time;
  160. struct intf_status intf_status = {0};
  161. unsigned long features;
  162. u32 fps;
  163. bool is_cmd, is_vid;
  164. sde_enc = to_sde_encoder_virt(drm_enc);
  165. cur_master = sde_enc->cur_master;
  166. fps = sde_encoder_get_fps(drm_enc);
  167. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  168. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  169. if (!cur_master || !cur_master->hw_intf || !fps
  170. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  171. return 0;
  172. features = cur_master->hw_intf->cap->features;
  173. /*
  174. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  175. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  176. * at panel vsync and not at MDP VSYNC
  177. */
  178. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  179. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  180. if (intf_status.is_prog_fetch_en)
  181. return 0;
  182. }
  183. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  184. qtmr_counter = arch_timer_read_counter();
  185. cur_time = ktime_get_ns();
  186. /* check for counter rollover between the two timestamps [56 bits] */
  187. if (qtmr_counter < vsync_counter) {
  188. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  189. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  190. qtmr_counter >> 32, qtmr_counter, hw_diff,
  191. fps, SDE_EVTLOG_FUNC_CASE1);
  192. } else {
  193. hw_diff = qtmr_counter - vsync_counter;
  194. }
  195. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  196. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  197. /* avoid setting timestamp, if diff is more than one vsync */
  198. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  199. tvblank = 0;
  200. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  201. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  202. fps, SDE_EVTLOG_ERROR);
  203. } else {
  204. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  205. }
  206. SDE_DEBUG_ENC(sde_enc,
  207. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  208. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  209. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  210. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  212. return tvblank;
  213. }
  214. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  215. {
  216. bool clone_mode;
  217. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  220. return;
  221. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  222. return;
  223. /*
  224. * clone mode is the only scenario where we want to enable software override
  225. * of fal10 veto.
  226. */
  227. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  228. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  229. if (clone_mode && veto) {
  230. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  231. sde_enc->fal10_veto_override = true;
  232. } else if (sde_enc->fal10_veto_override && !veto) {
  233. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  234. sde_enc->fal10_veto_override = false;
  235. }
  236. }
  237. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. struct msm_drm_private *priv;
  241. struct sde_kms *sde_kms;
  242. struct device *cpu_dev;
  243. struct cpumask *cpu_mask = NULL;
  244. int cpu = 0;
  245. u32 cpu_dma_latency;
  246. priv = drm_enc->dev->dev_private;
  247. sde_kms = to_sde_kms(priv->kms);
  248. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  249. return;
  250. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  251. cpumask_clear(&sde_enc->valid_cpu_mask);
  252. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  253. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  254. if (!cpu_mask &&
  255. sde_encoder_check_curr_mode(drm_enc,
  256. MSM_DISPLAY_CMD_MODE))
  257. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  258. if (!cpu_mask)
  259. return;
  260. for_each_cpu(cpu, cpu_mask) {
  261. cpu_dev = get_cpu_device(cpu);
  262. if (!cpu_dev) {
  263. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  264. cpu);
  265. return;
  266. }
  267. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  268. dev_pm_qos_add_request(cpu_dev,
  269. &sde_enc->pm_qos_cpu_req[cpu],
  270. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  272. }
  273. }
  274. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  275. {
  276. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  277. struct device *cpu_dev;
  278. int cpu = 0;
  279. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  280. cpu_dev = get_cpu_device(cpu);
  281. if (!cpu_dev) {
  282. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  283. cpu);
  284. continue;
  285. }
  286. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  287. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  288. }
  289. cpumask_clear(&sde_enc->valid_cpu_mask);
  290. }
  291. static bool _sde_encoder_is_autorefresh_enabled(
  292. struct sde_encoder_virt *sde_enc)
  293. {
  294. struct drm_connector *drm_conn;
  295. if (!sde_enc->cur_master ||
  296. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  297. return false;
  298. drm_conn = sde_enc->cur_master->connector;
  299. if (!drm_conn || !drm_conn->state)
  300. return false;
  301. return sde_connector_get_property(drm_conn->state,
  302. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  303. }
  304. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  305. struct sde_hw_qdss *hw_qdss,
  306. struct sde_encoder_phys *phys, bool enable)
  307. {
  308. if (sde_enc->qdss_status == enable)
  309. return;
  310. sde_enc->qdss_status = enable;
  311. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  312. sde_enc->qdss_status);
  313. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  323. do {
  324. rc = wait_event_timeout(*(info->wq),
  325. atomic_read(info->atomic_cnt) == info->count_check,
  326. wait_time_jiffies);
  327. cur_ktime = ktime_get();
  328. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  329. timeout_ms, atomic_read(info->atomic_cnt),
  330. info->count_check);
  331. /* Make an early exit if the condition is already satisfied */
  332. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  333. (info->count_check < curr_atomic_cnt)) {
  334. rc = true;
  335. break;
  336. }
  337. /* If we timed out, counter is valid and time is less, wait again */
  338. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  339. (rc == 0) &&
  340. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  341. return rc;
  342. }
  343. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  344. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  345. {
  346. int ret = -ETIMEDOUT;
  347. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  348. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  349. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  350. while (ret == -ETIMEDOUT && timeout_iters--) {
  351. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  352. if (ret == -ETIMEDOUT) {
  353. /* if dma_fence is not signaled, keep waiting */
  354. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  355. continue;
  356. /* timed-out waiting and no sw-override support for hw-fences */
  357. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  358. SDE_ERROR("invalid argument(s)\n");
  359. break;
  360. }
  361. /*
  362. * In case the sw and hw fences were triggered at the same time,
  363. * wait the standard kickoff time one more time. Only override if
  364. * we timeout again.
  365. */
  366. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  367. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  368. if (ret == -ETIMEDOUT) {
  369. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  370. /*
  371. * wait the original timeout time again if we
  372. * did sw override due to fence being signaled
  373. */
  374. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  375. wait_info);
  376. }
  377. break;
  378. }
  379. }
  380. /* reset the timeout value */
  381. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  382. return ret;
  383. }
  384. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  385. {
  386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  387. return sde_enc &&
  388. (sde_enc->disp_info.display_type ==
  389. SDE_CONNECTOR_PRIMARY);
  390. }
  391. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  392. {
  393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  394. return sde_enc &&
  395. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  396. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  397. }
  398. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  399. {
  400. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  401. return sde_enc &&
  402. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  403. }
  404. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  405. {
  406. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  407. return sde_enc && sde_enc->cur_master &&
  408. sde_enc->cur_master->cont_splash_enabled;
  409. }
  410. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. SDE_EVT32(DRMID(phys_enc->parent),
  414. phys_enc->intf_idx - INTF_0,
  415. phys_enc->hw_pp->idx - PINGPONG_0,
  416. intr_idx);
  417. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  418. if (phys_enc->parent_ops.handle_frame_done)
  419. phys_enc->parent_ops.handle_frame_done(
  420. phys_enc->parent, phys_enc,
  421. SDE_ENCODER_FRAME_EVENT_ERROR);
  422. }
  423. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  424. enum sde_intr_idx intr_idx,
  425. struct sde_encoder_wait_info *wait_info)
  426. {
  427. struct sde_encoder_irq *irq;
  428. u32 irq_status;
  429. int ret, i;
  430. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  431. SDE_ERROR("invalid params\n");
  432. return -EINVAL;
  433. }
  434. irq = &phys_enc->irq[intr_idx];
  435. /* note: do master / slave checking outside */
  436. /* return EWOULDBLOCK since we know the wait isn't necessary */
  437. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  438. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  439. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  441. return -EWOULDBLOCK;
  442. }
  443. if (irq->irq_idx < 0) {
  444. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  445. irq->name, irq->hw_idx);
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  447. irq->irq_idx);
  448. return 0;
  449. }
  450. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  451. atomic_read(wait_info->atomic_cnt));
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  455. /*
  456. * Some module X may disable interrupt for longer duration
  457. * and it may trigger all interrupts including timer interrupt
  458. * when module X again enable the interrupt.
  459. * That may cause interrupt wait timeout API in this API.
  460. * It is handled by split the wait timer in two halves.
  461. */
  462. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  463. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  464. irq->hw_idx,
  465. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  466. wait_info);
  467. if (ret)
  468. break;
  469. }
  470. if (ret <= 0) {
  471. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  472. irq->irq_idx, true);
  473. if (irq_status) {
  474. unsigned long flags;
  475. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  476. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  478. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. int ret, i = 0;
  592. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  593. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  594. -EINVAL, !drm_enc, !hw_res, !conn_state,
  595. hw_res ? !hw_res->comp_info : 0);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  601. hw_res->display_type = sde_enc->disp_info.display_type;
  602. /* Query resources used by phys encs, expected to be without overlap */
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  614. if (ret)
  615. SDE_ERROR("failed to get topology ret %d\n", ret);
  616. ret = sde_connector_state_get_compression_info(conn_state,
  617. hw_res->comp_info);
  618. if (ret)
  619. SDE_ERROR("failed to get compression info ret %d\n", ret);
  620. }
  621. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  622. {
  623. struct sde_encoder_virt *sde_enc = NULL;
  624. int i = 0;
  625. unsigned int num_encs;
  626. if (!drm_enc) {
  627. SDE_ERROR("invalid encoder\n");
  628. return;
  629. }
  630. sde_enc = to_sde_encoder_virt(drm_enc);
  631. SDE_DEBUG_ENC(sde_enc, "\n");
  632. num_encs = sde_enc->num_phys_encs;
  633. mutex_lock(&sde_enc->enc_lock);
  634. sde_rsc_client_destroy(sde_enc->rsc_client);
  635. for (i = 0; i < num_encs; i++) {
  636. struct sde_encoder_phys *phys;
  637. phys = sde_enc->phys_vid_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_vid_encs[i] = NULL;
  642. }
  643. phys = sde_enc->phys_cmd_encs[i];
  644. if (phys && phys->ops.destroy) {
  645. phys->ops.destroy(phys);
  646. --sde_enc->num_phys_encs;
  647. sde_enc->phys_cmd_encs[i] = NULL;
  648. }
  649. phys = sde_enc->phys_encs[i];
  650. if (phys && phys->ops.destroy) {
  651. phys->ops.destroy(phys);
  652. --sde_enc->num_phys_encs;
  653. sde_enc->phys_encs[i] = NULL;
  654. }
  655. }
  656. if (sde_enc->num_phys_encs)
  657. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  658. sde_enc->num_phys_encs);
  659. sde_enc->num_phys_encs = 0;
  660. mutex_unlock(&sde_enc->enc_lock);
  661. drm_encoder_cleanup(drm_enc);
  662. mutex_destroy(&sde_enc->enc_lock);
  663. kfree(sde_enc->input_handler);
  664. sde_enc->input_handler = NULL;
  665. kfree(sde_enc);
  666. }
  667. void sde_encoder_helper_update_intf_cfg(
  668. struct sde_encoder_phys *phys_enc)
  669. {
  670. struct sde_encoder_virt *sde_enc;
  671. struct sde_hw_intf_cfg_v1 *intf_cfg;
  672. enum sde_3d_blend_mode mode_3d;
  673. if (!phys_enc || !phys_enc->hw_pp) {
  674. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  675. return;
  676. }
  677. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  678. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  679. SDE_DEBUG_ENC(sde_enc,
  680. "intf_cfg updated for %d at idx %d\n",
  681. phys_enc->intf_idx,
  682. intf_cfg->intf_count);
  683. /* setup interface configuration */
  684. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  685. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  686. return;
  687. }
  688. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  689. if (phys_enc == sde_enc->cur_master) {
  690. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  691. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  692. else
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  694. }
  695. /* configure this interface as master for split display */
  696. if (phys_enc->split_role == ENC_ROLE_MASTER)
  697. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  698. /* setup which pp blk will connect to this intf */
  699. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  700. phys_enc->hw_intf->ops.bind_pingpong_blk(
  701. phys_enc->hw_intf,
  702. true,
  703. phys_enc->hw_pp->idx);
  704. /*setup merge_3d configuration */
  705. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  706. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  707. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  708. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  709. phys_enc->hw_pp->merge_3d->idx;
  710. if (phys_enc->hw_pp->ops.setup_3d_mode)
  711. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  712. mode_3d);
  713. }
  714. void sde_encoder_helper_split_config(
  715. struct sde_encoder_phys *phys_enc,
  716. enum sde_intf interface)
  717. {
  718. struct sde_encoder_virt *sde_enc;
  719. struct split_pipe_cfg *cfg;
  720. struct sde_hw_mdp *hw_mdptop;
  721. enum sde_rm_topology_name topology;
  722. struct msm_display_info *disp_info;
  723. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  724. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  725. return;
  726. }
  727. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  728. hw_mdptop = phys_enc->hw_mdptop;
  729. disp_info = &sde_enc->disp_info;
  730. cfg = &phys_enc->hw_intf->cfg;
  731. memset(cfg, 0, sizeof(*cfg));
  732. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  733. return;
  734. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  735. cfg->split_link_en = true;
  736. /**
  737. * disable split modes since encoder will be operating in as the only
  738. * encoder, either for the entire use case in the case of, for example,
  739. * single DSI, or for this frame in the case of left/right only partial
  740. * update.
  741. */
  742. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  743. if (hw_mdptop->ops.setup_split_pipe)
  744. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  745. if (hw_mdptop->ops.setup_pp_split)
  746. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  747. return;
  748. }
  749. cfg->en = true;
  750. cfg->mode = phys_enc->intf_mode;
  751. cfg->intf = interface;
  752. if (cfg->en && phys_enc->ops.needs_single_flush &&
  753. phys_enc->ops.needs_single_flush(phys_enc))
  754. cfg->split_flush_en = true;
  755. topology = sde_connector_get_topology_name(phys_enc->connector);
  756. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  757. cfg->pp_split_slave = cfg->intf;
  758. else
  759. cfg->pp_split_slave = INTF_MAX;
  760. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  761. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  762. if (hw_mdptop->ops.setup_split_pipe)
  763. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  764. } else if (sde_enc->hw_pp[0]) {
  765. /*
  766. * slave encoder
  767. * - determine split index from master index,
  768. * assume master is first pp
  769. */
  770. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  771. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  772. cfg->pp_split_index);
  773. if (hw_mdptop->ops.setup_pp_split)
  774. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  775. }
  776. }
  777. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  778. {
  779. struct sde_encoder_virt *sde_enc;
  780. int i = 0;
  781. if (!drm_enc)
  782. return false;
  783. sde_enc = to_sde_encoder_virt(drm_enc);
  784. if (!sde_enc)
  785. return false;
  786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  788. if (phys && phys->in_clone_mode)
  789. return true;
  790. }
  791. return false;
  792. }
  793. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  794. struct drm_crtc *crtc)
  795. {
  796. struct sde_encoder_virt *sde_enc;
  797. int i;
  798. if (!drm_enc)
  799. return false;
  800. sde_enc = to_sde_encoder_virt(drm_enc);
  801. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  802. return false;
  803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  804. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  805. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  806. return true;
  807. }
  808. return false;
  809. }
  810. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  811. struct drm_crtc_state *crtc_state)
  812. {
  813. struct sde_encoder_virt *sde_enc;
  814. struct sde_crtc_state *sde_crtc_state;
  815. int i = 0;
  816. if (!drm_enc || !crtc_state) {
  817. SDE_DEBUG("invalid params\n");
  818. return;
  819. }
  820. sde_enc = to_sde_encoder_virt(drm_enc);
  821. sde_crtc_state = to_sde_crtc_state(crtc_state);
  822. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  823. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  824. return;
  825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  827. if (phys) {
  828. phys->in_clone_mode = true;
  829. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  830. }
  831. }
  832. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  833. sde_crtc_state->cwb_enc_mask = 0;
  834. }
  835. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  836. struct drm_crtc_state *crtc_state,
  837. struct drm_connector_state *conn_state)
  838. {
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. int i = 0;
  842. int ret = 0;
  843. mode = &crtc_state->mode;
  844. adj_mode = &crtc_state->adjusted_mode;
  845. /* perform atomic check on the first physical encoder (master) */
  846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  848. if (phys && phys->ops.atomic_check)
  849. ret = phys->ops.atomic_check(phys, crtc_state,
  850. conn_state);
  851. else if (phys && phys->ops.mode_fixup)
  852. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  853. ret = -EINVAL;
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "mode unsupported, phys idx %d\n", i);
  857. break;
  858. }
  859. }
  860. return ret;
  861. }
  862. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  863. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  864. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  865. {
  866. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  867. int ret = 0;
  868. if (crtc_state->mode_changed || crtc_state->active_changed) {
  869. struct sde_rect mode_roi, roi;
  870. u32 width, height;
  871. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  872. mode_roi.x = 0;
  873. mode_roi.y = 0;
  874. mode_roi.w = width;
  875. mode_roi.h = height;
  876. if (sde_conn_state->rois.num_rects) {
  877. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  878. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  881. roi.x, roi.y, roi.w, roi.h);
  882. ret = -EINVAL;
  883. }
  884. }
  885. if (sde_crtc_state->user_roi_list.num_rects) {
  886. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  887. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  890. roi.x, roi.y, roi.w, roi.h);
  891. ret = -EINVAL;
  892. }
  893. }
  894. }
  895. return ret;
  896. }
  897. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  898. struct drm_crtc_state *crtc_state,
  899. struct drm_connector_state *conn_state,
  900. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  901. struct sde_connector *sde_conn,
  902. struct sde_connector_state *sde_conn_state)
  903. {
  904. int ret = 0;
  905. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  906. struct msm_sub_mode sub_mode;
  907. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  908. struct msm_display_topology *topology = NULL;
  909. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  910. CONNECTOR_PROP_DSC_MODE);
  911. ret = sde_connector_get_mode_info(&sde_conn->base,
  912. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  913. if (ret) {
  914. SDE_ERROR_ENC(sde_enc,
  915. "failed to get mode info, rc = %d\n", ret);
  916. return ret;
  917. }
  918. if (sde_conn_state->mode_info.comp_info.comp_type &&
  919. sde_conn_state->mode_info.comp_info.comp_ratio >=
  920. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  921. SDE_ERROR_ENC(sde_enc,
  922. "invalid compression ratio: %d\n",
  923. sde_conn_state->mode_info.comp_info.comp_ratio);
  924. ret = -EINVAL;
  925. return ret;
  926. }
  927. /* Reserve dynamic resources, indicating atomic_check phase */
  928. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  929. conn_state, true);
  930. if (ret) {
  931. if (ret != -EAGAIN)
  932. SDE_ERROR_ENC(sde_enc,
  933. "RM failed to reserve resources, rc = %d\n", ret);
  934. return ret;
  935. }
  936. /**
  937. * Update connector state with the topology selected for the
  938. * resource set validated. Reset the topology if we are
  939. * de-activating crtc.
  940. */
  941. if (crtc_state->active) {
  942. topology = &sde_conn_state->mode_info.topology;
  943. ret = sde_rm_update_topology(&sde_kms->rm,
  944. conn_state, topology);
  945. if (ret) {
  946. SDE_ERROR_ENC(sde_enc,
  947. "RM failed to update topology, rc: %d\n", ret);
  948. return ret;
  949. }
  950. }
  951. ret = sde_connector_set_blob_data(conn_state->connector,
  952. conn_state,
  953. CONNECTOR_PROP_SDE_INFO);
  954. if (ret) {
  955. SDE_ERROR_ENC(sde_enc,
  956. "connector failed to update info, rc: %d\n",
  957. ret);
  958. return ret;
  959. }
  960. }
  961. return ret;
  962. }
  963. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  964. {
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_kms *sde_kms = NULL;
  967. struct drm_connector *conn = NULL;
  968. if (!drm_enc) {
  969. SDE_ERROR("invalid drm encoder\n");
  970. return false;
  971. }
  972. sde_kms = sde_encoder_get_kms(drm_enc);
  973. if (!sde_kms)
  974. return false;
  975. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  976. if (!conn || !conn->state)
  977. return false;
  978. sde_conn = to_sde_connector(conn);
  979. if (!sde_conn)
  980. return false;
  981. return sde_connector_is_line_insertion_supported(sde_conn);
  982. }
  983. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  984. u32 *qsync_fps, struct drm_connector_state *conn_state)
  985. {
  986. struct sde_encoder_virt *sde_enc;
  987. int rc = 0;
  988. struct sde_connector *sde_conn;
  989. if (!qsync_fps)
  990. return;
  991. *qsync_fps = 0;
  992. if (!drm_enc) {
  993. SDE_ERROR("invalid drm encoder\n");
  994. return;
  995. }
  996. sde_enc = to_sde_encoder_virt(drm_enc);
  997. if (!sde_enc->cur_master) {
  998. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  999. return;
  1000. }
  1001. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1002. if (sde_conn->ops.get_qsync_min_fps)
  1003. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1004. if (rc < 0) {
  1005. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1006. return;
  1007. }
  1008. *qsync_fps = rc;
  1009. }
  1010. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1011. struct sde_connector_state *sde_conn_state)
  1012. {
  1013. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1014. u32 min_fps, step_fps = 0;
  1015. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1016. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1017. CONNECTOR_PROP_QSYNC_MODE);
  1018. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1019. CONNECTOR_PROP_AVR_STEP_STATE);
  1020. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1021. return 0;
  1022. if (!qsync_mode && avr_step_state) {
  1023. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1024. return -EINVAL;
  1025. }
  1026. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1027. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1028. &sde_conn_state->base);
  1029. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1030. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1031. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1032. min_fps, step_fps, vtotal);
  1033. return -EINVAL;
  1034. }
  1035. return 0;
  1036. }
  1037. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1038. struct sde_connector_state *sde_conn_state)
  1039. {
  1040. int rc = 0;
  1041. bool qsync_dirty, has_modeset, ept;
  1042. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1043. u32 qsync_mode;
  1044. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1045. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1046. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1047. ept = msm_property_is_dirty(&sde_conn->property_info,
  1048. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1049. if (has_modeset && (qsync_dirty || ept) &&
  1050. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1051. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1052. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1053. sde_conn_state->msm_mode.private_flags);
  1054. return -EINVAL;
  1055. }
  1056. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1057. if (qsync_dirty || (qsync_mode && has_modeset))
  1058. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1059. return rc;
  1060. }
  1061. static int sde_encoder_virt_atomic_check(
  1062. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1063. struct drm_connector_state *conn_state)
  1064. {
  1065. struct sde_encoder_virt *sde_enc;
  1066. struct sde_kms *sde_kms;
  1067. const struct drm_display_mode *mode;
  1068. struct drm_display_mode *adj_mode;
  1069. struct sde_connector *sde_conn = NULL;
  1070. struct sde_connector_state *sde_conn_state = NULL;
  1071. struct sde_crtc_state *sde_crtc_state = NULL;
  1072. enum sde_rm_topology_name old_top;
  1073. enum sde_rm_topology_name top_name;
  1074. struct msm_display_info *disp_info;
  1075. int ret = 0;
  1076. if (!drm_enc || !crtc_state || !conn_state) {
  1077. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1078. !drm_enc, !crtc_state, !conn_state);
  1079. return -EINVAL;
  1080. }
  1081. sde_enc = to_sde_encoder_virt(drm_enc);
  1082. disp_info = &sde_enc->disp_info;
  1083. SDE_DEBUG_ENC(sde_enc, "\n");
  1084. sde_kms = sde_encoder_get_kms(drm_enc);
  1085. if (!sde_kms)
  1086. return -EINVAL;
  1087. mode = &crtc_state->mode;
  1088. adj_mode = &crtc_state->adjusted_mode;
  1089. sde_conn = to_sde_connector(conn_state->connector);
  1090. sde_conn_state = to_sde_connector_state(conn_state);
  1091. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1092. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1093. if (ret)
  1094. return ret;
  1095. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1096. crtc_state->active_changed, crtc_state->connectors_changed);
  1097. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1098. conn_state);
  1099. if (ret)
  1100. return ret;
  1101. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1102. conn_state, sde_conn_state, sde_crtc_state);
  1103. if (ret)
  1104. return ret;
  1105. /**
  1106. * record topology in previous atomic state to be able to handle
  1107. * topology transitions correctly.
  1108. */
  1109. old_top = sde_connector_get_property(conn_state,
  1110. CONNECTOR_PROP_TOPOLOGY_NAME);
  1111. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1112. if (ret)
  1113. return ret;
  1114. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1115. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1116. if (ret)
  1117. return ret;
  1118. top_name = sde_connector_get_property(conn_state,
  1119. CONNECTOR_PROP_TOPOLOGY_NAME);
  1120. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1121. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1122. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1123. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1124. top_name);
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. ret = sde_connector_roi_v1_check_roi(conn_state);
  1129. if (ret) {
  1130. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1131. ret);
  1132. return ret;
  1133. }
  1134. drm_mode_set_crtcinfo(adj_mode, 0);
  1135. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1136. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1137. sde_conn_state->msm_mode.private_flags,
  1138. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1139. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1140. return ret;
  1141. }
  1142. static void _sde_encoder_get_connector_roi(
  1143. struct sde_encoder_virt *sde_enc,
  1144. struct sde_rect *merged_conn_roi)
  1145. {
  1146. struct drm_connector *drm_conn;
  1147. struct sde_connector_state *c_state;
  1148. if (!sde_enc || !merged_conn_roi)
  1149. return;
  1150. drm_conn = sde_enc->phys_encs[0]->connector;
  1151. if (!drm_conn || !drm_conn->state)
  1152. return;
  1153. c_state = to_sde_connector_state(drm_conn->state);
  1154. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1155. }
  1156. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1157. {
  1158. struct sde_encoder_virt *sde_enc;
  1159. struct drm_connector *drm_conn;
  1160. struct drm_display_mode *adj_mode;
  1161. struct sde_rect roi;
  1162. if (!drm_enc) {
  1163. SDE_ERROR("invalid encoder parameter\n");
  1164. return -EINVAL;
  1165. }
  1166. sde_enc = to_sde_encoder_virt(drm_enc);
  1167. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1168. SDE_ERROR("invalid crtc parameter\n");
  1169. return -EINVAL;
  1170. }
  1171. if (!sde_enc->cur_master) {
  1172. SDE_ERROR("invalid cur_master parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. adj_mode = &sde_enc->cur_master->cached_mode;
  1176. drm_conn = sde_enc->cur_master->connector;
  1177. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1178. if (sde_kms_rect_is_null(&roi)) {
  1179. roi.w = adj_mode->hdisplay;
  1180. roi.h = adj_mode->vdisplay;
  1181. }
  1182. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1183. sizeof(sde_enc->prv_conn_roi));
  1184. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1185. return 0;
  1186. }
  1187. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1188. {
  1189. struct sde_kms *sde_kms;
  1190. struct sde_hw_mdp *hw_mdp;
  1191. struct drm_display_mode *mode;
  1192. struct sde_encoder_virt *sde_enc;
  1193. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1194. int i;
  1195. if (!drm_enc) {
  1196. SDE_ERROR("invalid encoder parameter\n");
  1197. return;
  1198. }
  1199. sde_enc = to_sde_encoder_virt(drm_enc);
  1200. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1201. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1202. return;
  1203. }
  1204. /* program only for realtime displays */
  1205. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1206. return;
  1207. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1208. if (!sde_kms) {
  1209. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1210. return;
  1211. }
  1212. /* check if hw support is available, early return if not available */
  1213. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1214. return;
  1215. hw_mdp = sde_kms->hw_mdp;
  1216. if (!hw_mdp) {
  1217. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1218. return;
  1219. }
  1220. mode = &drm_enc->crtc->state->adjusted_mode;
  1221. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1222. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1223. for (i = 0; i < num_lm_or_pp; i++) {
  1224. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1225. if (!hw_pp) {
  1226. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1227. return;
  1228. }
  1229. if (hw_pp->ops.set_ppb_fifo_size) {
  1230. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1231. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1232. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1233. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1234. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1235. i, num_lm_or_pp, pixels_per_pp);
  1236. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1237. struct sde_connector *sde_conn =
  1238. to_sde_connector(sde_enc->cur_master->connector);
  1239. if (!sde_conn || !sde_conn->max_mode_width) {
  1240. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1241. return;
  1242. }
  1243. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1244. latency_lines, num_lm_or_pp);
  1245. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1246. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1247. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1248. SDE_EVTLOG_FUNC_CASE2);
  1249. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1250. i, num_lm_or_pp, pixels_per_pp);
  1251. } else {
  1252. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1253. }
  1254. }
  1255. }
  1256. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1257. {
  1258. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1259. struct sde_kms *sde_kms;
  1260. struct sde_hw_mdp *hw_mdptop;
  1261. struct sde_encoder_virt *sde_enc;
  1262. int i;
  1263. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1264. if (!sde_enc) {
  1265. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1266. return;
  1267. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1268. SDE_ERROR("invalid num phys enc %d/%d\n",
  1269. sde_enc->num_phys_encs,
  1270. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1271. return;
  1272. }
  1273. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1274. if (!sde_kms) {
  1275. SDE_ERROR("invalid sde_kms\n");
  1276. return;
  1277. }
  1278. hw_mdptop = sde_kms->hw_mdp;
  1279. if (!hw_mdptop) {
  1280. SDE_ERROR("invalid mdptop\n");
  1281. return;
  1282. }
  1283. if (hw_mdptop->ops.setup_vsync_source) {
  1284. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1285. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1286. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1287. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1288. vsync_cfg.vsync_source = vsync_source;
  1289. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1290. }
  1291. }
  1292. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1293. struct msm_display_info *disp_info)
  1294. {
  1295. struct sde_encoder_phys *phys;
  1296. struct sde_connector *sde_conn;
  1297. int i;
  1298. u32 vsync_source;
  1299. if (!sde_enc || !disp_info) {
  1300. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1301. sde_enc != NULL, disp_info != NULL);
  1302. return;
  1303. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1304. SDE_ERROR("invalid num phys enc %d/%d\n",
  1305. sde_enc->num_phys_encs,
  1306. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1307. return;
  1308. }
  1309. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1310. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1311. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1312. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1313. else
  1314. vsync_source = sde_enc->te_source;
  1315. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1316. disp_info->is_te_using_watchdog_timer);
  1317. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1318. phys = sde_enc->phys_encs[i];
  1319. if (phys && phys->ops.setup_vsync_source)
  1320. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1321. }
  1322. }
  1323. }
  1324. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1325. {
  1326. struct sde_encoder_phys *phys;
  1327. int i;
  1328. if (!sde_enc) {
  1329. SDE_ERROR("invalid sde encoder\n");
  1330. return;
  1331. }
  1332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1333. phys = sde_enc->phys_encs[i];
  1334. if (phys && phys->ops.control_te)
  1335. phys->ops.control_te(phys, enable);
  1336. }
  1337. }
  1338. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1339. bool watchdog_te)
  1340. {
  1341. struct sde_encoder_virt *sde_enc;
  1342. struct msm_display_info disp_info;
  1343. if (!drm_enc) {
  1344. pr_err("invalid drm encoder\n");
  1345. return -EINVAL;
  1346. }
  1347. sde_enc = to_sde_encoder_virt(drm_enc);
  1348. sde_encoder_control_te(sde_enc, false);
  1349. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1350. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1351. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1352. sde_encoder_control_te(sde_enc, true);
  1353. return 0;
  1354. }
  1355. static int _sde_encoder_rsc_client_update_vsync_wait(
  1356. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1357. int wait_vblank_crtc_id)
  1358. {
  1359. int wait_refcount = 0, ret = 0;
  1360. int pipe = -1;
  1361. int wait_count = 0;
  1362. struct drm_crtc *primary_crtc;
  1363. struct drm_crtc *crtc;
  1364. crtc = sde_enc->crtc;
  1365. if (wait_vblank_crtc_id)
  1366. wait_refcount =
  1367. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1368. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1369. SDE_EVTLOG_FUNC_ENTRY);
  1370. if (crtc->base.id != wait_vblank_crtc_id) {
  1371. primary_crtc = drm_crtc_find(drm_enc->dev,
  1372. NULL, wait_vblank_crtc_id);
  1373. if (!primary_crtc) {
  1374. SDE_ERROR_ENC(sde_enc,
  1375. "failed to find primary crtc id %d\n",
  1376. wait_vblank_crtc_id);
  1377. return -EINVAL;
  1378. }
  1379. pipe = drm_crtc_index(primary_crtc);
  1380. }
  1381. /**
  1382. * note: VBLANK is expected to be enabled at this point in
  1383. * resource control state machine if on primary CRTC
  1384. */
  1385. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1386. if (sde_rsc_client_is_state_update_complete(
  1387. sde_enc->rsc_client))
  1388. break;
  1389. if (crtc->base.id == wait_vblank_crtc_id)
  1390. ret = sde_encoder_wait_for_event(drm_enc,
  1391. MSM_ENC_VBLANK);
  1392. else
  1393. drm_wait_one_vblank(drm_enc->dev, pipe);
  1394. if (ret) {
  1395. SDE_ERROR_ENC(sde_enc,
  1396. "wait for vblank failed ret:%d\n", ret);
  1397. /**
  1398. * rsc hardware may hang without vsync. avoid rsc hang
  1399. * by generating the vsync from watchdog timer.
  1400. */
  1401. if (crtc->base.id == wait_vblank_crtc_id)
  1402. sde_encoder_helper_switch_vsync(drm_enc, true);
  1403. }
  1404. }
  1405. if (wait_count >= MAX_RSC_WAIT)
  1406. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1407. SDE_EVTLOG_ERROR);
  1408. if (wait_refcount)
  1409. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1410. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1411. SDE_EVTLOG_FUNC_EXIT);
  1412. return ret;
  1413. }
  1414. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1415. {
  1416. struct sde_encoder_virt *sde_enc;
  1417. struct msm_display_info *disp_info;
  1418. struct sde_rsc_cmd_config *rsc_config;
  1419. struct drm_crtc *crtc;
  1420. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1421. int ret;
  1422. /**
  1423. * Already checked drm_enc, sde_enc is valid in function
  1424. * _sde_encoder_update_rsc_client() which pass the parameters
  1425. * to this function.
  1426. */
  1427. sde_enc = to_sde_encoder_virt(drm_enc);
  1428. crtc = sde_enc->crtc;
  1429. disp_info = &sde_enc->disp_info;
  1430. rsc_config = &sde_enc->rsc_config;
  1431. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1432. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1433. /* update it only once */
  1434. sde_enc->rsc_state_init = true;
  1435. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1436. rsc_state, rsc_config, crtc->base.id,
  1437. &wait_vblank_crtc_id);
  1438. } else {
  1439. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1440. rsc_state, NULL, crtc->base.id,
  1441. &wait_vblank_crtc_id);
  1442. }
  1443. /**
  1444. * if RSC performed a state change that requires a VBLANK wait, it will
  1445. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1446. *
  1447. * if we are the primary display, we will need to enable and wait
  1448. * locally since we hold the commit thread
  1449. *
  1450. * if we are an external display, we must send a signal to the primary
  1451. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1452. * by the primary panel's VBLANK signals
  1453. */
  1454. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1455. if (ret) {
  1456. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1457. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1458. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1459. sde_enc, wait_vblank_crtc_id);
  1460. }
  1461. return ret;
  1462. }
  1463. static int _sde_encoder_update_rsc_client(
  1464. struct drm_encoder *drm_enc, bool enable)
  1465. {
  1466. struct sde_encoder_virt *sde_enc;
  1467. struct drm_crtc *crtc;
  1468. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1469. struct sde_rsc_cmd_config *rsc_config;
  1470. int ret;
  1471. struct msm_display_info *disp_info;
  1472. struct msm_mode_info *mode_info;
  1473. u32 qsync_mode = 0, v_front_porch;
  1474. struct drm_display_mode *mode;
  1475. bool is_vid_mode;
  1476. struct drm_encoder *enc;
  1477. if (!drm_enc || !drm_enc->dev) {
  1478. SDE_ERROR("invalid encoder arguments\n");
  1479. return -EINVAL;
  1480. }
  1481. sde_enc = to_sde_encoder_virt(drm_enc);
  1482. mode_info = &sde_enc->mode_info;
  1483. crtc = sde_enc->crtc;
  1484. if (!sde_enc->crtc) {
  1485. SDE_ERROR("invalid crtc parameter\n");
  1486. return -EINVAL;
  1487. }
  1488. disp_info = &sde_enc->disp_info;
  1489. rsc_config = &sde_enc->rsc_config;
  1490. if (!sde_enc->rsc_client) {
  1491. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1492. return 0;
  1493. }
  1494. /**
  1495. * only primary command mode panel without Qsync can request CMD state.
  1496. * all other panels/displays can request for VID state including
  1497. * secondary command mode panel.
  1498. * Clone mode encoder can request CLK STATE only.
  1499. */
  1500. if (sde_enc->cur_master) {
  1501. qsync_mode = sde_connector_get_qsync_mode(
  1502. sde_enc->cur_master->connector);
  1503. sde_enc->autorefresh_solver_disable =
  1504. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1505. }
  1506. /* left primary encoder keep vote */
  1507. if (sde_encoder_in_clone_mode(drm_enc)) {
  1508. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1509. return 0;
  1510. }
  1511. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1512. (disp_info->display_type && qsync_mode) ||
  1513. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1514. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1515. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1516. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1517. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1518. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1519. drm_for_each_encoder(enc, drm_enc->dev) {
  1520. if (enc->base.id != drm_enc->base.id &&
  1521. sde_encoder_in_cont_splash(enc))
  1522. rsc_state = SDE_RSC_CLK_STATE;
  1523. }
  1524. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1525. MSM_DISPLAY_VIDEO_MODE);
  1526. mode = &sde_enc->crtc->state->mode;
  1527. v_front_porch = mode->vsync_start - mode->vdisplay;
  1528. /* compare specific items and reconfigure the rsc */
  1529. if ((rsc_config->fps != mode_info->frame_rate) ||
  1530. (rsc_config->vtotal != mode_info->vtotal) ||
  1531. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1532. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1533. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1534. rsc_config->fps = mode_info->frame_rate;
  1535. rsc_config->vtotal = mode_info->vtotal;
  1536. rsc_config->prefill_lines = mode_info->prefill_lines;
  1537. rsc_config->jitter_numer = mode_info->jitter_numer;
  1538. rsc_config->jitter_denom = mode_info->jitter_denom;
  1539. sde_enc->rsc_state_init = false;
  1540. }
  1541. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1542. rsc_config->fps, sde_enc->rsc_state_init);
  1543. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1544. return ret;
  1545. }
  1546. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1547. {
  1548. struct sde_encoder_virt *sde_enc;
  1549. int i;
  1550. if (!drm_enc) {
  1551. SDE_ERROR("invalid encoder\n");
  1552. return;
  1553. }
  1554. sde_enc = to_sde_encoder_virt(drm_enc);
  1555. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1556. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1557. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1558. if (phys && phys->ops.irq_control)
  1559. phys->ops.irq_control(phys, enable);
  1560. if (phys && phys->ops.dynamic_irq_control)
  1561. phys->ops.dynamic_irq_control(phys, enable);
  1562. }
  1563. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1564. }
  1565. /* keep track of the userspace vblank during modeset */
  1566. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1567. u32 sw_event)
  1568. {
  1569. struct sde_encoder_virt *sde_enc;
  1570. bool enable;
  1571. int i;
  1572. if (!drm_enc) {
  1573. SDE_ERROR("invalid encoder\n");
  1574. return;
  1575. }
  1576. sde_enc = to_sde_encoder_virt(drm_enc);
  1577. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1578. sw_event, sde_enc->vblank_enabled);
  1579. /* nothing to do if vblank not enabled by userspace */
  1580. if (!sde_enc->vblank_enabled)
  1581. return;
  1582. /* disable vblank on pre_modeset */
  1583. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1584. enable = false;
  1585. /* enable vblank on post_modeset */
  1586. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1587. enable = true;
  1588. else
  1589. return;
  1590. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1591. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1592. if (phys && phys->ops.control_vblank_irq)
  1593. phys->ops.control_vblank_irq(phys, enable);
  1594. }
  1595. }
  1596. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1597. {
  1598. struct sde_encoder_virt *sde_enc;
  1599. if (!drm_enc)
  1600. return NULL;
  1601. sde_enc = to_sde_encoder_virt(drm_enc);
  1602. return sde_enc->rsc_client;
  1603. }
  1604. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1605. bool enable)
  1606. {
  1607. struct sde_kms *sde_kms;
  1608. struct sde_encoder_virt *sde_enc;
  1609. int rc;
  1610. sde_enc = to_sde_encoder_virt(drm_enc);
  1611. sde_kms = sde_encoder_get_kms(drm_enc);
  1612. if (!sde_kms)
  1613. return -EINVAL;
  1614. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1615. SDE_EVT32(DRMID(drm_enc), enable);
  1616. if (!sde_enc->cur_master) {
  1617. SDE_ERROR("encoder master not set\n");
  1618. return -EINVAL;
  1619. }
  1620. if (enable) {
  1621. /* enable SDE core clks */
  1622. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1623. if (rc < 0) {
  1624. SDE_ERROR("failed to enable power resource %d\n", rc);
  1625. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1626. return rc;
  1627. }
  1628. sde_enc->elevated_ahb_vote = true;
  1629. /* enable DSI clks */
  1630. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1631. true);
  1632. if (rc) {
  1633. SDE_ERROR("failed to enable clk control %d\n", rc);
  1634. pm_runtime_put_sync(drm_enc->dev->dev);
  1635. return rc;
  1636. }
  1637. /* enable all the irq */
  1638. sde_encoder_irq_control(drm_enc, true);
  1639. _sde_encoder_pm_qos_add_request(drm_enc);
  1640. } else {
  1641. _sde_encoder_pm_qos_remove_request(drm_enc);
  1642. /* disable all the irq */
  1643. sde_encoder_irq_control(drm_enc, false);
  1644. /* disable DSI clks */
  1645. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1646. /* disable SDE core clks */
  1647. pm_runtime_put_sync(drm_enc->dev->dev);
  1648. }
  1649. return 0;
  1650. }
  1651. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1652. bool enable, u32 frame_count)
  1653. {
  1654. struct sde_encoder_virt *sde_enc;
  1655. int i;
  1656. if (!drm_enc) {
  1657. SDE_ERROR("invalid encoder\n");
  1658. return;
  1659. }
  1660. sde_enc = to_sde_encoder_virt(drm_enc);
  1661. if (!sde_enc->misr_reconfigure)
  1662. return;
  1663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1665. if (!phys || !phys->ops.setup_misr)
  1666. continue;
  1667. phys->ops.setup_misr(phys, enable, frame_count);
  1668. }
  1669. sde_enc->misr_reconfigure = false;
  1670. }
  1671. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1672. {
  1673. struct sde_crtc *sde_crtc;
  1674. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1675. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1676. return;
  1677. }
  1678. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1679. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1680. phys_enc->fence_error_handle_in_progress) {
  1681. phys_enc->fence_error_handle_in_progress = false;
  1682. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1683. }
  1684. }
  1685. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1686. {
  1687. struct sde_hw_ctl *hw_ctl;
  1688. struct sde_hw_fence_data *hwfence_data;
  1689. int pending_kickoff_cnt = -1;
  1690. int rc = 0;
  1691. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1692. SDE_DEBUG("invalid parameters\n");
  1693. SDE_EVT32(SDE_EVTLOG_ERROR);
  1694. return -EINVAL;
  1695. }
  1696. hw_ctl = phys_enc->hw_ctl;
  1697. hwfence_data = &hw_ctl->hwfence_data;
  1698. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1699. /* out of order hw fence error signal is needed for video panel. */
  1700. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1701. /* out of order hw fence error signal */
  1702. msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1703. phys_enc->sde_hw_fence_handle, 1, MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1704. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1705. } else if (pending_kickoff_cnt) {
  1706. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1707. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1708. if (rc && rc != -EWOULDBLOCK) {
  1709. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1710. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1711. SDE_EVTLOG_ERROR);
  1712. }
  1713. }
  1714. /* HW o/p fence override register */
  1715. if (hw_ctl->ops.trigger_output_fence_override) {
  1716. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1717. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1718. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1719. }
  1720. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1721. return rc;
  1722. }
  1723. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1724. {
  1725. struct drm_crtc *crtc;
  1726. struct sde_crtc *sde_crtc;
  1727. struct sde_crtc_state *cstate;
  1728. struct sde_encoder_virt *sde_enc;
  1729. struct sde_encoder_phys *phys_enc;
  1730. struct sde_fence_context *ctx;
  1731. struct drm_connector *conn;
  1732. bool is_vid;
  1733. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1734. ktime_t time_stamp;
  1735. crtc = drm_enc->crtc;
  1736. sde_crtc = to_sde_crtc(crtc);
  1737. cstate = to_sde_crtc_state(crtc->state);
  1738. sde_enc = to_sde_encoder_virt(drm_enc);
  1739. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1740. SDE_ERROR("invalid params\n");
  1741. return -EINVAL;
  1742. }
  1743. phys_enc = sde_enc->phys_encs[0];
  1744. ctx = sde_crtc->output_fence;
  1745. time_stamp = ktime_get();
  1746. /* out of order sw fence error signal for video panel.
  1747. * Hold the last good frame for video mode panel.
  1748. */
  1749. if (phys_enc->sde_hw_fence_error_value) {
  1750. fence_status = phys_enc->sde_hw_fence_error_value;
  1751. phys_enc->sde_hw_fence_error_value = 0;
  1752. } else {
  1753. fence_status = sde_crtc->input_fence_status;
  1754. }
  1755. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1756. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1757. if (is_vid) {
  1758. /* update last_good_frame_fence_seqno after at least one good frame */
  1759. if (!phys_enc->fence_error_handle_in_progress) {
  1760. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1761. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1762. phys_enc->fence_error_handle_in_progress = true;
  1763. }
  1764. /* signal release fence for vid panel */
  1765. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1766. } else {
  1767. /*
  1768. * out of order sw fence error signal for CMD panel.
  1769. * always wait frame done for cmd panel.
  1770. * signal the sw fence error release fence for CMD panel.
  1771. */
  1772. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1773. if (pending_kickoff_cnt) {
  1774. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1775. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1776. if (rc && rc != -EWOULDBLOCK) {
  1777. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1778. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1779. SDE_EVTLOG_ERROR);
  1780. }
  1781. }
  1782. /* update fence error context for cmd panel */
  1783. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1784. }
  1785. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1786. /**
  1787. * clear flag in sde_fence_error_ctx after fence signal,
  1788. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1789. * at least one good frame in case of constant fence error
  1790. */
  1791. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1792. /* signal retire fence */
  1793. for (i = 0; i < cstate->num_connectors; ++i) {
  1794. conn = cstate->connectors[i];
  1795. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1796. }
  1797. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1798. ctx->sde_fence_error_ctx.fence_error_state,
  1799. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1800. return rc;
  1801. }
  1802. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1803. {
  1804. struct sde_encoder_virt *sde_enc;
  1805. struct sde_encoder_phys *phys_enc;
  1806. struct msm_drm_private *priv;
  1807. struct msm_fence_error_client_entry *entry;
  1808. int rc = 0;
  1809. sde_enc = to_sde_encoder_virt(drm_enc);
  1810. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1811. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1812. return 0;
  1813. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1814. phys_enc = sde_enc->phys_encs[0];
  1815. rc = sde_encoder_hw_fence_signal(phys_enc);
  1816. if (rc) {
  1817. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1818. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1819. }
  1820. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1821. if (rc) {
  1822. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1823. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1824. }
  1825. if (!phys_enc->sde_kms && !phys_enc->sde_kms->dev && !phys_enc->sde_kms->dev->dev_private) {
  1826. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1827. return -EINVAL;
  1828. }
  1829. priv = phys_enc->sde_kms->dev->dev_private;
  1830. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1831. if (!entry->ops.fence_error_handle_submodule)
  1832. continue;
  1833. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1834. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1835. if (rc) {
  1836. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1837. entry->dev->id);
  1838. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1839. }
  1840. }
  1841. phys_enc->sde_hw_fence_error_status = false;
  1842. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1843. return rc;
  1844. }
  1845. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1846. unsigned int type, unsigned int code, int value)
  1847. {
  1848. struct drm_encoder *drm_enc = NULL;
  1849. struct sde_encoder_virt *sde_enc = NULL;
  1850. struct msm_drm_thread *disp_thread = NULL;
  1851. struct msm_drm_private *priv = NULL;
  1852. if (!handle || !handle->handler || !handle->handler->private) {
  1853. SDE_ERROR("invalid encoder for the input event\n");
  1854. return;
  1855. }
  1856. drm_enc = (struct drm_encoder *)handle->handler->private;
  1857. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1858. SDE_ERROR("invalid parameters\n");
  1859. return;
  1860. }
  1861. priv = drm_enc->dev->dev_private;
  1862. sde_enc = to_sde_encoder_virt(drm_enc);
  1863. if (!sde_enc->crtc || (sde_enc->crtc->index
  1864. >= ARRAY_SIZE(priv->disp_thread))) {
  1865. SDE_DEBUG_ENC(sde_enc,
  1866. "invalid cached CRTC: %d or crtc index: %d\n",
  1867. sde_enc->crtc == NULL,
  1868. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1869. return;
  1870. }
  1871. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1872. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1873. kthread_queue_work(&disp_thread->worker,
  1874. &sde_enc->input_event_work);
  1875. }
  1876. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1877. {
  1878. struct sde_encoder_virt *sde_enc;
  1879. if (!drm_enc) {
  1880. SDE_ERROR("invalid encoder\n");
  1881. return;
  1882. }
  1883. sde_enc = to_sde_encoder_virt(drm_enc);
  1884. /* return early if there is no state change */
  1885. if (sde_enc->idle_pc_enabled == enable)
  1886. return;
  1887. sde_enc->idle_pc_enabled = enable;
  1888. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1889. SDE_EVT32(sde_enc->idle_pc_enabled);
  1890. }
  1891. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1892. u32 sw_event)
  1893. {
  1894. struct drm_encoder *drm_enc = &sde_enc->base;
  1895. struct msm_drm_private *priv;
  1896. unsigned int lp, idle_pc_duration;
  1897. struct msm_drm_thread *disp_thread;
  1898. /* return early if called from esd thread */
  1899. if (sde_enc->delay_kickoff)
  1900. return;
  1901. /* set idle timeout based on master connector's lp value */
  1902. if (sde_enc->cur_master)
  1903. lp = sde_connector_get_lp(
  1904. sde_enc->cur_master->connector);
  1905. else
  1906. lp = SDE_MODE_DPMS_ON;
  1907. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1908. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1909. else
  1910. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1911. priv = drm_enc->dev->dev_private;
  1912. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1913. kthread_mod_delayed_work(
  1914. &disp_thread->worker,
  1915. &sde_enc->delayed_off_work,
  1916. msecs_to_jiffies(idle_pc_duration));
  1917. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1918. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1919. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1920. sw_event);
  1921. }
  1922. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1923. u32 sw_event)
  1924. {
  1925. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1926. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1927. sw_event);
  1928. }
  1929. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1930. {
  1931. struct sde_encoder_virt *sde_enc;
  1932. if (!encoder)
  1933. return;
  1934. sde_enc = to_sde_encoder_virt(encoder);
  1935. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1936. }
  1937. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1938. u32 sw_event)
  1939. {
  1940. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1941. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1942. else
  1943. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1944. }
  1945. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1946. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1947. {
  1948. int ret = 0;
  1949. mutex_lock(&sde_enc->rc_lock);
  1950. /* return if the resource control is already in ON state */
  1951. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1952. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1953. sw_event);
  1954. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1955. SDE_EVTLOG_FUNC_CASE1);
  1956. goto end;
  1957. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1958. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1959. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1960. sw_event, sde_enc->rc_state);
  1961. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1962. SDE_EVTLOG_ERROR);
  1963. goto end;
  1964. }
  1965. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1966. sde_encoder_irq_control(drm_enc, true);
  1967. _sde_encoder_pm_qos_add_request(drm_enc);
  1968. } else {
  1969. /* enable all the clks and resources */
  1970. ret = _sde_encoder_resource_control_helper(drm_enc,
  1971. true);
  1972. if (ret) {
  1973. SDE_ERROR_ENC(sde_enc,
  1974. "sw_event:%d, rc in state %d\n",
  1975. sw_event, sde_enc->rc_state);
  1976. SDE_EVT32(DRMID(drm_enc), sw_event,
  1977. sde_enc->rc_state,
  1978. SDE_EVTLOG_ERROR);
  1979. goto end;
  1980. }
  1981. _sde_encoder_update_rsc_client(drm_enc, true);
  1982. }
  1983. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1984. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1985. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1986. end:
  1987. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1988. mutex_unlock(&sde_enc->rc_lock);
  1989. return ret;
  1990. }
  1991. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1992. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1993. {
  1994. /* cancel delayed off work, if any */
  1995. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1996. mutex_lock(&sde_enc->rc_lock);
  1997. if (is_vid_mode &&
  1998. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1999. sde_encoder_irq_control(drm_enc, true);
  2000. }
  2001. /* skip if is already OFF or IDLE, resources are off already */
  2002. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2003. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2004. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2005. sw_event, sde_enc->rc_state);
  2006. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2007. SDE_EVTLOG_FUNC_CASE3);
  2008. goto end;
  2009. }
  2010. /**
  2011. * IRQs are still enabled currently, which allows wait for
  2012. * VBLANK which RSC may require to correctly transition to OFF
  2013. */
  2014. _sde_encoder_update_rsc_client(drm_enc, false);
  2015. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2016. SDE_ENC_RC_STATE_PRE_OFF,
  2017. SDE_EVTLOG_FUNC_CASE3);
  2018. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2019. end:
  2020. mutex_unlock(&sde_enc->rc_lock);
  2021. return 0;
  2022. }
  2023. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2024. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2025. {
  2026. int ret = 0;
  2027. mutex_lock(&sde_enc->rc_lock);
  2028. /* return if the resource control is already in OFF state */
  2029. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2030. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2031. sw_event);
  2032. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2033. SDE_EVTLOG_FUNC_CASE4);
  2034. goto end;
  2035. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2036. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2037. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2038. sw_event, sde_enc->rc_state);
  2039. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2040. SDE_EVTLOG_ERROR);
  2041. ret = -EINVAL;
  2042. goto end;
  2043. }
  2044. /**
  2045. * expect to arrive here only if in either idle state or pre-off
  2046. * and in IDLE state the resources are already disabled
  2047. */
  2048. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2049. _sde_encoder_resource_control_helper(drm_enc, false);
  2050. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2051. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2052. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2053. end:
  2054. mutex_unlock(&sde_enc->rc_lock);
  2055. return ret;
  2056. }
  2057. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2058. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2059. {
  2060. int ret = 0;
  2061. mutex_lock(&sde_enc->rc_lock);
  2062. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2063. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2064. sw_event);
  2065. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2066. SDE_EVTLOG_FUNC_CASE5);
  2067. goto end;
  2068. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2069. /* enable all the clks and resources */
  2070. ret = _sde_encoder_resource_control_helper(drm_enc,
  2071. true);
  2072. if (ret) {
  2073. SDE_ERROR_ENC(sde_enc,
  2074. "sw_event:%d, rc in state %d\n",
  2075. sw_event, sde_enc->rc_state);
  2076. SDE_EVT32(DRMID(drm_enc), sw_event,
  2077. sde_enc->rc_state,
  2078. SDE_EVTLOG_ERROR);
  2079. goto end;
  2080. }
  2081. _sde_encoder_update_rsc_client(drm_enc, true);
  2082. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2083. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2084. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2085. }
  2086. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2087. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2088. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2089. _sde_encoder_pm_qos_remove_request(drm_enc);
  2090. end:
  2091. mutex_unlock(&sde_enc->rc_lock);
  2092. return ret;
  2093. }
  2094. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2095. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2096. {
  2097. int ret = 0;
  2098. mutex_lock(&sde_enc->rc_lock);
  2099. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2100. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2101. sw_event);
  2102. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2103. SDE_EVTLOG_FUNC_CASE5);
  2104. goto end;
  2105. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2106. SDE_ERROR_ENC(sde_enc,
  2107. "sw_event:%d, rc:%d !MODESET state\n",
  2108. sw_event, sde_enc->rc_state);
  2109. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2110. SDE_EVTLOG_ERROR);
  2111. ret = -EINVAL;
  2112. goto end;
  2113. }
  2114. /* toggle te bit to update vsync source for sim cmd mode panels */
  2115. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2116. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2117. sde_encoder_control_te(sde_enc, false);
  2118. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2119. sde_encoder_control_te(sde_enc, true);
  2120. }
  2121. _sde_encoder_update_rsc_client(drm_enc, true);
  2122. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2123. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2124. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2125. _sde_encoder_pm_qos_add_request(drm_enc);
  2126. end:
  2127. mutex_unlock(&sde_enc->rc_lock);
  2128. return ret;
  2129. }
  2130. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2131. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2132. {
  2133. struct msm_drm_private *priv;
  2134. struct sde_kms *sde_kms;
  2135. struct drm_crtc *crtc = drm_enc->crtc;
  2136. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2137. struct sde_connector *sde_conn;
  2138. int crtc_id = 0;
  2139. priv = drm_enc->dev->dev_private;
  2140. sde_kms = to_sde_kms(priv->kms);
  2141. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2142. mutex_lock(&sde_enc->rc_lock);
  2143. if (sde_conn->panel_dead) {
  2144. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2145. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2146. goto end;
  2147. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2148. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2149. sw_event, sde_enc->rc_state);
  2150. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2151. goto end;
  2152. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2153. sde_crtc->kickoff_in_progress) {
  2154. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2155. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2156. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2157. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2158. goto end;
  2159. }
  2160. crtc_id = drm_crtc_index(crtc);
  2161. if (is_vid_mode) {
  2162. sde_encoder_irq_control(drm_enc, false);
  2163. _sde_encoder_pm_qos_remove_request(drm_enc);
  2164. } else {
  2165. if (priv->event_thread[crtc_id].thread)
  2166. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2167. /* disable all the clks and resources */
  2168. _sde_encoder_update_rsc_client(drm_enc, false);
  2169. _sde_encoder_resource_control_helper(drm_enc, false);
  2170. if (!sde_kms->perf.bw_vote_mode)
  2171. memset(&sde_crtc->cur_perf, 0,
  2172. sizeof(struct sde_core_perf_params));
  2173. }
  2174. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2175. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2176. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2177. end:
  2178. mutex_unlock(&sde_enc->rc_lock);
  2179. return 0;
  2180. }
  2181. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2182. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2183. struct msm_drm_private *priv, bool is_vid_mode)
  2184. {
  2185. bool autorefresh_enabled = false;
  2186. struct msm_drm_thread *disp_thread;
  2187. int ret = 0;
  2188. if (!sde_enc->crtc ||
  2189. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2190. SDE_DEBUG_ENC(sde_enc,
  2191. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2192. sde_enc->crtc == NULL,
  2193. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2194. sw_event);
  2195. return -EINVAL;
  2196. }
  2197. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2198. mutex_lock(&sde_enc->rc_lock);
  2199. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2200. if (sde_enc->cur_master &&
  2201. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2202. autorefresh_enabled =
  2203. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2204. sde_enc->cur_master);
  2205. if (autorefresh_enabled) {
  2206. SDE_DEBUG_ENC(sde_enc,
  2207. "not handling early wakeup since auto refresh is enabled\n");
  2208. goto end;
  2209. }
  2210. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2211. kthread_mod_delayed_work(&disp_thread->worker,
  2212. &sde_enc->delayed_off_work,
  2213. msecs_to_jiffies(
  2214. IDLE_POWERCOLLAPSE_DURATION));
  2215. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2216. /* enable all the clks and resources */
  2217. ret = _sde_encoder_resource_control_helper(drm_enc,
  2218. true);
  2219. if (ret) {
  2220. SDE_ERROR_ENC(sde_enc,
  2221. "sw_event:%d, rc in state %d\n",
  2222. sw_event, sde_enc->rc_state);
  2223. SDE_EVT32(DRMID(drm_enc), sw_event,
  2224. sde_enc->rc_state,
  2225. SDE_EVTLOG_ERROR);
  2226. goto end;
  2227. }
  2228. _sde_encoder_update_rsc_client(drm_enc, true);
  2229. /*
  2230. * In some cases, commit comes with slight delay
  2231. * (> 80 ms)after early wake up, prevent clock switch
  2232. * off to avoid jank in next update. So, increase the
  2233. * command mode idle timeout sufficiently to prevent
  2234. * such case.
  2235. */
  2236. kthread_mod_delayed_work(&disp_thread->worker,
  2237. &sde_enc->delayed_off_work,
  2238. msecs_to_jiffies(
  2239. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2240. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2241. }
  2242. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2243. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2244. end:
  2245. mutex_unlock(&sde_enc->rc_lock);
  2246. return ret;
  2247. }
  2248. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2249. u32 sw_event)
  2250. {
  2251. struct sde_encoder_virt *sde_enc;
  2252. struct msm_drm_private *priv;
  2253. int ret = 0;
  2254. bool is_vid_mode = false;
  2255. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2256. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2257. sw_event);
  2258. return -EINVAL;
  2259. }
  2260. sde_enc = to_sde_encoder_virt(drm_enc);
  2261. priv = drm_enc->dev->dev_private;
  2262. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2263. is_vid_mode = true;
  2264. /*
  2265. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2266. * events and return early for other events (ie wb display).
  2267. */
  2268. if (!sde_enc->idle_pc_enabled &&
  2269. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2270. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2271. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2272. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2273. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2274. return 0;
  2275. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2276. sw_event, sde_enc->idle_pc_enabled);
  2277. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2278. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2279. switch (sw_event) {
  2280. case SDE_ENC_RC_EVENT_KICKOFF:
  2281. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2282. is_vid_mode);
  2283. break;
  2284. case SDE_ENC_RC_EVENT_PRE_STOP:
  2285. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2286. is_vid_mode);
  2287. break;
  2288. case SDE_ENC_RC_EVENT_STOP:
  2289. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2290. break;
  2291. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2292. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2293. break;
  2294. case SDE_ENC_RC_EVENT_POST_MODESET:
  2295. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2296. break;
  2297. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2298. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2299. is_vid_mode);
  2300. break;
  2301. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2302. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2303. priv, is_vid_mode);
  2304. break;
  2305. default:
  2306. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2307. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2308. break;
  2309. }
  2310. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2311. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2312. return ret;
  2313. }
  2314. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2315. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2316. {
  2317. int i = 0;
  2318. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2319. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2320. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2321. if (poms_to_vid)
  2322. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2323. else if (poms_to_cmd)
  2324. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2325. _sde_encoder_update_rsc_client(drm_enc, true);
  2326. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2327. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2328. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2329. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2330. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2331. SDE_EVTLOG_FUNC_CASE1);
  2332. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2333. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2334. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2335. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2336. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2337. SDE_EVTLOG_FUNC_CASE2);
  2338. }
  2339. }
  2340. struct drm_connector *sde_encoder_get_connector(
  2341. struct drm_device *dev, struct drm_encoder *drm_enc)
  2342. {
  2343. struct drm_connector_list_iter conn_iter;
  2344. struct drm_connector *conn = NULL, *conn_search;
  2345. drm_connector_list_iter_begin(dev, &conn_iter);
  2346. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2347. if (conn_search->encoder == drm_enc) {
  2348. conn = conn_search;
  2349. break;
  2350. }
  2351. }
  2352. drm_connector_list_iter_end(&conn_iter);
  2353. return conn;
  2354. }
  2355. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2356. {
  2357. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2358. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2359. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2360. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2361. struct sde_rm_hw_request request_hw;
  2362. int i, j;
  2363. sde_enc->cur_channel_cnt = 0;
  2364. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2365. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2366. sde_enc->hw_pp[i] = NULL;
  2367. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2368. break;
  2369. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2370. sde_enc->cur_channel_cnt++;
  2371. }
  2372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2373. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2374. if (phys) {
  2375. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2376. SDE_HW_BLK_QDSS);
  2377. for (j = 0; j < QDSS_MAX; j++) {
  2378. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2379. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2380. break;
  2381. }
  2382. }
  2383. }
  2384. }
  2385. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2386. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2387. sde_enc->hw_dsc[i] = NULL;
  2388. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2389. continue;
  2390. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2391. }
  2392. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2393. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2394. sde_enc->hw_vdc[i] = NULL;
  2395. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2396. continue;
  2397. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2398. }
  2399. /* Get PP for DSC configuration */
  2400. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2401. struct sde_hw_pingpong *pp = NULL;
  2402. unsigned long features = 0;
  2403. if (!sde_enc->hw_dsc[i])
  2404. continue;
  2405. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2406. request_hw.type = SDE_HW_BLK_PINGPONG;
  2407. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2408. break;
  2409. pp = to_sde_hw_pingpong(request_hw.hw);
  2410. features = pp->ops.get_hw_caps(pp);
  2411. if (test_bit(SDE_PINGPONG_DSC, &features))
  2412. sde_enc->hw_dsc_pp[i] = pp;
  2413. else
  2414. sde_enc->hw_dsc_pp[i] = NULL;
  2415. }
  2416. }
  2417. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2418. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2419. {
  2420. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2421. enum sde_intf_mode intf_mode;
  2422. struct drm_display_mode *old_adj_mode = NULL;
  2423. int ret;
  2424. bool is_cmd_mode = false, res_switch = false;
  2425. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2426. is_cmd_mode = true;
  2427. if (pre_modeset) {
  2428. if (sde_enc->cur_master)
  2429. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2430. if (old_adj_mode && is_cmd_mode)
  2431. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2432. DRM_MODE_MATCH_TIMINGS);
  2433. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2434. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2435. /*
  2436. * add tx wait for sim panel to avoid wd timer getting
  2437. * updated in middle of frame to avoid early vsync
  2438. */
  2439. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2440. if (ret && ret != -EWOULDBLOCK) {
  2441. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2442. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2443. return ret;
  2444. }
  2445. }
  2446. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2447. if (msm_is_mode_seamless_dms(msm_mode) ||
  2448. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2449. is_cmd_mode)) {
  2450. /* restore resource state before releasing them */
  2451. ret = sde_encoder_resource_control(drm_enc,
  2452. SDE_ENC_RC_EVENT_PRE_MODESET);
  2453. if (ret) {
  2454. SDE_ERROR_ENC(sde_enc,
  2455. "sde resource control failed: %d\n",
  2456. ret);
  2457. return ret;
  2458. }
  2459. /*
  2460. * Disable dce before switching the mode and after pre-
  2461. * modeset to guarantee previous kickoff has finished.
  2462. */
  2463. sde_encoder_dce_disable(sde_enc);
  2464. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2465. _sde_encoder_modeset_helper_locked(drm_enc,
  2466. SDE_ENC_RC_EVENT_PRE_MODESET);
  2467. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2468. msm_mode);
  2469. }
  2470. } else {
  2471. if (msm_is_mode_seamless_dms(msm_mode) ||
  2472. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2473. is_cmd_mode))
  2474. sde_encoder_resource_control(&sde_enc->base,
  2475. SDE_ENC_RC_EVENT_POST_MODESET);
  2476. else if (msm_is_mode_seamless_poms(msm_mode))
  2477. _sde_encoder_modeset_helper_locked(drm_enc,
  2478. SDE_ENC_RC_EVENT_POST_MODESET);
  2479. }
  2480. return 0;
  2481. }
  2482. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2483. struct drm_display_mode *mode,
  2484. struct drm_display_mode *adj_mode)
  2485. {
  2486. struct sde_encoder_virt *sde_enc;
  2487. struct sde_kms *sde_kms;
  2488. struct drm_connector *conn;
  2489. struct drm_crtc_state *crtc_state;
  2490. struct sde_crtc_state *sde_crtc_state;
  2491. struct sde_connector_state *c_state;
  2492. struct msm_display_mode *msm_mode;
  2493. struct sde_crtc *sde_crtc;
  2494. int i = 0, ret;
  2495. int num_lm, num_intf, num_pp_per_intf;
  2496. if (!drm_enc) {
  2497. SDE_ERROR("invalid encoder\n");
  2498. return;
  2499. }
  2500. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2501. SDE_ERROR("power resource is not enabled\n");
  2502. return;
  2503. }
  2504. sde_kms = sde_encoder_get_kms(drm_enc);
  2505. if (!sde_kms)
  2506. return;
  2507. sde_enc = to_sde_encoder_virt(drm_enc);
  2508. SDE_DEBUG_ENC(sde_enc, "\n");
  2509. SDE_EVT32(DRMID(drm_enc));
  2510. /*
  2511. * cache the crtc in sde_enc on enable for duration of use case
  2512. * for correctly servicing asynchronous irq events and timers
  2513. */
  2514. if (!drm_enc->crtc) {
  2515. SDE_ERROR("invalid crtc\n");
  2516. return;
  2517. }
  2518. sde_enc->crtc = drm_enc->crtc;
  2519. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2520. crtc_state = sde_crtc->base.state;
  2521. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2522. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2523. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2524. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2525. /* get and store the mode_info */
  2526. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2527. if (!conn) {
  2528. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2529. return;
  2530. } else if (!conn->state) {
  2531. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2532. return;
  2533. }
  2534. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2535. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2536. c_state = to_sde_connector_state(conn->state);
  2537. if (!c_state) {
  2538. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2539. return;
  2540. }
  2541. /* cancel delayed off work, if any */
  2542. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2543. /* release resources before seamless mode change */
  2544. msm_mode = &c_state->msm_mode;
  2545. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2546. if (ret)
  2547. return;
  2548. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2549. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2550. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2551. sde_crtc_state->cached_cwb_enc_mask);
  2552. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2553. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2554. }
  2555. /* reserve dynamic resources now, indicating non test-only */
  2556. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2557. if (ret) {
  2558. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2559. return;
  2560. }
  2561. /* assign the reserved HW blocks to this encoder */
  2562. _sde_encoder_virt_populate_hw_res(drm_enc);
  2563. /* determine left HW PP block to map to INTF */
  2564. num_lm = sde_enc->mode_info.topology.num_lm;
  2565. num_intf = sde_enc->mode_info.topology.num_intf;
  2566. num_pp_per_intf = num_lm / num_intf;
  2567. if (!num_pp_per_intf)
  2568. num_pp_per_intf = 1;
  2569. /* perform mode_set on phys_encs */
  2570. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2571. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2572. if (phys) {
  2573. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2574. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2575. i, num_pp_per_intf);
  2576. return;
  2577. }
  2578. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2579. phys->connector = conn;
  2580. if (phys->ops.mode_set)
  2581. phys->ops.mode_set(phys, mode, adj_mode,
  2582. &sde_crtc->reinit_crtc_mixers);
  2583. }
  2584. }
  2585. /* update resources after seamless mode change */
  2586. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2587. }
  2588. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2589. {
  2590. struct sde_encoder_virt *sde_enc = NULL;
  2591. if (!drm_enc) {
  2592. SDE_ERROR("invalid encoder\n");
  2593. return;
  2594. }
  2595. sde_enc = to_sde_encoder_virt(drm_enc);
  2596. /*
  2597. * disable the vsync source after updating the
  2598. * rsc state. rsc state update might have vsync wait
  2599. * and vsync source must be disabled after it.
  2600. * It will avoid generating any vsync from this point
  2601. * till mode-2 entry. It is SW workaround for HW
  2602. * limitation and should not be removed without
  2603. * checking the updated design.
  2604. */
  2605. sde_encoder_control_te(sde_enc, false);
  2606. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2607. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2608. }
  2609. static int _sde_encoder_input_connect(struct input_handler *handler,
  2610. struct input_dev *dev, const struct input_device_id *id)
  2611. {
  2612. struct input_handle *handle;
  2613. int rc = 0;
  2614. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2615. if (!handle)
  2616. return -ENOMEM;
  2617. handle->dev = dev;
  2618. handle->handler = handler;
  2619. handle->name = handler->name;
  2620. rc = input_register_handle(handle);
  2621. if (rc) {
  2622. pr_err("failed to register input handle\n");
  2623. goto error;
  2624. }
  2625. rc = input_open_device(handle);
  2626. if (rc) {
  2627. pr_err("failed to open input device\n");
  2628. goto error_unregister;
  2629. }
  2630. return 0;
  2631. error_unregister:
  2632. input_unregister_handle(handle);
  2633. error:
  2634. kfree(handle);
  2635. return rc;
  2636. }
  2637. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2638. {
  2639. input_close_device(handle);
  2640. input_unregister_handle(handle);
  2641. kfree(handle);
  2642. }
  2643. /**
  2644. * Structure for specifying event parameters on which to receive callbacks.
  2645. * This structure will trigger a callback in case of a touch event (specified by
  2646. * EV_ABS) where there is a change in X and Y coordinates,
  2647. */
  2648. static const struct input_device_id sde_input_ids[] = {
  2649. {
  2650. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2651. .evbit = { BIT_MASK(EV_ABS) },
  2652. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2653. BIT_MASK(ABS_MT_POSITION_X) |
  2654. BIT_MASK(ABS_MT_POSITION_Y) },
  2655. },
  2656. { },
  2657. };
  2658. static void _sde_encoder_input_handler_register(
  2659. struct drm_encoder *drm_enc)
  2660. {
  2661. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2662. int rc;
  2663. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2664. !sde_enc->input_event_enabled)
  2665. return;
  2666. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2667. sde_enc->input_handler->private = sde_enc;
  2668. /* register input handler if not already registered */
  2669. rc = input_register_handler(sde_enc->input_handler);
  2670. if (rc) {
  2671. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2672. rc);
  2673. kfree(sde_enc->input_handler);
  2674. }
  2675. }
  2676. }
  2677. static void _sde_encoder_input_handler_unregister(
  2678. struct drm_encoder *drm_enc)
  2679. {
  2680. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2681. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2682. !sde_enc->input_event_enabled)
  2683. return;
  2684. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2685. input_unregister_handler(sde_enc->input_handler);
  2686. sde_enc->input_handler->private = NULL;
  2687. }
  2688. }
  2689. static int _sde_encoder_input_handler(
  2690. struct sde_encoder_virt *sde_enc)
  2691. {
  2692. struct input_handler *input_handler = NULL;
  2693. int rc = 0;
  2694. if (sde_enc->input_handler) {
  2695. SDE_ERROR_ENC(sde_enc,
  2696. "input_handle is active. unexpected\n");
  2697. return -EINVAL;
  2698. }
  2699. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2700. if (!input_handler)
  2701. return -ENOMEM;
  2702. input_handler->event = sde_encoder_input_event_handler;
  2703. input_handler->connect = _sde_encoder_input_connect;
  2704. input_handler->disconnect = _sde_encoder_input_disconnect;
  2705. input_handler->name = "sde";
  2706. input_handler->id_table = sde_input_ids;
  2707. sde_enc->input_handler = input_handler;
  2708. return rc;
  2709. }
  2710. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2711. {
  2712. struct sde_encoder_virt *sde_enc = NULL;
  2713. struct sde_kms *sde_kms;
  2714. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2715. SDE_ERROR("invalid parameters\n");
  2716. return;
  2717. }
  2718. sde_kms = sde_encoder_get_kms(drm_enc);
  2719. if (!sde_kms)
  2720. return;
  2721. sde_enc = to_sde_encoder_virt(drm_enc);
  2722. if (!sde_enc || !sde_enc->cur_master) {
  2723. SDE_DEBUG("invalid sde encoder/master\n");
  2724. return;
  2725. }
  2726. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2727. sde_enc->cur_master->hw_mdptop &&
  2728. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2729. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2730. sde_enc->cur_master->hw_mdptop);
  2731. if (sde_enc->cur_master->hw_mdptop &&
  2732. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2733. !sde_in_trusted_vm(sde_kms))
  2734. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2735. sde_enc->cur_master->hw_mdptop,
  2736. sde_kms->catalog);
  2737. if (sde_enc->cur_master->hw_ctl &&
  2738. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2739. !sde_enc->cur_master->cont_splash_enabled)
  2740. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2741. sde_enc->cur_master->hw_ctl,
  2742. &sde_enc->cur_master->intf_cfg_v1);
  2743. if (sde_enc->cur_master->hw_ctl)
  2744. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2745. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2746. if (!sde_encoder_in_cont_splash(drm_enc))
  2747. _sde_encoder_update_ppb_size(drm_enc);
  2748. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2749. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2750. _sde_encoder_control_fal10_veto(drm_enc, true);
  2751. }
  2752. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2753. {
  2754. struct sde_kms *sde_kms;
  2755. void *dither_cfg = NULL;
  2756. int ret = 0, i = 0;
  2757. size_t len = 0;
  2758. enum sde_rm_topology_name topology;
  2759. struct drm_encoder *drm_enc;
  2760. struct msm_display_dsc_info *dsc = NULL;
  2761. struct sde_encoder_virt *sde_enc;
  2762. struct sde_hw_pingpong *hw_pp;
  2763. u32 bpp, bpc;
  2764. int num_lm;
  2765. if (!phys || !phys->connector || !phys->hw_pp ||
  2766. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2767. return;
  2768. sde_kms = sde_encoder_get_kms(phys->parent);
  2769. if (!sde_kms)
  2770. return;
  2771. topology = sde_connector_get_topology_name(phys->connector);
  2772. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2773. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2774. (phys->split_role == ENC_ROLE_SLAVE)))
  2775. return;
  2776. drm_enc = phys->parent;
  2777. sde_enc = to_sde_encoder_virt(drm_enc);
  2778. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2779. bpc = dsc->config.bits_per_component;
  2780. bpp = dsc->config.bits_per_pixel;
  2781. /* disable dither for 10 bpp or 10bpc dsc config */
  2782. if (bpp == 10 || bpc == 10) {
  2783. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2784. return;
  2785. }
  2786. ret = sde_connector_get_dither_cfg(phys->connector,
  2787. phys->connector->state, &dither_cfg,
  2788. &len, sde_enc->idle_pc_restore);
  2789. /* skip reg writes when return values are invalid or no data */
  2790. if (ret && ret == -ENODATA)
  2791. return;
  2792. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2793. for (i = 0; i < num_lm; i++) {
  2794. hw_pp = sde_enc->hw_pp[i];
  2795. phys->hw_pp->ops.setup_dither(hw_pp,
  2796. dither_cfg, len);
  2797. }
  2798. }
  2799. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2800. {
  2801. struct sde_encoder_virt *sde_enc = NULL;
  2802. int i;
  2803. if (!drm_enc) {
  2804. SDE_ERROR("invalid encoder\n");
  2805. return;
  2806. }
  2807. sde_enc = to_sde_encoder_virt(drm_enc);
  2808. if (!sde_enc->cur_master) {
  2809. SDE_DEBUG("virt encoder has no master\n");
  2810. return;
  2811. }
  2812. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2813. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2814. sde_enc->idle_pc_restore = true;
  2815. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2816. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2817. if (!phys)
  2818. continue;
  2819. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2820. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2821. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2822. phys->ops.restore(phys);
  2823. _sde_encoder_setup_dither(phys);
  2824. }
  2825. if (sde_enc->cur_master->ops.restore)
  2826. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2827. _sde_encoder_virt_enable_helper(drm_enc);
  2828. sde_encoder_control_te(sde_enc, true);
  2829. /*
  2830. * During IPC misr ctl register is reset.
  2831. * Need to reconfigure misr after every IPC.
  2832. */
  2833. if (atomic_read(&sde_enc->misr_enable))
  2834. sde_enc->misr_reconfigure = true;
  2835. }
  2836. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2837. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2838. {
  2839. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2840. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2841. int i;
  2842. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2843. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2844. if (!phys)
  2845. continue;
  2846. phys->comp_type = comp_info->comp_type;
  2847. phys->comp_ratio = comp_info->comp_ratio;
  2848. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2849. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2850. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2851. phys->dsc_extra_pclk_cycle_cnt =
  2852. comp_info->dsc_info.pclk_per_line;
  2853. phys->dsc_extra_disp_width =
  2854. comp_info->dsc_info.extra_width;
  2855. phys->dce_bytes_per_line =
  2856. comp_info->dsc_info.bytes_per_pkt *
  2857. comp_info->dsc_info.pkt_per_line;
  2858. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2859. phys->dce_bytes_per_line =
  2860. comp_info->vdc_info.bytes_per_pkt *
  2861. comp_info->vdc_info.pkt_per_line;
  2862. }
  2863. if (phys != sde_enc->cur_master) {
  2864. /**
  2865. * on DMS request, the encoder will be enabled
  2866. * already. Invoke restore to reconfigure the
  2867. * new mode.
  2868. */
  2869. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2870. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2871. phys->ops.restore)
  2872. phys->ops.restore(phys);
  2873. else if (phys->ops.enable)
  2874. phys->ops.enable(phys);
  2875. }
  2876. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2877. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2878. phys->ops.setup_misr(phys, true,
  2879. sde_enc->misr_frame_count);
  2880. }
  2881. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2882. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2883. sde_enc->cur_master->ops.restore)
  2884. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2885. else if (sde_enc->cur_master->ops.enable)
  2886. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2887. }
  2888. static void sde_encoder_off_work(struct kthread_work *work)
  2889. {
  2890. struct sde_encoder_virt *sde_enc = container_of(work,
  2891. struct sde_encoder_virt, delayed_off_work.work);
  2892. struct drm_encoder *drm_enc;
  2893. if (!sde_enc) {
  2894. SDE_ERROR("invalid sde encoder\n");
  2895. return;
  2896. }
  2897. drm_enc = &sde_enc->base;
  2898. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2899. sde_encoder_idle_request(drm_enc);
  2900. SDE_ATRACE_END("sde_encoder_off_work");
  2901. }
  2902. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2903. {
  2904. struct sde_encoder_virt *sde_enc = NULL;
  2905. bool has_master_enc = false;
  2906. int i, ret = 0;
  2907. struct sde_connector_state *c_state;
  2908. struct drm_display_mode *cur_mode = NULL;
  2909. struct msm_display_mode *msm_mode;
  2910. if (!drm_enc || !drm_enc->crtc) {
  2911. SDE_ERROR("invalid encoder\n");
  2912. return;
  2913. }
  2914. sde_enc = to_sde_encoder_virt(drm_enc);
  2915. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2916. SDE_ERROR("power resource is not enabled\n");
  2917. return;
  2918. }
  2919. if (!sde_enc->crtc)
  2920. sde_enc->crtc = drm_enc->crtc;
  2921. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2922. SDE_DEBUG_ENC(sde_enc, "\n");
  2923. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2924. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2925. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2926. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2927. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2928. sde_enc->cur_master = phys;
  2929. has_master_enc = true;
  2930. break;
  2931. }
  2932. }
  2933. if (!has_master_enc) {
  2934. sde_enc->cur_master = NULL;
  2935. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2936. return;
  2937. }
  2938. _sde_encoder_input_handler_register(drm_enc);
  2939. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2940. if (!c_state) {
  2941. SDE_ERROR("invalid connector state\n");
  2942. return;
  2943. }
  2944. msm_mode = &c_state->msm_mode;
  2945. if ((drm_enc->crtc->state->connectors_changed &&
  2946. sde_encoder_in_clone_mode(drm_enc)) ||
  2947. !(msm_is_mode_seamless_vrr(msm_mode)
  2948. || msm_is_mode_seamless_dms(msm_mode)
  2949. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2950. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2951. sde_encoder_off_work);
  2952. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2953. if (ret) {
  2954. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2955. ret);
  2956. return;
  2957. }
  2958. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2959. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2960. /* turn off vsync_in to update tear check configuration */
  2961. sde_encoder_control_te(sde_enc, false);
  2962. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2963. _sde_encoder_virt_enable_helper(drm_enc);
  2964. sde_encoder_control_te(sde_enc, true);
  2965. }
  2966. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2967. {
  2968. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2969. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2970. int i = 0;
  2971. _sde_encoder_control_fal10_veto(drm_enc, false);
  2972. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2973. if (sde_enc->phys_encs[i]) {
  2974. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2975. sde_enc->phys_encs[i]->connector = NULL;
  2976. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2977. }
  2978. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2979. }
  2980. sde_enc->cur_master = NULL;
  2981. /*
  2982. * clear the cached crtc in sde_enc on use case finish, after all the
  2983. * outstanding events and timers have been completed
  2984. */
  2985. sde_enc->crtc = NULL;
  2986. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2987. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2988. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2989. }
  2990. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2991. {
  2992. struct sde_encoder_virt *sde_enc = NULL;
  2993. struct sde_connector *sde_conn;
  2994. struct sde_kms *sde_kms;
  2995. enum sde_intf_mode intf_mode;
  2996. int ret, i = 0;
  2997. if (!drm_enc) {
  2998. SDE_ERROR("invalid encoder\n");
  2999. return;
  3000. } else if (!drm_enc->dev) {
  3001. SDE_ERROR("invalid dev\n");
  3002. return;
  3003. } else if (!drm_enc->dev->dev_private) {
  3004. SDE_ERROR("invalid dev_private\n");
  3005. return;
  3006. }
  3007. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3008. SDE_ERROR("power resource is not enabled\n");
  3009. return;
  3010. }
  3011. sde_enc = to_sde_encoder_virt(drm_enc);
  3012. if (!sde_enc->cur_master) {
  3013. SDE_ERROR("Invalid cur_master\n");
  3014. return;
  3015. }
  3016. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3017. SDE_DEBUG_ENC(sde_enc, "\n");
  3018. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3019. if (!sde_kms)
  3020. return;
  3021. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3022. SDE_EVT32(DRMID(drm_enc));
  3023. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3024. /* disable autorefresh */
  3025. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3026. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3027. if (phys && phys->ops.disable_autorefresh)
  3028. phys->ops.disable_autorefresh(phys);
  3029. }
  3030. /* wait for idle */
  3031. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3032. }
  3033. _sde_encoder_input_handler_unregister(drm_enc);
  3034. flush_delayed_work(&sde_conn->status_work);
  3035. /*
  3036. * For primary command mode and video mode encoders, execute the
  3037. * resource control pre-stop operations before the physical encoders
  3038. * are disabled, to allow the rsc to transition its states properly.
  3039. *
  3040. * For other encoder types, rsc should not be enabled until after
  3041. * they have been fully disabled, so delay the pre-stop operations
  3042. * until after the physical disable calls have returned.
  3043. */
  3044. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3045. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3046. sde_encoder_resource_control(drm_enc,
  3047. SDE_ENC_RC_EVENT_PRE_STOP);
  3048. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3049. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3050. if (phys && phys->ops.disable)
  3051. phys->ops.disable(phys);
  3052. }
  3053. } else {
  3054. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3055. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3056. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3057. if (phys && phys->ops.disable)
  3058. phys->ops.disable(phys);
  3059. }
  3060. sde_encoder_resource_control(drm_enc,
  3061. SDE_ENC_RC_EVENT_PRE_STOP);
  3062. }
  3063. /*
  3064. * disable dce after the transfer is complete (for command mode)
  3065. * and after physical encoder is disabled, to make sure timing
  3066. * engine is already disabled (for video mode).
  3067. */
  3068. if (!sde_in_trusted_vm(sde_kms))
  3069. sde_encoder_dce_disable(sde_enc);
  3070. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3071. /* reset connector topology name property */
  3072. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3073. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3074. ret = sde_rm_update_topology(&sde_kms->rm,
  3075. sde_enc->cur_master->connector->state, NULL);
  3076. if (ret) {
  3077. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3078. return;
  3079. }
  3080. }
  3081. if (!sde_encoder_in_clone_mode(drm_enc))
  3082. sde_encoder_virt_reset(drm_enc);
  3083. }
  3084. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3085. {
  3086. /* trigger hw-fences override signal */
  3087. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3088. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3089. }
  3090. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3091. struct sde_encoder_phys_wb *wb_enc)
  3092. {
  3093. struct sde_encoder_virt *sde_enc;
  3094. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3095. struct sde_ctl_flush_cfg cfg;
  3096. struct sde_hw_dsc *hw_dsc = NULL;
  3097. int i;
  3098. ctl->ops.reset(ctl);
  3099. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3100. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3101. if (wb_enc) {
  3102. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3103. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3104. false, phys_enc->hw_pp->idx);
  3105. if (ctl->ops.update_bitmask)
  3106. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3107. wb_enc->hw_wb->idx, true);
  3108. }
  3109. } else {
  3110. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3111. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3112. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3113. sde_enc->phys_encs[i]->hw_intf, false,
  3114. sde_enc->phys_encs[i]->hw_pp->idx);
  3115. if (ctl->ops.update_bitmask)
  3116. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3117. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3118. }
  3119. }
  3120. }
  3121. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3122. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3123. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3124. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3125. phys_enc->hw_pp->merge_3d->idx, true);
  3126. }
  3127. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3128. phys_enc->hw_pp) {
  3129. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3130. false, phys_enc->hw_pp->idx);
  3131. if (ctl->ops.update_bitmask)
  3132. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3133. phys_enc->hw_cdm->idx, true);
  3134. }
  3135. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3136. phys_enc->hw_pp) {
  3137. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3138. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3139. if (ctl->ops.update_dnsc_blur_bitmask)
  3140. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3141. }
  3142. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3143. ctl->ops.reset_post_disable)
  3144. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3145. phys_enc->hw_pp->merge_3d ?
  3146. phys_enc->hw_pp->merge_3d->idx : 0);
  3147. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3148. hw_dsc = sde_enc->hw_dsc[i];
  3149. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3150. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3151. if (ctl->ops.update_bitmask)
  3152. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3153. }
  3154. }
  3155. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3156. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3157. ctl->ops.get_pending_flush(ctl, &cfg);
  3158. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3159. ctl->ops.trigger_flush(ctl);
  3160. ctl->ops.trigger_start(ctl);
  3161. ctl->ops.clear_pending_flush(ctl);
  3162. }
  3163. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3164. {
  3165. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3166. struct sde_ctl_flush_cfg cfg;
  3167. ctl->ops.reset(ctl);
  3168. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3169. ctl->ops.get_pending_flush(ctl, &cfg);
  3170. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3171. ctl->ops.trigger_flush(ctl);
  3172. ctl->ops.trigger_start(ctl);
  3173. }
  3174. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3175. enum sde_intf_type type, u32 controller_id)
  3176. {
  3177. int i = 0;
  3178. for (i = 0; i < catalog->intf_count; i++) {
  3179. if (catalog->intf[i].type == type
  3180. && catalog->intf[i].controller_id == controller_id) {
  3181. return catalog->intf[i].id;
  3182. }
  3183. }
  3184. return INTF_MAX;
  3185. }
  3186. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3187. enum sde_intf_type type, u32 controller_id)
  3188. {
  3189. if (controller_id < catalog->wb_count)
  3190. return catalog->wb[controller_id].id;
  3191. return WB_MAX;
  3192. }
  3193. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3194. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3195. {
  3196. u64 start_timestamp, end_timestamp;
  3197. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3198. SDE_ERROR("invalid inputs\n");
  3199. return;
  3200. }
  3201. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3202. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3203. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3204. &start_timestamp, &end_timestamp);
  3205. trace_sde_hw_fence_status(crtc->base.id, "input",
  3206. start_timestamp, end_timestamp);
  3207. }
  3208. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3209. && hw_ctl->ops.hw_fence_output_status) {
  3210. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3211. &start_timestamp, &end_timestamp);
  3212. trace_sde_hw_fence_status(crtc->base.id, "output",
  3213. start_timestamp, end_timestamp);
  3214. }
  3215. }
  3216. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3217. struct drm_crtc *crtc)
  3218. {
  3219. struct sde_hw_uidle *uidle;
  3220. struct sde_uidle_cntr cntr;
  3221. struct sde_uidle_status status;
  3222. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3223. pr_err("invalid params %d %d\n",
  3224. !sde_kms, !crtc);
  3225. return;
  3226. }
  3227. /* check if perf counters are enabled and setup */
  3228. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3229. return;
  3230. uidle = sde_kms->hw_uidle;
  3231. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3232. && uidle->ops.uidle_get_status) {
  3233. uidle->ops.uidle_get_status(uidle, &status);
  3234. trace_sde_perf_uidle_status(
  3235. crtc->base.id,
  3236. status.uidle_danger_status_0,
  3237. status.uidle_danger_status_1,
  3238. status.uidle_safe_status_0,
  3239. status.uidle_safe_status_1,
  3240. status.uidle_idle_status_0,
  3241. status.uidle_idle_status_1,
  3242. status.uidle_fal_status_0,
  3243. status.uidle_fal_status_1,
  3244. status.uidle_status,
  3245. status.uidle_en_fal10);
  3246. }
  3247. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3248. && uidle->ops.uidle_get_cntr) {
  3249. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3250. trace_sde_perf_uidle_cntr(
  3251. crtc->base.id,
  3252. cntr.fal1_gate_cntr,
  3253. cntr.fal10_gate_cntr,
  3254. cntr.fal_wait_gate_cntr,
  3255. cntr.fal1_num_transitions_cntr,
  3256. cntr.fal10_num_transitions_cntr,
  3257. cntr.min_gate_cntr,
  3258. cntr.max_gate_cntr);
  3259. }
  3260. }
  3261. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3262. struct sde_encoder_phys *phy_enc)
  3263. {
  3264. struct sde_encoder_virt *sde_enc = NULL;
  3265. unsigned long lock_flags;
  3266. ktime_t ts = 0;
  3267. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3268. return;
  3269. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3270. sde_enc = to_sde_encoder_virt(drm_enc);
  3271. /*
  3272. * calculate accurate vsync timestamp when available
  3273. * set current time otherwise
  3274. */
  3275. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3276. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3277. if (!ts)
  3278. ts = ktime_get();
  3279. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3280. phy_enc->last_vsync_timestamp = ts;
  3281. atomic_inc(&phy_enc->vsync_cnt);
  3282. if (sde_enc->crtc_vblank_cb)
  3283. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3284. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3285. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3286. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3287. if (phy_enc->sde_kms->debugfs_hw_fence)
  3288. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3289. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3290. SDE_ATRACE_END("encoder_vblank_callback");
  3291. }
  3292. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3293. struct sde_encoder_phys *phy_enc)
  3294. {
  3295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3296. if (!phy_enc)
  3297. return;
  3298. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3299. atomic_inc(&phy_enc->underrun_cnt);
  3300. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3301. if (sde_enc->cur_master &&
  3302. sde_enc->cur_master->ops.get_underrun_line_count)
  3303. sde_enc->cur_master->ops.get_underrun_line_count(
  3304. sde_enc->cur_master);
  3305. trace_sde_encoder_underrun(DRMID(drm_enc),
  3306. atomic_read(&phy_enc->underrun_cnt));
  3307. if (phy_enc->sde_kms &&
  3308. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3309. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3310. SDE_DBG_CTRL("stop_ftrace");
  3311. SDE_DBG_CTRL("panic_underrun");
  3312. SDE_ATRACE_END("encoder_underrun_callback");
  3313. }
  3314. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3315. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3316. {
  3317. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3318. unsigned long lock_flags;
  3319. bool enable;
  3320. int i;
  3321. enable = vbl_cb ? true : false;
  3322. if (!drm_enc) {
  3323. SDE_ERROR("invalid encoder\n");
  3324. return;
  3325. }
  3326. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3327. SDE_EVT32(DRMID(drm_enc), enable);
  3328. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3329. sde_enc->crtc_vblank_cb = vbl_cb;
  3330. sde_enc->crtc_vblank_cb_data = vbl_data;
  3331. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3334. if (phys && phys->ops.control_vblank_irq)
  3335. phys->ops.control_vblank_irq(phys, enable);
  3336. }
  3337. sde_enc->vblank_enabled = enable;
  3338. }
  3339. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3340. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3341. struct drm_crtc *crtc)
  3342. {
  3343. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3344. unsigned long lock_flags;
  3345. bool enable;
  3346. enable = frame_event_cb ? true : false;
  3347. if (!drm_enc) {
  3348. SDE_ERROR("invalid encoder\n");
  3349. return;
  3350. }
  3351. SDE_DEBUG_ENC(sde_enc, "\n");
  3352. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3353. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3354. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3355. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3356. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3357. }
  3358. static void sde_encoder_frame_done_callback(
  3359. struct drm_encoder *drm_enc,
  3360. struct sde_encoder_phys *ready_phys, u32 event)
  3361. {
  3362. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3363. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3364. unsigned int i;
  3365. bool trigger = true;
  3366. bool is_cmd_mode = false;
  3367. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3368. ktime_t ts = 0;
  3369. if (!sde_kms || !sde_enc->cur_master) {
  3370. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3371. sde_kms, sde_enc->cur_master);
  3372. return;
  3373. }
  3374. sde_enc->crtc_frame_event_cb_data.connector =
  3375. sde_enc->cur_master->connector;
  3376. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3377. is_cmd_mode = true;
  3378. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3379. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3380. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3381. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3382. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3383. /*
  3384. * get current ktime for other events and when precise timestamp is not
  3385. * available for retire-fence
  3386. */
  3387. if (!ts)
  3388. ts = ktime_get();
  3389. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3390. | SDE_ENCODER_FRAME_EVENT_ERROR
  3391. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3392. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3393. if (ready_phys->connector)
  3394. topology = sde_connector_get_topology_name(
  3395. ready_phys->connector);
  3396. /* One of the physical encoders has become idle */
  3397. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3398. if (sde_enc->phys_encs[i] == ready_phys) {
  3399. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3400. atomic_read(&sde_enc->frame_done_cnt[i]));
  3401. if (!atomic_add_unless(
  3402. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3403. SDE_EVT32(DRMID(drm_enc), event,
  3404. ready_phys->intf_idx,
  3405. SDE_EVTLOG_ERROR);
  3406. SDE_ERROR_ENC(sde_enc,
  3407. "intf idx:%d, event:%d\n",
  3408. ready_phys->intf_idx, event);
  3409. return;
  3410. }
  3411. }
  3412. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3413. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3414. trigger = false;
  3415. }
  3416. if (trigger) {
  3417. if (sde_enc->crtc_frame_event_cb)
  3418. sde_enc->crtc_frame_event_cb(
  3419. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3420. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3421. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3422. -1, 0);
  3423. }
  3424. } else if (sde_enc->crtc_frame_event_cb) {
  3425. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3426. }
  3427. }
  3428. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3429. {
  3430. struct sde_encoder_virt *sde_enc;
  3431. if (!drm_enc) {
  3432. SDE_ERROR("invalid drm encoder\n");
  3433. return -EINVAL;
  3434. }
  3435. sde_enc = to_sde_encoder_virt(drm_enc);
  3436. sde_encoder_resource_control(&sde_enc->base,
  3437. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3438. return 0;
  3439. }
  3440. /**
  3441. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3442. * phys: Pointer to physical encoder structure
  3443. *
  3444. */
  3445. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3446. struct sde_kms *sde_kms)
  3447. {
  3448. struct sde_connector *c_conn;
  3449. int line_count;
  3450. c_conn = to_sde_connector(phys->connector);
  3451. if (!c_conn) {
  3452. SDE_ERROR("invalid connector");
  3453. return;
  3454. }
  3455. line_count = sde_connector_get_property(phys->connector->state,
  3456. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3457. if (c_conn->hwfence_wb_retire_fences_enable)
  3458. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3459. sde_kms->debugfs_hw_fence);
  3460. }
  3461. /**
  3462. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3463. * drm_enc: Pointer to drm encoder structure
  3464. * phys: Pointer to physical encoder structure
  3465. * extra_flush: Additional bit mask to include in flush trigger
  3466. * config_changed: if true new config is applied, avoid increment of retire
  3467. * count if false
  3468. */
  3469. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3470. struct sde_encoder_phys *phys,
  3471. struct sde_ctl_flush_cfg *extra_flush,
  3472. bool config_changed)
  3473. {
  3474. struct sde_hw_ctl *ctl;
  3475. unsigned long lock_flags;
  3476. struct sde_encoder_virt *sde_enc;
  3477. int pend_ret_fence_cnt;
  3478. struct sde_connector *c_conn;
  3479. if (!drm_enc || !phys) {
  3480. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3481. !drm_enc, !phys);
  3482. return;
  3483. }
  3484. sde_enc = to_sde_encoder_virt(drm_enc);
  3485. c_conn = to_sde_connector(phys->connector);
  3486. if (!phys->hw_pp) {
  3487. SDE_ERROR("invalid pingpong hw\n");
  3488. return;
  3489. }
  3490. ctl = phys->hw_ctl;
  3491. if (!ctl || !phys->ops.trigger_flush) {
  3492. SDE_ERROR("missing ctl/trigger cb\n");
  3493. return;
  3494. }
  3495. if (phys->split_role == ENC_ROLE_SKIP) {
  3496. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3497. "skip flush pp%d ctl%d\n",
  3498. phys->hw_pp->idx - PINGPONG_0,
  3499. ctl->idx - CTL_0);
  3500. return;
  3501. }
  3502. /* update pending counts and trigger kickoff ctl flush atomically */
  3503. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3504. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3505. atomic_inc(&phys->pending_retire_fence_cnt);
  3506. atomic_inc(&phys->pending_ctl_start_cnt);
  3507. }
  3508. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3509. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3510. ctl->ops.update_bitmask) {
  3511. /* perform peripheral flush on every frame update for dp dsc */
  3512. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3513. phys->comp_ratio && c_conn->ops.update_pps)
  3514. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3515. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3516. }
  3517. if ((extra_flush && extra_flush->pending_flush_mask)
  3518. && ctl->ops.update_pending_flush)
  3519. ctl->ops.update_pending_flush(ctl, extra_flush);
  3520. phys->ops.trigger_flush(phys);
  3521. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3522. if (ctl->ops.get_pending_flush) {
  3523. struct sde_ctl_flush_cfg pending_flush = {0,};
  3524. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3525. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3526. ctl->idx - CTL_0,
  3527. pending_flush.pending_flush_mask,
  3528. pend_ret_fence_cnt);
  3529. } else {
  3530. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3531. ctl->idx - CTL_0,
  3532. pend_ret_fence_cnt);
  3533. }
  3534. }
  3535. /**
  3536. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3537. * phys: Pointer to physical encoder structure
  3538. */
  3539. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3540. {
  3541. struct sde_hw_ctl *ctl;
  3542. struct sde_encoder_virt *sde_enc;
  3543. if (!phys) {
  3544. SDE_ERROR("invalid argument(s)\n");
  3545. return;
  3546. }
  3547. if (!phys->hw_pp) {
  3548. SDE_ERROR("invalid pingpong hw\n");
  3549. return;
  3550. }
  3551. if (!phys->parent) {
  3552. SDE_ERROR("invalid parent\n");
  3553. return;
  3554. }
  3555. /* avoid ctrl start for encoder in clone mode */
  3556. if (phys->in_clone_mode)
  3557. return;
  3558. ctl = phys->hw_ctl;
  3559. sde_enc = to_sde_encoder_virt(phys->parent);
  3560. if (phys->split_role == ENC_ROLE_SKIP) {
  3561. SDE_DEBUG_ENC(sde_enc,
  3562. "skip start pp%d ctl%d\n",
  3563. phys->hw_pp->idx - PINGPONG_0,
  3564. ctl->idx - CTL_0);
  3565. return;
  3566. }
  3567. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3568. phys->ops.trigger_start(phys);
  3569. }
  3570. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3571. {
  3572. struct sde_hw_ctl *ctl;
  3573. if (!phys_enc) {
  3574. SDE_ERROR("invalid encoder\n");
  3575. return;
  3576. }
  3577. ctl = phys_enc->hw_ctl;
  3578. if (ctl && ctl->ops.trigger_flush)
  3579. ctl->ops.trigger_flush(ctl);
  3580. }
  3581. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3582. {
  3583. struct sde_hw_ctl *ctl;
  3584. if (!phys_enc) {
  3585. SDE_ERROR("invalid encoder\n");
  3586. return;
  3587. }
  3588. ctl = phys_enc->hw_ctl;
  3589. if (ctl && ctl->ops.trigger_start) {
  3590. ctl->ops.trigger_start(ctl);
  3591. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3592. }
  3593. }
  3594. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3595. {
  3596. struct sde_encoder_virt *sde_enc;
  3597. struct sde_connector *sde_con;
  3598. void *sde_con_disp;
  3599. struct sde_hw_ctl *ctl;
  3600. int rc;
  3601. if (!phys_enc) {
  3602. SDE_ERROR("invalid encoder\n");
  3603. return;
  3604. }
  3605. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3606. ctl = phys_enc->hw_ctl;
  3607. if (!ctl || !ctl->ops.reset)
  3608. return;
  3609. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3610. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3611. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3612. phys_enc->connector) {
  3613. sde_con = to_sde_connector(phys_enc->connector);
  3614. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3615. if (sde_con->ops.soft_reset) {
  3616. rc = sde_con->ops.soft_reset(sde_con_disp);
  3617. if (rc) {
  3618. SDE_ERROR_ENC(sde_enc,
  3619. "connector soft reset failure\n");
  3620. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3621. }
  3622. }
  3623. }
  3624. phys_enc->enable_state = SDE_ENC_ENABLED;
  3625. }
  3626. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3627. {
  3628. struct sde_crtc *sde_crtc;
  3629. struct sde_kms *sde_kms = NULL;
  3630. if (!sde_enc || !sde_enc->crtc) {
  3631. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3632. return;
  3633. }
  3634. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3635. if (!sde_kms) {
  3636. SDE_ERROR("invalid kms\n");
  3637. return;
  3638. }
  3639. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3640. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3641. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3642. sde_kms->debugfs_hw_fence : 0);
  3643. }
  3644. /**
  3645. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3646. * Iterate through the physical encoders and perform consolidated flush
  3647. * and/or control start triggering as needed. This is done in the virtual
  3648. * encoder rather than the individual physical ones in order to handle
  3649. * use cases that require visibility into multiple physical encoders at
  3650. * a time.
  3651. * sde_enc: Pointer to virtual encoder structure
  3652. * config_changed: if true new config is applied. Avoid regdma_flush and
  3653. * incrementing the retire count if false.
  3654. */
  3655. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3656. bool config_changed)
  3657. {
  3658. struct sde_hw_ctl *ctl;
  3659. uint32_t i;
  3660. struct sde_ctl_flush_cfg pending_flush = {0,};
  3661. u32 pending_kickoff_cnt;
  3662. struct msm_drm_private *priv = NULL;
  3663. struct sde_kms *sde_kms = NULL;
  3664. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3665. bool is_regdma_blocking = false, is_vid_mode = false;
  3666. struct sde_crtc *sde_crtc;
  3667. if (!sde_enc) {
  3668. SDE_ERROR("invalid encoder\n");
  3669. return;
  3670. }
  3671. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3672. /* reset input fence status and skip flush for fence error case. */
  3673. if (sde_crtc->input_fence_status < 0) {
  3674. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3675. sde_crtc->input_fence_status = 0;
  3676. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3677. sde_crtc->input_fence_status);
  3678. goto handle_elevated_ahb_vote;
  3679. }
  3680. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3681. is_vid_mode = true;
  3682. is_regdma_blocking = (is_vid_mode ||
  3683. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3684. /* don't perform flush/start operations for slave encoders */
  3685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3687. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3688. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3689. continue;
  3690. ctl = phys->hw_ctl;
  3691. if (!ctl)
  3692. continue;
  3693. if (phys->connector)
  3694. topology = sde_connector_get_topology_name(
  3695. phys->connector);
  3696. if (!phys->ops.needs_single_flush ||
  3697. !phys->ops.needs_single_flush(phys)) {
  3698. if (config_changed && ctl->ops.reg_dma_flush)
  3699. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3700. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3701. config_changed);
  3702. } else if (ctl->ops.get_pending_flush) {
  3703. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3704. }
  3705. }
  3706. /* for split flush, combine pending flush masks and send to master */
  3707. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3708. ctl = sde_enc->cur_master->hw_ctl;
  3709. if (config_changed && ctl->ops.reg_dma_flush)
  3710. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3711. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3712. &pending_flush,
  3713. config_changed);
  3714. }
  3715. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3716. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3717. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3718. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3719. continue;
  3720. if (!phys->ops.needs_single_flush ||
  3721. !phys->ops.needs_single_flush(phys)) {
  3722. pending_kickoff_cnt =
  3723. sde_encoder_phys_inc_pending(phys);
  3724. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3725. } else {
  3726. pending_kickoff_cnt =
  3727. sde_encoder_phys_inc_pending(phys);
  3728. SDE_EVT32(pending_kickoff_cnt,
  3729. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3730. }
  3731. }
  3732. if (atomic_read(&sde_enc->misr_enable))
  3733. sde_encoder_misr_configure(&sde_enc->base, true,
  3734. sde_enc->misr_frame_count);
  3735. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3736. if (crtc_misr_info.misr_enable && sde_crtc &&
  3737. sde_crtc->misr_reconfigure) {
  3738. sde_crtc_misr_setup(sde_enc->crtc, true,
  3739. crtc_misr_info.misr_frame_count);
  3740. sde_crtc->misr_reconfigure = false;
  3741. }
  3742. _sde_encoder_trigger_start(sde_enc->cur_master);
  3743. handle_elevated_ahb_vote:
  3744. if (sde_enc->elevated_ahb_vote) {
  3745. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3746. priv = sde_enc->base.dev->dev_private;
  3747. if (sde_kms != NULL) {
  3748. sde_power_scale_reg_bus(&priv->phandle,
  3749. VOTE_INDEX_LOW,
  3750. false);
  3751. }
  3752. sde_enc->elevated_ahb_vote = false;
  3753. }
  3754. }
  3755. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3756. struct drm_encoder *drm_enc,
  3757. unsigned long *affected_displays,
  3758. int num_active_phys)
  3759. {
  3760. struct sde_encoder_virt *sde_enc;
  3761. struct sde_encoder_phys *master;
  3762. enum sde_rm_topology_name topology;
  3763. bool is_right_only;
  3764. if (!drm_enc || !affected_displays)
  3765. return;
  3766. sde_enc = to_sde_encoder_virt(drm_enc);
  3767. master = sde_enc->cur_master;
  3768. if (!master || !master->connector)
  3769. return;
  3770. topology = sde_connector_get_topology_name(master->connector);
  3771. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3772. return;
  3773. /*
  3774. * For pingpong split, the slave pingpong won't generate IRQs. For
  3775. * right-only updates, we can't swap pingpongs, or simply swap the
  3776. * master/slave assignment, we actually have to swap the interfaces
  3777. * so that the master physical encoder will use a pingpong/interface
  3778. * that generates irqs on which to wait.
  3779. */
  3780. is_right_only = !test_bit(0, affected_displays) &&
  3781. test_bit(1, affected_displays);
  3782. if (is_right_only && !sde_enc->intfs_swapped) {
  3783. /* right-only update swap interfaces */
  3784. swap(sde_enc->phys_encs[0]->intf_idx,
  3785. sde_enc->phys_encs[1]->intf_idx);
  3786. sde_enc->intfs_swapped = true;
  3787. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3788. /* left-only or full update, swap back */
  3789. swap(sde_enc->phys_encs[0]->intf_idx,
  3790. sde_enc->phys_encs[1]->intf_idx);
  3791. sde_enc->intfs_swapped = false;
  3792. }
  3793. SDE_DEBUG_ENC(sde_enc,
  3794. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3795. is_right_only, sde_enc->intfs_swapped,
  3796. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3797. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3798. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3799. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3800. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3801. *affected_displays);
  3802. /* ppsplit always uses master since ppslave invalid for irqs*/
  3803. if (num_active_phys == 1)
  3804. *affected_displays = BIT(0);
  3805. }
  3806. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3807. struct sde_encoder_kickoff_params *params)
  3808. {
  3809. struct sde_encoder_virt *sde_enc;
  3810. struct sde_encoder_phys *phys;
  3811. int i, num_active_phys;
  3812. bool master_assigned = false;
  3813. if (!drm_enc || !params)
  3814. return;
  3815. sde_enc = to_sde_encoder_virt(drm_enc);
  3816. if (sde_enc->num_phys_encs <= 1)
  3817. return;
  3818. /* count bits set */
  3819. num_active_phys = hweight_long(params->affected_displays);
  3820. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3821. params->affected_displays, num_active_phys);
  3822. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3823. num_active_phys);
  3824. /* for left/right only update, ppsplit master switches interface */
  3825. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3826. &params->affected_displays, num_active_phys);
  3827. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3828. enum sde_enc_split_role prv_role, new_role;
  3829. bool active = false;
  3830. phys = sde_enc->phys_encs[i];
  3831. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3832. continue;
  3833. active = test_bit(i, &params->affected_displays);
  3834. prv_role = phys->split_role;
  3835. if (active && num_active_phys == 1)
  3836. new_role = ENC_ROLE_SOLO;
  3837. else if (active && !master_assigned)
  3838. new_role = ENC_ROLE_MASTER;
  3839. else if (active)
  3840. new_role = ENC_ROLE_SLAVE;
  3841. else
  3842. new_role = ENC_ROLE_SKIP;
  3843. phys->ops.update_split_role(phys, new_role);
  3844. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3845. sde_enc->cur_master = phys;
  3846. master_assigned = true;
  3847. }
  3848. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3849. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3850. phys->split_role, active);
  3851. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3852. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3853. phys->split_role, active, num_active_phys);
  3854. }
  3855. }
  3856. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3857. {
  3858. struct sde_encoder_virt *sde_enc;
  3859. struct msm_display_info *disp_info;
  3860. if (!drm_enc) {
  3861. SDE_ERROR("invalid encoder\n");
  3862. return false;
  3863. }
  3864. sde_enc = to_sde_encoder_virt(drm_enc);
  3865. disp_info = &sde_enc->disp_info;
  3866. return (disp_info->curr_panel_mode == mode);
  3867. }
  3868. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3869. {
  3870. struct sde_encoder_virt *sde_enc;
  3871. struct sde_encoder_phys *phys;
  3872. unsigned int i;
  3873. struct sde_hw_ctl *ctl;
  3874. if (!drm_enc) {
  3875. SDE_ERROR("invalid encoder\n");
  3876. return;
  3877. }
  3878. sde_enc = to_sde_encoder_virt(drm_enc);
  3879. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3880. phys = sde_enc->phys_encs[i];
  3881. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3882. sde_encoder_check_curr_mode(drm_enc,
  3883. MSM_DISPLAY_CMD_MODE)) {
  3884. ctl = phys->hw_ctl;
  3885. if (ctl->ops.trigger_pending)
  3886. /* update only for command mode primary ctl */
  3887. ctl->ops.trigger_pending(ctl);
  3888. }
  3889. }
  3890. sde_enc->idle_pc_restore = false;
  3891. }
  3892. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3893. {
  3894. struct sde_encoder_virt *sde_enc = container_of(work,
  3895. struct sde_encoder_virt, esd_trigger_work);
  3896. if (!sde_enc) {
  3897. SDE_ERROR("invalid sde encoder\n");
  3898. return;
  3899. }
  3900. sde_encoder_resource_control(&sde_enc->base,
  3901. SDE_ENC_RC_EVENT_KICKOFF);
  3902. }
  3903. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3904. {
  3905. struct sde_encoder_virt *sde_enc = container_of(work,
  3906. struct sde_encoder_virt, input_event_work);
  3907. if (!sde_enc) {
  3908. SDE_ERROR("invalid sde encoder\n");
  3909. return;
  3910. }
  3911. sde_encoder_resource_control(&sde_enc->base,
  3912. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3913. }
  3914. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3915. {
  3916. struct sde_encoder_virt *sde_enc = container_of(work,
  3917. struct sde_encoder_virt, early_wakeup_work);
  3918. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3919. if (!sde_kms)
  3920. return;
  3921. sde_vm_lock(sde_kms);
  3922. if (!sde_vm_owns_hw(sde_kms)) {
  3923. sde_vm_unlock(sde_kms);
  3924. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3925. DRMID(&sde_enc->base));
  3926. return;
  3927. }
  3928. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3929. sde_encoder_resource_control(&sde_enc->base,
  3930. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3931. SDE_ATRACE_END("encoder_early_wakeup");
  3932. sde_vm_unlock(sde_kms);
  3933. }
  3934. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3935. {
  3936. struct sde_encoder_virt *sde_enc = NULL;
  3937. struct msm_drm_thread *disp_thread = NULL;
  3938. struct msm_drm_private *priv = NULL;
  3939. priv = drm_enc->dev->dev_private;
  3940. sde_enc = to_sde_encoder_virt(drm_enc);
  3941. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3942. SDE_DEBUG_ENC(sde_enc,
  3943. "should only early wake up command mode display\n");
  3944. return;
  3945. }
  3946. if (!sde_enc->crtc || (sde_enc->crtc->index
  3947. >= ARRAY_SIZE(priv->event_thread))) {
  3948. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3949. sde_enc->crtc == NULL,
  3950. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3951. return;
  3952. }
  3953. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3954. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3955. kthread_queue_work(&disp_thread->worker,
  3956. &sde_enc->early_wakeup_work);
  3957. SDE_ATRACE_END("queue_early_wakeup_work");
  3958. }
  3959. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  3960. {
  3961. struct drm_encoder *drm_enc;
  3962. struct sde_encoder_virt *sde_enc;
  3963. struct sde_encoder_phys *cur_master;
  3964. struct sde_crtc *sde_crtc;
  3965. struct sde_crtc_state *sde_crtc_state;
  3966. bool encoder_detected = false;
  3967. bool handle_fence_error;
  3968. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  3969. if (!sde_kms || !sde_kms->dev) {
  3970. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  3971. return;
  3972. }
  3973. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  3974. sde_enc = to_sde_encoder_virt(drm_enc);
  3975. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  3976. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  3977. encoder_detected = true;
  3978. cur_master = sde_enc->phys_encs[0];
  3979. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  3980. break;
  3981. }
  3982. }
  3983. if (!encoder_detected) {
  3984. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  3985. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  3986. return;
  3987. }
  3988. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  3989. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  3990. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  3991. return;
  3992. }
  3993. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  3994. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  3995. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  3996. if (!handle_fence_error) {
  3997. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  3998. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  3999. return;
  4000. }
  4001. cur_master->sde_hw_fence_handle = handle;
  4002. if (error) {
  4003. sde_crtc->handle_fence_error_bw_update = true;
  4004. cur_master->sde_hw_fence_error_status = true;
  4005. cur_master->sde_hw_fence_error_value = error;
  4006. }
  4007. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4008. wake_up_all(&cur_master->pending_kickoff_wq);
  4009. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4010. }
  4011. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4012. {
  4013. static const uint64_t timeout_us = 50000;
  4014. static const uint64_t sleep_us = 20;
  4015. struct sde_encoder_virt *sde_enc;
  4016. ktime_t cur_ktime, exp_ktime;
  4017. uint32_t line_count, tmp, i;
  4018. if (!drm_enc) {
  4019. SDE_ERROR("invalid encoder\n");
  4020. return -EINVAL;
  4021. }
  4022. sde_enc = to_sde_encoder_virt(drm_enc);
  4023. if (!sde_enc->cur_master ||
  4024. !sde_enc->cur_master->ops.get_line_count) {
  4025. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4026. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4027. return -EINVAL;
  4028. }
  4029. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4030. line_count = sde_enc->cur_master->ops.get_line_count(
  4031. sde_enc->cur_master);
  4032. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4033. tmp = line_count;
  4034. line_count = sde_enc->cur_master->ops.get_line_count(
  4035. sde_enc->cur_master);
  4036. if (line_count < tmp) {
  4037. SDE_EVT32(DRMID(drm_enc), line_count);
  4038. return 0;
  4039. }
  4040. cur_ktime = ktime_get();
  4041. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4042. break;
  4043. usleep_range(sleep_us / 2, sleep_us);
  4044. }
  4045. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4046. return -ETIMEDOUT;
  4047. }
  4048. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4049. {
  4050. struct drm_encoder *drm_enc;
  4051. struct sde_rm_hw_iter rm_iter;
  4052. bool lm_valid = false;
  4053. bool intf_valid = false;
  4054. if (!phys_enc || !phys_enc->parent) {
  4055. SDE_ERROR("invalid encoder\n");
  4056. return -EINVAL;
  4057. }
  4058. drm_enc = phys_enc->parent;
  4059. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4060. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4061. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4062. phys_enc->has_intf_te)) {
  4063. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4064. SDE_HW_BLK_INTF);
  4065. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4066. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4067. if (!hw_intf)
  4068. continue;
  4069. if (phys_enc->hw_ctl->ops.update_bitmask)
  4070. phys_enc->hw_ctl->ops.update_bitmask(
  4071. phys_enc->hw_ctl,
  4072. SDE_HW_FLUSH_INTF,
  4073. hw_intf->idx, 1);
  4074. intf_valid = true;
  4075. }
  4076. if (!intf_valid) {
  4077. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4078. "intf not found to flush\n");
  4079. return -EFAULT;
  4080. }
  4081. } else {
  4082. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4083. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4084. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4085. if (!hw_lm)
  4086. continue;
  4087. /* update LM flush for HW without INTF TE */
  4088. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4089. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4090. phys_enc->hw_ctl,
  4091. hw_lm->idx, 1);
  4092. lm_valid = true;
  4093. }
  4094. if (!lm_valid) {
  4095. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4096. "lm not found to flush\n");
  4097. return -EFAULT;
  4098. }
  4099. }
  4100. return 0;
  4101. }
  4102. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4103. struct sde_encoder_virt *sde_enc)
  4104. {
  4105. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4106. struct sde_hw_mdp *mdptop = NULL;
  4107. sde_enc->dynamic_hdr_updated = false;
  4108. if (sde_enc->cur_master) {
  4109. mdptop = sde_enc->cur_master->hw_mdptop;
  4110. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4111. sde_enc->cur_master->connector);
  4112. }
  4113. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4114. return;
  4115. if (mdptop->ops.set_hdr_plus_metadata) {
  4116. sde_enc->dynamic_hdr_updated = true;
  4117. mdptop->ops.set_hdr_plus_metadata(
  4118. mdptop, dhdr_meta->dynamic_hdr_payload,
  4119. dhdr_meta->dynamic_hdr_payload_size,
  4120. sde_enc->cur_master->intf_idx == INTF_0 ?
  4121. 0 : 1);
  4122. }
  4123. }
  4124. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4125. {
  4126. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4127. struct sde_encoder_phys *phys;
  4128. int i;
  4129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4130. phys = sde_enc->phys_encs[i];
  4131. if (phys && phys->ops.hw_reset)
  4132. phys->ops.hw_reset(phys);
  4133. }
  4134. }
  4135. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4136. struct sde_encoder_kickoff_params *params,
  4137. struct sde_encoder_virt *sde_enc,
  4138. struct sde_kms *sde_kms,
  4139. bool needs_hw_reset, bool is_cmd_mode)
  4140. {
  4141. int rc, ret = 0;
  4142. /* if any phys needs reset, reset all phys, in-order */
  4143. if (needs_hw_reset)
  4144. sde_encoder_needs_hw_reset(drm_enc);
  4145. _sde_encoder_update_master(drm_enc, params);
  4146. _sde_encoder_update_roi(drm_enc);
  4147. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4148. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4149. if (rc) {
  4150. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4151. sde_enc->cur_master->connector->base.id, rc);
  4152. ret = rc;
  4153. }
  4154. }
  4155. if (sde_enc->cur_master &&
  4156. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4157. !sde_enc->cur_master->cont_splash_enabled)) {
  4158. rc = sde_encoder_dce_setup(sde_enc, params);
  4159. if (rc) {
  4160. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4161. ret = rc;
  4162. }
  4163. }
  4164. sde_encoder_dce_flush(sde_enc);
  4165. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4166. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4167. sde_enc->cur_master, sde_kms->qdss_enabled);
  4168. return ret;
  4169. }
  4170. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4171. {
  4172. ktime_t current_ts, ept_ts;
  4173. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4174. u64 timeout_us = 0, ept;
  4175. bool is_cmd_mode;
  4176. char atrace_buf[64];
  4177. struct drm_connector *drm_conn;
  4178. struct msm_mode_info *info = &sde_enc->mode_info;
  4179. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4180. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4181. return;
  4182. drm_conn = sde_enc->cur_master->connector;
  4183. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4184. if (!ept)
  4185. return;
  4186. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4187. if (qsync_mode)
  4188. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4189. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4190. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4191. fps = sde_encoder_get_fps(&sde_enc->base);
  4192. min_fps = min(min_fps, fps);
  4193. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4194. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4195. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4196. && is_cmd_mode && qsync_mode) {
  4197. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4198. DRMID(&sde_enc->base), ept);
  4199. return;
  4200. }
  4201. avr_step_fps = info->avr_step_fps;
  4202. current_ts = ktime_get_ns();
  4203. /* ept is in ns and avr_step is mulitple of refresh rate */
  4204. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4205. : ept - (2 * NSEC_PER_MSEC);
  4206. /* ept time already elapsed */
  4207. if (ept_ts <= current_ts) {
  4208. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4209. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4210. return;
  4211. }
  4212. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4213. /* validate timeout is not beyond the min fps */
  4214. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4215. SDE_ERROR("enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu\n",
  4216. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts);
  4217. return;
  4218. }
  4219. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4220. SDE_ATRACE_BEGIN(atrace_buf);
  4221. usleep_range(timeout_us, timeout_us + 10);
  4222. SDE_ATRACE_END(atrace_buf);
  4223. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, ktime_to_us(current_ts),
  4224. ktime_to_us(ept_ts), timeout_us);
  4225. }
  4226. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4227. struct sde_encoder_kickoff_params *params)
  4228. {
  4229. struct sde_encoder_virt *sde_enc;
  4230. struct sde_encoder_phys *phys, *cur_master;
  4231. struct sde_kms *sde_kms = NULL;
  4232. struct sde_crtc *sde_crtc;
  4233. bool needs_hw_reset = false, is_cmd_mode;
  4234. int i, rc, ret = 0;
  4235. struct msm_display_info *disp_info;
  4236. if (!drm_enc || !params || !drm_enc->dev ||
  4237. !drm_enc->dev->dev_private) {
  4238. SDE_ERROR("invalid args\n");
  4239. return -EINVAL;
  4240. }
  4241. sde_enc = to_sde_encoder_virt(drm_enc);
  4242. sde_kms = sde_encoder_get_kms(drm_enc);
  4243. if (!sde_kms)
  4244. return -EINVAL;
  4245. disp_info = &sde_enc->disp_info;
  4246. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4247. SDE_DEBUG_ENC(sde_enc, "\n");
  4248. SDE_EVT32(DRMID(drm_enc));
  4249. cur_master = sde_enc->cur_master;
  4250. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4251. if (cur_master && cur_master->connector)
  4252. sde_enc->frame_trigger_mode =
  4253. sde_connector_get_property(cur_master->connector->state,
  4254. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4255. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4256. /* prepare for next kickoff, may include waiting on previous kickoff */
  4257. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4258. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4259. phys = sde_enc->phys_encs[i];
  4260. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4261. params->recovery_events_enabled =
  4262. sde_enc->recovery_events_enabled;
  4263. if (phys) {
  4264. if (phys->ops.prepare_for_kickoff) {
  4265. rc = phys->ops.prepare_for_kickoff(
  4266. phys, params);
  4267. if (rc)
  4268. ret = rc;
  4269. }
  4270. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4271. needs_hw_reset = true;
  4272. _sde_encoder_setup_dither(phys);
  4273. if (sde_enc->cur_master &&
  4274. sde_connector_is_qsync_updated(
  4275. sde_enc->cur_master->connector))
  4276. _helper_flush_qsync(phys);
  4277. }
  4278. }
  4279. if (is_cmd_mode && sde_enc->cur_master &&
  4280. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4281. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4282. _sde_encoder_update_rsc_client(drm_enc, true);
  4283. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4284. if (rc) {
  4285. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4286. ret = rc;
  4287. goto end;
  4288. }
  4289. _sde_encoder_delay_kickoff_processing(sde_enc);
  4290. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4291. needs_hw_reset, is_cmd_mode);
  4292. end:
  4293. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4294. return ret;
  4295. }
  4296. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4297. {
  4298. struct sde_encoder_virt *sde_enc;
  4299. struct sde_encoder_phys *phys;
  4300. struct sde_kms *sde_kms;
  4301. unsigned int i;
  4302. if (!drm_enc) {
  4303. SDE_ERROR("invalid encoder\n");
  4304. return;
  4305. }
  4306. SDE_ATRACE_BEGIN("encoder_kickoff");
  4307. sde_enc = to_sde_encoder_virt(drm_enc);
  4308. SDE_DEBUG_ENC(sde_enc, "\n");
  4309. if (sde_enc->delay_kickoff) {
  4310. u32 loop_count = 20;
  4311. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4312. for (i = 0; i < loop_count; i++) {
  4313. usleep_range(sleep, sleep * 2);
  4314. if (!sde_enc->delay_kickoff)
  4315. break;
  4316. }
  4317. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4318. }
  4319. /* update txq for any output retire hw-fence (wb-path) */
  4320. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4321. if (!sde_kms) {
  4322. SDE_ERROR("invalid sde_kms\n");
  4323. return;
  4324. }
  4325. if (sde_enc->cur_master)
  4326. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4327. /* All phys encs are ready to go, trigger the kickoff */
  4328. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4329. /* allow phys encs to handle any post-kickoff business */
  4330. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4331. phys = sde_enc->phys_encs[i];
  4332. if (phys && phys->ops.handle_post_kickoff)
  4333. phys->ops.handle_post_kickoff(phys);
  4334. }
  4335. if (sde_enc->autorefresh_solver_disable &&
  4336. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4337. _sde_encoder_update_rsc_client(drm_enc, true);
  4338. SDE_ATRACE_END("encoder_kickoff");
  4339. }
  4340. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4341. struct sde_hw_pp_vsync_info *info)
  4342. {
  4343. struct sde_encoder_virt *sde_enc;
  4344. struct sde_encoder_phys *phys;
  4345. int i, ret;
  4346. if (!drm_enc || !info)
  4347. return;
  4348. sde_enc = to_sde_encoder_virt(drm_enc);
  4349. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4350. phys = sde_enc->phys_encs[i];
  4351. if (phys && phys->hw_intf && phys->hw_pp
  4352. && phys->hw_intf->ops.get_vsync_info) {
  4353. ret = phys->hw_intf->ops.get_vsync_info(
  4354. phys->hw_intf, &info[i]);
  4355. if (!ret) {
  4356. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4357. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4358. }
  4359. }
  4360. }
  4361. }
  4362. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4363. u32 *transfer_time_us)
  4364. {
  4365. struct sde_encoder_virt *sde_enc;
  4366. struct msm_mode_info *info;
  4367. if (!drm_enc || !transfer_time_us) {
  4368. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4369. !transfer_time_us);
  4370. return;
  4371. }
  4372. sde_enc = to_sde_encoder_virt(drm_enc);
  4373. info = &sde_enc->mode_info;
  4374. *transfer_time_us = info->mdp_transfer_time_us;
  4375. }
  4376. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4377. {
  4378. struct drm_encoder *src_enc = drm_enc;
  4379. struct sde_encoder_virt *sde_enc;
  4380. struct sde_kms *sde_kms;
  4381. u32 fps;
  4382. if (!drm_enc) {
  4383. SDE_ERROR("invalid encoder\n");
  4384. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4385. }
  4386. sde_kms = sde_encoder_get_kms(drm_enc);
  4387. if (!sde_kms)
  4388. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4389. if (sde_encoder_in_clone_mode(drm_enc))
  4390. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4391. if (!src_enc)
  4392. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4393. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4394. return MAX_KICKOFF_TIMEOUT_MS;
  4395. sde_enc = to_sde_encoder_virt(src_enc);
  4396. fps = sde_enc->mode_info.frame_rate;
  4397. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4398. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4399. else
  4400. return (SEC_TO_MILLI_SEC / fps) * 2;
  4401. }
  4402. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4403. {
  4404. struct sde_encoder_virt *sde_enc;
  4405. struct sde_encoder_phys *master;
  4406. bool is_vid_mode;
  4407. if (!drm_enc)
  4408. return -EINVAL;
  4409. sde_enc = to_sde_encoder_virt(drm_enc);
  4410. master = sde_enc->cur_master;
  4411. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4412. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4413. return -ENODATA;
  4414. if (!master->hw_intf->ops.get_avr_status)
  4415. return -EOPNOTSUPP;
  4416. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4417. }
  4418. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4419. struct drm_framebuffer *fb)
  4420. {
  4421. struct drm_encoder *drm_enc;
  4422. struct sde_hw_mixer_cfg mixer;
  4423. struct sde_rm_hw_iter lm_iter;
  4424. bool lm_valid = false;
  4425. if (!phys_enc || !phys_enc->parent) {
  4426. SDE_ERROR("invalid encoder\n");
  4427. return -EINVAL;
  4428. }
  4429. drm_enc = phys_enc->parent;
  4430. memset(&mixer, 0, sizeof(mixer));
  4431. /* reset associated CTL/LMs */
  4432. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4433. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4434. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4435. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4436. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4437. if (!hw_lm)
  4438. continue;
  4439. /* need to flush LM to remove it */
  4440. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4441. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4442. phys_enc->hw_ctl,
  4443. hw_lm->idx, 1);
  4444. if (fb) {
  4445. /* assume a single LM if targeting a frame buffer */
  4446. if (lm_valid)
  4447. continue;
  4448. mixer.out_height = fb->height;
  4449. mixer.out_width = fb->width;
  4450. if (hw_lm->ops.setup_mixer_out)
  4451. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4452. }
  4453. lm_valid = true;
  4454. /* only enable border color on LM */
  4455. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4456. phys_enc->hw_ctl->ops.setup_blendstage(
  4457. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4458. }
  4459. if (!lm_valid) {
  4460. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4461. return -EFAULT;
  4462. }
  4463. return 0;
  4464. }
  4465. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4466. struct sde_hw_ctl *ctl)
  4467. {
  4468. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4469. return;
  4470. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4471. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4472. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4473. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4474. }
  4475. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4476. {
  4477. struct sde_encoder_virt *sde_enc;
  4478. struct sde_encoder_phys *phys;
  4479. int i, rc = 0, ret = 0;
  4480. struct sde_hw_ctl *ctl;
  4481. if (!drm_enc) {
  4482. SDE_ERROR("invalid encoder\n");
  4483. return -EINVAL;
  4484. }
  4485. sde_enc = to_sde_encoder_virt(drm_enc);
  4486. /* update the qsync parameters for the current frame */
  4487. if (sde_enc->cur_master)
  4488. sde_connector_set_qsync_params(
  4489. sde_enc->cur_master->connector);
  4490. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4491. phys = sde_enc->phys_encs[i];
  4492. if (phys && phys->ops.prepare_commit)
  4493. phys->ops.prepare_commit(phys);
  4494. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4495. ret = -ETIMEDOUT;
  4496. if (phys && phys->hw_ctl) {
  4497. ctl = phys->hw_ctl;
  4498. /*
  4499. * avoid clearing the pending flush during the first
  4500. * frame update after idle power collpase as the
  4501. * restore path would have updated the pending flush
  4502. */
  4503. if (!sde_enc->idle_pc_restore &&
  4504. ctl->ops.clear_pending_flush)
  4505. ctl->ops.clear_pending_flush(ctl);
  4506. }
  4507. }
  4508. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4509. rc = sde_connector_prepare_commit(
  4510. sde_enc->cur_master->connector);
  4511. if (rc)
  4512. SDE_ERROR_ENC(sde_enc,
  4513. "prepare commit failed conn %d rc %d\n",
  4514. sde_enc->cur_master->connector->base.id,
  4515. rc);
  4516. }
  4517. return ret;
  4518. }
  4519. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4520. bool enable, u32 frame_count)
  4521. {
  4522. if (!phys_enc)
  4523. return;
  4524. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4525. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4526. enable, frame_count);
  4527. }
  4528. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4529. bool nonblock, u32 *misr_value)
  4530. {
  4531. if (!phys_enc)
  4532. return -EINVAL;
  4533. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4534. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4535. nonblock, misr_value) : -ENOTSUPP;
  4536. }
  4537. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4538. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4539. {
  4540. struct sde_encoder_virt *sde_enc;
  4541. int i;
  4542. if (!s || !s->private)
  4543. return -EINVAL;
  4544. sde_enc = s->private;
  4545. mutex_lock(&sde_enc->enc_lock);
  4546. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4547. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4548. if (!phys)
  4549. continue;
  4550. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4551. phys->intf_idx - INTF_0,
  4552. atomic_read(&phys->vsync_cnt),
  4553. atomic_read(&phys->underrun_cnt));
  4554. switch (phys->intf_mode) {
  4555. case INTF_MODE_VIDEO:
  4556. seq_puts(s, "mode: video\n");
  4557. break;
  4558. case INTF_MODE_CMD:
  4559. seq_puts(s, "mode: command\n");
  4560. break;
  4561. case INTF_MODE_WB_BLOCK:
  4562. seq_puts(s, "mode: wb block\n");
  4563. break;
  4564. case INTF_MODE_WB_LINE:
  4565. seq_puts(s, "mode: wb line\n");
  4566. break;
  4567. default:
  4568. seq_puts(s, "mode: ???\n");
  4569. break;
  4570. }
  4571. }
  4572. mutex_unlock(&sde_enc->enc_lock);
  4573. return 0;
  4574. }
  4575. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4576. struct file *file)
  4577. {
  4578. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4579. }
  4580. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4581. const char __user *user_buf, size_t count, loff_t *ppos)
  4582. {
  4583. struct sde_encoder_virt *sde_enc;
  4584. char buf[MISR_BUFF_SIZE + 1];
  4585. size_t buff_copy;
  4586. u32 frame_count, enable;
  4587. struct sde_kms *sde_kms = NULL;
  4588. struct drm_encoder *drm_enc;
  4589. if (!file || !file->private_data)
  4590. return -EINVAL;
  4591. sde_enc = file->private_data;
  4592. if (!sde_enc)
  4593. return -EINVAL;
  4594. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4595. if (!sde_kms)
  4596. return -EINVAL;
  4597. drm_enc = &sde_enc->base;
  4598. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4599. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4600. return -ENOTSUPP;
  4601. }
  4602. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4603. if (copy_from_user(buf, user_buf, buff_copy))
  4604. return -EINVAL;
  4605. buf[buff_copy] = 0; /* end of string */
  4606. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4607. return -EINVAL;
  4608. atomic_set(&sde_enc->misr_enable, enable);
  4609. sde_enc->misr_reconfigure = true;
  4610. sde_enc->misr_frame_count = frame_count;
  4611. return count;
  4612. }
  4613. static ssize_t _sde_encoder_misr_read(struct file *file,
  4614. char __user *user_buff, size_t count, loff_t *ppos)
  4615. {
  4616. struct sde_encoder_virt *sde_enc;
  4617. struct sde_kms *sde_kms = NULL;
  4618. struct drm_encoder *drm_enc;
  4619. int i = 0, len = 0;
  4620. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4621. int rc;
  4622. if (*ppos)
  4623. return 0;
  4624. if (!file || !file->private_data)
  4625. return -EINVAL;
  4626. sde_enc = file->private_data;
  4627. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4628. if (!sde_kms)
  4629. return -EINVAL;
  4630. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4631. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4632. return -ENOTSUPP;
  4633. }
  4634. drm_enc = &sde_enc->base;
  4635. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4636. if (rc < 0) {
  4637. SDE_ERROR("failed to enable power resource %d\n", rc);
  4638. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4639. return rc;
  4640. }
  4641. sde_vm_lock(sde_kms);
  4642. if (!sde_vm_owns_hw(sde_kms)) {
  4643. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4644. rc = -EOPNOTSUPP;
  4645. goto end;
  4646. }
  4647. if (!atomic_read(&sde_enc->misr_enable)) {
  4648. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4649. "disabled\n");
  4650. goto buff_check;
  4651. }
  4652. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4653. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4654. u32 misr_value = 0;
  4655. if (!phys || !phys->ops.collect_misr) {
  4656. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4657. "invalid\n");
  4658. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4659. continue;
  4660. }
  4661. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4662. if (rc) {
  4663. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4664. "invalid\n");
  4665. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4666. rc);
  4667. continue;
  4668. } else {
  4669. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4670. "Intf idx:%d\n",
  4671. phys->intf_idx - INTF_0);
  4672. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4673. "0x%x\n", misr_value);
  4674. }
  4675. }
  4676. buff_check:
  4677. if (count <= len) {
  4678. len = 0;
  4679. goto end;
  4680. }
  4681. if (copy_to_user(user_buff, buf, len)) {
  4682. len = -EFAULT;
  4683. goto end;
  4684. }
  4685. *ppos += len; /* increase offset */
  4686. end:
  4687. sde_vm_unlock(sde_kms);
  4688. pm_runtime_put_sync(drm_enc->dev->dev);
  4689. return len;
  4690. }
  4691. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4692. {
  4693. struct sde_encoder_virt *sde_enc;
  4694. struct sde_kms *sde_kms;
  4695. int i;
  4696. static const struct file_operations debugfs_status_fops = {
  4697. .open = _sde_encoder_debugfs_status_open,
  4698. .read = seq_read,
  4699. .llseek = seq_lseek,
  4700. .release = single_release,
  4701. };
  4702. static const struct file_operations debugfs_misr_fops = {
  4703. .open = simple_open,
  4704. .read = _sde_encoder_misr_read,
  4705. .write = _sde_encoder_misr_setup,
  4706. };
  4707. char name[SDE_NAME_SIZE];
  4708. if (!drm_enc) {
  4709. SDE_ERROR("invalid encoder\n");
  4710. return -EINVAL;
  4711. }
  4712. sde_enc = to_sde_encoder_virt(drm_enc);
  4713. sde_kms = sde_encoder_get_kms(drm_enc);
  4714. if (!sde_kms) {
  4715. SDE_ERROR("invalid sde_kms\n");
  4716. return -EINVAL;
  4717. }
  4718. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4719. /* create overall sub-directory for the encoder */
  4720. sde_enc->debugfs_root = debugfs_create_dir(name,
  4721. drm_enc->dev->primary->debugfs_root);
  4722. if (!sde_enc->debugfs_root)
  4723. return -ENOMEM;
  4724. /* don't error check these */
  4725. debugfs_create_file("status", 0400,
  4726. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4727. debugfs_create_file("misr_data", 0600,
  4728. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4729. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4730. &sde_enc->idle_pc_enabled);
  4731. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4732. &sde_enc->frame_trigger_mode);
  4733. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4734. (u32 *)&sde_enc->dynamic_irqs_config);
  4735. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4736. if (sde_enc->phys_encs[i] &&
  4737. sde_enc->phys_encs[i]->ops.late_register)
  4738. sde_enc->phys_encs[i]->ops.late_register(
  4739. sde_enc->phys_encs[i],
  4740. sde_enc->debugfs_root);
  4741. return 0;
  4742. }
  4743. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4744. {
  4745. struct sde_encoder_virt *sde_enc;
  4746. if (!drm_enc)
  4747. return;
  4748. sde_enc = to_sde_encoder_virt(drm_enc);
  4749. debugfs_remove_recursive(sde_enc->debugfs_root);
  4750. }
  4751. #else
  4752. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4753. {
  4754. return 0;
  4755. }
  4756. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4757. {
  4758. }
  4759. #endif /* CONFIG_DEBUG_FS */
  4760. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4761. {
  4762. return _sde_encoder_init_debugfs(encoder);
  4763. }
  4764. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4765. {
  4766. _sde_encoder_destroy_debugfs(encoder);
  4767. }
  4768. static int sde_encoder_virt_add_phys_encs(
  4769. struct msm_display_info *disp_info,
  4770. struct sde_encoder_virt *sde_enc,
  4771. struct sde_enc_phys_init_params *params)
  4772. {
  4773. struct sde_encoder_phys *enc = NULL;
  4774. u32 display_caps = disp_info->capabilities;
  4775. SDE_DEBUG_ENC(sde_enc, "\n");
  4776. /*
  4777. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4778. * in this function, check up-front.
  4779. */
  4780. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4781. ARRAY_SIZE(sde_enc->phys_encs)) {
  4782. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4783. sde_enc->num_phys_encs);
  4784. return -EINVAL;
  4785. }
  4786. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4787. enc = sde_encoder_phys_vid_init(params);
  4788. if (IS_ERR_OR_NULL(enc)) {
  4789. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4790. PTR_ERR(enc));
  4791. return !enc ? -EINVAL : PTR_ERR(enc);
  4792. }
  4793. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4794. }
  4795. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4796. enc = sde_encoder_phys_cmd_init(params);
  4797. if (IS_ERR_OR_NULL(enc)) {
  4798. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4799. PTR_ERR(enc));
  4800. return !enc ? -EINVAL : PTR_ERR(enc);
  4801. }
  4802. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4803. }
  4804. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4805. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4806. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4807. else
  4808. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4809. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4810. ++sde_enc->num_phys_encs;
  4811. return 0;
  4812. }
  4813. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4814. struct sde_enc_phys_init_params *params)
  4815. {
  4816. struct sde_encoder_phys *enc = NULL;
  4817. if (!sde_enc) {
  4818. SDE_ERROR("invalid encoder\n");
  4819. return -EINVAL;
  4820. }
  4821. SDE_DEBUG_ENC(sde_enc, "\n");
  4822. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4823. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4824. sde_enc->num_phys_encs);
  4825. return -EINVAL;
  4826. }
  4827. enc = sde_encoder_phys_wb_init(params);
  4828. if (IS_ERR_OR_NULL(enc)) {
  4829. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4830. PTR_ERR(enc));
  4831. return !enc ? -EINVAL : PTR_ERR(enc);
  4832. }
  4833. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4834. ++sde_enc->num_phys_encs;
  4835. return 0;
  4836. }
  4837. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4838. struct sde_kms *sde_kms,
  4839. struct msm_display_info *disp_info,
  4840. int *drm_enc_mode)
  4841. {
  4842. int ret = 0;
  4843. int i = 0;
  4844. enum sde_intf_type intf_type;
  4845. struct sde_encoder_virt_ops parent_ops = {
  4846. sde_encoder_vblank_callback,
  4847. sde_encoder_underrun_callback,
  4848. sde_encoder_frame_done_callback,
  4849. _sde_encoder_get_qsync_fps_callback,
  4850. };
  4851. struct sde_enc_phys_init_params phys_params;
  4852. if (!sde_enc || !sde_kms) {
  4853. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4854. !sde_enc, !sde_kms);
  4855. return -EINVAL;
  4856. }
  4857. memset(&phys_params, 0, sizeof(phys_params));
  4858. phys_params.sde_kms = sde_kms;
  4859. phys_params.parent = &sde_enc->base;
  4860. phys_params.parent_ops = parent_ops;
  4861. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4862. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4863. SDE_DEBUG("\n");
  4864. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4865. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4866. intf_type = INTF_DSI;
  4867. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4868. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4869. intf_type = INTF_HDMI;
  4870. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4871. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4872. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4873. else
  4874. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4875. intf_type = INTF_DP;
  4876. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4877. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4878. intf_type = INTF_WB;
  4879. } else {
  4880. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4881. return -EINVAL;
  4882. }
  4883. WARN_ON(disp_info->num_of_h_tiles < 1);
  4884. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4885. sde_enc->te_source = disp_info->te_source;
  4886. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4887. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4888. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4889. sde_kms->catalog->features);
  4890. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4891. sde_kms->catalog->features);
  4892. mutex_lock(&sde_enc->enc_lock);
  4893. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4894. /*
  4895. * Left-most tile is at index 0, content is controller id
  4896. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4897. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4898. */
  4899. u32 controller_id = disp_info->h_tile_instance[i];
  4900. if (disp_info->num_of_h_tiles > 1) {
  4901. if (i == 0)
  4902. phys_params.split_role = ENC_ROLE_MASTER;
  4903. else
  4904. phys_params.split_role = ENC_ROLE_SLAVE;
  4905. } else {
  4906. phys_params.split_role = ENC_ROLE_SOLO;
  4907. }
  4908. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4909. i, controller_id, phys_params.split_role);
  4910. if (intf_type == INTF_WB) {
  4911. phys_params.intf_idx = INTF_MAX;
  4912. phys_params.wb_idx = sde_encoder_get_wb(
  4913. sde_kms->catalog,
  4914. intf_type, controller_id);
  4915. if (phys_params.wb_idx == WB_MAX) {
  4916. SDE_ERROR_ENC(sde_enc,
  4917. "could not get wb: type %d, id %d\n",
  4918. intf_type, controller_id);
  4919. ret = -EINVAL;
  4920. }
  4921. } else {
  4922. phys_params.wb_idx = WB_MAX;
  4923. phys_params.intf_idx = sde_encoder_get_intf(
  4924. sde_kms->catalog, intf_type,
  4925. controller_id);
  4926. if (phys_params.intf_idx == INTF_MAX) {
  4927. SDE_ERROR_ENC(sde_enc,
  4928. "could not get wb: type %d, id %d\n",
  4929. intf_type, controller_id);
  4930. ret = -EINVAL;
  4931. }
  4932. }
  4933. if (!ret) {
  4934. if (intf_type == INTF_WB)
  4935. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4936. &phys_params);
  4937. else
  4938. ret = sde_encoder_virt_add_phys_encs(
  4939. disp_info,
  4940. sde_enc,
  4941. &phys_params);
  4942. if (ret)
  4943. SDE_ERROR_ENC(sde_enc,
  4944. "failed to add phys encs\n");
  4945. }
  4946. }
  4947. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4948. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4949. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4950. if (vid_phys) {
  4951. atomic_set(&vid_phys->vsync_cnt, 0);
  4952. atomic_set(&vid_phys->underrun_cnt, 0);
  4953. }
  4954. if (cmd_phys) {
  4955. atomic_set(&cmd_phys->vsync_cnt, 0);
  4956. atomic_set(&cmd_phys->underrun_cnt, 0);
  4957. }
  4958. }
  4959. mutex_unlock(&sde_enc->enc_lock);
  4960. return ret;
  4961. }
  4962. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4963. .mode_set = sde_encoder_virt_mode_set,
  4964. .disable = sde_encoder_virt_disable,
  4965. .enable = sde_encoder_virt_enable,
  4966. .atomic_check = sde_encoder_virt_atomic_check,
  4967. };
  4968. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4969. .destroy = sde_encoder_destroy,
  4970. .late_register = sde_encoder_late_register,
  4971. .early_unregister = sde_encoder_early_unregister,
  4972. };
  4973. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4974. {
  4975. struct msm_drm_private *priv = dev->dev_private;
  4976. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4977. struct drm_encoder *drm_enc = NULL;
  4978. struct sde_encoder_virt *sde_enc = NULL;
  4979. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4980. char name[SDE_NAME_SIZE];
  4981. int ret = 0, i, intf_index = INTF_MAX;
  4982. struct sde_encoder_phys *phys = NULL;
  4983. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4984. if (!sde_enc) {
  4985. ret = -ENOMEM;
  4986. goto fail;
  4987. }
  4988. mutex_init(&sde_enc->enc_lock);
  4989. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4990. &drm_enc_mode);
  4991. if (ret)
  4992. goto fail;
  4993. sde_enc->cur_master = NULL;
  4994. spin_lock_init(&sde_enc->enc_spinlock);
  4995. mutex_init(&sde_enc->vblank_ctl_lock);
  4996. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4997. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4998. drm_enc = &sde_enc->base;
  4999. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5000. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5001. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5002. phys = sde_enc->phys_encs[i];
  5003. if (!phys)
  5004. continue;
  5005. if (phys->ops.is_master && phys->ops.is_master(phys))
  5006. intf_index = phys->intf_idx - INTF_0;
  5007. }
  5008. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5009. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5010. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5011. SDE_RSC_PRIMARY_DISP_CLIENT :
  5012. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5013. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5014. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5015. PTR_ERR(sde_enc->rsc_client));
  5016. sde_enc->rsc_client = NULL;
  5017. }
  5018. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5019. sde_enc->input_event_enabled) {
  5020. ret = _sde_encoder_input_handler(sde_enc);
  5021. if (ret)
  5022. SDE_ERROR(
  5023. "input handler registration failed, rc = %d\n", ret);
  5024. }
  5025. /* Keep posted start as default configuration in driver
  5026. if SBLUT is supported on target. Do not allow HAL to
  5027. override driver's default frame trigger mode.
  5028. */
  5029. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5030. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5031. mutex_init(&sde_enc->rc_lock);
  5032. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5033. sde_encoder_off_work);
  5034. sde_enc->vblank_enabled = false;
  5035. sde_enc->qdss_status = false;
  5036. kthread_init_work(&sde_enc->input_event_work,
  5037. sde_encoder_input_event_work_handler);
  5038. kthread_init_work(&sde_enc->early_wakeup_work,
  5039. sde_encoder_early_wakeup_work_handler);
  5040. kthread_init_work(&sde_enc->esd_trigger_work,
  5041. sde_encoder_esd_trigger_work_handler);
  5042. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5043. SDE_DEBUG_ENC(sde_enc, "created\n");
  5044. return drm_enc;
  5045. fail:
  5046. SDE_ERROR("failed to create encoder\n");
  5047. if (drm_enc)
  5048. sde_encoder_destroy(drm_enc);
  5049. return ERR_PTR(ret);
  5050. }
  5051. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5052. enum msm_event_wait event)
  5053. {
  5054. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5055. struct sde_encoder_virt *sde_enc = NULL;
  5056. int i, ret = 0;
  5057. char atrace_buf[32];
  5058. if (!drm_enc) {
  5059. SDE_ERROR("invalid encoder\n");
  5060. return -EINVAL;
  5061. }
  5062. sde_enc = to_sde_encoder_virt(drm_enc);
  5063. SDE_DEBUG_ENC(sde_enc, "\n");
  5064. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5065. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5066. switch (event) {
  5067. case MSM_ENC_COMMIT_DONE:
  5068. fn_wait = phys->ops.wait_for_commit_done;
  5069. break;
  5070. case MSM_ENC_TX_COMPLETE:
  5071. fn_wait = phys->ops.wait_for_tx_complete;
  5072. break;
  5073. case MSM_ENC_VBLANK:
  5074. fn_wait = phys->ops.wait_for_vblank;
  5075. break;
  5076. case MSM_ENC_ACTIVE_REGION:
  5077. fn_wait = phys->ops.wait_for_active;
  5078. break;
  5079. default:
  5080. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5081. event);
  5082. return -EINVAL;
  5083. }
  5084. if (phys && fn_wait) {
  5085. snprintf(atrace_buf, sizeof(atrace_buf),
  5086. "wait_completion_event_%d", event);
  5087. SDE_ATRACE_BEGIN(atrace_buf);
  5088. ret = fn_wait(phys);
  5089. SDE_ATRACE_END(atrace_buf);
  5090. if (ret) {
  5091. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5092. sde_enc->disp_info.intf_type, event, i, ret);
  5093. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5094. i, ret, SDE_EVTLOG_ERROR);
  5095. return ret;
  5096. }
  5097. }
  5098. }
  5099. return ret;
  5100. }
  5101. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5102. u32 jitter_num, u32 jitter_denom,
  5103. ktime_t *l_bound, ktime_t *u_bound)
  5104. {
  5105. ktime_t jitter_ns, frametime_ns;
  5106. frametime_ns = (1 * 1000000000) / frame_rate;
  5107. jitter_ns = jitter_num * frametime_ns;
  5108. do_div(jitter_ns, jitter_denom * 100);
  5109. *l_bound = frametime_ns - jitter_ns;
  5110. *u_bound = frametime_ns + jitter_ns;
  5111. }
  5112. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5113. {
  5114. struct sde_encoder_virt *sde_enc;
  5115. if (!drm_enc) {
  5116. SDE_ERROR("invalid encoder\n");
  5117. return 0;
  5118. }
  5119. sde_enc = to_sde_encoder_virt(drm_enc);
  5120. return sde_enc->mode_info.frame_rate;
  5121. }
  5122. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5123. {
  5124. struct sde_encoder_virt *sde_enc = NULL;
  5125. int i;
  5126. if (!encoder) {
  5127. SDE_ERROR("invalid encoder\n");
  5128. return INTF_MODE_NONE;
  5129. }
  5130. sde_enc = to_sde_encoder_virt(encoder);
  5131. if (sde_enc->cur_master)
  5132. return sde_enc->cur_master->intf_mode;
  5133. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5134. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5135. if (phys)
  5136. return phys->intf_mode;
  5137. }
  5138. return INTF_MODE_NONE;
  5139. }
  5140. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5141. {
  5142. struct sde_encoder_virt *sde_enc = NULL;
  5143. struct sde_encoder_phys *phys;
  5144. if (!encoder) {
  5145. SDE_ERROR("invalid encoder\n");
  5146. return 0;
  5147. }
  5148. sde_enc = to_sde_encoder_virt(encoder);
  5149. phys = sde_enc->cur_master;
  5150. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5151. }
  5152. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5153. ktime_t *tvblank)
  5154. {
  5155. struct sde_encoder_virt *sde_enc = NULL;
  5156. struct sde_encoder_phys *phys;
  5157. if (!encoder) {
  5158. SDE_ERROR("invalid encoder\n");
  5159. return false;
  5160. }
  5161. sde_enc = to_sde_encoder_virt(encoder);
  5162. phys = sde_enc->cur_master;
  5163. if (!phys)
  5164. return false;
  5165. *tvblank = phys->last_vsync_timestamp;
  5166. return *tvblank ? true : false;
  5167. }
  5168. static void _sde_encoder_cache_hw_res_cont_splash(
  5169. struct drm_encoder *encoder,
  5170. struct sde_kms *sde_kms)
  5171. {
  5172. int i, idx;
  5173. struct sde_encoder_virt *sde_enc;
  5174. struct sde_encoder_phys *phys_enc;
  5175. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5176. sde_enc = to_sde_encoder_virt(encoder);
  5177. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5178. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5179. sde_enc->hw_pp[i] = NULL;
  5180. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5181. break;
  5182. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5183. }
  5184. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5185. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5186. sde_enc->hw_dsc[i] = NULL;
  5187. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5188. break;
  5189. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5190. }
  5191. /*
  5192. * If we have multiple phys encoders with one controller, make
  5193. * sure to populate the controller pointer in both phys encoders.
  5194. */
  5195. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5196. phys_enc = sde_enc->phys_encs[idx];
  5197. phys_enc->hw_ctl = NULL;
  5198. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5199. SDE_HW_BLK_CTL);
  5200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5201. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5202. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5203. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5204. phys_enc->intf_idx, phys_enc->hw_ctl);
  5205. }
  5206. }
  5207. }
  5208. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5209. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5210. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5211. phys->hw_intf = NULL;
  5212. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5213. break;
  5214. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5215. }
  5216. }
  5217. /**
  5218. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5219. * device bootup when cont_splash is enabled
  5220. * @drm_enc: Pointer to drm encoder structure
  5221. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5222. * @enable: boolean indicates enable or displae state of splash
  5223. * @Return: true if successful in updating the encoder structure
  5224. */
  5225. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5226. struct sde_splash_display *splash_display, bool enable)
  5227. {
  5228. struct sde_encoder_virt *sde_enc;
  5229. struct msm_drm_private *priv;
  5230. struct sde_kms *sde_kms;
  5231. struct drm_connector *conn = NULL;
  5232. struct sde_connector *sde_conn = NULL;
  5233. struct sde_connector_state *sde_conn_state = NULL;
  5234. struct drm_display_mode *drm_mode = NULL;
  5235. struct sde_encoder_phys *phys_enc;
  5236. struct drm_bridge *bridge;
  5237. int ret = 0, i;
  5238. struct msm_sub_mode sub_mode;
  5239. if (!encoder) {
  5240. SDE_ERROR("invalid drm enc\n");
  5241. return -EINVAL;
  5242. }
  5243. sde_enc = to_sde_encoder_virt(encoder);
  5244. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5245. if (!sde_kms) {
  5246. SDE_ERROR("invalid sde_kms\n");
  5247. return -EINVAL;
  5248. }
  5249. priv = encoder->dev->dev_private;
  5250. if (!priv->num_connectors) {
  5251. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5252. return -EINVAL;
  5253. }
  5254. SDE_DEBUG_ENC(sde_enc,
  5255. "num of connectors: %d\n", priv->num_connectors);
  5256. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5257. if (!enable) {
  5258. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5259. phys_enc = sde_enc->phys_encs[i];
  5260. if (phys_enc)
  5261. phys_enc->cont_splash_enabled = false;
  5262. }
  5263. return ret;
  5264. }
  5265. if (!splash_display) {
  5266. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5267. return -EINVAL;
  5268. }
  5269. for (i = 0; i < priv->num_connectors; i++) {
  5270. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5271. priv->connectors[i]->base.id);
  5272. sde_conn = to_sde_connector(priv->connectors[i]);
  5273. if (!sde_conn->encoder) {
  5274. SDE_DEBUG_ENC(sde_enc,
  5275. "encoder not attached to connector\n");
  5276. continue;
  5277. }
  5278. if (sde_conn->encoder->base.id
  5279. == encoder->base.id) {
  5280. conn = (priv->connectors[i]);
  5281. break;
  5282. }
  5283. }
  5284. if (!conn || !conn->state) {
  5285. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5286. return -EINVAL;
  5287. }
  5288. sde_conn_state = to_sde_connector_state(conn->state);
  5289. if (!sde_conn->ops.get_mode_info) {
  5290. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5291. return -EINVAL;
  5292. }
  5293. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5294. MSM_DISPLAY_DSC_MODE_DISABLED;
  5295. drm_mode = &encoder->crtc->state->adjusted_mode;
  5296. ret = sde_connector_get_mode_info(&sde_conn->base,
  5297. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5298. if (ret) {
  5299. SDE_ERROR_ENC(sde_enc,
  5300. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5301. return ret;
  5302. }
  5303. if (sde_conn->encoder) {
  5304. conn->state->best_encoder = sde_conn->encoder;
  5305. SDE_DEBUG_ENC(sde_enc,
  5306. "configured cstate->best_encoder to ID = %d\n",
  5307. conn->state->best_encoder->base.id);
  5308. } else {
  5309. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5310. conn->base.id);
  5311. }
  5312. sde_enc->crtc = encoder->crtc;
  5313. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5314. conn->state, false);
  5315. if (ret) {
  5316. SDE_ERROR_ENC(sde_enc,
  5317. "failed to reserve hw resources, %d\n", ret);
  5318. return ret;
  5319. }
  5320. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5321. sde_connector_get_topology_name(conn));
  5322. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5323. drm_mode->hdisplay, drm_mode->vdisplay);
  5324. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5325. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5326. if (bridge) {
  5327. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5328. /*
  5329. * For cont-splash use case, we update the mode
  5330. * configurations manually. This will skip the
  5331. * usually mode set call when actual frame is
  5332. * pushed from framework. The bridge needs to
  5333. * be updated with the current drm mode by
  5334. * calling the bridge mode set ops.
  5335. */
  5336. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5337. } else {
  5338. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5339. }
  5340. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5341. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5342. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5343. if (!phys) {
  5344. SDE_ERROR_ENC(sde_enc,
  5345. "phys encoders not initialized\n");
  5346. return -EINVAL;
  5347. }
  5348. /* update connector for master and slave phys encoders */
  5349. phys->connector = conn;
  5350. phys->cont_splash_enabled = true;
  5351. phys->hw_pp = sde_enc->hw_pp[i];
  5352. if (phys->ops.cont_splash_mode_set)
  5353. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5354. if (phys->ops.is_master && phys->ops.is_master(phys))
  5355. sde_enc->cur_master = phys;
  5356. }
  5357. return ret;
  5358. }
  5359. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5360. bool skip_pre_kickoff)
  5361. {
  5362. struct msm_drm_thread *event_thread = NULL;
  5363. struct msm_drm_private *priv = NULL;
  5364. struct sde_encoder_virt *sde_enc = NULL;
  5365. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5366. SDE_ERROR("invalid parameters\n");
  5367. return -EINVAL;
  5368. }
  5369. priv = enc->dev->dev_private;
  5370. sde_enc = to_sde_encoder_virt(enc);
  5371. if (!sde_enc->crtc || (sde_enc->crtc->index
  5372. >= ARRAY_SIZE(priv->event_thread))) {
  5373. SDE_DEBUG_ENC(sde_enc,
  5374. "invalid cached CRTC: %d or crtc index: %d\n",
  5375. sde_enc->crtc == NULL,
  5376. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5377. return -EINVAL;
  5378. }
  5379. SDE_EVT32_VERBOSE(DRMID(enc));
  5380. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5381. if (!skip_pre_kickoff) {
  5382. sde_enc->delay_kickoff = true;
  5383. kthread_queue_work(&event_thread->worker,
  5384. &sde_enc->esd_trigger_work);
  5385. kthread_flush_work(&sde_enc->esd_trigger_work);
  5386. }
  5387. /*
  5388. * panel may stop generating te signal (vsync) during esd failure. rsc
  5389. * hardware may hang without vsync. Avoid rsc hang by generating the
  5390. * vsync from watchdog timer instead of panel.
  5391. */
  5392. sde_encoder_helper_switch_vsync(enc, true);
  5393. if (!skip_pre_kickoff) {
  5394. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5395. sde_enc->delay_kickoff = false;
  5396. }
  5397. return 0;
  5398. }
  5399. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5400. {
  5401. struct sde_encoder_virt *sde_enc;
  5402. if (!encoder) {
  5403. SDE_ERROR("invalid drm enc\n");
  5404. return false;
  5405. }
  5406. sde_enc = to_sde_encoder_virt(encoder);
  5407. return sde_enc->recovery_events_enabled;
  5408. }
  5409. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5410. {
  5411. struct sde_encoder_virt *sde_enc;
  5412. if (!encoder) {
  5413. SDE_ERROR("invalid drm enc\n");
  5414. return;
  5415. }
  5416. sde_enc = to_sde_encoder_virt(encoder);
  5417. sde_enc->recovery_events_enabled = true;
  5418. }
  5419. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5420. {
  5421. struct sde_kms *sde_kms;
  5422. struct drm_connector *conn;
  5423. struct sde_connector_state *conn_state;
  5424. if (!drm_enc)
  5425. return false;
  5426. sde_kms = sde_encoder_get_kms(drm_enc);
  5427. if (!sde_kms)
  5428. return false;
  5429. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5430. if (!conn || !conn->state)
  5431. return false;
  5432. conn_state = to_sde_connector_state(conn->state);
  5433. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5434. }
  5435. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5436. {
  5437. struct drm_encoder *drm_enc;
  5438. struct sde_encoder_virt *sde_enc;
  5439. struct sde_encoder_phys *cur_master;
  5440. struct sde_hw_ctl *hw_ctl = NULL;
  5441. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5442. goto exit;
  5443. /* get encoder to find the hw_ctl for this connector */
  5444. drm_enc = c_conn->encoder;
  5445. if (!drm_enc)
  5446. goto exit;
  5447. sde_enc = to_sde_encoder_virt(drm_enc);
  5448. cur_master = sde_enc->phys_encs[0];
  5449. if (!cur_master || !cur_master->hw_ctl)
  5450. goto exit;
  5451. hw_ctl = cur_master->hw_ctl;
  5452. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5453. exit:
  5454. return hw_ctl;
  5455. }
  5456. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5457. {
  5458. struct sde_encoder_virt *sde_enc;
  5459. struct sde_encoder_phys *phys_enc;
  5460. u32 i;
  5461. sde_enc = to_sde_encoder_virt(drm_enc);
  5462. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5463. {
  5464. phys_enc = sde_enc->phys_encs[i];
  5465. if(phys_enc && phys_enc->ops.add_to_minidump)
  5466. phys_enc->ops.add_to_minidump(phys_enc);
  5467. phys_enc = sde_enc->phys_cmd_encs[i];
  5468. if(phys_enc && phys_enc->ops.add_to_minidump)
  5469. phys_enc->ops.add_to_minidump(phys_enc);
  5470. phys_enc = sde_enc->phys_vid_encs[i];
  5471. if(phys_enc && phys_enc->ops.add_to_minidump)
  5472. phys_enc->ops.add_to_minidump(phys_enc);
  5473. }
  5474. }
  5475. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5476. {
  5477. struct drm_event event;
  5478. struct drm_connector *connector;
  5479. struct sde_connector *c_conn = NULL;
  5480. struct sde_connector_state *c_state = NULL;
  5481. struct sde_encoder_virt *sde_enc = NULL;
  5482. struct sde_encoder_phys *phys = NULL;
  5483. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5484. int rc = 0, i = 0;
  5485. bool misr_updated = false, roi_updated = false;
  5486. struct msm_roi_list *prev_roi, *c_state_roi;
  5487. if (!drm_enc)
  5488. return;
  5489. sde_enc = to_sde_encoder_virt(drm_enc);
  5490. if (!atomic_read(&sde_enc->misr_enable)) {
  5491. SDE_DEBUG("MISR is disabled\n");
  5492. return;
  5493. }
  5494. connector = sde_enc->cur_master->connector;
  5495. if (!connector)
  5496. return;
  5497. c_conn = to_sde_connector(connector);
  5498. c_state = to_sde_connector_state(connector->state);
  5499. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5500. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5501. phys = sde_enc->phys_encs[i];
  5502. if (!phys || !phys->ops.collect_misr) {
  5503. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5504. continue;
  5505. }
  5506. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5507. if (rc) {
  5508. SDE_ERROR("failed to collect misr %d\n", rc);
  5509. return;
  5510. }
  5511. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5512. }
  5513. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5514. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5515. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5516. misr_updated = true;
  5517. }
  5518. }
  5519. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5520. c_state_roi = &c_state->rois;
  5521. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5522. roi_updated = true;
  5523. } else {
  5524. for (i = 0; i < prev_roi->num_rects; i++) {
  5525. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5526. roi_updated = true;
  5527. }
  5528. }
  5529. if (roi_updated)
  5530. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5531. if (misr_updated || roi_updated) {
  5532. event.type = DRM_EVENT_MISR_SIGN;
  5533. event.length = sizeof(c_conn->previous_misr_sign);
  5534. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5535. (u8 *)&c_conn->previous_misr_sign);
  5536. }
  5537. }