cfg_dp.h 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132
  1. /*
  2. * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * DOC: This file contains definitions of Data Path configuration.
  21. */
  22. #ifndef _CFG_DP_H_
  23. #define _CFG_DP_H_
  24. #include "cfg_define.h"
  25. #include "wlan_init_cfg.h"
  26. #define WLAN_CFG_MAX_CLIENTS 64
  27. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  28. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  29. /* Change this to a lower value to enforce scattered idle list mode */
  30. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  31. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  32. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  33. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  34. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  35. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  36. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  37. #else
  38. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  39. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  40. #endif
  41. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  42. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  43. #ifdef IPA_OFFLOAD
  44. /* Size of TCL TX Ring */
  45. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  46. #define WLAN_CFG_TX_RING_SIZE 2048
  47. #else
  48. #define WLAN_CFG_TX_RING_SIZE 1024
  49. #endif
  50. #define WLAN_CFG_IPA_TX_RING_SIZE_MIN 512
  51. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  52. #define WLAN_CFG_IPA_TX_RING_SIZE_MAX 0x80000
  53. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN 512
  54. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  55. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX 0x80000
  56. #ifdef IPA_WDI3_TX_TWO_PIPES
  57. #ifdef WLAN_MEMORY_OPT
  58. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN 128
  59. #else
  60. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN 512
  61. #endif
  62. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE 1024
  63. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX 0x80000
  64. #ifdef WLAN_MEMORY_OPT
  65. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN 128
  66. #else
  67. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN 512
  68. #endif
  69. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE 1024
  70. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX 0x80000
  71. #endif
  72. #define WLAN_CFG_PER_PDEV_TX_RING 0
  73. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  74. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  75. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  76. #else
  77. #define WLAN_CFG_TX_RING_SIZE 512
  78. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  79. #define WLAN_CFG_PER_PDEV_TX_RING 1
  80. #else
  81. #define WLAN_CFG_PER_PDEV_TX_RING 0
  82. #endif
  83. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  84. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  85. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  86. #endif /* IPA_OFFLOAD */
  87. #define WLAN_CFG_TIME_CONTROL_BP 3000
  88. #define WLAN_CFG_QREF_CONTROL_SIZE 0
  89. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  90. #define WLAN_CFG_PER_PDEV_RX_RING 0
  91. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  92. #define WLAN_LRO_ENABLE 0
  93. #if defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_WCN6450)
  94. #define WLAN_CFG_MAC_PER_TARGET 1
  95. #else
  96. #define WLAN_CFG_MAC_PER_TARGET 2
  97. #endif
  98. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  99. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  100. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  101. #define WLAN_CFG_NUM_TX_DESC 4096
  102. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  103. #else
  104. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  105. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  106. #define WLAN_CFG_NUM_TX_DESC 1024
  107. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  108. #endif
  109. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  110. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  111. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  112. /* Interrupt Mitigation - Timer threshold in us */
  113. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  114. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  115. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  116. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  117. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  118. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  119. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  120. #else
  121. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  122. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  123. #endif
  124. #endif /* WLAN_MAX_PDEVS */
  125. #define WLAN_CFG_INT_BATCH_THRESHOLD_PPE2TCL 0
  126. #define WLAN_CFG_INT_TIMER_THRESHOLD_PPE2TCL 30
  127. #ifdef NBUF_MEMORY_DEBUG
  128. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0xFFFF
  129. #else
  130. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0x1FFFF
  131. #endif
  132. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD \
  133. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  134. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  135. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x200000
  136. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD \
  137. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  138. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  139. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x200000
  140. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  141. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  142. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  143. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  144. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  145. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  146. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  147. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  148. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  149. #define WLAN_CFG_TIME_CONTROL_BP_MIN 3000
  150. #define WLAN_CFG_TIME_CONTROL_BP_MAX 1800000
  151. #define WLAN_CFG_QREF_CONTROL_SIZE_MIN 0
  152. #define WLAN_CFG_QREF_CONTROL_SIZE_MAX 4000
  153. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  154. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  155. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  156. #define WLAN_CFG_NUM_TX_DESC_MAX 0x10000
  157. #define WLAN_CFG_NUM_TX_SPL_DESC 1024
  158. #define WLAN_CFG_NUM_TX_SPL_DESC_MIN 0
  159. #define WLAN_CFG_NUM_TX_SPL_DESC_MAX 0x1000
  160. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  161. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  162. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  163. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  164. #define WLAN_CFG_INT_BATCH_THRESHOLD_PPE2TCL_MIN 0
  165. #define WLAN_CFG_INT_BATCH_THRESHOLD_PPE2TCL_MAX 1024
  166. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  167. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  168. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  169. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  170. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  171. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  172. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  173. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  174. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  175. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  176. #define WLAN_CFG_INT_TIMER_THRESHOLD_PPE2TCL_MIN 8
  177. #define WLAN_CFG_INT_TIMER_THRESHOLD_PPE2TCL_MAX 1000
  178. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  179. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  180. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  181. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  182. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  183. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  184. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  185. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  186. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  187. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  188. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  189. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  190. /* Per vdev pools */
  191. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  192. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  193. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  194. #ifdef TX_PER_PDEV_DESC_POOL
  195. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  196. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  197. #else /* TX_PER_PDEV_DESC_POOL */
  198. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  199. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  200. #endif /* TX_PER_PDEV_DESC_POOL */
  201. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  202. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  203. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  204. #define WLAN_CFG_HTT_PKT_TYPE 2
  205. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  206. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  207. #define WLAN_CFG_MAX_PEER_ID 64
  208. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  209. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  210. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  211. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  212. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  213. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  214. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 1
  215. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX MAX_TCL_DATA_RINGS
  216. #define WLAN_CFG_NUM_TX_COMP_RINGS WLAN_CFG_NUM_TCL_DATA_RINGS
  217. #define WLAN_CFG_NUM_TX_COMP_RINGS_MIN WLAN_CFG_NUM_TCL_DATA_RINGS_MIN
  218. #define WLAN_CFG_NUM_TX_COMP_RINGS_MAX WLAN_CFG_NUM_TCL_DATA_RINGS_MAX
  219. #if defined(CONFIG_BERYLLIUM)
  220. #define WLAN_CFG_NUM_REO_DEST_RING 8
  221. #else
  222. #define WLAN_CFG_NUM_REO_DEST_RING 4
  223. #endif
  224. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  225. #define WLAN_CFG_NUM_REO_DEST_RING_MAX MAX_REO_DEST_RINGS
  226. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS 2
  227. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN 1
  228. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX 3
  229. #define WLAN_CFG_NSS_NUM_REO_DEST_RING 2
  230. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN 1
  231. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX 3
  232. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  233. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  234. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  235. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 512
  236. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  237. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 512
  238. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  239. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  240. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  241. #if defined(QCA_WIFI_QCA6290)
  242. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  243. #else
  244. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  245. #endif
  246. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 8
  247. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 8192
  248. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  249. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  250. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  251. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  252. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  253. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  254. defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_KIWI)
  255. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  256. #else
  257. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 32768
  258. #endif
  259. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  260. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  261. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  262. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  263. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  264. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  265. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  266. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  267. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  268. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  269. #ifdef WLAN_MEMORY_OPT
  270. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 128
  271. #else
  272. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  273. #endif
  274. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 8192
  275. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  276. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  277. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 16384
  278. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  279. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  280. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  281. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  282. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  283. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  284. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  285. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  286. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  287. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  288. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  289. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  290. #define WLAN_CFG_TX_SPL_DEVICE_LIMIT 1024
  291. #define WLAN_CFG_TX_SPL_DEVICE_LIMIT_MIN 0
  292. #define WLAN_CFG_TX_SPL_DEVICE_LIMIT_MAX 4096
  293. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  294. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  295. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  296. #define WLAN_CFG_TX_DESC_GLOBAL_COUNT 0xC000
  297. #define WLAN_CFG_TX_DESC_GLOBAL_COUNT_MIN 0x8000
  298. #define WLAN_CFG_TX_DESC_GLOBAL_COUNT_MAX 0x60000
  299. #define WLAN_CFG_SPCL_TX_DESC_GLOBAL_COUNT 0x400
  300. #define WLAN_CFG_SPCL_TX_DESC_GLOBAL_COUNT_MIN 0x400
  301. #define WLAN_CFG_SPCL_TX_DESC_GLOBAL_COUNT_MAX 0x1000
  302. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  303. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  304. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  305. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE 4096
  306. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN 16
  307. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX 8192
  308. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  309. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  310. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  311. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE 2048
  312. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN 48
  313. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX 8192
  314. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  315. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  316. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  317. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  318. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  319. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  320. #define WLAN_CFG_SW2RXDMA_LINK_RING_SIZE 1024
  321. #define WLAN_CFG_SW2RXDMA_LINK_RING_SIZE_MIN 256
  322. #define WLAN_CFG_SW2RXDMA_LINK_RING_SIZE_MAX 4096
  323. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  324. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  325. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  326. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  327. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  328. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  329. /*
  330. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  331. * ring. This value may need to be tuned later.
  332. */
  333. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  334. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  335. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  336. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  337. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  338. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  339. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 16384
  340. /*
  341. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  342. */
  343. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  344. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  345. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  346. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  347. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  348. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  349. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 16384
  350. /*
  351. * AP use cases need to allocate more RX Descriptors than the number of
  352. * entries available in the SW2RXDMA buffer replenish ring. This is to account
  353. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  354. * multiplication factor of 3, to allocate three times as many RX descriptors
  355. * as RX buffers.
  356. */
  357. #else
  358. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  359. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  360. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  361. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  362. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  363. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 16384
  364. #endif
  365. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  366. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  367. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  368. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT 128
  369. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  370. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  371. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  372. #ifdef IPA_OFFLOAD
  373. #define WLAN_CFG_NUM_REO_RINGS_MAP 0x7
  374. #else
  375. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  376. #endif
  377. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  378. #if defined(CONFIG_BERYLLIUM)
  379. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xFF
  380. #else
  381. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  382. #endif
  383. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  384. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  385. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  386. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  387. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  388. #define WLAN_CFG_REO2PPE_RING_SIZE 16384
  389. #define WLAN_CFG_REO2PPE_RING_SIZE_MIN 64
  390. #define WLAN_CFG_REO2PPE_RING_SIZE_MAX 16384
  391. #define WLAN_CFG_PPE2TCL_RING_SIZE 2048
  392. #define WLAN_CFG_PPE2TCL_RING_SIZE_MIN 64
  393. #define WLAN_CFG_PPE2TCL_RING_SIZE_MAX 32768
  394. #define WLAN_CFG_PPE_RELEASE_RING_SIZE 1024
  395. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN 64
  396. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX 1024
  397. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  398. #define WLAN_CFG_MLO_RX_RING_MAP 0x7
  399. #define WLAN_CFG_MLO_RX_RING_MAP_MIN 0x0
  400. #define WLAN_CFG_MLO_RX_RING_MAP_MAX 0xFF
  401. #endif
  402. #define WLAN_CFG_TX_CAPT_MAX_MEM_MIN 0
  403. #define WLAN_CFG_TX_CAPT_MAX_MEM_MAX 512
  404. #define WLAN_CFG_TX_CAPT_MAX_MEM_DEFAULT 0
  405. #define CFG_DP_MPDU_RETRY_THRESHOLD_MIN 0
  406. #define CFG_DP_MPDU_RETRY_THRESHOLD_MAX 255
  407. #define CFG_DP_MPDU_RETRY_THRESHOLD 0
  408. #define WLAN_CFG_DP_NAPI_SCALE_FACTOR 0
  409. #define WLAN_CFG_DP_NAPI_SCALE_FACTOR_MIN 0
  410. #define WLAN_CFG_DP_NAPI_SCALE_FACTOR_MAX 4
  411. #define CFG_DP_PPEDS_WIFI_SOC_CFG_NONE 0
  412. #define CFG_DP_PPEDS_WIFI_SOC_CFG_ALL 0xFF
  413. #define CFG_DP_PPEDS_WIFI_SOC_CFG_DEFAULT 0xFF
  414. #ifdef CONFIG_SAWF_STATS
  415. #define WLAN_CFG_SAWF_STATS 0x0
  416. #define WLAN_CFG_SAWF_STATS_MIN 0x0
  417. #define WLAN_CFG_SAWF_STATS_MAX 0x7
  418. #endif
  419. #define WLAN_CFG_TX_CAPT_RBM_ID_MIN 0
  420. #define WLAN_CFG_TX_CAPT_RBM_ID_MAX 3
  421. #define WLAN_CFG_TX_CAPT_0_RBM_DEFAULT 0
  422. #define WLAN_CFG_TX_CAPT_1_RBM_DEFAULT 1
  423. #define WLAN_CFG_TX_CAPT_2_RBM_DEFAULT 2
  424. #define WLAN_CFG_TX_CAPT_3_RBM_DEFAULT 3
  425. /*
  426. * <ini>
  427. * "dp_tx_capt_max_mem_mb"- maximum memory used by Tx capture
  428. * @Min: 0
  429. * @Max: 512 MB
  430. * @Default: 0 (disabled)
  431. *
  432. * This ini entry is used to set a max limit beyond which frames
  433. * are dropped by Tx capture. User needs to set a non-zero value
  434. * to enable it.
  435. *
  436. * Usage: External
  437. *
  438. * </ini>
  439. */
  440. #define CFG_DP_TX_CAPT_MAX_MEM_MB \
  441. CFG_INI_UINT("dp_tx_capt_max_mem_mb", \
  442. WLAN_CFG_TX_CAPT_MAX_MEM_MIN, \
  443. WLAN_CFG_TX_CAPT_MAX_MEM_MAX, \
  444. WLAN_CFG_TX_CAPT_MAX_MEM_DEFAULT, \
  445. CFG_VALUE_OR_DEFAULT, "Max Memory (in MB) used by Tx Capture")
  446. #define CFG_DP_TX_CAPT_RADIO_0_RBM_ID \
  447. CFG_INI_UINT("dp_tx_capt_pdev_0_rbm_id", \
  448. WLAN_CFG_TX_CAPT_RBM_ID_MIN, \
  449. WLAN_CFG_TX_CAPT_RBM_ID_MAX, \
  450. WLAN_CFG_TX_CAPT_0_RBM_DEFAULT, \
  451. CFG_VALUE_OR_DEFAULT, "RBM_ID used by pdev 0 Tx capture")
  452. #define CFG_DP_TX_CAPT_RADIO_1_RBM_ID \
  453. CFG_INI_UINT("dp_tx_capt_pdev_1_rbm_id", \
  454. WLAN_CFG_TX_CAPT_RBM_ID_MIN, \
  455. WLAN_CFG_TX_CAPT_RBM_ID_MAX, \
  456. WLAN_CFG_TX_CAPT_1_RBM_DEFAULT, \
  457. CFG_VALUE_OR_DEFAULT, "RBM_ID used by pdev 1 Tx capture")
  458. #define CFG_DP_TX_CAPT_RADIO_2_RBM_ID \
  459. CFG_INI_UINT("dp_tx_capt_pdev_2_rbm_id", \
  460. WLAN_CFG_TX_CAPT_RBM_ID_MIN, \
  461. WLAN_CFG_TX_CAPT_RBM_ID_MAX, \
  462. WLAN_CFG_TX_CAPT_2_RBM_DEFAULT, \
  463. CFG_VALUE_OR_DEFAULT, "RBM_ID used by pdev 2 Tx capture")
  464. #define CFG_DP_TX_CAPT_RADIO_3_RBM_ID \
  465. CFG_INI_UINT("dp_tx_capt_pdev_3_rbm_id", \
  466. WLAN_CFG_TX_CAPT_RBM_ID_MIN, \
  467. WLAN_CFG_TX_CAPT_RBM_ID_MAX, \
  468. WLAN_CFG_TX_CAPT_3_RBM_DEFAULT, \
  469. CFG_VALUE_OR_DEFAULT, "RBM_ID used by pdev 3 Tx capture")
  470. /* DP INI Declarations */
  471. #define CFG_DP_HTT_PACKET_TYPE \
  472. CFG_INI_UINT("dp_htt_packet_type", \
  473. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  474. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  475. WLAN_CFG_HTT_PKT_TYPE, \
  476. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  477. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  478. CFG_INI_UINT("dp_int_batch_threshold_other", \
  479. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  480. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  481. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  482. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  483. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  484. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  485. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  486. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  487. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  488. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  489. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  490. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  491. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  492. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  493. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  494. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  495. #define CFG_DP_INT_BATCH_THRESHOLD_PPE2TCL \
  496. CFG_INI_UINT("dp_int_batch_threshold_ppe2tcl", \
  497. WLAN_CFG_INT_BATCH_THRESHOLD_PPE2TCL_MIN, \
  498. WLAN_CFG_INT_BATCH_THRESHOLD_PPE2TCL_MAX, \
  499. WLAN_CFG_INT_BATCH_THRESHOLD_PPE2TCL, \
  500. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold ppe2tcl")
  501. #define CFG_DP_INT_TIMER_THRESHOLD_PPE2TCL \
  502. CFG_INI_UINT("dp_int_timer_threshold_ppe2tcl", \
  503. WLAN_CFG_INT_TIMER_THRESHOLD_PPE2TCL_MIN, \
  504. WLAN_CFG_INT_TIMER_THRESHOLD_PPE2TCL_MAX, \
  505. WLAN_CFG_INT_TIMER_THRESHOLD_PPE2TCL, \
  506. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold ppe2tcl")
  507. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  508. CFG_INI_UINT("dp_int_timer_threshold_other", \
  509. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  510. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  511. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  512. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  513. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  514. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  515. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  516. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  517. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  518. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  519. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  520. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  521. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  522. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  523. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  524. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  525. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  526. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  527. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  528. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  529. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  530. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  531. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  532. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  533. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  534. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  535. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  536. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  537. #define CFG_DP_MAX_ALLOC_SIZE \
  538. CFG_INI_UINT("dp_max_alloc_size", \
  539. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  540. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  541. WLAN_CFG_MAX_ALLOC_SIZE, \
  542. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  543. #define CFG_DP_MAX_CLIENTS \
  544. CFG_INI_UINT("dp_max_clients", \
  545. WLAN_CFG_MAX_CLIENTS_MIN, \
  546. WLAN_CFG_MAX_CLIENTS_MAX, \
  547. WLAN_CFG_MAX_CLIENTS, \
  548. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  549. #define CFG_DP_MAX_PEER_ID \
  550. CFG_INI_UINT("dp_max_peer_id", \
  551. WLAN_CFG_MAX_PEER_ID_MIN, \
  552. WLAN_CFG_MAX_PEER_ID_MAX, \
  553. WLAN_CFG_MAX_PEER_ID, \
  554. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  555. #define CFG_DP_REO_DEST_RINGS \
  556. CFG_INI_UINT("dp_reo_dest_rings", \
  557. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  558. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  559. WLAN_CFG_NUM_REO_DEST_RING, \
  560. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  561. #define CFG_DP_TX_COMP_RINGS \
  562. CFG_INI_UINT("dp_tx_comp_rings", \
  563. WLAN_CFG_NUM_TX_COMP_RINGS_MIN, \
  564. WLAN_CFG_NUM_TX_COMP_RINGS_MAX, \
  565. WLAN_CFG_NUM_TX_COMP_RINGS, \
  566. CFG_VALUE_OR_DEFAULT, "DP Tx Comp Rings")
  567. #define CFG_DP_TCL_DATA_RINGS \
  568. CFG_INI_UINT("dp_tcl_data_rings", \
  569. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  570. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  571. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  572. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  573. #define CFG_DP_NSS_REO_DEST_RINGS \
  574. CFG_INI_UINT("dp_nss_reo_dest_rings", \
  575. WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN, \
  576. WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX, \
  577. WLAN_CFG_NSS_NUM_REO_DEST_RING, \
  578. CFG_VALUE_OR_DEFAULT, "DP NSS REO Destination Rings")
  579. #define CFG_DP_NSS_TCL_DATA_RINGS \
  580. CFG_INI_UINT("dp_nss_tcl_data_rings", \
  581. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN, \
  582. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX, \
  583. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS, \
  584. CFG_VALUE_OR_DEFAULT, "DP NSS TCL Data Rings")
  585. #define CFG_DP_TX_DESC \
  586. CFG_INI_UINT("dp_tx_desc", \
  587. WLAN_CFG_NUM_TX_DESC_MIN, \
  588. WLAN_CFG_NUM_TX_DESC_MAX, \
  589. WLAN_CFG_NUM_TX_DESC, \
  590. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  591. #define CFG_DP_TX_SPL_DESC \
  592. CFG_INI_UINT("dp_tx_spl_desc", \
  593. WLAN_CFG_NUM_TX_SPL_DESC_MIN, \
  594. WLAN_CFG_NUM_TX_SPL_DESC_MAX, \
  595. WLAN_CFG_NUM_TX_SPL_DESC, \
  596. CFG_VALUE_OR_DEFAULT, "DP Tx Special Descriptors")
  597. #define CFG_DP_TX_EXT_DESC \
  598. CFG_INI_UINT("dp_tx_ext_desc", \
  599. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  600. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  601. WLAN_CFG_NUM_TX_EXT_DESC, \
  602. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  603. #define CFG_DP_TX_EXT_DESC_POOLS \
  604. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  605. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  606. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  607. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  608. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  609. #define CFG_DP_PDEV_RX_RING \
  610. CFG_INI_UINT("dp_pdev_rx_ring", \
  611. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  612. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  613. WLAN_CFG_PER_PDEV_RX_RING, \
  614. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  615. #define CFG_DP_PDEV_TX_RING \
  616. CFG_INI_UINT("dp_pdev_tx_ring", \
  617. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  618. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  619. WLAN_CFG_PER_PDEV_TX_RING, \
  620. CFG_VALUE_OR_DEFAULT, \
  621. "DP PDEV Tx Ring")
  622. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  623. CFG_INI_UINT("dp_rx_defrag_timeout", \
  624. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  625. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  626. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  627. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  628. #define CFG_DP_TX_COMPL_RING_SIZE \
  629. CFG_INI_UINT("dp_tx_compl_ring_size", \
  630. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  631. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  632. WLAN_CFG_TX_COMP_RING_SIZE, \
  633. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  634. #define CFG_DP_TX_RING_SIZE \
  635. CFG_INI_UINT("dp_tx_ring_size", \
  636. WLAN_CFG_TX_RING_SIZE_MIN,\
  637. WLAN_CFG_TX_RING_SIZE_MAX,\
  638. WLAN_CFG_TX_RING_SIZE,\
  639. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  640. #define CFG_DP_NSS_COMP_RING_SIZE \
  641. CFG_INI_UINT("dp_nss_comp_ring_size", \
  642. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  643. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  644. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  645. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  646. #define CFG_DP_PDEV_LMAC_RING \
  647. CFG_INI_UINT("dp_pdev_lmac_ring", \
  648. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  649. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  650. WLAN_CFG_PER_PDEV_LMAC_RING, \
  651. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  652. #define CFG_DP_TIME_CONTROL_BP \
  653. CFG_INI_UINT("dp_time_control_bp", \
  654. WLAN_CFG_TIME_CONTROL_BP_MIN,\
  655. WLAN_CFG_TIME_CONTROL_BP_MAX,\
  656. WLAN_CFG_TIME_CONTROL_BP,\
  657. CFG_VALUE_OR_DEFAULT, "DP time control back pressure")
  658. #define CFG_DP_QREF_CONTROL_SIZE \
  659. CFG_INI_UINT("dp_qref_control_size", \
  660. WLAN_CFG_QREF_CONTROL_SIZE_MIN,\
  661. WLAN_CFG_QREF_CONTROL_SIZE_MAX,\
  662. WLAN_CFG_QREF_CONTROL_SIZE,\
  663. CFG_VALUE_OR_DEFAULT, "DP array size for qref debug")
  664. #ifdef CONFIG_SAWF_STATS
  665. #define CFG_DP_SAWF_STATS \
  666. CFG_INI_UINT("dp_sawf_stats", \
  667. WLAN_CFG_SAWF_STATS_MIN,\
  668. WLAN_CFG_SAWF_STATS_MAX,\
  669. WLAN_CFG_SAWF_STATS,\
  670. CFG_VALUE_OR_DEFAULT, "DP sawf stats config")
  671. #define CFG_DP_SAWF_STATS_CONFIG CFG(CFG_DP_SAWF_STATS)
  672. #else
  673. #define CFG_DP_SAWF_STATS_CONFIG
  674. #endif
  675. #ifdef WLAN_FEATURE_LOCAL_PKT_CAPTURE
  676. /*
  677. * <ini>
  678. * local_pkt_capture - Enable/Disable Local packet capture
  679. * @Default: false
  680. *
  681. * This ini is used to enable/disable local packet capture.
  682. *
  683. * Related: None
  684. *
  685. * Usage: External
  686. *
  687. * </ini>
  688. */
  689. #define CFG_DP_LOCAL_PKT_CAPTURE \
  690. CFG_INI_BOOL( \
  691. "local_packet_capture", \
  692. true, \
  693. "Local packet capture")
  694. #define CFG_DP_LOCAL_PKT_CAPTURE_CONFIG CFG(CFG_DP_LOCAL_PKT_CAPTURE)
  695. #else
  696. #define CFG_DP_LOCAL_PKT_CAPTURE_CONFIG
  697. #endif
  698. /*
  699. * <ini>
  700. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  701. * frame dropping scheme
  702. * @Min: 0
  703. * @Max: 524288
  704. * @Default: 393216
  705. *
  706. * This ini entry is used to set a high limit threshold to start frame
  707. * dropping scheme
  708. *
  709. * Usage: External
  710. *
  711. * </ini>
  712. */
  713. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  714. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  715. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  716. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  717. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  718. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  719. /*
  720. * <ini>
  721. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  722. * frame dropping scheme
  723. * @Min: 100
  724. * @Max: 524288
  725. * @Default: 393216
  726. *
  727. * This ini entry is used to set a low limit threshold to stop frame
  728. * dropping scheme
  729. *
  730. * Usage: External
  731. *
  732. * </ini>
  733. */
  734. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  735. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  736. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  737. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  738. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  739. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  740. #define CFG_DP_BASE_HW_MAC_ID \
  741. CFG_INI_UINT("dp_base_hw_macid", \
  742. 0, 1, 1, \
  743. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  744. #define CFG_DP_RX_HASH \
  745. CFG_INI_BOOL("dp_rx_hash", true, \
  746. "DP Rx Hash")
  747. #define CFG_DP_RX_RR \
  748. CFG_INI_BOOL("dp_rx_rr", true, \
  749. "DP Rx Round Robin")
  750. #define CFG_DP_TSO \
  751. CFG_INI_BOOL("TSOEnable", false, \
  752. "DP TSO Enabled")
  753. #define CFG_DP_LRO \
  754. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  755. "DP LRO Enable")
  756. #ifdef WLAN_USE_CONFIG_PARAMS
  757. /*
  758. * <ini>
  759. * dp_tx_desc_use_512p - Use 512M tx descriptor size
  760. * @Min: 0
  761. * @Max: 1
  762. * @Default: 0
  763. *
  764. * This ini entry is used as flag to use 512M tx descriptor size or not
  765. *
  766. * Usage: Internal
  767. *
  768. * </ini>
  769. */
  770. #define CFG_DP_TX_DESC_512P \
  771. CFG_INI_BOOL("dp_tx_desc_use_512p", false, \
  772. "DP TX DESC PINE SPECIFIC")
  773. /*
  774. * <ini>
  775. * dp_nss_3radio_ring - Use 3 Radio NSS comp ring size
  776. * @Min: 0
  777. * @Max: 1
  778. * @Default: 0
  779. *
  780. * This ini entry is used as flag to use 3 Radio NSS com ring size or not
  781. *
  782. * Usage: Internal
  783. *
  784. * </ini>
  785. */
  786. #define CFG_DP_NSS_3RADIO_RING \
  787. CFG_INI_BOOL("dp_nss_3radio_ring", false, \
  788. "DP NSS 3 RADIO RING SIZE")
  789. /*
  790. * <ini>
  791. * dp_mon_ring_per_512M - Update monitor status ring as 512M profile
  792. * @Min: 0
  793. * @Max: 1
  794. * @Default: 0
  795. *
  796. * This ini entry is used as flag to update monitor status ring as 512M profile
  797. *
  798. * Usage: Internal
  799. *
  800. * </ini>
  801. */
  802. #define CFG_DP_MON_STATUS_512M \
  803. CFG_INI_BOOL("dp_mon_ring_per_512M", false, \
  804. "DP MON STATUS RING SIZE PER 512M PROFILE")
  805. /*
  806. * <ini>
  807. * dp_mon_2chain_ring - Reduce monitor rings size as for 2 Chains case
  808. * @Min: 0
  809. * @Max: 1
  810. * @Default: 0
  811. *
  812. * This ini entry is used as flag to reduce monitor rings size as those used
  813. * in case of 2 Tx/RxChains
  814. *
  815. * Usage: Internal
  816. *
  817. * </ini>
  818. */
  819. #define CFG_DP_MON_2CHAIN_RING \
  820. CFG_INI_BOOL("dp_mon_2chain_ring", false, \
  821. "DP MON UPDATE RINGS FOR 2CHAIN")
  822. /*
  823. * <ini>
  824. * dp_mon_4chain_ring - Update monitor rings size for 4 Chains case
  825. * @Min: 0
  826. * @Max: 1
  827. * @Default: 0
  828. *
  829. * This ini entry is used as flag to reduce monitor rings size as those used
  830. * in case of 4 Tx/RxChains
  831. *
  832. * Usage: Internal
  833. *
  834. * </ini>
  835. */
  836. #define CFG_DP_MON_4CHAIN_RING \
  837. CFG_INI_BOOL("dp_mon_4chain_ring", false, \
  838. "DP MON UPDATE RINGS FOR 4CHAIN")
  839. /*
  840. * <ini>
  841. * dp_4radip_rdp_reo - Update RDP REO map based on 4 radio config
  842. * @Min: 0
  843. * @Max: 1
  844. * @Default: 0
  845. *
  846. * This ini entry is used as flag to update RDP reo map based on 4 Radio config
  847. *
  848. * Usage: Internal
  849. *
  850. * </ini>
  851. */
  852. #define CFG_DP_4RADIO_RDP_REO \
  853. CFG_INI_BOOL("dp_nss_4radio_rdp_reo", \
  854. false, "Update REO destination mapping for 4radio")
  855. #define CFG_DP_INI_SECTION_PARAMS \
  856. CFG(CFG_DP_NSS_3RADIO_RING) \
  857. CFG(CFG_DP_TX_DESC_512P) \
  858. CFG(CFG_DP_MON_STATUS_512M) \
  859. CFG(CFG_DP_MON_2CHAIN_RING) \
  860. CFG(CFG_DP_MON_4CHAIN_RING) \
  861. CFG(CFG_DP_4RADIO_RDP_REO)
  862. #else
  863. #define CFG_DP_INI_SECTION_PARAMS
  864. #endif
  865. /*
  866. * <ini>
  867. * CFG_DP_SG - Enable the SG feature standalonely
  868. * @Min: 0
  869. * @Max: 1
  870. * @Default: 1
  871. *
  872. * This ini entry is used to enable/disable SG feature standalonely.
  873. * Also does Rome support SG on TX, lithium does not.
  874. * For example the lithium does not support SG on UDP frames.
  875. * Which is able to handle SG only for TSO frames(in case TSO is enabled).
  876. *
  877. * Usage: External
  878. *
  879. * </ini>
  880. */
  881. #define CFG_DP_SG \
  882. CFG_INI_BOOL("dp_sg_support", false, \
  883. "DP SG Enable")
  884. #define WLAN_CFG_GRO_ENABLE_MIN 0
  885. #define WLAN_CFG_GRO_ENABLE_MAX 3
  886. #define WLAN_CFG_GRO_ENABLE_DEFAULT 0
  887. #define DP_GRO_ENABLE_BIT_SET BIT(0)
  888. #define DP_TC_BASED_DYNAMIC_GRO BIT(1)
  889. /*
  890. * <ini>
  891. * CFG_DP_GRO - Enable the GRO feature standalonely
  892. * @Min: 0
  893. * @Max: 3
  894. * @Default: 0
  895. *
  896. * This ini entry is used to enable/disable GRO feature standalonely.
  897. * Value 0: Disable GRO feature
  898. * Value 1: Enable GRO feature always
  899. * Value 3: Enable GRO dynamic feature where TC rule can control GRO
  900. * behavior
  901. *
  902. * Usage: External
  903. *
  904. * </ini>
  905. */
  906. #define CFG_DP_GRO \
  907. CFG_INI_UINT("GROEnable", \
  908. WLAN_CFG_GRO_ENABLE_MIN, \
  909. WLAN_CFG_GRO_ENABLE_MAX, \
  910. WLAN_CFG_GRO_ENABLE_DEFAULT, \
  911. CFG_VALUE_OR_DEFAULT, "DP GRO Enable")
  912. #define WLAN_CFG_TC_INGRESS_PRIO_MIN 0
  913. #define WLAN_CFG_TC_INGRESS_PRIO_MAX 0xFFFF
  914. #define WLAN_CFG_TC_INGRESS_PRIO_DEFAULT 0
  915. #define CFG_DP_TC_INGRESS_PRIO \
  916. CFG_INI_UINT("tc_ingress_prio", \
  917. WLAN_CFG_TC_INGRESS_PRIO_MIN, \
  918. WLAN_CFG_TC_INGRESS_PRIO_MAX, \
  919. WLAN_CFG_TC_INGRESS_PRIO_DEFAULT, \
  920. CFG_VALUE_OR_DEFAULT, "DP tc ingress prio")
  921. #define CFG_DP_OL_TX_CSUM \
  922. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  923. "DP tx csum Enable")
  924. #define CFG_DP_OL_RX_CSUM \
  925. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  926. "DP rx csum Enable")
  927. #define CFG_DP_RAWMODE \
  928. CFG_INI_BOOL("dp_rawmode_support", false, \
  929. "DP rawmode Enable")
  930. #define CFG_DP_PEER_FLOW_CTRL \
  931. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  932. "DP peer flow ctrl Enable")
  933. #define CFG_DP_NAPI \
  934. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  935. "DP Napi Enabled")
  936. /*
  937. * <ini>
  938. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  939. * @Min: 0
  940. * @Max: 1
  941. * @Default: 1
  942. *
  943. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  944. * This includes P2P device mode, P2P client mode and P2P GO mode.
  945. * The feature is enabled by default. To disable TX checksum for P2P, add the
  946. * following entry in ini file:
  947. * gEnableP2pIpTcpUdpChecksumOffload=0
  948. *
  949. * Usage: External
  950. *
  951. * </ini>
  952. */
  953. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  954. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  955. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  956. /*
  957. * <ini>
  958. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  959. * @Min: 0
  960. * @Max: 1
  961. * @Default: 1
  962. *
  963. * Usage: External
  964. *
  965. * </ini>
  966. */
  967. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  968. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  969. "DP TCP UDP Checksum Offload for NAN mode")
  970. /*
  971. * <ini>
  972. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  973. * @Min: 0
  974. * @Max: 1
  975. * @Default: 1
  976. *
  977. * Usage: External
  978. *
  979. * </ini>
  980. */
  981. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  982. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  983. "DP TCP UDP Checksum Offload")
  984. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  985. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  986. "DP Defrag Timeout Check")
  987. #define CFG_DP_WBM_RELEASE_RING \
  988. CFG_INI_UINT("dp_wbm_release_ring", \
  989. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  990. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  991. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  992. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  993. #define CFG_DP_TCL_CMD_CREDIT_RING \
  994. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  995. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  996. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  997. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  998. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  999. #define CFG_DP_TCL_STATUS_RING \
  1000. CFG_INI_UINT("dp_tcl_status_ring",\
  1001. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  1002. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  1003. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  1004. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  1005. #define CFG_DP_REO_REINJECT_RING \
  1006. CFG_INI_UINT("dp_reo_reinject_ring", \
  1007. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  1008. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  1009. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  1010. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  1011. #define CFG_DP_RX_RELEASE_RING \
  1012. CFG_INI_UINT("dp_rx_release_ring", \
  1013. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  1014. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  1015. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  1016. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  1017. #define CFG_DP_RX_DESTINATION_RING \
  1018. CFG_INI_UINT("dp_reo_dst_ring", \
  1019. WLAN_CFG_REO_DST_RING_SIZE_MIN, \
  1020. WLAN_CFG_REO_DST_RING_SIZE_MAX, \
  1021. WLAN_CFG_REO_DST_RING_SIZE, \
  1022. CFG_VALUE_OR_DEFAULT, "DP REO destination ring")
  1023. #define CFG_DP_REO_EXCEPTION_RING \
  1024. CFG_INI_UINT("dp_reo_exception_ring", \
  1025. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  1026. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  1027. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  1028. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  1029. #define CFG_DP_REO_CMD_RING \
  1030. CFG_INI_UINT("dp_reo_cmd_ring", \
  1031. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  1032. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  1033. WLAN_CFG_REO_CMD_RING_SIZE, \
  1034. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  1035. #define CFG_DP_REO_STATUS_RING \
  1036. CFG_INI_UINT("dp_reo_status_ring", \
  1037. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  1038. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  1039. WLAN_CFG_REO_STATUS_RING_SIZE, \
  1040. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  1041. #define CFG_DP_RXDMA_BUF_RING \
  1042. CFG_INI_UINT("dp_rxdma_buf_ring", \
  1043. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  1044. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  1045. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  1046. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  1047. #define CFG_DP_RXDMA_REFILL_RING \
  1048. CFG_INI_UINT("dp_rxdma_refill_ring", \
  1049. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  1050. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  1051. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  1052. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  1053. #define CFG_DP_RXDMA_REFILL_LT_DISABLE \
  1054. CFG_INI_BOOL("dp_disable_rx_buf_low_threshold", false, \
  1055. "Disable Low threshold interrupts for Rx Refill ring")
  1056. #define CFG_DP_TX_DESC_LIMIT_0 \
  1057. CFG_INI_UINT("dp_tx_desc_limit_0", \
  1058. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  1059. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  1060. WLAN_CFG_TX_DESC_LIMIT_0, \
  1061. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  1062. #define CFG_DP_TX_DESC_LIMIT_1 \
  1063. CFG_INI_UINT("dp_tx_desc_limit_1", \
  1064. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  1065. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  1066. WLAN_CFG_TX_DESC_LIMIT_1, \
  1067. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  1068. #define CFG_DP_TX_DESC_LIMIT_2 \
  1069. CFG_INI_UINT("dp_tx_desc_limit_2", \
  1070. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  1071. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  1072. WLAN_CFG_TX_DESC_LIMIT_2, \
  1073. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  1074. #define CFG_DP_TX_DEVICE_LIMIT \
  1075. CFG_INI_UINT("dp_tx_device_limit", \
  1076. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  1077. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  1078. WLAN_CFG_TX_DEVICE_LIMIT, \
  1079. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  1080. #define CFG_DP_TX_SPL_DEVICE_LIMIT \
  1081. CFG_INI_UINT("dp_tx_spl_device_limit", \
  1082. WLAN_CFG_TX_SPL_DEVICE_LIMIT_MIN, \
  1083. WLAN_CFG_TX_SPL_DEVICE_LIMIT_MAX, \
  1084. WLAN_CFG_TX_SPL_DEVICE_LIMIT, \
  1085. CFG_VALUE_OR_DEFAULT, "DP TX Special DEVICE limit")
  1086. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  1087. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  1088. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  1089. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  1090. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  1091. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  1092. #define CFG_DP_TX_DESC_GLOBAL_COUNT \
  1093. CFG_INI_UINT("dp_tx_desc_global", \
  1094. WLAN_CFG_TX_DESC_GLOBAL_COUNT_MIN, \
  1095. WLAN_CFG_TX_DESC_GLOBAL_COUNT_MAX, \
  1096. WLAN_CFG_TX_DESC_GLOBAL_COUNT, \
  1097. CFG_VALUE_OR_DEFAULT, "DP Global TX descriptor count")
  1098. #define CFG_DP_SPCL_TX_DESC_GLOBAL_COUNT \
  1099. CFG_INI_UINT("dp_spcl_tx_desc_global", \
  1100. WLAN_CFG_SPCL_TX_DESC_GLOBAL_COUNT_MIN, \
  1101. WLAN_CFG_SPCL_TX_DESC_GLOBAL_COUNT_MAX, \
  1102. WLAN_CFG_SPCL_TX_DESC_GLOBAL_COUNT, \
  1103. CFG_VALUE_OR_DEFAULT, "DP Global special TX descriptor count")
  1104. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  1105. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  1106. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  1107. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  1108. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  1109. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  1110. #define CFG_DP_TX_MONITOR_BUF_RING \
  1111. CFG_INI_UINT("dp_tx_monitor_buf_ring", \
  1112. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN, \
  1113. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX, \
  1114. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE, \
  1115. CFG_VALUE_OR_DEFAULT, "DP TX monitor buffer ring")
  1116. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  1117. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  1118. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  1119. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  1120. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  1121. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  1122. #define CFG_DP_TX_MONITOR_DST_RING \
  1123. CFG_INI_UINT("dp_tx_monitor_dst_ring", \
  1124. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN, \
  1125. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX, \
  1126. WLAN_CFG_TX_MONITOR_DST_RING_SIZE, \
  1127. CFG_VALUE_OR_DEFAULT, "DP TX monitor destination ring")
  1128. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  1129. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  1130. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  1131. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  1132. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  1133. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  1134. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  1135. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  1136. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  1137. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  1138. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  1139. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  1140. #define CFG_DP_SW2RXDMA_LINK_RING \
  1141. CFG_INI_UINT("dp_sw2rxdma_link_ring", \
  1142. WLAN_CFG_SW2RXDMA_LINK_RING_SIZE_MIN, \
  1143. WLAN_CFG_SW2RXDMA_LINK_RING_SIZE_MAX, \
  1144. WLAN_CFG_SW2RXDMA_LINK_RING_SIZE, \
  1145. CFG_VALUE_OR_DEFAULT, "DP SW2RXDMA link ring")
  1146. #define CFG_DP_RXDMA_ERR_DST_RING \
  1147. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  1148. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  1149. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  1150. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  1151. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  1152. #define CFG_DP_PER_PKT_LOGGING \
  1153. CFG_INI_UINT("enable_verbose_debug", \
  1154. 0, 0xffff, 0, \
  1155. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  1156. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  1157. CFG_INI_UINT("TxFlowStartQueueOffset", \
  1158. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  1159. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  1160. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  1161. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  1162. 0, 50, 15, \
  1163. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  1164. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  1165. CFG_INI_UINT("IpaUcTxBufSize", \
  1166. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  1167. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  1168. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  1169. CFG_INI_UINT("IpaUcTxPartitionBase", \
  1170. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  1171. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  1172. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  1173. CFG_INI_UINT("IpaUcRxIndRingCount", \
  1174. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  1175. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  1176. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  1177. CFG_INI_BOOL("gDisableIntraBssFwd", \
  1178. false, "Disable intrs BSS Rx packets")
  1179. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  1180. CFG_INI_UINT("gEnableDataStallDetection", \
  1181. 0, 0xFFFFFFFF, 0x1, \
  1182. CFG_VALUE_OR_DEFAULT, "Enable/Disable Data stall detection")
  1183. #define CFG_DP_RX_SW_DESC_WEIGHT \
  1184. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  1185. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  1186. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  1187. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  1188. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  1189. #define CFG_DP_RX_SW_DESC_NUM \
  1190. CFG_INI_UINT("dp_rx_sw_desc_num", \
  1191. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  1192. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  1193. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  1194. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  1195. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  1196. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  1197. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  1198. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  1199. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT, \
  1200. CFG_VALUE_OR_DEFAULT, \
  1201. "DP Rx Flow Search Table Size in number of entries")
  1202. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  1203. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  1204. "Enable/Disable DP Rx Flow Tag")
  1205. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  1206. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  1207. "DP Rx Flow Search Table Is Per PDev")
  1208. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  1209. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  1210. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  1211. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  1212. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  1213. "Enable/Disable tx Per Pkt vdev id check")
  1214. #define CFG_DP_HANDLE_INVALID_DECAP_TYPE_DISABLE \
  1215. CFG_INI_BOOL("dp_handle_invalid_decap_type_disable", false, \
  1216. "Enable/Disable DP TLV out of order WAR")
  1217. #define CFG_DP_TXMON_SW_PEER_FILTERING \
  1218. CFG_INI_BOOL("tx_litemon_sw_peer_filtering", false, \
  1219. "Enable SW based tx monitor peer fitlering")
  1220. #define CFG_DP_POINTER_TIMER_THRESHOLD_RX \
  1221. CFG_INI_UINT("dp_rx_ptr_timer_threshold", \
  1222. 0, 0xFFFF, 0, \
  1223. CFG_VALUE_OR_DEFAULT, "RX pointer update timer threshold")
  1224. #define CFG_DP_POINTER_NUM_THRESHOLD_RX \
  1225. CFG_INI_UINT("dp_rx_ptr_num_threshold", \
  1226. 0, 63, 0, \
  1227. CFG_VALUE_OR_DEFAULT, "RX pointer update entries number threshold")
  1228. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  1229. CFG_INI_UINT("mon_drop_thresh", \
  1230. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  1231. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  1232. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  1233. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop threshold")
  1234. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  1235. CFG_INI_UINT("PktlogBufSize", \
  1236. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  1237. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  1238. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  1239. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  1240. #define CFG_DP_FULL_MON_MODE \
  1241. CFG_INI_BOOL("full_mon_mode", \
  1242. false, "Full Monitor mode support")
  1243. #define CFG_DP_REO_RINGS_MAP \
  1244. CFG_INI_UINT("dp_reo_rings_map", \
  1245. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  1246. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  1247. WLAN_CFG_NUM_REO_RINGS_MAP, \
  1248. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  1249. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  1250. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  1251. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  1252. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  1253. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  1254. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  1255. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  1256. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  1257. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  1258. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  1259. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  1260. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  1261. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  1262. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  1263. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  1264. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  1265. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  1266. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  1267. #define CFG_DP_PEER_EXT_STATS \
  1268. CFG_INI_BOOL("peer_ext_stats", \
  1269. false, "Peer extended stats")
  1270. #if defined QCA_ENHANCED_STATS_SUPPORT || defined DP_MLO_LINK_STATS_SUPPORT
  1271. #define DEFAULT_PEER_LINK_STATS_VALUE true
  1272. #else
  1273. #define DEFAULT_PEER_LINK_STATS_VALUE false
  1274. #endif /* QCA_ENHANCED_STATS_SUPPORT */
  1275. #define CFG_DP_PEER_LINK_STATS \
  1276. CFG_INI_BOOL("peer_link_stats", \
  1277. DEFAULT_PEER_LINK_STATS_VALUE, "Peer Link stats")
  1278. #define CFG_DP_PEER_JITTER_STATS \
  1279. CFG_INI_BOOL("peer_jitter_stats", \
  1280. false, "Peer Jitter stats")
  1281. #define CFG_DP_NAPI_SCALE_FACTOR \
  1282. CFG_INI_UINT("dp_napi_scale_factor", \
  1283. WLAN_CFG_DP_NAPI_SCALE_FACTOR_MIN, \
  1284. WLAN_CFG_DP_NAPI_SCALE_FACTOR_MAX, \
  1285. WLAN_CFG_DP_NAPI_SCALE_FACTOR, \
  1286. CFG_VALUE_OR_DEFAULT, "NAPI scale factor for DP")
  1287. /*
  1288. * <ini>
  1289. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  1290. * @Min: 0
  1291. * @Max: 1
  1292. * @Default: Default value indicating if checksum should be disabled for
  1293. * legacy WLAN modes
  1294. *
  1295. * This ini is used to disable HW checksum offload capability for legacy
  1296. * connections
  1297. *
  1298. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  1299. *
  1300. * Usage: Internal
  1301. *
  1302. * </ini>
  1303. */
  1304. #ifndef DP_LEGACY_MODE_CSM_DEFAULT_DISABLE
  1305. #define DP_LEGACY_MODE_CSM_DEFAULT_DISABLE 1
  1306. #endif
  1307. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  1308. CFG_INI_BOOL("legacy_mode_csum_disable", \
  1309. DP_LEGACY_MODE_CSM_DEFAULT_DISABLE, \
  1310. "Enable/Disable legacy mode checksum")
  1311. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  1312. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  1313. "Enable/Disable DP RX emergency buffer pool support")
  1314. #define CFG_DP_RX_REFILL_BUFF_POOL_ENABLE \
  1315. CFG_INI_BOOL("dp_rx_refill_buff_pool", false, \
  1316. "Enable/Disable DP RX refill buffer pool support")
  1317. #define CFG_DP_BUFS_PAGE_FRAG_ALLOCS \
  1318. CFG_INI_BOOL("dp_bufs_page_frag_allocs", true, \
  1319. "Enable/Disable forced DP page frage buffer allocations")
  1320. #define CFG_DP_POLL_MODE_ENABLE \
  1321. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  1322. "Enable/Disable Polling mode for data path")
  1323. #define CFG_DP_RX_FST_IN_CMEM \
  1324. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  1325. "Enable/Disable flow search table in CMEM")
  1326. /*
  1327. * <ini>
  1328. * gEnableSWLM - Control DP Software latency manager
  1329. * @Min: 0
  1330. * @Max: 1
  1331. * @Default: 0
  1332. *
  1333. * This ini is used to enable DP Software latency Manager
  1334. *
  1335. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  1336. *
  1337. * Usage: Internal
  1338. *
  1339. * </ini>
  1340. */
  1341. #define CFG_DP_SWLM_ENABLE \
  1342. CFG_INI_BOOL("gEnableSWLM", false, \
  1343. "Enable/Disable DP SWLM")
  1344. /*
  1345. * <ini>
  1346. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  1347. * @Min: 0
  1348. * @Max: 1
  1349. * @Default: 0
  1350. *
  1351. * This ini is used to control DP Software to perform RX pending check
  1352. * before entering WoW mode
  1353. *
  1354. * Usage: Internal
  1355. *
  1356. * </ini>
  1357. */
  1358. #define CFG_DP_WOW_CHECK_RX_PENDING \
  1359. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  1360. false, \
  1361. "enable rx frame pending check in WoW mode")
  1362. #define CFG_DP_DELAY_MON_REPLENISH \
  1363. CFG_INI_BOOL("delay_mon_replenish", \
  1364. true, "Delay Monitor Replenish")
  1365. #ifdef QCA_VDEV_STATS_HW_OFFLOAD_SUPPORT
  1366. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN 500
  1367. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX 2000
  1368. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER 500
  1369. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG \
  1370. CFG_INI_BOOL("vdev_stats_hw_offload_config", \
  1371. false, "Offload vdev stats to HW")
  1372. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER \
  1373. CFG_INI_UINT("vdev_stats_hw_offload_timer", \
  1374. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN, \
  1375. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX, \
  1376. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER, \
  1377. CFG_VALUE_OR_DEFAULT, \
  1378. "vdev stats hw offload timer duration")
  1379. #define CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1380. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG) \
  1381. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER)
  1382. #else
  1383. #define CFG_DP_VDEV_STATS_HW_OFFLOAD
  1384. #endif
  1385. /*
  1386. * <ini>
  1387. * ghw_cc_enable - enable HW cookie conversion by register
  1388. * @Min: 0
  1389. * @Max: 1
  1390. * @Default: 1
  1391. *
  1392. * This ini is used to control HW based 20 bits cookie to 64 bits
  1393. * Desc virtual address conversion
  1394. *
  1395. * Usage: Internal
  1396. *
  1397. * </ini>
  1398. */
  1399. #define CFG_DP_HW_CC_ENABLE \
  1400. CFG_INI_BOOL("ghw_cc_enable", \
  1401. true, "Enable/Disable HW cookie conversion")
  1402. #ifdef IPA_OFFLOAD
  1403. /*
  1404. * <ini>
  1405. * dp_ipa_tx_ring_size - Set tcl ring size for IPA
  1406. * @Min: 1024
  1407. * @Max: 8096
  1408. * @Default: 1024
  1409. *
  1410. * This ini sets the tcl ring size for IPA
  1411. *
  1412. * Related: N/A
  1413. *
  1414. * Supported Feature: IPA
  1415. *
  1416. * Usage: Internal
  1417. *
  1418. * </ini>
  1419. */
  1420. #define CFG_DP_IPA_TX_RING_SIZE \
  1421. CFG_INI_UINT("dp_ipa_tx_ring_size", \
  1422. WLAN_CFG_IPA_TX_RING_SIZE_MIN, \
  1423. WLAN_CFG_IPA_TX_RING_SIZE_MAX, \
  1424. WLAN_CFG_IPA_TX_RING_SIZE, \
  1425. CFG_VALUE_OR_DEFAULT, "IPA TCL ring size")
  1426. /*
  1427. * <ini>
  1428. * dp_ipa_tx_comp_ring_size - Set tx comp ring size for IPA
  1429. * @Min: 1024
  1430. * @Max: 8096
  1431. * @Default: 1024
  1432. *
  1433. * This ini sets the tx comp ring size for IPA
  1434. *
  1435. * Related: N/A
  1436. *
  1437. * Supported Feature: IPA
  1438. *
  1439. * Usage: Internal
  1440. *
  1441. * </ini>
  1442. */
  1443. #define CFG_DP_IPA_TX_COMP_RING_SIZE \
  1444. CFG_INI_UINT("dp_ipa_tx_comp_ring_size", \
  1445. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN, \
  1446. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX, \
  1447. WLAN_CFG_IPA_TX_COMP_RING_SIZE, \
  1448. CFG_VALUE_OR_DEFAULT, "IPA tx comp ring size")
  1449. #ifdef IPA_WDI3_TX_TWO_PIPES
  1450. /*
  1451. * <ini>
  1452. * dp_ipa_tx_alt_ring_size - Set alt tcl ring size for IPA
  1453. * @Min: 1024
  1454. * @Max: 8096
  1455. * @Default: 1024
  1456. *
  1457. * This ini sets the alt tcl ring size for IPA
  1458. *
  1459. * Related: N/A
  1460. *
  1461. * Supported Feature: IPA
  1462. *
  1463. * Usage: Internal
  1464. *
  1465. * </ini>
  1466. */
  1467. #define CFG_DP_IPA_TX_ALT_RING_SIZE \
  1468. CFG_INI_UINT("dp_ipa_tx_alt_ring_size", \
  1469. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN, \
  1470. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX, \
  1471. WLAN_CFG_IPA_TX_ALT_RING_SIZE, \
  1472. CFG_VALUE_OR_DEFAULT, \
  1473. "DP IPA TX Alternative Ring Size")
  1474. /*
  1475. * <ini>
  1476. * dp_ipa_tx_alt_comp_ring_size - Set tx alt comp ring size for IPA
  1477. * @Min: 1024
  1478. * @Max: 8096
  1479. * @Default: 1024
  1480. *
  1481. * This ini sets the tx alt comp ring size for IPA
  1482. *
  1483. * Related: N/A
  1484. *
  1485. * Supported Feature: IPA
  1486. *
  1487. * Usage: Internal
  1488. *
  1489. * </ini>
  1490. */
  1491. #define CFG_DP_IPA_TX_ALT_COMP_RING_SIZE \
  1492. CFG_INI_UINT("dp_ipa_tx_alt_comp_ring_size", \
  1493. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN, \
  1494. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX, \
  1495. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE, \
  1496. CFG_VALUE_OR_DEFAULT, \
  1497. "DP IPA TX Alternative Completion Ring Size")
  1498. #define CFG_DP_IPA_TX_ALT_RING_CFG \
  1499. CFG(CFG_DP_IPA_TX_ALT_RING_SIZE) \
  1500. CFG(CFG_DP_IPA_TX_ALT_COMP_RING_SIZE)
  1501. #else
  1502. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1503. #endif
  1504. #define CFG_DP_IPA_TX_RING_CFG \
  1505. CFG(CFG_DP_IPA_TX_RING_SIZE) \
  1506. CFG(CFG_DP_IPA_TX_COMP_RING_SIZE)
  1507. #else
  1508. #define CFG_DP_IPA_TX_RING_CFG
  1509. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1510. #endif
  1511. #ifdef WLAN_SUPPORT_PPEDS
  1512. #define WLAN_CFG_NUM_PPEDS_TX_DESC_MIN 16
  1513. #define WLAN_CFG_NUM_PPEDS_TX_DESC_MAX 0xFA00
  1514. #define WLAN_CFG_NUM_PPEDS_TX_DESC 0x8000
  1515. #define WLAN_CFG_NUM_PPEDS_TX_CMP_NAPI_MIN 8
  1516. #define WLAN_CFG_NUM_PPEDS_TX_CMP_NAPI_MAX 256
  1517. #define WLAN_CFG_NUM_PPEDS_TX_CMP_NAPI 64
  1518. #define WLAN_CFG_PPEDS_TX_DESC_HOTLIST_LEN_MIN 0
  1519. #define WLAN_CFG_PPEDS_TX_DESC_HOTLIST_LEN_MAX 0x2000
  1520. #define WLAN_CFG_PPEDS_TX_DESC_HOTLIST_LEN 0x400
  1521. #define CFG_DP_PPEDS_TX_DESC \
  1522. CFG_INI_UINT("dp_ppeds_tx_desc", \
  1523. WLAN_CFG_NUM_PPEDS_TX_DESC_MIN, \
  1524. WLAN_CFG_NUM_PPEDS_TX_DESC_MAX, \
  1525. WLAN_CFG_NUM_PPEDS_TX_DESC, \
  1526. CFG_VALUE_OR_DEFAULT, "DP PPEDS Tx Descriptors")
  1527. #define CFG_DP_PPEDS_TX_DESC_HOTLIST_LEN \
  1528. CFG_INI_UINT("dp_ppeds_tx_desc_hotlist_len", \
  1529. WLAN_CFG_PPEDS_TX_DESC_HOTLIST_LEN_MIN, \
  1530. WLAN_CFG_PPEDS_TX_DESC_HOTLIST_LEN_MAX, \
  1531. WLAN_CFG_PPEDS_TX_DESC_HOTLIST_LEN, \
  1532. CFG_VALUE_OR_DEFAULT, "DP PPEDS Tx Desc hotlist length")
  1533. #define CFG_DP_PPEDS_TX_CMP_NAPI_BUDGET \
  1534. CFG_INI_UINT("dp_ppeds_tx_cmp_napi_budget", \
  1535. WLAN_CFG_NUM_PPEDS_TX_CMP_NAPI_MIN, \
  1536. WLAN_CFG_NUM_PPEDS_TX_CMP_NAPI_MAX, \
  1537. WLAN_CFG_NUM_PPEDS_TX_CMP_NAPI, \
  1538. CFG_VALUE_OR_DEFAULT, "DP PPEDS Tx Comp handler napi budget")
  1539. #define CFG_DP_PPEDS_ENABLE \
  1540. CFG_INI_BOOL("ppe_ds_enable", true, \
  1541. "DP ppe enable flag")
  1542. #define CFG_DP_REO2PPE_RING \
  1543. CFG_INI_UINT("dp_reo2ppe_ring", \
  1544. WLAN_CFG_REO2PPE_RING_SIZE_MIN, \
  1545. WLAN_CFG_REO2PPE_RING_SIZE_MAX, \
  1546. WLAN_CFG_REO2PPE_RING_SIZE, \
  1547. CFG_VALUE_OR_DEFAULT, "DP REO2PPE ring")
  1548. #define CFG_DP_PPE2TCL_RING \
  1549. CFG_INI_UINT("dp_ppe2tcl_ring", \
  1550. WLAN_CFG_PPE2TCL_RING_SIZE_MIN, \
  1551. WLAN_CFG_PPE2TCL_RING_SIZE_MAX, \
  1552. WLAN_CFG_PPE2TCL_RING_SIZE, \
  1553. CFG_VALUE_OR_DEFAULT, "DP PPE2TCL rings")
  1554. #define CFG_DP_PPEDS_WIFI_SOC_CFG \
  1555. CFG_INI_UINT("ppeds_wifi_soc_cfg", \
  1556. CFG_DP_PPEDS_WIFI_SOC_CFG_NONE, \
  1557. CFG_DP_PPEDS_WIFI_SOC_CFG_ALL, \
  1558. CFG_DP_PPEDS_WIFI_SOC_CFG_DEFAULT, \
  1559. CFG_VALUE_OR_DEFAULT, "PPEDS enable per WiFi SoC")
  1560. #define CFG_DP_PPEDS_CONFIG \
  1561. CFG(CFG_DP_PPEDS_TX_CMP_NAPI_BUDGET) \
  1562. CFG(CFG_DP_PPEDS_TX_DESC_HOTLIST_LEN) \
  1563. CFG(CFG_DP_PPEDS_TX_DESC) \
  1564. CFG(CFG_DP_PPEDS_ENABLE) \
  1565. CFG(CFG_DP_REO2PPE_RING) \
  1566. CFG(CFG_DP_PPE2TCL_RING) \
  1567. CFG(CFG_DP_PPEDS_WIFI_SOC_CFG)
  1568. #else
  1569. #define CFG_DP_PPEDS_CONFIG
  1570. #define WLAN_CFG_NUM_PPEDS_TX_DESC_MAX 0
  1571. #endif
  1572. #define WLAN_CFG_SPECIAL_MSK_MIN 0
  1573. #define WLAN_CFG_SPECIAL_MSK_MAX 0xFFFFFFFF
  1574. #define WLAN_CFG_SPECIAL_MSK 0xF
  1575. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  1576. /*
  1577. * <ini>
  1578. * dp_chip0_rx_ring_map - Set Rx ring map for CHIP 0
  1579. * @Min: 0x0
  1580. * @Max: 0xFF
  1581. * @Default: 0xF
  1582. *
  1583. * This ini sets Rx ring map for CHIP 0
  1584. *
  1585. * Usage: Internal
  1586. *
  1587. * </ini>
  1588. */
  1589. #define CFG_DP_MLO_RX_RING_MAP \
  1590. CFG_INI_UINT("dp_mlo_reo_rings_map", \
  1591. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1592. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1593. WLAN_CFG_MLO_RX_RING_MAP, \
  1594. CFG_VALUE_OR_DEFAULT, "DP MLO Rx ring map")
  1595. #define CFG_DP_MLO_CONFIG \
  1596. CFG(CFG_DP_MLO_RX_RING_MAP)
  1597. #else
  1598. #define CFG_DP_MLO_CONFIG
  1599. #endif
  1600. /*
  1601. * <ini>
  1602. * dp_mpdu_retry_threshold_1 - threshold to increment mpdu success with retries
  1603. * @Min: 0
  1604. * @Max: 255
  1605. * @Default: 0
  1606. *
  1607. * This ini entry is used to set first threshold to increment the value of
  1608. * mpdu_success_with_retries
  1609. *
  1610. * Usage: Internal
  1611. *
  1612. * </ini>
  1613. */
  1614. #define CFG_DP_MPDU_RETRY_THRESHOLD_1 \
  1615. CFG_INI_UINT("dp_mpdu_retry_threshold_1", \
  1616. CFG_DP_MPDU_RETRY_THRESHOLD_MIN, \
  1617. CFG_DP_MPDU_RETRY_THRESHOLD_MAX, \
  1618. CFG_DP_MPDU_RETRY_THRESHOLD, \
  1619. CFG_VALUE_OR_DEFAULT, "DP mpdu retry threshold 1")
  1620. /*
  1621. * <ini>
  1622. * dp_mpdu_retry_threshold_2 - threshold to increment mpdu success with retries
  1623. * @Min: 0
  1624. * @Max: 255
  1625. * @Default: 0
  1626. *
  1627. * This ini entry is used to set second threshold to increment the value of
  1628. * mpdu_success_with_retries
  1629. *
  1630. * Usage: Internal
  1631. *
  1632. * </ini>
  1633. */
  1634. #define CFG_DP_MPDU_RETRY_THRESHOLD_2 \
  1635. CFG_INI_UINT("dp_mpdu_retry_threshold_2", \
  1636. CFG_DP_MPDU_RETRY_THRESHOLD_MIN, \
  1637. CFG_DP_MPDU_RETRY_THRESHOLD_MAX, \
  1638. CFG_DP_MPDU_RETRY_THRESHOLD, \
  1639. CFG_VALUE_OR_DEFAULT, "DP mpdu retry threshold 2")
  1640. #ifdef QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES
  1641. /* Macro enabling support marking of notify frames by host */
  1642. #define DP_MARK_NOTIFY_FRAME_SUPPORT 1
  1643. #else
  1644. #define DP_MARK_NOTIFY_FRAME_SUPPORT 0
  1645. #endif /* QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES */
  1646. /*
  1647. * <ini>
  1648. * Host DP AST entries database - Enable/Disable
  1649. *
  1650. * @Default: 0
  1651. *
  1652. * This ini enables/disables AST entries database on host
  1653. *
  1654. * Usage: Internal
  1655. *
  1656. * </ini>
  1657. */
  1658. #define CFG_DP_HOST_AST_DB_ENABLE \
  1659. CFG_INI_BOOL("host_ast_db_enable", false, \
  1660. "Host AST entries database Enable/Disable")
  1661. #ifdef DP_TX_PACKET_INSPECT_FOR_ILP
  1662. /*
  1663. * <ini>
  1664. * TX packet inspect for ILP - Enable/Disable
  1665. *
  1666. * @Default: true
  1667. *
  1668. * This ini enable/disables TX packet inspection for ILP feature
  1669. *
  1670. * Usage: Internal
  1671. *
  1672. * </ini>
  1673. */
  1674. #define CFG_TX_PKT_INSPECT_FOR_ILP \
  1675. CFG_INI_BOOL("tx_pkt_inspect_for_ilp", true, \
  1676. "TX packet inspect for ILP")
  1677. #define CFG_TX_PKT_INSPECT_FOR_ILP_CFG CFG(CFG_TX_PKT_INSPECT_FOR_ILP)
  1678. #else
  1679. #define CFG_TX_PKT_INSPECT_FOR_ILP_CFG
  1680. #endif
  1681. /*
  1682. * <ini>
  1683. * special_frame_msk - frame mask to mark special frame type
  1684. * @Min: 0
  1685. * @Max: 0xFFFFFFFF
  1686. * @Default: 15
  1687. *
  1688. * This ini entry is used to set frame types to deliver to stack
  1689. * in error receive path
  1690. *
  1691. * Usage: External
  1692. *
  1693. * </ini>
  1694. */
  1695. #define CFG_SPECIAL_FRAME_MSK \
  1696. CFG_INI_UINT("special_frame_msk", \
  1697. WLAN_CFG_SPECIAL_MSK_MIN, \
  1698. WLAN_CFG_SPECIAL_MSK_MAX, \
  1699. WLAN_CFG_SPECIAL_MSK, \
  1700. CFG_VALUE_OR_DEFAULT, "special frame to deliver to stack")
  1701. #ifdef DP_UMAC_HW_RESET_SUPPORT
  1702. #define CFG_DP_UMAC_RESET_BUFFER_WINDOW_MIN 100
  1703. #define CFG_DP_UMAC_RESET_BUFFER_WINDOW_MAX 10000
  1704. #define CFG_DP_UMAC_RESET_BUFFER_WINDOW_DEFAULT 1000
  1705. #define CFG_DP_UMAC_RESET_BUFFER_WINDOW \
  1706. CFG_INI_UINT("umac_reset_buffer_window", \
  1707. CFG_DP_UMAC_RESET_BUFFER_WINDOW_MIN, \
  1708. CFG_DP_UMAC_RESET_BUFFER_WINDOW_MAX, \
  1709. CFG_DP_UMAC_RESET_BUFFER_WINDOW_DEFAULT, \
  1710. CFG_VALUE_OR_DEFAULT, \
  1711. "Buffer time to check if umac reset was in progress during this window, configured time is in milliseconds")
  1712. #define CFG_DP_UMAC_RESET_BUFFER_WINDOW_CFG CFG(CFG_DP_UMAC_RESET_BUFFER_WINDOW)
  1713. #else
  1714. #define CFG_DP_UMAC_RESET_BUFFER_WINDOW_CFG
  1715. #endif /* DP_UMAC_HW_RESET_SUPPORT */
  1716. #define CFG_DP \
  1717. CFG(CFG_DP_HTT_PACKET_TYPE) \
  1718. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  1719. CFG(CFG_DP_INT_BATCH_THRESHOLD_PPE2TCL) \
  1720. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  1721. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  1722. CFG(CFG_DP_INT_TIMER_THRESHOLD_PPE2TCL) \
  1723. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  1724. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  1725. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  1726. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  1727. CFG(CFG_DP_MAX_CLIENTS) \
  1728. CFG(CFG_DP_MAX_PEER_ID) \
  1729. CFG(CFG_DP_REO_DEST_RINGS) \
  1730. CFG(CFG_DP_TX_COMP_RINGS) \
  1731. CFG(CFG_DP_TCL_DATA_RINGS) \
  1732. CFG(CFG_DP_NSS_REO_DEST_RINGS) \
  1733. CFG(CFG_DP_NSS_TCL_DATA_RINGS) \
  1734. CFG(CFG_DP_TX_DESC) \
  1735. CFG(CFG_DP_TX_SPL_DESC) \
  1736. CFG(CFG_DP_TX_EXT_DESC) \
  1737. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  1738. CFG(CFG_DP_PDEV_RX_RING) \
  1739. CFG(CFG_DP_PDEV_TX_RING) \
  1740. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  1741. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  1742. CFG(CFG_DP_TX_RING_SIZE) \
  1743. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  1744. CFG(CFG_DP_PDEV_LMAC_RING) \
  1745. CFG(CFG_DP_TIME_CONTROL_BP) \
  1746. CFG(CFG_DP_QREF_CONTROL_SIZE) \
  1747. CFG(CFG_DP_BASE_HW_MAC_ID) \
  1748. CFG(CFG_DP_RX_HASH) \
  1749. CFG(CFG_DP_RX_RR) \
  1750. CFG(CFG_DP_TSO) \
  1751. CFG(CFG_DP_LRO) \
  1752. CFG(CFG_DP_SG) \
  1753. CFG(CFG_DP_GRO) \
  1754. CFG(CFG_DP_TC_INGRESS_PRIO) \
  1755. CFG(CFG_DP_OL_TX_CSUM) \
  1756. CFG(CFG_DP_OL_RX_CSUM) \
  1757. CFG(CFG_DP_RAWMODE) \
  1758. CFG(CFG_DP_PEER_FLOW_CTRL) \
  1759. CFG(CFG_DP_NAPI) \
  1760. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  1761. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  1762. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  1763. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  1764. CFG(CFG_DP_WBM_RELEASE_RING) \
  1765. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  1766. CFG(CFG_DP_TCL_STATUS_RING) \
  1767. CFG(CFG_DP_REO_REINJECT_RING) \
  1768. CFG(CFG_DP_RX_RELEASE_RING) \
  1769. CFG(CFG_DP_REO_EXCEPTION_RING) \
  1770. CFG(CFG_DP_RX_DESTINATION_RING) \
  1771. CFG(CFG_DP_REO_CMD_RING) \
  1772. CFG(CFG_DP_REO_STATUS_RING) \
  1773. CFG(CFG_DP_RXDMA_BUF_RING) \
  1774. CFG(CFG_DP_RXDMA_REFILL_RING) \
  1775. CFG(CFG_DP_RXDMA_REFILL_LT_DISABLE) \
  1776. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  1777. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  1778. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  1779. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  1780. CFG(CFG_DP_TX_SPL_DEVICE_LIMIT) \
  1781. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  1782. CFG(CFG_DP_TX_DESC_GLOBAL_COUNT) \
  1783. CFG(CFG_DP_SPCL_TX_DESC_GLOBAL_COUNT) \
  1784. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  1785. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  1786. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  1787. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  1788. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  1789. CFG(CFG_DP_PER_PKT_LOGGING) \
  1790. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  1791. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  1792. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  1793. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  1794. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  1795. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  1796. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  1797. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  1798. CFG(CFG_DP_RX_SW_DESC_NUM) \
  1799. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  1800. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  1801. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  1802. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  1803. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  1804. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  1805. CFG(CFG_DP_FULL_MON_MODE) \
  1806. CFG(CFG_DP_REO_RINGS_MAP) \
  1807. CFG(CFG_DP_PEER_EXT_STATS) \
  1808. CFG(CFG_DP_PEER_JITTER_STATS) \
  1809. CFG(CFG_DP_PEER_LINK_STATS) \
  1810. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  1811. CFG(CFG_DP_RX_REFILL_BUFF_POOL_ENABLE) \
  1812. CFG(CFG_DP_BUFS_PAGE_FRAG_ALLOCS) \
  1813. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  1814. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  1815. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  1816. CFG(CFG_DP_POLL_MODE_ENABLE) \
  1817. CFG(CFG_DP_SWLM_ENABLE) \
  1818. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  1819. CFG(CFG_DP_RX_FST_IN_CMEM) \
  1820. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  1821. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  1822. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  1823. CFG(CFG_DP_WOW_CHECK_RX_PENDING) \
  1824. CFG(CFG_DP_HW_CC_ENABLE) \
  1825. CFG(CFG_DP_DELAY_MON_REPLENISH) \
  1826. CFG(CFG_DP_TX_MONITOR_BUF_RING) \
  1827. CFG(CFG_DP_TX_MONITOR_DST_RING) \
  1828. CFG(CFG_DP_MPDU_RETRY_THRESHOLD_1) \
  1829. CFG(CFG_DP_MPDU_RETRY_THRESHOLD_2) \
  1830. CFG_DP_IPA_TX_RING_CFG \
  1831. CFG_DP_PPEDS_CONFIG \
  1832. CFG_DP_IPA_TX_ALT_RING_CFG \
  1833. CFG_DP_MLO_CONFIG \
  1834. CFG_DP_INI_SECTION_PARAMS \
  1835. CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1836. CFG(CFG_DP_TX_CAPT_MAX_MEM_MB) \
  1837. CFG(CFG_DP_NAPI_SCALE_FACTOR) \
  1838. CFG(CFG_DP_HOST_AST_DB_ENABLE) \
  1839. CFG_DP_SAWF_STATS_CONFIG \
  1840. CFG(CFG_DP_HANDLE_INVALID_DECAP_TYPE_DISABLE) \
  1841. CFG(CFG_DP_TXMON_SW_PEER_FILTERING) \
  1842. CFG_TX_PKT_INSPECT_FOR_ILP_CFG \
  1843. CFG(CFG_DP_POINTER_TIMER_THRESHOLD_RX) \
  1844. CFG(CFG_DP_POINTER_NUM_THRESHOLD_RX) \
  1845. CFG_DP_LOCAL_PKT_CAPTURE_CONFIG \
  1846. CFG(CFG_SPECIAL_FRAME_MSK) \
  1847. CFG(CFG_DP_SW2RXDMA_LINK_RING) \
  1848. CFG(CFG_DP_TX_CAPT_RADIO_0_RBM_ID) \
  1849. CFG(CFG_DP_TX_CAPT_RADIO_1_RBM_ID) \
  1850. CFG(CFG_DP_TX_CAPT_RADIO_2_RBM_ID) \
  1851. CFG(CFG_DP_TX_CAPT_RADIO_3_RBM_ID) \
  1852. CFG_DP_UMAC_RESET_BUFFER_WINDOW_CFG
  1853. #endif /* _CFG_DP_H_ */