hal_9224.h 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <phyrx_location.h>
  40. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  41. #include <mon_ingress_ring.h>
  42. #include <mon_destination_ring.h>
  43. #endif
  44. #include "rx_reo_queue_1k.h"
  45. #include <hal_be_rx.h>
  46. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  47. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  48. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  49. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  50. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  52. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  53. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  54. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  55. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  56. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  57. STATUS_HEADER_REO_STATUS_NUMBER
  58. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  59. STATUS_HEADER_TIMESTAMP
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  63. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  64. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  65. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  67. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  69. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  70. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  71. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  72. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  73. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  75. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  77. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  79. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  81. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  83. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  85. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  89. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  90. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  91. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  93. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  95. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  96. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || defined(WLAN_PKT_CAPTURE_RX_2_0)
  97. #include "hal_be_api_mon.h"
  98. #endif
  99. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  100. #define CMEM_REG_BASE 0x0010e000
  101. #define CMEM_WINDOW_ADDRESS_9224 \
  102. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  103. #endif
  104. #define CE_WINDOW_ADDRESS_9224 \
  105. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #define UMAC_WINDOW_ADDRESS_9224 \
  107. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  109. #define WINDOW_CONFIGURATION_VALUE_9224 \
  110. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  112. CMEM_WINDOW_ADDRESS_9224 | \
  113. WINDOW_ENABLE_BIT)
  114. #else
  115. #define WINDOW_CONFIGURATION_VALUE_9224 \
  116. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  117. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  118. WINDOW_ENABLE_BIT)
  119. #endif
  120. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  121. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  122. #include "hal_9224_rx.h"
  123. #include "hal_9224_tx.h"
  124. #include "hal_be_rx_tlv.h"
  125. #include <hal_be_generic_api.h>
  126. #define PMM_REG_BASE_QCN9224 0xB500F8
  127. /**
  128. * hal_read_pmm_scratch_reg() - API to read PMM Scratch register
  129. * @soc: HAL soc
  130. * @base_addr: Base PMM register
  131. * @reg_enum: Enum of the scratch register
  132. *
  133. * Return: uint32_t
  134. */
  135. static inline
  136. uint32_t hal_read_pmm_scratch_reg(struct hal_soc *soc,
  137. uint32_t base_addr,
  138. enum hal_scratch_reg_enum reg_enum)
  139. {
  140. uint32_t val = 0;
  141. pld_reg_read(soc->qdf_dev->dev, base_addr + (reg_enum * 4), &val, NULL);
  142. return val;
  143. }
  144. /**
  145. * hal_get_tsf2_scratch_reg_qcn9224() - API to read tsf2 scratch register
  146. * @hal_soc_hdl: HAL soc context
  147. * @mac_id: mac id
  148. * @value: Pointer to update tsf2 value
  149. *
  150. * Return: void
  151. */
  152. static void hal_get_tsf2_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  153. uint8_t mac_id, uint64_t *value)
  154. {
  155. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  156. uint32_t offset_lo, offset_hi;
  157. enum hal_scratch_reg_enum enum_lo, enum_hi;
  158. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  159. offset_lo = hal_read_pmm_scratch_reg(soc,
  160. PMM_REG_BASE_QCN9224,
  161. enum_lo);
  162. offset_hi = hal_read_pmm_scratch_reg(soc,
  163. PMM_REG_BASE_QCN9224,
  164. enum_hi);
  165. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  166. }
  167. /**
  168. * hal_get_tqm_scratch_reg_qcn9224() - API to read tqm scratch register
  169. * @hal_soc_hdl: HAL soc context
  170. * @value: Pointer to update tqm value
  171. *
  172. * Return: void
  173. */
  174. static void hal_get_tqm_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  175. uint64_t *value)
  176. {
  177. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  178. uint32_t offset_lo, offset_hi;
  179. offset_lo = hal_read_pmm_scratch_reg(soc,
  180. PMM_REG_BASE_QCN9224,
  181. PMM_TQM_CLOCK_OFFSET_LO_US);
  182. offset_hi = hal_read_pmm_scratch_reg(soc,
  183. PMM_REG_BASE_QCN9224,
  184. PMM_TQM_CLOCK_OFFSET_HI_US);
  185. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  186. }
  187. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  188. #define HAL_PPE_VP_ENTRIES_MAX 32
  189. #define HAL_PPE_VP_SEARCH_IDX_REG_MAX 8
  190. /**
  191. * hal_get_link_desc_size_9224() - API to get the link desc size
  192. *
  193. * Return: uint32_t
  194. */
  195. static uint32_t hal_get_link_desc_size_9224(void)
  196. {
  197. return LINK_DESC_SIZE;
  198. }
  199. /**
  200. * hal_rx_get_tlv_9224() - API to get the tlv
  201. * @rx_tlv: TLV data extracted from the rx packet
  202. *
  203. * Return: uint8_t
  204. */
  205. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  206. {
  207. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  208. }
  209. /**
  210. * hal_rx_wbm_err_msdu_continuation_get_9224() - API to check if WBM msdu
  211. * continuation bit is set
  212. * @wbm_desc: wbm release ring descriptor
  213. *
  214. * Return: true if msdu continuation bit is set.
  215. */
  216. static inline
  217. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  218. {
  219. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  220. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  221. return (comp_desc &
  222. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  223. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  224. }
  225. #if (defined(WLAN_SA_API_ENABLE)) && (defined(QCA_WIFI_QCA9574))
  226. #define HAL_RX_EVM_DEMF_SEGMENT_SIZE 128
  227. #define HAL_RX_EVM_DEMF_MAX_STREAMS 2
  228. #define HAL_RX_SU_EVM_MEMBER_LEN 4
  229. static inline void
  230. hal_rx_update_su_evm_info(void *rx_tlv,
  231. void *ppdu_info_hdl)
  232. {
  233. uint32_t nss_count, pilot_count;
  234. uint16_t istream = 0, ipilot = 0;
  235. uint8_t pilot_shift = 0;
  236. uint8_t *pilot_ptr = NULL;
  237. uint16_t segment = 0;
  238. struct hal_rx_ppdu_info *ppdu_info =
  239. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  240. nss_count = ppdu_info->evm_info.nss_count;
  241. pilot_count = ppdu_info->evm_info.pilot_count;
  242. if (nss_count * pilot_count > HAL_RX_MAX_SU_EVM_COUNT)
  243. return;
  244. /* move rx_tlv by 4 to skip no_of_data_sym, nss_cnt and pilot_cnt */
  245. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_SU_EVM_MEMBER_LEN;
  246. /* EVM values = number_of_streams * number_of_pilots
  247. * each EVM value is 8 bits, So, each variable acc_linear_evm_x_y
  248. * is (32 bits) will contain 4 EVM values.
  249. * For ex:
  250. * acc_linear_evm_0_0 : <Pilot0, stream0>, <Pilot0, stream1>,
  251. * <Pilot1, stream0>, <Pilot1, stream1>
  252. * .....
  253. * acc_linear_evm_1_15 : <Pilot62, stream0>, <Pilot62, stream1>,
  254. * <Pilot63, stream0>, <Pilot63, stream1> ...
  255. */
  256. for (istream = 0; istream < nss_count; istream++) {
  257. segment = HAL_RX_EVM_DEMF_SEGMENT_SIZE * (istream / HAL_RX_EVM_DEMF_MAX_STREAMS);
  258. pilot_ptr = (uint8_t *)rx_tlv + segment;
  259. for (ipilot = 0; ipilot < pilot_count; ipilot++) {
  260. /* In case there is one stream in Demf segment,
  261. * pilots are one after the other
  262. */
  263. if (nss_count == 1 ||
  264. ((nss_count == HAL_RX_EVM_DEMF_MAX_STREAMS + 1) &&
  265. (istream == HAL_RX_EVM_DEMF_MAX_STREAMS)))
  266. pilot_shift = ipilot;
  267. /* In case there are more than one stream in DemF
  268. * segment, pilot 0 of all streams come one after the
  269. * other before pilot 1
  270. */
  271. else
  272. pilot_shift = (ipilot * HAL_RX_EVM_DEMF_MAX_STREAMS)
  273. + (istream % HAL_RX_EVM_DEMF_MAX_STREAMS);
  274. ppdu_info->evm_info.pilot_evm[segment + pilot_shift] =
  275. *(pilot_ptr + pilot_shift);
  276. }
  277. }
  278. }
  279. /**
  280. * hal_rx_proc_phyrx_other_receive_info_tlv_9224() - API to get tlv info
  281. * @rx_tlv_hdr: RX TLV header
  282. * @ppdu_info_hdl: Handle to PPDU info to update
  283. *
  284. * Return: None
  285. */
  286. static inline
  287. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  288. void *ppdu_info_hdl)
  289. {
  290. uint32_t tlv_len, tlv_tag;
  291. void *rx_tlv;
  292. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  293. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  294. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  295. if (!tlv_len)
  296. return;
  297. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv);
  298. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv);
  299. if (!tlv_len)
  300. return;
  301. switch (tlv_tag) {
  302. case WIFIPHYRX_OTHER_RECEIVE_INFO_EVM_DETAILS_E:
  303. /* Skip TLV length to get TLV content */
  304. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV64_HDR_SIZE;
  305. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  306. PHYRX_OTHER_RECEIVE_INFO,
  307. EVM_DETAILS_NUMBER_OF_DATA_SYM);
  308. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  309. PHYRX_OTHER_RECEIVE_INFO,
  310. EVM_DETAILS_NUMBER_OF_PILOTS);
  311. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  312. PHYRX_OTHER_RECEIVE_INFO,
  313. EVM_DETAILS_NUMBER_OF_STREAMS);
  314. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  315. break;
  316. default:
  317. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_DEBUG,
  318. "%s unhandled TLV type: %d, TLV len:%d",
  319. __func__, tlv_tag, tlv_len);
  320. break;
  321. }
  322. }
  323. #else
  324. /**
  325. * hal_rx_proc_phyrx_other_receive_info_tlv_9224() - API to get tlv info
  326. * @rx_tlv_hdr: RX TLV header
  327. * @ppdu_info_hdl: Handle to PPDU info to update
  328. *
  329. * Return: None
  330. */
  331. static inline
  332. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  333. void *ppdu_info_hdl)
  334. {
  335. }
  336. #endif /* WLAN_SA_API_ENABLE && QCA_WIFI_QCA9574 */
  337. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  338. static inline
  339. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  340. {
  341. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  342. ppdu_info->cfr_info.bb_captured_channel =
  343. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  344. ppdu_info->cfr_info.bb_captured_timeout =
  345. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  346. ppdu_info->cfr_info.bb_captured_reason =
  347. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  348. }
  349. static inline
  350. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  351. {
  352. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  353. ppdu_info->cfr_info.rx_location_info_valid =
  354. HAL_RX_GET_64(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  355. RX_LOCATION_INFO_VALID);
  356. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  357. HAL_RX_GET_64(rx_tlv,
  358. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  359. RTT_CHE_BUFFER_POINTER_LOW32);
  360. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  361. HAL_RX_GET_64(rx_tlv,
  362. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  363. RTT_CHE_BUFFER_POINTER_HIGH8);
  364. ppdu_info->cfr_info.chan_capture_status =
  365. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  366. ppdu_info->cfr_info.rx_start_ts =
  367. HAL_RX_GET_64(rx_tlv,
  368. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  369. RX_START_TS);
  370. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  371. HAL_RX_GET_64(rx_tlv,
  372. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  373. RTT_CFO_MEASUREMENT);
  374. ppdu_info->cfr_info.agc_gain_info0 =
  375. HAL_RX_GET_64(rx_tlv,
  376. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  377. GAIN_CHAIN0);
  378. ppdu_info->cfr_info.agc_gain_info0 |=
  379. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  380. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  381. GAIN_CHAIN1)) << 16);
  382. ppdu_info->cfr_info.agc_gain_info1 =
  383. HAL_RX_GET_64(rx_tlv,
  384. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  385. GAIN_CHAIN2);
  386. ppdu_info->cfr_info.agc_gain_info1 |=
  387. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  388. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  389. GAIN_CHAIN3)) << 16);
  390. ppdu_info->cfr_info.agc_gain_info2 = 0;
  391. ppdu_info->cfr_info.agc_gain_info3 = 0;
  392. ppdu_info->cfr_info.mcs_rate =
  393. HAL_RX_GET_64(rx_tlv,
  394. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  395. RTT_MCS_RATE);
  396. ppdu_info->cfr_info.gi_type =
  397. HAL_RX_GET_64(rx_tlv,
  398. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  399. RTT_GI_TYPE);
  400. }
  401. #endif
  402. #ifdef CONFIG_WORD_BASED_TLV
  403. /**
  404. * hal_rx_dump_mpdu_start_tlv_9224() - dump RX mpdu_start TLV in structured
  405. * human readable format.
  406. * @mpdustart: pointer the rx_attention TLV in pkt.
  407. * @dbg_level: log level.
  408. *
  409. * Return: void
  410. */
  411. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  412. uint8_t dbg_level)
  413. {
  414. struct rx_mpdu_start_compact *mpdu_info =
  415. (struct rx_mpdu_start_compact *)mpdustart;
  416. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  417. "rx_mpdu_start tlv (1/5) - "
  418. "rx_reo_queue_desc_addr_39_32 :%x"
  419. "receive_queue_number:%x "
  420. "pre_delim_err_warning:%x "
  421. "first_delim_err:%x "
  422. "pn_31_0:%x "
  423. "pn_63_32:%x "
  424. "pn_95_64:%x ",
  425. mpdu_info->rx_reo_queue_desc_addr_39_32,
  426. mpdu_info->receive_queue_number,
  427. mpdu_info->pre_delim_err_warning,
  428. mpdu_info->first_delim_err,
  429. mpdu_info->pn_31_0,
  430. mpdu_info->pn_63_32,
  431. mpdu_info->pn_95_64);
  432. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  433. "rx_mpdu_start tlv (2/5) - "
  434. "ast_index:%x "
  435. "sw_peer_id:%x "
  436. "mpdu_frame_control_valid:%x "
  437. "mpdu_duration_valid:%x "
  438. "mac_addr_ad1_valid:%x "
  439. "mac_addr_ad2_valid:%x "
  440. "mac_addr_ad3_valid:%x "
  441. "mac_addr_ad4_valid:%x "
  442. "mpdu_sequence_control_valid :%x"
  443. "mpdu_qos_control_valid:%x "
  444. "mpdu_ht_control_valid:%x "
  445. "frame_encryption_info_valid :%x",
  446. mpdu_info->ast_index,
  447. mpdu_info->sw_peer_id,
  448. mpdu_info->mpdu_frame_control_valid,
  449. mpdu_info->mpdu_duration_valid,
  450. mpdu_info->mac_addr_ad1_valid,
  451. mpdu_info->mac_addr_ad2_valid,
  452. mpdu_info->mac_addr_ad3_valid,
  453. mpdu_info->mac_addr_ad4_valid,
  454. mpdu_info->mpdu_sequence_control_valid,
  455. mpdu_info->mpdu_qos_control_valid,
  456. mpdu_info->mpdu_ht_control_valid,
  457. mpdu_info->frame_encryption_info_valid);
  458. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  459. "rx_mpdu_start tlv (3/5) - "
  460. "mpdu_fragment_number:%x "
  461. "more_fragment_flag:%x "
  462. "fr_ds:%x "
  463. "to_ds:%x "
  464. "encrypted:%x "
  465. "mpdu_retry:%x "
  466. "mpdu_sequence_number:%x ",
  467. mpdu_info->mpdu_fragment_number,
  468. mpdu_info->more_fragment_flag,
  469. mpdu_info->fr_ds,
  470. mpdu_info->to_ds,
  471. mpdu_info->encrypted,
  472. mpdu_info->mpdu_retry,
  473. mpdu_info->mpdu_sequence_number);
  474. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  475. "rx_mpdu_start tlv (4/5) - "
  476. "mpdu_frame_control_field:%x "
  477. "mpdu_duration_field:%x ",
  478. mpdu_info->mpdu_frame_control_field,
  479. mpdu_info->mpdu_duration_field);
  480. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  481. "rx_mpdu_start tlv (5/5) - "
  482. "mac_addr_ad1_31_0:%x "
  483. "mac_addr_ad1_47_32:%x "
  484. "mac_addr_ad2_15_0:%x "
  485. "mac_addr_ad2_47_16:%x "
  486. "mac_addr_ad3_31_0:%x "
  487. "mac_addr_ad3_47_32:%x "
  488. "mpdu_sequence_control_field :%x",
  489. mpdu_info->mac_addr_ad1_31_0,
  490. mpdu_info->mac_addr_ad1_47_32,
  491. mpdu_info->mac_addr_ad2_15_0,
  492. mpdu_info->mac_addr_ad2_47_16,
  493. mpdu_info->mac_addr_ad3_31_0,
  494. mpdu_info->mac_addr_ad3_47_32,
  495. mpdu_info->mpdu_sequence_control_field);
  496. }
  497. /**
  498. * hal_rx_dump_msdu_end_tlv_9224() - dump RX msdu_end TLV in structured human
  499. * readable format.
  500. * @msduend: pointer the msdu_end TLV in pkt.
  501. * @dbg_level: log level.
  502. *
  503. * Return: void
  504. */
  505. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  506. uint8_t dbg_level)
  507. {
  508. struct rx_msdu_end_compact *msdu_end =
  509. (struct rx_msdu_end_compact *)msduend;
  510. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  511. "rx_msdu_end tlv - "
  512. "key_id_octet: %d "
  513. "tcp_udp_chksum: %d "
  514. "sa_idx_timeout: %d "
  515. "da_idx_timeout: %d "
  516. "msdu_limit_error: %d "
  517. "flow_idx_timeout: %d "
  518. "flow_idx_invalid: %d "
  519. "wifi_parser_error: %d "
  520. "sa_is_valid: %d "
  521. "da_is_valid: %d "
  522. "da_is_mcbc: %d "
  523. "tkip_mic_err: %d "
  524. "l3_header_padding: %d "
  525. "first_msdu: %d "
  526. "last_msdu: %d "
  527. "sa_idx: %d "
  528. "msdu_drop: %d "
  529. "reo_destination_indication: %d "
  530. "flow_idx: %d "
  531. "fse_metadata: %d "
  532. "cce_metadata: %d "
  533. "sa_sw_peer_id: %d ",
  534. msdu_end->key_id_octet,
  535. msdu_end->tcp_udp_chksum,
  536. msdu_end->sa_idx_timeout,
  537. msdu_end->da_idx_timeout,
  538. msdu_end->msdu_limit_error,
  539. msdu_end->flow_idx_timeout,
  540. msdu_end->flow_idx_invalid,
  541. msdu_end->wifi_parser_error,
  542. msdu_end->sa_is_valid,
  543. msdu_end->da_is_valid,
  544. msdu_end->da_is_mcbc,
  545. msdu_end->tkip_mic_err,
  546. msdu_end->l3_header_padding,
  547. msdu_end->first_msdu,
  548. msdu_end->last_msdu,
  549. msdu_end->sa_idx,
  550. msdu_end->msdu_drop,
  551. msdu_end->reo_destination_indication,
  552. msdu_end->flow_idx,
  553. msdu_end->fse_metadata,
  554. msdu_end->cce_metadata,
  555. msdu_end->sa_sw_peer_id);
  556. }
  557. #else
  558. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  559. uint8_t dbg_level)
  560. {
  561. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  562. struct rx_mpdu_info *mpdu_info =
  563. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  564. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  565. "rx_mpdu_start tlv (1/5) - "
  566. "rx_reo_queue_desc_addr_31_0 :%x"
  567. "rx_reo_queue_desc_addr_39_32 :%x"
  568. "receive_queue_number:%x "
  569. "pre_delim_err_warning:%x "
  570. "first_delim_err:%x "
  571. "reserved_2a:%x "
  572. "pn_31_0:%x "
  573. "pn_63_32:%x "
  574. "pn_95_64:%x "
  575. "pn_127_96:%x "
  576. "epd_en:%x "
  577. "all_frames_shall_be_encrypted :%x"
  578. "encrypt_type:%x "
  579. "wep_key_width_for_variable_key :%x"
  580. "mesh_sta:%x "
  581. "bssid_hit:%x "
  582. "bssid_number:%x "
  583. "tid:%x "
  584. "reserved_7a:%x ",
  585. mpdu_info->rx_reo_queue_desc_addr_31_0,
  586. mpdu_info->rx_reo_queue_desc_addr_39_32,
  587. mpdu_info->receive_queue_number,
  588. mpdu_info->pre_delim_err_warning,
  589. mpdu_info->first_delim_err,
  590. mpdu_info->reserved_2a,
  591. mpdu_info->pn_31_0,
  592. mpdu_info->pn_63_32,
  593. mpdu_info->pn_95_64,
  594. mpdu_info->pn_127_96,
  595. mpdu_info->epd_en,
  596. mpdu_info->all_frames_shall_be_encrypted,
  597. mpdu_info->encrypt_type,
  598. mpdu_info->wep_key_width_for_variable_key,
  599. mpdu_info->mesh_sta,
  600. mpdu_info->bssid_hit,
  601. mpdu_info->bssid_number,
  602. mpdu_info->tid,
  603. mpdu_info->reserved_7a);
  604. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  605. "rx_mpdu_start tlv (2/5) - "
  606. "ast_index:%x "
  607. "sw_peer_id:%x "
  608. "mpdu_frame_control_valid:%x "
  609. "mpdu_duration_valid:%x "
  610. "mac_addr_ad1_valid:%x "
  611. "mac_addr_ad2_valid:%x "
  612. "mac_addr_ad3_valid:%x "
  613. "mac_addr_ad4_valid:%x "
  614. "mpdu_sequence_control_valid :%x"
  615. "mpdu_qos_control_valid:%x "
  616. "mpdu_ht_control_valid:%x "
  617. "frame_encryption_info_valid :%x",
  618. mpdu_info->ast_index,
  619. mpdu_info->sw_peer_id,
  620. mpdu_info->mpdu_frame_control_valid,
  621. mpdu_info->mpdu_duration_valid,
  622. mpdu_info->mac_addr_ad1_valid,
  623. mpdu_info->mac_addr_ad2_valid,
  624. mpdu_info->mac_addr_ad3_valid,
  625. mpdu_info->mac_addr_ad4_valid,
  626. mpdu_info->mpdu_sequence_control_valid,
  627. mpdu_info->mpdu_qos_control_valid,
  628. mpdu_info->mpdu_ht_control_valid,
  629. mpdu_info->frame_encryption_info_valid);
  630. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  631. "rx_mpdu_start tlv (3/5) - "
  632. "mpdu_fragment_number:%x "
  633. "more_fragment_flag:%x "
  634. "reserved_11a:%x "
  635. "fr_ds:%x "
  636. "to_ds:%x "
  637. "encrypted:%x "
  638. "mpdu_retry:%x "
  639. "mpdu_sequence_number:%x ",
  640. mpdu_info->mpdu_fragment_number,
  641. mpdu_info->more_fragment_flag,
  642. mpdu_info->reserved_11a,
  643. mpdu_info->fr_ds,
  644. mpdu_info->to_ds,
  645. mpdu_info->encrypted,
  646. mpdu_info->mpdu_retry,
  647. mpdu_info->mpdu_sequence_number);
  648. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  649. "rx_mpdu_start tlv (4/5) - "
  650. "mpdu_frame_control_field:%x "
  651. "mpdu_duration_field:%x ",
  652. mpdu_info->mpdu_frame_control_field,
  653. mpdu_info->mpdu_duration_field);
  654. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  655. "rx_mpdu_start tlv (5/5) - "
  656. "mac_addr_ad1_31_0:%x "
  657. "mac_addr_ad1_47_32:%x "
  658. "mac_addr_ad2_15_0:%x "
  659. "mac_addr_ad2_47_16:%x "
  660. "mac_addr_ad3_31_0:%x "
  661. "mac_addr_ad3_47_32:%x "
  662. "mpdu_sequence_control_field :%x"
  663. "mac_addr_ad4_31_0:%x "
  664. "mac_addr_ad4_47_32:%x "
  665. "mpdu_qos_control_field:%x ",
  666. mpdu_info->mac_addr_ad1_31_0,
  667. mpdu_info->mac_addr_ad1_47_32,
  668. mpdu_info->mac_addr_ad2_15_0,
  669. mpdu_info->mac_addr_ad2_47_16,
  670. mpdu_info->mac_addr_ad3_31_0,
  671. mpdu_info->mac_addr_ad3_47_32,
  672. mpdu_info->mpdu_sequence_control_field,
  673. mpdu_info->mac_addr_ad4_31_0,
  674. mpdu_info->mac_addr_ad4_47_32,
  675. mpdu_info->mpdu_qos_control_field);
  676. }
  677. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  678. uint8_t dbg_level)
  679. {
  680. struct rx_msdu_end *msdu_end =
  681. (struct rx_msdu_end *)msduend;
  682. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  683. "rx_msdu_end tlv - "
  684. "key_id_octet: %d "
  685. "cce_super_rule: %d "
  686. "cce_classify_not_done_truncat: %d "
  687. "cce_classify_not_done_cce_dis: %d "
  688. "rule_indication_31_0: %d "
  689. "tcp_udp_chksum: %d "
  690. "sa_idx_timeout: %d "
  691. "da_idx_timeout: %d "
  692. "msdu_limit_error: %d "
  693. "flow_idx_timeout: %d "
  694. "flow_idx_invalid: %d "
  695. "wifi_parser_error: %d "
  696. "sa_is_valid: %d "
  697. "da_is_valid: %d "
  698. "da_is_mcbc: %d "
  699. "tkip_mic_err: %d "
  700. "l3_header_padding: %d "
  701. "first_msdu: %d "
  702. "last_msdu: %d "
  703. "sa_idx: %d "
  704. "msdu_drop: %d "
  705. "reo_destination_indication: %d "
  706. "flow_idx: %d "
  707. "fse_metadata: %d "
  708. "cce_metadata: %d "
  709. "sa_sw_peer_id: %d ",
  710. msdu_end->key_id_octet,
  711. msdu_end->cce_super_rule,
  712. msdu_end->cce_classify_not_done_truncate,
  713. msdu_end->cce_classify_not_done_cce_dis,
  714. msdu_end->rule_indication_31_0,
  715. msdu_end->tcp_udp_chksum,
  716. msdu_end->sa_idx_timeout,
  717. msdu_end->da_idx_timeout,
  718. msdu_end->msdu_limit_error,
  719. msdu_end->flow_idx_timeout,
  720. msdu_end->flow_idx_invalid,
  721. msdu_end->wifi_parser_error,
  722. msdu_end->sa_is_valid,
  723. msdu_end->da_is_valid,
  724. msdu_end->da_is_mcbc,
  725. msdu_end->tkip_mic_err,
  726. msdu_end->l3_header_padding,
  727. msdu_end->first_msdu,
  728. msdu_end->last_msdu,
  729. msdu_end->sa_idx,
  730. msdu_end->msdu_drop,
  731. msdu_end->reo_destination_indication,
  732. msdu_end->flow_idx,
  733. msdu_end->fse_metadata,
  734. msdu_end->cce_metadata,
  735. msdu_end->sa_sw_peer_id);
  736. }
  737. #endif
  738. /**
  739. * hal_reo_status_get_header_9224() - Process reo desc info
  740. * @ring_desc: Pointer to reo descriptor
  741. * @b: tlv type info
  742. * @h1: Pointer to hal_reo_status_header where info to be stored
  743. *
  744. * Return: none.
  745. *
  746. */
  747. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  748. int b, void *h1)
  749. {
  750. uint64_t *d = (uint64_t *)ring_desc;
  751. uint64_t val1 = 0;
  752. struct hal_reo_status_header *h =
  753. (struct hal_reo_status_header *)h1;
  754. /* Offsets of descriptor fields defined in HW headers start
  755. * from the field after TLV header
  756. */
  757. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  758. switch (b) {
  759. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  760. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  761. STATUS_HEADER_REO_STATUS_NUMBER)];
  762. break;
  763. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  764. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  765. STATUS_HEADER_REO_STATUS_NUMBER)];
  766. break;
  767. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  768. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  769. STATUS_HEADER_REO_STATUS_NUMBER)];
  770. break;
  771. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  772. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  773. STATUS_HEADER_REO_STATUS_NUMBER)];
  774. break;
  775. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  776. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  777. STATUS_HEADER_REO_STATUS_NUMBER)];
  778. break;
  779. case HAL_REO_DESC_THRES_STATUS_TLV:
  780. val1 =
  781. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  782. STATUS_HEADER_REO_STATUS_NUMBER)];
  783. break;
  784. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  785. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  786. STATUS_HEADER_REO_STATUS_NUMBER)];
  787. break;
  788. default:
  789. qdf_nofl_err("ERROR: Unknown tlv\n");
  790. break;
  791. }
  792. h->cmd_num =
  793. HAL_GET_FIELD(
  794. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  795. val1);
  796. h->exec_time =
  797. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  798. CMD_EXECUTION_TIME, val1);
  799. h->status =
  800. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  801. REO_CMD_EXECUTION_STATUS, val1);
  802. switch (b) {
  803. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  804. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  805. STATUS_HEADER_TIMESTAMP)];
  806. break;
  807. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  808. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  809. STATUS_HEADER_TIMESTAMP)];
  810. break;
  811. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  812. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  813. STATUS_HEADER_TIMESTAMP)];
  814. break;
  815. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  816. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  817. STATUS_HEADER_TIMESTAMP)];
  818. break;
  819. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  820. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  821. STATUS_HEADER_TIMESTAMP)];
  822. break;
  823. case HAL_REO_DESC_THRES_STATUS_TLV:
  824. val1 =
  825. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  826. STATUS_HEADER_TIMESTAMP)];
  827. break;
  828. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  829. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  830. STATUS_HEADER_TIMESTAMP)];
  831. break;
  832. default:
  833. qdf_nofl_err("ERROR: Unknown tlv\n");
  834. break;
  835. }
  836. h->tstamp =
  837. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  838. }
  839. static
  840. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  841. {
  842. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  843. }
  844. static
  845. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  846. {
  847. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  848. }
  849. static
  850. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  851. {
  852. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  853. }
  854. static
  855. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  856. {
  857. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  858. }
  859. /**
  860. * hal_reo_config_9224() - Set reo config parameters
  861. * @soc: hal soc handle
  862. * @reg_val: value to be set
  863. * @reo_params: reo parameters
  864. *
  865. * Return: void
  866. */
  867. static void
  868. hal_reo_config_9224(struct hal_soc *soc,
  869. uint32_t reg_val,
  870. struct hal_reo_params *reo_params)
  871. {
  872. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  873. }
  874. /**
  875. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  876. * @msdu_details_ptr: Pointer to msdu_details_ptr
  877. *
  878. * Return: Pointer to rx_msdu_desc_info structure.
  879. *
  880. */
  881. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  882. {
  883. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  884. }
  885. /**
  886. * hal_rx_link_desc_msdu0_ptr_9224() - Get pointer to rx_msdu details
  887. * @link_desc: Pointer to link desc
  888. *
  889. * Return: Pointer to rx_msdu_details structure
  890. *
  891. */
  892. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  893. {
  894. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  895. }
  896. /**
  897. * hal_get_window_address_9224() - Function to get hp/tp address
  898. * @hal_soc: Pointer to hal_soc
  899. * @addr: address offset of register
  900. *
  901. * Return: modified address offset of register
  902. */
  903. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  904. qdf_iomem_t addr)
  905. {
  906. uint32_t offset = addr - hal_soc->dev_base_addr;
  907. qdf_iomem_t new_offset;
  908. /*
  909. * If offset lies within DP register range, use 3rd window to write
  910. * into DP region.
  911. */
  912. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  913. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  914. (offset & WINDOW_RANGE_MASK));
  915. /*
  916. * If offset lies within CE register range, use 2nd window to write
  917. * into CE region.
  918. */
  919. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  920. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  921. (offset & WINDOW_RANGE_MASK));
  922. } else {
  923. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  924. "%s: ERROR: Accessing Wrong register\n", __func__);
  925. qdf_assert_always(0);
  926. return 0;
  927. }
  928. return new_offset;
  929. }
  930. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  931. {
  932. /* Write value into window configuration register */
  933. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  934. WINDOW_CONFIGURATION_VALUE_9224);
  935. }
  936. static
  937. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  938. uint32_t *remap1, uint32_t *remap2)
  939. {
  940. switch (num_rings) {
  941. case 1:
  942. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  943. HAL_REO_REMAP_IX2(ring[0], 17) |
  944. HAL_REO_REMAP_IX2(ring[0], 18) |
  945. HAL_REO_REMAP_IX2(ring[0], 19) |
  946. HAL_REO_REMAP_IX2(ring[0], 20) |
  947. HAL_REO_REMAP_IX2(ring[0], 21) |
  948. HAL_REO_REMAP_IX2(ring[0], 22) |
  949. HAL_REO_REMAP_IX2(ring[0], 23);
  950. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  951. HAL_REO_REMAP_IX3(ring[0], 25) |
  952. HAL_REO_REMAP_IX3(ring[0], 26) |
  953. HAL_REO_REMAP_IX3(ring[0], 27) |
  954. HAL_REO_REMAP_IX3(ring[0], 28) |
  955. HAL_REO_REMAP_IX3(ring[0], 29) |
  956. HAL_REO_REMAP_IX3(ring[0], 30) |
  957. HAL_REO_REMAP_IX3(ring[0], 31);
  958. break;
  959. case 2:
  960. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  961. HAL_REO_REMAP_IX2(ring[0], 17) |
  962. HAL_REO_REMAP_IX2(ring[1], 18) |
  963. HAL_REO_REMAP_IX2(ring[1], 19) |
  964. HAL_REO_REMAP_IX2(ring[0], 20) |
  965. HAL_REO_REMAP_IX2(ring[0], 21) |
  966. HAL_REO_REMAP_IX2(ring[1], 22) |
  967. HAL_REO_REMAP_IX2(ring[1], 23);
  968. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  969. HAL_REO_REMAP_IX3(ring[0], 25) |
  970. HAL_REO_REMAP_IX3(ring[1], 26) |
  971. HAL_REO_REMAP_IX3(ring[1], 27) |
  972. HAL_REO_REMAP_IX3(ring[0], 28) |
  973. HAL_REO_REMAP_IX3(ring[0], 29) |
  974. HAL_REO_REMAP_IX3(ring[1], 30) |
  975. HAL_REO_REMAP_IX3(ring[1], 31);
  976. break;
  977. case 3:
  978. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  979. HAL_REO_REMAP_IX2(ring[1], 17) |
  980. HAL_REO_REMAP_IX2(ring[2], 18) |
  981. HAL_REO_REMAP_IX2(ring[0], 19) |
  982. HAL_REO_REMAP_IX2(ring[1], 20) |
  983. HAL_REO_REMAP_IX2(ring[2], 21) |
  984. HAL_REO_REMAP_IX2(ring[0], 22) |
  985. HAL_REO_REMAP_IX2(ring[1], 23);
  986. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  987. HAL_REO_REMAP_IX3(ring[0], 25) |
  988. HAL_REO_REMAP_IX3(ring[1], 26) |
  989. HAL_REO_REMAP_IX3(ring[2], 27) |
  990. HAL_REO_REMAP_IX3(ring[0], 28) |
  991. HAL_REO_REMAP_IX3(ring[1], 29) |
  992. HAL_REO_REMAP_IX3(ring[2], 30) |
  993. HAL_REO_REMAP_IX3(ring[0], 31);
  994. break;
  995. case 4:
  996. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  997. HAL_REO_REMAP_IX2(ring[1], 17) |
  998. HAL_REO_REMAP_IX2(ring[2], 18) |
  999. HAL_REO_REMAP_IX2(ring[3], 19) |
  1000. HAL_REO_REMAP_IX2(ring[0], 20) |
  1001. HAL_REO_REMAP_IX2(ring[1], 21) |
  1002. HAL_REO_REMAP_IX2(ring[2], 22) |
  1003. HAL_REO_REMAP_IX2(ring[3], 23);
  1004. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1005. HAL_REO_REMAP_IX3(ring[1], 25) |
  1006. HAL_REO_REMAP_IX3(ring[2], 26) |
  1007. HAL_REO_REMAP_IX3(ring[3], 27) |
  1008. HAL_REO_REMAP_IX3(ring[0], 28) |
  1009. HAL_REO_REMAP_IX3(ring[1], 29) |
  1010. HAL_REO_REMAP_IX3(ring[2], 30) |
  1011. HAL_REO_REMAP_IX3(ring[3], 31);
  1012. break;
  1013. }
  1014. }
  1015. static
  1016. void hal_compute_reo_remap_ix0_9224(struct hal_soc *soc)
  1017. {
  1018. uint32_t remap0;
  1019. remap0 = HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1020. (REO_REG_REG_BASE));
  1021. remap0 &= ~(HAL_REO_REMAP_IX0(0xF, 6));
  1022. remap0 |= HAL_REO_REMAP_IX0(REO2PPE_DST_RING, 6);
  1023. HAL_REG_WRITE(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1024. (REO_REG_REG_BASE), remap0);
  1025. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  1026. HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1027. (REO_REG_REG_BASE)));
  1028. }
  1029. /**
  1030. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1031. * @rx_fst: Pointer to the Rx Flow Search Table
  1032. * @table_offset: offset into the table where the flow is to be setup
  1033. * @rx_flow: Flow Parameters
  1034. *
  1035. * Return: Success/Failure
  1036. */
  1037. static void *
  1038. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1039. uint8_t *rx_flow)
  1040. {
  1041. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1042. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1043. uint8_t *fse;
  1044. bool fse_valid;
  1045. if (table_offset >= fst->max_entries) {
  1046. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1047. "HAL FSE table offset %u exceeds max entries %u",
  1048. table_offset, fst->max_entries);
  1049. return NULL;
  1050. }
  1051. fse = (uint8_t *)fst->base_vaddr +
  1052. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1053. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1054. if (fse_valid) {
  1055. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1056. "HAL FSE %pK already valid", fse);
  1057. return NULL;
  1058. }
  1059. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1060. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1061. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1062. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1063. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1064. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1065. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1066. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1067. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1068. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1069. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1070. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1071. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1072. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1073. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1074. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1075. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1076. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1077. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1078. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1079. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1080. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1081. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1082. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1083. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1084. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1085. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1086. (flow->tuple_info.dest_port));
  1087. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1088. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1089. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1090. (flow->tuple_info.src_port));
  1091. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1092. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1093. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1094. flow->tuple_info.l4_protocol);
  1095. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE);
  1096. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE) |=
  1097. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, USE_PPE, flow->use_ppe_ds);
  1098. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID);
  1099. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID) |=
  1100. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID,
  1101. flow->priority_vld);
  1102. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE);
  1103. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE) |=
  1104. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SERVICE_CODE,
  1105. flow->service_code);
  1106. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1107. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1108. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1109. flow->reo_destination_handler);
  1110. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1111. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1112. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1113. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1114. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1115. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1116. flow->fse_metadata);
  1117. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1118. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1119. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1120. REO_DESTINATION_INDICATION,
  1121. flow->reo_destination_indication);
  1122. /* Reset all the other fields in FSE */
  1123. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1124. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1125. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1126. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1127. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1128. return fse;
  1129. }
  1130. /**
  1131. * hal_rx_dump_pkt_hdr_tlv_9224() - dump RX pkt header TLV in hex format
  1132. * @pkt_tlvs: pointer the pkt_hdr_tlv in pkt.
  1133. * @dbg_level: log level.
  1134. *
  1135. * Return: void
  1136. */
  1137. #ifndef NO_RX_PKT_HDR_TLV
  1138. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1139. uint8_t dbg_level)
  1140. {
  1141. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1142. hal_verbose_debug("\n---------------\n"
  1143. "rx_pkt_hdr_tlv\n"
  1144. "---------------\n"
  1145. "phy_ppdu_id %llu ",
  1146. pkt_hdr_tlv->phy_ppdu_id);
  1147. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1148. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1149. }
  1150. #else
  1151. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1152. uint8_t dbg_level)
  1153. {
  1154. }
  1155. #endif
  1156. /**
  1157. * hal_tx_dump_ppe_vp_entry_9224() - API to print PPE VP entries
  1158. * @hal_soc_hdl: HAL SoC handle
  1159. *
  1160. * Return: void
  1161. */
  1162. static inline
  1163. void hal_tx_dump_ppe_vp_entry_9224(hal_soc_handle_t hal_soc_hdl)
  1164. {
  1165. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1166. uint32_t reg_addr, reg_val = 0, i;
  1167. for (i = 0; i < HAL_PPE_VP_ENTRIES_MAX; i++) {
  1168. reg_addr =
  1169. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(
  1170. MAC_TCL_REG_REG_BASE,
  1171. i);
  1172. reg_val = HAL_REG_READ(soc, reg_addr);
  1173. hal_verbose_debug("%d: 0x%x\n", i, reg_val);
  1174. }
  1175. }
  1176. /**
  1177. * hal_rx_dump_pkt_tlvs_9224() - API to print RX Pkt TLVS QCN9224
  1178. * @hal_soc_hdl: hal_soc handle
  1179. * @buf: pointer the pkt buffer
  1180. * @dbg_level: log level
  1181. *
  1182. * Return: void
  1183. */
  1184. #ifdef CONFIG_WORD_BASED_TLV
  1185. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1186. uint8_t *buf, uint8_t dbg_level)
  1187. {
  1188. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1189. struct rx_msdu_end_compact *msdu_end =
  1190. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1191. struct rx_mpdu_start_compact *mpdu_start =
  1192. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1193. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1194. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1195. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1196. }
  1197. #else
  1198. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1199. uint8_t *buf, uint8_t dbg_level)
  1200. {
  1201. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1202. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1203. struct rx_mpdu_start *mpdu_start =
  1204. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1205. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1206. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1207. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1208. }
  1209. #endif
  1210. #define HAL_NUM_TCL_BANKS_9224 48
  1211. /**
  1212. * hal_cmem_write_9224() - function for CMEM buffer writing
  1213. * @hal_soc_hdl: HAL SOC handle
  1214. * @offset: CMEM address
  1215. * @value: value to write
  1216. *
  1217. * Return: None.
  1218. */
  1219. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1220. uint32_t offset,
  1221. uint32_t value)
  1222. {
  1223. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1224. pld_reg_write(hal->qdf_dev->dev, offset, value, NULL);
  1225. }
  1226. /**
  1227. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1228. *
  1229. * Return: number of bank
  1230. */
  1231. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1232. {
  1233. return HAL_NUM_TCL_BANKS_9224;
  1234. }
  1235. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams,
  1236. int qref_reset)
  1237. {
  1238. uint32_t reg_val;
  1239. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1240. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1241. REO_REG_REG_BASE));
  1242. hal_reo_config_9224(soc, reg_val, reo_params);
  1243. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1244. /* TODO: Setup destination ring mapping if enabled */
  1245. /* TODO: Error destination ring setting is left to default.
  1246. * Default setting is to send all errors to release ring.
  1247. */
  1248. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1249. hal_setup_reo_swap(soc);
  1250. HAL_REG_WRITE(soc,
  1251. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1252. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1253. HAL_REG_WRITE(soc,
  1254. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1255. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1256. HAL_REG_WRITE(soc,
  1257. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1258. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1259. HAL_REG_WRITE(soc,
  1260. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1261. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1262. /*
  1263. * When hash based routing is enabled, routing of the rx packet
  1264. * is done based on the following value: 1 _ _ _ _ The last 4
  1265. * bits are based on hash[3:0]. This means the possible values
  1266. * are 0x10 to 0x1f. This value is used to look-up the
  1267. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1268. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1269. * registers need to be configured to set-up the 16 entries to
  1270. * map the hash values to a ring number. There are 3 bits per
  1271. * hash entry – which are mapped as follows:
  1272. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1273. * 7: NOT_USED.
  1274. */
  1275. if (reo_params->rx_hash_enabled) {
  1276. hal_compute_reo_remap_ix0_9224(soc);
  1277. HAL_REG_WRITE(soc,
  1278. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1279. (REO_REG_REG_BASE), reo_params->remap0);
  1280. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1281. HAL_REG_READ(soc,
  1282. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1283. REO_REG_REG_BASE)));
  1284. HAL_REG_WRITE(soc,
  1285. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1286. (REO_REG_REG_BASE), reo_params->remap1);
  1287. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1288. HAL_REG_READ(soc,
  1289. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1290. REO_REG_REG_BASE)));
  1291. HAL_REG_WRITE(soc,
  1292. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1293. (REO_REG_REG_BASE), reo_params->remap2);
  1294. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1295. HAL_REG_READ(soc,
  1296. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1297. REO_REG_REG_BASE)));
  1298. }
  1299. /* TODO: Check if the following registers shoould be setup by host:
  1300. * AGING_CONTROL
  1301. * HIGH_MEMORY_THRESHOLD
  1302. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1303. * GLOBAL_LINK_DESC_COUNT_CTRL
  1304. */
  1305. soc->reo_qref = *reo_params->reo_qref;
  1306. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1307. }
  1308. static uint16_t hal_get_rx_max_ba_window_qcn9224(int tid)
  1309. {
  1310. return HAL_RX_BA_WINDOW_1024;
  1311. }
  1312. /**
  1313. * hal_qcn9224_get_reo_qdesc_size() - Get the reo queue descriptor size from the
  1314. * given Block-Ack window size
  1315. * @ba_window_size: Block-Ack window size
  1316. * @tid: Traffic id
  1317. *
  1318. * Return: reo queue descriptor size
  1319. */
  1320. static uint32_t hal_qcn9224_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1321. {
  1322. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1323. * NON_QOS_TID until HW issues are resolved.
  1324. */
  1325. if (tid != HAL_NON_QOS_TID)
  1326. ba_window_size = hal_get_rx_max_ba_window_qcn9224(tid);
  1327. /* Return descriptor size corresponding to window size of 2 since
  1328. * we set ba_window_size to 2 while setting up REO descriptors as
  1329. * a WAR to get 2k jump exception aggregates are received without
  1330. * a BA session.
  1331. */
  1332. if (ba_window_size <= 1) {
  1333. if (tid != HAL_NON_QOS_TID)
  1334. return sizeof(struct rx_reo_queue) +
  1335. sizeof(struct rx_reo_queue_ext);
  1336. else
  1337. return sizeof(struct rx_reo_queue);
  1338. }
  1339. if (ba_window_size <= 105)
  1340. return sizeof(struct rx_reo_queue) +
  1341. sizeof(struct rx_reo_queue_ext);
  1342. if (ba_window_size <= 210)
  1343. return sizeof(struct rx_reo_queue) +
  1344. (2 * sizeof(struct rx_reo_queue_ext));
  1345. if (ba_window_size <= 256)
  1346. return sizeof(struct rx_reo_queue) +
  1347. (3 * sizeof(struct rx_reo_queue_ext));
  1348. return sizeof(struct rx_reo_queue) +
  1349. (10 * sizeof(struct rx_reo_queue_ext)) +
  1350. sizeof(struct rx_reo_queue_1k);
  1351. }
  1352. /**
  1353. * hal_tx_get_num_ppe_vp_tbl_entries_9224() - get number of PPE VP entries
  1354. * @hal_soc_hdl: HAL SoC handle
  1355. *
  1356. * Return: Number of PPE VP entries
  1357. */
  1358. static
  1359. uint32_t hal_tx_get_num_ppe_vp_tbl_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1360. {
  1361. return HAL_PPE_VP_ENTRIES_MAX;
  1362. }
  1363. /**
  1364. * hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224() - get number of PPE VP
  1365. * search index registers
  1366. * @hal_soc_hdl: HAL SoC handle
  1367. *
  1368. * Return: Number of PPE VP search index registers
  1369. */
  1370. static
  1371. uint32_t hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1372. {
  1373. return HAL_PPE_VP_SEARCH_IDX_REG_MAX;
  1374. }
  1375. /**
  1376. * hal_rx_tlv_msdu_done_copy_get_9224() - Get msdu done copy bit from rx_tlv
  1377. * @buf: pointer the RX TLV
  1378. *
  1379. * Return: msdu done copy bit
  1380. */
  1381. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_9224(uint8_t *buf)
  1382. {
  1383. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1384. }
  1385. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1386. {
  1387. /* init and setup */
  1388. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1389. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1390. hal_soc->ops->hal_srng_hw_disable = hal_srng_hw_disable_generic;
  1391. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1392. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1393. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1394. /* tx */
  1395. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1396. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1397. hal_soc->ops->hal_tx_comp_get_status =
  1398. hal_tx_comp_get_status_generic_be;
  1399. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1400. hal_tx_init_cmd_credit_ring_9224;
  1401. hal_soc->ops->hal_tx_set_ppe_cmn_cfg =
  1402. hal_tx_set_ppe_cmn_config_9224;
  1403. hal_soc->ops->hal_tx_set_ppe_vp_entry =
  1404. hal_tx_set_ppe_vp_entry_9224;
  1405. hal_soc->ops->hal_ppeds_cfg_ast_override_map_reg =
  1406. hal_ppeds_cfg_ast_override_map_reg_9224;
  1407. hal_soc->ops->hal_tx_set_ppe_pri2tid =
  1408. hal_tx_set_ppe_pri2tid_map_9224;
  1409. hal_soc->ops->hal_tx_update_ppe_pri2tid =
  1410. hal_tx_update_ppe_pri2tid_9224;
  1411. hal_soc->ops->hal_tx_dump_ppe_vp_entry =
  1412. hal_tx_dump_ppe_vp_entry_9224;
  1413. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries =
  1414. hal_tx_get_num_ppe_vp_tbl_entries_9224;
  1415. hal_soc->ops->hal_tx_enable_pri2tid_map =
  1416. hal_tx_enable_pri2tid_map_9224;
  1417. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1418. hal_tx_config_rbm_mapping_be_9224;
  1419. /* rx */
  1420. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1421. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1422. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1423. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1424. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1425. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1426. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1427. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1428. hal_rx_dump_mpdu_start_tlv_9224;
  1429. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1430. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1431. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1432. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1433. hal_rx_tlv_reception_type_get_be;
  1434. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1435. hal_rx_msdu_end_da_idx_get_be;
  1436. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1437. hal_rx_msdu_desc_info_get_ptr_9224;
  1438. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1439. hal_rx_link_desc_msdu0_ptr_9224;
  1440. hal_soc->ops->hal_reo_status_get_header =
  1441. hal_reo_status_get_header_9224;
  1442. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  1443. hal_soc->ops->hal_rx_status_get_tlv_info =
  1444. hal_rx_status_get_tlv_info_wrapper_be;
  1445. #endif
  1446. hal_soc->ops->hal_rx_wbm_err_info_get =
  1447. hal_rx_wbm_err_info_get_generic_be;
  1448. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1449. hal_tx_set_pcp_tid_map_generic_be;
  1450. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1451. hal_tx_update_pcp_tid_generic_be;
  1452. hal_soc->ops->hal_tx_set_tidmap_prty =
  1453. hal_tx_update_tidmap_prty_generic_be;
  1454. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1455. hal_rx_get_rx_fragment_number_be,
  1456. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1457. hal_rx_tlv_da_is_mcbc_get_be;
  1458. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1459. hal_rx_tlv_is_tkip_mic_err_get_be;
  1460. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1461. hal_rx_tlv_sa_is_valid_get_be;
  1462. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1463. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1464. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1465. hal_rx_tlv_l3_hdr_padding_get_be;
  1466. hal_soc->ops->hal_rx_encryption_info_valid =
  1467. hal_rx_encryption_info_valid_be;
  1468. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1469. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1470. hal_rx_tlv_first_msdu_get_be;
  1471. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1472. hal_rx_tlv_da_is_valid_get_be;
  1473. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1474. hal_rx_tlv_last_msdu_get_be;
  1475. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1476. hal_rx_get_mpdu_mac_ad4_valid_be;
  1477. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1478. hal_rx_mpdu_start_sw_peer_id_get_be;
  1479. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1480. hal_rx_msdu_peer_meta_data_get_be;
  1481. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1482. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1483. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1484. hal_rx_get_mpdu_frame_control_valid_be;
  1485. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1486. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1487. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1488. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1489. hal_rx_get_mpdu_sequence_control_valid_be;
  1490. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1491. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1492. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1493. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1494. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1495. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1496. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1497. hal_rx_msdu0_buffer_addr_lsb_9224;
  1498. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1499. hal_rx_msdu_desc_info_ptr_get_9224;
  1500. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1501. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1502. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1503. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1504. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1505. hal_rx_get_mac_addr2_valid_be;
  1506. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1507. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1508. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1509. hal_rx_msdu_flow_idx_invalid_be;
  1510. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1511. hal_rx_msdu_flow_idx_timeout_be;
  1512. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1513. hal_rx_msdu_fse_metadata_get_be;
  1514. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1515. hal_rx_msdu_cce_match_get_be;
  1516. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1517. hal_rx_msdu_cce_metadata_get_be;
  1518. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1519. hal_rx_msdu_get_flow_params_be;
  1520. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1521. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1522. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1523. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1524. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1525. #else
  1526. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1527. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1528. #endif
  1529. /* rx - msdu fast path info fields */
  1530. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1531. hal_rx_msdu_packet_metadata_get_generic_be;
  1532. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1533. hal_rx_mpdu_start_tlv_tag_valid_be;
  1534. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1535. hal_rx_wbm_err_msdu_continuation_get_9224;
  1536. /* rx - TLV struct offsets */
  1537. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1538. hal_rx_msdu_end_offset_get_generic;
  1539. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1540. hal_rx_mpdu_start_offset_get_generic;
  1541. #ifndef NO_RX_PKT_HDR_TLV
  1542. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1543. hal_rx_pkt_tlv_offset_get_generic;
  1544. #endif
  1545. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1546. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1547. hal_rx_flow_get_tuple_info_be;
  1548. hal_soc->ops->hal_rx_flow_delete_entry =
  1549. hal_rx_flow_delete_entry_be;
  1550. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1551. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1552. hal_compute_reo_remap_ix2_ix3_9224;
  1553. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1554. hal_rx_msdu_get_reo_destination_indication_be;
  1555. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1556. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1557. hal_rx_msdu_is_wlan_mcast_generic_be;
  1558. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1559. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1560. hal_rx_tlv_decap_format_get_be;
  1561. #ifdef RECEIVE_OFFLOAD
  1562. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1563. hal_rx_tlv_get_offload_info_be;
  1564. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1565. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1566. #endif
  1567. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1568. hal_rx_tlv_msdu_done_copy_get_9224;
  1569. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1570. hal_rx_msdu_start_msdu_len_get_be;
  1571. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1572. hal_rx_get_frame_ctrl_field_be;
  1573. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1574. #ifndef CONFIG_WORD_BASED_TLV
  1575. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1576. hal_rx_mpdu_info_ampdu_flag_get_be;
  1577. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1578. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1579. hal_rx_hw_desc_get_ppduid_get_be;
  1580. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1581. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1582. hal_rx_attn_phy_ppdu_id_get_be;
  1583. hal_soc->ops->hal_rx_get_filter_category =
  1584. hal_rx_get_filter_category_be;
  1585. #endif
  1586. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1587. hal_rx_msdu_start_msdu_len_set_be;
  1588. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1589. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1590. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1591. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1592. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1593. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1594. hal_rx_tlv_decrypt_err_get_be;
  1595. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1596. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1597. hal_rx_tlv_get_is_decrypted_be;
  1598. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1599. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1600. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1601. hal_rx_priv_info_set_in_tlv_be;
  1602. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1603. hal_rx_priv_info_get_from_tlv_be;
  1604. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1605. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1606. hal_soc->ops->hal_reo_config_reo2ppe_dest_info = NULL;
  1607. #ifdef REO_SHARED_QREF_TABLE_EN
  1608. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1609. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1610. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1611. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1612. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1613. #endif
  1614. /* Overwrite the default BE ops */
  1615. hal_soc->ops->hal_get_rx_max_ba_window =
  1616. hal_get_rx_max_ba_window_qcn9224;
  1617. hal_soc->ops->hal_get_reo_qdesc_size = hal_qcn9224_get_reo_qdesc_size;
  1618. /* TX MONITOR */
  1619. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  1620. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1621. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1622. hal_soc->ops->hal_txmon_populate_packet_info =
  1623. hal_txmon_populate_packet_info_generic_be;
  1624. hal_soc->ops->hal_txmon_status_parse_tlv =
  1625. hal_txmon_status_parse_tlv_generic_be;
  1626. hal_soc->ops->hal_txmon_status_get_num_users =
  1627. hal_txmon_status_get_num_users_generic_be;
  1628. #if defined(TX_MONITOR_WORD_MASK)
  1629. hal_soc->ops->hal_txmon_get_word_mask =
  1630. hal_txmon_get_word_mask_qcn9224;
  1631. #else
  1632. hal_soc->ops->hal_txmon_get_word_mask =
  1633. hal_txmon_get_word_mask_generic_be;
  1634. #endif /* TX_MONITOR_WORD_MASK */
  1635. #endif /* WLAN_PKT_CAPTURE_TX_2_0 */
  1636. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1637. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1638. hal_tx_vdev_mismatch_routing_set_generic_be;
  1639. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1640. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1641. hal_soc->ops->hal_get_ba_aging_timeout =
  1642. hal_get_ba_aging_timeout_be_generic;
  1643. hal_soc->ops->hal_setup_link_idle_list =
  1644. hal_setup_link_idle_list_generic_be;
  1645. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1646. hal_cookie_conversion_reg_cfg_generic_be;
  1647. hal_soc->ops->hal_set_ba_aging_timeout =
  1648. hal_set_ba_aging_timeout_be_generic;
  1649. hal_soc->ops->hal_tx_populate_bank_register =
  1650. hal_tx_populate_bank_register_be;
  1651. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1652. hal_tx_vdev_mcast_ctrl_set_be;
  1653. #ifdef CONFIG_WORD_BASED_TLV
  1654. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1655. hal_rx_mpdu_start_wmask_get_be;
  1656. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1657. hal_rx_msdu_end_wmask_get_be;
  1658. #endif
  1659. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1660. hal_get_tsf2_scratch_reg_qcn9224;
  1661. hal_soc->ops->hal_get_tqm_scratch_reg =
  1662. hal_get_tqm_scratch_reg_qcn9224;
  1663. hal_soc->ops->hal_tx_ring_halt_set = hal_tx_ppe2tcl_ring_halt_set_9224;
  1664. hal_soc->ops->hal_tx_ring_halt_reset =
  1665. hal_tx_ppe2tcl_ring_halt_reset_9224;
  1666. hal_soc->ops->hal_tx_ring_halt_poll =
  1667. hal_tx_ppe2tcl_ring_halt_done_9224;
  1668. hal_soc->ops->hal_tx_get_num_ppe_vp_search_idx_tbl_entries =
  1669. hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224;
  1670. hal_soc->ops->hal_tx_ring_halt_get = hal_tx_ppe2tcl_ring_halt_get_9224;
  1671. };
  1672. /**
  1673. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  1674. * applicable only for QCN9224
  1675. * @hal_soc: HAL Soc handle
  1676. *
  1677. * Return: None
  1678. */
  1679. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  1680. {
  1681. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1682. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1683. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1684. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1685. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1686. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1687. }