dp_be_tx.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "cdp_txrx_cmn_struct.h"
  20. #include "dp_types.h"
  21. #include "dp_tx.h"
  22. #include "dp_be_tx.h"
  23. #include "dp_tx_desc.h"
  24. #include "hal_tx.h"
  25. #include <hal_be_api.h>
  26. #include <hal_be_tx.h>
  27. #include <dp_htt.h>
  28. #ifdef FEATURE_WDS
  29. #include "dp_txrx_wds.h"
  30. #endif
  31. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  32. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_mutex_create(lock)
  33. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_mutex_destroy(lock)
  34. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_mutex_acquire(lock)
  35. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_mutex_release(lock)
  36. #else
  37. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_spinlock_create(lock)
  38. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_spinlock_destroy(lock)
  39. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_spin_lock_bh(lock)
  40. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_spin_unlock_bh(lock)
  41. #endif
  42. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  43. #ifdef WLAN_MCAST_MLO
  44. /* MLO peer id for reinject*/
  45. #define DP_MLO_MCAST_REINJECT_PEER_ID 0XFFFD
  46. #define MAX_GSN_NUM 0x0FFF
  47. #ifdef QCA_MULTIPASS_SUPPORT
  48. #define INVALID_VLAN_ID 0xFFFF
  49. #define MULTIPASS_WITH_VLAN_ID 0xFFFE
  50. /**
  51. * struct dp_mlo_mpass_buf - Multipass buffer
  52. * @vlan_id: vlan_id of frame
  53. * @nbuf: pointer to skb buf
  54. */
  55. struct dp_mlo_mpass_buf {
  56. uint16_t vlan_id;
  57. qdf_nbuf_t nbuf;
  58. };
  59. #endif
  60. #endif
  61. #endif
  62. #define DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(_var) \
  63. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var)
  64. #define DP_TX_WBM_COMPLETION_V3_VALID_GET(_var) \
  65. HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var)
  66. #define DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(_var) \
  67. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var)
  68. #define DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(_var) \
  69. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var)
  70. #define DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(_var) \
  71. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var)
  72. #define DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(_var) \
  73. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var)
  74. extern uint8_t sec_type_map[MAX_CDP_SEC_TYPE];
  75. #ifdef DP_TX_COMP_RING_DESC_SANITY_CHECK
  76. /*
  77. * Value to mark ring desc is invalidated by buffer_virt_addr_63_32 field
  78. * of WBM2SW ring Desc.
  79. */
  80. #define DP_TX_COMP_DESC_BUFF_VA_32BITS_HI_INVALIDATE 0x12121212
  81. /**
  82. * dp_tx_comp_desc_check_and_invalidate() - sanity check for ring desc and
  83. * invalidate it after each reaping
  84. * @tx_comp_hal_desc: ring desc virtual address
  85. * @r_tx_desc: pointer to current dp TX Desc pointer
  86. * @tx_desc_va: the original 64 bits Desc VA got from ring Desc
  87. * @hw_cc_done: HW cookie conversion done or not
  88. *
  89. * If HW CC is done, check the buffer_virt_addr_63_32 value to know if
  90. * ring Desc is stale or not. if HW CC is not done, then compare PA between
  91. * ring Desc and current TX desc.
  92. *
  93. * Return: None.
  94. */
  95. static inline
  96. void dp_tx_comp_desc_check_and_invalidate(void *tx_comp_hal_desc,
  97. struct dp_tx_desc_s **r_tx_desc,
  98. uint64_t tx_desc_va,
  99. bool hw_cc_done)
  100. {
  101. qdf_dma_addr_t desc_dma_addr;
  102. if (qdf_likely(hw_cc_done)) {
  103. /* Check upper 32 bits */
  104. if (DP_TX_COMP_DESC_BUFF_VA_32BITS_HI_INVALIDATE ==
  105. (tx_desc_va >> 32))
  106. *r_tx_desc = NULL;
  107. /* Invalidate the ring desc for 32 ~ 63 bits of VA */
  108. hal_tx_comp_set_desc_va_63_32(
  109. tx_comp_hal_desc,
  110. DP_TX_COMP_DESC_BUFF_VA_32BITS_HI_INVALIDATE);
  111. } else {
  112. /* Compare PA between ring desc and current TX desc stored */
  113. desc_dma_addr = hal_tx_comp_get_paddr(tx_comp_hal_desc);
  114. if (desc_dma_addr != (*r_tx_desc)->dma_addr)
  115. *r_tx_desc = NULL;
  116. }
  117. }
  118. #else
  119. static inline
  120. void dp_tx_comp_desc_check_and_invalidate(void *tx_comp_hal_desc,
  121. struct dp_tx_desc_s **r_tx_desc,
  122. uint64_t tx_desc_va,
  123. bool hw_cc_done)
  124. {
  125. }
  126. #endif
  127. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  128. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  129. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  130. void *tx_comp_hal_desc,
  131. struct dp_tx_desc_s **r_tx_desc)
  132. {
  133. uint32_t tx_desc_id;
  134. uint64_t tx_desc_va = 0;
  135. bool hw_cc_done =
  136. hal_tx_comp_get_cookie_convert_done(tx_comp_hal_desc);
  137. if (qdf_likely(hw_cc_done)) {
  138. /* HW cookie conversion done */
  139. tx_desc_va = hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  140. *r_tx_desc = (struct dp_tx_desc_s *)(uintptr_t)tx_desc_va;
  141. } else {
  142. /* SW do cookie conversion to VA */
  143. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  144. *r_tx_desc =
  145. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  146. }
  147. dp_tx_comp_desc_check_and_invalidate(tx_comp_hal_desc,
  148. r_tx_desc, tx_desc_va,
  149. hw_cc_done);
  150. if (*r_tx_desc)
  151. (*r_tx_desc)->peer_id =
  152. dp_tx_comp_get_peer_id_be(soc,
  153. tx_comp_hal_desc);
  154. }
  155. #else
  156. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  157. void *tx_comp_hal_desc,
  158. struct dp_tx_desc_s **r_tx_desc)
  159. {
  160. uint64_t tx_desc_va;
  161. tx_desc_va = hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  162. *r_tx_desc = (struct dp_tx_desc_s *)(uintptr_t)tx_desc_va;
  163. dp_tx_comp_desc_check_and_invalidate(tx_comp_hal_desc,
  164. r_tx_desc,
  165. tx_desc_va,
  166. true);
  167. if (*r_tx_desc)
  168. (*r_tx_desc)->peer_id =
  169. dp_tx_comp_get_peer_id_be(soc,
  170. tx_comp_hal_desc);
  171. }
  172. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  173. #else
  174. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  175. void *tx_comp_hal_desc,
  176. struct dp_tx_desc_s **r_tx_desc)
  177. {
  178. uint32_t tx_desc_id;
  179. /* SW do cookie conversion to VA */
  180. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  181. *r_tx_desc =
  182. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  183. dp_tx_comp_desc_check_and_invalidate(tx_comp_hal_desc,
  184. r_tx_desc, 0,
  185. false);
  186. if (*r_tx_desc)
  187. (*r_tx_desc)->peer_id =
  188. dp_tx_comp_get_peer_id_be(soc,
  189. tx_comp_hal_desc);
  190. }
  191. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  192. static inline
  193. void dp_tx_process_mec_notify_be(struct dp_soc *soc, uint8_t *status)
  194. {
  195. struct dp_vdev *vdev;
  196. uint8_t vdev_id;
  197. uint32_t *htt_desc = (uint32_t *)status;
  198. qdf_assert_always(!soc->mec_fw_offload);
  199. /*
  200. * Get vdev id from HTT status word in case of MEC
  201. * notification
  202. */
  203. vdev_id = DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(htt_desc[4]);
  204. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  205. return;
  206. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  207. DP_MOD_ID_HTT_COMP);
  208. if (!vdev)
  209. return;
  210. dp_tx_mec_handler(vdev, status);
  211. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  212. }
  213. void dp_tx_process_htt_completion_be(struct dp_soc *soc,
  214. struct dp_tx_desc_s *tx_desc,
  215. uint8_t *status,
  216. uint8_t ring_id)
  217. {
  218. uint8_t tx_status;
  219. struct dp_pdev *pdev;
  220. struct dp_vdev *vdev = NULL;
  221. struct hal_tx_completion_status ts = {0};
  222. uint32_t *htt_desc = (uint32_t *)status;
  223. struct dp_txrx_peer *txrx_peer;
  224. dp_txrx_ref_handle txrx_ref_handle = NULL;
  225. struct cdp_tid_tx_stats *tid_stats = NULL;
  226. struct htt_soc *htt_handle;
  227. uint8_t vdev_id;
  228. tx_status = HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(htt_desc[0]);
  229. htt_handle = (struct htt_soc *)soc->htt_handle;
  230. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  231. /*
  232. * There can be scenario where WBM consuming descriptor enqueued
  233. * from TQM2WBM first and TQM completion can happen before MEC
  234. * notification comes from FW2WBM. Avoid access any field of tx
  235. * descriptor in case of MEC notify.
  236. */
  237. if (tx_status == HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY)
  238. return dp_tx_process_mec_notify_be(soc, status);
  239. /*
  240. * If the descriptor is already freed in vdev_detach,
  241. * continue to next descriptor
  242. */
  243. if (qdf_unlikely(!tx_desc->flags)) {
  244. dp_tx_comp_info_rl("Descriptor freed in vdev_detach %d",
  245. tx_desc->id);
  246. return;
  247. }
  248. if (qdf_unlikely(tx_desc->vdev_id == DP_INVALID_VDEV_ID)) {
  249. dp_tx_comp_info_rl("Invalid vdev_id %d", tx_desc->id);
  250. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  251. goto release_tx_desc;
  252. }
  253. pdev = tx_desc->pdev;
  254. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  255. dp_tx_comp_info_rl("pdev in down state %d", tx_desc->id);
  256. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  257. goto release_tx_desc;
  258. }
  259. qdf_assert(tx_desc->pdev);
  260. vdev_id = tx_desc->vdev_id;
  261. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  262. DP_MOD_ID_HTT_COMP);
  263. if (qdf_unlikely(!vdev)) {
  264. dp_tx_comp_info_rl("Unable to get vdev ref %d", tx_desc->id);
  265. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  266. goto release_tx_desc;
  267. }
  268. switch (tx_status) {
  269. case HTT_TX_FW2WBM_TX_STATUS_OK:
  270. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  271. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  272. {
  273. uint8_t tid;
  274. if (DP_TX_WBM_COMPLETION_V3_VALID_GET(htt_desc[3])) {
  275. ts.peer_id =
  276. DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(
  277. htt_desc[3]);
  278. ts.tid =
  279. DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(
  280. htt_desc[3]);
  281. } else {
  282. ts.peer_id = HTT_INVALID_PEER;
  283. ts.tid = HTT_INVALID_TID;
  284. }
  285. ts.release_src = HAL_TX_COMP_RELEASE_SOURCE_FW;
  286. ts.ppdu_id =
  287. DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(
  288. htt_desc[2]);
  289. ts.ack_frame_rssi =
  290. DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(
  291. htt_desc[2]);
  292. ts.tsf = htt_desc[4];
  293. ts.first_msdu = 1;
  294. ts.last_msdu = 1;
  295. switch (tx_status) {
  296. case HTT_TX_FW2WBM_TX_STATUS_OK:
  297. ts.status = HAL_TX_TQM_RR_FRAME_ACKED;
  298. break;
  299. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  300. ts.status = HAL_TX_TQM_RR_REM_CMD_REM;
  301. break;
  302. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  303. ts.status = HAL_TX_TQM_RR_REM_CMD_TX;
  304. break;
  305. }
  306. tid = ts.tid;
  307. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  308. tid = CDP_MAX_DATA_TIDS - 1;
  309. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  310. if (qdf_unlikely(pdev->delay_stats_flag) ||
  311. qdf_unlikely(dp_is_vdev_tx_delay_stats_enabled(vdev)))
  312. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  313. if (tx_status < CDP_MAX_TX_HTT_STATUS)
  314. tid_stats->htt_status_cnt[tx_status]++;
  315. txrx_peer = dp_txrx_peer_get_ref_by_id(soc, ts.peer_id,
  316. &txrx_ref_handle,
  317. DP_MOD_ID_HTT_COMP);
  318. if (qdf_likely(txrx_peer))
  319. dp_tx_update_peer_basic_stats(
  320. txrx_peer,
  321. qdf_nbuf_len(tx_desc->nbuf),
  322. tx_status,
  323. pdev->enhanced_stats_en);
  324. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, txrx_peer,
  325. ring_id);
  326. dp_tx_comp_process_desc(soc, tx_desc, &ts, txrx_peer);
  327. dp_tx_desc_release(soc, tx_desc, tx_desc->pool_id);
  328. if (qdf_likely(txrx_peer))
  329. dp_txrx_peer_unref_delete(txrx_ref_handle,
  330. DP_MOD_ID_HTT_COMP);
  331. break;
  332. }
  333. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  334. {
  335. uint8_t reinject_reason;
  336. reinject_reason =
  337. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(
  338. htt_desc[1]);
  339. dp_tx_reinject_handler(soc, vdev, tx_desc,
  340. status, reinject_reason);
  341. break;
  342. }
  343. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  344. {
  345. dp_tx_inspect_handler(soc, vdev, tx_desc, status);
  346. break;
  347. }
  348. case HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH:
  349. {
  350. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  351. goto release_tx_desc;
  352. }
  353. default:
  354. dp_tx_comp_err("Invalid HTT tx_status %d\n",
  355. tx_status);
  356. goto release_tx_desc;
  357. }
  358. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  359. return;
  360. release_tx_desc:
  361. dp_tx_comp_free_buf(soc, tx_desc, false);
  362. dp_tx_desc_release(soc, tx_desc, tx_desc->pool_id);
  363. if (vdev)
  364. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  365. }
  366. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  367. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  368. /**
  369. * dp_tx_get_rbm_id_be() - Get the RBM ID for data transmission completion.
  370. * @soc: DP soc structure pointer
  371. * @ring_id: Transmit Queue/ring_id to be used when XPS is enabled
  372. *
  373. * Return: RBM ID corresponding to TCL ring_id
  374. */
  375. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  376. uint8_t ring_id)
  377. {
  378. return 0;
  379. }
  380. #else
  381. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  382. uint8_t ring_id)
  383. {
  384. return (ring_id ? soc->wbm_sw0_bm_id + (ring_id - 1) :
  385. HAL_WBM_SW2_BM_ID(soc->wbm_sw0_bm_id));
  386. }
  387. #endif /*DP_TX_IMPLICIT_RBM_MAPPING*/
  388. #else
  389. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  390. uint8_t tcl_index)
  391. {
  392. uint8_t rbm;
  393. rbm = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx, tcl_index);
  394. dp_verbose_debug("tcl_id %u rbm %u", tcl_index, rbm);
  395. return rbm;
  396. }
  397. #endif
  398. #ifdef QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES
  399. /**
  400. * dp_tx_set_min_rates_for_critical_frames()- sets min-rates for critical pkts
  401. * @soc: DP soc structure pointer
  402. * @hal_tx_desc: HAL descriptor where fields are set
  403. * @nbuf: skb to be considered for min rates
  404. *
  405. * The function relies on upper layers to set QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL
  406. * and uses it to determine if the frame is critical. For a critical frame,
  407. * flow override bits are set to classify the frame into HW's high priority
  408. * queue. The HW will pick pre-configured min rates for such packets.
  409. *
  410. * Return: None
  411. */
  412. static void
  413. dp_tx_set_min_rates_for_critical_frames(struct dp_soc *soc,
  414. uint32_t *hal_tx_desc,
  415. qdf_nbuf_t nbuf)
  416. {
  417. /*
  418. * Critical frames should be queued to the high priority queue for the TID on
  419. * on which they are sent out (for the concerned peer).
  420. * FW is using HTT_MSDU_Q_IDX 2 for HOL (high priority) queue.
  421. * htt_msdu_idx = (2 * who_classify_info_sel) + flow_override
  422. * Hence, using who_classify_info_sel = 1, flow_override = 0 to select
  423. * HOL queue.
  424. */
  425. if (QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL(nbuf)) {
  426. hal_tx_desc_set_flow_override_enable(hal_tx_desc, 1);
  427. hal_tx_desc_set_flow_override(hal_tx_desc, 0);
  428. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc, 1);
  429. hal_tx_desc_set_tx_notify_frame(hal_tx_desc,
  430. TX_SEMI_HARD_NOTIFY_E);
  431. }
  432. }
  433. #else
  434. static inline void
  435. dp_tx_set_min_rates_for_critical_frames(struct dp_soc *soc,
  436. uint32_t *hal_tx_desc_cached,
  437. qdf_nbuf_t nbuf)
  438. {
  439. }
  440. #endif
  441. #ifdef DP_TX_PACKET_INSPECT_FOR_ILP
  442. /**
  443. * dp_tx_set_particular_tx_queue() - set particular TX TQM flow queue 3 for
  444. * TX packets, currently TCP ACK only
  445. * @soc: DP soc structure pointer
  446. * @hal_tx_desc: HAL descriptor where fields are set
  447. * @nbuf: skb to be considered for particular TX queue
  448. *
  449. * Return: None
  450. */
  451. static inline
  452. void dp_tx_set_particular_tx_queue(struct dp_soc *soc,
  453. uint32_t *hal_tx_desc,
  454. qdf_nbuf_t nbuf)
  455. {
  456. if (!soc->tx_ilp_enable)
  457. return;
  458. if (qdf_unlikely(QDF_NBUF_CB_GET_PACKET_TYPE(nbuf) ==
  459. QDF_NBUF_CB_PACKET_TYPE_TCP_ACK)) {
  460. hal_tx_desc_set_flow_override_enable(hal_tx_desc, 1);
  461. hal_tx_desc_set_flow_override(hal_tx_desc, 1);
  462. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc, 1);
  463. }
  464. }
  465. #else
  466. static inline
  467. void dp_tx_set_particular_tx_queue(struct dp_soc *soc,
  468. uint32_t *hal_tx_desc,
  469. qdf_nbuf_t nbuf)
  470. {
  471. }
  472. #endif
  473. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  474. defined(WLAN_MCAST_MLO)
  475. #ifdef QCA_MULTIPASS_SUPPORT
  476. /**
  477. * dp_tx_mlo_mcast_multipass_lookup() - lookup vlan_id in mpass peer list
  478. * @be_vdev: Handle to DP be_vdev structure
  479. * @ptnr_vdev: DP ptnr_vdev handle
  480. * @arg: pointer to dp_mlo_mpass_ buf
  481. *
  482. * Return: None
  483. */
  484. static void
  485. dp_tx_mlo_mcast_multipass_lookup(struct dp_vdev_be *be_vdev,
  486. struct dp_vdev *ptnr_vdev,
  487. void *arg)
  488. {
  489. struct dp_mlo_mpass_buf *ptr = (struct dp_mlo_mpass_buf *)arg;
  490. struct dp_txrx_peer *txrx_peer = NULL;
  491. struct vlan_ethhdr *veh = NULL;
  492. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(ptr->nbuf);
  493. uint16_t vlan_id = 0;
  494. bool not_vlan = ((ptnr_vdev->tx_encap_type == htt_cmn_pkt_type_raw) ||
  495. (htons(eh->ether_type) != ETH_P_8021Q));
  496. if (qdf_unlikely(not_vlan))
  497. return;
  498. veh = (struct vlan_ethhdr *)eh;
  499. vlan_id = (ntohs(veh->h_vlan_TCI) & VLAN_VID_MASK);
  500. qdf_spin_lock_bh(&ptnr_vdev->mpass_peer_mutex);
  501. TAILQ_FOREACH(txrx_peer, &ptnr_vdev->mpass_peer_list,
  502. mpass_peer_list_elem) {
  503. if (vlan_id == txrx_peer->vlan_id) {
  504. qdf_spin_unlock_bh(&ptnr_vdev->mpass_peer_mutex);
  505. ptr->vlan_id = vlan_id;
  506. return;
  507. }
  508. }
  509. qdf_spin_unlock_bh(&ptnr_vdev->mpass_peer_mutex);
  510. }
  511. /**
  512. * dp_tx_mlo_mcast_multipass_send() - send multipass MLO Mcast packets
  513. * @be_vdev: Handle to DP be_vdev structure
  514. * @ptnr_vdev: DP ptnr_vdev handle
  515. * @arg: pointer to dp_mlo_mpass_ buf
  516. *
  517. * Return: None
  518. */
  519. static void
  520. dp_tx_mlo_mcast_multipass_send(struct dp_vdev_be *be_vdev,
  521. struct dp_vdev *ptnr_vdev,
  522. void *arg)
  523. {
  524. struct dp_mlo_mpass_buf *ptr = (struct dp_mlo_mpass_buf *)arg;
  525. struct dp_tx_msdu_info_s msdu_info;
  526. struct dp_vdev_be *be_ptnr_vdev = NULL;
  527. qdf_nbuf_t nbuf_clone;
  528. uint16_t group_key = 0;
  529. be_ptnr_vdev = dp_get_be_vdev_from_dp_vdev(ptnr_vdev);
  530. if (be_vdev != be_ptnr_vdev) {
  531. nbuf_clone = qdf_nbuf_clone(ptr->nbuf);
  532. if (qdf_unlikely(!nbuf_clone)) {
  533. dp_tx_debug("nbuf clone failed");
  534. return;
  535. }
  536. } else {
  537. nbuf_clone = ptr->nbuf;
  538. }
  539. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  540. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  541. msdu_info.gsn = be_vdev->seq_num;
  542. be_ptnr_vdev->seq_num = be_vdev->seq_num;
  543. if (ptr->vlan_id == MULTIPASS_WITH_VLAN_ID) {
  544. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  545. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(
  546. msdu_info.meta_data[0], 1);
  547. } else {
  548. /* return when vlan map is not initialized */
  549. if (!ptnr_vdev->iv_vlan_map)
  550. return;
  551. group_key = ptnr_vdev->iv_vlan_map[ptr->vlan_id];
  552. /*
  553. * If group key is not installed, drop the frame.
  554. */
  555. if (!group_key)
  556. return;
  557. dp_tx_remove_vlan_tag(ptnr_vdev, nbuf_clone);
  558. dp_tx_add_groupkey_metadata(ptnr_vdev, &msdu_info, group_key);
  559. msdu_info.exception_fw = 1;
  560. }
  561. nbuf_clone = dp_tx_send_msdu_single(
  562. ptnr_vdev,
  563. nbuf_clone,
  564. &msdu_info,
  565. DP_MLO_MCAST_REINJECT_PEER_ID,
  566. NULL);
  567. if (qdf_unlikely(nbuf_clone)) {
  568. dp_info("pkt send failed");
  569. qdf_nbuf_free(nbuf_clone);
  570. return;
  571. }
  572. }
  573. /**
  574. * dp_tx_mlo_mcast_multipass_handler - If frame needs multipass processing
  575. * @soc: DP soc handle
  576. * @vdev: DP vdev handle
  577. * @nbuf: nbuf to be enqueued
  578. *
  579. * Return: true if handling is done else false
  580. */
  581. static bool
  582. dp_tx_mlo_mcast_multipass_handler(struct dp_soc *soc,
  583. struct dp_vdev *vdev,
  584. qdf_nbuf_t nbuf)
  585. {
  586. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  587. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  588. qdf_nbuf_t nbuf_copy = NULL;
  589. struct dp_mlo_mpass_buf mpass_buf;
  590. memset(&mpass_buf, 0, sizeof(struct dp_mlo_mpass_buf));
  591. mpass_buf.vlan_id = INVALID_VLAN_ID;
  592. mpass_buf.nbuf = nbuf;
  593. dp_tx_mlo_mcast_multipass_lookup(be_vdev, vdev, &mpass_buf);
  594. if (mpass_buf.vlan_id == INVALID_VLAN_ID) {
  595. dp_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  596. dp_tx_mlo_mcast_multipass_lookup,
  597. &mpass_buf, DP_MOD_ID_TX,
  598. DP_ALL_VDEV_ITER);
  599. /*
  600. * Do not drop the frame when vlan_id doesn't match.
  601. * Send the frame as it is.
  602. */
  603. if (mpass_buf.vlan_id == INVALID_VLAN_ID)
  604. return false;
  605. }
  606. /* AP can have classic clients, special clients &
  607. * classic repeaters.
  608. * 1. Classic clients & special client:
  609. * Remove vlan header, find corresponding group key
  610. * index, fill in metaheader and enqueue multicast
  611. * frame to TCL.
  612. * 2. Classic repeater:
  613. * Pass through to classic repeater with vlan tag
  614. * intact without any group key index. Hardware
  615. * will know which key to use to send frame to
  616. * repeater.
  617. */
  618. nbuf_copy = qdf_nbuf_copy(nbuf);
  619. /*
  620. * Send multicast frame to special peers even
  621. * if pass through to classic repeater fails.
  622. */
  623. if (nbuf_copy) {
  624. struct dp_mlo_mpass_buf mpass_buf_copy = {0};
  625. mpass_buf_copy.vlan_id = MULTIPASS_WITH_VLAN_ID;
  626. mpass_buf_copy.nbuf = nbuf_copy;
  627. /* send frame on partner vdevs */
  628. dp_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  629. dp_tx_mlo_mcast_multipass_send,
  630. &mpass_buf_copy, DP_MOD_ID_TX,
  631. DP_LINK_VDEV_ITER);
  632. /* send frame on mcast primary vdev */
  633. dp_tx_mlo_mcast_multipass_send(be_vdev, vdev, &mpass_buf_copy);
  634. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  635. be_vdev->seq_num = 0;
  636. else
  637. be_vdev->seq_num++;
  638. }
  639. dp_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  640. dp_tx_mlo_mcast_multipass_send,
  641. &mpass_buf, DP_MOD_ID_TX, DP_LINK_VDEV_ITER);
  642. dp_tx_mlo_mcast_multipass_send(be_vdev, vdev, &mpass_buf);
  643. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  644. be_vdev->seq_num = 0;
  645. else
  646. be_vdev->seq_num++;
  647. return true;
  648. }
  649. #else
  650. static bool
  651. dp_tx_mlo_mcast_multipass_handler(struct dp_soc *soc, struct dp_vdev *vdev,
  652. qdf_nbuf_t nbuf)
  653. {
  654. return false;
  655. }
  656. #endif
  657. void
  658. dp_tx_mlo_mcast_pkt_send(struct dp_vdev_be *be_vdev,
  659. struct dp_vdev *ptnr_vdev,
  660. void *arg)
  661. {
  662. qdf_nbuf_t nbuf = (qdf_nbuf_t)arg;
  663. qdf_nbuf_t nbuf_clone;
  664. struct dp_vdev_be *be_ptnr_vdev = NULL;
  665. struct dp_tx_msdu_info_s msdu_info;
  666. be_ptnr_vdev = dp_get_be_vdev_from_dp_vdev(ptnr_vdev);
  667. if (be_vdev != be_ptnr_vdev) {
  668. nbuf_clone = qdf_nbuf_clone(nbuf);
  669. if (qdf_unlikely(!nbuf_clone)) {
  670. dp_tx_debug("nbuf clone failed");
  671. return;
  672. }
  673. } else {
  674. nbuf_clone = nbuf;
  675. }
  676. /* NAWDS clients will accepts on 4 addr format MCAST packets
  677. * This will ensure to send packets in 4 addr format to NAWDS clients.
  678. */
  679. if (qdf_unlikely(ptnr_vdev->nawds_enabled)) {
  680. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  681. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  682. dp_tx_nawds_handler(ptnr_vdev->pdev->soc, ptnr_vdev,
  683. &msdu_info, nbuf_clone, DP_INVALID_PEER);
  684. }
  685. if (qdf_unlikely(dp_tx_proxy_arp(ptnr_vdev, nbuf_clone) !=
  686. QDF_STATUS_SUCCESS)) {
  687. qdf_nbuf_free(nbuf_clone);
  688. return;
  689. }
  690. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  691. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  692. msdu_info.gsn = be_vdev->seq_num;
  693. be_ptnr_vdev->seq_num = be_vdev->seq_num;
  694. nbuf_clone = dp_tx_send_msdu_single(
  695. ptnr_vdev,
  696. nbuf_clone,
  697. &msdu_info,
  698. DP_MLO_MCAST_REINJECT_PEER_ID,
  699. NULL);
  700. if (qdf_unlikely(nbuf_clone)) {
  701. dp_info("pkt send failed");
  702. qdf_nbuf_free(nbuf_clone);
  703. return;
  704. }
  705. }
  706. static inline void
  707. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  708. struct dp_vdev *vdev,
  709. struct dp_tx_msdu_info_s *msdu_info)
  710. {
  711. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, msdu_info->vdev_id);
  712. }
  713. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  714. struct dp_vdev *vdev,
  715. qdf_nbuf_t nbuf)
  716. {
  717. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  718. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  719. if (qdf_unlikely(vdev->multipass_en) &&
  720. dp_tx_mlo_mcast_multipass_handler(soc, vdev, nbuf))
  721. return;
  722. /* send frame on partner vdevs */
  723. dp_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  724. dp_tx_mlo_mcast_pkt_send,
  725. nbuf, DP_MOD_ID_REINJECT, DP_LINK_VDEV_ITER);
  726. /* send frame on mcast primary vdev */
  727. dp_tx_mlo_mcast_pkt_send(be_vdev, vdev, nbuf);
  728. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  729. be_vdev->seq_num = 0;
  730. else
  731. be_vdev->seq_num++;
  732. }
  733. bool dp_tx_mlo_is_mcast_primary_be(struct dp_soc *soc,
  734. struct dp_vdev *vdev)
  735. {
  736. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  737. if (be_vdev->mcast_primary)
  738. return true;
  739. return false;
  740. }
  741. #if defined(CONFIG_MLO_SINGLE_DEV)
  742. static void
  743. dp_tx_mlo_mcast_enhance_be(struct dp_vdev_be *be_vdev,
  744. struct dp_vdev *ptnr_vdev,
  745. void *arg)
  746. {
  747. struct dp_vdev *vdev = (struct dp_vdev *)be_vdev;
  748. qdf_nbuf_t nbuf = (qdf_nbuf_t)arg;
  749. if (vdev == ptnr_vdev)
  750. return;
  751. /*
  752. * Hold the reference to avoid free of nbuf in
  753. * dp_tx_mcast_enhance() in case of successful
  754. * conversion
  755. */
  756. qdf_nbuf_ref(nbuf);
  757. if (qdf_unlikely(!dp_tx_mcast_enhance(ptnr_vdev, nbuf)))
  758. return;
  759. qdf_nbuf_free(nbuf);
  760. }
  761. qdf_nbuf_t
  762. dp_tx_mlo_mcast_send_be(struct dp_soc *soc, struct dp_vdev *vdev,
  763. qdf_nbuf_t nbuf,
  764. struct cdp_tx_exception_metadata *tx_exc_metadata)
  765. {
  766. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  767. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  768. if (!tx_exc_metadata->is_mlo_mcast)
  769. return nbuf;
  770. if (!be_vdev->mcast_primary) {
  771. qdf_nbuf_free(nbuf);
  772. return NULL;
  773. }
  774. /*
  775. * In the single netdev model avoid reinjection path as mcast
  776. * packet is identified in upper layers while peer search to find
  777. * primary TQM based on dest mac addr
  778. *
  779. * New bonding interface added into the bridge so MCSD will update
  780. * snooping table and wifi driver populates the entries in appropriate
  781. * child net devices.
  782. */
  783. if (vdev->mcast_enhancement_en) {
  784. /*
  785. * As dp_tx_mcast_enhance() can consume the nbuf incase of
  786. * successful conversion hold the reference of nbuf.
  787. *
  788. * Hold the reference to tx on partner links
  789. */
  790. qdf_nbuf_ref(nbuf);
  791. if (qdf_unlikely(!dp_tx_mcast_enhance(vdev, nbuf))) {
  792. dp_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  793. dp_tx_mlo_mcast_enhance_be,
  794. nbuf, DP_MOD_ID_TX,
  795. DP_ALL_VDEV_ITER);
  796. qdf_nbuf_free(nbuf);
  797. return NULL;
  798. }
  799. /* release reference taken above */
  800. qdf_nbuf_free(nbuf);
  801. }
  802. dp_tx_mlo_mcast_handler_be(soc, vdev, nbuf);
  803. return NULL;
  804. }
  805. #endif
  806. #else
  807. static inline void
  808. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  809. struct dp_vdev *vdev,
  810. struct dp_tx_msdu_info_s *msdu_info)
  811. {
  812. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, vdev->vdev_id);
  813. }
  814. #endif
  815. #if defined(WLAN_FEATURE_11BE_MLO) && !defined(WLAN_MLO_MULTI_CHIP) && \
  816. !defined(WLAN_MCAST_MLO)
  817. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  818. struct dp_vdev *vdev,
  819. qdf_nbuf_t nbuf)
  820. {
  821. }
  822. bool dp_tx_mlo_is_mcast_primary_be(struct dp_soc *soc,
  823. struct dp_vdev *vdev)
  824. {
  825. return false;
  826. }
  827. #endif
  828. #ifdef CONFIG_SAWF
  829. /**
  830. * dp_sawf_config_be - Configure sawf specific fields in tcl
  831. *
  832. * @soc: DP soc handle
  833. * @hal_tx_desc_cached: tx descriptor
  834. * @fw_metadata: firmware metadata
  835. * @nbuf: skb buffer
  836. * @msdu_info: msdu info
  837. *
  838. * Return: void
  839. */
  840. void dp_sawf_config_be(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  841. uint16_t *fw_metadata, qdf_nbuf_t nbuf,
  842. struct dp_tx_msdu_info_s *msdu_info)
  843. {
  844. uint8_t q_id = 0;
  845. if (!wlan_cfg_get_sawf_config(soc->wlan_cfg_ctx))
  846. return;
  847. q_id = dp_sawf_queue_id_get(nbuf);
  848. if (q_id == DP_SAWF_DEFAULT_Q_INVALID)
  849. return;
  850. msdu_info->tid = (q_id & (CDP_DATA_TID_MAX - 1));
  851. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached,
  852. (q_id & (CDP_DATA_TID_MAX - 1)));
  853. if ((q_id >= DP_SAWF_DEFAULT_QUEUE_MIN) &&
  854. (q_id < DP_SAWF_DEFAULT_QUEUE_MAX))
  855. return;
  856. dp_sawf_tcl_cmd(fw_metadata, nbuf);
  857. hal_tx_desc_set_flow_override_enable(hal_tx_desc_cached,
  858. DP_TX_FLOW_OVERRIDE_ENABLE);
  859. hal_tx_desc_set_flow_override(hal_tx_desc_cached,
  860. DP_TX_FLOW_OVERRIDE_GET(q_id));
  861. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc_cached,
  862. DP_TX_WHO_CLFY_INF_SEL_GET(q_id));
  863. }
  864. #else
  865. static inline
  866. void dp_sawf_config_be(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  867. uint16_t *fw_metadata, qdf_nbuf_t nbuf,
  868. struct dp_tx_msdu_info_s *msdu_info)
  869. {
  870. }
  871. static inline
  872. QDF_STATUS dp_sawf_tx_enqueue_peer_stats(struct dp_soc *soc,
  873. struct dp_tx_desc_s *tx_desc)
  874. {
  875. return QDF_STATUS_SUCCESS;
  876. }
  877. static inline
  878. QDF_STATUS dp_sawf_tx_enqueue_fail_peer_stats(struct dp_soc *soc,
  879. struct dp_tx_desc_s *tx_desc)
  880. {
  881. return QDF_STATUS_SUCCESS;
  882. }
  883. #endif
  884. #ifdef WLAN_SUPPORT_PPEDS
  885. /**
  886. * dp_ppeds_stats() - Accounting fw2wbm_tx_drop drops in Tx path
  887. * @soc: Handle to DP Soc structure
  888. * @peer_id: Peer ID in the descriptor
  889. *
  890. * Return: NONE
  891. */
  892. static inline
  893. void dp_ppeds_stats(struct dp_soc *soc, uint16_t peer_id)
  894. {
  895. struct dp_vdev *vdev = NULL;
  896. struct dp_txrx_peer *txrx_peer = NULL;
  897. dp_txrx_ref_handle txrx_ref_handle = NULL;
  898. DP_STATS_INC(soc, tx.fw2wbm_tx_drop, 1);
  899. txrx_peer = dp_txrx_peer_get_ref_by_id(soc,
  900. peer_id,
  901. &txrx_ref_handle,
  902. DP_MOD_ID_TX_COMP);
  903. if (txrx_peer) {
  904. vdev = txrx_peer->vdev;
  905. DP_STATS_INC(vdev, tx_i.dropped.fw2wbm_tx_drop, 1);
  906. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_TX_COMP);
  907. }
  908. }
  909. int dp_ppeds_tx_comp_handler(struct dp_soc_be *be_soc, uint32_t quota)
  910. {
  911. uint32_t num_avail_for_reap = 0;
  912. void *tx_comp_hal_desc;
  913. uint8_t buf_src, status = 0;
  914. uint32_t count = 0;
  915. struct dp_tx_desc_s *tx_desc = NULL;
  916. struct dp_tx_desc_s *head_desc = NULL;
  917. struct dp_tx_desc_s *tail_desc = NULL;
  918. struct dp_soc *soc = &be_soc->soc;
  919. void *last_prefetch_hw_desc = NULL;
  920. struct dp_tx_desc_s *last_prefetch_sw_desc = NULL;
  921. qdf_nbuf_t nbuf;
  922. hal_soc_handle_t hal_soc = soc->hal_soc;
  923. hal_ring_handle_t hal_ring_hdl =
  924. be_soc->ppeds_wbm_release_ring.hal_srng;
  925. struct dp_txrx_peer *txrx_peer = NULL;
  926. uint16_t peer_id = CDP_INVALID_PEER;
  927. dp_txrx_ref_handle txrx_ref_handle = NULL;
  928. struct dp_vdev *vdev = NULL;
  929. struct dp_pdev *pdev = NULL;
  930. struct dp_srng *srng;
  931. if (qdf_unlikely(dp_srng_access_start(NULL, soc, hal_ring_hdl))) {
  932. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  933. return 0;
  934. }
  935. num_avail_for_reap = hal_srng_dst_num_valid(hal_soc, hal_ring_hdl, 0);
  936. if (num_avail_for_reap >= quota)
  937. num_avail_for_reap = quota;
  938. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_avail_for_reap);
  939. last_prefetch_hw_desc = dp_srng_dst_prefetch(hal_soc, hal_ring_hdl,
  940. num_avail_for_reap);
  941. srng = &be_soc->ppeds_wbm_release_ring;
  942. if (srng) {
  943. hal_update_ring_util(soc->hal_soc, srng->hal_srng,
  944. WBM2SW_RELEASE,
  945. &be_soc->ppeds_wbm_release_ring.stats);
  946. }
  947. while (qdf_likely(num_avail_for_reap--)) {
  948. tx_comp_hal_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  949. if (qdf_unlikely(!tx_comp_hal_desc))
  950. break;
  951. buf_src = hal_tx_comp_get_buffer_source(hal_soc,
  952. tx_comp_hal_desc);
  953. if (qdf_unlikely(buf_src != HAL_TX_COMP_RELEASE_SOURCE_TQM &&
  954. buf_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  955. dp_err("Tx comp release_src != TQM | FW but from %d",
  956. buf_src);
  957. qdf_assert_always(0);
  958. }
  959. dp_tx_comp_get_params_from_hal_desc_be(soc, tx_comp_hal_desc,
  960. &tx_desc);
  961. if (!tx_desc) {
  962. dp_err("unable to retrieve tx_desc!");
  963. qdf_assert_always(0);
  964. continue;
  965. }
  966. if (qdf_unlikely(!(tx_desc->flags &
  967. DP_TX_DESC_FLAG_ALLOCATED) ||
  968. !(tx_desc->flags & DP_TX_DESC_FLAG_PPEDS))) {
  969. qdf_assert_always(0);
  970. continue;
  971. }
  972. tx_desc->buffer_src = buf_src;
  973. if (qdf_unlikely(buf_src == HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  974. status = hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  975. if (status != HTT_TX_FW2WBM_TX_STATUS_OK)
  976. dp_ppeds_stats(soc, tx_desc->peer_id);
  977. nbuf = dp_ppeds_tx_desc_free(soc, tx_desc);
  978. qdf_nbuf_free(nbuf);
  979. } else {
  980. tx_desc->tx_status =
  981. hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  982. /*
  983. * Add desc sync to account for extended statistics
  984. * during Tx completion.
  985. */
  986. if (peer_id != tx_desc->peer_id) {
  987. if (txrx_peer) {
  988. dp_txrx_peer_unref_delete(txrx_ref_handle,
  989. DP_MOD_ID_TX_COMP);
  990. txrx_peer = NULL;
  991. vdev = NULL;
  992. pdev = NULL;
  993. }
  994. peer_id = tx_desc->peer_id;
  995. txrx_peer =
  996. dp_txrx_peer_get_ref_by_id(soc, peer_id,
  997. &txrx_ref_handle,
  998. DP_MOD_ID_TX_COMP);
  999. if (txrx_peer) {
  1000. vdev = txrx_peer->vdev;
  1001. if (!vdev)
  1002. goto next_desc;
  1003. pdev = vdev->pdev;
  1004. if (!pdev)
  1005. goto next_desc;
  1006. dp_tx_desc_update_fast_comp_flag(soc,
  1007. tx_desc,
  1008. !pdev->enhanced_stats_en);
  1009. if (pdev->enhanced_stats_en) {
  1010. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1011. &tx_desc->comp, 1);
  1012. }
  1013. }
  1014. } else if (txrx_peer && vdev && pdev) {
  1015. dp_tx_desc_update_fast_comp_flag(soc,
  1016. tx_desc,
  1017. !pdev->enhanced_stats_en);
  1018. if (pdev->enhanced_stats_en) {
  1019. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1020. &tx_desc->comp, 1);
  1021. }
  1022. }
  1023. next_desc:
  1024. if (!head_desc) {
  1025. head_desc = tx_desc;
  1026. tail_desc = tx_desc;
  1027. }
  1028. tail_desc->next = tx_desc;
  1029. tx_desc->next = NULL;
  1030. tail_desc = tx_desc;
  1031. count++;
  1032. dp_tx_prefetch_hw_sw_nbuf_desc(soc, hal_soc,
  1033. num_avail_for_reap,
  1034. hal_ring_hdl,
  1035. &last_prefetch_hw_desc,
  1036. &last_prefetch_sw_desc);
  1037. }
  1038. }
  1039. dp_srng_access_end(NULL, soc, hal_ring_hdl);
  1040. if (txrx_peer)
  1041. dp_txrx_peer_unref_delete(txrx_ref_handle,
  1042. DP_MOD_ID_TX_COMP);
  1043. if (head_desc)
  1044. dp_tx_comp_process_desc_list(soc, head_desc,
  1045. CDP_MAX_TX_COMP_PPE_RING);
  1046. return count;
  1047. }
  1048. #endif
  1049. #if defined(QCA_SUPPORT_WDS_EXTENDED)
  1050. static inline void
  1051. dp_get_peer_from_tx_exc_meta(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  1052. struct cdp_tx_exception_metadata *tx_exc_metadata,
  1053. uint16_t *ast_idx, uint16_t *ast_hash)
  1054. {
  1055. struct dp_peer *peer = NULL;
  1056. if (tx_exc_metadata->is_wds_extended) {
  1057. peer = dp_peer_get_ref_by_id(soc, tx_exc_metadata->peer_id,
  1058. DP_MOD_ID_TX);
  1059. if (peer) {
  1060. *ast_idx = peer->ast_idx;
  1061. *ast_hash = peer->ast_hash;
  1062. hal_tx_desc_set_index_lookup_override
  1063. (soc->hal_soc,
  1064. hal_tx_desc_cached,
  1065. 0x1);
  1066. dp_peer_unref_delete(peer, DP_MOD_ID_TX);
  1067. }
  1068. } else {
  1069. return;
  1070. }
  1071. }
  1072. #else
  1073. static inline void
  1074. dp_get_peer_from_tx_exc_meta(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  1075. struct cdp_tx_exception_metadata *tx_exc_metadata,
  1076. uint16_t *ast_idx, uint16_t *ast_hash)
  1077. {
  1078. }
  1079. #endif
  1080. QDF_STATUS
  1081. dp_tx_hw_enqueue_be(struct dp_soc *soc, struct dp_vdev *vdev,
  1082. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  1083. struct cdp_tx_exception_metadata *tx_exc_metadata,
  1084. struct dp_tx_msdu_info_s *msdu_info)
  1085. {
  1086. void *hal_tx_desc;
  1087. uint32_t *hal_tx_desc_cached;
  1088. int coalesce = 0;
  1089. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1090. uint8_t ring_id = tx_q->ring_id;
  1091. uint8_t tid;
  1092. struct dp_vdev_be *be_vdev;
  1093. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  1094. uint8_t bm_id = dp_tx_get_rbm_id_be(soc, ring_id);
  1095. hal_ring_handle_t hal_ring_hdl = NULL;
  1096. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1097. uint8_t num_desc_bytes = HAL_TX_DESC_LEN_BYTES;
  1098. uint16_t ast_idx = vdev->bss_ast_idx;
  1099. uint16_t ast_hash = vdev->bss_ast_hash;
  1100. be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  1101. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  1102. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  1103. return QDF_STATUS_E_RESOURCES;
  1104. }
  1105. if (qdf_unlikely(tx_exc_metadata)) {
  1106. qdf_assert_always((tx_exc_metadata->tx_encap_type ==
  1107. CDP_INVALID_TX_ENCAP_TYPE) ||
  1108. (tx_exc_metadata->tx_encap_type ==
  1109. vdev->tx_encap_type));
  1110. if (tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)
  1111. qdf_assert_always((tx_exc_metadata->sec_type ==
  1112. CDP_INVALID_SEC_TYPE) ||
  1113. tx_exc_metadata->sec_type ==
  1114. vdev->sec_type);
  1115. dp_get_peer_from_tx_exc_meta(soc, (void *)cached_desc,
  1116. tx_exc_metadata,
  1117. &ast_idx, &ast_hash);
  1118. }
  1119. hal_tx_desc_cached = (void *)cached_desc;
  1120. if (dp_sawf_tag_valid_get(tx_desc->nbuf)) {
  1121. dp_sawf_config_be(soc, hal_tx_desc_cached,
  1122. &fw_metadata, tx_desc->nbuf, msdu_info);
  1123. dp_sawf_tx_enqueue_peer_stats(soc, tx_desc);
  1124. }
  1125. hal_tx_desc_set_buf_addr_be(soc->hal_soc, hal_tx_desc_cached,
  1126. tx_desc->dma_addr, bm_id, tx_desc->id,
  1127. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  1128. hal_tx_desc_set_lmac_id_be(soc->hal_soc, hal_tx_desc_cached,
  1129. vdev->lmac_id);
  1130. hal_tx_desc_set_search_index_be(soc->hal_soc, hal_tx_desc_cached,
  1131. ast_idx);
  1132. /*
  1133. * Bank_ID is used as DSCP_TABLE number in beryllium
  1134. * So there is no explicit field used for DSCP_TID_TABLE_NUM.
  1135. */
  1136. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  1137. (ast_hash & 0xF));
  1138. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  1139. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  1140. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  1141. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  1142. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  1143. /* verify checksum offload configuration*/
  1144. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) ==
  1145. QDF_NBUF_TX_CKSUM_TCP_UDP) ||
  1146. qdf_nbuf_is_tso(tx_desc->nbuf)) {
  1147. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  1148. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  1149. }
  1150. hal_tx_desc_set_bank_id(hal_tx_desc_cached, vdev->bank_id);
  1151. dp_tx_vdev_id_set_hal_tx_desc(hal_tx_desc_cached, vdev, msdu_info);
  1152. tid = msdu_info->tid;
  1153. if (tid != HTT_TX_EXT_TID_INVALID)
  1154. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  1155. dp_tx_set_min_rates_for_critical_frames(soc, hal_tx_desc_cached,
  1156. tx_desc->nbuf);
  1157. dp_tx_set_particular_tx_queue(soc, hal_tx_desc_cached,
  1158. tx_desc->nbuf);
  1159. dp_tx_desc_set_ktimestamp(vdev, tx_desc);
  1160. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  1161. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  1162. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  1163. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1164. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1165. dp_sawf_tx_enqueue_fail_peer_stats(soc, tx_desc);
  1166. return status;
  1167. }
  1168. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1169. if (qdf_unlikely(!hal_tx_desc)) {
  1170. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  1171. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1172. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1173. dp_sawf_tx_enqueue_fail_peer_stats(soc, tx_desc);
  1174. goto ring_access_fail;
  1175. }
  1176. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1177. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  1178. /* Sync cached descriptor with HW */
  1179. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc, num_desc_bytes);
  1180. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid,
  1181. msdu_info, ring_id);
  1182. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, dp_tx_get_pkt_len(tx_desc));
  1183. DP_STATS_INC(soc, tx.tcl_enq[ring_id], 1);
  1184. dp_tx_update_stats(soc, tx_desc, ring_id);
  1185. status = QDF_STATUS_SUCCESS;
  1186. dp_tx_hw_desc_update_evt((uint8_t *)hal_tx_desc_cached,
  1187. hal_ring_hdl, soc, ring_id);
  1188. ring_access_fail:
  1189. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, coalesce);
  1190. dp_pkt_add_timestamp(vdev, QDF_PKT_TX_DRIVER_EXIT,
  1191. qdf_get_log_timestamp(), tx_desc->nbuf);
  1192. return status;
  1193. }
  1194. #ifdef IPA_OFFLOAD
  1195. static void
  1196. dp_tx_get_ipa_bank_config(struct dp_soc_be *be_soc,
  1197. union hal_tx_bank_config *bank_config)
  1198. {
  1199. bank_config->epd = 0;
  1200. bank_config->encap_type = wlan_cfg_pkt_type(be_soc->soc.wlan_cfg_ctx);
  1201. bank_config->encrypt_type = 0;
  1202. bank_config->src_buffer_swap = 0;
  1203. bank_config->link_meta_swap = 0;
  1204. bank_config->index_lookup_enable = 0;
  1205. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  1206. bank_config->addrx_en = 1;
  1207. bank_config->addry_en = 1;
  1208. bank_config->mesh_enable = 0;
  1209. bank_config->dscp_tid_map_id = 0;
  1210. bank_config->vdev_id_check_en = 0;
  1211. bank_config->pmac_id = 0;
  1212. }
  1213. static void dp_tx_init_ipa_bank_profile(struct dp_soc_be *be_soc)
  1214. {
  1215. union hal_tx_bank_config ipa_config = {0};
  1216. int bid;
  1217. if (!wlan_cfg_is_ipa_enabled(be_soc->soc.wlan_cfg_ctx)) {
  1218. be_soc->ipa_bank_id = DP_BE_INVALID_BANK_ID;
  1219. return;
  1220. }
  1221. dp_tx_get_ipa_bank_config(be_soc, &ipa_config);
  1222. /* Let IPA use last HOST owned bank */
  1223. bid = be_soc->num_bank_profiles - 1;
  1224. be_soc->bank_profiles[bid].is_configured = true;
  1225. be_soc->bank_profiles[bid].bank_config.val = ipa_config.val;
  1226. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  1227. &be_soc->bank_profiles[bid].bank_config,
  1228. bid);
  1229. qdf_atomic_inc(&be_soc->bank_profiles[bid].ref_count);
  1230. dp_info("IPA bank at slot %d config:0x%x", bid,
  1231. be_soc->bank_profiles[bid].bank_config.val);
  1232. be_soc->ipa_bank_id = bid;
  1233. }
  1234. #else /* !IPA_OFFLOAD */
  1235. static inline void dp_tx_init_ipa_bank_profile(struct dp_soc_be *be_soc)
  1236. {
  1237. }
  1238. #endif /* IPA_OFFLOAD */
  1239. QDF_STATUS dp_tx_init_bank_profiles(struct dp_soc_be *be_soc)
  1240. {
  1241. int i, num_tcl_banks;
  1242. num_tcl_banks = hal_tx_get_num_tcl_banks(be_soc->soc.hal_soc);
  1243. qdf_assert_always(num_tcl_banks);
  1244. be_soc->num_bank_profiles = num_tcl_banks;
  1245. be_soc->bank_profiles = qdf_mem_malloc(num_tcl_banks *
  1246. sizeof(*be_soc->bank_profiles));
  1247. if (!be_soc->bank_profiles) {
  1248. dp_err("unable to allocate memory for DP TX Profiles!");
  1249. return QDF_STATUS_E_NOMEM;
  1250. }
  1251. DP_TX_BANK_LOCK_CREATE(&be_soc->tx_bank_lock);
  1252. for (i = 0; i < num_tcl_banks; i++) {
  1253. be_soc->bank_profiles[i].is_configured = false;
  1254. qdf_atomic_init(&be_soc->bank_profiles[i].ref_count);
  1255. }
  1256. dp_info("initialized %u bank profiles", be_soc->num_bank_profiles);
  1257. dp_tx_init_ipa_bank_profile(be_soc);
  1258. return QDF_STATUS_SUCCESS;
  1259. }
  1260. void dp_tx_deinit_bank_profiles(struct dp_soc_be *be_soc)
  1261. {
  1262. qdf_mem_free(be_soc->bank_profiles);
  1263. DP_TX_BANK_LOCK_DESTROY(&be_soc->tx_bank_lock);
  1264. }
  1265. static
  1266. void dp_tx_get_vdev_bank_config(struct dp_vdev_be *be_vdev,
  1267. union hal_tx_bank_config *bank_config)
  1268. {
  1269. struct dp_vdev *vdev = &be_vdev->vdev;
  1270. bank_config->epd = 0;
  1271. bank_config->encap_type = vdev->tx_encap_type;
  1272. /* Only valid for raw frames. Needs work for RAW mode */
  1273. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw) {
  1274. bank_config->encrypt_type = sec_type_map[vdev->sec_type];
  1275. } else {
  1276. bank_config->encrypt_type = 0;
  1277. }
  1278. bank_config->src_buffer_swap = 0;
  1279. bank_config->link_meta_swap = 0;
  1280. if ((vdev->search_type == HAL_TX_ADDR_INDEX_SEARCH) &&
  1281. vdev->opmode == wlan_op_mode_sta) {
  1282. bank_config->index_lookup_enable = 1;
  1283. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_MEC_NOTIFY;
  1284. bank_config->addrx_en = 0;
  1285. bank_config->addry_en = 0;
  1286. } else {
  1287. bank_config->index_lookup_enable = 0;
  1288. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  1289. bank_config->addrx_en =
  1290. (vdev->hal_desc_addr_search_flags &
  1291. HAL_TX_DESC_ADDRX_EN) ? 1 : 0;
  1292. bank_config->addry_en =
  1293. (vdev->hal_desc_addr_search_flags &
  1294. HAL_TX_DESC_ADDRY_EN) ? 1 : 0;
  1295. }
  1296. bank_config->mesh_enable = vdev->mesh_vdev ? 1 : 0;
  1297. bank_config->dscp_tid_map_id = vdev->dscp_tid_map_id;
  1298. /* Disabling vdev id check for now. Needs revist. */
  1299. bank_config->vdev_id_check_en = be_vdev->vdev_id_check_en;
  1300. bank_config->pmac_id = vdev->lmac_id;
  1301. }
  1302. int dp_tx_get_bank_profile(struct dp_soc_be *be_soc,
  1303. struct dp_vdev_be *be_vdev)
  1304. {
  1305. char *temp_str = "";
  1306. bool found_match = false;
  1307. int bank_id = DP_BE_INVALID_BANK_ID;
  1308. int i;
  1309. int unconfigured_slot = DP_BE_INVALID_BANK_ID;
  1310. int zero_ref_count_slot = DP_BE_INVALID_BANK_ID;
  1311. union hal_tx_bank_config vdev_config = {0};
  1312. /* convert vdev params into hal_tx_bank_config */
  1313. dp_tx_get_vdev_bank_config(be_vdev, &vdev_config);
  1314. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  1315. /* go over all banks and find a matching/unconfigured/unused bank */
  1316. for (i = 0; i < be_soc->num_bank_profiles; i++) {
  1317. if (be_soc->bank_profiles[i].is_configured &&
  1318. (be_soc->bank_profiles[i].bank_config.val ^
  1319. vdev_config.val) == 0) {
  1320. found_match = true;
  1321. break;
  1322. }
  1323. if (unconfigured_slot == DP_BE_INVALID_BANK_ID &&
  1324. !be_soc->bank_profiles[i].is_configured)
  1325. unconfigured_slot = i;
  1326. else if (zero_ref_count_slot == DP_BE_INVALID_BANK_ID &&
  1327. !qdf_atomic_read(&be_soc->bank_profiles[i].ref_count))
  1328. zero_ref_count_slot = i;
  1329. }
  1330. if (found_match) {
  1331. temp_str = "matching";
  1332. bank_id = i;
  1333. goto inc_ref_and_return;
  1334. }
  1335. if (unconfigured_slot != DP_BE_INVALID_BANK_ID) {
  1336. temp_str = "unconfigured";
  1337. bank_id = unconfigured_slot;
  1338. goto configure_and_return;
  1339. }
  1340. if (zero_ref_count_slot != DP_BE_INVALID_BANK_ID) {
  1341. temp_str = "zero_ref_count";
  1342. bank_id = zero_ref_count_slot;
  1343. }
  1344. if (bank_id == DP_BE_INVALID_BANK_ID) {
  1345. dp_alert("unable to find TX bank!");
  1346. QDF_BUG(0);
  1347. return bank_id;
  1348. }
  1349. configure_and_return:
  1350. be_soc->bank_profiles[bank_id].is_configured = true;
  1351. be_soc->bank_profiles[bank_id].bank_config.val = vdev_config.val;
  1352. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  1353. &be_soc->bank_profiles[bank_id].bank_config,
  1354. bank_id);
  1355. inc_ref_and_return:
  1356. qdf_atomic_inc(&be_soc->bank_profiles[bank_id].ref_count);
  1357. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  1358. dp_info("found %s slot at index %d, input:0x%x match:0x%x ref_count %u",
  1359. temp_str, bank_id, vdev_config.val,
  1360. be_soc->bank_profiles[bank_id].bank_config.val,
  1361. qdf_atomic_read(&be_soc->bank_profiles[bank_id].ref_count));
  1362. dp_info("epd:%x encap:%x encryp:%x src_buf_swap:%x link_meta_swap:%x addrx_en:%x addry_en:%x mesh_en:%x vdev_id_check:%x pmac_id:%x mcast_pkt_ctrl:%x",
  1363. be_soc->bank_profiles[bank_id].bank_config.epd,
  1364. be_soc->bank_profiles[bank_id].bank_config.encap_type,
  1365. be_soc->bank_profiles[bank_id].bank_config.encrypt_type,
  1366. be_soc->bank_profiles[bank_id].bank_config.src_buffer_swap,
  1367. be_soc->bank_profiles[bank_id].bank_config.link_meta_swap,
  1368. be_soc->bank_profiles[bank_id].bank_config.addrx_en,
  1369. be_soc->bank_profiles[bank_id].bank_config.addry_en,
  1370. be_soc->bank_profiles[bank_id].bank_config.mesh_enable,
  1371. be_soc->bank_profiles[bank_id].bank_config.vdev_id_check_en,
  1372. be_soc->bank_profiles[bank_id].bank_config.pmac_id,
  1373. be_soc->bank_profiles[bank_id].bank_config.mcast_pkt_ctrl);
  1374. return bank_id;
  1375. }
  1376. void dp_tx_put_bank_profile(struct dp_soc_be *be_soc,
  1377. struct dp_vdev_be *be_vdev)
  1378. {
  1379. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  1380. qdf_atomic_dec(&be_soc->bank_profiles[be_vdev->bank_id].ref_count);
  1381. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  1382. }
  1383. void dp_tx_update_bank_profile(struct dp_soc_be *be_soc,
  1384. struct dp_vdev_be *be_vdev)
  1385. {
  1386. dp_tx_put_bank_profile(be_soc, be_vdev);
  1387. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  1388. be_vdev->vdev.bank_id = be_vdev->bank_id;
  1389. }
  1390. QDF_STATUS dp_tx_desc_pool_init_be(struct dp_soc *soc,
  1391. uint32_t num_elem,
  1392. uint8_t pool_id)
  1393. {
  1394. struct dp_tx_desc_pool_s *tx_desc_pool;
  1395. struct dp_hw_cookie_conversion_t *cc_ctx;
  1396. struct dp_soc_be *be_soc;
  1397. struct dp_spt_page_desc *page_desc;
  1398. struct dp_tx_desc_s *tx_desc;
  1399. uint32_t ppt_idx = 0;
  1400. uint32_t avail_entry_index = 0;
  1401. if (!num_elem) {
  1402. dp_err("desc_num 0 !!");
  1403. return QDF_STATUS_E_FAILURE;
  1404. }
  1405. be_soc = dp_get_be_soc_from_dp_soc(soc);
  1406. tx_desc_pool = &soc->tx_desc[pool_id];
  1407. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  1408. tx_desc = tx_desc_pool->freelist;
  1409. page_desc = &cc_ctx->page_desc_base[0];
  1410. while (tx_desc) {
  1411. if (avail_entry_index == 0) {
  1412. if (ppt_idx >= cc_ctx->total_page_num) {
  1413. dp_alert("insufficient secondary page tables");
  1414. qdf_assert_always(0);
  1415. }
  1416. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  1417. }
  1418. /* put each TX Desc VA to SPT pages and
  1419. * get corresponding ID
  1420. */
  1421. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  1422. avail_entry_index,
  1423. tx_desc);
  1424. tx_desc->id =
  1425. dp_cc_desc_id_generate(page_desc->ppt_index,
  1426. avail_entry_index);
  1427. tx_desc->pool_id = pool_id;
  1428. dp_tx_desc_set_magic(tx_desc, DP_TX_MAGIC_PATTERN_FREE);
  1429. tx_desc = tx_desc->next;
  1430. avail_entry_index = (avail_entry_index + 1) &
  1431. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  1432. }
  1433. return QDF_STATUS_SUCCESS;
  1434. }
  1435. void dp_tx_desc_pool_deinit_be(struct dp_soc *soc,
  1436. struct dp_tx_desc_pool_s *tx_desc_pool,
  1437. uint8_t pool_id)
  1438. {
  1439. struct dp_spt_page_desc *page_desc;
  1440. struct dp_soc_be *be_soc;
  1441. int i = 0;
  1442. struct dp_hw_cookie_conversion_t *cc_ctx;
  1443. be_soc = dp_get_be_soc_from_dp_soc(soc);
  1444. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  1445. for (i = 0; i < cc_ctx->total_page_num; i++) {
  1446. page_desc = &cc_ctx->page_desc_base[i];
  1447. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  1448. }
  1449. }
  1450. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  1451. uint32_t dp_tx_comp_nf_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  1452. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  1453. uint32_t quota)
  1454. {
  1455. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  1456. uint32_t work_done = 0;
  1457. if (dp_srng_get_near_full_level(soc, tx_comp_ring) <
  1458. DP_SRNG_THRESH_NEAR_FULL)
  1459. return 0;
  1460. qdf_atomic_set(&tx_comp_ring->near_full, 1);
  1461. work_done++;
  1462. return work_done;
  1463. }
  1464. #endif
  1465. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  1466. defined(WLAN_CONFIG_TX_DELAY)
  1467. #define PPDUID_GET_HW_LINK_ID(PPDU_ID, LINK_ID_OFFSET, LINK_ID_BITS) \
  1468. (((PPDU_ID) >> (LINK_ID_OFFSET)) & ((1 << (LINK_ID_BITS)) - 1))
  1469. #define HW_TX_DELAY_MAX 0x1000000
  1470. #define TX_COMPL_SHIFT_BUFFER_TIMESTAMP_US 10
  1471. #define HW_TX_DELAY_MASK 0x1FFFFFFF
  1472. #define TX_COMPL_BUFFER_TSTAMP_US(TSTAMP) \
  1473. (((TSTAMP) << TX_COMPL_SHIFT_BUFFER_TIMESTAMP_US) & \
  1474. HW_TX_DELAY_MASK)
  1475. static inline
  1476. QDF_STATUS dp_mlo_compute_hw_delay_us(struct dp_soc *soc,
  1477. struct dp_vdev *vdev,
  1478. struct hal_tx_completion_status *ts,
  1479. uint32_t *delay_us)
  1480. {
  1481. uint32_t ppdu_id;
  1482. uint8_t link_id_offset, link_id_bits;
  1483. uint8_t hw_link_id;
  1484. uint32_t msdu_tqm_enqueue_tstamp_us, final_msdu_tqm_enqueue_tstamp_us;
  1485. uint32_t msdu_compl_tsf_tstamp_us, final_msdu_compl_tsf_tstamp_us;
  1486. uint32_t delay;
  1487. int32_t delta_tsf2, delta_tqm;
  1488. if (!ts->valid)
  1489. return QDF_STATUS_E_INVAL;
  1490. link_id_offset = soc->link_id_offset;
  1491. link_id_bits = soc->link_id_bits;
  1492. ppdu_id = ts->ppdu_id;
  1493. hw_link_id = PPDUID_GET_HW_LINK_ID(ppdu_id, link_id_offset,
  1494. link_id_bits);
  1495. msdu_tqm_enqueue_tstamp_us =
  1496. TX_COMPL_BUFFER_TSTAMP_US(ts->buffer_timestamp);
  1497. msdu_compl_tsf_tstamp_us = ts->tsf;
  1498. delta_tsf2 = dp_mlo_get_delta_tsf2_wrt_mlo_offset(soc, hw_link_id);
  1499. delta_tqm = dp_mlo_get_delta_tqm_wrt_mlo_offset(soc);
  1500. final_msdu_tqm_enqueue_tstamp_us = (msdu_tqm_enqueue_tstamp_us +
  1501. delta_tqm) & HW_TX_DELAY_MASK;
  1502. final_msdu_compl_tsf_tstamp_us = (msdu_compl_tsf_tstamp_us +
  1503. delta_tsf2) & HW_TX_DELAY_MASK;
  1504. delay = (final_msdu_compl_tsf_tstamp_us -
  1505. final_msdu_tqm_enqueue_tstamp_us) & HW_TX_DELAY_MASK;
  1506. if (delay > HW_TX_DELAY_MAX)
  1507. return QDF_STATUS_E_FAILURE;
  1508. if (delay_us)
  1509. *delay_us = delay;
  1510. return QDF_STATUS_SUCCESS;
  1511. }
  1512. #else
  1513. static inline
  1514. QDF_STATUS dp_mlo_compute_hw_delay_us(struct dp_soc *soc,
  1515. struct dp_vdev *vdev,
  1516. struct hal_tx_completion_status *ts,
  1517. uint32_t *delay_us)
  1518. {
  1519. return QDF_STATUS_SUCCESS;
  1520. }
  1521. #endif
  1522. QDF_STATUS dp_tx_compute_tx_delay_be(struct dp_soc *soc,
  1523. struct dp_vdev *vdev,
  1524. struct hal_tx_completion_status *ts,
  1525. uint32_t *delay_us)
  1526. {
  1527. return dp_mlo_compute_hw_delay_us(soc, vdev, ts, delay_us);
  1528. }
  1529. static inline
  1530. qdf_dma_addr_t dp_tx_nbuf_map_be(struct dp_vdev *vdev,
  1531. struct dp_tx_desc_s *tx_desc,
  1532. qdf_nbuf_t nbuf)
  1533. {
  1534. qdf_nbuf_dma_clean_range_no_dsb((void *)nbuf->data,
  1535. (void *)(nbuf->data + 256));
  1536. return (qdf_dma_addr_t)qdf_mem_virt_to_phys(nbuf->data);
  1537. }
  1538. static inline
  1539. void dp_tx_nbuf_unmap_be(struct dp_soc *soc,
  1540. struct dp_tx_desc_s *desc)
  1541. {
  1542. }
  1543. #ifdef QCA_DP_TX_NBUF_LIST_FREE
  1544. qdf_nbuf_t dp_tx_fast_send_be(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1545. qdf_nbuf_t nbuf)
  1546. {
  1547. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1548. struct dp_vdev *vdev = NULL;
  1549. struct dp_pdev *pdev = NULL;
  1550. struct dp_tx_desc_s *tx_desc;
  1551. uint16_t desc_pool_id;
  1552. uint16_t pkt_len;
  1553. qdf_dma_addr_t paddr;
  1554. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1555. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  1556. hal_ring_handle_t hal_ring_hdl = NULL;
  1557. uint32_t *hal_tx_desc_cached;
  1558. void *hal_tx_desc;
  1559. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  1560. return nbuf;
  1561. vdev = soc->vdev_id_map[vdev_id];
  1562. if (qdf_unlikely(!vdev))
  1563. return nbuf;
  1564. desc_pool_id = qdf_nbuf_get_queue_mapping(nbuf) & DP_TX_QUEUE_MASK;
  1565. pkt_len = qdf_nbuf_headlen(nbuf);
  1566. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, pkt_len);
  1567. DP_STATS_INC(vdev, tx_i.rcvd_in_fast_xmit_flow, 1);
  1568. DP_STATS_INC(vdev, tx_i.rcvd_per_core[desc_pool_id], 1);
  1569. pdev = vdev->pdev;
  1570. if (dp_tx_limit_check(vdev, nbuf))
  1571. return nbuf;
  1572. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  1573. if (qdf_unlikely(!tx_desc)) {
  1574. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  1575. DP_STATS_INC(vdev, tx_i.dropped.desc_na_exc_alloc_fail.num, 1);
  1576. return nbuf;
  1577. }
  1578. dp_tx_outstanding_inc(pdev);
  1579. /* Initialize the SW tx descriptor */
  1580. tx_desc->nbuf = nbuf;
  1581. tx_desc->shinfo_addr = skb_end_pointer(nbuf);
  1582. tx_desc->frm_type = dp_tx_frm_std;
  1583. tx_desc->tx_encap_type = vdev->tx_encap_type;
  1584. tx_desc->vdev_id = vdev_id;
  1585. tx_desc->pdev = pdev;
  1586. tx_desc->pkt_offset = 0;
  1587. tx_desc->length = pkt_len;
  1588. tx_desc->flags |= DP_TX_DESC_FLAG_SIMPLE;
  1589. tx_desc->nbuf->fast_recycled = 1;
  1590. if (nbuf->is_from_recycler && nbuf->fast_xmit)
  1591. tx_desc->flags |= DP_TX_DESC_FLAG_FAST;
  1592. paddr = dp_tx_nbuf_map_be(vdev, tx_desc, nbuf);
  1593. if (!paddr) {
  1594. /* Handle failure */
  1595. dp_err("qdf_nbuf_map failed");
  1596. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  1597. goto release_desc;
  1598. }
  1599. tx_desc->dma_addr = paddr;
  1600. hal_tx_desc_cached = (void *)cached_desc;
  1601. hal_tx_desc_cached[0] = (uint32_t)tx_desc->dma_addr;
  1602. hal_tx_desc_cached[1] = tx_desc->id <<
  1603. TCL_DATA_CMD_BUF_ADDR_INFO_SW_BUFFER_COOKIE_LSB;
  1604. /* bank_id */
  1605. hal_tx_desc_cached[2] = vdev->bank_id << TCL_DATA_CMD_BANK_ID_LSB;
  1606. hal_tx_desc_cached[3] = vdev->htt_tcl_metadata <<
  1607. TCL_DATA_CMD_TCL_CMD_NUMBER_LSB;
  1608. hal_tx_desc_cached[4] = tx_desc->length;
  1609. /* l3 and l4 checksum enable */
  1610. hal_tx_desc_cached[4] |= DP_TX_L3_L4_CSUM_ENABLE <<
  1611. TCL_DATA_CMD_IPV4_CHECKSUM_EN_LSB;
  1612. hal_tx_desc_cached[5] = vdev->lmac_id << TCL_DATA_CMD_PMAC_ID_LSB;
  1613. hal_tx_desc_cached[5] |= vdev->vdev_id << TCL_DATA_CMD_VDEV_ID_LSB;
  1614. if (vdev->opmode == wlan_op_mode_sta)
  1615. hal_tx_desc_cached[6] = vdev->bss_ast_idx |
  1616. ((vdev->bss_ast_hash & 0xF) <<
  1617. TCL_DATA_CMD_CACHE_SET_NUM_LSB);
  1618. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, desc_pool_id);
  1619. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  1620. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  1621. DP_STATS_INC(soc, tx.tcl_ring_full[desc_pool_id], 1);
  1622. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1623. goto ring_access_fail2;
  1624. }
  1625. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1626. if (qdf_unlikely(!hal_tx_desc)) {
  1627. dp_verbose_debug("TCL ring full ring_id:%d", desc_pool_id);
  1628. DP_STATS_INC(soc, tx.tcl_ring_full[desc_pool_id], 1);
  1629. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1630. goto ring_access_fail;
  1631. }
  1632. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1633. /* Sync cached descriptor with HW */
  1634. qdf_mem_copy(hal_tx_desc, hal_tx_desc_cached, DP_TX_FAST_DESC_SIZE);
  1635. qdf_dsb();
  1636. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  1637. DP_STATS_INC(soc, tx.tcl_enq[desc_pool_id], 1);
  1638. status = QDF_STATUS_SUCCESS;
  1639. ring_access_fail:
  1640. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, 0);
  1641. ring_access_fail2:
  1642. if (status != QDF_STATUS_SUCCESS) {
  1643. dp_tx_nbuf_unmap_be(soc, tx_desc);
  1644. goto release_desc;
  1645. }
  1646. return NULL;
  1647. release_desc:
  1648. dp_tx_desc_release(soc, tx_desc, desc_pool_id);
  1649. return nbuf;
  1650. }
  1651. #endif
  1652. QDF_STATUS dp_tx_desc_pool_alloc_be(struct dp_soc *soc, uint32_t num_elem,
  1653. uint8_t pool_id)
  1654. {
  1655. return QDF_STATUS_SUCCESS;
  1656. }
  1657. void dp_tx_desc_pool_free_be(struct dp_soc *soc, uint8_t pool_id)
  1658. {
  1659. }