msm_vidc_iris33.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2022, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/reset.h>
  7. #include "msm_vidc_iris33.h"
  8. #include "msm_vidc_buffer_iris33.h"
  9. #include "msm_vidc_power_iris33.h"
  10. #include "msm_vidc_inst.h"
  11. #include "msm_vidc_core.h"
  12. #include "msm_vidc_driver.h"
  13. #include "msm_vidc_platform.h"
  14. #include "msm_vidc_internal.h"
  15. #include "msm_vidc_buffer.h"
  16. #include "msm_vidc_state.h"
  17. #include "msm_vidc_debug.h"
  18. #include "msm_vidc_variant.h"
  19. #include "venus_hfi.h"
  20. #define VIDEO_ARCH_LX 1
  21. #define VCODEC_BASE_OFFS_IRIS33 0x00000000
  22. #define VCODEC_CPU_CS_IRIS33 0x000A0000
  23. #define AON_BASE_OFFS 0x000E0000
  24. #define VCODEC_VPU_CPU_CS_VCICMDARG0_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x24)
  25. #define VCODEC_VPU_CPU_CS_VCICMDARG1_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x28)
  26. #define VCODEC_VPU_CPU_CS_SCIACMD_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x48)
  27. #define VCODEC_VPU_CPU_CS_SCIACMDARG0_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x4C)
  28. #define VCODEC_VPU_CPU_CS_SCIACMDARG1_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x50)
  29. #define VCODEC_VPU_CPU_CS_SCIACMDARG2_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x54)
  30. #define VCODEC_VPU_CPU_CS_SCIBCMD_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x5C)
  31. #define VCODEC_VPU_CPU_CS_SCIBCMDARG0_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x60)
  32. #define VCODEC_VPU_CPU_CS_SCIBARG1_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x64)
  33. #define VCODEC_VPU_CPU_CS_SCIBARG2_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x68)
  34. #define HFI_CTRL_INIT_IRIS33 VCODEC_VPU_CPU_CS_SCIACMD_IRIS33
  35. #define HFI_CTRL_STATUS_IRIS33 VCODEC_VPU_CPU_CS_SCIACMDARG0_IRIS33
  36. typedef enum {
  37. HFI_CTRL_NOT_INIT = 0x0,
  38. HFI_CTRL_READY = 0x1,
  39. HFI_CTRL_ERROR_FATAL = 0x2,
  40. HFI_CTRL_ERROR_UC_REGION_NOT_SET = 0x4,
  41. HFI_CTRL_ERROR_HW_FENCE_QUEUE = 0x8,
  42. HFI_CTRL_PC_READY = 0x100,
  43. HFI_CTRL_VCODEC_IDLE = 0x40000000
  44. } hfi_ctrl_status_type;
  45. #define HFI_QTBL_INFO_IRIS33 VCODEC_VPU_CPU_CS_SCIACMDARG1_IRIS33
  46. typedef enum {
  47. HFI_QTBL_DISABLED = 0x00,
  48. HFI_QTBL_ENABLED = 0x01,
  49. } hfi_qtbl_status_type;
  50. #define HFI_QTBL_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIACMDARG2_IRIS33
  51. #define HFI_MMAP_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIBCMDARG0_IRIS33
  52. #define HFI_UC_REGION_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIBARG1_IRIS33
  53. #define HFI_UC_REGION_SIZE_IRIS33 VCODEC_VPU_CPU_CS_SCIBARG2_IRIS33
  54. #define HFI_DEVICE_REGION_ADDR_IRIS33 VCODEC_VPU_CPU_CS_VCICMDARG0_IRIS33
  55. #define HFI_DEVICE_REGION_SIZE_IRIS33 VCODEC_VPU_CPU_CS_VCICMDARG1_IRIS33
  56. #define HFI_SFR_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIBCMD_IRIS33
  57. #define CPU_CS_A2HSOFTINTCLR_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x1C)
  58. #define CPU_CS_H2XSOFTINTEN_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x148)
  59. #define CPU_CS_AHB_BRIDGE_SYNC_RESET (VCODEC_CPU_CS_IRIS33 + 0x160)
  60. /* FAL10 Feature Control */
  61. #define CPU_CS_X2RPMh_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x168)
  62. #define CPU_IC_SOFTINT_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x150)
  63. #define CPU_IC_SOFTINT_H2A_SHFT_IRIS33 0x0
  64. /*
  65. * --------------------------------------------------------------------------
  66. * MODULE: wrapper
  67. * --------------------------------------------------------------------------
  68. */
  69. #define WRAPPER_BASE_OFFS_IRIS33 0x000B0000
  70. #define WRAPPER_INTR_STATUS_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x0C)
  71. #define WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS33 0x8
  72. #define WRAPPER_INTR_STATUS_A2H_BMSK_IRIS33 0x4
  73. #define WRAPPER_INTR_MASK_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x10)
  74. #define WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS33 0x8
  75. #define WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS33 0x4
  76. #define WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x54)
  77. #define WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x58)
  78. #define WRAPPER_IRIS_CPU_NOC_LPI_CONTROL (WRAPPER_BASE_OFFS_IRIS33 + 0x5C)
  79. #define WRAPPER_IRIS_CPU_NOC_LPI_STATUS (WRAPPER_BASE_OFFS_IRIS33 + 0x60)
  80. #define WRAPPER_CORE_POWER_STATUS (WRAPPER_BASE_OFFS_IRIS33 + 0x80)
  81. #define WRAPPER_CORE_CLOCK_CONFIG_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x88)
  82. /*
  83. * --------------------------------------------------------------------------
  84. * MODULE: tz_wrapper
  85. * --------------------------------------------------------------------------
  86. */
  87. #define WRAPPER_TZ_BASE_OFFS 0x000C0000
  88. #define WRAPPER_TZ_CPU_STATUS (WRAPPER_TZ_BASE_OFFS + 0x10)
  89. #define WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG (WRAPPER_TZ_BASE_OFFS + 0x14)
  90. #define WRAPPER_TZ_QNS4PDXFIFO_RESET (WRAPPER_TZ_BASE_OFFS + 0x18)
  91. #define AON_WRAPPER_MVP_NOC_LPI_CONTROL (AON_BASE_OFFS)
  92. #define AON_WRAPPER_MVP_NOC_LPI_STATUS (AON_BASE_OFFS + 0x4)
  93. #define AON_WRAPPER_MVP_NOC_CORE_SW_RESET (AON_BASE_OFFS + 0x18)
  94. #define AON_WRAPPER_MVP_NOC_CORE_CLK_CONTROL (AON_BASE_OFFS + 0x20)
  95. #define AON_WRAPPER_SPARE (AON_BASE_OFFS + 0x28)
  96. /*
  97. * --------------------------------------------------------------------------
  98. * MODULE: VCODEC_SS registers
  99. * --------------------------------------------------------------------------
  100. */
  101. #define VCODEC_SS_IDLE_STATUSn (VCODEC_BASE_OFFS_IRIS33 + 0x70)
  102. /*
  103. * --------------------------------------------------------------------------
  104. * MODULE: VCODEC_NOC
  105. * --------------------------------------------------------------------------
  106. */
  107. #define NOC_BASE_OFFS 0x00010000
  108. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_MAINCTL_LOW_IRIS33 (NOC_BASE_OFFS + 0xA008)
  109. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRCLR_LOW_IRIS33 (NOC_BASE_OFFS + 0xA018)
  110. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW_IRIS33 (NOC_BASE_OFFS + 0xA020)
  111. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH_IRIS33 (NOC_BASE_OFFS + 0xA024)
  112. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW_IRIS33 (NOC_BASE_OFFS + 0xA028)
  113. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH_IRIS33 (NOC_BASE_OFFS + 0xA02C)
  114. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW_IRIS33 (NOC_BASE_OFFS + 0xA030)
  115. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH_IRIS33 (NOC_BASE_OFFS + 0xA034)
  116. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW_IRIS33 (NOC_BASE_OFFS + 0xA038)
  117. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH_IRIS33 (NOC_BASE_OFFS + 0xA03C)
  118. #define NOC_SIDEBANDMANAGER_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW_IRIS33 (NOC_BASE_OFFS + 0x7040)
  119. #define VCODEC_NOC_SidebandManager_SenseIn0_Low (NOC_BASE_OFFS + 0x7100)
  120. #define VCODEC_NOC_SIDEBANDMANAGER_SENSEIN0_HIGH (NOC_BASE_OFFS + 0x7104)
  121. #define VCODEC_NOC_SIDEBANDMANAGER_SENSEIN1_HIGH (NOC_BASE_OFFS + 0x710C)
  122. #define VCODEC_NOC_SIDEBANDMANAGER_SENSEIN2_LOW (NOC_BASE_OFFS + 0x7110)
  123. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_MAINCTL_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3508)
  124. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRCLR_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3518)
  125. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3520)
  126. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH_IRIS33_2P (NOC_BASE_OFFS + 0x3524)
  127. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3528)
  128. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH_IRIS33_2P (NOC_BASE_OFFS + 0x352C)
  129. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3530)
  130. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH_IRIS33_2P (NOC_BASE_OFFS + 0x3534)
  131. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3538)
  132. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH_IRIS33_2P (NOC_BASE_OFFS + 0x353C)
  133. #define NOC_SIDEBANDMANAGER_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW_IRIS33_2P (NOC_BASE_OFFS + 0x3240)
  134. #define VCODEC_NOC_SidebandManager_SenseIn0_Low_2P (NOC_BASE_OFFS + 0x3300)
  135. #define VCODEC_NOC_SIDEBANDMANAGER_SENSEIN0_HIGH_2P (NOC_BASE_OFFS + 0x3304)
  136. #define VCODEC_NOC_SIDEBANDMANAGER_SENSEIN1_HIGH_2P (NOC_BASE_OFFS + 0x330C)
  137. #define VCODEC_NOC_SIDEBANDMANAGER_SENSEIN2_LOW_2P (NOC_BASE_OFFS + 0x3310)
  138. #define VCODEC_DMA_SPARE_3 0x87B8
  139. static int __interrupt_init_iris33(struct msm_vidc_core *core)
  140. {
  141. u32 mask_val = 0;
  142. int rc = 0;
  143. /* All interrupts should be disabled initially 0x1F6 : Reset value */
  144. rc = __read_register(core, WRAPPER_INTR_MASK_IRIS33, &mask_val);
  145. if (rc)
  146. return rc;
  147. /* Write 0 to unmask CPU and WD interrupts */
  148. mask_val &= ~(WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS33 |
  149. WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS33);
  150. rc = __write_register(core, WRAPPER_INTR_MASK_IRIS33, mask_val);
  151. if (rc)
  152. return rc;
  153. return 0;
  154. }
  155. static int __get_device_region_info(struct msm_vidc_core *core,
  156. u32 *min_dev_addr, u32 *dev_reg_size)
  157. {
  158. struct device_region_set *dev_set;
  159. u32 min_addr, max_addr, count = 0;
  160. int rc = 0;
  161. dev_set = &core->resource->device_region_set;
  162. if (!dev_set->count) {
  163. d_vpr_h("%s: device region not available\n", __func__);
  164. return 0;
  165. }
  166. min_addr = 0xFFFFFFFF;
  167. max_addr = 0x0;
  168. for (count = 0; count < dev_set->count; count++) {
  169. if (dev_set->device_region_tbl[count].dev_addr > max_addr)
  170. max_addr = dev_set->device_region_tbl[count].dev_addr +
  171. dev_set->device_region_tbl[count].size;
  172. if (dev_set->device_region_tbl[count].dev_addr < min_addr)
  173. min_addr = dev_set->device_region_tbl[count].dev_addr;
  174. }
  175. if (min_addr == 0xFFFFFFFF || max_addr == 0x0) {
  176. d_vpr_e("%s: invalid device region\n", __func__);
  177. return -EINVAL;
  178. }
  179. *min_dev_addr = min_addr;
  180. *dev_reg_size = max_addr - min_addr;
  181. return rc;
  182. }
  183. static int __program_bootup_registers_iris33(struct msm_vidc_core *core)
  184. {
  185. u32 min_dev_reg_addr = 0, dev_reg_size = 0;
  186. u32 value;
  187. int rc = 0;
  188. value = (u32)core->iface_q_table.align_device_addr;
  189. rc = __write_register(core, HFI_UC_REGION_ADDR_IRIS33, value);
  190. if (rc)
  191. return rc;
  192. value = SHARED_QSIZE;
  193. rc = __write_register(core, HFI_UC_REGION_SIZE_IRIS33, value);
  194. if (rc)
  195. return rc;
  196. value = (u32)core->iface_q_table.align_device_addr;
  197. rc = __write_register(core, HFI_QTBL_ADDR_IRIS33, value);
  198. if (rc)
  199. return rc;
  200. rc = __write_register(core, HFI_QTBL_INFO_IRIS33, HFI_QTBL_ENABLED);
  201. if (rc)
  202. return rc;
  203. if (core->mmap_buf.align_device_addr) {
  204. value = (u32)core->mmap_buf.align_device_addr;
  205. rc = __write_register(core, HFI_MMAP_ADDR_IRIS33, value);
  206. if (rc)
  207. return rc;
  208. } else {
  209. d_vpr_e("%s: skip mmap buffer programming\n", __func__);
  210. /* ignore the error for now for backward compatibility */
  211. /* return -EINVAL; */
  212. }
  213. rc = __get_device_region_info(core, &min_dev_reg_addr, &dev_reg_size);
  214. if (rc)
  215. return rc;
  216. if (min_dev_reg_addr && dev_reg_size) {
  217. rc = __write_register(core, HFI_DEVICE_REGION_ADDR_IRIS33, min_dev_reg_addr);
  218. if (rc)
  219. return rc;
  220. rc = __write_register(core, HFI_DEVICE_REGION_SIZE_IRIS33, dev_reg_size);
  221. if (rc)
  222. return rc;
  223. } else {
  224. d_vpr_e("%s: skip device region programming\n", __func__);
  225. /* ignore the error for now for backward compatibility */
  226. /* return -EINVAL; */
  227. }
  228. if (core->sfr.align_device_addr) {
  229. value = (u32)core->sfr.align_device_addr + VIDEO_ARCH_LX;
  230. rc = __write_register(core, HFI_SFR_ADDR_IRIS33, value);
  231. if (rc)
  232. return rc;
  233. }
  234. return 0;
  235. }
  236. static bool is_iris33_hw_power_collapsed(struct msm_vidc_core *core)
  237. {
  238. int rc = 0;
  239. u32 value = 0, pwr_status = 0;
  240. rc = __read_register(core, WRAPPER_CORE_POWER_STATUS, &value);
  241. if (rc)
  242. return false;
  243. /* if BIT(1) is 1 then video hw power is on else off */
  244. pwr_status = value & BIT(1);
  245. return pwr_status ? false : true;
  246. }
  247. static int __power_off_iris33_hardware(struct msm_vidc_core *core)
  248. {
  249. int rc = 0, i;
  250. u32 value = 0, count = 0;
  251. bool pwr_collapsed = false;
  252. u32 sense0_low, sense0_high, sense1_high, sense2_low;
  253. /*
  254. * Incase hw power control is enabled, for any error case
  255. * CPU WD, video hw unresponsive cases, NOC error case etc,
  256. * execute NOC reset sequence before disabling power. If there
  257. * is no CPU WD and hw power control is enabled, fw is expected
  258. * to power collapse video hw always.
  259. */
  260. if (is_core_sub_state(core, CORE_SUBSTATE_FW_PWR_CTRL)) {
  261. pwr_collapsed = is_iris33_hw_power_collapsed(core);
  262. if (pwr_collapsed) {
  263. d_vpr_h("%s: video hw power collapsed %s\n",
  264. __func__, core->sub_state_name);
  265. goto disable_power;
  266. } else {
  267. d_vpr_e("%s: video hw is power ON, try power collpase hw %s\n",
  268. __func__, core->sub_state_name);
  269. }
  270. }
  271. rc = call_res_op(core, gdsc_sw_ctrl, core);
  272. if (rc)
  273. return rc;
  274. /*
  275. * check to make sure core clock branch enabled else
  276. * we cannot read vcodec top idle register
  277. */
  278. rc = __read_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS33, &value);
  279. if (rc)
  280. return rc;
  281. if (value) {
  282. d_vpr_e("%s: core clock config not enabled, enabling it to read vcodec registers\n",
  283. __func__);
  284. rc = __write_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS33, 0);
  285. if (rc)
  286. return rc;
  287. }
  288. rc = __write_register_masked(core, VCODEC_DMA_SPARE_3, 0x1, BIT(0));
  289. if (rc)
  290. return rc;
  291. /*
  292. * add MNoC idle check before collapsing MVS0 per HPG update
  293. * poll for NoC DMA idle -> HPG 6.1.1
  294. */
  295. for (i = 0; i < core->capabilities[NUM_VPP_PIPE].value; i++) {
  296. rc = __read_register_with_poll_timeout(core, VCODEC_SS_IDLE_STATUSn + 4*i,
  297. 0x400000, 0x400000, 2000, 20000);
  298. if (rc)
  299. d_vpr_e("%s: VCODEC_SS_IDLE_STATUSn (%d) is not idle (%#x)\n",
  300. __func__, i, value);
  301. }
  302. /* set MNoC to low power, set PD_NOC_QREQ (bit 0) */
  303. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  304. 0x1, BIT(0));
  305. if (rc)
  306. return rc;
  307. rc = __read_register(core, AON_WRAPPER_MVP_NOC_LPI_STATUS, &value);
  308. if (rc)
  309. return rc;
  310. while ((!(value & BIT(0))) && (value & BIT(1) || value & BIT(2))) {
  311. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  312. 0x0, BIT(0));
  313. if (rc)
  314. return rc;
  315. usleep_range(10, 20);
  316. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  317. 0x1, BIT(0));
  318. if (rc)
  319. return rc;
  320. usleep_range(10, 20);
  321. rc = __read_register(core, AON_WRAPPER_MVP_NOC_LPI_STATUS, &value);
  322. if (rc)
  323. return rc;
  324. ++count;
  325. if (count >= 1000) {
  326. d_vpr_e("%s: AON_WRAPPER_MVP_NOC_LPI_CONTROL failed\n", __func__);
  327. break;
  328. }
  329. }
  330. if (count < 1000) {
  331. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  332. 0x0, BIT(0));
  333. if (rc)
  334. return rc;
  335. }
  336. i = 0;
  337. do {
  338. value = 0;
  339. if (core->platform->data.vpu_ver == VPU_VERSION_IRIS33) {
  340. __read_register(core,
  341. VCODEC_NOC_SidebandManager_SenseIn0_Low,
  342. &sense0_low);
  343. __read_register(core,
  344. VCODEC_NOC_SIDEBANDMANAGER_SENSEIN0_HIGH,
  345. &sense0_high);
  346. __read_register(core,
  347. VCODEC_NOC_SIDEBANDMANAGER_SENSEIN1_HIGH,
  348. &sense1_high);
  349. __read_register(core,
  350. VCODEC_NOC_SIDEBANDMANAGER_SENSEIN2_LOW,
  351. &sense2_low);
  352. } else if (core->platform->data.vpu_ver == VPU_VERSION_IRIS33_2P) {
  353. __read_register(core,
  354. VCODEC_NOC_SidebandManager_SenseIn0_Low_2P,
  355. &sense0_low);
  356. __read_register(core,
  357. VCODEC_NOC_SIDEBANDMANAGER_SENSEIN0_HIGH_2P,
  358. &sense0_high);
  359. __read_register(core,
  360. VCODEC_NOC_SIDEBANDMANAGER_SENSEIN1_HIGH_2P,
  361. &sense1_high);
  362. __read_register(core,
  363. VCODEC_NOC_SIDEBANDMANAGER_SENSEIN2_LOW_2P,
  364. &sense2_low);
  365. }
  366. value = ((sense0_low & 0x00008000) ||
  367. (sense0_high & 0x00000800) ||
  368. (sense1_high & 0x00800000) ||
  369. (sense2_low & 0x00002000));
  370. usleep_range(10, 20);
  371. i++;
  372. } while ((value) && (i <= 100));
  373. d_vpr_h("%s: sideband register value = %d\n", __func__, value);
  374. /*
  375. * Reset both sides of 2 ahb2ahb_bridges (TZ and non-TZ)
  376. * do we need to check status register here?
  377. */
  378. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x3);
  379. if (rc)
  380. return rc;
  381. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x2);
  382. if (rc)
  383. return rc;
  384. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x0);
  385. if (rc)
  386. return rc;
  387. disable_power:
  388. /* power down process */
  389. rc = call_res_op(core, gdsc_off, core, "vcodec");
  390. if (rc) {
  391. d_vpr_e("%s: disable regulator vcodec failed\n", __func__);
  392. rc = 0;
  393. }
  394. return rc;
  395. }
  396. static int __power_off_iris33_controller(struct msm_vidc_core *core)
  397. {
  398. int noc_lpi_status = 0, count = 0;
  399. int rc = 0, value = 0;
  400. /*
  401. * mask fal10_veto QLPAC error since fal10_veto can go 1
  402. * when pwwait == 0 and clamped to 0 -> HPG 6.1.2
  403. */
  404. rc = __write_register(core, CPU_CS_X2RPMh_IRIS33, 0x3);
  405. if (rc)
  406. return rc;
  407. /* Set Iris CPU NoC to Low power */
  408. rc = __write_register_masked(core, WRAPPER_IRIS_CPU_NOC_LPI_CONTROL,
  409. 0x1, BIT(0));
  410. if (rc)
  411. return rc;
  412. rc = __read_register_with_poll_timeout(core, WRAPPER_IRIS_CPU_NOC_LPI_STATUS,
  413. 0x1, 0x1, 200, 2000);
  414. if (rc)
  415. d_vpr_e("%s: WRAPPER_IRIS_CPU_NOC_LPI_CONTROL failed\n", __func__);
  416. /* Debug bridge LPI release */
  417. rc = __write_register(core, WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS33, 0x0);
  418. if (rc)
  419. return rc;
  420. rc = __read_register_with_poll_timeout(core, WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS33,
  421. 0xffffffff, 0x0, 200, 2000);
  422. if (rc)
  423. d_vpr_e("%s: debug bridge release failed\n", __func__);
  424. /* Reset MVP QNS4PDXFIFO */
  425. rc = __write_register(core, WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG, 0x3);
  426. if (rc)
  427. return rc;
  428. rc = __write_register(core, WRAPPER_TZ_QNS4PDXFIFO_RESET, 0x1);
  429. if (rc)
  430. return rc;
  431. rc = __write_register(core, WRAPPER_TZ_QNS4PDXFIFO_RESET, 0x0);
  432. if (rc)
  433. return rc;
  434. rc = __write_register(core, WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG, 0x0);
  435. if (rc)
  436. return rc;
  437. /* assert and deassert axi and mvs0c resets */
  438. rc = call_res_op(core, reset_control_assert, core, "video_axi_reset");
  439. if (rc)
  440. d_vpr_e("%s: assert video_axi_reset failed\n", __func__);
  441. rc = call_res_op(core, reset_control_assert, core, "video_mvs0_reset");
  442. if (rc)
  443. d_vpr_e("%s: assert video_mvs0_reset failed\n", __func__);
  444. /* set retain mem and peripheral before asset mvs0c reset */
  445. rc = call_res_op(core, clk_set_flag, core,
  446. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_RETAIN_MEM);
  447. if (rc)
  448. d_vpr_e("%s: set retain mem failed\n", __func__);
  449. rc = call_res_op(core, clk_set_flag, core,
  450. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_RETAIN_PERIPH);
  451. if (rc)
  452. d_vpr_e("%s: set retain peripheral failed\n", __func__);
  453. rc = call_res_op(core, reset_control_assert, core, "video_mvs0c_reset");
  454. if (rc)
  455. d_vpr_e("%s: assert video_mvs0c_reset failed\n", __func__);
  456. usleep_range(400, 500);
  457. rc = call_res_op(core, reset_control_deassert, core, "video_mvs0_reset");
  458. if (rc)
  459. d_vpr_e("%s: de-assert video_mvs0_reset failed\n", __func__);
  460. rc = call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  461. if (rc)
  462. d_vpr_e("%s: de-assert video_axi_reset failed\n", __func__);
  463. rc = call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  464. if (rc)
  465. d_vpr_e("%s: de-assert video_mvs0c_reset failed\n", __func__);
  466. /* Disable MVP NoC clock */
  467. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_CLK_CONTROL,
  468. 0x1, BIT(0));
  469. if (rc)
  470. return rc;
  471. /* enable MVP NoC reset */
  472. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_SW_RESET,
  473. 0x1, BIT(0));
  474. if (rc)
  475. return rc;
  476. /*
  477. * need to acquire "video_xo_reset" before assert and release
  478. * after de-assert "video_xo_reset" reset clock to avoid other
  479. * drivers (eva driver) operating on this shared reset clock
  480. * and AON_WRAPPER_SPARE register in parallel.
  481. */
  482. rc = call_res_op(core, reset_control_acquire, core, "video_xo_reset");
  483. if (rc) {
  484. d_vpr_e("%s: failed to acquire video_xo_reset control\n", __func__);
  485. goto skip_video_xo_reset;
  486. }
  487. /* poll AON spare register bit0 to become zero with 50ms timeout */
  488. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_SPARE,
  489. 0x1, 0x0, 1000, 50 * 1000);
  490. if (rc)
  491. d_vpr_e("%s: AON spare register is not zero\n", __func__);
  492. /* enable bit(1) to avoid cvp noc xo reset */
  493. rc = __write_register(core, AON_WRAPPER_SPARE, value | 0x2);
  494. if (rc)
  495. goto exit;
  496. /* assert video_cc XO reset */
  497. rc = call_res_op(core, reset_control_assert, core, "video_xo_reset");
  498. if (rc)
  499. d_vpr_e("%s: assert video_xo_reset failed\n", __func__);
  500. /* De-assert MVP NoC reset */
  501. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_SW_RESET,
  502. 0x0, BIT(0));
  503. if (rc)
  504. d_vpr_e("%s: MVP_NOC_CORE_SW_RESET failed\n", __func__);
  505. /* De-assert video_cc XO reset */
  506. usleep_range(80, 100);
  507. rc = call_res_op(core, reset_control_deassert, core, "video_xo_reset");
  508. if (rc)
  509. d_vpr_e("%s: deassert video_xo_reset failed\n", __func__);
  510. /* reset AON spare register */
  511. rc = __write_register(core, AON_WRAPPER_SPARE, 0x0);
  512. if (rc)
  513. goto exit;
  514. /* release reset control for other consumers */
  515. rc = call_res_op(core, reset_control_release, core, "video_xo_reset");
  516. if (rc)
  517. d_vpr_e("%s: failed to release video_xo_reset reset\n", __func__);
  518. skip_video_xo_reset:
  519. /* Enable MVP NoC clock */
  520. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_CLK_CONTROL,
  521. 0x0, BIT(0));
  522. if (rc)
  523. return rc;
  524. rc = call_res_op(core, clk_disable, core, "video_cc_mvs0_clk");
  525. if (rc) {
  526. d_vpr_e("%s: disable unprepare video_cc_mvs0_clk failed\n", __func__);
  527. rc = 0;
  528. }
  529. /* remove retain mem and retain peripheral */
  530. rc = call_res_op(core, clk_set_flag, core,
  531. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_NORETAIN_PERIPH);
  532. if (rc)
  533. d_vpr_e("%s: set noretain peripheral failed\n", __func__);
  534. rc = call_res_op(core, clk_set_flag, core,
  535. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_NORETAIN_MEM);
  536. if (rc)
  537. d_vpr_e("%s: set noretain mem failed\n", __func__);
  538. /* Turn off MVP MVS0C core clock */
  539. rc = call_res_op(core, clk_disable, core, "video_cc_mvs0c_clk");
  540. if (rc) {
  541. d_vpr_e("%s: disable unprepare video_cc_mvs0c_clk failed\n", __func__);
  542. rc = 0;
  543. }
  544. if (!is_core_state(core, MSM_VIDC_CORE_ERROR))
  545. goto power_down;
  546. /* power cycle process to recover from NoC error */
  547. rc = call_res_op(core, gdsc_off, core, "iris-ctl");
  548. if (rc) {
  549. d_vpr_e("%s: disable regulator iris-ctl failed\n", __func__);
  550. rc = 0;
  551. }
  552. call_res_op(core, gdsc_on, core, "iris-ctl");
  553. rc = call_res_op(core, clk_enable, core, "video_cc_mvs0c_clk");
  554. /* assert and deassert axi and mvs0c resets */
  555. rc = call_res_op(core, reset_control_assert, core, "video_axi_reset");
  556. if (rc)
  557. d_vpr_e("%s: assert video_axi_reset failed\n", __func__);
  558. /* set retain mem and peripheral before asset mvs0c reset */
  559. rc = call_res_op(core, clk_set_flag, core,
  560. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_RETAIN_MEM);
  561. if (rc)
  562. d_vpr_e("%s: set retain mem failed\n", __func__);
  563. rc = call_res_op(core, clk_set_flag, core,
  564. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_RETAIN_PERIPH);
  565. if (rc)
  566. d_vpr_e("%s: set retain peripheral failed\n", __func__);
  567. rc = call_res_op(core, reset_control_assert, core, "video_mvs0c_reset");
  568. if (rc)
  569. d_vpr_e("%s: assert video_mvs0c_reset failed\n", __func__);
  570. usleep_range(400, 500);
  571. rc = call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  572. if (rc)
  573. d_vpr_e("%s: de-assert video_axi_reset failed\n", __func__);
  574. rc = call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  575. if (rc)
  576. d_vpr_e("%s: de-assert video_mvs0c_reset failed\n", __func__);
  577. rc = call_res_op(core, gdsc_on, core, "vcodec");
  578. if (rc)
  579. return rc;
  580. rc = call_res_op(core, clk_enable, core, "video_cc_mvs0_clk");
  581. if (rc)
  582. return rc;
  583. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  584. 0x1, BIT(0));
  585. if (rc)
  586. return rc;
  587. usleep_range(10, 20);
  588. rc = __read_register(core, AON_WRAPPER_MVP_NOC_LPI_STATUS, &noc_lpi_status);
  589. if (rc)
  590. return rc;
  591. while ((!(noc_lpi_status & BIT(0))) &&
  592. (noc_lpi_status & BIT(1) || noc_lpi_status & BIT(2))) {
  593. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  594. 0x0, BIT(0));
  595. if (rc)
  596. return rc;
  597. usleep_range(10, 20);
  598. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  599. 0x1, BIT(0));
  600. if (rc)
  601. return rc;
  602. usleep_range(10, 20);
  603. rc = __read_register(core, AON_WRAPPER_MVP_NOC_LPI_STATUS, &noc_lpi_status);
  604. if (rc)
  605. return rc;
  606. ++count;
  607. if (count >= 1000) {
  608. d_vpr_e("%s: AON_WRAPPER_MVP_NOC_LPI_CONTROL failed\n", __func__);
  609. break;
  610. }
  611. }
  612. if (count < 1000) {
  613. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  614. 0x0, BIT(0));
  615. if (rc)
  616. return rc;
  617. }
  618. rc = call_res_op(core, clk_disable, core, "video_cc_mvs0_clk");
  619. if (rc) {
  620. d_vpr_e("%s: disable unprepare video_cc_mvs0_clk failed\n", __func__);
  621. rc = 0;
  622. }
  623. rc = call_res_op(core, gdsc_off, core, "vcodec");
  624. if (rc) {
  625. d_vpr_e("%s: disable regulator vcodec failed\n", __func__);
  626. rc = 0;
  627. }
  628. /* remove retain mem and retain peripheral */
  629. rc = call_res_op(core, clk_set_flag, core,
  630. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_NORETAIN_PERIPH);
  631. if (rc)
  632. d_vpr_e("%s: set noretain peripheral failed\n", __func__);
  633. rc = call_res_op(core, clk_set_flag, core,
  634. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_NORETAIN_MEM);
  635. if (rc)
  636. d_vpr_e("%s: set noretain mem failed\n", __func__);
  637. /* Turn off MVP MVS0C core clock */
  638. rc = call_res_op(core, clk_disable, core, "video_cc_mvs0c_clk");
  639. if (rc) {
  640. d_vpr_e("%s: disable unprepare video_cc_mvs0c_clk failed\n", __func__);
  641. rc = 0;
  642. }
  643. power_down:
  644. /* power down process */
  645. rc = call_res_op(core, gdsc_off, core, "iris-ctl");
  646. if (rc) {
  647. d_vpr_e("%s: disable regulator iris-ctl failed\n", __func__);
  648. rc = 0;
  649. }
  650. /* Turn off GCC AXI clock */
  651. rc = call_res_op(core, clk_disable, core, "gcc_video_axi0_clk");
  652. if (rc) {
  653. d_vpr_e("%s: disable unprepare gcc_video_axi0_clk failed\n", __func__);
  654. rc = 0;
  655. }
  656. return rc;
  657. exit:
  658. call_res_op(core, reset_control_release, core, "video_xo_reset");
  659. return rc;
  660. }
  661. static int __power_off_iris33(struct msm_vidc_core *core)
  662. {
  663. int rc = 0;
  664. if (!is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  665. return 0;
  666. /**
  667. * Reset video_cc_mvs0_clk_src value to resolve MMRM high video
  668. * clock projection issue.
  669. */
  670. rc = call_res_op(core, set_clks, core, 0);
  671. if (rc)
  672. d_vpr_e("%s: resetting clocks failed\n", __func__);
  673. if (__power_off_iris33_hardware(core))
  674. d_vpr_e("%s: failed to power off hardware\n", __func__);
  675. if (__power_off_iris33_controller(core))
  676. d_vpr_e("%s: failed to power off controller\n", __func__);
  677. rc = call_res_op(core, set_bw, core, 0, 0);
  678. if (rc)
  679. d_vpr_e("%s: failed to unvote buses\n", __func__);
  680. if (!call_venus_op(core, watchdog, core, core->intr_status))
  681. disable_irq_nosync(core->resource->irq);
  682. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  683. return rc;
  684. }
  685. static int __power_on_iris33_controller(struct msm_vidc_core *core)
  686. {
  687. int rc = 0;
  688. rc = call_res_op(core, gdsc_on, core, "iris-ctl");
  689. if (rc)
  690. goto fail_regulator;
  691. rc = call_res_op(core, reset_control_assert, core, "video_axi_reset");
  692. if (rc)
  693. goto fail_reset_assert_axi;
  694. rc = call_res_op(core, reset_control_assert, core, "video_mvs0c_reset");
  695. if (rc)
  696. goto fail_reset_assert_mvs0c;
  697. /* add usleep between assert and deassert */
  698. usleep_range(1000, 1100);
  699. rc = call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  700. if (rc)
  701. goto fail_reset_deassert_axi;
  702. rc = call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  703. if (rc)
  704. goto fail_reset_deassert_mvs0c;
  705. rc = call_res_op(core, clk_enable, core, "gcc_video_axi0_clk");
  706. if (rc)
  707. goto fail_clk_axi;
  708. rc = call_res_op(core, clk_enable, core, "video_cc_mvs0c_clk");
  709. if (rc)
  710. goto fail_clk_controller;
  711. return 0;
  712. fail_clk_controller:
  713. call_res_op(core, clk_disable, core, "gcc_video_axi0_clk");
  714. fail_clk_axi:
  715. fail_reset_deassert_mvs0c:
  716. fail_reset_deassert_axi:
  717. call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  718. fail_reset_assert_mvs0c:
  719. call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  720. fail_reset_assert_axi:
  721. call_res_op(core, gdsc_off, core, "iris-ctl");
  722. fail_regulator:
  723. return rc;
  724. }
  725. static int __power_on_iris33_hardware(struct msm_vidc_core *core)
  726. {
  727. int rc = 0;
  728. rc = call_res_op(core, gdsc_on, core, "vcodec");
  729. if (rc)
  730. goto fail_regulator;
  731. rc = call_res_op(core, clk_enable, core, "video_cc_mvs0_clk");
  732. if (rc)
  733. goto fail_clk_controller;
  734. return 0;
  735. fail_clk_controller:
  736. call_res_op(core, gdsc_off, core, "vcodec");
  737. fail_regulator:
  738. return rc;
  739. }
  740. static int __power_on_iris33(struct msm_vidc_core *core)
  741. {
  742. struct frequency_table *freq_tbl;
  743. u32 freq = 0;
  744. int rc = 0;
  745. if (is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  746. return 0;
  747. if (!core_in_valid_state(core)) {
  748. d_vpr_e("%s: invalid core state %s\n",
  749. __func__, core_state_name(core->state));
  750. return -EINVAL;
  751. }
  752. /* Vote for all hardware resources */
  753. rc = call_res_op(core, set_bw, core, INT_MAX, INT_MAX);
  754. if (rc) {
  755. d_vpr_e("%s: failed to vote buses, rc %d\n", __func__, rc);
  756. goto fail_vote_buses;
  757. }
  758. rc = __power_on_iris33_controller(core);
  759. if (rc) {
  760. d_vpr_e("%s: failed to power on iris33 controller\n", __func__);
  761. goto fail_power_on_controller;
  762. }
  763. rc = __power_on_iris33_hardware(core);
  764. if (rc) {
  765. d_vpr_e("%s: failed to power on iris33 hardware\n", __func__);
  766. goto fail_power_on_hardware;
  767. }
  768. /* video controller and hardware powered on successfully */
  769. rc = msm_vidc_change_core_sub_state(core, 0, CORE_SUBSTATE_POWER_ENABLE, __func__);
  770. if (rc)
  771. goto fail_power_on_substate;
  772. freq_tbl = core->resource->freq_set.freq_tbl;
  773. freq = core->power.clk_freq ? core->power.clk_freq :
  774. freq_tbl[0].freq;
  775. rc = call_res_op(core, set_clks, core, freq);
  776. if (rc) {
  777. d_vpr_e("%s: failed to scale clocks\n", __func__);
  778. rc = 0;
  779. }
  780. /*
  781. * Re-program all of the registers that get reset as a result of
  782. * regulator_disable() and _enable()
  783. * When video module writing to QOS registers EVA module is not
  784. * supposed to do video_xo_reset operations else we will see register
  785. * access failure, so acquire video_xo_reset to ensure EVA module is
  786. * not doing assert or de-assert on video_xo_reset.
  787. */
  788. rc = call_res_op(core, reset_control_acquire, core, "video_xo_reset");
  789. if (rc) {
  790. d_vpr_e("%s: failed to acquire video_xo_reset control\n", __func__);
  791. goto fail_assert_xo_reset;
  792. }
  793. __set_registers(core);
  794. /*
  795. * Programm NOC error registers before releasing xo reset
  796. * Clear error logger registers and then enable StallEn
  797. */
  798. if (core->platform->data.vpu_ver == VPU_VERSION_IRIS33) {
  799. rc = __write_register(core,
  800. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRCLR_LOW_IRIS33, 0x1);
  801. if (rc) {
  802. d_vpr_e(
  803. "%s: error clearing NOC_MAIN_ERRORLOGGER_ERRCLR_LOW\n",
  804. __func__);
  805. goto fail_program_noc_regs;
  806. }
  807. rc = __write_register(core,
  808. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_MAINCTL_LOW_IRIS33, 0x3);
  809. if (rc) {
  810. d_vpr_e(
  811. "%s: failed to set NOC_ERL_MAIN_ERRORLOGGER_MAINCTL_LOW\n",
  812. __func__);
  813. goto fail_program_noc_regs;
  814. }
  815. rc = __write_register(core,
  816. NOC_SIDEBANDMANAGER_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW_IRIS33,
  817. 0x1);
  818. if (rc) {
  819. d_vpr_e(
  820. "%s: failed to set NOC_SIDEBANDMANAGER_FAULTINEN0_LOW\n",
  821. __func__);
  822. goto fail_program_noc_regs;
  823. }
  824. } else if (core->platform->data.vpu_ver == VPU_VERSION_IRIS33_2P) {
  825. rc = __write_register(core,
  826. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRCLR_LOW_IRIS33_2P, 0x1);
  827. if (rc) {
  828. d_vpr_e(
  829. "%s: error clearing NOC_MAIN_ERRORLOGGER_ERRCLR_LOW\n",
  830. __func__);
  831. goto fail_program_noc_regs;
  832. }
  833. rc = __write_register(core,
  834. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_MAINCTL_LOW_IRIS33_2P, 0x3);
  835. if (rc) {
  836. d_vpr_e(
  837. "%s: failed to set NOC_ERL_MAIN_ERRORLOGGER_MAINCTL_LOW\n",
  838. __func__);
  839. goto fail_program_noc_regs;
  840. }
  841. rc = __write_register(core,
  842. NOC_SIDEBANDMANAGER_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW_IRIS33_2P,
  843. 0x1);
  844. if (rc) {
  845. d_vpr_e(
  846. "%s: failed to set NOC_SIDEBANDMANAGER_FAULTINEN0_LOW\n",
  847. __func__);
  848. goto fail_program_noc_regs;
  849. }
  850. }
  851. /* release reset control for other consumers */
  852. rc = call_res_op(core, reset_control_release, core, "video_xo_reset");
  853. if (rc) {
  854. d_vpr_e("%s: failed to release video_xo_reset reset\n", __func__);
  855. goto fail_deassert_xo_reset;
  856. }
  857. __interrupt_init_iris33(core);
  858. core->intr_status = 0;
  859. enable_irq(core->resource->irq);
  860. return rc;
  861. fail_program_noc_regs:
  862. call_res_op(core, reset_control_release, core, "video_xo_reset");
  863. fail_deassert_xo_reset:
  864. fail_assert_xo_reset:
  865. fail_power_on_substate:
  866. __power_off_iris33_hardware(core);
  867. fail_power_on_hardware:
  868. __power_off_iris33_controller(core);
  869. fail_power_on_controller:
  870. call_res_op(core, set_bw, core, 0, 0);
  871. fail_vote_buses:
  872. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  873. return rc;
  874. }
  875. static int __prepare_pc_iris33(struct msm_vidc_core *core)
  876. {
  877. int rc = 0;
  878. u32 wfi_status = 0, idle_status = 0, pc_ready = 0;
  879. u32 ctrl_status = 0;
  880. rc = __read_register(core, HFI_CTRL_STATUS_IRIS33, &ctrl_status);
  881. if (rc)
  882. return rc;
  883. pc_ready = ctrl_status & HFI_CTRL_PC_READY;
  884. idle_status = ctrl_status & BIT(30);
  885. if (pc_ready) {
  886. d_vpr_h("Already in pc_ready state\n");
  887. return 0;
  888. }
  889. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  890. if (rc)
  891. return rc;
  892. wfi_status &= BIT(0);
  893. if (!wfi_status || !idle_status) {
  894. d_vpr_e("Skipping PC, wfi status not set\n");
  895. goto skip_power_off;
  896. }
  897. rc = __prepare_pc(core);
  898. if (rc) {
  899. d_vpr_e("Failed __prepare_pc %d\n", rc);
  900. goto skip_power_off;
  901. }
  902. rc = __read_register_with_poll_timeout(core, HFI_CTRL_STATUS_IRIS33,
  903. HFI_CTRL_PC_READY, HFI_CTRL_PC_READY, 250, 2500);
  904. if (rc) {
  905. d_vpr_e("%s: Skip PC. Ctrl status not set\n", __func__);
  906. goto skip_power_off;
  907. }
  908. rc = __read_register_with_poll_timeout(core, WRAPPER_TZ_CPU_STATUS,
  909. BIT(0), 0x1, 250, 2500);
  910. if (rc) {
  911. d_vpr_e("%s: Skip PC. Wfi status not set\n", __func__);
  912. goto skip_power_off;
  913. }
  914. return rc;
  915. skip_power_off:
  916. rc = __read_register(core, HFI_CTRL_STATUS_IRIS33, &ctrl_status);
  917. if (rc)
  918. return rc;
  919. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  920. if (rc)
  921. return rc;
  922. wfi_status &= BIT(0);
  923. d_vpr_e("Skip PC, wfi=%#x, idle=%#x, pcr=%#x, ctrl=%#x)\n",
  924. wfi_status, idle_status, pc_ready, ctrl_status);
  925. return -EAGAIN;
  926. }
  927. static int __raise_interrupt_iris33(struct msm_vidc_core *core)
  928. {
  929. int rc = 0;
  930. rc = __write_register(core, CPU_IC_SOFTINT_IRIS33, 1 << CPU_IC_SOFTINT_H2A_SHFT_IRIS33);
  931. if (rc)
  932. return rc;
  933. return 0;
  934. }
  935. static int __watchdog_iris33(struct msm_vidc_core *core, u32 intr_status)
  936. {
  937. int rc = 0;
  938. if (intr_status & WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS33) {
  939. d_vpr_e("%s: received watchdog interrupt\n", __func__);
  940. rc = 1;
  941. }
  942. return rc;
  943. }
  944. static int __read_noc_err_register_iris33(struct msm_vidc_core *core)
  945. {
  946. int rc = 0;
  947. u32 value;
  948. rc = __read_register(core,
  949. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW_IRIS33, &value);
  950. if (!rc)
  951. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW: %#x\n",
  952. __func__, value);
  953. rc = __read_register(core,
  954. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH_IRIS33, &value);
  955. if (!rc)
  956. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH: %#x\n",
  957. __func__, value);
  958. rc = __read_register(core,
  959. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW_IRIS33, &value);
  960. if (!rc)
  961. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW: %#x\n",
  962. __func__, value);
  963. rc = __read_register(core,
  964. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH_IRIS33, &value);
  965. if (!rc)
  966. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH: %#x\n",
  967. __func__, value);
  968. rc = __read_register(core,
  969. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW_IRIS33, &value);
  970. if (!rc)
  971. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW: %#x\n",
  972. __func__, value);
  973. rc = __read_register(core,
  974. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH_IRIS33, &value);
  975. if (!rc)
  976. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH: %#x\n",
  977. __func__, value);
  978. rc = __read_register(core,
  979. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW_IRIS33, &value);
  980. if (!rc)
  981. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW: %#x\n",
  982. __func__, value);
  983. rc = __read_register(core,
  984. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH_IRIS33, &value);
  985. if (!rc)
  986. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH: %#x\n",
  987. __func__, value);
  988. return rc;
  989. }
  990. static int __read_noc_err_register_iris33_2p(struct msm_vidc_core *core)
  991. {
  992. int rc = 0;
  993. u32 value;
  994. rc = __read_register(core,
  995. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW_IRIS33_2P, &value);
  996. if (!rc)
  997. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW: %#x\n",
  998. __func__, value);
  999. rc = __read_register(core,
  1000. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH_IRIS33_2P, &value);
  1001. if (!rc)
  1002. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH: %#x\n",
  1003. __func__, value);
  1004. rc = __read_register(core,
  1005. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW_IRIS33_2P, &value);
  1006. if (!rc)
  1007. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW: %#x\n",
  1008. __func__, value);
  1009. rc = __read_register(core,
  1010. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH_IRIS33_2P, &value);
  1011. if (!rc)
  1012. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH: %#x\n",
  1013. __func__, value);
  1014. rc = __read_register(core,
  1015. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW_IRIS33_2P, &value);
  1016. if (!rc)
  1017. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW: %#x\n",
  1018. __func__, value);
  1019. rc = __read_register(core,
  1020. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH_IRIS33_2P, &value);
  1021. if (!rc)
  1022. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH: %#x\n",
  1023. __func__, value);
  1024. rc = __read_register(core,
  1025. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW_IRIS33_2P, &value);
  1026. if (!rc)
  1027. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW: %#x\n",
  1028. __func__, value);
  1029. rc = __read_register(core,
  1030. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH_IRIS33_2P, &value);
  1031. if (!rc)
  1032. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH: %#x\n",
  1033. __func__, value);
  1034. return rc;
  1035. }
  1036. static int __noc_error_info_iris33(struct msm_vidc_core *core)
  1037. {
  1038. int rc = 0;
  1039. /*
  1040. * we are not supposed to access vcodec subsystem registers
  1041. * unless vcodec core clock WRAPPER_CORE_CLOCK_CONFIG_IRIS33 is enabled.
  1042. * core clock might have been disabled by video firmware as part of
  1043. * inter frame power collapse (power plane control feature).
  1044. */
  1045. /*
  1046. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_LOW);
  1047. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_LOW: %#x\n", val);
  1048. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_HIGH);
  1049. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_HIGH: %#x\n", val);
  1050. val = __read_register(core, VCODEC_NOC_ERL_MAIN_MAINCTL_LOW);
  1051. d_vpr_e("VCODEC_NOC_ERL_MAIN_MAINCTL_LOW: %#x\n", val);
  1052. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRVLD_LOW);
  1053. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRVLD_LOW: %#x\n", val);
  1054. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRCLR_LOW);
  1055. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRCLR_LOW: %#x\n", val);
  1056. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW);
  1057. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW: %#x\n", val);
  1058. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH);
  1059. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH: %#x\n", val);
  1060. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW);
  1061. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW: %#x\n", val);
  1062. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH);
  1063. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH: %#x\n", val);
  1064. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW);
  1065. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW: %#x\n", val);
  1066. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH);
  1067. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH: %#x\n", val);
  1068. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW);
  1069. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW: %#x\n", val);
  1070. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH);
  1071. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH: %#x\n", val);
  1072. */
  1073. if (is_iris33_hw_power_collapsed(core)) {
  1074. d_vpr_e("%s: video hardware already power collapsed\n", __func__);
  1075. return rc;
  1076. }
  1077. /*
  1078. * Acquire video_xo_reset to ensure EVA module is
  1079. * not doing assert or de-assert on video_xo_reset
  1080. * while reading noc registers
  1081. */
  1082. d_vpr_e("%s: read NOC ERR LOG registers\n", __func__);
  1083. rc = call_res_op(core, reset_control_acquire, core, "video_xo_reset");
  1084. if (rc) {
  1085. d_vpr_e("%s: failed to acquire video_xo_reset control\n", __func__);
  1086. goto fail_assert_xo_reset;
  1087. }
  1088. if (core->platform->data.vpu_ver == VPU_VERSION_IRIS33)
  1089. rc = __read_noc_err_register_iris33(core);
  1090. else if (core->platform->data.vpu_ver == VPU_VERSION_IRIS33_2P)
  1091. rc = __read_noc_err_register_iris33_2p(core);
  1092. /* release reset control for other consumers */
  1093. rc = call_res_op(core, reset_control_release, core, "video_xo_reset");
  1094. if (rc) {
  1095. d_vpr_e("%s: failed to release video_xo_reset reset\n", __func__);
  1096. goto fail_deassert_xo_reset;
  1097. }
  1098. fail_deassert_xo_reset:
  1099. fail_assert_xo_reset:
  1100. return rc;
  1101. }
  1102. static int __clear_interrupt_iris33(struct msm_vidc_core *core)
  1103. {
  1104. u32 intr_status = 0, mask = 0;
  1105. int rc = 0;
  1106. rc = __read_register(core, WRAPPER_INTR_STATUS_IRIS33, &intr_status);
  1107. if (rc)
  1108. return rc;
  1109. mask = (WRAPPER_INTR_STATUS_A2H_BMSK_IRIS33|
  1110. WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS33|
  1111. HFI_CTRL_VCODEC_IDLE);
  1112. if (intr_status & mask) {
  1113. core->intr_status |= intr_status;
  1114. core->reg_count++;
  1115. d_vpr_l("INTERRUPT: times: %d interrupt_status: %d\n",
  1116. core->reg_count, intr_status);
  1117. } else {
  1118. core->spur_count++;
  1119. }
  1120. rc = __write_register(core, CPU_CS_A2HSOFTINTCLR_IRIS33, 1);
  1121. if (rc)
  1122. return rc;
  1123. return 0;
  1124. }
  1125. static int __boot_firmware_iris33(struct msm_vidc_core *core)
  1126. {
  1127. int rc = 0;
  1128. u32 ctrl_init_val = 0, ctrl_status = 0, count = 0, max_tries = 1000;
  1129. rc = __program_bootup_registers_iris33(core);
  1130. if (rc)
  1131. return rc;
  1132. ctrl_init_val = BIT(0);
  1133. rc = __write_register(core, HFI_CTRL_INIT_IRIS33, ctrl_init_val);
  1134. if (rc)
  1135. return rc;
  1136. while (count < max_tries) {
  1137. rc = __read_register(core, HFI_CTRL_STATUS_IRIS33, &ctrl_status);
  1138. if (rc)
  1139. return rc;
  1140. rc = __read_register(core, HFI_CTRL_INIT_IRIS33, &ctrl_init_val);
  1141. if (rc)
  1142. return rc;
  1143. if ((ctrl_status & HFI_CTRL_ERROR_FATAL) ||
  1144. (ctrl_status & HFI_CTRL_ERROR_UC_REGION_NOT_SET) ||
  1145. (ctrl_status & HFI_CTRL_ERROR_HW_FENCE_QUEUE)) {
  1146. d_vpr_e("%s: boot firmware failed, ctrl status %#x\n",
  1147. __func__, ctrl_status);
  1148. return -EINVAL;
  1149. } else if (ctrl_status & HFI_CTRL_READY) {
  1150. d_vpr_h("%s: boot firmware is successful, ctrl status %#x\n",
  1151. __func__, ctrl_status);
  1152. break;
  1153. }
  1154. usleep_range(50, 100);
  1155. count++;
  1156. }
  1157. if (count >= max_tries) {
  1158. d_vpr_e(FMT_STRING_BOOT_FIRMWARE_ERROR,
  1159. ctrl_status, ctrl_init_val);
  1160. return -ETIME;
  1161. }
  1162. /* Enable interrupt before sending commands to venus */
  1163. rc = __write_register(core, CPU_CS_H2XSOFTINTEN_IRIS33, 0x1);
  1164. if (rc)
  1165. return rc;
  1166. rc = __write_register(core, CPU_CS_X2RPMh_IRIS33, 0x0);
  1167. if (rc)
  1168. return rc;
  1169. return rc;
  1170. }
  1171. int msm_vidc_decide_work_mode_iris33(struct msm_vidc_inst *inst)
  1172. {
  1173. u32 work_mode;
  1174. struct v4l2_format *inp_f;
  1175. u32 width, height;
  1176. bool res_ok = false;
  1177. work_mode = MSM_VIDC_STAGE_2;
  1178. inp_f = &inst->fmts[INPUT_PORT];
  1179. if (is_image_decode_session(inst))
  1180. work_mode = MSM_VIDC_STAGE_1;
  1181. if (is_image_session(inst))
  1182. goto exit;
  1183. if (is_decode_session(inst)) {
  1184. height = inp_f->fmt.pix_mp.height;
  1185. width = inp_f->fmt.pix_mp.width;
  1186. res_ok = res_is_less_than(width, height, 1280, 720);
  1187. if (inst->capabilities[CODED_FRAMES].value ==
  1188. CODED_FRAMES_INTERLACE ||
  1189. inst->capabilities[LOWLATENCY_MODE].value ||
  1190. res_ok) {
  1191. work_mode = MSM_VIDC_STAGE_1;
  1192. }
  1193. } else if (is_encode_session(inst)) {
  1194. height = inst->crop.height;
  1195. width = inst->crop.width;
  1196. res_ok = !res_is_greater_than(width, height, 4096, 2160);
  1197. if (res_ok &&
  1198. (inst->capabilities[LOWLATENCY_MODE].value)) {
  1199. work_mode = MSM_VIDC_STAGE_1;
  1200. }
  1201. if (inst->capabilities[SLICE_MODE].value ==
  1202. V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES) {
  1203. work_mode = MSM_VIDC_STAGE_1;
  1204. }
  1205. if (inst->capabilities[LOSSLESS].value)
  1206. work_mode = MSM_VIDC_STAGE_2;
  1207. if (!inst->capabilities[GOP_SIZE].value)
  1208. work_mode = MSM_VIDC_STAGE_2;
  1209. } else {
  1210. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  1211. return -EINVAL;
  1212. }
  1213. exit:
  1214. i_vpr_h(inst, "Configuring work mode = %u low latency = %u, gop size = %u\n",
  1215. work_mode, inst->capabilities[LOWLATENCY_MODE].value,
  1216. inst->capabilities[GOP_SIZE].value);
  1217. msm_vidc_update_cap_value(inst, STAGE, work_mode, __func__);
  1218. return 0;
  1219. }
  1220. int msm_vidc_decide_work_route_iris33(struct msm_vidc_inst *inst)
  1221. {
  1222. u32 work_route;
  1223. struct msm_vidc_core *core;
  1224. core = inst->core;
  1225. work_route = core->capabilities[NUM_VPP_PIPE].value;
  1226. if (is_image_session(inst))
  1227. goto exit;
  1228. if (is_decode_session(inst)) {
  1229. if (inst->capabilities[CODED_FRAMES].value ==
  1230. CODED_FRAMES_INTERLACE)
  1231. work_route = MSM_VIDC_PIPE_1;
  1232. } else if (is_encode_session(inst)) {
  1233. u32 slice_mode;
  1234. slice_mode = inst->capabilities[SLICE_MODE].value;
  1235. /*TODO Pipe=1 for legacy CBR*/
  1236. if (slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES)
  1237. work_route = MSM_VIDC_PIPE_1;
  1238. } else {
  1239. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  1240. return -EINVAL;
  1241. }
  1242. exit:
  1243. i_vpr_h(inst, "Configuring work route = %u", work_route);
  1244. msm_vidc_update_cap_value(inst, PIPE, work_route, __func__);
  1245. return 0;
  1246. }
  1247. int msm_vidc_decide_quality_mode_iris33(struct msm_vidc_inst *inst)
  1248. {
  1249. struct msm_vidc_core *core;
  1250. u32 mbpf, mbps, max_hq_mbpf, max_hq_mbps;
  1251. u32 mode = MSM_VIDC_POWER_SAVE_MODE;
  1252. if (!is_encode_session(inst))
  1253. return 0;
  1254. /* image or lossless or all intra runs at quality mode */
  1255. if (is_image_session(inst) || inst->capabilities[LOSSLESS].value ||
  1256. inst->capabilities[ALL_INTRA].value) {
  1257. mode = MSM_VIDC_MAX_QUALITY_MODE;
  1258. goto decision_done;
  1259. }
  1260. /* for lesser complexity, make LP for all resolution */
  1261. if (inst->capabilities[COMPLEXITY].value < DEFAULT_COMPLEXITY) {
  1262. mode = MSM_VIDC_POWER_SAVE_MODE;
  1263. goto decision_done;
  1264. }
  1265. mbpf = msm_vidc_get_mbs_per_frame(inst);
  1266. mbps = mbpf * msm_vidc_get_fps(inst);
  1267. core = inst->core;
  1268. max_hq_mbpf = core->capabilities[MAX_MBPF_HQ].value;;
  1269. max_hq_mbps = core->capabilities[MAX_MBPS_HQ].value;;
  1270. if (!is_realtime_session(inst)) {
  1271. if (((inst->capabilities[COMPLEXITY].flags & CAP_FLAG_CLIENT_SET) &&
  1272. (inst->capabilities[COMPLEXITY].value >= DEFAULT_COMPLEXITY)) ||
  1273. mbpf <= max_hq_mbpf) {
  1274. mode = MSM_VIDC_MAX_QUALITY_MODE;
  1275. goto decision_done;
  1276. }
  1277. }
  1278. if (mbpf <= max_hq_mbpf && mbps <= max_hq_mbps)
  1279. mode = MSM_VIDC_MAX_QUALITY_MODE;
  1280. decision_done:
  1281. msm_vidc_update_cap_value(inst, QUALITY_MODE, mode, __func__);
  1282. return 0;
  1283. }
  1284. int msm_vidc_adjust_bitrate_boost_iris33(void *instance, struct v4l2_ctrl *ctrl)
  1285. {
  1286. s32 adjusted_value;
  1287. struct msm_vidc_inst *inst = (struct msm_vidc_inst *)instance;
  1288. s32 rc_type = -1;
  1289. u32 width, height, frame_rate;
  1290. struct v4l2_format *f;
  1291. u32 max_bitrate = 0, bitrate = 0;
  1292. adjusted_value = ctrl ? ctrl->val :
  1293. inst->capabilities[BITRATE_BOOST].value;
  1294. if (inst->bufq[OUTPUT_PORT].vb2q->streaming)
  1295. return 0;
  1296. if (msm_vidc_get_parent_value(inst, BITRATE_BOOST,
  1297. BITRATE_MODE, &rc_type, __func__))
  1298. return -EINVAL;
  1299. /*
  1300. * Bitrate Boost are supported only for VBR rc type.
  1301. * Hence, do not adjust or set to firmware for non VBR rc's
  1302. */
  1303. if (rc_type != HFI_RC_VBR_CFR) {
  1304. adjusted_value = 0;
  1305. goto adjust;
  1306. }
  1307. frame_rate = inst->capabilities[FRAME_RATE].value >> 16;
  1308. f = &inst->fmts[OUTPUT_PORT];
  1309. width = f->fmt.pix_mp.width;
  1310. height = f->fmt.pix_mp.height;
  1311. /*
  1312. * honor client set bitrate boost
  1313. * if client did not set, keep max bitrate boost upto 4k@60fps
  1314. * and remove bitrate boost after 4k@60fps
  1315. */
  1316. if (inst->capabilities[BITRATE_BOOST].flags & CAP_FLAG_CLIENT_SET) {
  1317. /* accept client set bitrate boost value as is */
  1318. } else {
  1319. if (res_is_less_than_or_equal_to(width, height, 4096, 2176) &&
  1320. frame_rate <= 60)
  1321. adjusted_value = MAX_BITRATE_BOOST;
  1322. else
  1323. adjusted_value = 0;
  1324. }
  1325. max_bitrate = msm_vidc_get_max_bitrate(inst);
  1326. bitrate = inst->capabilities[BIT_RATE].value;
  1327. if (adjusted_value) {
  1328. if ((bitrate + bitrate / (100 / adjusted_value)) > max_bitrate) {
  1329. i_vpr_h(inst,
  1330. "%s: bitrate %d is beyond max bitrate %d, remove bitrate boost\n",
  1331. __func__, max_bitrate, bitrate);
  1332. adjusted_value = 0;
  1333. }
  1334. }
  1335. adjust:
  1336. msm_vidc_update_cap_value(inst, BITRATE_BOOST, adjusted_value, __func__);
  1337. return 0;
  1338. }
  1339. static struct msm_vidc_venus_ops iris33_ops = {
  1340. .boot_firmware = __boot_firmware_iris33,
  1341. .raise_interrupt = __raise_interrupt_iris33,
  1342. .clear_interrupt = __clear_interrupt_iris33,
  1343. .power_on = __power_on_iris33,
  1344. .power_off = __power_off_iris33,
  1345. .prepare_pc = __prepare_pc_iris33,
  1346. .watchdog = __watchdog_iris33,
  1347. .noc_error_info = __noc_error_info_iris33,
  1348. };
  1349. static struct msm_vidc_session_ops msm_session_ops = {
  1350. .buffer_size = msm_buffer_size_iris33,
  1351. .min_count = msm_buffer_min_count_iris33,
  1352. .extra_count = msm_buffer_extra_count_iris33,
  1353. .ring_buf_count = msm_vidc_ring_buf_count_iris33,
  1354. .calc_freq = msm_vidc_calc_freq_iris33,
  1355. .calc_bw = msm_vidc_calc_bw_iris33,
  1356. .decide_work_route = msm_vidc_decide_work_route_iris33,
  1357. .decide_work_mode = msm_vidc_decide_work_mode_iris33,
  1358. .decide_quality_mode = msm_vidc_decide_quality_mode_iris33,
  1359. };
  1360. int msm_vidc_init_iris33(struct msm_vidc_core *core)
  1361. {
  1362. d_vpr_h("%s()\n", __func__);
  1363. core->venus_ops = &iris33_ops;
  1364. core->session_ops = &msm_session_ops;
  1365. return 0;
  1366. }