hal_rx.h 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  23. *
  24. * @reo_psh_rsn: REO push reason
  25. * @reo_err_code: REO Error code
  26. * @rxdma_psh_rsn: RXDMA push reason
  27. * @rxdma_err_code: RXDMA Error code
  28. * @reserved_1: Reserved bits
  29. * @wbm_err_src: WBM error source
  30. * @pool_id: pool ID, indicates which rxdma pool
  31. * @reserved_2: Reserved bits
  32. */
  33. struct hal_wbm_err_desc_info {
  34. uint16_t reo_psh_rsn:2,
  35. reo_err_code:5,
  36. rxdma_psh_rsn:2,
  37. rxdma_err_code:5,
  38. reserved_1:2;
  39. uint8_t wbm_err_src:3,
  40. pool_id:2,
  41. reserved_2:3;
  42. };
  43. /**
  44. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  45. *
  46. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  47. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  48. */
  49. enum hal_reo_error_status {
  50. HAL_REO_ERROR_DETECTED = 0,
  51. HAL_REO_ROUTING_INSTRUCTION = 1,
  52. };
  53. /**
  54. * @msdu_flags: [0] first_msdu_in_mpdu
  55. * [1] last_msdu_in_mpdu
  56. * [2] msdu_continuation - MSDU spread across buffers
  57. * [23] sa_is_valid - SA match in peer table
  58. * [24] sa_idx_timeout - Timeout while searching for SA match
  59. * [25] da_is_valid - Used to identtify intra-bss forwarding
  60. * [26] da_is_MCBC
  61. * [27] da_idx_timeout - Timeout while searching for DA match
  62. *
  63. */
  64. struct hal_rx_msdu_desc_info {
  65. uint32_t msdu_flags;
  66. uint16_t msdu_len; /* 14 bits for length */
  67. };
  68. /**
  69. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  70. *
  71. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  72. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  73. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  74. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  75. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  76. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  77. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  78. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  79. */
  80. enum hal_rx_msdu_desc_flags {
  81. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  82. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  83. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  84. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  85. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  86. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  87. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  88. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  89. };
  90. /*
  91. * @msdu_count: no. of msdus in the MPDU
  92. * @mpdu_seq: MPDU sequence number
  93. * @mpdu_flags [0] Fragment flag
  94. * [1] MPDU_retry_bit
  95. * [2] AMPDU flag
  96. * [3] raw_ampdu
  97. * @peer_meta_data: Upper bits containing peer id, vdev id
  98. */
  99. struct hal_rx_mpdu_desc_info {
  100. uint16_t msdu_count;
  101. uint16_t mpdu_seq; /* 12 bits for length */
  102. uint32_t mpdu_flags;
  103. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  104. };
  105. /**
  106. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  107. *
  108. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  109. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  110. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  111. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  112. */
  113. enum hal_rx_mpdu_desc_flags {
  114. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  115. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  116. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  117. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  118. };
  119. /**
  120. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  121. * BUFFER_ADDR_INFO structure
  122. *
  123. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  124. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  125. * descriptor list
  126. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  127. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  128. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  129. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  130. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  131. */
  132. enum hal_rx_ret_buf_manager {
  133. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  134. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  135. HAL_RX_BUF_RBM_FW_BM = 2,
  136. HAL_RX_BUF_RBM_SW0_BM = 3,
  137. HAL_RX_BUF_RBM_SW1_BM = 4,
  138. HAL_RX_BUF_RBM_SW2_BM = 5,
  139. HAL_RX_BUF_RBM_SW3_BM = 6,
  140. };
  141. /*
  142. * Given the offset of a field in bytes, returns uint8_t *
  143. */
  144. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  145. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  146. /*
  147. * Given the offset of a field in bytes, returns uint32_t *
  148. */
  149. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  150. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  151. #define _HAL_MS(_word, _mask, _shift) \
  152. (((_word) & (_mask)) >> (_shift))
  153. /*
  154. * macro to set the LSW of the nbuf data physical address
  155. * to the rxdma ring entry
  156. */
  157. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  158. ((*(((unsigned int *) buff_addr_info) + \
  159. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  160. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  161. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  162. /*
  163. * macro to set the LSB of MSW of the nbuf data physical address
  164. * to the rxdma ring entry
  165. */
  166. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  169. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  170. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  171. /*
  172. * macro to set the cookie into the rxdma ring entry
  173. */
  174. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  175. ((*(((unsigned int *) buff_addr_info) + \
  176. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  177. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  178. ((*(((unsigned int *) buff_addr_info) + \
  179. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  180. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  181. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  182. /*
  183. * macro to set the LSW of the nbuf data physical address
  184. * to the WBM ring entry
  185. */
  186. #define HAL_WBM_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  187. ((*(((unsigned int *) buff_addr_info) + \
  188. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  189. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  191. /*
  192. * macro to set the LSB of MSW of the nbuf data physical address
  193. * to the WBM ring entry
  194. */
  195. #define HAL_WBM_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  196. ((*(((unsigned int *) buff_addr_info) + \
  197. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  198. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  199. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  200. /*
  201. * macro to set the manager into the rxdma ring entry
  202. */
  203. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  204. ((*(((unsigned int *) buff_addr_info) + \
  205. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  206. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  207. ((*(((unsigned int *) buff_addr_info) + \
  208. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  209. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  210. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  211. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  212. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  213. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  214. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  215. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  216. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  217. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  218. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  219. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  220. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  221. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  223. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  224. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  225. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  226. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  227. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  228. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  229. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  230. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  231. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  233. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  234. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  235. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  236. /* TODO: Convert the following structure fields accesseses to offsets */
  237. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  238. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  239. (((struct reo_destination_ring *) \
  240. reo_desc)->buf_or_link_desc_addr_info)))
  241. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  246. (HAL_RX_BUF_COOKIE_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  250. ((mpdu_info_ptr \
  251. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  252. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  253. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  254. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  255. ((mpdu_info_ptr \
  256. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  257. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  258. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  259. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  260. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  262. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  263. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  264. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  266. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  267. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  268. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  269. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  272. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  275. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  276. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  277. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  278. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  279. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  280. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  281. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  283. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  284. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  285. /*
  286. * NOTE: None of the following _GET macros need a right
  287. * shift by the corresponding _LSB. This is because, they are
  288. * finally taken and "OR'ed" into a single word again.
  289. */
  290. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  291. ((*(((uint32_t *)msdu_info_ptr) + \
  292. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  293. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  294. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  295. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  296. ((*(((uint32_t *)msdu_info_ptr) + \
  297. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  298. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  299. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  300. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  301. ((*(((uint32_t *)msdu_info_ptr) + \
  302. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  303. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  304. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  305. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  306. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  307. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  308. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  309. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  317. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  318. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  320. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  321. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  322. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  323. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  324. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  325. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  326. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  330. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  334. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  338. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  342. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  343. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  344. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  345. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  346. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  347. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  351. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  352. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  353. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  354. RX_MPDU_INFO_4_PN_31_0_MASK, \
  355. RX_MPDU_INFO_4_PN_31_0_LSB))
  356. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  357. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  358. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  359. RX_MPDU_INFO_5_PN_63_32_MASK, \
  360. RX_MPDU_INFO_5_PN_63_32_LSB))
  361. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  362. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  363. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  364. RX_MPDU_INFO_6_PN_95_64_MASK, \
  365. RX_MPDU_INFO_6_PN_95_64_LSB))
  366. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  367. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  368. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  369. RX_MPDU_INFO_7_PN_127_96_MASK, \
  370. RX_MPDU_INFO_7_PN_127_96_LSB))
  371. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  372. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  373. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  374. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  375. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  376. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  377. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  378. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  379. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  380. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  381. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  382. (*(uint32_t *)(((uint8_t *)_ptr) + \
  383. _wrd ## _ ## _field ## _OFFSET) |= \
  384. ((_val << _wrd ## _ ## _field ## _LSB) & \
  385. _wrd ## _ ## _field ## _MASK))
  386. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  387. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  388. _field, _val)
  389. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  390. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  391. _field, _val)
  392. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  393. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  394. _field, _val)
  395. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  396. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  397. {
  398. struct reo_destination_ring *reo_dst_ring;
  399. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  400. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  401. qdf_mem_copy(&mpdu_info,
  402. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  403. sizeof(struct rx_mpdu_desc_info));
  404. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  405. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  406. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  407. mpdu_desc_info->peer_meta_data =
  408. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  409. }
  410. /*
  411. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  412. * @ Specifically flags needed are:
  413. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  414. * @ msdu_continuation, sa_is_valid,
  415. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  416. * @ da_is_MCBC
  417. *
  418. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  419. * @ descriptor
  420. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  421. * @ Return: void
  422. */
  423. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  424. struct hal_rx_msdu_desc_info *msdu_desc_info)
  425. {
  426. struct reo_destination_ring *reo_dst_ring;
  427. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  428. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  429. qdf_mem_copy(&msdu_info,
  430. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  431. sizeof(struct rx_msdu_desc_info));
  432. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  433. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  434. }
  435. /*
  436. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  437. * rxdma ring entry.
  438. * @rxdma_entry: descriptor entry
  439. * @paddr: physical address of nbuf data pointer.
  440. * @cookie: SW cookie used as a index to SW rx desc.
  441. * @manager: who owns the nbuf (host, NSS, etc...).
  442. *
  443. */
  444. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  445. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  446. {
  447. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  448. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  449. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  450. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  451. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  452. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  453. }
  454. /*
  455. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  456. * pre-header.
  457. */
  458. /*
  459. * Every Rx packet starts at an offset from the top of the buffer.
  460. * If the host hasn't subscribed to any specific TLV, there is
  461. * still space reserved for the following TLV's from the start of
  462. * the buffer:
  463. * -- RX ATTENTION
  464. * -- RX MPDU START
  465. * -- RX MSDU START
  466. * -- RX MSDU END
  467. * -- RX MPDU END
  468. * -- RX PACKET HEADER (802.11)
  469. * If the host subscribes to any of the TLV's above, that TLV
  470. * if populated by the HW
  471. */
  472. #define NUM_DWORDS_TAG 1
  473. /* By default the packet header TLV is 128 bytes */
  474. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  475. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  476. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  477. #define RX_PKT_OFFSET_WORDS \
  478. ( \
  479. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  480. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  481. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  482. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  483. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  485. )
  486. #define RX_PKT_OFFSET_BYTES \
  487. (RX_PKT_OFFSET_WORDS << 2)
  488. #define RX_PKT_HDR_TLV_LEN 120
  489. /*
  490. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  491. */
  492. struct rx_attention_tlv {
  493. uint32_t tag;
  494. struct rx_attention rx_attn;
  495. };
  496. struct rx_mpdu_start_tlv {
  497. uint32_t tag;
  498. struct rx_mpdu_start rx_mpdu_start;
  499. };
  500. struct rx_msdu_start_tlv {
  501. uint32_t tag;
  502. struct rx_msdu_start rx_msdu_start;
  503. };
  504. struct rx_msdu_end_tlv {
  505. uint32_t tag;
  506. struct rx_msdu_end rx_msdu_end;
  507. };
  508. struct rx_mpdu_end_tlv {
  509. uint32_t tag;
  510. struct rx_mpdu_end rx_mpdu_end;
  511. };
  512. struct rx_pkt_hdr_tlv {
  513. uint32_t tag; /* 4 B */
  514. uint32_t phy_ppdu_id; /* 4 B */
  515. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  516. };
  517. #define RXDMA_OPTIMIZATION
  518. #ifdef RXDMA_OPTIMIZATION
  519. /*
  520. * The RX_PADDING_BYTES is required so that the TLV's don't
  521. * spread across the 128 byte boundary
  522. * RXDMA optimization requires:
  523. * 1) MSDU_END & ATTENTION TLV's follow in that order
  524. * 2) TLV's don't span across 128 byte lines
  525. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  526. */
  527. #if defined(WCSS_VERSION) && \
  528. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  529. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  530. #define RX_PADDING0_BYTES 4
  531. #endif
  532. #define RX_PADDING1_BYTES 16
  533. struct rx_pkt_tlvs {
  534. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  535. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  536. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  537. #if defined(WCSS_VERSION) && \
  538. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  539. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  540. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  541. #endif
  542. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  543. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  544. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  545. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  546. };
  547. #else /* RXDMA_OPTIMIZATION */
  548. struct rx_pkt_tlvs {
  549. struct rx_attention_tlv attn_tlv;
  550. struct rx_mpdu_start_tlv mpdu_start_tlv;
  551. struct rx_msdu_start_tlv msdu_start_tlv;
  552. struct rx_msdu_end_tlv msdu_end_tlv;
  553. struct rx_mpdu_end_tlv mpdu_end_tlv;
  554. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  555. };
  556. #endif /* RXDMA_OPTIMIZATION */
  557. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  558. static inline uint8_t
  559. *hal_rx_pkt_hdr_get(uint8_t *buf)
  560. {
  561. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  562. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  563. }
  564. static inline uint8_t
  565. *hal_rx_padding0_get(uint8_t *buf)
  566. {
  567. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  568. return pkt_tlvs->rx_padding0;
  569. }
  570. /*
  571. * @ hal_rx_encryption_info_valid: Returns encryption type.
  572. *
  573. * @ buf: rx_tlv_hdr of the received packet
  574. * @ Return: encryption type
  575. */
  576. static inline uint32_t
  577. hal_rx_encryption_info_valid(uint8_t *buf)
  578. {
  579. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  580. struct rx_mpdu_start *mpdu_start =
  581. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  582. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  583. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  584. return encryption_info;
  585. }
  586. /*
  587. * @ hal_rx_print_pn: Prints the PN of rx packet.
  588. *
  589. * @ buf: rx_tlv_hdr of the received packet
  590. * @ Return: void
  591. */
  592. static inline void
  593. hal_rx_print_pn(uint8_t *buf)
  594. {
  595. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  596. struct rx_mpdu_start *mpdu_start =
  597. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  598. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  599. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  600. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  601. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  602. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  603. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  604. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  605. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  606. }
  607. /*
  608. * Get msdu_done bit from the RX_ATTENTION TLV
  609. */
  610. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  611. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  612. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  613. RX_ATTENTION_2_MSDU_DONE_MASK, \
  614. RX_ATTENTION_2_MSDU_DONE_LSB))
  615. static inline uint32_t
  616. hal_rx_attn_msdu_done_get(uint8_t *buf)
  617. {
  618. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  619. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  620. uint32_t msdu_done;
  621. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  622. return msdu_done;
  623. }
  624. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  625. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  626. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  627. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  628. RX_ATTENTION_1_FIRST_MPDU_LSB))
  629. /*
  630. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  631. * @buf: pointer to rx_pkt_tlvs
  632. *
  633. * reutm: uint32_t(first_msdu)
  634. */
  635. static inline uint32_t
  636. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  637. {
  638. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  639. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  640. uint32_t first_mpdu;
  641. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  642. return first_mpdu;
  643. }
  644. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  645. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  646. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  647. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  648. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  649. /*
  650. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  651. * from rx attention
  652. * @buf: pointer to rx_pkt_tlvs
  653. *
  654. * Return: tcp_udp_cksum_fail
  655. */
  656. static inline bool
  657. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  658. {
  659. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  660. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  661. bool tcp_udp_cksum_fail;
  662. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  663. return tcp_udp_cksum_fail;
  664. }
  665. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  666. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  667. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  668. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  669. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  670. /*
  671. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  672. * from rx attention
  673. * @buf: pointer to rx_pkt_tlvs
  674. *
  675. * Return: ip_cksum_fail
  676. */
  677. static inline bool
  678. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  679. {
  680. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  681. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  682. bool ip_cksum_fail;
  683. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  684. return ip_cksum_fail;
  685. }
  686. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  687. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  688. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  689. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  690. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  691. /*
  692. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  693. * from rx attention
  694. * @buf: pointer to rx_pkt_tlvs
  695. *
  696. * Return: phy_ppdu_id
  697. */
  698. static inline uint16_t
  699. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  700. {
  701. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  702. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  703. uint16_t phy_ppdu_id;
  704. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  705. return phy_ppdu_id;
  706. }
  707. /*
  708. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  709. */
  710. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  711. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  712. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  713. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  714. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  715. static inline uint32_t
  716. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  717. {
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_mpdu_start *mpdu_start =
  720. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  721. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  722. uint32_t peer_meta_data;
  723. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  724. return peer_meta_data;
  725. }
  726. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  727. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  728. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  729. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  730. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  731. /**
  732. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  733. * from rx mpdu info
  734. * @buf: pointer to rx_pkt_tlvs
  735. *
  736. * Return: ampdu flag
  737. */
  738. static inline bool
  739. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  740. {
  741. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  742. struct rx_mpdu_start *mpdu_start =
  743. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  744. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  745. bool ampdu_flag;
  746. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  747. return ampdu_flag;
  748. }
  749. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  750. ((*(((uint32_t *)_rx_mpdu_info) + \
  751. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  752. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  753. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  754. /*
  755. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  756. *
  757. * @ buf: rx_tlv_hdr of the received packet
  758. * @ peer_mdata: peer meta data to be set.
  759. * @ Return: void
  760. */
  761. static inline void
  762. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  763. {
  764. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  765. struct rx_mpdu_start *mpdu_start =
  766. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  767. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  768. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  769. }
  770. #if defined(WCSS_VERSION) && \
  771. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  772. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  773. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  774. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  775. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  776. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  777. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  778. #else
  779. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  780. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  781. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  782. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  783. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  784. #endif
  785. /**
  786. * LRO information needed from the TLVs
  787. */
  788. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  789. (_HAL_MS( \
  790. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  791. msdu_end_tlv.rx_msdu_end), \
  792. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  793. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  794. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  795. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  796. (_HAL_MS( \
  797. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  798. msdu_end_tlv.rx_msdu_end), \
  799. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  800. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  801. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  802. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  803. (_HAL_MS( \
  804. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  805. msdu_end_tlv.rx_msdu_end), \
  806. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  807. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  808. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  809. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  810. (_HAL_MS( \
  811. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  812. msdu_end_tlv.rx_msdu_end), \
  813. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  814. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  815. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  816. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  817. (_HAL_MS( \
  818. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  819. msdu_end_tlv.rx_msdu_end), \
  820. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  821. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  822. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  823. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  824. (_HAL_MS( \
  825. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  826. msdu_start_tlv.rx_msdu_start), \
  827. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  828. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  829. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  830. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  831. (_HAL_MS( \
  832. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  833. msdu_start_tlv.rx_msdu_start), \
  834. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  835. RX_MSDU_START_2_TCP_PROTO_MASK, \
  836. RX_MSDU_START_2_TCP_PROTO_LSB))
  837. #define HAL_RX_TLV_GET_IPV6(buf) \
  838. (_HAL_MS( \
  839. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  840. msdu_start_tlv.rx_msdu_start), \
  841. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  842. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  843. RX_MSDU_START_2_IPV6_PROTO_LSB))
  844. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  845. (_HAL_MS( \
  846. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  847. msdu_start_tlv.rx_msdu_start), \
  848. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  849. RX_MSDU_START_1_L3_OFFSET_MASK, \
  850. RX_MSDU_START_1_L3_OFFSET_LSB))
  851. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  852. (_HAL_MS( \
  853. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  854. msdu_start_tlv.rx_msdu_start), \
  855. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  856. RX_MSDU_START_1_L4_OFFSET_MASK, \
  857. RX_MSDU_START_1_L4_OFFSET_LSB))
  858. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  859. (_HAL_MS( \
  860. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  861. msdu_start_tlv.rx_msdu_start), \
  862. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  863. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  864. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  865. /**
  866. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  867. * l3_header padding from rx_msdu_end TLV
  868. *
  869. * @ buf: pointer to the start of RX PKT TLV headers
  870. * Return: number of l3 header padding bytes
  871. */
  872. static inline uint32_t
  873. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  874. {
  875. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  876. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  877. uint32_t l3_header_padding;
  878. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  879. return l3_header_padding;
  880. }
  881. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  882. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  883. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  884. RX_MSDU_END_13_SA_IDX_MASK, \
  885. RX_MSDU_END_13_SA_IDX_LSB))
  886. /**
  887. * hal_rx_msdu_end_sa_idx_get(): API to get the
  888. * sa_idx from rx_msdu_end TLV
  889. *
  890. * @ buf: pointer to the start of RX PKT TLV headers
  891. * Return: sa_idx (SA AST index)
  892. */
  893. static inline uint16_t
  894. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  895. {
  896. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  897. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  898. uint16_t sa_idx;
  899. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  900. return sa_idx;
  901. }
  902. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  903. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  904. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  905. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  906. RX_MSDU_END_5_SA_IS_VALID_LSB))
  907. /**
  908. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  909. * sa_is_valid bit from rx_msdu_end TLV
  910. *
  911. * @ buf: pointer to the start of RX PKT TLV headers
  912. * Return: sa_is_valid bit
  913. */
  914. static inline uint8_t
  915. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  916. {
  917. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  918. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  919. uint8_t sa_is_valid;
  920. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  921. return sa_is_valid;
  922. }
  923. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  924. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  925. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  926. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  927. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  928. /**
  929. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  930. * sa_sw_peer_id from rx_msdu_end TLV
  931. *
  932. * @ buf: pointer to the start of RX PKT TLV headers
  933. * Return: sa_sw_peer_id index
  934. */
  935. static inline uint32_t
  936. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  937. {
  938. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  939. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  940. uint32_t sa_sw_peer_id;
  941. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  942. return sa_sw_peer_id;
  943. }
  944. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  945. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  946. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  947. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  948. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  949. /**
  950. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  951. * from rx_msdu_start TLV
  952. *
  953. * @ buf: pointer to the start of RX PKT TLV headers
  954. * Return: msdu length
  955. */
  956. static inline uint32_t
  957. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  958. {
  959. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  960. struct rx_msdu_start *msdu_start =
  961. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  962. uint32_t msdu_len;
  963. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  964. return msdu_len;
  965. }
  966. /**
  967. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  968. * from rx_msdu_start TLV
  969. *
  970. * @buf: pointer to the start of RX PKT TLV headers
  971. * @len: msdu length
  972. *
  973. * Return: none
  974. */
  975. static inline void
  976. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  977. {
  978. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  979. struct rx_msdu_start *msdu_start =
  980. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  981. void *wrd1;
  982. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  983. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  984. *(uint32_t *)wrd1 |= len;
  985. }
  986. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  987. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  988. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  989. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  990. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  991. /*
  992. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  993. * Interval from rx_msdu_start
  994. *
  995. * @buf: pointer to the start of RX PKT TLV header
  996. * Return: uint32_t(bw)
  997. */
  998. static inline uint32_t
  999. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1000. {
  1001. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1002. struct rx_msdu_start *msdu_start =
  1003. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1004. uint32_t bw;
  1005. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1006. return bw;
  1007. }
  1008. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1009. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1010. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1011. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1012. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1013. /**
  1014. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1015. * from rx_msdu_start TLV
  1016. *
  1017. * @ buf: pointer to the start of RX PKT TLV headers
  1018. * Return: toeplitz hash
  1019. */
  1020. static inline uint32_t
  1021. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1022. {
  1023. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1024. struct rx_msdu_start *msdu_start =
  1025. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1026. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1027. }
  1028. /*
  1029. * Get qos_control_valid from RX_MPDU_START
  1030. */
  1031. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1032. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1033. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1034. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1035. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1036. static inline uint32_t
  1037. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1038. {
  1039. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1040. struct rx_mpdu_start *mpdu_start =
  1041. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1042. uint32_t qos_control_valid;
  1043. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1044. &(mpdu_start->rx_mpdu_info_details));
  1045. return qos_control_valid;
  1046. }
  1047. /*
  1048. * Get SW peer id from RX_MPDU_START
  1049. */
  1050. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1051. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1052. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1053. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1054. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1055. static inline uint32_t
  1056. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1057. {
  1058. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1059. struct rx_mpdu_start *mpdu_start =
  1060. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1061. uint32_t sw_peer_id;
  1062. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1063. &(mpdu_start->rx_mpdu_info_details));
  1064. return sw_peer_id;
  1065. }
  1066. #if defined(WCSS_VERSION) && \
  1067. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1068. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1069. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1070. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1071. RX_MSDU_START_5_SGI_OFFSET)), \
  1072. RX_MSDU_START_5_SGI_MASK, \
  1073. RX_MSDU_START_5_SGI_LSB))
  1074. #else
  1075. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1076. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1077. RX_MSDU_START_6_SGI_OFFSET)), \
  1078. RX_MSDU_START_6_SGI_MASK, \
  1079. RX_MSDU_START_6_SGI_LSB))
  1080. #endif
  1081. /**
  1082. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1083. * Interval from rx_msdu_start TLV
  1084. *
  1085. * @buf: pointer to the start of RX PKT TLV headers
  1086. * Return: uint32_t(sgi)
  1087. */
  1088. static inline uint32_t
  1089. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_msdu_start *msdu_start =
  1093. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1094. uint32_t sgi;
  1095. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1096. return sgi;
  1097. }
  1098. #if defined(WCSS_VERSION) && \
  1099. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1100. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1101. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1102. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1103. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1104. RX_MSDU_START_5_RATE_MCS_MASK, \
  1105. RX_MSDU_START_5_RATE_MCS_LSB))
  1106. #else
  1107. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1108. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1109. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1110. RX_MSDU_START_6_RATE_MCS_MASK, \
  1111. RX_MSDU_START_6_RATE_MCS_LSB))
  1112. #endif
  1113. /**
  1114. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1115. * from rx_msdu_start TLV
  1116. *
  1117. * @buf: pointer to the start of RX PKT TLV headers
  1118. * Return: uint32_t(rate_mcs)
  1119. */
  1120. static inline uint32_t
  1121. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1122. {
  1123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1124. struct rx_msdu_start *msdu_start =
  1125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1126. uint32_t rate_mcs;
  1127. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1128. return rate_mcs;
  1129. }
  1130. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1131. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1132. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1133. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1134. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1135. /*
  1136. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1137. * packet from rx_attention
  1138. *
  1139. * @buf: pointer to the start of RX PKT TLV header
  1140. * Return: uint32_t(decryt status)
  1141. */
  1142. static inline uint32_t
  1143. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1144. {
  1145. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1146. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1147. uint32_t is_decrypt = 0;
  1148. uint32_t decrypt_status;
  1149. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1150. if (!decrypt_status)
  1151. is_decrypt = 1;
  1152. return is_decrypt;
  1153. }
  1154. /*
  1155. * Get key index from RX_MSDU_END
  1156. */
  1157. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1158. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1159. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1160. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1161. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1162. /*
  1163. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1164. * from rx_msdu_end
  1165. *
  1166. * @buf: pointer to the start of RX PKT TLV header
  1167. * Return: uint32_t(key id)
  1168. */
  1169. static inline uint32_t
  1170. hal_rx_msdu_get_keyid(uint8_t *buf)
  1171. {
  1172. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1173. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1174. uint32_t keyid_octet;
  1175. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1176. return keyid_octet & 0x3;
  1177. }
  1178. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1180. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1181. RX_MSDU_START_5_USER_RSSI_MASK, \
  1182. RX_MSDU_START_5_USER_RSSI_LSB))
  1183. /*
  1184. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1185. * from rx_msdu_start
  1186. *
  1187. * @buf: pointer to the start of RX PKT TLV header
  1188. * Return: uint32_t(rssi)
  1189. */
  1190. static inline uint32_t
  1191. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1192. {
  1193. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1194. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1195. uint32_t rssi;
  1196. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1197. return rssi;
  1198. }
  1199. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1200. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1201. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1202. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1203. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1204. /*
  1205. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1206. * from rx_msdu_start
  1207. *
  1208. * @buf: pointer to the start of RX PKT TLV header
  1209. * Return: uint32_t(frequency)
  1210. */
  1211. static inline uint32_t
  1212. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1213. {
  1214. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1215. struct rx_msdu_start *msdu_start =
  1216. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1217. uint32_t freq;
  1218. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1219. return freq;
  1220. }
  1221. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1223. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1224. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1225. RX_MSDU_START_5_PKT_TYPE_LSB))
  1226. /*
  1227. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1228. * from rx_msdu_start
  1229. *
  1230. * @buf: pointer to the start of RX PKT TLV header
  1231. * Return: uint32_t(pkt type)
  1232. */
  1233. static inline uint32_t
  1234. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1235. {
  1236. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1237. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1238. uint32_t pkt_type;
  1239. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1240. return pkt_type;
  1241. }
  1242. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1243. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1244. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1245. RX_MPDU_INFO_2_TO_DS_MASK, \
  1246. RX_MPDU_INFO_2_TO_DS_LSB))
  1247. /*
  1248. * hal_rx_mpdu_get_tods(): API to get the tods info
  1249. * from rx_mpdu_start
  1250. *
  1251. * @buf: pointer to the start of RX PKT TLV header
  1252. * Return: uint32_t(to_ds)
  1253. */
  1254. static inline uint32_t
  1255. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1256. {
  1257. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1258. struct rx_mpdu_start *mpdu_start =
  1259. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1260. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1261. uint32_t to_ds;
  1262. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1263. return to_ds;
  1264. }
  1265. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1266. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1267. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1268. RX_MPDU_INFO_2_FR_DS_MASK, \
  1269. RX_MPDU_INFO_2_FR_DS_LSB))
  1270. /*
  1271. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1272. * from rx_mpdu_start
  1273. *
  1274. * @buf: pointer to the start of RX PKT TLV header
  1275. * Return: uint32_t(fr_ds)
  1276. */
  1277. static inline uint32_t
  1278. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1279. {
  1280. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1281. struct rx_mpdu_start *mpdu_start =
  1282. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1283. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1284. uint32_t fr_ds;
  1285. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1286. return fr_ds;
  1287. }
  1288. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1289. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1290. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1291. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1292. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1293. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1294. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1295. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1296. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1297. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1298. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1300. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1301. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1302. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1303. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1304. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1305. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1306. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1307. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1308. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1309. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1310. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1311. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1312. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1313. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1314. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1315. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1316. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1317. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1318. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1319. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1320. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1321. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1322. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1323. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1324. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1325. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1326. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1327. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1328. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1329. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1330. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1331. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1332. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1333. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1334. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1335. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1336. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1337. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1338. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1339. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1340. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1341. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1342. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1343. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1344. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1345. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1346. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1347. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1348. /*
  1349. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1350. *
  1351. * @buf: pointer to the start of RX PKT TLV headera
  1352. * @mac_addr: pointer to mac address
  1353. * Return: success/failure
  1354. */
  1355. static inline
  1356. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1357. {
  1358. struct __attribute__((__packed__)) hal_addr1 {
  1359. uint32_t ad1_31_0;
  1360. uint16_t ad1_47_32;
  1361. };
  1362. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1363. struct rx_mpdu_start *mpdu_start =
  1364. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1365. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1366. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1367. uint32_t mac_addr_ad1_valid;
  1368. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1369. if (mac_addr_ad1_valid) {
  1370. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1371. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1372. return QDF_STATUS_SUCCESS;
  1373. }
  1374. return QDF_STATUS_E_FAILURE;
  1375. }
  1376. /*
  1377. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1378. * in the packet
  1379. *
  1380. * @buf: pointer to the start of RX PKT TLV header
  1381. * @mac_addr: pointer to mac address
  1382. * Return: success/failure
  1383. */
  1384. static inline
  1385. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1386. {
  1387. struct __attribute__((__packed__)) hal_addr2 {
  1388. uint16_t ad2_15_0;
  1389. uint32_t ad2_47_16;
  1390. };
  1391. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1392. struct rx_mpdu_start *mpdu_start =
  1393. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1394. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1395. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1396. uint32_t mac_addr_ad2_valid;
  1397. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1398. if (mac_addr_ad2_valid) {
  1399. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1400. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1401. return QDF_STATUS_SUCCESS;
  1402. }
  1403. return QDF_STATUS_E_FAILURE;
  1404. }
  1405. /*
  1406. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1407. * in the packet
  1408. *
  1409. * @buf: pointer to the start of RX PKT TLV header
  1410. * @mac_addr: pointer to mac address
  1411. * Return: success/failure
  1412. */
  1413. static inline
  1414. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1415. {
  1416. struct __attribute__((__packed__)) hal_addr3 {
  1417. uint32_t ad3_31_0;
  1418. uint16_t ad3_47_32;
  1419. };
  1420. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1421. struct rx_mpdu_start *mpdu_start =
  1422. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1423. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1424. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1425. uint32_t mac_addr_ad3_valid;
  1426. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1427. if (mac_addr_ad3_valid) {
  1428. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1429. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1430. return QDF_STATUS_SUCCESS;
  1431. }
  1432. return QDF_STATUS_E_FAILURE;
  1433. }
  1434. /*
  1435. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1436. * in the packet
  1437. *
  1438. * @buf: pointer to the start of RX PKT TLV header
  1439. * @mac_addr: pointer to mac address
  1440. * Return: success/failure
  1441. */
  1442. static inline
  1443. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1444. {
  1445. struct __attribute__((__packed__)) hal_addr4 {
  1446. uint32_t ad4_31_0;
  1447. uint16_t ad4_47_32;
  1448. };
  1449. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1450. struct rx_mpdu_start *mpdu_start =
  1451. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1452. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1453. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1454. uint32_t mac_addr_ad4_valid;
  1455. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1456. if (mac_addr_ad4_valid) {
  1457. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1458. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1459. return QDF_STATUS_SUCCESS;
  1460. }
  1461. return QDF_STATUS_E_FAILURE;
  1462. }
  1463. /**
  1464. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1465. * from rx_msdu_end TLV
  1466. *
  1467. * @ buf: pointer to the start of RX PKT TLV headers
  1468. * Return: da index
  1469. */
  1470. static inline uint16_t
  1471. hal_rx_msdu_end_da_idx_get(struct hal_soc *hal_soc, uint8_t *buf)
  1472. {
  1473. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1474. }
  1475. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1476. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1477. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1478. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1479. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1480. /**
  1481. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1482. * from rx_msdu_end TLV
  1483. *
  1484. * @ buf: pointer to the start of RX PKT TLV headers
  1485. * Return: da_is_valid
  1486. */
  1487. static inline uint8_t
  1488. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1489. {
  1490. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1491. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1492. uint8_t da_is_valid;
  1493. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1494. return da_is_valid;
  1495. }
  1496. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1497. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1498. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1499. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1500. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1501. /**
  1502. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1503. * from rx_msdu_end TLV
  1504. *
  1505. * @ buf: pointer to the start of RX PKT TLV headers
  1506. * Return: da_is_mcbc
  1507. */
  1508. static inline uint8_t
  1509. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1510. {
  1511. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1512. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1513. uint8_t da_is_mcbc;
  1514. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1515. return da_is_mcbc;
  1516. }
  1517. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1518. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1519. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1520. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1521. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1522. /**
  1523. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1524. * from rx_msdu_end TLV
  1525. *
  1526. * @ buf: pointer to the start of RX PKT TLV headers
  1527. * Return: first_msdu
  1528. */
  1529. static inline uint8_t
  1530. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1531. {
  1532. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1534. uint8_t first_msdu;
  1535. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1536. return first_msdu;
  1537. }
  1538. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1539. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1540. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1541. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1542. RX_MSDU_END_5_LAST_MSDU_LSB))
  1543. /**
  1544. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1545. * from rx_msdu_end TLV
  1546. *
  1547. * @ buf: pointer to the start of RX PKT TLV headers
  1548. * Return: last_msdu
  1549. */
  1550. static inline uint8_t
  1551. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1552. {
  1553. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1554. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1555. uint8_t last_msdu;
  1556. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1557. return last_msdu;
  1558. }
  1559. /*******************************************************************************
  1560. * RX ERROR APIS
  1561. ******************************************************************************/
  1562. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1563. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1564. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1565. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1566. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1567. /**
  1568. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1569. * from rx_mpdu_end TLV
  1570. *
  1571. * @buf: pointer to the start of RX PKT TLV headers
  1572. * Return: uint32_t(decrypt_err)
  1573. */
  1574. static inline uint32_t
  1575. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1576. {
  1577. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1578. struct rx_mpdu_end *mpdu_end =
  1579. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1580. uint32_t decrypt_err;
  1581. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1582. return decrypt_err;
  1583. }
  1584. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1585. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1586. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1587. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1588. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1589. /**
  1590. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1591. * from rx_mpdu_end TLV
  1592. *
  1593. * @buf: pointer to the start of RX PKT TLV headers
  1594. * Return: uint32_t(mic_err)
  1595. */
  1596. static inline uint32_t
  1597. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1598. {
  1599. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1600. struct rx_mpdu_end *mpdu_end =
  1601. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1602. uint32_t mic_err;
  1603. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1604. return mic_err;
  1605. }
  1606. /*******************************************************************************
  1607. * RX REO ERROR APIS
  1608. ******************************************************************************/
  1609. #define HAL_RX_NUM_MSDU_DESC 6
  1610. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1611. /* TODO: rework the structure */
  1612. struct hal_rx_msdu_list {
  1613. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1614. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1615. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1616. };
  1617. struct hal_buf_info {
  1618. uint64_t paddr;
  1619. uint32_t sw_cookie;
  1620. };
  1621. /**
  1622. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1623. * @msdu_link_ptr - msdu link ptr
  1624. * @hal - pointer to hal_soc
  1625. * Return - Pointer to rx_msdu_details structure
  1626. *
  1627. */
  1628. static inline void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr, void *hal)
  1629. {
  1630. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1631. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1632. }
  1633. /**
  1634. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1635. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1636. * @hal - pointer to hal_soc
  1637. * Return - Pointer to rx_msdu_desc_info structure.
  1638. *
  1639. */
  1640. static inline void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr, void *hal)
  1641. {
  1642. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1643. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1644. }
  1645. /* This special cookie value will be used to indicate FW allocated buffers
  1646. * received through RXDMA2SW ring for RXDMA WARs
  1647. */
  1648. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1649. /**
  1650. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1651. * from the MSDU link descriptor
  1652. *
  1653. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1654. * MSDU link descriptor (struct rx_msdu_link)
  1655. *
  1656. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1657. *
  1658. * @num_msdus: Number of MSDUs in the MPDU
  1659. *
  1660. * Return: void
  1661. */
  1662. static inline void hal_rx_msdu_list_get(struct hal_soc *hal_soc,
  1663. void *msdu_link_desc,
  1664. struct hal_rx_msdu_list *msdu_list,
  1665. uint16_t *num_msdus)
  1666. {
  1667. struct rx_msdu_details *msdu_details;
  1668. struct rx_msdu_desc_info *msdu_desc_info;
  1669. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1670. int i;
  1671. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1672. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1673. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1674. __func__, __LINE__, msdu_link, msdu_details);
  1675. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1676. /* num_msdus received in mpdu descriptor may be incorrect
  1677. * sometimes due to HW issue. Check msdu buffer address also
  1678. */
  1679. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1680. &msdu_details[i].buffer_addr_info_details) == 0) {
  1681. /* set the last msdu bit in the prev msdu_desc_info */
  1682. msdu_desc_info =
  1683. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1684. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1685. break;
  1686. }
  1687. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1688. hal_soc);
  1689. /* set first MSDU bit or the last MSDU bit */
  1690. if (!i)
  1691. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1692. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1693. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1694. msdu_list->msdu_info[i].msdu_flags =
  1695. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1696. msdu_list->msdu_info[i].msdu_len =
  1697. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1698. msdu_list->sw_cookie[i] =
  1699. HAL_RX_BUF_COOKIE_GET(
  1700. &msdu_details[i].buffer_addr_info_details);
  1701. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1702. &msdu_details[i].buffer_addr_info_details);
  1703. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1704. "[%s][%d] i=%d sw_cookie=%d",
  1705. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1706. }
  1707. *num_msdus = i;
  1708. }
  1709. /**
  1710. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1711. * destination ring ID from the msdu desc info
  1712. *
  1713. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1714. * the current descriptor
  1715. *
  1716. * Return: dst_ind (REO destination ring ID)
  1717. */
  1718. static inline uint32_t
  1719. hal_rx_msdu_reo_dst_ind_get(struct hal_soc *hal_soc, void *msdu_link_desc)
  1720. {
  1721. struct rx_msdu_details *msdu_details;
  1722. struct rx_msdu_desc_info *msdu_desc_info;
  1723. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1724. uint32_t dst_ind;
  1725. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1726. /* The first msdu in the link should exsist */
  1727. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1728. hal_soc);
  1729. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1730. return dst_ind;
  1731. }
  1732. /**
  1733. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1734. * cookie from the REO destination ring element
  1735. *
  1736. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1737. * the current descriptor
  1738. * @ buf_info: structure to return the buffer information
  1739. * Return: void
  1740. */
  1741. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1742. struct hal_buf_info *buf_info)
  1743. {
  1744. struct reo_destination_ring *reo_ring =
  1745. (struct reo_destination_ring *)rx_desc;
  1746. buf_info->paddr =
  1747. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1748. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1749. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1750. }
  1751. /**
  1752. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1753. *
  1754. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1755. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1756. * descriptor
  1757. */
  1758. enum hal_rx_reo_buf_type {
  1759. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1760. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1761. };
  1762. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1763. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1764. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1765. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1766. /**
  1767. * enum hal_reo_error_code: Error code describing the type of error detected
  1768. *
  1769. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1770. * REO_ENTRANCE ring is set to 0
  1771. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1772. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1773. * having been setup
  1774. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1775. * Retry bit set: duplicate frame
  1776. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1777. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1778. * received with 2K jump in SN
  1779. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1780. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1781. * with SN falling within the OOR window
  1782. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1783. * OOR window
  1784. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1785. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1786. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1787. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1788. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1789. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1790. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1791. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1792. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1793. * in the process of making updates to this descriptor
  1794. */
  1795. enum hal_reo_error_code {
  1796. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1797. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1798. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1799. HAL_REO_ERR_NON_BA_DUPLICATE,
  1800. HAL_REO_ERR_BA_DUPLICATE,
  1801. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1802. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1803. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1804. HAL_REO_ERR_BAR_FRAME_OOR,
  1805. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1806. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1807. HAL_REO_ERR_PN_CHECK_FAILED,
  1808. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1809. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1810. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1811. HAL_REO_ERR_MAX
  1812. };
  1813. /**
  1814. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1815. *
  1816. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1817. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1818. * overflow
  1819. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1820. * incomplete
  1821. * MPDU from the PHY
  1822. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1823. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1824. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1825. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1826. * encrypted but wasn’t
  1827. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1828. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1829. * the max allowed
  1830. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1831. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1832. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1833. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1834. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1835. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1836. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1837. */
  1838. enum hal_rxdma_error_code {
  1839. HAL_RXDMA_ERR_OVERFLOW = 0,
  1840. HAL_RXDMA_ERR_MPDU_LENGTH,
  1841. HAL_RXDMA_ERR_FCS,
  1842. HAL_RXDMA_ERR_DECRYPT,
  1843. HAL_RXDMA_ERR_TKIP_MIC,
  1844. HAL_RXDMA_ERR_UNENCRYPTED,
  1845. HAL_RXDMA_ERR_MSDU_LEN,
  1846. HAL_RXDMA_ERR_MSDU_LIMIT,
  1847. HAL_RXDMA_ERR_WIFI_PARSE,
  1848. HAL_RXDMA_ERR_AMSDU_PARSE,
  1849. HAL_RXDMA_ERR_SA_TIMEOUT,
  1850. HAL_RXDMA_ERR_DA_TIMEOUT,
  1851. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1852. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1853. HAL_RXDMA_ERR_WAR = 31,
  1854. HAL_RXDMA_ERR_MAX
  1855. };
  1856. /**
  1857. * HW BM action settings in WBM release ring
  1858. */
  1859. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1860. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1861. /**
  1862. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1863. * release of this buffer or descriptor
  1864. *
  1865. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1866. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1867. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1868. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1869. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1870. */
  1871. enum hal_rx_wbm_error_source {
  1872. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1873. HAL_RX_WBM_ERR_SRC_RXDMA,
  1874. HAL_RX_WBM_ERR_SRC_REO,
  1875. HAL_RX_WBM_ERR_SRC_FW,
  1876. HAL_RX_WBM_ERR_SRC_SW,
  1877. };
  1878. /**
  1879. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1880. * released
  1881. *
  1882. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1883. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1884. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1885. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1886. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1887. */
  1888. enum hal_rx_wbm_buf_type {
  1889. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1890. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1891. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1892. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1893. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1894. };
  1895. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1896. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1897. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1898. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1899. /**
  1900. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1901. * PN check failure
  1902. *
  1903. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1904. *
  1905. * Return: true: error caused by PN check, false: other error
  1906. */
  1907. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1908. {
  1909. struct reo_destination_ring *reo_desc =
  1910. (struct reo_destination_ring *)rx_desc;
  1911. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1912. HAL_REO_ERR_PN_CHECK_FAILED) |
  1913. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1914. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1915. true : false;
  1916. }
  1917. /**
  1918. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1919. * the sequence number
  1920. *
  1921. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1922. *
  1923. * Return: true: error caused by 2K jump, false: other error
  1924. */
  1925. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1926. {
  1927. struct reo_destination_ring *reo_desc =
  1928. (struct reo_destination_ring *)rx_desc;
  1929. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1930. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1931. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1932. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1933. true : false;
  1934. }
  1935. /**
  1936. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1937. *
  1938. * @ soc : HAL version of the SOC pointer
  1939. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1940. * @ buf_addr_info : void pointer to the buffer_addr_info
  1941. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1942. *
  1943. * Return: void
  1944. */
  1945. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1946. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1947. void *src_srng_desc, void *buf_addr_info,
  1948. uint8_t bm_action)
  1949. {
  1950. struct wbm_release_ring *wbm_rel_srng =
  1951. (struct wbm_release_ring *)src_srng_desc;
  1952. /* Structure copy !!! */
  1953. wbm_rel_srng->released_buff_or_desc_addr_info =
  1954. *((struct buffer_addr_info *)buf_addr_info);
  1955. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1956. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1957. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1958. bm_action);
  1959. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1960. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1961. }
  1962. /*
  1963. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1964. * REO entrance ring
  1965. *
  1966. * @ soc: HAL version of the SOC pointer
  1967. * @ pa: Physical address of the MSDU Link Descriptor
  1968. * @ cookie: SW cookie to get to the virtual address
  1969. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1970. * to the error enabled REO queue
  1971. *
  1972. * Return: void
  1973. */
  1974. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1975. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1976. {
  1977. /* TODO */
  1978. }
  1979. /**
  1980. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1981. * BUFFER_ADDR_INFO, give the RX descriptor
  1982. * (Assumption -- BUFFER_ADDR_INFO is the
  1983. * first field in the descriptor structure)
  1984. */
  1985. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1986. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1987. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1988. /**
  1989. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1990. * from the BUFFER_ADDR_INFO structure
  1991. * given a REO destination ring descriptor.
  1992. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1993. *
  1994. * Return: uint8_t (value of the return_buffer_manager)
  1995. */
  1996. static inline
  1997. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1998. {
  1999. /*
  2000. * The following macro takes buf_addr_info as argument,
  2001. * but since buf_addr_info is the first field in ring_desc
  2002. * Hence the following call is OK
  2003. */
  2004. return HAL_RX_BUF_RBM_GET(ring_desc);
  2005. }
  2006. /*******************************************************************************
  2007. * RX WBM ERROR APIS
  2008. ******************************************************************************/
  2009. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2010. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  2011. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  2012. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  2013. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2014. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2015. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2016. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2017. /**
  2018. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2019. * the frame to this release ring
  2020. *
  2021. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2022. * frame to this queue
  2023. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2024. * received routing instructions. No error within REO was detected
  2025. */
  2026. enum hal_rx_wbm_reo_push_reason {
  2027. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2028. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2029. };
  2030. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2031. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  2032. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  2033. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  2034. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2035. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  2036. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  2037. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  2038. /**
  2039. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2040. * this release ring
  2041. *
  2042. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2043. * this frame to this queue
  2044. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2045. * per received routing instructions. No error within RXDMA was detected
  2046. */
  2047. enum hal_rx_wbm_rxdma_push_reason {
  2048. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2049. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2050. };
  2051. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  2052. (((*(((uint32_t *) wbm_desc) + \
  2053. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  2054. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  2055. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  2056. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  2057. (((*(((uint32_t *) wbm_desc) + \
  2058. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  2059. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  2060. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  2061. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2062. (((*(((uint32_t *) wbm_desc) + \
  2063. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2064. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2065. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2066. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2067. (((*(((uint32_t *) wbm_desc) + \
  2068. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2069. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2070. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2071. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2072. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2073. wbm_desc)->released_buff_or_desc_addr_info)
  2074. /**
  2075. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2076. * humman readable format.
  2077. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2078. * @ dbg_level: log level.
  2079. *
  2080. * Return: void
  2081. */
  2082. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2083. uint8_t dbg_level)
  2084. {
  2085. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2086. "rx_attention tlv="
  2087. "rxpcu_mpdu_filter_in_category: %d "
  2088. "sw_frame_group_id: %d "
  2089. "reserved_0: %d "
  2090. "phy_ppdu_id: %d "
  2091. "first_mpdu : %d "
  2092. "reserved_1a: %d "
  2093. "mcast_bcast: %d "
  2094. "ast_index_not_found: %d "
  2095. "ast_index_timeout: %d "
  2096. "power_mgmt: %d "
  2097. "non_qos: %d "
  2098. "null_data: %d "
  2099. "mgmt_type: %d "
  2100. "ctrl_type: %d "
  2101. "more_data: %d "
  2102. "eosp: %d "
  2103. "a_msdu_error: %d "
  2104. "fragment_flag: %d "
  2105. "order: %d "
  2106. "cce_match: %d "
  2107. "overflow_err: %d "
  2108. "msdu_length_err: %d "
  2109. "tcp_udp_chksum_fail: %d "
  2110. "ip_chksum_fail: %d "
  2111. "sa_idx_invalid: %d "
  2112. "da_idx_invalid: %d "
  2113. "reserved_1b: %d "
  2114. "rx_in_tx_decrypt_byp: %d "
  2115. "encrypt_required: %d "
  2116. "directed: %d "
  2117. "buffer_fragment: %d "
  2118. "mpdu_length_err: %d "
  2119. "tkip_mic_err: %d "
  2120. "decrypt_err: %d "
  2121. "unencrypted_frame_err: %d "
  2122. "fcs_err: %d "
  2123. "flow_idx_timeout: %d "
  2124. "flow_idx_invalid: %d "
  2125. "wifi_parser_error: %d "
  2126. "amsdu_parser_error: %d "
  2127. "sa_idx_timeout: %d "
  2128. "da_idx_timeout: %d "
  2129. "msdu_limit_error: %d "
  2130. "da_is_valid: %d "
  2131. "da_is_mcbc: %d "
  2132. "sa_is_valid: %d "
  2133. "decrypt_status_code: %d "
  2134. "rx_bitmap_not_updated: %d "
  2135. "reserved_2: %d "
  2136. "msdu_done: %d ",
  2137. rx_attn->rxpcu_mpdu_filter_in_category,
  2138. rx_attn->sw_frame_group_id,
  2139. rx_attn->reserved_0,
  2140. rx_attn->phy_ppdu_id,
  2141. rx_attn->first_mpdu,
  2142. rx_attn->reserved_1a,
  2143. rx_attn->mcast_bcast,
  2144. rx_attn->ast_index_not_found,
  2145. rx_attn->ast_index_timeout,
  2146. rx_attn->power_mgmt,
  2147. rx_attn->non_qos,
  2148. rx_attn->null_data,
  2149. rx_attn->mgmt_type,
  2150. rx_attn->ctrl_type,
  2151. rx_attn->more_data,
  2152. rx_attn->eosp,
  2153. rx_attn->a_msdu_error,
  2154. rx_attn->fragment_flag,
  2155. rx_attn->order,
  2156. rx_attn->cce_match,
  2157. rx_attn->overflow_err,
  2158. rx_attn->msdu_length_err,
  2159. rx_attn->tcp_udp_chksum_fail,
  2160. rx_attn->ip_chksum_fail,
  2161. rx_attn->sa_idx_invalid,
  2162. rx_attn->da_idx_invalid,
  2163. rx_attn->reserved_1b,
  2164. rx_attn->rx_in_tx_decrypt_byp,
  2165. rx_attn->encrypt_required,
  2166. rx_attn->directed,
  2167. rx_attn->buffer_fragment,
  2168. rx_attn->mpdu_length_err,
  2169. rx_attn->tkip_mic_err,
  2170. rx_attn->decrypt_err,
  2171. rx_attn->unencrypted_frame_err,
  2172. rx_attn->fcs_err,
  2173. rx_attn->flow_idx_timeout,
  2174. rx_attn->flow_idx_invalid,
  2175. rx_attn->wifi_parser_error,
  2176. rx_attn->amsdu_parser_error,
  2177. rx_attn->sa_idx_timeout,
  2178. rx_attn->da_idx_timeout,
  2179. rx_attn->msdu_limit_error,
  2180. rx_attn->da_is_valid,
  2181. rx_attn->da_is_mcbc,
  2182. rx_attn->sa_is_valid,
  2183. rx_attn->decrypt_status_code,
  2184. rx_attn->rx_bitmap_not_updated,
  2185. rx_attn->reserved_2,
  2186. rx_attn->msdu_done);
  2187. }
  2188. /**
  2189. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  2190. * human readable format.
  2191. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  2192. * @ dbg_level: log level.
  2193. *
  2194. * Return: void
  2195. */
  2196. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2197. uint8_t dbg_level)
  2198. {
  2199. struct rx_mpdu_info *mpdu_info =
  2200. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  2201. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2202. "rx_mpdu_start tlv - "
  2203. "rxpcu_mpdu_filter_in_category: %d "
  2204. "sw_frame_group_id: %d "
  2205. "ndp_frame: %d "
  2206. "phy_err: %d "
  2207. "phy_err_during_mpdu_header: %d "
  2208. "protocol_version_err: %d "
  2209. "ast_based_lookup_valid: %d "
  2210. "phy_ppdu_id: %d "
  2211. "ast_index: %d "
  2212. "sw_peer_id: %d "
  2213. "mpdu_frame_control_valid: %d "
  2214. "mpdu_duration_valid: %d "
  2215. "mac_addr_ad1_valid: %d "
  2216. "mac_addr_ad2_valid: %d "
  2217. "mac_addr_ad3_valid: %d "
  2218. "mac_addr_ad4_valid: %d "
  2219. "mpdu_sequence_control_valid: %d "
  2220. "mpdu_qos_control_valid: %d "
  2221. "mpdu_ht_control_valid: %d "
  2222. "frame_encryption_info_valid: %d "
  2223. "fr_ds: %d "
  2224. "to_ds: %d "
  2225. "encrypted: %d "
  2226. "mpdu_retry: %d "
  2227. "mpdu_sequence_number: %d "
  2228. "epd_en: %d "
  2229. "all_frames_shall_be_encrypted: %d "
  2230. "encrypt_type: %d "
  2231. "mesh_sta: %d "
  2232. "bssid_hit: %d "
  2233. "bssid_number: %d "
  2234. "tid: %d "
  2235. "pn_31_0: %d "
  2236. "pn_63_32: %d "
  2237. "pn_95_64: %d "
  2238. "pn_127_96: %d "
  2239. "peer_meta_data: %d "
  2240. "rxpt_classify_info.reo_destination_indication: %d "
  2241. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d "
  2242. "rx_reo_queue_desc_addr_31_0: %d "
  2243. "rx_reo_queue_desc_addr_39_32: %d "
  2244. "receive_queue_number: %d "
  2245. "pre_delim_err_warning: %d "
  2246. "first_delim_err: %d "
  2247. "key_id_octet: %d "
  2248. "new_peer_entry: %d "
  2249. "decrypt_needed: %d "
  2250. "decap_type: %d "
  2251. "rx_insert_vlan_c_tag_padding: %d "
  2252. "rx_insert_vlan_s_tag_padding: %d "
  2253. "strip_vlan_c_tag_decap: %d "
  2254. "strip_vlan_s_tag_decap: %d "
  2255. "pre_delim_count: %d "
  2256. "ampdu_flag: %d "
  2257. "bar_frame: %d "
  2258. "mpdu_length: %d "
  2259. "first_mpdu: %d "
  2260. "mcast_bcast: %d "
  2261. "ast_index_not_found: %d "
  2262. "ast_index_timeout: %d "
  2263. "power_mgmt: %d "
  2264. "non_qos: %d "
  2265. "null_data: %d "
  2266. "mgmt_type: %d "
  2267. "ctrl_type: %d "
  2268. "more_data: %d "
  2269. "eosp: %d "
  2270. "fragment_flag: %d "
  2271. "order: %d "
  2272. "u_apsd_trigger: %d "
  2273. "encrypt_required: %d "
  2274. "directed: %d "
  2275. "mpdu_frame_control_field: %d "
  2276. "mpdu_duration_field: %d "
  2277. "mac_addr_ad1_31_0: %d "
  2278. "mac_addr_ad1_47_32: %d "
  2279. "mac_addr_ad2_15_0: %d "
  2280. "mac_addr_ad2_47_16: %d "
  2281. "mac_addr_ad3_31_0: %d "
  2282. "mac_addr_ad3_47_32: %d "
  2283. "mpdu_sequence_control_field: %d "
  2284. "mac_addr_ad4_31_0: %d "
  2285. "mac_addr_ad4_47_32: %d "
  2286. "mpdu_qos_control_field: %d "
  2287. "mpdu_ht_control_field: %d ",
  2288. mpdu_info->rxpcu_mpdu_filter_in_category,
  2289. mpdu_info->sw_frame_group_id,
  2290. mpdu_info->ndp_frame,
  2291. mpdu_info->phy_err,
  2292. mpdu_info->phy_err_during_mpdu_header,
  2293. mpdu_info->protocol_version_err,
  2294. mpdu_info->ast_based_lookup_valid,
  2295. mpdu_info->phy_ppdu_id,
  2296. mpdu_info->ast_index,
  2297. mpdu_info->sw_peer_id,
  2298. mpdu_info->mpdu_frame_control_valid,
  2299. mpdu_info->mpdu_duration_valid,
  2300. mpdu_info->mac_addr_ad1_valid,
  2301. mpdu_info->mac_addr_ad2_valid,
  2302. mpdu_info->mac_addr_ad3_valid,
  2303. mpdu_info->mac_addr_ad4_valid,
  2304. mpdu_info->mpdu_sequence_control_valid,
  2305. mpdu_info->mpdu_qos_control_valid,
  2306. mpdu_info->mpdu_ht_control_valid,
  2307. mpdu_info->frame_encryption_info_valid,
  2308. mpdu_info->fr_ds,
  2309. mpdu_info->to_ds,
  2310. mpdu_info->encrypted,
  2311. mpdu_info->mpdu_retry,
  2312. mpdu_info->mpdu_sequence_number,
  2313. mpdu_info->epd_en,
  2314. mpdu_info->all_frames_shall_be_encrypted,
  2315. mpdu_info->encrypt_type,
  2316. mpdu_info->mesh_sta,
  2317. mpdu_info->bssid_hit,
  2318. mpdu_info->bssid_number,
  2319. mpdu_info->tid,
  2320. mpdu_info->pn_31_0,
  2321. mpdu_info->pn_63_32,
  2322. mpdu_info->pn_95_64,
  2323. mpdu_info->pn_127_96,
  2324. mpdu_info->peer_meta_data,
  2325. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2326. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2327. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2328. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2329. mpdu_info->receive_queue_number,
  2330. mpdu_info->pre_delim_err_warning,
  2331. mpdu_info->first_delim_err,
  2332. mpdu_info->key_id_octet,
  2333. mpdu_info->new_peer_entry,
  2334. mpdu_info->decrypt_needed,
  2335. mpdu_info->decap_type,
  2336. mpdu_info->rx_insert_vlan_c_tag_padding,
  2337. mpdu_info->rx_insert_vlan_s_tag_padding,
  2338. mpdu_info->strip_vlan_c_tag_decap,
  2339. mpdu_info->strip_vlan_s_tag_decap,
  2340. mpdu_info->pre_delim_count,
  2341. mpdu_info->ampdu_flag,
  2342. mpdu_info->bar_frame,
  2343. mpdu_info->mpdu_length,
  2344. mpdu_info->first_mpdu,
  2345. mpdu_info->mcast_bcast,
  2346. mpdu_info->ast_index_not_found,
  2347. mpdu_info->ast_index_timeout,
  2348. mpdu_info->power_mgmt,
  2349. mpdu_info->non_qos,
  2350. mpdu_info->null_data,
  2351. mpdu_info->mgmt_type,
  2352. mpdu_info->ctrl_type,
  2353. mpdu_info->more_data,
  2354. mpdu_info->eosp,
  2355. mpdu_info->fragment_flag,
  2356. mpdu_info->order,
  2357. mpdu_info->u_apsd_trigger,
  2358. mpdu_info->encrypt_required,
  2359. mpdu_info->directed,
  2360. mpdu_info->mpdu_frame_control_field,
  2361. mpdu_info->mpdu_duration_field,
  2362. mpdu_info->mac_addr_ad1_31_0,
  2363. mpdu_info->mac_addr_ad1_47_32,
  2364. mpdu_info->mac_addr_ad2_15_0,
  2365. mpdu_info->mac_addr_ad2_47_16,
  2366. mpdu_info->mac_addr_ad3_31_0,
  2367. mpdu_info->mac_addr_ad3_47_32,
  2368. mpdu_info->mpdu_sequence_control_field,
  2369. mpdu_info->mac_addr_ad4_31_0,
  2370. mpdu_info->mac_addr_ad4_47_32,
  2371. mpdu_info->mpdu_qos_control_field,
  2372. mpdu_info->mpdu_ht_control_field);
  2373. }
  2374. /**
  2375. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2376. * human readable format.
  2377. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2378. * @ dbg_level: log level.
  2379. *
  2380. * Return: void
  2381. */
  2382. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2383. struct rx_msdu_end *msdu_end,
  2384. uint8_t dbg_level)
  2385. {
  2386. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2387. }
  2388. /**
  2389. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2390. * human readable format.
  2391. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2392. * @ dbg_level: log level.
  2393. *
  2394. * Return: void
  2395. */
  2396. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2397. uint8_t dbg_level)
  2398. {
  2399. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2400. "rx_mpdu_end tlv - "
  2401. "rxpcu_mpdu_filter_in_category: %d "
  2402. "sw_frame_group_id: %d "
  2403. "phy_ppdu_id: %d "
  2404. "unsup_ktype_short_frame: %d "
  2405. "rx_in_tx_decrypt_byp: %d "
  2406. "overflow_err: %d "
  2407. "mpdu_length_err: %d "
  2408. "tkip_mic_err: %d "
  2409. "decrypt_err: %d "
  2410. "unencrypted_frame_err: %d "
  2411. "pn_fields_contain_valid_info: %d "
  2412. "fcs_err: %d "
  2413. "msdu_length_err: %d "
  2414. "rxdma0_destination_ring: %d "
  2415. "rxdma1_destination_ring: %d "
  2416. "decrypt_status_code: %d "
  2417. "rx_bitmap_not_updated: %d ",
  2418. mpdu_end->rxpcu_mpdu_filter_in_category,
  2419. mpdu_end->sw_frame_group_id,
  2420. mpdu_end->phy_ppdu_id,
  2421. mpdu_end->unsup_ktype_short_frame,
  2422. mpdu_end->rx_in_tx_decrypt_byp,
  2423. mpdu_end->overflow_err,
  2424. mpdu_end->mpdu_length_err,
  2425. mpdu_end->tkip_mic_err,
  2426. mpdu_end->decrypt_err,
  2427. mpdu_end->unencrypted_frame_err,
  2428. mpdu_end->pn_fields_contain_valid_info,
  2429. mpdu_end->fcs_err,
  2430. mpdu_end->msdu_length_err,
  2431. mpdu_end->rxdma0_destination_ring,
  2432. mpdu_end->rxdma1_destination_ring,
  2433. mpdu_end->decrypt_status_code,
  2434. mpdu_end->rx_bitmap_not_updated);
  2435. }
  2436. /**
  2437. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2438. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2439. * @ dbg_level: log level.
  2440. *
  2441. * Return: void
  2442. */
  2443. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2444. uint8_t dbg_level)
  2445. {
  2446. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2447. "\n---------------\n"
  2448. "rx_pkt_hdr_tlv \n"
  2449. "---------------\n"
  2450. "phy_ppdu_id %d ",
  2451. pkt_hdr_tlv->phy_ppdu_id);
  2452. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2453. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2454. }
  2455. /**
  2456. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2457. * structure
  2458. * @hal_ring: pointer to hal_srng structure
  2459. *
  2460. * Return: ring_id
  2461. */
  2462. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2463. {
  2464. return ((struct hal_srng *)hal_ring)->ring_id;
  2465. }
  2466. /* Rx MSDU link pointer info */
  2467. struct hal_rx_msdu_link_ptr_info {
  2468. struct rx_msdu_link msdu_link;
  2469. struct hal_buf_info msdu_link_buf_info;
  2470. };
  2471. /**
  2472. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2473. *
  2474. * @nbuf: Pointer to data buffer field
  2475. * Returns: pointer to rx_pkt_tlvs
  2476. */
  2477. static inline
  2478. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2479. {
  2480. return (struct rx_pkt_tlvs *)rx_buf_start;
  2481. }
  2482. /**
  2483. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2484. *
  2485. * @pkt_tlvs: Pointer to pkt_tlvs
  2486. * Returns: pointer to rx_mpdu_info structure
  2487. */
  2488. static inline
  2489. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2490. {
  2491. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2492. }
  2493. /**
  2494. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2495. *
  2496. * @nbuf: Network buffer
  2497. * Returns: rx sequence number
  2498. */
  2499. #define DOT11_SEQ_FRAG_MASK 0x000f
  2500. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2501. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2502. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2503. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2504. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2505. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2506. static inline
  2507. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2508. {
  2509. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2510. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2511. uint16_t seq_number = 0;
  2512. seq_number =
  2513. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2514. /* Skip first 4-bits for fragment number */
  2515. return seq_number;
  2516. }
  2517. /**
  2518. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2519. *
  2520. * @nbuf: Network buffer
  2521. * Returns: rx fragment number
  2522. */
  2523. static inline
  2524. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2525. {
  2526. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2527. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2528. uint8_t frag_number = 0;
  2529. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2530. DOT11_SEQ_FRAG_MASK;
  2531. /* Return first 4 bits as fragment number */
  2532. return frag_number;
  2533. }
  2534. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2535. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2536. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2537. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2538. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2539. /**
  2540. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2541. *
  2542. * @nbuf: Network buffer
  2543. * Returns: rx more fragment bit
  2544. */
  2545. static inline
  2546. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2547. {
  2548. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2549. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2550. uint16_t frame_ctrl = 0;
  2551. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2552. DOT11_FC1_MORE_FRAG_OFFSET;
  2553. /* more fragment bit if at offset bit 4 */
  2554. return frame_ctrl;
  2555. }
  2556. /**
  2557. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2558. *
  2559. * @nbuf: Network buffer
  2560. * Returns: rx more fragment bit
  2561. *
  2562. */
  2563. static inline
  2564. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2565. {
  2566. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2567. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2568. uint16_t frame_ctrl = 0;
  2569. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2570. return frame_ctrl;
  2571. }
  2572. /*
  2573. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2574. *
  2575. * @nbuf: Network buffer
  2576. * Returns: flag to indicate whether the nbuf has MC/BC address
  2577. */
  2578. static inline
  2579. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2580. {
  2581. uint8 *buf = qdf_nbuf_data(nbuf);
  2582. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2583. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2584. return rx_attn->mcast_bcast;
  2585. }
  2586. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2587. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2588. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2589. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2590. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2591. /*
  2592. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2593. *
  2594. * @nbuf: Network buffer
  2595. * Returns: value of sequence control valid field
  2596. */
  2597. static inline
  2598. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2599. {
  2600. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2601. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2602. uint8_t seq_ctrl_valid = 0;
  2603. seq_ctrl_valid =
  2604. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2605. return seq_ctrl_valid;
  2606. }
  2607. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2608. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2609. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2610. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2611. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2612. /*
  2613. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2614. *
  2615. * @nbuf: Network buffer
  2616. * Returns: value of frame control valid field
  2617. */
  2618. static inline
  2619. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2620. {
  2621. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2622. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2623. uint8_t frm_ctrl_valid = 0;
  2624. frm_ctrl_valid =
  2625. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2626. return frm_ctrl_valid;
  2627. }
  2628. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2629. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2630. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2631. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2632. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2633. /*
  2634. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2635. *
  2636. * @nbuf: Network buffer
  2637. * Returns: value of mpdu 4th address valid field
  2638. */
  2639. static inline
  2640. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2641. {
  2642. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2643. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2644. bool ad4_valid = 0;
  2645. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2646. return ad4_valid;
  2647. }
  2648. /*
  2649. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2650. *
  2651. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2652. * Returns: None
  2653. */
  2654. static inline
  2655. void hal_rx_clear_mpdu_desc_info(
  2656. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2657. {
  2658. qdf_mem_zero(rx_mpdu_desc_info,
  2659. sizeof(*rx_mpdu_desc_info));
  2660. }
  2661. /*
  2662. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2663. *
  2664. * @msdu_link_ptr: HAL view of msdu link ptr
  2665. * @size: number of msdu link pointers
  2666. * Returns: None
  2667. */
  2668. static inline
  2669. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2670. int size)
  2671. {
  2672. qdf_mem_zero(msdu_link_ptr,
  2673. (sizeof(*msdu_link_ptr) * size));
  2674. }
  2675. /*
  2676. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2677. * @msdu_link_ptr: msdu link pointer
  2678. * @mpdu_desc_info: mpdu descriptor info
  2679. *
  2680. * Build a list of msdus using msdu link pointer. If the
  2681. * number of msdus are more, chain them together
  2682. *
  2683. * Returns: Number of processed msdus
  2684. */
  2685. static inline
  2686. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2687. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2688. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2689. {
  2690. int j;
  2691. struct rx_msdu_link *msdu_link_ptr =
  2692. &msdu_link_ptr_info->msdu_link;
  2693. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2694. struct rx_msdu_details *msdu_details =
  2695. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2696. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2697. struct rx_msdu_desc_info *msdu_desc_info;
  2698. uint8_t fragno, more_frag;
  2699. uint8_t *rx_desc_info;
  2700. struct hal_rx_msdu_list msdu_list;
  2701. for (j = 0; j < num_msdus; j++) {
  2702. msdu_desc_info =
  2703. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2704. hal_soc);
  2705. msdu_list.msdu_info[j].msdu_flags =
  2706. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2707. msdu_list.msdu_info[j].msdu_len =
  2708. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2709. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2710. &msdu_details[j].buffer_addr_info_details);
  2711. }
  2712. /* Chain msdu links together */
  2713. if (prev_msdu_link_ptr) {
  2714. /* 31-0 bits of the physical address */
  2715. prev_msdu_link_ptr->
  2716. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2717. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2718. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2719. /* 39-32 bits of the physical address */
  2720. prev_msdu_link_ptr->
  2721. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2722. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2723. >> 32) &&
  2724. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2725. prev_msdu_link_ptr->
  2726. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2727. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2728. }
  2729. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2730. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2731. /* mark first and last MSDUs */
  2732. rx_desc_info = qdf_nbuf_data(msdu);
  2733. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2734. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2735. /* TODO: create skb->fragslist[] */
  2736. if (more_frag == 0) {
  2737. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2738. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2739. } else if (fragno == 1) {
  2740. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2741. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2742. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2743. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2744. }
  2745. num_msdus++;
  2746. /* Number of MSDUs per mpdu descriptor is updated */
  2747. mpdu_desc_info->msdu_count += num_msdus;
  2748. } else {
  2749. num_msdus = 0;
  2750. prev_msdu_link_ptr = msdu_link_ptr;
  2751. }
  2752. return num_msdus;
  2753. }
  2754. /*
  2755. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2756. *
  2757. * @ring_desc: HAL view of ring descriptor
  2758. * @mpdu_des_info: saved mpdu desc info
  2759. * @msdu_link_ptr: saved msdu link ptr
  2760. *
  2761. * API used explicitly for rx defrag to update ring desc with
  2762. * mpdu desc info and msdu link ptr before reinjecting the
  2763. * packet back to REO
  2764. *
  2765. * Returns: None
  2766. */
  2767. static inline
  2768. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2769. void *saved_mpdu_desc_info,
  2770. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2771. {
  2772. struct reo_entrance_ring *reo_ent_ring;
  2773. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2774. struct hal_buf_info buf_info;
  2775. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2776. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2777. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2778. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2779. sizeof(*reo_ring_mpdu_desc_info));
  2780. /*
  2781. * TODO: Check for additional fields that need configuration in
  2782. * reo_ring_mpdu_desc_info
  2783. */
  2784. /* Update msdu_link_ptr in the reo entrance ring */
  2785. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2786. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2787. buf_info.sw_cookie =
  2788. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2789. }
  2790. /*
  2791. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2792. *
  2793. * @msdu_link_desc_va: msdu link descriptor handle
  2794. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2795. *
  2796. * API used to save msdu link information along with physical
  2797. * address. The API also copues the sw cookie.
  2798. *
  2799. * Returns: None
  2800. */
  2801. static inline
  2802. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2803. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2804. struct hal_buf_info *hbi)
  2805. {
  2806. struct rx_msdu_link *msdu_link_ptr =
  2807. (struct rx_msdu_link *)msdu_link_desc_va;
  2808. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2809. sizeof(struct rx_msdu_link));
  2810. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2811. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2812. }
  2813. /*
  2814. * hal_rx_get_desc_len(): Returns rx descriptor length
  2815. *
  2816. * Returns the size of rx_pkt_tlvs which follows the
  2817. * data in the nbuf
  2818. *
  2819. * Returns: Length of rx descriptor
  2820. */
  2821. static inline
  2822. uint16_t hal_rx_get_desc_len(void)
  2823. {
  2824. return sizeof(struct rx_pkt_tlvs);
  2825. }
  2826. /*
  2827. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2828. * reo_entrance_ring descriptor
  2829. *
  2830. * @reo_ent_desc: reo_entrance_ring descriptor
  2831. * Returns: value of rxdma_push_reason
  2832. */
  2833. static inline
  2834. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2835. {
  2836. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2837. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2838. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2839. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2840. }
  2841. /**
  2842. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2843. * reo_entrance_ring descriptor
  2844. * @reo_ent_desc: reo_entrance_ring descriptor
  2845. * Return: value of rxdma_error_code
  2846. */
  2847. static inline
  2848. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2849. {
  2850. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2851. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2852. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2853. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2854. }
  2855. /**
  2856. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2857. * save it to hal_wbm_err_desc_info structure passed by caller
  2858. * @wbm_desc: wbm ring descriptor
  2859. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2860. * Return: void
  2861. */
  2862. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2863. struct hal_wbm_err_desc_info *wbm_er_info)
  2864. {
  2865. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  2866. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  2867. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  2868. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  2869. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  2870. }
  2871. /**
  2872. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2873. * the reserved bytes of rx_tlv_hdr
  2874. * @buf: start of rx_tlv_hdr
  2875. * @wbm_er_info: hal_wbm_err_desc_info structure
  2876. * Return: void
  2877. */
  2878. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2879. struct hal_wbm_err_desc_info *wbm_er_info)
  2880. {
  2881. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2882. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2883. sizeof(struct hal_wbm_err_desc_info));
  2884. }
  2885. /**
  2886. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2887. * the reserved bytes of rx_tlv_hdr.
  2888. * @buf: start of rx_tlv_hdr
  2889. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2890. * Return: void
  2891. */
  2892. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2893. struct hal_wbm_err_desc_info *wbm_er_info)
  2894. {
  2895. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2896. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2897. sizeof(struct hal_wbm_err_desc_info));
  2898. }
  2899. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2900. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2901. RX_MSDU_START_5_NSS_OFFSET)), \
  2902. RX_MSDU_START_5_NSS_MASK, \
  2903. RX_MSDU_START_5_NSS_LSB))
  2904. /**
  2905. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2906. *
  2907. * @ hal_soc: HAL version of the SOC pointer
  2908. * @ hw_desc_addr: Start address of Rx HW TLVs
  2909. * @ rs: Status for monitor mode
  2910. *
  2911. * Return: void
  2912. */
  2913. static inline void hal_rx_mon_hw_desc_get_mpdu_status(struct hal_soc *hal_soc,
  2914. void *hw_desc_addr,
  2915. struct mon_rx_status *rs)
  2916. {
  2917. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2918. }
  2919. /*
  2920. * hal_rx_get_tlv(): API to get the tlv
  2921. *
  2922. * @hal_soc: HAL version of the SOC pointer
  2923. * @rx_tlv: TLV data extracted from the rx packet
  2924. * Return: uint8_t
  2925. */
  2926. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2927. {
  2928. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2929. }
  2930. /*
  2931. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2932. * Interval from rx_msdu_start
  2933. *
  2934. * @hal_soc: HAL version of the SOC pointer
  2935. * @buf: pointer to the start of RX PKT TLV header
  2936. * Return: uint32_t(nss)
  2937. */
  2938. static inline uint32_t hal_rx_msdu_start_nss_get(struct hal_soc *hal_soc,
  2939. uint8_t *buf)
  2940. {
  2941. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2942. }
  2943. /**
  2944. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2945. * human readable format.
  2946. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2947. * @ dbg_level: log level.
  2948. *
  2949. * Return: void
  2950. */
  2951. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2952. struct rx_msdu_start *msdu_start,
  2953. uint8_t dbg_level)
  2954. {
  2955. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2956. }
  2957. /**
  2958. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2959. * info details
  2960. *
  2961. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2962. *
  2963. *
  2964. */
  2965. static inline uint32_t hal_rx_mpdu_start_tid_get(struct hal_soc *hal_soc,
  2966. uint8_t *buf)
  2967. {
  2968. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2969. }
  2970. /*
  2971. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2972. * Interval from rx_msdu_start
  2973. *
  2974. * @buf: pointer to the start of RX PKT TLV header
  2975. * Return: uint32_t(reception_type)
  2976. */
  2977. static inline
  2978. uint32_t hal_rx_msdu_start_reception_type_get(struct hal_soc *hal_soc,
  2979. uint8_t *buf)
  2980. {
  2981. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2982. }
  2983. /**
  2984. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2985. * RX TLVs
  2986. * @ buf: pointer the pkt buffer.
  2987. * @ dbg_level: log level.
  2988. *
  2989. * Return: void
  2990. */
  2991. static inline void hal_rx_dump_pkt_tlvs(struct hal_soc *hal_soc,
  2992. uint8_t *buf, uint8_t dbg_level)
  2993. {
  2994. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2995. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2996. struct rx_mpdu_start *mpdu_start =
  2997. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2998. struct rx_msdu_start *msdu_start =
  2999. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  3000. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  3001. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  3002. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  3003. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  3004. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  3005. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  3006. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  3007. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  3008. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  3009. }
  3010. /**
  3011. * hal_reo_status_get_header_generic - Process reo desc info
  3012. * @d - Pointer to reo descriptior
  3013. * @b - tlv type info
  3014. * @h - Pointer to hal_reo_status_header where info to be stored
  3015. * @hal- pointer to hal_soc structure
  3016. * Return - none.
  3017. *
  3018. */
  3019. static inline void hal_reo_status_get_header(uint32_t *d, int b,
  3020. void *h, void *hal)
  3021. {
  3022. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  3023. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  3024. }
  3025. #endif /* _HAL_RX_H */