va-macro.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "bolero-cdc.h"
  20. #include "bolero-cdc-registers.h"
  21. #include "bolero-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define VA_MACRO_MAX_OFFSET 0x1000
  25. #define VA_MACRO_NUM_DECIMATORS 8
  26. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define VA_MACRO_MCLK_FREQ 9600000
  38. #define VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define VA_MACRO_SWR_STRING_LEN 80
  50. #define VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. enum {
  56. VA_MACRO_AIF_INVALID = 0,
  57. VA_MACRO_AIF1_CAP,
  58. VA_MACRO_AIF2_CAP,
  59. VA_MACRO_AIF3_CAP,
  60. VA_MACRO_MAX_DAIS,
  61. };
  62. enum {
  63. VA_MACRO_DEC0,
  64. VA_MACRO_DEC1,
  65. VA_MACRO_DEC2,
  66. VA_MACRO_DEC3,
  67. VA_MACRO_DEC4,
  68. VA_MACRO_DEC5,
  69. VA_MACRO_DEC6,
  70. VA_MACRO_DEC7,
  71. VA_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. VA_MACRO_CLK_DIV_2,
  75. VA_MACRO_CLK_DIV_3,
  76. VA_MACRO_CLK_DIV_4,
  77. VA_MACRO_CLK_DIV_6,
  78. VA_MACRO_CLK_DIV_8,
  79. VA_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct va_mute_work {
  90. struct va_macro_priv *va_priv;
  91. u32 decimator;
  92. struct delayed_work dwork;
  93. };
  94. struct hpf_work {
  95. struct va_macro_priv *va_priv;
  96. u8 decimator;
  97. u8 hpf_cut_off_freq;
  98. struct delayed_work dwork;
  99. };
  100. /* Hold instance to soundwire platform device */
  101. struct va_macro_swr_ctrl_data {
  102. struct platform_device *va_swr_pdev;
  103. };
  104. struct va_macro_swr_ctrl_platform_data {
  105. void *handle; /* holds codec private data */
  106. int (*read)(void *handle, int reg);
  107. int (*write)(void *handle, int reg, int val);
  108. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  109. int (*clk)(void *handle, bool enable);
  110. int (*core_vote)(void *handle, bool enable);
  111. int (*handle_irq)(void *handle,
  112. irqreturn_t (*swrm_irq_handler)(int irq,
  113. void *data),
  114. void *swrm_handle,
  115. int action);
  116. };
  117. struct va_macro_priv {
  118. struct device *dev;
  119. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  120. bool va_without_decimation;
  121. struct clk *lpass_audio_hw_vote;
  122. struct mutex mclk_lock;
  123. struct mutex swr_clk_lock;
  124. struct snd_soc_component *component;
  125. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  126. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  127. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  128. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  129. u16 dmic_clk_div;
  130. u16 va_mclk_users;
  131. int swr_clk_users;
  132. bool reset_swr;
  133. struct device_node *va_swr_gpio_p;
  134. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  135. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  136. struct work_struct va_macro_add_child_devices_work;
  137. int child_count;
  138. u16 mclk_mux_sel;
  139. char __iomem *va_io_base;
  140. char __iomem *va_island_mode_muxsel;
  141. struct platform_device *pdev_child_devices
  142. [VA_MACRO_CHILD_DEVICES_MAX];
  143. struct regulator *micb_supply;
  144. u32 micb_voltage;
  145. u32 micb_current;
  146. u32 version;
  147. u32 is_used_va_swr_gpio;
  148. int micb_users;
  149. u16 default_clk_id;
  150. u16 clk_id;
  151. int tx_swr_clk_cnt;
  152. int va_swr_clk_cnt;
  153. int va_clk_status;
  154. int tx_clk_status;
  155. bool lpi_enable;
  156. bool register_event_listener;
  157. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  158. int disable_afe_wakeup_event_listener;
  159. };
  160. static bool va_macro_get_data(struct snd_soc_component *component,
  161. struct device **va_dev,
  162. struct va_macro_priv **va_priv,
  163. const char *func_name)
  164. {
  165. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  166. if (!(*va_dev)) {
  167. dev_err(component->dev,
  168. "%s: null device for macro!\n", func_name);
  169. return false;
  170. }
  171. *va_priv = dev_get_drvdata((*va_dev));
  172. if (!(*va_priv) || !(*va_priv)->component) {
  173. dev_err(component->dev,
  174. "%s: priv is null for macro!\n", func_name);
  175. return false;
  176. }
  177. return true;
  178. }
  179. static int va_macro_clk_div_get(struct snd_soc_component *component)
  180. {
  181. struct device *va_dev = NULL;
  182. struct va_macro_priv *va_priv = NULL;
  183. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  184. return -EINVAL;
  185. if ((va_priv->version >= BOLERO_VERSION_2_0)
  186. && !va_priv->lpi_enable
  187. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  188. return VA_MACRO_CLK_DIV_8;
  189. return va_priv->dmic_clk_div;
  190. }
  191. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  192. bool mclk_enable, bool dapm)
  193. {
  194. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  195. int ret = 0;
  196. if (regmap == NULL) {
  197. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  198. return -EINVAL;
  199. }
  200. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  201. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  202. mutex_lock(&va_priv->mclk_lock);
  203. if (mclk_enable) {
  204. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  205. va_priv->default_clk_id,
  206. va_priv->clk_id,
  207. true);
  208. if (ret < 0) {
  209. dev_err(va_priv->dev,
  210. "%s: va request clock en failed\n",
  211. __func__);
  212. goto exit;
  213. }
  214. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  215. true);
  216. if (va_priv->va_mclk_users == 0) {
  217. regcache_mark_dirty(regmap);
  218. regcache_sync_region(regmap,
  219. VA_START_OFFSET,
  220. VA_MAX_OFFSET);
  221. }
  222. va_priv->va_mclk_users++;
  223. } else {
  224. if (va_priv->va_mclk_users <= 0) {
  225. dev_err(va_priv->dev, "%s: clock already disabled\n",
  226. __func__);
  227. va_priv->va_mclk_users = 0;
  228. goto exit;
  229. }
  230. va_priv->va_mclk_users--;
  231. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  232. false);
  233. bolero_clk_rsc_request_clock(va_priv->dev,
  234. va_priv->default_clk_id,
  235. va_priv->clk_id,
  236. false);
  237. }
  238. exit:
  239. mutex_unlock(&va_priv->mclk_lock);
  240. return ret;
  241. }
  242. static int va_macro_event_handler(struct snd_soc_component *component,
  243. u16 event, u32 data)
  244. {
  245. struct device *va_dev = NULL;
  246. struct va_macro_priv *va_priv = NULL;
  247. int retry_cnt = MAX_RETRY_ATTEMPTS;
  248. int ret = 0;
  249. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  250. return -EINVAL;
  251. switch (event) {
  252. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  253. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  254. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  255. __func__, retry_cnt);
  256. /*
  257. * Userspace takes 10 seconds to close
  258. * the session when pcm_start fails due to concurrency
  259. * with PDR/SSR. Loop and check every 20ms till 10
  260. * seconds for va_mclk user count to get reset to 0
  261. * which ensures userspace teardown is done and SSR
  262. * powerup seq can proceed.
  263. */
  264. msleep(20);
  265. retry_cnt--;
  266. }
  267. if (retry_cnt == 0)
  268. dev_err(va_dev,
  269. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  270. __func__);
  271. break;
  272. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  273. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  274. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  275. va_priv->default_clk_id,
  276. VA_CORE_CLK, true);
  277. if (ret < 0)
  278. dev_err_ratelimited(va_priv->dev,
  279. "%s, failed to enable clk, ret:%d\n",
  280. __func__, ret);
  281. else
  282. bolero_clk_rsc_request_clock(va_priv->dev,
  283. va_priv->default_clk_id,
  284. VA_CORE_CLK, false);
  285. break;
  286. case BOLERO_MACRO_EVT_SSR_UP:
  287. trace_printk("%s, enter SSR up\n", __func__);
  288. /* reset swr after ssr/pdr */
  289. va_priv->reset_swr = true;
  290. if (va_priv->swr_ctrl_data)
  291. swrm_wcd_notify(
  292. va_priv->swr_ctrl_data[0].va_swr_pdev,
  293. SWR_DEVICE_SSR_UP, NULL);
  294. break;
  295. case BOLERO_MACRO_EVT_CLK_RESET:
  296. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  297. break;
  298. case BOLERO_MACRO_EVT_SSR_DOWN:
  299. if (va_priv->swr_ctrl_data) {
  300. swrm_wcd_notify(
  301. va_priv->swr_ctrl_data[0].va_swr_pdev,
  302. SWR_DEVICE_SSR_DOWN, NULL);
  303. }
  304. if ((!pm_runtime_enabled(va_dev) ||
  305. !pm_runtime_suspended(va_dev))) {
  306. ret = bolero_runtime_suspend(va_dev);
  307. if (!ret) {
  308. pm_runtime_disable(va_dev);
  309. pm_runtime_set_suspended(va_dev);
  310. pm_runtime_enable(va_dev);
  311. }
  312. }
  313. break;
  314. default:
  315. break;
  316. }
  317. return 0;
  318. }
  319. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  320. struct snd_kcontrol *kcontrol, int event)
  321. {
  322. struct snd_soc_component *component =
  323. snd_soc_dapm_to_component(w->dapm);
  324. struct device *va_dev = NULL;
  325. struct va_macro_priv *va_priv = NULL;
  326. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  327. return -EINVAL;
  328. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  329. switch (event) {
  330. case SND_SOC_DAPM_PRE_PMU:
  331. va_priv->va_swr_clk_cnt++;
  332. break;
  333. case SND_SOC_DAPM_POST_PMD:
  334. va_priv->va_swr_clk_cnt--;
  335. break;
  336. default:
  337. break;
  338. }
  339. return 0;
  340. }
  341. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  342. struct snd_kcontrol *kcontrol, int event)
  343. {
  344. struct snd_soc_component *component =
  345. snd_soc_dapm_to_component(w->dapm);
  346. int ret = 0;
  347. struct device *va_dev = NULL;
  348. struct va_macro_priv *va_priv = NULL;
  349. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  350. return -EINVAL;
  351. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  352. __func__, event, va_priv->lpi_enable);
  353. if (!va_priv->lpi_enable)
  354. return ret;
  355. switch (event) {
  356. case SND_SOC_DAPM_PRE_PMU:
  357. msm_cdc_pinctrl_set_wakeup_capable(
  358. va_priv->va_swr_gpio_p, false);
  359. break;
  360. case SND_SOC_DAPM_POST_PMD:
  361. msm_cdc_pinctrl_set_wakeup_capable(
  362. va_priv->va_swr_gpio_p, true);
  363. break;
  364. default:
  365. dev_err(va_priv->dev,
  366. "%s: invalid DAPM event %d\n", __func__, event);
  367. ret = -EINVAL;
  368. }
  369. return ret;
  370. }
  371. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  372. struct snd_kcontrol *kcontrol, int event)
  373. {
  374. struct snd_soc_component *component =
  375. snd_soc_dapm_to_component(w->dapm);
  376. int ret = 0;
  377. struct device *va_dev = NULL;
  378. struct va_macro_priv *va_priv = NULL;
  379. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  380. return -EINVAL;
  381. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  382. __func__, event, va_priv->lpi_enable);
  383. if (!va_priv->lpi_enable)
  384. return ret;
  385. switch (event) {
  386. case SND_SOC_DAPM_PRE_PMU:
  387. if (va_priv->lpass_audio_hw_vote) {
  388. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  389. va_priv->lpass_audio_hw_vote);
  390. if (ret)
  391. dev_err(va_dev,
  392. "%s: lpass audio hw enable failed\n",
  393. __func__);
  394. }
  395. if (va_priv->lpi_enable &&
  396. !va_priv->disable_afe_wakeup_event_listener) {
  397. bolero_register_event_listener(component, true);
  398. va_priv->register_event_listener = true;
  399. }
  400. break;
  401. case SND_SOC_DAPM_POST_PMD:
  402. if (va_priv->register_event_listener) {
  403. va_priv->register_event_listener = false;
  404. bolero_register_event_listener(component, false);
  405. }
  406. if (va_priv->lpass_audio_hw_vote)
  407. digital_cdc_rsc_mgr_hw_vote_disable(
  408. va_priv->lpass_audio_hw_vote);
  409. break;
  410. default:
  411. dev_err(va_priv->dev,
  412. "%s: invalid DAPM event %d\n", __func__, event);
  413. ret = -EINVAL;
  414. }
  415. return ret;
  416. }
  417. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  418. struct snd_kcontrol *kcontrol, int event)
  419. {
  420. struct device *va_dev = NULL;
  421. struct va_macro_priv *va_priv = NULL;
  422. struct snd_soc_component *component =
  423. snd_soc_dapm_to_component(w->dapm);
  424. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  425. return -EINVAL;
  426. if (SND_SOC_DAPM_EVENT_ON(event))
  427. ++va_priv->tx_swr_clk_cnt;
  428. if (SND_SOC_DAPM_EVENT_OFF(event))
  429. --va_priv->tx_swr_clk_cnt;
  430. return 0;
  431. }
  432. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  433. struct snd_kcontrol *kcontrol, int event)
  434. {
  435. struct snd_soc_component *component =
  436. snd_soc_dapm_to_component(w->dapm);
  437. int ret = 0;
  438. struct device *va_dev = NULL;
  439. struct va_macro_priv *va_priv = NULL;
  440. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  441. return -EINVAL;
  442. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  443. switch (event) {
  444. case SND_SOC_DAPM_PRE_PMU:
  445. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  446. va_priv->default_clk_id,
  447. TX_CORE_CLK,
  448. true);
  449. if (!ret)
  450. va_priv->tx_clk_status++;
  451. if (va_priv->lpi_enable)
  452. ret = va_macro_mclk_enable(va_priv, 1, true);
  453. else
  454. ret = bolero_tx_mclk_enable(component, 1);
  455. break;
  456. case SND_SOC_DAPM_POST_PMD:
  457. if (va_priv->lpi_enable)
  458. va_macro_mclk_enable(va_priv, 0, true);
  459. else
  460. bolero_tx_mclk_enable(component, 0);
  461. if (va_priv->tx_clk_status > 0) {
  462. bolero_clk_rsc_request_clock(va_priv->dev,
  463. va_priv->default_clk_id,
  464. TX_CORE_CLK,
  465. false);
  466. va_priv->tx_clk_status--;
  467. }
  468. break;
  469. default:
  470. dev_err(va_priv->dev,
  471. "%s: invalid DAPM event %d\n", __func__, event);
  472. ret = -EINVAL;
  473. }
  474. return ret;
  475. }
  476. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  477. struct regmap *regmap, int clk_type,
  478. bool enable)
  479. {
  480. int ret = 0, clk_tx_ret = 0;
  481. dev_dbg(va_priv->dev,
  482. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  483. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  484. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  485. if (enable) {
  486. if (va_priv->swr_clk_users == 0)
  487. msm_cdc_pinctrl_select_active_state(
  488. va_priv->va_swr_gpio_p);
  489. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  490. TX_CORE_CLK,
  491. TX_CORE_CLK,
  492. true);
  493. if (clk_type == TX_MCLK) {
  494. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  495. TX_CORE_CLK,
  496. TX_CORE_CLK,
  497. true);
  498. if (ret < 0) {
  499. if (va_priv->swr_clk_users == 0)
  500. msm_cdc_pinctrl_select_sleep_state(
  501. va_priv->va_swr_gpio_p);
  502. dev_err_ratelimited(va_priv->dev,
  503. "%s: swr request clk failed\n",
  504. __func__);
  505. goto done;
  506. }
  507. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  508. true);
  509. }
  510. if (clk_type == VA_MCLK) {
  511. ret = va_macro_mclk_enable(va_priv, 1, true);
  512. if (ret < 0) {
  513. if (va_priv->swr_clk_users == 0)
  514. msm_cdc_pinctrl_select_sleep_state(
  515. va_priv->va_swr_gpio_p);
  516. dev_err_ratelimited(va_priv->dev,
  517. "%s: request clock enable failed\n",
  518. __func__);
  519. goto done;
  520. }
  521. }
  522. if (va_priv->swr_clk_users == 0) {
  523. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  524. __func__, va_priv->reset_swr);
  525. if (va_priv->reset_swr)
  526. regmap_update_bits(regmap,
  527. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  528. 0x02, 0x02);
  529. regmap_update_bits(regmap,
  530. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  531. 0x01, 0x01);
  532. if (va_priv->reset_swr)
  533. regmap_update_bits(regmap,
  534. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  535. 0x02, 0x00);
  536. va_priv->reset_swr = false;
  537. }
  538. if (!clk_tx_ret)
  539. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  540. TX_CORE_CLK,
  541. TX_CORE_CLK,
  542. false);
  543. va_priv->swr_clk_users++;
  544. } else {
  545. if (va_priv->swr_clk_users <= 0) {
  546. dev_err_ratelimited(va_priv->dev,
  547. "va swrm clock users already 0\n");
  548. va_priv->swr_clk_users = 0;
  549. return 0;
  550. }
  551. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  552. TX_CORE_CLK,
  553. TX_CORE_CLK,
  554. true);
  555. va_priv->swr_clk_users--;
  556. if (va_priv->swr_clk_users == 0)
  557. regmap_update_bits(regmap,
  558. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  559. 0x01, 0x00);
  560. if (clk_type == VA_MCLK)
  561. va_macro_mclk_enable(va_priv, 0, true);
  562. if (clk_type == TX_MCLK) {
  563. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  564. false);
  565. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  566. TX_CORE_CLK,
  567. TX_CORE_CLK,
  568. false);
  569. if (ret < 0) {
  570. dev_err_ratelimited(va_priv->dev,
  571. "%s: swr request clk failed\n",
  572. __func__);
  573. goto done;
  574. }
  575. }
  576. if (!clk_tx_ret)
  577. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  578. TX_CORE_CLK,
  579. TX_CORE_CLK,
  580. false);
  581. if (va_priv->swr_clk_users == 0)
  582. msm_cdc_pinctrl_select_sleep_state(
  583. va_priv->va_swr_gpio_p);
  584. }
  585. return 0;
  586. done:
  587. if (!clk_tx_ret)
  588. bolero_clk_rsc_request_clock(va_priv->dev,
  589. TX_CORE_CLK,
  590. TX_CORE_CLK,
  591. false);
  592. return ret;
  593. }
  594. static int va_macro_core_vote(void *handle, bool enable)
  595. {
  596. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  597. if (va_priv == NULL) {
  598. pr_err("%s: va priv data is NULL\n", __func__);
  599. return -EINVAL;
  600. }
  601. if (enable) {
  602. pm_runtime_get_sync(va_priv->dev);
  603. pm_runtime_put_autosuspend(va_priv->dev);
  604. pm_runtime_mark_last_busy(va_priv->dev);
  605. }
  606. if (bolero_check_core_votes(va_priv->dev))
  607. return 0;
  608. else
  609. return -EINVAL;
  610. }
  611. static int va_macro_swrm_clock(void *handle, bool enable)
  612. {
  613. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  614. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  615. int ret = 0;
  616. if (regmap == NULL) {
  617. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  618. return -EINVAL;
  619. }
  620. mutex_lock(&va_priv->swr_clk_lock);
  621. dev_dbg(va_priv->dev,
  622. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  623. __func__, (enable ? "enable" : "disable"),
  624. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  625. if (enable) {
  626. pm_runtime_get_sync(va_priv->dev);
  627. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  628. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  629. VA_MCLK, enable);
  630. if (ret) {
  631. pm_runtime_mark_last_busy(va_priv->dev);
  632. pm_runtime_put_autosuspend(va_priv->dev);
  633. goto done;
  634. }
  635. va_priv->va_clk_status++;
  636. } else {
  637. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  638. TX_MCLK, enable);
  639. if (ret) {
  640. pm_runtime_mark_last_busy(va_priv->dev);
  641. pm_runtime_put_autosuspend(va_priv->dev);
  642. goto done;
  643. }
  644. va_priv->tx_clk_status++;
  645. }
  646. pm_runtime_mark_last_busy(va_priv->dev);
  647. pm_runtime_put_autosuspend(va_priv->dev);
  648. } else {
  649. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  650. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  651. VA_MCLK, enable);
  652. if (ret)
  653. goto done;
  654. --va_priv->va_clk_status;
  655. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  656. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  657. TX_MCLK, enable);
  658. if (ret)
  659. goto done;
  660. --va_priv->tx_clk_status;
  661. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  662. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  663. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  664. VA_MCLK, enable);
  665. if (ret)
  666. goto done;
  667. --va_priv->va_clk_status;
  668. } else {
  669. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  670. TX_MCLK, enable);
  671. if (ret)
  672. goto done;
  673. --va_priv->tx_clk_status;
  674. }
  675. } else {
  676. dev_dbg(va_priv->dev,
  677. "%s: Both clocks are disabled\n", __func__);
  678. }
  679. }
  680. dev_dbg(va_priv->dev,
  681. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  682. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  683. va_priv->va_clk_status);
  684. done:
  685. mutex_unlock(&va_priv->swr_clk_lock);
  686. return ret;
  687. }
  688. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  689. {
  690. u16 adc_mux_reg = 0, adc_reg = 0;
  691. u16 adc_n = BOLERO_ADC_MAX;
  692. bool ret = false;
  693. struct device *va_dev = NULL;
  694. struct va_macro_priv *va_priv = NULL;
  695. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  696. return ret;
  697. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  698. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  699. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  700. if (va_priv->version == BOLERO_VERSION_2_1)
  701. return true;
  702. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  703. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  704. adc_n = snd_soc_component_read32(component, adc_reg) &
  705. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  706. if (adc_n < BOLERO_ADC_MAX)
  707. return true;
  708. }
  709. return ret;
  710. }
  711. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  712. {
  713. struct delayed_work *hpf_delayed_work;
  714. struct hpf_work *hpf_work;
  715. struct va_macro_priv *va_priv;
  716. struct snd_soc_component *component;
  717. u16 dec_cfg_reg, hpf_gate_reg;
  718. u8 hpf_cut_off_freq;
  719. u16 adc_reg = 0, adc_n = 0;
  720. hpf_delayed_work = to_delayed_work(work);
  721. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  722. va_priv = hpf_work->va_priv;
  723. component = va_priv->component;
  724. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  725. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  726. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  727. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  728. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  729. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  730. __func__, hpf_work->decimator, hpf_cut_off_freq);
  731. if (is_amic_enabled(component, hpf_work->decimator)) {
  732. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  733. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  734. adc_n = snd_soc_component_read32(component, adc_reg) &
  735. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  736. /* analog mic clear TX hold */
  737. bolero_clear_amic_tx_hold(component->dev, adc_n);
  738. snd_soc_component_update_bits(component,
  739. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  740. hpf_cut_off_freq << 5);
  741. snd_soc_component_update_bits(component, hpf_gate_reg,
  742. 0x03, 0x02);
  743. /* Minimum 1 clk cycle delay is required as per HW spec */
  744. usleep_range(1000, 1010);
  745. snd_soc_component_update_bits(component, hpf_gate_reg,
  746. 0x03, 0x01);
  747. } else {
  748. snd_soc_component_update_bits(component,
  749. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  750. hpf_cut_off_freq << 5);
  751. snd_soc_component_update_bits(component, hpf_gate_reg,
  752. 0x02, 0x02);
  753. /* Minimum 1 clk cycle delay is required as per HW spec */
  754. usleep_range(1000, 1010);
  755. snd_soc_component_update_bits(component, hpf_gate_reg,
  756. 0x02, 0x00);
  757. }
  758. }
  759. static void va_macro_mute_update_callback(struct work_struct *work)
  760. {
  761. struct va_mute_work *va_mute_dwork;
  762. struct snd_soc_component *component = NULL;
  763. struct va_macro_priv *va_priv;
  764. struct delayed_work *delayed_work;
  765. u16 tx_vol_ctl_reg, decimator;
  766. delayed_work = to_delayed_work(work);
  767. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  768. va_priv = va_mute_dwork->va_priv;
  769. component = va_priv->component;
  770. decimator = va_mute_dwork->decimator;
  771. tx_vol_ctl_reg =
  772. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  773. VA_MACRO_TX_PATH_OFFSET * decimator;
  774. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  775. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  776. __func__, decimator);
  777. }
  778. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  779. struct snd_ctl_elem_value *ucontrol)
  780. {
  781. struct snd_soc_dapm_widget *widget =
  782. snd_soc_dapm_kcontrol_widget(kcontrol);
  783. struct snd_soc_component *component =
  784. snd_soc_dapm_to_component(widget->dapm);
  785. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  786. unsigned int val;
  787. u16 mic_sel_reg, dmic_clk_reg;
  788. struct device *va_dev = NULL;
  789. struct va_macro_priv *va_priv = NULL;
  790. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  791. return -EINVAL;
  792. val = ucontrol->value.enumerated.item[0];
  793. if (val > e->items - 1)
  794. return -EINVAL;
  795. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  796. widget->name, val);
  797. switch (e->reg) {
  798. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  799. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  800. break;
  801. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  802. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  803. break;
  804. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  805. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  806. break;
  807. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  808. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  809. break;
  810. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  811. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  812. break;
  813. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  814. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  815. break;
  816. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  817. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  818. break;
  819. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  820. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  821. break;
  822. default:
  823. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  824. __func__, e->reg);
  825. return -EINVAL;
  826. }
  827. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  828. if (val != 0) {
  829. if (val < 5) {
  830. snd_soc_component_update_bits(component,
  831. mic_sel_reg,
  832. 1 << 7, 0x0 << 7);
  833. } else {
  834. snd_soc_component_update_bits(component,
  835. mic_sel_reg,
  836. 1 << 7, 0x1 << 7);
  837. snd_soc_component_update_bits(component,
  838. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  839. 0x80, 0x00);
  840. dmic_clk_reg =
  841. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  842. ((val - 5)/2) * 4;
  843. snd_soc_component_update_bits(component,
  844. dmic_clk_reg,
  845. 0x0E, va_priv->dmic_clk_div << 0x1);
  846. }
  847. }
  848. } else {
  849. /* DMIC selected */
  850. if (val != 0)
  851. snd_soc_component_update_bits(component, mic_sel_reg,
  852. 1 << 7, 1 << 7);
  853. }
  854. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  855. }
  856. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  857. struct snd_ctl_elem_value *ucontrol)
  858. {
  859. struct snd_soc_component *component =
  860. snd_soc_kcontrol_component(kcontrol);
  861. struct device *va_dev = NULL;
  862. struct va_macro_priv *va_priv = NULL;
  863. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  864. return -EINVAL;
  865. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  866. return 0;
  867. }
  868. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  869. struct snd_ctl_elem_value *ucontrol)
  870. {
  871. struct snd_soc_component *component =
  872. snd_soc_kcontrol_component(kcontrol);
  873. struct device *va_dev = NULL;
  874. struct va_macro_priv *va_priv = NULL;
  875. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  876. return -EINVAL;
  877. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  878. return 0;
  879. }
  880. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  881. struct snd_ctl_elem_value *ucontrol)
  882. {
  883. struct snd_soc_dapm_widget *widget =
  884. snd_soc_dapm_kcontrol_widget(kcontrol);
  885. struct snd_soc_component *component =
  886. snd_soc_dapm_to_component(widget->dapm);
  887. struct soc_multi_mixer_control *mixer =
  888. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  889. u32 dai_id = widget->shift;
  890. u32 dec_id = mixer->shift;
  891. struct device *va_dev = NULL;
  892. struct va_macro_priv *va_priv = NULL;
  893. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  894. return -EINVAL;
  895. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  896. ucontrol->value.integer.value[0] = 1;
  897. else
  898. ucontrol->value.integer.value[0] = 0;
  899. return 0;
  900. }
  901. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  902. struct snd_ctl_elem_value *ucontrol)
  903. {
  904. struct snd_soc_dapm_widget *widget =
  905. snd_soc_dapm_kcontrol_widget(kcontrol);
  906. struct snd_soc_component *component =
  907. snd_soc_dapm_to_component(widget->dapm);
  908. struct snd_soc_dapm_update *update = NULL;
  909. struct soc_multi_mixer_control *mixer =
  910. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  911. u32 dai_id = widget->shift;
  912. u32 dec_id = mixer->shift;
  913. u32 enable = ucontrol->value.integer.value[0];
  914. struct device *va_dev = NULL;
  915. struct va_macro_priv *va_priv = NULL;
  916. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  917. return -EINVAL;
  918. if (enable) {
  919. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  920. va_priv->active_ch_cnt[dai_id]++;
  921. } else {
  922. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  923. va_priv->active_ch_cnt[dai_id]--;
  924. }
  925. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  926. return 0;
  927. }
  928. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  929. struct snd_kcontrol *kcontrol, int event)
  930. {
  931. struct snd_soc_component *component =
  932. snd_soc_dapm_to_component(w->dapm);
  933. unsigned int dmic = 0;
  934. int ret = 0;
  935. char *wname;
  936. wname = strpbrk(w->name, "01234567");
  937. if (!wname) {
  938. dev_err(component->dev, "%s: widget not found\n", __func__);
  939. return -EINVAL;
  940. }
  941. ret = kstrtouint(wname, 10, &dmic);
  942. if (ret < 0) {
  943. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  944. __func__);
  945. return -EINVAL;
  946. }
  947. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  948. __func__, event, dmic);
  949. switch (event) {
  950. case SND_SOC_DAPM_PRE_PMU:
  951. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  952. break;
  953. case SND_SOC_DAPM_POST_PMD:
  954. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  955. break;
  956. }
  957. return 0;
  958. }
  959. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  960. struct snd_kcontrol *kcontrol, int event)
  961. {
  962. struct snd_soc_component *component =
  963. snd_soc_dapm_to_component(w->dapm);
  964. unsigned int decimator;
  965. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  966. u16 tx_gain_ctl_reg;
  967. u8 hpf_cut_off_freq;
  968. u16 adc_mux_reg = 0;
  969. struct device *va_dev = NULL;
  970. struct va_macro_priv *va_priv = NULL;
  971. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  972. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  973. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  974. return -EINVAL;
  975. decimator = w->shift;
  976. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  977. w->name, decimator);
  978. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  979. VA_MACRO_TX_PATH_OFFSET * decimator;
  980. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  981. VA_MACRO_TX_PATH_OFFSET * decimator;
  982. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  983. VA_MACRO_TX_PATH_OFFSET * decimator;
  984. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  985. VA_MACRO_TX_PATH_OFFSET * decimator;
  986. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  987. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  988. switch (event) {
  989. case SND_SOC_DAPM_PRE_PMU:
  990. snd_soc_component_update_bits(component,
  991. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  992. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  993. /* Enable TX PGA Mute */
  994. snd_soc_component_update_bits(component,
  995. tx_vol_ctl_reg, 0x10, 0x10);
  996. break;
  997. case SND_SOC_DAPM_POST_PMU:
  998. /* Enable TX CLK */
  999. snd_soc_component_update_bits(component,
  1000. tx_vol_ctl_reg, 0x20, 0x20);
  1001. if (!is_amic_enabled(component, decimator)) {
  1002. snd_soc_component_update_bits(component,
  1003. hpf_gate_reg, 0x01, 0x00);
  1004. /*
  1005. * Minimum 1 clk cycle delay is required as per HW spec
  1006. */
  1007. usleep_range(1000, 1010);
  1008. }
  1009. hpf_cut_off_freq = (snd_soc_component_read32(
  1010. component, dec_cfg_reg) &
  1011. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1012. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1013. hpf_cut_off_freq;
  1014. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1015. snd_soc_component_update_bits(component, dec_cfg_reg,
  1016. TX_HPF_CUT_OFF_FREQ_MASK,
  1017. CF_MIN_3DB_150HZ << 5);
  1018. }
  1019. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1020. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1021. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1022. if (va_tx_unmute_delay < unmute_delay)
  1023. va_tx_unmute_delay = unmute_delay;
  1024. }
  1025. snd_soc_component_update_bits(component,
  1026. hpf_gate_reg, 0x03, 0x02);
  1027. if (!is_amic_enabled(component, decimator))
  1028. snd_soc_component_update_bits(component,
  1029. hpf_gate_reg, 0x03, 0x00);
  1030. /*
  1031. * Minimum 1 clk cycle delay is required as per HW spec
  1032. */
  1033. usleep_range(1000, 1010);
  1034. snd_soc_component_update_bits(component,
  1035. hpf_gate_reg, 0x03, 0x01);
  1036. /*
  1037. * 6ms delay is required as per HW spec
  1038. */
  1039. usleep_range(6000, 6010);
  1040. /* schedule work queue to Remove Mute */
  1041. queue_delayed_work(system_freezable_wq,
  1042. &va_priv->va_mute_dwork[decimator].dwork,
  1043. msecs_to_jiffies(va_tx_unmute_delay));
  1044. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1045. CF_MIN_3DB_150HZ)
  1046. queue_delayed_work(system_freezable_wq,
  1047. &va_priv->va_hpf_work[decimator].dwork,
  1048. msecs_to_jiffies(hpf_delay));
  1049. /* apply gain after decimator is enabled */
  1050. snd_soc_component_write(component, tx_gain_ctl_reg,
  1051. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1052. if (va_priv->version == BOLERO_VERSION_2_0) {
  1053. if (snd_soc_component_read32(component, adc_mux_reg)
  1054. & SWR_MIC) {
  1055. snd_soc_component_update_bits(component,
  1056. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1057. 0x01, 0x01);
  1058. snd_soc_component_update_bits(component,
  1059. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1060. 0x0E, 0x0C);
  1061. snd_soc_component_update_bits(component,
  1062. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1063. 0x0E, 0x0C);
  1064. snd_soc_component_update_bits(component,
  1065. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1066. 0x0E, 0x00);
  1067. snd_soc_component_update_bits(component,
  1068. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1069. 0x0E, 0x00);
  1070. snd_soc_component_update_bits(component,
  1071. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1072. 0x0E, 0x00);
  1073. snd_soc_component_update_bits(component,
  1074. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1075. 0x0E, 0x00);
  1076. }
  1077. }
  1078. break;
  1079. case SND_SOC_DAPM_PRE_PMD:
  1080. hpf_cut_off_freq =
  1081. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1082. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1083. 0x10, 0x10);
  1084. if (cancel_delayed_work_sync(
  1085. &va_priv->va_hpf_work[decimator].dwork)) {
  1086. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1087. snd_soc_component_update_bits(component,
  1088. dec_cfg_reg,
  1089. TX_HPF_CUT_OFF_FREQ_MASK,
  1090. hpf_cut_off_freq << 5);
  1091. if (is_amic_enabled(component, decimator))
  1092. snd_soc_component_update_bits(component,
  1093. hpf_gate_reg,
  1094. 0x03, 0x02);
  1095. else
  1096. snd_soc_component_update_bits(component,
  1097. hpf_gate_reg,
  1098. 0x03, 0x03);
  1099. /*
  1100. * Minimum 1 clk cycle delay is required
  1101. * as per HW spec
  1102. */
  1103. usleep_range(1000, 1010);
  1104. snd_soc_component_update_bits(component,
  1105. hpf_gate_reg,
  1106. 0x03, 0x01);
  1107. }
  1108. }
  1109. cancel_delayed_work_sync(
  1110. &va_priv->va_mute_dwork[decimator].dwork);
  1111. if (va_priv->version == BOLERO_VERSION_2_0) {
  1112. if (snd_soc_component_read32(component, adc_mux_reg)
  1113. & SWR_MIC)
  1114. snd_soc_component_update_bits(component,
  1115. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1116. 0x01, 0x00);
  1117. }
  1118. break;
  1119. case SND_SOC_DAPM_POST_PMD:
  1120. /* Disable TX CLK */
  1121. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1122. 0x20, 0x00);
  1123. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1124. 0x10, 0x00);
  1125. break;
  1126. }
  1127. return 0;
  1128. }
  1129. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1130. struct snd_kcontrol *kcontrol, int event)
  1131. {
  1132. struct snd_soc_component *component =
  1133. snd_soc_dapm_to_component(w->dapm);
  1134. struct device *va_dev = NULL;
  1135. struct va_macro_priv *va_priv = NULL;
  1136. int ret = 0;
  1137. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1138. return -EINVAL;
  1139. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1140. switch (event) {
  1141. case SND_SOC_DAPM_POST_PMU:
  1142. if (va_priv->tx_clk_status > 0) {
  1143. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1144. va_priv->default_clk_id,
  1145. TX_CORE_CLK,
  1146. false);
  1147. va_priv->tx_clk_status--;
  1148. }
  1149. break;
  1150. case SND_SOC_DAPM_PRE_PMD:
  1151. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1152. va_priv->default_clk_id,
  1153. TX_CORE_CLK,
  1154. true);
  1155. if (!ret)
  1156. va_priv->tx_clk_status++;
  1157. break;
  1158. default:
  1159. dev_err(va_priv->dev,
  1160. "%s: invalid DAPM event %d\n", __func__, event);
  1161. ret = -EINVAL;
  1162. break;
  1163. }
  1164. return ret;
  1165. }
  1166. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1167. struct snd_kcontrol *kcontrol, int event)
  1168. {
  1169. struct snd_soc_component *component =
  1170. snd_soc_dapm_to_component(w->dapm);
  1171. struct device *va_dev = NULL;
  1172. struct va_macro_priv *va_priv = NULL;
  1173. int ret = 0;
  1174. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1175. return -EINVAL;
  1176. if (!va_priv->micb_supply) {
  1177. dev_err(va_dev,
  1178. "%s:regulator not provided in dtsi\n", __func__);
  1179. return -EINVAL;
  1180. }
  1181. switch (event) {
  1182. case SND_SOC_DAPM_PRE_PMU:
  1183. if (va_priv->micb_users++ > 0)
  1184. return 0;
  1185. ret = regulator_set_voltage(va_priv->micb_supply,
  1186. va_priv->micb_voltage,
  1187. va_priv->micb_voltage);
  1188. if (ret) {
  1189. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1190. __func__, ret);
  1191. return ret;
  1192. }
  1193. ret = regulator_set_load(va_priv->micb_supply,
  1194. va_priv->micb_current);
  1195. if (ret) {
  1196. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1197. __func__, ret);
  1198. return ret;
  1199. }
  1200. ret = regulator_enable(va_priv->micb_supply);
  1201. if (ret) {
  1202. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1203. __func__, ret);
  1204. return ret;
  1205. }
  1206. break;
  1207. case SND_SOC_DAPM_POST_PMD:
  1208. if (--va_priv->micb_users > 0)
  1209. return 0;
  1210. if (va_priv->micb_users < 0) {
  1211. va_priv->micb_users = 0;
  1212. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1213. __func__);
  1214. return 0;
  1215. }
  1216. ret = regulator_disable(va_priv->micb_supply);
  1217. if (ret) {
  1218. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1219. __func__, ret);
  1220. return ret;
  1221. }
  1222. regulator_set_voltage(va_priv->micb_supply, 0,
  1223. va_priv->micb_voltage);
  1224. regulator_set_load(va_priv->micb_supply, 0);
  1225. break;
  1226. }
  1227. return 0;
  1228. }
  1229. static inline int va_macro_path_get(const char *wname,
  1230. unsigned int *path_num)
  1231. {
  1232. int ret = 0;
  1233. char *widget_name = NULL;
  1234. char *w_name = NULL;
  1235. char *path_num_char = NULL;
  1236. char *path_name = NULL;
  1237. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1238. if (!widget_name)
  1239. return -EINVAL;
  1240. w_name = widget_name;
  1241. path_name = strsep(&widget_name, " ");
  1242. if (!path_name) {
  1243. pr_err("%s: Invalid widget name = %s\n",
  1244. __func__, widget_name);
  1245. ret = -EINVAL;
  1246. goto err;
  1247. }
  1248. path_num_char = strpbrk(path_name, "01234567");
  1249. if (!path_num_char) {
  1250. pr_err("%s: va path index not found\n",
  1251. __func__);
  1252. ret = -EINVAL;
  1253. goto err;
  1254. }
  1255. ret = kstrtouint(path_num_char, 10, path_num);
  1256. if (ret < 0)
  1257. pr_err("%s: Invalid tx path = %s\n",
  1258. __func__, w_name);
  1259. err:
  1260. kfree(w_name);
  1261. return ret;
  1262. }
  1263. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1264. struct snd_ctl_elem_value *ucontrol)
  1265. {
  1266. struct snd_soc_component *component =
  1267. snd_soc_kcontrol_component(kcontrol);
  1268. struct va_macro_priv *priv = NULL;
  1269. struct device *va_dev = NULL;
  1270. int ret = 0;
  1271. int path = 0;
  1272. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1273. return -EINVAL;
  1274. ret = va_macro_path_get(kcontrol->id.name, &path);
  1275. if (ret)
  1276. return ret;
  1277. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1278. return 0;
  1279. }
  1280. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1281. struct snd_ctl_elem_value *ucontrol)
  1282. {
  1283. struct snd_soc_component *component =
  1284. snd_soc_kcontrol_component(kcontrol);
  1285. struct va_macro_priv *priv = NULL;
  1286. struct device *va_dev = NULL;
  1287. int value = ucontrol->value.integer.value[0];
  1288. int ret = 0;
  1289. int path = 0;
  1290. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1291. return -EINVAL;
  1292. ret = va_macro_path_get(kcontrol->id.name, &path);
  1293. if (ret)
  1294. return ret;
  1295. priv->dec_mode[path] = value;
  1296. return 0;
  1297. }
  1298. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1299. struct snd_pcm_hw_params *params,
  1300. struct snd_soc_dai *dai)
  1301. {
  1302. int tx_fs_rate = -EINVAL;
  1303. struct snd_soc_component *component = dai->component;
  1304. u32 decimator, sample_rate;
  1305. u16 tx_fs_reg = 0;
  1306. struct device *va_dev = NULL;
  1307. struct va_macro_priv *va_priv = NULL;
  1308. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1309. return -EINVAL;
  1310. dev_dbg(va_dev,
  1311. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1312. dai->name, dai->id, params_rate(params),
  1313. params_channels(params));
  1314. sample_rate = params_rate(params);
  1315. switch (sample_rate) {
  1316. case 8000:
  1317. tx_fs_rate = 0;
  1318. break;
  1319. case 16000:
  1320. tx_fs_rate = 1;
  1321. break;
  1322. case 32000:
  1323. tx_fs_rate = 3;
  1324. break;
  1325. case 48000:
  1326. tx_fs_rate = 4;
  1327. break;
  1328. case 96000:
  1329. tx_fs_rate = 5;
  1330. break;
  1331. case 192000:
  1332. tx_fs_rate = 6;
  1333. break;
  1334. case 384000:
  1335. tx_fs_rate = 7;
  1336. break;
  1337. default:
  1338. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1339. __func__, params_rate(params));
  1340. return -EINVAL;
  1341. }
  1342. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1343. VA_MACRO_DEC_MAX) {
  1344. if (decimator >= 0) {
  1345. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1346. VA_MACRO_TX_PATH_OFFSET * decimator;
  1347. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1348. __func__, decimator, sample_rate);
  1349. snd_soc_component_update_bits(component, tx_fs_reg,
  1350. 0x0F, tx_fs_rate);
  1351. } else {
  1352. dev_err(va_dev,
  1353. "%s: ERROR: Invalid decimator: %d\n",
  1354. __func__, decimator);
  1355. return -EINVAL;
  1356. }
  1357. }
  1358. return 0;
  1359. }
  1360. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1361. unsigned int *tx_num, unsigned int *tx_slot,
  1362. unsigned int *rx_num, unsigned int *rx_slot)
  1363. {
  1364. struct snd_soc_component *component = dai->component;
  1365. struct device *va_dev = NULL;
  1366. struct va_macro_priv *va_priv = NULL;
  1367. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1368. return -EINVAL;
  1369. switch (dai->id) {
  1370. case VA_MACRO_AIF1_CAP:
  1371. case VA_MACRO_AIF2_CAP:
  1372. case VA_MACRO_AIF3_CAP:
  1373. *tx_slot = va_priv->active_ch_mask[dai->id];
  1374. *tx_num = va_priv->active_ch_cnt[dai->id];
  1375. break;
  1376. default:
  1377. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1378. break;
  1379. }
  1380. return 0;
  1381. }
  1382. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1383. .hw_params = va_macro_hw_params,
  1384. .get_channel_map = va_macro_get_channel_map,
  1385. };
  1386. static struct snd_soc_dai_driver va_macro_dai[] = {
  1387. {
  1388. .name = "va_macro_tx1",
  1389. .id = VA_MACRO_AIF1_CAP,
  1390. .capture = {
  1391. .stream_name = "VA_AIF1 Capture",
  1392. .rates = VA_MACRO_RATES,
  1393. .formats = VA_MACRO_FORMATS,
  1394. .rate_max = 192000,
  1395. .rate_min = 8000,
  1396. .channels_min = 1,
  1397. .channels_max = 8,
  1398. },
  1399. .ops = &va_macro_dai_ops,
  1400. },
  1401. {
  1402. .name = "va_macro_tx2",
  1403. .id = VA_MACRO_AIF2_CAP,
  1404. .capture = {
  1405. .stream_name = "VA_AIF2 Capture",
  1406. .rates = VA_MACRO_RATES,
  1407. .formats = VA_MACRO_FORMATS,
  1408. .rate_max = 192000,
  1409. .rate_min = 8000,
  1410. .channels_min = 1,
  1411. .channels_max = 8,
  1412. },
  1413. .ops = &va_macro_dai_ops,
  1414. },
  1415. {
  1416. .name = "va_macro_tx3",
  1417. .id = VA_MACRO_AIF3_CAP,
  1418. .capture = {
  1419. .stream_name = "VA_AIF3 Capture",
  1420. .rates = VA_MACRO_RATES,
  1421. .formats = VA_MACRO_FORMATS,
  1422. .rate_max = 192000,
  1423. .rate_min = 8000,
  1424. .channels_min = 1,
  1425. .channels_max = 8,
  1426. },
  1427. .ops = &va_macro_dai_ops,
  1428. },
  1429. };
  1430. #define STRING(name) #name
  1431. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1432. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1433. static const struct snd_kcontrol_new name##_mux = \
  1434. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1435. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1436. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1437. static const struct snd_kcontrol_new name##_mux = \
  1438. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1439. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1440. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1441. static const char * const adc_mux_text[] = {
  1442. "MSM_DMIC", "SWR_MIC"
  1443. };
  1444. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1445. 0, adc_mux_text);
  1446. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1447. 0, adc_mux_text);
  1448. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1449. 0, adc_mux_text);
  1450. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1451. 0, adc_mux_text);
  1452. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1453. 0, adc_mux_text);
  1454. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1455. 0, adc_mux_text);
  1456. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1457. 0, adc_mux_text);
  1458. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1459. 0, adc_mux_text);
  1460. static const char * const dmic_mux_text[] = {
  1461. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1462. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1463. };
  1464. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1465. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1466. va_macro_put_dec_enum);
  1467. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1468. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1469. va_macro_put_dec_enum);
  1470. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1471. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1472. va_macro_put_dec_enum);
  1473. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1474. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1475. va_macro_put_dec_enum);
  1476. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1477. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1478. va_macro_put_dec_enum);
  1479. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1480. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1481. va_macro_put_dec_enum);
  1482. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1483. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1484. va_macro_put_dec_enum);
  1485. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1486. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1487. va_macro_put_dec_enum);
  1488. static const char * const smic_mux_text[] = {
  1489. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1490. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1491. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1492. };
  1493. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1494. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1495. va_macro_put_dec_enum);
  1496. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1497. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1498. va_macro_put_dec_enum);
  1499. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1500. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1501. va_macro_put_dec_enum);
  1502. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1503. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1504. va_macro_put_dec_enum);
  1505. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1506. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1507. va_macro_put_dec_enum);
  1508. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1509. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1510. va_macro_put_dec_enum);
  1511. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1512. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1513. va_macro_put_dec_enum);
  1514. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1515. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1516. va_macro_put_dec_enum);
  1517. static const char * const smic_mux_text_v2[] = {
  1518. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1519. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1520. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1521. };
  1522. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1523. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1524. va_macro_put_dec_enum);
  1525. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1526. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1527. va_macro_put_dec_enum);
  1528. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1529. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1530. va_macro_put_dec_enum);
  1531. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1532. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1533. va_macro_put_dec_enum);
  1534. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1535. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1536. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1537. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1538. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1539. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1540. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1541. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1542. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1543. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1544. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1545. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1546. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1547. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1548. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1549. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1550. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1551. };
  1552. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1553. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1554. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1555. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1556. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1557. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1558. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1559. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1560. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1561. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1562. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1563. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1564. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1565. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1566. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1567. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1568. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1569. };
  1570. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1571. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1572. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1573. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1574. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1575. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1576. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1577. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1578. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1579. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1580. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1581. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1582. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1583. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1584. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1585. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1586. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1587. };
  1588. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1589. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1590. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1591. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1592. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1593. };
  1594. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1595. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1596. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1597. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1598. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1599. };
  1600. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1601. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1602. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1603. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1604. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1605. };
  1606. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1607. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1608. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1609. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1610. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1611. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1612. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1613. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1614. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1615. };
  1616. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1617. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1618. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1619. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1620. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1621. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1622. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1623. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1624. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1625. };
  1626. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1627. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1628. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1629. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1630. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1631. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1632. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1633. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1634. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1635. };
  1636. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1637. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1638. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1639. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1640. SND_SOC_DAPM_PRE_PMD),
  1641. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1642. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1643. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1644. SND_SOC_DAPM_PRE_PMD),
  1645. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1646. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1647. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1648. SND_SOC_DAPM_PRE_PMD),
  1649. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1650. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1651. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1652. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1653. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1654. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1655. va_macro_enable_micbias,
  1656. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1657. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1658. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1659. SND_SOC_DAPM_POST_PMD),
  1660. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1661. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1662. SND_SOC_DAPM_POST_PMD),
  1663. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1664. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1665. SND_SOC_DAPM_POST_PMD),
  1666. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1667. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1668. SND_SOC_DAPM_POST_PMD),
  1669. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1670. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1671. SND_SOC_DAPM_POST_PMD),
  1672. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1673. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1674. SND_SOC_DAPM_POST_PMD),
  1675. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1676. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1677. SND_SOC_DAPM_POST_PMD),
  1678. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1679. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1680. SND_SOC_DAPM_POST_PMD),
  1681. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1682. &va_dec0_mux, va_macro_enable_dec,
  1683. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1684. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1685. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1686. &va_dec1_mux, va_macro_enable_dec,
  1687. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1688. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1689. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1690. va_macro_mclk_event,
  1691. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1692. };
  1693. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1694. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1695. VA_MACRO_AIF1_CAP, 0,
  1696. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1697. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1698. VA_MACRO_AIF2_CAP, 0,
  1699. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1700. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1701. VA_MACRO_AIF3_CAP, 0,
  1702. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1703. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1704. va_macro_swr_pwr_event_v2,
  1705. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1706. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1707. va_macro_tx_swr_clk_event_v2,
  1708. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1709. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1710. va_macro_swr_clk_event_v2,
  1711. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1712. };
  1713. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1714. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1715. VA_MACRO_AIF1_CAP, 0,
  1716. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1717. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1718. VA_MACRO_AIF2_CAP, 0,
  1719. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1720. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1721. VA_MACRO_AIF3_CAP, 0,
  1722. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1723. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1724. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1725. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1726. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1727. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1728. &va_dec2_mux, va_macro_enable_dec,
  1729. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1730. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1731. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1732. &va_dec3_mux, va_macro_enable_dec,
  1733. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1734. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1735. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1736. va_macro_swr_pwr_event,
  1737. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1738. };
  1739. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1740. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1741. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1742. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1743. SND_SOC_DAPM_PRE_PMD),
  1744. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1745. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1746. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1747. SND_SOC_DAPM_PRE_PMD),
  1748. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1749. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1750. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1751. SND_SOC_DAPM_PRE_PMD),
  1752. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1753. VA_MACRO_AIF1_CAP, 0,
  1754. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1755. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1756. VA_MACRO_AIF2_CAP, 0,
  1757. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1758. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1759. VA_MACRO_AIF3_CAP, 0,
  1760. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1761. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1762. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1763. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1764. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1765. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1766. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1767. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1768. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1769. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1770. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1771. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1772. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1773. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1774. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1775. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1776. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1777. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1778. va_macro_enable_micbias,
  1779. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1780. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1781. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1782. SND_SOC_DAPM_POST_PMD),
  1783. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1784. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1785. SND_SOC_DAPM_POST_PMD),
  1786. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1787. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1788. SND_SOC_DAPM_POST_PMD),
  1789. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1790. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1791. SND_SOC_DAPM_POST_PMD),
  1792. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1793. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1794. SND_SOC_DAPM_POST_PMD),
  1795. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1796. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1797. SND_SOC_DAPM_POST_PMD),
  1798. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1799. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1800. SND_SOC_DAPM_POST_PMD),
  1801. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1802. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1803. SND_SOC_DAPM_POST_PMD),
  1804. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1805. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1806. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1807. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1808. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1809. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1810. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1811. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1812. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1813. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1814. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1815. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1816. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1817. &va_dec0_mux, va_macro_enable_dec,
  1818. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1819. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1820. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1821. &va_dec1_mux, va_macro_enable_dec,
  1822. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1823. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1824. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1825. &va_dec2_mux, va_macro_enable_dec,
  1826. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1827. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1828. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1829. &va_dec3_mux, va_macro_enable_dec,
  1830. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1831. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1832. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1833. &va_dec4_mux, va_macro_enable_dec,
  1834. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1835. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1836. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1837. &va_dec5_mux, va_macro_enable_dec,
  1838. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1839. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1840. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1841. &va_dec6_mux, va_macro_enable_dec,
  1842. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1843. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1844. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1845. &va_dec7_mux, va_macro_enable_dec,
  1846. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1847. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1848. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1849. va_macro_swr_pwr_event,
  1850. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1851. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1852. va_macro_mclk_event,
  1853. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1854. };
  1855. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1856. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1857. va_macro_mclk_event,
  1858. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1859. };
  1860. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1861. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1862. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1863. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1864. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1865. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1866. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1867. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1868. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1869. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1870. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1871. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1872. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1873. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1874. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1875. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1876. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1877. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1878. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1879. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1880. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1881. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1882. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1883. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1884. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1885. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1886. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1887. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1888. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1889. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1890. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1891. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1892. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1893. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1894. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1895. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1896. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1897. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1898. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1899. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1900. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1901. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1902. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1903. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1904. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1905. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1906. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1907. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1908. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1909. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1910. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1911. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1912. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1913. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1914. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1915. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1916. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1917. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1918. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1919. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1920. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1921. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1922. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1923. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1924. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1925. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1926. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1927. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1928. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1929. };
  1930. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1931. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1932. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1933. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1934. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1935. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1936. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1937. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1938. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1939. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1940. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1941. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1942. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1943. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1944. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1945. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1946. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1947. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1948. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1949. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1950. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1951. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1952. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1953. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1954. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1955. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1956. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1957. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1958. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1959. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1960. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1961. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1962. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1963. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1964. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1965. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1966. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1967. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1968. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1969. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1970. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1971. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1972. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1973. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1974. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1975. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1976. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1977. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1978. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1979. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1980. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1981. };
  1982. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  1983. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  1984. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  1985. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  1986. };
  1987. static const struct snd_soc_dapm_route va_audio_map[] = {
  1988. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1989. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1990. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1991. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1992. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1993. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1994. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1995. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1996. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1997. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1998. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1999. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2000. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2001. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2002. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2003. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2004. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2005. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2006. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2007. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2008. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2009. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2010. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2011. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2012. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2013. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2014. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2015. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2016. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2017. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2018. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2019. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2020. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2021. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2022. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2023. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2024. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2025. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2026. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2027. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2028. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2029. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2030. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2031. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2032. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2033. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2034. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2035. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2036. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2037. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2038. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2039. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2040. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2041. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2042. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2043. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2044. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2045. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2046. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2047. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2048. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2049. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2050. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2051. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2052. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2053. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2054. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2055. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2056. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2057. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2058. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2059. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2060. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2061. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2062. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2063. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2064. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2065. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2066. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2067. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2068. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2069. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2070. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2071. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2072. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2073. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2074. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2075. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2076. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2077. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2078. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2079. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2080. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2081. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2082. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2083. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2084. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2085. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2086. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2087. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2088. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2089. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2090. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2091. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2092. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2093. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2094. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2095. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2096. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2097. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2098. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2099. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2100. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2101. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2102. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2103. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2104. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2105. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2106. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2107. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2108. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2109. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2110. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2111. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2112. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2113. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2114. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2115. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2116. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2117. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2118. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2119. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2120. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2121. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2122. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2123. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2124. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2125. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2126. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2127. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2128. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2129. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2130. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2131. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2132. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2133. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2134. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2135. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2136. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2137. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2138. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2139. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2140. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2141. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2142. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2143. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2144. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2145. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2146. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2147. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2148. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2149. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2150. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2151. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2152. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2153. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2154. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2155. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2156. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2157. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2158. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2159. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2160. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2161. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2162. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2163. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2164. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2165. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2166. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2167. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2168. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2169. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2170. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2171. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2172. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2173. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2174. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2175. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2176. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2177. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2178. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2179. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2180. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2181. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2182. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2183. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2184. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2185. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2186. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2187. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2188. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2189. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2190. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2191. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2192. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2193. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2194. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2195. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2196. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2197. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2198. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2199. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2200. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2201. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2202. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2203. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2204. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2205. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2206. };
  2207. static const char * const dec_mode_mux_text[] = {
  2208. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2209. };
  2210. static const struct soc_enum dec_mode_mux_enum =
  2211. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2212. dec_mode_mux_text);
  2213. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2214. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2215. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2216. -84, 40, digital_gain),
  2217. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2218. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2219. -84, 40, digital_gain),
  2220. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2221. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2222. -84, 40, digital_gain),
  2223. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2224. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2225. -84, 40, digital_gain),
  2226. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2227. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2228. -84, 40, digital_gain),
  2229. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2230. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2231. -84, 40, digital_gain),
  2232. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2233. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2234. -84, 40, digital_gain),
  2235. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2236. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2237. -84, 40, digital_gain),
  2238. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2239. va_macro_lpi_get, va_macro_lpi_put),
  2240. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2241. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2242. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2243. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2244. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2245. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2246. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2247. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2248. };
  2249. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2250. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2251. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2252. -84, 40, digital_gain),
  2253. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2254. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2255. -84, 40, digital_gain),
  2256. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2257. va_macro_lpi_get, va_macro_lpi_put),
  2258. };
  2259. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2260. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2261. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2262. -84, 40, digital_gain),
  2263. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2264. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2265. -84, 40, digital_gain),
  2266. };
  2267. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2268. struct va_macro_priv *va_priv)
  2269. {
  2270. u32 div_factor;
  2271. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2272. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2273. mclk_rate % dmic_sample_rate != 0)
  2274. goto undefined_rate;
  2275. div_factor = mclk_rate / dmic_sample_rate;
  2276. switch (div_factor) {
  2277. case 2:
  2278. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2279. break;
  2280. case 3:
  2281. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2282. break;
  2283. case 4:
  2284. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2285. break;
  2286. case 6:
  2287. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2288. break;
  2289. case 8:
  2290. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2291. break;
  2292. case 16:
  2293. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2294. break;
  2295. default:
  2296. /* Any other DIV factor is invalid */
  2297. goto undefined_rate;
  2298. }
  2299. /* Valid dmic DIV factors */
  2300. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2301. __func__, div_factor, mclk_rate);
  2302. return dmic_sample_rate;
  2303. undefined_rate:
  2304. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2305. __func__, dmic_sample_rate, mclk_rate);
  2306. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2307. return dmic_sample_rate;
  2308. }
  2309. static int va_macro_init(struct snd_soc_component *component)
  2310. {
  2311. struct snd_soc_dapm_context *dapm =
  2312. snd_soc_component_get_dapm(component);
  2313. int ret, i;
  2314. struct device *va_dev = NULL;
  2315. struct va_macro_priv *va_priv = NULL;
  2316. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2317. if (!va_dev) {
  2318. dev_err(component->dev,
  2319. "%s: null device for macro!\n", __func__);
  2320. return -EINVAL;
  2321. }
  2322. va_priv = dev_get_drvdata(va_dev);
  2323. if (!va_priv) {
  2324. dev_err(component->dev,
  2325. "%s: priv is null for macro!\n", __func__);
  2326. return -EINVAL;
  2327. }
  2328. va_priv->lpi_enable = false;
  2329. va_priv->register_event_listener = false;
  2330. if (va_priv->va_without_decimation) {
  2331. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2332. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2333. if (ret < 0) {
  2334. dev_err(va_dev,
  2335. "%s: Failed to add without dec controls\n",
  2336. __func__);
  2337. return ret;
  2338. }
  2339. va_priv->component = component;
  2340. return 0;
  2341. }
  2342. va_priv->version = bolero_get_version(va_dev);
  2343. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2344. ret = snd_soc_dapm_new_controls(dapm,
  2345. va_macro_dapm_widgets_common,
  2346. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2347. if (ret < 0) {
  2348. dev_err(va_dev, "%s: Failed to add controls\n",
  2349. __func__);
  2350. return ret;
  2351. }
  2352. if (va_priv->version == BOLERO_VERSION_2_1)
  2353. ret = snd_soc_dapm_new_controls(dapm,
  2354. va_macro_dapm_widgets_v2,
  2355. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2356. else if (va_priv->version == BOLERO_VERSION_2_0)
  2357. ret = snd_soc_dapm_new_controls(dapm,
  2358. va_macro_dapm_widgets_v3,
  2359. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2360. if (ret < 0) {
  2361. dev_err(va_dev, "%s: Failed to add controls\n",
  2362. __func__);
  2363. return ret;
  2364. }
  2365. } else {
  2366. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2367. ARRAY_SIZE(va_macro_dapm_widgets));
  2368. if (ret < 0) {
  2369. dev_err(va_dev, "%s: Failed to add controls\n",
  2370. __func__);
  2371. return ret;
  2372. }
  2373. }
  2374. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2375. ret = snd_soc_dapm_add_routes(dapm,
  2376. va_audio_map_common,
  2377. ARRAY_SIZE(va_audio_map_common));
  2378. if (ret < 0) {
  2379. dev_err(va_dev, "%s: Failed to add routes\n",
  2380. __func__);
  2381. return ret;
  2382. }
  2383. if (va_priv->version == BOLERO_VERSION_2_0) {
  2384. ret = snd_soc_dapm_add_routes(dapm,
  2385. va_audio_map_v3,
  2386. ARRAY_SIZE(va_audio_map_v3));
  2387. if (ret < 0) {
  2388. dev_err(va_dev, "%s: Failed to add routes\n",
  2389. __func__);
  2390. return ret;
  2391. }
  2392. }
  2393. if (va_priv->version == BOLERO_VERSION_2_1) {
  2394. ret = snd_soc_dapm_add_routes(dapm,
  2395. va_audio_map_v2,
  2396. ARRAY_SIZE(va_audio_map_v2));
  2397. if (ret < 0) {
  2398. dev_err(va_dev, "%s: Failed to add routes\n",
  2399. __func__);
  2400. return ret;
  2401. }
  2402. }
  2403. } else {
  2404. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2405. ARRAY_SIZE(va_audio_map));
  2406. if (ret < 0) {
  2407. dev_err(va_dev, "%s: Failed to add routes\n",
  2408. __func__);
  2409. return ret;
  2410. }
  2411. }
  2412. ret = snd_soc_dapm_new_widgets(dapm->card);
  2413. if (ret < 0) {
  2414. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2415. return ret;
  2416. }
  2417. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2418. ret = snd_soc_add_component_controls(component,
  2419. va_macro_snd_controls_common,
  2420. ARRAY_SIZE(va_macro_snd_controls_common));
  2421. if (ret < 0) {
  2422. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2423. __func__);
  2424. return ret;
  2425. }
  2426. if (va_priv->version == BOLERO_VERSION_2_0)
  2427. ret = snd_soc_add_component_controls(component,
  2428. va_macro_snd_controls_v3,
  2429. ARRAY_SIZE(va_macro_snd_controls_v3));
  2430. if (ret < 0) {
  2431. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2432. __func__);
  2433. return ret;
  2434. }
  2435. } else {
  2436. ret = snd_soc_add_component_controls(component,
  2437. va_macro_snd_controls,
  2438. ARRAY_SIZE(va_macro_snd_controls));
  2439. if (ret < 0) {
  2440. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2441. __func__);
  2442. return ret;
  2443. }
  2444. }
  2445. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2446. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2447. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2448. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2449. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2450. } else {
  2451. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2452. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2453. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2454. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2455. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2456. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2457. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2458. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2459. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2460. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2461. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2462. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2463. }
  2464. snd_soc_dapm_sync(dapm);
  2465. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2466. va_priv->va_hpf_work[i].va_priv = va_priv;
  2467. va_priv->va_hpf_work[i].decimator = i;
  2468. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2469. va_macro_tx_hpf_corner_freq_callback);
  2470. }
  2471. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2472. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2473. va_priv->va_mute_dwork[i].decimator = i;
  2474. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2475. va_macro_mute_update_callback);
  2476. }
  2477. va_priv->component = component;
  2478. if (va_priv->version == BOLERO_VERSION_2_1) {
  2479. snd_soc_component_update_bits(component,
  2480. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2481. snd_soc_component_update_bits(component,
  2482. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2483. snd_soc_component_update_bits(component,
  2484. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2485. }
  2486. return 0;
  2487. }
  2488. static int va_macro_deinit(struct snd_soc_component *component)
  2489. {
  2490. struct device *va_dev = NULL;
  2491. struct va_macro_priv *va_priv = NULL;
  2492. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2493. return -EINVAL;
  2494. va_priv->component = NULL;
  2495. return 0;
  2496. }
  2497. static void va_macro_add_child_devices(struct work_struct *work)
  2498. {
  2499. struct va_macro_priv *va_priv = NULL;
  2500. struct platform_device *pdev = NULL;
  2501. struct device_node *node = NULL;
  2502. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2503. int ret = 0;
  2504. u16 count = 0, ctrl_num = 0;
  2505. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2506. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2507. bool va_swr_master_node = false;
  2508. va_priv = container_of(work, struct va_macro_priv,
  2509. va_macro_add_child_devices_work);
  2510. if (!va_priv) {
  2511. pr_err("%s: Memory for va_priv does not exist\n",
  2512. __func__);
  2513. return;
  2514. }
  2515. if (!va_priv->dev) {
  2516. pr_err("%s: VA dev does not exist\n", __func__);
  2517. return;
  2518. }
  2519. if (!va_priv->dev->of_node) {
  2520. dev_err(va_priv->dev,
  2521. "%s: DT node for va_priv does not exist\n", __func__);
  2522. return;
  2523. }
  2524. platdata = &va_priv->swr_plat_data;
  2525. va_priv->child_count = 0;
  2526. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2527. va_swr_master_node = false;
  2528. if (strnstr(node->name, "va_swr_master",
  2529. strlen("va_swr_master")) != NULL)
  2530. va_swr_master_node = true;
  2531. if (va_swr_master_node)
  2532. strlcpy(plat_dev_name, "va_swr_ctrl",
  2533. (VA_MACRO_SWR_STRING_LEN - 1));
  2534. else
  2535. strlcpy(plat_dev_name, node->name,
  2536. (VA_MACRO_SWR_STRING_LEN - 1));
  2537. pdev = platform_device_alloc(plat_dev_name, -1);
  2538. if (!pdev) {
  2539. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2540. __func__);
  2541. ret = -ENOMEM;
  2542. goto err;
  2543. }
  2544. pdev->dev.parent = va_priv->dev;
  2545. pdev->dev.of_node = node;
  2546. if (va_swr_master_node) {
  2547. ret = platform_device_add_data(pdev, platdata,
  2548. sizeof(*platdata));
  2549. if (ret) {
  2550. dev_err(&pdev->dev,
  2551. "%s: cannot add plat data ctrl:%d\n",
  2552. __func__, ctrl_num);
  2553. goto fail_pdev_add;
  2554. }
  2555. }
  2556. ret = platform_device_add(pdev);
  2557. if (ret) {
  2558. dev_err(&pdev->dev,
  2559. "%s: Cannot add platform device\n",
  2560. __func__);
  2561. goto fail_pdev_add;
  2562. }
  2563. if (va_swr_master_node) {
  2564. temp = krealloc(swr_ctrl_data,
  2565. (ctrl_num + 1) * sizeof(
  2566. struct va_macro_swr_ctrl_data),
  2567. GFP_KERNEL);
  2568. if (!temp) {
  2569. ret = -ENOMEM;
  2570. goto fail_pdev_add;
  2571. }
  2572. swr_ctrl_data = temp;
  2573. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2574. ctrl_num++;
  2575. dev_dbg(&pdev->dev,
  2576. "%s: Added soundwire ctrl device(s)\n",
  2577. __func__);
  2578. va_priv->swr_ctrl_data = swr_ctrl_data;
  2579. }
  2580. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2581. va_priv->pdev_child_devices[
  2582. va_priv->child_count++] = pdev;
  2583. else
  2584. goto err;
  2585. }
  2586. return;
  2587. fail_pdev_add:
  2588. for (count = 0; count < va_priv->child_count; count++)
  2589. platform_device_put(va_priv->pdev_child_devices[count]);
  2590. err:
  2591. return;
  2592. }
  2593. static int va_macro_set_port_map(struct snd_soc_component *component,
  2594. u32 usecase, u32 size, void *data)
  2595. {
  2596. struct device *va_dev = NULL;
  2597. struct va_macro_priv *va_priv = NULL;
  2598. struct swrm_port_config port_cfg;
  2599. int ret = 0;
  2600. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2601. return -EINVAL;
  2602. memset(&port_cfg, 0, sizeof(port_cfg));
  2603. port_cfg.uc = usecase;
  2604. port_cfg.size = size;
  2605. port_cfg.params = data;
  2606. if (va_priv->swr_ctrl_data)
  2607. ret = swrm_wcd_notify(
  2608. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2609. SWR_SET_PORT_MAP, &port_cfg);
  2610. return ret;
  2611. }
  2612. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2613. u32 data)
  2614. {
  2615. struct device *va_dev = NULL;
  2616. struct va_macro_priv *va_priv = NULL;
  2617. u32 ipc_wakeup = data;
  2618. int ret = 0;
  2619. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2620. return -EINVAL;
  2621. if (va_priv->swr_ctrl_data)
  2622. ret = swrm_wcd_notify(
  2623. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2624. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2625. return ret;
  2626. }
  2627. static void va_macro_init_ops(struct macro_ops *ops,
  2628. char __iomem *va_io_base,
  2629. bool va_without_decimation)
  2630. {
  2631. memset(ops, 0, sizeof(struct macro_ops));
  2632. if (!va_without_decimation) {
  2633. ops->dai_ptr = va_macro_dai;
  2634. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2635. } else {
  2636. ops->dai_ptr = NULL;
  2637. ops->num_dais = 0;
  2638. }
  2639. ops->init = va_macro_init;
  2640. ops->exit = va_macro_deinit;
  2641. ops->io_base = va_io_base;
  2642. ops->event_handler = va_macro_event_handler;
  2643. ops->set_port_map = va_macro_set_port_map;
  2644. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2645. ops->clk_div_get = va_macro_clk_div_get;
  2646. }
  2647. static int va_macro_probe(struct platform_device *pdev)
  2648. {
  2649. struct macro_ops ops;
  2650. struct va_macro_priv *va_priv;
  2651. u32 va_base_addr, sample_rate = 0;
  2652. char __iomem *va_io_base;
  2653. bool va_without_decimation = false;
  2654. const char *micb_supply_str = "va-vdd-micb-supply";
  2655. const char *micb_supply_str1 = "va-vdd-micb";
  2656. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2657. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2658. int ret = 0;
  2659. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2660. u32 default_clk_id = 0;
  2661. struct clk *lpass_audio_hw_vote = NULL;
  2662. u32 is_used_va_swr_gpio = 0;
  2663. u32 disable_afe_wakeup_event_listener = 0;
  2664. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2665. const char *disable_afe_wakeup_event_listener_dt =
  2666. "qcom,disable-afe-wakeup-event-listener";
  2667. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2668. GFP_KERNEL);
  2669. if (!va_priv)
  2670. return -ENOMEM;
  2671. va_priv->dev = &pdev->dev;
  2672. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2673. &va_base_addr);
  2674. if (ret) {
  2675. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2676. __func__, "reg");
  2677. return ret;
  2678. }
  2679. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2680. "qcom,va-without-decimation");
  2681. va_priv->va_without_decimation = va_without_decimation;
  2682. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2683. &sample_rate);
  2684. if (ret) {
  2685. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2686. __func__, sample_rate);
  2687. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2688. } else {
  2689. if (va_macro_validate_dmic_sample_rate(
  2690. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2691. return -EINVAL;
  2692. }
  2693. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2694. NULL)) {
  2695. ret = of_property_read_u32(pdev->dev.of_node,
  2696. is_used_va_swr_gpio_dt,
  2697. &is_used_va_swr_gpio);
  2698. if (ret) {
  2699. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2700. __func__, is_used_va_swr_gpio_dt);
  2701. is_used_va_swr_gpio = 0;
  2702. }
  2703. }
  2704. if (of_find_property(pdev->dev.of_node,
  2705. disable_afe_wakeup_event_listener_dt, NULL)) {
  2706. ret = of_property_read_u32(pdev->dev.of_node,
  2707. disable_afe_wakeup_event_listener_dt,
  2708. &disable_afe_wakeup_event_listener);
  2709. if (ret)
  2710. dev_dbg(&pdev->dev, "%s: error reading %s in dt\n",
  2711. __func__, disable_afe_wakeup_event_listener_dt);
  2712. }
  2713. va_priv->disable_afe_wakeup_event_listener =
  2714. disable_afe_wakeup_event_listener;
  2715. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2716. "qcom,va-swr-gpios", 0);
  2717. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2718. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2719. __func__);
  2720. return -EINVAL;
  2721. }
  2722. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2723. is_used_va_swr_gpio) {
  2724. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2725. __func__);
  2726. return -EPROBE_DEFER;
  2727. }
  2728. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2729. VA_MACRO_MAX_OFFSET);
  2730. if (!va_io_base) {
  2731. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2732. return -EINVAL;
  2733. }
  2734. va_priv->va_io_base = va_io_base;
  2735. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2736. if (IS_ERR(lpass_audio_hw_vote)) {
  2737. ret = PTR_ERR(lpass_audio_hw_vote);
  2738. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2739. __func__, "lpass_audio_hw_vote", ret);
  2740. lpass_audio_hw_vote = NULL;
  2741. ret = 0;
  2742. }
  2743. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2744. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2745. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2746. micb_supply_str1);
  2747. if (IS_ERR(va_priv->micb_supply)) {
  2748. ret = PTR_ERR(va_priv->micb_supply);
  2749. dev_err(&pdev->dev,
  2750. "%s:Failed to get micbias supply for VA Mic %d\n",
  2751. __func__, ret);
  2752. return ret;
  2753. }
  2754. ret = of_property_read_u32(pdev->dev.of_node,
  2755. micb_voltage_str,
  2756. &va_priv->micb_voltage);
  2757. if (ret) {
  2758. dev_err(&pdev->dev,
  2759. "%s:Looking up %s property in node %s failed\n",
  2760. __func__, micb_voltage_str,
  2761. pdev->dev.of_node->full_name);
  2762. return ret;
  2763. }
  2764. ret = of_property_read_u32(pdev->dev.of_node,
  2765. micb_current_str,
  2766. &va_priv->micb_current);
  2767. if (ret) {
  2768. dev_err(&pdev->dev,
  2769. "%s:Looking up %s property in node %s failed\n",
  2770. __func__, micb_current_str,
  2771. pdev->dev.of_node->full_name);
  2772. return ret;
  2773. }
  2774. }
  2775. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2776. &default_clk_id);
  2777. if (ret) {
  2778. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2779. __func__, "qcom,default-clk-id");
  2780. default_clk_id = VA_CORE_CLK;
  2781. }
  2782. va_priv->clk_id = VA_CORE_CLK;
  2783. va_priv->default_clk_id = default_clk_id;
  2784. if (is_used_va_swr_gpio) {
  2785. va_priv->reset_swr = true;
  2786. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2787. va_macro_add_child_devices);
  2788. va_priv->swr_plat_data.handle = (void *) va_priv;
  2789. va_priv->swr_plat_data.read = NULL;
  2790. va_priv->swr_plat_data.write = NULL;
  2791. va_priv->swr_plat_data.bulk_write = NULL;
  2792. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2793. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2794. va_priv->swr_plat_data.handle_irq = NULL;
  2795. mutex_init(&va_priv->swr_clk_lock);
  2796. }
  2797. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2798. mutex_init(&va_priv->mclk_lock);
  2799. dev_set_drvdata(&pdev->dev, va_priv);
  2800. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2801. ops.clk_id_req = va_priv->default_clk_id;
  2802. ops.default_clk_id = va_priv->default_clk_id;
  2803. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2804. if (ret < 0) {
  2805. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2806. goto reg_macro_fail;
  2807. }
  2808. if (is_used_va_swr_gpio)
  2809. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2810. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2811. pm_runtime_use_autosuspend(&pdev->dev);
  2812. pm_runtime_set_suspended(&pdev->dev);
  2813. pm_suspend_ignore_children(&pdev->dev, true);
  2814. pm_runtime_enable(&pdev->dev);
  2815. return ret;
  2816. reg_macro_fail:
  2817. mutex_destroy(&va_priv->mclk_lock);
  2818. if (is_used_va_swr_gpio)
  2819. mutex_destroy(&va_priv->swr_clk_lock);
  2820. return ret;
  2821. }
  2822. static int va_macro_remove(struct platform_device *pdev)
  2823. {
  2824. struct va_macro_priv *va_priv;
  2825. int count = 0;
  2826. va_priv = dev_get_drvdata(&pdev->dev);
  2827. if (!va_priv)
  2828. return -EINVAL;
  2829. if (va_priv->is_used_va_swr_gpio) {
  2830. if (va_priv->swr_ctrl_data)
  2831. kfree(va_priv->swr_ctrl_data);
  2832. for (count = 0; count < va_priv->child_count &&
  2833. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2834. platform_device_unregister(
  2835. va_priv->pdev_child_devices[count]);
  2836. }
  2837. pm_runtime_disable(&pdev->dev);
  2838. pm_runtime_set_suspended(&pdev->dev);
  2839. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2840. mutex_destroy(&va_priv->mclk_lock);
  2841. if (va_priv->is_used_va_swr_gpio)
  2842. mutex_destroy(&va_priv->swr_clk_lock);
  2843. return 0;
  2844. }
  2845. static const struct of_device_id va_macro_dt_match[] = {
  2846. {.compatible = "qcom,va-macro"},
  2847. {}
  2848. };
  2849. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2850. SET_SYSTEM_SLEEP_PM_OPS(
  2851. pm_runtime_force_suspend,
  2852. pm_runtime_force_resume
  2853. )
  2854. SET_RUNTIME_PM_OPS(
  2855. bolero_runtime_suspend,
  2856. bolero_runtime_resume,
  2857. NULL
  2858. )
  2859. };
  2860. static struct platform_driver va_macro_driver = {
  2861. .driver = {
  2862. .name = "va_macro",
  2863. .owner = THIS_MODULE,
  2864. .pm = &bolero_dev_pm_ops,
  2865. .of_match_table = va_macro_dt_match,
  2866. .suppress_bind_attrs = true,
  2867. },
  2868. .probe = va_macro_probe,
  2869. .remove = va_macro_remove,
  2870. };
  2871. module_platform_driver(va_macro_driver);
  2872. MODULE_DESCRIPTION("VA macro driver");
  2873. MODULE_LICENSE("GPL v2");