wsa-macro.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <sound/soc.h>
  10. #include <sound/soc-dapm.h>
  11. #include <sound/tlv.h>
  12. #include <soc/swr-common.h>
  13. #include <soc/swr-wcd.h>
  14. #include <asoc/msm-cdc-pinctrl.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. #include "wsa-macro.h"
  18. #include "bolero-clk-rsc.h"
  19. #define WSA_MACRO_MAX_OFFSET 0x1000
  20. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  21. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  22. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  23. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  28. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  29. SNDRV_PCM_RATE_48000)
  30. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  31. SNDRV_PCM_FMTBIT_S24_LE |\
  32. SNDRV_PCM_FMTBIT_S24_3LE)
  33. #define NUM_INTERPOLATORS 2
  34. #define WSA_MACRO_MUX_INP_SHFT 0x3
  35. #define WSA_MACRO_MUX_INP_MASK1 0x38
  36. #define WSA_MACRO_MUX_INP_MASK2 0x38
  37. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  38. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  39. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  40. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  41. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  42. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  43. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  44. #define WSA_MACRO_FS_RATE_MASK 0x0F
  45. #define WSA_MACRO_EC_MIX_TX0_MASK 0x03
  46. #define WSA_MACRO_EC_MIX_TX1_MASK 0x18
  47. enum {
  48. WSA_MACRO_RX0 = 0,
  49. WSA_MACRO_RX1,
  50. WSA_MACRO_RX_MIX,
  51. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  52. WSA_MACRO_RX_MIX1,
  53. WSA_MACRO_RX_MAX,
  54. };
  55. enum {
  56. WSA_MACRO_TX0 = 0,
  57. WSA_MACRO_TX1,
  58. WSA_MACRO_TX_MAX,
  59. };
  60. enum {
  61. WSA_MACRO_EC0_MUX = 0,
  62. WSA_MACRO_EC1_MUX,
  63. WSA_MACRO_EC_MUX_MAX,
  64. };
  65. enum {
  66. WSA_MACRO_COMP1, /* SPK_L */
  67. WSA_MACRO_COMP2, /* SPK_R */
  68. WSA_MACRO_COMP_MAX
  69. };
  70. enum {
  71. WSA_MACRO_SOFTCLIP0, /* RX0 */
  72. WSA_MACRO_SOFTCLIP1, /* RX1 */
  73. WSA_MACRO_SOFTCLIP_MAX
  74. };
  75. struct interp_sample_rate {
  76. int sample_rate;
  77. int rate_val;
  78. };
  79. /*
  80. * Structure used to update codec
  81. * register defaults after reset
  82. */
  83. struct wsa_macro_reg_mask_val {
  84. u16 reg;
  85. u8 mask;
  86. u8 val;
  87. };
  88. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  89. {8000, 0x0}, /* 8K */
  90. {16000, 0x1}, /* 16K */
  91. {24000, -EINVAL},/* 24K */
  92. {32000, 0x3}, /* 32K */
  93. {48000, 0x4}, /* 48K */
  94. {96000, 0x5}, /* 96K */
  95. {192000, 0x6}, /* 192K */
  96. {384000, 0x7}, /* 384K */
  97. {44100, 0x8}, /* 44.1K */
  98. };
  99. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  100. {48000, 0x4}, /* 48K */
  101. {96000, 0x5}, /* 96K */
  102. {192000, 0x6}, /* 192K */
  103. };
  104. #define WSA_MACRO_SWR_STRING_LEN 80
  105. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  106. struct snd_pcm_hw_params *params,
  107. struct snd_soc_dai *dai);
  108. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  109. unsigned int *tx_num, unsigned int *tx_slot,
  110. unsigned int *rx_num, unsigned int *rx_slot);
  111. /* Hold instance to soundwire platform device */
  112. struct wsa_macro_swr_ctrl_data {
  113. struct platform_device *wsa_swr_pdev;
  114. };
  115. struct wsa_macro_swr_ctrl_platform_data {
  116. void *handle; /* holds codec private data */
  117. int (*read)(void *handle, int reg);
  118. int (*write)(void *handle, int reg, int val);
  119. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  120. int (*clk)(void *handle, bool enable);
  121. int (*handle_irq)(void *handle,
  122. irqreturn_t (*swrm_irq_handler)(int irq,
  123. void *data),
  124. void *swrm_handle,
  125. int action);
  126. };
  127. struct wsa_macro_bcl_pmic_params {
  128. u8 id;
  129. u8 sid;
  130. u8 ppid;
  131. };
  132. enum {
  133. WSA_MACRO_AIF_INVALID = 0,
  134. WSA_MACRO_AIF1_PB,
  135. WSA_MACRO_AIF_MIX1_PB,
  136. WSA_MACRO_AIF_VI,
  137. WSA_MACRO_AIF_ECHO,
  138. WSA_MACRO_MAX_DAIS,
  139. };
  140. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  141. /*
  142. * @dev: wsa macro device pointer
  143. * @comp_enabled: compander enable mixer value set
  144. * @ec_hq: echo HQ enable mixer value set
  145. * @prim_int_users: Users of interpolator
  146. * @wsa_mclk_users: WSA MCLK users count
  147. * @swr_clk_users: SWR clk users count
  148. * @vi_feed_value: VI sense mask
  149. * @mclk_lock: to lock mclk operations
  150. * @swr_clk_lock: to lock swr master clock operations
  151. * @swr_ctrl_data: SoundWire data structure
  152. * @swr_plat_data: Soundwire platform data
  153. * @wsa_macro_add_child_devices_work: work for adding child devices
  154. * @wsa_swr_gpio_p: used by pinctrl API
  155. * @component: codec handle
  156. * @rx_0_count: RX0 interpolation users
  157. * @rx_1_count: RX1 interpolation users
  158. * @active_ch_mask: channel mask for all AIF DAIs
  159. * @active_ch_cnt: channel count of all AIF DAIs
  160. * @rx_port_value: mixer ctl value of WSA RX MUXes
  161. * @wsa_io_base: Base address of WSA macro addr space
  162. */
  163. struct wsa_macro_priv {
  164. struct device *dev;
  165. int comp_enabled[WSA_MACRO_COMP_MAX];
  166. int ec_hq[WSA_MACRO_RX1 + 1];
  167. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  168. u16 wsa_mclk_users;
  169. u16 swr_clk_users;
  170. bool dapm_mclk_enable;
  171. bool reset_swr;
  172. unsigned int vi_feed_value;
  173. struct mutex mclk_lock;
  174. struct mutex swr_clk_lock;
  175. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  176. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  177. struct work_struct wsa_macro_add_child_devices_work;
  178. struct device_node *wsa_swr_gpio_p;
  179. struct snd_soc_component *component;
  180. int rx_0_count;
  181. int rx_1_count;
  182. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  183. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  184. int rx_port_value[WSA_MACRO_RX_MAX];
  185. char __iomem *wsa_io_base;
  186. struct platform_device *pdev_child_devices
  187. [WSA_MACRO_CHILD_DEVICES_MAX];
  188. int child_count;
  189. int ear_spkr_gain;
  190. int spkr_gain_offset;
  191. int spkr_mode;
  192. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  193. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  194. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  195. char __iomem *mclk_mode_muxsel;
  196. u16 default_clk_id;
  197. };
  198. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  199. struct wsa_macro_priv *wsa_priv,
  200. int event, int gain_reg);
  201. static struct snd_soc_dai_driver wsa_macro_dai[];
  202. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  203. static const char *const rx_text[] = {
  204. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  205. };
  206. static const char *const rx_mix_text[] = {
  207. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  208. };
  209. static const char *const rx_mix_ec_text[] = {
  210. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  211. };
  212. static const char *const rx_mux_text[] = {
  213. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  214. };
  215. static const char *const rx_sidetone_mix_text[] = {
  216. "ZERO", "SRC0"
  217. };
  218. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  219. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  220. "G_4_DB", "G_5_DB", "G_6_DB"
  221. };
  222. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  223. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  224. };
  225. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  226. "OFF", "ON"
  227. };
  228. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  229. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  230. };
  231. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  232. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  233. };
  234. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  235. wsa_macro_ear_spkr_pa_gain_text);
  236. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  237. wsa_macro_speaker_boost_stage_text);
  238. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  239. wsa_macro_vbat_bcl_gsm_mode_text);
  240. /* RX INT0 */
  241. static const struct soc_enum rx0_prim_inp0_chain_enum =
  242. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  243. 0, 7, rx_text);
  244. static const struct soc_enum rx0_prim_inp1_chain_enum =
  245. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  246. 3, 7, rx_text);
  247. static const struct soc_enum rx0_prim_inp2_chain_enum =
  248. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  249. 3, 7, rx_text);
  250. static const struct soc_enum rx0_mix_chain_enum =
  251. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  252. 0, 5, rx_mix_text);
  253. static const struct soc_enum rx0_sidetone_mix_enum =
  254. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  255. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  256. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  257. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  258. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  259. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  260. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  261. static const struct snd_kcontrol_new rx0_mix_mux =
  262. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  263. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  264. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  265. /* RX INT1 */
  266. static const struct soc_enum rx1_prim_inp0_chain_enum =
  267. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  268. 0, 7, rx_text);
  269. static const struct soc_enum rx1_prim_inp1_chain_enum =
  270. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  271. 3, 7, rx_text);
  272. static const struct soc_enum rx1_prim_inp2_chain_enum =
  273. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  274. 3, 7, rx_text);
  275. static const struct soc_enum rx1_mix_chain_enum =
  276. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  277. 0, 5, rx_mix_text);
  278. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  279. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  280. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  281. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  282. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  283. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  284. static const struct snd_kcontrol_new rx1_mix_mux =
  285. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  286. static const struct soc_enum rx_mix_ec0_enum =
  287. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  288. 0, 3, rx_mix_ec_text);
  289. static const struct soc_enum rx_mix_ec1_enum =
  290. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  291. 3, 3, rx_mix_ec_text);
  292. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  293. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  294. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  295. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  296. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  297. .hw_params = wsa_macro_hw_params,
  298. .get_channel_map = wsa_macro_get_channel_map,
  299. };
  300. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  301. {
  302. .name = "wsa_macro_rx1",
  303. .id = WSA_MACRO_AIF1_PB,
  304. .playback = {
  305. .stream_name = "WSA_AIF1 Playback",
  306. .rates = WSA_MACRO_RX_RATES,
  307. .formats = WSA_MACRO_RX_FORMATS,
  308. .rate_max = 384000,
  309. .rate_min = 8000,
  310. .channels_min = 1,
  311. .channels_max = 2,
  312. },
  313. .ops = &wsa_macro_dai_ops,
  314. },
  315. {
  316. .name = "wsa_macro_rx_mix",
  317. .id = WSA_MACRO_AIF_MIX1_PB,
  318. .playback = {
  319. .stream_name = "WSA_AIF_MIX1 Playback",
  320. .rates = WSA_MACRO_RX_MIX_RATES,
  321. .formats = WSA_MACRO_RX_FORMATS,
  322. .rate_max = 192000,
  323. .rate_min = 48000,
  324. .channels_min = 1,
  325. .channels_max = 2,
  326. },
  327. .ops = &wsa_macro_dai_ops,
  328. },
  329. {
  330. .name = "wsa_macro_vifeedback",
  331. .id = WSA_MACRO_AIF_VI,
  332. .capture = {
  333. .stream_name = "WSA_AIF_VI Capture",
  334. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  335. .formats = WSA_MACRO_RX_FORMATS,
  336. .rate_max = 48000,
  337. .rate_min = 8000,
  338. .channels_min = 1,
  339. .channels_max = 4,
  340. },
  341. .ops = &wsa_macro_dai_ops,
  342. },
  343. {
  344. .name = "wsa_macro_echo",
  345. .id = WSA_MACRO_AIF_ECHO,
  346. .capture = {
  347. .stream_name = "WSA_AIF_ECHO Capture",
  348. .rates = WSA_MACRO_ECHO_RATES,
  349. .formats = WSA_MACRO_ECHO_FORMATS,
  350. .rate_max = 48000,
  351. .rate_min = 8000,
  352. .channels_min = 1,
  353. .channels_max = 2,
  354. },
  355. .ops = &wsa_macro_dai_ops,
  356. },
  357. };
  358. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  359. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  360. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  361. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  362. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  363. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  364. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  365. };
  366. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  367. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  368. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  369. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  370. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  371. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  372. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  373. };
  374. static bool wsa_macro_get_data(struct snd_soc_component *component,
  375. struct device **wsa_dev,
  376. struct wsa_macro_priv **wsa_priv,
  377. const char *func_name)
  378. {
  379. *wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  380. if (!(*wsa_dev)) {
  381. dev_err(component->dev,
  382. "%s: null device for macro!\n", func_name);
  383. return false;
  384. }
  385. *wsa_priv = dev_get_drvdata((*wsa_dev));
  386. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  387. dev_err(component->dev,
  388. "%s: priv is null for macro!\n", func_name);
  389. return false;
  390. }
  391. return true;
  392. }
  393. static int wsa_macro_set_port_map(struct snd_soc_component *component,
  394. u32 usecase, u32 size, void *data)
  395. {
  396. struct device *wsa_dev = NULL;
  397. struct wsa_macro_priv *wsa_priv = NULL;
  398. struct swrm_port_config port_cfg;
  399. int ret = 0;
  400. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  401. return -EINVAL;
  402. memset(&port_cfg, 0, sizeof(port_cfg));
  403. port_cfg.uc = usecase;
  404. port_cfg.size = size;
  405. port_cfg.params = data;
  406. ret = swrm_wcd_notify(
  407. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  408. SWR_SET_PORT_MAP, &port_cfg);
  409. return ret;
  410. }
  411. /**
  412. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  413. * gain with the given offset value.
  414. *
  415. * @component: codec instance
  416. * @offset: Indicates speaker path gain offset value.
  417. *
  418. * Returns 0 on success or -EINVAL on error.
  419. */
  420. int wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  421. int offset)
  422. {
  423. struct device *wsa_dev = NULL;
  424. struct wsa_macro_priv *wsa_priv = NULL;
  425. if (!component) {
  426. pr_err("%s: NULL component pointer!\n", __func__);
  427. return -EINVAL;
  428. }
  429. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  430. return -EINVAL;
  431. wsa_priv->spkr_gain_offset = offset;
  432. return 0;
  433. }
  434. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  435. /**
  436. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  437. * settings based on speaker mode.
  438. *
  439. * @component: codec instance
  440. * @mode: Indicates speaker configuration mode.
  441. *
  442. * Returns 0 on success or -EINVAL on error.
  443. */
  444. int wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  445. {
  446. int i;
  447. const struct wsa_macro_reg_mask_val *regs;
  448. int size;
  449. struct device *wsa_dev = NULL;
  450. struct wsa_macro_priv *wsa_priv = NULL;
  451. if (!component) {
  452. pr_err("%s: NULL codec pointer!\n", __func__);
  453. return -EINVAL;
  454. }
  455. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  456. return -EINVAL;
  457. switch (mode) {
  458. case WSA_MACRO_SPKR_MODE_1:
  459. regs = wsa_macro_spkr_mode1;
  460. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  461. break;
  462. default:
  463. regs = wsa_macro_spkr_default;
  464. size = ARRAY_SIZE(wsa_macro_spkr_default);
  465. break;
  466. }
  467. wsa_priv->spkr_mode = mode;
  468. for (i = 0; i < size; i++)
  469. snd_soc_component_update_bits(component, regs[i].reg,
  470. regs[i].mask, regs[i].val);
  471. return 0;
  472. }
  473. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  474. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  475. u8 int_prim_fs_rate_reg_val,
  476. u32 sample_rate)
  477. {
  478. u8 int_1_mix1_inp;
  479. u32 j, port;
  480. u16 int_mux_cfg0, int_mux_cfg1;
  481. u16 int_fs_reg;
  482. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  483. u8 inp0_sel, inp1_sel, inp2_sel;
  484. struct snd_soc_component *component = dai->component;
  485. struct device *wsa_dev = NULL;
  486. struct wsa_macro_priv *wsa_priv = NULL;
  487. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  488. return -EINVAL;
  489. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  490. WSA_MACRO_RX_MAX) {
  491. int_1_mix1_inp = port;
  492. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  493. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  494. dev_err(wsa_dev,
  495. "%s: Invalid RX port, Dai ID is %d\n",
  496. __func__, dai->id);
  497. return -EINVAL;
  498. }
  499. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  500. /*
  501. * Loop through all interpolator MUX inputs and find out
  502. * to which interpolator input, the cdc_dma rx port
  503. * is connected
  504. */
  505. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  506. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  507. int_mux_cfg0_val = snd_soc_component_read32(component,
  508. int_mux_cfg0);
  509. int_mux_cfg1_val = snd_soc_component_read32(component,
  510. int_mux_cfg1);
  511. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  512. inp1_sel = (int_mux_cfg0_val >>
  513. WSA_MACRO_MUX_INP_SHFT) &
  514. WSA_MACRO_MUX_INP_MASK2;
  515. inp2_sel = (int_mux_cfg1_val >>
  516. WSA_MACRO_MUX_INP_SHFT) &
  517. WSA_MACRO_MUX_INP_MASK2;
  518. if ((inp0_sel == int_1_mix1_inp) ||
  519. (inp1_sel == int_1_mix1_inp) ||
  520. (inp2_sel == int_1_mix1_inp)) {
  521. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  522. WSA_MACRO_RX_PATH_OFFSET * j;
  523. dev_dbg(wsa_dev,
  524. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  525. __func__, dai->id, j);
  526. dev_dbg(wsa_dev,
  527. "%s: set INT%u_1 sample rate to %u\n",
  528. __func__, j, sample_rate);
  529. /* sample_rate is in Hz */
  530. snd_soc_component_update_bits(component,
  531. int_fs_reg,
  532. WSA_MACRO_FS_RATE_MASK,
  533. int_prim_fs_rate_reg_val);
  534. }
  535. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  536. }
  537. }
  538. return 0;
  539. }
  540. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  541. u8 int_mix_fs_rate_reg_val,
  542. u32 sample_rate)
  543. {
  544. u8 int_2_inp;
  545. u32 j, port;
  546. u16 int_mux_cfg1, int_fs_reg;
  547. u8 int_mux_cfg1_val;
  548. struct snd_soc_component *component = dai->component;
  549. struct device *wsa_dev = NULL;
  550. struct wsa_macro_priv *wsa_priv = NULL;
  551. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  552. return -EINVAL;
  553. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  554. WSA_MACRO_RX_MAX) {
  555. int_2_inp = port;
  556. if ((int_2_inp < WSA_MACRO_RX0) ||
  557. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  558. dev_err(wsa_dev,
  559. "%s: Invalid RX port, Dai ID is %d\n",
  560. __func__, dai->id);
  561. return -EINVAL;
  562. }
  563. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  564. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  565. int_mux_cfg1_val = snd_soc_component_read32(component,
  566. int_mux_cfg1) &
  567. WSA_MACRO_MUX_INP_MASK1;
  568. if (int_mux_cfg1_val == int_2_inp) {
  569. int_fs_reg =
  570. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  571. WSA_MACRO_RX_PATH_OFFSET * j;
  572. dev_dbg(wsa_dev,
  573. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  574. __func__, dai->id, j);
  575. dev_dbg(wsa_dev,
  576. "%s: set INT%u_2 sample rate to %u\n",
  577. __func__, j, sample_rate);
  578. snd_soc_component_update_bits(component,
  579. int_fs_reg,
  580. WSA_MACRO_FS_RATE_MASK,
  581. int_mix_fs_rate_reg_val);
  582. }
  583. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  584. }
  585. }
  586. return 0;
  587. }
  588. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  589. u32 sample_rate)
  590. {
  591. int rate_val = 0;
  592. int i, ret;
  593. /* set mixing path rate */
  594. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  595. if (sample_rate ==
  596. int_mix_sample_rate_val[i].sample_rate) {
  597. rate_val =
  598. int_mix_sample_rate_val[i].rate_val;
  599. break;
  600. }
  601. }
  602. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  603. (rate_val < 0))
  604. goto prim_rate;
  605. ret = wsa_macro_set_mix_interpolator_rate(dai,
  606. (u8) rate_val, sample_rate);
  607. prim_rate:
  608. /* set primary path sample rate */
  609. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  610. if (sample_rate ==
  611. int_prim_sample_rate_val[i].sample_rate) {
  612. rate_val =
  613. int_prim_sample_rate_val[i].rate_val;
  614. break;
  615. }
  616. }
  617. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  618. (rate_val < 0))
  619. return -EINVAL;
  620. ret = wsa_macro_set_prim_interpolator_rate(dai,
  621. (u8) rate_val, sample_rate);
  622. return ret;
  623. }
  624. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  625. struct snd_pcm_hw_params *params,
  626. struct snd_soc_dai *dai)
  627. {
  628. struct snd_soc_component *component = dai->component;
  629. int ret;
  630. dev_dbg(component->dev,
  631. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  632. dai->name, dai->id, params_rate(params),
  633. params_channels(params));
  634. switch (substream->stream) {
  635. case SNDRV_PCM_STREAM_PLAYBACK:
  636. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  637. if (ret) {
  638. dev_err(component->dev,
  639. "%s: cannot set sample rate: %u\n",
  640. __func__, params_rate(params));
  641. return ret;
  642. }
  643. break;
  644. case SNDRV_PCM_STREAM_CAPTURE:
  645. default:
  646. break;
  647. }
  648. return 0;
  649. }
  650. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  651. unsigned int *tx_num, unsigned int *tx_slot,
  652. unsigned int *rx_num, unsigned int *rx_slot)
  653. {
  654. struct snd_soc_component *component = dai->component;
  655. struct device *wsa_dev = NULL;
  656. struct wsa_macro_priv *wsa_priv = NULL;
  657. u16 val = 0, mask = 0, cnt = 0;
  658. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  659. return -EINVAL;
  660. wsa_priv = dev_get_drvdata(wsa_dev);
  661. if (!wsa_priv)
  662. return -EINVAL;
  663. switch (dai->id) {
  664. case WSA_MACRO_AIF_VI:
  665. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  666. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  667. break;
  668. case WSA_MACRO_AIF1_PB:
  669. case WSA_MACRO_AIF_MIX1_PB:
  670. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  671. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  672. break;
  673. case WSA_MACRO_AIF_ECHO:
  674. val = snd_soc_component_read32(component,
  675. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  676. if (val & WSA_MACRO_EC_MIX_TX1_MASK) {
  677. mask |= 0x2;
  678. cnt++;
  679. }
  680. if (val & WSA_MACRO_EC_MIX_TX0_MASK) {
  681. mask |= 0x1;
  682. cnt++;
  683. }
  684. *tx_slot = mask;
  685. *tx_num = cnt;
  686. break;
  687. default:
  688. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  689. break;
  690. }
  691. return 0;
  692. }
  693. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  694. bool mclk_enable, bool dapm)
  695. {
  696. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  697. int ret = 0;
  698. if (regmap == NULL) {
  699. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  700. return -EINVAL;
  701. }
  702. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  703. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  704. mutex_lock(&wsa_priv->mclk_lock);
  705. if (mclk_enable) {
  706. if (wsa_priv->wsa_mclk_users == 0) {
  707. ret = bolero_clk_rsc_request_clock(wsa_priv->dev,
  708. wsa_priv->default_clk_id,
  709. wsa_priv->default_clk_id,
  710. true);
  711. if (ret < 0) {
  712. dev_err(wsa_priv->dev,
  713. "%s: wsa request clock enable failed\n",
  714. __func__);
  715. goto exit;
  716. }
  717. bolero_clk_rsc_fs_gen_request(wsa_priv->dev,
  718. true);
  719. regcache_mark_dirty(regmap);
  720. regcache_sync_region(regmap,
  721. WSA_START_OFFSET,
  722. WSA_MAX_OFFSET);
  723. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  724. regmap_update_bits(regmap,
  725. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  726. regmap_update_bits(regmap,
  727. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  728. 0x01, 0x01);
  729. regmap_update_bits(regmap,
  730. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  731. 0x01, 0x01);
  732. }
  733. wsa_priv->wsa_mclk_users++;
  734. } else {
  735. if (wsa_priv->wsa_mclk_users <= 0) {
  736. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  737. __func__);
  738. wsa_priv->wsa_mclk_users = 0;
  739. goto exit;
  740. }
  741. wsa_priv->wsa_mclk_users--;
  742. if (wsa_priv->wsa_mclk_users == 0) {
  743. regmap_update_bits(regmap,
  744. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  745. 0x01, 0x00);
  746. regmap_update_bits(regmap,
  747. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  748. 0x01, 0x00);
  749. bolero_clk_rsc_fs_gen_request(wsa_priv->dev,
  750. false);
  751. bolero_clk_rsc_request_clock(wsa_priv->dev,
  752. wsa_priv->default_clk_id,
  753. wsa_priv->default_clk_id,
  754. false);
  755. }
  756. }
  757. exit:
  758. mutex_unlock(&wsa_priv->mclk_lock);
  759. return ret;
  760. }
  761. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  762. struct snd_kcontrol *kcontrol, int event)
  763. {
  764. struct snd_soc_component *component =
  765. snd_soc_dapm_to_component(w->dapm);
  766. int ret = 0;
  767. struct device *wsa_dev = NULL;
  768. struct wsa_macro_priv *wsa_priv = NULL;
  769. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  770. return -EINVAL;
  771. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  772. switch (event) {
  773. case SND_SOC_DAPM_PRE_PMU:
  774. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  775. if (ret)
  776. wsa_priv->dapm_mclk_enable = false;
  777. else
  778. wsa_priv->dapm_mclk_enable = true;
  779. break;
  780. case SND_SOC_DAPM_POST_PMD:
  781. if (wsa_priv->dapm_mclk_enable)
  782. wsa_macro_mclk_enable(wsa_priv, 0, true);
  783. break;
  784. default:
  785. dev_err(wsa_priv->dev,
  786. "%s: invalid DAPM event %d\n", __func__, event);
  787. ret = -EINVAL;
  788. }
  789. return ret;
  790. }
  791. static int wsa_macro_event_handler(struct snd_soc_component *component,
  792. u16 event, u32 data)
  793. {
  794. struct device *wsa_dev = NULL;
  795. struct wsa_macro_priv *wsa_priv = NULL;
  796. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  797. return -EINVAL;
  798. switch (event) {
  799. case BOLERO_MACRO_EVT_SSR_DOWN:
  800. swrm_wcd_notify(
  801. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  802. SWR_DEVICE_DOWN, NULL);
  803. swrm_wcd_notify(
  804. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  805. SWR_DEVICE_SSR_DOWN, NULL);
  806. break;
  807. case BOLERO_MACRO_EVT_SSR_UP:
  808. /* reset swr after ssr/pdr */
  809. wsa_priv->reset_swr = true;
  810. swrm_wcd_notify(
  811. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  812. SWR_DEVICE_SSR_UP, NULL);
  813. break;
  814. }
  815. return 0;
  816. }
  817. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  818. struct snd_kcontrol *kcontrol,
  819. int event)
  820. {
  821. struct snd_soc_component *component =
  822. snd_soc_dapm_to_component(w->dapm);
  823. struct device *wsa_dev = NULL;
  824. struct wsa_macro_priv *wsa_priv = NULL;
  825. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  826. return -EINVAL;
  827. switch (event) {
  828. case SND_SOC_DAPM_POST_PMU:
  829. if (test_bit(WSA_MACRO_TX0,
  830. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  831. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  832. /* Enable V&I sensing */
  833. snd_soc_component_update_bits(component,
  834. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  835. 0x20, 0x20);
  836. snd_soc_component_update_bits(component,
  837. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  838. 0x20, 0x20);
  839. snd_soc_component_update_bits(component,
  840. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  841. 0x0F, 0x00);
  842. snd_soc_component_update_bits(component,
  843. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  844. 0x0F, 0x00);
  845. snd_soc_component_update_bits(component,
  846. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  847. 0x10, 0x10);
  848. snd_soc_component_update_bits(component,
  849. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  850. 0x10, 0x10);
  851. snd_soc_component_update_bits(component,
  852. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  853. 0x20, 0x00);
  854. snd_soc_component_update_bits(component,
  855. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  856. 0x20, 0x00);
  857. }
  858. if (test_bit(WSA_MACRO_TX1,
  859. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  860. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  861. /* Enable V&I sensing */
  862. snd_soc_component_update_bits(component,
  863. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  864. 0x20, 0x20);
  865. snd_soc_component_update_bits(component,
  866. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  867. 0x20, 0x20);
  868. snd_soc_component_update_bits(component,
  869. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  870. 0x0F, 0x00);
  871. snd_soc_component_update_bits(component,
  872. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  873. 0x0F, 0x00);
  874. snd_soc_component_update_bits(component,
  875. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  876. 0x10, 0x10);
  877. snd_soc_component_update_bits(component,
  878. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  879. 0x10, 0x10);
  880. snd_soc_component_update_bits(component,
  881. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  882. 0x20, 0x00);
  883. snd_soc_component_update_bits(component,
  884. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  885. 0x20, 0x00);
  886. }
  887. break;
  888. case SND_SOC_DAPM_POST_PMD:
  889. if (test_bit(WSA_MACRO_TX0,
  890. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  891. /* Disable V&I sensing */
  892. snd_soc_component_update_bits(component,
  893. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  894. 0x20, 0x20);
  895. snd_soc_component_update_bits(component,
  896. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  897. 0x20, 0x20);
  898. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  899. snd_soc_component_update_bits(component,
  900. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  901. 0x10, 0x00);
  902. snd_soc_component_update_bits(component,
  903. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  904. 0x10, 0x00);
  905. }
  906. if (test_bit(WSA_MACRO_TX1,
  907. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  908. /* Disable V&I sensing */
  909. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  910. snd_soc_component_update_bits(component,
  911. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  912. 0x20, 0x20);
  913. snd_soc_component_update_bits(component,
  914. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  915. 0x20, 0x20);
  916. snd_soc_component_update_bits(component,
  917. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  918. 0x10, 0x00);
  919. snd_soc_component_update_bits(component,
  920. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  921. 0x10, 0x00);
  922. }
  923. break;
  924. }
  925. return 0;
  926. }
  927. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  928. struct snd_kcontrol *kcontrol, int event)
  929. {
  930. struct snd_soc_component *component =
  931. snd_soc_dapm_to_component(w->dapm);
  932. u16 gain_reg;
  933. int offset_val = 0;
  934. int val = 0;
  935. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  936. switch (w->reg) {
  937. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  938. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  939. break;
  940. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  941. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  942. break;
  943. default:
  944. dev_err(component->dev, "%s: No gain register avail for %s\n",
  945. __func__, w->name);
  946. return 0;
  947. }
  948. switch (event) {
  949. case SND_SOC_DAPM_POST_PMU:
  950. val = snd_soc_component_read32(component, gain_reg);
  951. val += offset_val;
  952. snd_soc_component_write(component, gain_reg, val);
  953. break;
  954. case SND_SOC_DAPM_POST_PMD:
  955. break;
  956. }
  957. return 0;
  958. }
  959. static void wsa_macro_hd2_control(struct snd_soc_component *component,
  960. u16 reg, int event)
  961. {
  962. u16 hd2_scale_reg;
  963. u16 hd2_enable_reg = 0;
  964. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  965. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  966. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  967. }
  968. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  969. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  970. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  971. }
  972. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  973. snd_soc_component_update_bits(component, hd2_scale_reg,
  974. 0x3C, 0x10);
  975. snd_soc_component_update_bits(component, hd2_scale_reg,
  976. 0x03, 0x01);
  977. snd_soc_component_update_bits(component, hd2_enable_reg,
  978. 0x04, 0x04);
  979. }
  980. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  981. snd_soc_component_update_bits(component, hd2_enable_reg,
  982. 0x04, 0x00);
  983. snd_soc_component_update_bits(component, hd2_scale_reg,
  984. 0x03, 0x00);
  985. snd_soc_component_update_bits(component, hd2_scale_reg,
  986. 0x3C, 0x00);
  987. }
  988. }
  989. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  990. struct snd_kcontrol *kcontrol, int event)
  991. {
  992. struct snd_soc_component *component =
  993. snd_soc_dapm_to_component(w->dapm);
  994. int ch_cnt;
  995. struct device *wsa_dev = NULL;
  996. struct wsa_macro_priv *wsa_priv = NULL;
  997. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  998. return -EINVAL;
  999. switch (event) {
  1000. case SND_SOC_DAPM_PRE_PMU:
  1001. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1002. !wsa_priv->rx_0_count)
  1003. wsa_priv->rx_0_count++;
  1004. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1005. !wsa_priv->rx_1_count)
  1006. wsa_priv->rx_1_count++;
  1007. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1008. swrm_wcd_notify(
  1009. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1010. SWR_DEVICE_UP, NULL);
  1011. swrm_wcd_notify(
  1012. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1013. SWR_SET_NUM_RX_CH, &ch_cnt);
  1014. break;
  1015. case SND_SOC_DAPM_POST_PMD:
  1016. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1017. wsa_priv->rx_0_count)
  1018. wsa_priv->rx_0_count--;
  1019. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1020. wsa_priv->rx_1_count)
  1021. wsa_priv->rx_1_count--;
  1022. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1023. swrm_wcd_notify(
  1024. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1025. SWR_SET_NUM_RX_CH, &ch_cnt);
  1026. break;
  1027. }
  1028. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1029. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1030. return 0;
  1031. }
  1032. static int wsa_macro_config_compander(struct snd_soc_component *component,
  1033. int comp, int event)
  1034. {
  1035. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  1036. struct device *wsa_dev = NULL;
  1037. struct wsa_macro_priv *wsa_priv = NULL;
  1038. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1039. return -EINVAL;
  1040. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1041. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1042. if (!wsa_priv->comp_enabled[comp])
  1043. return 0;
  1044. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1045. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1046. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1047. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1048. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1049. /* Enable Compander Clock */
  1050. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1051. 0x01, 0x01);
  1052. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1053. 0x02, 0x02);
  1054. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1055. 0x02, 0x00);
  1056. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1057. 0x02, 0x02);
  1058. }
  1059. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1060. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1061. 0x04, 0x04);
  1062. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1063. 0x02, 0x00);
  1064. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1065. 0x02, 0x02);
  1066. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1067. 0x02, 0x00);
  1068. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1069. 0x01, 0x00);
  1070. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1071. 0x04, 0x00);
  1072. }
  1073. return 0;
  1074. }
  1075. static void wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1076. struct wsa_macro_priv *wsa_priv,
  1077. int path,
  1078. bool enable)
  1079. {
  1080. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1081. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1082. u8 softclip_mux_mask = (1 << path);
  1083. u8 softclip_mux_value = (1 << path);
  1084. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1085. __func__, path, enable);
  1086. if (enable) {
  1087. if (wsa_priv->softclip_clk_users[path] == 0) {
  1088. snd_soc_component_update_bits(component,
  1089. softclip_clk_reg, 0x01, 0x01);
  1090. snd_soc_component_update_bits(component,
  1091. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1092. softclip_mux_mask, softclip_mux_value);
  1093. }
  1094. wsa_priv->softclip_clk_users[path]++;
  1095. } else {
  1096. wsa_priv->softclip_clk_users[path]--;
  1097. if (wsa_priv->softclip_clk_users[path] == 0) {
  1098. snd_soc_component_update_bits(component,
  1099. softclip_clk_reg, 0x01, 0x00);
  1100. snd_soc_component_update_bits(component,
  1101. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1102. softclip_mux_mask, 0x00);
  1103. }
  1104. }
  1105. }
  1106. static int wsa_macro_config_softclip(struct snd_soc_component *component,
  1107. int path, int event)
  1108. {
  1109. u16 softclip_ctrl_reg = 0;
  1110. struct device *wsa_dev = NULL;
  1111. struct wsa_macro_priv *wsa_priv = NULL;
  1112. int softclip_path = 0;
  1113. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1114. return -EINVAL;
  1115. if (path == WSA_MACRO_COMP1)
  1116. softclip_path = WSA_MACRO_SOFTCLIP0;
  1117. else if (path == WSA_MACRO_COMP2)
  1118. softclip_path = WSA_MACRO_SOFTCLIP1;
  1119. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1120. __func__, event, softclip_path,
  1121. wsa_priv->is_softclip_on[softclip_path]);
  1122. if (!wsa_priv->is_softclip_on[softclip_path])
  1123. return 0;
  1124. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1125. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1126. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1127. /* Enable Softclip clock and mux */
  1128. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1129. softclip_path, true);
  1130. /* Enable Softclip control */
  1131. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1132. 0x01, 0x01);
  1133. }
  1134. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1135. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1136. 0x01, 0x00);
  1137. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1138. softclip_path, false);
  1139. }
  1140. return 0;
  1141. }
  1142. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1143. {
  1144. u16 prim_int_reg = 0;
  1145. switch (reg) {
  1146. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1147. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1148. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1149. *ind = 0;
  1150. break;
  1151. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1152. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1153. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1154. *ind = 1;
  1155. break;
  1156. }
  1157. return prim_int_reg;
  1158. }
  1159. static int wsa_macro_enable_prim_interpolator(
  1160. struct snd_soc_component *component,
  1161. u16 reg, int event)
  1162. {
  1163. u16 prim_int_reg;
  1164. u16 ind = 0;
  1165. struct device *wsa_dev = NULL;
  1166. struct wsa_macro_priv *wsa_priv = NULL;
  1167. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1168. return -EINVAL;
  1169. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1170. switch (event) {
  1171. case SND_SOC_DAPM_PRE_PMU:
  1172. wsa_priv->prim_int_users[ind]++;
  1173. if (wsa_priv->prim_int_users[ind] == 1) {
  1174. snd_soc_component_update_bits(component,
  1175. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1176. 0x03, 0x03);
  1177. snd_soc_component_update_bits(component, prim_int_reg,
  1178. 0x10, 0x10);
  1179. wsa_macro_hd2_control(component, prim_int_reg, event);
  1180. snd_soc_component_update_bits(component,
  1181. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1182. 0x1, 0x1);
  1183. snd_soc_component_update_bits(component, prim_int_reg,
  1184. 1 << 0x5, 1 << 0x5);
  1185. }
  1186. if ((reg != prim_int_reg) &&
  1187. ((snd_soc_component_read32(
  1188. component, prim_int_reg)) & 0x10))
  1189. snd_soc_component_update_bits(component, reg,
  1190. 0x10, 0x10);
  1191. break;
  1192. case SND_SOC_DAPM_POST_PMD:
  1193. wsa_priv->prim_int_users[ind]--;
  1194. if (wsa_priv->prim_int_users[ind] == 0) {
  1195. snd_soc_component_update_bits(component, prim_int_reg,
  1196. 1 << 0x5, 0 << 0x5);
  1197. snd_soc_component_update_bits(component, prim_int_reg,
  1198. 0x40, 0x40);
  1199. snd_soc_component_update_bits(component, prim_int_reg,
  1200. 0x40, 0x00);
  1201. wsa_macro_hd2_control(component, prim_int_reg, event);
  1202. }
  1203. break;
  1204. }
  1205. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1206. __func__, ind, wsa_priv->prim_int_users[ind]);
  1207. return 0;
  1208. }
  1209. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1210. struct snd_kcontrol *kcontrol,
  1211. int event)
  1212. {
  1213. struct snd_soc_component *component =
  1214. snd_soc_dapm_to_component(w->dapm);
  1215. u16 gain_reg;
  1216. u16 reg;
  1217. int val;
  1218. int offset_val = 0;
  1219. struct device *wsa_dev = NULL;
  1220. struct wsa_macro_priv *wsa_priv = NULL;
  1221. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1222. return -EINVAL;
  1223. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1224. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1225. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1226. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1227. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1228. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1229. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1230. } else {
  1231. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1232. __func__);
  1233. return -EINVAL;
  1234. }
  1235. switch (event) {
  1236. case SND_SOC_DAPM_PRE_PMU:
  1237. /* Reset if needed */
  1238. wsa_macro_enable_prim_interpolator(component, reg, event);
  1239. break;
  1240. case SND_SOC_DAPM_POST_PMU:
  1241. wsa_macro_config_compander(component, w->shift, event);
  1242. wsa_macro_config_softclip(component, w->shift, event);
  1243. /* apply gain after int clk is enabled */
  1244. if ((wsa_priv->spkr_gain_offset ==
  1245. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1246. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1247. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1248. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1249. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1250. snd_soc_component_update_bits(component,
  1251. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1252. 0x01, 0x01);
  1253. snd_soc_component_update_bits(component,
  1254. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1255. 0x01, 0x01);
  1256. snd_soc_component_update_bits(component,
  1257. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1258. 0x01, 0x01);
  1259. snd_soc_component_update_bits(component,
  1260. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1261. 0x01, 0x01);
  1262. offset_val = -2;
  1263. }
  1264. val = snd_soc_component_read32(component, gain_reg);
  1265. val += offset_val;
  1266. snd_soc_component_write(component, gain_reg, val);
  1267. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1268. event, gain_reg);
  1269. break;
  1270. case SND_SOC_DAPM_POST_PMD:
  1271. wsa_macro_config_compander(component, w->shift, event);
  1272. wsa_macro_config_softclip(component, w->shift, event);
  1273. wsa_macro_enable_prim_interpolator(component, reg, event);
  1274. if ((wsa_priv->spkr_gain_offset ==
  1275. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1276. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1277. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1278. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1279. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1280. snd_soc_component_update_bits(component,
  1281. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1282. 0x01, 0x00);
  1283. snd_soc_component_update_bits(component,
  1284. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1285. 0x01, 0x00);
  1286. snd_soc_component_update_bits(component,
  1287. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1288. 0x01, 0x00);
  1289. snd_soc_component_update_bits(component,
  1290. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1291. 0x01, 0x00);
  1292. offset_val = 2;
  1293. val = snd_soc_component_read32(component, gain_reg);
  1294. val += offset_val;
  1295. snd_soc_component_write(component, gain_reg, val);
  1296. }
  1297. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1298. event, gain_reg);
  1299. break;
  1300. }
  1301. return 0;
  1302. }
  1303. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1304. struct wsa_macro_priv *wsa_priv,
  1305. int event, int gain_reg)
  1306. {
  1307. int comp_gain_offset, val;
  1308. switch (wsa_priv->spkr_mode) {
  1309. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1310. case WSA_MACRO_SPKR_MODE_1:
  1311. comp_gain_offset = -12;
  1312. break;
  1313. /* Default case compander gain is 15 dB */
  1314. default:
  1315. comp_gain_offset = -15;
  1316. break;
  1317. }
  1318. switch (event) {
  1319. case SND_SOC_DAPM_POST_PMU:
  1320. /* Apply ear spkr gain only if compander is enabled */
  1321. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1322. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1323. (wsa_priv->ear_spkr_gain != 0)) {
  1324. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1325. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1326. snd_soc_component_write(component, gain_reg, val);
  1327. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1328. __func__, val);
  1329. }
  1330. break;
  1331. case SND_SOC_DAPM_POST_PMD:
  1332. /*
  1333. * Reset RX0 volume to 0 dB if compander is enabled and
  1334. * ear_spkr_gain is non-zero.
  1335. */
  1336. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1337. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1338. (wsa_priv->ear_spkr_gain != 0)) {
  1339. snd_soc_component_write(component, gain_reg, 0x0);
  1340. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1341. __func__);
  1342. }
  1343. break;
  1344. }
  1345. return 0;
  1346. }
  1347. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1348. struct snd_kcontrol *kcontrol,
  1349. int event)
  1350. {
  1351. struct snd_soc_component *component =
  1352. snd_soc_dapm_to_component(w->dapm);
  1353. u16 boost_path_ctl, boost_path_cfg1;
  1354. u16 reg, reg_mix;
  1355. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1356. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1357. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1358. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1359. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1360. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1361. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1362. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1363. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1364. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1365. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1366. } else {
  1367. dev_err(component->dev, "%s: unknown widget: %s\n",
  1368. __func__, w->name);
  1369. return -EINVAL;
  1370. }
  1371. switch (event) {
  1372. case SND_SOC_DAPM_PRE_PMU:
  1373. snd_soc_component_update_bits(component, boost_path_cfg1,
  1374. 0x01, 0x01);
  1375. snd_soc_component_update_bits(component, boost_path_ctl,
  1376. 0x10, 0x10);
  1377. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  1378. snd_soc_component_update_bits(component, reg_mix,
  1379. 0x10, 0x00);
  1380. break;
  1381. case SND_SOC_DAPM_POST_PMU:
  1382. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1383. break;
  1384. case SND_SOC_DAPM_POST_PMD:
  1385. snd_soc_component_update_bits(component, boost_path_ctl,
  1386. 0x10, 0x00);
  1387. snd_soc_component_update_bits(component, boost_path_cfg1,
  1388. 0x01, 0x00);
  1389. break;
  1390. }
  1391. return 0;
  1392. }
  1393. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1394. struct snd_kcontrol *kcontrol,
  1395. int event)
  1396. {
  1397. struct snd_soc_component *component =
  1398. snd_soc_dapm_to_component(w->dapm);
  1399. struct device *wsa_dev = NULL;
  1400. struct wsa_macro_priv *wsa_priv = NULL;
  1401. u16 vbat_path_cfg = 0;
  1402. int softclip_path = 0;
  1403. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1404. return -EINVAL;
  1405. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1406. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1407. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1408. softclip_path = WSA_MACRO_SOFTCLIP0;
  1409. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1410. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1411. softclip_path = WSA_MACRO_SOFTCLIP1;
  1412. }
  1413. switch (event) {
  1414. case SND_SOC_DAPM_PRE_PMU:
  1415. /* Enable clock for VBAT block */
  1416. snd_soc_component_update_bits(component,
  1417. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1418. /* Enable VBAT block */
  1419. snd_soc_component_update_bits(component,
  1420. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1421. /* Update interpolator with 384K path */
  1422. snd_soc_component_update_bits(component, vbat_path_cfg,
  1423. 0x80, 0x80);
  1424. /* Use attenuation mode */
  1425. snd_soc_component_update_bits(component,
  1426. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1427. /*
  1428. * BCL block needs softclip clock and mux config to be enabled
  1429. */
  1430. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1431. softclip_path, true);
  1432. /* Enable VBAT at channel level */
  1433. snd_soc_component_update_bits(component, vbat_path_cfg,
  1434. 0x02, 0x02);
  1435. /* Set the ATTK1 gain */
  1436. snd_soc_component_update_bits(component,
  1437. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1438. 0xFF, 0xFF);
  1439. snd_soc_component_update_bits(component,
  1440. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1441. 0xFF, 0x03);
  1442. snd_soc_component_update_bits(component,
  1443. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1444. 0xFF, 0x00);
  1445. /* Set the ATTK2 gain */
  1446. snd_soc_component_update_bits(component,
  1447. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1448. 0xFF, 0xFF);
  1449. snd_soc_component_update_bits(component,
  1450. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1451. 0xFF, 0x03);
  1452. snd_soc_component_update_bits(component,
  1453. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1454. 0xFF, 0x00);
  1455. /* Set the ATTK3 gain */
  1456. snd_soc_component_update_bits(component,
  1457. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1458. 0xFF, 0xFF);
  1459. snd_soc_component_update_bits(component,
  1460. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1461. 0xFF, 0x03);
  1462. snd_soc_component_update_bits(component,
  1463. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1464. 0xFF, 0x00);
  1465. break;
  1466. case SND_SOC_DAPM_POST_PMD:
  1467. snd_soc_component_update_bits(component, vbat_path_cfg,
  1468. 0x80, 0x00);
  1469. snd_soc_component_update_bits(component,
  1470. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1471. 0x02, 0x02);
  1472. snd_soc_component_update_bits(component, vbat_path_cfg,
  1473. 0x02, 0x00);
  1474. snd_soc_component_update_bits(component,
  1475. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1476. 0xFF, 0x00);
  1477. snd_soc_component_update_bits(component,
  1478. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1479. 0xFF, 0x00);
  1480. snd_soc_component_update_bits(component,
  1481. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1482. 0xFF, 0x00);
  1483. snd_soc_component_update_bits(component,
  1484. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1485. 0xFF, 0x00);
  1486. snd_soc_component_update_bits(component,
  1487. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1488. 0xFF, 0x00);
  1489. snd_soc_component_update_bits(component,
  1490. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1491. 0xFF, 0x00);
  1492. snd_soc_component_update_bits(component,
  1493. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1494. 0xFF, 0x00);
  1495. snd_soc_component_update_bits(component,
  1496. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1497. 0xFF, 0x00);
  1498. snd_soc_component_update_bits(component,
  1499. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1500. 0xFF, 0x00);
  1501. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1502. softclip_path, false);
  1503. snd_soc_component_update_bits(component,
  1504. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1505. snd_soc_component_update_bits(component,
  1506. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1507. break;
  1508. default:
  1509. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1510. break;
  1511. }
  1512. return 0;
  1513. }
  1514. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1515. struct snd_kcontrol *kcontrol,
  1516. int event)
  1517. {
  1518. struct snd_soc_component *component =
  1519. snd_soc_dapm_to_component(w->dapm);
  1520. struct device *wsa_dev = NULL;
  1521. struct wsa_macro_priv *wsa_priv = NULL;
  1522. u16 val, ec_tx = 0, ec_hq_reg;
  1523. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1524. return -EINVAL;
  1525. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1526. val = snd_soc_component_read32(component,
  1527. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1528. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1529. ec_tx = (val & 0x07) - 1;
  1530. else
  1531. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1532. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1533. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1534. __func__);
  1535. return -EINVAL;
  1536. }
  1537. if (wsa_priv->ec_hq[ec_tx]) {
  1538. snd_soc_component_update_bits(component,
  1539. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1540. 0x1 << ec_tx, 0x1 << ec_tx);
  1541. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1542. 0x40 * ec_tx;
  1543. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1544. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1545. 0x40 * ec_tx;
  1546. /* default set to 48k */
  1547. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1548. }
  1549. return 0;
  1550. }
  1551. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1552. struct snd_ctl_elem_value *ucontrol)
  1553. {
  1554. struct snd_soc_component *component =
  1555. snd_soc_kcontrol_component(kcontrol);
  1556. int ec_tx = ((struct soc_multi_mixer_control *)
  1557. kcontrol->private_value)->shift;
  1558. struct device *wsa_dev = NULL;
  1559. struct wsa_macro_priv *wsa_priv = NULL;
  1560. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1561. return -EINVAL;
  1562. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1563. return 0;
  1564. }
  1565. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1566. struct snd_ctl_elem_value *ucontrol)
  1567. {
  1568. struct snd_soc_component *component =
  1569. snd_soc_kcontrol_component(kcontrol);
  1570. int ec_tx = ((struct soc_multi_mixer_control *)
  1571. kcontrol->private_value)->shift;
  1572. int value = ucontrol->value.integer.value[0];
  1573. struct device *wsa_dev = NULL;
  1574. struct wsa_macro_priv *wsa_priv = NULL;
  1575. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1576. return -EINVAL;
  1577. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1578. __func__, wsa_priv->ec_hq[ec_tx], value);
  1579. wsa_priv->ec_hq[ec_tx] = value;
  1580. return 0;
  1581. }
  1582. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1583. struct snd_ctl_elem_value *ucontrol)
  1584. {
  1585. struct snd_soc_component *component =
  1586. snd_soc_kcontrol_component(kcontrol);
  1587. int comp = ((struct soc_multi_mixer_control *)
  1588. kcontrol->private_value)->shift;
  1589. struct device *wsa_dev = NULL;
  1590. struct wsa_macro_priv *wsa_priv = NULL;
  1591. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1592. return -EINVAL;
  1593. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1594. return 0;
  1595. }
  1596. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1597. struct snd_ctl_elem_value *ucontrol)
  1598. {
  1599. struct snd_soc_component *component =
  1600. snd_soc_kcontrol_component(kcontrol);
  1601. int comp = ((struct soc_multi_mixer_control *)
  1602. kcontrol->private_value)->shift;
  1603. int value = ucontrol->value.integer.value[0];
  1604. struct device *wsa_dev = NULL;
  1605. struct wsa_macro_priv *wsa_priv = NULL;
  1606. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1607. return -EINVAL;
  1608. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1609. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1610. wsa_priv->comp_enabled[comp] = value;
  1611. return 0;
  1612. }
  1613. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1614. struct snd_ctl_elem_value *ucontrol)
  1615. {
  1616. struct snd_soc_component *component =
  1617. snd_soc_kcontrol_component(kcontrol);
  1618. struct device *wsa_dev = NULL;
  1619. struct wsa_macro_priv *wsa_priv = NULL;
  1620. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1621. return -EINVAL;
  1622. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1623. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1624. __func__, ucontrol->value.integer.value[0]);
  1625. return 0;
  1626. }
  1627. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1628. struct snd_ctl_elem_value *ucontrol)
  1629. {
  1630. struct snd_soc_component *component =
  1631. snd_soc_kcontrol_component(kcontrol);
  1632. struct device *wsa_dev = NULL;
  1633. struct wsa_macro_priv *wsa_priv = NULL;
  1634. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1635. return -EINVAL;
  1636. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1637. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1638. wsa_priv->ear_spkr_gain);
  1639. return 0;
  1640. }
  1641. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1642. struct snd_ctl_elem_value *ucontrol)
  1643. {
  1644. u8 bst_state_max = 0;
  1645. struct snd_soc_component *component =
  1646. snd_soc_kcontrol_component(kcontrol);
  1647. bst_state_max = snd_soc_component_read32(component,
  1648. BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1649. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1650. ucontrol->value.integer.value[0] = bst_state_max;
  1651. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1652. __func__, ucontrol->value.integer.value[0]);
  1653. return 0;
  1654. }
  1655. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1656. struct snd_ctl_elem_value *ucontrol)
  1657. {
  1658. u8 bst_state_max;
  1659. struct snd_soc_component *component =
  1660. snd_soc_kcontrol_component(kcontrol);
  1661. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1662. __func__, ucontrol->value.integer.value[0]);
  1663. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1664. snd_soc_component_update_bits(component,
  1665. BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1666. 0x0c, bst_state_max);
  1667. return 0;
  1668. }
  1669. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1670. struct snd_ctl_elem_value *ucontrol)
  1671. {
  1672. u8 bst_state_max = 0;
  1673. struct snd_soc_component *component =
  1674. snd_soc_kcontrol_component(kcontrol);
  1675. bst_state_max = snd_soc_component_read32(component,
  1676. BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1677. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1678. ucontrol->value.integer.value[0] = bst_state_max;
  1679. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1680. __func__, ucontrol->value.integer.value[0]);
  1681. return 0;
  1682. }
  1683. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1684. struct snd_ctl_elem_value *ucontrol)
  1685. {
  1686. u8 bst_state_max;
  1687. struct snd_soc_component *component =
  1688. snd_soc_kcontrol_component(kcontrol);
  1689. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1690. __func__, ucontrol->value.integer.value[0]);
  1691. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1692. snd_soc_component_update_bits(component,
  1693. BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1694. 0x0c, bst_state_max);
  1695. return 0;
  1696. }
  1697. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1698. struct snd_ctl_elem_value *ucontrol)
  1699. {
  1700. struct snd_soc_dapm_widget *widget =
  1701. snd_soc_dapm_kcontrol_widget(kcontrol);
  1702. struct snd_soc_component *component =
  1703. snd_soc_dapm_to_component(widget->dapm);
  1704. struct device *wsa_dev = NULL;
  1705. struct wsa_macro_priv *wsa_priv = NULL;
  1706. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1707. return -EINVAL;
  1708. ucontrol->value.integer.value[0] =
  1709. wsa_priv->rx_port_value[widget->shift];
  1710. return 0;
  1711. }
  1712. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1713. struct snd_ctl_elem_value *ucontrol)
  1714. {
  1715. struct snd_soc_dapm_widget *widget =
  1716. snd_soc_dapm_kcontrol_widget(kcontrol);
  1717. struct snd_soc_component *component =
  1718. snd_soc_dapm_to_component(widget->dapm);
  1719. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1720. struct snd_soc_dapm_update *update = NULL;
  1721. u32 rx_port_value = ucontrol->value.integer.value[0];
  1722. u32 bit_input = 0;
  1723. u32 aif_rst;
  1724. struct device *wsa_dev = NULL;
  1725. struct wsa_macro_priv *wsa_priv = NULL;
  1726. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1727. return -EINVAL;
  1728. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1729. if (!rx_port_value) {
  1730. if (aif_rst == 0) {
  1731. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1732. return 0;
  1733. }
  1734. }
  1735. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1736. bit_input = widget->shift;
  1737. if (widget->shift >= WSA_MACRO_RX_MIX)
  1738. bit_input %= WSA_MACRO_RX_MIX;
  1739. switch (rx_port_value) {
  1740. case 0:
  1741. clear_bit(bit_input,
  1742. &wsa_priv->active_ch_mask[aif_rst]);
  1743. wsa_priv->active_ch_cnt[aif_rst]--;
  1744. break;
  1745. case 1:
  1746. case 2:
  1747. set_bit(bit_input,
  1748. &wsa_priv->active_ch_mask[rx_port_value]);
  1749. wsa_priv->active_ch_cnt[rx_port_value]++;
  1750. break;
  1751. default:
  1752. dev_err(wsa_dev,
  1753. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1754. return -EINVAL;
  1755. }
  1756. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1757. rx_port_value, e, update);
  1758. return 0;
  1759. }
  1760. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1761. struct snd_ctl_elem_value *ucontrol)
  1762. {
  1763. struct snd_soc_component *component =
  1764. snd_soc_kcontrol_component(kcontrol);
  1765. ucontrol->value.integer.value[0] =
  1766. ((snd_soc_component_read32(
  1767. component, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1768. 1 : 0);
  1769. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1770. ucontrol->value.integer.value[0]);
  1771. return 0;
  1772. }
  1773. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1774. struct snd_ctl_elem_value *ucontrol)
  1775. {
  1776. struct snd_soc_component *component =
  1777. snd_soc_kcontrol_component(kcontrol);
  1778. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1779. ucontrol->value.integer.value[0]);
  1780. /* Set Vbat register configuration for GSM mode bit based on value */
  1781. if (ucontrol->value.integer.value[0])
  1782. snd_soc_component_update_bits(component,
  1783. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1784. 0x04, 0x04);
  1785. else
  1786. snd_soc_component_update_bits(component,
  1787. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1788. 0x04, 0x00);
  1789. return 0;
  1790. }
  1791. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1792. struct snd_ctl_elem_value *ucontrol)
  1793. {
  1794. struct snd_soc_component *component =
  1795. snd_soc_kcontrol_component(kcontrol);
  1796. struct device *wsa_dev = NULL;
  1797. struct wsa_macro_priv *wsa_priv = NULL;
  1798. int path = ((struct soc_multi_mixer_control *)
  1799. kcontrol->private_value)->shift;
  1800. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1801. return -EINVAL;
  1802. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1803. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1804. __func__, ucontrol->value.integer.value[0]);
  1805. return 0;
  1806. }
  1807. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1808. struct snd_ctl_elem_value *ucontrol)
  1809. {
  1810. struct snd_soc_component *component =
  1811. snd_soc_kcontrol_component(kcontrol);
  1812. struct device *wsa_dev = NULL;
  1813. struct wsa_macro_priv *wsa_priv = NULL;
  1814. int path = ((struct soc_multi_mixer_control *)
  1815. kcontrol->private_value)->shift;
  1816. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1817. return -EINVAL;
  1818. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1819. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1820. path, wsa_priv->is_softclip_on[path]);
  1821. return 0;
  1822. }
  1823. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1824. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1825. wsa_macro_ear_spkr_pa_gain_get,
  1826. wsa_macro_ear_spkr_pa_gain_put),
  1827. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1828. wsa_macro_spkr_boost_stage_enum,
  1829. wsa_macro_spkr_left_boost_stage_get,
  1830. wsa_macro_spkr_left_boost_stage_put),
  1831. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1832. wsa_macro_spkr_boost_stage_enum,
  1833. wsa_macro_spkr_right_boost_stage_get,
  1834. wsa_macro_spkr_right_boost_stage_put),
  1835. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1836. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1837. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1838. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1839. WSA_MACRO_SOFTCLIP0, 1, 0,
  1840. wsa_macro_soft_clip_enable_get,
  1841. wsa_macro_soft_clip_enable_put),
  1842. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1843. WSA_MACRO_SOFTCLIP1, 1, 0,
  1844. wsa_macro_soft_clip_enable_get,
  1845. wsa_macro_soft_clip_enable_put),
  1846. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1847. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1848. 0, -84, 40, digital_gain),
  1849. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1850. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1851. 0, -84, 40, digital_gain),
  1852. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1853. wsa_macro_get_compander, wsa_macro_set_compander),
  1854. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1855. wsa_macro_get_compander, wsa_macro_set_compander),
  1856. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1857. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1858. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1859. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1860. };
  1861. static const struct soc_enum rx_mux_enum =
  1862. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1863. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1864. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1865. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1866. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1867. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1868. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1869. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1870. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1871. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1872. };
  1873. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1874. struct snd_ctl_elem_value *ucontrol)
  1875. {
  1876. struct snd_soc_dapm_widget *widget =
  1877. snd_soc_dapm_kcontrol_widget(kcontrol);
  1878. struct snd_soc_component *component =
  1879. snd_soc_dapm_to_component(widget->dapm);
  1880. struct soc_multi_mixer_control *mixer =
  1881. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1882. u32 dai_id = widget->shift;
  1883. u32 spk_tx_id = mixer->shift;
  1884. struct device *wsa_dev = NULL;
  1885. struct wsa_macro_priv *wsa_priv = NULL;
  1886. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1887. return -EINVAL;
  1888. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1889. ucontrol->value.integer.value[0] = 1;
  1890. else
  1891. ucontrol->value.integer.value[0] = 0;
  1892. return 0;
  1893. }
  1894. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1895. struct snd_ctl_elem_value *ucontrol)
  1896. {
  1897. struct snd_soc_dapm_widget *widget =
  1898. snd_soc_dapm_kcontrol_widget(kcontrol);
  1899. struct snd_soc_component *component =
  1900. snd_soc_dapm_to_component(widget->dapm);
  1901. struct soc_multi_mixer_control *mixer =
  1902. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1903. u32 spk_tx_id = mixer->shift;
  1904. u32 enable = ucontrol->value.integer.value[0];
  1905. struct device *wsa_dev = NULL;
  1906. struct wsa_macro_priv *wsa_priv = NULL;
  1907. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1908. return -EINVAL;
  1909. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1910. if (enable) {
  1911. if (spk_tx_id == WSA_MACRO_TX0 &&
  1912. !test_bit(WSA_MACRO_TX0,
  1913. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1914. set_bit(WSA_MACRO_TX0,
  1915. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1916. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1917. }
  1918. if (spk_tx_id == WSA_MACRO_TX1 &&
  1919. !test_bit(WSA_MACRO_TX1,
  1920. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1921. set_bit(WSA_MACRO_TX1,
  1922. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1923. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1924. }
  1925. } else {
  1926. if (spk_tx_id == WSA_MACRO_TX0 &&
  1927. test_bit(WSA_MACRO_TX0,
  1928. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1929. clear_bit(WSA_MACRO_TX0,
  1930. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1931. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1932. }
  1933. if (spk_tx_id == WSA_MACRO_TX1 &&
  1934. test_bit(WSA_MACRO_TX1,
  1935. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1936. clear_bit(WSA_MACRO_TX1,
  1937. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1938. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1939. }
  1940. }
  1941. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1942. return 0;
  1943. }
  1944. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1945. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1946. wsa_macro_vi_feed_mixer_get,
  1947. wsa_macro_vi_feed_mixer_put),
  1948. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1949. wsa_macro_vi_feed_mixer_get,
  1950. wsa_macro_vi_feed_mixer_put),
  1951. };
  1952. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1953. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1954. SND_SOC_NOPM, 0, 0),
  1955. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1956. SND_SOC_NOPM, 0, 0),
  1957. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1958. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1959. wsa_macro_enable_vi_feedback,
  1960. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1961. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1962. SND_SOC_NOPM, 0, 0),
  1963. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1964. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1965. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1966. WSA_MACRO_EC0_MUX, 0,
  1967. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1969. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1970. WSA_MACRO_EC1_MUX, 0,
  1971. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1972. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1973. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1974. &rx_mux[WSA_MACRO_RX0]),
  1975. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1976. &rx_mux[WSA_MACRO_RX1]),
  1977. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1978. &rx_mux[WSA_MACRO_RX_MIX0]),
  1979. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1980. &rx_mux[WSA_MACRO_RX_MIX1]),
  1981. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1982. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1983. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1984. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1985. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1986. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1987. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1988. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1989. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  1990. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1991. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  1992. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  1993. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1994. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  1995. &rx0_mix_mux, wsa_macro_enable_mix_path,
  1996. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1997. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  1998. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  1999. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2000. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2001. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  2002. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2003. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2004. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  2005. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2006. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  2007. &rx1_mix_mux, wsa_macro_enable_mix_path,
  2008. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2009. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2010. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2011. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2012. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2013. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2014. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2015. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  2016. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2017. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2018. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2019. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2020. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2021. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  2022. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2023. SND_SOC_DAPM_POST_PMD),
  2024. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2025. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  2026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2027. SND_SOC_DAPM_POST_PMD),
  2028. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2029. NULL, 0, wsa_macro_spk_boost_event,
  2030. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2031. SND_SOC_DAPM_POST_PMD),
  2032. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2033. NULL, 0, wsa_macro_spk_boost_event,
  2034. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2035. SND_SOC_DAPM_POST_PMD),
  2036. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2037. 0, 0, wsa_int0_vbat_mix_switch,
  2038. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2039. wsa_macro_enable_vbat,
  2040. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2041. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2042. 0, 0, wsa_int1_vbat_mix_switch,
  2043. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2044. wsa_macro_enable_vbat,
  2045. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2046. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2047. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2048. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2049. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2050. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2051. };
  2052. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2053. /* VI Feedback */
  2054. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2055. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2056. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2057. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2058. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2059. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2060. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2061. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2062. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2063. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2064. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2065. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2066. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2067. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2068. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2069. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2070. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2071. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2072. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2073. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2074. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2075. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2076. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2077. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2078. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2079. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2080. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2081. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2082. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2083. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2084. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2085. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2086. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2087. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2088. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2089. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2090. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2091. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2092. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2093. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2094. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2095. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2096. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2097. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2098. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2099. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2100. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2101. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2102. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2103. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2104. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2105. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2106. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2107. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2108. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2109. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2110. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2111. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2112. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2113. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2114. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2115. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2116. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2117. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2118. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2119. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2120. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2121. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2122. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2123. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2124. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2125. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2126. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2127. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2128. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2129. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2130. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2131. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2132. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2133. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2134. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2135. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2136. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2137. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2138. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2139. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2140. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2141. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2142. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2143. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2144. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2145. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2146. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2147. };
  2148. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2149. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2150. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2151. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2152. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2153. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2154. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2155. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2156. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2157. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2158. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2159. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2160. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2161. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2162. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2163. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2164. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2165. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2166. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2167. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2168. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2169. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2170. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2171. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2172. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2173. };
  2174. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2175. {
  2176. struct device *wsa_dev = NULL;
  2177. struct wsa_macro_priv *wsa_priv = NULL;
  2178. if (!component) {
  2179. pr_err("%s: NULL component pointer!\n", __func__);
  2180. return;
  2181. }
  2182. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2183. return;
  2184. switch (wsa_priv->bcl_pmic_params.id) {
  2185. case 0:
  2186. /* Enable ID0 to listen to respective PMIC group interrupts */
  2187. snd_soc_component_update_bits(component,
  2188. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2189. /* Update MC_SID0 */
  2190. snd_soc_component_update_bits(component,
  2191. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2192. wsa_priv->bcl_pmic_params.sid);
  2193. /* Update MC_PPID0 */
  2194. snd_soc_component_update_bits(component,
  2195. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2196. wsa_priv->bcl_pmic_params.ppid);
  2197. break;
  2198. case 1:
  2199. /* Enable ID1 to listen to respective PMIC group interrupts */
  2200. snd_soc_component_update_bits(component,
  2201. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2202. /* Update MC_SID1 */
  2203. snd_soc_component_update_bits(component,
  2204. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2205. wsa_priv->bcl_pmic_params.sid);
  2206. /* Update MC_PPID1 */
  2207. snd_soc_component_update_bits(component,
  2208. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2209. wsa_priv->bcl_pmic_params.ppid);
  2210. break;
  2211. default:
  2212. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2213. __func__, wsa_priv->bcl_pmic_params.id);
  2214. break;
  2215. }
  2216. }
  2217. static void wsa_macro_init_reg(struct snd_soc_component *component)
  2218. {
  2219. int i;
  2220. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2221. snd_soc_component_update_bits(component,
  2222. wsa_macro_reg_init[i].reg,
  2223. wsa_macro_reg_init[i].mask,
  2224. wsa_macro_reg_init[i].val);
  2225. wsa_macro_init_bcl_pmic_reg(component);
  2226. }
  2227. static int wsa_swrm_clock(void *handle, bool enable)
  2228. {
  2229. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2230. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2231. int ret = 0;
  2232. if (regmap == NULL) {
  2233. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2234. return -EINVAL;
  2235. }
  2236. mutex_lock(&wsa_priv->swr_clk_lock);
  2237. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2238. __func__, (enable ? "enable" : "disable"));
  2239. if (enable) {
  2240. if (wsa_priv->swr_clk_users == 0) {
  2241. msm_cdc_pinctrl_select_active_state(
  2242. wsa_priv->wsa_swr_gpio_p);
  2243. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2244. if (ret < 0) {
  2245. msm_cdc_pinctrl_select_sleep_state(
  2246. wsa_priv->wsa_swr_gpio_p);
  2247. dev_err(wsa_priv->dev,
  2248. "%s: wsa request clock enable failed\n",
  2249. __func__);
  2250. goto exit;
  2251. }
  2252. if (wsa_priv->reset_swr)
  2253. regmap_update_bits(regmap,
  2254. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2255. 0x02, 0x02);
  2256. regmap_update_bits(regmap,
  2257. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2258. 0x01, 0x01);
  2259. if (wsa_priv->reset_swr)
  2260. regmap_update_bits(regmap,
  2261. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2262. 0x02, 0x00);
  2263. wsa_priv->reset_swr = false;
  2264. }
  2265. wsa_priv->swr_clk_users++;
  2266. } else {
  2267. if (wsa_priv->swr_clk_users <= 0) {
  2268. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2269. __func__);
  2270. wsa_priv->swr_clk_users = 0;
  2271. goto exit;
  2272. }
  2273. wsa_priv->swr_clk_users--;
  2274. if (wsa_priv->swr_clk_users == 0) {
  2275. regmap_update_bits(regmap,
  2276. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2277. 0x01, 0x00);
  2278. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2279. msm_cdc_pinctrl_select_sleep_state(
  2280. wsa_priv->wsa_swr_gpio_p);
  2281. }
  2282. }
  2283. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2284. __func__, wsa_priv->swr_clk_users);
  2285. exit:
  2286. mutex_unlock(&wsa_priv->swr_clk_lock);
  2287. return ret;
  2288. }
  2289. static int wsa_macro_init(struct snd_soc_component *component)
  2290. {
  2291. struct snd_soc_dapm_context *dapm =
  2292. snd_soc_component_get_dapm(component);
  2293. int ret;
  2294. struct device *wsa_dev = NULL;
  2295. struct wsa_macro_priv *wsa_priv = NULL;
  2296. wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  2297. if (!wsa_dev) {
  2298. dev_err(component->dev,
  2299. "%s: null device for macro!\n", __func__);
  2300. return -EINVAL;
  2301. }
  2302. wsa_priv = dev_get_drvdata(wsa_dev);
  2303. if (!wsa_priv) {
  2304. dev_err(component->dev,
  2305. "%s: priv is null for macro!\n", __func__);
  2306. return -EINVAL;
  2307. }
  2308. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2309. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2310. if (ret < 0) {
  2311. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2312. return ret;
  2313. }
  2314. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2315. ARRAY_SIZE(wsa_audio_map));
  2316. if (ret < 0) {
  2317. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2318. return ret;
  2319. }
  2320. ret = snd_soc_dapm_new_widgets(dapm->card);
  2321. if (ret < 0) {
  2322. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2323. return ret;
  2324. }
  2325. ret = snd_soc_add_component_controls(component, wsa_macro_snd_controls,
  2326. ARRAY_SIZE(wsa_macro_snd_controls));
  2327. if (ret < 0) {
  2328. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2329. return ret;
  2330. }
  2331. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2332. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2333. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2334. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2335. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2336. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2337. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2338. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2339. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2340. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2341. snd_soc_dapm_sync(dapm);
  2342. wsa_priv->component = component;
  2343. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2344. wsa_macro_init_reg(component);
  2345. return 0;
  2346. }
  2347. static int wsa_macro_deinit(struct snd_soc_component *component)
  2348. {
  2349. struct device *wsa_dev = NULL;
  2350. struct wsa_macro_priv *wsa_priv = NULL;
  2351. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2352. return -EINVAL;
  2353. wsa_priv->component = NULL;
  2354. return 0;
  2355. }
  2356. static void wsa_macro_add_child_devices(struct work_struct *work)
  2357. {
  2358. struct wsa_macro_priv *wsa_priv;
  2359. struct platform_device *pdev;
  2360. struct device_node *node;
  2361. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2362. int ret;
  2363. u16 count = 0, ctrl_num = 0;
  2364. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2365. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2366. wsa_priv = container_of(work, struct wsa_macro_priv,
  2367. wsa_macro_add_child_devices_work);
  2368. if (!wsa_priv) {
  2369. pr_err("%s: Memory for wsa_priv does not exist\n",
  2370. __func__);
  2371. return;
  2372. }
  2373. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2374. dev_err(wsa_priv->dev,
  2375. "%s: DT node for wsa_priv does not exist\n", __func__);
  2376. return;
  2377. }
  2378. platdata = &wsa_priv->swr_plat_data;
  2379. wsa_priv->child_count = 0;
  2380. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2381. if (strnstr(node->name, "wsa_swr_master",
  2382. strlen("wsa_swr_master")) != NULL)
  2383. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2384. (WSA_MACRO_SWR_STRING_LEN - 1));
  2385. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2386. strlen("msm_cdc_pinctrl")) != NULL)
  2387. strlcpy(plat_dev_name, node->name,
  2388. (WSA_MACRO_SWR_STRING_LEN - 1));
  2389. else
  2390. continue;
  2391. pdev = platform_device_alloc(plat_dev_name, -1);
  2392. if (!pdev) {
  2393. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2394. __func__);
  2395. ret = -ENOMEM;
  2396. goto err;
  2397. }
  2398. pdev->dev.parent = wsa_priv->dev;
  2399. pdev->dev.of_node = node;
  2400. if (strnstr(node->name, "wsa_swr_master",
  2401. strlen("wsa_swr_master")) != NULL) {
  2402. ret = platform_device_add_data(pdev, platdata,
  2403. sizeof(*platdata));
  2404. if (ret) {
  2405. dev_err(&pdev->dev,
  2406. "%s: cannot add plat data ctrl:%d\n",
  2407. __func__, ctrl_num);
  2408. goto fail_pdev_add;
  2409. }
  2410. }
  2411. ret = platform_device_add(pdev);
  2412. if (ret) {
  2413. dev_err(&pdev->dev,
  2414. "%s: Cannot add platform device\n",
  2415. __func__);
  2416. goto fail_pdev_add;
  2417. }
  2418. if (!strcmp(node->name, "wsa_swr_master")) {
  2419. temp = krealloc(swr_ctrl_data,
  2420. (ctrl_num + 1) * sizeof(
  2421. struct wsa_macro_swr_ctrl_data),
  2422. GFP_KERNEL);
  2423. if (!temp) {
  2424. dev_err(&pdev->dev, "out of memory\n");
  2425. ret = -ENOMEM;
  2426. goto err;
  2427. }
  2428. swr_ctrl_data = temp;
  2429. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2430. ctrl_num++;
  2431. dev_dbg(&pdev->dev,
  2432. "%s: Added soundwire ctrl device(s)\n",
  2433. __func__);
  2434. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2435. }
  2436. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2437. wsa_priv->pdev_child_devices[
  2438. wsa_priv->child_count++] = pdev;
  2439. else
  2440. goto err;
  2441. }
  2442. return;
  2443. fail_pdev_add:
  2444. for (count = 0; count < wsa_priv->child_count; count++)
  2445. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2446. err:
  2447. return;
  2448. }
  2449. static void wsa_macro_init_ops(struct macro_ops *ops,
  2450. char __iomem *wsa_io_base)
  2451. {
  2452. memset(ops, 0, sizeof(struct macro_ops));
  2453. ops->init = wsa_macro_init;
  2454. ops->exit = wsa_macro_deinit;
  2455. ops->io_base = wsa_io_base;
  2456. ops->dai_ptr = wsa_macro_dai;
  2457. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2458. ops->event_handler = wsa_macro_event_handler;
  2459. ops->set_port_map = wsa_macro_set_port_map;
  2460. }
  2461. static int wsa_macro_probe(struct platform_device *pdev)
  2462. {
  2463. struct macro_ops ops;
  2464. struct wsa_macro_priv *wsa_priv;
  2465. u32 wsa_base_addr, default_clk_id;
  2466. char __iomem *wsa_io_base;
  2467. int ret = 0;
  2468. u8 bcl_pmic_params[3];
  2469. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2470. GFP_KERNEL);
  2471. if (!wsa_priv)
  2472. return -ENOMEM;
  2473. wsa_priv->dev = &pdev->dev;
  2474. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2475. &wsa_base_addr);
  2476. if (ret) {
  2477. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2478. __func__, "reg");
  2479. return ret;
  2480. }
  2481. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2482. "qcom,wsa-swr-gpios", 0);
  2483. if (!wsa_priv->wsa_swr_gpio_p) {
  2484. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2485. __func__);
  2486. return -EINVAL;
  2487. }
  2488. wsa_io_base = devm_ioremap(&pdev->dev,
  2489. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2490. if (!wsa_io_base) {
  2491. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2492. return -EINVAL;
  2493. }
  2494. wsa_priv->wsa_io_base = wsa_io_base;
  2495. wsa_priv->reset_swr = true;
  2496. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2497. wsa_macro_add_child_devices);
  2498. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2499. wsa_priv->swr_plat_data.read = NULL;
  2500. wsa_priv->swr_plat_data.write = NULL;
  2501. wsa_priv->swr_plat_data.bulk_write = NULL;
  2502. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2503. wsa_priv->swr_plat_data.handle_irq = NULL;
  2504. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2505. &default_clk_id);
  2506. if (ret) {
  2507. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2508. __func__, "qcom,mux0-clk-id");
  2509. default_clk_id = WSA_CORE_CLK;
  2510. }
  2511. ret = of_property_read_u8_array(pdev->dev.of_node,
  2512. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2513. sizeof(bcl_pmic_params));
  2514. if (ret) {
  2515. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2516. __func__, "qcom,wsa-bcl-pmic-params");
  2517. } else {
  2518. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2519. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2520. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2521. }
  2522. wsa_priv->default_clk_id = default_clk_id;
  2523. dev_set_drvdata(&pdev->dev, wsa_priv);
  2524. mutex_init(&wsa_priv->mclk_lock);
  2525. mutex_init(&wsa_priv->swr_clk_lock);
  2526. wsa_macro_init_ops(&ops, wsa_io_base);
  2527. ops.clk_id_req = wsa_priv->default_clk_id;
  2528. ops.default_clk_id = wsa_priv->default_clk_id;
  2529. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2530. if (ret < 0) {
  2531. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2532. goto reg_macro_fail;
  2533. }
  2534. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2535. return ret;
  2536. reg_macro_fail:
  2537. mutex_destroy(&wsa_priv->mclk_lock);
  2538. mutex_destroy(&wsa_priv->swr_clk_lock);
  2539. return ret;
  2540. }
  2541. static int wsa_macro_remove(struct platform_device *pdev)
  2542. {
  2543. struct wsa_macro_priv *wsa_priv;
  2544. u16 count = 0;
  2545. wsa_priv = dev_get_drvdata(&pdev->dev);
  2546. if (!wsa_priv)
  2547. return -EINVAL;
  2548. for (count = 0; count < wsa_priv->child_count &&
  2549. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2550. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2551. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2552. mutex_destroy(&wsa_priv->mclk_lock);
  2553. mutex_destroy(&wsa_priv->swr_clk_lock);
  2554. return 0;
  2555. }
  2556. static const struct of_device_id wsa_macro_dt_match[] = {
  2557. {.compatible = "qcom,wsa-macro"},
  2558. {}
  2559. };
  2560. static struct platform_driver wsa_macro_driver = {
  2561. .driver = {
  2562. .name = "wsa_macro",
  2563. .owner = THIS_MODULE,
  2564. .of_match_table = wsa_macro_dt_match,
  2565. },
  2566. .probe = wsa_macro_probe,
  2567. .remove = wsa_macro_remove,
  2568. };
  2569. module_platform_driver(wsa_macro_driver);
  2570. MODULE_DESCRIPTION("WSA macro driver");
  2571. MODULE_LICENSE("GPL v2");