va-macro.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. #include "bolero-clk-rsc.h"
  18. /* pm runtime auto suspend timer in msecs */
  19. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  20. #define VA_MACRO_MAX_OFFSET 0x1000
  21. #define VA_MACRO_NUM_DECIMATORS 8
  22. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define VA_MACRO_MCLK_FREQ 9600000
  34. #define VA_MACRO_TX_PATH_OFFSET 0x80
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  36. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  37. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  38. #define MAX_RETRY_ATTEMPTS 500
  39. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  40. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  41. module_param(va_tx_unmute_delay, int, 0664);
  42. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  43. enum {
  44. VA_MACRO_AIF_INVALID = 0,
  45. VA_MACRO_AIF1_CAP,
  46. VA_MACRO_AIF2_CAP,
  47. VA_MACRO_AIF3_CAP,
  48. VA_MACRO_MAX_DAIS,
  49. };
  50. enum {
  51. VA_MACRO_DEC0,
  52. VA_MACRO_DEC1,
  53. VA_MACRO_DEC2,
  54. VA_MACRO_DEC3,
  55. VA_MACRO_DEC4,
  56. VA_MACRO_DEC5,
  57. VA_MACRO_DEC6,
  58. VA_MACRO_DEC7,
  59. VA_MACRO_DEC_MAX,
  60. };
  61. enum {
  62. VA_MACRO_CLK_DIV_2,
  63. VA_MACRO_CLK_DIV_3,
  64. VA_MACRO_CLK_DIV_4,
  65. VA_MACRO_CLK_DIV_6,
  66. VA_MACRO_CLK_DIV_8,
  67. VA_MACRO_CLK_DIV_16,
  68. };
  69. struct va_mute_work {
  70. struct va_macro_priv *va_priv;
  71. u32 decimator;
  72. struct delayed_work dwork;
  73. };
  74. struct hpf_work {
  75. struct va_macro_priv *va_priv;
  76. u8 decimator;
  77. u8 hpf_cut_off_freq;
  78. struct delayed_work dwork;
  79. };
  80. struct va_macro_priv {
  81. struct device *dev;
  82. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  83. bool va_without_decimation;
  84. struct mutex mclk_lock;
  85. struct snd_soc_component *component;
  86. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  87. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  88. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  89. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  90. s32 dmic_0_1_clk_cnt;
  91. s32 dmic_2_3_clk_cnt;
  92. s32 dmic_4_5_clk_cnt;
  93. s32 dmic_6_7_clk_cnt;
  94. u16 dmic_clk_div;
  95. u16 va_mclk_users;
  96. u16 mclk_mux_sel;
  97. char __iomem *va_io_base;
  98. char __iomem *va_island_mode_muxsel;
  99. struct regulator *micb_supply;
  100. u32 micb_voltage;
  101. u32 micb_current;
  102. int micb_users;
  103. u16 default_clk_id;
  104. u16 clk_id;
  105. };
  106. static bool va_macro_get_data(struct snd_soc_component *component,
  107. struct device **va_dev,
  108. struct va_macro_priv **va_priv,
  109. const char *func_name)
  110. {
  111. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  112. if (!(*va_dev)) {
  113. dev_err(component->dev,
  114. "%s: null device for macro!\n", func_name);
  115. return false;
  116. }
  117. *va_priv = dev_get_drvdata((*va_dev));
  118. if (!(*va_priv) || !(*va_priv)->component) {
  119. dev_err(component->dev,
  120. "%s: priv is null for macro!\n", func_name);
  121. return false;
  122. }
  123. return true;
  124. }
  125. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  126. bool mclk_enable, bool dapm)
  127. {
  128. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  129. int ret = 0;
  130. if (regmap == NULL) {
  131. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  132. return -EINVAL;
  133. }
  134. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  135. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  136. mutex_lock(&va_priv->mclk_lock);
  137. if (mclk_enable) {
  138. if (va_priv->va_mclk_users == 0) {
  139. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  140. va_priv->default_clk_id,
  141. va_priv->clk_id,
  142. true);
  143. if (ret < 0) {
  144. dev_err(va_priv->dev,
  145. "%s: va request clock en failed\n",
  146. __func__);
  147. goto exit;
  148. }
  149. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  150. true);
  151. regcache_mark_dirty(regmap);
  152. regcache_sync_region(regmap,
  153. VA_START_OFFSET,
  154. VA_MAX_OFFSET);
  155. }
  156. va_priv->va_mclk_users++;
  157. } else {
  158. if (va_priv->va_mclk_users <= 0) {
  159. dev_err(va_priv->dev, "%s: clock already disabled\n",
  160. __func__);
  161. va_priv->va_mclk_users = 0;
  162. goto exit;
  163. }
  164. va_priv->va_mclk_users--;
  165. if (va_priv->va_mclk_users == 0) {
  166. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  167. false);
  168. bolero_clk_rsc_request_clock(va_priv->dev,
  169. va_priv->default_clk_id,
  170. va_priv->clk_id,
  171. false);
  172. }
  173. }
  174. exit:
  175. mutex_unlock(&va_priv->mclk_lock);
  176. return ret;
  177. }
  178. static int va_macro_event_handler(struct snd_soc_component *component,
  179. u16 event, u32 data)
  180. {
  181. struct device *va_dev = NULL;
  182. struct va_macro_priv *va_priv = NULL;
  183. int retry_cnt = MAX_RETRY_ATTEMPTS;
  184. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  185. return -EINVAL;
  186. switch (event) {
  187. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  188. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  189. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  190. __func__, retry_cnt);
  191. /*
  192. * Userspace takes 10 seconds to close
  193. * the session when pcm_start fails due to concurrency
  194. * with PDR/SSR. Loop and check every 20ms till 10
  195. * seconds for va_mclk user count to get reset to 0
  196. * which ensures userspace teardown is done and SSR
  197. * powerup seq can proceed.
  198. */
  199. msleep(20);
  200. retry_cnt--;
  201. }
  202. if (retry_cnt == 0)
  203. dev_err(va_dev,
  204. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  205. __func__);
  206. break;
  207. default:
  208. break;
  209. }
  210. return 0;
  211. }
  212. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  213. struct snd_kcontrol *kcontrol, int event)
  214. {
  215. struct snd_soc_component *component =
  216. snd_soc_dapm_to_component(w->dapm);
  217. int ret = 0;
  218. struct device *va_dev = NULL;
  219. struct va_macro_priv *va_priv = NULL;
  220. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  221. return -EINVAL;
  222. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  223. switch (event) {
  224. case SND_SOC_DAPM_PRE_PMU:
  225. ret = va_macro_mclk_enable(va_priv, 1, true);
  226. break;
  227. case SND_SOC_DAPM_POST_PMD:
  228. va_macro_mclk_enable(va_priv, 0, true);
  229. break;
  230. default:
  231. dev_err(va_priv->dev,
  232. "%s: invalid DAPM event %d\n", __func__, event);
  233. ret = -EINVAL;
  234. }
  235. return ret;
  236. }
  237. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  238. {
  239. struct delayed_work *hpf_delayed_work;
  240. struct hpf_work *hpf_work;
  241. struct va_macro_priv *va_priv;
  242. struct snd_soc_component *component;
  243. u16 dec_cfg_reg, hpf_gate_reg;
  244. u8 hpf_cut_off_freq;
  245. hpf_delayed_work = to_delayed_work(work);
  246. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  247. va_priv = hpf_work->va_priv;
  248. component = va_priv->component;
  249. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  250. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  251. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  252. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  253. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  254. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  255. __func__, hpf_work->decimator, hpf_cut_off_freq);
  256. snd_soc_component_update_bits(component,
  257. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  258. hpf_cut_off_freq << 5);
  259. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  260. /* Minimum 1 clk cycle delay is required as per HW spec */
  261. usleep_range(1000, 1010);
  262. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  263. }
  264. static void va_macro_mute_update_callback(struct work_struct *work)
  265. {
  266. struct va_mute_work *va_mute_dwork;
  267. struct snd_soc_component *component = NULL;
  268. struct va_macro_priv *va_priv;
  269. struct delayed_work *delayed_work;
  270. u16 tx_vol_ctl_reg, decimator;
  271. delayed_work = to_delayed_work(work);
  272. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  273. va_priv = va_mute_dwork->va_priv;
  274. component = va_priv->component;
  275. decimator = va_mute_dwork->decimator;
  276. tx_vol_ctl_reg =
  277. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  278. VA_MACRO_TX_PATH_OFFSET * decimator;
  279. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  280. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  281. __func__, decimator);
  282. }
  283. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  284. struct snd_ctl_elem_value *ucontrol)
  285. {
  286. struct snd_soc_dapm_widget *widget =
  287. snd_soc_dapm_kcontrol_widget(kcontrol);
  288. struct snd_soc_component *component =
  289. snd_soc_dapm_to_component(widget->dapm);
  290. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  291. unsigned int val;
  292. u16 mic_sel_reg;
  293. val = ucontrol->value.enumerated.item[0];
  294. if (val > e->items - 1)
  295. return -EINVAL;
  296. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  297. widget->name, val);
  298. switch (e->reg) {
  299. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  300. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  301. break;
  302. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  303. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  304. break;
  305. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  306. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  307. break;
  308. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  309. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  310. break;
  311. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  312. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  313. break;
  314. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  315. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  316. break;
  317. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  318. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  319. break;
  320. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  321. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  322. break;
  323. default:
  324. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  325. __func__, e->reg);
  326. return -EINVAL;
  327. }
  328. /* DMIC selected */
  329. if (val != 0)
  330. snd_soc_component_update_bits(component, mic_sel_reg,
  331. 1 << 7, 1 << 7);
  332. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  333. }
  334. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  335. struct snd_ctl_elem_value *ucontrol)
  336. {
  337. struct snd_soc_dapm_widget *widget =
  338. snd_soc_dapm_kcontrol_widget(kcontrol);
  339. struct snd_soc_component *component =
  340. snd_soc_dapm_to_component(widget->dapm);
  341. struct soc_multi_mixer_control *mixer =
  342. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  343. u32 dai_id = widget->shift;
  344. u32 dec_id = mixer->shift;
  345. struct device *va_dev = NULL;
  346. struct va_macro_priv *va_priv = NULL;
  347. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  348. return -EINVAL;
  349. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  350. ucontrol->value.integer.value[0] = 1;
  351. else
  352. ucontrol->value.integer.value[0] = 0;
  353. return 0;
  354. }
  355. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  356. struct snd_ctl_elem_value *ucontrol)
  357. {
  358. struct snd_soc_dapm_widget *widget =
  359. snd_soc_dapm_kcontrol_widget(kcontrol);
  360. struct snd_soc_component *component =
  361. snd_soc_dapm_to_component(widget->dapm);
  362. struct snd_soc_dapm_update *update = NULL;
  363. struct soc_multi_mixer_control *mixer =
  364. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  365. u32 dai_id = widget->shift;
  366. u32 dec_id = mixer->shift;
  367. u32 enable = ucontrol->value.integer.value[0];
  368. struct device *va_dev = NULL;
  369. struct va_macro_priv *va_priv = NULL;
  370. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  371. return -EINVAL;
  372. if (enable) {
  373. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  374. va_priv->active_ch_cnt[dai_id]++;
  375. } else {
  376. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  377. va_priv->active_ch_cnt[dai_id]--;
  378. }
  379. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  380. return 0;
  381. }
  382. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  383. struct snd_kcontrol *kcontrol, int event)
  384. {
  385. struct snd_soc_component *component =
  386. snd_soc_dapm_to_component(w->dapm);
  387. u8 dmic_clk_en = 0x01;
  388. u16 dmic_clk_reg;
  389. s32 *dmic_clk_cnt;
  390. unsigned int dmic;
  391. int ret;
  392. char *wname;
  393. struct device *va_dev = NULL;
  394. struct va_macro_priv *va_priv = NULL;
  395. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  396. return -EINVAL;
  397. wname = strpbrk(w->name, "01234567");
  398. if (!wname) {
  399. dev_err(va_dev, "%s: widget not found\n", __func__);
  400. return -EINVAL;
  401. }
  402. ret = kstrtouint(wname, 10, &dmic);
  403. if (ret < 0) {
  404. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  405. __func__);
  406. return -EINVAL;
  407. }
  408. switch (dmic) {
  409. case 0:
  410. case 1:
  411. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  412. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  413. break;
  414. case 2:
  415. case 3:
  416. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  417. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  418. break;
  419. case 4:
  420. case 5:
  421. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  422. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  423. break;
  424. case 6:
  425. case 7:
  426. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  427. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  428. break;
  429. default:
  430. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  431. __func__);
  432. return -EINVAL;
  433. }
  434. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  435. __func__, event, dmic, *dmic_clk_cnt);
  436. switch (event) {
  437. case SND_SOC_DAPM_PRE_PMU:
  438. (*dmic_clk_cnt)++;
  439. if (*dmic_clk_cnt == 1) {
  440. snd_soc_component_update_bits(component,
  441. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  442. 0x80, 0x00);
  443. snd_soc_component_update_bits(component, dmic_clk_reg,
  444. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  445. va_priv->dmic_clk_div <<
  446. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  447. snd_soc_component_update_bits(component, dmic_clk_reg,
  448. dmic_clk_en, dmic_clk_en);
  449. }
  450. break;
  451. case SND_SOC_DAPM_POST_PMD:
  452. (*dmic_clk_cnt)--;
  453. if (*dmic_clk_cnt == 0) {
  454. snd_soc_component_update_bits(component, dmic_clk_reg,
  455. dmic_clk_en, 0);
  456. }
  457. break;
  458. }
  459. return 0;
  460. }
  461. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  462. struct snd_kcontrol *kcontrol, int event)
  463. {
  464. struct snd_soc_component *component =
  465. snd_soc_dapm_to_component(w->dapm);
  466. unsigned int decimator;
  467. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  468. u16 tx_gain_ctl_reg;
  469. u8 hpf_cut_off_freq;
  470. struct device *va_dev = NULL;
  471. struct va_macro_priv *va_priv = NULL;
  472. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  473. return -EINVAL;
  474. decimator = w->shift;
  475. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  476. w->name, decimator);
  477. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  478. VA_MACRO_TX_PATH_OFFSET * decimator;
  479. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  480. VA_MACRO_TX_PATH_OFFSET * decimator;
  481. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  482. VA_MACRO_TX_PATH_OFFSET * decimator;
  483. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  484. VA_MACRO_TX_PATH_OFFSET * decimator;
  485. switch (event) {
  486. case SND_SOC_DAPM_PRE_PMU:
  487. /* Enable TX PGA Mute */
  488. snd_soc_component_update_bits(component,
  489. tx_vol_ctl_reg, 0x10, 0x10);
  490. break;
  491. case SND_SOC_DAPM_POST_PMU:
  492. /* Enable TX CLK */
  493. snd_soc_component_update_bits(component,
  494. tx_vol_ctl_reg, 0x20, 0x20);
  495. snd_soc_component_update_bits(component,
  496. hpf_gate_reg, 0x01, 0x00);
  497. hpf_cut_off_freq = (snd_soc_component_read32(
  498. component, dec_cfg_reg) &
  499. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  500. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  501. hpf_cut_off_freq;
  502. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  503. snd_soc_component_update_bits(component, dec_cfg_reg,
  504. TX_HPF_CUT_OFF_FREQ_MASK,
  505. CF_MIN_3DB_150HZ << 5);
  506. snd_soc_component_update_bits(component,
  507. hpf_gate_reg, 0x02, 0x02);
  508. /*
  509. * Minimum 1 clk cycle delay is required as per HW spec
  510. */
  511. usleep_range(1000, 1010);
  512. snd_soc_component_update_bits(component,
  513. hpf_gate_reg, 0x02, 0x00);
  514. }
  515. /* schedule work queue to Remove Mute */
  516. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  517. msecs_to_jiffies(va_tx_unmute_delay));
  518. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  519. CF_MIN_3DB_150HZ)
  520. schedule_delayed_work(
  521. &va_priv->va_hpf_work[decimator].dwork,
  522. msecs_to_jiffies(50));
  523. /* apply gain after decimator is enabled */
  524. snd_soc_component_write(component, tx_gain_ctl_reg,
  525. snd_soc_component_read32(component, tx_gain_ctl_reg));
  526. break;
  527. case SND_SOC_DAPM_PRE_PMD:
  528. hpf_cut_off_freq =
  529. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  530. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  531. 0x10, 0x10);
  532. if (cancel_delayed_work_sync(
  533. &va_priv->va_hpf_work[decimator].dwork)) {
  534. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  535. snd_soc_component_update_bits(component,
  536. dec_cfg_reg,
  537. TX_HPF_CUT_OFF_FREQ_MASK,
  538. hpf_cut_off_freq << 5);
  539. snd_soc_component_update_bits(component,
  540. hpf_gate_reg,
  541. 0x02, 0x02);
  542. /*
  543. * Minimum 1 clk cycle delay is required
  544. * as per HW spec
  545. */
  546. usleep_range(1000, 1010);
  547. snd_soc_component_update_bits(component,
  548. hpf_gate_reg,
  549. 0x02, 0x00);
  550. }
  551. }
  552. cancel_delayed_work_sync(
  553. &va_priv->va_mute_dwork[decimator].dwork);
  554. break;
  555. case SND_SOC_DAPM_POST_PMD:
  556. /* Disable TX CLK */
  557. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  558. 0x20, 0x00);
  559. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  560. 0x10, 0x00);
  561. break;
  562. }
  563. return 0;
  564. }
  565. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  566. struct snd_kcontrol *kcontrol, int event)
  567. {
  568. struct snd_soc_component *component =
  569. snd_soc_dapm_to_component(w->dapm);
  570. struct device *va_dev = NULL;
  571. struct va_macro_priv *va_priv = NULL;
  572. int ret = 0;
  573. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  574. return -EINVAL;
  575. if (!va_priv->micb_supply) {
  576. dev_err(va_dev,
  577. "%s:regulator not provided in dtsi\n", __func__);
  578. return -EINVAL;
  579. }
  580. switch (event) {
  581. case SND_SOC_DAPM_PRE_PMU:
  582. if (va_priv->micb_users++ > 0)
  583. return 0;
  584. ret = regulator_set_voltage(va_priv->micb_supply,
  585. va_priv->micb_voltage,
  586. va_priv->micb_voltage);
  587. if (ret) {
  588. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  589. __func__, ret);
  590. return ret;
  591. }
  592. ret = regulator_set_load(va_priv->micb_supply,
  593. va_priv->micb_current);
  594. if (ret) {
  595. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  596. __func__, ret);
  597. return ret;
  598. }
  599. ret = regulator_enable(va_priv->micb_supply);
  600. if (ret) {
  601. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  602. __func__, ret);
  603. return ret;
  604. }
  605. break;
  606. case SND_SOC_DAPM_POST_PMD:
  607. if (--va_priv->micb_users > 0)
  608. return 0;
  609. if (va_priv->micb_users < 0) {
  610. va_priv->micb_users = 0;
  611. dev_dbg(va_dev, "%s: regulator already disabled\n",
  612. __func__);
  613. return 0;
  614. }
  615. ret = regulator_disable(va_priv->micb_supply);
  616. if (ret) {
  617. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  618. __func__, ret);
  619. return ret;
  620. }
  621. regulator_set_voltage(va_priv->micb_supply, 0,
  622. va_priv->micb_voltage);
  623. regulator_set_load(va_priv->micb_supply, 0);
  624. break;
  625. }
  626. return 0;
  627. }
  628. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  629. struct snd_pcm_hw_params *params,
  630. struct snd_soc_dai *dai)
  631. {
  632. int tx_fs_rate = -EINVAL;
  633. struct snd_soc_component *component = dai->component;
  634. u32 decimator, sample_rate;
  635. u16 tx_fs_reg = 0;
  636. struct device *va_dev = NULL;
  637. struct va_macro_priv *va_priv = NULL;
  638. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  639. return -EINVAL;
  640. dev_dbg(va_dev,
  641. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  642. dai->name, dai->id, params_rate(params),
  643. params_channels(params));
  644. sample_rate = params_rate(params);
  645. switch (sample_rate) {
  646. case 8000:
  647. tx_fs_rate = 0;
  648. break;
  649. case 16000:
  650. tx_fs_rate = 1;
  651. break;
  652. case 32000:
  653. tx_fs_rate = 3;
  654. break;
  655. case 48000:
  656. tx_fs_rate = 4;
  657. break;
  658. case 96000:
  659. tx_fs_rate = 5;
  660. break;
  661. case 192000:
  662. tx_fs_rate = 6;
  663. break;
  664. case 384000:
  665. tx_fs_rate = 7;
  666. break;
  667. default:
  668. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  669. __func__, params_rate(params));
  670. return -EINVAL;
  671. }
  672. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  673. VA_MACRO_DEC_MAX) {
  674. if (decimator >= 0) {
  675. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  676. VA_MACRO_TX_PATH_OFFSET * decimator;
  677. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  678. __func__, decimator, sample_rate);
  679. snd_soc_component_update_bits(component, tx_fs_reg,
  680. 0x0F, tx_fs_rate);
  681. } else {
  682. dev_err(va_dev,
  683. "%s: ERROR: Invalid decimator: %d\n",
  684. __func__, decimator);
  685. return -EINVAL;
  686. }
  687. }
  688. return 0;
  689. }
  690. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  691. unsigned int *tx_num, unsigned int *tx_slot,
  692. unsigned int *rx_num, unsigned int *rx_slot)
  693. {
  694. struct snd_soc_component *component = dai->component;
  695. struct device *va_dev = NULL;
  696. struct va_macro_priv *va_priv = NULL;
  697. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  698. return -EINVAL;
  699. switch (dai->id) {
  700. case VA_MACRO_AIF1_CAP:
  701. case VA_MACRO_AIF2_CAP:
  702. case VA_MACRO_AIF3_CAP:
  703. *tx_slot = va_priv->active_ch_mask[dai->id];
  704. *tx_num = va_priv->active_ch_cnt[dai->id];
  705. break;
  706. default:
  707. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  708. break;
  709. }
  710. return 0;
  711. }
  712. static struct snd_soc_dai_ops va_macro_dai_ops = {
  713. .hw_params = va_macro_hw_params,
  714. .get_channel_map = va_macro_get_channel_map,
  715. };
  716. static struct snd_soc_dai_driver va_macro_dai[] = {
  717. {
  718. .name = "va_macro_tx1",
  719. .id = VA_MACRO_AIF1_CAP,
  720. .capture = {
  721. .stream_name = "VA_AIF1 Capture",
  722. .rates = VA_MACRO_RATES,
  723. .formats = VA_MACRO_FORMATS,
  724. .rate_max = 192000,
  725. .rate_min = 8000,
  726. .channels_min = 1,
  727. .channels_max = 8,
  728. },
  729. .ops = &va_macro_dai_ops,
  730. },
  731. {
  732. .name = "va_macro_tx2",
  733. .id = VA_MACRO_AIF2_CAP,
  734. .capture = {
  735. .stream_name = "VA_AIF2 Capture",
  736. .rates = VA_MACRO_RATES,
  737. .formats = VA_MACRO_FORMATS,
  738. .rate_max = 192000,
  739. .rate_min = 8000,
  740. .channels_min = 1,
  741. .channels_max = 8,
  742. },
  743. .ops = &va_macro_dai_ops,
  744. },
  745. {
  746. .name = "va_macro_tx3",
  747. .id = VA_MACRO_AIF3_CAP,
  748. .capture = {
  749. .stream_name = "VA_AIF3 Capture",
  750. .rates = VA_MACRO_RATES,
  751. .formats = VA_MACRO_FORMATS,
  752. .rate_max = 192000,
  753. .rate_min = 8000,
  754. .channels_min = 1,
  755. .channels_max = 8,
  756. },
  757. .ops = &va_macro_dai_ops,
  758. },
  759. };
  760. #define STRING(name) #name
  761. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  762. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  763. static const struct snd_kcontrol_new name##_mux = \
  764. SOC_DAPM_ENUM(STRING(name), name##_enum)
  765. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  766. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  767. static const struct snd_kcontrol_new name##_mux = \
  768. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  769. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  770. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  771. static const char * const adc_mux_text[] = {
  772. "MSM_DMIC", "SWR_MIC"
  773. };
  774. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  775. 0, adc_mux_text);
  776. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  777. 0, adc_mux_text);
  778. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  779. 0, adc_mux_text);
  780. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  781. 0, adc_mux_text);
  782. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  783. 0, adc_mux_text);
  784. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  785. 0, adc_mux_text);
  786. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  787. 0, adc_mux_text);
  788. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  789. 0, adc_mux_text);
  790. static const char * const dmic_mux_text[] = {
  791. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  792. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  793. };
  794. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  795. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  796. va_macro_put_dec_enum);
  797. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  798. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  799. va_macro_put_dec_enum);
  800. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  801. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  802. va_macro_put_dec_enum);
  803. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  804. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  805. va_macro_put_dec_enum);
  806. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  807. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  808. va_macro_put_dec_enum);
  809. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  810. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  811. va_macro_put_dec_enum);
  812. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  813. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  814. va_macro_put_dec_enum);
  815. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  816. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  817. va_macro_put_dec_enum);
  818. static const char * const smic_mux_text[] = {
  819. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  820. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  821. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  822. };
  823. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  824. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  825. va_macro_put_dec_enum);
  826. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  827. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  828. va_macro_put_dec_enum);
  829. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  830. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  831. va_macro_put_dec_enum);
  832. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  833. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  834. va_macro_put_dec_enum);
  835. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  836. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  837. va_macro_put_dec_enum);
  838. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  839. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  840. va_macro_put_dec_enum);
  841. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  842. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  843. va_macro_put_dec_enum);
  844. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  845. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  846. va_macro_put_dec_enum);
  847. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  848. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  849. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  850. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  851. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  852. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  853. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  854. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  855. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  856. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  857. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  858. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  859. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  860. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  861. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  862. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  863. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  864. };
  865. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  866. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  867. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  868. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  869. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  870. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  871. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  872. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  873. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  874. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  875. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  876. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  877. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  878. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  879. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  880. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  881. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  882. };
  883. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  884. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  885. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  886. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  887. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  888. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  889. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  890. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  891. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  892. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  893. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  894. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  895. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  896. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  897. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  898. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  899. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  900. };
  901. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  902. SND_SOC_DAPM_AIF_OUT("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  903. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0),
  904. SND_SOC_DAPM_AIF_OUT("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  905. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0),
  906. SND_SOC_DAPM_AIF_OUT("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  907. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0),
  908. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  909. VA_MACRO_AIF1_CAP, 0,
  910. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  911. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  912. VA_MACRO_AIF2_CAP, 0,
  913. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  914. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  915. VA_MACRO_AIF3_CAP, 0,
  916. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  917. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  918. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  919. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  920. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  921. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  922. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  923. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  924. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  925. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  926. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  927. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  928. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  929. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  930. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  931. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  932. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  933. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  934. va_macro_enable_micbias,
  935. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  936. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  937. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  938. SND_SOC_DAPM_POST_PMD),
  939. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  940. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  941. SND_SOC_DAPM_POST_PMD),
  942. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  943. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  944. SND_SOC_DAPM_POST_PMD),
  945. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  946. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  947. SND_SOC_DAPM_POST_PMD),
  948. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  949. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  950. SND_SOC_DAPM_POST_PMD),
  951. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  952. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  953. SND_SOC_DAPM_POST_PMD),
  954. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  955. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  956. SND_SOC_DAPM_POST_PMD),
  957. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  958. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  959. SND_SOC_DAPM_POST_PMD),
  960. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  961. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  962. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  963. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  964. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  965. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  966. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  967. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  968. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  969. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  970. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  971. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  972. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  973. &va_dec0_mux, va_macro_enable_dec,
  974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  975. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  976. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  977. &va_dec1_mux, va_macro_enable_dec,
  978. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  979. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  980. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  981. &va_dec2_mux, va_macro_enable_dec,
  982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  983. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  984. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  985. &va_dec3_mux, va_macro_enable_dec,
  986. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  987. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  988. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  989. &va_dec4_mux, va_macro_enable_dec,
  990. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  991. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  992. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  993. &va_dec5_mux, va_macro_enable_dec,
  994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  995. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  996. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  997. &va_dec6_mux, va_macro_enable_dec,
  998. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  999. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1000. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1001. &va_dec7_mux, va_macro_enable_dec,
  1002. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1003. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1004. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1005. va_macro_mclk_event,
  1006. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1007. };
  1008. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1009. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1010. va_macro_mclk_event,
  1011. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1012. };
  1013. static const struct snd_soc_dapm_route va_audio_map[] = {
  1014. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1015. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1016. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1017. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1018. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1019. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1020. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1021. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1022. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1023. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1024. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1025. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1026. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1027. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1028. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1029. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1030. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1031. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1032. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1033. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1034. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1035. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1036. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1037. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1038. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1039. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1040. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1041. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1042. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1043. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1044. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1045. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1046. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1047. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1048. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1049. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1050. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1051. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1052. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1053. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1054. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1055. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1056. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1057. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1058. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1059. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1060. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1061. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1062. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1063. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1064. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1065. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1066. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1067. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1068. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1069. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1070. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1071. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1072. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1073. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1074. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1075. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1076. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1077. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1078. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1079. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1080. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1081. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1082. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1083. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1084. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1085. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1086. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1087. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1088. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1089. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1090. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1091. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1092. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1093. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1094. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1095. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1096. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1097. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1098. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1099. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1100. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1101. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1102. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1103. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1104. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1105. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1106. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1107. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1108. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1109. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1110. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1111. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1112. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1113. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1114. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1115. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1116. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1117. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1118. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1119. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1120. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1121. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1122. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1123. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1124. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1125. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1126. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1127. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1128. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1129. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1130. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1131. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1132. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1133. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1134. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1135. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1136. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1137. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1138. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1139. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1140. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1141. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1142. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1143. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1144. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1145. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1146. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1147. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1148. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1149. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1150. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1151. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1152. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1153. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1154. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1155. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1156. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1157. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1158. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1159. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1160. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1161. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1162. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1163. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1164. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1165. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1166. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1167. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1168. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1169. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1170. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1171. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1172. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1173. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1174. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1175. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1176. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1177. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1178. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1179. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1180. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1181. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1182. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1183. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1184. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1185. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1186. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1187. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1188. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1189. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1190. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1191. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1192. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1193. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1194. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1195. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1196. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1197. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1198. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1199. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1200. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1201. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1202. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1203. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1204. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1205. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1206. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1207. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1208. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1209. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1210. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1211. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1212. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1213. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1214. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1215. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1216. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1217. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1218. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1219. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1220. };
  1221. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1222. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1223. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1224. 0, -84, 40, digital_gain),
  1225. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1226. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1227. 0, -84, 40, digital_gain),
  1228. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1229. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1230. 0, -84, 40, digital_gain),
  1231. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1232. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1233. 0, -84, 40, digital_gain),
  1234. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1235. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1236. 0, -84, 40, digital_gain),
  1237. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1238. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1239. 0, -84, 40, digital_gain),
  1240. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1241. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1242. 0, -84, 40, digital_gain),
  1243. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1244. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1245. 0, -84, 40, digital_gain),
  1246. };
  1247. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1248. struct va_macro_priv *va_priv)
  1249. {
  1250. u32 div_factor;
  1251. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1252. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1253. mclk_rate % dmic_sample_rate != 0)
  1254. goto undefined_rate;
  1255. div_factor = mclk_rate / dmic_sample_rate;
  1256. switch (div_factor) {
  1257. case 2:
  1258. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1259. break;
  1260. case 3:
  1261. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1262. break;
  1263. case 4:
  1264. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1265. break;
  1266. case 6:
  1267. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1268. break;
  1269. case 8:
  1270. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1271. break;
  1272. case 16:
  1273. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1274. break;
  1275. default:
  1276. /* Any other DIV factor is invalid */
  1277. goto undefined_rate;
  1278. }
  1279. /* Valid dmic DIV factors */
  1280. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1281. __func__, div_factor, mclk_rate);
  1282. return dmic_sample_rate;
  1283. undefined_rate:
  1284. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1285. __func__, dmic_sample_rate, mclk_rate);
  1286. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1287. return dmic_sample_rate;
  1288. }
  1289. static int va_macro_init(struct snd_soc_component *component)
  1290. {
  1291. struct snd_soc_dapm_context *dapm =
  1292. snd_soc_component_get_dapm(component);
  1293. int ret, i;
  1294. struct device *va_dev = NULL;
  1295. struct va_macro_priv *va_priv = NULL;
  1296. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  1297. if (!va_dev) {
  1298. dev_err(component->dev,
  1299. "%s: null device for macro!\n", __func__);
  1300. return -EINVAL;
  1301. }
  1302. va_priv = dev_get_drvdata(va_dev);
  1303. if (!va_priv) {
  1304. dev_err(component->dev,
  1305. "%s: priv is null for macro!\n", __func__);
  1306. return -EINVAL;
  1307. }
  1308. if (va_priv->va_without_decimation) {
  1309. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1310. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1311. if (ret < 0) {
  1312. dev_err(va_dev,
  1313. "%s: Failed to add without dec controls\n",
  1314. __func__);
  1315. return ret;
  1316. }
  1317. va_priv->component = component;
  1318. return 0;
  1319. }
  1320. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1321. ARRAY_SIZE(va_macro_dapm_widgets));
  1322. if (ret < 0) {
  1323. dev_err(va_dev, "%s: Failed to add controls\n", __func__);
  1324. return ret;
  1325. }
  1326. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1327. ARRAY_SIZE(va_audio_map));
  1328. if (ret < 0) {
  1329. dev_err(va_dev, "%s: Failed to add routes\n", __func__);
  1330. return ret;
  1331. }
  1332. ret = snd_soc_dapm_new_widgets(dapm->card);
  1333. if (ret < 0) {
  1334. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1335. return ret;
  1336. }
  1337. ret = snd_soc_add_component_controls(component, va_macro_snd_controls,
  1338. ARRAY_SIZE(va_macro_snd_controls));
  1339. if (ret < 0) {
  1340. dev_err(va_dev, "%s: Failed to add snd_ctls\n", __func__);
  1341. return ret;
  1342. }
  1343. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1344. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1345. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1346. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1347. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1348. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1349. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1350. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1351. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1352. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1353. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1354. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1355. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1356. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1357. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1358. snd_soc_dapm_sync(dapm);
  1359. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1360. va_priv->va_hpf_work[i].va_priv = va_priv;
  1361. va_priv->va_hpf_work[i].decimator = i;
  1362. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1363. va_macro_tx_hpf_corner_freq_callback);
  1364. }
  1365. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1366. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1367. va_priv->va_mute_dwork[i].decimator = i;
  1368. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1369. va_macro_mute_update_callback);
  1370. }
  1371. va_priv->component = component;
  1372. return 0;
  1373. }
  1374. static int va_macro_deinit(struct snd_soc_component *component)
  1375. {
  1376. struct device *va_dev = NULL;
  1377. struct va_macro_priv *va_priv = NULL;
  1378. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1379. return -EINVAL;
  1380. va_priv->component = NULL;
  1381. return 0;
  1382. }
  1383. static void va_macro_init_ops(struct macro_ops *ops,
  1384. char __iomem *va_io_base,
  1385. bool va_without_decimation)
  1386. {
  1387. memset(ops, 0, sizeof(struct macro_ops));
  1388. if (!va_without_decimation) {
  1389. ops->dai_ptr = va_macro_dai;
  1390. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1391. } else {
  1392. ops->dai_ptr = NULL;
  1393. ops->num_dais = 0;
  1394. }
  1395. ops->init = va_macro_init;
  1396. ops->exit = va_macro_deinit;
  1397. ops->io_base = va_io_base;
  1398. ops->event_handler = va_macro_event_handler;
  1399. }
  1400. static int va_macro_probe(struct platform_device *pdev)
  1401. {
  1402. struct macro_ops ops;
  1403. struct va_macro_priv *va_priv;
  1404. u32 va_base_addr, sample_rate = 0;
  1405. char __iomem *va_io_base;
  1406. bool va_without_decimation = false;
  1407. const char *micb_supply_str = "va-vdd-micb-supply";
  1408. const char *micb_supply_str1 = "va-vdd-micb";
  1409. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1410. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1411. int ret = 0;
  1412. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1413. u32 default_clk_id = 0;
  1414. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1415. GFP_KERNEL);
  1416. if (!va_priv)
  1417. return -ENOMEM;
  1418. va_priv->dev = &pdev->dev;
  1419. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1420. &va_base_addr);
  1421. if (ret) {
  1422. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1423. __func__, "reg");
  1424. return ret;
  1425. }
  1426. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  1427. "qcom,va-without-decimation");
  1428. va_priv->va_without_decimation = va_without_decimation;
  1429. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1430. &sample_rate);
  1431. if (ret) {
  1432. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  1433. __func__, sample_rate);
  1434. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1435. } else {
  1436. if (va_macro_validate_dmic_sample_rate(
  1437. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1438. return -EINVAL;
  1439. }
  1440. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  1441. VA_MACRO_MAX_OFFSET);
  1442. if (!va_io_base) {
  1443. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1444. return -EINVAL;
  1445. }
  1446. va_priv->va_io_base = va_io_base;
  1447. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  1448. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  1449. micb_supply_str1);
  1450. if (IS_ERR(va_priv->micb_supply)) {
  1451. ret = PTR_ERR(va_priv->micb_supply);
  1452. dev_err(&pdev->dev,
  1453. "%s:Failed to get micbias supply for VA Mic %d\n",
  1454. __func__, ret);
  1455. return ret;
  1456. }
  1457. ret = of_property_read_u32(pdev->dev.of_node,
  1458. micb_voltage_str,
  1459. &va_priv->micb_voltage);
  1460. if (ret) {
  1461. dev_err(&pdev->dev,
  1462. "%s:Looking up %s property in node %s failed\n",
  1463. __func__, micb_voltage_str,
  1464. pdev->dev.of_node->full_name);
  1465. return ret;
  1466. }
  1467. ret = of_property_read_u32(pdev->dev.of_node,
  1468. micb_current_str,
  1469. &va_priv->micb_current);
  1470. if (ret) {
  1471. dev_err(&pdev->dev,
  1472. "%s:Looking up %s property in node %s failed\n",
  1473. __func__, micb_current_str,
  1474. pdev->dev.of_node->full_name);
  1475. return ret;
  1476. }
  1477. }
  1478. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  1479. &default_clk_id);
  1480. if (ret) {
  1481. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1482. __func__, "qcom,default-clk-id");
  1483. default_clk_id = VA_CORE_CLK;
  1484. }
  1485. va_priv->clk_id = VA_CORE_CLK;
  1486. va_priv->default_clk_id = default_clk_id;
  1487. mutex_init(&va_priv->mclk_lock);
  1488. dev_set_drvdata(&pdev->dev, va_priv);
  1489. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  1490. ops.clk_id_req = va_priv->default_clk_id;
  1491. ops.default_clk_id = va_priv->default_clk_id;
  1492. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  1493. if (ret < 0) {
  1494. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1495. goto reg_macro_fail;
  1496. }
  1497. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  1498. pm_runtime_use_autosuspend(&pdev->dev);
  1499. pm_runtime_set_suspended(&pdev->dev);
  1500. pm_runtime_enable(&pdev->dev);
  1501. return ret;
  1502. reg_macro_fail:
  1503. mutex_destroy(&va_priv->mclk_lock);
  1504. return ret;
  1505. }
  1506. static int va_macro_remove(struct platform_device *pdev)
  1507. {
  1508. struct va_macro_priv *va_priv;
  1509. va_priv = dev_get_drvdata(&pdev->dev);
  1510. if (!va_priv)
  1511. return -EINVAL;
  1512. pm_runtime_disable(&pdev->dev);
  1513. pm_runtime_set_suspended(&pdev->dev);
  1514. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  1515. mutex_destroy(&va_priv->mclk_lock);
  1516. return 0;
  1517. }
  1518. static const struct of_device_id va_macro_dt_match[] = {
  1519. {.compatible = "qcom,va-macro"},
  1520. {}
  1521. };
  1522. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1523. SET_RUNTIME_PM_OPS(
  1524. bolero_runtime_suspend,
  1525. bolero_runtime_resume,
  1526. NULL
  1527. )
  1528. };
  1529. static struct platform_driver va_macro_driver = {
  1530. .driver = {
  1531. .name = "va_macro",
  1532. .owner = THIS_MODULE,
  1533. .pm = &bolero_dev_pm_ops,
  1534. .of_match_table = va_macro_dt_match,
  1535. },
  1536. .probe = va_macro_probe,
  1537. .remove = va_macro_remove,
  1538. };
  1539. module_platform_driver(va_macro_driver);
  1540. MODULE_DESCRIPTION("VA macro driver");
  1541. MODULE_LICENSE("GPL v2");