tx-macro.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <soc/swr-common.h>
  14. #include <soc/swr-wcd.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "bolero-cdc.h"
  17. #include "bolero-cdc-registers.h"
  18. #include "bolero-clk-rsc.h"
  19. #define TX_MACRO_MAX_OFFSET 0x1000
  20. #define NUM_DECIMATORS 8
  21. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define TX_MACRO_MCLK_FREQ 9600000
  33. #define TX_MACRO_TX_PATH_OFFSET 0x80
  34. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  35. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  36. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  37. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  38. module_param(tx_unmute_delay, int, 0664);
  39. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  40. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  41. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  42. struct snd_pcm_hw_params *params,
  43. struct snd_soc_dai *dai);
  44. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  45. unsigned int *tx_num, unsigned int *tx_slot,
  46. unsigned int *rx_num, unsigned int *rx_slot);
  47. #define TX_MACRO_SWR_STRING_LEN 80
  48. #define TX_MACRO_CHILD_DEVICES_MAX 3
  49. /* Hold instance to soundwire platform device */
  50. struct tx_macro_swr_ctrl_data {
  51. struct platform_device *tx_swr_pdev;
  52. };
  53. struct tx_macro_swr_ctrl_platform_data {
  54. void *handle; /* holds codec private data */
  55. int (*read)(void *handle, int reg);
  56. int (*write)(void *handle, int reg, int val);
  57. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  58. int (*clk)(void *handle, bool enable);
  59. int (*handle_irq)(void *handle,
  60. irqreturn_t (*swrm_irq_handler)(int irq,
  61. void *data),
  62. void *swrm_handle,
  63. int action);
  64. };
  65. enum {
  66. TX_MACRO_AIF_INVALID = 0,
  67. TX_MACRO_AIF1_CAP,
  68. TX_MACRO_AIF2_CAP,
  69. TX_MACRO_MAX_DAIS
  70. };
  71. enum {
  72. TX_MACRO_DEC0,
  73. TX_MACRO_DEC1,
  74. TX_MACRO_DEC2,
  75. TX_MACRO_DEC3,
  76. TX_MACRO_DEC4,
  77. TX_MACRO_DEC5,
  78. TX_MACRO_DEC6,
  79. TX_MACRO_DEC7,
  80. TX_MACRO_DEC_MAX,
  81. };
  82. enum {
  83. TX_MACRO_CLK_DIV_2,
  84. TX_MACRO_CLK_DIV_3,
  85. TX_MACRO_CLK_DIV_4,
  86. TX_MACRO_CLK_DIV_6,
  87. TX_MACRO_CLK_DIV_8,
  88. TX_MACRO_CLK_DIV_16,
  89. };
  90. enum {
  91. MSM_DMIC,
  92. SWR_MIC,
  93. ANC_FB_TUNE1
  94. };
  95. struct tx_mute_work {
  96. struct tx_macro_priv *tx_priv;
  97. u32 decimator;
  98. struct delayed_work dwork;
  99. };
  100. struct hpf_work {
  101. struct tx_macro_priv *tx_priv;
  102. u8 decimator;
  103. u8 hpf_cut_off_freq;
  104. struct delayed_work dwork;
  105. };
  106. struct tx_macro_priv {
  107. struct device *dev;
  108. bool dec_active[NUM_DECIMATORS];
  109. int tx_mclk_users;
  110. int swr_clk_users;
  111. bool dapm_mclk_enable;
  112. bool reset_swr;
  113. struct mutex mclk_lock;
  114. struct mutex swr_clk_lock;
  115. struct snd_soc_component *component;
  116. struct device_node *tx_swr_gpio_p;
  117. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  118. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  119. struct work_struct tx_macro_add_child_devices_work;
  120. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  121. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  122. s32 dmic_0_1_clk_cnt;
  123. s32 dmic_2_3_clk_cnt;
  124. s32 dmic_4_5_clk_cnt;
  125. s32 dmic_6_7_clk_cnt;
  126. u16 dmic_clk_div;
  127. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  128. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  129. char __iomem *tx_io_base;
  130. struct platform_device *pdev_child_devices
  131. [TX_MACRO_CHILD_DEVICES_MAX];
  132. int child_count;
  133. };
  134. static bool tx_macro_get_data(struct snd_soc_component *component,
  135. struct device **tx_dev,
  136. struct tx_macro_priv **tx_priv,
  137. const char *func_name)
  138. {
  139. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  140. if (!(*tx_dev)) {
  141. dev_err(component->dev,
  142. "%s: null device for macro!\n", func_name);
  143. return false;
  144. }
  145. *tx_priv = dev_get_drvdata((*tx_dev));
  146. if (!(*tx_priv)) {
  147. dev_err(component->dev,
  148. "%s: priv is null for macro!\n", func_name);
  149. return false;
  150. }
  151. if (!(*tx_priv)->component) {
  152. dev_err(component->dev,
  153. "%s: tx_priv->component not initialized!\n", func_name);
  154. return false;
  155. }
  156. return true;
  157. }
  158. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  159. bool mclk_enable)
  160. {
  161. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  162. int ret = 0;
  163. if (regmap == NULL) {
  164. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  165. return -EINVAL;
  166. }
  167. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  168. __func__, mclk_enable, tx_priv->tx_mclk_users);
  169. mutex_lock(&tx_priv->mclk_lock);
  170. if (mclk_enable) {
  171. if (tx_priv->tx_mclk_users == 0) {
  172. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  173. TX_CORE_CLK,
  174. TX_CORE_CLK,
  175. true);
  176. if (ret < 0) {
  177. dev_err(tx_priv->dev,
  178. "%s: request clock enable failed\n",
  179. __func__);
  180. goto exit;
  181. }
  182. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  183. true);
  184. regcache_mark_dirty(regmap);
  185. regcache_sync_region(regmap,
  186. TX_START_OFFSET,
  187. TX_MAX_OFFSET);
  188. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  189. regmap_update_bits(regmap,
  190. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  191. regmap_update_bits(regmap,
  192. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  193. 0x01, 0x01);
  194. regmap_update_bits(regmap,
  195. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  196. 0x01, 0x01);
  197. }
  198. tx_priv->tx_mclk_users++;
  199. } else {
  200. if (tx_priv->tx_mclk_users <= 0) {
  201. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  202. __func__);
  203. tx_priv->tx_mclk_users = 0;
  204. goto exit;
  205. }
  206. tx_priv->tx_mclk_users--;
  207. if (tx_priv->tx_mclk_users == 0) {
  208. regmap_update_bits(regmap,
  209. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  210. 0x01, 0x00);
  211. regmap_update_bits(regmap,
  212. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  213. 0x01, 0x00);
  214. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  215. false);
  216. bolero_clk_rsc_request_clock(tx_priv->dev,
  217. TX_CORE_CLK,
  218. TX_CORE_CLK,
  219. false);
  220. }
  221. }
  222. exit:
  223. mutex_unlock(&tx_priv->mclk_lock);
  224. return ret;
  225. }
  226. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  227. struct snd_kcontrol *kcontrol, int event)
  228. {
  229. struct snd_soc_component *component =
  230. snd_soc_dapm_to_component(w->dapm);
  231. int ret = 0;
  232. struct device *tx_dev = NULL;
  233. struct tx_macro_priv *tx_priv = NULL;
  234. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  235. return -EINVAL;
  236. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  237. switch (event) {
  238. case SND_SOC_DAPM_PRE_PMU:
  239. ret = tx_macro_mclk_enable(tx_priv, 1);
  240. if (ret)
  241. tx_priv->dapm_mclk_enable = false;
  242. else
  243. tx_priv->dapm_mclk_enable = true;
  244. break;
  245. case SND_SOC_DAPM_POST_PMD:
  246. if (tx_priv->dapm_mclk_enable)
  247. ret = tx_macro_mclk_enable(tx_priv, 0);
  248. break;
  249. default:
  250. dev_err(tx_priv->dev,
  251. "%s: invalid DAPM event %d\n", __func__, event);
  252. ret = -EINVAL;
  253. }
  254. return ret;
  255. }
  256. static int tx_macro_event_handler(struct snd_soc_component *component,
  257. u16 event, u32 data)
  258. {
  259. struct device *tx_dev = NULL;
  260. struct tx_macro_priv *tx_priv = NULL;
  261. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  262. return -EINVAL;
  263. switch (event) {
  264. case BOLERO_MACRO_EVT_SSR_DOWN:
  265. swrm_wcd_notify(
  266. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  267. SWR_DEVICE_DOWN, NULL);
  268. swrm_wcd_notify(
  269. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  270. SWR_DEVICE_SSR_DOWN, NULL);
  271. break;
  272. case BOLERO_MACRO_EVT_SSR_UP:
  273. /* reset swr after ssr/pdr */
  274. tx_priv->reset_swr = true;
  275. swrm_wcd_notify(
  276. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  277. SWR_DEVICE_SSR_UP, NULL);
  278. break;
  279. }
  280. return 0;
  281. }
  282. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  283. u32 data)
  284. {
  285. struct device *tx_dev = NULL;
  286. struct tx_macro_priv *tx_priv = NULL;
  287. u32 ipc_wakeup = data;
  288. int ret = 0;
  289. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  290. return -EINVAL;
  291. ret = swrm_wcd_notify(
  292. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  293. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  294. return ret;
  295. }
  296. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  297. {
  298. struct delayed_work *hpf_delayed_work = NULL;
  299. struct hpf_work *hpf_work = NULL;
  300. struct tx_macro_priv *tx_priv = NULL;
  301. struct snd_soc_component *component = NULL;
  302. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  303. u8 hpf_cut_off_freq = 0;
  304. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  305. hpf_delayed_work = to_delayed_work(work);
  306. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  307. tx_priv = hpf_work->tx_priv;
  308. component = tx_priv->component;
  309. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  310. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  311. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  312. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  313. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  314. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  315. __func__, hpf_work->decimator, hpf_cut_off_freq);
  316. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  317. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  318. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  319. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  320. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  321. adc_n = snd_soc_component_read32(component, adc_reg) &
  322. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  323. if (adc_n >= BOLERO_ADC_MAX)
  324. goto tx_hpf_set;
  325. /* analog mic clear TX hold */
  326. bolero_clear_amic_tx_hold(component->dev, adc_n);
  327. }
  328. tx_hpf_set:
  329. snd_soc_component_update_bits(component,
  330. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  331. hpf_cut_off_freq << 5);
  332. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  333. /* Minimum 1 clk cycle delay is required as per HW spec */
  334. usleep_range(1000, 1010);
  335. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  336. }
  337. static void tx_macro_mute_update_callback(struct work_struct *work)
  338. {
  339. struct tx_mute_work *tx_mute_dwork = NULL;
  340. struct snd_soc_component *component = NULL;
  341. struct tx_macro_priv *tx_priv = NULL;
  342. struct delayed_work *delayed_work = NULL;
  343. u16 tx_vol_ctl_reg = 0;
  344. u8 decimator = 0;
  345. delayed_work = to_delayed_work(work);
  346. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  347. tx_priv = tx_mute_dwork->tx_priv;
  348. component = tx_priv->component;
  349. decimator = tx_mute_dwork->decimator;
  350. tx_vol_ctl_reg =
  351. BOLERO_CDC_TX0_TX_PATH_CTL +
  352. TX_MACRO_TX_PATH_OFFSET * decimator;
  353. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  354. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  355. __func__, decimator);
  356. }
  357. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  358. struct snd_ctl_elem_value *ucontrol)
  359. {
  360. struct snd_soc_dapm_widget *widget =
  361. snd_soc_dapm_kcontrol_widget(kcontrol);
  362. struct snd_soc_component *component =
  363. snd_soc_dapm_to_component(widget->dapm);
  364. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  365. unsigned int val = 0;
  366. u16 mic_sel_reg = 0;
  367. val = ucontrol->value.enumerated.item[0];
  368. if (val > e->items - 1)
  369. return -EINVAL;
  370. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  371. widget->name, val);
  372. switch (e->reg) {
  373. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  374. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  375. break;
  376. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  377. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  378. break;
  379. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  380. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  381. break;
  382. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  383. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  384. break;
  385. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  386. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  387. break;
  388. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  389. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  390. break;
  391. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  392. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  393. break;
  394. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  395. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  396. break;
  397. default:
  398. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  399. __func__, e->reg);
  400. return -EINVAL;
  401. }
  402. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  403. if (val != 0) {
  404. if (val < 5)
  405. snd_soc_component_update_bits(component,
  406. mic_sel_reg,
  407. 1 << 7, 0x0 << 7);
  408. else
  409. snd_soc_component_update_bits(component,
  410. mic_sel_reg,
  411. 1 << 7, 0x1 << 7);
  412. }
  413. } else {
  414. /* DMIC selected */
  415. if (val != 0)
  416. snd_soc_component_update_bits(component, mic_sel_reg,
  417. 1 << 7, 1 << 7);
  418. }
  419. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  420. }
  421. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  422. struct snd_ctl_elem_value *ucontrol)
  423. {
  424. struct snd_soc_dapm_widget *widget =
  425. snd_soc_dapm_kcontrol_widget(kcontrol);
  426. struct snd_soc_component *component =
  427. snd_soc_dapm_to_component(widget->dapm);
  428. struct soc_multi_mixer_control *mixer =
  429. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  430. u32 dai_id = widget->shift;
  431. u32 dec_id = mixer->shift;
  432. struct device *tx_dev = NULL;
  433. struct tx_macro_priv *tx_priv = NULL;
  434. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  435. return -EINVAL;
  436. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  437. ucontrol->value.integer.value[0] = 1;
  438. else
  439. ucontrol->value.integer.value[0] = 0;
  440. return 0;
  441. }
  442. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  443. struct snd_ctl_elem_value *ucontrol)
  444. {
  445. struct snd_soc_dapm_widget *widget =
  446. snd_soc_dapm_kcontrol_widget(kcontrol);
  447. struct snd_soc_component *component =
  448. snd_soc_dapm_to_component(widget->dapm);
  449. struct snd_soc_dapm_update *update = NULL;
  450. struct soc_multi_mixer_control *mixer =
  451. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  452. u32 dai_id = widget->shift;
  453. u32 dec_id = mixer->shift;
  454. u32 enable = ucontrol->value.integer.value[0];
  455. struct device *tx_dev = NULL;
  456. struct tx_macro_priv *tx_priv = NULL;
  457. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  458. return -EINVAL;
  459. if (enable) {
  460. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  461. tx_priv->active_ch_cnt[dai_id]++;
  462. } else {
  463. tx_priv->active_ch_cnt[dai_id]--;
  464. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  465. }
  466. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  467. return 0;
  468. }
  469. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  470. struct snd_kcontrol *kcontrol, int event)
  471. {
  472. struct snd_soc_component *component =
  473. snd_soc_dapm_to_component(w->dapm);
  474. u8 dmic_clk_en = 0x01;
  475. u16 dmic_clk_reg = 0;
  476. s32 *dmic_clk_cnt = NULL;
  477. unsigned int dmic = 0;
  478. int ret = 0;
  479. char *wname = NULL;
  480. struct device *tx_dev = NULL;
  481. struct tx_macro_priv *tx_priv = NULL;
  482. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  483. return -EINVAL;
  484. wname = strpbrk(w->name, "01234567");
  485. if (!wname) {
  486. dev_err(component->dev, "%s: widget not found\n", __func__);
  487. return -EINVAL;
  488. }
  489. ret = kstrtouint(wname, 10, &dmic);
  490. if (ret < 0) {
  491. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  492. __func__);
  493. return -EINVAL;
  494. }
  495. switch (dmic) {
  496. case 0:
  497. case 1:
  498. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  499. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  500. break;
  501. case 2:
  502. case 3:
  503. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  504. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  505. break;
  506. case 4:
  507. case 5:
  508. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  509. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  510. break;
  511. case 6:
  512. case 7:
  513. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  514. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  515. break;
  516. default:
  517. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  518. __func__);
  519. return -EINVAL;
  520. }
  521. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  522. __func__, event, dmic, *dmic_clk_cnt);
  523. switch (event) {
  524. case SND_SOC_DAPM_PRE_PMU:
  525. (*dmic_clk_cnt)++;
  526. if (*dmic_clk_cnt == 1) {
  527. snd_soc_component_update_bits(component,
  528. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  529. 0x80, 0x00);
  530. snd_soc_component_update_bits(component, dmic_clk_reg,
  531. 0x0E, tx_priv->dmic_clk_div << 0x1);
  532. snd_soc_component_update_bits(component, dmic_clk_reg,
  533. dmic_clk_en, dmic_clk_en);
  534. }
  535. break;
  536. case SND_SOC_DAPM_POST_PMD:
  537. (*dmic_clk_cnt)--;
  538. if (*dmic_clk_cnt == 0)
  539. snd_soc_component_update_bits(component, dmic_clk_reg,
  540. dmic_clk_en, 0);
  541. break;
  542. }
  543. return 0;
  544. }
  545. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  546. struct snd_kcontrol *kcontrol, int event)
  547. {
  548. struct snd_soc_component *component =
  549. snd_soc_dapm_to_component(w->dapm);
  550. unsigned int decimator = 0;
  551. u16 tx_vol_ctl_reg = 0;
  552. u16 dec_cfg_reg = 0;
  553. u16 hpf_gate_reg = 0;
  554. u16 tx_gain_ctl_reg = 0;
  555. u8 hpf_cut_off_freq = 0;
  556. struct device *tx_dev = NULL;
  557. struct tx_macro_priv *tx_priv = NULL;
  558. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  559. return -EINVAL;
  560. decimator = w->shift;
  561. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  562. w->name, decimator);
  563. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  564. TX_MACRO_TX_PATH_OFFSET * decimator;
  565. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  566. TX_MACRO_TX_PATH_OFFSET * decimator;
  567. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  568. TX_MACRO_TX_PATH_OFFSET * decimator;
  569. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  570. TX_MACRO_TX_PATH_OFFSET * decimator;
  571. switch (event) {
  572. case SND_SOC_DAPM_PRE_PMU:
  573. /* Enable TX PGA Mute */
  574. snd_soc_component_update_bits(component,
  575. tx_vol_ctl_reg, 0x10, 0x10);
  576. break;
  577. case SND_SOC_DAPM_POST_PMU:
  578. snd_soc_component_update_bits(component,
  579. tx_vol_ctl_reg, 0x20, 0x20);
  580. snd_soc_component_update_bits(component,
  581. hpf_gate_reg, 0x01, 0x00);
  582. hpf_cut_off_freq = (
  583. snd_soc_component_read32(component, dec_cfg_reg) &
  584. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  585. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  586. hpf_cut_off_freq;
  587. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  588. snd_soc_component_update_bits(component, dec_cfg_reg,
  589. TX_HPF_CUT_OFF_FREQ_MASK,
  590. CF_MIN_3DB_150HZ << 5);
  591. /* schedule work queue to Remove Mute */
  592. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  593. msecs_to_jiffies(tx_unmute_delay));
  594. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  595. CF_MIN_3DB_150HZ) {
  596. schedule_delayed_work(
  597. &tx_priv->tx_hpf_work[decimator].dwork,
  598. msecs_to_jiffies(50));
  599. snd_soc_component_update_bits(component,
  600. hpf_gate_reg, 0x02, 0x02);
  601. /*
  602. * Minimum 1 clk cycle delay is required as per HW spec
  603. */
  604. usleep_range(1000, 1010);
  605. snd_soc_component_update_bits(component,
  606. hpf_gate_reg, 0x02, 0x00);
  607. }
  608. /* apply gain after decimator is enabled */
  609. snd_soc_component_write(component, tx_gain_ctl_reg,
  610. snd_soc_component_read32(component,
  611. tx_gain_ctl_reg));
  612. break;
  613. case SND_SOC_DAPM_PRE_PMD:
  614. hpf_cut_off_freq =
  615. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  616. snd_soc_component_update_bits(component,
  617. tx_vol_ctl_reg, 0x10, 0x10);
  618. if (cancel_delayed_work_sync(
  619. &tx_priv->tx_hpf_work[decimator].dwork)) {
  620. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  621. snd_soc_component_update_bits(
  622. component, dec_cfg_reg,
  623. TX_HPF_CUT_OFF_FREQ_MASK,
  624. hpf_cut_off_freq << 5);
  625. snd_soc_component_update_bits(component,
  626. hpf_gate_reg,
  627. 0x02, 0x02);
  628. /*
  629. * Minimum 1 clk cycle delay is required
  630. * as per HW spec
  631. */
  632. usleep_range(1000, 1010);
  633. snd_soc_component_update_bits(component,
  634. hpf_gate_reg,
  635. 0x02, 0x00);
  636. }
  637. }
  638. cancel_delayed_work_sync(
  639. &tx_priv->tx_mute_dwork[decimator].dwork);
  640. break;
  641. case SND_SOC_DAPM_POST_PMD:
  642. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  643. 0x20, 0x00);
  644. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  645. 0x10, 0x00);
  646. break;
  647. }
  648. return 0;
  649. }
  650. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  651. struct snd_kcontrol *kcontrol, int event)
  652. {
  653. return 0;
  654. }
  655. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  656. struct snd_pcm_hw_params *params,
  657. struct snd_soc_dai *dai)
  658. {
  659. int tx_fs_rate = -EINVAL;
  660. struct snd_soc_component *component = dai->component;
  661. u32 decimator = 0;
  662. u32 sample_rate = 0;
  663. u16 tx_fs_reg = 0;
  664. struct device *tx_dev = NULL;
  665. struct tx_macro_priv *tx_priv = NULL;
  666. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  667. return -EINVAL;
  668. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  669. dai->name, dai->id, params_rate(params),
  670. params_channels(params));
  671. sample_rate = params_rate(params);
  672. switch (sample_rate) {
  673. case 8000:
  674. tx_fs_rate = 0;
  675. break;
  676. case 16000:
  677. tx_fs_rate = 1;
  678. break;
  679. case 32000:
  680. tx_fs_rate = 3;
  681. break;
  682. case 48000:
  683. tx_fs_rate = 4;
  684. break;
  685. case 96000:
  686. tx_fs_rate = 5;
  687. break;
  688. case 192000:
  689. tx_fs_rate = 6;
  690. break;
  691. case 384000:
  692. tx_fs_rate = 7;
  693. break;
  694. default:
  695. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  696. __func__, params_rate(params));
  697. return -EINVAL;
  698. }
  699. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  700. TX_MACRO_DEC_MAX) {
  701. if (decimator >= 0) {
  702. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  703. TX_MACRO_TX_PATH_OFFSET * decimator;
  704. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  705. __func__, decimator, sample_rate);
  706. snd_soc_component_update_bits(component, tx_fs_reg,
  707. 0x0F, tx_fs_rate);
  708. } else {
  709. dev_err(component->dev,
  710. "%s: ERROR: Invalid decimator: %d\n",
  711. __func__, decimator);
  712. return -EINVAL;
  713. }
  714. }
  715. return 0;
  716. }
  717. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  718. unsigned int *tx_num, unsigned int *tx_slot,
  719. unsigned int *rx_num, unsigned int *rx_slot)
  720. {
  721. struct snd_soc_component *component = dai->component;
  722. struct device *tx_dev = NULL;
  723. struct tx_macro_priv *tx_priv = NULL;
  724. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  725. return -EINVAL;
  726. switch (dai->id) {
  727. case TX_MACRO_AIF1_CAP:
  728. case TX_MACRO_AIF2_CAP:
  729. *tx_slot = tx_priv->active_ch_mask[dai->id];
  730. *tx_num = tx_priv->active_ch_cnt[dai->id];
  731. break;
  732. default:
  733. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  734. break;
  735. }
  736. return 0;
  737. }
  738. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  739. .hw_params = tx_macro_hw_params,
  740. .get_channel_map = tx_macro_get_channel_map,
  741. };
  742. static struct snd_soc_dai_driver tx_macro_dai[] = {
  743. {
  744. .name = "tx_macro_tx1",
  745. .id = TX_MACRO_AIF1_CAP,
  746. .capture = {
  747. .stream_name = "TX_AIF1 Capture",
  748. .rates = TX_MACRO_RATES,
  749. .formats = TX_MACRO_FORMATS,
  750. .rate_max = 192000,
  751. .rate_min = 8000,
  752. .channels_min = 1,
  753. .channels_max = 8,
  754. },
  755. .ops = &tx_macro_dai_ops,
  756. },
  757. {
  758. .name = "tx_macro_tx2",
  759. .id = TX_MACRO_AIF2_CAP,
  760. .capture = {
  761. .stream_name = "TX_AIF2 Capture",
  762. .rates = TX_MACRO_RATES,
  763. .formats = TX_MACRO_FORMATS,
  764. .rate_max = 192000,
  765. .rate_min = 8000,
  766. .channels_min = 1,
  767. .channels_max = 8,
  768. },
  769. .ops = &tx_macro_dai_ops,
  770. },
  771. };
  772. #define STRING(name) #name
  773. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  774. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  775. static const struct snd_kcontrol_new name##_mux = \
  776. SOC_DAPM_ENUM(STRING(name), name##_enum)
  777. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  778. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  779. static const struct snd_kcontrol_new name##_mux = \
  780. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  781. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  782. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  783. static const char * const adc_mux_text[] = {
  784. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  785. };
  786. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  787. 0, adc_mux_text);
  788. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  789. 0, adc_mux_text);
  790. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  791. 0, adc_mux_text);
  792. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  793. 0, adc_mux_text);
  794. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  795. 0, adc_mux_text);
  796. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  797. 0, adc_mux_text);
  798. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  799. 0, adc_mux_text);
  800. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  801. 0, adc_mux_text);
  802. static const char * const dmic_mux_text[] = {
  803. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  804. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  805. };
  806. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  807. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  808. tx_macro_put_dec_enum);
  809. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  810. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  811. tx_macro_put_dec_enum);
  812. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  813. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  814. tx_macro_put_dec_enum);
  815. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  816. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  817. tx_macro_put_dec_enum);
  818. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  819. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  820. tx_macro_put_dec_enum);
  821. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  822. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  823. tx_macro_put_dec_enum);
  824. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  825. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  826. tx_macro_put_dec_enum);
  827. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  828. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  829. tx_macro_put_dec_enum);
  830. static const char * const smic_mux_text[] = {
  831. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "ADC4",
  832. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  833. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  834. };
  835. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  836. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  837. tx_macro_put_dec_enum);
  838. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  839. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  840. tx_macro_put_dec_enum);
  841. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  842. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  843. tx_macro_put_dec_enum);
  844. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  845. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  846. tx_macro_put_dec_enum);
  847. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  848. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  849. tx_macro_put_dec_enum);
  850. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  851. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  852. tx_macro_put_dec_enum);
  853. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  854. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  855. tx_macro_put_dec_enum);
  856. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  857. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  858. tx_macro_put_dec_enum);
  859. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  860. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  861. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  862. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  863. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  864. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  865. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  866. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  867. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  868. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  869. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  870. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  871. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  872. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  873. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  874. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  875. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  876. };
  877. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  878. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  879. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  880. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  881. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  882. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  883. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  884. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  885. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  886. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  887. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  888. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  889. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  890. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  891. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  892. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  893. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  894. };
  895. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  896. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  897. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  898. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  899. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  900. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  901. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  902. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  903. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  904. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  905. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  906. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  907. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  908. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  909. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  910. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  911. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  912. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  913. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  914. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  915. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  916. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  917. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  918. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  919. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  920. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  921. tx_macro_enable_micbias,
  922. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  923. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  924. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  925. SND_SOC_DAPM_POST_PMD),
  926. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  927. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  928. SND_SOC_DAPM_POST_PMD),
  929. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  930. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  931. SND_SOC_DAPM_POST_PMD),
  932. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  933. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  934. SND_SOC_DAPM_POST_PMD),
  935. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  936. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  937. SND_SOC_DAPM_POST_PMD),
  938. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  939. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  940. SND_SOC_DAPM_POST_PMD),
  941. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  942. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  943. SND_SOC_DAPM_POST_PMD),
  944. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  945. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  946. SND_SOC_DAPM_POST_PMD),
  947. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  948. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  949. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  950. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  951. SND_SOC_DAPM_INPUT("TX SWR_ADC4"),
  952. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  953. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  954. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  955. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  956. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  957. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  958. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  959. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  960. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  961. TX_MACRO_DEC0, 0,
  962. &tx_dec0_mux, tx_macro_enable_dec,
  963. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  964. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  965. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  966. TX_MACRO_DEC1, 0,
  967. &tx_dec1_mux, tx_macro_enable_dec,
  968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  969. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  970. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  971. TX_MACRO_DEC2, 0,
  972. &tx_dec2_mux, tx_macro_enable_dec,
  973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  974. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  975. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  976. TX_MACRO_DEC3, 0,
  977. &tx_dec3_mux, tx_macro_enable_dec,
  978. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  979. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  980. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  981. TX_MACRO_DEC4, 0,
  982. &tx_dec4_mux, tx_macro_enable_dec,
  983. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  984. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  985. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  986. TX_MACRO_DEC5, 0,
  987. &tx_dec5_mux, tx_macro_enable_dec,
  988. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  989. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  990. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  991. TX_MACRO_DEC6, 0,
  992. &tx_dec6_mux, tx_macro_enable_dec,
  993. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  994. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  995. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  996. TX_MACRO_DEC7, 0,
  997. &tx_dec7_mux, tx_macro_enable_dec,
  998. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  999. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1000. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1001. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1002. };
  1003. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1004. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1005. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1006. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1007. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1008. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1009. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1010. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1011. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1012. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1013. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1014. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1015. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1016. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1017. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1018. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1019. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1020. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1021. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1022. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1023. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1024. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1025. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1026. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1027. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1028. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1029. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1030. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1031. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1032. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1033. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1034. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1035. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1036. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1037. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1038. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1039. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1040. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1041. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1042. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1043. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1044. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1045. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1046. {"TX SMIC MUX0", "ADC4", "TX SWR_ADC4"},
  1047. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1048. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1049. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1050. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1051. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1052. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1053. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1054. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1055. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1056. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1057. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1058. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1059. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1060. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1061. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1062. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1063. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1064. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1065. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1066. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1067. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1068. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1069. {"TX SMIC MUX1", "ADC4", "TX SWR_ADC4"},
  1070. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1071. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1072. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1073. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1074. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1075. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1076. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1077. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1078. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1079. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1080. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1081. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1082. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1083. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1084. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1085. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1086. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1087. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1088. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1089. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1090. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1091. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1092. {"TX SMIC MUX2", "ADC4", "TX SWR_ADC4"},
  1093. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1094. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1095. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1096. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1097. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1098. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1099. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1100. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1101. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1102. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1103. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1104. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1105. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1106. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1107. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1108. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1109. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1110. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1111. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1112. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1113. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1114. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1115. {"TX SMIC MUX3", "ADC4", "TX SWR_ADC4"},
  1116. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1117. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1118. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1119. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1120. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1121. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1122. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1123. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1124. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1125. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1126. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1127. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1128. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1129. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1130. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1131. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1132. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1133. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1134. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1135. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1136. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1137. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1138. {"TX SMIC MUX4", "ADC4", "TX SWR_ADC4"},
  1139. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1140. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1141. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1142. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1143. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1144. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1145. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1146. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1147. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1148. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1149. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1150. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1151. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1152. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1153. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1154. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1155. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1156. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1157. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1158. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1159. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1160. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1161. {"TX SMIC MUX5", "ADC4", "TX SWR_ADC4"},
  1162. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1163. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1164. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1165. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1166. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1167. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1168. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1169. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1170. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1171. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1172. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1173. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1174. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1175. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1176. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1177. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1178. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1179. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1180. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1181. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1182. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1183. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1184. {"TX SMIC MUX6", "ADC4", "TX SWR_ADC4"},
  1185. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1186. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1187. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1188. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1189. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1190. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1191. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1192. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1193. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1194. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1195. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1196. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1197. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1198. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1199. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1200. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1201. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1202. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1203. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1204. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1205. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1206. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1207. {"TX SMIC MUX7", "ADC4", "TX SWR_ADC4"},
  1208. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1209. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1210. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1211. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1212. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1213. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1214. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1215. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1216. };
  1217. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1218. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1219. BOLERO_CDC_TX0_TX_VOL_CTL,
  1220. 0, -84, 40, digital_gain),
  1221. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1222. BOLERO_CDC_TX1_TX_VOL_CTL,
  1223. 0, -84, 40, digital_gain),
  1224. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1225. BOLERO_CDC_TX2_TX_VOL_CTL,
  1226. 0, -84, 40, digital_gain),
  1227. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1228. BOLERO_CDC_TX3_TX_VOL_CTL,
  1229. 0, -84, 40, digital_gain),
  1230. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1231. BOLERO_CDC_TX4_TX_VOL_CTL,
  1232. 0, -84, 40, digital_gain),
  1233. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1234. BOLERO_CDC_TX5_TX_VOL_CTL,
  1235. 0, -84, 40, digital_gain),
  1236. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1237. BOLERO_CDC_TX6_TX_VOL_CTL,
  1238. 0, -84, 40, digital_gain),
  1239. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1240. BOLERO_CDC_TX7_TX_VOL_CTL,
  1241. 0, -84, 40, digital_gain),
  1242. };
  1243. static int tx_macro_swrm_clock(void *handle, bool enable)
  1244. {
  1245. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1246. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1247. int ret = 0;
  1248. if (regmap == NULL) {
  1249. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1250. return -EINVAL;
  1251. }
  1252. mutex_lock(&tx_priv->swr_clk_lock);
  1253. dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
  1254. __func__, (enable ? "enable" : "disable"));
  1255. if (enable) {
  1256. if (tx_priv->swr_clk_users == 0) {
  1257. msm_cdc_pinctrl_select_active_state(
  1258. tx_priv->tx_swr_gpio_p);
  1259. ret = tx_macro_mclk_enable(tx_priv, 1);
  1260. if (ret < 0) {
  1261. msm_cdc_pinctrl_select_sleep_state(
  1262. tx_priv->tx_swr_gpio_p);
  1263. dev_err(tx_priv->dev,
  1264. "%s: request clock enable failed\n",
  1265. __func__);
  1266. goto exit;
  1267. }
  1268. if (tx_priv->reset_swr)
  1269. regmap_update_bits(regmap,
  1270. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1271. 0x02, 0x02);
  1272. regmap_update_bits(regmap,
  1273. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1274. 0x01, 0x01);
  1275. if (tx_priv->reset_swr)
  1276. regmap_update_bits(regmap,
  1277. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1278. 0x02, 0x00);
  1279. tx_priv->reset_swr = false;
  1280. }
  1281. tx_priv->swr_clk_users++;
  1282. } else {
  1283. if (tx_priv->swr_clk_users <= 0) {
  1284. dev_err(tx_priv->dev,
  1285. "tx swrm clock users already 0\n");
  1286. tx_priv->swr_clk_users = 0;
  1287. goto exit;
  1288. }
  1289. tx_priv->swr_clk_users--;
  1290. if (tx_priv->swr_clk_users == 0) {
  1291. regmap_update_bits(regmap,
  1292. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1293. 0x01, 0x00);
  1294. tx_macro_mclk_enable(tx_priv, 0);
  1295. msm_cdc_pinctrl_select_sleep_state(
  1296. tx_priv->tx_swr_gpio_p);
  1297. }
  1298. }
  1299. dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
  1300. __func__, tx_priv->swr_clk_users);
  1301. exit:
  1302. mutex_unlock(&tx_priv->swr_clk_lock);
  1303. return ret;
  1304. }
  1305. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1306. struct tx_macro_priv *tx_priv)
  1307. {
  1308. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1309. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1310. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1311. mclk_rate % dmic_sample_rate != 0)
  1312. goto undefined_rate;
  1313. div_factor = mclk_rate / dmic_sample_rate;
  1314. switch (div_factor) {
  1315. case 2:
  1316. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1317. break;
  1318. case 3:
  1319. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1320. break;
  1321. case 4:
  1322. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1323. break;
  1324. case 6:
  1325. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1326. break;
  1327. case 8:
  1328. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1329. break;
  1330. case 16:
  1331. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1332. break;
  1333. default:
  1334. /* Any other DIV factor is invalid */
  1335. goto undefined_rate;
  1336. }
  1337. /* Valid dmic DIV factors */
  1338. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1339. __func__, div_factor, mclk_rate);
  1340. return dmic_sample_rate;
  1341. undefined_rate:
  1342. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1343. __func__, dmic_sample_rate, mclk_rate);
  1344. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1345. return dmic_sample_rate;
  1346. }
  1347. static int tx_macro_init(struct snd_soc_component *component)
  1348. {
  1349. struct snd_soc_dapm_context *dapm =
  1350. snd_soc_component_get_dapm(component);
  1351. int ret = 0, i = 0;
  1352. struct device *tx_dev = NULL;
  1353. struct tx_macro_priv *tx_priv = NULL;
  1354. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1355. if (!tx_dev) {
  1356. dev_err(component->dev,
  1357. "%s: null device for macro!\n", __func__);
  1358. return -EINVAL;
  1359. }
  1360. tx_priv = dev_get_drvdata(tx_dev);
  1361. if (!tx_priv) {
  1362. dev_err(component->dev,
  1363. "%s: priv is null for macro!\n", __func__);
  1364. return -EINVAL;
  1365. }
  1366. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1367. ARRAY_SIZE(tx_macro_dapm_widgets));
  1368. if (ret < 0) {
  1369. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1370. return ret;
  1371. }
  1372. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1373. ARRAY_SIZE(tx_audio_map));
  1374. if (ret < 0) {
  1375. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1376. return ret;
  1377. }
  1378. ret = snd_soc_dapm_new_widgets(dapm->card);
  1379. if (ret < 0) {
  1380. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1381. return ret;
  1382. }
  1383. ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
  1384. ARRAY_SIZE(tx_macro_snd_controls));
  1385. if (ret < 0) {
  1386. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1387. return ret;
  1388. }
  1389. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1390. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1391. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1392. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1393. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1394. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1395. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC4");
  1396. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  1397. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  1398. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  1399. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  1400. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  1401. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  1402. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  1403. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  1404. snd_soc_dapm_sync(dapm);
  1405. for (i = 0; i < NUM_DECIMATORS; i++) {
  1406. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1407. tx_priv->tx_hpf_work[i].decimator = i;
  1408. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1409. tx_macro_tx_hpf_corner_freq_callback);
  1410. }
  1411. for (i = 0; i < NUM_DECIMATORS; i++) {
  1412. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1413. tx_priv->tx_mute_dwork[i].decimator = i;
  1414. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1415. tx_macro_mute_update_callback);
  1416. }
  1417. tx_priv->component = component;
  1418. return 0;
  1419. }
  1420. static int tx_macro_deinit(struct snd_soc_component *component)
  1421. {
  1422. struct device *tx_dev = NULL;
  1423. struct tx_macro_priv *tx_priv = NULL;
  1424. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1425. return -EINVAL;
  1426. tx_priv->component = NULL;
  1427. return 0;
  1428. }
  1429. static void tx_macro_add_child_devices(struct work_struct *work)
  1430. {
  1431. struct tx_macro_priv *tx_priv = NULL;
  1432. struct platform_device *pdev = NULL;
  1433. struct device_node *node = NULL;
  1434. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1435. int ret = 0;
  1436. u16 count = 0, ctrl_num = 0;
  1437. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1438. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1439. bool tx_swr_master_node = false;
  1440. tx_priv = container_of(work, struct tx_macro_priv,
  1441. tx_macro_add_child_devices_work);
  1442. if (!tx_priv) {
  1443. pr_err("%s: Memory for tx_priv does not exist\n",
  1444. __func__);
  1445. return;
  1446. }
  1447. if (!tx_priv->dev) {
  1448. pr_err("%s: tx dev does not exist\n", __func__);
  1449. return;
  1450. }
  1451. if (!tx_priv->dev->of_node) {
  1452. dev_err(tx_priv->dev,
  1453. "%s: DT node for tx_priv does not exist\n", __func__);
  1454. return;
  1455. }
  1456. platdata = &tx_priv->swr_plat_data;
  1457. tx_priv->child_count = 0;
  1458. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1459. tx_swr_master_node = false;
  1460. if (strnstr(node->name, "tx_swr_master",
  1461. strlen("tx_swr_master")) != NULL)
  1462. tx_swr_master_node = true;
  1463. if (tx_swr_master_node)
  1464. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1465. (TX_MACRO_SWR_STRING_LEN - 1));
  1466. else
  1467. strlcpy(plat_dev_name, node->name,
  1468. (TX_MACRO_SWR_STRING_LEN - 1));
  1469. pdev = platform_device_alloc(plat_dev_name, -1);
  1470. if (!pdev) {
  1471. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1472. __func__);
  1473. ret = -ENOMEM;
  1474. goto err;
  1475. }
  1476. pdev->dev.parent = tx_priv->dev;
  1477. pdev->dev.of_node = node;
  1478. if (tx_swr_master_node) {
  1479. ret = platform_device_add_data(pdev, platdata,
  1480. sizeof(*platdata));
  1481. if (ret) {
  1482. dev_err(&pdev->dev,
  1483. "%s: cannot add plat data ctrl:%d\n",
  1484. __func__, ctrl_num);
  1485. goto fail_pdev_add;
  1486. }
  1487. }
  1488. ret = platform_device_add(pdev);
  1489. if (ret) {
  1490. dev_err(&pdev->dev,
  1491. "%s: Cannot add platform device\n",
  1492. __func__);
  1493. goto fail_pdev_add;
  1494. }
  1495. if (tx_swr_master_node) {
  1496. temp = krealloc(swr_ctrl_data,
  1497. (ctrl_num + 1) * sizeof(
  1498. struct tx_macro_swr_ctrl_data),
  1499. GFP_KERNEL);
  1500. if (!temp) {
  1501. ret = -ENOMEM;
  1502. goto fail_pdev_add;
  1503. }
  1504. swr_ctrl_data = temp;
  1505. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  1506. ctrl_num++;
  1507. dev_dbg(&pdev->dev,
  1508. "%s: Added soundwire ctrl device(s)\n",
  1509. __func__);
  1510. tx_priv->swr_ctrl_data = swr_ctrl_data;
  1511. }
  1512. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  1513. tx_priv->pdev_child_devices[
  1514. tx_priv->child_count++] = pdev;
  1515. else
  1516. goto err;
  1517. }
  1518. return;
  1519. fail_pdev_add:
  1520. for (count = 0; count < tx_priv->child_count; count++)
  1521. platform_device_put(tx_priv->pdev_child_devices[count]);
  1522. err:
  1523. return;
  1524. }
  1525. static int tx_macro_set_port_map(struct snd_soc_component *component,
  1526. u32 usecase, u32 size, void *data)
  1527. {
  1528. struct device *tx_dev = NULL;
  1529. struct tx_macro_priv *tx_priv = NULL;
  1530. struct swrm_port_config port_cfg;
  1531. int ret = 0;
  1532. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1533. return -EINVAL;
  1534. memset(&port_cfg, 0, sizeof(port_cfg));
  1535. port_cfg.uc = usecase;
  1536. port_cfg.size = size;
  1537. port_cfg.params = data;
  1538. ret = swrm_wcd_notify(
  1539. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1540. SWR_SET_PORT_MAP, &port_cfg);
  1541. return ret;
  1542. }
  1543. static void tx_macro_init_ops(struct macro_ops *ops,
  1544. char __iomem *tx_io_base)
  1545. {
  1546. memset(ops, 0, sizeof(struct macro_ops));
  1547. ops->init = tx_macro_init;
  1548. ops->exit = tx_macro_deinit;
  1549. ops->io_base = tx_io_base;
  1550. ops->dai_ptr = tx_macro_dai;
  1551. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  1552. ops->event_handler = tx_macro_event_handler;
  1553. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  1554. ops->set_port_map = tx_macro_set_port_map;
  1555. }
  1556. static int tx_macro_probe(struct platform_device *pdev)
  1557. {
  1558. struct macro_ops ops = {0};
  1559. struct tx_macro_priv *tx_priv = NULL;
  1560. u32 tx_base_addr = 0, sample_rate = 0;
  1561. char __iomem *tx_io_base = NULL;
  1562. int ret = 0;
  1563. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1564. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  1565. GFP_KERNEL);
  1566. if (!tx_priv)
  1567. return -ENOMEM;
  1568. platform_set_drvdata(pdev, tx_priv);
  1569. tx_priv->dev = &pdev->dev;
  1570. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1571. &tx_base_addr);
  1572. if (ret) {
  1573. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1574. __func__, "reg");
  1575. return ret;
  1576. }
  1577. dev_set_drvdata(&pdev->dev, tx_priv);
  1578. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1579. "qcom,tx-swr-gpios", 0);
  1580. if (!tx_priv->tx_swr_gpio_p) {
  1581. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1582. __func__);
  1583. return -EINVAL;
  1584. }
  1585. tx_io_base = devm_ioremap(&pdev->dev,
  1586. tx_base_addr, TX_MACRO_MAX_OFFSET);
  1587. if (!tx_io_base) {
  1588. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1589. return -ENOMEM;
  1590. }
  1591. tx_priv->tx_io_base = tx_io_base;
  1592. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1593. &sample_rate);
  1594. if (ret) {
  1595. dev_err(&pdev->dev,
  1596. "%s: could not find sample_rate entry in dt\n",
  1597. __func__);
  1598. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1599. } else {
  1600. if (tx_macro_validate_dmic_sample_rate(
  1601. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1602. return -EINVAL;
  1603. }
  1604. tx_priv->reset_swr = true;
  1605. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  1606. tx_macro_add_child_devices);
  1607. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  1608. tx_priv->swr_plat_data.read = NULL;
  1609. tx_priv->swr_plat_data.write = NULL;
  1610. tx_priv->swr_plat_data.bulk_write = NULL;
  1611. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  1612. tx_priv->swr_plat_data.handle_irq = NULL;
  1613. mutex_init(&tx_priv->mclk_lock);
  1614. mutex_init(&tx_priv->swr_clk_lock);
  1615. tx_macro_init_ops(&ops, tx_io_base);
  1616. ops.clk_id_req = TX_CORE_CLK;
  1617. ops.default_clk_id = TX_CORE_CLK;
  1618. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  1619. if (ret) {
  1620. dev_err(&pdev->dev,
  1621. "%s: register macro failed\n", __func__);
  1622. goto err_reg_macro;
  1623. }
  1624. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  1625. return 0;
  1626. err_reg_macro:
  1627. mutex_destroy(&tx_priv->mclk_lock);
  1628. mutex_destroy(&tx_priv->swr_clk_lock);
  1629. return ret;
  1630. }
  1631. static int tx_macro_remove(struct platform_device *pdev)
  1632. {
  1633. struct tx_macro_priv *tx_priv = NULL;
  1634. u16 count = 0;
  1635. tx_priv = platform_get_drvdata(pdev);
  1636. if (!tx_priv)
  1637. return -EINVAL;
  1638. kfree(tx_priv->swr_ctrl_data);
  1639. for (count = 0; count < tx_priv->child_count &&
  1640. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  1641. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  1642. mutex_destroy(&tx_priv->mclk_lock);
  1643. mutex_destroy(&tx_priv->swr_clk_lock);
  1644. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  1645. return 0;
  1646. }
  1647. static const struct of_device_id tx_macro_dt_match[] = {
  1648. {.compatible = "qcom,tx-macro"},
  1649. {}
  1650. };
  1651. static struct platform_driver tx_macro_driver = {
  1652. .driver = {
  1653. .name = "tx_macro",
  1654. .owner = THIS_MODULE,
  1655. .of_match_table = tx_macro_dt_match,
  1656. },
  1657. .probe = tx_macro_probe,
  1658. .remove = tx_macro_remove,
  1659. };
  1660. module_platform_driver(tx_macro_driver);
  1661. MODULE_DESCRIPTION("TX macro driver");
  1662. MODULE_LICENSE("GPL v2");