rx-macro.c 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <sound/soc.h>
  10. #include <sound/pcm.h>
  11. #include <sound/pcm_params.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  21. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  22. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  23. SNDRV_PCM_RATE_384000)
  24. /* Fractional Rates */
  25. #define RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  26. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  27. #define RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  28. SNDRV_PCM_FMTBIT_S24_LE |\
  29. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  30. #define RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  31. SNDRV_PCM_RATE_48000)
  32. #define RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  33. SNDRV_PCM_FMTBIT_S24_LE |\
  34. SNDRV_PCM_FMTBIT_S24_3LE)
  35. #define SAMPLING_RATE_44P1KHZ 44100
  36. #define SAMPLING_RATE_88P2KHZ 88200
  37. #define SAMPLING_RATE_176P4KHZ 176400
  38. #define SAMPLING_RATE_352P8KHZ 352800
  39. #define RX_MACRO_MAX_OFFSET 0x1000
  40. #define RX_MACRO_MAX_DMA_CH_PER_PORT 2
  41. #define RX_SWR_STRING_LEN 80
  42. #define RX_MACRO_CHILD_DEVICES_MAX 3
  43. #define RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  44. #define RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  45. #define STRING(name) #name
  46. #define RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  47. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  48. static const struct snd_kcontrol_new name##_mux = \
  49. SOC_DAPM_ENUM(STRING(name), name##_enum)
  50. #define RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  51. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  52. static const struct snd_kcontrol_new name##_mux = \
  53. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  54. #define RX_MACRO_DAPM_MUX(name, shift, kctl) \
  55. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  56. #define RX_MACRO_RX_PATH_OFFSET 0x80
  57. #define RX_MACRO_COMP_OFFSET 0x40
  58. #define MAX_IMPED_PARAMS 6
  59. #define RX_MACRO_EC_MIX_TX0_MASK 0xf0
  60. #define RX_MACRO_EC_MIX_TX1_MASK 0x0f
  61. #define RX_MACRO_EC_MIX_TX2_MASK 0x0f
  62. struct wcd_imped_val {
  63. u32 imped_val;
  64. u8 index;
  65. };
  66. static const struct wcd_imped_val imped_index[] = {
  67. {4, 0},
  68. {5, 1},
  69. {6, 2},
  70. {7, 3},
  71. {8, 4},
  72. {9, 5},
  73. {10, 6},
  74. {11, 7},
  75. {12, 8},
  76. {13, 9},
  77. };
  78. struct rx_macro_reg_mask_val {
  79. u16 reg;
  80. u8 mask;
  81. u8 val;
  82. };
  83. static const struct rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  84. {
  85. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  86. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  87. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  88. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  89. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  90. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  91. },
  92. {
  93. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  94. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  95. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  96. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  97. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  98. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  99. },
  100. {
  101. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  102. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  103. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  104. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  105. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  106. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  107. },
  108. {
  109. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  110. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  111. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  112. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  113. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  114. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  115. },
  116. {
  117. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  118. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  119. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  120. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  121. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  122. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  123. },
  124. {
  125. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  126. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  127. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  128. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  129. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  130. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  131. },
  132. {
  133. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  134. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  135. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  136. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  137. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  138. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  139. },
  140. {
  141. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  142. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  143. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  144. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  145. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  146. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  147. },
  148. {
  149. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  150. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  151. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  152. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  153. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  154. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  155. },
  156. };
  157. enum {
  158. INTERP_HPHL,
  159. INTERP_HPHR,
  160. INTERP_AUX,
  161. INTERP_MAX
  162. };
  163. enum {
  164. RX_MACRO_RX0,
  165. RX_MACRO_RX1,
  166. RX_MACRO_RX2,
  167. RX_MACRO_RX3,
  168. RX_MACRO_RX4,
  169. RX_MACRO_RX5,
  170. RX_MACRO_PORTS_MAX
  171. };
  172. enum {
  173. RX_MACRO_COMP1, /* HPH_L */
  174. RX_MACRO_COMP2, /* HPH_R */
  175. RX_MACRO_COMP_MAX
  176. };
  177. enum {
  178. RX_MACRO_EC0_MUX = 0,
  179. RX_MACRO_EC1_MUX,
  180. RX_MACRO_EC2_MUX,
  181. RX_MACRO_EC_MUX_MAX,
  182. };
  183. enum {
  184. INTn_1_INP_SEL_ZERO = 0,
  185. INTn_1_INP_SEL_DEC0,
  186. INTn_1_INP_SEL_DEC1,
  187. INTn_1_INP_SEL_IIR0,
  188. INTn_1_INP_SEL_IIR1,
  189. INTn_1_INP_SEL_RX0,
  190. INTn_1_INP_SEL_RX1,
  191. INTn_1_INP_SEL_RX2,
  192. INTn_1_INP_SEL_RX3,
  193. INTn_1_INP_SEL_RX4,
  194. INTn_1_INP_SEL_RX5,
  195. };
  196. enum {
  197. INTn_2_INP_SEL_ZERO = 0,
  198. INTn_2_INP_SEL_RX0,
  199. INTn_2_INP_SEL_RX1,
  200. INTn_2_INP_SEL_RX2,
  201. INTn_2_INP_SEL_RX3,
  202. INTn_2_INP_SEL_RX4,
  203. INTn_2_INP_SEL_RX5,
  204. };
  205. enum {
  206. INTERP_MAIN_PATH,
  207. INTERP_MIX_PATH,
  208. };
  209. /* Codec supports 2 IIR filters */
  210. enum {
  211. IIR0 = 0,
  212. IIR1,
  213. IIR_MAX,
  214. };
  215. /* Each IIR has 5 Filter Stages */
  216. enum {
  217. BAND1 = 0,
  218. BAND2,
  219. BAND3,
  220. BAND4,
  221. BAND5,
  222. BAND_MAX,
  223. };
  224. struct rx_macro_idle_detect_config {
  225. u8 hph_idle_thr;
  226. u8 hph_idle_detect_en;
  227. };
  228. struct interp_sample_rate {
  229. int sample_rate;
  230. int rate_val;
  231. };
  232. static struct interp_sample_rate sr_val_tbl[] = {
  233. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  234. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  235. {176400, 0xB}, {352800, 0xC},
  236. };
  237. struct rx_macro_bcl_pmic_params {
  238. u8 id;
  239. u8 sid;
  240. u8 ppid;
  241. };
  242. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  243. struct snd_pcm_hw_params *params,
  244. struct snd_soc_dai *dai);
  245. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  246. unsigned int *tx_num, unsigned int *tx_slot,
  247. unsigned int *rx_num, unsigned int *rx_slot);
  248. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  249. struct snd_ctl_elem_value *ucontrol);
  250. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  251. struct snd_ctl_elem_value *ucontrol);
  252. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  253. struct snd_ctl_elem_value *ucontrol);
  254. static int rx_macro_enable_interp_clk(struct snd_soc_component *component,
  255. int event, int interp_idx);
  256. /* Hold instance to soundwire platform device */
  257. struct rx_swr_ctrl_data {
  258. struct platform_device *rx_swr_pdev;
  259. };
  260. struct rx_swr_ctrl_platform_data {
  261. void *handle; /* holds codec private data */
  262. int (*read)(void *handle, int reg);
  263. int (*write)(void *handle, int reg, int val);
  264. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  265. int (*clk)(void *handle, bool enable);
  266. int (*handle_irq)(void *handle,
  267. irqreturn_t (*swrm_irq_handler)(int irq,
  268. void *data),
  269. void *swrm_handle,
  270. int action);
  271. };
  272. enum {
  273. RX_MACRO_AIF_INVALID = 0,
  274. RX_MACRO_AIF1_PB,
  275. RX_MACRO_AIF2_PB,
  276. RX_MACRO_AIF3_PB,
  277. RX_MACRO_AIF4_PB,
  278. RX_MACRO_AIF_ECHO,
  279. RX_MACRO_MAX_DAIS,
  280. };
  281. enum {
  282. RX_MACRO_AIF1_CAP = 0,
  283. RX_MACRO_AIF2_CAP,
  284. RX_MACRO_AIF3_CAP,
  285. RX_MACRO_MAX_AIF_CAP_DAIS
  286. };
  287. /*
  288. * @dev: rx macro device pointer
  289. * @comp_enabled: compander enable mixer value set
  290. * @prim_int_users: Users of interpolator
  291. * @rx_mclk_users: RX MCLK users count
  292. * @vi_feed_value: VI sense mask
  293. * @swr_clk_lock: to lock swr master clock operations
  294. * @swr_ctrl_data: SoundWire data structure
  295. * @swr_plat_data: Soundwire platform data
  296. * @rx_macro_add_child_devices_work: work for adding child devices
  297. * @rx_swr_gpio_p: used by pinctrl API
  298. * @component: codec handle
  299. */
  300. struct rx_macro_priv {
  301. struct device *dev;
  302. int comp_enabled[RX_MACRO_COMP_MAX];
  303. /* Main path clock users count */
  304. int main_clk_users[INTERP_MAX];
  305. int rx_port_value[RX_MACRO_PORTS_MAX];
  306. u16 prim_int_users[INTERP_MAX];
  307. int rx_mclk_users;
  308. int swr_clk_users;
  309. bool dapm_mclk_enable;
  310. bool reset_swr;
  311. int clsh_users;
  312. int rx_mclk_cnt;
  313. bool is_native_on;
  314. bool is_ear_mode_on;
  315. bool dev_up;
  316. bool hph_pwr_mode;
  317. bool hph_hd2_mode;
  318. struct mutex mclk_lock;
  319. struct mutex swr_clk_lock;
  320. struct rx_swr_ctrl_data *swr_ctrl_data;
  321. struct rx_swr_ctrl_platform_data swr_plat_data;
  322. struct work_struct rx_macro_add_child_devices_work;
  323. struct device_node *rx_swr_gpio_p;
  324. struct snd_soc_component *component;
  325. unsigned long active_ch_mask[RX_MACRO_MAX_DAIS];
  326. unsigned long active_ch_cnt[RX_MACRO_MAX_DAIS];
  327. u16 bit_width[RX_MACRO_MAX_DAIS];
  328. char __iomem *rx_io_base;
  329. char __iomem *rx_mclk_mode_muxsel;
  330. struct rx_macro_idle_detect_config idle_det_cfg;
  331. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  332. [RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  333. struct platform_device *pdev_child_devices
  334. [RX_MACRO_CHILD_DEVICES_MAX];
  335. int child_count;
  336. int is_softclip_on;
  337. int softclip_clk_users;
  338. struct rx_macro_bcl_pmic_params bcl_pmic_params;
  339. u16 clk_id;
  340. u16 default_clk_id;
  341. };
  342. static struct snd_soc_dai_driver rx_macro_dai[];
  343. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  344. static const char * const rx_int_mix_mux_text[] = {
  345. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  346. };
  347. static const char * const rx_prim_mix_text[] = {
  348. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  349. "RX3", "RX4", "RX5"
  350. };
  351. static const char * const rx_sidetone_mix_text[] = {
  352. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  353. };
  354. static const char * const iir_inp_mux_text[] = {
  355. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  356. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  357. };
  358. static const char * const rx_int_dem_inp_mux_text[] = {
  359. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  360. };
  361. static const char * const rx_int0_1_interp_mux_text[] = {
  362. "ZERO", "RX INT0_1 MIX1",
  363. };
  364. static const char * const rx_int1_1_interp_mux_text[] = {
  365. "ZERO", "RX INT1_1 MIX1",
  366. };
  367. static const char * const rx_int2_1_interp_mux_text[] = {
  368. "ZERO", "RX INT2_1 MIX1",
  369. };
  370. static const char * const rx_int0_2_interp_mux_text[] = {
  371. "ZERO", "RX INT0_2 MUX",
  372. };
  373. static const char * const rx_int1_2_interp_mux_text[] = {
  374. "ZERO", "RX INT1_2 MUX",
  375. };
  376. static const char * const rx_int2_2_interp_mux_text[] = {
  377. "ZERO", "RX INT2_2 MUX",
  378. };
  379. static const char *const rx_macro_mux_text[] = {
  380. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  381. };
  382. static const char *const rx_macro_ear_mode_text[] = {"OFF", "ON"};
  383. static const struct soc_enum rx_macro_ear_mode_enum =
  384. SOC_ENUM_SINGLE_EXT(2, rx_macro_ear_mode_text);
  385. static const char *const rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  386. static const struct soc_enum rx_macro_hph_hd2_mode_enum =
  387. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_hd2_mode_text);
  388. static const char *const rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  389. static const struct soc_enum rx_macro_hph_pwr_mode_enum =
  390. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_pwr_mode_text);
  391. static const char * const rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  392. static const struct soc_enum rx_macro_vbat_bcl_gsm_mode_enum =
  393. SOC_ENUM_SINGLE_EXT(2, rx_macro_vbat_bcl_gsm_mode_text);
  394. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  395. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  396. };
  397. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  398. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  399. RX_MACRO_DAPM_ENUM(rx_int0_2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  400. rx_int_mix_mux_text);
  401. RX_MACRO_DAPM_ENUM(rx_int1_2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  402. rx_int_mix_mux_text);
  403. RX_MACRO_DAPM_ENUM(rx_int2_2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  404. rx_int_mix_mux_text);
  405. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  406. rx_prim_mix_text);
  407. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  408. rx_prim_mix_text);
  409. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  410. rx_prim_mix_text);
  411. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  412. rx_prim_mix_text);
  413. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  414. rx_prim_mix_text);
  415. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  416. rx_prim_mix_text);
  417. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  418. rx_prim_mix_text);
  419. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  420. rx_prim_mix_text);
  421. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  422. rx_prim_mix_text);
  423. RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  424. rx_sidetone_mix_text);
  425. RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  426. rx_sidetone_mix_text);
  427. RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  428. rx_sidetone_mix_text);
  429. RX_MACRO_DAPM_ENUM(iir0_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  430. iir_inp_mux_text);
  431. RX_MACRO_DAPM_ENUM(iir0_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  432. iir_inp_mux_text);
  433. RX_MACRO_DAPM_ENUM(iir0_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  434. iir_inp_mux_text);
  435. RX_MACRO_DAPM_ENUM(iir0_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  436. iir_inp_mux_text);
  437. RX_MACRO_DAPM_ENUM(iir1_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  438. iir_inp_mux_text);
  439. RX_MACRO_DAPM_ENUM(iir1_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  440. iir_inp_mux_text);
  441. RX_MACRO_DAPM_ENUM(iir1_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  442. iir_inp_mux_text);
  443. RX_MACRO_DAPM_ENUM(iir1_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  444. iir_inp_mux_text);
  445. RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  446. rx_int0_1_interp_mux_text);
  447. RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  448. rx_int1_1_interp_mux_text);
  449. RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  450. rx_int2_1_interp_mux_text);
  451. RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  452. rx_int0_2_interp_mux_text);
  453. RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  454. rx_int1_2_interp_mux_text);
  455. RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  456. rx_int2_2_interp_mux_text);
  457. RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, BOLERO_CDC_RX_RX0_RX_PATH_CFG1, 0,
  458. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  459. rx_macro_int_dem_inp_mux_put);
  460. RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, BOLERO_CDC_RX_RX1_RX_PATH_CFG1, 0,
  461. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  462. rx_macro_int_dem_inp_mux_put);
  463. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx0, SND_SOC_NOPM, 0, rx_macro_mux_text,
  464. rx_macro_mux_get, rx_macro_mux_put);
  465. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx1, SND_SOC_NOPM, 0, rx_macro_mux_text,
  466. rx_macro_mux_get, rx_macro_mux_put);
  467. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx2, SND_SOC_NOPM, 0, rx_macro_mux_text,
  468. rx_macro_mux_get, rx_macro_mux_put);
  469. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx3, SND_SOC_NOPM, 0, rx_macro_mux_text,
  470. rx_macro_mux_get, rx_macro_mux_put);
  471. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx4, SND_SOC_NOPM, 0, rx_macro_mux_text,
  472. rx_macro_mux_get, rx_macro_mux_put);
  473. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx5, SND_SOC_NOPM, 0, rx_macro_mux_text,
  474. rx_macro_mux_get, rx_macro_mux_put);
  475. static const char * const rx_echo_mux_text[] = {
  476. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  477. };
  478. static const struct soc_enum rx_mix_tx2_mux_enum =
  479. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  480. rx_echo_mux_text);
  481. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  482. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  483. static const struct soc_enum rx_mix_tx1_mux_enum =
  484. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  485. rx_echo_mux_text);
  486. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  487. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  488. static const struct soc_enum rx_mix_tx0_mux_enum =
  489. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  490. rx_echo_mux_text);
  491. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  492. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  493. static struct snd_soc_dai_ops rx_macro_dai_ops = {
  494. .hw_params = rx_macro_hw_params,
  495. .get_channel_map = rx_macro_get_channel_map,
  496. };
  497. static struct snd_soc_dai_driver rx_macro_dai[] = {
  498. {
  499. .name = "rx_macro_rx1",
  500. .id = RX_MACRO_AIF1_PB,
  501. .playback = {
  502. .stream_name = "RX_MACRO_AIF1 Playback",
  503. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  504. .formats = RX_MACRO_FORMATS,
  505. .rate_max = 384000,
  506. .rate_min = 8000,
  507. .channels_min = 1,
  508. .channels_max = 2,
  509. },
  510. .ops = &rx_macro_dai_ops,
  511. },
  512. {
  513. .name = "rx_macro_rx2",
  514. .id = RX_MACRO_AIF2_PB,
  515. .playback = {
  516. .stream_name = "RX_MACRO_AIF2 Playback",
  517. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  518. .formats = RX_MACRO_FORMATS,
  519. .rate_max = 384000,
  520. .rate_min = 8000,
  521. .channels_min = 1,
  522. .channels_max = 2,
  523. },
  524. .ops = &rx_macro_dai_ops,
  525. },
  526. {
  527. .name = "rx_macro_rx3",
  528. .id = RX_MACRO_AIF3_PB,
  529. .playback = {
  530. .stream_name = "RX_MACRO_AIF3 Playback",
  531. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  532. .formats = RX_MACRO_FORMATS,
  533. .rate_max = 384000,
  534. .rate_min = 8000,
  535. .channels_min = 1,
  536. .channels_max = 2,
  537. },
  538. .ops = &rx_macro_dai_ops,
  539. },
  540. {
  541. .name = "rx_macro_rx4",
  542. .id = RX_MACRO_AIF4_PB,
  543. .playback = {
  544. .stream_name = "RX_MACRO_AIF4 Playback",
  545. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  546. .formats = RX_MACRO_FORMATS,
  547. .rate_max = 384000,
  548. .rate_min = 8000,
  549. .channels_min = 1,
  550. .channels_max = 2,
  551. },
  552. .ops = &rx_macro_dai_ops,
  553. },
  554. {
  555. .name = "rx_macro_echo",
  556. .id = RX_MACRO_AIF_ECHO,
  557. .capture = {
  558. .stream_name = "RX_AIF_ECHO Capture",
  559. .rates = RX_MACRO_ECHO_RATES,
  560. .formats = RX_MACRO_ECHO_FORMATS,
  561. .rate_max = 48000,
  562. .rate_min = 8000,
  563. .channels_min = 1,
  564. .channels_max = 3,
  565. },
  566. .ops = &rx_macro_dai_ops,
  567. },
  568. };
  569. static int get_impedance_index(int imped)
  570. {
  571. int i = 0;
  572. if (imped < imped_index[i].imped_val) {
  573. pr_debug("%s, detected impedance is less than %d Ohm\n",
  574. __func__, imped_index[i].imped_val);
  575. i = 0;
  576. goto ret;
  577. }
  578. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  579. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  580. __func__,
  581. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  582. i = ARRAY_SIZE(imped_index) - 1;
  583. goto ret;
  584. }
  585. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  586. if (imped >= imped_index[i].imped_val &&
  587. imped < imped_index[i + 1].imped_val)
  588. break;
  589. }
  590. ret:
  591. pr_debug("%s: selected impedance index = %d\n",
  592. __func__, imped_index[i].index);
  593. return imped_index[i].index;
  594. }
  595. /*
  596. * rx_macro_wcd_clsh_imped_config -
  597. * This function updates HPHL and HPHR gain settings
  598. * according to the impedance value.
  599. *
  600. * @component: codec pointer handle
  601. * @imped: impedance value of HPHL/R
  602. * @reset: bool variable to reset registers when teardown
  603. */
  604. static void rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  605. int imped, bool reset)
  606. {
  607. int i;
  608. int index = 0;
  609. int table_size;
  610. static const struct rx_macro_reg_mask_val
  611. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  612. table_size = ARRAY_SIZE(imped_table);
  613. imped_table_ptr = imped_table;
  614. /* reset = 1, which means request is to reset the register values */
  615. if (reset) {
  616. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  617. snd_soc_component_update_bits(component,
  618. imped_table_ptr[index][i].reg,
  619. imped_table_ptr[index][i].mask, 0);
  620. return;
  621. }
  622. index = get_impedance_index(imped);
  623. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  624. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  625. return;
  626. }
  627. if (index >= table_size) {
  628. pr_debug("%s, impedance index not in range = %d\n", __func__,
  629. index);
  630. return;
  631. }
  632. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  633. snd_soc_component_update_bits(component,
  634. imped_table_ptr[index][i].reg,
  635. imped_table_ptr[index][i].mask,
  636. imped_table_ptr[index][i].val);
  637. }
  638. static bool rx_macro_get_data(struct snd_soc_component *component,
  639. struct device **rx_dev,
  640. struct rx_macro_priv **rx_priv,
  641. const char *func_name)
  642. {
  643. *rx_dev = bolero_get_device_ptr(component->dev, RX_MACRO);
  644. if (!(*rx_dev)) {
  645. dev_err(component->dev,
  646. "%s: null device for macro!\n", func_name);
  647. return false;
  648. }
  649. *rx_priv = dev_get_drvdata((*rx_dev));
  650. if (!(*rx_priv)) {
  651. dev_err(component->dev,
  652. "%s: priv is null for macro!\n", func_name);
  653. return false;
  654. }
  655. if (!(*rx_priv)->component) {
  656. dev_err(component->dev,
  657. "%s: rx_priv component is not initialized!\n", func_name);
  658. return false;
  659. }
  660. return true;
  661. }
  662. static int rx_macro_set_port_map(struct snd_soc_component *component,
  663. u32 usecase, u32 size, void *data)
  664. {
  665. struct device *rx_dev = NULL;
  666. struct rx_macro_priv *rx_priv = NULL;
  667. struct swrm_port_config port_cfg;
  668. int ret = 0;
  669. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  670. return -EINVAL;
  671. memset(&port_cfg, 0, sizeof(port_cfg));
  672. port_cfg.uc = usecase;
  673. port_cfg.size = size;
  674. port_cfg.params = data;
  675. ret = swrm_wcd_notify(
  676. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  677. SWR_SET_PORT_MAP, &port_cfg);
  678. return ret;
  679. }
  680. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  681. struct snd_ctl_elem_value *ucontrol)
  682. {
  683. struct snd_soc_dapm_widget *widget =
  684. snd_soc_dapm_kcontrol_widget(kcontrol);
  685. struct snd_soc_component *component =
  686. snd_soc_dapm_to_component(widget->dapm);
  687. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  688. unsigned int val = 0;
  689. unsigned short look_ahead_dly_reg =
  690. BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  691. val = ucontrol->value.enumerated.item[0];
  692. if (val >= e->items)
  693. return -EINVAL;
  694. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  695. widget->name, val);
  696. if (e->reg == BOLERO_CDC_RX_RX0_RX_PATH_CFG1)
  697. look_ahead_dly_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  698. else if (e->reg == BOLERO_CDC_RX_RX1_RX_PATH_CFG1)
  699. look_ahead_dly_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  700. /* Set Look Ahead Delay */
  701. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  702. 0x08, (val ? 0x08 : 0x00));
  703. /* Set DEM INP Select */
  704. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  705. }
  706. static int rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  707. u8 rate_reg_val,
  708. u32 sample_rate)
  709. {
  710. u8 int_1_mix1_inp = 0;
  711. u32 j = 0, port = 0;
  712. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  713. u16 int_fs_reg = 0;
  714. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  715. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  716. struct snd_soc_component *component = dai->component;
  717. struct device *rx_dev = NULL;
  718. struct rx_macro_priv *rx_priv = NULL;
  719. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  720. return -EINVAL;
  721. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  722. RX_MACRO_PORTS_MAX) {
  723. int_1_mix1_inp = port;
  724. if ((int_1_mix1_inp < RX_MACRO_RX0) ||
  725. (int_1_mix1_inp > RX_MACRO_PORTS_MAX)) {
  726. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  727. __func__, dai->id);
  728. return -EINVAL;
  729. }
  730. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0;
  731. /*
  732. * Loop through all interpolator MUX inputs and find out
  733. * to which interpolator input, the rx port
  734. * is connected
  735. */
  736. for (j = 0; j < INTERP_MAX; j++) {
  737. int_mux_cfg1 = int_mux_cfg0 + 4;
  738. int_mux_cfg0_val = snd_soc_component_read32(
  739. component, int_mux_cfg0);
  740. int_mux_cfg1_val = snd_soc_component_read32(
  741. component, int_mux_cfg1);
  742. inp0_sel = int_mux_cfg0_val & 0x07;
  743. inp1_sel = (int_mux_cfg0_val >> 4) & 0x038;
  744. inp2_sel = (int_mux_cfg1_val >> 4) & 0x038;
  745. if ((inp0_sel == int_1_mix1_inp) ||
  746. (inp1_sel == int_1_mix1_inp) ||
  747. (inp2_sel == int_1_mix1_inp)) {
  748. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  749. 0x80 * j;
  750. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  751. __func__, dai->id, j);
  752. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  753. __func__, j, sample_rate);
  754. /* sample_rate is in Hz */
  755. snd_soc_component_update_bits(component,
  756. int_fs_reg,
  757. 0x0F, rate_reg_val);
  758. }
  759. int_mux_cfg0 += 8;
  760. }
  761. }
  762. return 0;
  763. }
  764. static int rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  765. u8 rate_reg_val,
  766. u32 sample_rate)
  767. {
  768. u8 int_2_inp = 0;
  769. u32 j = 0, port = 0;
  770. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  771. u8 int_mux_cfg1_val = 0;
  772. struct snd_soc_component *component = dai->component;
  773. struct device *rx_dev = NULL;
  774. struct rx_macro_priv *rx_priv = NULL;
  775. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  776. return -EINVAL;
  777. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  778. RX_MACRO_PORTS_MAX) {
  779. int_2_inp = port;
  780. if ((int_2_inp < RX_MACRO_RX0) ||
  781. (int_2_inp > RX_MACRO_PORTS_MAX)) {
  782. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  783. __func__, dai->id);
  784. return -EINVAL;
  785. }
  786. int_mux_cfg1 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1;
  787. for (j = 0; j < INTERP_MAX; j++) {
  788. int_mux_cfg1_val = snd_soc_component_read32(
  789. component, int_mux_cfg1) &
  790. 0x07;
  791. if (int_mux_cfg1_val == int_2_inp) {
  792. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  793. 0x80 * j;
  794. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  795. __func__, dai->id, j);
  796. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  797. __func__, j, sample_rate);
  798. snd_soc_component_update_bits(
  799. component, int_fs_reg,
  800. 0x0F, rate_reg_val);
  801. }
  802. int_mux_cfg1 += 8;
  803. }
  804. }
  805. return 0;
  806. }
  807. static bool rx_macro_is_fractional_sample_rate(u32 sample_rate)
  808. {
  809. switch (sample_rate) {
  810. case SAMPLING_RATE_44P1KHZ:
  811. case SAMPLING_RATE_88P2KHZ:
  812. case SAMPLING_RATE_176P4KHZ:
  813. case SAMPLING_RATE_352P8KHZ:
  814. return true;
  815. default:
  816. return false;
  817. }
  818. return false;
  819. }
  820. static int rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  821. u32 sample_rate)
  822. {
  823. struct snd_soc_component *component = dai->component;
  824. int rate_val = 0;
  825. int i = 0, ret = 0;
  826. struct device *rx_dev = NULL;
  827. struct rx_macro_priv *rx_priv = NULL;
  828. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  829. return -EINVAL;
  830. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  831. if (sample_rate == sr_val_tbl[i].sample_rate) {
  832. rate_val = sr_val_tbl[i].rate_val;
  833. if (rx_macro_is_fractional_sample_rate(sample_rate))
  834. rx_priv->is_native_on = true;
  835. else
  836. rx_priv->is_native_on = false;
  837. break;
  838. }
  839. }
  840. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  841. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  842. __func__, sample_rate);
  843. return -EINVAL;
  844. }
  845. ret = rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  846. if (ret)
  847. return ret;
  848. ret = rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  849. if (ret)
  850. return ret;
  851. return ret;
  852. }
  853. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  854. struct snd_pcm_hw_params *params,
  855. struct snd_soc_dai *dai)
  856. {
  857. struct snd_soc_component *component = dai->component;
  858. int ret = 0;
  859. struct device *rx_dev = NULL;
  860. struct rx_macro_priv *rx_priv = NULL;
  861. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  862. return -EINVAL;
  863. dev_dbg(component->dev,
  864. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  865. dai->name, dai->id, params_rate(params),
  866. params_channels(params));
  867. switch (substream->stream) {
  868. case SNDRV_PCM_STREAM_PLAYBACK:
  869. ret = rx_macro_set_interpolator_rate(dai, params_rate(params));
  870. if (ret) {
  871. pr_err("%s: cannot set sample rate: %u\n",
  872. __func__, params_rate(params));
  873. return ret;
  874. }
  875. rx_priv->bit_width[dai->id] = params_width(params);
  876. break;
  877. case SNDRV_PCM_STREAM_CAPTURE:
  878. default:
  879. break;
  880. }
  881. return 0;
  882. }
  883. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  884. unsigned int *tx_num, unsigned int *tx_slot,
  885. unsigned int *rx_num, unsigned int *rx_slot)
  886. {
  887. struct snd_soc_component *component = dai->component;
  888. struct device *rx_dev = NULL;
  889. struct rx_macro_priv *rx_priv = NULL;
  890. unsigned int temp = 0, ch_mask = 0;
  891. u16 val = 0, mask = 0, cnt = 0, i = 0;
  892. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  893. return -EINVAL;
  894. switch (dai->id) {
  895. case RX_MACRO_AIF1_PB:
  896. case RX_MACRO_AIF2_PB:
  897. case RX_MACRO_AIF3_PB:
  898. case RX_MACRO_AIF4_PB:
  899. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  900. RX_MACRO_PORTS_MAX) {
  901. ch_mask |= (1 << temp);
  902. if (++i == RX_MACRO_MAX_DMA_CH_PER_PORT)
  903. break;
  904. }
  905. *rx_slot = ch_mask;
  906. *rx_num = rx_priv->active_ch_cnt[dai->id];
  907. break;
  908. case RX_MACRO_AIF_ECHO:
  909. val = snd_soc_component_read32(component,
  910. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4);
  911. if (val & RX_MACRO_EC_MIX_TX0_MASK) {
  912. mask |= 0x1;
  913. cnt++;
  914. }
  915. if (val & RX_MACRO_EC_MIX_TX1_MASK) {
  916. mask |= 0x2;
  917. cnt++;
  918. }
  919. val = snd_soc_component_read32(component,
  920. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5);
  921. if (val & RX_MACRO_EC_MIX_TX2_MASK) {
  922. mask |= 0x4;
  923. cnt++;
  924. }
  925. *tx_slot = mask;
  926. *tx_num = cnt;
  927. break;
  928. default:
  929. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  930. break;
  931. }
  932. return 0;
  933. }
  934. static int rx_macro_mclk_enable(struct rx_macro_priv *rx_priv,
  935. bool mclk_enable, bool dapm)
  936. {
  937. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  938. int ret = 0;
  939. if (regmap == NULL) {
  940. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  941. return -EINVAL;
  942. }
  943. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  944. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  945. mutex_lock(&rx_priv->mclk_lock);
  946. if (mclk_enable) {
  947. if (rx_priv->rx_mclk_users == 0) {
  948. if (rx_priv->is_native_on)
  949. rx_priv->clk_id = RX_CORE_CLK;
  950. ret = bolero_clk_rsc_request_clock(rx_priv->dev,
  951. rx_priv->default_clk_id,
  952. rx_priv->clk_id,
  953. true);
  954. if (ret < 0) {
  955. dev_err(rx_priv->dev,
  956. "%s: rx request clock enable failed\n",
  957. __func__);
  958. goto exit;
  959. }
  960. bolero_clk_rsc_fs_gen_request(rx_priv->dev,
  961. true);
  962. regcache_mark_dirty(regmap);
  963. regcache_sync_region(regmap,
  964. RX_START_OFFSET,
  965. RX_MAX_OFFSET);
  966. regmap_update_bits(regmap,
  967. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  968. 0x01, 0x01);
  969. regmap_update_bits(regmap,
  970. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  971. 0x02, 0x02);
  972. regmap_update_bits(regmap,
  973. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  974. 0x01, 0x01);
  975. }
  976. rx_priv->rx_mclk_users++;
  977. } else {
  978. if (rx_priv->rx_mclk_users <= 0) {
  979. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  980. __func__);
  981. rx_priv->rx_mclk_users = 0;
  982. goto exit;
  983. }
  984. rx_priv->rx_mclk_users--;
  985. if (rx_priv->rx_mclk_users == 0) {
  986. regmap_update_bits(regmap,
  987. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  988. 0x01, 0x00);
  989. regmap_update_bits(regmap,
  990. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  991. 0x01, 0x00);
  992. bolero_clk_rsc_fs_gen_request(rx_priv->dev,
  993. false);
  994. bolero_clk_rsc_request_clock(rx_priv->dev,
  995. rx_priv->default_clk_id,
  996. rx_priv->clk_id,
  997. false);
  998. rx_priv->clk_id = rx_priv->default_clk_id;
  999. }
  1000. }
  1001. exit:
  1002. mutex_unlock(&rx_priv->mclk_lock);
  1003. return ret;
  1004. }
  1005. static int rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1006. struct snd_kcontrol *kcontrol, int event)
  1007. {
  1008. struct snd_soc_component *component =
  1009. snd_soc_dapm_to_component(w->dapm);
  1010. int ret = 0;
  1011. struct device *rx_dev = NULL;
  1012. struct rx_macro_priv *rx_priv = NULL;
  1013. int mclk_freq = MCLK_FREQ;
  1014. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1015. return -EINVAL;
  1016. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1017. switch (event) {
  1018. case SND_SOC_DAPM_PRE_PMU:
  1019. /* if swr_clk_users > 0, call device down */
  1020. if (rx_priv->swr_clk_users > 0) {
  1021. if ((rx_priv->clk_id == rx_priv->default_clk_id &&
  1022. rx_priv->is_native_on) ||
  1023. (rx_priv->clk_id == RX_CORE_CLK &&
  1024. !rx_priv->is_native_on)) {
  1025. swrm_wcd_notify(
  1026. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1027. SWR_DEVICE_DOWN, NULL);
  1028. }
  1029. }
  1030. if (rx_priv->is_native_on)
  1031. mclk_freq = MCLK_FREQ_NATIVE;
  1032. swrm_wcd_notify(
  1033. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1034. SWR_CLK_FREQ, &mclk_freq);
  1035. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  1036. if (ret)
  1037. rx_priv->dapm_mclk_enable = false;
  1038. else
  1039. rx_priv->dapm_mclk_enable = true;
  1040. break;
  1041. case SND_SOC_DAPM_POST_PMD:
  1042. if (rx_priv->dapm_mclk_enable)
  1043. ret = rx_macro_mclk_enable(rx_priv, 0, true);
  1044. break;
  1045. default:
  1046. dev_err(rx_priv->dev,
  1047. "%s: invalid DAPM event %d\n", __func__, event);
  1048. ret = -EINVAL;
  1049. }
  1050. return ret;
  1051. }
  1052. static int rx_macro_event_handler(struct snd_soc_component *component,
  1053. u16 event, u32 data)
  1054. {
  1055. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1056. struct device *rx_dev = NULL;
  1057. struct rx_macro_priv *rx_priv = NULL;
  1058. int ret = 0;
  1059. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1060. return -EINVAL;
  1061. switch (event) {
  1062. case BOLERO_MACRO_EVT_RX_MUTE:
  1063. rx_idx = data >> 0x10;
  1064. mute = data & 0xffff;
  1065. val = mute ? 0x10 : 0x00;
  1066. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1067. RX_MACRO_RX_PATH_OFFSET);
  1068. reg_mix = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1069. RX_MACRO_RX_PATH_OFFSET);
  1070. snd_soc_component_update_bits(component, reg,
  1071. 0x10, val);
  1072. snd_soc_component_update_bits(component, reg_mix,
  1073. 0x10, val);
  1074. break;
  1075. case BOLERO_MACRO_EVT_IMPED_TRUE:
  1076. rx_macro_wcd_clsh_imped_config(component, data, true);
  1077. break;
  1078. case BOLERO_MACRO_EVT_IMPED_FALSE:
  1079. rx_macro_wcd_clsh_imped_config(component, data, false);
  1080. break;
  1081. case BOLERO_MACRO_EVT_SSR_DOWN:
  1082. rx_priv->dev_up = false;
  1083. swrm_wcd_notify(
  1084. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1085. SWR_DEVICE_DOWN, NULL);
  1086. swrm_wcd_notify(
  1087. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1088. SWR_DEVICE_SSR_DOWN, NULL);
  1089. break;
  1090. case BOLERO_MACRO_EVT_SSR_UP:
  1091. rx_priv->dev_up = true;
  1092. /* reset swr after ssr/pdr */
  1093. rx_priv->reset_swr = true;
  1094. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1095. ret = bolero_clk_rsc_request_clock(rx_priv->dev,
  1096. rx_priv->default_clk_id,
  1097. RX_CORE_CLK, true);
  1098. if (ret < 0)
  1099. dev_err_ratelimited(rx_priv->dev,
  1100. "%s, failed to enable clk, ret:%d\n",
  1101. __func__, ret);
  1102. else
  1103. bolero_clk_rsc_request_clock(rx_priv->dev,
  1104. rx_priv->default_clk_id,
  1105. RX_CORE_CLK, false);
  1106. swrm_wcd_notify(
  1107. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1108. SWR_DEVICE_SSR_UP, NULL);
  1109. break;
  1110. }
  1111. return ret;
  1112. }
  1113. static int rx_macro_find_playback_dai_id_for_port(int port_id,
  1114. struct rx_macro_priv *rx_priv)
  1115. {
  1116. int i = 0;
  1117. for (i = RX_MACRO_AIF1_PB; i < RX_MACRO_MAX_DAIS; i++) {
  1118. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1119. return i;
  1120. }
  1121. return -EINVAL;
  1122. }
  1123. static int rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1124. struct rx_macro_priv *rx_priv,
  1125. int interp, int path_type)
  1126. {
  1127. int port_id[4] = { 0, 0, 0, 0 };
  1128. int *port_ptr = NULL;
  1129. int num_ports = 0;
  1130. int bit_width = 0, i = 0;
  1131. int mux_reg = 0, mux_reg_val = 0;
  1132. int dai_id = 0, idle_thr = 0;
  1133. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1134. return 0;
  1135. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1136. return 0;
  1137. port_ptr = &port_id[0];
  1138. num_ports = 0;
  1139. /*
  1140. * Read interpolator MUX input registers and find
  1141. * which cdc_dma port is connected and store the port
  1142. * numbers in port_id array.
  1143. */
  1144. if (path_type == INTERP_MIX_PATH) {
  1145. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1146. 2 * interp;
  1147. mux_reg_val = snd_soc_component_read32(component, mux_reg) &
  1148. 0x0f;
  1149. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1150. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1151. *port_ptr++ = mux_reg_val - 1;
  1152. num_ports++;
  1153. }
  1154. }
  1155. if (path_type == INTERP_MAIN_PATH) {
  1156. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1157. 2 * (interp - 1);
  1158. mux_reg_val = snd_soc_component_read32(component, mux_reg) &
  1159. 0x0f;
  1160. i = RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1161. while (i) {
  1162. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1163. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1164. *port_ptr++ = mux_reg_val -
  1165. INTn_1_INP_SEL_RX0;
  1166. num_ports++;
  1167. }
  1168. mux_reg_val =
  1169. (snd_soc_component_read32(component, mux_reg) &
  1170. 0xf0) >> 4;
  1171. mux_reg += 1;
  1172. i--;
  1173. }
  1174. }
  1175. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1176. __func__, num_ports, port_id[0], port_id[1],
  1177. port_id[2], port_id[3]);
  1178. i = 0;
  1179. while (num_ports) {
  1180. dai_id = rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1181. rx_priv);
  1182. if ((dai_id >= 0) && (dai_id < RX_MACRO_MAX_DAIS)) {
  1183. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1184. __func__, dai_id,
  1185. rx_priv->bit_width[dai_id]);
  1186. if (rx_priv->bit_width[dai_id] > bit_width)
  1187. bit_width = rx_priv->bit_width[dai_id];
  1188. }
  1189. num_ports--;
  1190. }
  1191. switch (bit_width) {
  1192. case 16:
  1193. idle_thr = 0xff; /* F16 */
  1194. break;
  1195. case 24:
  1196. case 32:
  1197. idle_thr = 0x03; /* F22 */
  1198. break;
  1199. default:
  1200. idle_thr = 0x00;
  1201. break;
  1202. }
  1203. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1204. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1205. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1206. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1207. snd_soc_component_write(component,
  1208. BOLERO_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1209. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1210. }
  1211. return 0;
  1212. }
  1213. static int rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1214. struct snd_kcontrol *kcontrol, int event)
  1215. {
  1216. struct snd_soc_component *component =
  1217. snd_soc_dapm_to_component(w->dapm);
  1218. u16 gain_reg = 0, mix_reg = 0;
  1219. struct device *rx_dev = NULL;
  1220. struct rx_macro_priv *rx_priv = NULL;
  1221. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1222. return -EINVAL;
  1223. if (w->shift >= INTERP_MAX) {
  1224. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1225. __func__, w->shift, w->name);
  1226. return -EINVAL;
  1227. }
  1228. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1229. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1230. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1231. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1232. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1233. switch (event) {
  1234. case SND_SOC_DAPM_PRE_PMU:
  1235. rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1236. INTERP_MIX_PATH);
  1237. rx_macro_enable_interp_clk(component, event, w->shift);
  1238. /* Clk enable */
  1239. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x20);
  1240. break;
  1241. case SND_SOC_DAPM_POST_PMU:
  1242. snd_soc_component_write(component, gain_reg,
  1243. snd_soc_component_read32(component, gain_reg));
  1244. break;
  1245. case SND_SOC_DAPM_POST_PMD:
  1246. /* Clk Disable */
  1247. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1248. rx_macro_enable_interp_clk(component, event, w->shift);
  1249. /* Reset enable and disable */
  1250. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1251. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1252. break;
  1253. }
  1254. return 0;
  1255. }
  1256. static int rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1257. struct snd_kcontrol *kcontrol,
  1258. int event)
  1259. {
  1260. struct snd_soc_component *component =
  1261. snd_soc_dapm_to_component(w->dapm);
  1262. u16 gain_reg = 0;
  1263. u16 reg = 0;
  1264. struct device *rx_dev = NULL;
  1265. struct rx_macro_priv *rx_priv = NULL;
  1266. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1267. return -EINVAL;
  1268. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1269. if (w->shift >= INTERP_MAX) {
  1270. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1271. __func__, w->shift, w->name);
  1272. return -EINVAL;
  1273. }
  1274. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1275. RX_MACRO_RX_PATH_OFFSET);
  1276. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1277. RX_MACRO_RX_PATH_OFFSET);
  1278. switch (event) {
  1279. case SND_SOC_DAPM_PRE_PMU:
  1280. rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1281. INTERP_MAIN_PATH);
  1282. rx_macro_enable_interp_clk(component, event, w->shift);
  1283. break;
  1284. case SND_SOC_DAPM_POST_PMU:
  1285. snd_soc_component_write(component, gain_reg,
  1286. snd_soc_component_read32(component, gain_reg));
  1287. break;
  1288. case SND_SOC_DAPM_POST_PMD:
  1289. rx_macro_enable_interp_clk(component, event, w->shift);
  1290. break;
  1291. }
  1292. return 0;
  1293. }
  1294. static int rx_macro_config_compander(struct snd_soc_component *component,
  1295. struct rx_macro_priv *rx_priv,
  1296. int interp_n, int event)
  1297. {
  1298. int comp = 0;
  1299. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0;
  1300. /* AUX does not have compander */
  1301. if (interp_n == INTERP_AUX)
  1302. return 0;
  1303. comp = interp_n;
  1304. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1305. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  1306. if (!rx_priv->comp_enabled[comp])
  1307. return 0;
  1308. comp_ctl0_reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  1309. (comp * RX_MACRO_COMP_OFFSET);
  1310. rx_path_cfg0_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0 +
  1311. (comp * RX_MACRO_RX_PATH_OFFSET);
  1312. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1313. /* Enable Compander Clock */
  1314. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1315. 0x01, 0x01);
  1316. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1317. 0x02, 0x02);
  1318. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1319. 0x02, 0x00);
  1320. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1321. 0x02, 0x02);
  1322. }
  1323. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1324. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1325. 0x04, 0x04);
  1326. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1327. 0x02, 0x00);
  1328. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1329. 0x01, 0x00);
  1330. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1331. 0x04, 0x00);
  1332. }
  1333. return 0;
  1334. }
  1335. static void rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1336. struct rx_macro_priv *rx_priv,
  1337. bool enable)
  1338. {
  1339. if (enable) {
  1340. if (rx_priv->softclip_clk_users == 0)
  1341. snd_soc_component_update_bits(component,
  1342. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1343. 0x01, 0x01);
  1344. rx_priv->softclip_clk_users++;
  1345. } else {
  1346. rx_priv->softclip_clk_users--;
  1347. if (rx_priv->softclip_clk_users == 0)
  1348. snd_soc_component_update_bits(component,
  1349. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1350. 0x01, 0x00);
  1351. }
  1352. }
  1353. static int rx_macro_config_softclip(struct snd_soc_component *component,
  1354. struct rx_macro_priv *rx_priv,
  1355. int event)
  1356. {
  1357. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1358. __func__, event, rx_priv->is_softclip_on);
  1359. if (!rx_priv->is_softclip_on)
  1360. return 0;
  1361. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1362. /* Enable Softclip clock */
  1363. rx_macro_enable_softclip_clk(component, rx_priv, true);
  1364. /* Enable Softclip control */
  1365. snd_soc_component_update_bits(component,
  1366. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1367. }
  1368. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1369. snd_soc_component_update_bits(component,
  1370. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1371. rx_macro_enable_softclip_clk(component, rx_priv, false);
  1372. }
  1373. return 0;
  1374. }
  1375. static inline void
  1376. rx_macro_enable_clsh_block(struct rx_macro_priv *rx_priv, bool enable)
  1377. {
  1378. if ((enable && ++rx_priv->clsh_users == 1) ||
  1379. (!enable && --rx_priv->clsh_users == 0))
  1380. snd_soc_component_update_bits(rx_priv->component,
  1381. BOLERO_CDC_RX_CLSH_CRC, 0x01,
  1382. (u8) enable);
  1383. if (rx_priv->clsh_users < 0)
  1384. rx_priv->clsh_users = 0;
  1385. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1386. rx_priv->clsh_users, enable);
  1387. }
  1388. static int rx_macro_config_classh(struct snd_soc_component *component,
  1389. struct rx_macro_priv *rx_priv,
  1390. int interp_n, int event)
  1391. {
  1392. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1393. rx_macro_enable_clsh_block(rx_priv, false);
  1394. return 0;
  1395. }
  1396. if (!SND_SOC_DAPM_EVENT_ON(event))
  1397. return 0;
  1398. rx_macro_enable_clsh_block(rx_priv, true);
  1399. if (interp_n == INTERP_HPHL ||
  1400. interp_n == INTERP_HPHR) {
  1401. /*
  1402. * These K1 values depend on the Headphone Impedance
  1403. * For now it is assumed to be 16 ohm
  1404. */
  1405. snd_soc_component_update_bits(component,
  1406. BOLERO_CDC_RX_CLSH_K1_LSB,
  1407. 0xFF, 0xC0);
  1408. snd_soc_component_update_bits(component,
  1409. BOLERO_CDC_RX_CLSH_K1_MSB,
  1410. 0x0F, 0x00);
  1411. }
  1412. switch (interp_n) {
  1413. case INTERP_HPHL:
  1414. if (rx_priv->is_ear_mode_on)
  1415. snd_soc_component_update_bits(component,
  1416. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1417. 0x3F, 0x39);
  1418. else
  1419. snd_soc_component_update_bits(component,
  1420. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1421. 0x3F, 0x1C);
  1422. snd_soc_component_update_bits(component,
  1423. BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1424. 0x07, 0x00);
  1425. snd_soc_component_update_bits(component,
  1426. BOLERO_CDC_RX_RX0_RX_PATH_CFG0,
  1427. 0x40, 0x40);
  1428. break;
  1429. case INTERP_HPHR:
  1430. snd_soc_component_update_bits(component,
  1431. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1432. 0x3F, 0x1C);
  1433. snd_soc_component_update_bits(component,
  1434. BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1435. 0x07, 0x00);
  1436. snd_soc_component_update_bits(component,
  1437. BOLERO_CDC_RX_RX1_RX_PATH_CFG0,
  1438. 0x40, 0x40);
  1439. break;
  1440. case INTERP_AUX:
  1441. snd_soc_component_update_bits(component,
  1442. BOLERO_CDC_RX_RX2_RX_PATH_CFG0,
  1443. 0x10, 0x10);
  1444. break;
  1445. }
  1446. return 0;
  1447. }
  1448. static void rx_macro_hd2_control(struct snd_soc_component *component,
  1449. u16 interp_idx, int event)
  1450. {
  1451. u16 hd2_scale_reg = 0;
  1452. u16 hd2_enable_reg = 0;
  1453. switch (interp_idx) {
  1454. case INTERP_HPHL:
  1455. hd2_scale_reg = BOLERO_CDC_RX_RX0_RX_PATH_SEC3;
  1456. hd2_enable_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  1457. break;
  1458. case INTERP_HPHR:
  1459. hd2_scale_reg = BOLERO_CDC_RX_RX1_RX_PATH_SEC3;
  1460. hd2_enable_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  1461. break;
  1462. }
  1463. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1464. snd_soc_component_update_bits(component, hd2_scale_reg,
  1465. 0x3C, 0x14);
  1466. snd_soc_component_update_bits(component, hd2_enable_reg,
  1467. 0x04, 0x04);
  1468. }
  1469. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1470. snd_soc_component_update_bits(component, hd2_enable_reg,
  1471. 0x04, 0x00);
  1472. snd_soc_component_update_bits(component, hd2_scale_reg,
  1473. 0x3C, 0x00);
  1474. }
  1475. }
  1476. static int rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1477. struct snd_ctl_elem_value *ucontrol)
  1478. {
  1479. struct snd_soc_component *component =
  1480. snd_soc_kcontrol_component(kcontrol);
  1481. struct rx_macro_priv *rx_priv = NULL;
  1482. struct device *rx_dev = NULL;
  1483. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1484. return -EINVAL;
  1485. ucontrol->value.integer.value[0] =
  1486. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1487. return 0;
  1488. }
  1489. static int rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1490. struct snd_ctl_elem_value *ucontrol)
  1491. {
  1492. struct snd_soc_component *component =
  1493. snd_soc_kcontrol_component(kcontrol);
  1494. struct rx_macro_priv *rx_priv = NULL;
  1495. struct device *rx_dev = NULL;
  1496. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1497. return -EINVAL;
  1498. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1499. ucontrol->value.integer.value[0];
  1500. return 0;
  1501. }
  1502. static int rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1503. struct snd_ctl_elem_value *ucontrol)
  1504. {
  1505. struct snd_soc_component *component =
  1506. snd_soc_kcontrol_component(kcontrol);
  1507. int comp = ((struct soc_multi_mixer_control *)
  1508. kcontrol->private_value)->shift;
  1509. struct device *rx_dev = NULL;
  1510. struct rx_macro_priv *rx_priv = NULL;
  1511. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1512. return -EINVAL;
  1513. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1514. return 0;
  1515. }
  1516. static int rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1517. struct snd_ctl_elem_value *ucontrol)
  1518. {
  1519. struct snd_soc_component *component =
  1520. snd_soc_kcontrol_component(kcontrol);
  1521. int comp = ((struct soc_multi_mixer_control *)
  1522. kcontrol->private_value)->shift;
  1523. int value = ucontrol->value.integer.value[0];
  1524. struct device *rx_dev = NULL;
  1525. struct rx_macro_priv *rx_priv = NULL;
  1526. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1527. return -EINVAL;
  1528. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1529. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1530. rx_priv->comp_enabled[comp] = value;
  1531. return 0;
  1532. }
  1533. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1534. struct snd_ctl_elem_value *ucontrol)
  1535. {
  1536. struct snd_soc_dapm_widget *widget =
  1537. snd_soc_dapm_kcontrol_widget(kcontrol);
  1538. struct snd_soc_component *component =
  1539. snd_soc_dapm_to_component(widget->dapm);
  1540. struct device *rx_dev = NULL;
  1541. struct rx_macro_priv *rx_priv = NULL;
  1542. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1543. return -EINVAL;
  1544. ucontrol->value.integer.value[0] =
  1545. rx_priv->rx_port_value[widget->shift];
  1546. return 0;
  1547. }
  1548. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1549. struct snd_ctl_elem_value *ucontrol)
  1550. {
  1551. struct snd_soc_dapm_widget *widget =
  1552. snd_soc_dapm_kcontrol_widget(kcontrol);
  1553. struct snd_soc_component *component =
  1554. snd_soc_dapm_to_component(widget->dapm);
  1555. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1556. struct snd_soc_dapm_update *update = NULL;
  1557. u32 rx_port_value = ucontrol->value.integer.value[0];
  1558. u32 aif_rst = 0;
  1559. struct device *rx_dev = NULL;
  1560. struct rx_macro_priv *rx_priv = NULL;
  1561. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1562. return -EINVAL;
  1563. aif_rst = rx_priv->rx_port_value[widget->shift];
  1564. if (!rx_port_value) {
  1565. if (aif_rst == 0) {
  1566. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1567. return 0;
  1568. }
  1569. }
  1570. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1571. switch (rx_port_value) {
  1572. case 0:
  1573. clear_bit(widget->shift,
  1574. &rx_priv->active_ch_mask[aif_rst]);
  1575. rx_priv->active_ch_cnt[aif_rst]--;
  1576. break;
  1577. case 1:
  1578. case 2:
  1579. case 3:
  1580. case 4:
  1581. set_bit(widget->shift,
  1582. &rx_priv->active_ch_mask[rx_port_value]);
  1583. rx_priv->active_ch_cnt[rx_port_value]++;
  1584. break;
  1585. default:
  1586. dev_err(component->dev,
  1587. "%s:Invalid AIF_ID for RX_MACRO MUX\n", __func__);
  1588. goto err;
  1589. }
  1590. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1591. rx_port_value, e, update);
  1592. return 0;
  1593. err:
  1594. return -EINVAL;
  1595. }
  1596. static int rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  1597. struct snd_ctl_elem_value *ucontrol)
  1598. {
  1599. struct snd_soc_component *component =
  1600. snd_soc_kcontrol_component(kcontrol);
  1601. struct device *rx_dev = NULL;
  1602. struct rx_macro_priv *rx_priv = NULL;
  1603. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1604. return -EINVAL;
  1605. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  1606. return 0;
  1607. }
  1608. static int rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  1609. struct snd_ctl_elem_value *ucontrol)
  1610. {
  1611. struct snd_soc_component *component =
  1612. snd_soc_kcontrol_component(kcontrol);
  1613. struct device *rx_dev = NULL;
  1614. struct rx_macro_priv *rx_priv = NULL;
  1615. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1616. return -EINVAL;
  1617. rx_priv->is_ear_mode_on =
  1618. (!ucontrol->value.integer.value[0] ? false : true);
  1619. return 0;
  1620. }
  1621. static int rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  1622. struct snd_ctl_elem_value *ucontrol)
  1623. {
  1624. struct snd_soc_component *component =
  1625. snd_soc_kcontrol_component(kcontrol);
  1626. struct device *rx_dev = NULL;
  1627. struct rx_macro_priv *rx_priv = NULL;
  1628. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1629. return -EINVAL;
  1630. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  1631. return 0;
  1632. }
  1633. static int rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  1634. struct snd_ctl_elem_value *ucontrol)
  1635. {
  1636. struct snd_soc_component *component =
  1637. snd_soc_kcontrol_component(kcontrol);
  1638. struct device *rx_dev = NULL;
  1639. struct rx_macro_priv *rx_priv = NULL;
  1640. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1641. return -EINVAL;
  1642. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  1643. return 0;
  1644. }
  1645. static int rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  1646. struct snd_ctl_elem_value *ucontrol)
  1647. {
  1648. struct snd_soc_component *component =
  1649. snd_soc_kcontrol_component(kcontrol);
  1650. struct device *rx_dev = NULL;
  1651. struct rx_macro_priv *rx_priv = NULL;
  1652. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1653. return -EINVAL;
  1654. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  1655. return 0;
  1656. }
  1657. static int rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  1658. struct snd_ctl_elem_value *ucontrol)
  1659. {
  1660. struct snd_soc_component *component =
  1661. snd_soc_kcontrol_component(kcontrol);
  1662. struct device *rx_dev = NULL;
  1663. struct rx_macro_priv *rx_priv = NULL;
  1664. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1665. return -EINVAL;
  1666. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  1667. return 0;
  1668. }
  1669. static int rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1670. struct snd_ctl_elem_value *ucontrol)
  1671. {
  1672. struct snd_soc_component *component =
  1673. snd_soc_kcontrol_component(kcontrol);
  1674. ucontrol->value.integer.value[0] =
  1675. ((snd_soc_component_read32(
  1676. component, BOLERO_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  1677. 1 : 0);
  1678. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1679. ucontrol->value.integer.value[0]);
  1680. return 0;
  1681. }
  1682. static int rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1683. struct snd_ctl_elem_value *ucontrol)
  1684. {
  1685. struct snd_soc_component *component =
  1686. snd_soc_kcontrol_component(kcontrol);
  1687. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1688. ucontrol->value.integer.value[0]);
  1689. /* Set Vbat register configuration for GSM mode bit based on value */
  1690. if (ucontrol->value.integer.value[0])
  1691. snd_soc_component_update_bits(component,
  1692. BOLERO_CDC_RX_BCL_VBAT_CFG,
  1693. 0x04, 0x04);
  1694. else
  1695. snd_soc_component_update_bits(component,
  1696. BOLERO_CDC_RX_BCL_VBAT_CFG,
  1697. 0x04, 0x00);
  1698. return 0;
  1699. }
  1700. static int rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1701. struct snd_ctl_elem_value *ucontrol)
  1702. {
  1703. struct snd_soc_component *component =
  1704. snd_soc_kcontrol_component(kcontrol);
  1705. struct device *rx_dev = NULL;
  1706. struct rx_macro_priv *rx_priv = NULL;
  1707. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1708. return -EINVAL;
  1709. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  1710. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1711. __func__, ucontrol->value.integer.value[0]);
  1712. return 0;
  1713. }
  1714. static int rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1715. struct snd_ctl_elem_value *ucontrol)
  1716. {
  1717. struct snd_soc_component *component =
  1718. snd_soc_kcontrol_component(kcontrol);
  1719. struct device *rx_dev = NULL;
  1720. struct rx_macro_priv *rx_priv = NULL;
  1721. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1722. return -EINVAL;
  1723. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  1724. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  1725. rx_priv->is_softclip_on);
  1726. return 0;
  1727. }
  1728. static int rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1729. struct snd_kcontrol *kcontrol,
  1730. int event)
  1731. {
  1732. struct snd_soc_component *component =
  1733. snd_soc_dapm_to_component(w->dapm);
  1734. struct device *rx_dev = NULL;
  1735. struct rx_macro_priv *rx_priv = NULL;
  1736. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1737. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1738. return -EINVAL;
  1739. switch (event) {
  1740. case SND_SOC_DAPM_PRE_PMU:
  1741. /* Enable clock for VBAT block */
  1742. snd_soc_component_update_bits(component,
  1743. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1744. /* Enable VBAT block */
  1745. snd_soc_component_update_bits(component,
  1746. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  1747. /* Update interpolator with 384K path */
  1748. snd_soc_component_update_bits(component,
  1749. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  1750. /* Update DSM FS rate */
  1751. snd_soc_component_update_bits(component,
  1752. BOLERO_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  1753. /* Use attenuation mode */
  1754. snd_soc_component_update_bits(component,
  1755. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  1756. /* BCL block needs softclip clock to be enabled */
  1757. rx_macro_enable_softclip_clk(component, rx_priv, true);
  1758. /* Enable VBAT at channel level */
  1759. snd_soc_component_update_bits(component,
  1760. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  1761. /* Set the ATTK1 gain */
  1762. snd_soc_component_update_bits(component,
  1763. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  1764. 0xFF, 0xFF);
  1765. snd_soc_component_update_bits(component,
  1766. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  1767. 0xFF, 0x03);
  1768. snd_soc_component_update_bits(component,
  1769. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  1770. 0xFF, 0x00);
  1771. /* Set the ATTK2 gain */
  1772. snd_soc_component_update_bits(component,
  1773. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  1774. 0xFF, 0xFF);
  1775. snd_soc_component_update_bits(component,
  1776. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  1777. 0xFF, 0x03);
  1778. snd_soc_component_update_bits(component,
  1779. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  1780. 0xFF, 0x00);
  1781. /* Set the ATTK3 gain */
  1782. snd_soc_component_update_bits(component,
  1783. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  1784. 0xFF, 0xFF);
  1785. snd_soc_component_update_bits(component,
  1786. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  1787. 0xFF, 0x03);
  1788. snd_soc_component_update_bits(component,
  1789. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  1790. 0xFF, 0x00);
  1791. break;
  1792. case SND_SOC_DAPM_POST_PMD:
  1793. snd_soc_component_update_bits(component,
  1794. BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1795. 0x80, 0x00);
  1796. snd_soc_component_update_bits(component,
  1797. BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  1798. 0x02, 0x00);
  1799. snd_soc_component_update_bits(component,
  1800. BOLERO_CDC_RX_BCL_VBAT_CFG,
  1801. 0x02, 0x02);
  1802. snd_soc_component_update_bits(component,
  1803. BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1804. 0x02, 0x00);
  1805. snd_soc_component_update_bits(component,
  1806. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  1807. 0xFF, 0x00);
  1808. snd_soc_component_update_bits(component,
  1809. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  1810. 0xFF, 0x00);
  1811. snd_soc_component_update_bits(component,
  1812. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  1813. 0xFF, 0x00);
  1814. snd_soc_component_update_bits(component,
  1815. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  1816. 0xFF, 0x00);
  1817. snd_soc_component_update_bits(component,
  1818. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  1819. 0xFF, 0x00);
  1820. snd_soc_component_update_bits(component,
  1821. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  1822. 0xFF, 0x00);
  1823. snd_soc_component_update_bits(component,
  1824. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  1825. 0xFF, 0x00);
  1826. snd_soc_component_update_bits(component,
  1827. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  1828. 0xFF, 0x00);
  1829. snd_soc_component_update_bits(component,
  1830. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  1831. 0xFF, 0x00);
  1832. rx_macro_enable_softclip_clk(component, rx_priv, false);
  1833. snd_soc_component_update_bits(component,
  1834. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  1835. snd_soc_component_update_bits(component,
  1836. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1837. break;
  1838. default:
  1839. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  1840. break;
  1841. }
  1842. return 0;
  1843. }
  1844. static void rx_macro_idle_detect_control(struct snd_soc_component *component,
  1845. struct rx_macro_priv *rx_priv,
  1846. int interp, int event)
  1847. {
  1848. int reg = 0, mask = 0, val = 0;
  1849. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1850. return;
  1851. if (interp == INTERP_HPHL) {
  1852. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1853. mask = 0x01;
  1854. val = 0x01;
  1855. }
  1856. if (interp == INTERP_HPHR) {
  1857. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1858. mask = 0x02;
  1859. val = 0x02;
  1860. }
  1861. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  1862. snd_soc_component_update_bits(component, reg, mask, val);
  1863. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1864. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1865. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  1866. snd_soc_component_write(component,
  1867. BOLERO_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  1868. }
  1869. }
  1870. static void rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  1871. struct rx_macro_priv *rx_priv,
  1872. u16 interp_idx, int event)
  1873. {
  1874. u16 hph_lut_bypass_reg = 0;
  1875. u16 hph_comp_ctrl7 = 0;
  1876. switch (interp_idx) {
  1877. case INTERP_HPHL:
  1878. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_LUT;
  1879. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER0_CTL7;
  1880. break;
  1881. case INTERP_HPHR:
  1882. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_LUT;
  1883. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER1_CTL7;
  1884. break;
  1885. default:
  1886. break;
  1887. }
  1888. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1889. if (interp_idx == INTERP_HPHL) {
  1890. if (rx_priv->is_ear_mode_on)
  1891. snd_soc_component_update_bits(component,
  1892. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  1893. 0x02, 0x02);
  1894. else
  1895. snd_soc_component_update_bits(component,
  1896. hph_lut_bypass_reg,
  1897. 0x80, 0x80);
  1898. } else {
  1899. snd_soc_component_update_bits(component,
  1900. hph_lut_bypass_reg,
  1901. 0x80, 0x80);
  1902. }
  1903. if (rx_priv->hph_pwr_mode)
  1904. snd_soc_component_update_bits(component,
  1905. hph_comp_ctrl7,
  1906. 0x20, 0x00);
  1907. }
  1908. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1909. snd_soc_component_update_bits(component,
  1910. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  1911. 0x02, 0x00);
  1912. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  1913. 0x80, 0x00);
  1914. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  1915. 0x20, 0x0);
  1916. }
  1917. }
  1918. static int rx_macro_enable_interp_clk(struct snd_soc_component *component,
  1919. int event, int interp_idx)
  1920. {
  1921. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  1922. struct device *rx_dev = NULL;
  1923. struct rx_macro_priv *rx_priv = NULL;
  1924. if (!component) {
  1925. pr_err("%s: component is NULL\n", __func__);
  1926. return -EINVAL;
  1927. }
  1928. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1929. return -EINVAL;
  1930. main_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1931. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1932. dsm_reg = BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL +
  1933. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1934. rx_cfg2_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG2 +
  1935. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1936. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1937. if (rx_priv->main_clk_users[interp_idx] == 0) {
  1938. snd_soc_component_update_bits(component, dsm_reg,
  1939. 0x01, 0x01);
  1940. /* Main path PGA mute enable */
  1941. snd_soc_component_update_bits(component, main_reg,
  1942. 0x10, 0x10);
  1943. /* Clk enable */
  1944. snd_soc_component_update_bits(component, main_reg,
  1945. 0x20, 0x20);
  1946. snd_soc_component_update_bits(component, rx_cfg2_reg,
  1947. 0x03, 0x03);
  1948. rx_macro_idle_detect_control(component, rx_priv,
  1949. interp_idx, event);
  1950. if (rx_priv->hph_hd2_mode)
  1951. rx_macro_hd2_control(
  1952. component, interp_idx, event);
  1953. rx_macro_hphdelay_lutbypass(component, rx_priv,
  1954. interp_idx, event);
  1955. rx_macro_config_compander(component, rx_priv,
  1956. interp_idx, event);
  1957. if (interp_idx == INTERP_AUX)
  1958. rx_macro_config_softclip(component, rx_priv,
  1959. event);
  1960. rx_macro_config_classh(component, rx_priv,
  1961. interp_idx, event);
  1962. }
  1963. rx_priv->main_clk_users[interp_idx]++;
  1964. }
  1965. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1966. rx_priv->main_clk_users[interp_idx]--;
  1967. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  1968. rx_priv->main_clk_users[interp_idx] = 0;
  1969. /* Clk Disable */
  1970. snd_soc_component_update_bits(component, dsm_reg,
  1971. 0x01, 0x00);
  1972. snd_soc_component_update_bits(component, main_reg,
  1973. 0x20, 0x00);
  1974. /* Reset enable and disable */
  1975. snd_soc_component_update_bits(component, main_reg,
  1976. 0x40, 0x40);
  1977. snd_soc_component_update_bits(component, main_reg,
  1978. 0x40, 0x00);
  1979. /* Reset rate to 48K*/
  1980. snd_soc_component_update_bits(component, main_reg,
  1981. 0x0F, 0x04);
  1982. snd_soc_component_update_bits(component, rx_cfg2_reg,
  1983. 0x03, 0x00);
  1984. rx_macro_config_classh(component, rx_priv,
  1985. interp_idx, event);
  1986. rx_macro_config_compander(component, rx_priv,
  1987. interp_idx, event);
  1988. if (interp_idx == INTERP_AUX)
  1989. rx_macro_config_softclip(component, rx_priv,
  1990. event);
  1991. rx_macro_hphdelay_lutbypass(component, rx_priv,
  1992. interp_idx, event);
  1993. if (rx_priv->hph_hd2_mode)
  1994. rx_macro_hd2_control(component, interp_idx,
  1995. event);
  1996. rx_macro_idle_detect_control(component, rx_priv,
  1997. interp_idx, event);
  1998. }
  1999. }
  2000. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2001. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2002. return rx_priv->main_clk_users[interp_idx];
  2003. }
  2004. static int rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2005. struct snd_kcontrol *kcontrol, int event)
  2006. {
  2007. struct snd_soc_component *component =
  2008. snd_soc_dapm_to_component(w->dapm);
  2009. u16 sidetone_reg = 0;
  2010. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2011. sidetone_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG1 +
  2012. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2013. switch (event) {
  2014. case SND_SOC_DAPM_PRE_PMU:
  2015. rx_macro_enable_interp_clk(component, event, w->shift);
  2016. snd_soc_component_update_bits(component, sidetone_reg,
  2017. 0x10, 0x10);
  2018. break;
  2019. case SND_SOC_DAPM_POST_PMD:
  2020. snd_soc_component_update_bits(component, sidetone_reg,
  2021. 0x10, 0x00);
  2022. rx_macro_enable_interp_clk(component, event, w->shift);
  2023. break;
  2024. default:
  2025. break;
  2026. };
  2027. return 0;
  2028. }
  2029. static void rx_macro_restore_iir_coeff(struct rx_macro_priv *rx_priv, int iir_idx,
  2030. int band_idx)
  2031. {
  2032. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2033. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2034. if (regmap == NULL) {
  2035. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2036. return;
  2037. }
  2038. regmap_write(regmap,
  2039. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2040. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2041. reg_add = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2042. /* 5 coefficients per band and 4 writes per coefficient */
  2043. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2044. coeff_idx++) {
  2045. /* Four 8 bit values(one 32 bit) per coefficient */
  2046. regmap_write(regmap, reg_add,
  2047. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2048. regmap_write(regmap, reg_add,
  2049. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2050. regmap_write(regmap, reg_add,
  2051. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2052. regmap_write(regmap, reg_add,
  2053. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2054. }
  2055. }
  2056. static int rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2057. struct snd_ctl_elem_value *ucontrol)
  2058. {
  2059. struct snd_soc_component *component =
  2060. snd_soc_kcontrol_component(kcontrol);
  2061. int iir_idx = ((struct soc_multi_mixer_control *)
  2062. kcontrol->private_value)->reg;
  2063. int band_idx = ((struct soc_multi_mixer_control *)
  2064. kcontrol->private_value)->shift;
  2065. /* IIR filter band registers are at integer multiples of 0x80 */
  2066. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2067. ucontrol->value.integer.value[0] = (
  2068. snd_soc_component_read32(component, iir_reg) &
  2069. (1 << band_idx)) != 0;
  2070. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2071. iir_idx, band_idx,
  2072. (uint32_t)ucontrol->value.integer.value[0]);
  2073. return 0;
  2074. }
  2075. static int rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2076. struct snd_ctl_elem_value *ucontrol)
  2077. {
  2078. struct snd_soc_component *component =
  2079. snd_soc_kcontrol_component(kcontrol);
  2080. int iir_idx = ((struct soc_multi_mixer_control *)
  2081. kcontrol->private_value)->reg;
  2082. int band_idx = ((struct soc_multi_mixer_control *)
  2083. kcontrol->private_value)->shift;
  2084. bool iir_band_en_status = 0;
  2085. int value = ucontrol->value.integer.value[0];
  2086. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2087. struct device *rx_dev = NULL;
  2088. struct rx_macro_priv *rx_priv = NULL;
  2089. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2090. return -EINVAL;
  2091. rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2092. /* Mask first 5 bits, 6-8 are reserved */
  2093. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2094. (value << band_idx));
  2095. iir_band_en_status = ((snd_soc_component_read32(component, iir_reg) &
  2096. (1 << band_idx)) != 0);
  2097. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2098. iir_idx, band_idx, iir_band_en_status);
  2099. return 0;
  2100. }
  2101. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2102. int iir_idx, int band_idx,
  2103. int coeff_idx)
  2104. {
  2105. uint32_t value = 0;
  2106. /* Address does not automatically update if reading */
  2107. snd_soc_component_write(component,
  2108. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2109. ((band_idx * BAND_MAX + coeff_idx)
  2110. * sizeof(uint32_t)) & 0x7F);
  2111. value |= snd_soc_component_read32(component,
  2112. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2113. snd_soc_component_write(component,
  2114. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2115. ((band_idx * BAND_MAX + coeff_idx)
  2116. * sizeof(uint32_t) + 1) & 0x7F);
  2117. value |= (snd_soc_component_read32(component,
  2118. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2119. 0x80 * iir_idx)) << 8);
  2120. snd_soc_component_write(component,
  2121. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2122. ((band_idx * BAND_MAX + coeff_idx)
  2123. * sizeof(uint32_t) + 2) & 0x7F);
  2124. value |= (snd_soc_component_read32(component,
  2125. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2126. 0x80 * iir_idx)) << 16);
  2127. snd_soc_component_write(component,
  2128. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2129. ((band_idx * BAND_MAX + coeff_idx)
  2130. * sizeof(uint32_t) + 3) & 0x7F);
  2131. /* Mask bits top 2 bits since they are reserved */
  2132. value |= ((snd_soc_component_read32(component,
  2133. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2134. 16 * iir_idx)) & 0x3F) << 24);
  2135. return value;
  2136. }
  2137. static int rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2138. struct snd_ctl_elem_value *ucontrol)
  2139. {
  2140. struct snd_soc_component *component =
  2141. snd_soc_kcontrol_component(kcontrol);
  2142. int iir_idx = ((struct soc_multi_mixer_control *)
  2143. kcontrol->private_value)->reg;
  2144. int band_idx = ((struct soc_multi_mixer_control *)
  2145. kcontrol->private_value)->shift;
  2146. ucontrol->value.integer.value[0] =
  2147. get_iir_band_coeff(component, iir_idx, band_idx, 0);
  2148. ucontrol->value.integer.value[1] =
  2149. get_iir_band_coeff(component, iir_idx, band_idx, 1);
  2150. ucontrol->value.integer.value[2] =
  2151. get_iir_band_coeff(component, iir_idx, band_idx, 2);
  2152. ucontrol->value.integer.value[3] =
  2153. get_iir_band_coeff(component, iir_idx, band_idx, 3);
  2154. ucontrol->value.integer.value[4] =
  2155. get_iir_band_coeff(component, iir_idx, band_idx, 4);
  2156. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2157. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2158. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2159. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2160. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2161. __func__, iir_idx, band_idx,
  2162. (uint32_t)ucontrol->value.integer.value[0],
  2163. __func__, iir_idx, band_idx,
  2164. (uint32_t)ucontrol->value.integer.value[1],
  2165. __func__, iir_idx, band_idx,
  2166. (uint32_t)ucontrol->value.integer.value[2],
  2167. __func__, iir_idx, band_idx,
  2168. (uint32_t)ucontrol->value.integer.value[3],
  2169. __func__, iir_idx, band_idx,
  2170. (uint32_t)ucontrol->value.integer.value[4]);
  2171. return 0;
  2172. }
  2173. static void set_iir_band_coeff(struct snd_soc_component *component,
  2174. int iir_idx, int band_idx,
  2175. uint32_t value)
  2176. {
  2177. snd_soc_component_write(component,
  2178. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2179. (value & 0xFF));
  2180. snd_soc_component_write(component,
  2181. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2182. (value >> 8) & 0xFF);
  2183. snd_soc_component_write(component,
  2184. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2185. (value >> 16) & 0xFF);
  2186. /* Mask top 2 bits, 7-8 are reserved */
  2187. snd_soc_component_write(component,
  2188. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2189. (value >> 24) & 0x3F);
  2190. }
  2191. static int rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2192. struct snd_ctl_elem_value *ucontrol)
  2193. {
  2194. struct snd_soc_component *component =
  2195. snd_soc_kcontrol_component(kcontrol);
  2196. int iir_idx = ((struct soc_multi_mixer_control *)
  2197. kcontrol->private_value)->reg;
  2198. int band_idx = ((struct soc_multi_mixer_control *)
  2199. kcontrol->private_value)->shift;
  2200. int coeff_idx, idx = 0;
  2201. struct device *rx_dev = NULL;
  2202. struct rx_macro_priv *rx_priv = NULL;
  2203. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2204. return -EINVAL;
  2205. /*
  2206. * Mask top bit it is reserved
  2207. * Updates addr automatically for each B2 write
  2208. */
  2209. snd_soc_component_write(component,
  2210. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2211. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2212. /* Store the coefficients in sidetone coeff array */
  2213. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2214. coeff_idx++) {
  2215. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  2216. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2217. /* Four 8 bit values(one 32 bit) per coefficient */
  2218. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2219. (value & 0xFF);
  2220. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2221. (value >> 8) & 0xFF;
  2222. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2223. (value >> 16) & 0xFF;
  2224. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2225. (value >> 24) & 0xFF;
  2226. }
  2227. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2228. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2229. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2230. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2231. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2232. __func__, iir_idx, band_idx,
  2233. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2234. __func__, iir_idx, band_idx,
  2235. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2236. __func__, iir_idx, band_idx,
  2237. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2238. __func__, iir_idx, band_idx,
  2239. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2240. __func__, iir_idx, band_idx,
  2241. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2242. return 0;
  2243. }
  2244. static int rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2245. struct snd_kcontrol *kcontrol, int event)
  2246. {
  2247. struct snd_soc_component *component =
  2248. snd_soc_dapm_to_component(w->dapm);
  2249. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2250. switch (event) {
  2251. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2252. case SND_SOC_DAPM_PRE_PMD:
  2253. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2254. snd_soc_component_write(component,
  2255. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2256. snd_soc_component_read32(component,
  2257. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2258. snd_soc_component_write(component,
  2259. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2260. snd_soc_component_read32(component,
  2261. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2262. snd_soc_component_write(component,
  2263. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2264. snd_soc_component_read32(component,
  2265. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2266. snd_soc_component_write(component,
  2267. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2268. snd_soc_component_read32(component,
  2269. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2270. } else {
  2271. snd_soc_component_write(component,
  2272. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2273. snd_soc_component_read32(component,
  2274. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2275. snd_soc_component_write(component,
  2276. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2277. snd_soc_component_read32(component,
  2278. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2279. snd_soc_component_write(component,
  2280. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2281. snd_soc_component_read32(component,
  2282. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2283. snd_soc_component_write(component,
  2284. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2285. snd_soc_component_read32(component,
  2286. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2287. }
  2288. break;
  2289. }
  2290. return 0;
  2291. }
  2292. static const struct snd_kcontrol_new rx_macro_snd_controls[] = {
  2293. SOC_SINGLE_SX_TLV("RX_RX0 Digital Volume",
  2294. BOLERO_CDC_RX_RX0_RX_VOL_CTL,
  2295. 0, -84, 40, digital_gain),
  2296. SOC_SINGLE_SX_TLV("RX_RX1 Digital Volume",
  2297. BOLERO_CDC_RX_RX1_RX_VOL_CTL,
  2298. 0, -84, 40, digital_gain),
  2299. SOC_SINGLE_SX_TLV("RX_RX2 Digital Volume",
  2300. BOLERO_CDC_RX_RX2_RX_VOL_CTL,
  2301. 0, -84, 40, digital_gain),
  2302. SOC_SINGLE_SX_TLV("RX_RX0 Mix Digital Volume",
  2303. BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2304. SOC_SINGLE_SX_TLV("RX_RX1 Mix Digital Volume",
  2305. BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2306. SOC_SINGLE_SX_TLV("RX_RX2 Mix Digital Volume",
  2307. BOLERO_CDC_RX_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2308. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, RX_MACRO_COMP1, 1, 0,
  2309. rx_macro_get_compander, rx_macro_set_compander),
  2310. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, RX_MACRO_COMP2, 1, 0,
  2311. rx_macro_get_compander, rx_macro_set_compander),
  2312. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  2313. rx_macro_hph_idle_detect_get, rx_macro_hph_idle_detect_put),
  2314. SOC_ENUM_EXT("RX_EAR Mode", rx_macro_ear_mode_enum,
  2315. rx_macro_get_ear_mode, rx_macro_put_ear_mode),
  2316. SOC_ENUM_EXT("RX_HPH HD2 Mode", rx_macro_hph_hd2_mode_enum,
  2317. rx_macro_get_hph_hd2_mode, rx_macro_put_hph_hd2_mode),
  2318. SOC_ENUM_EXT("RX_HPH_PWR_MODE", rx_macro_hph_pwr_mode_enum,
  2319. rx_macro_get_hph_pwr_mode, rx_macro_put_hph_pwr_mode),
  2320. SOC_ENUM_EXT("RX_GSM mode Enable", rx_macro_vbat_bcl_gsm_mode_enum,
  2321. rx_macro_vbat_bcl_gsm_mode_func_get,
  2322. rx_macro_vbat_bcl_gsm_mode_func_put),
  2323. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  2324. rx_macro_soft_clip_enable_get,
  2325. rx_macro_soft_clip_enable_put),
  2326. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  2327. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  2328. digital_gain),
  2329. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  2330. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  2331. digital_gain),
  2332. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  2333. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  2334. digital_gain),
  2335. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  2336. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  2337. digital_gain),
  2338. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  2339. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  2340. digital_gain),
  2341. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  2342. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  2343. digital_gain),
  2344. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  2345. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  2346. digital_gain),
  2347. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  2348. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  2349. digital_gain),
  2350. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  2351. rx_macro_iir_enable_audio_mixer_get,
  2352. rx_macro_iir_enable_audio_mixer_put),
  2353. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  2354. rx_macro_iir_enable_audio_mixer_get,
  2355. rx_macro_iir_enable_audio_mixer_put),
  2356. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  2357. rx_macro_iir_enable_audio_mixer_get,
  2358. rx_macro_iir_enable_audio_mixer_put),
  2359. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  2360. rx_macro_iir_enable_audio_mixer_get,
  2361. rx_macro_iir_enable_audio_mixer_put),
  2362. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  2363. rx_macro_iir_enable_audio_mixer_get,
  2364. rx_macro_iir_enable_audio_mixer_put),
  2365. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  2366. rx_macro_iir_enable_audio_mixer_get,
  2367. rx_macro_iir_enable_audio_mixer_put),
  2368. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  2369. rx_macro_iir_enable_audio_mixer_get,
  2370. rx_macro_iir_enable_audio_mixer_put),
  2371. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  2372. rx_macro_iir_enable_audio_mixer_get,
  2373. rx_macro_iir_enable_audio_mixer_put),
  2374. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  2375. rx_macro_iir_enable_audio_mixer_get,
  2376. rx_macro_iir_enable_audio_mixer_put),
  2377. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  2378. rx_macro_iir_enable_audio_mixer_get,
  2379. rx_macro_iir_enable_audio_mixer_put),
  2380. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  2381. rx_macro_iir_band_audio_mixer_get,
  2382. rx_macro_iir_band_audio_mixer_put),
  2383. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  2384. rx_macro_iir_band_audio_mixer_get,
  2385. rx_macro_iir_band_audio_mixer_put),
  2386. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  2387. rx_macro_iir_band_audio_mixer_get,
  2388. rx_macro_iir_band_audio_mixer_put),
  2389. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  2390. rx_macro_iir_band_audio_mixer_get,
  2391. rx_macro_iir_band_audio_mixer_put),
  2392. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  2393. rx_macro_iir_band_audio_mixer_get,
  2394. rx_macro_iir_band_audio_mixer_put),
  2395. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  2396. rx_macro_iir_band_audio_mixer_get,
  2397. rx_macro_iir_band_audio_mixer_put),
  2398. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  2399. rx_macro_iir_band_audio_mixer_get,
  2400. rx_macro_iir_band_audio_mixer_put),
  2401. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  2402. rx_macro_iir_band_audio_mixer_get,
  2403. rx_macro_iir_band_audio_mixer_put),
  2404. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  2405. rx_macro_iir_band_audio_mixer_get,
  2406. rx_macro_iir_band_audio_mixer_put),
  2407. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  2408. rx_macro_iir_band_audio_mixer_get,
  2409. rx_macro_iir_band_audio_mixer_put),
  2410. };
  2411. static int rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  2412. struct snd_kcontrol *kcontrol,
  2413. int event)
  2414. {
  2415. struct snd_soc_component *component =
  2416. snd_soc_dapm_to_component(w->dapm);
  2417. struct device *rx_dev = NULL;
  2418. struct rx_macro_priv *rx_priv = NULL;
  2419. u16 val = 0, ec_hq_reg = 0;
  2420. int ec_tx = 0;
  2421. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2422. return -EINVAL;
  2423. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  2424. val = snd_soc_component_read32(component,
  2425. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4);
  2426. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  2427. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  2428. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  2429. ec_tx = (val & 0x0f) - 1;
  2430. val = snd_soc_component_read32(component,
  2431. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5);
  2432. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  2433. ec_tx = (val & 0x0f) - 1;
  2434. if (ec_tx < 0 || (ec_tx >= RX_MACRO_EC_MUX_MAX)) {
  2435. dev_err(rx_dev, "%s: EC mix control not set correctly\n",
  2436. __func__);
  2437. return -EINVAL;
  2438. }
  2439. ec_hq_reg = BOLERO_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  2440. 0x40 * ec_tx;
  2441. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  2442. ec_hq_reg = BOLERO_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  2443. 0x40 * ec_tx;
  2444. /* default set to 48k */
  2445. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  2446. return 0;
  2447. }
  2448. static const struct snd_soc_dapm_widget rx_macro_dapm_widgets[] = {
  2449. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  2450. SND_SOC_NOPM, 0, 0),
  2451. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  2452. SND_SOC_NOPM, 0, 0),
  2453. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  2454. SND_SOC_NOPM, 0, 0),
  2455. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  2456. SND_SOC_NOPM, 0, 0),
  2457. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  2458. SND_SOC_NOPM, 0, 0),
  2459. RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", RX_MACRO_RX0, rx_macro_rx0),
  2460. RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", RX_MACRO_RX1, rx_macro_rx1),
  2461. RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", RX_MACRO_RX2, rx_macro_rx2),
  2462. RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", RX_MACRO_RX3, rx_macro_rx3),
  2463. RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", RX_MACRO_RX4, rx_macro_rx4),
  2464. RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", RX_MACRO_RX5, rx_macro_rx5),
  2465. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2466. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2467. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2468. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  2469. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2470. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2471. RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  2472. RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  2473. RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  2474. RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  2475. RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  2476. RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  2477. RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  2478. RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  2479. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  2480. RX_MACRO_EC0_MUX, 0,
  2481. &rx_mix_tx0_mux, rx_macro_enable_echo,
  2482. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2483. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  2484. RX_MACRO_EC1_MUX, 0,
  2485. &rx_mix_tx1_mux, rx_macro_enable_echo,
  2486. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2487. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  2488. RX_MACRO_EC2_MUX, 0,
  2489. &rx_mix_tx2_mux, rx_macro_enable_echo,
  2490. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2491. SND_SOC_DAPM_MIXER_E("IIR0", BOLERO_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  2492. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2493. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2494. SND_SOC_DAPM_MIXER_E("IIR1", BOLERO_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  2495. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2496. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2497. SND_SOC_DAPM_MIXER("SRC0", BOLERO_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  2498. 4, 0, NULL, 0),
  2499. SND_SOC_DAPM_MIXER("SRC1", BOLERO_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  2500. 4, 0, NULL, 0),
  2501. RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  2502. RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  2503. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  2504. &rx_int0_2_mux, rx_macro_enable_mix_path,
  2505. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2506. SND_SOC_DAPM_POST_PMD),
  2507. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  2508. &rx_int1_2_mux, rx_macro_enable_mix_path,
  2509. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2510. SND_SOC_DAPM_POST_PMD),
  2511. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  2512. &rx_int2_2_mux, rx_macro_enable_mix_path,
  2513. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2514. SND_SOC_DAPM_POST_PMD),
  2515. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  2516. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  2517. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  2518. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  2519. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  2520. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  2521. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  2522. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  2523. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  2524. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  2525. &rx_int0_1_interp_mux, rx_macro_enable_main_path,
  2526. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2527. SND_SOC_DAPM_POST_PMD),
  2528. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  2529. &rx_int1_1_interp_mux, rx_macro_enable_main_path,
  2530. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2531. SND_SOC_DAPM_POST_PMD),
  2532. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  2533. &rx_int2_1_interp_mux, rx_macro_enable_main_path,
  2534. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2535. SND_SOC_DAPM_POST_PMD),
  2536. RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  2537. RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  2538. RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  2539. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2540. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2541. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2542. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2543. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2544. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2545. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  2546. 0, &rx_int0_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2547. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2548. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  2549. 0, &rx_int1_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2550. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2551. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  2552. 0, &rx_int2_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2553. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2554. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  2555. 0, 0, rx_int2_1_vbat_mix_switch,
  2556. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  2557. rx_macro_enable_vbat,
  2558. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2559. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2560. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2561. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2562. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  2563. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  2564. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  2565. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  2566. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  2567. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  2568. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  2569. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2570. rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2571. };
  2572. static const struct snd_soc_dapm_route rx_audio_map[] = {
  2573. {"RX AIF1 PB", NULL, "RX_MCLK"},
  2574. {"RX AIF2 PB", NULL, "RX_MCLK"},
  2575. {"RX AIF3 PB", NULL, "RX_MCLK"},
  2576. {"RX AIF4 PB", NULL, "RX_MCLK"},
  2577. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  2578. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  2579. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  2580. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  2581. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  2582. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  2583. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  2584. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  2585. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  2586. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  2587. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  2588. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  2589. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  2590. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  2591. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  2592. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  2593. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  2594. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  2595. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  2596. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  2597. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  2598. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  2599. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  2600. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  2601. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  2602. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  2603. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  2604. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  2605. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  2606. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  2607. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  2608. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  2609. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  2610. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  2611. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  2612. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  2613. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  2614. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  2615. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  2616. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  2617. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  2618. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  2619. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  2620. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  2621. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  2622. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  2623. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  2624. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  2625. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  2626. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  2627. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  2628. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  2629. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  2630. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  2631. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  2632. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  2633. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  2634. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  2635. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  2636. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  2637. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  2638. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  2639. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  2640. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  2641. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  2642. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  2643. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  2644. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  2645. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  2646. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  2647. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  2648. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  2649. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  2650. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  2651. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  2652. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  2653. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  2654. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  2655. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  2656. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  2657. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  2658. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  2659. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  2660. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  2661. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  2662. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  2663. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  2664. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  2665. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  2666. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  2667. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  2668. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  2669. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  2670. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  2671. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  2672. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  2673. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  2674. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  2675. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  2676. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  2677. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  2678. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  2679. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  2680. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  2681. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  2682. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  2683. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  2684. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  2685. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  2686. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  2687. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  2688. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  2689. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  2690. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  2691. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  2692. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  2693. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  2694. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  2695. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  2696. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  2697. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  2698. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  2699. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  2700. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  2701. /* Mixing path INT0 */
  2702. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  2703. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  2704. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  2705. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  2706. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  2707. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  2708. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  2709. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  2710. /* Mixing path INT1 */
  2711. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  2712. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  2713. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  2714. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  2715. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  2716. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  2717. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  2718. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  2719. /* Mixing path INT2 */
  2720. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  2721. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  2722. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  2723. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  2724. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  2725. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  2726. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  2727. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  2728. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  2729. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  2730. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  2731. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  2732. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  2733. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  2734. {"HPHL_OUT", NULL, "RX_MCLK"},
  2735. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  2736. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  2737. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  2738. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  2739. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  2740. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  2741. {"HPHR_OUT", NULL, "RX_MCLK"},
  2742. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  2743. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  2744. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  2745. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  2746. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  2747. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  2748. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  2749. {"AUX_OUT", NULL, "RX_MCLK"},
  2750. {"IIR0", NULL, "RX_MCLK"},
  2751. {"IIR0", NULL, "IIR0 INP0 MUX"},
  2752. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  2753. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  2754. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  2755. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  2756. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  2757. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  2758. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  2759. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  2760. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  2761. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  2762. {"IIR0", NULL, "IIR0 INP1 MUX"},
  2763. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  2764. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  2765. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  2766. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  2767. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  2768. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  2769. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  2770. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  2771. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  2772. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  2773. {"IIR0", NULL, "IIR0 INP2 MUX"},
  2774. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  2775. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  2776. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  2777. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  2778. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  2779. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  2780. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  2781. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  2782. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  2783. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  2784. {"IIR0", NULL, "IIR0 INP3 MUX"},
  2785. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  2786. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  2787. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  2788. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  2789. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  2790. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  2791. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  2792. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  2793. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  2794. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  2795. {"IIR1", NULL, "RX_MCLK"},
  2796. {"IIR1", NULL, "IIR1 INP0 MUX"},
  2797. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  2798. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  2799. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  2800. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  2801. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  2802. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  2803. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  2804. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  2805. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  2806. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  2807. {"IIR1", NULL, "IIR1 INP1 MUX"},
  2808. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  2809. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  2810. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  2811. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  2812. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  2813. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  2814. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  2815. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  2816. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  2817. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  2818. {"IIR1", NULL, "IIR1 INP2 MUX"},
  2819. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  2820. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  2821. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  2822. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  2823. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  2824. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  2825. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  2826. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  2827. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  2828. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  2829. {"IIR1", NULL, "IIR1 INP3 MUX"},
  2830. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  2831. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  2832. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  2833. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  2834. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  2835. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  2836. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  2837. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  2838. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  2839. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  2840. {"SRC0", NULL, "IIR0"},
  2841. {"SRC1", NULL, "IIR1"},
  2842. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  2843. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  2844. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  2845. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  2846. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  2847. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  2848. };
  2849. static int rx_swrm_clock(void *handle, bool enable)
  2850. {
  2851. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  2852. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2853. int ret = 0;
  2854. if (regmap == NULL) {
  2855. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2856. return -EINVAL;
  2857. }
  2858. mutex_lock(&rx_priv->swr_clk_lock);
  2859. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  2860. __func__, (enable ? "enable" : "disable"));
  2861. if (enable) {
  2862. if (rx_priv->swr_clk_users == 0) {
  2863. msm_cdc_pinctrl_select_active_state(
  2864. rx_priv->rx_swr_gpio_p);
  2865. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  2866. if (ret < 0) {
  2867. msm_cdc_pinctrl_select_sleep_state(
  2868. rx_priv->rx_swr_gpio_p);
  2869. dev_err(rx_priv->dev,
  2870. "%s: rx request clock enable failed\n",
  2871. __func__);
  2872. goto exit;
  2873. }
  2874. if (rx_priv->reset_swr)
  2875. regmap_update_bits(regmap,
  2876. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2877. 0x02, 0x02);
  2878. regmap_update_bits(regmap,
  2879. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2880. 0x01, 0x01);
  2881. if (rx_priv->reset_swr)
  2882. regmap_update_bits(regmap,
  2883. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2884. 0x02, 0x00);
  2885. rx_priv->reset_swr = false;
  2886. }
  2887. rx_priv->swr_clk_users++;
  2888. } else {
  2889. if (rx_priv->swr_clk_users <= 0) {
  2890. dev_err(rx_priv->dev,
  2891. "%s: rx swrm clock users already reset\n",
  2892. __func__);
  2893. rx_priv->swr_clk_users = 0;
  2894. goto exit;
  2895. }
  2896. rx_priv->swr_clk_users--;
  2897. if (rx_priv->swr_clk_users == 0) {
  2898. regmap_update_bits(regmap,
  2899. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2900. 0x01, 0x00);
  2901. rx_macro_mclk_enable(rx_priv, 0, true);
  2902. msm_cdc_pinctrl_select_sleep_state(
  2903. rx_priv->rx_swr_gpio_p);
  2904. }
  2905. }
  2906. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  2907. __func__, rx_priv->swr_clk_users);
  2908. exit:
  2909. mutex_unlock(&rx_priv->swr_clk_lock);
  2910. return ret;
  2911. }
  2912. static void rx_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2913. {
  2914. struct device *rx_dev = NULL;
  2915. struct rx_macro_priv *rx_priv = NULL;
  2916. if (!component) {
  2917. pr_err("%s: NULL component pointer!\n", __func__);
  2918. return;
  2919. }
  2920. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2921. return;
  2922. switch (rx_priv->bcl_pmic_params.id) {
  2923. case 0:
  2924. /* Enable ID0 to listen to respective PMIC group interrupts */
  2925. snd_soc_component_update_bits(component,
  2926. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2927. /* Update MC_SID0 */
  2928. snd_soc_component_update_bits(component,
  2929. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0x0F,
  2930. rx_priv->bcl_pmic_params.sid);
  2931. /* Update MC_PPID0 */
  2932. snd_soc_component_update_bits(component,
  2933. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG2, 0xFF,
  2934. rx_priv->bcl_pmic_params.ppid);
  2935. break;
  2936. case 1:
  2937. /* Enable ID1 to listen to respective PMIC group interrupts */
  2938. snd_soc_component_update_bits(component,
  2939. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2940. /* Update MC_SID1 */
  2941. snd_soc_component_update_bits(component,
  2942. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG3, 0x0F,
  2943. rx_priv->bcl_pmic_params.sid);
  2944. /* Update MC_PPID1 */
  2945. snd_soc_component_update_bits(component,
  2946. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0xFF,
  2947. rx_priv->bcl_pmic_params.ppid);
  2948. break;
  2949. default:
  2950. dev_err(rx_dev, "%s: PMIC ID is invalid %d\n",
  2951. __func__, rx_priv->bcl_pmic_params.id);
  2952. break;
  2953. }
  2954. }
  2955. static int rx_macro_init(struct snd_soc_component *component)
  2956. {
  2957. struct snd_soc_dapm_context *dapm =
  2958. snd_soc_component_get_dapm(component);
  2959. int ret = 0;
  2960. struct device *rx_dev = NULL;
  2961. struct rx_macro_priv *rx_priv = NULL;
  2962. rx_dev = bolero_get_device_ptr(component->dev, RX_MACRO);
  2963. if (!rx_dev) {
  2964. dev_err(component->dev,
  2965. "%s: null device for macro!\n", __func__);
  2966. return -EINVAL;
  2967. }
  2968. rx_priv = dev_get_drvdata(rx_dev);
  2969. if (!rx_priv) {
  2970. dev_err(component->dev,
  2971. "%s: priv is null for macro!\n", __func__);
  2972. return -EINVAL;
  2973. }
  2974. ret = snd_soc_dapm_new_controls(dapm, rx_macro_dapm_widgets,
  2975. ARRAY_SIZE(rx_macro_dapm_widgets));
  2976. if (ret < 0) {
  2977. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  2978. return ret;
  2979. }
  2980. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  2981. ARRAY_SIZE(rx_audio_map));
  2982. if (ret < 0) {
  2983. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  2984. return ret;
  2985. }
  2986. ret = snd_soc_dapm_new_widgets(dapm->card);
  2987. if (ret < 0) {
  2988. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  2989. return ret;
  2990. }
  2991. ret = snd_soc_add_component_controls(component, rx_macro_snd_controls,
  2992. ARRAY_SIZE(rx_macro_snd_controls));
  2993. if (ret < 0) {
  2994. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  2995. return ret;
  2996. }
  2997. rx_priv->dev_up = true;
  2998. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  2999. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  3000. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  3001. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  3002. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  3003. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  3004. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  3005. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  3006. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  3007. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  3008. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  3009. snd_soc_dapm_sync(dapm);
  3010. snd_soc_component_update_bits(component,
  3011. BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL,
  3012. 0x01, 0x01);
  3013. snd_soc_component_update_bits(component,
  3014. BOLERO_CDC_RX_RX1_RX_PATH_DSM_CTL,
  3015. 0x01, 0x01);
  3016. snd_soc_component_update_bits(component,
  3017. BOLERO_CDC_RX_RX2_RX_PATH_DSM_CTL,
  3018. 0x01, 0x01);
  3019. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX0_RX_PATH_SEC7,
  3020. 0x07, 0x02);
  3021. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX1_RX_PATH_SEC7,
  3022. 0x07, 0x02);
  3023. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  3024. 0x07, 0x02);
  3025. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX0_RX_PATH_CFG3,
  3026. 0x03, 0x02);
  3027. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX1_RX_PATH_CFG3,
  3028. 0x03, 0x02);
  3029. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX2_RX_PATH_CFG3,
  3030. 0x03, 0x02);
  3031. rx_priv->component = component;
  3032. rx_macro_init_bcl_pmic_reg(component);
  3033. return 0;
  3034. }
  3035. static int rx_macro_deinit(struct snd_soc_component *component)
  3036. {
  3037. struct device *rx_dev = NULL;
  3038. struct rx_macro_priv *rx_priv = NULL;
  3039. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3040. return -EINVAL;
  3041. rx_priv->component = NULL;
  3042. return 0;
  3043. }
  3044. static void rx_macro_add_child_devices(struct work_struct *work)
  3045. {
  3046. struct rx_macro_priv *rx_priv = NULL;
  3047. struct platform_device *pdev = NULL;
  3048. struct device_node *node = NULL;
  3049. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  3050. int ret = 0;
  3051. u16 count = 0, ctrl_num = 0;
  3052. struct rx_swr_ctrl_platform_data *platdata = NULL;
  3053. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  3054. bool rx_swr_master_node = false;
  3055. rx_priv = container_of(work, struct rx_macro_priv,
  3056. rx_macro_add_child_devices_work);
  3057. if (!rx_priv) {
  3058. pr_err("%s: Memory for rx_priv does not exist\n",
  3059. __func__);
  3060. return;
  3061. }
  3062. if (!rx_priv->dev) {
  3063. pr_err("%s: RX device does not exist\n", __func__);
  3064. return;
  3065. }
  3066. if(!rx_priv->dev->of_node) {
  3067. dev_err(rx_priv->dev,
  3068. "%s: DT node for RX dev does not exist\n", __func__);
  3069. return;
  3070. }
  3071. platdata = &rx_priv->swr_plat_data;
  3072. rx_priv->child_count = 0;
  3073. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  3074. rx_swr_master_node = false;
  3075. if (strnstr(node->name, "rx_swr_master",
  3076. strlen("rx_swr_master")) != NULL)
  3077. rx_swr_master_node = true;
  3078. if(rx_swr_master_node)
  3079. strlcpy(plat_dev_name, "rx_swr_ctrl",
  3080. (RX_SWR_STRING_LEN - 1));
  3081. else
  3082. strlcpy(plat_dev_name, node->name,
  3083. (RX_SWR_STRING_LEN - 1));
  3084. pdev = platform_device_alloc(plat_dev_name, -1);
  3085. if (!pdev) {
  3086. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  3087. __func__);
  3088. ret = -ENOMEM;
  3089. goto err;
  3090. }
  3091. pdev->dev.parent = rx_priv->dev;
  3092. pdev->dev.of_node = node;
  3093. if (rx_swr_master_node) {
  3094. ret = platform_device_add_data(pdev, platdata,
  3095. sizeof(*platdata));
  3096. if (ret) {
  3097. dev_err(&pdev->dev,
  3098. "%s: cannot add plat data ctrl:%d\n",
  3099. __func__, ctrl_num);
  3100. goto fail_pdev_add;
  3101. }
  3102. }
  3103. ret = platform_device_add(pdev);
  3104. if (ret) {
  3105. dev_err(&pdev->dev,
  3106. "%s: Cannot add platform device\n",
  3107. __func__);
  3108. goto fail_pdev_add;
  3109. }
  3110. if (rx_swr_master_node) {
  3111. temp = krealloc(swr_ctrl_data,
  3112. (ctrl_num + 1) * sizeof(
  3113. struct rx_swr_ctrl_data),
  3114. GFP_KERNEL);
  3115. if (!temp) {
  3116. ret = -ENOMEM;
  3117. goto fail_pdev_add;
  3118. }
  3119. swr_ctrl_data = temp;
  3120. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  3121. ctrl_num++;
  3122. dev_dbg(&pdev->dev,
  3123. "%s: Added soundwire ctrl device(s)\n",
  3124. __func__);
  3125. rx_priv->swr_ctrl_data = swr_ctrl_data;
  3126. }
  3127. if (rx_priv->child_count < RX_MACRO_CHILD_DEVICES_MAX)
  3128. rx_priv->pdev_child_devices[
  3129. rx_priv->child_count++] = pdev;
  3130. else
  3131. goto err;
  3132. }
  3133. return;
  3134. fail_pdev_add:
  3135. for (count = 0; count < rx_priv->child_count; count++)
  3136. platform_device_put(rx_priv->pdev_child_devices[count]);
  3137. err:
  3138. return;
  3139. }
  3140. static void rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  3141. {
  3142. memset(ops, 0, sizeof(struct macro_ops));
  3143. ops->init = rx_macro_init;
  3144. ops->exit = rx_macro_deinit;
  3145. ops->io_base = rx_io_base;
  3146. ops->dai_ptr = rx_macro_dai;
  3147. ops->num_dais = ARRAY_SIZE(rx_macro_dai);
  3148. ops->event_handler = rx_macro_event_handler;
  3149. ops->set_port_map = rx_macro_set_port_map;
  3150. }
  3151. static int rx_macro_probe(struct platform_device *pdev)
  3152. {
  3153. struct macro_ops ops = {0};
  3154. struct rx_macro_priv *rx_priv = NULL;
  3155. u32 rx_base_addr = 0, muxsel = 0;
  3156. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  3157. int ret = 0;
  3158. u8 bcl_pmic_params[3];
  3159. u32 default_clk_id = 0;
  3160. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct rx_macro_priv),
  3161. GFP_KERNEL);
  3162. if (!rx_priv)
  3163. return -ENOMEM;
  3164. rx_priv->dev = &pdev->dev;
  3165. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3166. &rx_base_addr);
  3167. if (ret) {
  3168. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3169. __func__, "reg");
  3170. return ret;
  3171. }
  3172. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  3173. &muxsel);
  3174. if (ret) {
  3175. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3176. __func__, "reg");
  3177. return ret;
  3178. }
  3179. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3180. &default_clk_id);
  3181. if (ret) {
  3182. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3183. __func__, "qcom,default-clk-id");
  3184. default_clk_id = RX_CORE_CLK;
  3185. }
  3186. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3187. "qcom,rx-swr-gpios", 0);
  3188. if (!rx_priv->rx_swr_gpio_p) {
  3189. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3190. __func__);
  3191. return -EINVAL;
  3192. }
  3193. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  3194. RX_MACRO_MAX_OFFSET);
  3195. if (!rx_io_base) {
  3196. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3197. return -ENOMEM;
  3198. }
  3199. rx_priv->rx_io_base = rx_io_base;
  3200. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  3201. if (!muxsel_io) {
  3202. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  3203. __func__);
  3204. return -ENOMEM;
  3205. }
  3206. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  3207. rx_priv->reset_swr = true;
  3208. INIT_WORK(&rx_priv->rx_macro_add_child_devices_work,
  3209. rx_macro_add_child_devices);
  3210. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  3211. rx_priv->swr_plat_data.read = NULL;
  3212. rx_priv->swr_plat_data.write = NULL;
  3213. rx_priv->swr_plat_data.bulk_write = NULL;
  3214. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  3215. rx_priv->swr_plat_data.handle_irq = NULL;
  3216. ret = of_property_read_u8_array(pdev->dev.of_node,
  3217. "qcom,rx-bcl-pmic-params", bcl_pmic_params,
  3218. sizeof(bcl_pmic_params));
  3219. if (ret) {
  3220. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  3221. __func__, "qcom,rx-bcl-pmic-params");
  3222. } else {
  3223. rx_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  3224. rx_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  3225. rx_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  3226. }
  3227. rx_priv->clk_id = default_clk_id;
  3228. rx_priv->default_clk_id = default_clk_id;
  3229. ops.clk_id_req = rx_priv->clk_id;
  3230. ops.default_clk_id = default_clk_id;
  3231. dev_set_drvdata(&pdev->dev, rx_priv);
  3232. mutex_init(&rx_priv->mclk_lock);
  3233. mutex_init(&rx_priv->swr_clk_lock);
  3234. rx_macro_init_ops(&ops, rx_io_base);
  3235. ret = bolero_register_macro(&pdev->dev, RX_MACRO, &ops);
  3236. if (ret) {
  3237. dev_err(&pdev->dev,
  3238. "%s: register macro failed\n", __func__);
  3239. goto err_reg_macro;
  3240. }
  3241. schedule_work(&rx_priv->rx_macro_add_child_devices_work);
  3242. return 0;
  3243. err_reg_macro:
  3244. mutex_destroy(&rx_priv->mclk_lock);
  3245. mutex_destroy(&rx_priv->swr_clk_lock);
  3246. return ret;
  3247. }
  3248. static int rx_macro_remove(struct platform_device *pdev)
  3249. {
  3250. struct rx_macro_priv *rx_priv = NULL;
  3251. u16 count = 0;
  3252. rx_priv = dev_get_drvdata(&pdev->dev);
  3253. if (!rx_priv)
  3254. return -EINVAL;
  3255. for (count = 0; count < rx_priv->child_count &&
  3256. count < RX_MACRO_CHILD_DEVICES_MAX; count++)
  3257. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  3258. bolero_unregister_macro(&pdev->dev, RX_MACRO);
  3259. mutex_destroy(&rx_priv->mclk_lock);
  3260. mutex_destroy(&rx_priv->swr_clk_lock);
  3261. kfree(rx_priv->swr_ctrl_data);
  3262. return 0;
  3263. }
  3264. static const struct of_device_id rx_macro_dt_match[] = {
  3265. {.compatible = "qcom,rx-macro"},
  3266. {}
  3267. };
  3268. static struct platform_driver rx_macro_driver = {
  3269. .driver = {
  3270. .name = "rx_macro",
  3271. .owner = THIS_MODULE,
  3272. .of_match_table = rx_macro_dt_match,
  3273. },
  3274. .probe = rx_macro_probe,
  3275. .remove = rx_macro_remove,
  3276. };
  3277. module_platform_driver(rx_macro_driver);
  3278. MODULE_DESCRIPTION("RX macro driver");
  3279. MODULE_LICENSE("GPL v2");