hal_li_generic_api.h 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_LI_GENERIC_API_H_
  20. #define _HAL_LI_GENERIC_API_H_
  21. #include "hal_tx.h"
  22. #include "hal_li_tx.h"
  23. #include "hal_li_rx.h"
  24. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) \
  25. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  26. WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET)), \
  27. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK, \
  28. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB))
  29. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  31. WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET)), \
  32. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK, \
  33. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB))
  34. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  35. (((*(((uint32_t *)wbm_desc) + \
  36. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  37. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  38. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  39. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  40. (((*(((uint32_t *)wbm_desc) + \
  41. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  42. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  43. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  44. /**
  45. * hal_rx_wbm_err_info_get_generic_li(): Retrieves WBM error code and reason and
  46. * save it to hal_wbm_err_desc_info structure passed by caller
  47. * @wbm_desc: wbm ring descriptor
  48. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  49. * Return: void
  50. */
  51. static inline
  52. void hal_rx_wbm_err_info_get_generic_li(void *wbm_desc,
  53. void *wbm_er_info1)
  54. {
  55. struct hal_wbm_err_desc_info *wbm_er_info =
  56. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  57. wbm_er_info->wbm_err_src = HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc);
  58. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  59. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  60. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  61. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  62. }
  63. #ifdef WLAN_FEATURE_TSF_UPLINK_DELAY
  64. static inline void
  65. hal_tx_comp_get_buffer_timestamp(void *desc,
  66. struct hal_tx_completion_status *ts)
  67. {
  68. ts->buffer_timestamp = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  69. BUFFER_TIMESTAMP);
  70. }
  71. #else /* !WLAN_FEATURE_TSF_UPLINK_DELAY */
  72. static inline void
  73. hal_tx_comp_get_buffer_timestamp(void *desc,
  74. struct hal_tx_completion_status *ts)
  75. {
  76. }
  77. #endif /* WLAN_FEATURE_TSF_UPLINK_DELAY */
  78. /**
  79. * hal_tx_comp_get_status() - TQM Release reason
  80. * @hal_desc: completion ring Tx status
  81. *
  82. * This function will parse the WBM completion descriptor and populate in
  83. * HAL structure
  84. *
  85. * Return: none
  86. */
  87. static inline void
  88. hal_tx_comp_get_status_generic_li(void *desc, void *ts1,
  89. struct hal_soc *hal)
  90. {
  91. uint8_t rate_stats_valid = 0;
  92. uint32_t rate_stats = 0;
  93. struct hal_tx_completion_status *ts =
  94. (struct hal_tx_completion_status *)ts1;
  95. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  96. TQM_STATUS_NUMBER);
  97. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  98. ACK_FRAME_RSSI);
  99. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  100. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  101. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  102. MSDU_PART_OF_AMSDU);
  103. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  104. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  105. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  106. TRANSMIT_COUNT);
  107. rate_stats = HAL_TX_DESC_GET(desc, HAL_TX_COMP, TX_RATE_STATS);
  108. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  109. TX_RATE_STATS_INFO_VALID, rate_stats);
  110. ts->valid = rate_stats_valid;
  111. if (rate_stats_valid) {
  112. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  113. rate_stats);
  114. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  115. TRANSMIT_PKT_TYPE, rate_stats);
  116. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  117. TRANSMIT_STBC, rate_stats);
  118. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  119. rate_stats);
  120. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  121. rate_stats);
  122. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  123. rate_stats);
  124. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  125. rate_stats);
  126. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  127. rate_stats);
  128. }
  129. ts->release_src = hal_tx_comp_get_buffer_source(
  130. hal_soc_to_hal_soc_handle(hal),
  131. desc);
  132. ts->status = hal_tx_comp_get_release_reason(
  133. desc,
  134. hal_soc_to_hal_soc_handle(hal));
  135. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  136. TX_RATE_STATS_INFO_TX_RATE_STATS);
  137. hal_tx_comp_get_buffer_timestamp(desc, ts);
  138. }
  139. /**
  140. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  141. * @desc: Handle to Tx Descriptor
  142. * @paddr: Physical Address
  143. * @pool_id: Return Buffer Manager ID
  144. * @desc_id: Descriptor ID
  145. * @type: 0 - Address points to a MSDU buffer
  146. * 1 - Address points to MSDU extension descriptor
  147. *
  148. * Return: void
  149. */
  150. static inline void
  151. hal_tx_desc_set_buf_addr_generic_li(void *desc, dma_addr_t paddr,
  152. uint8_t rbm_id, uint32_t desc_id,
  153. uint8_t type)
  154. {
  155. /* Set buffer_addr_info.buffer_addr_31_0 */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0,
  157. BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  158. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  159. /* Set buffer_addr_info.buffer_addr_39_32 */
  160. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  161. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  162. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  163. (((uint64_t)paddr) >> 32));
  164. /* Set buffer_addr_info.return_buffer_manager = rbm id */
  165. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  166. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  167. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  168. RETURN_BUFFER_MANAGER, rbm_id);
  169. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  170. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  171. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  172. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
  173. desc_id);
  174. /* Set Buffer or Ext Descriptor Type */
  175. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  176. BUF_OR_EXT_DESC_TYPE) |=
  177. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  178. }
  179. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  180. /**
  181. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  182. * tlv_tag: Taf of the TLVs
  183. * rx_tlv: the pointer to the TLVs
  184. * @ppdu_info: pointer to ppdu_info
  185. *
  186. * Return: true if the tlv is handled, false if not
  187. */
  188. static inline bool
  189. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  190. struct hal_rx_ppdu_info *ppdu_info)
  191. {
  192. uint32_t value;
  193. switch (tlv_tag) {
  194. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  195. {
  196. uint8_t *he_sig_a_mu_ul_info =
  197. (uint8_t *)rx_tlv +
  198. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  199. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  200. ppdu_info->rx_status.he_flags = 1;
  201. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  202. FORMAT_INDICATION);
  203. if (value == 0) {
  204. ppdu_info->rx_status.he_data1 =
  205. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  206. } else {
  207. ppdu_info->rx_status.he_data1 =
  208. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  209. }
  210. /* data1 */
  211. ppdu_info->rx_status.he_data1 |=
  212. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  213. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  214. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  215. /* data2 */
  216. ppdu_info->rx_status.he_data2 |=
  217. QDF_MON_STATUS_TXOP_KNOWN;
  218. /*data3*/
  219. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  220. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  221. ppdu_info->rx_status.he_data3 = value;
  222. /* 1 for UL and 0 for DL */
  223. value = 1;
  224. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  225. ppdu_info->rx_status.he_data3 |= value;
  226. /*data4*/
  227. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  228. SPATIAL_REUSE);
  229. ppdu_info->rx_status.he_data4 = value;
  230. /*data5*/
  231. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  232. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  233. ppdu_info->rx_status.he_data5 = value;
  234. ppdu_info->rx_status.bw = value;
  235. /*data6*/
  236. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  237. TXOP_DURATION);
  238. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  239. ppdu_info->rx_status.he_data6 |= value;
  240. return true;
  241. }
  242. default:
  243. return false;
  244. }
  245. }
  246. #else
  247. static inline bool
  248. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  249. struct hal_rx_ppdu_info *ppdu_info)
  250. {
  251. return false;
  252. }
  253. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  254. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  255. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  256. static inline void
  257. hal_rx_handle_mu_ul_info(void *rx_tlv,
  258. struct mon_rx_user_status *mon_rx_user_status)
  259. {
  260. mon_rx_user_status->mu_ul_user_v0_word0 =
  261. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  262. SW_RESPONSE_REFERENCE_PTR);
  263. mon_rx_user_status->mu_ul_user_v0_word1 =
  264. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  265. SW_RESPONSE_REFERENCE_PTR_EXT);
  266. }
  267. static inline void
  268. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  269. struct mon_rx_user_status *mon_rx_user_status)
  270. {
  271. uint32_t mpdu_ok_byte_count;
  272. uint32_t mpdu_err_byte_count;
  273. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  274. RX_PPDU_END_USER_STATS_17,
  275. MPDU_OK_BYTE_COUNT);
  276. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  277. RX_PPDU_END_USER_STATS_19,
  278. MPDU_ERR_BYTE_COUNT);
  279. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  280. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  281. }
  282. #else
  283. static inline void
  284. hal_rx_handle_mu_ul_info(void *rx_tlv,
  285. struct mon_rx_user_status *mon_rx_user_status)
  286. {
  287. }
  288. static inline void
  289. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  290. struct mon_rx_user_status *mon_rx_user_status)
  291. {
  292. struct hal_rx_ppdu_info *ppdu_info =
  293. (struct hal_rx_ppdu_info *)ppduinfo;
  294. /* HKV1: doesn't support mpdu byte count */
  295. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  296. mon_rx_user_status->mpdu_err_byte_count = 0;
  297. }
  298. #endif
  299. static inline void
  300. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  301. struct mon_rx_user_status *mon_rx_user_status)
  302. {
  303. struct mon_rx_info *mon_rx_info;
  304. struct mon_rx_user_info *mon_rx_user_info;
  305. struct hal_rx_ppdu_info *ppdu_info =
  306. (struct hal_rx_ppdu_info *)ppduinfo;
  307. mon_rx_info = &ppdu_info->rx_info;
  308. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  309. mon_rx_user_info->qos_control_info_valid =
  310. mon_rx_info->qos_control_info_valid;
  311. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  312. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  313. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  314. mon_rx_user_status->tcp_msdu_count =
  315. ppdu_info->rx_status.tcp_msdu_count;
  316. mon_rx_user_status->udp_msdu_count =
  317. ppdu_info->rx_status.udp_msdu_count;
  318. mon_rx_user_status->other_msdu_count =
  319. ppdu_info->rx_status.other_msdu_count;
  320. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  321. mon_rx_user_status->frame_control_info_valid =
  322. ppdu_info->rx_status.frame_control_info_valid;
  323. mon_rx_user_status->data_sequence_control_info_valid =
  324. ppdu_info->rx_status.data_sequence_control_info_valid;
  325. mon_rx_user_status->first_data_seq_ctrl =
  326. ppdu_info->rx_status.first_data_seq_ctrl;
  327. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  328. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  329. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  330. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  331. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  332. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  333. mon_rx_user_status->mpdu_cnt_fcs_ok =
  334. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  335. mon_rx_user_status->mpdu_cnt_fcs_err =
  336. ppdu_info->com_info.mpdu_cnt_fcs_err;
  337. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  338. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  339. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  340. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  341. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  342. }
  343. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  344. ppdu_info, rssi_info_tlv) \
  345. { \
  346. ppdu_info->rx_status.rssi_chain[chain][0] = \
  347. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  348. RSSI_PRI20_CHAIN##chain); \
  349. ppdu_info->rx_status.rssi_chain[chain][1] = \
  350. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  351. RSSI_EXT20_CHAIN##chain); \
  352. ppdu_info->rx_status.rssi_chain[chain][2] = \
  353. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  354. RSSI_EXT40_LOW20_CHAIN##chain); \
  355. ppdu_info->rx_status.rssi_chain[chain][3] = \
  356. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  357. RSSI_EXT40_HIGH20_CHAIN##chain); \
  358. ppdu_info->rx_status.rssi_chain[chain][4] = \
  359. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  360. RSSI_EXT80_LOW20_CHAIN##chain); \
  361. ppdu_info->rx_status.rssi_chain[chain][5] = \
  362. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  363. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  364. ppdu_info->rx_status.rssi_chain[chain][6] = \
  365. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  366. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  367. ppdu_info->rx_status.rssi_chain[chain][7] = \
  368. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  369. RSSI_EXT80_HIGH20_CHAIN##chain); \
  370. } \
  371. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  372. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  373. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  374. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  375. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  376. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  377. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  378. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  379. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  380. static inline uint32_t
  381. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  382. uint8_t *rssi_info_tlv)
  383. {
  384. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  385. return 0;
  386. }
  387. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  388. static inline void
  389. hal_get_qos_control(void *rx_tlv,
  390. struct hal_rx_ppdu_info *ppdu_info)
  391. {
  392. ppdu_info->rx_info.qos_control_info_valid =
  393. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  394. QOS_CONTROL_INFO_VALID);
  395. if (ppdu_info->rx_info.qos_control_info_valid)
  396. ppdu_info->rx_info.qos_control =
  397. HAL_RX_GET(rx_tlv,
  398. RX_PPDU_END_USER_STATS_5,
  399. QOS_CONTROL_FIELD);
  400. }
  401. static inline void
  402. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  403. struct hal_rx_ppdu_info *ppdu_info)
  404. {
  405. if ((ppdu_info->sw_frame_group_id
  406. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  407. (ppdu_info->sw_frame_group_id ==
  408. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  409. ppdu_info->rx_info.mac_addr1_valid =
  410. HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start);
  411. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  412. HAL_RX_GET(rx_mpdu_start,
  413. RX_MPDU_INFO_15,
  414. MAC_ADDR_AD1_31_0);
  415. if (ppdu_info->sw_frame_group_id ==
  416. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  417. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  418. HAL_RX_GET(rx_mpdu_start,
  419. RX_MPDU_INFO_16,
  420. MAC_ADDR_AD1_47_32);
  421. }
  422. }
  423. }
  424. #else
  425. static inline void
  426. hal_get_qos_control(void *rx_tlv,
  427. struct hal_rx_ppdu_info *ppdu_info)
  428. {
  429. }
  430. static inline void
  431. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  432. struct hal_rx_ppdu_info *ppdu_info)
  433. {
  434. }
  435. #endif
  436. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  437. static inline void
  438. hal_update_frame_type_cnt(uint8_t *rx_mpdu_start,
  439. struct hal_rx_ppdu_info *ppdu_info)
  440. {
  441. uint16_t frame_ctrl;
  442. uint8_t fc_type;
  443. if (HAL_RX_GET_FC_VALID(rx_mpdu_start)) {
  444. frame_ctrl = HAL_RX_GET(rx_mpdu_start,
  445. RX_MPDU_INFO_14,
  446. MPDU_FRAME_CONTROL_FIELD);
  447. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  448. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  449. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  450. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  451. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  452. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  453. ppdu_info->frm_type_info.rx_data_cnt++;
  454. }
  455. }
  456. #else
  457. static inline void
  458. hal_update_frame_type_cnt(uint8_t *rx_mpdu_start,
  459. struct hal_rx_ppdu_info *ppdu_info)
  460. {
  461. }
  462. #endif
  463. /**
  464. * hal_rx_status_get_tlv_info() - process receive info TLV
  465. * @rx_tlv_hdr: pointer to TLV header
  466. * @ppdu_info: pointer to ppdu_info
  467. *
  468. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  469. */
  470. static inline uint32_t
  471. hal_rx_status_get_tlv_info_generic_li(void *rx_tlv_hdr, void *ppduinfo,
  472. hal_soc_handle_t hal_soc_hdl,
  473. qdf_nbuf_t nbuf)
  474. {
  475. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  476. uint32_t tlv_tag, user_id, tlv_len, value;
  477. uint8_t group_id = 0;
  478. uint8_t he_dcm = 0;
  479. uint8_t he_stbc = 0;
  480. uint16_t he_gi = 0;
  481. uint16_t he_ltf = 0;
  482. void *rx_tlv;
  483. bool unhandled = false;
  484. struct mon_rx_user_status *mon_rx_user_status;
  485. struct hal_rx_ppdu_info *ppdu_info =
  486. (struct hal_rx_ppdu_info *)ppduinfo;
  487. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  488. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  489. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  490. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  491. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  492. rx_tlv, tlv_len);
  493. switch (tlv_tag) {
  494. case WIFIRX_PPDU_START_E:
  495. {
  496. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  497. HAL_RX_GET(rx_tlv, RX_PPDU_START_0, PHY_PPDU_ID)))
  498. hal_err("Matching ppdu_id(%u) detected",
  499. ppdu_info->com_info.last_ppdu_id);
  500. /* Reset ppdu_info before processing the ppdu */
  501. qdf_mem_zero(ppdu_info,
  502. sizeof(struct hal_rx_ppdu_info));
  503. ppdu_info->com_info.last_ppdu_id =
  504. ppdu_info->com_info.ppdu_id =
  505. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  506. PHY_PPDU_ID);
  507. /* channel number is set in PHY meta data */
  508. ppdu_info->rx_status.chan_num =
  509. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  510. SW_PHY_META_DATA) & 0x0000FFFF);
  511. ppdu_info->rx_status.chan_freq =
  512. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  513. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  514. if (ppdu_info->rx_status.chan_num) {
  515. ppdu_info->rx_status.chan_freq =
  516. hal_rx_radiotap_num_to_freq(
  517. ppdu_info->rx_status.chan_num,
  518. ppdu_info->rx_status.chan_freq);
  519. }
  520. ppdu_info->com_info.ppdu_timestamp =
  521. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  522. PPDU_START_TIMESTAMP);
  523. ppdu_info->rx_status.ppdu_timestamp =
  524. ppdu_info->com_info.ppdu_timestamp;
  525. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  526. break;
  527. }
  528. case WIFIRX_PPDU_START_USER_INFO_E:
  529. break;
  530. case WIFIRX_PPDU_END_E:
  531. dp_nofl_debug("[%s][%d] ppdu_end_e len=%d",
  532. __func__, __LINE__, tlv_len);
  533. /* This is followed by sub-TLVs of PPDU_END */
  534. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  535. break;
  536. case WIFIPHYRX_PKT_END_E:
  537. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  538. break;
  539. case WIFIRXPCU_PPDU_END_INFO_E:
  540. ppdu_info->rx_status.rx_antenna =
  541. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  542. ppdu_info->rx_status.tsft =
  543. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  544. WB_TIMESTAMP_UPPER_32);
  545. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  546. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  547. WB_TIMESTAMP_LOWER_32);
  548. ppdu_info->rx_status.duration =
  549. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  550. RX_PPDU_DURATION);
  551. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  552. break;
  553. /*
  554. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  555. * for MU, based on num users we see this tlv that many times.
  556. */
  557. case WIFIRX_PPDU_END_USER_STATS_E:
  558. {
  559. unsigned long tid = 0;
  560. uint16_t seq = 0;
  561. ppdu_info->rx_status.ast_index =
  562. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  563. AST_INDEX);
  564. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  565. RECEIVED_QOS_DATA_TID_BITMAP);
  566. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  567. sizeof(tid) * 8);
  568. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  569. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  570. ppdu_info->rx_status.tcp_msdu_count =
  571. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  572. TCP_MSDU_COUNT) +
  573. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  574. TCP_ACK_MSDU_COUNT);
  575. ppdu_info->rx_status.udp_msdu_count =
  576. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  577. UDP_MSDU_COUNT);
  578. ppdu_info->rx_status.other_msdu_count =
  579. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  580. OTHER_MSDU_COUNT);
  581. if (ppdu_info->sw_frame_group_id
  582. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  583. ppdu_info->rx_status.frame_control_info_valid =
  584. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  585. FRAME_CONTROL_INFO_VALID);
  586. if (ppdu_info->rx_status.frame_control_info_valid)
  587. ppdu_info->rx_status.frame_control =
  588. HAL_RX_GET(rx_tlv,
  589. RX_PPDU_END_USER_STATS_4,
  590. FRAME_CONTROL_FIELD);
  591. hal_get_qos_control(rx_tlv, ppdu_info);
  592. }
  593. ppdu_info->rx_status.data_sequence_control_info_valid =
  594. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  595. DATA_SEQUENCE_CONTROL_INFO_VALID);
  596. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  597. FIRST_DATA_SEQ_CTRL);
  598. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  599. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  600. ppdu_info->rx_status.preamble_type =
  601. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  602. HT_CONTROL_FIELD_PKT_TYPE);
  603. switch (ppdu_info->rx_status.preamble_type) {
  604. case HAL_RX_PKT_TYPE_11N:
  605. ppdu_info->rx_status.ht_flags = 1;
  606. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  607. break;
  608. case HAL_RX_PKT_TYPE_11AC:
  609. ppdu_info->rx_status.vht_flags = 1;
  610. break;
  611. case HAL_RX_PKT_TYPE_11AX:
  612. ppdu_info->rx_status.he_flags = 1;
  613. break;
  614. default:
  615. break;
  616. }
  617. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  618. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  619. MPDU_CNT_FCS_OK);
  620. ppdu_info->com_info.mpdu_cnt_fcs_err =
  621. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  622. MPDU_CNT_FCS_ERR);
  623. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  624. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  625. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  626. else
  627. ppdu_info->rx_status.rs_flags &=
  628. (~IEEE80211_AMPDU_FLAG);
  629. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  630. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  631. FCS_OK_BITMAP_31_0);
  632. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  633. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  634. FCS_OK_BITMAP_63_32);
  635. if (user_id < HAL_MAX_UL_MU_USERS) {
  636. mon_rx_user_status =
  637. &ppdu_info->rx_user_status[user_id];
  638. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  639. ppdu_info->com_info.num_users++;
  640. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  641. user_id,
  642. mon_rx_user_status);
  643. }
  644. break;
  645. }
  646. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  647. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  648. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  649. FCS_OK_BITMAP_95_64);
  650. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  651. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  652. FCS_OK_BITMAP_127_96);
  653. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  654. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  655. FCS_OK_BITMAP_159_128);
  656. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  657. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  658. FCS_OK_BITMAP_191_160);
  659. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  660. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  661. FCS_OK_BITMAP_223_192);
  662. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  663. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  664. FCS_OK_BITMAP_255_224);
  665. break;
  666. case WIFIRX_PPDU_END_STATUS_DONE_E:
  667. return HAL_TLV_STATUS_PPDU_DONE;
  668. case WIFIDUMMY_E:
  669. return HAL_TLV_STATUS_BUF_DONE;
  670. case WIFIPHYRX_HT_SIG_E:
  671. {
  672. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  673. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  674. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  675. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  676. FEC_CODING);
  677. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  678. 1 : 0;
  679. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  680. HT_SIG_INFO_0, MCS);
  681. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  682. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  683. HT_SIG_INFO_0, CBW);
  684. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  685. HT_SIG_INFO_1, SHORT_GI);
  686. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  687. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  688. HT_SIG_SU_NSS_SHIFT) + 1;
  689. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  690. break;
  691. }
  692. case WIFIPHYRX_L_SIG_B_E:
  693. {
  694. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  695. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  696. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  697. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  698. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  699. switch (value) {
  700. case 1:
  701. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  702. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  703. break;
  704. case 2:
  705. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  706. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  707. break;
  708. case 3:
  709. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  710. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  711. break;
  712. case 4:
  713. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  714. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  715. break;
  716. case 5:
  717. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  718. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  719. break;
  720. case 6:
  721. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  722. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  723. break;
  724. case 7:
  725. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  726. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  727. break;
  728. default:
  729. break;
  730. }
  731. ppdu_info->rx_status.cck_flag = 1;
  732. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  733. break;
  734. }
  735. case WIFIPHYRX_L_SIG_A_E:
  736. {
  737. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  738. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  739. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  740. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  741. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  742. switch (value) {
  743. case 8:
  744. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  745. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  746. break;
  747. case 9:
  748. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  749. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  750. break;
  751. case 10:
  752. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  753. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  754. break;
  755. case 11:
  756. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  757. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  758. break;
  759. case 12:
  760. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  761. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  762. break;
  763. case 13:
  764. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  765. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  766. break;
  767. case 14:
  768. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  769. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  770. break;
  771. case 15:
  772. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  773. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  774. break;
  775. default:
  776. break;
  777. }
  778. ppdu_info->rx_status.ofdm_flag = 1;
  779. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  780. break;
  781. }
  782. case WIFIPHYRX_VHT_SIG_A_E:
  783. {
  784. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  785. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  786. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  787. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  788. SU_MU_CODING);
  789. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  790. 1 : 0;
  791. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0,
  792. GROUP_ID);
  793. ppdu_info->rx_status.vht_flag_values5 = group_id;
  794. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  795. VHT_SIG_A_INFO_1, MCS);
  796. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  797. VHT_SIG_A_INFO_1, GI_SETTING);
  798. switch (hal->target_type) {
  799. case TARGET_TYPE_QCA8074:
  800. case TARGET_TYPE_QCA8074V2:
  801. case TARGET_TYPE_QCA6018:
  802. case TARGET_TYPE_QCA5018:
  803. case TARGET_TYPE_QCN9000:
  804. case TARGET_TYPE_QCN6122:
  805. #ifdef QCA_WIFI_QCA6390
  806. case TARGET_TYPE_QCA6390:
  807. #endif
  808. case TARGET_TYPE_QCA6490:
  809. ppdu_info->rx_status.is_stbc =
  810. HAL_RX_GET(vht_sig_a_info,
  811. VHT_SIG_A_INFO_0, STBC);
  812. value = HAL_RX_GET(vht_sig_a_info,
  813. VHT_SIG_A_INFO_0, N_STS);
  814. value = value & VHT_SIG_SU_NSS_MASK;
  815. if (ppdu_info->rx_status.is_stbc && (value > 0))
  816. value = ((value + 1) >> 1) - 1;
  817. ppdu_info->rx_status.nss =
  818. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  819. break;
  820. case TARGET_TYPE_QCA6290:
  821. #if !defined(QCA_WIFI_QCA6290_11AX)
  822. ppdu_info->rx_status.is_stbc =
  823. HAL_RX_GET(vht_sig_a_info,
  824. VHT_SIG_A_INFO_0, STBC);
  825. value = HAL_RX_GET(vht_sig_a_info,
  826. VHT_SIG_A_INFO_0, N_STS);
  827. value = value & VHT_SIG_SU_NSS_MASK;
  828. if (ppdu_info->rx_status.is_stbc && (value > 0))
  829. value = ((value + 1) >> 1) - 1;
  830. ppdu_info->rx_status.nss =
  831. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  832. #else
  833. ppdu_info->rx_status.nss = 0;
  834. #endif
  835. break;
  836. case TARGET_TYPE_QCA6750:
  837. ppdu_info->rx_status.nss = 0;
  838. break;
  839. default:
  840. break;
  841. }
  842. ppdu_info->rx_status.vht_flag_values3[0] =
  843. (((ppdu_info->rx_status.mcs) << 4)
  844. | ppdu_info->rx_status.nss);
  845. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  846. VHT_SIG_A_INFO_0, BANDWIDTH);
  847. ppdu_info->rx_status.vht_flag_values2 =
  848. ppdu_info->rx_status.bw;
  849. ppdu_info->rx_status.vht_flag_values4 =
  850. HAL_RX_GET(vht_sig_a_info,
  851. VHT_SIG_A_INFO_1, SU_MU_CODING);
  852. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  853. VHT_SIG_A_INFO_1, BEAMFORMED);
  854. if (group_id == 0 || group_id == 63)
  855. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  856. else
  857. ppdu_info->rx_status.reception_type =
  858. HAL_RX_TYPE_MU_MIMO;
  859. break;
  860. }
  861. case WIFIPHYRX_HE_SIG_A_SU_E:
  862. {
  863. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  864. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  865. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  866. ppdu_info->rx_status.he_flags = 1;
  867. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  868. FORMAT_INDICATION);
  869. if (value == 0) {
  870. ppdu_info->rx_status.he_data1 =
  871. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  872. } else {
  873. ppdu_info->rx_status.he_data1 =
  874. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  875. }
  876. /* data1 */
  877. ppdu_info->rx_status.he_data1 |=
  878. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  879. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  880. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  881. QDF_MON_STATUS_HE_MCS_KNOWN |
  882. QDF_MON_STATUS_HE_DCM_KNOWN |
  883. QDF_MON_STATUS_HE_CODING_KNOWN |
  884. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  885. QDF_MON_STATUS_HE_STBC_KNOWN |
  886. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  887. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  888. /* data2 */
  889. ppdu_info->rx_status.he_data2 =
  890. QDF_MON_STATUS_HE_GI_KNOWN;
  891. ppdu_info->rx_status.he_data2 |=
  892. QDF_MON_STATUS_TXBF_KNOWN |
  893. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  894. QDF_MON_STATUS_TXOP_KNOWN |
  895. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  896. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  897. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  898. /* data3 */
  899. value = HAL_RX_GET(he_sig_a_su_info,
  900. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  901. ppdu_info->rx_status.he_data3 = value;
  902. value = HAL_RX_GET(he_sig_a_su_info,
  903. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  904. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  905. ppdu_info->rx_status.he_data3 |= value;
  906. value = HAL_RX_GET(he_sig_a_su_info,
  907. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  908. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  909. ppdu_info->rx_status.he_data3 |= value;
  910. value = HAL_RX_GET(he_sig_a_su_info,
  911. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  912. ppdu_info->rx_status.mcs = value;
  913. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  914. ppdu_info->rx_status.he_data3 |= value;
  915. value = HAL_RX_GET(he_sig_a_su_info,
  916. HE_SIG_A_SU_INFO_0, DCM);
  917. he_dcm = value;
  918. value = value << QDF_MON_STATUS_DCM_SHIFT;
  919. ppdu_info->rx_status.he_data3 |= value;
  920. value = HAL_RX_GET(he_sig_a_su_info,
  921. HE_SIG_A_SU_INFO_1, CODING);
  922. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  923. 1 : 0;
  924. value = value << QDF_MON_STATUS_CODING_SHIFT;
  925. ppdu_info->rx_status.he_data3 |= value;
  926. value = HAL_RX_GET(he_sig_a_su_info,
  927. HE_SIG_A_SU_INFO_1,
  928. LDPC_EXTRA_SYMBOL);
  929. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  930. ppdu_info->rx_status.he_data3 |= value;
  931. value = HAL_RX_GET(he_sig_a_su_info,
  932. HE_SIG_A_SU_INFO_1, STBC);
  933. he_stbc = value;
  934. value = value << QDF_MON_STATUS_STBC_SHIFT;
  935. ppdu_info->rx_status.he_data3 |= value;
  936. /* data4 */
  937. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  938. SPATIAL_REUSE);
  939. ppdu_info->rx_status.he_data4 = value;
  940. /* data5 */
  941. value = HAL_RX_GET(he_sig_a_su_info,
  942. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  943. ppdu_info->rx_status.he_data5 = value;
  944. ppdu_info->rx_status.bw = value;
  945. value = HAL_RX_GET(he_sig_a_su_info,
  946. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  947. switch (value) {
  948. case 0:
  949. he_gi = HE_GI_0_8;
  950. he_ltf = HE_LTF_1_X;
  951. break;
  952. case 1:
  953. he_gi = HE_GI_0_8;
  954. he_ltf = HE_LTF_2_X;
  955. break;
  956. case 2:
  957. he_gi = HE_GI_1_6;
  958. he_ltf = HE_LTF_2_X;
  959. break;
  960. case 3:
  961. if (he_dcm && he_stbc) {
  962. he_gi = HE_GI_0_8;
  963. he_ltf = HE_LTF_4_X;
  964. } else {
  965. he_gi = HE_GI_3_2;
  966. he_ltf = HE_LTF_4_X;
  967. }
  968. break;
  969. }
  970. ppdu_info->rx_status.sgi = he_gi;
  971. ppdu_info->rx_status.ltf_size = he_ltf;
  972. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  973. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  974. ppdu_info->rx_status.he_data5 |= value;
  975. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  976. ppdu_info->rx_status.he_data5 |= value;
  977. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  978. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  979. ppdu_info->rx_status.he_data5 |= value;
  980. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  981. PACKET_EXTENSION_A_FACTOR);
  982. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  983. ppdu_info->rx_status.he_data5 |= value;
  984. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  985. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  986. ppdu_info->rx_status.he_data5 |= value;
  987. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  988. PACKET_EXTENSION_PE_DISAMBIGUITY);
  989. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  990. ppdu_info->rx_status.he_data5 |= value;
  991. /* data6 */
  992. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  993. value++;
  994. ppdu_info->rx_status.nss = value;
  995. ppdu_info->rx_status.he_data6 = value;
  996. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  997. DOPPLER_INDICATION);
  998. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  999. ppdu_info->rx_status.he_data6 |= value;
  1000. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1001. TXOP_DURATION);
  1002. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1003. ppdu_info->rx_status.he_data6 |= value;
  1004. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  1005. HE_SIG_A_SU_INFO_1, TXBF);
  1006. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1007. break;
  1008. }
  1009. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  1010. {
  1011. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  1012. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  1013. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  1014. ppdu_info->rx_status.he_mu_flags = 1;
  1015. /* HE Flags */
  1016. /*data1*/
  1017. ppdu_info->rx_status.he_data1 =
  1018. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1019. ppdu_info->rx_status.he_data1 |=
  1020. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1021. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1022. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1023. QDF_MON_STATUS_HE_STBC_KNOWN |
  1024. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1025. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1026. /* data2 */
  1027. ppdu_info->rx_status.he_data2 =
  1028. QDF_MON_STATUS_HE_GI_KNOWN;
  1029. ppdu_info->rx_status.he_data2 |=
  1030. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1031. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1032. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1033. QDF_MON_STATUS_TXOP_KNOWN |
  1034. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1035. /*data3*/
  1036. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1037. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  1038. ppdu_info->rx_status.he_data3 = value;
  1039. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1040. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  1041. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1042. ppdu_info->rx_status.he_data3 |= value;
  1043. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1044. HE_SIG_A_MU_DL_INFO_1,
  1045. LDPC_EXTRA_SYMBOL);
  1046. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1047. ppdu_info->rx_status.he_data3 |= value;
  1048. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1049. HE_SIG_A_MU_DL_INFO_1, STBC);
  1050. he_stbc = value;
  1051. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1052. ppdu_info->rx_status.he_data3 |= value;
  1053. /*data4*/
  1054. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1055. SPATIAL_REUSE);
  1056. ppdu_info->rx_status.he_data4 = value;
  1057. /*data5*/
  1058. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1059. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1060. ppdu_info->rx_status.he_data5 = value;
  1061. ppdu_info->rx_status.bw = value;
  1062. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1063. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  1064. switch (value) {
  1065. case 0:
  1066. he_gi = HE_GI_0_8;
  1067. he_ltf = HE_LTF_4_X;
  1068. break;
  1069. case 1:
  1070. he_gi = HE_GI_0_8;
  1071. he_ltf = HE_LTF_2_X;
  1072. break;
  1073. case 2:
  1074. he_gi = HE_GI_1_6;
  1075. he_ltf = HE_LTF_2_X;
  1076. break;
  1077. case 3:
  1078. he_gi = HE_GI_3_2;
  1079. he_ltf = HE_LTF_4_X;
  1080. break;
  1081. }
  1082. ppdu_info->rx_status.sgi = he_gi;
  1083. ppdu_info->rx_status.ltf_size = he_ltf;
  1084. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1085. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1086. ppdu_info->rx_status.he_data5 |= value;
  1087. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1088. ppdu_info->rx_status.he_data5 |= value;
  1089. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1090. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  1091. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1092. ppdu_info->rx_status.he_data5 |= value;
  1093. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1094. PACKET_EXTENSION_A_FACTOR);
  1095. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1096. ppdu_info->rx_status.he_data5 |= value;
  1097. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1098. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1099. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1100. ppdu_info->rx_status.he_data5 |= value;
  1101. /*data6*/
  1102. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1103. DOPPLER_INDICATION);
  1104. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1105. ppdu_info->rx_status.he_data6 |= value;
  1106. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1107. TXOP_DURATION);
  1108. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1109. ppdu_info->rx_status.he_data6 |= value;
  1110. /* HE-MU Flags */
  1111. /* HE-MU-flags1 */
  1112. ppdu_info->rx_status.he_flags1 =
  1113. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  1114. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  1115. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  1116. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  1117. QDF_MON_STATUS_RU_0_KNOWN;
  1118. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1119. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  1120. ppdu_info->rx_status.he_flags1 |= value;
  1121. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1122. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  1123. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  1124. ppdu_info->rx_status.he_flags1 |= value;
  1125. /* HE-MU-flags2 */
  1126. ppdu_info->rx_status.he_flags2 =
  1127. QDF_MON_STATUS_BW_KNOWN;
  1128. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1129. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1130. ppdu_info->rx_status.he_flags2 |= value;
  1131. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1132. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  1133. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  1134. ppdu_info->rx_status.he_flags2 |= value;
  1135. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1136. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  1137. value = value - 1;
  1138. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  1139. ppdu_info->rx_status.he_flags2 |= value;
  1140. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1141. break;
  1142. }
  1143. case WIFIPHYRX_HE_SIG_B1_MU_E:
  1144. {
  1145. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  1146. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  1147. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  1148. ppdu_info->rx_status.he_sig_b_common_known |=
  1149. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1150. /* TODO: Check on the availability of other fields in
  1151. * sig_b_common
  1152. */
  1153. value = HAL_RX_GET(he_sig_b1_mu_info,
  1154. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1155. ppdu_info->rx_status.he_RU[0] = value;
  1156. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1157. break;
  1158. }
  1159. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1160. {
  1161. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1162. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1163. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1164. /*
  1165. * Not all "HE" fields can be updated from
  1166. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1167. * to populate rest of the "HE" fields for MU scenarios.
  1168. */
  1169. /* HE-data1 */
  1170. ppdu_info->rx_status.he_data1 |=
  1171. QDF_MON_STATUS_HE_MCS_KNOWN |
  1172. QDF_MON_STATUS_HE_CODING_KNOWN;
  1173. /* HE-data2 */
  1174. /* HE-data3 */
  1175. value = HAL_RX_GET(he_sig_b2_mu_info,
  1176. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1177. ppdu_info->rx_status.mcs = value;
  1178. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1179. ppdu_info->rx_status.he_data3 |= value;
  1180. value = HAL_RX_GET(he_sig_b2_mu_info,
  1181. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1182. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1183. ppdu_info->rx_status.he_data3 |= value;
  1184. /* HE-data4 */
  1185. value = HAL_RX_GET(he_sig_b2_mu_info,
  1186. HE_SIG_B2_MU_INFO_0, STA_ID);
  1187. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1188. ppdu_info->rx_status.he_data4 |= value;
  1189. /* HE-data5 */
  1190. /* HE-data6 */
  1191. value = HAL_RX_GET(he_sig_b2_mu_info,
  1192. HE_SIG_B2_MU_INFO_0, NSTS);
  1193. /* value n indicates n+1 spatial streams */
  1194. value++;
  1195. ppdu_info->rx_status.nss = value;
  1196. ppdu_info->rx_status.he_data6 |= value;
  1197. break;
  1198. }
  1199. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1200. {
  1201. uint8_t *he_sig_b2_ofdma_info =
  1202. (uint8_t *)rx_tlv +
  1203. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1204. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1205. /*
  1206. * Not all "HE" fields can be updated from
  1207. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1208. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1209. */
  1210. /* HE-data1 */
  1211. ppdu_info->rx_status.he_data1 |=
  1212. QDF_MON_STATUS_HE_MCS_KNOWN |
  1213. QDF_MON_STATUS_HE_DCM_KNOWN |
  1214. QDF_MON_STATUS_HE_CODING_KNOWN;
  1215. /* HE-data2 */
  1216. ppdu_info->rx_status.he_data2 |=
  1217. QDF_MON_STATUS_TXBF_KNOWN;
  1218. /* HE-data3 */
  1219. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1220. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1221. ppdu_info->rx_status.mcs = value;
  1222. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1223. ppdu_info->rx_status.he_data3 |= value;
  1224. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1225. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1226. he_dcm = value;
  1227. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1228. ppdu_info->rx_status.he_data3 |= value;
  1229. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1230. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1231. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1232. ppdu_info->rx_status.he_data3 |= value;
  1233. /* HE-data4 */
  1234. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1235. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1236. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1237. ppdu_info->rx_status.he_data4 |= value;
  1238. /* HE-data5 */
  1239. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1240. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1241. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1242. ppdu_info->rx_status.he_data5 |= value;
  1243. /* HE-data6 */
  1244. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1245. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1246. /* value n indicates n+1 spatial streams */
  1247. value++;
  1248. ppdu_info->rx_status.nss = value;
  1249. ppdu_info->rx_status.he_data6 |= value;
  1250. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1251. break;
  1252. }
  1253. case WIFIPHYRX_RSSI_LEGACY_E:
  1254. {
  1255. uint8_t reception_type;
  1256. int8_t rssi_value;
  1257. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1258. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1259. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1260. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  1261. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  1262. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1263. ppdu_info->rx_status.he_re = 0;
  1264. reception_type = HAL_RX_GET(rx_tlv,
  1265. PHYRX_RSSI_LEGACY_0,
  1266. RECEPTION_TYPE);
  1267. switch (reception_type) {
  1268. case QDF_RECEPTION_TYPE_ULOFMDA:
  1269. ppdu_info->rx_status.reception_type =
  1270. HAL_RX_TYPE_MU_OFDMA;
  1271. ppdu_info->rx_status.ulofdma_flag = 1;
  1272. ppdu_info->rx_status.he_data1 =
  1273. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1274. break;
  1275. case QDF_RECEPTION_TYPE_ULMIMO:
  1276. ppdu_info->rx_status.reception_type =
  1277. HAL_RX_TYPE_MU_MIMO;
  1278. ppdu_info->rx_status.he_data1 =
  1279. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1280. break;
  1281. default:
  1282. ppdu_info->rx_status.reception_type =
  1283. HAL_RX_TYPE_SU;
  1284. break;
  1285. }
  1286. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1287. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1288. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1289. ppdu_info->rx_status.rssi[0] = rssi_value;
  1290. dp_nofl_debug("RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  1291. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1292. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1293. ppdu_info->rx_status.rssi[1] = rssi_value;
  1294. dp_nofl_debug("RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  1295. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1296. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1297. ppdu_info->rx_status.rssi[2] = rssi_value;
  1298. dp_nofl_debug("RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  1299. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1300. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1301. ppdu_info->rx_status.rssi[3] = rssi_value;
  1302. dp_nofl_debug("RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  1303. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1304. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1305. ppdu_info->rx_status.rssi[4] = rssi_value;
  1306. dp_nofl_debug("RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  1307. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1308. RECEIVE_RSSI_INFO_10,
  1309. RSSI_PRI20_CHAIN5);
  1310. ppdu_info->rx_status.rssi[5] = rssi_value;
  1311. dp_nofl_debug("RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  1312. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1313. RECEIVE_RSSI_INFO_12,
  1314. RSSI_PRI20_CHAIN6);
  1315. ppdu_info->rx_status.rssi[6] = rssi_value;
  1316. dp_nofl_debug("RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  1317. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1318. RECEIVE_RSSI_INFO_14,
  1319. RSSI_PRI20_CHAIN7);
  1320. ppdu_info->rx_status.rssi[7] = rssi_value;
  1321. dp_nofl_debug("RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  1322. break;
  1323. }
  1324. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1325. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1326. ppdu_info);
  1327. break;
  1328. case WIFIRX_HEADER_E:
  1329. {
  1330. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1331. if (ppdu_info->fcs_ok_cnt >=
  1332. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  1333. hal_err("Number of MPDUs(%d) per status buff exceeded",
  1334. ppdu_info->fcs_ok_cnt);
  1335. break;
  1336. }
  1337. /* Update first_msdu_payload for every mpdu and increment
  1338. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1339. */
  1340. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  1341. rx_tlv;
  1342. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  1343. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1344. ppdu_info->msdu_info.payload_len = tlv_len;
  1345. ppdu_info->user_id = user_id;
  1346. ppdu_info->hdr_len = tlv_len;
  1347. ppdu_info->data = rx_tlv;
  1348. ppdu_info->data += 4;
  1349. /* for every RX_HEADER TLV increment mpdu_cnt */
  1350. com_info->mpdu_cnt++;
  1351. return HAL_TLV_STATUS_HEADER;
  1352. }
  1353. case WIFIRX_MPDU_START_E:
  1354. {
  1355. uint8_t *rx_mpdu_start = (uint8_t *)rx_tlv;
  1356. uint32_t ppdu_id = HAL_RX_GET_PPDU_ID(rx_mpdu_start);
  1357. uint8_t filter_category = 0;
  1358. hal_update_frame_type_cnt(rx_mpdu_start, ppdu_info);
  1359. ppdu_info->nac_info.fc_valid =
  1360. HAL_RX_GET_FC_VALID(rx_mpdu_start);
  1361. ppdu_info->nac_info.to_ds_flag =
  1362. HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start);
  1363. ppdu_info->nac_info.frame_control =
  1364. HAL_RX_GET(rx_mpdu_start,
  1365. RX_MPDU_INFO_14,
  1366. MPDU_FRAME_CONTROL_FIELD);
  1367. ppdu_info->sw_frame_group_id =
  1368. HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start);
  1369. ppdu_info->rx_user_status[user_id].sw_peer_id =
  1370. HAL_RX_GET_SW_PEER_ID(rx_mpdu_start);
  1371. if (ppdu_info->sw_frame_group_id ==
  1372. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1373. ppdu_info->rx_status.frame_control_info_valid =
  1374. ppdu_info->nac_info.fc_valid;
  1375. ppdu_info->rx_status.frame_control =
  1376. ppdu_info->nac_info.frame_control;
  1377. }
  1378. hal_get_mac_addr1(rx_mpdu_start,
  1379. ppdu_info);
  1380. ppdu_info->nac_info.mac_addr2_valid =
  1381. HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start);
  1382. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1383. HAL_RX_GET(rx_mpdu_start,
  1384. RX_MPDU_INFO_16,
  1385. MAC_ADDR_AD2_15_0);
  1386. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1387. HAL_RX_GET(rx_mpdu_start,
  1388. RX_MPDU_INFO_17,
  1389. MAC_ADDR_AD2_47_16);
  1390. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1391. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1392. ppdu_info->rx_status.ppdu_len =
  1393. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1394. MPDU_LENGTH);
  1395. } else {
  1396. ppdu_info->rx_status.ppdu_len +=
  1397. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1398. MPDU_LENGTH);
  1399. }
  1400. filter_category =
  1401. HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start);
  1402. if (filter_category == 0)
  1403. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1404. else if (filter_category == 1)
  1405. ppdu_info->rx_status.monitor_direct_used = 1;
  1406. ppdu_info->nac_info.mcast_bcast =
  1407. HAL_RX_GET(rx_mpdu_start,
  1408. RX_MPDU_INFO_13,
  1409. MCAST_BCAST);
  1410. break;
  1411. }
  1412. case WIFIRX_MPDU_END_E:
  1413. ppdu_info->user_id = user_id;
  1414. ppdu_info->fcs_err =
  1415. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1416. FCS_ERR);
  1417. return HAL_TLV_STATUS_MPDU_END;
  1418. case WIFIRX_MSDU_END_E:
  1419. if (user_id < HAL_MAX_UL_MU_USERS) {
  1420. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1421. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1422. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1423. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1424. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1425. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1426. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1427. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1428. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1429. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1430. }
  1431. return HAL_TLV_STATUS_MSDU_END;
  1432. case 0:
  1433. return HAL_TLV_STATUS_PPDU_DONE;
  1434. default:
  1435. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1436. unhandled = false;
  1437. else
  1438. unhandled = true;
  1439. break;
  1440. }
  1441. if (!unhandled)
  1442. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1443. "%s TLV type: %d, TLV len:%d %s",
  1444. __func__, tlv_tag, tlv_len,
  1445. unhandled == true ? "unhandled" : "");
  1446. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1447. rx_tlv, tlv_len);
  1448. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1449. }
  1450. /**
  1451. * hal_tx_comp_get_release_reason_generic_li() - TQM Release reason
  1452. * @hal_desc: completion ring descriptor pointer
  1453. *
  1454. * This function will return the type of pointer - buffer or descriptor
  1455. *
  1456. * Return: buffer type
  1457. */
  1458. static inline uint8_t hal_tx_comp_get_release_reason_generic_li(void *hal_desc)
  1459. {
  1460. uint32_t comp_desc =
  1461. *(uint32_t *)(((uint8_t *)hal_desc) +
  1462. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1463. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1464. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1465. }
  1466. /**
  1467. * hal_get_wbm_internal_error_generic_li() - is WBM internal error
  1468. * @hal_desc: completion ring descriptor pointer
  1469. *
  1470. * This function will return 0 or 1 - is it WBM internal error or not
  1471. *
  1472. * Return: uint8_t
  1473. */
  1474. static inline uint8_t hal_get_wbm_internal_error_generic_li(void *hal_desc)
  1475. {
  1476. uint32_t comp_desc =
  1477. *(uint32_t *)(((uint8_t *)hal_desc) +
  1478. HAL_WBM_INTERNAL_ERROR_OFFSET);
  1479. return (comp_desc & HAL_WBM_INTERNAL_ERROR_MASK) >>
  1480. HAL_WBM_INTERNAL_ERROR_LSB;
  1481. }
  1482. /**
  1483. * hal_rx_dump_mpdu_start_tlv_generic_li: dump RX mpdu_start TLV in structured
  1484. * human readable format.
  1485. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1486. * @dbg_level: log level.
  1487. *
  1488. * Return: void
  1489. */
  1490. static inline void hal_rx_dump_mpdu_start_tlv_generic_li(void *mpdustart,
  1491. uint8_t dbg_level)
  1492. {
  1493. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1494. struct rx_mpdu_info *mpdu_info =
  1495. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1496. hal_verbose_debug(
  1497. "rx_mpdu_start tlv (1/5) - "
  1498. "rxpcu_mpdu_filter_in_category: %x "
  1499. "sw_frame_group_id: %x "
  1500. "ndp_frame: %x "
  1501. "phy_err: %x "
  1502. "phy_err_during_mpdu_header: %x "
  1503. "protocol_version_err: %x "
  1504. "ast_based_lookup_valid: %x "
  1505. "phy_ppdu_id: %x "
  1506. "ast_index: %x "
  1507. "sw_peer_id: %x "
  1508. "mpdu_frame_control_valid: %x "
  1509. "mpdu_duration_valid: %x "
  1510. "mac_addr_ad1_valid: %x "
  1511. "mac_addr_ad2_valid: %x "
  1512. "mac_addr_ad3_valid: %x "
  1513. "mac_addr_ad4_valid: %x "
  1514. "mpdu_sequence_control_valid: %x "
  1515. "mpdu_qos_control_valid: %x "
  1516. "mpdu_ht_control_valid: %x "
  1517. "frame_encryption_info_valid: %x ",
  1518. mpdu_info->rxpcu_mpdu_filter_in_category,
  1519. mpdu_info->sw_frame_group_id,
  1520. mpdu_info->ndp_frame,
  1521. mpdu_info->phy_err,
  1522. mpdu_info->phy_err_during_mpdu_header,
  1523. mpdu_info->protocol_version_err,
  1524. mpdu_info->ast_based_lookup_valid,
  1525. mpdu_info->phy_ppdu_id,
  1526. mpdu_info->ast_index,
  1527. mpdu_info->sw_peer_id,
  1528. mpdu_info->mpdu_frame_control_valid,
  1529. mpdu_info->mpdu_duration_valid,
  1530. mpdu_info->mac_addr_ad1_valid,
  1531. mpdu_info->mac_addr_ad2_valid,
  1532. mpdu_info->mac_addr_ad3_valid,
  1533. mpdu_info->mac_addr_ad4_valid,
  1534. mpdu_info->mpdu_sequence_control_valid,
  1535. mpdu_info->mpdu_qos_control_valid,
  1536. mpdu_info->mpdu_ht_control_valid,
  1537. mpdu_info->frame_encryption_info_valid);
  1538. hal_verbose_debug(
  1539. "rx_mpdu_start tlv (2/5) - "
  1540. "fr_ds: %x "
  1541. "to_ds: %x "
  1542. "encrypted: %x "
  1543. "mpdu_retry: %x "
  1544. "mpdu_sequence_number: %x "
  1545. "epd_en: %x "
  1546. "all_frames_shall_be_encrypted: %x "
  1547. "encrypt_type: %x "
  1548. "mesh_sta: %x "
  1549. "bssid_hit: %x "
  1550. "bssid_number: %x "
  1551. "tid: %x "
  1552. "pn_31_0: %x "
  1553. "pn_63_32: %x "
  1554. "pn_95_64: %x "
  1555. "pn_127_96: %x "
  1556. "peer_meta_data: %x "
  1557. "rxpt_classify_info.reo_destination_indication: %x "
  1558. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1559. "rx_reo_queue_desc_addr_31_0: %x ",
  1560. mpdu_info->fr_ds,
  1561. mpdu_info->to_ds,
  1562. mpdu_info->encrypted,
  1563. mpdu_info->mpdu_retry,
  1564. mpdu_info->mpdu_sequence_number,
  1565. mpdu_info->epd_en,
  1566. mpdu_info->all_frames_shall_be_encrypted,
  1567. mpdu_info->encrypt_type,
  1568. mpdu_info->mesh_sta,
  1569. mpdu_info->bssid_hit,
  1570. mpdu_info->bssid_number,
  1571. mpdu_info->tid,
  1572. mpdu_info->pn_31_0,
  1573. mpdu_info->pn_63_32,
  1574. mpdu_info->pn_95_64,
  1575. mpdu_info->pn_127_96,
  1576. mpdu_info->peer_meta_data,
  1577. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1578. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1579. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1580. hal_verbose_debug(
  1581. "rx_mpdu_start tlv (3/5) - "
  1582. "rx_reo_queue_desc_addr_39_32: %x "
  1583. "receive_queue_number: %x "
  1584. "pre_delim_err_warning: %x "
  1585. "first_delim_err: %x "
  1586. "key_id_octet: %x "
  1587. "new_peer_entry: %x "
  1588. "decrypt_needed: %x "
  1589. "decap_type: %x "
  1590. "rx_insert_vlan_c_tag_padding: %x "
  1591. "rx_insert_vlan_s_tag_padding: %x "
  1592. "strip_vlan_c_tag_decap: %x "
  1593. "strip_vlan_s_tag_decap: %x "
  1594. "pre_delim_count: %x "
  1595. "ampdu_flag: %x "
  1596. "bar_frame: %x "
  1597. "mpdu_length: %x "
  1598. "first_mpdu: %x "
  1599. "mcast_bcast: %x "
  1600. "ast_index_not_found: %x "
  1601. "ast_index_timeout: %x ",
  1602. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1603. mpdu_info->receive_queue_number,
  1604. mpdu_info->pre_delim_err_warning,
  1605. mpdu_info->first_delim_err,
  1606. mpdu_info->key_id_octet,
  1607. mpdu_info->new_peer_entry,
  1608. mpdu_info->decrypt_needed,
  1609. mpdu_info->decap_type,
  1610. mpdu_info->rx_insert_vlan_c_tag_padding,
  1611. mpdu_info->rx_insert_vlan_s_tag_padding,
  1612. mpdu_info->strip_vlan_c_tag_decap,
  1613. mpdu_info->strip_vlan_s_tag_decap,
  1614. mpdu_info->pre_delim_count,
  1615. mpdu_info->ampdu_flag,
  1616. mpdu_info->bar_frame,
  1617. mpdu_info->mpdu_length,
  1618. mpdu_info->first_mpdu,
  1619. mpdu_info->mcast_bcast,
  1620. mpdu_info->ast_index_not_found,
  1621. mpdu_info->ast_index_timeout);
  1622. hal_verbose_debug(
  1623. "rx_mpdu_start tlv (4/5) - "
  1624. "power_mgmt: %x "
  1625. "non_qos: %x "
  1626. "null_data: %x "
  1627. "mgmt_type: %x "
  1628. "ctrl_type: %x "
  1629. "more_data: %x "
  1630. "eosp: %x "
  1631. "fragment_flag: %x "
  1632. "order: %x "
  1633. "u_apsd_trigger: %x "
  1634. "encrypt_required: %x "
  1635. "directed: %x "
  1636. "mpdu_frame_control_field: %x "
  1637. "mpdu_duration_field: %x "
  1638. "mac_addr_ad1_31_0: %x "
  1639. "mac_addr_ad1_47_32: %x "
  1640. "mac_addr_ad2_15_0: %x "
  1641. "mac_addr_ad2_47_16: %x "
  1642. "mac_addr_ad3_31_0: %x "
  1643. "mac_addr_ad3_47_32: %x ",
  1644. mpdu_info->power_mgmt,
  1645. mpdu_info->non_qos,
  1646. mpdu_info->null_data,
  1647. mpdu_info->mgmt_type,
  1648. mpdu_info->ctrl_type,
  1649. mpdu_info->more_data,
  1650. mpdu_info->eosp,
  1651. mpdu_info->fragment_flag,
  1652. mpdu_info->order,
  1653. mpdu_info->u_apsd_trigger,
  1654. mpdu_info->encrypt_required,
  1655. mpdu_info->directed,
  1656. mpdu_info->mpdu_frame_control_field,
  1657. mpdu_info->mpdu_duration_field,
  1658. mpdu_info->mac_addr_ad1_31_0,
  1659. mpdu_info->mac_addr_ad1_47_32,
  1660. mpdu_info->mac_addr_ad2_15_0,
  1661. mpdu_info->mac_addr_ad2_47_16,
  1662. mpdu_info->mac_addr_ad3_31_0,
  1663. mpdu_info->mac_addr_ad3_47_32);
  1664. hal_verbose_debug(
  1665. "rx_mpdu_start tlv (5/5) - "
  1666. "mpdu_sequence_control_field: %x "
  1667. "mac_addr_ad4_31_0: %x "
  1668. "mac_addr_ad4_47_32: %x "
  1669. "mpdu_qos_control_field: %x "
  1670. "mpdu_ht_control_field: %x ",
  1671. mpdu_info->mpdu_sequence_control_field,
  1672. mpdu_info->mac_addr_ad4_31_0,
  1673. mpdu_info->mac_addr_ad4_47_32,
  1674. mpdu_info->mpdu_qos_control_field,
  1675. mpdu_info->mpdu_ht_control_field);
  1676. }
  1677. /**
  1678. * hal_tx_set_pcp_tid_map_generic_li() - Configure default PCP to TID map table
  1679. * @soc: HAL SoC context
  1680. * @map: PCP-TID mapping table
  1681. *
  1682. * PCP are mapped to 8 TID values using TID values programmed
  1683. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1684. * The mapping register has TID mapping for 8 PCP values
  1685. *
  1686. * Return: none
  1687. */
  1688. static void hal_tx_set_pcp_tid_map_generic_li(struct hal_soc *soc, uint8_t *map)
  1689. {
  1690. uint32_t addr, value;
  1691. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1692. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1693. value = (map[0] |
  1694. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  1695. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  1696. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  1697. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  1698. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  1699. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  1700. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  1701. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1702. }
  1703. /**
  1704. * hal_tx_update_pcp_tid_generic_li() - Update the pcp tid map table with
  1705. * value received from user-space
  1706. * @soc: HAL SoC context
  1707. * @pcp: pcp value
  1708. * @tid : tid value
  1709. *
  1710. * Return: void
  1711. */
  1712. static void
  1713. hal_tx_update_pcp_tid_generic_li(struct hal_soc *soc,
  1714. uint8_t pcp, uint8_t tid)
  1715. {
  1716. uint32_t addr, value, regval;
  1717. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1718. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1719. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  1720. /* Read back previous PCP TID config and update
  1721. * with new config.
  1722. */
  1723. regval = HAL_REG_READ(soc, addr);
  1724. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  1725. regval |= value;
  1726. HAL_REG_WRITE(soc, addr,
  1727. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1728. }
  1729. /**
  1730. * hal_tx_update_tidmap_prty_generic_li() - Update the tid map priority
  1731. * @soc: HAL SoC context
  1732. * @val: priority value
  1733. *
  1734. * Return: void
  1735. */
  1736. static
  1737. void hal_tx_update_tidmap_prty_generic_li(struct hal_soc *soc, uint8_t value)
  1738. {
  1739. uint32_t addr;
  1740. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  1741. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1742. HAL_REG_WRITE(soc, addr,
  1743. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  1744. }
  1745. /**
  1746. * hal_rx_msdu_packet_metadata_get(): API to get the
  1747. * msdu information from rx_msdu_end TLV
  1748. *
  1749. * @ buf: pointer to the start of RX PKT TLV headers
  1750. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1751. */
  1752. static void
  1753. hal_rx_msdu_packet_metadata_get_generic_li(uint8_t *buf,
  1754. void *pkt_msdu_metadata)
  1755. {
  1756. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1757. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1758. struct hal_rx_msdu_metadata *msdu_metadata =
  1759. (struct hal_rx_msdu_metadata *)pkt_msdu_metadata;
  1760. msdu_metadata->l3_hdr_pad =
  1761. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1762. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1763. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1764. msdu_metadata->sa_sw_peer_id =
  1765. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1766. }
  1767. /**
  1768. * hal_rx_msdu_end_offset_get_generic(): API to get the
  1769. * msdu_end structure offset rx_pkt_tlv structure
  1770. *
  1771. * NOTE: API returns offset of msdu_end TLV from structure
  1772. * rx_pkt_tlvs
  1773. */
  1774. static uint32_t hal_rx_msdu_end_offset_get_generic(void)
  1775. {
  1776. return RX_PKT_TLV_OFFSET(msdu_end_tlv);
  1777. }
  1778. /**
  1779. * hal_rx_attn_offset_get_generic(): API to get the
  1780. * msdu_end structure offset rx_pkt_tlv structure
  1781. *
  1782. * NOTE: API returns offset of attn TLV from structure
  1783. * rx_pkt_tlvs
  1784. */
  1785. static uint32_t hal_rx_attn_offset_get_generic(void)
  1786. {
  1787. return RX_PKT_TLV_OFFSET(attn_tlv);
  1788. }
  1789. /**
  1790. * hal_rx_msdu_start_offset_get_generic(): API to get the
  1791. * msdu_start structure offset rx_pkt_tlv structure
  1792. *
  1793. * NOTE: API returns offset of attn TLV from structure
  1794. * rx_pkt_tlvs
  1795. */
  1796. static uint32_t hal_rx_msdu_start_offset_get_generic(void)
  1797. {
  1798. return RX_PKT_TLV_OFFSET(msdu_start_tlv);
  1799. }
  1800. /**
  1801. * hal_rx_mpdu_start_offset_get_generic(): API to get the
  1802. * mpdu_start structure offset rx_pkt_tlv structure
  1803. *
  1804. * NOTE: API returns offset of attn TLV from structure
  1805. * rx_pkt_tlvs
  1806. */
  1807. static uint32_t hal_rx_mpdu_start_offset_get_generic(void)
  1808. {
  1809. return RX_PKT_TLV_OFFSET(mpdu_start_tlv);
  1810. }
  1811. /**
  1812. * hal_rx_mpdu_end_offset_get_generic(): API to get the
  1813. * mpdu_end structure offset rx_pkt_tlv structure
  1814. *
  1815. * NOTE: API returns offset of attn TLV from structure
  1816. * rx_pkt_tlvs
  1817. */
  1818. static uint32_t hal_rx_mpdu_end_offset_get_generic(void)
  1819. {
  1820. return RX_PKT_TLV_OFFSET(mpdu_end_tlv);
  1821. }
  1822. #ifndef NO_RX_PKT_HDR_TLV
  1823. static uint32_t hal_rx_pkt_tlv_offset_get_generic(void)
  1824. {
  1825. return RX_PKT_TLV_OFFSET(pkt_hdr_tlv);
  1826. }
  1827. #endif
  1828. #if defined(QDF_BIG_ENDIAN_MACHINE)
  1829. /**
  1830. * hal_setup_reo_swap() - Set the swap flag for big endian machines
  1831. * @soc: HAL soc handle
  1832. *
  1833. * Return: None
  1834. */
  1835. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  1836. {
  1837. uint32_t reg_val;
  1838. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  1839. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1840. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, WRITE_STRUCT_SWAP, 1);
  1841. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, READ_STRUCT_SWAP, 1);
  1842. HAL_REG_WRITE(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  1843. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1844. }
  1845. #else
  1846. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  1847. {
  1848. }
  1849. #endif
  1850. /**
  1851. * hal_reo_setup_generic_li - Initialize HW REO block
  1852. *
  1853. * @hal_soc: Opaque HAL SOC handle
  1854. * @reo_params: parameters needed by HAL for REO config
  1855. */
  1856. static
  1857. void hal_reo_setup_generic_li(struct hal_soc *soc, void *reoparams)
  1858. {
  1859. uint32_t reg_val;
  1860. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1861. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1862. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1863. hal_reo_config(soc, reg_val, reo_params);
  1864. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1865. /* TODO: Setup destination ring mapping if enabled */
  1866. /* TODO: Error destination ring setting is left to default.
  1867. * Default setting is to send all errors to release ring.
  1868. */
  1869. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1870. hal_setup_reo_swap(soc);
  1871. HAL_REG_WRITE(soc,
  1872. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1873. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1874. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1875. HAL_REG_WRITE(soc,
  1876. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1877. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1878. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1879. HAL_REG_WRITE(soc,
  1880. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1881. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1882. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1883. HAL_REG_WRITE(soc,
  1884. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1885. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1886. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1887. /*
  1888. * When hash based routing is enabled, routing of the rx packet
  1889. * is done based on the following value: 1 _ _ _ _ The last 4
  1890. * bits are based on hash[3:0]. This means the possible values
  1891. * are 0x10 to 0x1f. This value is used to look-up the
  1892. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1893. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1894. * registers need to be configured to set-up the 16 entries to
  1895. * map the hash values to a ring number. There are 3 bits per
  1896. * hash entry – which are mapped as follows:
  1897. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1898. * 7: NOT_USED.
  1899. */
  1900. if (reo_params->rx_hash_enabled) {
  1901. HAL_REG_WRITE(soc,
  1902. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1903. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1904. reo_params->remap1);
  1905. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1906. HAL_REG_READ(soc,
  1907. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1908. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1909. HAL_REG_WRITE(soc,
  1910. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1911. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1912. reo_params->remap2);
  1913. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1914. HAL_REG_READ(soc,
  1915. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1916. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1917. }
  1918. /* TODO: Check if the following registers shoould be setup by host:
  1919. * AGING_CONTROL
  1920. * HIGH_MEMORY_THRESHOLD
  1921. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1922. * GLOBAL_LINK_DESC_COUNT_CTRL
  1923. */
  1924. }
  1925. /**
  1926. * hal_setup_link_idle_list_generic_li - Setup scattered idle list using the
  1927. * buffer list provided
  1928. *
  1929. * @hal_soc: Opaque HAL SOC handle
  1930. * @scatter_bufs_base_paddr: Array of physical base addresses
  1931. * @scatter_bufs_base_vaddr: Array of virtual base addresses
  1932. * @num_scatter_bufs: Number of scatter buffers in the above lists
  1933. * @scatter_buf_size: Size of each scatter buffer
  1934. * @last_buf_end_offset: Offset to the last entry
  1935. * @num_entries: Total entries of all scatter bufs
  1936. *
  1937. * Return: None
  1938. */
  1939. static void
  1940. hal_setup_link_idle_list_generic_li(struct hal_soc *soc,
  1941. qdf_dma_addr_t scatter_bufs_base_paddr[],
  1942. void *scatter_bufs_base_vaddr[],
  1943. uint32_t num_scatter_bufs,
  1944. uint32_t scatter_buf_size,
  1945. uint32_t last_buf_end_offset,
  1946. uint32_t num_entries)
  1947. {
  1948. int i;
  1949. uint32_t *prev_buf_link_ptr = NULL;
  1950. uint32_t reg_scatter_buf_size, reg_tot_scatter_buf_size;
  1951. uint32_t val;
  1952. /* Link the scatter buffers */
  1953. for (i = 0; i < num_scatter_bufs; i++) {
  1954. if (i > 0) {
  1955. prev_buf_link_ptr[0] =
  1956. scatter_bufs_base_paddr[i] & 0xffffffff;
  1957. prev_buf_link_ptr[1] = HAL_SM(
  1958. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  1959. BASE_ADDRESS_39_32,
  1960. ((uint64_t)(scatter_bufs_base_paddr[i])
  1961. >> 32)) | HAL_SM(
  1962. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  1963. ADDRESS_MATCH_TAG,
  1964. ADDRESS_MATCH_TAG_VAL);
  1965. }
  1966. prev_buf_link_ptr = (uint32_t *)(scatter_bufs_base_vaddr[i] +
  1967. scatter_buf_size - WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE);
  1968. }
  1969. /* TBD: Register programming partly based on MLD & the rest based on
  1970. * inputs from HW team. Not complete yet.
  1971. */
  1972. reg_scatter_buf_size = (scatter_buf_size -
  1973. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) / 64;
  1974. reg_tot_scatter_buf_size = ((scatter_buf_size -
  1975. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) * num_scatter_bufs) / 64;
  1976. HAL_REG_WRITE(soc,
  1977. HWIO_WBM_R0_IDLE_LIST_CONTROL_ADDR
  1978. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1979. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL,
  1980. SCATTER_BUFFER_SIZE,
  1981. reg_scatter_buf_size) |
  1982. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL,
  1983. LINK_DESC_IDLE_LIST_MODE, 0x1));
  1984. HAL_REG_WRITE(soc,
  1985. HWIO_WBM_R0_IDLE_LIST_SIZE_ADDR
  1986. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1987. HAL_SM(HWIO_WBM_R0_IDLE_LIST_SIZE,
  1988. SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST,
  1989. reg_tot_scatter_buf_size));
  1990. HAL_REG_WRITE(soc,
  1991. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_LSB_ADDR
  1992. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1993. scatter_bufs_base_paddr[0] & 0xffffffff);
  1994. HAL_REG_WRITE(soc,
  1995. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR
  1996. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1997. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32) &
  1998. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_BASE_ADDRESS_39_32_BMSK);
  1999. HAL_REG_WRITE(soc,
  2000. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR
  2001. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2002. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2003. BASE_ADDRESS_39_32,
  2004. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32)) |
  2005. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2006. ADDRESS_MATCH_TAG, ADDRESS_MATCH_TAG_VAL));
  2007. /* ADDRESS_MATCH_TAG field in the above register is expected to match
  2008. * with the upper bits of link pointer. The above write sets this field
  2009. * to zero and we are also setting the upper bits of link pointers to
  2010. * zero while setting up the link list of scatter buffers above
  2011. */
  2012. /* Setup head and tail pointers for the idle list */
  2013. HAL_REG_WRITE(soc,
  2014. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR
  2015. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2016. scatter_bufs_base_paddr[num_scatter_bufs - 1] &
  2017. 0xffffffff);
  2018. HAL_REG_WRITE(soc,
  2019. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1_ADDR
  2020. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2021. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  2022. BUFFER_ADDRESS_39_32,
  2023. ((uint64_t)(scatter_bufs_base_paddr
  2024. [num_scatter_bufs - 1]) >> 32)) |
  2025. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  2026. HEAD_POINTER_OFFSET, last_buf_end_offset >> 2));
  2027. HAL_REG_WRITE(soc,
  2028. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR
  2029. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2030. scatter_bufs_base_paddr[0] & 0xffffffff);
  2031. HAL_REG_WRITE(soc,
  2032. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX0_ADDR
  2033. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2034. scatter_bufs_base_paddr[0] & 0xffffffff);
  2035. HAL_REG_WRITE(soc,
  2036. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1_ADDR
  2037. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2038. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  2039. BUFFER_ADDRESS_39_32,
  2040. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32)) |
  2041. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  2042. TAIL_POINTER_OFFSET, 0));
  2043. HAL_REG_WRITE(soc,
  2044. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HP_ADDR
  2045. (SEQ_WCSS_UMAC_WBM_REG_OFFSET), 2 * num_entries);
  2046. /* Set RING_ID_DISABLE */
  2047. val = HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, RING_ID_DISABLE, 1);
  2048. /*
  2049. * SRNG_ENABLE bit is not available in HWK v1 (QCA8074v1). Hence
  2050. * check the presence of the bit before toggling it.
  2051. */
  2052. #ifdef HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_SRNG_ENABLE_BMSK
  2053. val |= HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, SRNG_ENABLE, 1);
  2054. #endif
  2055. HAL_REG_WRITE(soc,
  2056. HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_ADDR
  2057. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2058. val);
  2059. }
  2060. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  2061. /**
  2062. * hal_tx_desc_set_search_type_generic_li - Set the search type value
  2063. * @desc: Handle to Tx Descriptor
  2064. * @search_type: search type
  2065. * 0 – Normal search
  2066. * 1 – Index based address search
  2067. * 2 – Index based flow search
  2068. *
  2069. * Return: void
  2070. */
  2071. static inline
  2072. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  2073. {
  2074. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  2075. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  2076. }
  2077. #else
  2078. static inline
  2079. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  2080. {
  2081. }
  2082. #endif
  2083. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  2084. /**
  2085. * hal_tx_desc_set_search_index_generic_li - Set the search index value
  2086. * @desc: Handle to Tx Descriptor
  2087. * @search_index: The index that will be used for index based address or
  2088. * flow search. The field is valid when 'search_type' is
  2089. * 1 0r 2
  2090. *
  2091. * Return: void
  2092. */
  2093. static inline
  2094. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  2095. {
  2096. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  2097. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  2098. }
  2099. #else
  2100. static inline
  2101. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  2102. {
  2103. }
  2104. #endif
  2105. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  2106. /**
  2107. * hal_tx_desc_set_cache_set_num_generic_li - Set the cache-set-num value
  2108. * @desc: Handle to Tx Descriptor
  2109. * @cache_num: Cache set number that should be used to cache the index
  2110. * based search results, for address and flow search.
  2111. * This value should be equal to LSB four bits of the hash value
  2112. * of match data, in case of search index points to an entry
  2113. * which may be used in content based search also. The value can
  2114. * be anything when the entry pointed by search index will not be
  2115. * used for content based search.
  2116. *
  2117. * Return: void
  2118. */
  2119. static inline
  2120. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  2121. {
  2122. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  2123. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  2124. }
  2125. #else
  2126. static inline
  2127. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  2128. {
  2129. }
  2130. #endif
  2131. #ifdef WLAN_SUPPORT_RX_FISA
  2132. /**
  2133. * hal_rx_flow_get_tuple_info_li() - Setup a flow search entry in HW FST
  2134. * @fst: Pointer to the Rx Flow Search Table
  2135. * @hal_hash: HAL 5 tuple hash
  2136. * @tuple_info: 5-tuple info of the flow returned to the caller
  2137. *
  2138. * Return: Success/Failure
  2139. */
  2140. static void *
  2141. hal_rx_flow_get_tuple_info_li(uint8_t *rx_fst, uint32_t hal_hash,
  2142. uint8_t *flow_tuple_info)
  2143. {
  2144. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  2145. void *hal_fse = NULL;
  2146. struct hal_flow_tuple_info *tuple_info
  2147. = (struct hal_flow_tuple_info *)flow_tuple_info;
  2148. hal_fse = (uint8_t *)fst->base_vaddr +
  2149. (hal_hash * HAL_RX_FST_ENTRY_SIZE);
  2150. if (!hal_fse || !tuple_info)
  2151. return NULL;
  2152. if (!HAL_GET_FLD(hal_fse, RX_FLOW_SEARCH_ENTRY_9, VALID))
  2153. return NULL;
  2154. tuple_info->src_ip_127_96 =
  2155. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2156. RX_FLOW_SEARCH_ENTRY_0,
  2157. SRC_IP_127_96));
  2158. tuple_info->src_ip_95_64 =
  2159. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2160. RX_FLOW_SEARCH_ENTRY_1,
  2161. SRC_IP_95_64));
  2162. tuple_info->src_ip_63_32 =
  2163. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2164. RX_FLOW_SEARCH_ENTRY_2,
  2165. SRC_IP_63_32));
  2166. tuple_info->src_ip_31_0 =
  2167. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2168. RX_FLOW_SEARCH_ENTRY_3,
  2169. SRC_IP_31_0));
  2170. tuple_info->dest_ip_127_96 =
  2171. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2172. RX_FLOW_SEARCH_ENTRY_4,
  2173. DEST_IP_127_96));
  2174. tuple_info->dest_ip_95_64 =
  2175. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2176. RX_FLOW_SEARCH_ENTRY_5,
  2177. DEST_IP_95_64));
  2178. tuple_info->dest_ip_63_32 =
  2179. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2180. RX_FLOW_SEARCH_ENTRY_6,
  2181. DEST_IP_63_32));
  2182. tuple_info->dest_ip_31_0 =
  2183. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2184. RX_FLOW_SEARCH_ENTRY_7,
  2185. DEST_IP_31_0));
  2186. tuple_info->dest_port = HAL_GET_FLD(hal_fse,
  2187. RX_FLOW_SEARCH_ENTRY_8,
  2188. DEST_PORT);
  2189. tuple_info->src_port = HAL_GET_FLD(hal_fse,
  2190. RX_FLOW_SEARCH_ENTRY_8,
  2191. SRC_PORT);
  2192. tuple_info->l4_protocol = HAL_GET_FLD(hal_fse,
  2193. RX_FLOW_SEARCH_ENTRY_9,
  2194. L4_PROTOCOL);
  2195. return hal_fse;
  2196. }
  2197. /**
  2198. * hal_rx_flow_delete_entry_li() - Setup a flow search entry in HW FST
  2199. * @fst: Pointer to the Rx Flow Search Table
  2200. * @hal_rx_fse: Pointer to the Rx Flow that is to be deleted from the FST
  2201. *
  2202. * Return: Success/Failure
  2203. */
  2204. static QDF_STATUS
  2205. hal_rx_flow_delete_entry_li(uint8_t *rx_fst, void *hal_rx_fse)
  2206. {
  2207. uint8_t *fse = (uint8_t *)hal_rx_fse;
  2208. if (!HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID))
  2209. return QDF_STATUS_E_NOENT;
  2210. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  2211. return QDF_STATUS_SUCCESS;
  2212. }
  2213. /**
  2214. * hal_rx_fst_get_fse_size_li() - Retrieve the size of each entry
  2215. *
  2216. * Return: size of each entry/flow in Rx FST
  2217. */
  2218. static inline uint32_t
  2219. hal_rx_fst_get_fse_size_li(void)
  2220. {
  2221. return HAL_RX_FST_ENTRY_SIZE;
  2222. }
  2223. #else
  2224. static void *
  2225. hal_rx_flow_get_tuple_info_li(uint8_t *rx_fst, uint32_t hal_hash,
  2226. uint8_t *flow_tuple_info)
  2227. {
  2228. return NULL;
  2229. }
  2230. static QDF_STATUS
  2231. hal_rx_flow_delete_entry_li(uint8_t *rx_fst, void *hal_rx_fse)
  2232. {
  2233. return QDF_STATUS_SUCCESS;
  2234. }
  2235. static inline uint32_t
  2236. hal_rx_fst_get_fse_size_li(void)
  2237. {
  2238. return 0;
  2239. }
  2240. #endif /* WLAN_SUPPORT_RX_FISA */
  2241. #endif /* _HAL_LI_GENERIC_API_H_ */