sde_hw_rc.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/msm_drm_pp.h>
  6. #include "sde_kms.h"
  7. #include "sde_reg_dma.h"
  8. #include "sde_hw_rc.h"
  9. #include "sde_hw_catalog.h"
  10. #include "sde_hw_util.h"
  11. #include "sde_hw_dspp.h"
  12. #include "sde_hw_reg_dma_v1_color_proc.h"
  13. /**
  14. * Hardware register set
  15. */
  16. #define SDE_HW_RC_REG0 0x00
  17. #define SDE_HW_RC_REG1 0x04
  18. #define SDE_HW_RC_REG2 0x08
  19. #define SDE_HW_RC_REG3 0x0C
  20. #define SDE_HW_RC_REG4 0x10
  21. #define SDE_HW_RC_REG5 0x14
  22. #define SDE_HW_RC_REG6 0x18
  23. #define SDE_HW_RC_REG7 0x1C
  24. #define SDE_HW_RC_REG8 0x20
  25. #define SDE_HW_RC_REG9 0x24
  26. #define SDE_HW_RC_REG10 0x28
  27. #define SDE_HW_RC_REG11 0x2C
  28. #define SDE_HW_RC_REG12 0x30
  29. #define SDE_HW_RC_REG13 0x34
  30. #define SDE_HW_RC_DATA_REG_SIZE 18
  31. #define SDE_HW_RC_SKIP_DATA_PROG 0x1
  32. #define SDE_HW_RC_DISABLE_R1 0x01E
  33. #define SDE_HW_RC_DISABLE_R2 0x1E0
  34. #define SDE_HW_RC_PU_SKIP_OP 0x1
  35. /**
  36. * struct sde_hw_rc_state - rounded corner cached state per RC instance
  37. *
  38. * @last_rc_mask_cfg: cached value of most recent programmed mask.
  39. * @mask_programmed: true if mask was programmed at least once to RC hardware.
  40. * @last_roi_list: cached value of most recent processed list of ROIs.
  41. * @roi_programmed: true if list of ROIs were processed at least once.
  42. */
  43. struct sde_hw_rc_state {
  44. struct drm_msm_rc_mask_cfg *last_rc_mask_cfg;
  45. bool mask_programmed;
  46. struct msm_roi_list *last_roi_list;
  47. bool roi_programmed;
  48. };
  49. static struct sde_hw_rc_state rc_state[RC_MAX - RC_0] = {
  50. {
  51. .last_rc_mask_cfg = NULL,
  52. .last_roi_list = NULL,
  53. .mask_programmed = false,
  54. .roi_programmed = false,
  55. },
  56. {
  57. .last_rc_mask_cfg = NULL,
  58. .last_roi_list = NULL,
  59. .mask_programmed = false,
  60. .roi_programmed = false,
  61. },
  62. };
  63. #define RC_STATE(hw_dspp) rc_state[hw_dspp->cap->sblk->rc.idx]
  64. enum rc_param_r {
  65. RC_PARAM_R0 = 0x0,
  66. RC_PARAM_R1 = 0x1,
  67. RC_PARAM_R2 = 0x2,
  68. RC_PARAM_R1R2 = (RC_PARAM_R1 | RC_PARAM_R2),
  69. };
  70. enum rc_param_a {
  71. RC_PARAM_A0 = 0x2,
  72. RC_PARAM_A1 = 0x4,
  73. };
  74. enum rc_param_b {
  75. RC_PARAM_B0 = 0x0,
  76. RC_PARAM_B1 = 0x1,
  77. RC_PARAM_B2 = 0x2,
  78. RC_PARAM_B1B2 = (RC_PARAM_B1 | RC_PARAM_B2),
  79. };
  80. enum rc_param_c {
  81. RC_PARAM_C0 = (BIT(8)),
  82. RC_PARAM_C1 = (BIT(10)),
  83. RC_PARAM_C2 = (BIT(10) | BIT(11)),
  84. RC_PARAM_C3 = (BIT(8) | BIT(10)),
  85. RC_PARAM_C4 = (BIT(8) | BIT(9)),
  86. RC_PARAM_C5 = (BIT(8) | BIT(9) | BIT(10) | BIT(11)),
  87. };
  88. enum rc_merge_mode {
  89. RC_MERGE_SINGLE_PIPE = 0x0,
  90. RC_MERGE_DUAL_PIPE = 0x1
  91. };
  92. struct rc_config_table {
  93. enum rc_param_a param_a;
  94. enum rc_param_b param_b;
  95. enum rc_param_c param_c;
  96. enum rc_merge_mode merge_mode;
  97. enum rc_merge_mode merge_mode_en;
  98. };
  99. static struct rc_config_table config_table[] = {
  100. /* RC_PARAM_A0 configurations */
  101. {
  102. .param_a = RC_PARAM_A0,
  103. .param_b = RC_PARAM_B1B2,
  104. .param_c = RC_PARAM_C3,
  105. .merge_mode = RC_MERGE_SINGLE_PIPE,
  106. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  107. },
  108. {
  109. .param_a = RC_PARAM_A0,
  110. .param_b = RC_PARAM_B1,
  111. .param_c = RC_PARAM_C0,
  112. .merge_mode = RC_MERGE_SINGLE_PIPE,
  113. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  114. },
  115. {
  116. .param_a = RC_PARAM_A0,
  117. .param_b = RC_PARAM_B2,
  118. .param_c = RC_PARAM_C1,
  119. .merge_mode = RC_MERGE_SINGLE_PIPE,
  120. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  121. },
  122. {
  123. .param_a = RC_PARAM_A0,
  124. .param_b = RC_PARAM_B1B2,
  125. .param_c = RC_PARAM_C3,
  126. .merge_mode = RC_MERGE_DUAL_PIPE,
  127. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  128. },
  129. {
  130. .param_a = RC_PARAM_A0,
  131. .param_b = RC_PARAM_B1,
  132. .param_c = RC_PARAM_C0,
  133. .merge_mode = RC_MERGE_DUAL_PIPE,
  134. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  135. },
  136. {
  137. .param_a = RC_PARAM_A0,
  138. .param_b = RC_PARAM_B2,
  139. .param_c = RC_PARAM_C1,
  140. .merge_mode = RC_MERGE_DUAL_PIPE,
  141. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  142. },
  143. /* RC_PARAM_A1 configurations */
  144. {
  145. .param_a = RC_PARAM_A1,
  146. .param_b = RC_PARAM_B1B2,
  147. .param_c = RC_PARAM_C5,
  148. .merge_mode = RC_MERGE_SINGLE_PIPE,
  149. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  150. },
  151. {
  152. .param_a = RC_PARAM_A1,
  153. .param_b = RC_PARAM_B1,
  154. .param_c = RC_PARAM_C4,
  155. .merge_mode = RC_MERGE_SINGLE_PIPE,
  156. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  157. },
  158. {
  159. .param_a = RC_PARAM_A1,
  160. .param_b = RC_PARAM_B2,
  161. .param_c = RC_PARAM_C2,
  162. .merge_mode = RC_MERGE_SINGLE_PIPE,
  163. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  164. },
  165. {
  166. .param_a = RC_PARAM_A1,
  167. .param_b = RC_PARAM_B1B2,
  168. .param_c = RC_PARAM_C5,
  169. .merge_mode = RC_MERGE_DUAL_PIPE,
  170. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  171. },
  172. {
  173. .param_a = RC_PARAM_A1,
  174. .param_b = RC_PARAM_B1,
  175. .param_c = RC_PARAM_C4,
  176. .merge_mode = RC_MERGE_DUAL_PIPE,
  177. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  178. },
  179. {
  180. .param_a = RC_PARAM_A1,
  181. .param_b = RC_PARAM_B2,
  182. .param_c = RC_PARAM_C2,
  183. .merge_mode = RC_MERGE_DUAL_PIPE,
  184. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  185. },
  186. };
  187. static inline void _sde_hw_rc_reg_write(
  188. struct sde_hw_dspp *hw_dspp,
  189. int offset,
  190. u32 value)
  191. {
  192. u32 address = hw_dspp->cap->sblk->rc.base + offset;
  193. SDE_DEBUG("rc:%u, address:0x%08X, value:0x%08X\n",
  194. hw_dspp->cap->sblk->rc.idx,
  195. hw_dspp->hw.blk_off + address, value);
  196. SDE_REG_WRITE(&hw_dspp->hw, address, value);
  197. }
  198. static int _sde_hw_rc_get_enable_bits(
  199. enum rc_param_a param_a,
  200. enum rc_param_b param_b,
  201. enum rc_param_c *param_c,
  202. u32 merge_mode,
  203. u32 *merge_mode_en)
  204. {
  205. int i = 0;
  206. if (!param_c || !merge_mode_en) {
  207. SDE_ERROR("invalid arguments\n");
  208. return -EINVAL;
  209. }
  210. for (i = 0; i < ARRAY_SIZE(config_table); i++) {
  211. if (merge_mode == config_table[i].merge_mode &&
  212. param_a == config_table[i].param_a &&
  213. param_b == config_table[i].param_b) {
  214. *param_c = config_table[i].param_c;
  215. *merge_mode_en = config_table[i].merge_mode_en;
  216. SDE_DEBUG("found param_c:0x%08X, merge_mode_en:%d\n",
  217. *param_c, *merge_mode_en);
  218. return 0;
  219. }
  220. }
  221. SDE_ERROR("configuration not supported");
  222. return -EINVAL;
  223. }
  224. static int _sde_hw_rc_get_merge_mode(
  225. const struct sde_hw_cp_cfg *hw_cfg,
  226. u32 *merge_mode)
  227. {
  228. int rc = 0;
  229. if (!hw_cfg || !merge_mode) {
  230. SDE_ERROR("invalid arguments\n");
  231. return -EINVAL;
  232. }
  233. if (hw_cfg->num_of_mixers == 1)
  234. *merge_mode = RC_MERGE_SINGLE_PIPE;
  235. else if (hw_cfg->num_of_mixers == 2)
  236. *merge_mode = RC_MERGE_DUAL_PIPE;
  237. else {
  238. SDE_ERROR("invalid number of mixers:%d\n",
  239. hw_cfg->num_of_mixers);
  240. return -EINVAL;
  241. }
  242. SDE_DEBUG("number mixers:%u, merge mode:%u\n",
  243. hw_cfg->num_of_mixers, *merge_mode);
  244. return rc;
  245. }
  246. static int _sde_hw_rc_get_ajusted_roi(
  247. const struct sde_hw_cp_cfg *hw_cfg,
  248. const struct sde_rect *pu_roi,
  249. struct sde_rect *rc_roi)
  250. {
  251. int rc = 0;
  252. if (!hw_cfg || !pu_roi || !rc_roi) {
  253. SDE_ERROR("invalid arguments\n");
  254. return -EINVAL;
  255. }
  256. /*when partial update is disabled, use full screen ROI*/
  257. if (pu_roi->w == 0 && pu_roi->h == 0) {
  258. rc_roi->x = pu_roi->x;
  259. rc_roi->y = pu_roi->y;
  260. rc_roi->w = hw_cfg->displayh;
  261. rc_roi->h = hw_cfg->displayv;
  262. } else {
  263. memcpy(rc_roi, pu_roi, sizeof(struct sde_rect));
  264. }
  265. SDE_DEBUG("displayh:%u, displayv:%u\n", hw_cfg->displayh,
  266. hw_cfg->displayv);
  267. SDE_DEBUG("pu_roi x:%u, y:%u, w:%u, h:%u\n", pu_roi->x, pu_roi->y,
  268. pu_roi->w, pu_roi->h);
  269. SDE_DEBUG("rc_roi x:%u, y:%u, w:%u, h:%u\n", rc_roi->x, rc_roi->y,
  270. rc_roi->w, rc_roi->h);
  271. return rc;
  272. }
  273. static int _sde_hw_rc_get_param_rb(
  274. const struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  275. const struct sde_rect *rc_roi,
  276. enum rc_param_r *param_r,
  277. enum rc_param_b *param_b)
  278. {
  279. int rc = 0;
  280. int half_panel_x = 0, half_panel_w = 0;
  281. int cfg_param_01 = 0, cfg_param_02 = 0;
  282. int x1 = 0, x2 = 0, y1 = 0, y2 = 0;
  283. if (!rc_mask_cfg || !rc_roi || !param_r || !param_b) {
  284. SDE_ERROR("invalid arguments\n");
  285. return -EINVAL;
  286. }
  287. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1)
  288. half_panel_w = rc_mask_cfg->cfg_param_04[0] +
  289. rc_mask_cfg->cfg_param_04[1];
  290. else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0)
  291. half_panel_w = rc_mask_cfg->cfg_param_04[0];
  292. else {
  293. SDE_ERROR("invalid cfg_param_03:%u\n",
  294. rc_mask_cfg->cfg_param_03);
  295. return -EINVAL;
  296. }
  297. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  298. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  299. x1 = rc_roi->x;
  300. x2 = rc_roi->x + rc_roi->w - 1;
  301. y1 = rc_roi->y;
  302. y2 = rc_roi->y + rc_roi->h - 1;
  303. half_panel_x = half_panel_w - 1;
  304. SDE_DEBUG("x1:%u y1:%u x2:%u y2:%u\n", x1, y1, x2, y2);
  305. SDE_DEBUG("cfg_param_01:%u cfg_param_02:%u half_panel_x:%u",
  306. cfg_param_01, cfg_param_02, half_panel_x);
  307. SDE_DEBUG("param_r:0x%08X param_b:0x%08X\n",
  308. *param_r, *param_b);
  309. if (x1 < 0 || x2 < 0 || y1 < 0 || y2 < 0 || half_panel_x < 0 ||
  310. x1 >= x2 || y1 >= y2) {
  311. SDE_ERROR("invalid coordinates\n");
  312. return -EINVAL;
  313. }
  314. if (y1 <= cfg_param_01) {
  315. *param_r |= RC_PARAM_R1;
  316. if (x1 <= half_panel_x && x2 <= half_panel_x)
  317. *param_b |= RC_PARAM_B1;
  318. else if (x1 > half_panel_x && x2 > half_panel_x)
  319. *param_b |= RC_PARAM_B2;
  320. else
  321. *param_b |= RC_PARAM_B1B2;
  322. }
  323. if (y2 >= cfg_param_02) {
  324. *param_r |= RC_PARAM_R2;
  325. if (x1 <= half_panel_x && x2 <= half_panel_x)
  326. *param_b |= RC_PARAM_B1;
  327. else if (x1 > half_panel_x && x2 > half_panel_x)
  328. *param_b |= RC_PARAM_B2;
  329. else
  330. *param_b |= RC_PARAM_B1B2;
  331. }
  332. return rc;
  333. }
  334. static int _sde_hw_rc_program_enable_bits(
  335. struct sde_hw_dspp *hw_dspp,
  336. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  337. enum rc_param_r param_r,
  338. enum rc_param_a param_a,
  339. enum rc_param_b param_b,
  340. int merge_mode,
  341. struct sde_rect *rc_roi)
  342. {
  343. int rc = 0;
  344. u32 val = 0, param_c = 0, rc_merge_mode = 0, ystart = 0;
  345. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  346. SDE_ERROR("invalid arguments\n");
  347. return -EINVAL;
  348. }
  349. rc = _sde_hw_rc_get_enable_bits(param_a, param_b, &param_c,
  350. merge_mode, &rc_merge_mode);
  351. if (rc) {
  352. SDE_ERROR("invalid enable bits, rc:%d\n", rc);
  353. return rc;
  354. }
  355. if (param_r & RC_PARAM_R1) {
  356. val |= BIT(0);
  357. SDE_DEBUG("enable R1\n");
  358. }
  359. if (param_r & RC_PARAM_R2) {
  360. val |= BIT(4);
  361. SDE_DEBUG("enable R2\n");
  362. }
  363. /*corner case for partial update*/
  364. if (param_r == RC_PARAM_R0) {
  365. ystart = rc_roi->y;
  366. SDE_DEBUG("set partial update ystart:%u\n", ystart);
  367. }
  368. if ((rc_mask_cfg->flags & SDE_HW_RC_DISABLE_R1)
  369. == SDE_HW_RC_DISABLE_R1) {
  370. val &= ~BIT(0);
  371. SDE_DEBUG("override disable R1\n");
  372. }
  373. if ((rc_mask_cfg->flags & SDE_HW_RC_DISABLE_R2)
  374. == SDE_HW_RC_DISABLE_R2) {
  375. val &= ~BIT(4);
  376. SDE_DEBUG("override disable R2\n");
  377. }
  378. val |= param_c;
  379. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, val);
  380. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG13, ystart);
  381. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG9, rc_merge_mode);
  382. return rc;
  383. }
  384. static int _sde_hw_rc_program_roi(
  385. struct sde_hw_dspp *hw_dspp,
  386. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  387. int merge_mode,
  388. struct sde_rect *rc_roi)
  389. {
  390. int rc = 0;
  391. u32 val2 = 0, val3 = 0, val4 = 0;
  392. enum rc_param_r param_r = RC_PARAM_R0;
  393. enum rc_param_a param_a = RC_PARAM_A0;
  394. enum rc_param_b param_b = RC_PARAM_B0;
  395. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  396. SDE_ERROR("invalid arguments\n");
  397. return -EINVAL;
  398. }
  399. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, rc_roi, &param_r,
  400. &param_b);
  401. if (rc) {
  402. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  403. return rc;
  404. }
  405. param_a = rc_mask_cfg->cfg_param_03;
  406. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  407. param_r, param_a, param_b, merge_mode, rc_roi);
  408. if (rc) {
  409. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  410. return rc;
  411. }
  412. val2 = ((rc_mask_cfg->cfg_param_01 & 0x0000FFFF) |
  413. ((rc_mask_cfg->cfg_param_02 << 16) & 0xFFFF0000));
  414. if (param_a == RC_PARAM_A1) {
  415. val3 = (rc_mask_cfg->cfg_param_04[0] |
  416. (rc_mask_cfg->cfg_param_04[1] << 16));
  417. val4 = (rc_mask_cfg->cfg_param_04[2] |
  418. (rc_mask_cfg->cfg_param_04[3] << 16));
  419. } else if (param_a == RC_PARAM_A0) {
  420. val3 = (rc_mask_cfg->cfg_param_04[0]);
  421. val4 = (rc_mask_cfg->cfg_param_04[1]);
  422. }
  423. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG2, val2);
  424. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG3, val3);
  425. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG4, val4);
  426. return 0;
  427. }
  428. static int _sde_hw_rc_program_data_offset(
  429. struct sde_hw_dspp *hw_dspp,
  430. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  431. {
  432. int rc = 0;
  433. u32 val5 = 0, val6 = 0, val7 = 0, val8 = 0;
  434. u32 cfg_param_07;
  435. if (!hw_dspp || !rc_mask_cfg) {
  436. SDE_ERROR("invalid arguments\n");
  437. return -EINVAL;
  438. }
  439. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  440. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1) {
  441. val5 = ((rc_mask_cfg->cfg_param_05[0] + cfg_param_07) |
  442. ((rc_mask_cfg->cfg_param_05[1] + cfg_param_07)
  443. << 16));
  444. val6 = ((rc_mask_cfg->cfg_param_05[2] + cfg_param_07)|
  445. ((rc_mask_cfg->cfg_param_05[3] + cfg_param_07)
  446. << 16));
  447. val7 = ((rc_mask_cfg->cfg_param_06[0] + cfg_param_07) |
  448. ((rc_mask_cfg->cfg_param_06[1] + cfg_param_07)
  449. << 16));
  450. val8 = ((rc_mask_cfg->cfg_param_06[2] + cfg_param_07) |
  451. ((rc_mask_cfg->cfg_param_06[3] + cfg_param_07)
  452. << 16));
  453. } else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0) {
  454. val5 = (rc_mask_cfg->cfg_param_05[0] + cfg_param_07);
  455. val6 = (rc_mask_cfg->cfg_param_05[1] + cfg_param_07);
  456. val7 = (rc_mask_cfg->cfg_param_06[0] + cfg_param_07);
  457. val8 = (rc_mask_cfg->cfg_param_06[1] + cfg_param_07);
  458. }
  459. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG5, val5);
  460. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG6, val6);
  461. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG7, val7);
  462. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG8, val8);
  463. return rc;
  464. }
  465. static int sde_hw_rc_check_mask_cfg(
  466. struct sde_hw_dspp *hw_dspp,
  467. struct sde_hw_cp_cfg *hw_cfg,
  468. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  469. {
  470. int rc = 0;
  471. u32 i = 0;
  472. u32 half_panel_width;
  473. u64 flags;
  474. u32 cfg_param_01, cfg_param_02, cfg_param_03;
  475. u32 cfg_param_07, cfg_param_08;
  476. u32 *cfg_param_04, *cfg_param_05, *cfg_param_06;
  477. bool r1_enable, r2_enable;
  478. if (!hw_dspp || !hw_cfg || !rc_mask_cfg) {
  479. SDE_ERROR("invalid arguments\n");
  480. return -EINVAL;
  481. }
  482. flags = rc_mask_cfg->flags;
  483. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  484. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  485. cfg_param_03 = rc_mask_cfg->cfg_param_03;
  486. cfg_param_04 = rc_mask_cfg->cfg_param_04;
  487. cfg_param_05 = rc_mask_cfg->cfg_param_05;
  488. cfg_param_06 = rc_mask_cfg->cfg_param_06;
  489. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  490. cfg_param_08 = rc_mask_cfg->cfg_param_08;
  491. r1_enable = ((flags & SDE_HW_RC_DISABLE_R1) == SDE_HW_RC_DISABLE_R1) ?
  492. false : true;
  493. r2_enable = ((flags & SDE_HW_RC_DISABLE_R2) == SDE_HW_RC_DISABLE_R2) ?
  494. false : true;
  495. if (cfg_param_07 > hw_dspp->cap->sblk->rc.mem_total_size) {
  496. SDE_ERROR("invalid cfg_param_07:%d\n", cfg_param_07);
  497. return -EINVAL;
  498. }
  499. if (cfg_param_08 > RC_DATA_SIZE_MAX) {
  500. SDE_ERROR("invalid cfg_param_08:%d\n", cfg_param_08);
  501. return -EINVAL;
  502. }
  503. if ((cfg_param_07 + cfg_param_08) >
  504. hw_dspp->cap->sblk->rc.mem_total_size) {
  505. SDE_ERROR("invalid cfg_param_08:%d, cfg_param_07:%d, max:%u\n",
  506. cfg_param_08, cfg_param_07,
  507. hw_dspp->cap->sblk->rc.mem_total_size);
  508. return -EINVAL;
  509. }
  510. if (!(cfg_param_03 == RC_PARAM_A1 || cfg_param_03 == RC_PARAM_A0)) {
  511. SDE_ERROR("invalid cfg_param_03:%d\n", cfg_param_03);
  512. return -EINVAL;
  513. }
  514. for (i = 0; i < cfg_param_03; i++) {
  515. if (cfg_param_04[i] < 4) {
  516. SDE_ERROR("invalid cfg_param_04[%d]:%d\n", i,
  517. cfg_param_04[i]);
  518. return -EINVAL;
  519. }
  520. }
  521. half_panel_width = hw_cfg->displayh / cfg_param_03 * 2;
  522. for (i = 0; i < cfg_param_03; i += 2) {
  523. if (cfg_param_04[i] + cfg_param_04[i+1] != half_panel_width) {
  524. SDE_ERROR("invalid ratio [%d]:%d, [%d]:%d, %d\n",
  525. i, cfg_param_04[i], i+1,
  526. cfg_param_04[i+1], half_panel_width);
  527. return -EINVAL;
  528. }
  529. }
  530. if (r1_enable && r2_enable) {
  531. if (cfg_param_01 > cfg_param_02) {
  532. SDE_ERROR("invalid cfg_param_01:%d, cfg_param_02:%d\n",
  533. cfg_param_01, cfg_param_02);
  534. return -EINVAL;
  535. }
  536. } else {
  537. SDE_DEBUG("R1 or R2 disabled, skip overlap check");
  538. }
  539. if (r1_enable) {
  540. if (cfg_param_01 < 1) {
  541. SDE_ERROR("invalid min cfg_param_01:%d\n",
  542. cfg_param_01);
  543. return -EINVAL;
  544. }
  545. for (i = 0; i < cfg_param_03 - 1; i++) {
  546. if (cfg_param_05[i] >= cfg_param_05[i+1]) {
  547. SDE_ERROR("invalid cfg_param_05 %d, %d\n",
  548. cfg_param_05[i],
  549. cfg_param_05[i+1]);
  550. return -EINVAL;
  551. }
  552. }
  553. for (i = 0; i < cfg_param_03; i++) {
  554. if (cfg_param_05[i] > RC_DATA_SIZE_MAX) {
  555. SDE_ERROR("invalid cfg_param_05[%d]:%d\n", i,
  556. cfg_param_05[i]);
  557. return -EINVAL;
  558. }
  559. }
  560. } else {
  561. SDE_DEBUG("R1 is disabled, skip parameter checks\n");
  562. }
  563. if (r2_enable) {
  564. if ((hw_cfg->displayv - cfg_param_02) < 1) {
  565. SDE_ERROR("invalid max cfg_param_02:%d\n",
  566. cfg_param_02);
  567. return -EINVAL;
  568. }
  569. for (i = 0; i < cfg_param_03 - 1; i++) {
  570. if (cfg_param_06[i] >= cfg_param_06[i+1]) {
  571. SDE_ERROR("invalid cfg_param_06 %d, %d\n",
  572. cfg_param_06[i],
  573. cfg_param_06[i+1]);
  574. return -EINVAL;
  575. }
  576. }
  577. for (i = 0; i < cfg_param_03; i++) {
  578. if (cfg_param_06[i] > RC_DATA_SIZE_MAX) {
  579. SDE_ERROR("invalid cfg_param_06[%d]:%d\n", i,
  580. cfg_param_06[i]);
  581. return -EINVAL;
  582. }
  583. }
  584. } else {
  585. SDE_DEBUG("R2 is disabled, skip parameter checks\n");
  586. }
  587. return rc;
  588. }
  589. int sde_hw_rc_check_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  590. {
  591. int rc = 0;
  592. struct sde_hw_cp_cfg *hw_cfg = cfg;
  593. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  594. if (!hw_dspp || !hw_cfg) {
  595. SDE_ERROR("invalid arguments\n");
  596. return -EINVAL;
  597. }
  598. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  599. SDE_DEBUG("rc feature disabled, skip mask checks\n");
  600. return 0;
  601. }
  602. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  603. !hw_cfg->payload) {
  604. SDE_ERROR("invalid payload\n");
  605. return -EINVAL;
  606. }
  607. rc_mask_cfg = hw_cfg->payload;
  608. if (hw_cfg->num_of_mixers != 1 && hw_cfg->num_of_mixers != 2) {
  609. SDE_ERROR("invalid number of mixers:%d\n",
  610. hw_cfg->num_of_mixers);
  611. return -EINVAL;
  612. }
  613. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  614. if (rc) {
  615. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  616. return rc;
  617. }
  618. return 0;
  619. }
  620. int sde_hw_rc_check_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  621. {
  622. int rc = 0;
  623. struct sde_hw_cp_cfg *hw_cfg = cfg;
  624. struct msm_roi_list *roi_list;
  625. struct sde_rect rc_roi, merged_roi;
  626. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  627. bool mask_programmed = false;
  628. enum rc_param_r param_r = RC_PARAM_R0;
  629. enum rc_param_b param_b = RC_PARAM_B0;
  630. if (!hw_dspp || !hw_cfg) {
  631. SDE_ERROR("invalid arguments\n");
  632. return -EINVAL;
  633. }
  634. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  635. SDE_ERROR("invalid payload size\n");
  636. return -EINVAL;
  637. }
  638. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  639. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  640. /* early return when there is no mask in memory */
  641. if (!mask_programmed || !rc_mask_cfg) {
  642. SDE_DEBUG("no previous rc mask programmed\n");
  643. return SDE_HW_RC_PU_SKIP_OP;
  644. }
  645. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  646. if (rc) {
  647. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  648. return rc;
  649. }
  650. roi_list = hw_cfg->payload;
  651. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  652. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  653. if (rc) {
  654. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  655. return rc;
  656. }
  657. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi,
  658. &param_r, &param_b);
  659. if (rc) {
  660. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  661. return rc;
  662. }
  663. return 0;
  664. }
  665. int sde_hw_rc_setup_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  666. {
  667. int rc = 0;
  668. struct sde_hw_cp_cfg *hw_cfg = cfg;
  669. struct msm_roi_list *roi_list;
  670. struct sde_rect rc_roi, merged_roi;
  671. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  672. enum rc_param_r param_r = RC_PARAM_R0;
  673. enum rc_param_a param_a = RC_PARAM_A0;
  674. enum rc_param_b param_b = RC_PARAM_B0;
  675. u32 merge_mode = 0;
  676. bool mask_programmed = false;
  677. if (!hw_dspp || !hw_cfg) {
  678. SDE_ERROR("invalid arguments\n");
  679. return -EINVAL;
  680. }
  681. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  682. SDE_ERROR("invalid payload size\n");
  683. return -EINVAL;
  684. }
  685. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  686. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  687. /* early return when there is no mask in memory */
  688. if (!mask_programmed || !rc_mask_cfg) {
  689. SDE_DEBUG("no previous rc mask programmed\n");
  690. return SDE_HW_RC_PU_SKIP_OP;
  691. }
  692. roi_list = hw_cfg->payload;
  693. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  694. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  695. if (rc) {
  696. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  697. return rc;
  698. }
  699. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  700. if (rc) {
  701. SDE_ERROR("invalid merge_mode, rc:%d\n");
  702. return rc;
  703. }
  704. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi, &param_r,
  705. &param_b);
  706. if (rc) {
  707. SDE_ERROR("invalid roi, rc:%d\n", rc);
  708. return rc;
  709. }
  710. param_a = rc_mask_cfg->cfg_param_03;
  711. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  712. param_r, param_a, param_b, merge_mode, &rc_roi);
  713. if (rc) {
  714. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  715. return rc;
  716. }
  717. memcpy(RC_STATE(hw_dspp).last_roi_list,
  718. roi_list, sizeof(struct msm_roi_list));
  719. RC_STATE(hw_dspp).roi_programmed = true;
  720. return 0;
  721. }
  722. int sde_hw_rc_setup_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  723. {
  724. int rc = 0;
  725. struct sde_hw_cp_cfg *hw_cfg = cfg;
  726. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  727. struct sde_rect rc_roi, merged_roi;
  728. struct msm_roi_list *last_roi_list;
  729. u32 merge_mode = 0;
  730. bool roi_programmed = false;
  731. if (!hw_dspp || !hw_cfg) {
  732. SDE_ERROR("invalid arguments\n");
  733. return -EINVAL;
  734. }
  735. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  736. SDE_DEBUG("rc feature disabled\n");
  737. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
  738. memset(RC_STATE(hw_dspp).last_rc_mask_cfg, 0,
  739. sizeof(struct drm_msm_rc_mask_cfg));
  740. RC_STATE(hw_dspp).mask_programmed = false;
  741. return 0;
  742. }
  743. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  744. !hw_cfg->payload) {
  745. SDE_ERROR("invalid payload\n");
  746. return -EINVAL;
  747. }
  748. rc_mask_cfg = hw_cfg->payload;
  749. last_roi_list = RC_STATE(hw_dspp).last_roi_list;
  750. roi_programmed = RC_STATE(hw_dspp).roi_programmed;
  751. if (!roi_programmed) {
  752. SDE_DEBUG("no previously programmed partial update rois\n");
  753. memset(&merged_roi, 0, sizeof(struct sde_rect));
  754. } else {
  755. sde_kms_rect_merge_rectangles(last_roi_list, &merged_roi);
  756. }
  757. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  758. if (rc) {
  759. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  760. return rc;
  761. }
  762. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  763. if (rc) {
  764. SDE_ERROR("invalid merge_mode, rc:%d\n");
  765. return rc;
  766. }
  767. rc = _sde_hw_rc_program_roi(hw_dspp, rc_mask_cfg,
  768. merge_mode, &rc_roi);
  769. if (rc) {
  770. SDE_ERROR("unable to program rc roi, rc:%d\n", rc);
  771. return rc;
  772. }
  773. rc = _sde_hw_rc_program_data_offset(hw_dspp, rc_mask_cfg);
  774. if (rc) {
  775. SDE_ERROR("unable to program data offsets, rc:%d\n", rc);
  776. return rc;
  777. }
  778. memcpy(RC_STATE(hw_dspp).last_rc_mask_cfg, rc_mask_cfg,
  779. sizeof(struct drm_msm_rc_mask_cfg));
  780. RC_STATE(hw_dspp).mask_programmed = true;
  781. return 0;
  782. }
  783. int sde_hw_rc_setup_data_dma(struct sde_hw_dspp *hw_dspp, void *cfg)
  784. {
  785. int rc = 0;
  786. struct sde_hw_cp_cfg *hw_cfg = cfg;
  787. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  788. if (!hw_dspp || !hw_cfg) {
  789. SDE_ERROR("invalid arguments\n");
  790. return -EINVAL;
  791. }
  792. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  793. SDE_DEBUG("rc feature disabled, skip data programming\n");
  794. return 0;
  795. }
  796. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  797. !hw_cfg->payload) {
  798. SDE_ERROR("invalid payload\n");
  799. return -EINVAL;
  800. }
  801. rc_mask_cfg = hw_cfg->payload;
  802. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  803. SDE_DEBUG("skip data programming\n");
  804. return 0;
  805. }
  806. rc = reg_dmav1_setup_rc_datav1(hw_dspp, cfg);
  807. if (rc) {
  808. SDE_ERROR("unable to setup rc with dma, rc:%d\n", rc);
  809. return rc;
  810. }
  811. return rc;
  812. }
  813. int sde_hw_rc_setup_data_ahb(struct sde_hw_dspp *hw_dspp, void *cfg)
  814. {
  815. int rc = 0, i = 0;
  816. u32 data = 0, cfg_param_07 = 0;
  817. struct sde_hw_cp_cfg *hw_cfg = cfg;
  818. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  819. if (!hw_dspp || !hw_cfg) {
  820. SDE_ERROR("invalid arguments\n");
  821. return -EINVAL;
  822. }
  823. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  824. SDE_DEBUG("rc feature disabled, skip data programming\n");
  825. return 0;
  826. }
  827. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  828. !hw_cfg->payload) {
  829. SDE_ERROR("invalid payload\n");
  830. return -EINVAL;
  831. }
  832. rc_mask_cfg = hw_cfg->payload;
  833. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  834. SDE_DEBUG("skip data programming\n");
  835. return 0;
  836. }
  837. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  838. SDE_DEBUG("cfg_param_07:%u\n", cfg_param_07);
  839. for (i = 0; i < rc_mask_cfg->cfg_param_08; i++) {
  840. SDE_DEBUG("cfg_param_09[%d] = 0x%016lX at %u\n", i,
  841. rc_mask_cfg->cfg_param_09[i], i + cfg_param_07);
  842. data = (i == 0) ? (BIT(30) | (cfg_param_07 << 18)) : 0;
  843. data |= (rc_mask_cfg->cfg_param_09[i] & 0x3FFFF);
  844. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  845. data = ((rc_mask_cfg->cfg_param_09[i] >>
  846. SDE_HW_RC_DATA_REG_SIZE) & 0x3FFFF);
  847. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  848. }
  849. return rc;
  850. }
  851. int sde_hw_rc_init(struct sde_hw_dspp *hw_dspp)
  852. {
  853. int rc = 0;
  854. RC_STATE(hw_dspp).last_roi_list = kzalloc(
  855. sizeof(struct msm_roi_list), GFP_KERNEL);
  856. if (!RC_STATE(hw_dspp).last_roi_list)
  857. return -ENOMEM;
  858. RC_STATE(hw_dspp).last_rc_mask_cfg = kzalloc(
  859. sizeof(struct drm_msm_rc_mask_cfg), GFP_KERNEL);
  860. if (!RC_STATE(hw_dspp).last_rc_mask_cfg)
  861. return -ENOMEM;
  862. return rc;
  863. }