dp_be_tx.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "cdp_txrx_cmn_struct.h"
  20. #include "dp_types.h"
  21. #include "dp_tx.h"
  22. #include "dp_be_tx.h"
  23. #include "dp_tx_desc.h"
  24. #include "hal_tx.h"
  25. #include <hal_be_api.h>
  26. #include <hal_be_tx.h>
  27. #include <dp_htt.h>
  28. #ifdef FEATURE_WDS
  29. #include "dp_txrx_wds.h"
  30. #endif
  31. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  32. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_mutex_create(lock)
  33. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_mutex_destroy(lock)
  34. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_mutex_acquire(lock)
  35. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_mutex_release(lock)
  36. #else
  37. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_spinlock_create(lock)
  38. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_spinlock_destroy(lock)
  39. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_spin_lock_bh(lock)
  40. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_spin_unlock_bh(lock)
  41. #endif
  42. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  43. #ifdef WLAN_MCAST_MLO
  44. /* MLO peer id for reinject*/
  45. #define DP_MLO_MCAST_REINJECT_PEER_ID 0XFFFD
  46. #define MAX_GSN_NUM 0x0FFF
  47. #ifdef QCA_MULTIPASS_SUPPORT
  48. #define INVALID_VLAN_ID 0xFFFF
  49. #define MULTIPASS_WITH_VLAN_ID 0xFFFE
  50. /**
  51. * struct dp_mlo_mpass_buf - Multipass buffer
  52. * @vlan_id: vlan_id of frame
  53. * @nbuf: pointer to skb buf
  54. */
  55. struct dp_mlo_mpass_buf {
  56. uint16_t vlan_id;
  57. qdf_nbuf_t nbuf;
  58. };
  59. #endif
  60. #endif
  61. #endif
  62. #define DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(_var) \
  63. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var)
  64. #define DP_TX_WBM_COMPLETION_V3_VALID_GET(_var) \
  65. HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var)
  66. #define DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(_var) \
  67. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var)
  68. #define DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(_var) \
  69. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var)
  70. #define DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(_var) \
  71. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var)
  72. #define DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(_var) \
  73. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var)
  74. extern uint8_t sec_type_map[MAX_CDP_SEC_TYPE];
  75. #ifdef DP_TX_COMP_RING_DESC_SANITY_CHECK
  76. /*
  77. * Value to mark ring desc is invalidated by buffer_virt_addr_63_32 field
  78. * of WBM2SW ring Desc.
  79. */
  80. #define DP_TX_COMP_DESC_BUFF_VA_32BITS_HI_INVALIDATE 0x12121212
  81. /**
  82. * dp_tx_comp_desc_check_and_invalidate() - sanity check for ring desc and
  83. * invalidate it after each reaping
  84. * @tx_comp_hal_desc: ring desc virtual address
  85. * @r_tx_desc: pointer to current dp TX Desc pointer
  86. * @tx_desc_va: the original 64 bits Desc VA got from ring Desc
  87. * @hw_cc_done: HW cookie conversion done or not
  88. *
  89. * If HW CC is done, check the buffer_virt_addr_63_32 value to know if
  90. * ring Desc is stale or not. if HW CC is not done, then compare PA between
  91. * ring Desc and current TX desc.
  92. *
  93. * Return: None.
  94. */
  95. static inline
  96. void dp_tx_comp_desc_check_and_invalidate(void *tx_comp_hal_desc,
  97. struct dp_tx_desc_s **r_tx_desc,
  98. uint64_t tx_desc_va,
  99. bool hw_cc_done)
  100. {
  101. qdf_dma_addr_t desc_dma_addr;
  102. if (qdf_likely(hw_cc_done)) {
  103. /* Check upper 32 bits */
  104. if (DP_TX_COMP_DESC_BUFF_VA_32BITS_HI_INVALIDATE ==
  105. (tx_desc_va >> 32))
  106. *r_tx_desc = NULL;
  107. /* Invalidate the ring desc for 32 ~ 63 bits of VA */
  108. hal_tx_comp_set_desc_va_63_32(
  109. tx_comp_hal_desc,
  110. DP_TX_COMP_DESC_BUFF_VA_32BITS_HI_INVALIDATE);
  111. } else {
  112. /* Compare PA between ring desc and current TX desc stored */
  113. desc_dma_addr = hal_tx_comp_get_paddr(tx_comp_hal_desc);
  114. if (desc_dma_addr != (*r_tx_desc)->dma_addr)
  115. *r_tx_desc = NULL;
  116. }
  117. }
  118. #else
  119. static inline
  120. void dp_tx_comp_desc_check_and_invalidate(void *tx_comp_hal_desc,
  121. struct dp_tx_desc_s **r_tx_desc,
  122. uint64_t tx_desc_va,
  123. bool hw_cc_done)
  124. {
  125. }
  126. #endif
  127. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  128. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  129. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  130. void *tx_comp_hal_desc,
  131. struct dp_tx_desc_s **r_tx_desc)
  132. {
  133. uint32_t tx_desc_id;
  134. uint64_t tx_desc_va = 0;
  135. bool hw_cc_done =
  136. hal_tx_comp_get_cookie_convert_done(tx_comp_hal_desc);
  137. if (qdf_likely(hw_cc_done)) {
  138. /* HW cookie conversion done */
  139. tx_desc_va = hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  140. *r_tx_desc = (struct dp_tx_desc_s *)(uintptr_t)tx_desc_va;
  141. } else {
  142. /* SW do cookie conversion to VA */
  143. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  144. *r_tx_desc =
  145. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  146. }
  147. dp_tx_comp_desc_check_and_invalidate(tx_comp_hal_desc,
  148. r_tx_desc, tx_desc_va,
  149. hw_cc_done);
  150. if (*r_tx_desc)
  151. (*r_tx_desc)->peer_id =
  152. dp_tx_comp_get_peer_id_be(soc,
  153. tx_comp_hal_desc);
  154. }
  155. #else
  156. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  157. void *tx_comp_hal_desc,
  158. struct dp_tx_desc_s **r_tx_desc)
  159. {
  160. uint64_t tx_desc_va;
  161. tx_desc_va = hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  162. *r_tx_desc = (struct dp_tx_desc_s *)(uintptr_t)tx_desc_va;
  163. dp_tx_comp_desc_check_and_invalidate(tx_comp_hal_desc,
  164. r_tx_desc,
  165. tx_desc_va,
  166. true);
  167. if (*r_tx_desc)
  168. (*r_tx_desc)->peer_id =
  169. dp_tx_comp_get_peer_id_be(soc,
  170. tx_comp_hal_desc);
  171. }
  172. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  173. #else
  174. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  175. void *tx_comp_hal_desc,
  176. struct dp_tx_desc_s **r_tx_desc)
  177. {
  178. uint32_t tx_desc_id;
  179. /* SW do cookie conversion to VA */
  180. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  181. *r_tx_desc =
  182. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  183. dp_tx_comp_desc_check_and_invalidate(tx_comp_hal_desc,
  184. r_tx_desc, 0,
  185. false);
  186. if (*r_tx_desc)
  187. (*r_tx_desc)->peer_id =
  188. dp_tx_comp_get_peer_id_be(soc,
  189. tx_comp_hal_desc);
  190. }
  191. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  192. static inline
  193. void dp_tx_process_mec_notify_be(struct dp_soc *soc, uint8_t *status)
  194. {
  195. struct dp_vdev *vdev;
  196. uint8_t vdev_id;
  197. uint32_t *htt_desc = (uint32_t *)status;
  198. qdf_assert_always(!soc->mec_fw_offload);
  199. /*
  200. * Get vdev id from HTT status word in case of MEC
  201. * notification
  202. */
  203. vdev_id = DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(htt_desc[4]);
  204. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  205. return;
  206. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  207. DP_MOD_ID_HTT_COMP);
  208. if (!vdev)
  209. return;
  210. dp_tx_mec_handler(vdev, status);
  211. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  212. }
  213. void dp_tx_process_htt_completion_be(struct dp_soc *soc,
  214. struct dp_tx_desc_s *tx_desc,
  215. uint8_t *status,
  216. uint8_t ring_id)
  217. {
  218. uint8_t tx_status;
  219. struct dp_pdev *pdev;
  220. struct dp_vdev *vdev = NULL;
  221. struct hal_tx_completion_status ts = {0};
  222. uint32_t *htt_desc = (uint32_t *)status;
  223. struct dp_txrx_peer *txrx_peer;
  224. dp_txrx_ref_handle txrx_ref_handle = NULL;
  225. struct cdp_tid_tx_stats *tid_stats = NULL;
  226. struct htt_soc *htt_handle;
  227. uint8_t vdev_id;
  228. tx_status = HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(htt_desc[0]);
  229. htt_handle = (struct htt_soc *)soc->htt_handle;
  230. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  231. /*
  232. * There can be scenario where WBM consuming descriptor enqueued
  233. * from TQM2WBM first and TQM completion can happen before MEC
  234. * notification comes from FW2WBM. Avoid access any field of tx
  235. * descriptor in case of MEC notify.
  236. */
  237. if (tx_status == HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY)
  238. return dp_tx_process_mec_notify_be(soc, status);
  239. /*
  240. * If the descriptor is already freed in vdev_detach,
  241. * continue to next descriptor
  242. */
  243. if (qdf_unlikely(!tx_desc->flags)) {
  244. dp_tx_comp_info_rl("Descriptor freed in vdev_detach %d",
  245. tx_desc->id);
  246. return;
  247. }
  248. if (qdf_unlikely(tx_desc->vdev_id == DP_INVALID_VDEV_ID)) {
  249. dp_tx_comp_info_rl("Invalid vdev_id %d", tx_desc->id);
  250. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  251. goto release_tx_desc;
  252. }
  253. pdev = tx_desc->pdev;
  254. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  255. dp_tx_comp_info_rl("pdev in down state %d", tx_desc->id);
  256. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  257. goto release_tx_desc;
  258. }
  259. qdf_assert(tx_desc->pdev);
  260. vdev_id = tx_desc->vdev_id;
  261. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  262. DP_MOD_ID_HTT_COMP);
  263. if (qdf_unlikely(!vdev)) {
  264. dp_tx_comp_info_rl("Unable to get vdev ref %d", tx_desc->id);
  265. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  266. goto release_tx_desc;
  267. }
  268. switch (tx_status) {
  269. case HTT_TX_FW2WBM_TX_STATUS_OK:
  270. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  271. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  272. {
  273. uint8_t tid;
  274. if (DP_TX_WBM_COMPLETION_V3_VALID_GET(htt_desc[3])) {
  275. ts.peer_id =
  276. DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(
  277. htt_desc[3]);
  278. ts.tid =
  279. DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(
  280. htt_desc[3]);
  281. } else {
  282. ts.peer_id = HTT_INVALID_PEER;
  283. ts.tid = HTT_INVALID_TID;
  284. }
  285. ts.release_src = HAL_TX_COMP_RELEASE_SOURCE_FW;
  286. ts.ppdu_id =
  287. DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(
  288. htt_desc[2]);
  289. ts.ack_frame_rssi =
  290. DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(
  291. htt_desc[2]);
  292. ts.tsf = htt_desc[4];
  293. ts.first_msdu = 1;
  294. ts.last_msdu = 1;
  295. ts.status = (tx_status == HTT_TX_FW2WBM_TX_STATUS_OK ?
  296. HAL_TX_TQM_RR_FRAME_ACKED :
  297. HAL_TX_TQM_RR_REM_CMD_REM);
  298. tid = ts.tid;
  299. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  300. tid = CDP_MAX_DATA_TIDS - 1;
  301. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  302. if (qdf_unlikely(pdev->delay_stats_flag) ||
  303. qdf_unlikely(dp_is_vdev_tx_delay_stats_enabled(vdev)))
  304. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  305. if (tx_status < CDP_MAX_TX_HTT_STATUS)
  306. tid_stats->htt_status_cnt[tx_status]++;
  307. txrx_peer = dp_txrx_peer_get_ref_by_id(soc, ts.peer_id,
  308. &txrx_ref_handle,
  309. DP_MOD_ID_HTT_COMP);
  310. if (qdf_likely(txrx_peer))
  311. dp_tx_update_peer_basic_stats(
  312. txrx_peer,
  313. qdf_nbuf_len(tx_desc->nbuf),
  314. tx_status,
  315. pdev->enhanced_stats_en);
  316. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, txrx_peer,
  317. ring_id);
  318. dp_tx_comp_process_desc(soc, tx_desc, &ts, txrx_peer);
  319. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  320. if (qdf_likely(txrx_peer))
  321. dp_txrx_peer_unref_delete(txrx_ref_handle,
  322. DP_MOD_ID_HTT_COMP);
  323. break;
  324. }
  325. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  326. {
  327. uint8_t reinject_reason;
  328. reinject_reason =
  329. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(
  330. htt_desc[1]);
  331. dp_tx_reinject_handler(soc, vdev, tx_desc,
  332. status, reinject_reason);
  333. break;
  334. }
  335. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  336. {
  337. dp_tx_inspect_handler(soc, vdev, tx_desc, status);
  338. break;
  339. }
  340. case HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH:
  341. {
  342. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  343. goto release_tx_desc;
  344. }
  345. default:
  346. dp_tx_comp_err("Invalid HTT tx_status %d\n",
  347. tx_status);
  348. goto release_tx_desc;
  349. }
  350. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  351. return;
  352. release_tx_desc:
  353. dp_tx_comp_free_buf(soc, tx_desc, false);
  354. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  355. if (vdev)
  356. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  357. }
  358. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  359. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  360. /*
  361. * dp_tx_get_rbm_id()- Get the RBM ID for data transmission completion.
  362. * @dp_soc - DP soc structure pointer
  363. * @ring_id - Transmit Queue/ring_id to be used when XPS is enabled
  364. *
  365. * Return - RBM ID corresponding to TCL ring_id
  366. */
  367. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  368. uint8_t ring_id)
  369. {
  370. return 0;
  371. }
  372. #else
  373. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  374. uint8_t ring_id)
  375. {
  376. return (ring_id ? soc->wbm_sw0_bm_id + (ring_id - 1) :
  377. HAL_WBM_SW2_BM_ID(soc->wbm_sw0_bm_id));
  378. }
  379. #endif /*DP_TX_IMPLICIT_RBM_MAPPING*/
  380. #else
  381. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  382. uint8_t tcl_index)
  383. {
  384. uint8_t rbm;
  385. rbm = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx, tcl_index);
  386. dp_verbose_debug("tcl_id %u rbm %u", tcl_index, rbm);
  387. return rbm;
  388. }
  389. #endif
  390. #ifdef QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES
  391. /*
  392. * dp_tx_set_min_rates_for_critical_frames()- sets min-rates for critical pkts
  393. * @dp_soc - DP soc structure pointer
  394. * @hal_tx_desc - HAL descriptor where fields are set
  395. * nbuf - skb to be considered for min rates
  396. *
  397. * The function relies on upper layers to set QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL
  398. * and uses it to determine if the frame is critical. For a critical frame,
  399. * flow override bits are set to classify the frame into HW's high priority
  400. * queue. The HW will pick pre-configured min rates for such packets.
  401. *
  402. * Return - None
  403. */
  404. static void
  405. dp_tx_set_min_rates_for_critical_frames(struct dp_soc *soc,
  406. uint32_t *hal_tx_desc,
  407. qdf_nbuf_t nbuf)
  408. {
  409. /*
  410. * Critical frames should be queued to the high priority queue for the TID on
  411. * on which they are sent out (for the concerned peer).
  412. * FW is using HTT_MSDU_Q_IDX 2 for HOL (high priority) queue.
  413. * htt_msdu_idx = (2 * who_classify_info_sel) + flow_override
  414. * Hence, using who_classify_info_sel = 1, flow_override = 0 to select
  415. * HOL queue.
  416. */
  417. if (QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL(nbuf)) {
  418. hal_tx_desc_set_flow_override_enable(hal_tx_desc, 1);
  419. hal_tx_desc_set_flow_override(hal_tx_desc, 0);
  420. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc, 1);
  421. hal_tx_desc_set_tx_notify_frame(hal_tx_desc,
  422. TX_SEMI_HARD_NOTIFY_E);
  423. }
  424. }
  425. #else
  426. static inline void
  427. dp_tx_set_min_rates_for_critical_frames(struct dp_soc *soc,
  428. uint32_t *hal_tx_desc_cached,
  429. qdf_nbuf_t nbuf)
  430. {
  431. }
  432. #endif
  433. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  434. defined(WLAN_MCAST_MLO)
  435. #ifdef QCA_MULTIPASS_SUPPORT
  436. /**
  437. * dp_tx_mlo_mcast_multipass_lookup() - lookup vlan_id in mpass peer list
  438. * @be_vdev: Handle to DP be_vdev structure
  439. * @ptnr_vdev: DP ptnr_vdev handle
  440. * @arg: pointer to dp_mlo_mpass_ buf
  441. *
  442. * Return: None
  443. */
  444. static void
  445. dp_tx_mlo_mcast_multipass_lookup(struct dp_vdev_be *be_vdev,
  446. struct dp_vdev *ptnr_vdev,
  447. void *arg)
  448. {
  449. struct dp_mlo_mpass_buf *ptr = (struct dp_mlo_mpass_buf *)arg;
  450. struct dp_txrx_peer *txrx_peer = NULL;
  451. struct vlan_ethhdr *veh = NULL;
  452. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(ptr->nbuf);
  453. uint16_t vlan_id = 0;
  454. bool not_vlan = ((ptnr_vdev->tx_encap_type == htt_cmn_pkt_type_raw) ||
  455. (htons(eh->ether_type) != ETH_P_8021Q));
  456. if (qdf_unlikely(not_vlan))
  457. return;
  458. veh = (struct vlan_ethhdr *)eh;
  459. vlan_id = (ntohs(veh->h_vlan_TCI) & VLAN_VID_MASK);
  460. qdf_spin_lock_bh(&ptnr_vdev->mpass_peer_mutex);
  461. TAILQ_FOREACH(txrx_peer, &ptnr_vdev->mpass_peer_list,
  462. mpass_peer_list_elem) {
  463. if (vlan_id == txrx_peer->vlan_id) {
  464. qdf_spin_unlock_bh(&ptnr_vdev->mpass_peer_mutex);
  465. ptr->vlan_id = vlan_id;
  466. return;
  467. }
  468. }
  469. qdf_spin_unlock_bh(&ptnr_vdev->mpass_peer_mutex);
  470. }
  471. /**
  472. * dp_tx_mlo_mcast_multipass_send() - send multipass MLO Mcast packets
  473. * @be_vdev: Handle to DP be_vdev structure
  474. * @ptnr_vdev: DP ptnr_vdev handle
  475. * @arg: pointer to dp_mlo_mpass_ buf
  476. *
  477. * Return: None
  478. */
  479. static void
  480. dp_tx_mlo_mcast_multipass_send(struct dp_vdev_be *be_vdev,
  481. struct dp_vdev *ptnr_vdev,
  482. void *arg)
  483. {
  484. struct dp_mlo_mpass_buf *ptr = (struct dp_mlo_mpass_buf *)arg;
  485. struct dp_tx_msdu_info_s msdu_info;
  486. struct dp_vdev_be *be_ptnr_vdev = NULL;
  487. qdf_nbuf_t nbuf_clone;
  488. uint16_t group_key = 0;
  489. be_ptnr_vdev = dp_get_be_vdev_from_dp_vdev(ptnr_vdev);
  490. if (be_vdev != be_ptnr_vdev) {
  491. nbuf_clone = qdf_nbuf_clone(ptr->nbuf);
  492. if (qdf_unlikely(!nbuf_clone)) {
  493. dp_tx_debug("nbuf clone failed");
  494. return;
  495. }
  496. } else {
  497. nbuf_clone = ptr->nbuf;
  498. }
  499. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  500. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  501. msdu_info.gsn = be_vdev->seq_num;
  502. be_ptnr_vdev->seq_num = be_vdev->seq_num;
  503. if (ptr->vlan_id == MULTIPASS_WITH_VLAN_ID) {
  504. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  505. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(
  506. msdu_info.meta_data[0], 1);
  507. } else {
  508. /* return when vlan map is not initialized */
  509. if (!ptnr_vdev->iv_vlan_map)
  510. return;
  511. group_key = ptnr_vdev->iv_vlan_map[ptr->vlan_id];
  512. /*
  513. * If group key is not installed, drop the frame.
  514. */
  515. if (!group_key)
  516. return;
  517. dp_tx_remove_vlan_tag(ptnr_vdev, nbuf_clone);
  518. dp_tx_add_groupkey_metadata(ptnr_vdev, &msdu_info, group_key);
  519. msdu_info.exception_fw = 1;
  520. }
  521. nbuf_clone = dp_tx_send_msdu_single(
  522. ptnr_vdev,
  523. nbuf_clone,
  524. &msdu_info,
  525. DP_MLO_MCAST_REINJECT_PEER_ID,
  526. NULL);
  527. if (qdf_unlikely(nbuf_clone)) {
  528. dp_info("pkt send failed");
  529. qdf_nbuf_free(nbuf_clone);
  530. return;
  531. }
  532. }
  533. /**
  534. * dp_tx_mlo_mcast_multipass_handler - If frame needs multipass processing
  535. * @soc: DP soc handle
  536. * @vdev: DP vdev handle
  537. * @nbuf: nbuf to be enqueued
  538. *
  539. * Return: true if handling is done else false
  540. */
  541. static bool
  542. dp_tx_mlo_mcast_multipass_handler(struct dp_soc *soc,
  543. struct dp_vdev *vdev,
  544. qdf_nbuf_t nbuf)
  545. {
  546. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  547. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  548. qdf_nbuf_t nbuf_copy = NULL;
  549. struct dp_mlo_mpass_buf mpass_buf;
  550. memset(&mpass_buf, 0, sizeof(struct dp_mlo_mpass_buf));
  551. mpass_buf.vlan_id = INVALID_VLAN_ID;
  552. mpass_buf.nbuf = nbuf;
  553. dp_tx_mlo_mcast_multipass_lookup(be_vdev, vdev, &mpass_buf);
  554. if (mpass_buf.vlan_id == INVALID_VLAN_ID) {
  555. dp_mcast_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  556. dp_tx_mlo_mcast_multipass_lookup,
  557. &mpass_buf, DP_MOD_ID_TX);
  558. /*
  559. * Do not drop the frame when vlan_id doesn't match.
  560. * Send the frame as it is.
  561. */
  562. if (mpass_buf.vlan_id == INVALID_VLAN_ID)
  563. return false;
  564. }
  565. /* AP can have classic clients, special clients &
  566. * classic repeaters.
  567. * 1. Classic clients & special client:
  568. * Remove vlan header, find corresponding group key
  569. * index, fill in metaheader and enqueue multicast
  570. * frame to TCL.
  571. * 2. Classic repeater:
  572. * Pass through to classic repeater with vlan tag
  573. * intact without any group key index. Hardware
  574. * will know which key to use to send frame to
  575. * repeater.
  576. */
  577. nbuf_copy = qdf_nbuf_copy(nbuf);
  578. /*
  579. * Send multicast frame to special peers even
  580. * if pass through to classic repeater fails.
  581. */
  582. if (nbuf_copy) {
  583. struct dp_mlo_mpass_buf mpass_buf_copy = {0};
  584. mpass_buf_copy.vlan_id = MULTIPASS_WITH_VLAN_ID;
  585. mpass_buf_copy.nbuf = nbuf_copy;
  586. /* send frame on partner vdevs */
  587. dp_mcast_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  588. dp_tx_mlo_mcast_multipass_send,
  589. &mpass_buf_copy, DP_MOD_ID_TX);
  590. /* send frame on mcast primary vdev */
  591. dp_tx_mlo_mcast_multipass_send(be_vdev, vdev, &mpass_buf_copy);
  592. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  593. be_vdev->seq_num = 0;
  594. else
  595. be_vdev->seq_num++;
  596. }
  597. dp_mcast_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  598. dp_tx_mlo_mcast_multipass_send,
  599. &mpass_buf, DP_MOD_ID_TX);
  600. dp_tx_mlo_mcast_multipass_send(be_vdev, vdev, &mpass_buf);
  601. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  602. be_vdev->seq_num = 0;
  603. else
  604. be_vdev->seq_num++;
  605. return true;
  606. }
  607. #else
  608. static bool
  609. dp_tx_mlo_mcast_multipass_handler(struct dp_soc *soc, struct dp_vdev *vdev,
  610. qdf_nbuf_t nbuf)
  611. {
  612. return false;
  613. }
  614. #endif
  615. void
  616. dp_tx_mlo_mcast_pkt_send(struct dp_vdev_be *be_vdev,
  617. struct dp_vdev *ptnr_vdev,
  618. void *arg)
  619. {
  620. qdf_nbuf_t nbuf = (qdf_nbuf_t)arg;
  621. qdf_nbuf_t nbuf_clone;
  622. struct dp_vdev_be *be_ptnr_vdev = NULL;
  623. struct dp_tx_msdu_info_s msdu_info;
  624. be_ptnr_vdev = dp_get_be_vdev_from_dp_vdev(ptnr_vdev);
  625. if (be_vdev != be_ptnr_vdev) {
  626. nbuf_clone = qdf_nbuf_clone(nbuf);
  627. if (qdf_unlikely(!nbuf_clone)) {
  628. dp_tx_debug("nbuf clone failed");
  629. return;
  630. }
  631. } else {
  632. nbuf_clone = nbuf;
  633. }
  634. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  635. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  636. msdu_info.gsn = be_vdev->seq_num;
  637. be_ptnr_vdev->seq_num = be_vdev->seq_num;
  638. nbuf_clone = dp_tx_send_msdu_single(
  639. ptnr_vdev,
  640. nbuf_clone,
  641. &msdu_info,
  642. DP_MLO_MCAST_REINJECT_PEER_ID,
  643. NULL);
  644. if (qdf_unlikely(nbuf_clone)) {
  645. dp_info("pkt send failed");
  646. qdf_nbuf_free(nbuf_clone);
  647. return;
  648. }
  649. }
  650. static inline void
  651. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  652. struct dp_vdev *vdev,
  653. struct dp_tx_msdu_info_s *msdu_info)
  654. {
  655. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, msdu_info->vdev_id);
  656. }
  657. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  658. struct dp_vdev *vdev,
  659. qdf_nbuf_t nbuf)
  660. {
  661. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  662. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  663. if (qdf_unlikely(vdev->multipass_en) &&
  664. dp_tx_mlo_mcast_multipass_handler(soc, vdev, nbuf))
  665. return;
  666. /* send frame on partner vdevs */
  667. dp_mcast_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  668. dp_tx_mlo_mcast_pkt_send,
  669. nbuf, DP_MOD_ID_REINJECT);
  670. /* send frame on mcast primary vdev */
  671. dp_tx_mlo_mcast_pkt_send(be_vdev, vdev, nbuf);
  672. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  673. be_vdev->seq_num = 0;
  674. else
  675. be_vdev->seq_num++;
  676. }
  677. bool dp_tx_mlo_is_mcast_primary_be(struct dp_soc *soc,
  678. struct dp_vdev *vdev)
  679. {
  680. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  681. if (be_vdev->mcast_primary)
  682. return true;
  683. return false;
  684. }
  685. #else
  686. static inline void
  687. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  688. struct dp_vdev *vdev,
  689. struct dp_tx_msdu_info_s *msdu_info)
  690. {
  691. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, vdev->vdev_id);
  692. }
  693. #endif
  694. #if defined(WLAN_FEATURE_11BE_MLO) && !defined(WLAN_MLO_MULTI_CHIP) && \
  695. !defined(WLAN_MCAST_MLO)
  696. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  697. struct dp_vdev *vdev,
  698. qdf_nbuf_t nbuf)
  699. {
  700. }
  701. bool dp_tx_mlo_is_mcast_primary_be(struct dp_soc *soc,
  702. struct dp_vdev *vdev)
  703. {
  704. return false;
  705. }
  706. #endif
  707. #ifdef CONFIG_SAWF
  708. void dp_sawf_config_be(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  709. uint16_t *fw_metadata, qdf_nbuf_t nbuf)
  710. {
  711. uint8_t q_id = 0;
  712. if (!wlan_cfg_get_sawf_config(soc->wlan_cfg_ctx))
  713. return;
  714. dp_sawf_tcl_cmd(fw_metadata, nbuf);
  715. q_id = dp_sawf_queue_id_get(nbuf);
  716. if (q_id == DP_SAWF_DEFAULT_Q_INVALID)
  717. return;
  718. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached,
  719. (q_id & (CDP_DATA_TID_MAX - 1)));
  720. hal_tx_desc_set_flow_override_enable(hal_tx_desc_cached,
  721. DP_TX_FLOW_OVERRIDE_ENABLE);
  722. hal_tx_desc_set_flow_override(hal_tx_desc_cached,
  723. DP_TX_FLOW_OVERRIDE_GET(q_id));
  724. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc_cached,
  725. DP_TX_WHO_CLFY_INF_SEL_GET(q_id));
  726. }
  727. #else
  728. static inline
  729. void dp_sawf_config_be(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  730. uint16_t *fw_metadata, qdf_nbuf_t nbuf)
  731. {
  732. }
  733. static inline
  734. QDF_STATUS dp_sawf_tx_enqueue_peer_stats(struct dp_soc *soc,
  735. struct dp_tx_desc_s *tx_desc)
  736. {
  737. return QDF_STATUS_SUCCESS;
  738. }
  739. static inline
  740. QDF_STATUS dp_sawf_tx_enqueue_fail_peer_stats(struct dp_soc *soc,
  741. struct dp_tx_desc_s *tx_desc)
  742. {
  743. return QDF_STATUS_SUCCESS;
  744. }
  745. #endif
  746. #ifdef WLAN_SUPPORT_PPEDS
  747. /**
  748. * dp_ppeds_tx_comp_handler()- Handle tx completions for ppe2tcl ring
  749. * @soc: Handle to DP Soc structure
  750. * @quota: Max number of tx completions to process
  751. *
  752. * Return: Number of tx completions processed
  753. */
  754. int dp_ppeds_tx_comp_handler(struct dp_soc_be *be_soc, uint32_t quota)
  755. {
  756. uint32_t num_avail_for_reap = 0;
  757. void *tx_comp_hal_desc;
  758. uint8_t buf_src;
  759. uint32_t count = 0;
  760. struct dp_tx_desc_s *tx_desc = NULL;
  761. struct dp_tx_desc_s *head_desc = NULL;
  762. struct dp_tx_desc_s *tail_desc = NULL;
  763. struct dp_soc *soc = &be_soc->soc;
  764. void *last_prefetch_hw_desc = NULL;
  765. struct dp_tx_desc_s *last_prefetch_sw_desc = NULL;
  766. hal_soc_handle_t hal_soc = soc->hal_soc;
  767. hal_ring_handle_t hal_ring_hdl =
  768. be_soc->ppeds_wbm_release_ring.hal_srng;
  769. if (qdf_unlikely(dp_srng_access_start(NULL, soc, hal_ring_hdl))) {
  770. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  771. return 0;
  772. }
  773. num_avail_for_reap = hal_srng_dst_num_valid(hal_soc, hal_ring_hdl, 0);
  774. if (num_avail_for_reap >= quota)
  775. num_avail_for_reap = quota;
  776. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_avail_for_reap);
  777. last_prefetch_hw_desc = dp_srng_dst_prefetch(hal_soc, hal_ring_hdl,
  778. num_avail_for_reap);
  779. while (qdf_likely(num_avail_for_reap--)) {
  780. tx_comp_hal_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  781. if (qdf_unlikely(!tx_comp_hal_desc))
  782. break;
  783. buf_src = hal_tx_comp_get_buffer_source(hal_soc,
  784. tx_comp_hal_desc);
  785. if (qdf_unlikely(buf_src != HAL_TX_COMP_RELEASE_SOURCE_TQM &&
  786. buf_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  787. dp_err("Tx comp release_src != TQM | FW but from %d",
  788. buf_src);
  789. qdf_assert_always(0);
  790. }
  791. dp_tx_comp_get_params_from_hal_desc_be(soc, tx_comp_hal_desc,
  792. &tx_desc);
  793. if (!tx_desc) {
  794. dp_err("unable to retrieve tx_desc!");
  795. qdf_assert_always(0);
  796. continue;
  797. }
  798. if (qdf_unlikely(!(tx_desc->flags &
  799. DP_TX_DESC_FLAG_ALLOCATED) ||
  800. !(tx_desc->flags & DP_TX_DESC_FLAG_PPEDS))) {
  801. qdf_assert_always(0);
  802. continue;
  803. }
  804. tx_desc->buffer_src = buf_src;
  805. if (qdf_unlikely(buf_src == HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  806. qdf_nbuf_free(tx_desc->nbuf);
  807. dp_ppeds_tx_desc_free(soc, tx_desc);
  808. } else {
  809. tx_desc->tx_status =
  810. hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  811. if (!head_desc) {
  812. head_desc = tx_desc;
  813. tail_desc = tx_desc;
  814. }
  815. tail_desc->next = tx_desc;
  816. tx_desc->next = NULL;
  817. tail_desc = tx_desc;
  818. count++;
  819. dp_tx_prefetch_hw_sw_nbuf_desc(soc, hal_soc,
  820. num_avail_for_reap,
  821. hal_ring_hdl,
  822. &last_prefetch_hw_desc,
  823. &last_prefetch_sw_desc);
  824. }
  825. }
  826. dp_srng_access_end(NULL, soc, hal_ring_hdl);
  827. if (head_desc)
  828. dp_tx_comp_process_desc_list(soc, head_desc,
  829. CDP_MAX_TX_COMP_PPE_RING);
  830. return count;
  831. }
  832. #endif
  833. QDF_STATUS
  834. dp_tx_hw_enqueue_be(struct dp_soc *soc, struct dp_vdev *vdev,
  835. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  836. struct cdp_tx_exception_metadata *tx_exc_metadata,
  837. struct dp_tx_msdu_info_s *msdu_info)
  838. {
  839. void *hal_tx_desc;
  840. uint32_t *hal_tx_desc_cached;
  841. int coalesce = 0;
  842. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  843. uint8_t ring_id = tx_q->ring_id;
  844. uint8_t tid = msdu_info->tid;
  845. struct dp_vdev_be *be_vdev;
  846. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  847. uint8_t bm_id = dp_tx_get_rbm_id_be(soc, ring_id);
  848. hal_ring_handle_t hal_ring_hdl = NULL;
  849. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  850. uint8_t num_desc_bytes = HAL_TX_DESC_LEN_BYTES;
  851. be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  852. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  853. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  854. return QDF_STATUS_E_RESOURCES;
  855. }
  856. if (qdf_unlikely(tx_exc_metadata)) {
  857. qdf_assert_always((tx_exc_metadata->tx_encap_type ==
  858. CDP_INVALID_TX_ENCAP_TYPE) ||
  859. (tx_exc_metadata->tx_encap_type ==
  860. vdev->tx_encap_type));
  861. if (tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)
  862. qdf_assert_always((tx_exc_metadata->sec_type ==
  863. CDP_INVALID_SEC_TYPE) ||
  864. tx_exc_metadata->sec_type ==
  865. vdev->sec_type);
  866. }
  867. hal_tx_desc_cached = (void *)cached_desc;
  868. if (dp_sawf_tag_valid_get(tx_desc->nbuf)) {
  869. dp_sawf_config_be(soc, hal_tx_desc_cached,
  870. &fw_metadata, tx_desc->nbuf);
  871. dp_sawf_tx_enqueue_peer_stats(soc, tx_desc);
  872. }
  873. hal_tx_desc_set_buf_addr_be(soc->hal_soc, hal_tx_desc_cached,
  874. tx_desc->dma_addr, bm_id, tx_desc->id,
  875. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  876. hal_tx_desc_set_lmac_id_be(soc->hal_soc, hal_tx_desc_cached,
  877. vdev->lmac_id);
  878. hal_tx_desc_set_search_index_be(soc->hal_soc, hal_tx_desc_cached,
  879. vdev->bss_ast_idx);
  880. /*
  881. * Bank_ID is used as DSCP_TABLE number in beryllium
  882. * So there is no explicit field used for DSCP_TID_TABLE_NUM.
  883. */
  884. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  885. (vdev->bss_ast_hash & 0xF));
  886. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  887. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  888. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  889. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  890. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  891. /* verify checksum offload configuration*/
  892. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) ==
  893. QDF_NBUF_TX_CKSUM_TCP_UDP) ||
  894. qdf_nbuf_is_tso(tx_desc->nbuf)) {
  895. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  896. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  897. }
  898. hal_tx_desc_set_bank_id(hal_tx_desc_cached, vdev->bank_id);
  899. dp_tx_vdev_id_set_hal_tx_desc(hal_tx_desc_cached, vdev, msdu_info);
  900. if (tid != HTT_TX_EXT_TID_INVALID)
  901. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  902. dp_tx_set_min_rates_for_critical_frames(soc, hal_tx_desc_cached,
  903. tx_desc->nbuf);
  904. dp_tx_desc_set_ktimestamp(vdev, tx_desc);
  905. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  906. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  907. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  908. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  909. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  910. dp_sawf_tx_enqueue_fail_peer_stats(soc, tx_desc);
  911. return status;
  912. }
  913. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  914. if (qdf_unlikely(!hal_tx_desc)) {
  915. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  916. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  917. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  918. dp_sawf_tx_enqueue_fail_peer_stats(soc, tx_desc);
  919. goto ring_access_fail;
  920. }
  921. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  922. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  923. /* Sync cached descriptor with HW */
  924. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc, num_desc_bytes);
  925. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid,
  926. msdu_info, ring_id);
  927. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  928. DP_STATS_INC(soc, tx.tcl_enq[ring_id], 1);
  929. dp_tx_update_stats(soc, tx_desc, ring_id);
  930. status = QDF_STATUS_SUCCESS;
  931. dp_tx_hw_desc_update_evt((uint8_t *)hal_tx_desc_cached,
  932. hal_ring_hdl, soc, ring_id);
  933. ring_access_fail:
  934. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, coalesce);
  935. dp_pkt_add_timestamp(vdev, QDF_PKT_TX_DRIVER_EXIT,
  936. qdf_get_log_timestamp(), tx_desc->nbuf);
  937. return status;
  938. }
  939. #ifdef IPA_OFFLOAD
  940. static void
  941. dp_tx_get_ipa_bank_config(struct dp_soc_be *be_soc,
  942. union hal_tx_bank_config *bank_config)
  943. {
  944. bank_config->epd = 0;
  945. bank_config->encap_type = wlan_cfg_pkt_type(be_soc->soc.wlan_cfg_ctx);
  946. bank_config->encrypt_type = 0;
  947. bank_config->src_buffer_swap = 0;
  948. bank_config->link_meta_swap = 0;
  949. bank_config->index_lookup_enable = 0;
  950. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  951. bank_config->addrx_en = 1;
  952. bank_config->addry_en = 1;
  953. bank_config->mesh_enable = 0;
  954. bank_config->dscp_tid_map_id = 0;
  955. bank_config->vdev_id_check_en = 0;
  956. bank_config->pmac_id = 0;
  957. }
  958. static void dp_tx_init_ipa_bank_profile(struct dp_soc_be *be_soc)
  959. {
  960. union hal_tx_bank_config ipa_config = {0};
  961. int bid;
  962. if (!wlan_cfg_is_ipa_enabled(be_soc->soc.wlan_cfg_ctx)) {
  963. be_soc->ipa_bank_id = DP_BE_INVALID_BANK_ID;
  964. return;
  965. }
  966. dp_tx_get_ipa_bank_config(be_soc, &ipa_config);
  967. /* Let IPA use last HOST owned bank */
  968. bid = be_soc->num_bank_profiles - 1;
  969. be_soc->bank_profiles[bid].is_configured = true;
  970. be_soc->bank_profiles[bid].bank_config.val = ipa_config.val;
  971. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  972. &be_soc->bank_profiles[bid].bank_config,
  973. bid);
  974. qdf_atomic_inc(&be_soc->bank_profiles[bid].ref_count);
  975. dp_info("IPA bank at slot %d config:0x%x", bid,
  976. be_soc->bank_profiles[bid].bank_config.val);
  977. be_soc->ipa_bank_id = bid;
  978. }
  979. #else /* !IPA_OFFLOAD */
  980. static inline void dp_tx_init_ipa_bank_profile(struct dp_soc_be *be_soc)
  981. {
  982. }
  983. #endif /* IPA_OFFLOAD */
  984. QDF_STATUS dp_tx_init_bank_profiles(struct dp_soc_be *be_soc)
  985. {
  986. int i, num_tcl_banks;
  987. num_tcl_banks = hal_tx_get_num_tcl_banks(be_soc->soc.hal_soc);
  988. qdf_assert_always(num_tcl_banks);
  989. be_soc->num_bank_profiles = num_tcl_banks;
  990. be_soc->bank_profiles = qdf_mem_malloc(num_tcl_banks *
  991. sizeof(*be_soc->bank_profiles));
  992. if (!be_soc->bank_profiles) {
  993. dp_err("unable to allocate memory for DP TX Profiles!");
  994. return QDF_STATUS_E_NOMEM;
  995. }
  996. DP_TX_BANK_LOCK_CREATE(&be_soc->tx_bank_lock);
  997. for (i = 0; i < num_tcl_banks; i++) {
  998. be_soc->bank_profiles[i].is_configured = false;
  999. qdf_atomic_init(&be_soc->bank_profiles[i].ref_count);
  1000. }
  1001. dp_info("initialized %u bank profiles", be_soc->num_bank_profiles);
  1002. dp_tx_init_ipa_bank_profile(be_soc);
  1003. return QDF_STATUS_SUCCESS;
  1004. }
  1005. void dp_tx_deinit_bank_profiles(struct dp_soc_be *be_soc)
  1006. {
  1007. qdf_mem_free(be_soc->bank_profiles);
  1008. DP_TX_BANK_LOCK_DESTROY(&be_soc->tx_bank_lock);
  1009. }
  1010. static
  1011. void dp_tx_get_vdev_bank_config(struct dp_vdev_be *be_vdev,
  1012. union hal_tx_bank_config *bank_config)
  1013. {
  1014. struct dp_vdev *vdev = &be_vdev->vdev;
  1015. bank_config->epd = 0;
  1016. bank_config->encap_type = vdev->tx_encap_type;
  1017. /* Only valid for raw frames. Needs work for RAW mode */
  1018. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw) {
  1019. bank_config->encrypt_type = sec_type_map[vdev->sec_type];
  1020. } else {
  1021. bank_config->encrypt_type = 0;
  1022. }
  1023. bank_config->src_buffer_swap = 0;
  1024. bank_config->link_meta_swap = 0;
  1025. if ((vdev->search_type == HAL_TX_ADDR_INDEX_SEARCH) &&
  1026. vdev->opmode == wlan_op_mode_sta) {
  1027. bank_config->index_lookup_enable = 1;
  1028. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_MEC_NOTIFY;
  1029. bank_config->addrx_en = 0;
  1030. bank_config->addry_en = 0;
  1031. } else {
  1032. bank_config->index_lookup_enable = 0;
  1033. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  1034. bank_config->addrx_en =
  1035. (vdev->hal_desc_addr_search_flags &
  1036. HAL_TX_DESC_ADDRX_EN) ? 1 : 0;
  1037. bank_config->addry_en =
  1038. (vdev->hal_desc_addr_search_flags &
  1039. HAL_TX_DESC_ADDRY_EN) ? 1 : 0;
  1040. }
  1041. bank_config->mesh_enable = vdev->mesh_vdev ? 1 : 0;
  1042. bank_config->dscp_tid_map_id = vdev->dscp_tid_map_id;
  1043. /* Disabling vdev id check for now. Needs revist. */
  1044. bank_config->vdev_id_check_en = be_vdev->vdev_id_check_en;
  1045. bank_config->pmac_id = vdev->lmac_id;
  1046. }
  1047. int dp_tx_get_bank_profile(struct dp_soc_be *be_soc,
  1048. struct dp_vdev_be *be_vdev)
  1049. {
  1050. char *temp_str = "";
  1051. bool found_match = false;
  1052. int bank_id = DP_BE_INVALID_BANK_ID;
  1053. int i;
  1054. int unconfigured_slot = DP_BE_INVALID_BANK_ID;
  1055. int zero_ref_count_slot = DP_BE_INVALID_BANK_ID;
  1056. union hal_tx_bank_config vdev_config = {0};
  1057. /* convert vdev params into hal_tx_bank_config */
  1058. dp_tx_get_vdev_bank_config(be_vdev, &vdev_config);
  1059. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  1060. /* go over all banks and find a matching/unconfigured/unused bank */
  1061. for (i = 0; i < be_soc->num_bank_profiles; i++) {
  1062. if (be_soc->bank_profiles[i].is_configured &&
  1063. (be_soc->bank_profiles[i].bank_config.val ^
  1064. vdev_config.val) == 0) {
  1065. found_match = true;
  1066. break;
  1067. }
  1068. if (unconfigured_slot == DP_BE_INVALID_BANK_ID &&
  1069. !be_soc->bank_profiles[i].is_configured)
  1070. unconfigured_slot = i;
  1071. else if (zero_ref_count_slot == DP_BE_INVALID_BANK_ID &&
  1072. !qdf_atomic_read(&be_soc->bank_profiles[i].ref_count))
  1073. zero_ref_count_slot = i;
  1074. }
  1075. if (found_match) {
  1076. temp_str = "matching";
  1077. bank_id = i;
  1078. goto inc_ref_and_return;
  1079. }
  1080. if (unconfigured_slot != DP_BE_INVALID_BANK_ID) {
  1081. temp_str = "unconfigured";
  1082. bank_id = unconfigured_slot;
  1083. goto configure_and_return;
  1084. }
  1085. if (zero_ref_count_slot != DP_BE_INVALID_BANK_ID) {
  1086. temp_str = "zero_ref_count";
  1087. bank_id = zero_ref_count_slot;
  1088. }
  1089. if (bank_id == DP_BE_INVALID_BANK_ID) {
  1090. dp_alert("unable to find TX bank!");
  1091. QDF_BUG(0);
  1092. return bank_id;
  1093. }
  1094. configure_and_return:
  1095. be_soc->bank_profiles[bank_id].is_configured = true;
  1096. be_soc->bank_profiles[bank_id].bank_config.val = vdev_config.val;
  1097. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  1098. &be_soc->bank_profiles[bank_id].bank_config,
  1099. bank_id);
  1100. inc_ref_and_return:
  1101. qdf_atomic_inc(&be_soc->bank_profiles[bank_id].ref_count);
  1102. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  1103. dp_info("found %s slot at index %d, input:0x%x match:0x%x ref_count %u",
  1104. temp_str, bank_id, vdev_config.val,
  1105. be_soc->bank_profiles[bank_id].bank_config.val,
  1106. qdf_atomic_read(&be_soc->bank_profiles[bank_id].ref_count));
  1107. dp_info("epd:%x encap:%x encryp:%x src_buf_swap:%x link_meta_swap:%x addrx_en:%x addry_en:%x mesh_en:%x vdev_id_check:%x pmac_id:%x mcast_pkt_ctrl:%x",
  1108. be_soc->bank_profiles[bank_id].bank_config.epd,
  1109. be_soc->bank_profiles[bank_id].bank_config.encap_type,
  1110. be_soc->bank_profiles[bank_id].bank_config.encrypt_type,
  1111. be_soc->bank_profiles[bank_id].bank_config.src_buffer_swap,
  1112. be_soc->bank_profiles[bank_id].bank_config.link_meta_swap,
  1113. be_soc->bank_profiles[bank_id].bank_config.addrx_en,
  1114. be_soc->bank_profiles[bank_id].bank_config.addry_en,
  1115. be_soc->bank_profiles[bank_id].bank_config.mesh_enable,
  1116. be_soc->bank_profiles[bank_id].bank_config.vdev_id_check_en,
  1117. be_soc->bank_profiles[bank_id].bank_config.pmac_id,
  1118. be_soc->bank_profiles[bank_id].bank_config.mcast_pkt_ctrl);
  1119. return bank_id;
  1120. }
  1121. void dp_tx_put_bank_profile(struct dp_soc_be *be_soc,
  1122. struct dp_vdev_be *be_vdev)
  1123. {
  1124. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  1125. qdf_atomic_dec(&be_soc->bank_profiles[be_vdev->bank_id].ref_count);
  1126. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  1127. }
  1128. void dp_tx_update_bank_profile(struct dp_soc_be *be_soc,
  1129. struct dp_vdev_be *be_vdev)
  1130. {
  1131. dp_tx_put_bank_profile(be_soc, be_vdev);
  1132. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  1133. be_vdev->vdev.bank_id = be_vdev->bank_id;
  1134. }
  1135. QDF_STATUS dp_tx_desc_pool_init_be(struct dp_soc *soc,
  1136. uint32_t num_elem,
  1137. uint8_t pool_id)
  1138. {
  1139. struct dp_tx_desc_pool_s *tx_desc_pool;
  1140. struct dp_hw_cookie_conversion_t *cc_ctx;
  1141. struct dp_soc_be *be_soc;
  1142. struct dp_spt_page_desc *page_desc;
  1143. struct dp_tx_desc_s *tx_desc;
  1144. uint32_t ppt_idx = 0;
  1145. uint32_t avail_entry_index = 0;
  1146. if (!num_elem) {
  1147. dp_err("desc_num 0 !!");
  1148. return QDF_STATUS_E_FAILURE;
  1149. }
  1150. be_soc = dp_get_be_soc_from_dp_soc(soc);
  1151. tx_desc_pool = &soc->tx_desc[pool_id];
  1152. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  1153. tx_desc = tx_desc_pool->freelist;
  1154. page_desc = &cc_ctx->page_desc_base[0];
  1155. while (tx_desc) {
  1156. if (avail_entry_index == 0) {
  1157. if (ppt_idx >= cc_ctx->total_page_num) {
  1158. dp_alert("insufficient secondary page tables");
  1159. qdf_assert_always(0);
  1160. }
  1161. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  1162. }
  1163. /* put each TX Desc VA to SPT pages and
  1164. * get corresponding ID
  1165. */
  1166. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  1167. avail_entry_index,
  1168. tx_desc);
  1169. tx_desc->id =
  1170. dp_cc_desc_id_generate(page_desc->ppt_index,
  1171. avail_entry_index);
  1172. tx_desc->pool_id = pool_id;
  1173. dp_tx_desc_set_magic(tx_desc, DP_TX_MAGIC_PATTERN_FREE);
  1174. tx_desc = tx_desc->next;
  1175. avail_entry_index = (avail_entry_index + 1) &
  1176. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  1177. }
  1178. return QDF_STATUS_SUCCESS;
  1179. }
  1180. void dp_tx_desc_pool_deinit_be(struct dp_soc *soc,
  1181. struct dp_tx_desc_pool_s *tx_desc_pool,
  1182. uint8_t pool_id)
  1183. {
  1184. struct dp_spt_page_desc *page_desc;
  1185. struct dp_soc_be *be_soc;
  1186. int i = 0;
  1187. struct dp_hw_cookie_conversion_t *cc_ctx;
  1188. be_soc = dp_get_be_soc_from_dp_soc(soc);
  1189. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  1190. for (i = 0; i < cc_ctx->total_page_num; i++) {
  1191. page_desc = &cc_ctx->page_desc_base[i];
  1192. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  1193. }
  1194. }
  1195. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  1196. uint32_t dp_tx_comp_nf_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  1197. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  1198. uint32_t quota)
  1199. {
  1200. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  1201. uint32_t work_done = 0;
  1202. if (dp_srng_get_near_full_level(soc, tx_comp_ring) <
  1203. DP_SRNG_THRESH_NEAR_FULL)
  1204. return 0;
  1205. qdf_atomic_set(&tx_comp_ring->near_full, 1);
  1206. work_done++;
  1207. return work_done;
  1208. }
  1209. #endif
  1210. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  1211. defined(WLAN_CONFIG_TX_DELAY)
  1212. #define PPDUID_GET_HW_LINK_ID(PPDU_ID, LINK_ID_OFFSET, LINK_ID_BITS) \
  1213. (((PPDU_ID) >> (LINK_ID_OFFSET)) & ((1 << (LINK_ID_BITS)) - 1))
  1214. #define HW_TX_DELAY_MAX 0x1000000
  1215. #define TX_COMPL_SHIFT_BUFFER_TIMESTAMP_US 10
  1216. #define HW_TX_DELAY_MASK 0x1FFFFFFF
  1217. #define TX_COMPL_BUFFER_TSTAMP_US(TSTAMP) \
  1218. (((TSTAMP) << TX_COMPL_SHIFT_BUFFER_TIMESTAMP_US) & \
  1219. HW_TX_DELAY_MASK)
  1220. static inline
  1221. QDF_STATUS dp_mlo_compute_hw_delay_us(struct dp_soc *soc,
  1222. struct dp_vdev *vdev,
  1223. struct hal_tx_completion_status *ts,
  1224. uint32_t *delay_us)
  1225. {
  1226. uint32_t ppdu_id;
  1227. uint8_t link_id_offset, link_id_bits;
  1228. uint8_t hw_link_id;
  1229. uint32_t msdu_tqm_enqueue_tstamp_us, final_msdu_tqm_enqueue_tstamp_us;
  1230. uint32_t msdu_compl_tsf_tstamp_us, final_msdu_compl_tsf_tstamp_us;
  1231. uint32_t delay;
  1232. int32_t delta_tsf2, delta_tqm;
  1233. if (!ts->valid)
  1234. return QDF_STATUS_E_INVAL;
  1235. link_id_offset = soc->link_id_offset;
  1236. link_id_bits = soc->link_id_bits;
  1237. ppdu_id = ts->ppdu_id;
  1238. hw_link_id = PPDUID_GET_HW_LINK_ID(ppdu_id, link_id_offset,
  1239. link_id_bits);
  1240. msdu_tqm_enqueue_tstamp_us =
  1241. TX_COMPL_BUFFER_TSTAMP_US(ts->buffer_timestamp);
  1242. msdu_compl_tsf_tstamp_us = ts->tsf;
  1243. delta_tsf2 = dp_mlo_get_delta_tsf2_wrt_mlo_offset(soc, hw_link_id);
  1244. delta_tqm = dp_mlo_get_delta_tqm_wrt_mlo_offset(soc);
  1245. final_msdu_tqm_enqueue_tstamp_us = (msdu_tqm_enqueue_tstamp_us +
  1246. delta_tqm) & HW_TX_DELAY_MASK;
  1247. final_msdu_compl_tsf_tstamp_us = (msdu_compl_tsf_tstamp_us +
  1248. delta_tsf2) & HW_TX_DELAY_MASK;
  1249. delay = (final_msdu_compl_tsf_tstamp_us -
  1250. final_msdu_tqm_enqueue_tstamp_us) & HW_TX_DELAY_MASK;
  1251. if (delay > HW_TX_DELAY_MAX)
  1252. return QDF_STATUS_E_FAILURE;
  1253. if (delay_us)
  1254. *delay_us = delay;
  1255. return QDF_STATUS_SUCCESS;
  1256. }
  1257. #else
  1258. static inline
  1259. QDF_STATUS dp_mlo_compute_hw_delay_us(struct dp_soc *soc,
  1260. struct dp_vdev *vdev,
  1261. struct hal_tx_completion_status *ts,
  1262. uint32_t *delay_us)
  1263. {
  1264. return QDF_STATUS_SUCCESS;
  1265. }
  1266. #endif
  1267. QDF_STATUS dp_tx_compute_tx_delay_be(struct dp_soc *soc,
  1268. struct dp_vdev *vdev,
  1269. struct hal_tx_completion_status *ts,
  1270. uint32_t *delay_us)
  1271. {
  1272. return dp_mlo_compute_hw_delay_us(soc, vdev, ts, delay_us);
  1273. }
  1274. static inline
  1275. qdf_dma_addr_t dp_tx_nbuf_map_be(struct dp_vdev *vdev,
  1276. struct dp_tx_desc_s *tx_desc,
  1277. qdf_nbuf_t nbuf)
  1278. {
  1279. qdf_nbuf_dma_clean_range_no_dsb((void *)nbuf->data,
  1280. (void *)(nbuf->data + 256));
  1281. return (qdf_dma_addr_t)qdf_mem_virt_to_phys(nbuf->data);
  1282. }
  1283. static inline
  1284. void dp_tx_nbuf_unmap_be(struct dp_soc *soc,
  1285. struct dp_tx_desc_s *desc)
  1286. {
  1287. }
  1288. /**
  1289. * dp_tx_fast_send_be() - Transmit a frame on a given VAP
  1290. * @soc: DP soc handle
  1291. * @vdev_id: id of DP vdev handle
  1292. * @nbuf: skb
  1293. *
  1294. * Entry point for Core Tx layer (DP_TX) invoked from
  1295. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1296. * cases
  1297. *
  1298. * Return: NULL on success,
  1299. * nbuf when it fails to send
  1300. */
  1301. #ifdef QCA_DP_TX_NBUF_LIST_FREE
  1302. qdf_nbuf_t dp_tx_fast_send_be(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1303. qdf_nbuf_t nbuf)
  1304. {
  1305. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1306. struct dp_vdev *vdev = NULL;
  1307. struct dp_pdev *pdev = NULL;
  1308. struct dp_tx_desc_s *tx_desc;
  1309. uint16_t desc_pool_id;
  1310. uint16_t pkt_len;
  1311. qdf_dma_addr_t paddr;
  1312. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1313. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  1314. hal_ring_handle_t hal_ring_hdl = NULL;
  1315. uint32_t *hal_tx_desc_cached;
  1316. void *hal_tx_desc;
  1317. uint8_t desc_size = DP_TX_FAST_DESC_SIZE;
  1318. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  1319. return nbuf;
  1320. vdev = soc->vdev_id_map[vdev_id];
  1321. if (qdf_unlikely(!vdev))
  1322. return nbuf;
  1323. desc_pool_id = qdf_nbuf_get_queue_mapping(nbuf) & DP_TX_QUEUE_MASK;
  1324. pkt_len = qdf_nbuf_headlen(nbuf);
  1325. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, pkt_len);
  1326. DP_STATS_INC(vdev, tx_i.rcvd_in_fast_xmit_flow, 1);
  1327. DP_STATS_INC(vdev, tx_i.rcvd_per_core[desc_pool_id], 1);
  1328. pdev = vdev->pdev;
  1329. if (dp_tx_limit_check(vdev))
  1330. return nbuf;
  1331. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  1332. if (qdf_unlikely(!tx_desc)) {
  1333. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  1334. DP_STATS_INC(vdev, tx_i.dropped.desc_na_exc_alloc_fail.num, 1);
  1335. return nbuf;
  1336. }
  1337. dp_tx_outstanding_inc(pdev);
  1338. /* Initialize the SW tx descriptor */
  1339. tx_desc->nbuf = nbuf;
  1340. tx_desc->shinfo_addr = skb_end_pointer(nbuf);
  1341. tx_desc->frm_type = dp_tx_frm_std;
  1342. tx_desc->tx_encap_type = vdev->tx_encap_type;
  1343. tx_desc->vdev_id = vdev_id;
  1344. tx_desc->pdev = pdev;
  1345. tx_desc->pkt_offset = 0;
  1346. tx_desc->length = pkt_len;
  1347. tx_desc->flags |= DP_TX_DESC_FLAG_SIMPLE;
  1348. tx_desc->nbuf->fast_recycled = 1;
  1349. if (nbuf->is_from_recycler && nbuf->fast_xmit)
  1350. tx_desc->flags |= DP_TX_DESC_FLAG_FAST;
  1351. paddr = dp_tx_nbuf_map_be(vdev, tx_desc, nbuf);
  1352. if (!paddr) {
  1353. /* Handle failure */
  1354. dp_err("qdf_nbuf_map failed");
  1355. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  1356. goto release_desc;
  1357. }
  1358. tx_desc->dma_addr = paddr;
  1359. hal_tx_desc_cached = (void *)cached_desc;
  1360. hal_tx_desc_cached[0] = (uint32_t)tx_desc->dma_addr;
  1361. hal_tx_desc_cached[1] = tx_desc->id <<
  1362. TCL_DATA_CMD_BUF_ADDR_INFO_SW_BUFFER_COOKIE_LSB;
  1363. /* bank_id */
  1364. hal_tx_desc_cached[2] = vdev->bank_id << TCL_DATA_CMD_BANK_ID_LSB;
  1365. hal_tx_desc_cached[3] = vdev->htt_tcl_metadata <<
  1366. TCL_DATA_CMD_TCL_CMD_NUMBER_LSB;
  1367. hal_tx_desc_cached[4] = tx_desc->length;
  1368. /* l3 and l4 checksum enable */
  1369. hal_tx_desc_cached[4] |= DP_TX_L3_L4_CSUM_ENABLE <<
  1370. TCL_DATA_CMD_IPV4_CHECKSUM_EN_LSB;
  1371. hal_tx_desc_cached[5] = vdev->lmac_id << TCL_DATA_CMD_PMAC_ID_LSB;
  1372. hal_tx_desc_cached[5] |= vdev->vdev_id << TCL_DATA_CMD_VDEV_ID_LSB;
  1373. if (vdev->opmode == wlan_op_mode_sta) {
  1374. hal_tx_desc_cached[6] = vdev->bss_ast_idx |
  1375. ((vdev->bss_ast_hash & 0xF) <<
  1376. TCL_DATA_CMD_CACHE_SET_NUM_LSB);
  1377. desc_size = DP_TX_FAST_DESC_SIZE + 4;
  1378. }
  1379. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, desc_pool_id);
  1380. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  1381. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  1382. DP_STATS_INC(soc, tx.tcl_ring_full[desc_pool_id], 1);
  1383. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1384. goto ring_access_fail2;
  1385. }
  1386. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1387. if (qdf_unlikely(!hal_tx_desc)) {
  1388. dp_verbose_debug("TCL ring full ring_id:%d", desc_pool_id);
  1389. DP_STATS_INC(soc, tx.tcl_ring_full[desc_pool_id], 1);
  1390. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1391. goto ring_access_fail;
  1392. }
  1393. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1394. /* Sync cached descriptor with HW */
  1395. qdf_mem_copy(hal_tx_desc, hal_tx_desc_cached, desc_size);
  1396. qdf_dsb();
  1397. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  1398. DP_STATS_INC(soc, tx.tcl_enq[desc_pool_id], 1);
  1399. status = QDF_STATUS_SUCCESS;
  1400. ring_access_fail:
  1401. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, 0);
  1402. ring_access_fail2:
  1403. if (status != QDF_STATUS_SUCCESS) {
  1404. dp_tx_nbuf_unmap_be(soc, tx_desc);
  1405. goto release_desc;
  1406. }
  1407. return NULL;
  1408. release_desc:
  1409. dp_tx_desc_release(tx_desc, desc_pool_id);
  1410. return nbuf;
  1411. }
  1412. #endif