htt.h 635 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138
  1. /*
  2. * Copyright (c) 2011-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. * 3.73 Add channel pre-calibration data upload and download messages defs for
  190. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  191. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  192. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  193. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  194. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  195. * 3.78 Add htt_ppdu_id def.
  196. * 3.79 Add HTT_NUM_AC_WMM def.
  197. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  198. */
  199. #define HTT_CURRENT_VERSION_MAJOR 3
  200. #define HTT_CURRENT_VERSION_MINOR 80
  201. #define HTT_NUM_TX_FRAG_DESC 1024
  202. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  203. #define HTT_CHECK_SET_VAL(field, val) \
  204. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  205. /* macros to assist in sign-extending fields from HTT messages */
  206. #define HTT_SIGN_BIT_MASK(field) \
  207. ((field ## _M + (1 << field ## _S)) >> 1)
  208. #define HTT_SIGN_BIT(_val, field) \
  209. (_val & HTT_SIGN_BIT_MASK(field))
  210. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  211. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  212. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  213. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  214. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  215. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  216. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  217. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  218. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  219. /*
  220. * TEMPORARY:
  221. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  222. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  223. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  224. * updated.
  225. */
  226. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  227. /*
  228. * TEMPORARY:
  229. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  230. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  231. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  232. * updated.
  233. */
  234. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  235. /* HTT Access Category values */
  236. enum HTT_AC_WMM {
  237. /* WMM Access Categories */
  238. HTT_AC_WMM_BE = 0x0,
  239. HTT_AC_WMM_BK = 0x1,
  240. HTT_AC_WMM_VI = 0x2,
  241. HTT_AC_WMM_VO = 0x3,
  242. HTT_NUM_AC_WMM = 0x4,
  243. /* extension Access Categories */
  244. HTT_AC_EXT_NON_QOS = 0x4,
  245. HTT_AC_EXT_UCAST_MGMT = 0x5,
  246. HTT_AC_EXT_MCAST_DATA = 0x6,
  247. HTT_AC_EXT_MCAST_MGMT = 0x7,
  248. };
  249. enum HTT_AC_WMM_MASK {
  250. /* WMM Access Categories */
  251. HTT_AC_WMM_BE_MASK = (1 << HTT_AC_WMM_BE),
  252. HTT_AC_WMM_BK_MASK = (1 << HTT_AC_WMM_BK),
  253. HTT_AC_WMM_VI_MASK = (1 << HTT_AC_WMM_VI),
  254. HTT_AC_WMM_VO_MASK = (1 << HTT_AC_WMM_VO),
  255. /* extension Access Categories */
  256. HTT_AC_EXT_NON_QOS_MASK = (1 << HTT_AC_EXT_NON_QOS),
  257. HTT_AC_EXT_UCAST_MGMT_MASK = (1 << HTT_AC_EXT_UCAST_MGMT),
  258. HTT_AC_EXT_MCAST_DATA_MASK = (1 << HTT_AC_EXT_MCAST_DATA),
  259. HTT_AC_EXT_MCAST_MGMT_MASK = (1 << HTT_AC_EXT_MCAST_MGMT),
  260. };
  261. #define HTT_AC_MASK_WMM \
  262. (HTT_AC_WMM_BE_MASK | HTT_AC_WMM_BK_MASK | \
  263. HTT_AC_WMM_VI_MASK | HTT_AC_WMM_VO_MASK)
  264. #define HTT_AC_MASK_EXT \
  265. (HTT_AC_EXT_NON_QOS_MASK | HTT_AC_EXT_UCAST_MGMT_MASK | \
  266. HTT_AC_EXT_MCAST_DATA_MASK | HTT_AC_EXT_MCAST_MGMT_MASK)
  267. #define HTT_AC_MASK_ALL (HTT_AC_MASK_WMM | HTT_AC_MASK_EXT)
  268. /*
  269. * htt_dbg_stats_type -
  270. * bit positions for each stats type within a stats type bitmask
  271. * The bitmask contains 24 bits.
  272. */
  273. enum htt_dbg_stats_type {
  274. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  275. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  276. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  277. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  278. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  279. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  280. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  281. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  282. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  283. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  284. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  285. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  286. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  287. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  288. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  289. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  290. /* bits 16-23 currently reserved */
  291. /* keep this last */
  292. HTT_DBG_NUM_STATS
  293. };
  294. /*=== HTT option selection TLVs ===
  295. * Certain HTT messages have alternatives or options.
  296. * For such cases, the host and target need to agree on which option to use.
  297. * Option specification TLVs can be appended to the VERSION_REQ and
  298. * VERSION_CONF messages to select options other than the default.
  299. * These TLVs are entirely optional - if they are not provided, there is a
  300. * well-defined default for each option. If they are provided, they can be
  301. * provided in any order. Each TLV can be present or absent independent of
  302. * the presence / absence of other TLVs.
  303. *
  304. * The HTT option selection TLVs use the following format:
  305. * |31 16|15 8|7 0|
  306. * |---------------------------------+----------------+----------------|
  307. * | value (payload) | length | tag |
  308. * |-------------------------------------------------------------------|
  309. * The value portion need not be only 2 bytes; it can be extended by any
  310. * integer number of 4-byte units. The total length of the TLV, including
  311. * the tag and length fields, must be a multiple of 4 bytes. The length
  312. * field specifies the total TLV size in 4-byte units. Thus, the typical
  313. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  314. * field, would store 0x1 in its length field, to show that the TLV occupies
  315. * a single 4-byte unit.
  316. */
  317. /*--- TLV header format - applies to all HTT option TLVs ---*/
  318. enum HTT_OPTION_TLV_TAGS {
  319. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  320. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  321. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  322. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  323. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  324. };
  325. PREPACK struct htt_option_tlv_header_t {
  326. A_UINT8 tag;
  327. A_UINT8 length;
  328. } POSTPACK;
  329. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  330. #define HTT_OPTION_TLV_TAG_S 0
  331. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  332. #define HTT_OPTION_TLV_LENGTH_S 8
  333. /*
  334. * value0 - 16 bit value field stored in word0
  335. * The TLV's value field may be longer than 2 bytes, in which case
  336. * the remainder of the value is stored in word1, word2, etc.
  337. */
  338. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  339. #define HTT_OPTION_TLV_VALUE0_S 16
  340. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  341. do { \
  342. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  343. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  344. } while (0)
  345. #define HTT_OPTION_TLV_TAG_GET(word) \
  346. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  347. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  348. do { \
  349. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  350. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  351. } while (0)
  352. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  353. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  354. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  355. do { \
  356. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  357. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  358. } while (0)
  359. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  360. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  361. /*--- format of specific HTT option TLVs ---*/
  362. /*
  363. * HTT option TLV for specifying LL bus address size
  364. * Some chips require bus addresses used by the target to access buffers
  365. * within the host's memory to be 32 bits; others require bus addresses
  366. * used by the target to access buffers within the host's memory to be
  367. * 64 bits.
  368. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  369. * a suffix to the VERSION_CONF message to specify which bus address format
  370. * the target requires.
  371. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  372. * default to providing bus addresses to the target in 32-bit format.
  373. */
  374. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  375. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  376. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  377. };
  378. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  379. struct htt_option_tlv_header_t hdr;
  380. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  381. } POSTPACK;
  382. /*
  383. * HTT option TLV for specifying whether HL systems should indicate
  384. * over-the-air tx completion for individual frames, or should instead
  385. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  386. * requests an OTA tx completion for a particular tx frame.
  387. * This option does not apply to LL systems, where the TX_COMPL_IND
  388. * is mandatory.
  389. * This option is primarily intended for HL systems in which the tx frame
  390. * downloads over the host --> target bus are as slow as or slower than
  391. * the transmissions over the WLAN PHY. For cases where the bus is faster
  392. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  393. * and consquently will send one TX_COMPL_IND message that covers several
  394. * tx frames. For cases where the WLAN PHY is faster than the bus,
  395. * the target will end up transmitting very short A-MPDUs, and consequently
  396. * sending many TX_COMPL_IND messages, which each cover a very small number
  397. * of tx frames.
  398. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  399. * a suffix to the VERSION_REQ message to request whether the host desires to
  400. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  401. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  402. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  403. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  404. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  405. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  406. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  407. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  408. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  409. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  410. * TLV.
  411. */
  412. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  413. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  414. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  415. };
  416. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  417. struct htt_option_tlv_header_t hdr;
  418. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  419. } POSTPACK;
  420. /*
  421. * HTT option TLV for specifying how many tx queue groups the target
  422. * may establish.
  423. * This TLV specifies the maximum value the target may send in the
  424. * txq_group_id field of any TXQ_GROUP information elements sent by
  425. * the target to the host. This allows the host to pre-allocate an
  426. * appropriate number of tx queue group structs.
  427. *
  428. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  429. * a suffix to the VERSION_REQ message to specify whether the host supports
  430. * tx queue groups at all, and if so if there is any limit on the number of
  431. * tx queue groups that the host supports.
  432. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  433. * a suffix to the VERSION_CONF message. If the host has specified in the
  434. * VER_REQ message a limit on the number of tx queue groups the host can
  435. * supprt, the target shall limit its specification of the maximum tx groups
  436. * to be no larger than this host-specified limit.
  437. *
  438. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  439. * shall preallocate 4 tx queue group structs, and the target shall not
  440. * specify a txq_group_id larger than 3.
  441. */
  442. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  443. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  444. /*
  445. * values 1 through N specify the max number of tx queue groups
  446. * the sender supports
  447. */
  448. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  449. };
  450. /* TEMPORARY backwards-compatibility alias for a typo fix -
  451. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  452. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  453. * to support the old name (with the typo) until all references to the
  454. * old name are replaced with the new name.
  455. */
  456. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  457. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  458. struct htt_option_tlv_header_t hdr;
  459. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  460. } POSTPACK;
  461. /*
  462. * HTT option TLV for specifying whether the target supports an extended
  463. * version of the HTT tx descriptor. If the target provides this TLV
  464. * and specifies in the TLV that the target supports an extended version
  465. * of the HTT tx descriptor, the target must check the "extension" bit in
  466. * the HTT tx descriptor, and if the extension bit is set, to expect a
  467. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  468. * descriptor. Furthermore, the target must provide room for the HTT
  469. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  470. * This option is intended for systems where the host needs to explicitly
  471. * control the transmission parameters such as tx power for individual
  472. * tx frames.
  473. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  474. * as a suffix to the VERSION_CONF message to explicitly specify whether
  475. * the target supports the HTT tx MSDU extension descriptor.
  476. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  477. * by the host as lack of target support for the HTT tx MSDU extension
  478. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  479. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  480. * the HTT tx MSDU extension descriptor.
  481. * The host is not required to provide the HTT tx MSDU extension descriptor
  482. * just because the target supports it; the target must check the
  483. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  484. * extension descriptor is present.
  485. */
  486. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  487. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  488. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  489. };
  490. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  491. struct htt_option_tlv_header_t hdr;
  492. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  493. } POSTPACK;
  494. /*=== host -> target messages ===============================================*/
  495. enum htt_h2t_msg_type {
  496. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  497. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  498. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  499. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  500. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  501. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  502. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  503. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  504. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  505. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  506. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  507. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  508. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  509. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  510. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  511. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  512. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  513. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  514. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  515. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  516. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  517. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  518. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  519. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  520. /* keep this last */
  521. HTT_H2T_NUM_MSGS
  522. };
  523. /*
  524. * HTT host to target message type -
  525. * stored in bits 7:0 of the first word of the message
  526. */
  527. #define HTT_H2T_MSG_TYPE_M 0xff
  528. #define HTT_H2T_MSG_TYPE_S 0
  529. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  530. do { \
  531. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  532. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  533. } while (0)
  534. #define HTT_H2T_MSG_TYPE_GET(word) \
  535. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  536. /**
  537. * @brief host -> target version number request message definition
  538. *
  539. * |31 24|23 16|15 8|7 0|
  540. * |----------------+----------------+----------------+----------------|
  541. * | reserved | msg type |
  542. * |-------------------------------------------------------------------|
  543. * : option request TLV (optional) |
  544. * :...................................................................:
  545. *
  546. * The VER_REQ message may consist of a single 4-byte word, or may be
  547. * extended with TLVs that specify which HTT options the host is requesting
  548. * from the target.
  549. * The following option TLVs may be appended to the VER_REQ message:
  550. * - HL_SUPPRESS_TX_COMPL_IND
  551. * - HL_MAX_TX_QUEUE_GROUPS
  552. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  553. * may be appended to the VER_REQ message (but only one TLV of each type).
  554. *
  555. * Header fields:
  556. * - MSG_TYPE
  557. * Bits 7:0
  558. * Purpose: identifies this as a version number request message
  559. * Value: 0x0
  560. */
  561. #define HTT_VER_REQ_BYTES 4
  562. /* TBDXXX: figure out a reasonable number */
  563. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  564. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  565. /**
  566. * @brief HTT tx MSDU descriptor
  567. *
  568. * @details
  569. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  570. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  571. * the target firmware needs for the FW's tx processing, particularly
  572. * for creating the HW msdu descriptor.
  573. * The same HTT tx descriptor is used for HL and LL systems, though
  574. * a few fields within the tx descriptor are used only by LL or
  575. * only by HL.
  576. * The HTT tx descriptor is defined in two manners: by a struct with
  577. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  578. * definitions.
  579. * The target should use the struct def, for simplicitly and clarity,
  580. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  581. * neutral. Specifically, the host shall use the get/set macros built
  582. * around the mask + shift defs.
  583. */
  584. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  585. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  586. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  587. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  588. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  589. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  590. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  591. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  592. #define HTT_TX_VDEV_ID_WORD 0
  593. #define HTT_TX_VDEV_ID_MASK 0x3f
  594. #define HTT_TX_VDEV_ID_SHIFT 16
  595. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  596. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  597. #define HTT_TX_MSDU_LEN_DWORD 1
  598. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  599. /*
  600. * HTT_VAR_PADDR macros
  601. * Allow physical / bus addresses to be either a single 32-bit value,
  602. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  603. */
  604. #define HTT_VAR_PADDR32(var_name) \
  605. A_UINT32 var_name
  606. #define HTT_VAR_PADDR64_LE(var_name) \
  607. struct { \
  608. /* little-endian: lo precedes hi */ \
  609. A_UINT32 lo; \
  610. A_UINT32 hi; \
  611. } var_name
  612. /*
  613. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  614. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  615. * addresses are stored in a XXX-bit field.
  616. * This macro is used to define both htt_tx_msdu_desc32_t and
  617. * htt_tx_msdu_desc64_t structs.
  618. */
  619. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  620. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  621. { \
  622. /* DWORD 0: flags and meta-data */ \
  623. A_UINT32 \
  624. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  625. \
  626. /* pkt_subtype - \
  627. * Detailed specification of the tx frame contents, extending the \
  628. * general specification provided by pkt_type. \
  629. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  630. * pkt_type | pkt_subtype \
  631. * ============================================================== \
  632. * 802.3 | bit 0:3 - Reserved \
  633. * | bit 4: 0x0 - Copy-Engine Classification Results \
  634. * | not appended to the HTT message \
  635. * | 0x1 - Copy-Engine Classification Results \
  636. * | appended to the HTT message in the \
  637. * | format: \
  638. * | [HTT tx desc, frame header, \
  639. * | CE classification results] \
  640. * | The CE classification results begin \
  641. * | at the next 4-byte boundary after \
  642. * | the frame header. \
  643. * ------------+------------------------------------------------- \
  644. * Eth2 | bit 0:3 - Reserved \
  645. * | bit 4: 0x0 - Copy-Engine Classification Results \
  646. * | not appended to the HTT message \
  647. * | 0x1 - Copy-Engine Classification Results \
  648. * | appended to the HTT message. \
  649. * | See the above specification of the \
  650. * | CE classification results location. \
  651. * ------------+------------------------------------------------- \
  652. * native WiFi | bit 0:3 - Reserved \
  653. * | bit 4: 0x0 - Copy-Engine Classification Results \
  654. * | not appended to the HTT message \
  655. * | 0x1 - Copy-Engine Classification Results \
  656. * | appended to the HTT message. \
  657. * | See the above specification of the \
  658. * | CE classification results location. \
  659. * ------------+------------------------------------------------- \
  660. * mgmt | 0x0 - 802.11 MAC header absent \
  661. * | 0x1 - 802.11 MAC header present \
  662. * ------------+------------------------------------------------- \
  663. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  664. * | 0x1 - 802.11 MAC header present \
  665. * | bit 1: 0x0 - allow aggregation \
  666. * | 0x1 - don't allow aggregation \
  667. * | bit 2: 0x0 - perform encryption \
  668. * | 0x1 - don't perform encryption \
  669. * | bit 3: 0x0 - perform tx classification / queuing \
  670. * | 0x1 - don't perform tx classification; \
  671. * | insert the frame into the "misc" \
  672. * | tx queue \
  673. * | bit 4: 0x0 - Copy-Engine Classification Results \
  674. * | not appended to the HTT message \
  675. * | 0x1 - Copy-Engine Classification Results \
  676. * | appended to the HTT message. \
  677. * | See the above specification of the \
  678. * | CE classification results location. \
  679. */ \
  680. pkt_subtype: 5, \
  681. \
  682. /* pkt_type - \
  683. * General specification of the tx frame contents. \
  684. * The htt_pkt_type enum should be used to specify and check the \
  685. * value of this field. \
  686. */ \
  687. pkt_type: 3, \
  688. \
  689. /* vdev_id - \
  690. * ID for the vdev that is sending this tx frame. \
  691. * For certain non-standard packet types, e.g. pkt_type == raw \
  692. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  693. * This field is used primarily for determining where to queue \
  694. * broadcast and multicast frames. \
  695. */ \
  696. vdev_id: 6, \
  697. /* ext_tid - \
  698. * The extended traffic ID. \
  699. * If the TID is unknown, the extended TID is set to \
  700. * HTT_TX_EXT_TID_INVALID. \
  701. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  702. * value of the QoS TID. \
  703. * If the tx frame is non-QoS data, then the extended TID is set to \
  704. * HTT_TX_EXT_TID_NON_QOS. \
  705. * If the tx frame is multicast or broadcast, then the extended TID \
  706. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  707. */ \
  708. ext_tid: 5, \
  709. \
  710. /* postponed - \
  711. * This flag indicates whether the tx frame has been downloaded to \
  712. * the target before but discarded by the target, and now is being \
  713. * downloaded again; or if this is a new frame that is being \
  714. * downloaded for the first time. \
  715. * This flag allows the target to determine the correct order for \
  716. * transmitting new vs. old frames. \
  717. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  718. * This flag only applies to HL systems, since in LL systems, \
  719. * the tx flow control is handled entirely within the target. \
  720. */ \
  721. postponed: 1, \
  722. \
  723. /* extension - \
  724. * This flag indicates whether a HTT tx MSDU extension descriptor \
  725. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  726. * \
  727. * 0x0 - no extension MSDU descriptor is present \
  728. * 0x1 - an extension MSDU descriptor immediately follows the \
  729. * regular MSDU descriptor \
  730. */ \
  731. extension: 1, \
  732. \
  733. /* cksum_offload - \
  734. * This flag indicates whether checksum offload is enabled or not \
  735. * for this frame. Target FW use this flag to turn on HW checksumming \
  736. * 0x0 - No checksum offload \
  737. * 0x1 - L3 header checksum only \
  738. * 0x2 - L4 checksum only \
  739. * 0x3 - L3 header checksum + L4 checksum \
  740. */ \
  741. cksum_offload: 2, \
  742. \
  743. /* tx_comp_req - \
  744. * This flag indicates whether Tx Completion \
  745. * from fw is required or not. \
  746. * This flag is only relevant if tx completion is not \
  747. * universally enabled. \
  748. * For all LL systems, tx completion is mandatory, \
  749. * so this flag will be irrelevant. \
  750. * For HL systems tx completion is optional, but HL systems in which \
  751. * the bus throughput exceeds the WLAN throughput will \
  752. * probably want to always use tx completion, and thus \
  753. * would not check this flag. \
  754. * This flag is required when tx completions are not used universally, \
  755. * but are still required for certain tx frames for which \
  756. * an OTA delivery acknowledgment is needed by the host. \
  757. * In practice, this would be for HL systems in which the \
  758. * bus throughput is less than the WLAN throughput. \
  759. * \
  760. * 0x0 - Tx Completion Indication from Fw not required \
  761. * 0x1 - Tx Completion Indication from Fw is required \
  762. */ \
  763. tx_compl_req: 1; \
  764. \
  765. \
  766. /* DWORD 1: MSDU length and ID */ \
  767. A_UINT32 \
  768. len: 16, /* MSDU length, in bytes */ \
  769. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  770. * and this id is used to calculate fragmentation \
  771. * descriptor pointer inside the target based on \
  772. * the base address, configured inside the target. \
  773. */ \
  774. \
  775. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  776. /* frags_desc_ptr - \
  777. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  778. * where the tx frame's fragments reside in memory. \
  779. * This field only applies to LL systems, since in HL systems the \
  780. * (degenerate single-fragment) fragmentation descriptor is created \
  781. * within the target. \
  782. */ \
  783. _paddr__frags_desc_ptr_; \
  784. \
  785. /* DWORD 3 (or 4): peerid, chanfreq */ \
  786. /* \
  787. * Peer ID : Target can use this value to know which peer-id packet \
  788. * destined to. \
  789. * It's intended to be specified by host in case of NAWDS. \
  790. */ \
  791. A_UINT16 peerid; \
  792. \
  793. /* \
  794. * Channel frequency: This identifies the desired channel \
  795. * frequency (in mhz) for tx frames. This is used by FW to help \
  796. * determine when it is safe to transmit or drop frames for \
  797. * off-channel operation. \
  798. * The default value of zero indicates to FW that the corresponding \
  799. * VDEV's home channel (if there is one) is the desired channel \
  800. * frequency. \
  801. */ \
  802. A_UINT16 chanfreq; \
  803. \
  804. /* Reason reserved is commented is increasing the htt structure size \
  805. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  806. * A_UINT32 reserved_dword3_bits0_31; \
  807. */ \
  808. } POSTPACK
  809. /* define a htt_tx_msdu_desc32_t type */
  810. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  811. /* define a htt_tx_msdu_desc64_t type */
  812. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  813. /*
  814. * Make htt_tx_msdu_desc_t be an alias for either
  815. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  816. */
  817. #if HTT_PADDR64
  818. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  819. #else
  820. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  821. #endif
  822. /* decriptor information for Management frame*/
  823. /*
  824. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  825. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  826. */
  827. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  828. extern A_UINT32 mgmt_hdr_len;
  829. PREPACK struct htt_mgmt_tx_desc_t {
  830. A_UINT32 msg_type;
  831. #if HTT_PADDR64
  832. A_UINT64 frag_paddr; /* DMAble address of the data */
  833. #else
  834. A_UINT32 frag_paddr; /* DMAble address of the data */
  835. #endif
  836. A_UINT32 desc_id; /* returned to host during completion
  837. * to free the meory*/
  838. A_UINT32 len; /* Fragment length */
  839. A_UINT32 vdev_id; /* virtual device ID*/
  840. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  841. } POSTPACK;
  842. PREPACK struct htt_mgmt_tx_compl_ind {
  843. A_UINT32 desc_id;
  844. A_UINT32 status;
  845. } POSTPACK;
  846. /*
  847. * This SDU header size comes from the summation of the following:
  848. * 1. Max of:
  849. * a. Native WiFi header, for native WiFi frames: 24 bytes
  850. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  851. * b. 802.11 header, for raw frames: 36 bytes
  852. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  853. * QoS header, HT header)
  854. * c. 802.3 header, for ethernet frames: 14 bytes
  855. * (destination address, source address, ethertype / length)
  856. * 2. Max of:
  857. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  858. * b. IPv6 header, up through the Traffic Class: 2 bytes
  859. * 3. 802.1Q VLAN header: 4 bytes
  860. * 4. LLC/SNAP header: 8 bytes
  861. */
  862. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  863. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  864. #define HTT_TX_HDR_SIZE_ETHERNET 14
  865. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  866. A_COMPILE_TIME_ASSERT(
  867. htt_encap_hdr_size_max_check_nwifi,
  868. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  869. A_COMPILE_TIME_ASSERT(
  870. htt_encap_hdr_size_max_check_enet,
  871. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  872. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  873. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  874. #define HTT_TX_HDR_SIZE_802_1Q 4
  875. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  876. #define HTT_COMMON_TX_FRM_HDR_LEN \
  877. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  878. HTT_TX_HDR_SIZE_802_1Q + \
  879. HTT_TX_HDR_SIZE_LLC_SNAP)
  880. #define HTT_HL_TX_FRM_HDR_LEN \
  881. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  882. #define HTT_LL_TX_FRM_HDR_LEN \
  883. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  884. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  885. /* dword 0 */
  886. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  887. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  888. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  889. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  890. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  891. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  892. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  893. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  894. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  895. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  896. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  897. #define HTT_TX_DESC_PKT_TYPE_S 13
  898. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  899. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  900. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  901. #define HTT_TX_DESC_VDEV_ID_S 16
  902. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  903. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  904. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  905. #define HTT_TX_DESC_EXT_TID_S 22
  906. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  907. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  908. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  909. #define HTT_TX_DESC_POSTPONED_S 27
  910. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  911. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  912. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  913. #define HTT_TX_DESC_EXTENSION_S 28
  914. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  915. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  916. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  917. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  918. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  919. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  920. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  921. #define HTT_TX_DESC_TX_COMP_S 31
  922. /* dword 1 */
  923. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  924. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  925. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  926. #define HTT_TX_DESC_FRM_LEN_S 0
  927. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  928. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  929. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  930. #define HTT_TX_DESC_FRM_ID_S 16
  931. /* dword 2 */
  932. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  933. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  934. /* for systems using 64-bit format for bus addresses */
  935. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  936. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  937. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  938. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  939. /* for systems using 32-bit format for bus addresses */
  940. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  941. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  942. /* dword 3 */
  943. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  944. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  945. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  946. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  947. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  948. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  949. #if HTT_PADDR64
  950. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  951. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  952. #else
  953. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  954. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  955. #endif
  956. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  957. #define HTT_TX_DESC_PEER_ID_S 0
  958. /*
  959. * TEMPORARY:
  960. * The original definitions for the PEER_ID fields contained typos
  961. * (with _DESC_PADDR appended to this PEER_ID field name).
  962. * Retain deprecated original names for PEER_ID fields until all code that
  963. * refers to them has been updated.
  964. */
  965. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  966. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  967. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  968. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  969. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  970. HTT_TX_DESC_PEER_ID_M
  971. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  972. HTT_TX_DESC_PEER_ID_S
  973. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  974. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  975. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  976. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  977. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  978. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  979. #if HTT_PADDR64
  980. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  981. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  982. #else
  983. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  984. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  985. #endif
  986. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  987. #define HTT_TX_DESC_CHAN_FREQ_S 16
  988. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  989. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  990. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  991. do { \
  992. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  993. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  994. } while (0)
  995. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  996. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  997. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  998. do { \
  999. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1000. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1001. } while (0)
  1002. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1003. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1004. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1005. do { \
  1006. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1007. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1008. } while (0)
  1009. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1010. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1011. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1012. do { \
  1013. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1014. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1015. } while (0)
  1016. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1017. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1018. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1019. do { \
  1020. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1021. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1022. } while (0)
  1023. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1024. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1025. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1026. do { \
  1027. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1028. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1029. } while (0)
  1030. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1031. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1032. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1033. do { \
  1034. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1035. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1036. } while (0)
  1037. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1038. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1039. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1040. do { \
  1041. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1042. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1043. } while (0)
  1044. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1045. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1046. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1047. do { \
  1048. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1049. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1050. } while (0)
  1051. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1052. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1053. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1054. do { \
  1055. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1056. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1057. } while (0)
  1058. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1059. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1060. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1061. do { \
  1062. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1063. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1064. } while (0)
  1065. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1066. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1067. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1068. do { \
  1069. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1070. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1071. } while (0)
  1072. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1073. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1074. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1075. do { \
  1076. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1077. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1078. } while (0)
  1079. /* enums used in the HTT tx MSDU extension descriptor */
  1080. enum {
  1081. htt_tx_guard_interval_regular = 0,
  1082. htt_tx_guard_interval_short = 1,
  1083. };
  1084. enum {
  1085. htt_tx_preamble_type_ofdm = 0,
  1086. htt_tx_preamble_type_cck = 1,
  1087. htt_tx_preamble_type_ht = 2,
  1088. htt_tx_preamble_type_vht = 3,
  1089. };
  1090. enum {
  1091. htt_tx_bandwidth_5MHz = 0,
  1092. htt_tx_bandwidth_10MHz = 1,
  1093. htt_tx_bandwidth_20MHz = 2,
  1094. htt_tx_bandwidth_40MHz = 3,
  1095. htt_tx_bandwidth_80MHz = 4,
  1096. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1097. };
  1098. /**
  1099. * @brief HTT tx MSDU extension descriptor
  1100. * @details
  1101. * If the target supports HTT tx MSDU extension descriptors, the host has
  1102. * the option of appending the following struct following the regular
  1103. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1104. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1105. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1106. * tx specs for each frame.
  1107. */
  1108. PREPACK struct htt_tx_msdu_desc_ext_t {
  1109. /* DWORD 0: flags */
  1110. A_UINT32
  1111. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1112. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1113. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1114. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1115. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1116. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1117. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1118. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1119. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1120. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1121. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1122. /* DWORD 1: tx power, tx rate, tx BW */
  1123. A_UINT32
  1124. /* pwr -
  1125. * Specify what power the tx frame needs to be transmitted at.
  1126. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1127. * The value needs to be appropriately sign-extended when extracting
  1128. * the value from the message and storing it in a variable that is
  1129. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1130. * automatically handles this sign-extension.)
  1131. * If the transmission uses multiple tx chains, this power spec is
  1132. * the total transmit power, assuming incoherent combination of
  1133. * per-chain power to produce the total power.
  1134. */
  1135. pwr: 8,
  1136. /* mcs_mask -
  1137. * Specify the allowable values for MCS index (modulation and coding)
  1138. * to use for transmitting the frame.
  1139. *
  1140. * For HT / VHT preamble types, this mask directly corresponds to
  1141. * the HT or VHT MCS indices that are allowed. For each bit N set
  1142. * within the mask, MCS index N is allowed for transmitting the frame.
  1143. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1144. * rates versus OFDM rates, so the host has the option of specifying
  1145. * that the target must transmit the frame with CCK or OFDM rates
  1146. * (not HT or VHT), but leaving the decision to the target whether
  1147. * to use CCK or OFDM.
  1148. *
  1149. * For CCK and OFDM, the bits within this mask are interpreted as
  1150. * follows:
  1151. * bit 0 -> CCK 1 Mbps rate is allowed
  1152. * bit 1 -> CCK 2 Mbps rate is allowed
  1153. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1154. * bit 3 -> CCK 11 Mbps rate is allowed
  1155. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1156. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1157. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1158. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1159. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1160. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1161. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1162. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1163. *
  1164. * The MCS index specification needs to be compatible with the
  1165. * bandwidth mask specification. For example, a MCS index == 9
  1166. * specification is inconsistent with a preamble type == VHT,
  1167. * Nss == 1, and channel bandwidth == 20 MHz.
  1168. *
  1169. * Furthermore, the host has only a limited ability to specify to
  1170. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1171. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1172. */
  1173. mcs_mask: 12,
  1174. /* nss_mask -
  1175. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1176. * Each bit in this mask corresponds to a Nss value:
  1177. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1178. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1179. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1180. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1181. * The values in the Nss mask must be suitable for the recipient, e.g.
  1182. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1183. * recipient which only supports 2x2 MIMO.
  1184. */
  1185. nss_mask: 4,
  1186. /* guard_interval -
  1187. * Specify a htt_tx_guard_interval enum value to indicate whether
  1188. * the transmission should use a regular guard interval or a
  1189. * short guard interval.
  1190. */
  1191. guard_interval: 1,
  1192. /* preamble_type_mask -
  1193. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1194. * may choose from for transmitting this frame.
  1195. * The bits in this mask correspond to the values in the
  1196. * htt_tx_preamble_type enum. For example, to allow the target
  1197. * to transmit the frame as either CCK or OFDM, this field would
  1198. * be set to
  1199. * (1 << htt_tx_preamble_type_ofdm) |
  1200. * (1 << htt_tx_preamble_type_cck)
  1201. */
  1202. preamble_type_mask: 4,
  1203. reserved1_31_29: 3; /* unused, set to 0x0 */
  1204. /* DWORD 2: tx chain mask, tx retries */
  1205. A_UINT32
  1206. /* chain_mask - specify which chains to transmit from */
  1207. chain_mask: 4,
  1208. /* retry_limit -
  1209. * Specify the maximum number of transmissions, including the
  1210. * initial transmission, to attempt before giving up if no ack
  1211. * is received.
  1212. * If the tx rate is specified, then all retries shall use the
  1213. * same rate as the initial transmission.
  1214. * If no tx rate is specified, the target can choose whether to
  1215. * retain the original rate during the retransmissions, or to
  1216. * fall back to a more robust rate.
  1217. */
  1218. retry_limit: 4,
  1219. /* bandwidth_mask -
  1220. * Specify what channel widths may be used for the transmission.
  1221. * A value of zero indicates "don't care" - the target may choose
  1222. * the transmission bandwidth.
  1223. * The bits within this mask correspond to the htt_tx_bandwidth
  1224. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1225. * The bandwidth_mask must be consistent with the preamble_type_mask
  1226. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1227. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1228. */
  1229. bandwidth_mask: 6,
  1230. reserved2_31_14: 18; /* unused, set to 0x0 */
  1231. /* DWORD 3: tx expiry time (TSF) LSBs */
  1232. A_UINT32 expire_tsf_lo;
  1233. /* DWORD 4: tx expiry time (TSF) MSBs */
  1234. A_UINT32 expire_tsf_hi;
  1235. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1236. } POSTPACK;
  1237. /* DWORD 0 */
  1238. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1239. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1240. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1241. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1242. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1243. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1244. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1245. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1246. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1247. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1248. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1249. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1250. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1251. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1252. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1253. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1254. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1255. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1256. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1257. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1258. /* DWORD 1 */
  1259. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1260. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1261. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1262. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1263. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1264. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1265. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1266. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1267. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1268. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1269. /* DWORD 2 */
  1270. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1271. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1272. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1273. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1274. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1275. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1276. /* DWORD 0 */
  1277. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1278. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1279. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1280. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1281. do { \
  1282. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1283. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1284. } while (0)
  1285. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1286. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1287. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1288. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1289. do { \
  1290. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1291. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1292. } while (0)
  1293. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1294. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1295. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1296. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1297. do { \
  1298. HTT_CHECK_SET_VAL( \
  1299. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1300. ((_var) |= ((_val) \
  1301. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1302. } while (0)
  1303. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1304. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1305. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1306. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1307. do { \
  1308. HTT_CHECK_SET_VAL( \
  1309. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1310. ((_var) |= ((_val) \
  1311. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1312. } while (0)
  1313. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1314. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1315. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1316. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1317. do { \
  1318. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1319. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1320. } while (0)
  1321. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1322. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1323. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1324. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1325. do { \
  1326. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1327. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1328. } while (0)
  1329. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1330. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1331. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1332. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1333. do { \
  1334. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1335. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1336. } while (0)
  1337. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1338. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1339. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1340. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1341. do { \
  1342. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1343. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1344. } while (0)
  1345. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1346. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1347. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1348. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1349. do { \
  1350. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1351. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1352. } while (0)
  1353. /* DWORD 1 */
  1354. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1355. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1356. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1357. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1358. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1359. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1360. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1361. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1362. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1363. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1364. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1365. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1366. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1367. do { \
  1368. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1369. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1370. } while (0)
  1371. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1372. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1373. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1374. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1375. do { \
  1376. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1377. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1378. } while (0)
  1379. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1380. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1381. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1382. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1383. do { \
  1384. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1385. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1386. } while (0)
  1387. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1388. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1389. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1390. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1391. do { \
  1392. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1393. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1394. } while (0)
  1395. /* DWORD 2 */
  1396. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1397. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1398. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1399. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1400. do { \
  1401. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1402. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1403. } while (0)
  1404. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1405. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1406. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1407. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1408. do { \
  1409. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1410. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1411. } while (0)
  1412. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1413. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1414. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1415. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1416. do { \
  1417. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1418. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1419. } while (0)
  1420. typedef enum {
  1421. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1422. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1423. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1424. } htt_11ax_ltf_subtype_t;
  1425. typedef enum {
  1426. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1427. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1428. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1429. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1430. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1431. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1432. } htt_tx_ext2_preamble_type_t;
  1433. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1434. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1435. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1436. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1437. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1438. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1439. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1440. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1441. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1442. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1443. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1444. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1445. /**
  1446. * @brief HTT tx MSDU extension descriptor v2
  1447. * @details
  1448. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1449. * is received as tcl_exit_base->host_meta_info in firmware.
  1450. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1451. * are already part of tcl_exit_base.
  1452. */
  1453. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1454. /* DWORD 0: flags */
  1455. A_UINT32
  1456. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1457. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1458. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1459. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1460. valid_retries : 1, /* if set, tx retries spec is valid */
  1461. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1462. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1463. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1464. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1465. valid_key_flags : 1, /* if set, key flags is valid */
  1466. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1467. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1468. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1469. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1470. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1471. 1 = ENCRYPT,
  1472. 2 ~ 3 - Reserved */
  1473. /* retry_limit -
  1474. * Specify the maximum number of transmissions, including the
  1475. * initial transmission, to attempt before giving up if no ack
  1476. * is received.
  1477. * If the tx rate is specified, then all retries shall use the
  1478. * same rate as the initial transmission.
  1479. * If no tx rate is specified, the target can choose whether to
  1480. * retain the original rate during the retransmissions, or to
  1481. * fall back to a more robust rate.
  1482. */
  1483. retry_limit : 4,
  1484. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1485. * Valid only for 11ax preamble types HE_SU
  1486. * and HE_EXT_SU
  1487. */
  1488. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1489. * Valid only for 11ax preamble types HE_SU
  1490. * and HE_EXT_SU
  1491. */
  1492. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1493. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1494. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1495. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1496. */
  1497. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1498. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1499. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1500. * Use cases:
  1501. * Any time firmware uses TQM-BYPASS for Data
  1502. * TID, firmware expect host to set this bit.
  1503. */
  1504. /* DWORD 1: tx power, tx rate */
  1505. A_UINT32
  1506. power : 8, /* unit of the power field is 0.5 dbm
  1507. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1508. * signed value ranging from -64dbm to 63.5 dbm
  1509. */
  1510. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1511. * Setting more than one MCS isn't currently
  1512. * supported by the target (but is supported
  1513. * in the interface in case in the future
  1514. * the target supports specifications of
  1515. * a limited set of MCS values.
  1516. */
  1517. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1518. * Setting more than one Nss isn't currently
  1519. * supported by the target (but is supported
  1520. * in the interface in case in the future
  1521. * the target supports specifications of
  1522. * a limited set of Nss values.
  1523. */
  1524. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1525. update_peer_cache : 1; /* When set these custom values will be
  1526. * used for all packets, until the next
  1527. * update via this ext header.
  1528. * This is to make sure not all packets
  1529. * need to include this header.
  1530. */
  1531. /* DWORD 2: tx chain mask, tx retries */
  1532. A_UINT32
  1533. /* chain_mask - specify which chains to transmit from */
  1534. chain_mask : 8,
  1535. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1536. * TODO: Update Enum values for key_flags
  1537. */
  1538. /*
  1539. * Channel frequency: This identifies the desired channel
  1540. * frequency (in MHz) for tx frames. This is used by FW to help
  1541. * determine when it is safe to transmit or drop frames for
  1542. * off-channel operation.
  1543. * The default value of zero indicates to FW that the corresponding
  1544. * VDEV's home channel (if there is one) is the desired channel
  1545. * frequency.
  1546. */
  1547. chanfreq : 16;
  1548. /* DWORD 3: tx expiry time (TSF) LSBs */
  1549. A_UINT32 expire_tsf_lo;
  1550. /* DWORD 4: tx expiry time (TSF) MSBs */
  1551. A_UINT32 expire_tsf_hi;
  1552. /* DWORD 5: flags to control routing / processing of the MSDU */
  1553. A_UINT32
  1554. /* learning_frame
  1555. * When this flag is set, this frame will be dropped by FW
  1556. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1557. */
  1558. learning_frame : 1,
  1559. /* send_as_standalone
  1560. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1561. * i.e. with no A-MSDU or A-MPDU aggregation.
  1562. * The scope is extended to other use-cases.
  1563. */
  1564. send_as_standalone : 1,
  1565. /* is_host_opaque_valid
  1566. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1567. * with valid information.
  1568. */
  1569. is_host_opaque_valid : 1,
  1570. rsvd0 : 29;
  1571. /* DWORD 6 : Host opaque cookie for special frames */
  1572. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1573. rsvd1 : 16;
  1574. /*
  1575. * This structure can be expanded further up to 40 bytes
  1576. * by adding further DWORDs as needed.
  1577. */
  1578. } POSTPACK;
  1579. /* DWORD 0 */
  1580. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1581. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1582. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1583. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1584. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1585. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1586. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1587. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1588. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1589. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1590. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1591. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1592. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1593. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1594. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1595. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1596. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1597. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1598. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1599. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1600. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1601. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1602. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1603. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1604. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1605. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1606. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1607. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1608. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1609. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1610. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1611. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1612. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1613. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1614. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1615. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1616. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1617. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1618. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1619. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1620. /* DWORD 1 */
  1621. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1622. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1623. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1624. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1625. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1626. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1627. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1628. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1629. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1630. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1631. /* DWORD 2 */
  1632. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1633. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1634. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1635. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1636. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1637. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1638. /* DWORD 5 */
  1639. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1640. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1641. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1642. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1643. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1644. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1645. /* DWORD 6 */
  1646. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1647. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1648. /* DWORD 0 */
  1649. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1650. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1651. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1652. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1653. do { \
  1654. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1655. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1656. } while (0)
  1657. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1658. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1659. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1660. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1661. do { \
  1662. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1663. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1664. } while (0)
  1665. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1666. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1667. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1668. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1669. do { \
  1670. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1671. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1672. } while (0)
  1673. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1674. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1675. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1676. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1677. do { \
  1678. HTT_CHECK_SET_VAL( \
  1679. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1680. ((_var) |= ((_val) \
  1681. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1682. } while (0)
  1683. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1684. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1685. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1686. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1687. do { \
  1688. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1689. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1690. } while (0)
  1691. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1692. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1693. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1694. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1695. do { \
  1696. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1697. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1698. } while (0)
  1699. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1700. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1701. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1702. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1703. do { \
  1704. HTT_CHECK_SET_VAL( \
  1705. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1706. ((_var) |= ((_val) \
  1707. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1708. } while (0)
  1709. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1710. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1711. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1712. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1713. do { \
  1714. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1715. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1716. } while (0)
  1717. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1718. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1719. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1720. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1721. do { \
  1722. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1723. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1724. } while (0)
  1725. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1726. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1727. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1728. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1729. do { \
  1730. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1731. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1732. } while (0)
  1733. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1734. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1735. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1736. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1737. do { \
  1738. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1739. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1740. } while (0)
  1741. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1742. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1743. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1744. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1745. do { \
  1746. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1747. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1748. } while (0)
  1749. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1750. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1751. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1752. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1753. do { \
  1754. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1755. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1756. } while (0)
  1757. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1758. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1759. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1760. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1761. do { \
  1762. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  1763. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  1764. } while (0)
  1765. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  1766. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  1767. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  1768. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  1769. do { \
  1770. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  1771. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  1772. } while (0)
  1773. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  1774. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  1775. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  1776. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  1777. do { \
  1778. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  1779. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  1780. } while (0)
  1781. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  1782. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  1783. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  1784. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  1785. do { \
  1786. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  1787. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  1788. } while (0)
  1789. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  1790. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  1791. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  1792. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  1793. do { \
  1794. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  1795. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  1796. } while (0)
  1797. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  1798. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  1799. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  1800. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  1801. do { \
  1802. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  1803. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  1804. } while (0)
  1805. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  1806. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  1807. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  1808. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  1809. do { \
  1810. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  1811. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  1812. } while (0)
  1813. /* DWORD 1 */
  1814. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  1815. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  1816. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  1817. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  1818. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  1819. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  1820. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  1821. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  1822. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  1823. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  1824. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  1825. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  1826. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  1827. do { \
  1828. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  1829. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  1830. } while (0)
  1831. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  1832. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  1833. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  1834. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  1835. do { \
  1836. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  1837. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  1838. } while (0)
  1839. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  1840. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  1841. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  1842. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  1843. do { \
  1844. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  1845. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  1846. } while (0)
  1847. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  1848. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  1849. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  1850. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  1851. do { \
  1852. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  1853. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  1854. } while (0)
  1855. /* DWORD 2 */
  1856. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  1857. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  1858. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  1859. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  1860. do { \
  1861. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  1862. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  1863. } while (0)
  1864. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  1865. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  1866. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  1867. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  1868. do { \
  1869. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  1870. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  1871. } while (0)
  1872. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  1873. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  1874. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  1875. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  1876. do { \
  1877. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  1878. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  1879. } while (0)
  1880. /* DWORD 5 */
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  1882. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  1883. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  1885. do { \
  1886. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  1887. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  1888. } while (0)
  1889. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  1890. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  1891. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  1892. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  1893. do { \
  1894. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  1895. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  1896. } while (0)
  1897. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  1898. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  1899. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  1900. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  1901. do { \
  1902. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  1903. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  1904. } while (0)
  1905. /* DWORD 6 */
  1906. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  1907. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  1908. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  1909. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  1910. do { \
  1911. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  1912. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  1913. } while (0)
  1914. typedef enum {
  1915. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  1916. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  1917. } htt_tcl_metadata_type;
  1918. /**
  1919. * @brief HTT TCL command number format
  1920. * @details
  1921. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  1922. * available to firmware as tcl_exit_base->tcl_status_number.
  1923. * For regular / multicast packets host will send vdev and mac id and for
  1924. * NAWDS packets, host will send peer id.
  1925. * A_UINT32 is used to avoid endianness conversion problems.
  1926. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  1927. */
  1928. typedef struct {
  1929. A_UINT32
  1930. type: 1, /* vdev_id based or peer_id based */
  1931. rsvd: 31;
  1932. } htt_tx_tcl_vdev_or_peer_t;
  1933. typedef struct {
  1934. A_UINT32
  1935. type: 1, /* vdev_id based or peer_id based */
  1936. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1937. vdev_id: 8,
  1938. pdev_id: 2,
  1939. host_inspected:1,
  1940. rsvd: 19;
  1941. } htt_tx_tcl_vdev_metadata;
  1942. typedef struct {
  1943. A_UINT32
  1944. type: 1, /* vdev_id based or peer_id based */
  1945. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1946. peer_id: 14,
  1947. rsvd: 16;
  1948. } htt_tx_tcl_peer_metadata;
  1949. PREPACK struct htt_tx_tcl_metadata {
  1950. union {
  1951. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  1952. htt_tx_tcl_vdev_metadata vdev_meta;
  1953. htt_tx_tcl_peer_metadata peer_meta;
  1954. };
  1955. } POSTPACK;
  1956. /* DWORD 0 */
  1957. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  1958. #define HTT_TX_TCL_METADATA_TYPE_S 0
  1959. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  1960. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  1961. /* VDEV metadata */
  1962. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  1963. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  1964. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  1965. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  1966. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  1967. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  1968. /* PEER metadata */
  1969. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  1970. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  1971. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  1972. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  1973. HTT_TX_TCL_METADATA_TYPE_S)
  1974. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  1975. do { \
  1976. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  1977. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  1978. } while (0)
  1979. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  1980. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  1981. HTT_TX_TCL_METADATA_VALID_HTT_S)
  1982. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  1983. do { \
  1984. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  1985. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  1986. } while (0)
  1987. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  1988. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  1989. HTT_TX_TCL_METADATA_VDEV_ID_S)
  1990. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  1991. do { \
  1992. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  1993. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  1994. } while (0)
  1995. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  1996. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  1997. HTT_TX_TCL_METADATA_PDEV_ID_S)
  1998. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  1999. do { \
  2000. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2001. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2002. } while (0)
  2003. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2004. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2005. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2006. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2007. do { \
  2008. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2009. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2010. } while (0)
  2011. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2012. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2013. HTT_TX_TCL_METADATA_PEER_ID_S)
  2014. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2015. do { \
  2016. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2017. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2018. } while (0)
  2019. typedef enum {
  2020. HTT_TX_FW2WBM_TX_STATUS_OK,
  2021. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2022. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2023. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2024. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2025. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2026. HTT_TX_FW2WBM_TX_STATUS_MAX
  2027. } htt_tx_fw2wbm_tx_status_t;
  2028. typedef enum {
  2029. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2030. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2031. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2032. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2033. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2034. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2035. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2036. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2037. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2038. } htt_tx_fw2wbm_reinject_reason_t;
  2039. /**
  2040. * @brief HTT TX WBM Completion from firmware to host
  2041. * @details
  2042. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2043. * DWORD 3 and 4 for software based completions (Exception frames and
  2044. * TQM bypass frames)
  2045. * For software based completions, wbm_release_ring->release_source_module will
  2046. * be set to release_source_fw
  2047. */
  2048. PREPACK struct htt_tx_wbm_completion {
  2049. A_UINT32
  2050. sch_cmd_id: 24,
  2051. exception_frame: 1, /* If set, this packet was queued via exception path */
  2052. rsvd0_31_25: 7;
  2053. A_UINT32
  2054. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2055. * reception of an ACK or BA, this field indicates
  2056. * the RSSI of the received ACK or BA frame.
  2057. * When the frame is removed as result of a direct
  2058. * remove command from the SW, this field is set
  2059. * to 0x0 (which is never a valid value when real
  2060. * RSSI is available).
  2061. * Units: dB w.r.t noise floor
  2062. */
  2063. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2064. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2065. rsvd1_31_16: 16;
  2066. } POSTPACK;
  2067. /* DWORD 0 */
  2068. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2069. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2070. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2071. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2072. /* DWORD 1 */
  2073. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2074. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2075. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2076. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2077. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2078. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2079. /* DWORD 0 */
  2080. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2081. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2082. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2083. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2084. do { \
  2085. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2086. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2087. } while (0)
  2088. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2089. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2090. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2091. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2092. do { \
  2093. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2094. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2095. } while (0)
  2096. /* DWORD 1 */
  2097. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2098. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2099. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2100. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2101. do { \
  2102. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2103. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2104. } while (0)
  2105. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2106. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2107. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2108. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2109. do { \
  2110. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2111. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2112. } while (0)
  2113. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2114. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2115. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2116. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2117. do { \
  2118. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2119. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2120. } while (0)
  2121. /**
  2122. * @brief HTT TX WBM Completion from firmware to host
  2123. * @details
  2124. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2125. * (WBM) offload HW.
  2126. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2127. * For software based completions, release_source_module will
  2128. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2129. * struct wbm_release_ring and then switch to this after looking at
  2130. * release_source_module.
  2131. */
  2132. PREPACK struct htt_tx_wbm_completion_v2 {
  2133. A_UINT32
  2134. used_by_hw0; /* Refer to struct wbm_release_ring */
  2135. A_UINT32
  2136. used_by_hw1; /* Refer to struct wbm_release_ring */
  2137. A_UINT32
  2138. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2139. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2140. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2141. exception_frame: 1,
  2142. rsvd0: 12, /* For future use */
  2143. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2144. rsvd1: 1; /* For future use */
  2145. A_UINT32
  2146. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2147. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2148. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2149. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2150. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2151. */
  2152. A_UINT32
  2153. data1: 32;
  2154. A_UINT32
  2155. data2: 32;
  2156. A_UINT32
  2157. used_by_hw3; /* Refer to struct wbm_release_ring */
  2158. } POSTPACK;
  2159. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2160. /* DWORD 3 */
  2161. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2162. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2163. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2164. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2165. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2166. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2167. /* DWORD 3 */
  2168. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2169. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2170. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2171. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2172. do { \
  2173. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2174. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2175. } while (0)
  2176. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2177. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2178. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2179. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2180. do { \
  2181. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2182. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2183. } while (0)
  2184. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2185. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2186. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2187. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2188. do { \
  2189. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2190. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2191. } while (0)
  2192. /**
  2193. * @brief HTT TX WBM transmit status from firmware to host
  2194. * @details
  2195. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2196. * (WBM) offload HW.
  2197. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2198. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2199. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2200. */
  2201. PREPACK struct htt_tx_wbm_transmit_status {
  2202. A_UINT32
  2203. sch_cmd_id: 24,
  2204. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2205. * reception of an ACK or BA, this field indicates
  2206. * the RSSI of the received ACK or BA frame.
  2207. * When the frame is removed as result of a direct
  2208. * remove command from the SW, this field is set
  2209. * to 0x0 (which is never a valid value when real
  2210. * RSSI is available).
  2211. * Units: dB w.r.t noise floor
  2212. */
  2213. A_UINT32
  2214. sw_peer_id: 16,
  2215. tid_num: 5,
  2216. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2217. * and tid_num fields contain valid data.
  2218. * If this "valid" flag is not set, the
  2219. * sw_peer_id and tid_num fields must be ignored.
  2220. */
  2221. mcast: 1,
  2222. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2223. * contains valid data.
  2224. */
  2225. reserved0: 8;
  2226. A_UINT32
  2227. reserved1: 32;
  2228. } POSTPACK;
  2229. /* DWORD 4 */
  2230. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2231. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2232. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2233. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2234. /* DWORD 5 */
  2235. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2236. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2237. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2238. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2239. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2240. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2241. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2242. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2243. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2244. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2245. /* DWORD 4 */
  2246. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2247. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2248. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2249. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2250. do { \
  2251. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2252. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2253. } while (0)
  2254. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2255. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2256. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2257. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2258. do { \
  2259. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2260. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2261. } while (0)
  2262. /* DWORD 5 */
  2263. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2264. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2265. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2266. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2267. do { \
  2268. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2269. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2270. } while (0)
  2271. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2272. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2273. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2274. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2275. do { \
  2276. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2277. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2278. } while (0)
  2279. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2280. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2281. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2282. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2283. do { \
  2284. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2285. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2286. } while (0)
  2287. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2288. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2289. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2290. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2291. do { \
  2292. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2293. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2294. } while (0)
  2295. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2296. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2297. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2298. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2299. do { \
  2300. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2301. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2302. } while (0)
  2303. /**
  2304. * @brief HTT TX WBM reinject status from firmware to host
  2305. * @details
  2306. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2307. * (WBM) offload HW.
  2308. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2309. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2310. */
  2311. PREPACK struct htt_tx_wbm_reinject_status {
  2312. A_UINT32
  2313. reserved0: 32;
  2314. A_UINT32
  2315. reserved1: 32;
  2316. A_UINT32
  2317. reserved2: 32;
  2318. } POSTPACK;
  2319. /**
  2320. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2321. * @details
  2322. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2323. * (WBM) offload HW.
  2324. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2325. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2326. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2327. * STA side.
  2328. */
  2329. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2330. A_UINT32
  2331. mec_sa_addr_31_0;
  2332. A_UINT32
  2333. mec_sa_addr_47_32: 16,
  2334. sa_ast_index: 16;
  2335. A_UINT32
  2336. vdev_id: 8,
  2337. reserved0: 24;
  2338. } POSTPACK;
  2339. /* DWORD 4 - mec_sa_addr_31_0 */
  2340. /* DWORD 5 */
  2341. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2342. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2343. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2344. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2345. /* DWORD 6 */
  2346. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2347. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2348. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2349. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2350. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2351. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2352. do { \
  2353. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2354. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2355. } while (0)
  2356. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2357. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2358. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2359. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2360. do { \
  2361. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2362. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2363. } while (0)
  2364. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2365. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2366. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2367. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2368. do { \
  2369. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2370. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2371. } while (0)
  2372. typedef enum {
  2373. TX_FLOW_PRIORITY_BE,
  2374. TX_FLOW_PRIORITY_HIGH,
  2375. TX_FLOW_PRIORITY_LOW,
  2376. } htt_tx_flow_priority_t;
  2377. typedef enum {
  2378. TX_FLOW_LATENCY_SENSITIVE,
  2379. TX_FLOW_LATENCY_INSENSITIVE,
  2380. } htt_tx_flow_latency_t;
  2381. typedef enum {
  2382. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2383. TX_FLOW_INTERACTIVE_TRAFFIC,
  2384. TX_FLOW_PERIODIC_TRAFFIC,
  2385. TX_FLOW_BURSTY_TRAFFIC,
  2386. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2387. } htt_tx_flow_traffic_pattern_t;
  2388. /**
  2389. * @brief HTT TX Flow search metadata format
  2390. * @details
  2391. * Host will set this metadata in flow table's flow search entry along with
  2392. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2393. * firmware and TQM ring if the flow search entry wins.
  2394. * This metadata is available to firmware in that first MSDU's
  2395. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2396. * to one of the available flows for specific tid and returns the tqm flow
  2397. * pointer as part of htt_tx_map_flow_info message.
  2398. */
  2399. PREPACK struct htt_tx_flow_metadata {
  2400. A_UINT32
  2401. rsvd0_1_0: 2,
  2402. tid: 4,
  2403. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2404. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2405. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2406. * Else choose final tid based on latency, priority.
  2407. */
  2408. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2409. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2410. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2411. } POSTPACK;
  2412. /* DWORD 0 */
  2413. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2414. #define HTT_TX_FLOW_METADATA_TID_S 2
  2415. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2416. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2417. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2418. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2419. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2420. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2421. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2422. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2423. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2424. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2425. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2426. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2427. /* DWORD 0 */
  2428. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2429. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2430. HTT_TX_FLOW_METADATA_TID_S)
  2431. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2432. do { \
  2433. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2434. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2435. } while (0)
  2436. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2437. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2438. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2439. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2440. do { \
  2441. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2442. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2443. } while (0)
  2444. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2445. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2446. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2447. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2448. do { \
  2449. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2450. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2451. } while (0)
  2452. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2453. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2454. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2455. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2456. do { \
  2457. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2458. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2459. } while (0)
  2460. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2461. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2462. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2463. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2464. do { \
  2465. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2466. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2467. } while (0)
  2468. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2469. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2470. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2471. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2472. do { \
  2473. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2474. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2475. } while (0)
  2476. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2477. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2478. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2479. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2480. do { \
  2481. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2482. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2483. } while (0)
  2484. /**
  2485. * @brief Used in HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY and HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY messages
  2486. *
  2487. * @details
  2488. * HTT wds entry from source port learning
  2489. * Host will learn wds entries from rx and send this message to firmware
  2490. * to enable firmware to configure/delete AST entries for wds clients.
  2491. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2492. * and when SA's entry is deleted, firmware removes this AST entry
  2493. *
  2494. * The message would appear as follows:
  2495. *
  2496. * |31 30|29 |17 16|15 8|7 0|
  2497. * |----------------+----------------+----------------+----------------|
  2498. * | rsvd0 |PDVID| vdev_id | msg_type |
  2499. * |-------------------------------------------------------------------|
  2500. * | sa_addr_31_0 |
  2501. * |-------------------------------------------------------------------|
  2502. * | | ta_peer_id | sa_addr_47_32 |
  2503. * |-------------------------------------------------------------------|
  2504. * Where PDVID = pdev_id
  2505. *
  2506. * The message is interpreted as follows:
  2507. *
  2508. * dword0 - b'0:7 - msg_type: This will be set to
  2509. * HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY or
  2510. * HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2511. *
  2512. * dword0 - b'8:15 - vdev_id
  2513. *
  2514. * dword0 - b'16:17 - pdev_id
  2515. *
  2516. * dword0 - b'18:31 - rsvd10: Reserved for future use
  2517. *
  2518. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  2519. *
  2520. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  2521. *
  2522. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  2523. */
  2524. PREPACK struct htt_wds_entry {
  2525. A_UINT32
  2526. msg_type: 8,
  2527. vdev_id: 8,
  2528. pdev_id: 2,
  2529. rsvd0: 14;
  2530. A_UINT32 sa_addr_31_0;
  2531. A_UINT32
  2532. sa_addr_47_32: 16,
  2533. ta_peer_id: 14,
  2534. rsvd2: 2;
  2535. } POSTPACK;
  2536. /* DWORD 0 */
  2537. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  2538. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  2539. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  2540. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  2541. /* DWORD 2 */
  2542. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  2543. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  2544. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  2545. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  2546. /* DWORD 0 */
  2547. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  2548. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  2549. HTT_WDS_ENTRY_VDEV_ID_S)
  2550. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  2551. do { \
  2552. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  2553. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  2554. } while (0)
  2555. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  2556. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  2557. HTT_WDS_ENTRY_PDEV_ID_S)
  2558. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  2559. do { \
  2560. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  2561. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  2562. } while (0)
  2563. /* DWORD 2 */
  2564. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  2565. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  2566. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  2567. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  2568. do { \
  2569. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  2570. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  2571. } while (0)
  2572. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  2573. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  2574. HTT_WDS_ENTRY_TA_PEER_ID_S)
  2575. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  2576. do { \
  2577. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  2578. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  2579. } while (0)
  2580. /**
  2581. * @brief MAC DMA rx ring setup specification
  2582. * @details
  2583. * To allow for dynamic rx ring reconfiguration and to avoid race
  2584. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  2585. * it uses. Instead, it sends this message to the target, indicating how
  2586. * the rx ring used by the host should be set up and maintained.
  2587. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  2588. * specifications.
  2589. *
  2590. * |31 16|15 8|7 0|
  2591. * |---------------------------------------------------------------|
  2592. * header: | reserved | num rings | msg type |
  2593. * |---------------------------------------------------------------|
  2594. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  2595. #if HTT_PADDR64
  2596. * | FW_IDX shadow register physical address (bits 63:32) |
  2597. #endif
  2598. * |---------------------------------------------------------------|
  2599. * | rx ring base physical address (bits 31:0) |
  2600. #if HTT_PADDR64
  2601. * | rx ring base physical address (bits 63:32) |
  2602. #endif
  2603. * |---------------------------------------------------------------|
  2604. * | rx ring buffer size | rx ring length |
  2605. * |---------------------------------------------------------------|
  2606. * | FW_IDX initial value | enabled flags |
  2607. * |---------------------------------------------------------------|
  2608. * | MSDU payload offset | 802.11 header offset |
  2609. * |---------------------------------------------------------------|
  2610. * | PPDU end offset | PPDU start offset |
  2611. * |---------------------------------------------------------------|
  2612. * | MPDU end offset | MPDU start offset |
  2613. * |---------------------------------------------------------------|
  2614. * | MSDU end offset | MSDU start offset |
  2615. * |---------------------------------------------------------------|
  2616. * | frag info offset | rx attention offset |
  2617. * |---------------------------------------------------------------|
  2618. * payload 2, if present, has the same format as payload 1
  2619. * Header fields:
  2620. * - MSG_TYPE
  2621. * Bits 7:0
  2622. * Purpose: identifies this as an rx ring configuration message
  2623. * Value: 0x2
  2624. * - NUM_RINGS
  2625. * Bits 15:8
  2626. * Purpose: indicates whether the host is setting up one rx ring or two
  2627. * Value: 1 or 2
  2628. * Payload:
  2629. * for systems using 64-bit format for bus addresses:
  2630. * - IDX_SHADOW_REG_PADDR_LO
  2631. * Bits 31:0
  2632. * Value: lower 4 bytes of physical address of the host's
  2633. * FW_IDX shadow register
  2634. * - IDX_SHADOW_REG_PADDR_HI
  2635. * Bits 31:0
  2636. * Value: upper 4 bytes of physical address of the host's
  2637. * FW_IDX shadow register
  2638. * - RING_BASE_PADDR_LO
  2639. * Bits 31:0
  2640. * Value: lower 4 bytes of physical address of the host's rx ring
  2641. * - RING_BASE_PADDR_HI
  2642. * Bits 31:0
  2643. * Value: uppper 4 bytes of physical address of the host's rx ring
  2644. * for systems using 32-bit format for bus addresses:
  2645. * - IDX_SHADOW_REG_PADDR
  2646. * Bits 31:0
  2647. * Value: physical address of the host's FW_IDX shadow register
  2648. * - RING_BASE_PADDR
  2649. * Bits 31:0
  2650. * Value: physical address of the host's rx ring
  2651. * - RING_LEN
  2652. * Bits 15:0
  2653. * Value: number of elements in the rx ring
  2654. * - RING_BUF_SZ
  2655. * Bits 31:16
  2656. * Value: size of the buffers referenced by the rx ring, in byte units
  2657. * - ENABLED_FLAGS
  2658. * Bits 15:0
  2659. * Value: 1-bit flags to show whether different rx fields are enabled
  2660. * bit 0: 802.11 header enabled (1) or disabled (0)
  2661. * bit 1: MSDU payload enabled (1) or disabled (0)
  2662. * bit 2: PPDU start enabled (1) or disabled (0)
  2663. * bit 3: PPDU end enabled (1) or disabled (0)
  2664. * bit 4: MPDU start enabled (1) or disabled (0)
  2665. * bit 5: MPDU end enabled (1) or disabled (0)
  2666. * bit 6: MSDU start enabled (1) or disabled (0)
  2667. * bit 7: MSDU end enabled (1) or disabled (0)
  2668. * bit 8: rx attention enabled (1) or disabled (0)
  2669. * bit 9: frag info enabled (1) or disabled (0)
  2670. * bit 10: unicast rx enabled (1) or disabled (0)
  2671. * bit 11: multicast rx enabled (1) or disabled (0)
  2672. * bit 12: ctrl rx enabled (1) or disabled (0)
  2673. * bit 13: mgmt rx enabled (1) or disabled (0)
  2674. * bit 14: null rx enabled (1) or disabled (0)
  2675. * bit 15: phy data rx enabled (1) or disabled (0)
  2676. * - IDX_INIT_VAL
  2677. * Bits 31:16
  2678. * Purpose: Specify the initial value for the FW_IDX.
  2679. * Value: the number of buffers initially present in the host's rx ring
  2680. * - OFFSET_802_11_HDR
  2681. * Bits 15:0
  2682. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  2683. * - OFFSET_MSDU_PAYLOAD
  2684. * Bits 31:16
  2685. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  2686. * - OFFSET_PPDU_START
  2687. * Bits 15:0
  2688. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  2689. * - OFFSET_PPDU_END
  2690. * Bits 31:16
  2691. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  2692. * - OFFSET_MPDU_START
  2693. * Bits 15:0
  2694. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  2695. * - OFFSET_MPDU_END
  2696. * Bits 31:16
  2697. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  2698. * - OFFSET_MSDU_START
  2699. * Bits 15:0
  2700. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  2701. * - OFFSET_MSDU_END
  2702. * Bits 31:16
  2703. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  2704. * - OFFSET_RX_ATTN
  2705. * Bits 15:0
  2706. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  2707. * - OFFSET_FRAG_INFO
  2708. * Bits 31:16
  2709. * Value: offset in QUAD-bytes of frag info table
  2710. */
  2711. /* header fields */
  2712. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  2713. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  2714. /* payload fields */
  2715. /* for systems using a 64-bit format for bus addresses */
  2716. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  2717. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  2718. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  2719. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  2720. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  2721. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  2722. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  2723. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  2724. /* for systems using a 32-bit format for bus addresses */
  2725. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  2726. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  2727. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  2728. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  2729. #define HTT_RX_RING_CFG_LEN_M 0xffff
  2730. #define HTT_RX_RING_CFG_LEN_S 0
  2731. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  2732. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  2733. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  2734. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  2735. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  2736. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  2737. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  2738. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  2739. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  2740. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  2741. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  2742. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  2743. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  2744. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  2745. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  2746. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  2747. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  2748. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  2749. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  2750. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  2751. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  2752. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  2753. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  2754. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  2755. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  2756. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  2757. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  2758. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  2759. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  2760. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  2761. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  2762. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  2763. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  2764. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  2765. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  2766. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  2767. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  2768. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  2769. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  2770. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  2771. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  2772. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  2773. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  2774. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  2775. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  2776. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  2777. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  2778. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  2779. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  2780. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  2781. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  2782. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  2783. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  2784. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  2785. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  2786. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  2787. #define HTT_RX_RING_CFG_HDR_BYTES 4
  2788. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  2789. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  2790. #if HTT_PADDR64
  2791. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  2792. #else
  2793. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  2794. #endif
  2795. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  2796. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  2797. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  2798. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  2799. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  2800. do { \
  2801. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  2802. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  2803. } while (0)
  2804. /* degenerate case for 32-bit fields */
  2805. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  2806. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  2807. ((_var) = (_val))
  2808. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  2809. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  2810. ((_var) = (_val))
  2811. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  2812. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  2813. ((_var) = (_val))
  2814. /* degenerate case for 32-bit fields */
  2815. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  2816. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  2817. ((_var) = (_val))
  2818. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  2819. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  2820. ((_var) = (_val))
  2821. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  2822. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  2823. ((_var) = (_val))
  2824. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  2825. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  2826. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  2827. do { \
  2828. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  2829. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  2830. } while (0)
  2831. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  2832. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  2833. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  2834. do { \
  2835. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  2836. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  2837. } while (0)
  2838. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  2839. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  2840. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  2841. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  2842. do { \
  2843. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  2844. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  2845. } while (0)
  2846. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  2847. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  2848. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  2849. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  2850. do { \
  2851. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  2852. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  2853. } while (0)
  2854. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  2855. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  2856. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  2857. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  2858. do { \
  2859. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  2860. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  2861. } while (0)
  2862. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  2863. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  2864. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  2865. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  2866. do { \
  2867. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  2868. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  2869. } while (0)
  2870. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  2871. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  2872. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  2873. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  2874. do { \
  2875. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  2876. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  2877. } while (0)
  2878. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  2879. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  2880. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  2881. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  2882. do { \
  2883. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  2884. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  2885. } while (0)
  2886. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  2887. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  2888. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  2889. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  2890. do { \
  2891. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  2892. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  2893. } while (0)
  2894. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  2895. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  2896. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  2897. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  2898. do { \
  2899. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  2900. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  2901. } while (0)
  2902. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  2903. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  2904. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  2905. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  2906. do { \
  2907. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  2908. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  2909. } while (0)
  2910. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  2911. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  2912. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  2913. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  2914. do { \
  2915. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  2916. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  2917. } while (0)
  2918. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  2919. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  2920. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  2921. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  2922. do { \
  2923. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  2924. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  2925. } while (0)
  2926. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  2927. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  2928. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  2929. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  2930. do { \
  2931. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  2932. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  2933. } while (0)
  2934. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  2935. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  2936. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  2937. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  2938. do { \
  2939. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  2940. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  2941. } while (0)
  2942. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  2943. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  2944. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  2945. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  2946. do { \
  2947. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  2948. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  2949. } while (0)
  2950. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  2951. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  2952. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  2953. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  2954. do { \
  2955. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  2956. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  2957. } while (0)
  2958. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  2959. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  2960. HTT_RX_RING_CFG_ENABLED_NULL_S)
  2961. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  2962. do { \
  2963. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  2964. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  2965. } while (0)
  2966. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  2967. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  2968. HTT_RX_RING_CFG_ENABLED_PHY_S)
  2969. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  2970. do { \
  2971. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  2972. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  2973. } while (0)
  2974. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  2975. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  2976. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  2977. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  2978. do { \
  2979. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  2980. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  2981. } while (0)
  2982. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  2983. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  2984. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  2985. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  2986. do { \
  2987. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  2988. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  2989. } while (0)
  2990. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  2991. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  2992. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  2993. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  2994. do { \
  2995. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  2996. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  2997. } while (0)
  2998. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  2999. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3000. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3001. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3002. do { \
  3003. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3004. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3005. } while (0)
  3006. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3007. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3008. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3009. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3010. do { \
  3011. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3012. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3013. } while (0)
  3014. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3015. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3016. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3017. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3018. do { \
  3019. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3020. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3021. } while (0)
  3022. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3023. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3024. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3025. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3026. do { \
  3027. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3028. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3029. } while (0)
  3030. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3031. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3032. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3033. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3034. do { \
  3035. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3036. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3037. } while (0)
  3038. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3039. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3040. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3041. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3042. do { \
  3043. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3044. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3045. } while (0)
  3046. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3047. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3048. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3049. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3050. do { \
  3051. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3052. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3053. } while (0)
  3054. /**
  3055. * @brief host -> target FW statistics retrieve
  3056. *
  3057. * @details
  3058. * The following field definitions describe the format of the HTT host
  3059. * to target FW stats retrieve message. The message specifies the type of
  3060. * stats host wants to retrieve.
  3061. *
  3062. * |31 24|23 16|15 8|7 0|
  3063. * |-----------------------------------------------------------|
  3064. * | stats types request bitmask | msg type |
  3065. * |-----------------------------------------------------------|
  3066. * | stats types reset bitmask | reserved |
  3067. * |-----------------------------------------------------------|
  3068. * | stats type | config value |
  3069. * |-----------------------------------------------------------|
  3070. * | cookie LSBs |
  3071. * |-----------------------------------------------------------|
  3072. * | cookie MSBs |
  3073. * |-----------------------------------------------------------|
  3074. * Header fields:
  3075. * - MSG_TYPE
  3076. * Bits 7:0
  3077. * Purpose: identifies this is a stats upload request message
  3078. * Value: 0x3
  3079. * - UPLOAD_TYPES
  3080. * Bits 31:8
  3081. * Purpose: identifies which types of FW statistics to upload
  3082. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3083. * - RESET_TYPES
  3084. * Bits 31:8
  3085. * Purpose: identifies which types of FW statistics to reset
  3086. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3087. * - CFG_VAL
  3088. * Bits 23:0
  3089. * Purpose: give an opaque configuration value to the specified stats type
  3090. * Value: stats-type specific configuration value
  3091. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3092. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3093. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3094. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3095. * - CFG_STAT_TYPE
  3096. * Bits 31:24
  3097. * Purpose: specify which stats type (if any) the config value applies to
  3098. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3099. * a valid configuration specification
  3100. * - COOKIE_LSBS
  3101. * Bits 31:0
  3102. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3103. * message with its preceding host->target stats request message.
  3104. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3105. * - COOKIE_MSBS
  3106. * Bits 31:0
  3107. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3108. * message with its preceding host->target stats request message.
  3109. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3110. */
  3111. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3112. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3113. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3114. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3115. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3116. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3117. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3118. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3119. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3120. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3121. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3122. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3123. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3124. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3125. do { \
  3126. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3127. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3128. } while (0)
  3129. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3130. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3131. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3132. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3133. do { \
  3134. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3135. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3136. } while (0)
  3137. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3138. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3139. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3140. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3141. do { \
  3142. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3143. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3144. } while (0)
  3145. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3146. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3147. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3148. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3149. do { \
  3150. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3151. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3152. } while (0)
  3153. /**
  3154. * @brief host -> target HTT out-of-band sync request
  3155. *
  3156. * @details
  3157. * The HTT SYNC tells the target to suspend processing of subsequent
  3158. * HTT host-to-target messages until some other target agent locally
  3159. * informs the target HTT FW that the current sync counter is equal to
  3160. * or greater than (in a modulo sense) the sync counter specified in
  3161. * the SYNC message.
  3162. * This allows other host-target components to synchronize their operation
  3163. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3164. * security key has been downloaded to and activated by the target.
  3165. * In the absence of any explicit synchronization counter value
  3166. * specification, the target HTT FW will use zero as the default current
  3167. * sync value.
  3168. *
  3169. * |31 24|23 16|15 8|7 0|
  3170. * |-----------------------------------------------------------|
  3171. * | reserved | sync count | msg type |
  3172. * |-----------------------------------------------------------|
  3173. * Header fields:
  3174. * - MSG_TYPE
  3175. * Bits 7:0
  3176. * Purpose: identifies this as a sync message
  3177. * Value: 0x4
  3178. * - SYNC_COUNT
  3179. * Bits 15:8
  3180. * Purpose: specifies what sync value the HTT FW will wait for from
  3181. * an out-of-band specification to resume its operation
  3182. * Value: in-band sync counter value to compare against the out-of-band
  3183. * counter spec.
  3184. * The HTT target FW will suspend its host->target message processing
  3185. * as long as
  3186. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3187. */
  3188. #define HTT_H2T_SYNC_MSG_SZ 4
  3189. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3190. #define HTT_H2T_SYNC_COUNT_S 8
  3191. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3192. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3193. HTT_H2T_SYNC_COUNT_S)
  3194. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3195. do { \
  3196. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3197. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3198. } while (0)
  3199. /**
  3200. * @brief HTT aggregation configuration
  3201. */
  3202. #define HTT_AGGR_CFG_MSG_SZ 4
  3203. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3204. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3205. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3206. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3207. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3208. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3209. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3210. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3211. do { \
  3212. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3213. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3214. } while (0)
  3215. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3216. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3217. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3218. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3219. do { \
  3220. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3221. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3222. } while (0)
  3223. /**
  3224. * @brief host -> target HTT configure max amsdu info per vdev
  3225. *
  3226. * @details
  3227. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3228. *
  3229. * |31 21|20 16|15 8|7 0|
  3230. * |-----------------------------------------------------------|
  3231. * | reserved | vdev id | max amsdu | msg type |
  3232. * |-----------------------------------------------------------|
  3233. * Header fields:
  3234. * - MSG_TYPE
  3235. * Bits 7:0
  3236. * Purpose: identifies this as a aggr cfg ex message
  3237. * Value: 0xa
  3238. * - MAX_NUM_AMSDU_SUBFRM
  3239. * Bits 15:8
  3240. * Purpose: max MSDUs per A-MSDU
  3241. * - VDEV_ID
  3242. * Bits 20:16
  3243. * Purpose: ID of the vdev to which this limit is applied
  3244. */
  3245. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3246. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3247. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3248. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3249. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3250. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3251. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3252. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3253. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3254. do { \
  3255. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3256. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3257. } while (0)
  3258. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3259. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3260. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3261. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3262. do { \
  3263. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3264. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3265. } while (0)
  3266. /**
  3267. * @brief HTT WDI_IPA Config Message
  3268. *
  3269. * @details
  3270. * The HTT WDI_IPA config message is created/sent by host at driver
  3271. * init time. It contains information about data structures used on
  3272. * WDI_IPA TX and RX path.
  3273. * TX CE ring is used for pushing packet metadata from IPA uC
  3274. * to WLAN FW
  3275. * TX Completion ring is used for generating TX completions from
  3276. * WLAN FW to IPA uC
  3277. * RX Indication ring is used for indicating RX packets from FW
  3278. * to IPA uC
  3279. * RX Ring2 is used as either completion ring or as second
  3280. * indication ring. when Ring2 is used as completion ring, IPA uC
  3281. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3282. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3283. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3284. * indicated in RX Indication ring. Please see WDI_IPA specification
  3285. * for more details.
  3286. * |31 24|23 16|15 8|7 0|
  3287. * |----------------+----------------+----------------+----------------|
  3288. * | tx pkt pool size | Rsvd | msg_type |
  3289. * |-------------------------------------------------------------------|
  3290. * | tx comp ring base (bits 31:0) |
  3291. #if HTT_PADDR64
  3292. * | tx comp ring base (bits 63:32) |
  3293. #endif
  3294. * |-------------------------------------------------------------------|
  3295. * | tx comp ring size |
  3296. * |-------------------------------------------------------------------|
  3297. * | tx comp WR_IDX physical address (bits 31:0) |
  3298. #if HTT_PADDR64
  3299. * | tx comp WR_IDX physical address (bits 63:32) |
  3300. #endif
  3301. * |-------------------------------------------------------------------|
  3302. * | tx CE WR_IDX physical address (bits 31:0) |
  3303. #if HTT_PADDR64
  3304. * | tx CE WR_IDX physical address (bits 63:32) |
  3305. #endif
  3306. * |-------------------------------------------------------------------|
  3307. * | rx indication ring base (bits 31:0) |
  3308. #if HTT_PADDR64
  3309. * | rx indication ring base (bits 63:32) |
  3310. #endif
  3311. * |-------------------------------------------------------------------|
  3312. * | rx indication ring size |
  3313. * |-------------------------------------------------------------------|
  3314. * | rx ind RD_IDX physical address (bits 31:0) |
  3315. #if HTT_PADDR64
  3316. * | rx ind RD_IDX physical address (bits 63:32) |
  3317. #endif
  3318. * |-------------------------------------------------------------------|
  3319. * | rx ind WR_IDX physical address (bits 31:0) |
  3320. #if HTT_PADDR64
  3321. * | rx ind WR_IDX physical address (bits 63:32) |
  3322. #endif
  3323. * |-------------------------------------------------------------------|
  3324. * |-------------------------------------------------------------------|
  3325. * | rx ring2 base (bits 31:0) |
  3326. #if HTT_PADDR64
  3327. * | rx ring2 base (bits 63:32) |
  3328. #endif
  3329. * |-------------------------------------------------------------------|
  3330. * | rx ring2 size |
  3331. * |-------------------------------------------------------------------|
  3332. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3333. #if HTT_PADDR64
  3334. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3335. #endif
  3336. * |-------------------------------------------------------------------|
  3337. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3338. #if HTT_PADDR64
  3339. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3340. #endif
  3341. * |-------------------------------------------------------------------|
  3342. *
  3343. * Header fields:
  3344. * Header fields:
  3345. * - MSG_TYPE
  3346. * Bits 7:0
  3347. * Purpose: Identifies this as WDI_IPA config message
  3348. * value: = 0x8
  3349. * - TX_PKT_POOL_SIZE
  3350. * Bits 15:0
  3351. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3352. * WDI_IPA TX path
  3353. * For systems using 32-bit format for bus addresses:
  3354. * - TX_COMP_RING_BASE_ADDR
  3355. * Bits 31:0
  3356. * Purpose: TX Completion Ring base address in DDR
  3357. * - TX_COMP_RING_SIZE
  3358. * Bits 31:0
  3359. * Purpose: TX Completion Ring size (must be power of 2)
  3360. * - TX_COMP_WR_IDX_ADDR
  3361. * Bits 31:0
  3362. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3363. * updates the Write Index for WDI_IPA TX completion ring
  3364. * - TX_CE_WR_IDX_ADDR
  3365. * Bits 31:0
  3366. * Purpose: DDR address where IPA uC
  3367. * updates the WR Index for TX CE ring
  3368. * (needed for fusion platforms)
  3369. * - RX_IND_RING_BASE_ADDR
  3370. * Bits 31:0
  3371. * Purpose: RX Indication Ring base address in DDR
  3372. * - RX_IND_RING_SIZE
  3373. * Bits 31:0
  3374. * Purpose: RX Indication Ring size
  3375. * - RX_IND_RD_IDX_ADDR
  3376. * Bits 31:0
  3377. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3378. * RX indication ring
  3379. * - RX_IND_WR_IDX_ADDR
  3380. * Bits 31:0
  3381. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3382. * updates the Write Index for WDI_IPA RX indication ring
  3383. * - RX_RING2_BASE_ADDR
  3384. * Bits 31:0
  3385. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3386. * - RX_RING2_SIZE
  3387. * Bits 31:0
  3388. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3389. * - RX_RING2_RD_IDX_ADDR
  3390. * Bits 31:0
  3391. * Purpose: If Second RX ring is Indication ring, DDR address where
  3392. * IPA uC updates the Read Index for Ring2.
  3393. * If Second RX ring is completion ring, this is NOT used
  3394. * - RX_RING2_WR_IDX_ADDR
  3395. * Bits 31:0
  3396. * Purpose: If Second RX ring is Indication ring, DDR address where
  3397. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3398. * If second RX ring is completion ring, DDR address where
  3399. * IPA uC updates the Write Index for Ring 2.
  3400. * For systems using 64-bit format for bus addresses:
  3401. * - TX_COMP_RING_BASE_ADDR_LO
  3402. * Bits 31:0
  3403. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3404. * - TX_COMP_RING_BASE_ADDR_HI
  3405. * Bits 31:0
  3406. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3407. * - TX_COMP_RING_SIZE
  3408. * Bits 31:0
  3409. * Purpose: TX Completion Ring size (must be power of 2)
  3410. * - TX_COMP_WR_IDX_ADDR_LO
  3411. * Bits 31:0
  3412. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3413. * Lower 4 bytes of DDR address where WIFI FW
  3414. * updates the Write Index for WDI_IPA TX completion ring
  3415. * - TX_COMP_WR_IDX_ADDR_HI
  3416. * Bits 31:0
  3417. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3418. * Higher 4 bytes of DDR address where WIFI FW
  3419. * updates the Write Index for WDI_IPA TX completion ring
  3420. * - TX_CE_WR_IDX_ADDR_LO
  3421. * Bits 31:0
  3422. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3423. * updates the WR Index for TX CE ring
  3424. * (needed for fusion platforms)
  3425. * - TX_CE_WR_IDX_ADDR_HI
  3426. * Bits 31:0
  3427. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3428. * updates the WR Index for TX CE ring
  3429. * (needed for fusion platforms)
  3430. * - RX_IND_RING_BASE_ADDR_LO
  3431. * Bits 31:0
  3432. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3433. * - RX_IND_RING_BASE_ADDR_HI
  3434. * Bits 31:0
  3435. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3436. * - RX_IND_RING_SIZE
  3437. * Bits 31:0
  3438. * Purpose: RX Indication Ring size
  3439. * - RX_IND_RD_IDX_ADDR_LO
  3440. * Bits 31:0
  3441. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3442. * for WDI_IPA RX indication ring
  3443. * - RX_IND_RD_IDX_ADDR_HI
  3444. * Bits 31:0
  3445. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3446. * for WDI_IPA RX indication ring
  3447. * - RX_IND_WR_IDX_ADDR_LO
  3448. * Bits 31:0
  3449. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3450. * Lower 4 bytes of DDR address where WIFI FW
  3451. * updates the Write Index for WDI_IPA RX indication ring
  3452. * - RX_IND_WR_IDX_ADDR_HI
  3453. * Bits 31:0
  3454. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3455. * Higher 4 bytes of DDR address where WIFI FW
  3456. * updates the Write Index for WDI_IPA RX indication ring
  3457. * - RX_RING2_BASE_ADDR_LO
  3458. * Bits 31:0
  3459. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3460. * - RX_RING2_BASE_ADDR_HI
  3461. * Bits 31:0
  3462. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3463. * - RX_RING2_SIZE
  3464. * Bits 31:0
  3465. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3466. * - RX_RING2_RD_IDX_ADDR_LO
  3467. * Bits 31:0
  3468. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3469. * DDR address where IPA uC updates the Read Index for Ring2.
  3470. * If Second RX ring is completion ring, this is NOT used
  3471. * - RX_RING2_RD_IDX_ADDR_HI
  3472. * Bits 31:0
  3473. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3474. * DDR address where IPA uC updates the Read Index for Ring2.
  3475. * If Second RX ring is completion ring, this is NOT used
  3476. * - RX_RING2_WR_IDX_ADDR_LO
  3477. * Bits 31:0
  3478. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3479. * DDR address where WIFI FW updates the Write Index
  3480. * for WDI_IPA RX ring2
  3481. * If second RX ring is completion ring, lower 4 bytes of
  3482. * DDR address where IPA uC updates the Write Index for Ring 2.
  3483. * - RX_RING2_WR_IDX_ADDR_HI
  3484. * Bits 31:0
  3485. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3486. * DDR address where WIFI FW updates the Write Index
  3487. * for WDI_IPA RX ring2
  3488. * If second RX ring is completion ring, higher 4 bytes of
  3489. * DDR address where IPA uC updates the Write Index for Ring 2.
  3490. */
  3491. #if HTT_PADDR64
  3492. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3493. #else
  3494. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3495. #endif
  3496. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3497. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3498. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3499. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  3500. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  3501. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  3502. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  3503. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  3504. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  3505. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  3506. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  3507. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  3508. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  3509. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  3510. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  3511. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  3512. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  3513. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  3514. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  3515. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  3516. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  3517. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  3518. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  3519. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  3520. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  3521. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  3522. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  3523. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  3524. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  3525. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  3526. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  3527. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  3528. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  3529. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  3530. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  3531. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  3532. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  3533. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  3534. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  3535. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  3536. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  3537. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  3538. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  3539. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  3540. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  3541. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  3542. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  3543. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  3544. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  3545. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  3546. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  3547. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  3548. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  3549. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  3550. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  3551. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  3552. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  3553. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  3554. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  3555. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  3556. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  3557. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  3558. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  3559. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  3560. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  3561. do { \
  3562. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  3563. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  3564. } while (0)
  3565. /* for systems using 32-bit format for bus addr */
  3566. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  3567. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  3568. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  3569. do { \
  3570. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  3571. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  3572. } while (0)
  3573. /* for systems using 64-bit format for bus addr */
  3574. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  3575. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  3576. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  3577. do { \
  3578. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  3579. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  3580. } while (0)
  3581. /* for systems using 64-bit format for bus addr */
  3582. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  3583. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  3584. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  3585. do { \
  3586. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  3587. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  3588. } while (0)
  3589. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  3590. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  3591. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  3592. do { \
  3593. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  3594. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  3595. } while (0)
  3596. /* for systems using 32-bit format for bus addr */
  3597. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  3598. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  3599. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  3600. do { \
  3601. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  3602. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  3603. } while (0)
  3604. /* for systems using 64-bit format for bus addr */
  3605. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  3606. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  3607. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  3608. do { \
  3609. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  3610. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  3611. } while (0)
  3612. /* for systems using 64-bit format for bus addr */
  3613. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  3614. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  3615. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  3616. do { \
  3617. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  3618. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  3619. } while (0)
  3620. /* for systems using 32-bit format for bus addr */
  3621. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  3622. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  3623. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  3624. do { \
  3625. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  3626. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  3627. } while (0)
  3628. /* for systems using 64-bit format for bus addr */
  3629. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  3630. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  3631. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  3632. do { \
  3633. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  3634. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  3635. } while (0)
  3636. /* for systems using 64-bit format for bus addr */
  3637. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  3638. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  3639. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  3640. do { \
  3641. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  3642. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  3643. } while (0)
  3644. /* for systems using 32-bit format for bus addr */
  3645. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  3646. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  3647. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  3648. do { \
  3649. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  3650. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  3651. } while (0)
  3652. /* for systems using 64-bit format for bus addr */
  3653. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  3654. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  3655. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  3656. do { \
  3657. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  3658. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  3659. } while (0)
  3660. /* for systems using 64-bit format for bus addr */
  3661. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  3662. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  3663. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  3664. do { \
  3665. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  3666. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  3667. } while (0)
  3668. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  3669. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  3670. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  3671. do { \
  3672. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  3673. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  3674. } while (0)
  3675. /* for systems using 32-bit format for bus addr */
  3676. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  3677. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  3678. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  3679. do { \
  3680. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  3681. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  3682. } while (0)
  3683. /* for systems using 64-bit format for bus addr */
  3684. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  3685. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  3686. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  3687. do { \
  3688. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  3689. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  3690. } while (0)
  3691. /* for systems using 64-bit format for bus addr */
  3692. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  3693. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  3694. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  3695. do { \
  3696. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  3697. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  3698. } while (0)
  3699. /* for systems using 32-bit format for bus addr */
  3700. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  3701. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  3702. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  3703. do { \
  3704. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  3705. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  3706. } while (0)
  3707. /* for systems using 64-bit format for bus addr */
  3708. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  3709. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  3710. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  3711. do { \
  3712. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  3713. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  3714. } while (0)
  3715. /* for systems using 64-bit format for bus addr */
  3716. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  3717. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  3718. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  3719. do { \
  3720. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  3721. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  3722. } while (0)
  3723. /* for systems using 32-bit format for bus addr */
  3724. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  3725. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  3726. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  3727. do { \
  3728. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  3729. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  3730. } while (0)
  3731. /* for systems using 64-bit format for bus addr */
  3732. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  3733. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  3734. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  3735. do { \
  3736. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  3737. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  3738. } while (0)
  3739. /* for systems using 64-bit format for bus addr */
  3740. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  3741. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  3742. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  3743. do { \
  3744. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  3745. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  3746. } while (0)
  3747. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  3748. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  3749. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  3750. do { \
  3751. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  3752. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  3753. } while (0)
  3754. /* for systems using 32-bit format for bus addr */
  3755. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  3756. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  3757. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  3758. do { \
  3759. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  3760. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  3761. } while (0)
  3762. /* for systems using 64-bit format for bus addr */
  3763. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  3764. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  3765. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  3766. do { \
  3767. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  3768. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  3769. } while (0)
  3770. /* for systems using 64-bit format for bus addr */
  3771. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  3772. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  3773. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  3774. do { \
  3775. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  3776. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  3777. } while (0)
  3778. /* for systems using 32-bit format for bus addr */
  3779. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  3780. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  3781. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  3782. do { \
  3783. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  3784. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  3785. } while (0)
  3786. /* for systems using 64-bit format for bus addr */
  3787. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  3788. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  3789. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  3790. do { \
  3791. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  3792. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  3793. } while (0)
  3794. /* for systems using 64-bit format for bus addr */
  3795. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  3796. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  3797. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  3798. do { \
  3799. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  3800. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  3801. } while (0)
  3802. /*
  3803. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  3804. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  3805. * addresses are stored in a XXX-bit field.
  3806. * This macro is used to define both htt_wdi_ipa_config32_t and
  3807. * htt_wdi_ipa_config64_t structs.
  3808. */
  3809. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  3810. _paddr__tx_comp_ring_base_addr_, \
  3811. _paddr__tx_comp_wr_idx_addr_, \
  3812. _paddr__tx_ce_wr_idx_addr_, \
  3813. _paddr__rx_ind_ring_base_addr_, \
  3814. _paddr__rx_ind_rd_idx_addr_, \
  3815. _paddr__rx_ind_wr_idx_addr_, \
  3816. _paddr__rx_ring2_base_addr_,\
  3817. _paddr__rx_ring2_rd_idx_addr_,\
  3818. _paddr__rx_ring2_wr_idx_addr_) \
  3819. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  3820. { \
  3821. /* DWORD 0: flags and meta-data */ \
  3822. A_UINT32 \
  3823. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  3824. reserved: 8, \
  3825. tx_pkt_pool_size: 16;\
  3826. /* DWORD 1 */\
  3827. _paddr__tx_comp_ring_base_addr_;\
  3828. /* DWORD 2 (or 3)*/\
  3829. A_UINT32 tx_comp_ring_size;\
  3830. /* DWORD 3 (or 4)*/\
  3831. _paddr__tx_comp_wr_idx_addr_;\
  3832. /* DWORD 4 (or 6)*/\
  3833. _paddr__tx_ce_wr_idx_addr_;\
  3834. /* DWORD 5 (or 8)*/\
  3835. _paddr__rx_ind_ring_base_addr_;\
  3836. /* DWORD 6 (or 10)*/\
  3837. A_UINT32 rx_ind_ring_size;\
  3838. /* DWORD 7 (or 11)*/\
  3839. _paddr__rx_ind_rd_idx_addr_;\
  3840. /* DWORD 8 (or 13)*/\
  3841. _paddr__rx_ind_wr_idx_addr_;\
  3842. /* DWORD 9 (or 15)*/\
  3843. _paddr__rx_ring2_base_addr_;\
  3844. /* DWORD 10 (or 17) */\
  3845. A_UINT32 rx_ring2_size;\
  3846. /* DWORD 11 (or 18) */\
  3847. _paddr__rx_ring2_rd_idx_addr_;\
  3848. /* DWORD 12 (or 20) */\
  3849. _paddr__rx_ring2_wr_idx_addr_;\
  3850. } POSTPACK
  3851. /* define a htt_wdi_ipa_config32_t type */
  3852. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  3853. /* define a htt_wdi_ipa_config64_t type */
  3854. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  3855. #if HTT_PADDR64
  3856. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  3857. #else
  3858. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  3859. #endif
  3860. enum htt_wdi_ipa_op_code {
  3861. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  3862. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  3863. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  3864. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  3865. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  3866. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  3867. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  3868. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  3869. /* keep this last */
  3870. HTT_WDI_IPA_OPCODE_MAX
  3871. };
  3872. /**
  3873. * @brief HTT WDI_IPA Operation Request Message
  3874. *
  3875. * @details
  3876. * HTT WDI_IPA Operation Request message is sent by host
  3877. * to either suspend or resume WDI_IPA TX or RX path.
  3878. * |31 24|23 16|15 8|7 0|
  3879. * |----------------+----------------+----------------+----------------|
  3880. * | op_code | Rsvd | msg_type |
  3881. * |-------------------------------------------------------------------|
  3882. *
  3883. * Header fields:
  3884. * - MSG_TYPE
  3885. * Bits 7:0
  3886. * Purpose: Identifies this as WDI_IPA Operation Request message
  3887. * value: = 0x9
  3888. * - OP_CODE
  3889. * Bits 31:16
  3890. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  3891. * value: = enum htt_wdi_ipa_op_code
  3892. */
  3893. PREPACK struct htt_wdi_ipa_op_request_t
  3894. {
  3895. /* DWORD 0: flags and meta-data */
  3896. A_UINT32
  3897. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  3898. reserved: 8,
  3899. op_code: 16;
  3900. } POSTPACK;
  3901. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  3902. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  3903. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  3904. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  3905. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  3906. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  3907. do { \
  3908. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  3909. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  3910. } while (0)
  3911. /*
  3912. * @brief host -> target HTT_SRING_SETUP message
  3913. *
  3914. * @details
  3915. * After target is booted up, Host can send SRING setup message for
  3916. * each host facing LMAC SRING. Target setups up HW registers based
  3917. * on setup message and confirms back to Host if response_required is set.
  3918. * Host should wait for confirmation message before sending new SRING
  3919. * setup message
  3920. *
  3921. * The message would appear as follows:
  3922. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  3923. * |--------------- +-----------------+-----------------+-----------------|
  3924. * | ring_type | ring_id | pdev_id | msg_type |
  3925. * |----------------------------------------------------------------------|
  3926. * | ring_base_addr_lo |
  3927. * |----------------------------------------------------------------------|
  3928. * | ring_base_addr_hi |
  3929. * |----------------------------------------------------------------------|
  3930. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  3931. * |----------------------------------------------------------------------|
  3932. * | ring_head_offset32_remote_addr_lo |
  3933. * |----------------------------------------------------------------------|
  3934. * | ring_head_offset32_remote_addr_hi |
  3935. * |----------------------------------------------------------------------|
  3936. * | ring_tail_offset32_remote_addr_lo |
  3937. * |----------------------------------------------------------------------|
  3938. * | ring_tail_offset32_remote_addr_hi |
  3939. * |----------------------------------------------------------------------|
  3940. * | ring_msi_addr_lo |
  3941. * |----------------------------------------------------------------------|
  3942. * | ring_msi_addr_hi |
  3943. * |----------------------------------------------------------------------|
  3944. * | ring_msi_data |
  3945. * |----------------------------------------------------------------------|
  3946. * | intr_timer_th |IM| intr_batch_counter_th |
  3947. * |----------------------------------------------------------------------|
  3948. * | reserved |ID|RR| PTCF| intr_low_threshold |
  3949. * |----------------------------------------------------------------------|
  3950. * | reserved |IPA drop thres hi|IPA drop thres lo|
  3951. * |----------------------------------------------------------------------|
  3952. * Where
  3953. * IM = sw_intr_mode
  3954. * RR = response_required
  3955. * PTCF = prefetch_timer_cfg
  3956. * IP = IPA drop flag
  3957. *
  3958. * The message is interpreted as follows:
  3959. * dword0 - b'0:7 - msg_type: This will be set to
  3960. * HTT_H2T_MSG_TYPE_SRING_SETUP
  3961. * b'8:15 - pdev_id:
  3962. * 0 (for rings at SOC/UMAC level),
  3963. * 1/2/3 mac id (for rings at LMAC level)
  3964. * b'16:23 - ring_id: identify which ring is to setup,
  3965. * more details can be got from enum htt_srng_ring_id
  3966. * b'24:31 - ring_type: identify type of host rings,
  3967. * more details can be got from enum htt_srng_ring_type
  3968. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  3969. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  3970. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  3971. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  3972. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  3973. * SW_TO_HW_RING.
  3974. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  3975. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  3976. * Lower 32 bits of memory address of the remote variable
  3977. * storing the 4-byte word offset that identifies the head
  3978. * element within the ring.
  3979. * (The head offset variable has type A_UINT32.)
  3980. * Valid for HW_TO_SW and SW_TO_SW rings.
  3981. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  3982. * Upper 32 bits of memory address of the remote variable
  3983. * storing the 4-byte word offset that identifies the head
  3984. * element within the ring.
  3985. * (The head offset variable has type A_UINT32.)
  3986. * Valid for HW_TO_SW and SW_TO_SW rings.
  3987. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  3988. * Lower 32 bits of memory address of the remote variable
  3989. * storing the 4-byte word offset that identifies the tail
  3990. * element within the ring.
  3991. * (The tail offset variable has type A_UINT32.)
  3992. * Valid for HW_TO_SW and SW_TO_SW rings.
  3993. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  3994. * Upper 32 bits of memory address of the remote variable
  3995. * storing the 4-byte word offset that identifies the tail
  3996. * element within the ring.
  3997. * (The tail offset variable has type A_UINT32.)
  3998. * Valid for HW_TO_SW and SW_TO_SW rings.
  3999. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4000. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4001. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4002. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4003. * dword10 - b'0:31 - ring_msi_data: MSI data
  4004. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4005. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4006. * dword11 - b'0:14 - intr_batch_counter_th:
  4007. * batch counter threshold is in units of 4-byte words.
  4008. * HW internally maintains and increments batch count.
  4009. * (see SRING spec for detail description).
  4010. * When batch count reaches threshold value, an interrupt
  4011. * is generated by HW.
  4012. * b'15 - sw_intr_mode:
  4013. * This configuration shall be static.
  4014. * Only programmed at power up.
  4015. * 0: generate pulse style sw interrupts
  4016. * 1: generate level style sw interrupts
  4017. * b'16:31 - intr_timer_th:
  4018. * The timer init value when timer is idle or is
  4019. * initialized to start downcounting.
  4020. * In 8us units (to cover a range of 0 to 524 ms)
  4021. * dword12 - b'0:15 - intr_low_threshold:
  4022. * Used only by Consumer ring to generate ring_sw_int_p.
  4023. * Ring entries low threshold water mark, that is used
  4024. * in combination with the interrupt timer as well as
  4025. * the the clearing of the level interrupt.
  4026. * b'16:18 - prefetch_timer_cfg:
  4027. * Used only by Consumer ring to set timer mode to
  4028. * support Application prefetch handling.
  4029. * The external tail offset/pointer will be updated
  4030. * at following intervals:
  4031. * 3'b000: (Prefetch feature disabled; used only for debug)
  4032. * 3'b001: 1 usec
  4033. * 3'b010: 4 usec
  4034. * 3'b011: 8 usec (default)
  4035. * 3'b100: 16 usec
  4036. * Others: Reserverd
  4037. * b'19 - response_required:
  4038. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4039. * b'20 - ipa_drop_flag:
  4040. Indicates that host will config ipa drop threshold percentage
  4041. * b'21:31 - reserved: reserved for future use
  4042. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4043. * b'8:15 - ipa drop high threshold percentage:
  4044. * b'16:31 - Reserved
  4045. */
  4046. PREPACK struct htt_sring_setup_t {
  4047. A_UINT32 msg_type: 8,
  4048. pdev_id: 8,
  4049. ring_id: 8,
  4050. ring_type: 8;
  4051. A_UINT32 ring_base_addr_lo;
  4052. A_UINT32 ring_base_addr_hi;
  4053. A_UINT32 ring_size: 16,
  4054. ring_entry_size: 8,
  4055. ring_misc_cfg_flag: 8;
  4056. A_UINT32 ring_head_offset32_remote_addr_lo;
  4057. A_UINT32 ring_head_offset32_remote_addr_hi;
  4058. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4059. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4060. A_UINT32 ring_msi_addr_lo;
  4061. A_UINT32 ring_msi_addr_hi;
  4062. A_UINT32 ring_msi_data;
  4063. A_UINT32 intr_batch_counter_th: 15,
  4064. sw_intr_mode: 1,
  4065. intr_timer_th: 16;
  4066. A_UINT32 intr_low_threshold: 16,
  4067. prefetch_timer_cfg: 3,
  4068. response_required: 1,
  4069. ipa_drop_flag: 1,
  4070. reserved1: 11;
  4071. A_UINT32 ipa_drop_low_threshold: 8,
  4072. ipa_drop_high_threshold: 8,
  4073. reserved: 16;
  4074. } POSTPACK;
  4075. enum htt_srng_ring_type {
  4076. HTT_HW_TO_SW_RING = 0,
  4077. HTT_SW_TO_HW_RING,
  4078. HTT_SW_TO_SW_RING,
  4079. /* Insert new ring types above this line */
  4080. };
  4081. enum htt_srng_ring_id {
  4082. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4083. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4084. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4085. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4086. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4087. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4088. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4089. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4090. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4091. /* Add Other SRING which can't be directly configured by host software above this line */
  4092. };
  4093. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4094. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4095. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4096. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4097. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4098. HTT_SRING_SETUP_PDEV_ID_S)
  4099. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4100. do { \
  4101. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4102. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4103. } while (0)
  4104. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4105. #define HTT_SRING_SETUP_RING_ID_S 16
  4106. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4107. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4108. HTT_SRING_SETUP_RING_ID_S)
  4109. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4110. do { \
  4111. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4112. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4113. } while (0)
  4114. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4115. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4116. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4117. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4118. HTT_SRING_SETUP_RING_TYPE_S)
  4119. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4120. do { \
  4121. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4122. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4123. } while (0)
  4124. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4125. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4126. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4127. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4128. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4129. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4130. do { \
  4131. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4132. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4133. } while (0)
  4134. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4135. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4136. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4137. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4138. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4139. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4140. do { \
  4141. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4142. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4143. } while (0)
  4144. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4145. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4146. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4147. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4148. HTT_SRING_SETUP_RING_SIZE_S)
  4149. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4150. do { \
  4151. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4152. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4153. } while (0)
  4154. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4155. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4156. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4157. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4158. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4159. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4160. do { \
  4161. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4162. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4163. } while (0)
  4164. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4165. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4166. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4167. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4168. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4169. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4170. do { \
  4171. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4172. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4173. } while (0)
  4174. /* This control bit is applicable to only Producer, which updates Ring ID field
  4175. * of each descriptor before pushing into the ring.
  4176. * 0: updates ring_id(default)
  4177. * 1: ring_id updating disabled */
  4178. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4179. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4180. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4181. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4182. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4183. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4184. do { \
  4185. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4186. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4187. } while (0)
  4188. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4189. * of each descriptor before pushing into the ring.
  4190. * 0: updates Loopcnt(default)
  4191. * 1: Loopcnt updating disabled */
  4192. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4193. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4194. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4195. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4196. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4197. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4198. do { \
  4199. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4200. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4201. } while (0)
  4202. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4203. * into security_id port of GXI/AXI. */
  4204. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4205. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4206. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4207. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4208. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4209. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4210. do { \
  4211. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4212. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4213. } while (0)
  4214. /* During MSI write operation, SRNG drives value of this register bit into
  4215. * swap bit of GXI/AXI. */
  4216. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4217. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4218. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4219. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4220. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4221. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4222. do { \
  4223. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4224. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4225. } while (0)
  4226. /* During Pointer write operation, SRNG drives value of this register bit into
  4227. * swap bit of GXI/AXI. */
  4228. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4229. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4230. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4231. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4232. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4233. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4234. do { \
  4235. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4236. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4237. } while (0)
  4238. /* During any data or TLV write operation, SRNG drives value of this register
  4239. * bit into swap bit of GXI/AXI. */
  4240. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4241. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4242. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4243. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4244. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4245. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4246. do { \
  4247. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4248. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4249. } while (0)
  4250. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4251. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4252. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4253. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4254. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4255. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4256. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4257. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4258. do { \
  4259. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4260. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4261. } while (0)
  4262. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4263. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4264. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4265. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4266. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4267. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4268. do { \
  4269. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4270. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4271. } while (0)
  4272. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4273. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4274. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4275. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4276. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4277. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4278. do { \
  4279. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4280. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4281. } while (0)
  4282. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4283. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4284. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4285. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4286. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4287. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4288. do { \
  4289. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4290. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4291. } while (0)
  4292. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4293. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4294. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4295. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4296. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4297. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4298. do { \
  4299. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4300. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4301. } while (0)
  4302. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4303. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4304. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4305. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4306. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4307. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4308. do { \
  4309. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4310. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4311. } while (0)
  4312. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4313. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4314. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4315. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4316. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4317. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4318. do { \
  4319. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4320. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4321. } while (0)
  4322. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4323. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4324. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4325. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4326. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4327. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4328. do { \
  4329. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4330. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4331. } while (0)
  4332. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4333. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4334. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4335. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4336. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4337. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4338. do { \
  4339. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4340. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4341. } while (0)
  4342. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4343. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4344. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4345. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4346. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4347. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4348. do { \
  4349. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4350. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4351. } while (0)
  4352. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4353. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4354. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4355. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4356. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4357. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4358. do { \
  4359. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4360. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4361. } while (0)
  4362. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4363. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4364. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4365. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4366. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4367. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4368. do { \
  4369. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4370. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4371. } while (0)
  4372. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4373. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4374. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4375. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4376. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4377. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4378. do { \
  4379. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4380. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4381. } while (0)
  4382. /**
  4383. * @brief HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
  4384. *
  4385. * @details
  4386. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4387. * configure RXDMA rings.
  4388. * The configuration is per ring based and includes both packet subtypes
  4389. * and PPDU/MPDU TLVs.
  4390. *
  4391. * The message would appear as follows:
  4392. *
  4393. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  4394. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  4395. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  4396. * |-------------------------------------------------------------------|
  4397. * | rsvd2 | ring_buffer_size |
  4398. * |-------------------------------------------------------------------|
  4399. * | packet_type_enable_flags_0 |
  4400. * |-------------------------------------------------------------------|
  4401. * | packet_type_enable_flags_1 |
  4402. * |-------------------------------------------------------------------|
  4403. * | packet_type_enable_flags_2 |
  4404. * |-------------------------------------------------------------------|
  4405. * | packet_type_enable_flags_3 |
  4406. * |-------------------------------------------------------------------|
  4407. * | tlv_filter_in_flags |
  4408. * |-------------------------------------------------------------------|
  4409. * | rx_header_offset | rx_packet_offset |
  4410. * |-------------------------------------------------------------------|
  4411. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  4412. * |-------------------------------------------------------------------|
  4413. * | rx_msdu_start_offset | rx_msdu_end_offset |
  4414. * |-------------------------------------------------------------------|
  4415. * | rsvd3 | rx_attention_offset |
  4416. * |-------------------------------------------------------------------|
  4417. * | rsvd4 | mo| fp| rx_drop_threshold |
  4418. * | |ndp|ndp| |
  4419. * |-------------------------------------------------------------------|
  4420. * Where:
  4421. * PS = pkt_swap
  4422. * SS = status_swap
  4423. * OV = rx_offsets_valid
  4424. * DT = drop_thresh_valid
  4425. * The message is interpreted as follows:
  4426. * dword0 - b'0:7 - msg_type: This will be set to
  4427. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4428. * b'8:15 - pdev_id:
  4429. * 0 (for rings at SOC/UMAC level),
  4430. * 1/2/3 mac id (for rings at LMAC level)
  4431. * b'16:23 - ring_id : Identify the ring to configure.
  4432. * More details can be got from enum htt_srng_ring_id
  4433. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  4434. * BUF_RING_CFG_0 defs within HW .h files,
  4435. * e.g. wmac_top_reg_seq_hwioreg.h
  4436. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  4437. * BUF_RING_CFG_0 defs within HW .h files,
  4438. * e.g. wmac_top_reg_seq_hwioreg.h
  4439. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  4440. * configuration fields are valid
  4441. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  4442. * rx_drop_threshold field is valid
  4443. * b'28:31 - rsvd1: reserved for future use
  4444. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  4445. * in byte units.
  4446. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4447. * - b'16:31 - rsvd2: Reserved for future use
  4448. * dword2 - b'0:31 - packet_type_enable_flags_0:
  4449. * Enable MGMT packet from 0b0000 to 0b1001
  4450. * bits from low to high: FP, MD, MO - 3 bits
  4451. * FP: Filter_Pass
  4452. * MD: Monitor_Direct
  4453. * MO: Monitor_Other
  4454. * 10 mgmt subtypes * 3 bits -> 30 bits
  4455. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  4456. * dword3 - b'0:31 - packet_type_enable_flags_1:
  4457. * Enable MGMT packet from 0b1010 to 0b1111
  4458. * bits from low to high: FP, MD, MO - 3 bits
  4459. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  4460. * dword4 - b'0:31 - packet_type_enable_flags_2:
  4461. * Enable CTRL packet from 0b0000 to 0b1001
  4462. * bits from low to high: FP, MD, MO - 3 bits
  4463. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  4464. * dword5 - b'0:31 - packet_type_enable_flags_3:
  4465. * Enable CTRL packet from 0b1010 to 0b1111,
  4466. * MCAST_DATA, UCAST_DATA, NULL_DATA
  4467. * bits from low to high: FP, MD, MO - 3 bits
  4468. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  4469. * dword6 - b'0:31 - tlv_filter_in_flags:
  4470. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  4471. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  4472. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  4473. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4474. * A value of 0 will be considered as ignore this config.
  4475. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4476. * e.g. wmac_top_reg_seq_hwioreg.h
  4477. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  4478. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4479. * A value of 0 will be considered as ignore this config.
  4480. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4481. * e.g. wmac_top_reg_seq_hwioreg.h
  4482. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  4483. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4484. * A value of 0 will be considered as ignore this config.
  4485. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4486. * e.g. wmac_top_reg_seq_hwioreg.h
  4487. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  4488. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4489. * A value of 0 will be considered as ignore this config.
  4490. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4491. * e.g. wmac_top_reg_seq_hwioreg.h
  4492. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  4493. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4494. * A value of 0 will be considered as ignore this config.
  4495. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4496. * e.g. wmac_top_reg_seq_hwioreg.h
  4497. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  4498. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4499. * A value of 0 will be considered as ignore this config.
  4500. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4501. * e.g. wmac_top_reg_seq_hwioreg.h
  4502. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  4503. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4504. * A value of 0 will be considered as ignore this config.
  4505. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  4506. * e.g. wmac_top_reg_seq_hwioreg.h
  4507. * - b'16:31 - rsvd3 for future use
  4508. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  4509. * to source rings. Consumer drops packets if the available
  4510. * words in the ring falls below the configured threshold
  4511. * value.
  4512. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  4513. * by host. 1 -> subscribed
  4514. * - b`11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  4515. * by host. 1 -> subscribed
  4516. */
  4517. PREPACK struct htt_rx_ring_selection_cfg_t {
  4518. A_UINT32 msg_type: 8,
  4519. pdev_id: 8,
  4520. ring_id: 8,
  4521. status_swap: 1,
  4522. pkt_swap: 1,
  4523. rx_offsets_valid: 1,
  4524. drop_thresh_valid: 1,
  4525. rsvd1: 4;
  4526. A_UINT32 ring_buffer_size: 16,
  4527. rsvd2: 16;
  4528. A_UINT32 packet_type_enable_flags_0;
  4529. A_UINT32 packet_type_enable_flags_1;
  4530. A_UINT32 packet_type_enable_flags_2;
  4531. A_UINT32 packet_type_enable_flags_3;
  4532. A_UINT32 tlv_filter_in_flags;
  4533. A_UINT32 rx_packet_offset: 16,
  4534. rx_header_offset: 16;
  4535. A_UINT32 rx_mpdu_end_offset: 16,
  4536. rx_mpdu_start_offset: 16;
  4537. A_UINT32 rx_msdu_end_offset: 16,
  4538. rx_msdu_start_offset: 16;
  4539. A_UINT32 rx_attn_offset: 16,
  4540. rsvd3: 16;
  4541. A_UINT32 rx_drop_threshold: 10,
  4542. fp_ndp: 1,
  4543. mo_ndp: 1,
  4544. rsvd4: 20;
  4545. } POSTPACK;
  4546. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  4547. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  4548. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  4549. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  4550. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  4551. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  4552. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  4553. do { \
  4554. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  4555. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  4556. } while (0)
  4557. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  4558. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  4559. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  4560. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  4561. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  4562. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  4563. do { \
  4564. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  4565. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  4566. } while (0)
  4567. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  4568. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  4569. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  4570. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  4571. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  4572. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  4573. do { \
  4574. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  4575. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  4576. } while (0)
  4577. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  4578. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  4579. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  4580. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  4581. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  4582. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  4583. do { \
  4584. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  4585. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  4586. } while (0)
  4587. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  4588. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  4589. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  4590. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  4591. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  4592. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  4593. do { \
  4594. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  4595. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  4596. } while (0)
  4597. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  4598. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  4599. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  4600. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  4601. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  4602. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  4603. do { \
  4604. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  4605. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  4606. } while (0)
  4607. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  4608. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  4609. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  4610. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  4611. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  4612. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  4613. do { \
  4614. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  4615. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  4616. } while (0)
  4617. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  4618. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  4619. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  4620. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  4621. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  4622. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  4623. do { \
  4624. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  4625. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  4626. } while (0)
  4627. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  4628. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  4629. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  4630. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  4631. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  4632. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  4633. do { \
  4634. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  4635. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  4636. } while (0)
  4637. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  4638. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  4639. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  4640. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  4641. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  4642. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  4643. do { \
  4644. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  4645. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  4646. } while (0)
  4647. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  4648. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  4649. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  4650. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  4651. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  4652. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  4653. do { \
  4654. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  4655. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  4656. } while (0)
  4657. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  4658. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  4659. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  4660. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  4661. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  4662. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  4663. do { \
  4664. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  4665. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  4666. } while (0)
  4667. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  4668. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  4669. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  4670. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  4671. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  4672. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  4673. do { \
  4674. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  4675. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  4676. } while (0)
  4677. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  4678. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  4679. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  4680. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  4681. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  4682. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  4683. do { \
  4684. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  4685. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  4686. } while (0)
  4687. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  4688. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  4689. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  4690. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  4691. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  4692. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  4693. do { \
  4694. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  4695. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  4696. } while (0)
  4697. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  4698. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  4699. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  4700. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  4701. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  4702. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  4703. do { \
  4704. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  4705. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  4706. } while (0)
  4707. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  4708. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  4709. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  4710. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  4711. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  4712. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  4713. do { \
  4714. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  4715. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  4716. } while (0)
  4717. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  4718. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  4719. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  4720. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  4721. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  4722. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  4723. do { \
  4724. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  4725. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  4726. } while (0)
  4727. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  4728. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  4729. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  4730. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  4731. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  4732. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  4733. do { \
  4734. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  4735. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  4736. } while (0)
  4737. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  4738. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  4739. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  4740. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  4741. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  4742. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  4743. do { \
  4744. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  4745. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  4746. } while (0)
  4747. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  4748. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  4749. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  4750. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  4751. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  4752. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  4753. do { \
  4754. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  4755. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  4756. } while (0)
  4757. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  4758. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  4759. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  4760. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  4761. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  4762. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  4763. do { \
  4764. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  4765. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  4766. } while (0)
  4767. /*
  4768. * Subtype based MGMT frames enable bits.
  4769. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  4770. */
  4771. /* association request */
  4772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  4773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  4774. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  4775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  4776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  4777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  4778. /* association response */
  4779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  4780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  4781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  4782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  4783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  4784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  4785. /* Reassociation request */
  4786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  4787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  4788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  4789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  4790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  4791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  4792. /* Reassociation response */
  4793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  4794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  4795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  4796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  4797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  4798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  4799. /* Probe request */
  4800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  4801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  4802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  4803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  4804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  4805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  4806. /* Probe response */
  4807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  4808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  4809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  4810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  4811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  4812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  4813. /* Timing Advertisement */
  4814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  4815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  4816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  4817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  4818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  4819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  4820. /* Reserved */
  4821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  4822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  4823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  4824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  4825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  4826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  4827. /* Beacon */
  4828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  4829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  4830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  4831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  4832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  4833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  4834. /* ATIM */
  4835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  4836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  4837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  4838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  4839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  4840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  4841. /* Disassociation */
  4842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  4843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  4844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  4845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  4846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  4847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  4848. /* Authentication */
  4849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  4850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  4851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  4852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  4853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  4854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  4855. /* Deauthentication */
  4856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  4857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  4858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  4859. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  4860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  4861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  4862. /* Action */
  4863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  4864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  4865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  4866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  4867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  4868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  4869. /* Action No Ack */
  4870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  4871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  4872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  4873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  4874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  4875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  4876. /* Reserved */
  4877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  4878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  4879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  4880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  4881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  4882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  4883. /*
  4884. * Subtype based CTRL frames enable bits.
  4885. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  4886. */
  4887. /* Reserved */
  4888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  4889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  4890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  4891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  4892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  4893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  4894. /* Reserved */
  4895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  4896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  4897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  4898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  4899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  4900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  4901. /* Reserved */
  4902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  4903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  4904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  4905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  4906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  4907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  4908. /* Reserved */
  4909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  4910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  4911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  4912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  4913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  4914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  4915. /* Reserved */
  4916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  4917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  4918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  4919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  4920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  4921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  4922. /* Reserved */
  4923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  4924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  4925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  4926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  4927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  4928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  4929. /* Reserved */
  4930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  4931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  4932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  4933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  4934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  4935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  4936. /* Control Wrapper */
  4937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  4938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  4939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  4940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  4941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  4942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  4943. /* Block Ack Request */
  4944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  4945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  4946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  4947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  4948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  4949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  4950. /* Block Ack*/
  4951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  4952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  4953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  4954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  4955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  4956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  4957. /* PS-POLL */
  4958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  4959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  4960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  4961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  4962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  4963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  4964. /* RTS */
  4965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  4966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  4967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  4968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  4969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  4970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  4971. /* CTS */
  4972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  4973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  4974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  4975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  4976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  4977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  4978. /* ACK */
  4979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  4980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  4981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  4982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  4983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  4984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  4985. /* CF-END */
  4986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  4987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  4988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  4989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  4990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  4991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  4992. /* CF-END + CF-ACK */
  4993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  4994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  4995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  4996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  4997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  4998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  4999. /* Multicast data */
  5000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  5001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  5002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5006. /* Unicast data */
  5007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5013. /* NULL data */
  5014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5021. do { \
  5022. HTT_CHECK_SET_VAL(httsym, value); \
  5023. (word) |= (value) << httsym##_S; \
  5024. } while (0)
  5025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5026. (((word) & httsym##_M) >> httsym##_S)
  5027. #define htt_rx_ring_pkt_enable_subtype_set( \
  5028. word, flag, mode, type, subtype, val) \
  5029. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5030. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5031. #define htt_rx_ring_pkt_enable_subtype_get( \
  5032. word, flag, mode, type, subtype) \
  5033. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5034. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5035. /* Definition to filter in TLVs */
  5036. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5037. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5038. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5039. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5040. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5041. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5042. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5043. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5044. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5045. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5046. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5047. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5048. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5049. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5050. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5051. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5052. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5053. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5054. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5055. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5056. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5057. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5058. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5059. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5060. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5061. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5062. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5063. do { \
  5064. HTT_CHECK_SET_VAL(httsym, enable); \
  5065. (word) |= (enable) << httsym##_S; \
  5066. } while (0)
  5067. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5068. (((word) & httsym##_M) >> httsym##_S)
  5069. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5070. HTT_RX_RING_TLV_ENABLE_SET( \
  5071. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5072. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5073. HTT_RX_RING_TLV_ENABLE_GET( \
  5074. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5075. /**
  5076. * @brief HTT_H2T_MSG_TYPE_RFS_CONFIG
  5077. * host --> target Receive Flow Steering configuration message definition.
  5078. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5079. * The reason for this is we want RFS to be configured and ready before MAC
  5080. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5081. *
  5082. * |31 24|23 16|15 9|8|7 0|
  5083. * |----------------+----------------+----------------+----------------|
  5084. * | reserved |E| msg type |
  5085. * |-------------------------------------------------------------------|
  5086. * Where E = RFS enable flag
  5087. *
  5088. * The RFS_CONFIG message consists of a single 4-byte word.
  5089. *
  5090. * Header fields:
  5091. * - MSG_TYPE
  5092. * Bits 7:0
  5093. * Purpose: identifies this as a RFS config msg
  5094. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  5095. * - RFS_CONFIG
  5096. * Bit 8
  5097. * Purpose: Tells target whether to enable (1) or disable (0)
  5098. * flow steering feature when sending rx indication messages to host
  5099. */
  5100. #define HTT_H2T_RFS_CONFIG_M 0x100
  5101. #define HTT_H2T_RFS_CONFIG_S 8
  5102. #define HTT_RX_RFS_CONFIG_GET(_var) \
  5103. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  5104. HTT_H2T_RFS_CONFIG_S)
  5105. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  5106. do { \
  5107. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  5108. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  5109. } while (0)
  5110. #define HTT_RFS_CFG_REQ_BYTES 4
  5111. /**
  5112. * @brief host -> target FW extended statistics retrieve
  5113. *
  5114. * @details
  5115. * The following field definitions describe the format of the HTT host
  5116. * to target FW extended stats retrieve message.
  5117. * The message specifies the type of stats the host wants to retrieve.
  5118. *
  5119. * |31 24|23 16|15 8|7 0|
  5120. * |-----------------------------------------------------------|
  5121. * | reserved | stats type | pdev_mask | msg type |
  5122. * |-----------------------------------------------------------|
  5123. * | config param [0] |
  5124. * |-----------------------------------------------------------|
  5125. * | config param [1] |
  5126. * |-----------------------------------------------------------|
  5127. * | config param [2] |
  5128. * |-----------------------------------------------------------|
  5129. * | config param [3] |
  5130. * |-----------------------------------------------------------|
  5131. * | reserved |
  5132. * |-----------------------------------------------------------|
  5133. * | cookie LSBs |
  5134. * |-----------------------------------------------------------|
  5135. * | cookie MSBs |
  5136. * |-----------------------------------------------------------|
  5137. * Header fields:
  5138. * - MSG_TYPE
  5139. * Bits 7:0
  5140. * Purpose: identifies this is a extended stats upload request message
  5141. * Value: 0x10
  5142. * - PDEV_MASK
  5143. * Bits 8:15
  5144. * Purpose: identifies the mask of PDEVs to retrieve stats from
  5145. * Value: This is a overloaded field, refer to usage and interpretation of
  5146. * PDEV in interface document.
  5147. * Bit 8 : Reserved for SOC stats
  5148. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5149. * Indicates MACID_MASK in DBS
  5150. * - STATS_TYPE
  5151. * Bits 23:16
  5152. * Purpose: identifies which FW statistics to upload
  5153. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  5154. * - Reserved
  5155. * Bits 31:24
  5156. * - CONFIG_PARAM [0]
  5157. * Bits 31:0
  5158. * Purpose: give an opaque configuration value to the specified stats type
  5159. * Value: stats-type specific configuration value
  5160. * Refer to htt_stats.h for interpretation for each stats sub_type
  5161. * - CONFIG_PARAM [1]
  5162. * Bits 31:0
  5163. * Purpose: give an opaque configuration value to the specified stats type
  5164. * Value: stats-type specific configuration value
  5165. * Refer to htt_stats.h for interpretation for each stats sub_type
  5166. * - CONFIG_PARAM [2]
  5167. * Bits 31:0
  5168. * Purpose: give an opaque configuration value to the specified stats type
  5169. * Value: stats-type specific configuration value
  5170. * Refer to htt_stats.h for interpretation for each stats sub_type
  5171. * - CONFIG_PARAM [3]
  5172. * Bits 31:0
  5173. * Purpose: give an opaque configuration value to the specified stats type
  5174. * Value: stats-type specific configuration value
  5175. * Refer to htt_stats.h for interpretation for each stats sub_type
  5176. * - Reserved [31:0] for future use.
  5177. * - COOKIE_LSBS
  5178. * Bits 31:0
  5179. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5180. * message with its preceding host->target stats request message.
  5181. * Value: LSBs of the opaque cookie specified by the host-side requestor
  5182. * - COOKIE_MSBS
  5183. * Bits 31:0
  5184. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5185. * message with its preceding host->target stats request message.
  5186. * Value: MSBs of the opaque cookie specified by the host-side requestor
  5187. */
  5188. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  5189. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  5190. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  5191. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  5192. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  5193. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  5194. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  5195. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  5196. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  5197. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  5198. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  5199. do { \
  5200. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  5201. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  5202. } while (0)
  5203. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  5204. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  5205. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  5206. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  5207. do { \
  5208. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  5209. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  5210. } while (0)
  5211. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  5212. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  5213. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  5214. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  5215. do { \
  5216. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  5217. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  5218. } while (0)
  5219. /**
  5220. * @brief host -> target FW PPDU_STATS request message
  5221. *
  5222. * @details
  5223. * The following field definitions describe the format of the HTT host
  5224. * to target FW for PPDU_STATS_CFG msg.
  5225. * The message allows the host to configure the PPDU_STATS_IND messages
  5226. * produced by the target.
  5227. *
  5228. * |31 24|23 16|15 8|7 0|
  5229. * |-----------------------------------------------------------|
  5230. * | REQ bit mask | pdev_mask | msg type |
  5231. * |-----------------------------------------------------------|
  5232. * Header fields:
  5233. * - MSG_TYPE
  5234. * Bits 7:0
  5235. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  5236. * Value: 0x11
  5237. * - PDEV_MASK
  5238. * Bits 8:15
  5239. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  5240. * Value: This is a overloaded field, refer to usage and interpretation of
  5241. * PDEV in interface document.
  5242. * Bit 8 : Reserved for SOC stats
  5243. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5244. * Indicates MACID_MASK in DBS
  5245. * - REQ_TLV_BIT_MASK
  5246. * Bits 16:31
  5247. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  5248. * needs to be included in the target's PPDU_STATS_IND messages.
  5249. * Value: refer htt_ppdu_stats_tlv_tag_t
  5250. *
  5251. */
  5252. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  5253. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  5254. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  5255. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  5256. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  5257. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  5258. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  5259. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  5260. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  5261. do { \
  5262. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  5263. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  5264. } while (0)
  5265. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  5266. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  5267. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  5268. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  5269. do { \
  5270. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  5271. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  5272. } while (0)
  5273. /**
  5274. * @brief Host-->target HTT RX FSE setup message
  5275. * @details
  5276. * Through this message, the host will provide details of the flow tables
  5277. * in host DDR along with hash keys.
  5278. * This message can be sent per SOC or per PDEV, which is differentiated
  5279. * by pdev id values.
  5280. * The host will allocate flow search table and sends table size,
  5281. * physical DMA address of flow table, and hash keys to firmware to
  5282. * program into the RXOLE FSE HW block.
  5283. *
  5284. * The following field definitions describe the format of the RX FSE setup
  5285. * message sent from the host to target
  5286. *
  5287. * Header fields:
  5288. * dword0 - b'7:0 - msg_type: This will be set to
  5289. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  5290. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5291. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5292. * pdev's LMAC ring.
  5293. * b'31:16 - reserved : Reserved for future use
  5294. * dword1 - b'19:0 - number of records: This field indicates the number of
  5295. * entries in the flow table. For example: 8k number of
  5296. * records is equivalent to
  5297. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  5298. * b'27:20 - max search: This field specifies the skid length to FSE
  5299. * parser HW module whenever match is not found at the
  5300. * exact index pointed by hash.
  5301. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  5302. * Refer htt_ip_da_sa_prefix below for more details.
  5303. * b'31:30 - reserved: Reserved for future use
  5304. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  5305. * table allocated by host in DDR
  5306. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  5307. * table allocated by host in DDR
  5308. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  5309. * entry hashing
  5310. *
  5311. *
  5312. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  5313. * |---------------------------------------------------------------|
  5314. * | reserved | pdev_id | MSG_TYPE |
  5315. * |---------------------------------------------------------------|
  5316. * |resvd|IPDSA| max_search | Number of records |
  5317. * |---------------------------------------------------------------|
  5318. * | base address lo |
  5319. * |---------------------------------------------------------------|
  5320. * | base address high |
  5321. * |---------------------------------------------------------------|
  5322. * | toeplitz key 31_0 |
  5323. * |---------------------------------------------------------------|
  5324. * | toeplitz key 63_32 |
  5325. * |---------------------------------------------------------------|
  5326. * | toeplitz key 95_64 |
  5327. * |---------------------------------------------------------------|
  5328. * | toeplitz key 127_96 |
  5329. * |---------------------------------------------------------------|
  5330. * | toeplitz key 159_128 |
  5331. * |---------------------------------------------------------------|
  5332. * | toeplitz key 191_160 |
  5333. * |---------------------------------------------------------------|
  5334. * | toeplitz key 223_192 |
  5335. * |---------------------------------------------------------------|
  5336. * | toeplitz key 255_224 |
  5337. * |---------------------------------------------------------------|
  5338. * | toeplitz key 287_256 |
  5339. * |---------------------------------------------------------------|
  5340. * | reserved | toeplitz key 314_288(26:0 bits) |
  5341. * |---------------------------------------------------------------|
  5342. * where:
  5343. * IPDSA = ip_da_sa
  5344. */
  5345. /**
  5346. * @brief: htt_ip_da_sa_prefix
  5347. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  5348. * IPv6 addresses beginning with 0x20010db8 are reserved for
  5349. * documentation per RFC3849
  5350. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  5351. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  5352. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  5353. */
  5354. enum htt_ip_da_sa_prefix {
  5355. HTT_RX_IPV6_20010db8,
  5356. HTT_RX_IPV4_MAPPED_IPV6,
  5357. HTT_RX_IPV4_COMPATIBLE_IPV6,
  5358. HTT_RX_IPV6_64FF9B,
  5359. };
  5360. /**
  5361. * @brief Host-->target HTT RX FISA configure and enable
  5362. * @details
  5363. * The host will send this command down to configure and enable the FISA
  5364. * operational params.
  5365. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  5366. * register.
  5367. * Should configure both the MACs.
  5368. *
  5369. * dword0 - b'7:0 - msg_type: This will be set to HTT_H2T_MSG_TYPE_RX_FISA_CFG
  5370. *
  5371. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5372. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5373. * pdev's LMAC ring.
  5374. * b'31:16 - reserved : Reserved for future use
  5375. *
  5376. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  5377. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  5378. * packets. 1 flow search will be skipped
  5379. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  5380. * tcp,udp packets
  5381. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  5382. * calculation
  5383. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  5384. * calculation
  5385. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  5386. * calculation
  5387. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  5388. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  5389. * length
  5390. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  5391. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  5392. * length
  5393. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  5394. * num jump
  5395. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  5396. * num jump
  5397. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  5398. * data type switch has happend for MPDU Sequence num jump
  5399. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  5400. * for MPDU Sequence num jump
  5401. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  5402. * for decrypt errors
  5403. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  5404. * while aggregating a msdu
  5405. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  5406. * The aggregation is done until (number of MSDUs aggregated
  5407. * < LIMIT + 1)
  5408. * b'31:18 - Reserved
  5409. *
  5410. * fisa_control_value - 32bit value FW can write to register
  5411. *
  5412. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  5413. * Threshold value for FISA timeout (units are microseconds).
  5414. * When the global timestamp exceeds this threshold, FISA
  5415. * aggregation will be restarted.
  5416. * A value of 0 means timeout is disabled.
  5417. * Compare the threshold register with timestamp field in
  5418. * flow entry to generate timeout for the flow.
  5419. *
  5420. * |31 18 |17 16|15 8|7 0|
  5421. * |-------------------------------------------------------------|
  5422. * | reserved | pdev_mask | msg type |
  5423. * |-------------------------------------------------------------|
  5424. * | reserved | FISA_CTRL |
  5425. * |-------------------------------------------------------------|
  5426. * | FISA_TIMEOUT_THRESH |
  5427. * |-------------------------------------------------------------|
  5428. */
  5429. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  5430. A_UINT32 msg_type:8,
  5431. pdev_id:8,
  5432. reserved0:16;
  5433. /**
  5434. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  5435. * [17:0]
  5436. */
  5437. union {
  5438. struct {
  5439. A_UINT32 fisa_enable: 1,
  5440. ipsec_skip_search: 1,
  5441. nontcp_skip_search: 1,
  5442. add_ipv4_fixed_hdr_len: 1,
  5443. add_ipv6_fixed_hdr_len: 1,
  5444. add_tcp_fixed_hdr_len: 1,
  5445. add_udp_hdr_len: 1,
  5446. chksum_cum_ip_len_en: 1,
  5447. disable_tid_check: 1,
  5448. disable_ta_check: 1,
  5449. disable_qos_check: 1,
  5450. disable_raw_check: 1,
  5451. disable_decrypt_err_check: 1,
  5452. disable_msdu_drop_check: 1,
  5453. fisa_aggr_limit: 4,
  5454. reserved: 14;
  5455. } fisa_control_bits;
  5456. A_UINT32 fisa_control_value;
  5457. } u_fisa_control;
  5458. /**
  5459. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  5460. * timeout threshold for aggregation. Unit in usec.
  5461. * [31:0]
  5462. */
  5463. A_UINT32 fisa_timeout_threshold;
  5464. } POSTPACK;
  5465. /* DWord 0: pdev-ID */
  5466. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  5467. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  5468. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  5469. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  5470. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  5471. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  5472. do { \
  5473. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  5474. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  5475. } while (0)
  5476. /* Dword 1: fisa_control_value fisa config */
  5477. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  5478. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  5479. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  5480. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  5481. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  5482. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  5483. do { \
  5484. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  5485. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  5486. } while (0)
  5487. /* Dword 1: fisa_control_value ipsec_skip_search */
  5488. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  5489. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  5490. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  5491. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  5492. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  5493. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  5494. do { \
  5495. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  5496. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  5497. } while (0)
  5498. /* Dword 1: fisa_control_value non_tcp_skip_search */
  5499. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  5500. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  5501. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  5502. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  5503. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  5504. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  5505. do { \
  5506. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  5507. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  5508. } while (0)
  5509. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  5510. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  5511. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  5512. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  5513. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  5514. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  5515. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  5516. do { \
  5517. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  5518. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  5519. } while (0)
  5520. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  5521. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  5522. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  5523. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  5524. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  5525. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  5526. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  5527. do { \
  5528. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  5529. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  5530. } while (0)
  5531. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  5532. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  5533. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  5534. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  5535. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  5536. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  5537. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  5538. do { \
  5539. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  5540. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  5541. } while (0)
  5542. /* Dword 1: fisa_control_value add_udp_hdr_len */
  5543. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  5544. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  5545. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  5546. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  5547. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  5548. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  5549. do { \
  5550. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  5551. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  5552. } while (0)
  5553. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  5554. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  5555. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  5556. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  5557. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  5558. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  5559. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  5560. do { \
  5561. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  5562. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  5563. } while (0)
  5564. /* Dword 1: fisa_control_value disable_tid_check */
  5565. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  5566. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  5567. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  5568. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  5569. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  5570. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  5571. do { \
  5572. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  5573. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  5574. } while (0)
  5575. /* Dword 1: fisa_control_value disable_ta_check */
  5576. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  5577. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  5578. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  5579. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  5580. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  5581. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  5582. do { \
  5583. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  5584. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  5585. } while (0)
  5586. /* Dword 1: fisa_control_value disable_qos_check */
  5587. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  5588. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  5589. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  5590. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  5591. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  5592. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  5593. do { \
  5594. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  5595. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  5596. } while (0)
  5597. /* Dword 1: fisa_control_value disable_raw_check */
  5598. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  5599. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  5600. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  5601. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  5602. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  5603. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  5604. do { \
  5605. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  5606. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  5607. } while (0)
  5608. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  5609. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  5610. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  5611. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  5612. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  5613. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  5614. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  5615. do { \
  5616. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  5617. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  5618. } while (0)
  5619. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  5620. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  5621. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  5622. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  5623. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  5624. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  5625. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  5626. do { \
  5627. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  5628. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  5629. } while (0)
  5630. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5631. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  5632. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  5633. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  5634. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  5635. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  5636. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  5639. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  5640. } while (0)
  5641. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  5642. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  5643. pdev_id:8,
  5644. reserved0:16;
  5645. A_UINT32 num_records:20,
  5646. max_search:8,
  5647. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  5648. reserved1:2;
  5649. A_UINT32 base_addr_lo;
  5650. A_UINT32 base_addr_hi;
  5651. A_UINT32 toeplitz31_0;
  5652. A_UINT32 toeplitz63_32;
  5653. A_UINT32 toeplitz95_64;
  5654. A_UINT32 toeplitz127_96;
  5655. A_UINT32 toeplitz159_128;
  5656. A_UINT32 toeplitz191_160;
  5657. A_UINT32 toeplitz223_192;
  5658. A_UINT32 toeplitz255_224;
  5659. A_UINT32 toeplitz287_256;
  5660. A_UINT32 toeplitz314_288:27,
  5661. reserved2:5;
  5662. } POSTPACK;
  5663. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  5664. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  5665. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  5666. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  5667. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  5668. /* DWORD 0: Pdev ID */
  5669. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  5670. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  5671. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  5672. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  5673. HTT_RX_FSE_SETUP_PDEV_ID_S)
  5674. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  5675. do { \
  5676. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  5677. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  5678. } while (0)
  5679. /* DWORD 1:num of records */
  5680. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  5681. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  5682. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  5683. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  5684. HTT_RX_FSE_SETUP_NUM_REC_S)
  5685. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  5686. do { \
  5687. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  5688. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  5689. } while (0)
  5690. /* DWORD 1:max_search */
  5691. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  5692. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  5693. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  5694. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  5695. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  5696. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  5697. do { \
  5698. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  5699. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  5700. } while (0)
  5701. /* DWORD 1:ip_da_sa prefix */
  5702. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  5703. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  5704. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  5705. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  5706. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  5707. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  5708. do { \
  5709. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  5710. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  5711. } while (0)
  5712. /* DWORD 2: Base Address LO */
  5713. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  5714. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  5715. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  5716. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  5717. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  5718. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  5719. do { \
  5720. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  5721. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  5722. } while (0)
  5723. /* DWORD 3: Base Address High */
  5724. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  5725. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  5726. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  5727. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  5728. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  5729. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  5730. do { \
  5731. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  5732. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  5733. } while (0)
  5734. /* DWORD 4-12: Hash Value */
  5735. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  5736. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  5737. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  5738. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  5739. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  5740. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  5741. do { \
  5742. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  5743. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  5744. } while (0)
  5745. /* DWORD 13: Hash Value 314:288 bits */
  5746. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  5747. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  5748. HTT_RX_FSE_SETUP_HASH_314_288_S)
  5749. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  5750. do { \
  5751. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  5752. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  5753. } while (0)
  5754. /**
  5755. * @brief Host-->target HTT RX FSE operation message
  5756. * @details
  5757. * The host will send this Flow Search Engine (FSE) operation message for
  5758. * every flow add/delete operation.
  5759. * The FSE operation includes FSE full cache invalidation or individual entry
  5760. * invalidation.
  5761. * This message can be sent per SOC or per PDEV which is differentiated
  5762. * by pdev id values.
  5763. *
  5764. * |31 16|15 8|7 1|0|
  5765. * |-------------------------------------------------------------|
  5766. * | reserved | pdev_id | MSG_TYPE |
  5767. * |-------------------------------------------------------------|
  5768. * | reserved | operation |I|
  5769. * |-------------------------------------------------------------|
  5770. * | ip_src_addr_31_0 |
  5771. * |-------------------------------------------------------------|
  5772. * | ip_src_addr_63_32 |
  5773. * |-------------------------------------------------------------|
  5774. * | ip_src_addr_95_64 |
  5775. * |-------------------------------------------------------------|
  5776. * | ip_src_addr_127_96 |
  5777. * |-------------------------------------------------------------|
  5778. * | ip_dst_addr_31_0 |
  5779. * |-------------------------------------------------------------|
  5780. * | ip_dst_addr_63_32 |
  5781. * |-------------------------------------------------------------|
  5782. * | ip_dst_addr_95_64 |
  5783. * |-------------------------------------------------------------|
  5784. * | ip_dst_addr_127_96 |
  5785. * |-------------------------------------------------------------|
  5786. * | l4_dst_port | l4_src_port |
  5787. * | (32-bit SPI incase of IPsec) |
  5788. * |-------------------------------------------------------------|
  5789. * | reserved | l4_proto |
  5790. * |-------------------------------------------------------------|
  5791. *
  5792. * where I is 1-bit ipsec_valid.
  5793. *
  5794. * The following field definitions describe the format of the RX FSE operation
  5795. * message sent from the host to target for every add/delete flow entry to flow
  5796. * table.
  5797. *
  5798. * Header fields:
  5799. * dword0 - b'7:0 - msg_type: This will be set to
  5800. * HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  5801. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5802. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5803. * specified pdev's LMAC ring.
  5804. * b'31:16 - reserved : Reserved for future use
  5805. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  5806. * (Internet Protocol Security).
  5807. * IPsec describes the framework for providing security at
  5808. * IP layer. IPsec is defined for both versions of IP:
  5809. * IPV4 and IPV6.
  5810. * Please refer to htt_rx_flow_proto enumeration below for
  5811. * more info.
  5812. * ipsec_valid = 1 for IPSEC packets
  5813. * ipsec_valid = 0 for IP Packets
  5814. * b'7:1 - operation: This indicates types of FSE operation.
  5815. * Refer to htt_rx_fse_operation enumeration:
  5816. * 0 - No Cache Invalidation required
  5817. * 1 - Cache invalidate only one entry given by IP
  5818. * src/dest address at DWORD[2:9]
  5819. * 2 - Complete FSE Cache Invalidation
  5820. * 3 - FSE Disable
  5821. * 4 - FSE Enable
  5822. * b'31:8 - reserved: Reserved for future use
  5823. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  5824. * for per flow addition/deletion
  5825. * For IPV4 src/dest addresses, the first A_UINT32 is used
  5826. * and the subsequent 3 A_UINT32 will be padding bytes.
  5827. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  5828. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  5829. * from 0 to 65535 but only 0 to 1023 are designated as
  5830. * well-known ports. Refer to [RFC1700] for more details.
  5831. * This field is valid only if
  5832. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5833. * - L4 dest port (31:16): 16-bit Destination Port numbers
  5834. * range from 0 to 65535 but only 0 to 1023 are designated
  5835. * as well-known ports. Refer to [RFC1700] for more details.
  5836. * This field is valid only if
  5837. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5838. * - SPI (31:0): Security Parameters Index is an
  5839. * identification tag added to the header while using IPsec
  5840. * for tunneling the IP traffici.
  5841. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  5842. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  5843. * Assigned Internet Protocol Numbers.
  5844. * l4_proto numbers for standard protocol like UDP/TCP
  5845. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  5846. * l4_proto = 17 for UDP etc.
  5847. * b'31:8 - reserved: Reserved for future use.
  5848. *
  5849. */
  5850. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  5851. A_UINT32 msg_type:8,
  5852. pdev_id:8,
  5853. reserved0:16;
  5854. A_UINT32 ipsec_valid:1,
  5855. operation:7,
  5856. reserved1:24;
  5857. A_UINT32 ip_src_addr_31_0;
  5858. A_UINT32 ip_src_addr_63_32;
  5859. A_UINT32 ip_src_addr_95_64;
  5860. A_UINT32 ip_src_addr_127_96;
  5861. A_UINT32 ip_dest_addr_31_0;
  5862. A_UINT32 ip_dest_addr_63_32;
  5863. A_UINT32 ip_dest_addr_95_64;
  5864. A_UINT32 ip_dest_addr_127_96;
  5865. union {
  5866. A_UINT32 spi;
  5867. struct {
  5868. A_UINT32 l4_src_port:16,
  5869. l4_dest_port:16;
  5870. } ip;
  5871. } u;
  5872. A_UINT32 l4_proto:8,
  5873. reserved:24;
  5874. } POSTPACK;
  5875. /**
  5876. * @brief Host-->target HTT RX Full monitor mode register configuration message
  5877. * @details
  5878. * The host will send this Full monitor mode register configuration message.
  5879. * This message can be sent per SOC or per PDEV which is differentiated
  5880. * by pdev id values.
  5881. *
  5882. * |31 16|15 11|10 8|7 3|2|1|0|
  5883. * |-------------------------------------------------------------|
  5884. * | reserved | pdev_id | MSG_TYPE |
  5885. * |-------------------------------------------------------------|
  5886. * | reserved |Release Ring |N|Z|E|
  5887. * |-------------------------------------------------------------|
  5888. *
  5889. * where E is 1-bit full monitor mode enable/disable.
  5890. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  5891. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  5892. *
  5893. * The following field definitions describe the format of the full monitor
  5894. * mode configuration message sent from the host to target for each pdev.
  5895. *
  5896. * Header fields:
  5897. * dword0 - b'7:0 - msg_type: This will be set to
  5898. * HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE.
  5899. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5900. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5901. * specified pdev's LMAC ring.
  5902. * b'31:16 - reserved : Reserved for future use.
  5903. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  5904. * monitor mode rxdma register is to be enabled or disabled.
  5905. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  5906. * additional descriptors at ppdu end for zero mpdus
  5907. * enabled or disabled.
  5908. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  5909. * additional descriptors at ppdu end for non zero mpdus
  5910. * enabled or disabled.
  5911. * b'10:3 - release_ring: This indicates the destination ring
  5912. * selection for the descriptor at the end of PPDU
  5913. * 0 - REO ring select
  5914. * 1 - FW ring select
  5915. * 2 - SW ring select
  5916. * 3 - Release ring select
  5917. * Refer to htt_rx_full_mon_release_ring.
  5918. * b'31:11 - reserved for future use
  5919. */
  5920. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  5921. A_UINT32 msg_type:8,
  5922. pdev_id:8,
  5923. reserved0:16;
  5924. A_UINT32 full_monitor_mode_enable:1,
  5925. addnl_descs_zero_mpdus_end:1,
  5926. addnl_descs_non_zero_mpdus_end:1,
  5927. release_ring:8,
  5928. reserved1:21;
  5929. } POSTPACK;
  5930. /**
  5931. * Enumeration for full monitor mode destination ring select
  5932. * 0 - REO destination ring select
  5933. * 1 - FW destination ring select
  5934. * 2 - SW destination ring select
  5935. * 3 - Release destination ring select
  5936. */
  5937. enum htt_rx_full_mon_release_ring {
  5938. HTT_RX_MON_RING_REO,
  5939. HTT_RX_MON_RING_FW,
  5940. HTT_RX_MON_RING_SW,
  5941. HTT_RX_MON_RING_RELEASE,
  5942. };
  5943. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  5944. /* DWORD 0: Pdev ID */
  5945. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  5946. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  5947. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  5948. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  5949. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  5950. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  5951. do { \
  5952. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  5953. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  5954. } while (0)
  5955. /* DWORD 1:ENABLE */
  5956. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  5957. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  5958. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  5959. do { \
  5960. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  5961. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  5962. } while (0)
  5963. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  5964. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  5965. /* DWORD 1:ZERO_MPDU */
  5966. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  5967. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  5968. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  5969. do { \
  5970. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  5971. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  5972. } while (0)
  5973. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  5974. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  5975. /* DWORD 1:NON_ZERO_MPDU */
  5976. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  5977. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  5978. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  5979. do { \
  5980. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  5981. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  5982. } while (0)
  5983. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  5984. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  5985. /* DWORD 1:RELEASE_RINGS */
  5986. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  5987. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  5988. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  5989. do { \
  5990. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  5991. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  5992. } while (0)
  5993. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  5994. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  5995. /**
  5996. * Enumeration for IP Protocol or IPSEC Protocol
  5997. * IPsec describes the framework for providing security at IP layer.
  5998. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  5999. */
  6000. enum htt_rx_flow_proto {
  6001. HTT_RX_FLOW_IP_PROTO,
  6002. HTT_RX_FLOW_IPSEC_PROTO,
  6003. };
  6004. /**
  6005. * Enumeration for FSE Cache Invalidation
  6006. * 0 - No Cache Invalidation required
  6007. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  6008. * 2 - Complete FSE Cache Invalidation
  6009. * 3 - FSE Disable
  6010. * 4 - FSE Enable
  6011. */
  6012. enum htt_rx_fse_operation {
  6013. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  6014. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  6015. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  6016. HTT_RX_FSE_DISABLE,
  6017. HTT_RX_FSE_ENABLE,
  6018. };
  6019. /* DWORD 0: Pdev ID */
  6020. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  6021. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  6022. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  6023. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  6024. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  6025. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  6026. do { \
  6027. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  6028. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  6029. } while (0)
  6030. /* DWORD 1:IP PROTO or IPSEC */
  6031. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  6032. #define HTT_RX_FSE_IPSEC_VALID_S 0
  6033. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  6034. do { \
  6035. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  6036. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  6037. } while (0)
  6038. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  6039. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  6040. /* DWORD 1:FSE Operation */
  6041. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  6042. #define HTT_RX_FSE_OPERATION_S 1
  6043. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  6044. do { \
  6045. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  6046. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  6047. } while (0)
  6048. #define HTT_RX_FSE_OPERATION_GET(word) \
  6049. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  6050. /* DWORD 2-9:IP Address */
  6051. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  6052. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  6053. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  6054. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  6055. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  6056. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  6057. do { \
  6058. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  6059. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  6060. } while (0)
  6061. /* DWORD 10:Source Port Number */
  6062. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  6063. #define HTT_RX_FSE_SOURCEPORT_S 0
  6064. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  6065. do { \
  6066. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  6067. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  6068. } while (0)
  6069. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  6070. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  6071. /* DWORD 11:Destination Port Number */
  6072. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  6073. #define HTT_RX_FSE_DESTPORT_S 16
  6074. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  6075. do { \
  6076. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  6077. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  6078. } while (0)
  6079. #define HTT_RX_FSE_DESTPORT_GET(word) \
  6080. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  6081. /* DWORD 10-11:SPI (In case of IPSEC) */
  6082. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  6083. #define HTT_RX_FSE_OPERATION_SPI_S 0
  6084. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  6085. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  6086. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  6087. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  6088. do { \
  6089. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  6090. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  6091. } while (0)
  6092. /* DWORD 12:L4 PROTO */
  6093. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  6094. #define HTT_RX_FSE_L4_PROTO_S 0
  6095. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  6096. do { \
  6097. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  6098. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  6099. } while (0)
  6100. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  6101. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  6102. /**
  6103. * @brief HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6104. * host --> target Receive to configure the RxOLE 3-tuple Hash
  6105. *
  6106. * |31 24|23 |15 8|7 2|1|0|
  6107. * |----------------+----------------+----------------+----------------|
  6108. * | reserved | pdev_id | msg_type |
  6109. * |---------------------------------+----------------+----------------|
  6110. * | reserved |E|F|
  6111. * |---------------------------------+----------------+----------------|
  6112. * Where E = Configure the target to provide the 3-tuple hash value in
  6113. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  6114. * F = Configure the target to provide the 3-tuple hash value in
  6115. * flow_id_toeplitz field of rx_msdu_start tlv
  6116. *
  6117. * The following field definitions describe the format of the 3 tuple hash value
  6118. * message sent from the host to target as part of initialization sequence.
  6119. *
  6120. * Header fields:
  6121. * dword0 - b'7:0 - msg_type: This will be set to
  6122. * HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6123. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  6124. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  6125. * specified pdev's LMAC ring.
  6126. * b'31:16 - reserved : Reserved for future use
  6127. * dword1 - b'0 - flow_id_toeplitz_field_enable
  6128. * b'1 - toeplitz_hash_2_or_4_field_enable
  6129. * b'31:2 - reserved : Reserved for future use
  6130. * ---------+------+----------------------------------------------------------
  6131. * bit1 | bit0 | Functionality
  6132. * ---------+------+----------------------------------------------------------
  6133. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  6134. * | | in flow_id_toeplitz field
  6135. * ---------+------+----------------------------------------------------------
  6136. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  6137. * | | in toeplitz_hash_2_or_4 field
  6138. * ---------+------+----------------------------------------------------------
  6139. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  6140. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  6141. * ---------+------+----------------------------------------------------------
  6142. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  6143. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  6144. * | | toeplitz_hash_2_or_4 field
  6145. *----------------------------------------------------------------------------
  6146. */
  6147. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  6148. A_UINT32 msg_type :8,
  6149. pdev_id :8,
  6150. reserved0 :16;
  6151. A_UINT32 flow_id_toeplitz_field_enable :1,
  6152. toeplitz_hash_2_or_4_field_enable :1,
  6153. reserved1 :30;
  6154. } POSTPACK;
  6155. /* DWORD0 : pdev_id configuration Macros */
  6156. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  6157. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  6158. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  6159. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  6160. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  6161. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  6162. do { \
  6163. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  6164. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  6165. } while (0)
  6166. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  6167. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  6168. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  6169. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  6170. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  6171. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  6172. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  6173. do { \
  6174. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  6175. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  6176. } while (0)
  6177. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  6178. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  6179. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  6180. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  6181. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  6182. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  6183. do { \
  6184. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  6185. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  6186. } while (0)
  6187. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  6188. /*=== target -> host messages ===============================================*/
  6189. enum htt_t2h_msg_type {
  6190. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  6191. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  6192. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  6193. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  6194. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  6195. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  6196. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  6197. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  6198. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  6199. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  6200. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  6201. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  6202. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  6203. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  6204. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  6205. /* only used for HL, add HTT MSG for HTT CREDIT update */
  6206. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  6207. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  6208. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  6209. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  6210. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  6211. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  6212. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  6213. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  6214. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  6215. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  6216. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  6217. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  6218. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  6219. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  6220. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  6221. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  6222. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  6223. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  6224. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  6225. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  6226. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  6227. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  6228. /* TX_OFFLOAD_DELIVER_IND:
  6229. * Forward the target's locally-generated packets to the host,
  6230. * to provide to the monitor mode interface.
  6231. */
  6232. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  6233. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  6234. HTT_T2H_MSG_TYPE_TEST,
  6235. /* keep this last */
  6236. HTT_T2H_NUM_MSGS
  6237. };
  6238. /*
  6239. * HTT target to host message type -
  6240. * stored in bits 7:0 of the first word of the message
  6241. */
  6242. #define HTT_T2H_MSG_TYPE_M 0xff
  6243. #define HTT_T2H_MSG_TYPE_S 0
  6244. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  6245. do { \
  6246. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  6247. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  6248. } while (0)
  6249. #define HTT_T2H_MSG_TYPE_GET(word) \
  6250. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  6251. /**
  6252. * @brief target -> host version number confirmation message definition
  6253. *
  6254. * |31 24|23 16|15 8|7 0|
  6255. * |----------------+----------------+----------------+----------------|
  6256. * | reserved | major number | minor number | msg type |
  6257. * |-------------------------------------------------------------------|
  6258. * : option request TLV (optional) |
  6259. * :...................................................................:
  6260. *
  6261. * The VER_CONF message may consist of a single 4-byte word, or may be
  6262. * extended with TLVs that specify HTT options selected by the target.
  6263. * The following option TLVs may be appended to the VER_CONF message:
  6264. * - LL_BUS_ADDR_SIZE
  6265. * - HL_SUPPRESS_TX_COMPL_IND
  6266. * - MAX_TX_QUEUE_GROUPS
  6267. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  6268. * may be appended to the VER_CONF message (but only one TLV of each type).
  6269. *
  6270. * Header fields:
  6271. * - MSG_TYPE
  6272. * Bits 7:0
  6273. * Purpose: identifies this as a version number confirmation message
  6274. * Value: 0x0
  6275. * - VER_MINOR
  6276. * Bits 15:8
  6277. * Purpose: Specify the minor number of the HTT message library version
  6278. * in use by the target firmware.
  6279. * The minor number specifies the specific revision within a range
  6280. * of fundamentally compatible HTT message definition revisions.
  6281. * Compatible revisions involve adding new messages or perhaps
  6282. * adding new fields to existing messages, in a backwards-compatible
  6283. * manner.
  6284. * Incompatible revisions involve changing the message type values,
  6285. * or redefining existing messages.
  6286. * Value: minor number
  6287. * - VER_MAJOR
  6288. * Bits 15:8
  6289. * Purpose: Specify the major number of the HTT message library version
  6290. * in use by the target firmware.
  6291. * The major number specifies the family of minor revisions that are
  6292. * fundamentally compatible with each other, but not with prior or
  6293. * later families.
  6294. * Value: major number
  6295. */
  6296. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  6297. #define HTT_VER_CONF_MINOR_S 8
  6298. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  6299. #define HTT_VER_CONF_MAJOR_S 16
  6300. #define HTT_VER_CONF_MINOR_SET(word, value) \
  6301. do { \
  6302. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  6303. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  6304. } while (0)
  6305. #define HTT_VER_CONF_MINOR_GET(word) \
  6306. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  6307. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  6308. do { \
  6309. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  6310. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  6311. } while (0)
  6312. #define HTT_VER_CONF_MAJOR_GET(word) \
  6313. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  6314. #define HTT_VER_CONF_BYTES 4
  6315. /**
  6316. * @brief - target -> host HTT Rx In order indication message
  6317. *
  6318. * @details
  6319. *
  6320. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  6321. * |----------------+-------------------+---------------------+---------------|
  6322. * | peer ID | P| F| O| ext TID | msg type |
  6323. * |--------------------------------------------------------------------------|
  6324. * | MSDU count | Reserved | vdev id |
  6325. * |--------------------------------------------------------------------------|
  6326. * | MSDU 0 bus address (bits 31:0) |
  6327. #if HTT_PADDR64
  6328. * | MSDU 0 bus address (bits 63:32) |
  6329. #endif
  6330. * |--------------------------------------------------------------------------|
  6331. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  6332. * |--------------------------------------------------------------------------|
  6333. * | MSDU 1 bus address (bits 31:0) |
  6334. #if HTT_PADDR64
  6335. * | MSDU 1 bus address (bits 63:32) |
  6336. #endif
  6337. * |--------------------------------------------------------------------------|
  6338. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  6339. * |--------------------------------------------------------------------------|
  6340. */
  6341. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  6342. *
  6343. * @details
  6344. * bits
  6345. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  6346. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6347. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  6348. * | | frag | | | | fail |chksum fail|
  6349. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6350. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  6351. */
  6352. struct htt_rx_in_ord_paddr_ind_hdr_t
  6353. {
  6354. A_UINT32 /* word 0 */
  6355. msg_type: 8,
  6356. ext_tid: 5,
  6357. offload: 1,
  6358. frag: 1,
  6359. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  6360. peer_id: 16;
  6361. A_UINT32 /* word 1 */
  6362. vap_id: 8,
  6363. /* NOTE:
  6364. * This reserved_1 field is not truly reserved - certain targets use
  6365. * this field internally to store debug information, and do not zero
  6366. * out the contents of the field before uploading the message to the
  6367. * host. Thus, any host-target communication supported by this field
  6368. * is limited to using values that are never used by the debug
  6369. * information stored by certain targets in the reserved_1 field.
  6370. * In particular, the targets in question don't use the value 0x3
  6371. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  6372. * so this previously-unused value within these bits is available to
  6373. * use as the host / target PKT_CAPTURE_MODE flag.
  6374. */
  6375. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  6376. /* if pkt_capture_mode == 0x3, host should
  6377. * send rx frames to monitor mode interface
  6378. */
  6379. msdu_cnt: 16;
  6380. };
  6381. struct htt_rx_in_ord_paddr_ind_msdu32_t
  6382. {
  6383. A_UINT32 dma_addr;
  6384. A_UINT32
  6385. length: 16,
  6386. fw_desc: 8,
  6387. msdu_info:8;
  6388. };
  6389. struct htt_rx_in_ord_paddr_ind_msdu64_t
  6390. {
  6391. A_UINT32 dma_addr_lo;
  6392. A_UINT32 dma_addr_hi;
  6393. A_UINT32
  6394. length: 16,
  6395. fw_desc: 8,
  6396. msdu_info:8;
  6397. };
  6398. #if HTT_PADDR64
  6399. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  6400. #else
  6401. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  6402. #endif
  6403. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  6404. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  6405. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  6406. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  6407. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  6408. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  6409. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  6410. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  6411. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  6412. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  6413. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  6414. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  6415. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  6416. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  6417. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  6418. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  6419. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  6420. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  6421. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  6422. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  6423. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  6424. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  6425. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  6426. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  6427. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  6428. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  6429. /* for systems using 64-bit format for bus addresses */
  6430. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  6431. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  6432. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  6433. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  6434. /* for systems using 32-bit format for bus addresses */
  6435. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  6436. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  6437. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  6438. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  6439. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  6440. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  6441. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  6442. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  6443. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  6444. do { \
  6445. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  6446. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  6447. } while (0)
  6448. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  6449. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  6450. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  6451. do { \
  6452. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  6453. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  6454. } while (0)
  6455. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  6456. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  6457. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  6458. do { \
  6459. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  6460. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  6461. } while (0)
  6462. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  6463. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  6464. /*
  6465. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  6466. * deliver the rx frames to the monitor mode interface.
  6467. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  6468. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  6469. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  6470. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  6471. */
  6472. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  6473. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  6474. do { \
  6475. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  6476. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  6477. } while (0)
  6478. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  6479. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  6480. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  6481. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  6482. do { \
  6483. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  6484. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  6485. } while (0)
  6486. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  6487. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  6488. /* for systems using 64-bit format for bus addresses */
  6489. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  6490. do { \
  6491. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  6492. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  6493. } while (0)
  6494. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  6495. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  6496. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  6497. do { \
  6498. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  6499. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  6500. } while (0)
  6501. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  6502. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  6503. /* for systems using 32-bit format for bus addresses */
  6504. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  6505. do { \
  6506. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  6507. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  6508. } while (0)
  6509. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  6510. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  6511. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  6512. do { \
  6513. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  6514. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  6515. } while (0)
  6516. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  6517. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  6518. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  6519. do { \
  6520. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  6521. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  6522. } while (0)
  6523. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  6524. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  6525. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  6526. do { \
  6527. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  6528. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  6529. } while (0)
  6530. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  6531. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  6532. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  6533. do { \
  6534. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  6535. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  6536. } while (0)
  6537. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  6538. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  6539. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  6540. do { \
  6541. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  6542. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  6543. } while (0)
  6544. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  6545. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  6546. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  6547. do { \
  6548. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  6549. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  6550. } while (0)
  6551. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  6552. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  6553. /* definitions used within target -> host rx indication message */
  6554. PREPACK struct htt_rx_ind_hdr_prefix_t
  6555. {
  6556. A_UINT32 /* word 0 */
  6557. msg_type: 8,
  6558. ext_tid: 5,
  6559. release_valid: 1,
  6560. flush_valid: 1,
  6561. reserved0: 1,
  6562. peer_id: 16;
  6563. A_UINT32 /* word 1 */
  6564. flush_start_seq_num: 6,
  6565. flush_end_seq_num: 6,
  6566. release_start_seq_num: 6,
  6567. release_end_seq_num: 6,
  6568. num_mpdu_ranges: 8;
  6569. } POSTPACK;
  6570. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  6571. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  6572. #define HTT_TGT_RSSI_INVALID 0x80
  6573. PREPACK struct htt_rx_ppdu_desc_t
  6574. {
  6575. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  6576. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  6577. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  6578. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  6579. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  6580. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  6581. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  6582. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  6583. A_UINT32 /* word 0 */
  6584. rssi_cmb: 8,
  6585. timestamp_submicrosec: 8,
  6586. phy_err_code: 8,
  6587. phy_err: 1,
  6588. legacy_rate: 4,
  6589. legacy_rate_sel: 1,
  6590. end_valid: 1,
  6591. start_valid: 1;
  6592. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  6593. union {
  6594. A_UINT32 /* word 1 */
  6595. rssi0_pri20: 8,
  6596. rssi0_ext20: 8,
  6597. rssi0_ext40: 8,
  6598. rssi0_ext80: 8;
  6599. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  6600. } u0;
  6601. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  6602. union {
  6603. A_UINT32 /* word 2 */
  6604. rssi1_pri20: 8,
  6605. rssi1_ext20: 8,
  6606. rssi1_ext40: 8,
  6607. rssi1_ext80: 8;
  6608. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  6609. } u1;
  6610. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  6611. union {
  6612. A_UINT32 /* word 3 */
  6613. rssi2_pri20: 8,
  6614. rssi2_ext20: 8,
  6615. rssi2_ext40: 8,
  6616. rssi2_ext80: 8;
  6617. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  6618. } u2;
  6619. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  6620. union {
  6621. A_UINT32 /* word 4 */
  6622. rssi3_pri20: 8,
  6623. rssi3_ext20: 8,
  6624. rssi3_ext40: 8,
  6625. rssi3_ext80: 8;
  6626. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  6627. } u3;
  6628. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  6629. A_UINT32 tsf32; /* word 5 */
  6630. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  6631. A_UINT32 timestamp_microsec; /* word 6 */
  6632. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  6633. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  6634. A_UINT32 /* word 7 */
  6635. vht_sig_a1: 24,
  6636. preamble_type: 8;
  6637. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  6638. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  6639. A_UINT32 /* word 8 */
  6640. vht_sig_a2: 24,
  6641. /* sa_ant_matrix
  6642. * For cases where a single rx chain has options to be connected to
  6643. * different rx antennas, show which rx antennas were in use during
  6644. * receipt of a given PPDU.
  6645. * This sa_ant_matrix provides a bitmask of the antennas used while
  6646. * receiving this frame.
  6647. */
  6648. sa_ant_matrix: 8;
  6649. } POSTPACK;
  6650. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  6651. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  6652. PREPACK struct htt_rx_ind_hdr_suffix_t
  6653. {
  6654. A_UINT32 /* word 0 */
  6655. fw_rx_desc_bytes: 16,
  6656. reserved0: 16;
  6657. } POSTPACK;
  6658. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  6659. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  6660. PREPACK struct htt_rx_ind_hdr_t
  6661. {
  6662. struct htt_rx_ind_hdr_prefix_t prefix;
  6663. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  6664. struct htt_rx_ind_hdr_suffix_t suffix;
  6665. } POSTPACK;
  6666. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  6667. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  6668. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  6669. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  6670. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  6671. /*
  6672. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  6673. * the offset into the HTT rx indication message at which the
  6674. * FW rx PPDU descriptor resides
  6675. */
  6676. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  6677. /*
  6678. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  6679. * the offset into the HTT rx indication message at which the
  6680. * header suffix (FW rx MSDU byte count) resides
  6681. */
  6682. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  6683. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  6684. /*
  6685. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  6686. * the offset into the HTT rx indication message at which the per-MSDU
  6687. * information starts
  6688. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  6689. * per-MSDU information portion of the message. The per-MSDU info itself
  6690. * starts at byte 12.
  6691. */
  6692. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  6693. /**
  6694. * @brief target -> host rx indication message definition
  6695. *
  6696. * @details
  6697. * The following field definitions describe the format of the rx indication
  6698. * message sent from the target to the host.
  6699. * The message consists of three major sections:
  6700. * 1. a fixed-length header
  6701. * 2. a variable-length list of firmware rx MSDU descriptors
  6702. * 3. one or more 4-octet MPDU range information elements
  6703. * The fixed length header itself has two sub-sections
  6704. * 1. the message meta-information, including identification of the
  6705. * sender and type of the received data, and a 4-octet flush/release IE
  6706. * 2. the firmware rx PPDU descriptor
  6707. *
  6708. * The format of the message is depicted below.
  6709. * in this depiction, the following abbreviations are used for information
  6710. * elements within the message:
  6711. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  6712. * elements associated with the PPDU start are valid.
  6713. * Specifically, the following fields are valid only if SV is set:
  6714. * RSSI (all variants), L, legacy rate, preamble type, service,
  6715. * VHT-SIG-A
  6716. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  6717. * elements associated with the PPDU end are valid.
  6718. * Specifically, the following fields are valid only if EV is set:
  6719. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  6720. * - L - Legacy rate selector - if legacy rates are used, this flag
  6721. * indicates whether the rate is from a CCK (L == 1) or OFDM
  6722. * (L == 0) PHY.
  6723. * - P - PHY error flag - boolean indication of whether the rx frame had
  6724. * a PHY error
  6725. *
  6726. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  6727. * |----------------+-------------------+---------------------+---------------|
  6728. * | peer ID | |RV|FV| ext TID | msg type |
  6729. * |--------------------------------------------------------------------------|
  6730. * | num | release | release | flush | flush |
  6731. * | MPDU | end | start | end | start |
  6732. * | ranges | seq num | seq num | seq num | seq num |
  6733. * |==========================================================================|
  6734. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  6735. * |V|V| | rate | | | timestamp | RSSI |
  6736. * |--------------------------------------------------------------------------|
  6737. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  6738. * |--------------------------------------------------------------------------|
  6739. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  6740. * |--------------------------------------------------------------------------|
  6741. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  6742. * |--------------------------------------------------------------------------|
  6743. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  6744. * |--------------------------------------------------------------------------|
  6745. * | TSF LSBs |
  6746. * |--------------------------------------------------------------------------|
  6747. * | microsec timestamp |
  6748. * |--------------------------------------------------------------------------|
  6749. * | preamble type | HT-SIG / VHT-SIG-A1 |
  6750. * |--------------------------------------------------------------------------|
  6751. * | service | HT-SIG / VHT-SIG-A2 |
  6752. * |==========================================================================|
  6753. * | reserved | FW rx desc bytes |
  6754. * |--------------------------------------------------------------------------|
  6755. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  6756. * | desc B3 | desc B2 | desc B1 | desc B0 |
  6757. * |--------------------------------------------------------------------------|
  6758. * : : :
  6759. * |--------------------------------------------------------------------------|
  6760. * | alignment | MSDU Rx |
  6761. * | padding | desc Bn |
  6762. * |--------------------------------------------------------------------------|
  6763. * | reserved | MPDU range status | MPDU count |
  6764. * |--------------------------------------------------------------------------|
  6765. * : reserved : MPDU range status : MPDU count :
  6766. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  6767. *
  6768. * Header fields:
  6769. * - MSG_TYPE
  6770. * Bits 7:0
  6771. * Purpose: identifies this as an rx indication message
  6772. * Value: 0x1
  6773. * - EXT_TID
  6774. * Bits 12:8
  6775. * Purpose: identify the traffic ID of the rx data, including
  6776. * special "extended" TID values for multicast, broadcast, and
  6777. * non-QoS data frames
  6778. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  6779. * - FLUSH_VALID (FV)
  6780. * Bit 13
  6781. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  6782. * is valid
  6783. * Value:
  6784. * 1 -> flush IE is valid and needs to be processed
  6785. * 0 -> flush IE is not valid and should be ignored
  6786. * - REL_VALID (RV)
  6787. * Bit 13
  6788. * Purpose: indicate whether the release IE (start/end sequence numbers)
  6789. * is valid
  6790. * Value:
  6791. * 1 -> release IE is valid and needs to be processed
  6792. * 0 -> release IE is not valid and should be ignored
  6793. * - PEER_ID
  6794. * Bits 31:16
  6795. * Purpose: Identify, by ID, which peer sent the rx data
  6796. * Value: ID of the peer who sent the rx data
  6797. * - FLUSH_SEQ_NUM_START
  6798. * Bits 5:0
  6799. * Purpose: Indicate the start of a series of MPDUs to flush
  6800. * Not all MPDUs within this series are necessarily valid - the host
  6801. * must check each sequence number within this range to see if the
  6802. * corresponding MPDU is actually present.
  6803. * This field is only valid if the FV bit is set.
  6804. * Value:
  6805. * The sequence number for the first MPDUs to check to flush.
  6806. * The sequence number is masked by 0x3f.
  6807. * - FLUSH_SEQ_NUM_END
  6808. * Bits 11:6
  6809. * Purpose: Indicate the end of a series of MPDUs to flush
  6810. * Value:
  6811. * The sequence number one larger than the sequence number of the
  6812. * last MPDU to check to flush.
  6813. * The sequence number is masked by 0x3f.
  6814. * Not all MPDUs within this series are necessarily valid - the host
  6815. * must check each sequence number within this range to see if the
  6816. * corresponding MPDU is actually present.
  6817. * This field is only valid if the FV bit is set.
  6818. * - REL_SEQ_NUM_START
  6819. * Bits 17:12
  6820. * Purpose: Indicate the start of a series of MPDUs to release.
  6821. * All MPDUs within this series are present and valid - the host
  6822. * need not check each sequence number within this range to see if
  6823. * the corresponding MPDU is actually present.
  6824. * This field is only valid if the RV bit is set.
  6825. * Value:
  6826. * The sequence number for the first MPDUs to check to release.
  6827. * The sequence number is masked by 0x3f.
  6828. * - REL_SEQ_NUM_END
  6829. * Bits 23:18
  6830. * Purpose: Indicate the end of a series of MPDUs to release.
  6831. * Value:
  6832. * The sequence number one larger than the sequence number of the
  6833. * last MPDU to check to release.
  6834. * The sequence number is masked by 0x3f.
  6835. * All MPDUs within this series are present and valid - the host
  6836. * need not check each sequence number within this range to see if
  6837. * the corresponding MPDU is actually present.
  6838. * This field is only valid if the RV bit is set.
  6839. * - NUM_MPDU_RANGES
  6840. * Bits 31:24
  6841. * Purpose: Indicate how many ranges of MPDUs are present.
  6842. * Each MPDU range consists of a series of contiguous MPDUs within the
  6843. * rx frame sequence which all have the same MPDU status.
  6844. * Value: 1-63 (typically a small number, like 1-3)
  6845. *
  6846. * Rx PPDU descriptor fields:
  6847. * - RSSI_CMB
  6848. * Bits 7:0
  6849. * Purpose: Combined RSSI from all active rx chains, across the active
  6850. * bandwidth.
  6851. * Value: RSSI dB units w.r.t. noise floor
  6852. * - TIMESTAMP_SUBMICROSEC
  6853. * Bits 15:8
  6854. * Purpose: high-resolution timestamp
  6855. * Value:
  6856. * Sub-microsecond time of PPDU reception.
  6857. * This timestamp ranges from [0,MAC clock MHz).
  6858. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  6859. * to form a high-resolution, large range rx timestamp.
  6860. * - PHY_ERR_CODE
  6861. * Bits 23:16
  6862. * Purpose:
  6863. * If the rx frame processing resulted in a PHY error, indicate what
  6864. * type of rx PHY error occurred.
  6865. * Value:
  6866. * This field is valid if the "P" (PHY_ERR) flag is set.
  6867. * TBD: document/specify the values for this field
  6868. * - PHY_ERR
  6869. * Bit 24
  6870. * Purpose: indicate whether the rx PPDU had a PHY error
  6871. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  6872. * - LEGACY_RATE
  6873. * Bits 28:25
  6874. * Purpose:
  6875. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  6876. * specify which rate was used.
  6877. * Value:
  6878. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  6879. * flag.
  6880. * If LEGACY_RATE_SEL is 0:
  6881. * 0x8: OFDM 48 Mbps
  6882. * 0x9: OFDM 24 Mbps
  6883. * 0xA: OFDM 12 Mbps
  6884. * 0xB: OFDM 6 Mbps
  6885. * 0xC: OFDM 54 Mbps
  6886. * 0xD: OFDM 36 Mbps
  6887. * 0xE: OFDM 18 Mbps
  6888. * 0xF: OFDM 9 Mbps
  6889. * If LEGACY_RATE_SEL is 1:
  6890. * 0x8: CCK 11 Mbps long preamble
  6891. * 0x9: CCK 5.5 Mbps long preamble
  6892. * 0xA: CCK 2 Mbps long preamble
  6893. * 0xB: CCK 1 Mbps long preamble
  6894. * 0xC: CCK 11 Mbps short preamble
  6895. * 0xD: CCK 5.5 Mbps short preamble
  6896. * 0xE: CCK 2 Mbps short preamble
  6897. * - LEGACY_RATE_SEL
  6898. * Bit 29
  6899. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  6900. * Value:
  6901. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  6902. * used a legacy rate.
  6903. * 0 -> OFDM, 1 -> CCK
  6904. * - END_VALID
  6905. * Bit 30
  6906. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6907. * the start of the PPDU are valid. Specifically, the following
  6908. * fields are only valid if END_VALID is set:
  6909. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  6910. * TIMESTAMP_SUBMICROSEC
  6911. * Value:
  6912. * 0 -> rx PPDU desc end fields are not valid
  6913. * 1 -> rx PPDU desc end fields are valid
  6914. * - START_VALID
  6915. * Bit 31
  6916. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6917. * the end of the PPDU are valid. Specifically, the following
  6918. * fields are only valid if START_VALID is set:
  6919. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  6920. * VHT-SIG-A
  6921. * Value:
  6922. * 0 -> rx PPDU desc start fields are not valid
  6923. * 1 -> rx PPDU desc start fields are valid
  6924. * - RSSI0_PRI20
  6925. * Bits 7:0
  6926. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  6927. * Value: RSSI dB units w.r.t. noise floor
  6928. *
  6929. * - RSSI0_EXT20
  6930. * Bits 7:0
  6931. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  6932. * (if the rx bandwidth was >= 40 MHz)
  6933. * Value: RSSI dB units w.r.t. noise floor
  6934. * - RSSI0_EXT40
  6935. * Bits 7:0
  6936. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  6937. * (if the rx bandwidth was >= 80 MHz)
  6938. * Value: RSSI dB units w.r.t. noise floor
  6939. * - RSSI0_EXT80
  6940. * Bits 7:0
  6941. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  6942. * (if the rx bandwidth was >= 160 MHz)
  6943. * Value: RSSI dB units w.r.t. noise floor
  6944. *
  6945. * - RSSI1_PRI20
  6946. * Bits 7:0
  6947. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  6948. * Value: RSSI dB units w.r.t. noise floor
  6949. * - RSSI1_EXT20
  6950. * Bits 7:0
  6951. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  6952. * (if the rx bandwidth was >= 40 MHz)
  6953. * Value: RSSI dB units w.r.t. noise floor
  6954. * - RSSI1_EXT40
  6955. * Bits 7:0
  6956. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  6957. * (if the rx bandwidth was >= 80 MHz)
  6958. * Value: RSSI dB units w.r.t. noise floor
  6959. * - RSSI1_EXT80
  6960. * Bits 7:0
  6961. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  6962. * (if the rx bandwidth was >= 160 MHz)
  6963. * Value: RSSI dB units w.r.t. noise floor
  6964. *
  6965. * - RSSI2_PRI20
  6966. * Bits 7:0
  6967. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  6968. * Value: RSSI dB units w.r.t. noise floor
  6969. * - RSSI2_EXT20
  6970. * Bits 7:0
  6971. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  6972. * (if the rx bandwidth was >= 40 MHz)
  6973. * Value: RSSI dB units w.r.t. noise floor
  6974. * - RSSI2_EXT40
  6975. * Bits 7:0
  6976. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  6977. * (if the rx bandwidth was >= 80 MHz)
  6978. * Value: RSSI dB units w.r.t. noise floor
  6979. * - RSSI2_EXT80
  6980. * Bits 7:0
  6981. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  6982. * (if the rx bandwidth was >= 160 MHz)
  6983. * Value: RSSI dB units w.r.t. noise floor
  6984. *
  6985. * - RSSI3_PRI20
  6986. * Bits 7:0
  6987. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  6988. * Value: RSSI dB units w.r.t. noise floor
  6989. * - RSSI3_EXT20
  6990. * Bits 7:0
  6991. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  6992. * (if the rx bandwidth was >= 40 MHz)
  6993. * Value: RSSI dB units w.r.t. noise floor
  6994. * - RSSI3_EXT40
  6995. * Bits 7:0
  6996. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  6997. * (if the rx bandwidth was >= 80 MHz)
  6998. * Value: RSSI dB units w.r.t. noise floor
  6999. * - RSSI3_EXT80
  7000. * Bits 7:0
  7001. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  7002. * (if the rx bandwidth was >= 160 MHz)
  7003. * Value: RSSI dB units w.r.t. noise floor
  7004. *
  7005. * - TSF32
  7006. * Bits 31:0
  7007. * Purpose: specify the time the rx PPDU was received, in TSF units
  7008. * Value: 32 LSBs of the TSF
  7009. * - TIMESTAMP_MICROSEC
  7010. * Bits 31:0
  7011. * Purpose: specify the time the rx PPDU was received, in microsecond units
  7012. * Value: PPDU rx time, in microseconds
  7013. * - VHT_SIG_A1
  7014. * Bits 23:0
  7015. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  7016. * from the rx PPDU
  7017. * Value:
  7018. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7019. * VHT-SIG-A1 data.
  7020. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7021. * first 24 bits of the HT-SIG data.
  7022. * Otherwise, this field is invalid.
  7023. * Refer to the the 802.11 protocol for the definition of the
  7024. * HT-SIG and VHT-SIG-A1 fields
  7025. * - VHT_SIG_A2
  7026. * Bits 23:0
  7027. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  7028. * from the rx PPDU
  7029. * Value:
  7030. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7031. * VHT-SIG-A2 data.
  7032. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7033. * last 24 bits of the HT-SIG data.
  7034. * Otherwise, this field is invalid.
  7035. * Refer to the the 802.11 protocol for the definition of the
  7036. * HT-SIG and VHT-SIG-A2 fields
  7037. * - PREAMBLE_TYPE
  7038. * Bits 31:24
  7039. * Purpose: indicate the PHY format of the received burst
  7040. * Value:
  7041. * 0x4: Legacy (OFDM/CCK)
  7042. * 0x8: HT
  7043. * 0x9: HT with TxBF
  7044. * 0xC: VHT
  7045. * 0xD: VHT with TxBF
  7046. * - SERVICE
  7047. * Bits 31:24
  7048. * Purpose: TBD
  7049. * Value: TBD
  7050. *
  7051. * Rx MSDU descriptor fields:
  7052. * - FW_RX_DESC_BYTES
  7053. * Bits 15:0
  7054. * Purpose: Indicate how many bytes in the Rx indication are used for
  7055. * FW Rx descriptors
  7056. *
  7057. * Payload fields:
  7058. * - MPDU_COUNT
  7059. * Bits 7:0
  7060. * Purpose: Indicate how many sequential MPDUs share the same status.
  7061. * All MPDUs within the indicated list are from the same RA-TA-TID.
  7062. * - MPDU_STATUS
  7063. * Bits 15:8
  7064. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  7065. * received successfully.
  7066. * Value:
  7067. * 0x1: success
  7068. * 0x2: FCS error
  7069. * 0x3: duplicate error
  7070. * 0x4: replay error
  7071. * 0x5: invalid peer
  7072. */
  7073. /* header fields */
  7074. #define HTT_RX_IND_EXT_TID_M 0x1f00
  7075. #define HTT_RX_IND_EXT_TID_S 8
  7076. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  7077. #define HTT_RX_IND_FLUSH_VALID_S 13
  7078. #define HTT_RX_IND_REL_VALID_M 0x4000
  7079. #define HTT_RX_IND_REL_VALID_S 14
  7080. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  7081. #define HTT_RX_IND_PEER_ID_S 16
  7082. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  7083. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  7084. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  7085. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  7086. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  7087. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  7088. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  7089. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  7090. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  7091. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  7092. /* rx PPDU descriptor fields */
  7093. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  7094. #define HTT_RX_IND_RSSI_CMB_S 0
  7095. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  7096. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  7097. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  7098. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  7099. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  7100. #define HTT_RX_IND_PHY_ERR_S 24
  7101. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  7102. #define HTT_RX_IND_LEGACY_RATE_S 25
  7103. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  7104. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  7105. #define HTT_RX_IND_END_VALID_M 0x40000000
  7106. #define HTT_RX_IND_END_VALID_S 30
  7107. #define HTT_RX_IND_START_VALID_M 0x80000000
  7108. #define HTT_RX_IND_START_VALID_S 31
  7109. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  7110. #define HTT_RX_IND_RSSI_PRI20_S 0
  7111. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  7112. #define HTT_RX_IND_RSSI_EXT20_S 8
  7113. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  7114. #define HTT_RX_IND_RSSI_EXT40_S 16
  7115. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  7116. #define HTT_RX_IND_RSSI_EXT80_S 24
  7117. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  7118. #define HTT_RX_IND_VHT_SIG_A1_S 0
  7119. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  7120. #define HTT_RX_IND_VHT_SIG_A2_S 0
  7121. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  7122. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  7123. #define HTT_RX_IND_SERVICE_M 0xff000000
  7124. #define HTT_RX_IND_SERVICE_S 24
  7125. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  7126. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  7127. /* rx MSDU descriptor fields */
  7128. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  7129. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  7130. /* payload fields */
  7131. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  7132. #define HTT_RX_IND_MPDU_COUNT_S 0
  7133. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  7134. #define HTT_RX_IND_MPDU_STATUS_S 8
  7135. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  7136. do { \
  7137. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  7138. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  7139. } while (0)
  7140. #define HTT_RX_IND_EXT_TID_GET(word) \
  7141. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  7142. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  7143. do { \
  7144. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  7145. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  7146. } while (0)
  7147. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  7148. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  7149. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  7150. do { \
  7151. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  7152. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  7153. } while (0)
  7154. #define HTT_RX_IND_REL_VALID_GET(word) \
  7155. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  7156. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  7157. do { \
  7158. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  7159. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  7160. } while (0)
  7161. #define HTT_RX_IND_PEER_ID_GET(word) \
  7162. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  7163. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  7164. do { \
  7165. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  7166. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  7167. } while (0)
  7168. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  7169. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  7170. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  7171. do { \
  7172. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  7173. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  7174. } while (0)
  7175. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  7176. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  7177. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  7178. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  7179. do { \
  7180. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  7181. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  7182. } while (0)
  7183. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  7184. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  7185. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  7186. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  7187. do { \
  7188. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  7189. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  7190. } while (0)
  7191. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  7192. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  7193. HTT_RX_IND_REL_SEQ_NUM_START_S)
  7194. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  7195. do { \
  7196. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  7197. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  7198. } while (0)
  7199. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  7200. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  7201. HTT_RX_IND_REL_SEQ_NUM_END_S)
  7202. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  7203. do { \
  7204. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  7205. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  7206. } while (0)
  7207. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  7208. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  7209. HTT_RX_IND_NUM_MPDU_RANGES_S)
  7210. /* FW rx PPDU descriptor fields */
  7211. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  7212. do { \
  7213. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  7214. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  7215. } while (0)
  7216. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  7217. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  7218. HTT_RX_IND_RSSI_CMB_S)
  7219. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  7220. do { \
  7221. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  7222. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  7223. } while (0)
  7224. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  7225. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  7226. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  7227. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  7228. do { \
  7229. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  7230. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  7231. } while (0)
  7232. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  7233. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  7234. HTT_RX_IND_PHY_ERR_CODE_S)
  7235. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  7236. do { \
  7237. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  7238. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  7239. } while (0)
  7240. #define HTT_RX_IND_PHY_ERR_GET(word) \
  7241. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  7242. HTT_RX_IND_PHY_ERR_S)
  7243. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  7244. do { \
  7245. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  7246. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  7247. } while (0)
  7248. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  7249. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  7250. HTT_RX_IND_LEGACY_RATE_S)
  7251. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  7252. do { \
  7253. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  7254. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  7255. } while (0)
  7256. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  7257. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  7258. HTT_RX_IND_LEGACY_RATE_SEL_S)
  7259. #define HTT_RX_IND_END_VALID_SET(word, value) \
  7260. do { \
  7261. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  7262. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  7263. } while (0)
  7264. #define HTT_RX_IND_END_VALID_GET(word) \
  7265. (((word) & HTT_RX_IND_END_VALID_M) >> \
  7266. HTT_RX_IND_END_VALID_S)
  7267. #define HTT_RX_IND_START_VALID_SET(word, value) \
  7268. do { \
  7269. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  7270. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  7271. } while (0)
  7272. #define HTT_RX_IND_START_VALID_GET(word) \
  7273. (((word) & HTT_RX_IND_START_VALID_M) >> \
  7274. HTT_RX_IND_START_VALID_S)
  7275. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  7276. do { \
  7277. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  7278. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  7279. } while (0)
  7280. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  7281. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  7282. HTT_RX_IND_RSSI_PRI20_S)
  7283. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  7284. do { \
  7285. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  7286. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  7287. } while (0)
  7288. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  7289. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  7290. HTT_RX_IND_RSSI_EXT20_S)
  7291. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  7292. do { \
  7293. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  7294. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  7295. } while (0)
  7296. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  7297. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  7298. HTT_RX_IND_RSSI_EXT40_S)
  7299. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  7300. do { \
  7301. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  7302. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  7303. } while (0)
  7304. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  7305. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  7306. HTT_RX_IND_RSSI_EXT80_S)
  7307. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  7308. do { \
  7309. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  7310. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  7311. } while (0)
  7312. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  7313. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  7314. HTT_RX_IND_VHT_SIG_A1_S)
  7315. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  7316. do { \
  7317. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  7318. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  7319. } while (0)
  7320. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  7321. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  7322. HTT_RX_IND_VHT_SIG_A2_S)
  7323. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  7324. do { \
  7325. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  7326. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  7327. } while (0)
  7328. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  7329. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  7330. HTT_RX_IND_PREAMBLE_TYPE_S)
  7331. #define HTT_RX_IND_SERVICE_SET(word, value) \
  7332. do { \
  7333. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  7334. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  7335. } while (0)
  7336. #define HTT_RX_IND_SERVICE_GET(word) \
  7337. (((word) & HTT_RX_IND_SERVICE_M) >> \
  7338. HTT_RX_IND_SERVICE_S)
  7339. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  7340. do { \
  7341. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  7342. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  7343. } while (0)
  7344. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  7345. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  7346. HTT_RX_IND_SA_ANT_MATRIX_S)
  7347. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  7348. do { \
  7349. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  7350. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  7351. } while (0)
  7352. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  7353. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  7354. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  7355. do { \
  7356. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  7357. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  7358. } while (0)
  7359. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  7360. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  7361. #define HTT_RX_IND_HL_BYTES \
  7362. (HTT_RX_IND_HDR_BYTES + \
  7363. 4 /* single FW rx MSDU descriptor */ + \
  7364. 4 /* single MPDU range information element */)
  7365. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  7366. /* Could we use one macro entry? */
  7367. #define HTT_WORD_SET(word, field, value) \
  7368. do { \
  7369. HTT_CHECK_SET_VAL(field, value); \
  7370. (word) |= ((value) << field ## _S); \
  7371. } while (0)
  7372. #define HTT_WORD_GET(word, field) \
  7373. (((word) & field ## _M) >> field ## _S)
  7374. PREPACK struct hl_htt_rx_ind_base {
  7375. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  7376. } POSTPACK;
  7377. /*
  7378. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  7379. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  7380. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  7381. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  7382. * htt_rx_ind_hl_rx_desc_t.
  7383. */
  7384. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  7385. struct htt_rx_ind_hl_rx_desc_t {
  7386. A_UINT8 ver;
  7387. A_UINT8 len;
  7388. struct {
  7389. A_UINT8
  7390. first_msdu: 1,
  7391. last_msdu: 1,
  7392. c3_failed: 1,
  7393. c4_failed: 1,
  7394. ipv6: 1,
  7395. tcp: 1,
  7396. udp: 1,
  7397. reserved: 1;
  7398. } flags;
  7399. /* NOTE: no reserved space - don't append any new fields here */
  7400. };
  7401. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  7402. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7403. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  7404. #define HTT_RX_IND_HL_RX_DESC_VER 0
  7405. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  7406. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7407. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  7408. #define HTT_RX_IND_HL_FLAG_OFFSET \
  7409. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7410. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  7411. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  7412. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  7413. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  7414. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  7415. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  7416. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  7417. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  7418. /* This structure is used in HL, the basic descriptor information
  7419. * used by host. the structure is translated by FW from HW desc
  7420. * or generated by FW. But in HL monitor mode, the host would use
  7421. * the same structure with LL.
  7422. */
  7423. PREPACK struct hl_htt_rx_desc_base {
  7424. A_UINT32
  7425. seq_num:12,
  7426. encrypted:1,
  7427. chan_info_present:1,
  7428. resv0:2,
  7429. mcast_bcast:1,
  7430. fragment:1,
  7431. key_id_oct:8,
  7432. resv1:6;
  7433. A_UINT32
  7434. pn_31_0;
  7435. union {
  7436. struct {
  7437. A_UINT16 pn_47_32;
  7438. A_UINT16 pn_63_48;
  7439. } pn16;
  7440. A_UINT32 pn_63_32;
  7441. } u0;
  7442. A_UINT32
  7443. pn_95_64;
  7444. A_UINT32
  7445. pn_127_96;
  7446. } POSTPACK;
  7447. /*
  7448. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  7449. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  7450. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  7451. * Please see htt_chan_change_t for description of the fields.
  7452. */
  7453. PREPACK struct htt_chan_info_t
  7454. {
  7455. A_UINT32 primary_chan_center_freq_mhz: 16,
  7456. contig_chan1_center_freq_mhz: 16;
  7457. A_UINT32 contig_chan2_center_freq_mhz: 16,
  7458. phy_mode: 8,
  7459. reserved: 8;
  7460. } POSTPACK;
  7461. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  7462. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  7463. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  7464. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  7465. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  7466. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  7467. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  7468. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  7469. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  7470. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  7471. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  7472. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  7473. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  7474. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  7475. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  7476. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  7477. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  7478. /* Channel information */
  7479. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  7480. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  7481. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  7482. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  7483. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  7484. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  7485. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  7486. #define HTT_CHAN_INFO_PHY_MODE_S 16
  7487. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  7488. do { \
  7489. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  7490. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  7491. } while (0)
  7492. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  7493. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  7494. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  7495. do { \
  7496. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  7497. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  7498. } while (0)
  7499. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  7500. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  7501. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  7502. do { \
  7503. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  7504. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  7505. } while (0)
  7506. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  7507. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  7508. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  7509. do { \
  7510. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  7511. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  7512. } while (0)
  7513. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  7514. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  7515. /*
  7516. * HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  7517. * @brief target -> host message definition for FW offloaded pkts
  7518. *
  7519. * @details
  7520. * The following field definitions describe the format of the firmware
  7521. * offload deliver message sent from the target to the host.
  7522. *
  7523. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  7524. *
  7525. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  7526. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  7527. * | reserved_1 | msg type |
  7528. * |--------------------------------------------------------------------------|
  7529. * | phy_timestamp_l32 |
  7530. * |--------------------------------------------------------------------------|
  7531. * | WORD2 (see below) |
  7532. * |--------------------------------------------------------------------------|
  7533. * | seqno | framectrl |
  7534. * |--------------------------------------------------------------------------|
  7535. * | reserved_3 | vdev_id | tid_num|
  7536. * |--------------------------------------------------------------------------|
  7537. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  7538. * |--------------------------------------------------------------------------|
  7539. *
  7540. * where:
  7541. * STAT = status
  7542. * F = format (802.3 vs. 802.11)
  7543. *
  7544. * definition for word 2
  7545. *
  7546. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  7547. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  7548. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  7549. * |--------------------------------------------------------------------------|
  7550. *
  7551. * where:
  7552. * PR = preamble
  7553. * BF = beamformed
  7554. */
  7555. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  7556. {
  7557. A_UINT32 /* word 0 */
  7558. msg_type:8, /* [ 7: 0] */
  7559. reserved_1:24; /* [31: 8] */
  7560. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  7561. A_UINT32 /* word 2 */
  7562. /* preamble:
  7563. * 0-OFDM,
  7564. * 1-CCk,
  7565. * 2-HT,
  7566. * 3-VHT
  7567. */
  7568. preamble: 2, /* [1:0] */
  7569. /* mcs:
  7570. * In case of HT preamble interpret
  7571. * MCS along with NSS.
  7572. * Valid values for HT are 0 to 7.
  7573. * HT mcs 0 with NSS 2 is mcs 8.
  7574. * Valid values for VHT are 0 to 9.
  7575. */
  7576. mcs: 4, /* [5:2] */
  7577. /* rate:
  7578. * This is applicable only for
  7579. * CCK and OFDM preamble type
  7580. * rate 0: OFDM 48 Mbps,
  7581. * 1: OFDM 24 Mbps,
  7582. * 2: OFDM 12 Mbps
  7583. * 3: OFDM 6 Mbps
  7584. * 4: OFDM 54 Mbps
  7585. * 5: OFDM 36 Mbps
  7586. * 6: OFDM 18 Mbps
  7587. * 7: OFDM 9 Mbps
  7588. * rate 0: CCK 11 Mbps Long
  7589. * 1: CCK 5.5 Mbps Long
  7590. * 2: CCK 2 Mbps Long
  7591. * 3: CCK 1 Mbps Long
  7592. * 4: CCK 11 Mbps Short
  7593. * 5: CCK 5.5 Mbps Short
  7594. * 6: CCK 2 Mbps Short
  7595. */
  7596. rate : 3, /* [ 8: 6] */
  7597. rssi : 8, /* [16: 9] units=dBm */
  7598. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  7599. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  7600. stbc : 1, /* [22] */
  7601. sgi : 1, /* [23] */
  7602. ldpc : 1, /* [24] */
  7603. beamformed: 1, /* [25] */
  7604. reserved_2: 6; /* [31:26] */
  7605. A_UINT32 /* word 3 */
  7606. framectrl:16, /* [15: 0] */
  7607. seqno:16; /* [31:16] */
  7608. A_UINT32 /* word 4 */
  7609. tid_num:5, /* [ 4: 0] actual TID number */
  7610. vdev_id:8, /* [12: 5] */
  7611. reserved_3:19; /* [31:13] */
  7612. A_UINT32 /* word 5 */
  7613. /* status:
  7614. * 0: tx_ok
  7615. * 1: retry
  7616. * 2: drop
  7617. * 3: filtered
  7618. * 4: abort
  7619. * 5: tid delete
  7620. * 6: sw abort
  7621. * 7: dropped by peer migration
  7622. */
  7623. status:3, /* [2:0] */
  7624. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  7625. tx_mpdu_bytes:16, /* [19:4] */
  7626. /* Indicates retry count of offloaded/local generated Data tx frames */
  7627. tx_retry_cnt:6, /* [25:20] */
  7628. reserved_4:6; /* [31:26] */
  7629. } POSTPACK;
  7630. /* FW offload deliver ind message header fields */
  7631. /* DWORD one */
  7632. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  7633. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  7634. /* DWORD two */
  7635. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  7636. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  7637. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  7638. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  7639. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  7640. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  7641. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  7642. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  7643. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  7644. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  7645. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  7646. #define HTT_FW_OFFLOAD_IND_BW_S 19
  7647. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  7648. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  7649. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  7650. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  7651. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  7652. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  7653. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  7654. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  7655. /* DWORD three*/
  7656. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  7657. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  7658. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  7659. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  7660. /* DWORD four */
  7661. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  7662. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  7663. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  7664. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  7665. /* DWORD five */
  7666. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  7667. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  7668. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  7669. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  7670. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  7671. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  7672. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  7673. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  7674. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  7675. do { \
  7676. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  7677. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  7678. } while (0)
  7679. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  7680. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  7681. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  7682. do { \
  7683. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  7684. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  7685. } while (0)
  7686. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  7687. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  7688. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  7689. do { \
  7690. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  7691. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  7692. } while (0)
  7693. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  7694. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  7695. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  7696. do { \
  7697. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  7698. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  7699. } while (0)
  7700. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  7701. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  7702. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  7703. do { \
  7704. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  7705. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  7706. } while (0)
  7707. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  7708. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  7709. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  7710. do { \
  7711. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  7712. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  7713. } while (0)
  7714. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  7715. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  7716. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  7717. do { \
  7718. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  7719. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  7720. } while (0)
  7721. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  7722. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  7723. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  7724. do { \
  7725. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  7726. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  7727. } while (0)
  7728. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  7729. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  7730. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  7731. do { \
  7732. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  7733. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  7734. } while (0)
  7735. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  7736. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  7737. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  7738. do { \
  7739. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  7740. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  7741. } while (0)
  7742. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  7743. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  7744. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  7745. do { \
  7746. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  7747. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  7748. } while (0)
  7749. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  7750. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  7751. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  7752. do { \
  7753. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  7754. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  7755. } while (0)
  7756. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  7757. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  7758. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  7759. do { \
  7760. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  7761. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  7762. } while (0)
  7763. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  7764. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  7765. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  7766. do { \
  7767. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  7768. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  7769. } while (0)
  7770. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  7771. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  7772. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  7773. do { \
  7774. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  7775. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  7776. } while (0)
  7777. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  7778. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  7779. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  7780. do { \
  7781. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  7782. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  7783. } while (0)
  7784. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  7785. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  7786. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  7787. do { \
  7788. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  7789. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  7790. } while (0)
  7791. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  7792. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  7793. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  7794. do { \
  7795. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  7796. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  7797. } while (0)
  7798. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  7799. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  7800. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  7801. do { \
  7802. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  7803. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  7804. } while (0)
  7805. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  7806. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  7807. /*
  7808. * @brief target -> host rx reorder flush message definition
  7809. *
  7810. * @details
  7811. * The following field definitions describe the format of the rx flush
  7812. * message sent from the target to the host.
  7813. * The message consists of a 4-octet header, followed by one or more
  7814. * 4-octet payload information elements.
  7815. *
  7816. * |31 24|23 8|7 0|
  7817. * |--------------------------------------------------------------|
  7818. * | TID | peer ID | msg type |
  7819. * |--------------------------------------------------------------|
  7820. * | seq num end | seq num start | MPDU status | reserved |
  7821. * |--------------------------------------------------------------|
  7822. * First DWORD:
  7823. * - MSG_TYPE
  7824. * Bits 7:0
  7825. * Purpose: identifies this as an rx flush message
  7826. * Value: 0x2
  7827. * - PEER_ID
  7828. * Bits 23:8 (only bits 18:8 actually used)
  7829. * Purpose: identify which peer's rx data is being flushed
  7830. * Value: (rx) peer ID
  7831. * - TID
  7832. * Bits 31:24 (only bits 27:24 actually used)
  7833. * Purpose: Specifies which traffic identifier's rx data is being flushed
  7834. * Value: traffic identifier
  7835. * Second DWORD:
  7836. * - MPDU_STATUS
  7837. * Bits 15:8
  7838. * Purpose:
  7839. * Indicate whether the flushed MPDUs should be discarded or processed.
  7840. * Value:
  7841. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  7842. * stages of rx processing
  7843. * other: discard the MPDUs
  7844. * It is anticipated that flush messages will always have
  7845. * MPDU status == 1, but the status flag is included for
  7846. * flexibility.
  7847. * - SEQ_NUM_START
  7848. * Bits 23:16
  7849. * Purpose:
  7850. * Indicate the start of a series of consecutive MPDUs being flushed.
  7851. * Not all MPDUs within this range are necessarily valid - the host
  7852. * must check each sequence number within this range to see if the
  7853. * corresponding MPDU is actually present.
  7854. * Value:
  7855. * The sequence number for the first MPDU in the sequence.
  7856. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7857. * - SEQ_NUM_END
  7858. * Bits 30:24
  7859. * Purpose:
  7860. * Indicate the end of a series of consecutive MPDUs being flushed.
  7861. * Value:
  7862. * The sequence number one larger than the sequence number of the
  7863. * last MPDU being flushed.
  7864. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7865. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  7866. * are to be released for further rx processing.
  7867. * Not all MPDUs within this range are necessarily valid - the host
  7868. * must check each sequence number within this range to see if the
  7869. * corresponding MPDU is actually present.
  7870. */
  7871. /* first DWORD */
  7872. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  7873. #define HTT_RX_FLUSH_PEER_ID_S 8
  7874. #define HTT_RX_FLUSH_TID_M 0xff000000
  7875. #define HTT_RX_FLUSH_TID_S 24
  7876. /* second DWORD */
  7877. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  7878. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  7879. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  7880. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  7881. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  7882. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  7883. #define HTT_RX_FLUSH_BYTES 8
  7884. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  7885. do { \
  7886. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  7887. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  7888. } while (0)
  7889. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  7890. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  7891. #define HTT_RX_FLUSH_TID_SET(word, value) \
  7892. do { \
  7893. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  7894. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  7895. } while (0)
  7896. #define HTT_RX_FLUSH_TID_GET(word) \
  7897. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  7898. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  7899. do { \
  7900. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  7901. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  7902. } while (0)
  7903. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  7904. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  7905. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  7906. do { \
  7907. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  7908. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  7909. } while (0)
  7910. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  7911. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  7912. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  7913. do { \
  7914. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  7915. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  7916. } while (0)
  7917. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  7918. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  7919. /*
  7920. * @brief target -> host rx pn check indication message
  7921. *
  7922. * @details
  7923. * The following field definitions describe the format of the Rx PN check
  7924. * indication message sent from the target to the host.
  7925. * The message consists of a 4-octet header, followed by the start and
  7926. * end sequence numbers to be released, followed by the PN IEs. Each PN
  7927. * IE is one octet containing the sequence number that failed the PN
  7928. * check.
  7929. *
  7930. * |31 24|23 8|7 0|
  7931. * |--------------------------------------------------------------|
  7932. * | TID | peer ID | msg type |
  7933. * |--------------------------------------------------------------|
  7934. * | Reserved | PN IE count | seq num end | seq num start|
  7935. * |--------------------------------------------------------------|
  7936. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  7937. * |--------------------------------------------------------------|
  7938. * First DWORD:
  7939. * - MSG_TYPE
  7940. * Bits 7:0
  7941. * Purpose: Identifies this as an rx pn check indication message
  7942. * Value: 0x2
  7943. * - PEER_ID
  7944. * Bits 23:8 (only bits 18:8 actually used)
  7945. * Purpose: identify which peer
  7946. * Value: (rx) peer ID
  7947. * - TID
  7948. * Bits 31:24 (only bits 27:24 actually used)
  7949. * Purpose: identify traffic identifier
  7950. * Value: traffic identifier
  7951. * Second DWORD:
  7952. * - SEQ_NUM_START
  7953. * Bits 7:0
  7954. * Purpose:
  7955. * Indicates the starting sequence number of the MPDU in this
  7956. * series of MPDUs that went though PN check.
  7957. * Value:
  7958. * The sequence number for the first MPDU in the sequence.
  7959. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7960. * - SEQ_NUM_END
  7961. * Bits 15:8
  7962. * Purpose:
  7963. * Indicates the ending sequence number of the MPDU in this
  7964. * series of MPDUs that went though PN check.
  7965. * Value:
  7966. * The sequence number one larger then the sequence number of the last
  7967. * MPDU being flushed.
  7968. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7969. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  7970. * for invalid PN numbers and are ready to be released for further processing.
  7971. * Not all MPDUs within this range are necessarily valid - the host
  7972. * must check each sequence number within this range to see if the
  7973. * corresponding MPDU is actually present.
  7974. * - PN_IE_COUNT
  7975. * Bits 23:16
  7976. * Purpose:
  7977. * Used to determine the variable number of PN information elements in this
  7978. * message
  7979. *
  7980. * PN information elements:
  7981. * - PN_IE_x-
  7982. * Purpose:
  7983. * Each PN information element contains the sequence number of the MPDU that
  7984. * has failed the target PN check.
  7985. * Value:
  7986. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  7987. * that failed the PN check.
  7988. */
  7989. /* first DWORD */
  7990. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  7991. #define HTT_RX_PN_IND_PEER_ID_S 8
  7992. #define HTT_RX_PN_IND_TID_M 0xff000000
  7993. #define HTT_RX_PN_IND_TID_S 24
  7994. /* second DWORD */
  7995. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  7996. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  7997. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  7998. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  7999. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  8000. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  8001. #define HTT_RX_PN_IND_BYTES 8
  8002. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  8003. do { \
  8004. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  8005. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  8006. } while (0)
  8007. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  8008. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  8009. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  8010. do { \
  8011. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  8012. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  8013. } while (0)
  8014. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  8015. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  8016. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  8017. do { \
  8018. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  8019. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  8020. } while (0)
  8021. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  8022. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  8023. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  8024. do { \
  8025. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  8026. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  8027. } while (0)
  8028. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  8029. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  8030. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  8031. do { \
  8032. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  8033. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  8034. } while (0)
  8035. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  8036. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  8037. /*
  8038. * @brief target -> host rx offload deliver message for LL system
  8039. *
  8040. * @details
  8041. * In a low latency system this message is sent whenever the offload
  8042. * manager flushes out the packets it has coalesced in its coalescing buffer.
  8043. * The DMA of the actual packets into host memory is done before sending out
  8044. * this message. This message indicates only how many MSDUs to reap. The
  8045. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  8046. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  8047. * DMA'd by the MAC directly into host memory these packets do not contain
  8048. * the MAC descriptors in the header portion of the packet. Instead they contain
  8049. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  8050. * message, the packets are delivered directly to the NW stack without going
  8051. * through the regular reorder buffering and PN checking path since it has
  8052. * already been done in target.
  8053. *
  8054. * |31 24|23 16|15 8|7 0|
  8055. * |-----------------------------------------------------------------------|
  8056. * | Total MSDU count | reserved | msg type |
  8057. * |-----------------------------------------------------------------------|
  8058. *
  8059. * @brief target -> host rx offload deliver message for HL system
  8060. *
  8061. * @details
  8062. * In a high latency system this message is sent whenever the offload manager
  8063. * flushes out the packets it has coalesced in its coalescing buffer. The
  8064. * actual packets are also carried along with this message. When the host
  8065. * receives this message, it is expected to deliver these packets to the NW
  8066. * stack directly instead of routing them through the reorder buffering and
  8067. * PN checking path since it has already been done in target.
  8068. *
  8069. * |31 24|23 16|15 8|7 0|
  8070. * |-----------------------------------------------------------------------|
  8071. * | Total MSDU count | reserved | msg type |
  8072. * |-----------------------------------------------------------------------|
  8073. * | peer ID | MSDU length |
  8074. * |-----------------------------------------------------------------------|
  8075. * | MSDU payload | FW Desc | tid | vdev ID |
  8076. * |-----------------------------------------------------------------------|
  8077. * | MSDU payload contd. |
  8078. * |-----------------------------------------------------------------------|
  8079. * | peer ID | MSDU length |
  8080. * |-----------------------------------------------------------------------|
  8081. * | MSDU payload | FW Desc | tid | vdev ID |
  8082. * |-----------------------------------------------------------------------|
  8083. * | MSDU payload contd. |
  8084. * |-----------------------------------------------------------------------|
  8085. *
  8086. */
  8087. /* first DWORD */
  8088. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  8089. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  8090. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  8091. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  8092. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  8093. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  8094. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  8095. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  8096. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  8097. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  8098. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  8099. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  8100. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  8101. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  8102. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  8103. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  8104. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  8105. do { \
  8106. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  8107. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  8108. } while (0)
  8109. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  8110. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  8111. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  8112. do { \
  8113. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  8114. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  8115. } while (0)
  8116. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  8117. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  8118. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  8119. do { \
  8120. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  8121. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  8122. } while (0)
  8123. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  8124. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  8125. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  8126. do { \
  8127. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  8128. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  8129. } while (0)
  8130. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  8131. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  8132. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  8133. do { \
  8134. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  8135. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  8136. } while (0)
  8137. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  8138. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  8139. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  8140. do { \
  8141. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  8142. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  8143. } while (0)
  8144. /**
  8145. * @brief target -> host rx peer map/unmap message definition
  8146. *
  8147. * @details
  8148. * The following diagram shows the format of the rx peer map message sent
  8149. * from the target to the host. This layout assumes the target operates
  8150. * as little-endian.
  8151. *
  8152. * This message always contains a SW peer ID. The main purpose of the
  8153. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8154. * with, so that the host can use that peer ID to determine which peer
  8155. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8156. * other purposes, such as identifying during tx completions which peer
  8157. * the tx frames in question were transmitted to.
  8158. *
  8159. * In certain generations of chips, the peer map message also contains
  8160. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  8161. * to identify which peer the frame needs to be forwarded to (i.e. the
  8162. * peer assocated with the Destination MAC Address within the packet),
  8163. * and particularly which vdev needs to transmit the frame (for cases
  8164. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  8165. * meaning as AST_INDEX_0.
  8166. * This DA-based peer ID that is provided for certain rx frames
  8167. * (the rx frames that need to be re-transmitted as tx frames)
  8168. * is the ID that the HW uses for referring to the peer in question,
  8169. * rather than the peer ID that the SW+FW use to refer to the peer.
  8170. *
  8171. *
  8172. * |31 24|23 16|15 8|7 0|
  8173. * |-----------------------------------------------------------------------|
  8174. * | SW peer ID | VDEV ID | msg type |
  8175. * |-----------------------------------------------------------------------|
  8176. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8177. * |-----------------------------------------------------------------------|
  8178. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8179. * |-----------------------------------------------------------------------|
  8180. *
  8181. *
  8182. * The following diagram shows the format of the rx peer unmap message sent
  8183. * from the target to the host.
  8184. *
  8185. * |31 24|23 16|15 8|7 0|
  8186. * |-----------------------------------------------------------------------|
  8187. * | SW peer ID | VDEV ID | msg type |
  8188. * |-----------------------------------------------------------------------|
  8189. *
  8190. * The following field definitions describe the format of the rx peer map
  8191. * and peer unmap messages sent from the target to the host.
  8192. * - MSG_TYPE
  8193. * Bits 7:0
  8194. * Purpose: identifies this as an rx peer map or peer unmap message
  8195. * Value: peer map -> 0x3, peer unmap -> 0x4
  8196. * - VDEV_ID
  8197. * Bits 15:8
  8198. * Purpose: Indicates which virtual device the peer is associated
  8199. * with.
  8200. * Value: vdev ID (used in the host to look up the vdev object)
  8201. * - PEER_ID (a.k.a. SW_PEER_ID)
  8202. * Bits 31:16
  8203. * Purpose: The peer ID (index) that WAL is allocating (map) or
  8204. * freeing (unmap)
  8205. * Value: (rx) peer ID
  8206. * - MAC_ADDR_L32 (peer map only)
  8207. * Bits 31:0
  8208. * Purpose: Identifies which peer node the peer ID is for.
  8209. * Value: lower 4 bytes of peer node's MAC address
  8210. * - MAC_ADDR_U16 (peer map only)
  8211. * Bits 15:0
  8212. * Purpose: Identifies which peer node the peer ID is for.
  8213. * Value: upper 2 bytes of peer node's MAC address
  8214. * - HW_PEER_ID
  8215. * Bits 31:16
  8216. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8217. * address, so for rx frames marked for rx --> tx forwarding, the
  8218. * host can determine from the HW peer ID provided as meta-data with
  8219. * the rx frame which peer the frame is supposed to be forwarded to.
  8220. * Value: ID used by the MAC HW to identify the peer
  8221. */
  8222. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  8223. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  8224. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  8225. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  8226. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  8227. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  8228. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  8229. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  8230. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  8231. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  8232. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  8233. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  8234. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  8235. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  8236. do { \
  8237. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  8238. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  8239. } while (0)
  8240. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  8241. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  8242. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  8243. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  8244. do { \
  8245. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  8246. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  8247. } while (0)
  8248. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  8249. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  8250. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  8251. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  8252. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  8253. do { \
  8254. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  8255. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  8256. } while (0)
  8257. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  8258. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  8259. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  8260. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  8261. #define HTT_RX_PEER_MAP_BYTES 12
  8262. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  8263. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  8264. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  8265. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  8266. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  8267. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  8268. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  8269. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  8270. #define HTT_RX_PEER_UNMAP_BYTES 4
  8271. /**
  8272. * @brief target -> host rx peer map V2 message definition
  8273. *
  8274. * @details
  8275. * The following diagram shows the format of the rx peer map v2 message sent
  8276. * from the target to the host. This layout assumes the target operates
  8277. * as little-endian.
  8278. *
  8279. * This message always contains a SW peer ID. The main purpose of the
  8280. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8281. * with, so that the host can use that peer ID to determine which peer
  8282. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8283. * other purposes, such as identifying during tx completions which peer
  8284. * the tx frames in question were transmitted to.
  8285. *
  8286. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  8287. * is used during rx --> tx frame forwarding to identify which peer the
  8288. * frame needs to be forwarded to (i.e. the peer assocated with the
  8289. * Destination MAC Address within the packet), and particularly which vdev
  8290. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  8291. * This DA-based peer ID that is provided for certain rx frames
  8292. * (the rx frames that need to be re-transmitted as tx frames)
  8293. * is the ID that the HW uses for referring to the peer in question,
  8294. * rather than the peer ID that the SW+FW use to refer to the peer.
  8295. *
  8296. * The HW peer id here is the same meaning as AST_INDEX_0.
  8297. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  8298. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  8299. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  8300. * AST is valid.
  8301. *
  8302. * |31 28|27 24|23 20|19 17|16|15 8|7 0|
  8303. * |-----------------------------------------------------------------------|
  8304. * | SW peer ID | VDEV ID | msg type |
  8305. * |-----------------------------------------------------------------------|
  8306. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8307. * |-----------------------------------------------------------------------|
  8308. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8309. * |-----------------------------------------------------------------------|
  8310. * | Reserved_20_31 |ASTVM|NH| AST Hash Value |
  8311. * |-----------------------------------------------------------------------|
  8312. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  8313. * |-----------------------------------------------------------------------|
  8314. * |TID valid low pri| TID valid hi pri| AST index 2 |
  8315. * |-----------------------------------------------------------------------|
  8316. * | Reserved_1 | AST index 3 |
  8317. * |-----------------------------------------------------------------------|
  8318. * | Reserved_2 |
  8319. * |-----------------------------------------------------------------------|
  8320. * Where:
  8321. * NH = Next Hop
  8322. * ASTVM = AST valid mask
  8323. * ASTFM = AST flow mask
  8324. *
  8325. * The following field definitions describe the format of the rx peer map v2
  8326. * messages sent from the target to the host.
  8327. * - MSG_TYPE
  8328. * Bits 7:0
  8329. * Purpose: identifies this as an rx peer map v2 message
  8330. * Value: peer map v2 -> 0x1e
  8331. * - VDEV_ID
  8332. * Bits 15:8
  8333. * Purpose: Indicates which virtual device the peer is associated with.
  8334. * Value: vdev ID (used in the host to look up the vdev object)
  8335. * - SW_PEER_ID
  8336. * Bits 31:16
  8337. * Purpose: The peer ID (index) that WAL is allocating
  8338. * Value: (rx) peer ID
  8339. * - MAC_ADDR_L32
  8340. * Bits 31:0
  8341. * Purpose: Identifies which peer node the peer ID is for.
  8342. * Value: lower 4 bytes of peer node's MAC address
  8343. * - MAC_ADDR_U16
  8344. * Bits 15:0
  8345. * Purpose: Identifies which peer node the peer ID is for.
  8346. * Value: upper 2 bytes of peer node's MAC address
  8347. * - HW_PEER_ID / AST_INDEX_0
  8348. * Bits 31:16
  8349. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8350. * address, so for rx frames marked for rx --> tx forwarding, the
  8351. * host can determine from the HW peer ID provided as meta-data with
  8352. * the rx frame which peer the frame is supposed to be forwarded to.
  8353. * Value: ID used by the MAC HW to identify the peer
  8354. * - AST_HASH_VALUE
  8355. * Bits 15:0
  8356. * Purpose: Indicates AST Hash value is required for the TCL AST index
  8357. * override feature.
  8358. * - NEXT_HOP
  8359. * Bit 16
  8360. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  8361. * (Wireless Distribution System).
  8362. * - AST_VALID_MASK
  8363. * Bits 19:17
  8364. * Purpose: Indicate if the AST 1 through AST 3 are valid
  8365. * - AST_INDEX_1
  8366. * Bits 15:0
  8367. * Purpose: indicate the second AST index for this peer
  8368. * - AST_0_FLOW_MASK
  8369. * Bits 19:16
  8370. * Purpose: identify the which flow the AST 0 entry corresponds to.
  8371. * - AST_1_FLOW_MASK
  8372. * Bits 23:20
  8373. * Purpose: identify the which flow the AST 1 entry corresponds to.
  8374. * - AST_2_FLOW_MASK
  8375. * Bits 27:24
  8376. * Purpose: identify the which flow the AST 2 entry corresponds to.
  8377. * - AST_3_FLOW_MASK
  8378. * Bits 31:28
  8379. * Purpose: identify the which flow the AST 3 entry corresponds to.
  8380. * - AST_INDEX_2
  8381. * Bits 15:0
  8382. * Purpose: indicate the third AST index for this peer
  8383. * - TID_VALID_HI_PRI
  8384. * Bits 23:16
  8385. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  8386. * - TID_VALID_LOW_PRI
  8387. * Bits 31:24
  8388. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  8389. * - AST_INDEX_3
  8390. * Bits 15:0
  8391. * Purpose: indicate the fourth AST index for this peer
  8392. */
  8393. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  8394. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  8395. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  8396. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  8397. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  8398. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  8399. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  8400. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  8401. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  8402. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  8403. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  8404. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  8405. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  8406. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  8407. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  8408. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  8409. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  8410. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  8411. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  8412. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  8413. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  8414. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  8415. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  8416. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  8417. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  8418. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  8419. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  8420. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  8421. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  8422. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  8423. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  8424. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  8425. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  8426. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  8427. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  8428. do { \
  8429. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  8430. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  8431. } while (0)
  8432. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  8433. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  8434. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  8435. do { \
  8436. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  8437. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  8438. } while (0)
  8439. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  8440. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  8441. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  8442. do { \
  8443. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  8444. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  8445. } while (0)
  8446. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  8447. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  8448. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  8449. do { \
  8450. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  8451. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  8452. } while (0)
  8453. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  8454. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  8455. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  8456. do { \
  8457. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  8458. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  8459. } while (0)
  8460. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  8461. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  8462. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  8463. do { \
  8464. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  8465. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  8466. } while (0)
  8467. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  8468. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  8469. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  8470. do { \
  8471. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  8472. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  8473. } while (0)
  8474. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  8475. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  8476. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  8477. do { \
  8478. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  8479. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  8480. } while (0)
  8481. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  8482. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  8483. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  8484. do { \
  8485. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  8486. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  8487. } while (0)
  8488. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  8489. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  8490. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  8491. do { \
  8492. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  8493. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  8494. } while (0)
  8495. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  8496. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  8497. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  8498. do { \
  8499. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  8500. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  8501. } while (0)
  8502. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  8503. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  8504. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  8505. do { \
  8506. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  8507. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  8508. } while (0)
  8509. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  8510. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  8511. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  8512. do { \
  8513. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  8514. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  8515. } while (0)
  8516. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  8517. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  8518. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  8519. do { \
  8520. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  8521. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  8522. } while (0)
  8523. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  8524. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  8525. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  8526. do { \
  8527. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  8528. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  8529. } while (0)
  8530. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  8531. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  8532. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8533. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  8534. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  8535. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  8536. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  8537. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  8538. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  8539. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  8540. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  8541. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  8542. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  8543. #define HTT_RX_PEER_MAP_V2_BYTES 32
  8544. /**
  8545. * @brief target -> host rx peer unmap V2 message definition
  8546. *
  8547. *
  8548. * The following diagram shows the format of the rx peer unmap message sent
  8549. * from the target to the host.
  8550. *
  8551. * |31 24|23 16|15 8|7 0|
  8552. * |-----------------------------------------------------------------------|
  8553. * | SW peer ID | VDEV ID | msg type |
  8554. * |-----------------------------------------------------------------------|
  8555. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8556. * |-----------------------------------------------------------------------|
  8557. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  8558. * |-----------------------------------------------------------------------|
  8559. * | Peer Delete Duration |
  8560. * |-----------------------------------------------------------------------|
  8561. * | Reserved_0 | WDS Free Count |
  8562. * |-----------------------------------------------------------------------|
  8563. * | Reserved_1 |
  8564. * |-----------------------------------------------------------------------|
  8565. * | Reserved_2 |
  8566. * |-----------------------------------------------------------------------|
  8567. *
  8568. *
  8569. * The following field definitions describe the format of the rx peer unmap
  8570. * messages sent from the target to the host.
  8571. * - MSG_TYPE
  8572. * Bits 7:0
  8573. * Purpose: identifies this as an rx peer unmap v2 message
  8574. * Value: peer unmap v2 -> 0x1f
  8575. * - VDEV_ID
  8576. * Bits 15:8
  8577. * Purpose: Indicates which virtual device the peer is associated
  8578. * with.
  8579. * Value: vdev ID (used in the host to look up the vdev object)
  8580. * - SW_PEER_ID
  8581. * Bits 31:16
  8582. * Purpose: The peer ID (index) that WAL is freeing
  8583. * Value: (rx) peer ID
  8584. * - MAC_ADDR_L32
  8585. * Bits 31:0
  8586. * Purpose: Identifies which peer node the peer ID is for.
  8587. * Value: lower 4 bytes of peer node's MAC address
  8588. * - MAC_ADDR_U16
  8589. * Bits 15:0
  8590. * Purpose: Identifies which peer node the peer ID is for.
  8591. * Value: upper 2 bytes of peer node's MAC address
  8592. * - NEXT_HOP
  8593. * Bits 16
  8594. * Purpose: Bit indicates next_hop AST entry used for WDS
  8595. * (Wireless Distribution System).
  8596. * - PEER_DELETE_DURATION
  8597. * Bits 31:0
  8598. * Purpose: Time taken to delete peer, in msec,
  8599. * Used for monitoring / debugging PEER delete response delay
  8600. * - PEER_WDS_FREE_COUNT
  8601. * Bits 15:0
  8602. * Purpose: Count of WDS entries deleted associated to peer deleted
  8603. */
  8604. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  8605. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  8606. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  8607. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  8608. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  8609. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  8610. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  8611. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  8612. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  8613. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  8614. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  8615. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  8616. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  8617. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  8618. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  8619. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  8620. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  8621. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  8622. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  8623. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  8624. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  8625. do { \
  8626. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  8627. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  8628. } while (0)
  8629. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  8630. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  8631. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  8632. do { \
  8633. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  8634. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  8635. } while (0)
  8636. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  8637. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  8638. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8639. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  8640. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  8641. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  8642. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  8643. /**
  8644. * @brief target -> host message specifying security parameters
  8645. *
  8646. * @details
  8647. * The following diagram shows the format of the security specification
  8648. * message sent from the target to the host.
  8649. * This security specification message tells the host whether a PN check is
  8650. * necessary on rx data frames, and if so, how large the PN counter is.
  8651. * This message also tells the host about the security processing to apply
  8652. * to defragmented rx frames - specifically, whether a Message Integrity
  8653. * Check is required, and the Michael key to use.
  8654. *
  8655. * |31 24|23 16|15|14 8|7 0|
  8656. * |-----------------------------------------------------------------------|
  8657. * | peer ID | U| security type | msg type |
  8658. * |-----------------------------------------------------------------------|
  8659. * | Michael Key K0 |
  8660. * |-----------------------------------------------------------------------|
  8661. * | Michael Key K1 |
  8662. * |-----------------------------------------------------------------------|
  8663. * | WAPI RSC Low0 |
  8664. * |-----------------------------------------------------------------------|
  8665. * | WAPI RSC Low1 |
  8666. * |-----------------------------------------------------------------------|
  8667. * | WAPI RSC Hi0 |
  8668. * |-----------------------------------------------------------------------|
  8669. * | WAPI RSC Hi1 |
  8670. * |-----------------------------------------------------------------------|
  8671. *
  8672. * The following field definitions describe the format of the security
  8673. * indication message sent from the target to the host.
  8674. * - MSG_TYPE
  8675. * Bits 7:0
  8676. * Purpose: identifies this as a security specification message
  8677. * Value: 0xb
  8678. * - SEC_TYPE
  8679. * Bits 14:8
  8680. * Purpose: specifies which type of security applies to the peer
  8681. * Value: htt_sec_type enum value
  8682. * - UNICAST
  8683. * Bit 15
  8684. * Purpose: whether this security is applied to unicast or multicast data
  8685. * Value: 1 -> unicast, 0 -> multicast
  8686. * - PEER_ID
  8687. * Bits 31:16
  8688. * Purpose: The ID number for the peer the security specification is for
  8689. * Value: peer ID
  8690. * - MICHAEL_KEY_K0
  8691. * Bits 31:0
  8692. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  8693. * Value: Michael Key K0 (if security type is TKIP)
  8694. * - MICHAEL_KEY_K1
  8695. * Bits 31:0
  8696. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  8697. * Value: Michael Key K1 (if security type is TKIP)
  8698. * - WAPI_RSC_LOW0
  8699. * Bits 31:0
  8700. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  8701. * Value: WAPI RSC Low0 (if security type is WAPI)
  8702. * - WAPI_RSC_LOW1
  8703. * Bits 31:0
  8704. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  8705. * Value: WAPI RSC Low1 (if security type is WAPI)
  8706. * - WAPI_RSC_HI0
  8707. * Bits 31:0
  8708. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  8709. * Value: WAPI RSC Hi0 (if security type is WAPI)
  8710. * - WAPI_RSC_HI1
  8711. * Bits 31:0
  8712. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  8713. * Value: WAPI RSC Hi1 (if security type is WAPI)
  8714. */
  8715. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  8716. #define HTT_SEC_IND_SEC_TYPE_S 8
  8717. #define HTT_SEC_IND_UNICAST_M 0x00008000
  8718. #define HTT_SEC_IND_UNICAST_S 15
  8719. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  8720. #define HTT_SEC_IND_PEER_ID_S 16
  8721. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  8722. do { \
  8723. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  8724. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  8725. } while (0)
  8726. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  8727. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  8728. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  8729. do { \
  8730. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  8731. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  8732. } while (0)
  8733. #define HTT_SEC_IND_UNICAST_GET(word) \
  8734. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  8735. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  8736. do { \
  8737. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  8738. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  8739. } while (0)
  8740. #define HTT_SEC_IND_PEER_ID_GET(word) \
  8741. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  8742. #define HTT_SEC_IND_BYTES 28
  8743. /**
  8744. * @brief target -> host rx ADDBA / DELBA message definitions
  8745. *
  8746. * @details
  8747. * The following diagram shows the format of the rx ADDBA message sent
  8748. * from the target to the host:
  8749. *
  8750. * |31 20|19 16|15 8|7 0|
  8751. * |---------------------------------------------------------------------|
  8752. * | peer ID | TID | window size | msg type |
  8753. * |---------------------------------------------------------------------|
  8754. *
  8755. * The following diagram shows the format of the rx DELBA message sent
  8756. * from the target to the host:
  8757. *
  8758. * |31 20|19 16|15 10|9 8|7 0|
  8759. * |---------------------------------------------------------------------|
  8760. * | peer ID | TID | reserved | IR| msg type |
  8761. * |---------------------------------------------------------------------|
  8762. *
  8763. * The following field definitions describe the format of the rx ADDBA
  8764. * and DELBA messages sent from the target to the host.
  8765. * - MSG_TYPE
  8766. * Bits 7:0
  8767. * Purpose: identifies this as an rx ADDBA or DELBA message
  8768. * Value: ADDBA -> 0x5, DELBA -> 0x6
  8769. * - IR (initiator / recipient)
  8770. * Bits 9:8 (DELBA only)
  8771. * Purpose: specify whether the DELBA handshake was initiated by the
  8772. * local STA/AP, or by the peer STA/AP
  8773. * Value:
  8774. * 0 - unspecified
  8775. * 1 - initiator (a.k.a. originator)
  8776. * 2 - recipient (a.k.a. responder)
  8777. * 3 - unused / reserved
  8778. * - WIN_SIZE
  8779. * Bits 15:8 (ADDBA only)
  8780. * Purpose: Specifies the length of the block ack window (max = 64).
  8781. * Value:
  8782. * block ack window length specified by the received ADDBA
  8783. * management message.
  8784. * - TID
  8785. * Bits 19:16
  8786. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  8787. * Value:
  8788. * TID specified by the received ADDBA or DELBA management message.
  8789. * - PEER_ID
  8790. * Bits 31:20
  8791. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  8792. * Value:
  8793. * ID (hash value) used by the host for fast, direct lookup of
  8794. * host SW peer info, including rx reorder states.
  8795. */
  8796. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  8797. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  8798. #define HTT_RX_ADDBA_TID_M 0xf0000
  8799. #define HTT_RX_ADDBA_TID_S 16
  8800. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  8801. #define HTT_RX_ADDBA_PEER_ID_S 20
  8802. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  8803. do { \
  8804. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  8805. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  8806. } while (0)
  8807. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  8808. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  8809. #define HTT_RX_ADDBA_TID_SET(word, value) \
  8810. do { \
  8811. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  8812. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  8813. } while (0)
  8814. #define HTT_RX_ADDBA_TID_GET(word) \
  8815. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  8816. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  8817. do { \
  8818. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  8819. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  8820. } while (0)
  8821. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  8822. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  8823. #define HTT_RX_ADDBA_BYTES 4
  8824. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  8825. #define HTT_RX_DELBA_INITIATOR_S 8
  8826. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  8827. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  8828. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  8829. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  8830. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  8831. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  8832. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  8833. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  8834. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  8835. do { \
  8836. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  8837. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  8838. } while (0)
  8839. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  8840. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  8841. #define HTT_RX_DELBA_BYTES 4
  8842. /**
  8843. * @brief tx queue group information element definition
  8844. *
  8845. * @details
  8846. * The following diagram shows the format of the tx queue group
  8847. * information element, which can be included in target --> host
  8848. * messages to specify the number of tx "credits" (tx descriptors
  8849. * for LL, or tx buffers for HL) available to a particular group
  8850. * of host-side tx queues, and which host-side tx queues belong to
  8851. * the group.
  8852. *
  8853. * |31|30 24|23 16|15|14|13 0|
  8854. * |------------------------------------------------------------------------|
  8855. * | X| reserved | tx queue grp ID | A| S| credit count |
  8856. * |------------------------------------------------------------------------|
  8857. * | vdev ID mask | AC mask |
  8858. * |------------------------------------------------------------------------|
  8859. *
  8860. * The following definitions describe the fields within the tx queue group
  8861. * information element:
  8862. * - credit_count
  8863. * Bits 13:1
  8864. * Purpose: specify how many tx credits are available to the tx queue group
  8865. * Value: An absolute or relative, positive or negative credit value
  8866. * The 'A' bit specifies whether the value is absolute or relative.
  8867. * The 'S' bit specifies whether the value is positive or negative.
  8868. * A negative value can only be relative, not absolute.
  8869. * An absolute value replaces any prior credit value the host has for
  8870. * the tx queue group in question.
  8871. * A relative value is added to the prior credit value the host has for
  8872. * the tx queue group in question.
  8873. * - sign
  8874. * Bit 14
  8875. * Purpose: specify whether the credit count is positive or negative
  8876. * Value: 0 -> positive, 1 -> negative
  8877. * - absolute
  8878. * Bit 15
  8879. * Purpose: specify whether the credit count is absolute or relative
  8880. * Value: 0 -> relative, 1 -> absolute
  8881. * - txq_group_id
  8882. * Bits 23:16
  8883. * Purpose: indicate which tx queue group's credit and/or membership are
  8884. * being specified
  8885. * Value: 0 to max_tx_queue_groups-1
  8886. * - reserved
  8887. * Bits 30:16
  8888. * Value: 0x0
  8889. * - eXtension
  8890. * Bit 31
  8891. * Purpose: specify whether another tx queue group info element follows
  8892. * Value: 0 -> no more tx queue group information elements
  8893. * 1 -> another tx queue group information element immediately follows
  8894. * - ac_mask
  8895. * Bits 15:0
  8896. * Purpose: specify which Access Categories belong to the tx queue group
  8897. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  8898. * the tx queue group.
  8899. * The AC bit-mask values are obtained by left-shifting by the
  8900. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  8901. * - vdev_id_mask
  8902. * Bits 31:16
  8903. * Purpose: specify which vdev's tx queues belong to the tx queue group
  8904. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  8905. * belong to the tx queue group.
  8906. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  8907. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  8908. */
  8909. PREPACK struct htt_txq_group {
  8910. A_UINT32
  8911. credit_count: 14,
  8912. sign: 1,
  8913. absolute: 1,
  8914. tx_queue_group_id: 8,
  8915. reserved0: 7,
  8916. extension: 1;
  8917. A_UINT32
  8918. ac_mask: 16,
  8919. vdev_id_mask: 16;
  8920. } POSTPACK;
  8921. /* first word */
  8922. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  8923. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  8924. #define HTT_TXQ_GROUP_SIGN_S 14
  8925. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  8926. #define HTT_TXQ_GROUP_ABS_S 15
  8927. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  8928. #define HTT_TXQ_GROUP_ID_S 16
  8929. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  8930. #define HTT_TXQ_GROUP_EXT_S 31
  8931. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  8932. /* second word */
  8933. #define HTT_TXQ_GROUP_AC_MASK_S 0
  8934. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  8935. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  8936. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  8937. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  8938. do { \
  8939. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  8940. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  8941. } while (0)
  8942. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  8943. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  8944. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  8945. do { \
  8946. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  8947. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  8948. } while (0)
  8949. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  8950. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  8951. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  8952. do { \
  8953. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  8954. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  8955. } while (0)
  8956. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  8957. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  8958. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  8959. do { \
  8960. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  8961. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  8962. } while (0)
  8963. #define HTT_TXQ_GROUP_ID_GET(_info) \
  8964. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  8965. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  8966. do { \
  8967. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  8968. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  8969. } while (0)
  8970. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  8971. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  8972. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  8973. do { \
  8974. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  8975. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  8976. } while (0)
  8977. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  8978. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  8979. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  8980. do { \
  8981. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  8982. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  8983. } while (0)
  8984. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  8985. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  8986. /**
  8987. * @brief target -> host TX completion indication message definition
  8988. *
  8989. * @details
  8990. * The following diagram shows the format of the TX completion indication sent
  8991. * from the target to the host
  8992. *
  8993. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  8994. * |-------------------------------------------------------------------|
  8995. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  8996. * |-------------------------------------------------------------------|
  8997. * payload:| MSDU1 ID | MSDU0 ID |
  8998. * |-------------------------------------------------------------------|
  8999. * : MSDU3 ID | MSDU2 ID :
  9000. * |-------------------------------------------------------------------|
  9001. * | struct htt_tx_compl_ind_append_retries |
  9002. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9003. * | struct htt_tx_compl_ind_append_tx_tstamp |
  9004. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9005. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  9006. * |-------------------------------------------------------------------|
  9007. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  9008. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9009. * | MSDU0 tx_tsf64_low |
  9010. * |-------------------------------------------------------------------|
  9011. * | MSDU0 tx_tsf64_high |
  9012. * |-------------------------------------------------------------------|
  9013. * | MSDU1 tx_tsf64_low |
  9014. * |-------------------------------------------------------------------|
  9015. * | MSDU1 tx_tsf64_high |
  9016. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9017. * | phy_timestamp |
  9018. * |-------------------------------------------------------------------|
  9019. * | rate specs (see below) |
  9020. * |-------------------------------------------------------------------|
  9021. * | seqctrl | framectrl |
  9022. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9023. * Where:
  9024. * A0 = append (a.k.a. append0)
  9025. * A1 = append1
  9026. * TP = MSDU tx power presence
  9027. * A2 = append2
  9028. * A3 = append3
  9029. * A4 = append4
  9030. *
  9031. * The following field definitions describe the format of the TX completion
  9032. * indication sent from the target to the host
  9033. * Header fields:
  9034. * - msg_type
  9035. * Bits 7:0
  9036. * Purpose: identifies this as HTT TX completion indication
  9037. * Value: 0x7
  9038. * - status
  9039. * Bits 10:8
  9040. * Purpose: the TX completion status of payload fragmentations descriptors
  9041. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  9042. * - tid
  9043. * Bits 14:11
  9044. * Purpose: the tid associated with those fragmentation descriptors. It is
  9045. * valid or not, depending on the tid_invalid bit.
  9046. * Value: 0 to 15
  9047. * - tid_invalid
  9048. * Bits 15:15
  9049. * Purpose: this bit indicates whether the tid field is valid or not
  9050. * Value: 0 indicates valid; 1 indicates invalid
  9051. * - num
  9052. * Bits 23:16
  9053. * Purpose: the number of payload in this indication
  9054. * Value: 1 to 255
  9055. * - append (a.k.a. append0)
  9056. * Bits 24:24
  9057. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  9058. * the number of tx retries for one MSDU at the end of this message
  9059. * Value: 0 indicates no appending; 1 indicates appending
  9060. * - append1
  9061. * Bits 25:25
  9062. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  9063. * contains the timestamp info for each TX msdu id in payload.
  9064. * The order of the timestamps matches the order of the MSDU IDs.
  9065. * Note that a big-endian host needs to account for the reordering
  9066. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9067. * conversion) when determining which tx timestamp corresponds to
  9068. * which MSDU ID.
  9069. * Value: 0 indicates no appending; 1 indicates appending
  9070. * - msdu_tx_power_presence
  9071. * Bits 26:26
  9072. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  9073. * for each MSDU referenced by the TX_COMPL_IND message.
  9074. * The tx power is reported in 0.5 dBm units.
  9075. * The order of the per-MSDU tx power reports matches the order
  9076. * of the MSDU IDs.
  9077. * Note that a big-endian host needs to account for the reordering
  9078. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9079. * conversion) when determining which Tx Power corresponds to
  9080. * which MSDU ID.
  9081. * Value: 0 indicates MSDU tx power reports are not appended,
  9082. * 1 indicates MSDU tx power reports are appended
  9083. * - append2
  9084. * Bits 27:27
  9085. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  9086. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  9087. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  9088. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  9089. * for each MSDU, for convenience.
  9090. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  9091. * this append2 bit is set).
  9092. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  9093. * dB above the noise floor.
  9094. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  9095. * 1 indicates MSDU ACK RSSI values are appended.
  9096. * - append3
  9097. * Bits 28:28
  9098. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  9099. * contains the tx tsf info based on wlan global TSF for
  9100. * each TX msdu id in payload.
  9101. * The order of the tx tsf matches the order of the MSDU IDs.
  9102. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  9103. * values to indicate the the lower 32 bits and higher 32 bits of
  9104. * the tx tsf.
  9105. * The tx_tsf64 here represents the time MSDU was acked and the
  9106. * tx_tsf64 has microseconds units.
  9107. * Value: 0 indicates no appending; 1 indicates appending
  9108. * - append4
  9109. * Bits 29:29
  9110. * Purpose: Indicate whether data frame control fields and fields required
  9111. * for radio tap header are appended for each MSDU in TX_COMP_IND
  9112. * message. The order of the this message matches the order of
  9113. * the MSDU IDs.
  9114. * Value: 0 indicates frame control fields and fields required for
  9115. * radio tap header values are not appended,
  9116. * 1 indicates frame control fields and fields required for
  9117. * radio tap header values are appended.
  9118. * Payload fields:
  9119. * - hmsdu_id
  9120. * Bits 15:0
  9121. * Purpose: this ID is used to track the Tx buffer in host
  9122. * Value: 0 to "size of host MSDU descriptor pool - 1"
  9123. */
  9124. PREPACK struct htt_tx_data_hdr_information {
  9125. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  9126. A_UINT32 /* word 1 */
  9127. /* preamble:
  9128. * 0-OFDM,
  9129. * 1-CCk,
  9130. * 2-HT,
  9131. * 3-VHT
  9132. */
  9133. preamble: 2, /* [1:0] */
  9134. /* mcs:
  9135. * In case of HT preamble interpret
  9136. * MCS along with NSS.
  9137. * Valid values for HT are 0 to 7.
  9138. * HT mcs 0 with NSS 2 is mcs 8.
  9139. * Valid values for VHT are 0 to 9.
  9140. */
  9141. mcs: 4, /* [5:2] */
  9142. /* rate:
  9143. * This is applicable only for
  9144. * CCK and OFDM preamble type
  9145. * rate 0: OFDM 48 Mbps,
  9146. * 1: OFDM 24 Mbps,
  9147. * 2: OFDM 12 Mbps
  9148. * 3: OFDM 6 Mbps
  9149. * 4: OFDM 54 Mbps
  9150. * 5: OFDM 36 Mbps
  9151. * 6: OFDM 18 Mbps
  9152. * 7: OFDM 9 Mbps
  9153. * rate 0: CCK 11 Mbps Long
  9154. * 1: CCK 5.5 Mbps Long
  9155. * 2: CCK 2 Mbps Long
  9156. * 3: CCK 1 Mbps Long
  9157. * 4: CCK 11 Mbps Short
  9158. * 5: CCK 5.5 Mbps Short
  9159. * 6: CCK 2 Mbps Short
  9160. */
  9161. rate : 3, /* [ 8: 6] */
  9162. rssi : 8, /* [16: 9] units=dBm */
  9163. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  9164. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  9165. stbc : 1, /* [22] */
  9166. sgi : 1, /* [23] */
  9167. ldpc : 1, /* [24] */
  9168. beamformed: 1, /* [25] */
  9169. /* tx_retry_cnt:
  9170. * Indicates retry count of data tx frames provided by the host.
  9171. */
  9172. tx_retry_cnt: 6; /* [31:26] */
  9173. A_UINT32 /* word 2 */
  9174. framectrl:16, /* [15: 0] */
  9175. seqno:16; /* [31:16] */
  9176. } POSTPACK;
  9177. #define HTT_TX_COMPL_IND_STATUS_S 8
  9178. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  9179. #define HTT_TX_COMPL_IND_TID_S 11
  9180. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  9181. #define HTT_TX_COMPL_IND_TID_INV_S 15
  9182. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  9183. #define HTT_TX_COMPL_IND_NUM_S 16
  9184. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  9185. #define HTT_TX_COMPL_IND_APPEND_S 24
  9186. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  9187. #define HTT_TX_COMPL_IND_APPEND1_S 25
  9188. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  9189. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  9190. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  9191. #define HTT_TX_COMPL_IND_APPEND2_S 27
  9192. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  9193. #define HTT_TX_COMPL_IND_APPEND3_S 28
  9194. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  9195. #define HTT_TX_COMPL_IND_APPEND4_S 29
  9196. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  9197. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  9198. do { \
  9199. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  9200. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  9201. } while (0)
  9202. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  9203. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  9204. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  9205. do { \
  9206. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  9207. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  9208. } while (0)
  9209. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  9210. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  9211. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  9212. do { \
  9213. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  9214. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  9215. } while (0)
  9216. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  9217. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  9218. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  9219. do { \
  9220. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  9221. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  9222. } while (0)
  9223. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  9224. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  9225. HTT_TX_COMPL_IND_TID_INV_S)
  9226. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  9227. do { \
  9228. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  9229. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  9230. } while (0)
  9231. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  9232. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  9233. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  9234. do { \
  9235. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  9236. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  9237. } while (0)
  9238. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  9239. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  9240. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  9241. do { \
  9242. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  9243. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  9244. } while (0)
  9245. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  9246. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  9247. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  9248. do { \
  9249. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  9250. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  9251. } while (0)
  9252. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  9253. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  9254. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  9255. do { \
  9256. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  9257. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  9258. } while (0)
  9259. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  9260. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  9261. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  9262. do { \
  9263. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  9264. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  9265. } while (0)
  9266. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  9267. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  9268. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  9269. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  9270. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  9271. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  9272. #define HTT_TX_COMPL_IND_STAT_OK 0
  9273. /* DISCARD:
  9274. * current meaning:
  9275. * MSDUs were queued for transmission but filtered by HW or SW
  9276. * without any over the air attempts
  9277. * legacy meaning (HL Rome):
  9278. * MSDUs were discarded by the target FW without any over the air
  9279. * attempts due to lack of space
  9280. */
  9281. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  9282. /* NO_ACK:
  9283. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  9284. */
  9285. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  9286. /* POSTPONE:
  9287. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  9288. * be downloaded again later (in the appropriate order), when they are
  9289. * deliverable.
  9290. */
  9291. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  9292. /*
  9293. * The PEER_DEL tx completion status is used for HL cases
  9294. * where the peer the frame is for has been deleted.
  9295. * The host has already discarded its copy of the frame, but
  9296. * it still needs the tx completion to restore its credit.
  9297. */
  9298. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  9299. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  9300. #define HTT_TX_COMPL_IND_STAT_DROP 5
  9301. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  9302. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  9303. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  9304. PREPACK struct htt_tx_compl_ind_base {
  9305. A_UINT32 hdr;
  9306. A_UINT16 payload[1/*or more*/];
  9307. } POSTPACK;
  9308. PREPACK struct htt_tx_compl_ind_append_retries {
  9309. A_UINT16 msdu_id;
  9310. A_UINT8 tx_retries;
  9311. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  9312. 0: this is the last append_retries struct */
  9313. } POSTPACK;
  9314. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  9315. A_UINT32 timestamp[1/*or more*/];
  9316. } POSTPACK;
  9317. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  9318. A_UINT32 tx_tsf64_low;
  9319. A_UINT32 tx_tsf64_high;
  9320. } POSTPACK;
  9321. /* htt_tx_data_hdr_information payload extension fields: */
  9322. /* DWORD zero */
  9323. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  9324. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  9325. /* DWORD one */
  9326. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  9327. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  9328. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  9329. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  9330. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  9331. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  9332. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  9333. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  9334. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  9335. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  9336. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  9337. #define HTT_FW_TX_DATA_HDR_BW_S 19
  9338. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  9339. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  9340. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  9341. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  9342. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  9343. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  9344. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  9345. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  9346. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  9347. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  9348. /* DWORD two */
  9349. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  9350. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  9351. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  9352. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  9353. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  9354. do { \
  9355. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  9356. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  9357. } while (0)
  9358. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  9359. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  9360. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  9361. do { \
  9362. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  9363. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  9364. } while (0)
  9365. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  9366. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  9367. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  9368. do { \
  9369. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  9370. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  9371. } while (0)
  9372. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  9373. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  9374. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  9375. do { \
  9376. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  9377. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  9378. } while (0)
  9379. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  9380. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  9381. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  9382. do { \
  9383. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  9384. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  9385. } while (0)
  9386. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  9387. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  9388. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  9389. do { \
  9390. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  9391. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  9392. } while (0)
  9393. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  9394. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  9395. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  9396. do { \
  9397. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  9398. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  9399. } while (0)
  9400. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  9401. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  9402. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  9403. do { \
  9404. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  9405. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  9406. } while (0)
  9407. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  9408. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  9409. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  9410. do { \
  9411. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  9412. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  9413. } while (0)
  9414. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  9415. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  9416. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  9417. do { \
  9418. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  9419. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  9420. } while (0)
  9421. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  9422. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  9423. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  9424. do { \
  9425. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  9426. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  9427. } while (0)
  9428. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  9429. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  9430. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  9431. do { \
  9432. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  9433. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  9434. } while (0)
  9435. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  9436. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  9437. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  9438. do { \
  9439. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  9440. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  9441. } while (0)
  9442. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  9443. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  9444. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  9445. do { \
  9446. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  9447. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  9448. } while (0)
  9449. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  9450. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  9451. /**
  9452. * @brief target -> host rate-control update indication message
  9453. *
  9454. * @details
  9455. * The following diagram shows the format of the RC Update message
  9456. * sent from the target to the host, while processing the tx-completion
  9457. * of a transmitted PPDU.
  9458. *
  9459. * |31 24|23 16|15 8|7 0|
  9460. * |-------------------------------------------------------------|
  9461. * | peer ID | vdev ID | msg_type |
  9462. * |-------------------------------------------------------------|
  9463. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  9464. * |-------------------------------------------------------------|
  9465. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  9466. * |-------------------------------------------------------------|
  9467. * | : |
  9468. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9469. * | : |
  9470. * |-------------------------------------------------------------|
  9471. * | : |
  9472. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9473. * | : |
  9474. * |-------------------------------------------------------------|
  9475. * : :
  9476. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9477. *
  9478. */
  9479. typedef struct {
  9480. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  9481. A_UINT32 rate_code_flags;
  9482. A_UINT32 flags; /* Encodes information such as excessive
  9483. retransmission, aggregate, some info
  9484. from .11 frame control,
  9485. STBC, LDPC, (SGI and Tx Chain Mask
  9486. are encoded in ptx_rc->flags field),
  9487. AMPDU truncation (BT/time based etc.),
  9488. RTS/CTS attempt */
  9489. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  9490. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  9491. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  9492. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  9493. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  9494. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  9495. } HTT_RC_TX_DONE_PARAMS;
  9496. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  9497. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  9498. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  9499. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  9500. #define HTT_RC_UPDATE_VDEVID_S 8
  9501. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  9502. #define HTT_RC_UPDATE_PEERID_S 16
  9503. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  9504. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  9505. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  9506. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  9507. do { \
  9508. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  9509. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  9510. } while (0)
  9511. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  9512. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  9513. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  9514. do { \
  9515. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  9516. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  9517. } while (0)
  9518. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  9519. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  9520. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  9521. do { \
  9522. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  9523. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  9524. } while (0)
  9525. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  9526. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  9527. /**
  9528. * @brief target -> host rx fragment indication message definition
  9529. *
  9530. * @details
  9531. * The following field definitions describe the format of the rx fragment
  9532. * indication message sent from the target to the host.
  9533. * The rx fragment indication message shares the format of the
  9534. * rx indication message, but not all fields from the rx indication message
  9535. * are relevant to the rx fragment indication message.
  9536. *
  9537. *
  9538. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9539. * |-----------+-------------------+---------------------+-------------|
  9540. * | peer ID | |FV| ext TID | msg type |
  9541. * |-------------------------------------------------------------------|
  9542. * | | flush | flush |
  9543. * | | end | start |
  9544. * | | seq num | seq num |
  9545. * |-------------------------------------------------------------------|
  9546. * | reserved | FW rx desc bytes |
  9547. * |-------------------------------------------------------------------|
  9548. * | | FW MSDU Rx |
  9549. * | | desc B0 |
  9550. * |-------------------------------------------------------------------|
  9551. * Header fields:
  9552. * - MSG_TYPE
  9553. * Bits 7:0
  9554. * Purpose: identifies this as an rx fragment indication message
  9555. * Value: 0xa
  9556. * - EXT_TID
  9557. * Bits 12:8
  9558. * Purpose: identify the traffic ID of the rx data, including
  9559. * special "extended" TID values for multicast, broadcast, and
  9560. * non-QoS data frames
  9561. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9562. * - FLUSH_VALID (FV)
  9563. * Bit 13
  9564. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9565. * is valid
  9566. * Value:
  9567. * 1 -> flush IE is valid and needs to be processed
  9568. * 0 -> flush IE is not valid and should be ignored
  9569. * - PEER_ID
  9570. * Bits 31:16
  9571. * Purpose: Identify, by ID, which peer sent the rx data
  9572. * Value: ID of the peer who sent the rx data
  9573. * - FLUSH_SEQ_NUM_START
  9574. * Bits 5:0
  9575. * Purpose: Indicate the start of a series of MPDUs to flush
  9576. * Not all MPDUs within this series are necessarily valid - the host
  9577. * must check each sequence number within this range to see if the
  9578. * corresponding MPDU is actually present.
  9579. * This field is only valid if the FV bit is set.
  9580. * Value:
  9581. * The sequence number for the first MPDUs to check to flush.
  9582. * The sequence number is masked by 0x3f.
  9583. * - FLUSH_SEQ_NUM_END
  9584. * Bits 11:6
  9585. * Purpose: Indicate the end of a series of MPDUs to flush
  9586. * Value:
  9587. * The sequence number one larger than the sequence number of the
  9588. * last MPDU to check to flush.
  9589. * The sequence number is masked by 0x3f.
  9590. * Not all MPDUs within this series are necessarily valid - the host
  9591. * must check each sequence number within this range to see if the
  9592. * corresponding MPDU is actually present.
  9593. * This field is only valid if the FV bit is set.
  9594. * Rx descriptor fields:
  9595. * - FW_RX_DESC_BYTES
  9596. * Bits 15:0
  9597. * Purpose: Indicate how many bytes in the Rx indication are used for
  9598. * FW Rx descriptors
  9599. * Value: 1
  9600. */
  9601. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  9602. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  9603. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  9604. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  9605. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  9606. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  9607. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  9608. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  9609. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  9610. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  9611. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  9612. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  9613. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  9614. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  9615. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  9616. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  9617. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  9618. #define HTT_RX_FRAG_IND_BYTES \
  9619. (4 /* msg hdr */ + \
  9620. 4 /* flush spec */ + \
  9621. 4 /* (unused) FW rx desc bytes spec */ + \
  9622. 4 /* FW rx desc */)
  9623. /**
  9624. * @brief target -> host test message definition
  9625. *
  9626. * @details
  9627. * The following field definitions describe the format of the test
  9628. * message sent from the target to the host.
  9629. * The message consists of a 4-octet header, followed by a variable
  9630. * number of 32-bit integer values, followed by a variable number
  9631. * of 8-bit character values.
  9632. *
  9633. * |31 16|15 8|7 0|
  9634. * |-----------------------------------------------------------|
  9635. * | num chars | num ints | msg type |
  9636. * |-----------------------------------------------------------|
  9637. * | int 0 |
  9638. * |-----------------------------------------------------------|
  9639. * | int 1 |
  9640. * |-----------------------------------------------------------|
  9641. * | ... |
  9642. * |-----------------------------------------------------------|
  9643. * | char 3 | char 2 | char 1 | char 0 |
  9644. * |-----------------------------------------------------------|
  9645. * | | | ... | char 4 |
  9646. * |-----------------------------------------------------------|
  9647. * - MSG_TYPE
  9648. * Bits 7:0
  9649. * Purpose: identifies this as a test message
  9650. * Value: HTT_MSG_TYPE_TEST
  9651. * - NUM_INTS
  9652. * Bits 15:8
  9653. * Purpose: indicate how many 32-bit integers follow the message header
  9654. * - NUM_CHARS
  9655. * Bits 31:16
  9656. * Purpose: indicate how many 8-bit charaters follow the series of integers
  9657. */
  9658. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  9659. #define HTT_RX_TEST_NUM_INTS_S 8
  9660. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  9661. #define HTT_RX_TEST_NUM_CHARS_S 16
  9662. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  9663. do { \
  9664. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  9665. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  9666. } while (0)
  9667. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  9668. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  9669. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  9670. do { \
  9671. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  9672. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  9673. } while (0)
  9674. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  9675. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  9676. /**
  9677. * @brief target -> host packet log message
  9678. *
  9679. * @details
  9680. * The following field definitions describe the format of the packet log
  9681. * message sent from the target to the host.
  9682. * The message consists of a 4-octet header,followed by a variable number
  9683. * of 32-bit character values.
  9684. *
  9685. * |31 16|15 12|11 10|9 8|7 0|
  9686. * |------------------------------------------------------------------|
  9687. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  9688. * |------------------------------------------------------------------|
  9689. * | payload |
  9690. * |------------------------------------------------------------------|
  9691. * - MSG_TYPE
  9692. * Bits 7:0
  9693. * Purpose: identifies this as a pktlog message
  9694. * Value: HTT_T2H_MSG_TYPE_PKTLOG
  9695. * - mac_id
  9696. * Bits 9:8
  9697. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  9698. * Value: 0-3
  9699. * - pdev_id
  9700. * Bits 11:10
  9701. * Purpose: pdev_id
  9702. * Value: 0-3
  9703. * 0 (for rings at SOC level),
  9704. * 1/2/3 PDEV -> 0/1/2
  9705. * - payload_size
  9706. * Bits 31:16
  9707. * Purpose: explicitly specify the payload size
  9708. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  9709. */
  9710. PREPACK struct htt_pktlog_msg {
  9711. A_UINT32 header;
  9712. A_UINT32 payload[1/* or more */];
  9713. } POSTPACK;
  9714. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  9715. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  9716. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  9717. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  9718. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  9719. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  9720. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  9721. do { \
  9722. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  9723. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  9724. } while (0)
  9725. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  9726. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  9727. HTT_T2H_PKTLOG_MAC_ID_S)
  9728. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  9729. do { \
  9730. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  9731. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  9732. } while (0)
  9733. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  9734. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  9735. HTT_T2H_PKTLOG_PDEV_ID_S)
  9736. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  9737. do { \
  9738. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  9739. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  9740. } while (0)
  9741. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  9742. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  9743. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  9744. /*
  9745. * Rx reorder statistics
  9746. * NB: all the fields must be defined in 4 octets size.
  9747. */
  9748. struct rx_reorder_stats {
  9749. /* Non QoS MPDUs received */
  9750. A_UINT32 deliver_non_qos;
  9751. /* MPDUs received in-order */
  9752. A_UINT32 deliver_in_order;
  9753. /* Flush due to reorder timer expired */
  9754. A_UINT32 deliver_flush_timeout;
  9755. /* Flush due to move out of window */
  9756. A_UINT32 deliver_flush_oow;
  9757. /* Flush due to DELBA */
  9758. A_UINT32 deliver_flush_delba;
  9759. /* MPDUs dropped due to FCS error */
  9760. A_UINT32 fcs_error;
  9761. /* MPDUs dropped due to monitor mode non-data packet */
  9762. A_UINT32 mgmt_ctrl;
  9763. /* Unicast-data MPDUs dropped due to invalid peer */
  9764. A_UINT32 invalid_peer;
  9765. /* MPDUs dropped due to duplication (non aggregation) */
  9766. A_UINT32 dup_non_aggr;
  9767. /* MPDUs dropped due to processed before */
  9768. A_UINT32 dup_past;
  9769. /* MPDUs dropped due to duplicate in reorder queue */
  9770. A_UINT32 dup_in_reorder;
  9771. /* Reorder timeout happened */
  9772. A_UINT32 reorder_timeout;
  9773. /* invalid bar ssn */
  9774. A_UINT32 invalid_bar_ssn;
  9775. /* reorder reset due to bar ssn */
  9776. A_UINT32 ssn_reset;
  9777. /* Flush due to delete peer */
  9778. A_UINT32 deliver_flush_delpeer;
  9779. /* Flush due to offload*/
  9780. A_UINT32 deliver_flush_offload;
  9781. /* Flush due to out of buffer*/
  9782. A_UINT32 deliver_flush_oob;
  9783. /* MPDUs dropped due to PN check fail */
  9784. A_UINT32 pn_fail;
  9785. /* MPDUs dropped due to unable to allocate memory */
  9786. A_UINT32 store_fail;
  9787. /* Number of times the tid pool alloc succeeded */
  9788. A_UINT32 tid_pool_alloc_succ;
  9789. /* Number of times the MPDU pool alloc succeeded */
  9790. A_UINT32 mpdu_pool_alloc_succ;
  9791. /* Number of times the MSDU pool alloc succeeded */
  9792. A_UINT32 msdu_pool_alloc_succ;
  9793. /* Number of times the tid pool alloc failed */
  9794. A_UINT32 tid_pool_alloc_fail;
  9795. /* Number of times the MPDU pool alloc failed */
  9796. A_UINT32 mpdu_pool_alloc_fail;
  9797. /* Number of times the MSDU pool alloc failed */
  9798. A_UINT32 msdu_pool_alloc_fail;
  9799. /* Number of times the tid pool freed */
  9800. A_UINT32 tid_pool_free;
  9801. /* Number of times the MPDU pool freed */
  9802. A_UINT32 mpdu_pool_free;
  9803. /* Number of times the MSDU pool freed */
  9804. A_UINT32 msdu_pool_free;
  9805. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  9806. A_UINT32 msdu_queued;
  9807. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  9808. A_UINT32 msdu_recycled;
  9809. /* Number of MPDUs with invalid peer but A2 found in AST */
  9810. A_UINT32 invalid_peer_a2_in_ast;
  9811. /* Number of MPDUs with invalid peer but A3 found in AST */
  9812. A_UINT32 invalid_peer_a3_in_ast;
  9813. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  9814. A_UINT32 invalid_peer_bmc_mpdus;
  9815. /* Number of MSDUs with err attention word */
  9816. A_UINT32 rxdesc_err_att;
  9817. /* Number of MSDUs with flag of peer_idx_invalid */
  9818. A_UINT32 rxdesc_err_peer_idx_inv;
  9819. /* Number of MSDUs with flag of peer_idx_timeout */
  9820. A_UINT32 rxdesc_err_peer_idx_to;
  9821. /* Number of MSDUs with flag of overflow */
  9822. A_UINT32 rxdesc_err_ov;
  9823. /* Number of MSDUs with flag of msdu_length_err */
  9824. A_UINT32 rxdesc_err_msdu_len;
  9825. /* Number of MSDUs with flag of mpdu_length_err */
  9826. A_UINT32 rxdesc_err_mpdu_len;
  9827. /* Number of MSDUs with flag of tkip_mic_err */
  9828. A_UINT32 rxdesc_err_tkip_mic;
  9829. /* Number of MSDUs with flag of decrypt_err */
  9830. A_UINT32 rxdesc_err_decrypt;
  9831. /* Number of MSDUs with flag of fcs_err */
  9832. A_UINT32 rxdesc_err_fcs;
  9833. /* Number of Unicast (bc_mc bit is not set in attention word)
  9834. * frames with invalid peer handler
  9835. */
  9836. A_UINT32 rxdesc_uc_msdus_inv_peer;
  9837. /* Number of unicast frame directly (direct bit is set in attention word)
  9838. * to DUT with invalid peer handler
  9839. */
  9840. A_UINT32 rxdesc_direct_msdus_inv_peer;
  9841. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  9842. * frames with invalid peer handler
  9843. */
  9844. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  9845. /* Number of MSDUs dropped due to no first MSDU flag */
  9846. A_UINT32 rxdesc_no_1st_msdu;
  9847. /* Number of MSDUs droped due to ring overflow */
  9848. A_UINT32 msdu_drop_ring_ov;
  9849. /* Number of MSDUs dropped due to FC mismatch */
  9850. A_UINT32 msdu_drop_fc_mismatch;
  9851. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  9852. A_UINT32 msdu_drop_mgmt_remote_ring;
  9853. /* Number of MSDUs dropped due to errors not reported in attention word */
  9854. A_UINT32 msdu_drop_misc;
  9855. /* Number of MSDUs go to offload before reorder */
  9856. A_UINT32 offload_msdu_wal;
  9857. /* Number of data frame dropped by offload after reorder */
  9858. A_UINT32 offload_msdu_reorder;
  9859. /* Number of MPDUs with sequence number in the past and within the BA window */
  9860. A_UINT32 dup_past_within_window;
  9861. /* Number of MPDUs with sequence number in the past and outside the BA window */
  9862. A_UINT32 dup_past_outside_window;
  9863. /* Number of MSDUs with decrypt/MIC error */
  9864. A_UINT32 rxdesc_err_decrypt_mic;
  9865. /* Number of data MSDUs received on both local and remote rings */
  9866. A_UINT32 data_msdus_on_both_rings;
  9867. /* MPDUs never filled */
  9868. A_UINT32 holes_not_filled;
  9869. };
  9870. /*
  9871. * Rx Remote buffer statistics
  9872. * NB: all the fields must be defined in 4 octets size.
  9873. */
  9874. struct rx_remote_buffer_mgmt_stats {
  9875. /* Total number of MSDUs reaped for Rx processing */
  9876. A_UINT32 remote_reaped;
  9877. /* MSDUs recycled within firmware */
  9878. A_UINT32 remote_recycled;
  9879. /* MSDUs stored by Data Rx */
  9880. A_UINT32 data_rx_msdus_stored;
  9881. /* Number of HTT indications from WAL Rx MSDU */
  9882. A_UINT32 wal_rx_ind;
  9883. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  9884. A_UINT32 wal_rx_ind_unconsumed;
  9885. /* Number of HTT indications from Data Rx MSDU */
  9886. A_UINT32 data_rx_ind;
  9887. /* Number of unconsumed HTT indications from Data Rx MSDU */
  9888. A_UINT32 data_rx_ind_unconsumed;
  9889. /* Number of HTT indications from ATHBUF */
  9890. A_UINT32 athbuf_rx_ind;
  9891. /* Number of remote buffers requested for refill */
  9892. A_UINT32 refill_buf_req;
  9893. /* Number of remote buffers filled by the host */
  9894. A_UINT32 refill_buf_rsp;
  9895. /* Number of times MAC hw_index = f/w write_index */
  9896. A_INT32 mac_no_bufs;
  9897. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  9898. A_INT32 fw_indices_equal;
  9899. /* Number of times f/w finds no buffers to post */
  9900. A_INT32 host_no_bufs;
  9901. };
  9902. /*
  9903. * TXBF MU/SU packets and NDPA statistics
  9904. * NB: all the fields must be defined in 4 octets size.
  9905. */
  9906. struct rx_txbf_musu_ndpa_pkts_stats {
  9907. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  9908. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  9909. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  9910. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  9911. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  9912. A_UINT32 reserved[3]; /* must be set to 0x0 */
  9913. };
  9914. /*
  9915. * htt_dbg_stats_status -
  9916. * present - The requested stats have been delivered in full.
  9917. * This indicates that either the stats information was contained
  9918. * in its entirety within this message, or else this message
  9919. * completes the delivery of the requested stats info that was
  9920. * partially delivered through earlier STATS_CONF messages.
  9921. * partial - The requested stats have been delivered in part.
  9922. * One or more subsequent STATS_CONF messages with the same
  9923. * cookie value will be sent to deliver the remainder of the
  9924. * information.
  9925. * error - The requested stats could not be delivered, for example due
  9926. * to a shortage of memory to construct a message holding the
  9927. * requested stats.
  9928. * invalid - The requested stat type is either not recognized, or the
  9929. * target is configured to not gather the stats type in question.
  9930. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9931. * series_done - This special value indicates that no further stats info
  9932. * elements are present within a series of stats info elems
  9933. * (within a stats upload confirmation message).
  9934. */
  9935. enum htt_dbg_stats_status {
  9936. HTT_DBG_STATS_STATUS_PRESENT = 0,
  9937. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  9938. HTT_DBG_STATS_STATUS_ERROR = 2,
  9939. HTT_DBG_STATS_STATUS_INVALID = 3,
  9940. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  9941. };
  9942. /**
  9943. * @brief target -> host statistics upload
  9944. *
  9945. * @details
  9946. * The following field definitions describe the format of the HTT target
  9947. * to host stats upload confirmation message.
  9948. * The message contains a cookie echoed from the HTT host->target stats
  9949. * upload request, which identifies which request the confirmation is
  9950. * for, and a series of tag-length-value stats information elements.
  9951. * The tag-length header for each stats info element also includes a
  9952. * status field, to indicate whether the request for the stat type in
  9953. * question was fully met, partially met, unable to be met, or invalid
  9954. * (if the stat type in question is disabled in the target).
  9955. * A special value of all 1's in this status field is used to indicate
  9956. * the end of the series of stats info elements.
  9957. *
  9958. *
  9959. * |31 16|15 8|7 5|4 0|
  9960. * |------------------------------------------------------------|
  9961. * | reserved | msg type |
  9962. * |------------------------------------------------------------|
  9963. * | cookie LSBs |
  9964. * |------------------------------------------------------------|
  9965. * | cookie MSBs |
  9966. * |------------------------------------------------------------|
  9967. * | stats entry length | reserved | S |stat type|
  9968. * |------------------------------------------------------------|
  9969. * | |
  9970. * | type-specific stats info |
  9971. * | |
  9972. * |------------------------------------------------------------|
  9973. * | stats entry length | reserved | S |stat type|
  9974. * |------------------------------------------------------------|
  9975. * | |
  9976. * | type-specific stats info |
  9977. * | |
  9978. * |------------------------------------------------------------|
  9979. * | n/a | reserved | 111 | n/a |
  9980. * |------------------------------------------------------------|
  9981. * Header fields:
  9982. * - MSG_TYPE
  9983. * Bits 7:0
  9984. * Purpose: identifies this is a statistics upload confirmation message
  9985. * Value: 0x9
  9986. * - COOKIE_LSBS
  9987. * Bits 31:0
  9988. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9989. * message with its preceding host->target stats request message.
  9990. * Value: LSBs of the opaque cookie specified by the host-side requestor
  9991. * - COOKIE_MSBS
  9992. * Bits 31:0
  9993. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9994. * message with its preceding host->target stats request message.
  9995. * Value: MSBs of the opaque cookie specified by the host-side requestor
  9996. *
  9997. * Stats Information Element tag-length header fields:
  9998. * - STAT_TYPE
  9999. * Bits 4:0
  10000. * Purpose: identifies the type of statistics info held in the
  10001. * following information element
  10002. * Value: htt_dbg_stats_type
  10003. * - STATUS
  10004. * Bits 7:5
  10005. * Purpose: indicate whether the requested stats are present
  10006. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  10007. * the completion of the stats entry series
  10008. * - LENGTH
  10009. * Bits 31:16
  10010. * Purpose: indicate the stats information size
  10011. * Value: This field specifies the number of bytes of stats information
  10012. * that follows the element tag-length header.
  10013. * It is expected but not required that this length is a multiple of
  10014. * 4 bytes. Even if the length is not an integer multiple of 4, the
  10015. * subsequent stats entry header will begin on a 4-byte aligned
  10016. * boundary.
  10017. */
  10018. #define HTT_T2H_STATS_COOKIE_SIZE 8
  10019. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  10020. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  10021. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  10022. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  10023. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  10024. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  10025. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  10026. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  10027. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  10028. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  10029. do { \
  10030. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  10031. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  10032. } while (0)
  10033. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  10034. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  10035. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  10036. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  10037. do { \
  10038. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  10039. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  10040. } while (0)
  10041. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  10042. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  10043. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  10044. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  10045. do { \
  10046. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  10047. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  10048. } while (0)
  10049. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  10050. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  10051. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  10052. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  10053. #define HTT_MAX_AGGR 64
  10054. #define HTT_HL_MAX_AGGR 18
  10055. /**
  10056. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  10057. *
  10058. * @details
  10059. * The following field definitions describe the format of the HTT host
  10060. * to target frag_desc/msdu_ext bank configuration message.
  10061. * The message contains the based address and the min and max id of the
  10062. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  10063. * MSDU_EXT/FRAG_DESC.
  10064. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  10065. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  10066. * the hardware does the mapping/translation.
  10067. *
  10068. * Total banks that can be configured is configured to 16.
  10069. *
  10070. * This should be called before any TX has be initiated by the HTT
  10071. *
  10072. * |31 16|15 8|7 5|4 0|
  10073. * |------------------------------------------------------------|
  10074. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  10075. * |------------------------------------------------------------|
  10076. * | BANK0_BASE_ADDRESS (bits 31:0) |
  10077. #if HTT_PADDR64
  10078. * | BANK0_BASE_ADDRESS (bits 63:32) |
  10079. #endif
  10080. * |------------------------------------------------------------|
  10081. * | ... |
  10082. * |------------------------------------------------------------|
  10083. * | BANK15_BASE_ADDRESS (bits 31:0) |
  10084. #if HTT_PADDR64
  10085. * | BANK15_BASE_ADDRESS (bits 63:32) |
  10086. #endif
  10087. * |------------------------------------------------------------|
  10088. * | BANK0_MAX_ID | BANK0_MIN_ID |
  10089. * |------------------------------------------------------------|
  10090. * | ... |
  10091. * |------------------------------------------------------------|
  10092. * | BANK15_MAX_ID | BANK15_MIN_ID |
  10093. * |------------------------------------------------------------|
  10094. * Header fields:
  10095. * - MSG_TYPE
  10096. * Bits 7:0
  10097. * Value: 0x6
  10098. * for systems with 64-bit format for bus addresses:
  10099. * - BANKx_BASE_ADDRESS_LO
  10100. * Bits 31:0
  10101. * Purpose: Provide a mechanism to specify the base address of the
  10102. * MSDU_EXT bank physical/bus address.
  10103. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  10104. * - BANKx_BASE_ADDRESS_HI
  10105. * Bits 31:0
  10106. * Purpose: Provide a mechanism to specify the base address of the
  10107. * MSDU_EXT bank physical/bus address.
  10108. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  10109. * for systems with 32-bit format for bus addresses:
  10110. * - BANKx_BASE_ADDRESS
  10111. * Bits 31:0
  10112. * Purpose: Provide a mechanism to specify the base address of the
  10113. * MSDU_EXT bank physical/bus address.
  10114. * Value: MSDU_EXT bank physical / bus address
  10115. * - BANKx_MIN_ID
  10116. * Bits 15:0
  10117. * Purpose: Provide a mechanism to specify the min index that needs to
  10118. * mapped.
  10119. * - BANKx_MAX_ID
  10120. * Bits 31:16
  10121. * Purpose: Provide a mechanism to specify the max index that needs to
  10122. * mapped.
  10123. *
  10124. */
  10125. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  10126. * safe value.
  10127. * @note MAX supported banks is 16.
  10128. */
  10129. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  10130. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  10131. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  10132. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  10133. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  10134. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  10135. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  10136. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  10137. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  10138. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  10139. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  10140. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  10141. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  10142. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  10143. do { \
  10144. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  10145. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  10146. } while (0)
  10147. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  10148. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  10149. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  10150. do { \
  10151. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  10152. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  10153. } while (0)
  10154. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  10155. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  10156. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  10157. do { \
  10158. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  10159. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  10160. } while (0)
  10161. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  10162. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  10163. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  10164. do { \
  10165. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  10166. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  10167. } while (0)
  10168. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  10169. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  10170. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  10171. do { \
  10172. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  10173. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  10174. } while (0)
  10175. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  10176. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  10177. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  10178. do { \
  10179. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  10180. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  10181. } while (0)
  10182. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  10183. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  10184. /*
  10185. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  10186. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  10187. * addresses are stored in a XXX-bit field.
  10188. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  10189. * htt_tx_frag_desc64_bank_cfg_t structs.
  10190. */
  10191. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  10192. _paddr_bits_, \
  10193. _paddr__bank_base_address_) \
  10194. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  10195. /** word 0 \
  10196. * msg_type: 8, \
  10197. * pdev_id: 2, \
  10198. * swap: 1, \
  10199. * reserved0: 5, \
  10200. * num_banks: 8, \
  10201. * desc_size: 8; \
  10202. */ \
  10203. A_UINT32 word0; \
  10204. /* \
  10205. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  10206. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  10207. * the second A_UINT32). \
  10208. */ \
  10209. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10210. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10211. } POSTPACK
  10212. /* define htt_tx_frag_desc32_bank_cfg_t */
  10213. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  10214. /* define htt_tx_frag_desc64_bank_cfg_t */
  10215. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  10216. /*
  10217. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  10218. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  10219. */
  10220. #if HTT_PADDR64
  10221. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  10222. #else
  10223. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  10224. #endif
  10225. /**
  10226. * @brief target -> host HTT TX Credit total count update message definition
  10227. *
  10228. *|31 16|15|14 9| 8 |7 0 |
  10229. *|---------------------+--+----------+-------+----------|
  10230. *|cur htt credit delta | Q| reserved | sign | msg type |
  10231. *|------------------------------------------------------|
  10232. *
  10233. * Header fields:
  10234. * - MSG_TYPE
  10235. * Bits 7:0
  10236. * Purpose: identifies this as a htt tx credit delta update message
  10237. * Value: 0xe
  10238. * - SIGN
  10239. * Bits 8
  10240. * identifies whether credit delta is positive or negative
  10241. * Value:
  10242. * - 0x0: credit delta is positive, rebalance in some buffers
  10243. * - 0x1: credit delta is negative, rebalance out some buffers
  10244. * - reserved
  10245. * Bits 14:9
  10246. * Value: 0x0
  10247. * - TXQ_GRP
  10248. * Bit 15
  10249. * Purpose: indicates whether any tx queue group information elements
  10250. * are appended to the tx credit update message
  10251. * Value: 0 -> no tx queue group information element is present
  10252. * 1 -> a tx queue group information element immediately follows
  10253. * - DELTA_COUNT
  10254. * Bits 31:16
  10255. * Purpose: Specify current htt credit delta absolute count
  10256. */
  10257. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  10258. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  10259. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  10260. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  10261. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  10262. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  10263. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  10264. do { \
  10265. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  10266. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  10267. } while (0)
  10268. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  10269. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  10270. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  10271. do { \
  10272. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  10273. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  10274. } while (0)
  10275. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  10276. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  10277. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  10278. do { \
  10279. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  10280. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  10281. } while (0)
  10282. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  10283. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  10284. #define HTT_TX_CREDIT_MSG_BYTES 4
  10285. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  10286. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  10287. /**
  10288. * @brief HTT WDI_IPA Operation Response Message
  10289. *
  10290. * @details
  10291. * HTT WDI_IPA Operation Response message is sent by target
  10292. * to host confirming suspend or resume operation.
  10293. * |31 24|23 16|15 8|7 0|
  10294. * |----------------+----------------+----------------+----------------|
  10295. * | op_code | Rsvd | msg_type |
  10296. * |-------------------------------------------------------------------|
  10297. * | Rsvd | Response len |
  10298. * |-------------------------------------------------------------------|
  10299. * | |
  10300. * | Response-type specific info |
  10301. * | |
  10302. * | |
  10303. * |-------------------------------------------------------------------|
  10304. * Header fields:
  10305. * - MSG_TYPE
  10306. * Bits 7:0
  10307. * Purpose: Identifies this as WDI_IPA Operation Response message
  10308. * value: = 0x13
  10309. * - OP_CODE
  10310. * Bits 31:16
  10311. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  10312. * value: = enum htt_wdi_ipa_op_code
  10313. * - RSP_LEN
  10314. * Bits 16:0
  10315. * Purpose: length for the response-type specific info
  10316. * value: = length in bytes for response-type specific info
  10317. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  10318. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  10319. */
  10320. PREPACK struct htt_wdi_ipa_op_response_t
  10321. {
  10322. /* DWORD 0: flags and meta-data */
  10323. A_UINT32
  10324. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10325. reserved1: 8,
  10326. op_code: 16;
  10327. A_UINT32
  10328. rsp_len: 16,
  10329. reserved2: 16;
  10330. } POSTPACK;
  10331. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  10332. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  10333. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  10334. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  10335. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  10336. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  10337. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  10338. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  10339. do { \
  10340. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  10341. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  10342. } while (0)
  10343. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  10344. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  10345. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  10346. do { \
  10347. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  10348. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  10349. } while (0)
  10350. enum htt_phy_mode {
  10351. htt_phy_mode_11a = 0,
  10352. htt_phy_mode_11g = 1,
  10353. htt_phy_mode_11b = 2,
  10354. htt_phy_mode_11g_only = 3,
  10355. htt_phy_mode_11na_ht20 = 4,
  10356. htt_phy_mode_11ng_ht20 = 5,
  10357. htt_phy_mode_11na_ht40 = 6,
  10358. htt_phy_mode_11ng_ht40 = 7,
  10359. htt_phy_mode_11ac_vht20 = 8,
  10360. htt_phy_mode_11ac_vht40 = 9,
  10361. htt_phy_mode_11ac_vht80 = 10,
  10362. htt_phy_mode_11ac_vht20_2g = 11,
  10363. htt_phy_mode_11ac_vht40_2g = 12,
  10364. htt_phy_mode_11ac_vht80_2g = 13,
  10365. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  10366. htt_phy_mode_11ac_vht160 = 15,
  10367. htt_phy_mode_max,
  10368. };
  10369. /**
  10370. * @brief target -> host HTT channel change indication
  10371. * @details
  10372. * Specify when a channel change occurs.
  10373. * This allows the host to precisely determine which rx frames arrived
  10374. * on the old channel and which rx frames arrived on the new channel.
  10375. *
  10376. *|31 |7 0 |
  10377. *|-------------------------------------------+----------|
  10378. *| reserved | msg type |
  10379. *|------------------------------------------------------|
  10380. *| primary_chan_center_freq_mhz |
  10381. *|------------------------------------------------------|
  10382. *| contiguous_chan1_center_freq_mhz |
  10383. *|------------------------------------------------------|
  10384. *| contiguous_chan2_center_freq_mhz |
  10385. *|------------------------------------------------------|
  10386. *| phy_mode |
  10387. *|------------------------------------------------------|
  10388. *
  10389. * Header fields:
  10390. * - MSG_TYPE
  10391. * Bits 7:0
  10392. * Purpose: identifies this as a htt channel change indication message
  10393. * Value: 0x15
  10394. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  10395. * Bits 31:0
  10396. * Purpose: identify the (center of the) new 20 MHz primary channel
  10397. * Value: center frequency of the 20 MHz primary channel, in MHz units
  10398. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  10399. * Bits 31:0
  10400. * Purpose: identify the (center of the) contiguous frequency range
  10401. * comprising the new channel.
  10402. * For example, if the new channel is a 80 MHz channel extending
  10403. * 60 MHz beyond the primary channel, this field would be 30 larger
  10404. * than the primary channel center frequency field.
  10405. * Value: center frequency of the contiguous frequency range comprising
  10406. * the full channel in MHz units
  10407. * (80+80 channels also use the CONTIG_CHAN2 field)
  10408. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  10409. * Bits 31:0
  10410. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  10411. * within a VHT 80+80 channel.
  10412. * This field is only relevant for VHT 80+80 channels.
  10413. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  10414. * channel (arbitrary value for cases besides VHT 80+80)
  10415. * - PHY_MODE
  10416. * Bits 31:0
  10417. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  10418. * and band
  10419. * Value: htt_phy_mode enum value
  10420. */
  10421. PREPACK struct htt_chan_change_t
  10422. {
  10423. /* DWORD 0: flags and meta-data */
  10424. A_UINT32
  10425. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10426. reserved1: 24;
  10427. A_UINT32 primary_chan_center_freq_mhz;
  10428. A_UINT32 contig_chan1_center_freq_mhz;
  10429. A_UINT32 contig_chan2_center_freq_mhz;
  10430. A_UINT32 phy_mode;
  10431. } POSTPACK;
  10432. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  10433. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  10434. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  10435. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  10436. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  10437. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  10438. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  10439. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  10440. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  10441. do { \
  10442. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  10443. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  10444. } while (0)
  10445. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  10446. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  10447. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  10448. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  10449. do { \
  10450. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  10451. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  10452. } while (0)
  10453. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  10454. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  10455. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  10456. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  10457. do { \
  10458. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  10459. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  10460. } while (0)
  10461. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  10462. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  10463. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  10464. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  10465. do { \
  10466. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  10467. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  10468. } while (0)
  10469. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  10470. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  10471. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  10472. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  10473. /**
  10474. * @brief rx offload packet error message
  10475. *
  10476. * @details
  10477. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  10478. * of target payload like mic err.
  10479. *
  10480. * |31 24|23 16|15 8|7 0|
  10481. * |----------------+----------------+----------------+----------------|
  10482. * | tid | vdev_id | msg_sub_type | msg_type |
  10483. * |-------------------------------------------------------------------|
  10484. * : (sub-type dependent content) :
  10485. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10486. * Header fields:
  10487. * - msg_type
  10488. * Bits 7:0
  10489. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  10490. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  10491. * - msg_sub_type
  10492. * Bits 15:8
  10493. * Purpose: Identifies which type of rx error is reported by this message
  10494. * value: htt_rx_ofld_pkt_err_type
  10495. * - vdev_id
  10496. * Bits 23:16
  10497. * Purpose: Identifies which vdev received the erroneous rx frame
  10498. * value:
  10499. * - tid
  10500. * Bits 31:24
  10501. * Purpose: Identifies the traffic type of the rx frame
  10502. * value:
  10503. *
  10504. * - The payload fields used if the sub-type == MIC error are shown below.
  10505. * Note - MIC err is per MSDU, while PN is per MPDU.
  10506. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  10507. * with MIC err in A-MSDU case, so FW will send only one HTT message
  10508. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  10509. * instead of sending separate HTT messages for each wrong MSDU within
  10510. * the MPDU.
  10511. *
  10512. * |31 24|23 16|15 8|7 0|
  10513. * |----------------+----------------+----------------+----------------|
  10514. * | Rsvd | key_id | peer_id |
  10515. * |-------------------------------------------------------------------|
  10516. * | receiver MAC addr 31:0 |
  10517. * |-------------------------------------------------------------------|
  10518. * | Rsvd | receiver MAC addr 47:32 |
  10519. * |-------------------------------------------------------------------|
  10520. * | transmitter MAC addr 31:0 |
  10521. * |-------------------------------------------------------------------|
  10522. * | Rsvd | transmitter MAC addr 47:32 |
  10523. * |-------------------------------------------------------------------|
  10524. * | PN 31:0 |
  10525. * |-------------------------------------------------------------------|
  10526. * | Rsvd | PN 47:32 |
  10527. * |-------------------------------------------------------------------|
  10528. * - peer_id
  10529. * Bits 15:0
  10530. * Purpose: identifies which peer is frame is from
  10531. * value:
  10532. * - key_id
  10533. * Bits 23:16
  10534. * Purpose: identifies key_id of rx frame
  10535. * value:
  10536. * - RA_31_0 (receiver MAC addr 31:0)
  10537. * Bits 31:0
  10538. * Purpose: identifies by MAC address which vdev received the frame
  10539. * value: MAC address lower 4 bytes
  10540. * - RA_47_32 (receiver MAC addr 47:32)
  10541. * Bits 15:0
  10542. * Purpose: identifies by MAC address which vdev received the frame
  10543. * value: MAC address upper 2 bytes
  10544. * - TA_31_0 (transmitter MAC addr 31:0)
  10545. * Bits 31:0
  10546. * Purpose: identifies by MAC address which peer transmitted the frame
  10547. * value: MAC address lower 4 bytes
  10548. * - TA_47_32 (transmitter MAC addr 47:32)
  10549. * Bits 15:0
  10550. * Purpose: identifies by MAC address which peer transmitted the frame
  10551. * value: MAC address upper 2 bytes
  10552. * - PN_31_0
  10553. * Bits 31:0
  10554. * Purpose: Identifies pn of rx frame
  10555. * value: PN lower 4 bytes
  10556. * - PN_47_32
  10557. * Bits 15:0
  10558. * Purpose: Identifies pn of rx frame
  10559. * value:
  10560. * TKIP or CCMP: PN upper 2 bytes
  10561. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  10562. */
  10563. enum htt_rx_ofld_pkt_err_type {
  10564. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  10565. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  10566. };
  10567. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  10568. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  10569. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  10570. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  10571. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  10572. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  10573. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  10574. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  10575. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  10576. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  10577. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  10578. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  10579. do { \
  10580. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  10581. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  10582. } while (0)
  10583. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  10584. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  10585. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  10586. do { \
  10587. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  10588. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  10589. } while (0)
  10590. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  10591. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  10592. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  10593. do { \
  10594. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  10595. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  10596. } while (0)
  10597. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  10598. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  10599. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  10600. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  10601. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  10602. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  10603. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  10604. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  10605. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  10606. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  10607. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  10608. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  10609. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  10610. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  10611. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  10612. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  10613. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  10614. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  10615. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  10616. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  10617. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  10618. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  10619. do { \
  10620. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  10621. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  10622. } while (0)
  10623. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  10624. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  10625. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  10626. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  10627. do { \
  10628. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  10629. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  10630. } while (0)
  10631. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  10632. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  10633. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  10634. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  10635. do { \
  10636. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  10637. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  10638. } while (0)
  10639. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  10640. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  10641. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  10642. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  10643. do { \
  10644. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  10645. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  10646. } while (0)
  10647. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  10648. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  10649. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  10650. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  10651. do { \
  10652. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  10653. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  10654. } while (0)
  10655. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  10656. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  10657. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  10658. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  10659. do { \
  10660. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  10661. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  10662. } while (0)
  10663. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  10664. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  10665. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  10666. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  10667. do { \
  10668. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  10669. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  10670. } while (0)
  10671. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  10672. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  10673. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  10674. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  10675. do { \
  10676. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  10677. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  10678. } while (0)
  10679. /**
  10680. * @brief peer rate report message
  10681. *
  10682. * @details
  10683. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  10684. * justified rate of all the peers.
  10685. *
  10686. * |31 24|23 16|15 8|7 0|
  10687. * |----------------+----------------+----------------+----------------|
  10688. * | peer_count | | msg_type |
  10689. * |-------------------------------------------------------------------|
  10690. * : Payload (variant number of peer rate report) :
  10691. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10692. * Header fields:
  10693. * - msg_type
  10694. * Bits 7:0
  10695. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  10696. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  10697. * - reserved
  10698. * Bits 15:8
  10699. * Purpose:
  10700. * value:
  10701. * - peer_count
  10702. * Bits 31:16
  10703. * Purpose: Specify how many peer rate report elements are present in the payload.
  10704. * value:
  10705. *
  10706. * Payload:
  10707. * There are variant number of peer rate report follow the first 32 bits.
  10708. * The peer rate report is defined as follows.
  10709. *
  10710. * |31 20|19 16|15 0|
  10711. * |-----------------------+---------+---------------------------------|-
  10712. * | reserved | phy | peer_id | \
  10713. * |-------------------------------------------------------------------| -> report #0
  10714. * | rate | /
  10715. * |-----------------------+---------+---------------------------------|-
  10716. * | reserved | phy | peer_id | \
  10717. * |-------------------------------------------------------------------| -> report #1
  10718. * | rate | /
  10719. * |-----------------------+---------+---------------------------------|-
  10720. * | reserved | phy | peer_id | \
  10721. * |-------------------------------------------------------------------| -> report #2
  10722. * | rate | /
  10723. * |-------------------------------------------------------------------|-
  10724. * : :
  10725. * : :
  10726. * : :
  10727. * :-------------------------------------------------------------------:
  10728. *
  10729. * - peer_id
  10730. * Bits 15:0
  10731. * Purpose: identify the peer
  10732. * value:
  10733. * - phy
  10734. * Bits 19:16
  10735. * Purpose: identify which phy is in use
  10736. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  10737. * Please see enum htt_peer_report_phy_type for detail.
  10738. * - reserved
  10739. * Bits 31:20
  10740. * Purpose:
  10741. * value:
  10742. * - rate
  10743. * Bits 31:0
  10744. * Purpose: represent the justified rate of the peer specified by peer_id
  10745. * value:
  10746. */
  10747. enum htt_peer_rate_report_phy_type {
  10748. HTT_PEER_RATE_REPORT_11B = 0,
  10749. HTT_PEER_RATE_REPORT_11A_G,
  10750. HTT_PEER_RATE_REPORT_11N,
  10751. HTT_PEER_RATE_REPORT_11AC,
  10752. };
  10753. #define HTT_PEER_RATE_REPORT_SIZE 8
  10754. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  10755. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  10756. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  10757. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  10758. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  10759. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  10760. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  10761. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  10762. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  10763. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  10764. do { \
  10765. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  10766. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  10767. } while (0)
  10768. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  10769. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  10770. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  10771. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  10772. do { \
  10773. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  10774. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  10775. } while (0)
  10776. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  10777. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  10778. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  10779. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  10780. do { \
  10781. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  10782. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  10783. } while (0)
  10784. /**
  10785. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_MAP Message
  10786. *
  10787. * @details
  10788. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  10789. * a flow of descriptors.
  10790. *
  10791. * This message is in TLV format and indicates the parameters to be setup a
  10792. * flow in the host. Each entry indicates that a particular flow ID is ready to
  10793. * receive descriptors from a specified pool.
  10794. *
  10795. * The message would appear as follows:
  10796. *
  10797. * |31 24|23 16|15 8|7 0|
  10798. * |----------------+----------------+----------------+----------------|
  10799. * header | reserved | num_flows | msg_type |
  10800. * |-------------------------------------------------------------------|
  10801. * | |
  10802. * : payload :
  10803. * | |
  10804. * |-------------------------------------------------------------------|
  10805. *
  10806. * The header field is one DWORD long and is interpreted as follows:
  10807. * b'0:7 - msg_type: This will be set to HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  10808. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  10809. * this message
  10810. * b'16-31 - reserved: These bits are reserved for future use
  10811. *
  10812. * Payload:
  10813. * The payload would contain multiple objects of the following structure. Each
  10814. * object represents a flow.
  10815. *
  10816. * |31 24|23 16|15 8|7 0|
  10817. * |----------------+----------------+----------------+----------------|
  10818. * header | reserved | num_flows | msg_type |
  10819. * |-------------------------------------------------------------------|
  10820. * payload0| flow_type |
  10821. * |-------------------------------------------------------------------|
  10822. * | flow_id |
  10823. * |-------------------------------------------------------------------|
  10824. * | reserved0 | flow_pool_id |
  10825. * |-------------------------------------------------------------------|
  10826. * | reserved1 | flow_pool_size |
  10827. * |-------------------------------------------------------------------|
  10828. * | reserved2 |
  10829. * |-------------------------------------------------------------------|
  10830. * payload1| flow_type |
  10831. * |-------------------------------------------------------------------|
  10832. * | flow_id |
  10833. * |-------------------------------------------------------------------|
  10834. * | reserved0 | flow_pool_id |
  10835. * |-------------------------------------------------------------------|
  10836. * | reserved1 | flow_pool_size |
  10837. * |-------------------------------------------------------------------|
  10838. * | reserved2 |
  10839. * |-------------------------------------------------------------------|
  10840. * | . |
  10841. * | . |
  10842. * | . |
  10843. * |-------------------------------------------------------------------|
  10844. *
  10845. * Each payload is 5 DWORDS long and is interpreted as follows:
  10846. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  10847. * this flow is associated. It can be VDEV, peer,
  10848. * or tid (AC). Based on enum htt_flow_type.
  10849. *
  10850. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10851. * object. For flow_type vdev it is set to the
  10852. * vdevid, for peer it is peerid and for tid, it is
  10853. * tid_num.
  10854. *
  10855. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  10856. * in the host for this flow
  10857. * b'16:31 - reserved0: This field in reserved for the future. In case
  10858. * we have a hierarchical implementation (HCM) of
  10859. * pools, it can be used to indicate the ID of the
  10860. * parent-pool.
  10861. *
  10862. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  10863. * Descriptors for this flow will be
  10864. * allocated from this pool in the host.
  10865. * b'16:31 - reserved1: This field in reserved for the future. In case
  10866. * we have a hierarchical implementation of pools,
  10867. * it can be used to indicate the max number of
  10868. * descriptors in the pool. The b'0:15 can be used
  10869. * to indicate min number of descriptors in the
  10870. * HCM scheme.
  10871. *
  10872. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  10873. * we have a hierarchical implementation of pools,
  10874. * b'0:15 can be used to indicate the
  10875. * priority-based borrowing (PBB) threshold of
  10876. * the flow's pool. The b'16:31 are still left
  10877. * reserved.
  10878. */
  10879. enum htt_flow_type {
  10880. FLOW_TYPE_VDEV = 0,
  10881. /* Insert new flow types above this line */
  10882. };
  10883. PREPACK struct htt_flow_pool_map_payload_t {
  10884. A_UINT32 flow_type;
  10885. A_UINT32 flow_id;
  10886. A_UINT32 flow_pool_id:16,
  10887. reserved0:16;
  10888. A_UINT32 flow_pool_size:16,
  10889. reserved1:16;
  10890. A_UINT32 reserved2;
  10891. } POSTPACK;
  10892. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  10893. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  10894. (sizeof(struct htt_flow_pool_map_payload_t))
  10895. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  10896. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  10897. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  10898. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  10899. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  10900. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  10901. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  10902. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  10903. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  10904. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  10905. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  10906. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  10907. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  10908. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  10909. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  10910. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  10911. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  10912. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  10913. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  10914. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  10915. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  10916. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  10917. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  10918. do { \
  10919. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  10920. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  10921. } while (0)
  10922. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  10923. do { \
  10924. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  10925. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  10926. } while (0)
  10927. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  10928. do { \
  10929. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  10930. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  10931. } while (0)
  10932. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  10933. do { \
  10934. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  10935. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  10936. } while (0)
  10937. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  10938. do { \
  10939. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  10940. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  10941. } while (0)
  10942. /**
  10943. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP Message
  10944. *
  10945. * @details
  10946. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  10947. * down a flow of descriptors.
  10948. * This message indicates that for the flow (whose ID is provided) is wanting
  10949. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  10950. * pool of descriptors from where descriptors are being allocated for this
  10951. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  10952. * be unmapped by the host.
  10953. *
  10954. * The message would appear as follows:
  10955. *
  10956. * |31 24|23 16|15 8|7 0|
  10957. * |----------------+----------------+----------------+----------------|
  10958. * | reserved0 | msg_type |
  10959. * |-------------------------------------------------------------------|
  10960. * | flow_type |
  10961. * |-------------------------------------------------------------------|
  10962. * | flow_id |
  10963. * |-------------------------------------------------------------------|
  10964. * | reserved1 | flow_pool_id |
  10965. * |-------------------------------------------------------------------|
  10966. *
  10967. * The message is interpreted as follows:
  10968. * dword0 - b'0:7 - msg_type: This will be set to
  10969. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  10970. * b'8:31 - reserved0: Reserved for future use
  10971. *
  10972. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  10973. * this flow is associated. It can be VDEV, peer,
  10974. * or tid (AC). Based on enum htt_flow_type.
  10975. *
  10976. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10977. * object. For flow_type vdev it is set to the
  10978. * vdevid, for peer it is peerid and for tid, it is
  10979. * tid_num.
  10980. *
  10981. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  10982. * used in the host for this flow
  10983. * b'16:31 - reserved0: This field in reserved for the future.
  10984. *
  10985. */
  10986. PREPACK struct htt_flow_pool_unmap_t {
  10987. A_UINT32 msg_type:8,
  10988. reserved0:24;
  10989. A_UINT32 flow_type;
  10990. A_UINT32 flow_id;
  10991. A_UINT32 flow_pool_id:16,
  10992. reserved1:16;
  10993. } POSTPACK;
  10994. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  10995. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  10996. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  10997. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  10998. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  10999. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  11000. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  11001. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  11002. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  11003. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  11004. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  11005. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  11006. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  11007. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  11008. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  11009. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  11010. do { \
  11011. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  11012. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  11013. } while (0)
  11014. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  11015. do { \
  11016. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  11017. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  11018. } while (0)
  11019. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  11020. do { \
  11021. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  11022. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  11023. } while (0)
  11024. /**
  11025. * @brief HTT_T2H_MSG_TYPE_SRING_SETUP_DONE Message
  11026. *
  11027. * @details
  11028. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  11029. * SRNG ring setup is done
  11030. *
  11031. * This message indicates whether the last setup operation is successful.
  11032. * It will be sent to host when host set respose_required bit in
  11033. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  11034. * The message would appear as follows:
  11035. *
  11036. * |31 24|23 16|15 8|7 0|
  11037. * |--------------- +----------------+----------------+----------------|
  11038. * | setup_status | ring_id | pdev_id | msg_type |
  11039. * |-------------------------------------------------------------------|
  11040. *
  11041. * The message is interpreted as follows:
  11042. * dword0 - b'0:7 - msg_type: This will be set to
  11043. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  11044. * b'8:15 - pdev_id:
  11045. * 0 (for rings at SOC/UMAC level),
  11046. * 1/2/3 mac id (for rings at LMAC level)
  11047. * b'16:23 - ring_id: Identify the ring which is set up
  11048. * More details can be got from enum htt_srng_ring_id
  11049. * b'24:31 - setup_status: Indicate status of setup operation
  11050. * Refer to htt_ring_setup_status
  11051. */
  11052. PREPACK struct htt_sring_setup_done_t {
  11053. A_UINT32 msg_type: 8,
  11054. pdev_id: 8,
  11055. ring_id: 8,
  11056. setup_status: 8;
  11057. } POSTPACK;
  11058. enum htt_ring_setup_status {
  11059. htt_ring_setup_status_ok = 0,
  11060. htt_ring_setup_status_error,
  11061. };
  11062. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  11063. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  11064. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  11065. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  11066. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  11067. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  11068. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  11069. do { \
  11070. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  11071. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  11072. } while (0)
  11073. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  11074. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  11075. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  11076. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  11077. HTT_SRING_SETUP_DONE_RING_ID_S)
  11078. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  11079. do { \
  11080. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  11081. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  11082. } while (0)
  11083. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  11084. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  11085. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  11086. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  11087. HTT_SRING_SETUP_DONE_STATUS_S)
  11088. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  11089. do { \
  11090. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  11091. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  11092. } while (0)
  11093. /**
  11094. * @brief HTT_T2H_MSG_TYPE_MAP_FLOW_INFO Message
  11095. *
  11096. * @details
  11097. * HTT TX map flow entry with tqm flow pointer
  11098. * Sent from firmware to host to add tqm flow pointer in corresponding
  11099. * flow search entry. Flow metadata is replayed back to host as part of this
  11100. * struct to enable host to find the specific flow search entry
  11101. *
  11102. * The message would appear as follows:
  11103. *
  11104. * |31 28|27 18|17 14|13 8|7 0|
  11105. * |-------+------------------------------------------+----------------|
  11106. * | rsvd0 | fse_hsh_idx | msg_type |
  11107. * |-------------------------------------------------------------------|
  11108. * | rsvd1 | tid | peer_id |
  11109. * |-------------------------------------------------------------------|
  11110. * | tqm_flow_pntr_lo |
  11111. * |-------------------------------------------------------------------|
  11112. * | tqm_flow_pntr_hi |
  11113. * |-------------------------------------------------------------------|
  11114. * | fse_meta_data |
  11115. * |-------------------------------------------------------------------|
  11116. *
  11117. * The message is interpreted as follows:
  11118. *
  11119. * dword0 - b'0:7 - msg_type: This will be set to
  11120. * HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  11121. *
  11122. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  11123. * for this flow entry
  11124. *
  11125. * dword0 - b'28:31 - rsvd0: Reserved for future use
  11126. *
  11127. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  11128. *
  11129. * dword1 - b'14:17 - tid
  11130. *
  11131. * dword1 - b'18:31 - rsvd1: Reserved for future use
  11132. *
  11133. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  11134. *
  11135. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  11136. *
  11137. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  11138. * given by host
  11139. */
  11140. PREPACK struct htt_tx_map_flow_info {
  11141. A_UINT32
  11142. msg_type: 8,
  11143. fse_hsh_idx: 20,
  11144. rsvd0: 4;
  11145. A_UINT32
  11146. peer_id: 14,
  11147. tid: 4,
  11148. rsvd1: 14;
  11149. A_UINT32 tqm_flow_pntr_lo;
  11150. A_UINT32 tqm_flow_pntr_hi;
  11151. struct htt_tx_flow_metadata fse_meta_data;
  11152. } POSTPACK;
  11153. /* DWORD 0 */
  11154. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  11155. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  11156. /* DWORD 1 */
  11157. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  11158. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  11159. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  11160. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  11161. /* DWORD 0 */
  11162. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  11163. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  11164. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  11165. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  11166. do { \
  11167. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  11168. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  11169. } while (0)
  11170. /* DWORD 1 */
  11171. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  11172. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  11173. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  11174. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  11175. do { \
  11176. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  11177. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  11178. } while (0)
  11179. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  11180. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  11181. HTT_TX_MAP_FLOW_INFO_TID_S)
  11182. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  11183. do { \
  11184. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  11185. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  11186. } while (0)
  11187. /*
  11188. * htt_dbg_ext_stats_status -
  11189. * present - The requested stats have been delivered in full.
  11190. * This indicates that either the stats information was contained
  11191. * in its entirety within this message, or else this message
  11192. * completes the delivery of the requested stats info that was
  11193. * partially delivered through earlier STATS_CONF messages.
  11194. * partial - The requested stats have been delivered in part.
  11195. * One or more subsequent STATS_CONF messages with the same
  11196. * cookie value will be sent to deliver the remainder of the
  11197. * information.
  11198. * error - The requested stats could not be delivered, for example due
  11199. * to a shortage of memory to construct a message holding the
  11200. * requested stats.
  11201. * invalid - The requested stat type is either not recognized, or the
  11202. * target is configured to not gather the stats type in question.
  11203. */
  11204. enum htt_dbg_ext_stats_status {
  11205. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  11206. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  11207. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  11208. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  11209. };
  11210. /**
  11211. * @brief target -> host ppdu stats upload
  11212. *
  11213. * @details
  11214. * The following field definitions describe the format of the HTT target
  11215. * to host ppdu stats indication message.
  11216. *
  11217. *
  11218. * |31 16|15 12|11 10|9 8|7 0 |
  11219. * |----------------------------------------------------------------------|
  11220. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  11221. * |----------------------------------------------------------------------|
  11222. * | ppdu_id |
  11223. * |----------------------------------------------------------------------|
  11224. * | Timestamp in us |
  11225. * |----------------------------------------------------------------------|
  11226. * | reserved |
  11227. * |----------------------------------------------------------------------|
  11228. * | type-specific stats info |
  11229. * | (see htt_ppdu_stats.h) |
  11230. * |----------------------------------------------------------------------|
  11231. * Header fields:
  11232. * - MSG_TYPE
  11233. * Bits 7:0
  11234. * Purpose: Identifies this is a PPDU STATS indication
  11235. * message.
  11236. * Value: 0x1d
  11237. * - mac_id
  11238. * Bits 9:8
  11239. * Purpose: mac_id of this ppdu_id
  11240. * Value: 0-3
  11241. * - pdev_id
  11242. * Bits 11:10
  11243. * Purpose: pdev_id of this ppdu_id
  11244. * Value: 0-3
  11245. * 0 (for rings at SOC level),
  11246. * 1/2/3 PDEV -> 0/1/2
  11247. * - payload_size
  11248. * Bits 31:16
  11249. * Purpose: total tlv size
  11250. * Value: payload_size in bytes
  11251. */
  11252. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  11253. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  11254. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  11255. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  11256. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  11257. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  11258. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  11259. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  11260. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  11261. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  11262. do { \
  11263. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  11264. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  11265. } while (0)
  11266. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  11267. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  11268. HTT_T2H_PPDU_STATS_MAC_ID_S)
  11269. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  11270. do { \
  11271. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  11272. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  11273. } while (0)
  11274. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  11275. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  11276. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  11277. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  11278. do { \
  11279. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  11280. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  11281. } while (0)
  11282. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  11283. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  11284. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  11285. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  11286. do { \
  11287. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  11288. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  11289. } while (0)
  11290. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  11291. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  11292. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  11293. /* htt_t2h_ppdu_stats_ind_hdr_t
  11294. * This struct contains the fields within the header of the
  11295. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  11296. * stats info.
  11297. * This struct assumes little-endian layout, and thus is only
  11298. * suitable for use within processors known to be little-endian
  11299. * (such as the target).
  11300. * In contrast, the above macros provide endian-portable methods
  11301. * to get and set the bitfields within this PPDU_STATS_IND header.
  11302. */
  11303. typedef struct {
  11304. A_UINT32 msg_type: 8, /* bits 7:0 */
  11305. mac_id: 2, /* bits 9:8 */
  11306. pdev_id: 2, /* bits 11:10 */
  11307. reserved1: 4, /* bits 15:12 */
  11308. payload_size: 16; /* bits 31:16 */
  11309. A_UINT32 ppdu_id;
  11310. A_UINT32 timestamp_us;
  11311. A_UINT32 reserved2;
  11312. } htt_t2h_ppdu_stats_ind_hdr_t;
  11313. /**
  11314. * @brief target -> host extended statistics upload
  11315. *
  11316. * @details
  11317. * The following field definitions describe the format of the HTT target
  11318. * to host stats upload confirmation message.
  11319. * The message contains a cookie echoed from the HTT host->target stats
  11320. * upload request, which identifies which request the confirmation is
  11321. * for, and a single stats can span over multiple HTT stats indication
  11322. * due to the HTT message size limitation so every HTT ext stats indication
  11323. * will have tag-length-value stats information elements.
  11324. * The tag-length header for each HTT stats IND message also includes a
  11325. * status field, to indicate whether the request for the stat type in
  11326. * question was fully met, partially met, unable to be met, or invalid
  11327. * (if the stat type in question is disabled in the target).
  11328. * A Done bit 1's indicate the end of the of stats info elements.
  11329. *
  11330. *
  11331. * |31 16|15 12|11|10 8|7 5|4 0|
  11332. * |--------------------------------------------------------------|
  11333. * | reserved | msg type |
  11334. * |--------------------------------------------------------------|
  11335. * | cookie LSBs |
  11336. * |--------------------------------------------------------------|
  11337. * | cookie MSBs |
  11338. * |--------------------------------------------------------------|
  11339. * | stats entry length | rsvd | D| S | stat type |
  11340. * |--------------------------------------------------------------|
  11341. * | type-specific stats info |
  11342. * | (see htt_stats.h) |
  11343. * |--------------------------------------------------------------|
  11344. * Header fields:
  11345. * - MSG_TYPE
  11346. * Bits 7:0
  11347. * Purpose: Identifies this is a extended statistics upload confirmation
  11348. * message.
  11349. * Value: 0x1c
  11350. * - COOKIE_LSBS
  11351. * Bits 31:0
  11352. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11353. * message with its preceding host->target stats request message.
  11354. * Value: LSBs of the opaque cookie specified by the host-side requestor
  11355. * - COOKIE_MSBS
  11356. * Bits 31:0
  11357. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11358. * message with its preceding host->target stats request message.
  11359. * Value: MSBs of the opaque cookie specified by the host-side requestor
  11360. *
  11361. * Stats Information Element tag-length header fields:
  11362. * - STAT_TYPE
  11363. * Bits 7:0
  11364. * Purpose: identifies the type of statistics info held in the
  11365. * following information element
  11366. * Value: htt_dbg_ext_stats_type
  11367. * - STATUS
  11368. * Bits 10:8
  11369. * Purpose: indicate whether the requested stats are present
  11370. * Value: htt_dbg_ext_stats_status
  11371. * - DONE
  11372. * Bits 11
  11373. * Purpose:
  11374. * Indicates the completion of the stats entry, this will be the last
  11375. * stats conf HTT segment for the requested stats type.
  11376. * Value:
  11377. * 0 -> the stats retrieval is ongoing
  11378. * 1 -> the stats retrieval is complete
  11379. * - LENGTH
  11380. * Bits 31:16
  11381. * Purpose: indicate the stats information size
  11382. * Value: This field specifies the number of bytes of stats information
  11383. * that follows the element tag-length header.
  11384. * It is expected but not required that this length is a multiple of
  11385. * 4 bytes.
  11386. */
  11387. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  11388. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  11389. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  11390. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  11391. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  11392. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  11393. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  11394. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  11395. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  11396. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  11397. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  11398. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  11399. do { \
  11400. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  11401. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  11402. } while (0)
  11403. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  11404. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  11405. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  11406. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  11407. do { \
  11408. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  11409. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  11410. } while (0)
  11411. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  11412. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  11413. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  11414. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  11415. do { \
  11416. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  11417. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  11418. } while (0)
  11419. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  11420. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  11421. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  11422. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  11423. do { \
  11424. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  11425. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  11426. } while (0)
  11427. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  11428. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  11429. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  11430. typedef enum {
  11431. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  11432. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  11433. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  11434. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  11435. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  11436. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  11437. /* Reserved from 128 - 255 for target internal use.*/
  11438. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  11439. } HTT_PEER_TYPE;
  11440. /** 2 word representation of MAC addr */
  11441. typedef struct {
  11442. /** upper 4 bytes of MAC address */
  11443. A_UINT32 mac_addr31to0;
  11444. /** lower 2 bytes of MAC address */
  11445. A_UINT32 mac_addr47to32;
  11446. } htt_mac_addr;
  11447. /** macro to convert MAC address from char array to HTT word format */
  11448. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  11449. (phtt_mac_addr)->mac_addr31to0 = \
  11450. (((c_macaddr)[0] << 0) | \
  11451. ((c_macaddr)[1] << 8) | \
  11452. ((c_macaddr)[2] << 16) | \
  11453. ((c_macaddr)[3] << 24)); \
  11454. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  11455. } while (0)
  11456. /**
  11457. * @brief target -> host monitor mac header indication message
  11458. *
  11459. * @details
  11460. * The following diagram shows the format of the monitor mac header message
  11461. * sent from the target to the host.
  11462. * This message is primarily sent when promiscuous rx mode is enabled.
  11463. * One message is sent per rx PPDU.
  11464. *
  11465. * |31 24|23 16|15 8|7 0|
  11466. * |-------------------------------------------------------------|
  11467. * | peer_id | reserved0 | msg_type |
  11468. * |-------------------------------------------------------------|
  11469. * | reserved1 | num_mpdu |
  11470. * |-------------------------------------------------------------|
  11471. * | struct hw_rx_desc |
  11472. * | (see wal_rx_desc.h) |
  11473. * |-------------------------------------------------------------|
  11474. * | struct ieee80211_frame_addr4 |
  11475. * | (see ieee80211_defs.h) |
  11476. * |-------------------------------------------------------------|
  11477. * | struct ieee80211_frame_addr4 |
  11478. * | (see ieee80211_defs.h) |
  11479. * |-------------------------------------------------------------|
  11480. * | ...... |
  11481. * |-------------------------------------------------------------|
  11482. *
  11483. * Header fields:
  11484. * - msg_type
  11485. * Bits 7:0
  11486. * Purpose: Identifies this is a monitor mac header indication message.
  11487. * Value: 0x20
  11488. * - peer_id
  11489. * Bits 31:16
  11490. * Purpose: Software peer id given by host during association,
  11491. * During promiscuous mode, the peer ID will be invalid (0xFF)
  11492. * for rx PPDUs received from unassociated peers.
  11493. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  11494. * - num_mpdu
  11495. * Bits 15:0
  11496. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  11497. * delivered within the message.
  11498. * Value: 1 to 32
  11499. * num_mpdu is limited to a maximum value of 32, due to buffer
  11500. * size limits. For PPDUs with more than 32 MPDUs, only the
  11501. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  11502. * the PPDU will be provided.
  11503. */
  11504. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  11505. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  11506. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  11507. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  11508. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  11509. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  11510. do { \
  11511. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  11512. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  11513. } while (0)
  11514. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  11515. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  11516. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  11517. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  11518. do { \
  11519. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  11520. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  11521. } while (0)
  11522. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  11523. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  11524. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  11525. /**
  11526. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE Message
  11527. *
  11528. * @details
  11529. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  11530. * the flow pool associated with the specified ID is resized
  11531. *
  11532. * The message would appear as follows:
  11533. *
  11534. * |31 16|15 8|7 0|
  11535. * |---------------------------------+----------------+----------------|
  11536. * | reserved0 | Msg type |
  11537. * |-------------------------------------------------------------------|
  11538. * | flow pool new size | flow pool ID |
  11539. * |-------------------------------------------------------------------|
  11540. *
  11541. * The message is interpreted as follows:
  11542. * b'0:7 - msg_type: This will be set to
  11543. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  11544. *
  11545. * b'0:15 - flow pool ID: Existing flow pool ID
  11546. *
  11547. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  11548. *
  11549. */
  11550. PREPACK struct htt_flow_pool_resize_t {
  11551. A_UINT32 msg_type:8,
  11552. reserved0:24;
  11553. A_UINT32 flow_pool_id:16,
  11554. flow_pool_new_size:16;
  11555. } POSTPACK;
  11556. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  11557. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  11558. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  11559. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  11560. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  11561. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  11562. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  11563. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  11564. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  11565. do { \
  11566. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  11567. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  11568. } while (0)
  11569. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  11570. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  11571. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  11572. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  11573. do { \
  11574. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  11575. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  11576. } while (0)
  11577. /**
  11578. * @brief host -> target channel change message
  11579. *
  11580. * @details
  11581. * the meesage is generated by FW every time FW changes channel. This will be used by host mainly
  11582. * to associate RX frames to correct channel they were received on.
  11583. * The following field definitions describe the format of the HTT target
  11584. * to host channel change message.
  11585. * |31 16|15 8|7 5|4 0|
  11586. * |------------------------------------------------------------|
  11587. * | reserved | MSG_TYPE |
  11588. * |------------------------------------------------------------|
  11589. * | CHAN_MHZ |
  11590. * |------------------------------------------------------------|
  11591. * | BAND_CENTER_FREQ1 |
  11592. * |------------------------------------------------------------|
  11593. * | BAND_CENTER_FREQ2 |
  11594. * |------------------------------------------------------------|
  11595. * | CHAN_PHY_MODE |
  11596. * |------------------------------------------------------------|
  11597. * Header fields:
  11598. * - MSG_TYPE
  11599. * Bits 7:0
  11600. * Value: 0xf
  11601. * - CHAN_MHZ
  11602. * Bits 31:0
  11603. * Purpose: frequency of the primary 20mhz channel.
  11604. * - BAND_CENTER_FREQ1
  11605. * Bits 31:0
  11606. * Purpose: centre frequency of the full channel.
  11607. * - BAND_CENTER_FREQ2
  11608. * Bits 31:0
  11609. * Purpose: centre frequency2 of the channel. is only valid for 11acvht 80plus80.
  11610. * - CHAN_PHY_MODE
  11611. * Bits 31:0
  11612. * Purpose: phy mode of the channel.
  11613. */
  11614. PREPACK struct htt_chan_change_msg {
  11615. A_UINT32 chan_mhz; /* frequency in mhz */
  11616. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz*/
  11617. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  11618. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  11619. } POSTPACK;
  11620. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  11621. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  11622. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  11623. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  11624. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  11625. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  11626. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  11627. /*
  11628. * The read and write indices point to the data within the host buffer.
  11629. * Because the first 4 bytes of the host buffer is used for the read index and
  11630. * the next 4 bytes for the write index, the data itself starts at offset 8.
  11631. * The read index and write index are the byte offsets from the base of the
  11632. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  11633. * Refer the ASCII text picture below.
  11634. */
  11635. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  11636. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  11637. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  11638. /*
  11639. ***************************************************************************
  11640. *
  11641. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11642. *
  11643. ***************************************************************************
  11644. *
  11645. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  11646. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  11647. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  11648. * written into the Host memory region mentioned below.
  11649. *
  11650. * Read index is updated by the Host. At any point of time, the read index will
  11651. * indicate the index that will next be read by the Host. The read index is
  11652. * in units of bytes offset from the base of the meta-data buffer.
  11653. *
  11654. * Write index is updated by the FW. At any point of time, the write index will
  11655. * indicate from where the FW can start writing any new data. The write index is
  11656. * in units of bytes offset from the base of the meta-data buffer.
  11657. *
  11658. * If the Host is not fast enough in reading the CFR data, any new capture data
  11659. * would be dropped if there is no space left to write the new captures.
  11660. *
  11661. * The last 4 bytes of the memory region will have the magic pattern
  11662. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  11663. * not overrun the host buffer.
  11664. *
  11665. * ,--------------------. read and write indices store the
  11666. * | | byte offset from the base of the
  11667. * | ,--------+--------. meta-data buffer to the next
  11668. * | | | | location within the data buffer
  11669. * | | v v that will be read / written
  11670. * ************************************************************************
  11671. * * Read * Write * * Magic *
  11672. * * index * index * CFR data1 ...... CFR data N * pattern *
  11673. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  11674. * ************************************************************************
  11675. * |<---------- data buffer ---------->|
  11676. *
  11677. * |<----------------- meta-data buffer allocated in Host ----------------|
  11678. *
  11679. * Note:
  11680. * - Considering the 4 bytes needed to store the Read index (R) and the
  11681. * Write index (W), the initial value is as follows:
  11682. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  11683. * - Buffer empty condition:
  11684. * R = W
  11685. *
  11686. * Regarding CFR data format:
  11687. * --------------------------
  11688. *
  11689. * Each CFR tone is stored in HW as 16-bits with the following format:
  11690. * {bits[15:12], bits[11:6], bits[5:0]} =
  11691. * {unsigned exponent (4 bits),
  11692. * signed mantissa_real (6 bits),
  11693. * signed mantissa_imag (6 bits)}
  11694. *
  11695. * CFR_real = mantissa_real * 2^(exponent-5)
  11696. * CFR_imag = mantissa_imag * 2^(exponent-5)
  11697. *
  11698. *
  11699. * The CFR data is written to the 16-bit unsigned output array (buff) in
  11700. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  11701. *
  11702. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  11703. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  11704. * .
  11705. * .
  11706. * .
  11707. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  11708. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  11709. */
  11710. /* Bandwidth of peer CFR captures */
  11711. typedef enum {
  11712. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  11713. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  11714. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  11715. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  11716. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  11717. HTT_PEER_CFR_CAPTURE_BW_MAX,
  11718. } HTT_PEER_CFR_CAPTURE_BW;
  11719. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  11720. * was captured
  11721. */
  11722. typedef enum {
  11723. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  11724. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  11725. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  11726. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  11727. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  11728. } HTT_PEER_CFR_CAPTURE_MODE;
  11729. typedef enum {
  11730. /* This message type is currently used for the below purpose:
  11731. *
  11732. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  11733. * wmi_peer_cfr_capture_cmd.
  11734. * If payload_present bit is set to 0 then the associated memory region
  11735. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  11736. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  11737. * message; the CFR dump will be present at the end of the message,
  11738. * after the chan_phy_mode.
  11739. */
  11740. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  11741. /* Always keep this last */
  11742. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  11743. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  11744. /**
  11745. * @brief target -> host CFR dump completion indication message definition
  11746. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  11747. *
  11748. * @details
  11749. * The following diagram shows the format of the Channel Frequency Response
  11750. * (CFR) dump completion indication. This inidcation is sent to the Host when
  11751. * the channel capture of a peer is copied by Firmware into the Host memory
  11752. *
  11753. * **************************************************************************
  11754. *
  11755. * Message format when the CFR capture message type is
  11756. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11757. *
  11758. * **************************************************************************
  11759. *
  11760. * |31 16|15 |8|7 0|
  11761. * |----------------------------------------------------------------|
  11762. * header: | reserved |P| msg_type |
  11763. * word 0 | | | |
  11764. * |----------------------------------------------------------------|
  11765. * payload: | cfr_capture_msg_type |
  11766. * word 1 | |
  11767. * |----------------------------------------------------------------|
  11768. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  11769. * word 2 | | | | | | | | |
  11770. * |----------------------------------------------------------------|
  11771. * | mac_addr31to0 |
  11772. * word 3 | |
  11773. * |----------------------------------------------------------------|
  11774. * | unused / reserved | mac_addr47to32 |
  11775. * word 4 | | |
  11776. * |----------------------------------------------------------------|
  11777. * | index |
  11778. * word 5 | |
  11779. * |----------------------------------------------------------------|
  11780. * | length |
  11781. * word 6 | |
  11782. * |----------------------------------------------------------------|
  11783. * | timestamp |
  11784. * word 7 | |
  11785. * |----------------------------------------------------------------|
  11786. * | counter |
  11787. * word 8 | |
  11788. * |----------------------------------------------------------------|
  11789. * | chan_mhz |
  11790. * word 9 | |
  11791. * |----------------------------------------------------------------|
  11792. * | band_center_freq1 |
  11793. * word 10 | |
  11794. * |----------------------------------------------------------------|
  11795. * | band_center_freq2 |
  11796. * word 11 | |
  11797. * |----------------------------------------------------------------|
  11798. * | chan_phy_mode |
  11799. * word 12 | |
  11800. * |----------------------------------------------------------------|
  11801. * where,
  11802. * P - payload present bit (payload_present explained below)
  11803. * req_id - memory request id (mem_req_id explained below)
  11804. * S - status field (status explained below)
  11805. * capbw - capture bandwidth (capture_bw explained below)
  11806. * mode - mode of capture (mode explained below)
  11807. * sts - space time streams (sts_count explained below)
  11808. * chbw - channel bandwidth (channel_bw explained below)
  11809. * captype - capture type (cap_type explained below)
  11810. *
  11811. * The following field definitions describe the format of the CFR dump
  11812. * completion indication sent from the target to the host
  11813. *
  11814. * Header fields:
  11815. *
  11816. * Word 0
  11817. * - msg_type
  11818. * Bits 7:0
  11819. * Purpose: Identifies this as CFR TX completion indication
  11820. * Value: HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  11821. * - payload_present
  11822. * Bit 8
  11823. * Purpose: Identifies how CFR data is sent to host
  11824. * Value: 0 - If CFR Payload is written to host memory
  11825. * 1 - If CFR Payload is sent as part of HTT message
  11826. * (This is the requirement for SDIO/USB where it is
  11827. * not possible to write CFR data to host memory)
  11828. * - reserved
  11829. * Bits 31:9
  11830. * Purpose: Reserved
  11831. * Value: 0
  11832. *
  11833. * Payload fields:
  11834. *
  11835. * Word 1
  11836. * - cfr_capture_msg_type
  11837. * Bits 31:0
  11838. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  11839. * to specify the format used for the remainder of the message
  11840. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11841. * (currently only MSG_TYPE_1 is defined)
  11842. *
  11843. * Word 2
  11844. * - mem_req_id
  11845. * Bits 6:0
  11846. * Purpose: Contain the mem request id of the region where the CFR capture
  11847. * has been stored - of type WMI_HOST_MEM_REQ_ID
  11848. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  11849. this value is invalid)
  11850. * - status
  11851. * Bit 7
  11852. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  11853. * Value: 1 (True) - Successful; 0 (False) - Not successful
  11854. * - capture_bw
  11855. * Bits 10:8
  11856. * Purpose: Carry the bandwidth of the CFR capture
  11857. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  11858. * - mode
  11859. * Bits 13:11
  11860. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  11861. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  11862. * - sts_count
  11863. * Bits 16:14
  11864. * Purpose: Carry the number of space time streams
  11865. * Value: Number of space time streams
  11866. * - channel_bw
  11867. * Bits 19:17
  11868. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  11869. * measurement
  11870. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  11871. * - cap_type
  11872. * Bits 23:20
  11873. * Purpose: Carry the type of the capture
  11874. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  11875. * - vdev_id
  11876. * Bits 31:24
  11877. * Purpose: Carry the virtual device id
  11878. * Value: vdev ID
  11879. *
  11880. * Word 3
  11881. * - mac_addr31to0
  11882. * Bits 31:0
  11883. * Purpose: Contain the bits 31:0 of the peer MAC address
  11884. * Value: Bits 31:0 of the peer MAC address
  11885. *
  11886. * Word 4
  11887. * - mac_addr47to32
  11888. * Bits 15:0
  11889. * Purpose: Contain the bits 47:32 of the peer MAC address
  11890. * Value: Bits 47:32 of the peer MAC address
  11891. *
  11892. * Word 5
  11893. * - index
  11894. * Bits 31:0
  11895. * Purpose: Contain the index at which this CFR dump was written in the Host
  11896. * allocated memory. This index is the number of bytes from the base address.
  11897. * Value: Index position
  11898. *
  11899. * Word 6
  11900. * - length
  11901. * Bits 31:0
  11902. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  11903. * Value: Length of the CFR capture of the peer
  11904. *
  11905. * Word 7
  11906. * - timestamp
  11907. * Bits 31:0
  11908. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  11909. * clock used for this timestamp is private to the target and not visible to
  11910. * the host i.e., Host can interpret only the relative timestamp deltas from
  11911. * one message to the next, but can't interpret the absolute timestamp from a
  11912. * single message.
  11913. * Value: Timestamp in microseconds
  11914. *
  11915. * Word 8
  11916. * - counter
  11917. * Bits 31:0
  11918. * Purpose: Carry the count of the current CFR capture from FW. This is
  11919. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  11920. * in host memory)
  11921. * Value: Count of the current CFR capture
  11922. *
  11923. * Word 9
  11924. * - chan_mhz
  11925. * Bits 31:0
  11926. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  11927. * Value: Primary 20 channel frequency
  11928. *
  11929. * Word 10
  11930. * - band_center_freq1
  11931. * Bits 31:0
  11932. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  11933. * Value: Center frequency 1 in MHz
  11934. *
  11935. * Word 11
  11936. * - band_center_freq2
  11937. * Bits 31:0
  11938. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  11939. * the VDEV
  11940. * 80plus80 mode
  11941. * Value: Center frequency 2 in MHz
  11942. *
  11943. * Word 12
  11944. * - chan_phy_mode
  11945. * Bits 31:0
  11946. * Purpose: Carry the phy mode of the channel, of the VDEV
  11947. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  11948. */
  11949. PREPACK struct htt_cfr_dump_ind_type_1 {
  11950. A_UINT32 mem_req_id:7,
  11951. status:1,
  11952. capture_bw:3,
  11953. mode:3,
  11954. sts_count:3,
  11955. channel_bw:3,
  11956. cap_type:4,
  11957. vdev_id:8;
  11958. htt_mac_addr addr;
  11959. A_UINT32 index;
  11960. A_UINT32 length;
  11961. A_UINT32 timestamp;
  11962. A_UINT32 counter;
  11963. struct htt_chan_change_msg chan;
  11964. } POSTPACK;
  11965. PREPACK struct htt_cfr_dump_compl_ind {
  11966. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  11967. union {
  11968. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  11969. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  11970. /* If there is a need to change the memory layout and its associated
  11971. * HTT indication format, a new CFR capture message type can be
  11972. * introduced and added into this union.
  11973. */
  11974. };
  11975. } POSTPACK;
  11976. /*
  11977. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  11978. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11979. */
  11980. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  11981. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  11982. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  11983. do { \
  11984. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  11985. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  11986. } while(0)
  11987. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  11988. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  11989. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  11990. /*
  11991. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  11992. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11993. */
  11994. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  11995. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  11996. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  11997. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  11998. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  11999. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  12000. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  12001. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  12002. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  12003. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  12004. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  12005. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  12006. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  12007. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  12008. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  12009. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  12010. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  12011. do { \
  12012. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  12013. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  12014. } while (0)
  12015. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  12016. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  12017. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  12018. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  12019. do { \
  12020. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  12021. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  12022. } while (0)
  12023. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  12024. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  12025. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  12026. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  12027. do { \
  12028. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  12029. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  12030. } while (0)
  12031. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  12032. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  12033. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  12034. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  12035. do { \
  12036. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  12037. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  12038. } while (0)
  12039. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  12040. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  12041. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  12042. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  12043. do { \
  12044. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  12045. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  12046. } while (0)
  12047. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  12048. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  12049. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  12050. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  12051. do { \
  12052. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  12053. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  12054. } while (0)
  12055. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  12056. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  12057. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  12058. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  12059. do { \
  12060. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  12061. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  12062. } while (0)
  12063. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  12064. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  12065. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  12066. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  12067. do { \
  12068. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  12069. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  12070. } while (0)
  12071. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  12072. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  12073. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  12074. /**
  12075. * @brief target -> host peer (PPDU) stats message
  12076. * HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12077. * @details
  12078. * This message is generated by FW when FW is sending stats to host
  12079. * about one or more PPDUs that the FW has transmitted to one or more peers.
  12080. * This message is sent autonomously by the target rather than upon request
  12081. * by the host.
  12082. * The following field definitions describe the format of the HTT target
  12083. * to host peer stats indication message.
  12084. *
  12085. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  12086. * or more PPDU stats records.
  12087. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  12088. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  12089. * then the message would start with the
  12090. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  12091. * below.
  12092. *
  12093. * |31 16|15|14|13 11|10 9|8|7 0|
  12094. * |-------------------------------------------------------------|
  12095. * | reserved |MSG_TYPE |
  12096. * |-------------------------------------------------------------|
  12097. * rec 0 | TLV header |
  12098. * rec 0 |-------------------------------------------------------------|
  12099. * rec 0 | ppdu successful bytes |
  12100. * rec 0 |-------------------------------------------------------------|
  12101. * rec 0 | ppdu retry bytes |
  12102. * rec 0 |-------------------------------------------------------------|
  12103. * rec 0 | ppdu failed bytes |
  12104. * rec 0 |-------------------------------------------------------------|
  12105. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  12106. * rec 0 |-------------------------------------------------------------|
  12107. * rec 0 | retried MSDUs | successful MSDUs |
  12108. * rec 0 |-------------------------------------------------------------|
  12109. * rec 0 | TX duration | failed MSDUs |
  12110. * rec 0 |-------------------------------------------------------------|
  12111. * ...
  12112. * |-------------------------------------------------------------|
  12113. * rec N | TLV header |
  12114. * rec N |-------------------------------------------------------------|
  12115. * rec N | ppdu successful bytes |
  12116. * rec N |-------------------------------------------------------------|
  12117. * rec N | ppdu retry bytes |
  12118. * rec N |-------------------------------------------------------------|
  12119. * rec N | ppdu failed bytes |
  12120. * rec N |-------------------------------------------------------------|
  12121. * rec N | peer id | S|SG| BW | BA |A|rate code|
  12122. * rec N |-------------------------------------------------------------|
  12123. * rec N | retried MSDUs | successful MSDUs |
  12124. * rec N |-------------------------------------------------------------|
  12125. * rec N | TX duration | failed MSDUs |
  12126. * rec N |-------------------------------------------------------------|
  12127. *
  12128. * where:
  12129. * A = is A-MPDU flag
  12130. * BA = block-ack failure flags
  12131. * BW = bandwidth spec
  12132. * SG = SGI enabled spec
  12133. * S = skipped rate ctrl
  12134. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  12135. *
  12136. * Header
  12137. * ------
  12138. * dword0 - b'0:7 - msg_type : HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12139. * dword0 - b'8:31 - reserved : Reserved for future use
  12140. *
  12141. * payload include below peer_stats information
  12142. * --------------------------------------------
  12143. * @TLV : HTT_PPDU_STATS_INFO_TLV
  12144. * @tx_success_bytes : total successful bytes in the PPDU.
  12145. * @tx_retry_bytes : total retried bytes in the PPDU.
  12146. * @tx_failed_bytes : total failed bytes in the PPDU.
  12147. * @tx_ratecode : rate code used for the PPDU.
  12148. * @is_ampdu : Indicates PPDU is AMPDU or not.
  12149. * @ba_ack_failed : BA/ACK failed for this PPDU
  12150. * b00 -> BA received
  12151. * b01 -> BA failed once
  12152. * b10 -> BA failed twice, when HW retry is enabled.
  12153. * @bw : BW
  12154. * b00 -> 20 MHz
  12155. * b01 -> 40 MHz
  12156. * b10 -> 80 MHz
  12157. * b11 -> 160 MHz (or 80+80)
  12158. * @sg : SGI enabled
  12159. * @s : skipped ratectrl
  12160. * @peer_id : peer id
  12161. * @tx_success_msdus : successful MSDUs
  12162. * @tx_retry_msdus : retried MSDUs
  12163. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  12164. * @tx_duration : Tx duration for the PPDU (microsecond units)
  12165. */
  12166. /**
  12167. * @brief HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID Message
  12168. *
  12169. * @details
  12170. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  12171. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  12172. * This message will only be sent if the backpressure condition has existed
  12173. * continuously for an initial period (100 ms).
  12174. * Repeat messages with updated information will be sent after each
  12175. * subsequent period (100 ms) as long as the backpressure remains unabated.
  12176. * This message indicates the ring id along with current head and tail index
  12177. * locations (i.e. write and read indices).
  12178. * The backpressure time indicates the time in ms for which continous
  12179. * backpressure has been observed in the ring.
  12180. *
  12181. * The message format is as follows:
  12182. *
  12183. * |31 24|23 16|15 8|7 0|
  12184. * |----------------+----------------+----------------+----------------|
  12185. * | ring_id | ring_type | pdev_id | msg_type |
  12186. * |-------------------------------------------------------------------|
  12187. * | tail_idx | head_idx |
  12188. * |-------------------------------------------------------------------|
  12189. * | backpressure_time_ms |
  12190. * |-------------------------------------------------------------------|
  12191. *
  12192. * The message is interpreted as follows:
  12193. * dword0 - b'0:7 - msg_type: This will be set to
  12194. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  12195. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  12196. * 1, 2, 3 indicates pdev_id 0,1,2 and
  12197. the msg is for LMAC ring.
  12198. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  12199. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  12200. * htt_backpressure_lmac_ring_id. This represents
  12201. * the ring id for which continous backpressure is seen
  12202. *
  12203. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  12204. * the ring indicated by the ring_id
  12205. *
  12206. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  12207. * the ring indicated by the ring id
  12208. *
  12209. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  12210. * backpressure has been seen in the ring
  12211. * indicated by the ring_id.
  12212. * Units = milliseconds
  12213. */
  12214. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  12215. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  12216. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  12217. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  12218. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  12219. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  12220. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  12221. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  12222. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  12223. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  12224. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  12225. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  12226. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  12227. do { \
  12228. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  12229. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  12230. } while (0)
  12231. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  12232. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  12233. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  12234. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  12235. do { \
  12236. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  12237. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  12238. } while (0)
  12239. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  12240. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  12241. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  12242. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  12243. do { \
  12244. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  12245. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  12246. } while (0)
  12247. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  12248. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  12249. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  12250. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  12251. do { \
  12252. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  12253. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  12254. } while (0)
  12255. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  12256. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  12257. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  12258. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  12259. do { \
  12260. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  12261. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  12262. } while (0)
  12263. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  12264. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  12265. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  12266. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  12267. do { \
  12268. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  12269. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  12270. } while (0)
  12271. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  12272. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  12273. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  12274. enum htt_backpressure_ring_type {
  12275. HTT_SW_RING_TYPE_UMAC,
  12276. HTT_SW_RING_TYPE_LMAC,
  12277. HTT_SW_RING_TYPE_MAX,
  12278. };
  12279. /* Ring id for which the message is sent to host */
  12280. enum htt_backpressure_umac_ringid {
  12281. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  12282. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  12283. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  12284. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  12285. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  12286. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  12287. HTT_SW_RING_IDX_REO_REO2FW_RING,
  12288. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  12289. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  12290. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  12291. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  12292. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  12293. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  12294. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  12295. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  12296. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  12297. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  12298. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  12299. HTT_SW_UMAC_RING_IDX_MAX,
  12300. };
  12301. enum htt_backpressure_lmac_ringid {
  12302. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  12303. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  12304. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  12305. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  12306. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  12307. HTT_SW_RING_IDX_RXDMA2FW_RING,
  12308. HTT_SW_RING_IDX_RXDMA2SW_RING,
  12309. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  12310. HTT_SW_RING_IDX_RXDMA2REO_RING,
  12311. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  12312. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  12313. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  12314. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  12315. HTT_SW_LMAC_RING_IDX_MAX,
  12316. };
  12317. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  12318. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  12319. pdev_id: 8,
  12320. ring_type: 8, /* htt_backpressure_ring_type */
  12321. /*
  12322. * ring_id holds an enum value from either
  12323. * htt_backpressure_umac_ringid or
  12324. * htt_backpressure_lmac_ringid, based on
  12325. * the ring_type setting.
  12326. */
  12327. ring_id: 8;
  12328. A_UINT16 head_idx;
  12329. A_UINT16 tail_idx;
  12330. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  12331. } POSTPACK;
  12332. /*
  12333. * Defines two 32 bit words that can be used by the target to indicate a per
  12334. * user RU allocation and rate information.
  12335. *
  12336. * This information is currently provided in the "sw_response_reference_ptr"
  12337. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  12338. * "rx_ppdu_end_user_stats" TLV.
  12339. *
  12340. * VALID:
  12341. * The consumer of these words must explicitly check the valid bit,
  12342. * and only attempt interpretation of any of the remaining fields if
  12343. * the valid bit is set to 1.
  12344. *
  12345. * VERSION:
  12346. * The consumer of these words must also explicitly check the version bit,
  12347. * and only use the V0 definition if the VERSION field is set to 0.
  12348. *
  12349. * Version 1 is currently undefined, with the exception of the VALID and
  12350. * VERSION fields.
  12351. *
  12352. * Version 0:
  12353. *
  12354. * The fields below are duplicated per BW.
  12355. *
  12356. * The consumer must determine which BW field to use, based on the UL OFDMA
  12357. * PPDU BW indicated by HW.
  12358. *
  12359. * RU_START: RU26 start index for the user.
  12360. * Note that this is always using the RU26 index, regardless
  12361. * of the actual RU assigned to the user
  12362. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  12363. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  12364. *
  12365. * For example, 20MHz (the value in the top row is RU_START)
  12366. *
  12367. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  12368. * RU Size 1 (52): | | | | | |
  12369. * RU Size 2 (106): | | | |
  12370. * RU Size 3 (242): | |
  12371. *
  12372. * RU_SIZE: Indicates the RU size, as defined by enum
  12373. * htt_ul_ofdma_user_info_ru_size.
  12374. *
  12375. * LDPC: LDPC enabled (if 0, BCC is used)
  12376. *
  12377. * DCM: DCM enabled
  12378. *
  12379. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  12380. * |---------------------------------+--------------------------------|
  12381. * |Ver|Valid| FW internal |
  12382. * |---------------------------------+--------------------------------|
  12383. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  12384. * |---------------------------------+--------------------------------|
  12385. */
  12386. enum htt_ul_ofdma_user_info_ru_size {
  12387. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  12388. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  12389. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  12390. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  12391. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  12392. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  12393. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  12394. };
  12395. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  12396. struct htt_ul_ofdma_user_info_v0 {
  12397. A_UINT32 word0;
  12398. A_UINT32 word1;
  12399. };
  12400. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  12401. A_UINT32 w0_fw_rsvd:30; \
  12402. A_UINT32 w0_valid:1; \
  12403. A_UINT32 w0_version:1;
  12404. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  12405. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12406. };
  12407. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  12408. A_UINT32 w1_nss:3; \
  12409. A_UINT32 w1_mcs:4; \
  12410. A_UINT32 w1_ldpc:1; \
  12411. A_UINT32 w1_dcm:1; \
  12412. A_UINT32 w1_ru_start:7; \
  12413. A_UINT32 w1_ru_size:3; \
  12414. A_UINT32 w1_trig_type:4; \
  12415. A_UINT32 w1_unused:9;
  12416. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  12417. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12418. };
  12419. /* htt_up_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  12420. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  12421. union {
  12422. A_UINT32 word0;
  12423. struct {
  12424. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12425. };
  12426. };
  12427. union {
  12428. A_UINT32 word1;
  12429. struct {
  12430. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12431. };
  12432. };
  12433. } POSTPACK;
  12434. enum HTT_UL_OFDMA_TRIG_TYPE {
  12435. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  12436. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  12437. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  12438. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  12439. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  12440. };
  12441. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  12442. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  12443. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  12444. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  12445. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  12446. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  12447. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  12448. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  12449. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  12450. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  12451. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  12452. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  12453. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  12454. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  12455. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  12456. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  12457. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  12458. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  12459. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  12460. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  12461. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  12462. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  12463. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  12464. /*--- word 0 ---*/
  12465. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  12466. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  12467. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  12468. do { \
  12469. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  12470. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  12471. } while (0)
  12472. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  12473. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  12474. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  12475. do { \
  12476. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  12477. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  12478. } while (0)
  12479. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  12480. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  12481. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  12482. do { \
  12483. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  12484. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  12485. } while (0)
  12486. /*--- word 1 ---*/
  12487. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  12488. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  12489. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  12490. do { \
  12491. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  12492. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  12493. } while (0)
  12494. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  12495. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  12496. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  12497. do { \
  12498. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  12499. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  12500. } while (0)
  12501. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  12502. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  12503. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  12504. do { \
  12505. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  12506. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  12507. } while (0)
  12508. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  12509. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  12510. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  12511. do { \
  12512. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  12513. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  12514. } while (0)
  12515. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  12516. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  12517. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  12518. do { \
  12519. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  12520. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  12521. } while (0)
  12522. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  12523. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  12524. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  12525. do { \
  12526. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  12527. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  12528. } while (0)
  12529. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  12530. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  12531. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  12532. do { \
  12533. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  12534. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  12535. } while (0)
  12536. /**
  12537. * @brief target -> host channel calibration data message
  12538. * @brief host -> target channel calibration data message
  12539. *
  12540. * @details
  12541. * The following field definitions describe the format of the channel
  12542. * calibration data message sent from the target to the host when
  12543. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  12544. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  12545. * The message is defined as htt_chan_caldata_msg followed by a variable
  12546. * number of 32-bit character values.
  12547. *
  12548. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  12549. * |------------------------------------------------------------------|
  12550. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  12551. * |------------------------------------------------------------------|
  12552. * | payload size | mhz |
  12553. * |------------------------------------------------------------------|
  12554. * | center frequency 2 | center frequency 1 |
  12555. * |------------------------------------------------------------------|
  12556. * | check sum |
  12557. * |------------------------------------------------------------------|
  12558. * | payload |
  12559. * |------------------------------------------------------------------|
  12560. * message info field:
  12561. * - MSG_TYPE
  12562. * Bits 7:0
  12563. * Purpose: identifies this as a channel calibration data message
  12564. * Value: HTT_T2H_MSG_TYPE_CHAN_CALDATA (0x15) or
  12565. * HTT_H2T_MSG_TYPE_CHAN_CALDATA (0xb)
  12566. * - SUB_TYPE
  12567. * Bits 11:8
  12568. * Purpose: T2H: indicates whether target is providing chan cal data
  12569. * to the host to store, or requesting that the host
  12570. * download previously-stored data.
  12571. * H2T: indicates whether the host is providing the requested
  12572. * channel cal data, or if it is rejecting the data
  12573. * request because it does not have the requested data.
  12574. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  12575. * - CHKSUM_VALID
  12576. * Bit 12
  12577. * Purpose: indicates if the checksum field is valid
  12578. * value:
  12579. * - FRAG
  12580. * Bit 19:16
  12581. * Purpose: indicates the fragment index for message
  12582. * value: 0 for first fragment, 1 for second fragment, ...
  12583. * - APPEND
  12584. * Bit 20
  12585. * Purpose: indicates if this is the last fragment
  12586. * value: 0 = final fragment, 1 = more fragments will be appended
  12587. *
  12588. * channel and payload size field
  12589. * - MHZ
  12590. * Bits 15:0
  12591. * Purpose: indicates the channel primary frequency
  12592. * Value:
  12593. * - PAYLOAD_SIZE
  12594. * Bits 31:16
  12595. * Purpose: indicates the bytes of calibration data in payload
  12596. * Value:
  12597. *
  12598. * center frequency field
  12599. * - CENTER FREQUENCY 1
  12600. * Bits 15:0
  12601. * Purpose: indicates the channel center frequency
  12602. * Value: channel center frequency, in MHz units
  12603. * - CENTER FREQUENCY 2
  12604. * Bits 31:16
  12605. * Purpose: indicates the secondary channel center frequency,
  12606. * only for 11acvht 80plus80 mode
  12607. * Value: secondary channel center frequeny, in MHz units, if applicable
  12608. *
  12609. * checksum field
  12610. * - CHECK_SUM
  12611. * Bits 31:0
  12612. * Purpose: check the payload data, it is just for this fragment.
  12613. * This is intended for the target to check that the channel
  12614. * calibration data returned by the host is the unmodified data
  12615. * that was previously provided to the host by the target.
  12616. * value: checksum of fragment payload
  12617. */
  12618. PREPACK struct htt_chan_caldata_msg {
  12619. /* DWORD 0: message info */
  12620. A_UINT32
  12621. msg_type: 8,
  12622. sub_type: 4 ,
  12623. chksum_valid: 1, /** 1:valid, 0:invalid */
  12624. reserved1: 3,
  12625. frag_idx: 4, /** fragment index for calibration data */
  12626. appending: 1, /** 0: no fragment appending,
  12627. * 1: extra fragment appending */
  12628. reserved2: 11;
  12629. /* DWORD 1: channel and payload size */
  12630. A_UINT32
  12631. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  12632. payload_size: 16; /** unit: bytes */
  12633. /* DWORD 2: center frequency */
  12634. A_UINT32
  12635. band_center_freq1: 16, /** Center frequency 1 in MHz */
  12636. band_center_freq2: 16; /** Center frequency 2 in MHz,
  12637. * valid only for 11acvht 80plus80 mode */
  12638. /* DWORD 3: check sum */
  12639. A_UINT32 chksum;
  12640. /* variable length for calibration data */
  12641. A_UINT32 payload[1/* or more */];
  12642. } POSTPACK;
  12643. /* T2H SUBTYPE */
  12644. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  12645. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  12646. /* H2T SUBTYPE */
  12647. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  12648. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  12649. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  12650. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  12651. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  12652. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  12653. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  12654. do { \
  12655. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  12656. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  12657. } while (0)
  12658. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  12659. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  12660. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  12661. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  12662. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  12663. do { \
  12664. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  12665. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  12666. } while (0)
  12667. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  12668. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  12669. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  12670. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  12671. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  12672. do { \
  12673. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  12674. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  12675. } while (0)
  12676. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  12677. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  12678. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  12679. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  12680. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  12681. do { \
  12682. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  12683. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  12684. } while (0)
  12685. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  12686. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  12687. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  12688. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  12689. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  12690. do { \
  12691. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  12692. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  12693. } while (0)
  12694. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  12695. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  12696. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  12697. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  12698. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  12699. do { \
  12700. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  12701. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  12702. } while (0)
  12703. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  12704. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  12705. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  12706. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  12707. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  12708. do { \
  12709. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  12710. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  12711. } while (0)
  12712. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  12713. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  12714. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  12715. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  12716. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  12717. do { \
  12718. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  12719. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  12720. } while (0)
  12721. /**
  12722. * @brief - HTT PPDU ID format
  12723. *
  12724. * @details
  12725. * The following field definitions describe the format of the PPDU ID.
  12726. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  12727. *
  12728. * |31 30|29 24| 23| 22|21 19|18 17|16 12|11 0|
  12729. * +---------------------------------------------------------------------------
  12730. * |rsvd |seq_cmd_type|tqm_cmd| rsvd |seq_idx|mac_id| hwq_ id | sch id |
  12731. * +---------------------------------------------------------------------------
  12732. *
  12733. * sch id :Schedule command id
  12734. * Bits [11 : 0] : monotonically increasing counter to track the
  12735. * PPDU posted to a specific transmit queue.
  12736. *
  12737. * hwq_id: Hardware Queue ID.
  12738. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  12739. *
  12740. * mac_id: MAC ID
  12741. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  12742. *
  12743. * seq_idx: Sequence index.
  12744. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  12745. * a particular TXOP.
  12746. *
  12747. * tqm_cmd: HWSCH/TQM flag.
  12748. * Bit [23] : Always set to 0.
  12749. *
  12750. * seq_cmd_type: Sequence command type.
  12751. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  12752. * Refer to enum HTT_STATS_FTYPE for values.
  12753. */
  12754. PREPACK struct htt_ppdu_id {
  12755. A_UINT32
  12756. sch_id: 12,
  12757. hwq_id: 5,
  12758. mac_id: 2,
  12759. seq_idx: 3,
  12760. reserved1: 1,
  12761. tqm_cmd: 1,
  12762. seq_cmd_type: 6,
  12763. reserved2: 2;
  12764. } POSTPACK;
  12765. #define HTT_PPDU_ID_SCH_ID_S 0
  12766. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  12767. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  12768. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  12769. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  12770. do { \
  12771. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  12772. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  12773. } while (0)
  12774. #define HTT_PPDU_ID_HWQ_ID_S 12
  12775. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  12776. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  12777. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  12778. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  12779. do { \
  12780. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  12781. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  12782. } while (0)
  12783. #define HTT_PPDU_ID_MAC_ID_S 17
  12784. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  12785. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  12786. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  12787. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  12788. do { \
  12789. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  12790. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  12791. } while (0)
  12792. #define HTT_PPDU_ID_SEQ_IDX_S 19
  12793. #define HTT_PPDU_ID_SEQ_IDX_M 0x00380000
  12794. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  12795. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  12796. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  12797. do { \
  12798. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  12799. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  12800. } while (0)
  12801. #define HTT_PPDU_ID_TQM_CMD_S 23
  12802. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  12803. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  12804. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  12805. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  12806. do { \
  12807. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  12808. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  12809. } while (0)
  12810. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  12811. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  12812. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  12813. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  12814. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  12815. do { \
  12816. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  12817. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  12818. } while (0)
  12819. #endif