dsi_ctrl.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const enum dsi_ctrl_version dsi_ctrl_v2_6 = DSI_CTRL_VERSION_2_6;
  47. static const struct of_device_id msm_dsi_of_match[] = {
  48. {
  49. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  50. .data = &dsi_ctrl_v1_4,
  51. },
  52. {
  53. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  54. .data = &dsi_ctrl_v2_0,
  55. },
  56. {
  57. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  58. .data = &dsi_ctrl_v2_2,
  59. },
  60. {
  61. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  62. .data = &dsi_ctrl_v2_3,
  63. },
  64. {
  65. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  66. .data = &dsi_ctrl_v2_4,
  67. },
  68. {
  69. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  70. .data = &dsi_ctrl_v2_5,
  71. },
  72. {
  73. .compatible = "qcom,dsi-ctrl-hw-v2.6",
  74. .data = &dsi_ctrl_v2_6,
  75. },
  76. {}
  77. };
  78. #ifdef CONFIG_DEBUG_FS
  79. static ssize_t debugfs_state_info_read(struct file *file,
  80. char __user *buff,
  81. size_t count,
  82. loff_t *ppos)
  83. {
  84. struct dsi_ctrl *dsi_ctrl = file->private_data;
  85. char *buf;
  86. u32 len = 0;
  87. if (!dsi_ctrl)
  88. return -ENODEV;
  89. if (*ppos)
  90. return 0;
  91. buf = kzalloc(SZ_4K, GFP_KERNEL);
  92. if (!buf)
  93. return -ENOMEM;
  94. /* Dump current state */
  95. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  96. len += snprintf((buf + len), (SZ_4K - len),
  97. "\tCTRL_ENGINE = %s\n",
  98. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  99. len += snprintf((buf + len), (SZ_4K - len),
  100. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  101. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  102. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  103. /* Dump clock information */
  104. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  105. len += snprintf((buf + len), (SZ_4K - len),
  106. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  107. dsi_ctrl->clk_freq.byte_clk_rate,
  108. dsi_ctrl->clk_freq.pix_clk_rate,
  109. dsi_ctrl->clk_freq.esc_clk_rate);
  110. if (len > count)
  111. len = count;
  112. len = min_t(size_t, len, SZ_4K);
  113. if (copy_to_user(buff, buf, len)) {
  114. kfree(buf);
  115. return -EFAULT;
  116. }
  117. *ppos += len;
  118. kfree(buf);
  119. return len;
  120. }
  121. static ssize_t debugfs_reg_dump_read(struct file *file,
  122. char __user *buff,
  123. size_t count,
  124. loff_t *ppos)
  125. {
  126. struct dsi_ctrl *dsi_ctrl = file->private_data;
  127. char *buf;
  128. u32 len = 0;
  129. struct dsi_clk_ctrl_info clk_info;
  130. int rc = 0;
  131. if (!dsi_ctrl)
  132. return -ENODEV;
  133. if (*ppos)
  134. return 0;
  135. buf = kzalloc(SZ_4K, GFP_KERNEL);
  136. if (!buf)
  137. return -ENOMEM;
  138. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  139. clk_info.clk_type = DSI_CORE_CLK;
  140. clk_info.clk_state = DSI_CLK_ON;
  141. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  142. if (rc) {
  143. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  144. kfree(buf);
  145. return rc;
  146. }
  147. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  148. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  149. buf, SZ_4K);
  150. clk_info.clk_state = DSI_CLK_OFF;
  151. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  152. if (rc) {
  153. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  154. kfree(buf);
  155. return rc;
  156. }
  157. if (len > count)
  158. len = count;
  159. len = min_t(size_t, len, SZ_4K);
  160. if (copy_to_user(buff, buf, len)) {
  161. kfree(buf);
  162. return -EFAULT;
  163. }
  164. *ppos += len;
  165. kfree(buf);
  166. return len;
  167. }
  168. static ssize_t debugfs_line_count_read(struct file *file,
  169. char __user *user_buf,
  170. size_t user_len,
  171. loff_t *ppos)
  172. {
  173. struct dsi_ctrl *dsi_ctrl = file->private_data;
  174. char *buf;
  175. int rc = 0;
  176. u32 len = 0;
  177. size_t max_len = min_t(size_t, user_len, SZ_4K);
  178. if (!dsi_ctrl)
  179. return -ENODEV;
  180. if (*ppos)
  181. return 0;
  182. buf = kzalloc(max_len, GFP_KERNEL);
  183. if (ZERO_OR_NULL_PTR(buf))
  184. return -ENOMEM;
  185. mutex_lock(&dsi_ctrl->ctrl_lock);
  186. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  187. dsi_ctrl->cmd_trigger_line);
  188. len += scnprintf((buf + len), max_len - len,
  189. "Command triggered at frame: %04x\n",
  190. dsi_ctrl->cmd_trigger_frame);
  191. len += scnprintf((buf + len), max_len - len,
  192. "Command successful at line: %04x\n",
  193. dsi_ctrl->cmd_success_line);
  194. len += scnprintf((buf + len), max_len - len,
  195. "Command successful at frame: %04x\n",
  196. dsi_ctrl->cmd_success_frame);
  197. mutex_unlock(&dsi_ctrl->ctrl_lock);
  198. if (len > max_len)
  199. len = max_len;
  200. if (copy_to_user(user_buf, buf, len)) {
  201. rc = -EFAULT;
  202. goto error;
  203. }
  204. *ppos += len;
  205. error:
  206. kfree(buf);
  207. return len;
  208. }
  209. static const struct file_operations state_info_fops = {
  210. .open = simple_open,
  211. .read = debugfs_state_info_read,
  212. };
  213. static const struct file_operations reg_dump_fops = {
  214. .open = simple_open,
  215. .read = debugfs_reg_dump_read,
  216. };
  217. static const struct file_operations cmd_dma_stats_fops = {
  218. .open = simple_open,
  219. .read = debugfs_line_count_read,
  220. };
  221. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  222. struct dentry *parent)
  223. {
  224. int rc = 0;
  225. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  226. char dbg_name[DSI_DEBUG_NAME_LEN];
  227. if (!dsi_ctrl || !parent) {
  228. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  229. return -EINVAL;
  230. }
  231. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  232. if (IS_ERR_OR_NULL(dir)) {
  233. rc = PTR_ERR(dir);
  234. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  235. rc);
  236. goto error;
  237. }
  238. state_file = debugfs_create_file("state_info",
  239. 0444,
  240. dir,
  241. dsi_ctrl,
  242. &state_info_fops);
  243. if (IS_ERR_OR_NULL(state_file)) {
  244. rc = PTR_ERR(state_file);
  245. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  246. goto error_remove_dir;
  247. }
  248. reg_dump = debugfs_create_file("reg_dump",
  249. 0444,
  250. dir,
  251. dsi_ctrl,
  252. &reg_dump_fops);
  253. if (IS_ERR_OR_NULL(reg_dump)) {
  254. rc = PTR_ERR(reg_dump);
  255. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  256. goto error_remove_dir;
  257. }
  258. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  259. 0600,
  260. dir,
  261. &dsi_ctrl->enable_cmd_dma_stats);
  262. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  263. rc = PTR_ERR(cmd_dma_logs);
  264. DSI_CTRL_ERR(dsi_ctrl,
  265. "enable cmd dma stats failed, rc=%d\n",
  266. rc);
  267. goto error_remove_dir;
  268. }
  269. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  270. 0444,
  271. dir,
  272. dsi_ctrl,
  273. &cmd_dma_stats_fops);
  274. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  275. rc = PTR_ERR(cmd_dma_logs);
  276. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  277. rc);
  278. goto error_remove_dir;
  279. }
  280. dsi_ctrl->debugfs_root = dir;
  281. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl", dsi_ctrl->cell_index);
  282. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  283. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"), SDE_DBG_DSI);
  284. error_remove_dir:
  285. debugfs_remove(dir);
  286. error:
  287. return rc;
  288. }
  289. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  290. {
  291. debugfs_remove(dsi_ctrl->debugfs_root);
  292. return 0;
  293. }
  294. #else
  295. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  296. struct dentry *parent)
  297. {
  298. char dbg_name[DSI_DEBUG_NAME_LEN];
  299. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl", dsi_ctrl->cell_index);
  300. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  301. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"), SDE_DBG_DSI);
  302. return 0;
  303. }
  304. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  305. {
  306. return 0;
  307. }
  308. #endif /* CONFIG_DEBUG_FS */
  309. static inline struct msm_gem_address_space*
  310. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  311. int domain)
  312. {
  313. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  314. return NULL;
  315. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  316. }
  317. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  318. {
  319. /*
  320. * If a command is triggered right after another command,
  321. * check if the previous command transfer is completed. If
  322. * transfer is done, cancel any work that has been
  323. * queued. Otherwise wait till the work is scheduled and
  324. * completed before triggering the next command by
  325. * flushing the workqueue.
  326. */
  327. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  328. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  329. } else {
  330. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  331. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  332. }
  333. }
  334. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  335. {
  336. int ret = 0;
  337. struct dsi_ctrl *dsi_ctrl = NULL;
  338. u32 status;
  339. u32 mask = DSI_CMD_MODE_DMA_DONE;
  340. struct dsi_ctrl_hw_ops dsi_hw_ops;
  341. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  342. dsi_hw_ops = dsi_ctrl->hw.ops;
  343. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  344. /*
  345. * This atomic state will be set if ISR has been triggered,
  346. * so the wait is not needed.
  347. */
  348. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  349. goto done;
  350. ret = wait_for_completion_timeout(
  351. &dsi_ctrl->irq_info.cmd_dma_done,
  352. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  353. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  354. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  355. if (status & mask) {
  356. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  357. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  358. status);
  359. DSI_CTRL_WARN(dsi_ctrl,
  360. "dma_tx done but irq not triggered\n");
  361. } else {
  362. DSI_CTRL_ERR(dsi_ctrl,
  363. "Command transfer failed\n");
  364. }
  365. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  366. DSI_SINT_CMD_MODE_DMA_DONE);
  367. }
  368. done:
  369. dsi_ctrl->dma_wait_queued = false;
  370. }
  371. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  372. enum dsi_ctrl_driver_ops op,
  373. u32 op_state)
  374. {
  375. int rc = 0;
  376. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  377. SDE_EVT32(dsi_ctrl->cell_index, op, op_state);
  378. switch (op) {
  379. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  380. if (state->power_state == op_state) {
  381. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  382. op_state);
  383. rc = -EINVAL;
  384. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  385. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  386. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  387. op_state,
  388. state->vid_engine_state);
  389. rc = -EINVAL;
  390. }
  391. }
  392. break;
  393. case DSI_CTRL_OP_CMD_ENGINE:
  394. if (state->cmd_engine_state == op_state) {
  395. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  396. op_state);
  397. rc = -EINVAL;
  398. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  399. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  400. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  401. op,
  402. state->power_state,
  403. state->controller_state);
  404. rc = -EINVAL;
  405. }
  406. break;
  407. case DSI_CTRL_OP_VID_ENGINE:
  408. if (state->vid_engine_state == op_state) {
  409. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  410. op_state);
  411. rc = -EINVAL;
  412. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  413. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  414. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  415. op,
  416. state->power_state,
  417. state->controller_state);
  418. rc = -EINVAL;
  419. }
  420. break;
  421. case DSI_CTRL_OP_HOST_ENGINE:
  422. if (state->controller_state == op_state) {
  423. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  424. op_state);
  425. rc = -EINVAL;
  426. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  427. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  428. op_state,
  429. state->power_state);
  430. rc = -EINVAL;
  431. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  432. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  433. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  434. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  435. op_state,
  436. state->cmd_engine_state,
  437. state->vid_engine_state);
  438. rc = -EINVAL;
  439. }
  440. break;
  441. case DSI_CTRL_OP_CMD_TX:
  442. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  443. (!state->host_initialized) ||
  444. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  445. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  446. op,
  447. state->power_state,
  448. state->host_initialized,
  449. state->cmd_engine_state);
  450. rc = -EINVAL;
  451. }
  452. break;
  453. case DSI_CTRL_OP_HOST_INIT:
  454. if (state->host_initialized == op_state) {
  455. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  456. op_state);
  457. rc = -EINVAL;
  458. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  459. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  460. op, state->power_state);
  461. rc = -EINVAL;
  462. }
  463. break;
  464. case DSI_CTRL_OP_TPG:
  465. if (state->tpg_enabled == op_state) {
  466. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  467. op_state);
  468. rc = -EINVAL;
  469. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  470. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  471. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  472. op,
  473. state->power_state,
  474. state->controller_state);
  475. rc = -EINVAL;
  476. }
  477. break;
  478. case DSI_CTRL_OP_PHY_SW_RESET:
  479. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  480. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  481. op, state->power_state);
  482. rc = -EINVAL;
  483. }
  484. break;
  485. case DSI_CTRL_OP_ASYNC_TIMING:
  486. if (state->vid_engine_state != op_state) {
  487. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  488. op_state);
  489. rc = -EINVAL;
  490. }
  491. break;
  492. default:
  493. rc = -ENOTSUPP;
  494. break;
  495. }
  496. return rc;
  497. }
  498. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  499. {
  500. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  501. if (!state) {
  502. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  503. return -EINVAL;
  504. }
  505. if (!state->host_initialized)
  506. return false;
  507. return true;
  508. }
  509. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  510. enum dsi_ctrl_driver_ops op,
  511. u32 op_state)
  512. {
  513. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  514. switch (op) {
  515. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  516. state->power_state = op_state;
  517. break;
  518. case DSI_CTRL_OP_CMD_ENGINE:
  519. state->cmd_engine_state = op_state;
  520. break;
  521. case DSI_CTRL_OP_VID_ENGINE:
  522. state->vid_engine_state = op_state;
  523. break;
  524. case DSI_CTRL_OP_HOST_ENGINE:
  525. state->controller_state = op_state;
  526. break;
  527. case DSI_CTRL_OP_HOST_INIT:
  528. state->host_initialized = (op_state == 1) ? true : false;
  529. break;
  530. case DSI_CTRL_OP_TPG:
  531. state->tpg_enabled = (op_state == 1) ? true : false;
  532. break;
  533. case DSI_CTRL_OP_CMD_TX:
  534. case DSI_CTRL_OP_PHY_SW_RESET:
  535. default:
  536. break;
  537. }
  538. }
  539. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  540. struct dsi_ctrl *ctrl)
  541. {
  542. int rc = 0;
  543. void __iomem *ptr;
  544. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  545. if (IS_ERR(ptr)) {
  546. rc = PTR_ERR(ptr);
  547. return rc;
  548. }
  549. ctrl->hw.base = ptr;
  550. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  551. switch (ctrl->version) {
  552. case DSI_CTRL_VERSION_1_4:
  553. case DSI_CTRL_VERSION_2_0:
  554. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  555. if (IS_ERR(ptr)) {
  556. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  557. rc = PTR_ERR(ptr);
  558. return rc;
  559. }
  560. ctrl->hw.mmss_misc_base = ptr;
  561. ctrl->hw.disp_cc_base = NULL;
  562. ctrl->hw.mdp_intf_base = NULL;
  563. break;
  564. case DSI_CTRL_VERSION_2_2:
  565. case DSI_CTRL_VERSION_2_3:
  566. case DSI_CTRL_VERSION_2_4:
  567. case DSI_CTRL_VERSION_2_5:
  568. case DSI_CTRL_VERSION_2_6:
  569. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  570. if (IS_ERR(ptr)) {
  571. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  572. rc = PTR_ERR(ptr);
  573. return rc;
  574. }
  575. ctrl->hw.disp_cc_base = ptr;
  576. ctrl->hw.mmss_misc_base = NULL;
  577. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  578. if (!IS_ERR(ptr))
  579. ctrl->hw.mdp_intf_base = ptr;
  580. break;
  581. default:
  582. break;
  583. }
  584. return rc;
  585. }
  586. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  587. {
  588. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  589. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  590. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  591. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  592. if (core->mdp_core_clk)
  593. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  594. if (core->iface_clk)
  595. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  596. if (core->core_mmss_clk)
  597. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  598. if (core->bus_clk)
  599. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  600. if (core->mnoc_clk)
  601. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  602. memset(core, 0x0, sizeof(*core));
  603. if (hs_link->byte_clk)
  604. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  605. if (hs_link->pixel_clk)
  606. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  607. if (lp_link->esc_clk)
  608. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  609. if (hs_link->byte_intf_clk)
  610. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  611. memset(hs_link, 0x0, sizeof(*hs_link));
  612. memset(lp_link, 0x0, sizeof(*lp_link));
  613. if (rcg->byte_clk)
  614. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  615. if (rcg->pixel_clk)
  616. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  617. memset(rcg, 0x0, sizeof(*rcg));
  618. return 0;
  619. }
  620. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  621. struct dsi_ctrl *ctrl)
  622. {
  623. int rc = 0;
  624. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  625. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  626. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  627. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  628. struct dsi_clk_link_set *xo = &ctrl->clk_info.xo_clk;
  629. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  630. if (IS_ERR(core->mdp_core_clk)) {
  631. core->mdp_core_clk = NULL;
  632. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  633. }
  634. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  635. if (IS_ERR(core->iface_clk)) {
  636. core->iface_clk = NULL;
  637. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  638. }
  639. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  640. if (IS_ERR(core->core_mmss_clk)) {
  641. core->core_mmss_clk = NULL;
  642. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  643. rc);
  644. }
  645. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  646. if (IS_ERR(core->bus_clk)) {
  647. core->bus_clk = NULL;
  648. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  649. }
  650. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  651. if (IS_ERR(core->mnoc_clk)) {
  652. core->mnoc_clk = NULL;
  653. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  654. }
  655. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  656. if (IS_ERR(hs_link->byte_clk)) {
  657. rc = PTR_ERR(hs_link->byte_clk);
  658. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  659. goto fail;
  660. }
  661. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  662. if (IS_ERR(hs_link->pixel_clk)) {
  663. rc = PTR_ERR(hs_link->pixel_clk);
  664. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  665. goto fail;
  666. }
  667. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  668. if (IS_ERR(lp_link->esc_clk)) {
  669. rc = PTR_ERR(lp_link->esc_clk);
  670. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  671. goto fail;
  672. }
  673. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  674. if (IS_ERR(hs_link->byte_intf_clk)) {
  675. hs_link->byte_intf_clk = NULL;
  676. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  677. }
  678. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  679. if (IS_ERR(rcg->byte_clk)) {
  680. rc = PTR_ERR(rcg->byte_clk);
  681. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  682. goto fail;
  683. }
  684. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  685. if (IS_ERR(rcg->pixel_clk)) {
  686. rc = PTR_ERR(rcg->pixel_clk);
  687. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  688. goto fail;
  689. }
  690. xo->byte_clk = devm_clk_get(&pdev->dev, "xo");
  691. if (IS_ERR(xo->byte_clk)) {
  692. xo->byte_clk = NULL;
  693. DSI_CTRL_DEBUG(ctrl, "failed to get xo clk, rc=%d\n", rc);
  694. }
  695. xo->pixel_clk = xo->byte_clk;
  696. return 0;
  697. fail:
  698. dsi_ctrl_clocks_deinit(ctrl);
  699. return rc;
  700. }
  701. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  702. {
  703. int i = 0;
  704. int rc = 0;
  705. struct dsi_regulator_info *regs;
  706. regs = &ctrl->pwr_info.digital;
  707. for (i = 0; i < regs->count; i++) {
  708. if (!regs->vregs[i].vreg)
  709. DSI_CTRL_ERR(ctrl,
  710. "vreg is NULL, should not reach here\n");
  711. else
  712. devm_regulator_put(regs->vregs[i].vreg);
  713. }
  714. regs = &ctrl->pwr_info.host_pwr;
  715. for (i = 0; i < regs->count; i++) {
  716. if (!regs->vregs[i].vreg)
  717. DSI_CTRL_ERR(ctrl,
  718. "vreg is NULL, should not reach here\n");
  719. else
  720. devm_regulator_put(regs->vregs[i].vreg);
  721. }
  722. if (!ctrl->pwr_info.host_pwr.vregs) {
  723. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  724. ctrl->pwr_info.host_pwr.vregs = NULL;
  725. ctrl->pwr_info.host_pwr.count = 0;
  726. }
  727. if (!ctrl->pwr_info.digital.vregs) {
  728. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  729. ctrl->pwr_info.digital.vregs = NULL;
  730. ctrl->pwr_info.digital.count = 0;
  731. }
  732. return rc;
  733. }
  734. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  735. struct dsi_ctrl *ctrl)
  736. {
  737. int rc = 0;
  738. int i = 0;
  739. struct dsi_regulator_info *regs;
  740. struct regulator *vreg = NULL;
  741. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  742. &ctrl->pwr_info.digital,
  743. "qcom,core-supply-entries");
  744. if (rc)
  745. DSI_CTRL_DEBUG(ctrl,
  746. "failed to get digital supply, rc = %d\n", rc);
  747. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  748. &ctrl->pwr_info.host_pwr,
  749. "qcom,ctrl-supply-entries");
  750. if (rc) {
  751. DSI_CTRL_ERR(ctrl,
  752. "failed to get host power supplies, rc = %d\n", rc);
  753. goto error_digital;
  754. }
  755. regs = &ctrl->pwr_info.digital;
  756. for (i = 0; i < regs->count; i++) {
  757. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  758. if (IS_ERR(vreg)) {
  759. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  760. regs->vregs[i].vreg_name);
  761. rc = PTR_ERR(vreg);
  762. goto error_host_pwr;
  763. }
  764. regs->vregs[i].vreg = vreg;
  765. }
  766. regs = &ctrl->pwr_info.host_pwr;
  767. for (i = 0; i < regs->count; i++) {
  768. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  769. if (IS_ERR(vreg)) {
  770. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  771. regs->vregs[i].vreg_name);
  772. for (--i; i >= 0; i--)
  773. devm_regulator_put(regs->vregs[i].vreg);
  774. rc = PTR_ERR(vreg);
  775. goto error_digital_put;
  776. }
  777. regs->vregs[i].vreg = vreg;
  778. }
  779. return rc;
  780. error_digital_put:
  781. regs = &ctrl->pwr_info.digital;
  782. for (i = 0; i < regs->count; i++)
  783. devm_regulator_put(regs->vregs[i].vreg);
  784. error_host_pwr:
  785. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  786. ctrl->pwr_info.host_pwr.vregs = NULL;
  787. ctrl->pwr_info.host_pwr.count = 0;
  788. error_digital:
  789. if (ctrl->pwr_info.digital.vregs)
  790. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  791. ctrl->pwr_info.digital.vregs = NULL;
  792. ctrl->pwr_info.digital.count = 0;
  793. return rc;
  794. }
  795. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  796. struct dsi_host_config *config)
  797. {
  798. int rc = 0;
  799. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  800. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  801. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  802. config->panel_mode);
  803. rc = -EINVAL;
  804. goto err;
  805. }
  806. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  807. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  808. rc = -EINVAL;
  809. goto err;
  810. }
  811. err:
  812. return rc;
  813. }
  814. /* Function returns number of bits per pxl */
  815. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  816. {
  817. u32 bpp = 0;
  818. switch (dst_format) {
  819. case DSI_PIXEL_FORMAT_RGB111:
  820. bpp = 3;
  821. break;
  822. case DSI_PIXEL_FORMAT_RGB332:
  823. bpp = 8;
  824. break;
  825. case DSI_PIXEL_FORMAT_RGB444:
  826. bpp = 12;
  827. break;
  828. case DSI_PIXEL_FORMAT_RGB565:
  829. bpp = 16;
  830. break;
  831. case DSI_PIXEL_FORMAT_RGB666:
  832. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  833. bpp = 18;
  834. break;
  835. case DSI_PIXEL_FORMAT_RGB888:
  836. bpp = 24;
  837. break;
  838. default:
  839. bpp = 24;
  840. break;
  841. }
  842. return bpp;
  843. }
  844. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  845. struct dsi_host_config *config, void *clk_handle,
  846. struct dsi_display_mode *mode)
  847. {
  848. int rc = 0;
  849. u32 num_of_lanes = 0;
  850. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  851. u32 bpp, frame_time_us, byte_intf_clk_div;
  852. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  853. byte_clk_rate, byte_intf_clk_rate;
  854. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  855. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  856. struct dsi_mode_info *timing = &config->video_timing;
  857. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  858. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  859. /* Get bits per pxl in destination format */
  860. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  861. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  862. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  863. num_of_lanes++;
  864. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  865. num_of_lanes++;
  866. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  867. num_of_lanes++;
  868. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  869. num_of_lanes++;
  870. if (split_link->split_link_enabled)
  871. num_of_lanes = split_link->lanes_per_sublink;
  872. config->common_config.num_data_lanes = num_of_lanes;
  873. config->common_config.bpp = bpp;
  874. if (config->bit_clk_rate_hz_override != 0) {
  875. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  876. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  877. bit_rate *= bits_per_symbol;
  878. do_div(bit_rate, num_of_symbols);
  879. }
  880. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  881. /* Calculate the bit rate needed to match dsi transfer time */
  882. bit_rate = min_dsi_clk_hz * frame_time_us;
  883. do_div(bit_rate, dsi_transfer_time_us);
  884. bit_rate = bit_rate * num_of_lanes;
  885. } else {
  886. h_period = dsi_h_total_dce(timing);
  887. v_period = DSI_V_TOTAL(timing);
  888. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  889. }
  890. pclk_rate = bit_rate;
  891. do_div(pclk_rate, bpp);
  892. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  893. bit_rate_per_lane = bit_rate;
  894. do_div(bit_rate_per_lane, num_of_lanes);
  895. byte_clk_rate = bit_rate_per_lane;
  896. /**
  897. * Ensure that the byte clock rate is even to avoid failures
  898. * during set rate for byte intf clock. Round up to the nearest
  899. * even number for byte clk.
  900. */
  901. byte_clk_rate = DIV_ROUND_CLOSEST(byte_clk_rate, 8);
  902. byte_clk_rate = ((byte_clk_rate + 1) & ~BIT(0));
  903. byte_intf_clk_rate = byte_clk_rate;
  904. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  905. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  906. config->bit_clk_rate_hz = byte_clk_rate * 8;
  907. } else {
  908. do_div(bit_rate, bits_per_symbol);
  909. bit_rate *= num_of_symbols;
  910. bit_rate_per_lane = bit_rate;
  911. do_div(bit_rate_per_lane, num_of_lanes);
  912. byte_clk_rate = bit_rate_per_lane;
  913. do_div(byte_clk_rate, 7);
  914. /* For CPHY, byte_intf_clk is same as byte_clk */
  915. byte_intf_clk_rate = byte_clk_rate;
  916. config->bit_clk_rate_hz = byte_clk_rate * 7;
  917. }
  918. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  919. bit_rate, bit_rate_per_lane);
  920. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  921. byte_clk_rate, byte_intf_clk_rate);
  922. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  923. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  924. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  925. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  926. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  927. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  928. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  929. dsi_ctrl->cell_index);
  930. if (rc)
  931. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  932. return rc;
  933. }
  934. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  935. {
  936. int rc = 0;
  937. if (enable) {
  938. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  939. if (rc < 0) {
  940. DSI_CTRL_ERR(dsi_ctrl,
  941. "Power resource enable failed, rc=%d\n", rc);
  942. goto error;
  943. }
  944. if (!dsi_ctrl->current_state.host_initialized) {
  945. rc = dsi_pwr_enable_regulator(
  946. &dsi_ctrl->pwr_info.host_pwr, true);
  947. if (rc) {
  948. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  949. goto error_get_sync;
  950. }
  951. }
  952. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  953. true);
  954. if (rc) {
  955. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  956. rc);
  957. (void)dsi_pwr_enable_regulator(
  958. &dsi_ctrl->pwr_info.host_pwr,
  959. false
  960. );
  961. goto error_get_sync;
  962. }
  963. return rc;
  964. } else {
  965. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  966. false);
  967. if (rc) {
  968. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  969. rc);
  970. goto error;
  971. }
  972. if (!dsi_ctrl->current_state.host_initialized) {
  973. rc = dsi_pwr_enable_regulator(
  974. &dsi_ctrl->pwr_info.host_pwr, false);
  975. if (rc) {
  976. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  977. goto error;
  978. }
  979. }
  980. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  981. return rc;
  982. }
  983. error_get_sync:
  984. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  985. error:
  986. return rc;
  987. }
  988. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  989. const struct mipi_dsi_packet *packet,
  990. u8 **buffer,
  991. u32 *size)
  992. {
  993. int rc = 0;
  994. u8 *buf = NULL;
  995. u32 len, i;
  996. u8 cmd_type = 0;
  997. len = packet->size;
  998. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  999. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  1000. if (!buf)
  1001. return -ENOMEM;
  1002. for (i = 0; i < len; i++) {
  1003. if (i >= packet->size)
  1004. buf[i] = 0xFF;
  1005. else if (i < sizeof(packet->header))
  1006. buf[i] = packet->header[i];
  1007. else
  1008. buf[i] = packet->payload[i - sizeof(packet->header)];
  1009. }
  1010. if (packet->payload_length > 0)
  1011. buf[3] |= BIT(6);
  1012. /* Swap BYTE order in the command buffer for MSM */
  1013. buf[0] = packet->header[1];
  1014. buf[1] = packet->header[2];
  1015. buf[2] = packet->header[0];
  1016. /* send embedded BTA for read commands */
  1017. cmd_type = buf[2] & 0x3f;
  1018. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1019. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1020. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1021. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1022. buf[3] |= BIT(5);
  1023. *buffer = buf;
  1024. *size = len;
  1025. return rc;
  1026. }
  1027. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1028. {
  1029. int rc = 0;
  1030. if (!dsi_ctrl) {
  1031. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1032. return -EINVAL;
  1033. }
  1034. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1035. return -EINVAL;
  1036. mutex_lock(&dsi_ctrl->ctrl_lock);
  1037. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1038. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1039. return rc;
  1040. }
  1041. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1042. {
  1043. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1044. struct dsi_mode_info *timing;
  1045. /**
  1046. * No need to wait if the panel is not video mode or
  1047. * if DSI controller supports command DMA scheduling or
  1048. * if we are sending init commands.
  1049. */
  1050. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1051. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1052. (dsi_ctrl->current_state.vid_engine_state !=
  1053. DSI_CTRL_ENGINE_ON))
  1054. return;
  1055. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1056. DSI_VIDEO_MODE_FRAME_DONE);
  1057. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1058. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1059. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1060. ret = wait_for_completion_timeout(
  1061. &dsi_ctrl->irq_info.vid_frame_done,
  1062. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1063. if (ret <= 0)
  1064. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1065. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1066. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1067. timing = &(dsi_ctrl->host_config.video_timing);
  1068. v_total = timing->v_sync_width + timing->v_back_porch +
  1069. timing->v_front_porch + timing->v_active;
  1070. v_blank = timing->v_sync_width + timing->v_back_porch;
  1071. fps = timing->refresh_rate;
  1072. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1073. udelay(sleep_ms * 1000);
  1074. }
  1075. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1076. u32 cmd_len,
  1077. u32 *flags)
  1078. {
  1079. int rc = 0;
  1080. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1081. /* if command size plus header is greater than fifo size */
  1082. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1083. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1084. return -ENOTSUPP;
  1085. }
  1086. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1087. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1088. return -ENOTSUPP;
  1089. }
  1090. }
  1091. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1092. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1093. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1094. return -ENOTSUPP;
  1095. }
  1096. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1097. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1098. return -ENOTSUPP;
  1099. }
  1100. if ((cmd_len + 4) > SZ_4K) {
  1101. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1102. return -ENOTSUPP;
  1103. }
  1104. }
  1105. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1106. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1107. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1108. return -ENOTSUPP;
  1109. }
  1110. }
  1111. return rc;
  1112. }
  1113. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1114. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1115. {
  1116. u32 line_no = 0, window = 0, sched_line_no = 0;
  1117. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1118. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1119. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1120. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1121. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1122. /*
  1123. * In case of command scheduling in video mode, the line at which
  1124. * the command is scheduled can revert to the default value i.e. 1
  1125. * for the following cases:
  1126. * 1) No schedule line defined by the panel.
  1127. * 2) schedule line defined is greater than VFP.
  1128. */
  1129. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1130. dsi_hw_ops.schedule_dma_cmd &&
  1131. (dsi_ctrl->current_state.vid_engine_state ==
  1132. DSI_CTRL_ENGINE_ON)) {
  1133. sched_line_no = (line_no == 0) ? 1 : line_no;
  1134. if (timing) {
  1135. if (sched_line_no >= timing->v_front_porch)
  1136. sched_line_no = 1;
  1137. sched_line_no += timing->v_back_porch +
  1138. timing->v_sync_width + timing->v_active;
  1139. }
  1140. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1141. }
  1142. /*
  1143. * In case of command scheduling in command mode, set the maximum
  1144. * possible size of the DMA start window in case no schedule line and
  1145. * window size properties are defined by the panel.
  1146. */
  1147. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1148. dsi_hw_ops.configure_cmddma_window) {
  1149. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1150. line_no;
  1151. window = (window == 0) ? timing->v_active : window;
  1152. sched_line_no += timing->v_active;
  1153. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1154. sched_line_no, window);
  1155. }
  1156. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1157. sched_line_no, window);
  1158. }
  1159. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1160. {
  1161. u32 line_no = 0x1;
  1162. struct dsi_mode_info *timing;
  1163. /* check if custom dma scheduling line needed */
  1164. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1165. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1166. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1167. timing = &(dsi_ctrl->host_config.video_timing);
  1168. if (timing)
  1169. line_no += timing->v_back_porch + timing->v_sync_width +
  1170. timing->v_active;
  1171. return line_no;
  1172. }
  1173. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1174. const struct mipi_dsi_msg *msg,
  1175. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1176. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1177. u32 flags)
  1178. {
  1179. u32 hw_flags = 0;
  1180. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1181. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1182. msg->flags);
  1183. if (dsi_ctrl->hw.reset_trig_ctrl)
  1184. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1185. &dsi_ctrl->host_config.common_config);
  1186. /*
  1187. * Always enable DMA scheduling for video mode panel.
  1188. *
  1189. * In video mode panel, if the DMA is triggered very close to
  1190. * the beginning of the active window and the DMA transfer
  1191. * happens in the last line of VBP, then the HW state will
  1192. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1193. * But somewhere in the middle of the active window, if SW
  1194. * disables DSI command mode engine while the HW is still
  1195. * waiting and re-enable after timing engine is OFF. So the
  1196. * HW never ‘sees’ another vblank line and hence it gets
  1197. * stuck in the ‘wait’ state.
  1198. */
  1199. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1200. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1201. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1202. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1203. DSI_OP_CMD_MODE);
  1204. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1205. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1206. if (flags & DSI_CTRL_CMD_LAST_COMMAND)
  1207. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1208. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1209. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1210. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1211. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1212. &dsi_ctrl->hw,
  1213. cmd_mem,
  1214. hw_flags);
  1215. } else {
  1216. dsi_hw_ops.kickoff_command(
  1217. &dsi_ctrl->hw,
  1218. cmd_mem,
  1219. hw_flags);
  1220. }
  1221. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1222. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1223. cmd,
  1224. hw_flags);
  1225. }
  1226. }
  1227. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1228. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1229. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1230. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1231. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1232. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1233. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1234. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1235. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1236. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1237. &dsi_ctrl->hw,
  1238. cmd_mem,
  1239. hw_flags);
  1240. } else {
  1241. dsi_hw_ops.kickoff_command(
  1242. &dsi_ctrl->hw,
  1243. cmd_mem,
  1244. hw_flags);
  1245. }
  1246. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1247. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1248. cmd,
  1249. hw_flags);
  1250. }
  1251. if (dsi_ctrl->enable_cmd_dma_stats) {
  1252. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1253. dsi_ctrl->cmd_mode);
  1254. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1255. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1256. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1257. dsi_ctrl->cmd_trigger_line,
  1258. dsi_ctrl->cmd_trigger_frame);
  1259. }
  1260. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1261. dsi_ctrl->dma_wait_queued = true;
  1262. queue_work(dsi_ctrl->dma_cmd_workq,
  1263. &dsi_ctrl->dma_cmd_wait);
  1264. } else {
  1265. dsi_ctrl->dma_wait_queued = false;
  1266. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1267. }
  1268. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1269. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1270. /*
  1271. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1272. * mode command followed by embedded mode. Otherwise it will
  1273. * result in smmu write faults with DSI as client.
  1274. */
  1275. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1276. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1277. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1278. dsi_ctrl->cmd_len = 0;
  1279. }
  1280. }
  1281. }
  1282. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1283. {
  1284. int rc = 0;
  1285. struct mipi_dsi_packet packet;
  1286. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1287. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1288. const struct mipi_dsi_msg *msg;
  1289. u32 length = 0;
  1290. u8 *buffer = NULL;
  1291. u32 cnt = 0;
  1292. u8 *cmdbuf;
  1293. u32 *flags;
  1294. msg = &cmd_desc->msg;
  1295. flags = &cmd_desc->ctrl_flags;
  1296. /* Validate the mode before sending the command */
  1297. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1298. if (rc) {
  1299. DSI_CTRL_ERR(dsi_ctrl,
  1300. "Cmd tx validation failed, cannot transfer cmd\n");
  1301. rc = -ENOTSUPP;
  1302. goto error;
  1303. }
  1304. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1305. if (dsi_ctrl->dma_wait_queued)
  1306. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1307. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1308. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1309. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1310. true : false;
  1311. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1312. true : false;
  1313. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1314. true : false;
  1315. cmd_mem.datatype = msg->type;
  1316. cmd_mem.length = msg->tx_len;
  1317. dsi_ctrl->cmd_len = msg->tx_len;
  1318. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1319. DSI_CTRL_DEBUG(dsi_ctrl,
  1320. "non-embedded mode , size of command =%zd\n",
  1321. msg->tx_len);
  1322. goto kickoff;
  1323. }
  1324. rc = mipi_dsi_create_packet(&packet, msg);
  1325. if (rc) {
  1326. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1327. rc);
  1328. goto error;
  1329. }
  1330. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1331. &packet,
  1332. &buffer,
  1333. &length);
  1334. if (rc) {
  1335. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1336. goto error;
  1337. }
  1338. /*
  1339. * In case of broadcast CMD length cannot be greater than 512 bytes
  1340. * as specified by HW limitations. Need to overwrite the flags to
  1341. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1342. */
  1343. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  1344. (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1345. if ((dsi_ctrl->cmd_len + length) > 240) {
  1346. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1347. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1348. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1349. flags);
  1350. }
  1351. }
  1352. if (*flags & DSI_CTRL_CMD_LAST_COMMAND)
  1353. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1354. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1355. /* Embedded mode config is selected */
  1356. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1357. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1358. true : false;
  1359. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1360. true : false;
  1361. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1362. true : false;
  1363. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1364. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1365. for (cnt = 0; cnt < length; cnt++)
  1366. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1367. dsi_ctrl->cmd_len += length;
  1368. if (*flags & DSI_CTRL_CMD_LAST_COMMAND) {
  1369. cmd_mem.length = dsi_ctrl->cmd_len;
  1370. dsi_ctrl->cmd_len = 0;
  1371. } else {
  1372. goto error;
  1373. }
  1374. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1375. cmd.command = (u32 *)buffer;
  1376. cmd.size = length;
  1377. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1378. true : false;
  1379. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1380. true : false;
  1381. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1382. true : false;
  1383. }
  1384. kickoff:
  1385. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1386. error:
  1387. if (buffer)
  1388. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1389. return rc;
  1390. }
  1391. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *rx_cmd, u32 size)
  1392. {
  1393. int rc = 0;
  1394. const struct mipi_dsi_msg *rx_msg = &rx_cmd->msg;
  1395. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1396. u16 dflags = rx_msg->flags;
  1397. struct dsi_cmd_desc cmd= {
  1398. .msg.channel = rx_msg->channel,
  1399. .msg.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1400. .msg.tx_len = 2,
  1401. .msg.tx_buf = tx,
  1402. .msg.flags = rx_msg->flags,
  1403. };
  1404. /* remove last message flag to batch max packet cmd to read command */
  1405. dflags &= ~BIT(3);
  1406. cmd.msg.flags = dflags;
  1407. cmd.ctrl_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1408. rc = dsi_message_tx(dsi_ctrl, &cmd);
  1409. if (rc)
  1410. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1411. rc);
  1412. return rc;
  1413. }
  1414. /* Helper functions to support DCS read operation */
  1415. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1416. unsigned char *buff)
  1417. {
  1418. u8 *data = msg->rx_buf;
  1419. int read_len = 1;
  1420. if (!data)
  1421. return 0;
  1422. /* remove dcs type */
  1423. if (msg->rx_len >= 1)
  1424. data[0] = buff[1];
  1425. else
  1426. read_len = 0;
  1427. return read_len;
  1428. }
  1429. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1430. unsigned char *buff)
  1431. {
  1432. u8 *data = msg->rx_buf;
  1433. int read_len = 2;
  1434. if (!data)
  1435. return 0;
  1436. /* remove dcs type */
  1437. if (msg->rx_len >= 2) {
  1438. data[0] = buff[1];
  1439. data[1] = buff[2];
  1440. } else {
  1441. read_len = 0;
  1442. }
  1443. return read_len;
  1444. }
  1445. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1446. unsigned char *buff)
  1447. {
  1448. if (!msg->rx_buf)
  1449. return 0;
  1450. /* remove dcs type */
  1451. if (msg->rx_buf && msg->rx_len)
  1452. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1453. return msg->rx_len;
  1454. }
  1455. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1456. {
  1457. int rc = 0;
  1458. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1459. u32 current_read_len = 0, total_bytes_read = 0;
  1460. bool short_resp = false;
  1461. bool read_done = false;
  1462. u32 dlen, diff, rlen;
  1463. unsigned char *buff;
  1464. char cmd;
  1465. const struct mipi_dsi_msg *msg;
  1466. if (!cmd_desc) {
  1467. DSI_CTRL_ERR(dsi_ctrl, "Invalid command\n");
  1468. rc = -EINVAL;
  1469. goto error;
  1470. }
  1471. msg = &cmd_desc->msg;
  1472. rlen = msg->rx_len;
  1473. if (msg->rx_len <= 2) {
  1474. short_resp = true;
  1475. rd_pkt_size = msg->rx_len;
  1476. total_read_len = 4;
  1477. } else {
  1478. short_resp = false;
  1479. current_read_len = 10;
  1480. if (msg->rx_len < current_read_len)
  1481. rd_pkt_size = msg->rx_len;
  1482. else
  1483. rd_pkt_size = current_read_len;
  1484. total_read_len = current_read_len + 6;
  1485. }
  1486. buff = msg->rx_buf;
  1487. while (!read_done) {
  1488. rc = dsi_set_max_return_size(dsi_ctrl, cmd_desc, rd_pkt_size);
  1489. if (rc) {
  1490. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1491. rc);
  1492. goto error;
  1493. }
  1494. /* clear RDBK_DATA registers before proceeding */
  1495. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1496. rc = dsi_message_tx(dsi_ctrl, cmd_desc);
  1497. if (rc) {
  1498. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1499. rc);
  1500. goto error;
  1501. }
  1502. /*
  1503. * wait before reading rdbk_data register, if any delay is
  1504. * required after sending the read command.
  1505. */
  1506. if (cmd_desc->post_wait_ms)
  1507. usleep_range(cmd_desc->post_wait_ms * 1000,
  1508. ((cmd_desc->post_wait_ms * 1000) + 10));
  1509. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1510. buff, total_bytes_read,
  1511. total_read_len, rd_pkt_size,
  1512. &hw_read_cnt);
  1513. if (!dlen)
  1514. goto error;
  1515. if (short_resp)
  1516. break;
  1517. if (rlen <= current_read_len) {
  1518. diff = current_read_len - rlen;
  1519. read_done = true;
  1520. } else {
  1521. diff = 0;
  1522. rlen -= current_read_len;
  1523. }
  1524. dlen -= 2; /* 2 bytes of CRC */
  1525. dlen -= diff;
  1526. buff += dlen;
  1527. total_bytes_read += dlen;
  1528. if (!read_done) {
  1529. current_read_len = 14; /* Not first read */
  1530. if (rlen < current_read_len)
  1531. rd_pkt_size += rlen;
  1532. else
  1533. rd_pkt_size += current_read_len;
  1534. }
  1535. }
  1536. if (hw_read_cnt < 16 && !short_resp)
  1537. buff = msg->rx_buf + (16 - hw_read_cnt);
  1538. else
  1539. buff = msg->rx_buf;
  1540. /* parse the data read from panel */
  1541. cmd = buff[0];
  1542. switch (cmd) {
  1543. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1544. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1545. rc = 0;
  1546. break;
  1547. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1548. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1549. rc = dsi_parse_short_read1_resp(msg, buff);
  1550. break;
  1551. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1552. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1553. rc = dsi_parse_short_read2_resp(msg, buff);
  1554. break;
  1555. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1556. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1557. rc = dsi_parse_long_read_resp(msg, buff);
  1558. break;
  1559. default:
  1560. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1561. rc = 0;
  1562. }
  1563. error:
  1564. return rc;
  1565. }
  1566. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1567. {
  1568. int rc = 0;
  1569. u32 lanes = 0;
  1570. u32 ulps_lanes;
  1571. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1572. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1573. if (rc) {
  1574. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1575. return rc;
  1576. }
  1577. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1578. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1579. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1580. return 0;
  1581. }
  1582. lanes |= DSI_CLOCK_LANE;
  1583. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1584. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1585. if ((lanes & ulps_lanes) != lanes) {
  1586. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1587. lanes, ulps_lanes);
  1588. rc = -EIO;
  1589. }
  1590. return rc;
  1591. }
  1592. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1593. {
  1594. int rc = 0;
  1595. u32 ulps_lanes, lanes = 0;
  1596. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1597. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1598. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1599. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1600. return 0;
  1601. }
  1602. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1603. lanes |= DSI_CLOCK_LANE;
  1604. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1605. if ((lanes & ulps_lanes) != lanes)
  1606. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1607. lanes &= ulps_lanes;
  1608. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1609. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1610. if (ulps_lanes & lanes) {
  1611. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1612. ulps_lanes);
  1613. rc = -EIO;
  1614. }
  1615. return rc;
  1616. }
  1617. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1618. {
  1619. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1620. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1621. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1622. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1623. 0xFF00A0);
  1624. else
  1625. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1626. 0xFF00E0);
  1627. }
  1628. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1629. {
  1630. int rc = 0;
  1631. bool splash_enabled = false;
  1632. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1633. if (!splash_enabled) {
  1634. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1635. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1636. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1637. }
  1638. return rc;
  1639. }
  1640. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1641. {
  1642. struct msm_gem_address_space *aspace = NULL;
  1643. if (dsi_ctrl->tx_cmd_buf) {
  1644. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1645. MSM_SMMU_DOMAIN_UNSECURE);
  1646. if (!aspace) {
  1647. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1648. return -ENOMEM;
  1649. }
  1650. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1651. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1652. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1653. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1654. dsi_ctrl->tx_cmd_buf = NULL;
  1655. }
  1656. return 0;
  1657. }
  1658. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1659. {
  1660. int rc = 0;
  1661. u64 iova = 0;
  1662. struct msm_gem_address_space *aspace = NULL;
  1663. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1664. if (!aspace) {
  1665. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1666. return -ENOMEM;
  1667. }
  1668. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1669. SZ_4K,
  1670. MSM_BO_UNCACHED);
  1671. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1672. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1673. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1674. dsi_ctrl->tx_cmd_buf = NULL;
  1675. goto error;
  1676. }
  1677. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1678. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1679. if (rc) {
  1680. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1681. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1682. goto error;
  1683. }
  1684. if (iova & 0x07) {
  1685. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1686. rc = -ENOTSUPP;
  1687. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1688. goto error;
  1689. }
  1690. error:
  1691. return rc;
  1692. }
  1693. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1694. bool enable, bool ulps_enabled)
  1695. {
  1696. u32 lanes = 0;
  1697. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1698. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1699. lanes |= DSI_CLOCK_LANE;
  1700. if (enable)
  1701. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1702. lanes, ulps_enabled);
  1703. else
  1704. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1705. lanes, ulps_enabled);
  1706. return 0;
  1707. }
  1708. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1709. struct device_node *of_node)
  1710. {
  1711. u32 index = 0, frame_threshold_time_us = 0;
  1712. int rc = 0;
  1713. if (!dsi_ctrl || !of_node) {
  1714. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1715. dsi_ctrl != NULL, of_node != NULL);
  1716. return -EINVAL;
  1717. }
  1718. rc = of_property_read_u32(of_node, "cell-index", &index);
  1719. if (rc) {
  1720. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1721. index = 0;
  1722. }
  1723. dsi_ctrl->cell_index = index;
  1724. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1725. if (!dsi_ctrl->name)
  1726. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1727. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1728. "qcom,dsi-phy-isolation-enabled");
  1729. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1730. "qcom,null-insertion-enabled");
  1731. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1732. "qcom,split-link-supported");
  1733. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1734. &frame_threshold_time_us);
  1735. if (rc) {
  1736. DSI_CTRL_DEBUG(dsi_ctrl,
  1737. "frame-threshold-time not specified, defaulting\n");
  1738. frame_threshold_time_us = 2666;
  1739. }
  1740. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1741. return 0;
  1742. }
  1743. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1744. {
  1745. struct dsi_ctrl *dsi_ctrl;
  1746. struct dsi_ctrl_list_item *item;
  1747. const struct of_device_id *id;
  1748. enum dsi_ctrl_version version;
  1749. int rc = 0;
  1750. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1751. if (!id)
  1752. return -ENODEV;
  1753. version = *(enum dsi_ctrl_version *)id->data;
  1754. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1755. if (!item)
  1756. return -ENOMEM;
  1757. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1758. if (!dsi_ctrl)
  1759. return -ENOMEM;
  1760. dsi_ctrl->version = version;
  1761. dsi_ctrl->irq_info.irq_num = -1;
  1762. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1763. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1764. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1765. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1766. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1767. if (rc) {
  1768. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1769. goto fail;
  1770. }
  1771. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1772. if (rc) {
  1773. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1774. rc);
  1775. goto fail;
  1776. }
  1777. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1778. if (rc) {
  1779. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1780. rc);
  1781. goto fail;
  1782. }
  1783. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1784. if (rc) {
  1785. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1786. rc);
  1787. goto fail_supplies;
  1788. }
  1789. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1790. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1791. dsi_ctrl->null_insertion_enabled);
  1792. if (rc) {
  1793. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1794. dsi_ctrl->version);
  1795. goto fail_clks;
  1796. }
  1797. item->ctrl = dsi_ctrl;
  1798. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1799. mutex_lock(&dsi_ctrl_list_lock);
  1800. list_add(&item->list, &dsi_ctrl_list);
  1801. mutex_unlock(&dsi_ctrl_list_lock);
  1802. mutex_init(&dsi_ctrl->ctrl_lock);
  1803. dsi_ctrl->secure_mode = false;
  1804. dsi_ctrl->pdev = pdev;
  1805. platform_set_drvdata(pdev, dsi_ctrl);
  1806. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1807. return 0;
  1808. fail_clks:
  1809. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1810. fail_supplies:
  1811. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1812. fail:
  1813. return rc;
  1814. }
  1815. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1816. {
  1817. int rc = 0;
  1818. struct dsi_ctrl *dsi_ctrl;
  1819. struct list_head *pos, *tmp;
  1820. dsi_ctrl = platform_get_drvdata(pdev);
  1821. mutex_lock(&dsi_ctrl_list_lock);
  1822. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1823. struct dsi_ctrl_list_item *n = list_entry(pos,
  1824. struct dsi_ctrl_list_item,
  1825. list);
  1826. if (n->ctrl == dsi_ctrl) {
  1827. list_del(&n->list);
  1828. break;
  1829. }
  1830. }
  1831. mutex_unlock(&dsi_ctrl_list_lock);
  1832. mutex_lock(&dsi_ctrl->ctrl_lock);
  1833. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1834. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1835. if (rc)
  1836. DSI_CTRL_ERR(dsi_ctrl,
  1837. "failed to deinitialize voltage supplies, rc=%d\n",
  1838. rc);
  1839. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1840. if (rc)
  1841. DSI_CTRL_ERR(dsi_ctrl,
  1842. "failed to deinitialize clocks, rc=%d\n", rc);
  1843. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1844. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1845. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1846. devm_kfree(&pdev->dev, dsi_ctrl);
  1847. platform_set_drvdata(pdev, NULL);
  1848. return 0;
  1849. }
  1850. static struct platform_driver dsi_ctrl_driver = {
  1851. .probe = dsi_ctrl_dev_probe,
  1852. .remove = dsi_ctrl_dev_remove,
  1853. .driver = {
  1854. .name = "drm_dsi_ctrl",
  1855. .of_match_table = msm_dsi_of_match,
  1856. .suppress_bind_attrs = true,
  1857. },
  1858. };
  1859. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1860. {
  1861. int rc = 0;
  1862. struct dsi_ctrl_list_item *dsi_ctrl;
  1863. mutex_lock(&dsi_ctrl_list_lock);
  1864. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1865. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1866. if (rc) {
  1867. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1868. "failed to get io mem, rc = %d\n", rc);
  1869. return rc;
  1870. }
  1871. }
  1872. mutex_unlock(&dsi_ctrl_list_lock);
  1873. return rc;
  1874. }
  1875. /**
  1876. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1877. * @of_node: of_node of the DSI controller.
  1878. *
  1879. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1880. * is incremented to one and all subsequent gets will fail until the original
  1881. * clients calls a put.
  1882. *
  1883. * Return: DSI Controller handle.
  1884. */
  1885. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1886. {
  1887. struct list_head *pos, *tmp;
  1888. struct dsi_ctrl *ctrl = NULL;
  1889. mutex_lock(&dsi_ctrl_list_lock);
  1890. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1891. struct dsi_ctrl_list_item *n;
  1892. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1893. if (n->ctrl->pdev->dev.of_node == of_node) {
  1894. ctrl = n->ctrl;
  1895. break;
  1896. }
  1897. }
  1898. mutex_unlock(&dsi_ctrl_list_lock);
  1899. if (!ctrl) {
  1900. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1901. -EPROBE_DEFER);
  1902. ctrl = ERR_PTR(-EPROBE_DEFER);
  1903. return ctrl;
  1904. }
  1905. mutex_lock(&ctrl->ctrl_lock);
  1906. if (ctrl->refcount == 1) {
  1907. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1908. mutex_unlock(&ctrl->ctrl_lock);
  1909. ctrl = ERR_PTR(-EBUSY);
  1910. return ctrl;
  1911. }
  1912. ctrl->refcount++;
  1913. mutex_unlock(&ctrl->ctrl_lock);
  1914. return ctrl;
  1915. }
  1916. /**
  1917. * dsi_ctrl_put() - releases a dsi controller handle.
  1918. * @dsi_ctrl: DSI controller handle.
  1919. *
  1920. * Releases the DSI controller. Driver will clean up all resources and puts back
  1921. * the DSI controller into reset state.
  1922. */
  1923. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1924. {
  1925. mutex_lock(&dsi_ctrl->ctrl_lock);
  1926. if (dsi_ctrl->refcount == 0)
  1927. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1928. else
  1929. dsi_ctrl->refcount--;
  1930. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1931. }
  1932. /**
  1933. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1934. * @dsi_ctrl: DSI controller handle.
  1935. * @parent: Parent directory for debug fs.
  1936. *
  1937. * Initializes DSI controller driver. Driver should be initialized after
  1938. * dsi_ctrl_get() succeeds.
  1939. *
  1940. * Return: error code.
  1941. */
  1942. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1943. {
  1944. int rc = 0;
  1945. if (!dsi_ctrl) {
  1946. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1947. return -EINVAL;
  1948. }
  1949. mutex_lock(&dsi_ctrl->ctrl_lock);
  1950. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1951. if (rc) {
  1952. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1953. rc);
  1954. goto error;
  1955. }
  1956. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1957. if (rc) {
  1958. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1959. goto error;
  1960. }
  1961. error:
  1962. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1963. return rc;
  1964. }
  1965. /**
  1966. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1967. * @dsi_ctrl: DSI controller handle.
  1968. *
  1969. * Releases all resources acquired by dsi_ctrl_drv_init().
  1970. *
  1971. * Return: error code.
  1972. */
  1973. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1974. {
  1975. int rc = 0;
  1976. if (!dsi_ctrl) {
  1977. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1978. return -EINVAL;
  1979. }
  1980. mutex_lock(&dsi_ctrl->ctrl_lock);
  1981. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1982. if (rc)
  1983. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1984. rc);
  1985. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1986. if (rc)
  1987. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1988. rc);
  1989. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1990. return rc;
  1991. }
  1992. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1993. struct clk_ctrl_cb *clk_cb)
  1994. {
  1995. if (!dsi_ctrl || !clk_cb) {
  1996. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1997. return -EINVAL;
  1998. }
  1999. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2000. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2001. return 0;
  2002. }
  2003. /**
  2004. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2005. * @dsi_ctrl: DSI controller handle.
  2006. *
  2007. * Performs a PHY software reset on the DSI controller. Reset should be done
  2008. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2009. * not enabled.
  2010. *
  2011. * This function will fail if driver is in any other state.
  2012. *
  2013. * Return: error code.
  2014. */
  2015. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2016. {
  2017. int rc = 0;
  2018. if (!dsi_ctrl) {
  2019. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2020. return -EINVAL;
  2021. }
  2022. mutex_lock(&dsi_ctrl->ctrl_lock);
  2023. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2024. if (rc) {
  2025. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2026. rc);
  2027. goto error;
  2028. }
  2029. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2030. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2031. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2032. error:
  2033. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2034. return rc;
  2035. }
  2036. /**
  2037. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2038. * @dsi_ctrl: DSI controller handle.
  2039. * @timing: New DSI timing info
  2040. *
  2041. * Updates host timing values to conduct a seamless transition to new timing
  2042. * For example, to update the porch values in a dynamic fps switch.
  2043. *
  2044. * Return: error code.
  2045. */
  2046. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2047. struct dsi_mode_info *timing)
  2048. {
  2049. struct dsi_mode_info *host_mode;
  2050. int rc = 0;
  2051. if (!dsi_ctrl || !timing) {
  2052. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2053. return -EINVAL;
  2054. }
  2055. mutex_lock(&dsi_ctrl->ctrl_lock);
  2056. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2057. DSI_CTRL_ENGINE_ON);
  2058. if (rc) {
  2059. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2060. rc);
  2061. goto exit;
  2062. }
  2063. host_mode = &dsi_ctrl->host_config.video_timing;
  2064. memcpy(host_mode, timing, sizeof(*host_mode));
  2065. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2066. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2067. exit:
  2068. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2069. return rc;
  2070. }
  2071. /**
  2072. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2073. * @dsi_ctrl: DSI controller handle.
  2074. * @enable: Enable/disable Timing DB register
  2075. *
  2076. * Update timing db register value during dfps usecases
  2077. *
  2078. * Return: error code.
  2079. */
  2080. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2081. bool enable)
  2082. {
  2083. int rc = 0;
  2084. if (!dsi_ctrl) {
  2085. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2086. return -EINVAL;
  2087. }
  2088. mutex_lock(&dsi_ctrl->ctrl_lock);
  2089. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2090. DSI_CTRL_ENGINE_ON);
  2091. if (rc) {
  2092. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2093. rc);
  2094. goto exit;
  2095. }
  2096. /*
  2097. * Add HW recommended delay for dfps feature.
  2098. * When prefetch is enabled, MDSS HW works on 2 vsync
  2099. * boundaries i.e. mdp_vsync and panel_vsync.
  2100. * In the current implementation we are only waiting
  2101. * for mdp_vsync. We need to make sure that interface
  2102. * flush is after panel_vsync. So, added the recommended
  2103. * delays after dfps update.
  2104. */
  2105. usleep_range(2000, 2010);
  2106. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2107. exit:
  2108. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2109. return rc;
  2110. }
  2111. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2112. {
  2113. int rc = 0;
  2114. if (!dsi_ctrl) {
  2115. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2116. return -EINVAL;
  2117. }
  2118. mutex_lock(&dsi_ctrl->ctrl_lock);
  2119. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2120. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2121. &dsi_ctrl->host_config.common_config,
  2122. &dsi_ctrl->host_config.u.cmd_engine);
  2123. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2124. &dsi_ctrl->host_config.video_timing,
  2125. &dsi_ctrl->host_config.common_config,
  2126. 0x0,
  2127. &dsi_ctrl->roi);
  2128. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2129. } else {
  2130. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2131. &dsi_ctrl->host_config.common_config,
  2132. &dsi_ctrl->host_config.u.video_engine);
  2133. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2134. &dsi_ctrl->host_config.video_timing);
  2135. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2136. }
  2137. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2138. return rc;
  2139. }
  2140. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2141. {
  2142. int rc = 0;
  2143. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2144. if (rc)
  2145. return -EINVAL;
  2146. mutex_lock(&dsi_ctrl->ctrl_lock);
  2147. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2148. &dsi_ctrl->host_config.lane_map);
  2149. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2150. &dsi_ctrl->host_config.common_config);
  2151. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2152. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2153. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2154. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2155. return rc;
  2156. }
  2157. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2158. bool *changed)
  2159. {
  2160. int rc = 0;
  2161. if (!dsi_ctrl || !roi || !changed) {
  2162. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2163. return -EINVAL;
  2164. }
  2165. mutex_lock(&dsi_ctrl->ctrl_lock);
  2166. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2167. dsi_ctrl->modeupdated) {
  2168. *changed = true;
  2169. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2170. dsi_ctrl->modeupdated = false;
  2171. } else
  2172. *changed = false;
  2173. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2174. return rc;
  2175. }
  2176. /**
  2177. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2178. * @dsi_ctrl: DSI controller handle.
  2179. * @enable: Enable/disable DSI PHY clk gating
  2180. * @clk_selection: clock to enable/disable clock gating
  2181. *
  2182. * Return: error code.
  2183. */
  2184. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2185. enum dsi_clk_gate_type clk_selection)
  2186. {
  2187. if (!dsi_ctrl) {
  2188. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2189. return -EINVAL;
  2190. }
  2191. if (dsi_ctrl->hw.ops.config_clk_gating)
  2192. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2193. clk_selection);
  2194. return 0;
  2195. }
  2196. /**
  2197. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2198. * to DSI PHY hardware.
  2199. * @dsi_ctrl: DSI controller handle.
  2200. * @enable: Mask/unmask the PHY reset signal.
  2201. *
  2202. * Return: error code.
  2203. */
  2204. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2205. {
  2206. if (!dsi_ctrl) {
  2207. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2208. return -EINVAL;
  2209. }
  2210. if (dsi_ctrl->hw.ops.phy_reset_config)
  2211. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2212. return 0;
  2213. }
  2214. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2215. struct dsi_ctrl *dsi_ctrl)
  2216. {
  2217. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2218. const unsigned int interrupt_threshold = 15;
  2219. unsigned long jiffies_now = jiffies;
  2220. if (!dsi_ctrl) {
  2221. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2222. return false;
  2223. }
  2224. if (dsi_ctrl->jiffies_start == 0)
  2225. dsi_ctrl->jiffies_start = jiffies;
  2226. dsi_ctrl->error_interrupt_count++;
  2227. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2228. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2229. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2230. dsi_ctrl->error_interrupt_count,
  2231. interrupt_threshold);
  2232. return true;
  2233. }
  2234. } else {
  2235. dsi_ctrl->jiffies_start = jiffies;
  2236. dsi_ctrl->error_interrupt_count = 1;
  2237. }
  2238. return false;
  2239. }
  2240. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2241. unsigned long error)
  2242. {
  2243. struct dsi_event_cb_info cb_info;
  2244. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2245. /* disable error interrupts */
  2246. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2247. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2248. /* clear error interrupts first */
  2249. if (dsi_ctrl->hw.ops.clear_error_status)
  2250. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2251. error);
  2252. /* DTLN PHY error */
  2253. if (error & 0x3000E00)
  2254. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2255. error);
  2256. /* ignore TX timeout if blpp_lp11 is disabled */
  2257. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2258. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2259. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2260. error &= ~DSI_HS_TX_TIMEOUT;
  2261. /* TX timeout error */
  2262. if (error & 0xE0) {
  2263. if (error & 0xA0) {
  2264. if (cb_info.event_cb) {
  2265. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2266. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2267. cb_info.event_idx,
  2268. dsi_ctrl->cell_index,
  2269. 0, 0, 0, 0);
  2270. }
  2271. }
  2272. }
  2273. /* DSI FIFO OVERFLOW error */
  2274. if (error & 0xF0000) {
  2275. u32 mask = 0;
  2276. if (dsi_ctrl->hw.ops.get_error_mask)
  2277. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2278. /* no need to report FIFO overflow if already masked */
  2279. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2280. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2281. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2282. cb_info.event_idx,
  2283. dsi_ctrl->cell_index,
  2284. 0, 0, 0, 0);
  2285. }
  2286. }
  2287. /* DSI FIFO UNDERFLOW error */
  2288. if (error & 0xF00000) {
  2289. if (cb_info.event_cb) {
  2290. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2291. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2292. cb_info.event_idx,
  2293. dsi_ctrl->cell_index,
  2294. 0, 0, 0, 0);
  2295. }
  2296. }
  2297. /* DSI PLL UNLOCK error */
  2298. if (error & BIT(8))
  2299. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2300. /* ACK error */
  2301. if (error & 0xF)
  2302. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2303. /*
  2304. * DSI Phy can go into bad state during ESD influence. This can
  2305. * manifest as various types of spurious error interrupts on
  2306. * DSI controller. This check will allow us to handle afore mentioned
  2307. * case and prevent us from re enabling interrupts until a full ESD
  2308. * recovery is completed.
  2309. */
  2310. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2311. dsi_ctrl->esd_check_underway) {
  2312. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2313. return;
  2314. }
  2315. /* enable back DSI interrupts */
  2316. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2317. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2318. }
  2319. /**
  2320. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2321. * @irq: Incoming IRQ number
  2322. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2323. * Returns: IRQ_HANDLED if no further action required
  2324. */
  2325. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2326. {
  2327. struct dsi_ctrl *dsi_ctrl;
  2328. struct dsi_event_cb_info cb_info;
  2329. unsigned long flags;
  2330. uint32_t status = 0x0, i;
  2331. uint64_t errors = 0x0;
  2332. if (!ptr)
  2333. return IRQ_NONE;
  2334. dsi_ctrl = ptr;
  2335. /* check status interrupts */
  2336. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2337. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2338. /* check error interrupts */
  2339. if (dsi_ctrl->hw.ops.get_error_status)
  2340. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2341. /* clear interrupts */
  2342. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2343. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2344. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2345. /* handle DSI error recovery */
  2346. if (status & DSI_ERROR)
  2347. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2348. if (status & DSI_CMD_MODE_DMA_DONE) {
  2349. if (dsi_ctrl->enable_cmd_dma_stats) {
  2350. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2351. dsi_ctrl->cmd_mode);
  2352. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2353. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2354. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2355. dsi_ctrl->cmd_success_line,
  2356. dsi_ctrl->cmd_success_frame);
  2357. }
  2358. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2359. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2360. DSI_SINT_CMD_MODE_DMA_DONE);
  2361. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2362. }
  2363. if (status & DSI_CMD_FRAME_DONE) {
  2364. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2365. DSI_SINT_CMD_FRAME_DONE);
  2366. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2367. }
  2368. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2369. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2370. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2371. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2372. }
  2373. if (status & DSI_BTA_DONE) {
  2374. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2375. DSI_DLN1_HS_FIFO_OVERFLOW |
  2376. DSI_DLN2_HS_FIFO_OVERFLOW |
  2377. DSI_DLN3_HS_FIFO_OVERFLOW);
  2378. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2379. DSI_SINT_BTA_DONE);
  2380. complete_all(&dsi_ctrl->irq_info.bta_done);
  2381. if (dsi_ctrl->hw.ops.clear_error_status)
  2382. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2383. fifo_overflow_mask);
  2384. }
  2385. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2386. if (status & 0x1) {
  2387. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2388. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2389. spin_unlock_irqrestore(
  2390. &dsi_ctrl->irq_info.irq_lock, flags);
  2391. if (cb_info.event_cb)
  2392. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2393. cb_info.event_idx,
  2394. dsi_ctrl->cell_index,
  2395. irq, 0, 0, 0);
  2396. }
  2397. status >>= 1;
  2398. }
  2399. return IRQ_HANDLED;
  2400. }
  2401. /**
  2402. * _dsi_ctrl_setup_isr - register ISR handler
  2403. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2404. * Returns: Zero on success
  2405. */
  2406. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2407. {
  2408. int irq_num, rc;
  2409. if (!dsi_ctrl)
  2410. return -EINVAL;
  2411. if (dsi_ctrl->irq_info.irq_num != -1)
  2412. return 0;
  2413. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2414. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2415. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2416. init_completion(&dsi_ctrl->irq_info.bta_done);
  2417. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2418. if (irq_num < 0) {
  2419. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2420. irq_num);
  2421. rc = irq_num;
  2422. } else {
  2423. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2424. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2425. if (rc) {
  2426. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2427. rc);
  2428. } else {
  2429. dsi_ctrl->irq_info.irq_num = irq_num;
  2430. disable_irq_nosync(irq_num);
  2431. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2432. }
  2433. }
  2434. return rc;
  2435. }
  2436. /**
  2437. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2438. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2439. */
  2440. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2441. {
  2442. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2443. return;
  2444. if (dsi_ctrl->irq_info.irq_num != -1) {
  2445. devm_free_irq(&dsi_ctrl->pdev->dev,
  2446. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2447. dsi_ctrl->irq_info.irq_num = -1;
  2448. }
  2449. }
  2450. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2451. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2452. {
  2453. unsigned long flags;
  2454. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2455. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2456. return;
  2457. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2458. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2459. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2460. /* enable irq on first request */
  2461. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2462. enable_irq(dsi_ctrl->irq_info.irq_num);
  2463. /* update hardware mask */
  2464. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2465. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2466. dsi_ctrl->irq_info.irq_stat_mask);
  2467. }
  2468. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2469. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2470. dsi_ctrl->irq_info.irq_stat_mask);
  2471. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2472. if (event_info)
  2473. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2474. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2475. }
  2476. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2477. uint32_t intr_idx)
  2478. {
  2479. unsigned long flags;
  2480. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2481. return;
  2482. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2483. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2484. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2485. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2486. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2487. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2488. dsi_ctrl->irq_info.irq_stat_mask);
  2489. /* don't need irq if no lines are enabled */
  2490. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2491. dsi_ctrl->irq_info.irq_num != -1)
  2492. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2493. }
  2494. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2495. }
  2496. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2497. {
  2498. if (!dsi_ctrl) {
  2499. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2500. return -EINVAL;
  2501. }
  2502. if (dsi_ctrl->hw.ops.host_setup)
  2503. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2504. &dsi_ctrl->host_config.common_config);
  2505. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2506. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2507. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2508. &dsi_ctrl->host_config.common_config,
  2509. &dsi_ctrl->host_config.u.cmd_engine);
  2510. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2511. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2512. &dsi_ctrl->host_config.video_timing,
  2513. &dsi_ctrl->host_config.common_config,
  2514. 0x0, NULL);
  2515. } else {
  2516. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2517. return -EINVAL;
  2518. }
  2519. return 0;
  2520. }
  2521. /**
  2522. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2523. * @dsi_ctrl: DSI controller handle.
  2524. * @op: ctrl driver ops
  2525. * @enable: boolean signifying host state.
  2526. *
  2527. * Update the host status only while exiting from ulps during suspend state.
  2528. *
  2529. * Return: error code.
  2530. */
  2531. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2532. enum dsi_ctrl_driver_ops op, bool enable)
  2533. {
  2534. int rc = 0;
  2535. u32 state = enable ? 0x1 : 0x0;
  2536. if (!dsi_ctrl)
  2537. return rc;
  2538. mutex_lock(&dsi_ctrl->ctrl_lock);
  2539. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2540. if (rc) {
  2541. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2542. rc);
  2543. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2544. return rc;
  2545. }
  2546. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2547. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2548. return rc;
  2549. }
  2550. /**
  2551. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2552. * @dsi_ctrl: DSI controller handle.
  2553. * @skip_op: Boolean to indicate few operations can be skipped.
  2554. * Set during the cont-splash or trusted-vm enable case.
  2555. *
  2556. * Initializes DSI controller hardware with host configuration provided by
  2557. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2558. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2559. * performed.
  2560. *
  2561. * Return: error code.
  2562. */
  2563. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2564. {
  2565. int rc = 0;
  2566. if (!dsi_ctrl) {
  2567. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2568. return -EINVAL;
  2569. }
  2570. mutex_lock(&dsi_ctrl->ctrl_lock);
  2571. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2572. if (rc) {
  2573. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2574. rc);
  2575. goto error;
  2576. }
  2577. /*
  2578. * For continuous splash/trusted vm usecases we omit hw operations
  2579. * as bootloader/primary vm takes care of them respectively
  2580. */
  2581. if (!skip_op) {
  2582. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2583. &dsi_ctrl->host_config.lane_map);
  2584. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2585. &dsi_ctrl->host_config.common_config);
  2586. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2587. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2588. &dsi_ctrl->host_config.common_config,
  2589. &dsi_ctrl->host_config.u.cmd_engine);
  2590. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2591. &dsi_ctrl->host_config.video_timing,
  2592. &dsi_ctrl->host_config.common_config,
  2593. 0x0,
  2594. NULL);
  2595. } else {
  2596. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2597. &dsi_ctrl->host_config.common_config,
  2598. &dsi_ctrl->host_config.u.video_engine);
  2599. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2600. &dsi_ctrl->host_config.video_timing);
  2601. }
  2602. }
  2603. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2604. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2605. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2606. skip_op);
  2607. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2608. error:
  2609. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2610. return rc;
  2611. }
  2612. /**
  2613. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2614. * @dsi_ctrl: DSI controller handle.
  2615. * @enable: variable to control register/deregister isr
  2616. */
  2617. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2618. {
  2619. if (!dsi_ctrl)
  2620. return;
  2621. mutex_lock(&dsi_ctrl->ctrl_lock);
  2622. if (enable)
  2623. _dsi_ctrl_setup_isr(dsi_ctrl);
  2624. else
  2625. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2626. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2627. }
  2628. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2629. {
  2630. if (!dsi_ctrl)
  2631. return;
  2632. mutex_lock(&dsi_ctrl->ctrl_lock);
  2633. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2634. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2635. }
  2636. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2637. {
  2638. if (!dsi_ctrl)
  2639. return;
  2640. mutex_lock(&dsi_ctrl->ctrl_lock);
  2641. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2642. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2643. }
  2644. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2645. {
  2646. if (!dsi_ctrl)
  2647. return -EINVAL;
  2648. mutex_lock(&dsi_ctrl->ctrl_lock);
  2649. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2650. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2651. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2652. return 0;
  2653. }
  2654. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2655. {
  2656. int rc = 0;
  2657. if (!dsi_ctrl)
  2658. return -EINVAL;
  2659. mutex_lock(&dsi_ctrl->ctrl_lock);
  2660. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2661. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2662. return rc;
  2663. }
  2664. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2665. {
  2666. int rc = 0;
  2667. if (!dsi_ctrl)
  2668. return -EINVAL;
  2669. mutex_lock(&dsi_ctrl->ctrl_lock);
  2670. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2671. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2672. return rc;
  2673. }
  2674. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2675. {
  2676. int rc = 0;
  2677. if (!dsi_ctrl)
  2678. return -EINVAL;
  2679. mutex_lock(&dsi_ctrl->ctrl_lock);
  2680. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2681. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2682. return rc;
  2683. }
  2684. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2685. {
  2686. if (!dsi_ctrl)
  2687. return -EINVAL;
  2688. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2689. mutex_lock(&dsi_ctrl->ctrl_lock);
  2690. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2691. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2692. }
  2693. return 0;
  2694. }
  2695. /**
  2696. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2697. * @dsi_ctrl: DSI controller handle.
  2698. *
  2699. * De-initializes DSI controller hardware. It can be performed only during
  2700. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2701. *
  2702. * Return: error code.
  2703. */
  2704. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2705. {
  2706. int rc = 0;
  2707. if (!dsi_ctrl) {
  2708. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2709. return -EINVAL;
  2710. }
  2711. mutex_lock(&dsi_ctrl->ctrl_lock);
  2712. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2713. if (rc) {
  2714. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2715. rc);
  2716. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2717. rc);
  2718. goto error;
  2719. }
  2720. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2721. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2722. error:
  2723. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2724. return rc;
  2725. }
  2726. /**
  2727. * dsi_ctrl_update_host_config() - update dsi host configuration
  2728. * @dsi_ctrl: DSI controller handle.
  2729. * @config: DSI host configuration.
  2730. * @flags: dsi_mode_flags modifying the behavior
  2731. *
  2732. * Updates driver with new Host configuration to use for host initialization.
  2733. * This function call will only update the software context. The stored
  2734. * configuration information will be used when the host is initialized.
  2735. *
  2736. * Return: error code.
  2737. */
  2738. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2739. struct dsi_host_config *config,
  2740. struct dsi_display_mode *mode, int flags,
  2741. void *clk_handle)
  2742. {
  2743. int rc = 0;
  2744. if (!ctrl || !config) {
  2745. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2746. return -EINVAL;
  2747. }
  2748. mutex_lock(&ctrl->ctrl_lock);
  2749. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2750. if (rc) {
  2751. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2752. goto error;
  2753. }
  2754. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2755. DSI_MODE_FLAG_DYN_CLK))) {
  2756. /*
  2757. * for dynamic clk switch case link frequence would
  2758. * be updated dsi_display_dynamic_clk_switch().
  2759. */
  2760. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2761. mode);
  2762. if (rc) {
  2763. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2764. rc);
  2765. goto error;
  2766. }
  2767. }
  2768. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2769. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2770. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2771. ctrl->horiz_index;
  2772. ctrl->mode_bounds.y = 0;
  2773. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2774. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2775. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2776. ctrl->modeupdated = true;
  2777. ctrl->roi.x = 0;
  2778. error:
  2779. mutex_unlock(&ctrl->ctrl_lock);
  2780. return rc;
  2781. }
  2782. /**
  2783. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2784. * @dsi_ctrl: DSI controller handle.
  2785. * @timing: Pointer to timing data.
  2786. *
  2787. * Driver will validate if the timing configuration is supported on the
  2788. * controller hardware.
  2789. *
  2790. * Return: error code if timing is not supported.
  2791. */
  2792. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2793. struct dsi_mode_info *mode)
  2794. {
  2795. int rc = 0;
  2796. if (!dsi_ctrl || !mode) {
  2797. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2798. return -EINVAL;
  2799. }
  2800. return rc;
  2801. }
  2802. /**
  2803. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2804. * @dsi_ctrl: DSI controller handle.
  2805. * @cmd: Command description to transfer on DSI link.
  2806. *
  2807. * Command transfer can be done only when command engine is enabled. The
  2808. * transfer API will block until either the command transfer finishes or
  2809. * the timeout value is reached. If the trigger is deferred, it will return
  2810. * without triggering the transfer. Command parameters are programmed to
  2811. * hardware.
  2812. *
  2813. * Return: error code.
  2814. */
  2815. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd)
  2816. {
  2817. int rc = 0;
  2818. if (!dsi_ctrl || !cmd) {
  2819. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2820. return -EINVAL;
  2821. }
  2822. mutex_lock(&dsi_ctrl->ctrl_lock);
  2823. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2824. if (rc) {
  2825. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2826. rc);
  2827. goto error;
  2828. }
  2829. if (cmd->ctrl_flags & DSI_CTRL_CMD_READ) {
  2830. rc = dsi_message_rx(dsi_ctrl, cmd);
  2831. if (rc <= 0)
  2832. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2833. rc);
  2834. } else {
  2835. rc = dsi_message_tx(dsi_ctrl, cmd);
  2836. if (rc)
  2837. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2838. rc);
  2839. }
  2840. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2841. error:
  2842. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2843. return rc;
  2844. }
  2845. /**
  2846. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2847. * @dsi_ctrl: DSI controller handle.
  2848. * @enable: variable to control masking/unmasking.
  2849. */
  2850. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2851. {
  2852. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2853. dsi_hw_ops = dsi_ctrl->hw.ops;
  2854. if (enable) {
  2855. if (dsi_hw_ops.mask_error_intr)
  2856. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2857. BIT(DSI_FIFO_OVERFLOW), true);
  2858. } else {
  2859. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2860. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2861. BIT(DSI_FIFO_OVERFLOW), false);
  2862. }
  2863. }
  2864. /**
  2865. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2866. * @dsi_ctrl: DSI controller handle.
  2867. * @flags: Modifiers.
  2868. *
  2869. * Return: error code.
  2870. */
  2871. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2872. {
  2873. int rc = 0;
  2874. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2875. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2876. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2877. struct dsi_mode_info *timing;
  2878. unsigned long flag;
  2879. if (!dsi_ctrl) {
  2880. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2881. return -EINVAL;
  2882. }
  2883. dsi_hw_ops = dsi_ctrl->hw.ops;
  2884. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2885. /* Dont trigger the command if this is not the last ocmmand */
  2886. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2887. return rc;
  2888. mutex_lock(&dsi_ctrl->ctrl_lock);
  2889. timing = &(dsi_ctrl->host_config.video_timing);
  2890. if (timing &&
  2891. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2892. v_total = timing->v_sync_width + timing->v_back_porch +
  2893. timing->v_front_porch + timing->v_active;
  2894. fps = timing->refresh_rate;
  2895. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2896. line_time = (1000000 / fps) / v_total;
  2897. latency_by_line = CEIL(mem_latency_us, line_time);
  2898. }
  2899. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2900. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2901. if (dsi_ctrl->enable_cmd_dma_stats) {
  2902. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2903. dsi_ctrl->cmd_mode);
  2904. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2905. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2906. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2907. dsi_ctrl->cmd_trigger_line,
  2908. dsi_ctrl->cmd_trigger_frame);
  2909. }
  2910. }
  2911. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2912. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2913. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2914. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2915. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2916. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2917. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2918. /* trigger command */
  2919. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  2920. dsi_hw_ops.schedule_dma_cmd &&
  2921. (dsi_ctrl->current_state.vid_engine_state ==
  2922. DSI_CTRL_ENGINE_ON)) {
  2923. /*
  2924. * This change reads the video line count from
  2925. * MDP_INTF_LINE_COUNT register and checks whether
  2926. * DMA trigger happens close to the schedule line.
  2927. * If it is not close to the schedule line, then DMA
  2928. * command transfer is triggered.
  2929. */
  2930. while (1) {
  2931. local_irq_save(flag);
  2932. cur_line =
  2933. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2934. dsi_ctrl->cmd_mode);
  2935. if (cur_line <
  2936. (schedule_line - latency_by_line) ||
  2937. cur_line > (schedule_line + 1)) {
  2938. dsi_hw_ops.trigger_command_dma(
  2939. &dsi_ctrl->hw);
  2940. local_irq_restore(flag);
  2941. break;
  2942. }
  2943. local_irq_restore(flag);
  2944. udelay(1000);
  2945. }
  2946. } else
  2947. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2948. if (dsi_ctrl->enable_cmd_dma_stats) {
  2949. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2950. dsi_ctrl->cmd_mode);
  2951. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2952. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2953. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2954. dsi_ctrl->cmd_trigger_line,
  2955. dsi_ctrl->cmd_trigger_frame);
  2956. }
  2957. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2958. dsi_ctrl->dma_wait_queued = true;
  2959. queue_work(dsi_ctrl->dma_cmd_workq,
  2960. &dsi_ctrl->dma_cmd_wait);
  2961. } else {
  2962. dsi_ctrl->dma_wait_queued = false;
  2963. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2964. }
  2965. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2966. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2967. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2968. dsi_ctrl->cmd_len = 0;
  2969. }
  2970. }
  2971. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2972. return rc;
  2973. }
  2974. /**
  2975. * dsi_ctrl_cache_misr - Cache frame MISR value
  2976. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2977. */
  2978. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2979. {
  2980. u32 misr;
  2981. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2982. return;
  2983. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2984. dsi_ctrl->host_config.panel_mode);
  2985. if (misr)
  2986. dsi_ctrl->misr_cache = misr;
  2987. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2988. }
  2989. /**
  2990. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2991. * @dsi_ctrl: DSI controller handle.
  2992. * @state: Controller initialization state
  2993. *
  2994. * Return: error code.
  2995. */
  2996. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2997. bool *state)
  2998. {
  2999. if (!dsi_ctrl || !state) {
  3000. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3001. return -EINVAL;
  3002. }
  3003. mutex_lock(&dsi_ctrl->ctrl_lock);
  3004. *state = dsi_ctrl->current_state.host_initialized;
  3005. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3006. return 0;
  3007. }
  3008. /**
  3009. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3010. * @dsi_ctrl: DSI controller handle.
  3011. * @state: Power state.
  3012. *
  3013. * Set power state for DSI controller. Power state can be changed only when
  3014. * Controller, Video and Command engines are turned off.
  3015. *
  3016. * Return: error code.
  3017. */
  3018. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3019. enum dsi_power_state state)
  3020. {
  3021. int rc = 0;
  3022. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3023. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3024. return -EINVAL;
  3025. }
  3026. mutex_lock(&dsi_ctrl->ctrl_lock);
  3027. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3028. state);
  3029. if (rc) {
  3030. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3031. rc);
  3032. goto error;
  3033. }
  3034. if (state == DSI_CTRL_POWER_VREG_ON) {
  3035. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3036. if (rc) {
  3037. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3038. rc);
  3039. goto error;
  3040. }
  3041. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3042. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3043. if (rc) {
  3044. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3045. rc);
  3046. goto error;
  3047. }
  3048. }
  3049. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3050. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3051. error:
  3052. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3053. return rc;
  3054. }
  3055. /**
  3056. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3057. * @dsi_ctrl: DSI controller handle.
  3058. * @on: enable/disable test pattern.
  3059. *
  3060. * Test pattern can be enabled only after Video engine (for video mode panels)
  3061. * or command engine (for cmd mode panels) is enabled.
  3062. *
  3063. * Return: error code.
  3064. */
  3065. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3066. {
  3067. int rc = 0;
  3068. if (!dsi_ctrl) {
  3069. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3070. return -EINVAL;
  3071. }
  3072. mutex_lock(&dsi_ctrl->ctrl_lock);
  3073. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3074. if (rc) {
  3075. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3076. rc);
  3077. goto error;
  3078. }
  3079. if (on) {
  3080. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3081. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3082. DSI_TEST_PATTERN_INC,
  3083. 0xFFFF);
  3084. } else {
  3085. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3086. &dsi_ctrl->hw,
  3087. DSI_TEST_PATTERN_INC,
  3088. 0xFFFF,
  3089. 0x0);
  3090. }
  3091. }
  3092. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3093. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3094. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3095. error:
  3096. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3097. return rc;
  3098. }
  3099. /**
  3100. * dsi_ctrl_set_host_engine_state() - set host engine state
  3101. * @dsi_ctrl: DSI Controller handle.
  3102. * @state: Engine state.
  3103. * @skip_op: Boolean to indicate few operations can be skipped.
  3104. * Set during the cont-splash or trusted-vm enable case.
  3105. *
  3106. * Host engine state can be modified only when DSI controller power state is
  3107. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3108. *
  3109. * Return: error code.
  3110. */
  3111. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3112. enum dsi_engine_state state, bool skip_op)
  3113. {
  3114. int rc = 0;
  3115. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3116. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3117. return -EINVAL;
  3118. }
  3119. mutex_lock(&dsi_ctrl->ctrl_lock);
  3120. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3121. if (rc) {
  3122. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3123. rc);
  3124. goto error;
  3125. }
  3126. if (!skip_op) {
  3127. if (state == DSI_CTRL_ENGINE_ON)
  3128. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3129. else
  3130. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3131. }
  3132. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3133. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3134. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3135. error:
  3136. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3137. return rc;
  3138. }
  3139. /**
  3140. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3141. * @dsi_ctrl: DSI Controller handle.
  3142. * @state: Engine state.
  3143. * @skip_op: Boolean to indicate few operations can be skipped.
  3144. * Set during the cont-splash or trusted-vm enable case.
  3145. *
  3146. * Command engine state can be modified only when DSI controller power state is
  3147. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3148. *
  3149. * Return: error code.
  3150. */
  3151. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3152. enum dsi_engine_state state, bool skip_op)
  3153. {
  3154. int rc = 0;
  3155. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3156. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3157. return -EINVAL;
  3158. }
  3159. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3160. if (rc) {
  3161. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3162. rc);
  3163. goto error;
  3164. }
  3165. if (!skip_op) {
  3166. if (state == DSI_CTRL_ENGINE_ON)
  3167. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3168. else
  3169. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3170. }
  3171. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3172. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3173. state, skip_op);
  3174. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3175. error:
  3176. return rc;
  3177. }
  3178. /**
  3179. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3180. * @dsi_ctrl: DSI Controller handle.
  3181. * @state: Engine state.
  3182. * @skip_op: Boolean to indicate few operations can be skipped.
  3183. * Set during the cont-splash or trusted-vm enable case.
  3184. *
  3185. * Video engine state can be modified only when DSI controller power state is
  3186. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3187. *
  3188. * Return: error code.
  3189. */
  3190. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3191. enum dsi_engine_state state, bool skip_op)
  3192. {
  3193. int rc = 0;
  3194. bool on;
  3195. bool vid_eng_busy;
  3196. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3197. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3198. return -EINVAL;
  3199. }
  3200. mutex_lock(&dsi_ctrl->ctrl_lock);
  3201. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3202. if (rc) {
  3203. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3204. rc);
  3205. goto error;
  3206. }
  3207. if (!skip_op) {
  3208. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3209. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3210. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3211. /*
  3212. * During ESD check failure, DSI video engine can get stuck
  3213. * sending data from display engine. In use cases where GDSC
  3214. * toggle does not happen like DP MST connected or secure video
  3215. * playback, display does not recover back after ESD failure.
  3216. * Perform a reset if video engine is stuck.
  3217. */
  3218. if (!on && (dsi_ctrl->version < DSI_CTRL_VERSION_1_3 ||
  3219. vid_eng_busy))
  3220. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3221. }
  3222. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3223. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3224. state, skip_op);
  3225. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3226. error:
  3227. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3228. return rc;
  3229. }
  3230. /**
  3231. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3232. * @dsi_ctrl: DSI controller handle.
  3233. * @enable: enable/disable ULPS.
  3234. *
  3235. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3236. *
  3237. * Return: error code.
  3238. */
  3239. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3240. {
  3241. int rc = 0;
  3242. if (!dsi_ctrl) {
  3243. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3244. return -EINVAL;
  3245. }
  3246. mutex_lock(&dsi_ctrl->ctrl_lock);
  3247. if (enable)
  3248. rc = dsi_enable_ulps(dsi_ctrl);
  3249. else
  3250. rc = dsi_disable_ulps(dsi_ctrl);
  3251. if (rc) {
  3252. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3253. enable, rc);
  3254. goto error;
  3255. }
  3256. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3257. error:
  3258. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3259. return rc;
  3260. }
  3261. /**
  3262. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3263. * @dsi_ctrl: DSI controller handle.
  3264. * @enable: enable/disable clamping.
  3265. *
  3266. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3267. *
  3268. * Return: error code.
  3269. */
  3270. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3271. bool enable, bool ulps_enabled)
  3272. {
  3273. int rc = 0;
  3274. if (!dsi_ctrl) {
  3275. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3276. return -EINVAL;
  3277. }
  3278. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3279. !dsi_ctrl->hw.ops.clamp_disable) {
  3280. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3281. return 0;
  3282. }
  3283. mutex_lock(&dsi_ctrl->ctrl_lock);
  3284. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3285. if (rc) {
  3286. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3287. goto error;
  3288. }
  3289. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3290. error:
  3291. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3292. return rc;
  3293. }
  3294. /**
  3295. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3296. * @dsi_ctrl: DSI controller handle.
  3297. * @source_clks: Source clocks for DSI link clocks.
  3298. *
  3299. * Clock source should be changed while link clocks are disabled.
  3300. *
  3301. * Return: error code.
  3302. */
  3303. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3304. struct dsi_clk_link_set *source_clks)
  3305. {
  3306. int rc = 0;
  3307. if (!dsi_ctrl || !source_clks) {
  3308. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3309. return -EINVAL;
  3310. }
  3311. mutex_lock(&dsi_ctrl->ctrl_lock);
  3312. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3313. if (rc) {
  3314. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3315. rc);
  3316. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3317. &dsi_ctrl->clk_info.rcg_clks);
  3318. goto error;
  3319. }
  3320. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3321. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3322. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3323. error:
  3324. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3325. return rc;
  3326. }
  3327. /**
  3328. * dsi_ctrl_setup_misr() - Setup frame MISR
  3329. * @dsi_ctrl: DSI controller handle.
  3330. * @enable: enable/disable MISR.
  3331. * @frame_count: Number of frames to accumulate MISR.
  3332. *
  3333. * Return: error code.
  3334. */
  3335. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3336. bool enable,
  3337. u32 frame_count)
  3338. {
  3339. if (!dsi_ctrl) {
  3340. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3341. return -EINVAL;
  3342. }
  3343. if (!dsi_ctrl->hw.ops.setup_misr)
  3344. return 0;
  3345. mutex_lock(&dsi_ctrl->ctrl_lock);
  3346. dsi_ctrl->misr_enable = enable;
  3347. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3348. dsi_ctrl->host_config.panel_mode,
  3349. enable, frame_count);
  3350. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3351. return 0;
  3352. }
  3353. /**
  3354. * dsi_ctrl_collect_misr() - Read frame MISR
  3355. * @dsi_ctrl: DSI controller handle.
  3356. *
  3357. * Return: MISR value.
  3358. */
  3359. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3360. {
  3361. u32 misr;
  3362. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3363. return 0;
  3364. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3365. dsi_ctrl->host_config.panel_mode);
  3366. if (!misr)
  3367. misr = dsi_ctrl->misr_cache;
  3368. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3369. dsi_ctrl->misr_cache, misr);
  3370. return misr;
  3371. }
  3372. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3373. bool mask_enable)
  3374. {
  3375. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3376. || !dsi_ctrl->hw.ops.clear_error_status) {
  3377. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3378. return;
  3379. }
  3380. /*
  3381. * Mask DSI error status interrupts and clear error status
  3382. * register
  3383. */
  3384. mutex_lock(&dsi_ctrl->ctrl_lock);
  3385. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3386. /*
  3387. * The behavior of mask_enable is different in ctrl register
  3388. * and mask register and hence mask_enable is manipulated for
  3389. * selective error interrupt masking vs total error interrupt
  3390. * masking.
  3391. */
  3392. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3393. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3394. DSI_ERROR_INTERRUPT_COUNT);
  3395. } else {
  3396. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3397. mask_enable);
  3398. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3399. DSI_ERROR_INTERRUPT_COUNT);
  3400. }
  3401. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3402. }
  3403. /**
  3404. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3405. * interrupts at any time.
  3406. * @dsi_ctrl: DSI controller handle.
  3407. * @enable: variable to enable/disable irq
  3408. */
  3409. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3410. {
  3411. if (!dsi_ctrl)
  3412. return;
  3413. mutex_lock(&dsi_ctrl->ctrl_lock);
  3414. if (enable)
  3415. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3416. DSI_SINT_ERROR, NULL);
  3417. else
  3418. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3419. DSI_SINT_ERROR);
  3420. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3421. }
  3422. /**
  3423. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3424. * done interrupt.
  3425. * @dsi_ctrl: DSI controller handle.
  3426. */
  3427. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3428. {
  3429. int rc = 0;
  3430. if (!ctrl)
  3431. return 0;
  3432. mutex_lock(&ctrl->ctrl_lock);
  3433. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3434. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3435. mutex_unlock(&ctrl->ctrl_lock);
  3436. return rc;
  3437. }
  3438. /**
  3439. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3440. */
  3441. void dsi_ctrl_drv_register(void)
  3442. {
  3443. platform_driver_register(&dsi_ctrl_driver);
  3444. }
  3445. /**
  3446. * dsi_ctrl_drv_unregister() - unregister platform driver
  3447. */
  3448. void dsi_ctrl_drv_unregister(void)
  3449. {
  3450. platform_driver_unregister(&dsi_ctrl_driver);
  3451. }