pci.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2016-2021, The Linux Foundation. All rights reserved. */
  3. #ifndef _CNSS_PCI_H
  4. #define _CNSS_PCI_H
  5. #include <linux/iommu.h>
  6. #include <linux/mhi.h>
  7. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  8. #include <linux/mhi_misc.h>
  9. #endif
  10. #if IS_ENABLED(CONFIG_PCI_MSM)
  11. #include <linux/msm_pcie.h>
  12. #endif
  13. #include <linux/pci.h>
  14. #include "main.h"
  15. enum cnss_mhi_state {
  16. CNSS_MHI_INIT,
  17. CNSS_MHI_DEINIT,
  18. CNSS_MHI_POWER_ON,
  19. CNSS_MHI_POWERING_OFF,
  20. CNSS_MHI_POWER_OFF,
  21. CNSS_MHI_FORCE_POWER_OFF,
  22. CNSS_MHI_SUSPEND,
  23. CNSS_MHI_RESUME,
  24. CNSS_MHI_TRIGGER_RDDM,
  25. CNSS_MHI_RDDM,
  26. CNSS_MHI_RDDM_DONE,
  27. };
  28. enum pci_link_status {
  29. PCI_GEN1,
  30. PCI_GEN2,
  31. PCI_DEF,
  32. };
  33. enum cnss_rtpm_id {
  34. RTPM_ID_CNSS,
  35. RTPM_ID_MHI,
  36. RTPM_ID_MAX,
  37. };
  38. enum cnss_pci_reg_dev_mask {
  39. REG_MASK_QCA6390,
  40. REG_MASK_QCA6490,
  41. REG_MASK_WCN7850,
  42. };
  43. struct cnss_msi_user {
  44. char *name;
  45. int num_vectors;
  46. u32 base_vector;
  47. };
  48. struct cnss_msi_config {
  49. int total_vectors;
  50. int total_users;
  51. struct cnss_msi_user *users;
  52. };
  53. struct cnss_pci_reg {
  54. char *name;
  55. u32 offset;
  56. };
  57. struct cnss_pci_debug_reg {
  58. u32 offset;
  59. u32 val;
  60. };
  61. struct cnss_misc_reg {
  62. unsigned long dev_mask;
  63. u8 wr;
  64. u32 offset;
  65. u32 val;
  66. };
  67. struct cnss_pm_stats {
  68. atomic_t runtime_get;
  69. atomic_t runtime_put;
  70. atomic_t runtime_get_id[RTPM_ID_MAX];
  71. atomic_t runtime_put_id[RTPM_ID_MAX];
  72. u64 runtime_get_timestamp_id[RTPM_ID_MAX];
  73. u64 runtime_put_timestamp_id[RTPM_ID_MAX];
  74. };
  75. struct cnss_pci_data {
  76. struct pci_dev *pci_dev;
  77. struct cnss_plat_data *plat_priv;
  78. const struct pci_device_id *pci_device_id;
  79. u32 device_id;
  80. u16 revision_id;
  81. u64 dma_bit_mask;
  82. struct cnss_wlan_driver *driver_ops;
  83. u8 pci_link_state;
  84. u8 pci_link_down_ind;
  85. struct pci_saved_state *saved_state;
  86. struct pci_saved_state *default_state;
  87. #if IS_ENABLED(CONFIG_PCI_MSM)
  88. struct msm_pcie_register_event msm_pci_event;
  89. #endif
  90. struct cnss_pm_stats pm_stats;
  91. atomic_t auto_suspended;
  92. atomic_t drv_connected;
  93. u8 drv_connected_last;
  94. u32 qmi_send_usage_count;
  95. u16 def_link_speed;
  96. u16 def_link_width;
  97. u16 cur_link_speed;
  98. int wake_gpio;
  99. int wake_irq;
  100. u32 wake_counter;
  101. u8 monitor_wake_intr;
  102. struct iommu_domain *iommu_domain;
  103. u8 smmu_s1_enable;
  104. dma_addr_t smmu_iova_start;
  105. size_t smmu_iova_len;
  106. dma_addr_t smmu_iova_ipa_start;
  107. dma_addr_t smmu_iova_ipa_current;
  108. size_t smmu_iova_ipa_len;
  109. void __iomem *bar;
  110. struct cnss_msi_config *msi_config;
  111. u32 msi_ep_base_data;
  112. struct mhi_controller *mhi_ctrl;
  113. unsigned long mhi_state;
  114. u32 remap_window;
  115. struct timer_list dev_rddm_timer;
  116. struct timer_list boot_debug_timer;
  117. struct delayed_work time_sync_work;
  118. u8 disable_pc;
  119. struct mutex bus_lock; /* mutex for suspend and resume bus */
  120. struct cnss_pci_debug_reg *debug_reg;
  121. struct cnss_misc_reg *wcss_reg;
  122. struct cnss_misc_reg *pcie_reg;
  123. struct cnss_misc_reg *wlaon_reg;
  124. struct cnss_misc_reg *syspm_reg;
  125. unsigned long misc_reg_dev_mask;
  126. u8 iommu_geometry;
  127. bool drv_supported;
  128. };
  129. static inline void cnss_set_pci_priv(struct pci_dev *pci_dev, void *data)
  130. {
  131. pci_set_drvdata(pci_dev, data);
  132. }
  133. static inline struct cnss_pci_data *cnss_get_pci_priv(struct pci_dev *pci_dev)
  134. {
  135. return pci_get_drvdata(pci_dev);
  136. }
  137. static inline struct cnss_plat_data *cnss_pci_priv_to_plat_priv(void *bus_priv)
  138. {
  139. struct cnss_pci_data *pci_priv = bus_priv;
  140. return pci_priv->plat_priv;
  141. }
  142. static inline void cnss_pci_set_monitor_wake_intr(void *bus_priv, bool val)
  143. {
  144. struct cnss_pci_data *pci_priv = bus_priv;
  145. pci_priv->monitor_wake_intr = val;
  146. }
  147. static inline bool cnss_pci_get_monitor_wake_intr(void *bus_priv)
  148. {
  149. struct cnss_pci_data *pci_priv = bus_priv;
  150. return pci_priv->monitor_wake_intr;
  151. }
  152. static inline void cnss_pci_set_auto_suspended(void *bus_priv, int val)
  153. {
  154. struct cnss_pci_data *pci_priv = bus_priv;
  155. atomic_set(&pci_priv->auto_suspended, val);
  156. }
  157. static inline int cnss_pci_get_auto_suspended(void *bus_priv)
  158. {
  159. struct cnss_pci_data *pci_priv = bus_priv;
  160. return atomic_read(&pci_priv->auto_suspended);
  161. }
  162. static inline void cnss_pci_set_drv_connected(void *bus_priv, int val)
  163. {
  164. struct cnss_pci_data *pci_priv = bus_priv;
  165. atomic_set(&pci_priv->drv_connected, val);
  166. }
  167. static inline int cnss_pci_get_drv_connected(void *bus_priv)
  168. {
  169. struct cnss_pci_data *pci_priv = bus_priv;
  170. return atomic_read(&pci_priv->drv_connected);
  171. }
  172. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv);
  173. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv);
  174. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv);
  175. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv);
  176. int cnss_pci_init(struct cnss_plat_data *plat_priv);
  177. void cnss_pci_deinit(struct cnss_plat_data *plat_priv);
  178. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  179. char *prefix_name, char *name);
  180. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv);
  181. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv);
  182. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv);
  183. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv);
  184. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv);
  185. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic);
  186. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv);
  187. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv);
  188. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv);
  189. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv);
  190. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv);
  191. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv);
  192. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv);
  193. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv);
  194. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv);
  195. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv);
  196. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv);
  197. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv);
  198. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv);
  199. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv, void *data);
  200. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv);
  201. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  202. int modem_current_status);
  203. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv);
  204. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv);
  205. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv);
  206. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  207. enum cnss_rtpm_id id);
  208. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  209. enum cnss_rtpm_id id);
  210. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  211. enum cnss_rtpm_id id);
  212. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  213. enum cnss_rtpm_id id);
  214. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  215. enum cnss_rtpm_id id);
  216. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv);
  217. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  218. enum cnss_driver_status status);
  219. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  220. enum cnss_driver_status status, void *data);
  221. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv);
  222. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv);
  223. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv);
  224. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  225. u32 *val, bool raw_access);
  226. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  227. u32 val, bool raw_access);
  228. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size);
  229. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr,
  230. u64 *size);
  231. #endif /* _CNSS_PCI_H */