pci.c 164 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2016-2021, The Linux Foundation. All rights reserved. */
  3. #include <linux/cma.h>
  4. #include <linux/io.h>
  5. #include <linux/irq.h>
  6. #include <linux/module.h>
  7. #include <linux/msi.h>
  8. #include <linux/of.h>
  9. #include <linux/of_gpio.h>
  10. #include <linux/of_reserved_mem.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/suspend.h>
  13. #include <linux/memblock.h>
  14. #include <linux/completion.h>
  15. #include "main.h"
  16. #include "bus.h"
  17. #include "debug.h"
  18. #include "pci.h"
  19. #include "reg.h"
  20. #define PCI_LINK_UP 1
  21. #define PCI_LINK_DOWN 0
  22. #define SAVE_PCI_CONFIG_SPACE 1
  23. #define RESTORE_PCI_CONFIG_SPACE 0
  24. #define PM_OPTIONS_DEFAULT 0
  25. #define PCI_BAR_NUM 0
  26. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  27. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  28. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  29. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  30. #define MHI_NODE_NAME "qcom,mhi"
  31. #define MHI_MSI_NAME "MHI"
  32. #define QCA6390_PATH_PREFIX "qca6390/"
  33. #define QCA6490_PATH_PREFIX "qca6490/"
  34. #define WCN7850_PATH_PREFIX "wcn7850/"
  35. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  36. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  37. #define DEFAULT_FW_FILE_NAME "amss.bin"
  38. #define FW_V2_FILE_NAME "amss20.bin"
  39. #define DEVICE_MAJOR_VERSION_MASK 0xF
  40. #define WAKE_MSI_NAME "WAKE"
  41. #define DEV_RDDM_TIMEOUT 5000
  42. #define WAKE_EVENT_TIMEOUT 5000
  43. #ifdef CONFIG_CNSS_EMULATION
  44. #define EMULATION_HW 1
  45. #else
  46. #define EMULATION_HW 0
  47. #endif
  48. #define RAMDUMP_SIZE_DEFAULT 0x420000
  49. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  50. static DEFINE_SPINLOCK(pci_link_down_lock);
  51. static DEFINE_SPINLOCK(pci_reg_window_lock);
  52. static DEFINE_SPINLOCK(time_sync_lock);
  53. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  54. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  55. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  56. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  57. #define FORCE_WAKE_DELAY_MIN_US 4000
  58. #define FORCE_WAKE_DELAY_MAX_US 6000
  59. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  60. #define LINK_TRAINING_RETRY_MAX_TIMES 3
  61. #define LINK_TRAINING_RETRY_DELAY_MS 500
  62. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  63. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  64. #define BOOT_DEBUG_TIMEOUT_MS 7000
  65. #define HANG_DATA_LENGTH 384
  66. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  67. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  68. static const struct mhi_channel_config cnss_mhi_channels[] = {
  69. {
  70. .num = 0,
  71. .name = "LOOPBACK",
  72. .num_elements = 32,
  73. .event_ring = 1,
  74. .dir = DMA_TO_DEVICE,
  75. .ee_mask = 0x4,
  76. .pollcfg = 0,
  77. .doorbell = MHI_DB_BRST_DISABLE,
  78. .lpm_notify = false,
  79. .offload_channel = false,
  80. .doorbell_mode_switch = false,
  81. .auto_queue = false,
  82. },
  83. {
  84. .num = 1,
  85. .name = "LOOPBACK",
  86. .num_elements = 32,
  87. .event_ring = 1,
  88. .dir = DMA_FROM_DEVICE,
  89. .ee_mask = 0x4,
  90. .pollcfg = 0,
  91. .doorbell = MHI_DB_BRST_DISABLE,
  92. .lpm_notify = false,
  93. .offload_channel = false,
  94. .doorbell_mode_switch = false,
  95. .auto_queue = false,
  96. },
  97. {
  98. .num = 4,
  99. .name = "DIAG",
  100. .num_elements = 64,
  101. .event_ring = 1,
  102. .dir = DMA_TO_DEVICE,
  103. .ee_mask = 0x4,
  104. .pollcfg = 0,
  105. .doorbell = MHI_DB_BRST_DISABLE,
  106. .lpm_notify = false,
  107. .offload_channel = false,
  108. .doorbell_mode_switch = false,
  109. .auto_queue = false,
  110. },
  111. {
  112. .num = 5,
  113. .name = "DIAG",
  114. .num_elements = 64,
  115. .event_ring = 1,
  116. .dir = DMA_FROM_DEVICE,
  117. .ee_mask = 0x4,
  118. .pollcfg = 0,
  119. .doorbell = MHI_DB_BRST_DISABLE,
  120. .lpm_notify = false,
  121. .offload_channel = false,
  122. .doorbell_mode_switch = false,
  123. .auto_queue = false,
  124. },
  125. {
  126. .num = 20,
  127. .name = "IPCR",
  128. .num_elements = 64,
  129. .event_ring = 1,
  130. .dir = DMA_TO_DEVICE,
  131. .ee_mask = 0x4,
  132. .pollcfg = 0,
  133. .doorbell = MHI_DB_BRST_DISABLE,
  134. .lpm_notify = false,
  135. .offload_channel = false,
  136. .doorbell_mode_switch = false,
  137. .auto_queue = false,
  138. },
  139. {
  140. .num = 21,
  141. .name = "IPCR",
  142. .num_elements = 64,
  143. .event_ring = 1,
  144. .dir = DMA_FROM_DEVICE,
  145. .ee_mask = 0x4,
  146. .pollcfg = 0,
  147. .doorbell = MHI_DB_BRST_DISABLE,
  148. .lpm_notify = false,
  149. .offload_channel = false,
  150. .doorbell_mode_switch = false,
  151. .auto_queue = true,
  152. },
  153. };
  154. static const struct mhi_event_config cnss_mhi_events[] = {
  155. {
  156. .num_elements = 32,
  157. .irq_moderation_ms = 0,
  158. .irq = 1,
  159. .mode = MHI_DB_BRST_DISABLE,
  160. .data_type = MHI_ER_CTRL,
  161. .priority = 0,
  162. .hardware_event = false,
  163. .client_managed = false,
  164. .offload_channel = false,
  165. },
  166. {
  167. .num_elements = 256,
  168. .irq_moderation_ms = 0,
  169. .irq = 2,
  170. .mode = MHI_DB_BRST_DISABLE,
  171. .priority = 1,
  172. .hardware_event = false,
  173. .client_managed = false,
  174. .offload_channel = false,
  175. },
  176. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  177. {
  178. .num_elements = 32,
  179. .irq_moderation_ms = 0,
  180. .irq = 1,
  181. .mode = MHI_DB_BRST_DISABLE,
  182. .data_type = MHI_ER_BW_SCALE,
  183. .priority = 2,
  184. .hardware_event = false,
  185. .client_managed = false,
  186. .offload_channel = false,
  187. },
  188. #endif
  189. };
  190. static const struct mhi_controller_config cnss_mhi_config = {
  191. .max_channels = 32,
  192. .timeout_ms = 10000,
  193. .use_bounce_buf = false,
  194. .buf_len = 0x8000,
  195. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  196. .ch_cfg = cnss_mhi_channels,
  197. .num_events = ARRAY_SIZE(cnss_mhi_events),
  198. .event_cfg = cnss_mhi_events,
  199. };
  200. static struct cnss_pci_reg ce_src[] = {
  201. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  202. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  203. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  204. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  205. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  206. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  207. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  208. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  209. { NULL },
  210. };
  211. static struct cnss_pci_reg ce_dst[] = {
  212. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  213. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  214. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  215. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  216. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  217. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  218. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  219. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  220. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  221. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  222. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  223. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  224. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  225. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  226. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  227. { NULL },
  228. };
  229. static struct cnss_pci_reg ce_cmn[] = {
  230. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  231. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  232. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  233. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  234. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  235. { NULL },
  236. };
  237. static struct cnss_pci_reg qdss_csr[] = {
  238. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  239. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  240. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  241. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  242. { NULL },
  243. };
  244. static struct cnss_pci_reg pci_scratch[] = {
  245. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  246. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  247. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  248. { NULL },
  249. };
  250. /* First field of the structure is the device bit mask. Use
  251. * enum cnss_pci_reg_mask as reference for the value.
  252. */
  253. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  254. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  255. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  256. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  257. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  258. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  259. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  260. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  261. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  262. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  263. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  264. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  265. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  266. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  267. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  268. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  269. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  270. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  271. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  272. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  273. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  274. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  275. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  276. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  277. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  278. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  279. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  280. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  281. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  282. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  283. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  284. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  285. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  286. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  287. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  288. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  289. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  290. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  291. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  292. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  293. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  294. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  295. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  296. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  297. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  298. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  299. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  300. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  301. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  302. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  303. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  304. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  305. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  306. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  307. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  308. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  309. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  310. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  311. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  312. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  313. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  314. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  315. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  316. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  317. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  318. };
  319. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  320. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  321. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  322. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  323. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  324. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  325. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  326. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  327. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  328. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  329. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  330. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  331. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  332. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  333. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  334. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  335. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  336. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  337. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  338. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  339. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  340. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  341. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  342. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  343. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  344. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  345. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  346. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  347. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  348. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  349. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  350. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  351. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  352. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  353. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  354. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  355. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  356. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  357. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  358. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  359. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  360. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  361. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  362. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  363. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  364. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  365. };
  366. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  367. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  368. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  369. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  370. {3, 0, WLAON_SW_COLD_RESET, 0},
  371. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  372. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  373. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  374. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  375. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  376. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  377. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  378. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  379. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  380. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  381. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  382. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  383. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  384. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  385. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  386. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  387. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  388. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  389. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  390. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  391. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  392. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  393. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  394. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  395. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  396. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  397. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  398. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  399. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  400. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  401. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  402. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  403. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  404. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  405. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  406. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  407. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  408. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  409. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  410. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  411. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  412. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  413. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  414. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  415. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  416. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  417. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  418. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  419. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  420. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  421. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  422. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  423. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  424. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  425. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  426. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  427. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  428. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  429. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  430. {3, 0, WLAON_DLY_CONFIG, 0},
  431. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  432. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  433. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  434. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  435. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  436. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  437. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  438. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  439. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  440. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  441. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  442. {3, 0, WLAON_DEBUG, 0},
  443. {3, 0, WLAON_SOC_PARAMETERS, 0},
  444. {3, 0, WLAON_WLPM_SIGNAL, 0},
  445. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  446. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  447. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  448. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  449. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  450. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  451. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  452. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  453. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  454. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  455. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  456. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  457. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  458. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  459. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  460. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  461. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  462. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  463. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  464. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  465. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  466. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  467. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  468. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  469. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  470. {3, 0, WLAON_WL_AON_SPARE2, 0},
  471. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  472. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  473. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  474. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  475. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  476. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  477. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  478. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  479. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  480. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  481. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  482. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  483. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  484. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  485. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  486. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  487. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  488. {3, 0, WLAON_INTR_STATUS, 0},
  489. {2, 0, WLAON_INTR_ENABLE, 0},
  490. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  491. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  492. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  493. {2, 0, WLAON_DBG_STATUS0, 0},
  494. {2, 0, WLAON_DBG_STATUS1, 0},
  495. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  496. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  497. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  498. };
  499. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  500. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  501. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  502. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  503. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  504. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  505. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  506. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  507. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  508. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  509. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  510. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  511. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  512. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  513. };
  514. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  515. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  516. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  517. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  518. #if IS_ENABLED(CONFIG_PCI_MSM)
  519. /**
  520. * _cnss_pci_enumerate() - Enumerate PCIe endpoints
  521. * @plat_priv: driver platform context pointer
  522. * @rc_num: root complex index that an endpoint connects to
  523. *
  524. * This function shall call corresponding PCIe root complex driver APIs
  525. * to power on root complex and enumerate the endpoint connected to it.
  526. *
  527. * Return: 0 for success, negative value for error
  528. */
  529. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  530. {
  531. return msm_pcie_enumerate(rc_num);
  532. }
  533. /**
  534. * cnss_pci_assert_perst() - Assert PCIe PERST GPIO
  535. * @pci_priv: driver PCI bus context pointer
  536. *
  537. * This function shall call corresponding PCIe root complex driver APIs
  538. * to assert PCIe PERST GPIO.
  539. *
  540. * Return: 0 for success, negative value for error
  541. */
  542. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  543. {
  544. struct pci_dev *pci_dev = pci_priv->pci_dev;
  545. return msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  546. pci_dev->bus->number, pci_dev, NULL,
  547. PM_OPTIONS_DEFAULT);
  548. }
  549. /**
  550. * cnss_pci_disable_pc() - Disable PCIe link power collapse from RC driver
  551. * @pci_priv: driver PCI bus context pointer
  552. * @vote: value to indicate disable (true) or enable (false)
  553. *
  554. * This function shall call corresponding PCIe root complex driver APIs
  555. * to disable PCIe power collapse. The purpose of this API is to avoid
  556. * root complex driver still controlling PCIe link from callbacks of
  557. * system suspend/resume. Device driver itself should take full control
  558. * of the link in such cases.
  559. *
  560. * Return: 0 for success, negative value for error
  561. */
  562. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  563. {
  564. struct pci_dev *pci_dev = pci_priv->pci_dev;
  565. return msm_pcie_pm_control(vote ? MSM_PCIE_DISABLE_PC :
  566. MSM_PCIE_ENABLE_PC,
  567. pci_dev->bus->number, pci_dev, NULL,
  568. PM_OPTIONS_DEFAULT);
  569. }
  570. /**
  571. * cnss_pci_set_link_bandwidth() - Update number of lanes and speed of
  572. * PCIe link
  573. * @pci_priv: driver PCI bus context pointer
  574. * @link_speed: PCIe link gen speed
  575. * @link_width: number of lanes for PCIe link
  576. *
  577. * This function shall call corresponding PCIe root complex driver APIs
  578. * to update number of lanes and speed of the link.
  579. *
  580. * Return: 0 for success, negative value for error
  581. */
  582. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  583. u16 link_speed, u16 link_width)
  584. {
  585. return msm_pcie_set_link_bandwidth(pci_priv->pci_dev,
  586. link_speed, link_width);
  587. }
  588. /**
  589. * cnss_pci_set_max_link_speed() - Set the maximum speed PCIe can link up with
  590. * @pci_priv: driver PCI bus context pointer
  591. * @rc_num: root complex index that an endpoint connects to
  592. * @link_speed: PCIe link gen speed
  593. *
  594. * This function shall call corresponding PCIe root complex driver APIs
  595. * to update the maximum speed that PCIe can link up with.
  596. *
  597. * Return: 0 for success, negative value for error
  598. */
  599. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  600. u32 rc_num, u16 link_speed)
  601. {
  602. return msm_pcie_set_target_link_speed(rc_num, link_speed, false);
  603. }
  604. /**
  605. * _cnss_pci_prevent_l1() - Prevent PCIe L1 and L1 sub-states
  606. * @pci_priv: driver PCI bus context pointer
  607. *
  608. * This function shall call corresponding PCIe root complex driver APIs
  609. * to prevent PCIe link enter L1 and L1 sub-states. The APIs should also
  610. * bring link out of L1 or L1 sub-states if any and avoid synchronization
  611. * issues if any.
  612. *
  613. * Return: 0 for success, negative value for error
  614. */
  615. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  616. {
  617. return msm_pcie_prevent_l1(pci_priv->pci_dev);
  618. }
  619. /**
  620. * _cnss_pci_allow_l1() - Allow PCIe L1 and L1 sub-states
  621. * @pci_priv: driver PCI bus context pointer
  622. *
  623. * This function shall call corresponding PCIe root complex driver APIs
  624. * to allow PCIe link enter L1 and L1 sub-states. The APIs should avoid
  625. * synchronization issues if any.
  626. *
  627. * Return: 0 for success, negative value for error
  628. */
  629. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv)
  630. {
  631. msm_pcie_allow_l1(pci_priv->pci_dev);
  632. }
  633. /**
  634. * cnss_pci_set_link_up() - Power on or resume PCIe link
  635. * @pci_priv: driver PCI bus context pointer
  636. *
  637. * This function shall call corresponding PCIe root complex driver APIs
  638. * to Power on or resume PCIe link.
  639. *
  640. * Return: 0 for success, negative value for error
  641. */
  642. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  643. {
  644. struct pci_dev *pci_dev = pci_priv->pci_dev;
  645. enum msm_pcie_pm_opt pm_ops = MSM_PCIE_RESUME;
  646. u32 pm_options = PM_OPTIONS_DEFAULT;
  647. int ret;
  648. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  649. NULL, pm_options);
  650. if (ret)
  651. cnss_pr_err("Failed to resume PCI link with default option, err = %d\n",
  652. ret);
  653. return ret;
  654. }
  655. /**
  656. * cnss_pci_set_link_down() - Power off or suspend PCIe link
  657. * @pci_priv: driver PCI bus context pointer
  658. *
  659. * This function shall call corresponding PCIe root complex driver APIs
  660. * to power off or suspend PCIe link.
  661. *
  662. * Return: 0 for success, negative value for error
  663. */
  664. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  665. {
  666. struct pci_dev *pci_dev = pci_priv->pci_dev;
  667. enum msm_pcie_pm_opt pm_ops;
  668. u32 pm_options = PM_OPTIONS_DEFAULT;
  669. int ret;
  670. if (pci_priv->drv_connected_last) {
  671. cnss_pr_vdbg("Use PCIe DRV suspend\n");
  672. pm_ops = MSM_PCIE_DRV_SUSPEND;
  673. } else {
  674. pm_ops = MSM_PCIE_SUSPEND;
  675. }
  676. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  677. NULL, pm_options);
  678. if (ret)
  679. cnss_pr_err("Failed to suspend PCI link with default option, err = %d\n",
  680. ret);
  681. return ret;
  682. }
  683. #else
  684. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  685. {
  686. return -EOPNOTSUPP;
  687. }
  688. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  689. {
  690. return -EOPNOTSUPP;
  691. }
  692. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  693. {
  694. return 0;
  695. }
  696. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  697. u16 link_speed, u16 link_width)
  698. {
  699. return 0;
  700. }
  701. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  702. u32 rc_num, u16 link_speed)
  703. {
  704. return 0;
  705. }
  706. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  707. {
  708. return 0;
  709. }
  710. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv) {}
  711. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  712. {
  713. return 0;
  714. }
  715. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  716. {
  717. return 0;
  718. }
  719. #endif /* CONFIG_PCI_MSM */
  720. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  721. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  722. {
  723. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  724. }
  725. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  726. {
  727. mhi_dump_sfr(pci_priv->mhi_ctrl);
  728. }
  729. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  730. u32 cookie)
  731. {
  732. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  733. }
  734. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  735. bool notify_clients)
  736. {
  737. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  738. }
  739. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  740. bool notify_clients)
  741. {
  742. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  743. }
  744. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  745. u32 timeout)
  746. {
  747. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  748. }
  749. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  750. int timeout_us, bool in_panic)
  751. {
  752. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  753. timeout_us, in_panic);
  754. }
  755. static void
  756. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  757. int (*cb)(struct mhi_controller *mhi_ctrl,
  758. struct mhi_link_info *link_info))
  759. {
  760. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  761. }
  762. #else
  763. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  764. {
  765. }
  766. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  767. {
  768. }
  769. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  770. u32 cookie)
  771. {
  772. return false;
  773. }
  774. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  775. bool notify_clients)
  776. {
  777. return -EOPNOTSUPP;
  778. }
  779. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  780. bool notify_clients)
  781. {
  782. return -EOPNOTSUPP;
  783. }
  784. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  785. u32 timeout)
  786. {
  787. }
  788. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  789. int timeout_us, bool in_panic)
  790. {
  791. return -EOPNOTSUPP;
  792. }
  793. static void
  794. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  795. int (*cb)(struct mhi_controller *mhi_ctrl,
  796. struct mhi_link_info *link_info))
  797. {
  798. }
  799. #endif /* CONFIG_MHI_BUS_MISC */
  800. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  801. {
  802. u16 device_id;
  803. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  804. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  805. (void *)_RET_IP_);
  806. return -EACCES;
  807. }
  808. if (pci_priv->pci_link_down_ind) {
  809. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  810. return -EIO;
  811. }
  812. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  813. if (device_id != pci_priv->device_id) {
  814. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  815. (void *)_RET_IP_, device_id,
  816. pci_priv->device_id);
  817. return -EIO;
  818. }
  819. return 0;
  820. }
  821. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  822. {
  823. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  824. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  825. u32 window_enable = WINDOW_ENABLE_BIT | window;
  826. u32 val;
  827. writel_relaxed(window_enable, pci_priv->bar +
  828. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  829. if (window != pci_priv->remap_window) {
  830. pci_priv->remap_window = window;
  831. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  832. window_enable);
  833. }
  834. /* Read it back to make sure the write has taken effect */
  835. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  836. if (val != window_enable) {
  837. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  838. window_enable, val);
  839. if (!cnss_pci_check_link_status(pci_priv) &&
  840. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  841. CNSS_ASSERT(0);
  842. }
  843. }
  844. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  845. u32 offset, u32 *val)
  846. {
  847. int ret;
  848. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  849. if (!in_interrupt() && !irqs_disabled()) {
  850. ret = cnss_pci_check_link_status(pci_priv);
  851. if (ret)
  852. return ret;
  853. }
  854. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  855. offset < MAX_UNWINDOWED_ADDRESS) {
  856. *val = readl_relaxed(pci_priv->bar + offset);
  857. return 0;
  858. }
  859. /* If in panic, assumption is kernel panic handler will hold all threads
  860. * and interrupts. Further pci_reg_window_lock could be held before
  861. * panic. So only lock during normal operation.
  862. */
  863. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  864. cnss_pci_select_window(pci_priv, offset);
  865. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  866. (offset & WINDOW_RANGE_MASK));
  867. } else {
  868. spin_lock_bh(&pci_reg_window_lock);
  869. cnss_pci_select_window(pci_priv, offset);
  870. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  871. (offset & WINDOW_RANGE_MASK));
  872. spin_unlock_bh(&pci_reg_window_lock);
  873. }
  874. return 0;
  875. }
  876. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  877. u32 val)
  878. {
  879. int ret;
  880. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  881. if (!in_interrupt() && !irqs_disabled()) {
  882. ret = cnss_pci_check_link_status(pci_priv);
  883. if (ret)
  884. return ret;
  885. }
  886. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  887. offset < MAX_UNWINDOWED_ADDRESS) {
  888. writel_relaxed(val, pci_priv->bar + offset);
  889. return 0;
  890. }
  891. /* Same constraint as PCI register read in panic */
  892. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  893. cnss_pci_select_window(pci_priv, offset);
  894. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  895. (offset & WINDOW_RANGE_MASK));
  896. } else {
  897. spin_lock_bh(&pci_reg_window_lock);
  898. cnss_pci_select_window(pci_priv, offset);
  899. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  900. (offset & WINDOW_RANGE_MASK));
  901. spin_unlock_bh(&pci_reg_window_lock);
  902. }
  903. return 0;
  904. }
  905. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  906. {
  907. struct device *dev = &pci_priv->pci_dev->dev;
  908. int ret;
  909. ret = cnss_pci_force_wake_request_sync(dev,
  910. FORCE_WAKE_DELAY_TIMEOUT_US);
  911. if (ret) {
  912. if (ret != -EAGAIN)
  913. cnss_pr_err("Failed to request force wake\n");
  914. return ret;
  915. }
  916. /* If device's M1 state-change event races here, it can be ignored,
  917. * as the device is expected to immediately move from M2 to M0
  918. * without entering low power state.
  919. */
  920. if (cnss_pci_is_device_awake(dev) != true)
  921. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  922. return 0;
  923. }
  924. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  925. {
  926. struct device *dev = &pci_priv->pci_dev->dev;
  927. int ret;
  928. ret = cnss_pci_force_wake_release(dev);
  929. if (ret && ret != -EAGAIN)
  930. cnss_pr_err("Failed to release force wake\n");
  931. return ret;
  932. }
  933. #if IS_ENABLED(CONFIG_INTERCONNECT)
  934. /**
  935. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  936. * @plat_priv: Platform private data struct
  937. * @bw: bandwidth
  938. * @save: toggle flag to save bandwidth to current_bw_vote
  939. *
  940. * Setup bandwidth votes for configured interconnect paths
  941. *
  942. * Return: 0 for success
  943. */
  944. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  945. u32 bw, bool save)
  946. {
  947. int ret = 0;
  948. struct cnss_bus_bw_info *bus_bw_info;
  949. if (!plat_priv->icc.path_count)
  950. return -EOPNOTSUPP;
  951. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  952. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  953. return -EINVAL;
  954. }
  955. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  956. ret = icc_set_bw(bus_bw_info->icc_path,
  957. bus_bw_info->cfg_table[bw].avg_bw,
  958. bus_bw_info->cfg_table[bw].peak_bw);
  959. if (ret) {
  960. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  961. bw, ret, bus_bw_info->icc_name,
  962. bus_bw_info->cfg_table[bw].avg_bw,
  963. bus_bw_info->cfg_table[bw].peak_bw);
  964. break;
  965. }
  966. }
  967. if (ret == 0 && save)
  968. plat_priv->icc.current_bw_vote = bw;
  969. return ret;
  970. }
  971. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  972. {
  973. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  974. if (!plat_priv)
  975. return -ENODEV;
  976. if (bandwidth < 0)
  977. return -EINVAL;
  978. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  979. }
  980. #else
  981. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  982. u32 bw, bool save)
  983. {
  984. return 0;
  985. }
  986. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  987. {
  988. return 0;
  989. }
  990. #endif
  991. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  992. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  993. u32 *val, bool raw_access)
  994. {
  995. int ret = 0;
  996. bool do_force_wake_put = true;
  997. if (raw_access) {
  998. ret = cnss_pci_reg_read(pci_priv, offset, val);
  999. goto out;
  1000. }
  1001. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1002. if (ret)
  1003. goto out;
  1004. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1005. if (ret < 0)
  1006. goto runtime_pm_put;
  1007. ret = cnss_pci_force_wake_get(pci_priv);
  1008. if (ret)
  1009. do_force_wake_put = false;
  1010. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1011. if (ret) {
  1012. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1013. offset, ret);
  1014. goto force_wake_put;
  1015. }
  1016. force_wake_put:
  1017. if (do_force_wake_put)
  1018. cnss_pci_force_wake_put(pci_priv);
  1019. runtime_pm_put:
  1020. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1021. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1022. out:
  1023. return ret;
  1024. }
  1025. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1026. u32 val, bool raw_access)
  1027. {
  1028. int ret = 0;
  1029. bool do_force_wake_put = true;
  1030. if (raw_access) {
  1031. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1032. goto out;
  1033. }
  1034. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1035. if (ret)
  1036. goto out;
  1037. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1038. if (ret < 0)
  1039. goto runtime_pm_put;
  1040. ret = cnss_pci_force_wake_get(pci_priv);
  1041. if (ret)
  1042. do_force_wake_put = false;
  1043. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1044. if (ret) {
  1045. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1046. val, offset, ret);
  1047. goto force_wake_put;
  1048. }
  1049. force_wake_put:
  1050. if (do_force_wake_put)
  1051. cnss_pci_force_wake_put(pci_priv);
  1052. runtime_pm_put:
  1053. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1054. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1055. out:
  1056. return ret;
  1057. }
  1058. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1059. {
  1060. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1061. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1062. bool link_down_or_recovery;
  1063. if (!plat_priv)
  1064. return -ENODEV;
  1065. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1066. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1067. if (save) {
  1068. if (link_down_or_recovery) {
  1069. pci_priv->saved_state = NULL;
  1070. } else {
  1071. pci_save_state(pci_dev);
  1072. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1073. }
  1074. } else {
  1075. if (link_down_or_recovery) {
  1076. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1077. pci_restore_state(pci_dev);
  1078. } else if (pci_priv->saved_state) {
  1079. pci_load_and_free_saved_state(pci_dev,
  1080. &pci_priv->saved_state);
  1081. pci_restore_state(pci_dev);
  1082. }
  1083. }
  1084. return 0;
  1085. }
  1086. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1087. {
  1088. u16 link_status;
  1089. int ret;
  1090. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1091. &link_status);
  1092. if (ret)
  1093. return ret;
  1094. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1095. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1096. pci_priv->def_link_width =
  1097. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1098. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1099. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1100. pci_priv->def_link_speed, pci_priv->def_link_width);
  1101. return 0;
  1102. }
  1103. static int cnss_set_pci_link_status(struct cnss_pci_data *pci_priv,
  1104. enum pci_link_status status)
  1105. {
  1106. u16 link_speed, link_width;
  1107. int ret;
  1108. cnss_pr_vdbg("Set PCI link status to: %u\n", status);
  1109. switch (status) {
  1110. case PCI_GEN1:
  1111. link_speed = PCI_EXP_LNKSTA_CLS_2_5GB;
  1112. link_width = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1113. break;
  1114. case PCI_GEN2:
  1115. link_speed = PCI_EXP_LNKSTA_CLS_5_0GB;
  1116. link_width = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1117. break;
  1118. case PCI_DEF:
  1119. link_speed = pci_priv->def_link_speed;
  1120. link_width = pci_priv->def_link_width;
  1121. if (!link_speed && !link_width) {
  1122. cnss_pr_err("PCI link speed or width is not valid\n");
  1123. return -EINVAL;
  1124. }
  1125. break;
  1126. default:
  1127. cnss_pr_err("Unknown PCI link status config: %u\n", status);
  1128. return -EINVAL;
  1129. }
  1130. ret = cnss_pci_set_link_bandwidth(pci_priv, link_speed, link_width);
  1131. if (!ret)
  1132. pci_priv->cur_link_speed = link_speed;
  1133. return ret;
  1134. }
  1135. static int cnss_set_pci_link(struct cnss_pci_data *pci_priv, bool link_up)
  1136. {
  1137. int ret = 0, retry = 0;
  1138. cnss_pr_vdbg("%s PCI link\n", link_up ? "Resuming" : "Suspending");
  1139. if (link_up) {
  1140. retry:
  1141. ret = cnss_pci_set_link_up(pci_priv);
  1142. if (ret && retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  1143. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  1144. if (pci_priv->pci_link_down_ind)
  1145. msleep(LINK_TRAINING_RETRY_DELAY_MS * retry);
  1146. goto retry;
  1147. }
  1148. } else {
  1149. /* Since DRV suspend cannot be done in Gen 3, set it to
  1150. * Gen 2 if current link speed is larger than Gen 2.
  1151. */
  1152. if (pci_priv->drv_connected_last &&
  1153. pci_priv->cur_link_speed > PCI_EXP_LNKSTA_CLS_5_0GB)
  1154. cnss_set_pci_link_status(pci_priv, PCI_GEN2);
  1155. ret = cnss_pci_set_link_down(pci_priv);
  1156. }
  1157. if (pci_priv->drv_connected_last) {
  1158. if ((link_up && !ret) || (!link_up && ret))
  1159. cnss_set_pci_link_status(pci_priv, PCI_DEF);
  1160. }
  1161. return ret;
  1162. }
  1163. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1164. {
  1165. u32 reg_offset, val;
  1166. int i;
  1167. switch (pci_priv->device_id) {
  1168. case QCA6390_DEVICE_ID:
  1169. case QCA6490_DEVICE_ID:
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (in_interrupt() || irqs_disabled())
  1175. return;
  1176. if (cnss_pci_check_link_status(pci_priv))
  1177. return;
  1178. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1179. for (i = 0; pci_scratch[i].name; i++) {
  1180. reg_offset = pci_scratch[i].offset;
  1181. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1182. return;
  1183. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1184. pci_scratch[i].name, val);
  1185. }
  1186. }
  1187. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1188. {
  1189. int ret = 0;
  1190. if (!pci_priv)
  1191. return -ENODEV;
  1192. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1193. cnss_pr_info("PCI link is already suspended\n");
  1194. goto out;
  1195. }
  1196. pci_clear_master(pci_priv->pci_dev);
  1197. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1198. if (ret)
  1199. goto out;
  1200. pci_disable_device(pci_priv->pci_dev);
  1201. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1202. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1203. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1204. }
  1205. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1206. pci_priv->drv_connected_last = 0;
  1207. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1208. if (ret)
  1209. goto out;
  1210. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1211. return 0;
  1212. out:
  1213. return ret;
  1214. }
  1215. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1216. {
  1217. int ret = 0;
  1218. if (!pci_priv)
  1219. return -ENODEV;
  1220. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1221. cnss_pr_info("PCI link is already resumed\n");
  1222. goto out;
  1223. }
  1224. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1225. if (ret) {
  1226. ret = -EAGAIN;
  1227. goto out;
  1228. }
  1229. pci_priv->pci_link_state = PCI_LINK_UP;
  1230. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1231. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1232. if (ret) {
  1233. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1234. goto out;
  1235. }
  1236. }
  1237. ret = pci_enable_device(pci_priv->pci_dev);
  1238. if (ret) {
  1239. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1240. goto out;
  1241. }
  1242. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1243. if (ret)
  1244. goto out;
  1245. pci_set_master(pci_priv->pci_dev);
  1246. if (pci_priv->pci_link_down_ind)
  1247. pci_priv->pci_link_down_ind = false;
  1248. return 0;
  1249. out:
  1250. return ret;
  1251. }
  1252. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1253. {
  1254. int ret;
  1255. switch (pci_priv->device_id) {
  1256. case QCA6390_DEVICE_ID:
  1257. case QCA6490_DEVICE_ID:
  1258. case WCN7850_DEVICE_ID:
  1259. break;
  1260. default:
  1261. return -EOPNOTSUPP;
  1262. }
  1263. /* Always wait here to avoid missing WAKE assert for RDDM
  1264. * before link recovery
  1265. */
  1266. msleep(WAKE_EVENT_TIMEOUT);
  1267. ret = cnss_suspend_pci_link(pci_priv);
  1268. if (ret)
  1269. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1270. ret = cnss_resume_pci_link(pci_priv);
  1271. if (ret) {
  1272. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1273. del_timer(&pci_priv->dev_rddm_timer);
  1274. return ret;
  1275. }
  1276. mod_timer(&pci_priv->dev_rddm_timer,
  1277. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1278. cnss_mhi_debug_reg_dump(pci_priv);
  1279. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1280. return 0;
  1281. }
  1282. int cnss_pci_prevent_l1(struct device *dev)
  1283. {
  1284. struct pci_dev *pci_dev = to_pci_dev(dev);
  1285. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1286. int ret;
  1287. if (!pci_priv) {
  1288. cnss_pr_err("pci_priv is NULL\n");
  1289. return -ENODEV;
  1290. }
  1291. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1292. cnss_pr_dbg("PCIe link is in suspend state\n");
  1293. return -EIO;
  1294. }
  1295. if (pci_priv->pci_link_down_ind) {
  1296. cnss_pr_err("PCIe link is down\n");
  1297. return -EIO;
  1298. }
  1299. ret = _cnss_pci_prevent_l1(pci_priv);
  1300. if (ret == -EIO) {
  1301. cnss_pr_err("Failed to prevent PCIe L1, considered as link down\n");
  1302. cnss_pci_link_down(dev);
  1303. }
  1304. return ret;
  1305. }
  1306. EXPORT_SYMBOL(cnss_pci_prevent_l1);
  1307. void cnss_pci_allow_l1(struct device *dev)
  1308. {
  1309. struct pci_dev *pci_dev = to_pci_dev(dev);
  1310. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1311. if (!pci_priv) {
  1312. cnss_pr_err("pci_priv is NULL\n");
  1313. return;
  1314. }
  1315. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1316. cnss_pr_dbg("PCIe link is in suspend state\n");
  1317. return;
  1318. }
  1319. if (pci_priv->pci_link_down_ind) {
  1320. cnss_pr_err("PCIe link is down\n");
  1321. return;
  1322. }
  1323. _cnss_pci_allow_l1(pci_priv);
  1324. }
  1325. EXPORT_SYMBOL(cnss_pci_allow_l1);
  1326. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1327. enum cnss_bus_event_type type,
  1328. void *data)
  1329. {
  1330. struct cnss_bus_event bus_event;
  1331. bus_event.etype = type;
  1332. bus_event.event_data = data;
  1333. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1334. }
  1335. static void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1336. {
  1337. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1338. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1339. unsigned long flags;
  1340. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1341. &plat_priv->ctrl_params.quirks))
  1342. panic("cnss: PCI link is down\n");
  1343. spin_lock_irqsave(&pci_link_down_lock, flags);
  1344. if (pci_priv->pci_link_down_ind) {
  1345. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1346. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1347. return;
  1348. }
  1349. pci_priv->pci_link_down_ind = true;
  1350. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1351. if (pci_dev->device == QCA6174_DEVICE_ID)
  1352. disable_irq(pci_dev->irq);
  1353. /* Notify bus related event. Now for all supported chips.
  1354. * Here PCIe LINK_DOWN notification taken care.
  1355. * uevent buffer can be extended later, to cover more bus info.
  1356. */
  1357. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1358. cnss_fatal_err("PCI link down, schedule recovery\n");
  1359. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1360. }
  1361. int cnss_pci_link_down(struct device *dev)
  1362. {
  1363. struct pci_dev *pci_dev = to_pci_dev(dev);
  1364. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1365. struct cnss_plat_data *plat_priv = NULL;
  1366. int ret;
  1367. if (!pci_priv) {
  1368. cnss_pr_err("pci_priv is NULL\n");
  1369. return -EINVAL;
  1370. }
  1371. plat_priv = pci_priv->plat_priv;
  1372. if (!plat_priv) {
  1373. cnss_pr_err("plat_priv is NULL\n");
  1374. return -ENODEV;
  1375. }
  1376. if (pci_priv->pci_link_down_ind) {
  1377. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1378. return -EBUSY;
  1379. }
  1380. if (pci_priv->drv_connected_last &&
  1381. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1382. "cnss-enable-self-recovery"))
  1383. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1384. cnss_pr_err("PCI link down is detected by drivers\n");
  1385. ret = cnss_pci_assert_perst(pci_priv);
  1386. if (ret)
  1387. cnss_pci_handle_linkdown(pci_priv);
  1388. return ret;
  1389. }
  1390. EXPORT_SYMBOL(cnss_pci_link_down);
  1391. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1392. {
  1393. struct cnss_plat_data *plat_priv;
  1394. if (!pci_priv) {
  1395. cnss_pr_err("pci_priv is NULL\n");
  1396. return -ENODEV;
  1397. }
  1398. plat_priv = pci_priv->plat_priv;
  1399. if (!plat_priv) {
  1400. cnss_pr_err("plat_priv is NULL\n");
  1401. return -ENODEV;
  1402. }
  1403. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1404. pci_priv->pci_link_down_ind;
  1405. }
  1406. int cnss_pci_is_device_down(struct device *dev)
  1407. {
  1408. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1409. return cnss_pcie_is_device_down(pci_priv);
  1410. }
  1411. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1412. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1413. {
  1414. spin_lock_bh(&pci_reg_window_lock);
  1415. }
  1416. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1417. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1418. {
  1419. spin_unlock_bh(&pci_reg_window_lock);
  1420. }
  1421. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1422. /**
  1423. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1424. * @pci_priv: driver PCI bus context pointer
  1425. *
  1426. * Dump primary and secondary bootloader debug log data. For SBL check the
  1427. * log struct address and size for validity.
  1428. *
  1429. * Return: None
  1430. */
  1431. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1432. {
  1433. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1434. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1435. u32 pbl_log_sram_start, sbl_log_def_start, sbl_log_def_end;
  1436. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1437. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1438. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1439. int i;
  1440. switch (pci_priv->device_id) {
  1441. case QCA6390_DEVICE_ID:
  1442. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1443. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1444. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1445. sbl_log_def_start = QCA6390_V2_SBL_DATA_START;
  1446. sbl_log_def_end = QCA6390_V2_SBL_DATA_END;
  1447. break;
  1448. case QCA6490_DEVICE_ID:
  1449. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1450. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1451. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1452. if (plat_priv->device_version.major_version == FW_V2_NUMBER) {
  1453. sbl_log_def_start = QCA6490_V2_SBL_DATA_START;
  1454. sbl_log_def_end = QCA6490_V2_SBL_DATA_END;
  1455. } else {
  1456. sbl_log_def_start = QCA6490_V1_SBL_DATA_START;
  1457. sbl_log_def_end = QCA6490_V1_SBL_DATA_END;
  1458. }
  1459. break;
  1460. case WCN7850_DEVICE_ID:
  1461. pbl_bootstrap_status_reg = WCN7850_PBL_BOOTSTRAP_STATUS;
  1462. pbl_log_sram_start = WCN7850_DEBUG_PBL_LOG_SRAM_START;
  1463. pbl_log_max_size = WCN7850_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1464. sbl_log_max_size = WCN7850_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1465. sbl_log_def_start = WCN7850_SBL_DATA_START;
  1466. sbl_log_def_end = WCN7850_SBL_DATA_END;
  1467. default:
  1468. return;
  1469. }
  1470. if (cnss_pci_check_link_status(pci_priv))
  1471. return;
  1472. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1473. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1474. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1475. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1476. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1477. &pbl_bootstrap_status);
  1478. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1479. pbl_stage, sbl_log_start, sbl_log_size);
  1480. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1481. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1482. cnss_pr_dbg("Dumping PBL log data\n");
  1483. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1484. mem_addr = pbl_log_sram_start + i;
  1485. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1486. break;
  1487. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1488. }
  1489. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1490. sbl_log_max_size : sbl_log_size);
  1491. if (sbl_log_start < sbl_log_def_start ||
  1492. sbl_log_start > sbl_log_def_end ||
  1493. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1494. cnss_pr_err("Invalid SBL log data\n");
  1495. return;
  1496. }
  1497. cnss_pr_dbg("Dumping SBL log data\n");
  1498. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1499. mem_addr = sbl_log_start + i;
  1500. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1501. break;
  1502. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1503. }
  1504. }
  1505. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1506. {
  1507. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1508. cnss_fatal_err("MHI power up returns timeout\n");
  1509. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE)) {
  1510. /* Wait for RDDM if RDDM cookie is set. If RDDM times out,
  1511. * PBL/SBL error region may have been erased so no need to
  1512. * dump them either.
  1513. */
  1514. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1515. !pci_priv->pci_link_down_ind) {
  1516. mod_timer(&pci_priv->dev_rddm_timer,
  1517. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1518. }
  1519. } else {
  1520. cnss_pr_dbg("RDDM cookie is not set\n");
  1521. cnss_mhi_debug_reg_dump(pci_priv);
  1522. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1523. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1524. cnss_pci_dump_bl_sram_mem(pci_priv);
  1525. return -ETIMEDOUT;
  1526. }
  1527. return 0;
  1528. }
  1529. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1530. {
  1531. switch (mhi_state) {
  1532. case CNSS_MHI_INIT:
  1533. return "INIT";
  1534. case CNSS_MHI_DEINIT:
  1535. return "DEINIT";
  1536. case CNSS_MHI_POWER_ON:
  1537. return "POWER_ON";
  1538. case CNSS_MHI_POWERING_OFF:
  1539. return "POWERING_OFF";
  1540. case CNSS_MHI_POWER_OFF:
  1541. return "POWER_OFF";
  1542. case CNSS_MHI_FORCE_POWER_OFF:
  1543. return "FORCE_POWER_OFF";
  1544. case CNSS_MHI_SUSPEND:
  1545. return "SUSPEND";
  1546. case CNSS_MHI_RESUME:
  1547. return "RESUME";
  1548. case CNSS_MHI_TRIGGER_RDDM:
  1549. return "TRIGGER_RDDM";
  1550. case CNSS_MHI_RDDM_DONE:
  1551. return "RDDM_DONE";
  1552. default:
  1553. return "UNKNOWN";
  1554. }
  1555. };
  1556. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1557. enum cnss_mhi_state mhi_state)
  1558. {
  1559. switch (mhi_state) {
  1560. case CNSS_MHI_INIT:
  1561. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1562. return 0;
  1563. break;
  1564. case CNSS_MHI_DEINIT:
  1565. case CNSS_MHI_POWER_ON:
  1566. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1567. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1568. return 0;
  1569. break;
  1570. case CNSS_MHI_FORCE_POWER_OFF:
  1571. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1572. return 0;
  1573. break;
  1574. case CNSS_MHI_POWER_OFF:
  1575. case CNSS_MHI_SUSPEND:
  1576. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1577. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1578. return 0;
  1579. break;
  1580. case CNSS_MHI_RESUME:
  1581. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1582. return 0;
  1583. break;
  1584. case CNSS_MHI_TRIGGER_RDDM:
  1585. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1586. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1587. return 0;
  1588. break;
  1589. case CNSS_MHI_RDDM_DONE:
  1590. return 0;
  1591. default:
  1592. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1593. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1594. }
  1595. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1596. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1597. pci_priv->mhi_state);
  1598. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1599. CNSS_ASSERT(0);
  1600. return -EINVAL;
  1601. }
  1602. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1603. enum cnss_mhi_state mhi_state)
  1604. {
  1605. switch (mhi_state) {
  1606. case CNSS_MHI_INIT:
  1607. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1608. break;
  1609. case CNSS_MHI_DEINIT:
  1610. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1611. break;
  1612. case CNSS_MHI_POWER_ON:
  1613. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1614. break;
  1615. case CNSS_MHI_POWERING_OFF:
  1616. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1617. break;
  1618. case CNSS_MHI_POWER_OFF:
  1619. case CNSS_MHI_FORCE_POWER_OFF:
  1620. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1621. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1622. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1623. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1624. break;
  1625. case CNSS_MHI_SUSPEND:
  1626. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1627. break;
  1628. case CNSS_MHI_RESUME:
  1629. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1630. break;
  1631. case CNSS_MHI_TRIGGER_RDDM:
  1632. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1633. break;
  1634. case CNSS_MHI_RDDM_DONE:
  1635. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1636. break;
  1637. default:
  1638. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1639. }
  1640. }
  1641. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1642. enum cnss_mhi_state mhi_state)
  1643. {
  1644. int ret = 0, retry = 0;
  1645. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1646. return 0;
  1647. if (mhi_state < 0) {
  1648. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1649. return -EINVAL;
  1650. }
  1651. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1652. if (ret)
  1653. goto out;
  1654. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1655. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1656. switch (mhi_state) {
  1657. case CNSS_MHI_INIT:
  1658. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1659. break;
  1660. case CNSS_MHI_DEINIT:
  1661. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1662. ret = 0;
  1663. break;
  1664. case CNSS_MHI_POWER_ON:
  1665. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1666. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1667. /* Only set img_pre_alloc when power up succeeds */
  1668. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1669. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1670. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1671. }
  1672. #endif
  1673. break;
  1674. case CNSS_MHI_POWER_OFF:
  1675. mhi_power_down(pci_priv->mhi_ctrl, true);
  1676. ret = 0;
  1677. break;
  1678. case CNSS_MHI_FORCE_POWER_OFF:
  1679. mhi_power_down(pci_priv->mhi_ctrl, false);
  1680. ret = 0;
  1681. break;
  1682. case CNSS_MHI_SUSPEND:
  1683. retry_mhi_suspend:
  1684. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1685. if (pci_priv->drv_connected_last)
  1686. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1687. else
  1688. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1689. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1690. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1691. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1692. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1693. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1694. goto retry_mhi_suspend;
  1695. }
  1696. break;
  1697. case CNSS_MHI_RESUME:
  1698. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1699. if (pci_priv->drv_connected_last) {
  1700. cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1701. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1702. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1703. } else {
  1704. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1705. }
  1706. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1707. break;
  1708. case CNSS_MHI_TRIGGER_RDDM:
  1709. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1710. break;
  1711. case CNSS_MHI_RDDM_DONE:
  1712. break;
  1713. default:
  1714. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1715. ret = -EINVAL;
  1716. }
  1717. if (ret)
  1718. goto out;
  1719. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1720. return 0;
  1721. out:
  1722. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1723. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1724. return ret;
  1725. }
  1726. #if IS_ENABLED(CONFIG_PCI_MSM)
  1727. /**
  1728. * cnss_wlan_adsp_pc_enable: Control ADSP power collapse setup
  1729. * @dev: Platform driver pci private data structure
  1730. * @control: Power collapse enable / disable
  1731. *
  1732. * This function controls ADSP power collapse (PC). It must be called
  1733. * based on wlan state. ADSP power collapse during wlan RTPM suspend state
  1734. * results in delay during periodic QMI stats PCI link up/down. This delay
  1735. * causes additional power consumption.
  1736. * Introduced in SM8350.
  1737. *
  1738. * Result: 0 Success. negative error codes.
  1739. */
  1740. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1741. bool control)
  1742. {
  1743. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1744. int ret = 0;
  1745. u32 pm_options = PM_OPTIONS_DEFAULT;
  1746. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1747. if (plat_priv->adsp_pc_enabled == control) {
  1748. cnss_pr_dbg("ADSP power collapse already %s\n",
  1749. control ? "Enabled" : "Disabled");
  1750. return 0;
  1751. }
  1752. if (control)
  1753. pm_options &= ~MSM_PCIE_CONFIG_NO_DRV_PC;
  1754. else
  1755. pm_options |= MSM_PCIE_CONFIG_NO_DRV_PC;
  1756. ret = msm_pcie_pm_control(MSM_PCIE_DRV_PC_CTRL, pci_dev->bus->number,
  1757. pci_dev, NULL, pm_options);
  1758. if (ret)
  1759. return ret;
  1760. cnss_pr_dbg("%s ADSP power collapse\n", control ? "Enable" : "Disable");
  1761. plat_priv->adsp_pc_enabled = control;
  1762. return 0;
  1763. }
  1764. #else
  1765. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1766. bool control)
  1767. {
  1768. return 0;
  1769. }
  1770. #endif
  1771. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1772. {
  1773. int ret = 0;
  1774. struct cnss_plat_data *plat_priv;
  1775. unsigned int timeout = 0;
  1776. if (!pci_priv) {
  1777. cnss_pr_err("pci_priv is NULL\n");
  1778. return -ENODEV;
  1779. }
  1780. plat_priv = pci_priv->plat_priv;
  1781. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1782. return 0;
  1783. if (MHI_TIMEOUT_OVERWRITE_MS)
  1784. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1785. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1786. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1787. if (ret)
  1788. return ret;
  1789. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1790. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1791. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1792. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1793. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1794. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1795. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1796. mod_timer(&pci_priv->boot_debug_timer,
  1797. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1798. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1799. del_timer(&pci_priv->boot_debug_timer);
  1800. if (ret == 0)
  1801. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1802. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1803. if (ret == -ETIMEDOUT) {
  1804. /* This is a special case needs to be handled that if MHI
  1805. * power on returns -ETIMEDOUT, controller needs to take care
  1806. * the cleanup by calling MHI power down. Force to set the bit
  1807. * for driver internal MHI state to make sure it can be handled
  1808. * properly later.
  1809. */
  1810. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1811. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1812. }
  1813. return ret;
  1814. }
  1815. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1816. {
  1817. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1818. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1819. return;
  1820. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1821. cnss_pr_dbg("MHI is already powered off\n");
  1822. return;
  1823. }
  1824. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1825. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1826. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1827. if (!pci_priv->pci_link_down_ind)
  1828. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1829. else
  1830. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1831. }
  1832. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1833. {
  1834. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1835. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1836. return;
  1837. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1838. cnss_pr_dbg("MHI is already deinited\n");
  1839. return;
  1840. }
  1841. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1842. }
  1843. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1844. bool set_vddd4blow, bool set_shutdown,
  1845. bool do_force_wake)
  1846. {
  1847. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1848. int ret;
  1849. u32 val;
  1850. if (!plat_priv->set_wlaon_pwr_ctrl)
  1851. return;
  1852. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1853. pci_priv->pci_link_down_ind)
  1854. return;
  1855. if (do_force_wake)
  1856. if (cnss_pci_force_wake_get(pci_priv))
  1857. return;
  1858. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1859. if (ret) {
  1860. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1861. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1862. goto force_wake_put;
  1863. }
  1864. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1865. WLAON_QFPROM_PWR_CTRL_REG, val);
  1866. if (set_vddd4blow)
  1867. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1868. else
  1869. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1870. if (set_shutdown)
  1871. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1872. else
  1873. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1874. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1875. if (ret) {
  1876. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1877. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1878. goto force_wake_put;
  1879. }
  1880. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1881. WLAON_QFPROM_PWR_CTRL_REG);
  1882. if (set_shutdown)
  1883. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1884. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1885. force_wake_put:
  1886. if (do_force_wake)
  1887. cnss_pci_force_wake_put(pci_priv);
  1888. }
  1889. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1890. u64 *time_us)
  1891. {
  1892. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1893. u32 low, high;
  1894. u64 device_ticks;
  1895. if (!plat_priv->device_freq_hz) {
  1896. cnss_pr_err("Device time clock frequency is not valid\n");
  1897. return -EINVAL;
  1898. }
  1899. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1900. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1901. device_ticks = (u64)high << 32 | low;
  1902. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1903. *time_us = device_ticks * 10;
  1904. return 0;
  1905. }
  1906. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1907. {
  1908. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1909. TIME_SYNC_ENABLE);
  1910. }
  1911. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1912. {
  1913. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1914. TIME_SYNC_CLEAR);
  1915. }
  1916. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1917. {
  1918. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1919. struct device *dev = &pci_priv->pci_dev->dev;
  1920. unsigned long flags = 0;
  1921. u64 host_time_us, device_time_us, offset;
  1922. u32 low, high;
  1923. int ret;
  1924. ret = cnss_pci_prevent_l1(dev);
  1925. if (ret)
  1926. goto out;
  1927. ret = cnss_pci_force_wake_get(pci_priv);
  1928. if (ret)
  1929. goto allow_l1;
  1930. spin_lock_irqsave(&time_sync_lock, flags);
  1931. cnss_pci_clear_time_sync_counter(pci_priv);
  1932. cnss_pci_enable_time_sync_counter(pci_priv);
  1933. host_time_us = cnss_get_host_timestamp(plat_priv);
  1934. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1935. cnss_pci_clear_time_sync_counter(pci_priv);
  1936. spin_unlock_irqrestore(&time_sync_lock, flags);
  1937. if (ret)
  1938. goto force_wake_put;
  1939. if (host_time_us < device_time_us) {
  1940. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1941. host_time_us, device_time_us);
  1942. ret = -EINVAL;
  1943. goto force_wake_put;
  1944. }
  1945. offset = host_time_us - device_time_us;
  1946. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1947. host_time_us, device_time_us, offset);
  1948. low = offset & 0xFFFFFFFF;
  1949. high = offset >> 32;
  1950. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_34, low);
  1951. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_35, high);
  1952. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_34, &low);
  1953. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_35, &high);
  1954. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1955. PCIE_SHADOW_REG_VALUE_34, low,
  1956. PCIE_SHADOW_REG_VALUE_35, high);
  1957. force_wake_put:
  1958. cnss_pci_force_wake_put(pci_priv);
  1959. allow_l1:
  1960. cnss_pci_allow_l1(dev);
  1961. out:
  1962. return ret;
  1963. }
  1964. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1965. {
  1966. struct cnss_pci_data *pci_priv =
  1967. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1968. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1969. unsigned int time_sync_period_ms =
  1970. plat_priv->ctrl_params.time_sync_period;
  1971. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1972. cnss_pr_dbg("Time sync is disabled\n");
  1973. return;
  1974. }
  1975. if (!time_sync_period_ms) {
  1976. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1977. return;
  1978. }
  1979. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1980. return;
  1981. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1982. goto runtime_pm_put;
  1983. mutex_lock(&pci_priv->bus_lock);
  1984. cnss_pci_update_timestamp(pci_priv);
  1985. mutex_unlock(&pci_priv->bus_lock);
  1986. schedule_delayed_work(&pci_priv->time_sync_work,
  1987. msecs_to_jiffies(time_sync_period_ms));
  1988. runtime_pm_put:
  1989. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1990. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1991. }
  1992. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1993. {
  1994. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1995. switch (pci_priv->device_id) {
  1996. case QCA6390_DEVICE_ID:
  1997. case QCA6490_DEVICE_ID:
  1998. break;
  1999. default:
  2000. return -EOPNOTSUPP;
  2001. }
  2002. if (!plat_priv->device_freq_hz) {
  2003. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2004. return -EINVAL;
  2005. }
  2006. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2007. return 0;
  2008. }
  2009. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2010. {
  2011. switch (pci_priv->device_id) {
  2012. case QCA6390_DEVICE_ID:
  2013. case QCA6490_DEVICE_ID:
  2014. break;
  2015. default:
  2016. return;
  2017. }
  2018. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2019. }
  2020. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2021. {
  2022. int ret = 0;
  2023. struct cnss_plat_data *plat_priv;
  2024. if (!pci_priv)
  2025. return -ENODEV;
  2026. plat_priv = pci_priv->plat_priv;
  2027. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2028. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2029. cnss_pr_dbg("Skip driver probe\n");
  2030. goto out;
  2031. }
  2032. if (!pci_priv->driver_ops) {
  2033. cnss_pr_err("driver_ops is NULL\n");
  2034. ret = -EINVAL;
  2035. goto out;
  2036. }
  2037. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2038. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2039. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2040. pci_priv->pci_device_id);
  2041. if (ret) {
  2042. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2043. ret);
  2044. goto out;
  2045. }
  2046. complete(&plat_priv->recovery_complete);
  2047. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2048. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2049. pci_priv->pci_device_id);
  2050. if (ret) {
  2051. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2052. ret);
  2053. goto out;
  2054. }
  2055. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2056. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2057. complete_all(&plat_priv->power_up_complete);
  2058. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2059. &plat_priv->driver_state)) {
  2060. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2061. pci_priv->pci_device_id);
  2062. if (ret) {
  2063. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2064. ret);
  2065. plat_priv->power_up_error = ret;
  2066. complete_all(&plat_priv->power_up_complete);
  2067. goto out;
  2068. }
  2069. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2070. complete_all(&plat_priv->power_up_complete);
  2071. } else {
  2072. complete(&plat_priv->power_up_complete);
  2073. }
  2074. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2075. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2076. __pm_relax(plat_priv->recovery_ws);
  2077. }
  2078. cnss_pci_start_time_sync_update(pci_priv);
  2079. return 0;
  2080. out:
  2081. return ret;
  2082. }
  2083. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2084. {
  2085. struct cnss_plat_data *plat_priv;
  2086. int ret;
  2087. if (!pci_priv)
  2088. return -ENODEV;
  2089. plat_priv = pci_priv->plat_priv;
  2090. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2091. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2092. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2093. cnss_pr_dbg("Skip driver remove\n");
  2094. return 0;
  2095. }
  2096. if (!pci_priv->driver_ops) {
  2097. cnss_pr_err("driver_ops is NULL\n");
  2098. return -EINVAL;
  2099. }
  2100. cnss_pci_stop_time_sync_update(pci_priv);
  2101. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2102. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2103. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2104. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2105. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2106. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2107. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2108. &plat_priv->driver_state)) {
  2109. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2110. if (ret == -EAGAIN) {
  2111. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2112. &plat_priv->driver_state);
  2113. return ret;
  2114. }
  2115. }
  2116. plat_priv->get_info_cb_ctx = NULL;
  2117. plat_priv->get_info_cb = NULL;
  2118. return 0;
  2119. }
  2120. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2121. int modem_current_status)
  2122. {
  2123. struct cnss_wlan_driver *driver_ops;
  2124. if (!pci_priv)
  2125. return -ENODEV;
  2126. driver_ops = pci_priv->driver_ops;
  2127. if (!driver_ops || !driver_ops->modem_status)
  2128. return -EINVAL;
  2129. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2130. return 0;
  2131. }
  2132. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2133. enum cnss_driver_status status)
  2134. {
  2135. struct cnss_wlan_driver *driver_ops;
  2136. if (!pci_priv)
  2137. return -ENODEV;
  2138. driver_ops = pci_priv->driver_ops;
  2139. if (!driver_ops || !driver_ops->update_status)
  2140. return -EINVAL;
  2141. cnss_pr_dbg("Update driver status: %d\n", status);
  2142. driver_ops->update_status(pci_priv->pci_dev, status);
  2143. return 0;
  2144. }
  2145. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2146. struct cnss_misc_reg *misc_reg,
  2147. u32 misc_reg_size,
  2148. char *reg_name)
  2149. {
  2150. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2151. bool do_force_wake_put = true;
  2152. int i;
  2153. if (!misc_reg)
  2154. return;
  2155. if (in_interrupt() || irqs_disabled())
  2156. return;
  2157. if (cnss_pci_check_link_status(pci_priv))
  2158. return;
  2159. if (cnss_pci_force_wake_get(pci_priv)) {
  2160. /* Continue to dump when device has entered RDDM already */
  2161. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2162. return;
  2163. do_force_wake_put = false;
  2164. }
  2165. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2166. for (i = 0; i < misc_reg_size; i++) {
  2167. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2168. &misc_reg[i].dev_mask))
  2169. continue;
  2170. if (misc_reg[i].wr) {
  2171. if (misc_reg[i].offset ==
  2172. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2173. i >= 1)
  2174. misc_reg[i].val =
  2175. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2176. misc_reg[i - 1].val;
  2177. if (cnss_pci_reg_write(pci_priv,
  2178. misc_reg[i].offset,
  2179. misc_reg[i].val))
  2180. goto force_wake_put;
  2181. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2182. misc_reg[i].val,
  2183. misc_reg[i].offset);
  2184. } else {
  2185. if (cnss_pci_reg_read(pci_priv,
  2186. misc_reg[i].offset,
  2187. &misc_reg[i].val))
  2188. goto force_wake_put;
  2189. }
  2190. }
  2191. force_wake_put:
  2192. if (do_force_wake_put)
  2193. cnss_pci_force_wake_put(pci_priv);
  2194. }
  2195. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2196. {
  2197. if (in_interrupt() || irqs_disabled())
  2198. return;
  2199. if (cnss_pci_check_link_status(pci_priv))
  2200. return;
  2201. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2202. WCSS_REG_SIZE, "wcss");
  2203. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2204. PCIE_REG_SIZE, "pcie");
  2205. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2206. WLAON_REG_SIZE, "wlaon");
  2207. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2208. SYSPM_REG_SIZE, "syspm");
  2209. }
  2210. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2211. {
  2212. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2213. u32 reg_offset;
  2214. bool do_force_wake_put = true;
  2215. if (in_interrupt() || irqs_disabled())
  2216. return;
  2217. if (cnss_pci_check_link_status(pci_priv))
  2218. return;
  2219. if (!pci_priv->debug_reg) {
  2220. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2221. sizeof(*pci_priv->debug_reg)
  2222. * array_size, GFP_KERNEL);
  2223. if (!pci_priv->debug_reg)
  2224. return;
  2225. }
  2226. if (cnss_pci_force_wake_get(pci_priv))
  2227. do_force_wake_put = false;
  2228. cnss_pr_dbg("Start to dump shadow registers\n");
  2229. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2230. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2231. pci_priv->debug_reg[j].offset = reg_offset;
  2232. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2233. &pci_priv->debug_reg[j].val))
  2234. goto force_wake_put;
  2235. }
  2236. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2237. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2238. pci_priv->debug_reg[j].offset = reg_offset;
  2239. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2240. &pci_priv->debug_reg[j].val))
  2241. goto force_wake_put;
  2242. }
  2243. force_wake_put:
  2244. if (do_force_wake_put)
  2245. cnss_pci_force_wake_put(pci_priv);
  2246. }
  2247. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2248. {
  2249. int ret = 0;
  2250. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2251. ret = cnss_power_on_device(plat_priv);
  2252. if (ret) {
  2253. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2254. goto out;
  2255. }
  2256. ret = cnss_resume_pci_link(pci_priv);
  2257. if (ret) {
  2258. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2259. goto power_off;
  2260. }
  2261. ret = cnss_pci_call_driver_probe(pci_priv);
  2262. if (ret)
  2263. goto suspend_link;
  2264. return 0;
  2265. suspend_link:
  2266. cnss_suspend_pci_link(pci_priv);
  2267. power_off:
  2268. cnss_power_off_device(plat_priv);
  2269. out:
  2270. return ret;
  2271. }
  2272. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2273. {
  2274. int ret = 0;
  2275. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2276. cnss_pci_pm_runtime_resume(pci_priv);
  2277. ret = cnss_pci_call_driver_remove(pci_priv);
  2278. if (ret == -EAGAIN)
  2279. goto out;
  2280. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2281. CNSS_BUS_WIDTH_NONE);
  2282. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2283. cnss_pci_set_auto_suspended(pci_priv, 0);
  2284. ret = cnss_suspend_pci_link(pci_priv);
  2285. if (ret)
  2286. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2287. cnss_power_off_device(plat_priv);
  2288. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2289. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2290. out:
  2291. return ret;
  2292. }
  2293. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2294. {
  2295. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2296. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2297. }
  2298. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2299. {
  2300. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2301. struct cnss_ramdump_info *ramdump_info;
  2302. ramdump_info = &plat_priv->ramdump_info;
  2303. if (!ramdump_info->ramdump_size)
  2304. return -EINVAL;
  2305. return cnss_do_ramdump(plat_priv);
  2306. }
  2307. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2308. {
  2309. int ret = 0;
  2310. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2311. unsigned int timeout;
  2312. int retry = 0;
  2313. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2314. cnss_pci_clear_dump_info(pci_priv);
  2315. cnss_pci_power_off_mhi(pci_priv);
  2316. cnss_suspend_pci_link(pci_priv);
  2317. cnss_pci_deinit_mhi(pci_priv);
  2318. cnss_power_off_device(plat_priv);
  2319. }
  2320. /* Clear QMI send usage count during every power up */
  2321. pci_priv->qmi_send_usage_count = 0;
  2322. plat_priv->power_up_error = 0;
  2323. retry:
  2324. ret = cnss_power_on_device(plat_priv);
  2325. if (ret) {
  2326. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2327. goto out;
  2328. }
  2329. ret = cnss_resume_pci_link(pci_priv);
  2330. if (ret) {
  2331. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2332. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2333. &plat_priv->ctrl_params.quirks)) {
  2334. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2335. ret = 0;
  2336. goto out;
  2337. }
  2338. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2339. cnss_power_off_device(plat_priv);
  2340. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2341. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2342. goto retry;
  2343. }
  2344. /* Assert when it reaches maximum retries */
  2345. CNSS_ASSERT(0);
  2346. goto power_off;
  2347. }
  2348. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2349. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2350. ret = cnss_pci_start_mhi(pci_priv);
  2351. if (ret) {
  2352. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2353. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2354. !pci_priv->pci_link_down_ind && timeout) {
  2355. /* Start recovery directly for MHI start failures */
  2356. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2357. CNSS_REASON_DEFAULT);
  2358. }
  2359. return 0;
  2360. }
  2361. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2362. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2363. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2364. return 0;
  2365. }
  2366. cnss_set_pin_connect_status(plat_priv);
  2367. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2368. ret = cnss_pci_call_driver_probe(pci_priv);
  2369. if (ret)
  2370. goto stop_mhi;
  2371. } else if (timeout) {
  2372. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2373. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2374. else
  2375. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2376. mod_timer(&plat_priv->fw_boot_timer,
  2377. jiffies + msecs_to_jiffies(timeout));
  2378. }
  2379. return 0;
  2380. stop_mhi:
  2381. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2382. cnss_pci_power_off_mhi(pci_priv);
  2383. cnss_suspend_pci_link(pci_priv);
  2384. cnss_pci_deinit_mhi(pci_priv);
  2385. power_off:
  2386. cnss_power_off_device(plat_priv);
  2387. out:
  2388. return ret;
  2389. }
  2390. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2391. {
  2392. int ret = 0;
  2393. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2394. int do_force_wake = true;
  2395. cnss_pci_pm_runtime_resume(pci_priv);
  2396. ret = cnss_pci_call_driver_remove(pci_priv);
  2397. if (ret == -EAGAIN)
  2398. goto out;
  2399. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2400. CNSS_BUS_WIDTH_NONE);
  2401. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2402. cnss_pci_set_auto_suspended(pci_priv, 0);
  2403. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2404. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2405. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2406. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2407. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2408. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2409. del_timer(&pci_priv->dev_rddm_timer);
  2410. cnss_pci_collect_dump_info(pci_priv, false);
  2411. CNSS_ASSERT(0);
  2412. }
  2413. if (!cnss_is_device_powered_on(plat_priv)) {
  2414. cnss_pr_dbg("Device is already powered off, ignore\n");
  2415. goto skip_power_off;
  2416. }
  2417. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2418. do_force_wake = false;
  2419. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2420. /* FBC image will be freed after powering off MHI, so skip
  2421. * if RAM dump data is still valid.
  2422. */
  2423. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2424. goto skip_power_off;
  2425. cnss_pci_power_off_mhi(pci_priv);
  2426. ret = cnss_suspend_pci_link(pci_priv);
  2427. if (ret)
  2428. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2429. cnss_pci_deinit_mhi(pci_priv);
  2430. cnss_power_off_device(plat_priv);
  2431. skip_power_off:
  2432. pci_priv->remap_window = 0;
  2433. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2434. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2435. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2436. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2437. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2438. pci_priv->pci_link_down_ind = false;
  2439. }
  2440. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2441. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2442. out:
  2443. return ret;
  2444. }
  2445. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2446. {
  2447. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2448. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2449. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2450. plat_priv->driver_state);
  2451. cnss_pci_collect_dump_info(pci_priv, true);
  2452. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2453. }
  2454. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2455. {
  2456. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2457. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2458. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2459. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2460. int ret = 0;
  2461. if (!info_v2->dump_data_valid || !dump_seg ||
  2462. dump_data->nentries == 0)
  2463. return 0;
  2464. ret = cnss_do_elf_ramdump(plat_priv);
  2465. cnss_pci_clear_dump_info(pci_priv);
  2466. cnss_pci_power_off_mhi(pci_priv);
  2467. cnss_suspend_pci_link(pci_priv);
  2468. cnss_pci_deinit_mhi(pci_priv);
  2469. cnss_power_off_device(plat_priv);
  2470. return ret;
  2471. }
  2472. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2473. {
  2474. int ret = 0;
  2475. if (!pci_priv) {
  2476. cnss_pr_err("pci_priv is NULL\n");
  2477. return -ENODEV;
  2478. }
  2479. switch (pci_priv->device_id) {
  2480. case QCA6174_DEVICE_ID:
  2481. ret = cnss_qca6174_powerup(pci_priv);
  2482. break;
  2483. case QCA6290_DEVICE_ID:
  2484. case QCA6390_DEVICE_ID:
  2485. case QCA6490_DEVICE_ID:
  2486. case WCN7850_DEVICE_ID:
  2487. ret = cnss_qca6290_powerup(pci_priv);
  2488. break;
  2489. default:
  2490. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2491. pci_priv->device_id);
  2492. ret = -ENODEV;
  2493. }
  2494. return ret;
  2495. }
  2496. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2497. {
  2498. int ret = 0;
  2499. if (!pci_priv) {
  2500. cnss_pr_err("pci_priv is NULL\n");
  2501. return -ENODEV;
  2502. }
  2503. switch (pci_priv->device_id) {
  2504. case QCA6174_DEVICE_ID:
  2505. ret = cnss_qca6174_shutdown(pci_priv);
  2506. break;
  2507. case QCA6290_DEVICE_ID:
  2508. case QCA6390_DEVICE_ID:
  2509. case QCA6490_DEVICE_ID:
  2510. case WCN7850_DEVICE_ID:
  2511. ret = cnss_qca6290_shutdown(pci_priv);
  2512. break;
  2513. default:
  2514. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2515. pci_priv->device_id);
  2516. ret = -ENODEV;
  2517. }
  2518. return ret;
  2519. }
  2520. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2521. {
  2522. int ret = 0;
  2523. if (!pci_priv) {
  2524. cnss_pr_err("pci_priv is NULL\n");
  2525. return -ENODEV;
  2526. }
  2527. switch (pci_priv->device_id) {
  2528. case QCA6174_DEVICE_ID:
  2529. cnss_qca6174_crash_shutdown(pci_priv);
  2530. break;
  2531. case QCA6290_DEVICE_ID:
  2532. case QCA6390_DEVICE_ID:
  2533. case QCA6490_DEVICE_ID:
  2534. case WCN7850_DEVICE_ID:
  2535. cnss_qca6290_crash_shutdown(pci_priv);
  2536. break;
  2537. default:
  2538. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2539. pci_priv->device_id);
  2540. ret = -ENODEV;
  2541. }
  2542. return ret;
  2543. }
  2544. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2545. {
  2546. int ret = 0;
  2547. if (!pci_priv) {
  2548. cnss_pr_err("pci_priv is NULL\n");
  2549. return -ENODEV;
  2550. }
  2551. switch (pci_priv->device_id) {
  2552. case QCA6174_DEVICE_ID:
  2553. ret = cnss_qca6174_ramdump(pci_priv);
  2554. break;
  2555. case QCA6290_DEVICE_ID:
  2556. case QCA6390_DEVICE_ID:
  2557. case QCA6490_DEVICE_ID:
  2558. case WCN7850_DEVICE_ID:
  2559. ret = cnss_qca6290_ramdump(pci_priv);
  2560. break;
  2561. default:
  2562. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2563. pci_priv->device_id);
  2564. ret = -ENODEV;
  2565. }
  2566. return ret;
  2567. }
  2568. int cnss_pci_is_drv_connected(struct device *dev)
  2569. {
  2570. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2571. if (!pci_priv)
  2572. return -ENODEV;
  2573. return pci_priv->drv_connected_last;
  2574. }
  2575. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2576. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2577. {
  2578. struct cnss_plat_data *plat_priv =
  2579. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2580. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2581. struct cnss_cal_info *cal_info;
  2582. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2583. goto reg_driver;
  2584. } else {
  2585. cnss_pr_err("Calibration still not done\n");
  2586. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2587. if (!cal_info)
  2588. return;
  2589. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2590. cnss_driver_event_post(plat_priv,
  2591. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2592. 0, cal_info);
  2593. /* Temporarily return for bringup. CBC will not be triggered */
  2594. return;
  2595. }
  2596. reg_driver:
  2597. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2598. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2599. return;
  2600. }
  2601. reinit_completion(&plat_priv->power_up_complete);
  2602. cnss_driver_event_post(plat_priv,
  2603. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2604. CNSS_EVENT_SYNC_UNKILLABLE,
  2605. pci_priv->driver_ops);
  2606. }
  2607. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2608. {
  2609. int ret = 0;
  2610. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2611. struct cnss_pci_data *pci_priv;
  2612. const struct pci_device_id *id_table = driver_ops->id_table;
  2613. unsigned int timeout;
  2614. if (!plat_priv) {
  2615. cnss_pr_info("plat_priv is not ready for register driver\n");
  2616. return -EAGAIN;
  2617. }
  2618. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2619. cnss_pr_info("pci probe not yet done for register driver\n");
  2620. return -EAGAIN;
  2621. }
  2622. pci_priv = plat_priv->bus_priv;
  2623. if (pci_priv->driver_ops) {
  2624. cnss_pr_err("Driver has already registered\n");
  2625. return -EEXIST;
  2626. }
  2627. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2628. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2629. return -EINVAL;
  2630. }
  2631. if (!id_table || !pci_dev_present(id_table)) {
  2632. /* id_table pointer will move from pci_dev_present(),
  2633. * so check again using local pointer.
  2634. */
  2635. id_table = driver_ops->id_table;
  2636. while (id_table && id_table->vendor) {
  2637. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2638. id_table->device);
  2639. id_table++;
  2640. }
  2641. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2642. pci_priv->device_id);
  2643. return -ENODEV;
  2644. }
  2645. if (!plat_priv->cbc_enabled ||
  2646. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2647. goto register_driver;
  2648. pci_priv->driver_ops = driver_ops;
  2649. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2650. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2651. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2652. * until CBC is complete
  2653. */
  2654. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2655. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2656. cnss_wlan_reg_driver_work);
  2657. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2658. msecs_to_jiffies(timeout));
  2659. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2660. return 0;
  2661. register_driver:
  2662. reinit_completion(&plat_priv->power_up_complete);
  2663. ret = cnss_driver_event_post(plat_priv,
  2664. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2665. CNSS_EVENT_SYNC_UNKILLABLE,
  2666. driver_ops);
  2667. return ret;
  2668. }
  2669. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2670. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2671. {
  2672. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2673. int ret = 0;
  2674. unsigned int timeout;
  2675. if (!plat_priv) {
  2676. cnss_pr_err("plat_priv is NULL\n");
  2677. return;
  2678. }
  2679. mutex_lock(&plat_priv->driver_ops_lock);
  2680. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2681. goto skip_wait_power_up;
  2682. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2683. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2684. msecs_to_jiffies(timeout));
  2685. if (!ret) {
  2686. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2687. timeout);
  2688. CNSS_ASSERT(0);
  2689. }
  2690. skip_wait_power_up:
  2691. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2692. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2693. goto skip_wait_recovery;
  2694. reinit_completion(&plat_priv->recovery_complete);
  2695. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2696. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2697. msecs_to_jiffies(timeout));
  2698. if (!ret) {
  2699. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2700. timeout);
  2701. CNSS_ASSERT(0);
  2702. }
  2703. skip_wait_recovery:
  2704. cnss_driver_event_post(plat_priv,
  2705. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2706. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2707. mutex_unlock(&plat_priv->driver_ops_lock);
  2708. }
  2709. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2710. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2711. void *data)
  2712. {
  2713. int ret = 0;
  2714. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2715. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2716. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2717. return -EINVAL;
  2718. }
  2719. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2720. pci_priv->driver_ops = data;
  2721. ret = cnss_pci_dev_powerup(pci_priv);
  2722. if (ret) {
  2723. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2724. pci_priv->driver_ops = NULL;
  2725. }
  2726. return ret;
  2727. }
  2728. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2729. {
  2730. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2731. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2732. cnss_pci_dev_shutdown(pci_priv);
  2733. pci_priv->driver_ops = NULL;
  2734. return 0;
  2735. }
  2736. #if IS_ENABLED(CONFIG_PCI_MSM)
  2737. static bool cnss_pci_is_drv_supported(struct cnss_pci_data *pci_priv)
  2738. {
  2739. struct pci_dev *root_port = pcie_find_root_port(pci_priv->pci_dev);
  2740. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2741. struct device_node *root_of_node;
  2742. bool drv_supported = false;
  2743. if (!root_port) {
  2744. cnss_pr_err("PCIe DRV is not supported as root port is null\n");
  2745. pci_priv->drv_supported = false;
  2746. return drv_supported;
  2747. }
  2748. root_of_node = root_port->dev.of_node;
  2749. if (root_of_node->parent)
  2750. drv_supported = of_property_read_bool(root_of_node->parent,
  2751. "qcom,drv-supported");
  2752. cnss_pr_dbg("PCIe DRV is %s\n",
  2753. drv_supported ? "supported" : "not supported");
  2754. pci_priv->drv_supported = drv_supported;
  2755. if (drv_supported) {
  2756. plat_priv->cap.cap_flag |= CNSS_HAS_DRV_SUPPORT;
  2757. cnss_set_feature_list(plat_priv, CNSS_DRV_SUPPORT_V01);
  2758. }
  2759. return drv_supported;
  2760. }
  2761. static void cnss_pci_event_cb(struct msm_pcie_notify *notify)
  2762. {
  2763. struct pci_dev *pci_dev;
  2764. struct cnss_pci_data *pci_priv;
  2765. struct device *dev;
  2766. struct cnss_plat_data *plat_priv = NULL;
  2767. int ret = 0;
  2768. if (!notify)
  2769. return;
  2770. pci_dev = notify->user;
  2771. if (!pci_dev)
  2772. return;
  2773. pci_priv = cnss_get_pci_priv(pci_dev);
  2774. if (!pci_priv)
  2775. return;
  2776. dev = &pci_priv->pci_dev->dev;
  2777. switch (notify->event) {
  2778. case MSM_PCIE_EVENT_LINK_RECOVER:
  2779. cnss_pr_dbg("PCI link recover callback\n");
  2780. plat_priv = pci_priv->plat_priv;
  2781. if (!plat_priv) {
  2782. cnss_pr_err("plat_priv is NULL\n");
  2783. return;
  2784. }
  2785. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  2786. ret = msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  2787. pci_dev->bus->number, pci_dev, NULL,
  2788. PM_OPTIONS_DEFAULT);
  2789. if (ret)
  2790. cnss_pci_handle_linkdown(pci_priv);
  2791. break;
  2792. case MSM_PCIE_EVENT_LINKDOWN:
  2793. cnss_pr_dbg("PCI link down event callback\n");
  2794. cnss_pci_handle_linkdown(pci_priv);
  2795. break;
  2796. case MSM_PCIE_EVENT_WAKEUP:
  2797. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  2798. cnss_pci_get_auto_suspended(pci_priv)) ||
  2799. dev->power.runtime_status == RPM_SUSPENDING) {
  2800. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2801. cnss_pci_pm_request_resume(pci_priv);
  2802. }
  2803. break;
  2804. case MSM_PCIE_EVENT_DRV_CONNECT:
  2805. cnss_pr_dbg("DRV subsystem is connected\n");
  2806. cnss_pci_set_drv_connected(pci_priv, 1);
  2807. break;
  2808. case MSM_PCIE_EVENT_DRV_DISCONNECT:
  2809. cnss_pr_dbg("DRV subsystem is disconnected\n");
  2810. if (cnss_pci_get_auto_suspended(pci_priv))
  2811. cnss_pci_pm_request_resume(pci_priv);
  2812. cnss_pci_set_drv_connected(pci_priv, 0);
  2813. break;
  2814. default:
  2815. cnss_pr_err("Received invalid PCI event: %d\n", notify->event);
  2816. }
  2817. }
  2818. /**
  2819. * cnss_reg_pci_event() - Register for PCIe events
  2820. * @pci_priv: driver PCI bus context pointer
  2821. *
  2822. * This function shall call corresponding PCIe root complex driver APIs
  2823. * to register for PCIe events like link down or WAKE GPIO toggling etc.
  2824. * The events should be based on PCIe root complex driver's capability.
  2825. *
  2826. * Return: 0 for success, negative value for error
  2827. */
  2828. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2829. {
  2830. int ret = 0;
  2831. struct msm_pcie_register_event *pci_event;
  2832. pci_event = &pci_priv->msm_pci_event;
  2833. pci_event->events = MSM_PCIE_EVENT_LINK_RECOVER |
  2834. MSM_PCIE_EVENT_LINKDOWN |
  2835. MSM_PCIE_EVENT_WAKEUP;
  2836. if (cnss_pci_is_drv_supported(pci_priv))
  2837. pci_event->events = pci_event->events |
  2838. MSM_PCIE_EVENT_DRV_CONNECT |
  2839. MSM_PCIE_EVENT_DRV_DISCONNECT;
  2840. pci_event->user = pci_priv->pci_dev;
  2841. pci_event->mode = MSM_PCIE_TRIGGER_CALLBACK;
  2842. pci_event->callback = cnss_pci_event_cb;
  2843. pci_event->options = MSM_PCIE_CONFIG_NO_RECOVERY;
  2844. ret = msm_pcie_register_event(pci_event);
  2845. if (ret)
  2846. cnss_pr_err("Failed to register MSM PCI event, err = %d\n",
  2847. ret);
  2848. return ret;
  2849. }
  2850. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv)
  2851. {
  2852. msm_pcie_deregister_event(&pci_priv->msm_pci_event);
  2853. }
  2854. #else
  2855. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2856. {
  2857. return 0;
  2858. }
  2859. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv) {}
  2860. #endif
  2861. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2862. {
  2863. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2864. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2865. int ret = 0;
  2866. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2867. if (driver_ops && driver_ops->suspend) {
  2868. ret = driver_ops->suspend(pci_dev, state);
  2869. if (ret) {
  2870. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2871. ret);
  2872. ret = -EAGAIN;
  2873. }
  2874. }
  2875. return ret;
  2876. }
  2877. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2878. {
  2879. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2880. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2881. int ret = 0;
  2882. if (driver_ops && driver_ops->resume) {
  2883. ret = driver_ops->resume(pci_dev);
  2884. if (ret)
  2885. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2886. ret);
  2887. }
  2888. return ret;
  2889. }
  2890. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2891. {
  2892. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2893. int ret = 0;
  2894. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2895. goto out;
  2896. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2897. ret = -EAGAIN;
  2898. goto out;
  2899. }
  2900. if (pci_priv->drv_connected_last)
  2901. goto skip_disable_pci;
  2902. pci_clear_master(pci_dev);
  2903. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2904. pci_disable_device(pci_dev);
  2905. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2906. if (ret)
  2907. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2908. skip_disable_pci:
  2909. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2910. ret = -EAGAIN;
  2911. goto resume_mhi;
  2912. }
  2913. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2914. return 0;
  2915. resume_mhi:
  2916. if (!pci_is_enabled(pci_dev))
  2917. if (pci_enable_device(pci_dev))
  2918. cnss_pr_err("Failed to enable PCI device\n");
  2919. if (pci_priv->saved_state)
  2920. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2921. pci_set_master(pci_dev);
  2922. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2923. out:
  2924. return ret;
  2925. }
  2926. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2927. {
  2928. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2929. int ret = 0;
  2930. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2931. goto out;
  2932. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2933. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2934. cnss_pci_link_down(&pci_dev->dev);
  2935. ret = -EAGAIN;
  2936. goto out;
  2937. }
  2938. pci_priv->pci_link_state = PCI_LINK_UP;
  2939. if (pci_priv->drv_connected_last)
  2940. goto skip_enable_pci;
  2941. ret = pci_enable_device(pci_dev);
  2942. if (ret) {
  2943. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2944. ret);
  2945. goto out;
  2946. }
  2947. if (pci_priv->saved_state)
  2948. cnss_set_pci_config_space(pci_priv,
  2949. RESTORE_PCI_CONFIG_SPACE);
  2950. pci_set_master(pci_dev);
  2951. skip_enable_pci:
  2952. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2953. out:
  2954. return ret;
  2955. }
  2956. static int cnss_pci_suspend(struct device *dev)
  2957. {
  2958. int ret = 0;
  2959. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2960. struct cnss_plat_data *plat_priv;
  2961. if (!pci_priv)
  2962. goto out;
  2963. plat_priv = pci_priv->plat_priv;
  2964. if (!plat_priv)
  2965. goto out;
  2966. if (!cnss_is_device_powered_on(plat_priv))
  2967. goto out;
  2968. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2969. pci_priv->drv_supported) {
  2970. pci_priv->drv_connected_last =
  2971. cnss_pci_get_drv_connected(pci_priv);
  2972. if (!pci_priv->drv_connected_last) {
  2973. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2974. ret = -EAGAIN;
  2975. goto out;
  2976. }
  2977. }
  2978. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2979. ret = cnss_pci_suspend_driver(pci_priv);
  2980. if (ret)
  2981. goto clear_flag;
  2982. if (!pci_priv->disable_pc) {
  2983. mutex_lock(&pci_priv->bus_lock);
  2984. ret = cnss_pci_suspend_bus(pci_priv);
  2985. mutex_unlock(&pci_priv->bus_lock);
  2986. if (ret)
  2987. goto resume_driver;
  2988. }
  2989. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2990. return 0;
  2991. resume_driver:
  2992. cnss_pci_resume_driver(pci_priv);
  2993. clear_flag:
  2994. pci_priv->drv_connected_last = 0;
  2995. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2996. out:
  2997. return ret;
  2998. }
  2999. static int cnss_pci_resume(struct device *dev)
  3000. {
  3001. int ret = 0;
  3002. struct pci_dev *pci_dev = to_pci_dev(dev);
  3003. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3004. struct cnss_plat_data *plat_priv;
  3005. if (!pci_priv)
  3006. goto out;
  3007. plat_priv = pci_priv->plat_priv;
  3008. if (!plat_priv)
  3009. goto out;
  3010. if (pci_priv->pci_link_down_ind)
  3011. goto out;
  3012. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3013. goto out;
  3014. if (!pci_priv->disable_pc) {
  3015. ret = cnss_pci_resume_bus(pci_priv);
  3016. if (ret)
  3017. goto out;
  3018. }
  3019. ret = cnss_pci_resume_driver(pci_priv);
  3020. pci_priv->drv_connected_last = 0;
  3021. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3022. out:
  3023. return ret;
  3024. }
  3025. static int cnss_pci_suspend_noirq(struct device *dev)
  3026. {
  3027. int ret = 0;
  3028. struct pci_dev *pci_dev = to_pci_dev(dev);
  3029. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3030. struct cnss_wlan_driver *driver_ops;
  3031. if (!pci_priv)
  3032. goto out;
  3033. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3034. goto out;
  3035. driver_ops = pci_priv->driver_ops;
  3036. if (driver_ops && driver_ops->suspend_noirq)
  3037. ret = driver_ops->suspend_noirq(pci_dev);
  3038. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3039. !pci_priv->plat_priv->use_pm_domain)
  3040. pci_save_state(pci_dev);
  3041. out:
  3042. return ret;
  3043. }
  3044. static int cnss_pci_resume_noirq(struct device *dev)
  3045. {
  3046. int ret = 0;
  3047. struct pci_dev *pci_dev = to_pci_dev(dev);
  3048. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3049. struct cnss_wlan_driver *driver_ops;
  3050. if (!pci_priv)
  3051. goto out;
  3052. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3053. goto out;
  3054. driver_ops = pci_priv->driver_ops;
  3055. if (driver_ops && driver_ops->resume_noirq &&
  3056. !pci_priv->pci_link_down_ind)
  3057. ret = driver_ops->resume_noirq(pci_dev);
  3058. out:
  3059. return ret;
  3060. }
  3061. static int cnss_pci_runtime_suspend(struct device *dev)
  3062. {
  3063. int ret = 0;
  3064. struct pci_dev *pci_dev = to_pci_dev(dev);
  3065. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3066. struct cnss_plat_data *plat_priv;
  3067. struct cnss_wlan_driver *driver_ops;
  3068. if (!pci_priv)
  3069. return -EAGAIN;
  3070. plat_priv = pci_priv->plat_priv;
  3071. if (!plat_priv)
  3072. return -EAGAIN;
  3073. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3074. return -EAGAIN;
  3075. if (pci_priv->pci_link_down_ind) {
  3076. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3077. return -EAGAIN;
  3078. }
  3079. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3080. pci_priv->drv_supported) {
  3081. pci_priv->drv_connected_last =
  3082. cnss_pci_get_drv_connected(pci_priv);
  3083. if (!pci_priv->drv_connected_last) {
  3084. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3085. return -EAGAIN;
  3086. }
  3087. }
  3088. cnss_pr_vdbg("Runtime suspend start\n");
  3089. driver_ops = pci_priv->driver_ops;
  3090. if (driver_ops && driver_ops->runtime_ops &&
  3091. driver_ops->runtime_ops->runtime_suspend)
  3092. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3093. else
  3094. ret = cnss_auto_suspend(dev);
  3095. if (ret)
  3096. pci_priv->drv_connected_last = 0;
  3097. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3098. return ret;
  3099. }
  3100. static int cnss_pci_runtime_resume(struct device *dev)
  3101. {
  3102. int ret = 0;
  3103. struct pci_dev *pci_dev = to_pci_dev(dev);
  3104. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3105. struct cnss_wlan_driver *driver_ops;
  3106. if (!pci_priv)
  3107. return -EAGAIN;
  3108. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3109. return -EAGAIN;
  3110. if (pci_priv->pci_link_down_ind) {
  3111. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3112. return -EAGAIN;
  3113. }
  3114. cnss_pr_vdbg("Runtime resume start\n");
  3115. driver_ops = pci_priv->driver_ops;
  3116. if (driver_ops && driver_ops->runtime_ops &&
  3117. driver_ops->runtime_ops->runtime_resume)
  3118. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3119. else
  3120. ret = cnss_auto_resume(dev);
  3121. if (!ret)
  3122. pci_priv->drv_connected_last = 0;
  3123. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3124. return ret;
  3125. }
  3126. static int cnss_pci_runtime_idle(struct device *dev)
  3127. {
  3128. cnss_pr_vdbg("Runtime idle\n");
  3129. pm_request_autosuspend(dev);
  3130. return -EBUSY;
  3131. }
  3132. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3133. {
  3134. struct pci_dev *pci_dev = to_pci_dev(dev);
  3135. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3136. int ret = 0;
  3137. if (!pci_priv)
  3138. return -ENODEV;
  3139. ret = cnss_pci_disable_pc(pci_priv, vote);
  3140. if (ret)
  3141. return ret;
  3142. pci_priv->disable_pc = vote;
  3143. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3144. return 0;
  3145. }
  3146. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3147. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3148. enum cnss_rtpm_id id)
  3149. {
  3150. if (id >= RTPM_ID_MAX)
  3151. return;
  3152. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3153. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3154. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3155. cnss_get_host_timestamp(pci_priv->plat_priv);
  3156. }
  3157. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3158. enum cnss_rtpm_id id)
  3159. {
  3160. if (id >= RTPM_ID_MAX)
  3161. return;
  3162. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3163. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3164. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3165. cnss_get_host_timestamp(pci_priv->plat_priv);
  3166. }
  3167. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3168. {
  3169. struct device *dev;
  3170. if (!pci_priv)
  3171. return;
  3172. dev = &pci_priv->pci_dev->dev;
  3173. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3174. atomic_read(&dev->power.usage_count));
  3175. }
  3176. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3177. {
  3178. struct device *dev;
  3179. enum rpm_status status;
  3180. if (!pci_priv)
  3181. return -ENODEV;
  3182. dev = &pci_priv->pci_dev->dev;
  3183. status = dev->power.runtime_status;
  3184. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3185. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3186. (void *)_RET_IP_);
  3187. return pm_request_resume(dev);
  3188. }
  3189. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3190. {
  3191. struct device *dev;
  3192. enum rpm_status status;
  3193. if (!pci_priv)
  3194. return -ENODEV;
  3195. dev = &pci_priv->pci_dev->dev;
  3196. status = dev->power.runtime_status;
  3197. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3198. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3199. (void *)_RET_IP_);
  3200. return pm_runtime_resume(dev);
  3201. }
  3202. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3203. enum cnss_rtpm_id id)
  3204. {
  3205. struct device *dev;
  3206. enum rpm_status status;
  3207. if (!pci_priv)
  3208. return -ENODEV;
  3209. dev = &pci_priv->pci_dev->dev;
  3210. status = dev->power.runtime_status;
  3211. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3212. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3213. (void *)_RET_IP_);
  3214. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3215. return pm_runtime_get(dev);
  3216. }
  3217. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3218. enum cnss_rtpm_id id)
  3219. {
  3220. struct device *dev;
  3221. enum rpm_status status;
  3222. if (!pci_priv)
  3223. return -ENODEV;
  3224. dev = &pci_priv->pci_dev->dev;
  3225. status = dev->power.runtime_status;
  3226. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3227. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3228. (void *)_RET_IP_);
  3229. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3230. return pm_runtime_get_sync(dev);
  3231. }
  3232. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3233. enum cnss_rtpm_id id)
  3234. {
  3235. if (!pci_priv)
  3236. return;
  3237. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3238. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3239. }
  3240. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3241. enum cnss_rtpm_id id)
  3242. {
  3243. struct device *dev;
  3244. if (!pci_priv)
  3245. return -ENODEV;
  3246. dev = &pci_priv->pci_dev->dev;
  3247. if (atomic_read(&dev->power.usage_count) == 0) {
  3248. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3249. return -EINVAL;
  3250. }
  3251. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3252. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3253. }
  3254. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3255. enum cnss_rtpm_id id)
  3256. {
  3257. struct device *dev;
  3258. if (!pci_priv)
  3259. return;
  3260. dev = &pci_priv->pci_dev->dev;
  3261. if (atomic_read(&dev->power.usage_count) == 0) {
  3262. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3263. return;
  3264. }
  3265. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3266. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3267. }
  3268. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3269. {
  3270. if (!pci_priv)
  3271. return;
  3272. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3273. }
  3274. int cnss_auto_suspend(struct device *dev)
  3275. {
  3276. int ret = 0;
  3277. struct pci_dev *pci_dev = to_pci_dev(dev);
  3278. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3279. struct cnss_plat_data *plat_priv;
  3280. if (!pci_priv)
  3281. return -ENODEV;
  3282. plat_priv = pci_priv->plat_priv;
  3283. if (!plat_priv)
  3284. return -ENODEV;
  3285. mutex_lock(&pci_priv->bus_lock);
  3286. if (!pci_priv->qmi_send_usage_count) {
  3287. ret = cnss_pci_suspend_bus(pci_priv);
  3288. if (ret) {
  3289. mutex_unlock(&pci_priv->bus_lock);
  3290. return ret;
  3291. }
  3292. }
  3293. cnss_pci_set_auto_suspended(pci_priv, 1);
  3294. mutex_unlock(&pci_priv->bus_lock);
  3295. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3296. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3297. * current_bw_vote as in resume path we should vote for last used
  3298. * bandwidth vote. Also ignore error if bw voting is not setup.
  3299. */
  3300. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3301. return 0;
  3302. }
  3303. EXPORT_SYMBOL(cnss_auto_suspend);
  3304. int cnss_auto_resume(struct device *dev)
  3305. {
  3306. int ret = 0;
  3307. struct pci_dev *pci_dev = to_pci_dev(dev);
  3308. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3309. struct cnss_plat_data *plat_priv;
  3310. if (!pci_priv)
  3311. return -ENODEV;
  3312. plat_priv = pci_priv->plat_priv;
  3313. if (!plat_priv)
  3314. return -ENODEV;
  3315. mutex_lock(&pci_priv->bus_lock);
  3316. ret = cnss_pci_resume_bus(pci_priv);
  3317. if (ret) {
  3318. mutex_unlock(&pci_priv->bus_lock);
  3319. return ret;
  3320. }
  3321. cnss_pci_set_auto_suspended(pci_priv, 0);
  3322. mutex_unlock(&pci_priv->bus_lock);
  3323. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3324. return 0;
  3325. }
  3326. EXPORT_SYMBOL(cnss_auto_resume);
  3327. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3328. {
  3329. struct pci_dev *pci_dev = to_pci_dev(dev);
  3330. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3331. struct cnss_plat_data *plat_priv;
  3332. struct mhi_controller *mhi_ctrl;
  3333. if (!pci_priv)
  3334. return -ENODEV;
  3335. switch (pci_priv->device_id) {
  3336. case QCA6390_DEVICE_ID:
  3337. case QCA6490_DEVICE_ID:
  3338. case WCN7850_DEVICE_ID:
  3339. break;
  3340. default:
  3341. return 0;
  3342. }
  3343. mhi_ctrl = pci_priv->mhi_ctrl;
  3344. if (!mhi_ctrl)
  3345. return -EINVAL;
  3346. plat_priv = pci_priv->plat_priv;
  3347. if (!plat_priv)
  3348. return -ENODEV;
  3349. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3350. return -EAGAIN;
  3351. if (timeout_us) {
  3352. /* Busy wait for timeout_us */
  3353. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3354. timeout_us, false);
  3355. } else {
  3356. /* Sleep wait for mhi_ctrl->timeout_ms */
  3357. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3358. }
  3359. }
  3360. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3361. int cnss_pci_force_wake_request(struct device *dev)
  3362. {
  3363. struct pci_dev *pci_dev = to_pci_dev(dev);
  3364. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3365. struct cnss_plat_data *plat_priv;
  3366. struct mhi_controller *mhi_ctrl;
  3367. if (!pci_priv)
  3368. return -ENODEV;
  3369. switch (pci_priv->device_id) {
  3370. case QCA6390_DEVICE_ID:
  3371. case QCA6490_DEVICE_ID:
  3372. case WCN7850_DEVICE_ID:
  3373. break;
  3374. default:
  3375. return 0;
  3376. }
  3377. mhi_ctrl = pci_priv->mhi_ctrl;
  3378. if (!mhi_ctrl)
  3379. return -EINVAL;
  3380. plat_priv = pci_priv->plat_priv;
  3381. if (!plat_priv)
  3382. return -ENODEV;
  3383. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3384. return -EAGAIN;
  3385. mhi_device_get(mhi_ctrl->mhi_dev);
  3386. return 0;
  3387. }
  3388. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3389. int cnss_pci_is_device_awake(struct device *dev)
  3390. {
  3391. struct pci_dev *pci_dev = to_pci_dev(dev);
  3392. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3393. struct mhi_controller *mhi_ctrl;
  3394. if (!pci_priv)
  3395. return -ENODEV;
  3396. switch (pci_priv->device_id) {
  3397. case QCA6390_DEVICE_ID:
  3398. case QCA6490_DEVICE_ID:
  3399. case WCN7850_DEVICE_ID:
  3400. break;
  3401. default:
  3402. return 0;
  3403. }
  3404. mhi_ctrl = pci_priv->mhi_ctrl;
  3405. if (!mhi_ctrl)
  3406. return -EINVAL;
  3407. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3408. }
  3409. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3410. int cnss_pci_force_wake_release(struct device *dev)
  3411. {
  3412. struct pci_dev *pci_dev = to_pci_dev(dev);
  3413. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3414. struct cnss_plat_data *plat_priv;
  3415. struct mhi_controller *mhi_ctrl;
  3416. if (!pci_priv)
  3417. return -ENODEV;
  3418. switch (pci_priv->device_id) {
  3419. case QCA6390_DEVICE_ID:
  3420. case QCA6490_DEVICE_ID:
  3421. case WCN7850_DEVICE_ID:
  3422. break;
  3423. default:
  3424. return 0;
  3425. }
  3426. mhi_ctrl = pci_priv->mhi_ctrl;
  3427. if (!mhi_ctrl)
  3428. return -EINVAL;
  3429. plat_priv = pci_priv->plat_priv;
  3430. if (!plat_priv)
  3431. return -ENODEV;
  3432. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3433. return -EAGAIN;
  3434. mhi_device_put(mhi_ctrl->mhi_dev);
  3435. return 0;
  3436. }
  3437. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3438. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3439. {
  3440. int ret = 0;
  3441. if (!pci_priv)
  3442. return -ENODEV;
  3443. mutex_lock(&pci_priv->bus_lock);
  3444. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3445. !pci_priv->qmi_send_usage_count)
  3446. ret = cnss_pci_resume_bus(pci_priv);
  3447. pci_priv->qmi_send_usage_count++;
  3448. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3449. pci_priv->qmi_send_usage_count);
  3450. mutex_unlock(&pci_priv->bus_lock);
  3451. return ret;
  3452. }
  3453. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3454. {
  3455. int ret = 0;
  3456. if (!pci_priv)
  3457. return -ENODEV;
  3458. mutex_lock(&pci_priv->bus_lock);
  3459. if (pci_priv->qmi_send_usage_count)
  3460. pci_priv->qmi_send_usage_count--;
  3461. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3462. pci_priv->qmi_send_usage_count);
  3463. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3464. !pci_priv->qmi_send_usage_count &&
  3465. !cnss_pcie_is_device_down(pci_priv))
  3466. ret = cnss_pci_suspend_bus(pci_priv);
  3467. mutex_unlock(&pci_priv->bus_lock);
  3468. return ret;
  3469. }
  3470. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3471. {
  3472. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3473. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3474. struct device *dev = &pci_priv->pci_dev->dev;
  3475. int i;
  3476. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3477. if (!fw_mem[i].va && fw_mem[i].size) {
  3478. fw_mem[i].va =
  3479. dma_alloc_attrs(dev, fw_mem[i].size,
  3480. &fw_mem[i].pa, GFP_KERNEL,
  3481. fw_mem[i].attrs);
  3482. if (!fw_mem[i].va) {
  3483. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3484. fw_mem[i].size, fw_mem[i].type);
  3485. return -ENOMEM;
  3486. }
  3487. }
  3488. }
  3489. return 0;
  3490. }
  3491. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3492. {
  3493. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3494. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3495. struct device *dev = &pci_priv->pci_dev->dev;
  3496. int i;
  3497. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3498. if (fw_mem[i].va && fw_mem[i].size) {
  3499. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3500. fw_mem[i].va, &fw_mem[i].pa,
  3501. fw_mem[i].size, fw_mem[i].type);
  3502. dma_free_attrs(dev, fw_mem[i].size,
  3503. fw_mem[i].va, fw_mem[i].pa,
  3504. fw_mem[i].attrs);
  3505. fw_mem[i].va = NULL;
  3506. fw_mem[i].pa = 0;
  3507. fw_mem[i].size = 0;
  3508. fw_mem[i].type = 0;
  3509. }
  3510. }
  3511. plat_priv->fw_mem_seg_len = 0;
  3512. }
  3513. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3514. {
  3515. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3516. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3517. int i, j;
  3518. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3519. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3520. qdss_mem[i].va =
  3521. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3522. qdss_mem[i].size,
  3523. &qdss_mem[i].pa,
  3524. GFP_KERNEL);
  3525. if (!qdss_mem[i].va) {
  3526. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3527. qdss_mem[i].size,
  3528. qdss_mem[i].type, i);
  3529. break;
  3530. }
  3531. }
  3532. }
  3533. /* Best-effort allocation for QDSS trace */
  3534. if (i < plat_priv->qdss_mem_seg_len) {
  3535. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3536. qdss_mem[j].type = 0;
  3537. qdss_mem[j].size = 0;
  3538. }
  3539. plat_priv->qdss_mem_seg_len = i;
  3540. }
  3541. return 0;
  3542. }
  3543. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3544. {
  3545. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3546. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3547. int i;
  3548. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3549. if (qdss_mem[i].va && qdss_mem[i].size) {
  3550. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3551. &qdss_mem[i].pa, qdss_mem[i].size,
  3552. qdss_mem[i].type);
  3553. dma_free_coherent(&pci_priv->pci_dev->dev,
  3554. qdss_mem[i].size, qdss_mem[i].va,
  3555. qdss_mem[i].pa);
  3556. qdss_mem[i].va = NULL;
  3557. qdss_mem[i].pa = 0;
  3558. qdss_mem[i].size = 0;
  3559. qdss_mem[i].type = 0;
  3560. }
  3561. }
  3562. plat_priv->qdss_mem_seg_len = 0;
  3563. }
  3564. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3565. {
  3566. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3567. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3568. char filename[MAX_FIRMWARE_NAME_LEN];
  3569. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3570. const struct firmware *fw_entry;
  3571. int ret = 0;
  3572. /* Use forward compatibility here since for any recent device
  3573. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3574. */
  3575. switch (pci_priv->device_id) {
  3576. case QCA6174_DEVICE_ID:
  3577. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3578. pci_priv->device_id);
  3579. return -EINVAL;
  3580. case QCA6290_DEVICE_ID:
  3581. case QCA6390_DEVICE_ID:
  3582. case QCA6490_DEVICE_ID:
  3583. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3584. break;
  3585. default:
  3586. break;
  3587. }
  3588. if (!m3_mem->va && !m3_mem->size) {
  3589. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3590. phy_filename);
  3591. ret = firmware_request_nowarn(&fw_entry, filename,
  3592. &pci_priv->pci_dev->dev);
  3593. if (ret) {
  3594. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3595. return ret;
  3596. }
  3597. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3598. fw_entry->size, &m3_mem->pa,
  3599. GFP_KERNEL);
  3600. if (!m3_mem->va) {
  3601. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3602. fw_entry->size);
  3603. release_firmware(fw_entry);
  3604. return -ENOMEM;
  3605. }
  3606. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3607. m3_mem->size = fw_entry->size;
  3608. release_firmware(fw_entry);
  3609. }
  3610. return 0;
  3611. }
  3612. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3613. {
  3614. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3615. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3616. if (m3_mem->va && m3_mem->size) {
  3617. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3618. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3619. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3620. m3_mem->va, m3_mem->pa);
  3621. }
  3622. m3_mem->va = NULL;
  3623. m3_mem->pa = 0;
  3624. m3_mem->size = 0;
  3625. }
  3626. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3627. {
  3628. struct cnss_plat_data *plat_priv;
  3629. if (!pci_priv)
  3630. return;
  3631. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3632. plat_priv = pci_priv->plat_priv;
  3633. if (!plat_priv)
  3634. return;
  3635. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3636. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3637. return;
  3638. }
  3639. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3640. CNSS_REASON_TIMEOUT);
  3641. }
  3642. static int cnss_pci_smmu_fault_handler(struct iommu_domain *domain,
  3643. struct device *dev, unsigned long iova,
  3644. int flags, void *handler_token)
  3645. {
  3646. struct cnss_pci_data *pci_priv = handler_token;
  3647. cnss_fatal_err("SMMU fault happened with IOVA 0x%lx\n", iova);
  3648. if (!pci_priv) {
  3649. cnss_pr_err("pci_priv is NULL\n");
  3650. return -ENODEV;
  3651. }
  3652. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  3653. cnss_force_fw_assert(&pci_priv->pci_dev->dev);
  3654. /* IOMMU driver requires -ENOSYS to print debug info. */
  3655. return -ENOSYS;
  3656. }
  3657. static int cnss_pci_init_smmu(struct cnss_pci_data *pci_priv)
  3658. {
  3659. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3660. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3661. struct device_node *of_node;
  3662. struct resource *res;
  3663. const char *iommu_dma_type;
  3664. u32 addr_win[2];
  3665. int ret = 0;
  3666. of_node = of_parse_phandle(pci_dev->dev.of_node, "qcom,iommu-group", 0);
  3667. if (!of_node)
  3668. return ret;
  3669. cnss_pr_dbg("Initializing SMMU\n");
  3670. pci_priv->iommu_domain = iommu_get_domain_for_dev(&pci_dev->dev);
  3671. ret = of_property_read_string(of_node, "qcom,iommu-dma",
  3672. &iommu_dma_type);
  3673. if (!ret && !strcmp("fastmap", iommu_dma_type)) {
  3674. cnss_pr_dbg("Enabling SMMU S1 stage\n");
  3675. pci_priv->smmu_s1_enable = true;
  3676. iommu_set_fault_handler(pci_priv->iommu_domain,
  3677. cnss_pci_smmu_fault_handler, pci_priv);
  3678. }
  3679. ret = of_property_read_u32_array(of_node, "qcom,iommu-dma-addr-pool",
  3680. addr_win, ARRAY_SIZE(addr_win));
  3681. if (ret) {
  3682. cnss_pr_err("Invalid SMMU size window, err = %d\n", ret);
  3683. of_node_put(of_node);
  3684. return ret;
  3685. }
  3686. pci_priv->smmu_iova_start = addr_win[0];
  3687. pci_priv->smmu_iova_len = addr_win[1];
  3688. cnss_pr_dbg("smmu_iova_start: %pa, smmu_iova_len: 0x%zx\n",
  3689. &pci_priv->smmu_iova_start,
  3690. pci_priv->smmu_iova_len);
  3691. res = platform_get_resource_byname(plat_priv->plat_dev, IORESOURCE_MEM,
  3692. "smmu_iova_ipa");
  3693. if (res) {
  3694. pci_priv->smmu_iova_ipa_start = res->start;
  3695. pci_priv->smmu_iova_ipa_current = res->start;
  3696. pci_priv->smmu_iova_ipa_len = resource_size(res);
  3697. cnss_pr_dbg("smmu_iova_ipa_start: %pa, smmu_iova_ipa_len: 0x%zx\n",
  3698. &pci_priv->smmu_iova_ipa_start,
  3699. pci_priv->smmu_iova_ipa_len);
  3700. }
  3701. pci_priv->iommu_geometry = of_property_read_bool(of_node,
  3702. "qcom,iommu-geometry");
  3703. cnss_pr_dbg("iommu_geometry: %d\n", pci_priv->iommu_geometry);
  3704. of_node_put(of_node);
  3705. return 0;
  3706. }
  3707. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3708. {
  3709. pci_priv->iommu_domain = NULL;
  3710. }
  3711. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3712. {
  3713. if (!pci_priv)
  3714. return -ENODEV;
  3715. if (!pci_priv->smmu_iova_len)
  3716. return -EINVAL;
  3717. *addr = pci_priv->smmu_iova_start;
  3718. *size = pci_priv->smmu_iova_len;
  3719. return 0;
  3720. }
  3721. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3722. {
  3723. if (!pci_priv)
  3724. return -ENODEV;
  3725. if (!pci_priv->smmu_iova_ipa_len)
  3726. return -EINVAL;
  3727. *addr = pci_priv->smmu_iova_ipa_start;
  3728. *size = pci_priv->smmu_iova_ipa_len;
  3729. return 0;
  3730. }
  3731. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3732. {
  3733. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3734. if (!pci_priv)
  3735. return NULL;
  3736. return pci_priv->iommu_domain;
  3737. }
  3738. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3739. int cnss_smmu_map(struct device *dev,
  3740. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3741. {
  3742. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3743. struct cnss_plat_data *plat_priv;
  3744. unsigned long iova;
  3745. size_t len;
  3746. int ret = 0;
  3747. int flag = IOMMU_READ | IOMMU_WRITE;
  3748. struct pci_dev *root_port;
  3749. struct device_node *root_of_node;
  3750. bool dma_coherent = false;
  3751. if (!pci_priv)
  3752. return -ENODEV;
  3753. if (!iova_addr) {
  3754. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3755. &paddr, size);
  3756. return -EINVAL;
  3757. }
  3758. plat_priv = pci_priv->plat_priv;
  3759. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3760. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3761. if (pci_priv->iommu_geometry &&
  3762. iova >= pci_priv->smmu_iova_ipa_start +
  3763. pci_priv->smmu_iova_ipa_len) {
  3764. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3765. iova,
  3766. &pci_priv->smmu_iova_ipa_start,
  3767. pci_priv->smmu_iova_ipa_len);
  3768. return -ENOMEM;
  3769. }
  3770. if (!test_bit(DISABLE_IO_COHERENCY,
  3771. &plat_priv->ctrl_params.quirks)) {
  3772. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3773. if (!root_port) {
  3774. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3775. } else {
  3776. root_of_node = root_port->dev.of_node;
  3777. if (root_of_node && root_of_node->parent) {
  3778. dma_coherent =
  3779. of_property_read_bool(root_of_node->parent,
  3780. "dma-coherent");
  3781. cnss_pr_dbg("dma-coherent is %s\n",
  3782. dma_coherent ? "enabled" : "disabled");
  3783. if (dma_coherent)
  3784. flag |= IOMMU_CACHE;
  3785. }
  3786. }
  3787. }
  3788. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3789. ret = iommu_map(pci_priv->iommu_domain, iova,
  3790. rounddown(paddr, PAGE_SIZE), len, flag);
  3791. if (ret) {
  3792. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3793. return ret;
  3794. }
  3795. pci_priv->smmu_iova_ipa_current = iova + len;
  3796. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3797. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3798. return 0;
  3799. }
  3800. EXPORT_SYMBOL(cnss_smmu_map);
  3801. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3802. {
  3803. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3804. unsigned long iova;
  3805. size_t unmapped;
  3806. size_t len;
  3807. if (!pci_priv)
  3808. return -ENODEV;
  3809. iova = rounddown(iova_addr, PAGE_SIZE);
  3810. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3811. if (iova >= pci_priv->smmu_iova_ipa_start +
  3812. pci_priv->smmu_iova_ipa_len) {
  3813. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3814. iova,
  3815. &pci_priv->smmu_iova_ipa_start,
  3816. pci_priv->smmu_iova_ipa_len);
  3817. return -ENOMEM;
  3818. }
  3819. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3820. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3821. if (unmapped != len) {
  3822. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3823. unmapped, len);
  3824. return -EINVAL;
  3825. }
  3826. pci_priv->smmu_iova_ipa_current = iova;
  3827. return 0;
  3828. }
  3829. EXPORT_SYMBOL(cnss_smmu_unmap);
  3830. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3831. {
  3832. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3833. struct cnss_plat_data *plat_priv;
  3834. if (!pci_priv)
  3835. return -ENODEV;
  3836. plat_priv = pci_priv->plat_priv;
  3837. if (!plat_priv)
  3838. return -ENODEV;
  3839. info->va = pci_priv->bar;
  3840. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3841. info->chip_id = plat_priv->chip_info.chip_id;
  3842. info->chip_family = plat_priv->chip_info.chip_family;
  3843. info->board_id = plat_priv->board_info.board_id;
  3844. info->soc_id = plat_priv->soc_info.soc_id;
  3845. info->fw_version = plat_priv->fw_version_info.fw_version;
  3846. strlcpy(info->fw_build_timestamp,
  3847. plat_priv->fw_version_info.fw_build_timestamp,
  3848. sizeof(info->fw_build_timestamp));
  3849. memcpy(&info->device_version, &plat_priv->device_version,
  3850. sizeof(info->device_version));
  3851. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3852. sizeof(info->dev_mem_info));
  3853. return 0;
  3854. }
  3855. EXPORT_SYMBOL(cnss_get_soc_info);
  3856. static struct cnss_msi_config msi_config = {
  3857. .total_vectors = 32,
  3858. .total_users = 4,
  3859. .users = (struct cnss_msi_user[]) {
  3860. { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
  3861. { .name = "CE", .num_vectors = 10, .base_vector = 3 },
  3862. { .name = "WAKE", .num_vectors = 1, .base_vector = 13 },
  3863. { .name = "DP", .num_vectors = 18, .base_vector = 14 },
  3864. },
  3865. };
  3866. static int cnss_pci_get_msi_assignment(struct cnss_pci_data *pci_priv)
  3867. {
  3868. pci_priv->msi_config = &msi_config;
  3869. return 0;
  3870. }
  3871. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3872. {
  3873. int ret = 0;
  3874. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3875. int num_vectors;
  3876. struct cnss_msi_config *msi_config;
  3877. struct msi_desc *msi_desc;
  3878. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3879. return 0;
  3880. ret = cnss_pci_get_msi_assignment(pci_priv);
  3881. if (ret) {
  3882. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3883. goto out;
  3884. }
  3885. msi_config = pci_priv->msi_config;
  3886. if (!msi_config) {
  3887. cnss_pr_err("msi_config is NULL!\n");
  3888. ret = -EINVAL;
  3889. goto out;
  3890. }
  3891. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3892. msi_config->total_vectors,
  3893. msi_config->total_vectors,
  3894. PCI_IRQ_MSI);
  3895. if (num_vectors != msi_config->total_vectors) {
  3896. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3897. msi_config->total_vectors, num_vectors);
  3898. if (num_vectors >= 0)
  3899. ret = -EINVAL;
  3900. goto reset_msi_config;
  3901. }
  3902. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3903. if (!msi_desc) {
  3904. cnss_pr_err("msi_desc is NULL!\n");
  3905. ret = -EINVAL;
  3906. goto free_msi_vector;
  3907. }
  3908. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3909. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3910. return 0;
  3911. free_msi_vector:
  3912. pci_free_irq_vectors(pci_priv->pci_dev);
  3913. reset_msi_config:
  3914. pci_priv->msi_config = NULL;
  3915. out:
  3916. return ret;
  3917. }
  3918. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3919. {
  3920. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3921. return;
  3922. pci_free_irq_vectors(pci_priv->pci_dev);
  3923. }
  3924. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3925. int *num_vectors, u32 *user_base_data,
  3926. u32 *base_vector)
  3927. {
  3928. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3929. struct cnss_msi_config *msi_config;
  3930. int idx;
  3931. if (!pci_priv)
  3932. return -ENODEV;
  3933. msi_config = pci_priv->msi_config;
  3934. if (!msi_config) {
  3935. cnss_pr_err("MSI is not supported.\n");
  3936. return -EINVAL;
  3937. }
  3938. for (idx = 0; idx < msi_config->total_users; idx++) {
  3939. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3940. *num_vectors = msi_config->users[idx].num_vectors;
  3941. *user_base_data = msi_config->users[idx].base_vector
  3942. + pci_priv->msi_ep_base_data;
  3943. *base_vector = msi_config->users[idx].base_vector;
  3944. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3945. user_name, *num_vectors, *user_base_data,
  3946. *base_vector);
  3947. return 0;
  3948. }
  3949. }
  3950. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3951. return -EINVAL;
  3952. }
  3953. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3954. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3955. {
  3956. struct pci_dev *pci_dev = to_pci_dev(dev);
  3957. int irq_num;
  3958. irq_num = pci_irq_vector(pci_dev, vector);
  3959. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3960. return irq_num;
  3961. }
  3962. EXPORT_SYMBOL(cnss_get_msi_irq);
  3963. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3964. u32 *msi_addr_high)
  3965. {
  3966. struct pci_dev *pci_dev = to_pci_dev(dev);
  3967. u16 control;
  3968. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3969. &control);
  3970. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3971. msi_addr_low);
  3972. /* Return MSI high address only when device supports 64-bit MSI */
  3973. if (control & PCI_MSI_FLAGS_64BIT)
  3974. pci_read_config_dword(pci_dev,
  3975. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3976. msi_addr_high);
  3977. else
  3978. *msi_addr_high = 0;
  3979. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3980. *msi_addr_low, *msi_addr_high);
  3981. }
  3982. EXPORT_SYMBOL(cnss_get_msi_address);
  3983. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3984. {
  3985. int ret, num_vectors;
  3986. u32 user_base_data, base_vector;
  3987. if (!pci_priv)
  3988. return -ENODEV;
  3989. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3990. WAKE_MSI_NAME, &num_vectors,
  3991. &user_base_data, &base_vector);
  3992. if (ret) {
  3993. cnss_pr_err("WAKE MSI is not valid\n");
  3994. return 0;
  3995. }
  3996. return user_base_data;
  3997. }
  3998. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3999. {
  4000. int ret = 0;
  4001. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4002. u16 device_id;
  4003. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4004. if (device_id != pci_priv->pci_device_id->device) {
  4005. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4006. device_id, pci_priv->pci_device_id->device);
  4007. ret = -EIO;
  4008. goto out;
  4009. }
  4010. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4011. if (ret) {
  4012. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4013. goto out;
  4014. }
  4015. ret = pci_enable_device(pci_dev);
  4016. if (ret) {
  4017. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4018. goto out;
  4019. }
  4020. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4021. if (ret) {
  4022. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4023. goto disable_device;
  4024. }
  4025. switch (device_id) {
  4026. case QCA6174_DEVICE_ID:
  4027. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4028. break;
  4029. case QCA6390_DEVICE_ID:
  4030. case QCA6490_DEVICE_ID:
  4031. case WCN7850_DEVICE_ID:
  4032. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4033. break;
  4034. default:
  4035. pci_priv->dma_bit_mask = PCI_DMA_MASK_64_BIT;
  4036. break;
  4037. }
  4038. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4039. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4040. if (ret) {
  4041. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4042. goto release_region;
  4043. }
  4044. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4045. if (ret) {
  4046. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  4047. ret);
  4048. goto release_region;
  4049. }
  4050. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4051. if (!pci_priv->bar) {
  4052. cnss_pr_err("Failed to do PCI IO map!\n");
  4053. ret = -EIO;
  4054. goto release_region;
  4055. }
  4056. /* Save default config space without BME enabled */
  4057. pci_save_state(pci_dev);
  4058. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4059. pci_set_master(pci_dev);
  4060. return 0;
  4061. release_region:
  4062. pci_release_region(pci_dev, PCI_BAR_NUM);
  4063. disable_device:
  4064. pci_disable_device(pci_dev);
  4065. out:
  4066. return ret;
  4067. }
  4068. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4069. {
  4070. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4071. pci_clear_master(pci_dev);
  4072. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4073. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4074. if (pci_priv->bar) {
  4075. pci_iounmap(pci_dev, pci_priv->bar);
  4076. pci_priv->bar = NULL;
  4077. }
  4078. pci_release_region(pci_dev, PCI_BAR_NUM);
  4079. if (pci_is_enabled(pci_dev))
  4080. pci_disable_device(pci_dev);
  4081. }
  4082. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4083. {
  4084. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4085. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4086. gfp_t gfp = GFP_KERNEL;
  4087. u32 reg_offset;
  4088. if (in_interrupt() || irqs_disabled())
  4089. gfp = GFP_ATOMIC;
  4090. if (!plat_priv->qdss_reg) {
  4091. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4092. sizeof(*plat_priv->qdss_reg)
  4093. * array_size, gfp);
  4094. if (!plat_priv->qdss_reg)
  4095. return;
  4096. }
  4097. cnss_pr_dbg("Start to dump qdss registers\n");
  4098. for (i = 0; qdss_csr[i].name; i++) {
  4099. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4100. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4101. &plat_priv->qdss_reg[i]))
  4102. return;
  4103. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4104. plat_priv->qdss_reg[i]);
  4105. }
  4106. }
  4107. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4108. enum cnss_ce_index ce)
  4109. {
  4110. int i;
  4111. u32 ce_base = ce * CE_REG_INTERVAL;
  4112. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4113. switch (pci_priv->device_id) {
  4114. case QCA6390_DEVICE_ID:
  4115. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4116. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4117. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4118. break;
  4119. case QCA6490_DEVICE_ID:
  4120. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4121. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4122. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4123. break;
  4124. default:
  4125. return;
  4126. }
  4127. switch (ce) {
  4128. case CNSS_CE_09:
  4129. case CNSS_CE_10:
  4130. for (i = 0; ce_src[i].name; i++) {
  4131. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4132. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4133. return;
  4134. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4135. ce, ce_src[i].name, reg_offset, val);
  4136. }
  4137. for (i = 0; ce_dst[i].name; i++) {
  4138. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4139. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4140. return;
  4141. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4142. ce, ce_dst[i].name, reg_offset, val);
  4143. }
  4144. break;
  4145. case CNSS_CE_COMMON:
  4146. for (i = 0; ce_cmn[i].name; i++) {
  4147. reg_offset = cmn_base + ce_cmn[i].offset;
  4148. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4149. return;
  4150. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4151. ce_cmn[i].name, reg_offset, val);
  4152. }
  4153. break;
  4154. default:
  4155. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4156. }
  4157. }
  4158. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4159. {
  4160. if (cnss_pci_check_link_status(pci_priv))
  4161. return;
  4162. cnss_pr_dbg("Start to dump debug registers\n");
  4163. cnss_mhi_debug_reg_dump(pci_priv);
  4164. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4165. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4166. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4167. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4168. }
  4169. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4170. {
  4171. int ret;
  4172. struct cnss_plat_data *plat_priv;
  4173. if (!pci_priv)
  4174. return -ENODEV;
  4175. plat_priv = pci_priv->plat_priv;
  4176. if (!plat_priv)
  4177. return -ENODEV;
  4178. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4179. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4180. return -EINVAL;
  4181. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4182. if (!cnss_pci_check_link_status(pci_priv))
  4183. cnss_mhi_debug_reg_dump(pci_priv);
  4184. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4185. cnss_pci_dump_misc_reg(pci_priv);
  4186. cnss_pci_dump_shadow_reg(pci_priv);
  4187. /* If link is still down here, directly trigger link down recovery */
  4188. ret = cnss_pci_check_link_status(pci_priv);
  4189. if (ret) {
  4190. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4191. return 0;
  4192. }
  4193. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4194. if (ret) {
  4195. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4196. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4197. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4198. return 0;
  4199. }
  4200. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4201. cnss_pci_dump_debug_reg(pci_priv);
  4202. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4203. CNSS_REASON_DEFAULT);
  4204. return ret;
  4205. }
  4206. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4207. mod_timer(&pci_priv->dev_rddm_timer,
  4208. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4209. }
  4210. return 0;
  4211. }
  4212. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4213. struct cnss_dump_seg *dump_seg,
  4214. enum cnss_fw_dump_type type, int seg_no,
  4215. void *va, dma_addr_t dma, size_t size)
  4216. {
  4217. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4218. struct device *dev = &pci_priv->pci_dev->dev;
  4219. phys_addr_t pa;
  4220. dump_seg->address = dma;
  4221. dump_seg->v_address = va;
  4222. dump_seg->size = size;
  4223. dump_seg->type = type;
  4224. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4225. seg_no, va, &dma, size);
  4226. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4227. return;
  4228. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4229. }
  4230. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4231. struct cnss_dump_seg *dump_seg,
  4232. enum cnss_fw_dump_type type, int seg_no,
  4233. void *va, dma_addr_t dma, size_t size)
  4234. {
  4235. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4236. struct device *dev = &pci_priv->pci_dev->dev;
  4237. phys_addr_t pa;
  4238. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4239. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4240. }
  4241. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4242. enum cnss_driver_status status, void *data)
  4243. {
  4244. struct cnss_uevent_data uevent_data;
  4245. struct cnss_wlan_driver *driver_ops;
  4246. driver_ops = pci_priv->driver_ops;
  4247. if (!driver_ops || !driver_ops->update_event) {
  4248. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4249. return -EINVAL;
  4250. }
  4251. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4252. uevent_data.status = status;
  4253. uevent_data.data = data;
  4254. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4255. }
  4256. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4257. {
  4258. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4259. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4260. struct cnss_hang_event hang_event;
  4261. void *hang_data_va = NULL;
  4262. u64 offset = 0;
  4263. int i = 0;
  4264. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4265. return;
  4266. memset(&hang_event, 0, sizeof(hang_event));
  4267. switch (pci_priv->device_id) {
  4268. case QCA6390_DEVICE_ID:
  4269. offset = HST_HANG_DATA_OFFSET;
  4270. break;
  4271. case QCA6490_DEVICE_ID:
  4272. offset = HSP_HANG_DATA_OFFSET;
  4273. break;
  4274. default:
  4275. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4276. pci_priv->device_id);
  4277. return;
  4278. }
  4279. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4280. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4281. fw_mem[i].va) {
  4282. hang_data_va = fw_mem[i].va + offset;
  4283. hang_event.hang_event_data = kmemdup(hang_data_va,
  4284. HANG_DATA_LENGTH,
  4285. GFP_ATOMIC);
  4286. if (!hang_event.hang_event_data) {
  4287. cnss_pr_dbg("Hang data memory alloc failed\n");
  4288. return;
  4289. }
  4290. hang_event.hang_event_data_len = HANG_DATA_LENGTH;
  4291. break;
  4292. }
  4293. }
  4294. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4295. kfree(hang_event.hang_event_data);
  4296. hang_event.hang_event_data = NULL;
  4297. }
  4298. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4299. {
  4300. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4301. struct cnss_dump_data *dump_data =
  4302. &plat_priv->ramdump_info_v2.dump_data;
  4303. struct cnss_dump_seg *dump_seg =
  4304. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4305. struct image_info *fw_image, *rddm_image;
  4306. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4307. int ret, i, j;
  4308. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4309. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4310. cnss_pci_send_hang_event(pci_priv);
  4311. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4312. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4313. return;
  4314. }
  4315. if (!cnss_is_device_powered_on(plat_priv)) {
  4316. cnss_pr_dbg("Device is already powered off, skip\n");
  4317. return;
  4318. }
  4319. if (!in_panic) {
  4320. mutex_lock(&pci_priv->bus_lock);
  4321. ret = cnss_pci_check_link_status(pci_priv);
  4322. if (ret) {
  4323. if (ret != -EACCES) {
  4324. mutex_unlock(&pci_priv->bus_lock);
  4325. return;
  4326. }
  4327. if (cnss_pci_resume_bus(pci_priv)) {
  4328. mutex_unlock(&pci_priv->bus_lock);
  4329. return;
  4330. }
  4331. }
  4332. mutex_unlock(&pci_priv->bus_lock);
  4333. } else {
  4334. if (cnss_pci_check_link_status(pci_priv))
  4335. return;
  4336. }
  4337. cnss_mhi_debug_reg_dump(pci_priv);
  4338. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4339. cnss_pci_dump_misc_reg(pci_priv);
  4340. cnss_pci_dump_shadow_reg(pci_priv);
  4341. cnss_pci_dump_qdss_reg(pci_priv);
  4342. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4343. if (ret) {
  4344. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4345. ret);
  4346. cnss_pci_dump_debug_reg(pci_priv);
  4347. return;
  4348. }
  4349. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4350. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4351. dump_data->nentries = 0;
  4352. if (!dump_seg) {
  4353. cnss_pr_warn("FW image dump collection not setup");
  4354. goto skip_dump;
  4355. }
  4356. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4357. fw_image->entries);
  4358. for (i = 0; i < fw_image->entries; i++) {
  4359. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4360. fw_image->mhi_buf[i].buf,
  4361. fw_image->mhi_buf[i].dma_addr,
  4362. fw_image->mhi_buf[i].len);
  4363. dump_seg++;
  4364. }
  4365. dump_data->nentries += fw_image->entries;
  4366. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4367. rddm_image->entries);
  4368. for (i = 0; i < rddm_image->entries; i++) {
  4369. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4370. rddm_image->mhi_buf[i].buf,
  4371. rddm_image->mhi_buf[i].dma_addr,
  4372. rddm_image->mhi_buf[i].len);
  4373. dump_seg++;
  4374. }
  4375. dump_data->nentries += rddm_image->entries;
  4376. cnss_mhi_dump_sfr(pci_priv);
  4377. cnss_pr_dbg("Collect remote heap dump segment\n");
  4378. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4379. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4380. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4381. CNSS_FW_REMOTE_HEAP, j,
  4382. fw_mem[i].va, fw_mem[i].pa,
  4383. fw_mem[i].size);
  4384. dump_seg++;
  4385. dump_data->nentries++;
  4386. j++;
  4387. }
  4388. }
  4389. if (dump_data->nentries > 0)
  4390. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4391. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4392. skip_dump:
  4393. complete(&plat_priv->rddm_complete);
  4394. }
  4395. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4396. {
  4397. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4398. struct cnss_dump_seg *dump_seg =
  4399. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4400. struct image_info *fw_image, *rddm_image;
  4401. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4402. int i, j;
  4403. if (!dump_seg)
  4404. return;
  4405. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4406. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4407. for (i = 0; i < fw_image->entries; i++) {
  4408. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4409. fw_image->mhi_buf[i].buf,
  4410. fw_image->mhi_buf[i].dma_addr,
  4411. fw_image->mhi_buf[i].len);
  4412. dump_seg++;
  4413. }
  4414. for (i = 0; i < rddm_image->entries; i++) {
  4415. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4416. rddm_image->mhi_buf[i].buf,
  4417. rddm_image->mhi_buf[i].dma_addr,
  4418. rddm_image->mhi_buf[i].len);
  4419. dump_seg++;
  4420. }
  4421. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4422. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4423. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4424. CNSS_FW_REMOTE_HEAP, j,
  4425. fw_mem[i].va, fw_mem[i].pa,
  4426. fw_mem[i].size);
  4427. dump_seg++;
  4428. j++;
  4429. }
  4430. }
  4431. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4432. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4433. }
  4434. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4435. {
  4436. if (!pci_priv)
  4437. return;
  4438. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4439. }
  4440. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4441. {
  4442. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4443. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4444. }
  4445. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4446. {
  4447. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4448. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4449. }
  4450. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4451. char *prefix_name, char *name)
  4452. {
  4453. struct cnss_plat_data *plat_priv;
  4454. if (!pci_priv)
  4455. return;
  4456. plat_priv = pci_priv->plat_priv;
  4457. if (!plat_priv->use_fw_path_with_prefix) {
  4458. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4459. return;
  4460. }
  4461. switch (pci_priv->device_id) {
  4462. case QCA6390_DEVICE_ID:
  4463. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4464. QCA6390_PATH_PREFIX "%s", name);
  4465. break;
  4466. case QCA6490_DEVICE_ID:
  4467. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4468. QCA6490_PATH_PREFIX "%s", name);
  4469. break;
  4470. case WCN7850_DEVICE_ID:
  4471. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4472. WCN7850_PATH_PREFIX "%s", name);
  4473. break;
  4474. default:
  4475. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4476. break;
  4477. }
  4478. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4479. }
  4480. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4481. {
  4482. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4483. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4484. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4485. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4486. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4487. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4488. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4489. plat_priv->device_version.family_number,
  4490. plat_priv->device_version.device_number,
  4491. plat_priv->device_version.major_version,
  4492. plat_priv->device_version.minor_version);
  4493. /* Only keep lower 4 bits as real device major version */
  4494. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4495. switch (pci_priv->device_id) {
  4496. case QCA6390_DEVICE_ID:
  4497. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4498. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4499. pci_priv->device_id,
  4500. plat_priv->device_version.major_version);
  4501. return -EINVAL;
  4502. }
  4503. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4504. FW_V2_FILE_NAME);
  4505. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4506. FW_V2_FILE_NAME);
  4507. break;
  4508. case QCA6490_DEVICE_ID:
  4509. switch (plat_priv->device_version.major_version) {
  4510. case FW_V2_NUMBER:
  4511. cnss_pci_add_fw_prefix_name(pci_priv,
  4512. plat_priv->firmware_name,
  4513. FW_V2_FILE_NAME);
  4514. snprintf(plat_priv->fw_fallback_name,
  4515. MAX_FIRMWARE_NAME_LEN,
  4516. FW_V2_FILE_NAME);
  4517. break;
  4518. default:
  4519. cnss_pci_add_fw_prefix_name(pci_priv,
  4520. plat_priv->firmware_name,
  4521. DEFAULT_FW_FILE_NAME);
  4522. snprintf(plat_priv->fw_fallback_name,
  4523. MAX_FIRMWARE_NAME_LEN,
  4524. DEFAULT_FW_FILE_NAME);
  4525. break;
  4526. }
  4527. break;
  4528. default:
  4529. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4530. DEFAULT_FW_FILE_NAME);
  4531. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4532. DEFAULT_FW_FILE_NAME);
  4533. break;
  4534. }
  4535. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4536. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4537. return 0;
  4538. }
  4539. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4540. {
  4541. switch (status) {
  4542. case MHI_CB_IDLE:
  4543. return "IDLE";
  4544. case MHI_CB_EE_RDDM:
  4545. return "RDDM";
  4546. case MHI_CB_SYS_ERROR:
  4547. return "SYS_ERROR";
  4548. case MHI_CB_FATAL_ERROR:
  4549. return "FATAL_ERROR";
  4550. case MHI_CB_EE_MISSION_MODE:
  4551. return "MISSION_MODE";
  4552. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4553. case MHI_CB_FALLBACK_IMG:
  4554. return "FW_FALLBACK";
  4555. #endif
  4556. default:
  4557. return "UNKNOWN";
  4558. }
  4559. };
  4560. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4561. {
  4562. struct cnss_pci_data *pci_priv =
  4563. from_timer(pci_priv, t, dev_rddm_timer);
  4564. if (!pci_priv)
  4565. return;
  4566. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4567. if (mhi_get_exec_env(pci_priv->mhi_ctrl) == MHI_EE_PBL)
  4568. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4569. cnss_mhi_debug_reg_dump(pci_priv);
  4570. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4571. cnss_schedule_recovery(&pci_priv->pci_dev->dev, CNSS_REASON_TIMEOUT);
  4572. }
  4573. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4574. {
  4575. struct cnss_pci_data *pci_priv =
  4576. from_timer(pci_priv, t, boot_debug_timer);
  4577. if (!pci_priv)
  4578. return;
  4579. if (cnss_pci_check_link_status(pci_priv))
  4580. return;
  4581. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4582. return;
  4583. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4584. return;
  4585. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4586. return;
  4587. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4588. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4589. cnss_mhi_debug_reg_dump(pci_priv);
  4590. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4591. cnss_pci_dump_bl_sram_mem(pci_priv);
  4592. mod_timer(&pci_priv->boot_debug_timer,
  4593. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4594. }
  4595. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4596. enum mhi_callback reason)
  4597. {
  4598. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4599. struct cnss_plat_data *plat_priv;
  4600. enum cnss_recovery_reason cnss_reason;
  4601. if (!pci_priv) {
  4602. cnss_pr_err("pci_priv is NULL");
  4603. return;
  4604. }
  4605. plat_priv = pci_priv->plat_priv;
  4606. if (reason != MHI_CB_IDLE)
  4607. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4608. cnss_mhi_notify_status_to_str(reason), reason);
  4609. switch (reason) {
  4610. case MHI_CB_IDLE:
  4611. case MHI_CB_EE_MISSION_MODE:
  4612. return;
  4613. case MHI_CB_FATAL_ERROR:
  4614. cnss_ignore_qmi_failure(true);
  4615. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4616. del_timer(&plat_priv->fw_boot_timer);
  4617. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4618. cnss_reason = CNSS_REASON_DEFAULT;
  4619. break;
  4620. case MHI_CB_SYS_ERROR:
  4621. cnss_ignore_qmi_failure(true);
  4622. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4623. del_timer(&plat_priv->fw_boot_timer);
  4624. mod_timer(&pci_priv->dev_rddm_timer,
  4625. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4626. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4627. return;
  4628. case MHI_CB_EE_RDDM:
  4629. cnss_ignore_qmi_failure(true);
  4630. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4631. del_timer(&plat_priv->fw_boot_timer);
  4632. del_timer(&pci_priv->dev_rddm_timer);
  4633. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4634. cnss_reason = CNSS_REASON_RDDM;
  4635. break;
  4636. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4637. case MHI_CB_FALLBACK_IMG:
  4638. plat_priv->use_fw_path_with_prefix = false;
  4639. cnss_pci_update_fw_name(pci_priv);
  4640. return;
  4641. #endif
  4642. default:
  4643. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4644. return;
  4645. }
  4646. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4647. }
  4648. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4649. {
  4650. int ret, num_vectors, i;
  4651. u32 user_base_data, base_vector;
  4652. int *irq;
  4653. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4654. MHI_MSI_NAME, &num_vectors,
  4655. &user_base_data, &base_vector);
  4656. if (ret)
  4657. return ret;
  4658. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4659. num_vectors, base_vector);
  4660. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4661. if (!irq)
  4662. return -ENOMEM;
  4663. for (i = 0; i < num_vectors; i++)
  4664. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4665. base_vector + i);
  4666. pci_priv->mhi_ctrl->irq = irq;
  4667. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4668. return 0;
  4669. }
  4670. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4671. struct mhi_link_info *link_info)
  4672. {
  4673. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4674. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4675. int ret = 0;
  4676. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4677. link_info->target_link_speed,
  4678. link_info->target_link_width);
  4679. /* It has to set target link speed here before setting link bandwidth
  4680. * when device requests link speed change. This can avoid setting link
  4681. * bandwidth getting rejected if requested link speed is higher than
  4682. * current one.
  4683. */
  4684. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4685. link_info->target_link_speed);
  4686. if (ret)
  4687. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4688. link_info->target_link_speed, ret);
  4689. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4690. link_info->target_link_speed,
  4691. link_info->target_link_width);
  4692. if (ret) {
  4693. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4694. return ret;
  4695. }
  4696. pci_priv->def_link_speed = link_info->target_link_speed;
  4697. pci_priv->def_link_width = link_info->target_link_width;
  4698. return 0;
  4699. }
  4700. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4701. void __iomem *addr, u32 *out)
  4702. {
  4703. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4704. u32 tmp = readl_relaxed(addr);
  4705. /* Unexpected value, query the link status */
  4706. if (PCI_INVALID_READ(tmp) &&
  4707. cnss_pci_check_link_status(pci_priv))
  4708. return -EIO;
  4709. *out = tmp;
  4710. return 0;
  4711. }
  4712. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4713. void __iomem *addr, u32 val)
  4714. {
  4715. writel_relaxed(val, addr);
  4716. }
  4717. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4718. {
  4719. int ret = 0;
  4720. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4721. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4722. struct mhi_controller *mhi_ctrl;
  4723. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4724. return 0;
  4725. mhi_ctrl = mhi_alloc_controller();
  4726. if (!mhi_ctrl) {
  4727. cnss_pr_err("Invalid MHI controller context\n");
  4728. return -EINVAL;
  4729. }
  4730. pci_priv->mhi_ctrl = mhi_ctrl;
  4731. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4732. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4733. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4734. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4735. #endif
  4736. mhi_ctrl->regs = pci_priv->bar;
  4737. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4738. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4739. &pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM),
  4740. mhi_ctrl->reg_len);
  4741. ret = cnss_pci_get_mhi_msi(pci_priv);
  4742. if (ret) {
  4743. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4744. goto free_mhi_ctrl;
  4745. }
  4746. if (pci_priv->smmu_s1_enable) {
  4747. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4748. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4749. pci_priv->smmu_iova_len;
  4750. } else {
  4751. mhi_ctrl->iova_start = 0;
  4752. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4753. }
  4754. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4755. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4756. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4757. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4758. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4759. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4760. if (!mhi_ctrl->rddm_size)
  4761. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4762. mhi_ctrl->sbl_size = SZ_512K;
  4763. mhi_ctrl->seg_len = SZ_512K;
  4764. mhi_ctrl->fbc_download = true;
  4765. ret = mhi_register_controller(mhi_ctrl, &cnss_mhi_config);
  4766. if (ret) {
  4767. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4768. goto free_mhi_irq;
  4769. }
  4770. /* BW scale CB needs to be set after registering MHI per requirement */
  4771. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4772. ret = cnss_pci_update_fw_name(pci_priv);
  4773. if (ret)
  4774. goto unreg_mhi;
  4775. return 0;
  4776. unreg_mhi:
  4777. mhi_unregister_controller(mhi_ctrl);
  4778. free_mhi_irq:
  4779. kfree(mhi_ctrl->irq);
  4780. free_mhi_ctrl:
  4781. mhi_free_controller(mhi_ctrl);
  4782. return ret;
  4783. }
  4784. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4785. {
  4786. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4787. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4788. return;
  4789. mhi_unregister_controller(mhi_ctrl);
  4790. kfree(mhi_ctrl->irq);
  4791. mhi_free_controller(mhi_ctrl);
  4792. }
  4793. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4794. {
  4795. switch (pci_priv->device_id) {
  4796. case QCA6390_DEVICE_ID:
  4797. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4798. pci_priv->wcss_reg = wcss_reg_access_seq;
  4799. pci_priv->pcie_reg = pcie_reg_access_seq;
  4800. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4801. pci_priv->syspm_reg = syspm_reg_access_seq;
  4802. /* Configure WDOG register with specific value so that we can
  4803. * know if HW is in the process of WDOG reset recovery or not
  4804. * when reading the registers.
  4805. */
  4806. cnss_pci_reg_write
  4807. (pci_priv,
  4808. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4809. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4810. break;
  4811. case QCA6490_DEVICE_ID:
  4812. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4813. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4814. break;
  4815. default:
  4816. return;
  4817. }
  4818. }
  4819. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4820. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4821. {
  4822. struct cnss_pci_data *pci_priv = data;
  4823. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4824. pci_priv->wake_counter++;
  4825. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4826. pci_priv->wake_irq, pci_priv->wake_counter);
  4827. /* Make sure abort current suspend */
  4828. cnss_pm_stay_awake(plat_priv);
  4829. cnss_pm_relax(plat_priv);
  4830. /* Above two pm* API calls will abort system suspend only when
  4831. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4832. * calling pm_system_wakeup() is just to guarantee system suspend
  4833. * can be aborted if it is not initiated in any case.
  4834. */
  4835. pm_system_wakeup();
  4836. if (cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4837. cnss_pci_get_auto_suspended(pci_priv)) {
  4838. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4839. cnss_pci_pm_request_resume(pci_priv);
  4840. }
  4841. return IRQ_HANDLED;
  4842. }
  4843. /**
  4844. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4845. * @pci_priv: driver PCI bus context pointer
  4846. *
  4847. * This function initializes WLAN PCI wake GPIO and corresponding
  4848. * interrupt. It should be used in non-MSM platforms whose PCIe
  4849. * root complex driver doesn't handle the GPIO.
  4850. *
  4851. * Return: 0 for success or skip, negative value for error
  4852. */
  4853. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4854. {
  4855. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4856. struct device *dev = &plat_priv->plat_dev->dev;
  4857. int ret = 0;
  4858. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4859. "wlan-pci-wake-gpio", 0);
  4860. if (pci_priv->wake_gpio < 0)
  4861. goto out;
  4862. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4863. pci_priv->wake_gpio);
  4864. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4865. if (ret) {
  4866. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4867. ret);
  4868. goto out;
  4869. }
  4870. gpio_direction_input(pci_priv->wake_gpio);
  4871. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4872. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4873. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4874. if (ret) {
  4875. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4876. goto free_gpio;
  4877. }
  4878. ret = enable_irq_wake(pci_priv->wake_irq);
  4879. if (ret) {
  4880. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4881. goto free_irq;
  4882. }
  4883. return 0;
  4884. free_irq:
  4885. free_irq(pci_priv->wake_irq, pci_priv);
  4886. free_gpio:
  4887. gpio_free(pci_priv->wake_gpio);
  4888. out:
  4889. return ret;
  4890. }
  4891. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4892. {
  4893. if (pci_priv->wake_gpio < 0)
  4894. return;
  4895. disable_irq_wake(pci_priv->wake_irq);
  4896. free_irq(pci_priv->wake_irq, pci_priv);
  4897. gpio_free(pci_priv->wake_gpio);
  4898. }
  4899. #else
  4900. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4901. {
  4902. return 0;
  4903. }
  4904. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4905. {
  4906. }
  4907. #endif
  4908. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  4909. /**
  4910. * cnss_pci_of_reserved_mem_device_init() - Assign reserved memory region
  4911. * to given PCI device
  4912. * @pci_priv: driver PCI bus context pointer
  4913. *
  4914. * This function shall call corresponding of_reserved_mem_device* API to
  4915. * assign reserved memory region to PCI device based on where the memory is
  4916. * defined and attached to (platform device of_node or PCI device of_node)
  4917. * in device tree.
  4918. *
  4919. * Return: 0 for success, negative value for error
  4920. */
  4921. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4922. {
  4923. struct device *dev_pci = &pci_priv->pci_dev->dev;
  4924. int ret;
  4925. /* Use of_reserved_mem_device_init_by_idx() if reserved memory is
  4926. * attached to platform device of_node.
  4927. */
  4928. ret = of_reserved_mem_device_init(dev_pci);
  4929. if (ret)
  4930. cnss_pr_err("Failed to init reserved mem device, err = %d\n",
  4931. ret);
  4932. if (dev_pci->cma_area)
  4933. cnss_pr_dbg("CMA area is %s\n",
  4934. cma_get_name(dev_pci->cma_area));
  4935. return ret;
  4936. }
  4937. #else
  4938. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4939. {
  4940. return 0;
  4941. }
  4942. #endif
  4943. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4944. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4945. * has to take care everything device driver needed which is currently done
  4946. * from pci_dev_pm_ops.
  4947. */
  4948. static struct dev_pm_domain cnss_pm_domain = {
  4949. .ops = {
  4950. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4951. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4952. cnss_pci_resume_noirq)
  4953. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4954. cnss_pci_runtime_resume,
  4955. cnss_pci_runtime_idle)
  4956. }
  4957. };
  4958. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4959. const struct pci_device_id *id)
  4960. {
  4961. int ret = 0;
  4962. struct cnss_pci_data *pci_priv;
  4963. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4964. struct device *dev = &pci_dev->dev;
  4965. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4966. id->vendor, pci_dev->device);
  4967. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4968. if (!pci_priv) {
  4969. ret = -ENOMEM;
  4970. goto out;
  4971. }
  4972. pci_priv->pci_link_state = PCI_LINK_UP;
  4973. pci_priv->plat_priv = plat_priv;
  4974. pci_priv->pci_dev = pci_dev;
  4975. pci_priv->pci_device_id = id;
  4976. pci_priv->device_id = pci_dev->device;
  4977. cnss_set_pci_priv(pci_dev, pci_priv);
  4978. plat_priv->device_id = pci_dev->device;
  4979. plat_priv->bus_priv = pci_priv;
  4980. mutex_init(&pci_priv->bus_lock);
  4981. if (plat_priv->use_pm_domain)
  4982. dev->pm_domain = &cnss_pm_domain;
  4983. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4984. ret = cnss_register_subsys(plat_priv);
  4985. if (ret)
  4986. goto reset_ctx;
  4987. ret = cnss_register_ramdump(plat_priv);
  4988. if (ret)
  4989. goto unregister_subsys;
  4990. ret = cnss_pci_init_smmu(pci_priv);
  4991. if (ret)
  4992. goto unregister_ramdump;
  4993. ret = cnss_reg_pci_event(pci_priv);
  4994. if (ret) {
  4995. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  4996. goto deinit_smmu;
  4997. }
  4998. ret = cnss_pci_enable_bus(pci_priv);
  4999. if (ret)
  5000. goto dereg_pci_event;
  5001. ret = cnss_pci_enable_msi(pci_priv);
  5002. if (ret)
  5003. goto disable_bus;
  5004. ret = cnss_pci_register_mhi(pci_priv);
  5005. if (ret)
  5006. goto disable_msi;
  5007. switch (pci_dev->device) {
  5008. case QCA6174_DEVICE_ID:
  5009. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5010. &pci_priv->revision_id);
  5011. break;
  5012. case QCA6290_DEVICE_ID:
  5013. case QCA6390_DEVICE_ID:
  5014. case QCA6490_DEVICE_ID:
  5015. case WCN7850_DEVICE_ID:
  5016. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5017. timer_setup(&pci_priv->dev_rddm_timer,
  5018. cnss_dev_rddm_timeout_hdlr, 0);
  5019. timer_setup(&pci_priv->boot_debug_timer,
  5020. cnss_boot_debug_timeout_hdlr, 0);
  5021. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5022. cnss_pci_time_sync_work_hdlr);
  5023. cnss_pci_get_link_status(pci_priv);
  5024. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5025. cnss_pci_wake_gpio_init(pci_priv);
  5026. break;
  5027. default:
  5028. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5029. pci_dev->device);
  5030. ret = -ENODEV;
  5031. goto unreg_mhi;
  5032. }
  5033. cnss_pci_config_regs(pci_priv);
  5034. if (EMULATION_HW)
  5035. goto out;
  5036. ret = cnss_suspend_pci_link(pci_priv);
  5037. if (ret)
  5038. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5039. cnss_power_off_device(plat_priv);
  5040. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5041. return 0;
  5042. unreg_mhi:
  5043. cnss_pci_unregister_mhi(pci_priv);
  5044. disable_msi:
  5045. cnss_pci_disable_msi(pci_priv);
  5046. disable_bus:
  5047. cnss_pci_disable_bus(pci_priv);
  5048. dereg_pci_event:
  5049. cnss_dereg_pci_event(pci_priv);
  5050. deinit_smmu:
  5051. cnss_pci_deinit_smmu(pci_priv);
  5052. unregister_ramdump:
  5053. cnss_unregister_ramdump(plat_priv);
  5054. unregister_subsys:
  5055. cnss_unregister_subsys(plat_priv);
  5056. reset_ctx:
  5057. plat_priv->bus_priv = NULL;
  5058. out:
  5059. return ret;
  5060. }
  5061. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5062. {
  5063. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5064. struct cnss_plat_data *plat_priv =
  5065. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5066. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5067. cnss_pci_free_m3_mem(pci_priv);
  5068. cnss_pci_free_fw_mem(pci_priv);
  5069. cnss_pci_free_qdss_mem(pci_priv);
  5070. switch (pci_dev->device) {
  5071. case QCA6290_DEVICE_ID:
  5072. case QCA6390_DEVICE_ID:
  5073. case QCA6490_DEVICE_ID:
  5074. case WCN7850_DEVICE_ID:
  5075. cnss_pci_wake_gpio_deinit(pci_priv);
  5076. del_timer(&pci_priv->boot_debug_timer);
  5077. del_timer(&pci_priv->dev_rddm_timer);
  5078. break;
  5079. default:
  5080. break;
  5081. }
  5082. cnss_pci_unregister_mhi(pci_priv);
  5083. cnss_pci_disable_msi(pci_priv);
  5084. cnss_pci_disable_bus(pci_priv);
  5085. cnss_dereg_pci_event(pci_priv);
  5086. cnss_pci_deinit_smmu(pci_priv);
  5087. if (plat_priv) {
  5088. cnss_unregister_ramdump(plat_priv);
  5089. cnss_unregister_subsys(plat_priv);
  5090. plat_priv->bus_priv = NULL;
  5091. } else {
  5092. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5093. }
  5094. }
  5095. static const struct pci_device_id cnss_pci_id_table[] = {
  5096. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5097. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5098. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5099. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5100. { WCN7850_VENDOR_ID, WCN7850_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5101. { 0 }
  5102. };
  5103. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5104. static const struct dev_pm_ops cnss_pm_ops = {
  5105. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5106. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5107. cnss_pci_resume_noirq)
  5108. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5109. cnss_pci_runtime_idle)
  5110. };
  5111. struct pci_driver cnss_pci_driver = {
  5112. .name = "cnss_pci",
  5113. .id_table = cnss_pci_id_table,
  5114. .probe = cnss_pci_probe,
  5115. .remove = cnss_pci_remove,
  5116. .driver = {
  5117. .pm = &cnss_pm_ops,
  5118. },
  5119. };
  5120. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5121. {
  5122. int ret, retry = 0;
  5123. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5124. * since there may be link issues if it boots up with Gen3 link speed.
  5125. * Device is able to change it later at any time. It will be rejected
  5126. * if requested speed is higher than the one specified in PCIe DT.
  5127. */
  5128. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5129. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5130. PCI_EXP_LNKSTA_CLS_5_0GB);
  5131. if (ret && ret != -EPROBE_DEFER)
  5132. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5133. rc_num, ret);
  5134. }
  5135. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5136. retry:
  5137. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5138. if (ret) {
  5139. if (ret == -EPROBE_DEFER) {
  5140. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5141. goto out;
  5142. }
  5143. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5144. rc_num, ret);
  5145. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5146. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5147. goto retry;
  5148. } else {
  5149. goto out;
  5150. }
  5151. }
  5152. plat_priv->rc_num = rc_num;
  5153. out:
  5154. return ret;
  5155. }
  5156. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5157. {
  5158. struct device *dev = &plat_priv->plat_dev->dev;
  5159. const __be32 *prop;
  5160. int ret = 0, prop_len = 0, rc_count, i;
  5161. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5162. if (!prop || !prop_len) {
  5163. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5164. goto out;
  5165. }
  5166. rc_count = prop_len / sizeof(__be32);
  5167. for (i = 0; i < rc_count; i++) {
  5168. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5169. if (!ret)
  5170. break;
  5171. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5172. goto out;
  5173. }
  5174. ret = pci_register_driver(&cnss_pci_driver);
  5175. if (ret) {
  5176. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5177. ret);
  5178. goto out;
  5179. }
  5180. if (!plat_priv->bus_priv) {
  5181. cnss_pr_err("Failed to probe PCI driver\n");
  5182. ret = -ENODEV;
  5183. goto unreg_pci;
  5184. }
  5185. return 0;
  5186. unreg_pci:
  5187. pci_unregister_driver(&cnss_pci_driver);
  5188. out:
  5189. return ret;
  5190. }
  5191. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5192. {
  5193. pci_unregister_driver(&cnss_pci_driver);
  5194. }