main.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2016-2021, The Linux Foundation. All rights reserved. */
  3. #ifndef _CNSS_MAIN_H
  4. #define _CNSS_MAIN_H
  5. #if IS_ENABLED(CONFIG_ARM) || IS_ENABLED(CONFIG_ARM64)
  6. #include <asm/arch_timer.h>
  7. #endif
  8. #if IS_ENABLED(CONFIG_ESOC)
  9. #include <linux/esoc_client.h>
  10. #endif
  11. #include <linux/etherdevice.h>
  12. #include <linux/firmware.h>
  13. #if IS_ENABLED(CONFIG_INTERCONNECT)
  14. #include <linux/interconnect.h>
  15. #endif
  16. #include <linux/mailbox_client.h>
  17. #include <linux/pm_qos.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/time64.h>
  20. #include <net/cnss2.h>
  21. #if IS_ENABLED(CONFIG_QCOM_MEMORY_DUMP_V2)
  22. #include <soc/qcom/memory_dump.h>
  23. #endif
  24. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART) || \
  25. IS_ENABLED(CONFIG_QCOM_RAMDUMP)
  26. #include <soc/qcom/qcom_ramdump.h>
  27. #endif
  28. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
  29. #include <soc/qcom/subsystem_notif.h>
  30. #include <soc/qcom/subsystem_restart.h>
  31. #endif
  32. #include "qmi.h"
  33. #define MAX_NO_OF_MAC_ADDR 4
  34. #define QMI_WLFW_MAX_TIMESTAMP_LEN 32
  35. #define QMI_WLFW_MAX_NUM_MEM_SEG 32
  36. #define QMI_WLFW_MAX_BUILD_ID_LEN 128
  37. #define CNSS_RDDM_TIMEOUT_MS 20000
  38. #define RECOVERY_TIMEOUT 60000
  39. #define WLAN_WD_TIMEOUT_MS 60000
  40. #define WLAN_COLD_BOOT_CAL_TIMEOUT 60000
  41. #define WLAN_MISSION_MODE_TIMEOUT 30000
  42. #define TIME_CLOCK_FREQ_HZ 19200000
  43. #define CNSS_RAMDUMP_MAGIC 0x574C414E
  44. #define CNSS_RAMDUMP_VERSION 0
  45. #define MAX_FIRMWARE_NAME_LEN 40
  46. #define FW_V2_NUMBER 2
  47. #define POWER_ON_RETRY_MAX_TIMES 3
  48. #define POWER_ON_RETRY_DELAY_MS 200
  49. #define CNSS_EVENT_SYNC BIT(0)
  50. #define CNSS_EVENT_UNINTERRUPTIBLE BIT(1)
  51. #define CNSS_EVENT_UNKILLABLE BIT(2)
  52. #define CNSS_EVENT_SYNC_UNINTERRUPTIBLE (CNSS_EVENT_SYNC | \
  53. CNSS_EVENT_UNINTERRUPTIBLE)
  54. #define CNSS_EVENT_SYNC_UNKILLABLE (CNSS_EVENT_SYNC | CNSS_EVENT_UNKILLABLE)
  55. enum cnss_dev_bus_type {
  56. CNSS_BUS_NONE = -1,
  57. CNSS_BUS_PCI,
  58. };
  59. struct cnss_vreg_cfg {
  60. const char *name;
  61. u32 min_uv;
  62. u32 max_uv;
  63. u32 load_ua;
  64. u32 delay_us;
  65. u32 need_unvote;
  66. };
  67. struct cnss_vreg_info {
  68. struct list_head list;
  69. struct regulator *reg;
  70. struct cnss_vreg_cfg cfg;
  71. u32 enabled;
  72. };
  73. enum cnss_vreg_type {
  74. CNSS_VREG_PRIM,
  75. };
  76. struct cnss_clk_cfg {
  77. const char *name;
  78. u32 freq;
  79. u32 required;
  80. };
  81. struct cnss_clk_info {
  82. struct list_head list;
  83. struct clk *clk;
  84. struct cnss_clk_cfg cfg;
  85. u32 enabled;
  86. };
  87. struct cnss_pinctrl_info {
  88. struct pinctrl *pinctrl;
  89. struct pinctrl_state *bootstrap_active;
  90. struct pinctrl_state *wlan_en_active;
  91. struct pinctrl_state *wlan_en_sleep;
  92. int bt_en_gpio;
  93. int xo_clk_gpio; /*qca6490 only */
  94. };
  95. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
  96. struct cnss_subsys_info {
  97. struct subsys_device *subsys_device;
  98. struct subsys_desc subsys_desc;
  99. void *subsys_handle;
  100. };
  101. #endif
  102. struct cnss_ramdump_info {
  103. void *ramdump_dev;
  104. unsigned long ramdump_size;
  105. void *ramdump_va;
  106. phys_addr_t ramdump_pa;
  107. #if IS_ENABLED(CONFIG_QCOM_MEMORY_DUMP_V2)
  108. struct msm_dump_data dump_data;
  109. #endif
  110. };
  111. struct cnss_dump_seg {
  112. unsigned long address;
  113. void *v_address;
  114. unsigned long size;
  115. u32 type;
  116. };
  117. struct cnss_dump_data {
  118. u32 version;
  119. u32 magic;
  120. char name[32];
  121. phys_addr_t paddr;
  122. int nentries;
  123. u32 seg_version;
  124. };
  125. struct cnss_ramdump_info_v2 {
  126. void *ramdump_dev;
  127. unsigned long ramdump_size;
  128. void *dump_data_vaddr;
  129. u8 dump_data_valid;
  130. struct cnss_dump_data dump_data;
  131. };
  132. #if IS_ENABLED(CONFIG_ESOC)
  133. struct cnss_esoc_info {
  134. struct esoc_desc *esoc_desc;
  135. u8 notify_modem_status;
  136. void *modem_notify_handler;
  137. int modem_current_status;
  138. };
  139. #endif
  140. #if IS_ENABLED(CONFIG_INTERCONNECT)
  141. /**
  142. * struct cnss_bus_bw_cfg - Interconnect vote data
  143. * @avg_bw: Vote for average bandwidth
  144. * @peak_bw: Vote for peak bandwidth
  145. */
  146. struct cnss_bus_bw_cfg {
  147. u32 avg_bw;
  148. u32 peak_bw;
  149. };
  150. /* Number of bw votes (avg, peak) entries that ICC requires */
  151. #define CNSS_ICC_VOTE_MAX 2
  152. /**
  153. * struct cnss_bus_bw_info - Bus bandwidth config for interconnect path
  154. * @list: Kernel linked list
  155. * @icc_name: Name of interconnect path as defined in Device tree
  156. * @icc_path: Interconnect path data structure
  157. * @cfg_table: Interconnect vote data for average and peak bandwidth
  158. */
  159. struct cnss_bus_bw_info {
  160. struct list_head list;
  161. const char *icc_name;
  162. struct icc_path *icc_path;
  163. struct cnss_bus_bw_cfg *cfg_table;
  164. };
  165. #endif
  166. /**
  167. * struct cnss_interconnect_cfg - CNSS platform interconnect config
  168. * @list_head: List of interconnect path bandwidth configs
  169. * @path_count: Count of interconnect path configured in device tree
  170. * @current_bw_vote: WLAN driver provided bandwidth vote
  171. * @bus_bw_cfg_count: Number of bandwidth configs for voting. It is the array
  172. * size of struct cnss_bus_bw_info.cfg_table
  173. */
  174. struct cnss_interconnect_cfg {
  175. struct list_head list_head;
  176. u32 path_count;
  177. int current_bw_vote;
  178. u32 bus_bw_cfg_count;
  179. };
  180. struct cnss_fw_mem {
  181. size_t size;
  182. void *va;
  183. phys_addr_t pa;
  184. u8 valid;
  185. u32 type;
  186. unsigned long attrs;
  187. };
  188. struct wlfw_rf_chip_info {
  189. u32 chip_id;
  190. u32 chip_family;
  191. };
  192. struct wlfw_rf_board_info {
  193. u32 board_id;
  194. };
  195. struct wlfw_soc_info {
  196. u32 soc_id;
  197. };
  198. struct wlfw_fw_version_info {
  199. u32 fw_version;
  200. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN + 1];
  201. };
  202. enum cnss_mem_type {
  203. CNSS_MEM_TYPE_MSA,
  204. CNSS_MEM_TYPE_DDR,
  205. CNSS_MEM_BDF,
  206. CNSS_MEM_M3,
  207. CNSS_MEM_CAL_V01,
  208. CNSS_MEM_DPD_V01,
  209. };
  210. enum cnss_fw_dump_type {
  211. CNSS_FW_IMAGE,
  212. CNSS_FW_RDDM,
  213. CNSS_FW_REMOTE_HEAP,
  214. CNSS_FW_DUMP_TYPE_MAX,
  215. };
  216. struct cnss_dump_entry {
  217. u32 type;
  218. u32 entry_start;
  219. u32 entry_num;
  220. };
  221. struct cnss_dump_meta_info {
  222. u32 magic;
  223. u32 version;
  224. u32 chipset;
  225. u32 total_entries;
  226. struct cnss_dump_entry entry[CNSS_FW_DUMP_TYPE_MAX];
  227. };
  228. enum cnss_driver_event_type {
  229. CNSS_DRIVER_EVENT_SERVER_ARRIVE,
  230. CNSS_DRIVER_EVENT_SERVER_EXIT,
  231. CNSS_DRIVER_EVENT_REQUEST_MEM,
  232. CNSS_DRIVER_EVENT_FW_MEM_READY,
  233. CNSS_DRIVER_EVENT_FW_READY,
  234. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_START,
  235. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  236. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  237. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  238. CNSS_DRIVER_EVENT_RECOVERY,
  239. CNSS_DRIVER_EVENT_FORCE_FW_ASSERT,
  240. CNSS_DRIVER_EVENT_POWER_UP,
  241. CNSS_DRIVER_EVENT_POWER_DOWN,
  242. CNSS_DRIVER_EVENT_IDLE_RESTART,
  243. CNSS_DRIVER_EVENT_IDLE_SHUTDOWN,
  244. CNSS_DRIVER_EVENT_IMS_WFC_CALL_IND,
  245. CNSS_DRIVER_EVENT_WLFW_TWT_CFG_IND,
  246. CNSS_DRIVER_EVENT_QDSS_TRACE_REQ_MEM,
  247. CNSS_DRIVER_EVENT_FW_MEM_FILE_SAVE,
  248. CNSS_DRIVER_EVENT_QDSS_TRACE_FREE,
  249. CNSS_DRIVER_EVENT_QDSS_TRACE_REQ_DATA,
  250. CNSS_DRIVER_EVENT_MAX,
  251. };
  252. enum cnss_driver_state {
  253. CNSS_QMI_WLFW_CONNECTED = 0,
  254. CNSS_FW_MEM_READY,
  255. CNSS_FW_READY,
  256. CNSS_IN_COLD_BOOT_CAL,
  257. CNSS_DRIVER_LOADING,
  258. CNSS_DRIVER_UNLOADING = 5,
  259. CNSS_DRIVER_IDLE_RESTART,
  260. CNSS_DRIVER_IDLE_SHUTDOWN,
  261. CNSS_DRIVER_PROBED,
  262. CNSS_DRIVER_RECOVERY,
  263. CNSS_FW_BOOT_RECOVERY = 10,
  264. CNSS_DEV_ERR_NOTIFY,
  265. CNSS_DRIVER_DEBUG,
  266. CNSS_COEX_CONNECTED,
  267. CNSS_IMS_CONNECTED,
  268. CNSS_IN_SUSPEND_RESUME = 15,
  269. CNSS_IN_REBOOT,
  270. CNSS_COLD_BOOT_CAL_DONE,
  271. CNSS_IN_PANIC,
  272. CNSS_QMI_DEL_SERVER,
  273. CNSS_QMI_DMS_CONNECTED = 20,
  274. CNSS_DAEMON_CONNECTED,
  275. CNSS_PCI_PROBE_DONE,
  276. };
  277. struct cnss_recovery_data {
  278. enum cnss_recovery_reason reason;
  279. };
  280. enum cnss_pins {
  281. CNSS_WLAN_EN,
  282. CNSS_PCIE_TXP,
  283. CNSS_PCIE_TXN,
  284. CNSS_PCIE_RXP,
  285. CNSS_PCIE_RXN,
  286. CNSS_PCIE_REFCLKP,
  287. CNSS_PCIE_REFCLKN,
  288. CNSS_PCIE_RST,
  289. CNSS_PCIE_WAKE,
  290. };
  291. struct cnss_pin_connect_result {
  292. u32 fw_pwr_pin_result;
  293. u32 fw_phy_io_pin_result;
  294. u32 fw_rf_pin_result;
  295. u32 host_pin_result;
  296. };
  297. enum cnss_debug_quirks {
  298. LINK_DOWN_SELF_RECOVERY,
  299. SKIP_DEVICE_BOOT,
  300. USE_CORE_ONLY_FW,
  301. SKIP_RECOVERY,
  302. QMI_BYPASS,
  303. ENABLE_WALTEST,
  304. ENABLE_PCI_LINK_DOWN_PANIC,
  305. FBC_BYPASS,
  306. ENABLE_DAEMON_SUPPORT,
  307. DISABLE_DRV,
  308. DISABLE_IO_COHERENCY,
  309. IGNORE_PCI_LINK_FAILURE,
  310. DISABLE_TIME_SYNC,
  311. };
  312. enum cnss_bdf_type {
  313. CNSS_BDF_BIN,
  314. CNSS_BDF_ELF,
  315. CNSS_BDF_REGDB = 4,
  316. CNSS_BDF_HDS = 6,
  317. };
  318. enum cnss_cal_status {
  319. CNSS_CAL_DONE,
  320. CNSS_CAL_TIMEOUT,
  321. CNSS_CAL_FAILURE,
  322. };
  323. struct cnss_cal_info {
  324. enum cnss_cal_status cal_status;
  325. };
  326. struct cnss_control_params {
  327. unsigned long quirks;
  328. unsigned int mhi_timeout;
  329. unsigned int mhi_m2_timeout;
  330. unsigned int qmi_timeout;
  331. unsigned int bdf_type;
  332. unsigned int time_sync_period;
  333. };
  334. struct cnss_tcs_info {
  335. resource_size_t cmd_base_addr;
  336. void __iomem *cmd_base_addr_io;
  337. };
  338. struct cnss_cpr_info {
  339. resource_size_t tcs_cmd_data_addr;
  340. void __iomem *tcs_cmd_data_addr_io;
  341. u32 cpr_pmic_addr;
  342. u32 voltage;
  343. };
  344. enum cnss_ce_index {
  345. CNSS_CE_00,
  346. CNSS_CE_01,
  347. CNSS_CE_02,
  348. CNSS_CE_03,
  349. CNSS_CE_04,
  350. CNSS_CE_05,
  351. CNSS_CE_06,
  352. CNSS_CE_07,
  353. CNSS_CE_08,
  354. CNSS_CE_09,
  355. CNSS_CE_10,
  356. CNSS_CE_11,
  357. CNSS_CE_COMMON,
  358. };
  359. struct cnss_dms_data {
  360. u32 mac_valid;
  361. u8 mac[QMI_WLFW_MAC_ADDR_SIZE_V01];
  362. };
  363. enum cnss_timeout_type {
  364. CNSS_TIMEOUT_QMI,
  365. CNSS_TIMEOUT_POWER_UP,
  366. CNSS_TIMEOUT_IDLE_RESTART,
  367. CNSS_TIMEOUT_CALIBRATION,
  368. CNSS_TIMEOUT_WLAN_WATCHDOG,
  369. CNSS_TIMEOUT_RDDM,
  370. CNSS_TIMEOUT_RECOVERY,
  371. CNSS_TIMEOUT_DAEMON_CONNECTION,
  372. };
  373. struct cnss_plat_data {
  374. struct platform_device *plat_dev;
  375. void *bus_priv;
  376. enum cnss_dev_bus_type bus_type;
  377. struct list_head vreg_list;
  378. struct list_head clk_list;
  379. struct cnss_pinctrl_info pinctrl_info;
  380. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
  381. struct cnss_subsys_info subsys_info;
  382. #endif
  383. struct cnss_ramdump_info ramdump_info;
  384. struct cnss_ramdump_info_v2 ramdump_info_v2;
  385. #if IS_ENABLED(CONFIG_ESOC)
  386. struct cnss_esoc_info esoc_info;
  387. #endif
  388. struct cnss_interconnect_cfg icc;
  389. struct notifier_block modem_nb;
  390. struct notifier_block reboot_nb;
  391. struct notifier_block panic_nb;
  392. struct cnss_platform_cap cap;
  393. struct pm_qos_request qos_request;
  394. struct cnss_device_version device_version;
  395. u32 rc_num;
  396. unsigned long device_id;
  397. enum cnss_driver_status driver_status;
  398. u32 recovery_count;
  399. u8 recovery_enabled;
  400. u8 hds_enabled;
  401. unsigned long driver_state;
  402. struct list_head event_list;
  403. spinlock_t event_lock; /* spinlock for driver work event handling */
  404. struct work_struct event_work;
  405. struct workqueue_struct *event_wq;
  406. struct work_struct recovery_work;
  407. struct delayed_work wlan_reg_driver_work;
  408. struct qmi_handle qmi_wlfw;
  409. struct qmi_handle qmi_dms;
  410. struct wlfw_rf_chip_info chip_info;
  411. struct wlfw_rf_board_info board_info;
  412. struct wlfw_soc_info soc_info;
  413. struct wlfw_fw_version_info fw_version_info;
  414. struct cnss_dev_mem_info dev_mem_info[CNSS_MAX_DEV_MEM_NUM];
  415. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN + 1];
  416. u32 otp_version;
  417. u32 fw_mem_seg_len;
  418. struct cnss_fw_mem fw_mem[QMI_WLFW_MAX_NUM_MEM_SEG];
  419. struct cnss_fw_mem m3_mem;
  420. struct cnss_fw_mem *cal_mem;
  421. u64 cal_time;
  422. bool cbc_file_download;
  423. u32 cal_file_size;
  424. struct completion daemon_connected;
  425. u32 qdss_mem_seg_len;
  426. struct cnss_fw_mem qdss_mem[QMI_WLFW_MAX_NUM_MEM_SEG];
  427. u32 *qdss_reg;
  428. struct cnss_pin_connect_result pin_result;
  429. struct dentry *root_dentry;
  430. atomic_t pm_count;
  431. struct timer_list fw_boot_timer;
  432. struct completion power_up_complete;
  433. struct completion cal_complete;
  434. struct mutex dev_lock; /* mutex for register access through debugfs */
  435. struct mutex driver_ops_lock; /* mutex for external driver ops */
  436. u32 device_freq_hz;
  437. u32 diag_reg_read_addr;
  438. u32 diag_reg_read_mem_type;
  439. u32 diag_reg_read_len;
  440. u8 *diag_reg_read_buf;
  441. u8 cal_done;
  442. u8 powered_on;
  443. u8 use_fw_path_with_prefix;
  444. char firmware_name[MAX_FIRMWARE_NAME_LEN];
  445. char fw_fallback_name[MAX_FIRMWARE_NAME_LEN];
  446. struct completion rddm_complete;
  447. struct completion recovery_complete;
  448. struct cnss_control_params ctrl_params;
  449. struct cnss_cpr_info cpr_info;
  450. u64 antenna;
  451. u64 grant;
  452. struct qmi_handle coex_qmi;
  453. struct qmi_handle ims_qmi;
  454. struct qmi_txn txn;
  455. struct wakeup_source *recovery_ws;
  456. u64 dynamic_feature;
  457. void *get_info_cb_ctx;
  458. int (*get_info_cb)(void *ctx, void *event, int event_len);
  459. bool cbc_enabled;
  460. u8 use_pm_domain;
  461. u8 use_nv_mac;
  462. u8 set_wlaon_pwr_ctrl;
  463. struct cnss_tcs_info tcs_info;
  464. bool fw_pcie_gen_switch;
  465. u8 pcie_gen_speed;
  466. struct cnss_dms_data dms;
  467. int power_up_error;
  468. u32 hw_trc_override;
  469. struct mbox_client mbox_client_data;
  470. struct mbox_chan *mbox_chan;
  471. const char *vreg_ol_cpr, *vreg_ipa;
  472. bool adsp_pc_enabled;
  473. u64 feature_list;
  474. };
  475. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  476. static inline u64 cnss_get_host_timestamp(struct cnss_plat_data *plat_priv)
  477. {
  478. u64 ticks = __arch_counter_get_cntvct();
  479. do_div(ticks, TIME_CLOCK_FREQ_HZ / 100000);
  480. return ticks * 10;
  481. }
  482. #else
  483. static inline u64 cnss_get_host_timestamp(struct cnss_plat_data *plat_priv)
  484. {
  485. struct timespec64 ts;
  486. ktime_get_ts64(&ts);
  487. return (ts.tv_sec * 1000000) + (ts.tv_nsec / 1000);
  488. }
  489. #endif
  490. struct cnss_plat_data *cnss_get_plat_priv(struct platform_device *plat_dev);
  491. void cnss_pm_stay_awake(struct cnss_plat_data *plat_priv);
  492. void cnss_pm_relax(struct cnss_plat_data *plat_priv);
  493. int cnss_driver_event_post(struct cnss_plat_data *plat_priv,
  494. enum cnss_driver_event_type type,
  495. u32 flags, void *data);
  496. int cnss_get_vreg_type(struct cnss_plat_data *plat_priv,
  497. enum cnss_vreg_type type);
  498. void cnss_put_vreg_type(struct cnss_plat_data *plat_priv,
  499. enum cnss_vreg_type type);
  500. int cnss_vreg_on_type(struct cnss_plat_data *plat_priv,
  501. enum cnss_vreg_type type);
  502. int cnss_vreg_off_type(struct cnss_plat_data *plat_priv,
  503. enum cnss_vreg_type type);
  504. int cnss_get_clk(struct cnss_plat_data *plat_priv);
  505. void cnss_put_clk(struct cnss_plat_data *plat_priv);
  506. int cnss_vreg_unvote_type(struct cnss_plat_data *plat_priv,
  507. enum cnss_vreg_type type);
  508. int cnss_get_pinctrl(struct cnss_plat_data *plat_priv);
  509. int cnss_power_on_device(struct cnss_plat_data *plat_priv);
  510. void cnss_power_off_device(struct cnss_plat_data *plat_priv);
  511. bool cnss_is_device_powered_on(struct cnss_plat_data *plat_priv);
  512. int cnss_register_subsys(struct cnss_plat_data *plat_priv);
  513. void cnss_unregister_subsys(struct cnss_plat_data *plat_priv);
  514. int cnss_register_ramdump(struct cnss_plat_data *plat_priv);
  515. void cnss_unregister_ramdump(struct cnss_plat_data *plat_priv);
  516. int cnss_do_ramdump(struct cnss_plat_data *plat_priv);
  517. int cnss_do_elf_ramdump(struct cnss_plat_data *plat_priv);
  518. void cnss_set_pin_connect_status(struct cnss_plat_data *plat_priv);
  519. int cnss_get_cpr_info(struct cnss_plat_data *plat_priv);
  520. int cnss_update_cpr_info(struct cnss_plat_data *plat_priv);
  521. int cnss_va_to_pa(struct device *dev, size_t size, void *va, dma_addr_t dma,
  522. phys_addr_t *pa, unsigned long attrs);
  523. int cnss_minidump_add_region(struct cnss_plat_data *plat_priv,
  524. enum cnss_fw_dump_type type, int seg_no,
  525. void *va, phys_addr_t pa, size_t size);
  526. int cnss_minidump_remove_region(struct cnss_plat_data *plat_priv,
  527. enum cnss_fw_dump_type type, int seg_no,
  528. void *va, phys_addr_t pa, size_t size);
  529. int cnss_enable_int_pow_amp_vreg(struct cnss_plat_data *plat_priv);
  530. int cnss_get_tcs_info(struct cnss_plat_data *plat_priv);
  531. unsigned int cnss_get_timeout(struct cnss_plat_data *plat_priv,
  532. enum cnss_timeout_type);
  533. int cnss_aop_mbox_init(struct cnss_plat_data *plat_priv);
  534. int cnss_request_firmware_direct(struct cnss_plat_data *plat_priv,
  535. const struct firmware **fw_entry,
  536. const char *filename);
  537. int cnss_set_feature_list(struct cnss_plat_data *plat_priv,
  538. enum cnss_feature_v01 feature);
  539. int cnss_get_feature_list(struct cnss_plat_data *plat_priv,
  540. u64 *feature_list);
  541. #endif /* _CNSS_MAIN_H */