lpass-cdc-wsa-macro.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/thermal.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "lpass-cdc.h"
  18. #include "lpass-cdc-comp.h"
  19. #include "lpass-cdc-registers.h"
  20. #include "lpass-cdc-wsa-macro.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_WSA_MACRO_MAX_OFFSET 0x1000
  24. #define LPASS_CDC_WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define LPASS_CDC_WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define LPASS_CDC_WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define LPASS_CDC_WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define NUM_INTERPOLATORS 2
  38. #define LPASS_CDC_WSA_MACRO_MUX_INP_SHFT 0x3
  39. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK1 0x07
  40. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK2 0x38
  41. #define LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET 0x8
  42. #define LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET 0x4
  43. #define LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET \
  44. (LPASS_CDC_WSA_COMPANDER1_CTL0 - LPASS_CDC_WSA_COMPANDER0_CTL0)
  45. #define LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET \
  46. (LPASS_CDC_WSA_SOFTCLIP1_CRC - LPASS_CDC_WSA_SOFTCLIP0_CRC)
  47. #define LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET \
  48. (LPASS_CDC_WSA_RX1_RX_PATH_CTL - LPASS_CDC_WSA_RX0_RX_PATH_CTL)
  49. #define LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  50. #define LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  51. #define LPASS_CDC_WSA_MACRO_FS_RATE_MASK 0x0F
  52. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK 0x03
  53. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK 0x18
  54. #define LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT 0x2
  55. #define LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE 11
  56. enum {
  57. LPASS_CDC_WSA_MACRO_RX0 = 0,
  58. LPASS_CDC_WSA_MACRO_RX1,
  59. LPASS_CDC_WSA_MACRO_RX_MIX,
  60. LPASS_CDC_WSA_MACRO_RX_MIX0 = LPASS_CDC_WSA_MACRO_RX_MIX,
  61. LPASS_CDC_WSA_MACRO_RX_MIX1,
  62. LPASS_CDC_WSA_MACRO_RX4,
  63. LPASS_CDC_WSA_MACRO_RX5,
  64. LPASS_CDC_WSA_MACRO_RX_MAX,
  65. };
  66. enum {
  67. LPASS_CDC_WSA_MACRO_TX0 = 0,
  68. LPASS_CDC_WSA_MACRO_TX1,
  69. LPASS_CDC_WSA_MACRO_TX_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_WSA_MACRO_EC0_MUX = 0,
  73. LPASS_CDC_WSA_MACRO_EC1_MUX,
  74. LPASS_CDC_WSA_MACRO_EC_MUX_MAX,
  75. };
  76. enum {
  77. LPASS_CDC_WSA_MACRO_COMP1, /* SPK_L */
  78. LPASS_CDC_WSA_MACRO_COMP2, /* SPK_R */
  79. LPASS_CDC_WSA_MACRO_COMP_MAX
  80. };
  81. enum {
  82. LPASS_CDC_WSA_MACRO_SOFTCLIP0, /* RX0 */
  83. LPASS_CDC_WSA_MACRO_SOFTCLIP1, /* RX1 */
  84. LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX
  85. };
  86. enum {
  87. INTn_1_INP_SEL_ZERO = 0,
  88. INTn_1_INP_SEL_RX0,
  89. INTn_1_INP_SEL_RX1,
  90. INTn_1_INP_SEL_RX2,
  91. INTn_1_INP_SEL_RX3,
  92. INTn_1_INP_SEL_RX4,
  93. INTn_1_INP_SEL_RX5,
  94. INTn_1_INP_SEL_DEC0,
  95. INTn_1_INP_SEL_DEC1,
  96. };
  97. enum {
  98. INTn_2_INP_SEL_ZERO = 0,
  99. INTn_2_INP_SEL_RX0,
  100. INTn_2_INP_SEL_RX1,
  101. INTn_2_INP_SEL_RX2,
  102. INTn_2_INP_SEL_RX3,
  103. INTn_2_INP_SEL_RX4,
  104. INTn_2_INP_SEL_RX5,
  105. };
  106. enum {
  107. WSA_MODE_21DB,
  108. WSA_MODE_19P5DB,
  109. WSA_MODE_18DB,
  110. WSA_MODE_16P5DB,
  111. WSA_MODE_15DB,
  112. WSA_MODE_13P5DB,
  113. WSA_MODE_12DB,
  114. WSA_MODE_10P5DB,
  115. WSA_MODE_9DB,
  116. WSA_MODE_MAX
  117. };
  118. static struct lpass_cdc_comp_setting comp_setting_table[WSA_MODE_MAX] =
  119. {
  120. {42, 0, 42},
  121. {39, 0, 42},
  122. {36, 0, 42},
  123. {33, 0, 42},
  124. {30, 0, 42},
  125. {27, 0, 42},
  126. {24, 0, 42},
  127. {21, 0, 42},
  128. {18, 0, 42},
  129. };
  130. struct interp_sample_rate {
  131. int sample_rate;
  132. int rate_val;
  133. };
  134. /*
  135. * Structure used to update codec
  136. * register defaults after reset
  137. */
  138. struct lpass_cdc_wsa_macro_reg_mask_val {
  139. u16 reg;
  140. u8 mask;
  141. u8 val;
  142. };
  143. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  144. {8000, 0x0}, /* 8K */
  145. {16000, 0x1}, /* 16K */
  146. {24000, -EINVAL},/* 24K */
  147. {32000, 0x3}, /* 32K */
  148. {48000, 0x4}, /* 48K */
  149. {96000, 0x5}, /* 96K */
  150. {192000, 0x6}, /* 192K */
  151. {384000, 0x7}, /* 384K */
  152. {44100, 0x8}, /* 44.1K */
  153. };
  154. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  155. {48000, 0x4}, /* 48K */
  156. {96000, 0x5}, /* 96K */
  157. {192000, 0x6}, /* 192K */
  158. };
  159. #define LPASS_CDC_WSA_MACRO_SWR_STRING_LEN 80
  160. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable);
  161. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  162. struct snd_pcm_hw_params *params,
  163. struct snd_soc_dai *dai);
  164. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  165. unsigned int *tx_num, unsigned int *tx_slot,
  166. unsigned int *rx_num, unsigned int *rx_slot);
  167. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  168. /* Hold instance to soundwire platform device */
  169. struct lpass_cdc_wsa_macro_swr_ctrl_data {
  170. struct platform_device *wsa_swr_pdev;
  171. };
  172. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data {
  173. void *handle; /* holds codec private data */
  174. int (*read)(void *handle, int reg);
  175. int (*write)(void *handle, int reg, int val);
  176. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  177. int (*clk)(void *handle, bool enable);
  178. int (*core_vote)(void *handle, bool enable);
  179. int (*handle_irq)(void *handle,
  180. irqreturn_t (*swrm_irq_handler)(int irq,
  181. void *data),
  182. void *swrm_handle,
  183. int action);
  184. };
  185. enum {
  186. LPASS_CDC_WSA_MACRO_AIF_INVALID = 0,
  187. LPASS_CDC_WSA_MACRO_AIF1_PB,
  188. LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  189. LPASS_CDC_WSA_MACRO_AIF_VI,
  190. LPASS_CDC_WSA_MACRO_AIF_ECHO,
  191. LPASS_CDC_WSA_MACRO_MAX_DAIS,
  192. };
  193. #define LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX 3
  194. /*
  195. * @dev: wsa macro device pointer
  196. * @comp_enabled: compander enable mixer value set
  197. * @ec_hq: echo HQ enable mixer value set
  198. * @prim_int_users: Users of interpolator
  199. * @wsa_mclk_users: WSA MCLK users count
  200. * @swr_clk_users: SWR clk users count
  201. * @vi_feed_value: VI sense mask
  202. * @mclk_lock: to lock mclk operations
  203. * @swr_clk_lock: to lock swr master clock operations
  204. * @swr_ctrl_data: SoundWire data structure
  205. * @swr_plat_data: Soundwire platform data
  206. * @lpass_cdc_wsa_macro_add_child_devices_work: work for adding child devices
  207. * @wsa_swr_gpio_p: used by pinctrl API
  208. * @component: codec handle
  209. * @rx_0_count: RX0 interpolation users
  210. * @rx_1_count: RX1 interpolation users
  211. * @active_ch_mask: channel mask for all AIF DAIs
  212. * @active_ch_cnt: channel count of all AIF DAIs
  213. * @rx_port_value: mixer ctl value of WSA RX MUXes
  214. * @wsa_io_base: Base address of WSA macro addr space
  215. */
  216. struct lpass_cdc_wsa_macro_priv {
  217. struct device *dev;
  218. int comp_enabled[LPASS_CDC_WSA_MACRO_COMP_MAX];
  219. int comp_mode[LPASS_CDC_WSA_MACRO_COMP_MAX];
  220. int ec_hq[LPASS_CDC_WSA_MACRO_RX1 + 1];
  221. u16 prim_int_users[LPASS_CDC_WSA_MACRO_RX1 + 1];
  222. u16 wsa_mclk_users;
  223. u16 swr_clk_users;
  224. bool dapm_mclk_enable;
  225. bool reset_swr;
  226. unsigned int vi_feed_value;
  227. struct mutex mclk_lock;
  228. struct mutex swr_clk_lock;
  229. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data;
  230. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data swr_plat_data;
  231. struct work_struct lpass_cdc_wsa_macro_add_child_devices_work;
  232. struct device_node *wsa_swr_gpio_p;
  233. struct snd_soc_component *component;
  234. int rx_0_count;
  235. int rx_1_count;
  236. unsigned long active_ch_mask[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  237. unsigned long active_ch_cnt[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  238. int rx_port_value[LPASS_CDC_WSA_MACRO_RX_MAX];
  239. char __iomem *wsa_io_base;
  240. struct platform_device *pdev_child_devices
  241. [LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX];
  242. int child_count;
  243. int ear_spkr_gain;
  244. int spkr_gain_offset;
  245. int spkr_mode;
  246. int is_softclip_on[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  247. int softclip_clk_users[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  248. char __iomem *mclk_mode_muxsel;
  249. u16 default_clk_id;
  250. u32 pcm_rate_vi;
  251. int wsa_digital_mute_status[LPASS_CDC_WSA_MACRO_RX_MAX];
  252. struct thermal_cooling_device *tcdev;
  253. uint32_t thermal_cur_state;
  254. uint32_t thermal_max_state;
  255. };
  256. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[];
  257. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  258. static const char *const rx_text[] = {
  259. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "DEC0", "DEC1"
  260. };
  261. static const char *const rx_mix_text[] = {
  262. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5",
  263. };
  264. static const char *const rx_mix_ec_text[] = {
  265. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  266. };
  267. static const char *const rx_mux_text[] = {
  268. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  269. };
  270. static const char *const rx_sidetone_mix_text[] = {
  271. "ZERO", "SRC0"
  272. };
  273. static const char * const lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text[] = {
  274. "OFF", "ON"
  275. };
  276. static const char * const lpass_cdc_wsa_macro_comp_mode_text[] = {
  277. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  278. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  279. };
  280. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  281. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  282. };
  283. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  284. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  285. };
  286. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  287. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text);
  288. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_comp_mode_enum,
  289. lpass_cdc_wsa_macro_comp_mode_text);
  290. /* RX INT0 */
  291. static const struct soc_enum rx0_prim_inp0_chain_enum =
  292. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  293. 0, 9, rx_text);
  294. static const struct soc_enum rx0_prim_inp1_chain_enum =
  295. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  296. 3, 9, rx_text);
  297. static const struct soc_enum rx0_prim_inp2_chain_enum =
  298. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  299. 3, 9, rx_text);
  300. static const struct soc_enum rx0_mix_chain_enum =
  301. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  302. 0, 7, rx_mix_text);
  303. static const struct soc_enum rx0_sidetone_mix_enum =
  304. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  305. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  306. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  307. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  308. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  309. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  310. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  311. static const struct snd_kcontrol_new rx0_mix_mux =
  312. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  313. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  314. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  315. /* RX INT1 */
  316. static const struct soc_enum rx1_prim_inp0_chain_enum =
  317. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  318. 0, 9, rx_text);
  319. static const struct soc_enum rx1_prim_inp1_chain_enum =
  320. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  321. 3, 9, rx_text);
  322. static const struct soc_enum rx1_prim_inp2_chain_enum =
  323. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  324. 3, 9, rx_text);
  325. static const struct soc_enum rx1_mix_chain_enum =
  326. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  327. 0, 7, rx_mix_text);
  328. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  329. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  330. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  331. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  332. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  333. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  334. static const struct snd_kcontrol_new rx1_mix_mux =
  335. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  336. static const struct soc_enum rx_mix_ec0_enum =
  337. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  338. 0, 3, rx_mix_ec_text);
  339. static const struct soc_enum rx_mix_ec1_enum =
  340. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  341. 3, 3, rx_mix_ec_text);
  342. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  343. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  344. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  345. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  346. static struct snd_soc_dai_ops lpass_cdc_wsa_macro_dai_ops = {
  347. .hw_params = lpass_cdc_wsa_macro_hw_params,
  348. .get_channel_map = lpass_cdc_wsa_macro_get_channel_map,
  349. .mute_stream = lpass_cdc_wsa_macro_mute_stream,
  350. };
  351. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[] = {
  352. {
  353. .name = "wsa_macro_rx1",
  354. .id = LPASS_CDC_WSA_MACRO_AIF1_PB,
  355. .playback = {
  356. .stream_name = "WSA_AIF1 Playback",
  357. .rates = LPASS_CDC_WSA_MACRO_RX_RATES,
  358. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  359. .rate_max = 384000,
  360. .rate_min = 8000,
  361. .channels_min = 1,
  362. .channels_max = 2,
  363. },
  364. .ops = &lpass_cdc_wsa_macro_dai_ops,
  365. },
  366. {
  367. .name = "wsa_macro_rx_mix",
  368. .id = LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  369. .playback = {
  370. .stream_name = "WSA_AIF_MIX1 Playback",
  371. .rates = LPASS_CDC_WSA_MACRO_RX_MIX_RATES,
  372. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  373. .rate_max = 192000,
  374. .rate_min = 48000,
  375. .channels_min = 1,
  376. .channels_max = 2,
  377. },
  378. .ops = &lpass_cdc_wsa_macro_dai_ops,
  379. },
  380. {
  381. .name = "wsa_macro_vifeedback",
  382. .id = LPASS_CDC_WSA_MACRO_AIF_VI,
  383. .capture = {
  384. .stream_name = "WSA_AIF_VI Capture",
  385. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  386. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  387. .rate_max = 48000,
  388. .rate_min = 8000,
  389. .channels_min = 1,
  390. .channels_max = 4,
  391. },
  392. .ops = &lpass_cdc_wsa_macro_dai_ops,
  393. },
  394. {
  395. .name = "wsa_macro_echo",
  396. .id = LPASS_CDC_WSA_MACRO_AIF_ECHO,
  397. .capture = {
  398. .stream_name = "WSA_AIF_ECHO Capture",
  399. .rates = LPASS_CDC_WSA_MACRO_ECHO_RATES,
  400. .formats = LPASS_CDC_WSA_MACRO_ECHO_FORMATS,
  401. .rate_max = 48000,
  402. .rate_min = 8000,
  403. .channels_min = 1,
  404. .channels_max = 2,
  405. },
  406. .ops = &lpass_cdc_wsa_macro_dai_ops,
  407. },
  408. };
  409. static bool lpass_cdc_wsa_macro_get_data(struct snd_soc_component *component,
  410. struct device **wsa_dev,
  411. struct lpass_cdc_wsa_macro_priv **wsa_priv,
  412. const char *func_name)
  413. {
  414. *wsa_dev = lpass_cdc_get_device_ptr(component->dev,
  415. WSA_MACRO);
  416. if (!(*wsa_dev)) {
  417. dev_err(component->dev,
  418. "%s: null device for macro!\n", func_name);
  419. return false;
  420. }
  421. *wsa_priv = dev_get_drvdata((*wsa_dev));
  422. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  423. dev_err(component->dev,
  424. "%s: priv is null for macro!\n", func_name);
  425. return false;
  426. }
  427. return true;
  428. }
  429. static int lpass_cdc_wsa_macro_set_port_map(struct snd_soc_component *component,
  430. u32 usecase, u32 size, void *data)
  431. {
  432. struct device *wsa_dev = NULL;
  433. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  434. struct swrm_port_config port_cfg;
  435. int ret = 0;
  436. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  437. return -EINVAL;
  438. memset(&port_cfg, 0, sizeof(port_cfg));
  439. port_cfg.uc = usecase;
  440. port_cfg.size = size;
  441. port_cfg.params = data;
  442. if (wsa_priv->swr_ctrl_data)
  443. ret = swrm_wcd_notify(
  444. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  445. SWR_SET_PORT_MAP, &port_cfg);
  446. return ret;
  447. }
  448. static int lpass_cdc_wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  449. u8 int_prim_fs_rate_reg_val,
  450. u32 sample_rate)
  451. {
  452. u8 int_1_mix1_inp;
  453. u32 j, port;
  454. u16 int_mux_cfg0, int_mux_cfg1;
  455. u16 int_fs_reg;
  456. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  457. u8 inp0_sel, inp1_sel, inp2_sel;
  458. struct snd_soc_component *component = dai->component;
  459. struct device *wsa_dev = NULL;
  460. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  461. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  462. return -EINVAL;
  463. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  464. LPASS_CDC_WSA_MACRO_RX_MAX) {
  465. int_1_mix1_inp = port;
  466. if ((int_1_mix1_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  467. (int_1_mix1_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  468. dev_err(wsa_dev,
  469. "%s: Invalid RX port, Dai ID is %d\n",
  470. __func__, dai->id);
  471. return -EINVAL;
  472. }
  473. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  474. /*
  475. * Loop through all interpolator MUX inputs and find out
  476. * to which interpolator input, the cdc_dma rx port
  477. * is connected
  478. */
  479. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  480. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET;
  481. int_mux_cfg0_val = snd_soc_component_read(component,
  482. int_mux_cfg0);
  483. int_mux_cfg1_val = snd_soc_component_read(component,
  484. int_mux_cfg1);
  485. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  486. inp1_sel = (int_mux_cfg0_val >>
  487. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  488. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  489. inp2_sel = (int_mux_cfg1_val >>
  490. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  491. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  492. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  493. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  494. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  495. int_fs_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  496. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  497. dev_dbg(wsa_dev,
  498. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  499. __func__, dai->id, j);
  500. dev_dbg(wsa_dev,
  501. "%s: set INT%u_1 sample rate to %u\n",
  502. __func__, j, sample_rate);
  503. /* sample_rate is in Hz */
  504. snd_soc_component_update_bits(component,
  505. int_fs_reg,
  506. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  507. int_prim_fs_rate_reg_val);
  508. }
  509. int_mux_cfg0 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int lpass_cdc_wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  515. u8 int_mix_fs_rate_reg_val,
  516. u32 sample_rate)
  517. {
  518. u8 int_2_inp;
  519. u32 j, port;
  520. u16 int_mux_cfg1, int_fs_reg;
  521. u8 int_mux_cfg1_val;
  522. struct snd_soc_component *component = dai->component;
  523. struct device *wsa_dev = NULL;
  524. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  525. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  526. return -EINVAL;
  527. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  528. LPASS_CDC_WSA_MACRO_RX_MAX) {
  529. int_2_inp = port;
  530. if ((int_2_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  531. (int_2_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  532. dev_err(wsa_dev,
  533. "%s: Invalid RX port, Dai ID is %d\n",
  534. __func__, dai->id);
  535. return -EINVAL;
  536. }
  537. int_mux_cfg1 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  538. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  539. int_mux_cfg1_val = snd_soc_component_read(component,
  540. int_mux_cfg1) &
  541. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  542. if (int_mux_cfg1_val == int_2_inp +
  543. INTn_2_INP_SEL_RX0) {
  544. int_fs_reg =
  545. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  546. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  547. dev_dbg(wsa_dev,
  548. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  549. __func__, dai->id, j);
  550. dev_dbg(wsa_dev,
  551. "%s: set INT%u_2 sample rate to %u\n",
  552. __func__, j, sample_rate);
  553. snd_soc_component_update_bits(component,
  554. int_fs_reg,
  555. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  556. int_mix_fs_rate_reg_val);
  557. }
  558. int_mux_cfg1 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  559. }
  560. }
  561. return 0;
  562. }
  563. static int lpass_cdc_wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  564. u32 sample_rate)
  565. {
  566. int rate_val = 0;
  567. int i, ret;
  568. /* set mixing path rate */
  569. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  570. if (sample_rate ==
  571. int_mix_sample_rate_val[i].sample_rate) {
  572. rate_val =
  573. int_mix_sample_rate_val[i].rate_val;
  574. break;
  575. }
  576. }
  577. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  578. (rate_val < 0))
  579. goto prim_rate;
  580. ret = lpass_cdc_wsa_macro_set_mix_interpolator_rate(dai,
  581. (u8) rate_val, sample_rate);
  582. prim_rate:
  583. /* set primary path sample rate */
  584. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  585. if (sample_rate ==
  586. int_prim_sample_rate_val[i].sample_rate) {
  587. rate_val =
  588. int_prim_sample_rate_val[i].rate_val;
  589. break;
  590. }
  591. }
  592. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  593. (rate_val < 0))
  594. return -EINVAL;
  595. ret = lpass_cdc_wsa_macro_set_prim_interpolator_rate(dai,
  596. (u8) rate_val, sample_rate);
  597. return ret;
  598. }
  599. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  600. struct snd_pcm_hw_params *params,
  601. struct snd_soc_dai *dai)
  602. {
  603. struct snd_soc_component *component = dai->component;
  604. int ret;
  605. struct device *wsa_dev = NULL;
  606. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  607. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  608. return -EINVAL;
  609. wsa_priv = dev_get_drvdata(wsa_dev);
  610. if (!wsa_priv)
  611. return -EINVAL;
  612. dev_dbg(component->dev,
  613. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  614. dai->name, dai->id, params_rate(params),
  615. params_channels(params));
  616. switch (substream->stream) {
  617. case SNDRV_PCM_STREAM_PLAYBACK:
  618. ret = lpass_cdc_wsa_macro_set_interpolator_rate(dai, params_rate(params));
  619. if (ret) {
  620. dev_err(component->dev,
  621. "%s: cannot set sample rate: %u\n",
  622. __func__, params_rate(params));
  623. return ret;
  624. }
  625. break;
  626. case SNDRV_PCM_STREAM_CAPTURE:
  627. if (dai->id == LPASS_CDC_WSA_MACRO_AIF_VI)
  628. wsa_priv->pcm_rate_vi = params_rate(params);
  629. default:
  630. break;
  631. }
  632. return 0;
  633. }
  634. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  635. unsigned int *tx_num, unsigned int *tx_slot,
  636. unsigned int *rx_num, unsigned int *rx_slot)
  637. {
  638. struct snd_soc_component *component = dai->component;
  639. struct device *wsa_dev = NULL;
  640. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  641. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  642. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  643. return -EINVAL;
  644. wsa_priv = dev_get_drvdata(wsa_dev);
  645. if (!wsa_priv)
  646. return -EINVAL;
  647. switch (dai->id) {
  648. case LPASS_CDC_WSA_MACRO_AIF_VI:
  649. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  650. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  651. break;
  652. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  653. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  654. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  655. LPASS_CDC_WSA_MACRO_RX_MAX) {
  656. mask |= (1 << temp);
  657. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  658. break;
  659. }
  660. if (mask & 0x0C)
  661. mask = mask >> 0x2;
  662. *rx_slot = mask;
  663. *rx_num = cnt;
  664. break;
  665. case LPASS_CDC_WSA_MACRO_AIF_ECHO:
  666. val = snd_soc_component_read(component,
  667. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  668. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK) {
  669. mask |= 0x2;
  670. cnt++;
  671. }
  672. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK) {
  673. mask |= 0x1;
  674. cnt++;
  675. }
  676. *tx_slot = mask;
  677. *tx_num = cnt;
  678. break;
  679. default:
  680. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  681. break;
  682. }
  683. return 0;
  684. }
  685. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  686. {
  687. struct snd_soc_component *component = dai->component;
  688. struct device *wsa_dev = NULL;
  689. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  690. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  691. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  692. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  693. bool adie_lb = false;
  694. if (mute)
  695. return 0;
  696. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  697. return -EINVAL;
  698. switch (dai->id) {
  699. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  700. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  701. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  702. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  703. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  704. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  705. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  706. dsm_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  707. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET) +
  708. LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET;
  709. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  710. int_mux_cfg1 = int_mux_cfg0 + 4;
  711. int_mux_cfg0_val = snd_soc_component_read(component,
  712. int_mux_cfg0);
  713. int_mux_cfg1_val = snd_soc_component_read(component,
  714. int_mux_cfg1);
  715. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  716. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  717. snd_soc_component_update_bits(component, reg,
  718. 0x20, 0x20);
  719. if (int_mux_cfg1_val & 0x07) {
  720. snd_soc_component_update_bits(component, reg,
  721. 0x20, 0x20);
  722. snd_soc_component_update_bits(component,
  723. mix_reg, 0x20, 0x20);
  724. }
  725. }
  726. }
  727. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  728. break;
  729. default:
  730. break;
  731. }
  732. return 0;
  733. }
  734. static int lpass_cdc_wsa_macro_mclk_enable(
  735. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  736. bool mclk_enable, bool dapm)
  737. {
  738. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  739. int ret = 0;
  740. if (regmap == NULL) {
  741. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  742. return -EINVAL;
  743. }
  744. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  745. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  746. mutex_lock(&wsa_priv->mclk_lock);
  747. if (mclk_enable) {
  748. if (wsa_priv->wsa_mclk_users == 0) {
  749. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  750. wsa_priv->default_clk_id,
  751. wsa_priv->default_clk_id,
  752. true);
  753. if (ret < 0) {
  754. dev_err_ratelimited(wsa_priv->dev,
  755. "%s: wsa request clock enable failed\n",
  756. __func__);
  757. goto exit;
  758. }
  759. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  760. true);
  761. regcache_mark_dirty(regmap);
  762. regcache_sync_region(regmap,
  763. WSA_START_OFFSET,
  764. WSA_MAX_OFFSET);
  765. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  766. regmap_update_bits(regmap,
  767. LPASS_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  768. regmap_update_bits(regmap,
  769. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  770. 0x01, 0x01);
  771. regmap_update_bits(regmap,
  772. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  773. 0x01, 0x01);
  774. }
  775. wsa_priv->wsa_mclk_users++;
  776. } else {
  777. if (wsa_priv->wsa_mclk_users <= 0) {
  778. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  779. __func__);
  780. wsa_priv->wsa_mclk_users = 0;
  781. goto exit;
  782. }
  783. wsa_priv->wsa_mclk_users--;
  784. if (wsa_priv->wsa_mclk_users == 0) {
  785. regmap_update_bits(regmap,
  786. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  787. 0x01, 0x00);
  788. regmap_update_bits(regmap,
  789. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  790. 0x01, 0x00);
  791. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  792. false);
  793. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  794. wsa_priv->default_clk_id,
  795. wsa_priv->default_clk_id,
  796. false);
  797. }
  798. }
  799. exit:
  800. mutex_unlock(&wsa_priv->mclk_lock);
  801. return ret;
  802. }
  803. static int lpass_cdc_wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  804. struct snd_kcontrol *kcontrol, int event)
  805. {
  806. struct snd_soc_component *component =
  807. snd_soc_dapm_to_component(w->dapm);
  808. int ret = 0;
  809. struct device *wsa_dev = NULL;
  810. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  811. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  812. return -EINVAL;
  813. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  814. switch (event) {
  815. case SND_SOC_DAPM_PRE_PMU:
  816. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  817. if (ret)
  818. wsa_priv->dapm_mclk_enable = false;
  819. else
  820. wsa_priv->dapm_mclk_enable = true;
  821. break;
  822. case SND_SOC_DAPM_POST_PMD:
  823. if (wsa_priv->dapm_mclk_enable)
  824. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  825. break;
  826. default:
  827. dev_err(wsa_priv->dev,
  828. "%s: invalid DAPM event %d\n", __func__, event);
  829. ret = -EINVAL;
  830. }
  831. return ret;
  832. }
  833. static int lpass_cdc_wsa_macro_event_handler(struct snd_soc_component *component,
  834. u16 event, u32 data)
  835. {
  836. struct device *wsa_dev = NULL;
  837. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  838. int ret = 0;
  839. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  840. return -EINVAL;
  841. switch (event) {
  842. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  843. trace_printk("%s, enter SSR down\n", __func__);
  844. if (wsa_priv->swr_ctrl_data) {
  845. swrm_wcd_notify(
  846. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  847. SWR_DEVICE_SSR_DOWN, NULL);
  848. }
  849. if ((!pm_runtime_enabled(wsa_dev) ||
  850. !pm_runtime_suspended(wsa_dev))) {
  851. ret = lpass_cdc_runtime_suspend(wsa_dev);
  852. if (!ret) {
  853. pm_runtime_disable(wsa_dev);
  854. pm_runtime_set_suspended(wsa_dev);
  855. pm_runtime_enable(wsa_dev);
  856. }
  857. }
  858. break;
  859. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  860. break;
  861. case LPASS_CDC_MACRO_EVT_SSR_UP:
  862. trace_printk("%s, enter SSR up\n", __func__);
  863. /* reset swr after ssr/pdr */
  864. wsa_priv->reset_swr = true;
  865. if (wsa_priv->swr_ctrl_data)
  866. swrm_wcd_notify(
  867. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  868. SWR_DEVICE_SSR_UP, NULL);
  869. break;
  870. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  871. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  872. break;
  873. }
  874. return 0;
  875. }
  876. static int lpass_cdc_wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  877. struct snd_kcontrol *kcontrol,
  878. int event)
  879. {
  880. struct snd_soc_component *component =
  881. snd_soc_dapm_to_component(w->dapm);
  882. struct device *wsa_dev = NULL;
  883. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  884. u8 val = 0x0;
  885. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  886. return -EINVAL;
  887. switch (wsa_priv->pcm_rate_vi) {
  888. case 48000:
  889. val = 0x04;
  890. break;
  891. case 24000:
  892. val = 0x02;
  893. break;
  894. case 8000:
  895. default:
  896. val = 0x00;
  897. break;
  898. }
  899. switch (event) {
  900. case SND_SOC_DAPM_POST_PMU:
  901. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  902. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  903. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  904. /* Enable V&I sensing */
  905. snd_soc_component_update_bits(component,
  906. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  907. 0x20, 0x20);
  908. snd_soc_component_update_bits(component,
  909. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  910. 0x20, 0x20);
  911. snd_soc_component_update_bits(component,
  912. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  913. 0x0F, val);
  914. snd_soc_component_update_bits(component,
  915. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  916. 0x0F, val);
  917. snd_soc_component_update_bits(component,
  918. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  919. 0x10, 0x10);
  920. snd_soc_component_update_bits(component,
  921. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  922. 0x10, 0x10);
  923. snd_soc_component_update_bits(component,
  924. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  925. 0x20, 0x00);
  926. snd_soc_component_update_bits(component,
  927. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  928. 0x20, 0x00);
  929. }
  930. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  931. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  932. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  933. /* Enable V&I sensing */
  934. snd_soc_component_update_bits(component,
  935. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  936. 0x20, 0x20);
  937. snd_soc_component_update_bits(component,
  938. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  939. 0x20, 0x20);
  940. snd_soc_component_update_bits(component,
  941. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  942. 0x0F, val);
  943. snd_soc_component_update_bits(component,
  944. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  945. 0x0F, val);
  946. snd_soc_component_update_bits(component,
  947. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  948. 0x10, 0x10);
  949. snd_soc_component_update_bits(component,
  950. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  951. 0x10, 0x10);
  952. snd_soc_component_update_bits(component,
  953. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  954. 0x20, 0x00);
  955. snd_soc_component_update_bits(component,
  956. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  957. 0x20, 0x00);
  958. }
  959. break;
  960. case SND_SOC_DAPM_POST_PMD:
  961. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  962. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  963. /* Disable V&I sensing */
  964. snd_soc_component_update_bits(component,
  965. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  966. 0x20, 0x20);
  967. snd_soc_component_update_bits(component,
  968. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  969. 0x20, 0x20);
  970. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  971. snd_soc_component_update_bits(component,
  972. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  973. 0x10, 0x00);
  974. snd_soc_component_update_bits(component,
  975. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  976. 0x10, 0x00);
  977. }
  978. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  979. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  980. /* Disable V&I sensing */
  981. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  982. snd_soc_component_update_bits(component,
  983. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  984. 0x20, 0x20);
  985. snd_soc_component_update_bits(component,
  986. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  987. 0x20, 0x20);
  988. snd_soc_component_update_bits(component,
  989. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  990. 0x10, 0x00);
  991. snd_soc_component_update_bits(component,
  992. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  993. 0x10, 0x00);
  994. }
  995. break;
  996. }
  997. return 0;
  998. }
  999. static void lpass_cdc_wsa_macro_hd2_control(struct snd_soc_component *component,
  1000. u16 reg, int event)
  1001. {
  1002. u16 hd2_scale_reg;
  1003. u16 hd2_enable_reg = 0;
  1004. if (reg == LPASS_CDC_WSA_RX0_RX_PATH_CTL) {
  1005. hd2_scale_reg = LPASS_CDC_WSA_RX0_RX_PATH_SEC3;
  1006. hd2_enable_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0;
  1007. }
  1008. if (reg == LPASS_CDC_WSA_RX1_RX_PATH_CTL) {
  1009. hd2_scale_reg = LPASS_CDC_WSA_RX1_RX_PATH_SEC3;
  1010. hd2_enable_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG0;
  1011. }
  1012. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1013. snd_soc_component_update_bits(component, hd2_scale_reg,
  1014. 0x3C, 0x10);
  1015. snd_soc_component_update_bits(component, hd2_scale_reg,
  1016. 0x03, 0x01);
  1017. snd_soc_component_update_bits(component, hd2_enable_reg,
  1018. 0x04, 0x04);
  1019. }
  1020. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1021. snd_soc_component_update_bits(component, hd2_enable_reg,
  1022. 0x04, 0x00);
  1023. snd_soc_component_update_bits(component, hd2_scale_reg,
  1024. 0x03, 0x00);
  1025. snd_soc_component_update_bits(component, hd2_scale_reg,
  1026. 0x3C, 0x00);
  1027. }
  1028. }
  1029. static int lpass_cdc_wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1030. struct snd_kcontrol *kcontrol, int event)
  1031. {
  1032. struct snd_soc_component *component =
  1033. snd_soc_dapm_to_component(w->dapm);
  1034. int ch_cnt;
  1035. struct device *wsa_dev = NULL;
  1036. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1037. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1038. return -EINVAL;
  1039. switch (event) {
  1040. case SND_SOC_DAPM_PRE_PMU:
  1041. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1042. !wsa_priv->rx_0_count)
  1043. wsa_priv->rx_0_count++;
  1044. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1045. !wsa_priv->rx_1_count)
  1046. wsa_priv->rx_1_count++;
  1047. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1048. if (wsa_priv->swr_ctrl_data) {
  1049. swrm_wcd_notify(
  1050. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1051. SWR_DEVICE_UP, NULL);
  1052. swrm_wcd_notify(
  1053. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1054. SWR_SET_NUM_RX_CH, &ch_cnt);
  1055. }
  1056. break;
  1057. case SND_SOC_DAPM_POST_PMD:
  1058. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1059. wsa_priv->rx_0_count)
  1060. wsa_priv->rx_0_count--;
  1061. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1062. wsa_priv->rx_1_count)
  1063. wsa_priv->rx_1_count--;
  1064. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1065. if (wsa_priv->swr_ctrl_data)
  1066. swrm_wcd_notify(
  1067. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1068. SWR_SET_NUM_RX_CH, &ch_cnt);
  1069. break;
  1070. }
  1071. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1072. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1073. return 0;
  1074. }
  1075. static int lpass_cdc_wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1076. struct snd_kcontrol *kcontrol, int event)
  1077. {
  1078. struct snd_soc_component *component =
  1079. snd_soc_dapm_to_component(w->dapm);
  1080. u16 gain_reg;
  1081. int offset_val = 0;
  1082. int val = 0;
  1083. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1084. if (!(strcmp(w->name, "WSA_RX0 MIX INP"))) {
  1085. gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  1086. } else if (!(strcmp(w->name, "WSA_RX1 MIX INP"))) {
  1087. gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  1088. } else {
  1089. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1090. __func__, w->name);
  1091. return 0;
  1092. }
  1093. switch (event) {
  1094. case SND_SOC_DAPM_PRE_PMU:
  1095. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1096. val = snd_soc_component_read(component, gain_reg);
  1097. val += offset_val;
  1098. snd_soc_component_write(component, gain_reg, val);
  1099. break;
  1100. case SND_SOC_DAPM_POST_PMD:
  1101. snd_soc_component_update_bits(component,
  1102. w->reg, 0x20, 0x00);
  1103. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1104. break;
  1105. }
  1106. return 0;
  1107. }
  1108. static int lpass_cdc_wsa_macro_config_compander(struct snd_soc_component *component,
  1109. int comp, int event)
  1110. {
  1111. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1112. struct device *wsa_dev = NULL;
  1113. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1114. u16 mode = 0;
  1115. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1116. return -EINVAL;
  1117. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1118. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1119. if (!wsa_priv->comp_enabled[comp])
  1120. return 0;
  1121. mode = wsa_priv->comp_mode[comp];
  1122. comp_ctl0_reg = LPASS_CDC_WSA_COMPANDER0_CTL0 +
  1123. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1124. comp_ctl8_reg = LPASS_CDC_WSA_COMPANDER0_CTL8 +
  1125. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1126. rx_path_cfg0_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0 +
  1127. (comp * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  1128. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1129. lpass_cdc_update_compander_setting(component,
  1130. comp_ctl8_reg,
  1131. &comp_setting_table[mode]);
  1132. /* Enable Compander Clock */
  1133. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1134. 0x01, 0x01);
  1135. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1136. 0x02, 0x02);
  1137. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1138. 0x02, 0x00);
  1139. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1140. 0x02, 0x02);
  1141. }
  1142. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1143. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1144. 0x04, 0x04);
  1145. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1146. 0x02, 0x00);
  1147. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1148. 0x02, 0x02);
  1149. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1150. 0x02, 0x00);
  1151. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1152. 0x01, 0x00);
  1153. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1154. 0x04, 0x00);
  1155. }
  1156. return 0;
  1157. }
  1158. static void lpass_cdc_wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1159. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1160. int path,
  1161. bool enable)
  1162. {
  1163. u16 softclip_clk_reg = LPASS_CDC_WSA_SOFTCLIP0_CRC +
  1164. (path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1165. u8 softclip_mux_mask = (1 << path);
  1166. u8 softclip_mux_value = (1 << path);
  1167. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1168. __func__, path, enable);
  1169. if (enable) {
  1170. if (wsa_priv->softclip_clk_users[path] == 0) {
  1171. snd_soc_component_update_bits(component,
  1172. softclip_clk_reg, 0x01, 0x01);
  1173. snd_soc_component_update_bits(component,
  1174. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1175. softclip_mux_mask, softclip_mux_value);
  1176. }
  1177. wsa_priv->softclip_clk_users[path]++;
  1178. } else {
  1179. wsa_priv->softclip_clk_users[path]--;
  1180. if (wsa_priv->softclip_clk_users[path] == 0) {
  1181. snd_soc_component_update_bits(component,
  1182. softclip_clk_reg, 0x01, 0x00);
  1183. snd_soc_component_update_bits(component,
  1184. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1185. softclip_mux_mask, 0x00);
  1186. }
  1187. }
  1188. }
  1189. static int lpass_cdc_wsa_macro_config_softclip(struct snd_soc_component *component,
  1190. int path, int event)
  1191. {
  1192. u16 softclip_ctrl_reg = 0;
  1193. struct device *wsa_dev = NULL;
  1194. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1195. int softclip_path = 0;
  1196. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1197. return -EINVAL;
  1198. if (path == LPASS_CDC_WSA_MACRO_COMP1)
  1199. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1200. else if (path == LPASS_CDC_WSA_MACRO_COMP2)
  1201. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1202. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1203. __func__, event, softclip_path,
  1204. wsa_priv->is_softclip_on[softclip_path]);
  1205. if (!wsa_priv->is_softclip_on[softclip_path])
  1206. return 0;
  1207. softclip_ctrl_reg = LPASS_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1208. (softclip_path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1209. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1210. /* Enable Softclip clock and mux */
  1211. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1212. softclip_path, true);
  1213. /* Enable Softclip control */
  1214. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1215. 0x01, 0x01);
  1216. }
  1217. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1218. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1219. 0x01, 0x00);
  1220. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1221. softclip_path, false);
  1222. }
  1223. return 0;
  1224. }
  1225. static bool lpass_cdc_wsa_macro_adie_lb(struct snd_soc_component *component,
  1226. int interp_idx)
  1227. {
  1228. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1229. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1230. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1231. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1232. int_mux_cfg1 = int_mux_cfg0 + 4;
  1233. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1234. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1235. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1236. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1237. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1238. return true;
  1239. int_n_inp1 = int_mux_cfg0_val >> 4;
  1240. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1241. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1242. return true;
  1243. int_n_inp2 = int_mux_cfg1_val >> 4;
  1244. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1245. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1246. return true;
  1247. return false;
  1248. }
  1249. static int lpass_cdc_wsa_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1250. struct snd_kcontrol *kcontrol,
  1251. int event)
  1252. {
  1253. struct snd_soc_component *component =
  1254. snd_soc_dapm_to_component(w->dapm);
  1255. u16 reg = 0;
  1256. struct device *wsa_dev = NULL;
  1257. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1258. bool adie_lb = false;
  1259. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1260. return -EINVAL;
  1261. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1262. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1263. switch (event) {
  1264. case SND_SOC_DAPM_PRE_PMU:
  1265. if (lpass_cdc_wsa_macro_adie_lb(component, w->shift)) {
  1266. adie_lb = true;
  1267. snd_soc_component_update_bits(component,
  1268. reg, 0x20, 0x20);
  1269. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  1270. }
  1271. break;
  1272. default:
  1273. break;
  1274. }
  1275. return 0;
  1276. }
  1277. static int lpass_cdc_wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1278. {
  1279. u16 prim_int_reg = 0;
  1280. switch (reg) {
  1281. case LPASS_CDC_WSA_RX0_RX_PATH_CTL:
  1282. case LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1283. prim_int_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1284. *ind = 0;
  1285. break;
  1286. case LPASS_CDC_WSA_RX1_RX_PATH_CTL:
  1287. case LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1288. prim_int_reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1289. *ind = 1;
  1290. break;
  1291. }
  1292. return prim_int_reg;
  1293. }
  1294. static int lpass_cdc_wsa_macro_enable_prim_interpolator(
  1295. struct snd_soc_component *component,
  1296. u16 reg, int event)
  1297. {
  1298. u16 prim_int_reg;
  1299. u16 ind = 0;
  1300. struct device *wsa_dev = NULL;
  1301. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1302. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1303. return -EINVAL;
  1304. prim_int_reg = lpass_cdc_wsa_macro_interp_get_primary_reg(reg, &ind);
  1305. switch (event) {
  1306. case SND_SOC_DAPM_PRE_PMU:
  1307. wsa_priv->prim_int_users[ind]++;
  1308. if (wsa_priv->prim_int_users[ind] == 1) {
  1309. snd_soc_component_update_bits(component,
  1310. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1311. 0x03, 0x03);
  1312. snd_soc_component_update_bits(component, prim_int_reg,
  1313. 0x10, 0x10);
  1314. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1315. snd_soc_component_update_bits(component,
  1316. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1317. 0x1, 0x1);
  1318. }
  1319. if ((reg != prim_int_reg) &&
  1320. ((snd_soc_component_read(
  1321. component, prim_int_reg)) & 0x10))
  1322. snd_soc_component_update_bits(component, reg,
  1323. 0x10, 0x10);
  1324. break;
  1325. case SND_SOC_DAPM_POST_PMD:
  1326. wsa_priv->prim_int_users[ind]--;
  1327. if (wsa_priv->prim_int_users[ind] == 0) {
  1328. snd_soc_component_update_bits(component, prim_int_reg,
  1329. 1 << 0x5, 0 << 0x5);
  1330. snd_soc_component_update_bits(component,
  1331. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1332. 0x1, 0x0);
  1333. snd_soc_component_update_bits(component, prim_int_reg,
  1334. 0x40, 0x40);
  1335. snd_soc_component_update_bits(component, prim_int_reg,
  1336. 0x40, 0x00);
  1337. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1338. }
  1339. break;
  1340. }
  1341. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1342. __func__, ind, wsa_priv->prim_int_users[ind]);
  1343. return 0;
  1344. }
  1345. static int lpass_cdc_wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1346. struct snd_kcontrol *kcontrol,
  1347. int event)
  1348. {
  1349. struct snd_soc_component *component =
  1350. snd_soc_dapm_to_component(w->dapm);
  1351. u16 reg = 0;
  1352. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1353. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1354. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1355. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1356. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1357. } else {
  1358. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1359. __func__);
  1360. return -EINVAL;
  1361. }
  1362. switch (event) {
  1363. case SND_SOC_DAPM_PRE_PMU:
  1364. /* Reset if needed */
  1365. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1366. break;
  1367. case SND_SOC_DAPM_POST_PMU:
  1368. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1369. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1370. break;
  1371. case SND_SOC_DAPM_POST_PMD:
  1372. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1373. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1374. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1375. break;
  1376. }
  1377. return 0;
  1378. }
  1379. static int lpass_cdc_wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1380. struct snd_kcontrol *kcontrol,
  1381. int event)
  1382. {
  1383. struct snd_soc_component *component =
  1384. snd_soc_dapm_to_component(w->dapm);
  1385. u16 boost_path_ctl, boost_path_cfg1;
  1386. u16 reg, reg_mix;
  1387. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1388. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1389. boost_path_ctl = LPASS_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1390. boost_path_cfg1 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1391. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1392. reg_mix = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1393. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1394. boost_path_ctl = LPASS_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1395. boost_path_cfg1 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1396. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1397. reg_mix = LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1398. } else {
  1399. dev_err(component->dev, "%s: unknown widget: %s\n",
  1400. __func__, w->name);
  1401. return -EINVAL;
  1402. }
  1403. switch (event) {
  1404. case SND_SOC_DAPM_PRE_PMU:
  1405. snd_soc_component_update_bits(component, boost_path_cfg1,
  1406. 0x01, 0x01);
  1407. snd_soc_component_update_bits(component, boost_path_ctl,
  1408. 0x10, 0x10);
  1409. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1410. snd_soc_component_update_bits(component, reg_mix,
  1411. 0x10, 0x00);
  1412. break;
  1413. case SND_SOC_DAPM_POST_PMU:
  1414. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1415. break;
  1416. case SND_SOC_DAPM_POST_PMD:
  1417. snd_soc_component_update_bits(component, boost_path_ctl,
  1418. 0x10, 0x00);
  1419. snd_soc_component_update_bits(component, boost_path_cfg1,
  1420. 0x01, 0x00);
  1421. break;
  1422. }
  1423. return 0;
  1424. }
  1425. static int lpass_cdc_wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1426. struct snd_kcontrol *kcontrol,
  1427. int event)
  1428. {
  1429. struct snd_soc_component *component =
  1430. snd_soc_dapm_to_component(w->dapm);
  1431. struct device *wsa_dev = NULL;
  1432. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1433. u16 vbat_path_cfg = 0;
  1434. int softclip_path = 0;
  1435. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1436. return -EINVAL;
  1437. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1438. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1439. vbat_path_cfg = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1440. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1441. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1442. vbat_path_cfg = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1443. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1444. }
  1445. switch (event) {
  1446. case SND_SOC_DAPM_PRE_PMU:
  1447. /* Enable clock for VBAT block */
  1448. snd_soc_component_update_bits(component,
  1449. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1450. /* Enable VBAT block */
  1451. snd_soc_component_update_bits(component,
  1452. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1453. /* Update interpolator with 384K path */
  1454. snd_soc_component_update_bits(component, vbat_path_cfg,
  1455. 0x80, 0x80);
  1456. /* Use attenuation mode */
  1457. snd_soc_component_update_bits(component,
  1458. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1459. /*
  1460. * BCL block needs softclip clock and mux config to be enabled
  1461. */
  1462. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1463. softclip_path, true);
  1464. /* Enable VBAT at channel level */
  1465. snd_soc_component_update_bits(component, vbat_path_cfg,
  1466. 0x02, 0x02);
  1467. /* Set the ATTK1 gain */
  1468. snd_soc_component_update_bits(component,
  1469. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1470. 0xFF, 0xFF);
  1471. snd_soc_component_update_bits(component,
  1472. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1473. 0xFF, 0x03);
  1474. snd_soc_component_update_bits(component,
  1475. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1476. 0xFF, 0x00);
  1477. /* Set the ATTK2 gain */
  1478. snd_soc_component_update_bits(component,
  1479. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1480. 0xFF, 0xFF);
  1481. snd_soc_component_update_bits(component,
  1482. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1483. 0xFF, 0x03);
  1484. snd_soc_component_update_bits(component,
  1485. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1486. 0xFF, 0x00);
  1487. /* Set the ATTK3 gain */
  1488. snd_soc_component_update_bits(component,
  1489. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1490. 0xFF, 0xFF);
  1491. snd_soc_component_update_bits(component,
  1492. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1493. 0xFF, 0x03);
  1494. snd_soc_component_update_bits(component,
  1495. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1496. 0xFF, 0x00);
  1497. /* Enable CB decode block clock */
  1498. snd_soc_component_update_bits(component,
  1499. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1500. /* Enable BCL path */
  1501. snd_soc_component_update_bits(component,
  1502. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1503. /* Request for BCL data */
  1504. snd_soc_component_update_bits(component,
  1505. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1506. break;
  1507. case SND_SOC_DAPM_POST_PMD:
  1508. snd_soc_component_update_bits(component,
  1509. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1510. snd_soc_component_update_bits(component,
  1511. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1512. snd_soc_component_update_bits(component,
  1513. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1514. snd_soc_component_update_bits(component, vbat_path_cfg,
  1515. 0x80, 0x00);
  1516. snd_soc_component_update_bits(component,
  1517. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1518. 0x02, 0x02);
  1519. snd_soc_component_update_bits(component, vbat_path_cfg,
  1520. 0x02, 0x00);
  1521. snd_soc_component_update_bits(component,
  1522. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1523. 0xFF, 0x00);
  1524. snd_soc_component_update_bits(component,
  1525. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1526. 0xFF, 0x00);
  1527. snd_soc_component_update_bits(component,
  1528. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1529. 0xFF, 0x00);
  1530. snd_soc_component_update_bits(component,
  1531. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1532. 0xFF, 0x00);
  1533. snd_soc_component_update_bits(component,
  1534. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1535. 0xFF, 0x00);
  1536. snd_soc_component_update_bits(component,
  1537. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1538. 0xFF, 0x00);
  1539. snd_soc_component_update_bits(component,
  1540. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1541. 0xFF, 0x00);
  1542. snd_soc_component_update_bits(component,
  1543. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1544. 0xFF, 0x00);
  1545. snd_soc_component_update_bits(component,
  1546. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1547. 0xFF, 0x00);
  1548. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1549. softclip_path, false);
  1550. snd_soc_component_update_bits(component,
  1551. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1552. snd_soc_component_update_bits(component,
  1553. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1554. break;
  1555. default:
  1556. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1557. break;
  1558. }
  1559. return 0;
  1560. }
  1561. static int lpass_cdc_wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1562. struct snd_kcontrol *kcontrol,
  1563. int event)
  1564. {
  1565. struct snd_soc_component *component =
  1566. snd_soc_dapm_to_component(w->dapm);
  1567. struct device *wsa_dev = NULL;
  1568. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1569. u16 val, ec_tx = 0, ec_hq_reg;
  1570. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1571. return -EINVAL;
  1572. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1573. val = snd_soc_component_read(component,
  1574. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1575. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1576. ec_tx = (val & 0x07) - 1;
  1577. else
  1578. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1579. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA_MACRO_RX1 + 1)) {
  1580. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1581. __func__);
  1582. return -EINVAL;
  1583. }
  1584. if (wsa_priv->ec_hq[ec_tx]) {
  1585. snd_soc_component_update_bits(component,
  1586. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1587. 0x1 << ec_tx, 0x1 << ec_tx);
  1588. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1589. 0x40 * ec_tx;
  1590. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1591. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1592. 0x40 * ec_tx;
  1593. /* default set to 48k */
  1594. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1595. }
  1596. return 0;
  1597. }
  1598. static int lpass_cdc_wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1599. struct snd_ctl_elem_value *ucontrol)
  1600. {
  1601. struct snd_soc_component *component =
  1602. snd_soc_kcontrol_component(kcontrol);
  1603. int ec_tx = ((struct soc_multi_mixer_control *)
  1604. kcontrol->private_value)->shift;
  1605. struct device *wsa_dev = NULL;
  1606. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1607. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1608. return -EINVAL;
  1609. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1610. return 0;
  1611. }
  1612. static int lpass_cdc_wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1613. struct snd_ctl_elem_value *ucontrol)
  1614. {
  1615. struct snd_soc_component *component =
  1616. snd_soc_kcontrol_component(kcontrol);
  1617. int ec_tx = ((struct soc_multi_mixer_control *)
  1618. kcontrol->private_value)->shift;
  1619. int value = ucontrol->value.integer.value[0];
  1620. struct device *wsa_dev = NULL;
  1621. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1622. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1623. return -EINVAL;
  1624. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1625. __func__, wsa_priv->ec_hq[ec_tx], value);
  1626. wsa_priv->ec_hq[ec_tx] = value;
  1627. return 0;
  1628. }
  1629. static int lpass_cdc_wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1630. struct snd_ctl_elem_value *ucontrol)
  1631. {
  1632. struct snd_soc_component *component =
  1633. snd_soc_kcontrol_component(kcontrol);
  1634. struct device *wsa_dev = NULL;
  1635. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1636. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1637. kcontrol->private_value)->shift;
  1638. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1639. return -EINVAL;
  1640. ucontrol->value.integer.value[0] =
  1641. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1642. return 0;
  1643. }
  1644. static int lpass_cdc_wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1645. struct snd_ctl_elem_value *ucontrol)
  1646. {
  1647. struct snd_soc_component *component =
  1648. snd_soc_kcontrol_component(kcontrol);
  1649. struct device *wsa_dev = NULL;
  1650. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1651. int value = ucontrol->value.integer.value[0];
  1652. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1653. kcontrol->private_value)->shift;
  1654. int ret = 0;
  1655. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1656. return -EINVAL;
  1657. pm_runtime_get_sync(wsa_priv->dev);
  1658. switch (wsa_rx_shift) {
  1659. case 0:
  1660. snd_soc_component_update_bits(component,
  1661. LPASS_CDC_WSA_RX0_RX_PATH_CTL,
  1662. 0x10, value << 4);
  1663. break;
  1664. case 1:
  1665. snd_soc_component_update_bits(component,
  1666. LPASS_CDC_WSA_RX1_RX_PATH_CTL,
  1667. 0x10, value << 4);
  1668. break;
  1669. case 2:
  1670. snd_soc_component_update_bits(component,
  1671. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  1672. 0x10, value << 4);
  1673. break;
  1674. case 3:
  1675. snd_soc_component_update_bits(component,
  1676. LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  1677. 0x10, value << 4);
  1678. break;
  1679. default:
  1680. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1681. wsa_rx_shift);
  1682. ret = -EINVAL;
  1683. }
  1684. pm_runtime_mark_last_busy(wsa_priv->dev);
  1685. pm_runtime_put_autosuspend(wsa_priv->dev);
  1686. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  1687. __func__, wsa_rx_shift, value);
  1688. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  1689. return ret;
  1690. }
  1691. static int lpass_cdc_wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1692. struct snd_ctl_elem_value *ucontrol)
  1693. {
  1694. struct snd_soc_component *component =
  1695. snd_soc_kcontrol_component(kcontrol);
  1696. int comp = ((struct soc_multi_mixer_control *)
  1697. kcontrol->private_value)->shift;
  1698. struct device *wsa_dev = NULL;
  1699. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1700. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1701. return -EINVAL;
  1702. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1703. return 0;
  1704. }
  1705. static int lpass_cdc_wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1706. struct snd_ctl_elem_value *ucontrol)
  1707. {
  1708. struct snd_soc_component *component =
  1709. snd_soc_kcontrol_component(kcontrol);
  1710. int comp = ((struct soc_multi_mixer_control *)
  1711. kcontrol->private_value)->shift;
  1712. int value = ucontrol->value.integer.value[0];
  1713. struct device *wsa_dev = NULL;
  1714. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1715. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1716. return -EINVAL;
  1717. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1718. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1719. wsa_priv->comp_enabled[comp] = value;
  1720. return 0;
  1721. }
  1722. static int lpass_cdc_wsa_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1723. struct snd_ctl_elem_value *ucontrol)
  1724. {
  1725. struct snd_soc_component *component =
  1726. snd_soc_kcontrol_component(kcontrol);
  1727. struct device *wsa_dev = NULL;
  1728. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1729. u16 idx = 0;
  1730. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1731. return -EINVAL;
  1732. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  1733. idx = LPASS_CDC_WSA_MACRO_COMP1;
  1734. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  1735. idx = LPASS_CDC_WSA_MACRO_COMP2;
  1736. ucontrol->value.integer.value[0] = wsa_priv->comp_mode[idx];
  1737. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1738. __func__, ucontrol->value.integer.value[0]);
  1739. return 0;
  1740. }
  1741. static int lpass_cdc_wsa_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1742. struct snd_ctl_elem_value *ucontrol)
  1743. {
  1744. struct snd_soc_component *component =
  1745. snd_soc_kcontrol_component(kcontrol);
  1746. struct device *wsa_dev = NULL;
  1747. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1748. u16 idx = 0;
  1749. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1750. return -EINVAL;
  1751. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  1752. idx = LPASS_CDC_WSA_MACRO_COMP1;
  1753. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  1754. idx = LPASS_CDC_WSA_MACRO_COMP2;
  1755. wsa_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1756. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1757. wsa_priv->comp_mode[idx]);
  1758. return 0;
  1759. }
  1760. static int lpass_cdc_wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1761. struct snd_ctl_elem_value *ucontrol)
  1762. {
  1763. struct snd_soc_dapm_widget *widget =
  1764. snd_soc_dapm_kcontrol_widget(kcontrol);
  1765. struct snd_soc_component *component =
  1766. snd_soc_dapm_to_component(widget->dapm);
  1767. struct device *wsa_dev = NULL;
  1768. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1769. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1770. return -EINVAL;
  1771. ucontrol->value.integer.value[0] =
  1772. wsa_priv->rx_port_value[widget->shift];
  1773. return 0;
  1774. }
  1775. static int lpass_cdc_wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1776. struct snd_ctl_elem_value *ucontrol)
  1777. {
  1778. struct snd_soc_dapm_widget *widget =
  1779. snd_soc_dapm_kcontrol_widget(kcontrol);
  1780. struct snd_soc_component *component =
  1781. snd_soc_dapm_to_component(widget->dapm);
  1782. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1783. struct snd_soc_dapm_update *update = NULL;
  1784. u32 rx_port_value = ucontrol->value.integer.value[0];
  1785. u32 bit_input = 0;
  1786. u32 aif_rst;
  1787. struct device *wsa_dev = NULL;
  1788. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1789. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1790. return -EINVAL;
  1791. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1792. if (!rx_port_value) {
  1793. if (aif_rst == 0) {
  1794. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1795. return 0;
  1796. }
  1797. if (aif_rst >= LPASS_CDC_WSA_MACRO_RX_MAX) {
  1798. dev_err(wsa_dev, "%s: Invalid AIF reset\n", __func__);
  1799. return 0;
  1800. }
  1801. }
  1802. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1803. bit_input = widget->shift;
  1804. dev_dbg(wsa_dev,
  1805. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1806. __func__, rx_port_value, widget->shift, bit_input);
  1807. switch (rx_port_value) {
  1808. case 0:
  1809. if (wsa_priv->active_ch_cnt[aif_rst]) {
  1810. clear_bit(bit_input,
  1811. &wsa_priv->active_ch_mask[aif_rst]);
  1812. wsa_priv->active_ch_cnt[aif_rst]--;
  1813. }
  1814. break;
  1815. case 1:
  1816. case 2:
  1817. set_bit(bit_input,
  1818. &wsa_priv->active_ch_mask[rx_port_value]);
  1819. wsa_priv->active_ch_cnt[rx_port_value]++;
  1820. break;
  1821. default:
  1822. dev_err(wsa_dev,
  1823. "%s: Invalid AIF_ID for WSA RX MUX %d\n",
  1824. __func__, rx_port_value);
  1825. return -EINVAL;
  1826. }
  1827. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1828. rx_port_value, e, update);
  1829. return 0;
  1830. }
  1831. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1832. struct snd_ctl_elem_value *ucontrol)
  1833. {
  1834. struct snd_soc_component *component =
  1835. snd_soc_kcontrol_component(kcontrol);
  1836. ucontrol->value.integer.value[0] =
  1837. ((snd_soc_component_read(
  1838. component, LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1839. 1 : 0);
  1840. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1841. ucontrol->value.integer.value[0]);
  1842. return 0;
  1843. }
  1844. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1845. struct snd_ctl_elem_value *ucontrol)
  1846. {
  1847. struct snd_soc_component *component =
  1848. snd_soc_kcontrol_component(kcontrol);
  1849. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1850. ucontrol->value.integer.value[0]);
  1851. /* Set Vbat register configuration for GSM mode bit based on value */
  1852. if (ucontrol->value.integer.value[0])
  1853. snd_soc_component_update_bits(component,
  1854. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1855. 0x04, 0x04);
  1856. else
  1857. snd_soc_component_update_bits(component,
  1858. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1859. 0x04, 0x00);
  1860. return 0;
  1861. }
  1862. static int lpass_cdc_wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1863. struct snd_ctl_elem_value *ucontrol)
  1864. {
  1865. struct snd_soc_component *component =
  1866. snd_soc_kcontrol_component(kcontrol);
  1867. struct device *wsa_dev = NULL;
  1868. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1869. int path = ((struct soc_multi_mixer_control *)
  1870. kcontrol->private_value)->shift;
  1871. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1872. return -EINVAL;
  1873. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1874. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1875. __func__, ucontrol->value.integer.value[0]);
  1876. return 0;
  1877. }
  1878. static int lpass_cdc_wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1879. struct snd_ctl_elem_value *ucontrol)
  1880. {
  1881. struct snd_soc_component *component =
  1882. snd_soc_kcontrol_component(kcontrol);
  1883. struct device *wsa_dev = NULL;
  1884. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1885. int path = ((struct soc_multi_mixer_control *)
  1886. kcontrol->private_value)->shift;
  1887. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1888. return -EINVAL;
  1889. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1890. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1891. path, wsa_priv->is_softclip_on[path]);
  1892. return 0;
  1893. }
  1894. static const struct snd_kcontrol_new lpass_cdc_wsa_macro_snd_controls[] = {
  1895. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  1896. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get,
  1897. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put),
  1898. SOC_ENUM_EXT("WSA_RX0 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  1899. lpass_cdc_wsa_macro_comp_mode_get,
  1900. lpass_cdc_wsa_macro_comp_mode_put),
  1901. SOC_ENUM_EXT("WSA_RX1 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  1902. lpass_cdc_wsa_macro_comp_mode_get,
  1903. lpass_cdc_wsa_macro_comp_mode_put),
  1904. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1905. LPASS_CDC_WSA_MACRO_SOFTCLIP0, 1, 0,
  1906. lpass_cdc_wsa_macro_soft_clip_enable_get,
  1907. lpass_cdc_wsa_macro_soft_clip_enable_put),
  1908. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1909. LPASS_CDC_WSA_MACRO_SOFTCLIP1, 1, 0,
  1910. lpass_cdc_wsa_macro_soft_clip_enable_get,
  1911. lpass_cdc_wsa_macro_soft_clip_enable_put),
  1912. SOC_SINGLE_S8_TLV("WSA_RX0 Digital Volume",
  1913. LPASS_CDC_WSA_RX0_RX_VOL_CTL,
  1914. -84, 40, digital_gain),
  1915. SOC_SINGLE_S8_TLV("WSA_RX1 Digital Volume",
  1916. LPASS_CDC_WSA_RX1_RX_VOL_CTL,
  1917. -84, 40, digital_gain),
  1918. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 1,
  1919. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1920. lpass_cdc_wsa_macro_set_rx_mute_status),
  1921. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 1,
  1922. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1923. lpass_cdc_wsa_macro_set_rx_mute_status),
  1924. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1925. LPASS_CDC_WSA_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1926. lpass_cdc_wsa_macro_set_rx_mute_status),
  1927. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1928. LPASS_CDC_WSA_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1929. lpass_cdc_wsa_macro_set_rx_mute_status),
  1930. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP1, 1, 0,
  1931. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  1932. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP2, 1, 0,
  1933. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  1934. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0,
  1935. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  1936. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1,
  1937. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  1938. };
  1939. static const struct soc_enum rx_mux_enum =
  1940. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1941. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA_MACRO_RX_MAX] = {
  1942. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1943. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1944. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1945. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1946. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1947. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1948. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1949. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1950. SOC_DAPM_ENUM_EXT("WSA RX4 Mux", rx_mux_enum,
  1951. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1952. SOC_DAPM_ENUM_EXT("WSA RX5 Mux", rx_mux_enum,
  1953. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1954. };
  1955. static int lpass_cdc_wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1956. struct snd_ctl_elem_value *ucontrol)
  1957. {
  1958. struct snd_soc_dapm_widget *widget =
  1959. snd_soc_dapm_kcontrol_widget(kcontrol);
  1960. struct snd_soc_component *component =
  1961. snd_soc_dapm_to_component(widget->dapm);
  1962. struct soc_multi_mixer_control *mixer =
  1963. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1964. u32 dai_id = widget->shift;
  1965. u32 spk_tx_id = mixer->shift;
  1966. struct device *wsa_dev = NULL;
  1967. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1968. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1969. return -EINVAL;
  1970. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1971. ucontrol->value.integer.value[0] = 1;
  1972. else
  1973. ucontrol->value.integer.value[0] = 0;
  1974. return 0;
  1975. }
  1976. static int lpass_cdc_wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1977. struct snd_ctl_elem_value *ucontrol)
  1978. {
  1979. struct snd_soc_dapm_widget *widget =
  1980. snd_soc_dapm_kcontrol_widget(kcontrol);
  1981. struct snd_soc_component *component =
  1982. snd_soc_dapm_to_component(widget->dapm);
  1983. struct soc_multi_mixer_control *mixer =
  1984. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1985. u32 spk_tx_id = mixer->shift;
  1986. u32 enable = ucontrol->value.integer.value[0];
  1987. struct device *wsa_dev = NULL;
  1988. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1989. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1990. return -EINVAL;
  1991. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1992. if (enable) {
  1993. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  1994. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1995. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1996. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  1997. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  1998. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  1999. }
  2000. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2001. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2002. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2003. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2004. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2005. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2006. }
  2007. } else {
  2008. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2009. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2010. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2011. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2012. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2013. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2014. }
  2015. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2016. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2017. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2018. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2019. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2020. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2021. }
  2022. }
  2023. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2024. return 0;
  2025. }
  2026. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2027. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2028. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2029. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2030. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2031. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2032. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2033. };
  2034. static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets[] = {
  2035. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2036. SND_SOC_NOPM, 0, 0),
  2037. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2038. SND_SOC_NOPM, 0, 0),
  2039. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2040. SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI, 0,
  2041. lpass_cdc_wsa_macro_enable_vi_feedback,
  2042. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2043. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2044. SND_SOC_NOPM, 0, 0),
  2045. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI,
  2046. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2047. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2048. LPASS_CDC_WSA_MACRO_EC0_MUX, 0,
  2049. &rx_mix_ec0_mux, lpass_cdc_wsa_macro_enable_echo,
  2050. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2051. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2052. LPASS_CDC_WSA_MACRO_EC1_MUX, 0,
  2053. &rx_mix_ec1_mux, lpass_cdc_wsa_macro_enable_echo,
  2054. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2055. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 0,
  2056. &rx_mux[LPASS_CDC_WSA_MACRO_RX0]),
  2057. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 0,
  2058. &rx_mux[LPASS_CDC_WSA_MACRO_RX1]),
  2059. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX0, 0,
  2060. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX0]),
  2061. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX1, 0,
  2062. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX1]),
  2063. SND_SOC_DAPM_MUX("WSA RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX4, 0,
  2064. &rx_mux[LPASS_CDC_WSA_MACRO_RX4]),
  2065. SND_SOC_DAPM_MUX("WSA RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX5, 0,
  2066. &rx_mux[LPASS_CDC_WSA_MACRO_RX5]),
  2067. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2068. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2069. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2070. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2071. SND_SOC_DAPM_MIXER("WSA RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2072. SND_SOC_DAPM_MIXER("WSA RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2073. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2074. &rx0_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2075. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2076. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2077. &rx0_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2078. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2079. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2080. &rx0_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2081. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2082. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
  2083. 0, 0, &rx0_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2084. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2085. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2086. &rx1_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2087. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2088. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2089. &rx1_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2090. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2091. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2092. &rx1_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2093. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2094. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
  2095. 0, 0, &rx1_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2096. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2097. SND_SOC_DAPM_PGA_E("WSA_RX INT0 MIX", SND_SOC_NOPM,
  2098. 0, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2099. SND_SOC_DAPM_PRE_PMU),
  2100. SND_SOC_DAPM_PGA_E("WSA_RX INT1 MIX", SND_SOC_NOPM,
  2101. 1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2102. SND_SOC_DAPM_PRE_PMU),
  2103. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2104. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2105. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2106. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2107. &rx0_sidetone_mix_mux, lpass_cdc_wsa_macro_enable_swr,
  2108. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2109. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2110. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2111. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2112. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2113. LPASS_CDC_WSA_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2114. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2115. SND_SOC_DAPM_POST_PMD),
  2116. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2117. LPASS_CDC_WSA_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2118. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2119. SND_SOC_DAPM_POST_PMD),
  2120. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2121. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2122. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2123. SND_SOC_DAPM_POST_PMD),
  2124. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2125. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2126. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2127. SND_SOC_DAPM_POST_PMD),
  2128. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2129. 0, 0, wsa_int0_vbat_mix_switch,
  2130. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2131. lpass_cdc_wsa_macro_enable_vbat,
  2132. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2133. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2134. 0, 0, wsa_int1_vbat_mix_switch,
  2135. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2136. lpass_cdc_wsa_macro_enable_vbat,
  2137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2138. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2139. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2140. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2141. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2142. lpass_cdc_wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2143. };
  2144. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2145. /* VI Feedback */
  2146. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2147. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2148. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2149. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2150. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2151. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2152. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2153. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2154. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2155. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2156. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2157. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2158. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2159. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2160. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2161. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2162. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2163. {"WSA RX4 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2164. {"WSA RX5 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2165. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2166. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2167. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2168. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2169. {"WSA RX4 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2170. {"WSA RX5 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2171. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2172. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2173. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2174. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2175. {"WSA RX4", NULL, "WSA RX4 MUX"},
  2176. {"WSA RX5", NULL, "WSA RX5 MUX"},
  2177. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2178. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2179. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2180. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2181. {"WSA_RX0 INP0", "RX4", "WSA RX4"},
  2182. {"WSA_RX0 INP0", "RX5", "WSA RX5"},
  2183. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2184. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2185. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2186. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2187. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2188. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2189. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2190. {"WSA_RX0 INP1", "RX4", "WSA RX4"},
  2191. {"WSA_RX0 INP1", "RX5", "WSA RX5"},
  2192. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2193. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2194. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2195. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2196. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2197. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2198. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2199. {"WSA_RX0 INP2", "RX4", "WSA RX4"},
  2200. {"WSA_RX0 INP2", "RX5", "WSA RX5"},
  2201. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2202. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2203. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2204. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2205. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2206. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2207. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2208. {"WSA_RX0 MIX INP", "RX4", "WSA RX4"},
  2209. {"WSA_RX0 MIX INP", "RX5", "WSA RX5"},
  2210. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2211. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2212. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2213. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2214. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2215. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2216. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2217. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2218. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2219. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2220. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2221. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2222. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2223. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2224. {"WSA_RX1 INP0", "RX4", "WSA RX4"},
  2225. {"WSA_RX1 INP0", "RX5", "WSA RX5"},
  2226. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2227. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2228. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2229. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2230. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2231. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2232. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2233. {"WSA_RX1 INP1", "RX4", "WSA RX4"},
  2234. {"WSA_RX1 INP1", "RX5", "WSA RX5"},
  2235. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2236. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2237. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2238. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2239. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2240. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2241. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2242. {"WSA_RX1 INP2", "RX4", "WSA RX4"},
  2243. {"WSA_RX1 INP2", "RX5", "WSA RX5"},
  2244. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2245. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2246. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2247. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2248. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2249. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2250. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2251. {"WSA_RX1 MIX INP", "RX4", "WSA RX4"},
  2252. {"WSA_RX1 MIX INP", "RX5", "WSA RX5"},
  2253. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2254. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2255. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2256. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2257. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2258. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2259. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2260. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2261. };
  2262. static const struct lpass_cdc_wsa_macro_reg_mask_val
  2263. lpass_cdc_wsa_macro_reg_init[] = {
  2264. {LPASS_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2265. {LPASS_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2266. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x0C},
  2267. {LPASS_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2268. {LPASS_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2269. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x0C},
  2270. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2271. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2272. {LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2273. {LPASS_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2274. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2275. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2276. {LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2277. {LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2278. {LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2279. {LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2280. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2281. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2282. {LPASS_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2283. {LPASS_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2284. {LPASS_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2285. {LPASS_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2286. };
  2287. static void lpass_cdc_wsa_macro_init_reg(struct snd_soc_component *component)
  2288. {
  2289. int i;
  2290. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa_macro_reg_init); i++)
  2291. snd_soc_component_update_bits(component,
  2292. lpass_cdc_wsa_macro_reg_init[i].reg,
  2293. lpass_cdc_wsa_macro_reg_init[i].mask,
  2294. lpass_cdc_wsa_macro_reg_init[i].val);
  2295. }
  2296. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable)
  2297. {
  2298. int rc = 0;
  2299. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  2300. if (wsa_priv == NULL) {
  2301. pr_err("%s: wsa priv data is NULL\n", __func__);
  2302. return -EINVAL;
  2303. }
  2304. if (enable) {
  2305. pm_runtime_get_sync(wsa_priv->dev);
  2306. if (lpass_cdc_check_core_votes(wsa_priv->dev))
  2307. rc = 0;
  2308. else
  2309. rc = -ENOTSYNC;
  2310. } else {
  2311. pm_runtime_put_autosuspend(wsa_priv->dev);
  2312. pm_runtime_mark_last_busy(wsa_priv->dev);
  2313. }
  2314. return rc;
  2315. }
  2316. static int wsa_swrm_clock(void *handle, bool enable)
  2317. {
  2318. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  2319. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2320. int ret = 0;
  2321. if (regmap == NULL) {
  2322. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2323. return -EINVAL;
  2324. }
  2325. mutex_lock(&wsa_priv->swr_clk_lock);
  2326. trace_printk("%s: %s swrm clock %s\n",
  2327. dev_name(wsa_priv->dev), __func__,
  2328. (enable ? "enable" : "disable"));
  2329. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2330. __func__, (enable ? "enable" : "disable"));
  2331. if (enable) {
  2332. pm_runtime_get_sync(wsa_priv->dev);
  2333. if (wsa_priv->swr_clk_users == 0) {
  2334. ret = msm_cdc_pinctrl_select_active_state(
  2335. wsa_priv->wsa_swr_gpio_p);
  2336. if (ret < 0) {
  2337. dev_err_ratelimited(wsa_priv->dev,
  2338. "%s: wsa swr pinctrl enable failed\n",
  2339. __func__);
  2340. pm_runtime_mark_last_busy(wsa_priv->dev);
  2341. pm_runtime_put_autosuspend(wsa_priv->dev);
  2342. goto exit;
  2343. }
  2344. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  2345. if (ret < 0) {
  2346. msm_cdc_pinctrl_select_sleep_state(
  2347. wsa_priv->wsa_swr_gpio_p);
  2348. dev_err_ratelimited(wsa_priv->dev,
  2349. "%s: wsa request clock enable failed\n",
  2350. __func__);
  2351. pm_runtime_mark_last_busy(wsa_priv->dev);
  2352. pm_runtime_put_autosuspend(wsa_priv->dev);
  2353. goto exit;
  2354. }
  2355. if (wsa_priv->reset_swr)
  2356. regmap_update_bits(regmap,
  2357. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2358. 0x02, 0x02);
  2359. regmap_update_bits(regmap,
  2360. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2361. 0x01, 0x01);
  2362. if (wsa_priv->reset_swr)
  2363. regmap_update_bits(regmap,
  2364. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2365. 0x02, 0x00);
  2366. regmap_update_bits(regmap,
  2367. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2368. 0x1C, 0x0C);
  2369. wsa_priv->reset_swr = false;
  2370. }
  2371. wsa_priv->swr_clk_users++;
  2372. pm_runtime_mark_last_busy(wsa_priv->dev);
  2373. pm_runtime_put_autosuspend(wsa_priv->dev);
  2374. } else {
  2375. if (wsa_priv->swr_clk_users <= 0) {
  2376. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2377. __func__);
  2378. wsa_priv->swr_clk_users = 0;
  2379. goto exit;
  2380. }
  2381. wsa_priv->swr_clk_users--;
  2382. if (wsa_priv->swr_clk_users == 0) {
  2383. regmap_update_bits(regmap,
  2384. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2385. 0x01, 0x00);
  2386. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  2387. ret = msm_cdc_pinctrl_select_sleep_state(
  2388. wsa_priv->wsa_swr_gpio_p);
  2389. if (ret < 0) {
  2390. dev_err_ratelimited(wsa_priv->dev,
  2391. "%s: wsa swr pinctrl disable failed\n",
  2392. __func__);
  2393. goto exit;
  2394. }
  2395. }
  2396. }
  2397. trace_printk("%s: %s swrm clock users: %d\n",
  2398. dev_name(wsa_priv->dev), __func__,
  2399. wsa_priv->swr_clk_users);
  2400. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2401. __func__, wsa_priv->swr_clk_users);
  2402. exit:
  2403. mutex_unlock(&wsa_priv->swr_clk_lock);
  2404. return ret;
  2405. }
  2406. /* Thermal Functions */
  2407. static int lpass_cdc_wsa_macro_get_max_state(
  2408. struct thermal_cooling_device *cdev,
  2409. unsigned long *state)
  2410. {
  2411. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  2412. if (!wsa_priv) {
  2413. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2414. return -EINVAL;
  2415. }
  2416. *state = wsa_priv->thermal_max_state;
  2417. return 0;
  2418. }
  2419. static int lpass_cdc_wsa_macro_get_cur_state(
  2420. struct thermal_cooling_device *cdev,
  2421. unsigned long *state)
  2422. {
  2423. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  2424. if (!wsa_priv) {
  2425. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2426. return -EINVAL;
  2427. }
  2428. *state = wsa_priv->thermal_cur_state;
  2429. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  2430. return 0;
  2431. }
  2432. static int lpass_cdc_wsa_macro_set_cur_state(
  2433. struct thermal_cooling_device *cdev,
  2434. unsigned long state)
  2435. {
  2436. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  2437. u8 gain = 0;
  2438. if (!wsa_priv) {
  2439. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2440. return -EINVAL;
  2441. }
  2442. if (state < wsa_priv->thermal_max_state)
  2443. wsa_priv->thermal_cur_state = state;
  2444. else
  2445. wsa_priv->thermal_cur_state = wsa_priv->thermal_max_state;
  2446. gain = (u8)(gain - wsa_priv->thermal_cur_state);
  2447. dev_dbg(wsa_priv->dev,
  2448. "%s: requested state:%d, actual state: %d, gain: %#x\n",
  2449. __func__, state, wsa_priv->thermal_cur_state, gain);
  2450. snd_soc_component_update_bits(wsa_priv->component,
  2451. LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
  2452. snd_soc_component_update_bits(wsa_priv->component,
  2453. LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
  2454. return 0;
  2455. }
  2456. static struct thermal_cooling_device_ops wsa_cooling_ops = {
  2457. .get_max_state = lpass_cdc_wsa_macro_get_max_state,
  2458. .get_cur_state = lpass_cdc_wsa_macro_get_cur_state,
  2459. .set_cur_state = lpass_cdc_wsa_macro_set_cur_state,
  2460. };
  2461. static int lpass_cdc_wsa_macro_init(struct snd_soc_component *component)
  2462. {
  2463. struct snd_soc_dapm_context *dapm =
  2464. snd_soc_component_get_dapm(component);
  2465. int ret;
  2466. struct device *wsa_dev = NULL;
  2467. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2468. wsa_dev = lpass_cdc_get_device_ptr(component->dev, WSA_MACRO);
  2469. if (!wsa_dev) {
  2470. dev_err(component->dev,
  2471. "%s: null device for macro!\n", __func__);
  2472. return -EINVAL;
  2473. }
  2474. wsa_priv = dev_get_drvdata(wsa_dev);
  2475. if (!wsa_priv) {
  2476. dev_err(component->dev,
  2477. "%s: priv is null for macro!\n", __func__);
  2478. return -EINVAL;
  2479. }
  2480. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets,
  2481. ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets));
  2482. if (ret < 0) {
  2483. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2484. return ret;
  2485. }
  2486. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2487. ARRAY_SIZE(wsa_audio_map));
  2488. if (ret < 0) {
  2489. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2490. return ret;
  2491. }
  2492. ret = snd_soc_dapm_new_widgets(dapm->card);
  2493. if (ret < 0) {
  2494. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2495. return ret;
  2496. }
  2497. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa_macro_snd_controls,
  2498. ARRAY_SIZE(lpass_cdc_wsa_macro_snd_controls));
  2499. if (ret < 0) {
  2500. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2501. return ret;
  2502. }
  2503. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2504. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2505. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2506. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2507. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2508. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2509. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2510. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2511. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2512. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2513. snd_soc_dapm_sync(dapm);
  2514. wsa_priv->component = component;
  2515. wsa_priv->spkr_gain_offset = LPASS_CDC_WSA_MACRO_GAIN_OFFSET_0_DB;
  2516. lpass_cdc_wsa_macro_init_reg(component);
  2517. return 0;
  2518. }
  2519. static int lpass_cdc_wsa_macro_deinit(struct snd_soc_component *component)
  2520. {
  2521. struct device *wsa_dev = NULL;
  2522. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2523. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2524. return -EINVAL;
  2525. wsa_priv->component = NULL;
  2526. return 0;
  2527. }
  2528. static void lpass_cdc_wsa_macro_add_child_devices(struct work_struct *work)
  2529. {
  2530. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2531. struct platform_device *pdev;
  2532. struct device_node *node;
  2533. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2534. int ret;
  2535. u16 count = 0, ctrl_num = 0;
  2536. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data *platdata;
  2537. char plat_dev_name[LPASS_CDC_WSA_MACRO_SWR_STRING_LEN];
  2538. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  2539. lpass_cdc_wsa_macro_add_child_devices_work);
  2540. if (!wsa_priv) {
  2541. pr_err("%s: Memory for wsa_priv does not exist\n",
  2542. __func__);
  2543. return;
  2544. }
  2545. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2546. dev_err(wsa_priv->dev,
  2547. "%s: DT node for wsa_priv does not exist\n", __func__);
  2548. return;
  2549. }
  2550. platdata = &wsa_priv->swr_plat_data;
  2551. wsa_priv->child_count = 0;
  2552. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2553. if (strnstr(node->name, "wsa_swr_master",
  2554. strlen("wsa_swr_master")) != NULL)
  2555. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2556. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  2557. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2558. strlen("msm_cdc_pinctrl")) != NULL)
  2559. strlcpy(plat_dev_name, node->name,
  2560. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  2561. else
  2562. continue;
  2563. pdev = platform_device_alloc(plat_dev_name, -1);
  2564. if (!pdev) {
  2565. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2566. __func__);
  2567. ret = -ENOMEM;
  2568. goto err;
  2569. }
  2570. pdev->dev.parent = wsa_priv->dev;
  2571. pdev->dev.of_node = node;
  2572. if (strnstr(node->name, "wsa_swr_master",
  2573. strlen("wsa_swr_master")) != NULL) {
  2574. ret = platform_device_add_data(pdev, platdata,
  2575. sizeof(*platdata));
  2576. if (ret) {
  2577. dev_err(&pdev->dev,
  2578. "%s: cannot add plat data ctrl:%d\n",
  2579. __func__, ctrl_num);
  2580. goto fail_pdev_add;
  2581. }
  2582. temp = krealloc(swr_ctrl_data,
  2583. (ctrl_num + 1) * sizeof(
  2584. struct lpass_cdc_wsa_macro_swr_ctrl_data),
  2585. GFP_KERNEL);
  2586. if (!temp) {
  2587. dev_err(&pdev->dev, "out of memory\n");
  2588. ret = -ENOMEM;
  2589. goto fail_pdev_add;
  2590. }
  2591. swr_ctrl_data = temp;
  2592. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2593. ctrl_num++;
  2594. dev_dbg(&pdev->dev,
  2595. "%s: Adding soundwire ctrl device(s)\n",
  2596. __func__);
  2597. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2598. }
  2599. ret = platform_device_add(pdev);
  2600. if (ret) {
  2601. dev_err(&pdev->dev,
  2602. "%s: Cannot add platform device\n",
  2603. __func__);
  2604. goto fail_pdev_add;
  2605. }
  2606. if (wsa_priv->child_count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX)
  2607. wsa_priv->pdev_child_devices[
  2608. wsa_priv->child_count++] = pdev;
  2609. else
  2610. goto err;
  2611. }
  2612. return;
  2613. fail_pdev_add:
  2614. for (count = 0; count < wsa_priv->child_count; count++)
  2615. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2616. err:
  2617. return;
  2618. }
  2619. static void lpass_cdc_wsa_macro_init_ops(struct macro_ops *ops,
  2620. char __iomem *wsa_io_base)
  2621. {
  2622. memset(ops, 0, sizeof(struct macro_ops));
  2623. ops->init = lpass_cdc_wsa_macro_init;
  2624. ops->exit = lpass_cdc_wsa_macro_deinit;
  2625. ops->io_base = wsa_io_base;
  2626. ops->dai_ptr = lpass_cdc_wsa_macro_dai;
  2627. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa_macro_dai);
  2628. ops->event_handler = lpass_cdc_wsa_macro_event_handler;
  2629. ops->set_port_map = lpass_cdc_wsa_macro_set_port_map;
  2630. }
  2631. static int lpass_cdc_wsa_macro_probe(struct platform_device *pdev)
  2632. {
  2633. struct macro_ops ops;
  2634. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2635. u32 wsa_base_addr, default_clk_id, thermal_max_state;
  2636. char __iomem *wsa_io_base;
  2637. int ret = 0;
  2638. u32 is_used_wsa_swr_gpio = 1;
  2639. const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2640. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2641. dev_err(&pdev->dev,
  2642. "%s: va-macro not registered yet, defer\n", __func__);
  2643. return -EPROBE_DEFER;
  2644. }
  2645. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa_macro_priv),
  2646. GFP_KERNEL);
  2647. if (!wsa_priv)
  2648. return -ENOMEM;
  2649. wsa_priv->dev = &pdev->dev;
  2650. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2651. &wsa_base_addr);
  2652. if (ret) {
  2653. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2654. __func__, "reg");
  2655. return ret;
  2656. }
  2657. if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
  2658. NULL)) {
  2659. ret = of_property_read_u32(pdev->dev.of_node,
  2660. is_used_wsa_swr_gpio_dt,
  2661. &is_used_wsa_swr_gpio);
  2662. if (ret) {
  2663. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2664. __func__, is_used_wsa_swr_gpio_dt);
  2665. is_used_wsa_swr_gpio = 1;
  2666. }
  2667. }
  2668. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2669. "qcom,wsa-swr-gpios", 0);
  2670. if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
  2671. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2672. __func__);
  2673. return -EINVAL;
  2674. }
  2675. if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0 &&
  2676. is_used_wsa_swr_gpio) {
  2677. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2678. __func__);
  2679. return -EPROBE_DEFER;
  2680. }
  2681. msm_cdc_pinctrl_set_wakeup_capable(
  2682. wsa_priv->wsa_swr_gpio_p, false);
  2683. wsa_io_base = devm_ioremap(&pdev->dev,
  2684. wsa_base_addr, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  2685. if (!wsa_io_base) {
  2686. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2687. return -EINVAL;
  2688. }
  2689. wsa_priv->wsa_io_base = wsa_io_base;
  2690. wsa_priv->reset_swr = true;
  2691. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work,
  2692. lpass_cdc_wsa_macro_add_child_devices);
  2693. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2694. wsa_priv->swr_plat_data.read = NULL;
  2695. wsa_priv->swr_plat_data.write = NULL;
  2696. wsa_priv->swr_plat_data.bulk_write = NULL;
  2697. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2698. wsa_priv->swr_plat_data.core_vote = lpass_cdc_wsa_macro_core_vote;
  2699. wsa_priv->swr_plat_data.handle_irq = NULL;
  2700. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2701. &default_clk_id);
  2702. if (ret) {
  2703. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2704. __func__, "qcom,mux0-clk-id");
  2705. default_clk_id = WSA_CORE_CLK;
  2706. }
  2707. wsa_priv->default_clk_id = default_clk_id;
  2708. dev_set_drvdata(&pdev->dev, wsa_priv);
  2709. mutex_init(&wsa_priv->mclk_lock);
  2710. mutex_init(&wsa_priv->swr_clk_lock);
  2711. lpass_cdc_wsa_macro_init_ops(&ops, wsa_io_base);
  2712. ops.clk_id_req = wsa_priv->default_clk_id;
  2713. ops.default_clk_id = wsa_priv->default_clk_id;
  2714. ret = lpass_cdc_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2715. if (ret < 0) {
  2716. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2717. goto reg_macro_fail;
  2718. }
  2719. if (of_find_property(wsa_priv->dev->of_node, "#cooling-cells", NULL)) {
  2720. ret = of_property_read_u32(pdev->dev.of_node,
  2721. "qcom,thermal-max-state",
  2722. &thermal_max_state);
  2723. if (ret) {
  2724. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  2725. __func__, "qcom,thermal-max-state");
  2726. wsa_priv->thermal_max_state =
  2727. LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE;
  2728. } else {
  2729. wsa_priv->thermal_max_state = thermal_max_state;
  2730. }
  2731. wsa_priv->tcdev = devm_thermal_of_cooling_device_register(
  2732. &pdev->dev,
  2733. wsa_priv->dev->of_node,
  2734. "wsa", wsa_priv,
  2735. &wsa_cooling_ops);
  2736. if (IS_ERR(wsa_priv->tcdev)) {
  2737. dev_err(&pdev->dev,
  2738. "%s: failed to register wsa macro as cooling device\n",
  2739. __func__);
  2740. wsa_priv->tcdev = NULL;
  2741. }
  2742. }
  2743. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2744. pm_runtime_use_autosuspend(&pdev->dev);
  2745. pm_runtime_set_suspended(&pdev->dev);
  2746. pm_suspend_ignore_children(&pdev->dev, true);
  2747. pm_runtime_enable(&pdev->dev);
  2748. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work);
  2749. return ret;
  2750. reg_macro_fail:
  2751. mutex_destroy(&wsa_priv->mclk_lock);
  2752. mutex_destroy(&wsa_priv->swr_clk_lock);
  2753. return ret;
  2754. }
  2755. static int lpass_cdc_wsa_macro_remove(struct platform_device *pdev)
  2756. {
  2757. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2758. u16 count = 0;
  2759. wsa_priv = dev_get_drvdata(&pdev->dev);
  2760. if (!wsa_priv)
  2761. return -EINVAL;
  2762. if (wsa_priv->tcdev)
  2763. thermal_cooling_device_unregister(wsa_priv->tcdev);
  2764. for (count = 0; count < wsa_priv->child_count &&
  2765. count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2766. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2767. pm_runtime_disable(&pdev->dev);
  2768. pm_runtime_set_suspended(&pdev->dev);
  2769. lpass_cdc_unregister_macro(&pdev->dev, WSA_MACRO);
  2770. mutex_destroy(&wsa_priv->mclk_lock);
  2771. mutex_destroy(&wsa_priv->swr_clk_lock);
  2772. return 0;
  2773. }
  2774. static const struct of_device_id lpass_cdc_wsa_macro_dt_match[] = {
  2775. {.compatible = "qcom,lpass-cdc-wsa-macro"},
  2776. {}
  2777. };
  2778. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2779. SET_SYSTEM_SLEEP_PM_OPS(
  2780. pm_runtime_force_suspend,
  2781. pm_runtime_force_resume
  2782. )
  2783. SET_RUNTIME_PM_OPS(
  2784. lpass_cdc_runtime_suspend,
  2785. lpass_cdc_runtime_resume,
  2786. NULL
  2787. )
  2788. };
  2789. static struct platform_driver lpass_cdc_wsa_macro_driver = {
  2790. .driver = {
  2791. .name = "lpass_cdc_wsa_macro",
  2792. .owner = THIS_MODULE,
  2793. .pm = &lpass_cdc_dev_pm_ops,
  2794. .of_match_table = lpass_cdc_wsa_macro_dt_match,
  2795. .suppress_bind_attrs = true,
  2796. },
  2797. .probe = lpass_cdc_wsa_macro_probe,
  2798. .remove = lpass_cdc_wsa_macro_remove,
  2799. };
  2800. module_platform_driver(lpass_cdc_wsa_macro_driver);
  2801. MODULE_DESCRIPTION("WSA macro driver");
  2802. MODULE_LICENSE("GPL v2");