lpass-cdc-va-macro.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET \
  39. (LPASS_CDC_VA_TX1_TX_PATH_CTL - LPASS_CDC_VA_TX0_TX_PATH_CTL)
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  41. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  42. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  43. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  44. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  45. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  46. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  47. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  48. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  49. #define MAX_RETRY_ATTEMPTS 500
  50. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  51. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  52. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  53. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  54. module_param(va_tx_unmute_delay, int, 0664);
  55. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  56. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable);
  57. enum {
  58. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  59. LPASS_CDC_VA_MACRO_AIF1_CAP,
  60. LPASS_CDC_VA_MACRO_AIF2_CAP,
  61. LPASS_CDC_VA_MACRO_AIF3_CAP,
  62. LPASS_CDC_VA_MACRO_MAX_DAIS,
  63. };
  64. enum {
  65. LPASS_CDC_VA_MACRO_DEC0,
  66. LPASS_CDC_VA_MACRO_DEC1,
  67. LPASS_CDC_VA_MACRO_DEC2,
  68. LPASS_CDC_VA_MACRO_DEC3,
  69. LPASS_CDC_VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  76. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  77. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct lpass_cdc_va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct lpass_cdc_va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct lpass_cdc_va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct lpass_cdc_va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool clk_div_switch;
  155. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  156. int pcm_rate[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  157. };
  158. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  159. struct device **va_dev,
  160. struct lpass_cdc_va_macro_priv **va_priv,
  161. const char *func_name)
  162. {
  163. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  164. if (!(*va_dev)) {
  165. dev_err(component->dev,
  166. "%s: null device for macro!\n", func_name);
  167. return false;
  168. }
  169. *va_priv = dev_get_drvdata((*va_dev));
  170. if (!(*va_priv) || !(*va_priv)->component) {
  171. dev_err(component->dev,
  172. "%s: priv is null for macro!\n", func_name);
  173. return false;
  174. }
  175. return true;
  176. }
  177. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  178. {
  179. struct device *va_dev = NULL;
  180. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  181. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  182. &va_priv, __func__))
  183. return -EINVAL;
  184. if (va_priv->clk_div_switch &&
  185. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  186. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  187. return va_priv->dmic_clk_div;
  188. }
  189. static int lpass_cdc_va_macro_mclk_enable(
  190. struct lpass_cdc_va_macro_priv *va_priv,
  191. bool mclk_enable, bool dapm)
  192. {
  193. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  194. int ret = 0;
  195. if (regmap == NULL) {
  196. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  197. return -EINVAL;
  198. }
  199. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  200. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  201. mutex_lock(&va_priv->mclk_lock);
  202. if (mclk_enable) {
  203. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  204. if (ret < 0) {
  205. dev_err(va_priv->dev,
  206. "%s: va request core vote failed\n",
  207. __func__);
  208. goto exit;
  209. }
  210. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  211. va_priv->default_clk_id,
  212. va_priv->clk_id,
  213. true);
  214. lpass_cdc_va_macro_core_vote(va_priv, false);
  215. if (ret < 0) {
  216. dev_err(va_priv->dev,
  217. "%s: va request clock en failed\n",
  218. __func__);
  219. goto exit;
  220. }
  221. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  222. true);
  223. if (va_priv->va_mclk_users == 0) {
  224. regcache_mark_dirty(regmap);
  225. regcache_sync_region(regmap,
  226. VA_START_OFFSET,
  227. VA_MAX_OFFSET);
  228. }
  229. va_priv->va_mclk_users++;
  230. } else {
  231. if (va_priv->va_mclk_users <= 0) {
  232. dev_err(va_priv->dev, "%s: clock already disabled\n",
  233. __func__);
  234. va_priv->va_mclk_users = 0;
  235. goto exit;
  236. }
  237. va_priv->va_mclk_users--;
  238. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  239. false);
  240. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  241. if (ret < 0) {
  242. dev_err(va_priv->dev,
  243. "%s: va request core vote failed\n",
  244. __func__);
  245. goto exit;
  246. }
  247. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  248. va_priv->default_clk_id,
  249. va_priv->clk_id,
  250. false);
  251. lpass_cdc_va_macro_core_vote(va_priv, false);
  252. }
  253. exit:
  254. mutex_unlock(&va_priv->mclk_lock);
  255. return ret;
  256. }
  257. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  258. u16 event, u32 data)
  259. {
  260. struct device *va_dev = NULL;
  261. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  262. int retry_cnt = MAX_RETRY_ATTEMPTS;
  263. int ret = 0;
  264. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  265. &va_priv, __func__))
  266. return -EINVAL;
  267. switch (event) {
  268. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  269. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  270. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  271. __func__, retry_cnt);
  272. /*
  273. * Userspace takes 10 seconds to close
  274. * the session when pcm_start fails due to concurrency
  275. * with PDR/SSR. Loop and check every 20ms till 10
  276. * seconds for va_mclk user count to get reset to 0
  277. * which ensures userspace teardown is done and SSR
  278. * powerup seq can proceed.
  279. */
  280. msleep(20);
  281. retry_cnt--;
  282. }
  283. if (retry_cnt == 0)
  284. dev_err(va_dev,
  285. "%s: va_mclk_users non-zero, SSR fail!!\n",
  286. __func__);
  287. break;
  288. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  289. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  290. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  291. if (ret < 0) {
  292. dev_err(va_priv->dev,
  293. "%s: va request core vote failed\n",
  294. __func__);
  295. break;
  296. }
  297. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  298. va_priv->default_clk_id,
  299. VA_CORE_CLK, true);
  300. if (ret < 0)
  301. dev_err_ratelimited(va_priv->dev,
  302. "%s, failed to enable clk, ret:%d\n",
  303. __func__, ret);
  304. else
  305. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  306. va_priv->default_clk_id,
  307. VA_CORE_CLK, false);
  308. lpass_cdc_va_macro_core_vote(va_priv, false);
  309. break;
  310. case LPASS_CDC_MACRO_EVT_SSR_UP:
  311. trace_printk("%s, enter SSR up\n", __func__);
  312. /* reset swr after ssr/pdr */
  313. va_priv->reset_swr = true;
  314. if (va_priv->swr_ctrl_data)
  315. swrm_wcd_notify(
  316. va_priv->swr_ctrl_data[0].va_swr_pdev,
  317. SWR_DEVICE_SSR_UP, NULL);
  318. break;
  319. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  320. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  321. break;
  322. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  323. if (va_priv->swr_ctrl_data) {
  324. swrm_wcd_notify(
  325. va_priv->swr_ctrl_data[0].va_swr_pdev,
  326. SWR_DEVICE_SSR_DOWN, NULL);
  327. }
  328. if ((!pm_runtime_enabled(va_dev) ||
  329. !pm_runtime_suspended(va_dev))) {
  330. ret = lpass_cdc_runtime_suspend(va_dev);
  331. if (!ret) {
  332. pm_runtime_disable(va_dev);
  333. pm_runtime_set_suspended(va_dev);
  334. pm_runtime_enable(va_dev);
  335. }
  336. }
  337. break;
  338. default:
  339. break;
  340. }
  341. return 0;
  342. }
  343. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  344. struct snd_kcontrol *kcontrol, int event)
  345. {
  346. struct snd_soc_component *component =
  347. snd_soc_dapm_to_component(w->dapm);
  348. struct device *va_dev = NULL;
  349. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  350. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  351. &va_priv, __func__))
  352. return -EINVAL;
  353. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  354. switch (event) {
  355. case SND_SOC_DAPM_PRE_PMU:
  356. va_priv->va_swr_clk_cnt++;
  357. break;
  358. case SND_SOC_DAPM_POST_PMD:
  359. va_priv->va_swr_clk_cnt--;
  360. break;
  361. default:
  362. break;
  363. }
  364. return 0;
  365. }
  366. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  367. struct snd_kcontrol *kcontrol, int event)
  368. {
  369. struct snd_soc_component *component =
  370. snd_soc_dapm_to_component(w->dapm);
  371. int ret = 0;
  372. struct device *va_dev = NULL;
  373. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  374. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  375. &va_priv, __func__))
  376. return -EINVAL;
  377. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  378. __func__, event, va_priv->lpi_enable);
  379. if (!va_priv->lpi_enable)
  380. return ret;
  381. switch (event) {
  382. case SND_SOC_DAPM_PRE_PMU:
  383. if (va_priv->default_clk_id != VA_CORE_CLK) {
  384. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  385. if (ret < 0) {
  386. dev_err(va_priv->dev,
  387. "%s: va request core vote failed\n",
  388. __func__);
  389. break;
  390. }
  391. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  392. va_priv->default_clk_id,
  393. VA_CORE_CLK,
  394. true);
  395. lpass_cdc_va_macro_core_vote(va_priv, false);
  396. if (ret) {
  397. dev_dbg(component->dev,
  398. "%s: request clock VA_CLK enable failed\n",
  399. __func__);
  400. break;
  401. }
  402. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  403. va_priv->default_clk_id,
  404. TX_CORE_CLK,
  405. false);
  406. if (ret) {
  407. dev_dbg(component->dev,
  408. "%s: request clock TX_CLK disable failed\n",
  409. __func__);
  410. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  411. va_priv->default_clk_id,
  412. VA_CORE_CLK,
  413. false);
  414. break;
  415. }
  416. }
  417. break;
  418. case SND_SOC_DAPM_POST_PMD:
  419. if (va_priv->default_clk_id == TX_CORE_CLK) {
  420. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  421. va_priv->default_clk_id,
  422. TX_CORE_CLK,
  423. true);
  424. if (ret) {
  425. dev_dbg(component->dev,
  426. "%s: request clock TX_CLK enable failed\n",
  427. __func__);
  428. break;
  429. }
  430. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  431. if (ret < 0) {
  432. dev_err(va_priv->dev,
  433. "%s: va request core vote failed\n",
  434. __func__);
  435. break;
  436. }
  437. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  438. va_priv->default_clk_id,
  439. VA_CORE_CLK,
  440. false);
  441. lpass_cdc_va_macro_core_vote(va_priv, false);
  442. if (ret) {
  443. dev_dbg(component->dev,
  444. "%s: request clock VA_CLK disable failed\n",
  445. __func__);
  446. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  447. va_priv->default_clk_id,
  448. TX_CORE_CLK,
  449. false);
  450. break;
  451. }
  452. }
  453. break;
  454. default:
  455. dev_err(va_priv->dev,
  456. "%s: invalid DAPM event %d\n", __func__, event);
  457. ret = -EINVAL;
  458. }
  459. return ret;
  460. }
  461. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  462. struct snd_kcontrol *kcontrol, int event)
  463. {
  464. struct device *va_dev = NULL;
  465. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  466. struct snd_soc_component *component =
  467. snd_soc_dapm_to_component(w->dapm);
  468. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  469. &va_priv, __func__))
  470. return -EINVAL;
  471. if (SND_SOC_DAPM_EVENT_ON(event))
  472. ++va_priv->tx_swr_clk_cnt;
  473. if (SND_SOC_DAPM_EVENT_OFF(event))
  474. --va_priv->tx_swr_clk_cnt;
  475. return 0;
  476. }
  477. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  478. struct snd_kcontrol *kcontrol, int event)
  479. {
  480. struct snd_soc_component *component =
  481. snd_soc_dapm_to_component(w->dapm);
  482. int ret = 0;
  483. struct device *va_dev = NULL;
  484. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  485. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  486. &va_priv, __func__))
  487. return -EINVAL;
  488. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  489. switch (event) {
  490. case SND_SOC_DAPM_PRE_PMU:
  491. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  492. va_priv->default_clk_id,
  493. TX_CORE_CLK,
  494. true);
  495. if (!ret)
  496. va_priv->tx_clk_status++;
  497. if (va_priv->lpi_enable)
  498. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  499. else
  500. ret = lpass_cdc_tx_mclk_enable(component, 1);
  501. break;
  502. case SND_SOC_DAPM_POST_PMD:
  503. if (va_priv->lpi_enable)
  504. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  505. else
  506. lpass_cdc_tx_mclk_enable(component, 0);
  507. if (va_priv->tx_clk_status > 0) {
  508. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  509. va_priv->default_clk_id,
  510. TX_CORE_CLK,
  511. false);
  512. va_priv->tx_clk_status--;
  513. }
  514. break;
  515. default:
  516. dev_err(va_priv->dev,
  517. "%s: invalid DAPM event %d\n", __func__, event);
  518. ret = -EINVAL;
  519. }
  520. return ret;
  521. }
  522. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  523. struct lpass_cdc_va_macro_priv *va_priv,
  524. struct regmap *regmap, int clk_type,
  525. bool enable)
  526. {
  527. int ret = 0, clk_tx_ret = 0;
  528. dev_dbg(va_priv->dev,
  529. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  530. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  531. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  532. if (enable) {
  533. if (va_priv->swr_clk_users == 0) {
  534. msm_cdc_pinctrl_select_active_state(
  535. va_priv->va_swr_gpio_p);
  536. msm_cdc_pinctrl_set_wakeup_capable(
  537. va_priv->va_swr_gpio_p, false);
  538. }
  539. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  540. TX_CORE_CLK,
  541. TX_CORE_CLK,
  542. true);
  543. if (clk_type == TX_MCLK) {
  544. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  545. TX_CORE_CLK,
  546. TX_CORE_CLK,
  547. true);
  548. if (ret < 0) {
  549. if (va_priv->swr_clk_users == 0)
  550. msm_cdc_pinctrl_select_sleep_state(
  551. va_priv->va_swr_gpio_p);
  552. dev_err_ratelimited(va_priv->dev,
  553. "%s: swr request clk failed\n",
  554. __func__);
  555. goto done;
  556. }
  557. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  558. true);
  559. }
  560. if (clk_type == VA_MCLK) {
  561. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  562. if (ret < 0) {
  563. if (va_priv->swr_clk_users == 0)
  564. msm_cdc_pinctrl_select_sleep_state(
  565. va_priv->va_swr_gpio_p);
  566. dev_err_ratelimited(va_priv->dev,
  567. "%s: request clock enable failed\n",
  568. __func__);
  569. goto done;
  570. }
  571. }
  572. if (va_priv->swr_clk_users == 0) {
  573. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  574. __func__, va_priv->reset_swr);
  575. if (va_priv->reset_swr)
  576. regmap_update_bits(regmap,
  577. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  578. 0x02, 0x02);
  579. regmap_update_bits(regmap,
  580. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  581. 0x01, 0x01);
  582. if (va_priv->reset_swr)
  583. regmap_update_bits(regmap,
  584. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  585. 0x02, 0x00);
  586. va_priv->reset_swr = false;
  587. }
  588. if (!clk_tx_ret)
  589. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  590. TX_CORE_CLK,
  591. TX_CORE_CLK,
  592. false);
  593. va_priv->swr_clk_users++;
  594. } else {
  595. if (va_priv->swr_clk_users <= 0) {
  596. dev_err_ratelimited(va_priv->dev,
  597. "va swrm clock users already 0\n");
  598. va_priv->swr_clk_users = 0;
  599. return 0;
  600. }
  601. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  602. TX_CORE_CLK,
  603. TX_CORE_CLK,
  604. true);
  605. va_priv->swr_clk_users--;
  606. if (va_priv->swr_clk_users == 0)
  607. regmap_update_bits(regmap,
  608. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  609. 0x01, 0x00);
  610. if (clk_type == VA_MCLK)
  611. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  612. if (clk_type == TX_MCLK) {
  613. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  614. false);
  615. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  616. TX_CORE_CLK,
  617. TX_CORE_CLK,
  618. false);
  619. if (ret < 0) {
  620. dev_err_ratelimited(va_priv->dev,
  621. "%s: swr request clk failed\n",
  622. __func__);
  623. goto done;
  624. }
  625. }
  626. if (!clk_tx_ret)
  627. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  628. TX_CORE_CLK,
  629. TX_CORE_CLK,
  630. false);
  631. if (va_priv->swr_clk_users == 0) {
  632. msm_cdc_pinctrl_select_sleep_state(
  633. va_priv->va_swr_gpio_p);
  634. msm_cdc_pinctrl_set_wakeup_capable(
  635. va_priv->va_swr_gpio_p, true);
  636. }
  637. }
  638. return 0;
  639. done:
  640. if (!clk_tx_ret)
  641. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  642. TX_CORE_CLK,
  643. TX_CORE_CLK,
  644. false);
  645. return ret;
  646. }
  647. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  648. {
  649. int rc = 0;
  650. struct lpass_cdc_va_macro_priv *va_priv =
  651. (struct lpass_cdc_va_macro_priv *) handle;
  652. if (va_priv == NULL) {
  653. pr_err("%s: va priv data is NULL\n", __func__);
  654. return -EINVAL;
  655. }
  656. if (enable) {
  657. pm_runtime_get_sync(va_priv->dev);
  658. if (lpass_cdc_check_core_votes(va_priv->dev))
  659. rc = 0;
  660. else
  661. rc = -ENOTSYNC;
  662. } else {
  663. pm_runtime_put_autosuspend(va_priv->dev);
  664. pm_runtime_mark_last_busy(va_priv->dev);
  665. }
  666. return rc;
  667. }
  668. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  669. {
  670. struct lpass_cdc_va_macro_priv *va_priv =
  671. (struct lpass_cdc_va_macro_priv *) handle;
  672. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  673. int ret = 0;
  674. if (regmap == NULL) {
  675. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  676. return -EINVAL;
  677. }
  678. mutex_lock(&va_priv->swr_clk_lock);
  679. dev_dbg(va_priv->dev,
  680. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  681. __func__, (enable ? "enable" : "disable"),
  682. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  683. if (enable) {
  684. pm_runtime_get_sync(va_priv->dev);
  685. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  686. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  687. regmap, VA_MCLK, enable);
  688. if (ret) {
  689. pm_runtime_mark_last_busy(va_priv->dev);
  690. pm_runtime_put_autosuspend(va_priv->dev);
  691. goto done;
  692. }
  693. va_priv->va_clk_status++;
  694. } else {
  695. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  696. regmap, TX_MCLK, enable);
  697. if (ret) {
  698. pm_runtime_mark_last_busy(va_priv->dev);
  699. pm_runtime_put_autosuspend(va_priv->dev);
  700. goto done;
  701. }
  702. va_priv->tx_clk_status++;
  703. }
  704. pm_runtime_mark_last_busy(va_priv->dev);
  705. pm_runtime_put_autosuspend(va_priv->dev);
  706. } else {
  707. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  708. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  709. regmap,
  710. VA_MCLK, enable);
  711. if (ret)
  712. goto done;
  713. --va_priv->va_clk_status;
  714. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  715. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  716. regmap,
  717. TX_MCLK, enable);
  718. if (ret)
  719. goto done;
  720. --va_priv->tx_clk_status;
  721. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  722. if (!va_priv->va_swr_clk_cnt &&
  723. va_priv->tx_swr_clk_cnt) {
  724. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  725. va_priv, regmap,
  726. VA_MCLK, enable);
  727. if (ret)
  728. goto done;
  729. --va_priv->va_clk_status;
  730. } else {
  731. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  732. va_priv, regmap,
  733. TX_MCLK, enable);
  734. if (ret)
  735. goto done;
  736. --va_priv->tx_clk_status;
  737. }
  738. } else {
  739. dev_dbg(va_priv->dev,
  740. "%s: Both clocks are disabled\n", __func__);
  741. }
  742. }
  743. dev_dbg(va_priv->dev,
  744. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  745. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  746. va_priv->va_clk_status);
  747. done:
  748. mutex_unlock(&va_priv->swr_clk_lock);
  749. return ret;
  750. }
  751. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  752. {
  753. u16 adc_mux_reg = 0, adc_reg = 0;
  754. u16 adc_n = LPASS_CDC_ADC_MAX;
  755. bool ret = false;
  756. struct device *va_dev = NULL;
  757. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  758. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  759. &va_priv, __func__))
  760. return ret;
  761. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  762. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  763. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  764. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  765. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  766. adc_n = snd_soc_component_read(component, adc_reg) &
  767. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  768. if (adc_n < LPASS_CDC_ADC_MAX)
  769. return true;
  770. }
  771. return ret;
  772. }
  773. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  774. struct work_struct *work)
  775. {
  776. struct delayed_work *hpf_delayed_work;
  777. struct hpf_work *hpf_work;
  778. struct lpass_cdc_va_macro_priv *va_priv;
  779. struct snd_soc_component *component;
  780. u16 dec_cfg_reg, hpf_gate_reg;
  781. u8 hpf_cut_off_freq;
  782. u16 adc_reg = 0, adc_n = 0;
  783. hpf_delayed_work = to_delayed_work(work);
  784. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  785. va_priv = hpf_work->va_priv;
  786. component = va_priv->component;
  787. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  788. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  789. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  790. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  791. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  792. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  793. __func__, hpf_work->decimator, hpf_cut_off_freq);
  794. if (is_amic_enabled(component, hpf_work->decimator)) {
  795. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  796. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  797. hpf_work->decimator;
  798. adc_n = snd_soc_component_read(component, adc_reg) &
  799. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  800. /* analog mic clear TX hold */
  801. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  802. snd_soc_component_update_bits(component,
  803. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  804. hpf_cut_off_freq << 5);
  805. snd_soc_component_update_bits(component, hpf_gate_reg,
  806. 0x03, 0x02);
  807. /* Add delay between toggle hpf gate based on sample rate */
  808. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  809. case 0:
  810. usleep_range(125, 130);
  811. break;
  812. case 1:
  813. usleep_range(62, 65);
  814. break;
  815. case 3:
  816. usleep_range(31, 32);
  817. break;
  818. case 4:
  819. usleep_range(20, 21);
  820. break;
  821. case 5:
  822. usleep_range(10, 11);
  823. break;
  824. case 6:
  825. usleep_range(5, 6);
  826. break;
  827. default:
  828. usleep_range(125, 130);
  829. }
  830. snd_soc_component_update_bits(component, hpf_gate_reg,
  831. 0x03, 0x01);
  832. } else {
  833. snd_soc_component_update_bits(component,
  834. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  835. hpf_cut_off_freq << 5);
  836. snd_soc_component_update_bits(component, hpf_gate_reg,
  837. 0x02, 0x02);
  838. /* Minimum 1 clk cycle delay is required as per HW spec */
  839. usleep_range(1000, 1010);
  840. snd_soc_component_update_bits(component, hpf_gate_reg,
  841. 0x02, 0x00);
  842. }
  843. }
  844. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  845. {
  846. struct va_mute_work *va_mute_dwork;
  847. struct snd_soc_component *component = NULL;
  848. struct lpass_cdc_va_macro_priv *va_priv;
  849. struct delayed_work *delayed_work;
  850. u16 tx_vol_ctl_reg, decimator;
  851. delayed_work = to_delayed_work(work);
  852. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  853. va_priv = va_mute_dwork->va_priv;
  854. component = va_priv->component;
  855. decimator = va_mute_dwork->decimator;
  856. tx_vol_ctl_reg =
  857. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  858. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  859. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  860. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  861. __func__, decimator);
  862. }
  863. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  864. struct snd_ctl_elem_value *ucontrol)
  865. {
  866. struct snd_soc_dapm_widget *widget =
  867. snd_soc_dapm_kcontrol_widget(kcontrol);
  868. struct snd_soc_component *component =
  869. snd_soc_dapm_to_component(widget->dapm);
  870. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  871. unsigned int val;
  872. u16 mic_sel_reg, dmic_clk_reg;
  873. struct device *va_dev = NULL;
  874. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  875. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  876. &va_priv, __func__))
  877. return -EINVAL;
  878. val = ucontrol->value.enumerated.item[0];
  879. if (val > e->items - 1)
  880. return -EINVAL;
  881. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  882. widget->name, val);
  883. switch (e->reg) {
  884. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  885. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  886. break;
  887. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  888. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  889. break;
  890. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  891. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  892. break;
  893. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  894. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  895. break;
  896. default:
  897. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  898. __func__, e->reg);
  899. return -EINVAL;
  900. }
  901. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  902. if (val != 0) {
  903. if (val < 5) {
  904. snd_soc_component_update_bits(component,
  905. mic_sel_reg,
  906. 1 << 7, 0x0 << 7);
  907. } else {
  908. snd_soc_component_update_bits(component,
  909. mic_sel_reg,
  910. 1 << 7, 0x1 << 7);
  911. snd_soc_component_update_bits(component,
  912. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  913. 0x80, 0x00);
  914. dmic_clk_reg =
  915. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  916. ((val - 5)/2) * 4;
  917. snd_soc_component_update_bits(component,
  918. dmic_clk_reg,
  919. 0x0E, va_priv->dmic_clk_div << 0x1);
  920. }
  921. }
  922. } else {
  923. /* DMIC selected */
  924. if (val != 0)
  925. snd_soc_component_update_bits(component, mic_sel_reg,
  926. 1 << 7, 1 << 7);
  927. }
  928. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  929. }
  930. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  931. struct snd_ctl_elem_value *ucontrol)
  932. {
  933. struct snd_soc_component *component =
  934. snd_soc_kcontrol_component(kcontrol);
  935. struct device *va_dev = NULL;
  936. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  937. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  938. &va_priv, __func__))
  939. return -EINVAL;
  940. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  941. return 0;
  942. }
  943. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  944. struct snd_ctl_elem_value *ucontrol)
  945. {
  946. struct snd_soc_component *component =
  947. snd_soc_kcontrol_component(kcontrol);
  948. struct device *va_dev = NULL;
  949. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  950. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  951. &va_priv, __func__))
  952. return -EINVAL;
  953. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  954. return 0;
  955. }
  956. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  957. struct snd_ctl_elem_value *ucontrol)
  958. {
  959. struct snd_soc_dapm_widget *widget =
  960. snd_soc_dapm_kcontrol_widget(kcontrol);
  961. struct snd_soc_component *component =
  962. snd_soc_dapm_to_component(widget->dapm);
  963. struct soc_multi_mixer_control *mixer =
  964. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  965. u32 dai_id = widget->shift;
  966. u32 dec_id = mixer->shift;
  967. struct device *va_dev = NULL;
  968. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  969. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  970. &va_priv, __func__))
  971. return -EINVAL;
  972. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  973. ucontrol->value.integer.value[0] = 1;
  974. else
  975. ucontrol->value.integer.value[0] = 0;
  976. return 0;
  977. }
  978. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  979. struct snd_ctl_elem_value *ucontrol)
  980. {
  981. struct snd_soc_dapm_widget *widget =
  982. snd_soc_dapm_kcontrol_widget(kcontrol);
  983. struct snd_soc_component *component =
  984. snd_soc_dapm_to_component(widget->dapm);
  985. struct snd_soc_dapm_update *update = NULL;
  986. struct soc_multi_mixer_control *mixer =
  987. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  988. u32 dai_id = widget->shift;
  989. u32 dec_id = mixer->shift;
  990. u32 enable = ucontrol->value.integer.value[0];
  991. struct device *va_dev = NULL;
  992. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  993. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  994. &va_priv, __func__))
  995. return -EINVAL;
  996. if (enable) {
  997. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  998. va_priv->active_ch_cnt[dai_id]++;
  999. } else {
  1000. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1001. va_priv->active_ch_cnt[dai_id]--;
  1002. }
  1003. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1004. return 0;
  1005. }
  1006. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1007. struct snd_kcontrol *kcontrol, int event)
  1008. {
  1009. struct snd_soc_component *component =
  1010. snd_soc_dapm_to_component(w->dapm);
  1011. unsigned int dmic = 0;
  1012. int ret = 0;
  1013. char *wname;
  1014. wname = strpbrk(w->name, "01234567");
  1015. if (!wname) {
  1016. dev_err(component->dev, "%s: widget not found\n", __func__);
  1017. return -EINVAL;
  1018. }
  1019. ret = kstrtouint(wname, 10, &dmic);
  1020. if (ret < 0) {
  1021. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1022. __func__);
  1023. return -EINVAL;
  1024. }
  1025. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1026. __func__, event, dmic);
  1027. switch (event) {
  1028. case SND_SOC_DAPM_PRE_PMU:
  1029. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1030. break;
  1031. case SND_SOC_DAPM_POST_PMD:
  1032. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1033. break;
  1034. }
  1035. return 0;
  1036. }
  1037. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1038. struct snd_kcontrol *kcontrol, int event)
  1039. {
  1040. struct snd_soc_component *component =
  1041. snd_soc_dapm_to_component(w->dapm);
  1042. unsigned int decimator;
  1043. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1044. u16 tx_gain_ctl_reg;
  1045. u8 hpf_cut_off_freq;
  1046. u16 adc_mux_reg = 0;
  1047. u16 tx_fs_reg = 0;
  1048. struct device *va_dev = NULL;
  1049. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1050. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1051. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1052. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1053. &va_priv, __func__))
  1054. return -EINVAL;
  1055. decimator = w->shift;
  1056. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1057. w->name, decimator);
  1058. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1059. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1060. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  1061. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1062. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  1063. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1064. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  1065. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1066. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1067. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1068. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1069. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1070. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1071. tx_fs_reg) & 0x0F);
  1072. switch (event) {
  1073. case SND_SOC_DAPM_PRE_PMU:
  1074. snd_soc_component_update_bits(component,
  1075. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1076. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1077. /* Enable TX PGA Mute */
  1078. snd_soc_component_update_bits(component,
  1079. tx_vol_ctl_reg, 0x10, 0x10);
  1080. break;
  1081. case SND_SOC_DAPM_POST_PMU:
  1082. /* Enable TX CLK */
  1083. snd_soc_component_update_bits(component,
  1084. tx_vol_ctl_reg, 0x20, 0x20);
  1085. if (!is_amic_enabled(component, decimator)) {
  1086. snd_soc_component_update_bits(component,
  1087. hpf_gate_reg, 0x01, 0x00);
  1088. /*
  1089. * Minimum 1 clk cycle delay is required as per HW spec
  1090. */
  1091. usleep_range(1000, 1010);
  1092. }
  1093. hpf_cut_off_freq = (snd_soc_component_read(
  1094. component, dec_cfg_reg) &
  1095. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1096. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1097. hpf_cut_off_freq;
  1098. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1099. snd_soc_component_update_bits(component, dec_cfg_reg,
  1100. TX_HPF_CUT_OFF_FREQ_MASK,
  1101. CF_MIN_3DB_150HZ << 5);
  1102. }
  1103. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1104. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1105. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1106. if (va_tx_unmute_delay < unmute_delay)
  1107. va_tx_unmute_delay = unmute_delay;
  1108. }
  1109. snd_soc_component_update_bits(component,
  1110. hpf_gate_reg, 0x03, 0x02);
  1111. if (!is_amic_enabled(component, decimator))
  1112. snd_soc_component_update_bits(component,
  1113. hpf_gate_reg, 0x03, 0x00);
  1114. /*
  1115. * Minimum 1 clk cycle delay is required as per HW spec
  1116. */
  1117. usleep_range(1000, 1010);
  1118. snd_soc_component_update_bits(component,
  1119. hpf_gate_reg, 0x03, 0x01);
  1120. /*
  1121. * 6ms delay is required as per HW spec
  1122. */
  1123. usleep_range(6000, 6010);
  1124. /* schedule work queue to Remove Mute */
  1125. queue_delayed_work(system_freezable_wq,
  1126. &va_priv->va_mute_dwork[decimator].dwork,
  1127. msecs_to_jiffies(va_tx_unmute_delay));
  1128. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1129. CF_MIN_3DB_150HZ)
  1130. queue_delayed_work(system_freezable_wq,
  1131. &va_priv->va_hpf_work[decimator].dwork,
  1132. msecs_to_jiffies(hpf_delay));
  1133. /* apply gain after decimator is enabled */
  1134. snd_soc_component_write(component, tx_gain_ctl_reg,
  1135. snd_soc_component_read(component, tx_gain_ctl_reg));
  1136. break;
  1137. case SND_SOC_DAPM_PRE_PMD:
  1138. hpf_cut_off_freq =
  1139. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1140. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1141. 0x10, 0x10);
  1142. if (cancel_delayed_work_sync(
  1143. &va_priv->va_hpf_work[decimator].dwork)) {
  1144. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1145. snd_soc_component_update_bits(component,
  1146. dec_cfg_reg,
  1147. TX_HPF_CUT_OFF_FREQ_MASK,
  1148. hpf_cut_off_freq << 5);
  1149. if (is_amic_enabled(component, decimator))
  1150. snd_soc_component_update_bits(component,
  1151. hpf_gate_reg,
  1152. 0x03, 0x02);
  1153. else
  1154. snd_soc_component_update_bits(component,
  1155. hpf_gate_reg,
  1156. 0x03, 0x03);
  1157. /*
  1158. * Minimum 1 clk cycle delay is required
  1159. * as per HW spec
  1160. */
  1161. usleep_range(1000, 1010);
  1162. snd_soc_component_update_bits(component,
  1163. hpf_gate_reg,
  1164. 0x03, 0x01);
  1165. }
  1166. }
  1167. cancel_delayed_work_sync(
  1168. &va_priv->va_mute_dwork[decimator].dwork);
  1169. break;
  1170. case SND_SOC_DAPM_POST_PMD:
  1171. /* Disable TX CLK */
  1172. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1173. 0x20, 0x00);
  1174. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1175. 0x10, 0x00);
  1176. break;
  1177. }
  1178. return 0;
  1179. }
  1180. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1181. struct snd_kcontrol *kcontrol, int event)
  1182. {
  1183. struct snd_soc_component *component =
  1184. snd_soc_dapm_to_component(w->dapm);
  1185. struct device *va_dev = NULL;
  1186. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1187. int ret = 0;
  1188. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1189. &va_priv, __func__))
  1190. return -EINVAL;
  1191. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1192. switch (event) {
  1193. case SND_SOC_DAPM_POST_PMU:
  1194. if (va_priv->tx_clk_status > 0) {
  1195. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1196. va_priv->default_clk_id,
  1197. TX_CORE_CLK,
  1198. false);
  1199. va_priv->tx_clk_status--;
  1200. }
  1201. break;
  1202. case SND_SOC_DAPM_PRE_PMD:
  1203. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1204. va_priv->default_clk_id,
  1205. TX_CORE_CLK,
  1206. true);
  1207. if (!ret)
  1208. va_priv->tx_clk_status++;
  1209. break;
  1210. default:
  1211. dev_err(va_priv->dev,
  1212. "%s: invalid DAPM event %d\n", __func__, event);
  1213. ret = -EINVAL;
  1214. break;
  1215. }
  1216. return ret;
  1217. }
  1218. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1219. struct snd_kcontrol *kcontrol, int event)
  1220. {
  1221. struct snd_soc_component *component =
  1222. snd_soc_dapm_to_component(w->dapm);
  1223. struct device *va_dev = NULL;
  1224. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1225. int ret = 0;
  1226. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1227. &va_priv, __func__))
  1228. return -EINVAL;
  1229. if (!va_priv->micb_supply) {
  1230. dev_err(va_dev,
  1231. "%s:regulator not provided in dtsi\n", __func__);
  1232. return -EINVAL;
  1233. }
  1234. switch (event) {
  1235. case SND_SOC_DAPM_PRE_PMU:
  1236. if (va_priv->micb_users++ > 0)
  1237. return 0;
  1238. ret = regulator_set_voltage(va_priv->micb_supply,
  1239. va_priv->micb_voltage,
  1240. va_priv->micb_voltage);
  1241. if (ret) {
  1242. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1243. __func__, ret);
  1244. return ret;
  1245. }
  1246. ret = regulator_set_load(va_priv->micb_supply,
  1247. va_priv->micb_current);
  1248. if (ret) {
  1249. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1250. __func__, ret);
  1251. return ret;
  1252. }
  1253. ret = regulator_enable(va_priv->micb_supply);
  1254. if (ret) {
  1255. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1256. __func__, ret);
  1257. return ret;
  1258. }
  1259. break;
  1260. case SND_SOC_DAPM_POST_PMD:
  1261. if (--va_priv->micb_users > 0)
  1262. return 0;
  1263. if (va_priv->micb_users < 0) {
  1264. va_priv->micb_users = 0;
  1265. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1266. __func__);
  1267. return 0;
  1268. }
  1269. ret = regulator_disable(va_priv->micb_supply);
  1270. if (ret) {
  1271. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1272. __func__, ret);
  1273. return ret;
  1274. }
  1275. regulator_set_voltage(va_priv->micb_supply, 0,
  1276. va_priv->micb_voltage);
  1277. regulator_set_load(va_priv->micb_supply, 0);
  1278. break;
  1279. }
  1280. return 0;
  1281. }
  1282. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1283. unsigned int *path_num)
  1284. {
  1285. int ret = 0;
  1286. char *widget_name = NULL;
  1287. char *w_name = NULL;
  1288. char *path_num_char = NULL;
  1289. char *path_name = NULL;
  1290. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1291. if (!widget_name)
  1292. return -EINVAL;
  1293. w_name = widget_name;
  1294. path_name = strsep(&widget_name, " ");
  1295. if (!path_name) {
  1296. pr_err("%s: Invalid widget name = %s\n",
  1297. __func__, widget_name);
  1298. ret = -EINVAL;
  1299. goto err;
  1300. }
  1301. path_num_char = strpbrk(path_name, "01234567");
  1302. if (!path_num_char) {
  1303. pr_err("%s: va path index not found\n",
  1304. __func__);
  1305. ret = -EINVAL;
  1306. goto err;
  1307. }
  1308. ret = kstrtouint(path_num_char, 10, path_num);
  1309. if (ret < 0)
  1310. pr_err("%s: Invalid tx path = %s\n",
  1311. __func__, w_name);
  1312. err:
  1313. kfree(w_name);
  1314. return ret;
  1315. }
  1316. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1317. struct snd_ctl_elem_value *ucontrol)
  1318. {
  1319. struct snd_soc_component *component =
  1320. snd_soc_kcontrol_component(kcontrol);
  1321. struct lpass_cdc_va_macro_priv *priv = NULL;
  1322. struct device *va_dev = NULL;
  1323. int ret = 0;
  1324. int path = 0;
  1325. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1326. return -EINVAL;
  1327. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1328. if (ret)
  1329. return ret;
  1330. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1331. return 0;
  1332. }
  1333. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1334. struct snd_ctl_elem_value *ucontrol)
  1335. {
  1336. struct snd_soc_component *component =
  1337. snd_soc_kcontrol_component(kcontrol);
  1338. struct lpass_cdc_va_macro_priv *priv = NULL;
  1339. struct device *va_dev = NULL;
  1340. int value = ucontrol->value.integer.value[0];
  1341. int ret = 0;
  1342. int path = 0;
  1343. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1344. return -EINVAL;
  1345. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1346. if (ret)
  1347. return ret;
  1348. priv->dec_mode[path] = value;
  1349. return 0;
  1350. }
  1351. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1352. struct snd_pcm_hw_params *params,
  1353. struct snd_soc_dai *dai)
  1354. {
  1355. int tx_fs_rate = -EINVAL;
  1356. struct snd_soc_component *component = dai->component;
  1357. u32 decimator, sample_rate;
  1358. u16 tx_fs_reg = 0;
  1359. struct device *va_dev = NULL;
  1360. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1361. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1362. &va_priv, __func__))
  1363. return -EINVAL;
  1364. dev_dbg(va_dev,
  1365. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1366. dai->name, dai->id, params_rate(params),
  1367. params_channels(params));
  1368. sample_rate = params_rate(params);
  1369. if (sample_rate > 16000)
  1370. va_priv->clk_div_switch = true;
  1371. else
  1372. va_priv->clk_div_switch = false;
  1373. switch (sample_rate) {
  1374. case 8000:
  1375. tx_fs_rate = 0;
  1376. break;
  1377. case 16000:
  1378. tx_fs_rate = 1;
  1379. break;
  1380. case 32000:
  1381. tx_fs_rate = 3;
  1382. break;
  1383. case 48000:
  1384. tx_fs_rate = 4;
  1385. break;
  1386. case 96000:
  1387. tx_fs_rate = 5;
  1388. break;
  1389. case 192000:
  1390. tx_fs_rate = 6;
  1391. break;
  1392. case 384000:
  1393. tx_fs_rate = 7;
  1394. break;
  1395. default:
  1396. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1397. __func__, params_rate(params));
  1398. return -EINVAL;
  1399. }
  1400. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1401. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1402. if (decimator >= 0) {
  1403. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1404. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1405. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1406. __func__, decimator, sample_rate);
  1407. snd_soc_component_update_bits(component, tx_fs_reg,
  1408. 0x0F, tx_fs_rate);
  1409. } else {
  1410. dev_err(va_dev,
  1411. "%s: ERROR: Invalid decimator: %d\n",
  1412. __func__, decimator);
  1413. return -EINVAL;
  1414. }
  1415. }
  1416. return 0;
  1417. }
  1418. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1419. unsigned int *tx_num, unsigned int *tx_slot,
  1420. unsigned int *rx_num, unsigned int *rx_slot)
  1421. {
  1422. struct snd_soc_component *component = dai->component;
  1423. struct device *va_dev = NULL;
  1424. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1425. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1426. &va_priv, __func__))
  1427. return -EINVAL;
  1428. switch (dai->id) {
  1429. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1430. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1431. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1432. *tx_slot = va_priv->active_ch_mask[dai->id];
  1433. *tx_num = va_priv->active_ch_cnt[dai->id];
  1434. break;
  1435. default:
  1436. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1437. break;
  1438. }
  1439. return 0;
  1440. }
  1441. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1442. .hw_params = lpass_cdc_va_macro_hw_params,
  1443. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1444. };
  1445. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1446. {
  1447. .name = "va_macro_tx1",
  1448. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1449. .capture = {
  1450. .stream_name = "VA_AIF1 Capture",
  1451. .rates = LPASS_CDC_VA_MACRO_RATES,
  1452. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1453. .rate_max = 192000,
  1454. .rate_min = 8000,
  1455. .channels_min = 1,
  1456. .channels_max = 8,
  1457. },
  1458. .ops = &lpass_cdc_va_macro_dai_ops,
  1459. },
  1460. {
  1461. .name = "va_macro_tx2",
  1462. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1463. .capture = {
  1464. .stream_name = "VA_AIF2 Capture",
  1465. .rates = LPASS_CDC_VA_MACRO_RATES,
  1466. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1467. .rate_max = 192000,
  1468. .rate_min = 8000,
  1469. .channels_min = 1,
  1470. .channels_max = 8,
  1471. },
  1472. .ops = &lpass_cdc_va_macro_dai_ops,
  1473. },
  1474. {
  1475. .name = "va_macro_tx3",
  1476. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1477. .capture = {
  1478. .stream_name = "VA_AIF3 Capture",
  1479. .rates = LPASS_CDC_VA_MACRO_RATES,
  1480. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1481. .rate_max = 192000,
  1482. .rate_min = 8000,
  1483. .channels_min = 1,
  1484. .channels_max = 8,
  1485. },
  1486. .ops = &lpass_cdc_va_macro_dai_ops,
  1487. },
  1488. };
  1489. #define STRING(name) #name
  1490. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1491. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1492. static const struct snd_kcontrol_new name##_mux = \
  1493. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1494. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1495. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1496. static const struct snd_kcontrol_new name##_mux = \
  1497. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1498. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1499. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1500. static const char * const adc_mux_text[] = {
  1501. "MSM_DMIC", "SWR_MIC"
  1502. };
  1503. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1504. 0, adc_mux_text);
  1505. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1506. 0, adc_mux_text);
  1507. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1508. 0, adc_mux_text);
  1509. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1510. 0, adc_mux_text);
  1511. static const char * const dmic_mux_text[] = {
  1512. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1513. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1514. };
  1515. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1516. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1517. lpass_cdc_va_macro_put_dec_enum);
  1518. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1519. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1520. lpass_cdc_va_macro_put_dec_enum);
  1521. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1522. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1523. lpass_cdc_va_macro_put_dec_enum);
  1524. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1525. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1526. lpass_cdc_va_macro_put_dec_enum);
  1527. static const char * const smic_mux_text[] = {
  1528. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1529. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1530. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1531. };
  1532. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1533. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1534. lpass_cdc_va_macro_put_dec_enum);
  1535. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1536. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1537. lpass_cdc_va_macro_put_dec_enum);
  1538. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1539. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1540. lpass_cdc_va_macro_put_dec_enum);
  1541. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1542. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1543. lpass_cdc_va_macro_put_dec_enum);
  1544. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1545. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1546. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1547. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1548. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1549. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1550. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1551. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1552. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1553. };
  1554. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1555. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1556. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1557. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1558. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1559. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1560. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1561. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1562. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1563. };
  1564. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1565. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1566. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1567. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1568. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1569. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1570. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1571. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1572. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1573. };
  1574. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1575. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1576. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1577. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1578. SND_SOC_DAPM_PRE_PMD),
  1579. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1580. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1581. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1582. SND_SOC_DAPM_PRE_PMD),
  1583. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1584. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1585. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1586. SND_SOC_DAPM_PRE_PMD),
  1587. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1588. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1589. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1590. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1591. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1592. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1593. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1594. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1595. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1596. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1597. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1598. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1599. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1600. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1601. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1602. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1603. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1604. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1605. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1606. lpass_cdc_va_macro_enable_micbias,
  1607. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1608. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1609. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1610. SND_SOC_DAPM_POST_PMD),
  1611. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1612. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1613. SND_SOC_DAPM_POST_PMD),
  1614. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1615. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1616. SND_SOC_DAPM_POST_PMD),
  1617. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1618. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1619. SND_SOC_DAPM_POST_PMD),
  1620. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1621. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1622. SND_SOC_DAPM_POST_PMD),
  1623. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1624. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1625. SND_SOC_DAPM_POST_PMD),
  1626. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1627. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1628. SND_SOC_DAPM_POST_PMD),
  1629. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1630. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1631. SND_SOC_DAPM_POST_PMD),
  1632. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1633. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1634. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1635. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1636. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1637. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1638. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1639. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1640. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1641. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1642. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1643. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1644. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1645. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1646. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1647. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1648. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1649. lpass_cdc_va_macro_mclk_event,
  1650. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1651. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1652. lpass_cdc_va_macro_swr_pwr_event,
  1653. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1654. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1655. lpass_cdc_va_macro_tx_swr_clk_event,
  1656. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1657. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1658. lpass_cdc_va_macro_swr_clk_event,
  1659. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1660. };
  1661. static const struct snd_soc_dapm_route va_audio_map[] = {
  1662. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1663. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1664. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1665. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1666. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1667. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1668. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1669. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1670. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1671. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1672. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1673. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1674. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1675. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1676. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1677. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1678. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1679. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1680. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1681. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1682. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1683. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1684. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1685. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1686. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1687. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1688. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1689. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1690. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1691. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1692. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1693. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1694. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1695. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1696. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1697. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1698. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1699. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1700. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1701. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1702. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1703. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1704. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1705. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1706. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1707. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1708. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1709. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1710. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1711. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1712. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1713. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1714. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1715. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1716. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1717. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1718. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1719. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1720. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1721. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1722. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1723. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1724. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1725. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1726. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1727. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1728. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1729. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1730. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1731. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1732. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1733. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1734. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1735. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1736. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1737. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1738. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1739. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1740. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1741. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1742. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1743. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1744. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1745. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1746. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1747. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1748. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1749. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1750. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1751. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1752. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1753. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1754. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1755. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1756. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1757. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1758. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1759. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1760. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1761. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1762. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1763. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1764. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1765. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1766. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1767. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1768. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1769. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  1770. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  1771. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  1772. };
  1773. static const char * const dec_mode_mux_text[] = {
  1774. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1775. };
  1776. static const struct soc_enum dec_mode_mux_enum =
  1777. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1778. dec_mode_mux_text);
  1779. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1780. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1781. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1782. -84, 40, digital_gain),
  1783. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1784. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1785. -84, 40, digital_gain),
  1786. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1787. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1788. -84, 40, digital_gain),
  1789. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1790. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1791. -84, 40, digital_gain),
  1792. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1793. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1794. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1795. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1796. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1797. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1798. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1799. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1800. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1801. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1802. };
  1803. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1804. struct lpass_cdc_va_macro_priv *va_priv)
  1805. {
  1806. u32 div_factor;
  1807. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1808. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1809. mclk_rate % dmic_sample_rate != 0)
  1810. goto undefined_rate;
  1811. div_factor = mclk_rate / dmic_sample_rate;
  1812. switch (div_factor) {
  1813. case 2:
  1814. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1815. break;
  1816. case 3:
  1817. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1818. break;
  1819. case 4:
  1820. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1821. break;
  1822. case 6:
  1823. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1824. break;
  1825. case 8:
  1826. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1827. break;
  1828. case 16:
  1829. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1830. break;
  1831. default:
  1832. /* Any other DIV factor is invalid */
  1833. goto undefined_rate;
  1834. }
  1835. /* Valid dmic DIV factors */
  1836. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1837. __func__, div_factor, mclk_rate);
  1838. return dmic_sample_rate;
  1839. undefined_rate:
  1840. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1841. __func__, dmic_sample_rate, mclk_rate);
  1842. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1843. return dmic_sample_rate;
  1844. }
  1845. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1846. {
  1847. struct snd_soc_dapm_context *dapm =
  1848. snd_soc_component_get_dapm(component);
  1849. int ret, i;
  1850. struct device *va_dev = NULL;
  1851. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1852. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1853. if (!va_dev) {
  1854. dev_err(component->dev,
  1855. "%s: null device for macro!\n", __func__);
  1856. return -EINVAL;
  1857. }
  1858. va_priv = dev_get_drvdata(va_dev);
  1859. if (!va_priv) {
  1860. dev_err(component->dev,
  1861. "%s: priv is null for macro!\n", __func__);
  1862. return -EINVAL;
  1863. }
  1864. va_priv->lpi_enable = false;
  1865. //va_priv->register_event_listener = false;
  1866. va_priv->version = lpass_cdc_get_version(va_dev);
  1867. ret = snd_soc_dapm_new_controls(dapm,
  1868. lpass_cdc_va_macro_dapm_widgets,
  1869. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1870. if (ret < 0) {
  1871. dev_err(va_dev, "%s: Failed to add controls\n",
  1872. __func__);
  1873. return ret;
  1874. }
  1875. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1876. ARRAY_SIZE(va_audio_map));
  1877. if (ret < 0) {
  1878. dev_err(va_dev, "%s: Failed to add routes\n",
  1879. __func__);
  1880. return ret;
  1881. }
  1882. ret = snd_soc_dapm_new_widgets(dapm->card);
  1883. if (ret < 0) {
  1884. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1885. return ret;
  1886. }
  1887. ret = snd_soc_add_component_controls(component,
  1888. lpass_cdc_va_macro_snd_controls,
  1889. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1890. if (ret < 0) {
  1891. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1892. __func__);
  1893. return ret;
  1894. }
  1895. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1896. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1897. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1898. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1899. snd_soc_dapm_sync(dapm);
  1900. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1901. va_priv->va_hpf_work[i].va_priv = va_priv;
  1902. va_priv->va_hpf_work[i].decimator = i;
  1903. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1904. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1905. }
  1906. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1907. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1908. va_priv->va_mute_dwork[i].decimator = i;
  1909. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1910. lpass_cdc_va_macro_mute_update_callback);
  1911. }
  1912. va_priv->component = component;
  1913. snd_soc_component_update_bits(component,
  1914. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1915. snd_soc_component_update_bits(component,
  1916. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1917. snd_soc_component_update_bits(component,
  1918. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1919. return 0;
  1920. }
  1921. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1922. {
  1923. struct device *va_dev = NULL;
  1924. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1925. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1926. &va_priv, __func__))
  1927. return -EINVAL;
  1928. va_priv->component = NULL;
  1929. return 0;
  1930. }
  1931. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1932. {
  1933. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1934. struct platform_device *pdev = NULL;
  1935. struct device_node *node = NULL;
  1936. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1937. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1938. int ret = 0;
  1939. u16 count = 0, ctrl_num = 0;
  1940. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1941. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1942. bool va_swr_master_node = false;
  1943. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1944. lpass_cdc_va_macro_add_child_devices_work);
  1945. if (!va_priv) {
  1946. pr_err("%s: Memory for va_priv does not exist\n",
  1947. __func__);
  1948. return;
  1949. }
  1950. if (!va_priv->dev) {
  1951. pr_err("%s: VA dev does not exist\n", __func__);
  1952. return;
  1953. }
  1954. if (!va_priv->dev->of_node) {
  1955. dev_err(va_priv->dev,
  1956. "%s: DT node for va_priv does not exist\n", __func__);
  1957. return;
  1958. }
  1959. platdata = &va_priv->swr_plat_data;
  1960. va_priv->child_count = 0;
  1961. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1962. va_swr_master_node = false;
  1963. if (strnstr(node->name, "va_swr_master",
  1964. strlen("va_swr_master")) != NULL)
  1965. va_swr_master_node = true;
  1966. if (va_swr_master_node)
  1967. strlcpy(plat_dev_name, "va_swr_ctrl",
  1968. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1969. else
  1970. strlcpy(plat_dev_name, node->name,
  1971. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1972. pdev = platform_device_alloc(plat_dev_name, -1);
  1973. if (!pdev) {
  1974. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1975. __func__);
  1976. ret = -ENOMEM;
  1977. goto err;
  1978. }
  1979. pdev->dev.parent = va_priv->dev;
  1980. pdev->dev.of_node = node;
  1981. if (va_swr_master_node) {
  1982. ret = platform_device_add_data(pdev, platdata,
  1983. sizeof(*platdata));
  1984. if (ret) {
  1985. dev_err(&pdev->dev,
  1986. "%s: cannot add plat data ctrl:%d\n",
  1987. __func__, ctrl_num);
  1988. goto fail_pdev_add;
  1989. }
  1990. temp = krealloc(swr_ctrl_data,
  1991. (ctrl_num + 1) * sizeof(
  1992. struct lpass_cdc_va_macro_swr_ctrl_data),
  1993. GFP_KERNEL);
  1994. if (!temp) {
  1995. ret = -ENOMEM;
  1996. goto fail_pdev_add;
  1997. }
  1998. swr_ctrl_data = temp;
  1999. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2000. ctrl_num++;
  2001. dev_dbg(&pdev->dev,
  2002. "%s: Adding soundwire ctrl device(s)\n",
  2003. __func__);
  2004. va_priv->swr_ctrl_data = swr_ctrl_data;
  2005. }
  2006. ret = platform_device_add(pdev);
  2007. if (ret) {
  2008. dev_err(&pdev->dev,
  2009. "%s: Cannot add platform device\n",
  2010. __func__);
  2011. goto fail_pdev_add;
  2012. }
  2013. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  2014. va_priv->pdev_child_devices[
  2015. va_priv->child_count++] = pdev;
  2016. else
  2017. goto err;
  2018. }
  2019. return;
  2020. fail_pdev_add:
  2021. for (count = 0; count < va_priv->child_count; count++)
  2022. platform_device_put(va_priv->pdev_child_devices[count]);
  2023. err:
  2024. return;
  2025. }
  2026. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  2027. u32 usecase, u32 size, void *data)
  2028. {
  2029. struct device *va_dev = NULL;
  2030. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2031. struct swrm_port_config port_cfg;
  2032. int ret = 0;
  2033. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2034. return -EINVAL;
  2035. memset(&port_cfg, 0, sizeof(port_cfg));
  2036. port_cfg.uc = usecase;
  2037. port_cfg.size = size;
  2038. port_cfg.params = data;
  2039. if (va_priv->swr_ctrl_data)
  2040. ret = swrm_wcd_notify(
  2041. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2042. SWR_SET_PORT_MAP, &port_cfg);
  2043. return ret;
  2044. }
  2045. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2046. u32 data)
  2047. {
  2048. struct device *va_dev = NULL;
  2049. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2050. u32 ipc_wakeup = data;
  2051. int ret = 0;
  2052. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2053. &va_priv, __func__))
  2054. return -EINVAL;
  2055. if (va_priv->swr_ctrl_data)
  2056. ret = swrm_wcd_notify(
  2057. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2058. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2059. return ret;
  2060. }
  2061. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2062. char __iomem *va_io_base)
  2063. {
  2064. memset(ops, 0, sizeof(struct macro_ops));
  2065. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2066. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2067. ops->init = lpass_cdc_va_macro_init;
  2068. ops->exit = lpass_cdc_va_macro_deinit;
  2069. ops->io_base = va_io_base;
  2070. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2071. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2072. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2073. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2074. }
  2075. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2076. {
  2077. struct macro_ops ops;
  2078. struct lpass_cdc_va_macro_priv *va_priv;
  2079. u32 va_base_addr, sample_rate = 0;
  2080. char __iomem *va_io_base;
  2081. const char *micb_supply_str = "va-vdd-micb-supply";
  2082. const char *micb_supply_str1 = "va-vdd-micb";
  2083. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2084. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2085. int ret = 0;
  2086. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2087. u32 default_clk_id = 0;
  2088. struct clk *lpass_audio_hw_vote = NULL;
  2089. u32 is_used_va_swr_gpio = 0;
  2090. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2091. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2092. GFP_KERNEL);
  2093. if (!va_priv)
  2094. return -ENOMEM;
  2095. va_priv->dev = &pdev->dev;
  2096. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2097. &va_base_addr);
  2098. if (ret) {
  2099. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2100. __func__, "reg");
  2101. return ret;
  2102. }
  2103. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2104. &sample_rate);
  2105. if (ret) {
  2106. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2107. __func__, sample_rate);
  2108. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2109. } else {
  2110. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2111. sample_rate, va_priv) ==
  2112. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2113. return -EINVAL;
  2114. }
  2115. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2116. NULL)) {
  2117. ret = of_property_read_u32(pdev->dev.of_node,
  2118. is_used_va_swr_gpio_dt,
  2119. &is_used_va_swr_gpio);
  2120. if (ret) {
  2121. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2122. __func__, is_used_va_swr_gpio_dt);
  2123. is_used_va_swr_gpio = 0;
  2124. }
  2125. }
  2126. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2127. "qcom,va-swr-gpios", 0);
  2128. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2129. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2130. __func__);
  2131. return -EINVAL;
  2132. }
  2133. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2134. is_used_va_swr_gpio) {
  2135. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2136. __func__);
  2137. return -EPROBE_DEFER;
  2138. }
  2139. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2140. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2141. if (!va_io_base) {
  2142. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2143. return -EINVAL;
  2144. }
  2145. va_priv->va_io_base = va_io_base;
  2146. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2147. if (IS_ERR(lpass_audio_hw_vote)) {
  2148. ret = PTR_ERR(lpass_audio_hw_vote);
  2149. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2150. __func__, "lpass_audio_hw_vote", ret);
  2151. lpass_audio_hw_vote = NULL;
  2152. ret = 0;
  2153. }
  2154. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2155. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2156. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2157. micb_supply_str1);
  2158. if (IS_ERR(va_priv->micb_supply)) {
  2159. ret = PTR_ERR(va_priv->micb_supply);
  2160. dev_err(&pdev->dev,
  2161. "%s:Failed to get micbias supply for VA Mic %d\n",
  2162. __func__, ret);
  2163. return ret;
  2164. }
  2165. ret = of_property_read_u32(pdev->dev.of_node,
  2166. micb_voltage_str,
  2167. &va_priv->micb_voltage);
  2168. if (ret) {
  2169. dev_err(&pdev->dev,
  2170. "%s:Looking up %s property in node %s failed\n",
  2171. __func__, micb_voltage_str,
  2172. pdev->dev.of_node->full_name);
  2173. return ret;
  2174. }
  2175. ret = of_property_read_u32(pdev->dev.of_node,
  2176. micb_current_str,
  2177. &va_priv->micb_current);
  2178. if (ret) {
  2179. dev_err(&pdev->dev,
  2180. "%s:Looking up %s property in node %s failed\n",
  2181. __func__, micb_current_str,
  2182. pdev->dev.of_node->full_name);
  2183. return ret;
  2184. }
  2185. }
  2186. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2187. &default_clk_id);
  2188. if (ret) {
  2189. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2190. __func__, "qcom,default-clk-id");
  2191. default_clk_id = VA_CORE_CLK;
  2192. }
  2193. va_priv->clk_id = VA_CORE_CLK;
  2194. va_priv->default_clk_id = default_clk_id;
  2195. if (is_used_va_swr_gpio) {
  2196. va_priv->reset_swr = true;
  2197. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2198. lpass_cdc_va_macro_add_child_devices);
  2199. va_priv->swr_plat_data.handle = (void *) va_priv;
  2200. va_priv->swr_plat_data.read = NULL;
  2201. va_priv->swr_plat_data.write = NULL;
  2202. va_priv->swr_plat_data.bulk_write = NULL;
  2203. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2204. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2205. va_priv->swr_plat_data.handle_irq = NULL;
  2206. mutex_init(&va_priv->swr_clk_lock);
  2207. }
  2208. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2209. mutex_init(&va_priv->mclk_lock);
  2210. dev_set_drvdata(&pdev->dev, va_priv);
  2211. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2212. ops.clk_id_req = va_priv->default_clk_id;
  2213. ops.default_clk_id = va_priv->default_clk_id;
  2214. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2215. if (ret < 0) {
  2216. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2217. goto reg_macro_fail;
  2218. }
  2219. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2220. pm_runtime_use_autosuspend(&pdev->dev);
  2221. pm_runtime_set_suspended(&pdev->dev);
  2222. pm_suspend_ignore_children(&pdev->dev, true);
  2223. pm_runtime_enable(&pdev->dev);
  2224. if (is_used_va_swr_gpio)
  2225. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2226. return ret;
  2227. reg_macro_fail:
  2228. mutex_destroy(&va_priv->mclk_lock);
  2229. if (is_used_va_swr_gpio)
  2230. mutex_destroy(&va_priv->swr_clk_lock);
  2231. return ret;
  2232. }
  2233. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2234. {
  2235. struct lpass_cdc_va_macro_priv *va_priv;
  2236. int count = 0;
  2237. va_priv = dev_get_drvdata(&pdev->dev);
  2238. if (!va_priv)
  2239. return -EINVAL;
  2240. if (va_priv->is_used_va_swr_gpio) {
  2241. if (va_priv->swr_ctrl_data)
  2242. kfree(va_priv->swr_ctrl_data);
  2243. for (count = 0; count < va_priv->child_count &&
  2244. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2245. platform_device_unregister(
  2246. va_priv->pdev_child_devices[count]);
  2247. }
  2248. pm_runtime_disable(&pdev->dev);
  2249. pm_runtime_set_suspended(&pdev->dev);
  2250. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2251. mutex_destroy(&va_priv->mclk_lock);
  2252. if (va_priv->is_used_va_swr_gpio)
  2253. mutex_destroy(&va_priv->swr_clk_lock);
  2254. return 0;
  2255. }
  2256. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2257. {.compatible = "qcom,lpass-cdc-va-macro"},
  2258. {}
  2259. };
  2260. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2261. SET_SYSTEM_SLEEP_PM_OPS(
  2262. pm_runtime_force_suspend,
  2263. pm_runtime_force_resume
  2264. )
  2265. SET_RUNTIME_PM_OPS(
  2266. lpass_cdc_runtime_suspend,
  2267. lpass_cdc_runtime_resume,
  2268. NULL
  2269. )
  2270. };
  2271. static struct platform_driver lpass_cdc_va_macro_driver = {
  2272. .driver = {
  2273. .name = "lpass_cdc_va_macro",
  2274. .owner = THIS_MODULE,
  2275. .pm = &lpass_cdc_dev_pm_ops,
  2276. .of_match_table = lpass_cdc_va_macro_dt_match,
  2277. .suppress_bind_attrs = true,
  2278. },
  2279. .probe = lpass_cdc_va_macro_probe,
  2280. .remove = lpass_cdc_va_macro_remove,
  2281. };
  2282. module_platform_driver(lpass_cdc_va_macro_driver);
  2283. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2284. MODULE_LICENSE("GPL v2");