sde_encoder.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > FPS60)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. if (!drm_enc) {
  466. SDE_ERROR("invalid encoder\n");
  467. return;
  468. }
  469. sde_enc = to_sde_encoder_virt(drm_enc);
  470. SDE_DEBUG_ENC(sde_enc, "\n");
  471. mutex_lock(&sde_enc->enc_lock);
  472. sde_rsc_client_destroy(sde_enc->rsc_client);
  473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  474. struct sde_encoder_phys *phys;
  475. phys = sde_enc->phys_vid_encs[i];
  476. if (phys && phys->ops.destroy) {
  477. phys->ops.destroy(phys);
  478. --sde_enc->num_phys_encs;
  479. sde_enc->phys_encs[i] = NULL;
  480. }
  481. phys = sde_enc->phys_cmd_encs[i];
  482. if (phys && phys->ops.destroy) {
  483. phys->ops.destroy(phys);
  484. --sde_enc->num_phys_encs;
  485. sde_enc->phys_encs[i] = NULL;
  486. }
  487. }
  488. if (sde_enc->num_phys_encs)
  489. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  490. sde_enc->num_phys_encs);
  491. sde_enc->num_phys_encs = 0;
  492. mutex_unlock(&sde_enc->enc_lock);
  493. drm_encoder_cleanup(drm_enc);
  494. mutex_destroy(&sde_enc->enc_lock);
  495. kfree(sde_enc->input_handler);
  496. sde_enc->input_handler = NULL;
  497. kfree(sde_enc);
  498. }
  499. void sde_encoder_helper_update_intf_cfg(
  500. struct sde_encoder_phys *phys_enc)
  501. {
  502. struct sde_encoder_virt *sde_enc;
  503. struct sde_hw_intf_cfg_v1 *intf_cfg;
  504. enum sde_3d_blend_mode mode_3d;
  505. if (!phys_enc || !phys_enc->hw_pp) {
  506. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  507. return;
  508. }
  509. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  510. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  511. SDE_DEBUG_ENC(sde_enc,
  512. "intf_cfg updated for %d at idx %d\n",
  513. phys_enc->intf_idx,
  514. intf_cfg->intf_count);
  515. /* setup interface configuration */
  516. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  517. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  518. return;
  519. }
  520. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  521. if (phys_enc == sde_enc->cur_master) {
  522. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  523. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  524. else
  525. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  526. }
  527. /* configure this interface as master for split display */
  528. if (phys_enc->split_role == ENC_ROLE_MASTER)
  529. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  530. /* setup which pp blk will connect to this intf */
  531. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  532. phys_enc->hw_intf->ops.bind_pingpong_blk(
  533. phys_enc->hw_intf,
  534. true,
  535. phys_enc->hw_pp->idx);
  536. /*setup merge_3d configuration */
  537. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  538. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  539. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  540. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  541. phys_enc->hw_pp->merge_3d->idx;
  542. if (phys_enc->hw_pp->ops.setup_3d_mode)
  543. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  544. mode_3d);
  545. }
  546. void sde_encoder_helper_split_config(
  547. struct sde_encoder_phys *phys_enc,
  548. enum sde_intf interface)
  549. {
  550. struct sde_encoder_virt *sde_enc;
  551. struct split_pipe_cfg *cfg;
  552. struct sde_hw_mdp *hw_mdptop;
  553. enum sde_rm_topology_name topology;
  554. struct msm_display_info *disp_info;
  555. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  556. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  557. return;
  558. }
  559. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  560. hw_mdptop = phys_enc->hw_mdptop;
  561. disp_info = &sde_enc->disp_info;
  562. cfg = &phys_enc->hw_intf->cfg;
  563. memset(cfg, 0, sizeof(*cfg));
  564. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  565. return;
  566. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  567. cfg->split_link_en = true;
  568. /**
  569. * disable split modes since encoder will be operating in as the only
  570. * encoder, either for the entire use case in the case of, for example,
  571. * single DSI, or for this frame in the case of left/right only partial
  572. * update.
  573. */
  574. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  575. if (hw_mdptop->ops.setup_split_pipe)
  576. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  577. if (hw_mdptop->ops.setup_pp_split)
  578. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  579. return;
  580. }
  581. cfg->en = true;
  582. cfg->mode = phys_enc->intf_mode;
  583. cfg->intf = interface;
  584. if (cfg->en && phys_enc->ops.needs_single_flush &&
  585. phys_enc->ops.needs_single_flush(phys_enc))
  586. cfg->split_flush_en = true;
  587. topology = sde_connector_get_topology_name(phys_enc->connector);
  588. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  589. cfg->pp_split_slave = cfg->intf;
  590. else
  591. cfg->pp_split_slave = INTF_MAX;
  592. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  593. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  594. if (hw_mdptop->ops.setup_split_pipe)
  595. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  596. } else if (sde_enc->hw_pp[0]) {
  597. /*
  598. * slave encoder
  599. * - determine split index from master index,
  600. * assume master is first pp
  601. */
  602. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  603. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  604. cfg->pp_split_index);
  605. if (hw_mdptop->ops.setup_pp_split)
  606. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  607. }
  608. }
  609. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  610. {
  611. struct sde_encoder_virt *sde_enc;
  612. int i = 0;
  613. if (!drm_enc)
  614. return false;
  615. sde_enc = to_sde_encoder_virt(drm_enc);
  616. if (!sde_enc)
  617. return false;
  618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  620. if (phys && phys->in_clone_mode)
  621. return true;
  622. }
  623. return false;
  624. }
  625. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  626. struct drm_crtc_state *crtc_state,
  627. struct drm_connector_state *conn_state)
  628. {
  629. const struct drm_display_mode *mode;
  630. struct drm_display_mode *adj_mode;
  631. int i = 0;
  632. int ret = 0;
  633. mode = &crtc_state->mode;
  634. adj_mode = &crtc_state->adjusted_mode;
  635. /* perform atomic check on the first physical encoder (master) */
  636. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  637. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  638. if (phys && phys->ops.atomic_check)
  639. ret = phys->ops.atomic_check(phys, crtc_state,
  640. conn_state);
  641. else if (phys && phys->ops.mode_fixup)
  642. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  643. ret = -EINVAL;
  644. if (ret) {
  645. SDE_ERROR_ENC(sde_enc,
  646. "mode unsupported, phys idx %d\n", i);
  647. break;
  648. }
  649. }
  650. return ret;
  651. }
  652. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state,
  655. struct sde_connector_state *sde_conn_state,
  656. struct sde_crtc_state *sde_crtc_state)
  657. {
  658. int ret = 0;
  659. if (crtc_state->mode_changed || crtc_state->active_changed) {
  660. struct sde_rect mode_roi, roi;
  661. mode_roi.x = 0;
  662. mode_roi.y = 0;
  663. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  664. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  665. if (sde_conn_state->rois.num_rects) {
  666. sde_kms_rect_merge_rectangles(
  667. &sde_conn_state->rois, &roi);
  668. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  669. SDE_ERROR_ENC(sde_enc,
  670. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  671. roi.x, roi.y, roi.w, roi.h);
  672. ret = -EINVAL;
  673. }
  674. }
  675. if (sde_crtc_state->user_roi_list.num_rects) {
  676. sde_kms_rect_merge_rectangles(
  677. &sde_crtc_state->user_roi_list, &roi);
  678. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  679. SDE_ERROR_ENC(sde_enc,
  680. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  681. roi.x, roi.y, roi.w, roi.h);
  682. ret = -EINVAL;
  683. }
  684. }
  685. }
  686. return ret;
  687. }
  688. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  689. struct drm_crtc_state *crtc_state,
  690. struct drm_connector_state *conn_state,
  691. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  692. struct sde_connector *sde_conn,
  693. struct sde_connector_state *sde_conn_state)
  694. {
  695. int ret = 0;
  696. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  697. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  698. struct msm_display_topology *topology = NULL;
  699. ret = sde_connector_get_mode_info(&sde_conn->base,
  700. adj_mode, &sde_conn_state->mode_info);
  701. if (ret) {
  702. SDE_ERROR_ENC(sde_enc,
  703. "failed to get mode info, rc = %d\n", ret);
  704. return ret;
  705. }
  706. if (sde_conn_state->mode_info.comp_info.comp_type &&
  707. sde_conn_state->mode_info.comp_info.comp_ratio >=
  708. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  709. SDE_ERROR_ENC(sde_enc,
  710. "invalid compression ratio: %d\n",
  711. sde_conn_state->mode_info.comp_info.comp_ratio);
  712. ret = -EINVAL;
  713. return ret;
  714. }
  715. /* Reserve dynamic resources, indicating atomic_check phase */
  716. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  717. conn_state, true);
  718. if (ret) {
  719. SDE_ERROR_ENC(sde_enc,
  720. "RM failed to reserve resources, rc = %d\n",
  721. ret);
  722. return ret;
  723. }
  724. /**
  725. * Update connector state with the topology selected for the
  726. * resource set validated. Reset the topology if we are
  727. * de-activating crtc.
  728. */
  729. if (crtc_state->active)
  730. topology = &sde_conn_state->mode_info.topology;
  731. ret = sde_rm_update_topology(&sde_kms->rm,
  732. conn_state, topology);
  733. if (ret) {
  734. SDE_ERROR_ENC(sde_enc,
  735. "RM failed to update topology, rc: %d\n", ret);
  736. return ret;
  737. }
  738. ret = sde_connector_set_blob_data(conn_state->connector,
  739. conn_state,
  740. CONNECTOR_PROP_SDE_INFO);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "connector failed to update info, rc: %d\n",
  744. ret);
  745. return ret;
  746. }
  747. }
  748. return ret;
  749. }
  750. static int sde_encoder_virt_atomic_check(
  751. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. struct sde_encoder_virt *sde_enc;
  755. struct sde_kms *sde_kms;
  756. const struct drm_display_mode *mode;
  757. struct drm_display_mode *adj_mode;
  758. struct sde_connector *sde_conn = NULL;
  759. struct sde_connector_state *sde_conn_state = NULL;
  760. struct sde_crtc_state *sde_crtc_state = NULL;
  761. enum sde_rm_topology_name old_top;
  762. int ret = 0;
  763. if (!drm_enc || !crtc_state || !conn_state) {
  764. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  765. !drm_enc, !crtc_state, !conn_state);
  766. return -EINVAL;
  767. }
  768. sde_enc = to_sde_encoder_virt(drm_enc);
  769. SDE_DEBUG_ENC(sde_enc, "\n");
  770. sde_kms = sde_encoder_get_kms(drm_enc);
  771. if (!sde_kms)
  772. return -EINVAL;
  773. mode = &crtc_state->mode;
  774. adj_mode = &crtc_state->adjusted_mode;
  775. sde_conn = to_sde_connector(conn_state->connector);
  776. sde_conn_state = to_sde_connector_state(conn_state);
  777. sde_crtc_state = to_sde_crtc_state(crtc_state);
  778. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  779. crtc_state->active_changed, crtc_state->connectors_changed);
  780. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  781. conn_state);
  782. if (ret)
  783. return ret;
  784. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  785. conn_state, sde_conn_state, sde_crtc_state);
  786. if (ret)
  787. return ret;
  788. /**
  789. * record topology in previous atomic state to be able to handle
  790. * topology transitions correctly.
  791. */
  792. old_top = sde_connector_get_property(conn_state,
  793. CONNECTOR_PROP_TOPOLOGY_NAME);
  794. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  795. if (ret)
  796. return ret;
  797. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  798. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  799. if (ret)
  800. return ret;
  801. ret = sde_connector_roi_v1_check_roi(conn_state);
  802. if (ret) {
  803. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  804. ret);
  805. return ret;
  806. }
  807. drm_mode_set_crtcinfo(adj_mode, 0);
  808. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  809. return ret;
  810. }
  811. static void _sde_encoder_get_connector_roi(
  812. struct sde_encoder_virt *sde_enc,
  813. struct sde_rect *merged_conn_roi)
  814. {
  815. struct drm_connector *drm_conn;
  816. struct sde_connector_state *c_state;
  817. if (!sde_enc || !merged_conn_roi)
  818. return;
  819. drm_conn = sde_enc->phys_encs[0]->connector;
  820. if (!drm_conn || !drm_conn->state)
  821. return;
  822. c_state = to_sde_connector_state(drm_conn->state);
  823. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  824. }
  825. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  826. {
  827. struct sde_encoder_virt *sde_enc;
  828. struct drm_connector *drm_conn;
  829. struct drm_display_mode *adj_mode;
  830. struct sde_rect roi;
  831. if (!drm_enc) {
  832. SDE_ERROR("invalid encoder parameter\n");
  833. return -EINVAL;
  834. }
  835. sde_enc = to_sde_encoder_virt(drm_enc);
  836. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  837. SDE_ERROR("invalid crtc parameter\n");
  838. return -EINVAL;
  839. }
  840. if (!sde_enc->cur_master) {
  841. SDE_ERROR("invalid cur_master parameter\n");
  842. return -EINVAL;
  843. }
  844. adj_mode = &sde_enc->cur_master->cached_mode;
  845. drm_conn = sde_enc->cur_master->connector;
  846. _sde_encoder_get_connector_roi(sde_enc, &roi);
  847. if (sde_kms_rect_is_null(&roi)) {
  848. roi.w = adj_mode->hdisplay;
  849. roi.h = adj_mode->vdisplay;
  850. }
  851. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  852. sizeof(sde_enc->prv_conn_roi));
  853. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  854. return 0;
  855. }
  856. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  857. u32 vsync_source, bool is_dummy)
  858. {
  859. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  860. struct sde_kms *sde_kms;
  861. struct sde_hw_mdp *hw_mdptop;
  862. struct sde_encoder_virt *sde_enc;
  863. int i;
  864. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  865. if (!sde_enc) {
  866. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  867. return;
  868. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  869. SDE_ERROR("invalid num phys enc %d/%d\n",
  870. sde_enc->num_phys_encs,
  871. (int) ARRAY_SIZE(sde_enc->hw_pp));
  872. return;
  873. }
  874. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  875. if (!sde_kms) {
  876. SDE_ERROR("invalid sde_kms\n");
  877. return;
  878. }
  879. hw_mdptop = sde_kms->hw_mdp;
  880. if (!hw_mdptop) {
  881. SDE_ERROR("invalid mdptop\n");
  882. return;
  883. }
  884. if (hw_mdptop->ops.setup_vsync_source) {
  885. for (i = 0; i < sde_enc->num_phys_encs; i++)
  886. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  887. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  888. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  889. vsync_cfg.vsync_source = vsync_source;
  890. vsync_cfg.is_dummy = is_dummy;
  891. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  892. }
  893. }
  894. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  895. struct msm_display_info *disp_info, bool is_dummy)
  896. {
  897. struct sde_encoder_phys *phys;
  898. int i;
  899. u32 vsync_source;
  900. if (!sde_enc || !disp_info) {
  901. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  902. sde_enc != NULL, disp_info != NULL);
  903. return;
  904. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  905. SDE_ERROR("invalid num phys enc %d/%d\n",
  906. sde_enc->num_phys_encs,
  907. (int) ARRAY_SIZE(sde_enc->hw_pp));
  908. return;
  909. }
  910. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  911. if (is_dummy)
  912. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  913. sde_enc->te_source;
  914. else if (disp_info->is_te_using_watchdog_timer)
  915. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  916. sde_enc->te_source;
  917. else
  918. vsync_source = sde_enc->te_source;
  919. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  920. disp_info->is_te_using_watchdog_timer);
  921. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  922. phys = sde_enc->phys_encs[i];
  923. if (phys && phys->ops.setup_vsync_source)
  924. phys->ops.setup_vsync_source(phys,
  925. vsync_source, is_dummy);
  926. }
  927. }
  928. }
  929. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  930. bool watchdog_te)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct msm_display_info disp_info;
  934. if (!drm_enc) {
  935. pr_err("invalid drm encoder\n");
  936. return -EINVAL;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. sde_encoder_control_te(drm_enc, false);
  940. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  941. disp_info.is_te_using_watchdog_timer = watchdog_te;
  942. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  943. sde_encoder_control_te(drm_enc, true);
  944. return 0;
  945. }
  946. static int _sde_encoder_rsc_client_update_vsync_wait(
  947. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  948. int wait_vblank_crtc_id)
  949. {
  950. int wait_refcount = 0, ret = 0;
  951. int pipe = -1;
  952. int wait_count = 0;
  953. struct drm_crtc *primary_crtc;
  954. struct drm_crtc *crtc;
  955. crtc = sde_enc->crtc;
  956. if (wait_vblank_crtc_id)
  957. wait_refcount =
  958. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  959. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  960. SDE_EVTLOG_FUNC_ENTRY);
  961. if (crtc->base.id != wait_vblank_crtc_id) {
  962. primary_crtc = drm_crtc_find(drm_enc->dev,
  963. NULL, wait_vblank_crtc_id);
  964. if (!primary_crtc) {
  965. SDE_ERROR_ENC(sde_enc,
  966. "failed to find primary crtc id %d\n",
  967. wait_vblank_crtc_id);
  968. return -EINVAL;
  969. }
  970. pipe = drm_crtc_index(primary_crtc);
  971. }
  972. /**
  973. * note: VBLANK is expected to be enabled at this point in
  974. * resource control state machine if on primary CRTC
  975. */
  976. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  977. if (sde_rsc_client_is_state_update_complete(
  978. sde_enc->rsc_client))
  979. break;
  980. if (crtc->base.id == wait_vblank_crtc_id)
  981. ret = sde_encoder_wait_for_event(drm_enc,
  982. MSM_ENC_VBLANK);
  983. else
  984. drm_wait_one_vblank(drm_enc->dev, pipe);
  985. if (ret) {
  986. SDE_ERROR_ENC(sde_enc,
  987. "wait for vblank failed ret:%d\n", ret);
  988. /**
  989. * rsc hardware may hang without vsync. avoid rsc hang
  990. * by generating the vsync from watchdog timer.
  991. */
  992. if (crtc->base.id == wait_vblank_crtc_id)
  993. sde_encoder_helper_switch_vsync(drm_enc, true);
  994. }
  995. }
  996. if (wait_count >= MAX_RSC_WAIT)
  997. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  998. SDE_EVTLOG_ERROR);
  999. if (wait_refcount)
  1000. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1001. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1002. SDE_EVTLOG_FUNC_EXIT);
  1003. return ret;
  1004. }
  1005. static int _sde_encoder_update_rsc_client(
  1006. struct drm_encoder *drm_enc, bool enable)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. struct drm_crtc *crtc;
  1010. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1011. struct sde_rsc_cmd_config *rsc_config;
  1012. int ret;
  1013. struct msm_display_info *disp_info;
  1014. struct msm_mode_info *mode_info;
  1015. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1016. u32 qsync_mode = 0, v_front_porch;
  1017. struct drm_display_mode *mode;
  1018. bool is_vid_mode;
  1019. struct drm_encoder *enc;
  1020. if (!drm_enc || !drm_enc->dev) {
  1021. SDE_ERROR("invalid encoder arguments\n");
  1022. return -EINVAL;
  1023. }
  1024. sde_enc = to_sde_encoder_virt(drm_enc);
  1025. mode_info = &sde_enc->mode_info;
  1026. crtc = sde_enc->crtc;
  1027. if (!sde_enc->crtc) {
  1028. SDE_ERROR("invalid crtc parameter\n");
  1029. return -EINVAL;
  1030. }
  1031. disp_info = &sde_enc->disp_info;
  1032. rsc_config = &sde_enc->rsc_config;
  1033. if (!sde_enc->rsc_client) {
  1034. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1035. return 0;
  1036. }
  1037. /**
  1038. * only primary command mode panel without Qsync can request CMD state.
  1039. * all other panels/displays can request for VID state including
  1040. * secondary command mode panel.
  1041. * Clone mode encoder can request CLK STATE only.
  1042. */
  1043. if (sde_enc->cur_master)
  1044. qsync_mode = sde_connector_get_qsync_mode(
  1045. sde_enc->cur_master->connector);
  1046. if (sde_encoder_in_clone_mode(drm_enc) ||
  1047. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1048. (disp_info->display_type && qsync_mode))
  1049. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1050. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1051. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1052. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1053. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1054. drm_for_each_encoder(enc, drm_enc->dev) {
  1055. if (enc->base.id != drm_enc->base.id &&
  1056. sde_encoder_in_cont_splash(enc))
  1057. rsc_state = SDE_RSC_CLK_STATE;
  1058. }
  1059. SDE_EVT32(rsc_state, qsync_mode);
  1060. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1061. MSM_DISPLAY_VIDEO_MODE);
  1062. mode = &sde_enc->crtc->state->mode;
  1063. v_front_porch = mode->vsync_start - mode->vdisplay;
  1064. /* compare specific items and reconfigure the rsc */
  1065. if ((rsc_config->fps != mode_info->frame_rate) ||
  1066. (rsc_config->vtotal != mode_info->vtotal) ||
  1067. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1068. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1069. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1070. rsc_config->fps = mode_info->frame_rate;
  1071. rsc_config->vtotal = mode_info->vtotal;
  1072. /*
  1073. * for video mode, prefill lines should not go beyond vertical
  1074. * front porch for RSCC configuration. This will ensure bw
  1075. * downvotes are not sent within the active region. Additional
  1076. * -1 is to give one line time for rscc mode min_threshold.
  1077. */
  1078. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1079. rsc_config->prefill_lines = v_front_porch - 1;
  1080. else
  1081. rsc_config->prefill_lines = mode_info->prefill_lines;
  1082. rsc_config->jitter_numer = mode_info->jitter_numer;
  1083. rsc_config->jitter_denom = mode_info->jitter_denom;
  1084. sde_enc->rsc_state_init = false;
  1085. }
  1086. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1087. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1088. /* update it only once */
  1089. sde_enc->rsc_state_init = true;
  1090. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1091. rsc_state, rsc_config, crtc->base.id,
  1092. &wait_vblank_crtc_id);
  1093. } else {
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, NULL, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. }
  1098. /**
  1099. * if RSC performed a state change that requires a VBLANK wait, it will
  1100. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1101. *
  1102. * if we are the primary display, we will need to enable and wait
  1103. * locally since we hold the commit thread
  1104. *
  1105. * if we are an external display, we must send a signal to the primary
  1106. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1107. * by the primary panel's VBLANK signals
  1108. */
  1109. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1110. if (ret) {
  1111. SDE_ERROR_ENC(sde_enc,
  1112. "sde rsc client update failed ret:%d\n", ret);
  1113. return ret;
  1114. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1115. return ret;
  1116. }
  1117. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1118. sde_enc, wait_vblank_crtc_id);
  1119. return ret;
  1120. }
  1121. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. int i;
  1125. if (!drm_enc) {
  1126. SDE_ERROR("invalid encoder\n");
  1127. return;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1133. if (phys && phys->ops.irq_control)
  1134. phys->ops.irq_control(phys, enable);
  1135. }
  1136. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1137. }
  1138. /* keep track of the userspace vblank during modeset */
  1139. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1140. u32 sw_event)
  1141. {
  1142. struct sde_encoder_virt *sde_enc;
  1143. bool enable;
  1144. int i;
  1145. if (!drm_enc) {
  1146. SDE_ERROR("invalid encoder\n");
  1147. return;
  1148. }
  1149. sde_enc = to_sde_encoder_virt(drm_enc);
  1150. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1151. sw_event, sde_enc->vblank_enabled);
  1152. /* nothing to do if vblank not enabled by userspace */
  1153. if (!sde_enc->vblank_enabled)
  1154. return;
  1155. /* disable vblank on pre_modeset */
  1156. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1157. enable = false;
  1158. /* enable vblank on post_modeset */
  1159. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1160. enable = true;
  1161. else
  1162. return;
  1163. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1164. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1165. if (phys && phys->ops.control_vblank_irq)
  1166. phys->ops.control_vblank_irq(phys, enable);
  1167. }
  1168. }
  1169. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1170. {
  1171. struct sde_encoder_virt *sde_enc;
  1172. if (!drm_enc)
  1173. return NULL;
  1174. sde_enc = to_sde_encoder_virt(drm_enc);
  1175. return sde_enc->rsc_client;
  1176. }
  1177. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1178. bool enable)
  1179. {
  1180. struct sde_kms *sde_kms;
  1181. struct sde_encoder_virt *sde_enc;
  1182. int rc;
  1183. sde_enc = to_sde_encoder_virt(drm_enc);
  1184. sde_kms = sde_encoder_get_kms(drm_enc);
  1185. if (!sde_kms)
  1186. return -EINVAL;
  1187. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1188. SDE_EVT32(DRMID(drm_enc), enable);
  1189. if (!sde_enc->cur_master) {
  1190. SDE_ERROR("encoder master not set\n");
  1191. return -EINVAL;
  1192. }
  1193. if (enable) {
  1194. /* enable SDE core clks */
  1195. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1196. if (rc < 0) {
  1197. SDE_ERROR("failed to enable power resource %d\n", rc);
  1198. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1199. return rc;
  1200. }
  1201. sde_enc->elevated_ahb_vote = true;
  1202. /* enable DSI clks */
  1203. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1204. true);
  1205. if (rc) {
  1206. SDE_ERROR("failed to enable clk control %d\n", rc);
  1207. pm_runtime_put_sync(drm_enc->dev->dev);
  1208. return rc;
  1209. }
  1210. /* enable all the irq */
  1211. sde_encoder_irq_control(drm_enc, true);
  1212. _sde_encoder_pm_qos_add_request(drm_enc);
  1213. } else {
  1214. _sde_encoder_pm_qos_remove_request(drm_enc);
  1215. /* disable all the irq */
  1216. sde_encoder_irq_control(drm_enc, false);
  1217. /* disable DSI clks */
  1218. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1219. /* disable SDE core clks */
  1220. pm_runtime_put_sync(drm_enc->dev->dev);
  1221. }
  1222. return 0;
  1223. }
  1224. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1225. bool enable, u32 frame_count)
  1226. {
  1227. struct sde_encoder_virt *sde_enc;
  1228. int i;
  1229. if (!drm_enc) {
  1230. SDE_ERROR("invalid encoder\n");
  1231. return;
  1232. }
  1233. sde_enc = to_sde_encoder_virt(drm_enc);
  1234. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1235. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1236. if (!phys || !phys->ops.setup_misr)
  1237. continue;
  1238. phys->ops.setup_misr(phys, enable, frame_count);
  1239. }
  1240. }
  1241. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1242. unsigned int type, unsigned int code, int value)
  1243. {
  1244. struct drm_encoder *drm_enc = NULL;
  1245. struct sde_encoder_virt *sde_enc = NULL;
  1246. struct msm_drm_thread *disp_thread = NULL;
  1247. struct msm_drm_private *priv = NULL;
  1248. if (!handle || !handle->handler || !handle->handler->private) {
  1249. SDE_ERROR("invalid encoder for the input event\n");
  1250. return;
  1251. }
  1252. drm_enc = (struct drm_encoder *)handle->handler->private;
  1253. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1254. SDE_ERROR("invalid parameters\n");
  1255. return;
  1256. }
  1257. priv = drm_enc->dev->dev_private;
  1258. sde_enc = to_sde_encoder_virt(drm_enc);
  1259. if (!sde_enc->crtc || (sde_enc->crtc->index
  1260. >= ARRAY_SIZE(priv->disp_thread))) {
  1261. SDE_DEBUG_ENC(sde_enc,
  1262. "invalid cached CRTC: %d or crtc index: %d\n",
  1263. sde_enc->crtc == NULL,
  1264. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1265. return;
  1266. }
  1267. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1268. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1269. kthread_queue_work(&disp_thread->worker,
  1270. &sde_enc->input_event_work);
  1271. }
  1272. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1273. {
  1274. struct sde_encoder_virt *sde_enc;
  1275. if (!drm_enc) {
  1276. SDE_ERROR("invalid encoder\n");
  1277. return;
  1278. }
  1279. sde_enc = to_sde_encoder_virt(drm_enc);
  1280. /* return early if there is no state change */
  1281. if (sde_enc->idle_pc_enabled == enable)
  1282. return;
  1283. sde_enc->idle_pc_enabled = enable;
  1284. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1285. SDE_EVT32(sde_enc->idle_pc_enabled);
  1286. }
  1287. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1288. u32 sw_event)
  1289. {
  1290. struct drm_encoder *drm_enc = &sde_enc->base;
  1291. struct msm_drm_private *priv;
  1292. unsigned int lp, idle_pc_duration;
  1293. struct msm_drm_thread *disp_thread;
  1294. /* set idle timeout based on master connector's lp value */
  1295. if (sde_enc->cur_master)
  1296. lp = sde_connector_get_lp(
  1297. sde_enc->cur_master->connector);
  1298. else
  1299. lp = SDE_MODE_DPMS_ON;
  1300. if (lp == SDE_MODE_DPMS_LP2)
  1301. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1302. else
  1303. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1304. priv = drm_enc->dev->dev_private;
  1305. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1306. kthread_mod_delayed_work(
  1307. &disp_thread->worker,
  1308. &sde_enc->delayed_off_work,
  1309. msecs_to_jiffies(idle_pc_duration));
  1310. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1311. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1312. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1313. sw_event);
  1314. }
  1315. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1316. u32 sw_event)
  1317. {
  1318. if (kthread_cancel_delayed_work_sync(
  1319. &sde_enc->delayed_off_work))
  1320. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1321. sw_event);
  1322. }
  1323. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1324. u32 sw_event)
  1325. {
  1326. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1327. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1328. else
  1329. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1330. }
  1331. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1332. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1333. {
  1334. int ret = 0;
  1335. mutex_lock(&sde_enc->rc_lock);
  1336. /* return if the resource control is already in ON state */
  1337. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1338. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1339. sw_event);
  1340. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1341. SDE_EVTLOG_FUNC_CASE1);
  1342. goto end;
  1343. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1344. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1345. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1346. sw_event, sde_enc->rc_state);
  1347. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1348. SDE_EVTLOG_ERROR);
  1349. goto end;
  1350. }
  1351. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1352. sde_encoder_irq_control(drm_enc, true);
  1353. } else {
  1354. /* enable all the clks and resources */
  1355. ret = _sde_encoder_resource_control_helper(drm_enc,
  1356. true);
  1357. if (ret) {
  1358. SDE_ERROR_ENC(sde_enc,
  1359. "sw_event:%d, rc in state %d\n",
  1360. sw_event, sde_enc->rc_state);
  1361. SDE_EVT32(DRMID(drm_enc), sw_event,
  1362. sde_enc->rc_state,
  1363. SDE_EVTLOG_ERROR);
  1364. goto end;
  1365. }
  1366. _sde_encoder_update_rsc_client(drm_enc, true);
  1367. }
  1368. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1369. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1370. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1371. end:
  1372. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1373. mutex_unlock(&sde_enc->rc_lock);
  1374. return ret;
  1375. }
  1376. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1377. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1378. {
  1379. /* cancel delayed off work, if any */
  1380. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1381. mutex_lock(&sde_enc->rc_lock);
  1382. if (is_vid_mode &&
  1383. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1384. sde_encoder_irq_control(drm_enc, true);
  1385. }
  1386. /* skip if is already OFF or IDLE, resources are off already */
  1387. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1388. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1389. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1390. sw_event, sde_enc->rc_state);
  1391. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1392. SDE_EVTLOG_FUNC_CASE3);
  1393. goto end;
  1394. }
  1395. /**
  1396. * IRQs are still enabled currently, which allows wait for
  1397. * VBLANK which RSC may require to correctly transition to OFF
  1398. */
  1399. _sde_encoder_update_rsc_client(drm_enc, false);
  1400. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1401. SDE_ENC_RC_STATE_PRE_OFF,
  1402. SDE_EVTLOG_FUNC_CASE3);
  1403. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1404. end:
  1405. mutex_unlock(&sde_enc->rc_lock);
  1406. return 0;
  1407. }
  1408. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1409. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1410. {
  1411. int ret = 0;
  1412. mutex_lock(&sde_enc->rc_lock);
  1413. /* return if the resource control is already in OFF state */
  1414. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1415. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1416. sw_event);
  1417. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1418. SDE_EVTLOG_FUNC_CASE4);
  1419. goto end;
  1420. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1421. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1422. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1423. sw_event, sde_enc->rc_state);
  1424. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1425. SDE_EVTLOG_ERROR);
  1426. ret = -EINVAL;
  1427. goto end;
  1428. }
  1429. /**
  1430. * expect to arrive here only if in either idle state or pre-off
  1431. * and in IDLE state the resources are already disabled
  1432. */
  1433. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1434. _sde_encoder_resource_control_helper(drm_enc, false);
  1435. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1436. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1437. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1438. end:
  1439. mutex_unlock(&sde_enc->rc_lock);
  1440. return ret;
  1441. }
  1442. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1443. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1444. {
  1445. int ret = 0;
  1446. /* cancel delayed off work, if any */
  1447. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1448. mutex_lock(&sde_enc->rc_lock);
  1449. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1450. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1451. sw_event);
  1452. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1453. SDE_EVTLOG_FUNC_CASE5);
  1454. goto end;
  1455. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1456. /* enable all the clks and resources */
  1457. ret = _sde_encoder_resource_control_helper(drm_enc,
  1458. true);
  1459. if (ret) {
  1460. SDE_ERROR_ENC(sde_enc,
  1461. "sw_event:%d, rc in state %d\n",
  1462. sw_event, sde_enc->rc_state);
  1463. SDE_EVT32(DRMID(drm_enc), sw_event,
  1464. sde_enc->rc_state,
  1465. SDE_EVTLOG_ERROR);
  1466. goto end;
  1467. }
  1468. _sde_encoder_update_rsc_client(drm_enc, true);
  1469. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1470. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1471. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1472. }
  1473. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1474. if (ret && ret != -EWOULDBLOCK) {
  1475. SDE_ERROR_ENC(sde_enc,
  1476. "wait for commit done returned %d\n",
  1477. ret);
  1478. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1479. ret, SDE_EVTLOG_ERROR);
  1480. ret = -EINVAL;
  1481. goto end;
  1482. }
  1483. sde_encoder_irq_control(drm_enc, false);
  1484. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1487. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1488. _sde_encoder_pm_qos_remove_request(drm_enc);
  1489. end:
  1490. mutex_unlock(&sde_enc->rc_lock);
  1491. return ret;
  1492. }
  1493. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1494. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1495. {
  1496. int ret = 0;
  1497. mutex_lock(&sde_enc->rc_lock);
  1498. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1499. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1500. sw_event);
  1501. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1502. SDE_EVTLOG_FUNC_CASE5);
  1503. goto end;
  1504. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1505. SDE_ERROR_ENC(sde_enc,
  1506. "sw_event:%d, rc:%d !MODESET state\n",
  1507. sw_event, sde_enc->rc_state);
  1508. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1509. SDE_EVTLOG_ERROR);
  1510. ret = -EINVAL;
  1511. goto end;
  1512. }
  1513. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1514. sde_encoder_irq_control(drm_enc, true);
  1515. _sde_encoder_update_rsc_client(drm_enc, true);
  1516. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1517. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1518. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1519. _sde_encoder_pm_qos_add_request(drm_enc);
  1520. end:
  1521. mutex_unlock(&sde_enc->rc_lock);
  1522. return ret;
  1523. }
  1524. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1525. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1526. {
  1527. struct msm_drm_private *priv;
  1528. struct sde_kms *sde_kms;
  1529. struct drm_crtc *crtc = drm_enc->crtc;
  1530. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1531. priv = drm_enc->dev->dev_private;
  1532. sde_kms = to_sde_kms(priv->kms);
  1533. mutex_lock(&sde_enc->rc_lock);
  1534. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1535. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1536. sw_event, sde_enc->rc_state);
  1537. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1538. SDE_EVTLOG_ERROR);
  1539. goto end;
  1540. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1541. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1542. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1543. sde_crtc_frame_pending(sde_enc->crtc),
  1544. SDE_EVTLOG_ERROR);
  1545. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1546. goto end;
  1547. }
  1548. if (is_vid_mode) {
  1549. sde_encoder_irq_control(drm_enc, false);
  1550. } else {
  1551. /* disable all the clks and resources */
  1552. _sde_encoder_update_rsc_client(drm_enc, false);
  1553. _sde_encoder_resource_control_helper(drm_enc, false);
  1554. if (!sde_kms->perf.bw_vote_mode)
  1555. memset(&sde_crtc->cur_perf, 0,
  1556. sizeof(struct sde_core_perf_params));
  1557. }
  1558. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1559. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1560. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1561. end:
  1562. mutex_unlock(&sde_enc->rc_lock);
  1563. return 0;
  1564. }
  1565. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1566. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1567. struct msm_drm_private *priv, bool is_vid_mode)
  1568. {
  1569. bool autorefresh_enabled = false;
  1570. struct msm_drm_thread *disp_thread;
  1571. int ret = 0;
  1572. if (!sde_enc->crtc ||
  1573. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1574. SDE_DEBUG_ENC(sde_enc,
  1575. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1576. sde_enc->crtc == NULL,
  1577. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1578. sw_event);
  1579. return -EINVAL;
  1580. }
  1581. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1582. mutex_lock(&sde_enc->rc_lock);
  1583. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1584. if (sde_enc->cur_master &&
  1585. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1586. autorefresh_enabled =
  1587. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1588. sde_enc->cur_master);
  1589. if (autorefresh_enabled) {
  1590. SDE_DEBUG_ENC(sde_enc,
  1591. "not handling early wakeup since auto refresh is enabled\n");
  1592. goto end;
  1593. }
  1594. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1595. kthread_mod_delayed_work(&disp_thread->worker,
  1596. &sde_enc->delayed_off_work,
  1597. msecs_to_jiffies(
  1598. IDLE_POWERCOLLAPSE_DURATION));
  1599. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1600. /* enable all the clks and resources */
  1601. ret = _sde_encoder_resource_control_helper(drm_enc,
  1602. true);
  1603. if (ret) {
  1604. SDE_ERROR_ENC(sde_enc,
  1605. "sw_event:%d, rc in state %d\n",
  1606. sw_event, sde_enc->rc_state);
  1607. SDE_EVT32(DRMID(drm_enc), sw_event,
  1608. sde_enc->rc_state,
  1609. SDE_EVTLOG_ERROR);
  1610. goto end;
  1611. }
  1612. _sde_encoder_update_rsc_client(drm_enc, true);
  1613. /*
  1614. * In some cases, commit comes with slight delay
  1615. * (> 80 ms)after early wake up, prevent clock switch
  1616. * off to avoid jank in next update. So, increase the
  1617. * command mode idle timeout sufficiently to prevent
  1618. * such case.
  1619. */
  1620. kthread_mod_delayed_work(&disp_thread->worker,
  1621. &sde_enc->delayed_off_work,
  1622. msecs_to_jiffies(
  1623. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1624. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1625. }
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1627. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1628. end:
  1629. mutex_unlock(&sde_enc->rc_lock);
  1630. return ret;
  1631. }
  1632. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1633. u32 sw_event)
  1634. {
  1635. struct sde_encoder_virt *sde_enc;
  1636. struct msm_drm_private *priv;
  1637. int ret = 0;
  1638. bool is_vid_mode = false;
  1639. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1640. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1641. sw_event);
  1642. return -EINVAL;
  1643. }
  1644. sde_enc = to_sde_encoder_virt(drm_enc);
  1645. priv = drm_enc->dev->dev_private;
  1646. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1647. is_vid_mode = true;
  1648. /*
  1649. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1650. * events and return early for other events (ie wb display).
  1651. */
  1652. if (!sde_enc->idle_pc_enabled &&
  1653. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1654. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1655. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1656. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1657. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1658. return 0;
  1659. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1660. sw_event, sde_enc->idle_pc_enabled);
  1661. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1662. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1663. switch (sw_event) {
  1664. case SDE_ENC_RC_EVENT_KICKOFF:
  1665. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1666. is_vid_mode);
  1667. break;
  1668. case SDE_ENC_RC_EVENT_PRE_STOP:
  1669. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1670. is_vid_mode);
  1671. break;
  1672. case SDE_ENC_RC_EVENT_STOP:
  1673. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1674. break;
  1675. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1676. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1677. break;
  1678. case SDE_ENC_RC_EVENT_POST_MODESET:
  1679. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1680. break;
  1681. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1682. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1683. is_vid_mode);
  1684. break;
  1685. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1686. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1687. priv, is_vid_mode);
  1688. break;
  1689. default:
  1690. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1691. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1692. break;
  1693. }
  1694. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1695. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1696. return ret;
  1697. }
  1698. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1699. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1700. {
  1701. int i = 0;
  1702. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1703. if (intf_mode == INTF_MODE_CMD)
  1704. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1705. else if (intf_mode == INTF_MODE_VIDEO)
  1706. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1707. _sde_encoder_update_rsc_client(drm_enc, true);
  1708. if (intf_mode == INTF_MODE_CMD) {
  1709. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1710. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1711. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1712. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1713. msm_is_mode_seamless_poms(adj_mode),
  1714. SDE_EVTLOG_FUNC_CASE1);
  1715. } else if (intf_mode == INTF_MODE_VIDEO) {
  1716. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1717. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1718. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1719. msm_is_mode_seamless_poms(adj_mode),
  1720. SDE_EVTLOG_FUNC_CASE2);
  1721. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1722. }
  1723. }
  1724. static struct drm_connector *_sde_encoder_get_connector(
  1725. struct drm_device *dev, struct drm_encoder *drm_enc)
  1726. {
  1727. struct drm_connector_list_iter conn_iter;
  1728. struct drm_connector *conn = NULL, *conn_search;
  1729. drm_connector_list_iter_begin(dev, &conn_iter);
  1730. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1731. if (conn_search->encoder == drm_enc) {
  1732. conn = conn_search;
  1733. break;
  1734. }
  1735. }
  1736. drm_connector_list_iter_end(&conn_iter);
  1737. return conn;
  1738. }
  1739. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1740. {
  1741. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1742. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1743. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1744. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1745. struct sde_rm_hw_request request_hw;
  1746. int i, j;
  1747. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1748. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1749. sde_enc->hw_pp[i] = NULL;
  1750. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1751. break;
  1752. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1753. }
  1754. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1755. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1756. if (phys) {
  1757. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1758. SDE_HW_BLK_QDSS);
  1759. for (j = 0; j < QDSS_MAX; j++) {
  1760. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1761. phys->hw_qdss =
  1762. (struct sde_hw_qdss *)qdss_iter.hw;
  1763. break;
  1764. }
  1765. }
  1766. }
  1767. }
  1768. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1769. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1770. sde_enc->hw_dsc[i] = NULL;
  1771. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1772. break;
  1773. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1774. }
  1775. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1776. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1777. sde_enc->hw_vdc[i] = NULL;
  1778. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1779. break;
  1780. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1781. }
  1782. /* Get PP for DSC configuration */
  1783. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1784. struct sde_hw_pingpong *pp = NULL;
  1785. unsigned long features = 0;
  1786. if (!sde_enc->hw_dsc[i])
  1787. continue;
  1788. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1789. request_hw.type = SDE_HW_BLK_PINGPONG;
  1790. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1791. break;
  1792. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1793. features = pp->ops.get_hw_caps(pp);
  1794. if (test_bit(SDE_PINGPONG_DSC, &features))
  1795. sde_enc->hw_dsc_pp[i] = pp;
  1796. else
  1797. sde_enc->hw_dsc_pp[i] = NULL;
  1798. }
  1799. }
  1800. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1801. struct drm_display_mode *adj_mode, bool pre_modeset)
  1802. {
  1803. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1804. enum sde_intf_mode intf_mode;
  1805. int ret;
  1806. bool is_cmd_mode = false;
  1807. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1808. is_cmd_mode = true;
  1809. if (pre_modeset) {
  1810. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1811. if (msm_is_mode_seamless_dms(adj_mode) ||
  1812. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1813. is_cmd_mode)) {
  1814. /* restore resource state before releasing them */
  1815. ret = sde_encoder_resource_control(drm_enc,
  1816. SDE_ENC_RC_EVENT_PRE_MODESET);
  1817. if (ret) {
  1818. SDE_ERROR_ENC(sde_enc,
  1819. "sde resource control failed: %d\n",
  1820. ret);
  1821. return ret;
  1822. }
  1823. /*
  1824. * Disable dce before switching the mode and after pre-
  1825. * modeset to guarantee previous kickoff has finished.
  1826. */
  1827. sde_encoder_dce_disable(sde_enc);
  1828. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1829. _sde_encoder_modeset_helper_locked(drm_enc,
  1830. SDE_ENC_RC_EVENT_PRE_MODESET);
  1831. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1832. adj_mode);
  1833. }
  1834. } else {
  1835. if (msm_is_mode_seamless_dms(adj_mode) ||
  1836. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1837. is_cmd_mode))
  1838. sde_encoder_resource_control(&sde_enc->base,
  1839. SDE_ENC_RC_EVENT_POST_MODESET);
  1840. else if (msm_is_mode_seamless_poms(adj_mode))
  1841. _sde_encoder_modeset_helper_locked(drm_enc,
  1842. SDE_ENC_RC_EVENT_POST_MODESET);
  1843. }
  1844. return 0;
  1845. }
  1846. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1847. struct drm_display_mode *mode,
  1848. struct drm_display_mode *adj_mode)
  1849. {
  1850. struct sde_encoder_virt *sde_enc;
  1851. struct sde_kms *sde_kms;
  1852. struct drm_connector *conn;
  1853. int i = 0, ret;
  1854. int num_lm, num_intf, num_pp_per_intf;
  1855. if (!drm_enc) {
  1856. SDE_ERROR("invalid encoder\n");
  1857. return;
  1858. }
  1859. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1860. SDE_ERROR("power resource is not enabled\n");
  1861. return;
  1862. }
  1863. sde_kms = sde_encoder_get_kms(drm_enc);
  1864. if (!sde_kms)
  1865. return;
  1866. sde_enc = to_sde_encoder_virt(drm_enc);
  1867. SDE_DEBUG_ENC(sde_enc, "\n");
  1868. SDE_EVT32(DRMID(drm_enc));
  1869. /*
  1870. * cache the crtc in sde_enc on enable for duration of use case
  1871. * for correctly servicing asynchronous irq events and timers
  1872. */
  1873. if (!drm_enc->crtc) {
  1874. SDE_ERROR("invalid crtc\n");
  1875. return;
  1876. }
  1877. sde_enc->crtc = drm_enc->crtc;
  1878. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1879. /* get and store the mode_info */
  1880. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1881. if (!conn) {
  1882. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1883. return;
  1884. } else if (!conn->state) {
  1885. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1886. return;
  1887. }
  1888. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1889. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1890. /* release resources before seamless mode change */
  1891. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1892. if (ret)
  1893. return;
  1894. /* reserve dynamic resources now, indicating non test-only */
  1895. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1896. conn->state, false);
  1897. if (ret) {
  1898. SDE_ERROR_ENC(sde_enc,
  1899. "failed to reserve hw resources, %d\n", ret);
  1900. return;
  1901. }
  1902. /* assign the reserved HW blocks to this encoder */
  1903. _sde_encoder_virt_populate_hw_res(drm_enc);
  1904. /* determine left HW PP block to map to INTF */
  1905. num_lm = sde_enc->mode_info.topology.num_lm;
  1906. num_intf = sde_enc->mode_info.topology.num_intf;
  1907. num_pp_per_intf = num_lm / num_intf;
  1908. if (!num_pp_per_intf)
  1909. num_pp_per_intf = 1;
  1910. /* perform mode_set on phys_encs */
  1911. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1912. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1913. if (phys) {
  1914. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1915. sde_enc->topology.num_intf) {
  1916. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1917. i * num_pp_per_intf);
  1918. return;
  1919. }
  1920. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1921. phys->connector = conn->state->connector;
  1922. if (phys->ops.mode_set)
  1923. phys->ops.mode_set(phys, mode, adj_mode);
  1924. }
  1925. }
  1926. /* update resources after seamless mode change */
  1927. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1928. }
  1929. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1930. {
  1931. struct sde_encoder_virt *sde_enc;
  1932. struct sde_encoder_phys *phys;
  1933. int i;
  1934. if (!drm_enc) {
  1935. SDE_ERROR("invalid parameters\n");
  1936. return;
  1937. }
  1938. sde_enc = to_sde_encoder_virt(drm_enc);
  1939. if (!sde_enc) {
  1940. SDE_ERROR("invalid sde encoder\n");
  1941. return;
  1942. }
  1943. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1944. phys = sde_enc->phys_encs[i];
  1945. if (phys && phys->ops.control_te)
  1946. phys->ops.control_te(phys, enable);
  1947. }
  1948. }
  1949. static int _sde_encoder_input_connect(struct input_handler *handler,
  1950. struct input_dev *dev, const struct input_device_id *id)
  1951. {
  1952. struct input_handle *handle;
  1953. int rc = 0;
  1954. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1955. if (!handle)
  1956. return -ENOMEM;
  1957. handle->dev = dev;
  1958. handle->handler = handler;
  1959. handle->name = handler->name;
  1960. rc = input_register_handle(handle);
  1961. if (rc) {
  1962. pr_err("failed to register input handle\n");
  1963. goto error;
  1964. }
  1965. rc = input_open_device(handle);
  1966. if (rc) {
  1967. pr_err("failed to open input device\n");
  1968. goto error_unregister;
  1969. }
  1970. return 0;
  1971. error_unregister:
  1972. input_unregister_handle(handle);
  1973. error:
  1974. kfree(handle);
  1975. return rc;
  1976. }
  1977. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1978. {
  1979. input_close_device(handle);
  1980. input_unregister_handle(handle);
  1981. kfree(handle);
  1982. }
  1983. /**
  1984. * Structure for specifying event parameters on which to receive callbacks.
  1985. * This structure will trigger a callback in case of a touch event (specified by
  1986. * EV_ABS) where there is a change in X and Y coordinates,
  1987. */
  1988. static const struct input_device_id sde_input_ids[] = {
  1989. {
  1990. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1991. .evbit = { BIT_MASK(EV_ABS) },
  1992. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1993. BIT_MASK(ABS_MT_POSITION_X) |
  1994. BIT_MASK(ABS_MT_POSITION_Y) },
  1995. },
  1996. { },
  1997. };
  1998. static void _sde_encoder_input_handler_register(
  1999. struct drm_encoder *drm_enc)
  2000. {
  2001. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2002. int rc;
  2003. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2004. return;
  2005. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2006. sde_enc->input_handler->private = sde_enc;
  2007. /* register input handler if not already registered */
  2008. rc = input_register_handler(sde_enc->input_handler);
  2009. if (rc) {
  2010. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2011. rc);
  2012. kfree(sde_enc->input_handler);
  2013. }
  2014. }
  2015. }
  2016. static void _sde_encoder_input_handler_unregister(
  2017. struct drm_encoder *drm_enc)
  2018. {
  2019. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2020. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2021. return;
  2022. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2023. input_unregister_handler(sde_enc->input_handler);
  2024. sde_enc->input_handler->private = NULL;
  2025. }
  2026. }
  2027. static int _sde_encoder_input_handler(
  2028. struct sde_encoder_virt *sde_enc)
  2029. {
  2030. struct input_handler *input_handler = NULL;
  2031. int rc = 0;
  2032. if (sde_enc->input_handler) {
  2033. SDE_ERROR_ENC(sde_enc,
  2034. "input_handle is active. unexpected\n");
  2035. return -EINVAL;
  2036. }
  2037. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2038. if (!input_handler)
  2039. return -ENOMEM;
  2040. input_handler->event = sde_encoder_input_event_handler;
  2041. input_handler->connect = _sde_encoder_input_connect;
  2042. input_handler->disconnect = _sde_encoder_input_disconnect;
  2043. input_handler->name = "sde";
  2044. input_handler->id_table = sde_input_ids;
  2045. sde_enc->input_handler = input_handler;
  2046. return rc;
  2047. }
  2048. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2049. {
  2050. struct sde_encoder_virt *sde_enc = NULL;
  2051. struct sde_kms *sde_kms;
  2052. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2053. SDE_ERROR("invalid parameters\n");
  2054. return;
  2055. }
  2056. sde_kms = sde_encoder_get_kms(drm_enc);
  2057. if (!sde_kms)
  2058. return;
  2059. sde_enc = to_sde_encoder_virt(drm_enc);
  2060. if (!sde_enc || !sde_enc->cur_master) {
  2061. SDE_DEBUG("invalid sde encoder/master\n");
  2062. return;
  2063. }
  2064. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2065. sde_enc->cur_master->hw_mdptop &&
  2066. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2067. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2068. sde_enc->cur_master->hw_mdptop);
  2069. if (sde_enc->cur_master->hw_mdptop &&
  2070. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2071. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2072. sde_enc->cur_master->hw_mdptop,
  2073. sde_kms->catalog);
  2074. if (sde_enc->cur_master->hw_ctl &&
  2075. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2076. !sde_enc->cur_master->cont_splash_enabled)
  2077. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2078. sde_enc->cur_master->hw_ctl,
  2079. &sde_enc->cur_master->intf_cfg_v1);
  2080. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2081. sde_encoder_control_te(drm_enc, true);
  2082. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2083. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2084. }
  2085. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2086. {
  2087. struct sde_kms *sde_kms;
  2088. void *dither_cfg = NULL;
  2089. int ret = 0, i = 0;
  2090. size_t len = 0;
  2091. enum sde_rm_topology_name topology;
  2092. struct drm_encoder *drm_enc;
  2093. struct msm_display_dsc_info *dsc = NULL;
  2094. struct sde_encoder_virt *sde_enc;
  2095. struct sde_hw_pingpong *hw_pp;
  2096. u32 bpp, bpc;
  2097. int num_lm;
  2098. if (!phys || !phys->connector || !phys->hw_pp ||
  2099. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2100. return;
  2101. sde_kms = sde_encoder_get_kms(phys->parent);
  2102. if (!sde_kms)
  2103. return;
  2104. topology = sde_connector_get_topology_name(phys->connector);
  2105. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2106. (phys->split_role == ENC_ROLE_SLAVE))
  2107. return;
  2108. drm_enc = phys->parent;
  2109. sde_enc = to_sde_encoder_virt(drm_enc);
  2110. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2111. bpc = dsc->config.bits_per_component;
  2112. bpp = dsc->config.bits_per_pixel;
  2113. /* disable dither for 10 bpp or 10bpc dsc config */
  2114. if (bpp == 10 || bpc == 10) {
  2115. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2116. return;
  2117. }
  2118. ret = sde_connector_get_dither_cfg(phys->connector,
  2119. phys->connector->state, &dither_cfg,
  2120. &len, sde_enc->idle_pc_restore);
  2121. /* skip reg writes when return values are invalid or no data */
  2122. if (ret && ret == -ENODATA)
  2123. return;
  2124. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2125. for (i = 0; i < num_lm; i++) {
  2126. hw_pp = sde_enc->hw_pp[i];
  2127. phys->hw_pp->ops.setup_dither(hw_pp,
  2128. dither_cfg, len);
  2129. }
  2130. }
  2131. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2132. {
  2133. struct sde_encoder_virt *sde_enc = NULL;
  2134. int i;
  2135. if (!drm_enc) {
  2136. SDE_ERROR("invalid encoder\n");
  2137. return;
  2138. }
  2139. sde_enc = to_sde_encoder_virt(drm_enc);
  2140. if (!sde_enc->cur_master) {
  2141. SDE_DEBUG("virt encoder has no master\n");
  2142. return;
  2143. }
  2144. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2145. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2146. sde_enc->idle_pc_restore = true;
  2147. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2148. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2149. if (!phys)
  2150. continue;
  2151. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2152. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2153. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2154. phys->ops.restore(phys);
  2155. _sde_encoder_setup_dither(phys);
  2156. }
  2157. if (sde_enc->cur_master->ops.restore)
  2158. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2159. _sde_encoder_virt_enable_helper(drm_enc);
  2160. }
  2161. static void sde_encoder_off_work(struct kthread_work *work)
  2162. {
  2163. struct sde_encoder_virt *sde_enc = container_of(work,
  2164. struct sde_encoder_virt, delayed_off_work.work);
  2165. struct drm_encoder *drm_enc;
  2166. if (!sde_enc) {
  2167. SDE_ERROR("invalid sde encoder\n");
  2168. return;
  2169. }
  2170. drm_enc = &sde_enc->base;
  2171. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2172. sde_encoder_idle_request(drm_enc);
  2173. SDE_ATRACE_END("sde_encoder_off_work");
  2174. }
  2175. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2176. {
  2177. struct sde_encoder_virt *sde_enc = NULL;
  2178. int i, ret = 0;
  2179. struct msm_compression_info *comp_info = NULL;
  2180. struct drm_display_mode *cur_mode = NULL;
  2181. struct msm_display_info *disp_info;
  2182. if (!drm_enc || !drm_enc->crtc) {
  2183. SDE_ERROR("invalid encoder\n");
  2184. return;
  2185. }
  2186. sde_enc = to_sde_encoder_virt(drm_enc);
  2187. disp_info = &sde_enc->disp_info;
  2188. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2189. SDE_ERROR("power resource is not enabled\n");
  2190. return;
  2191. }
  2192. if (!sde_enc->crtc)
  2193. sde_enc->crtc = drm_enc->crtc;
  2194. comp_info = &sde_enc->mode_info.comp_info;
  2195. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2196. SDE_DEBUG_ENC(sde_enc, "\n");
  2197. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2198. sde_enc->cur_master = NULL;
  2199. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2200. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2201. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2202. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2203. sde_enc->cur_master = phys;
  2204. break;
  2205. }
  2206. }
  2207. if (!sde_enc->cur_master) {
  2208. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2209. return;
  2210. }
  2211. _sde_encoder_input_handler_register(drm_enc);
  2212. if ((drm_enc->crtc->state->connectors_changed &&
  2213. sde_encoder_in_clone_mode(drm_enc)) ||
  2214. !(msm_is_mode_seamless_vrr(cur_mode)
  2215. || msm_is_mode_seamless_dms(cur_mode)
  2216. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2217. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2218. sde_encoder_off_work);
  2219. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2220. if (ret) {
  2221. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2222. ret);
  2223. return;
  2224. }
  2225. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2226. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2227. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2228. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2229. if (!phys)
  2230. continue;
  2231. phys->comp_type = comp_info->comp_type;
  2232. phys->comp_ratio = comp_info->comp_ratio;
  2233. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2234. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2235. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2236. phys->dsc_extra_pclk_cycle_cnt =
  2237. comp_info->dsc_info.pclk_per_line;
  2238. phys->dsc_extra_disp_width =
  2239. comp_info->dsc_info.extra_width;
  2240. phys->dce_bytes_per_line =
  2241. comp_info->dsc_info.bytes_per_pkt *
  2242. comp_info->dsc_info.pkt_per_line;
  2243. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2244. phys->dce_bytes_per_line =
  2245. comp_info->vdc_info.bytes_per_pkt *
  2246. comp_info->vdc_info.pkt_per_line;
  2247. }
  2248. if (phys != sde_enc->cur_master) {
  2249. /**
  2250. * on DMS request, the encoder will be enabled
  2251. * already. Invoke restore to reconfigure the
  2252. * new mode.
  2253. */
  2254. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2255. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2256. phys->ops.restore)
  2257. phys->ops.restore(phys);
  2258. else if (phys->ops.enable)
  2259. phys->ops.enable(phys);
  2260. }
  2261. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2262. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2263. phys->ops.setup_misr(phys, true,
  2264. sde_enc->misr_frame_count);
  2265. }
  2266. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2267. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2268. sde_enc->cur_master->ops.restore)
  2269. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2270. else if (sde_enc->cur_master->ops.enable)
  2271. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2272. _sde_encoder_virt_enable_helper(drm_enc);
  2273. }
  2274. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2275. {
  2276. struct sde_encoder_virt *sde_enc = NULL;
  2277. struct sde_kms *sde_kms;
  2278. enum sde_intf_mode intf_mode;
  2279. int i = 0;
  2280. if (!drm_enc) {
  2281. SDE_ERROR("invalid encoder\n");
  2282. return;
  2283. } else if (!drm_enc->dev) {
  2284. SDE_ERROR("invalid dev\n");
  2285. return;
  2286. } else if (!drm_enc->dev->dev_private) {
  2287. SDE_ERROR("invalid dev_private\n");
  2288. return;
  2289. }
  2290. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2291. SDE_ERROR("power resource is not enabled\n");
  2292. return;
  2293. }
  2294. sde_enc = to_sde_encoder_virt(drm_enc);
  2295. SDE_DEBUG_ENC(sde_enc, "\n");
  2296. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2297. if (!sde_kms)
  2298. return;
  2299. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2300. SDE_EVT32(DRMID(drm_enc));
  2301. /* wait for idle */
  2302. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2303. _sde_encoder_input_handler_unregister(drm_enc);
  2304. /*
  2305. * For primary command mode and video mode encoders, execute the
  2306. * resource control pre-stop operations before the physical encoders
  2307. * are disabled, to allow the rsc to transition its states properly.
  2308. *
  2309. * For other encoder types, rsc should not be enabled until after
  2310. * they have been fully disabled, so delay the pre-stop operations
  2311. * until after the physical disable calls have returned.
  2312. */
  2313. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2314. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2315. sde_encoder_resource_control(drm_enc,
  2316. SDE_ENC_RC_EVENT_PRE_STOP);
  2317. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2318. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2319. if (phys && phys->ops.disable)
  2320. phys->ops.disable(phys);
  2321. }
  2322. } else {
  2323. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2324. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2325. if (phys && phys->ops.disable)
  2326. phys->ops.disable(phys);
  2327. }
  2328. sde_encoder_resource_control(drm_enc,
  2329. SDE_ENC_RC_EVENT_PRE_STOP);
  2330. }
  2331. /*
  2332. * disable dce after the transfer is complete (for command mode)
  2333. * and after physical encoder is disabled, to make sure timing
  2334. * engine is already disabled (for video mode).
  2335. */
  2336. if (!sde_in_trusted_vm(sde_kms))
  2337. sde_encoder_dce_disable(sde_enc);
  2338. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2339. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2340. if (sde_enc->phys_encs[i]) {
  2341. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2342. sde_enc->phys_encs[i]->connector = NULL;
  2343. }
  2344. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2345. }
  2346. sde_enc->cur_master = NULL;
  2347. /*
  2348. * clear the cached crtc in sde_enc on use case finish, after all the
  2349. * outstanding events and timers have been completed
  2350. */
  2351. sde_enc->crtc = NULL;
  2352. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2353. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2354. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2355. }
  2356. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2357. struct sde_encoder_phys_wb *wb_enc)
  2358. {
  2359. struct sde_encoder_virt *sde_enc;
  2360. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2361. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2362. if (wb_enc) {
  2363. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2364. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2365. false, phys_enc->hw_pp->idx);
  2366. if (phys_enc->hw_ctl->ops.update_bitmask)
  2367. phys_enc->hw_ctl->ops.update_bitmask(
  2368. phys_enc->hw_ctl,
  2369. SDE_HW_FLUSH_WB,
  2370. wb_enc->hw_wb->idx, true);
  2371. }
  2372. } else {
  2373. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2374. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2375. phys_enc->hw_intf, false,
  2376. phys_enc->hw_pp->idx);
  2377. if (phys_enc->hw_ctl->ops.update_bitmask)
  2378. phys_enc->hw_ctl->ops.update_bitmask(
  2379. phys_enc->hw_ctl,
  2380. SDE_HW_FLUSH_INTF,
  2381. phys_enc->hw_intf->idx, true);
  2382. }
  2383. }
  2384. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2385. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2386. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2387. phys_enc->hw_pp->merge_3d)
  2388. phys_enc->hw_ctl->ops.update_bitmask(
  2389. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2390. phys_enc->hw_pp->merge_3d->idx, true);
  2391. }
  2392. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2393. phys_enc->hw_pp) {
  2394. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2395. false, phys_enc->hw_pp->idx);
  2396. if (phys_enc->hw_ctl->ops.update_bitmask)
  2397. phys_enc->hw_ctl->ops.update_bitmask(
  2398. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2399. phys_enc->hw_cdm->idx, true);
  2400. }
  2401. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2402. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2403. phys_enc->hw_ctl->ops.reset_post_disable)
  2404. phys_enc->hw_ctl->ops.reset_post_disable(
  2405. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2406. phys_enc->hw_pp->merge_3d ?
  2407. phys_enc->hw_pp->merge_3d->idx : 0);
  2408. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2409. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2410. }
  2411. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2412. enum sde_intf_type type, u32 controller_id)
  2413. {
  2414. int i = 0;
  2415. for (i = 0; i < catalog->intf_count; i++) {
  2416. if (catalog->intf[i].type == type
  2417. && catalog->intf[i].controller_id == controller_id) {
  2418. return catalog->intf[i].id;
  2419. }
  2420. }
  2421. return INTF_MAX;
  2422. }
  2423. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2424. enum sde_intf_type type, u32 controller_id)
  2425. {
  2426. if (controller_id < catalog->wb_count)
  2427. return catalog->wb[controller_id].id;
  2428. return WB_MAX;
  2429. }
  2430. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2431. struct drm_crtc *crtc)
  2432. {
  2433. struct sde_hw_uidle *uidle;
  2434. struct sde_uidle_cntr cntr;
  2435. struct sde_uidle_status status;
  2436. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2437. pr_err("invalid params %d %d\n",
  2438. !sde_kms, !crtc);
  2439. return;
  2440. }
  2441. /* check if perf counters are enabled and setup */
  2442. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2443. return;
  2444. uidle = sde_kms->hw_uidle;
  2445. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2446. && uidle->ops.uidle_get_status) {
  2447. uidle->ops.uidle_get_status(uidle, &status);
  2448. trace_sde_perf_uidle_status(
  2449. crtc->base.id,
  2450. status.uidle_danger_status_0,
  2451. status.uidle_danger_status_1,
  2452. status.uidle_safe_status_0,
  2453. status.uidle_safe_status_1,
  2454. status.uidle_idle_status_0,
  2455. status.uidle_idle_status_1,
  2456. status.uidle_fal_status_0,
  2457. status.uidle_fal_status_1,
  2458. status.uidle_status,
  2459. status.uidle_en_fal10);
  2460. }
  2461. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2462. && uidle->ops.uidle_get_cntr) {
  2463. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2464. trace_sde_perf_uidle_cntr(
  2465. crtc->base.id,
  2466. cntr.fal1_gate_cntr,
  2467. cntr.fal10_gate_cntr,
  2468. cntr.fal_wait_gate_cntr,
  2469. cntr.fal1_num_transitions_cntr,
  2470. cntr.fal10_num_transitions_cntr,
  2471. cntr.min_gate_cntr,
  2472. cntr.max_gate_cntr);
  2473. }
  2474. }
  2475. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2476. struct sde_encoder_phys *phy_enc)
  2477. {
  2478. struct sde_encoder_virt *sde_enc = NULL;
  2479. unsigned long lock_flags;
  2480. if (!drm_enc || !phy_enc)
  2481. return;
  2482. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2483. sde_enc = to_sde_encoder_virt(drm_enc);
  2484. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2485. if (sde_enc->crtc_vblank_cb)
  2486. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2487. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2488. if (phy_enc->sde_kms &&
  2489. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2490. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2491. atomic_inc(&phy_enc->vsync_cnt);
  2492. SDE_ATRACE_END("encoder_vblank_callback");
  2493. }
  2494. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2495. struct sde_encoder_phys *phy_enc)
  2496. {
  2497. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2498. if (!phy_enc)
  2499. return;
  2500. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2501. atomic_inc(&phy_enc->underrun_cnt);
  2502. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2503. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2504. sde_enc->cur_master->ops.get_underrun_line_count(
  2505. sde_enc->cur_master);
  2506. trace_sde_encoder_underrun(DRMID(drm_enc),
  2507. atomic_read(&phy_enc->underrun_cnt));
  2508. SDE_DBG_CTRL("stop_ftrace");
  2509. SDE_DBG_CTRL("panic_underrun");
  2510. SDE_ATRACE_END("encoder_underrun_callback");
  2511. }
  2512. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2513. void (*vbl_cb)(void *), void *vbl_data)
  2514. {
  2515. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2516. unsigned long lock_flags;
  2517. bool enable;
  2518. int i;
  2519. enable = vbl_cb ? true : false;
  2520. if (!drm_enc) {
  2521. SDE_ERROR("invalid encoder\n");
  2522. return;
  2523. }
  2524. SDE_DEBUG_ENC(sde_enc, "\n");
  2525. SDE_EVT32(DRMID(drm_enc), enable);
  2526. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2527. sde_enc->crtc_vblank_cb = vbl_cb;
  2528. sde_enc->crtc_vblank_cb_data = vbl_data;
  2529. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2530. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2531. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2532. if (phys && phys->ops.control_vblank_irq)
  2533. phys->ops.control_vblank_irq(phys, enable);
  2534. }
  2535. sde_enc->vblank_enabled = enable;
  2536. }
  2537. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2538. void (*frame_event_cb)(void *, u32 event),
  2539. struct drm_crtc *crtc)
  2540. {
  2541. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2542. unsigned long lock_flags;
  2543. bool enable;
  2544. enable = frame_event_cb ? true : false;
  2545. if (!drm_enc) {
  2546. SDE_ERROR("invalid encoder\n");
  2547. return;
  2548. }
  2549. SDE_DEBUG_ENC(sde_enc, "\n");
  2550. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2551. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2552. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2553. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2554. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2555. }
  2556. static void sde_encoder_frame_done_callback(
  2557. struct drm_encoder *drm_enc,
  2558. struct sde_encoder_phys *ready_phys, u32 event)
  2559. {
  2560. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2561. unsigned int i;
  2562. bool trigger = true;
  2563. bool is_cmd_mode = false;
  2564. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2565. if (!drm_enc || !sde_enc->cur_master) {
  2566. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2567. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2568. return;
  2569. }
  2570. sde_enc->crtc_frame_event_cb_data.connector =
  2571. sde_enc->cur_master->connector;
  2572. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2573. is_cmd_mode = true;
  2574. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2575. | SDE_ENCODER_FRAME_EVENT_ERROR
  2576. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2577. if (ready_phys->connector)
  2578. topology = sde_connector_get_topology_name(
  2579. ready_phys->connector);
  2580. /* One of the physical encoders has become idle */
  2581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2582. if (sde_enc->phys_encs[i] == ready_phys) {
  2583. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2584. atomic_read(&sde_enc->frame_done_cnt[i]));
  2585. if (!atomic_add_unless(
  2586. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2587. SDE_EVT32(DRMID(drm_enc), event,
  2588. ready_phys->intf_idx,
  2589. SDE_EVTLOG_ERROR);
  2590. SDE_ERROR_ENC(sde_enc,
  2591. "intf idx:%d, event:%d\n",
  2592. ready_phys->intf_idx, event);
  2593. return;
  2594. }
  2595. }
  2596. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2597. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2598. trigger = false;
  2599. }
  2600. if (trigger) {
  2601. if (sde_enc->crtc_frame_event_cb)
  2602. sde_enc->crtc_frame_event_cb(
  2603. &sde_enc->crtc_frame_event_cb_data,
  2604. event);
  2605. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2606. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2607. -1, 0);
  2608. }
  2609. } else if (sde_enc->crtc_frame_event_cb) {
  2610. sde_enc->crtc_frame_event_cb(
  2611. &sde_enc->crtc_frame_event_cb_data, event);
  2612. }
  2613. }
  2614. static void sde_encoder_get_qsync_fps_callback(
  2615. struct drm_encoder *drm_enc,
  2616. u32 *qsync_fps)
  2617. {
  2618. struct msm_display_info *disp_info;
  2619. struct sde_encoder_virt *sde_enc;
  2620. if (!qsync_fps)
  2621. return;
  2622. *qsync_fps = 0;
  2623. if (!drm_enc) {
  2624. SDE_ERROR("invalid drm encoder\n");
  2625. return;
  2626. }
  2627. sde_enc = to_sde_encoder_virt(drm_enc);
  2628. disp_info = &sde_enc->disp_info;
  2629. *qsync_fps = disp_info->qsync_min_fps;
  2630. }
  2631. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2632. {
  2633. struct sde_encoder_virt *sde_enc;
  2634. if (!drm_enc) {
  2635. SDE_ERROR("invalid drm encoder\n");
  2636. return -EINVAL;
  2637. }
  2638. sde_enc = to_sde_encoder_virt(drm_enc);
  2639. sde_encoder_resource_control(&sde_enc->base,
  2640. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2641. return 0;
  2642. }
  2643. /**
  2644. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2645. * drm_enc: Pointer to drm encoder structure
  2646. * phys: Pointer to physical encoder structure
  2647. * extra_flush: Additional bit mask to include in flush trigger
  2648. */
  2649. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2650. struct sde_encoder_phys *phys,
  2651. struct sde_ctl_flush_cfg *extra_flush)
  2652. {
  2653. struct sde_hw_ctl *ctl;
  2654. unsigned long lock_flags;
  2655. struct sde_encoder_virt *sde_enc;
  2656. int pend_ret_fence_cnt;
  2657. struct sde_connector *c_conn;
  2658. if (!drm_enc || !phys) {
  2659. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2660. !drm_enc, !phys);
  2661. return;
  2662. }
  2663. sde_enc = to_sde_encoder_virt(drm_enc);
  2664. c_conn = to_sde_connector(phys->connector);
  2665. if (!phys->hw_pp) {
  2666. SDE_ERROR("invalid pingpong hw\n");
  2667. return;
  2668. }
  2669. ctl = phys->hw_ctl;
  2670. if (!ctl || !phys->ops.trigger_flush) {
  2671. SDE_ERROR("missing ctl/trigger cb\n");
  2672. return;
  2673. }
  2674. if (phys->split_role == ENC_ROLE_SKIP) {
  2675. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2676. "skip flush pp%d ctl%d\n",
  2677. phys->hw_pp->idx - PINGPONG_0,
  2678. ctl->idx - CTL_0);
  2679. return;
  2680. }
  2681. /* update pending counts and trigger kickoff ctl flush atomically */
  2682. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2683. if (phys->ops.is_master && phys->ops.is_master(phys))
  2684. atomic_inc(&phys->pending_retire_fence_cnt);
  2685. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2686. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2687. ctl->ops.update_bitmask) {
  2688. /* perform peripheral flush on every frame update for dp dsc */
  2689. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2690. phys->comp_ratio && c_conn->ops.update_pps) {
  2691. c_conn->ops.update_pps(phys->connector, NULL,
  2692. c_conn->display);
  2693. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2694. phys->hw_intf->idx, 1);
  2695. }
  2696. if (sde_enc->dynamic_hdr_updated)
  2697. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2698. phys->hw_intf->idx, 1);
  2699. }
  2700. if ((extra_flush && extra_flush->pending_flush_mask)
  2701. && ctl->ops.update_pending_flush)
  2702. ctl->ops.update_pending_flush(ctl, extra_flush);
  2703. phys->ops.trigger_flush(phys);
  2704. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2705. if (ctl->ops.get_pending_flush) {
  2706. struct sde_ctl_flush_cfg pending_flush = {0,};
  2707. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2708. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2709. ctl->idx - CTL_0,
  2710. pending_flush.pending_flush_mask,
  2711. pend_ret_fence_cnt);
  2712. } else {
  2713. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2714. ctl->idx - CTL_0,
  2715. pend_ret_fence_cnt);
  2716. }
  2717. }
  2718. /**
  2719. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2720. * phys: Pointer to physical encoder structure
  2721. */
  2722. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2723. {
  2724. struct sde_hw_ctl *ctl;
  2725. struct sde_encoder_virt *sde_enc;
  2726. if (!phys) {
  2727. SDE_ERROR("invalid argument(s)\n");
  2728. return;
  2729. }
  2730. if (!phys->hw_pp) {
  2731. SDE_ERROR("invalid pingpong hw\n");
  2732. return;
  2733. }
  2734. if (!phys->parent) {
  2735. SDE_ERROR("invalid parent\n");
  2736. return;
  2737. }
  2738. /* avoid ctrl start for encoder in clone mode */
  2739. if (phys->in_clone_mode)
  2740. return;
  2741. ctl = phys->hw_ctl;
  2742. sde_enc = to_sde_encoder_virt(phys->parent);
  2743. if (phys->split_role == ENC_ROLE_SKIP) {
  2744. SDE_DEBUG_ENC(sde_enc,
  2745. "skip start pp%d ctl%d\n",
  2746. phys->hw_pp->idx - PINGPONG_0,
  2747. ctl->idx - CTL_0);
  2748. return;
  2749. }
  2750. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2751. phys->ops.trigger_start(phys);
  2752. }
  2753. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2754. {
  2755. struct sde_hw_ctl *ctl;
  2756. if (!phys_enc) {
  2757. SDE_ERROR("invalid encoder\n");
  2758. return;
  2759. }
  2760. ctl = phys_enc->hw_ctl;
  2761. if (ctl && ctl->ops.trigger_flush)
  2762. ctl->ops.trigger_flush(ctl);
  2763. }
  2764. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2765. {
  2766. struct sde_hw_ctl *ctl;
  2767. if (!phys_enc) {
  2768. SDE_ERROR("invalid encoder\n");
  2769. return;
  2770. }
  2771. ctl = phys_enc->hw_ctl;
  2772. if (ctl && ctl->ops.trigger_start) {
  2773. ctl->ops.trigger_start(ctl);
  2774. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2775. }
  2776. }
  2777. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2778. {
  2779. struct sde_encoder_virt *sde_enc;
  2780. struct sde_connector *sde_con;
  2781. void *sde_con_disp;
  2782. struct sde_hw_ctl *ctl;
  2783. int rc;
  2784. if (!phys_enc) {
  2785. SDE_ERROR("invalid encoder\n");
  2786. return;
  2787. }
  2788. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2789. ctl = phys_enc->hw_ctl;
  2790. if (!ctl || !ctl->ops.reset)
  2791. return;
  2792. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2793. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2794. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2795. phys_enc->connector) {
  2796. sde_con = to_sde_connector(phys_enc->connector);
  2797. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2798. if (sde_con->ops.soft_reset) {
  2799. rc = sde_con->ops.soft_reset(sde_con_disp);
  2800. if (rc) {
  2801. SDE_ERROR_ENC(sde_enc,
  2802. "connector soft reset failure\n");
  2803. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2804. "panic");
  2805. }
  2806. }
  2807. }
  2808. phys_enc->enable_state = SDE_ENC_ENABLED;
  2809. }
  2810. /**
  2811. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2812. * Iterate through the physical encoders and perform consolidated flush
  2813. * and/or control start triggering as needed. This is done in the virtual
  2814. * encoder rather than the individual physical ones in order to handle
  2815. * use cases that require visibility into multiple physical encoders at
  2816. * a time.
  2817. * sde_enc: Pointer to virtual encoder structure
  2818. */
  2819. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2820. {
  2821. struct sde_hw_ctl *ctl;
  2822. uint32_t i;
  2823. struct sde_ctl_flush_cfg pending_flush = {0,};
  2824. u32 pending_kickoff_cnt;
  2825. struct msm_drm_private *priv = NULL;
  2826. struct sde_kms *sde_kms = NULL;
  2827. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2828. bool is_regdma_blocking = false, is_vid_mode = false;
  2829. if (!sde_enc) {
  2830. SDE_ERROR("invalid encoder\n");
  2831. return;
  2832. }
  2833. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2834. is_vid_mode = true;
  2835. is_regdma_blocking = (is_vid_mode ||
  2836. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2837. /* don't perform flush/start operations for slave encoders */
  2838. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2839. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2840. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2841. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2842. continue;
  2843. ctl = phys->hw_ctl;
  2844. if (!ctl)
  2845. continue;
  2846. if (phys->connector)
  2847. topology = sde_connector_get_topology_name(
  2848. phys->connector);
  2849. if (!phys->ops.needs_single_flush ||
  2850. !phys->ops.needs_single_flush(phys)) {
  2851. if (ctl->ops.reg_dma_flush)
  2852. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2853. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2854. } else if (ctl->ops.get_pending_flush) {
  2855. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2856. }
  2857. }
  2858. /* for split flush, combine pending flush masks and send to master */
  2859. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2860. ctl = sde_enc->cur_master->hw_ctl;
  2861. if (ctl->ops.reg_dma_flush)
  2862. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2863. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2864. &pending_flush);
  2865. }
  2866. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2867. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2868. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2869. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2870. continue;
  2871. if (!phys->ops.needs_single_flush ||
  2872. !phys->ops.needs_single_flush(phys)) {
  2873. pending_kickoff_cnt =
  2874. sde_encoder_phys_inc_pending(phys);
  2875. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2876. } else {
  2877. pending_kickoff_cnt =
  2878. sde_encoder_phys_inc_pending(phys);
  2879. SDE_EVT32(pending_kickoff_cnt,
  2880. pending_flush.pending_flush_mask,
  2881. SDE_EVTLOG_FUNC_CASE2);
  2882. }
  2883. }
  2884. if (sde_enc->misr_enable)
  2885. sde_encoder_misr_configure(&sde_enc->base, true,
  2886. sde_enc->misr_frame_count);
  2887. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2888. if (crtc_misr_info.misr_enable)
  2889. sde_crtc_misr_setup(sde_enc->crtc, true,
  2890. crtc_misr_info.misr_frame_count);
  2891. _sde_encoder_trigger_start(sde_enc->cur_master);
  2892. if (sde_enc->elevated_ahb_vote) {
  2893. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2894. priv = sde_enc->base.dev->dev_private;
  2895. if (sde_kms != NULL) {
  2896. sde_power_scale_reg_bus(&priv->phandle,
  2897. VOTE_INDEX_LOW,
  2898. false);
  2899. }
  2900. sde_enc->elevated_ahb_vote = false;
  2901. }
  2902. }
  2903. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2904. struct drm_encoder *drm_enc,
  2905. unsigned long *affected_displays,
  2906. int num_active_phys)
  2907. {
  2908. struct sde_encoder_virt *sde_enc;
  2909. struct sde_encoder_phys *master;
  2910. enum sde_rm_topology_name topology;
  2911. bool is_right_only;
  2912. if (!drm_enc || !affected_displays)
  2913. return;
  2914. sde_enc = to_sde_encoder_virt(drm_enc);
  2915. master = sde_enc->cur_master;
  2916. if (!master || !master->connector)
  2917. return;
  2918. topology = sde_connector_get_topology_name(master->connector);
  2919. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2920. return;
  2921. /*
  2922. * For pingpong split, the slave pingpong won't generate IRQs. For
  2923. * right-only updates, we can't swap pingpongs, or simply swap the
  2924. * master/slave assignment, we actually have to swap the interfaces
  2925. * so that the master physical encoder will use a pingpong/interface
  2926. * that generates irqs on which to wait.
  2927. */
  2928. is_right_only = !test_bit(0, affected_displays) &&
  2929. test_bit(1, affected_displays);
  2930. if (is_right_only && !sde_enc->intfs_swapped) {
  2931. /* right-only update swap interfaces */
  2932. swap(sde_enc->phys_encs[0]->intf_idx,
  2933. sde_enc->phys_encs[1]->intf_idx);
  2934. sde_enc->intfs_swapped = true;
  2935. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2936. /* left-only or full update, swap back */
  2937. swap(sde_enc->phys_encs[0]->intf_idx,
  2938. sde_enc->phys_encs[1]->intf_idx);
  2939. sde_enc->intfs_swapped = false;
  2940. }
  2941. SDE_DEBUG_ENC(sde_enc,
  2942. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2943. is_right_only, sde_enc->intfs_swapped,
  2944. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2945. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2946. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2947. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2948. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2949. *affected_displays);
  2950. /* ppsplit always uses master since ppslave invalid for irqs*/
  2951. if (num_active_phys == 1)
  2952. *affected_displays = BIT(0);
  2953. }
  2954. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2955. struct sde_encoder_kickoff_params *params)
  2956. {
  2957. struct sde_encoder_virt *sde_enc;
  2958. struct sde_encoder_phys *phys;
  2959. int i, num_active_phys;
  2960. bool master_assigned = false;
  2961. if (!drm_enc || !params)
  2962. return;
  2963. sde_enc = to_sde_encoder_virt(drm_enc);
  2964. if (sde_enc->num_phys_encs <= 1)
  2965. return;
  2966. /* count bits set */
  2967. num_active_phys = hweight_long(params->affected_displays);
  2968. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2969. params->affected_displays, num_active_phys);
  2970. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2971. num_active_phys);
  2972. /* for left/right only update, ppsplit master switches interface */
  2973. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2974. &params->affected_displays, num_active_phys);
  2975. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2976. enum sde_enc_split_role prv_role, new_role;
  2977. bool active = false;
  2978. phys = sde_enc->phys_encs[i];
  2979. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2980. continue;
  2981. active = test_bit(i, &params->affected_displays);
  2982. prv_role = phys->split_role;
  2983. if (active && num_active_phys == 1)
  2984. new_role = ENC_ROLE_SOLO;
  2985. else if (active && !master_assigned)
  2986. new_role = ENC_ROLE_MASTER;
  2987. else if (active)
  2988. new_role = ENC_ROLE_SLAVE;
  2989. else
  2990. new_role = ENC_ROLE_SKIP;
  2991. phys->ops.update_split_role(phys, new_role);
  2992. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2993. sde_enc->cur_master = phys;
  2994. master_assigned = true;
  2995. }
  2996. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2997. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2998. phys->split_role, active);
  2999. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3000. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3001. phys->split_role, active, num_active_phys);
  3002. }
  3003. }
  3004. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3005. {
  3006. struct sde_encoder_virt *sde_enc;
  3007. struct msm_display_info *disp_info;
  3008. if (!drm_enc) {
  3009. SDE_ERROR("invalid encoder\n");
  3010. return false;
  3011. }
  3012. sde_enc = to_sde_encoder_virt(drm_enc);
  3013. disp_info = &sde_enc->disp_info;
  3014. return (disp_info->curr_panel_mode == mode);
  3015. }
  3016. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3017. {
  3018. struct sde_encoder_virt *sde_enc;
  3019. struct sde_encoder_phys *phys;
  3020. unsigned int i;
  3021. struct sde_hw_ctl *ctl;
  3022. if (!drm_enc) {
  3023. SDE_ERROR("invalid encoder\n");
  3024. return;
  3025. }
  3026. sde_enc = to_sde_encoder_virt(drm_enc);
  3027. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3028. phys = sde_enc->phys_encs[i];
  3029. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3030. sde_encoder_check_curr_mode(drm_enc,
  3031. MSM_DISPLAY_CMD_MODE)) {
  3032. ctl = phys->hw_ctl;
  3033. if (ctl->ops.trigger_pending)
  3034. /* update only for command mode primary ctl */
  3035. ctl->ops.trigger_pending(ctl);
  3036. }
  3037. }
  3038. sde_enc->idle_pc_restore = false;
  3039. }
  3040. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3041. {
  3042. struct sde_encoder_virt *sde_enc = container_of(work,
  3043. struct sde_encoder_virt, esd_trigger_work);
  3044. if (!sde_enc) {
  3045. SDE_ERROR("invalid sde encoder\n");
  3046. return;
  3047. }
  3048. sde_encoder_resource_control(&sde_enc->base,
  3049. SDE_ENC_RC_EVENT_KICKOFF);
  3050. }
  3051. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3052. {
  3053. struct sde_encoder_virt *sde_enc = container_of(work,
  3054. struct sde_encoder_virt, input_event_work);
  3055. if (!sde_enc) {
  3056. SDE_ERROR("invalid sde encoder\n");
  3057. return;
  3058. }
  3059. sde_encoder_resource_control(&sde_enc->base,
  3060. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3061. }
  3062. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3063. {
  3064. static const uint64_t timeout_us = 50000;
  3065. static const uint64_t sleep_us = 20;
  3066. struct sde_encoder_virt *sde_enc;
  3067. ktime_t cur_ktime, exp_ktime;
  3068. uint32_t line_count, tmp, i;
  3069. if (!drm_enc) {
  3070. SDE_ERROR("invalid encoder\n");
  3071. return -EINVAL;
  3072. }
  3073. sde_enc = to_sde_encoder_virt(drm_enc);
  3074. if (!sde_enc->cur_master ||
  3075. !sde_enc->cur_master->ops.get_line_count) {
  3076. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3077. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3078. return -EINVAL;
  3079. }
  3080. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3081. line_count = sde_enc->cur_master->ops.get_line_count(
  3082. sde_enc->cur_master);
  3083. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3084. tmp = line_count;
  3085. line_count = sde_enc->cur_master->ops.get_line_count(
  3086. sde_enc->cur_master);
  3087. if (line_count < tmp) {
  3088. SDE_EVT32(DRMID(drm_enc), line_count);
  3089. return 0;
  3090. }
  3091. cur_ktime = ktime_get();
  3092. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3093. break;
  3094. usleep_range(sleep_us / 2, sleep_us);
  3095. }
  3096. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3097. return -ETIMEDOUT;
  3098. }
  3099. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3100. {
  3101. struct drm_encoder *drm_enc;
  3102. struct sde_rm_hw_iter rm_iter;
  3103. bool lm_valid = false;
  3104. bool intf_valid = false;
  3105. if (!phys_enc || !phys_enc->parent) {
  3106. SDE_ERROR("invalid encoder\n");
  3107. return -EINVAL;
  3108. }
  3109. drm_enc = phys_enc->parent;
  3110. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3111. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3112. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3113. phys_enc->has_intf_te)) {
  3114. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3115. SDE_HW_BLK_INTF);
  3116. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3117. struct sde_hw_intf *hw_intf =
  3118. (struct sde_hw_intf *)rm_iter.hw;
  3119. if (!hw_intf)
  3120. continue;
  3121. if (phys_enc->hw_ctl->ops.update_bitmask)
  3122. phys_enc->hw_ctl->ops.update_bitmask(
  3123. phys_enc->hw_ctl,
  3124. SDE_HW_FLUSH_INTF,
  3125. hw_intf->idx, 1);
  3126. intf_valid = true;
  3127. }
  3128. if (!intf_valid) {
  3129. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3130. "intf not found to flush\n");
  3131. return -EFAULT;
  3132. }
  3133. } else {
  3134. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3135. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3136. struct sde_hw_mixer *hw_lm =
  3137. (struct sde_hw_mixer *)rm_iter.hw;
  3138. if (!hw_lm)
  3139. continue;
  3140. /* update LM flush for HW without INTF TE */
  3141. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3142. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3143. phys_enc->hw_ctl,
  3144. hw_lm->idx, 1);
  3145. lm_valid = true;
  3146. }
  3147. if (!lm_valid) {
  3148. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3149. "lm not found to flush\n");
  3150. return -EFAULT;
  3151. }
  3152. }
  3153. return 0;
  3154. }
  3155. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3156. struct sde_encoder_virt *sde_enc)
  3157. {
  3158. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3159. struct sde_hw_mdp *mdptop = NULL;
  3160. sde_enc->dynamic_hdr_updated = false;
  3161. if (sde_enc->cur_master) {
  3162. mdptop = sde_enc->cur_master->hw_mdptop;
  3163. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3164. sde_enc->cur_master->connector);
  3165. }
  3166. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3167. return;
  3168. if (mdptop->ops.set_hdr_plus_metadata) {
  3169. sde_enc->dynamic_hdr_updated = true;
  3170. mdptop->ops.set_hdr_plus_metadata(
  3171. mdptop, dhdr_meta->dynamic_hdr_payload,
  3172. dhdr_meta->dynamic_hdr_payload_size,
  3173. sde_enc->cur_master->intf_idx == INTF_0 ?
  3174. 0 : 1);
  3175. }
  3176. }
  3177. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3178. {
  3179. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3180. struct sde_encoder_phys *phys;
  3181. int i;
  3182. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3183. phys = sde_enc->phys_encs[i];
  3184. if (phys && phys->ops.hw_reset)
  3185. phys->ops.hw_reset(phys);
  3186. }
  3187. }
  3188. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3189. struct sde_encoder_kickoff_params *params)
  3190. {
  3191. struct sde_encoder_virt *sde_enc;
  3192. struct sde_encoder_phys *phys;
  3193. struct sde_kms *sde_kms = NULL;
  3194. struct sde_crtc *sde_crtc;
  3195. bool needs_hw_reset = false, is_cmd_mode;
  3196. int i, rc, ret = 0;
  3197. struct msm_display_info *disp_info;
  3198. if (!drm_enc || !params || !drm_enc->dev ||
  3199. !drm_enc->dev->dev_private) {
  3200. SDE_ERROR("invalid args\n");
  3201. return -EINVAL;
  3202. }
  3203. sde_enc = to_sde_encoder_virt(drm_enc);
  3204. sde_kms = sde_encoder_get_kms(drm_enc);
  3205. if (!sde_kms)
  3206. return -EINVAL;
  3207. disp_info = &sde_enc->disp_info;
  3208. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3209. SDE_DEBUG_ENC(sde_enc, "\n");
  3210. SDE_EVT32(DRMID(drm_enc));
  3211. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3212. MSM_DISPLAY_CMD_MODE);
  3213. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3214. && is_cmd_mode)
  3215. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3216. sde_enc->cur_master->connector->state,
  3217. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3218. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3219. /* prepare for next kickoff, may include waiting on previous kickoff */
  3220. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3221. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3222. phys = sde_enc->phys_encs[i];
  3223. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3224. params->recovery_events_enabled =
  3225. sde_enc->recovery_events_enabled;
  3226. if (phys) {
  3227. if (phys->ops.prepare_for_kickoff) {
  3228. rc = phys->ops.prepare_for_kickoff(
  3229. phys, params);
  3230. if (rc)
  3231. ret = rc;
  3232. }
  3233. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3234. needs_hw_reset = true;
  3235. _sde_encoder_setup_dither(phys);
  3236. if (sde_enc->cur_master &&
  3237. sde_connector_is_qsync_updated(
  3238. sde_enc->cur_master->connector)) {
  3239. _helper_flush_qsync(phys);
  3240. }
  3241. }
  3242. }
  3243. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3244. if (rc) {
  3245. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3246. ret = rc;
  3247. goto end;
  3248. }
  3249. /* if any phys needs reset, reset all phys, in-order */
  3250. if (needs_hw_reset)
  3251. sde_encoder_needs_hw_reset(drm_enc);
  3252. _sde_encoder_update_master(drm_enc, params);
  3253. _sde_encoder_update_roi(drm_enc);
  3254. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3255. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3256. if (rc) {
  3257. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3258. sde_enc->cur_master->connector->base.id,
  3259. rc);
  3260. ret = rc;
  3261. }
  3262. }
  3263. if (sde_enc->cur_master &&
  3264. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3265. !sde_enc->cur_master->cont_splash_enabled)) {
  3266. rc = sde_encoder_dce_setup(sde_enc, params);
  3267. if (rc) {
  3268. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3269. ret = rc;
  3270. }
  3271. }
  3272. sde_encoder_dce_flush(sde_enc);
  3273. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3274. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3275. sde_enc->cur_master, sde_kms->qdss_enabled);
  3276. end:
  3277. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3278. return ret;
  3279. }
  3280. /**
  3281. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3282. * with the specified encoder, and unstage all pipes from it
  3283. * @encoder: encoder pointer
  3284. * Returns: 0 on success
  3285. */
  3286. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3287. {
  3288. struct sde_encoder_virt *sde_enc;
  3289. struct sde_encoder_phys *phys;
  3290. unsigned int i;
  3291. int rc = 0;
  3292. if (!drm_enc) {
  3293. SDE_ERROR("invalid encoder\n");
  3294. return -EINVAL;
  3295. }
  3296. sde_enc = to_sde_encoder_virt(drm_enc);
  3297. SDE_ATRACE_BEGIN("encoder_release_lm");
  3298. SDE_DEBUG_ENC(sde_enc, "\n");
  3299. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3300. phys = sde_enc->phys_encs[i];
  3301. if (!phys)
  3302. continue;
  3303. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3304. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3305. if (rc)
  3306. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3307. }
  3308. SDE_ATRACE_END("encoder_release_lm");
  3309. return rc;
  3310. }
  3311. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3312. {
  3313. struct sde_encoder_virt *sde_enc;
  3314. struct sde_encoder_phys *phys;
  3315. unsigned int i;
  3316. if (!drm_enc) {
  3317. SDE_ERROR("invalid encoder\n");
  3318. return;
  3319. }
  3320. SDE_ATRACE_BEGIN("encoder_kickoff");
  3321. sde_enc = to_sde_encoder_virt(drm_enc);
  3322. SDE_DEBUG_ENC(sde_enc, "\n");
  3323. /* create a 'no pipes' commit to release buffers on errors */
  3324. if (is_error)
  3325. _sde_encoder_reset_ctl_hw(drm_enc);
  3326. /* All phys encs are ready to go, trigger the kickoff */
  3327. _sde_encoder_kickoff_phys(sde_enc);
  3328. /* allow phys encs to handle any post-kickoff business */
  3329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3330. phys = sde_enc->phys_encs[i];
  3331. if (phys && phys->ops.handle_post_kickoff)
  3332. phys->ops.handle_post_kickoff(phys);
  3333. }
  3334. SDE_ATRACE_END("encoder_kickoff");
  3335. }
  3336. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3337. struct sde_hw_pp_vsync_info *info)
  3338. {
  3339. struct sde_encoder_virt *sde_enc;
  3340. struct sde_encoder_phys *phys;
  3341. int i, ret;
  3342. if (!drm_enc || !info)
  3343. return;
  3344. sde_enc = to_sde_encoder_virt(drm_enc);
  3345. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3346. phys = sde_enc->phys_encs[i];
  3347. if (phys && phys->hw_intf && phys->hw_pp
  3348. && phys->hw_intf->ops.get_vsync_info) {
  3349. ret = phys->hw_intf->ops.get_vsync_info(
  3350. phys->hw_intf, &info[i]);
  3351. if (!ret) {
  3352. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3353. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3354. }
  3355. }
  3356. }
  3357. }
  3358. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3359. struct drm_framebuffer *fb)
  3360. {
  3361. struct drm_encoder *drm_enc;
  3362. struct sde_hw_mixer_cfg mixer;
  3363. struct sde_rm_hw_iter lm_iter;
  3364. bool lm_valid = false;
  3365. if (!phys_enc || !phys_enc->parent) {
  3366. SDE_ERROR("invalid encoder\n");
  3367. return -EINVAL;
  3368. }
  3369. drm_enc = phys_enc->parent;
  3370. memset(&mixer, 0, sizeof(mixer));
  3371. /* reset associated CTL/LMs */
  3372. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3373. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3374. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3375. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3376. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3377. if (!hw_lm)
  3378. continue;
  3379. /* need to flush LM to remove it */
  3380. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3381. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3382. phys_enc->hw_ctl,
  3383. hw_lm->idx, 1);
  3384. if (fb) {
  3385. /* assume a single LM if targeting a frame buffer */
  3386. if (lm_valid)
  3387. continue;
  3388. mixer.out_height = fb->height;
  3389. mixer.out_width = fb->width;
  3390. if (hw_lm->ops.setup_mixer_out)
  3391. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3392. }
  3393. lm_valid = true;
  3394. /* only enable border color on LM */
  3395. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3396. phys_enc->hw_ctl->ops.setup_blendstage(
  3397. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3398. }
  3399. if (!lm_valid) {
  3400. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3401. return -EFAULT;
  3402. }
  3403. return 0;
  3404. }
  3405. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3406. {
  3407. struct sde_encoder_virt *sde_enc;
  3408. struct sde_encoder_phys *phys;
  3409. int i, rc = 0, ret = 0;
  3410. struct sde_hw_ctl *ctl;
  3411. if (!drm_enc) {
  3412. SDE_ERROR("invalid encoder\n");
  3413. return -EINVAL;
  3414. }
  3415. sde_enc = to_sde_encoder_virt(drm_enc);
  3416. /* update the qsync parameters for the current frame */
  3417. if (sde_enc->cur_master)
  3418. sde_connector_set_qsync_params(
  3419. sde_enc->cur_master->connector);
  3420. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3421. phys = sde_enc->phys_encs[i];
  3422. if (phys && phys->ops.prepare_commit)
  3423. phys->ops.prepare_commit(phys);
  3424. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3425. ret = -ETIMEDOUT;
  3426. if (phys && phys->hw_ctl) {
  3427. ctl = phys->hw_ctl;
  3428. /*
  3429. * avoid clearing the pending flush during the first
  3430. * frame update after idle power collpase as the
  3431. * restore path would have updated the pending flush
  3432. */
  3433. if (!sde_enc->idle_pc_restore &&
  3434. ctl->ops.clear_pending_flush)
  3435. ctl->ops.clear_pending_flush(ctl);
  3436. }
  3437. }
  3438. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3439. rc = sde_connector_prepare_commit(
  3440. sde_enc->cur_master->connector);
  3441. if (rc)
  3442. SDE_ERROR_ENC(sde_enc,
  3443. "prepare commit failed conn %d rc %d\n",
  3444. sde_enc->cur_master->connector->base.id,
  3445. rc);
  3446. }
  3447. return ret;
  3448. }
  3449. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3450. bool enable, u32 frame_count)
  3451. {
  3452. if (!phys_enc)
  3453. return;
  3454. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3455. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3456. enable, frame_count);
  3457. }
  3458. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3459. bool nonblock, u32 *misr_value)
  3460. {
  3461. if (!phys_enc)
  3462. return -EINVAL;
  3463. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3464. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3465. nonblock, misr_value) : -ENOTSUPP;
  3466. }
  3467. #ifdef CONFIG_DEBUG_FS
  3468. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3469. {
  3470. struct sde_encoder_virt *sde_enc;
  3471. int i;
  3472. if (!s || !s->private)
  3473. return -EINVAL;
  3474. sde_enc = s->private;
  3475. mutex_lock(&sde_enc->enc_lock);
  3476. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3477. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3478. if (!phys)
  3479. continue;
  3480. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3481. phys->intf_idx - INTF_0,
  3482. atomic_read(&phys->vsync_cnt),
  3483. atomic_read(&phys->underrun_cnt));
  3484. switch (phys->intf_mode) {
  3485. case INTF_MODE_VIDEO:
  3486. seq_puts(s, "mode: video\n");
  3487. break;
  3488. case INTF_MODE_CMD:
  3489. seq_puts(s, "mode: command\n");
  3490. break;
  3491. case INTF_MODE_WB_BLOCK:
  3492. seq_puts(s, "mode: wb block\n");
  3493. break;
  3494. case INTF_MODE_WB_LINE:
  3495. seq_puts(s, "mode: wb line\n");
  3496. break;
  3497. default:
  3498. seq_puts(s, "mode: ???\n");
  3499. break;
  3500. }
  3501. }
  3502. mutex_unlock(&sde_enc->enc_lock);
  3503. return 0;
  3504. }
  3505. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3506. struct file *file)
  3507. {
  3508. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3509. }
  3510. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3511. const char __user *user_buf, size_t count, loff_t *ppos)
  3512. {
  3513. struct sde_encoder_virt *sde_enc;
  3514. int rc;
  3515. char buf[MISR_BUFF_SIZE + 1];
  3516. size_t buff_copy;
  3517. u32 frame_count, enable;
  3518. struct sde_kms *sde_kms = NULL;
  3519. struct drm_encoder *drm_enc;
  3520. if (!file || !file->private_data)
  3521. return -EINVAL;
  3522. sde_enc = file->private_data;
  3523. if (!sde_enc)
  3524. return -EINVAL;
  3525. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3526. if (!sde_kms)
  3527. return -EINVAL;
  3528. drm_enc = &sde_enc->base;
  3529. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3530. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3531. return -ENOTSUPP;
  3532. }
  3533. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3534. if (copy_from_user(buf, user_buf, buff_copy))
  3535. return -EINVAL;
  3536. buf[buff_copy] = 0; /* end of string */
  3537. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3538. return -EINVAL;
  3539. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3540. if (rc < 0)
  3541. return rc;
  3542. sde_enc->misr_enable = enable;
  3543. sde_enc->misr_frame_count = frame_count;
  3544. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3545. pm_runtime_put_sync(drm_enc->dev->dev);
  3546. return count;
  3547. }
  3548. static ssize_t _sde_encoder_misr_read(struct file *file,
  3549. char __user *user_buff, size_t count, loff_t *ppos)
  3550. {
  3551. struct sde_encoder_virt *sde_enc;
  3552. struct sde_kms *sde_kms = NULL;
  3553. struct drm_encoder *drm_enc;
  3554. int i = 0, len = 0;
  3555. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3556. int rc;
  3557. if (*ppos)
  3558. return 0;
  3559. if (!file || !file->private_data)
  3560. return -EINVAL;
  3561. sde_enc = file->private_data;
  3562. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3563. if (!sde_kms)
  3564. return -EINVAL;
  3565. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3566. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3567. return -ENOTSUPP;
  3568. }
  3569. drm_enc = &sde_enc->base;
  3570. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3571. if (rc < 0)
  3572. return rc;
  3573. if (!sde_enc->misr_enable) {
  3574. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3575. "disabled\n");
  3576. goto buff_check;
  3577. }
  3578. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3579. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3580. u32 misr_value = 0;
  3581. if (!phys || !phys->ops.collect_misr) {
  3582. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3583. "invalid\n");
  3584. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3585. continue;
  3586. }
  3587. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3588. if (rc) {
  3589. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3590. "invalid\n");
  3591. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3592. rc);
  3593. continue;
  3594. } else {
  3595. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3596. "Intf idx:%d\n",
  3597. phys->intf_idx - INTF_0);
  3598. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3599. "0x%x\n", misr_value);
  3600. }
  3601. }
  3602. buff_check:
  3603. if (count <= len) {
  3604. len = 0;
  3605. goto end;
  3606. }
  3607. if (copy_to_user(user_buff, buf, len)) {
  3608. len = -EFAULT;
  3609. goto end;
  3610. }
  3611. *ppos += len; /* increase offset */
  3612. end:
  3613. pm_runtime_put_sync(drm_enc->dev->dev);
  3614. return len;
  3615. }
  3616. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3617. {
  3618. struct sde_encoder_virt *sde_enc;
  3619. struct sde_kms *sde_kms;
  3620. int i;
  3621. static const struct file_operations debugfs_status_fops = {
  3622. .open = _sde_encoder_debugfs_status_open,
  3623. .read = seq_read,
  3624. .llseek = seq_lseek,
  3625. .release = single_release,
  3626. };
  3627. static const struct file_operations debugfs_misr_fops = {
  3628. .open = simple_open,
  3629. .read = _sde_encoder_misr_read,
  3630. .write = _sde_encoder_misr_setup,
  3631. };
  3632. char name[SDE_NAME_SIZE];
  3633. if (!drm_enc) {
  3634. SDE_ERROR("invalid encoder\n");
  3635. return -EINVAL;
  3636. }
  3637. sde_enc = to_sde_encoder_virt(drm_enc);
  3638. sde_kms = sde_encoder_get_kms(drm_enc);
  3639. if (!sde_kms) {
  3640. SDE_ERROR("invalid sde_kms\n");
  3641. return -EINVAL;
  3642. }
  3643. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3644. /* create overall sub-directory for the encoder */
  3645. sde_enc->debugfs_root = debugfs_create_dir(name,
  3646. drm_enc->dev->primary->debugfs_root);
  3647. if (!sde_enc->debugfs_root)
  3648. return -ENOMEM;
  3649. /* don't error check these */
  3650. debugfs_create_file("status", 0400,
  3651. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3652. debugfs_create_file("misr_data", 0600,
  3653. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3654. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3655. &sde_enc->idle_pc_enabled);
  3656. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3657. &sde_enc->frame_trigger_mode);
  3658. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3659. if (sde_enc->phys_encs[i] &&
  3660. sde_enc->phys_encs[i]->ops.late_register)
  3661. sde_enc->phys_encs[i]->ops.late_register(
  3662. sde_enc->phys_encs[i],
  3663. sde_enc->debugfs_root);
  3664. return 0;
  3665. }
  3666. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3667. {
  3668. struct sde_encoder_virt *sde_enc;
  3669. if (!drm_enc)
  3670. return;
  3671. sde_enc = to_sde_encoder_virt(drm_enc);
  3672. debugfs_remove_recursive(sde_enc->debugfs_root);
  3673. }
  3674. #else
  3675. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3676. {
  3677. return 0;
  3678. }
  3679. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3680. {
  3681. }
  3682. #endif
  3683. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3684. {
  3685. return _sde_encoder_init_debugfs(encoder);
  3686. }
  3687. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3688. {
  3689. _sde_encoder_destroy_debugfs(encoder);
  3690. }
  3691. static int sde_encoder_virt_add_phys_encs(
  3692. struct msm_display_info *disp_info,
  3693. struct sde_encoder_virt *sde_enc,
  3694. struct sde_enc_phys_init_params *params)
  3695. {
  3696. struct sde_encoder_phys *enc = NULL;
  3697. u32 display_caps = disp_info->capabilities;
  3698. SDE_DEBUG_ENC(sde_enc, "\n");
  3699. /*
  3700. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3701. * in this function, check up-front.
  3702. */
  3703. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3704. ARRAY_SIZE(sde_enc->phys_encs)) {
  3705. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3706. sde_enc->num_phys_encs);
  3707. return -EINVAL;
  3708. }
  3709. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3710. enc = sde_encoder_phys_vid_init(params);
  3711. if (IS_ERR_OR_NULL(enc)) {
  3712. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3713. PTR_ERR(enc));
  3714. return !enc ? -EINVAL : PTR_ERR(enc);
  3715. }
  3716. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3717. }
  3718. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3719. enc = sde_encoder_phys_cmd_init(params);
  3720. if (IS_ERR_OR_NULL(enc)) {
  3721. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3722. PTR_ERR(enc));
  3723. return !enc ? -EINVAL : PTR_ERR(enc);
  3724. }
  3725. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3726. }
  3727. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3728. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3729. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3730. else
  3731. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3732. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3733. ++sde_enc->num_phys_encs;
  3734. return 0;
  3735. }
  3736. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3737. struct sde_enc_phys_init_params *params)
  3738. {
  3739. struct sde_encoder_phys *enc = NULL;
  3740. if (!sde_enc) {
  3741. SDE_ERROR("invalid encoder\n");
  3742. return -EINVAL;
  3743. }
  3744. SDE_DEBUG_ENC(sde_enc, "\n");
  3745. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3746. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3747. sde_enc->num_phys_encs);
  3748. return -EINVAL;
  3749. }
  3750. enc = sde_encoder_phys_wb_init(params);
  3751. if (IS_ERR_OR_NULL(enc)) {
  3752. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3753. PTR_ERR(enc));
  3754. return !enc ? -EINVAL : PTR_ERR(enc);
  3755. }
  3756. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3757. ++sde_enc->num_phys_encs;
  3758. return 0;
  3759. }
  3760. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3761. struct sde_kms *sde_kms,
  3762. struct msm_display_info *disp_info,
  3763. int *drm_enc_mode)
  3764. {
  3765. int ret = 0;
  3766. int i = 0;
  3767. enum sde_intf_type intf_type;
  3768. struct sde_encoder_virt_ops parent_ops = {
  3769. sde_encoder_vblank_callback,
  3770. sde_encoder_underrun_callback,
  3771. sde_encoder_frame_done_callback,
  3772. sde_encoder_get_qsync_fps_callback,
  3773. };
  3774. struct sde_enc_phys_init_params phys_params;
  3775. if (!sde_enc || !sde_kms) {
  3776. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3777. !sde_enc, !sde_kms);
  3778. return -EINVAL;
  3779. }
  3780. memset(&phys_params, 0, sizeof(phys_params));
  3781. phys_params.sde_kms = sde_kms;
  3782. phys_params.parent = &sde_enc->base;
  3783. phys_params.parent_ops = parent_ops;
  3784. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3785. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3786. SDE_DEBUG("\n");
  3787. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3788. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3789. intf_type = INTF_DSI;
  3790. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3791. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3792. intf_type = INTF_HDMI;
  3793. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3794. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3795. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3796. else
  3797. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3798. intf_type = INTF_DP;
  3799. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3800. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3801. intf_type = INTF_WB;
  3802. } else {
  3803. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3804. return -EINVAL;
  3805. }
  3806. WARN_ON(disp_info->num_of_h_tiles < 1);
  3807. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3808. sde_enc->te_source = disp_info->te_source;
  3809. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3810. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3811. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3812. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3813. mutex_lock(&sde_enc->enc_lock);
  3814. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3815. /*
  3816. * Left-most tile is at index 0, content is controller id
  3817. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3818. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3819. */
  3820. u32 controller_id = disp_info->h_tile_instance[i];
  3821. if (disp_info->num_of_h_tiles > 1) {
  3822. if (i == 0)
  3823. phys_params.split_role = ENC_ROLE_MASTER;
  3824. else
  3825. phys_params.split_role = ENC_ROLE_SLAVE;
  3826. } else {
  3827. phys_params.split_role = ENC_ROLE_SOLO;
  3828. }
  3829. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3830. i, controller_id, phys_params.split_role);
  3831. if (sde_enc->ops.phys_init) {
  3832. struct sde_encoder_phys *enc;
  3833. enc = sde_enc->ops.phys_init(intf_type,
  3834. controller_id,
  3835. &phys_params);
  3836. if (enc) {
  3837. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3838. enc;
  3839. ++sde_enc->num_phys_encs;
  3840. } else
  3841. SDE_ERROR_ENC(sde_enc,
  3842. "failed to add phys encs\n");
  3843. continue;
  3844. }
  3845. if (intf_type == INTF_WB) {
  3846. phys_params.intf_idx = INTF_MAX;
  3847. phys_params.wb_idx = sde_encoder_get_wb(
  3848. sde_kms->catalog,
  3849. intf_type, controller_id);
  3850. if (phys_params.wb_idx == WB_MAX) {
  3851. SDE_ERROR_ENC(sde_enc,
  3852. "could not get wb: type %d, id %d\n",
  3853. intf_type, controller_id);
  3854. ret = -EINVAL;
  3855. }
  3856. } else {
  3857. phys_params.wb_idx = WB_MAX;
  3858. phys_params.intf_idx = sde_encoder_get_intf(
  3859. sde_kms->catalog, intf_type,
  3860. controller_id);
  3861. if (phys_params.intf_idx == INTF_MAX) {
  3862. SDE_ERROR_ENC(sde_enc,
  3863. "could not get wb: type %d, id %d\n",
  3864. intf_type, controller_id);
  3865. ret = -EINVAL;
  3866. }
  3867. }
  3868. if (!ret) {
  3869. if (intf_type == INTF_WB)
  3870. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3871. &phys_params);
  3872. else
  3873. ret = sde_encoder_virt_add_phys_encs(
  3874. disp_info,
  3875. sde_enc,
  3876. &phys_params);
  3877. if (ret)
  3878. SDE_ERROR_ENC(sde_enc,
  3879. "failed to add phys encs\n");
  3880. }
  3881. }
  3882. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3883. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3884. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3885. if (vid_phys) {
  3886. atomic_set(&vid_phys->vsync_cnt, 0);
  3887. atomic_set(&vid_phys->underrun_cnt, 0);
  3888. }
  3889. if (cmd_phys) {
  3890. atomic_set(&cmd_phys->vsync_cnt, 0);
  3891. atomic_set(&cmd_phys->underrun_cnt, 0);
  3892. }
  3893. }
  3894. mutex_unlock(&sde_enc->enc_lock);
  3895. return ret;
  3896. }
  3897. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3898. .mode_set = sde_encoder_virt_mode_set,
  3899. .disable = sde_encoder_virt_disable,
  3900. .enable = sde_encoder_virt_enable,
  3901. .atomic_check = sde_encoder_virt_atomic_check,
  3902. };
  3903. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3904. .destroy = sde_encoder_destroy,
  3905. .late_register = sde_encoder_late_register,
  3906. .early_unregister = sde_encoder_early_unregister,
  3907. };
  3908. struct drm_encoder *sde_encoder_init_with_ops(
  3909. struct drm_device *dev,
  3910. struct msm_display_info *disp_info,
  3911. const struct sde_encoder_ops *ops)
  3912. {
  3913. struct msm_drm_private *priv = dev->dev_private;
  3914. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3915. struct drm_encoder *drm_enc = NULL;
  3916. struct sde_encoder_virt *sde_enc = NULL;
  3917. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3918. char name[SDE_NAME_SIZE];
  3919. int ret = 0, i, intf_index = INTF_MAX;
  3920. struct sde_encoder_phys *phys = NULL;
  3921. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3922. if (!sde_enc) {
  3923. ret = -ENOMEM;
  3924. goto fail;
  3925. }
  3926. if (ops)
  3927. sde_enc->ops = *ops;
  3928. mutex_init(&sde_enc->enc_lock);
  3929. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3930. &drm_enc_mode);
  3931. if (ret)
  3932. goto fail;
  3933. sde_enc->cur_master = NULL;
  3934. spin_lock_init(&sde_enc->enc_spinlock);
  3935. mutex_init(&sde_enc->vblank_ctl_lock);
  3936. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3937. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3938. drm_enc = &sde_enc->base;
  3939. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3940. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3941. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3942. phys = sde_enc->phys_encs[i];
  3943. if (!phys)
  3944. continue;
  3945. if (phys->ops.is_master && phys->ops.is_master(phys))
  3946. intf_index = phys->intf_idx - INTF_0;
  3947. }
  3948. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  3949. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  3950. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  3951. SDE_RSC_PRIMARY_DISP_CLIENT :
  3952. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  3953. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  3954. SDE_DEBUG("sde rsc client create failed :%ld\n",
  3955. PTR_ERR(sde_enc->rsc_client));
  3956. sde_enc->rsc_client = NULL;
  3957. }
  3958. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  3959. ret = _sde_encoder_input_handler(sde_enc);
  3960. if (ret)
  3961. SDE_ERROR(
  3962. "input handler registration failed, rc = %d\n", ret);
  3963. }
  3964. mutex_init(&sde_enc->rc_lock);
  3965. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3966. sde_encoder_off_work);
  3967. sde_enc->vblank_enabled = false;
  3968. sde_enc->qdss_status = false;
  3969. kthread_init_work(&sde_enc->input_event_work,
  3970. sde_encoder_input_event_work_handler);
  3971. kthread_init_work(&sde_enc->esd_trigger_work,
  3972. sde_encoder_esd_trigger_work_handler);
  3973. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  3974. SDE_DEBUG_ENC(sde_enc, "created\n");
  3975. return drm_enc;
  3976. fail:
  3977. SDE_ERROR("failed to create encoder\n");
  3978. if (drm_enc)
  3979. sde_encoder_destroy(drm_enc);
  3980. return ERR_PTR(ret);
  3981. }
  3982. struct drm_encoder *sde_encoder_init(
  3983. struct drm_device *dev,
  3984. struct msm_display_info *disp_info)
  3985. {
  3986. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  3987. }
  3988. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  3989. enum msm_event_wait event)
  3990. {
  3991. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  3992. struct sde_encoder_virt *sde_enc = NULL;
  3993. int i, ret = 0;
  3994. char atrace_buf[32];
  3995. if (!drm_enc) {
  3996. SDE_ERROR("invalid encoder\n");
  3997. return -EINVAL;
  3998. }
  3999. sde_enc = to_sde_encoder_virt(drm_enc);
  4000. SDE_DEBUG_ENC(sde_enc, "\n");
  4001. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4002. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4003. switch (event) {
  4004. case MSM_ENC_COMMIT_DONE:
  4005. fn_wait = phys->ops.wait_for_commit_done;
  4006. break;
  4007. case MSM_ENC_TX_COMPLETE:
  4008. fn_wait = phys->ops.wait_for_tx_complete;
  4009. break;
  4010. case MSM_ENC_VBLANK:
  4011. fn_wait = phys->ops.wait_for_vblank;
  4012. break;
  4013. case MSM_ENC_ACTIVE_REGION:
  4014. fn_wait = phys->ops.wait_for_active;
  4015. break;
  4016. default:
  4017. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4018. event);
  4019. return -EINVAL;
  4020. }
  4021. if (phys && fn_wait) {
  4022. snprintf(atrace_buf, sizeof(atrace_buf),
  4023. "wait_completion_event_%d", event);
  4024. SDE_ATRACE_BEGIN(atrace_buf);
  4025. ret = fn_wait(phys);
  4026. SDE_ATRACE_END(atrace_buf);
  4027. if (ret)
  4028. return ret;
  4029. }
  4030. }
  4031. return ret;
  4032. }
  4033. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4034. u64 *l_bound, u64 *u_bound)
  4035. {
  4036. struct sde_encoder_virt *sde_enc;
  4037. u64 jitter_ns, frametime_ns;
  4038. struct msm_mode_info *info;
  4039. if (!drm_enc) {
  4040. SDE_ERROR("invalid encoder\n");
  4041. return;
  4042. }
  4043. sde_enc = to_sde_encoder_virt(drm_enc);
  4044. info = &sde_enc->mode_info;
  4045. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4046. jitter_ns = info->jitter_numer * frametime_ns;
  4047. do_div(jitter_ns, info->jitter_denom * 100);
  4048. *l_bound = frametime_ns - jitter_ns;
  4049. *u_bound = frametime_ns + jitter_ns;
  4050. }
  4051. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4052. {
  4053. struct sde_encoder_virt *sde_enc;
  4054. if (!drm_enc) {
  4055. SDE_ERROR("invalid encoder\n");
  4056. return 0;
  4057. }
  4058. sde_enc = to_sde_encoder_virt(drm_enc);
  4059. return sde_enc->mode_info.frame_rate;
  4060. }
  4061. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4062. {
  4063. struct sde_encoder_virt *sde_enc = NULL;
  4064. int i;
  4065. if (!encoder) {
  4066. SDE_ERROR("invalid encoder\n");
  4067. return INTF_MODE_NONE;
  4068. }
  4069. sde_enc = to_sde_encoder_virt(encoder);
  4070. if (sde_enc->cur_master)
  4071. return sde_enc->cur_master->intf_mode;
  4072. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4073. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4074. if (phys)
  4075. return phys->intf_mode;
  4076. }
  4077. return INTF_MODE_NONE;
  4078. }
  4079. static void _sde_encoder_cache_hw_res_cont_splash(
  4080. struct drm_encoder *encoder,
  4081. struct sde_kms *sde_kms)
  4082. {
  4083. int i, idx;
  4084. struct sde_encoder_virt *sde_enc;
  4085. struct sde_encoder_phys *phys_enc;
  4086. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4087. sde_enc = to_sde_encoder_virt(encoder);
  4088. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4089. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4090. sde_enc->hw_pp[i] = NULL;
  4091. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4092. break;
  4093. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4094. }
  4095. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4096. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4097. sde_enc->hw_dsc[i] = NULL;
  4098. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4099. break;
  4100. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4101. }
  4102. /*
  4103. * If we have multiple phys encoders with one controller, make
  4104. * sure to populate the controller pointer in both phys encoders.
  4105. */
  4106. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4107. phys_enc = sde_enc->phys_encs[idx];
  4108. phys_enc->hw_ctl = NULL;
  4109. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4110. SDE_HW_BLK_CTL);
  4111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4112. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4113. phys_enc->hw_ctl =
  4114. (struct sde_hw_ctl *) ctl_iter.hw;
  4115. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4116. phys_enc->intf_idx, phys_enc->hw_ctl);
  4117. }
  4118. }
  4119. }
  4120. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4123. phys->hw_intf = NULL;
  4124. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4125. break;
  4126. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4127. }
  4128. }
  4129. /**
  4130. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4131. * device bootup when cont_splash is enabled
  4132. * @drm_enc: Pointer to drm encoder structure
  4133. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4134. * @enable: boolean indicates enable or displae state of splash
  4135. * @Return: true if successful in updating the encoder structure
  4136. */
  4137. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4138. struct sde_splash_display *splash_display, bool enable)
  4139. {
  4140. struct sde_encoder_virt *sde_enc;
  4141. struct msm_drm_private *priv;
  4142. struct sde_kms *sde_kms;
  4143. struct drm_connector *conn = NULL;
  4144. struct sde_connector *sde_conn = NULL;
  4145. struct sde_connector_state *sde_conn_state = NULL;
  4146. struct drm_display_mode *drm_mode = NULL;
  4147. struct sde_encoder_phys *phys_enc;
  4148. int ret = 0, i;
  4149. if (!encoder) {
  4150. SDE_ERROR("invalid drm enc\n");
  4151. return -EINVAL;
  4152. }
  4153. sde_enc = to_sde_encoder_virt(encoder);
  4154. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4155. if (!sde_kms) {
  4156. SDE_ERROR("invalid sde_kms\n");
  4157. return -EINVAL;
  4158. }
  4159. priv = encoder->dev->dev_private;
  4160. if (!priv->num_connectors) {
  4161. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4162. return -EINVAL;
  4163. }
  4164. SDE_DEBUG_ENC(sde_enc,
  4165. "num of connectors: %d\n", priv->num_connectors);
  4166. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4167. if (!enable) {
  4168. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4169. phys_enc = sde_enc->phys_encs[i];
  4170. if (phys_enc)
  4171. phys_enc->cont_splash_enabled = false;
  4172. }
  4173. return ret;
  4174. }
  4175. if (!splash_display) {
  4176. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4177. return -EINVAL;
  4178. }
  4179. for (i = 0; i < priv->num_connectors; i++) {
  4180. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4181. priv->connectors[i]->base.id);
  4182. sde_conn = to_sde_connector(priv->connectors[i]);
  4183. if (!sde_conn->encoder) {
  4184. SDE_DEBUG_ENC(sde_enc,
  4185. "encoder not attached to connector\n");
  4186. continue;
  4187. }
  4188. if (sde_conn->encoder->base.id
  4189. == encoder->base.id) {
  4190. conn = (priv->connectors[i]);
  4191. break;
  4192. }
  4193. }
  4194. if (!conn || !conn->state) {
  4195. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4196. return -EINVAL;
  4197. }
  4198. sde_conn_state = to_sde_connector_state(conn->state);
  4199. if (!sde_conn->ops.get_mode_info) {
  4200. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4201. return -EINVAL;
  4202. }
  4203. ret = sde_connector_get_mode_info(&sde_conn->base,
  4204. &encoder->crtc->state->adjusted_mode,
  4205. &sde_conn_state->mode_info);
  4206. if (ret) {
  4207. SDE_ERROR_ENC(sde_enc,
  4208. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4209. return ret;
  4210. }
  4211. if (sde_conn->encoder) {
  4212. conn->state->best_encoder = sde_conn->encoder;
  4213. SDE_DEBUG_ENC(sde_enc,
  4214. "configured cstate->best_encoder to ID = %d\n",
  4215. conn->state->best_encoder->base.id);
  4216. } else {
  4217. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4218. conn->base.id);
  4219. }
  4220. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4221. conn->state, false);
  4222. if (ret) {
  4223. SDE_ERROR_ENC(sde_enc,
  4224. "failed to reserve hw resources, %d\n", ret);
  4225. return ret;
  4226. }
  4227. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4228. sde_connector_get_topology_name(conn));
  4229. drm_mode = &encoder->crtc->state->adjusted_mode;
  4230. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4231. drm_mode->hdisplay, drm_mode->vdisplay);
  4232. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4233. if (encoder->bridge) {
  4234. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4235. /*
  4236. * For cont-splash use case, we update the mode
  4237. * configurations manually. This will skip the
  4238. * usually mode set call when actual frame is
  4239. * pushed from framework. The bridge needs to
  4240. * be updated with the current drm mode by
  4241. * calling the bridge mode set ops.
  4242. */
  4243. if (encoder->bridge->funcs) {
  4244. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4245. encoder->bridge->funcs->mode_set(encoder->bridge,
  4246. drm_mode, drm_mode);
  4247. }
  4248. } else {
  4249. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4250. }
  4251. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4252. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4253. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4254. if (!phys) {
  4255. SDE_ERROR_ENC(sde_enc,
  4256. "phys encoders not initialized\n");
  4257. return -EINVAL;
  4258. }
  4259. /* update connector for master and slave phys encoders */
  4260. phys->connector = conn;
  4261. phys->cont_splash_enabled = true;
  4262. phys->hw_pp = sde_enc->hw_pp[i];
  4263. if (phys->ops.cont_splash_mode_set)
  4264. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4265. if (phys->ops.is_master && phys->ops.is_master(phys))
  4266. sde_enc->cur_master = phys;
  4267. }
  4268. return ret;
  4269. }
  4270. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4271. bool skip_pre_kickoff)
  4272. {
  4273. struct msm_drm_thread *event_thread = NULL;
  4274. struct msm_drm_private *priv = NULL;
  4275. struct sde_encoder_virt *sde_enc = NULL;
  4276. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4277. SDE_ERROR("invalid parameters\n");
  4278. return -EINVAL;
  4279. }
  4280. priv = enc->dev->dev_private;
  4281. sde_enc = to_sde_encoder_virt(enc);
  4282. if (!sde_enc->crtc || (sde_enc->crtc->index
  4283. >= ARRAY_SIZE(priv->event_thread))) {
  4284. SDE_DEBUG_ENC(sde_enc,
  4285. "invalid cached CRTC: %d or crtc index: %d\n",
  4286. sde_enc->crtc == NULL,
  4287. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4288. return -EINVAL;
  4289. }
  4290. SDE_EVT32_VERBOSE(DRMID(enc));
  4291. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4292. if (!skip_pre_kickoff) {
  4293. kthread_queue_work(&event_thread->worker,
  4294. &sde_enc->esd_trigger_work);
  4295. kthread_flush_work(&sde_enc->esd_trigger_work);
  4296. }
  4297. /*
  4298. * panel may stop generating te signal (vsync) during esd failure. rsc
  4299. * hardware may hang without vsync. Avoid rsc hang by generating the
  4300. * vsync from watchdog timer instead of panel.
  4301. */
  4302. sde_encoder_helper_switch_vsync(enc, true);
  4303. if (!skip_pre_kickoff)
  4304. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4305. return 0;
  4306. }
  4307. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4308. {
  4309. struct sde_encoder_virt *sde_enc;
  4310. if (!encoder) {
  4311. SDE_ERROR("invalid drm enc\n");
  4312. return false;
  4313. }
  4314. sde_enc = to_sde_encoder_virt(encoder);
  4315. return sde_enc->recovery_events_enabled;
  4316. }
  4317. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4318. bool enabled)
  4319. {
  4320. struct sde_encoder_virt *sde_enc;
  4321. if (!encoder) {
  4322. SDE_ERROR("invalid drm enc\n");
  4323. return;
  4324. }
  4325. sde_enc = to_sde_encoder_virt(encoder);
  4326. sde_enc->recovery_events_enabled = enabled;
  4327. }