wcd9378.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <soc/soundwire.h>
  15. #include <linux/regmap.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include <asoc/msm-cdc-supply.h>
  20. #include <bindings/audio-codec-port-types.h>
  21. #include <linux/qti-regmap-debugfs.h>
  22. #include "wcd9378-reg-masks.h"
  23. #include "wcd9378.h"
  24. #include "internal.h"
  25. #include "asoc/bolero-slave-internal.h"
  26. #define NUM_SWRS_DT_PARAMS 5
  27. #define WCD9378_MOBILE_MODE 0x01
  28. #define WCD9378_VERSION_1_0 1
  29. #define WCD9378_VERSION_ENTRY_SIZE 32
  30. #define SWR_BASECLK_19P2MHZ (0x01)
  31. #define SWR_BASECLK_24P576MHZ (0x03)
  32. #define SWR_BASECLK_22P5792MHZ (0x04)
  33. #define SWR_CLKSCALE_DIV2 (0x02)
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_NORMAL 0x03
  36. #define ADC_MODE_VAL_LP 0x05
  37. #define PWR_LEVEL_LOHIFI_VAL 0x00
  38. #define PWR_LEVEL_LP_VAL 0x01
  39. #define PWR_LEVEL_HIFI_VAL 0x02
  40. #define PWR_LEVEL_ULP_VAL 0x03
  41. #define WCD9378_MBQ_ENABLE_MASK 0x2000
  42. #define MICB_USAGE_VAL_DISABLE 0x00
  43. #define MICB_USAGE_VAL_PULL_DOWN 0x01
  44. #define MICB_USAGE_VAL_1P2V 0x02
  45. #define MICB_USAGE_VAL_1P8VORPULLUP 0x03
  46. #define MICB_USAGE_VAL_2P5V 0x04
  47. #define MICB_USAGE_VAL_2P75V 0x05
  48. #define MICB_USAGE_VAL_2P2V 0xF0
  49. #define MICB_USAGE_VAL_2P7V 0xF1
  50. #define MICB_USAGE_VAL_2P8V 0xF2
  51. #define MICB_USAGE_VAL_MICB1_TABLE_VAL 0xF3
  52. #define MICB_USAGE_VAL_MICB2_TABLE_VAL 0xF4
  53. #define MICB_USAGE_VAL_MICB3_TABLE_VAL 0xF5
  54. #define MICB_NUM_MAX 3
  55. #define NUM_ATTEMPTS 20
  56. #define WCD9378_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  57. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  58. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  59. SNDRV_PCM_RATE_384000)
  60. /* Fractional Rates */
  61. #define WCD9378_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  62. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  63. #define WCD9378_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  64. SNDRV_PCM_FMTBIT_S24_LE |\
  65. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  66. #define WCD9378_EAR_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  67. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  68. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  69. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  70. .tlv.p = (tlv_array), \
  71. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  72. .put = wcd9378_ear_pa_put_gain, \
  73. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  74. #define WCD9378_AUX_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  75. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  76. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  77. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  78. .tlv.p = (tlv_array), \
  79. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  80. .put = wcd9378_aux_pa_put_gain, \
  81. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  82. enum {
  83. CODEC_TX = 0,
  84. CODEC_RX,
  85. };
  86. enum {
  87. RX2_HP_MODE,
  88. RX2_NORMAL_MODE,
  89. };
  90. enum {
  91. CLASS_AB_EN = 0,
  92. TX1_FOR_JACK,
  93. TX2_AMIC4_EN,
  94. TX2_AMIC1_EN,
  95. TX1_AMIC3_EN,
  96. TX1_AMIC2_EN,
  97. TX0_AMIC2_EN,
  98. TX0_AMIC1_EN,
  99. RX2_EAR_EN,
  100. RX2_AUX_EN,
  101. RX1_AUX_EN,
  102. RX0_EAR_EN,
  103. RX0_RX1_HPH_EN,
  104. };
  105. enum {
  106. WCD_ADC1 = 0,
  107. WCD_ADC2,
  108. WCD_ADC3,
  109. WCD_ADC4,
  110. ALLOW_BUCK_DISABLE,
  111. HPH_COMP_DELAY,
  112. HPH_PA_DELAY,
  113. AMIC2_BCS_ENABLE,
  114. WCD_SUPPLIES_LPM_MODE,
  115. WCD_ADC1_MODE,
  116. WCD_ADC2_MODE,
  117. WCD_ADC3_MODE,
  118. WCD_ADC4_MODE,
  119. WCD_AUX_EN,
  120. WCD_EAR_EN,
  121. };
  122. enum {
  123. SYS_USAGE_0,
  124. SYS_USAGE_1,
  125. SYS_USAGE_2,
  126. SYS_USAGE_3,
  127. SYS_USAGE_4,
  128. SYS_USAGE_5,
  129. SYS_USAGE_6,
  130. SYS_USAGE_7,
  131. SYS_USAGE_8,
  132. SYS_USAGE_9,
  133. SYS_USAGE_10,
  134. SYS_USAGE_11,
  135. SYS_USAGE_12,
  136. SYS_USAGE_NUM,
  137. };
  138. enum {
  139. NO_MICB_USED,
  140. MICB1,
  141. MICB2,
  142. MICB3,
  143. MICB_NUM,
  144. };
  145. enum {
  146. ADC_MODE_INVALID = 0,
  147. ADC_MODE_HIFI,
  148. ADC_MODE_NORMAL,
  149. ADC_MODE_LP,
  150. };
  151. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(ear_pa_gain, 600, -1800);
  152. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(aux_pa_gain, 600, -600);
  153. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(analog_gain, 0, 3000);
  154. static int wcd9378_reset(struct device *dev);
  155. static int wcd9378_reset_low(struct device *dev);
  156. static int wcd9378_swr_slave_clk_set(struct device *dev, int bank, int path, bool enable);
  157. static void wcd9378_class_load(struct snd_soc_component *component);
  158. /* sys_usage:
  159. * rx0_rx1_hph_en,
  160. * rx0_ear_en, rx1_aux_en, rx2_aux_en, rx2_ear_en,
  161. * tx0_amic1_en, tx0_amic2_en, tx1_amic2_en, tx1_amic3_en,
  162. * tx2_amic1_en, tx2_amic4_en, tx1_for_jack, class_ab_en;
  163. */
  164. static const int sys_usage[SYS_USAGE_NUM] = {
  165. [SYS_USAGE_0] = 0x0c95, /*0b0 1100 1001 0101*/
  166. [SYS_USAGE_1] = 0x12a7, /*0b1 0010 1010 0111*/
  167. [SYS_USAGE_2] = 0x0c99, /*0b0 1100 1001 1001*/
  168. [SYS_USAGE_3] = 0x1aab, /*0b1 1010 1010 1011*/
  169. [SYS_USAGE_4] = 0x0894, /*0b0 1000 1001 0100*/
  170. [SYS_USAGE_5] = 0x11a6, /*0b1 0001 1010 0110*/
  171. [SYS_USAGE_6] = 0x0898, /*0b0 1000 1001 1000*/
  172. [SYS_USAGE_7] = 0x11ab, /*0b1 0001 1010 1011*/
  173. [SYS_USAGE_8] = 0x126a, /*0b1 0010 0110 1010*/
  174. [SYS_USAGE_9] = 0x116b, /*0b1 0001 0110 1011*/
  175. [SYS_USAGE_10] = 0x1ca7, /*0b1 1100 1010 0111*/
  176. [SYS_USAGE_11] = 0x1195, /*0b1 0001 1001 0101*/
  177. [SYS_USAGE_12] = 0x1296, /*0b1 0010 1001 0101*/
  178. };
  179. static const struct regmap_irq wcd9378_regmap_irqs[WCD9378_NUM_IRQS] = {
  180. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  181. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  182. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  183. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  184. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_SW_DET, 0, 0x10),
  185. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_OCP_INT, 0, 0x20),
  186. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_CNP_INT, 0, 0x40),
  187. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_OCP_INT, 0, 0x80),
  188. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_CNP_INT, 1, 0x01),
  189. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_CNP_INT, 1, 0x02),
  190. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_SCD_INT, 1, 0x04),
  191. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_CNP_INT, 1, 0x08),
  192. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_SCD_INT, 1, 0x10),
  193. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  194. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  195. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  196. REGMAP_IRQ_REG(WCD9378_IRQ_LDORT_SCD_INT, 2, 0x01),
  197. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  198. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  199. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  200. };
  201. static int wcd9378_handle_post_irq(void *data)
  202. {
  203. struct wcd9378_priv *wcd9378 = data;
  204. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  205. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, &sts1);
  206. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, &sts2);
  207. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, &sts3);
  208. wcd9378->tx_swr_dev->slave_irq_pending =
  209. ((sts1 || sts2 || !sts3) ? true : false);
  210. return IRQ_HANDLED;
  211. }
  212. static struct regmap_irq_chip wcd9378_regmap_irq_chip = {
  213. .name = "wcd9378",
  214. .irqs = wcd9378_regmap_irqs,
  215. .num_irqs = ARRAY_SIZE(wcd9378_regmap_irqs),
  216. .num_regs = 3,
  217. .status_base = SWRS_SCP_SDCA_INTSTAT_1,
  218. .unmask_base = SWRS_SCP_SDCA_INTMASK_1,
  219. .type_base = SWRS_SCP_SDCA_INTRTYPE_1,
  220. .ack_base = SWRS_SCP_SDCA_INTSTAT_1,
  221. .use_ack = 1,
  222. .runtime_pm = false,
  223. .handle_post_irq = wcd9378_handle_post_irq,
  224. .irq_drv_data = NULL,
  225. };
  226. static int wcd9378_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  227. {
  228. int ret = 0;
  229. int bank = 0;
  230. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  231. if (ret)
  232. return -EINVAL;
  233. return ((bank & 0x40) ? 1 : 0);
  234. }
  235. static int wcd9378_init_reg(struct snd_soc_component *component)
  236. {
  237. struct wcd9378_priv *wcd9378 =
  238. snd_soc_component_get_drvdata(component);
  239. u32 val = 0;
  240. val = snd_soc_component_read(component, WCD9378_EFUSE_REG_16);
  241. if (!val)
  242. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  243. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  244. 0x03);
  245. else
  246. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  247. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  248. 0x01);
  249. /*0.9 Volts*/
  250. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  251. WCD9378_SLEEP_CTL_BG_CTL_MASK, 0x0E);
  252. /*BG_EN ENABLE*/
  253. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  254. WCD9378_SLEEP_CTL_BG_EN_MASK, 0x80);
  255. usleep_range(1000, 1010);
  256. /*LDOL_BG_SEL SLEEP_BG*/
  257. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  258. WCD9378_SLEEP_CTL_LDOL_BG_SEL_MASK, 0x40);
  259. usleep_range(1000, 1010);
  260. /*Start up analog master bias. Sequence cannot change*/
  261. /*VBG_FINE_ADJ 0.005 Volts*/
  262. snd_soc_component_update_bits(component, WCD9378_BIAS_VBG_FINE_ADJ,
  263. WCD9378_BIAS_VBG_FINE_ADJ_VBG_FINE_ADJ_MASK, 0xB0);
  264. /*ANALOG_BIAS_EN ENABLE*/
  265. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  266. WCD9378_ANA_BIAS_ANALOG_BIAS_EN_MASK, 0x80);
  267. /*PRECHRG_EN ENABLE*/
  268. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  269. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x40);
  270. usleep_range(10000, 10010);
  271. /*PRECHRG_EN DISABLE*/
  272. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  273. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x00);
  274. /*End Analog Master Bias enable*/
  275. /*SEQ_BYPASS ENABLE*/
  276. snd_soc_component_update_bits(component, WCD9378_TX_COM_TXFE_DIV_CTL,
  277. WCD9378_TX_COM_TXFE_DIV_CTL_SEQ_BYPASS_MASK, 0x80);
  278. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  279. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL0,
  280. WCD9378_PDM_WD_CTL0_TIME_OUT_SEL_PCM_MASK, 0x10);
  281. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  282. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL1,
  283. WCD9378_PDM_WD_CTL1_TIME_OUT_SEL_PCM_MASK, 0x10);
  284. /*IBIAS_LDO_DRIVER 5e-06*/
  285. snd_soc_component_update_bits(component, WCD9378_MICB1_TEST_CTL_2,
  286. WCD9378_MICB1_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  287. /*IBIAS_LDO_DRIVER 5e-06*/
  288. snd_soc_component_update_bits(component, WCD9378_MICB3_TEST_CTL_2,
  289. WCD9378_MICB3_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  290. /*SHORT_PROT_EN ENABLE*/
  291. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  292. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x40);
  293. /*OCP FSM EN*/
  294. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  295. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  296. /*SCD OP EN*/
  297. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  298. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  299. /*HD2_RES_DIV_CTL_L 82.77*/
  300. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L,
  301. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L_HD2_RES_DIV_CTL_L_MASK, 0x04);
  302. /*HD2_RES_DIV_CTL_R 82.77*/
  303. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R,
  304. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R_HD2_RES_DIV_CTL_R_MASK, 0x04);
  305. /*OPAMP_CHOP_CLK_EN DISABLE*/
  306. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  307. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  308. /*RDAC_GAINCTL 0.55*/
  309. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL,
  310. WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL_RDAC_GAINCTL_MASK, 0x50);
  311. /*HPH_UP_T0: 0.002*/
  312. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T0,
  313. WCD9378_HPH_UP_T0_HPH_UP_T0_MASK, 0x05);
  314. /*HPH_UP_T9: 0.002*/
  315. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T9,
  316. WCD9378_HPH_UP_T9_HPH_UP_T9_MASK, 0x05);
  317. /*HPH_DN_T0: 0.007*/
  318. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T0,
  319. WCD9378_HPH_DN_T0_HPH_DN_T0_MASK, 0x06);
  320. /*SM0 MB SEL:MB1*/
  321. snd_soc_component_update_bits(component, WCD9378_SM0_MB_SEL,
  322. WCD9378_SM0_MB_SEL_SM0_MB_SEL_MASK, 0x01);
  323. /*SM1 MB SEL:MB2*/
  324. snd_soc_component_update_bits(component, WCD9378_SM1_MB_SEL,
  325. WCD9378_SM1_MB_SEL_SM1_MB_SEL_MASK, 0x02);
  326. /*SM2 MB SEL:MB3*/
  327. snd_soc_component_update_bits(component, WCD9378_SM2_MB_SEL,
  328. WCD9378_SM2_MB_SEL_SM2_MB_SEL_MASK, 0x03);
  329. /*INIT SYS_USAGE*/
  330. snd_soc_component_update_bits(component,
  331. WCD9378_SYS_USAGE_CTRL,
  332. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  333. 0);
  334. wcd9378->sys_usage = 0;
  335. wcd9378_class_load(component);
  336. return 0;
  337. }
  338. static int wcd9378_set_port_params(struct snd_soc_component *component,
  339. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  340. u8 *ch_mask, u32 *ch_rate,
  341. u8 *port_type, u8 path)
  342. {
  343. int i, j;
  344. u8 num_ports = 0;
  345. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  346. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  347. switch (path) {
  348. case CODEC_RX:
  349. map = &wcd9378->rx_port_mapping;
  350. num_ports = wcd9378->num_rx_ports;
  351. break;
  352. case CODEC_TX:
  353. map = &wcd9378->tx_port_mapping;
  354. num_ports = wcd9378->num_tx_ports;
  355. break;
  356. default:
  357. dev_err(component->dev, "%s Invalid path selected %u\n",
  358. __func__, path);
  359. return -EINVAL;
  360. }
  361. for (i = 0; i <= num_ports; i++) {
  362. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  363. if ((*map)[i][j].slave_port_type == slv_prt_type)
  364. goto found;
  365. }
  366. }
  367. found:
  368. if (i > num_ports || j == MAX_CH_PER_PORT) {
  369. dev_err(component->dev, "%s Failed to find slave port for type %u\n",
  370. __func__, slv_prt_type);
  371. return -EINVAL;
  372. }
  373. *port_id = i;
  374. *num_ch = (*map)[i][j].num_ch;
  375. *ch_mask = (*map)[i][j].ch_mask;
  376. *ch_rate = (*map)[i][j].ch_rate;
  377. *port_type = (*map)[i][j].master_port_type;
  378. return 0;
  379. }
  380. static int wcd9378_parse_port_params(struct device *dev,
  381. char *prop, u8 path)
  382. {
  383. u32 *dt_array, map_size, max_uc;
  384. int ret = 0;
  385. u32 cnt = 0;
  386. u32 i, j;
  387. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  388. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  389. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  390. switch (path) {
  391. case CODEC_TX:
  392. map = &wcd9378->tx_port_params;
  393. map_uc = &wcd9378->swr_tx_port_params;
  394. break;
  395. default:
  396. ret = -EINVAL;
  397. goto err_port_map;
  398. }
  399. if (!of_find_property(dev->of_node, prop,
  400. &map_size)) {
  401. dev_err(dev, "missing port mapping prop %s\n", prop);
  402. ret = -EINVAL;
  403. goto err_port_map;
  404. }
  405. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  406. if (max_uc != SWR_UC_MAX) {
  407. dev_err(dev, "%s: port params not provided for all usecases\n",
  408. __func__);
  409. ret = -EINVAL;
  410. goto err_port_map;
  411. }
  412. dt_array = kzalloc(map_size, GFP_KERNEL);
  413. if (!dt_array) {
  414. ret = -ENOMEM;
  415. goto err_alloc;
  416. }
  417. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  418. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  419. if (ret) {
  420. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  421. __func__, prop);
  422. goto err_pdata_fail;
  423. }
  424. for (i = 0; i < max_uc; i++) {
  425. for (j = 0; j < SWR_NUM_PORTS; j++) {
  426. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  427. (*map)[i][j].offset1 = dt_array[cnt];
  428. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  429. }
  430. (*map_uc)[i].pp = &(*map)[i][0];
  431. }
  432. kfree(dt_array);
  433. return 0;
  434. err_pdata_fail:
  435. kfree(dt_array);
  436. err_alloc:
  437. err_port_map:
  438. return ret;
  439. }
  440. static int wcd9378_parse_port_mapping(struct device *dev,
  441. char *prop, u8 path)
  442. {
  443. u32 *dt_array, map_size, map_length;
  444. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  445. u32 slave_port_type, master_port_type;
  446. u32 i, ch_iter = 0;
  447. int ret = 0;
  448. u8 *num_ports = NULL;
  449. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  450. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  451. switch (path) {
  452. case CODEC_RX:
  453. map = &wcd9378->rx_port_mapping;
  454. num_ports = &wcd9378->num_rx_ports;
  455. break;
  456. case CODEC_TX:
  457. map = &wcd9378->tx_port_mapping;
  458. num_ports = &wcd9378->num_tx_ports;
  459. break;
  460. default:
  461. dev_err(dev, "%s Invalid path selected %u\n",
  462. __func__, path);
  463. return -EINVAL;
  464. }
  465. if (!of_find_property(dev->of_node, prop,
  466. &map_size)) {
  467. dev_err(dev, "missing port mapping prop %s\n", prop);
  468. ret = -EINVAL;
  469. goto err_port_map;
  470. }
  471. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  472. dt_array = kzalloc(map_size, GFP_KERNEL);
  473. if (!dt_array) {
  474. ret = -ENOMEM;
  475. goto err_alloc;
  476. }
  477. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  478. NUM_SWRS_DT_PARAMS * map_length);
  479. if (ret) {
  480. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  481. __func__, prop);
  482. goto err_pdata_fail;
  483. }
  484. for (i = 0; i < map_length; i++) {
  485. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  486. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  487. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  488. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  489. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  490. if (port_num != old_port_num)
  491. ch_iter = 0;
  492. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  493. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  494. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  495. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  496. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  497. old_port_num = port_num;
  498. }
  499. *num_ports = port_num;
  500. kfree(dt_array);
  501. return 0;
  502. err_pdata_fail:
  503. kfree(dt_array);
  504. err_alloc:
  505. err_port_map:
  506. return ret;
  507. }
  508. static int wcd9378_tx_connect_port(struct snd_soc_component *component,
  509. u8 slv_port_type, int clk_rate,
  510. u8 enable)
  511. {
  512. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  513. u8 port_id, num_ch, ch_mask;
  514. u8 ch_type = 0;
  515. u32 ch_rate;
  516. int slave_ch_idx;
  517. u8 num_port = 1;
  518. int ret = 0;
  519. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  520. &num_ch, &ch_mask, &ch_rate,
  521. &ch_type, CODEC_TX);
  522. if (ret)
  523. return ret;
  524. if (clk_rate)
  525. ch_rate = clk_rate;
  526. slave_ch_idx = wcd9378_slave_get_slave_ch_val(slv_port_type);
  527. if (slave_ch_idx != -EINVAL)
  528. ch_type = wcd9378->tx_master_ch_map[slave_ch_idx];
  529. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  530. __func__, slave_ch_idx, ch_type);
  531. if (enable)
  532. ret = swr_connect_port(wcd9378->tx_swr_dev, &port_id,
  533. num_port, &ch_mask, &ch_rate,
  534. &num_ch, &ch_type);
  535. else
  536. ret = swr_disconnect_port(wcd9378->tx_swr_dev, &port_id,
  537. num_port, &ch_mask, &ch_type);
  538. return ret;
  539. }
  540. static int wcd9378_rx_connect_port(struct snd_soc_component *component,
  541. u8 slv_port_type, u8 enable)
  542. {
  543. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  544. u8 port_id, num_ch, ch_mask, port_type;
  545. u32 ch_rate;
  546. u8 num_port = 1;
  547. int ret = 0;
  548. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  549. &num_ch, &ch_mask, &ch_rate,
  550. &port_type, CODEC_RX);
  551. if (ret)
  552. return ret;
  553. if (enable)
  554. ret = swr_connect_port(wcd9378->rx_swr_dev, &port_id,
  555. num_port, &ch_mask, &ch_rate,
  556. &num_ch, &port_type);
  557. else
  558. ret = swr_disconnect_port(wcd9378->rx_swr_dev, &port_id,
  559. num_port, &ch_mask, &port_type);
  560. return ret;
  561. }
  562. static int wcd9378_enable_clsh(struct snd_soc_dapm_widget *w,
  563. struct snd_kcontrol *kcontrol,
  564. int event)
  565. {
  566. struct snd_soc_component *component =
  567. snd_soc_dapm_to_component(w->dapm);
  568. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  569. int mode = wcd9378->hph_mode;
  570. int ret = 0;
  571. int bank = 0;
  572. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  573. w->name, event);
  574. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  575. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  576. wcd9378_rx_connect_port(component, CLSH,
  577. SND_SOC_DAPM_EVENT_ON(event));
  578. }
  579. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  580. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  581. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  582. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, false);
  583. ret = swr_slvdev_datapath_control(
  584. wcd9378->rx_swr_dev,
  585. wcd9378->rx_swr_dev->dev_num,
  586. false);
  587. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, false);
  588. }
  589. return ret;
  590. }
  591. static int wcd9378_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  592. struct snd_kcontrol *kcontrol,
  593. int event)
  594. {
  595. struct snd_soc_component *component =
  596. snd_soc_dapm_to_component(w->dapm);
  597. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  598. u32 dmic_clk_reg, dmic_clk_en_reg;
  599. s32 *dmic_clk_cnt;
  600. u8 dmic_ctl_shift = 0;
  601. u8 dmic_clk_shift = 0;
  602. u8 dmic_clk_mask = 0;
  603. u32 dmic2_left_en = 0;
  604. int ret = 0;
  605. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  606. w->name, event);
  607. switch (w->shift) {
  608. case 0:
  609. case 1:
  610. dmic_clk_cnt = &(wcd9378->dmic_0_1_clk_cnt);
  611. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  612. dmic_clk_en_reg = WCD9378_CDC_DMIC1_CTL;
  613. dmic_clk_mask = 0x0F;
  614. dmic_clk_shift = 0x00;
  615. dmic_ctl_shift = 0x00;
  616. break;
  617. case 2:
  618. dmic2_left_en = WCD9378_CDC_DMIC2_CTL;
  619. fallthrough;
  620. case 3:
  621. dmic_clk_cnt = &(wcd9378->dmic_2_3_clk_cnt);
  622. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  623. dmic_clk_en_reg = WCD9378_CDC_DMIC2_CTL;
  624. dmic_clk_mask = 0xF0;
  625. dmic_clk_shift = 0x04;
  626. dmic_ctl_shift = 0x01;
  627. break;
  628. case 4:
  629. case 5:
  630. dmic_clk_cnt = &(wcd9378->dmic_4_5_clk_cnt);
  631. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_3_4;
  632. dmic_clk_en_reg = WCD9378_CDC_DMIC3_CTL;
  633. dmic_clk_mask = 0x0F;
  634. dmic_clk_shift = 0x00;
  635. dmic_ctl_shift = 0x02;
  636. break;
  637. default:
  638. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  639. __func__);
  640. return -EINVAL;
  641. };
  642. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  643. __func__, event, (w->shift + 1), *dmic_clk_cnt);
  644. switch (event) {
  645. case SND_SOC_DAPM_PRE_PMU:
  646. snd_soc_component_update_bits(component,
  647. WCD9378_CDC_AMIC_CTL,
  648. (0x01 << dmic_ctl_shift), 0x00);
  649. /* 250us sleep as per HW requirement */
  650. usleep_range(250, 260);
  651. if (dmic2_left_en)
  652. snd_soc_component_update_bits(component,
  653. dmic2_left_en, 0x80, 0x80);
  654. /* Setting DMIC clock rate to 2.4MHz */
  655. snd_soc_component_update_bits(component,
  656. dmic_clk_reg, dmic_clk_mask,
  657. (0x03 << dmic_clk_shift));
  658. snd_soc_component_update_bits(component,
  659. dmic_clk_en_reg, 0x08, 0x08);
  660. /* enable clock scaling */
  661. snd_soc_component_update_bits(component,
  662. WCD9378_CDC_DMIC_CTL, 0x06, 0x06);
  663. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  664. wcd9378->tx_swr_dev->dev_num,
  665. true);
  666. break;
  667. case SND_SOC_DAPM_POST_PMD:
  668. wcd9378_tx_connect_port(component, DMIC0 + (w->shift), 0,
  669. false);
  670. snd_soc_component_update_bits(component,
  671. WCD9378_CDC_AMIC_CTL,
  672. (0x01 << dmic_ctl_shift),
  673. (0x01 << dmic_ctl_shift));
  674. if (dmic2_left_en)
  675. snd_soc_component_update_bits(component,
  676. dmic2_left_en, 0x80, 0x00);
  677. snd_soc_component_update_bits(component,
  678. dmic_clk_en_reg, 0x08, 0x00);
  679. break;
  680. };
  681. return ret;
  682. }
  683. /*
  684. * wcd9378_get_micb_vout_ctl_val: converts micbias from volts to register value
  685. * @micb_mv: micbias in mv
  686. *
  687. * return register value converted
  688. */
  689. int wcd9378_get_micb_vout_ctl_val(u32 micb_mv)
  690. {
  691. /* min micbias voltage is 1V and maximum is 2.85V */
  692. if (micb_mv < 1000 || micb_mv > 2850) {
  693. pr_err("%s: unsupported micbias voltage\n", __func__);
  694. return -EINVAL;
  695. }
  696. return (micb_mv - 1000) / 50;
  697. }
  698. EXPORT_SYMBOL_GPL(wcd9378_get_micb_vout_ctl_val);
  699. /*
  700. * wcd9378_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  701. * @component: handle to snd_soc_component *
  702. * @req_volt: micbias voltage to be set
  703. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  704. *
  705. * return 0 if adjustment is success or error code in case of failure
  706. */
  707. static int wcd9378_micb_table_value_set(struct snd_soc_component *component,
  708. u32 micb_mv, int micb_num)
  709. {
  710. int vcout_ctl;
  711. switch (micb_mv) {
  712. case 2200:
  713. return MICB_USAGE_VAL_2P2V;
  714. case 2700:
  715. return MICB_USAGE_VAL_2P7V;
  716. case 2800:
  717. return MICB_USAGE_VAL_2P8V;
  718. default:
  719. vcout_ctl = wcd9378_get_micb_vout_ctl_val(micb_mv);
  720. if (micb_num == MIC_BIAS_1) {
  721. snd_soc_component_update_bits(component,
  722. WCD9378_MICB_REMAP_TABLE_VAL_3,
  723. WCD9378_MICB_REMAP_TABLE_VAL_3_MICB_REMAP_TABLE_VAL_3_MASK,
  724. vcout_ctl);
  725. return MICB_USAGE_VAL_MICB1_TABLE_VAL;
  726. } else if (micb_num == MIC_BIAS_2) {
  727. snd_soc_component_update_bits(component,
  728. WCD9378_MICB_REMAP_TABLE_VAL_4,
  729. WCD9378_MICB_REMAP_TABLE_VAL_4_MICB_REMAP_TABLE_VAL_4_MASK,
  730. vcout_ctl);
  731. return MICB_USAGE_VAL_MICB2_TABLE_VAL;
  732. } else if (micb_num == MIC_BIAS_3) {
  733. snd_soc_component_update_bits(component,
  734. WCD9378_MICB_REMAP_TABLE_VAL_5,
  735. WCD9378_MICB_REMAP_TABLE_VAL_5_MICB_REMAP_TABLE_VAL_5_MASK,
  736. vcout_ctl);
  737. return MICB_USAGE_VAL_MICB3_TABLE_VAL;
  738. }
  739. }
  740. return 0;
  741. }
  742. static int wcd9378_micb_usage_value_convert(struct snd_soc_component *component,
  743. u32 micb_mv, int micb_num)
  744. {
  745. switch (micb_mv) {
  746. case 0:
  747. return MICB_USAGE_VAL_PULL_DOWN;
  748. case 1200:
  749. return MICB_USAGE_VAL_1P2V;
  750. case 1800:
  751. return MICB_USAGE_VAL_1P8VORPULLUP;
  752. case 2500:
  753. return MICB_USAGE_VAL_2P5V;
  754. case 2750:
  755. return MICB_USAGE_VAL_2P75V;
  756. default:
  757. return wcd9378_micb_table_value_set(component, micb_mv, micb_num);
  758. }
  759. return MICB_USAGE_VAL_DISABLE;
  760. }
  761. int wcd9378_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  762. int req_volt, int micb_num)
  763. {
  764. struct wcd9378_priv *wcd9378 =
  765. snd_soc_component_get_drvdata(component);
  766. int micb_usage = 0, micb_mask = 0, req_vout_ctl = 0;
  767. if (wcd9378 == NULL) {
  768. dev_err(component->dev,
  769. "%s: wcd9378 private data is NULL\n", __func__);
  770. return -EINVAL;
  771. }
  772. switch (micb_num) {
  773. case MIC_BIAS_1:
  774. micb_usage = WCD9378_IT11_USAGE;
  775. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  776. break;
  777. case MIC_BIAS_2:
  778. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  779. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  780. break;
  781. case MIC_BIAS_3:
  782. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  783. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  784. break;
  785. default:
  786. dev_err(component->dev,
  787. "%s: wcd9378 private data is NULL\n", __func__);
  788. break;
  789. }
  790. mutex_lock(&wcd9378->micb_lock);
  791. req_vout_ctl =
  792. wcd9378_micb_usage_value_convert(component, req_volt, micb_num);
  793. snd_soc_component_update_bits(component,
  794. micb_usage, micb_mask, req_vout_ctl);
  795. if (micb_num == MIC_BIAS_2) {
  796. dev_err(component->dev,
  797. "%s: sj micbias set\n", __func__);
  798. snd_soc_component_update_bits(component,
  799. WCD9378_IT31_MICB,
  800. WCD9378_IT31_MICB_IT31_MICB_MASK,
  801. req_vout_ctl);
  802. wcd9378->curr_micbias2 = req_volt;
  803. }
  804. mutex_unlock(&wcd9378->micb_lock);
  805. return 0;
  806. }
  807. EXPORT_SYMBOL_GPL(wcd9378_mbhc_micb_adjust_voltage);
  808. void wcd9378_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  809. bool bcs_disable)
  810. {
  811. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  812. if (wcd9378->update_wcd_event) {
  813. if (bcs_disable)
  814. wcd9378->update_wcd_event(wcd9378->handle,
  815. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  816. else
  817. wcd9378->update_wcd_event(wcd9378->handle,
  818. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  819. }
  820. }
  821. static int wcd9378_get_clk_rate(int mode)
  822. {
  823. int rate;
  824. switch (mode) {
  825. case ADC_MODE_LP:
  826. rate = SWR_CLK_RATE_4P8MHZ;
  827. break;
  828. case ADC_MODE_INVALID:
  829. case ADC_MODE_NORMAL:
  830. case ADC_MODE_HIFI:
  831. default:
  832. rate = SWR_CLK_RATE_9P6MHZ;
  833. break;
  834. }
  835. pr_debug("%s: mode: %d, rate: %d\n", __func__, mode, rate);
  836. return rate;
  837. }
  838. static int wcd9378_get_adc_mode_val(int mode)
  839. {
  840. int ret = 0;
  841. switch (mode) {
  842. case ADC_MODE_INVALID:
  843. case ADC_MODE_NORMAL:
  844. ret = ADC_MODE_VAL_NORMAL;
  845. break;
  846. case ADC_MODE_HIFI:
  847. ret = ADC_MODE_VAL_HIFI;
  848. break;
  849. case ADC_MODE_LP:
  850. ret = ADC_MODE_VAL_LP;
  851. break;
  852. default:
  853. ret = -EINVAL;
  854. pr_err("%s: invalid ADC mode value %d\n", __func__, mode);
  855. break;
  856. }
  857. return ret;
  858. }
  859. static int wcd9378_sys_usage_auto_udpate(struct snd_soc_component *component,
  860. int sys_usage_bit, bool set_enable)
  861. {
  862. struct wcd9378_priv *wcd9378 =
  863. snd_soc_component_get_drvdata(component);
  864. int i = 0;
  865. dev_dbg(component->dev,
  866. "%s: enter, current sys_usage: %d, sys_usage_status: 0x%x, sys_usage_bit: %d, set_enable: %d\n",
  867. __func__, wcd9378->sys_usage,
  868. wcd9378->sys_usage_status,
  869. sys_usage_bit, set_enable);
  870. mutex_lock(&wcd9378->sys_usage_lock);
  871. if (set_enable) {
  872. set_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  873. if ((sys_usage[wcd9378->sys_usage] &
  874. wcd9378->sys_usage_status) == wcd9378->sys_usage_status)
  875. goto exit;
  876. for (i = 0; i < SYS_USAGE_NUM; i++) {
  877. if ((sys_usage[i] & wcd9378->sys_usage_status)
  878. == wcd9378->sys_usage_status) {
  879. snd_soc_component_update_bits(component,
  880. WCD9378_SYS_USAGE_CTRL,
  881. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  882. i);
  883. wcd9378->sys_usage = i;
  884. dev_dbg(component->dev, "%s: update sys_usage: %d\n",
  885. __func__, wcd9378->sys_usage);
  886. goto exit;
  887. }
  888. }
  889. dev_dbg(component->dev, "%s: cannot find sys_usage\n",
  890. __func__);
  891. } else {
  892. clear_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  893. }
  894. exit:
  895. mutex_unlock(&wcd9378->sys_usage_lock);
  896. return 0;
  897. }
  898. static int wcd9378_sys_usage_bit_get(
  899. struct snd_soc_component *component, u32 w_shift,
  900. int *sys_usage_bit, int event)
  901. {
  902. struct wcd9378_priv *wcd9378 =
  903. snd_soc_component_get_drvdata(component);
  904. dev_dbg(component->dev, "%s: wshift: %d event: %d\n", __func__,
  905. w_shift, event);
  906. switch (event) {
  907. case SND_SOC_DAPM_PRE_PMU:
  908. switch (w_shift) {
  909. case ADC1:
  910. if ((snd_soc_component_read(component,
  911. WCD9378_TX_NEW_TX_CH12_MUX) &
  912. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x01) {
  913. *sys_usage_bit = TX0_AMIC1_EN;
  914. } else if ((snd_soc_component_read(component,
  915. WCD9378_TX_NEW_TX_CH12_MUX) &
  916. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x02) {
  917. *sys_usage_bit = TX0_AMIC2_EN;
  918. } else {
  919. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  920. __func__);
  921. return -EINVAL;
  922. }
  923. break;
  924. case ADC2:
  925. if ((snd_soc_component_read(component,
  926. WCD9378_TX_NEW_TX_CH12_MUX) &
  927. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  928. *sys_usage_bit = TX1_AMIC2_EN;
  929. } else if ((snd_soc_component_read(component,
  930. WCD9378_TX_NEW_TX_CH12_MUX) &
  931. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x18) {
  932. *sys_usage_bit = TX1_AMIC3_EN;
  933. } else {
  934. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  935. __func__);
  936. return -EINVAL;
  937. }
  938. break;
  939. case ADC3:
  940. if ((snd_soc_component_read(component,
  941. WCD9378_TX_NEW_TX_CH34_MUX) &
  942. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT) == 0x01) {
  943. *sys_usage_bit = TX2_AMIC1_EN;
  944. } else if ((snd_soc_component_read(component,
  945. WCD9378_TX_NEW_TX_CH34_MUX) &
  946. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT) == 0x03) {
  947. *sys_usage_bit = TX2_AMIC4_EN;
  948. } else {
  949. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  950. __func__);
  951. return -EINVAL;
  952. }
  953. break;
  954. default:
  955. break;
  956. }
  957. break;
  958. case SND_SOC_DAPM_POST_PMD:
  959. switch (w_shift) {
  960. case ADC1:
  961. if (test_bit(TX0_AMIC1_EN, &wcd9378->sys_usage_status))
  962. *sys_usage_bit = TX0_AMIC1_EN;
  963. if (test_bit(TX0_AMIC2_EN, &wcd9378->sys_usage_status))
  964. *sys_usage_bit = TX0_AMIC2_EN;
  965. break;
  966. case ADC2:
  967. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  968. *sys_usage_bit = TX1_AMIC2_EN;
  969. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status))
  970. *sys_usage_bit = TX1_AMIC3_EN;
  971. break;
  972. case ADC3:
  973. if (test_bit(TX2_AMIC1_EN, &wcd9378->sys_usage_status))
  974. *sys_usage_bit = TX2_AMIC1_EN;
  975. if (test_bit(TX2_AMIC4_EN, &wcd9378->sys_usage_status))
  976. *sys_usage_bit = TX2_AMIC4_EN;
  977. break;
  978. default:
  979. break;
  980. }
  981. break;
  982. default:
  983. break;
  984. }
  985. dev_dbg(component->dev, "%s: done, event: %d, sys_usage_bit: %d\n",
  986. __func__, event, *sys_usage_bit);
  987. return 0;
  988. }
  989. static int wcd9378_tx_sequencer_enable(struct snd_soc_dapm_widget *w,
  990. struct snd_kcontrol *kcontrol, int event)
  991. {
  992. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  993. struct wcd9378_priv *wcd9378 =
  994. snd_soc_component_get_drvdata(component);
  995. int mode_val = 0, bank = 0, ret = 0, rate = 0;
  996. int act_ps = 0, sys_usage_bit = 0;
  997. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->tx_swr_dev,
  998. wcd9378->tx_swr_dev->dev_num) ? 0 : 1);
  999. dev_dbg(component->dev, "%s wname: %s wshift: %d event: %d\n", __func__,
  1000. w->name, w->shift, event);
  1001. ret = wcd9378_sys_usage_bit_get(component, w->shift, &sys_usage_bit, event);
  1002. if (ret < 0)
  1003. return ret;
  1004. switch (event) {
  1005. case SND_SOC_DAPM_PRE_PMU:
  1006. /*Update sys_usage*/
  1007. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, true);
  1008. mode_val = wcd9378_get_adc_mode_val(wcd9378->tx_mode[w->shift - ADC1]);
  1009. if (mode_val < 0) {
  1010. dev_dbg(component->dev,
  1011. "%s: invalid mode, setting to normal mode\n",
  1012. __func__);
  1013. mode_val = ADC_MODE_VAL_NORMAL;
  1014. }
  1015. rate = wcd9378_get_clk_rate(wcd9378->tx_mode[w->shift - ADC1]);
  1016. if (w->shift == ADC2 && !((snd_soc_component_read(component,
  1017. WCD9378_TX_NEW_TX_CH12_MUX) &
  1018. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10)) {
  1019. if (!wcd9378->bcs_dis) {
  1020. wcd9378_tx_connect_port(component, MBHC,
  1021. SWR_CLK_RATE_4P8MHZ, true);
  1022. set_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1023. }
  1024. }
  1025. set_bit(w->shift - ADC1, &wcd9378->status_mask);
  1026. wcd9378_tx_connect_port(component, w->shift, rate,
  1027. true);
  1028. switch (w->shift) {
  1029. case ADC1:
  1030. /*SMP MIC0 IT11 USAGE SET*/
  1031. snd_soc_component_update_bits(component, WCD9378_IT11_USAGE,
  1032. WCD9378_IT11_USAGE_IT11_USAGE_MASK, mode_val);
  1033. /*Hold TXFE in Initialization During Startup*/
  1034. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1035. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x40);
  1036. /*Power up TX0 sequencer*/
  1037. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1038. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1039. break;
  1040. case ADC2:
  1041. /*Check if amic2 is connected to ADC2 MUX*/
  1042. if ((snd_soc_component_read(component,
  1043. WCD9378_TX_NEW_TX_CH12_MUX) &
  1044. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  1045. /*SMP JACK IT31 USAGE SET*/
  1046. snd_soc_component_update_bits(component,
  1047. WCD9378_IT31_USAGE,
  1048. WCD9378_IT31_USAGE_IT31_USAGE_MASK, mode_val);
  1049. /*Power up TX1 sequencer*/
  1050. snd_soc_component_update_bits(component,
  1051. WCD9378_PDE34_REQ_PS,
  1052. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x00);
  1053. } else {
  1054. snd_soc_component_update_bits(component,
  1055. WCD9378_SMP_MIC_CTRL1_IT11_USAGE,
  1056. WCD9378_SMP_MIC_CTRL1_IT11_USAGE_IT11_USAGE_MASK,
  1057. mode_val);
  1058. /*Hold TXFE in Initialization During Startup*/
  1059. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1060. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x20);
  1061. /*Power up TX1 sequencer*/
  1062. snd_soc_component_update_bits(component,
  1063. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1064. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1065. 0x00);
  1066. }
  1067. break;
  1068. case ADC3:
  1069. /*SMP MIC2 IT11 USAGE SET*/
  1070. snd_soc_component_update_bits(component,
  1071. WCD9378_SMP_MIC_CTRL2_IT11_USAGE,
  1072. WCD9378_SMP_MIC_CTRL2_IT11_USAGE_IT11_USAGE_MASK,
  1073. mode_val);
  1074. /*Hold TXFE in Initialization During Startup*/
  1075. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1076. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x40);
  1077. /*Power up TX2 sequencer*/
  1078. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1079. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1080. break;
  1081. default:
  1082. break;
  1083. }
  1084. /*default delay 800us*/
  1085. usleep_range(800, 810);
  1086. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, TX_PATH, true);
  1087. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1088. wcd9378->tx_swr_dev->dev_num,
  1089. true);
  1090. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, TX_PATH, true);
  1091. switch (w->shift) {
  1092. case ADC1:
  1093. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1094. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1095. act_ps = snd_soc_component_read(component, WCD9378_PDE11_ACT_PS);
  1096. if (act_ps)
  1097. dev_dbg(component->dev, "%s: tx0 sequencer didnot power on, act_ps: 0x%0x\n",
  1098. __func__, act_ps);
  1099. else
  1100. dev_dbg(component->dev, "%s: tx0 sequencer power on successful, act_ps: 0x%0x\n",
  1101. __func__, act_ps);
  1102. break;
  1103. case ADC2:
  1104. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1105. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x00);
  1106. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1107. act_ps = snd_soc_component_read(component,
  1108. WCD9378_PDE34_ACT_PS);
  1109. else
  1110. act_ps = snd_soc_component_read(component,
  1111. WCD9378_SMP_MIC_CTRL1_PDE11_ACT_PS);
  1112. if (act_ps)
  1113. dev_dbg(component->dev, "%s: tx1 sequencer didnot power on, act_ps: 0x%0x\n",
  1114. __func__, act_ps);
  1115. else
  1116. dev_dbg(component->dev, "%s: tx1 sequencer power on successful, act_ps: 0x%0x\n",
  1117. __func__, act_ps);
  1118. break;
  1119. case ADC3:
  1120. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1121. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1122. act_ps = snd_soc_component_read(component,
  1123. WCD9378_SMP_MIC_CTRL2_PDE11_ACT_PS);
  1124. if (act_ps)
  1125. dev_dbg(component->dev, "%s: tx2 sequencer didnot power on, act_ps: 0x%0x\n",
  1126. __func__, act_ps);
  1127. else
  1128. dev_dbg(component->dev, "%s: tx2 sequencer power on successful, act_ps: 0x%0x\n",
  1129. __func__, act_ps);
  1130. break;
  1131. };
  1132. break;
  1133. case SND_SOC_DAPM_POST_PMD:
  1134. wcd9378_tx_connect_port(component, w->shift, 0, false);
  1135. if (w->shift == ADC2 &&
  1136. test_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask)) {
  1137. wcd9378_tx_connect_port(component, MBHC, 0,
  1138. false);
  1139. clear_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1140. }
  1141. switch (w->shift) {
  1142. case ADC1:
  1143. /*Normal TXFE Startup*/
  1144. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1145. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1146. /*tear down TX0 sequencer*/
  1147. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1148. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1149. break;
  1150. case ADC2:
  1151. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1152. /*tear down TX1 sequencer*/
  1153. snd_soc_component_update_bits(component, WCD9378_PDE34_REQ_PS,
  1154. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x03);
  1155. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status)) {
  1156. /*Normal TXFE Startup*/
  1157. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1158. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1159. /*tear down TX1 sequencer*/
  1160. snd_soc_component_update_bits(component,
  1161. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1162. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1163. 0x03);
  1164. }
  1165. break;
  1166. case ADC3:
  1167. /*Normal TXFE Startup*/
  1168. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1169. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1170. /*tear down TX2 sequencer*/
  1171. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1172. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1173. break;
  1174. default:
  1175. break;
  1176. }
  1177. /*default delay 800us*/
  1178. usleep_range(800, 810);
  1179. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, TX_PATH, false);
  1180. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1181. wcd9378->tx_swr_dev->dev_num,
  1182. false);
  1183. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, TX_PATH, false);
  1184. /*Disable sys_usage_status*/
  1185. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, false);
  1186. break;
  1187. default:
  1188. break;
  1189. }
  1190. return ret;
  1191. }
  1192. static int wcd9378_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1193. struct snd_kcontrol *kcontrol,
  1194. int event)
  1195. {
  1196. struct snd_soc_component *component =
  1197. snd_soc_dapm_to_component(w->dapm);
  1198. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1199. int ret = 0;
  1200. switch (event) {
  1201. case SND_SOC_DAPM_PRE_PMU:
  1202. wcd9378_tx_connect_port(component, w->shift,
  1203. SWR_CLK_RATE_2P4MHZ, true);
  1204. break;
  1205. case SND_SOC_DAPM_POST_PMD:
  1206. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1207. wcd9378->tx_swr_dev->dev_num,
  1208. false);
  1209. break;
  1210. };
  1211. return ret;
  1212. }
  1213. static int wcd9378_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1214. struct snd_kcontrol *kcontrol,
  1215. int event)
  1216. {
  1217. struct snd_soc_component *component =
  1218. snd_soc_dapm_to_component(w->dapm);
  1219. int micb_num = 0;
  1220. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1221. __func__, w->name, event);
  1222. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  1223. micb_num = MIC_BIAS_1;
  1224. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  1225. micb_num = MIC_BIAS_2;
  1226. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  1227. micb_num = MIC_BIAS_3;
  1228. else
  1229. return -EINVAL;
  1230. switch (event) {
  1231. case SND_SOC_DAPM_PRE_PMU:
  1232. wcd9378_micbias_control(component, micb_num,
  1233. MICB_ENABLE, true);
  1234. break;
  1235. case SND_SOC_DAPM_POST_PMU:
  1236. usleep_range(1000, 1100);
  1237. break;
  1238. case SND_SOC_DAPM_POST_PMD:
  1239. wcd9378_micbias_control(component, micb_num,
  1240. MICB_DISABLE, true);
  1241. break;
  1242. };
  1243. return 0;
  1244. }
  1245. static int wcd9378_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1246. struct snd_kcontrol *kcontrol,
  1247. int event)
  1248. {
  1249. struct snd_soc_component *component =
  1250. snd_soc_dapm_to_component(w->dapm);
  1251. int micb_num = 0;
  1252. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1253. __func__, w->name, event);
  1254. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  1255. micb_num = MIC_BIAS_1;
  1256. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  1257. micb_num = MIC_BIAS_2;
  1258. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  1259. micb_num = MIC_BIAS_3;
  1260. else
  1261. return -EINVAL;
  1262. switch (event) {
  1263. case SND_SOC_DAPM_PRE_PMU:
  1264. wcd9378_micbias_control(component, micb_num,
  1265. MICB_PULLUP_ENABLE, true);
  1266. break;
  1267. case SND_SOC_DAPM_POST_PMU:
  1268. usleep_range(1000, 1100);
  1269. break;
  1270. case SND_SOC_DAPM_POST_PMD:
  1271. wcd9378_micbias_control(component, micb_num,
  1272. MICB_PULLUP_DISABLE, true);
  1273. break;
  1274. };
  1275. return 0;
  1276. }
  1277. /*
  1278. * wcd9378_soc_get_mbhc: get wcd9378_mbhc handle of corresponding component
  1279. * @component: handle to snd_soc_component *
  1280. *
  1281. * return wcd9378_mbhc handle or error code in case of failure
  1282. */
  1283. struct wcd9378_mbhc *wcd9378_soc_get_mbhc(struct snd_soc_component *component)
  1284. {
  1285. struct wcd9378_priv *wcd9378;
  1286. if (!component) {
  1287. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  1288. return NULL;
  1289. }
  1290. wcd9378 = snd_soc_component_get_drvdata(component);
  1291. if (!wcd9378) {
  1292. pr_err_ratelimited("%s: wcd9378 is NULL\n", __func__);
  1293. return NULL;
  1294. }
  1295. return wcd9378->mbhc;
  1296. }
  1297. EXPORT_SYMBOL_GPL(wcd9378_soc_get_mbhc);
  1298. static int wcd9378_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  1299. struct snd_kcontrol *kcontrol,
  1300. int event)
  1301. {
  1302. struct snd_soc_component *component =
  1303. snd_soc_dapm_to_component(w->dapm);
  1304. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1305. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1306. w->name, event);
  1307. switch (event) {
  1308. case SND_SOC_DAPM_PRE_PMU:
  1309. /*HPHL ENABLE*/
  1310. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1311. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1312. wcd9378_rx_connect_port(component, HPH_L, true);
  1313. if (wcd9378->comp1_enable) {
  1314. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1315. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x02);
  1316. wcd9378_rx_connect_port(component, COMP_L, true);
  1317. }
  1318. break;
  1319. case SND_SOC_DAPM_POST_PMD:
  1320. /*HPHL DISABLE*/
  1321. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1322. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1323. wcd9378_rx_connect_port(component, HPH_L, false);
  1324. if (wcd9378->comp1_enable) {
  1325. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1326. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x00);
  1327. wcd9378_rx_connect_port(component, COMP_R, false);
  1328. }
  1329. break;
  1330. default:
  1331. break;
  1332. };
  1333. return 0;
  1334. }
  1335. static int wcd9378_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1336. struct snd_kcontrol *kcontrol,
  1337. int event)
  1338. {
  1339. struct snd_soc_component *component =
  1340. snd_soc_dapm_to_component(w->dapm);
  1341. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1342. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1343. w->name, event);
  1344. switch (event) {
  1345. case SND_SOC_DAPM_PRE_PMU:
  1346. /*HPHR ENABLE*/
  1347. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1348. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1349. wcd9378_rx_connect_port(component, HPH_R, true);
  1350. if (wcd9378->comp2_enable) {
  1351. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1352. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x01);
  1353. wcd9378_rx_connect_port(component, COMP_R, true);
  1354. }
  1355. break;
  1356. case SND_SOC_DAPM_POST_PMD:
  1357. /*HPHR DISABLE*/
  1358. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1359. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x00);
  1360. wcd9378_rx_connect_port(component, HPH_R, false);
  1361. if (wcd9378->comp2_enable) {
  1362. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1363. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x00);
  1364. wcd9378_rx_connect_port(component, COMP_R, false);
  1365. }
  1366. break;
  1367. default:
  1368. break;
  1369. };
  1370. return 0;
  1371. }
  1372. static int wcd9378_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1373. struct snd_kcontrol *kcontrol,
  1374. int event)
  1375. {
  1376. struct snd_soc_component *component =
  1377. snd_soc_dapm_to_component(w->dapm);
  1378. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1379. int bank = 0;
  1380. int act_ps = 0;
  1381. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1382. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1383. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1384. w->name, event);
  1385. switch (event) {
  1386. case SND_SOC_DAPM_PRE_PMU:
  1387. if (wcd9378->update_wcd_event)
  1388. wcd9378->update_wcd_event(wcd9378->handle,
  1389. SLV_BOLERO_EVT_RX_MUTE,
  1390. (WCD_RX1 << 0x10 | 0x01));
  1391. if (wcd9378->update_wcd_event)
  1392. wcd9378->update_wcd_event(wcd9378->handle,
  1393. SLV_BOLERO_EVT_RX_MUTE,
  1394. (WCD_RX1 << 0x10));
  1395. wcd_enable_irq(&wcd9378->irq_info,
  1396. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1397. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1398. if (act_ps)
  1399. dev_dbg(component->dev, "%s: hph sequencer didnot power on, act_ps: 0x%0x\n",
  1400. __func__, act_ps);
  1401. else
  1402. dev_dbg(component->dev, "%s: hph sequencer power on successful, act_ps: 0x%0x\n",
  1403. __func__, act_ps);
  1404. break;
  1405. case SND_SOC_DAPM_POST_PMD:
  1406. if (wcd9378->update_wcd_event)
  1407. wcd9378->update_wcd_event(wcd9378->handle,
  1408. SLV_BOLERO_EVT_RX_MUTE,
  1409. (WCD_RX1 << 0x10 | 0x1));
  1410. wcd_disable_irq(&wcd9378->irq_info,
  1411. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1412. if (wcd9378->update_wcd_event && wcd9378->comp1_enable)
  1413. wcd9378->update_wcd_event(wcd9378->handle,
  1414. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1415. (WCD_RX1 << 0x10));
  1416. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1417. WCD_EVENT_POST_HPHL_PA_OFF,
  1418. &wcd9378->mbhc->wcd_mbhc);
  1419. break;
  1420. default:
  1421. break;
  1422. };
  1423. return 0;
  1424. }
  1425. static int wcd9378_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1426. struct snd_kcontrol *kcontrol,
  1427. int event)
  1428. {
  1429. struct snd_soc_component *component =
  1430. snd_soc_dapm_to_component(w->dapm);
  1431. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1432. int act_ps = 0;
  1433. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1434. w->name, event);
  1435. switch (event) {
  1436. case SND_SOC_DAPM_PRE_PMU:
  1437. if (wcd9378->update_wcd_event)
  1438. wcd9378->update_wcd_event(wcd9378->handle,
  1439. SLV_BOLERO_EVT_RX_MUTE,
  1440. (WCD_RX2 << 0x10 | 0x1));
  1441. if (wcd9378->update_wcd_event)
  1442. wcd9378->update_wcd_event(wcd9378->handle,
  1443. SLV_BOLERO_EVT_RX_MUTE,
  1444. (WCD_RX2 << 0x10));
  1445. wcd_enable_irq(&wcd9378->irq_info,
  1446. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1447. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1448. if (act_ps)
  1449. dev_dbg(component->dev, "%s: hph sequencer didnot power on, act_ps: 0x%0x\n",
  1450. __func__, act_ps);
  1451. else
  1452. dev_dbg(component->dev, "%s: hph sequencer power on successful, act_ps: 0x%0x\n",
  1453. __func__, act_ps);
  1454. break;
  1455. case SND_SOC_DAPM_POST_PMD:
  1456. if (wcd9378->update_wcd_event)
  1457. wcd9378->update_wcd_event(wcd9378->handle,
  1458. SLV_BOLERO_EVT_RX_MUTE,
  1459. (WCD_RX2 << 0x10 | 0x1));
  1460. wcd_disable_irq(&wcd9378->irq_info,
  1461. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1462. if (wcd9378->update_wcd_event && wcd9378->comp2_enable)
  1463. wcd9378->update_wcd_event(wcd9378->handle,
  1464. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1465. (WCD_RX2 << 0x10));
  1466. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1467. WCD_EVENT_POST_HPHR_PA_OFF,
  1468. &wcd9378->mbhc->wcd_mbhc);
  1469. break;
  1470. default:
  1471. break;
  1472. };
  1473. return 0;
  1474. }
  1475. static int wcd9378_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  1476. struct snd_kcontrol *kcontrol,
  1477. int event)
  1478. {
  1479. struct snd_soc_component *component =
  1480. snd_soc_dapm_to_component(w->dapm);
  1481. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1482. int ret = 0;
  1483. int bank = 0;
  1484. int act_ps = 0;
  1485. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1486. w->name, event);
  1487. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1488. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1489. switch (event) {
  1490. case SND_SOC_DAPM_PRE_PMU:
  1491. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1492. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1493. wcd9378->rx_swr_dev->dev_num,
  1494. true);
  1495. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1496. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1497. if (wcd9378->update_wcd_event)
  1498. wcd9378->update_wcd_event(wcd9378->handle,
  1499. SLV_BOLERO_EVT_RX_MUTE,
  1500. (WCD_RX2 << 0x10));
  1501. wcd_enable_irq(&wcd9378->irq_info,
  1502. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1503. } else {
  1504. if (wcd9378->update_wcd_event)
  1505. wcd9378->update_wcd_event(wcd9378->handle,
  1506. SLV_BOLERO_EVT_RX_MUTE,
  1507. (WCD_RX3 << 0x10));
  1508. wcd_enable_irq(&wcd9378->irq_info,
  1509. WCD9378_IRQ_AUX_PDM_WD_INT);
  1510. }
  1511. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1512. if (act_ps)
  1513. dev_dbg(component->dev, "%s: sa sequencer didnot power on, act_ps: 0x%0x\n",
  1514. __func__, act_ps);
  1515. else
  1516. dev_dbg(component->dev, "%s: sa sequencer power on successful, act_ps: 0x%0x\n",
  1517. __func__, act_ps);
  1518. break;
  1519. case SND_SOC_DAPM_POST_PMD:
  1520. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1521. if (wcd9378->update_wcd_event)
  1522. wcd9378->update_wcd_event(wcd9378->handle,
  1523. SLV_BOLERO_EVT_RX_MUTE,
  1524. (WCD_RX2 << 0x10 | 0x1));
  1525. wcd_disable_irq(&wcd9378->irq_info,
  1526. WCD9378_IRQ_HPHR_PDM_WD_INT);
  1527. } else {
  1528. if (wcd9378->update_wcd_event)
  1529. wcd9378->update_wcd_event(wcd9378->handle,
  1530. SLV_BOLERO_EVT_RX_MUTE,
  1531. (WCD_RX3 << 0x10 | 0x1));
  1532. wcd_disable_irq(&wcd9378->irq_info,
  1533. WCD9378_IRQ_AUX_PDM_WD_INT);
  1534. }
  1535. break;
  1536. };
  1537. return ret;
  1538. }
  1539. static int wcd9378_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1540. struct snd_kcontrol *kcontrol,
  1541. int event)
  1542. {
  1543. struct snd_soc_component *component =
  1544. snd_soc_dapm_to_component(w->dapm);
  1545. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1546. int ret = 0, bank = 0;
  1547. int act_ps = 0;
  1548. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1549. w->name, event);
  1550. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1551. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1552. switch (event) {
  1553. case SND_SOC_DAPM_PRE_PMU:
  1554. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1555. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1556. wcd9378->rx_swr_dev->dev_num,
  1557. true);
  1558. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1559. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1560. if (wcd9378->update_wcd_event)
  1561. wcd9378->update_wcd_event(wcd9378->handle,
  1562. SLV_BOLERO_EVT_RX_MUTE,
  1563. (WCD_RX1 << 0x10));
  1564. wcd_enable_irq(&wcd9378->irq_info,
  1565. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1566. } else {
  1567. if (wcd9378->update_wcd_event)
  1568. wcd9378->update_wcd_event(wcd9378->handle,
  1569. SLV_BOLERO_EVT_RX_MUTE,
  1570. (WCD_RX3 << 0x10));
  1571. wcd_enable_irq(&wcd9378->irq_info,
  1572. WCD9378_IRQ_AUX_PDM_WD_INT);
  1573. }
  1574. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1575. if (act_ps)
  1576. dev_dbg(component->dev, "%s: sa sequencer didnot power on, act_ps: 0x%0x\n",
  1577. __func__, act_ps);
  1578. else
  1579. dev_dbg(component->dev, "%s: sa sequencer power on successful, act_ps: 0x%0x\n",
  1580. __func__, act_ps);
  1581. break;
  1582. case SND_SOC_DAPM_POST_PMD:
  1583. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1584. if (wcd9378->update_wcd_event)
  1585. wcd9378->update_wcd_event(wcd9378->handle,
  1586. SLV_BOLERO_EVT_RX_MUTE,
  1587. (WCD_RX1 << 0x10 | 0x1));
  1588. wcd_disable_irq(&wcd9378->irq_info,
  1589. WCD9378_IRQ_HPHL_PDM_WD_INT);
  1590. } else {
  1591. if (wcd9378->update_wcd_event)
  1592. wcd9378->update_wcd_event(wcd9378->handle,
  1593. SLV_BOLERO_EVT_RX_MUTE,
  1594. (WCD_RX3 << 0x10 | 0x1));
  1595. wcd_disable_irq(&wcd9378->irq_info,
  1596. WCD9378_IRQ_AUX_PDM_WD_INT);
  1597. }
  1598. break;
  1599. };
  1600. return ret;
  1601. }
  1602. static int wcd9378_get_hph_pwr_level(int hph_mode)
  1603. {
  1604. switch (hph_mode) {
  1605. case CLS_H_LOHIFI:
  1606. case CLS_AB_LOHIFI:
  1607. return PWR_LEVEL_LOHIFI_VAL;
  1608. case CLS_H_LP:
  1609. case CLS_AB_LP:
  1610. return PWR_LEVEL_LP_VAL;
  1611. case CLS_H_HIFI:
  1612. case CLS_AB_HIFI:
  1613. return PWR_LEVEL_HIFI_VAL;
  1614. case CLS_H_ULP:
  1615. case CLS_AB:
  1616. case CLS_H_NORMAL:
  1617. default:
  1618. return PWR_LEVEL_ULP_VAL;
  1619. }
  1620. return PWR_LEVEL_ULP_VAL;
  1621. }
  1622. static void wcd9378_hph_set_channel_volume(struct snd_soc_component *component)
  1623. {
  1624. struct wcd9378_priv *wcd9378 =
  1625. snd_soc_component_get_drvdata(component);
  1626. if ((!wcd9378->comp1_enable) &&
  1627. (!wcd9378->comp2_enable)) {
  1628. dev_err(component->dev, "%s hph gainis 0x%0xd\n", __func__, wcd9378->hph_gain);
  1629. snd_soc_component_update_bits(component,
  1630. (WCD9378_FU42_CH_VOL_CH1 | WCD9378_MBQ_ENABLE_MASK),
  1631. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1632. wcd9378->hph_gain >> 8);
  1633. snd_soc_component_update_bits(component,
  1634. WCD9378_FU42_CH_VOL_CH1,
  1635. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1636. wcd9378->hph_gain & 0x00ff);
  1637. snd_soc_component_update_bits(component,
  1638. (WCD9378_FU42_CH_VOL_CH2 | WCD9378_MBQ_ENABLE_MASK),
  1639. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1640. wcd9378->hph_gain >> 8);
  1641. snd_soc_component_update_bits(component,
  1642. WCD9378_FU42_CH_VOL_CH2,
  1643. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1644. wcd9378->hph_gain & 0x00ff);
  1645. }
  1646. }
  1647. static int wcd9378_swr_slave_clk_set(struct device *dev, int bank, int path, bool enable)
  1648. {
  1649. u16 clk_scale_reg = 0;
  1650. u8 clk_rst = 0x00, scale_rst = 0x00;
  1651. u8 swr_base_clk = 0, swr_clk_scale = 0;
  1652. struct wcd9378_priv *wcd9378 = NULL;
  1653. struct swr_device *swr_dev = NULL;
  1654. wcd9378 = dev_get_drvdata(dev);
  1655. if (!wcd9378)
  1656. return -EINVAL;
  1657. if (path == RX_PATH) {
  1658. swr_dev = wcd9378->rx_swr_dev;
  1659. swr_base_clk = wcd9378->swr_base_clk;
  1660. swr_clk_scale = wcd9378->swr_clk_scale;
  1661. } else {
  1662. swr_dev = wcd9378->tx_swr_dev;
  1663. swr_base_clk = SWR_BASECLK_19P2MHZ;
  1664. swr_clk_scale = SWR_CLKSCALE_DIV2;
  1665. }
  1666. clk_scale_reg = (bank ? SWRS_SCP_BUSCLOCK_SCALE_BANK1 :
  1667. SWRS_SCP_BUSCLOCK_SCALE_BANK0);
  1668. if (enable) {
  1669. swr_write(swr_dev, swr_dev->dev_num,
  1670. SWRS_SCP_BASE_CLK_BASE, &swr_base_clk);
  1671. swr_write(swr_dev, swr_dev->dev_num,
  1672. clk_scale_reg, &swr_clk_scale);
  1673. } else {
  1674. swr_write(swr_dev, swr_dev->dev_num,
  1675. SWRS_SCP_BASE_CLK_BASE, &clk_rst);
  1676. swr_write(swr_dev, swr_dev->dev_num,
  1677. clk_scale_reg, &scale_rst);
  1678. }
  1679. return 0;
  1680. }
  1681. static int wcd9378_hph_sequencer_enable(struct snd_soc_dapm_widget *w,
  1682. struct snd_kcontrol *kcontrol, int event)
  1683. {
  1684. struct snd_soc_component *component =
  1685. snd_soc_dapm_to_component(w->dapm);
  1686. struct wcd9378_priv *wcd9378 =
  1687. snd_soc_component_get_drvdata(component);
  1688. int power_level, bank = 0;
  1689. int ret = 0;
  1690. struct swr_device *swr_dev = wcd9378->tx_swr_dev;
  1691. u8 scp_commit_val = 0x2;
  1692. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1693. w->name, event);
  1694. switch (event) {
  1695. case SND_SOC_DAPM_PRE_PMU:
  1696. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, true);
  1697. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable)) {
  1698. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T7,
  1699. WCD9378_HPH_UP_T7_HPH_UP_T7_MASK, 0x07);
  1700. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T1,
  1701. WCD9378_HPH_DN_T1_HPH_DN_T1_MASK, 0x07);
  1702. }
  1703. if ((wcd9378->hph_mode == CLS_AB) ||
  1704. (wcd9378->hph_mode == CLS_AB_HIFI) ||
  1705. (wcd9378->hph_mode == CLS_AB_LP) ||
  1706. (wcd9378->hph_mode == CLS_AB_LOHIFI))
  1707. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1708. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1709. /*GET HPH_MODE*/
  1710. power_level = wcd9378_get_hph_pwr_level(wcd9378->hph_mode);
  1711. /*SET HPH_MODE*/
  1712. snd_soc_component_update_bits(component, WCD9378_IT41_USAGE,
  1713. WCD9378_IT41_USAGE_IT41_USAGE_MASK, power_level);
  1714. /*TURN ON HPH SEQUENCER*/
  1715. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1716. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x00);
  1717. /*TBD: SET SDCA GAIN, NEED CHECK THE LOGIC*/
  1718. wcd9378_hph_set_channel_volume(component);
  1719. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable))
  1720. /*PA delay is 22400us*/
  1721. usleep_range(22500, 22510);
  1722. else
  1723. /*COMP delay is 9400us*/
  1724. usleep_range(9500, 9510);
  1725. /*RX0 unmute*/
  1726. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1727. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x00);
  1728. /*RX1 unmute*/
  1729. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1730. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x00);
  1731. if (wcd9378->sys_usage == SYS_USAGE_10)
  1732. /*FU23 UNMUTE*/
  1733. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1734. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1735. swr_write(swr_dev, swr_dev->dev_num, 0x004c, &scp_commit_val);
  1736. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1737. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1738. wcd9378->rx_swr_dev->dev_num,
  1739. true);
  1740. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1741. break;
  1742. case SND_SOC_DAPM_POST_PMD:
  1743. /*RX0 mute*/
  1744. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1745. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x01);
  1746. /*RX1 mute*/
  1747. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1748. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x01);
  1749. /*TEAR DOWN HPH SEQUENCER*/
  1750. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1751. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x03);
  1752. if (!wcd9378->comp1_enable || !wcd9378->comp2_enable)
  1753. /*PA delay is 24250us*/
  1754. usleep_range(24300, 24310);
  1755. else
  1756. /*COMP delay is 11250us*/
  1757. usleep_range(11300, 11310);
  1758. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, false);
  1759. break;
  1760. default:
  1761. break;
  1762. };
  1763. return ret;
  1764. }
  1765. static int wcd9378_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1766. struct snd_kcontrol *kcontrol,
  1767. int event)
  1768. {
  1769. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1770. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1771. int ear_rx2 = 0;
  1772. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1773. w->name, event);
  1774. ear_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1775. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1776. switch (event) {
  1777. case SND_SOC_DAPM_PRE_PMU:
  1778. if (!ear_rx2) {
  1779. /*RX0 ENABLE*/
  1780. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1781. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1782. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, true);
  1783. if (wcd9378->comp1_enable) {
  1784. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1785. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x04);
  1786. wcd9378_rx_connect_port(component, COMP_L, true);
  1787. }
  1788. wcd9378_rx_connect_port(component, HPH_L, true);
  1789. } else {
  1790. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, true);
  1791. /*FORCE CLASS_AB EN*/
  1792. snd_soc_component_update_bits(component, WCD9378_SEQ_OVRRIDE_CTL0,
  1793. WCD9378_SEQ_OVRRIDE_CTL0_CLASSAB_EN_OVR_MASK, 0x20);
  1794. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1795. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1796. if (wcd9378->rx2_clk_mode)
  1797. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1798. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1799. wcd9378_rx_connect_port(component, LO, true);
  1800. }
  1801. break;
  1802. case SND_SOC_DAPM_POST_PMD:
  1803. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1804. /*RX0 DISABLE*/
  1805. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1806. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1807. wcd9378_rx_connect_port(component, HPH_L, false);
  1808. if (wcd9378->comp1_enable) {
  1809. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1810. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x00);
  1811. wcd9378_rx_connect_port(component, COMP_L, false);
  1812. }
  1813. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, false);
  1814. } else {
  1815. wcd9378_rx_connect_port(component, LO, false);
  1816. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, false);
  1817. }
  1818. break;
  1819. };
  1820. return 0;
  1821. }
  1822. static int wcd9378_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  1823. struct snd_kcontrol *kcontrol,
  1824. int event)
  1825. {
  1826. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1827. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1828. int aux_rx2 = 0;
  1829. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1830. w->name, event);
  1831. aux_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1832. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1833. switch (event) {
  1834. case SND_SOC_DAPM_PRE_PMU:
  1835. if (!aux_rx2) {
  1836. /*RX1 ENABLE*/
  1837. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1838. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1839. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, true);
  1840. wcd9378_rx_connect_port(component, HPH_R, true);
  1841. } else {
  1842. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, true);
  1843. if (wcd9378->rx2_clk_mode)
  1844. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1845. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1846. wcd9378_rx_connect_port(component, LO, true);
  1847. }
  1848. break;
  1849. case SND_SOC_DAPM_POST_PMD:
  1850. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1851. wcd9378_rx_connect_port(component, HPH_R, false);
  1852. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, false);
  1853. } else {
  1854. wcd9378_rx_connect_port(component, LO, true);
  1855. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, false);
  1856. }
  1857. break;
  1858. };
  1859. return 0;
  1860. }
  1861. static int wcd9378_sa_sequencer_enable(struct snd_soc_dapm_widget *w,
  1862. struct snd_kcontrol *kcontrol, int event)
  1863. {
  1864. struct snd_soc_component *component =
  1865. snd_soc_dapm_to_component(w->dapm);
  1866. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1867. w->name, event);
  1868. switch (event) {
  1869. case SND_SOC_DAPM_PRE_PMU:
  1870. /*TURN ON AMP SEQUENCER*/
  1871. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1872. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x00);
  1873. /*default delay 8550us*/
  1874. usleep_range(8600, 8610);
  1875. /*FU23 UNMUTE*/
  1876. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1877. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1878. break;
  1879. case SND_SOC_DAPM_POST_PMD:
  1880. /*FU23 MUTE*/
  1881. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1882. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x01);
  1883. /*TEAR DOWN AMP SEQUENCER*/
  1884. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1885. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x03);
  1886. /*default delay 1530us*/
  1887. usleep_range(15400, 15410);
  1888. break;
  1889. default:
  1890. break;
  1891. };
  1892. return 0;
  1893. }
  1894. int wcd9378_micbias_control(struct snd_soc_component *component,
  1895. int micb_num, int req, bool is_dapm)
  1896. {
  1897. struct wcd9378_priv *wcd9378 =
  1898. snd_soc_component_get_drvdata(component);
  1899. struct wcd9378_pdata *pdata =
  1900. dev_get_platdata(wcd9378->dev);
  1901. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  1902. int micb_usage = 0, micb_mask = 0, micb_usage_val = 0;
  1903. int pre_off_event = 0, post_off_event = 0;
  1904. int post_on_event = 0, post_dapm_off = 0;
  1905. int post_dapm_on = 0;
  1906. int pull_up_mask = 0, pull_up_en = 0;
  1907. int micb_index = 0, ret = 0;
  1908. switch (micb_num) {
  1909. case MIC_BIAS_1:
  1910. pull_up_mask = WCD9378_MB_PULLUP_EN_MB1_1P8V_OR_PULLUP_SEL_MASK;
  1911. pull_up_en = 0x01;
  1912. micb_usage = WCD9378_IT11_MICB;
  1913. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  1914. micb_usage_val = mb->micb1_usage_val;
  1915. break;
  1916. case MIC_BIAS_2:
  1917. pull_up_mask = WCD9378_MB_PULLUP_EN_MB2_1P8V_OR_PULLUP_SEL_MASK;
  1918. pull_up_en = 0x02;
  1919. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  1920. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  1921. micb_usage_val = mb->micb2_usage_val;
  1922. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1923. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1924. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1925. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1926. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1927. break;
  1928. case MIC_BIAS_3:
  1929. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  1930. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  1931. pull_up_mask = WCD9378_MB_PULLUP_EN_MB3_1P8V_OR_PULLUP_SEL_MASK;
  1932. pull_up_en = 0x04;
  1933. micb_usage_val = mb->micb3_usage_val;
  1934. break;
  1935. default:
  1936. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1937. __func__, micb_num);
  1938. return -EINVAL;
  1939. }
  1940. mutex_lock(&wcd9378->micb_lock);
  1941. micb_index = micb_num - 1;
  1942. switch (req) {
  1943. case MICB_PULLUP_ENABLE:
  1944. wcd9378->pullup_ref[micb_index]++;
  1945. if ((wcd9378->pullup_ref[micb_index] == 1) &&
  1946. (wcd9378->micb_ref[micb_index] == 0)) {
  1947. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  1948. pull_up_mask, pull_up_en);
  1949. snd_soc_component_update_bits(component,
  1950. micb_usage, micb_mask, 0x03);
  1951. if (micb_num == MIC_BIAS_2) {
  1952. dev_dbg(component->dev, "%s: pull up sj micbias\n",
  1953. __func__);
  1954. snd_soc_component_update_bits(component,
  1955. WCD9378_IT31_MICB,
  1956. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1957. 0x03);
  1958. wcd9378->curr_micbias2 = 1800;
  1959. }
  1960. }
  1961. break;
  1962. case MICB_PULLUP_DISABLE:
  1963. if (wcd9378->pullup_ref[micb_index] > 0)
  1964. wcd9378->pullup_ref[micb_index]--;
  1965. if ((wcd9378->pullup_ref[micb_index] == 0) &&
  1966. (wcd9378->micb_ref[micb_index] == 0)) {
  1967. snd_soc_component_update_bits(component, micb_usage, micb_mask, 0x01);
  1968. if (micb_num == MIC_BIAS_2) {
  1969. dev_dbg(component->dev, "%s: pull down sj micbias\n",
  1970. __func__);
  1971. snd_soc_component_update_bits(component,
  1972. WCD9378_IT31_MICB,
  1973. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1974. 0x01);
  1975. wcd9378->curr_micbias2 = 0;
  1976. }
  1977. }
  1978. break;
  1979. case MICB_ENABLE:
  1980. dev_dbg(component->dev, "%s: micbias enable enter\n",
  1981. __func__);
  1982. if (!wcd9378->dev_up) {
  1983. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1984. __func__, req);
  1985. ret = -ENODEV;
  1986. goto done;
  1987. }
  1988. wcd9378->micb_ref[micb_index]++;
  1989. if (wcd9378->micb_ref[micb_index] == 1) {
  1990. dev_dbg(component->dev, "%s: enable micbias, micb_usage:0x%0x, val:0x%0x\n",
  1991. __func__, micb_usage, micb_usage_val);
  1992. snd_soc_component_update_bits(component,
  1993. micb_usage, micb_mask, micb_usage_val);
  1994. if (micb_num == MIC_BIAS_2) {
  1995. dev_dbg(component->dev, "%s: enable sj micbias\n",
  1996. __func__);
  1997. snd_soc_component_update_bits(component,
  1998. WCD9378_IT31_MICB,
  1999. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2000. micb_usage_val);
  2001. wcd9378->curr_micbias2 = 1800;
  2002. }
  2003. if (post_on_event)
  2004. blocking_notifier_call_chain(
  2005. &wcd9378->mbhc->notifier,
  2006. post_on_event,
  2007. &wcd9378->mbhc->wcd_mbhc);
  2008. }
  2009. if (is_dapm && post_dapm_on && wcd9378->mbhc)
  2010. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2011. post_dapm_on,
  2012. &wcd9378->mbhc->wcd_mbhc);
  2013. break;
  2014. case MICB_DISABLE:
  2015. dev_dbg(component->dev, "%s: micbias disable enter\n",
  2016. __func__);
  2017. if (wcd9378->micb_ref[micb_index] > 0)
  2018. wcd9378->micb_ref[micb_index]--;
  2019. if ((wcd9378->micb_ref[micb_index] == 0) &&
  2020. (wcd9378->pullup_ref[micb_index] > 0)) {
  2021. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  2022. pull_up_mask, pull_up_en);
  2023. if (micb_num == MIC_BIAS_2)
  2024. wcd9378->curr_micbias2 = 1800;
  2025. } else if ((wcd9378->micb_ref[micb_index] == 0) &&
  2026. (wcd9378->pullup_ref[micb_index] == 0)) {
  2027. if (pre_off_event && wcd9378->mbhc)
  2028. blocking_notifier_call_chain(
  2029. &wcd9378->mbhc->notifier,
  2030. pre_off_event,
  2031. &wcd9378->mbhc->wcd_mbhc);
  2032. snd_soc_component_update_bits(component, micb_usage,
  2033. micb_mask, 0x00);
  2034. if (micb_num == MIC_BIAS_2) {
  2035. snd_soc_component_update_bits(component,
  2036. WCD9378_IT31_MICB,
  2037. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2038. 0x00);
  2039. wcd9378->curr_micbias2 = 0;
  2040. }
  2041. if (post_off_event && wcd9378->mbhc)
  2042. blocking_notifier_call_chain(
  2043. &wcd9378->mbhc->notifier,
  2044. post_off_event,
  2045. &wcd9378->mbhc->wcd_mbhc);
  2046. }
  2047. if (is_dapm && post_dapm_off && wcd9378->mbhc)
  2048. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2049. post_dapm_off,
  2050. &wcd9378->mbhc->wcd_mbhc);
  2051. break;
  2052. default:
  2053. dev_err(component->dev, "%s: Invalid req event: %d\n",
  2054. __func__, req);
  2055. return -EINVAL;
  2056. }
  2057. dev_dbg(component->dev,
  2058. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2059. __func__, micb_num, wcd9378->micb_ref[micb_index],
  2060. wcd9378->pullup_ref[micb_index]);
  2061. done:
  2062. mutex_unlock(&wcd9378->micb_lock);
  2063. return ret;
  2064. }
  2065. EXPORT_SYMBOL_GPL(wcd9378_micbias_control);
  2066. static int wcd9378_get_logical_addr(struct swr_device *swr_dev)
  2067. {
  2068. int ret = 0;
  2069. uint8_t devnum = 0;
  2070. int num_retry = NUM_ATTEMPTS;
  2071. do {
  2072. /* retry after 4ms */
  2073. usleep_range(4000, 4010);
  2074. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2075. } while (ret && --num_retry);
  2076. if (ret)
  2077. dev_err(&swr_dev->dev,
  2078. "%s get devnum %d for dev addr %llx failed\n",
  2079. __func__, devnum, swr_dev->addr);
  2080. swr_dev->dev_num = devnum;
  2081. return 0;
  2082. }
  2083. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2084. struct wcd_mbhc_config *mbhc_cfg)
  2085. {
  2086. if (mbhc_cfg->enable_usbc_analog) {
  2087. if (!(snd_soc_component_read(component, WCD9378_ANA_MBHC_MECH)
  2088. & 0x20))
  2089. return true;
  2090. }
  2091. return false;
  2092. }
  2093. int wcd9378_swr_dmic_register_notifier(struct snd_soc_component *component,
  2094. struct notifier_block *nblock,
  2095. bool enable)
  2096. {
  2097. struct wcd9378_priv *wcd9378_priv = NULL;
  2098. if (component == NULL) {
  2099. pr_err_ratelimited("%s: wcd9378 component is NULL\n", __func__);
  2100. return -EINVAL;
  2101. }
  2102. wcd9378_priv = snd_soc_component_get_drvdata(component);
  2103. wcd9378_priv->notify_swr_dmic = enable;
  2104. if (enable)
  2105. return blocking_notifier_chain_register(&wcd9378_priv->notifier,
  2106. nblock);
  2107. else
  2108. return blocking_notifier_chain_unregister(
  2109. &wcd9378_priv->notifier, nblock);
  2110. }
  2111. EXPORT_SYMBOL_GPL(wcd9378_swr_dmic_register_notifier);
  2112. static int wcd9378_event_notify(struct notifier_block *block,
  2113. unsigned long val,
  2114. void *data)
  2115. {
  2116. u16 event = (val & 0xffff);
  2117. int ret = 0;
  2118. struct wcd9378_priv *wcd9378 = dev_get_drvdata((struct device *)data);
  2119. struct snd_soc_component *component = wcd9378->component;
  2120. struct wcd_mbhc *mbhc;
  2121. int rx_clk_type;
  2122. switch (event) {
  2123. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2124. if (test_bit(WCD_ADC1, &wcd9378->status_mask)) {
  2125. snd_soc_component_update_bits(component,
  2126. WCD9378_ANA_TX_CH2, 0x40, 0x00);
  2127. set_bit(WCD_ADC1_MODE, &wcd9378->status_mask);
  2128. clear_bit(WCD_ADC1, &wcd9378->status_mask);
  2129. }
  2130. if (test_bit(WCD_ADC2, &wcd9378->status_mask)) {
  2131. snd_soc_component_update_bits(component,
  2132. WCD9378_ANA_TX_CH2, 0x20, 0x00);
  2133. set_bit(WCD_ADC2_MODE, &wcd9378->status_mask);
  2134. clear_bit(WCD_ADC2, &wcd9378->status_mask);
  2135. }
  2136. if (test_bit(WCD_ADC3, &wcd9378->status_mask)) {
  2137. snd_soc_component_update_bits(component,
  2138. WCD9378_ANA_TX_CH3_HPF, 0x40, 0x00);
  2139. set_bit(WCD_ADC3_MODE, &wcd9378->status_mask);
  2140. clear_bit(WCD_ADC3, &wcd9378->status_mask);
  2141. }
  2142. break;
  2143. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2144. snd_soc_component_update_bits(component, WCD9378_ANA_HPH,
  2145. 0xC0, 0x00);
  2146. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  2147. 0x80, 0x00);
  2148. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  2149. 0x80, 0x00);
  2150. break;
  2151. case BOLERO_SLV_EVT_SSR_DOWN:
  2152. wcd9378->dev_up = false;
  2153. if (wcd9378->notify_swr_dmic)
  2154. blocking_notifier_call_chain(&wcd9378->notifier,
  2155. WCD9378_EVT_SSR_DOWN,
  2156. NULL);
  2157. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = true;
  2158. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2159. wcd9378->usbc_hs_status = get_usbc_hs_status(component,
  2160. mbhc->mbhc_cfg);
  2161. wcd9378_mbhc_ssr_down(wcd9378->mbhc, component);
  2162. wcd9378_reset_low(wcd9378->dev);
  2163. break;
  2164. case BOLERO_SLV_EVT_SSR_UP:
  2165. wcd9378_reset(wcd9378->dev);
  2166. /* allow reset to take effect */
  2167. usleep_range(10000, 10010);
  2168. wcd9378_get_logical_addr(wcd9378->tx_swr_dev);
  2169. wcd9378_get_logical_addr(wcd9378->rx_swr_dev);
  2170. wcd9378->tx_swr_dev->scp1_val = 0;
  2171. wcd9378->tx_swr_dev->scp2_val = 0;
  2172. wcd9378->rx_swr_dev->scp1_val = 0;
  2173. wcd9378->rx_swr_dev->scp2_val = 0;
  2174. wcd9378_init_reg(component);
  2175. regcache_mark_dirty(wcd9378->regmap);
  2176. regcache_sync(wcd9378->regmap);
  2177. /* Initialize MBHC module */
  2178. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2179. ret = wcd9378_mbhc_post_ssr_init(wcd9378->mbhc, component);
  2180. if (ret) {
  2181. dev_err(component->dev, "%s: mbhc initialization failed\n",
  2182. __func__);
  2183. } else {
  2184. wcd9378_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2185. }
  2186. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = false;
  2187. wcd9378->dev_up = true;
  2188. if (wcd9378->notify_swr_dmic)
  2189. blocking_notifier_call_chain(&wcd9378->notifier,
  2190. WCD9378_EVT_SSR_UP,
  2191. NULL);
  2192. if (wcd9378->usbc_hs_status)
  2193. mdelay(500);
  2194. break;
  2195. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2196. snd_soc_component_update_bits(component,
  2197. WCD9378_TOP_CLK_CFG, 0x06,
  2198. ((val >> 0x10) << 0x01));
  2199. rx_clk_type = (val >> 0x10);
  2200. switch (rx_clk_type) {
  2201. case RX_CLK_12P288MHZ:
  2202. wcd9378->swr_base_clk = SWR_BASECLK_24P576MHZ;
  2203. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2204. break;
  2205. case RX_CLK_11P2896MHZ:
  2206. wcd9378->swr_base_clk = SWR_BASECLK_22P5792MHZ;
  2207. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2208. break;
  2209. default:
  2210. wcd9378->swr_base_clk = SWR_BASECLK_19P2MHZ;
  2211. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2212. break;
  2213. }
  2214. dev_dbg(component->dev, "%s: base_clk:0x%0x, clk_scale:0x%x\n",
  2215. __func__, wcd9378->swr_base_clk, wcd9378->swr_clk_scale);
  2216. break;
  2217. default:
  2218. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2219. break;
  2220. }
  2221. return 0;
  2222. }
  2223. static int wcd9378_wakeup(void *handle, bool enable)
  2224. {
  2225. struct wcd9378_priv *priv;
  2226. int ret = 0;
  2227. if (!handle) {
  2228. pr_err("%s: NULL handle\n", __func__);
  2229. return -EINVAL;
  2230. }
  2231. priv = (struct wcd9378_priv *)handle;
  2232. if (!priv->tx_swr_dev) {
  2233. pr_err("%s: tx swr dev is NULL\n", __func__);
  2234. return -EINVAL;
  2235. }
  2236. mutex_lock(&priv->wakeup_lock);
  2237. if (enable)
  2238. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2239. else
  2240. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2241. mutex_unlock(&priv->wakeup_lock);
  2242. return ret;
  2243. }
  2244. static inline int wcd9378_tx_path_get(const char *wname,
  2245. unsigned int *path_num)
  2246. {
  2247. int ret = 0;
  2248. char *widget_name = NULL;
  2249. char *w_name = NULL;
  2250. char *path_num_char = NULL;
  2251. char *path_name = NULL;
  2252. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2253. if (!widget_name)
  2254. return -EINVAL;
  2255. w_name = widget_name;
  2256. path_name = strsep(&widget_name, " ");
  2257. if (!path_name) {
  2258. pr_err("%s: Invalid widget name = %s\n",
  2259. __func__, widget_name);
  2260. ret = -EINVAL;
  2261. goto err;
  2262. }
  2263. path_num_char = strpbrk(path_name, "0123");
  2264. if (!path_num_char) {
  2265. pr_err("%s: tx path index not found\n",
  2266. __func__);
  2267. ret = -EINVAL;
  2268. goto err;
  2269. }
  2270. ret = kstrtouint(path_num_char, 10, path_num);
  2271. if (ret < 0)
  2272. pr_err("%s: Invalid tx path = %s\n",
  2273. __func__, w_name);
  2274. err:
  2275. kfree(w_name);
  2276. return ret;
  2277. }
  2278. static int wcd9378_tx_mode_get(struct snd_kcontrol *kcontrol,
  2279. struct snd_ctl_elem_value *ucontrol)
  2280. {
  2281. struct snd_soc_component *component =
  2282. snd_soc_kcontrol_component(kcontrol);
  2283. struct wcd9378_priv *wcd9378 = NULL;
  2284. int ret = 0;
  2285. unsigned int path = 0;
  2286. if (!component)
  2287. return -EINVAL;
  2288. wcd9378 = snd_soc_component_get_drvdata(component);
  2289. if (!wcd9378)
  2290. return -EINVAL;
  2291. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2292. if (ret < 0)
  2293. return ret;
  2294. ucontrol->value.integer.value[0] = wcd9378->tx_mode[path];
  2295. return 0;
  2296. }
  2297. static int wcd9378_tx_mode_put(struct snd_kcontrol *kcontrol,
  2298. struct snd_ctl_elem_value *ucontrol)
  2299. {
  2300. struct snd_soc_component *component =
  2301. snd_soc_kcontrol_component(kcontrol);
  2302. struct wcd9378_priv *wcd9378 = NULL;
  2303. u32 mode_val;
  2304. unsigned int path = 0;
  2305. int ret = 0;
  2306. if (!component)
  2307. return -EINVAL;
  2308. wcd9378 = snd_soc_component_get_drvdata(component);
  2309. if (!wcd9378)
  2310. return -EINVAL;
  2311. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2312. if (ret)
  2313. return ret;
  2314. mode_val = ucontrol->value.enumerated.item[0];
  2315. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2316. wcd9378->tx_mode[path] = mode_val;
  2317. return 0;
  2318. }
  2319. static int wcd9378_loopback_mode_get(struct snd_kcontrol *kcontrol,
  2320. struct snd_ctl_elem_value *ucontrol)
  2321. {
  2322. struct snd_soc_component *component =
  2323. snd_soc_kcontrol_component(kcontrol);
  2324. u32 loopback_mode = 0;
  2325. if (!component)
  2326. return -EINVAL;
  2327. loopback_mode = (snd_soc_component_read(component, WCD9378_LOOP_BACK_MODE) &
  2328. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK);
  2329. ucontrol->value.integer.value[0] = loopback_mode;
  2330. return 0;
  2331. }
  2332. static int wcd9378_loopback_mode_put(struct snd_kcontrol *kcontrol,
  2333. struct snd_ctl_elem_value *ucontrol)
  2334. {
  2335. struct snd_soc_component *component =
  2336. snd_soc_kcontrol_component(kcontrol);
  2337. u32 loopback_mode = 0;
  2338. if (!component)
  2339. return -EINVAL;
  2340. loopback_mode = ucontrol->value.enumerated.item[0];
  2341. snd_soc_component_update_bits(component,
  2342. WCD9378_LOOP_BACK_MODE,
  2343. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK,
  2344. loopback_mode);
  2345. dev_dbg(component->dev, "%s: loopback_mode: %d\n",
  2346. __func__, loopback_mode);
  2347. return 0;
  2348. }
  2349. static int wcd9378_aux_dsm_get(struct snd_kcontrol *kcontrol,
  2350. struct snd_ctl_elem_value *ucontrol)
  2351. {
  2352. struct snd_soc_component *component =
  2353. snd_soc_kcontrol_component(kcontrol);
  2354. u32 aux_dsm_in = 0;
  2355. if (!component)
  2356. return -EINVAL;
  2357. aux_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2358. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK);
  2359. ucontrol->value.integer.value[0] = aux_dsm_in;
  2360. return 0;
  2361. }
  2362. static int wcd9378_aux_dsm_put(struct snd_kcontrol *kcontrol,
  2363. struct snd_ctl_elem_value *ucontrol)
  2364. {
  2365. struct snd_soc_component *component =
  2366. snd_soc_kcontrol_component(kcontrol);
  2367. u32 aux_dsm_in = 0;
  2368. if (!component)
  2369. return -EINVAL;
  2370. aux_dsm_in = ucontrol->value.enumerated.item[0];
  2371. snd_soc_component_update_bits(component,
  2372. WCD9378_LB_IN_SEL_CTL,
  2373. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK,
  2374. aux_dsm_in);
  2375. dev_dbg(component->dev, "%s: aux_dsm input: %d\n",
  2376. __func__, aux_dsm_in);
  2377. return 0;
  2378. }
  2379. static int wcd9378_hph_dsm_get(struct snd_kcontrol *kcontrol,
  2380. struct snd_ctl_elem_value *ucontrol)
  2381. {
  2382. struct snd_soc_component *component =
  2383. snd_soc_kcontrol_component(kcontrol);
  2384. u32 hph_dsm_in = 0;
  2385. if (!component)
  2386. return -EINVAL;
  2387. hph_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2388. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK);
  2389. ucontrol->value.integer.value[0] = hph_dsm_in;
  2390. return 0;
  2391. }
  2392. static int wcd9378_hph_dsm_put(struct snd_kcontrol *kcontrol,
  2393. struct snd_ctl_elem_value *ucontrol)
  2394. {
  2395. struct snd_soc_component *component =
  2396. snd_soc_kcontrol_component(kcontrol);
  2397. u32 hph_dsm_in = 0;
  2398. if (!component)
  2399. return -EINVAL;
  2400. hph_dsm_in = ucontrol->value.enumerated.item[0];
  2401. snd_soc_component_update_bits(component,
  2402. WCD9378_LB_IN_SEL_CTL,
  2403. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK,
  2404. hph_dsm_in);
  2405. dev_dbg(component->dev, "%s: hph_dsm input: %d\n",
  2406. __func__, hph_dsm_in);
  2407. return 0;
  2408. }
  2409. static int wcd9378_hph_put_gain(struct snd_kcontrol *kcontrol,
  2410. struct snd_ctl_elem_value *ucontrol)
  2411. {
  2412. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2413. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2414. u16 offset = ucontrol->value.enumerated.item[0];
  2415. u32 temp = 0;
  2416. temp = 0x00 - offset * 0x180;
  2417. wcd9378->hph_gain = (u16)(temp & 0xffff);
  2418. dev_dbg(component->dev, "%s: hph gain is 0x%0x\n", __func__, wcd9378->hph_gain);
  2419. return 0;
  2420. }
  2421. static int wcd9378_hph_get_gain(struct snd_kcontrol *kcontrol,
  2422. struct snd_ctl_elem_value *ucontrol)
  2423. {
  2424. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2425. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2426. u32 temp = 0;
  2427. u16 offset = 0;
  2428. temp = 0 - wcd9378->hph_gain;
  2429. offset = (u16)(temp & 0xffff);
  2430. offset /= 0x180;
  2431. ucontrol->value.enumerated.item[0] = offset;
  2432. dev_dbg(component->dev, "%s: offset is 0x%0x\n", __func__, offset);
  2433. return 0;
  2434. }
  2435. static int wcd9378_rx2_mode_put(struct snd_kcontrol *kcontrol,
  2436. struct snd_ctl_elem_value *ucontrol)
  2437. {
  2438. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2439. struct wcd9378_priv *wcd9378 =
  2440. snd_soc_component_get_drvdata(component);
  2441. if (ucontrol->value.enumerated.item[0])
  2442. wcd9378->rx2_clk_mode = RX2_NORMAL_MODE;
  2443. else
  2444. wcd9378->rx2_clk_mode = RX2_HP_MODE;
  2445. return 1;
  2446. }
  2447. static int wcd9378_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2448. struct snd_ctl_elem_value *ucontrol)
  2449. {
  2450. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2451. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2452. ucontrol->value.enumerated.item[0] = wcd9378->hph_mode;
  2453. return 0;
  2454. }
  2455. static int wcd9378_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2456. struct snd_ctl_elem_value *ucontrol)
  2457. {
  2458. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2459. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2460. if (wcd9378->hph_mode == ucontrol->value.enumerated.item[0])
  2461. return 0;
  2462. wcd9378->hph_mode = ucontrol->value.enumerated.item[0];
  2463. return 1;
  2464. }
  2465. /* wcd9378_codec_get_dev_num - returns swr device number
  2466. * @component: Codec instance
  2467. *
  2468. * Return: swr device number on success or negative error
  2469. * code on failure.
  2470. */
  2471. int wcd9378_codec_get_dev_num(struct snd_soc_component *component)
  2472. {
  2473. struct wcd9378_priv *wcd9378;
  2474. if (!component)
  2475. return -EINVAL;
  2476. wcd9378 = snd_soc_component_get_drvdata(component);
  2477. if (!wcd9378 || !wcd9378->rx_swr_dev) {
  2478. pr_err("%s: wcd9378 component is NULL\n", __func__);
  2479. return -EINVAL;
  2480. }
  2481. return wcd9378->rx_swr_dev->dev_num;
  2482. }
  2483. EXPORT_SYMBOL_GPL(wcd9378_codec_get_dev_num);
  2484. static int wcd9378_ear_pa_put_gain(struct snd_kcontrol *kcontrol,
  2485. struct snd_ctl_elem_value *ucontrol)
  2486. {
  2487. struct snd_soc_component *component =
  2488. snd_soc_kcontrol_component(kcontrol);
  2489. struct wcd9378_priv *wcd9378 =
  2490. snd_soc_component_get_drvdata(component);
  2491. if (wcd9378->comp1_enable) {
  2492. dev_err(component->dev, "Can not set EAR PA Gain, compander1 is enabled\n");
  2493. return -EINVAL;
  2494. }
  2495. snd_soc_component_update_bits(component, WCD9378_AUX_INT_MISC,
  2496. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK,
  2497. ucontrol->value.integer.value[0]);
  2498. return 1;
  2499. }
  2500. static int wcd9378_aux_pa_put_gain(struct snd_kcontrol *kcontrol,
  2501. struct snd_ctl_elem_value *ucontrol)
  2502. {
  2503. struct snd_soc_component *component =
  2504. snd_soc_kcontrol_component(kcontrol);
  2505. struct wcd9378_priv *wcd9378 =
  2506. snd_soc_component_get_drvdata(component);
  2507. if (wcd9378->comp1_enable) {
  2508. dev_err(component->dev, "Can not set EAR PA Gain, compander1 is enabled\n");
  2509. return -EINVAL;
  2510. }
  2511. snd_soc_component_update_bits(component, WCD9378_ANA_EAR_COMPANDER_CTL,
  2512. WCD9378_AUX_INT_MISC_PA_GAIN_MASK,
  2513. ucontrol->value.integer.value[0]);
  2514. return 1;
  2515. }
  2516. static int wcd9378_get_compander(struct snd_kcontrol *kcontrol,
  2517. struct snd_ctl_elem_value *ucontrol)
  2518. {
  2519. struct snd_soc_component *component =
  2520. snd_soc_kcontrol_component(kcontrol);
  2521. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2522. bool hphr;
  2523. struct soc_multi_mixer_control *mc;
  2524. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2525. hphr = mc->shift;
  2526. ucontrol->value.integer.value[0] = hphr ? wcd9378->comp2_enable :
  2527. wcd9378->comp1_enable;
  2528. return 0;
  2529. }
  2530. static int wcd9378_set_compander(struct snd_kcontrol *kcontrol,
  2531. struct snd_ctl_elem_value *ucontrol)
  2532. {
  2533. struct snd_soc_component *component =
  2534. snd_soc_kcontrol_component(kcontrol);
  2535. struct wcd9378_priv *wcd9378 =
  2536. snd_soc_component_get_drvdata(component);
  2537. int value = ucontrol->value.integer.value[0];
  2538. bool hphr;
  2539. struct soc_multi_mixer_control *mc;
  2540. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2541. hphr = mc->shift;
  2542. if (hphr)
  2543. wcd9378->comp2_enable = value;
  2544. else
  2545. wcd9378->comp1_enable = value;
  2546. dev_dbg(component->dev, "%s: set compander: %d\n", __func__, value);
  2547. return 0;
  2548. }
  2549. static int wcd9378_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2550. struct snd_kcontrol *kcontrol,
  2551. int event)
  2552. {
  2553. struct snd_soc_component *component =
  2554. snd_soc_dapm_to_component(w->dapm);
  2555. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2556. struct wcd9378_pdata *pdata = NULL;
  2557. int ret = 0;
  2558. pdata = dev_get_platdata(wcd9378->dev);
  2559. if (!pdata) {
  2560. dev_err(component->dev, "%s: pdata is NULL\n", __func__);
  2561. return -EINVAL;
  2562. }
  2563. if (!msm_cdc_is_ondemand_supply(wcd9378->dev,
  2564. wcd9378->supplies,
  2565. pdata->regulator,
  2566. pdata->num_supplies,
  2567. "cdc-vdd-buck"))
  2568. return 0;
  2569. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2570. w->name, event);
  2571. switch (event) {
  2572. case SND_SOC_DAPM_PRE_PMU:
  2573. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  2574. dev_dbg(component->dev,
  2575. "%s: buck already in enabled state\n",
  2576. __func__);
  2577. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2578. return 0;
  2579. }
  2580. ret = msm_cdc_enable_ondemand_supply(wcd9378->dev,
  2581. wcd9378->supplies,
  2582. pdata->regulator,
  2583. pdata->num_supplies,
  2584. "cdc-vdd-buck");
  2585. if (ret == -EINVAL) {
  2586. dev_err(component->dev, "%s: vdd buck is not enabled\n",
  2587. __func__);
  2588. return ret;
  2589. }
  2590. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2591. /*
  2592. * 200us sleep is required after LDO is enabled as per
  2593. * HW requirement
  2594. */
  2595. usleep_range(200, 250);
  2596. break;
  2597. case SND_SOC_DAPM_POST_PMD:
  2598. set_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2599. break;
  2600. }
  2601. return 0;
  2602. }
  2603. const char * const tx_master_ch_text[] = {
  2604. "ZERO", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3", "SWRM_TX1_CH4",
  2605. "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3", "SWRM_TX2_CH4",
  2606. "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3", "SWRM_TX3_CH4",
  2607. "SWRM_PCM_IN",
  2608. };
  2609. const struct soc_enum tx_master_ch_enum =
  2610. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2611. tx_master_ch_text);
  2612. static void wcd9378_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2613. {
  2614. u8 ch_type = 0;
  2615. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2616. ch_type = ADC1;
  2617. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2618. ch_type = ADC2;
  2619. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2620. ch_type = ADC3;
  2621. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2622. ch_type = ADC4;
  2623. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2624. ch_type = DMIC0;
  2625. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2626. ch_type = DMIC1;
  2627. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2628. ch_type = MBHC;
  2629. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2630. ch_type = DMIC2;
  2631. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2632. ch_type = DMIC3;
  2633. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2634. ch_type = DMIC4;
  2635. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2636. ch_type = DMIC5;
  2637. else
  2638. pr_err("%s: port name: %s is not listed\n", __func__, wname);
  2639. if (ch_type)
  2640. *ch_idx = wcd9378_slave_get_slave_ch_val(ch_type);
  2641. else
  2642. *ch_idx = -EINVAL;
  2643. }
  2644. static int wcd9378_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2645. struct snd_ctl_elem_value *ucontrol)
  2646. {
  2647. struct snd_soc_component *component =
  2648. snd_soc_kcontrol_component(kcontrol);
  2649. struct wcd9378_priv *wcd9378 = NULL;
  2650. int slave_ch_idx = -EINVAL;
  2651. if (component == NULL)
  2652. return -EINVAL;
  2653. wcd9378 = snd_soc_component_get_drvdata(component);
  2654. if (wcd9378 == NULL)
  2655. return -EINVAL;
  2656. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2657. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2658. return -EINVAL;
  2659. ucontrol->value.integer.value[0] = wcd9378_slave_get_master_ch_val(
  2660. wcd9378->tx_master_ch_map[slave_ch_idx]);
  2661. return 0;
  2662. }
  2663. static int wcd9378_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2664. struct snd_ctl_elem_value *ucontrol)
  2665. {
  2666. struct snd_soc_component *component =
  2667. snd_soc_kcontrol_component(kcontrol);
  2668. struct wcd9378_priv *wcd9378 = NULL;
  2669. int slave_ch_idx = -EINVAL, idx = 0;
  2670. if (component == NULL)
  2671. return -EINVAL;
  2672. wcd9378 = snd_soc_component_get_drvdata(component);
  2673. if (wcd9378 == NULL)
  2674. return -EINVAL;
  2675. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2676. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2677. return -EINVAL;
  2678. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2679. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2680. __func__, ucontrol->value.enumerated.item[0]);
  2681. idx = ucontrol->value.enumerated.item[0];
  2682. if (idx < 0 || idx >= ARRAY_SIZE(wcd9378_swr_master_ch_map))
  2683. return -EINVAL;
  2684. wcd9378->tx_master_ch_map[slave_ch_idx] = wcd9378_slave_get_master_ch(idx);
  2685. return 0;
  2686. }
  2687. static int wcd9378_bcs_get(struct snd_kcontrol *kcontrol,
  2688. struct snd_ctl_elem_value *ucontrol)
  2689. {
  2690. struct snd_soc_component *component =
  2691. snd_soc_kcontrol_component(kcontrol);
  2692. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2693. ucontrol->value.integer.value[0] = wcd9378->bcs_dis;
  2694. return 0;
  2695. }
  2696. static int wcd9378_bcs_put(struct snd_kcontrol *kcontrol,
  2697. struct snd_ctl_elem_value *ucontrol)
  2698. {
  2699. struct snd_soc_component *component =
  2700. snd_soc_kcontrol_component(kcontrol);
  2701. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2702. wcd9378->bcs_dis = ucontrol->value.integer.value[0];
  2703. return 0;
  2704. }
  2705. static const char * const loopback_mode_text[] = {
  2706. "NO_LP", "SWR_LP1", "SWR_LP2", "SWR_LP3",
  2707. };
  2708. static const struct soc_enum loopback_mode_enum =
  2709. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(loopback_mode_text),
  2710. loopback_mode_text);
  2711. static const char * const aux_dsm_text[] = {
  2712. "TX2->AUX", "TX3->AUX", "TX0->AUX", "TX1->AUX",
  2713. };
  2714. static const struct soc_enum aux_dsm_enum =
  2715. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_dsm_text),
  2716. aux_dsm_text);
  2717. static const char * const hph_dsm_text[] = {
  2718. "HPH_DSM_IN0", "HPH_DSM_IN1", "HPH_DSM_IN2", "HPH_DSM_IN3",
  2719. };
  2720. static const struct soc_enum hph_dsm_enum =
  2721. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(hph_dsm_text),
  2722. hph_dsm_text);
  2723. static const char * const tx_mode_mux_text[] = {
  2724. "ADC_INVALID", "ADC_HIFI", "ADC_NORMAL", "ADC_LP",
  2725. };
  2726. static const struct soc_enum tx_mode_mux_enum =
  2727. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2728. tx_mode_mux_text);
  2729. static const char * const rx2_mode_text[] = {
  2730. "HP", "NORMAL",
  2731. };
  2732. static const struct soc_enum rx2_mode_enum =
  2733. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx2_mode_text),
  2734. rx2_mode_text);
  2735. static const char * const rx_hph_mode_mux_text[] = {
  2736. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2737. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2738. };
  2739. static const struct soc_enum rx_hph_mode_mux_enum =
  2740. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2741. rx_hph_mode_mux_text);
  2742. static const struct snd_kcontrol_new wcd9378_snd_controls[] = {
  2743. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2744. wcd9378_get_compander, wcd9378_set_compander),
  2745. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2746. wcd9378_get_compander, wcd9378_set_compander),
  2747. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2748. wcd9378_bcs_get, wcd9378_bcs_put),
  2749. SOC_ENUM_EXT("LOOPBACK Mode", loopback_mode_enum,
  2750. wcd9378_loopback_mode_get, wcd9378_loopback_mode_put),
  2751. SOC_ENUM_EXT("AUX_LB_IN SEL", aux_dsm_enum,
  2752. wcd9378_aux_dsm_get, wcd9378_aux_dsm_put),
  2753. SOC_ENUM_EXT("HPH_LB_IN SEL", hph_dsm_enum,
  2754. wcd9378_hph_dsm_get, wcd9378_hph_dsm_put),
  2755. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2756. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2757. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2758. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2759. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2760. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2761. SOC_ENUM_EXT("RX2 Mode", rx2_mode_enum,
  2762. NULL, wcd9378_rx2_mode_put),
  2763. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2764. wcd9378_rx_hph_mode_get, wcd9378_rx_hph_mode_put),
  2765. SOC_SINGLE_EXT("HPH Volume", SND_SOC_NOPM, 0, 0x14, 0,
  2766. wcd9378_hph_get_gain, wcd9378_hph_put_gain),
  2767. WCD9378_EAR_PA_GAIN_TLV("EAR_PA Volume", WCD9378_ANA_EAR_COMPANDER_CTL,
  2768. 2, 0x10, 0, ear_pa_gain),
  2769. WCD9378_AUX_PA_GAIN_TLV("AUX_PA Volume", WCD9378_AUX_INT_MISC,
  2770. 0, 0x8, 0, aux_pa_gain),
  2771. SOC_SINGLE_TLV("ADC1 Volume", WCD9378_ANA_TX_CH1, 0, 20, 0,
  2772. analog_gain),
  2773. SOC_SINGLE_TLV("ADC2 Volume", WCD9378_ANA_TX_CH2, 0, 20, 0,
  2774. analog_gain),
  2775. SOC_SINGLE_TLV("ADC3 Volume", WCD9378_ANA_TX_CH3, 0, 20, 0,
  2776. analog_gain),
  2777. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2778. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2779. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2780. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2781. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2782. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2783. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2784. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2785. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2786. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2787. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2788. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2789. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2790. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2791. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2792. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2793. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2794. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2795. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2796. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2797. };
  2798. static const struct snd_kcontrol_new amic1_switch[] = {
  2799. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2800. };
  2801. static const struct snd_kcontrol_new amic2_switch[] = {
  2802. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2803. };
  2804. static const struct snd_kcontrol_new amic3_switch[] = {
  2805. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2806. };
  2807. static const struct snd_kcontrol_new amic4_switch[] = {
  2808. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2809. };
  2810. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2811. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2812. };
  2813. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2814. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2815. };
  2816. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2817. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2818. };
  2819. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2820. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2821. };
  2822. static const struct snd_kcontrol_new dmic1_switch[] = {
  2823. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2824. };
  2825. static const struct snd_kcontrol_new dmic2_switch[] = {
  2826. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2827. };
  2828. static const struct snd_kcontrol_new dmic3_switch[] = {
  2829. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2830. };
  2831. static const struct snd_kcontrol_new dmic4_switch[] = {
  2832. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2833. };
  2834. static const struct snd_kcontrol_new dmic5_switch[] = {
  2835. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2836. };
  2837. static const struct snd_kcontrol_new dmic6_switch[] = {
  2838. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2839. };
  2840. static const char * const adc1_mux_text[] = {
  2841. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4"
  2842. };
  2843. static const char * const adc2_mux_text[] = {
  2844. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4"
  2845. };
  2846. static const char * const adc3_mux_text[] = {
  2847. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4"
  2848. };
  2849. static const char * const ear_mux_text[] = {
  2850. "RX0", "RX2"
  2851. };
  2852. static const char * const aux_mux_text[] = {
  2853. "RX1", "RX2"
  2854. };
  2855. static const struct soc_enum adc1_enum =
  2856. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2857. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_SHIFT,
  2858. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  2859. static const struct soc_enum adc2_enum =
  2860. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2861. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_SHIFT,
  2862. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2863. static const struct soc_enum adc3_enum =
  2864. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH34_MUX,
  2865. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT,
  2866. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2867. static const struct soc_enum ear_enum =
  2868. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2869. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2870. ARRAY_SIZE(ear_mux_text), ear_mux_text);
  2871. static const struct soc_enum aux_enum =
  2872. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2873. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2874. ARRAY_SIZE(aux_mux_text), aux_mux_text);
  2875. static const struct snd_kcontrol_new tx_adc1_mux =
  2876. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  2877. static const struct snd_kcontrol_new tx_adc2_mux =
  2878. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2879. static const struct snd_kcontrol_new tx_adc3_mux =
  2880. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2881. static const struct snd_kcontrol_new ear_mux =
  2882. SOC_DAPM_ENUM("EAR Mux", ear_enum);
  2883. static const struct snd_kcontrol_new aux_mux =
  2884. SOC_DAPM_ENUM("AUX Mux", aux_enum);
  2885. static const struct snd_kcontrol_new dac1_switch[] = {
  2886. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2887. };
  2888. static const struct snd_kcontrol_new dac2_switch[] = {
  2889. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2890. };
  2891. static const struct snd_kcontrol_new ear_mixer_switch[] = {
  2892. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2893. };
  2894. static const struct snd_kcontrol_new aux_mixer_switch[] = {
  2895. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2896. };
  2897. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2898. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2899. };
  2900. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2901. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2902. };
  2903. static const struct snd_kcontrol_new rx0_switch[] = {
  2904. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2905. };
  2906. static const struct snd_kcontrol_new rx1_switch[] = {
  2907. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2908. };
  2909. static const struct snd_soc_dapm_widget wcd9378_dapm_widgets[] = {
  2910. /*input widgets*/
  2911. SND_SOC_DAPM_INPUT("AMIC1"),
  2912. SND_SOC_DAPM_INPUT("AMIC2"),
  2913. SND_SOC_DAPM_INPUT("AMIC3"),
  2914. SND_SOC_DAPM_INPUT("AMIC4"),
  2915. SND_SOC_DAPM_INPUT("VA AMIC1"),
  2916. SND_SOC_DAPM_INPUT("VA AMIC2"),
  2917. SND_SOC_DAPM_INPUT("VA AMIC3"),
  2918. SND_SOC_DAPM_INPUT("VA AMIC4"),
  2919. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  2920. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  2921. SND_SOC_DAPM_INPUT("IN3_AUX"),
  2922. /*tx widgets*/
  2923. SND_SOC_DAPM_MIXER_E("TX0 SEQUENCER", SND_SOC_NOPM, ADC1, 0,
  2924. NULL, 0, wcd9378_tx_sequencer_enable,
  2925. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2926. SND_SOC_DAPM_MIXER_E("TX1 SEQUENCER", SND_SOC_NOPM, ADC2, 0,
  2927. NULL, 0, wcd9378_tx_sequencer_enable,
  2928. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2929. SND_SOC_DAPM_MIXER_E("TX2 SEQUENCER", SND_SOC_NOPM, ADC3, 0,
  2930. NULL, 0, wcd9378_tx_sequencer_enable,
  2931. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2932. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  2933. &tx_adc1_mux),
  2934. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  2935. &tx_adc2_mux),
  2936. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  2937. &tx_adc3_mux),
  2938. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  2939. wcd9378_codec_enable_dmic,
  2940. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2941. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  2942. wcd9378_codec_enable_dmic,
  2943. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2944. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  2945. wcd9378_codec_enable_dmic,
  2946. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2947. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  2948. wcd9378_codec_enable_dmic,
  2949. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2950. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  2951. wcd9378_codec_enable_dmic,
  2952. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2953. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  2954. wcd9378_codec_enable_dmic,
  2955. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2956. /*rx widgets*/
  2957. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  2958. wcd9378_codec_hphl_dac_event,
  2959. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2960. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  2961. wcd9378_codec_hphr_dac_event,
  2962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2963. SND_SOC_DAPM_MIXER_E("HPH SEQUENCER", SND_SOC_NOPM, 0, 0, NULL, 0,
  2964. wcd9378_hph_sequencer_enable,
  2965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2966. SND_SOC_DAPM_PGA_E("HPHL PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2967. wcd9378_codec_enable_hphl_pa,
  2968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2969. SND_SOC_DAPM_PGA_E("HPHR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2970. wcd9378_codec_enable_hphr_pa,
  2971. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2972. SND_SOC_DAPM_MIXER_E("SA SEQUENCER", SND_SOC_NOPM, 0, 0,
  2973. NULL, 0, wcd9378_sa_sequencer_enable,
  2974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2975. SND_SOC_DAPM_DAC_E("EAR_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  2976. wcd9378_codec_ear_dac_event,
  2977. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2978. SND_SOC_DAPM_DAC_E("AUX_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  2979. wcd9378_codec_aux_dac_event,
  2980. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2981. SND_SOC_DAPM_PGA_E("EAR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2982. wcd9378_codec_enable_ear_pa,
  2983. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2984. SND_SOC_DAPM_PGA_E("AUX PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2985. wcd9378_codec_enable_aux_pa,
  2986. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2987. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  2988. wcd9378_codec_enable_vdd_buck,
  2989. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2990. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  2991. wcd9378_enable_clsh,
  2992. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2993. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  2994. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  2995. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2996. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  2997. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  2998. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2999. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3000. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3001. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3002. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3003. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3004. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3005. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3006. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3007. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3008. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3009. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3010. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3011. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3012. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3013. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3014. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3015. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3016. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3017. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3018. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3019. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3020. SND_SOC_DAPM_POST_PMD),
  3021. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3022. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3023. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3024. SND_SOC_DAPM_POST_PMD),
  3025. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3026. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3027. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3028. SND_SOC_DAPM_POST_PMD),
  3029. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3030. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3031. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3032. SND_SOC_DAPM_POST_PMD),
  3033. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3034. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3035. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3036. SND_SOC_DAPM_POST_PMD),
  3037. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3038. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3039. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3040. SND_SOC_DAPM_POST_PMD),
  3041. /* micbias widgets*/
  3042. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3043. wcd9378_codec_enable_micbias,
  3044. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3045. SND_SOC_DAPM_POST_PMD),
  3046. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3047. wcd9378_codec_enable_micbias,
  3048. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3049. SND_SOC_DAPM_POST_PMD),
  3050. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3051. wcd9378_codec_enable_micbias,
  3052. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3053. SND_SOC_DAPM_POST_PMD),
  3054. /* micbias pull up widgets*/
  3055. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3056. wcd9378_codec_enable_micbias_pullup,
  3057. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3058. SND_SOC_DAPM_POST_PMD),
  3059. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3060. wcd9378_codec_enable_micbias_pullup,
  3061. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3062. SND_SOC_DAPM_POST_PMD),
  3063. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3064. wcd9378_codec_enable_micbias_pullup,
  3065. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3066. SND_SOC_DAPM_POST_PMD),
  3067. /* rx mixer widgets*/
  3068. SND_SOC_DAPM_MUX("EAR_MUX", SND_SOC_NOPM, 0, 0, &ear_mux),
  3069. SND_SOC_DAPM_MUX("AUX_MUX", SND_SOC_NOPM, 0, 0, &aux_mux),
  3070. SND_SOC_DAPM_MIXER("EAR_MIXER", SND_SOC_NOPM, 0, 0,
  3071. ear_mixer_switch, ARRAY_SIZE(ear_mixer_switch)),
  3072. SND_SOC_DAPM_MIXER("AUX_MIXER", SND_SOC_NOPM, 0, 0,
  3073. aux_mixer_switch, ARRAY_SIZE(aux_mixer_switch)),
  3074. SND_SOC_DAPM_MIXER("DAC1", SND_SOC_NOPM, 0, 0,
  3075. dac1_switch, ARRAY_SIZE(dac1_switch)),
  3076. SND_SOC_DAPM_MIXER("DAC2", SND_SOC_NOPM, 0, 0,
  3077. dac2_switch, ARRAY_SIZE(dac2_switch)),
  3078. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3079. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3080. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3081. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3082. /*output widgets tx*/
  3083. SND_SOC_DAPM_OUTPUT("ADC1_OUTPUT"),
  3084. SND_SOC_DAPM_OUTPUT("ADC2_OUTPUT"),
  3085. SND_SOC_DAPM_OUTPUT("ADC3_OUTPUT"),
  3086. SND_SOC_DAPM_OUTPUT("DMIC1_OUTPUT"),
  3087. SND_SOC_DAPM_OUTPUT("DMIC2_OUTPUT"),
  3088. SND_SOC_DAPM_OUTPUT("DMIC3_OUTPUT"),
  3089. SND_SOC_DAPM_OUTPUT("DMIC4_OUTPUT"),
  3090. SND_SOC_DAPM_OUTPUT("DMIC5_OUTPUT"),
  3091. SND_SOC_DAPM_OUTPUT("DMIC6_OUTPUT"),
  3092. /*output widgets rx*/
  3093. SND_SOC_DAPM_OUTPUT("EAR"),
  3094. SND_SOC_DAPM_OUTPUT("AUX"),
  3095. SND_SOC_DAPM_OUTPUT("HPHL"),
  3096. SND_SOC_DAPM_OUTPUT("HPHR"),
  3097. };
  3098. static const struct snd_soc_dapm_route wcd9378_audio_map[] = {
  3099. /*ADC-1 (channel-1)*/
  3100. {"ADC1_OUTPUT", NULL, "TX0 SEQUENCER"},
  3101. {"TX0 SEQUENCER", NULL, "ADC1 MUX"},
  3102. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3103. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3104. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3105. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3106. /*ADC-2 (channel-2)*/
  3107. {"ADC2_OUTPUT", NULL, "TX1 SEQUENCER"},
  3108. {"TX1 SEQUENCER", NULL, "ADC2 MUX"},
  3109. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3110. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3111. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3112. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3113. /*ADC-3 (channel-3)*/
  3114. {"ADC3_OUTPUT", NULL, "TX2 SEQUENCER"},
  3115. {"TX2 SEQUENCER", NULL, "ADC3 MUX"},
  3116. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3117. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3118. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3119. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3120. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3121. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3122. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3123. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3124. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3125. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3126. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3127. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3128. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3129. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3130. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3131. {"DMIC1_OUTPUT", NULL, "DMIC1_MIXER"},
  3132. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3133. {"DMIC2_OUTPUT", NULL, "DMIC2_MIXER"},
  3134. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3135. {"DMIC3_OUTPUT", NULL, "DMIC3_MIXER"},
  3136. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3137. {"DMIC4_OUTPUT", NULL, "DMIC4_MIXER"},
  3138. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3139. {"DMIC5_OUTPUT", NULL, "DMIC5_MIXER"},
  3140. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3141. {"DMIC6_OUTPUT", NULL, "DMIC6_MIXER"},
  3142. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3143. /*Headphone playback*/
  3144. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3145. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3146. {"HPH SEQUENCER", NULL, "IN1_HPHL"},
  3147. {"RDAC1", NULL, "HPH SEQUENCER"},
  3148. {"HPHL_RDAC", "Switch", "RDAC1"},
  3149. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3150. {"HPHL", NULL, "HPHL PGA"},
  3151. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3152. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3153. {"HPH SEQUENCER", NULL, "IN2_HPHR"},
  3154. {"RDAC2", NULL, "HPH SEQUENCER"},
  3155. {"HPHR_RDAC", "Switch", "RDAC2"},
  3156. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3157. {"HPHR", NULL, "HPHR PGA"},
  3158. /*Amplier playback*/
  3159. {"IN3_AUX", NULL, "VDD_BUCK"},
  3160. {"IN3_AUX", NULL, "CLS_H_PORT"},
  3161. {"EAR_MUX", "RX0", "IN1_HPHL"},
  3162. {"EAR_MUX", "RX2", "IN3_AUX"},
  3163. {"DAC1", "Switch", "EAR_MUX"},
  3164. {"EAR_RDAC", NULL, "DAC1"},
  3165. {"SA SEQUENCER", NULL, "EAR_RDAC"},
  3166. {"EAR_MIXER", "Switch", "SA SEQUENCER"},
  3167. {"EAR PGA", NULL, "EAR_MIXER"},
  3168. {"EAR", NULL, "EAR PGA"},
  3169. {"AUX_MUX", "RX1", "IN2_HPHR"},
  3170. {"AUX_MUX", "RX2", "IN3_AUX"},
  3171. {"DAC2", "Switch", "AUX_MUX"},
  3172. {"AUX_RDAC", NULL, "DAC2"},
  3173. {"SA SEQUENCER", NULL, "AUX_RDAC"},
  3174. {"AUX_MIXER", "Switch", "SA SEQUENCER",},
  3175. {"AUX PGA", NULL, "AUX_MIXER"},
  3176. {"AUX", NULL, "AUX PGA"},
  3177. };
  3178. static ssize_t wcd9378_version_read(struct snd_info_entry *entry,
  3179. void *file_private_data,
  3180. struct file *file,
  3181. char __user *buf, size_t count,
  3182. loff_t pos)
  3183. {
  3184. struct wcd9378_priv *priv;
  3185. char buffer[WCD9378_VERSION_ENTRY_SIZE];
  3186. int len = 0;
  3187. priv = (struct wcd9378_priv *) entry->private_data;
  3188. if (!priv) {
  3189. pr_err("%s: wcd9378 priv is null\n", __func__);
  3190. return -EINVAL;
  3191. }
  3192. switch (priv->version) {
  3193. case WCD9378_VERSION_1_0:
  3194. len = scnprintf(buffer, sizeof(buffer), "WCD9378_1_0\n");
  3195. break;
  3196. default:
  3197. len = scnprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3198. }
  3199. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3200. }
  3201. static struct snd_info_entry_ops wcd9378_info_ops = {
  3202. .read = wcd9378_version_read,
  3203. };
  3204. /*
  3205. * wcd9378_info_create_codec_entry - creates wcd9378 module
  3206. * @codec_root: The parent directory
  3207. * @component: component instance
  3208. *
  3209. * Creates wcd9378 module, version entry under the given
  3210. * parent directory.
  3211. *
  3212. * Return: 0 on success or negative error code on failure.
  3213. */
  3214. int wcd9378_info_create_codec_entry(struct snd_info_entry *codec_root,
  3215. struct snd_soc_component *component)
  3216. {
  3217. struct snd_info_entry *version_entry;
  3218. struct wcd9378_priv *priv;
  3219. struct snd_soc_card *card;
  3220. if (!codec_root || !component)
  3221. return -EINVAL;
  3222. priv = snd_soc_component_get_drvdata(component);
  3223. if (priv->entry) {
  3224. dev_dbg(priv->dev,
  3225. "%s:wcd9378 module already created\n", __func__);
  3226. return 0;
  3227. }
  3228. card = component->card;
  3229. priv->entry = snd_info_create_module_entry(codec_root->module,
  3230. "wcd9378", codec_root);
  3231. if (!priv->entry) {
  3232. dev_dbg(component->dev, "%s: failed to create wcd9378 entry\n",
  3233. __func__);
  3234. return -ENOMEM;
  3235. }
  3236. priv->entry->mode = S_IFDIR | 0555;
  3237. if (snd_info_register(priv->entry) < 0) {
  3238. snd_info_free_entry(priv->entry);
  3239. return -ENOMEM;
  3240. }
  3241. version_entry = snd_info_create_card_entry(card->snd_card,
  3242. "version",
  3243. priv->entry);
  3244. if (!version_entry) {
  3245. dev_dbg(component->dev, "%s: failed to create wcd9378 version entry\n",
  3246. __func__);
  3247. snd_info_free_entry(priv->entry);
  3248. return -ENOMEM;
  3249. }
  3250. version_entry->private_data = priv;
  3251. version_entry->size = WCD9378_VERSION_ENTRY_SIZE;
  3252. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3253. version_entry->c.ops = &wcd9378_info_ops;
  3254. if (snd_info_register(version_entry) < 0) {
  3255. snd_info_free_entry(version_entry);
  3256. snd_info_free_entry(priv->entry);
  3257. return -ENOMEM;
  3258. }
  3259. priv->version_entry = version_entry;
  3260. return 0;
  3261. }
  3262. EXPORT_SYMBOL_GPL(wcd9378_info_create_codec_entry);
  3263. static void wcd9378_class_load(struct snd_soc_component *component)
  3264. {
  3265. /*SMP AMP CLASS LOADING*/
  3266. snd_soc_component_update_bits(component, WCD9378_FUNC_ACT,
  3267. WCD9378_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3268. usleep_range(20000, 20010);
  3269. snd_soc_component_update_bits(component, WCD9378_SMP_AMP_FUNC_STAT,
  3270. WCD9378_SMP_AMP_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3271. /*SMP JACK CLASS LOADING*/
  3272. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_ACT,
  3273. WCD9378_SMP_JACK_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3274. usleep_range(30000, 30010);
  3275. snd_soc_component_update_bits(component, WCD9378_CMT_GRP_MASK,
  3276. WCD9378_CMT_GRP_MASK_CMT_GRP_MASK_MASK, 0x02);
  3277. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_STAT,
  3278. WCD9378_SMP_JACK_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3279. /*SMP MIC0 CLASS LOADING*/
  3280. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_ACT,
  3281. WCD9378_SMP_MIC_CTRL0_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3282. usleep_range(5000, 5010);
  3283. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_STAT,
  3284. WCD9378_SMP_MIC_CTRL0_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3285. /*SMP MIC1 CLASS LOADING*/
  3286. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_ACT,
  3287. WCD9378_SMP_MIC_CTRL1_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3288. usleep_range(5000, 5010);
  3289. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_STAT,
  3290. WCD9378_SMP_MIC_CTRL1_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3291. /*SMP MIC2 CLASS LOADING*/
  3292. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_ACT,
  3293. WCD9378_SMP_MIC_CTRL2_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3294. usleep_range(5000, 5010);
  3295. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_STAT,
  3296. WCD9378_SMP_MIC_CTRL2_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3297. }
  3298. static void wcd9378_micb_value_convert(struct snd_soc_component *component)
  3299. {
  3300. struct wcd9378_priv *wcd9378 =
  3301. snd_soc_component_get_drvdata(component);
  3302. struct wcd9378_pdata *pdata =
  3303. dev_get_platdata(wcd9378->dev);
  3304. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  3305. mb->micb1_usage_val = wcd9378_micb_usage_value_convert(component,
  3306. mb->micb1_mv, MIC_BIAS_1);
  3307. mb->micb2_usage_val = wcd9378_micb_usage_value_convert(component,
  3308. mb->micb2_mv, MIC_BIAS_2);
  3309. mb->micb3_usage_val = wcd9378_micb_usage_value_convert(component,
  3310. mb->micb3_mv, MIC_BIAS_3);
  3311. pr_debug("%s: micb1_usage: 0x%x, micb2_usage: 0x%x, micb3_usage: 0x%x\n", __func__,
  3312. mb->micb1_usage_val, mb->micb2_usage_val, mb->micb3_usage_val);
  3313. }
  3314. static int wcd9378_wcd_mode_check(struct snd_soc_component *component)
  3315. {
  3316. struct wcd9378_priv *wcd9378 =
  3317. snd_soc_component_get_drvdata(component);
  3318. if (snd_soc_component_read(component,
  3319. WCD9378_EFUSE_REG_29)
  3320. & WCD9378_EFUSE_REG_29_PLATFORM_BLOWN_MASK) {
  3321. if (((snd_soc_component_read(component,
  3322. WCD9378_EFUSE_REG_29) &
  3323. WCD9378_EFUSE_REG_29_PLATFORM_MASK) >> 1) == wcd9378->wcd_mode)
  3324. return true;
  3325. else
  3326. return false;
  3327. } else {
  3328. if ((snd_soc_component_read(component, WCD9378_PLATFORM_CTL)
  3329. & WCD9378_PLATFORM_CTL_MODE_MASK) == wcd9378->wcd_mode)
  3330. return true;
  3331. else
  3332. return false;
  3333. }
  3334. return 0;
  3335. }
  3336. static int wcd9378_soc_codec_probe(struct snd_soc_component *component)
  3337. {
  3338. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3339. struct snd_soc_dapm_context *dapm =
  3340. snd_soc_component_get_dapm(component);
  3341. int ret = -EINVAL;
  3342. wcd9378 = snd_soc_component_get_drvdata(component);
  3343. if (!wcd9378)
  3344. return -EINVAL;
  3345. wcd9378->component = component;
  3346. snd_soc_component_init_regmap(component, wcd9378->regmap);
  3347. devm_regmap_qti_debugfs_register(&wcd9378->tx_swr_dev->dev, wcd9378->regmap);
  3348. ret = wcd9378_wcd_mode_check(component);
  3349. if (!ret) {
  3350. dev_err(component->dev, "wcd mode check failed\n");
  3351. ret = -EINVAL;
  3352. goto exit;
  3353. }
  3354. ret = wcd9378_mbhc_init(&wcd9378->mbhc, component);
  3355. if (ret) {
  3356. pr_err("%s: mbhc initialization failed\n", __func__);
  3357. ret = -EINVAL;
  3358. goto exit;
  3359. }
  3360. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3361. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3362. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3363. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3364. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3365. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3366. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3367. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3368. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3369. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3370. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3371. snd_soc_dapm_ignore_suspend(dapm, "ADC1_OUTPUT");
  3372. snd_soc_dapm_ignore_suspend(dapm, "ADC2_OUTPUT");
  3373. snd_soc_dapm_ignore_suspend(dapm, "ADC3_OUTPUT");
  3374. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3375. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3376. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3377. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3378. snd_soc_dapm_sync(dapm);
  3379. wcd_cls_h_init(&wcd9378->clsh_info);
  3380. wcd9378_init_reg(component);
  3381. wcd9378_micb_value_convert(component);
  3382. wcd9378->version = WCD9378_VERSION_1_0;
  3383. /* Register event notifier */
  3384. wcd9378->nblock.notifier_call = wcd9378_event_notify;
  3385. if (wcd9378->register_notifier) {
  3386. ret = wcd9378->register_notifier(wcd9378->handle,
  3387. &wcd9378->nblock,
  3388. true);
  3389. if (ret) {
  3390. dev_err(component->dev,
  3391. "%s: Failed to register notifier %d\n",
  3392. __func__, ret);
  3393. return ret;
  3394. }
  3395. }
  3396. exit:
  3397. return ret;
  3398. }
  3399. static void wcd9378_soc_codec_remove(struct snd_soc_component *component)
  3400. {
  3401. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3402. if (!wcd9378) {
  3403. dev_err(component->dev, "%s: wcd9378 is already NULL\n",
  3404. __func__);
  3405. return;
  3406. }
  3407. if (wcd9378->register_notifier)
  3408. wcd9378->register_notifier(wcd9378->handle,
  3409. &wcd9378->nblock,
  3410. false);
  3411. }
  3412. static int wcd9378_soc_codec_suspend(struct snd_soc_component *component)
  3413. {
  3414. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3415. if (!wcd9378)
  3416. return 0;
  3417. wcd9378->dapm_bias_off = true;
  3418. return 0;
  3419. }
  3420. static int wcd9378_soc_codec_resume(struct snd_soc_component *component)
  3421. {
  3422. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3423. if (!wcd9378)
  3424. return 0;
  3425. wcd9378->dapm_bias_off = false;
  3426. return 0;
  3427. }
  3428. static const struct snd_soc_component_driver soc_codec_dev_wcd9378 = {
  3429. .name = WCD9378_DRV_NAME,
  3430. .probe = wcd9378_soc_codec_probe,
  3431. .remove = wcd9378_soc_codec_remove,
  3432. .controls = wcd9378_snd_controls,
  3433. .num_controls = ARRAY_SIZE(wcd9378_snd_controls),
  3434. .dapm_widgets = wcd9378_dapm_widgets,
  3435. .num_dapm_widgets = ARRAY_SIZE(wcd9378_dapm_widgets),
  3436. .dapm_routes = wcd9378_audio_map,
  3437. .num_dapm_routes = ARRAY_SIZE(wcd9378_audio_map),
  3438. .suspend = wcd9378_soc_codec_suspend,
  3439. .resume = wcd9378_soc_codec_resume,
  3440. };
  3441. static int wcd9378_reset(struct device *dev)
  3442. {
  3443. struct wcd9378_priv *wcd9378 = NULL;
  3444. int rc = 0;
  3445. int value = 0;
  3446. if (!dev)
  3447. return -ENODEV;
  3448. wcd9378 = dev_get_drvdata(dev);
  3449. if (!wcd9378)
  3450. return -EINVAL;
  3451. if (!wcd9378->rst_np) {
  3452. dev_err(dev, "%s: reset gpio device node not specified\n",
  3453. __func__);
  3454. return -EINVAL;
  3455. }
  3456. value = msm_cdc_pinctrl_get_state(wcd9378->rst_np);
  3457. if (value > 0)
  3458. return 0;
  3459. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3460. if (rc) {
  3461. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3462. __func__);
  3463. return -EPROBE_DEFER;
  3464. }
  3465. /* 20us sleep required after pulling the reset gpio to LOW */
  3466. usleep_range(20, 30);
  3467. rc = msm_cdc_pinctrl_select_active_state(wcd9378->rst_np);
  3468. if (rc) {
  3469. dev_err(dev, "%s: wcd active state request fail!\n",
  3470. __func__);
  3471. return -EPROBE_DEFER;
  3472. }
  3473. /* 20us sleep required after pulling the reset gpio to HIGH */
  3474. usleep_range(20, 30);
  3475. return rc;
  3476. }
  3477. static int wcd9378_read_of_property_u32(struct device *dev, const char *name,
  3478. u32 *val)
  3479. {
  3480. int rc = 0;
  3481. rc = of_property_read_u32(dev->of_node, name, val);
  3482. if (rc)
  3483. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3484. __func__, name, dev->of_node->full_name);
  3485. return rc;
  3486. }
  3487. static void wcd9378_dt_parse_micbias_info(struct device *dev,
  3488. struct wcd9378_micbias_setting *mb)
  3489. {
  3490. u32 prop_val = 0;
  3491. int rc = 0;
  3492. /* MB1 */
  3493. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3494. NULL)) {
  3495. rc = wcd9378_read_of_property_u32(dev,
  3496. "qcom,cdc-micbias1-mv",
  3497. &prop_val);
  3498. if (!rc)
  3499. mb->micb1_mv = prop_val;
  3500. } else {
  3501. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3502. __func__);
  3503. }
  3504. /* MB2 */
  3505. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3506. NULL)) {
  3507. rc = wcd9378_read_of_property_u32(dev,
  3508. "qcom,cdc-micbias2-mv",
  3509. &prop_val);
  3510. if (!rc)
  3511. mb->micb2_mv = prop_val;
  3512. } else {
  3513. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3514. __func__);
  3515. }
  3516. /* MB3 */
  3517. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3518. NULL)) {
  3519. rc = wcd9378_read_of_property_u32(dev,
  3520. "qcom,cdc-micbias3-mv",
  3521. &prop_val);
  3522. if (!rc)
  3523. mb->micb3_mv = prop_val;
  3524. } else {
  3525. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3526. __func__);
  3527. }
  3528. }
  3529. static int wcd9378_reset_low(struct device *dev)
  3530. {
  3531. struct wcd9378_priv *wcd9378 = NULL;
  3532. int rc = 0;
  3533. if (!dev)
  3534. return -ENODEV;
  3535. wcd9378 = dev_get_drvdata(dev);
  3536. if (!wcd9378)
  3537. return -EINVAL;
  3538. if (!wcd9378->rst_np) {
  3539. dev_err(dev, "%s: reset gpio device node not specified\n",
  3540. __func__);
  3541. return -EINVAL;
  3542. }
  3543. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3544. if (rc) {
  3545. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3546. __func__);
  3547. return rc;
  3548. }
  3549. /* 20us sleep required after pulling the reset gpio to LOW */
  3550. usleep_range(20, 30);
  3551. return rc;
  3552. }
  3553. struct wcd9378_pdata *wcd9378_populate_dt_data(struct device *dev)
  3554. {
  3555. struct wcd9378_pdata *pdata = NULL;
  3556. pdata = devm_kzalloc(dev, sizeof(struct wcd9378_pdata),
  3557. GFP_KERNEL);
  3558. if (!pdata)
  3559. return NULL;
  3560. pdata->rst_np = of_parse_phandle(dev->of_node,
  3561. "qcom,wcd-rst-gpio-node", 0);
  3562. if (!pdata->rst_np) {
  3563. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3564. __func__, "qcom,wcd-rst-gpio-node",
  3565. dev->of_node->full_name);
  3566. return NULL;
  3567. }
  3568. /* Parse power supplies */
  3569. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3570. &pdata->num_supplies);
  3571. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3572. dev_err(dev, "%s: no power supplies defined for codec\n",
  3573. __func__);
  3574. return NULL;
  3575. }
  3576. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3577. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3578. wcd9378_dt_parse_micbias_info(dev, &pdata->micbias);
  3579. return pdata;
  3580. }
  3581. static struct snd_soc_dai_driver wcd9378_dai[] = {
  3582. {
  3583. .name = "wcd9378_cdc",
  3584. .playback = {
  3585. .stream_name = "WCD9378_AIF Playback",
  3586. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3587. .formats = WCD9378_FORMATS,
  3588. .rate_max = 384000,
  3589. .rate_min = 8000,
  3590. .channels_min = 1,
  3591. .channels_max = 4,
  3592. },
  3593. .capture = {
  3594. .stream_name = "WCD9378_AIF Capture",
  3595. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3596. .formats = WCD9378_FORMATS,
  3597. .rate_max = 384000,
  3598. .rate_min = 8000,
  3599. .channels_min = 1,
  3600. .channels_max = 4,
  3601. },
  3602. },
  3603. };
  3604. static irqreturn_t wcd9378_wd_handle_irq(int irq, void *data)
  3605. {
  3606. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3607. __func__, irq);
  3608. return IRQ_HANDLED;
  3609. }
  3610. static int wcd9378_bind(struct device *dev)
  3611. {
  3612. int ret = 0;
  3613. struct wcd9378_pdata *pdata = dev_get_platdata(dev);
  3614. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3615. /*
  3616. * Add 5msec delay to provide sufficient time for
  3617. * soundwire auto enumeration of slave devices as
  3618. * per HW requirement.
  3619. */
  3620. usleep_range(5000, 5010);
  3621. ret = component_bind_all(dev, wcd9378);
  3622. if (ret) {
  3623. dev_err(dev, "%s: Slave bind failed, ret = %d\n",
  3624. __func__, ret);
  3625. return ret;
  3626. }
  3627. wcd9378->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3628. if (!wcd9378->rx_swr_dev) {
  3629. dev_err(dev, "%s: Could not find RX swr slave device\n",
  3630. __func__);
  3631. ret = -ENODEV;
  3632. goto err;
  3633. }
  3634. wcd9378->rx_swr_dev->paging_support = true;
  3635. wcd9378->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3636. if (!wcd9378->tx_swr_dev) {
  3637. dev_err(dev, "%s: Could not find TX swr slave device\n",
  3638. __func__);
  3639. ret = -ENODEV;
  3640. goto err;
  3641. }
  3642. wcd9378->tx_swr_dev->paging_support = true;
  3643. swr_init_port_params(wcd9378->tx_swr_dev, SWR_NUM_PORTS,
  3644. wcd9378->swr_tx_port_params);
  3645. wcd9378->regmap = devm_regmap_init_swr(wcd9378->tx_swr_dev,
  3646. &wcd9378_regmap_config);
  3647. if (!wcd9378->regmap) {
  3648. dev_err(dev, "%s: Regmap init failed\n",
  3649. __func__);
  3650. goto err;
  3651. }
  3652. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_1, 0xff);
  3653. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_2, 0x0b);
  3654. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_3, 0xff);
  3655. wcd9378_regmap_irq_chip.irq_drv_data = wcd9378;
  3656. wcd9378->irq_info.wcd_regmap_irq_chip = &wcd9378_regmap_irq_chip;
  3657. wcd9378->irq_info.codec_name = "WCD9378";
  3658. wcd9378->irq_info.regmap = wcd9378->regmap;
  3659. wcd9378->irq_info.dev = dev;
  3660. ret = wcd_irq_init(&wcd9378->irq_info, &wcd9378->virq);
  3661. if (ret) {
  3662. dev_err(wcd9378->dev, "%s: IRQ init failed: %d\n",
  3663. __func__, ret);
  3664. goto err;
  3665. }
  3666. dev_err(wcd9378->dev, "%s: wcd irq init done\n",
  3667. __func__);
  3668. wcd9378->tx_swr_dev->slave_irq = wcd9378->virq;
  3669. /* Request for watchdog interrupt */
  3670. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT,
  3671. "HPHR PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3672. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT,
  3673. "HPHL PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3674. wcd_request_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT,
  3675. "AUX PDM WD INT", wcd9378_wd_handle_irq, NULL);
  3676. /* Disable watchdog interrupt for HPH and AUX */
  3677. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT);
  3678. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT);
  3679. wcd_disable_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT);
  3680. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd9378,
  3681. wcd9378_dai, ARRAY_SIZE(wcd9378_dai));
  3682. if (ret) {
  3683. dev_err(dev, "%s: Codec registration failed\n",
  3684. __func__);
  3685. goto err_irq;
  3686. }
  3687. wcd9378->dev_up = true;
  3688. return ret;
  3689. err_irq:
  3690. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3691. err:
  3692. component_unbind_all(dev, wcd9378);
  3693. return ret;
  3694. }
  3695. static void wcd9378_unbind(struct device *dev)
  3696. {
  3697. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3698. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHR_PDM_WD_INT, NULL);
  3699. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_HPHL_PDM_WD_INT, NULL);
  3700. wcd_free_irq(&wcd9378->irq_info, WCD9378_IRQ_AUX_PDM_WD_INT, NULL);
  3701. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3702. snd_soc_unregister_component(dev);
  3703. component_unbind_all(dev, wcd9378);
  3704. }
  3705. static const struct of_device_id wcd9378_dt_match[] = {
  3706. { .compatible = "qcom,wcd9378-codec", .data = "wcd9378"},
  3707. {}
  3708. };
  3709. static const struct component_master_ops wcd9378_comp_ops = {
  3710. .bind = wcd9378_bind,
  3711. .unbind = wcd9378_unbind,
  3712. };
  3713. static int wcd9378_compare_of(struct device *dev, void *data)
  3714. {
  3715. return dev->of_node == data;
  3716. }
  3717. static void wcd9378_release_of(struct device *dev, void *data)
  3718. {
  3719. of_node_put(data);
  3720. }
  3721. static int wcd9378_add_slave_components(struct device *dev,
  3722. struct component_match **matchptr)
  3723. {
  3724. struct device_node *np, *rx_node, *tx_node;
  3725. np = dev->of_node;
  3726. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3727. if (!rx_node) {
  3728. dev_err(dev, "%s: Rx-slave node not defined\n", __func__);
  3729. return -ENODEV;
  3730. }
  3731. of_node_get(rx_node);
  3732. component_match_add_release(dev, matchptr,
  3733. wcd9378_release_of,
  3734. wcd9378_compare_of,
  3735. rx_node);
  3736. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3737. if (!tx_node) {
  3738. dev_err(dev, "%s: Tx-slave node not defined\n", __func__);
  3739. return -ENODEV;
  3740. }
  3741. of_node_get(tx_node);
  3742. component_match_add_release(dev, matchptr,
  3743. wcd9378_release_of,
  3744. wcd9378_compare_of,
  3745. tx_node);
  3746. return 0;
  3747. }
  3748. static int wcd9378_probe(struct platform_device *pdev)
  3749. {
  3750. struct component_match *match = NULL;
  3751. struct wcd9378_priv *wcd9378 = NULL;
  3752. struct wcd9378_pdata *pdata = NULL;
  3753. struct wcd_ctrl_platform_data *plat_data = NULL;
  3754. struct device *dev = &pdev->dev;
  3755. int ret;
  3756. wcd9378 = devm_kzalloc(dev, sizeof(struct wcd9378_priv),
  3757. GFP_KERNEL);
  3758. if (!wcd9378)
  3759. return -ENOMEM;
  3760. dev_set_drvdata(dev, wcd9378);
  3761. wcd9378->dev = dev;
  3762. pdata = wcd9378_populate_dt_data(dev);
  3763. if (!pdata) {
  3764. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3765. return -EINVAL;
  3766. }
  3767. dev->platform_data = pdata;
  3768. wcd9378->rst_np = pdata->rst_np;
  3769. ret = msm_cdc_init_supplies(dev, &wcd9378->supplies,
  3770. pdata->regulator, pdata->num_supplies);
  3771. if (!wcd9378->supplies) {
  3772. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3773. __func__);
  3774. return ret;
  3775. }
  3776. plat_data = dev_get_platdata(dev->parent);
  3777. if (!plat_data) {
  3778. dev_err(dev, "%s: platform data from parent is NULL\n",
  3779. __func__);
  3780. return -EINVAL;
  3781. }
  3782. wcd9378->handle = (void *)plat_data->handle;
  3783. if (!wcd9378->handle) {
  3784. dev_err(dev, "%s: handle is NULL\n", __func__);
  3785. return -EINVAL;
  3786. }
  3787. wcd9378->update_wcd_event = plat_data->update_wcd_event;
  3788. if (!wcd9378->update_wcd_event) {
  3789. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3790. __func__);
  3791. return -EINVAL;
  3792. }
  3793. wcd9378->register_notifier = plat_data->register_notifier;
  3794. if (!wcd9378->register_notifier) {
  3795. dev_err(dev, "%s: register_notifier api is null!\n",
  3796. __func__);
  3797. return -EINVAL;
  3798. }
  3799. ret = of_property_read_u32(dev->of_node, "qcom,wcd-mode",
  3800. &wcd9378->wcd_mode);
  3801. if (ret) {
  3802. dev_dbg(dev, "%s: wcd-mode read failed, use mobile mode\n",
  3803. __func__);
  3804. wcd9378->wcd_mode = WCD9378_MOBILE_MODE;
  3805. }
  3806. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd9378->supplies,
  3807. pdata->regulator,
  3808. pdata->num_supplies);
  3809. if (ret) {
  3810. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3811. __func__);
  3812. return ret;
  3813. }
  3814. ret = wcd9378_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3815. CODEC_RX);
  3816. ret |= wcd9378_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3817. CODEC_TX);
  3818. if (ret) {
  3819. dev_err(dev, "Failed to read port mapping\n");
  3820. goto err;
  3821. }
  3822. ret = wcd9378_parse_port_params(dev, "qcom,swr-tx-port-params",
  3823. CODEC_TX);
  3824. if (ret) {
  3825. dev_err(dev, "Failed to read port params\n");
  3826. goto err;
  3827. }
  3828. mutex_init(&wcd9378->wakeup_lock);
  3829. mutex_init(&wcd9378->micb_lock);
  3830. mutex_init(&wcd9378->sys_usage_lock);
  3831. ret = wcd9378_add_slave_components(dev, &match);
  3832. if (ret)
  3833. goto err_lock_init;
  3834. ret = wcd9378_reset(dev);
  3835. if (ret == -EPROBE_DEFER) {
  3836. dev_err(dev, "%s: wcd reset failed!\n", __func__);
  3837. goto err_lock_init;
  3838. }
  3839. wcd9378->wakeup = wcd9378_wakeup;
  3840. return component_master_add_with_match(dev,
  3841. &wcd9378_comp_ops, match);
  3842. err_lock_init:
  3843. mutex_destroy(&wcd9378->micb_lock);
  3844. mutex_destroy(&wcd9378->wakeup_lock);
  3845. mutex_destroy(&wcd9378->sys_usage_lock);
  3846. err:
  3847. return ret;
  3848. }
  3849. static int wcd9378_remove(struct platform_device *pdev)
  3850. {
  3851. struct wcd9378_priv *wcd9378 = NULL;
  3852. wcd9378 = platform_get_drvdata(pdev);
  3853. component_master_del(&pdev->dev, &wcd9378_comp_ops);
  3854. mutex_destroy(&wcd9378->micb_lock);
  3855. mutex_destroy(&wcd9378->wakeup_lock);
  3856. mutex_destroy(&wcd9378->sys_usage_lock);
  3857. dev_set_drvdata(&pdev->dev, NULL);
  3858. return 0;
  3859. }
  3860. #ifdef CONFIG_PM_SLEEP
  3861. static int wcd9378_suspend(struct device *dev)
  3862. {
  3863. struct wcd9378_priv *wcd9378 = NULL;
  3864. int ret = 0;
  3865. struct wcd9378_pdata *pdata = NULL;
  3866. if (!dev)
  3867. return -ENODEV;
  3868. wcd9378 = dev_get_drvdata(dev);
  3869. if (!wcd9378)
  3870. return -EINVAL;
  3871. pdata = dev_get_platdata(wcd9378->dev);
  3872. if (!pdata) {
  3873. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3874. return -EINVAL;
  3875. }
  3876. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  3877. ret = msm_cdc_disable_ondemand_supply(wcd9378->dev,
  3878. wcd9378->supplies,
  3879. pdata->regulator,
  3880. pdata->num_supplies,
  3881. "cdc-vdd-buck");
  3882. if (ret == -EINVAL) {
  3883. dev_err(dev, "%s: vdd buck is not disabled\n",
  3884. __func__);
  3885. return 0;
  3886. }
  3887. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  3888. }
  3889. if (wcd9378->dapm_bias_off) {
  3890. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3891. wcd9378->supplies,
  3892. pdata->regulator,
  3893. pdata->num_supplies,
  3894. true);
  3895. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3896. }
  3897. return 0;
  3898. }
  3899. static int wcd9378_resume(struct device *dev)
  3900. {
  3901. struct wcd9378_priv *wcd9378 = NULL;
  3902. struct wcd9378_pdata *pdata = NULL;
  3903. if (!dev)
  3904. return -ENODEV;
  3905. wcd9378 = dev_get_drvdata(dev);
  3906. if (!wcd9378)
  3907. return -EINVAL;
  3908. pdata = dev_get_platdata(wcd9378->dev);
  3909. if (!pdata) {
  3910. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3911. return -EINVAL;
  3912. }
  3913. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask)) {
  3914. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3915. wcd9378->supplies,
  3916. pdata->regulator,
  3917. pdata->num_supplies,
  3918. false);
  3919. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3920. }
  3921. return 0;
  3922. }
  3923. static const struct dev_pm_ops wcd9378_dev_pm_ops = {
  3924. .suspend_late = wcd9378_suspend,
  3925. .resume_early = wcd9378_resume,
  3926. };
  3927. #endif
  3928. static struct platform_driver wcd9378_codec_driver = {
  3929. .probe = wcd9378_probe,
  3930. .remove = wcd9378_remove,
  3931. .driver = {
  3932. .name = "wcd9378_codec",
  3933. .of_match_table = of_match_ptr(wcd9378_dt_match),
  3934. #ifdef CONFIG_PM_SLEEP
  3935. .pm = &wcd9378_dev_pm_ops,
  3936. #endif
  3937. .suppress_bind_attrs = true,
  3938. },
  3939. };
  3940. module_platform_driver(wcd9378_codec_driver);
  3941. MODULE_DESCRIPTION("WCD9378 Codec driver");
  3942. MODULE_LICENSE("GPL");