sde_encoder.c 163 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  316. {
  317. struct sde_encoder_virt *sde_enc;
  318. struct msm_compression_info *comp_info;
  319. if (!drm_enc)
  320. return false;
  321. sde_enc = to_sde_encoder_virt(drm_enc);
  322. comp_info = &sde_enc->mode_info.comp_info;
  323. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  324. }
  325. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  326. struct sde_hw_qdss *hw_qdss,
  327. struct sde_encoder_phys *phys, bool enable)
  328. {
  329. if (sde_enc->qdss_status == enable)
  330. return;
  331. sde_enc->qdss_status = enable;
  332. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  333. sde_enc->qdss_status);
  334. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  335. }
  336. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  337. s64 timeout_ms, struct sde_encoder_wait_info *info)
  338. {
  339. int rc = 0;
  340. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  341. ktime_t cur_ktime;
  342. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  343. do {
  344. rc = wait_event_timeout(*(info->wq),
  345. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  346. cur_ktime = ktime_get();
  347. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  348. timeout_ms, atomic_read(info->atomic_cnt));
  349. /* If we timed out, counter is valid and time is less, wait again */
  350. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  351. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  352. return rc;
  353. }
  354. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  355. {
  356. enum sde_rm_topology_name topology;
  357. struct sde_encoder_virt *sde_enc;
  358. struct drm_connector *drm_conn;
  359. if (!drm_enc)
  360. return false;
  361. sde_enc = to_sde_encoder_virt(drm_enc);
  362. if (!sde_enc->cur_master)
  363. return false;
  364. drm_conn = sde_enc->cur_master->connector;
  365. if (!drm_conn)
  366. return false;
  367. topology = sde_connector_get_topology_name(drm_conn);
  368. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  369. return true;
  370. return false;
  371. }
  372. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  373. {
  374. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  375. return sde_enc &&
  376. (sde_enc->disp_info.display_type ==
  377. SDE_CONNECTOR_PRIMARY);
  378. }
  379. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  380. {
  381. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  382. return sde_enc && sde_enc->cur_master &&
  383. sde_enc->cur_master->cont_splash_enabled;
  384. }
  385. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  386. enum sde_intr_idx intr_idx)
  387. {
  388. SDE_EVT32(DRMID(phys_enc->parent),
  389. phys_enc->intf_idx - INTF_0,
  390. phys_enc->hw_pp->idx - PINGPONG_0,
  391. intr_idx);
  392. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  393. if (phys_enc->parent_ops.handle_frame_done)
  394. phys_enc->parent_ops.handle_frame_done(
  395. phys_enc->parent, phys_enc,
  396. SDE_ENCODER_FRAME_EVENT_ERROR);
  397. }
  398. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  399. enum sde_intr_idx intr_idx,
  400. struct sde_encoder_wait_info *wait_info)
  401. {
  402. struct sde_encoder_irq *irq;
  403. u32 irq_status;
  404. int ret, i;
  405. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. /* note: do master / slave checking outside */
  411. /* return EWOULDBLOCK since we know the wait isn't necessary */
  412. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  413. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  416. return -EWOULDBLOCK;
  417. }
  418. if (irq->irq_idx < 0) {
  419. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  420. irq->name, irq->hw_idx);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx);
  423. return 0;
  424. }
  425. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  426. atomic_read(wait_info->atomic_cnt));
  427. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  430. /*
  431. * Some module X may disable interrupt for longer duration
  432. * and it may trigger all interrupts including timer interrupt
  433. * when module X again enable the interrupt.
  434. * That may cause interrupt wait timeout API in this API.
  435. * It is handled by split the wait timer in two halves.
  436. */
  437. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  438. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  439. irq->hw_idx,
  440. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  441. wait_info);
  442. if (ret)
  443. break;
  444. }
  445. if (ret <= 0) {
  446. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  447. irq->irq_idx, true);
  448. if (irq_status) {
  449. unsigned long flags;
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  451. irq->hw_idx, irq->irq_idx,
  452. phys_enc->hw_pp->idx - PINGPONG_0,
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_DEBUG_PHYS(phys_enc,
  455. "done but irq %d not triggered\n",
  456. irq->irq_idx);
  457. local_irq_save(flags);
  458. irq->cb.func(phys_enc, irq->irq_idx);
  459. local_irq_restore(flags);
  460. ret = 0;
  461. } else {
  462. ret = -ETIMEDOUT;
  463. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  464. irq->hw_idx, irq->irq_idx,
  465. phys_enc->hw_pp->idx - PINGPONG_0,
  466. atomic_read(wait_info->atomic_cnt), irq_status,
  467. SDE_EVTLOG_ERROR);
  468. }
  469. } else {
  470. ret = 0;
  471. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  472. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  473. atomic_read(wait_info->atomic_cnt));
  474. }
  475. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  476. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  478. return ret;
  479. }
  480. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  481. enum sde_intr_idx intr_idx)
  482. {
  483. struct sde_encoder_irq *irq;
  484. int ret = 0;
  485. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  486. SDE_ERROR("invalid params\n");
  487. return -EINVAL;
  488. }
  489. irq = &phys_enc->irq[intr_idx];
  490. if (irq->irq_idx >= 0) {
  491. SDE_DEBUG_PHYS(phys_enc,
  492. "skipping already registered irq %s type %d\n",
  493. irq->name, irq->intr_type);
  494. return 0;
  495. }
  496. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  497. irq->intr_type, irq->hw_idx);
  498. if (irq->irq_idx < 0) {
  499. SDE_ERROR_PHYS(phys_enc,
  500. "failed to lookup IRQ index for %s type:%d\n",
  501. irq->name, irq->intr_type);
  502. return -EINVAL;
  503. }
  504. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  505. &irq->cb);
  506. if (ret) {
  507. SDE_ERROR_PHYS(phys_enc,
  508. "failed to register IRQ callback for %s\n",
  509. irq->name);
  510. irq->irq_idx = -EINVAL;
  511. return ret;
  512. }
  513. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  514. if (ret) {
  515. SDE_ERROR_PHYS(phys_enc,
  516. "enable IRQ for intr:%s failed, irq_idx %d\n",
  517. irq->name, irq->irq_idx);
  518. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  519. irq->irq_idx, &irq->cb);
  520. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  521. irq->irq_idx, SDE_EVTLOG_ERROR);
  522. irq->irq_idx = -EINVAL;
  523. return ret;
  524. }
  525. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  526. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  527. irq->name, irq->irq_idx);
  528. return ret;
  529. }
  530. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  531. enum sde_intr_idx intr_idx)
  532. {
  533. struct sde_encoder_irq *irq;
  534. int ret;
  535. if (!phys_enc) {
  536. SDE_ERROR("invalid encoder\n");
  537. return -EINVAL;
  538. }
  539. irq = &phys_enc->irq[intr_idx];
  540. /* silently skip irqs that weren't registered */
  541. if (irq->irq_idx < 0) {
  542. SDE_ERROR(
  543. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  544. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx);
  546. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  547. irq->irq_idx, SDE_EVTLOG_ERROR);
  548. return 0;
  549. }
  550. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  551. if (ret)
  552. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  553. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  554. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  555. &irq->cb);
  556. if (ret)
  557. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  558. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  559. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  560. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  561. irq->irq_idx = -EINVAL;
  562. return 0;
  563. }
  564. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  565. struct sde_encoder_hw_resources *hw_res,
  566. struct drm_connector_state *conn_state)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. if (!hw_res || !drm_enc || !conn_state) {
  572. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  573. !drm_enc, !hw_res, !conn_state);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(drm_enc);
  577. SDE_DEBUG_ENC(sde_enc, "\n");
  578. /* Query resources used by phys encs, expected to be without overlap */
  579. memset(hw_res, 0, sizeof(*hw_res));
  580. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  582. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  583. if (phys && phys->ops.get_hw_resources)
  584. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  585. }
  586. /*
  587. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  588. * called from atomic_check phase. Use the below API to get mode
  589. * information of the temporary conn_state passed
  590. */
  591. sde_connector_state_get_mode_info(conn_state, &mode_info);
  592. hw_res->topology = mode_info.topology;
  593. hw_res->display_type = sde_enc->disp_info.display_type;
  594. }
  595. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  596. {
  597. struct sde_encoder_virt *sde_enc = NULL;
  598. int i = 0;
  599. if (!drm_enc) {
  600. SDE_ERROR("invalid encoder\n");
  601. return;
  602. }
  603. sde_enc = to_sde_encoder_virt(drm_enc);
  604. SDE_DEBUG_ENC(sde_enc, "\n");
  605. mutex_lock(&sde_enc->enc_lock);
  606. sde_rsc_client_destroy(sde_enc->rsc_client);
  607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  608. struct sde_encoder_phys *phys;
  609. phys = sde_enc->phys_vid_encs[i];
  610. if (phys && phys->ops.destroy) {
  611. phys->ops.destroy(phys);
  612. --sde_enc->num_phys_encs;
  613. sde_enc->phys_encs[i] = NULL;
  614. }
  615. phys = sde_enc->phys_cmd_encs[i];
  616. if (phys && phys->ops.destroy) {
  617. phys->ops.destroy(phys);
  618. --sde_enc->num_phys_encs;
  619. sde_enc->phys_encs[i] = NULL;
  620. }
  621. }
  622. if (sde_enc->num_phys_encs)
  623. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  624. sde_enc->num_phys_encs);
  625. sde_enc->num_phys_encs = 0;
  626. mutex_unlock(&sde_enc->enc_lock);
  627. drm_encoder_cleanup(drm_enc);
  628. mutex_destroy(&sde_enc->enc_lock);
  629. kfree(sde_enc->input_handler);
  630. sde_enc->input_handler = NULL;
  631. kfree(sde_enc);
  632. }
  633. void sde_encoder_helper_update_intf_cfg(
  634. struct sde_encoder_phys *phys_enc)
  635. {
  636. struct sde_encoder_virt *sde_enc;
  637. struct sde_hw_intf_cfg_v1 *intf_cfg;
  638. enum sde_3d_blend_mode mode_3d;
  639. if (!phys_enc) {
  640. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  641. return;
  642. }
  643. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  644. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  645. SDE_DEBUG_ENC(sde_enc,
  646. "intf_cfg updated for %d at idx %d\n",
  647. phys_enc->intf_idx,
  648. intf_cfg->intf_count);
  649. /* setup interface configuration */
  650. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  651. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  652. return;
  653. }
  654. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  655. if (phys_enc == sde_enc->cur_master) {
  656. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  657. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  658. else
  659. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  660. }
  661. /* configure this interface as master for split display */
  662. if (phys_enc->split_role == ENC_ROLE_MASTER)
  663. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  664. /* setup which pp blk will connect to this intf */
  665. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  666. phys_enc->hw_intf->ops.bind_pingpong_blk(
  667. phys_enc->hw_intf,
  668. true,
  669. phys_enc->hw_pp->idx);
  670. /*setup merge_3d configuration */
  671. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  672. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  673. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  674. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  675. phys_enc->hw_pp->merge_3d->idx;
  676. if (phys_enc->hw_pp->ops.setup_3d_mode)
  677. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  678. mode_3d);
  679. }
  680. void sde_encoder_helper_split_config(
  681. struct sde_encoder_phys *phys_enc,
  682. enum sde_intf interface)
  683. {
  684. struct sde_encoder_virt *sde_enc;
  685. struct split_pipe_cfg *cfg;
  686. struct sde_hw_mdp *hw_mdptop;
  687. enum sde_rm_topology_name topology;
  688. struct msm_display_info *disp_info;
  689. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  690. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  691. return;
  692. }
  693. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  694. hw_mdptop = phys_enc->hw_mdptop;
  695. disp_info = &sde_enc->disp_info;
  696. cfg = &phys_enc->hw_intf->cfg;
  697. memset(cfg, 0, sizeof(*cfg));
  698. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  699. return;
  700. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  701. cfg->split_link_en = true;
  702. /**
  703. * disable split modes since encoder will be operating in as the only
  704. * encoder, either for the entire use case in the case of, for example,
  705. * single DSI, or for this frame in the case of left/right only partial
  706. * update.
  707. */
  708. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  709. if (hw_mdptop->ops.setup_split_pipe)
  710. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  711. if (hw_mdptop->ops.setup_pp_split)
  712. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  713. return;
  714. }
  715. cfg->en = true;
  716. cfg->mode = phys_enc->intf_mode;
  717. cfg->intf = interface;
  718. if (cfg->en && phys_enc->ops.needs_single_flush &&
  719. phys_enc->ops.needs_single_flush(phys_enc))
  720. cfg->split_flush_en = true;
  721. topology = sde_connector_get_topology_name(phys_enc->connector);
  722. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  723. cfg->pp_split_slave = cfg->intf;
  724. else
  725. cfg->pp_split_slave = INTF_MAX;
  726. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  727. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  728. if (hw_mdptop->ops.setup_split_pipe)
  729. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  730. } else if (sde_enc->hw_pp[0]) {
  731. /*
  732. * slave encoder
  733. * - determine split index from master index,
  734. * assume master is first pp
  735. */
  736. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  737. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  738. cfg->pp_split_index);
  739. if (hw_mdptop->ops.setup_pp_split)
  740. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  741. }
  742. }
  743. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  744. {
  745. struct sde_encoder_virt *sde_enc;
  746. int i = 0;
  747. if (!drm_enc)
  748. return false;
  749. sde_enc = to_sde_encoder_virt(drm_enc);
  750. if (!sde_enc)
  751. return false;
  752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  753. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  754. if (phys && phys->in_clone_mode)
  755. return true;
  756. }
  757. return false;
  758. }
  759. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  760. struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state)
  762. {
  763. const struct drm_display_mode *mode;
  764. struct drm_display_mode *adj_mode;
  765. int i = 0;
  766. int ret = 0;
  767. mode = &crtc_state->mode;
  768. adj_mode = &crtc_state->adjusted_mode;
  769. /* perform atomic check on the first physical encoder (master) */
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys && phys->ops.atomic_check)
  773. ret = phys->ops.atomic_check(phys, crtc_state,
  774. conn_state);
  775. else if (phys && phys->ops.mode_fixup)
  776. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  777. ret = -EINVAL;
  778. if (ret) {
  779. SDE_ERROR_ENC(sde_enc,
  780. "mode unsupported, phys idx %d\n", i);
  781. break;
  782. }
  783. }
  784. return ret;
  785. }
  786. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  787. struct drm_crtc_state *crtc_state,
  788. struct drm_connector_state *conn_state,
  789. struct sde_connector_state *sde_conn_state,
  790. struct sde_crtc_state *sde_crtc_state)
  791. {
  792. int ret = 0;
  793. if (crtc_state->mode_changed || crtc_state->active_changed) {
  794. struct sde_rect mode_roi, roi;
  795. mode_roi.x = 0;
  796. mode_roi.y = 0;
  797. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  798. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  799. if (sde_conn_state->rois.num_rects) {
  800. sde_kms_rect_merge_rectangles(
  801. &sde_conn_state->rois, &roi);
  802. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  803. SDE_ERROR_ENC(sde_enc,
  804. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  805. roi.x, roi.y, roi.w, roi.h);
  806. ret = -EINVAL;
  807. }
  808. }
  809. if (sde_crtc_state->user_roi_list.num_rects) {
  810. sde_kms_rect_merge_rectangles(
  811. &sde_crtc_state->user_roi_list, &roi);
  812. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  813. SDE_ERROR_ENC(sde_enc,
  814. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  815. roi.x, roi.y, roi.w, roi.h);
  816. ret = -EINVAL;
  817. }
  818. }
  819. }
  820. return ret;
  821. }
  822. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  823. struct drm_crtc_state *crtc_state,
  824. struct drm_connector_state *conn_state,
  825. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  826. struct sde_connector *sde_conn,
  827. struct sde_connector_state *sde_conn_state)
  828. {
  829. int ret = 0;
  830. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  831. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  832. struct msm_display_topology *topology = NULL;
  833. ret = sde_connector_get_mode_info(&sde_conn->base,
  834. adj_mode, &sde_conn_state->mode_info);
  835. if (ret) {
  836. SDE_ERROR_ENC(sde_enc,
  837. "failed to get mode info, rc = %d\n", ret);
  838. return ret;
  839. }
  840. if (sde_conn_state->mode_info.comp_info.comp_type &&
  841. sde_conn_state->mode_info.comp_info.comp_ratio >=
  842. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  843. SDE_ERROR_ENC(sde_enc,
  844. "invalid compression ratio: %d\n",
  845. sde_conn_state->mode_info.comp_info.comp_ratio);
  846. ret = -EINVAL;
  847. return ret;
  848. }
  849. /* Reserve dynamic resources, indicating atomic_check phase */
  850. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  851. conn_state, true);
  852. if (ret) {
  853. SDE_ERROR_ENC(sde_enc,
  854. "RM failed to reserve resources, rc = %d\n",
  855. ret);
  856. return ret;
  857. }
  858. /**
  859. * Update connector state with the topology selected for the
  860. * resource set validated. Reset the topology if we are
  861. * de-activating crtc.
  862. */
  863. if (crtc_state->active)
  864. topology = &sde_conn_state->mode_info.topology;
  865. ret = sde_rm_update_topology(conn_state, topology);
  866. if (ret) {
  867. SDE_ERROR_ENC(sde_enc,
  868. "RM failed to update topology, rc: %d\n", ret);
  869. return ret;
  870. }
  871. ret = sde_connector_set_blob_data(conn_state->connector,
  872. conn_state,
  873. CONNECTOR_PROP_SDE_INFO);
  874. if (ret) {
  875. SDE_ERROR_ENC(sde_enc,
  876. "connector failed to update info, rc: %d\n",
  877. ret);
  878. return ret;
  879. }
  880. }
  881. return ret;
  882. }
  883. static int sde_encoder_virt_atomic_check(
  884. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  885. struct drm_connector_state *conn_state)
  886. {
  887. struct sde_encoder_virt *sde_enc;
  888. struct msm_drm_private *priv;
  889. struct sde_kms *sde_kms;
  890. const struct drm_display_mode *mode;
  891. struct drm_display_mode *adj_mode;
  892. struct sde_connector *sde_conn = NULL;
  893. struct sde_connector_state *sde_conn_state = NULL;
  894. struct sde_crtc_state *sde_crtc_state = NULL;
  895. enum sde_rm_topology_name old_top;
  896. int ret = 0;
  897. if (!drm_enc || !crtc_state || !conn_state) {
  898. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  899. !drm_enc, !crtc_state, !conn_state);
  900. return -EINVAL;
  901. }
  902. sde_enc = to_sde_encoder_virt(drm_enc);
  903. SDE_DEBUG_ENC(sde_enc, "\n");
  904. priv = drm_enc->dev->dev_private;
  905. sde_kms = to_sde_kms(priv->kms);
  906. mode = &crtc_state->mode;
  907. adj_mode = &crtc_state->adjusted_mode;
  908. sde_conn = to_sde_connector(conn_state->connector);
  909. sde_conn_state = to_sde_connector_state(conn_state);
  910. sde_crtc_state = to_sde_crtc_state(crtc_state);
  911. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  912. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  913. conn_state);
  914. if (ret)
  915. return ret;
  916. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  917. conn_state, sde_conn_state, sde_crtc_state);
  918. if (ret)
  919. return ret;
  920. /**
  921. * record topology in previous atomic state to be able to handle
  922. * topology transitions correctly.
  923. */
  924. old_top = sde_connector_get_property(conn_state,
  925. CONNECTOR_PROP_TOPOLOGY_NAME);
  926. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  927. if (ret)
  928. return ret;
  929. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  930. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  931. if (ret)
  932. return ret;
  933. ret = sde_connector_roi_v1_check_roi(conn_state);
  934. if (ret) {
  935. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  936. ret);
  937. return ret;
  938. }
  939. drm_mode_set_crtcinfo(adj_mode, 0);
  940. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  941. return ret;
  942. }
  943. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  944. int pic_width, int pic_height)
  945. {
  946. if (!dsc || !pic_width || !pic_height) {
  947. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  948. pic_width, pic_height);
  949. return -EINVAL;
  950. }
  951. if ((pic_width % dsc->slice_width) ||
  952. (pic_height % dsc->slice_height)) {
  953. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  954. pic_width, pic_height,
  955. dsc->slice_width, dsc->slice_height);
  956. return -EINVAL;
  957. }
  958. dsc->pic_width = pic_width;
  959. dsc->pic_height = pic_height;
  960. return 0;
  961. }
  962. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  963. int intf_width)
  964. {
  965. int slice_per_pkt, slice_per_intf;
  966. int bytes_in_slice, total_bytes_per_intf;
  967. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  968. (intf_width < dsc->slice_width)) {
  969. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  970. intf_width, dsc ? dsc->slice_width : -1);
  971. return;
  972. }
  973. slice_per_pkt = dsc->slice_per_pkt;
  974. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  975. /*
  976. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  977. * This can happen during partial update.
  978. */
  979. if (slice_per_pkt > slice_per_intf)
  980. slice_per_pkt = 1;
  981. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  982. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  983. dsc->eol_byte_num = total_bytes_per_intf % 3;
  984. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  985. dsc->bytes_in_slice = bytes_in_slice;
  986. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  987. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  988. }
  989. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  990. int enc_ip_width)
  991. {
  992. int max_ssm_delay, max_se_size, obuf_latency;
  993. int input_ssm_out_latency, base_hs_latency;
  994. int multi_hs_extra_latency, mux_word_size;
  995. /* Hardent core config */
  996. int max_muxword_size = 48;
  997. int output_rate = 64;
  998. int rtl_max_bpc = 10;
  999. int pipeline_latency = 28;
  1000. max_se_size = 4 * (rtl_max_bpc + 1);
  1001. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1002. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1003. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1004. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1005. mux_word_size), dsc->bpp) + 1;
  1006. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1007. + obuf_latency;
  1008. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1009. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1010. multi_hs_extra_latency), dsc->slice_width);
  1011. return 0;
  1012. }
  1013. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1014. struct msm_display_dsc_info *dsc)
  1015. {
  1016. /*
  1017. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1018. * or at the end of the slice. HW internally generates ich_reset at
  1019. * end of the slice line if DSC_MERGE is used or encoder has two
  1020. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1021. * is not used then it will generate ich_reset at the end of slice.
  1022. *
  1023. * Now as per the spec, during one PPS session, position where
  1024. * ich_reset is generated should not change. Now if full-screen frame
  1025. * has more than 1 soft slice then HW will automatically generate
  1026. * ich_reset at the end of slice_line. But for the same panel, if
  1027. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1028. * then HW will generate ich_reset at end of the slice. This is a
  1029. * mismatch. Prevent this by overriding HW's decision.
  1030. */
  1031. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1032. (dsc->slice_width == dsc->pic_width);
  1033. }
  1034. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1035. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1036. u32 common_mode, bool ich_reset, bool enable,
  1037. struct sde_hw_pingpong *hw_dsc_pp)
  1038. {
  1039. if (!enable) {
  1040. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1041. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1042. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1043. hw_dsc->ops.dsc_disable(hw_dsc);
  1044. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1045. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1046. PINGPONG_MAX);
  1047. return;
  1048. }
  1049. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1050. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1051. !hw_pp, !hw_dsc_pp);
  1052. return;
  1053. }
  1054. if (hw_dsc->ops.dsc_config)
  1055. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1056. if (hw_dsc->ops.dsc_config_thresh)
  1057. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1058. if (hw_dsc_pp->ops.setup_dsc)
  1059. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1060. if (hw_dsc->ops.bind_pingpong_blk)
  1061. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1062. if (hw_dsc_pp->ops.enable_dsc)
  1063. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1064. }
  1065. static void _sde_encoder_get_connector_roi(
  1066. struct sde_encoder_virt *sde_enc,
  1067. struct sde_rect *merged_conn_roi)
  1068. {
  1069. struct drm_connector *drm_conn;
  1070. struct sde_connector_state *c_state;
  1071. if (!sde_enc || !merged_conn_roi)
  1072. return;
  1073. drm_conn = sde_enc->phys_encs[0]->connector;
  1074. if (!drm_conn || !drm_conn->state)
  1075. return;
  1076. c_state = to_sde_connector_state(drm_conn->state);
  1077. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1078. }
  1079. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1080. {
  1081. int this_frame_slices;
  1082. int intf_ip_w, enc_ip_w;
  1083. int ich_res, dsc_common_mode = 0;
  1084. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1085. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1086. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1087. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1088. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1089. struct msm_display_dsc_info *dsc = NULL;
  1090. struct sde_hw_ctl *hw_ctl;
  1091. struct sde_ctl_dsc_cfg cfg;
  1092. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1093. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1094. return -EINVAL;
  1095. }
  1096. hw_ctl = enc_master->hw_ctl;
  1097. memset(&cfg, 0, sizeof(cfg));
  1098. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1099. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1100. this_frame_slices = roi->w / dsc->slice_width;
  1101. intf_ip_w = this_frame_slices * dsc->slice_width;
  1102. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1103. enc_ip_w = intf_ip_w;
  1104. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1105. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1106. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1107. dsc_common_mode = DSC_MODE_VIDEO;
  1108. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1109. roi->w, roi->h, dsc_common_mode);
  1110. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1111. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1112. ich_res, true, hw_dsc_pp);
  1113. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1114. /* setup dsc active configuration in the control path */
  1115. if (hw_ctl->ops.setup_dsc_cfg) {
  1116. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1117. SDE_DEBUG_ENC(sde_enc,
  1118. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1119. hw_ctl->idx,
  1120. cfg.dsc_count,
  1121. cfg.dsc[0],
  1122. cfg.dsc[1]);
  1123. }
  1124. if (hw_ctl->ops.update_bitmask_dsc)
  1125. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1126. return 0;
  1127. }
  1128. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1129. struct sde_encoder_kickoff_params *params)
  1130. {
  1131. int this_frame_slices;
  1132. int intf_ip_w, enc_ip_w;
  1133. int ich_res, dsc_common_mode;
  1134. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1135. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1136. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1137. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1138. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1139. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1140. bool half_panel_partial_update;
  1141. struct sde_hw_ctl *hw_ctl = NULL;
  1142. struct sde_ctl_dsc_cfg cfg;
  1143. int i;
  1144. if (!enc_master) {
  1145. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1146. return -EINVAL;
  1147. }
  1148. memset(&cfg, 0, sizeof(cfg));
  1149. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1150. hw_pp[i] = sde_enc->hw_pp[i];
  1151. hw_dsc[i] = sde_enc->hw_dsc[i];
  1152. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1153. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1154. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1155. return -EINVAL;
  1156. }
  1157. }
  1158. hw_ctl = enc_master->hw_ctl;
  1159. half_panel_partial_update =
  1160. hweight_long(params->affected_displays) == 1;
  1161. dsc_common_mode = 0;
  1162. if (!half_panel_partial_update)
  1163. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1164. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1165. dsc_common_mode |= DSC_MODE_VIDEO;
  1166. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1167. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1168. /*
  1169. * Since both DSC use same pic dimension, set same pic dimension
  1170. * to both DSC structures.
  1171. */
  1172. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1173. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1174. this_frame_slices = roi->w / dsc[0].slice_width;
  1175. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1176. if (!half_panel_partial_update)
  1177. intf_ip_w /= 2;
  1178. /*
  1179. * In this topology when both interfaces are active, they have same
  1180. * load so intf_ip_w will be same.
  1181. */
  1182. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1183. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1184. /*
  1185. * In this topology, since there is no dsc_merge, uncompressed input
  1186. * to encoder and interface is same.
  1187. */
  1188. enc_ip_w = intf_ip_w;
  1189. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1190. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1191. /*
  1192. * __is_ich_reset_override_needed should be called only after
  1193. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1194. */
  1195. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1196. half_panel_partial_update, &dsc[0]);
  1197. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1198. roi->w, roi->h, dsc_common_mode);
  1199. for (i = 0; i < sde_enc->num_phys_encs &&
  1200. i < MAX_CHANNELS_PER_ENC; i++) {
  1201. bool active = !!((1 << i) & params->affected_displays);
  1202. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1203. dsc_common_mode, i, active);
  1204. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1205. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1206. if (active) {
  1207. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1208. pr_err("Invalid dsc count:%d\n",
  1209. cfg.dsc_count);
  1210. return -EINVAL;
  1211. }
  1212. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1213. if (hw_ctl->ops.update_bitmask_dsc)
  1214. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1215. hw_dsc[i]->idx, 1);
  1216. }
  1217. }
  1218. /* setup dsc active configuration in the control path */
  1219. if (hw_ctl->ops.setup_dsc_cfg) {
  1220. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1221. SDE_DEBUG_ENC(sde_enc,
  1222. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1223. hw_ctl->idx,
  1224. cfg.dsc_count,
  1225. cfg.dsc[0],
  1226. cfg.dsc[1]);
  1227. }
  1228. return 0;
  1229. }
  1230. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1231. struct sde_encoder_kickoff_params *params)
  1232. {
  1233. int this_frame_slices;
  1234. int intf_ip_w, enc_ip_w;
  1235. int ich_res, dsc_common_mode;
  1236. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1237. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1238. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1239. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1240. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1241. struct msm_display_dsc_info *dsc = NULL;
  1242. bool half_panel_partial_update;
  1243. struct sde_hw_ctl *hw_ctl = NULL;
  1244. struct sde_ctl_dsc_cfg cfg;
  1245. int i;
  1246. if (!enc_master) {
  1247. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1248. return -EINVAL;
  1249. }
  1250. memset(&cfg, 0, sizeof(cfg));
  1251. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1252. hw_pp[i] = sde_enc->hw_pp[i];
  1253. hw_dsc[i] = sde_enc->hw_dsc[i];
  1254. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1255. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1256. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1257. return -EINVAL;
  1258. }
  1259. }
  1260. hw_ctl = enc_master->hw_ctl;
  1261. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1262. half_panel_partial_update =
  1263. hweight_long(params->affected_displays) == 1;
  1264. dsc_common_mode = 0;
  1265. if (!half_panel_partial_update)
  1266. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1267. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1268. dsc_common_mode |= DSC_MODE_VIDEO;
  1269. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1270. this_frame_slices = roi->w / dsc->slice_width;
  1271. intf_ip_w = this_frame_slices * dsc->slice_width;
  1272. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1273. /*
  1274. * dsc merge case: when using 2 encoders for the same stream,
  1275. * no. of slices need to be same on both the encoders.
  1276. */
  1277. enc_ip_w = intf_ip_w / 2;
  1278. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1279. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1280. half_panel_partial_update, dsc);
  1281. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1282. roi->w, roi->h, dsc_common_mode);
  1283. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1284. dsc_common_mode, i, params->affected_displays);
  1285. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1286. ich_res, true, hw_dsc_pp[0]);
  1287. cfg.dsc[0] = hw_dsc[0]->idx;
  1288. cfg.dsc_count++;
  1289. if (hw_ctl->ops.update_bitmask_dsc)
  1290. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1291. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1292. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1293. if (!half_panel_partial_update) {
  1294. cfg.dsc[1] = hw_dsc[1]->idx;
  1295. cfg.dsc_count++;
  1296. if (hw_ctl->ops.update_bitmask_dsc)
  1297. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1298. 1);
  1299. }
  1300. /* setup dsc active configuration in the control path */
  1301. if (hw_ctl->ops.setup_dsc_cfg) {
  1302. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1303. SDE_DEBUG_ENC(sde_enc,
  1304. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1305. hw_ctl->idx,
  1306. cfg.dsc_count,
  1307. cfg.dsc[0],
  1308. cfg.dsc[1]);
  1309. }
  1310. return 0;
  1311. }
  1312. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1313. {
  1314. struct sde_encoder_virt *sde_enc;
  1315. struct drm_connector *drm_conn;
  1316. struct drm_display_mode *adj_mode;
  1317. struct sde_rect roi;
  1318. if (!drm_enc) {
  1319. SDE_ERROR("invalid encoder parameter\n");
  1320. return -EINVAL;
  1321. }
  1322. sde_enc = to_sde_encoder_virt(drm_enc);
  1323. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1324. SDE_ERROR("invalid crtc parameter\n");
  1325. return -EINVAL;
  1326. }
  1327. if (!sde_enc->cur_master) {
  1328. SDE_ERROR("invalid cur_master parameter\n");
  1329. return -EINVAL;
  1330. }
  1331. adj_mode = &sde_enc->cur_master->cached_mode;
  1332. drm_conn = sde_enc->cur_master->connector;
  1333. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1334. if (sde_kms_rect_is_null(&roi)) {
  1335. roi.w = adj_mode->hdisplay;
  1336. roi.h = adj_mode->vdisplay;
  1337. }
  1338. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1339. sizeof(sde_enc->prv_conn_roi));
  1340. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1341. return 0;
  1342. }
  1343. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1344. struct sde_encoder_kickoff_params *params)
  1345. {
  1346. enum sde_rm_topology_name topology;
  1347. struct drm_connector *drm_conn;
  1348. int ret = 0;
  1349. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1350. !sde_enc->phys_encs[0]->connector)
  1351. return -EINVAL;
  1352. drm_conn = sde_enc->phys_encs[0]->connector;
  1353. topology = sde_connector_get_topology_name(drm_conn);
  1354. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1355. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1356. return -EINVAL;
  1357. }
  1358. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1359. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1360. sde_enc->cur_conn_roi.x,
  1361. sde_enc->cur_conn_roi.y,
  1362. sde_enc->cur_conn_roi.w,
  1363. sde_enc->cur_conn_roi.h,
  1364. sde_enc->prv_conn_roi.x,
  1365. sde_enc->prv_conn_roi.y,
  1366. sde_enc->prv_conn_roi.w,
  1367. sde_enc->prv_conn_roi.h,
  1368. sde_enc->cur_master->cached_mode.hdisplay,
  1369. sde_enc->cur_master->cached_mode.vdisplay);
  1370. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1371. &sde_enc->prv_conn_roi))
  1372. return ret;
  1373. switch (topology) {
  1374. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1375. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1376. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1377. break;
  1378. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1379. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1380. break;
  1381. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1382. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1383. break;
  1384. default:
  1385. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1386. topology);
  1387. return -EINVAL;
  1388. }
  1389. return ret;
  1390. }
  1391. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1392. u32 vsync_source, bool is_dummy)
  1393. {
  1394. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1395. struct msm_drm_private *priv;
  1396. struct sde_kms *sde_kms;
  1397. struct sde_hw_mdp *hw_mdptop;
  1398. struct drm_encoder *drm_enc;
  1399. struct sde_encoder_virt *sde_enc;
  1400. int i;
  1401. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1402. if (!sde_enc) {
  1403. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1404. return;
  1405. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1406. SDE_ERROR("invalid num phys enc %d/%d\n",
  1407. sde_enc->num_phys_encs,
  1408. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1409. return;
  1410. }
  1411. drm_enc = &sde_enc->base;
  1412. /* this pointers are checked in virt_enable_helper */
  1413. priv = drm_enc->dev->dev_private;
  1414. sde_kms = to_sde_kms(priv->kms);
  1415. if (!sde_kms) {
  1416. SDE_ERROR("invalid sde_kms\n");
  1417. return;
  1418. }
  1419. hw_mdptop = sde_kms->hw_mdp;
  1420. if (!hw_mdptop) {
  1421. SDE_ERROR("invalid mdptop\n");
  1422. return;
  1423. }
  1424. if (hw_mdptop->ops.setup_vsync_source) {
  1425. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1426. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1427. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1428. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1429. vsync_cfg.vsync_source = vsync_source;
  1430. vsync_cfg.is_dummy = is_dummy;
  1431. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1432. }
  1433. }
  1434. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1435. struct msm_display_info *disp_info, bool is_dummy)
  1436. {
  1437. struct sde_encoder_phys *phys;
  1438. int i;
  1439. u32 vsync_source;
  1440. if (!sde_enc || !disp_info) {
  1441. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1442. sde_enc != NULL, disp_info != NULL);
  1443. return;
  1444. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1445. SDE_ERROR("invalid num phys enc %d/%d\n",
  1446. sde_enc->num_phys_encs,
  1447. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1448. return;
  1449. }
  1450. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1451. if (is_dummy)
  1452. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1453. sde_enc->te_source;
  1454. else if (disp_info->is_te_using_watchdog_timer)
  1455. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1456. else
  1457. vsync_source = sde_enc->te_source;
  1458. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1459. phys = sde_enc->phys_encs[i];
  1460. if (phys && phys->ops.setup_vsync_source)
  1461. phys->ops.setup_vsync_source(phys,
  1462. vsync_source, is_dummy);
  1463. }
  1464. }
  1465. }
  1466. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1467. {
  1468. int i;
  1469. struct sde_hw_pingpong *hw_pp = NULL;
  1470. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1471. struct sde_hw_dsc *hw_dsc = NULL;
  1472. struct sde_hw_ctl *hw_ctl = NULL;
  1473. struct sde_ctl_dsc_cfg cfg;
  1474. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1475. !sde_enc->phys_encs[0]->connector) {
  1476. SDE_ERROR("invalid params %d %d\n",
  1477. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1478. return;
  1479. }
  1480. if (sde_enc->cur_master)
  1481. hw_ctl = sde_enc->cur_master->hw_ctl;
  1482. /* Disable DSC for all the pp's present in this topology */
  1483. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1484. hw_pp = sde_enc->hw_pp[i];
  1485. hw_dsc = sde_enc->hw_dsc[i];
  1486. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1487. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1488. 0, 0, 0, hw_dsc_pp);
  1489. if (hw_dsc)
  1490. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1491. }
  1492. /* Clear the DSC ACTIVE config for this CTL */
  1493. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1494. memset(&cfg, 0, sizeof(cfg));
  1495. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1496. }
  1497. /**
  1498. * Since pending flushes from previous commit get cleared
  1499. * sometime after this point, setting DSC flush bits now
  1500. * will have no effect. Therefore dirty_dsc_ids track which
  1501. * DSC blocks must be flushed for the next trigger.
  1502. */
  1503. }
  1504. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1505. {
  1506. struct sde_encoder_virt *sde_enc;
  1507. struct msm_display_info disp_info;
  1508. if (!drm_enc) {
  1509. pr_err("invalid drm encoder\n");
  1510. return -EINVAL;
  1511. }
  1512. sde_enc = to_sde_encoder_virt(drm_enc);
  1513. sde_encoder_control_te(drm_enc, false);
  1514. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1515. disp_info.is_te_using_watchdog_timer = true;
  1516. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1517. sde_encoder_control_te(drm_enc, true);
  1518. return 0;
  1519. }
  1520. static int _sde_encoder_rsc_client_update_vsync_wait(
  1521. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1522. int wait_vblank_crtc_id)
  1523. {
  1524. int wait_refcount = 0, ret = 0;
  1525. int pipe = -1;
  1526. int wait_count = 0;
  1527. struct drm_crtc *primary_crtc;
  1528. struct drm_crtc *crtc;
  1529. crtc = sde_enc->crtc;
  1530. if (wait_vblank_crtc_id)
  1531. wait_refcount =
  1532. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1533. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1534. SDE_EVTLOG_FUNC_ENTRY);
  1535. if (crtc->base.id != wait_vblank_crtc_id) {
  1536. primary_crtc = drm_crtc_find(drm_enc->dev,
  1537. NULL, wait_vblank_crtc_id);
  1538. if (!primary_crtc) {
  1539. SDE_ERROR_ENC(sde_enc,
  1540. "failed to find primary crtc id %d\n",
  1541. wait_vblank_crtc_id);
  1542. return -EINVAL;
  1543. }
  1544. pipe = drm_crtc_index(primary_crtc);
  1545. }
  1546. /**
  1547. * note: VBLANK is expected to be enabled at this point in
  1548. * resource control state machine if on primary CRTC
  1549. */
  1550. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1551. if (sde_rsc_client_is_state_update_complete(
  1552. sde_enc->rsc_client))
  1553. break;
  1554. if (crtc->base.id == wait_vblank_crtc_id)
  1555. ret = sde_encoder_wait_for_event(drm_enc,
  1556. MSM_ENC_VBLANK);
  1557. else
  1558. drm_wait_one_vblank(drm_enc->dev, pipe);
  1559. if (ret) {
  1560. SDE_ERROR_ENC(sde_enc,
  1561. "wait for vblank failed ret:%d\n", ret);
  1562. /**
  1563. * rsc hardware may hang without vsync. avoid rsc hang
  1564. * by generating the vsync from watchdog timer.
  1565. */
  1566. if (crtc->base.id == wait_vblank_crtc_id)
  1567. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1568. }
  1569. }
  1570. if (wait_count >= MAX_RSC_WAIT)
  1571. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1572. SDE_EVTLOG_ERROR);
  1573. if (wait_refcount)
  1574. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1575. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1576. SDE_EVTLOG_FUNC_EXIT);
  1577. return ret;
  1578. }
  1579. static int _sde_encoder_update_rsc_client(
  1580. struct drm_encoder *drm_enc, bool enable)
  1581. {
  1582. struct sde_encoder_virt *sde_enc;
  1583. struct drm_crtc *crtc;
  1584. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1585. struct sde_rsc_cmd_config *rsc_config;
  1586. int ret, prefill_lines;
  1587. struct msm_display_info *disp_info;
  1588. struct msm_mode_info *mode_info;
  1589. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1590. u32 qsync_mode = 0;
  1591. if (!drm_enc || !drm_enc->dev) {
  1592. SDE_ERROR("invalid encoder arguments\n");
  1593. return -EINVAL;
  1594. }
  1595. sde_enc = to_sde_encoder_virt(drm_enc);
  1596. mode_info = &sde_enc->mode_info;
  1597. crtc = sde_enc->crtc;
  1598. if (!sde_enc->crtc) {
  1599. SDE_ERROR("invalid crtc parameter\n");
  1600. return -EINVAL;
  1601. }
  1602. disp_info = &sde_enc->disp_info;
  1603. rsc_config = &sde_enc->rsc_config;
  1604. if (!sde_enc->rsc_client) {
  1605. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1606. return 0;
  1607. }
  1608. /**
  1609. * only primary command mode panel without Qsync can request CMD state.
  1610. * all other panels/displays can request for VID state including
  1611. * secondary command mode panel.
  1612. * Clone mode encoder can request CLK STATE only.
  1613. */
  1614. if (sde_enc->cur_master)
  1615. qsync_mode = sde_connector_get_qsync_mode(
  1616. sde_enc->cur_master->connector);
  1617. if (sde_encoder_in_clone_mode(drm_enc) ||
  1618. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1619. (disp_info->display_type && qsync_mode))
  1620. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1621. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1622. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1623. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1624. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1625. SDE_EVT32(rsc_state, qsync_mode);
  1626. prefill_lines = mode_info->prefill_lines;
  1627. /* compare specific items and reconfigure the rsc */
  1628. if ((rsc_config->fps != mode_info->frame_rate) ||
  1629. (rsc_config->vtotal != mode_info->vtotal) ||
  1630. (rsc_config->prefill_lines != prefill_lines) ||
  1631. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1632. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1633. rsc_config->fps = mode_info->frame_rate;
  1634. rsc_config->vtotal = mode_info->vtotal;
  1635. rsc_config->prefill_lines = prefill_lines;
  1636. rsc_config->jitter_numer = mode_info->jitter_numer;
  1637. rsc_config->jitter_denom = mode_info->jitter_denom;
  1638. sde_enc->rsc_state_init = false;
  1639. }
  1640. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1641. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1642. /* update it only once */
  1643. sde_enc->rsc_state_init = true;
  1644. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1645. rsc_state, rsc_config, crtc->base.id,
  1646. &wait_vblank_crtc_id);
  1647. } else {
  1648. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1649. rsc_state, NULL, crtc->base.id,
  1650. &wait_vblank_crtc_id);
  1651. }
  1652. /**
  1653. * if RSC performed a state change that requires a VBLANK wait, it will
  1654. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1655. *
  1656. * if we are the primary display, we will need to enable and wait
  1657. * locally since we hold the commit thread
  1658. *
  1659. * if we are an external display, we must send a signal to the primary
  1660. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1661. * by the primary panel's VBLANK signals
  1662. */
  1663. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1664. if (ret) {
  1665. SDE_ERROR_ENC(sde_enc,
  1666. "sde rsc client update failed ret:%d\n", ret);
  1667. return ret;
  1668. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1669. return ret;
  1670. }
  1671. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1672. sde_enc, wait_vblank_crtc_id);
  1673. return ret;
  1674. }
  1675. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1676. {
  1677. struct sde_encoder_virt *sde_enc;
  1678. int i;
  1679. if (!drm_enc) {
  1680. SDE_ERROR("invalid encoder\n");
  1681. return;
  1682. }
  1683. sde_enc = to_sde_encoder_virt(drm_enc);
  1684. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1687. if (phys && phys->ops.irq_control)
  1688. phys->ops.irq_control(phys, enable);
  1689. }
  1690. }
  1691. /* keep track of the userspace vblank during modeset */
  1692. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1693. u32 sw_event)
  1694. {
  1695. struct sde_encoder_virt *sde_enc;
  1696. bool enable;
  1697. int i;
  1698. if (!drm_enc) {
  1699. SDE_ERROR("invalid encoder\n");
  1700. return;
  1701. }
  1702. sde_enc = to_sde_encoder_virt(drm_enc);
  1703. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1704. sw_event, sde_enc->vblank_enabled);
  1705. /* nothing to do if vblank not enabled by userspace */
  1706. if (!sde_enc->vblank_enabled)
  1707. return;
  1708. /* disable vblank on pre_modeset */
  1709. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1710. enable = false;
  1711. /* enable vblank on post_modeset */
  1712. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1713. enable = true;
  1714. else
  1715. return;
  1716. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1717. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1718. if (phys && phys->ops.control_vblank_irq)
  1719. phys->ops.control_vblank_irq(phys, enable);
  1720. }
  1721. }
  1722. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1723. {
  1724. struct sde_encoder_virt *sde_enc;
  1725. if (!drm_enc)
  1726. return NULL;
  1727. sde_enc = to_sde_encoder_virt(drm_enc);
  1728. return sde_enc->rsc_client;
  1729. }
  1730. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1731. bool enable)
  1732. {
  1733. struct msm_drm_private *priv;
  1734. struct sde_kms *sde_kms;
  1735. struct sde_encoder_virt *sde_enc;
  1736. int rc;
  1737. bool is_cmd_mode = false;
  1738. sde_enc = to_sde_encoder_virt(drm_enc);
  1739. priv = drm_enc->dev->dev_private;
  1740. sde_kms = to_sde_kms(priv->kms);
  1741. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1742. is_cmd_mode = true;
  1743. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1744. SDE_EVT32(DRMID(drm_enc), enable);
  1745. if (!sde_enc->cur_master) {
  1746. SDE_ERROR("encoder master not set\n");
  1747. return -EINVAL;
  1748. }
  1749. if (enable) {
  1750. /* enable SDE core clks */
  1751. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1752. if (rc < 0) {
  1753. SDE_ERROR("failed to enable power resource %d\n", rc);
  1754. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1755. return rc;
  1756. }
  1757. sde_enc->elevated_ahb_vote = true;
  1758. /* enable DSI clks */
  1759. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1760. true);
  1761. if (rc) {
  1762. SDE_ERROR("failed to enable clk control %d\n", rc);
  1763. pm_runtime_put_sync(drm_enc->dev->dev);
  1764. return rc;
  1765. }
  1766. /* enable all the irq */
  1767. _sde_encoder_irq_control(drm_enc, true);
  1768. if (is_cmd_mode)
  1769. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1770. } else {
  1771. if (is_cmd_mode)
  1772. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1773. /* disable all the irq */
  1774. _sde_encoder_irq_control(drm_enc, false);
  1775. /* disable DSI clks */
  1776. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1777. /* disable SDE core clks */
  1778. pm_runtime_put_sync(drm_enc->dev->dev);
  1779. }
  1780. return 0;
  1781. }
  1782. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1783. bool enable, u32 frame_count)
  1784. {
  1785. struct sde_encoder_virt *sde_enc;
  1786. int i;
  1787. if (!drm_enc) {
  1788. SDE_ERROR("invalid encoder\n");
  1789. return;
  1790. }
  1791. sde_enc = to_sde_encoder_virt(drm_enc);
  1792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1794. if (!phys || !phys->ops.setup_misr)
  1795. continue;
  1796. phys->ops.setup_misr(phys, enable, frame_count);
  1797. }
  1798. }
  1799. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1800. unsigned int type, unsigned int code, int value)
  1801. {
  1802. struct drm_encoder *drm_enc = NULL;
  1803. struct sde_encoder_virt *sde_enc = NULL;
  1804. struct msm_drm_thread *disp_thread = NULL;
  1805. struct msm_drm_private *priv = NULL;
  1806. if (!handle || !handle->handler || !handle->handler->private) {
  1807. SDE_ERROR("invalid encoder for the input event\n");
  1808. return;
  1809. }
  1810. drm_enc = (struct drm_encoder *)handle->handler->private;
  1811. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1812. SDE_ERROR("invalid parameters\n");
  1813. return;
  1814. }
  1815. priv = drm_enc->dev->dev_private;
  1816. sde_enc = to_sde_encoder_virt(drm_enc);
  1817. if (!sde_enc->crtc || (sde_enc->crtc->index
  1818. >= ARRAY_SIZE(priv->disp_thread))) {
  1819. SDE_DEBUG_ENC(sde_enc,
  1820. "invalid cached CRTC: %d or crtc index: %d\n",
  1821. sde_enc->crtc == NULL,
  1822. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1823. return;
  1824. }
  1825. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1826. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1827. kthread_queue_work(&disp_thread->worker,
  1828. &sde_enc->input_event_work);
  1829. }
  1830. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1831. {
  1832. struct sde_encoder_virt *sde_enc;
  1833. if (!drm_enc) {
  1834. SDE_ERROR("invalid encoder\n");
  1835. return;
  1836. }
  1837. sde_enc = to_sde_encoder_virt(drm_enc);
  1838. /* return early if there is no state change */
  1839. if (sde_enc->idle_pc_enabled == enable)
  1840. return;
  1841. sde_enc->idle_pc_enabled = enable;
  1842. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1843. SDE_EVT32(sde_enc->idle_pc_enabled);
  1844. }
  1845. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1846. u32 sw_event)
  1847. {
  1848. if (kthread_cancel_delayed_work_sync(
  1849. &sde_enc->delayed_off_work))
  1850. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1851. sw_event);
  1852. }
  1853. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1854. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1855. {
  1856. int ret = 0;
  1857. /* cancel delayed off work, if any */
  1858. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1859. mutex_lock(&sde_enc->rc_lock);
  1860. /* return if the resource control is already in ON state */
  1861. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1862. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1863. sw_event);
  1864. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1865. SDE_EVTLOG_FUNC_CASE1);
  1866. goto end;
  1867. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1868. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1869. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1870. sw_event, sde_enc->rc_state);
  1871. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1872. SDE_EVTLOG_ERROR);
  1873. goto end;
  1874. }
  1875. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1876. _sde_encoder_irq_control(drm_enc, true);
  1877. } else {
  1878. /* enable all the clks and resources */
  1879. ret = _sde_encoder_resource_control_helper(drm_enc,
  1880. true);
  1881. if (ret) {
  1882. SDE_ERROR_ENC(sde_enc,
  1883. "sw_event:%d, rc in state %d\n",
  1884. sw_event, sde_enc->rc_state);
  1885. SDE_EVT32(DRMID(drm_enc), sw_event,
  1886. sde_enc->rc_state,
  1887. SDE_EVTLOG_ERROR);
  1888. goto end;
  1889. }
  1890. _sde_encoder_update_rsc_client(drm_enc, true);
  1891. }
  1892. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1893. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1894. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1895. end:
  1896. mutex_unlock(&sde_enc->rc_lock);
  1897. return ret;
  1898. }
  1899. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1900. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1901. struct msm_drm_private *priv)
  1902. {
  1903. unsigned int lp, idle_pc_duration;
  1904. struct msm_drm_thread *disp_thread;
  1905. bool autorefresh_enabled = false;
  1906. if (!sde_enc->crtc) {
  1907. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1908. return -EINVAL;
  1909. }
  1910. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1911. SDE_ERROR("invalid crtc index :%u\n",
  1912. sde_enc->crtc->index);
  1913. return -EINVAL;
  1914. }
  1915. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1916. /*
  1917. * mutex lock is not used as this event happens at interrupt
  1918. * context. And locking is not required as, the other events
  1919. * like KICKOFF and STOP does a wait-for-idle before executing
  1920. * the resource_control
  1921. */
  1922. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1923. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1924. sw_event, sde_enc->rc_state);
  1925. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1926. SDE_EVTLOG_ERROR);
  1927. return -EINVAL;
  1928. }
  1929. /*
  1930. * schedule off work item only when there are no
  1931. * frames pending
  1932. */
  1933. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1934. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1935. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1936. SDE_EVTLOG_FUNC_CASE2);
  1937. return 0;
  1938. }
  1939. /* schedule delayed off work if autorefresh is disabled */
  1940. if (sde_enc->cur_master &&
  1941. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1942. autorefresh_enabled =
  1943. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1944. sde_enc->cur_master);
  1945. /* set idle timeout based on master connector's lp value */
  1946. if (sde_enc->cur_master)
  1947. lp = sde_connector_get_lp(
  1948. sde_enc->cur_master->connector);
  1949. else
  1950. lp = SDE_MODE_DPMS_ON;
  1951. if (lp == SDE_MODE_DPMS_LP2)
  1952. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1953. else
  1954. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1955. if (!autorefresh_enabled)
  1956. kthread_mod_delayed_work(
  1957. &disp_thread->worker,
  1958. &sde_enc->delayed_off_work,
  1959. msecs_to_jiffies(idle_pc_duration));
  1960. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1961. autorefresh_enabled,
  1962. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1963. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1964. sw_event);
  1965. return 0;
  1966. }
  1967. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1968. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1969. {
  1970. /* cancel delayed off work, if any */
  1971. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1972. mutex_lock(&sde_enc->rc_lock);
  1973. if (is_vid_mode &&
  1974. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1975. _sde_encoder_irq_control(drm_enc, true);
  1976. }
  1977. /* skip if is already OFF or IDLE, resources are off already */
  1978. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1979. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1980. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1981. sw_event, sde_enc->rc_state);
  1982. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1983. SDE_EVTLOG_FUNC_CASE3);
  1984. goto end;
  1985. }
  1986. /**
  1987. * IRQs are still enabled currently, which allows wait for
  1988. * VBLANK which RSC may require to correctly transition to OFF
  1989. */
  1990. _sde_encoder_update_rsc_client(drm_enc, false);
  1991. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1992. SDE_ENC_RC_STATE_PRE_OFF,
  1993. SDE_EVTLOG_FUNC_CASE3);
  1994. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1995. end:
  1996. mutex_unlock(&sde_enc->rc_lock);
  1997. return 0;
  1998. }
  1999. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2000. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2001. {
  2002. int ret = 0;
  2003. /* cancel vsync event work and timer */
  2004. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2005. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2006. del_timer_sync(&sde_enc->vsync_event_timer);
  2007. mutex_lock(&sde_enc->rc_lock);
  2008. /* return if the resource control is already in OFF state */
  2009. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2010. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2011. sw_event);
  2012. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2013. SDE_EVTLOG_FUNC_CASE4);
  2014. goto end;
  2015. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2016. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2017. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2018. sw_event, sde_enc->rc_state);
  2019. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2020. SDE_EVTLOG_ERROR);
  2021. ret = -EINVAL;
  2022. goto end;
  2023. }
  2024. /**
  2025. * expect to arrive here only if in either idle state or pre-off
  2026. * and in IDLE state the resources are already disabled
  2027. */
  2028. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2029. _sde_encoder_resource_control_helper(drm_enc, false);
  2030. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2031. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2032. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2033. end:
  2034. mutex_unlock(&sde_enc->rc_lock);
  2035. return ret;
  2036. }
  2037. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2038. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2039. {
  2040. int ret = 0;
  2041. /* cancel delayed off work, if any */
  2042. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2043. mutex_lock(&sde_enc->rc_lock);
  2044. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2045. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2046. sw_event);
  2047. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2048. SDE_EVTLOG_FUNC_CASE5);
  2049. goto end;
  2050. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2051. /* enable all the clks and resources */
  2052. ret = _sde_encoder_resource_control_helper(drm_enc,
  2053. true);
  2054. if (ret) {
  2055. SDE_ERROR_ENC(sde_enc,
  2056. "sw_event:%d, rc in state %d\n",
  2057. sw_event, sde_enc->rc_state);
  2058. SDE_EVT32(DRMID(drm_enc), sw_event,
  2059. sde_enc->rc_state,
  2060. SDE_EVTLOG_ERROR);
  2061. goto end;
  2062. }
  2063. _sde_encoder_update_rsc_client(drm_enc, true);
  2064. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2065. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2066. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2067. }
  2068. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2069. if (ret && ret != -EWOULDBLOCK) {
  2070. SDE_ERROR_ENC(sde_enc,
  2071. "wait for commit done returned %d\n",
  2072. ret);
  2073. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2074. ret, SDE_EVTLOG_ERROR);
  2075. ret = -EINVAL;
  2076. goto end;
  2077. }
  2078. _sde_encoder_irq_control(drm_enc, false);
  2079. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2082. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2083. end:
  2084. mutex_unlock(&sde_enc->rc_lock);
  2085. return ret;
  2086. }
  2087. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2088. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2089. {
  2090. int ret = 0;
  2091. mutex_lock(&sde_enc->rc_lock);
  2092. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2093. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2094. sw_event);
  2095. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2096. SDE_EVTLOG_FUNC_CASE5);
  2097. goto end;
  2098. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2099. SDE_ERROR_ENC(sde_enc,
  2100. "sw_event:%d, rc:%d !MODESET state\n",
  2101. sw_event, sde_enc->rc_state);
  2102. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2103. SDE_EVTLOG_ERROR);
  2104. ret = -EINVAL;
  2105. goto end;
  2106. }
  2107. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2108. _sde_encoder_irq_control(drm_enc, true);
  2109. _sde_encoder_update_rsc_client(drm_enc, true);
  2110. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2111. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2112. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2113. end:
  2114. mutex_unlock(&sde_enc->rc_lock);
  2115. return ret;
  2116. }
  2117. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2118. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2119. {
  2120. mutex_lock(&sde_enc->rc_lock);
  2121. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2122. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2123. sw_event, sde_enc->rc_state);
  2124. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2125. SDE_EVTLOG_ERROR);
  2126. goto end;
  2127. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2128. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2129. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2130. sde_crtc_frame_pending(sde_enc->crtc),
  2131. SDE_EVTLOG_ERROR);
  2132. goto end;
  2133. }
  2134. if (is_vid_mode) {
  2135. _sde_encoder_irq_control(drm_enc, false);
  2136. } else {
  2137. /* disable all the clks and resources */
  2138. _sde_encoder_update_rsc_client(drm_enc, false);
  2139. _sde_encoder_resource_control_helper(drm_enc, false);
  2140. }
  2141. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2142. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2143. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2144. end:
  2145. mutex_unlock(&sde_enc->rc_lock);
  2146. return 0;
  2147. }
  2148. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2149. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2150. struct msm_drm_private *priv, bool is_vid_mode)
  2151. {
  2152. bool autorefresh_enabled = false;
  2153. struct msm_drm_thread *disp_thread;
  2154. int ret = 0;
  2155. if (!sde_enc->crtc ||
  2156. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2157. SDE_DEBUG_ENC(sde_enc,
  2158. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2159. sde_enc->crtc == NULL,
  2160. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2161. sw_event);
  2162. return -EINVAL;
  2163. }
  2164. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2165. mutex_lock(&sde_enc->rc_lock);
  2166. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2167. if (sde_enc->cur_master &&
  2168. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2169. autorefresh_enabled =
  2170. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2171. sde_enc->cur_master);
  2172. if (autorefresh_enabled) {
  2173. SDE_DEBUG_ENC(sde_enc,
  2174. "not handling early wakeup since auto refresh is enabled\n");
  2175. goto end;
  2176. }
  2177. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2178. kthread_mod_delayed_work(&disp_thread->worker,
  2179. &sde_enc->delayed_off_work,
  2180. msecs_to_jiffies(
  2181. IDLE_POWERCOLLAPSE_DURATION));
  2182. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2183. /* enable all the clks and resources */
  2184. ret = _sde_encoder_resource_control_helper(drm_enc,
  2185. true);
  2186. if (ret) {
  2187. SDE_ERROR_ENC(sde_enc,
  2188. "sw_event:%d, rc in state %d\n",
  2189. sw_event, sde_enc->rc_state);
  2190. SDE_EVT32(DRMID(drm_enc), sw_event,
  2191. sde_enc->rc_state,
  2192. SDE_EVTLOG_ERROR);
  2193. goto end;
  2194. }
  2195. _sde_encoder_update_rsc_client(drm_enc, true);
  2196. /*
  2197. * In some cases, commit comes with slight delay
  2198. * (> 80 ms)after early wake up, prevent clock switch
  2199. * off to avoid jank in next update. So, increase the
  2200. * command mode idle timeout sufficiently to prevent
  2201. * such case.
  2202. */
  2203. kthread_mod_delayed_work(&disp_thread->worker,
  2204. &sde_enc->delayed_off_work,
  2205. msecs_to_jiffies(
  2206. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2207. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2208. }
  2209. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2210. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2211. end:
  2212. mutex_unlock(&sde_enc->rc_lock);
  2213. return ret;
  2214. }
  2215. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2216. u32 sw_event)
  2217. {
  2218. struct sde_encoder_virt *sde_enc;
  2219. struct msm_drm_private *priv;
  2220. int ret = 0;
  2221. bool is_vid_mode = false;
  2222. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2223. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2224. sw_event);
  2225. return -EINVAL;
  2226. }
  2227. sde_enc = to_sde_encoder_virt(drm_enc);
  2228. priv = drm_enc->dev->dev_private;
  2229. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2230. is_vid_mode = true;
  2231. /*
  2232. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2233. * events and return early for other events (ie wb display).
  2234. */
  2235. if (!sde_enc->idle_pc_enabled &&
  2236. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2237. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2238. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2239. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2240. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2241. return 0;
  2242. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2243. sw_event, sde_enc->idle_pc_enabled);
  2244. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2245. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2246. switch (sw_event) {
  2247. case SDE_ENC_RC_EVENT_KICKOFF:
  2248. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2249. is_vid_mode);
  2250. break;
  2251. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2252. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2253. priv);
  2254. break;
  2255. case SDE_ENC_RC_EVENT_PRE_STOP:
  2256. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2257. is_vid_mode);
  2258. break;
  2259. case SDE_ENC_RC_EVENT_STOP:
  2260. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2261. break;
  2262. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2263. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2264. break;
  2265. case SDE_ENC_RC_EVENT_POST_MODESET:
  2266. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2267. break;
  2268. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2269. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2270. is_vid_mode);
  2271. break;
  2272. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2273. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2274. priv, is_vid_mode);
  2275. break;
  2276. default:
  2277. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2278. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2279. break;
  2280. }
  2281. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2282. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2283. return ret;
  2284. }
  2285. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2286. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2287. {
  2288. int i = 0;
  2289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2290. if (intf_mode == INTF_MODE_CMD)
  2291. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2292. else if (intf_mode == INTF_MODE_VIDEO)
  2293. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2294. _sde_encoder_update_rsc_client(drm_enc, true);
  2295. if (intf_mode == INTF_MODE_CMD) {
  2296. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2297. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2298. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2299. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2300. msm_is_mode_seamless_poms(adj_mode),
  2301. SDE_EVTLOG_FUNC_CASE1);
  2302. } else if (intf_mode == INTF_MODE_VIDEO) {
  2303. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2304. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2305. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2306. msm_is_mode_seamless_poms(adj_mode),
  2307. SDE_EVTLOG_FUNC_CASE2);
  2308. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2309. }
  2310. }
  2311. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2312. struct drm_display_mode *mode,
  2313. struct drm_display_mode *adj_mode)
  2314. {
  2315. struct sde_encoder_virt *sde_enc;
  2316. struct msm_drm_private *priv;
  2317. struct sde_kms *sde_kms;
  2318. struct list_head *connector_list;
  2319. struct drm_connector *conn = NULL, *conn_iter;
  2320. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2321. struct sde_rm_hw_request request_hw;
  2322. enum sde_intf_mode intf_mode;
  2323. bool is_cmd_mode = false;
  2324. int i = 0, ret;
  2325. if (!drm_enc) {
  2326. SDE_ERROR("invalid encoder\n");
  2327. return;
  2328. }
  2329. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2330. SDE_ERROR("power resource is not enabled\n");
  2331. return;
  2332. }
  2333. sde_enc = to_sde_encoder_virt(drm_enc);
  2334. SDE_DEBUG_ENC(sde_enc, "\n");
  2335. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2336. is_cmd_mode = true;
  2337. priv = drm_enc->dev->dev_private;
  2338. sde_kms = to_sde_kms(priv->kms);
  2339. connector_list = &sde_kms->dev->mode_config.connector_list;
  2340. SDE_EVT32(DRMID(drm_enc));
  2341. /*
  2342. * cache the crtc in sde_enc on enable for duration of use case
  2343. * for correctly servicing asynchronous irq events and timers
  2344. */
  2345. if (!drm_enc->crtc) {
  2346. SDE_ERROR("invalid crtc\n");
  2347. return;
  2348. }
  2349. sde_enc->crtc = drm_enc->crtc;
  2350. list_for_each_entry(conn_iter, connector_list, head)
  2351. if (conn_iter->encoder == drm_enc)
  2352. conn = conn_iter;
  2353. if (!conn) {
  2354. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2355. return;
  2356. } else if (!conn->state) {
  2357. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2358. return;
  2359. }
  2360. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2361. /* store the mode_info */
  2362. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2363. /* release resources before seamless mode change */
  2364. if (msm_is_mode_seamless_dms(adj_mode) ||
  2365. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2366. is_cmd_mode)) {
  2367. /* restore resource state before releasing them */
  2368. ret = sde_encoder_resource_control(drm_enc,
  2369. SDE_ENC_RC_EVENT_PRE_MODESET);
  2370. if (ret) {
  2371. SDE_ERROR_ENC(sde_enc,
  2372. "sde resource control failed: %d\n",
  2373. ret);
  2374. return;
  2375. }
  2376. /*
  2377. * Disable dsc before switch the mode and after pre_modeset,
  2378. * to guarantee that previous kickoff finished.
  2379. */
  2380. _sde_encoder_dsc_disable(sde_enc);
  2381. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2382. _sde_encoder_modeset_helper_locked(drm_enc,
  2383. SDE_ENC_RC_EVENT_PRE_MODESET);
  2384. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2385. }
  2386. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2387. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2388. conn->state, false);
  2389. if (ret) {
  2390. SDE_ERROR_ENC(sde_enc,
  2391. "failed to reserve hw resources, %d\n", ret);
  2392. return;
  2393. }
  2394. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2395. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2396. sde_enc->hw_pp[i] = NULL;
  2397. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2398. break;
  2399. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2400. }
  2401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2402. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2403. if (phys) {
  2404. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2405. SDE_HW_BLK_QDSS);
  2406. for (i = 0; i < QDSS_MAX; i++) {
  2407. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2408. phys->hw_qdss =
  2409. (struct sde_hw_qdss *)qdss_iter.hw;
  2410. break;
  2411. }
  2412. }
  2413. }
  2414. }
  2415. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2416. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2417. sde_enc->hw_dsc[i] = NULL;
  2418. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2419. break;
  2420. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2421. }
  2422. /* Get PP for DSC configuration */
  2423. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2424. sde_enc->hw_dsc_pp[i] = NULL;
  2425. if (!sde_enc->hw_dsc[i])
  2426. continue;
  2427. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2428. request_hw.type = SDE_HW_BLK_PINGPONG;
  2429. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2430. break;
  2431. sde_enc->hw_dsc_pp[i] =
  2432. (struct sde_hw_pingpong *) request_hw.hw;
  2433. }
  2434. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2435. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2436. if (phys) {
  2437. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2438. SDE_ERROR_ENC(sde_enc,
  2439. "invalid pingpong block for the encoder\n");
  2440. return;
  2441. }
  2442. phys->hw_pp = sde_enc->hw_pp[i];
  2443. phys->connector = conn->state->connector;
  2444. if (phys->ops.mode_set)
  2445. phys->ops.mode_set(phys, mode, adj_mode);
  2446. }
  2447. }
  2448. /* update resources after seamless mode change */
  2449. if (msm_is_mode_seamless_dms(adj_mode) ||
  2450. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2451. is_cmd_mode))
  2452. sde_encoder_resource_control(&sde_enc->base,
  2453. SDE_ENC_RC_EVENT_POST_MODESET);
  2454. else if (msm_is_mode_seamless_poms(adj_mode))
  2455. _sde_encoder_modeset_helper_locked(drm_enc,
  2456. SDE_ENC_RC_EVENT_POST_MODESET);
  2457. }
  2458. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2459. {
  2460. struct sde_encoder_virt *sde_enc;
  2461. struct sde_encoder_phys *phys;
  2462. int i;
  2463. if (!drm_enc) {
  2464. SDE_ERROR("invalid parameters\n");
  2465. return;
  2466. }
  2467. sde_enc = to_sde_encoder_virt(drm_enc);
  2468. if (!sde_enc) {
  2469. SDE_ERROR("invalid sde encoder\n");
  2470. return;
  2471. }
  2472. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2473. phys = sde_enc->phys_encs[i];
  2474. if (phys && phys->ops.control_te)
  2475. phys->ops.control_te(phys, enable);
  2476. }
  2477. }
  2478. static int _sde_encoder_input_connect(struct input_handler *handler,
  2479. struct input_dev *dev, const struct input_device_id *id)
  2480. {
  2481. struct input_handle *handle;
  2482. int rc = 0;
  2483. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2484. if (!handle)
  2485. return -ENOMEM;
  2486. handle->dev = dev;
  2487. handle->handler = handler;
  2488. handle->name = handler->name;
  2489. rc = input_register_handle(handle);
  2490. if (rc) {
  2491. pr_err("failed to register input handle\n");
  2492. goto error;
  2493. }
  2494. rc = input_open_device(handle);
  2495. if (rc) {
  2496. pr_err("failed to open input device\n");
  2497. goto error_unregister;
  2498. }
  2499. return 0;
  2500. error_unregister:
  2501. input_unregister_handle(handle);
  2502. error:
  2503. kfree(handle);
  2504. return rc;
  2505. }
  2506. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2507. {
  2508. input_close_device(handle);
  2509. input_unregister_handle(handle);
  2510. kfree(handle);
  2511. }
  2512. /**
  2513. * Structure for specifying event parameters on which to receive callbacks.
  2514. * This structure will trigger a callback in case of a touch event (specified by
  2515. * EV_ABS) where there is a change in X and Y coordinates,
  2516. */
  2517. static const struct input_device_id sde_input_ids[] = {
  2518. {
  2519. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2520. .evbit = { BIT_MASK(EV_ABS) },
  2521. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2522. BIT_MASK(ABS_MT_POSITION_X) |
  2523. BIT_MASK(ABS_MT_POSITION_Y) },
  2524. },
  2525. { },
  2526. };
  2527. static int _sde_encoder_input_handler_register(
  2528. struct input_handler *input_handler)
  2529. {
  2530. int rc = 0;
  2531. rc = input_register_handler(input_handler);
  2532. if (rc) {
  2533. pr_err("input_register_handler failed, rc= %d\n", rc);
  2534. kfree(input_handler);
  2535. return rc;
  2536. }
  2537. return rc;
  2538. }
  2539. static int _sde_encoder_input_handler(
  2540. struct sde_encoder_virt *sde_enc)
  2541. {
  2542. struct input_handler *input_handler = NULL;
  2543. int rc = 0;
  2544. if (sde_enc->input_handler) {
  2545. SDE_ERROR_ENC(sde_enc,
  2546. "input_handle is active. unexpected\n");
  2547. return -EINVAL;
  2548. }
  2549. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2550. if (!input_handler)
  2551. return -ENOMEM;
  2552. input_handler->event = sde_encoder_input_event_handler;
  2553. input_handler->connect = _sde_encoder_input_connect;
  2554. input_handler->disconnect = _sde_encoder_input_disconnect;
  2555. input_handler->name = "sde";
  2556. input_handler->id_table = sde_input_ids;
  2557. input_handler->private = sde_enc;
  2558. sde_enc->input_handler = input_handler;
  2559. return rc;
  2560. }
  2561. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2562. {
  2563. struct sde_encoder_virt *sde_enc = NULL;
  2564. struct msm_drm_private *priv;
  2565. struct sde_kms *sde_kms;
  2566. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2567. SDE_ERROR("invalid parameters\n");
  2568. return;
  2569. }
  2570. priv = drm_enc->dev->dev_private;
  2571. sde_kms = to_sde_kms(priv->kms);
  2572. if (!sde_kms) {
  2573. SDE_ERROR("invalid sde_kms\n");
  2574. return;
  2575. }
  2576. sde_enc = to_sde_encoder_virt(drm_enc);
  2577. if (!sde_enc || !sde_enc->cur_master) {
  2578. SDE_DEBUG("invalid sde encoder/master\n");
  2579. return;
  2580. }
  2581. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2582. sde_enc->cur_master->hw_mdptop &&
  2583. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2584. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2585. sde_enc->cur_master->hw_mdptop);
  2586. if (sde_enc->cur_master->hw_mdptop &&
  2587. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2588. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2589. sde_enc->cur_master->hw_mdptop,
  2590. sde_kms->catalog);
  2591. if (sde_enc->cur_master->hw_ctl &&
  2592. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2593. !sde_enc->cur_master->cont_splash_enabled)
  2594. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2595. sde_enc->cur_master->hw_ctl,
  2596. &sde_enc->cur_master->intf_cfg_v1);
  2597. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2598. sde_encoder_control_te(drm_enc, true);
  2599. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2600. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2601. }
  2602. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2603. {
  2604. struct sde_encoder_virt *sde_enc = NULL;
  2605. int i;
  2606. if (!drm_enc) {
  2607. SDE_ERROR("invalid encoder\n");
  2608. return;
  2609. }
  2610. sde_enc = to_sde_encoder_virt(drm_enc);
  2611. if (!sde_enc->cur_master) {
  2612. SDE_DEBUG("virt encoder has no master\n");
  2613. return;
  2614. }
  2615. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2616. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2617. sde_enc->idle_pc_restore = true;
  2618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2620. if (!phys)
  2621. continue;
  2622. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2623. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2624. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2625. phys->ops.restore(phys);
  2626. }
  2627. if (sde_enc->cur_master->ops.restore)
  2628. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2629. _sde_encoder_virt_enable_helper(drm_enc);
  2630. }
  2631. static void sde_encoder_off_work(struct kthread_work *work)
  2632. {
  2633. struct sde_encoder_virt *sde_enc = container_of(work,
  2634. struct sde_encoder_virt, delayed_off_work.work);
  2635. struct drm_encoder *drm_enc;
  2636. if (!sde_enc) {
  2637. SDE_ERROR("invalid sde encoder\n");
  2638. return;
  2639. }
  2640. drm_enc = &sde_enc->base;
  2641. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2642. sde_encoder_idle_request(drm_enc);
  2643. SDE_ATRACE_END("sde_encoder_off_work");
  2644. }
  2645. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2646. {
  2647. struct sde_encoder_virt *sde_enc = NULL;
  2648. int i, ret = 0;
  2649. struct msm_compression_info *comp_info = NULL;
  2650. struct drm_display_mode *cur_mode = NULL;
  2651. struct msm_display_info *disp_info;
  2652. if (!drm_enc) {
  2653. SDE_ERROR("invalid encoder\n");
  2654. return;
  2655. }
  2656. sde_enc = to_sde_encoder_virt(drm_enc);
  2657. disp_info = &sde_enc->disp_info;
  2658. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2659. SDE_ERROR("power resource is not enabled\n");
  2660. return;
  2661. }
  2662. if (drm_enc->crtc && !sde_enc->crtc)
  2663. sde_enc->crtc = drm_enc->crtc;
  2664. comp_info = &sde_enc->mode_info.comp_info;
  2665. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2666. SDE_DEBUG_ENC(sde_enc, "\n");
  2667. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2668. sde_enc->cur_master = NULL;
  2669. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2670. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2671. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2672. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2673. sde_enc->cur_master = phys;
  2674. break;
  2675. }
  2676. }
  2677. if (!sde_enc->cur_master) {
  2678. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2679. return;
  2680. }
  2681. /* register input handler if not already registered */
  2682. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2683. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2684. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2685. ret = _sde_encoder_input_handler_register(
  2686. sde_enc->input_handler);
  2687. if (ret)
  2688. SDE_ERROR(
  2689. "input handler registration failed, rc = %d\n", ret);
  2690. }
  2691. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2692. || msm_is_mode_seamless_dms(cur_mode)
  2693. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2694. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2695. sde_encoder_off_work);
  2696. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2697. if (ret) {
  2698. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2699. ret);
  2700. return;
  2701. }
  2702. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2703. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2704. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2705. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2706. if (!phys)
  2707. continue;
  2708. phys->comp_type = comp_info->comp_type;
  2709. phys->comp_ratio = comp_info->comp_ratio;
  2710. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2711. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2712. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2713. phys->dsc_extra_pclk_cycle_cnt =
  2714. comp_info->dsc_info.pclk_per_line;
  2715. phys->dsc_extra_disp_width =
  2716. comp_info->dsc_info.extra_width;
  2717. }
  2718. if (phys != sde_enc->cur_master) {
  2719. /**
  2720. * on DMS request, the encoder will be enabled
  2721. * already. Invoke restore to reconfigure the
  2722. * new mode.
  2723. */
  2724. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2725. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2726. phys->ops.restore)
  2727. phys->ops.restore(phys);
  2728. else if (phys->ops.enable)
  2729. phys->ops.enable(phys);
  2730. }
  2731. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2732. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2733. phys->ops.setup_misr(phys, true,
  2734. sde_enc->misr_frame_count);
  2735. }
  2736. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2737. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2738. sde_enc->cur_master->ops.restore)
  2739. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2740. else if (sde_enc->cur_master->ops.enable)
  2741. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2742. _sde_encoder_virt_enable_helper(drm_enc);
  2743. }
  2744. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2745. {
  2746. struct sde_encoder_virt *sde_enc = NULL;
  2747. struct msm_drm_private *priv;
  2748. struct sde_kms *sde_kms;
  2749. enum sde_intf_mode intf_mode;
  2750. int i = 0;
  2751. if (!drm_enc) {
  2752. SDE_ERROR("invalid encoder\n");
  2753. return;
  2754. } else if (!drm_enc->dev) {
  2755. SDE_ERROR("invalid dev\n");
  2756. return;
  2757. } else if (!drm_enc->dev->dev_private) {
  2758. SDE_ERROR("invalid dev_private\n");
  2759. return;
  2760. }
  2761. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2762. SDE_ERROR("power resource is not enabled\n");
  2763. return;
  2764. }
  2765. sde_enc = to_sde_encoder_virt(drm_enc);
  2766. SDE_DEBUG_ENC(sde_enc, "\n");
  2767. priv = drm_enc->dev->dev_private;
  2768. sde_kms = to_sde_kms(priv->kms);
  2769. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2770. SDE_EVT32(DRMID(drm_enc));
  2771. /* wait for idle */
  2772. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2773. if (sde_enc->input_handler)
  2774. input_unregister_handler(sde_enc->input_handler);
  2775. /*
  2776. * For primary command mode and video mode encoders, execute the
  2777. * resource control pre-stop operations before the physical encoders
  2778. * are disabled, to allow the rsc to transition its states properly.
  2779. *
  2780. * For other encoder types, rsc should not be enabled until after
  2781. * they have been fully disabled, so delay the pre-stop operations
  2782. * until after the physical disable calls have returned.
  2783. */
  2784. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2785. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2786. sde_encoder_resource_control(drm_enc,
  2787. SDE_ENC_RC_EVENT_PRE_STOP);
  2788. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2789. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2790. if (phys && phys->ops.disable)
  2791. phys->ops.disable(phys);
  2792. }
  2793. } else {
  2794. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2795. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2796. if (phys && phys->ops.disable)
  2797. phys->ops.disable(phys);
  2798. }
  2799. sde_encoder_resource_control(drm_enc,
  2800. SDE_ENC_RC_EVENT_PRE_STOP);
  2801. }
  2802. /*
  2803. * disable dsc after the transfer is complete (for command mode)
  2804. * and after physical encoder is disabled, to make sure timing
  2805. * engine is already disabled (for video mode).
  2806. */
  2807. _sde_encoder_dsc_disable(sde_enc);
  2808. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2809. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2810. if (sde_enc->phys_encs[i]) {
  2811. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2812. sde_enc->phys_encs[i]->connector = NULL;
  2813. }
  2814. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2815. }
  2816. sde_enc->cur_master = NULL;
  2817. /*
  2818. * clear the cached crtc in sde_enc on use case finish, after all the
  2819. * outstanding events and timers have been completed
  2820. */
  2821. sde_enc->crtc = NULL;
  2822. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2823. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2824. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2825. }
  2826. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2827. struct sde_encoder_phys_wb *wb_enc)
  2828. {
  2829. struct sde_encoder_virt *sde_enc;
  2830. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2831. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2832. if (wb_enc) {
  2833. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2834. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2835. false, phys_enc->hw_pp->idx);
  2836. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2837. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2838. phys_enc->hw_ctl,
  2839. wb_enc->hw_wb->idx, true);
  2840. }
  2841. } else {
  2842. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2843. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2844. phys_enc->hw_intf, false,
  2845. phys_enc->hw_pp->idx);
  2846. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2847. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2848. phys_enc->hw_ctl,
  2849. phys_enc->hw_intf->idx, true);
  2850. }
  2851. }
  2852. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2853. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2854. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2855. phys_enc->hw_pp->merge_3d)
  2856. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2857. phys_enc->hw_ctl,
  2858. phys_enc->hw_pp->merge_3d->idx, true);
  2859. }
  2860. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2861. phys_enc->hw_pp) {
  2862. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2863. false, phys_enc->hw_pp->idx);
  2864. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2865. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2866. phys_enc->hw_ctl,
  2867. phys_enc->hw_cdm->idx, true);
  2868. }
  2869. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2870. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2871. phys_enc->hw_ctl->ops.reset_post_disable)
  2872. phys_enc->hw_ctl->ops.reset_post_disable(
  2873. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2874. phys_enc->hw_pp->merge_3d ?
  2875. phys_enc->hw_pp->merge_3d->idx : 0);
  2876. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2877. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2878. }
  2879. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2880. enum sde_intf_type type, u32 controller_id)
  2881. {
  2882. int i = 0;
  2883. for (i = 0; i < catalog->intf_count; i++) {
  2884. if (catalog->intf[i].type == type
  2885. && catalog->intf[i].controller_id == controller_id) {
  2886. return catalog->intf[i].id;
  2887. }
  2888. }
  2889. return INTF_MAX;
  2890. }
  2891. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2892. enum sde_intf_type type, u32 controller_id)
  2893. {
  2894. if (controller_id < catalog->wb_count)
  2895. return catalog->wb[controller_id].id;
  2896. return WB_MAX;
  2897. }
  2898. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2899. struct drm_crtc *crtc)
  2900. {
  2901. struct sde_hw_uidle *uidle;
  2902. struct sde_uidle_cntr cntr;
  2903. struct sde_uidle_status status;
  2904. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2905. pr_err("invalid params %d %d\n",
  2906. !sde_kms, !crtc);
  2907. return;
  2908. }
  2909. /* check if perf counters are enabled and setup */
  2910. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2911. return;
  2912. uidle = sde_kms->hw_uidle;
  2913. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2914. && uidle->ops.uidle_get_status) {
  2915. uidle->ops.uidle_get_status(uidle, &status);
  2916. trace_sde_perf_uidle_status(
  2917. crtc->base.id,
  2918. status.uidle_danger_status_0,
  2919. status.uidle_danger_status_1,
  2920. status.uidle_safe_status_0,
  2921. status.uidle_safe_status_1,
  2922. status.uidle_idle_status_0,
  2923. status.uidle_idle_status_1,
  2924. status.uidle_fal_status_0,
  2925. status.uidle_fal_status_1,
  2926. status.uidle_status,
  2927. status.uidle_en_fal10);
  2928. }
  2929. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2930. && uidle->ops.uidle_get_cntr) {
  2931. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2932. trace_sde_perf_uidle_cntr(
  2933. crtc->base.id,
  2934. cntr.fal1_gate_cntr,
  2935. cntr.fal10_gate_cntr,
  2936. cntr.fal_wait_gate_cntr,
  2937. cntr.fal1_num_transitions_cntr,
  2938. cntr.fal10_num_transitions_cntr,
  2939. cntr.min_gate_cntr,
  2940. cntr.max_gate_cntr);
  2941. }
  2942. }
  2943. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2944. struct sde_encoder_phys *phy_enc)
  2945. {
  2946. struct sde_encoder_virt *sde_enc = NULL;
  2947. unsigned long lock_flags;
  2948. if (!drm_enc || !phy_enc)
  2949. return;
  2950. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2951. sde_enc = to_sde_encoder_virt(drm_enc);
  2952. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2953. if (sde_enc->crtc_vblank_cb)
  2954. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2955. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2956. if (phy_enc->sde_kms &&
  2957. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2958. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2959. atomic_inc(&phy_enc->vsync_cnt);
  2960. SDE_ATRACE_END("encoder_vblank_callback");
  2961. }
  2962. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2963. struct sde_encoder_phys *phy_enc)
  2964. {
  2965. if (!phy_enc)
  2966. return;
  2967. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2968. atomic_inc(&phy_enc->underrun_cnt);
  2969. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2970. trace_sde_encoder_underrun(DRMID(drm_enc),
  2971. atomic_read(&phy_enc->underrun_cnt));
  2972. SDE_DBG_CTRL("stop_ftrace");
  2973. SDE_DBG_CTRL("panic_underrun");
  2974. SDE_ATRACE_END("encoder_underrun_callback");
  2975. }
  2976. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2977. void (*vbl_cb)(void *), void *vbl_data)
  2978. {
  2979. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2980. unsigned long lock_flags;
  2981. bool enable;
  2982. int i;
  2983. enable = vbl_cb ? true : false;
  2984. if (!drm_enc) {
  2985. SDE_ERROR("invalid encoder\n");
  2986. return;
  2987. }
  2988. SDE_DEBUG_ENC(sde_enc, "\n");
  2989. SDE_EVT32(DRMID(drm_enc), enable);
  2990. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2991. sde_enc->crtc_vblank_cb = vbl_cb;
  2992. sde_enc->crtc_vblank_cb_data = vbl_data;
  2993. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2994. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2995. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2996. if (phys && phys->ops.control_vblank_irq)
  2997. phys->ops.control_vblank_irq(phys, enable);
  2998. }
  2999. sde_enc->vblank_enabled = enable;
  3000. }
  3001. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3002. void (*frame_event_cb)(void *, u32 event),
  3003. struct drm_crtc *crtc)
  3004. {
  3005. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3006. unsigned long lock_flags;
  3007. bool enable;
  3008. enable = frame_event_cb ? true : false;
  3009. if (!drm_enc) {
  3010. SDE_ERROR("invalid encoder\n");
  3011. return;
  3012. }
  3013. SDE_DEBUG_ENC(sde_enc, "\n");
  3014. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3015. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3016. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3017. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3018. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3019. }
  3020. static void sde_encoder_frame_done_callback(
  3021. struct drm_encoder *drm_enc,
  3022. struct sde_encoder_phys *ready_phys, u32 event)
  3023. {
  3024. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3025. unsigned int i;
  3026. bool trigger = true;
  3027. bool is_cmd_mode = false;
  3028. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3029. if (!drm_enc || !sde_enc->cur_master) {
  3030. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3031. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3032. return;
  3033. }
  3034. sde_enc->crtc_frame_event_cb_data.connector =
  3035. sde_enc->cur_master->connector;
  3036. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3037. is_cmd_mode = true;
  3038. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3039. | SDE_ENCODER_FRAME_EVENT_ERROR
  3040. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3041. if (ready_phys->connector)
  3042. topology = sde_connector_get_topology_name(
  3043. ready_phys->connector);
  3044. /* One of the physical encoders has become idle */
  3045. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3046. if (sde_enc->phys_encs[i] == ready_phys) {
  3047. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3048. atomic_read(&sde_enc->frame_done_cnt[i]));
  3049. if (!atomic_add_unless(
  3050. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3051. SDE_EVT32(DRMID(drm_enc), event,
  3052. ready_phys->intf_idx,
  3053. SDE_EVTLOG_ERROR);
  3054. SDE_ERROR_ENC(sde_enc,
  3055. "intf idx:%d, event:%d\n",
  3056. ready_phys->intf_idx, event);
  3057. return;
  3058. }
  3059. }
  3060. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3061. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3062. trigger = false;
  3063. }
  3064. if (trigger) {
  3065. sde_encoder_resource_control(drm_enc,
  3066. SDE_ENC_RC_EVENT_FRAME_DONE);
  3067. if (sde_enc->crtc_frame_event_cb)
  3068. sde_enc->crtc_frame_event_cb(
  3069. &sde_enc->crtc_frame_event_cb_data,
  3070. event);
  3071. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3072. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3073. }
  3074. } else if (sde_enc->crtc_frame_event_cb) {
  3075. if (!is_cmd_mode)
  3076. sde_encoder_resource_control(drm_enc,
  3077. SDE_ENC_RC_EVENT_FRAME_DONE);
  3078. sde_enc->crtc_frame_event_cb(
  3079. &sde_enc->crtc_frame_event_cb_data, event);
  3080. }
  3081. }
  3082. static void sde_encoder_get_qsync_fps_callback(
  3083. struct drm_encoder *drm_enc,
  3084. u32 *qsync_fps)
  3085. {
  3086. struct msm_display_info *disp_info;
  3087. struct sde_encoder_virt *sde_enc;
  3088. if (!qsync_fps)
  3089. return;
  3090. *qsync_fps = 0;
  3091. if (!drm_enc) {
  3092. SDE_ERROR("invalid drm encoder\n");
  3093. return;
  3094. }
  3095. sde_enc = to_sde_encoder_virt(drm_enc);
  3096. disp_info = &sde_enc->disp_info;
  3097. *qsync_fps = disp_info->qsync_min_fps;
  3098. }
  3099. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3100. {
  3101. struct sde_encoder_virt *sde_enc;
  3102. if (!drm_enc) {
  3103. SDE_ERROR("invalid drm encoder\n");
  3104. return -EINVAL;
  3105. }
  3106. sde_enc = to_sde_encoder_virt(drm_enc);
  3107. sde_encoder_resource_control(&sde_enc->base,
  3108. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3109. return 0;
  3110. }
  3111. /**
  3112. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3113. * drm_enc: Pointer to drm encoder structure
  3114. * phys: Pointer to physical encoder structure
  3115. * extra_flush: Additional bit mask to include in flush trigger
  3116. */
  3117. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3118. struct sde_encoder_phys *phys,
  3119. struct sde_ctl_flush_cfg *extra_flush)
  3120. {
  3121. struct sde_hw_ctl *ctl;
  3122. unsigned long lock_flags;
  3123. struct sde_encoder_virt *sde_enc;
  3124. int pend_ret_fence_cnt;
  3125. struct sde_connector *c_conn;
  3126. if (!drm_enc || !phys) {
  3127. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3128. !drm_enc, !phys);
  3129. return;
  3130. }
  3131. sde_enc = to_sde_encoder_virt(drm_enc);
  3132. c_conn = to_sde_connector(phys->connector);
  3133. if (!phys->hw_pp) {
  3134. SDE_ERROR("invalid pingpong hw\n");
  3135. return;
  3136. }
  3137. ctl = phys->hw_ctl;
  3138. if (!ctl || !phys->ops.trigger_flush) {
  3139. SDE_ERROR("missing ctl/trigger cb\n");
  3140. return;
  3141. }
  3142. if (phys->split_role == ENC_ROLE_SKIP) {
  3143. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3144. "skip flush pp%d ctl%d\n",
  3145. phys->hw_pp->idx - PINGPONG_0,
  3146. ctl->idx - CTL_0);
  3147. return;
  3148. }
  3149. /* update pending counts and trigger kickoff ctl flush atomically */
  3150. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3151. if (phys->ops.is_master && phys->ops.is_master(phys))
  3152. atomic_inc(&phys->pending_retire_fence_cnt);
  3153. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3154. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3155. ctl->ops.update_bitmask_periph) {
  3156. /* perform peripheral flush on every frame update for dp dsc */
  3157. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3158. phys->comp_ratio && c_conn->ops.update_pps) {
  3159. c_conn->ops.update_pps(phys->connector, NULL,
  3160. c_conn->display);
  3161. ctl->ops.update_bitmask_periph(ctl,
  3162. phys->hw_intf->idx, 1);
  3163. }
  3164. if (sde_enc->dynamic_hdr_updated)
  3165. ctl->ops.update_bitmask_periph(ctl,
  3166. phys->hw_intf->idx, 1);
  3167. }
  3168. if ((extra_flush && extra_flush->pending_flush_mask)
  3169. && ctl->ops.update_pending_flush)
  3170. ctl->ops.update_pending_flush(ctl, extra_flush);
  3171. phys->ops.trigger_flush(phys);
  3172. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3173. if (ctl->ops.get_pending_flush) {
  3174. struct sde_ctl_flush_cfg pending_flush = {0,};
  3175. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3176. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3177. ctl->idx - CTL_0,
  3178. pending_flush.pending_flush_mask,
  3179. pend_ret_fence_cnt);
  3180. } else {
  3181. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3182. ctl->idx - CTL_0,
  3183. pend_ret_fence_cnt);
  3184. }
  3185. }
  3186. /**
  3187. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3188. * phys: Pointer to physical encoder structure
  3189. */
  3190. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3191. {
  3192. struct sde_hw_ctl *ctl;
  3193. struct sde_encoder_virt *sde_enc;
  3194. if (!phys) {
  3195. SDE_ERROR("invalid argument(s)\n");
  3196. return;
  3197. }
  3198. if (!phys->hw_pp) {
  3199. SDE_ERROR("invalid pingpong hw\n");
  3200. return;
  3201. }
  3202. if (!phys->parent) {
  3203. SDE_ERROR("invalid parent\n");
  3204. return;
  3205. }
  3206. /* avoid ctrl start for encoder in clone mode */
  3207. if (phys->in_clone_mode)
  3208. return;
  3209. ctl = phys->hw_ctl;
  3210. sde_enc = to_sde_encoder_virt(phys->parent);
  3211. if (phys->split_role == ENC_ROLE_SKIP) {
  3212. SDE_DEBUG_ENC(sde_enc,
  3213. "skip start pp%d ctl%d\n",
  3214. phys->hw_pp->idx - PINGPONG_0,
  3215. ctl->idx - CTL_0);
  3216. return;
  3217. }
  3218. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3219. phys->ops.trigger_start(phys);
  3220. }
  3221. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3222. {
  3223. struct sde_hw_ctl *ctl;
  3224. if (!phys_enc) {
  3225. SDE_ERROR("invalid encoder\n");
  3226. return;
  3227. }
  3228. ctl = phys_enc->hw_ctl;
  3229. if (ctl && ctl->ops.trigger_flush)
  3230. ctl->ops.trigger_flush(ctl);
  3231. }
  3232. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3233. {
  3234. struct sde_hw_ctl *ctl;
  3235. if (!phys_enc) {
  3236. SDE_ERROR("invalid encoder\n");
  3237. return;
  3238. }
  3239. ctl = phys_enc->hw_ctl;
  3240. if (ctl && ctl->ops.trigger_start) {
  3241. ctl->ops.trigger_start(ctl);
  3242. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3243. }
  3244. }
  3245. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3246. {
  3247. struct sde_encoder_virt *sde_enc;
  3248. struct sde_connector *sde_con;
  3249. void *sde_con_disp;
  3250. struct sde_hw_ctl *ctl;
  3251. int rc;
  3252. if (!phys_enc) {
  3253. SDE_ERROR("invalid encoder\n");
  3254. return;
  3255. }
  3256. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3257. ctl = phys_enc->hw_ctl;
  3258. if (!ctl || !ctl->ops.reset)
  3259. return;
  3260. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3261. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3262. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3263. phys_enc->connector) {
  3264. sde_con = to_sde_connector(phys_enc->connector);
  3265. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3266. if (sde_con->ops.soft_reset) {
  3267. rc = sde_con->ops.soft_reset(sde_con_disp);
  3268. if (rc) {
  3269. SDE_ERROR_ENC(sde_enc,
  3270. "connector soft reset failure\n");
  3271. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3272. "panic");
  3273. }
  3274. }
  3275. }
  3276. phys_enc->enable_state = SDE_ENC_ENABLED;
  3277. }
  3278. /**
  3279. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3280. * Iterate through the physical encoders and perform consolidated flush
  3281. * and/or control start triggering as needed. This is done in the virtual
  3282. * encoder rather than the individual physical ones in order to handle
  3283. * use cases that require visibility into multiple physical encoders at
  3284. * a time.
  3285. * sde_enc: Pointer to virtual encoder structure
  3286. */
  3287. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3288. {
  3289. struct sde_hw_ctl *ctl;
  3290. uint32_t i;
  3291. struct sde_ctl_flush_cfg pending_flush = {0,};
  3292. u32 pending_kickoff_cnt;
  3293. struct msm_drm_private *priv = NULL;
  3294. struct sde_kms *sde_kms = NULL;
  3295. bool is_vid_mode = false;
  3296. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3297. if (!sde_enc) {
  3298. SDE_ERROR("invalid encoder\n");
  3299. return;
  3300. }
  3301. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3302. is_vid_mode = true;
  3303. /* don't perform flush/start operations for slave encoders */
  3304. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3305. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3306. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3307. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3308. continue;
  3309. ctl = phys->hw_ctl;
  3310. if (!ctl)
  3311. continue;
  3312. if (phys->connector)
  3313. topology = sde_connector_get_topology_name(
  3314. phys->connector);
  3315. if (!phys->ops.needs_single_flush ||
  3316. !phys->ops.needs_single_flush(phys)) {
  3317. if (ctl->ops.reg_dma_flush)
  3318. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3319. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3320. } else if (ctl->ops.get_pending_flush) {
  3321. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3322. }
  3323. }
  3324. /* for split flush, combine pending flush masks and send to master */
  3325. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3326. ctl = sde_enc->cur_master->hw_ctl;
  3327. if (ctl->ops.reg_dma_flush)
  3328. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3329. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3330. &pending_flush);
  3331. }
  3332. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3333. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3334. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3335. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3336. continue;
  3337. if (!phys->ops.needs_single_flush ||
  3338. !phys->ops.needs_single_flush(phys)) {
  3339. pending_kickoff_cnt =
  3340. sde_encoder_phys_inc_pending(phys);
  3341. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3342. } else {
  3343. pending_kickoff_cnt =
  3344. sde_encoder_phys_inc_pending(phys);
  3345. SDE_EVT32(pending_kickoff_cnt,
  3346. pending_flush.pending_flush_mask,
  3347. SDE_EVTLOG_FUNC_CASE2);
  3348. }
  3349. }
  3350. if (sde_enc->misr_enable)
  3351. sde_encoder_misr_configure(&sde_enc->base, true,
  3352. sde_enc->misr_frame_count);
  3353. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3354. if (crtc_misr_info.misr_enable)
  3355. sde_crtc_misr_setup(sde_enc->crtc, true,
  3356. crtc_misr_info.misr_frame_count);
  3357. _sde_encoder_trigger_start(sde_enc->cur_master);
  3358. if (sde_enc->elevated_ahb_vote) {
  3359. priv = sde_enc->base.dev->dev_private;
  3360. if (priv != NULL) {
  3361. sde_kms = to_sde_kms(priv->kms);
  3362. if (sde_kms != NULL) {
  3363. sde_power_scale_reg_bus(&priv->phandle,
  3364. VOTE_INDEX_LOW,
  3365. false);
  3366. }
  3367. }
  3368. sde_enc->elevated_ahb_vote = false;
  3369. }
  3370. }
  3371. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3372. struct drm_encoder *drm_enc,
  3373. unsigned long *affected_displays,
  3374. int num_active_phys)
  3375. {
  3376. struct sde_encoder_virt *sde_enc;
  3377. struct sde_encoder_phys *master;
  3378. enum sde_rm_topology_name topology;
  3379. bool is_right_only;
  3380. if (!drm_enc || !affected_displays)
  3381. return;
  3382. sde_enc = to_sde_encoder_virt(drm_enc);
  3383. master = sde_enc->cur_master;
  3384. if (!master || !master->connector)
  3385. return;
  3386. topology = sde_connector_get_topology_name(master->connector);
  3387. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3388. return;
  3389. /*
  3390. * For pingpong split, the slave pingpong won't generate IRQs. For
  3391. * right-only updates, we can't swap pingpongs, or simply swap the
  3392. * master/slave assignment, we actually have to swap the interfaces
  3393. * so that the master physical encoder will use a pingpong/interface
  3394. * that generates irqs on which to wait.
  3395. */
  3396. is_right_only = !test_bit(0, affected_displays) &&
  3397. test_bit(1, affected_displays);
  3398. if (is_right_only && !sde_enc->intfs_swapped) {
  3399. /* right-only update swap interfaces */
  3400. swap(sde_enc->phys_encs[0]->intf_idx,
  3401. sde_enc->phys_encs[1]->intf_idx);
  3402. sde_enc->intfs_swapped = true;
  3403. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3404. /* left-only or full update, swap back */
  3405. swap(sde_enc->phys_encs[0]->intf_idx,
  3406. sde_enc->phys_encs[1]->intf_idx);
  3407. sde_enc->intfs_swapped = false;
  3408. }
  3409. SDE_DEBUG_ENC(sde_enc,
  3410. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3411. is_right_only, sde_enc->intfs_swapped,
  3412. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3413. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3414. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3415. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3416. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3417. *affected_displays);
  3418. /* ppsplit always uses master since ppslave invalid for irqs*/
  3419. if (num_active_phys == 1)
  3420. *affected_displays = BIT(0);
  3421. }
  3422. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3423. struct sde_encoder_kickoff_params *params)
  3424. {
  3425. struct sde_encoder_virt *sde_enc;
  3426. struct sde_encoder_phys *phys;
  3427. int i, num_active_phys;
  3428. bool master_assigned = false;
  3429. if (!drm_enc || !params)
  3430. return;
  3431. sde_enc = to_sde_encoder_virt(drm_enc);
  3432. if (sde_enc->num_phys_encs <= 1)
  3433. return;
  3434. /* count bits set */
  3435. num_active_phys = hweight_long(params->affected_displays);
  3436. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3437. params->affected_displays, num_active_phys);
  3438. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3439. num_active_phys);
  3440. /* for left/right only update, ppsplit master switches interface */
  3441. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3442. &params->affected_displays, num_active_phys);
  3443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3444. enum sde_enc_split_role prv_role, new_role;
  3445. bool active = false;
  3446. phys = sde_enc->phys_encs[i];
  3447. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3448. continue;
  3449. active = test_bit(i, &params->affected_displays);
  3450. prv_role = phys->split_role;
  3451. if (active && num_active_phys == 1)
  3452. new_role = ENC_ROLE_SOLO;
  3453. else if (active && !master_assigned)
  3454. new_role = ENC_ROLE_MASTER;
  3455. else if (active)
  3456. new_role = ENC_ROLE_SLAVE;
  3457. else
  3458. new_role = ENC_ROLE_SKIP;
  3459. phys->ops.update_split_role(phys, new_role);
  3460. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3461. sde_enc->cur_master = phys;
  3462. master_assigned = true;
  3463. }
  3464. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3465. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3466. phys->split_role, active);
  3467. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3468. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3469. phys->split_role, active, num_active_phys);
  3470. }
  3471. }
  3472. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3473. {
  3474. struct sde_encoder_virt *sde_enc;
  3475. struct msm_display_info *disp_info;
  3476. if (!drm_enc) {
  3477. SDE_ERROR("invalid encoder\n");
  3478. return false;
  3479. }
  3480. sde_enc = to_sde_encoder_virt(drm_enc);
  3481. disp_info = &sde_enc->disp_info;
  3482. return (disp_info->curr_panel_mode == mode);
  3483. }
  3484. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3485. {
  3486. struct sde_encoder_virt *sde_enc;
  3487. struct sde_encoder_phys *phys;
  3488. unsigned int i;
  3489. struct sde_hw_ctl *ctl;
  3490. if (!drm_enc) {
  3491. SDE_ERROR("invalid encoder\n");
  3492. return;
  3493. }
  3494. sde_enc = to_sde_encoder_virt(drm_enc);
  3495. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3496. phys = sde_enc->phys_encs[i];
  3497. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3498. sde_encoder_check_curr_mode(drm_enc,
  3499. MSM_DISPLAY_CMD_MODE)) {
  3500. ctl = phys->hw_ctl;
  3501. if (ctl->ops.trigger_pending)
  3502. /* update only for command mode primary ctl */
  3503. ctl->ops.trigger_pending(ctl);
  3504. }
  3505. }
  3506. sde_enc->idle_pc_restore = false;
  3507. }
  3508. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3509. {
  3510. void *dither_cfg;
  3511. int ret = 0, i = 0;
  3512. size_t len = 0;
  3513. enum sde_rm_topology_name topology;
  3514. struct drm_encoder *drm_enc;
  3515. struct msm_display_dsc_info *dsc = NULL;
  3516. struct sde_encoder_virt *sde_enc;
  3517. struct sde_hw_pingpong *hw_pp;
  3518. if (!phys || !phys->connector || !phys->hw_pp ||
  3519. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3520. return;
  3521. topology = sde_connector_get_topology_name(phys->connector);
  3522. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3523. (phys->split_role == ENC_ROLE_SLAVE))
  3524. return;
  3525. drm_enc = phys->parent;
  3526. sde_enc = to_sde_encoder_virt(drm_enc);
  3527. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3528. /* disable dither for 10 bpp or 10bpc dsc config */
  3529. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3530. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3531. return;
  3532. }
  3533. ret = sde_connector_get_dither_cfg(phys->connector,
  3534. phys->connector->state, &dither_cfg, &len);
  3535. if (ret)
  3536. return;
  3537. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3538. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3539. hw_pp = sde_enc->hw_pp[i];
  3540. if (hw_pp) {
  3541. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3542. len);
  3543. }
  3544. }
  3545. } else {
  3546. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3547. }
  3548. }
  3549. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3550. struct drm_display_mode *mode)
  3551. {
  3552. u64 pclk_rate;
  3553. u32 pclk_period;
  3554. u32 line_time;
  3555. /*
  3556. * For linetime calculation, only operate on master encoder.
  3557. */
  3558. if (!sde_enc->cur_master)
  3559. return 0;
  3560. if (!sde_enc->cur_master->ops.get_line_count) {
  3561. SDE_ERROR("get_line_count function not defined\n");
  3562. return 0;
  3563. }
  3564. pclk_rate = mode->clock; /* pixel clock in kHz */
  3565. if (pclk_rate == 0) {
  3566. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3567. return 0;
  3568. }
  3569. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3570. if (pclk_period == 0) {
  3571. SDE_ERROR("pclk period is 0\n");
  3572. return 0;
  3573. }
  3574. /*
  3575. * Line time calculation based on Pixel clock and HTOTAL.
  3576. * Final unit is in ns.
  3577. */
  3578. line_time = (pclk_period * mode->htotal) / 1000;
  3579. if (line_time == 0) {
  3580. SDE_ERROR("line time calculation is 0\n");
  3581. return 0;
  3582. }
  3583. SDE_DEBUG_ENC(sde_enc,
  3584. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3585. pclk_rate, pclk_period, line_time);
  3586. return line_time;
  3587. }
  3588. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3589. ktime_t *wakeup_time)
  3590. {
  3591. struct drm_display_mode *mode;
  3592. struct sde_encoder_virt *sde_enc;
  3593. u32 cur_line;
  3594. u32 line_time;
  3595. u32 vtotal, time_to_vsync;
  3596. ktime_t cur_time;
  3597. sde_enc = to_sde_encoder_virt(drm_enc);
  3598. if (!sde_enc || !sde_enc->cur_master) {
  3599. SDE_ERROR("invalid sde encoder/master\n");
  3600. return -EINVAL;
  3601. }
  3602. mode = &sde_enc->cur_master->cached_mode;
  3603. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3604. if (!line_time)
  3605. return -EINVAL;
  3606. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3607. vtotal = mode->vtotal;
  3608. if (cur_line >= vtotal)
  3609. time_to_vsync = line_time * vtotal;
  3610. else
  3611. time_to_vsync = line_time * (vtotal - cur_line);
  3612. if (time_to_vsync == 0) {
  3613. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3614. vtotal);
  3615. return -EINVAL;
  3616. }
  3617. cur_time = ktime_get();
  3618. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3619. SDE_DEBUG_ENC(sde_enc,
  3620. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3621. cur_line, vtotal, time_to_vsync,
  3622. ktime_to_ms(cur_time),
  3623. ktime_to_ms(*wakeup_time));
  3624. return 0;
  3625. }
  3626. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3627. {
  3628. struct drm_encoder *drm_enc;
  3629. struct sde_encoder_virt *sde_enc =
  3630. from_timer(sde_enc, t, vsync_event_timer);
  3631. struct msm_drm_private *priv;
  3632. struct msm_drm_thread *event_thread;
  3633. if (!sde_enc || !sde_enc->crtc) {
  3634. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3635. return;
  3636. }
  3637. drm_enc = &sde_enc->base;
  3638. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3639. SDE_ERROR("invalid encoder parameters\n");
  3640. return;
  3641. }
  3642. priv = drm_enc->dev->dev_private;
  3643. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3644. SDE_ERROR("invalid crtc index:%u\n",
  3645. sde_enc->crtc->index);
  3646. return;
  3647. }
  3648. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3649. if (!event_thread) {
  3650. SDE_ERROR("event_thread not found for crtc:%d\n",
  3651. sde_enc->crtc->index);
  3652. return;
  3653. }
  3654. kthread_queue_work(&event_thread->worker,
  3655. &sde_enc->vsync_event_work);
  3656. }
  3657. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3658. {
  3659. struct sde_encoder_virt *sde_enc = container_of(work,
  3660. struct sde_encoder_virt, esd_trigger_work);
  3661. if (!sde_enc) {
  3662. SDE_ERROR("invalid sde encoder\n");
  3663. return;
  3664. }
  3665. sde_encoder_resource_control(&sde_enc->base,
  3666. SDE_ENC_RC_EVENT_KICKOFF);
  3667. }
  3668. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3669. {
  3670. struct sde_encoder_virt *sde_enc = container_of(work,
  3671. struct sde_encoder_virt, input_event_work);
  3672. if (!sde_enc) {
  3673. SDE_ERROR("invalid sde encoder\n");
  3674. return;
  3675. }
  3676. sde_encoder_resource_control(&sde_enc->base,
  3677. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3678. }
  3679. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3680. {
  3681. struct sde_encoder_virt *sde_enc = container_of(work,
  3682. struct sde_encoder_virt, vsync_event_work);
  3683. bool autorefresh_enabled = false;
  3684. int rc = 0;
  3685. ktime_t wakeup_time;
  3686. struct drm_encoder *drm_enc;
  3687. if (!sde_enc) {
  3688. SDE_ERROR("invalid sde encoder\n");
  3689. return;
  3690. }
  3691. drm_enc = &sde_enc->base;
  3692. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3693. if (rc < 0) {
  3694. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3695. return;
  3696. }
  3697. if (sde_enc->cur_master &&
  3698. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3699. autorefresh_enabled =
  3700. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3701. sde_enc->cur_master);
  3702. /* Update timer if autorefresh is enabled else return */
  3703. if (!autorefresh_enabled)
  3704. goto exit;
  3705. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3706. if (rc)
  3707. goto exit;
  3708. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3709. mod_timer(&sde_enc->vsync_event_timer,
  3710. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3711. exit:
  3712. pm_runtime_put_sync(drm_enc->dev->dev);
  3713. }
  3714. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3715. {
  3716. static const uint64_t timeout_us = 50000;
  3717. static const uint64_t sleep_us = 20;
  3718. struct sde_encoder_virt *sde_enc;
  3719. ktime_t cur_ktime, exp_ktime;
  3720. uint32_t line_count, tmp, i;
  3721. if (!drm_enc) {
  3722. SDE_ERROR("invalid encoder\n");
  3723. return -EINVAL;
  3724. }
  3725. sde_enc = to_sde_encoder_virt(drm_enc);
  3726. if (!sde_enc->cur_master ||
  3727. !sde_enc->cur_master->ops.get_line_count) {
  3728. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3729. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3730. return -EINVAL;
  3731. }
  3732. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3733. line_count = sde_enc->cur_master->ops.get_line_count(
  3734. sde_enc->cur_master);
  3735. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3736. tmp = line_count;
  3737. line_count = sde_enc->cur_master->ops.get_line_count(
  3738. sde_enc->cur_master);
  3739. if (line_count < tmp) {
  3740. SDE_EVT32(DRMID(drm_enc), line_count);
  3741. return 0;
  3742. }
  3743. cur_ktime = ktime_get();
  3744. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3745. break;
  3746. usleep_range(sleep_us / 2, sleep_us);
  3747. }
  3748. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3749. return -ETIMEDOUT;
  3750. }
  3751. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3752. {
  3753. struct drm_encoder *drm_enc;
  3754. struct sde_rm_hw_iter rm_iter;
  3755. bool lm_valid = false;
  3756. bool intf_valid = false;
  3757. if (!phys_enc || !phys_enc->parent) {
  3758. SDE_ERROR("invalid encoder\n");
  3759. return -EINVAL;
  3760. }
  3761. drm_enc = phys_enc->parent;
  3762. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3763. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3764. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3765. phys_enc->has_intf_te)) {
  3766. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3767. SDE_HW_BLK_INTF);
  3768. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3769. struct sde_hw_intf *hw_intf =
  3770. (struct sde_hw_intf *)rm_iter.hw;
  3771. if (!hw_intf)
  3772. continue;
  3773. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3774. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3775. phys_enc->hw_ctl,
  3776. hw_intf->idx, 1);
  3777. intf_valid = true;
  3778. }
  3779. if (!intf_valid) {
  3780. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3781. "intf not found to flush\n");
  3782. return -EFAULT;
  3783. }
  3784. } else {
  3785. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3786. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3787. struct sde_hw_mixer *hw_lm =
  3788. (struct sde_hw_mixer *)rm_iter.hw;
  3789. if (!hw_lm)
  3790. continue;
  3791. /* update LM flush for HW without INTF TE */
  3792. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3793. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3794. phys_enc->hw_ctl,
  3795. hw_lm->idx, 1);
  3796. lm_valid = true;
  3797. }
  3798. if (!lm_valid) {
  3799. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3800. "lm not found to flush\n");
  3801. return -EFAULT;
  3802. }
  3803. }
  3804. return 0;
  3805. }
  3806. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3807. {
  3808. int i;
  3809. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3810. /**
  3811. * This dirty_dsc_hw field is set during DSC disable to
  3812. * indicate which DSC blocks need to be flushed
  3813. */
  3814. if (sde_enc->dirty_dsc_ids[i])
  3815. return true;
  3816. }
  3817. return false;
  3818. }
  3819. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3820. {
  3821. int i;
  3822. struct sde_hw_ctl *hw_ctl = NULL;
  3823. enum sde_dsc dsc_idx;
  3824. if (sde_enc->cur_master)
  3825. hw_ctl = sde_enc->cur_master->hw_ctl;
  3826. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3827. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3828. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3829. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3830. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3831. }
  3832. }
  3833. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3834. struct sde_encoder_virt *sde_enc)
  3835. {
  3836. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3837. struct sde_hw_mdp *mdptop = NULL;
  3838. sde_enc->dynamic_hdr_updated = false;
  3839. if (sde_enc->cur_master) {
  3840. mdptop = sde_enc->cur_master->hw_mdptop;
  3841. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3842. sde_enc->cur_master->connector);
  3843. }
  3844. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3845. return;
  3846. if (mdptop->ops.set_hdr_plus_metadata) {
  3847. sde_enc->dynamic_hdr_updated = true;
  3848. mdptop->ops.set_hdr_plus_metadata(
  3849. mdptop, dhdr_meta->dynamic_hdr_payload,
  3850. dhdr_meta->dynamic_hdr_payload_size,
  3851. sde_enc->cur_master->intf_idx == INTF_0 ?
  3852. 0 : 1);
  3853. }
  3854. }
  3855. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3856. {
  3857. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3858. struct sde_encoder_phys *phys;
  3859. int i;
  3860. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3861. phys = sde_enc->phys_encs[i];
  3862. if (phys && phys->ops.hw_reset)
  3863. phys->ops.hw_reset(phys);
  3864. }
  3865. }
  3866. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3867. struct sde_encoder_kickoff_params *params)
  3868. {
  3869. struct sde_encoder_virt *sde_enc;
  3870. struct sde_encoder_phys *phys;
  3871. struct sde_kms *sde_kms = NULL;
  3872. struct sde_crtc *sde_crtc;
  3873. struct msm_drm_private *priv = NULL;
  3874. bool needs_hw_reset = false, is_cmd_mode;
  3875. int i, rc, ret = 0;
  3876. struct msm_display_info *disp_info;
  3877. if (!drm_enc || !params || !drm_enc->dev ||
  3878. !drm_enc->dev->dev_private) {
  3879. SDE_ERROR("invalid args\n");
  3880. return -EINVAL;
  3881. }
  3882. sde_enc = to_sde_encoder_virt(drm_enc);
  3883. priv = drm_enc->dev->dev_private;
  3884. sde_kms = to_sde_kms(priv->kms);
  3885. disp_info = &sde_enc->disp_info;
  3886. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3887. SDE_DEBUG_ENC(sde_enc, "\n");
  3888. SDE_EVT32(DRMID(drm_enc));
  3889. /* update the qsync parameters for the current frame */
  3890. if (sde_enc->cur_master)
  3891. sde_connector_set_qsync_params(
  3892. sde_enc->cur_master->connector);
  3893. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3894. MSM_DISPLAY_CMD_MODE);
  3895. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3896. && is_cmd_mode)
  3897. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3898. sde_enc->cur_master->connector->state,
  3899. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3900. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3901. /* prepare for next kickoff, may include waiting on previous kickoff */
  3902. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3903. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3904. phys = sde_enc->phys_encs[i];
  3905. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3906. params->recovery_events_enabled =
  3907. sde_enc->recovery_events_enabled;
  3908. if (phys) {
  3909. if (phys->ops.prepare_for_kickoff) {
  3910. rc = phys->ops.prepare_for_kickoff(
  3911. phys, params);
  3912. if (rc)
  3913. ret = rc;
  3914. }
  3915. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3916. needs_hw_reset = true;
  3917. _sde_encoder_setup_dither(phys);
  3918. if (sde_enc->cur_master &&
  3919. sde_connector_is_qsync_updated(
  3920. sde_enc->cur_master->connector)) {
  3921. _helper_flush_qsync(phys);
  3922. }
  3923. }
  3924. }
  3925. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3926. if (rc) {
  3927. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3928. ret = rc;
  3929. goto end;
  3930. }
  3931. /* if any phys needs reset, reset all phys, in-order */
  3932. if (needs_hw_reset)
  3933. sde_encoder_helper_needs_hw_reset(drm_enc);
  3934. _sde_encoder_update_master(drm_enc, params);
  3935. _sde_encoder_update_roi(drm_enc);
  3936. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3937. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3938. if (rc) {
  3939. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3940. sde_enc->cur_master->connector->base.id,
  3941. rc);
  3942. ret = rc;
  3943. }
  3944. }
  3945. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3946. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3947. !sde_enc->cur_master->cont_splash_enabled)) {
  3948. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3949. if (rc) {
  3950. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3951. ret = rc;
  3952. }
  3953. }
  3954. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3955. _helper_flush_dsc(sde_enc);
  3956. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3957. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3958. sde_enc->cur_master, sde_kms->qdss_enabled);
  3959. end:
  3960. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3961. return ret;
  3962. }
  3963. /**
  3964. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3965. * with the specified encoder, and unstage all pipes from it
  3966. * @encoder: encoder pointer
  3967. * Returns: 0 on success
  3968. */
  3969. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3970. {
  3971. struct sde_encoder_virt *sde_enc;
  3972. struct sde_encoder_phys *phys;
  3973. unsigned int i;
  3974. int rc = 0;
  3975. if (!drm_enc) {
  3976. SDE_ERROR("invalid encoder\n");
  3977. return -EINVAL;
  3978. }
  3979. sde_enc = to_sde_encoder_virt(drm_enc);
  3980. SDE_ATRACE_BEGIN("encoder_release_lm");
  3981. SDE_DEBUG_ENC(sde_enc, "\n");
  3982. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3983. phys = sde_enc->phys_encs[i];
  3984. if (!phys)
  3985. continue;
  3986. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3987. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3988. if (rc)
  3989. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3990. }
  3991. SDE_ATRACE_END("encoder_release_lm");
  3992. return rc;
  3993. }
  3994. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3995. {
  3996. struct sde_encoder_virt *sde_enc;
  3997. struct sde_encoder_phys *phys;
  3998. ktime_t wakeup_time;
  3999. unsigned int i;
  4000. if (!drm_enc) {
  4001. SDE_ERROR("invalid encoder\n");
  4002. return;
  4003. }
  4004. SDE_ATRACE_BEGIN("encoder_kickoff");
  4005. sde_enc = to_sde_encoder_virt(drm_enc);
  4006. SDE_DEBUG_ENC(sde_enc, "\n");
  4007. /* create a 'no pipes' commit to release buffers on errors */
  4008. if (is_error)
  4009. _sde_encoder_reset_ctl_hw(drm_enc);
  4010. /* All phys encs are ready to go, trigger the kickoff */
  4011. _sde_encoder_kickoff_phys(sde_enc);
  4012. /* allow phys encs to handle any post-kickoff business */
  4013. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4014. phys = sde_enc->phys_encs[i];
  4015. if (phys && phys->ops.handle_post_kickoff)
  4016. phys->ops.handle_post_kickoff(phys);
  4017. }
  4018. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4019. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4020. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4021. mod_timer(&sde_enc->vsync_event_timer,
  4022. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4023. }
  4024. SDE_ATRACE_END("encoder_kickoff");
  4025. }
  4026. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4027. struct sde_hw_pp_vsync_info *info)
  4028. {
  4029. struct sde_encoder_virt *sde_enc;
  4030. struct sde_encoder_phys *phys;
  4031. int i, ret;
  4032. if (!drm_enc || !info)
  4033. return;
  4034. sde_enc = to_sde_encoder_virt(drm_enc);
  4035. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4036. phys = sde_enc->phys_encs[i];
  4037. if (phys && phys->hw_intf && phys->hw_pp
  4038. && phys->hw_intf->ops.get_vsync_info) {
  4039. ret = phys->hw_intf->ops.get_vsync_info(
  4040. phys->hw_intf, &info[i]);
  4041. if (!ret) {
  4042. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4043. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4044. }
  4045. }
  4046. }
  4047. }
  4048. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4049. struct drm_framebuffer *fb)
  4050. {
  4051. struct drm_encoder *drm_enc;
  4052. struct sde_hw_mixer_cfg mixer;
  4053. struct sde_rm_hw_iter lm_iter;
  4054. bool lm_valid = false;
  4055. if (!phys_enc || !phys_enc->parent) {
  4056. SDE_ERROR("invalid encoder\n");
  4057. return -EINVAL;
  4058. }
  4059. drm_enc = phys_enc->parent;
  4060. memset(&mixer, 0, sizeof(mixer));
  4061. /* reset associated CTL/LMs */
  4062. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4063. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4064. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4065. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4066. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4067. if (!hw_lm)
  4068. continue;
  4069. /* need to flush LM to remove it */
  4070. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4071. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4072. phys_enc->hw_ctl,
  4073. hw_lm->idx, 1);
  4074. if (fb) {
  4075. /* assume a single LM if targeting a frame buffer */
  4076. if (lm_valid)
  4077. continue;
  4078. mixer.out_height = fb->height;
  4079. mixer.out_width = fb->width;
  4080. if (hw_lm->ops.setup_mixer_out)
  4081. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4082. }
  4083. lm_valid = true;
  4084. /* only enable border color on LM */
  4085. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4086. phys_enc->hw_ctl->ops.setup_blendstage(
  4087. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4088. }
  4089. if (!lm_valid) {
  4090. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4091. return -EFAULT;
  4092. }
  4093. return 0;
  4094. }
  4095. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4096. {
  4097. struct sde_encoder_virt *sde_enc;
  4098. struct sde_encoder_phys *phys;
  4099. int i;
  4100. struct sde_hw_ctl *ctl;
  4101. if (!drm_enc) {
  4102. SDE_ERROR("invalid encoder\n");
  4103. return;
  4104. }
  4105. sde_enc = to_sde_encoder_virt(drm_enc);
  4106. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4107. phys = sde_enc->phys_encs[i];
  4108. if (phys && phys->ops.prepare_commit)
  4109. phys->ops.prepare_commit(phys);
  4110. if (phys && phys->hw_ctl) {
  4111. ctl = phys->hw_ctl;
  4112. /*
  4113. * avoid clearing the pending flush during the first
  4114. * frame update after idle power collpase as the
  4115. * restore path would have updated the pending flush
  4116. */
  4117. if (!sde_enc->idle_pc_restore &&
  4118. ctl->ops.clear_pending_flush)
  4119. ctl->ops.clear_pending_flush(ctl);
  4120. }
  4121. }
  4122. }
  4123. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4124. bool enable, u32 frame_count)
  4125. {
  4126. if (!phys_enc)
  4127. return;
  4128. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4129. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4130. enable, frame_count);
  4131. }
  4132. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4133. bool nonblock, u32 *misr_value)
  4134. {
  4135. if (!phys_enc)
  4136. return -EINVAL;
  4137. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4138. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4139. nonblock, misr_value) : -ENOTSUPP;
  4140. }
  4141. #ifdef CONFIG_DEBUG_FS
  4142. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4143. {
  4144. struct sde_encoder_virt *sde_enc;
  4145. int i;
  4146. if (!s || !s->private)
  4147. return -EINVAL;
  4148. sde_enc = s->private;
  4149. mutex_lock(&sde_enc->enc_lock);
  4150. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4151. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4152. if (!phys)
  4153. continue;
  4154. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4155. phys->intf_idx - INTF_0,
  4156. atomic_read(&phys->vsync_cnt),
  4157. atomic_read(&phys->underrun_cnt));
  4158. switch (phys->intf_mode) {
  4159. case INTF_MODE_VIDEO:
  4160. seq_puts(s, "mode: video\n");
  4161. break;
  4162. case INTF_MODE_CMD:
  4163. seq_puts(s, "mode: command\n");
  4164. break;
  4165. case INTF_MODE_WB_BLOCK:
  4166. seq_puts(s, "mode: wb block\n");
  4167. break;
  4168. case INTF_MODE_WB_LINE:
  4169. seq_puts(s, "mode: wb line\n");
  4170. break;
  4171. default:
  4172. seq_puts(s, "mode: ???\n");
  4173. break;
  4174. }
  4175. }
  4176. mutex_unlock(&sde_enc->enc_lock);
  4177. return 0;
  4178. }
  4179. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4180. struct file *file)
  4181. {
  4182. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4183. }
  4184. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4185. const char __user *user_buf, size_t count, loff_t *ppos)
  4186. {
  4187. struct sde_encoder_virt *sde_enc;
  4188. int rc;
  4189. char buf[MISR_BUFF_SIZE + 1];
  4190. size_t buff_copy;
  4191. u32 frame_count, enable;
  4192. struct msm_drm_private *priv = NULL;
  4193. struct sde_kms *sde_kms = NULL;
  4194. struct drm_encoder *drm_enc;
  4195. if (!file || !file->private_data)
  4196. return -EINVAL;
  4197. sde_enc = file->private_data;
  4198. priv = sde_enc->base.dev->dev_private;
  4199. if (!sde_enc || !priv || !priv->kms)
  4200. return -EINVAL;
  4201. sde_kms = to_sde_kms(priv->kms);
  4202. drm_enc = &sde_enc->base;
  4203. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4204. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4205. return -ENOTSUPP;
  4206. }
  4207. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4208. if (copy_from_user(buf, user_buf, buff_copy))
  4209. return -EINVAL;
  4210. buf[buff_copy] = 0; /* end of string */
  4211. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4212. return -EINVAL;
  4213. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4214. if (rc < 0)
  4215. return rc;
  4216. sde_enc->misr_enable = enable;
  4217. sde_enc->misr_frame_count = frame_count;
  4218. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4219. pm_runtime_put_sync(drm_enc->dev->dev);
  4220. return count;
  4221. }
  4222. static ssize_t _sde_encoder_misr_read(struct file *file,
  4223. char __user *user_buff, size_t count, loff_t *ppos)
  4224. {
  4225. struct sde_encoder_virt *sde_enc;
  4226. struct msm_drm_private *priv = NULL;
  4227. struct sde_kms *sde_kms = NULL;
  4228. struct drm_encoder *drm_enc;
  4229. int i = 0, len = 0;
  4230. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4231. int rc;
  4232. if (*ppos)
  4233. return 0;
  4234. if (!file || !file->private_data)
  4235. return -EINVAL;
  4236. sde_enc = file->private_data;
  4237. priv = sde_enc->base.dev->dev_private;
  4238. if (priv != NULL)
  4239. sde_kms = to_sde_kms(priv->kms);
  4240. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4241. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4242. return -ENOTSUPP;
  4243. }
  4244. drm_enc = &sde_enc->base;
  4245. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4246. if (rc < 0)
  4247. return rc;
  4248. if (!sde_enc->misr_enable) {
  4249. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4250. "disabled\n");
  4251. goto buff_check;
  4252. }
  4253. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4254. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4255. u32 misr_value = 0;
  4256. if (!phys || !phys->ops.collect_misr) {
  4257. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4258. "invalid\n");
  4259. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4260. continue;
  4261. }
  4262. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4263. if (rc) {
  4264. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4265. "invalid\n");
  4266. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4267. rc);
  4268. continue;
  4269. } else {
  4270. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4271. "Intf idx:%d\n",
  4272. phys->intf_idx - INTF_0);
  4273. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4274. "0x%x\n", misr_value);
  4275. }
  4276. }
  4277. buff_check:
  4278. if (count <= len) {
  4279. len = 0;
  4280. goto end;
  4281. }
  4282. if (copy_to_user(user_buff, buf, len)) {
  4283. len = -EFAULT;
  4284. goto end;
  4285. }
  4286. *ppos += len; /* increase offset */
  4287. end:
  4288. pm_runtime_put_sync(drm_enc->dev->dev);
  4289. return len;
  4290. }
  4291. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4292. {
  4293. struct sde_encoder_virt *sde_enc;
  4294. struct msm_drm_private *priv;
  4295. struct sde_kms *sde_kms;
  4296. int i;
  4297. static const struct file_operations debugfs_status_fops = {
  4298. .open = _sde_encoder_debugfs_status_open,
  4299. .read = seq_read,
  4300. .llseek = seq_lseek,
  4301. .release = single_release,
  4302. };
  4303. static const struct file_operations debugfs_misr_fops = {
  4304. .open = simple_open,
  4305. .read = _sde_encoder_misr_read,
  4306. .write = _sde_encoder_misr_setup,
  4307. };
  4308. char name[SDE_NAME_SIZE];
  4309. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4310. SDE_ERROR("invalid encoder or kms\n");
  4311. return -EINVAL;
  4312. }
  4313. sde_enc = to_sde_encoder_virt(drm_enc);
  4314. priv = drm_enc->dev->dev_private;
  4315. sde_kms = to_sde_kms(priv->kms);
  4316. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4317. /* create overall sub-directory for the encoder */
  4318. sde_enc->debugfs_root = debugfs_create_dir(name,
  4319. drm_enc->dev->primary->debugfs_root);
  4320. if (!sde_enc->debugfs_root)
  4321. return -ENOMEM;
  4322. /* don't error check these */
  4323. debugfs_create_file("status", 0400,
  4324. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4325. debugfs_create_file("misr_data", 0600,
  4326. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4327. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4328. &sde_enc->idle_pc_enabled);
  4329. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4330. &sde_enc->frame_trigger_mode);
  4331. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4332. if (sde_enc->phys_encs[i] &&
  4333. sde_enc->phys_encs[i]->ops.late_register)
  4334. sde_enc->phys_encs[i]->ops.late_register(
  4335. sde_enc->phys_encs[i],
  4336. sde_enc->debugfs_root);
  4337. return 0;
  4338. }
  4339. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4340. {
  4341. struct sde_encoder_virt *sde_enc;
  4342. if (!drm_enc)
  4343. return;
  4344. sde_enc = to_sde_encoder_virt(drm_enc);
  4345. debugfs_remove_recursive(sde_enc->debugfs_root);
  4346. }
  4347. #else
  4348. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4349. {
  4350. return 0;
  4351. }
  4352. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4353. {
  4354. }
  4355. #endif
  4356. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4357. {
  4358. return _sde_encoder_init_debugfs(encoder);
  4359. }
  4360. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4361. {
  4362. _sde_encoder_destroy_debugfs(encoder);
  4363. }
  4364. static int sde_encoder_virt_add_phys_encs(
  4365. struct msm_display_info *disp_info,
  4366. struct sde_encoder_virt *sde_enc,
  4367. struct sde_enc_phys_init_params *params)
  4368. {
  4369. struct sde_encoder_phys *enc = NULL;
  4370. u32 display_caps = disp_info->capabilities;
  4371. SDE_DEBUG_ENC(sde_enc, "\n");
  4372. /*
  4373. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4374. * in this function, check up-front.
  4375. */
  4376. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4377. ARRAY_SIZE(sde_enc->phys_encs)) {
  4378. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4379. sde_enc->num_phys_encs);
  4380. return -EINVAL;
  4381. }
  4382. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4383. enc = sde_encoder_phys_vid_init(params);
  4384. if (IS_ERR_OR_NULL(enc)) {
  4385. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4386. PTR_ERR(enc));
  4387. return !enc ? -EINVAL : PTR_ERR(enc);
  4388. }
  4389. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4390. }
  4391. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4392. enc = sde_encoder_phys_cmd_init(params);
  4393. if (IS_ERR_OR_NULL(enc)) {
  4394. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4395. PTR_ERR(enc));
  4396. return !enc ? -EINVAL : PTR_ERR(enc);
  4397. }
  4398. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4399. }
  4400. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4401. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4402. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4403. else
  4404. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4405. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4406. ++sde_enc->num_phys_encs;
  4407. return 0;
  4408. }
  4409. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4410. struct sde_enc_phys_init_params *params)
  4411. {
  4412. struct sde_encoder_phys *enc = NULL;
  4413. if (!sde_enc) {
  4414. SDE_ERROR("invalid encoder\n");
  4415. return -EINVAL;
  4416. }
  4417. SDE_DEBUG_ENC(sde_enc, "\n");
  4418. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4419. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4420. sde_enc->num_phys_encs);
  4421. return -EINVAL;
  4422. }
  4423. enc = sde_encoder_phys_wb_init(params);
  4424. if (IS_ERR_OR_NULL(enc)) {
  4425. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4426. PTR_ERR(enc));
  4427. return !enc ? -EINVAL : PTR_ERR(enc);
  4428. }
  4429. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4430. ++sde_enc->num_phys_encs;
  4431. return 0;
  4432. }
  4433. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4434. struct sde_kms *sde_kms,
  4435. struct msm_display_info *disp_info,
  4436. int *drm_enc_mode)
  4437. {
  4438. int ret = 0;
  4439. int i = 0;
  4440. enum sde_intf_type intf_type;
  4441. struct sde_encoder_virt_ops parent_ops = {
  4442. sde_encoder_vblank_callback,
  4443. sde_encoder_underrun_callback,
  4444. sde_encoder_frame_done_callback,
  4445. sde_encoder_get_qsync_fps_callback,
  4446. };
  4447. struct sde_enc_phys_init_params phys_params;
  4448. if (!sde_enc || !sde_kms) {
  4449. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4450. !sde_enc, !sde_kms);
  4451. return -EINVAL;
  4452. }
  4453. memset(&phys_params, 0, sizeof(phys_params));
  4454. phys_params.sde_kms = sde_kms;
  4455. phys_params.parent = &sde_enc->base;
  4456. phys_params.parent_ops = parent_ops;
  4457. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4458. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4459. SDE_DEBUG("\n");
  4460. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4461. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4462. intf_type = INTF_DSI;
  4463. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4464. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4465. intf_type = INTF_HDMI;
  4466. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4467. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4468. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4469. else
  4470. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4471. intf_type = INTF_DP;
  4472. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4473. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4474. intf_type = INTF_WB;
  4475. } else {
  4476. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4477. return -EINVAL;
  4478. }
  4479. WARN_ON(disp_info->num_of_h_tiles < 1);
  4480. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4481. sde_enc->te_source = disp_info->te_source;
  4482. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4483. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4484. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4485. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4486. mutex_lock(&sde_enc->enc_lock);
  4487. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4488. /*
  4489. * Left-most tile is at index 0, content is controller id
  4490. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4491. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4492. */
  4493. u32 controller_id = disp_info->h_tile_instance[i];
  4494. if (disp_info->num_of_h_tiles > 1) {
  4495. if (i == 0)
  4496. phys_params.split_role = ENC_ROLE_MASTER;
  4497. else
  4498. phys_params.split_role = ENC_ROLE_SLAVE;
  4499. } else {
  4500. phys_params.split_role = ENC_ROLE_SOLO;
  4501. }
  4502. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4503. i, controller_id, phys_params.split_role);
  4504. if (sde_enc->ops.phys_init) {
  4505. struct sde_encoder_phys *enc;
  4506. enc = sde_enc->ops.phys_init(intf_type,
  4507. controller_id,
  4508. &phys_params);
  4509. if (enc) {
  4510. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4511. enc;
  4512. ++sde_enc->num_phys_encs;
  4513. } else
  4514. SDE_ERROR_ENC(sde_enc,
  4515. "failed to add phys encs\n");
  4516. continue;
  4517. }
  4518. if (intf_type == INTF_WB) {
  4519. phys_params.intf_idx = INTF_MAX;
  4520. phys_params.wb_idx = sde_encoder_get_wb(
  4521. sde_kms->catalog,
  4522. intf_type, controller_id);
  4523. if (phys_params.wb_idx == WB_MAX) {
  4524. SDE_ERROR_ENC(sde_enc,
  4525. "could not get wb: type %d, id %d\n",
  4526. intf_type, controller_id);
  4527. ret = -EINVAL;
  4528. }
  4529. } else {
  4530. phys_params.wb_idx = WB_MAX;
  4531. phys_params.intf_idx = sde_encoder_get_intf(
  4532. sde_kms->catalog, intf_type,
  4533. controller_id);
  4534. if (phys_params.intf_idx == INTF_MAX) {
  4535. SDE_ERROR_ENC(sde_enc,
  4536. "could not get wb: type %d, id %d\n",
  4537. intf_type, controller_id);
  4538. ret = -EINVAL;
  4539. }
  4540. }
  4541. if (!ret) {
  4542. if (intf_type == INTF_WB)
  4543. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4544. &phys_params);
  4545. else
  4546. ret = sde_encoder_virt_add_phys_encs(
  4547. disp_info,
  4548. sde_enc,
  4549. &phys_params);
  4550. if (ret)
  4551. SDE_ERROR_ENC(sde_enc,
  4552. "failed to add phys encs\n");
  4553. }
  4554. }
  4555. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4556. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4557. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4558. if (vid_phys) {
  4559. atomic_set(&vid_phys->vsync_cnt, 0);
  4560. atomic_set(&vid_phys->underrun_cnt, 0);
  4561. }
  4562. if (cmd_phys) {
  4563. atomic_set(&cmd_phys->vsync_cnt, 0);
  4564. atomic_set(&cmd_phys->underrun_cnt, 0);
  4565. }
  4566. }
  4567. mutex_unlock(&sde_enc->enc_lock);
  4568. return ret;
  4569. }
  4570. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4571. .mode_set = sde_encoder_virt_mode_set,
  4572. .disable = sde_encoder_virt_disable,
  4573. .enable = sde_encoder_virt_enable,
  4574. .atomic_check = sde_encoder_virt_atomic_check,
  4575. };
  4576. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4577. .destroy = sde_encoder_destroy,
  4578. .late_register = sde_encoder_late_register,
  4579. .early_unregister = sde_encoder_early_unregister,
  4580. };
  4581. struct drm_encoder *sde_encoder_init_with_ops(
  4582. struct drm_device *dev,
  4583. struct msm_display_info *disp_info,
  4584. const struct sde_encoder_ops *ops)
  4585. {
  4586. struct msm_drm_private *priv = dev->dev_private;
  4587. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4588. struct drm_encoder *drm_enc = NULL;
  4589. struct sde_encoder_virt *sde_enc = NULL;
  4590. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4591. char name[SDE_NAME_SIZE];
  4592. int ret = 0, i, intf_index = INTF_MAX;
  4593. struct sde_encoder_phys *phys = NULL;
  4594. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4595. if (!sde_enc) {
  4596. ret = -ENOMEM;
  4597. goto fail;
  4598. }
  4599. if (ops)
  4600. sde_enc->ops = *ops;
  4601. mutex_init(&sde_enc->enc_lock);
  4602. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4603. &drm_enc_mode);
  4604. if (ret)
  4605. goto fail;
  4606. sde_enc->cur_master = NULL;
  4607. spin_lock_init(&sde_enc->enc_spinlock);
  4608. mutex_init(&sde_enc->vblank_ctl_lock);
  4609. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4610. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4611. drm_enc = &sde_enc->base;
  4612. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4613. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4614. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4615. timer_setup(&sde_enc->vsync_event_timer,
  4616. sde_encoder_vsync_event_handler, 0);
  4617. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4618. phys = sde_enc->phys_encs[i];
  4619. if (!phys)
  4620. continue;
  4621. if (phys->ops.is_master && phys->ops.is_master(phys))
  4622. intf_index = phys->intf_idx - INTF_0;
  4623. }
  4624. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4625. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4626. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4627. SDE_RSC_PRIMARY_DISP_CLIENT :
  4628. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4629. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4630. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4631. PTR_ERR(sde_enc->rsc_client));
  4632. sde_enc->rsc_client = NULL;
  4633. }
  4634. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4635. ret = _sde_encoder_input_handler(sde_enc);
  4636. if (ret)
  4637. SDE_ERROR(
  4638. "input handler registration failed, rc = %d\n", ret);
  4639. }
  4640. mutex_init(&sde_enc->rc_lock);
  4641. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4642. sde_encoder_off_work);
  4643. sde_enc->vblank_enabled = false;
  4644. sde_enc->qdss_status = false;
  4645. kthread_init_work(&sde_enc->vsync_event_work,
  4646. sde_encoder_vsync_event_work_handler);
  4647. kthread_init_work(&sde_enc->input_event_work,
  4648. sde_encoder_input_event_work_handler);
  4649. kthread_init_work(&sde_enc->esd_trigger_work,
  4650. sde_encoder_esd_trigger_work_handler);
  4651. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4652. SDE_DEBUG_ENC(sde_enc, "created\n");
  4653. return drm_enc;
  4654. fail:
  4655. SDE_ERROR("failed to create encoder\n");
  4656. if (drm_enc)
  4657. sde_encoder_destroy(drm_enc);
  4658. return ERR_PTR(ret);
  4659. }
  4660. struct drm_encoder *sde_encoder_init(
  4661. struct drm_device *dev,
  4662. struct msm_display_info *disp_info)
  4663. {
  4664. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4665. }
  4666. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4667. enum msm_event_wait event)
  4668. {
  4669. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4670. struct sde_encoder_virt *sde_enc = NULL;
  4671. int i, ret = 0;
  4672. char atrace_buf[32];
  4673. if (!drm_enc) {
  4674. SDE_ERROR("invalid encoder\n");
  4675. return -EINVAL;
  4676. }
  4677. sde_enc = to_sde_encoder_virt(drm_enc);
  4678. SDE_DEBUG_ENC(sde_enc, "\n");
  4679. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4680. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4681. switch (event) {
  4682. case MSM_ENC_COMMIT_DONE:
  4683. fn_wait = phys->ops.wait_for_commit_done;
  4684. break;
  4685. case MSM_ENC_TX_COMPLETE:
  4686. fn_wait = phys->ops.wait_for_tx_complete;
  4687. break;
  4688. case MSM_ENC_VBLANK:
  4689. fn_wait = phys->ops.wait_for_vblank;
  4690. break;
  4691. case MSM_ENC_ACTIVE_REGION:
  4692. fn_wait = phys->ops.wait_for_active;
  4693. break;
  4694. default:
  4695. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4696. event);
  4697. return -EINVAL;
  4698. }
  4699. if (phys && fn_wait) {
  4700. snprintf(atrace_buf, sizeof(atrace_buf),
  4701. "wait_completion_event_%d", event);
  4702. SDE_ATRACE_BEGIN(atrace_buf);
  4703. ret = fn_wait(phys);
  4704. SDE_ATRACE_END(atrace_buf);
  4705. if (ret)
  4706. return ret;
  4707. }
  4708. }
  4709. return ret;
  4710. }
  4711. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4712. {
  4713. struct sde_encoder_virt *sde_enc;
  4714. if (!drm_enc) {
  4715. SDE_ERROR("invalid encoder\n");
  4716. return 0;
  4717. }
  4718. sde_enc = to_sde_encoder_virt(drm_enc);
  4719. return sde_enc->mode_info.frame_rate;
  4720. }
  4721. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4722. {
  4723. struct sde_encoder_virt *sde_enc = NULL;
  4724. int i;
  4725. if (!encoder) {
  4726. SDE_ERROR("invalid encoder\n");
  4727. return INTF_MODE_NONE;
  4728. }
  4729. sde_enc = to_sde_encoder_virt(encoder);
  4730. if (sde_enc->cur_master)
  4731. return sde_enc->cur_master->intf_mode;
  4732. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4733. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4734. if (phys)
  4735. return phys->intf_mode;
  4736. }
  4737. return INTF_MODE_NONE;
  4738. }
  4739. static void _sde_encoder_cache_hw_res_cont_splash(
  4740. struct drm_encoder *encoder,
  4741. struct sde_kms *sde_kms)
  4742. {
  4743. int i, idx;
  4744. struct sde_encoder_virt *sde_enc;
  4745. struct sde_encoder_phys *phys_enc;
  4746. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4747. sde_enc = to_sde_encoder_virt(encoder);
  4748. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4749. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4750. sde_enc->hw_pp[i] = NULL;
  4751. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4752. break;
  4753. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4754. }
  4755. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4756. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4757. sde_enc->hw_dsc[i] = NULL;
  4758. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4759. break;
  4760. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4761. }
  4762. /*
  4763. * If we have multiple phys encoders with one controller, make
  4764. * sure to populate the controller pointer in both phys encoders.
  4765. */
  4766. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4767. phys_enc = sde_enc->phys_encs[idx];
  4768. phys_enc->hw_ctl = NULL;
  4769. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4770. SDE_HW_BLK_CTL);
  4771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4772. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4773. phys_enc->hw_ctl =
  4774. (struct sde_hw_ctl *) ctl_iter.hw;
  4775. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4776. phys_enc->intf_idx, phys_enc->hw_ctl);
  4777. }
  4778. }
  4779. }
  4780. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4781. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4782. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4783. phys->hw_intf = NULL;
  4784. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4785. break;
  4786. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4787. }
  4788. }
  4789. /**
  4790. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4791. * device bootup when cont_splash is enabled
  4792. * @drm_enc: Pointer to drm encoder structure
  4793. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4794. * @enable: boolean indicates enable or displae state of splash
  4795. * @Return: true if successful in updating the encoder structure
  4796. */
  4797. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4798. struct sde_splash_display *splash_display, bool enable)
  4799. {
  4800. struct sde_encoder_virt *sde_enc;
  4801. struct msm_drm_private *priv;
  4802. struct sde_kms *sde_kms;
  4803. struct drm_connector *conn = NULL;
  4804. struct sde_connector *sde_conn = NULL;
  4805. struct sde_connector_state *sde_conn_state = NULL;
  4806. struct drm_display_mode *drm_mode = NULL;
  4807. struct sde_encoder_phys *phys_enc;
  4808. int ret = 0, i;
  4809. if (!encoder) {
  4810. SDE_ERROR("invalid drm enc\n");
  4811. return -EINVAL;
  4812. }
  4813. if (!encoder->dev || !encoder->dev->dev_private) {
  4814. SDE_ERROR("drm device invalid\n");
  4815. return -EINVAL;
  4816. }
  4817. priv = encoder->dev->dev_private;
  4818. if (!priv->kms) {
  4819. SDE_ERROR("invalid kms\n");
  4820. return -EINVAL;
  4821. }
  4822. sde_kms = to_sde_kms(priv->kms);
  4823. sde_enc = to_sde_encoder_virt(encoder);
  4824. if (!priv->num_connectors) {
  4825. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4826. return -EINVAL;
  4827. }
  4828. SDE_DEBUG_ENC(sde_enc,
  4829. "num of connectors: %d\n", priv->num_connectors);
  4830. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4831. if (!enable) {
  4832. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4833. phys_enc = sde_enc->phys_encs[i];
  4834. if (phys_enc)
  4835. phys_enc->cont_splash_enabled = false;
  4836. }
  4837. return ret;
  4838. }
  4839. if (!splash_display) {
  4840. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4841. return -EINVAL;
  4842. }
  4843. for (i = 0; i < priv->num_connectors; i++) {
  4844. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4845. priv->connectors[i]->base.id);
  4846. sde_conn = to_sde_connector(priv->connectors[i]);
  4847. if (!sde_conn->encoder) {
  4848. SDE_DEBUG_ENC(sde_enc,
  4849. "encoder not attached to connector\n");
  4850. continue;
  4851. }
  4852. if (sde_conn->encoder->base.id
  4853. == encoder->base.id) {
  4854. conn = (priv->connectors[i]);
  4855. break;
  4856. }
  4857. }
  4858. if (!conn || !conn->state) {
  4859. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4860. return -EINVAL;
  4861. }
  4862. sde_conn_state = to_sde_connector_state(conn->state);
  4863. if (!sde_conn->ops.get_mode_info) {
  4864. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4865. return -EINVAL;
  4866. }
  4867. ret = sde_connector_get_mode_info(&sde_conn->base,
  4868. &encoder->crtc->state->adjusted_mode,
  4869. &sde_conn_state->mode_info);
  4870. if (ret) {
  4871. SDE_ERROR_ENC(sde_enc,
  4872. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4873. return ret;
  4874. }
  4875. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4876. conn->state, false);
  4877. if (ret) {
  4878. SDE_ERROR_ENC(sde_enc,
  4879. "failed to reserve hw resources, %d\n", ret);
  4880. return ret;
  4881. }
  4882. if (sde_conn->encoder) {
  4883. conn->state->best_encoder = sde_conn->encoder;
  4884. SDE_DEBUG_ENC(sde_enc,
  4885. "configured cstate->best_encoder to ID = %d\n",
  4886. conn->state->best_encoder->base.id);
  4887. } else {
  4888. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4889. conn->base.id);
  4890. }
  4891. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4892. sde_connector_get_topology_name(conn));
  4893. drm_mode = &encoder->crtc->state->adjusted_mode;
  4894. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4895. drm_mode->hdisplay, drm_mode->vdisplay);
  4896. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4897. if (encoder->bridge) {
  4898. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4899. /*
  4900. * For cont-splash use case, we update the mode
  4901. * configurations manually. This will skip the
  4902. * usually mode set call when actual frame is
  4903. * pushed from framework. The bridge needs to
  4904. * be updated with the current drm mode by
  4905. * calling the bridge mode set ops.
  4906. */
  4907. if (encoder->bridge->funcs) {
  4908. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4909. encoder->bridge->funcs->mode_set(encoder->bridge,
  4910. drm_mode, drm_mode);
  4911. }
  4912. } else {
  4913. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4914. }
  4915. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4916. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4917. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4918. if (!phys) {
  4919. SDE_ERROR_ENC(sde_enc,
  4920. "phys encoders not initialized\n");
  4921. return -EINVAL;
  4922. }
  4923. /* update connector for master and slave phys encoders */
  4924. phys->connector = conn;
  4925. phys->cont_splash_enabled = true;
  4926. phys->hw_pp = sde_enc->hw_pp[i];
  4927. if (phys->ops.cont_splash_mode_set)
  4928. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4929. if (phys->ops.is_master && phys->ops.is_master(phys))
  4930. sde_enc->cur_master = phys;
  4931. }
  4932. return ret;
  4933. }
  4934. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4935. bool skip_pre_kickoff)
  4936. {
  4937. struct msm_drm_thread *event_thread = NULL;
  4938. struct msm_drm_private *priv = NULL;
  4939. struct sde_encoder_virt *sde_enc = NULL;
  4940. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4941. SDE_ERROR("invalid parameters\n");
  4942. return -EINVAL;
  4943. }
  4944. priv = enc->dev->dev_private;
  4945. sde_enc = to_sde_encoder_virt(enc);
  4946. if (!sde_enc->crtc || (sde_enc->crtc->index
  4947. >= ARRAY_SIZE(priv->event_thread))) {
  4948. SDE_DEBUG_ENC(sde_enc,
  4949. "invalid cached CRTC: %d or crtc index: %d\n",
  4950. sde_enc->crtc == NULL,
  4951. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4952. return -EINVAL;
  4953. }
  4954. SDE_EVT32_VERBOSE(DRMID(enc));
  4955. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4956. if (!skip_pre_kickoff) {
  4957. kthread_queue_work(&event_thread->worker,
  4958. &sde_enc->esd_trigger_work);
  4959. kthread_flush_work(&sde_enc->esd_trigger_work);
  4960. }
  4961. /**
  4962. * panel may stop generating te signal (vsync) during esd failure. rsc
  4963. * hardware may hang without vsync. Avoid rsc hang by generating the
  4964. * vsync from watchdog timer instead of panel.
  4965. */
  4966. _sde_encoder_switch_to_watchdog_vsync(enc);
  4967. if (!skip_pre_kickoff)
  4968. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4969. return 0;
  4970. }
  4971. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4972. {
  4973. struct sde_encoder_virt *sde_enc;
  4974. if (!encoder) {
  4975. SDE_ERROR("invalid drm enc\n");
  4976. return false;
  4977. }
  4978. sde_enc = to_sde_encoder_virt(encoder);
  4979. return sde_enc->recovery_events_enabled;
  4980. }
  4981. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4982. bool enabled)
  4983. {
  4984. struct sde_encoder_virt *sde_enc;
  4985. if (!encoder) {
  4986. SDE_ERROR("invalid drm enc\n");
  4987. return;
  4988. }
  4989. sde_enc = to_sde_encoder_virt(encoder);
  4990. sde_enc->recovery_events_enabled = enabled;
  4991. }