msm-dai-q6-v2.c 330 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/init.h>
  5. #include <linux/module.h>
  6. #include <linux/device.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/bitops.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/of_device.h>
  12. #include <sound/core.h>
  13. #include <sound/pcm.h>
  14. #include <sound/soc.h>
  15. #include <sound/pcm_params.h>
  16. #include <dsp/apr_audio-v2.h>
  17. #include <dsp/q6afe-v2.h>
  18. #include <dsp/sp_params.h>
  19. #include <dsp/q6core.h>
  20. #include "msm-dai-q6-v2.h"
  21. #include <asoc/core.h>
  22. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  23. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  24. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  25. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  26. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  27. #define MSM_DAI_TWS_CHANNEL_MODE_ONE 1
  28. #define MSM_DAI_TWS_CHANNEL_MODE_TWO 2
  29. #define spdif_clock_value(rate) (2*rate*32*2)
  30. #define CHANNEL_STATUS_SIZE 24
  31. #define CHANNEL_STATUS_MASK_INIT 0x0
  32. #define CHANNEL_STATUS_MASK 0x4
  33. #define AFE_API_VERSION_CLOCK_SET 1
  34. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  35. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  36. SNDRV_PCM_FMTBIT_S24_LE | \
  37. SNDRV_PCM_FMTBIT_S32_LE)
  38. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  39. enum {
  40. ENC_FMT_NONE,
  41. DEC_FMT_NONE = ENC_FMT_NONE,
  42. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  43. DEC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  44. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  45. DEC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  46. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  47. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  48. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  49. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  50. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  51. DEC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  52. DEC_FMT_MP3 = ASM_MEDIA_FMT_MP3,
  53. };
  54. enum {
  55. SPKR_1,
  56. SPKR_2,
  57. };
  58. static const struct afe_clk_set lpass_clk_set_default = {
  59. AFE_API_VERSION_CLOCK_SET,
  60. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  61. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  62. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  63. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  64. 0,
  65. };
  66. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  67. AFE_API_VERSION_I2S_CONFIG,
  68. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  69. 0,
  70. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  71. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  72. Q6AFE_LPASS_MODE_CLK1_VALID,
  73. 0,
  74. };
  75. enum {
  76. STATUS_PORT_STARTED, /* track if AFE port has started */
  77. /* track AFE Tx port status for bi-directional transfers */
  78. STATUS_TX_PORT,
  79. /* track AFE Rx port status for bi-directional transfers */
  80. STATUS_RX_PORT,
  81. STATUS_MAX
  82. };
  83. enum {
  84. RATE_8KHZ,
  85. RATE_16KHZ,
  86. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  87. };
  88. enum {
  89. IDX_PRIMARY_TDM_RX_0,
  90. IDX_PRIMARY_TDM_RX_1,
  91. IDX_PRIMARY_TDM_RX_2,
  92. IDX_PRIMARY_TDM_RX_3,
  93. IDX_PRIMARY_TDM_RX_4,
  94. IDX_PRIMARY_TDM_RX_5,
  95. IDX_PRIMARY_TDM_RX_6,
  96. IDX_PRIMARY_TDM_RX_7,
  97. IDX_PRIMARY_TDM_TX_0,
  98. IDX_PRIMARY_TDM_TX_1,
  99. IDX_PRIMARY_TDM_TX_2,
  100. IDX_PRIMARY_TDM_TX_3,
  101. IDX_PRIMARY_TDM_TX_4,
  102. IDX_PRIMARY_TDM_TX_5,
  103. IDX_PRIMARY_TDM_TX_6,
  104. IDX_PRIMARY_TDM_TX_7,
  105. IDX_SECONDARY_TDM_RX_0,
  106. IDX_SECONDARY_TDM_RX_1,
  107. IDX_SECONDARY_TDM_RX_2,
  108. IDX_SECONDARY_TDM_RX_3,
  109. IDX_SECONDARY_TDM_RX_4,
  110. IDX_SECONDARY_TDM_RX_5,
  111. IDX_SECONDARY_TDM_RX_6,
  112. IDX_SECONDARY_TDM_RX_7,
  113. IDX_SECONDARY_TDM_TX_0,
  114. IDX_SECONDARY_TDM_TX_1,
  115. IDX_SECONDARY_TDM_TX_2,
  116. IDX_SECONDARY_TDM_TX_3,
  117. IDX_SECONDARY_TDM_TX_4,
  118. IDX_SECONDARY_TDM_TX_5,
  119. IDX_SECONDARY_TDM_TX_6,
  120. IDX_SECONDARY_TDM_TX_7,
  121. IDX_TERTIARY_TDM_RX_0,
  122. IDX_TERTIARY_TDM_RX_1,
  123. IDX_TERTIARY_TDM_RX_2,
  124. IDX_TERTIARY_TDM_RX_3,
  125. IDX_TERTIARY_TDM_RX_4,
  126. IDX_TERTIARY_TDM_RX_5,
  127. IDX_TERTIARY_TDM_RX_6,
  128. IDX_TERTIARY_TDM_RX_7,
  129. IDX_TERTIARY_TDM_TX_0,
  130. IDX_TERTIARY_TDM_TX_1,
  131. IDX_TERTIARY_TDM_TX_2,
  132. IDX_TERTIARY_TDM_TX_3,
  133. IDX_TERTIARY_TDM_TX_4,
  134. IDX_TERTIARY_TDM_TX_5,
  135. IDX_TERTIARY_TDM_TX_6,
  136. IDX_TERTIARY_TDM_TX_7,
  137. IDX_QUATERNARY_TDM_RX_0,
  138. IDX_QUATERNARY_TDM_RX_1,
  139. IDX_QUATERNARY_TDM_RX_2,
  140. IDX_QUATERNARY_TDM_RX_3,
  141. IDX_QUATERNARY_TDM_RX_4,
  142. IDX_QUATERNARY_TDM_RX_5,
  143. IDX_QUATERNARY_TDM_RX_6,
  144. IDX_QUATERNARY_TDM_RX_7,
  145. IDX_QUATERNARY_TDM_TX_0,
  146. IDX_QUATERNARY_TDM_TX_1,
  147. IDX_QUATERNARY_TDM_TX_2,
  148. IDX_QUATERNARY_TDM_TX_3,
  149. IDX_QUATERNARY_TDM_TX_4,
  150. IDX_QUATERNARY_TDM_TX_5,
  151. IDX_QUATERNARY_TDM_TX_6,
  152. IDX_QUATERNARY_TDM_TX_7,
  153. IDX_QUINARY_TDM_RX_0,
  154. IDX_QUINARY_TDM_RX_1,
  155. IDX_QUINARY_TDM_RX_2,
  156. IDX_QUINARY_TDM_RX_3,
  157. IDX_QUINARY_TDM_RX_4,
  158. IDX_QUINARY_TDM_RX_5,
  159. IDX_QUINARY_TDM_RX_6,
  160. IDX_QUINARY_TDM_RX_7,
  161. IDX_QUINARY_TDM_TX_0,
  162. IDX_QUINARY_TDM_TX_1,
  163. IDX_QUINARY_TDM_TX_2,
  164. IDX_QUINARY_TDM_TX_3,
  165. IDX_QUINARY_TDM_TX_4,
  166. IDX_QUINARY_TDM_TX_5,
  167. IDX_QUINARY_TDM_TX_6,
  168. IDX_QUINARY_TDM_TX_7,
  169. IDX_TDM_MAX,
  170. };
  171. enum {
  172. IDX_GROUP_PRIMARY_TDM_RX,
  173. IDX_GROUP_PRIMARY_TDM_TX,
  174. IDX_GROUP_SECONDARY_TDM_RX,
  175. IDX_GROUP_SECONDARY_TDM_TX,
  176. IDX_GROUP_TERTIARY_TDM_RX,
  177. IDX_GROUP_TERTIARY_TDM_TX,
  178. IDX_GROUP_QUATERNARY_TDM_RX,
  179. IDX_GROUP_QUATERNARY_TDM_TX,
  180. IDX_GROUP_QUINARY_TDM_RX,
  181. IDX_GROUP_QUINARY_TDM_TX,
  182. IDX_GROUP_TDM_MAX,
  183. };
  184. struct msm_dai_q6_dai_data {
  185. DECLARE_BITMAP(status_mask, STATUS_MAX);
  186. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  187. u32 rate;
  188. u32 channels;
  189. u32 bitwidth;
  190. u32 cal_mode;
  191. u32 afe_rx_in_channels;
  192. u16 afe_rx_in_bitformat;
  193. u32 afe_tx_out_channels;
  194. u16 afe_tx_out_bitformat;
  195. struct afe_enc_config enc_config;
  196. struct afe_dec_config dec_config;
  197. union afe_port_config port_config;
  198. u16 vi_feed_mono;
  199. };
  200. struct msm_dai_q6_spdif_dai_data {
  201. DECLARE_BITMAP(status_mask, STATUS_MAX);
  202. u32 rate;
  203. u32 channels;
  204. u32 bitwidth;
  205. u16 port_id;
  206. struct afe_spdif_port_config spdif_port;
  207. struct afe_event_fmt_update fmt_event;
  208. struct kobject *kobj;
  209. };
  210. struct msm_dai_q6_spdif_event_msg {
  211. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  212. struct afe_event_fmt_update fmt_event;
  213. };
  214. struct msm_dai_q6_mi2s_dai_config {
  215. u16 pdata_mi2s_lines;
  216. struct msm_dai_q6_dai_data mi2s_dai_data;
  217. };
  218. struct msm_dai_q6_mi2s_dai_data {
  219. u32 is_island_dai;
  220. struct msm_dai_q6_mi2s_dai_config tx_dai;
  221. struct msm_dai_q6_mi2s_dai_config rx_dai;
  222. };
  223. struct msm_dai_q6_cdc_dma_dai_data {
  224. DECLARE_BITMAP(status_mask, STATUS_MAX);
  225. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  226. u32 rate;
  227. u32 channels;
  228. u32 bitwidth;
  229. u32 is_island_dai;
  230. union afe_port_config port_config;
  231. };
  232. struct msm_dai_q6_auxpcm_dai_data {
  233. /* BITMAP to track Rx and Tx port usage count */
  234. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  235. struct mutex rlock; /* auxpcm dev resource lock */
  236. u16 rx_pid; /* AUXPCM RX AFE port ID */
  237. u16 tx_pid; /* AUXPCM TX AFE port ID */
  238. u16 afe_clk_ver;
  239. u32 is_island_dai;
  240. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  241. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  242. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  243. };
  244. struct msm_dai_q6_tdm_dai_data {
  245. DECLARE_BITMAP(status_mask, STATUS_MAX);
  246. u32 rate;
  247. u32 channels;
  248. u32 bitwidth;
  249. u32 num_group_ports;
  250. u32 is_island_dai;
  251. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  252. union afe_port_group_config group_cfg; /* hold tdm group config */
  253. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  254. struct afe_param_id_tdm_lane_cfg lane_cfg; /* hold tdm lane config */
  255. };
  256. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  257. * 0: linear PCM
  258. * 1: non-linear PCM
  259. * 2: PCM data in IEC 60968 container
  260. * 3: compressed data in IEC 60958 container
  261. */
  262. static const char *const mi2s_format[] = {
  263. "LPCM",
  264. "Compr",
  265. "LPCM-60958",
  266. "Compr-60958"
  267. };
  268. static const char *const mi2s_vi_feed_mono[] = {
  269. "Left",
  270. "Right",
  271. };
  272. static const struct soc_enum mi2s_config_enum[] = {
  273. SOC_ENUM_SINGLE_EXT(4, mi2s_format),
  274. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  275. };
  276. static const char *const cdc_dma_format[] = {
  277. "UNPACKED",
  278. "PACKED_16B",
  279. };
  280. static const struct soc_enum cdc_dma_config_enum[] = {
  281. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  282. };
  283. static const char *const sb_format[] = {
  284. "UNPACKED",
  285. "PACKED_16B",
  286. "DSD_DOP",
  287. };
  288. static const struct soc_enum sb_config_enum[] = {
  289. SOC_ENUM_SINGLE_EXT(3, sb_format),
  290. };
  291. static const char *const tdm_data_format[] = {
  292. "LPCM",
  293. "Compr",
  294. "Gen Compr"
  295. };
  296. static const char *const tdm_header_type[] = {
  297. "Invalid",
  298. "Default",
  299. "Entertainment",
  300. };
  301. static const struct soc_enum tdm_config_enum[] = {
  302. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  303. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  304. };
  305. static DEFINE_MUTEX(tdm_mutex);
  306. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  307. static struct afe_param_id_tdm_lane_cfg tdm_lane_cfg = {
  308. AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX,
  309. 0x0,
  310. };
  311. /* cache of group cfg per parent node */
  312. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  313. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  314. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  315. 0,
  316. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  317. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  318. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  319. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  320. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  321. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  322. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  323. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  324. 8,
  325. 48000,
  326. 32,
  327. 8,
  328. 32,
  329. 0xFF,
  330. };
  331. static u32 num_tdm_group_ports;
  332. static struct afe_clk_set tdm_clk_set = {
  333. AFE_API_VERSION_CLOCK_SET,
  334. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  335. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  336. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  337. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  338. 0,
  339. };
  340. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  341. {
  342. switch (id) {
  343. case IDX_GROUP_PRIMARY_TDM_RX:
  344. case IDX_GROUP_PRIMARY_TDM_TX:
  345. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  346. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  347. case IDX_GROUP_SECONDARY_TDM_RX:
  348. case IDX_GROUP_SECONDARY_TDM_TX:
  349. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  350. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  351. case IDX_GROUP_TERTIARY_TDM_RX:
  352. case IDX_GROUP_TERTIARY_TDM_TX:
  353. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  354. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  355. case IDX_GROUP_QUATERNARY_TDM_RX:
  356. case IDX_GROUP_QUATERNARY_TDM_TX:
  357. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  358. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  359. case IDX_GROUP_QUINARY_TDM_RX:
  360. case IDX_GROUP_QUINARY_TDM_TX:
  361. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  362. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  363. default: return -EINVAL;
  364. }
  365. }
  366. int msm_dai_q6_get_group_idx(u16 id)
  367. {
  368. switch (id) {
  369. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  370. case AFE_PORT_ID_PRIMARY_TDM_RX:
  371. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  372. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  373. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  374. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  375. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  376. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  377. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  378. return IDX_GROUP_PRIMARY_TDM_RX;
  379. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  380. case AFE_PORT_ID_PRIMARY_TDM_TX:
  381. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  382. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  383. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  384. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  385. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  386. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  387. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  388. return IDX_GROUP_PRIMARY_TDM_TX;
  389. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  390. case AFE_PORT_ID_SECONDARY_TDM_RX:
  391. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  392. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  393. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  394. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  395. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  396. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  397. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  398. return IDX_GROUP_SECONDARY_TDM_RX;
  399. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  400. case AFE_PORT_ID_SECONDARY_TDM_TX:
  401. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  402. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  403. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  404. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  405. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  406. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  407. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  408. return IDX_GROUP_SECONDARY_TDM_TX;
  409. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  410. case AFE_PORT_ID_TERTIARY_TDM_RX:
  411. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  412. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  413. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  414. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  415. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  416. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  417. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  418. return IDX_GROUP_TERTIARY_TDM_RX;
  419. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  420. case AFE_PORT_ID_TERTIARY_TDM_TX:
  421. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  422. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  423. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  424. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  425. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  426. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  427. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  428. return IDX_GROUP_TERTIARY_TDM_TX;
  429. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  430. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  431. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  432. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  433. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  434. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  435. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  436. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  437. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  438. return IDX_GROUP_QUATERNARY_TDM_RX;
  439. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  440. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  441. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  442. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  443. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  444. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  445. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  446. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  447. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  448. return IDX_GROUP_QUATERNARY_TDM_TX;
  449. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  450. case AFE_PORT_ID_QUINARY_TDM_RX:
  451. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  452. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  453. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  454. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  455. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  456. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  457. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  458. return IDX_GROUP_QUINARY_TDM_RX;
  459. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  460. case AFE_PORT_ID_QUINARY_TDM_TX:
  461. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  462. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  463. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  464. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  465. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  466. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  467. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  468. return IDX_GROUP_QUINARY_TDM_TX;
  469. default: return -EINVAL;
  470. }
  471. }
  472. int msm_dai_q6_get_port_idx(u16 id)
  473. {
  474. switch (id) {
  475. case AFE_PORT_ID_PRIMARY_TDM_RX:
  476. return IDX_PRIMARY_TDM_RX_0;
  477. case AFE_PORT_ID_PRIMARY_TDM_TX:
  478. return IDX_PRIMARY_TDM_TX_0;
  479. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  480. return IDX_PRIMARY_TDM_RX_1;
  481. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  482. return IDX_PRIMARY_TDM_TX_1;
  483. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  484. return IDX_PRIMARY_TDM_RX_2;
  485. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  486. return IDX_PRIMARY_TDM_TX_2;
  487. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  488. return IDX_PRIMARY_TDM_RX_3;
  489. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  490. return IDX_PRIMARY_TDM_TX_3;
  491. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  492. return IDX_PRIMARY_TDM_RX_4;
  493. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  494. return IDX_PRIMARY_TDM_TX_4;
  495. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  496. return IDX_PRIMARY_TDM_RX_5;
  497. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  498. return IDX_PRIMARY_TDM_TX_5;
  499. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  500. return IDX_PRIMARY_TDM_RX_6;
  501. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  502. return IDX_PRIMARY_TDM_TX_6;
  503. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  504. return IDX_PRIMARY_TDM_RX_7;
  505. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  506. return IDX_PRIMARY_TDM_TX_7;
  507. case AFE_PORT_ID_SECONDARY_TDM_RX:
  508. return IDX_SECONDARY_TDM_RX_0;
  509. case AFE_PORT_ID_SECONDARY_TDM_TX:
  510. return IDX_SECONDARY_TDM_TX_0;
  511. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  512. return IDX_SECONDARY_TDM_RX_1;
  513. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  514. return IDX_SECONDARY_TDM_TX_1;
  515. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  516. return IDX_SECONDARY_TDM_RX_2;
  517. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  518. return IDX_SECONDARY_TDM_TX_2;
  519. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  520. return IDX_SECONDARY_TDM_RX_3;
  521. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  522. return IDX_SECONDARY_TDM_TX_3;
  523. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  524. return IDX_SECONDARY_TDM_RX_4;
  525. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  526. return IDX_SECONDARY_TDM_TX_4;
  527. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  528. return IDX_SECONDARY_TDM_RX_5;
  529. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  530. return IDX_SECONDARY_TDM_TX_5;
  531. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  532. return IDX_SECONDARY_TDM_RX_6;
  533. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  534. return IDX_SECONDARY_TDM_TX_6;
  535. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  536. return IDX_SECONDARY_TDM_RX_7;
  537. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  538. return IDX_SECONDARY_TDM_TX_7;
  539. case AFE_PORT_ID_TERTIARY_TDM_RX:
  540. return IDX_TERTIARY_TDM_RX_0;
  541. case AFE_PORT_ID_TERTIARY_TDM_TX:
  542. return IDX_TERTIARY_TDM_TX_0;
  543. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  544. return IDX_TERTIARY_TDM_RX_1;
  545. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  546. return IDX_TERTIARY_TDM_TX_1;
  547. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  548. return IDX_TERTIARY_TDM_RX_2;
  549. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  550. return IDX_TERTIARY_TDM_TX_2;
  551. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  552. return IDX_TERTIARY_TDM_RX_3;
  553. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  554. return IDX_TERTIARY_TDM_TX_3;
  555. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  556. return IDX_TERTIARY_TDM_RX_4;
  557. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  558. return IDX_TERTIARY_TDM_TX_4;
  559. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  560. return IDX_TERTIARY_TDM_RX_5;
  561. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  562. return IDX_TERTIARY_TDM_TX_5;
  563. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  564. return IDX_TERTIARY_TDM_RX_6;
  565. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  566. return IDX_TERTIARY_TDM_TX_6;
  567. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  568. return IDX_TERTIARY_TDM_RX_7;
  569. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  570. return IDX_TERTIARY_TDM_TX_7;
  571. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  572. return IDX_QUATERNARY_TDM_RX_0;
  573. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  574. return IDX_QUATERNARY_TDM_TX_0;
  575. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  576. return IDX_QUATERNARY_TDM_RX_1;
  577. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  578. return IDX_QUATERNARY_TDM_TX_1;
  579. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  580. return IDX_QUATERNARY_TDM_RX_2;
  581. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  582. return IDX_QUATERNARY_TDM_TX_2;
  583. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  584. return IDX_QUATERNARY_TDM_RX_3;
  585. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  586. return IDX_QUATERNARY_TDM_TX_3;
  587. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  588. return IDX_QUATERNARY_TDM_RX_4;
  589. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  590. return IDX_QUATERNARY_TDM_TX_4;
  591. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  592. return IDX_QUATERNARY_TDM_RX_5;
  593. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  594. return IDX_QUATERNARY_TDM_TX_5;
  595. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  596. return IDX_QUATERNARY_TDM_RX_6;
  597. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  598. return IDX_QUATERNARY_TDM_TX_6;
  599. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  600. return IDX_QUATERNARY_TDM_RX_7;
  601. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  602. return IDX_QUATERNARY_TDM_TX_7;
  603. case AFE_PORT_ID_QUINARY_TDM_RX:
  604. return IDX_QUINARY_TDM_RX_0;
  605. case AFE_PORT_ID_QUINARY_TDM_TX:
  606. return IDX_QUINARY_TDM_TX_0;
  607. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  608. return IDX_QUINARY_TDM_RX_1;
  609. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  610. return IDX_QUINARY_TDM_TX_1;
  611. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  612. return IDX_QUINARY_TDM_RX_2;
  613. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  614. return IDX_QUINARY_TDM_TX_2;
  615. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  616. return IDX_QUINARY_TDM_RX_3;
  617. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  618. return IDX_QUINARY_TDM_TX_3;
  619. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  620. return IDX_QUINARY_TDM_RX_4;
  621. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  622. return IDX_QUINARY_TDM_TX_4;
  623. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  624. return IDX_QUINARY_TDM_RX_5;
  625. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  626. return IDX_QUINARY_TDM_TX_5;
  627. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  628. return IDX_QUINARY_TDM_RX_6;
  629. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  630. return IDX_QUINARY_TDM_TX_6;
  631. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  632. return IDX_QUINARY_TDM_RX_7;
  633. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  634. return IDX_QUINARY_TDM_TX_7;
  635. default: return -EINVAL;
  636. }
  637. }
  638. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  639. {
  640. /* Max num of slots is bits per frame divided
  641. * by bits per sample which is 16
  642. */
  643. switch (frame_rate) {
  644. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  645. return 0;
  646. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  647. return 1;
  648. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  649. return 2;
  650. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  651. return 4;
  652. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  653. return 8;
  654. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  655. return 16;
  656. default:
  657. pr_err("%s Invalid bits per frame %d\n",
  658. __func__, frame_rate);
  659. return 0;
  660. }
  661. }
  662. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  663. {
  664. struct snd_soc_dapm_route intercon;
  665. struct snd_soc_dapm_context *dapm;
  666. if (!dai) {
  667. pr_err("%s: Invalid params dai\n", __func__);
  668. return -EINVAL;
  669. }
  670. if (!dai->driver) {
  671. pr_err("%s: Invalid params dai driver\n", __func__);
  672. return -EINVAL;
  673. }
  674. dapm = snd_soc_component_get_dapm(dai->component);
  675. memset(&intercon, 0, sizeof(intercon));
  676. if (dai->driver->playback.stream_name &&
  677. dai->driver->playback.aif_name) {
  678. dev_dbg(dai->dev, "%s: add route for widget %s",
  679. __func__, dai->driver->playback.stream_name);
  680. intercon.source = dai->driver->playback.aif_name;
  681. intercon.sink = dai->driver->playback.stream_name;
  682. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  683. __func__, intercon.source, intercon.sink);
  684. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  685. }
  686. if (dai->driver->capture.stream_name &&
  687. dai->driver->capture.aif_name) {
  688. dev_dbg(dai->dev, "%s: add route for widget %s",
  689. __func__, dai->driver->capture.stream_name);
  690. intercon.sink = dai->driver->capture.aif_name;
  691. intercon.source = dai->driver->capture.stream_name;
  692. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  693. __func__, intercon.source, intercon.sink);
  694. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  695. }
  696. return 0;
  697. }
  698. static int msm_dai_q6_auxpcm_hw_params(
  699. struct snd_pcm_substream *substream,
  700. struct snd_pcm_hw_params *params,
  701. struct snd_soc_dai *dai)
  702. {
  703. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  704. dev_get_drvdata(dai->dev);
  705. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  706. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  707. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  708. int rc = 0, slot_mapping_copy_len = 0;
  709. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  710. params_rate(params) != 16000)) {
  711. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  712. __func__, params_channels(params), params_rate(params));
  713. return -EINVAL;
  714. }
  715. mutex_lock(&aux_dai_data->rlock);
  716. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  717. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  718. /* AUXPCM DAI in use */
  719. if (dai_data->rate != params_rate(params)) {
  720. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  721. __func__);
  722. rc = -EINVAL;
  723. }
  724. mutex_unlock(&aux_dai_data->rlock);
  725. return rc;
  726. }
  727. dai_data->channels = params_channels(params);
  728. dai_data->rate = params_rate(params);
  729. if (dai_data->rate == 8000) {
  730. dai_data->port_config.pcm.pcm_cfg_minor_version =
  731. AFE_API_VERSION_PCM_CONFIG;
  732. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  733. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  734. dai_data->port_config.pcm.frame_setting =
  735. auxpcm_pdata->mode_8k.frame;
  736. dai_data->port_config.pcm.quantype =
  737. auxpcm_pdata->mode_8k.quant;
  738. dai_data->port_config.pcm.ctrl_data_out_enable =
  739. auxpcm_pdata->mode_8k.data;
  740. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  741. dai_data->port_config.pcm.num_channels = dai_data->channels;
  742. dai_data->port_config.pcm.bit_width = 16;
  743. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  744. auxpcm_pdata->mode_8k.num_slots)
  745. slot_mapping_copy_len =
  746. ARRAY_SIZE(
  747. dai_data->port_config.pcm.slot_number_mapping)
  748. * sizeof(uint16_t);
  749. else
  750. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  751. * sizeof(uint16_t);
  752. if (auxpcm_pdata->mode_8k.slot_mapping) {
  753. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  754. auxpcm_pdata->mode_8k.slot_mapping,
  755. slot_mapping_copy_len);
  756. } else {
  757. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  758. __func__);
  759. mutex_unlock(&aux_dai_data->rlock);
  760. return -EINVAL;
  761. }
  762. } else {
  763. dai_data->port_config.pcm.pcm_cfg_minor_version =
  764. AFE_API_VERSION_PCM_CONFIG;
  765. dai_data->port_config.pcm.aux_mode =
  766. auxpcm_pdata->mode_16k.mode;
  767. dai_data->port_config.pcm.sync_src =
  768. auxpcm_pdata->mode_16k.sync;
  769. dai_data->port_config.pcm.frame_setting =
  770. auxpcm_pdata->mode_16k.frame;
  771. dai_data->port_config.pcm.quantype =
  772. auxpcm_pdata->mode_16k.quant;
  773. dai_data->port_config.pcm.ctrl_data_out_enable =
  774. auxpcm_pdata->mode_16k.data;
  775. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  776. dai_data->port_config.pcm.num_channels = dai_data->channels;
  777. dai_data->port_config.pcm.bit_width = 16;
  778. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  779. auxpcm_pdata->mode_16k.num_slots)
  780. slot_mapping_copy_len =
  781. ARRAY_SIZE(
  782. dai_data->port_config.pcm.slot_number_mapping)
  783. * sizeof(uint16_t);
  784. else
  785. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  786. * sizeof(uint16_t);
  787. if (auxpcm_pdata->mode_16k.slot_mapping) {
  788. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  789. auxpcm_pdata->mode_16k.slot_mapping,
  790. slot_mapping_copy_len);
  791. } else {
  792. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  793. __func__);
  794. mutex_unlock(&aux_dai_data->rlock);
  795. return -EINVAL;
  796. }
  797. }
  798. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  799. __func__, dai_data->port_config.pcm.aux_mode,
  800. dai_data->port_config.pcm.sync_src,
  801. dai_data->port_config.pcm.frame_setting);
  802. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  803. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  804. __func__, dai_data->port_config.pcm.quantype,
  805. dai_data->port_config.pcm.ctrl_data_out_enable,
  806. dai_data->port_config.pcm.slot_number_mapping[0],
  807. dai_data->port_config.pcm.slot_number_mapping[1],
  808. dai_data->port_config.pcm.slot_number_mapping[2],
  809. dai_data->port_config.pcm.slot_number_mapping[3]);
  810. mutex_unlock(&aux_dai_data->rlock);
  811. return rc;
  812. }
  813. static int msm_dai_q6_auxpcm_set_clk(
  814. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  815. u16 port_id, bool enable)
  816. {
  817. int rc;
  818. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  819. aux_dai_data->afe_clk_ver, port_id, enable);
  820. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  821. aux_dai_data->clk_set.enable = enable;
  822. rc = afe_set_lpass_clock_v2(port_id,
  823. &aux_dai_data->clk_set);
  824. } else {
  825. if (!enable)
  826. aux_dai_data->clk_cfg.clk_val1 = 0;
  827. rc = afe_set_lpass_clock(port_id,
  828. &aux_dai_data->clk_cfg);
  829. }
  830. return rc;
  831. }
  832. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  833. struct snd_soc_dai *dai)
  834. {
  835. int rc = 0;
  836. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  837. dev_get_drvdata(dai->dev);
  838. mutex_lock(&aux_dai_data->rlock);
  839. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  840. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  841. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  842. __func__, dai->id);
  843. goto exit;
  844. }
  845. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  846. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  847. clear_bit(STATUS_TX_PORT,
  848. aux_dai_data->auxpcm_port_status);
  849. else {
  850. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  851. __func__);
  852. goto exit;
  853. }
  854. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  855. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  856. clear_bit(STATUS_RX_PORT,
  857. aux_dai_data->auxpcm_port_status);
  858. else {
  859. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  860. __func__);
  861. goto exit;
  862. }
  863. }
  864. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  865. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  866. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  867. __func__);
  868. goto exit;
  869. }
  870. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  871. __func__, dai->id);
  872. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  873. if (rc < 0)
  874. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  875. rc = afe_close(aux_dai_data->tx_pid);
  876. if (rc < 0)
  877. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  878. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  879. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  880. exit:
  881. mutex_unlock(&aux_dai_data->rlock);
  882. }
  883. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  884. struct snd_soc_dai *dai)
  885. {
  886. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  887. dev_get_drvdata(dai->dev);
  888. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  889. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  890. int rc = 0;
  891. u32 pcm_clk_rate;
  892. auxpcm_pdata = dai->dev->platform_data;
  893. mutex_lock(&aux_dai_data->rlock);
  894. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  895. if (test_bit(STATUS_TX_PORT,
  896. aux_dai_data->auxpcm_port_status)) {
  897. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  898. __func__);
  899. goto exit;
  900. } else
  901. set_bit(STATUS_TX_PORT,
  902. aux_dai_data->auxpcm_port_status);
  903. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  904. if (test_bit(STATUS_RX_PORT,
  905. aux_dai_data->auxpcm_port_status)) {
  906. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  907. __func__);
  908. goto exit;
  909. } else
  910. set_bit(STATUS_RX_PORT,
  911. aux_dai_data->auxpcm_port_status);
  912. }
  913. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  914. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  915. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  916. goto exit;
  917. }
  918. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  919. __func__, dai->id);
  920. rc = afe_q6_interface_prepare();
  921. if (rc < 0) {
  922. dev_err(dai->dev, "fail to open AFE APR\n");
  923. goto fail;
  924. }
  925. /*
  926. * For AUX PCM Interface the below sequence of clk
  927. * settings and afe_open is a strict requirement.
  928. *
  929. * Also using afe_open instead of afe_port_start_nowait
  930. * to make sure the port is open before deasserting the
  931. * clock line. This is required because pcm register is
  932. * not written before clock deassert. Hence the hw does
  933. * not get updated with new setting if the below clock
  934. * assert/deasset and afe_open sequence is not followed.
  935. */
  936. if (dai_data->rate == 8000) {
  937. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  938. } else if (dai_data->rate == 16000) {
  939. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  940. } else {
  941. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  942. dai_data->rate);
  943. rc = -EINVAL;
  944. goto fail;
  945. }
  946. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  947. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  948. sizeof(struct afe_clk_set));
  949. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  950. switch (dai->id) {
  951. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  952. if (pcm_clk_rate)
  953. aux_dai_data->clk_set.clk_id =
  954. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  955. else
  956. aux_dai_data->clk_set.clk_id =
  957. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  958. break;
  959. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  960. if (pcm_clk_rate)
  961. aux_dai_data->clk_set.clk_id =
  962. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  963. else
  964. aux_dai_data->clk_set.clk_id =
  965. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  966. break;
  967. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  968. if (pcm_clk_rate)
  969. aux_dai_data->clk_set.clk_id =
  970. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  971. else
  972. aux_dai_data->clk_set.clk_id =
  973. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  974. break;
  975. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  976. if (pcm_clk_rate)
  977. aux_dai_data->clk_set.clk_id =
  978. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  979. else
  980. aux_dai_data->clk_set.clk_id =
  981. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  982. break;
  983. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  984. if (pcm_clk_rate)
  985. aux_dai_data->clk_set.clk_id =
  986. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  987. else
  988. aux_dai_data->clk_set.clk_id =
  989. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  990. break;
  991. default:
  992. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  993. __func__, dai->id);
  994. break;
  995. }
  996. } else {
  997. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  998. sizeof(struct afe_clk_cfg));
  999. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  1000. }
  1001. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1002. aux_dai_data->rx_pid, true);
  1003. if (rc < 0) {
  1004. dev_err(dai->dev,
  1005. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1006. __func__);
  1007. goto fail;
  1008. }
  1009. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1010. aux_dai_data->tx_pid, true);
  1011. if (rc < 0) {
  1012. dev_err(dai->dev,
  1013. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1014. __func__);
  1015. goto fail;
  1016. }
  1017. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1018. if (q6core_get_avcs_api_version_per_service(
  1019. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  1020. /*
  1021. * send island mode config
  1022. * This should be the first configuration
  1023. */
  1024. rc = afe_send_port_island_mode(aux_dai_data->tx_pid);
  1025. if (rc)
  1026. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  1027. __func__, rc);
  1028. }
  1029. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1030. goto exit;
  1031. fail:
  1032. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1033. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1034. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1035. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1036. exit:
  1037. mutex_unlock(&aux_dai_data->rlock);
  1038. return rc;
  1039. }
  1040. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1041. int cmd, struct snd_soc_dai *dai)
  1042. {
  1043. int rc = 0;
  1044. pr_debug("%s:port:%d cmd:%d\n",
  1045. __func__, dai->id, cmd);
  1046. switch (cmd) {
  1047. case SNDRV_PCM_TRIGGER_START:
  1048. case SNDRV_PCM_TRIGGER_RESUME:
  1049. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1050. /* afe_open will be called from prepare */
  1051. return 0;
  1052. case SNDRV_PCM_TRIGGER_STOP:
  1053. case SNDRV_PCM_TRIGGER_SUSPEND:
  1054. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1055. return 0;
  1056. default:
  1057. pr_err("%s: cmd %d\n", __func__, cmd);
  1058. rc = -EINVAL;
  1059. }
  1060. return rc;
  1061. }
  1062. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1063. {
  1064. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1065. int rc;
  1066. aux_dai_data = dev_get_drvdata(dai->dev);
  1067. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1068. __func__, dai->id);
  1069. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1070. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1071. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1072. if (rc < 0)
  1073. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1074. rc = afe_close(aux_dai_data->tx_pid);
  1075. if (rc < 0)
  1076. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1077. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1078. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1079. }
  1080. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1081. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1082. return 0;
  1083. }
  1084. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1085. struct snd_ctl_elem_value *ucontrol)
  1086. {
  1087. int value = ucontrol->value.integer.value[0];
  1088. u16 port_id = (u16)kcontrol->private_value;
  1089. pr_debug("%s: island mode = %d\n", __func__, value);
  1090. afe_set_island_mode_cfg(port_id, value);
  1091. return 0;
  1092. }
  1093. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1094. struct snd_ctl_elem_value *ucontrol)
  1095. {
  1096. int value;
  1097. u16 port_id = (u16)kcontrol->private_value;
  1098. afe_get_island_mode_cfg(port_id, &value);
  1099. ucontrol->value.integer.value[0] = value;
  1100. return 0;
  1101. }
  1102. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1103. {
  1104. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1105. kfree(knew);
  1106. }
  1107. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1108. const char *dai_name,
  1109. int dai_id, void *dai_data)
  1110. {
  1111. const char *mx_ctl_name = "TX island";
  1112. char *mixer_str = NULL;
  1113. int dai_str_len = 0, ctl_len = 0;
  1114. int rc = 0;
  1115. struct snd_kcontrol_new *knew = NULL;
  1116. struct snd_kcontrol *kctl = NULL;
  1117. dai_str_len = strlen(dai_name) + 1;
  1118. /* Add island related mixer controls */
  1119. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1120. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1121. if (!mixer_str)
  1122. return -ENOMEM;
  1123. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1124. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1125. if (!knew) {
  1126. kfree(mixer_str);
  1127. return -ENOMEM;
  1128. }
  1129. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1130. knew->info = snd_ctl_boolean_mono_info;
  1131. knew->get = msm_dai_q6_island_mode_get;
  1132. knew->put = msm_dai_q6_island_mode_put;
  1133. knew->name = mixer_str;
  1134. knew->private_value = dai_id;
  1135. kctl = snd_ctl_new1(knew, knew);
  1136. if (!kctl) {
  1137. kfree(knew);
  1138. kfree(mixer_str);
  1139. return -ENOMEM;
  1140. }
  1141. kctl->private_free = island_mx_ctl_private_free;
  1142. rc = snd_ctl_add(card, kctl);
  1143. if (rc < 0)
  1144. pr_err("%s: err add config ctl, DAI = %s\n",
  1145. __func__, dai_name);
  1146. kfree(mixer_str);
  1147. return rc;
  1148. }
  1149. /*
  1150. * For single CPU DAI registration, the dai id needs to be
  1151. * set explicitly in the dai probe as ASoC does not read
  1152. * the cpu->driver->id field rather it assigns the dai id
  1153. * from the device name that is in the form %s.%d. This dai
  1154. * id should be assigned to back-end AFE port id and used
  1155. * during dai prepare. For multiple dai registration, it
  1156. * is not required to call this function, however the dai->
  1157. * driver->id field must be defined and set to corresponding
  1158. * AFE Port id.
  1159. */
  1160. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1161. {
  1162. if (!dai->driver) {
  1163. dev_err(dai->dev, "DAI driver is not set\n");
  1164. return;
  1165. }
  1166. if (!dai->driver->id) {
  1167. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1168. return;
  1169. }
  1170. dai->id = dai->driver->id;
  1171. }
  1172. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1173. {
  1174. int rc = 0;
  1175. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1176. if (!dai) {
  1177. pr_err("%s: Invalid params dai\n", __func__);
  1178. return -EINVAL;
  1179. }
  1180. if (!dai->dev) {
  1181. pr_err("%s: Invalid params dai dev\n", __func__);
  1182. return -EINVAL;
  1183. }
  1184. msm_dai_q6_set_dai_id(dai);
  1185. dai_data = dev_get_drvdata(dai->dev);
  1186. if (dai_data->is_island_dai)
  1187. rc = msm_dai_q6_add_island_mx_ctls(
  1188. dai->component->card->snd_card,
  1189. dai->name, dai_data->tx_pid,
  1190. (void *)dai_data);
  1191. rc = msm_dai_q6_dai_add_route(dai);
  1192. return rc;
  1193. }
  1194. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1195. .prepare = msm_dai_q6_auxpcm_prepare,
  1196. .trigger = msm_dai_q6_auxpcm_trigger,
  1197. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1198. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1199. };
  1200. static const struct snd_soc_component_driver
  1201. msm_dai_q6_aux_pcm_dai_component = {
  1202. .name = "msm-auxpcm-dev",
  1203. };
  1204. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1205. {
  1206. .playback = {
  1207. .stream_name = "AUX PCM Playback",
  1208. .aif_name = "AUX_PCM_RX",
  1209. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1210. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1211. .channels_min = 1,
  1212. .channels_max = 1,
  1213. .rate_max = 16000,
  1214. .rate_min = 8000,
  1215. },
  1216. .capture = {
  1217. .stream_name = "AUX PCM Capture",
  1218. .aif_name = "AUX_PCM_TX",
  1219. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1220. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1221. .channels_min = 1,
  1222. .channels_max = 1,
  1223. .rate_max = 16000,
  1224. .rate_min = 8000,
  1225. },
  1226. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1227. .name = "Pri AUX PCM",
  1228. .ops = &msm_dai_q6_auxpcm_ops,
  1229. .probe = msm_dai_q6_aux_pcm_probe,
  1230. .remove = msm_dai_q6_dai_auxpcm_remove,
  1231. },
  1232. {
  1233. .playback = {
  1234. .stream_name = "Sec AUX PCM Playback",
  1235. .aif_name = "SEC_AUX_PCM_RX",
  1236. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1237. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1238. .channels_min = 1,
  1239. .channels_max = 1,
  1240. .rate_max = 16000,
  1241. .rate_min = 8000,
  1242. },
  1243. .capture = {
  1244. .stream_name = "Sec AUX PCM Capture",
  1245. .aif_name = "SEC_AUX_PCM_TX",
  1246. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1247. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1248. .channels_min = 1,
  1249. .channels_max = 1,
  1250. .rate_max = 16000,
  1251. .rate_min = 8000,
  1252. },
  1253. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1254. .name = "Sec AUX PCM",
  1255. .ops = &msm_dai_q6_auxpcm_ops,
  1256. .probe = msm_dai_q6_aux_pcm_probe,
  1257. .remove = msm_dai_q6_dai_auxpcm_remove,
  1258. },
  1259. {
  1260. .playback = {
  1261. .stream_name = "Tert AUX PCM Playback",
  1262. .aif_name = "TERT_AUX_PCM_RX",
  1263. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1264. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1265. .channels_min = 1,
  1266. .channels_max = 1,
  1267. .rate_max = 16000,
  1268. .rate_min = 8000,
  1269. },
  1270. .capture = {
  1271. .stream_name = "Tert AUX PCM Capture",
  1272. .aif_name = "TERT_AUX_PCM_TX",
  1273. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1274. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1275. .channels_min = 1,
  1276. .channels_max = 1,
  1277. .rate_max = 16000,
  1278. .rate_min = 8000,
  1279. },
  1280. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1281. .name = "Tert AUX PCM",
  1282. .ops = &msm_dai_q6_auxpcm_ops,
  1283. .probe = msm_dai_q6_aux_pcm_probe,
  1284. .remove = msm_dai_q6_dai_auxpcm_remove,
  1285. },
  1286. {
  1287. .playback = {
  1288. .stream_name = "Quat AUX PCM Playback",
  1289. .aif_name = "QUAT_AUX_PCM_RX",
  1290. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1291. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1292. .channels_min = 1,
  1293. .channels_max = 1,
  1294. .rate_max = 16000,
  1295. .rate_min = 8000,
  1296. },
  1297. .capture = {
  1298. .stream_name = "Quat AUX PCM Capture",
  1299. .aif_name = "QUAT_AUX_PCM_TX",
  1300. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1301. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1302. .channels_min = 1,
  1303. .channels_max = 1,
  1304. .rate_max = 16000,
  1305. .rate_min = 8000,
  1306. },
  1307. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1308. .name = "Quat AUX PCM",
  1309. .ops = &msm_dai_q6_auxpcm_ops,
  1310. .probe = msm_dai_q6_aux_pcm_probe,
  1311. .remove = msm_dai_q6_dai_auxpcm_remove,
  1312. },
  1313. {
  1314. .playback = {
  1315. .stream_name = "Quin AUX PCM Playback",
  1316. .aif_name = "QUIN_AUX_PCM_RX",
  1317. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1318. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1319. .channels_min = 1,
  1320. .channels_max = 1,
  1321. .rate_max = 16000,
  1322. .rate_min = 8000,
  1323. },
  1324. .capture = {
  1325. .stream_name = "Quin AUX PCM Capture",
  1326. .aif_name = "QUIN_AUX_PCM_TX",
  1327. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1328. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1329. .channels_min = 1,
  1330. .channels_max = 1,
  1331. .rate_max = 16000,
  1332. .rate_min = 8000,
  1333. },
  1334. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1335. .name = "Quin AUX PCM",
  1336. .ops = &msm_dai_q6_auxpcm_ops,
  1337. .probe = msm_dai_q6_aux_pcm_probe,
  1338. .remove = msm_dai_q6_dai_auxpcm_remove,
  1339. },
  1340. };
  1341. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1342. struct snd_ctl_elem_value *ucontrol)
  1343. {
  1344. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1345. int value = ucontrol->value.integer.value[0];
  1346. dai_data->spdif_port.cfg.data_format = value;
  1347. pr_debug("%s: value = %d\n", __func__, value);
  1348. return 0;
  1349. }
  1350. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1351. struct snd_ctl_elem_value *ucontrol)
  1352. {
  1353. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1354. ucontrol->value.integer.value[0] =
  1355. dai_data->spdif_port.cfg.data_format;
  1356. return 0;
  1357. }
  1358. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1359. struct snd_ctl_elem_value *ucontrol)
  1360. {
  1361. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1362. int value = ucontrol->value.integer.value[0];
  1363. dai_data->spdif_port.cfg.src_sel = value;
  1364. pr_debug("%s: value = %d\n", __func__, value);
  1365. return 0;
  1366. }
  1367. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1368. struct snd_ctl_elem_value *ucontrol)
  1369. {
  1370. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1371. ucontrol->value.integer.value[0] =
  1372. dai_data->spdif_port.cfg.src_sel;
  1373. return 0;
  1374. }
  1375. static const char * const spdif_format[] = {
  1376. "LPCM",
  1377. "Compr"
  1378. };
  1379. static const char * const spdif_source[] = {
  1380. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1381. };
  1382. static const struct soc_enum spdif_rx_config_enum[] = {
  1383. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1384. };
  1385. static const struct soc_enum spdif_tx_config_enum[] = {
  1386. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1387. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1388. };
  1389. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1390. struct snd_ctl_elem_value *ucontrol)
  1391. {
  1392. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1393. int ret = 0;
  1394. dai_data->spdif_port.ch_status.status_type =
  1395. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1396. memset(dai_data->spdif_port.ch_status.status_mask,
  1397. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1398. dai_data->spdif_port.ch_status.status_mask[0] =
  1399. CHANNEL_STATUS_MASK;
  1400. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1401. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1402. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1403. pr_debug("%s: Port already started. Dynamic update\n",
  1404. __func__);
  1405. ret = afe_send_spdif_ch_status_cfg(
  1406. &dai_data->spdif_port.ch_status,
  1407. dai_data->port_id);
  1408. }
  1409. return ret;
  1410. }
  1411. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1412. struct snd_ctl_elem_value *ucontrol)
  1413. {
  1414. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1415. memcpy(ucontrol->value.iec958.status,
  1416. dai_data->spdif_port.ch_status.status_bits,
  1417. CHANNEL_STATUS_SIZE);
  1418. return 0;
  1419. }
  1420. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1421. struct snd_ctl_elem_info *uinfo)
  1422. {
  1423. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1424. uinfo->count = 1;
  1425. return 0;
  1426. }
  1427. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1428. /* Primary SPDIF output */
  1429. {
  1430. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1431. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1432. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1433. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1434. .info = msm_dai_q6_spdif_chstatus_info,
  1435. .get = msm_dai_q6_spdif_chstatus_get,
  1436. .put = msm_dai_q6_spdif_chstatus_put,
  1437. },
  1438. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1439. msm_dai_q6_spdif_format_get,
  1440. msm_dai_q6_spdif_format_put),
  1441. /* Secondary SPDIF output */
  1442. {
  1443. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1444. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1445. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1446. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1447. .info = msm_dai_q6_spdif_chstatus_info,
  1448. .get = msm_dai_q6_spdif_chstatus_get,
  1449. .put = msm_dai_q6_spdif_chstatus_put,
  1450. },
  1451. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1452. msm_dai_q6_spdif_format_get,
  1453. msm_dai_q6_spdif_format_put)
  1454. };
  1455. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1456. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1457. msm_dai_q6_spdif_source_get,
  1458. msm_dai_q6_spdif_source_put),
  1459. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1460. msm_dai_q6_spdif_format_get,
  1461. msm_dai_q6_spdif_format_put),
  1462. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1463. msm_dai_q6_spdif_source_get,
  1464. msm_dai_q6_spdif_source_put),
  1465. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1466. msm_dai_q6_spdif_format_get,
  1467. msm_dai_q6_spdif_format_put)
  1468. };
  1469. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1470. uint32_t *payload, void *private_data)
  1471. {
  1472. struct msm_dai_q6_spdif_event_msg *evt;
  1473. struct msm_dai_q6_spdif_dai_data *dai_data;
  1474. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1475. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1476. pr_debug("%s: old state %d, fmt %d, rate %d\n",
  1477. __func__, dai_data->fmt_event.status,
  1478. dai_data->fmt_event.data_format,
  1479. dai_data->fmt_event.sample_rate);
  1480. pr_debug("%s: new state %d, fmt %d, rate %d\n",
  1481. __func__, evt->fmt_event.status,
  1482. evt->fmt_event.data_format,
  1483. evt->fmt_event.sample_rate);
  1484. dai_data->fmt_event.status = evt->fmt_event.status;
  1485. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1486. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1487. }
  1488. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1489. struct snd_pcm_hw_params *params,
  1490. struct snd_soc_dai *dai)
  1491. {
  1492. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1493. dai_data->channels = params_channels(params);
  1494. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1495. switch (params_format(params)) {
  1496. case SNDRV_PCM_FORMAT_S16_LE:
  1497. dai_data->spdif_port.cfg.bit_width = 16;
  1498. break;
  1499. case SNDRV_PCM_FORMAT_S24_LE:
  1500. case SNDRV_PCM_FORMAT_S24_3LE:
  1501. dai_data->spdif_port.cfg.bit_width = 24;
  1502. break;
  1503. default:
  1504. pr_err("%s: format %d\n",
  1505. __func__, params_format(params));
  1506. return -EINVAL;
  1507. }
  1508. dai_data->rate = params_rate(params);
  1509. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1510. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1511. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1512. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1513. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1514. dai_data->channels, dai_data->rate,
  1515. dai_data->spdif_port.cfg.bit_width);
  1516. dai_data->spdif_port.cfg.reserved = 0;
  1517. return 0;
  1518. }
  1519. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1520. struct snd_soc_dai *dai)
  1521. {
  1522. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1523. int rc = 0;
  1524. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1525. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1526. __func__, *dai_data->status_mask);
  1527. return;
  1528. }
  1529. rc = afe_close(dai->id);
  1530. if (rc < 0)
  1531. dev_err(dai->dev, "fail to close AFE port\n");
  1532. dai_data->fmt_event.status = 0; /* report invalid line state */
  1533. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1534. *dai_data->status_mask);
  1535. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1536. }
  1537. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1538. struct snd_soc_dai *dai)
  1539. {
  1540. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1541. int rc = 0;
  1542. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1543. rc = afe_spdif_reg_event_cfg(dai->id,
  1544. AFE_MODULE_REGISTER_EVENT_FLAG,
  1545. msm_dai_q6_spdif_process_event,
  1546. dai_data);
  1547. if (rc < 0)
  1548. dev_err(dai->dev,
  1549. "fail to register event for port 0x%x\n",
  1550. dai->id);
  1551. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1552. dai_data->rate);
  1553. if (rc < 0)
  1554. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1555. dai->id);
  1556. else
  1557. set_bit(STATUS_PORT_STARTED,
  1558. dai_data->status_mask);
  1559. }
  1560. return rc;
  1561. }
  1562. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1563. struct device_attribute *attr, char *buf)
  1564. {
  1565. ssize_t ret;
  1566. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1567. if (!dai_data) {
  1568. pr_err("%s: invalid input\n", __func__);
  1569. return -EINVAL;
  1570. }
  1571. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1572. dai_data->fmt_event.status);
  1573. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1574. return ret;
  1575. }
  1576. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1577. struct device_attribute *attr, char *buf)
  1578. {
  1579. ssize_t ret;
  1580. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1581. if (!dai_data) {
  1582. pr_err("%s: invalid input\n", __func__);
  1583. return -EINVAL;
  1584. }
  1585. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1586. dai_data->fmt_event.data_format);
  1587. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1588. return ret;
  1589. }
  1590. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1591. struct device_attribute *attr, char *buf)
  1592. {
  1593. ssize_t ret;
  1594. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1595. if (!dai_data) {
  1596. pr_err("%s: invalid input\n", __func__);
  1597. return -EINVAL;
  1598. }
  1599. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1600. dai_data->fmt_event.sample_rate);
  1601. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1602. return ret;
  1603. }
  1604. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1605. NULL);
  1606. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1607. NULL);
  1608. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1609. NULL);
  1610. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1611. &dev_attr_audio_state.attr,
  1612. &dev_attr_audio_format.attr,
  1613. &dev_attr_audio_rate.attr,
  1614. NULL,
  1615. };
  1616. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1617. .attrs = msm_dai_q6_spdif_fs_attrs,
  1618. };
  1619. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1620. struct msm_dai_q6_spdif_dai_data *dai_data)
  1621. {
  1622. int rc;
  1623. rc = sysfs_create_group(&dai->dev->kobj,
  1624. &msm_dai_q6_spdif_fs_attrs_group);
  1625. if (rc) {
  1626. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1627. return rc;
  1628. }
  1629. dai_data->kobj = &dai->dev->kobj;
  1630. return 0;
  1631. }
  1632. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1633. struct msm_dai_q6_spdif_dai_data *dai_data)
  1634. {
  1635. if (dai_data->kobj)
  1636. sysfs_remove_group(dai_data->kobj,
  1637. &msm_dai_q6_spdif_fs_attrs_group);
  1638. dai_data->kobj = NULL;
  1639. }
  1640. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1641. {
  1642. struct msm_dai_q6_spdif_dai_data *dai_data;
  1643. int rc = 0;
  1644. struct snd_soc_dapm_route intercon;
  1645. struct snd_soc_dapm_context *dapm;
  1646. if (!dai) {
  1647. pr_err("%s: dai not found!!\n", __func__);
  1648. return -EINVAL;
  1649. }
  1650. if (!dai->dev) {
  1651. pr_err("%s: Invalid params dai dev\n", __func__);
  1652. return -EINVAL;
  1653. }
  1654. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1655. GFP_KERNEL);
  1656. if (!dai_data)
  1657. return -ENOMEM;
  1658. else
  1659. dev_set_drvdata(dai->dev, dai_data);
  1660. msm_dai_q6_set_dai_id(dai);
  1661. dai_data->port_id = dai->id;
  1662. switch (dai->id) {
  1663. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1664. rc = snd_ctl_add(dai->component->card->snd_card,
  1665. snd_ctl_new1(&spdif_rx_config_controls[1],
  1666. dai_data));
  1667. break;
  1668. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1669. rc = snd_ctl_add(dai->component->card->snd_card,
  1670. snd_ctl_new1(&spdif_rx_config_controls[3],
  1671. dai_data));
  1672. break;
  1673. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1674. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1675. rc = snd_ctl_add(dai->component->card->snd_card,
  1676. snd_ctl_new1(&spdif_tx_config_controls[0],
  1677. dai_data));
  1678. rc = snd_ctl_add(dai->component->card->snd_card,
  1679. snd_ctl_new1(&spdif_tx_config_controls[1],
  1680. dai_data));
  1681. break;
  1682. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1683. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1684. rc = snd_ctl_add(dai->component->card->snd_card,
  1685. snd_ctl_new1(&spdif_tx_config_controls[2],
  1686. dai_data));
  1687. rc = snd_ctl_add(dai->component->card->snd_card,
  1688. snd_ctl_new1(&spdif_tx_config_controls[3],
  1689. dai_data));
  1690. break;
  1691. }
  1692. if (rc < 0)
  1693. dev_err(dai->dev,
  1694. "%s: err add config ctl, DAI = %s\n",
  1695. __func__, dai->name);
  1696. dapm = snd_soc_component_get_dapm(dai->component);
  1697. memset(&intercon, 0, sizeof(intercon));
  1698. if (!rc && dai && dai->driver) {
  1699. if (dai->driver->playback.stream_name &&
  1700. dai->driver->playback.aif_name) {
  1701. dev_dbg(dai->dev, "%s: add route for widget %s",
  1702. __func__, dai->driver->playback.stream_name);
  1703. intercon.source = dai->driver->playback.aif_name;
  1704. intercon.sink = dai->driver->playback.stream_name;
  1705. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1706. __func__, intercon.source, intercon.sink);
  1707. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1708. }
  1709. if (dai->driver->capture.stream_name &&
  1710. dai->driver->capture.aif_name) {
  1711. dev_dbg(dai->dev, "%s: add route for widget %s",
  1712. __func__, dai->driver->capture.stream_name);
  1713. intercon.sink = dai->driver->capture.aif_name;
  1714. intercon.source = dai->driver->capture.stream_name;
  1715. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1716. __func__, intercon.source, intercon.sink);
  1717. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1718. }
  1719. }
  1720. return rc;
  1721. }
  1722. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1723. {
  1724. struct msm_dai_q6_spdif_dai_data *dai_data;
  1725. int rc;
  1726. dai_data = dev_get_drvdata(dai->dev);
  1727. /* If AFE port is still up, close it */
  1728. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1729. rc = afe_spdif_reg_event_cfg(dai->id,
  1730. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  1731. NULL,
  1732. dai_data);
  1733. if (rc < 0)
  1734. dev_err(dai->dev,
  1735. "fail to deregister event for port 0x%x\n",
  1736. dai->id);
  1737. rc = afe_close(dai->id); /* can block */
  1738. if (rc < 0)
  1739. dev_err(dai->dev, "fail to close AFE port\n");
  1740. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1741. }
  1742. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  1743. kfree(dai_data);
  1744. return 0;
  1745. }
  1746. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1747. .prepare = msm_dai_q6_spdif_prepare,
  1748. .hw_params = msm_dai_q6_spdif_hw_params,
  1749. .shutdown = msm_dai_q6_spdif_shutdown,
  1750. };
  1751. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  1752. {
  1753. .playback = {
  1754. .stream_name = "Primary SPDIF Playback",
  1755. .aif_name = "PRI_SPDIF_RX",
  1756. .rates = SNDRV_PCM_RATE_32000 |
  1757. SNDRV_PCM_RATE_44100 |
  1758. SNDRV_PCM_RATE_48000 |
  1759. SNDRV_PCM_RATE_88200 |
  1760. SNDRV_PCM_RATE_96000 |
  1761. SNDRV_PCM_RATE_176400 |
  1762. SNDRV_PCM_RATE_192000,
  1763. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1764. SNDRV_PCM_FMTBIT_S24_LE,
  1765. .channels_min = 1,
  1766. .channels_max = 2,
  1767. .rate_min = 32000,
  1768. .rate_max = 192000,
  1769. },
  1770. .name = "PRI_SPDIF_RX",
  1771. .ops = &msm_dai_q6_spdif_ops,
  1772. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  1773. .probe = msm_dai_q6_spdif_dai_probe,
  1774. .remove = msm_dai_q6_spdif_dai_remove,
  1775. },
  1776. {
  1777. .playback = {
  1778. .stream_name = "Secondary SPDIF Playback",
  1779. .aif_name = "SEC_SPDIF_RX",
  1780. .rates = SNDRV_PCM_RATE_32000 |
  1781. SNDRV_PCM_RATE_44100 |
  1782. SNDRV_PCM_RATE_48000 |
  1783. SNDRV_PCM_RATE_88200 |
  1784. SNDRV_PCM_RATE_96000 |
  1785. SNDRV_PCM_RATE_176400 |
  1786. SNDRV_PCM_RATE_192000,
  1787. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1788. SNDRV_PCM_FMTBIT_S24_LE,
  1789. .channels_min = 1,
  1790. .channels_max = 2,
  1791. .rate_min = 32000,
  1792. .rate_max = 192000,
  1793. },
  1794. .name = "SEC_SPDIF_RX",
  1795. .ops = &msm_dai_q6_spdif_ops,
  1796. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  1797. .probe = msm_dai_q6_spdif_dai_probe,
  1798. .remove = msm_dai_q6_spdif_dai_remove,
  1799. },
  1800. };
  1801. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  1802. {
  1803. .capture = {
  1804. .stream_name = "Primary SPDIF Capture",
  1805. .aif_name = "PRI_SPDIF_TX",
  1806. .rates = SNDRV_PCM_RATE_32000 |
  1807. SNDRV_PCM_RATE_44100 |
  1808. SNDRV_PCM_RATE_48000 |
  1809. SNDRV_PCM_RATE_88200 |
  1810. SNDRV_PCM_RATE_96000 |
  1811. SNDRV_PCM_RATE_176400 |
  1812. SNDRV_PCM_RATE_192000,
  1813. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1814. SNDRV_PCM_FMTBIT_S24_LE,
  1815. .channels_min = 1,
  1816. .channels_max = 2,
  1817. .rate_min = 32000,
  1818. .rate_max = 192000,
  1819. },
  1820. .name = "PRI_SPDIF_TX",
  1821. .ops = &msm_dai_q6_spdif_ops,
  1822. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  1823. .probe = msm_dai_q6_spdif_dai_probe,
  1824. .remove = msm_dai_q6_spdif_dai_remove,
  1825. },
  1826. {
  1827. .capture = {
  1828. .stream_name = "Secondary SPDIF Capture",
  1829. .aif_name = "SEC_SPDIF_TX",
  1830. .rates = SNDRV_PCM_RATE_32000 |
  1831. SNDRV_PCM_RATE_44100 |
  1832. SNDRV_PCM_RATE_48000 |
  1833. SNDRV_PCM_RATE_88200 |
  1834. SNDRV_PCM_RATE_96000 |
  1835. SNDRV_PCM_RATE_176400 |
  1836. SNDRV_PCM_RATE_192000,
  1837. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1838. SNDRV_PCM_FMTBIT_S24_LE,
  1839. .channels_min = 1,
  1840. .channels_max = 2,
  1841. .rate_min = 32000,
  1842. .rate_max = 192000,
  1843. },
  1844. .name = "SEC_SPDIF_TX",
  1845. .ops = &msm_dai_q6_spdif_ops,
  1846. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  1847. .probe = msm_dai_q6_spdif_dai_probe,
  1848. .remove = msm_dai_q6_spdif_dai_remove,
  1849. },
  1850. };
  1851. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  1852. .name = "msm-dai-q6-spdif",
  1853. };
  1854. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  1855. struct snd_soc_dai *dai)
  1856. {
  1857. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1858. int rc = 0;
  1859. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1860. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  1861. int bitwidth = 0;
  1862. switch (dai_data->afe_rx_in_bitformat) {
  1863. case SNDRV_PCM_FORMAT_S32_LE:
  1864. bitwidth = 32;
  1865. break;
  1866. case SNDRV_PCM_FORMAT_S24_LE:
  1867. bitwidth = 24;
  1868. break;
  1869. case SNDRV_PCM_FORMAT_S16_LE:
  1870. default:
  1871. bitwidth = 16;
  1872. break;
  1873. }
  1874. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  1875. __func__, dai_data->enc_config.format);
  1876. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1877. dai_data->rate,
  1878. dai_data->afe_rx_in_channels,
  1879. bitwidth,
  1880. &dai_data->enc_config, NULL);
  1881. if (rc < 0)
  1882. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  1883. __func__, rc);
  1884. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  1885. int bitwidth = 0;
  1886. /*
  1887. * If bitwidth is not configured set default value to
  1888. * zero, so that decoder port config uses slim device
  1889. * bit width value in afe decoder config.
  1890. */
  1891. switch (dai_data->afe_tx_out_bitformat) {
  1892. case SNDRV_PCM_FORMAT_S32_LE:
  1893. bitwidth = 32;
  1894. break;
  1895. case SNDRV_PCM_FORMAT_S24_LE:
  1896. bitwidth = 24;
  1897. break;
  1898. case SNDRV_PCM_FORMAT_S16_LE:
  1899. bitwidth = 16;
  1900. break;
  1901. default:
  1902. bitwidth = 0;
  1903. break;
  1904. }
  1905. pr_debug("%s: calling AFE_PORT_START_V2 with dec format: %d\n",
  1906. __func__, dai_data->dec_config.format);
  1907. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1908. dai_data->rate,
  1909. dai_data->afe_tx_out_channels,
  1910. bitwidth,
  1911. NULL, &dai_data->dec_config);
  1912. if (rc < 0) {
  1913. pr_err("%s: fail to open AFE port 0x%x\n",
  1914. __func__, dai->id);
  1915. }
  1916. } else {
  1917. rc = afe_port_start(dai->id, &dai_data->port_config,
  1918. dai_data->rate);
  1919. }
  1920. if (rc < 0)
  1921. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1922. dai->id);
  1923. else
  1924. set_bit(STATUS_PORT_STARTED,
  1925. dai_data->status_mask);
  1926. }
  1927. return rc;
  1928. }
  1929. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  1930. struct snd_soc_dai *dai, int stream)
  1931. {
  1932. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1933. dai_data->channels = params_channels(params);
  1934. switch (dai_data->channels) {
  1935. case 2:
  1936. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1937. break;
  1938. case 1:
  1939. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1940. break;
  1941. default:
  1942. return -EINVAL;
  1943. pr_err("%s: err channels %d\n",
  1944. __func__, dai_data->channels);
  1945. break;
  1946. }
  1947. switch (params_format(params)) {
  1948. case SNDRV_PCM_FORMAT_S16_LE:
  1949. case SNDRV_PCM_FORMAT_SPECIAL:
  1950. dai_data->port_config.i2s.bit_width = 16;
  1951. break;
  1952. case SNDRV_PCM_FORMAT_S24_LE:
  1953. case SNDRV_PCM_FORMAT_S24_3LE:
  1954. dai_data->port_config.i2s.bit_width = 24;
  1955. break;
  1956. default:
  1957. pr_err("%s: format %d\n",
  1958. __func__, params_format(params));
  1959. return -EINVAL;
  1960. }
  1961. dai_data->rate = params_rate(params);
  1962. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1963. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1964. AFE_API_VERSION_I2S_CONFIG;
  1965. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  1966. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  1967. dai_data->channels, dai_data->rate);
  1968. dai_data->port_config.i2s.channel_mode = 1;
  1969. return 0;
  1970. }
  1971. static u16 num_of_bits_set(u16 sd_line_mask)
  1972. {
  1973. u8 num_bits_set = 0;
  1974. while (sd_line_mask) {
  1975. num_bits_set++;
  1976. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  1977. }
  1978. return num_bits_set;
  1979. }
  1980. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  1981. struct snd_soc_dai *dai, int stream)
  1982. {
  1983. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1984. struct msm_i2s_data *i2s_pdata =
  1985. (struct msm_i2s_data *) dai->dev->platform_data;
  1986. dai_data->channels = params_channels(params);
  1987. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  1988. switch (dai_data->channels) {
  1989. case 2:
  1990. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1991. break;
  1992. case 1:
  1993. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1994. break;
  1995. default:
  1996. pr_warn("%s: greater than stereo has not been validated %d",
  1997. __func__, dai_data->channels);
  1998. break;
  1999. }
  2000. }
  2001. dai_data->rate = params_rate(params);
  2002. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2003. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2004. AFE_API_VERSION_I2S_CONFIG;
  2005. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2006. /* Q6 only supports 16 as now */
  2007. dai_data->port_config.i2s.bit_width = 16;
  2008. dai_data->port_config.i2s.channel_mode = 1;
  2009. return 0;
  2010. }
  2011. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  2012. struct snd_soc_dai *dai, int stream)
  2013. {
  2014. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2015. dai_data->channels = params_channels(params);
  2016. dai_data->rate = params_rate(params);
  2017. switch (params_format(params)) {
  2018. case SNDRV_PCM_FORMAT_S16_LE:
  2019. case SNDRV_PCM_FORMAT_SPECIAL:
  2020. dai_data->port_config.slim_sch.bit_width = 16;
  2021. break;
  2022. case SNDRV_PCM_FORMAT_S24_LE:
  2023. case SNDRV_PCM_FORMAT_S24_3LE:
  2024. dai_data->port_config.slim_sch.bit_width = 24;
  2025. break;
  2026. case SNDRV_PCM_FORMAT_S32_LE:
  2027. dai_data->port_config.slim_sch.bit_width = 32;
  2028. break;
  2029. default:
  2030. pr_err("%s: format %d\n",
  2031. __func__, params_format(params));
  2032. return -EINVAL;
  2033. }
  2034. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2035. AFE_API_VERSION_SLIMBUS_CONFIG;
  2036. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2037. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2038. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2039. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2040. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2041. "sample_rate %d\n", __func__,
  2042. dai_data->port_config.slim_sch.slimbus_dev_id,
  2043. dai_data->port_config.slim_sch.bit_width,
  2044. dai_data->port_config.slim_sch.data_format,
  2045. dai_data->port_config.slim_sch.num_channels,
  2046. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2047. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2048. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2049. dai_data->rate);
  2050. return 0;
  2051. }
  2052. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2053. struct snd_soc_dai *dai, int stream)
  2054. {
  2055. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2056. dai_data->channels = params_channels(params);
  2057. dai_data->rate = params_rate(params);
  2058. switch (params_format(params)) {
  2059. case SNDRV_PCM_FORMAT_S16_LE:
  2060. case SNDRV_PCM_FORMAT_SPECIAL:
  2061. dai_data->port_config.usb_audio.bit_width = 16;
  2062. break;
  2063. case SNDRV_PCM_FORMAT_S24_LE:
  2064. case SNDRV_PCM_FORMAT_S24_3LE:
  2065. dai_data->port_config.usb_audio.bit_width = 24;
  2066. break;
  2067. case SNDRV_PCM_FORMAT_S32_LE:
  2068. dai_data->port_config.usb_audio.bit_width = 32;
  2069. break;
  2070. default:
  2071. dev_err(dai->dev, "%s: invalid format %d\n",
  2072. __func__, params_format(params));
  2073. return -EINVAL;
  2074. }
  2075. dai_data->port_config.usb_audio.cfg_minor_version =
  2076. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2077. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2078. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2079. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2080. "num_channel %hu sample_rate %d\n", __func__,
  2081. dai_data->port_config.usb_audio.dev_token,
  2082. dai_data->port_config.usb_audio.bit_width,
  2083. dai_data->port_config.usb_audio.data_format,
  2084. dai_data->port_config.usb_audio.num_channels,
  2085. dai_data->port_config.usb_audio.sample_rate);
  2086. return 0;
  2087. }
  2088. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2089. struct snd_soc_dai *dai, int stream)
  2090. {
  2091. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2092. dai_data->channels = params_channels(params);
  2093. dai_data->rate = params_rate(params);
  2094. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2095. dai_data->channels, dai_data->rate);
  2096. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2097. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2098. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2099. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2100. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2101. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2102. dai_data->port_config.int_bt_fm.bit_width = 16;
  2103. return 0;
  2104. }
  2105. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2106. struct snd_soc_dai *dai)
  2107. {
  2108. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2109. dai_data->rate = params_rate(params);
  2110. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2111. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2112. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2113. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2114. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2115. AFE_API_VERSION_RT_PROXY_CONFIG;
  2116. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2117. dai_data->port_config.rtproxy.interleaved = 1;
  2118. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2119. dai_data->port_config.rtproxy.jitter_allowance =
  2120. dai_data->port_config.rtproxy.frame_size/2;
  2121. dai_data->port_config.rtproxy.low_water_mark = 0;
  2122. dai_data->port_config.rtproxy.high_water_mark = 0;
  2123. return 0;
  2124. }
  2125. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2126. struct snd_soc_dai *dai, int stream)
  2127. {
  2128. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2129. dai_data->channels = params_channels(params);
  2130. dai_data->rate = params_rate(params);
  2131. /* Q6 only supports 16 as now */
  2132. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2133. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2134. dai_data->port_config.pseudo_port.num_channels =
  2135. params_channels(params);
  2136. dai_data->port_config.pseudo_port.bit_width = 16;
  2137. dai_data->port_config.pseudo_port.data_format = 0;
  2138. dai_data->port_config.pseudo_port.timing_mode =
  2139. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2140. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2141. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2142. "timing Mode %hu sample_rate %d\n", __func__,
  2143. dai_data->port_config.pseudo_port.bit_width,
  2144. dai_data->port_config.pseudo_port.num_channels,
  2145. dai_data->port_config.pseudo_port.data_format,
  2146. dai_data->port_config.pseudo_port.timing_mode,
  2147. dai_data->port_config.pseudo_port.sample_rate);
  2148. return 0;
  2149. }
  2150. /* Current implementation assumes hw_param is called once
  2151. * This may not be the case but what to do when ADM and AFE
  2152. * port are already opened and parameter changes
  2153. */
  2154. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2155. struct snd_pcm_hw_params *params,
  2156. struct snd_soc_dai *dai)
  2157. {
  2158. int rc = 0;
  2159. switch (dai->id) {
  2160. case PRIMARY_I2S_TX:
  2161. case PRIMARY_I2S_RX:
  2162. case SECONDARY_I2S_RX:
  2163. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2164. break;
  2165. case MI2S_RX:
  2166. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2167. break;
  2168. case SLIMBUS_0_RX:
  2169. case SLIMBUS_1_RX:
  2170. case SLIMBUS_2_RX:
  2171. case SLIMBUS_3_RX:
  2172. case SLIMBUS_4_RX:
  2173. case SLIMBUS_5_RX:
  2174. case SLIMBUS_6_RX:
  2175. case SLIMBUS_7_RX:
  2176. case SLIMBUS_8_RX:
  2177. case SLIMBUS_9_RX:
  2178. case SLIMBUS_0_TX:
  2179. case SLIMBUS_1_TX:
  2180. case SLIMBUS_2_TX:
  2181. case SLIMBUS_3_TX:
  2182. case SLIMBUS_4_TX:
  2183. case SLIMBUS_5_TX:
  2184. case SLIMBUS_6_TX:
  2185. case SLIMBUS_7_TX:
  2186. case SLIMBUS_8_TX:
  2187. case SLIMBUS_9_TX:
  2188. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2189. substream->stream);
  2190. break;
  2191. case INT_BT_SCO_RX:
  2192. case INT_BT_SCO_TX:
  2193. case INT_BT_A2DP_RX:
  2194. case INT_FM_RX:
  2195. case INT_FM_TX:
  2196. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2197. break;
  2198. case AFE_PORT_ID_USB_RX:
  2199. case AFE_PORT_ID_USB_TX:
  2200. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2201. substream->stream);
  2202. break;
  2203. case RT_PROXY_DAI_001_TX:
  2204. case RT_PROXY_DAI_001_RX:
  2205. case RT_PROXY_DAI_002_TX:
  2206. case RT_PROXY_DAI_002_RX:
  2207. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2208. break;
  2209. case VOICE_PLAYBACK_TX:
  2210. case VOICE2_PLAYBACK_TX:
  2211. case VOICE_RECORD_RX:
  2212. case VOICE_RECORD_TX:
  2213. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2214. dai, substream->stream);
  2215. break;
  2216. default:
  2217. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2218. rc = -EINVAL;
  2219. break;
  2220. }
  2221. return rc;
  2222. }
  2223. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2224. struct snd_soc_dai *dai)
  2225. {
  2226. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2227. int rc = 0;
  2228. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2229. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2230. rc = afe_close(dai->id); /* can block */
  2231. if (rc < 0)
  2232. dev_err(dai->dev, "fail to close AFE port\n");
  2233. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2234. *dai_data->status_mask);
  2235. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2236. }
  2237. }
  2238. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2239. {
  2240. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2241. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2242. case SND_SOC_DAIFMT_CBS_CFS:
  2243. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2244. break;
  2245. case SND_SOC_DAIFMT_CBM_CFM:
  2246. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2247. break;
  2248. default:
  2249. pr_err("%s: fmt 0x%x\n",
  2250. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2251. return -EINVAL;
  2252. }
  2253. return 0;
  2254. }
  2255. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2256. {
  2257. int rc = 0;
  2258. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2259. dai->id, fmt);
  2260. switch (dai->id) {
  2261. case PRIMARY_I2S_TX:
  2262. case PRIMARY_I2S_RX:
  2263. case MI2S_RX:
  2264. case SECONDARY_I2S_RX:
  2265. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2266. break;
  2267. default:
  2268. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2269. rc = -EINVAL;
  2270. break;
  2271. }
  2272. return rc;
  2273. }
  2274. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2275. unsigned int tx_num, unsigned int *tx_slot,
  2276. unsigned int rx_num, unsigned int *rx_slot)
  2277. {
  2278. int rc = 0;
  2279. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2280. unsigned int i = 0;
  2281. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2282. switch (dai->id) {
  2283. case SLIMBUS_0_RX:
  2284. case SLIMBUS_1_RX:
  2285. case SLIMBUS_2_RX:
  2286. case SLIMBUS_3_RX:
  2287. case SLIMBUS_4_RX:
  2288. case SLIMBUS_5_RX:
  2289. case SLIMBUS_6_RX:
  2290. case SLIMBUS_7_RX:
  2291. case SLIMBUS_8_RX:
  2292. case SLIMBUS_9_RX:
  2293. /*
  2294. * channel number to be between 128 and 255.
  2295. * For RX port use channel numbers
  2296. * from 138 to 144 for pre-Taiko
  2297. * from 144 to 159 for Taiko
  2298. */
  2299. if (!rx_slot) {
  2300. pr_err("%s: rx slot not found\n", __func__);
  2301. return -EINVAL;
  2302. }
  2303. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2304. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2305. return -EINVAL;
  2306. }
  2307. for (i = 0; i < rx_num; i++) {
  2308. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2309. rx_slot[i];
  2310. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2311. __func__, i, rx_slot[i]);
  2312. }
  2313. dai_data->port_config.slim_sch.num_channels = rx_num;
  2314. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2315. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2316. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2317. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2318. break;
  2319. case SLIMBUS_0_TX:
  2320. case SLIMBUS_1_TX:
  2321. case SLIMBUS_2_TX:
  2322. case SLIMBUS_3_TX:
  2323. case SLIMBUS_4_TX:
  2324. case SLIMBUS_5_TX:
  2325. case SLIMBUS_6_TX:
  2326. case SLIMBUS_7_TX:
  2327. case SLIMBUS_8_TX:
  2328. case SLIMBUS_9_TX:
  2329. /*
  2330. * channel number to be between 128 and 255.
  2331. * For TX port use channel numbers
  2332. * from 128 to 137 for pre-Taiko
  2333. * from 128 to 143 for Taiko
  2334. */
  2335. if (!tx_slot) {
  2336. pr_err("%s: tx slot not found\n", __func__);
  2337. return -EINVAL;
  2338. }
  2339. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2340. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2341. return -EINVAL;
  2342. }
  2343. for (i = 0; i < tx_num; i++) {
  2344. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2345. tx_slot[i];
  2346. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2347. __func__, i, tx_slot[i]);
  2348. }
  2349. dai_data->port_config.slim_sch.num_channels = tx_num;
  2350. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2351. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2352. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2353. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2354. break;
  2355. default:
  2356. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2357. rc = -EINVAL;
  2358. break;
  2359. }
  2360. return rc;
  2361. }
  2362. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2363. .prepare = msm_dai_q6_prepare,
  2364. .hw_params = msm_dai_q6_hw_params,
  2365. .shutdown = msm_dai_q6_shutdown,
  2366. .set_fmt = msm_dai_q6_set_fmt,
  2367. .set_channel_map = msm_dai_q6_set_channel_map,
  2368. };
  2369. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2370. struct snd_ctl_elem_value *ucontrol)
  2371. {
  2372. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2373. u16 port_id = ((struct soc_enum *)
  2374. kcontrol->private_value)->reg;
  2375. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2376. pr_debug("%s: setting cal_mode to %d\n",
  2377. __func__, dai_data->cal_mode);
  2378. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2379. return 0;
  2380. }
  2381. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2382. struct snd_ctl_elem_value *ucontrol)
  2383. {
  2384. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2385. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2386. return 0;
  2387. }
  2388. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2389. struct snd_ctl_elem_value *ucontrol)
  2390. {
  2391. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2392. int value = ucontrol->value.integer.value[0];
  2393. if (dai_data) {
  2394. dai_data->port_config.slim_sch.data_format = value;
  2395. pr_debug("%s: format = %d\n", __func__, value);
  2396. }
  2397. return 0;
  2398. }
  2399. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2400. struct snd_ctl_elem_value *ucontrol)
  2401. {
  2402. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2403. if (dai_data)
  2404. ucontrol->value.integer.value[0] =
  2405. dai_data->port_config.slim_sch.data_format;
  2406. return 0;
  2407. }
  2408. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2409. struct snd_ctl_elem_value *ucontrol)
  2410. {
  2411. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2412. u32 val = ucontrol->value.integer.value[0];
  2413. if (dai_data) {
  2414. dai_data->port_config.usb_audio.dev_token = val;
  2415. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2416. dai_data->port_config.usb_audio.dev_token);
  2417. } else {
  2418. pr_err("%s: dai_data is NULL\n", __func__);
  2419. }
  2420. return 0;
  2421. }
  2422. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2423. struct snd_ctl_elem_value *ucontrol)
  2424. {
  2425. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2426. if (dai_data) {
  2427. ucontrol->value.integer.value[0] =
  2428. dai_data->port_config.usb_audio.dev_token;
  2429. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2430. dai_data->port_config.usb_audio.dev_token);
  2431. } else {
  2432. pr_err("%s: dai_data is NULL\n", __func__);
  2433. }
  2434. return 0;
  2435. }
  2436. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2437. struct snd_ctl_elem_value *ucontrol)
  2438. {
  2439. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2440. u32 val = ucontrol->value.integer.value[0];
  2441. if (dai_data) {
  2442. dai_data->port_config.usb_audio.endian = val;
  2443. pr_debug("%s: endian = 0x%x\n", __func__,
  2444. dai_data->port_config.usb_audio.endian);
  2445. } else {
  2446. pr_err("%s: dai_data is NULL\n", __func__);
  2447. return -EINVAL;
  2448. }
  2449. return 0;
  2450. }
  2451. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2452. struct snd_ctl_elem_value *ucontrol)
  2453. {
  2454. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2455. if (dai_data) {
  2456. ucontrol->value.integer.value[0] =
  2457. dai_data->port_config.usb_audio.endian;
  2458. pr_debug("%s: endian = 0x%x\n", __func__,
  2459. dai_data->port_config.usb_audio.endian);
  2460. } else {
  2461. pr_err("%s: dai_data is NULL\n", __func__);
  2462. return -EINVAL;
  2463. }
  2464. return 0;
  2465. }
  2466. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2467. struct snd_ctl_elem_value *ucontrol)
  2468. {
  2469. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2470. u32 val = ucontrol->value.integer.value[0];
  2471. if (!dai_data) {
  2472. pr_err("%s: dai_data is NULL\n", __func__);
  2473. return -EINVAL;
  2474. }
  2475. dai_data->port_config.usb_audio.service_interval = val;
  2476. pr_debug("%s: new service interval = %u\n", __func__,
  2477. dai_data->port_config.usb_audio.service_interval);
  2478. return 0;
  2479. }
  2480. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2481. struct snd_ctl_elem_value *ucontrol)
  2482. {
  2483. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2484. if (!dai_data) {
  2485. pr_err("%s: dai_data is NULL\n", __func__);
  2486. return -EINVAL;
  2487. }
  2488. ucontrol->value.integer.value[0] =
  2489. dai_data->port_config.usb_audio.service_interval;
  2490. pr_debug("%s: service interval = %d\n", __func__,
  2491. dai_data->port_config.usb_audio.service_interval);
  2492. return 0;
  2493. }
  2494. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2495. struct snd_ctl_elem_info *uinfo)
  2496. {
  2497. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2498. uinfo->count = sizeof(struct afe_enc_config);
  2499. return 0;
  2500. }
  2501. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2502. struct snd_ctl_elem_value *ucontrol)
  2503. {
  2504. int ret = 0;
  2505. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2506. if (dai_data) {
  2507. int format_size = sizeof(dai_data->enc_config.format);
  2508. pr_debug("%s: encoder config for %d format\n",
  2509. __func__, dai_data->enc_config.format);
  2510. memcpy(ucontrol->value.bytes.data,
  2511. &dai_data->enc_config.format,
  2512. format_size);
  2513. switch (dai_data->enc_config.format) {
  2514. case ENC_FMT_SBC:
  2515. memcpy(ucontrol->value.bytes.data + format_size,
  2516. &dai_data->enc_config.data,
  2517. sizeof(struct asm_sbc_enc_cfg_t));
  2518. break;
  2519. case ENC_FMT_AAC_V2:
  2520. memcpy(ucontrol->value.bytes.data + format_size,
  2521. &dai_data->enc_config.data,
  2522. sizeof(struct asm_aac_enc_cfg_t));
  2523. break;
  2524. case ENC_FMT_APTX:
  2525. memcpy(ucontrol->value.bytes.data + format_size,
  2526. &dai_data->enc_config.data,
  2527. sizeof(struct asm_aptx_enc_cfg_t));
  2528. break;
  2529. case ENC_FMT_APTX_HD:
  2530. memcpy(ucontrol->value.bytes.data + format_size,
  2531. &dai_data->enc_config.data,
  2532. sizeof(struct asm_custom_enc_cfg_t));
  2533. break;
  2534. case ENC_FMT_CELT:
  2535. memcpy(ucontrol->value.bytes.data + format_size,
  2536. &dai_data->enc_config.data,
  2537. sizeof(struct asm_celt_enc_cfg_t));
  2538. break;
  2539. case ENC_FMT_LDAC:
  2540. memcpy(ucontrol->value.bytes.data + format_size,
  2541. &dai_data->enc_config.data,
  2542. sizeof(struct asm_ldac_enc_cfg_t));
  2543. break;
  2544. case ENC_FMT_APTX_ADAPTIVE:
  2545. memcpy(ucontrol->value.bytes.data + format_size,
  2546. &dai_data->enc_config.data,
  2547. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2548. break;
  2549. default:
  2550. pr_debug("%s: unknown format = %d\n",
  2551. __func__, dai_data->enc_config.format);
  2552. ret = -EINVAL;
  2553. break;
  2554. }
  2555. }
  2556. return ret;
  2557. }
  2558. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2559. struct snd_ctl_elem_value *ucontrol)
  2560. {
  2561. int ret = 0;
  2562. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2563. if (dai_data) {
  2564. int format_size = sizeof(dai_data->enc_config.format);
  2565. memset(&dai_data->enc_config, 0x0,
  2566. sizeof(struct afe_enc_config));
  2567. memcpy(&dai_data->enc_config.format,
  2568. ucontrol->value.bytes.data,
  2569. format_size);
  2570. pr_debug("%s: Received encoder config for %d format\n",
  2571. __func__, dai_data->enc_config.format);
  2572. switch (dai_data->enc_config.format) {
  2573. case ENC_FMT_SBC:
  2574. memcpy(&dai_data->enc_config.data,
  2575. ucontrol->value.bytes.data + format_size,
  2576. sizeof(struct asm_sbc_enc_cfg_t));
  2577. break;
  2578. case ENC_FMT_AAC_V2:
  2579. memcpy(&dai_data->enc_config.data,
  2580. ucontrol->value.bytes.data + format_size,
  2581. sizeof(struct asm_aac_enc_cfg_t));
  2582. break;
  2583. case ENC_FMT_APTX:
  2584. memcpy(&dai_data->enc_config.data,
  2585. ucontrol->value.bytes.data + format_size,
  2586. sizeof(struct asm_aptx_enc_cfg_t));
  2587. break;
  2588. case ENC_FMT_APTX_HD:
  2589. memcpy(&dai_data->enc_config.data,
  2590. ucontrol->value.bytes.data + format_size,
  2591. sizeof(struct asm_custom_enc_cfg_t));
  2592. break;
  2593. case ENC_FMT_CELT:
  2594. memcpy(&dai_data->enc_config.data,
  2595. ucontrol->value.bytes.data + format_size,
  2596. sizeof(struct asm_celt_enc_cfg_t));
  2597. break;
  2598. case ENC_FMT_LDAC:
  2599. memcpy(&dai_data->enc_config.data,
  2600. ucontrol->value.bytes.data + format_size,
  2601. sizeof(struct asm_ldac_enc_cfg_t));
  2602. break;
  2603. case ENC_FMT_APTX_ADAPTIVE:
  2604. memcpy(&dai_data->enc_config.data,
  2605. ucontrol->value.bytes.data + format_size,
  2606. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2607. break;
  2608. default:
  2609. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2610. __func__, dai_data->enc_config.format);
  2611. ret = -EINVAL;
  2612. break;
  2613. }
  2614. } else
  2615. ret = -EINVAL;
  2616. return ret;
  2617. }
  2618. static const char *const afe_chs_text[] = {"Zero", "One", "Two"};
  2619. static const struct soc_enum afe_chs_enum[] = {
  2620. SOC_ENUM_SINGLE_EXT(3, afe_chs_text),
  2621. };
  2622. static const char *const afe_bit_format_text[] = {"S16_LE", "S24_LE",
  2623. "S32_LE"};
  2624. static const struct soc_enum afe_bit_format_enum[] = {
  2625. SOC_ENUM_SINGLE_EXT(3, afe_bit_format_text),
  2626. };
  2627. static const char *const tws_chs_mode_text[] = {"Zero", "One", "Two"};
  2628. static const struct soc_enum tws_chs_mode_enum[] = {
  2629. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tws_chs_mode_text), tws_chs_mode_text),
  2630. };
  2631. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2632. struct snd_ctl_elem_value *ucontrol)
  2633. {
  2634. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2635. if (dai_data) {
  2636. ucontrol->value.integer.value[0] = dai_data->afe_rx_in_channels;
  2637. pr_debug("%s:afe input channel = %d\n",
  2638. __func__, dai_data->afe_rx_in_channels);
  2639. }
  2640. return 0;
  2641. }
  2642. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2643. struct snd_ctl_elem_value *ucontrol)
  2644. {
  2645. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2646. if (dai_data) {
  2647. dai_data->afe_rx_in_channels = ucontrol->value.integer.value[0];
  2648. pr_debug("%s: updating afe input channel : %d\n",
  2649. __func__, dai_data->afe_rx_in_channels);
  2650. }
  2651. return 0;
  2652. }
  2653. static int msm_dai_q6_tws_channel_mode_get(struct snd_kcontrol *kcontrol,
  2654. struct snd_ctl_elem_value *ucontrol)
  2655. {
  2656. struct snd_soc_dai *dai = kcontrol->private_data;
  2657. struct msm_dai_q6_dai_data *dai_data = NULL;
  2658. if (dai)
  2659. dai_data = dev_get_drvdata(dai->dev);
  2660. if (dai_data) {
  2661. ucontrol->value.integer.value[0] =
  2662. dai_data->enc_config.mono_mode;
  2663. pr_debug("%s:tws channel mode = %d\n",
  2664. __func__, dai_data->enc_config.mono_mode);
  2665. }
  2666. return 0;
  2667. }
  2668. static int msm_dai_q6_tws_channel_mode_put(struct snd_kcontrol *kcontrol,
  2669. struct snd_ctl_elem_value *ucontrol)
  2670. {
  2671. struct snd_soc_dai *dai = kcontrol->private_data;
  2672. struct msm_dai_q6_dai_data *dai_data = NULL;
  2673. int ret = 0;
  2674. if (dai)
  2675. dai_data = dev_get_drvdata(dai->dev);
  2676. if (dai_data && (dai_data->enc_config.format == ENC_FMT_APTX)) {
  2677. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2678. ret = afe_set_tws_channel_mode(dai->id,
  2679. ucontrol->value.integer.value[0]);
  2680. if (ret < 0) {
  2681. pr_err("%s: channel mode setting failed for TWS\n",
  2682. __func__);
  2683. goto exit;
  2684. } else {
  2685. pr_debug("%s: updating tws channel mode : %d\n",
  2686. __func__, dai_data->enc_config.mono_mode);
  2687. }
  2688. }
  2689. if (ucontrol->value.integer.value[0] ==
  2690. MSM_DAI_TWS_CHANNEL_MODE_ONE ||
  2691. ucontrol->value.integer.value[0] ==
  2692. MSM_DAI_TWS_CHANNEL_MODE_TWO)
  2693. dai_data->enc_config.mono_mode =
  2694. ucontrol->value.integer.value[0];
  2695. else
  2696. return -EINVAL;
  2697. }
  2698. exit:
  2699. return ret;
  2700. }
  2701. static int msm_dai_q6_afe_input_bit_format_get(
  2702. struct snd_kcontrol *kcontrol,
  2703. struct snd_ctl_elem_value *ucontrol)
  2704. {
  2705. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2706. if (!dai_data) {
  2707. pr_err("%s: Invalid dai data\n", __func__);
  2708. return -EINVAL;
  2709. }
  2710. switch (dai_data->afe_rx_in_bitformat) {
  2711. case SNDRV_PCM_FORMAT_S32_LE:
  2712. ucontrol->value.integer.value[0] = 2;
  2713. break;
  2714. case SNDRV_PCM_FORMAT_S24_LE:
  2715. ucontrol->value.integer.value[0] = 1;
  2716. break;
  2717. case SNDRV_PCM_FORMAT_S16_LE:
  2718. default:
  2719. ucontrol->value.integer.value[0] = 0;
  2720. break;
  2721. }
  2722. pr_debug("%s: afe input bit format : %ld\n",
  2723. __func__, ucontrol->value.integer.value[0]);
  2724. return 0;
  2725. }
  2726. static int msm_dai_q6_afe_input_bit_format_put(
  2727. struct snd_kcontrol *kcontrol,
  2728. struct snd_ctl_elem_value *ucontrol)
  2729. {
  2730. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2731. if (!dai_data) {
  2732. pr_err("%s: Invalid dai data\n", __func__);
  2733. return -EINVAL;
  2734. }
  2735. switch (ucontrol->value.integer.value[0]) {
  2736. case 2:
  2737. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2738. break;
  2739. case 1:
  2740. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2741. break;
  2742. case 0:
  2743. default:
  2744. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2745. break;
  2746. }
  2747. pr_debug("%s: updating afe input bit format : %d\n",
  2748. __func__, dai_data->afe_rx_in_bitformat);
  2749. return 0;
  2750. }
  2751. static int msm_dai_q6_afe_output_bit_format_get(
  2752. struct snd_kcontrol *kcontrol,
  2753. struct snd_ctl_elem_value *ucontrol)
  2754. {
  2755. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2756. if (!dai_data) {
  2757. pr_err("%s: Invalid dai data\n", __func__);
  2758. return -EINVAL;
  2759. }
  2760. switch (dai_data->afe_tx_out_bitformat) {
  2761. case SNDRV_PCM_FORMAT_S32_LE:
  2762. ucontrol->value.integer.value[0] = 2;
  2763. break;
  2764. case SNDRV_PCM_FORMAT_S24_LE:
  2765. ucontrol->value.integer.value[0] = 1;
  2766. break;
  2767. case SNDRV_PCM_FORMAT_S16_LE:
  2768. default:
  2769. ucontrol->value.integer.value[0] = 0;
  2770. break;
  2771. }
  2772. pr_debug("%s: afe output bit format : %ld\n",
  2773. __func__, ucontrol->value.integer.value[0]);
  2774. return 0;
  2775. }
  2776. static int msm_dai_q6_afe_output_bit_format_put(
  2777. struct snd_kcontrol *kcontrol,
  2778. struct snd_ctl_elem_value *ucontrol)
  2779. {
  2780. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2781. if (!dai_data) {
  2782. pr_err("%s: Invalid dai data\n", __func__);
  2783. return -EINVAL;
  2784. }
  2785. switch (ucontrol->value.integer.value[0]) {
  2786. case 2:
  2787. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2788. break;
  2789. case 1:
  2790. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2791. break;
  2792. case 0:
  2793. default:
  2794. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2795. break;
  2796. }
  2797. pr_debug("%s: updating afe output bit format : %d\n",
  2798. __func__, dai_data->afe_tx_out_bitformat);
  2799. return 0;
  2800. }
  2801. static int msm_dai_q6_afe_output_channel_get(struct snd_kcontrol *kcontrol,
  2802. struct snd_ctl_elem_value *ucontrol)
  2803. {
  2804. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2805. if (dai_data) {
  2806. ucontrol->value.integer.value[0] =
  2807. dai_data->afe_tx_out_channels;
  2808. pr_debug("%s:afe output channel = %d\n",
  2809. __func__, dai_data->afe_tx_out_channels);
  2810. }
  2811. return 0;
  2812. }
  2813. static int msm_dai_q6_afe_output_channel_put(struct snd_kcontrol *kcontrol,
  2814. struct snd_ctl_elem_value *ucontrol)
  2815. {
  2816. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2817. if (dai_data) {
  2818. dai_data->afe_tx_out_channels =
  2819. ucontrol->value.integer.value[0];
  2820. pr_debug("%s: updating afe output channel : %d\n",
  2821. __func__, dai_data->afe_tx_out_channels);
  2822. }
  2823. return 0;
  2824. }
  2825. static int msm_dai_q6_afe_scrambler_mode_get(
  2826. struct snd_kcontrol *kcontrol,
  2827. struct snd_ctl_elem_value *ucontrol)
  2828. {
  2829. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2830. if (!dai_data) {
  2831. pr_err("%s: Invalid dai data\n", __func__);
  2832. return -EINVAL;
  2833. }
  2834. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  2835. return 0;
  2836. }
  2837. static int msm_dai_q6_afe_scrambler_mode_put(
  2838. struct snd_kcontrol *kcontrol,
  2839. struct snd_ctl_elem_value *ucontrol)
  2840. {
  2841. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2842. if (!dai_data) {
  2843. pr_err("%s: Invalid dai data\n", __func__);
  2844. return -EINVAL;
  2845. }
  2846. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  2847. pr_debug("%s: afe scrambler mode : %d\n",
  2848. __func__, dai_data->enc_config.scrambler_mode);
  2849. return 0;
  2850. }
  2851. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  2852. {
  2853. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  2854. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  2855. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2856. .name = "SLIM_7_RX Encoder Config",
  2857. .info = msm_dai_q6_afe_enc_cfg_info,
  2858. .get = msm_dai_q6_afe_enc_cfg_get,
  2859. .put = msm_dai_q6_afe_enc_cfg_put,
  2860. },
  2861. SOC_ENUM_EXT("AFE Input Channels", afe_chs_enum[0],
  2862. msm_dai_q6_afe_input_channel_get,
  2863. msm_dai_q6_afe_input_channel_put),
  2864. SOC_ENUM_EXT("AFE Input Bit Format", afe_bit_format_enum[0],
  2865. msm_dai_q6_afe_input_bit_format_get,
  2866. msm_dai_q6_afe_input_bit_format_put),
  2867. SOC_SINGLE_EXT("AFE Scrambler Mode",
  2868. 0, 0, 1, 0,
  2869. msm_dai_q6_afe_scrambler_mode_get,
  2870. msm_dai_q6_afe_scrambler_mode_put),
  2871. SOC_ENUM_EXT("TWS Channel Mode", tws_chs_mode_enum[0],
  2872. msm_dai_q6_tws_channel_mode_get,
  2873. msm_dai_q6_tws_channel_mode_put)
  2874. };
  2875. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  2876. struct snd_ctl_elem_info *uinfo)
  2877. {
  2878. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2879. uinfo->count = sizeof(struct afe_dec_config);
  2880. return 0;
  2881. }
  2882. static int msm_dai_q6_afe_feedback_dec_cfg_get(struct snd_kcontrol *kcontrol,
  2883. struct snd_ctl_elem_value *ucontrol)
  2884. {
  2885. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2886. u32 format_size = 0;
  2887. if (!dai_data) {
  2888. pr_err("%s: Invalid dai data\n", __func__);
  2889. return -EINVAL;
  2890. }
  2891. format_size = sizeof(dai_data->dec_config.format);
  2892. memcpy(ucontrol->value.bytes.data,
  2893. &dai_data->dec_config.format,
  2894. format_size);
  2895. pr_debug("%s: abr_dec_cfg for %d format\n",
  2896. __func__, dai_data->dec_config.format);
  2897. memcpy(ucontrol->value.bytes.data + format_size,
  2898. &dai_data->dec_config.abr_dec_cfg,
  2899. sizeof(struct afe_imc_dec_enc_info));
  2900. return 0;
  2901. }
  2902. static int msm_dai_q6_afe_feedback_dec_cfg_put(struct snd_kcontrol *kcontrol,
  2903. struct snd_ctl_elem_value *ucontrol)
  2904. {
  2905. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2906. u32 format_size = 0;
  2907. if (!dai_data) {
  2908. pr_err("%s: Invalid dai data\n", __func__);
  2909. return -EINVAL;
  2910. }
  2911. memset(&dai_data->dec_config, 0x0,
  2912. sizeof(struct afe_dec_config));
  2913. format_size = sizeof(dai_data->dec_config.format);
  2914. memcpy(&dai_data->dec_config.format,
  2915. ucontrol->value.bytes.data,
  2916. format_size);
  2917. pr_debug("%s: abr_dec_cfg for %d format\n",
  2918. __func__, dai_data->dec_config.format);
  2919. memcpy(&dai_data->dec_config.abr_dec_cfg,
  2920. ucontrol->value.bytes.data + format_size,
  2921. sizeof(struct afe_imc_dec_enc_info));
  2922. dai_data->dec_config.abr_dec_cfg.is_abr_enabled = true;
  2923. return 0;
  2924. }
  2925. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  2926. struct snd_ctl_elem_value *ucontrol)
  2927. {
  2928. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2929. u32 format_size = 0;
  2930. int ret = 0;
  2931. if (!dai_data) {
  2932. pr_err("%s: Invalid dai data\n", __func__);
  2933. return -EINVAL;
  2934. }
  2935. format_size = sizeof(dai_data->dec_config.format);
  2936. memcpy(ucontrol->value.bytes.data,
  2937. &dai_data->dec_config.format,
  2938. format_size);
  2939. switch (dai_data->dec_config.format) {
  2940. case DEC_FMT_AAC_V2:
  2941. memcpy(ucontrol->value.bytes.data + format_size,
  2942. &dai_data->dec_config.data,
  2943. sizeof(struct asm_aac_dec_cfg_v2_t));
  2944. break;
  2945. case DEC_FMT_APTX_ADAPTIVE:
  2946. memcpy(ucontrol->value.bytes.data + format_size,
  2947. &dai_data->dec_config.data,
  2948. sizeof(struct asm_aptx_ad_dec_cfg_t));
  2949. break;
  2950. case DEC_FMT_SBC:
  2951. case DEC_FMT_MP3:
  2952. /* No decoder specific data available */
  2953. break;
  2954. default:
  2955. pr_err("%s: Invalid format %d\n",
  2956. __func__, dai_data->dec_config.format);
  2957. ret = -EINVAL;
  2958. break;
  2959. }
  2960. return ret;
  2961. }
  2962. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  2963. struct snd_ctl_elem_value *ucontrol)
  2964. {
  2965. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2966. u32 format_size = 0;
  2967. int ret = 0;
  2968. if (!dai_data) {
  2969. pr_err("%s: Invalid dai data\n", __func__);
  2970. return -EINVAL;
  2971. }
  2972. memset(&dai_data->dec_config, 0x0,
  2973. sizeof(struct afe_dec_config));
  2974. format_size = sizeof(dai_data->dec_config.format);
  2975. memcpy(&dai_data->dec_config.format,
  2976. ucontrol->value.bytes.data,
  2977. format_size);
  2978. pr_debug("%s: Received decoder config for %d format\n",
  2979. __func__, dai_data->dec_config.format);
  2980. switch (dai_data->dec_config.format) {
  2981. case DEC_FMT_AAC_V2:
  2982. memcpy(&dai_data->dec_config.data,
  2983. ucontrol->value.bytes.data + format_size,
  2984. sizeof(struct asm_aac_dec_cfg_v2_t));
  2985. break;
  2986. case DEC_FMT_SBC:
  2987. memcpy(&dai_data->dec_config.data,
  2988. ucontrol->value.bytes.data + format_size,
  2989. sizeof(struct asm_sbc_dec_cfg_t));
  2990. break;
  2991. case DEC_FMT_APTX_ADAPTIVE:
  2992. memcpy(&dai_data->dec_config.data,
  2993. ucontrol->value.bytes.data + format_size,
  2994. sizeof(struct asm_aptx_ad_dec_cfg_t));
  2995. break;
  2996. default:
  2997. pr_err("%s: Invalid format %d\n",
  2998. __func__, dai_data->dec_config.format);
  2999. ret = -EINVAL;
  3000. break;
  3001. }
  3002. return ret;
  3003. }
  3004. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  3005. {
  3006. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3007. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3008. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3009. .name = "SLIM_7_TX Decoder Config",
  3010. .info = msm_dai_q6_afe_dec_cfg_info,
  3011. .get = msm_dai_q6_afe_feedback_dec_cfg_get,
  3012. .put = msm_dai_q6_afe_feedback_dec_cfg_put,
  3013. },
  3014. {
  3015. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3016. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3017. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3018. .name = "SLIM_9_TX Decoder Config",
  3019. .info = msm_dai_q6_afe_dec_cfg_info,
  3020. .get = msm_dai_q6_afe_dec_cfg_get,
  3021. .put = msm_dai_q6_afe_dec_cfg_put,
  3022. },
  3023. SOC_ENUM_EXT("AFE Output Channels", afe_chs_enum[0],
  3024. msm_dai_q6_afe_output_channel_get,
  3025. msm_dai_q6_afe_output_channel_put),
  3026. SOC_ENUM_EXT("AFE Output Bit Format", afe_bit_format_enum[0],
  3027. msm_dai_q6_afe_output_bit_format_get,
  3028. msm_dai_q6_afe_output_bit_format_put),
  3029. };
  3030. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  3031. struct snd_ctl_elem_info *uinfo)
  3032. {
  3033. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3034. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  3035. return 0;
  3036. }
  3037. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  3038. struct snd_ctl_elem_value *ucontrol)
  3039. {
  3040. int ret = -EINVAL;
  3041. struct afe_param_id_dev_timing_stats timing_stats;
  3042. struct snd_soc_dai *dai = kcontrol->private_data;
  3043. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3044. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3045. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  3046. __func__, *dai_data->status_mask);
  3047. goto done;
  3048. }
  3049. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  3050. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  3051. if (ret) {
  3052. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  3053. __func__, dai->id, ret);
  3054. goto done;
  3055. }
  3056. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  3057. sizeof(struct afe_param_id_dev_timing_stats));
  3058. done:
  3059. return ret;
  3060. }
  3061. static const char * const afe_cal_mode_text[] = {
  3062. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  3063. };
  3064. static const struct soc_enum slim_2_rx_enum =
  3065. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3066. afe_cal_mode_text);
  3067. static const struct soc_enum rt_proxy_1_rx_enum =
  3068. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3069. afe_cal_mode_text);
  3070. static const struct soc_enum rt_proxy_1_tx_enum =
  3071. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3072. afe_cal_mode_text);
  3073. static const struct snd_kcontrol_new sb_config_controls[] = {
  3074. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  3075. msm_dai_q6_sb_format_get,
  3076. msm_dai_q6_sb_format_put),
  3077. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  3078. msm_dai_q6_cal_info_get,
  3079. msm_dai_q6_cal_info_put),
  3080. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  3081. msm_dai_q6_sb_format_get,
  3082. msm_dai_q6_sb_format_put)
  3083. };
  3084. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  3085. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  3086. msm_dai_q6_cal_info_get,
  3087. msm_dai_q6_cal_info_put),
  3088. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  3089. msm_dai_q6_cal_info_get,
  3090. msm_dai_q6_cal_info_put),
  3091. };
  3092. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  3093. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  3094. msm_dai_q6_usb_audio_cfg_get,
  3095. msm_dai_q6_usb_audio_cfg_put),
  3096. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  3097. msm_dai_q6_usb_audio_endian_cfg_get,
  3098. msm_dai_q6_usb_audio_endian_cfg_put),
  3099. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  3100. msm_dai_q6_usb_audio_cfg_get,
  3101. msm_dai_q6_usb_audio_cfg_put),
  3102. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  3103. msm_dai_q6_usb_audio_endian_cfg_get,
  3104. msm_dai_q6_usb_audio_endian_cfg_put),
  3105. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  3106. UINT_MAX, 0,
  3107. msm_dai_q6_usb_audio_svc_interval_get,
  3108. msm_dai_q6_usb_audio_svc_interval_put),
  3109. };
  3110. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  3111. {
  3112. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3113. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3114. .name = "SLIMBUS_0_RX DRIFT",
  3115. .info = msm_dai_q6_slim_rx_drift_info,
  3116. .get = msm_dai_q6_slim_rx_drift_get,
  3117. },
  3118. {
  3119. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3120. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3121. .name = "SLIMBUS_6_RX DRIFT",
  3122. .info = msm_dai_q6_slim_rx_drift_info,
  3123. .get = msm_dai_q6_slim_rx_drift_get,
  3124. },
  3125. {
  3126. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3127. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3128. .name = "SLIMBUS_7_RX DRIFT",
  3129. .info = msm_dai_q6_slim_rx_drift_info,
  3130. .get = msm_dai_q6_slim_rx_drift_get,
  3131. },
  3132. };
  3133. static inline void msm_dai_q6_set_slim_dev_id(struct snd_soc_dai *dai)
  3134. {
  3135. int rc = 0;
  3136. int slim_dev_id = 0;
  3137. const char *q6_slim_dev_id = "qcom,msm-dai-q6-slim-dev-id";
  3138. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3139. dai_data->port_config.slim_sch.slimbus_dev_id = AFE_SLIMBUS_DEVICE_1;
  3140. rc = of_property_read_u32(dai->dev->of_node, q6_slim_dev_id,
  3141. &slim_dev_id);
  3142. if (rc) {
  3143. dev_dbg(dai->dev,
  3144. "%s: missing %s in dt node\n", __func__, q6_slim_dev_id);
  3145. return;
  3146. }
  3147. dev_dbg(dai->dev, "%s: slim_dev_id = %d\n", __func__, slim_dev_id);
  3148. if (slim_dev_id >= AFE_SLIMBUS_DEVICE_1 &&
  3149. slim_dev_id <= AFE_SLIMBUS_DEVICE_2)
  3150. dai_data->port_config.slim_sch.slimbus_dev_id = slim_dev_id;
  3151. }
  3152. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  3153. {
  3154. struct msm_dai_q6_dai_data *dai_data;
  3155. int rc = 0;
  3156. if (!dai) {
  3157. pr_err("%s: Invalid params dai\n", __func__);
  3158. return -EINVAL;
  3159. }
  3160. if (!dai->dev) {
  3161. pr_err("%s: Invalid params dai dev\n", __func__);
  3162. return -EINVAL;
  3163. }
  3164. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  3165. if (!dai_data)
  3166. return -ENOMEM;
  3167. else
  3168. dev_set_drvdata(dai->dev, dai_data);
  3169. msm_dai_q6_set_dai_id(dai);
  3170. if ((dai->id >= SLIMBUS_0_RX) && (dai->id <= SLIMBUS_9_TX))
  3171. msm_dai_q6_set_slim_dev_id(dai);
  3172. switch (dai->id) {
  3173. case SLIMBUS_4_TX:
  3174. rc = snd_ctl_add(dai->component->card->snd_card,
  3175. snd_ctl_new1(&sb_config_controls[0],
  3176. dai_data));
  3177. break;
  3178. case SLIMBUS_2_RX:
  3179. rc = snd_ctl_add(dai->component->card->snd_card,
  3180. snd_ctl_new1(&sb_config_controls[1],
  3181. dai_data));
  3182. rc = snd_ctl_add(dai->component->card->snd_card,
  3183. snd_ctl_new1(&sb_config_controls[2],
  3184. dai_data));
  3185. break;
  3186. case SLIMBUS_7_RX:
  3187. rc = snd_ctl_add(dai->component->card->snd_card,
  3188. snd_ctl_new1(&afe_enc_config_controls[0],
  3189. dai_data));
  3190. rc = snd_ctl_add(dai->component->card->snd_card,
  3191. snd_ctl_new1(&afe_enc_config_controls[1],
  3192. dai_data));
  3193. rc = snd_ctl_add(dai->component->card->snd_card,
  3194. snd_ctl_new1(&afe_enc_config_controls[2],
  3195. dai_data));
  3196. rc = snd_ctl_add(dai->component->card->snd_card,
  3197. snd_ctl_new1(&afe_enc_config_controls[3],
  3198. dai_data));
  3199. rc = snd_ctl_add(dai->component->card->snd_card,
  3200. snd_ctl_new1(&afe_enc_config_controls[4],
  3201. dai));
  3202. rc = snd_ctl_add(dai->component->card->snd_card,
  3203. snd_ctl_new1(&avd_drift_config_controls[2],
  3204. dai));
  3205. break;
  3206. case SLIMBUS_7_TX:
  3207. rc = snd_ctl_add(dai->component->card->snd_card,
  3208. snd_ctl_new1(&afe_dec_config_controls[0],
  3209. dai_data));
  3210. break;
  3211. case SLIMBUS_9_TX:
  3212. rc = snd_ctl_add(dai->component->card->snd_card,
  3213. snd_ctl_new1(&afe_dec_config_controls[1],
  3214. dai_data));
  3215. rc = snd_ctl_add(dai->component->card->snd_card,
  3216. snd_ctl_new1(&afe_dec_config_controls[2],
  3217. dai_data));
  3218. rc = snd_ctl_add(dai->component->card->snd_card,
  3219. snd_ctl_new1(&afe_dec_config_controls[3],
  3220. dai_data));
  3221. break;
  3222. case RT_PROXY_DAI_001_RX:
  3223. rc = snd_ctl_add(dai->component->card->snd_card,
  3224. snd_ctl_new1(&rt_proxy_config_controls[0],
  3225. dai_data));
  3226. break;
  3227. case RT_PROXY_DAI_001_TX:
  3228. rc = snd_ctl_add(dai->component->card->snd_card,
  3229. snd_ctl_new1(&rt_proxy_config_controls[1],
  3230. dai_data));
  3231. break;
  3232. case AFE_PORT_ID_USB_RX:
  3233. rc = snd_ctl_add(dai->component->card->snd_card,
  3234. snd_ctl_new1(&usb_audio_cfg_controls[0],
  3235. dai_data));
  3236. rc = snd_ctl_add(dai->component->card->snd_card,
  3237. snd_ctl_new1(&usb_audio_cfg_controls[1],
  3238. dai_data));
  3239. rc = snd_ctl_add(dai->component->card->snd_card,
  3240. snd_ctl_new1(&usb_audio_cfg_controls[4],
  3241. dai_data));
  3242. break;
  3243. case AFE_PORT_ID_USB_TX:
  3244. rc = snd_ctl_add(dai->component->card->snd_card,
  3245. snd_ctl_new1(&usb_audio_cfg_controls[2],
  3246. dai_data));
  3247. rc = snd_ctl_add(dai->component->card->snd_card,
  3248. snd_ctl_new1(&usb_audio_cfg_controls[3],
  3249. dai_data));
  3250. break;
  3251. case SLIMBUS_0_RX:
  3252. rc = snd_ctl_add(dai->component->card->snd_card,
  3253. snd_ctl_new1(&avd_drift_config_controls[0],
  3254. dai));
  3255. break;
  3256. case SLIMBUS_6_RX:
  3257. rc = snd_ctl_add(dai->component->card->snd_card,
  3258. snd_ctl_new1(&avd_drift_config_controls[1],
  3259. dai));
  3260. break;
  3261. }
  3262. if (rc < 0)
  3263. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  3264. __func__, dai->name);
  3265. rc = msm_dai_q6_dai_add_route(dai);
  3266. return rc;
  3267. }
  3268. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3269. {
  3270. struct msm_dai_q6_dai_data *dai_data;
  3271. int rc;
  3272. dai_data = dev_get_drvdata(dai->dev);
  3273. /* If AFE port is still up, close it */
  3274. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3275. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3276. rc = afe_close(dai->id); /* can block */
  3277. if (rc < 0)
  3278. dev_err(dai->dev, "fail to close AFE port\n");
  3279. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3280. }
  3281. kfree(dai_data);
  3282. return 0;
  3283. }
  3284. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3285. {
  3286. .playback = {
  3287. .stream_name = "AFE Playback",
  3288. .aif_name = "PCM_RX",
  3289. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3290. SNDRV_PCM_RATE_16000,
  3291. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3292. SNDRV_PCM_FMTBIT_S24_LE,
  3293. .channels_min = 1,
  3294. .channels_max = 2,
  3295. .rate_min = 8000,
  3296. .rate_max = 48000,
  3297. },
  3298. .ops = &msm_dai_q6_ops,
  3299. .id = RT_PROXY_DAI_001_RX,
  3300. .probe = msm_dai_q6_dai_probe,
  3301. .remove = msm_dai_q6_dai_remove,
  3302. },
  3303. {
  3304. .playback = {
  3305. .stream_name = "AFE-PROXY RX",
  3306. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3307. SNDRV_PCM_RATE_16000,
  3308. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3309. SNDRV_PCM_FMTBIT_S24_LE,
  3310. .channels_min = 1,
  3311. .channels_max = 2,
  3312. .rate_min = 8000,
  3313. .rate_max = 48000,
  3314. },
  3315. .ops = &msm_dai_q6_ops,
  3316. .id = RT_PROXY_DAI_002_RX,
  3317. .probe = msm_dai_q6_dai_probe,
  3318. .remove = msm_dai_q6_dai_remove,
  3319. },
  3320. };
  3321. static struct snd_soc_dai_driver msm_dai_q6_afe_lb_tx_dai[] = {
  3322. {
  3323. .capture = {
  3324. .stream_name = "AFE Loopback Capture",
  3325. .aif_name = "AFE_LOOPBACK_TX",
  3326. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3327. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3328. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3329. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3330. SNDRV_PCM_RATE_192000,
  3331. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  3332. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE |
  3333. SNDRV_PCM_FMTBIT_S32_LE ),
  3334. .channels_min = 1,
  3335. .channels_max = 8,
  3336. .rate_min = 8000,
  3337. .rate_max = 192000,
  3338. },
  3339. .id = AFE_LOOPBACK_TX,
  3340. .probe = msm_dai_q6_dai_probe,
  3341. .remove = msm_dai_q6_dai_remove,
  3342. },
  3343. };
  3344. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3345. {
  3346. .capture = {
  3347. .stream_name = "AFE Capture",
  3348. .aif_name = "PCM_TX",
  3349. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3350. SNDRV_PCM_RATE_16000,
  3351. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3352. .channels_min = 1,
  3353. .channels_max = 8,
  3354. .rate_min = 8000,
  3355. .rate_max = 48000,
  3356. },
  3357. .ops = &msm_dai_q6_ops,
  3358. .id = RT_PROXY_DAI_002_TX,
  3359. .probe = msm_dai_q6_dai_probe,
  3360. .remove = msm_dai_q6_dai_remove,
  3361. },
  3362. {
  3363. .capture = {
  3364. .stream_name = "AFE-PROXY TX",
  3365. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3366. SNDRV_PCM_RATE_16000,
  3367. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3368. .channels_min = 1,
  3369. .channels_max = 8,
  3370. .rate_min = 8000,
  3371. .rate_max = 48000,
  3372. },
  3373. .ops = &msm_dai_q6_ops,
  3374. .id = RT_PROXY_DAI_001_TX,
  3375. .probe = msm_dai_q6_dai_probe,
  3376. .remove = msm_dai_q6_dai_remove,
  3377. },
  3378. };
  3379. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3380. .playback = {
  3381. .stream_name = "Internal BT-SCO Playback",
  3382. .aif_name = "INT_BT_SCO_RX",
  3383. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3384. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3385. .channels_min = 1,
  3386. .channels_max = 1,
  3387. .rate_max = 16000,
  3388. .rate_min = 8000,
  3389. },
  3390. .ops = &msm_dai_q6_ops,
  3391. .id = INT_BT_SCO_RX,
  3392. .probe = msm_dai_q6_dai_probe,
  3393. .remove = msm_dai_q6_dai_remove,
  3394. };
  3395. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3396. .playback = {
  3397. .stream_name = "Internal BT-A2DP Playback",
  3398. .aif_name = "INT_BT_A2DP_RX",
  3399. .rates = SNDRV_PCM_RATE_48000,
  3400. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3401. .channels_min = 1,
  3402. .channels_max = 2,
  3403. .rate_max = 48000,
  3404. .rate_min = 48000,
  3405. },
  3406. .ops = &msm_dai_q6_ops,
  3407. .id = INT_BT_A2DP_RX,
  3408. .probe = msm_dai_q6_dai_probe,
  3409. .remove = msm_dai_q6_dai_remove,
  3410. };
  3411. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3412. .capture = {
  3413. .stream_name = "Internal BT-SCO Capture",
  3414. .aif_name = "INT_BT_SCO_TX",
  3415. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3416. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3417. .channels_min = 1,
  3418. .channels_max = 1,
  3419. .rate_max = 16000,
  3420. .rate_min = 8000,
  3421. },
  3422. .ops = &msm_dai_q6_ops,
  3423. .id = INT_BT_SCO_TX,
  3424. .probe = msm_dai_q6_dai_probe,
  3425. .remove = msm_dai_q6_dai_remove,
  3426. };
  3427. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3428. .playback = {
  3429. .stream_name = "Internal FM Playback",
  3430. .aif_name = "INT_FM_RX",
  3431. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3432. SNDRV_PCM_RATE_16000,
  3433. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3434. .channels_min = 2,
  3435. .channels_max = 2,
  3436. .rate_max = 48000,
  3437. .rate_min = 8000,
  3438. },
  3439. .ops = &msm_dai_q6_ops,
  3440. .id = INT_FM_RX,
  3441. .probe = msm_dai_q6_dai_probe,
  3442. .remove = msm_dai_q6_dai_remove,
  3443. };
  3444. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3445. .capture = {
  3446. .stream_name = "Internal FM Capture",
  3447. .aif_name = "INT_FM_TX",
  3448. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3449. SNDRV_PCM_RATE_16000,
  3450. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3451. .channels_min = 2,
  3452. .channels_max = 2,
  3453. .rate_max = 48000,
  3454. .rate_min = 8000,
  3455. },
  3456. .ops = &msm_dai_q6_ops,
  3457. .id = INT_FM_TX,
  3458. .probe = msm_dai_q6_dai_probe,
  3459. .remove = msm_dai_q6_dai_remove,
  3460. };
  3461. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3462. {
  3463. .playback = {
  3464. .stream_name = "Voice Farend Playback",
  3465. .aif_name = "VOICE_PLAYBACK_TX",
  3466. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3467. SNDRV_PCM_RATE_16000,
  3468. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3469. .channels_min = 1,
  3470. .channels_max = 2,
  3471. .rate_min = 8000,
  3472. .rate_max = 48000,
  3473. },
  3474. .ops = &msm_dai_q6_ops,
  3475. .id = VOICE_PLAYBACK_TX,
  3476. .probe = msm_dai_q6_dai_probe,
  3477. .remove = msm_dai_q6_dai_remove,
  3478. },
  3479. {
  3480. .playback = {
  3481. .stream_name = "Voice2 Farend Playback",
  3482. .aif_name = "VOICE2_PLAYBACK_TX",
  3483. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3484. SNDRV_PCM_RATE_16000,
  3485. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3486. .channels_min = 1,
  3487. .channels_max = 2,
  3488. .rate_min = 8000,
  3489. .rate_max = 48000,
  3490. },
  3491. .ops = &msm_dai_q6_ops,
  3492. .id = VOICE2_PLAYBACK_TX,
  3493. .probe = msm_dai_q6_dai_probe,
  3494. .remove = msm_dai_q6_dai_remove,
  3495. },
  3496. };
  3497. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3498. {
  3499. .capture = {
  3500. .stream_name = "Voice Uplink Capture",
  3501. .aif_name = "INCALL_RECORD_TX",
  3502. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3503. SNDRV_PCM_RATE_16000,
  3504. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3505. .channels_min = 1,
  3506. .channels_max = 2,
  3507. .rate_min = 8000,
  3508. .rate_max = 48000,
  3509. },
  3510. .ops = &msm_dai_q6_ops,
  3511. .id = VOICE_RECORD_TX,
  3512. .probe = msm_dai_q6_dai_probe,
  3513. .remove = msm_dai_q6_dai_remove,
  3514. },
  3515. {
  3516. .capture = {
  3517. .stream_name = "Voice Downlink Capture",
  3518. .aif_name = "INCALL_RECORD_RX",
  3519. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3520. SNDRV_PCM_RATE_16000,
  3521. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3522. .channels_min = 1,
  3523. .channels_max = 2,
  3524. .rate_min = 8000,
  3525. .rate_max = 48000,
  3526. },
  3527. .ops = &msm_dai_q6_ops,
  3528. .id = VOICE_RECORD_RX,
  3529. .probe = msm_dai_q6_dai_probe,
  3530. .remove = msm_dai_q6_dai_remove,
  3531. },
  3532. };
  3533. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3534. .playback = {
  3535. .stream_name = "USB Audio Playback",
  3536. .aif_name = "USB_AUDIO_RX",
  3537. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3538. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3539. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3540. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3541. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3542. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3543. SNDRV_PCM_RATE_384000,
  3544. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3545. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3546. .channels_min = 1,
  3547. .channels_max = 8,
  3548. .rate_max = 384000,
  3549. .rate_min = 8000,
  3550. },
  3551. .ops = &msm_dai_q6_ops,
  3552. .id = AFE_PORT_ID_USB_RX,
  3553. .probe = msm_dai_q6_dai_probe,
  3554. .remove = msm_dai_q6_dai_remove,
  3555. };
  3556. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  3557. .capture = {
  3558. .stream_name = "USB Audio Capture",
  3559. .aif_name = "USB_AUDIO_TX",
  3560. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3561. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3562. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3563. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3564. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3565. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3566. SNDRV_PCM_RATE_384000,
  3567. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3568. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3569. .channels_min = 1,
  3570. .channels_max = 8,
  3571. .rate_max = 384000,
  3572. .rate_min = 8000,
  3573. },
  3574. .ops = &msm_dai_q6_ops,
  3575. .id = AFE_PORT_ID_USB_TX,
  3576. .probe = msm_dai_q6_dai_probe,
  3577. .remove = msm_dai_q6_dai_remove,
  3578. };
  3579. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  3580. {
  3581. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3582. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  3583. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  3584. uint32_t val = 0;
  3585. const char *intf_name;
  3586. int rc = 0, i = 0, len = 0;
  3587. const uint32_t *slot_mapping_array = NULL;
  3588. u32 array_length = 0;
  3589. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  3590. GFP_KERNEL);
  3591. if (!dai_data)
  3592. return -ENOMEM;
  3593. rc = of_property_read_u32(pdev->dev.of_node,
  3594. "qcom,msm-dai-is-island-supported",
  3595. &dai_data->is_island_dai);
  3596. if (rc)
  3597. dev_dbg(&pdev->dev, "island supported entry not found\n");
  3598. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  3599. GFP_KERNEL);
  3600. if (!auxpcm_pdata) {
  3601. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  3602. goto fail_pdata_nomem;
  3603. }
  3604. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  3605. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  3606. rc = of_property_read_u32_array(pdev->dev.of_node,
  3607. "qcom,msm-cpudai-auxpcm-mode",
  3608. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3609. if (rc) {
  3610. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  3611. __func__);
  3612. goto fail_invalid_dt;
  3613. }
  3614. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  3615. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  3616. rc = of_property_read_u32_array(pdev->dev.of_node,
  3617. "qcom,msm-cpudai-auxpcm-sync",
  3618. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3619. if (rc) {
  3620. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  3621. __func__);
  3622. goto fail_invalid_dt;
  3623. }
  3624. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  3625. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  3626. rc = of_property_read_u32_array(pdev->dev.of_node,
  3627. "qcom,msm-cpudai-auxpcm-frame",
  3628. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3629. if (rc) {
  3630. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  3631. __func__);
  3632. goto fail_invalid_dt;
  3633. }
  3634. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  3635. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  3636. rc = of_property_read_u32_array(pdev->dev.of_node,
  3637. "qcom,msm-cpudai-auxpcm-quant",
  3638. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3639. if (rc) {
  3640. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  3641. __func__);
  3642. goto fail_invalid_dt;
  3643. }
  3644. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  3645. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  3646. rc = of_property_read_u32_array(pdev->dev.of_node,
  3647. "qcom,msm-cpudai-auxpcm-num-slots",
  3648. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3649. if (rc) {
  3650. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  3651. __func__);
  3652. goto fail_invalid_dt;
  3653. }
  3654. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  3655. if (auxpcm_pdata->mode_8k.num_slots >
  3656. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  3657. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3658. __func__,
  3659. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  3660. auxpcm_pdata->mode_8k.num_slots);
  3661. rc = -EINVAL;
  3662. goto fail_invalid_dt;
  3663. }
  3664. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  3665. if (auxpcm_pdata->mode_16k.num_slots >
  3666. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  3667. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3668. __func__,
  3669. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  3670. auxpcm_pdata->mode_16k.num_slots);
  3671. rc = -EINVAL;
  3672. goto fail_invalid_dt;
  3673. }
  3674. slot_mapping_array = of_get_property(pdev->dev.of_node,
  3675. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  3676. if (slot_mapping_array == NULL) {
  3677. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  3678. __func__);
  3679. rc = -EINVAL;
  3680. goto fail_invalid_dt;
  3681. }
  3682. array_length = auxpcm_pdata->mode_8k.num_slots +
  3683. auxpcm_pdata->mode_16k.num_slots;
  3684. if (len != sizeof(uint32_t) * array_length) {
  3685. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  3686. __func__, len, sizeof(uint32_t) * array_length);
  3687. rc = -EINVAL;
  3688. goto fail_invalid_dt;
  3689. }
  3690. auxpcm_pdata->mode_8k.slot_mapping =
  3691. kzalloc(sizeof(uint16_t) *
  3692. auxpcm_pdata->mode_8k.num_slots,
  3693. GFP_KERNEL);
  3694. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  3695. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  3696. __func__);
  3697. rc = -ENOMEM;
  3698. goto fail_invalid_dt;
  3699. }
  3700. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  3701. auxpcm_pdata->mode_8k.slot_mapping[i] =
  3702. (u16)be32_to_cpu(slot_mapping_array[i]);
  3703. auxpcm_pdata->mode_16k.slot_mapping =
  3704. kzalloc(sizeof(uint16_t) *
  3705. auxpcm_pdata->mode_16k.num_slots,
  3706. GFP_KERNEL);
  3707. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  3708. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  3709. __func__);
  3710. rc = -ENOMEM;
  3711. goto fail_invalid_16k_slot_mapping;
  3712. }
  3713. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  3714. auxpcm_pdata->mode_16k.slot_mapping[i] =
  3715. (u16)be32_to_cpu(slot_mapping_array[i +
  3716. auxpcm_pdata->mode_8k.num_slots]);
  3717. rc = of_property_read_u32_array(pdev->dev.of_node,
  3718. "qcom,msm-cpudai-auxpcm-data",
  3719. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3720. if (rc) {
  3721. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  3722. __func__);
  3723. goto fail_invalid_dt1;
  3724. }
  3725. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  3726. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  3727. rc = of_property_read_u32_array(pdev->dev.of_node,
  3728. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  3729. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3730. if (rc) {
  3731. dev_err(&pdev->dev,
  3732. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  3733. __func__);
  3734. goto fail_invalid_dt1;
  3735. }
  3736. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  3737. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  3738. rc = of_property_read_string(pdev->dev.of_node,
  3739. "qcom,msm-auxpcm-interface", &intf_name);
  3740. if (rc) {
  3741. dev_err(&pdev->dev,
  3742. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  3743. __func__);
  3744. goto fail_nodev_intf;
  3745. }
  3746. if (!strcmp(intf_name, "primary")) {
  3747. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  3748. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  3749. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  3750. i = 0;
  3751. } else if (!strcmp(intf_name, "secondary")) {
  3752. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  3753. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  3754. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  3755. i = 1;
  3756. } else if (!strcmp(intf_name, "tertiary")) {
  3757. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  3758. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  3759. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  3760. i = 2;
  3761. } else if (!strcmp(intf_name, "quaternary")) {
  3762. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  3763. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  3764. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  3765. i = 3;
  3766. } else if (!strcmp(intf_name, "quinary")) {
  3767. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  3768. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  3769. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  3770. i = 4;
  3771. } else {
  3772. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  3773. __func__, intf_name);
  3774. goto fail_invalid_intf;
  3775. }
  3776. rc = of_property_read_u32(pdev->dev.of_node,
  3777. "qcom,msm-cpudai-afe-clk-ver", &val);
  3778. if (rc)
  3779. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  3780. else
  3781. dai_data->afe_clk_ver = val;
  3782. mutex_init(&dai_data->rlock);
  3783. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  3784. dev_set_drvdata(&pdev->dev, dai_data);
  3785. pdev->dev.platform_data = (void *) auxpcm_pdata;
  3786. rc = snd_soc_register_component(&pdev->dev,
  3787. &msm_dai_q6_aux_pcm_dai_component,
  3788. &msm_dai_q6_aux_pcm_dai[i], 1);
  3789. if (rc) {
  3790. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  3791. __func__, rc);
  3792. goto fail_reg_dai;
  3793. }
  3794. return rc;
  3795. fail_reg_dai:
  3796. fail_invalid_intf:
  3797. fail_nodev_intf:
  3798. fail_invalid_dt1:
  3799. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  3800. fail_invalid_16k_slot_mapping:
  3801. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  3802. fail_invalid_dt:
  3803. kfree(auxpcm_pdata);
  3804. fail_pdata_nomem:
  3805. kfree(dai_data);
  3806. return rc;
  3807. }
  3808. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  3809. {
  3810. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3811. dai_data = dev_get_drvdata(&pdev->dev);
  3812. snd_soc_unregister_component(&pdev->dev);
  3813. mutex_destroy(&dai_data->rlock);
  3814. kfree(dai_data);
  3815. kfree(pdev->dev.platform_data);
  3816. return 0;
  3817. }
  3818. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  3819. { .compatible = "qcom,msm-auxpcm-dev", },
  3820. {}
  3821. };
  3822. static struct platform_driver msm_auxpcm_dev_driver = {
  3823. .probe = msm_auxpcm_dev_probe,
  3824. .remove = msm_auxpcm_dev_remove,
  3825. .driver = {
  3826. .name = "msm-auxpcm-dev",
  3827. .owner = THIS_MODULE,
  3828. .of_match_table = msm_auxpcm_dev_dt_match,
  3829. },
  3830. };
  3831. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  3832. {
  3833. .playback = {
  3834. .stream_name = "Slimbus Playback",
  3835. .aif_name = "SLIMBUS_0_RX",
  3836. .rates = SNDRV_PCM_RATE_8000_384000,
  3837. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3838. .channels_min = 1,
  3839. .channels_max = 8,
  3840. .rate_min = 8000,
  3841. .rate_max = 384000,
  3842. },
  3843. .ops = &msm_dai_q6_ops,
  3844. .id = SLIMBUS_0_RX,
  3845. .probe = msm_dai_q6_dai_probe,
  3846. .remove = msm_dai_q6_dai_remove,
  3847. },
  3848. {
  3849. .playback = {
  3850. .stream_name = "Slimbus1 Playback",
  3851. .aif_name = "SLIMBUS_1_RX",
  3852. .rates = SNDRV_PCM_RATE_8000_384000,
  3853. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3854. .channels_min = 1,
  3855. .channels_max = 2,
  3856. .rate_min = 8000,
  3857. .rate_max = 384000,
  3858. },
  3859. .ops = &msm_dai_q6_ops,
  3860. .id = SLIMBUS_1_RX,
  3861. .probe = msm_dai_q6_dai_probe,
  3862. .remove = msm_dai_q6_dai_remove,
  3863. },
  3864. {
  3865. .playback = {
  3866. .stream_name = "Slimbus2 Playback",
  3867. .aif_name = "SLIMBUS_2_RX",
  3868. .rates = SNDRV_PCM_RATE_8000_384000,
  3869. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3870. .channels_min = 1,
  3871. .channels_max = 8,
  3872. .rate_min = 8000,
  3873. .rate_max = 384000,
  3874. },
  3875. .ops = &msm_dai_q6_ops,
  3876. .id = SLIMBUS_2_RX,
  3877. .probe = msm_dai_q6_dai_probe,
  3878. .remove = msm_dai_q6_dai_remove,
  3879. },
  3880. {
  3881. .playback = {
  3882. .stream_name = "Slimbus3 Playback",
  3883. .aif_name = "SLIMBUS_3_RX",
  3884. .rates = SNDRV_PCM_RATE_8000_384000,
  3885. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3886. .channels_min = 1,
  3887. .channels_max = 2,
  3888. .rate_min = 8000,
  3889. .rate_max = 384000,
  3890. },
  3891. .ops = &msm_dai_q6_ops,
  3892. .id = SLIMBUS_3_RX,
  3893. .probe = msm_dai_q6_dai_probe,
  3894. .remove = msm_dai_q6_dai_remove,
  3895. },
  3896. {
  3897. .playback = {
  3898. .stream_name = "Slimbus4 Playback",
  3899. .aif_name = "SLIMBUS_4_RX",
  3900. .rates = SNDRV_PCM_RATE_8000_384000,
  3901. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3902. .channels_min = 1,
  3903. .channels_max = 2,
  3904. .rate_min = 8000,
  3905. .rate_max = 384000,
  3906. },
  3907. .ops = &msm_dai_q6_ops,
  3908. .id = SLIMBUS_4_RX,
  3909. .probe = msm_dai_q6_dai_probe,
  3910. .remove = msm_dai_q6_dai_remove,
  3911. },
  3912. {
  3913. .playback = {
  3914. .stream_name = "Slimbus6 Playback",
  3915. .aif_name = "SLIMBUS_6_RX",
  3916. .rates = SNDRV_PCM_RATE_8000_384000,
  3917. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3918. .channels_min = 1,
  3919. .channels_max = 2,
  3920. .rate_min = 8000,
  3921. .rate_max = 384000,
  3922. },
  3923. .ops = &msm_dai_q6_ops,
  3924. .id = SLIMBUS_6_RX,
  3925. .probe = msm_dai_q6_dai_probe,
  3926. .remove = msm_dai_q6_dai_remove,
  3927. },
  3928. {
  3929. .playback = {
  3930. .stream_name = "Slimbus5 Playback",
  3931. .aif_name = "SLIMBUS_5_RX",
  3932. .rates = SNDRV_PCM_RATE_8000_384000,
  3933. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3934. .channels_min = 1,
  3935. .channels_max = 2,
  3936. .rate_min = 8000,
  3937. .rate_max = 384000,
  3938. },
  3939. .ops = &msm_dai_q6_ops,
  3940. .id = SLIMBUS_5_RX,
  3941. .probe = msm_dai_q6_dai_probe,
  3942. .remove = msm_dai_q6_dai_remove,
  3943. },
  3944. {
  3945. .playback = {
  3946. .stream_name = "Slimbus7 Playback",
  3947. .aif_name = "SLIMBUS_7_RX",
  3948. .rates = SNDRV_PCM_RATE_8000_384000,
  3949. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3950. .channels_min = 1,
  3951. .channels_max = 8,
  3952. .rate_min = 8000,
  3953. .rate_max = 384000,
  3954. },
  3955. .ops = &msm_dai_q6_ops,
  3956. .id = SLIMBUS_7_RX,
  3957. .probe = msm_dai_q6_dai_probe,
  3958. .remove = msm_dai_q6_dai_remove,
  3959. },
  3960. {
  3961. .playback = {
  3962. .stream_name = "Slimbus8 Playback",
  3963. .aif_name = "SLIMBUS_8_RX",
  3964. .rates = SNDRV_PCM_RATE_8000_384000,
  3965. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3966. .channels_min = 1,
  3967. .channels_max = 8,
  3968. .rate_min = 8000,
  3969. .rate_max = 384000,
  3970. },
  3971. .ops = &msm_dai_q6_ops,
  3972. .id = SLIMBUS_8_RX,
  3973. .probe = msm_dai_q6_dai_probe,
  3974. .remove = msm_dai_q6_dai_remove,
  3975. },
  3976. {
  3977. .playback = {
  3978. .stream_name = "Slimbus9 Playback",
  3979. .aif_name = "SLIMBUS_9_RX",
  3980. .rates = SNDRV_PCM_RATE_8000_384000,
  3981. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3982. .channels_min = 1,
  3983. .channels_max = 8,
  3984. .rate_min = 8000,
  3985. .rate_max = 384000,
  3986. },
  3987. .ops = &msm_dai_q6_ops,
  3988. .id = SLIMBUS_9_RX,
  3989. .probe = msm_dai_q6_dai_probe,
  3990. .remove = msm_dai_q6_dai_remove,
  3991. },
  3992. };
  3993. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  3994. {
  3995. .capture = {
  3996. .stream_name = "Slimbus Capture",
  3997. .aif_name = "SLIMBUS_0_TX",
  3998. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3999. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4000. SNDRV_PCM_RATE_192000,
  4001. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4002. SNDRV_PCM_FMTBIT_S24_LE |
  4003. SNDRV_PCM_FMTBIT_S24_3LE,
  4004. .channels_min = 1,
  4005. .channels_max = 8,
  4006. .rate_min = 8000,
  4007. .rate_max = 192000,
  4008. },
  4009. .ops = &msm_dai_q6_ops,
  4010. .id = SLIMBUS_0_TX,
  4011. .probe = msm_dai_q6_dai_probe,
  4012. .remove = msm_dai_q6_dai_remove,
  4013. },
  4014. {
  4015. .capture = {
  4016. .stream_name = "Slimbus1 Capture",
  4017. .aif_name = "SLIMBUS_1_TX",
  4018. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4019. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4020. SNDRV_PCM_RATE_192000,
  4021. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4022. SNDRV_PCM_FMTBIT_S24_LE |
  4023. SNDRV_PCM_FMTBIT_S24_3LE,
  4024. .channels_min = 1,
  4025. .channels_max = 2,
  4026. .rate_min = 8000,
  4027. .rate_max = 192000,
  4028. },
  4029. .ops = &msm_dai_q6_ops,
  4030. .id = SLIMBUS_1_TX,
  4031. .probe = msm_dai_q6_dai_probe,
  4032. .remove = msm_dai_q6_dai_remove,
  4033. },
  4034. {
  4035. .capture = {
  4036. .stream_name = "Slimbus2 Capture",
  4037. .aif_name = "SLIMBUS_2_TX",
  4038. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4039. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4040. SNDRV_PCM_RATE_192000,
  4041. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4042. SNDRV_PCM_FMTBIT_S24_LE,
  4043. .channels_min = 1,
  4044. .channels_max = 8,
  4045. .rate_min = 8000,
  4046. .rate_max = 192000,
  4047. },
  4048. .ops = &msm_dai_q6_ops,
  4049. .id = SLIMBUS_2_TX,
  4050. .probe = msm_dai_q6_dai_probe,
  4051. .remove = msm_dai_q6_dai_remove,
  4052. },
  4053. {
  4054. .capture = {
  4055. .stream_name = "Slimbus3 Capture",
  4056. .aif_name = "SLIMBUS_3_TX",
  4057. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4058. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4059. SNDRV_PCM_RATE_192000,
  4060. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4061. SNDRV_PCM_FMTBIT_S24_LE,
  4062. .channels_min = 2,
  4063. .channels_max = 4,
  4064. .rate_min = 8000,
  4065. .rate_max = 192000,
  4066. },
  4067. .ops = &msm_dai_q6_ops,
  4068. .id = SLIMBUS_3_TX,
  4069. .probe = msm_dai_q6_dai_probe,
  4070. .remove = msm_dai_q6_dai_remove,
  4071. },
  4072. {
  4073. .capture = {
  4074. .stream_name = "Slimbus4 Capture",
  4075. .aif_name = "SLIMBUS_4_TX",
  4076. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4077. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4078. SNDRV_PCM_RATE_192000,
  4079. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4080. SNDRV_PCM_FMTBIT_S24_LE |
  4081. SNDRV_PCM_FMTBIT_S32_LE,
  4082. .channels_min = 2,
  4083. .channels_max = 4,
  4084. .rate_min = 8000,
  4085. .rate_max = 192000,
  4086. },
  4087. .ops = &msm_dai_q6_ops,
  4088. .id = SLIMBUS_4_TX,
  4089. .probe = msm_dai_q6_dai_probe,
  4090. .remove = msm_dai_q6_dai_remove,
  4091. },
  4092. {
  4093. .capture = {
  4094. .stream_name = "Slimbus5 Capture",
  4095. .aif_name = "SLIMBUS_5_TX",
  4096. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4097. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4098. SNDRV_PCM_RATE_192000,
  4099. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4100. SNDRV_PCM_FMTBIT_S24_LE,
  4101. .channels_min = 1,
  4102. .channels_max = 8,
  4103. .rate_min = 8000,
  4104. .rate_max = 192000,
  4105. },
  4106. .ops = &msm_dai_q6_ops,
  4107. .id = SLIMBUS_5_TX,
  4108. .probe = msm_dai_q6_dai_probe,
  4109. .remove = msm_dai_q6_dai_remove,
  4110. },
  4111. {
  4112. .capture = {
  4113. .stream_name = "Slimbus6 Capture",
  4114. .aif_name = "SLIMBUS_6_TX",
  4115. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4116. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4117. SNDRV_PCM_RATE_192000,
  4118. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4119. SNDRV_PCM_FMTBIT_S24_LE,
  4120. .channels_min = 1,
  4121. .channels_max = 2,
  4122. .rate_min = 8000,
  4123. .rate_max = 192000,
  4124. },
  4125. .ops = &msm_dai_q6_ops,
  4126. .id = SLIMBUS_6_TX,
  4127. .probe = msm_dai_q6_dai_probe,
  4128. .remove = msm_dai_q6_dai_remove,
  4129. },
  4130. {
  4131. .capture = {
  4132. .stream_name = "Slimbus7 Capture",
  4133. .aif_name = "SLIMBUS_7_TX",
  4134. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4135. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4136. SNDRV_PCM_RATE_192000,
  4137. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4138. SNDRV_PCM_FMTBIT_S24_LE |
  4139. SNDRV_PCM_FMTBIT_S32_LE,
  4140. .channels_min = 1,
  4141. .channels_max = 8,
  4142. .rate_min = 8000,
  4143. .rate_max = 192000,
  4144. },
  4145. .ops = &msm_dai_q6_ops,
  4146. .id = SLIMBUS_7_TX,
  4147. .probe = msm_dai_q6_dai_probe,
  4148. .remove = msm_dai_q6_dai_remove,
  4149. },
  4150. {
  4151. .capture = {
  4152. .stream_name = "Slimbus8 Capture",
  4153. .aif_name = "SLIMBUS_8_TX",
  4154. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4155. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4156. SNDRV_PCM_RATE_192000,
  4157. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4158. SNDRV_PCM_FMTBIT_S24_LE |
  4159. SNDRV_PCM_FMTBIT_S32_LE,
  4160. .channels_min = 1,
  4161. .channels_max = 8,
  4162. .rate_min = 8000,
  4163. .rate_max = 192000,
  4164. },
  4165. .ops = &msm_dai_q6_ops,
  4166. .id = SLIMBUS_8_TX,
  4167. .probe = msm_dai_q6_dai_probe,
  4168. .remove = msm_dai_q6_dai_remove,
  4169. },
  4170. {
  4171. .capture = {
  4172. .stream_name = "Slimbus9 Capture",
  4173. .aif_name = "SLIMBUS_9_TX",
  4174. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4175. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |
  4176. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
  4177. SNDRV_PCM_RATE_192000,
  4178. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4179. SNDRV_PCM_FMTBIT_S24_LE |
  4180. SNDRV_PCM_FMTBIT_S32_LE,
  4181. .channels_min = 1,
  4182. .channels_max = 8,
  4183. .rate_min = 8000,
  4184. .rate_max = 192000,
  4185. },
  4186. .ops = &msm_dai_q6_ops,
  4187. .id = SLIMBUS_9_TX,
  4188. .probe = msm_dai_q6_dai_probe,
  4189. .remove = msm_dai_q6_dai_remove,
  4190. },
  4191. };
  4192. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  4193. struct snd_ctl_elem_value *ucontrol)
  4194. {
  4195. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4196. int value = ucontrol->value.integer.value[0];
  4197. dai_data->port_config.i2s.data_format = value;
  4198. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  4199. __func__, value, dai_data->port_config.i2s.mono_stereo,
  4200. dai_data->port_config.i2s.channel_mode);
  4201. return 0;
  4202. }
  4203. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  4204. struct snd_ctl_elem_value *ucontrol)
  4205. {
  4206. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4207. ucontrol->value.integer.value[0] =
  4208. dai_data->port_config.i2s.data_format;
  4209. return 0;
  4210. }
  4211. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  4212. struct snd_ctl_elem_value *ucontrol)
  4213. {
  4214. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4215. int value = ucontrol->value.integer.value[0];
  4216. dai_data->vi_feed_mono = value;
  4217. pr_debug("%s: value = %d\n", __func__, value);
  4218. return 0;
  4219. }
  4220. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  4221. struct snd_ctl_elem_value *ucontrol)
  4222. {
  4223. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4224. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  4225. return 0;
  4226. }
  4227. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  4228. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  4229. msm_dai_q6_mi2s_format_get,
  4230. msm_dai_q6_mi2s_format_put),
  4231. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  4232. msm_dai_q6_mi2s_format_get,
  4233. msm_dai_q6_mi2s_format_put),
  4234. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  4235. msm_dai_q6_mi2s_format_get,
  4236. msm_dai_q6_mi2s_format_put),
  4237. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  4238. msm_dai_q6_mi2s_format_get,
  4239. msm_dai_q6_mi2s_format_put),
  4240. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  4241. msm_dai_q6_mi2s_format_get,
  4242. msm_dai_q6_mi2s_format_put),
  4243. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  4244. msm_dai_q6_mi2s_format_get,
  4245. msm_dai_q6_mi2s_format_put),
  4246. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  4247. msm_dai_q6_mi2s_format_get,
  4248. msm_dai_q6_mi2s_format_put),
  4249. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  4250. msm_dai_q6_mi2s_format_get,
  4251. msm_dai_q6_mi2s_format_put),
  4252. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  4253. msm_dai_q6_mi2s_format_get,
  4254. msm_dai_q6_mi2s_format_put),
  4255. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  4256. msm_dai_q6_mi2s_format_get,
  4257. msm_dai_q6_mi2s_format_put),
  4258. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  4259. msm_dai_q6_mi2s_format_get,
  4260. msm_dai_q6_mi2s_format_put),
  4261. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  4262. msm_dai_q6_mi2s_format_get,
  4263. msm_dai_q6_mi2s_format_put),
  4264. };
  4265. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  4266. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  4267. msm_dai_q6_mi2s_vi_feed_mono_get,
  4268. msm_dai_q6_mi2s_vi_feed_mono_put),
  4269. };
  4270. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  4271. {
  4272. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4273. dev_get_drvdata(dai->dev);
  4274. struct msm_mi2s_pdata *mi2s_pdata =
  4275. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  4276. struct snd_kcontrol *kcontrol = NULL;
  4277. int rc = 0;
  4278. const struct snd_kcontrol_new *ctrl = NULL;
  4279. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  4280. u16 dai_id = 0;
  4281. dai->id = mi2s_pdata->intf_id;
  4282. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4283. if (dai->id == MSM_PRIM_MI2S)
  4284. ctrl = &mi2s_config_controls[0];
  4285. if (dai->id == MSM_SEC_MI2S)
  4286. ctrl = &mi2s_config_controls[1];
  4287. if (dai->id == MSM_TERT_MI2S)
  4288. ctrl = &mi2s_config_controls[2];
  4289. if (dai->id == MSM_QUAT_MI2S)
  4290. ctrl = &mi2s_config_controls[3];
  4291. if (dai->id == MSM_QUIN_MI2S)
  4292. ctrl = &mi2s_config_controls[4];
  4293. }
  4294. if (ctrl) {
  4295. kcontrol = snd_ctl_new1(ctrl,
  4296. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4297. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4298. if (rc < 0) {
  4299. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4300. __func__, dai->name);
  4301. goto rtn;
  4302. }
  4303. }
  4304. ctrl = NULL;
  4305. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4306. if (dai->id == MSM_PRIM_MI2S)
  4307. ctrl = &mi2s_config_controls[5];
  4308. if (dai->id == MSM_SEC_MI2S)
  4309. ctrl = &mi2s_config_controls[6];
  4310. if (dai->id == MSM_TERT_MI2S)
  4311. ctrl = &mi2s_config_controls[7];
  4312. if (dai->id == MSM_QUAT_MI2S)
  4313. ctrl = &mi2s_config_controls[8];
  4314. if (dai->id == MSM_QUIN_MI2S)
  4315. ctrl = &mi2s_config_controls[9];
  4316. if (dai->id == MSM_SENARY_MI2S)
  4317. ctrl = &mi2s_config_controls[10];
  4318. if (dai->id == MSM_INT5_MI2S)
  4319. ctrl = &mi2s_config_controls[11];
  4320. }
  4321. if (ctrl) {
  4322. rc = snd_ctl_add(dai->component->card->snd_card,
  4323. snd_ctl_new1(ctrl,
  4324. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4325. if (rc < 0) {
  4326. if (kcontrol)
  4327. snd_ctl_remove(dai->component->card->snd_card,
  4328. kcontrol);
  4329. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4330. __func__, dai->name);
  4331. }
  4332. }
  4333. if (dai->id == MSM_INT5_MI2S)
  4334. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4335. if (vi_feed_ctrl) {
  4336. rc = snd_ctl_add(dai->component->card->snd_card,
  4337. snd_ctl_new1(vi_feed_ctrl,
  4338. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4339. if (rc < 0) {
  4340. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4341. __func__, dai->name);
  4342. }
  4343. }
  4344. if (mi2s_dai_data->is_island_dai) {
  4345. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4346. &dai_id);
  4347. rc = msm_dai_q6_add_island_mx_ctls(
  4348. dai->component->card->snd_card,
  4349. dai->name, dai_id,
  4350. (void *)mi2s_dai_data);
  4351. }
  4352. rc = msm_dai_q6_dai_add_route(dai);
  4353. rtn:
  4354. return rc;
  4355. }
  4356. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4357. {
  4358. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4359. dev_get_drvdata(dai->dev);
  4360. int rc;
  4361. /* If AFE port is still up, close it */
  4362. if (test_bit(STATUS_PORT_STARTED,
  4363. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4364. rc = afe_close(MI2S_RX); /* can block */
  4365. if (rc < 0)
  4366. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4367. clear_bit(STATUS_PORT_STARTED,
  4368. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4369. }
  4370. if (test_bit(STATUS_PORT_STARTED,
  4371. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4372. rc = afe_close(MI2S_TX); /* can block */
  4373. if (rc < 0)
  4374. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4375. clear_bit(STATUS_PORT_STARTED,
  4376. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4377. }
  4378. return 0;
  4379. }
  4380. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4381. struct snd_soc_dai *dai)
  4382. {
  4383. return 0;
  4384. }
  4385. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4386. {
  4387. int ret = 0;
  4388. switch (stream) {
  4389. case SNDRV_PCM_STREAM_PLAYBACK:
  4390. switch (mi2s_id) {
  4391. case MSM_PRIM_MI2S:
  4392. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4393. break;
  4394. case MSM_SEC_MI2S:
  4395. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4396. break;
  4397. case MSM_TERT_MI2S:
  4398. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4399. break;
  4400. case MSM_QUAT_MI2S:
  4401. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4402. break;
  4403. case MSM_SEC_MI2S_SD1:
  4404. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4405. break;
  4406. case MSM_QUIN_MI2S:
  4407. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4408. break;
  4409. case MSM_INT0_MI2S:
  4410. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4411. break;
  4412. case MSM_INT1_MI2S:
  4413. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4414. break;
  4415. case MSM_INT2_MI2S:
  4416. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4417. break;
  4418. case MSM_INT3_MI2S:
  4419. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4420. break;
  4421. case MSM_INT4_MI2S:
  4422. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4423. break;
  4424. case MSM_INT5_MI2S:
  4425. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4426. break;
  4427. case MSM_INT6_MI2S:
  4428. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4429. break;
  4430. default:
  4431. pr_err("%s: playback err id 0x%x\n",
  4432. __func__, mi2s_id);
  4433. ret = -1;
  4434. break;
  4435. }
  4436. break;
  4437. case SNDRV_PCM_STREAM_CAPTURE:
  4438. switch (mi2s_id) {
  4439. case MSM_PRIM_MI2S:
  4440. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4441. break;
  4442. case MSM_SEC_MI2S:
  4443. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4444. break;
  4445. case MSM_TERT_MI2S:
  4446. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4447. break;
  4448. case MSM_QUAT_MI2S:
  4449. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4450. break;
  4451. case MSM_QUIN_MI2S:
  4452. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4453. break;
  4454. case MSM_SENARY_MI2S:
  4455. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4456. break;
  4457. case MSM_INT0_MI2S:
  4458. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4459. break;
  4460. case MSM_INT1_MI2S:
  4461. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4462. break;
  4463. case MSM_INT2_MI2S:
  4464. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4465. break;
  4466. case MSM_INT3_MI2S:
  4467. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4468. break;
  4469. case MSM_INT4_MI2S:
  4470. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4471. break;
  4472. case MSM_INT5_MI2S:
  4473. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4474. break;
  4475. case MSM_INT6_MI2S:
  4476. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4477. break;
  4478. default:
  4479. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4480. ret = -1;
  4481. break;
  4482. }
  4483. break;
  4484. default:
  4485. pr_err("%s: default err %d\n", __func__, stream);
  4486. ret = -1;
  4487. break;
  4488. }
  4489. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4490. return ret;
  4491. }
  4492. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4493. struct snd_soc_dai *dai)
  4494. {
  4495. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4496. dev_get_drvdata(dai->dev);
  4497. struct msm_dai_q6_dai_data *dai_data =
  4498. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4499. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4500. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4501. u16 port_id = 0;
  4502. int rc = 0;
  4503. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4504. &port_id) != 0) {
  4505. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4506. __func__, port_id);
  4507. return -EINVAL;
  4508. }
  4509. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4510. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4511. dai->id, port_id, dai_data->channels, dai_data->rate);
  4512. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4513. if (q6core_get_avcs_api_version_per_service(
  4514. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  4515. /*
  4516. * send island mode config.
  4517. * This should be the first configuration
  4518. */
  4519. rc = afe_send_port_island_mode(port_id);
  4520. if (rc)
  4521. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  4522. __func__, rc);
  4523. }
  4524. /* PORT START should be set if prepare called
  4525. * in active state.
  4526. */
  4527. rc = afe_port_start(port_id, &dai_data->port_config,
  4528. dai_data->rate);
  4529. if (rc < 0)
  4530. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4531. dai->id);
  4532. else
  4533. set_bit(STATUS_PORT_STARTED,
  4534. dai_data->status_mask);
  4535. }
  4536. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4537. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4538. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4539. __func__);
  4540. }
  4541. return rc;
  4542. }
  4543. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4544. struct snd_pcm_hw_params *params,
  4545. struct snd_soc_dai *dai)
  4546. {
  4547. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4548. dev_get_drvdata(dai->dev);
  4549. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  4550. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4551. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  4552. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  4553. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  4554. dai_data->channels = params_channels(params);
  4555. switch (dai_data->channels) {
  4556. case 15:
  4557. case 16:
  4558. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4559. case AFE_PORT_I2S_16CHS:
  4560. dai_data->port_config.i2s.channel_mode
  4561. = AFE_PORT_I2S_16CHS;
  4562. break;
  4563. default:
  4564. goto error_invalid_data;
  4565. };
  4566. break;
  4567. case 13:
  4568. case 14:
  4569. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4570. case AFE_PORT_I2S_14CHS:
  4571. case AFE_PORT_I2S_16CHS:
  4572. dai_data->port_config.i2s.channel_mode
  4573. = AFE_PORT_I2S_14CHS;
  4574. break;
  4575. default:
  4576. goto error_invalid_data;
  4577. };
  4578. break;
  4579. case 11:
  4580. case 12:
  4581. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4582. case AFE_PORT_I2S_12CHS:
  4583. case AFE_PORT_I2S_14CHS:
  4584. case AFE_PORT_I2S_16CHS:
  4585. dai_data->port_config.i2s.channel_mode
  4586. = AFE_PORT_I2S_12CHS;
  4587. break;
  4588. default:
  4589. goto error_invalid_data;
  4590. };
  4591. break;
  4592. case 9:
  4593. case 10:
  4594. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4595. case AFE_PORT_I2S_10CHS:
  4596. case AFE_PORT_I2S_12CHS:
  4597. case AFE_PORT_I2S_14CHS:
  4598. case AFE_PORT_I2S_16CHS:
  4599. dai_data->port_config.i2s.channel_mode
  4600. = AFE_PORT_I2S_10CHS;
  4601. break;
  4602. default:
  4603. goto error_invalid_data;
  4604. };
  4605. break;
  4606. case 8:
  4607. case 7:
  4608. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  4609. goto error_invalid_data;
  4610. else
  4611. if (mi2s_dai_config->pdata_mi2s_lines
  4612. == AFE_PORT_I2S_8CHS_2)
  4613. dai_data->port_config.i2s.channel_mode =
  4614. AFE_PORT_I2S_8CHS_2;
  4615. else
  4616. dai_data->port_config.i2s.channel_mode =
  4617. AFE_PORT_I2S_8CHS;
  4618. break;
  4619. case 6:
  4620. case 5:
  4621. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  4622. goto error_invalid_data;
  4623. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  4624. break;
  4625. case 4:
  4626. case 3:
  4627. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4628. case AFE_PORT_I2S_SD0:
  4629. case AFE_PORT_I2S_SD1:
  4630. case AFE_PORT_I2S_SD2:
  4631. case AFE_PORT_I2S_SD3:
  4632. case AFE_PORT_I2S_SD4:
  4633. case AFE_PORT_I2S_SD5:
  4634. case AFE_PORT_I2S_SD6:
  4635. case AFE_PORT_I2S_SD7:
  4636. goto error_invalid_data;
  4637. break;
  4638. case AFE_PORT_I2S_QUAD01:
  4639. case AFE_PORT_I2S_QUAD23:
  4640. case AFE_PORT_I2S_QUAD45:
  4641. case AFE_PORT_I2S_QUAD67:
  4642. dai_data->port_config.i2s.channel_mode =
  4643. mi2s_dai_config->pdata_mi2s_lines;
  4644. break;
  4645. case AFE_PORT_I2S_8CHS_2:
  4646. dai_data->port_config.i2s.channel_mode =
  4647. AFE_PORT_I2S_QUAD45;
  4648. break;
  4649. default:
  4650. dai_data->port_config.i2s.channel_mode =
  4651. AFE_PORT_I2S_QUAD01;
  4652. break;
  4653. };
  4654. break;
  4655. case 2:
  4656. case 1:
  4657. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  4658. goto error_invalid_data;
  4659. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4660. case AFE_PORT_I2S_SD0:
  4661. case AFE_PORT_I2S_SD1:
  4662. case AFE_PORT_I2S_SD2:
  4663. case AFE_PORT_I2S_SD3:
  4664. case AFE_PORT_I2S_SD4:
  4665. case AFE_PORT_I2S_SD5:
  4666. case AFE_PORT_I2S_SD6:
  4667. case AFE_PORT_I2S_SD7:
  4668. dai_data->port_config.i2s.channel_mode =
  4669. mi2s_dai_config->pdata_mi2s_lines;
  4670. break;
  4671. case AFE_PORT_I2S_QUAD01:
  4672. case AFE_PORT_I2S_6CHS:
  4673. case AFE_PORT_I2S_8CHS:
  4674. case AFE_PORT_I2S_10CHS:
  4675. case AFE_PORT_I2S_12CHS:
  4676. case AFE_PORT_I2S_14CHS:
  4677. case AFE_PORT_I2S_16CHS:
  4678. if (dai_data->vi_feed_mono == SPKR_1)
  4679. dai_data->port_config.i2s.channel_mode =
  4680. AFE_PORT_I2S_SD0;
  4681. else
  4682. dai_data->port_config.i2s.channel_mode =
  4683. AFE_PORT_I2S_SD1;
  4684. break;
  4685. case AFE_PORT_I2S_QUAD23:
  4686. dai_data->port_config.i2s.channel_mode =
  4687. AFE_PORT_I2S_SD2;
  4688. break;
  4689. case AFE_PORT_I2S_QUAD45:
  4690. dai_data->port_config.i2s.channel_mode =
  4691. AFE_PORT_I2S_SD4;
  4692. break;
  4693. case AFE_PORT_I2S_QUAD67:
  4694. dai_data->port_config.i2s.channel_mode =
  4695. AFE_PORT_I2S_SD6;
  4696. break;
  4697. }
  4698. if (dai_data->channels == 2)
  4699. dai_data->port_config.i2s.mono_stereo =
  4700. MSM_AFE_CH_STEREO;
  4701. else
  4702. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  4703. break;
  4704. default:
  4705. pr_err("%s: default err channels %d\n",
  4706. __func__, dai_data->channels);
  4707. goto error_invalid_data;
  4708. }
  4709. dai_data->rate = params_rate(params);
  4710. switch (params_format(params)) {
  4711. case SNDRV_PCM_FORMAT_S16_LE:
  4712. case SNDRV_PCM_FORMAT_SPECIAL:
  4713. dai_data->port_config.i2s.bit_width = 16;
  4714. dai_data->bitwidth = 16;
  4715. break;
  4716. case SNDRV_PCM_FORMAT_S24_LE:
  4717. case SNDRV_PCM_FORMAT_S24_3LE:
  4718. dai_data->port_config.i2s.bit_width = 24;
  4719. dai_data->bitwidth = 24;
  4720. break;
  4721. default:
  4722. pr_err("%s: format %d\n",
  4723. __func__, params_format(params));
  4724. return -EINVAL;
  4725. }
  4726. dai_data->port_config.i2s.i2s_cfg_minor_version =
  4727. AFE_API_VERSION_I2S_CONFIG;
  4728. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  4729. if ((test_bit(STATUS_PORT_STARTED,
  4730. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  4731. test_bit(STATUS_PORT_STARTED,
  4732. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  4733. (test_bit(STATUS_PORT_STARTED,
  4734. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  4735. test_bit(STATUS_PORT_STARTED,
  4736. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  4737. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  4738. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  4739. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  4740. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  4741. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  4742. "Tx sample_rate = %u bit_width = %hu\n"
  4743. "Rx sample_rate = %u bit_width = %hu\n"
  4744. , __func__,
  4745. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  4746. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  4747. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  4748. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  4749. return -EINVAL;
  4750. }
  4751. }
  4752. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  4753. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  4754. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  4755. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  4756. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  4757. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  4758. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  4759. i2s->sample_rate, i2s->data_format, i2s->reserved);
  4760. return 0;
  4761. error_invalid_data:
  4762. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  4763. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  4764. return -EINVAL;
  4765. }
  4766. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  4767. {
  4768. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4769. dev_get_drvdata(dai->dev);
  4770. if (test_bit(STATUS_PORT_STARTED,
  4771. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  4772. test_bit(STATUS_PORT_STARTED,
  4773. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4774. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  4775. __func__);
  4776. return -EPERM;
  4777. }
  4778. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  4779. case SND_SOC_DAIFMT_CBS_CFS:
  4780. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4781. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4782. break;
  4783. case SND_SOC_DAIFMT_CBM_CFM:
  4784. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4785. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4786. break;
  4787. default:
  4788. pr_err("%s: fmt %d\n",
  4789. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  4790. return -EINVAL;
  4791. }
  4792. return 0;
  4793. }
  4794. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  4795. struct snd_soc_dai *dai)
  4796. {
  4797. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4798. dev_get_drvdata(dai->dev);
  4799. struct msm_dai_q6_dai_data *dai_data =
  4800. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4801. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4802. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4803. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4804. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4805. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  4806. }
  4807. return 0;
  4808. }
  4809. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  4810. struct snd_soc_dai *dai)
  4811. {
  4812. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4813. dev_get_drvdata(dai->dev);
  4814. struct msm_dai_q6_dai_data *dai_data =
  4815. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4816. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4817. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4818. u16 port_id = 0;
  4819. int rc = 0;
  4820. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4821. &port_id) != 0) {
  4822. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4823. __func__, port_id);
  4824. }
  4825. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  4826. __func__, port_id);
  4827. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4828. rc = afe_close(port_id);
  4829. if (rc < 0)
  4830. dev_err(dai->dev, "fail to close AFE port\n");
  4831. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  4832. }
  4833. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  4834. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4835. }
  4836. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  4837. .startup = msm_dai_q6_mi2s_startup,
  4838. .prepare = msm_dai_q6_mi2s_prepare,
  4839. .hw_params = msm_dai_q6_mi2s_hw_params,
  4840. .hw_free = msm_dai_q6_mi2s_hw_free,
  4841. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  4842. .shutdown = msm_dai_q6_mi2s_shutdown,
  4843. };
  4844. /* Channel min and max are initialized base on platform data */
  4845. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  4846. {
  4847. .playback = {
  4848. .stream_name = "Primary MI2S Playback",
  4849. .aif_name = "PRI_MI2S_RX",
  4850. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4851. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4852. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4853. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  4854. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  4855. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  4856. SNDRV_PCM_RATE_384000,
  4857. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4858. SNDRV_PCM_FMTBIT_S24_LE |
  4859. SNDRV_PCM_FMTBIT_S24_3LE,
  4860. .rate_min = 8000,
  4861. .rate_max = 384000,
  4862. },
  4863. .capture = {
  4864. .stream_name = "Primary MI2S Capture",
  4865. .aif_name = "PRI_MI2S_TX",
  4866. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4867. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4868. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4869. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4870. SNDRV_PCM_RATE_192000,
  4871. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4872. .rate_min = 8000,
  4873. .rate_max = 192000,
  4874. },
  4875. .ops = &msm_dai_q6_mi2s_ops,
  4876. .name = "Primary MI2S",
  4877. .id = MSM_PRIM_MI2S,
  4878. .probe = msm_dai_q6_dai_mi2s_probe,
  4879. .remove = msm_dai_q6_dai_mi2s_remove,
  4880. },
  4881. {
  4882. .playback = {
  4883. .stream_name = "Secondary MI2S Playback",
  4884. .aif_name = "SEC_MI2S_RX",
  4885. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4886. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4887. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4888. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4889. SNDRV_PCM_RATE_192000,
  4890. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4891. .rate_min = 8000,
  4892. .rate_max = 192000,
  4893. },
  4894. .capture = {
  4895. .stream_name = "Secondary MI2S Capture",
  4896. .aif_name = "SEC_MI2S_TX",
  4897. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4898. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4899. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4900. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4901. SNDRV_PCM_RATE_192000,
  4902. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4903. .rate_min = 8000,
  4904. .rate_max = 192000,
  4905. },
  4906. .ops = &msm_dai_q6_mi2s_ops,
  4907. .name = "Secondary MI2S",
  4908. .id = MSM_SEC_MI2S,
  4909. .probe = msm_dai_q6_dai_mi2s_probe,
  4910. .remove = msm_dai_q6_dai_mi2s_remove,
  4911. },
  4912. {
  4913. .playback = {
  4914. .stream_name = "Tertiary MI2S Playback",
  4915. .aif_name = "TERT_MI2S_RX",
  4916. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4917. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4918. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4919. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4920. SNDRV_PCM_RATE_192000,
  4921. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4922. .rate_min = 8000,
  4923. .rate_max = 192000,
  4924. },
  4925. .capture = {
  4926. .stream_name = "Tertiary MI2S Capture",
  4927. .aif_name = "TERT_MI2S_TX",
  4928. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4929. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4930. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4931. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4932. SNDRV_PCM_RATE_192000,
  4933. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4934. .rate_min = 8000,
  4935. .rate_max = 192000,
  4936. },
  4937. .ops = &msm_dai_q6_mi2s_ops,
  4938. .name = "Tertiary MI2S",
  4939. .id = MSM_TERT_MI2S,
  4940. .probe = msm_dai_q6_dai_mi2s_probe,
  4941. .remove = msm_dai_q6_dai_mi2s_remove,
  4942. },
  4943. {
  4944. .playback = {
  4945. .stream_name = "Quaternary MI2S Playback",
  4946. .aif_name = "QUAT_MI2S_RX",
  4947. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4948. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4949. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4950. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4951. SNDRV_PCM_RATE_192000,
  4952. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4953. .rate_min = 8000,
  4954. .rate_max = 192000,
  4955. },
  4956. .capture = {
  4957. .stream_name = "Quaternary MI2S Capture",
  4958. .aif_name = "QUAT_MI2S_TX",
  4959. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4960. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4961. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4962. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4963. SNDRV_PCM_RATE_192000,
  4964. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4965. .rate_min = 8000,
  4966. .rate_max = 192000,
  4967. },
  4968. .ops = &msm_dai_q6_mi2s_ops,
  4969. .name = "Quaternary MI2S",
  4970. .id = MSM_QUAT_MI2S,
  4971. .probe = msm_dai_q6_dai_mi2s_probe,
  4972. .remove = msm_dai_q6_dai_mi2s_remove,
  4973. },
  4974. {
  4975. .playback = {
  4976. .stream_name = "Quinary MI2S Playback",
  4977. .aif_name = "QUIN_MI2S_RX",
  4978. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4979. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4980. SNDRV_PCM_RATE_192000,
  4981. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4982. .rate_min = 8000,
  4983. .rate_max = 192000,
  4984. },
  4985. .capture = {
  4986. .stream_name = "Quinary MI2S Capture",
  4987. .aif_name = "QUIN_MI2S_TX",
  4988. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4989. SNDRV_PCM_RATE_16000,
  4990. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4991. .rate_min = 8000,
  4992. .rate_max = 48000,
  4993. },
  4994. .ops = &msm_dai_q6_mi2s_ops,
  4995. .name = "Quinary MI2S",
  4996. .id = MSM_QUIN_MI2S,
  4997. .probe = msm_dai_q6_dai_mi2s_probe,
  4998. .remove = msm_dai_q6_dai_mi2s_remove,
  4999. },
  5000. {
  5001. .playback = {
  5002. .stream_name = "Secondary MI2S Playback SD1",
  5003. .aif_name = "SEC_MI2S_RX_SD1",
  5004. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5005. SNDRV_PCM_RATE_16000,
  5006. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5007. .rate_min = 8000,
  5008. .rate_max = 48000,
  5009. },
  5010. .id = MSM_SEC_MI2S_SD1,
  5011. },
  5012. {
  5013. .capture = {
  5014. .stream_name = "Senary_mi2s Capture",
  5015. .aif_name = "SENARY_TX",
  5016. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5017. SNDRV_PCM_RATE_16000,
  5018. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5019. .rate_min = 8000,
  5020. .rate_max = 48000,
  5021. },
  5022. .ops = &msm_dai_q6_mi2s_ops,
  5023. .name = "Senary MI2S",
  5024. .id = MSM_SENARY_MI2S,
  5025. .probe = msm_dai_q6_dai_mi2s_probe,
  5026. .remove = msm_dai_q6_dai_mi2s_remove,
  5027. },
  5028. {
  5029. .playback = {
  5030. .stream_name = "INT0 MI2S Playback",
  5031. .aif_name = "INT0_MI2S_RX",
  5032. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5033. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  5034. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  5035. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5036. SNDRV_PCM_FMTBIT_S24_LE |
  5037. SNDRV_PCM_FMTBIT_S24_3LE,
  5038. .rate_min = 8000,
  5039. .rate_max = 192000,
  5040. },
  5041. .capture = {
  5042. .stream_name = "INT0 MI2S Capture",
  5043. .aif_name = "INT0_MI2S_TX",
  5044. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5045. SNDRV_PCM_RATE_16000,
  5046. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5047. .rate_min = 8000,
  5048. .rate_max = 48000,
  5049. },
  5050. .ops = &msm_dai_q6_mi2s_ops,
  5051. .name = "INT0 MI2S",
  5052. .id = MSM_INT0_MI2S,
  5053. .probe = msm_dai_q6_dai_mi2s_probe,
  5054. .remove = msm_dai_q6_dai_mi2s_remove,
  5055. },
  5056. {
  5057. .playback = {
  5058. .stream_name = "INT1 MI2S Playback",
  5059. .aif_name = "INT1_MI2S_RX",
  5060. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5061. SNDRV_PCM_RATE_16000,
  5062. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5063. SNDRV_PCM_FMTBIT_S24_LE |
  5064. SNDRV_PCM_FMTBIT_S24_3LE,
  5065. .rate_min = 8000,
  5066. .rate_max = 48000,
  5067. },
  5068. .capture = {
  5069. .stream_name = "INT1 MI2S Capture",
  5070. .aif_name = "INT1_MI2S_TX",
  5071. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5072. SNDRV_PCM_RATE_16000,
  5073. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5074. .rate_min = 8000,
  5075. .rate_max = 48000,
  5076. },
  5077. .ops = &msm_dai_q6_mi2s_ops,
  5078. .name = "INT1 MI2S",
  5079. .id = MSM_INT1_MI2S,
  5080. .probe = msm_dai_q6_dai_mi2s_probe,
  5081. .remove = msm_dai_q6_dai_mi2s_remove,
  5082. },
  5083. {
  5084. .playback = {
  5085. .stream_name = "INT2 MI2S Playback",
  5086. .aif_name = "INT2_MI2S_RX",
  5087. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5088. SNDRV_PCM_RATE_16000,
  5089. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5090. SNDRV_PCM_FMTBIT_S24_LE |
  5091. SNDRV_PCM_FMTBIT_S24_3LE,
  5092. .rate_min = 8000,
  5093. .rate_max = 48000,
  5094. },
  5095. .capture = {
  5096. .stream_name = "INT2 MI2S Capture",
  5097. .aif_name = "INT2_MI2S_TX",
  5098. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5099. SNDRV_PCM_RATE_16000,
  5100. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5101. .rate_min = 8000,
  5102. .rate_max = 48000,
  5103. },
  5104. .ops = &msm_dai_q6_mi2s_ops,
  5105. .name = "INT2 MI2S",
  5106. .id = MSM_INT2_MI2S,
  5107. .probe = msm_dai_q6_dai_mi2s_probe,
  5108. .remove = msm_dai_q6_dai_mi2s_remove,
  5109. },
  5110. {
  5111. .playback = {
  5112. .stream_name = "INT3 MI2S Playback",
  5113. .aif_name = "INT3_MI2S_RX",
  5114. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5115. SNDRV_PCM_RATE_16000,
  5116. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5117. SNDRV_PCM_FMTBIT_S24_LE |
  5118. SNDRV_PCM_FMTBIT_S24_3LE,
  5119. .rate_min = 8000,
  5120. .rate_max = 48000,
  5121. },
  5122. .capture = {
  5123. .stream_name = "INT3 MI2S Capture",
  5124. .aif_name = "INT3_MI2S_TX",
  5125. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5126. SNDRV_PCM_RATE_16000,
  5127. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5128. .rate_min = 8000,
  5129. .rate_max = 48000,
  5130. },
  5131. .ops = &msm_dai_q6_mi2s_ops,
  5132. .name = "INT3 MI2S",
  5133. .id = MSM_INT3_MI2S,
  5134. .probe = msm_dai_q6_dai_mi2s_probe,
  5135. .remove = msm_dai_q6_dai_mi2s_remove,
  5136. },
  5137. {
  5138. .playback = {
  5139. .stream_name = "INT4 MI2S Playback",
  5140. .aif_name = "INT4_MI2S_RX",
  5141. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5142. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5143. SNDRV_PCM_RATE_192000,
  5144. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5145. SNDRV_PCM_FMTBIT_S24_LE |
  5146. SNDRV_PCM_FMTBIT_S24_3LE,
  5147. .rate_min = 8000,
  5148. .rate_max = 192000,
  5149. },
  5150. .capture = {
  5151. .stream_name = "INT4 MI2S Capture",
  5152. .aif_name = "INT4_MI2S_TX",
  5153. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5154. SNDRV_PCM_RATE_16000,
  5155. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5156. .rate_min = 8000,
  5157. .rate_max = 48000,
  5158. },
  5159. .ops = &msm_dai_q6_mi2s_ops,
  5160. .name = "INT4 MI2S",
  5161. .id = MSM_INT4_MI2S,
  5162. .probe = msm_dai_q6_dai_mi2s_probe,
  5163. .remove = msm_dai_q6_dai_mi2s_remove,
  5164. },
  5165. {
  5166. .playback = {
  5167. .stream_name = "INT5 MI2S Playback",
  5168. .aif_name = "INT5_MI2S_RX",
  5169. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5170. SNDRV_PCM_RATE_16000,
  5171. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5172. SNDRV_PCM_FMTBIT_S24_LE |
  5173. SNDRV_PCM_FMTBIT_S24_3LE,
  5174. .rate_min = 8000,
  5175. .rate_max = 48000,
  5176. },
  5177. .capture = {
  5178. .stream_name = "INT5 MI2S Capture",
  5179. .aif_name = "INT5_MI2S_TX",
  5180. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5181. SNDRV_PCM_RATE_16000,
  5182. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5183. .rate_min = 8000,
  5184. .rate_max = 48000,
  5185. },
  5186. .ops = &msm_dai_q6_mi2s_ops,
  5187. .name = "INT5 MI2S",
  5188. .id = MSM_INT5_MI2S,
  5189. .probe = msm_dai_q6_dai_mi2s_probe,
  5190. .remove = msm_dai_q6_dai_mi2s_remove,
  5191. },
  5192. {
  5193. .playback = {
  5194. .stream_name = "INT6 MI2S Playback",
  5195. .aif_name = "INT6_MI2S_RX",
  5196. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5197. SNDRV_PCM_RATE_16000,
  5198. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5199. SNDRV_PCM_FMTBIT_S24_LE |
  5200. SNDRV_PCM_FMTBIT_S24_3LE,
  5201. .rate_min = 8000,
  5202. .rate_max = 48000,
  5203. },
  5204. .capture = {
  5205. .stream_name = "INT6 MI2S Capture",
  5206. .aif_name = "INT6_MI2S_TX",
  5207. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5208. SNDRV_PCM_RATE_16000,
  5209. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5210. .rate_min = 8000,
  5211. .rate_max = 48000,
  5212. },
  5213. .ops = &msm_dai_q6_mi2s_ops,
  5214. .name = "INT6 MI2S",
  5215. .id = MSM_INT6_MI2S,
  5216. .probe = msm_dai_q6_dai_mi2s_probe,
  5217. .remove = msm_dai_q6_dai_mi2s_remove,
  5218. },
  5219. };
  5220. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  5221. unsigned int *ch_cnt)
  5222. {
  5223. u8 num_of_sd_lines;
  5224. num_of_sd_lines = num_of_bits_set(sd_lines);
  5225. switch (num_of_sd_lines) {
  5226. case 0:
  5227. pr_debug("%s: no line is assigned\n", __func__);
  5228. break;
  5229. case 1:
  5230. switch (sd_lines) {
  5231. case MSM_MI2S_SD0:
  5232. *config_ptr = AFE_PORT_I2S_SD0;
  5233. break;
  5234. case MSM_MI2S_SD1:
  5235. *config_ptr = AFE_PORT_I2S_SD1;
  5236. break;
  5237. case MSM_MI2S_SD2:
  5238. *config_ptr = AFE_PORT_I2S_SD2;
  5239. break;
  5240. case MSM_MI2S_SD3:
  5241. *config_ptr = AFE_PORT_I2S_SD3;
  5242. break;
  5243. case MSM_MI2S_SD4:
  5244. *config_ptr = AFE_PORT_I2S_SD4;
  5245. break;
  5246. case MSM_MI2S_SD5:
  5247. *config_ptr = AFE_PORT_I2S_SD5;
  5248. break;
  5249. case MSM_MI2S_SD6:
  5250. *config_ptr = AFE_PORT_I2S_SD6;
  5251. break;
  5252. case MSM_MI2S_SD7:
  5253. *config_ptr = AFE_PORT_I2S_SD7;
  5254. break;
  5255. default:
  5256. pr_err("%s: invalid SD lines %d\n",
  5257. __func__, sd_lines);
  5258. goto error_invalid_data;
  5259. }
  5260. break;
  5261. case 2:
  5262. switch (sd_lines) {
  5263. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  5264. *config_ptr = AFE_PORT_I2S_QUAD01;
  5265. break;
  5266. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5267. *config_ptr = AFE_PORT_I2S_QUAD23;
  5268. break;
  5269. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5270. *config_ptr = AFE_PORT_I2S_QUAD45;
  5271. break;
  5272. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5273. *config_ptr = AFE_PORT_I2S_QUAD67;
  5274. break;
  5275. default:
  5276. pr_err("%s: invalid SD lines %d\n",
  5277. __func__, sd_lines);
  5278. goto error_invalid_data;
  5279. }
  5280. break;
  5281. case 3:
  5282. switch (sd_lines) {
  5283. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  5284. *config_ptr = AFE_PORT_I2S_6CHS;
  5285. break;
  5286. default:
  5287. pr_err("%s: invalid SD lines %d\n",
  5288. __func__, sd_lines);
  5289. goto error_invalid_data;
  5290. }
  5291. break;
  5292. case 4:
  5293. switch (sd_lines) {
  5294. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5295. *config_ptr = AFE_PORT_I2S_8CHS;
  5296. break;
  5297. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5298. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5299. break;
  5300. default:
  5301. pr_err("%s: invalid SD lines %d\n",
  5302. __func__, sd_lines);
  5303. goto error_invalid_data;
  5304. }
  5305. break;
  5306. case 5:
  5307. switch (sd_lines) {
  5308. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5309. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5310. *config_ptr = AFE_PORT_I2S_10CHS;
  5311. break;
  5312. default:
  5313. pr_err("%s: invalid SD lines %d\n",
  5314. __func__, sd_lines);
  5315. goto error_invalid_data;
  5316. }
  5317. break;
  5318. case 6:
  5319. switch (sd_lines) {
  5320. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5321. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5322. *config_ptr = AFE_PORT_I2S_12CHS;
  5323. break;
  5324. default:
  5325. pr_err("%s: invalid SD lines %d\n",
  5326. __func__, sd_lines);
  5327. goto error_invalid_data;
  5328. }
  5329. break;
  5330. case 7:
  5331. switch (sd_lines) {
  5332. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5333. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5334. *config_ptr = AFE_PORT_I2S_14CHS;
  5335. break;
  5336. default:
  5337. pr_err("%s: invalid SD lines %d\n",
  5338. __func__, sd_lines);
  5339. goto error_invalid_data;
  5340. }
  5341. break;
  5342. case 8:
  5343. switch (sd_lines) {
  5344. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5345. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5346. *config_ptr = AFE_PORT_I2S_16CHS;
  5347. break;
  5348. default:
  5349. pr_err("%s: invalid SD lines %d\n",
  5350. __func__, sd_lines);
  5351. goto error_invalid_data;
  5352. }
  5353. break;
  5354. default:
  5355. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5356. goto error_invalid_data;
  5357. }
  5358. *ch_cnt = num_of_sd_lines;
  5359. return 0;
  5360. error_invalid_data:
  5361. pr_err("%s: invalid data\n", __func__);
  5362. return -EINVAL;
  5363. }
  5364. static int msm_dai_q6_mi2s_platform_data_validation(
  5365. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5366. {
  5367. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5368. struct msm_mi2s_pdata *mi2s_pdata =
  5369. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5370. unsigned int ch_cnt;
  5371. int rc = 0;
  5372. u16 sd_line;
  5373. if (mi2s_pdata == NULL) {
  5374. pr_err("%s: mi2s_pdata NULL", __func__);
  5375. return -EINVAL;
  5376. }
  5377. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5378. &sd_line, &ch_cnt);
  5379. if (rc < 0) {
  5380. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5381. goto rtn;
  5382. }
  5383. if (ch_cnt) {
  5384. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5385. sd_line;
  5386. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5387. dai_driver->playback.channels_min = 1;
  5388. dai_driver->playback.channels_max = ch_cnt << 1;
  5389. } else {
  5390. dai_driver->playback.channels_min = 0;
  5391. dai_driver->playback.channels_max = 0;
  5392. }
  5393. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5394. &sd_line, &ch_cnt);
  5395. if (rc < 0) {
  5396. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5397. goto rtn;
  5398. }
  5399. if (ch_cnt) {
  5400. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5401. sd_line;
  5402. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5403. dai_driver->capture.channels_min = 1;
  5404. dai_driver->capture.channels_max = ch_cnt << 1;
  5405. } else {
  5406. dai_driver->capture.channels_min = 0;
  5407. dai_driver->capture.channels_max = 0;
  5408. }
  5409. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5410. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5411. dai_data->tx_dai.pdata_mi2s_lines);
  5412. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5413. __func__, dai_driver->playback.channels_max,
  5414. dai_driver->capture.channels_max);
  5415. rtn:
  5416. return rc;
  5417. }
  5418. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5419. .name = "msm-dai-q6-mi2s",
  5420. };
  5421. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5422. {
  5423. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5424. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5425. u32 tx_line = 0;
  5426. u32 rx_line = 0;
  5427. u32 mi2s_intf = 0;
  5428. struct msm_mi2s_pdata *mi2s_pdata;
  5429. int rc;
  5430. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5431. &mi2s_intf);
  5432. if (rc) {
  5433. dev_err(&pdev->dev,
  5434. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5435. goto rtn;
  5436. }
  5437. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5438. mi2s_intf);
  5439. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5440. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5441. dev_err(&pdev->dev,
  5442. "%s: Invalid MI2S ID %u from Device Tree\n",
  5443. __func__, mi2s_intf);
  5444. rc = -ENXIO;
  5445. goto rtn;
  5446. }
  5447. pdev->id = mi2s_intf;
  5448. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5449. if (!mi2s_pdata) {
  5450. rc = -ENOMEM;
  5451. goto rtn;
  5452. }
  5453. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5454. &rx_line);
  5455. if (rc) {
  5456. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5457. "qcom,msm-mi2s-rx-lines");
  5458. goto free_pdata;
  5459. }
  5460. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5461. &tx_line);
  5462. if (rc) {
  5463. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5464. "qcom,msm-mi2s-tx-lines");
  5465. goto free_pdata;
  5466. }
  5467. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5468. dev_name(&pdev->dev), rx_line, tx_line);
  5469. mi2s_pdata->rx_sd_lines = rx_line;
  5470. mi2s_pdata->tx_sd_lines = tx_line;
  5471. mi2s_pdata->intf_id = mi2s_intf;
  5472. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5473. GFP_KERNEL);
  5474. if (!dai_data) {
  5475. rc = -ENOMEM;
  5476. goto free_pdata;
  5477. } else
  5478. dev_set_drvdata(&pdev->dev, dai_data);
  5479. rc = of_property_read_u32(pdev->dev.of_node,
  5480. "qcom,msm-dai-is-island-supported",
  5481. &dai_data->is_island_dai);
  5482. if (rc)
  5483. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5484. pdev->dev.platform_data = mi2s_pdata;
  5485. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5486. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5487. if (rc < 0)
  5488. goto free_dai_data;
  5489. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5490. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5491. if (rc < 0)
  5492. goto err_register;
  5493. return 0;
  5494. err_register:
  5495. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5496. free_dai_data:
  5497. kfree(dai_data);
  5498. free_pdata:
  5499. kfree(mi2s_pdata);
  5500. rtn:
  5501. return rc;
  5502. }
  5503. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  5504. {
  5505. snd_soc_unregister_component(&pdev->dev);
  5506. return 0;
  5507. }
  5508. static const struct snd_soc_component_driver msm_dai_q6_component = {
  5509. .name = "msm-dai-q6-dev",
  5510. };
  5511. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  5512. {
  5513. int rc, id, i, len;
  5514. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5515. char stream_name[80];
  5516. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5517. if (rc) {
  5518. dev_err(&pdev->dev,
  5519. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5520. return rc;
  5521. }
  5522. pdev->id = id;
  5523. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5524. dev_name(&pdev->dev), pdev->id);
  5525. switch (id) {
  5526. case SLIMBUS_0_RX:
  5527. strlcpy(stream_name, "Slimbus Playback", 80);
  5528. goto register_slim_playback;
  5529. case SLIMBUS_2_RX:
  5530. strlcpy(stream_name, "Slimbus2 Playback", 80);
  5531. goto register_slim_playback;
  5532. case SLIMBUS_1_RX:
  5533. strlcpy(stream_name, "Slimbus1 Playback", 80);
  5534. goto register_slim_playback;
  5535. case SLIMBUS_3_RX:
  5536. strlcpy(stream_name, "Slimbus3 Playback", 80);
  5537. goto register_slim_playback;
  5538. case SLIMBUS_4_RX:
  5539. strlcpy(stream_name, "Slimbus4 Playback", 80);
  5540. goto register_slim_playback;
  5541. case SLIMBUS_5_RX:
  5542. strlcpy(stream_name, "Slimbus5 Playback", 80);
  5543. goto register_slim_playback;
  5544. case SLIMBUS_6_RX:
  5545. strlcpy(stream_name, "Slimbus6 Playback", 80);
  5546. goto register_slim_playback;
  5547. case SLIMBUS_7_RX:
  5548. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  5549. goto register_slim_playback;
  5550. case SLIMBUS_8_RX:
  5551. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  5552. goto register_slim_playback;
  5553. case SLIMBUS_9_RX:
  5554. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  5555. goto register_slim_playback;
  5556. register_slim_playback:
  5557. rc = -ENODEV;
  5558. len = strnlen(stream_name, 80);
  5559. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  5560. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  5561. !strcmp(stream_name,
  5562. msm_dai_q6_slimbus_rx_dai[i]
  5563. .playback.stream_name)) {
  5564. rc = snd_soc_register_component(&pdev->dev,
  5565. &msm_dai_q6_component,
  5566. &msm_dai_q6_slimbus_rx_dai[i], 1);
  5567. break;
  5568. }
  5569. }
  5570. if (rc)
  5571. pr_err("%s: Device not found stream name %s\n",
  5572. __func__, stream_name);
  5573. break;
  5574. case SLIMBUS_0_TX:
  5575. strlcpy(stream_name, "Slimbus Capture", 80);
  5576. goto register_slim_capture;
  5577. case SLIMBUS_1_TX:
  5578. strlcpy(stream_name, "Slimbus1 Capture", 80);
  5579. goto register_slim_capture;
  5580. case SLIMBUS_2_TX:
  5581. strlcpy(stream_name, "Slimbus2 Capture", 80);
  5582. goto register_slim_capture;
  5583. case SLIMBUS_3_TX:
  5584. strlcpy(stream_name, "Slimbus3 Capture", 80);
  5585. goto register_slim_capture;
  5586. case SLIMBUS_4_TX:
  5587. strlcpy(stream_name, "Slimbus4 Capture", 80);
  5588. goto register_slim_capture;
  5589. case SLIMBUS_5_TX:
  5590. strlcpy(stream_name, "Slimbus5 Capture", 80);
  5591. goto register_slim_capture;
  5592. case SLIMBUS_6_TX:
  5593. strlcpy(stream_name, "Slimbus6 Capture", 80);
  5594. goto register_slim_capture;
  5595. case SLIMBUS_7_TX:
  5596. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  5597. goto register_slim_capture;
  5598. case SLIMBUS_8_TX:
  5599. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  5600. goto register_slim_capture;
  5601. case SLIMBUS_9_TX:
  5602. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  5603. goto register_slim_capture;
  5604. register_slim_capture:
  5605. rc = -ENODEV;
  5606. len = strnlen(stream_name, 80);
  5607. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  5608. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  5609. !strcmp(stream_name,
  5610. msm_dai_q6_slimbus_tx_dai[i]
  5611. .capture.stream_name)) {
  5612. rc = snd_soc_register_component(&pdev->dev,
  5613. &msm_dai_q6_component,
  5614. &msm_dai_q6_slimbus_tx_dai[i], 1);
  5615. break;
  5616. }
  5617. }
  5618. if (rc)
  5619. pr_err("%s: Device not found stream name %s\n",
  5620. __func__, stream_name);
  5621. break;
  5622. case AFE_LOOPBACK_TX:
  5623. rc = snd_soc_register_component(&pdev->dev,
  5624. &msm_dai_q6_component,
  5625. &msm_dai_q6_afe_lb_tx_dai[0],
  5626. 1);
  5627. break;
  5628. case INT_BT_SCO_RX:
  5629. rc = snd_soc_register_component(&pdev->dev,
  5630. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  5631. break;
  5632. case INT_BT_SCO_TX:
  5633. rc = snd_soc_register_component(&pdev->dev,
  5634. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  5635. break;
  5636. case INT_BT_A2DP_RX:
  5637. rc = snd_soc_register_component(&pdev->dev,
  5638. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  5639. break;
  5640. case INT_FM_RX:
  5641. rc = snd_soc_register_component(&pdev->dev,
  5642. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  5643. break;
  5644. case INT_FM_TX:
  5645. rc = snd_soc_register_component(&pdev->dev,
  5646. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  5647. break;
  5648. case AFE_PORT_ID_USB_RX:
  5649. rc = snd_soc_register_component(&pdev->dev,
  5650. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  5651. break;
  5652. case AFE_PORT_ID_USB_TX:
  5653. rc = snd_soc_register_component(&pdev->dev,
  5654. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  5655. break;
  5656. case RT_PROXY_DAI_001_RX:
  5657. strlcpy(stream_name, "AFE Playback", 80);
  5658. goto register_afe_playback;
  5659. case RT_PROXY_DAI_002_RX:
  5660. strlcpy(stream_name, "AFE-PROXY RX", 80);
  5661. register_afe_playback:
  5662. rc = -ENODEV;
  5663. len = strnlen(stream_name, 80);
  5664. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  5665. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  5666. !strcmp(stream_name,
  5667. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  5668. rc = snd_soc_register_component(&pdev->dev,
  5669. &msm_dai_q6_component,
  5670. &msm_dai_q6_afe_rx_dai[i], 1);
  5671. break;
  5672. }
  5673. }
  5674. if (rc)
  5675. pr_err("%s: Device not found stream name %s\n",
  5676. __func__, stream_name);
  5677. break;
  5678. case RT_PROXY_DAI_001_TX:
  5679. strlcpy(stream_name, "AFE-PROXY TX", 80);
  5680. goto register_afe_capture;
  5681. case RT_PROXY_DAI_002_TX:
  5682. strlcpy(stream_name, "AFE Capture", 80);
  5683. register_afe_capture:
  5684. rc = -ENODEV;
  5685. len = strnlen(stream_name, 80);
  5686. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  5687. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  5688. !strcmp(stream_name,
  5689. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  5690. rc = snd_soc_register_component(&pdev->dev,
  5691. &msm_dai_q6_component,
  5692. &msm_dai_q6_afe_tx_dai[i], 1);
  5693. break;
  5694. }
  5695. }
  5696. if (rc)
  5697. pr_err("%s: Device not found stream name %s\n",
  5698. __func__, stream_name);
  5699. break;
  5700. case VOICE_PLAYBACK_TX:
  5701. strlcpy(stream_name, "Voice Farend Playback", 80);
  5702. goto register_voice_playback;
  5703. case VOICE2_PLAYBACK_TX:
  5704. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  5705. register_voice_playback:
  5706. rc = -ENODEV;
  5707. len = strnlen(stream_name, 80);
  5708. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  5709. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  5710. && !strcmp(stream_name,
  5711. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  5712. rc = snd_soc_register_component(&pdev->dev,
  5713. &msm_dai_q6_component,
  5714. &msm_dai_q6_voc_playback_dai[i], 1);
  5715. break;
  5716. }
  5717. }
  5718. if (rc)
  5719. pr_err("%s Device not found stream name %s\n",
  5720. __func__, stream_name);
  5721. break;
  5722. case VOICE_RECORD_RX:
  5723. strlcpy(stream_name, "Voice Downlink Capture", 80);
  5724. goto register_uplink_capture;
  5725. case VOICE_RECORD_TX:
  5726. strlcpy(stream_name, "Voice Uplink Capture", 80);
  5727. register_uplink_capture:
  5728. rc = -ENODEV;
  5729. len = strnlen(stream_name, 80);
  5730. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  5731. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  5732. && !strcmp(stream_name,
  5733. msm_dai_q6_incall_record_dai[i].
  5734. capture.stream_name)) {
  5735. rc = snd_soc_register_component(&pdev->dev,
  5736. &msm_dai_q6_component,
  5737. &msm_dai_q6_incall_record_dai[i], 1);
  5738. break;
  5739. }
  5740. }
  5741. if (rc)
  5742. pr_err("%s: Device not found stream name %s\n",
  5743. __func__, stream_name);
  5744. break;
  5745. default:
  5746. rc = -ENODEV;
  5747. break;
  5748. }
  5749. return rc;
  5750. }
  5751. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  5752. {
  5753. snd_soc_unregister_component(&pdev->dev);
  5754. return 0;
  5755. }
  5756. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  5757. { .compatible = "qcom,msm-dai-q6-dev", },
  5758. { }
  5759. };
  5760. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  5761. static struct platform_driver msm_dai_q6_dev = {
  5762. .probe = msm_dai_q6_dev_probe,
  5763. .remove = msm_dai_q6_dev_remove,
  5764. .driver = {
  5765. .name = "msm-dai-q6-dev",
  5766. .owner = THIS_MODULE,
  5767. .of_match_table = msm_dai_q6_dev_dt_match,
  5768. },
  5769. };
  5770. static int msm_dai_q6_probe(struct platform_device *pdev)
  5771. {
  5772. int rc;
  5773. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5774. dev_name(&pdev->dev), pdev->id);
  5775. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5776. if (rc) {
  5777. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5778. __func__, rc);
  5779. } else
  5780. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5781. return rc;
  5782. }
  5783. static int msm_dai_q6_remove(struct platform_device *pdev)
  5784. {
  5785. of_platform_depopulate(&pdev->dev);
  5786. return 0;
  5787. }
  5788. static const struct of_device_id msm_dai_q6_dt_match[] = {
  5789. { .compatible = "qcom,msm-dai-q6", },
  5790. { }
  5791. };
  5792. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  5793. static struct platform_driver msm_dai_q6 = {
  5794. .probe = msm_dai_q6_probe,
  5795. .remove = msm_dai_q6_remove,
  5796. .driver = {
  5797. .name = "msm-dai-q6",
  5798. .owner = THIS_MODULE,
  5799. .of_match_table = msm_dai_q6_dt_match,
  5800. },
  5801. };
  5802. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  5803. {
  5804. int rc;
  5805. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5806. if (rc) {
  5807. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5808. __func__, rc);
  5809. } else
  5810. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5811. return rc;
  5812. }
  5813. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  5814. {
  5815. return 0;
  5816. }
  5817. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  5818. { .compatible = "qcom,msm-dai-mi2s", },
  5819. { }
  5820. };
  5821. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  5822. static struct platform_driver msm_dai_mi2s_q6 = {
  5823. .probe = msm_dai_mi2s_q6_probe,
  5824. .remove = msm_dai_mi2s_q6_remove,
  5825. .driver = {
  5826. .name = "msm-dai-mi2s",
  5827. .owner = THIS_MODULE,
  5828. .of_match_table = msm_dai_mi2s_dt_match,
  5829. },
  5830. };
  5831. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  5832. { .compatible = "qcom,msm-dai-q6-mi2s", },
  5833. { }
  5834. };
  5835. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  5836. static struct platform_driver msm_dai_q6_mi2s_driver = {
  5837. .probe = msm_dai_q6_mi2s_dev_probe,
  5838. .remove = msm_dai_q6_mi2s_dev_remove,
  5839. .driver = {
  5840. .name = "msm-dai-q6-mi2s",
  5841. .owner = THIS_MODULE,
  5842. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  5843. },
  5844. };
  5845. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  5846. {
  5847. int rc, id;
  5848. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5849. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5850. if (rc) {
  5851. dev_err(&pdev->dev,
  5852. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5853. return rc;
  5854. }
  5855. pdev->id = id;
  5856. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5857. dev_name(&pdev->dev), pdev->id);
  5858. switch (pdev->id) {
  5859. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  5860. rc = snd_soc_register_component(&pdev->dev,
  5861. &msm_dai_spdif_q6_component,
  5862. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  5863. break;
  5864. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  5865. rc = snd_soc_register_component(&pdev->dev,
  5866. &msm_dai_spdif_q6_component,
  5867. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  5868. break;
  5869. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  5870. rc = snd_soc_register_component(&pdev->dev,
  5871. &msm_dai_spdif_q6_component,
  5872. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  5873. break;
  5874. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  5875. rc = snd_soc_register_component(&pdev->dev,
  5876. &msm_dai_spdif_q6_component,
  5877. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  5878. break;
  5879. default:
  5880. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  5881. rc = -ENODEV;
  5882. break;
  5883. }
  5884. return rc;
  5885. }
  5886. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  5887. {
  5888. snd_soc_unregister_component(&pdev->dev);
  5889. return 0;
  5890. }
  5891. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  5892. {.compatible = "qcom,msm-dai-q6-spdif"},
  5893. {}
  5894. };
  5895. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  5896. static struct platform_driver msm_dai_q6_spdif_driver = {
  5897. .probe = msm_dai_q6_spdif_dev_probe,
  5898. .remove = msm_dai_q6_spdif_dev_remove,
  5899. .driver = {
  5900. .name = "msm-dai-q6-spdif",
  5901. .owner = THIS_MODULE,
  5902. .of_match_table = msm_dai_q6_spdif_dt_match,
  5903. },
  5904. };
  5905. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  5906. struct afe_clk_set *clk_set, u32 mode)
  5907. {
  5908. switch (group_id) {
  5909. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  5910. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  5911. if (mode)
  5912. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  5913. else
  5914. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  5915. break;
  5916. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  5917. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  5918. if (mode)
  5919. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  5920. else
  5921. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  5922. break;
  5923. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  5924. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  5925. if (mode)
  5926. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  5927. else
  5928. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  5929. break;
  5930. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  5931. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  5932. if (mode)
  5933. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  5934. else
  5935. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  5936. break;
  5937. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  5938. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  5939. if (mode)
  5940. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  5941. else
  5942. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  5943. break;
  5944. default:
  5945. return -EINVAL;
  5946. }
  5947. return 0;
  5948. }
  5949. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  5950. {
  5951. int rc = 0;
  5952. const uint32_t *port_id_array = NULL;
  5953. uint32_t array_length = 0;
  5954. int i = 0;
  5955. int group_idx = 0;
  5956. u32 clk_mode = 0;
  5957. /* extract tdm group info into static */
  5958. rc = of_property_read_u32(pdev->dev.of_node,
  5959. "qcom,msm-cpudai-tdm-group-id",
  5960. (u32 *)&tdm_group_cfg.group_id);
  5961. if (rc) {
  5962. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  5963. __func__, "qcom,msm-cpudai-tdm-group-id");
  5964. goto rtn;
  5965. }
  5966. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  5967. __func__, tdm_group_cfg.group_id);
  5968. rc = of_property_read_u32(pdev->dev.of_node,
  5969. "qcom,msm-cpudai-tdm-group-num-ports",
  5970. &num_tdm_group_ports);
  5971. if (rc) {
  5972. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  5973. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  5974. goto rtn;
  5975. }
  5976. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  5977. __func__, num_tdm_group_ports);
  5978. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  5979. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  5980. __func__, num_tdm_group_ports,
  5981. AFE_GROUP_DEVICE_NUM_PORTS);
  5982. rc = -EINVAL;
  5983. goto rtn;
  5984. }
  5985. port_id_array = of_get_property(pdev->dev.of_node,
  5986. "qcom,msm-cpudai-tdm-group-port-id",
  5987. &array_length);
  5988. if (port_id_array == NULL) {
  5989. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  5990. __func__);
  5991. rc = -EINVAL;
  5992. goto rtn;
  5993. }
  5994. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  5995. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  5996. __func__, array_length,
  5997. sizeof(uint32_t) * num_tdm_group_ports);
  5998. rc = -EINVAL;
  5999. goto rtn;
  6000. }
  6001. for (i = 0; i < num_tdm_group_ports; i++)
  6002. tdm_group_cfg.port_id[i] =
  6003. (u16)be32_to_cpu(port_id_array[i]);
  6004. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  6005. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  6006. tdm_group_cfg.port_id[i] =
  6007. AFE_PORT_INVALID;
  6008. /* extract tdm clk info into static */
  6009. rc = of_property_read_u32(pdev->dev.of_node,
  6010. "qcom,msm-cpudai-tdm-clk-rate",
  6011. &tdm_clk_set.clk_freq_in_hz);
  6012. if (rc) {
  6013. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  6014. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  6015. goto rtn;
  6016. }
  6017. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  6018. __func__, tdm_clk_set.clk_freq_in_hz);
  6019. /* initialize static tdm clk attribute to default value */
  6020. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  6021. /* extract tdm clk attribute into static */
  6022. if (of_find_property(pdev->dev.of_node,
  6023. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  6024. rc = of_property_read_u16(pdev->dev.of_node,
  6025. "qcom,msm-cpudai-tdm-clk-attribute",
  6026. &tdm_clk_set.clk_attri);
  6027. if (rc) {
  6028. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  6029. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  6030. goto rtn;
  6031. }
  6032. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  6033. __func__, tdm_clk_set.clk_attri);
  6034. } else
  6035. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  6036. /* extract tdm lane cfg to static */
  6037. tdm_lane_cfg.port_id = tdm_group_cfg.group_id;
  6038. tdm_lane_cfg.lane_mask = AFE_LANE_MASK_INVALID;
  6039. if (of_find_property(pdev->dev.of_node,
  6040. "qcom,msm-cpudai-tdm-lane-mask", NULL)) {
  6041. rc = of_property_read_u16(pdev->dev.of_node,
  6042. "qcom,msm-cpudai-tdm-lane-mask",
  6043. &tdm_lane_cfg.lane_mask);
  6044. if (rc) {
  6045. dev_err(&pdev->dev, "%s: value for tdm lane mask not found %s\n",
  6046. __func__, "qcom,msm-cpudai-tdm-lane-mask");
  6047. goto rtn;
  6048. }
  6049. dev_dbg(&pdev->dev, "%s: tdm lane mask from DT file %d\n",
  6050. __func__, tdm_lane_cfg.lane_mask);
  6051. } else
  6052. dev_dbg(&pdev->dev, "%s: tdm lane mask not found\n", __func__);
  6053. /* extract tdm clk src master/slave info into static */
  6054. rc = of_property_read_u32(pdev->dev.of_node,
  6055. "qcom,msm-cpudai-tdm-clk-internal",
  6056. &clk_mode);
  6057. if (rc) {
  6058. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  6059. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  6060. goto rtn;
  6061. }
  6062. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  6063. __func__, clk_mode);
  6064. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  6065. &tdm_clk_set, clk_mode);
  6066. if (rc) {
  6067. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  6068. __func__, tdm_group_cfg.group_id);
  6069. goto rtn;
  6070. }
  6071. /* other initializations within device group */
  6072. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  6073. if (group_idx < 0) {
  6074. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  6075. __func__, tdm_group_cfg.group_id);
  6076. rc = -EINVAL;
  6077. goto rtn;
  6078. }
  6079. atomic_set(&tdm_group_ref[group_idx], 0);
  6080. /* probe child node info */
  6081. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6082. if (rc) {
  6083. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6084. __func__, rc);
  6085. goto rtn;
  6086. } else
  6087. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6088. rtn:
  6089. return rc;
  6090. }
  6091. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  6092. {
  6093. return 0;
  6094. }
  6095. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  6096. { .compatible = "qcom,msm-dai-tdm", },
  6097. {}
  6098. };
  6099. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  6100. static struct platform_driver msm_dai_tdm_q6 = {
  6101. .probe = msm_dai_tdm_q6_probe,
  6102. .remove = msm_dai_tdm_q6_remove,
  6103. .driver = {
  6104. .name = "msm-dai-tdm",
  6105. .owner = THIS_MODULE,
  6106. .of_match_table = msm_dai_tdm_dt_match,
  6107. },
  6108. };
  6109. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  6110. struct snd_ctl_elem_value *ucontrol)
  6111. {
  6112. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6113. int value = ucontrol->value.integer.value[0];
  6114. switch (value) {
  6115. case 0:
  6116. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  6117. break;
  6118. case 1:
  6119. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  6120. break;
  6121. case 2:
  6122. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  6123. break;
  6124. default:
  6125. pr_err("%s: data_format invalid\n", __func__);
  6126. break;
  6127. }
  6128. pr_debug("%s: data_format = %d\n",
  6129. __func__, dai_data->port_cfg.tdm.data_format);
  6130. return 0;
  6131. }
  6132. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  6133. struct snd_ctl_elem_value *ucontrol)
  6134. {
  6135. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6136. ucontrol->value.integer.value[0] =
  6137. dai_data->port_cfg.tdm.data_format;
  6138. pr_debug("%s: data_format = %d\n",
  6139. __func__, dai_data->port_cfg.tdm.data_format);
  6140. return 0;
  6141. }
  6142. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  6143. struct snd_ctl_elem_value *ucontrol)
  6144. {
  6145. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6146. int value = ucontrol->value.integer.value[0];
  6147. dai_data->port_cfg.custom_tdm_header.header_type = value;
  6148. pr_debug("%s: header_type = %d\n",
  6149. __func__,
  6150. dai_data->port_cfg.custom_tdm_header.header_type);
  6151. return 0;
  6152. }
  6153. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  6154. struct snd_ctl_elem_value *ucontrol)
  6155. {
  6156. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6157. ucontrol->value.integer.value[0] =
  6158. dai_data->port_cfg.custom_tdm_header.header_type;
  6159. pr_debug("%s: header_type = %d\n",
  6160. __func__,
  6161. dai_data->port_cfg.custom_tdm_header.header_type);
  6162. return 0;
  6163. }
  6164. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  6165. struct snd_ctl_elem_value *ucontrol)
  6166. {
  6167. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6168. int i = 0;
  6169. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  6170. dai_data->port_cfg.custom_tdm_header.header[i] =
  6171. (u16)ucontrol->value.integer.value[i];
  6172. pr_debug("%s: header #%d = 0x%x\n",
  6173. __func__, i,
  6174. dai_data->port_cfg.custom_tdm_header.header[i]);
  6175. }
  6176. return 0;
  6177. }
  6178. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  6179. struct snd_ctl_elem_value *ucontrol)
  6180. {
  6181. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6182. int i = 0;
  6183. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  6184. ucontrol->value.integer.value[i] =
  6185. dai_data->port_cfg.custom_tdm_header.header[i];
  6186. pr_debug("%s: header #%d = 0x%x\n",
  6187. __func__, i,
  6188. dai_data->port_cfg.custom_tdm_header.header[i]);
  6189. }
  6190. return 0;
  6191. }
  6192. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  6193. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  6194. msm_dai_q6_tdm_data_format_get,
  6195. msm_dai_q6_tdm_data_format_put),
  6196. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  6197. msm_dai_q6_tdm_data_format_get,
  6198. msm_dai_q6_tdm_data_format_put),
  6199. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  6200. msm_dai_q6_tdm_data_format_get,
  6201. msm_dai_q6_tdm_data_format_put),
  6202. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  6203. msm_dai_q6_tdm_data_format_get,
  6204. msm_dai_q6_tdm_data_format_put),
  6205. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  6206. msm_dai_q6_tdm_data_format_get,
  6207. msm_dai_q6_tdm_data_format_put),
  6208. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  6209. msm_dai_q6_tdm_data_format_get,
  6210. msm_dai_q6_tdm_data_format_put),
  6211. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  6212. msm_dai_q6_tdm_data_format_get,
  6213. msm_dai_q6_tdm_data_format_put),
  6214. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  6215. msm_dai_q6_tdm_data_format_get,
  6216. msm_dai_q6_tdm_data_format_put),
  6217. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  6218. msm_dai_q6_tdm_data_format_get,
  6219. msm_dai_q6_tdm_data_format_put),
  6220. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  6221. msm_dai_q6_tdm_data_format_get,
  6222. msm_dai_q6_tdm_data_format_put),
  6223. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  6224. msm_dai_q6_tdm_data_format_get,
  6225. msm_dai_q6_tdm_data_format_put),
  6226. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  6227. msm_dai_q6_tdm_data_format_get,
  6228. msm_dai_q6_tdm_data_format_put),
  6229. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  6230. msm_dai_q6_tdm_data_format_get,
  6231. msm_dai_q6_tdm_data_format_put),
  6232. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  6233. msm_dai_q6_tdm_data_format_get,
  6234. msm_dai_q6_tdm_data_format_put),
  6235. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  6236. msm_dai_q6_tdm_data_format_get,
  6237. msm_dai_q6_tdm_data_format_put),
  6238. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  6239. msm_dai_q6_tdm_data_format_get,
  6240. msm_dai_q6_tdm_data_format_put),
  6241. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  6242. msm_dai_q6_tdm_data_format_get,
  6243. msm_dai_q6_tdm_data_format_put),
  6244. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  6245. msm_dai_q6_tdm_data_format_get,
  6246. msm_dai_q6_tdm_data_format_put),
  6247. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  6248. msm_dai_q6_tdm_data_format_get,
  6249. msm_dai_q6_tdm_data_format_put),
  6250. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  6251. msm_dai_q6_tdm_data_format_get,
  6252. msm_dai_q6_tdm_data_format_put),
  6253. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  6254. msm_dai_q6_tdm_data_format_get,
  6255. msm_dai_q6_tdm_data_format_put),
  6256. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  6257. msm_dai_q6_tdm_data_format_get,
  6258. msm_dai_q6_tdm_data_format_put),
  6259. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  6260. msm_dai_q6_tdm_data_format_get,
  6261. msm_dai_q6_tdm_data_format_put),
  6262. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  6263. msm_dai_q6_tdm_data_format_get,
  6264. msm_dai_q6_tdm_data_format_put),
  6265. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  6266. msm_dai_q6_tdm_data_format_get,
  6267. msm_dai_q6_tdm_data_format_put),
  6268. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  6269. msm_dai_q6_tdm_data_format_get,
  6270. msm_dai_q6_tdm_data_format_put),
  6271. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  6272. msm_dai_q6_tdm_data_format_get,
  6273. msm_dai_q6_tdm_data_format_put),
  6274. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  6275. msm_dai_q6_tdm_data_format_get,
  6276. msm_dai_q6_tdm_data_format_put),
  6277. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  6278. msm_dai_q6_tdm_data_format_get,
  6279. msm_dai_q6_tdm_data_format_put),
  6280. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  6281. msm_dai_q6_tdm_data_format_get,
  6282. msm_dai_q6_tdm_data_format_put),
  6283. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  6284. msm_dai_q6_tdm_data_format_get,
  6285. msm_dai_q6_tdm_data_format_put),
  6286. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  6287. msm_dai_q6_tdm_data_format_get,
  6288. msm_dai_q6_tdm_data_format_put),
  6289. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6290. msm_dai_q6_tdm_data_format_get,
  6291. msm_dai_q6_tdm_data_format_put),
  6292. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6293. msm_dai_q6_tdm_data_format_get,
  6294. msm_dai_q6_tdm_data_format_put),
  6295. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6296. msm_dai_q6_tdm_data_format_get,
  6297. msm_dai_q6_tdm_data_format_put),
  6298. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6299. msm_dai_q6_tdm_data_format_get,
  6300. msm_dai_q6_tdm_data_format_put),
  6301. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6302. msm_dai_q6_tdm_data_format_get,
  6303. msm_dai_q6_tdm_data_format_put),
  6304. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6305. msm_dai_q6_tdm_data_format_get,
  6306. msm_dai_q6_tdm_data_format_put),
  6307. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6308. msm_dai_q6_tdm_data_format_get,
  6309. msm_dai_q6_tdm_data_format_put),
  6310. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6311. msm_dai_q6_tdm_data_format_get,
  6312. msm_dai_q6_tdm_data_format_put),
  6313. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6314. msm_dai_q6_tdm_data_format_get,
  6315. msm_dai_q6_tdm_data_format_put),
  6316. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6317. msm_dai_q6_tdm_data_format_get,
  6318. msm_dai_q6_tdm_data_format_put),
  6319. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6320. msm_dai_q6_tdm_data_format_get,
  6321. msm_dai_q6_tdm_data_format_put),
  6322. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6323. msm_dai_q6_tdm_data_format_get,
  6324. msm_dai_q6_tdm_data_format_put),
  6325. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6326. msm_dai_q6_tdm_data_format_get,
  6327. msm_dai_q6_tdm_data_format_put),
  6328. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6329. msm_dai_q6_tdm_data_format_get,
  6330. msm_dai_q6_tdm_data_format_put),
  6331. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6332. msm_dai_q6_tdm_data_format_get,
  6333. msm_dai_q6_tdm_data_format_put),
  6334. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6335. msm_dai_q6_tdm_data_format_get,
  6336. msm_dai_q6_tdm_data_format_put),
  6337. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6338. msm_dai_q6_tdm_data_format_get,
  6339. msm_dai_q6_tdm_data_format_put),
  6340. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6341. msm_dai_q6_tdm_data_format_get,
  6342. msm_dai_q6_tdm_data_format_put),
  6343. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6344. msm_dai_q6_tdm_data_format_get,
  6345. msm_dai_q6_tdm_data_format_put),
  6346. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6347. msm_dai_q6_tdm_data_format_get,
  6348. msm_dai_q6_tdm_data_format_put),
  6349. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6350. msm_dai_q6_tdm_data_format_get,
  6351. msm_dai_q6_tdm_data_format_put),
  6352. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6353. msm_dai_q6_tdm_data_format_get,
  6354. msm_dai_q6_tdm_data_format_put),
  6355. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6356. msm_dai_q6_tdm_data_format_get,
  6357. msm_dai_q6_tdm_data_format_put),
  6358. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6359. msm_dai_q6_tdm_data_format_get,
  6360. msm_dai_q6_tdm_data_format_put),
  6361. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6362. msm_dai_q6_tdm_data_format_get,
  6363. msm_dai_q6_tdm_data_format_put),
  6364. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6365. msm_dai_q6_tdm_data_format_get,
  6366. msm_dai_q6_tdm_data_format_put),
  6367. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6368. msm_dai_q6_tdm_data_format_get,
  6369. msm_dai_q6_tdm_data_format_put),
  6370. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6371. msm_dai_q6_tdm_data_format_get,
  6372. msm_dai_q6_tdm_data_format_put),
  6373. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6374. msm_dai_q6_tdm_data_format_get,
  6375. msm_dai_q6_tdm_data_format_put),
  6376. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6377. msm_dai_q6_tdm_data_format_get,
  6378. msm_dai_q6_tdm_data_format_put),
  6379. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6380. msm_dai_q6_tdm_data_format_get,
  6381. msm_dai_q6_tdm_data_format_put),
  6382. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6383. msm_dai_q6_tdm_data_format_get,
  6384. msm_dai_q6_tdm_data_format_put),
  6385. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  6386. msm_dai_q6_tdm_data_format_get,
  6387. msm_dai_q6_tdm_data_format_put),
  6388. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  6389. msm_dai_q6_tdm_data_format_get,
  6390. msm_dai_q6_tdm_data_format_put),
  6391. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  6392. msm_dai_q6_tdm_data_format_get,
  6393. msm_dai_q6_tdm_data_format_put),
  6394. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  6395. msm_dai_q6_tdm_data_format_get,
  6396. msm_dai_q6_tdm_data_format_put),
  6397. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  6398. msm_dai_q6_tdm_data_format_get,
  6399. msm_dai_q6_tdm_data_format_put),
  6400. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  6401. msm_dai_q6_tdm_data_format_get,
  6402. msm_dai_q6_tdm_data_format_put),
  6403. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  6404. msm_dai_q6_tdm_data_format_get,
  6405. msm_dai_q6_tdm_data_format_put),
  6406. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  6407. msm_dai_q6_tdm_data_format_get,
  6408. msm_dai_q6_tdm_data_format_put),
  6409. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  6410. msm_dai_q6_tdm_data_format_get,
  6411. msm_dai_q6_tdm_data_format_put),
  6412. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  6413. msm_dai_q6_tdm_data_format_get,
  6414. msm_dai_q6_tdm_data_format_put),
  6415. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  6416. msm_dai_q6_tdm_data_format_get,
  6417. msm_dai_q6_tdm_data_format_put),
  6418. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  6419. msm_dai_q6_tdm_data_format_get,
  6420. msm_dai_q6_tdm_data_format_put),
  6421. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  6422. msm_dai_q6_tdm_data_format_get,
  6423. msm_dai_q6_tdm_data_format_put),
  6424. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  6425. msm_dai_q6_tdm_data_format_get,
  6426. msm_dai_q6_tdm_data_format_put),
  6427. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  6428. msm_dai_q6_tdm_data_format_get,
  6429. msm_dai_q6_tdm_data_format_put),
  6430. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  6431. msm_dai_q6_tdm_data_format_get,
  6432. msm_dai_q6_tdm_data_format_put),
  6433. };
  6434. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  6435. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  6436. msm_dai_q6_tdm_header_type_get,
  6437. msm_dai_q6_tdm_header_type_put),
  6438. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  6439. msm_dai_q6_tdm_header_type_get,
  6440. msm_dai_q6_tdm_header_type_put),
  6441. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  6442. msm_dai_q6_tdm_header_type_get,
  6443. msm_dai_q6_tdm_header_type_put),
  6444. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  6445. msm_dai_q6_tdm_header_type_get,
  6446. msm_dai_q6_tdm_header_type_put),
  6447. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  6448. msm_dai_q6_tdm_header_type_get,
  6449. msm_dai_q6_tdm_header_type_put),
  6450. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  6451. msm_dai_q6_tdm_header_type_get,
  6452. msm_dai_q6_tdm_header_type_put),
  6453. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  6454. msm_dai_q6_tdm_header_type_get,
  6455. msm_dai_q6_tdm_header_type_put),
  6456. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  6457. msm_dai_q6_tdm_header_type_get,
  6458. msm_dai_q6_tdm_header_type_put),
  6459. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  6460. msm_dai_q6_tdm_header_type_get,
  6461. msm_dai_q6_tdm_header_type_put),
  6462. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  6463. msm_dai_q6_tdm_header_type_get,
  6464. msm_dai_q6_tdm_header_type_put),
  6465. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  6466. msm_dai_q6_tdm_header_type_get,
  6467. msm_dai_q6_tdm_header_type_put),
  6468. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  6469. msm_dai_q6_tdm_header_type_get,
  6470. msm_dai_q6_tdm_header_type_put),
  6471. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  6472. msm_dai_q6_tdm_header_type_get,
  6473. msm_dai_q6_tdm_header_type_put),
  6474. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  6475. msm_dai_q6_tdm_header_type_get,
  6476. msm_dai_q6_tdm_header_type_put),
  6477. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  6478. msm_dai_q6_tdm_header_type_get,
  6479. msm_dai_q6_tdm_header_type_put),
  6480. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  6481. msm_dai_q6_tdm_header_type_get,
  6482. msm_dai_q6_tdm_header_type_put),
  6483. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  6484. msm_dai_q6_tdm_header_type_get,
  6485. msm_dai_q6_tdm_header_type_put),
  6486. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  6487. msm_dai_q6_tdm_header_type_get,
  6488. msm_dai_q6_tdm_header_type_put),
  6489. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  6490. msm_dai_q6_tdm_header_type_get,
  6491. msm_dai_q6_tdm_header_type_put),
  6492. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  6493. msm_dai_q6_tdm_header_type_get,
  6494. msm_dai_q6_tdm_header_type_put),
  6495. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  6496. msm_dai_q6_tdm_header_type_get,
  6497. msm_dai_q6_tdm_header_type_put),
  6498. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  6499. msm_dai_q6_tdm_header_type_get,
  6500. msm_dai_q6_tdm_header_type_put),
  6501. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  6502. msm_dai_q6_tdm_header_type_get,
  6503. msm_dai_q6_tdm_header_type_put),
  6504. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  6505. msm_dai_q6_tdm_header_type_get,
  6506. msm_dai_q6_tdm_header_type_put),
  6507. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  6508. msm_dai_q6_tdm_header_type_get,
  6509. msm_dai_q6_tdm_header_type_put),
  6510. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  6511. msm_dai_q6_tdm_header_type_get,
  6512. msm_dai_q6_tdm_header_type_put),
  6513. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  6514. msm_dai_q6_tdm_header_type_get,
  6515. msm_dai_q6_tdm_header_type_put),
  6516. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  6517. msm_dai_q6_tdm_header_type_get,
  6518. msm_dai_q6_tdm_header_type_put),
  6519. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  6520. msm_dai_q6_tdm_header_type_get,
  6521. msm_dai_q6_tdm_header_type_put),
  6522. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  6523. msm_dai_q6_tdm_header_type_get,
  6524. msm_dai_q6_tdm_header_type_put),
  6525. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  6526. msm_dai_q6_tdm_header_type_get,
  6527. msm_dai_q6_tdm_header_type_put),
  6528. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  6529. msm_dai_q6_tdm_header_type_get,
  6530. msm_dai_q6_tdm_header_type_put),
  6531. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6532. msm_dai_q6_tdm_header_type_get,
  6533. msm_dai_q6_tdm_header_type_put),
  6534. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6535. msm_dai_q6_tdm_header_type_get,
  6536. msm_dai_q6_tdm_header_type_put),
  6537. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6538. msm_dai_q6_tdm_header_type_get,
  6539. msm_dai_q6_tdm_header_type_put),
  6540. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6541. msm_dai_q6_tdm_header_type_get,
  6542. msm_dai_q6_tdm_header_type_put),
  6543. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6544. msm_dai_q6_tdm_header_type_get,
  6545. msm_dai_q6_tdm_header_type_put),
  6546. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6547. msm_dai_q6_tdm_header_type_get,
  6548. msm_dai_q6_tdm_header_type_put),
  6549. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6550. msm_dai_q6_tdm_header_type_get,
  6551. msm_dai_q6_tdm_header_type_put),
  6552. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6553. msm_dai_q6_tdm_header_type_get,
  6554. msm_dai_q6_tdm_header_type_put),
  6555. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6556. msm_dai_q6_tdm_header_type_get,
  6557. msm_dai_q6_tdm_header_type_put),
  6558. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6559. msm_dai_q6_tdm_header_type_get,
  6560. msm_dai_q6_tdm_header_type_put),
  6561. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6562. msm_dai_q6_tdm_header_type_get,
  6563. msm_dai_q6_tdm_header_type_put),
  6564. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6565. msm_dai_q6_tdm_header_type_get,
  6566. msm_dai_q6_tdm_header_type_put),
  6567. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6568. msm_dai_q6_tdm_header_type_get,
  6569. msm_dai_q6_tdm_header_type_put),
  6570. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6571. msm_dai_q6_tdm_header_type_get,
  6572. msm_dai_q6_tdm_header_type_put),
  6573. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6574. msm_dai_q6_tdm_header_type_get,
  6575. msm_dai_q6_tdm_header_type_put),
  6576. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6577. msm_dai_q6_tdm_header_type_get,
  6578. msm_dai_q6_tdm_header_type_put),
  6579. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6580. msm_dai_q6_tdm_header_type_get,
  6581. msm_dai_q6_tdm_header_type_put),
  6582. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6583. msm_dai_q6_tdm_header_type_get,
  6584. msm_dai_q6_tdm_header_type_put),
  6585. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6586. msm_dai_q6_tdm_header_type_get,
  6587. msm_dai_q6_tdm_header_type_put),
  6588. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6589. msm_dai_q6_tdm_header_type_get,
  6590. msm_dai_q6_tdm_header_type_put),
  6591. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6592. msm_dai_q6_tdm_header_type_get,
  6593. msm_dai_q6_tdm_header_type_put),
  6594. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6595. msm_dai_q6_tdm_header_type_get,
  6596. msm_dai_q6_tdm_header_type_put),
  6597. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6598. msm_dai_q6_tdm_header_type_get,
  6599. msm_dai_q6_tdm_header_type_put),
  6600. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6601. msm_dai_q6_tdm_header_type_get,
  6602. msm_dai_q6_tdm_header_type_put),
  6603. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6604. msm_dai_q6_tdm_header_type_get,
  6605. msm_dai_q6_tdm_header_type_put),
  6606. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6607. msm_dai_q6_tdm_header_type_get,
  6608. msm_dai_q6_tdm_header_type_put),
  6609. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6610. msm_dai_q6_tdm_header_type_get,
  6611. msm_dai_q6_tdm_header_type_put),
  6612. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6613. msm_dai_q6_tdm_header_type_get,
  6614. msm_dai_q6_tdm_header_type_put),
  6615. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6616. msm_dai_q6_tdm_header_type_get,
  6617. msm_dai_q6_tdm_header_type_put),
  6618. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6619. msm_dai_q6_tdm_header_type_get,
  6620. msm_dai_q6_tdm_header_type_put),
  6621. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6622. msm_dai_q6_tdm_header_type_get,
  6623. msm_dai_q6_tdm_header_type_put),
  6624. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6625. msm_dai_q6_tdm_header_type_get,
  6626. msm_dai_q6_tdm_header_type_put),
  6627. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  6628. msm_dai_q6_tdm_header_type_get,
  6629. msm_dai_q6_tdm_header_type_put),
  6630. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  6631. msm_dai_q6_tdm_header_type_get,
  6632. msm_dai_q6_tdm_header_type_put),
  6633. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  6634. msm_dai_q6_tdm_header_type_get,
  6635. msm_dai_q6_tdm_header_type_put),
  6636. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  6637. msm_dai_q6_tdm_header_type_get,
  6638. msm_dai_q6_tdm_header_type_put),
  6639. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  6640. msm_dai_q6_tdm_header_type_get,
  6641. msm_dai_q6_tdm_header_type_put),
  6642. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  6643. msm_dai_q6_tdm_header_type_get,
  6644. msm_dai_q6_tdm_header_type_put),
  6645. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  6646. msm_dai_q6_tdm_header_type_get,
  6647. msm_dai_q6_tdm_header_type_put),
  6648. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  6649. msm_dai_q6_tdm_header_type_get,
  6650. msm_dai_q6_tdm_header_type_put),
  6651. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  6652. msm_dai_q6_tdm_header_type_get,
  6653. msm_dai_q6_tdm_header_type_put),
  6654. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  6655. msm_dai_q6_tdm_header_type_get,
  6656. msm_dai_q6_tdm_header_type_put),
  6657. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  6658. msm_dai_q6_tdm_header_type_get,
  6659. msm_dai_q6_tdm_header_type_put),
  6660. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  6661. msm_dai_q6_tdm_header_type_get,
  6662. msm_dai_q6_tdm_header_type_put),
  6663. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  6664. msm_dai_q6_tdm_header_type_get,
  6665. msm_dai_q6_tdm_header_type_put),
  6666. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  6667. msm_dai_q6_tdm_header_type_get,
  6668. msm_dai_q6_tdm_header_type_put),
  6669. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  6670. msm_dai_q6_tdm_header_type_get,
  6671. msm_dai_q6_tdm_header_type_put),
  6672. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  6673. msm_dai_q6_tdm_header_type_get,
  6674. msm_dai_q6_tdm_header_type_put),
  6675. };
  6676. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  6677. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  6678. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6679. msm_dai_q6_tdm_header_get,
  6680. msm_dai_q6_tdm_header_put),
  6681. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  6682. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6683. msm_dai_q6_tdm_header_get,
  6684. msm_dai_q6_tdm_header_put),
  6685. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  6686. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6687. msm_dai_q6_tdm_header_get,
  6688. msm_dai_q6_tdm_header_put),
  6689. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  6690. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6691. msm_dai_q6_tdm_header_get,
  6692. msm_dai_q6_tdm_header_put),
  6693. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  6694. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6695. msm_dai_q6_tdm_header_get,
  6696. msm_dai_q6_tdm_header_put),
  6697. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  6698. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6699. msm_dai_q6_tdm_header_get,
  6700. msm_dai_q6_tdm_header_put),
  6701. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  6702. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6703. msm_dai_q6_tdm_header_get,
  6704. msm_dai_q6_tdm_header_put),
  6705. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  6706. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6707. msm_dai_q6_tdm_header_get,
  6708. msm_dai_q6_tdm_header_put),
  6709. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  6710. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6711. msm_dai_q6_tdm_header_get,
  6712. msm_dai_q6_tdm_header_put),
  6713. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  6714. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6715. msm_dai_q6_tdm_header_get,
  6716. msm_dai_q6_tdm_header_put),
  6717. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  6718. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6719. msm_dai_q6_tdm_header_get,
  6720. msm_dai_q6_tdm_header_put),
  6721. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  6722. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6723. msm_dai_q6_tdm_header_get,
  6724. msm_dai_q6_tdm_header_put),
  6725. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  6726. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6727. msm_dai_q6_tdm_header_get,
  6728. msm_dai_q6_tdm_header_put),
  6729. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  6730. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6731. msm_dai_q6_tdm_header_get,
  6732. msm_dai_q6_tdm_header_put),
  6733. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  6734. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6735. msm_dai_q6_tdm_header_get,
  6736. msm_dai_q6_tdm_header_put),
  6737. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  6738. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6739. msm_dai_q6_tdm_header_get,
  6740. msm_dai_q6_tdm_header_put),
  6741. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  6742. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6743. msm_dai_q6_tdm_header_get,
  6744. msm_dai_q6_tdm_header_put),
  6745. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  6746. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6747. msm_dai_q6_tdm_header_get,
  6748. msm_dai_q6_tdm_header_put),
  6749. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  6750. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6751. msm_dai_q6_tdm_header_get,
  6752. msm_dai_q6_tdm_header_put),
  6753. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  6754. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6755. msm_dai_q6_tdm_header_get,
  6756. msm_dai_q6_tdm_header_put),
  6757. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  6758. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6759. msm_dai_q6_tdm_header_get,
  6760. msm_dai_q6_tdm_header_put),
  6761. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  6762. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6763. msm_dai_q6_tdm_header_get,
  6764. msm_dai_q6_tdm_header_put),
  6765. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  6766. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6767. msm_dai_q6_tdm_header_get,
  6768. msm_dai_q6_tdm_header_put),
  6769. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  6770. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6771. msm_dai_q6_tdm_header_get,
  6772. msm_dai_q6_tdm_header_put),
  6773. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  6774. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6775. msm_dai_q6_tdm_header_get,
  6776. msm_dai_q6_tdm_header_put),
  6777. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  6778. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6779. msm_dai_q6_tdm_header_get,
  6780. msm_dai_q6_tdm_header_put),
  6781. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  6782. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6783. msm_dai_q6_tdm_header_get,
  6784. msm_dai_q6_tdm_header_put),
  6785. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  6786. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6787. msm_dai_q6_tdm_header_get,
  6788. msm_dai_q6_tdm_header_put),
  6789. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  6790. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6791. msm_dai_q6_tdm_header_get,
  6792. msm_dai_q6_tdm_header_put),
  6793. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  6794. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6795. msm_dai_q6_tdm_header_get,
  6796. msm_dai_q6_tdm_header_put),
  6797. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  6798. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6799. msm_dai_q6_tdm_header_get,
  6800. msm_dai_q6_tdm_header_put),
  6801. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  6802. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6803. msm_dai_q6_tdm_header_get,
  6804. msm_dai_q6_tdm_header_put),
  6805. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  6806. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6807. msm_dai_q6_tdm_header_get,
  6808. msm_dai_q6_tdm_header_put),
  6809. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  6810. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6811. msm_dai_q6_tdm_header_get,
  6812. msm_dai_q6_tdm_header_put),
  6813. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  6814. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6815. msm_dai_q6_tdm_header_get,
  6816. msm_dai_q6_tdm_header_put),
  6817. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  6818. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6819. msm_dai_q6_tdm_header_get,
  6820. msm_dai_q6_tdm_header_put),
  6821. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  6822. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6823. msm_dai_q6_tdm_header_get,
  6824. msm_dai_q6_tdm_header_put),
  6825. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  6826. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6827. msm_dai_q6_tdm_header_get,
  6828. msm_dai_q6_tdm_header_put),
  6829. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  6830. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6831. msm_dai_q6_tdm_header_get,
  6832. msm_dai_q6_tdm_header_put),
  6833. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  6834. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6835. msm_dai_q6_tdm_header_get,
  6836. msm_dai_q6_tdm_header_put),
  6837. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  6838. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6839. msm_dai_q6_tdm_header_get,
  6840. msm_dai_q6_tdm_header_put),
  6841. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  6842. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6843. msm_dai_q6_tdm_header_get,
  6844. msm_dai_q6_tdm_header_put),
  6845. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  6846. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6847. msm_dai_q6_tdm_header_get,
  6848. msm_dai_q6_tdm_header_put),
  6849. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  6850. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6851. msm_dai_q6_tdm_header_get,
  6852. msm_dai_q6_tdm_header_put),
  6853. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  6854. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6855. msm_dai_q6_tdm_header_get,
  6856. msm_dai_q6_tdm_header_put),
  6857. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  6858. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6859. msm_dai_q6_tdm_header_get,
  6860. msm_dai_q6_tdm_header_put),
  6861. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  6862. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6863. msm_dai_q6_tdm_header_get,
  6864. msm_dai_q6_tdm_header_put),
  6865. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  6866. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6867. msm_dai_q6_tdm_header_get,
  6868. msm_dai_q6_tdm_header_put),
  6869. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  6870. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6871. msm_dai_q6_tdm_header_get,
  6872. msm_dai_q6_tdm_header_put),
  6873. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  6874. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6875. msm_dai_q6_tdm_header_get,
  6876. msm_dai_q6_tdm_header_put),
  6877. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  6878. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6879. msm_dai_q6_tdm_header_get,
  6880. msm_dai_q6_tdm_header_put),
  6881. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  6882. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6883. msm_dai_q6_tdm_header_get,
  6884. msm_dai_q6_tdm_header_put),
  6885. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  6886. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6887. msm_dai_q6_tdm_header_get,
  6888. msm_dai_q6_tdm_header_put),
  6889. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  6890. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6891. msm_dai_q6_tdm_header_get,
  6892. msm_dai_q6_tdm_header_put),
  6893. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  6894. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6895. msm_dai_q6_tdm_header_get,
  6896. msm_dai_q6_tdm_header_put),
  6897. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  6898. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6899. msm_dai_q6_tdm_header_get,
  6900. msm_dai_q6_tdm_header_put),
  6901. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  6902. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6903. msm_dai_q6_tdm_header_get,
  6904. msm_dai_q6_tdm_header_put),
  6905. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  6906. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6907. msm_dai_q6_tdm_header_get,
  6908. msm_dai_q6_tdm_header_put),
  6909. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  6910. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6911. msm_dai_q6_tdm_header_get,
  6912. msm_dai_q6_tdm_header_put),
  6913. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  6914. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6915. msm_dai_q6_tdm_header_get,
  6916. msm_dai_q6_tdm_header_put),
  6917. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  6918. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6919. msm_dai_q6_tdm_header_get,
  6920. msm_dai_q6_tdm_header_put),
  6921. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  6922. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6923. msm_dai_q6_tdm_header_get,
  6924. msm_dai_q6_tdm_header_put),
  6925. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  6926. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6927. msm_dai_q6_tdm_header_get,
  6928. msm_dai_q6_tdm_header_put),
  6929. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  6930. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6931. msm_dai_q6_tdm_header_get,
  6932. msm_dai_q6_tdm_header_put),
  6933. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  6934. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6935. msm_dai_q6_tdm_header_get,
  6936. msm_dai_q6_tdm_header_put),
  6937. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  6938. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6939. msm_dai_q6_tdm_header_get,
  6940. msm_dai_q6_tdm_header_put),
  6941. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  6942. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6943. msm_dai_q6_tdm_header_get,
  6944. msm_dai_q6_tdm_header_put),
  6945. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  6946. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6947. msm_dai_q6_tdm_header_get,
  6948. msm_dai_q6_tdm_header_put),
  6949. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  6950. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6951. msm_dai_q6_tdm_header_get,
  6952. msm_dai_q6_tdm_header_put),
  6953. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  6954. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6955. msm_dai_q6_tdm_header_get,
  6956. msm_dai_q6_tdm_header_put),
  6957. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  6958. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6959. msm_dai_q6_tdm_header_get,
  6960. msm_dai_q6_tdm_header_put),
  6961. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  6962. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6963. msm_dai_q6_tdm_header_get,
  6964. msm_dai_q6_tdm_header_put),
  6965. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  6966. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6967. msm_dai_q6_tdm_header_get,
  6968. msm_dai_q6_tdm_header_put),
  6969. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  6970. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6971. msm_dai_q6_tdm_header_get,
  6972. msm_dai_q6_tdm_header_put),
  6973. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  6974. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6975. msm_dai_q6_tdm_header_get,
  6976. msm_dai_q6_tdm_header_put),
  6977. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  6978. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6979. msm_dai_q6_tdm_header_get,
  6980. msm_dai_q6_tdm_header_put),
  6981. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  6982. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6983. msm_dai_q6_tdm_header_get,
  6984. msm_dai_q6_tdm_header_put),
  6985. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  6986. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6987. msm_dai_q6_tdm_header_get,
  6988. msm_dai_q6_tdm_header_put),
  6989. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  6990. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6991. msm_dai_q6_tdm_header_get,
  6992. msm_dai_q6_tdm_header_put),
  6993. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  6994. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6995. msm_dai_q6_tdm_header_get,
  6996. msm_dai_q6_tdm_header_put),
  6997. };
  6998. static int msm_dai_q6_tdm_set_clk(
  6999. struct msm_dai_q6_tdm_dai_data *dai_data,
  7000. u16 port_id, bool enable)
  7001. {
  7002. int rc = 0;
  7003. dai_data->clk_set.enable = enable;
  7004. rc = afe_set_lpass_clock_v2(port_id,
  7005. &dai_data->clk_set);
  7006. if (rc < 0)
  7007. pr_err("%s: afe lpass clock failed, err:%d\n",
  7008. __func__, rc);
  7009. return rc;
  7010. }
  7011. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  7012. {
  7013. int rc = 0;
  7014. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  7015. struct snd_kcontrol *data_format_kcontrol = NULL;
  7016. struct snd_kcontrol *header_type_kcontrol = NULL;
  7017. struct snd_kcontrol *header_kcontrol = NULL;
  7018. int port_idx = 0;
  7019. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  7020. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  7021. const struct snd_kcontrol_new *header_ctrl = NULL;
  7022. tdm_dai_data = dev_get_drvdata(dai->dev);
  7023. msm_dai_q6_set_dai_id(dai);
  7024. port_idx = msm_dai_q6_get_port_idx(dai->id);
  7025. if (port_idx < 0) {
  7026. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7027. __func__, dai->id);
  7028. rc = -EINVAL;
  7029. goto rtn;
  7030. }
  7031. data_format_ctrl =
  7032. &tdm_config_controls_data_format[port_idx];
  7033. header_type_ctrl =
  7034. &tdm_config_controls_header_type[port_idx];
  7035. header_ctrl =
  7036. &tdm_config_controls_header[port_idx];
  7037. if (data_format_ctrl) {
  7038. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  7039. tdm_dai_data);
  7040. rc = snd_ctl_add(dai->component->card->snd_card,
  7041. data_format_kcontrol);
  7042. if (rc < 0) {
  7043. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  7044. __func__, dai->name);
  7045. goto rtn;
  7046. }
  7047. }
  7048. if (header_type_ctrl) {
  7049. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  7050. tdm_dai_data);
  7051. rc = snd_ctl_add(dai->component->card->snd_card,
  7052. header_type_kcontrol);
  7053. if (rc < 0) {
  7054. if (data_format_kcontrol)
  7055. snd_ctl_remove(dai->component->card->snd_card,
  7056. data_format_kcontrol);
  7057. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  7058. __func__, dai->name);
  7059. goto rtn;
  7060. }
  7061. }
  7062. if (header_ctrl) {
  7063. header_kcontrol = snd_ctl_new1(header_ctrl,
  7064. tdm_dai_data);
  7065. rc = snd_ctl_add(dai->component->card->snd_card,
  7066. header_kcontrol);
  7067. if (rc < 0) {
  7068. if (header_type_kcontrol)
  7069. snd_ctl_remove(dai->component->card->snd_card,
  7070. header_type_kcontrol);
  7071. if (data_format_kcontrol)
  7072. snd_ctl_remove(dai->component->card->snd_card,
  7073. data_format_kcontrol);
  7074. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  7075. __func__, dai->name);
  7076. goto rtn;
  7077. }
  7078. }
  7079. if (tdm_dai_data->is_island_dai)
  7080. rc = msm_dai_q6_add_island_mx_ctls(
  7081. dai->component->card->snd_card,
  7082. dai->name,
  7083. dai->id, (void *)tdm_dai_data);
  7084. rc = msm_dai_q6_dai_add_route(dai);
  7085. rtn:
  7086. return rc;
  7087. }
  7088. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  7089. {
  7090. int rc = 0;
  7091. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  7092. dev_get_drvdata(dai->dev);
  7093. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  7094. int group_idx = 0;
  7095. atomic_t *group_ref = NULL;
  7096. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7097. if (group_idx < 0) {
  7098. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7099. __func__, dai->id);
  7100. return -EINVAL;
  7101. }
  7102. group_ref = &tdm_group_ref[group_idx];
  7103. /* If AFE port is still up, close it */
  7104. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  7105. rc = afe_close(dai->id); /* can block */
  7106. if (rc < 0) {
  7107. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  7108. __func__, dai->id);
  7109. }
  7110. atomic_dec(group_ref);
  7111. clear_bit(STATUS_PORT_STARTED,
  7112. tdm_dai_data->status_mask);
  7113. if (atomic_read(group_ref) == 0) {
  7114. rc = afe_port_group_enable(group_id,
  7115. NULL, false, NULL);
  7116. if (rc < 0) {
  7117. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  7118. group_id);
  7119. }
  7120. }
  7121. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7122. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  7123. dai->id, false);
  7124. if (rc < 0) {
  7125. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  7126. __func__, dai->id);
  7127. }
  7128. }
  7129. }
  7130. return 0;
  7131. }
  7132. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  7133. unsigned int tx_mask,
  7134. unsigned int rx_mask,
  7135. int slots, int slot_width)
  7136. {
  7137. int rc = 0;
  7138. struct msm_dai_q6_tdm_dai_data *dai_data =
  7139. dev_get_drvdata(dai->dev);
  7140. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7141. &dai_data->group_cfg.tdm_cfg;
  7142. unsigned int cap_mask;
  7143. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  7144. /* HW only supports 16 and 32 bit slot width configuration */
  7145. if ((slot_width != 16) && (slot_width != 32)) {
  7146. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  7147. __func__, slot_width);
  7148. return -EINVAL;
  7149. }
  7150. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  7151. switch (slots) {
  7152. case 1:
  7153. cap_mask = 0x01;
  7154. break;
  7155. case 2:
  7156. cap_mask = 0x03;
  7157. break;
  7158. case 4:
  7159. cap_mask = 0x0F;
  7160. break;
  7161. case 8:
  7162. cap_mask = 0xFF;
  7163. break;
  7164. case 16:
  7165. cap_mask = 0xFFFF;
  7166. break;
  7167. default:
  7168. dev_err(dai->dev, "%s: invalid slots %d\n",
  7169. __func__, slots);
  7170. return -EINVAL;
  7171. }
  7172. switch (dai->id) {
  7173. case AFE_PORT_ID_PRIMARY_TDM_RX:
  7174. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  7175. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  7176. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  7177. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  7178. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  7179. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  7180. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  7181. case AFE_PORT_ID_SECONDARY_TDM_RX:
  7182. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  7183. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  7184. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  7185. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  7186. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  7187. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  7188. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  7189. case AFE_PORT_ID_TERTIARY_TDM_RX:
  7190. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7191. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7192. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7193. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7194. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7195. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7196. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7197. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7198. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7199. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7200. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7201. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7202. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7203. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7204. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7205. case AFE_PORT_ID_QUINARY_TDM_RX:
  7206. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7207. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7208. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7209. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7210. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7211. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7212. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7213. tdm_group->nslots_per_frame = slots;
  7214. tdm_group->slot_width = slot_width;
  7215. tdm_group->slot_mask = rx_mask & cap_mask;
  7216. break;
  7217. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7218. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7219. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7220. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7221. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7222. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7223. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7224. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7225. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7226. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7227. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7228. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7229. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7230. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7231. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7232. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7233. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7234. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7235. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7236. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7237. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7238. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7239. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7240. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7241. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7242. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7243. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7244. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7245. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7246. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7247. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7248. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7249. case AFE_PORT_ID_QUINARY_TDM_TX:
  7250. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7251. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7252. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7253. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7254. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7255. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7256. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7257. tdm_group->nslots_per_frame = slots;
  7258. tdm_group->slot_width = slot_width;
  7259. tdm_group->slot_mask = tx_mask & cap_mask;
  7260. break;
  7261. default:
  7262. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7263. __func__, dai->id);
  7264. return -EINVAL;
  7265. }
  7266. return rc;
  7267. }
  7268. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  7269. int clk_id, unsigned int freq, int dir)
  7270. {
  7271. struct msm_dai_q6_tdm_dai_data *dai_data =
  7272. dev_get_drvdata(dai->dev);
  7273. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  7274. (dai->id <= AFE_PORT_ID_QUINARY_TDM_TX_7)) {
  7275. dai_data->clk_set.clk_freq_in_hz = freq;
  7276. } else {
  7277. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7278. __func__, dai->id);
  7279. return -EINVAL;
  7280. }
  7281. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  7282. __func__, dai->id, freq);
  7283. return 0;
  7284. }
  7285. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  7286. unsigned int tx_num, unsigned int *tx_slot,
  7287. unsigned int rx_num, unsigned int *rx_slot)
  7288. {
  7289. int rc = 0;
  7290. struct msm_dai_q6_tdm_dai_data *dai_data =
  7291. dev_get_drvdata(dai->dev);
  7292. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7293. &dai_data->port_cfg.slot_mapping;
  7294. int i = 0;
  7295. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  7296. switch (dai->id) {
  7297. case AFE_PORT_ID_PRIMARY_TDM_RX:
  7298. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  7299. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  7300. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  7301. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  7302. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  7303. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  7304. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  7305. case AFE_PORT_ID_SECONDARY_TDM_RX:
  7306. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  7307. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  7308. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  7309. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  7310. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  7311. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  7312. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  7313. case AFE_PORT_ID_TERTIARY_TDM_RX:
  7314. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7315. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7316. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7317. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7318. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7319. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7320. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7321. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7322. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7323. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7324. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7325. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7326. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7327. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7328. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7329. case AFE_PORT_ID_QUINARY_TDM_RX:
  7330. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7331. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7332. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7333. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7334. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7335. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7336. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7337. if (!rx_slot) {
  7338. dev_err(dai->dev, "%s: rx slot not found\n", __func__);
  7339. return -EINVAL;
  7340. }
  7341. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7342. dev_err(dai->dev, "%s: invalid rx num %d\n", __func__,
  7343. rx_num);
  7344. return -EINVAL;
  7345. }
  7346. for (i = 0; i < rx_num; i++)
  7347. slot_mapping->offset[i] = rx_slot[i];
  7348. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7349. slot_mapping->offset[i] =
  7350. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7351. slot_mapping->num_channel = rx_num;
  7352. break;
  7353. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7354. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7355. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7356. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7357. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7358. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7359. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7360. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7361. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7362. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7363. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7364. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7365. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7366. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7367. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7368. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7369. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7370. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7371. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7372. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7373. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7374. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7375. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7376. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7377. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7378. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7379. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7380. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7381. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7382. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7383. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7384. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7385. case AFE_PORT_ID_QUINARY_TDM_TX:
  7386. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7387. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7388. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7389. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7390. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7391. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7392. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7393. if (!tx_slot) {
  7394. dev_err(dai->dev, "%s: tx slot not found\n", __func__);
  7395. return -EINVAL;
  7396. }
  7397. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7398. dev_err(dai->dev, "%s: invalid tx num %d\n", __func__,
  7399. tx_num);
  7400. return -EINVAL;
  7401. }
  7402. for (i = 0; i < tx_num; i++)
  7403. slot_mapping->offset[i] = tx_slot[i];
  7404. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7405. slot_mapping->offset[i] =
  7406. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7407. slot_mapping->num_channel = tx_num;
  7408. break;
  7409. default:
  7410. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7411. __func__, dai->id);
  7412. return -EINVAL;
  7413. }
  7414. return rc;
  7415. }
  7416. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  7417. struct snd_pcm_hw_params *params,
  7418. struct snd_soc_dai *dai)
  7419. {
  7420. struct msm_dai_q6_tdm_dai_data *dai_data =
  7421. dev_get_drvdata(dai->dev);
  7422. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7423. &dai_data->group_cfg.tdm_cfg;
  7424. struct afe_param_id_tdm_cfg *tdm =
  7425. &dai_data->port_cfg.tdm;
  7426. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7427. &dai_data->port_cfg.slot_mapping;
  7428. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  7429. &dai_data->port_cfg.custom_tdm_header;
  7430. pr_debug("%s: dev_name: %s\n",
  7431. __func__, dev_name(dai->dev));
  7432. if ((params_channels(params) == 0) ||
  7433. (params_channels(params) > 8)) {
  7434. dev_err(dai->dev, "%s: invalid param channels %d\n",
  7435. __func__, params_channels(params));
  7436. return -EINVAL;
  7437. }
  7438. switch (params_format(params)) {
  7439. case SNDRV_PCM_FORMAT_S16_LE:
  7440. dai_data->bitwidth = 16;
  7441. break;
  7442. case SNDRV_PCM_FORMAT_S24_LE:
  7443. case SNDRV_PCM_FORMAT_S24_3LE:
  7444. dai_data->bitwidth = 24;
  7445. break;
  7446. case SNDRV_PCM_FORMAT_S32_LE:
  7447. dai_data->bitwidth = 32;
  7448. break;
  7449. default:
  7450. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  7451. __func__, params_format(params));
  7452. return -EINVAL;
  7453. }
  7454. dai_data->channels = params_channels(params);
  7455. dai_data->rate = params_rate(params);
  7456. /*
  7457. * update tdm group config param
  7458. * NOTE: group config is set to the same as slot config.
  7459. */
  7460. tdm_group->bit_width = tdm_group->slot_width;
  7461. /*
  7462. * for multi lane scenario
  7463. * Total number of active channels = number of active lanes * number of active slots.
  7464. */
  7465. if (dai_data->lane_cfg.lane_mask != AFE_LANE_MASK_INVALID)
  7466. tdm_group->num_channels = tdm_group->nslots_per_frame
  7467. * num_of_bits_set(dai_data->lane_cfg.lane_mask);
  7468. else
  7469. tdm_group->num_channels = tdm_group->nslots_per_frame;
  7470. tdm_group->sample_rate = dai_data->rate;
  7471. pr_debug("%s: TDM GROUP:\n"
  7472. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7473. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  7474. __func__,
  7475. tdm_group->num_channels,
  7476. tdm_group->sample_rate,
  7477. tdm_group->bit_width,
  7478. tdm_group->nslots_per_frame,
  7479. tdm_group->slot_width,
  7480. tdm_group->slot_mask);
  7481. pr_debug("%s: TDM GROUP:\n"
  7482. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  7483. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  7484. __func__,
  7485. tdm_group->port_id[0],
  7486. tdm_group->port_id[1],
  7487. tdm_group->port_id[2],
  7488. tdm_group->port_id[3],
  7489. tdm_group->port_id[4],
  7490. tdm_group->port_id[5],
  7491. tdm_group->port_id[6],
  7492. tdm_group->port_id[7]);
  7493. pr_debug("%s: TDM GROUP ID 0x%x lane mask 0x%x:\n",
  7494. __func__,
  7495. tdm_group->group_id,
  7496. dai_data->lane_cfg.lane_mask);
  7497. /*
  7498. * update tdm config param
  7499. * NOTE: channels/rate/bitwidth are per stream property
  7500. */
  7501. tdm->num_channels = dai_data->channels;
  7502. tdm->sample_rate = dai_data->rate;
  7503. tdm->bit_width = dai_data->bitwidth;
  7504. /*
  7505. * port slot config is the same as group slot config
  7506. * port slot mask should be set according to offset
  7507. */
  7508. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  7509. tdm->slot_width = tdm_group->slot_width;
  7510. tdm->slot_mask = tdm_group->slot_mask;
  7511. pr_debug("%s: TDM:\n"
  7512. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7513. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  7514. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  7515. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  7516. __func__,
  7517. tdm->num_channels,
  7518. tdm->sample_rate,
  7519. tdm->bit_width,
  7520. tdm->nslots_per_frame,
  7521. tdm->slot_width,
  7522. tdm->slot_mask,
  7523. tdm->data_format,
  7524. tdm->sync_mode,
  7525. tdm->sync_src,
  7526. tdm->ctrl_data_out_enable,
  7527. tdm->ctrl_invert_sync_pulse,
  7528. tdm->ctrl_sync_data_delay);
  7529. /*
  7530. * update slot mapping config param
  7531. * NOTE: channels/rate/bitwidth are per stream property
  7532. */
  7533. slot_mapping->bitwidth = dai_data->bitwidth;
  7534. pr_debug("%s: SLOT MAPPING:\n"
  7535. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  7536. __func__,
  7537. slot_mapping->num_channel,
  7538. slot_mapping->bitwidth,
  7539. slot_mapping->data_align_type);
  7540. pr_debug("%s: SLOT MAPPING:\n"
  7541. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  7542. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  7543. __func__,
  7544. slot_mapping->offset[0],
  7545. slot_mapping->offset[1],
  7546. slot_mapping->offset[2],
  7547. slot_mapping->offset[3],
  7548. slot_mapping->offset[4],
  7549. slot_mapping->offset[5],
  7550. slot_mapping->offset[6],
  7551. slot_mapping->offset[7]);
  7552. /*
  7553. * update custom header config param
  7554. * NOTE: channels/rate/bitwidth are per playback stream property.
  7555. * custom tdm header only applicable to playback stream.
  7556. */
  7557. if (custom_tdm_header->header_type !=
  7558. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  7559. pr_debug("%s: CUSTOM TDM HEADER:\n"
  7560. "start_offset=0x%x header_width=%d\n"
  7561. "num_frame_repeat=%d header_type=0x%x\n",
  7562. __func__,
  7563. custom_tdm_header->start_offset,
  7564. custom_tdm_header->header_width,
  7565. custom_tdm_header->num_frame_repeat,
  7566. custom_tdm_header->header_type);
  7567. pr_debug("%s: CUSTOM TDM HEADER:\n"
  7568. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  7569. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  7570. __func__,
  7571. custom_tdm_header->header[0],
  7572. custom_tdm_header->header[1],
  7573. custom_tdm_header->header[2],
  7574. custom_tdm_header->header[3],
  7575. custom_tdm_header->header[4],
  7576. custom_tdm_header->header[5],
  7577. custom_tdm_header->header[6],
  7578. custom_tdm_header->header[7]);
  7579. }
  7580. return 0;
  7581. }
  7582. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  7583. struct snd_soc_dai *dai)
  7584. {
  7585. int rc = 0;
  7586. struct msm_dai_q6_tdm_dai_data *dai_data =
  7587. dev_get_drvdata(dai->dev);
  7588. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  7589. int group_idx = 0;
  7590. atomic_t *group_ref = NULL;
  7591. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  7592. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  7593. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  7594. dev_dbg(dai->dev,
  7595. "%s: Custom tdm header not supported\n", __func__);
  7596. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7597. if (group_idx < 0) {
  7598. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7599. __func__, dai->id);
  7600. return -EINVAL;
  7601. }
  7602. mutex_lock(&tdm_mutex);
  7603. group_ref = &tdm_group_ref[group_idx];
  7604. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  7605. if (q6core_get_avcs_api_version_per_service(
  7606. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  7607. /*
  7608. * send island mode config.
  7609. * This should be the first configuration
  7610. */
  7611. rc = afe_send_port_island_mode(dai->id);
  7612. if (rc)
  7613. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  7614. __func__, rc);
  7615. }
  7616. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7617. /* TX and RX share the same clk. So enable the clk
  7618. * per TDM interface. */
  7619. rc = msm_dai_q6_tdm_set_clk(dai_data,
  7620. dai->id, true);
  7621. if (rc < 0) {
  7622. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  7623. __func__, dai->id);
  7624. goto rtn;
  7625. }
  7626. }
  7627. /* PORT START should be set if prepare called
  7628. * in active state.
  7629. */
  7630. if (atomic_read(group_ref) == 0) {
  7631. /*
  7632. * if only one port, don't do group enable as there
  7633. * is no group need for only one port
  7634. */
  7635. if (dai_data->num_group_ports > 1) {
  7636. rc = afe_port_group_enable(group_id,
  7637. &dai_data->group_cfg, true,
  7638. &dai_data->lane_cfg);
  7639. if (rc < 0) {
  7640. dev_err(dai->dev,
  7641. "%s: fail to enable AFE group 0x%x\n",
  7642. __func__, group_id);
  7643. goto rtn;
  7644. }
  7645. }
  7646. }
  7647. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  7648. dai_data->rate, dai_data->num_group_ports);
  7649. if (rc < 0) {
  7650. if (atomic_read(group_ref) == 0) {
  7651. afe_port_group_enable(group_id,
  7652. NULL, false, NULL);
  7653. }
  7654. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7655. msm_dai_q6_tdm_set_clk(dai_data,
  7656. dai->id, false);
  7657. }
  7658. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  7659. __func__, dai->id);
  7660. } else {
  7661. set_bit(STATUS_PORT_STARTED,
  7662. dai_data->status_mask);
  7663. atomic_inc(group_ref);
  7664. }
  7665. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  7666. /* NOTE: AFE should error out if HW resource contention */
  7667. }
  7668. rtn:
  7669. mutex_unlock(&tdm_mutex);
  7670. return rc;
  7671. }
  7672. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  7673. struct snd_soc_dai *dai)
  7674. {
  7675. int rc = 0;
  7676. struct msm_dai_q6_tdm_dai_data *dai_data =
  7677. dev_get_drvdata(dai->dev);
  7678. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  7679. int group_idx = 0;
  7680. atomic_t *group_ref = NULL;
  7681. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7682. if (group_idx < 0) {
  7683. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7684. __func__, dai->id);
  7685. return;
  7686. }
  7687. mutex_lock(&tdm_mutex);
  7688. group_ref = &tdm_group_ref[group_idx];
  7689. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  7690. rc = afe_close(dai->id);
  7691. if (rc < 0) {
  7692. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  7693. __func__, dai->id);
  7694. }
  7695. atomic_dec(group_ref);
  7696. clear_bit(STATUS_PORT_STARTED,
  7697. dai_data->status_mask);
  7698. if (atomic_read(group_ref) == 0) {
  7699. rc = afe_port_group_enable(group_id,
  7700. NULL, false, NULL);
  7701. if (rc < 0) {
  7702. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  7703. __func__, group_id);
  7704. }
  7705. }
  7706. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7707. rc = msm_dai_q6_tdm_set_clk(dai_data,
  7708. dai->id, false);
  7709. if (rc < 0) {
  7710. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  7711. __func__, dai->id);
  7712. }
  7713. }
  7714. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  7715. /* NOTE: AFE should error out if HW resource contention */
  7716. }
  7717. mutex_unlock(&tdm_mutex);
  7718. }
  7719. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  7720. .prepare = msm_dai_q6_tdm_prepare,
  7721. .hw_params = msm_dai_q6_tdm_hw_params,
  7722. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  7723. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  7724. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  7725. .shutdown = msm_dai_q6_tdm_shutdown,
  7726. };
  7727. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  7728. {
  7729. .playback = {
  7730. .stream_name = "Primary TDM0 Playback",
  7731. .aif_name = "PRI_TDM_RX_0",
  7732. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7733. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7734. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7735. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7736. SNDRV_PCM_FMTBIT_S24_LE |
  7737. SNDRV_PCM_FMTBIT_S32_LE,
  7738. .channels_min = 1,
  7739. .channels_max = 8,
  7740. .rate_min = 8000,
  7741. .rate_max = 352800,
  7742. },
  7743. .name = "PRI_TDM_RX_0",
  7744. .ops = &msm_dai_q6_tdm_ops,
  7745. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  7746. .probe = msm_dai_q6_dai_tdm_probe,
  7747. .remove = msm_dai_q6_dai_tdm_remove,
  7748. },
  7749. {
  7750. .playback = {
  7751. .stream_name = "Primary TDM1 Playback",
  7752. .aif_name = "PRI_TDM_RX_1",
  7753. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7754. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7755. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7756. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7757. SNDRV_PCM_FMTBIT_S24_LE |
  7758. SNDRV_PCM_FMTBIT_S32_LE,
  7759. .channels_min = 1,
  7760. .channels_max = 8,
  7761. .rate_min = 8000,
  7762. .rate_max = 352800,
  7763. },
  7764. .name = "PRI_TDM_RX_1",
  7765. .ops = &msm_dai_q6_tdm_ops,
  7766. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  7767. .probe = msm_dai_q6_dai_tdm_probe,
  7768. .remove = msm_dai_q6_dai_tdm_remove,
  7769. },
  7770. {
  7771. .playback = {
  7772. .stream_name = "Primary TDM2 Playback",
  7773. .aif_name = "PRI_TDM_RX_2",
  7774. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7775. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7776. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7777. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7778. SNDRV_PCM_FMTBIT_S24_LE |
  7779. SNDRV_PCM_FMTBIT_S32_LE,
  7780. .channels_min = 1,
  7781. .channels_max = 8,
  7782. .rate_min = 8000,
  7783. .rate_max = 352800,
  7784. },
  7785. .name = "PRI_TDM_RX_2",
  7786. .ops = &msm_dai_q6_tdm_ops,
  7787. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  7788. .probe = msm_dai_q6_dai_tdm_probe,
  7789. .remove = msm_dai_q6_dai_tdm_remove,
  7790. },
  7791. {
  7792. .playback = {
  7793. .stream_name = "Primary TDM3 Playback",
  7794. .aif_name = "PRI_TDM_RX_3",
  7795. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7796. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7797. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7798. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7799. SNDRV_PCM_FMTBIT_S24_LE |
  7800. SNDRV_PCM_FMTBIT_S32_LE,
  7801. .channels_min = 1,
  7802. .channels_max = 8,
  7803. .rate_min = 8000,
  7804. .rate_max = 352800,
  7805. },
  7806. .name = "PRI_TDM_RX_3",
  7807. .ops = &msm_dai_q6_tdm_ops,
  7808. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  7809. .probe = msm_dai_q6_dai_tdm_probe,
  7810. .remove = msm_dai_q6_dai_tdm_remove,
  7811. },
  7812. {
  7813. .playback = {
  7814. .stream_name = "Primary TDM4 Playback",
  7815. .aif_name = "PRI_TDM_RX_4",
  7816. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7817. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7818. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7819. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7820. SNDRV_PCM_FMTBIT_S24_LE |
  7821. SNDRV_PCM_FMTBIT_S32_LE,
  7822. .channels_min = 1,
  7823. .channels_max = 8,
  7824. .rate_min = 8000,
  7825. .rate_max = 352800,
  7826. },
  7827. .name = "PRI_TDM_RX_4",
  7828. .ops = &msm_dai_q6_tdm_ops,
  7829. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  7830. .probe = msm_dai_q6_dai_tdm_probe,
  7831. .remove = msm_dai_q6_dai_tdm_remove,
  7832. },
  7833. {
  7834. .playback = {
  7835. .stream_name = "Primary TDM5 Playback",
  7836. .aif_name = "PRI_TDM_RX_5",
  7837. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7838. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7839. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7840. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7841. SNDRV_PCM_FMTBIT_S24_LE |
  7842. SNDRV_PCM_FMTBIT_S32_LE,
  7843. .channels_min = 1,
  7844. .channels_max = 8,
  7845. .rate_min = 8000,
  7846. .rate_max = 352800,
  7847. },
  7848. .name = "PRI_TDM_RX_5",
  7849. .ops = &msm_dai_q6_tdm_ops,
  7850. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  7851. .probe = msm_dai_q6_dai_tdm_probe,
  7852. .remove = msm_dai_q6_dai_tdm_remove,
  7853. },
  7854. {
  7855. .playback = {
  7856. .stream_name = "Primary TDM6 Playback",
  7857. .aif_name = "PRI_TDM_RX_6",
  7858. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7859. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7860. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7861. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7862. SNDRV_PCM_FMTBIT_S24_LE |
  7863. SNDRV_PCM_FMTBIT_S32_LE,
  7864. .channels_min = 1,
  7865. .channels_max = 8,
  7866. .rate_min = 8000,
  7867. .rate_max = 352800,
  7868. },
  7869. .name = "PRI_TDM_RX_6",
  7870. .ops = &msm_dai_q6_tdm_ops,
  7871. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  7872. .probe = msm_dai_q6_dai_tdm_probe,
  7873. .remove = msm_dai_q6_dai_tdm_remove,
  7874. },
  7875. {
  7876. .playback = {
  7877. .stream_name = "Primary TDM7 Playback",
  7878. .aif_name = "PRI_TDM_RX_7",
  7879. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7880. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7881. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7882. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7883. SNDRV_PCM_FMTBIT_S24_LE |
  7884. SNDRV_PCM_FMTBIT_S32_LE,
  7885. .channels_min = 1,
  7886. .channels_max = 8,
  7887. .rate_min = 8000,
  7888. .rate_max = 352800,
  7889. },
  7890. .name = "PRI_TDM_RX_7",
  7891. .ops = &msm_dai_q6_tdm_ops,
  7892. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  7893. .probe = msm_dai_q6_dai_tdm_probe,
  7894. .remove = msm_dai_q6_dai_tdm_remove,
  7895. },
  7896. {
  7897. .capture = {
  7898. .stream_name = "Primary TDM0 Capture",
  7899. .aif_name = "PRI_TDM_TX_0",
  7900. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7901. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7902. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7903. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7904. SNDRV_PCM_FMTBIT_S24_LE |
  7905. SNDRV_PCM_FMTBIT_S32_LE,
  7906. .channels_min = 1,
  7907. .channels_max = 8,
  7908. .rate_min = 8000,
  7909. .rate_max = 352800,
  7910. },
  7911. .name = "PRI_TDM_TX_0",
  7912. .ops = &msm_dai_q6_tdm_ops,
  7913. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  7914. .probe = msm_dai_q6_dai_tdm_probe,
  7915. .remove = msm_dai_q6_dai_tdm_remove,
  7916. },
  7917. {
  7918. .capture = {
  7919. .stream_name = "Primary TDM1 Capture",
  7920. .aif_name = "PRI_TDM_TX_1",
  7921. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7922. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7923. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7924. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7925. SNDRV_PCM_FMTBIT_S24_LE |
  7926. SNDRV_PCM_FMTBIT_S32_LE,
  7927. .channels_min = 1,
  7928. .channels_max = 8,
  7929. .rate_min = 8000,
  7930. .rate_max = 352800,
  7931. },
  7932. .name = "PRI_TDM_TX_1",
  7933. .ops = &msm_dai_q6_tdm_ops,
  7934. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  7935. .probe = msm_dai_q6_dai_tdm_probe,
  7936. .remove = msm_dai_q6_dai_tdm_remove,
  7937. },
  7938. {
  7939. .capture = {
  7940. .stream_name = "Primary TDM2 Capture",
  7941. .aif_name = "PRI_TDM_TX_2",
  7942. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7943. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7944. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7945. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7946. SNDRV_PCM_FMTBIT_S24_LE |
  7947. SNDRV_PCM_FMTBIT_S32_LE,
  7948. .channels_min = 1,
  7949. .channels_max = 8,
  7950. .rate_min = 8000,
  7951. .rate_max = 352800,
  7952. },
  7953. .name = "PRI_TDM_TX_2",
  7954. .ops = &msm_dai_q6_tdm_ops,
  7955. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  7956. .probe = msm_dai_q6_dai_tdm_probe,
  7957. .remove = msm_dai_q6_dai_tdm_remove,
  7958. },
  7959. {
  7960. .capture = {
  7961. .stream_name = "Primary TDM3 Capture",
  7962. .aif_name = "PRI_TDM_TX_3",
  7963. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7964. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7965. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7966. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7967. SNDRV_PCM_FMTBIT_S24_LE |
  7968. SNDRV_PCM_FMTBIT_S32_LE,
  7969. .channels_min = 1,
  7970. .channels_max = 8,
  7971. .rate_min = 8000,
  7972. .rate_max = 352800,
  7973. },
  7974. .name = "PRI_TDM_TX_3",
  7975. .ops = &msm_dai_q6_tdm_ops,
  7976. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  7977. .probe = msm_dai_q6_dai_tdm_probe,
  7978. .remove = msm_dai_q6_dai_tdm_remove,
  7979. },
  7980. {
  7981. .capture = {
  7982. .stream_name = "Primary TDM4 Capture",
  7983. .aif_name = "PRI_TDM_TX_4",
  7984. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7985. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7986. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7987. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7988. SNDRV_PCM_FMTBIT_S24_LE |
  7989. SNDRV_PCM_FMTBIT_S32_LE,
  7990. .channels_min = 1,
  7991. .channels_max = 8,
  7992. .rate_min = 8000,
  7993. .rate_max = 352800,
  7994. },
  7995. .name = "PRI_TDM_TX_4",
  7996. .ops = &msm_dai_q6_tdm_ops,
  7997. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  7998. .probe = msm_dai_q6_dai_tdm_probe,
  7999. .remove = msm_dai_q6_dai_tdm_remove,
  8000. },
  8001. {
  8002. .capture = {
  8003. .stream_name = "Primary TDM5 Capture",
  8004. .aif_name = "PRI_TDM_TX_5",
  8005. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8006. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8007. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8008. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8009. SNDRV_PCM_FMTBIT_S24_LE |
  8010. SNDRV_PCM_FMTBIT_S32_LE,
  8011. .channels_min = 1,
  8012. .channels_max = 8,
  8013. .rate_min = 8000,
  8014. .rate_max = 352800,
  8015. },
  8016. .name = "PRI_TDM_TX_5",
  8017. .ops = &msm_dai_q6_tdm_ops,
  8018. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  8019. .probe = msm_dai_q6_dai_tdm_probe,
  8020. .remove = msm_dai_q6_dai_tdm_remove,
  8021. },
  8022. {
  8023. .capture = {
  8024. .stream_name = "Primary TDM6 Capture",
  8025. .aif_name = "PRI_TDM_TX_6",
  8026. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8027. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8028. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8029. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8030. SNDRV_PCM_FMTBIT_S24_LE |
  8031. SNDRV_PCM_FMTBIT_S32_LE,
  8032. .channels_min = 1,
  8033. .channels_max = 8,
  8034. .rate_min = 8000,
  8035. .rate_max = 352800,
  8036. },
  8037. .name = "PRI_TDM_TX_6",
  8038. .ops = &msm_dai_q6_tdm_ops,
  8039. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  8040. .probe = msm_dai_q6_dai_tdm_probe,
  8041. .remove = msm_dai_q6_dai_tdm_remove,
  8042. },
  8043. {
  8044. .capture = {
  8045. .stream_name = "Primary TDM7 Capture",
  8046. .aif_name = "PRI_TDM_TX_7",
  8047. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8048. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8049. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8050. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8051. SNDRV_PCM_FMTBIT_S24_LE |
  8052. SNDRV_PCM_FMTBIT_S32_LE,
  8053. .channels_min = 1,
  8054. .channels_max = 8,
  8055. .rate_min = 8000,
  8056. .rate_max = 352800,
  8057. },
  8058. .name = "PRI_TDM_TX_7",
  8059. .ops = &msm_dai_q6_tdm_ops,
  8060. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  8061. .probe = msm_dai_q6_dai_tdm_probe,
  8062. .remove = msm_dai_q6_dai_tdm_remove,
  8063. },
  8064. {
  8065. .playback = {
  8066. .stream_name = "Secondary TDM0 Playback",
  8067. .aif_name = "SEC_TDM_RX_0",
  8068. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8069. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8070. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8071. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8072. SNDRV_PCM_FMTBIT_S24_LE |
  8073. SNDRV_PCM_FMTBIT_S32_LE,
  8074. .channels_min = 1,
  8075. .channels_max = 8,
  8076. .rate_min = 8000,
  8077. .rate_max = 352800,
  8078. },
  8079. .name = "SEC_TDM_RX_0",
  8080. .ops = &msm_dai_q6_tdm_ops,
  8081. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  8082. .probe = msm_dai_q6_dai_tdm_probe,
  8083. .remove = msm_dai_q6_dai_tdm_remove,
  8084. },
  8085. {
  8086. .playback = {
  8087. .stream_name = "Secondary TDM1 Playback",
  8088. .aif_name = "SEC_TDM_RX_1",
  8089. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8090. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8091. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8092. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8093. SNDRV_PCM_FMTBIT_S24_LE |
  8094. SNDRV_PCM_FMTBIT_S32_LE,
  8095. .channels_min = 1,
  8096. .channels_max = 8,
  8097. .rate_min = 8000,
  8098. .rate_max = 352800,
  8099. },
  8100. .name = "SEC_TDM_RX_1",
  8101. .ops = &msm_dai_q6_tdm_ops,
  8102. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  8103. .probe = msm_dai_q6_dai_tdm_probe,
  8104. .remove = msm_dai_q6_dai_tdm_remove,
  8105. },
  8106. {
  8107. .playback = {
  8108. .stream_name = "Secondary TDM2 Playback",
  8109. .aif_name = "SEC_TDM_RX_2",
  8110. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8111. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8112. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8113. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8114. SNDRV_PCM_FMTBIT_S24_LE |
  8115. SNDRV_PCM_FMTBIT_S32_LE,
  8116. .channels_min = 1,
  8117. .channels_max = 8,
  8118. .rate_min = 8000,
  8119. .rate_max = 352800,
  8120. },
  8121. .name = "SEC_TDM_RX_2",
  8122. .ops = &msm_dai_q6_tdm_ops,
  8123. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  8124. .probe = msm_dai_q6_dai_tdm_probe,
  8125. .remove = msm_dai_q6_dai_tdm_remove,
  8126. },
  8127. {
  8128. .playback = {
  8129. .stream_name = "Secondary TDM3 Playback",
  8130. .aif_name = "SEC_TDM_RX_3",
  8131. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8132. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8133. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8134. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8135. SNDRV_PCM_FMTBIT_S24_LE |
  8136. SNDRV_PCM_FMTBIT_S32_LE,
  8137. .channels_min = 1,
  8138. .channels_max = 8,
  8139. .rate_min = 8000,
  8140. .rate_max = 352800,
  8141. },
  8142. .name = "SEC_TDM_RX_3",
  8143. .ops = &msm_dai_q6_tdm_ops,
  8144. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  8145. .probe = msm_dai_q6_dai_tdm_probe,
  8146. .remove = msm_dai_q6_dai_tdm_remove,
  8147. },
  8148. {
  8149. .playback = {
  8150. .stream_name = "Secondary TDM4 Playback",
  8151. .aif_name = "SEC_TDM_RX_4",
  8152. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8153. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8154. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8155. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8156. SNDRV_PCM_FMTBIT_S24_LE |
  8157. SNDRV_PCM_FMTBIT_S32_LE,
  8158. .channels_min = 1,
  8159. .channels_max = 8,
  8160. .rate_min = 8000,
  8161. .rate_max = 352800,
  8162. },
  8163. .name = "SEC_TDM_RX_4",
  8164. .ops = &msm_dai_q6_tdm_ops,
  8165. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  8166. .probe = msm_dai_q6_dai_tdm_probe,
  8167. .remove = msm_dai_q6_dai_tdm_remove,
  8168. },
  8169. {
  8170. .playback = {
  8171. .stream_name = "Secondary TDM5 Playback",
  8172. .aif_name = "SEC_TDM_RX_5",
  8173. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8174. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8175. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8176. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8177. SNDRV_PCM_FMTBIT_S24_LE |
  8178. SNDRV_PCM_FMTBIT_S32_LE,
  8179. .channels_min = 1,
  8180. .channels_max = 8,
  8181. .rate_min = 8000,
  8182. .rate_max = 352800,
  8183. },
  8184. .name = "SEC_TDM_RX_5",
  8185. .ops = &msm_dai_q6_tdm_ops,
  8186. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  8187. .probe = msm_dai_q6_dai_tdm_probe,
  8188. .remove = msm_dai_q6_dai_tdm_remove,
  8189. },
  8190. {
  8191. .playback = {
  8192. .stream_name = "Secondary TDM6 Playback",
  8193. .aif_name = "SEC_TDM_RX_6",
  8194. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8195. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8196. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8197. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8198. SNDRV_PCM_FMTBIT_S24_LE |
  8199. SNDRV_PCM_FMTBIT_S32_LE,
  8200. .channels_min = 1,
  8201. .channels_max = 8,
  8202. .rate_min = 8000,
  8203. .rate_max = 352800,
  8204. },
  8205. .name = "SEC_TDM_RX_6",
  8206. .ops = &msm_dai_q6_tdm_ops,
  8207. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  8208. .probe = msm_dai_q6_dai_tdm_probe,
  8209. .remove = msm_dai_q6_dai_tdm_remove,
  8210. },
  8211. {
  8212. .playback = {
  8213. .stream_name = "Secondary TDM7 Playback",
  8214. .aif_name = "SEC_TDM_RX_7",
  8215. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8216. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8217. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8218. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8219. SNDRV_PCM_FMTBIT_S24_LE |
  8220. SNDRV_PCM_FMTBIT_S32_LE,
  8221. .channels_min = 1,
  8222. .channels_max = 8,
  8223. .rate_min = 8000,
  8224. .rate_max = 352800,
  8225. },
  8226. .name = "SEC_TDM_RX_7",
  8227. .ops = &msm_dai_q6_tdm_ops,
  8228. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  8229. .probe = msm_dai_q6_dai_tdm_probe,
  8230. .remove = msm_dai_q6_dai_tdm_remove,
  8231. },
  8232. {
  8233. .capture = {
  8234. .stream_name = "Secondary TDM0 Capture",
  8235. .aif_name = "SEC_TDM_TX_0",
  8236. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8237. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8238. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8239. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8240. SNDRV_PCM_FMTBIT_S24_LE |
  8241. SNDRV_PCM_FMTBIT_S32_LE,
  8242. .channels_min = 1,
  8243. .channels_max = 8,
  8244. .rate_min = 8000,
  8245. .rate_max = 352800,
  8246. },
  8247. .name = "SEC_TDM_TX_0",
  8248. .ops = &msm_dai_q6_tdm_ops,
  8249. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  8250. .probe = msm_dai_q6_dai_tdm_probe,
  8251. .remove = msm_dai_q6_dai_tdm_remove,
  8252. },
  8253. {
  8254. .capture = {
  8255. .stream_name = "Secondary TDM1 Capture",
  8256. .aif_name = "SEC_TDM_TX_1",
  8257. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8258. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8259. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8260. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8261. SNDRV_PCM_FMTBIT_S24_LE |
  8262. SNDRV_PCM_FMTBIT_S32_LE,
  8263. .channels_min = 1,
  8264. .channels_max = 8,
  8265. .rate_min = 8000,
  8266. .rate_max = 352800,
  8267. },
  8268. .name = "SEC_TDM_TX_1",
  8269. .ops = &msm_dai_q6_tdm_ops,
  8270. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  8271. .probe = msm_dai_q6_dai_tdm_probe,
  8272. .remove = msm_dai_q6_dai_tdm_remove,
  8273. },
  8274. {
  8275. .capture = {
  8276. .stream_name = "Secondary TDM2 Capture",
  8277. .aif_name = "SEC_TDM_TX_2",
  8278. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8279. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8280. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8281. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8282. SNDRV_PCM_FMTBIT_S24_LE |
  8283. SNDRV_PCM_FMTBIT_S32_LE,
  8284. .channels_min = 1,
  8285. .channels_max = 8,
  8286. .rate_min = 8000,
  8287. .rate_max = 352800,
  8288. },
  8289. .name = "SEC_TDM_TX_2",
  8290. .ops = &msm_dai_q6_tdm_ops,
  8291. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  8292. .probe = msm_dai_q6_dai_tdm_probe,
  8293. .remove = msm_dai_q6_dai_tdm_remove,
  8294. },
  8295. {
  8296. .capture = {
  8297. .stream_name = "Secondary TDM3 Capture",
  8298. .aif_name = "SEC_TDM_TX_3",
  8299. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8300. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8301. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8302. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8303. SNDRV_PCM_FMTBIT_S24_LE |
  8304. SNDRV_PCM_FMTBIT_S32_LE,
  8305. .channels_min = 1,
  8306. .channels_max = 8,
  8307. .rate_min = 8000,
  8308. .rate_max = 352800,
  8309. },
  8310. .name = "SEC_TDM_TX_3",
  8311. .ops = &msm_dai_q6_tdm_ops,
  8312. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  8313. .probe = msm_dai_q6_dai_tdm_probe,
  8314. .remove = msm_dai_q6_dai_tdm_remove,
  8315. },
  8316. {
  8317. .capture = {
  8318. .stream_name = "Secondary TDM4 Capture",
  8319. .aif_name = "SEC_TDM_TX_4",
  8320. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8321. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8322. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8323. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8324. SNDRV_PCM_FMTBIT_S24_LE |
  8325. SNDRV_PCM_FMTBIT_S32_LE,
  8326. .channels_min = 1,
  8327. .channels_max = 8,
  8328. .rate_min = 8000,
  8329. .rate_max = 352800,
  8330. },
  8331. .name = "SEC_TDM_TX_4",
  8332. .ops = &msm_dai_q6_tdm_ops,
  8333. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  8334. .probe = msm_dai_q6_dai_tdm_probe,
  8335. .remove = msm_dai_q6_dai_tdm_remove,
  8336. },
  8337. {
  8338. .capture = {
  8339. .stream_name = "Secondary TDM5 Capture",
  8340. .aif_name = "SEC_TDM_TX_5",
  8341. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8342. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8343. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8344. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8345. SNDRV_PCM_FMTBIT_S24_LE |
  8346. SNDRV_PCM_FMTBIT_S32_LE,
  8347. .channels_min = 1,
  8348. .channels_max = 8,
  8349. .rate_min = 8000,
  8350. .rate_max = 352800,
  8351. },
  8352. .name = "SEC_TDM_TX_5",
  8353. .ops = &msm_dai_q6_tdm_ops,
  8354. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  8355. .probe = msm_dai_q6_dai_tdm_probe,
  8356. .remove = msm_dai_q6_dai_tdm_remove,
  8357. },
  8358. {
  8359. .capture = {
  8360. .stream_name = "Secondary TDM6 Capture",
  8361. .aif_name = "SEC_TDM_TX_6",
  8362. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8363. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8364. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8365. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8366. SNDRV_PCM_FMTBIT_S24_LE |
  8367. SNDRV_PCM_FMTBIT_S32_LE,
  8368. .channels_min = 1,
  8369. .channels_max = 8,
  8370. .rate_min = 8000,
  8371. .rate_max = 352800,
  8372. },
  8373. .name = "SEC_TDM_TX_6",
  8374. .ops = &msm_dai_q6_tdm_ops,
  8375. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  8376. .probe = msm_dai_q6_dai_tdm_probe,
  8377. .remove = msm_dai_q6_dai_tdm_remove,
  8378. },
  8379. {
  8380. .capture = {
  8381. .stream_name = "Secondary TDM7 Capture",
  8382. .aif_name = "SEC_TDM_TX_7",
  8383. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8384. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8385. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8386. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8387. SNDRV_PCM_FMTBIT_S24_LE |
  8388. SNDRV_PCM_FMTBIT_S32_LE,
  8389. .channels_min = 1,
  8390. .channels_max = 8,
  8391. .rate_min = 8000,
  8392. .rate_max = 352800,
  8393. },
  8394. .name = "SEC_TDM_TX_7",
  8395. .ops = &msm_dai_q6_tdm_ops,
  8396. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  8397. .probe = msm_dai_q6_dai_tdm_probe,
  8398. .remove = msm_dai_q6_dai_tdm_remove,
  8399. },
  8400. {
  8401. .playback = {
  8402. .stream_name = "Tertiary TDM0 Playback",
  8403. .aif_name = "TERT_TDM_RX_0",
  8404. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8405. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8406. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8407. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8408. SNDRV_PCM_FMTBIT_S24_LE |
  8409. SNDRV_PCM_FMTBIT_S32_LE,
  8410. .channels_min = 1,
  8411. .channels_max = 8,
  8412. .rate_min = 8000,
  8413. .rate_max = 352800,
  8414. },
  8415. .name = "TERT_TDM_RX_0",
  8416. .ops = &msm_dai_q6_tdm_ops,
  8417. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  8418. .probe = msm_dai_q6_dai_tdm_probe,
  8419. .remove = msm_dai_q6_dai_tdm_remove,
  8420. },
  8421. {
  8422. .playback = {
  8423. .stream_name = "Tertiary TDM1 Playback",
  8424. .aif_name = "TERT_TDM_RX_1",
  8425. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8426. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8427. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8428. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8429. SNDRV_PCM_FMTBIT_S24_LE |
  8430. SNDRV_PCM_FMTBIT_S32_LE,
  8431. .channels_min = 1,
  8432. .channels_max = 8,
  8433. .rate_min = 8000,
  8434. .rate_max = 352800,
  8435. },
  8436. .name = "TERT_TDM_RX_1",
  8437. .ops = &msm_dai_q6_tdm_ops,
  8438. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  8439. .probe = msm_dai_q6_dai_tdm_probe,
  8440. .remove = msm_dai_q6_dai_tdm_remove,
  8441. },
  8442. {
  8443. .playback = {
  8444. .stream_name = "Tertiary TDM2 Playback",
  8445. .aif_name = "TERT_TDM_RX_2",
  8446. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8447. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8448. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8449. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8450. SNDRV_PCM_FMTBIT_S24_LE |
  8451. SNDRV_PCM_FMTBIT_S32_LE,
  8452. .channels_min = 1,
  8453. .channels_max = 8,
  8454. .rate_min = 8000,
  8455. .rate_max = 352800,
  8456. },
  8457. .name = "TERT_TDM_RX_2",
  8458. .ops = &msm_dai_q6_tdm_ops,
  8459. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  8460. .probe = msm_dai_q6_dai_tdm_probe,
  8461. .remove = msm_dai_q6_dai_tdm_remove,
  8462. },
  8463. {
  8464. .playback = {
  8465. .stream_name = "Tertiary TDM3 Playback",
  8466. .aif_name = "TERT_TDM_RX_3",
  8467. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8468. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8469. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8470. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8471. SNDRV_PCM_FMTBIT_S24_LE |
  8472. SNDRV_PCM_FMTBIT_S32_LE,
  8473. .channels_min = 1,
  8474. .channels_max = 8,
  8475. .rate_min = 8000,
  8476. .rate_max = 352800,
  8477. },
  8478. .name = "TERT_TDM_RX_3",
  8479. .ops = &msm_dai_q6_tdm_ops,
  8480. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  8481. .probe = msm_dai_q6_dai_tdm_probe,
  8482. .remove = msm_dai_q6_dai_tdm_remove,
  8483. },
  8484. {
  8485. .playback = {
  8486. .stream_name = "Tertiary TDM4 Playback",
  8487. .aif_name = "TERT_TDM_RX_4",
  8488. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8489. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8490. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8491. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8492. SNDRV_PCM_FMTBIT_S24_LE |
  8493. SNDRV_PCM_FMTBIT_S32_LE,
  8494. .channels_min = 1,
  8495. .channels_max = 8,
  8496. .rate_min = 8000,
  8497. .rate_max = 352800,
  8498. },
  8499. .name = "TERT_TDM_RX_4",
  8500. .ops = &msm_dai_q6_tdm_ops,
  8501. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  8502. .probe = msm_dai_q6_dai_tdm_probe,
  8503. .remove = msm_dai_q6_dai_tdm_remove,
  8504. },
  8505. {
  8506. .playback = {
  8507. .stream_name = "Tertiary TDM5 Playback",
  8508. .aif_name = "TERT_TDM_RX_5",
  8509. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8510. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8511. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8512. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8513. SNDRV_PCM_FMTBIT_S24_LE |
  8514. SNDRV_PCM_FMTBIT_S32_LE,
  8515. .channels_min = 1,
  8516. .channels_max = 8,
  8517. .rate_min = 8000,
  8518. .rate_max = 352800,
  8519. },
  8520. .name = "TERT_TDM_RX_5",
  8521. .ops = &msm_dai_q6_tdm_ops,
  8522. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  8523. .probe = msm_dai_q6_dai_tdm_probe,
  8524. .remove = msm_dai_q6_dai_tdm_remove,
  8525. },
  8526. {
  8527. .playback = {
  8528. .stream_name = "Tertiary TDM6 Playback",
  8529. .aif_name = "TERT_TDM_RX_6",
  8530. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8531. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8532. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8533. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8534. SNDRV_PCM_FMTBIT_S24_LE |
  8535. SNDRV_PCM_FMTBIT_S32_LE,
  8536. .channels_min = 1,
  8537. .channels_max = 8,
  8538. .rate_min = 8000,
  8539. .rate_max = 352800,
  8540. },
  8541. .name = "TERT_TDM_RX_6",
  8542. .ops = &msm_dai_q6_tdm_ops,
  8543. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  8544. .probe = msm_dai_q6_dai_tdm_probe,
  8545. .remove = msm_dai_q6_dai_tdm_remove,
  8546. },
  8547. {
  8548. .playback = {
  8549. .stream_name = "Tertiary TDM7 Playback",
  8550. .aif_name = "TERT_TDM_RX_7",
  8551. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8552. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8553. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8554. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8555. SNDRV_PCM_FMTBIT_S24_LE |
  8556. SNDRV_PCM_FMTBIT_S32_LE,
  8557. .channels_min = 1,
  8558. .channels_max = 8,
  8559. .rate_min = 8000,
  8560. .rate_max = 352800,
  8561. },
  8562. .name = "TERT_TDM_RX_7",
  8563. .ops = &msm_dai_q6_tdm_ops,
  8564. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  8565. .probe = msm_dai_q6_dai_tdm_probe,
  8566. .remove = msm_dai_q6_dai_tdm_remove,
  8567. },
  8568. {
  8569. .capture = {
  8570. .stream_name = "Tertiary TDM0 Capture",
  8571. .aif_name = "TERT_TDM_TX_0",
  8572. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8573. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8574. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8575. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8576. SNDRV_PCM_FMTBIT_S24_LE |
  8577. SNDRV_PCM_FMTBIT_S32_LE,
  8578. .channels_min = 1,
  8579. .channels_max = 8,
  8580. .rate_min = 8000,
  8581. .rate_max = 352800,
  8582. },
  8583. .name = "TERT_TDM_TX_0",
  8584. .ops = &msm_dai_q6_tdm_ops,
  8585. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  8586. .probe = msm_dai_q6_dai_tdm_probe,
  8587. .remove = msm_dai_q6_dai_tdm_remove,
  8588. },
  8589. {
  8590. .capture = {
  8591. .stream_name = "Tertiary TDM1 Capture",
  8592. .aif_name = "TERT_TDM_TX_1",
  8593. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8594. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8595. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8596. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8597. SNDRV_PCM_FMTBIT_S24_LE |
  8598. SNDRV_PCM_FMTBIT_S32_LE,
  8599. .channels_min = 1,
  8600. .channels_max = 8,
  8601. .rate_min = 8000,
  8602. .rate_max = 352800,
  8603. },
  8604. .name = "TERT_TDM_TX_1",
  8605. .ops = &msm_dai_q6_tdm_ops,
  8606. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  8607. .probe = msm_dai_q6_dai_tdm_probe,
  8608. .remove = msm_dai_q6_dai_tdm_remove,
  8609. },
  8610. {
  8611. .capture = {
  8612. .stream_name = "Tertiary TDM2 Capture",
  8613. .aif_name = "TERT_TDM_TX_2",
  8614. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8615. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8616. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8617. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8618. SNDRV_PCM_FMTBIT_S24_LE |
  8619. SNDRV_PCM_FMTBIT_S32_LE,
  8620. .channels_min = 1,
  8621. .channels_max = 8,
  8622. .rate_min = 8000,
  8623. .rate_max = 352800,
  8624. },
  8625. .name = "TERT_TDM_TX_2",
  8626. .ops = &msm_dai_q6_tdm_ops,
  8627. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  8628. .probe = msm_dai_q6_dai_tdm_probe,
  8629. .remove = msm_dai_q6_dai_tdm_remove,
  8630. },
  8631. {
  8632. .capture = {
  8633. .stream_name = "Tertiary TDM3 Capture",
  8634. .aif_name = "TERT_TDM_TX_3",
  8635. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8636. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8637. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8638. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8639. SNDRV_PCM_FMTBIT_S24_LE |
  8640. SNDRV_PCM_FMTBIT_S32_LE,
  8641. .channels_min = 1,
  8642. .channels_max = 8,
  8643. .rate_min = 8000,
  8644. .rate_max = 352800,
  8645. },
  8646. .name = "TERT_TDM_TX_3",
  8647. .ops = &msm_dai_q6_tdm_ops,
  8648. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  8649. .probe = msm_dai_q6_dai_tdm_probe,
  8650. .remove = msm_dai_q6_dai_tdm_remove,
  8651. },
  8652. {
  8653. .capture = {
  8654. .stream_name = "Tertiary TDM4 Capture",
  8655. .aif_name = "TERT_TDM_TX_4",
  8656. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8657. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8658. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8659. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8660. SNDRV_PCM_FMTBIT_S24_LE |
  8661. SNDRV_PCM_FMTBIT_S32_LE,
  8662. .channels_min = 1,
  8663. .channels_max = 8,
  8664. .rate_min = 8000,
  8665. .rate_max = 352800,
  8666. },
  8667. .name = "TERT_TDM_TX_4",
  8668. .ops = &msm_dai_q6_tdm_ops,
  8669. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  8670. .probe = msm_dai_q6_dai_tdm_probe,
  8671. .remove = msm_dai_q6_dai_tdm_remove,
  8672. },
  8673. {
  8674. .capture = {
  8675. .stream_name = "Tertiary TDM5 Capture",
  8676. .aif_name = "TERT_TDM_TX_5",
  8677. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8678. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8679. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8680. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8681. SNDRV_PCM_FMTBIT_S24_LE |
  8682. SNDRV_PCM_FMTBIT_S32_LE,
  8683. .channels_min = 1,
  8684. .channels_max = 8,
  8685. .rate_min = 8000,
  8686. .rate_max = 352800,
  8687. },
  8688. .name = "TERT_TDM_TX_5",
  8689. .ops = &msm_dai_q6_tdm_ops,
  8690. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  8691. .probe = msm_dai_q6_dai_tdm_probe,
  8692. .remove = msm_dai_q6_dai_tdm_remove,
  8693. },
  8694. {
  8695. .capture = {
  8696. .stream_name = "Tertiary TDM6 Capture",
  8697. .aif_name = "TERT_TDM_TX_6",
  8698. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8699. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8700. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8701. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8702. SNDRV_PCM_FMTBIT_S24_LE |
  8703. SNDRV_PCM_FMTBIT_S32_LE,
  8704. .channels_min = 1,
  8705. .channels_max = 8,
  8706. .rate_min = 8000,
  8707. .rate_max = 352800,
  8708. },
  8709. .name = "TERT_TDM_TX_6",
  8710. .ops = &msm_dai_q6_tdm_ops,
  8711. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  8712. .probe = msm_dai_q6_dai_tdm_probe,
  8713. .remove = msm_dai_q6_dai_tdm_remove,
  8714. },
  8715. {
  8716. .capture = {
  8717. .stream_name = "Tertiary TDM7 Capture",
  8718. .aif_name = "TERT_TDM_TX_7",
  8719. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8720. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8721. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8722. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8723. SNDRV_PCM_FMTBIT_S24_LE |
  8724. SNDRV_PCM_FMTBIT_S32_LE,
  8725. .channels_min = 1,
  8726. .channels_max = 8,
  8727. .rate_min = 8000,
  8728. .rate_max = 352800,
  8729. },
  8730. .name = "TERT_TDM_TX_7",
  8731. .ops = &msm_dai_q6_tdm_ops,
  8732. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  8733. .probe = msm_dai_q6_dai_tdm_probe,
  8734. .remove = msm_dai_q6_dai_tdm_remove,
  8735. },
  8736. {
  8737. .playback = {
  8738. .stream_name = "Quaternary TDM0 Playback",
  8739. .aif_name = "QUAT_TDM_RX_0",
  8740. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8741. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8742. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8743. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8744. SNDRV_PCM_FMTBIT_S24_LE |
  8745. SNDRV_PCM_FMTBIT_S32_LE,
  8746. .channels_min = 1,
  8747. .channels_max = 8,
  8748. .rate_min = 8000,
  8749. .rate_max = 352800,
  8750. },
  8751. .name = "QUAT_TDM_RX_0",
  8752. .ops = &msm_dai_q6_tdm_ops,
  8753. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  8754. .probe = msm_dai_q6_dai_tdm_probe,
  8755. .remove = msm_dai_q6_dai_tdm_remove,
  8756. },
  8757. {
  8758. .playback = {
  8759. .stream_name = "Quaternary TDM1 Playback",
  8760. .aif_name = "QUAT_TDM_RX_1",
  8761. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8762. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8763. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8764. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8765. SNDRV_PCM_FMTBIT_S24_LE |
  8766. SNDRV_PCM_FMTBIT_S32_LE,
  8767. .channels_min = 1,
  8768. .channels_max = 8,
  8769. .rate_min = 8000,
  8770. .rate_max = 352800,
  8771. },
  8772. .name = "QUAT_TDM_RX_1",
  8773. .ops = &msm_dai_q6_tdm_ops,
  8774. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  8775. .probe = msm_dai_q6_dai_tdm_probe,
  8776. .remove = msm_dai_q6_dai_tdm_remove,
  8777. },
  8778. {
  8779. .playback = {
  8780. .stream_name = "Quaternary TDM2 Playback",
  8781. .aif_name = "QUAT_TDM_RX_2",
  8782. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8783. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8784. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8785. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8786. SNDRV_PCM_FMTBIT_S24_LE |
  8787. SNDRV_PCM_FMTBIT_S32_LE,
  8788. .channels_min = 1,
  8789. .channels_max = 8,
  8790. .rate_min = 8000,
  8791. .rate_max = 352800,
  8792. },
  8793. .name = "QUAT_TDM_RX_2",
  8794. .ops = &msm_dai_q6_tdm_ops,
  8795. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  8796. .probe = msm_dai_q6_dai_tdm_probe,
  8797. .remove = msm_dai_q6_dai_tdm_remove,
  8798. },
  8799. {
  8800. .playback = {
  8801. .stream_name = "Quaternary TDM3 Playback",
  8802. .aif_name = "QUAT_TDM_RX_3",
  8803. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8804. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8805. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8806. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8807. SNDRV_PCM_FMTBIT_S24_LE |
  8808. SNDRV_PCM_FMTBIT_S32_LE,
  8809. .channels_min = 1,
  8810. .channels_max = 8,
  8811. .rate_min = 8000,
  8812. .rate_max = 352800,
  8813. },
  8814. .name = "QUAT_TDM_RX_3",
  8815. .ops = &msm_dai_q6_tdm_ops,
  8816. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  8817. .probe = msm_dai_q6_dai_tdm_probe,
  8818. .remove = msm_dai_q6_dai_tdm_remove,
  8819. },
  8820. {
  8821. .playback = {
  8822. .stream_name = "Quaternary TDM4 Playback",
  8823. .aif_name = "QUAT_TDM_RX_4",
  8824. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8825. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8826. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8827. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8828. SNDRV_PCM_FMTBIT_S24_LE |
  8829. SNDRV_PCM_FMTBIT_S32_LE,
  8830. .channels_min = 1,
  8831. .channels_max = 8,
  8832. .rate_min = 8000,
  8833. .rate_max = 352800,
  8834. },
  8835. .name = "QUAT_TDM_RX_4",
  8836. .ops = &msm_dai_q6_tdm_ops,
  8837. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  8838. .probe = msm_dai_q6_dai_tdm_probe,
  8839. .remove = msm_dai_q6_dai_tdm_remove,
  8840. },
  8841. {
  8842. .playback = {
  8843. .stream_name = "Quaternary TDM5 Playback",
  8844. .aif_name = "QUAT_TDM_RX_5",
  8845. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8846. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8847. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8848. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8849. SNDRV_PCM_FMTBIT_S24_LE |
  8850. SNDRV_PCM_FMTBIT_S32_LE,
  8851. .channels_min = 1,
  8852. .channels_max = 8,
  8853. .rate_min = 8000,
  8854. .rate_max = 352800,
  8855. },
  8856. .name = "QUAT_TDM_RX_5",
  8857. .ops = &msm_dai_q6_tdm_ops,
  8858. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  8859. .probe = msm_dai_q6_dai_tdm_probe,
  8860. .remove = msm_dai_q6_dai_tdm_remove,
  8861. },
  8862. {
  8863. .playback = {
  8864. .stream_name = "Quaternary TDM6 Playback",
  8865. .aif_name = "QUAT_TDM_RX_6",
  8866. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8867. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8868. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8869. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8870. SNDRV_PCM_FMTBIT_S24_LE |
  8871. SNDRV_PCM_FMTBIT_S32_LE,
  8872. .channels_min = 1,
  8873. .channels_max = 8,
  8874. .rate_min = 8000,
  8875. .rate_max = 352800,
  8876. },
  8877. .name = "QUAT_TDM_RX_6",
  8878. .ops = &msm_dai_q6_tdm_ops,
  8879. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  8880. .probe = msm_dai_q6_dai_tdm_probe,
  8881. .remove = msm_dai_q6_dai_tdm_remove,
  8882. },
  8883. {
  8884. .playback = {
  8885. .stream_name = "Quaternary TDM7 Playback",
  8886. .aif_name = "QUAT_TDM_RX_7",
  8887. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8888. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8889. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8890. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8891. SNDRV_PCM_FMTBIT_S24_LE |
  8892. SNDRV_PCM_FMTBIT_S32_LE,
  8893. .channels_min = 1,
  8894. .channels_max = 8,
  8895. .rate_min = 8000,
  8896. .rate_max = 352800,
  8897. },
  8898. .name = "QUAT_TDM_RX_7",
  8899. .ops = &msm_dai_q6_tdm_ops,
  8900. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  8901. .probe = msm_dai_q6_dai_tdm_probe,
  8902. .remove = msm_dai_q6_dai_tdm_remove,
  8903. },
  8904. {
  8905. .capture = {
  8906. .stream_name = "Quaternary TDM0 Capture",
  8907. .aif_name = "QUAT_TDM_TX_0",
  8908. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8909. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8910. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8911. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8912. SNDRV_PCM_FMTBIT_S24_LE |
  8913. SNDRV_PCM_FMTBIT_S32_LE,
  8914. .channels_min = 1,
  8915. .channels_max = 8,
  8916. .rate_min = 8000,
  8917. .rate_max = 352800,
  8918. },
  8919. .name = "QUAT_TDM_TX_0",
  8920. .ops = &msm_dai_q6_tdm_ops,
  8921. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  8922. .probe = msm_dai_q6_dai_tdm_probe,
  8923. .remove = msm_dai_q6_dai_tdm_remove,
  8924. },
  8925. {
  8926. .capture = {
  8927. .stream_name = "Quaternary TDM1 Capture",
  8928. .aif_name = "QUAT_TDM_TX_1",
  8929. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8930. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8931. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8932. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8933. SNDRV_PCM_FMTBIT_S24_LE |
  8934. SNDRV_PCM_FMTBIT_S32_LE,
  8935. .channels_min = 1,
  8936. .channels_max = 8,
  8937. .rate_min = 8000,
  8938. .rate_max = 352800,
  8939. },
  8940. .name = "QUAT_TDM_TX_1",
  8941. .ops = &msm_dai_q6_tdm_ops,
  8942. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  8943. .probe = msm_dai_q6_dai_tdm_probe,
  8944. .remove = msm_dai_q6_dai_tdm_remove,
  8945. },
  8946. {
  8947. .capture = {
  8948. .stream_name = "Quaternary TDM2 Capture",
  8949. .aif_name = "QUAT_TDM_TX_2",
  8950. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8951. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8952. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8953. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8954. SNDRV_PCM_FMTBIT_S24_LE |
  8955. SNDRV_PCM_FMTBIT_S32_LE,
  8956. .channels_min = 1,
  8957. .channels_max = 8,
  8958. .rate_min = 8000,
  8959. .rate_max = 352800,
  8960. },
  8961. .name = "QUAT_TDM_TX_2",
  8962. .ops = &msm_dai_q6_tdm_ops,
  8963. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  8964. .probe = msm_dai_q6_dai_tdm_probe,
  8965. .remove = msm_dai_q6_dai_tdm_remove,
  8966. },
  8967. {
  8968. .capture = {
  8969. .stream_name = "Quaternary TDM3 Capture",
  8970. .aif_name = "QUAT_TDM_TX_3",
  8971. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8972. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8973. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8974. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8975. SNDRV_PCM_FMTBIT_S24_LE |
  8976. SNDRV_PCM_FMTBIT_S32_LE,
  8977. .channels_min = 1,
  8978. .channels_max = 8,
  8979. .rate_min = 8000,
  8980. .rate_max = 352800,
  8981. },
  8982. .name = "QUAT_TDM_TX_3",
  8983. .ops = &msm_dai_q6_tdm_ops,
  8984. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  8985. .probe = msm_dai_q6_dai_tdm_probe,
  8986. .remove = msm_dai_q6_dai_tdm_remove,
  8987. },
  8988. {
  8989. .capture = {
  8990. .stream_name = "Quaternary TDM4 Capture",
  8991. .aif_name = "QUAT_TDM_TX_4",
  8992. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8993. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8994. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8995. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8996. SNDRV_PCM_FMTBIT_S24_LE |
  8997. SNDRV_PCM_FMTBIT_S32_LE,
  8998. .channels_min = 1,
  8999. .channels_max = 8,
  9000. .rate_min = 8000,
  9001. .rate_max = 352800,
  9002. },
  9003. .name = "QUAT_TDM_TX_4",
  9004. .ops = &msm_dai_q6_tdm_ops,
  9005. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  9006. .probe = msm_dai_q6_dai_tdm_probe,
  9007. .remove = msm_dai_q6_dai_tdm_remove,
  9008. },
  9009. {
  9010. .capture = {
  9011. .stream_name = "Quaternary TDM5 Capture",
  9012. .aif_name = "QUAT_TDM_TX_5",
  9013. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9014. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9015. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9016. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9017. SNDRV_PCM_FMTBIT_S24_LE |
  9018. SNDRV_PCM_FMTBIT_S32_LE,
  9019. .channels_min = 1,
  9020. .channels_max = 8,
  9021. .rate_min = 8000,
  9022. .rate_max = 352800,
  9023. },
  9024. .name = "QUAT_TDM_TX_5",
  9025. .ops = &msm_dai_q6_tdm_ops,
  9026. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  9027. .probe = msm_dai_q6_dai_tdm_probe,
  9028. .remove = msm_dai_q6_dai_tdm_remove,
  9029. },
  9030. {
  9031. .capture = {
  9032. .stream_name = "Quaternary TDM6 Capture",
  9033. .aif_name = "QUAT_TDM_TX_6",
  9034. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9035. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9036. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9037. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9038. SNDRV_PCM_FMTBIT_S24_LE |
  9039. SNDRV_PCM_FMTBIT_S32_LE,
  9040. .channels_min = 1,
  9041. .channels_max = 8,
  9042. .rate_min = 8000,
  9043. .rate_max = 352800,
  9044. },
  9045. .name = "QUAT_TDM_TX_6",
  9046. .ops = &msm_dai_q6_tdm_ops,
  9047. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  9048. .probe = msm_dai_q6_dai_tdm_probe,
  9049. .remove = msm_dai_q6_dai_tdm_remove,
  9050. },
  9051. {
  9052. .capture = {
  9053. .stream_name = "Quaternary TDM7 Capture",
  9054. .aif_name = "QUAT_TDM_TX_7",
  9055. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9056. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9057. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9058. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9059. SNDRV_PCM_FMTBIT_S24_LE |
  9060. SNDRV_PCM_FMTBIT_S32_LE,
  9061. .channels_min = 1,
  9062. .channels_max = 8,
  9063. .rate_min = 8000,
  9064. .rate_max = 352800,
  9065. },
  9066. .name = "QUAT_TDM_TX_7",
  9067. .ops = &msm_dai_q6_tdm_ops,
  9068. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  9069. .probe = msm_dai_q6_dai_tdm_probe,
  9070. .remove = msm_dai_q6_dai_tdm_remove,
  9071. },
  9072. {
  9073. .playback = {
  9074. .stream_name = "Quinary TDM0 Playback",
  9075. .aif_name = "QUIN_TDM_RX_0",
  9076. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9077. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9078. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9079. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9080. SNDRV_PCM_FMTBIT_S24_LE |
  9081. SNDRV_PCM_FMTBIT_S32_LE,
  9082. .channels_min = 1,
  9083. .channels_max = 8,
  9084. .rate_min = 8000,
  9085. .rate_max = 352800,
  9086. },
  9087. .name = "QUIN_TDM_RX_0",
  9088. .ops = &msm_dai_q6_tdm_ops,
  9089. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  9090. .probe = msm_dai_q6_dai_tdm_probe,
  9091. .remove = msm_dai_q6_dai_tdm_remove,
  9092. },
  9093. {
  9094. .playback = {
  9095. .stream_name = "Quinary TDM1 Playback",
  9096. .aif_name = "QUIN_TDM_RX_1",
  9097. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9098. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9099. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9100. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9101. SNDRV_PCM_FMTBIT_S24_LE |
  9102. SNDRV_PCM_FMTBIT_S32_LE,
  9103. .channels_min = 1,
  9104. .channels_max = 8,
  9105. .rate_min = 8000,
  9106. .rate_max = 352800,
  9107. },
  9108. .name = "QUIN_TDM_RX_1",
  9109. .ops = &msm_dai_q6_tdm_ops,
  9110. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  9111. .probe = msm_dai_q6_dai_tdm_probe,
  9112. .remove = msm_dai_q6_dai_tdm_remove,
  9113. },
  9114. {
  9115. .playback = {
  9116. .stream_name = "Quinary TDM2 Playback",
  9117. .aif_name = "QUIN_TDM_RX_2",
  9118. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9119. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9120. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9121. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9122. SNDRV_PCM_FMTBIT_S24_LE |
  9123. SNDRV_PCM_FMTBIT_S32_LE,
  9124. .channels_min = 1,
  9125. .channels_max = 8,
  9126. .rate_min = 8000,
  9127. .rate_max = 352800,
  9128. },
  9129. .name = "QUIN_TDM_RX_2",
  9130. .ops = &msm_dai_q6_tdm_ops,
  9131. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  9132. .probe = msm_dai_q6_dai_tdm_probe,
  9133. .remove = msm_dai_q6_dai_tdm_remove,
  9134. },
  9135. {
  9136. .playback = {
  9137. .stream_name = "Quinary TDM3 Playback",
  9138. .aif_name = "QUIN_TDM_RX_3",
  9139. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9140. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9141. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9142. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9143. SNDRV_PCM_FMTBIT_S24_LE |
  9144. SNDRV_PCM_FMTBIT_S32_LE,
  9145. .channels_min = 1,
  9146. .channels_max = 8,
  9147. .rate_min = 8000,
  9148. .rate_max = 352800,
  9149. },
  9150. .name = "QUIN_TDM_RX_3",
  9151. .ops = &msm_dai_q6_tdm_ops,
  9152. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  9153. .probe = msm_dai_q6_dai_tdm_probe,
  9154. .remove = msm_dai_q6_dai_tdm_remove,
  9155. },
  9156. {
  9157. .playback = {
  9158. .stream_name = "Quinary TDM4 Playback",
  9159. .aif_name = "QUIN_TDM_RX_4",
  9160. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9161. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9162. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9163. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9164. SNDRV_PCM_FMTBIT_S24_LE |
  9165. SNDRV_PCM_FMTBIT_S32_LE,
  9166. .channels_min = 1,
  9167. .channels_max = 8,
  9168. .rate_min = 8000,
  9169. .rate_max = 352800,
  9170. },
  9171. .name = "QUIN_TDM_RX_4",
  9172. .ops = &msm_dai_q6_tdm_ops,
  9173. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  9174. .probe = msm_dai_q6_dai_tdm_probe,
  9175. .remove = msm_dai_q6_dai_tdm_remove,
  9176. },
  9177. {
  9178. .playback = {
  9179. .stream_name = "Quinary TDM5 Playback",
  9180. .aif_name = "QUIN_TDM_RX_5",
  9181. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9182. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9183. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9184. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9185. SNDRV_PCM_FMTBIT_S24_LE |
  9186. SNDRV_PCM_FMTBIT_S32_LE,
  9187. .channels_min = 1,
  9188. .channels_max = 8,
  9189. .rate_min = 8000,
  9190. .rate_max = 352800,
  9191. },
  9192. .name = "QUIN_TDM_RX_5",
  9193. .ops = &msm_dai_q6_tdm_ops,
  9194. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  9195. .probe = msm_dai_q6_dai_tdm_probe,
  9196. .remove = msm_dai_q6_dai_tdm_remove,
  9197. },
  9198. {
  9199. .playback = {
  9200. .stream_name = "Quinary TDM6 Playback",
  9201. .aif_name = "QUIN_TDM_RX_6",
  9202. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9203. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9204. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9205. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9206. SNDRV_PCM_FMTBIT_S24_LE |
  9207. SNDRV_PCM_FMTBIT_S32_LE,
  9208. .channels_min = 1,
  9209. .channels_max = 8,
  9210. .rate_min = 8000,
  9211. .rate_max = 352800,
  9212. },
  9213. .name = "QUIN_TDM_RX_6",
  9214. .ops = &msm_dai_q6_tdm_ops,
  9215. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  9216. .probe = msm_dai_q6_dai_tdm_probe,
  9217. .remove = msm_dai_q6_dai_tdm_remove,
  9218. },
  9219. {
  9220. .playback = {
  9221. .stream_name = "Quinary TDM7 Playback",
  9222. .aif_name = "QUIN_TDM_RX_7",
  9223. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9224. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9225. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9226. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9227. SNDRV_PCM_FMTBIT_S24_LE |
  9228. SNDRV_PCM_FMTBIT_S32_LE,
  9229. .channels_min = 1,
  9230. .channels_max = 8,
  9231. .rate_min = 8000,
  9232. .rate_max = 352800,
  9233. },
  9234. .name = "QUIN_TDM_RX_7",
  9235. .ops = &msm_dai_q6_tdm_ops,
  9236. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  9237. .probe = msm_dai_q6_dai_tdm_probe,
  9238. .remove = msm_dai_q6_dai_tdm_remove,
  9239. },
  9240. {
  9241. .capture = {
  9242. .stream_name = "Quinary TDM0 Capture",
  9243. .aif_name = "QUIN_TDM_TX_0",
  9244. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9245. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9246. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9247. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9248. SNDRV_PCM_FMTBIT_S24_LE |
  9249. SNDRV_PCM_FMTBIT_S32_LE,
  9250. .channels_min = 1,
  9251. .channels_max = 8,
  9252. .rate_min = 8000,
  9253. .rate_max = 352800,
  9254. },
  9255. .name = "QUIN_TDM_TX_0",
  9256. .ops = &msm_dai_q6_tdm_ops,
  9257. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  9258. .probe = msm_dai_q6_dai_tdm_probe,
  9259. .remove = msm_dai_q6_dai_tdm_remove,
  9260. },
  9261. {
  9262. .capture = {
  9263. .stream_name = "Quinary TDM1 Capture",
  9264. .aif_name = "QUIN_TDM_TX_1",
  9265. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9266. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9267. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9268. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9269. SNDRV_PCM_FMTBIT_S24_LE |
  9270. SNDRV_PCM_FMTBIT_S32_LE,
  9271. .channels_min = 1,
  9272. .channels_max = 8,
  9273. .rate_min = 8000,
  9274. .rate_max = 352800,
  9275. },
  9276. .name = "QUIN_TDM_TX_1",
  9277. .ops = &msm_dai_q6_tdm_ops,
  9278. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  9279. .probe = msm_dai_q6_dai_tdm_probe,
  9280. .remove = msm_dai_q6_dai_tdm_remove,
  9281. },
  9282. {
  9283. .capture = {
  9284. .stream_name = "Quinary TDM2 Capture",
  9285. .aif_name = "QUIN_TDM_TX_2",
  9286. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9287. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9288. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9289. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9290. SNDRV_PCM_FMTBIT_S24_LE |
  9291. SNDRV_PCM_FMTBIT_S32_LE,
  9292. .channels_min = 1,
  9293. .channels_max = 8,
  9294. .rate_min = 8000,
  9295. .rate_max = 352800,
  9296. },
  9297. .name = "QUIN_TDM_TX_2",
  9298. .ops = &msm_dai_q6_tdm_ops,
  9299. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  9300. .probe = msm_dai_q6_dai_tdm_probe,
  9301. .remove = msm_dai_q6_dai_tdm_remove,
  9302. },
  9303. {
  9304. .capture = {
  9305. .stream_name = "Quinary TDM3 Capture",
  9306. .aif_name = "QUIN_TDM_TX_3",
  9307. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9308. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9309. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9310. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9311. SNDRV_PCM_FMTBIT_S24_LE |
  9312. SNDRV_PCM_FMTBIT_S32_LE,
  9313. .channels_min = 1,
  9314. .channels_max = 8,
  9315. .rate_min = 8000,
  9316. .rate_max = 352800,
  9317. },
  9318. .name = "QUIN_TDM_TX_3",
  9319. .ops = &msm_dai_q6_tdm_ops,
  9320. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  9321. .probe = msm_dai_q6_dai_tdm_probe,
  9322. .remove = msm_dai_q6_dai_tdm_remove,
  9323. },
  9324. {
  9325. .capture = {
  9326. .stream_name = "Quinary TDM4 Capture",
  9327. .aif_name = "QUIN_TDM_TX_4",
  9328. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9329. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9330. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9331. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9332. SNDRV_PCM_FMTBIT_S24_LE |
  9333. SNDRV_PCM_FMTBIT_S32_LE,
  9334. .channels_min = 1,
  9335. .channels_max = 8,
  9336. .rate_min = 8000,
  9337. .rate_max = 352800,
  9338. },
  9339. .name = "QUIN_TDM_TX_4",
  9340. .ops = &msm_dai_q6_tdm_ops,
  9341. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  9342. .probe = msm_dai_q6_dai_tdm_probe,
  9343. .remove = msm_dai_q6_dai_tdm_remove,
  9344. },
  9345. {
  9346. .capture = {
  9347. .stream_name = "Quinary TDM5 Capture",
  9348. .aif_name = "QUIN_TDM_TX_5",
  9349. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9350. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9351. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9352. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9353. SNDRV_PCM_FMTBIT_S24_LE |
  9354. SNDRV_PCM_FMTBIT_S32_LE,
  9355. .channels_min = 1,
  9356. .channels_max = 8,
  9357. .rate_min = 8000,
  9358. .rate_max = 352800,
  9359. },
  9360. .name = "QUIN_TDM_TX_5",
  9361. .ops = &msm_dai_q6_tdm_ops,
  9362. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  9363. .probe = msm_dai_q6_dai_tdm_probe,
  9364. .remove = msm_dai_q6_dai_tdm_remove,
  9365. },
  9366. {
  9367. .capture = {
  9368. .stream_name = "Quinary TDM6 Capture",
  9369. .aif_name = "QUIN_TDM_TX_6",
  9370. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9371. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9372. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9373. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9374. SNDRV_PCM_FMTBIT_S24_LE |
  9375. SNDRV_PCM_FMTBIT_S32_LE,
  9376. .channels_min = 1,
  9377. .channels_max = 8,
  9378. .rate_min = 8000,
  9379. .rate_max = 352800,
  9380. },
  9381. .name = "QUIN_TDM_TX_6",
  9382. .ops = &msm_dai_q6_tdm_ops,
  9383. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  9384. .probe = msm_dai_q6_dai_tdm_probe,
  9385. .remove = msm_dai_q6_dai_tdm_remove,
  9386. },
  9387. {
  9388. .capture = {
  9389. .stream_name = "Quinary TDM7 Capture",
  9390. .aif_name = "QUIN_TDM_TX_7",
  9391. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9392. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9393. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9394. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9395. SNDRV_PCM_FMTBIT_S24_LE |
  9396. SNDRV_PCM_FMTBIT_S32_LE,
  9397. .channels_min = 1,
  9398. .channels_max = 8,
  9399. .rate_min = 8000,
  9400. .rate_max = 352800,
  9401. },
  9402. .name = "QUIN_TDM_TX_7",
  9403. .ops = &msm_dai_q6_tdm_ops,
  9404. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  9405. .probe = msm_dai_q6_dai_tdm_probe,
  9406. .remove = msm_dai_q6_dai_tdm_remove,
  9407. },
  9408. };
  9409. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  9410. .name = "msm-dai-q6-tdm",
  9411. };
  9412. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  9413. {
  9414. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  9415. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  9416. int rc = 0;
  9417. u32 tdm_dev_id = 0;
  9418. int port_idx = 0;
  9419. struct device_node *tdm_parent_node = NULL;
  9420. /* retrieve device/afe id */
  9421. rc = of_property_read_u32(pdev->dev.of_node,
  9422. "qcom,msm-cpudai-tdm-dev-id",
  9423. &tdm_dev_id);
  9424. if (rc) {
  9425. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  9426. __func__);
  9427. goto rtn;
  9428. }
  9429. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  9430. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  9431. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  9432. __func__, tdm_dev_id);
  9433. rc = -ENXIO;
  9434. goto rtn;
  9435. }
  9436. pdev->id = tdm_dev_id;
  9437. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  9438. GFP_KERNEL);
  9439. if (!dai_data) {
  9440. rc = -ENOMEM;
  9441. dev_err(&pdev->dev,
  9442. "%s Failed to allocate memory for tdm dai_data\n",
  9443. __func__);
  9444. goto rtn;
  9445. }
  9446. memset(dai_data, 0, sizeof(*dai_data));
  9447. rc = of_property_read_u32(pdev->dev.of_node,
  9448. "qcom,msm-dai-is-island-supported",
  9449. &dai_data->is_island_dai);
  9450. if (rc)
  9451. dev_dbg(&pdev->dev, "island supported entry not found\n");
  9452. /* TDM CFG */
  9453. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  9454. rc = of_property_read_u32(tdm_parent_node,
  9455. "qcom,msm-cpudai-tdm-sync-mode",
  9456. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  9457. if (rc) {
  9458. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  9459. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  9460. goto free_dai_data;
  9461. }
  9462. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  9463. __func__, dai_data->port_cfg.tdm.sync_mode);
  9464. rc = of_property_read_u32(tdm_parent_node,
  9465. "qcom,msm-cpudai-tdm-sync-src",
  9466. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  9467. if (rc) {
  9468. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  9469. __func__, "qcom,msm-cpudai-tdm-sync-src");
  9470. goto free_dai_data;
  9471. }
  9472. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  9473. __func__, dai_data->port_cfg.tdm.sync_src);
  9474. rc = of_property_read_u32(tdm_parent_node,
  9475. "qcom,msm-cpudai-tdm-data-out",
  9476. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  9477. if (rc) {
  9478. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  9479. __func__, "qcom,msm-cpudai-tdm-data-out");
  9480. goto free_dai_data;
  9481. }
  9482. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  9483. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  9484. rc = of_property_read_u32(tdm_parent_node,
  9485. "qcom,msm-cpudai-tdm-invert-sync",
  9486. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  9487. if (rc) {
  9488. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  9489. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  9490. goto free_dai_data;
  9491. }
  9492. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  9493. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  9494. rc = of_property_read_u32(tdm_parent_node,
  9495. "qcom,msm-cpudai-tdm-data-delay",
  9496. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  9497. if (rc) {
  9498. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  9499. __func__, "qcom,msm-cpudai-tdm-data-delay");
  9500. goto free_dai_data;
  9501. }
  9502. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  9503. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  9504. /* TDM CFG -- set default */
  9505. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  9506. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  9507. AFE_API_VERSION_TDM_CONFIG;
  9508. /* TDM SLOT MAPPING CFG */
  9509. rc = of_property_read_u32(pdev->dev.of_node,
  9510. "qcom,msm-cpudai-tdm-data-align",
  9511. &dai_data->port_cfg.slot_mapping.data_align_type);
  9512. if (rc) {
  9513. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  9514. __func__,
  9515. "qcom,msm-cpudai-tdm-data-align");
  9516. goto free_dai_data;
  9517. }
  9518. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  9519. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  9520. /* TDM SLOT MAPPING CFG -- set default */
  9521. dai_data->port_cfg.slot_mapping.minor_version =
  9522. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  9523. /* CUSTOM TDM HEADER CFG */
  9524. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  9525. if (of_find_property(pdev->dev.of_node,
  9526. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  9527. of_find_property(pdev->dev.of_node,
  9528. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  9529. of_find_property(pdev->dev.of_node,
  9530. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  9531. /* if the property exist */
  9532. rc = of_property_read_u32(pdev->dev.of_node,
  9533. "qcom,msm-cpudai-tdm-header-start-offset",
  9534. (u32 *)&custom_tdm_header->start_offset);
  9535. if (rc) {
  9536. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  9537. __func__,
  9538. "qcom,msm-cpudai-tdm-header-start-offset");
  9539. goto free_dai_data;
  9540. }
  9541. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  9542. __func__, custom_tdm_header->start_offset);
  9543. rc = of_property_read_u32(pdev->dev.of_node,
  9544. "qcom,msm-cpudai-tdm-header-width",
  9545. (u32 *)&custom_tdm_header->header_width);
  9546. if (rc) {
  9547. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  9548. __func__, "qcom,msm-cpudai-tdm-header-width");
  9549. goto free_dai_data;
  9550. }
  9551. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  9552. __func__, custom_tdm_header->header_width);
  9553. rc = of_property_read_u32(pdev->dev.of_node,
  9554. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  9555. (u32 *)&custom_tdm_header->num_frame_repeat);
  9556. if (rc) {
  9557. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  9558. __func__,
  9559. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  9560. goto free_dai_data;
  9561. }
  9562. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  9563. __func__, custom_tdm_header->num_frame_repeat);
  9564. /* CUSTOM TDM HEADER CFG -- set default */
  9565. custom_tdm_header->minor_version =
  9566. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  9567. custom_tdm_header->header_type =
  9568. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  9569. } else {
  9570. /* CUSTOM TDM HEADER CFG -- set default */
  9571. custom_tdm_header->header_type =
  9572. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  9573. /* proceed with probe */
  9574. }
  9575. /* copy static clk per parent node */
  9576. dai_data->clk_set = tdm_clk_set;
  9577. /* copy static group cfg per parent node */
  9578. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  9579. /* copy static num group ports per parent node */
  9580. dai_data->num_group_ports = num_tdm_group_ports;
  9581. dai_data->lane_cfg = tdm_lane_cfg;
  9582. dev_set_drvdata(&pdev->dev, dai_data);
  9583. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  9584. if (port_idx < 0) {
  9585. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  9586. __func__, tdm_dev_id);
  9587. rc = -EINVAL;
  9588. goto free_dai_data;
  9589. }
  9590. rc = snd_soc_register_component(&pdev->dev,
  9591. &msm_q6_tdm_dai_component,
  9592. &msm_dai_q6_tdm_dai[port_idx], 1);
  9593. if (rc) {
  9594. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  9595. __func__, tdm_dev_id, rc);
  9596. goto err_register;
  9597. }
  9598. return 0;
  9599. err_register:
  9600. free_dai_data:
  9601. kfree(dai_data);
  9602. rtn:
  9603. return rc;
  9604. }
  9605. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  9606. {
  9607. struct msm_dai_q6_tdm_dai_data *dai_data =
  9608. dev_get_drvdata(&pdev->dev);
  9609. snd_soc_unregister_component(&pdev->dev);
  9610. kfree(dai_data);
  9611. return 0;
  9612. }
  9613. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  9614. { .compatible = "qcom,msm-dai-q6-tdm", },
  9615. {}
  9616. };
  9617. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  9618. static struct platform_driver msm_dai_q6_tdm_driver = {
  9619. .probe = msm_dai_q6_tdm_dev_probe,
  9620. .remove = msm_dai_q6_tdm_dev_remove,
  9621. .driver = {
  9622. .name = "msm-dai-q6-tdm",
  9623. .owner = THIS_MODULE,
  9624. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  9625. },
  9626. };
  9627. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  9628. struct snd_ctl_elem_value *ucontrol)
  9629. {
  9630. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  9631. int value = ucontrol->value.integer.value[0];
  9632. dai_data->port_config.cdc_dma.data_format = value;
  9633. pr_debug("%s: format = %d\n", __func__, value);
  9634. return 0;
  9635. }
  9636. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  9637. struct snd_ctl_elem_value *ucontrol)
  9638. {
  9639. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  9640. ucontrol->value.integer.value[0] =
  9641. dai_data->port_config.cdc_dma.data_format;
  9642. return 0;
  9643. }
  9644. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  9645. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  9646. msm_dai_q6_cdc_dma_format_get,
  9647. msm_dai_q6_cdc_dma_format_put),
  9648. };
  9649. /* SOC probe for codec DMA interface */
  9650. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  9651. {
  9652. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  9653. int rc = 0;
  9654. if (!dai) {
  9655. pr_err("%s: Invalid params dai\n", __func__);
  9656. return -EINVAL;
  9657. }
  9658. if (!dai->dev) {
  9659. pr_err("%s: Invalid params dai dev\n", __func__);
  9660. return -EINVAL;
  9661. }
  9662. msm_dai_q6_set_dai_id(dai);
  9663. dai_data = dev_get_drvdata(dai->dev);
  9664. switch (dai->id) {
  9665. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  9666. rc = snd_ctl_add(dai->component->card->snd_card,
  9667. snd_ctl_new1(&cdc_dma_config_controls[0],
  9668. dai_data));
  9669. break;
  9670. default:
  9671. break;
  9672. }
  9673. if (rc < 0)
  9674. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  9675. __func__, dai->name);
  9676. if (dai_data->is_island_dai)
  9677. rc = msm_dai_q6_add_island_mx_ctls(
  9678. dai->component->card->snd_card,
  9679. dai->name, dai->id,
  9680. (void *)dai_data);
  9681. rc = msm_dai_q6_dai_add_route(dai);
  9682. return rc;
  9683. }
  9684. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  9685. {
  9686. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9687. dev_get_drvdata(dai->dev);
  9688. int rc = 0;
  9689. /* If AFE port is still up, close it */
  9690. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9691. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  9692. dai->id);
  9693. rc = afe_close(dai->id); /* can block */
  9694. if (rc < 0)
  9695. dev_err(dai->dev, "fail to close AFE port\n");
  9696. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  9697. }
  9698. return rc;
  9699. }
  9700. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  9701. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  9702. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  9703. {
  9704. int rc = 0;
  9705. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9706. dev_get_drvdata(dai->dev);
  9707. unsigned int ch_mask = 0, ch_num = 0;
  9708. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  9709. switch (dai->id) {
  9710. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  9711. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  9712. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  9713. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  9714. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  9715. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  9716. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  9717. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  9718. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  9719. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  9720. if (!rx_ch_mask) {
  9721. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  9722. return -EINVAL;
  9723. }
  9724. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  9725. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  9726. __func__, rx_num_ch);
  9727. return -EINVAL;
  9728. }
  9729. ch_mask = *rx_ch_mask;
  9730. ch_num = rx_num_ch;
  9731. break;
  9732. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  9733. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  9734. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  9735. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  9736. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  9737. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  9738. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  9739. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  9740. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  9741. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  9742. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  9743. if (!tx_ch_mask) {
  9744. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  9745. return -EINVAL;
  9746. }
  9747. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  9748. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  9749. __func__, tx_num_ch);
  9750. return -EINVAL;
  9751. }
  9752. ch_mask = *tx_ch_mask;
  9753. ch_num = tx_num_ch;
  9754. break;
  9755. default:
  9756. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  9757. return -EINVAL;
  9758. }
  9759. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  9760. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  9761. dai->id, ch_num, ch_mask);
  9762. return rc;
  9763. }
  9764. static int msm_dai_q6_cdc_dma_hw_params(
  9765. struct snd_pcm_substream *substream,
  9766. struct snd_pcm_hw_params *params,
  9767. struct snd_soc_dai *dai)
  9768. {
  9769. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9770. dev_get_drvdata(dai->dev);
  9771. switch (params_format(params)) {
  9772. case SNDRV_PCM_FORMAT_S16_LE:
  9773. case SNDRV_PCM_FORMAT_SPECIAL:
  9774. dai_data->port_config.cdc_dma.bit_width = 16;
  9775. break;
  9776. case SNDRV_PCM_FORMAT_S24_LE:
  9777. case SNDRV_PCM_FORMAT_S24_3LE:
  9778. dai_data->port_config.cdc_dma.bit_width = 24;
  9779. break;
  9780. case SNDRV_PCM_FORMAT_S32_LE:
  9781. dai_data->port_config.cdc_dma.bit_width = 32;
  9782. break;
  9783. default:
  9784. dev_err(dai->dev, "%s: format %d\n",
  9785. __func__, params_format(params));
  9786. return -EINVAL;
  9787. }
  9788. dai_data->rate = params_rate(params);
  9789. dai_data->channels = params_channels(params);
  9790. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  9791. AFE_API_VERSION_CODEC_DMA_CONFIG;
  9792. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  9793. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  9794. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  9795. "num_channel %hu sample_rate %d\n", __func__,
  9796. dai_data->port_config.cdc_dma.bit_width,
  9797. dai_data->port_config.cdc_dma.data_format,
  9798. dai_data->port_config.cdc_dma.num_channels,
  9799. dai_data->rate);
  9800. return 0;
  9801. }
  9802. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  9803. struct snd_soc_dai *dai)
  9804. {
  9805. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9806. dev_get_drvdata(dai->dev);
  9807. int rc = 0;
  9808. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9809. if (q6core_get_avcs_api_version_per_service(
  9810. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  9811. /*
  9812. * send island mode config.
  9813. * This should be the first configuration
  9814. */
  9815. rc = afe_send_port_island_mode(dai->id);
  9816. if (rc)
  9817. pr_err("%s: afe send island mode failed %d\n",
  9818. __func__, rc);
  9819. }
  9820. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  9821. (dai_data->port_config.cdc_dma.data_format == 1))
  9822. dai_data->port_config.cdc_dma.data_format =
  9823. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  9824. rc = afe_port_start(dai->id, &dai_data->port_config,
  9825. dai_data->rate);
  9826. if (rc < 0)
  9827. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  9828. dai->id);
  9829. else
  9830. set_bit(STATUS_PORT_STARTED,
  9831. dai_data->status_mask);
  9832. }
  9833. return rc;
  9834. }
  9835. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  9836. struct snd_soc_dai *dai)
  9837. {
  9838. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  9839. int rc = 0;
  9840. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9841. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  9842. dai->id);
  9843. rc = afe_close(dai->id); /* can block */
  9844. if (rc < 0)
  9845. dev_err(dai->dev, "fail to close AFE port\n");
  9846. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  9847. *dai_data->status_mask);
  9848. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  9849. }
  9850. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  9851. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  9852. }
  9853. /* all ports with same WSA requirement can use this digital mute API */
  9854. static int msm_dai_q6_spk_digital_mute(struct snd_soc_dai *dai,
  9855. int mute)
  9856. {
  9857. int port_id = dai->id;
  9858. if (mute)
  9859. afe_get_sp_xt_logging_data(port_id);
  9860. return 0;
  9861. }
  9862. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  9863. .prepare = msm_dai_q6_cdc_dma_prepare,
  9864. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  9865. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  9866. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  9867. };
  9868. static struct snd_soc_dai_ops msm_dai_q6_cdc_wsa_dma_ops = {
  9869. .prepare = msm_dai_q6_cdc_dma_prepare,
  9870. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  9871. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  9872. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  9873. .digital_mute = msm_dai_q6_spk_digital_mute,
  9874. };
  9875. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  9876. {
  9877. .playback = {
  9878. .stream_name = "WSA CDC DMA0 Playback",
  9879. .aif_name = "WSA_CDC_DMA_RX_0",
  9880. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9881. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9882. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9883. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9884. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9885. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9886. SNDRV_PCM_RATE_384000,
  9887. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9888. SNDRV_PCM_FMTBIT_S24_LE |
  9889. SNDRV_PCM_FMTBIT_S24_3LE |
  9890. SNDRV_PCM_FMTBIT_S32_LE,
  9891. .channels_min = 1,
  9892. .channels_max = 4,
  9893. .rate_min = 8000,
  9894. .rate_max = 384000,
  9895. },
  9896. .name = "WSA_CDC_DMA_RX_0",
  9897. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  9898. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  9899. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9900. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9901. },
  9902. {
  9903. .capture = {
  9904. .stream_name = "WSA CDC DMA0 Capture",
  9905. .aif_name = "WSA_CDC_DMA_TX_0",
  9906. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9907. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9908. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9909. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9910. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9911. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9912. SNDRV_PCM_RATE_384000,
  9913. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9914. SNDRV_PCM_FMTBIT_S24_LE |
  9915. SNDRV_PCM_FMTBIT_S24_3LE |
  9916. SNDRV_PCM_FMTBIT_S32_LE,
  9917. .channels_min = 1,
  9918. .channels_max = 4,
  9919. .rate_min = 8000,
  9920. .rate_max = 384000,
  9921. },
  9922. .name = "WSA_CDC_DMA_TX_0",
  9923. .ops = &msm_dai_q6_cdc_dma_ops,
  9924. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  9925. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9926. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9927. },
  9928. {
  9929. .playback = {
  9930. .stream_name = "WSA CDC DMA1 Playback",
  9931. .aif_name = "WSA_CDC_DMA_RX_1",
  9932. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9933. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9934. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9935. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9936. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9937. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9938. SNDRV_PCM_RATE_384000,
  9939. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9940. SNDRV_PCM_FMTBIT_S24_LE |
  9941. SNDRV_PCM_FMTBIT_S24_3LE |
  9942. SNDRV_PCM_FMTBIT_S32_LE,
  9943. .channels_min = 1,
  9944. .channels_max = 2,
  9945. .rate_min = 8000,
  9946. .rate_max = 384000,
  9947. },
  9948. .name = "WSA_CDC_DMA_RX_1",
  9949. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  9950. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  9951. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9952. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9953. },
  9954. {
  9955. .capture = {
  9956. .stream_name = "WSA CDC DMA1 Capture",
  9957. .aif_name = "WSA_CDC_DMA_TX_1",
  9958. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9959. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9960. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9961. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9962. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9963. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9964. SNDRV_PCM_RATE_384000,
  9965. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9966. SNDRV_PCM_FMTBIT_S24_LE |
  9967. SNDRV_PCM_FMTBIT_S24_3LE |
  9968. SNDRV_PCM_FMTBIT_S32_LE,
  9969. .channels_min = 1,
  9970. .channels_max = 2,
  9971. .rate_min = 8000,
  9972. .rate_max = 384000,
  9973. },
  9974. .name = "WSA_CDC_DMA_TX_1",
  9975. .ops = &msm_dai_q6_cdc_dma_ops,
  9976. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  9977. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9978. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9979. },
  9980. {
  9981. .capture = {
  9982. .stream_name = "WSA CDC DMA2 Capture",
  9983. .aif_name = "WSA_CDC_DMA_TX_2",
  9984. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9985. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9986. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9987. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9988. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9989. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9990. SNDRV_PCM_RATE_384000,
  9991. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9992. SNDRV_PCM_FMTBIT_S24_LE |
  9993. SNDRV_PCM_FMTBIT_S24_3LE |
  9994. SNDRV_PCM_FMTBIT_S32_LE,
  9995. .channels_min = 1,
  9996. .channels_max = 1,
  9997. .rate_min = 8000,
  9998. .rate_max = 384000,
  9999. },
  10000. .name = "WSA_CDC_DMA_TX_2",
  10001. .ops = &msm_dai_q6_cdc_dma_ops,
  10002. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  10003. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10004. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10005. },
  10006. {
  10007. .capture = {
  10008. .stream_name = "VA CDC DMA0 Capture",
  10009. .aif_name = "VA_CDC_DMA_TX_0",
  10010. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10011. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10012. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10013. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10014. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10015. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10016. SNDRV_PCM_RATE_384000,
  10017. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10018. SNDRV_PCM_FMTBIT_S24_LE |
  10019. SNDRV_PCM_FMTBIT_S24_3LE,
  10020. .channels_min = 1,
  10021. .channels_max = 8,
  10022. .rate_min = 8000,
  10023. .rate_max = 384000,
  10024. },
  10025. .name = "VA_CDC_DMA_TX_0",
  10026. .ops = &msm_dai_q6_cdc_dma_ops,
  10027. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  10028. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10029. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10030. },
  10031. {
  10032. .capture = {
  10033. .stream_name = "VA CDC DMA1 Capture",
  10034. .aif_name = "VA_CDC_DMA_TX_1",
  10035. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10036. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10037. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10038. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10039. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10040. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10041. SNDRV_PCM_RATE_384000,
  10042. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10043. SNDRV_PCM_FMTBIT_S24_LE |
  10044. SNDRV_PCM_FMTBIT_S24_3LE,
  10045. .channels_min = 1,
  10046. .channels_max = 8,
  10047. .rate_min = 8000,
  10048. .rate_max = 384000,
  10049. },
  10050. .name = "VA_CDC_DMA_TX_1",
  10051. .ops = &msm_dai_q6_cdc_dma_ops,
  10052. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  10053. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10054. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10055. },
  10056. {
  10057. .capture = {
  10058. .stream_name = "VA CDC DMA2 Capture",
  10059. .aif_name = "VA_CDC_DMA_TX_2",
  10060. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10061. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10062. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10063. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10064. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10065. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10066. SNDRV_PCM_RATE_384000,
  10067. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10068. SNDRV_PCM_FMTBIT_S24_LE |
  10069. SNDRV_PCM_FMTBIT_S24_3LE,
  10070. .channels_min = 1,
  10071. .channels_max = 8,
  10072. .rate_min = 8000,
  10073. .rate_max = 384000,
  10074. },
  10075. .name = "VA_CDC_DMA_TX_2",
  10076. .ops = &msm_dai_q6_cdc_dma_ops,
  10077. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_2,
  10078. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10079. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10080. },
  10081. {
  10082. .playback = {
  10083. .stream_name = "RX CDC DMA0 Playback",
  10084. .aif_name = "RX_CDC_DMA_RX_0",
  10085. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10086. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10087. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10088. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10089. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10090. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10091. SNDRV_PCM_RATE_384000,
  10092. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10093. SNDRV_PCM_FMTBIT_S24_LE |
  10094. SNDRV_PCM_FMTBIT_S24_3LE |
  10095. SNDRV_PCM_FMTBIT_S32_LE,
  10096. .channels_min = 1,
  10097. .channels_max = 2,
  10098. .rate_min = 8000,
  10099. .rate_max = 384000,
  10100. },
  10101. .ops = &msm_dai_q6_cdc_dma_ops,
  10102. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  10103. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10104. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10105. },
  10106. {
  10107. .capture = {
  10108. .stream_name = "TX CDC DMA0 Capture",
  10109. .aif_name = "TX_CDC_DMA_TX_0",
  10110. .rates = SNDRV_PCM_RATE_8000 |
  10111. SNDRV_PCM_RATE_16000 |
  10112. SNDRV_PCM_RATE_32000 |
  10113. SNDRV_PCM_RATE_48000 |
  10114. SNDRV_PCM_RATE_96000 |
  10115. SNDRV_PCM_RATE_192000 |
  10116. SNDRV_PCM_RATE_384000,
  10117. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10118. SNDRV_PCM_FMTBIT_S24_LE |
  10119. SNDRV_PCM_FMTBIT_S24_3LE |
  10120. SNDRV_PCM_FMTBIT_S32_LE,
  10121. .channels_min = 1,
  10122. .channels_max = 3,
  10123. .rate_min = 8000,
  10124. .rate_max = 384000,
  10125. },
  10126. .ops = &msm_dai_q6_cdc_dma_ops,
  10127. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  10128. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10129. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10130. },
  10131. {
  10132. .playback = {
  10133. .stream_name = "RX CDC DMA1 Playback",
  10134. .aif_name = "RX_CDC_DMA_RX_1",
  10135. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10136. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10137. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10138. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10139. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10140. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10141. SNDRV_PCM_RATE_384000,
  10142. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10143. SNDRV_PCM_FMTBIT_S24_LE |
  10144. SNDRV_PCM_FMTBIT_S24_3LE |
  10145. SNDRV_PCM_FMTBIT_S32_LE,
  10146. .channels_min = 1,
  10147. .channels_max = 2,
  10148. .rate_min = 8000,
  10149. .rate_max = 384000,
  10150. },
  10151. .ops = &msm_dai_q6_cdc_dma_ops,
  10152. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  10153. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10154. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10155. },
  10156. {
  10157. .capture = {
  10158. .stream_name = "TX CDC DMA1 Capture",
  10159. .aif_name = "TX_CDC_DMA_TX_1",
  10160. .rates = SNDRV_PCM_RATE_8000 |
  10161. SNDRV_PCM_RATE_16000 |
  10162. SNDRV_PCM_RATE_32000 |
  10163. SNDRV_PCM_RATE_48000 |
  10164. SNDRV_PCM_RATE_96000 |
  10165. SNDRV_PCM_RATE_192000 |
  10166. SNDRV_PCM_RATE_384000,
  10167. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10168. SNDRV_PCM_FMTBIT_S24_LE |
  10169. SNDRV_PCM_FMTBIT_S24_3LE |
  10170. SNDRV_PCM_FMTBIT_S32_LE,
  10171. .channels_min = 1,
  10172. .channels_max = 3,
  10173. .rate_min = 8000,
  10174. .rate_max = 384000,
  10175. },
  10176. .ops = &msm_dai_q6_cdc_dma_ops,
  10177. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  10178. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10179. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10180. },
  10181. {
  10182. .playback = {
  10183. .stream_name = "RX CDC DMA2 Playback",
  10184. .aif_name = "RX_CDC_DMA_RX_2",
  10185. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10186. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10187. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10188. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10189. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10190. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10191. SNDRV_PCM_RATE_384000,
  10192. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10193. SNDRV_PCM_FMTBIT_S24_LE |
  10194. SNDRV_PCM_FMTBIT_S24_3LE |
  10195. SNDRV_PCM_FMTBIT_S32_LE,
  10196. .channels_min = 1,
  10197. .channels_max = 1,
  10198. .rate_min = 8000,
  10199. .rate_max = 384000,
  10200. },
  10201. .ops = &msm_dai_q6_cdc_dma_ops,
  10202. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  10203. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10204. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10205. },
  10206. {
  10207. .capture = {
  10208. .stream_name = "TX CDC DMA2 Capture",
  10209. .aif_name = "TX_CDC_DMA_TX_2",
  10210. .rates = SNDRV_PCM_RATE_8000 |
  10211. SNDRV_PCM_RATE_16000 |
  10212. SNDRV_PCM_RATE_32000 |
  10213. SNDRV_PCM_RATE_48000 |
  10214. SNDRV_PCM_RATE_96000 |
  10215. SNDRV_PCM_RATE_192000 |
  10216. SNDRV_PCM_RATE_384000,
  10217. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10218. SNDRV_PCM_FMTBIT_S24_LE |
  10219. SNDRV_PCM_FMTBIT_S24_3LE |
  10220. SNDRV_PCM_FMTBIT_S32_LE,
  10221. .channels_min = 1,
  10222. .channels_max = 4,
  10223. .rate_min = 8000,
  10224. .rate_max = 384000,
  10225. },
  10226. .ops = &msm_dai_q6_cdc_dma_ops,
  10227. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  10228. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10229. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10230. }, {
  10231. .playback = {
  10232. .stream_name = "RX CDC DMA3 Playback",
  10233. .aif_name = "RX_CDC_DMA_RX_3",
  10234. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10235. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10236. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10237. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10238. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10239. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10240. SNDRV_PCM_RATE_384000,
  10241. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10242. SNDRV_PCM_FMTBIT_S24_LE |
  10243. SNDRV_PCM_FMTBIT_S24_3LE |
  10244. SNDRV_PCM_FMTBIT_S32_LE,
  10245. .channels_min = 1,
  10246. .channels_max = 1,
  10247. .rate_min = 8000,
  10248. .rate_max = 384000,
  10249. },
  10250. .ops = &msm_dai_q6_cdc_dma_ops,
  10251. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  10252. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10253. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10254. },
  10255. {
  10256. .capture = {
  10257. .stream_name = "TX CDC DMA3 Capture",
  10258. .aif_name = "TX_CDC_DMA_TX_3",
  10259. .rates = SNDRV_PCM_RATE_8000 |
  10260. SNDRV_PCM_RATE_16000 |
  10261. SNDRV_PCM_RATE_32000 |
  10262. SNDRV_PCM_RATE_48000 |
  10263. SNDRV_PCM_RATE_96000 |
  10264. SNDRV_PCM_RATE_192000 |
  10265. SNDRV_PCM_RATE_384000,
  10266. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10267. SNDRV_PCM_FMTBIT_S24_LE |
  10268. SNDRV_PCM_FMTBIT_S24_3LE |
  10269. SNDRV_PCM_FMTBIT_S32_LE,
  10270. .channels_min = 1,
  10271. .channels_max = 8,
  10272. .rate_min = 8000,
  10273. .rate_max = 384000,
  10274. },
  10275. .ops = &msm_dai_q6_cdc_dma_ops,
  10276. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  10277. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10278. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10279. },
  10280. {
  10281. .playback = {
  10282. .stream_name = "RX CDC DMA4 Playback",
  10283. .aif_name = "RX_CDC_DMA_RX_4",
  10284. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10285. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10286. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10287. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10288. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10289. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10290. SNDRV_PCM_RATE_384000,
  10291. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10292. SNDRV_PCM_FMTBIT_S24_LE |
  10293. SNDRV_PCM_FMTBIT_S24_3LE |
  10294. SNDRV_PCM_FMTBIT_S32_LE,
  10295. .channels_min = 1,
  10296. .channels_max = 6,
  10297. .rate_min = 8000,
  10298. .rate_max = 384000,
  10299. },
  10300. .ops = &msm_dai_q6_cdc_dma_ops,
  10301. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  10302. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10303. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10304. },
  10305. {
  10306. .capture = {
  10307. .stream_name = "TX CDC DMA4 Capture",
  10308. .aif_name = "TX_CDC_DMA_TX_4",
  10309. .rates = SNDRV_PCM_RATE_8000 |
  10310. SNDRV_PCM_RATE_16000 |
  10311. SNDRV_PCM_RATE_32000 |
  10312. SNDRV_PCM_RATE_48000 |
  10313. SNDRV_PCM_RATE_96000 |
  10314. SNDRV_PCM_RATE_192000 |
  10315. SNDRV_PCM_RATE_384000,
  10316. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10317. SNDRV_PCM_FMTBIT_S24_LE |
  10318. SNDRV_PCM_FMTBIT_S24_3LE |
  10319. SNDRV_PCM_FMTBIT_S32_LE,
  10320. .channels_min = 1,
  10321. .channels_max = 8,
  10322. .rate_min = 8000,
  10323. .rate_max = 384000,
  10324. },
  10325. .ops = &msm_dai_q6_cdc_dma_ops,
  10326. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  10327. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10328. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10329. },
  10330. {
  10331. .playback = {
  10332. .stream_name = "RX CDC DMA5 Playback",
  10333. .aif_name = "RX_CDC_DMA_RX_5",
  10334. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10335. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10336. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10337. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10338. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10339. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10340. SNDRV_PCM_RATE_384000,
  10341. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10342. SNDRV_PCM_FMTBIT_S24_LE |
  10343. SNDRV_PCM_FMTBIT_S24_3LE |
  10344. SNDRV_PCM_FMTBIT_S32_LE,
  10345. .channels_min = 1,
  10346. .channels_max = 1,
  10347. .rate_min = 8000,
  10348. .rate_max = 384000,
  10349. },
  10350. .ops = &msm_dai_q6_cdc_dma_ops,
  10351. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  10352. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10353. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10354. },
  10355. {
  10356. .capture = {
  10357. .stream_name = "TX CDC DMA5 Capture",
  10358. .aif_name = "TX_CDC_DMA_TX_5",
  10359. .rates = SNDRV_PCM_RATE_8000 |
  10360. SNDRV_PCM_RATE_16000 |
  10361. SNDRV_PCM_RATE_32000 |
  10362. SNDRV_PCM_RATE_48000 |
  10363. SNDRV_PCM_RATE_96000 |
  10364. SNDRV_PCM_RATE_192000 |
  10365. SNDRV_PCM_RATE_384000,
  10366. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10367. SNDRV_PCM_FMTBIT_S24_LE |
  10368. SNDRV_PCM_FMTBIT_S24_3LE |
  10369. SNDRV_PCM_FMTBIT_S32_LE,
  10370. .channels_min = 1,
  10371. .channels_max = 4,
  10372. .rate_min = 8000,
  10373. .rate_max = 384000,
  10374. },
  10375. .ops = &msm_dai_q6_cdc_dma_ops,
  10376. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  10377. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10378. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10379. },
  10380. {
  10381. .playback = {
  10382. .stream_name = "RX CDC DMA6 Playback",
  10383. .aif_name = "RX_CDC_DMA_RX_6",
  10384. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10385. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10386. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10387. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10388. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10389. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10390. SNDRV_PCM_RATE_384000,
  10391. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10392. SNDRV_PCM_FMTBIT_S24_LE |
  10393. SNDRV_PCM_FMTBIT_S24_3LE |
  10394. SNDRV_PCM_FMTBIT_S32_LE,
  10395. .channels_min = 1,
  10396. .channels_max = 4,
  10397. .rate_min = 8000,
  10398. .rate_max = 384000,
  10399. },
  10400. .ops = &msm_dai_q6_cdc_dma_ops,
  10401. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  10402. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10403. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10404. },
  10405. {
  10406. .playback = {
  10407. .stream_name = "RX CDC DMA7 Playback",
  10408. .aif_name = "RX_CDC_DMA_RX_7",
  10409. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10410. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10411. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10412. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10413. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10414. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10415. SNDRV_PCM_RATE_384000,
  10416. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10417. SNDRV_PCM_FMTBIT_S24_LE |
  10418. SNDRV_PCM_FMTBIT_S24_3LE |
  10419. SNDRV_PCM_FMTBIT_S32_LE,
  10420. .channels_min = 1,
  10421. .channels_max = 2,
  10422. .rate_min = 8000,
  10423. .rate_max = 384000,
  10424. },
  10425. .ops = &msm_dai_q6_cdc_dma_ops,
  10426. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  10427. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10428. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10429. },
  10430. };
  10431. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  10432. .name = "msm-dai-cdc-dma-dev",
  10433. };
  10434. /* DT related probe for each codec DMA interface device */
  10435. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  10436. {
  10437. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  10438. u32 cdc_dma_id = 0;
  10439. int i;
  10440. int rc = 0;
  10441. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  10442. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  10443. &cdc_dma_id);
  10444. if (rc) {
  10445. dev_err(&pdev->dev,
  10446. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  10447. return rc;
  10448. }
  10449. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  10450. dev_name(&pdev->dev), cdc_dma_id);
  10451. pdev->id = cdc_dma_id;
  10452. dai_data = devm_kzalloc(&pdev->dev,
  10453. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  10454. GFP_KERNEL);
  10455. if (!dai_data)
  10456. return -ENOMEM;
  10457. rc = of_property_read_u32(pdev->dev.of_node,
  10458. "qcom,msm-dai-is-island-supported",
  10459. &dai_data->is_island_dai);
  10460. if (rc)
  10461. dev_dbg(&pdev->dev, "island supported entry not found\n");
  10462. dev_set_drvdata(&pdev->dev, dai_data);
  10463. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  10464. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  10465. return snd_soc_register_component(&pdev->dev,
  10466. &msm_q6_cdc_dma_dai_component,
  10467. &msm_dai_q6_cdc_dma_dai[i], 1);
  10468. }
  10469. }
  10470. return -ENODEV;
  10471. }
  10472. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  10473. {
  10474. snd_soc_unregister_component(&pdev->dev);
  10475. return 0;
  10476. }
  10477. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  10478. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  10479. { }
  10480. };
  10481. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  10482. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  10483. .probe = msm_dai_q6_cdc_dma_dev_probe,
  10484. .remove = msm_dai_q6_cdc_dma_dev_remove,
  10485. .driver = {
  10486. .name = "msm-dai-cdc-dma-dev",
  10487. .owner = THIS_MODULE,
  10488. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  10489. },
  10490. };
  10491. /* DT related probe for codec DMA interface device group */
  10492. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  10493. {
  10494. int rc;
  10495. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  10496. if (rc) {
  10497. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  10498. __func__, rc);
  10499. } else
  10500. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  10501. return rc;
  10502. }
  10503. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  10504. {
  10505. of_platform_depopulate(&pdev->dev);
  10506. return 0;
  10507. }
  10508. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  10509. { .compatible = "qcom,msm-dai-cdc-dma", },
  10510. { }
  10511. };
  10512. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  10513. static struct platform_driver msm_dai_cdc_dma_q6 = {
  10514. .probe = msm_dai_cdc_dma_q6_probe,
  10515. .remove = msm_dai_cdc_dma_q6_remove,
  10516. .driver = {
  10517. .name = "msm-dai-cdc-dma",
  10518. .owner = THIS_MODULE,
  10519. .of_match_table = msm_dai_cdc_dma_dt_match,
  10520. },
  10521. };
  10522. int __init msm_dai_q6_init(void)
  10523. {
  10524. int rc;
  10525. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  10526. if (rc) {
  10527. pr_err("%s: fail to register auxpcm dev driver", __func__);
  10528. goto fail;
  10529. }
  10530. rc = platform_driver_register(&msm_dai_q6);
  10531. if (rc) {
  10532. pr_err("%s: fail to register dai q6 driver", __func__);
  10533. goto dai_q6_fail;
  10534. }
  10535. rc = platform_driver_register(&msm_dai_q6_dev);
  10536. if (rc) {
  10537. pr_err("%s: fail to register dai q6 dev driver", __func__);
  10538. goto dai_q6_dev_fail;
  10539. }
  10540. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  10541. if (rc) {
  10542. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  10543. goto dai_q6_mi2s_drv_fail;
  10544. }
  10545. rc = platform_driver_register(&msm_dai_mi2s_q6);
  10546. if (rc) {
  10547. pr_err("%s: fail to register dai MI2S\n", __func__);
  10548. goto dai_mi2s_q6_fail;
  10549. }
  10550. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  10551. if (rc) {
  10552. pr_err("%s: fail to register dai SPDIF\n", __func__);
  10553. goto dai_spdif_q6_fail;
  10554. }
  10555. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  10556. if (rc) {
  10557. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  10558. goto dai_q6_tdm_drv_fail;
  10559. }
  10560. rc = platform_driver_register(&msm_dai_tdm_q6);
  10561. if (rc) {
  10562. pr_err("%s: fail to register dai TDM\n", __func__);
  10563. goto dai_tdm_q6_fail;
  10564. }
  10565. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  10566. if (rc) {
  10567. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  10568. goto dai_cdc_dma_q6_dev_fail;
  10569. }
  10570. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  10571. if (rc) {
  10572. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  10573. goto dai_cdc_dma_q6_fail;
  10574. }
  10575. return rc;
  10576. dai_cdc_dma_q6_fail:
  10577. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  10578. dai_cdc_dma_q6_dev_fail:
  10579. platform_driver_unregister(&msm_dai_tdm_q6);
  10580. dai_tdm_q6_fail:
  10581. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  10582. dai_q6_tdm_drv_fail:
  10583. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  10584. dai_spdif_q6_fail:
  10585. platform_driver_unregister(&msm_dai_mi2s_q6);
  10586. dai_mi2s_q6_fail:
  10587. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  10588. dai_q6_mi2s_drv_fail:
  10589. platform_driver_unregister(&msm_dai_q6_dev);
  10590. dai_q6_dev_fail:
  10591. platform_driver_unregister(&msm_dai_q6);
  10592. dai_q6_fail:
  10593. platform_driver_unregister(&msm_auxpcm_dev_driver);
  10594. fail:
  10595. return rc;
  10596. }
  10597. void msm_dai_q6_exit(void)
  10598. {
  10599. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  10600. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  10601. platform_driver_unregister(&msm_dai_tdm_q6);
  10602. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  10603. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  10604. platform_driver_unregister(&msm_dai_mi2s_q6);
  10605. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  10606. platform_driver_unregister(&msm_dai_q6_dev);
  10607. platform_driver_unregister(&msm_dai_q6);
  10608. platform_driver_unregister(&msm_auxpcm_dev_driver);
  10609. }
  10610. /* Module information */
  10611. MODULE_DESCRIPTION("MSM DSP DAI driver");
  10612. MODULE_LICENSE("GPL v2");