dp_panel.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DP_PANEL_H_
  6. #define _DP_PANEL_H_
  7. #include <drm/sde_drm.h>
  8. #include "dp_aux.h"
  9. #include "dp_link.h"
  10. #include "sde_edid_parser.h"
  11. #include "sde_connector.h"
  12. #include "msm_drv.h"
  13. #define DP_RECEIVER_DSC_CAP_SIZE 15
  14. #define DP_RECEIVER_FEC_STATUS_SIZE 3
  15. #define DP_RECEIVER_EXT_CAP_SIZE 4
  16. /*
  17. * A source initiated power down flag is set
  18. * when the DP is powered off while physical
  19. * DP cable is still connected i.e. without
  20. * HPD or not initiated by sink like HPD_IRQ.
  21. * This can happen if framework reboots or
  22. * device suspends.
  23. */
  24. #define DP_PANEL_SRC_INITIATED_POWER_DOWN BIT(0)
  25. #define DP_EXT_REC_CAP_FIELD BIT(7)
  26. enum dp_lane_count {
  27. DP_LANE_COUNT_1 = 1,
  28. DP_LANE_COUNT_2 = 2,
  29. DP_LANE_COUNT_4 = 4,
  30. };
  31. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  32. struct dp_panel_info {
  33. u32 h_active;
  34. u32 v_active;
  35. u32 h_back_porch;
  36. u32 h_front_porch;
  37. u32 h_sync_width;
  38. u32 h_active_low;
  39. u32 v_back_porch;
  40. u32 v_front_porch;
  41. u32 v_sync_width;
  42. u32 v_active_low;
  43. u32 h_skew;
  44. u32 refresh_rate;
  45. u32 pixel_clk_khz;
  46. u32 bpp;
  47. bool widebus_en;
  48. struct msm_compression_info comp_info;
  49. s64 dsc_overhead_fp;
  50. };
  51. struct dp_display_mode {
  52. struct dp_panel_info timing;
  53. u32 capabilities;
  54. s64 fec_overhead_fp;
  55. s64 dsc_overhead_fp;
  56. };
  57. struct dp_panel;
  58. struct dp_panel_in {
  59. struct device *dev;
  60. struct dp_aux *aux;
  61. struct dp_link *link;
  62. struct dp_catalog_panel *catalog;
  63. struct drm_connector *connector;
  64. struct dp_panel *base_panel;
  65. struct dp_parser *parser;
  66. };
  67. struct dp_dsc_caps {
  68. bool dsc_capable;
  69. u8 version;
  70. bool block_pred_en;
  71. u8 color_depth;
  72. };
  73. struct dp_audio;
  74. #define DP_PANEL_CAPS_DSC BIT(0)
  75. struct dp_panel {
  76. /* dpcd raw data */
  77. u8 dpcd[DP_RECEIVER_CAP_SIZE + DP_RECEIVER_EXT_CAP_SIZE + 1];
  78. u8 ds_ports[DP_MAX_DOWNSTREAM_PORTS];
  79. u8 dsc_dpcd[DP_RECEIVER_DSC_CAP_SIZE + 1];
  80. u8 fec_dpcd;
  81. u8 fec_sts_dpcd[DP_RECEIVER_FEC_STATUS_SIZE + 1];
  82. struct drm_dp_link link_info;
  83. struct sde_edid_ctrl *edid_ctrl;
  84. struct dp_panel_info pinfo;
  85. bool video_test;
  86. bool spd_enabled;
  87. u32 vic;
  88. u32 max_pclk_khz;
  89. s64 mst_target_sc;
  90. /* debug */
  91. u32 max_bw_code;
  92. u32 lane_count;
  93. u32 link_bw_code;
  94. /* By default, stream_id is assigned to DP_INVALID_STREAM.
  95. * Client sets the stream id value using set_stream_id interface.
  96. */
  97. enum dp_stream_id stream_id;
  98. int vcpi;
  99. u32 channel_start_slot;
  100. u32 channel_total_slots;
  101. u32 pbn;
  102. u32 tot_dsc_blks_in_use;
  103. /* DRM connector assosiated with this panel */
  104. struct drm_connector *connector;
  105. struct dp_audio *audio;
  106. bool audio_supported;
  107. struct dp_dsc_caps sink_dsc_caps;
  108. bool dsc_feature_enable;
  109. bool fec_feature_enable;
  110. bool dsc_en;
  111. bool fec_en;
  112. bool widebus_en;
  113. bool mst_state;
  114. s64 fec_overhead_fp;
  115. int (*init)(struct dp_panel *dp_panel);
  116. int (*deinit)(struct dp_panel *dp_panel, u32 flags);
  117. int (*hw_cfg)(struct dp_panel *dp_panel, bool enable);
  118. int (*read_sink_caps)(struct dp_panel *dp_panel,
  119. struct drm_connector *connector, bool multi_func);
  120. u32 (*get_mode_bpp)(struct dp_panel *dp_panel, u32 mode_max_bpp,
  121. u32 mode_pclk_khz);
  122. int (*get_modes)(struct dp_panel *dp_panel,
  123. struct drm_connector *connector, struct dp_display_mode *mode);
  124. void (*handle_sink_request)(struct dp_panel *dp_panel);
  125. int (*set_edid)(struct dp_panel *dp_panel, u8 *edid);
  126. int (*set_dpcd)(struct dp_panel *dp_panel, u8 *dpcd);
  127. int (*setup_hdr)(struct dp_panel *dp_panel,
  128. struct drm_msm_ext_hdr_metadata *hdr_meta,
  129. bool dhdr_update, u64 core_clk_rate, bool flush);
  130. int (*set_colorspace)(struct dp_panel *dp_panel,
  131. u32 colorspace);
  132. void (*tpg_config)(struct dp_panel *dp_panel, bool enable);
  133. int (*spd_config)(struct dp_panel *dp_panel);
  134. bool (*hdr_supported)(struct dp_panel *dp_panel);
  135. int (*set_stream_info)(struct dp_panel *dp_panel,
  136. enum dp_stream_id stream_id, u32 ch_start_slot,
  137. u32 ch_tot_slots, u32 pbn, int vcpi);
  138. int (*read_sink_status)(struct dp_panel *dp_panel, u8 *sts, u32 size);
  139. int (*update_edid)(struct dp_panel *dp_panel, struct edid *edid);
  140. bool (*read_mst_cap)(struct dp_panel *dp_panel);
  141. void (*convert_to_dp_mode)(struct dp_panel *dp_panel,
  142. const struct drm_display_mode *drm_mode,
  143. struct dp_display_mode *dp_mode);
  144. void (*update_pps)(struct dp_panel *dp_panel, char *pps_cmd);
  145. };
  146. struct dp_tu_calc_input {
  147. u64 lclk; /* 162, 270, 540 and 810 */
  148. u64 pclk_khz; /* in KHz */
  149. u64 hactive; /* active h-width */
  150. u64 hporch; /* bp + fp + pulse */
  151. int nlanes; /* no.of.lanes */
  152. int bpp; /* bits */
  153. int pixel_enc; /* 444, 420, 422 */
  154. int dsc_en; /* dsc on/off */
  155. int async_en; /* async mode */
  156. int fec_en; /* fec */
  157. int compress_ratio; /* 2:1 = 200, 3:1 = 300, 3.75:1 = 375 */
  158. int num_of_dsc_slices; /* number of slices per line */
  159. };
  160. struct dp_vc_tu_mapping_table {
  161. u32 vic;
  162. u8 lanes;
  163. u8 lrate; /* DP_LINK_RATE -> 162(6), 270(10), 540(20), 810 (30) */
  164. u8 bpp;
  165. u32 valid_boundary_link;
  166. u32 delay_start_link;
  167. bool boundary_moderation_en;
  168. u32 valid_lower_boundary_link;
  169. u32 upper_boundary_count;
  170. u32 lower_boundary_count;
  171. u32 tu_size_minus1;
  172. };
  173. /**
  174. * is_link_rate_valid() - validates the link rate
  175. * @lane_rate: link rate requested by the sink
  176. *
  177. * Returns true if the requested link rate is supported.
  178. */
  179. static inline bool is_link_rate_valid(u32 bw_code)
  180. {
  181. return ((bw_code == DP_LINK_BW_1_62) ||
  182. (bw_code == DP_LINK_BW_2_7) ||
  183. (bw_code == DP_LINK_BW_5_4) ||
  184. (bw_code == DP_LINK_BW_8_1));
  185. }
  186. /**
  187. * dp_link_is_lane_count_valid() - validates the lane count
  188. * @lane_count: lane count requested by the sink
  189. *
  190. * Returns true if the requested lane count is supported.
  191. */
  192. static inline bool is_lane_count_valid(u32 lane_count)
  193. {
  194. return (lane_count == DP_LANE_COUNT_1) ||
  195. (lane_count == DP_LANE_COUNT_2) ||
  196. (lane_count == DP_LANE_COUNT_4);
  197. }
  198. struct dp_panel *dp_panel_get(struct dp_panel_in *in);
  199. void dp_panel_put(struct dp_panel *dp_panel);
  200. void dp_panel_calc_tu_test(struct dp_tu_calc_input *in,
  201. struct dp_vc_tu_mapping_table *tu_table);
  202. #endif /* _DP_PANEL_H_ */