lpass-cdc-tx-macro.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/clk.h>
  8. #include <linux/io.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "lpass-cdc.h"
  17. #include "lpass-cdc-registers.h"
  18. #include "lpass-cdc-clk-rsc.h"
  19. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  20. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  21. #define NUM_DECIMATORS 8
  22. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  34. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET \
  35. (LPASS_CDC_TX1_TX_PATH_CTL - LPASS_CDC_TX0_TX_PATH_CTL)
  36. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  38. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  40. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  41. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  42. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  43. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  44. module_param(tx_unmute_delay, int, 0664);
  45. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  46. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  47. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  48. struct snd_pcm_hw_params *params,
  49. struct snd_soc_dai *dai);
  50. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  51. unsigned int *tx_num, unsigned int *tx_slot,
  52. unsigned int *rx_num, unsigned int *rx_slot);
  53. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  54. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  55. enum {
  56. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  57. LPASS_CDC_TX_MACRO_AIF1_CAP,
  58. LPASS_CDC_TX_MACRO_AIF2_CAP,
  59. LPASS_CDC_TX_MACRO_AIF3_CAP,
  60. LPASS_CDC_TX_MACRO_MAX_DAIS
  61. };
  62. enum {
  63. LPASS_CDC_TX_MACRO_DEC0,
  64. LPASS_CDC_TX_MACRO_DEC1,
  65. LPASS_CDC_TX_MACRO_DEC2,
  66. LPASS_CDC_TX_MACRO_DEC3,
  67. LPASS_CDC_TX_MACRO_DEC4,
  68. LPASS_CDC_TX_MACRO_DEC5,
  69. LPASS_CDC_TX_MACRO_DEC6,
  70. LPASS_CDC_TX_MACRO_DEC7,
  71. LPASS_CDC_TX_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  78. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  79. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. ANC_FB_TUNE1
  85. };
  86. enum {
  87. TX_MCLK,
  88. VA_MCLK,
  89. };
  90. struct lpass_cdc_tx_macro_reg_mask_val {
  91. u16 reg;
  92. u8 mask;
  93. u8 val;
  94. };
  95. struct tx_mute_work {
  96. struct lpass_cdc_tx_macro_priv *tx_priv;
  97. u32 decimator;
  98. struct delayed_work dwork;
  99. };
  100. struct hpf_work {
  101. struct lpass_cdc_tx_macro_priv *tx_priv;
  102. u8 decimator;
  103. u8 hpf_cut_off_freq;
  104. struct delayed_work dwork;
  105. };
  106. struct lpass_cdc_tx_macro_priv {
  107. struct device *dev;
  108. bool dec_active[NUM_DECIMATORS];
  109. int tx_mclk_users;
  110. bool dapm_mclk_enable;
  111. struct mutex mclk_lock;
  112. struct mutex wlock;
  113. struct snd_soc_component *component;
  114. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  115. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  116. u16 dmic_clk_div;
  117. u32 version;
  118. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  119. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  120. char __iomem *tx_io_base;
  121. struct platform_device *pdev_child_devices
  122. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  123. int child_count;
  124. bool bcs_enable;
  125. int dec_mode[NUM_DECIMATORS];
  126. int bcs_ch;
  127. bool bcs_clk_en;
  128. bool hs_slow_insert_complete;
  129. int pcm_rate[NUM_DECIMATORS];
  130. bool swr_dmic_enable;
  131. int wlock_holders;
  132. };
  133. static int lpass_cdc_tx_macro_wake_enable(struct lpass_cdc_tx_macro_priv *tx_priv,
  134. bool wake_enable)
  135. {
  136. int ret = 0;
  137. mutex_lock(&tx_priv->wlock);
  138. if (wake_enable) {
  139. if (tx_priv->wlock_holders++ == 0) {
  140. dev_dbg(tx_priv->dev, "%s: pm wake\n", __func__);
  141. pm_stay_awake(tx_priv->dev);
  142. }
  143. } else {
  144. if (--tx_priv->wlock_holders == 0) {
  145. dev_dbg(tx_priv->dev, "%s: pm release\n", __func__);
  146. pm_relax(tx_priv->dev);
  147. }
  148. if (tx_priv->wlock_holders < 0)
  149. tx_priv->wlock_holders = 0;
  150. }
  151. mutex_unlock(&tx_priv->wlock);
  152. return ret;
  153. }
  154. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  155. struct device **tx_dev,
  156. struct lpass_cdc_tx_macro_priv **tx_priv,
  157. const char *func_name)
  158. {
  159. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  160. if (!(*tx_dev)) {
  161. dev_err_ratelimited(component->dev,
  162. "%s: null device for macro!\n", func_name);
  163. return false;
  164. }
  165. *tx_priv = dev_get_drvdata((*tx_dev));
  166. if (!(*tx_priv)) {
  167. dev_err_ratelimited(component->dev,
  168. "%s: priv is null for macro!\n", func_name);
  169. return false;
  170. }
  171. if (!(*tx_priv)->component) {
  172. dev_err_ratelimited(component->dev,
  173. "%s: tx_priv->component not initialized!\n", func_name);
  174. return false;
  175. }
  176. return true;
  177. }
  178. static int lpass_cdc_tx_macro_mclk_enable(
  179. struct lpass_cdc_tx_macro_priv *tx_priv,
  180. bool mclk_enable)
  181. {
  182. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  183. int ret = 0;
  184. if (regmap == NULL) {
  185. dev_err_ratelimited(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  186. return -EINVAL;
  187. }
  188. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  189. __func__, mclk_enable, tx_priv->tx_mclk_users);
  190. mutex_lock(&tx_priv->mclk_lock);
  191. if (mclk_enable) {
  192. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  193. TX_CORE_CLK,
  194. TX_CORE_CLK,
  195. true);
  196. if (ret < 0) {
  197. dev_err_ratelimited(tx_priv->dev,
  198. "%s: request clock enable failed\n",
  199. __func__);
  200. goto exit;
  201. }
  202. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  203. true);
  204. regcache_mark_dirty(regmap);
  205. regcache_sync_region(regmap,
  206. TX_START_OFFSET,
  207. TX_MAX_OFFSET);
  208. if (tx_priv->tx_mclk_users == 0) {
  209. regmap_update_bits(regmap,
  210. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  211. 0x01, 0x01);
  212. regmap_update_bits(regmap,
  213. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  214. 0x01, 0x01);
  215. }
  216. tx_priv->tx_mclk_users++;
  217. } else {
  218. if (tx_priv->tx_mclk_users <= 0) {
  219. dev_err_ratelimited(tx_priv->dev, "%s: clock already disabled\n",
  220. __func__);
  221. tx_priv->tx_mclk_users = 0;
  222. goto exit;
  223. }
  224. tx_priv->tx_mclk_users--;
  225. if (tx_priv->tx_mclk_users == 0) {
  226. regmap_update_bits(regmap,
  227. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  228. 0x01, 0x00);
  229. regmap_update_bits(regmap,
  230. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  231. 0x01, 0x00);
  232. }
  233. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  234. false);
  235. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  236. TX_CORE_CLK,
  237. TX_CORE_CLK,
  238. false);
  239. }
  240. exit:
  241. mutex_unlock(&tx_priv->mclk_lock);
  242. return ret;
  243. }
  244. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  245. bool enable)
  246. {
  247. struct device *tx_dev = NULL;
  248. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  249. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  250. return -EINVAL;
  251. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  252. }
  253. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  254. struct snd_kcontrol *kcontrol, int event)
  255. {
  256. struct snd_soc_component *component =
  257. snd_soc_dapm_to_component(w->dapm);
  258. int ret = 0;
  259. struct device *tx_dev = NULL;
  260. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  261. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  262. return -EINVAL;
  263. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  264. switch (event) {
  265. case SND_SOC_DAPM_PRE_PMU:
  266. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  267. if (ret)
  268. tx_priv->dapm_mclk_enable = false;
  269. else
  270. tx_priv->dapm_mclk_enable = true;
  271. break;
  272. case SND_SOC_DAPM_POST_PMD:
  273. if (tx_priv->dapm_mclk_enable)
  274. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  275. break;
  276. default:
  277. dev_err_ratelimited(tx_priv->dev,
  278. "%s: invalid DAPM event %d\n", __func__, event);
  279. ret = -EINVAL;
  280. }
  281. return ret;
  282. }
  283. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  284. u16 event, u32 data)
  285. {
  286. struct device *tx_dev = NULL;
  287. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  288. int ret = 0;
  289. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  290. return -EINVAL;
  291. switch (event) {
  292. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  293. trace_printk("%s, enter SSR down\n", __func__);
  294. if ((!pm_runtime_enabled(tx_dev) ||
  295. !pm_runtime_suspended(tx_dev))) {
  296. ret = lpass_cdc_runtime_suspend(tx_dev);
  297. if (!ret) {
  298. pm_runtime_disable(tx_dev);
  299. pm_runtime_set_suspended(tx_dev);
  300. pm_runtime_enable(tx_dev);
  301. }
  302. }
  303. break;
  304. case LPASS_CDC_MACRO_EVT_SSR_UP:
  305. trace_printk("%s, enter SSR up\n", __func__);
  306. break;
  307. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  308. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  309. break;
  310. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  311. if (tx_priv->bcs_clk_en)
  312. snd_soc_component_update_bits(component,
  313. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  314. if (data)
  315. tx_priv->hs_slow_insert_complete = true;
  316. else
  317. tx_priv->hs_slow_insert_complete = false;
  318. break;
  319. default:
  320. pr_debug("%s Invalid Event\n", __func__);
  321. break;
  322. }
  323. return 0;
  324. }
  325. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  326. {
  327. u16 adc_mux_reg = 0;
  328. bool ret = false;
  329. struct device *tx_dev = NULL;
  330. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  331. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  332. return ret;
  333. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  334. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  335. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  336. if (!tx_priv->swr_dmic_enable)
  337. return true;
  338. }
  339. return ret;
  340. }
  341. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  342. {
  343. struct delayed_work *hpf_delayed_work = NULL;
  344. struct hpf_work *hpf_work = NULL;
  345. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  346. struct snd_soc_component *component = NULL;
  347. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  348. u8 hpf_cut_off_freq = 0;
  349. u16 adc_reg = 0, adc_n = 0;
  350. hpf_delayed_work = to_delayed_work(work);
  351. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  352. tx_priv = hpf_work->tx_priv;
  353. component = tx_priv->component;
  354. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  355. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  356. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  357. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  358. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  359. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  360. __func__, hpf_work->decimator, hpf_cut_off_freq);
  361. if (is_amic_enabled(component, hpf_work->decimator)) {
  362. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  363. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  364. adc_n = snd_soc_component_read(component, adc_reg) &
  365. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  366. /* analog mic clear TX hold */
  367. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  368. snd_soc_component_update_bits(component,
  369. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  370. hpf_cut_off_freq << 5);
  371. snd_soc_component_update_bits(component, hpf_gate_reg,
  372. 0x03, 0x02);
  373. /* Add delay between toggle hpf gate based on sample rate */
  374. switch (tx_priv->pcm_rate[hpf_work->decimator]) {
  375. case 0:
  376. usleep_range(125, 130);
  377. break;
  378. case 1:
  379. usleep_range(62, 65);
  380. break;
  381. case 3:
  382. usleep_range(31, 32);
  383. break;
  384. case 4:
  385. usleep_range(20, 21);
  386. break;
  387. case 5:
  388. usleep_range(10, 11);
  389. break;
  390. case 6:
  391. usleep_range(5, 6);
  392. break;
  393. default:
  394. usleep_range(125, 130);
  395. }
  396. snd_soc_component_update_bits(component, hpf_gate_reg,
  397. 0x03, 0x01);
  398. } else {
  399. snd_soc_component_update_bits(component,
  400. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  401. hpf_cut_off_freq << 5);
  402. snd_soc_component_update_bits(component, hpf_gate_reg,
  403. 0x02, 0x02);
  404. /* Minimum 1 clk cycle delay is required as per HW spec */
  405. usleep_range(1000, 1010);
  406. snd_soc_component_update_bits(component, hpf_gate_reg,
  407. 0x02, 0x00);
  408. }
  409. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  410. }
  411. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  412. {
  413. struct tx_mute_work *tx_mute_dwork = NULL;
  414. struct snd_soc_component *component = NULL;
  415. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  416. struct delayed_work *delayed_work = NULL;
  417. u16 tx_vol_ctl_reg = 0;
  418. u8 decimator = 0;
  419. delayed_work = to_delayed_work(work);
  420. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  421. tx_priv = tx_mute_dwork->tx_priv;
  422. component = tx_priv->component;
  423. decimator = tx_mute_dwork->decimator;
  424. tx_vol_ctl_reg =
  425. LPASS_CDC_TX0_TX_PATH_CTL +
  426. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  427. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  428. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  429. __func__, decimator);
  430. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  431. }
  432. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  433. struct snd_ctl_elem_value *ucontrol)
  434. {
  435. struct snd_soc_dapm_widget *widget =
  436. snd_soc_dapm_kcontrol_widget(kcontrol);
  437. struct snd_soc_component *component =
  438. snd_soc_dapm_to_component(widget->dapm);
  439. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  440. unsigned int val = 0;
  441. u16 mic_sel_reg = 0;
  442. u16 dmic_clk_reg = 0;
  443. struct device *tx_dev = NULL;
  444. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  445. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  446. return -EINVAL;
  447. val = ucontrol->value.enumerated.item[0];
  448. if (val > e->items - 1)
  449. return -EINVAL;
  450. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  451. widget->name, val);
  452. switch (e->reg) {
  453. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  454. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  455. break;
  456. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  457. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  458. break;
  459. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  460. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  461. break;
  462. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  463. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  464. break;
  465. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  466. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  467. break;
  468. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  469. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  470. break;
  471. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  472. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  473. break;
  474. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  475. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  476. break;
  477. default:
  478. dev_err_ratelimited(component->dev, "%s: e->reg: 0x%x not expected\n",
  479. __func__, e->reg);
  480. return -EINVAL;
  481. }
  482. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  483. if (val != 0) {
  484. if (!tx_priv->swr_dmic_enable) {
  485. snd_soc_component_update_bits(component,
  486. mic_sel_reg,
  487. 1 << 7, 0x0 << 7);
  488. } else {
  489. snd_soc_component_update_bits(component,
  490. mic_sel_reg,
  491. 1 << 7, 0x1 << 7);
  492. snd_soc_component_update_bits(component,
  493. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  494. 0x80, 0x00);
  495. dmic_clk_reg =
  496. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  497. ((val - 5)/2) * 4;
  498. snd_soc_component_update_bits(component,
  499. dmic_clk_reg,
  500. 0x0E, tx_priv->dmic_clk_div << 0x1);
  501. }
  502. }
  503. } else {
  504. /* DMIC selected */
  505. if (val != 0)
  506. snd_soc_component_update_bits(component, mic_sel_reg,
  507. 1 << 7, 1 << 7);
  508. }
  509. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  510. }
  511. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  512. struct snd_ctl_elem_value *ucontrol)
  513. {
  514. struct snd_soc_dapm_widget *widget =
  515. snd_soc_dapm_kcontrol_widget(kcontrol);
  516. struct snd_soc_component *component =
  517. snd_soc_dapm_to_component(widget->dapm);
  518. struct soc_multi_mixer_control *mixer =
  519. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  520. u32 dai_id = widget->shift;
  521. u32 dec_id = mixer->shift;
  522. struct device *tx_dev = NULL;
  523. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  524. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  525. return -EINVAL;
  526. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  527. ucontrol->value.integer.value[0] = 1;
  528. else
  529. ucontrol->value.integer.value[0] = 0;
  530. return 0;
  531. }
  532. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  533. struct snd_ctl_elem_value *ucontrol)
  534. {
  535. struct snd_soc_dapm_widget *widget =
  536. snd_soc_dapm_kcontrol_widget(kcontrol);
  537. struct snd_soc_component *component =
  538. snd_soc_dapm_to_component(widget->dapm);
  539. struct snd_soc_dapm_update *update = NULL;
  540. struct soc_multi_mixer_control *mixer =
  541. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  542. u32 dai_id = widget->shift;
  543. u32 dec_id = mixer->shift;
  544. u32 enable = ucontrol->value.integer.value[0];
  545. struct device *tx_dev = NULL;
  546. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  547. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  548. return -EINVAL;
  549. if (enable) {
  550. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  551. tx_priv->active_ch_cnt[dai_id]++;
  552. } else {
  553. tx_priv->active_ch_cnt[dai_id]--;
  554. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  555. }
  556. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  557. return 0;
  558. }
  559. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  560. unsigned int *path_num)
  561. {
  562. int ret = 0;
  563. char *widget_name = NULL;
  564. char *w_name = NULL;
  565. char *path_num_char = NULL;
  566. char *path_name = NULL;
  567. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  568. if (!widget_name)
  569. return -EINVAL;
  570. w_name = widget_name;
  571. path_name = strsep(&widget_name, " ");
  572. if (!path_name) {
  573. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  574. __func__, widget_name);
  575. ret = -EINVAL;
  576. goto err;
  577. }
  578. path_num_char = strpbrk(path_name, "01234567");
  579. if (!path_num_char) {
  580. pr_err_ratelimited("%s: tx path index not found\n",
  581. __func__);
  582. ret = -EINVAL;
  583. goto err;
  584. }
  585. ret = kstrtouint(path_num_char, 10, path_num);
  586. if (ret < 0)
  587. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  588. __func__, w_name);
  589. err:
  590. kfree(w_name);
  591. return ret;
  592. }
  593. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  594. struct snd_ctl_elem_value *ucontrol)
  595. {
  596. struct snd_soc_component *component =
  597. snd_soc_kcontrol_component(kcontrol);
  598. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  599. struct device *tx_dev = NULL;
  600. int ret = 0;
  601. int path = 0;
  602. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  603. return -EINVAL;
  604. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  605. if (ret)
  606. return ret;
  607. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  608. return 0;
  609. }
  610. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  611. struct snd_ctl_elem_value *ucontrol)
  612. {
  613. struct snd_soc_component *component =
  614. snd_soc_kcontrol_component(kcontrol);
  615. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  616. struct device *tx_dev = NULL;
  617. int value = ucontrol->value.integer.value[0];
  618. int ret = 0;
  619. int path = 0;
  620. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  621. return -EINVAL;
  622. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  623. if (ret)
  624. return ret;
  625. tx_priv->dec_mode[path] = value;
  626. return 0;
  627. }
  628. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  629. struct snd_ctl_elem_value *ucontrol)
  630. {
  631. struct snd_soc_component *component =
  632. snd_soc_kcontrol_component(kcontrol);
  633. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  634. struct device *tx_dev = NULL;
  635. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  636. return -EINVAL;
  637. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  638. return 0;
  639. }
  640. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  641. struct snd_ctl_elem_value *ucontrol)
  642. {
  643. struct snd_soc_component *component =
  644. snd_soc_kcontrol_component(kcontrol);
  645. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  646. struct device *tx_dev = NULL;
  647. int value = ucontrol->value.enumerated.item[0];
  648. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  649. return -EINVAL;
  650. tx_priv->bcs_ch = value;
  651. return 0;
  652. }
  653. static int lpass_cdc_tx_macro_swr_dmic_get(struct snd_kcontrol *kcontrol,
  654. struct snd_ctl_elem_value *ucontrol)
  655. {
  656. struct snd_soc_component *component =
  657. snd_soc_kcontrol_component(kcontrol);
  658. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  659. struct device *tx_dev = NULL;
  660. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  661. return -EINVAL;
  662. ucontrol->value.integer.value[0] = tx_priv->swr_dmic_enable;
  663. return 0;
  664. }
  665. static int lpass_cdc_tx_macro_swr_dmic_put(struct snd_kcontrol *kcontrol,
  666. struct snd_ctl_elem_value *ucontrol)
  667. {
  668. struct snd_soc_component *component =
  669. snd_soc_kcontrol_component(kcontrol);
  670. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  671. struct device *tx_dev = NULL;
  672. int value = ucontrol->value.integer.value[0];
  673. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  674. return -EINVAL;
  675. tx_priv->swr_dmic_enable = value;
  676. return 0;
  677. }
  678. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  679. struct snd_ctl_elem_value *ucontrol)
  680. {
  681. struct snd_soc_component *component =
  682. snd_soc_kcontrol_component(kcontrol);
  683. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  684. struct device *tx_dev = NULL;
  685. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  686. return -EINVAL;
  687. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  688. return 0;
  689. }
  690. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  691. struct snd_ctl_elem_value *ucontrol)
  692. {
  693. struct snd_soc_component *component =
  694. snd_soc_kcontrol_component(kcontrol);
  695. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  696. struct device *tx_dev = NULL;
  697. int value = ucontrol->value.integer.value[0];
  698. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  699. return -EINVAL;
  700. tx_priv->bcs_enable = value;
  701. return 0;
  702. }
  703. static const char * const bcs_ch_sel_mux_text[] = {
  704. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  705. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  706. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  707. };
  708. static const struct soc_enum bcs_ch_sel_mux_enum =
  709. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  710. bcs_ch_sel_mux_text);
  711. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  712. struct snd_ctl_elem_value *ucontrol)
  713. {
  714. struct snd_soc_component *component =
  715. snd_soc_kcontrol_component(kcontrol);
  716. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  717. struct device *tx_dev = NULL;
  718. int value = 0;
  719. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  720. return -EINVAL;
  721. value = (snd_soc_component_read(component,
  722. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  723. ucontrol->value.integer.value[0] = value;
  724. return 0;
  725. }
  726. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  727. struct snd_ctl_elem_value *ucontrol)
  728. {
  729. struct snd_soc_component *component =
  730. snd_soc_kcontrol_component(kcontrol);
  731. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  732. struct device *tx_dev = NULL;
  733. int value;
  734. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  735. return -EINVAL;
  736. if (ucontrol->value.integer.value[0] < 0 ||
  737. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  738. return -EINVAL;
  739. value = ucontrol->value.integer.value[0];
  740. snd_soc_component_update_bits(component,
  741. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  742. return 0;
  743. }
  744. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  745. struct snd_kcontrol *kcontrol, int event, u16 adc_mux0_cfg)
  746. {
  747. struct snd_soc_component *component =
  748. snd_soc_dapm_to_component(w->dapm);
  749. unsigned int dmic = 0;
  750. dmic = (snd_soc_component_read(component, adc_mux0_cfg) >> 4) - 1;
  751. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  752. __func__, event, dmic);
  753. switch (event) {
  754. case SND_SOC_DAPM_PRE_PMU:
  755. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  756. break;
  757. case SND_SOC_DAPM_POST_PMD:
  758. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  759. break;
  760. }
  761. return 0;
  762. }
  763. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  764. struct snd_kcontrol *kcontrol, int event)
  765. {
  766. struct snd_soc_component *component =
  767. snd_soc_dapm_to_component(w->dapm);
  768. unsigned int decimator = 0;
  769. u16 tx_vol_ctl_reg = 0;
  770. u16 dec_cfg_reg = 0;
  771. u16 hpf_gate_reg = 0;
  772. u16 tx_gain_ctl_reg = 0;
  773. u16 tx_fs_reg = 0;
  774. u8 hpf_cut_off_freq = 0;
  775. u16 adc_mux_reg = 0;
  776. u16 adc_mux0_reg = 0;
  777. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  778. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  779. struct device *tx_dev = NULL;
  780. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  781. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  782. return -EINVAL;
  783. decimator = w->shift;
  784. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  785. w->name, decimator);
  786. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  787. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  788. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  789. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  790. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  791. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  792. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  793. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  794. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  795. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  796. adc_mux0_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  797. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  798. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  799. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  800. tx_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  801. tx_fs_reg) & 0x0F);
  802. if(!is_amic_enabled(component, decimator))
  803. lpass_cdc_tx_macro_enable_dmic(w, kcontrol, event, adc_mux0_reg);
  804. switch (event) {
  805. case SND_SOC_DAPM_PRE_PMU:
  806. snd_soc_component_update_bits(component,
  807. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  808. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  809. /* Enable TX PGA Mute */
  810. snd_soc_component_update_bits(component,
  811. tx_vol_ctl_reg, 0x10, 0x10);
  812. break;
  813. case SND_SOC_DAPM_POST_PMU:
  814. snd_soc_component_update_bits(component,
  815. tx_vol_ctl_reg, 0x20, 0x20);
  816. if (!is_amic_enabled(component, decimator)) {
  817. snd_soc_component_update_bits(component,
  818. hpf_gate_reg, 0x01, 0x00);
  819. /*
  820. * Minimum 1 clk cycle delay is required as per HW spec
  821. */
  822. usleep_range(1000, 1010);
  823. }
  824. hpf_cut_off_freq = (
  825. snd_soc_component_read(component, dec_cfg_reg) &
  826. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  827. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  828. hpf_cut_off_freq;
  829. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  830. snd_soc_component_update_bits(component, dec_cfg_reg,
  831. TX_HPF_CUT_OFF_FREQ_MASK,
  832. CF_MIN_3DB_150HZ << 5);
  833. if (is_amic_enabled(component, decimator)) {
  834. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  835. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  836. }
  837. if (tx_unmute_delay < unmute_delay)
  838. tx_unmute_delay = unmute_delay;
  839. lpass_cdc_tx_macro_wake_enable(tx_priv, 1);
  840. /* schedule work queue to Remove Mute */
  841. queue_delayed_work(system_freezable_wq,
  842. &tx_priv->tx_mute_dwork[decimator].dwork,
  843. msecs_to_jiffies(tx_unmute_delay));
  844. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  845. CF_MIN_3DB_150HZ) {
  846. lpass_cdc_tx_macro_wake_enable(tx_priv, 1);
  847. queue_delayed_work(system_freezable_wq,
  848. &tx_priv->tx_hpf_work[decimator].dwork,
  849. msecs_to_jiffies(hpf_delay));
  850. snd_soc_component_update_bits(component,
  851. hpf_gate_reg, 0x03, 0x02);
  852. if (!is_amic_enabled(component, decimator))
  853. snd_soc_component_update_bits(component,
  854. hpf_gate_reg, 0x03, 0x00);
  855. snd_soc_component_update_bits(component,
  856. hpf_gate_reg, 0x03, 0x01);
  857. /*
  858. * 6ms delay is required as per HW spec
  859. */
  860. usleep_range(6000, 6010);
  861. }
  862. /* apply gain after decimator is enabled */
  863. snd_soc_component_write(component, tx_gain_ctl_reg,
  864. snd_soc_component_read(component,
  865. tx_gain_ctl_reg));
  866. if (tx_priv->bcs_enable) {
  867. snd_soc_component_update_bits(component,
  868. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  869. tx_priv->bcs_ch);
  870. snd_soc_component_update_bits(component, dec_cfg_reg,
  871. 0x01, 0x01);
  872. tx_priv->bcs_clk_en = true;
  873. if (tx_priv->hs_slow_insert_complete)
  874. snd_soc_component_update_bits(component,
  875. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  876. 0x40);
  877. }
  878. break;
  879. case SND_SOC_DAPM_PRE_PMD:
  880. hpf_cut_off_freq =
  881. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  882. snd_soc_component_update_bits(component,
  883. tx_vol_ctl_reg, 0x10, 0x10);
  884. if (cancel_delayed_work_sync(
  885. &tx_priv->tx_hpf_work[decimator].dwork)) {
  886. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  887. snd_soc_component_update_bits(
  888. component, dec_cfg_reg,
  889. TX_HPF_CUT_OFF_FREQ_MASK,
  890. hpf_cut_off_freq << 5);
  891. if (is_amic_enabled(component, decimator))
  892. snd_soc_component_update_bits(component,
  893. hpf_gate_reg,
  894. 0x03, 0x02);
  895. else
  896. snd_soc_component_update_bits(component,
  897. hpf_gate_reg,
  898. 0x03, 0x03);
  899. /*
  900. * Minimum 1 clk cycle delay is required
  901. * as per HW spec
  902. */
  903. usleep_range(1000, 1010);
  904. snd_soc_component_update_bits(component,
  905. hpf_gate_reg,
  906. 0x03, 0x01);
  907. }
  908. }
  909. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  910. cancel_delayed_work_sync(
  911. &tx_priv->tx_mute_dwork[decimator].dwork);
  912. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  913. if (snd_soc_component_read(component, adc_mux_reg)
  914. & SWR_MIC)
  915. snd_soc_component_update_bits(component,
  916. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  917. 0x01, 0x00);
  918. break;
  919. case SND_SOC_DAPM_POST_PMD:
  920. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  921. 0x20, 0x00);
  922. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  923. 0x40, 0x40);
  924. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  925. 0x40, 0x00);
  926. snd_soc_component_update_bits(component,
  927. dec_cfg_reg, 0x06, 0x00);
  928. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  929. 0x10, 0x00);
  930. if (tx_priv->bcs_enable) {
  931. snd_soc_component_update_bits(component, dec_cfg_reg,
  932. 0x01, 0x00);
  933. snd_soc_component_update_bits(component,
  934. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  935. tx_priv->bcs_clk_en = false;
  936. snd_soc_component_update_bits(component,
  937. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  938. 0x00);
  939. }
  940. break;
  941. }
  942. return 0;
  943. }
  944. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  945. struct snd_kcontrol *kcontrol, int event)
  946. {
  947. return 0;
  948. }
  949. /* Cutoff frequency for high pass filter */
  950. static const char * const cf_text[] = {
  951. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  952. };
  953. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  954. cf_text);
  955. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  956. cf_text);
  957. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  958. cf_text);
  959. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  960. cf_text);
  961. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  962. cf_text);
  963. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  964. cf_text);
  965. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  966. cf_text);
  967. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  968. cf_text);
  969. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  970. struct snd_pcm_hw_params *params,
  971. struct snd_soc_dai *dai)
  972. {
  973. int tx_fs_rate = -EINVAL;
  974. struct snd_soc_component *component = dai->component;
  975. u32 decimator = 0;
  976. u32 sample_rate = 0;
  977. u16 tx_fs_reg = 0;
  978. struct device *tx_dev = NULL;
  979. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  980. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  981. return -EINVAL;
  982. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  983. dai->name, dai->id, params_rate(params),
  984. params_channels(params));
  985. sample_rate = params_rate(params);
  986. switch (sample_rate) {
  987. case 8000:
  988. tx_fs_rate = 0;
  989. break;
  990. case 16000:
  991. tx_fs_rate = 1;
  992. break;
  993. case 32000:
  994. tx_fs_rate = 3;
  995. break;
  996. case 48000:
  997. tx_fs_rate = 4;
  998. break;
  999. case 96000:
  1000. tx_fs_rate = 5;
  1001. break;
  1002. case 192000:
  1003. tx_fs_rate = 6;
  1004. break;
  1005. case 384000:
  1006. tx_fs_rate = 7;
  1007. break;
  1008. default:
  1009. dev_err_ratelimited(component->dev, "%s: Invalid TX sample rate: %d\n",
  1010. __func__, params_rate(params));
  1011. return -EINVAL;
  1012. }
  1013. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  1014. LPASS_CDC_TX_MACRO_DEC_MAX) {
  1015. if (decimator >= 0) {
  1016. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  1017. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  1018. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  1019. __func__, decimator, sample_rate);
  1020. snd_soc_component_update_bits(component, tx_fs_reg,
  1021. 0x0F, tx_fs_rate);
  1022. } else {
  1023. dev_err_ratelimited(component->dev,
  1024. "%s: ERROR: Invalid decimator: %d\n",
  1025. __func__, decimator);
  1026. return -EINVAL;
  1027. }
  1028. }
  1029. return 0;
  1030. }
  1031. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  1032. unsigned int *tx_num, unsigned int *tx_slot,
  1033. unsigned int *rx_num, unsigned int *rx_slot)
  1034. {
  1035. struct snd_soc_component *component = dai->component;
  1036. struct device *tx_dev = NULL;
  1037. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1038. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1039. return -EINVAL;
  1040. switch (dai->id) {
  1041. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  1042. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  1043. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  1044. *tx_slot = tx_priv->active_ch_mask[dai->id];
  1045. *tx_num = tx_priv->active_ch_cnt[dai->id];
  1046. break;
  1047. default:
  1048. dev_err_ratelimited(tx_dev, "%s: Invalid AIF\n", __func__);
  1049. break;
  1050. }
  1051. return 0;
  1052. }
  1053. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1054. .hw_params = lpass_cdc_tx_macro_hw_params,
  1055. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1056. };
  1057. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1058. {
  1059. .name = "tx_macro_tx1",
  1060. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1061. .capture = {
  1062. .stream_name = "TX_AIF1 Capture",
  1063. .rates = LPASS_CDC_TX_MACRO_RATES,
  1064. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1065. .rate_max = 192000,
  1066. .rate_min = 8000,
  1067. .channels_min = 1,
  1068. .channels_max = 8,
  1069. },
  1070. .ops = &lpass_cdc_tx_macro_dai_ops,
  1071. },
  1072. {
  1073. .name = "tx_macro_tx2",
  1074. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1075. .capture = {
  1076. .stream_name = "TX_AIF2 Capture",
  1077. .rates = LPASS_CDC_TX_MACRO_RATES,
  1078. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1079. .rate_max = 192000,
  1080. .rate_min = 8000,
  1081. .channels_min = 1,
  1082. .channels_max = 8,
  1083. },
  1084. .ops = &lpass_cdc_tx_macro_dai_ops,
  1085. },
  1086. {
  1087. .name = "tx_macro_tx3",
  1088. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1089. .capture = {
  1090. .stream_name = "TX_AIF3 Capture",
  1091. .rates = LPASS_CDC_TX_MACRO_RATES,
  1092. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1093. .rate_max = 192000,
  1094. .rate_min = 8000,
  1095. .channels_min = 1,
  1096. .channels_max = 8,
  1097. },
  1098. .ops = &lpass_cdc_tx_macro_dai_ops,
  1099. },
  1100. };
  1101. #define STRING(name) #name
  1102. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1103. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1104. static const struct snd_kcontrol_new name##_mux = \
  1105. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1106. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1107. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1108. static const struct snd_kcontrol_new name##_mux = \
  1109. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1110. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1111. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1112. static const char * const adc_mux_text[] = {
  1113. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1114. };
  1115. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1116. 0, adc_mux_text);
  1117. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1118. 0, adc_mux_text);
  1119. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1120. 0, adc_mux_text);
  1121. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1122. 0, adc_mux_text);
  1123. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1124. 0, adc_mux_text);
  1125. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1126. 0, adc_mux_text);
  1127. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1128. 0, adc_mux_text);
  1129. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1130. 0, adc_mux_text);
  1131. static const char * const dmic_mux_text[] = {
  1132. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1133. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1134. };
  1135. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1136. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1137. lpass_cdc_tx_macro_put_dec_enum);
  1138. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1139. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1140. lpass_cdc_tx_macro_put_dec_enum);
  1141. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1142. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1143. lpass_cdc_tx_macro_put_dec_enum);
  1144. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1145. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1146. lpass_cdc_tx_macro_put_dec_enum);
  1147. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1148. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1149. lpass_cdc_tx_macro_put_dec_enum);
  1150. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1151. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1152. lpass_cdc_tx_macro_put_dec_enum);
  1153. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1154. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1155. lpass_cdc_tx_macro_put_dec_enum);
  1156. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1157. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1158. lpass_cdc_tx_macro_put_dec_enum);
  1159. static const char * const smic_mux_text[] = {
  1160. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1161. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1162. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1163. };
  1164. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1165. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1166. lpass_cdc_tx_macro_put_dec_enum);
  1167. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1168. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1169. lpass_cdc_tx_macro_put_dec_enum);
  1170. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1171. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1172. lpass_cdc_tx_macro_put_dec_enum);
  1173. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1174. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1175. lpass_cdc_tx_macro_put_dec_enum);
  1176. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1177. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1178. lpass_cdc_tx_macro_put_dec_enum);
  1179. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1180. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1181. lpass_cdc_tx_macro_put_dec_enum);
  1182. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1183. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1184. lpass_cdc_tx_macro_put_dec_enum);
  1185. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1186. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1187. lpass_cdc_tx_macro_put_dec_enum);
  1188. static const char * const dec_mode_mux_text[] = {
  1189. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1190. };
  1191. static const struct soc_enum dec_mode_mux_enum =
  1192. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1193. dec_mode_mux_text);
  1194. static const char * const bcs_ch_enum_text[] = {
  1195. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1196. "CH10", "CH11",
  1197. };
  1198. static const struct soc_enum bcs_ch_enum =
  1199. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1200. bcs_ch_enum_text);
  1201. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1202. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1203. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1204. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1205. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1206. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1207. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1208. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1209. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1210. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1211. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1212. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1213. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1214. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1215. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1216. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1217. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1218. };
  1219. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1220. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1221. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1222. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1223. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1224. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1225. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1226. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1227. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1228. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1229. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1230. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1231. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1232. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1233. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1234. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1235. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1236. };
  1237. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1238. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1239. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1240. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1241. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1242. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1243. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1244. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1245. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1246. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1247. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1248. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1249. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1250. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1251. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1252. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1253. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1254. };
  1255. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1256. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1257. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1258. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1259. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1260. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1261. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1262. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1263. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1264. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1265. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1266. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1267. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1268. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1269. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1270. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1271. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1272. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1273. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1274. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1275. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1276. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1277. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1278. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1279. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1280. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1281. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1282. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1283. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1284. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1285. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1286. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1287. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1288. lpass_cdc_tx_macro_enable_micbias,
  1289. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1290. SND_SOC_DAPM_ADC("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0),
  1291. SND_SOC_DAPM_ADC("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0),
  1292. SND_SOC_DAPM_ADC("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0),
  1293. SND_SOC_DAPM_ADC("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0),
  1294. SND_SOC_DAPM_ADC("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0),
  1295. SND_SOC_DAPM_ADC("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0),
  1296. SND_SOC_DAPM_ADC("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0),
  1297. SND_SOC_DAPM_ADC("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0),
  1298. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1299. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1300. LPASS_CDC_TX_MACRO_DEC0, 0,
  1301. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1302. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1303. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1304. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1305. LPASS_CDC_TX_MACRO_DEC1, 0,
  1306. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1307. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1308. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1309. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1310. LPASS_CDC_TX_MACRO_DEC2, 0,
  1311. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1312. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1313. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1314. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1315. LPASS_CDC_TX_MACRO_DEC3, 0,
  1316. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1317. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1318. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1319. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1320. LPASS_CDC_TX_MACRO_DEC4, 0,
  1321. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1322. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1323. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1324. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1325. LPASS_CDC_TX_MACRO_DEC5, 0,
  1326. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1327. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1328. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1329. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1330. LPASS_CDC_TX_MACRO_DEC6, 0,
  1331. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1332. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1333. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1334. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1335. LPASS_CDC_TX_MACRO_DEC7, 0,
  1336. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1337. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1338. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1339. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1340. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1341. };
  1342. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1343. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1344. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1345. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1346. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1347. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1348. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1349. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1350. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1351. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1352. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1353. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1354. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1355. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1356. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1357. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1358. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1359. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1360. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1361. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1362. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1363. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1364. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1365. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1366. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1367. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1368. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1369. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1370. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1371. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1372. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1373. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1374. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1375. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1376. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1377. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1378. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1379. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1380. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1381. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1382. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1383. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1384. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1385. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1386. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1387. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1388. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1389. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1390. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1391. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1392. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1393. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1394. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1395. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1396. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1397. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1398. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1399. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1400. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1401. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1402. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1403. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1404. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1405. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1406. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1407. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1408. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1409. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1410. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1411. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1412. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1413. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1414. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1415. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1416. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1417. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1418. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1419. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1420. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1421. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1422. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1423. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1424. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1425. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1426. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1427. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1428. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1429. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1430. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1431. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1432. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1433. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1434. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1435. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1436. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1437. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1438. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1439. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1440. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1441. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1442. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1443. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1444. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1445. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1446. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1447. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1448. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1449. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1450. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1451. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1452. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1453. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1454. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1455. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1456. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1457. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1458. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1459. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1460. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1461. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1462. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1463. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1464. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1465. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1466. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1467. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1468. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1469. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1470. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1471. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1472. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1473. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1474. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1475. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1476. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1477. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1478. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1479. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1480. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1481. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1482. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1483. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1484. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1485. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1486. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1487. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1488. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1489. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1490. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1491. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1492. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1493. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1494. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1495. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1496. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1497. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1498. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1499. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1500. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1501. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1502. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1503. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1504. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1505. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1506. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1507. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1508. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1509. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1510. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1511. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1512. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1513. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1514. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1515. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1516. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1517. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1518. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1519. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1520. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1521. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1522. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1523. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1524. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1525. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1526. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1527. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1528. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1529. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1530. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1531. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1532. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1533. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1534. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1535. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1536. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1537. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1538. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1539. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1540. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1541. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1542. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1543. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1544. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1545. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1546. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1547. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1548. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1549. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1550. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1551. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1552. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1553. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1554. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1555. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1556. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1557. };
  1558. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1559. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1560. LPASS_CDC_TX0_TX_VOL_CTL,
  1561. -84, 40, digital_gain),
  1562. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1563. LPASS_CDC_TX1_TX_VOL_CTL,
  1564. -84, 40, digital_gain),
  1565. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1566. LPASS_CDC_TX2_TX_VOL_CTL,
  1567. -84, 40, digital_gain),
  1568. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1569. LPASS_CDC_TX3_TX_VOL_CTL,
  1570. -84, 40, digital_gain),
  1571. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1572. LPASS_CDC_TX4_TX_VOL_CTL,
  1573. -84, 40, digital_gain),
  1574. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1575. LPASS_CDC_TX5_TX_VOL_CTL,
  1576. -84, 40, digital_gain),
  1577. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1578. LPASS_CDC_TX6_TX_VOL_CTL,
  1579. -84, 40, digital_gain),
  1580. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1581. LPASS_CDC_TX7_TX_VOL_CTL,
  1582. -84, 40, digital_gain),
  1583. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1584. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1585. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1586. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1587. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1588. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1589. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1590. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1591. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1592. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1593. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1594. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1595. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1596. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1597. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1598. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1599. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1600. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1601. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1602. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1603. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1604. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1605. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1606. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1607. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1608. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1609. SOC_SINGLE_EXT("TX_SWR_DMIC Enable", SND_SOC_NOPM, 0, 1, 0,
  1610. lpass_cdc_tx_macro_swr_dmic_get, lpass_cdc_tx_macro_swr_dmic_put),
  1611. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1612. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1613. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1614. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1615. };
  1616. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1617. {
  1618. struct device *tx_dev = NULL;
  1619. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1620. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1621. return -EINVAL;
  1622. return (int)tx_priv->dmic_clk_div;
  1623. }
  1624. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1625. struct lpass_cdc_tx_macro_priv *tx_priv)
  1626. {
  1627. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1628. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1629. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1630. mclk_rate % dmic_sample_rate != 0)
  1631. goto undefined_rate;
  1632. div_factor = mclk_rate / dmic_sample_rate;
  1633. switch (div_factor) {
  1634. case 2:
  1635. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1636. break;
  1637. case 3:
  1638. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1639. break;
  1640. case 4:
  1641. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1642. break;
  1643. case 6:
  1644. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1645. break;
  1646. case 8:
  1647. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1648. break;
  1649. case 16:
  1650. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1651. break;
  1652. default:
  1653. /* Any other DIV factor is invalid */
  1654. goto undefined_rate;
  1655. }
  1656. /* Valid dmic DIV factors */
  1657. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1658. __func__, div_factor, mclk_rate);
  1659. return dmic_sample_rate;
  1660. undefined_rate:
  1661. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1662. __func__, dmic_sample_rate, mclk_rate);
  1663. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1664. return dmic_sample_rate;
  1665. }
  1666. static const struct lpass_cdc_tx_macro_reg_mask_val
  1667. lpass_cdc_tx_macro_reg_init[] = {
  1668. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1669. };
  1670. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1671. {
  1672. struct snd_soc_dapm_context *dapm =
  1673. snd_soc_component_get_dapm(component);
  1674. int ret = 0, i = 0;
  1675. struct device *tx_dev = NULL;
  1676. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1677. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1678. if (!tx_dev) {
  1679. dev_err(component->dev,
  1680. "%s: null device for macro!\n", __func__);
  1681. return -EINVAL;
  1682. }
  1683. tx_priv = dev_get_drvdata(tx_dev);
  1684. if (!tx_priv) {
  1685. dev_err(component->dev,
  1686. "%s: priv is null for macro!\n", __func__);
  1687. return -EINVAL;
  1688. }
  1689. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1690. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1691. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1692. if (ret < 0) {
  1693. dev_err(tx_dev, "%s: Failed to add controls\n",
  1694. __func__);
  1695. return ret;
  1696. }
  1697. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1698. ARRAY_SIZE(tx_audio_map));
  1699. if (ret < 0) {
  1700. dev_err(tx_dev, "%s: Failed to add routes\n",
  1701. __func__);
  1702. return ret;
  1703. }
  1704. ret = snd_soc_dapm_new_widgets(dapm->card);
  1705. if (ret < 0) {
  1706. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1707. return ret;
  1708. }
  1709. ret = snd_soc_add_component_controls(component,
  1710. lpass_cdc_tx_macro_snd_controls,
  1711. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1712. if (ret < 0) {
  1713. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1714. __func__);
  1715. return ret;
  1716. }
  1717. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1718. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1719. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1720. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1721. snd_soc_dapm_sync(dapm);
  1722. for (i = 0; i < NUM_DECIMATORS; i++) {
  1723. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1724. tx_priv->tx_hpf_work[i].decimator = i;
  1725. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1726. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1727. }
  1728. for (i = 0; i < NUM_DECIMATORS; i++) {
  1729. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1730. tx_priv->tx_mute_dwork[i].decimator = i;
  1731. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1732. lpass_cdc_tx_macro_mute_update_callback);
  1733. }
  1734. tx_priv->component = component;
  1735. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1736. snd_soc_component_update_bits(component,
  1737. lpass_cdc_tx_macro_reg_init[i].reg,
  1738. lpass_cdc_tx_macro_reg_init[i].mask,
  1739. lpass_cdc_tx_macro_reg_init[i].val);
  1740. return 0;
  1741. }
  1742. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1743. {
  1744. struct device *tx_dev = NULL;
  1745. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1746. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1747. return -EINVAL;
  1748. tx_priv->component = NULL;
  1749. return 0;
  1750. }
  1751. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1752. char __iomem *tx_io_base)
  1753. {
  1754. memset(ops, 0, sizeof(struct macro_ops));
  1755. ops->init = lpass_cdc_tx_macro_init;
  1756. ops->exit = lpass_cdc_tx_macro_deinit;
  1757. ops->io_base = tx_io_base;
  1758. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1759. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1760. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1761. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1762. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1763. }
  1764. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1765. {
  1766. struct macro_ops ops = {0};
  1767. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1768. u32 tx_base_addr = 0, sample_rate = 0;
  1769. char __iomem *tx_io_base = NULL;
  1770. int ret = 0;
  1771. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1772. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1773. dev_err(&pdev->dev,
  1774. "%s: va-macro not registered yet, defer\n", __func__);
  1775. return -EPROBE_DEFER;
  1776. }
  1777. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1778. GFP_KERNEL);
  1779. if (!tx_priv)
  1780. return -ENOMEM;
  1781. platform_set_drvdata(pdev, tx_priv);
  1782. tx_priv->dev = &pdev->dev;
  1783. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1784. &tx_base_addr);
  1785. if (ret) {
  1786. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1787. __func__, "reg");
  1788. return ret;
  1789. }
  1790. dev_set_drvdata(&pdev->dev, tx_priv);
  1791. tx_io_base = devm_ioremap(&pdev->dev,
  1792. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1793. if (!tx_io_base) {
  1794. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1795. return -ENOMEM;
  1796. }
  1797. tx_priv->tx_io_base = tx_io_base;
  1798. tx_priv->swr_dmic_enable = false;
  1799. tx_priv->wlock_holders = 0;
  1800. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1801. &sample_rate);
  1802. if (ret) {
  1803. dev_err(&pdev->dev,
  1804. "%s: could not find sample_rate entry in dt\n",
  1805. __func__);
  1806. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1807. } else {
  1808. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1809. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1810. return -EINVAL;
  1811. }
  1812. mutex_init(&tx_priv->mclk_lock);
  1813. mutex_init(&tx_priv->wlock);
  1814. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1815. ops.clk_id_req = TX_CORE_CLK;
  1816. ops.default_clk_id = TX_CORE_CLK;
  1817. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1818. if (ret) {
  1819. dev_err(&pdev->dev,
  1820. "%s: register macro failed\n", __func__);
  1821. goto err_reg_macro;
  1822. }
  1823. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1824. pm_runtime_use_autosuspend(&pdev->dev);
  1825. pm_runtime_set_suspended(&pdev->dev);
  1826. pm_suspend_ignore_children(&pdev->dev, true);
  1827. pm_runtime_enable(&pdev->dev);
  1828. return 0;
  1829. err_reg_macro:
  1830. mutex_destroy(&tx_priv->mclk_lock);
  1831. mutex_destroy(&tx_priv->wlock);
  1832. return ret;
  1833. }
  1834. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1835. {
  1836. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1837. tx_priv = platform_get_drvdata(pdev);
  1838. if (!tx_priv)
  1839. return -EINVAL;
  1840. pm_runtime_disable(&pdev->dev);
  1841. pm_runtime_set_suspended(&pdev->dev);
  1842. mutex_destroy(&tx_priv->mclk_lock);
  1843. mutex_destroy(&tx_priv->wlock);
  1844. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1845. return 0;
  1846. }
  1847. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1848. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1849. {}
  1850. };
  1851. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1852. SET_SYSTEM_SLEEP_PM_OPS(
  1853. pm_runtime_force_suspend,
  1854. pm_runtime_force_resume
  1855. )
  1856. SET_RUNTIME_PM_OPS(
  1857. lpass_cdc_runtime_suspend,
  1858. lpass_cdc_runtime_resume,
  1859. NULL
  1860. )
  1861. };
  1862. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1863. .driver = {
  1864. .name = "lpass_cdc_tx_macro",
  1865. .owner = THIS_MODULE,
  1866. .pm = &lpass_cdc_dev_pm_ops,
  1867. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1868. .suppress_bind_attrs = true,
  1869. },
  1870. .probe = lpass_cdc_tx_macro_probe,
  1871. .remove = lpass_cdc_tx_macro_remove,
  1872. };
  1873. module_platform_driver(lpass_cdc_tx_macro_driver);
  1874. MODULE_DESCRIPTION("TX macro driver");
  1875. MODULE_LICENSE("GPL v2");