lpass-cdc-wsa-macro.c 127 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/thermal.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/pcm_params.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-wsa-macro.h"
  23. #include "lpass-cdc-clk-rsc.h"
  24. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  25. #define LPASS_CDC_WSA_MACRO_MAX_OFFSET 0x1000
  26. #define LPASS_CDC_WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define LPASS_CDC_WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define LPASS_CDC_WSA_MACRO_CPS_RATES (48000)
  40. #define LPASS_CDC_WSA_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  41. #define NUM_INTERPOLATORS 2
  42. #define LPASS_CDC_WSA_MACRO_MUX_INP_SHFT 0x3
  43. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK1 0x07
  44. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK2 0x38
  45. #define LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET 0x8
  46. #define LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET 0x4
  47. #define LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET \
  48. (LPASS_CDC_WSA_COMPANDER1_CTL0 - LPASS_CDC_WSA_COMPANDER0_CTL0)
  49. #define LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET \
  50. (LPASS_CDC_WSA_SOFTCLIP1_CRC - LPASS_CDC_WSA_SOFTCLIP0_CRC)
  51. #define LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET \
  52. (LPASS_CDC_WSA_RX1_RX_PATH_CTL - LPASS_CDC_WSA_RX0_RX_PATH_CTL)
  53. #define LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  54. #define LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  55. #define LPASS_CDC_WSA_MACRO_FS_RATE_MASK 0x0F
  56. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK 0x03
  57. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK 0x18
  58. #define LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT 0x2
  59. #define LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE 11
  60. enum {
  61. LPASS_CDC_WSA_MACRO_RX0 = 0,
  62. LPASS_CDC_WSA_MACRO_RX1,
  63. LPASS_CDC_WSA_MACRO_RX_MIX,
  64. LPASS_CDC_WSA_MACRO_RX_MIX0 = LPASS_CDC_WSA_MACRO_RX_MIX,
  65. LPASS_CDC_WSA_MACRO_RX_MIX1,
  66. LPASS_CDC_WSA_MACRO_RX4,
  67. LPASS_CDC_WSA_MACRO_RX5,
  68. LPASS_CDC_WSA_MACRO_RX6,
  69. LPASS_CDC_WSA_MACRO_RX7,
  70. LPASS_CDC_WSA_MACRO_RX8,
  71. LPASS_CDC_WSA_MACRO_RX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA_MACRO_TX0 = 0,
  75. LPASS_CDC_WSA_MACRO_TX1,
  76. LPASS_CDC_WSA_MACRO_TX_MAX,
  77. };
  78. enum {
  79. LPASS_CDC_WSA_MACRO_EC0_MUX = 0,
  80. LPASS_CDC_WSA_MACRO_EC1_MUX,
  81. LPASS_CDC_WSA_MACRO_EC_MUX_MAX,
  82. };
  83. enum {
  84. LPASS_CDC_WSA_MACRO_COMP1, /* SPK_L */
  85. LPASS_CDC_WSA_MACRO_COMP2, /* SPK_R */
  86. LPASS_CDC_WSA_MACRO_COMP_MAX
  87. };
  88. enum {
  89. LPASS_CDC_WSA_MACRO_SOFTCLIP0, /* RX0 */
  90. LPASS_CDC_WSA_MACRO_SOFTCLIP1, /* RX1 */
  91. LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX
  92. };
  93. enum {
  94. INTn_1_INP_SEL_ZERO = 0,
  95. INTn_1_INP_SEL_RX0,
  96. INTn_1_INP_SEL_RX1,
  97. INTn_1_INP_SEL_RX2,
  98. INTn_1_INP_SEL_RX3,
  99. INTn_1_INP_SEL_RX4,
  100. INTn_1_INP_SEL_RX5,
  101. INTn_1_INP_SEL_RX6,
  102. INTn_1_INP_SEL_RX7,
  103. INTn_1_INP_SEL_RX8,
  104. INTn_1_INP_SEL_DEC0,
  105. INTn_1_INP_SEL_DEC1,
  106. };
  107. enum {
  108. INTn_2_INP_SEL_ZERO = 0,
  109. INTn_2_INP_SEL_RX0,
  110. INTn_2_INP_SEL_RX1,
  111. INTn_2_INP_SEL_RX2,
  112. INTn_2_INP_SEL_RX3,
  113. INTn_2_INP_SEL_RX4,
  114. INTn_2_INP_SEL_RX5,
  115. INTn_2_INP_SEL_RX6,
  116. INTn_2_INP_SEL_RX7,
  117. INTn_2_INP_SEL_RX8,
  118. };
  119. enum {
  120. IDLE_DETECT,
  121. NG1,
  122. NG2,
  123. NG3,
  124. };
  125. static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
  126. {42, 0, 42},
  127. {39, 0, 42},
  128. {36, 0, 42},
  129. {33, 0, 42},
  130. {30, 0, 42},
  131. {27, 0, 42},
  132. {24, 0, 42},
  133. {21, 0, 42},
  134. {18, 0, 42},
  135. };
  136. struct interp_sample_rate {
  137. int sample_rate;
  138. int rate_val;
  139. };
  140. /*
  141. * Structure used to update codec
  142. * register defaults after reset
  143. */
  144. struct lpass_cdc_wsa_macro_reg_mask_val {
  145. u16 reg;
  146. u8 mask;
  147. u8 val;
  148. };
  149. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  150. {8000, 0x0}, /* 8K */
  151. {16000, 0x1}, /* 16K */
  152. {24000, -EINVAL},/* 24K */
  153. {32000, 0x3}, /* 32K */
  154. {48000, 0x4}, /* 48K */
  155. {96000, 0x5}, /* 96K */
  156. {192000, 0x6}, /* 192K */
  157. {384000, 0x7}, /* 384K */
  158. {44100, 0x8}, /* 44.1K */
  159. };
  160. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  161. {48000, 0x4}, /* 48K */
  162. {96000, 0x5}, /* 96K */
  163. {192000, 0x6}, /* 192K */
  164. };
  165. #define LPASS_CDC_WSA_MACRO_SWR_STRING_LEN 80
  166. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable);
  167. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  168. struct snd_pcm_hw_params *params,
  169. struct snd_soc_dai *dai);
  170. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  171. unsigned int *tx_num, unsigned int *tx_slot,
  172. unsigned int *rx_num, unsigned int *rx_slot);
  173. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  174. #define LPASS_CDC_WSA_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
  175. /* Hold instance to soundwire platform device */
  176. struct lpass_cdc_wsa_macro_swr_ctrl_data {
  177. struct platform_device *wsa_swr_pdev;
  178. };
  179. static int lpass_cdc_wsa_macro_enable_vi_decimator(struct snd_soc_component *component);
  180. #define LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  181. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  182. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  183. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  184. .tlv.p = (tlv_array), \
  185. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  186. .put = lpass_cdc_wsa_macro_set_digital_volume, \
  187. .private_value = (unsigned long)&(struct soc_mixer_control) \
  188. {.reg = xreg, .rreg = xreg, \
  189. .min = xmin, .max = xmax, \
  190. .sign_bit = 7,} }
  191. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data {
  192. void *handle; /* holds codec private data */
  193. int (*read)(void *handle, int reg);
  194. int (*write)(void *handle, int reg, int val);
  195. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  196. int (*clk)(void *handle, bool enable);
  197. int (*core_vote)(void *handle, bool enable);
  198. int (*handle_irq)(void *handle,
  199. irqreturn_t (*swrm_irq_handler)(int irq,
  200. void *data),
  201. void *swrm_handle,
  202. int action);
  203. };
  204. enum {
  205. LPASS_CDC_WSA_MACRO_AIF_INVALID = 0,
  206. LPASS_CDC_WSA_MACRO_AIF1_PB,
  207. LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  208. LPASS_CDC_WSA_MACRO_AIF_VI,
  209. LPASS_CDC_WSA_MACRO_AIF_ECHO,
  210. LPASS_CDC_WSA_MACRO_AIF_CPS,
  211. LPASS_CDC_WSA_MACRO_MAX_DAIS,
  212. };
  213. #define LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX 3
  214. /*
  215. * @dev: wsa macro device pointer
  216. * @comp_enabled: compander enable mixer value set
  217. * @ec_hq: echo HQ enable mixer value set
  218. * @prim_int_users: Users of interpolator
  219. * @wsa_mclk_users: WSA MCLK users count
  220. * @swr_clk_users: SWR clk users count
  221. * @vi_feed_value: VI sense mask
  222. * @mclk_lock: to lock mclk operations
  223. * @swr_clk_lock: to lock swr master clock operations
  224. * @swr_ctrl_data: SoundWire data structure
  225. * @swr_plat_data: Soundwire platform data
  226. * @lpass_cdc_wsa_macro_add_child_devices_work: work for adding child devices
  227. * @wsa_swr_gpio_p: used by pinctrl API
  228. * @component: codec handle
  229. * @rx_0_count: RX0 interpolation users
  230. * @rx_1_count: RX1 interpolation users
  231. * @active_ch_mask: channel mask for all AIF DAIs
  232. * @active_ch_cnt: channel count of all AIF DAIs
  233. * @rx_port_value: mixer ctl value of WSA RX MUXes
  234. * @wsa_io_base: Base address of WSA macro addr space
  235. * @wsa_sys_gain System gain value, see wsa driver
  236. * @wsa_bat_cfg Battery Configuration value, see wsa driver
  237. * @wsa_rload Resistor load value for WSA Speaker, see wsa driver
  238. */
  239. struct lpass_cdc_wsa_macro_priv {
  240. struct device *dev;
  241. int comp_enabled[LPASS_CDC_WSA_MACRO_COMP_MAX];
  242. int comp_mode[LPASS_CDC_WSA_MACRO_COMP_MAX];
  243. int ec_hq[LPASS_CDC_WSA_MACRO_RX1 + 1];
  244. u16 prim_int_users[LPASS_CDC_WSA_MACRO_RX1 + 1];
  245. u16 wsa_mclk_users;
  246. u16 swr_clk_users;
  247. bool dapm_mclk_enable;
  248. bool reset_swr;
  249. unsigned int vi_feed_value;
  250. struct mutex mclk_lock;
  251. struct mutex swr_clk_lock;
  252. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data;
  253. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data swr_plat_data;
  254. struct work_struct lpass_cdc_wsa_macro_add_child_devices_work;
  255. struct device_node *wsa_swr_gpio_p;
  256. struct snd_soc_component *component;
  257. int rx_0_count;
  258. int rx_1_count;
  259. unsigned long active_ch_mask[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  260. unsigned long active_ch_cnt[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  261. u16 bit_width[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  262. int rx_port_value[LPASS_CDC_WSA_MACRO_RX_MAX];
  263. char __iomem *wsa_io_base;
  264. struct platform_device *pdev_child_devices
  265. [LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX];
  266. int child_count;
  267. int wsa_spkrrecv;
  268. int spkr_gain_offset;
  269. int spkr_mode;
  270. int is_softclip_on[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  271. int softclip_clk_users[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  272. char __iomem *mclk_mode_muxsel;
  273. u16 default_clk_id;
  274. u32 pcm_rate_vi;
  275. int wsa_digital_mute_status[LPASS_CDC_WSA_MACRO_RX_MAX];
  276. u8 rx0_origin_gain;
  277. u8 rx1_origin_gain;
  278. struct thermal_cooling_device *tcdev;
  279. uint32_t thermal_cur_state;
  280. uint32_t thermal_max_state;
  281. struct work_struct lpass_cdc_wsa_macro_cooling_work;
  282. bool pbr_enable;
  283. u32 wsa_sys_gain[2 * (LPASS_CDC_WSA_MACRO_RX1 + 1)];
  284. u32 wsa_bat_cfg[LPASS_CDC_WSA_MACRO_RX1 + 1];
  285. u32 wsa_rload[LPASS_CDC_WSA_MACRO_RX1 + 1];
  286. u32 wsa_fs_ctl_reg;
  287. u8 idle_detect_en;
  288. int noise_gate_mode;
  289. bool pre_dev_up;
  290. int pbr_clk_users;
  291. char __iomem *wsa_fs_reg_base;
  292. };
  293. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[];
  294. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  295. static const char *const rx_text[] = {
  296. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
  297. "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
  298. };
  299. static const char *const rx_mix_text[] = {
  300. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
  301. };
  302. static const char *const rx_mix_ec_text[] = {
  303. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  304. };
  305. static const char *const rx_mux_text[] = {
  306. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  307. };
  308. static const char *const rx_sidetone_mix_text[] = {
  309. "ZERO", "SRC0"
  310. };
  311. static const char * const lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text[] = {
  312. "OFF", "ON"
  313. };
  314. static const char * const lpass_cdc_wsa_macro_comp_mode_text[] = {
  315. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  316. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  317. };
  318. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  319. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  320. };
  321. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  322. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  323. };
  324. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  325. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text);
  326. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_comp_mode_enum,
  327. lpass_cdc_wsa_macro_comp_mode_text);
  328. /* RX INT0 */
  329. static const struct soc_enum rx0_prim_inp0_chain_enum =
  330. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  331. 0, 12, rx_text);
  332. static const struct soc_enum rx0_prim_inp1_chain_enum =
  333. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  334. 3, 12, rx_text);
  335. static const struct soc_enum rx0_prim_inp2_chain_enum =
  336. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  337. 3, 12, rx_text);
  338. static const struct soc_enum rx0_mix_chain_enum =
  339. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  340. 0, 10, rx_mix_text);
  341. static const struct soc_enum rx0_sidetone_mix_enum =
  342. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  343. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  344. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  345. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  346. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  347. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  348. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  349. static const struct snd_kcontrol_new rx0_mix_mux =
  350. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  351. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  352. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  353. /* RX INT1 */
  354. static const struct soc_enum rx1_prim_inp0_chain_enum =
  355. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  356. 0, 12, rx_text);
  357. static const struct soc_enum rx1_prim_inp1_chain_enum =
  358. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  359. 3, 12, rx_text);
  360. static const struct soc_enum rx1_prim_inp2_chain_enum =
  361. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  362. 3, 12, rx_text);
  363. static const struct soc_enum rx1_mix_chain_enum =
  364. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  365. 0, 10, rx_mix_text);
  366. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  367. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  368. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  369. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  370. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  371. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  372. static const struct snd_kcontrol_new rx1_mix_mux =
  373. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  374. static const struct soc_enum rx_mix_ec0_enum =
  375. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  376. 0, 3, rx_mix_ec_text);
  377. static const struct soc_enum rx_mix_ec1_enum =
  378. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  379. 3, 3, rx_mix_ec_text);
  380. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  381. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  382. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  383. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  384. static struct snd_soc_dai_ops lpass_cdc_wsa_macro_dai_ops = {
  385. .hw_params = lpass_cdc_wsa_macro_hw_params,
  386. .get_channel_map = lpass_cdc_wsa_macro_get_channel_map,
  387. .mute_stream = lpass_cdc_wsa_macro_mute_stream,
  388. };
  389. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[] = {
  390. {
  391. .name = "wsa_macro_rx1",
  392. .id = LPASS_CDC_WSA_MACRO_AIF1_PB,
  393. .playback = {
  394. .stream_name = "WSA_AIF1 Playback",
  395. .rates = LPASS_CDC_WSA_MACRO_RX_RATES,
  396. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  397. .rate_max = 384000,
  398. .rate_min = 8000,
  399. .channels_min = 1,
  400. .channels_max = 2,
  401. },
  402. .ops = &lpass_cdc_wsa_macro_dai_ops,
  403. },
  404. {
  405. .name = "wsa_macro_rx_mix",
  406. .id = LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  407. .playback = {
  408. .stream_name = "WSA_AIF_MIX1 Playback",
  409. .rates = LPASS_CDC_WSA_MACRO_RX_MIX_RATES,
  410. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  411. .rate_max = 192000,
  412. .rate_min = 48000,
  413. .channels_min = 1,
  414. .channels_max = 2,
  415. },
  416. .ops = &lpass_cdc_wsa_macro_dai_ops,
  417. },
  418. {
  419. .name = "wsa_macro_vifeedback",
  420. .id = LPASS_CDC_WSA_MACRO_AIF_VI,
  421. .capture = {
  422. .stream_name = "WSA_AIF_VI Capture",
  423. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  424. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  425. .rate_max = 48000,
  426. .rate_min = 8000,
  427. .channels_min = 1,
  428. .channels_max = 4,
  429. },
  430. .ops = &lpass_cdc_wsa_macro_dai_ops,
  431. },
  432. {
  433. .name = "wsa_macro_echo",
  434. .id = LPASS_CDC_WSA_MACRO_AIF_ECHO,
  435. .capture = {
  436. .stream_name = "WSA_AIF_ECHO Capture",
  437. .rates = LPASS_CDC_WSA_MACRO_ECHO_RATES,
  438. .formats = LPASS_CDC_WSA_MACRO_ECHO_FORMATS,
  439. .rate_max = 48000,
  440. .rate_min = 8000,
  441. .channels_min = 1,
  442. .channels_max = 2,
  443. },
  444. .ops = &lpass_cdc_wsa_macro_dai_ops,
  445. },
  446. {
  447. .name = "wsa_macro_cpsfeedback",
  448. .id = LPASS_CDC_WSA_MACRO_AIF_CPS,
  449. .capture = {
  450. .stream_name = "WSA_AIF_CPS Capture",
  451. .rates = LPASS_CDC_WSA_MACRO_CPS_RATES,
  452. .formats = LPASS_CDC_WSA_MACRO_CPS_FORMATS,
  453. .rate_max = 48000,
  454. .rate_min = 48000,
  455. .channels_min = 1,
  456. .channels_max = 2,
  457. },
  458. .ops = &lpass_cdc_wsa_macro_dai_ops,
  459. },
  460. };
  461. static bool lpass_cdc_wsa_macro_get_data(struct snd_soc_component *component,
  462. struct device **wsa_dev,
  463. struct lpass_cdc_wsa_macro_priv **wsa_priv,
  464. const char *func_name)
  465. {
  466. *wsa_dev = lpass_cdc_get_device_ptr(component->dev,
  467. WSA_MACRO);
  468. if (!(*wsa_dev)) {
  469. dev_err_ratelimited(component->dev,
  470. "%s: null device for macro!\n", func_name);
  471. return false;
  472. }
  473. *wsa_priv = dev_get_drvdata((*wsa_dev));
  474. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  475. dev_err_ratelimited(component->dev,
  476. "%s: priv is null for macro!\n", func_name);
  477. return false;
  478. }
  479. return true;
  480. }
  481. static int lpass_cdc_wsa_macro_set_port_map(struct snd_soc_component *component,
  482. u32 usecase, u32 size, void *data)
  483. {
  484. struct device *wsa_dev = NULL;
  485. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  486. struct swrm_port_config port_cfg;
  487. int ret = 0;
  488. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  489. return -EINVAL;
  490. memset(&port_cfg, 0, sizeof(port_cfg));
  491. port_cfg.uc = usecase;
  492. port_cfg.size = size;
  493. port_cfg.params = data;
  494. if (wsa_priv->swr_ctrl_data)
  495. ret = swrm_wcd_notify(
  496. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  497. SWR_SET_PORT_MAP, &port_cfg);
  498. return ret;
  499. }
  500. static int lpass_cdc_wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  501. u8 int_prim_fs_rate_reg_val,
  502. u32 sample_rate)
  503. {
  504. u8 int_1_mix1_inp;
  505. u32 j, port;
  506. u16 int_mux_cfg0, int_mux_cfg1;
  507. u16 int_fs_reg;
  508. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  509. u8 inp0_sel, inp1_sel, inp2_sel;
  510. struct snd_soc_component *component = dai->component;
  511. struct device *wsa_dev = NULL;
  512. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  513. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  514. return -EINVAL;
  515. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  516. LPASS_CDC_WSA_MACRO_RX_MAX) {
  517. int_1_mix1_inp = port;
  518. if ((int_1_mix1_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  519. (int_1_mix1_inp > LPASS_CDC_WSA_MACRO_RX_MAX)) {
  520. dev_err_ratelimited(wsa_dev,
  521. "%s: Invalid RX port, Dai ID is %d\n",
  522. __func__, dai->id);
  523. return -EINVAL;
  524. }
  525. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  526. /*
  527. * Loop through all interpolator MUX inputs and find out
  528. * to which interpolator input, the cdc_dma rx port
  529. * is connected
  530. */
  531. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  532. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET;
  533. int_mux_cfg0_val = snd_soc_component_read(component,
  534. int_mux_cfg0);
  535. int_mux_cfg1_val = snd_soc_component_read(component,
  536. int_mux_cfg1);
  537. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  538. inp1_sel = (int_mux_cfg0_val >>
  539. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  540. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  541. inp2_sel = (int_mux_cfg1_val >>
  542. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  543. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  544. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  545. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  546. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  547. int_fs_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  548. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  549. dev_dbg(wsa_dev,
  550. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  551. __func__, dai->id, j);
  552. dev_dbg(wsa_dev,
  553. "%s: set INT%u_1 sample rate to %u\n",
  554. __func__, j, sample_rate);
  555. /* sample_rate is in Hz */
  556. snd_soc_component_update_bits(component,
  557. int_fs_reg,
  558. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  559. int_prim_fs_rate_reg_val);
  560. }
  561. int_mux_cfg0 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  562. }
  563. }
  564. return 0;
  565. }
  566. static int lpass_cdc_wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  567. u8 int_mix_fs_rate_reg_val,
  568. u32 sample_rate)
  569. {
  570. u8 int_2_inp;
  571. u32 j, port;
  572. u16 int_mux_cfg1, int_fs_reg;
  573. u8 int_mux_cfg1_val;
  574. struct snd_soc_component *component = dai->component;
  575. struct device *wsa_dev = NULL;
  576. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  577. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  578. return -EINVAL;
  579. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  580. LPASS_CDC_WSA_MACRO_RX_MAX) {
  581. int_2_inp = port;
  582. if ((int_2_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  583. (int_2_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  584. dev_err_ratelimited(wsa_dev,
  585. "%s: Invalid RX port, Dai ID is %d\n",
  586. __func__, dai->id);
  587. return -EINVAL;
  588. }
  589. int_mux_cfg1 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  590. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  591. int_mux_cfg1_val = snd_soc_component_read(component,
  592. int_mux_cfg1) &
  593. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  594. if (int_mux_cfg1_val == int_2_inp +
  595. INTn_2_INP_SEL_RX0) {
  596. int_fs_reg =
  597. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  598. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  599. dev_dbg(wsa_dev,
  600. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  601. __func__, dai->id, j);
  602. dev_dbg(wsa_dev,
  603. "%s: set INT%u_2 sample rate to %u\n",
  604. __func__, j, sample_rate);
  605. snd_soc_component_update_bits(component,
  606. int_fs_reg,
  607. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  608. int_mix_fs_rate_reg_val);
  609. }
  610. int_mux_cfg1 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  611. }
  612. }
  613. return 0;
  614. }
  615. static int lpass_cdc_wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  616. u32 sample_rate)
  617. {
  618. int rate_val = 0;
  619. int i, ret;
  620. /* set mixing path rate */
  621. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  622. if (sample_rate ==
  623. int_mix_sample_rate_val[i].sample_rate) {
  624. rate_val =
  625. int_mix_sample_rate_val[i].rate_val;
  626. break;
  627. }
  628. }
  629. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  630. (rate_val < 0))
  631. goto prim_rate;
  632. ret = lpass_cdc_wsa_macro_set_mix_interpolator_rate(dai,
  633. (u8) rate_val, sample_rate);
  634. prim_rate:
  635. /* set primary path sample rate */
  636. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  637. if (sample_rate ==
  638. int_prim_sample_rate_val[i].sample_rate) {
  639. rate_val =
  640. int_prim_sample_rate_val[i].rate_val;
  641. break;
  642. }
  643. }
  644. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  645. (rate_val < 0))
  646. return -EINVAL;
  647. ret = lpass_cdc_wsa_macro_set_prim_interpolator_rate(dai,
  648. (u8) rate_val, sample_rate);
  649. return ret;
  650. }
  651. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  652. struct snd_pcm_hw_params *params,
  653. struct snd_soc_dai *dai)
  654. {
  655. struct snd_soc_component *component = dai->component;
  656. int ret;
  657. struct device *wsa_dev = NULL;
  658. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  659. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  660. return -EINVAL;
  661. wsa_priv = dev_get_drvdata(wsa_dev);
  662. if (!wsa_priv)
  663. return -EINVAL;
  664. dev_dbg(component->dev,
  665. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  666. dai->name, dai->id, params_rate(params),
  667. params_channels(params));
  668. switch (substream->stream) {
  669. case SNDRV_PCM_STREAM_PLAYBACK:
  670. ret = lpass_cdc_wsa_macro_set_interpolator_rate(dai, params_rate(params));
  671. if (ret) {
  672. dev_err_ratelimited(component->dev,
  673. "%s: cannot set sample rate: %u\n",
  674. __func__, params_rate(params));
  675. return ret;
  676. }
  677. switch (params_width(params)) {
  678. case 16:
  679. wsa_priv->bit_width[dai->id] = 16;
  680. break;
  681. case 24:
  682. wsa_priv->bit_width[dai->id] = 24;
  683. break;
  684. case 32:
  685. wsa_priv->bit_width[dai->id] = 32;
  686. break;
  687. default:
  688. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  689. __func__, params_width(params));
  690. return -EINVAL;
  691. }
  692. break;
  693. case SNDRV_PCM_STREAM_CAPTURE:
  694. if (dai->id == LPASS_CDC_WSA_MACRO_AIF_VI)
  695. wsa_priv->pcm_rate_vi = params_rate(params);
  696. switch (params_width(params)) {
  697. case 16:
  698. wsa_priv->bit_width[dai->id] = 16;
  699. break;
  700. case 24:
  701. wsa_priv->bit_width[dai->id] = 24;
  702. break;
  703. case 32:
  704. wsa_priv->bit_width[dai->id] = 32;
  705. break;
  706. default:
  707. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  708. __func__, params_width(params));
  709. return -EINVAL;
  710. }
  711. break;
  712. default:
  713. break;
  714. }
  715. return 0;
  716. }
  717. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  718. unsigned int *tx_num, unsigned int *tx_slot,
  719. unsigned int *rx_num, unsigned int *rx_slot)
  720. {
  721. struct snd_soc_component *component = dai->component;
  722. struct device *wsa_dev = NULL;
  723. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  724. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  725. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  726. return -EINVAL;
  727. wsa_priv = dev_get_drvdata(wsa_dev);
  728. if (!wsa_priv)
  729. return -EINVAL;
  730. switch (dai->id) {
  731. case LPASS_CDC_WSA_MACRO_AIF_VI:
  732. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  733. LPASS_CDC_WSA_MACRO_TX_MAX) {
  734. mask |= (1 << temp);
  735. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  736. break;
  737. }
  738. if (mask & 0x0C)
  739. mask = mask >> 0x2;
  740. *tx_slot = mask;
  741. *tx_num = cnt;
  742. break;
  743. case LPASS_CDC_WSA_MACRO_AIF_CPS:
  744. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  745. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  746. break;
  747. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  748. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  749. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  750. LPASS_CDC_WSA_MACRO_RX_MAX) {
  751. mask |= (1 << temp);
  752. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  753. break;
  754. }
  755. if (mask & 0x0C)
  756. mask = mask >> 0x2;
  757. *rx_slot = mask;
  758. *rx_num = cnt;
  759. break;
  760. case LPASS_CDC_WSA_MACRO_AIF_ECHO:
  761. val = snd_soc_component_read(component,
  762. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  763. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK) {
  764. mask |= 0x2;
  765. cnt++;
  766. }
  767. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK) {
  768. mask |= 0x1;
  769. cnt++;
  770. }
  771. *tx_slot = mask;
  772. *tx_num = cnt;
  773. break;
  774. default:
  775. dev_err_ratelimited(wsa_dev, "%s: Invalid AIF\n", __func__);
  776. break;
  777. }
  778. return 0;
  779. }
  780. static void lpass_cdc_wsa_unmute_interpolator(struct snd_soc_dai *dai)
  781. {
  782. struct snd_soc_component *component = dai->component;
  783. uint16_t j = 0, reg = 0, mix_reg = 0;
  784. switch (dai->id) {
  785. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  786. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  787. for (j = 0; j < NUM_INTERPOLATORS; ++j) {
  788. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  789. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  790. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  791. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  792. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  793. snd_soc_component_update_bits(component, mix_reg, 0x10, 0x00);
  794. }
  795. }
  796. }
  797. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  798. {
  799. struct snd_soc_component *component = dai->component;
  800. struct device *wsa_dev = NULL;
  801. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  802. bool adie_lb = false;
  803. uint32_t temp;
  804. if (mute)
  805. return 0;
  806. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  807. return -EINVAL;
  808. switch (dai->id) {
  809. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  810. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  811. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  812. lpass_cdc_wsa_unmute_interpolator(dai);
  813. lpass_cdc_wsa_macro_enable_vi_decimator(component);
  814. break;
  815. default:
  816. break;
  817. }
  818. if ((test_bit(LPASS_CDC_WSA_MACRO_RX4,
  819. &wsa_priv->active_ch_mask[dai->id]) ||
  820. test_bit(LPASS_CDC_WSA_MACRO_RX5,
  821. &wsa_priv->active_ch_mask[dai->id])) &&
  822. wsa_priv->wsa_fs_reg_base) {
  823. temp = ioread32(wsa_priv->wsa_fs_reg_base);
  824. if (temp != 0) {
  825. temp = 0;
  826. iowrite32(temp, wsa_priv->wsa_fs_reg_base);
  827. }
  828. dev_dbg(wsa_dev, "%s: LPASS_WSA_FS_CTL : %d", __func__, temp);
  829. }
  830. return 0;
  831. }
  832. static int lpass_cdc_wsa_macro_mclk_enable(
  833. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  834. bool mclk_enable, bool dapm)
  835. {
  836. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  837. int ret = 0;
  838. if (regmap == NULL) {
  839. dev_err_ratelimited(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  840. return -EINVAL;
  841. }
  842. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  843. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  844. mutex_lock(&wsa_priv->mclk_lock);
  845. if (mclk_enable) {
  846. if (wsa_priv->wsa_mclk_users == 0) {
  847. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  848. wsa_priv->default_clk_id,
  849. wsa_priv->default_clk_id,
  850. true);
  851. if (ret < 0) {
  852. dev_err_ratelimited(wsa_priv->dev,
  853. "%s: wsa request clock enable failed\n",
  854. __func__);
  855. goto exit;
  856. }
  857. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  858. true);
  859. regcache_mark_dirty(regmap);
  860. regcache_sync_region(regmap,
  861. WSA_START_OFFSET,
  862. WSA_MAX_OFFSET);
  863. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  864. regmap_update_bits(regmap,
  865. LPASS_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  866. regmap_update_bits(regmap,
  867. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  868. 0x01, 0x01);
  869. /* Toggle fs_cntr_clr bit*/
  870. regmap_update_bits(regmap,
  871. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  872. 0x02, 0x02);
  873. regmap_update_bits(regmap,
  874. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  875. 0x02, 0x0);
  876. regmap_update_bits(regmap,
  877. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  878. 0x01, 0x01);
  879. }
  880. wsa_priv->wsa_mclk_users++;
  881. } else {
  882. if (wsa_priv->wsa_mclk_users <= 0) {
  883. dev_err_ratelimited(wsa_priv->dev, "%s: clock already disabled\n",
  884. __func__);
  885. wsa_priv->wsa_mclk_users = 0;
  886. goto exit;
  887. }
  888. wsa_priv->wsa_mclk_users--;
  889. if (wsa_priv->wsa_mclk_users == 0) {
  890. regmap_update_bits(regmap,
  891. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  892. 0x01, 0x00);
  893. regmap_update_bits(regmap,
  894. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  895. 0x01, 0x00);
  896. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  897. false);
  898. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  899. wsa_priv->default_clk_id,
  900. wsa_priv->default_clk_id,
  901. false);
  902. }
  903. }
  904. exit:
  905. mutex_unlock(&wsa_priv->mclk_lock);
  906. return ret;
  907. }
  908. static int lpass_cdc_wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  909. struct snd_kcontrol *kcontrol, int event)
  910. {
  911. struct snd_soc_component *component =
  912. snd_soc_dapm_to_component(w->dapm);
  913. int ret = 0;
  914. struct device *wsa_dev = NULL;
  915. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  916. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  917. return -EINVAL;
  918. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  919. switch (event) {
  920. case SND_SOC_DAPM_PRE_PMU:
  921. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  922. if (ret)
  923. wsa_priv->dapm_mclk_enable = false;
  924. else
  925. wsa_priv->dapm_mclk_enable = true;
  926. break;
  927. case SND_SOC_DAPM_POST_PMD:
  928. if (wsa_priv->dapm_mclk_enable) {
  929. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  930. wsa_priv->dapm_mclk_enable = false;
  931. }
  932. break;
  933. default:
  934. dev_err_ratelimited(wsa_priv->dev,
  935. "%s: invalid DAPM event %d\n", __func__, event);
  936. ret = -EINVAL;
  937. }
  938. return ret;
  939. }
  940. static int lpass_cdc_wsa_macro_event_handler(struct snd_soc_component *component,
  941. u16 event, u32 data)
  942. {
  943. struct device *wsa_dev = NULL;
  944. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  945. int ret = 0;
  946. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  947. return -EINVAL;
  948. switch (event) {
  949. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  950. wsa_priv->pre_dev_up = false;
  951. if (wsa_priv->swr_ctrl_data) {
  952. swrm_wcd_notify(
  953. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  954. SWR_DEVICE_SSR_DOWN, NULL);
  955. }
  956. if ((!pm_runtime_enabled(wsa_dev) ||
  957. !pm_runtime_suspended(wsa_dev))) {
  958. ret = lpass_cdc_runtime_suspend(wsa_dev);
  959. if (!ret) {
  960. pm_runtime_disable(wsa_dev);
  961. pm_runtime_set_suspended(wsa_dev);
  962. pm_runtime_enable(wsa_dev);
  963. }
  964. }
  965. break;
  966. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  967. break;
  968. case LPASS_CDC_MACRO_EVT_SSR_UP:
  969. wsa_priv->pre_dev_up = true;
  970. /* reset swr after ssr/pdr */
  971. wsa_priv->reset_swr = true;
  972. if (wsa_priv->swr_ctrl_data)
  973. swrm_wcd_notify(
  974. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  975. SWR_DEVICE_SSR_UP, NULL);
  976. break;
  977. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  978. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  979. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_TX_CORE_CLK);
  980. break;
  981. }
  982. return 0;
  983. }
  984. static int lpass_cdc_wsa_macro_enable_vi_decimator(struct snd_soc_component *component)
  985. {
  986. struct device *wsa_dev = NULL;
  987. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  988. u8 val = 0x0;
  989. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  990. return -EINVAL;
  991. usleep_range(5000, 5500);
  992. dev_dbg(wsa_dev, "%s: wsa_priv->pcm_rate_vi %d\n", __func__, wsa_priv->pcm_rate_vi);
  993. switch (wsa_priv->pcm_rate_vi) {
  994. case 48000:
  995. val = 0x04;
  996. break;
  997. case 24000:
  998. val = 0x02;
  999. break;
  1000. case 8000:
  1001. default:
  1002. val = 0x00;
  1003. break;
  1004. }
  1005. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1006. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1007. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  1008. /* Enable V&I sensing */
  1009. snd_soc_component_update_bits(component,
  1010. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1011. 0x20, 0x20);
  1012. snd_soc_component_update_bits(component,
  1013. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1014. 0x20, 0x20);
  1015. usleep_range(1000, 1500);
  1016. snd_soc_component_update_bits(component,
  1017. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1018. 0x0F, val);
  1019. snd_soc_component_update_bits(component,
  1020. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1021. 0x0F, val);
  1022. snd_soc_component_update_bits(component,
  1023. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1024. 0x10, 0x10);
  1025. snd_soc_component_update_bits(component,
  1026. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1027. 0x10, 0x10);
  1028. usleep_range(1000, 1500);
  1029. snd_soc_component_update_bits(component,
  1030. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1031. 0x20, 0x00);
  1032. snd_soc_component_update_bits(component,
  1033. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1034. 0x20, 0x00);
  1035. }
  1036. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  1037. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1038. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  1039. /* Enable V&I sensing */
  1040. snd_soc_component_update_bits(component,
  1041. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1042. 0x20, 0x20);
  1043. snd_soc_component_update_bits(component,
  1044. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1045. 0x20, 0x20);
  1046. usleep_range(1000, 1500);
  1047. snd_soc_component_update_bits(component,
  1048. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1049. 0x0F, val);
  1050. snd_soc_component_update_bits(component,
  1051. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1052. 0x0F, val);
  1053. snd_soc_component_update_bits(component,
  1054. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1055. 0x10, 0x10);
  1056. snd_soc_component_update_bits(component,
  1057. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1058. 0x10, 0x10);
  1059. usleep_range(1000, 1500);
  1060. snd_soc_component_update_bits(component,
  1061. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1062. 0x20, 0x00);
  1063. snd_soc_component_update_bits(component,
  1064. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1065. 0x20, 0x00);
  1066. }
  1067. return 0;
  1068. }
  1069. static int lpass_cdc_wsa_macro_disable_vi_feedback(struct snd_soc_dapm_widget *w,
  1070. struct snd_kcontrol *kcontrol,
  1071. int event)
  1072. {
  1073. struct snd_soc_component *component =
  1074. snd_soc_dapm_to_component(w->dapm);
  1075. struct device *wsa_dev = NULL;
  1076. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1077. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1078. return -EINVAL;
  1079. switch (event) {
  1080. case SND_SOC_DAPM_POST_PMD:
  1081. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1082. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1083. /* Disable V&I sensing */
  1084. snd_soc_component_update_bits(component,
  1085. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1086. 0x20, 0x20);
  1087. snd_soc_component_update_bits(component,
  1088. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1089. 0x20, 0x20);
  1090. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  1091. snd_soc_component_update_bits(component,
  1092. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1093. 0x10, 0x00);
  1094. snd_soc_component_update_bits(component,
  1095. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1096. 0x10, 0x00);
  1097. snd_soc_component_update_bits(component,
  1098. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1099. 0x20, 0x00);
  1100. snd_soc_component_update_bits(component,
  1101. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1102. 0x20, 0x00);
  1103. }
  1104. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  1105. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1106. /* Disable V&I sensing */
  1107. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  1108. snd_soc_component_update_bits(component,
  1109. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1110. 0x20, 0x20);
  1111. snd_soc_component_update_bits(component,
  1112. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1113. 0x20, 0x20);
  1114. snd_soc_component_update_bits(component,
  1115. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1116. 0x10, 0x00);
  1117. snd_soc_component_update_bits(component,
  1118. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1119. 0x10, 0x00);
  1120. snd_soc_component_update_bits(component,
  1121. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1122. 0x20, 0x00);
  1123. snd_soc_component_update_bits(component,
  1124. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1125. 0x20, 0x00);
  1126. }
  1127. break;
  1128. }
  1129. return 0;
  1130. }
  1131. static void lpass_cdc_wsa_macro_hd2_control(struct snd_soc_component *component,
  1132. u16 reg, int event)
  1133. {
  1134. u16 hd2_scale_reg;
  1135. u16 hd2_enable_reg = 0;
  1136. if (reg == LPASS_CDC_WSA_RX0_RX_PATH_CTL) {
  1137. hd2_scale_reg = LPASS_CDC_WSA_RX0_RX_PATH_SEC3;
  1138. hd2_enable_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0;
  1139. }
  1140. if (reg == LPASS_CDC_WSA_RX1_RX_PATH_CTL) {
  1141. hd2_scale_reg = LPASS_CDC_WSA_RX1_RX_PATH_SEC3;
  1142. hd2_enable_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG0;
  1143. }
  1144. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1145. snd_soc_component_update_bits(component, hd2_scale_reg,
  1146. 0x3C, 0x10);
  1147. snd_soc_component_update_bits(component, hd2_scale_reg,
  1148. 0x03, 0x01);
  1149. snd_soc_component_update_bits(component, hd2_enable_reg,
  1150. 0x04, 0x04);
  1151. }
  1152. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1153. snd_soc_component_update_bits(component, hd2_enable_reg,
  1154. 0x04, 0x00);
  1155. snd_soc_component_update_bits(component, hd2_scale_reg,
  1156. 0x03, 0x00);
  1157. snd_soc_component_update_bits(component, hd2_scale_reg,
  1158. 0x3C, 0x00);
  1159. }
  1160. }
  1161. static int lpass_cdc_wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1162. struct snd_kcontrol *kcontrol, int event)
  1163. {
  1164. struct snd_soc_component *component =
  1165. snd_soc_dapm_to_component(w->dapm);
  1166. int ch_cnt;
  1167. struct device *wsa_dev = NULL;
  1168. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1169. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1170. return -EINVAL;
  1171. switch (event) {
  1172. case SND_SOC_DAPM_PRE_PMU:
  1173. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1174. !wsa_priv->rx_0_count)
  1175. wsa_priv->rx_0_count++;
  1176. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1177. !wsa_priv->rx_1_count)
  1178. wsa_priv->rx_1_count++;
  1179. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1180. if (wsa_priv->swr_ctrl_data) {
  1181. swrm_wcd_notify(
  1182. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1183. SWR_DEVICE_UP, NULL);
  1184. }
  1185. break;
  1186. case SND_SOC_DAPM_POST_PMD:
  1187. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1188. wsa_priv->rx_0_count)
  1189. wsa_priv->rx_0_count--;
  1190. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1191. wsa_priv->rx_1_count)
  1192. wsa_priv->rx_1_count--;
  1193. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1194. break;
  1195. }
  1196. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1197. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1198. return 0;
  1199. }
  1200. static int lpass_cdc_wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1201. struct snd_kcontrol *kcontrol, int event)
  1202. {
  1203. struct snd_soc_component *component =
  1204. snd_soc_dapm_to_component(w->dapm);
  1205. u16 gain_reg;
  1206. int offset_val = 0;
  1207. int val = 0;
  1208. uint16_t mix_reg = 0;
  1209. uint16_t reg = 0;
  1210. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1211. if (!(strcmp(w->name, "WSA_RX0 MIX INP"))) {
  1212. gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  1213. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1214. (LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift);
  1215. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  1216. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1217. } else if (!(strcmp(w->name, "WSA_RX1 MIX INP"))) {
  1218. gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  1219. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL +
  1220. (LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift);
  1221. mix_reg = LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL +
  1222. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1223. } else {
  1224. dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
  1225. __func__, w->name);
  1226. return 0;
  1227. }
  1228. switch (event) {
  1229. case SND_SOC_DAPM_PRE_PMU:
  1230. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1231. usleep_range(500, 510);
  1232. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1233. snd_soc_component_update_bits(component,
  1234. reg, 0x20, 0x20);
  1235. snd_soc_component_update_bits(component,
  1236. mix_reg, 0x20, 0x20);
  1237. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1238. val = snd_soc_component_read(component, gain_reg);
  1239. val += offset_val;
  1240. snd_soc_component_write(component, gain_reg, val);
  1241. break;
  1242. case SND_SOC_DAPM_POST_PMD:
  1243. snd_soc_component_update_bits(component,
  1244. w->reg, 0x20, 0x00);
  1245. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1246. break;
  1247. }
  1248. return 0;
  1249. }
  1250. static int lpass_cdc_wsa_macro_config_compander(struct snd_soc_component *component,
  1251. int comp, int event)
  1252. {
  1253. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1254. struct device *wsa_dev = NULL;
  1255. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1256. struct lpass_cdc_comp_setting *comp_settings = NULL;
  1257. u16 mode = 0;
  1258. u16 index = 0;
  1259. int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
  1260. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1261. return -EINVAL;
  1262. if (comp >= LPASS_CDC_WSA_MACRO_COMP_MAX || comp < 0) {
  1263. dev_err(component->dev, "%s: Invalid compander value: %d\n",
  1264. __func__, comp);
  1265. return -EINVAL;
  1266. }
  1267. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1268. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1269. if (!wsa_priv->comp_enabled[comp])
  1270. return 0;
  1271. mode = wsa_priv->comp_mode[comp];
  1272. if (mode >= G_MAX_DB || mode < 0)
  1273. mode = 0;
  1274. comp_ctl0_reg = LPASS_CDC_WSA_COMPANDER0_CTL0 +
  1275. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1276. comp_ctl8_reg = LPASS_CDC_WSA_COMPANDER0_CTL8 +
  1277. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1278. rx_path_cfg0_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0 +
  1279. (comp * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  1280. comp_settings = &comp_setting_table[mode];
  1281. /* If System has battery configuration */
  1282. if (wsa_priv->wsa_bat_cfg[comp]) {
  1283. index = (comp * 2) + wsa_priv->wsa_spkrrecv;
  1284. if (index >= (2 * (LPASS_CDC_WSA_MACRO_RX1 + 1))) {
  1285. dev_err(component->dev, "%s: Invalid index: %d\n",
  1286. __func__, index);
  1287. return -EINVAL;
  1288. }
  1289. sys_gain = wsa_priv->wsa_sys_gain[index];
  1290. bat_cfg = wsa_priv->wsa_bat_cfg[comp];
  1291. /* Convert enum to value and
  1292. * multiply all values by 10 to avoid float
  1293. */
  1294. sys_gain_int = -15 * sys_gain + 210;
  1295. switch (bat_cfg) {
  1296. case CONFIG_1S:
  1297. case EXT_1S:
  1298. if (sys_gain > G_13P5_DB) {
  1299. upper_gain = sys_gain_int + 60;
  1300. lower_gain = 0;
  1301. } else {
  1302. upper_gain = 210;
  1303. lower_gain = 0;
  1304. }
  1305. break;
  1306. case CONFIG_3S:
  1307. case EXT_3S:
  1308. upper_gain = sys_gain_int;
  1309. lower_gain = 75;
  1310. break;
  1311. case EXT_ABOVE_3S:
  1312. upper_gain = sys_gain_int;
  1313. lower_gain = 120;
  1314. break;
  1315. default:
  1316. upper_gain = sys_gain_int;
  1317. lower_gain = 0;
  1318. break;
  1319. }
  1320. /* Truncate after calculation */
  1321. comp_settings->lower_gain_int = (lower_gain * 2) / 10;
  1322. comp_settings->upper_gain_int = (upper_gain * 2) / 10;
  1323. }
  1324. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1325. lpass_cdc_update_compander_setting(component,
  1326. comp_ctl8_reg,
  1327. comp_settings);
  1328. /* Enable Compander Clock */
  1329. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1330. 0x01, 0x01);
  1331. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1332. 0x02, 0x02);
  1333. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1334. 0x02, 0x00);
  1335. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1336. 0x02, 0x02);
  1337. }
  1338. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1339. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1340. 0x04, 0x04);
  1341. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1342. 0x02, 0x00);
  1343. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1344. 0x02, 0x02);
  1345. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1346. 0x02, 0x00);
  1347. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1348. 0x01, 0x00);
  1349. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1350. 0x04, 0x00);
  1351. }
  1352. return 0;
  1353. }
  1354. static void lpass_cdc_wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1355. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1356. int path,
  1357. bool enable)
  1358. {
  1359. u16 softclip_clk_reg = LPASS_CDC_WSA_SOFTCLIP0_CRC +
  1360. (path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1361. u8 softclip_mux_mask = (1 << path);
  1362. u8 softclip_mux_value = (1 << path);
  1363. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1364. __func__, path, enable);
  1365. if (enable) {
  1366. if (wsa_priv->softclip_clk_users[path] == 0) {
  1367. snd_soc_component_update_bits(component,
  1368. softclip_clk_reg, 0x01, 0x01);
  1369. snd_soc_component_update_bits(component,
  1370. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1371. softclip_mux_mask, softclip_mux_value);
  1372. }
  1373. wsa_priv->softclip_clk_users[path]++;
  1374. } else {
  1375. wsa_priv->softclip_clk_users[path]--;
  1376. if (wsa_priv->softclip_clk_users[path] == 0) {
  1377. snd_soc_component_update_bits(component,
  1378. softclip_clk_reg, 0x01, 0x00);
  1379. snd_soc_component_update_bits(component,
  1380. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1381. softclip_mux_mask, 0x00);
  1382. }
  1383. }
  1384. }
  1385. static int lpass_cdc_wsa_macro_config_softclip(struct snd_soc_component *component,
  1386. int path, int event)
  1387. {
  1388. u16 softclip_ctrl_reg = 0;
  1389. struct device *wsa_dev = NULL;
  1390. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1391. int softclip_path = 0;
  1392. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1393. return -EINVAL;
  1394. if (path == LPASS_CDC_WSA_MACRO_COMP1)
  1395. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1396. else if (path == LPASS_CDC_WSA_MACRO_COMP2)
  1397. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1398. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1399. __func__, event, softclip_path,
  1400. wsa_priv->is_softclip_on[softclip_path]);
  1401. if (!wsa_priv->is_softclip_on[softclip_path])
  1402. return 0;
  1403. softclip_ctrl_reg = LPASS_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1404. (softclip_path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1405. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1406. /* Enable Softclip clock and mux */
  1407. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1408. softclip_path, true);
  1409. /* Enable Softclip control */
  1410. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1411. 0x01, 0x01);
  1412. }
  1413. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1414. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1415. 0x01, 0x00);
  1416. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1417. softclip_path, false);
  1418. }
  1419. return 0;
  1420. }
  1421. static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
  1422. int path, int event)
  1423. {
  1424. struct device *wsa_dev = NULL;
  1425. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1426. u16 reg1 = 0, reg2 = 0, reg3 = 0;
  1427. int softclip_path = 0;
  1428. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1429. return -EINVAL;
  1430. if (path == LPASS_CDC_WSA_MACRO_COMP1) {
  1431. reg1 = LPASS_CDC_WSA_COMPANDER0_CTL0;
  1432. reg2 = LPASS_CDC_WSA_RX0_RX_PATH_CFG3;
  1433. reg3 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1434. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1435. } else if (path == LPASS_CDC_WSA_MACRO_COMP2) {
  1436. reg1 = LPASS_CDC_WSA_COMPANDER1_CTL0;
  1437. reg2 = LPASS_CDC_WSA_RX1_RX_PATH_CFG3;
  1438. reg3 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1439. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1440. }
  1441. if (!wsa_priv->pbr_enable || wsa_priv->wsa_bat_cfg[path] >= EXT_1S ||
  1442. wsa_priv->wsa_sys_gain[path * 2] > G_12_DB ||
  1443. wsa_priv->wsa_spkrrecv || !reg1 || !reg2 || !reg3)
  1444. return 0;
  1445. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1446. snd_soc_component_update_bits(component,
  1447. reg1, 0x08, 0x08);
  1448. snd_soc_component_update_bits(component,
  1449. reg2, 0x40, 0x40);
  1450. snd_soc_component_update_bits(component,
  1451. reg3, 0x80, 0x80);
  1452. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1453. softclip_path, true);
  1454. if (wsa_priv->pbr_clk_users == 0)
  1455. snd_soc_component_update_bits(component,
  1456. LPASS_CDC_WSA_PBR_PATH_CTL,
  1457. 0x01, 0x01);
  1458. ++wsa_priv->pbr_clk_users;
  1459. }
  1460. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1461. if (wsa_priv->pbr_clk_users == 1)
  1462. snd_soc_component_update_bits(component,
  1463. LPASS_CDC_WSA_PBR_PATH_CTL,
  1464. 0x01, 0x00);
  1465. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1466. softclip_path, false);
  1467. snd_soc_component_update_bits(component,
  1468. reg1, 0x08, 0x00);
  1469. snd_soc_component_update_bits(component,
  1470. reg2, 0x40, 0x00);
  1471. snd_soc_component_update_bits(component,
  1472. reg3, 0x80, 0x00);
  1473. --wsa_priv->pbr_clk_users;
  1474. if (wsa_priv->pbr_clk_users < 0)
  1475. wsa_priv->pbr_clk_users = 0;
  1476. }
  1477. return 0;
  1478. }
  1479. static bool lpass_cdc_wsa_macro_adie_lb(struct snd_soc_component *component,
  1480. int interp_idx)
  1481. {
  1482. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1483. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1484. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1485. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1486. int_mux_cfg1 = int_mux_cfg0 + 4;
  1487. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1488. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1489. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1490. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1491. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1492. return true;
  1493. int_n_inp1 = int_mux_cfg0_val >> 4;
  1494. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1495. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1496. return true;
  1497. int_n_inp2 = int_mux_cfg1_val >> 4;
  1498. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1499. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1500. return true;
  1501. return false;
  1502. }
  1503. static int lpass_cdc_wsa_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1504. struct snd_kcontrol *kcontrol,
  1505. int event)
  1506. {
  1507. struct snd_soc_component *component =
  1508. snd_soc_dapm_to_component(w->dapm);
  1509. u16 reg = 0;
  1510. struct device *wsa_dev = NULL;
  1511. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1512. bool adie_lb = false;
  1513. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1514. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1515. return -EINVAL;
  1516. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1517. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1518. switch (event) {
  1519. case SND_SOC_DAPM_PRE_PMU:
  1520. snd_soc_component_update_bits(component, reg, 0x40, 0x40);
  1521. usleep_range(500, 510);
  1522. snd_soc_component_update_bits(component, reg, 0x40, 0x00);
  1523. snd_soc_component_update_bits(component,
  1524. reg, 0x20, 0x20);
  1525. if (lpass_cdc_wsa_macro_adie_lb(component, w->shift)) {
  1526. adie_lb = true;
  1527. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  1528. snd_soc_component_update_bits(component,
  1529. reg, 0x10, 0x00);
  1530. }
  1531. break;
  1532. default:
  1533. break;
  1534. }
  1535. return 0;
  1536. }
  1537. static int lpass_cdc_wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1538. {
  1539. u16 prim_int_reg = 0;
  1540. switch (reg) {
  1541. case LPASS_CDC_WSA_RX0_RX_PATH_CTL:
  1542. case LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1543. prim_int_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1544. *ind = 0;
  1545. break;
  1546. case LPASS_CDC_WSA_RX1_RX_PATH_CTL:
  1547. case LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1548. prim_int_reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1549. *ind = 1;
  1550. break;
  1551. }
  1552. return prim_int_reg;
  1553. }
  1554. static int lpass_cdc_wsa_macro_enable_prim_interpolator(
  1555. struct snd_soc_component *component,
  1556. u16 reg, int event)
  1557. {
  1558. u16 prim_int_reg;
  1559. u16 ind = 0;
  1560. struct device *wsa_dev = NULL;
  1561. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1562. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1563. return -EINVAL;
  1564. prim_int_reg = lpass_cdc_wsa_macro_interp_get_primary_reg(reg, &ind);
  1565. switch (event) {
  1566. case SND_SOC_DAPM_PRE_PMU:
  1567. wsa_priv->prim_int_users[ind]++;
  1568. if (wsa_priv->prim_int_users[ind] == 1) {
  1569. snd_soc_component_update_bits(component,
  1570. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1571. 0x03, 0x03);
  1572. snd_soc_component_update_bits(component, prim_int_reg,
  1573. 0x10, 0x10);
  1574. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1575. snd_soc_component_update_bits(component,
  1576. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1577. 0x1, 0x1);
  1578. }
  1579. if ((reg != prim_int_reg) &&
  1580. ((snd_soc_component_read(
  1581. component, prim_int_reg)) & 0x10))
  1582. snd_soc_component_update_bits(component, reg,
  1583. 0x10, 0x10);
  1584. break;
  1585. case SND_SOC_DAPM_POST_PMD:
  1586. wsa_priv->prim_int_users[ind]--;
  1587. if (wsa_priv->prim_int_users[ind] == 0) {
  1588. snd_soc_component_update_bits(component, prim_int_reg,
  1589. 1 << 0x5, 0 << 0x5);
  1590. snd_soc_component_update_bits(component,
  1591. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1592. 0x1, 0x0);
  1593. snd_soc_component_update_bits(component, prim_int_reg,
  1594. 0x40, 0x40);
  1595. snd_soc_component_update_bits(component, prim_int_reg,
  1596. 0x40, 0x00);
  1597. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1598. }
  1599. break;
  1600. }
  1601. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1602. __func__, ind, wsa_priv->prim_int_users[ind]);
  1603. return 0;
  1604. }
  1605. static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
  1606. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1607. int interp, int event)
  1608. {
  1609. int reg = 0, mask = 0, val = 0, source_reg = 0;
  1610. u16 mode = 0;
  1611. dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
  1612. wsa_priv->idle_detect_en);
  1613. if (!wsa_priv->idle_detect_en)
  1614. return;
  1615. if (interp == LPASS_CDC_WSA_MACRO_COMP1) {
  1616. source_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG3;
  1617. reg = LPASS_CDC_WSA_IDLE_DETECT_PATH_CTL;
  1618. mask = 0x01;
  1619. val = 0x01;
  1620. }
  1621. if (interp == LPASS_CDC_WSA_MACRO_COMP2) {
  1622. source_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG3;
  1623. reg = LPASS_CDC_WSA_IDLE_DETECT_PATH_CTL;
  1624. mask = 0x02;
  1625. val = 0x02;
  1626. }
  1627. mode = wsa_priv->comp_mode[interp];
  1628. if ((wsa_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
  1629. wsa_priv->noise_gate_mode == IDLE_DETECT || !wsa_priv->pbr_enable ||
  1630. wsa_priv->wsa_spkrrecv) {
  1631. snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
  1632. dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
  1633. } else {
  1634. snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
  1635. dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
  1636. }
  1637. if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1638. snd_soc_component_update_bits(component, reg, mask, val);
  1639. dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
  1640. }
  1641. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1642. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1643. snd_soc_component_write(component,
  1644. LPASS_CDC_WSA_IDLE_DETECT_CFG3, 0x0);
  1645. dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
  1646. }
  1647. }
  1648. static int lpass_cdc_wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1649. struct snd_kcontrol *kcontrol,
  1650. int event)
  1651. {
  1652. struct snd_soc_component *component =
  1653. snd_soc_dapm_to_component(w->dapm);
  1654. struct device *wsa_dev = NULL;
  1655. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1656. u8 gain = 0;
  1657. u16 reg = 0;
  1658. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1659. return -EINVAL;
  1660. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1661. return -EINVAL;
  1662. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1663. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1664. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1665. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1666. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1667. } else {
  1668. dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
  1669. __func__);
  1670. return -EINVAL;
  1671. }
  1672. switch (event) {
  1673. case SND_SOC_DAPM_PRE_PMU:
  1674. /* Reset if needed */
  1675. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1676. break;
  1677. case SND_SOC_DAPM_POST_PMU:
  1678. if (!strcmp(w->name, "WSA_RX INT0 INTERP")) {
  1679. gain = (u8)(wsa_priv->rx0_origin_gain -
  1680. wsa_priv->thermal_cur_state);
  1681. if (snd_soc_component_read(wsa_priv->component,
  1682. LPASS_CDC_WSA_RX0_RX_VOL_CTL) != gain) {
  1683. snd_soc_component_update_bits(wsa_priv->component,
  1684. LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
  1685. dev_dbg(wsa_priv->dev,
  1686. "%s: RX0 current thermal state: %d, "
  1687. "adjusted gain: %#x\n",
  1688. __func__, wsa_priv->thermal_cur_state, gain);
  1689. }
  1690. }
  1691. if (!strcmp(w->name, "WSA_RX INT1 INTERP")) {
  1692. gain = (u8)(wsa_priv->rx1_origin_gain -
  1693. wsa_priv->thermal_cur_state);
  1694. if (snd_soc_component_read(wsa_priv->component,
  1695. LPASS_CDC_WSA_RX1_RX_VOL_CTL) != gain) {
  1696. snd_soc_component_update_bits(wsa_priv->component,
  1697. LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
  1698. dev_dbg(wsa_priv->dev,
  1699. "%s: RX1 current thermal state: %d, "
  1700. "adjusted gain: %#x\n",
  1701. __func__, wsa_priv->thermal_cur_state, gain);
  1702. }
  1703. }
  1704. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1705. lpass_cdc_macro_idle_detect_control(component, wsa_priv,
  1706. w->shift, event);
  1707. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1708. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1709. if (wsa_priv->wsa_spkrrecv)
  1710. snd_soc_component_update_bits(component,
  1711. LPASS_CDC_WSA_RX0_RX_PATH_CFG1,
  1712. 0x08, 0x00);
  1713. break;
  1714. case SND_SOC_DAPM_POST_PMD:
  1715. snd_soc_component_update_bits(component,
  1716. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08);
  1717. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1718. lpass_cdc_macro_idle_detect_control(component, wsa_priv,
  1719. w->shift, event);
  1720. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1721. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1722. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1723. break;
  1724. }
  1725. return 0;
  1726. }
  1727. static int lpass_cdc_wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1728. struct snd_kcontrol *kcontrol,
  1729. int event)
  1730. {
  1731. struct snd_soc_component *component =
  1732. snd_soc_dapm_to_component(w->dapm);
  1733. u16 boost_path_ctl, boost_path_cfg1;
  1734. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1735. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1736. boost_path_ctl = LPASS_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1737. boost_path_cfg1 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1738. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1739. boost_path_ctl = LPASS_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1740. boost_path_cfg1 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1741. } else {
  1742. dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
  1743. __func__, w->name);
  1744. return -EINVAL;
  1745. }
  1746. switch (event) {
  1747. case SND_SOC_DAPM_PRE_PMU:
  1748. snd_soc_component_update_bits(component, boost_path_cfg1,
  1749. 0x01, 0x01);
  1750. snd_soc_component_update_bits(component, boost_path_ctl,
  1751. 0x10, 0x10);
  1752. break;
  1753. case SND_SOC_DAPM_POST_PMU:
  1754. break;
  1755. case SND_SOC_DAPM_POST_PMD:
  1756. snd_soc_component_update_bits(component, boost_path_ctl,
  1757. 0x10, 0x00);
  1758. snd_soc_component_update_bits(component, boost_path_cfg1,
  1759. 0x01, 0x00);
  1760. break;
  1761. }
  1762. return 0;
  1763. }
  1764. static int lpass_cdc_wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1765. struct snd_kcontrol *kcontrol,
  1766. int event)
  1767. {
  1768. struct snd_soc_component *component =
  1769. snd_soc_dapm_to_component(w->dapm);
  1770. struct device *wsa_dev = NULL;
  1771. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1772. u16 vbat_path_cfg = 0;
  1773. int softclip_path = 0;
  1774. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1775. return -EINVAL;
  1776. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1777. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1778. vbat_path_cfg = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1779. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1780. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1781. vbat_path_cfg = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1782. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1783. }
  1784. switch (event) {
  1785. case SND_SOC_DAPM_PRE_PMU:
  1786. /* Enable clock for VBAT block */
  1787. snd_soc_component_update_bits(component,
  1788. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1789. /* Enable VBAT block */
  1790. snd_soc_component_update_bits(component,
  1791. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1792. /* Update interpolator with 384K path */
  1793. snd_soc_component_update_bits(component, vbat_path_cfg,
  1794. 0x80, 0x80);
  1795. /* Use attenuation mode */
  1796. snd_soc_component_update_bits(component,
  1797. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1798. /*
  1799. * BCL block needs softclip clock and mux config to be enabled
  1800. */
  1801. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1802. softclip_path, true);
  1803. /* Enable VBAT at channel level */
  1804. snd_soc_component_update_bits(component, vbat_path_cfg,
  1805. 0x02, 0x02);
  1806. /* Set the ATTK1 gain */
  1807. snd_soc_component_update_bits(component,
  1808. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1809. 0xFF, 0xFF);
  1810. snd_soc_component_update_bits(component,
  1811. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1812. 0xFF, 0x03);
  1813. snd_soc_component_update_bits(component,
  1814. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1815. 0xFF, 0x00);
  1816. /* Set the ATTK2 gain */
  1817. snd_soc_component_update_bits(component,
  1818. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1819. 0xFF, 0xFF);
  1820. snd_soc_component_update_bits(component,
  1821. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1822. 0xFF, 0x03);
  1823. snd_soc_component_update_bits(component,
  1824. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1825. 0xFF, 0x00);
  1826. /* Set the ATTK3 gain */
  1827. snd_soc_component_update_bits(component,
  1828. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1829. 0xFF, 0xFF);
  1830. snd_soc_component_update_bits(component,
  1831. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1832. 0xFF, 0x03);
  1833. snd_soc_component_update_bits(component,
  1834. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1835. 0xFF, 0x00);
  1836. /* Enable CB decode block clock */
  1837. snd_soc_component_update_bits(component,
  1838. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1839. /* Enable BCL path */
  1840. snd_soc_component_update_bits(component,
  1841. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1842. /* Request for BCL data */
  1843. snd_soc_component_update_bits(component,
  1844. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1845. break;
  1846. case SND_SOC_DAPM_POST_PMD:
  1847. snd_soc_component_update_bits(component,
  1848. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1849. snd_soc_component_update_bits(component,
  1850. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1851. snd_soc_component_update_bits(component,
  1852. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1853. snd_soc_component_update_bits(component, vbat_path_cfg,
  1854. 0x80, 0x00);
  1855. snd_soc_component_update_bits(component,
  1856. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1857. 0x02, 0x02);
  1858. snd_soc_component_update_bits(component, vbat_path_cfg,
  1859. 0x02, 0x00);
  1860. snd_soc_component_update_bits(component,
  1861. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1862. 0xFF, 0x00);
  1863. snd_soc_component_update_bits(component,
  1864. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1865. 0xFF, 0x00);
  1866. snd_soc_component_update_bits(component,
  1867. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1868. 0xFF, 0x00);
  1869. snd_soc_component_update_bits(component,
  1870. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1871. 0xFF, 0x00);
  1872. snd_soc_component_update_bits(component,
  1873. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1874. 0xFF, 0x00);
  1875. snd_soc_component_update_bits(component,
  1876. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1877. 0xFF, 0x00);
  1878. snd_soc_component_update_bits(component,
  1879. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1880. 0xFF, 0x00);
  1881. snd_soc_component_update_bits(component,
  1882. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1883. 0xFF, 0x00);
  1884. snd_soc_component_update_bits(component,
  1885. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1886. 0xFF, 0x00);
  1887. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1888. softclip_path, false);
  1889. snd_soc_component_update_bits(component,
  1890. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1891. snd_soc_component_update_bits(component,
  1892. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1893. break;
  1894. default:
  1895. dev_err_ratelimited(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1896. break;
  1897. }
  1898. return 0;
  1899. }
  1900. static int lpass_cdc_wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1901. struct snd_kcontrol *kcontrol,
  1902. int event)
  1903. {
  1904. struct snd_soc_component *component =
  1905. snd_soc_dapm_to_component(w->dapm);
  1906. struct device *wsa_dev = NULL;
  1907. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1908. u16 val, ec_tx = 0, ec_hq_reg;
  1909. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1910. return -EINVAL;
  1911. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1912. val = snd_soc_component_read(component,
  1913. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1914. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1915. ec_tx = (val & 0x07) - 1;
  1916. else
  1917. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1918. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA_MACRO_RX1 + 1)) {
  1919. dev_err_ratelimited(wsa_dev, "%s: EC mix control not set correctly\n",
  1920. __func__);
  1921. return -EINVAL;
  1922. }
  1923. if (wsa_priv->ec_hq[ec_tx]) {
  1924. snd_soc_component_update_bits(component,
  1925. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1926. 0x1 << ec_tx, 0x1 << ec_tx);
  1927. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1928. 0x40 * ec_tx;
  1929. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1930. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1931. 0x40 * ec_tx;
  1932. /* default set to 48k */
  1933. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1934. }
  1935. return 0;
  1936. }
  1937. static int lpass_cdc_wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1938. struct snd_ctl_elem_value *ucontrol)
  1939. {
  1940. struct snd_soc_component *component =
  1941. snd_soc_kcontrol_component(kcontrol);
  1942. int ec_tx = ((struct soc_multi_mixer_control *)
  1943. kcontrol->private_value)->shift;
  1944. struct device *wsa_dev = NULL;
  1945. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1946. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1947. return -EINVAL;
  1948. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1949. return 0;
  1950. }
  1951. static int lpass_cdc_wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1952. struct snd_ctl_elem_value *ucontrol)
  1953. {
  1954. struct snd_soc_component *component =
  1955. snd_soc_kcontrol_component(kcontrol);
  1956. int ec_tx = ((struct soc_multi_mixer_control *)
  1957. kcontrol->private_value)->shift;
  1958. int value = ucontrol->value.integer.value[0];
  1959. struct device *wsa_dev = NULL;
  1960. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1961. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1962. return -EINVAL;
  1963. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1964. __func__, wsa_priv->ec_hq[ec_tx], value);
  1965. wsa_priv->ec_hq[ec_tx] = value;
  1966. return 0;
  1967. }
  1968. static int lpass_cdc_wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1969. struct snd_ctl_elem_value *ucontrol)
  1970. {
  1971. struct snd_soc_component *component =
  1972. snd_soc_kcontrol_component(kcontrol);
  1973. struct device *wsa_dev = NULL;
  1974. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1975. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1976. kcontrol->private_value)->shift;
  1977. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1978. return -EINVAL;
  1979. ucontrol->value.integer.value[0] =
  1980. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1981. return 0;
  1982. }
  1983. static int lpass_cdc_wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1984. struct snd_ctl_elem_value *ucontrol)
  1985. {
  1986. struct snd_soc_component *component =
  1987. snd_soc_kcontrol_component(kcontrol);
  1988. struct device *wsa_dev = NULL;
  1989. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1990. int value = ucontrol->value.integer.value[0];
  1991. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1992. kcontrol->private_value)->shift;
  1993. int ret = 0;
  1994. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1995. return -EINVAL;
  1996. pm_runtime_get_sync(wsa_priv->dev);
  1997. switch (wsa_rx_shift) {
  1998. case 0:
  1999. snd_soc_component_update_bits(component,
  2000. LPASS_CDC_WSA_RX0_RX_PATH_CTL,
  2001. 0x10, value << 4);
  2002. break;
  2003. case 1:
  2004. snd_soc_component_update_bits(component,
  2005. LPASS_CDC_WSA_RX1_RX_PATH_CTL,
  2006. 0x10, value << 4);
  2007. break;
  2008. case 2:
  2009. snd_soc_component_update_bits(component,
  2010. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  2011. 0x10, value << 4);
  2012. break;
  2013. case 3:
  2014. snd_soc_component_update_bits(component,
  2015. LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  2016. 0x10, value << 4);
  2017. break;
  2018. default:
  2019. pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
  2020. wsa_rx_shift);
  2021. ret = -EINVAL;
  2022. }
  2023. pm_runtime_mark_last_busy(wsa_priv->dev);
  2024. pm_runtime_put_autosuspend(wsa_priv->dev);
  2025. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  2026. __func__, wsa_rx_shift, value);
  2027. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  2028. return ret;
  2029. }
  2030. static int lpass_cdc_wsa_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  2031. struct snd_ctl_elem_value *ucontrol)
  2032. {
  2033. struct snd_soc_component *component =
  2034. snd_soc_kcontrol_component(kcontrol);
  2035. struct device *wsa_dev = NULL;
  2036. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2037. struct soc_mixer_control *mc =
  2038. (struct soc_mixer_control *)kcontrol->private_value;
  2039. u8 gain = 0;
  2040. int ret = 0;
  2041. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2042. return -EINVAL;
  2043. if (!wsa_priv) {
  2044. pr_err_ratelimited("%s: priv is null for macro!\n",
  2045. __func__);
  2046. return -EINVAL;
  2047. }
  2048. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  2049. if (mc->reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL) {
  2050. wsa_priv->rx0_origin_gain =
  2051. (u8)snd_soc_component_read(wsa_priv->component,
  2052. mc->reg);
  2053. gain = (u8)(wsa_priv->rx0_origin_gain -
  2054. wsa_priv->thermal_cur_state);
  2055. } else if (mc->reg == LPASS_CDC_WSA_RX1_RX_VOL_CTL) {
  2056. wsa_priv->rx1_origin_gain =
  2057. (u8)snd_soc_component_read(wsa_priv->component,
  2058. mc->reg);
  2059. gain = (u8)(wsa_priv->rx1_origin_gain -
  2060. wsa_priv->thermal_cur_state);
  2061. } else {
  2062. dev_err_ratelimited(wsa_priv->dev,
  2063. "%s: Incorrect RX Path selected\n", __func__);
  2064. return -EINVAL;
  2065. }
  2066. /* only adjust gain if thermal state is positive */
  2067. if (wsa_priv->dapm_mclk_enable &&
  2068. wsa_priv->thermal_cur_state > 0) {
  2069. snd_soc_component_update_bits(wsa_priv->component,
  2070. mc->reg, 0xFF, gain);
  2071. dev_dbg(wsa_priv->dev,
  2072. "%s: Current thermal state: %d, adjusted gain: %x\n",
  2073. __func__, wsa_priv->thermal_cur_state, gain);
  2074. }
  2075. return ret;
  2076. }
  2077. static int lpass_cdc_wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  2078. struct snd_ctl_elem_value *ucontrol)
  2079. {
  2080. struct snd_soc_component *component =
  2081. snd_soc_kcontrol_component(kcontrol);
  2082. int comp = ((struct soc_multi_mixer_control *)
  2083. kcontrol->private_value)->shift;
  2084. struct device *wsa_dev = NULL;
  2085. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2086. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2087. return -EINVAL;
  2088. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  2089. return 0;
  2090. }
  2091. static int lpass_cdc_wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  2092. struct snd_ctl_elem_value *ucontrol)
  2093. {
  2094. struct snd_soc_component *component =
  2095. snd_soc_kcontrol_component(kcontrol);
  2096. int comp = ((struct soc_multi_mixer_control *)
  2097. kcontrol->private_value)->shift;
  2098. int value = ucontrol->value.integer.value[0];
  2099. struct device *wsa_dev = NULL;
  2100. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2101. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2102. return -EINVAL;
  2103. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2104. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  2105. wsa_priv->comp_enabled[comp] = value;
  2106. return 0;
  2107. }
  2108. static int lpass_cdc_wsa_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
  2109. struct snd_ctl_elem_value *ucontrol)
  2110. {
  2111. struct snd_soc_component *component =
  2112. snd_soc_kcontrol_component(kcontrol);
  2113. struct device *wsa_dev = NULL;
  2114. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2115. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2116. return -EINVAL;
  2117. ucontrol->value.integer.value[0] = wsa_priv->wsa_spkrrecv;
  2118. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2119. __func__, ucontrol->value.integer.value[0]);
  2120. return 0;
  2121. }
  2122. static int lpass_cdc_wsa_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
  2123. struct snd_ctl_elem_value *ucontrol)
  2124. {
  2125. struct snd_soc_component *component =
  2126. snd_soc_kcontrol_component(kcontrol);
  2127. struct device *wsa_dev = NULL;
  2128. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2129. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2130. return -EINVAL;
  2131. wsa_priv->wsa_spkrrecv = ucontrol->value.integer.value[0];
  2132. dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
  2133. __func__, wsa_priv->wsa_spkrrecv);
  2134. return 0;
  2135. }
  2136. static int lpass_cdc_wsa_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
  2137. struct snd_ctl_elem_value *ucontrol)
  2138. {
  2139. struct snd_soc_component *component =
  2140. snd_soc_kcontrol_component(kcontrol);
  2141. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2142. struct device *wsa_dev = NULL;
  2143. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2144. return -EINVAL;
  2145. ucontrol->value.integer.value[0] = wsa_priv->idle_detect_en;
  2146. return 0;
  2147. }
  2148. static int lpass_cdc_wsa_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
  2149. struct snd_ctl_elem_value *ucontrol)
  2150. {
  2151. struct snd_soc_component *component =
  2152. snd_soc_kcontrol_component(kcontrol);
  2153. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2154. struct device *wsa_dev = NULL;
  2155. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2156. return -EINVAL;
  2157. wsa_priv->idle_detect_en = ucontrol->value.integer.value[0];
  2158. return 0;
  2159. }
  2160. static int lpass_cdc_wsa_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  2161. struct snd_ctl_elem_value *ucontrol)
  2162. {
  2163. struct snd_soc_component *component =
  2164. snd_soc_kcontrol_component(kcontrol);
  2165. struct device *wsa_dev = NULL;
  2166. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2167. u16 idx = 0;
  2168. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2169. return -EINVAL;
  2170. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  2171. idx = LPASS_CDC_WSA_MACRO_COMP1;
  2172. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  2173. idx = LPASS_CDC_WSA_MACRO_COMP2;
  2174. ucontrol->value.integer.value[0] = wsa_priv->comp_mode[idx];
  2175. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2176. __func__, ucontrol->value.integer.value[0]);
  2177. return 0;
  2178. }
  2179. static int lpass_cdc_wsa_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  2180. struct snd_ctl_elem_value *ucontrol)
  2181. {
  2182. struct snd_soc_component *component =
  2183. snd_soc_kcontrol_component(kcontrol);
  2184. struct device *wsa_dev = NULL;
  2185. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2186. u16 idx = 0;
  2187. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2188. return -EINVAL;
  2189. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  2190. idx = LPASS_CDC_WSA_MACRO_COMP1;
  2191. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  2192. idx = LPASS_CDC_WSA_MACRO_COMP2;
  2193. if (ucontrol->value.integer.value[0] < G_MAX_DB && ucontrol->value.integer.value[0] >= 0)
  2194. wsa_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  2195. else
  2196. return 0;
  2197. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  2198. wsa_priv->comp_mode[idx]);
  2199. return 0;
  2200. }
  2201. static int lpass_cdc_wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2202. struct snd_ctl_elem_value *ucontrol)
  2203. {
  2204. struct snd_soc_dapm_widget *widget =
  2205. snd_soc_dapm_kcontrol_widget(kcontrol);
  2206. struct snd_soc_component *component =
  2207. snd_soc_dapm_to_component(widget->dapm);
  2208. struct device *wsa_dev = NULL;
  2209. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2210. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2211. return -EINVAL;
  2212. ucontrol->value.integer.value[0] =
  2213. wsa_priv->rx_port_value[widget->shift];
  2214. return 0;
  2215. }
  2216. static int lpass_cdc_wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2217. struct snd_ctl_elem_value *ucontrol)
  2218. {
  2219. struct snd_soc_dapm_widget *widget =
  2220. snd_soc_dapm_kcontrol_widget(kcontrol);
  2221. struct snd_soc_component *component =
  2222. snd_soc_dapm_to_component(widget->dapm);
  2223. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2224. struct snd_soc_dapm_update *update = NULL;
  2225. u32 rx_port_value = ucontrol->value.integer.value[0];
  2226. u32 bit_input = 0;
  2227. u32 aif_rst;
  2228. struct device *wsa_dev = NULL;
  2229. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2230. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2231. return -EINVAL;
  2232. aif_rst = wsa_priv->rx_port_value[widget->shift];
  2233. if (!rx_port_value) {
  2234. if (aif_rst == 0) {
  2235. dev_err_ratelimited(wsa_dev, "%s: AIF reset already\n", __func__);
  2236. return 0;
  2237. }
  2238. if (aif_rst >= LPASS_CDC_WSA_MACRO_MAX_DAIS) {
  2239. dev_err_ratelimited(wsa_dev, "%s: Invalid AIF reset\n", __func__);
  2240. return 0;
  2241. }
  2242. }
  2243. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  2244. bit_input = widget->shift;
  2245. dev_dbg(wsa_dev,
  2246. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2247. __func__, rx_port_value, widget->shift, bit_input);
  2248. switch (rx_port_value) {
  2249. case 0:
  2250. if (wsa_priv->active_ch_cnt[aif_rst]) {
  2251. clear_bit(bit_input,
  2252. &wsa_priv->active_ch_mask[aif_rst]);
  2253. wsa_priv->active_ch_cnt[aif_rst]--;
  2254. }
  2255. break;
  2256. case 1:
  2257. case 2:
  2258. set_bit(bit_input,
  2259. &wsa_priv->active_ch_mask[rx_port_value]);
  2260. wsa_priv->active_ch_cnt[rx_port_value]++;
  2261. break;
  2262. default:
  2263. dev_err_ratelimited(wsa_dev,
  2264. "%s: Invalid AIF_ID for WSA RX MUX %d\n",
  2265. __func__, rx_port_value);
  2266. return -EINVAL;
  2267. }
  2268. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2269. rx_port_value, e, update);
  2270. return 0;
  2271. }
  2272. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2273. struct snd_ctl_elem_value *ucontrol)
  2274. {
  2275. struct snd_soc_component *component =
  2276. snd_soc_kcontrol_component(kcontrol);
  2277. ucontrol->value.integer.value[0] =
  2278. ((snd_soc_component_read(
  2279. component, LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2280. 1 : 0);
  2281. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2282. ucontrol->value.integer.value[0]);
  2283. return 0;
  2284. }
  2285. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2286. struct snd_ctl_elem_value *ucontrol)
  2287. {
  2288. struct snd_soc_component *component =
  2289. snd_soc_kcontrol_component(kcontrol);
  2290. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2291. ucontrol->value.integer.value[0]);
  2292. /* Set Vbat register configuration for GSM mode bit based on value */
  2293. if (ucontrol->value.integer.value[0])
  2294. snd_soc_component_update_bits(component,
  2295. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  2296. 0x04, 0x04);
  2297. else
  2298. snd_soc_component_update_bits(component,
  2299. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  2300. 0x04, 0x00);
  2301. return 0;
  2302. }
  2303. static int lpass_cdc_wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2304. struct snd_ctl_elem_value *ucontrol)
  2305. {
  2306. struct snd_soc_component *component =
  2307. snd_soc_kcontrol_component(kcontrol);
  2308. struct device *wsa_dev = NULL;
  2309. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2310. int path = ((struct soc_multi_mixer_control *)
  2311. kcontrol->private_value)->shift;
  2312. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2313. return -EINVAL;
  2314. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  2315. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2316. __func__, ucontrol->value.integer.value[0]);
  2317. return 0;
  2318. }
  2319. static int lpass_cdc_wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2320. struct snd_ctl_elem_value *ucontrol)
  2321. {
  2322. struct snd_soc_component *component =
  2323. snd_soc_kcontrol_component(kcontrol);
  2324. struct device *wsa_dev = NULL;
  2325. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2326. int path = ((struct soc_multi_mixer_control *)
  2327. kcontrol->private_value)->shift;
  2328. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2329. return -EINVAL;
  2330. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2331. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2332. path, wsa_priv->is_softclip_on[path]);
  2333. return 0;
  2334. }
  2335. static int lpass_cdc_wsa_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
  2336. struct snd_ctl_elem_value *ucontrol)
  2337. {
  2338. struct snd_soc_component *component =
  2339. snd_soc_kcontrol_component(kcontrol);
  2340. struct device *wsa_dev = NULL;
  2341. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2342. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2343. return -EINVAL;
  2344. ucontrol->value.integer.value[0] = wsa_priv->pbr_enable;
  2345. return 0;
  2346. }
  2347. static int lpass_cdc_wsa_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
  2348. struct snd_ctl_elem_value *ucontrol)
  2349. {
  2350. struct snd_soc_component *component =
  2351. snd_soc_kcontrol_component(kcontrol);
  2352. struct device *wsa_dev = NULL;
  2353. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2354. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2355. return -EINVAL;
  2356. wsa_priv->pbr_enable = ucontrol->value.integer.value[0];
  2357. return 0;
  2358. }
  2359. static const struct snd_kcontrol_new lpass_cdc_wsa_macro_snd_controls[] = {
  2360. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  2361. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get,
  2362. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put),
  2363. SOC_ENUM_EXT("WSA_RX0 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  2364. lpass_cdc_wsa_macro_comp_mode_get,
  2365. lpass_cdc_wsa_macro_comp_mode_put),
  2366. SOC_ENUM_EXT("WSA_RX1 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  2367. lpass_cdc_wsa_macro_comp_mode_get,
  2368. lpass_cdc_wsa_macro_comp_mode_put),
  2369. SOC_SINGLE_EXT("WSA SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
  2370. lpass_cdc_wsa_macro_ear_spkrrecv_get,
  2371. lpass_cdc_wsa_macro_ear_spkrrecv_put),
  2372. SOC_SINGLE_EXT("Idle Detect", SND_SOC_NOPM, 0, 1,
  2373. 0, lpass_cdc_wsa_macro_idle_detect_get,
  2374. lpass_cdc_wsa_macro_idle_detect_put),
  2375. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  2376. LPASS_CDC_WSA_MACRO_SOFTCLIP0, 1, 0,
  2377. lpass_cdc_wsa_macro_soft_clip_enable_get,
  2378. lpass_cdc_wsa_macro_soft_clip_enable_put),
  2379. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  2380. LPASS_CDC_WSA_MACRO_SOFTCLIP1, 1, 0,
  2381. lpass_cdc_wsa_macro_soft_clip_enable_get,
  2382. lpass_cdc_wsa_macro_soft_clip_enable_put),
  2383. LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV("WSA_RX0 Digital Volume",
  2384. LPASS_CDC_WSA_RX0_RX_VOL_CTL,
  2385. -84, 40, digital_gain),
  2386. LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV("WSA_RX1 Digital Volume",
  2387. LPASS_CDC_WSA_RX1_RX_VOL_CTL,
  2388. -84, 40, digital_gain),
  2389. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 1,
  2390. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2391. lpass_cdc_wsa_macro_set_rx_mute_status),
  2392. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 1,
  2393. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2394. lpass_cdc_wsa_macro_set_rx_mute_status),
  2395. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2396. LPASS_CDC_WSA_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2397. lpass_cdc_wsa_macro_set_rx_mute_status),
  2398. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2399. LPASS_CDC_WSA_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2400. lpass_cdc_wsa_macro_set_rx_mute_status),
  2401. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP1, 1, 0,
  2402. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  2403. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP2, 1, 0,
  2404. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  2405. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0,
  2406. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  2407. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1,
  2408. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  2409. SOC_SINGLE_EXT("WSA PBR Enable", SND_SOC_NOPM, 0, 1,
  2410. 0, lpass_cdc_wsa_macro_pbr_enable_get,
  2411. lpass_cdc_wsa_macro_pbr_enable_put),
  2412. };
  2413. static const struct soc_enum rx_mux_enum =
  2414. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2415. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA_MACRO_RX_MAX] = {
  2416. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  2417. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2418. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  2419. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2420. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  2421. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2422. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  2423. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2424. SOC_DAPM_ENUM_EXT("WSA RX4 Mux", rx_mux_enum,
  2425. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2426. SOC_DAPM_ENUM_EXT("WSA RX5 Mux", rx_mux_enum,
  2427. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2428. };
  2429. static int lpass_cdc_wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2430. struct snd_ctl_elem_value *ucontrol)
  2431. {
  2432. struct snd_soc_dapm_widget *widget =
  2433. snd_soc_dapm_kcontrol_widget(kcontrol);
  2434. struct snd_soc_component *component =
  2435. snd_soc_dapm_to_component(widget->dapm);
  2436. struct soc_multi_mixer_control *mixer =
  2437. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2438. u32 dai_id = widget->shift;
  2439. u32 spk_tx_id = mixer->shift;
  2440. struct device *wsa_dev = NULL;
  2441. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2442. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2443. return -EINVAL;
  2444. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  2445. ucontrol->value.integer.value[0] = 1;
  2446. else
  2447. ucontrol->value.integer.value[0] = 0;
  2448. return 0;
  2449. }
  2450. static int lpass_cdc_wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2451. struct snd_ctl_elem_value *ucontrol)
  2452. {
  2453. struct snd_soc_dapm_widget *widget =
  2454. snd_soc_dapm_kcontrol_widget(kcontrol);
  2455. struct snd_soc_component *component =
  2456. snd_soc_dapm_to_component(widget->dapm);
  2457. struct soc_multi_mixer_control *mixer =
  2458. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2459. u32 spk_tx_id = mixer->shift;
  2460. u32 enable = ucontrol->value.integer.value[0];
  2461. struct device *wsa_dev = NULL;
  2462. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2463. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2464. return -EINVAL;
  2465. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2466. if (enable) {
  2467. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2468. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2469. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2470. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  2471. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2472. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2473. }
  2474. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2475. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2476. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2477. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2478. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2479. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2480. }
  2481. } else {
  2482. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2483. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2484. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2485. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2486. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2487. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2488. }
  2489. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2490. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2491. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2492. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2493. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2494. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2495. }
  2496. }
  2497. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2498. return 0;
  2499. }
  2500. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2501. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2502. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2503. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2504. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2505. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2506. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2507. };
  2508. static int lpass_cdc_wsa_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2509. struct snd_ctl_elem_value *ucontrol)
  2510. {
  2511. struct snd_soc_dapm_widget *widget =
  2512. snd_soc_dapm_kcontrol_widget(kcontrol);
  2513. struct snd_soc_component *component =
  2514. snd_soc_dapm_to_component(widget->dapm);
  2515. struct soc_multi_mixer_control *mixer =
  2516. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2517. u32 dai_id = widget->shift;
  2518. u32 spk_tx_id = mixer->shift;
  2519. struct device *wsa_dev = NULL;
  2520. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2521. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2522. return -EINVAL;
  2523. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  2524. ucontrol->value.integer.value[0] = 1;
  2525. else
  2526. ucontrol->value.integer.value[0] = 0;
  2527. return 0;
  2528. }
  2529. static int lpass_cdc_wsa_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2530. struct snd_ctl_elem_value *ucontrol)
  2531. {
  2532. struct snd_soc_dapm_widget *widget =
  2533. snd_soc_dapm_kcontrol_widget(kcontrol);
  2534. struct snd_soc_component *component =
  2535. snd_soc_dapm_to_component(widget->dapm);
  2536. struct soc_multi_mixer_control *mixer =
  2537. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2538. u32 dai_id = widget->shift;
  2539. u32 spk_tx_id = mixer->shift;
  2540. u32 enable = ucontrol->value.integer.value[0];
  2541. struct device *wsa_dev = NULL;
  2542. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2543. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2544. return -EINVAL;
  2545. if (enable) {
  2546. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2547. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2548. &wsa_priv->active_ch_mask[dai_id])) {
  2549. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  2550. &wsa_priv->active_ch_mask[dai_id]);
  2551. wsa_priv->active_ch_cnt[dai_id]++;
  2552. }
  2553. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2554. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2555. &wsa_priv->active_ch_mask[dai_id])) {
  2556. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2557. &wsa_priv->active_ch_mask[dai_id]);
  2558. wsa_priv->active_ch_cnt[dai_id]++;
  2559. }
  2560. } else {
  2561. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2562. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2563. &wsa_priv->active_ch_mask[dai_id])) {
  2564. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2565. &wsa_priv->active_ch_mask[dai_id]);
  2566. wsa_priv->active_ch_cnt[dai_id]--;
  2567. }
  2568. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2569. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2570. &wsa_priv->active_ch_mask[dai_id])) {
  2571. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2572. &wsa_priv->active_ch_mask[dai_id]);
  2573. wsa_priv->active_ch_cnt[dai_id]--;
  2574. }
  2575. }
  2576. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2577. return 0;
  2578. }
  2579. static const struct snd_kcontrol_new aif_cps_mixer[] = {
  2580. SOC_SINGLE_EXT("WSA_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2581. lpass_cdc_wsa_macro_cps_feed_mixer_get,
  2582. lpass_cdc_wsa_macro_cps_feed_mixer_put),
  2583. SOC_SINGLE_EXT("WSA_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2584. lpass_cdc_wsa_macro_cps_feed_mixer_get,
  2585. lpass_cdc_wsa_macro_cps_feed_mixer_put),
  2586. };
  2587. static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets[] = {
  2588. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2589. SND_SOC_NOPM, 0, 0),
  2590. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2591. SND_SOC_NOPM, 0, 0),
  2592. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2593. SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI, 0,
  2594. lpass_cdc_wsa_macro_disable_vi_feedback,
  2595. SND_SOC_DAPM_POST_PMD),
  2596. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2597. SND_SOC_NOPM, 0, 0),
  2598. SND_SOC_DAPM_AIF_OUT("WSA AIF_CPS", "WSA_AIF_CPS Capture", 0,
  2599. SND_SOC_NOPM, 0, 0),
  2600. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI,
  2601. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2602. SND_SOC_DAPM_MIXER("WSA_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_CPS,
  2603. 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
  2604. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2605. LPASS_CDC_WSA_MACRO_EC0_MUX, 0,
  2606. &rx_mix_ec0_mux, lpass_cdc_wsa_macro_enable_echo,
  2607. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2608. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2609. LPASS_CDC_WSA_MACRO_EC1_MUX, 0,
  2610. &rx_mix_ec1_mux, lpass_cdc_wsa_macro_enable_echo,
  2611. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2612. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 0,
  2613. &rx_mux[LPASS_CDC_WSA_MACRO_RX0]),
  2614. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 0,
  2615. &rx_mux[LPASS_CDC_WSA_MACRO_RX1]),
  2616. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX0, 0,
  2617. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX0]),
  2618. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX1, 0,
  2619. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX1]),
  2620. SND_SOC_DAPM_MUX("WSA RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX4, 0,
  2621. &rx_mux[LPASS_CDC_WSA_MACRO_RX4]),
  2622. SND_SOC_DAPM_MUX("WSA RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX5, 0,
  2623. &rx_mux[LPASS_CDC_WSA_MACRO_RX5]),
  2624. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2625. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2626. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2627. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2628. SND_SOC_DAPM_MIXER("WSA RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2629. SND_SOC_DAPM_MIXER("WSA RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2630. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2631. &rx0_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2632. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2633. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2634. &rx0_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2635. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2636. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2637. &rx0_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2638. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2639. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
  2640. 0, 0, &rx0_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2641. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2642. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2643. &rx1_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2644. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2645. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2646. &rx1_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2647. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2648. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2649. &rx1_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2650. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2651. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
  2652. 0, 0, &rx1_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2653. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2654. SND_SOC_DAPM_PGA_E("WSA_RX INT0 MIX", SND_SOC_NOPM,
  2655. 0, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2656. SND_SOC_DAPM_PRE_PMU),
  2657. SND_SOC_DAPM_PGA_E("WSA_RX INT1 MIX", SND_SOC_NOPM,
  2658. 1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2659. SND_SOC_DAPM_PRE_PMU),
  2660. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2661. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2662. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2663. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2664. &rx0_sidetone_mix_mux, lpass_cdc_wsa_macro_enable_swr,
  2665. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2666. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2667. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2668. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2669. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2670. LPASS_CDC_WSA_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2671. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2672. SND_SOC_DAPM_POST_PMD),
  2673. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2674. LPASS_CDC_WSA_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2675. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2676. SND_SOC_DAPM_POST_PMD),
  2677. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2678. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2679. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2680. SND_SOC_DAPM_POST_PMD),
  2681. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2682. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2683. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2684. SND_SOC_DAPM_POST_PMD),
  2685. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2686. 0, 0, wsa_int0_vbat_mix_switch,
  2687. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2688. lpass_cdc_wsa_macro_enable_vbat,
  2689. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2690. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2691. 0, 0, wsa_int1_vbat_mix_switch,
  2692. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2693. lpass_cdc_wsa_macro_enable_vbat,
  2694. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2695. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2696. SND_SOC_DAPM_INPUT("CPSINPUT_WSA"),
  2697. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2698. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2699. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2700. lpass_cdc_wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2701. };
  2702. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2703. /* VI Feedback */
  2704. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2705. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2706. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2707. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2708. /* CPS Feedback */
  2709. {"WSA_AIF_CPS Mixer", "WSA_SPKR_CPS_1", "CPSINPUT_WSA"},
  2710. {"WSA_AIF_CPS Mixer", "WSA_SPKR_CPS_2", "CPSINPUT_WSA"},
  2711. {"WSA AIF_CPS", NULL, "WSA_AIF_CPS Mixer"},
  2712. {"WSA AIF_CPS", NULL, "WSA_MCLK"},
  2713. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2714. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2715. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2716. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2717. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2718. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2719. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2720. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2721. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2722. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2723. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2724. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2725. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2726. {"WSA RX4 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2727. {"WSA RX5 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2728. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2729. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2730. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2731. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2732. {"WSA RX4 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2733. {"WSA RX5 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2734. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2735. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2736. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2737. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2738. {"WSA RX4", NULL, "WSA RX4 MUX"},
  2739. {"WSA RX5", NULL, "WSA RX5 MUX"},
  2740. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2741. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2742. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2743. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2744. {"WSA_RX0 INP0", "RX4", "WSA RX4"},
  2745. {"WSA_RX0 INP0", "RX5", "WSA RX5"},
  2746. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2747. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2748. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2749. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2750. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2751. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2752. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2753. {"WSA_RX0 INP1", "RX4", "WSA RX4"},
  2754. {"WSA_RX0 INP1", "RX5", "WSA RX5"},
  2755. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2756. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2757. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2758. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2759. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2760. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2761. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2762. {"WSA_RX0 INP2", "RX4", "WSA RX4"},
  2763. {"WSA_RX0 INP2", "RX5", "WSA RX5"},
  2764. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2765. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2766. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2767. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2768. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2769. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2770. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2771. {"WSA_RX0 MIX INP", "RX4", "WSA RX4"},
  2772. {"WSA_RX0 MIX INP", "RX5", "WSA RX5"},
  2773. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2774. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2775. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2776. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2777. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2778. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2779. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2780. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2781. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2782. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2783. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2784. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2785. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2786. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2787. {"WSA_RX1 INP0", "RX4", "WSA RX4"},
  2788. {"WSA_RX1 INP0", "RX5", "WSA RX5"},
  2789. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2790. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2791. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2792. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2793. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2794. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2795. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2796. {"WSA_RX1 INP1", "RX4", "WSA RX4"},
  2797. {"WSA_RX1 INP1", "RX5", "WSA RX5"},
  2798. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2799. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2800. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2801. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2802. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2803. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2804. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2805. {"WSA_RX1 INP2", "RX4", "WSA RX4"},
  2806. {"WSA_RX1 INP2", "RX5", "WSA RX5"},
  2807. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2808. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2809. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2810. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2811. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2812. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2813. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2814. {"WSA_RX1 MIX INP", "RX4", "WSA RX4"},
  2815. {"WSA_RX1 MIX INP", "RX5", "WSA RX5"},
  2816. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2817. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2818. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2819. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2820. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2821. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2822. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2823. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2824. };
  2825. static void lpass_cdc_wsa_macro_init_pbr(struct snd_soc_component *component)
  2826. {
  2827. int sys_gain, bat_cfg, rload;
  2828. int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
  2829. int vth10, vth11, vth12, vth13, vth14, vth15;
  2830. struct device *wsa_dev = NULL;
  2831. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2832. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2833. return;
  2834. /* RX0 */
  2835. sys_gain = wsa_priv->wsa_sys_gain[0];
  2836. bat_cfg = wsa_priv->wsa_bat_cfg[0];
  2837. rload = wsa_priv->wsa_rload[0];
  2838. /* ILIM */
  2839. switch (rload) {
  2840. case WSA_4_OHMS:
  2841. snd_soc_component_update_bits(component,
  2842. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0x40);
  2843. break;
  2844. case WSA_6_OHMS:
  2845. snd_soc_component_update_bits(component,
  2846. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0x80);
  2847. break;
  2848. case WSA_8_OHMS:
  2849. snd_soc_component_update_bits(component,
  2850. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0xC0);
  2851. break;
  2852. case WSA_32_OHMS:
  2853. snd_soc_component_update_bits(component,
  2854. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0xE0);
  2855. break;
  2856. default:
  2857. break;
  2858. }
  2859. snd_soc_component_update_bits(component,
  2860. LPASS_CDC_WSA_ILIM_CFG1, 0x0F, sys_gain);
  2861. snd_soc_component_update_bits(component,
  2862. LPASS_CDC_WSA_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
  2863. /* Thesh */
  2864. vth1 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2865. vth2 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2866. vth3 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2867. vth4 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2868. vth5 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2869. vth6 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2870. vth7 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2871. vth8 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2872. vth9 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2873. vth10 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2874. vth11 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2875. vth12 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2876. vth13 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2877. vth14 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2878. vth15 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2879. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG1, vth1);
  2880. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG2, vth2);
  2881. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG3, vth3);
  2882. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG4, vth4);
  2883. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG5, vth5);
  2884. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG6, vth6);
  2885. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG7, vth7);
  2886. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG8, vth8);
  2887. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG9, vth9);
  2888. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG10, vth10);
  2889. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG11, vth11);
  2890. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG12, vth12);
  2891. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG13, vth13);
  2892. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG14, vth14);
  2893. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG15, vth15);
  2894. /* RX1 */
  2895. sys_gain = wsa_priv->wsa_sys_gain[2];
  2896. bat_cfg = wsa_priv->wsa_bat_cfg[1];
  2897. rload = wsa_priv->wsa_rload[1];
  2898. /* ILIM */
  2899. switch (rload) {
  2900. case WSA_4_OHMS:
  2901. snd_soc_component_update_bits(component,
  2902. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0x40);
  2903. break;
  2904. case WSA_6_OHMS:
  2905. snd_soc_component_update_bits(component,
  2906. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0x80);
  2907. break;
  2908. case WSA_8_OHMS:
  2909. snd_soc_component_update_bits(component,
  2910. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0xC0);
  2911. break;
  2912. case WSA_32_OHMS:
  2913. snd_soc_component_update_bits(component,
  2914. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0xE0);
  2915. break;
  2916. default:
  2917. break;
  2918. }
  2919. snd_soc_component_update_bits(component,
  2920. LPASS_CDC_WSA_ILIM_CFG1_1, 0x0F, sys_gain);
  2921. snd_soc_component_update_bits(component,
  2922. LPASS_CDC_WSA_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
  2923. /* Thesh */
  2924. vth1 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2925. vth2 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2926. vth3 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2927. vth4 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2928. vth5 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2929. vth6 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2930. vth7 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2931. vth8 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2932. vth9 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2933. vth10 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2934. vth11 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2935. vth12 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2936. vth13 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2937. vth14 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2938. vth15 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2939. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG1_1, vth1);
  2940. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG2_1, vth2);
  2941. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG3_1, vth3);
  2942. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG4_1, vth4);
  2943. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG5_1, vth5);
  2944. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG6_1, vth6);
  2945. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG7_1, vth7);
  2946. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG8_1, vth8);
  2947. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG9_1, vth9);
  2948. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG10_1, vth10);
  2949. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG11_1, vth11);
  2950. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG12_1, vth12);
  2951. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG13_1, vth13);
  2952. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG14_1, vth14);
  2953. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG15_1, vth15);
  2954. }
  2955. static const struct lpass_cdc_wsa_macro_reg_mask_val
  2956. lpass_cdc_wsa_macro_reg_init[] = {
  2957. {LPASS_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2958. {LPASS_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2959. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x3E, 0x2e},
  2960. {LPASS_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2961. {LPASS_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2962. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x3E, 0x2e},
  2963. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2964. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2965. {LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2966. {LPASS_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2967. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2968. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2969. {LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2970. {LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2971. {LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2972. {LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2973. {LPASS_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2974. {LPASS_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2975. {LPASS_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2976. {LPASS_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2977. {LPASS_CDC_WSA_LA_CFG, 0x3F, 0xF},
  2978. {LPASS_CDC_WSA_PBR_CFG16, 0xFF, 0x42},
  2979. {LPASS_CDC_WSA_PBR_CFG19, 0xFF, 0xFC},
  2980. {LPASS_CDC_WSA_PBR_CFG20, 0xF0, 0x60},
  2981. {LPASS_CDC_WSA_ILIM_CFG1, 0x70, 0x40},
  2982. {LPASS_CDC_WSA_ILIM_CFG0, 0x03, 0x01},
  2983. {LPASS_CDC_WSA_ILIM_CFG3, 0x1F, 0x15},
  2984. {LPASS_CDC_WSA_LA_CFG_1, 0x3F, 0x0F},
  2985. {LPASS_CDC_WSA_PBR_CFG16_1, 0xFF, 0x42},
  2986. {LPASS_CDC_WSA_PBR_CFG21, 0xFF, 0xFC},
  2987. {LPASS_CDC_WSA_PBR_CFG22, 0xF0, 0x60},
  2988. {LPASS_CDC_WSA_ILIM_CFG1_1, 0x70, 0x40},
  2989. {LPASS_CDC_WSA_ILIM_CFG0_1, 0x03, 0x01},
  2990. {LPASS_CDC_WSA_ILIM_CFG4, 0x1F, 0x15},
  2991. {LPASS_CDC_WSA_ILIM_CFG2_1, 0xFF, 0x2A},
  2992. {LPASS_CDC_WSA_ILIM_CFG2, 0x3F, 0x1B},
  2993. {LPASS_CDC_WSA_ILIM_CFG9, 0x0F, 0x05},
  2994. {LPASS_CDC_WSA_IDLE_DETECT_CFG1, 0xFF, 0x1D},
  2995. };
  2996. static void lpass_cdc_wsa_macro_init_reg(struct snd_soc_component *component)
  2997. {
  2998. int i;
  2999. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa_macro_reg_init); i++)
  3000. snd_soc_component_update_bits(component,
  3001. lpass_cdc_wsa_macro_reg_init[i].reg,
  3002. lpass_cdc_wsa_macro_reg_init[i].mask,
  3003. lpass_cdc_wsa_macro_reg_init[i].val);
  3004. lpass_cdc_wsa_macro_init_pbr(component);
  3005. }
  3006. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable)
  3007. {
  3008. int rc = 0;
  3009. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  3010. if (wsa_priv == NULL) {
  3011. pr_err_ratelimited("%s: wsa priv data is NULL\n", __func__);
  3012. return -EINVAL;
  3013. }
  3014. if (!wsa_priv->pre_dev_up && enable) {
  3015. pr_debug("%s: adsp is not up\n", __func__);
  3016. return -EINVAL;
  3017. }
  3018. if (enable) {
  3019. pm_runtime_get_sync(wsa_priv->dev);
  3020. if (lpass_cdc_check_core_votes(wsa_priv->dev))
  3021. rc = 0;
  3022. else
  3023. rc = -ENOTSYNC;
  3024. } else {
  3025. pm_runtime_put_autosuspend(wsa_priv->dev);
  3026. pm_runtime_mark_last_busy(wsa_priv->dev);
  3027. }
  3028. return rc;
  3029. }
  3030. static int wsa_swrm_clock(void *handle, bool enable)
  3031. {
  3032. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  3033. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  3034. int ret = 0;
  3035. if (regmap == NULL) {
  3036. dev_err_ratelimited(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  3037. return -EINVAL;
  3038. }
  3039. mutex_lock(&wsa_priv->swr_clk_lock);
  3040. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  3041. __func__, (enable ? "enable" : "disable"));
  3042. if (enable) {
  3043. pm_runtime_get_sync(wsa_priv->dev);
  3044. if (wsa_priv->swr_clk_users == 0) {
  3045. ret = msm_cdc_pinctrl_select_active_state(
  3046. wsa_priv->wsa_swr_gpio_p);
  3047. if (ret < 0) {
  3048. dev_err_ratelimited(wsa_priv->dev,
  3049. "%s: wsa swr pinctrl enable failed\n",
  3050. __func__);
  3051. pm_runtime_mark_last_busy(wsa_priv->dev);
  3052. pm_runtime_put_autosuspend(wsa_priv->dev);
  3053. goto exit;
  3054. }
  3055. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  3056. if (ret < 0) {
  3057. msm_cdc_pinctrl_select_sleep_state(
  3058. wsa_priv->wsa_swr_gpio_p);
  3059. dev_err_ratelimited(wsa_priv->dev,
  3060. "%s: wsa request clock enable failed\n",
  3061. __func__);
  3062. pm_runtime_mark_last_busy(wsa_priv->dev);
  3063. pm_runtime_put_autosuspend(wsa_priv->dev);
  3064. goto exit;
  3065. }
  3066. if (wsa_priv->reset_swr)
  3067. regmap_update_bits(regmap,
  3068. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3069. 0x02, 0x02);
  3070. regmap_update_bits(regmap,
  3071. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3072. 0x01, 0x01);
  3073. if (wsa_priv->reset_swr)
  3074. regmap_update_bits(regmap,
  3075. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3076. 0x02, 0x00);
  3077. regmap_update_bits(regmap,
  3078. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3079. 0x1C, 0x0C);
  3080. wsa_priv->reset_swr = false;
  3081. }
  3082. wsa_priv->swr_clk_users++;
  3083. pm_runtime_mark_last_busy(wsa_priv->dev);
  3084. pm_runtime_put_autosuspend(wsa_priv->dev);
  3085. } else {
  3086. if (wsa_priv->swr_clk_users <= 0) {
  3087. dev_err_ratelimited(wsa_priv->dev, "%s: clock already disabled\n",
  3088. __func__);
  3089. wsa_priv->swr_clk_users = 0;
  3090. goto exit;
  3091. }
  3092. wsa_priv->swr_clk_users--;
  3093. if (wsa_priv->swr_clk_users == 0) {
  3094. regmap_update_bits(regmap,
  3095. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3096. 0x01, 0x00);
  3097. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  3098. ret = msm_cdc_pinctrl_select_sleep_state(
  3099. wsa_priv->wsa_swr_gpio_p);
  3100. if (ret < 0) {
  3101. dev_err_ratelimited(wsa_priv->dev,
  3102. "%s: wsa swr pinctrl disable failed\n",
  3103. __func__);
  3104. goto exit;
  3105. }
  3106. }
  3107. }
  3108. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  3109. __func__, wsa_priv->swr_clk_users);
  3110. exit:
  3111. mutex_unlock(&wsa_priv->swr_clk_lock);
  3112. return ret;
  3113. }
  3114. /* Thermal Functions */
  3115. static int lpass_cdc_wsa_macro_get_max_state(
  3116. struct thermal_cooling_device *cdev,
  3117. unsigned long *state)
  3118. {
  3119. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  3120. if (!wsa_priv) {
  3121. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3122. return -EINVAL;
  3123. }
  3124. *state = wsa_priv->thermal_max_state;
  3125. return 0;
  3126. }
  3127. static int lpass_cdc_wsa_macro_get_cur_state(
  3128. struct thermal_cooling_device *cdev,
  3129. unsigned long *state)
  3130. {
  3131. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  3132. if (!wsa_priv) {
  3133. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3134. return -EINVAL;
  3135. }
  3136. *state = wsa_priv->thermal_cur_state;
  3137. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  3138. return 0;
  3139. }
  3140. static int lpass_cdc_wsa_macro_set_cur_state(
  3141. struct thermal_cooling_device *cdev,
  3142. unsigned long state)
  3143. {
  3144. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  3145. if (!wsa_priv || !wsa_priv->dev) {
  3146. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3147. return -EINVAL;
  3148. }
  3149. if (state <= wsa_priv->thermal_max_state) {
  3150. wsa_priv->thermal_cur_state = state;
  3151. } else {
  3152. dev_err_ratelimited(wsa_priv->dev,
  3153. "%s: incorrect requested state:%d\n",
  3154. __func__, state);
  3155. return -EINVAL;
  3156. }
  3157. dev_dbg(wsa_priv->dev,
  3158. "%s: set the thermal current state to %d\n",
  3159. __func__, wsa_priv->thermal_cur_state);
  3160. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_cooling_work);
  3161. return 0;
  3162. }
  3163. static struct thermal_cooling_device_ops wsa_cooling_ops = {
  3164. .get_max_state = lpass_cdc_wsa_macro_get_max_state,
  3165. .get_cur_state = lpass_cdc_wsa_macro_get_cur_state,
  3166. .set_cur_state = lpass_cdc_wsa_macro_set_cur_state,
  3167. };
  3168. static int lpass_cdc_wsa_macro_init(struct snd_soc_component *component)
  3169. {
  3170. struct snd_soc_dapm_context *dapm =
  3171. snd_soc_component_get_dapm(component);
  3172. int ret;
  3173. struct device *wsa_dev = NULL;
  3174. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  3175. wsa_dev = lpass_cdc_get_device_ptr(component->dev, WSA_MACRO);
  3176. if (!wsa_dev) {
  3177. dev_err(component->dev,
  3178. "%s: null device for macro!\n", __func__);
  3179. return -EINVAL;
  3180. }
  3181. wsa_priv = dev_get_drvdata(wsa_dev);
  3182. if (!wsa_priv) {
  3183. dev_err(component->dev,
  3184. "%s: priv is null for macro!\n", __func__);
  3185. return -EINVAL;
  3186. }
  3187. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets,
  3188. ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets));
  3189. if (ret < 0) {
  3190. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  3191. return ret;
  3192. }
  3193. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  3194. ARRAY_SIZE(wsa_audio_map));
  3195. if (ret < 0) {
  3196. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  3197. return ret;
  3198. }
  3199. ret = snd_soc_dapm_new_widgets(dapm->card);
  3200. if (ret < 0) {
  3201. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  3202. return ret;
  3203. }
  3204. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa_macro_snd_controls,
  3205. ARRAY_SIZE(lpass_cdc_wsa_macro_snd_controls));
  3206. if (ret < 0) {
  3207. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  3208. return ret;
  3209. }
  3210. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  3211. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  3212. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  3213. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  3214. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_CPS Capture");
  3215. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  3216. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  3217. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  3218. snd_soc_dapm_ignore_suspend(dapm, "CPSINPUT_WSA");
  3219. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  3220. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  3221. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  3222. snd_soc_dapm_sync(dapm);
  3223. wsa_priv->component = component;
  3224. wsa_priv->spkr_gain_offset = LPASS_CDC_WSA_MACRO_GAIN_OFFSET_0_DB;
  3225. lpass_cdc_wsa_macro_init_reg(component);
  3226. return 0;
  3227. }
  3228. static int lpass_cdc_wsa_macro_deinit(struct snd_soc_component *component)
  3229. {
  3230. struct device *wsa_dev = NULL;
  3231. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  3232. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  3233. return -EINVAL;
  3234. wsa_priv->component = NULL;
  3235. return 0;
  3236. }
  3237. static void lpass_cdc_wsa_macro_add_child_devices(struct work_struct *work)
  3238. {
  3239. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3240. struct platform_device *pdev;
  3241. struct device_node *node;
  3242. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  3243. int ret;
  3244. u16 count = 0, ctrl_num = 0;
  3245. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data *platdata;
  3246. char plat_dev_name[LPASS_CDC_WSA_MACRO_SWR_STRING_LEN];
  3247. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  3248. lpass_cdc_wsa_macro_add_child_devices_work);
  3249. if (!wsa_priv) {
  3250. pr_err("%s: Memory for wsa_priv does not exist\n",
  3251. __func__);
  3252. return;
  3253. }
  3254. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  3255. dev_err(wsa_priv->dev,
  3256. "%s: DT node for wsa_priv does not exist\n", __func__);
  3257. return;
  3258. }
  3259. platdata = &wsa_priv->swr_plat_data;
  3260. wsa_priv->child_count = 0;
  3261. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  3262. if (strnstr(node->name, "wsa_swr_master",
  3263. strlen("wsa_swr_master")) != NULL)
  3264. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  3265. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  3266. else if (strnstr(node->name, "msm_cdc_pinctrl",
  3267. strlen("msm_cdc_pinctrl")) != NULL)
  3268. strlcpy(plat_dev_name, node->name,
  3269. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  3270. else
  3271. continue;
  3272. pdev = platform_device_alloc(plat_dev_name, -1);
  3273. if (!pdev) {
  3274. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  3275. __func__);
  3276. ret = -ENOMEM;
  3277. goto err;
  3278. }
  3279. pdev->dev.parent = wsa_priv->dev;
  3280. pdev->dev.of_node = node;
  3281. if (strnstr(node->name, "wsa_swr_master",
  3282. strlen("wsa_swr_master")) != NULL) {
  3283. ret = platform_device_add_data(pdev, platdata,
  3284. sizeof(*platdata));
  3285. if (ret) {
  3286. dev_err(&pdev->dev,
  3287. "%s: cannot add plat data ctrl:%d\n",
  3288. __func__, ctrl_num);
  3289. goto fail_pdev_add;
  3290. }
  3291. temp = krealloc(swr_ctrl_data,
  3292. (ctrl_num + 1) * sizeof(
  3293. struct lpass_cdc_wsa_macro_swr_ctrl_data),
  3294. GFP_KERNEL);
  3295. if (!temp) {
  3296. dev_err(&pdev->dev, "out of memory\n");
  3297. ret = -ENOMEM;
  3298. goto fail_pdev_add;
  3299. }
  3300. swr_ctrl_data = temp;
  3301. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  3302. ctrl_num++;
  3303. dev_dbg(&pdev->dev,
  3304. "%s: Adding soundwire ctrl device(s)\n",
  3305. __func__);
  3306. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  3307. }
  3308. ret = platform_device_add(pdev);
  3309. if (ret) {
  3310. dev_err(&pdev->dev,
  3311. "%s: Cannot add platform device\n",
  3312. __func__);
  3313. goto fail_pdev_add;
  3314. }
  3315. if (wsa_priv->child_count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX)
  3316. wsa_priv->pdev_child_devices[
  3317. wsa_priv->child_count++] = pdev;
  3318. else
  3319. goto err;
  3320. }
  3321. return;
  3322. fail_pdev_add:
  3323. for (count = 0; count < wsa_priv->child_count; count++)
  3324. platform_device_put(wsa_priv->pdev_child_devices[count]);
  3325. err:
  3326. return;
  3327. }
  3328. static void lpass_cdc_wsa_macro_cooling_adjust_gain(struct work_struct *work)
  3329. {
  3330. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3331. u8 gain = 0;
  3332. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  3333. lpass_cdc_wsa_macro_cooling_work);
  3334. if (!wsa_priv) {
  3335. pr_err("%s: priv is null for macro!\n",
  3336. __func__);
  3337. return;
  3338. }
  3339. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  3340. dev_err(wsa_priv->dev,
  3341. "%s: DT node for wsa_priv does not exist\n", __func__);
  3342. return;
  3343. }
  3344. /* Only adjust the volume when WSA clock is enabled */
  3345. if (wsa_priv->dapm_mclk_enable) {
  3346. gain = (u8)(wsa_priv->rx0_origin_gain -
  3347. wsa_priv->thermal_cur_state);
  3348. snd_soc_component_update_bits(wsa_priv->component,
  3349. LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
  3350. dev_dbg(wsa_priv->dev,
  3351. "%s: RX0 current thermal state: %d, "
  3352. "adjusted gain: %#x\n",
  3353. __func__, wsa_priv->thermal_cur_state, gain);
  3354. gain = (u8)(wsa_priv->rx1_origin_gain -
  3355. wsa_priv->thermal_cur_state);
  3356. snd_soc_component_update_bits(wsa_priv->component,
  3357. LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
  3358. dev_dbg(wsa_priv->dev,
  3359. "%s: RX1 current thermal state: %d, "
  3360. "adjusted gain: %#x\n",
  3361. __func__, wsa_priv->thermal_cur_state, gain);
  3362. }
  3363. return;
  3364. }
  3365. static int lpass_cdc_wsa_macro_read_array(struct platform_device *pdev,
  3366. const char *name, int num_values,
  3367. u32 *output)
  3368. {
  3369. u32 len, ret, size;
  3370. if (!of_find_property(pdev->dev.of_node, name, &size)) {
  3371. dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
  3372. return 0;
  3373. }
  3374. len = size / sizeof(u32);
  3375. if (len != num_values) {
  3376. dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
  3377. return -EINVAL;
  3378. }
  3379. ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
  3380. if (ret)
  3381. dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
  3382. return 0;
  3383. }
  3384. static void lpass_cdc_wsa_macro_init_ops(struct macro_ops *ops,
  3385. char __iomem *wsa_io_base)
  3386. {
  3387. memset(ops, 0, sizeof(struct macro_ops));
  3388. ops->init = lpass_cdc_wsa_macro_init;
  3389. ops->exit = lpass_cdc_wsa_macro_deinit;
  3390. ops->io_base = wsa_io_base;
  3391. ops->dai_ptr = lpass_cdc_wsa_macro_dai;
  3392. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa_macro_dai);
  3393. ops->event_handler = lpass_cdc_wsa_macro_event_handler;
  3394. ops->set_port_map = lpass_cdc_wsa_macro_set_port_map;
  3395. }
  3396. static int lpass_cdc_wsa_macro_probe(struct platform_device *pdev)
  3397. {
  3398. struct macro_ops ops;
  3399. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3400. u32 wsa_base_addr, default_clk_id, thermal_max_state;
  3401. char __iomem *wsa_io_base;
  3402. int ret = 0;
  3403. u32 is_used_wsa_swr_gpio = 1;
  3404. u32 noise_gate_mode;
  3405. const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3406. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3407. dev_err(&pdev->dev,
  3408. "%s: va-macro not registered yet, defer\n", __func__);
  3409. return -EPROBE_DEFER;
  3410. }
  3411. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa_macro_priv),
  3412. GFP_KERNEL);
  3413. if (!wsa_priv)
  3414. return -ENOMEM;
  3415. wsa_priv->pre_dev_up = true;
  3416. wsa_priv->dev = &pdev->dev;
  3417. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3418. &wsa_base_addr);
  3419. if (ret) {
  3420. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3421. __func__, "reg");
  3422. return ret;
  3423. }
  3424. ret = of_property_read_u32(pdev->dev.of_node, "wsa_data_fs_ctl_reg",
  3425. &wsa_priv->wsa_fs_ctl_reg);
  3426. if (ret) {
  3427. dev_dbg(&pdev->dev, "%s: error finding %s entry in dt\n",
  3428. __func__, "wsa_data_fs_ctl_reg");
  3429. }
  3430. if (!wsa_priv->wsa_fs_reg_base && wsa_priv->wsa_fs_ctl_reg)
  3431. wsa_priv->wsa_fs_reg_base = devm_ioremap(&pdev->dev,
  3432. wsa_priv->wsa_fs_ctl_reg, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  3433. if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
  3434. NULL)) {
  3435. ret = of_property_read_u32(pdev->dev.of_node,
  3436. is_used_wsa_swr_gpio_dt,
  3437. &is_used_wsa_swr_gpio);
  3438. if (ret) {
  3439. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3440. __func__, is_used_wsa_swr_gpio_dt);
  3441. is_used_wsa_swr_gpio = 1;
  3442. }
  3443. }
  3444. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3445. "qcom,wsa-swr-gpios", 0);
  3446. if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
  3447. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3448. __func__);
  3449. return -EINVAL;
  3450. }
  3451. if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0 &&
  3452. is_used_wsa_swr_gpio) {
  3453. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3454. __func__);
  3455. return -EPROBE_DEFER;
  3456. }
  3457. msm_cdc_pinctrl_set_wakeup_capable(
  3458. wsa_priv->wsa_swr_gpio_p, false);
  3459. wsa_io_base = devm_ioremap(&pdev->dev,
  3460. wsa_base_addr, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  3461. if (!wsa_io_base) {
  3462. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3463. return -EINVAL;
  3464. }
  3465. lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-rloads",
  3466. LPASS_CDC_WSA_MACRO_RX1 + 1, wsa_priv->wsa_rload);
  3467. lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-system-gains",
  3468. 2 * (LPASS_CDC_WSA_MACRO_RX1 + 1), wsa_priv->wsa_sys_gain);
  3469. lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-bat-cfgs",
  3470. LPASS_CDC_WSA_MACRO_RX1 + 1, wsa_priv->wsa_bat_cfg);
  3471. wsa_priv->wsa_io_base = wsa_io_base;
  3472. wsa_priv->reset_swr = true;
  3473. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work,
  3474. lpass_cdc_wsa_macro_add_child_devices);
  3475. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_cooling_work,
  3476. lpass_cdc_wsa_macro_cooling_adjust_gain);
  3477. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  3478. wsa_priv->swr_plat_data.read = NULL;
  3479. wsa_priv->swr_plat_data.write = NULL;
  3480. wsa_priv->swr_plat_data.bulk_write = NULL;
  3481. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  3482. wsa_priv->swr_plat_data.core_vote = lpass_cdc_wsa_macro_core_vote;
  3483. wsa_priv->swr_plat_data.handle_irq = NULL;
  3484. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3485. &default_clk_id);
  3486. if (ret) {
  3487. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3488. __func__, "qcom,mux0-clk-id");
  3489. default_clk_id = WSA_CORE_CLK;
  3490. }
  3491. wsa_priv->default_clk_id = default_clk_id;
  3492. dev_set_drvdata(&pdev->dev, wsa_priv);
  3493. mutex_init(&wsa_priv->mclk_lock);
  3494. mutex_init(&wsa_priv->swr_clk_lock);
  3495. lpass_cdc_wsa_macro_init_ops(&ops, wsa_io_base);
  3496. ops.clk_id_req = wsa_priv->default_clk_id;
  3497. ops.default_clk_id = wsa_priv->default_clk_id;
  3498. ret = lpass_cdc_register_macro(&pdev->dev, WSA_MACRO, &ops);
  3499. if (ret < 0) {
  3500. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  3501. goto reg_macro_fail;
  3502. }
  3503. if (of_find_property(wsa_priv->dev->of_node, "#cooling-cells", NULL)) {
  3504. ret = of_property_read_u32(pdev->dev.of_node,
  3505. "qcom,thermal-max-state",
  3506. &thermal_max_state);
  3507. if (ret) {
  3508. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3509. __func__, "qcom,thermal-max-state");
  3510. wsa_priv->thermal_max_state =
  3511. LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE;
  3512. } else {
  3513. wsa_priv->thermal_max_state = thermal_max_state;
  3514. }
  3515. wsa_priv->tcdev = devm_thermal_of_cooling_device_register(
  3516. &pdev->dev,
  3517. wsa_priv->dev->of_node,
  3518. "wsa", wsa_priv,
  3519. &wsa_cooling_ops);
  3520. if (IS_ERR(wsa_priv->tcdev)) {
  3521. dev_err(&pdev->dev,
  3522. "%s: failed to register wsa macro as cooling device\n",
  3523. __func__);
  3524. wsa_priv->tcdev = NULL;
  3525. }
  3526. }
  3527. ret = of_property_read_u32(pdev->dev.of_node,
  3528. "qcom,noise-gate-mode", &noise_gate_mode);
  3529. if (ret) {
  3530. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3531. __func__, "qcom,noise-gate-mode");
  3532. wsa_priv->noise_gate_mode = IDLE_DETECT;
  3533. } else {
  3534. if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
  3535. wsa_priv->noise_gate_mode = noise_gate_mode;
  3536. else
  3537. wsa_priv->noise_gate_mode = IDLE_DETECT;
  3538. }
  3539. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3540. pm_runtime_use_autosuspend(&pdev->dev);
  3541. pm_runtime_set_suspended(&pdev->dev);
  3542. pm_suspend_ignore_children(&pdev->dev, true);
  3543. pm_runtime_enable(&pdev->dev);
  3544. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work);
  3545. return ret;
  3546. reg_macro_fail:
  3547. mutex_destroy(&wsa_priv->mclk_lock);
  3548. mutex_destroy(&wsa_priv->swr_clk_lock);
  3549. return ret;
  3550. }
  3551. static int lpass_cdc_wsa_macro_remove(struct platform_device *pdev)
  3552. {
  3553. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3554. u16 count = 0;
  3555. wsa_priv = dev_get_drvdata(&pdev->dev);
  3556. if (!wsa_priv)
  3557. return -EINVAL;
  3558. if (wsa_priv->tcdev)
  3559. thermal_cooling_device_unregister(wsa_priv->tcdev);
  3560. for (count = 0; count < wsa_priv->child_count &&
  3561. count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX; count++)
  3562. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  3563. pm_runtime_disable(&pdev->dev);
  3564. pm_runtime_set_suspended(&pdev->dev);
  3565. lpass_cdc_unregister_macro(&pdev->dev, WSA_MACRO);
  3566. mutex_destroy(&wsa_priv->mclk_lock);
  3567. mutex_destroy(&wsa_priv->swr_clk_lock);
  3568. return 0;
  3569. }
  3570. static const struct of_device_id lpass_cdc_wsa_macro_dt_match[] = {
  3571. {.compatible = "qcom,lpass-cdc-wsa-macro"},
  3572. {}
  3573. };
  3574. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3575. SET_SYSTEM_SLEEP_PM_OPS(
  3576. pm_runtime_force_suspend,
  3577. pm_runtime_force_resume
  3578. )
  3579. SET_RUNTIME_PM_OPS(
  3580. lpass_cdc_runtime_suspend,
  3581. lpass_cdc_runtime_resume,
  3582. NULL
  3583. )
  3584. };
  3585. static struct platform_driver lpass_cdc_wsa_macro_driver = {
  3586. .driver = {
  3587. .name = "lpass_cdc_wsa_macro",
  3588. .owner = THIS_MODULE,
  3589. .pm = &lpass_cdc_dev_pm_ops,
  3590. .of_match_table = lpass_cdc_wsa_macro_dt_match,
  3591. .suppress_bind_attrs = true,
  3592. },
  3593. .probe = lpass_cdc_wsa_macro_probe,
  3594. .remove = lpass_cdc_wsa_macro_remove,
  3595. };
  3596. module_platform_driver(lpass_cdc_wsa_macro_driver);
  3597. MODULE_DESCRIPTION("WSA macro driver");
  3598. MODULE_LICENSE("GPL v2");