pci.c 166 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/cma.h>
  7. #include <linux/completion.h>
  8. #include <linux/io.h>
  9. #include <linux/irq.h>
  10. #include <linux/memblock.h>
  11. #include <linux/module.h>
  12. #include <linux/msi.h>
  13. #include <linux/of.h>
  14. #include <linux/of_gpio.h>
  15. #include <linux/of_reserved_mem.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/suspend.h>
  18. #include <linux/version.h>
  19. #include "main.h"
  20. #include "bus.h"
  21. #include "debug.h"
  22. #include "pci.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PM_OPTIONS_DEFAULT 0
  29. #define PCI_BAR_NUM 0
  30. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  31. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  32. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  33. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  34. #define MHI_NODE_NAME "qcom,mhi"
  35. #define MHI_MSI_NAME "MHI"
  36. #define QCA6390_PATH_PREFIX "qca6390/"
  37. #define QCA6490_PATH_PREFIX "qca6490/"
  38. #define KIWI_PATH_PREFIX "kiwi/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define DEVICE_MAJOR_VERSION_MASK 0xF
  45. #define WAKE_MSI_NAME "WAKE"
  46. #define DEV_RDDM_TIMEOUT 5000
  47. #define WAKE_EVENT_TIMEOUT 5000
  48. #ifdef CONFIG_CNSS_EMULATION
  49. #define EMULATION_HW 1
  50. #else
  51. #define EMULATION_HW 0
  52. #endif
  53. #define RAMDUMP_SIZE_DEFAULT 0x420000
  54. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  55. static DEFINE_SPINLOCK(pci_link_down_lock);
  56. static DEFINE_SPINLOCK(pci_reg_window_lock);
  57. static DEFINE_SPINLOCK(time_sync_lock);
  58. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  59. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  60. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  61. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  62. #define FORCE_WAKE_DELAY_MIN_US 4000
  63. #define FORCE_WAKE_DELAY_MAX_US 6000
  64. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  65. #define LINK_TRAINING_RETRY_MAX_TIMES 3
  66. #define LINK_TRAINING_RETRY_DELAY_MS 500
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. };
  159. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  160. static struct mhi_event_config cnss_mhi_events[] = {
  161. #else
  162. static const struct mhi_event_config cnss_mhi_events[] = {
  163. #endif
  164. {
  165. .num_elements = 32,
  166. .irq_moderation_ms = 0,
  167. .irq = 1,
  168. .mode = MHI_DB_BRST_DISABLE,
  169. .data_type = MHI_ER_CTRL,
  170. .priority = 0,
  171. .hardware_event = false,
  172. .client_managed = false,
  173. .offload_channel = false,
  174. },
  175. {
  176. .num_elements = 256,
  177. .irq_moderation_ms = 0,
  178. .irq = 2,
  179. .mode = MHI_DB_BRST_DISABLE,
  180. .priority = 1,
  181. .hardware_event = false,
  182. .client_managed = false,
  183. .offload_channel = false,
  184. },
  185. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  186. {
  187. .num_elements = 32,
  188. .irq_moderation_ms = 0,
  189. .irq = 1,
  190. .mode = MHI_DB_BRST_DISABLE,
  191. .data_type = MHI_ER_BW_SCALE,
  192. .priority = 2,
  193. .hardware_event = false,
  194. .client_managed = false,
  195. .offload_channel = false,
  196. },
  197. #endif
  198. };
  199. static const struct mhi_controller_config cnss_mhi_config = {
  200. .max_channels = 32,
  201. .timeout_ms = 10000,
  202. .use_bounce_buf = false,
  203. .buf_len = 0x8000,
  204. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  205. .ch_cfg = cnss_mhi_channels,
  206. .num_events = ARRAY_SIZE(cnss_mhi_events),
  207. .event_cfg = cnss_mhi_events,
  208. .m2_no_db = true,
  209. };
  210. static struct cnss_pci_reg ce_src[] = {
  211. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  212. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  213. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  214. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  215. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  216. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  217. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  218. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  219. { NULL },
  220. };
  221. static struct cnss_pci_reg ce_dst[] = {
  222. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  223. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  224. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  225. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  226. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  227. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  228. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  229. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  230. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  231. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  232. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  233. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  234. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  235. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  236. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  237. { NULL },
  238. };
  239. static struct cnss_pci_reg ce_cmn[] = {
  240. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  241. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  242. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  243. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  244. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  245. { NULL },
  246. };
  247. static struct cnss_pci_reg qdss_csr[] = {
  248. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  249. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  250. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  251. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  252. { NULL },
  253. };
  254. static struct cnss_pci_reg pci_scratch[] = {
  255. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  256. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  257. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  258. { NULL },
  259. };
  260. /* First field of the structure is the device bit mask. Use
  261. * enum cnss_pci_reg_mask as reference for the value.
  262. */
  263. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  264. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  265. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  266. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  267. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  268. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  269. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  270. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  271. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  272. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  273. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  274. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  275. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  276. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  277. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  278. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  279. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  280. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  281. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  282. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  283. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  284. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  285. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  286. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  287. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  288. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  289. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  290. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  291. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  292. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  293. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  294. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  295. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  296. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  297. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  298. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  299. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  300. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  301. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  302. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  303. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  304. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  305. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  306. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  307. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  308. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  309. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  310. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  311. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  312. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  313. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  314. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  315. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  316. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  317. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  318. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  319. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  320. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  321. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  322. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  323. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  324. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  325. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  326. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  327. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  328. };
  329. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  330. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  331. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  332. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  333. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  334. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  335. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  336. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  337. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  338. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  339. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  340. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  341. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  342. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  343. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  344. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  345. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  346. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  347. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  348. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  349. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  350. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  351. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  352. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  353. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  354. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  355. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  356. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  357. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  358. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  359. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  360. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  361. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  362. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  363. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  364. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  365. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  366. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  367. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  368. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  369. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  370. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  371. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  372. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  373. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  374. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  375. };
  376. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  377. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  378. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  379. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  380. {3, 0, WLAON_SW_COLD_RESET, 0},
  381. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  382. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  383. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  384. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  385. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  386. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  387. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  388. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  389. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  390. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  391. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  392. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  393. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  394. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  395. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  396. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  397. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  398. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  399. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  400. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  401. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  402. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  403. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  404. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  405. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  406. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  407. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  408. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  409. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  410. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  411. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  412. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  413. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  414. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  415. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  416. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  417. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  418. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  419. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  420. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  421. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  422. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  423. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  424. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  425. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  426. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  427. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  428. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  429. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  430. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  431. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  432. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  433. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  434. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  435. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  436. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  437. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  438. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  439. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  440. {3, 0, WLAON_DLY_CONFIG, 0},
  441. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  442. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  443. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  444. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  445. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  446. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  447. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  448. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  449. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  450. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  451. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  452. {3, 0, WLAON_DEBUG, 0},
  453. {3, 0, WLAON_SOC_PARAMETERS, 0},
  454. {3, 0, WLAON_WLPM_SIGNAL, 0},
  455. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  456. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  457. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  458. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  459. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  460. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  461. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  462. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  463. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  464. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  465. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  466. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  467. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  468. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  469. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  470. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  471. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  472. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  473. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  474. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  475. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  476. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  477. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  478. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  479. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  480. {3, 0, WLAON_WL_AON_SPARE2, 0},
  481. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  482. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  483. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  484. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  485. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  486. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  487. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  488. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  489. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  490. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  491. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  492. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  493. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  494. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  495. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  496. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  497. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  498. {3, 0, WLAON_INTR_STATUS, 0},
  499. {2, 0, WLAON_INTR_ENABLE, 0},
  500. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  501. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  502. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  503. {2, 0, WLAON_DBG_STATUS0, 0},
  504. {2, 0, WLAON_DBG_STATUS1, 0},
  505. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  506. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  507. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  508. };
  509. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  510. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  511. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  512. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  513. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  514. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  515. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  516. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  517. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  518. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  519. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  520. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  521. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  522. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  523. };
  524. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  525. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  526. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  527. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  528. #if IS_ENABLED(CONFIG_PCI_MSM)
  529. /**
  530. * _cnss_pci_enumerate() - Enumerate PCIe endpoints
  531. * @plat_priv: driver platform context pointer
  532. * @rc_num: root complex index that an endpoint connects to
  533. *
  534. * This function shall call corresponding PCIe root complex driver APIs
  535. * to power on root complex and enumerate the endpoint connected to it.
  536. *
  537. * Return: 0 for success, negative value for error
  538. */
  539. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  540. {
  541. return msm_pcie_enumerate(rc_num);
  542. }
  543. /**
  544. * cnss_pci_assert_perst() - Assert PCIe PERST GPIO
  545. * @pci_priv: driver PCI bus context pointer
  546. *
  547. * This function shall call corresponding PCIe root complex driver APIs
  548. * to assert PCIe PERST GPIO.
  549. *
  550. * Return: 0 for success, negative value for error
  551. */
  552. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  553. {
  554. struct pci_dev *pci_dev = pci_priv->pci_dev;
  555. return msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  556. pci_dev->bus->number, pci_dev, NULL,
  557. PM_OPTIONS_DEFAULT);
  558. }
  559. /**
  560. * cnss_pci_disable_pc() - Disable PCIe link power collapse from RC driver
  561. * @pci_priv: driver PCI bus context pointer
  562. * @vote: value to indicate disable (true) or enable (false)
  563. *
  564. * This function shall call corresponding PCIe root complex driver APIs
  565. * to disable PCIe power collapse. The purpose of this API is to avoid
  566. * root complex driver still controlling PCIe link from callbacks of
  567. * system suspend/resume. Device driver itself should take full control
  568. * of the link in such cases.
  569. *
  570. * Return: 0 for success, negative value for error
  571. */
  572. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  573. {
  574. struct pci_dev *pci_dev = pci_priv->pci_dev;
  575. return msm_pcie_pm_control(vote ? MSM_PCIE_DISABLE_PC :
  576. MSM_PCIE_ENABLE_PC,
  577. pci_dev->bus->number, pci_dev, NULL,
  578. PM_OPTIONS_DEFAULT);
  579. }
  580. /**
  581. * cnss_pci_set_link_bandwidth() - Update number of lanes and speed of
  582. * PCIe link
  583. * @pci_priv: driver PCI bus context pointer
  584. * @link_speed: PCIe link gen speed
  585. * @link_width: number of lanes for PCIe link
  586. *
  587. * This function shall call corresponding PCIe root complex driver APIs
  588. * to update number of lanes and speed of the link.
  589. *
  590. * Return: 0 for success, negative value for error
  591. */
  592. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  593. u16 link_speed, u16 link_width)
  594. {
  595. return msm_pcie_set_link_bandwidth(pci_priv->pci_dev,
  596. link_speed, link_width);
  597. }
  598. /**
  599. * cnss_pci_set_max_link_speed() - Set the maximum speed PCIe can link up with
  600. * @pci_priv: driver PCI bus context pointer
  601. * @rc_num: root complex index that an endpoint connects to
  602. * @link_speed: PCIe link gen speed
  603. *
  604. * This function shall call corresponding PCIe root complex driver APIs
  605. * to update the maximum speed that PCIe can link up with.
  606. *
  607. * Return: 0 for success, negative value for error
  608. */
  609. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  610. u32 rc_num, u16 link_speed)
  611. {
  612. return msm_pcie_set_target_link_speed(rc_num, link_speed, false);
  613. }
  614. /**
  615. * _cnss_pci_prevent_l1() - Prevent PCIe L1 and L1 sub-states
  616. * @pci_priv: driver PCI bus context pointer
  617. *
  618. * This function shall call corresponding PCIe root complex driver APIs
  619. * to prevent PCIe link enter L1 and L1 sub-states. The APIs should also
  620. * bring link out of L1 or L1 sub-states if any and avoid synchronization
  621. * issues if any.
  622. *
  623. * Return: 0 for success, negative value for error
  624. */
  625. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  626. {
  627. return msm_pcie_prevent_l1(pci_priv->pci_dev);
  628. }
  629. /**
  630. * _cnss_pci_allow_l1() - Allow PCIe L1 and L1 sub-states
  631. * @pci_priv: driver PCI bus context pointer
  632. *
  633. * This function shall call corresponding PCIe root complex driver APIs
  634. * to allow PCIe link enter L1 and L1 sub-states. The APIs should avoid
  635. * synchronization issues if any.
  636. *
  637. * Return: 0 for success, negative value for error
  638. */
  639. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv)
  640. {
  641. msm_pcie_allow_l1(pci_priv->pci_dev);
  642. }
  643. /**
  644. * cnss_pci_set_link_up() - Power on or resume PCIe link
  645. * @pci_priv: driver PCI bus context pointer
  646. *
  647. * This function shall call corresponding PCIe root complex driver APIs
  648. * to Power on or resume PCIe link.
  649. *
  650. * Return: 0 for success, negative value for error
  651. */
  652. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  653. {
  654. struct pci_dev *pci_dev = pci_priv->pci_dev;
  655. enum msm_pcie_pm_opt pm_ops = MSM_PCIE_RESUME;
  656. u32 pm_options = PM_OPTIONS_DEFAULT;
  657. int ret;
  658. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  659. NULL, pm_options);
  660. if (ret)
  661. cnss_pr_err("Failed to resume PCI link with default option, err = %d\n",
  662. ret);
  663. return ret;
  664. }
  665. /**
  666. * cnss_pci_set_link_down() - Power off or suspend PCIe link
  667. * @pci_priv: driver PCI bus context pointer
  668. *
  669. * This function shall call corresponding PCIe root complex driver APIs
  670. * to power off or suspend PCIe link.
  671. *
  672. * Return: 0 for success, negative value for error
  673. */
  674. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  675. {
  676. struct pci_dev *pci_dev = pci_priv->pci_dev;
  677. enum msm_pcie_pm_opt pm_ops;
  678. u32 pm_options = PM_OPTIONS_DEFAULT;
  679. int ret;
  680. if (pci_priv->drv_connected_last) {
  681. cnss_pr_vdbg("Use PCIe DRV suspend\n");
  682. pm_ops = MSM_PCIE_DRV_SUSPEND;
  683. } else {
  684. pm_ops = MSM_PCIE_SUSPEND;
  685. }
  686. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  687. NULL, pm_options);
  688. if (ret)
  689. cnss_pr_err("Failed to suspend PCI link with default option, err = %d\n",
  690. ret);
  691. return ret;
  692. }
  693. #else
  694. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  695. {
  696. return -EOPNOTSUPP;
  697. }
  698. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  699. {
  700. return -EOPNOTSUPP;
  701. }
  702. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  703. {
  704. return 0;
  705. }
  706. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  707. u16 link_speed, u16 link_width)
  708. {
  709. return 0;
  710. }
  711. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  712. u32 rc_num, u16 link_speed)
  713. {
  714. return 0;
  715. }
  716. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  717. {
  718. return 0;
  719. }
  720. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv) {}
  721. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  722. {
  723. return 0;
  724. }
  725. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  726. {
  727. return 0;
  728. }
  729. #endif /* CONFIG_PCI_MSM */
  730. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  731. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  732. {
  733. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  734. }
  735. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  736. {
  737. mhi_dump_sfr(pci_priv->mhi_ctrl);
  738. }
  739. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  740. u32 cookie)
  741. {
  742. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  743. }
  744. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  745. bool notify_clients)
  746. {
  747. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  748. }
  749. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  750. bool notify_clients)
  751. {
  752. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  753. }
  754. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  755. u32 timeout)
  756. {
  757. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  758. }
  759. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  760. int timeout_us, bool in_panic)
  761. {
  762. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  763. timeout_us, in_panic);
  764. }
  765. static void
  766. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  767. int (*cb)(struct mhi_controller *mhi_ctrl,
  768. struct mhi_link_info *link_info))
  769. {
  770. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  771. }
  772. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  773. {
  774. return mhi_force_reset(pci_priv->mhi_ctrl);
  775. }
  776. #else
  777. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  778. {
  779. }
  780. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  781. {
  782. }
  783. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  784. u32 cookie)
  785. {
  786. return false;
  787. }
  788. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  789. bool notify_clients)
  790. {
  791. return -EOPNOTSUPP;
  792. }
  793. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  794. bool notify_clients)
  795. {
  796. return -EOPNOTSUPP;
  797. }
  798. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  799. u32 timeout)
  800. {
  801. }
  802. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  803. int timeout_us, bool in_panic)
  804. {
  805. return -EOPNOTSUPP;
  806. }
  807. static void
  808. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  809. int (*cb)(struct mhi_controller *mhi_ctrl,
  810. struct mhi_link_info *link_info))
  811. {
  812. }
  813. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  814. {
  815. return -EOPNOTSUPP;
  816. }
  817. #endif /* CONFIG_MHI_BUS_MISC */
  818. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  819. {
  820. u16 device_id;
  821. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  822. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  823. (void *)_RET_IP_);
  824. return -EACCES;
  825. }
  826. if (pci_priv->pci_link_down_ind) {
  827. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  828. return -EIO;
  829. }
  830. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  831. if (device_id != pci_priv->device_id) {
  832. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  833. (void *)_RET_IP_, device_id,
  834. pci_priv->device_id);
  835. return -EIO;
  836. }
  837. return 0;
  838. }
  839. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  840. {
  841. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  842. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  843. u32 window_enable = WINDOW_ENABLE_BIT | window;
  844. u32 val;
  845. writel_relaxed(window_enable, pci_priv->bar +
  846. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  847. if (window != pci_priv->remap_window) {
  848. pci_priv->remap_window = window;
  849. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  850. window_enable);
  851. }
  852. /* Read it back to make sure the write has taken effect */
  853. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  854. if (val != window_enable) {
  855. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  856. window_enable, val);
  857. if (!cnss_pci_check_link_status(pci_priv) &&
  858. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  859. CNSS_ASSERT(0);
  860. }
  861. }
  862. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  863. u32 offset, u32 *val)
  864. {
  865. int ret;
  866. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  867. if (!in_interrupt() && !irqs_disabled()) {
  868. ret = cnss_pci_check_link_status(pci_priv);
  869. if (ret)
  870. return ret;
  871. }
  872. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  873. offset < MAX_UNWINDOWED_ADDRESS) {
  874. *val = readl_relaxed(pci_priv->bar + offset);
  875. return 0;
  876. }
  877. /* If in panic, assumption is kernel panic handler will hold all threads
  878. * and interrupts. Further pci_reg_window_lock could be held before
  879. * panic. So only lock during normal operation.
  880. */
  881. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  882. cnss_pci_select_window(pci_priv, offset);
  883. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  884. (offset & WINDOW_RANGE_MASK));
  885. } else {
  886. spin_lock_bh(&pci_reg_window_lock);
  887. cnss_pci_select_window(pci_priv, offset);
  888. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  889. (offset & WINDOW_RANGE_MASK));
  890. spin_unlock_bh(&pci_reg_window_lock);
  891. }
  892. return 0;
  893. }
  894. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  895. u32 val)
  896. {
  897. int ret;
  898. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  899. if (!in_interrupt() && !irqs_disabled()) {
  900. ret = cnss_pci_check_link_status(pci_priv);
  901. if (ret)
  902. return ret;
  903. }
  904. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  905. offset < MAX_UNWINDOWED_ADDRESS) {
  906. writel_relaxed(val, pci_priv->bar + offset);
  907. return 0;
  908. }
  909. /* Same constraint as PCI register read in panic */
  910. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  911. cnss_pci_select_window(pci_priv, offset);
  912. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  913. (offset & WINDOW_RANGE_MASK));
  914. } else {
  915. spin_lock_bh(&pci_reg_window_lock);
  916. cnss_pci_select_window(pci_priv, offset);
  917. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  918. (offset & WINDOW_RANGE_MASK));
  919. spin_unlock_bh(&pci_reg_window_lock);
  920. }
  921. return 0;
  922. }
  923. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  924. {
  925. struct device *dev = &pci_priv->pci_dev->dev;
  926. int ret;
  927. ret = cnss_pci_force_wake_request_sync(dev,
  928. FORCE_WAKE_DELAY_TIMEOUT_US);
  929. if (ret) {
  930. if (ret != -EAGAIN)
  931. cnss_pr_err("Failed to request force wake\n");
  932. return ret;
  933. }
  934. /* If device's M1 state-change event races here, it can be ignored,
  935. * as the device is expected to immediately move from M2 to M0
  936. * without entering low power state.
  937. */
  938. if (cnss_pci_is_device_awake(dev) != true)
  939. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  940. return 0;
  941. }
  942. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  943. {
  944. struct device *dev = &pci_priv->pci_dev->dev;
  945. int ret;
  946. ret = cnss_pci_force_wake_release(dev);
  947. if (ret && ret != -EAGAIN)
  948. cnss_pr_err("Failed to release force wake\n");
  949. return ret;
  950. }
  951. #if IS_ENABLED(CONFIG_INTERCONNECT)
  952. /**
  953. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  954. * @plat_priv: Platform private data struct
  955. * @bw: bandwidth
  956. * @save: toggle flag to save bandwidth to current_bw_vote
  957. *
  958. * Setup bandwidth votes for configured interconnect paths
  959. *
  960. * Return: 0 for success
  961. */
  962. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  963. u32 bw, bool save)
  964. {
  965. int ret = 0;
  966. struct cnss_bus_bw_info *bus_bw_info;
  967. if (!plat_priv->icc.path_count)
  968. return -EOPNOTSUPP;
  969. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  970. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  971. return -EINVAL;
  972. }
  973. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  974. ret = icc_set_bw(bus_bw_info->icc_path,
  975. bus_bw_info->cfg_table[bw].avg_bw,
  976. bus_bw_info->cfg_table[bw].peak_bw);
  977. if (ret) {
  978. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  979. bw, ret, bus_bw_info->icc_name,
  980. bus_bw_info->cfg_table[bw].avg_bw,
  981. bus_bw_info->cfg_table[bw].peak_bw);
  982. break;
  983. }
  984. }
  985. if (ret == 0 && save)
  986. plat_priv->icc.current_bw_vote = bw;
  987. return ret;
  988. }
  989. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  990. {
  991. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  992. if (!plat_priv)
  993. return -ENODEV;
  994. if (bandwidth < 0)
  995. return -EINVAL;
  996. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  997. }
  998. #else
  999. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1000. u32 bw, bool save)
  1001. {
  1002. return 0;
  1003. }
  1004. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1005. {
  1006. return 0;
  1007. }
  1008. #endif
  1009. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  1010. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  1011. u32 *val, bool raw_access)
  1012. {
  1013. int ret = 0;
  1014. bool do_force_wake_put = true;
  1015. if (raw_access) {
  1016. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1017. goto out;
  1018. }
  1019. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1020. if (ret)
  1021. goto out;
  1022. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1023. if (ret < 0)
  1024. goto runtime_pm_put;
  1025. ret = cnss_pci_force_wake_get(pci_priv);
  1026. if (ret)
  1027. do_force_wake_put = false;
  1028. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1029. if (ret) {
  1030. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1031. offset, ret);
  1032. goto force_wake_put;
  1033. }
  1034. force_wake_put:
  1035. if (do_force_wake_put)
  1036. cnss_pci_force_wake_put(pci_priv);
  1037. runtime_pm_put:
  1038. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1039. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1040. out:
  1041. return ret;
  1042. }
  1043. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1044. u32 val, bool raw_access)
  1045. {
  1046. int ret = 0;
  1047. bool do_force_wake_put = true;
  1048. if (raw_access) {
  1049. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1050. goto out;
  1051. }
  1052. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1053. if (ret)
  1054. goto out;
  1055. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1056. if (ret < 0)
  1057. goto runtime_pm_put;
  1058. ret = cnss_pci_force_wake_get(pci_priv);
  1059. if (ret)
  1060. do_force_wake_put = false;
  1061. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1062. if (ret) {
  1063. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1064. val, offset, ret);
  1065. goto force_wake_put;
  1066. }
  1067. force_wake_put:
  1068. if (do_force_wake_put)
  1069. cnss_pci_force_wake_put(pci_priv);
  1070. runtime_pm_put:
  1071. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1072. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1073. out:
  1074. return ret;
  1075. }
  1076. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1077. {
  1078. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1079. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1080. bool link_down_or_recovery;
  1081. if (!plat_priv)
  1082. return -ENODEV;
  1083. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1084. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1085. if (save) {
  1086. if (link_down_or_recovery) {
  1087. pci_priv->saved_state = NULL;
  1088. } else {
  1089. pci_save_state(pci_dev);
  1090. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1091. }
  1092. } else {
  1093. if (link_down_or_recovery) {
  1094. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1095. pci_restore_state(pci_dev);
  1096. } else if (pci_priv->saved_state) {
  1097. pci_load_and_free_saved_state(pci_dev,
  1098. &pci_priv->saved_state);
  1099. pci_restore_state(pci_dev);
  1100. }
  1101. }
  1102. return 0;
  1103. }
  1104. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1105. {
  1106. u16 link_status;
  1107. int ret;
  1108. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1109. &link_status);
  1110. if (ret)
  1111. return ret;
  1112. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1113. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1114. pci_priv->def_link_width =
  1115. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1116. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1117. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1118. pci_priv->def_link_speed, pci_priv->def_link_width);
  1119. return 0;
  1120. }
  1121. static int cnss_set_pci_link_status(struct cnss_pci_data *pci_priv,
  1122. enum pci_link_status status)
  1123. {
  1124. u16 link_speed, link_width = pci_priv->def_link_width;
  1125. u16 one_lane = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1126. int ret;
  1127. cnss_pr_vdbg("Set PCI link status to: %u\n", status);
  1128. switch (status) {
  1129. case PCI_GEN1:
  1130. link_speed = PCI_EXP_LNKSTA_CLS_2_5GB;
  1131. if (!link_width)
  1132. link_width = one_lane;
  1133. break;
  1134. case PCI_GEN2:
  1135. link_speed = PCI_EXP_LNKSTA_CLS_5_0GB;
  1136. if (!link_width)
  1137. link_width = one_lane;
  1138. break;
  1139. case PCI_DEF:
  1140. link_speed = pci_priv->def_link_speed;
  1141. if (!link_speed || !link_width) {
  1142. cnss_pr_err("PCI link speed or width is not valid\n");
  1143. return -EINVAL;
  1144. }
  1145. break;
  1146. default:
  1147. cnss_pr_err("Unknown PCI link status config: %u\n", status);
  1148. return -EINVAL;
  1149. }
  1150. ret = cnss_pci_set_link_bandwidth(pci_priv, link_speed, link_width);
  1151. if (!ret)
  1152. pci_priv->cur_link_speed = link_speed;
  1153. return ret;
  1154. }
  1155. static int cnss_set_pci_link(struct cnss_pci_data *pci_priv, bool link_up)
  1156. {
  1157. int ret = 0, retry = 0;
  1158. cnss_pr_vdbg("%s PCI link\n", link_up ? "Resuming" : "Suspending");
  1159. if (link_up) {
  1160. retry:
  1161. ret = cnss_pci_set_link_up(pci_priv);
  1162. if (ret && retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  1163. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  1164. if (pci_priv->pci_link_down_ind)
  1165. msleep(LINK_TRAINING_RETRY_DELAY_MS * retry);
  1166. goto retry;
  1167. }
  1168. } else {
  1169. /* Since DRV suspend cannot be done in Gen 3, set it to
  1170. * Gen 2 if current link speed is larger than Gen 2.
  1171. */
  1172. if (pci_priv->drv_connected_last &&
  1173. pci_priv->cur_link_speed > PCI_EXP_LNKSTA_CLS_5_0GB)
  1174. cnss_set_pci_link_status(pci_priv, PCI_GEN2);
  1175. ret = cnss_pci_set_link_down(pci_priv);
  1176. }
  1177. if (pci_priv->drv_connected_last) {
  1178. if ((link_up && !ret) || (!link_up && ret))
  1179. cnss_set_pci_link_status(pci_priv, PCI_DEF);
  1180. }
  1181. return ret;
  1182. }
  1183. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1184. {
  1185. u32 reg_offset, val;
  1186. int i;
  1187. switch (pci_priv->device_id) {
  1188. case QCA6390_DEVICE_ID:
  1189. case QCA6490_DEVICE_ID:
  1190. break;
  1191. default:
  1192. return;
  1193. }
  1194. if (in_interrupt() || irqs_disabled())
  1195. return;
  1196. if (cnss_pci_check_link_status(pci_priv))
  1197. return;
  1198. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1199. for (i = 0; pci_scratch[i].name; i++) {
  1200. reg_offset = pci_scratch[i].offset;
  1201. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1202. return;
  1203. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1204. pci_scratch[i].name, val);
  1205. }
  1206. }
  1207. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1208. {
  1209. int ret = 0;
  1210. if (!pci_priv)
  1211. return -ENODEV;
  1212. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1213. cnss_pr_info("PCI link is already suspended\n");
  1214. goto out;
  1215. }
  1216. pci_clear_master(pci_priv->pci_dev);
  1217. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1218. if (ret)
  1219. goto out;
  1220. pci_disable_device(pci_priv->pci_dev);
  1221. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1222. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1223. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1224. }
  1225. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1226. pci_priv->drv_connected_last = 0;
  1227. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1228. if (ret)
  1229. goto out;
  1230. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1231. return 0;
  1232. out:
  1233. return ret;
  1234. }
  1235. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1236. {
  1237. int ret = 0;
  1238. if (!pci_priv)
  1239. return -ENODEV;
  1240. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1241. cnss_pr_info("PCI link is already resumed\n");
  1242. goto out;
  1243. }
  1244. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1245. if (ret) {
  1246. ret = -EAGAIN;
  1247. goto out;
  1248. }
  1249. pci_priv->pci_link_state = PCI_LINK_UP;
  1250. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1251. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1252. if (ret) {
  1253. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1254. goto out;
  1255. }
  1256. }
  1257. ret = pci_enable_device(pci_priv->pci_dev);
  1258. if (ret) {
  1259. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1260. goto out;
  1261. }
  1262. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1263. if (ret)
  1264. goto out;
  1265. pci_set_master(pci_priv->pci_dev);
  1266. if (pci_priv->pci_link_down_ind)
  1267. pci_priv->pci_link_down_ind = false;
  1268. return 0;
  1269. out:
  1270. return ret;
  1271. }
  1272. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1273. {
  1274. int ret;
  1275. switch (pci_priv->device_id) {
  1276. case QCA6390_DEVICE_ID:
  1277. case QCA6490_DEVICE_ID:
  1278. case KIWI_DEVICE_ID:
  1279. break;
  1280. default:
  1281. return -EOPNOTSUPP;
  1282. }
  1283. /* Always wait here to avoid missing WAKE assert for RDDM
  1284. * before link recovery
  1285. */
  1286. msleep(WAKE_EVENT_TIMEOUT);
  1287. ret = cnss_suspend_pci_link(pci_priv);
  1288. if (ret)
  1289. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1290. ret = cnss_resume_pci_link(pci_priv);
  1291. if (ret) {
  1292. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1293. del_timer(&pci_priv->dev_rddm_timer);
  1294. return ret;
  1295. }
  1296. mod_timer(&pci_priv->dev_rddm_timer,
  1297. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1298. cnss_mhi_debug_reg_dump(pci_priv);
  1299. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1300. return 0;
  1301. }
  1302. int cnss_pci_prevent_l1(struct device *dev)
  1303. {
  1304. struct pci_dev *pci_dev = to_pci_dev(dev);
  1305. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1306. int ret;
  1307. if (!pci_priv) {
  1308. cnss_pr_err("pci_priv is NULL\n");
  1309. return -ENODEV;
  1310. }
  1311. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1312. cnss_pr_dbg("PCIe link is in suspend state\n");
  1313. return -EIO;
  1314. }
  1315. if (pci_priv->pci_link_down_ind) {
  1316. cnss_pr_err("PCIe link is down\n");
  1317. return -EIO;
  1318. }
  1319. ret = _cnss_pci_prevent_l1(pci_priv);
  1320. if (ret == -EIO) {
  1321. cnss_pr_err("Failed to prevent PCIe L1, considered as link down\n");
  1322. cnss_pci_link_down(dev);
  1323. }
  1324. return ret;
  1325. }
  1326. EXPORT_SYMBOL(cnss_pci_prevent_l1);
  1327. void cnss_pci_allow_l1(struct device *dev)
  1328. {
  1329. struct pci_dev *pci_dev = to_pci_dev(dev);
  1330. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1331. if (!pci_priv) {
  1332. cnss_pr_err("pci_priv is NULL\n");
  1333. return;
  1334. }
  1335. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1336. cnss_pr_dbg("PCIe link is in suspend state\n");
  1337. return;
  1338. }
  1339. if (pci_priv->pci_link_down_ind) {
  1340. cnss_pr_err("PCIe link is down\n");
  1341. return;
  1342. }
  1343. _cnss_pci_allow_l1(pci_priv);
  1344. }
  1345. EXPORT_SYMBOL(cnss_pci_allow_l1);
  1346. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1347. enum cnss_bus_event_type type,
  1348. void *data)
  1349. {
  1350. struct cnss_bus_event bus_event;
  1351. bus_event.etype = type;
  1352. bus_event.event_data = data;
  1353. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1354. }
  1355. static void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1356. {
  1357. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1358. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1359. unsigned long flags;
  1360. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1361. &plat_priv->ctrl_params.quirks))
  1362. panic("cnss: PCI link is down\n");
  1363. spin_lock_irqsave(&pci_link_down_lock, flags);
  1364. if (pci_priv->pci_link_down_ind) {
  1365. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1366. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1367. return;
  1368. }
  1369. pci_priv->pci_link_down_ind = true;
  1370. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1371. if (pci_dev->device == QCA6174_DEVICE_ID)
  1372. disable_irq(pci_dev->irq);
  1373. /* Notify bus related event. Now for all supported chips.
  1374. * Here PCIe LINK_DOWN notification taken care.
  1375. * uevent buffer can be extended later, to cover more bus info.
  1376. */
  1377. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1378. cnss_fatal_err("PCI link down, schedule recovery\n");
  1379. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1380. }
  1381. int cnss_pci_link_down(struct device *dev)
  1382. {
  1383. struct pci_dev *pci_dev = to_pci_dev(dev);
  1384. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1385. struct cnss_plat_data *plat_priv = NULL;
  1386. int ret;
  1387. if (!pci_priv) {
  1388. cnss_pr_err("pci_priv is NULL\n");
  1389. return -EINVAL;
  1390. }
  1391. plat_priv = pci_priv->plat_priv;
  1392. if (!plat_priv) {
  1393. cnss_pr_err("plat_priv is NULL\n");
  1394. return -ENODEV;
  1395. }
  1396. if (pci_priv->pci_link_down_ind) {
  1397. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1398. return -EBUSY;
  1399. }
  1400. if (pci_priv->drv_connected_last &&
  1401. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1402. "cnss-enable-self-recovery"))
  1403. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1404. cnss_pr_err("PCI link down is detected by drivers\n");
  1405. ret = cnss_pci_assert_perst(pci_priv);
  1406. if (ret)
  1407. cnss_pci_handle_linkdown(pci_priv);
  1408. return ret;
  1409. }
  1410. EXPORT_SYMBOL(cnss_pci_link_down);
  1411. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1412. {
  1413. struct cnss_plat_data *plat_priv;
  1414. if (!pci_priv) {
  1415. cnss_pr_err("pci_priv is NULL\n");
  1416. return -ENODEV;
  1417. }
  1418. plat_priv = pci_priv->plat_priv;
  1419. if (!plat_priv) {
  1420. cnss_pr_err("plat_priv is NULL\n");
  1421. return -ENODEV;
  1422. }
  1423. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1424. pci_priv->pci_link_down_ind;
  1425. }
  1426. int cnss_pci_is_device_down(struct device *dev)
  1427. {
  1428. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1429. return cnss_pcie_is_device_down(pci_priv);
  1430. }
  1431. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1432. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1433. {
  1434. spin_lock_bh(&pci_reg_window_lock);
  1435. }
  1436. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1437. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1438. {
  1439. spin_unlock_bh(&pci_reg_window_lock);
  1440. }
  1441. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1442. int cnss_get_pci_slot(struct device *dev)
  1443. {
  1444. struct pci_dev *pci_dev = to_pci_dev(dev);
  1445. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1446. struct cnss_plat_data *plat_priv = NULL;
  1447. if (!pci_priv) {
  1448. cnss_pr_err("pci_priv is NULL\n");
  1449. return -EINVAL;
  1450. }
  1451. plat_priv = pci_priv->plat_priv;
  1452. if (!plat_priv) {
  1453. cnss_pr_err("plat_priv is NULL\n");
  1454. return -ENODEV;
  1455. }
  1456. return plat_priv->rc_num;
  1457. }
  1458. EXPORT_SYMBOL(cnss_get_pci_slot);
  1459. /**
  1460. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1461. * @pci_priv: driver PCI bus context pointer
  1462. *
  1463. * Dump primary and secondary bootloader debug log data. For SBL check the
  1464. * log struct address and size for validity.
  1465. *
  1466. * Return: None
  1467. */
  1468. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1469. {
  1470. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1471. u32 pbl_log_sram_start;
  1472. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1473. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1474. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1475. u32 sbl_log_def_start = SRAM_START;
  1476. u32 sbl_log_def_end = SRAM_END;
  1477. int i;
  1478. switch (pci_priv->device_id) {
  1479. case QCA6390_DEVICE_ID:
  1480. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1481. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1482. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1483. break;
  1484. case QCA6490_DEVICE_ID:
  1485. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1486. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1487. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1488. break;
  1489. case KIWI_DEVICE_ID:
  1490. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1491. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1492. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1493. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1494. default:
  1495. return;
  1496. }
  1497. if (cnss_pci_check_link_status(pci_priv))
  1498. return;
  1499. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1500. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1501. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1502. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1503. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1504. &pbl_bootstrap_status);
  1505. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1506. pbl_stage, sbl_log_start, sbl_log_size);
  1507. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1508. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1509. cnss_pr_dbg("Dumping PBL log data\n");
  1510. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1511. mem_addr = pbl_log_sram_start + i;
  1512. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1513. break;
  1514. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1515. }
  1516. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1517. sbl_log_max_size : sbl_log_size);
  1518. if (sbl_log_start < sbl_log_def_start ||
  1519. sbl_log_start > sbl_log_def_end ||
  1520. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1521. cnss_pr_err("Invalid SBL log data\n");
  1522. return;
  1523. }
  1524. cnss_pr_dbg("Dumping SBL log data\n");
  1525. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1526. mem_addr = sbl_log_start + i;
  1527. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1528. break;
  1529. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1530. }
  1531. }
  1532. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1533. {
  1534. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1535. cnss_fatal_err("MHI power up returns timeout\n");
  1536. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE)) {
  1537. /* Wait for RDDM if RDDM cookie is set. If RDDM times out,
  1538. * PBL/SBL error region may have been erased so no need to
  1539. * dump them either.
  1540. */
  1541. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1542. !pci_priv->pci_link_down_ind) {
  1543. mod_timer(&pci_priv->dev_rddm_timer,
  1544. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1545. }
  1546. } else {
  1547. cnss_pr_dbg("RDDM cookie is not set\n");
  1548. cnss_mhi_debug_reg_dump(pci_priv);
  1549. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1550. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1551. cnss_pci_dump_bl_sram_mem(pci_priv);
  1552. return -ETIMEDOUT;
  1553. }
  1554. return 0;
  1555. }
  1556. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1557. {
  1558. switch (mhi_state) {
  1559. case CNSS_MHI_INIT:
  1560. return "INIT";
  1561. case CNSS_MHI_DEINIT:
  1562. return "DEINIT";
  1563. case CNSS_MHI_POWER_ON:
  1564. return "POWER_ON";
  1565. case CNSS_MHI_POWERING_OFF:
  1566. return "POWERING_OFF";
  1567. case CNSS_MHI_POWER_OFF:
  1568. return "POWER_OFF";
  1569. case CNSS_MHI_FORCE_POWER_OFF:
  1570. return "FORCE_POWER_OFF";
  1571. case CNSS_MHI_SUSPEND:
  1572. return "SUSPEND";
  1573. case CNSS_MHI_RESUME:
  1574. return "RESUME";
  1575. case CNSS_MHI_TRIGGER_RDDM:
  1576. return "TRIGGER_RDDM";
  1577. case CNSS_MHI_RDDM_DONE:
  1578. return "RDDM_DONE";
  1579. default:
  1580. return "UNKNOWN";
  1581. }
  1582. };
  1583. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1584. enum cnss_mhi_state mhi_state)
  1585. {
  1586. switch (mhi_state) {
  1587. case CNSS_MHI_INIT:
  1588. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1589. return 0;
  1590. break;
  1591. case CNSS_MHI_DEINIT:
  1592. case CNSS_MHI_POWER_ON:
  1593. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1594. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1595. return 0;
  1596. break;
  1597. case CNSS_MHI_FORCE_POWER_OFF:
  1598. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1599. return 0;
  1600. break;
  1601. case CNSS_MHI_POWER_OFF:
  1602. case CNSS_MHI_SUSPEND:
  1603. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1604. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1605. return 0;
  1606. break;
  1607. case CNSS_MHI_RESUME:
  1608. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1609. return 0;
  1610. break;
  1611. case CNSS_MHI_TRIGGER_RDDM:
  1612. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1613. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1614. return 0;
  1615. break;
  1616. case CNSS_MHI_RDDM_DONE:
  1617. return 0;
  1618. default:
  1619. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1620. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1621. }
  1622. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1623. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1624. pci_priv->mhi_state);
  1625. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1626. CNSS_ASSERT(0);
  1627. return -EINVAL;
  1628. }
  1629. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1630. enum cnss_mhi_state mhi_state)
  1631. {
  1632. switch (mhi_state) {
  1633. case CNSS_MHI_INIT:
  1634. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1635. break;
  1636. case CNSS_MHI_DEINIT:
  1637. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1638. break;
  1639. case CNSS_MHI_POWER_ON:
  1640. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1641. break;
  1642. case CNSS_MHI_POWERING_OFF:
  1643. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1644. break;
  1645. case CNSS_MHI_POWER_OFF:
  1646. case CNSS_MHI_FORCE_POWER_OFF:
  1647. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1648. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1649. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1650. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1651. break;
  1652. case CNSS_MHI_SUSPEND:
  1653. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1654. break;
  1655. case CNSS_MHI_RESUME:
  1656. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1657. break;
  1658. case CNSS_MHI_TRIGGER_RDDM:
  1659. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1660. break;
  1661. case CNSS_MHI_RDDM_DONE:
  1662. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1663. break;
  1664. default:
  1665. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1666. }
  1667. }
  1668. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1669. enum cnss_mhi_state mhi_state)
  1670. {
  1671. int ret = 0, retry = 0;
  1672. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1673. return 0;
  1674. if (mhi_state < 0) {
  1675. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1676. return -EINVAL;
  1677. }
  1678. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1679. if (ret)
  1680. goto out;
  1681. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1682. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1683. switch (mhi_state) {
  1684. case CNSS_MHI_INIT:
  1685. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1686. break;
  1687. case CNSS_MHI_DEINIT:
  1688. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1689. ret = 0;
  1690. break;
  1691. case CNSS_MHI_POWER_ON:
  1692. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1693. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1694. /* Only set img_pre_alloc when power up succeeds */
  1695. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1696. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1697. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1698. }
  1699. #endif
  1700. break;
  1701. case CNSS_MHI_POWER_OFF:
  1702. mhi_power_down(pci_priv->mhi_ctrl, true);
  1703. ret = 0;
  1704. break;
  1705. case CNSS_MHI_FORCE_POWER_OFF:
  1706. mhi_power_down(pci_priv->mhi_ctrl, false);
  1707. ret = 0;
  1708. break;
  1709. case CNSS_MHI_SUSPEND:
  1710. retry_mhi_suspend:
  1711. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1712. if (pci_priv->drv_connected_last)
  1713. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1714. else
  1715. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1716. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1717. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1718. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1719. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1720. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1721. goto retry_mhi_suspend;
  1722. }
  1723. break;
  1724. case CNSS_MHI_RESUME:
  1725. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1726. if (pci_priv->drv_connected_last) {
  1727. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1728. if (ret) {
  1729. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1730. break;
  1731. }
  1732. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1733. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1734. } else {
  1735. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1736. }
  1737. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1738. break;
  1739. case CNSS_MHI_TRIGGER_RDDM:
  1740. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1741. if (ret) {
  1742. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1743. cnss_pr_dbg("Sending host reset req\n");
  1744. ret = cnss_mhi_force_reset(pci_priv);
  1745. }
  1746. break;
  1747. case CNSS_MHI_RDDM_DONE:
  1748. break;
  1749. default:
  1750. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1751. ret = -EINVAL;
  1752. }
  1753. if (ret)
  1754. goto out;
  1755. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1756. return 0;
  1757. out:
  1758. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1759. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1760. return ret;
  1761. }
  1762. #if IS_ENABLED(CONFIG_PCI_MSM)
  1763. /**
  1764. * cnss_wlan_adsp_pc_enable: Control ADSP power collapse setup
  1765. * @dev: Platform driver pci private data structure
  1766. * @control: Power collapse enable / disable
  1767. *
  1768. * This function controls ADSP power collapse (PC). It must be called
  1769. * based on wlan state. ADSP power collapse during wlan RTPM suspend state
  1770. * results in delay during periodic QMI stats PCI link up/down. This delay
  1771. * causes additional power consumption.
  1772. * Introduced in SM8350.
  1773. *
  1774. * Result: 0 Success. negative error codes.
  1775. */
  1776. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1777. bool control)
  1778. {
  1779. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1780. int ret = 0;
  1781. u32 pm_options = PM_OPTIONS_DEFAULT;
  1782. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1783. if (plat_priv->adsp_pc_enabled == control) {
  1784. cnss_pr_dbg("ADSP power collapse already %s\n",
  1785. control ? "Enabled" : "Disabled");
  1786. return 0;
  1787. }
  1788. if (control)
  1789. pm_options &= ~MSM_PCIE_CONFIG_NO_DRV_PC;
  1790. else
  1791. pm_options |= MSM_PCIE_CONFIG_NO_DRV_PC;
  1792. ret = msm_pcie_pm_control(MSM_PCIE_DRV_PC_CTRL, pci_dev->bus->number,
  1793. pci_dev, NULL, pm_options);
  1794. if (ret)
  1795. return ret;
  1796. cnss_pr_dbg("%s ADSP power collapse\n", control ? "Enable" : "Disable");
  1797. plat_priv->adsp_pc_enabled = control;
  1798. return 0;
  1799. }
  1800. #else
  1801. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1802. bool control)
  1803. {
  1804. return 0;
  1805. }
  1806. #endif
  1807. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1808. {
  1809. int ret = 0;
  1810. struct cnss_plat_data *plat_priv;
  1811. unsigned int timeout = 0;
  1812. if (!pci_priv) {
  1813. cnss_pr_err("pci_priv is NULL\n");
  1814. return -ENODEV;
  1815. }
  1816. plat_priv = pci_priv->plat_priv;
  1817. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1818. return 0;
  1819. if (MHI_TIMEOUT_OVERWRITE_MS)
  1820. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1821. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1822. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1823. if (ret)
  1824. return ret;
  1825. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1826. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1827. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1828. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1829. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1830. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1831. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1832. mod_timer(&pci_priv->boot_debug_timer,
  1833. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1834. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1835. del_timer(&pci_priv->boot_debug_timer);
  1836. if (ret == 0)
  1837. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1838. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1839. if (ret == -ETIMEDOUT) {
  1840. /* This is a special case needs to be handled that if MHI
  1841. * power on returns -ETIMEDOUT, controller needs to take care
  1842. * the cleanup by calling MHI power down. Force to set the bit
  1843. * for driver internal MHI state to make sure it can be handled
  1844. * properly later.
  1845. */
  1846. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1847. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1848. }
  1849. return ret;
  1850. }
  1851. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1852. {
  1853. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1854. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1855. return;
  1856. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1857. cnss_pr_dbg("MHI is already powered off\n");
  1858. return;
  1859. }
  1860. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1861. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1862. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1863. if (!pci_priv->pci_link_down_ind)
  1864. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1865. else
  1866. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1867. }
  1868. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1869. {
  1870. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1871. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1872. return;
  1873. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1874. cnss_pr_dbg("MHI is already deinited\n");
  1875. return;
  1876. }
  1877. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1878. }
  1879. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1880. bool set_vddd4blow, bool set_shutdown,
  1881. bool do_force_wake)
  1882. {
  1883. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1884. int ret;
  1885. u32 val;
  1886. if (!plat_priv->set_wlaon_pwr_ctrl)
  1887. return;
  1888. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1889. pci_priv->pci_link_down_ind)
  1890. return;
  1891. if (do_force_wake)
  1892. if (cnss_pci_force_wake_get(pci_priv))
  1893. return;
  1894. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1895. if (ret) {
  1896. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1897. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1898. goto force_wake_put;
  1899. }
  1900. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1901. WLAON_QFPROM_PWR_CTRL_REG, val);
  1902. if (set_vddd4blow)
  1903. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1904. else
  1905. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1906. if (set_shutdown)
  1907. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1908. else
  1909. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1910. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1911. if (ret) {
  1912. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1913. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1914. goto force_wake_put;
  1915. }
  1916. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1917. WLAON_QFPROM_PWR_CTRL_REG);
  1918. if (set_shutdown)
  1919. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1920. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1921. force_wake_put:
  1922. if (do_force_wake)
  1923. cnss_pci_force_wake_put(pci_priv);
  1924. }
  1925. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1926. u64 *time_us)
  1927. {
  1928. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1929. u32 low, high;
  1930. u64 device_ticks;
  1931. if (!plat_priv->device_freq_hz) {
  1932. cnss_pr_err("Device time clock frequency is not valid\n");
  1933. return -EINVAL;
  1934. }
  1935. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1936. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1937. device_ticks = (u64)high << 32 | low;
  1938. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1939. *time_us = device_ticks * 10;
  1940. return 0;
  1941. }
  1942. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1943. {
  1944. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1945. TIME_SYNC_ENABLE);
  1946. }
  1947. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1948. {
  1949. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1950. TIME_SYNC_CLEAR);
  1951. }
  1952. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1953. {
  1954. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1955. struct device *dev = &pci_priv->pci_dev->dev;
  1956. unsigned long flags = 0;
  1957. u64 host_time_us, device_time_us, offset;
  1958. u32 low, high;
  1959. int ret;
  1960. ret = cnss_pci_prevent_l1(dev);
  1961. if (ret)
  1962. goto out;
  1963. ret = cnss_pci_force_wake_get(pci_priv);
  1964. if (ret)
  1965. goto allow_l1;
  1966. spin_lock_irqsave(&time_sync_lock, flags);
  1967. cnss_pci_clear_time_sync_counter(pci_priv);
  1968. cnss_pci_enable_time_sync_counter(pci_priv);
  1969. host_time_us = cnss_get_host_timestamp(plat_priv);
  1970. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1971. cnss_pci_clear_time_sync_counter(pci_priv);
  1972. spin_unlock_irqrestore(&time_sync_lock, flags);
  1973. if (ret)
  1974. goto force_wake_put;
  1975. if (host_time_us < device_time_us) {
  1976. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1977. host_time_us, device_time_us);
  1978. ret = -EINVAL;
  1979. goto force_wake_put;
  1980. }
  1981. offset = host_time_us - device_time_us;
  1982. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1983. host_time_us, device_time_us, offset);
  1984. low = offset & 0xFFFFFFFF;
  1985. high = offset >> 32;
  1986. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_34, low);
  1987. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_35, high);
  1988. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_34, &low);
  1989. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_35, &high);
  1990. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1991. PCIE_SHADOW_REG_VALUE_34, low,
  1992. PCIE_SHADOW_REG_VALUE_35, high);
  1993. force_wake_put:
  1994. cnss_pci_force_wake_put(pci_priv);
  1995. allow_l1:
  1996. cnss_pci_allow_l1(dev);
  1997. out:
  1998. return ret;
  1999. }
  2000. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  2001. {
  2002. struct cnss_pci_data *pci_priv =
  2003. container_of(work, struct cnss_pci_data, time_sync_work.work);
  2004. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2005. unsigned int time_sync_period_ms =
  2006. plat_priv->ctrl_params.time_sync_period;
  2007. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  2008. cnss_pr_dbg("Time sync is disabled\n");
  2009. return;
  2010. }
  2011. if (!time_sync_period_ms) {
  2012. cnss_pr_dbg("Skip time sync as time period is 0\n");
  2013. return;
  2014. }
  2015. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  2016. return;
  2017. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  2018. goto runtime_pm_put;
  2019. mutex_lock(&pci_priv->bus_lock);
  2020. cnss_pci_update_timestamp(pci_priv);
  2021. mutex_unlock(&pci_priv->bus_lock);
  2022. schedule_delayed_work(&pci_priv->time_sync_work,
  2023. msecs_to_jiffies(time_sync_period_ms));
  2024. runtime_pm_put:
  2025. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  2026. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  2027. }
  2028. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  2029. {
  2030. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2031. switch (pci_priv->device_id) {
  2032. case QCA6390_DEVICE_ID:
  2033. case QCA6490_DEVICE_ID:
  2034. break;
  2035. default:
  2036. return -EOPNOTSUPP;
  2037. }
  2038. if (!plat_priv->device_freq_hz) {
  2039. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2040. return -EINVAL;
  2041. }
  2042. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2043. return 0;
  2044. }
  2045. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2046. {
  2047. switch (pci_priv->device_id) {
  2048. case QCA6390_DEVICE_ID:
  2049. case QCA6490_DEVICE_ID:
  2050. break;
  2051. default:
  2052. return;
  2053. }
  2054. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2055. }
  2056. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2057. {
  2058. int ret = 0;
  2059. struct cnss_plat_data *plat_priv;
  2060. if (!pci_priv)
  2061. return -ENODEV;
  2062. plat_priv = pci_priv->plat_priv;
  2063. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2064. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2065. cnss_pr_dbg("Skip driver probe\n");
  2066. goto out;
  2067. }
  2068. if (!pci_priv->driver_ops) {
  2069. cnss_pr_err("driver_ops is NULL\n");
  2070. ret = -EINVAL;
  2071. goto out;
  2072. }
  2073. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2074. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2075. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2076. pci_priv->pci_device_id);
  2077. if (ret) {
  2078. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2079. ret);
  2080. goto out;
  2081. }
  2082. complete(&plat_priv->recovery_complete);
  2083. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2084. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2085. pci_priv->pci_device_id);
  2086. if (ret) {
  2087. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2088. ret);
  2089. goto out;
  2090. }
  2091. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2092. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2093. complete_all(&plat_priv->power_up_complete);
  2094. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2095. &plat_priv->driver_state)) {
  2096. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2097. pci_priv->pci_device_id);
  2098. if (ret) {
  2099. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2100. ret);
  2101. plat_priv->power_up_error = ret;
  2102. complete_all(&plat_priv->power_up_complete);
  2103. goto out;
  2104. }
  2105. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2106. complete_all(&plat_priv->power_up_complete);
  2107. } else {
  2108. complete(&plat_priv->power_up_complete);
  2109. }
  2110. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2111. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2112. __pm_relax(plat_priv->recovery_ws);
  2113. }
  2114. cnss_pci_start_time_sync_update(pci_priv);
  2115. return 0;
  2116. out:
  2117. return ret;
  2118. }
  2119. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2120. {
  2121. struct cnss_plat_data *plat_priv;
  2122. int ret;
  2123. if (!pci_priv)
  2124. return -ENODEV;
  2125. plat_priv = pci_priv->plat_priv;
  2126. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2127. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2128. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2129. cnss_pr_dbg("Skip driver remove\n");
  2130. return 0;
  2131. }
  2132. if (!pci_priv->driver_ops) {
  2133. cnss_pr_err("driver_ops is NULL\n");
  2134. return -EINVAL;
  2135. }
  2136. cnss_pci_stop_time_sync_update(pci_priv);
  2137. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2138. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2139. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2140. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2141. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2142. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2143. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2144. &plat_priv->driver_state)) {
  2145. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2146. if (ret == -EAGAIN) {
  2147. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2148. &plat_priv->driver_state);
  2149. return ret;
  2150. }
  2151. }
  2152. plat_priv->get_info_cb_ctx = NULL;
  2153. plat_priv->get_info_cb = NULL;
  2154. return 0;
  2155. }
  2156. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2157. int modem_current_status)
  2158. {
  2159. struct cnss_wlan_driver *driver_ops;
  2160. if (!pci_priv)
  2161. return -ENODEV;
  2162. driver_ops = pci_priv->driver_ops;
  2163. if (!driver_ops || !driver_ops->modem_status)
  2164. return -EINVAL;
  2165. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2166. return 0;
  2167. }
  2168. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2169. enum cnss_driver_status status)
  2170. {
  2171. struct cnss_wlan_driver *driver_ops;
  2172. if (!pci_priv)
  2173. return -ENODEV;
  2174. driver_ops = pci_priv->driver_ops;
  2175. if (!driver_ops || !driver_ops->update_status)
  2176. return -EINVAL;
  2177. cnss_pr_dbg("Update driver status: %d\n", status);
  2178. driver_ops->update_status(pci_priv->pci_dev, status);
  2179. return 0;
  2180. }
  2181. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2182. struct cnss_misc_reg *misc_reg,
  2183. u32 misc_reg_size,
  2184. char *reg_name)
  2185. {
  2186. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2187. bool do_force_wake_put = true;
  2188. int i;
  2189. if (!misc_reg)
  2190. return;
  2191. if (in_interrupt() || irqs_disabled())
  2192. return;
  2193. if (cnss_pci_check_link_status(pci_priv))
  2194. return;
  2195. if (cnss_pci_force_wake_get(pci_priv)) {
  2196. /* Continue to dump when device has entered RDDM already */
  2197. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2198. return;
  2199. do_force_wake_put = false;
  2200. }
  2201. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2202. for (i = 0; i < misc_reg_size; i++) {
  2203. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2204. &misc_reg[i].dev_mask))
  2205. continue;
  2206. if (misc_reg[i].wr) {
  2207. if (misc_reg[i].offset ==
  2208. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2209. i >= 1)
  2210. misc_reg[i].val =
  2211. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2212. misc_reg[i - 1].val;
  2213. if (cnss_pci_reg_write(pci_priv,
  2214. misc_reg[i].offset,
  2215. misc_reg[i].val))
  2216. goto force_wake_put;
  2217. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2218. misc_reg[i].val,
  2219. misc_reg[i].offset);
  2220. } else {
  2221. if (cnss_pci_reg_read(pci_priv,
  2222. misc_reg[i].offset,
  2223. &misc_reg[i].val))
  2224. goto force_wake_put;
  2225. }
  2226. }
  2227. force_wake_put:
  2228. if (do_force_wake_put)
  2229. cnss_pci_force_wake_put(pci_priv);
  2230. }
  2231. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2232. {
  2233. if (in_interrupt() || irqs_disabled())
  2234. return;
  2235. if (cnss_pci_check_link_status(pci_priv))
  2236. return;
  2237. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2238. WCSS_REG_SIZE, "wcss");
  2239. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2240. PCIE_REG_SIZE, "pcie");
  2241. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2242. WLAON_REG_SIZE, "wlaon");
  2243. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2244. SYSPM_REG_SIZE, "syspm");
  2245. }
  2246. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2247. {
  2248. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2249. u32 reg_offset;
  2250. bool do_force_wake_put = true;
  2251. if (in_interrupt() || irqs_disabled())
  2252. return;
  2253. if (cnss_pci_check_link_status(pci_priv))
  2254. return;
  2255. if (!pci_priv->debug_reg) {
  2256. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2257. sizeof(*pci_priv->debug_reg)
  2258. * array_size, GFP_KERNEL);
  2259. if (!pci_priv->debug_reg)
  2260. return;
  2261. }
  2262. if (cnss_pci_force_wake_get(pci_priv))
  2263. do_force_wake_put = false;
  2264. cnss_pr_dbg("Start to dump shadow registers\n");
  2265. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2266. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2267. pci_priv->debug_reg[j].offset = reg_offset;
  2268. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2269. &pci_priv->debug_reg[j].val))
  2270. goto force_wake_put;
  2271. }
  2272. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2273. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2274. pci_priv->debug_reg[j].offset = reg_offset;
  2275. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2276. &pci_priv->debug_reg[j].val))
  2277. goto force_wake_put;
  2278. }
  2279. force_wake_put:
  2280. if (do_force_wake_put)
  2281. cnss_pci_force_wake_put(pci_priv);
  2282. }
  2283. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2284. {
  2285. int ret = 0;
  2286. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2287. ret = cnss_power_on_device(plat_priv);
  2288. if (ret) {
  2289. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2290. goto out;
  2291. }
  2292. ret = cnss_resume_pci_link(pci_priv);
  2293. if (ret) {
  2294. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2295. goto power_off;
  2296. }
  2297. ret = cnss_pci_call_driver_probe(pci_priv);
  2298. if (ret)
  2299. goto suspend_link;
  2300. return 0;
  2301. suspend_link:
  2302. cnss_suspend_pci_link(pci_priv);
  2303. power_off:
  2304. cnss_power_off_device(plat_priv);
  2305. out:
  2306. return ret;
  2307. }
  2308. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2309. {
  2310. int ret = 0;
  2311. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2312. cnss_pci_pm_runtime_resume(pci_priv);
  2313. ret = cnss_pci_call_driver_remove(pci_priv);
  2314. if (ret == -EAGAIN)
  2315. goto out;
  2316. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2317. CNSS_BUS_WIDTH_NONE);
  2318. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2319. cnss_pci_set_auto_suspended(pci_priv, 0);
  2320. ret = cnss_suspend_pci_link(pci_priv);
  2321. if (ret)
  2322. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2323. cnss_power_off_device(plat_priv);
  2324. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2325. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2326. out:
  2327. return ret;
  2328. }
  2329. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2330. {
  2331. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2332. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2333. }
  2334. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2335. {
  2336. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2337. struct cnss_ramdump_info *ramdump_info;
  2338. ramdump_info = &plat_priv->ramdump_info;
  2339. if (!ramdump_info->ramdump_size)
  2340. return -EINVAL;
  2341. return cnss_do_ramdump(plat_priv);
  2342. }
  2343. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2344. {
  2345. int ret = 0;
  2346. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2347. unsigned int timeout;
  2348. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2349. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2350. cnss_pci_clear_dump_info(pci_priv);
  2351. cnss_pci_power_off_mhi(pci_priv);
  2352. cnss_suspend_pci_link(pci_priv);
  2353. cnss_pci_deinit_mhi(pci_priv);
  2354. cnss_power_off_device(plat_priv);
  2355. }
  2356. /* Clear QMI send usage count during every power up */
  2357. pci_priv->qmi_send_usage_count = 0;
  2358. plat_priv->power_up_error = 0;
  2359. retry:
  2360. ret = cnss_power_on_device(plat_priv);
  2361. if (ret) {
  2362. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2363. goto out;
  2364. }
  2365. ret = cnss_resume_pci_link(pci_priv);
  2366. if (ret) {
  2367. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2368. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2369. &plat_priv->ctrl_params.quirks)) {
  2370. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2371. ret = 0;
  2372. goto out;
  2373. }
  2374. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2375. cnss_power_off_device(plat_priv);
  2376. /* Force toggle BT_EN GPIO low */
  2377. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2378. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2379. retry, bt_en_gpio);
  2380. if (bt_en_gpio >= 0)
  2381. gpio_direction_output(bt_en_gpio, 0);
  2382. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2383. gpio_get_value(bt_en_gpio));
  2384. }
  2385. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2386. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2387. goto retry;
  2388. }
  2389. /* Assert when it reaches maximum retries */
  2390. CNSS_ASSERT(0);
  2391. goto power_off;
  2392. }
  2393. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2394. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2395. ret = cnss_pci_start_mhi(pci_priv);
  2396. if (ret) {
  2397. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2398. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2399. !pci_priv->pci_link_down_ind && timeout) {
  2400. /* Start recovery directly for MHI start failures */
  2401. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2402. CNSS_REASON_DEFAULT);
  2403. }
  2404. return 0;
  2405. }
  2406. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2407. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2408. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2409. return 0;
  2410. }
  2411. cnss_set_pin_connect_status(plat_priv);
  2412. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2413. ret = cnss_pci_call_driver_probe(pci_priv);
  2414. if (ret)
  2415. goto stop_mhi;
  2416. } else if (timeout) {
  2417. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2418. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2419. else
  2420. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2421. mod_timer(&plat_priv->fw_boot_timer,
  2422. jiffies + msecs_to_jiffies(timeout));
  2423. }
  2424. return 0;
  2425. stop_mhi:
  2426. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2427. cnss_pci_power_off_mhi(pci_priv);
  2428. cnss_suspend_pci_link(pci_priv);
  2429. cnss_pci_deinit_mhi(pci_priv);
  2430. power_off:
  2431. cnss_power_off_device(plat_priv);
  2432. out:
  2433. return ret;
  2434. }
  2435. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2436. {
  2437. int ret = 0;
  2438. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2439. int do_force_wake = true;
  2440. cnss_pci_pm_runtime_resume(pci_priv);
  2441. ret = cnss_pci_call_driver_remove(pci_priv);
  2442. if (ret == -EAGAIN)
  2443. goto out;
  2444. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2445. CNSS_BUS_WIDTH_NONE);
  2446. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2447. cnss_pci_set_auto_suspended(pci_priv, 0);
  2448. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2449. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2450. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2451. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2452. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2453. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2454. del_timer(&pci_priv->dev_rddm_timer);
  2455. cnss_pci_collect_dump_info(pci_priv, false);
  2456. CNSS_ASSERT(0);
  2457. }
  2458. if (!cnss_is_device_powered_on(plat_priv)) {
  2459. cnss_pr_dbg("Device is already powered off, ignore\n");
  2460. goto skip_power_off;
  2461. }
  2462. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2463. do_force_wake = false;
  2464. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2465. /* FBC image will be freed after powering off MHI, so skip
  2466. * if RAM dump data is still valid.
  2467. */
  2468. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2469. goto skip_power_off;
  2470. cnss_pci_power_off_mhi(pci_priv);
  2471. ret = cnss_suspend_pci_link(pci_priv);
  2472. if (ret)
  2473. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2474. cnss_pci_deinit_mhi(pci_priv);
  2475. cnss_power_off_device(plat_priv);
  2476. skip_power_off:
  2477. pci_priv->remap_window = 0;
  2478. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2479. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2480. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2481. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2482. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2483. pci_priv->pci_link_down_ind = false;
  2484. }
  2485. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2486. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2487. out:
  2488. return ret;
  2489. }
  2490. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2491. {
  2492. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2493. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2494. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2495. plat_priv->driver_state);
  2496. cnss_pci_collect_dump_info(pci_priv, true);
  2497. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2498. }
  2499. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2500. {
  2501. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2502. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2503. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2504. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2505. int ret = 0;
  2506. if (!info_v2->dump_data_valid || !dump_seg ||
  2507. dump_data->nentries == 0)
  2508. return 0;
  2509. ret = cnss_do_elf_ramdump(plat_priv);
  2510. cnss_pci_clear_dump_info(pci_priv);
  2511. cnss_pci_power_off_mhi(pci_priv);
  2512. cnss_suspend_pci_link(pci_priv);
  2513. cnss_pci_deinit_mhi(pci_priv);
  2514. cnss_power_off_device(plat_priv);
  2515. return ret;
  2516. }
  2517. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2518. {
  2519. int ret = 0;
  2520. if (!pci_priv) {
  2521. cnss_pr_err("pci_priv is NULL\n");
  2522. return -ENODEV;
  2523. }
  2524. switch (pci_priv->device_id) {
  2525. case QCA6174_DEVICE_ID:
  2526. ret = cnss_qca6174_powerup(pci_priv);
  2527. break;
  2528. case QCA6290_DEVICE_ID:
  2529. case QCA6390_DEVICE_ID:
  2530. case QCA6490_DEVICE_ID:
  2531. case KIWI_DEVICE_ID:
  2532. ret = cnss_qca6290_powerup(pci_priv);
  2533. break;
  2534. default:
  2535. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2536. pci_priv->device_id);
  2537. ret = -ENODEV;
  2538. }
  2539. return ret;
  2540. }
  2541. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2542. {
  2543. int ret = 0;
  2544. if (!pci_priv) {
  2545. cnss_pr_err("pci_priv is NULL\n");
  2546. return -ENODEV;
  2547. }
  2548. switch (pci_priv->device_id) {
  2549. case QCA6174_DEVICE_ID:
  2550. ret = cnss_qca6174_shutdown(pci_priv);
  2551. break;
  2552. case QCA6290_DEVICE_ID:
  2553. case QCA6390_DEVICE_ID:
  2554. case QCA6490_DEVICE_ID:
  2555. case KIWI_DEVICE_ID:
  2556. ret = cnss_qca6290_shutdown(pci_priv);
  2557. break;
  2558. default:
  2559. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2560. pci_priv->device_id);
  2561. ret = -ENODEV;
  2562. }
  2563. return ret;
  2564. }
  2565. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2566. {
  2567. int ret = 0;
  2568. if (!pci_priv) {
  2569. cnss_pr_err("pci_priv is NULL\n");
  2570. return -ENODEV;
  2571. }
  2572. switch (pci_priv->device_id) {
  2573. case QCA6174_DEVICE_ID:
  2574. cnss_qca6174_crash_shutdown(pci_priv);
  2575. break;
  2576. case QCA6290_DEVICE_ID:
  2577. case QCA6390_DEVICE_ID:
  2578. case QCA6490_DEVICE_ID:
  2579. case KIWI_DEVICE_ID:
  2580. cnss_qca6290_crash_shutdown(pci_priv);
  2581. break;
  2582. default:
  2583. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2584. pci_priv->device_id);
  2585. ret = -ENODEV;
  2586. }
  2587. return ret;
  2588. }
  2589. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2590. {
  2591. int ret = 0;
  2592. if (!pci_priv) {
  2593. cnss_pr_err("pci_priv is NULL\n");
  2594. return -ENODEV;
  2595. }
  2596. switch (pci_priv->device_id) {
  2597. case QCA6174_DEVICE_ID:
  2598. ret = cnss_qca6174_ramdump(pci_priv);
  2599. break;
  2600. case QCA6290_DEVICE_ID:
  2601. case QCA6390_DEVICE_ID:
  2602. case QCA6490_DEVICE_ID:
  2603. case KIWI_DEVICE_ID:
  2604. ret = cnss_qca6290_ramdump(pci_priv);
  2605. break;
  2606. default:
  2607. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2608. pci_priv->device_id);
  2609. ret = -ENODEV;
  2610. }
  2611. return ret;
  2612. }
  2613. int cnss_pci_is_drv_connected(struct device *dev)
  2614. {
  2615. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2616. if (!pci_priv)
  2617. return -ENODEV;
  2618. return pci_priv->drv_connected_last;
  2619. }
  2620. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2621. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2622. {
  2623. struct cnss_plat_data *plat_priv =
  2624. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2625. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2626. struct cnss_cal_info *cal_info;
  2627. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2628. goto reg_driver;
  2629. } else {
  2630. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2631. del_timer(&plat_priv->fw_boot_timer);
  2632. if (!test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state))
  2633. CNSS_ASSERT(0);
  2634. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2635. if (!cal_info)
  2636. return;
  2637. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2638. cnss_driver_event_post(plat_priv,
  2639. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2640. 0, cal_info);
  2641. }
  2642. reg_driver:
  2643. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2644. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2645. return;
  2646. }
  2647. reinit_completion(&plat_priv->power_up_complete);
  2648. cnss_driver_event_post(plat_priv,
  2649. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2650. CNSS_EVENT_SYNC_UNKILLABLE,
  2651. pci_priv->driver_ops);
  2652. }
  2653. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2654. {
  2655. int ret = 0;
  2656. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2657. struct cnss_pci_data *pci_priv;
  2658. const struct pci_device_id *id_table = driver_ops->id_table;
  2659. unsigned int timeout;
  2660. if (!plat_priv) {
  2661. cnss_pr_info("plat_priv is not ready for register driver\n");
  2662. return -EAGAIN;
  2663. }
  2664. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2665. cnss_pr_info("pci probe not yet done for register driver\n");
  2666. return -EAGAIN;
  2667. }
  2668. pci_priv = plat_priv->bus_priv;
  2669. if (pci_priv->driver_ops) {
  2670. cnss_pr_err("Driver has already registered\n");
  2671. return -EEXIST;
  2672. }
  2673. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2674. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2675. return -EINVAL;
  2676. }
  2677. if (!id_table || !pci_dev_present(id_table)) {
  2678. /* id_table pointer will move from pci_dev_present(),
  2679. * so check again using local pointer.
  2680. */
  2681. id_table = driver_ops->id_table;
  2682. while (id_table && id_table->vendor) {
  2683. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2684. id_table->device);
  2685. id_table++;
  2686. }
  2687. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2688. pci_priv->device_id);
  2689. return -ENODEV;
  2690. }
  2691. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2692. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2693. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2694. driver_ops->chip_version,
  2695. plat_priv->device_version.major_version);
  2696. return -ENODEV;
  2697. }
  2698. if (!plat_priv->cbc_enabled ||
  2699. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2700. goto register_driver;
  2701. pci_priv->driver_ops = driver_ops;
  2702. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2703. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2704. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2705. * until CBC is complete
  2706. */
  2707. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2708. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2709. cnss_wlan_reg_driver_work);
  2710. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2711. msecs_to_jiffies(timeout));
  2712. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2713. return 0;
  2714. register_driver:
  2715. reinit_completion(&plat_priv->power_up_complete);
  2716. ret = cnss_driver_event_post(plat_priv,
  2717. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2718. CNSS_EVENT_SYNC_UNKILLABLE,
  2719. driver_ops);
  2720. return ret;
  2721. }
  2722. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2723. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2724. {
  2725. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2726. int ret = 0;
  2727. unsigned int timeout;
  2728. if (!plat_priv) {
  2729. cnss_pr_err("plat_priv is NULL\n");
  2730. return;
  2731. }
  2732. mutex_lock(&plat_priv->driver_ops_lock);
  2733. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2734. goto skip_wait_power_up;
  2735. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2736. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2737. msecs_to_jiffies(timeout));
  2738. if (!ret) {
  2739. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2740. timeout);
  2741. CNSS_ASSERT(0);
  2742. }
  2743. skip_wait_power_up:
  2744. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2745. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2746. goto skip_wait_recovery;
  2747. reinit_completion(&plat_priv->recovery_complete);
  2748. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2749. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2750. msecs_to_jiffies(timeout));
  2751. if (!ret) {
  2752. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2753. timeout);
  2754. CNSS_ASSERT(0);
  2755. }
  2756. skip_wait_recovery:
  2757. cnss_driver_event_post(plat_priv,
  2758. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2759. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2760. mutex_unlock(&plat_priv->driver_ops_lock);
  2761. }
  2762. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2763. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2764. void *data)
  2765. {
  2766. int ret = 0;
  2767. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2768. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2769. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2770. return -EINVAL;
  2771. }
  2772. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2773. pci_priv->driver_ops = data;
  2774. ret = cnss_pci_dev_powerup(pci_priv);
  2775. if (ret) {
  2776. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2777. pci_priv->driver_ops = NULL;
  2778. }
  2779. return ret;
  2780. }
  2781. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2782. {
  2783. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2784. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2785. cnss_pci_dev_shutdown(pci_priv);
  2786. pci_priv->driver_ops = NULL;
  2787. return 0;
  2788. }
  2789. #if IS_ENABLED(CONFIG_PCI_MSM)
  2790. static bool cnss_pci_is_drv_supported(struct cnss_pci_data *pci_priv)
  2791. {
  2792. struct pci_dev *root_port = pcie_find_root_port(pci_priv->pci_dev);
  2793. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2794. struct device_node *root_of_node;
  2795. bool drv_supported = false;
  2796. if (!root_port) {
  2797. cnss_pr_err("PCIe DRV is not supported as root port is null\n");
  2798. pci_priv->drv_supported = false;
  2799. return drv_supported;
  2800. }
  2801. root_of_node = root_port->dev.of_node;
  2802. if (root_of_node->parent) {
  2803. drv_supported = of_property_read_bool(root_of_node->parent,
  2804. "qcom,drv-supported") ||
  2805. of_property_read_bool(root_of_node->parent,
  2806. "qcom,drv-name");
  2807. }
  2808. cnss_pr_dbg("PCIe DRV is %s\n",
  2809. drv_supported ? "supported" : "not supported");
  2810. pci_priv->drv_supported = drv_supported;
  2811. if (drv_supported) {
  2812. plat_priv->cap.cap_flag |= CNSS_HAS_DRV_SUPPORT;
  2813. cnss_set_feature_list(plat_priv, CNSS_DRV_SUPPORT_V01);
  2814. }
  2815. return drv_supported;
  2816. }
  2817. static void cnss_pci_event_cb(struct msm_pcie_notify *notify)
  2818. {
  2819. struct pci_dev *pci_dev;
  2820. struct cnss_pci_data *pci_priv;
  2821. struct device *dev;
  2822. struct cnss_plat_data *plat_priv = NULL;
  2823. int ret = 0;
  2824. if (!notify)
  2825. return;
  2826. pci_dev = notify->user;
  2827. if (!pci_dev)
  2828. return;
  2829. pci_priv = cnss_get_pci_priv(pci_dev);
  2830. if (!pci_priv)
  2831. return;
  2832. dev = &pci_priv->pci_dev->dev;
  2833. switch (notify->event) {
  2834. case MSM_PCIE_EVENT_LINK_RECOVER:
  2835. cnss_pr_dbg("PCI link recover callback\n");
  2836. plat_priv = pci_priv->plat_priv;
  2837. if (!plat_priv) {
  2838. cnss_pr_err("plat_priv is NULL\n");
  2839. return;
  2840. }
  2841. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  2842. ret = msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  2843. pci_dev->bus->number, pci_dev, NULL,
  2844. PM_OPTIONS_DEFAULT);
  2845. if (ret)
  2846. cnss_pci_handle_linkdown(pci_priv);
  2847. break;
  2848. case MSM_PCIE_EVENT_LINKDOWN:
  2849. cnss_pr_dbg("PCI link down event callback\n");
  2850. cnss_pci_handle_linkdown(pci_priv);
  2851. break;
  2852. case MSM_PCIE_EVENT_WAKEUP:
  2853. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  2854. cnss_pci_get_auto_suspended(pci_priv)) ||
  2855. dev->power.runtime_status == RPM_SUSPENDING) {
  2856. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2857. cnss_pci_pm_request_resume(pci_priv);
  2858. }
  2859. break;
  2860. case MSM_PCIE_EVENT_DRV_CONNECT:
  2861. cnss_pr_dbg("DRV subsystem is connected\n");
  2862. cnss_pci_set_drv_connected(pci_priv, 1);
  2863. break;
  2864. case MSM_PCIE_EVENT_DRV_DISCONNECT:
  2865. cnss_pr_dbg("DRV subsystem is disconnected\n");
  2866. if (cnss_pci_get_auto_suspended(pci_priv))
  2867. cnss_pci_pm_request_resume(pci_priv);
  2868. cnss_pci_set_drv_connected(pci_priv, 0);
  2869. break;
  2870. default:
  2871. cnss_pr_err("Received invalid PCI event: %d\n", notify->event);
  2872. }
  2873. }
  2874. /**
  2875. * cnss_reg_pci_event() - Register for PCIe events
  2876. * @pci_priv: driver PCI bus context pointer
  2877. *
  2878. * This function shall call corresponding PCIe root complex driver APIs
  2879. * to register for PCIe events like link down or WAKE GPIO toggling etc.
  2880. * The events should be based on PCIe root complex driver's capability.
  2881. *
  2882. * Return: 0 for success, negative value for error
  2883. */
  2884. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2885. {
  2886. int ret = 0;
  2887. struct msm_pcie_register_event *pci_event;
  2888. pci_event = &pci_priv->msm_pci_event;
  2889. pci_event->events = MSM_PCIE_EVENT_LINK_RECOVER |
  2890. MSM_PCIE_EVENT_LINKDOWN |
  2891. MSM_PCIE_EVENT_WAKEUP;
  2892. if (cnss_pci_is_drv_supported(pci_priv))
  2893. pci_event->events = pci_event->events |
  2894. MSM_PCIE_EVENT_DRV_CONNECT |
  2895. MSM_PCIE_EVENT_DRV_DISCONNECT;
  2896. pci_event->user = pci_priv->pci_dev;
  2897. pci_event->mode = MSM_PCIE_TRIGGER_CALLBACK;
  2898. pci_event->callback = cnss_pci_event_cb;
  2899. pci_event->options = MSM_PCIE_CONFIG_NO_RECOVERY;
  2900. ret = msm_pcie_register_event(pci_event);
  2901. if (ret)
  2902. cnss_pr_err("Failed to register MSM PCI event, err = %d\n",
  2903. ret);
  2904. return ret;
  2905. }
  2906. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv)
  2907. {
  2908. msm_pcie_deregister_event(&pci_priv->msm_pci_event);
  2909. }
  2910. #else
  2911. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2912. {
  2913. return 0;
  2914. }
  2915. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv) {}
  2916. #endif
  2917. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2918. {
  2919. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2920. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2921. int ret = 0;
  2922. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2923. if (driver_ops && driver_ops->suspend) {
  2924. ret = driver_ops->suspend(pci_dev, state);
  2925. if (ret) {
  2926. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2927. ret);
  2928. ret = -EAGAIN;
  2929. }
  2930. }
  2931. return ret;
  2932. }
  2933. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2934. {
  2935. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2936. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2937. int ret = 0;
  2938. if (driver_ops && driver_ops->resume) {
  2939. ret = driver_ops->resume(pci_dev);
  2940. if (ret)
  2941. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2942. ret);
  2943. }
  2944. return ret;
  2945. }
  2946. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2947. {
  2948. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2949. int ret = 0;
  2950. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2951. goto out;
  2952. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2953. ret = -EAGAIN;
  2954. goto out;
  2955. }
  2956. if (pci_priv->drv_connected_last)
  2957. goto skip_disable_pci;
  2958. pci_clear_master(pci_dev);
  2959. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2960. pci_disable_device(pci_dev);
  2961. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2962. if (ret)
  2963. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2964. skip_disable_pci:
  2965. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2966. ret = -EAGAIN;
  2967. goto resume_mhi;
  2968. }
  2969. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2970. return 0;
  2971. resume_mhi:
  2972. if (!pci_is_enabled(pci_dev))
  2973. if (pci_enable_device(pci_dev))
  2974. cnss_pr_err("Failed to enable PCI device\n");
  2975. if (pci_priv->saved_state)
  2976. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2977. pci_set_master(pci_dev);
  2978. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2979. out:
  2980. return ret;
  2981. }
  2982. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2983. {
  2984. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2985. int ret = 0;
  2986. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2987. goto out;
  2988. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2989. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2990. cnss_pci_link_down(&pci_dev->dev);
  2991. ret = -EAGAIN;
  2992. goto out;
  2993. }
  2994. pci_priv->pci_link_state = PCI_LINK_UP;
  2995. if (pci_priv->drv_connected_last)
  2996. goto skip_enable_pci;
  2997. ret = pci_enable_device(pci_dev);
  2998. if (ret) {
  2999. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  3000. ret);
  3001. goto out;
  3002. }
  3003. if (pci_priv->saved_state)
  3004. cnss_set_pci_config_space(pci_priv,
  3005. RESTORE_PCI_CONFIG_SPACE);
  3006. pci_set_master(pci_dev);
  3007. skip_enable_pci:
  3008. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3009. out:
  3010. return ret;
  3011. }
  3012. static int cnss_pci_suspend(struct device *dev)
  3013. {
  3014. int ret = 0;
  3015. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3016. struct cnss_plat_data *plat_priv;
  3017. if (!pci_priv)
  3018. goto out;
  3019. plat_priv = pci_priv->plat_priv;
  3020. if (!plat_priv)
  3021. goto out;
  3022. if (!cnss_is_device_powered_on(plat_priv))
  3023. goto out;
  3024. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3025. pci_priv->drv_supported) {
  3026. pci_priv->drv_connected_last =
  3027. cnss_pci_get_drv_connected(pci_priv);
  3028. if (!pci_priv->drv_connected_last) {
  3029. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3030. ret = -EAGAIN;
  3031. goto out;
  3032. }
  3033. }
  3034. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3035. ret = cnss_pci_suspend_driver(pci_priv);
  3036. if (ret)
  3037. goto clear_flag;
  3038. if (!pci_priv->disable_pc) {
  3039. mutex_lock(&pci_priv->bus_lock);
  3040. ret = cnss_pci_suspend_bus(pci_priv);
  3041. mutex_unlock(&pci_priv->bus_lock);
  3042. if (ret)
  3043. goto resume_driver;
  3044. }
  3045. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3046. return 0;
  3047. resume_driver:
  3048. cnss_pci_resume_driver(pci_priv);
  3049. clear_flag:
  3050. pci_priv->drv_connected_last = 0;
  3051. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3052. out:
  3053. return ret;
  3054. }
  3055. static int cnss_pci_resume(struct device *dev)
  3056. {
  3057. int ret = 0;
  3058. struct pci_dev *pci_dev = to_pci_dev(dev);
  3059. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3060. struct cnss_plat_data *plat_priv;
  3061. if (!pci_priv)
  3062. goto out;
  3063. plat_priv = pci_priv->plat_priv;
  3064. if (!plat_priv)
  3065. goto out;
  3066. if (pci_priv->pci_link_down_ind)
  3067. goto out;
  3068. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3069. goto out;
  3070. if (!pci_priv->disable_pc) {
  3071. ret = cnss_pci_resume_bus(pci_priv);
  3072. if (ret)
  3073. goto out;
  3074. }
  3075. ret = cnss_pci_resume_driver(pci_priv);
  3076. pci_priv->drv_connected_last = 0;
  3077. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3078. out:
  3079. return ret;
  3080. }
  3081. static int cnss_pci_suspend_noirq(struct device *dev)
  3082. {
  3083. int ret = 0;
  3084. struct pci_dev *pci_dev = to_pci_dev(dev);
  3085. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3086. struct cnss_wlan_driver *driver_ops;
  3087. if (!pci_priv)
  3088. goto out;
  3089. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3090. goto out;
  3091. driver_ops = pci_priv->driver_ops;
  3092. if (driver_ops && driver_ops->suspend_noirq)
  3093. ret = driver_ops->suspend_noirq(pci_dev);
  3094. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3095. !pci_priv->plat_priv->use_pm_domain)
  3096. pci_save_state(pci_dev);
  3097. out:
  3098. return ret;
  3099. }
  3100. static int cnss_pci_resume_noirq(struct device *dev)
  3101. {
  3102. int ret = 0;
  3103. struct pci_dev *pci_dev = to_pci_dev(dev);
  3104. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3105. struct cnss_wlan_driver *driver_ops;
  3106. if (!pci_priv)
  3107. goto out;
  3108. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3109. goto out;
  3110. driver_ops = pci_priv->driver_ops;
  3111. if (driver_ops && driver_ops->resume_noirq &&
  3112. !pci_priv->pci_link_down_ind)
  3113. ret = driver_ops->resume_noirq(pci_dev);
  3114. out:
  3115. return ret;
  3116. }
  3117. static int cnss_pci_runtime_suspend(struct device *dev)
  3118. {
  3119. int ret = 0;
  3120. struct pci_dev *pci_dev = to_pci_dev(dev);
  3121. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3122. struct cnss_plat_data *plat_priv;
  3123. struct cnss_wlan_driver *driver_ops;
  3124. if (!pci_priv)
  3125. return -EAGAIN;
  3126. plat_priv = pci_priv->plat_priv;
  3127. if (!plat_priv)
  3128. return -EAGAIN;
  3129. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3130. return -EAGAIN;
  3131. if (pci_priv->pci_link_down_ind) {
  3132. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3133. return -EAGAIN;
  3134. }
  3135. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3136. pci_priv->drv_supported) {
  3137. pci_priv->drv_connected_last =
  3138. cnss_pci_get_drv_connected(pci_priv);
  3139. if (!pci_priv->drv_connected_last) {
  3140. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3141. return -EAGAIN;
  3142. }
  3143. }
  3144. cnss_pr_vdbg("Runtime suspend start\n");
  3145. driver_ops = pci_priv->driver_ops;
  3146. if (driver_ops && driver_ops->runtime_ops &&
  3147. driver_ops->runtime_ops->runtime_suspend)
  3148. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3149. else
  3150. ret = cnss_auto_suspend(dev);
  3151. if (ret)
  3152. pci_priv->drv_connected_last = 0;
  3153. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3154. return ret;
  3155. }
  3156. static int cnss_pci_runtime_resume(struct device *dev)
  3157. {
  3158. int ret = 0;
  3159. struct pci_dev *pci_dev = to_pci_dev(dev);
  3160. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3161. struct cnss_wlan_driver *driver_ops;
  3162. if (!pci_priv)
  3163. return -EAGAIN;
  3164. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3165. return -EAGAIN;
  3166. if (pci_priv->pci_link_down_ind) {
  3167. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3168. return -EAGAIN;
  3169. }
  3170. cnss_pr_vdbg("Runtime resume start\n");
  3171. driver_ops = pci_priv->driver_ops;
  3172. if (driver_ops && driver_ops->runtime_ops &&
  3173. driver_ops->runtime_ops->runtime_resume)
  3174. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3175. else
  3176. ret = cnss_auto_resume(dev);
  3177. if (!ret)
  3178. pci_priv->drv_connected_last = 0;
  3179. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3180. return ret;
  3181. }
  3182. static int cnss_pci_runtime_idle(struct device *dev)
  3183. {
  3184. cnss_pr_vdbg("Runtime idle\n");
  3185. pm_request_autosuspend(dev);
  3186. return -EBUSY;
  3187. }
  3188. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3189. {
  3190. struct pci_dev *pci_dev = to_pci_dev(dev);
  3191. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3192. int ret = 0;
  3193. if (!pci_priv)
  3194. return -ENODEV;
  3195. ret = cnss_pci_disable_pc(pci_priv, vote);
  3196. if (ret)
  3197. return ret;
  3198. pci_priv->disable_pc = vote;
  3199. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3200. return 0;
  3201. }
  3202. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3203. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3204. enum cnss_rtpm_id id)
  3205. {
  3206. if (id >= RTPM_ID_MAX)
  3207. return;
  3208. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3209. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3210. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3211. cnss_get_host_timestamp(pci_priv->plat_priv);
  3212. }
  3213. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3214. enum cnss_rtpm_id id)
  3215. {
  3216. if (id >= RTPM_ID_MAX)
  3217. return;
  3218. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3219. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3220. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3221. cnss_get_host_timestamp(pci_priv->plat_priv);
  3222. }
  3223. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3224. {
  3225. struct device *dev;
  3226. if (!pci_priv)
  3227. return;
  3228. dev = &pci_priv->pci_dev->dev;
  3229. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3230. atomic_read(&dev->power.usage_count));
  3231. }
  3232. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3233. {
  3234. struct device *dev;
  3235. enum rpm_status status;
  3236. if (!pci_priv)
  3237. return -ENODEV;
  3238. dev = &pci_priv->pci_dev->dev;
  3239. status = dev->power.runtime_status;
  3240. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3241. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3242. (void *)_RET_IP_);
  3243. return pm_request_resume(dev);
  3244. }
  3245. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3246. {
  3247. struct device *dev;
  3248. enum rpm_status status;
  3249. if (!pci_priv)
  3250. return -ENODEV;
  3251. dev = &pci_priv->pci_dev->dev;
  3252. status = dev->power.runtime_status;
  3253. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3254. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3255. (void *)_RET_IP_);
  3256. return pm_runtime_resume(dev);
  3257. }
  3258. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3259. enum cnss_rtpm_id id)
  3260. {
  3261. struct device *dev;
  3262. enum rpm_status status;
  3263. if (!pci_priv)
  3264. return -ENODEV;
  3265. dev = &pci_priv->pci_dev->dev;
  3266. status = dev->power.runtime_status;
  3267. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3268. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3269. (void *)_RET_IP_);
  3270. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3271. return pm_runtime_get(dev);
  3272. }
  3273. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3274. enum cnss_rtpm_id id)
  3275. {
  3276. struct device *dev;
  3277. enum rpm_status status;
  3278. if (!pci_priv)
  3279. return -ENODEV;
  3280. dev = &pci_priv->pci_dev->dev;
  3281. status = dev->power.runtime_status;
  3282. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3283. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3284. (void *)_RET_IP_);
  3285. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3286. return pm_runtime_get_sync(dev);
  3287. }
  3288. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3289. enum cnss_rtpm_id id)
  3290. {
  3291. if (!pci_priv)
  3292. return;
  3293. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3294. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3295. }
  3296. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3297. enum cnss_rtpm_id id)
  3298. {
  3299. struct device *dev;
  3300. if (!pci_priv)
  3301. return -ENODEV;
  3302. dev = &pci_priv->pci_dev->dev;
  3303. if (atomic_read(&dev->power.usage_count) == 0) {
  3304. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3305. return -EINVAL;
  3306. }
  3307. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3308. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3309. }
  3310. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3311. enum cnss_rtpm_id id)
  3312. {
  3313. struct device *dev;
  3314. if (!pci_priv)
  3315. return;
  3316. dev = &pci_priv->pci_dev->dev;
  3317. if (atomic_read(&dev->power.usage_count) == 0) {
  3318. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3319. return;
  3320. }
  3321. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3322. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3323. }
  3324. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3325. {
  3326. if (!pci_priv)
  3327. return;
  3328. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3329. }
  3330. int cnss_auto_suspend(struct device *dev)
  3331. {
  3332. int ret = 0;
  3333. struct pci_dev *pci_dev = to_pci_dev(dev);
  3334. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3335. struct cnss_plat_data *plat_priv;
  3336. if (!pci_priv)
  3337. return -ENODEV;
  3338. plat_priv = pci_priv->plat_priv;
  3339. if (!plat_priv)
  3340. return -ENODEV;
  3341. mutex_lock(&pci_priv->bus_lock);
  3342. if (!pci_priv->qmi_send_usage_count) {
  3343. ret = cnss_pci_suspend_bus(pci_priv);
  3344. if (ret) {
  3345. mutex_unlock(&pci_priv->bus_lock);
  3346. return ret;
  3347. }
  3348. }
  3349. cnss_pci_set_auto_suspended(pci_priv, 1);
  3350. mutex_unlock(&pci_priv->bus_lock);
  3351. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3352. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3353. * current_bw_vote as in resume path we should vote for last used
  3354. * bandwidth vote. Also ignore error if bw voting is not setup.
  3355. */
  3356. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3357. return 0;
  3358. }
  3359. EXPORT_SYMBOL(cnss_auto_suspend);
  3360. int cnss_auto_resume(struct device *dev)
  3361. {
  3362. int ret = 0;
  3363. struct pci_dev *pci_dev = to_pci_dev(dev);
  3364. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3365. struct cnss_plat_data *plat_priv;
  3366. if (!pci_priv)
  3367. return -ENODEV;
  3368. plat_priv = pci_priv->plat_priv;
  3369. if (!plat_priv)
  3370. return -ENODEV;
  3371. mutex_lock(&pci_priv->bus_lock);
  3372. ret = cnss_pci_resume_bus(pci_priv);
  3373. if (ret) {
  3374. mutex_unlock(&pci_priv->bus_lock);
  3375. return ret;
  3376. }
  3377. cnss_pci_set_auto_suspended(pci_priv, 0);
  3378. mutex_unlock(&pci_priv->bus_lock);
  3379. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3380. return 0;
  3381. }
  3382. EXPORT_SYMBOL(cnss_auto_resume);
  3383. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3384. {
  3385. struct pci_dev *pci_dev = to_pci_dev(dev);
  3386. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3387. struct cnss_plat_data *plat_priv;
  3388. struct mhi_controller *mhi_ctrl;
  3389. if (!pci_priv)
  3390. return -ENODEV;
  3391. switch (pci_priv->device_id) {
  3392. case QCA6390_DEVICE_ID:
  3393. case QCA6490_DEVICE_ID:
  3394. case KIWI_DEVICE_ID:
  3395. break;
  3396. default:
  3397. return 0;
  3398. }
  3399. mhi_ctrl = pci_priv->mhi_ctrl;
  3400. if (!mhi_ctrl)
  3401. return -EINVAL;
  3402. plat_priv = pci_priv->plat_priv;
  3403. if (!plat_priv)
  3404. return -ENODEV;
  3405. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3406. return -EAGAIN;
  3407. if (timeout_us) {
  3408. /* Busy wait for timeout_us */
  3409. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3410. timeout_us, false);
  3411. } else {
  3412. /* Sleep wait for mhi_ctrl->timeout_ms */
  3413. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3414. }
  3415. }
  3416. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3417. int cnss_pci_force_wake_request(struct device *dev)
  3418. {
  3419. struct pci_dev *pci_dev = to_pci_dev(dev);
  3420. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3421. struct cnss_plat_data *plat_priv;
  3422. struct mhi_controller *mhi_ctrl;
  3423. if (!pci_priv)
  3424. return -ENODEV;
  3425. switch (pci_priv->device_id) {
  3426. case QCA6390_DEVICE_ID:
  3427. case QCA6490_DEVICE_ID:
  3428. case KIWI_DEVICE_ID:
  3429. break;
  3430. default:
  3431. return 0;
  3432. }
  3433. mhi_ctrl = pci_priv->mhi_ctrl;
  3434. if (!mhi_ctrl)
  3435. return -EINVAL;
  3436. plat_priv = pci_priv->plat_priv;
  3437. if (!plat_priv)
  3438. return -ENODEV;
  3439. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3440. return -EAGAIN;
  3441. mhi_device_get(mhi_ctrl->mhi_dev);
  3442. return 0;
  3443. }
  3444. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3445. int cnss_pci_is_device_awake(struct device *dev)
  3446. {
  3447. struct pci_dev *pci_dev = to_pci_dev(dev);
  3448. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3449. struct mhi_controller *mhi_ctrl;
  3450. if (!pci_priv)
  3451. return -ENODEV;
  3452. switch (pci_priv->device_id) {
  3453. case QCA6390_DEVICE_ID:
  3454. case QCA6490_DEVICE_ID:
  3455. case KIWI_DEVICE_ID:
  3456. break;
  3457. default:
  3458. return 0;
  3459. }
  3460. mhi_ctrl = pci_priv->mhi_ctrl;
  3461. if (!mhi_ctrl)
  3462. return -EINVAL;
  3463. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3464. }
  3465. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3466. int cnss_pci_force_wake_release(struct device *dev)
  3467. {
  3468. struct pci_dev *pci_dev = to_pci_dev(dev);
  3469. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3470. struct cnss_plat_data *plat_priv;
  3471. struct mhi_controller *mhi_ctrl;
  3472. if (!pci_priv)
  3473. return -ENODEV;
  3474. switch (pci_priv->device_id) {
  3475. case QCA6390_DEVICE_ID:
  3476. case QCA6490_DEVICE_ID:
  3477. case KIWI_DEVICE_ID:
  3478. break;
  3479. default:
  3480. return 0;
  3481. }
  3482. mhi_ctrl = pci_priv->mhi_ctrl;
  3483. if (!mhi_ctrl)
  3484. return -EINVAL;
  3485. plat_priv = pci_priv->plat_priv;
  3486. if (!plat_priv)
  3487. return -ENODEV;
  3488. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3489. return -EAGAIN;
  3490. mhi_device_put(mhi_ctrl->mhi_dev);
  3491. return 0;
  3492. }
  3493. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3494. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3495. {
  3496. int ret = 0;
  3497. if (!pci_priv)
  3498. return -ENODEV;
  3499. mutex_lock(&pci_priv->bus_lock);
  3500. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3501. !pci_priv->qmi_send_usage_count)
  3502. ret = cnss_pci_resume_bus(pci_priv);
  3503. pci_priv->qmi_send_usage_count++;
  3504. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3505. pci_priv->qmi_send_usage_count);
  3506. mutex_unlock(&pci_priv->bus_lock);
  3507. return ret;
  3508. }
  3509. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3510. {
  3511. int ret = 0;
  3512. if (!pci_priv)
  3513. return -ENODEV;
  3514. mutex_lock(&pci_priv->bus_lock);
  3515. if (pci_priv->qmi_send_usage_count)
  3516. pci_priv->qmi_send_usage_count--;
  3517. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3518. pci_priv->qmi_send_usage_count);
  3519. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3520. !pci_priv->qmi_send_usage_count &&
  3521. !cnss_pcie_is_device_down(pci_priv))
  3522. ret = cnss_pci_suspend_bus(pci_priv);
  3523. mutex_unlock(&pci_priv->bus_lock);
  3524. return ret;
  3525. }
  3526. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3527. {
  3528. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3529. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3530. struct device *dev = &pci_priv->pci_dev->dev;
  3531. int i;
  3532. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3533. if (!fw_mem[i].va && fw_mem[i].size) {
  3534. fw_mem[i].va =
  3535. dma_alloc_attrs(dev, fw_mem[i].size,
  3536. &fw_mem[i].pa, GFP_KERNEL,
  3537. fw_mem[i].attrs);
  3538. if (!fw_mem[i].va) {
  3539. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3540. fw_mem[i].size, fw_mem[i].type);
  3541. return -ENOMEM;
  3542. }
  3543. }
  3544. }
  3545. return 0;
  3546. }
  3547. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3548. {
  3549. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3550. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3551. struct device *dev = &pci_priv->pci_dev->dev;
  3552. int i;
  3553. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3554. if (fw_mem[i].va && fw_mem[i].size) {
  3555. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3556. fw_mem[i].va, &fw_mem[i].pa,
  3557. fw_mem[i].size, fw_mem[i].type);
  3558. dma_free_attrs(dev, fw_mem[i].size,
  3559. fw_mem[i].va, fw_mem[i].pa,
  3560. fw_mem[i].attrs);
  3561. fw_mem[i].va = NULL;
  3562. fw_mem[i].pa = 0;
  3563. fw_mem[i].size = 0;
  3564. fw_mem[i].type = 0;
  3565. }
  3566. }
  3567. plat_priv->fw_mem_seg_len = 0;
  3568. }
  3569. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3570. {
  3571. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3572. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3573. int i, j;
  3574. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3575. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3576. qdss_mem[i].va =
  3577. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3578. qdss_mem[i].size,
  3579. &qdss_mem[i].pa,
  3580. GFP_KERNEL);
  3581. if (!qdss_mem[i].va) {
  3582. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3583. qdss_mem[i].size,
  3584. qdss_mem[i].type, i);
  3585. break;
  3586. }
  3587. }
  3588. }
  3589. /* Best-effort allocation for QDSS trace */
  3590. if (i < plat_priv->qdss_mem_seg_len) {
  3591. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3592. qdss_mem[j].type = 0;
  3593. qdss_mem[j].size = 0;
  3594. }
  3595. plat_priv->qdss_mem_seg_len = i;
  3596. }
  3597. return 0;
  3598. }
  3599. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3600. {
  3601. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3602. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3603. int i;
  3604. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3605. if (qdss_mem[i].va && qdss_mem[i].size) {
  3606. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3607. &qdss_mem[i].pa, qdss_mem[i].size,
  3608. qdss_mem[i].type);
  3609. dma_free_coherent(&pci_priv->pci_dev->dev,
  3610. qdss_mem[i].size, qdss_mem[i].va,
  3611. qdss_mem[i].pa);
  3612. qdss_mem[i].va = NULL;
  3613. qdss_mem[i].pa = 0;
  3614. qdss_mem[i].size = 0;
  3615. qdss_mem[i].type = 0;
  3616. }
  3617. }
  3618. plat_priv->qdss_mem_seg_len = 0;
  3619. }
  3620. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3621. {
  3622. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3623. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3624. char filename[MAX_FIRMWARE_NAME_LEN];
  3625. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3626. const struct firmware *fw_entry;
  3627. int ret = 0;
  3628. /* Use forward compatibility here since for any recent device
  3629. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3630. */
  3631. switch (pci_priv->device_id) {
  3632. case QCA6174_DEVICE_ID:
  3633. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3634. pci_priv->device_id);
  3635. return -EINVAL;
  3636. case QCA6290_DEVICE_ID:
  3637. case QCA6390_DEVICE_ID:
  3638. case QCA6490_DEVICE_ID:
  3639. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3640. break;
  3641. case KIWI_DEVICE_ID:
  3642. switch (plat_priv->device_version.major_version) {
  3643. case FW_V2_NUMBER:
  3644. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3645. break;
  3646. default:
  3647. break;
  3648. }
  3649. break;
  3650. default:
  3651. break;
  3652. }
  3653. if (!m3_mem->va && !m3_mem->size) {
  3654. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3655. phy_filename);
  3656. ret = firmware_request_nowarn(&fw_entry, filename,
  3657. &pci_priv->pci_dev->dev);
  3658. if (ret) {
  3659. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3660. return ret;
  3661. }
  3662. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3663. fw_entry->size, &m3_mem->pa,
  3664. GFP_KERNEL);
  3665. if (!m3_mem->va) {
  3666. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3667. fw_entry->size);
  3668. release_firmware(fw_entry);
  3669. return -ENOMEM;
  3670. }
  3671. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3672. m3_mem->size = fw_entry->size;
  3673. release_firmware(fw_entry);
  3674. }
  3675. return 0;
  3676. }
  3677. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3678. {
  3679. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3680. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3681. if (m3_mem->va && m3_mem->size) {
  3682. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3683. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3684. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3685. m3_mem->va, m3_mem->pa);
  3686. }
  3687. m3_mem->va = NULL;
  3688. m3_mem->pa = 0;
  3689. m3_mem->size = 0;
  3690. }
  3691. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3692. {
  3693. struct cnss_plat_data *plat_priv;
  3694. if (!pci_priv)
  3695. return;
  3696. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3697. plat_priv = pci_priv->plat_priv;
  3698. if (!plat_priv)
  3699. return;
  3700. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3701. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3702. return;
  3703. }
  3704. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3705. CNSS_REASON_TIMEOUT);
  3706. }
  3707. static int cnss_pci_smmu_fault_handler(struct iommu_domain *domain,
  3708. struct device *dev, unsigned long iova,
  3709. int flags, void *handler_token)
  3710. {
  3711. struct cnss_pci_data *pci_priv = handler_token;
  3712. cnss_fatal_err("SMMU fault happened with IOVA 0x%lx\n", iova);
  3713. if (!pci_priv) {
  3714. cnss_pr_err("pci_priv is NULL\n");
  3715. return -ENODEV;
  3716. }
  3717. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  3718. cnss_force_fw_assert(&pci_priv->pci_dev->dev);
  3719. /* IOMMU driver requires -ENOSYS to print debug info. */
  3720. return -ENOSYS;
  3721. }
  3722. static int cnss_pci_init_smmu(struct cnss_pci_data *pci_priv)
  3723. {
  3724. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3725. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3726. struct device_node *of_node;
  3727. struct resource *res;
  3728. const char *iommu_dma_type;
  3729. u32 addr_win[2];
  3730. int ret = 0;
  3731. of_node = of_parse_phandle(pci_dev->dev.of_node, "qcom,iommu-group", 0);
  3732. if (!of_node)
  3733. return ret;
  3734. cnss_pr_dbg("Initializing SMMU\n");
  3735. pci_priv->iommu_domain = iommu_get_domain_for_dev(&pci_dev->dev);
  3736. ret = of_property_read_string(of_node, "qcom,iommu-dma",
  3737. &iommu_dma_type);
  3738. if (!ret && !strcmp("fastmap", iommu_dma_type)) {
  3739. cnss_pr_dbg("Enabling SMMU S1 stage\n");
  3740. pci_priv->smmu_s1_enable = true;
  3741. iommu_set_fault_handler(pci_priv->iommu_domain,
  3742. cnss_pci_smmu_fault_handler, pci_priv);
  3743. }
  3744. ret = of_property_read_u32_array(of_node, "qcom,iommu-dma-addr-pool",
  3745. addr_win, ARRAY_SIZE(addr_win));
  3746. if (ret) {
  3747. cnss_pr_err("Invalid SMMU size window, err = %d\n", ret);
  3748. of_node_put(of_node);
  3749. return ret;
  3750. }
  3751. pci_priv->smmu_iova_start = addr_win[0];
  3752. pci_priv->smmu_iova_len = addr_win[1];
  3753. cnss_pr_dbg("smmu_iova_start: %pa, smmu_iova_len: 0x%zx\n",
  3754. &pci_priv->smmu_iova_start,
  3755. pci_priv->smmu_iova_len);
  3756. res = platform_get_resource_byname(plat_priv->plat_dev, IORESOURCE_MEM,
  3757. "smmu_iova_ipa");
  3758. if (res) {
  3759. pci_priv->smmu_iova_ipa_start = res->start;
  3760. pci_priv->smmu_iova_ipa_current = res->start;
  3761. pci_priv->smmu_iova_ipa_len = resource_size(res);
  3762. cnss_pr_dbg("smmu_iova_ipa_start: %pa, smmu_iova_ipa_len: 0x%zx\n",
  3763. &pci_priv->smmu_iova_ipa_start,
  3764. pci_priv->smmu_iova_ipa_len);
  3765. }
  3766. pci_priv->iommu_geometry = of_property_read_bool(of_node,
  3767. "qcom,iommu-geometry");
  3768. cnss_pr_dbg("iommu_geometry: %d\n", pci_priv->iommu_geometry);
  3769. of_node_put(of_node);
  3770. return 0;
  3771. }
  3772. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3773. {
  3774. pci_priv->iommu_domain = NULL;
  3775. }
  3776. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3777. {
  3778. if (!pci_priv)
  3779. return -ENODEV;
  3780. if (!pci_priv->smmu_iova_len)
  3781. return -EINVAL;
  3782. *addr = pci_priv->smmu_iova_start;
  3783. *size = pci_priv->smmu_iova_len;
  3784. return 0;
  3785. }
  3786. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3787. {
  3788. if (!pci_priv)
  3789. return -ENODEV;
  3790. if (!pci_priv->smmu_iova_ipa_len)
  3791. return -EINVAL;
  3792. *addr = pci_priv->smmu_iova_ipa_start;
  3793. *size = pci_priv->smmu_iova_ipa_len;
  3794. return 0;
  3795. }
  3796. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3797. {
  3798. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3799. if (!pci_priv)
  3800. return NULL;
  3801. return pci_priv->iommu_domain;
  3802. }
  3803. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3804. int cnss_smmu_map(struct device *dev,
  3805. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3806. {
  3807. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3808. struct cnss_plat_data *plat_priv;
  3809. unsigned long iova;
  3810. size_t len;
  3811. int ret = 0;
  3812. int flag = IOMMU_READ | IOMMU_WRITE;
  3813. struct pci_dev *root_port;
  3814. struct device_node *root_of_node;
  3815. bool dma_coherent = false;
  3816. if (!pci_priv)
  3817. return -ENODEV;
  3818. if (!iova_addr) {
  3819. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3820. &paddr, size);
  3821. return -EINVAL;
  3822. }
  3823. plat_priv = pci_priv->plat_priv;
  3824. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3825. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3826. if (pci_priv->iommu_geometry &&
  3827. iova >= pci_priv->smmu_iova_ipa_start +
  3828. pci_priv->smmu_iova_ipa_len) {
  3829. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3830. iova,
  3831. &pci_priv->smmu_iova_ipa_start,
  3832. pci_priv->smmu_iova_ipa_len);
  3833. return -ENOMEM;
  3834. }
  3835. if (!test_bit(DISABLE_IO_COHERENCY,
  3836. &plat_priv->ctrl_params.quirks)) {
  3837. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3838. if (!root_port) {
  3839. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3840. } else {
  3841. root_of_node = root_port->dev.of_node;
  3842. if (root_of_node && root_of_node->parent) {
  3843. dma_coherent =
  3844. of_property_read_bool(root_of_node->parent,
  3845. "dma-coherent");
  3846. cnss_pr_dbg("dma-coherent is %s\n",
  3847. dma_coherent ? "enabled" : "disabled");
  3848. if (dma_coherent)
  3849. flag |= IOMMU_CACHE;
  3850. }
  3851. }
  3852. }
  3853. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3854. ret = iommu_map(pci_priv->iommu_domain, iova,
  3855. rounddown(paddr, PAGE_SIZE), len, flag);
  3856. if (ret) {
  3857. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3858. return ret;
  3859. }
  3860. pci_priv->smmu_iova_ipa_current = iova + len;
  3861. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3862. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3863. return 0;
  3864. }
  3865. EXPORT_SYMBOL(cnss_smmu_map);
  3866. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3867. {
  3868. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3869. unsigned long iova;
  3870. size_t unmapped;
  3871. size_t len;
  3872. if (!pci_priv)
  3873. return -ENODEV;
  3874. iova = rounddown(iova_addr, PAGE_SIZE);
  3875. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3876. if (iova >= pci_priv->smmu_iova_ipa_start +
  3877. pci_priv->smmu_iova_ipa_len) {
  3878. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3879. iova,
  3880. &pci_priv->smmu_iova_ipa_start,
  3881. pci_priv->smmu_iova_ipa_len);
  3882. return -ENOMEM;
  3883. }
  3884. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3885. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3886. if (unmapped != len) {
  3887. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3888. unmapped, len);
  3889. return -EINVAL;
  3890. }
  3891. pci_priv->smmu_iova_ipa_current = iova;
  3892. return 0;
  3893. }
  3894. EXPORT_SYMBOL(cnss_smmu_unmap);
  3895. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3896. {
  3897. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3898. struct cnss_plat_data *plat_priv;
  3899. if (!pci_priv)
  3900. return -ENODEV;
  3901. plat_priv = pci_priv->plat_priv;
  3902. if (!plat_priv)
  3903. return -ENODEV;
  3904. info->va = pci_priv->bar;
  3905. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3906. info->chip_id = plat_priv->chip_info.chip_id;
  3907. info->chip_family = plat_priv->chip_info.chip_family;
  3908. info->board_id = plat_priv->board_info.board_id;
  3909. info->soc_id = plat_priv->soc_info.soc_id;
  3910. info->fw_version = plat_priv->fw_version_info.fw_version;
  3911. strlcpy(info->fw_build_timestamp,
  3912. plat_priv->fw_version_info.fw_build_timestamp,
  3913. sizeof(info->fw_build_timestamp));
  3914. memcpy(&info->device_version, &plat_priv->device_version,
  3915. sizeof(info->device_version));
  3916. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3917. sizeof(info->dev_mem_info));
  3918. return 0;
  3919. }
  3920. EXPORT_SYMBOL(cnss_get_soc_info);
  3921. static struct cnss_msi_config msi_config = {
  3922. .total_vectors = 32,
  3923. .total_users = 4,
  3924. .users = (struct cnss_msi_user[]) {
  3925. { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
  3926. { .name = "CE", .num_vectors = 10, .base_vector = 3 },
  3927. { .name = "WAKE", .num_vectors = 1, .base_vector = 13 },
  3928. { .name = "DP", .num_vectors = 18, .base_vector = 14 },
  3929. },
  3930. };
  3931. static int cnss_pci_get_msi_assignment(struct cnss_pci_data *pci_priv)
  3932. {
  3933. pci_priv->msi_config = &msi_config;
  3934. return 0;
  3935. }
  3936. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3937. {
  3938. int ret = 0;
  3939. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3940. int num_vectors;
  3941. struct cnss_msi_config *msi_config;
  3942. struct msi_desc *msi_desc;
  3943. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3944. return 0;
  3945. ret = cnss_pci_get_msi_assignment(pci_priv);
  3946. if (ret) {
  3947. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3948. goto out;
  3949. }
  3950. msi_config = pci_priv->msi_config;
  3951. if (!msi_config) {
  3952. cnss_pr_err("msi_config is NULL!\n");
  3953. ret = -EINVAL;
  3954. goto out;
  3955. }
  3956. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3957. msi_config->total_vectors,
  3958. msi_config->total_vectors,
  3959. PCI_IRQ_MSI);
  3960. if (num_vectors != msi_config->total_vectors) {
  3961. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3962. msi_config->total_vectors, num_vectors);
  3963. if (num_vectors >= 0)
  3964. ret = -EINVAL;
  3965. goto reset_msi_config;
  3966. }
  3967. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3968. if (!msi_desc) {
  3969. cnss_pr_err("msi_desc is NULL!\n");
  3970. ret = -EINVAL;
  3971. goto free_msi_vector;
  3972. }
  3973. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3974. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3975. return 0;
  3976. free_msi_vector:
  3977. pci_free_irq_vectors(pci_priv->pci_dev);
  3978. reset_msi_config:
  3979. pci_priv->msi_config = NULL;
  3980. out:
  3981. return ret;
  3982. }
  3983. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3984. {
  3985. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3986. return;
  3987. pci_free_irq_vectors(pci_priv->pci_dev);
  3988. }
  3989. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3990. int *num_vectors, u32 *user_base_data,
  3991. u32 *base_vector)
  3992. {
  3993. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3994. struct cnss_msi_config *msi_config;
  3995. int idx;
  3996. if (!pci_priv)
  3997. return -ENODEV;
  3998. msi_config = pci_priv->msi_config;
  3999. if (!msi_config) {
  4000. cnss_pr_err("MSI is not supported.\n");
  4001. return -EINVAL;
  4002. }
  4003. for (idx = 0; idx < msi_config->total_users; idx++) {
  4004. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  4005. *num_vectors = msi_config->users[idx].num_vectors;
  4006. *user_base_data = msi_config->users[idx].base_vector
  4007. + pci_priv->msi_ep_base_data;
  4008. *base_vector = msi_config->users[idx].base_vector;
  4009. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  4010. user_name, *num_vectors, *user_base_data,
  4011. *base_vector);
  4012. return 0;
  4013. }
  4014. }
  4015. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  4016. return -EINVAL;
  4017. }
  4018. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  4019. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  4020. {
  4021. struct pci_dev *pci_dev = to_pci_dev(dev);
  4022. int irq_num;
  4023. irq_num = pci_irq_vector(pci_dev, vector);
  4024. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  4025. return irq_num;
  4026. }
  4027. EXPORT_SYMBOL(cnss_get_msi_irq);
  4028. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  4029. u32 *msi_addr_high)
  4030. {
  4031. struct pci_dev *pci_dev = to_pci_dev(dev);
  4032. u16 control;
  4033. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  4034. &control);
  4035. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  4036. msi_addr_low);
  4037. /* Return MSI high address only when device supports 64-bit MSI */
  4038. if (control & PCI_MSI_FLAGS_64BIT)
  4039. pci_read_config_dword(pci_dev,
  4040. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  4041. msi_addr_high);
  4042. else
  4043. *msi_addr_high = 0;
  4044. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4045. *msi_addr_low, *msi_addr_high);
  4046. }
  4047. EXPORT_SYMBOL(cnss_get_msi_address);
  4048. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  4049. {
  4050. int ret, num_vectors;
  4051. u32 user_base_data, base_vector;
  4052. if (!pci_priv)
  4053. return -ENODEV;
  4054. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4055. WAKE_MSI_NAME, &num_vectors,
  4056. &user_base_data, &base_vector);
  4057. if (ret) {
  4058. cnss_pr_err("WAKE MSI is not valid\n");
  4059. return 0;
  4060. }
  4061. return user_base_data;
  4062. }
  4063. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4064. {
  4065. int ret = 0;
  4066. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4067. u16 device_id;
  4068. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4069. if (device_id != pci_priv->pci_device_id->device) {
  4070. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4071. device_id, pci_priv->pci_device_id->device);
  4072. ret = -EIO;
  4073. goto out;
  4074. }
  4075. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4076. if (ret) {
  4077. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4078. goto out;
  4079. }
  4080. ret = pci_enable_device(pci_dev);
  4081. if (ret) {
  4082. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4083. goto out;
  4084. }
  4085. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4086. if (ret) {
  4087. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4088. goto disable_device;
  4089. }
  4090. switch (device_id) {
  4091. case QCA6174_DEVICE_ID:
  4092. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4093. break;
  4094. case QCA6390_DEVICE_ID:
  4095. case QCA6490_DEVICE_ID:
  4096. case KIWI_DEVICE_ID:
  4097. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4098. break;
  4099. default:
  4100. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4101. break;
  4102. }
  4103. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4104. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4105. if (ret) {
  4106. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4107. goto release_region;
  4108. }
  4109. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4110. if (ret) {
  4111. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  4112. ret);
  4113. goto release_region;
  4114. }
  4115. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4116. if (!pci_priv->bar) {
  4117. cnss_pr_err("Failed to do PCI IO map!\n");
  4118. ret = -EIO;
  4119. goto release_region;
  4120. }
  4121. /* Save default config space without BME enabled */
  4122. pci_save_state(pci_dev);
  4123. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4124. pci_set_master(pci_dev);
  4125. return 0;
  4126. release_region:
  4127. pci_release_region(pci_dev, PCI_BAR_NUM);
  4128. disable_device:
  4129. pci_disable_device(pci_dev);
  4130. out:
  4131. return ret;
  4132. }
  4133. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4134. {
  4135. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4136. pci_clear_master(pci_dev);
  4137. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4138. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4139. if (pci_priv->bar) {
  4140. pci_iounmap(pci_dev, pci_priv->bar);
  4141. pci_priv->bar = NULL;
  4142. }
  4143. pci_release_region(pci_dev, PCI_BAR_NUM);
  4144. if (pci_is_enabled(pci_dev))
  4145. pci_disable_device(pci_dev);
  4146. }
  4147. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4148. {
  4149. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4150. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4151. gfp_t gfp = GFP_KERNEL;
  4152. u32 reg_offset;
  4153. if (in_interrupt() || irqs_disabled())
  4154. gfp = GFP_ATOMIC;
  4155. if (!plat_priv->qdss_reg) {
  4156. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4157. sizeof(*plat_priv->qdss_reg)
  4158. * array_size, gfp);
  4159. if (!plat_priv->qdss_reg)
  4160. return;
  4161. }
  4162. cnss_pr_dbg("Start to dump qdss registers\n");
  4163. for (i = 0; qdss_csr[i].name; i++) {
  4164. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4165. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4166. &plat_priv->qdss_reg[i]))
  4167. return;
  4168. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4169. plat_priv->qdss_reg[i]);
  4170. }
  4171. }
  4172. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4173. enum cnss_ce_index ce)
  4174. {
  4175. int i;
  4176. u32 ce_base = ce * CE_REG_INTERVAL;
  4177. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4178. switch (pci_priv->device_id) {
  4179. case QCA6390_DEVICE_ID:
  4180. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4181. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4182. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4183. break;
  4184. case QCA6490_DEVICE_ID:
  4185. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4186. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4187. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4188. break;
  4189. default:
  4190. return;
  4191. }
  4192. switch (ce) {
  4193. case CNSS_CE_09:
  4194. case CNSS_CE_10:
  4195. for (i = 0; ce_src[i].name; i++) {
  4196. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4197. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4198. return;
  4199. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4200. ce, ce_src[i].name, reg_offset, val);
  4201. }
  4202. for (i = 0; ce_dst[i].name; i++) {
  4203. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4204. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4205. return;
  4206. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4207. ce, ce_dst[i].name, reg_offset, val);
  4208. }
  4209. break;
  4210. case CNSS_CE_COMMON:
  4211. for (i = 0; ce_cmn[i].name; i++) {
  4212. reg_offset = cmn_base + ce_cmn[i].offset;
  4213. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4214. return;
  4215. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4216. ce_cmn[i].name, reg_offset, val);
  4217. }
  4218. break;
  4219. default:
  4220. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4221. }
  4222. }
  4223. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4224. {
  4225. if (cnss_pci_check_link_status(pci_priv))
  4226. return;
  4227. cnss_pr_dbg("Start to dump debug registers\n");
  4228. cnss_mhi_debug_reg_dump(pci_priv);
  4229. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4230. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4231. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4232. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4233. }
  4234. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4235. {
  4236. int ret;
  4237. struct cnss_plat_data *plat_priv;
  4238. if (!pci_priv)
  4239. return -ENODEV;
  4240. plat_priv = pci_priv->plat_priv;
  4241. if (!plat_priv)
  4242. return -ENODEV;
  4243. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4244. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4245. return -EINVAL;
  4246. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4247. if (!cnss_pci_check_link_status(pci_priv))
  4248. cnss_mhi_debug_reg_dump(pci_priv);
  4249. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4250. cnss_pci_dump_misc_reg(pci_priv);
  4251. cnss_pci_dump_shadow_reg(pci_priv);
  4252. /* If link is still down here, directly trigger link down recovery */
  4253. ret = cnss_pci_check_link_status(pci_priv);
  4254. if (ret) {
  4255. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4256. return 0;
  4257. }
  4258. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4259. if (ret) {
  4260. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4261. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4262. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4263. return 0;
  4264. }
  4265. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4266. cnss_pci_dump_debug_reg(pci_priv);
  4267. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4268. CNSS_REASON_DEFAULT);
  4269. return ret;
  4270. }
  4271. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4272. mod_timer(&pci_priv->dev_rddm_timer,
  4273. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4274. }
  4275. return 0;
  4276. }
  4277. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4278. struct cnss_dump_seg *dump_seg,
  4279. enum cnss_fw_dump_type type, int seg_no,
  4280. void *va, dma_addr_t dma, size_t size)
  4281. {
  4282. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4283. struct device *dev = &pci_priv->pci_dev->dev;
  4284. phys_addr_t pa;
  4285. dump_seg->address = dma;
  4286. dump_seg->v_address = va;
  4287. dump_seg->size = size;
  4288. dump_seg->type = type;
  4289. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4290. seg_no, va, &dma, size);
  4291. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4292. return;
  4293. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4294. }
  4295. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4296. struct cnss_dump_seg *dump_seg,
  4297. enum cnss_fw_dump_type type, int seg_no,
  4298. void *va, dma_addr_t dma, size_t size)
  4299. {
  4300. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4301. struct device *dev = &pci_priv->pci_dev->dev;
  4302. phys_addr_t pa;
  4303. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4304. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4305. }
  4306. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4307. enum cnss_driver_status status, void *data)
  4308. {
  4309. struct cnss_uevent_data uevent_data;
  4310. struct cnss_wlan_driver *driver_ops;
  4311. driver_ops = pci_priv->driver_ops;
  4312. if (!driver_ops || !driver_ops->update_event) {
  4313. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4314. return -EINVAL;
  4315. }
  4316. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4317. uevent_data.status = status;
  4318. uevent_data.data = data;
  4319. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4320. }
  4321. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4322. {
  4323. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4324. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4325. struct cnss_hang_event hang_event;
  4326. void *hang_data_va = NULL;
  4327. u64 offset = 0;
  4328. int i = 0;
  4329. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4330. return;
  4331. memset(&hang_event, 0, sizeof(hang_event));
  4332. switch (pci_priv->device_id) {
  4333. case QCA6390_DEVICE_ID:
  4334. offset = HST_HANG_DATA_OFFSET;
  4335. break;
  4336. case QCA6490_DEVICE_ID:
  4337. offset = HSP_HANG_DATA_OFFSET;
  4338. break;
  4339. default:
  4340. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4341. pci_priv->device_id);
  4342. return;
  4343. }
  4344. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4345. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4346. fw_mem[i].va) {
  4347. hang_data_va = fw_mem[i].va + offset;
  4348. hang_event.hang_event_data = kmemdup(hang_data_va,
  4349. HANG_DATA_LENGTH,
  4350. GFP_ATOMIC);
  4351. if (!hang_event.hang_event_data) {
  4352. cnss_pr_dbg("Hang data memory alloc failed\n");
  4353. return;
  4354. }
  4355. hang_event.hang_event_data_len = HANG_DATA_LENGTH;
  4356. break;
  4357. }
  4358. }
  4359. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4360. kfree(hang_event.hang_event_data);
  4361. hang_event.hang_event_data = NULL;
  4362. }
  4363. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4364. {
  4365. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4366. struct cnss_dump_data *dump_data =
  4367. &plat_priv->ramdump_info_v2.dump_data;
  4368. struct cnss_dump_seg *dump_seg =
  4369. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4370. struct image_info *fw_image, *rddm_image;
  4371. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4372. int ret, i, j;
  4373. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4374. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4375. cnss_pci_send_hang_event(pci_priv);
  4376. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4377. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4378. return;
  4379. }
  4380. if (!cnss_is_device_powered_on(plat_priv)) {
  4381. cnss_pr_dbg("Device is already powered off, skip\n");
  4382. return;
  4383. }
  4384. if (!in_panic) {
  4385. mutex_lock(&pci_priv->bus_lock);
  4386. ret = cnss_pci_check_link_status(pci_priv);
  4387. if (ret) {
  4388. if (ret != -EACCES) {
  4389. mutex_unlock(&pci_priv->bus_lock);
  4390. return;
  4391. }
  4392. if (cnss_pci_resume_bus(pci_priv)) {
  4393. mutex_unlock(&pci_priv->bus_lock);
  4394. return;
  4395. }
  4396. }
  4397. mutex_unlock(&pci_priv->bus_lock);
  4398. } else {
  4399. if (cnss_pci_check_link_status(pci_priv))
  4400. return;
  4401. }
  4402. cnss_mhi_debug_reg_dump(pci_priv);
  4403. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4404. cnss_pci_dump_misc_reg(pci_priv);
  4405. cnss_pci_dump_shadow_reg(pci_priv);
  4406. cnss_pci_dump_qdss_reg(pci_priv);
  4407. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4408. if (ret) {
  4409. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4410. ret);
  4411. cnss_pci_dump_debug_reg(pci_priv);
  4412. return;
  4413. }
  4414. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4415. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4416. dump_data->nentries = 0;
  4417. cnss_mhi_dump_sfr(pci_priv);
  4418. if (!dump_seg) {
  4419. cnss_pr_warn("FW image dump collection not setup");
  4420. goto skip_dump;
  4421. }
  4422. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4423. fw_image->entries);
  4424. for (i = 0; i < fw_image->entries; i++) {
  4425. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4426. fw_image->mhi_buf[i].buf,
  4427. fw_image->mhi_buf[i].dma_addr,
  4428. fw_image->mhi_buf[i].len);
  4429. dump_seg++;
  4430. }
  4431. dump_data->nentries += fw_image->entries;
  4432. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4433. rddm_image->entries);
  4434. for (i = 0; i < rddm_image->entries; i++) {
  4435. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4436. rddm_image->mhi_buf[i].buf,
  4437. rddm_image->mhi_buf[i].dma_addr,
  4438. rddm_image->mhi_buf[i].len);
  4439. dump_seg++;
  4440. }
  4441. dump_data->nentries += rddm_image->entries;
  4442. cnss_pr_dbg("Collect remote heap dump segment\n");
  4443. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4444. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4445. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4446. CNSS_FW_REMOTE_HEAP, j,
  4447. fw_mem[i].va, fw_mem[i].pa,
  4448. fw_mem[i].size);
  4449. dump_seg++;
  4450. dump_data->nentries++;
  4451. j++;
  4452. }
  4453. }
  4454. if (dump_data->nentries > 0)
  4455. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4456. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4457. skip_dump:
  4458. complete(&plat_priv->rddm_complete);
  4459. }
  4460. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4461. {
  4462. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4463. struct cnss_dump_seg *dump_seg =
  4464. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4465. struct image_info *fw_image, *rddm_image;
  4466. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4467. int i, j;
  4468. if (!dump_seg)
  4469. return;
  4470. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4471. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4472. for (i = 0; i < fw_image->entries; i++) {
  4473. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4474. fw_image->mhi_buf[i].buf,
  4475. fw_image->mhi_buf[i].dma_addr,
  4476. fw_image->mhi_buf[i].len);
  4477. dump_seg++;
  4478. }
  4479. for (i = 0; i < rddm_image->entries; i++) {
  4480. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4481. rddm_image->mhi_buf[i].buf,
  4482. rddm_image->mhi_buf[i].dma_addr,
  4483. rddm_image->mhi_buf[i].len);
  4484. dump_seg++;
  4485. }
  4486. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4487. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4488. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4489. CNSS_FW_REMOTE_HEAP, j,
  4490. fw_mem[i].va, fw_mem[i].pa,
  4491. fw_mem[i].size);
  4492. dump_seg++;
  4493. j++;
  4494. }
  4495. }
  4496. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4497. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4498. }
  4499. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4500. {
  4501. if (!pci_priv)
  4502. return;
  4503. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4504. }
  4505. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4506. {
  4507. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4508. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4509. }
  4510. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4511. {
  4512. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4513. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4514. }
  4515. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4516. char *prefix_name, char *name)
  4517. {
  4518. struct cnss_plat_data *plat_priv;
  4519. if (!pci_priv)
  4520. return;
  4521. plat_priv = pci_priv->plat_priv;
  4522. if (!plat_priv->use_fw_path_with_prefix) {
  4523. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4524. return;
  4525. }
  4526. switch (pci_priv->device_id) {
  4527. case QCA6390_DEVICE_ID:
  4528. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4529. QCA6390_PATH_PREFIX "%s", name);
  4530. break;
  4531. case QCA6490_DEVICE_ID:
  4532. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4533. QCA6490_PATH_PREFIX "%s", name);
  4534. break;
  4535. case KIWI_DEVICE_ID:
  4536. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4537. KIWI_PATH_PREFIX "%s", name);
  4538. break;
  4539. default:
  4540. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4541. break;
  4542. }
  4543. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4544. }
  4545. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4546. {
  4547. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4548. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4549. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4550. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4551. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4552. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4553. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4554. plat_priv->device_version.family_number,
  4555. plat_priv->device_version.device_number,
  4556. plat_priv->device_version.major_version,
  4557. plat_priv->device_version.minor_version);
  4558. /* Only keep lower 4 bits as real device major version */
  4559. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4560. switch (pci_priv->device_id) {
  4561. case QCA6390_DEVICE_ID:
  4562. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4563. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4564. pci_priv->device_id,
  4565. plat_priv->device_version.major_version);
  4566. return -EINVAL;
  4567. }
  4568. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4569. FW_V2_FILE_NAME);
  4570. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4571. FW_V2_FILE_NAME);
  4572. break;
  4573. case QCA6490_DEVICE_ID:
  4574. case KIWI_DEVICE_ID:
  4575. switch (plat_priv->device_version.major_version) {
  4576. case FW_V2_NUMBER:
  4577. cnss_pci_add_fw_prefix_name(pci_priv,
  4578. plat_priv->firmware_name,
  4579. FW_V2_FILE_NAME);
  4580. snprintf(plat_priv->fw_fallback_name,
  4581. MAX_FIRMWARE_NAME_LEN,
  4582. FW_V2_FILE_NAME);
  4583. break;
  4584. default:
  4585. cnss_pci_add_fw_prefix_name(pci_priv,
  4586. plat_priv->firmware_name,
  4587. DEFAULT_FW_FILE_NAME);
  4588. snprintf(plat_priv->fw_fallback_name,
  4589. MAX_FIRMWARE_NAME_LEN,
  4590. DEFAULT_FW_FILE_NAME);
  4591. break;
  4592. }
  4593. break;
  4594. default:
  4595. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4596. DEFAULT_FW_FILE_NAME);
  4597. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4598. DEFAULT_FW_FILE_NAME);
  4599. break;
  4600. }
  4601. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4602. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4603. return 0;
  4604. }
  4605. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4606. {
  4607. switch (status) {
  4608. case MHI_CB_IDLE:
  4609. return "IDLE";
  4610. case MHI_CB_EE_RDDM:
  4611. return "RDDM";
  4612. case MHI_CB_SYS_ERROR:
  4613. return "SYS_ERROR";
  4614. case MHI_CB_FATAL_ERROR:
  4615. return "FATAL_ERROR";
  4616. case MHI_CB_EE_MISSION_MODE:
  4617. return "MISSION_MODE";
  4618. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4619. case MHI_CB_FALLBACK_IMG:
  4620. return "FW_FALLBACK";
  4621. #endif
  4622. default:
  4623. return "UNKNOWN";
  4624. }
  4625. };
  4626. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4627. {
  4628. struct cnss_pci_data *pci_priv =
  4629. from_timer(pci_priv, t, dev_rddm_timer);
  4630. enum mhi_ee_type mhi_ee;
  4631. if (!pci_priv)
  4632. return;
  4633. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4634. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4635. if (mhi_ee == MHI_EE_PBL)
  4636. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4637. if (mhi_ee == MHI_EE_RDDM) {
  4638. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4639. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4640. CNSS_REASON_RDDM);
  4641. } else {
  4642. cnss_mhi_debug_reg_dump(pci_priv);
  4643. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4644. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4645. CNSS_REASON_TIMEOUT);
  4646. }
  4647. }
  4648. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4649. {
  4650. struct cnss_pci_data *pci_priv =
  4651. from_timer(pci_priv, t, boot_debug_timer);
  4652. if (!pci_priv)
  4653. return;
  4654. if (cnss_pci_check_link_status(pci_priv))
  4655. return;
  4656. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4657. return;
  4658. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4659. return;
  4660. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4661. return;
  4662. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4663. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4664. cnss_mhi_debug_reg_dump(pci_priv);
  4665. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4666. cnss_pci_dump_bl_sram_mem(pci_priv);
  4667. mod_timer(&pci_priv->boot_debug_timer,
  4668. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4669. }
  4670. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4671. enum mhi_callback reason)
  4672. {
  4673. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4674. struct cnss_plat_data *plat_priv;
  4675. enum cnss_recovery_reason cnss_reason;
  4676. if (!pci_priv) {
  4677. cnss_pr_err("pci_priv is NULL");
  4678. return;
  4679. }
  4680. plat_priv = pci_priv->plat_priv;
  4681. if (reason != MHI_CB_IDLE)
  4682. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4683. cnss_mhi_notify_status_to_str(reason), reason);
  4684. switch (reason) {
  4685. case MHI_CB_IDLE:
  4686. case MHI_CB_EE_MISSION_MODE:
  4687. return;
  4688. case MHI_CB_FATAL_ERROR:
  4689. cnss_ignore_qmi_failure(true);
  4690. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4691. del_timer(&plat_priv->fw_boot_timer);
  4692. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4693. cnss_reason = CNSS_REASON_DEFAULT;
  4694. break;
  4695. case MHI_CB_SYS_ERROR:
  4696. cnss_ignore_qmi_failure(true);
  4697. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4698. del_timer(&plat_priv->fw_boot_timer);
  4699. mod_timer(&pci_priv->dev_rddm_timer,
  4700. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4701. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4702. return;
  4703. case MHI_CB_EE_RDDM:
  4704. cnss_ignore_qmi_failure(true);
  4705. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4706. del_timer(&plat_priv->fw_boot_timer);
  4707. del_timer(&pci_priv->dev_rddm_timer);
  4708. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4709. cnss_reason = CNSS_REASON_RDDM;
  4710. break;
  4711. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4712. case MHI_CB_FALLBACK_IMG:
  4713. plat_priv->use_fw_path_with_prefix = false;
  4714. cnss_pci_update_fw_name(pci_priv);
  4715. return;
  4716. #endif
  4717. default:
  4718. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4719. return;
  4720. }
  4721. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4722. }
  4723. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4724. {
  4725. int ret, num_vectors, i;
  4726. u32 user_base_data, base_vector;
  4727. int *irq;
  4728. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4729. MHI_MSI_NAME, &num_vectors,
  4730. &user_base_data, &base_vector);
  4731. if (ret)
  4732. return ret;
  4733. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4734. num_vectors, base_vector);
  4735. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4736. if (!irq)
  4737. return -ENOMEM;
  4738. for (i = 0; i < num_vectors; i++)
  4739. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4740. base_vector + i);
  4741. pci_priv->mhi_ctrl->irq = irq;
  4742. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4743. return 0;
  4744. }
  4745. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4746. struct mhi_link_info *link_info)
  4747. {
  4748. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4749. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4750. int ret = 0;
  4751. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4752. link_info->target_link_speed,
  4753. link_info->target_link_width);
  4754. /* It has to set target link speed here before setting link bandwidth
  4755. * when device requests link speed change. This can avoid setting link
  4756. * bandwidth getting rejected if requested link speed is higher than
  4757. * current one.
  4758. */
  4759. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4760. link_info->target_link_speed);
  4761. if (ret)
  4762. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4763. link_info->target_link_speed, ret);
  4764. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4765. link_info->target_link_speed,
  4766. link_info->target_link_width);
  4767. if (ret) {
  4768. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4769. return ret;
  4770. }
  4771. pci_priv->def_link_speed = link_info->target_link_speed;
  4772. pci_priv->def_link_width = link_info->target_link_width;
  4773. return 0;
  4774. }
  4775. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4776. void __iomem *addr, u32 *out)
  4777. {
  4778. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4779. u32 tmp = readl_relaxed(addr);
  4780. /* Unexpected value, query the link status */
  4781. if (PCI_INVALID_READ(tmp) &&
  4782. cnss_pci_check_link_status(pci_priv))
  4783. return -EIO;
  4784. *out = tmp;
  4785. return 0;
  4786. }
  4787. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4788. void __iomem *addr, u32 val)
  4789. {
  4790. writel_relaxed(val, addr);
  4791. }
  4792. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4793. {
  4794. int ret = 0;
  4795. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4796. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4797. struct mhi_controller *mhi_ctrl;
  4798. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4799. return 0;
  4800. mhi_ctrl = mhi_alloc_controller();
  4801. if (!mhi_ctrl) {
  4802. cnss_pr_err("Invalid MHI controller context\n");
  4803. return -EINVAL;
  4804. }
  4805. pci_priv->mhi_ctrl = mhi_ctrl;
  4806. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4807. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4808. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4809. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4810. #endif
  4811. mhi_ctrl->regs = pci_priv->bar;
  4812. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4813. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4814. &pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM),
  4815. mhi_ctrl->reg_len);
  4816. ret = cnss_pci_get_mhi_msi(pci_priv);
  4817. if (ret) {
  4818. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4819. goto free_mhi_ctrl;
  4820. }
  4821. if (pci_priv->smmu_s1_enable) {
  4822. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4823. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4824. pci_priv->smmu_iova_len;
  4825. } else {
  4826. mhi_ctrl->iova_start = 0;
  4827. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4828. }
  4829. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4830. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4831. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4832. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4833. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4834. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4835. if (!mhi_ctrl->rddm_size)
  4836. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4837. mhi_ctrl->sbl_size = SZ_512K;
  4838. mhi_ctrl->seg_len = SZ_512K;
  4839. mhi_ctrl->fbc_download = true;
  4840. ret = mhi_register_controller(mhi_ctrl, &cnss_mhi_config);
  4841. if (ret) {
  4842. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4843. goto free_mhi_irq;
  4844. }
  4845. /* BW scale CB needs to be set after registering MHI per requirement */
  4846. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4847. ret = cnss_pci_update_fw_name(pci_priv);
  4848. if (ret)
  4849. goto unreg_mhi;
  4850. return 0;
  4851. unreg_mhi:
  4852. mhi_unregister_controller(mhi_ctrl);
  4853. free_mhi_irq:
  4854. kfree(mhi_ctrl->irq);
  4855. free_mhi_ctrl:
  4856. mhi_free_controller(mhi_ctrl);
  4857. return ret;
  4858. }
  4859. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4860. {
  4861. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4862. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4863. return;
  4864. mhi_unregister_controller(mhi_ctrl);
  4865. kfree(mhi_ctrl->irq);
  4866. mhi_free_controller(mhi_ctrl);
  4867. }
  4868. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4869. {
  4870. switch (pci_priv->device_id) {
  4871. case QCA6390_DEVICE_ID:
  4872. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4873. pci_priv->wcss_reg = wcss_reg_access_seq;
  4874. pci_priv->pcie_reg = pcie_reg_access_seq;
  4875. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4876. pci_priv->syspm_reg = syspm_reg_access_seq;
  4877. /* Configure WDOG register with specific value so that we can
  4878. * know if HW is in the process of WDOG reset recovery or not
  4879. * when reading the registers.
  4880. */
  4881. cnss_pci_reg_write
  4882. (pci_priv,
  4883. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4884. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4885. break;
  4886. case QCA6490_DEVICE_ID:
  4887. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4888. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4889. break;
  4890. default:
  4891. return;
  4892. }
  4893. }
  4894. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4895. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4896. {
  4897. struct cnss_pci_data *pci_priv = data;
  4898. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4899. enum rpm_status status;
  4900. struct device *dev;
  4901. pci_priv->wake_counter++;
  4902. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4903. pci_priv->wake_irq, pci_priv->wake_counter);
  4904. /* Make sure abort current suspend */
  4905. cnss_pm_stay_awake(plat_priv);
  4906. cnss_pm_relax(plat_priv);
  4907. /* Above two pm* API calls will abort system suspend only when
  4908. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4909. * calling pm_system_wakeup() is just to guarantee system suspend
  4910. * can be aborted if it is not initiated in any case.
  4911. */
  4912. pm_system_wakeup();
  4913. dev = &pci_priv->pci_dev->dev;
  4914. status = dev->power.runtime_status;
  4915. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4916. cnss_pci_get_auto_suspended(pci_priv)) ||
  4917. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4918. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4919. cnss_pci_pm_request_resume(pci_priv);
  4920. }
  4921. return IRQ_HANDLED;
  4922. }
  4923. /**
  4924. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4925. * @pci_priv: driver PCI bus context pointer
  4926. *
  4927. * This function initializes WLAN PCI wake GPIO and corresponding
  4928. * interrupt. It should be used in non-MSM platforms whose PCIe
  4929. * root complex driver doesn't handle the GPIO.
  4930. *
  4931. * Return: 0 for success or skip, negative value for error
  4932. */
  4933. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4934. {
  4935. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4936. struct device *dev = &plat_priv->plat_dev->dev;
  4937. int ret = 0;
  4938. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4939. "wlan-pci-wake-gpio", 0);
  4940. if (pci_priv->wake_gpio < 0)
  4941. goto out;
  4942. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4943. pci_priv->wake_gpio);
  4944. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4945. if (ret) {
  4946. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4947. ret);
  4948. goto out;
  4949. }
  4950. gpio_direction_input(pci_priv->wake_gpio);
  4951. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4952. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4953. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4954. if (ret) {
  4955. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4956. goto free_gpio;
  4957. }
  4958. ret = enable_irq_wake(pci_priv->wake_irq);
  4959. if (ret) {
  4960. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4961. goto free_irq;
  4962. }
  4963. return 0;
  4964. free_irq:
  4965. free_irq(pci_priv->wake_irq, pci_priv);
  4966. free_gpio:
  4967. gpio_free(pci_priv->wake_gpio);
  4968. out:
  4969. return ret;
  4970. }
  4971. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4972. {
  4973. if (pci_priv->wake_gpio < 0)
  4974. return;
  4975. disable_irq_wake(pci_priv->wake_irq);
  4976. free_irq(pci_priv->wake_irq, pci_priv);
  4977. gpio_free(pci_priv->wake_gpio);
  4978. }
  4979. #else
  4980. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4981. {
  4982. return 0;
  4983. }
  4984. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4985. {
  4986. }
  4987. #endif
  4988. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  4989. /**
  4990. * cnss_pci_of_reserved_mem_device_init() - Assign reserved memory region
  4991. * to given PCI device
  4992. * @pci_priv: driver PCI bus context pointer
  4993. *
  4994. * This function shall call corresponding of_reserved_mem_device* API to
  4995. * assign reserved memory region to PCI device based on where the memory is
  4996. * defined and attached to (platform device of_node or PCI device of_node)
  4997. * in device tree.
  4998. *
  4999. * Return: 0 for success, negative value for error
  5000. */
  5001. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  5002. {
  5003. struct device *dev_pci = &pci_priv->pci_dev->dev;
  5004. int ret;
  5005. /* Use of_reserved_mem_device_init_by_idx() if reserved memory is
  5006. * attached to platform device of_node.
  5007. */
  5008. ret = of_reserved_mem_device_init(dev_pci);
  5009. if (ret)
  5010. cnss_pr_err("Failed to init reserved mem device, err = %d\n",
  5011. ret);
  5012. if (dev_pci->cma_area)
  5013. cnss_pr_dbg("CMA area is %s\n",
  5014. cma_get_name(dev_pci->cma_area));
  5015. return ret;
  5016. }
  5017. #else
  5018. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  5019. {
  5020. return 0;
  5021. }
  5022. #endif
  5023. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  5024. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  5025. * has to take care everything device driver needed which is currently done
  5026. * from pci_dev_pm_ops.
  5027. */
  5028. static struct dev_pm_domain cnss_pm_domain = {
  5029. .ops = {
  5030. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5031. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5032. cnss_pci_resume_noirq)
  5033. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  5034. cnss_pci_runtime_resume,
  5035. cnss_pci_runtime_idle)
  5036. }
  5037. };
  5038. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5039. const struct pci_device_id *id)
  5040. {
  5041. int ret = 0;
  5042. struct cnss_pci_data *pci_priv;
  5043. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5044. struct device *dev = &pci_dev->dev;
  5045. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  5046. id->vendor, pci_dev->device);
  5047. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5048. if (!pci_priv) {
  5049. ret = -ENOMEM;
  5050. goto out;
  5051. }
  5052. pci_priv->pci_link_state = PCI_LINK_UP;
  5053. pci_priv->plat_priv = plat_priv;
  5054. pci_priv->pci_dev = pci_dev;
  5055. pci_priv->pci_device_id = id;
  5056. pci_priv->device_id = pci_dev->device;
  5057. cnss_set_pci_priv(pci_dev, pci_priv);
  5058. plat_priv->device_id = pci_dev->device;
  5059. plat_priv->bus_priv = pci_priv;
  5060. mutex_init(&pci_priv->bus_lock);
  5061. if (plat_priv->use_pm_domain)
  5062. dev->pm_domain = &cnss_pm_domain;
  5063. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5064. ret = cnss_register_subsys(plat_priv);
  5065. if (ret)
  5066. goto reset_ctx;
  5067. ret = cnss_register_ramdump(plat_priv);
  5068. if (ret)
  5069. goto unregister_subsys;
  5070. ret = cnss_pci_init_smmu(pci_priv);
  5071. if (ret)
  5072. goto unregister_ramdump;
  5073. ret = cnss_reg_pci_event(pci_priv);
  5074. if (ret) {
  5075. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5076. goto deinit_smmu;
  5077. }
  5078. ret = cnss_pci_enable_bus(pci_priv);
  5079. if (ret)
  5080. goto dereg_pci_event;
  5081. ret = cnss_pci_enable_msi(pci_priv);
  5082. if (ret)
  5083. goto disable_bus;
  5084. ret = cnss_pci_register_mhi(pci_priv);
  5085. if (ret)
  5086. goto disable_msi;
  5087. switch (pci_dev->device) {
  5088. case QCA6174_DEVICE_ID:
  5089. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5090. &pci_priv->revision_id);
  5091. break;
  5092. case QCA6290_DEVICE_ID:
  5093. case QCA6390_DEVICE_ID:
  5094. case QCA6490_DEVICE_ID:
  5095. case KIWI_DEVICE_ID:
  5096. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5097. timer_setup(&pci_priv->dev_rddm_timer,
  5098. cnss_dev_rddm_timeout_hdlr, 0);
  5099. timer_setup(&pci_priv->boot_debug_timer,
  5100. cnss_boot_debug_timeout_hdlr, 0);
  5101. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5102. cnss_pci_time_sync_work_hdlr);
  5103. cnss_pci_get_link_status(pci_priv);
  5104. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5105. cnss_pci_wake_gpio_init(pci_priv);
  5106. break;
  5107. default:
  5108. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5109. pci_dev->device);
  5110. ret = -ENODEV;
  5111. goto unreg_mhi;
  5112. }
  5113. cnss_pci_config_regs(pci_priv);
  5114. if (EMULATION_HW)
  5115. goto out;
  5116. ret = cnss_suspend_pci_link(pci_priv);
  5117. if (ret)
  5118. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5119. cnss_power_off_device(plat_priv);
  5120. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5121. return 0;
  5122. unreg_mhi:
  5123. cnss_pci_unregister_mhi(pci_priv);
  5124. disable_msi:
  5125. cnss_pci_disable_msi(pci_priv);
  5126. disable_bus:
  5127. cnss_pci_disable_bus(pci_priv);
  5128. dereg_pci_event:
  5129. cnss_dereg_pci_event(pci_priv);
  5130. deinit_smmu:
  5131. cnss_pci_deinit_smmu(pci_priv);
  5132. unregister_ramdump:
  5133. cnss_unregister_ramdump(plat_priv);
  5134. unregister_subsys:
  5135. cnss_unregister_subsys(plat_priv);
  5136. reset_ctx:
  5137. plat_priv->bus_priv = NULL;
  5138. out:
  5139. return ret;
  5140. }
  5141. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5142. {
  5143. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5144. struct cnss_plat_data *plat_priv =
  5145. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5146. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5147. cnss_pci_free_m3_mem(pci_priv);
  5148. cnss_pci_free_fw_mem(pci_priv);
  5149. cnss_pci_free_qdss_mem(pci_priv);
  5150. switch (pci_dev->device) {
  5151. case QCA6290_DEVICE_ID:
  5152. case QCA6390_DEVICE_ID:
  5153. case QCA6490_DEVICE_ID:
  5154. case KIWI_DEVICE_ID:
  5155. cnss_pci_wake_gpio_deinit(pci_priv);
  5156. del_timer(&pci_priv->boot_debug_timer);
  5157. del_timer(&pci_priv->dev_rddm_timer);
  5158. break;
  5159. default:
  5160. break;
  5161. }
  5162. cnss_pci_unregister_mhi(pci_priv);
  5163. cnss_pci_disable_msi(pci_priv);
  5164. cnss_pci_disable_bus(pci_priv);
  5165. cnss_dereg_pci_event(pci_priv);
  5166. cnss_pci_deinit_smmu(pci_priv);
  5167. if (plat_priv) {
  5168. cnss_unregister_ramdump(plat_priv);
  5169. cnss_unregister_subsys(plat_priv);
  5170. plat_priv->bus_priv = NULL;
  5171. } else {
  5172. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5173. }
  5174. }
  5175. static const struct pci_device_id cnss_pci_id_table[] = {
  5176. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5177. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5178. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5179. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5180. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5181. { 0 }
  5182. };
  5183. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5184. static const struct dev_pm_ops cnss_pm_ops = {
  5185. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5186. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5187. cnss_pci_resume_noirq)
  5188. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5189. cnss_pci_runtime_idle)
  5190. };
  5191. struct pci_driver cnss_pci_driver = {
  5192. .name = "cnss_pci",
  5193. .id_table = cnss_pci_id_table,
  5194. .probe = cnss_pci_probe,
  5195. .remove = cnss_pci_remove,
  5196. .driver = {
  5197. .pm = &cnss_pm_ops,
  5198. },
  5199. };
  5200. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5201. {
  5202. int ret, retry = 0;
  5203. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5204. * since there may be link issues if it boots up with Gen3 link speed.
  5205. * Device is able to change it later at any time. It will be rejected
  5206. * if requested speed is higher than the one specified in PCIe DT.
  5207. */
  5208. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5209. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5210. PCI_EXP_LNKSTA_CLS_5_0GB);
  5211. if (ret && ret != -EPROBE_DEFER)
  5212. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5213. rc_num, ret);
  5214. }
  5215. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5216. retry:
  5217. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5218. if (ret) {
  5219. if (ret == -EPROBE_DEFER) {
  5220. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5221. goto out;
  5222. }
  5223. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5224. rc_num, ret);
  5225. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5226. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5227. goto retry;
  5228. } else {
  5229. goto out;
  5230. }
  5231. }
  5232. plat_priv->rc_num = rc_num;
  5233. out:
  5234. return ret;
  5235. }
  5236. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5237. {
  5238. struct device *dev = &plat_priv->plat_dev->dev;
  5239. const __be32 *prop;
  5240. int ret = 0, prop_len = 0, rc_count, i;
  5241. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5242. if (!prop || !prop_len) {
  5243. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5244. goto out;
  5245. }
  5246. rc_count = prop_len / sizeof(__be32);
  5247. for (i = 0; i < rc_count; i++) {
  5248. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5249. if (!ret)
  5250. break;
  5251. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5252. goto out;
  5253. }
  5254. ret = pci_register_driver(&cnss_pci_driver);
  5255. if (ret) {
  5256. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5257. ret);
  5258. goto out;
  5259. }
  5260. if (!plat_priv->bus_priv) {
  5261. cnss_pr_err("Failed to probe PCI driver\n");
  5262. ret = -ENODEV;
  5263. goto unreg_pci;
  5264. }
  5265. return 0;
  5266. unreg_pci:
  5267. pci_unregister_driver(&cnss_pci_driver);
  5268. out:
  5269. return ret;
  5270. }
  5271. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5272. {
  5273. pci_unregister_driver(&cnss_pci_driver);
  5274. }