dsi_ctrl.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const enum dsi_ctrl_version dsi_ctrl_v2_6 = DSI_CTRL_VERSION_2_6;
  47. static const struct of_device_id msm_dsi_of_match[] = {
  48. {
  49. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  50. .data = &dsi_ctrl_v1_4,
  51. },
  52. {
  53. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  54. .data = &dsi_ctrl_v2_0,
  55. },
  56. {
  57. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  58. .data = &dsi_ctrl_v2_2,
  59. },
  60. {
  61. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  62. .data = &dsi_ctrl_v2_3,
  63. },
  64. {
  65. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  66. .data = &dsi_ctrl_v2_4,
  67. },
  68. {
  69. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  70. .data = &dsi_ctrl_v2_5,
  71. },
  72. {
  73. .compatible = "qcom,dsi-ctrl-hw-v2.6",
  74. .data = &dsi_ctrl_v2_6,
  75. },
  76. {}
  77. };
  78. #ifdef CONFIG_DEBUG_FS
  79. static ssize_t debugfs_state_info_read(struct file *file,
  80. char __user *buff,
  81. size_t count,
  82. loff_t *ppos)
  83. {
  84. struct dsi_ctrl *dsi_ctrl = file->private_data;
  85. char *buf;
  86. u32 len = 0;
  87. if (!dsi_ctrl)
  88. return -ENODEV;
  89. if (*ppos)
  90. return 0;
  91. buf = kzalloc(SZ_4K, GFP_KERNEL);
  92. if (!buf)
  93. return -ENOMEM;
  94. /* Dump current state */
  95. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  96. len += snprintf((buf + len), (SZ_4K - len),
  97. "\tCTRL_ENGINE = %s\n",
  98. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  99. len += snprintf((buf + len), (SZ_4K - len),
  100. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  101. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  102. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  103. /* Dump clock information */
  104. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  105. len += snprintf((buf + len), (SZ_4K - len),
  106. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  107. dsi_ctrl->clk_freq.byte_clk_rate,
  108. dsi_ctrl->clk_freq.pix_clk_rate,
  109. dsi_ctrl->clk_freq.esc_clk_rate);
  110. if (len > count)
  111. len = count;
  112. len = min_t(size_t, len, SZ_4K);
  113. if (copy_to_user(buff, buf, len)) {
  114. kfree(buf);
  115. return -EFAULT;
  116. }
  117. *ppos += len;
  118. kfree(buf);
  119. return len;
  120. }
  121. static ssize_t debugfs_reg_dump_read(struct file *file,
  122. char __user *buff,
  123. size_t count,
  124. loff_t *ppos)
  125. {
  126. struct dsi_ctrl *dsi_ctrl = file->private_data;
  127. char *buf;
  128. u32 len = 0;
  129. struct dsi_clk_ctrl_info clk_info;
  130. int rc = 0;
  131. if (!dsi_ctrl)
  132. return -ENODEV;
  133. if (*ppos)
  134. return 0;
  135. buf = kzalloc(SZ_4K, GFP_KERNEL);
  136. if (!buf)
  137. return -ENOMEM;
  138. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  139. clk_info.clk_type = DSI_CORE_CLK;
  140. clk_info.clk_state = DSI_CLK_ON;
  141. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  142. if (rc) {
  143. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  144. kfree(buf);
  145. return rc;
  146. }
  147. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  148. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  149. buf, SZ_4K);
  150. clk_info.clk_state = DSI_CLK_OFF;
  151. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  152. if (rc) {
  153. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  154. kfree(buf);
  155. return rc;
  156. }
  157. if (len > count)
  158. len = count;
  159. len = min_t(size_t, len, SZ_4K);
  160. if (copy_to_user(buff, buf, len)) {
  161. kfree(buf);
  162. return -EFAULT;
  163. }
  164. *ppos += len;
  165. kfree(buf);
  166. return len;
  167. }
  168. static ssize_t debugfs_line_count_read(struct file *file,
  169. char __user *user_buf,
  170. size_t user_len,
  171. loff_t *ppos)
  172. {
  173. struct dsi_ctrl *dsi_ctrl = file->private_data;
  174. char *buf;
  175. int rc = 0;
  176. u32 len = 0;
  177. size_t max_len = min_t(size_t, user_len, SZ_4K);
  178. if (!dsi_ctrl)
  179. return -ENODEV;
  180. if (*ppos)
  181. return 0;
  182. buf = kzalloc(max_len, GFP_KERNEL);
  183. if (ZERO_OR_NULL_PTR(buf))
  184. return -ENOMEM;
  185. mutex_lock(&dsi_ctrl->ctrl_lock);
  186. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  187. dsi_ctrl->cmd_trigger_line);
  188. len += scnprintf((buf + len), max_len - len,
  189. "Command triggered at frame: %04x\n",
  190. dsi_ctrl->cmd_trigger_frame);
  191. len += scnprintf((buf + len), max_len - len,
  192. "Command successful at line: %04x\n",
  193. dsi_ctrl->cmd_success_line);
  194. len += scnprintf((buf + len), max_len - len,
  195. "Command successful at frame: %04x\n",
  196. dsi_ctrl->cmd_success_frame);
  197. mutex_unlock(&dsi_ctrl->ctrl_lock);
  198. if (len > max_len)
  199. len = max_len;
  200. if (copy_to_user(user_buf, buf, len)) {
  201. rc = -EFAULT;
  202. goto error;
  203. }
  204. *ppos += len;
  205. error:
  206. kfree(buf);
  207. return len;
  208. }
  209. static const struct file_operations state_info_fops = {
  210. .open = simple_open,
  211. .read = debugfs_state_info_read,
  212. };
  213. static const struct file_operations reg_dump_fops = {
  214. .open = simple_open,
  215. .read = debugfs_reg_dump_read,
  216. };
  217. static const struct file_operations cmd_dma_stats_fops = {
  218. .open = simple_open,
  219. .read = debugfs_line_count_read,
  220. };
  221. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  222. struct dentry *parent)
  223. {
  224. int rc = 0;
  225. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  226. char dbg_name[DSI_DEBUG_NAME_LEN];
  227. if (!dsi_ctrl || !parent) {
  228. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  229. return -EINVAL;
  230. }
  231. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  232. if (IS_ERR_OR_NULL(dir)) {
  233. rc = PTR_ERR(dir);
  234. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  235. rc);
  236. goto error;
  237. }
  238. state_file = debugfs_create_file("state_info",
  239. 0444,
  240. dir,
  241. dsi_ctrl,
  242. &state_info_fops);
  243. if (IS_ERR_OR_NULL(state_file)) {
  244. rc = PTR_ERR(state_file);
  245. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  246. goto error_remove_dir;
  247. }
  248. reg_dump = debugfs_create_file("reg_dump",
  249. 0444,
  250. dir,
  251. dsi_ctrl,
  252. &reg_dump_fops);
  253. if (IS_ERR_OR_NULL(reg_dump)) {
  254. rc = PTR_ERR(reg_dump);
  255. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  256. goto error_remove_dir;
  257. }
  258. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  259. 0600,
  260. dir,
  261. &dsi_ctrl->enable_cmd_dma_stats);
  262. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  263. rc = PTR_ERR(cmd_dma_logs);
  264. DSI_CTRL_ERR(dsi_ctrl,
  265. "enable cmd dma stats failed, rc=%d\n",
  266. rc);
  267. goto error_remove_dir;
  268. }
  269. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  270. 0444,
  271. dir,
  272. dsi_ctrl,
  273. &cmd_dma_stats_fops);
  274. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  275. rc = PTR_ERR(cmd_dma_logs);
  276. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  277. rc);
  278. goto error_remove_dir;
  279. }
  280. dsi_ctrl->debugfs_root = dir;
  281. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  282. dsi_ctrl->cell_index);
  283. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  284. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  285. error_remove_dir:
  286. debugfs_remove(dir);
  287. error:
  288. return rc;
  289. }
  290. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  291. {
  292. debugfs_remove(dsi_ctrl->debugfs_root);
  293. return 0;
  294. }
  295. #else
  296. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  297. struct dentry *parent)
  298. {
  299. char dbg_name[DSI_DEBUG_NAME_LEN];
  300. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  301. dsi_ctrl->cell_index);
  302. sde_dbg_reg_register_base(dbg_name,
  303. dsi_ctrl->hw.base,
  304. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  305. return 0;
  306. }
  307. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  308. {
  309. return 0;
  310. }
  311. #endif /* CONFIG_DEBUG_FS */
  312. static inline struct msm_gem_address_space*
  313. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  314. int domain)
  315. {
  316. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  317. return NULL;
  318. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  319. }
  320. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  321. {
  322. /*
  323. * If a command is triggered right after another command,
  324. * check if the previous command transfer is completed. If
  325. * transfer is done, cancel any work that has been
  326. * queued. Otherwise wait till the work is scheduled and
  327. * completed before triggering the next command by
  328. * flushing the workqueue.
  329. */
  330. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  331. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  332. } else {
  333. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  334. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  335. }
  336. }
  337. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  338. {
  339. int ret = 0;
  340. struct dsi_ctrl *dsi_ctrl = NULL;
  341. u32 status;
  342. u32 mask = DSI_CMD_MODE_DMA_DONE;
  343. struct dsi_ctrl_hw_ops dsi_hw_ops;
  344. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  345. dsi_hw_ops = dsi_ctrl->hw.ops;
  346. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  347. /*
  348. * This atomic state will be set if ISR has been triggered,
  349. * so the wait is not needed.
  350. */
  351. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  352. goto done;
  353. ret = wait_for_completion_timeout(
  354. &dsi_ctrl->irq_info.cmd_dma_done,
  355. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  356. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  357. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  358. if (status & mask) {
  359. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  360. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  361. status);
  362. DSI_CTRL_WARN(dsi_ctrl,
  363. "dma_tx done but irq not triggered\n");
  364. } else {
  365. DSI_CTRL_ERR(dsi_ctrl,
  366. "Command transfer failed\n");
  367. }
  368. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  369. DSI_SINT_CMD_MODE_DMA_DONE);
  370. }
  371. done:
  372. dsi_ctrl->dma_wait_queued = false;
  373. }
  374. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  375. enum dsi_ctrl_driver_ops op,
  376. u32 op_state)
  377. {
  378. int rc = 0;
  379. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  380. SDE_EVT32(dsi_ctrl->cell_index, op, op_state);
  381. switch (op) {
  382. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  383. if (state->power_state == op_state) {
  384. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  385. op_state);
  386. rc = -EINVAL;
  387. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  388. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  389. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  390. op_state,
  391. state->vid_engine_state);
  392. rc = -EINVAL;
  393. }
  394. }
  395. break;
  396. case DSI_CTRL_OP_CMD_ENGINE:
  397. if (state->cmd_engine_state == op_state) {
  398. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  399. op_state);
  400. rc = -EINVAL;
  401. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  402. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  403. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  404. op,
  405. state->power_state,
  406. state->controller_state);
  407. rc = -EINVAL;
  408. }
  409. break;
  410. case DSI_CTRL_OP_VID_ENGINE:
  411. if (state->vid_engine_state == op_state) {
  412. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  413. op_state);
  414. rc = -EINVAL;
  415. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  416. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  417. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  418. op,
  419. state->power_state,
  420. state->controller_state);
  421. rc = -EINVAL;
  422. }
  423. break;
  424. case DSI_CTRL_OP_HOST_ENGINE:
  425. if (state->controller_state == op_state) {
  426. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  427. op_state);
  428. rc = -EINVAL;
  429. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  430. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  431. op_state,
  432. state->power_state);
  433. rc = -EINVAL;
  434. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  435. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  436. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  437. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  438. op_state,
  439. state->cmd_engine_state,
  440. state->vid_engine_state);
  441. rc = -EINVAL;
  442. }
  443. break;
  444. case DSI_CTRL_OP_CMD_TX:
  445. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  446. (!state->host_initialized) ||
  447. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  448. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  449. op,
  450. state->power_state,
  451. state->host_initialized,
  452. state->cmd_engine_state);
  453. rc = -EINVAL;
  454. }
  455. break;
  456. case DSI_CTRL_OP_HOST_INIT:
  457. if (state->host_initialized == op_state) {
  458. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  459. op_state);
  460. rc = -EINVAL;
  461. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  462. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  463. op, state->power_state);
  464. rc = -EINVAL;
  465. }
  466. break;
  467. case DSI_CTRL_OP_TPG:
  468. if (state->tpg_enabled == op_state) {
  469. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  470. op_state);
  471. rc = -EINVAL;
  472. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  473. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  474. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  475. op,
  476. state->power_state,
  477. state->controller_state);
  478. rc = -EINVAL;
  479. }
  480. break;
  481. case DSI_CTRL_OP_PHY_SW_RESET:
  482. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  483. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  484. op, state->power_state);
  485. rc = -EINVAL;
  486. }
  487. break;
  488. case DSI_CTRL_OP_ASYNC_TIMING:
  489. if (state->vid_engine_state != op_state) {
  490. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  491. op_state);
  492. rc = -EINVAL;
  493. }
  494. break;
  495. default:
  496. rc = -ENOTSUPP;
  497. break;
  498. }
  499. return rc;
  500. }
  501. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  502. {
  503. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  504. if (!state) {
  505. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  506. return -EINVAL;
  507. }
  508. if (!state->host_initialized)
  509. return false;
  510. return true;
  511. }
  512. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  513. enum dsi_ctrl_driver_ops op,
  514. u32 op_state)
  515. {
  516. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  517. switch (op) {
  518. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  519. state->power_state = op_state;
  520. break;
  521. case DSI_CTRL_OP_CMD_ENGINE:
  522. state->cmd_engine_state = op_state;
  523. break;
  524. case DSI_CTRL_OP_VID_ENGINE:
  525. state->vid_engine_state = op_state;
  526. break;
  527. case DSI_CTRL_OP_HOST_ENGINE:
  528. state->controller_state = op_state;
  529. break;
  530. case DSI_CTRL_OP_HOST_INIT:
  531. state->host_initialized = (op_state == 1) ? true : false;
  532. break;
  533. case DSI_CTRL_OP_TPG:
  534. state->tpg_enabled = (op_state == 1) ? true : false;
  535. break;
  536. case DSI_CTRL_OP_CMD_TX:
  537. case DSI_CTRL_OP_PHY_SW_RESET:
  538. default:
  539. break;
  540. }
  541. }
  542. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  543. struct dsi_ctrl *ctrl)
  544. {
  545. int rc = 0;
  546. void __iomem *ptr;
  547. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  548. if (IS_ERR(ptr)) {
  549. rc = PTR_ERR(ptr);
  550. return rc;
  551. }
  552. ctrl->hw.base = ptr;
  553. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  554. switch (ctrl->version) {
  555. case DSI_CTRL_VERSION_1_4:
  556. case DSI_CTRL_VERSION_2_0:
  557. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  558. if (IS_ERR(ptr)) {
  559. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  560. rc = PTR_ERR(ptr);
  561. return rc;
  562. }
  563. ctrl->hw.mmss_misc_base = ptr;
  564. ctrl->hw.disp_cc_base = NULL;
  565. ctrl->hw.mdp_intf_base = NULL;
  566. break;
  567. case DSI_CTRL_VERSION_2_2:
  568. case DSI_CTRL_VERSION_2_3:
  569. case DSI_CTRL_VERSION_2_4:
  570. case DSI_CTRL_VERSION_2_5:
  571. case DSI_CTRL_VERSION_2_6:
  572. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  573. if (IS_ERR(ptr)) {
  574. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  575. rc = PTR_ERR(ptr);
  576. return rc;
  577. }
  578. ctrl->hw.disp_cc_base = ptr;
  579. ctrl->hw.mmss_misc_base = NULL;
  580. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  581. if (!IS_ERR(ptr))
  582. ctrl->hw.mdp_intf_base = ptr;
  583. break;
  584. default:
  585. break;
  586. }
  587. return rc;
  588. }
  589. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  590. {
  591. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  592. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  593. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  594. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  595. if (core->mdp_core_clk)
  596. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  597. if (core->iface_clk)
  598. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  599. if (core->core_mmss_clk)
  600. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  601. if (core->bus_clk)
  602. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  603. if (core->mnoc_clk)
  604. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  605. memset(core, 0x0, sizeof(*core));
  606. if (hs_link->byte_clk)
  607. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  608. if (hs_link->pixel_clk)
  609. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  610. if (lp_link->esc_clk)
  611. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  612. if (hs_link->byte_intf_clk)
  613. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  614. memset(hs_link, 0x0, sizeof(*hs_link));
  615. memset(lp_link, 0x0, sizeof(*lp_link));
  616. if (rcg->byte_clk)
  617. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  618. if (rcg->pixel_clk)
  619. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  620. memset(rcg, 0x0, sizeof(*rcg));
  621. return 0;
  622. }
  623. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  624. struct dsi_ctrl *ctrl)
  625. {
  626. int rc = 0;
  627. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  628. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  629. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  630. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  631. struct dsi_clk_link_set *xo = &ctrl->clk_info.xo_clk;
  632. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  633. if (IS_ERR(core->mdp_core_clk)) {
  634. core->mdp_core_clk = NULL;
  635. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  636. }
  637. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  638. if (IS_ERR(core->iface_clk)) {
  639. core->iface_clk = NULL;
  640. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  641. }
  642. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  643. if (IS_ERR(core->core_mmss_clk)) {
  644. core->core_mmss_clk = NULL;
  645. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  646. rc);
  647. }
  648. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  649. if (IS_ERR(core->bus_clk)) {
  650. core->bus_clk = NULL;
  651. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  652. }
  653. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  654. if (IS_ERR(core->mnoc_clk)) {
  655. core->mnoc_clk = NULL;
  656. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  657. }
  658. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  659. if (IS_ERR(hs_link->byte_clk)) {
  660. rc = PTR_ERR(hs_link->byte_clk);
  661. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  662. goto fail;
  663. }
  664. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  665. if (IS_ERR(hs_link->pixel_clk)) {
  666. rc = PTR_ERR(hs_link->pixel_clk);
  667. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  668. goto fail;
  669. }
  670. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  671. if (IS_ERR(lp_link->esc_clk)) {
  672. rc = PTR_ERR(lp_link->esc_clk);
  673. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  674. goto fail;
  675. }
  676. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  677. if (IS_ERR(hs_link->byte_intf_clk)) {
  678. hs_link->byte_intf_clk = NULL;
  679. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  680. }
  681. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  682. if (IS_ERR(rcg->byte_clk)) {
  683. rc = PTR_ERR(rcg->byte_clk);
  684. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  685. goto fail;
  686. }
  687. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  688. if (IS_ERR(rcg->pixel_clk)) {
  689. rc = PTR_ERR(rcg->pixel_clk);
  690. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  691. goto fail;
  692. }
  693. xo->byte_clk = devm_clk_get(&pdev->dev, "xo");
  694. if (IS_ERR(xo->byte_clk)) {
  695. xo->byte_clk = NULL;
  696. DSI_CTRL_DEBUG(ctrl, "failed to get xo clk, rc=%d\n", rc);
  697. }
  698. xo->pixel_clk = xo->byte_clk;
  699. return 0;
  700. fail:
  701. dsi_ctrl_clocks_deinit(ctrl);
  702. return rc;
  703. }
  704. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  705. {
  706. int i = 0;
  707. int rc = 0;
  708. struct dsi_regulator_info *regs;
  709. regs = &ctrl->pwr_info.digital;
  710. for (i = 0; i < regs->count; i++) {
  711. if (!regs->vregs[i].vreg)
  712. DSI_CTRL_ERR(ctrl,
  713. "vreg is NULL, should not reach here\n");
  714. else
  715. devm_regulator_put(regs->vregs[i].vreg);
  716. }
  717. regs = &ctrl->pwr_info.host_pwr;
  718. for (i = 0; i < regs->count; i++) {
  719. if (!regs->vregs[i].vreg)
  720. DSI_CTRL_ERR(ctrl,
  721. "vreg is NULL, should not reach here\n");
  722. else
  723. devm_regulator_put(regs->vregs[i].vreg);
  724. }
  725. if (!ctrl->pwr_info.host_pwr.vregs) {
  726. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  727. ctrl->pwr_info.host_pwr.vregs = NULL;
  728. ctrl->pwr_info.host_pwr.count = 0;
  729. }
  730. if (!ctrl->pwr_info.digital.vregs) {
  731. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  732. ctrl->pwr_info.digital.vregs = NULL;
  733. ctrl->pwr_info.digital.count = 0;
  734. }
  735. return rc;
  736. }
  737. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  738. struct dsi_ctrl *ctrl)
  739. {
  740. int rc = 0;
  741. int i = 0;
  742. struct dsi_regulator_info *regs;
  743. struct regulator *vreg = NULL;
  744. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  745. &ctrl->pwr_info.digital,
  746. "qcom,core-supply-entries");
  747. if (rc)
  748. DSI_CTRL_DEBUG(ctrl,
  749. "failed to get digital supply, rc = %d\n", rc);
  750. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  751. &ctrl->pwr_info.host_pwr,
  752. "qcom,ctrl-supply-entries");
  753. if (rc) {
  754. DSI_CTRL_ERR(ctrl,
  755. "failed to get host power supplies, rc = %d\n", rc);
  756. goto error_digital;
  757. }
  758. regs = &ctrl->pwr_info.digital;
  759. for (i = 0; i < regs->count; i++) {
  760. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  761. if (IS_ERR(vreg)) {
  762. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  763. regs->vregs[i].vreg_name);
  764. rc = PTR_ERR(vreg);
  765. goto error_host_pwr;
  766. }
  767. regs->vregs[i].vreg = vreg;
  768. }
  769. regs = &ctrl->pwr_info.host_pwr;
  770. for (i = 0; i < regs->count; i++) {
  771. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  772. if (IS_ERR(vreg)) {
  773. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  774. regs->vregs[i].vreg_name);
  775. for (--i; i >= 0; i--)
  776. devm_regulator_put(regs->vregs[i].vreg);
  777. rc = PTR_ERR(vreg);
  778. goto error_digital_put;
  779. }
  780. regs->vregs[i].vreg = vreg;
  781. }
  782. return rc;
  783. error_digital_put:
  784. regs = &ctrl->pwr_info.digital;
  785. for (i = 0; i < regs->count; i++)
  786. devm_regulator_put(regs->vregs[i].vreg);
  787. error_host_pwr:
  788. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  789. ctrl->pwr_info.host_pwr.vregs = NULL;
  790. ctrl->pwr_info.host_pwr.count = 0;
  791. error_digital:
  792. if (ctrl->pwr_info.digital.vregs)
  793. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  794. ctrl->pwr_info.digital.vregs = NULL;
  795. ctrl->pwr_info.digital.count = 0;
  796. return rc;
  797. }
  798. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  799. struct dsi_host_config *config)
  800. {
  801. int rc = 0;
  802. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  803. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  804. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  805. config->panel_mode);
  806. rc = -EINVAL;
  807. goto err;
  808. }
  809. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  810. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  811. rc = -EINVAL;
  812. goto err;
  813. }
  814. err:
  815. return rc;
  816. }
  817. /* Function returns number of bits per pxl */
  818. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  819. {
  820. u32 bpp = 0;
  821. switch (dst_format) {
  822. case DSI_PIXEL_FORMAT_RGB111:
  823. bpp = 3;
  824. break;
  825. case DSI_PIXEL_FORMAT_RGB332:
  826. bpp = 8;
  827. break;
  828. case DSI_PIXEL_FORMAT_RGB444:
  829. bpp = 12;
  830. break;
  831. case DSI_PIXEL_FORMAT_RGB565:
  832. bpp = 16;
  833. break;
  834. case DSI_PIXEL_FORMAT_RGB666:
  835. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  836. bpp = 18;
  837. break;
  838. case DSI_PIXEL_FORMAT_RGB888:
  839. bpp = 24;
  840. break;
  841. default:
  842. bpp = 24;
  843. break;
  844. }
  845. return bpp;
  846. }
  847. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  848. struct dsi_host_config *config, void *clk_handle,
  849. struct dsi_display_mode *mode)
  850. {
  851. int rc = 0;
  852. u32 num_of_lanes = 0;
  853. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  854. u32 bpp, frame_time_us, byte_intf_clk_div;
  855. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  856. byte_clk_rate, byte_intf_clk_rate;
  857. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  858. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  859. struct dsi_mode_info *timing = &config->video_timing;
  860. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  861. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  862. /* Get bits per pxl in destination format */
  863. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  864. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  865. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  866. num_of_lanes++;
  867. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  868. num_of_lanes++;
  869. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  870. num_of_lanes++;
  871. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  872. num_of_lanes++;
  873. if (split_link->split_link_enabled)
  874. num_of_lanes = split_link->lanes_per_sublink;
  875. config->common_config.num_data_lanes = num_of_lanes;
  876. config->common_config.bpp = bpp;
  877. if (config->bit_clk_rate_hz_override != 0) {
  878. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  879. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  880. bit_rate *= bits_per_symbol;
  881. do_div(bit_rate, num_of_symbols);
  882. }
  883. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  884. /* Calculate the bit rate needed to match dsi transfer time */
  885. bit_rate = min_dsi_clk_hz * frame_time_us;
  886. do_div(bit_rate, dsi_transfer_time_us);
  887. bit_rate = bit_rate * num_of_lanes;
  888. } else {
  889. h_period = dsi_h_total_dce(timing);
  890. v_period = DSI_V_TOTAL(timing);
  891. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  892. }
  893. pclk_rate = bit_rate;
  894. do_div(pclk_rate, bpp);
  895. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  896. bit_rate_per_lane = bit_rate;
  897. do_div(bit_rate_per_lane, num_of_lanes);
  898. byte_clk_rate = bit_rate_per_lane;
  899. /**
  900. * Ensure that the byte clock rate is even to avoid failures
  901. * during set rate for byte intf clock. Round up to the nearest
  902. * even number for byte clk.
  903. */
  904. byte_clk_rate = DIV_ROUND_CLOSEST(byte_clk_rate, 8);
  905. byte_clk_rate = ((byte_clk_rate + 1) & ~BIT(0));
  906. byte_intf_clk_rate = byte_clk_rate;
  907. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  908. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  909. config->bit_clk_rate_hz = byte_clk_rate * 8;
  910. } else {
  911. do_div(bit_rate, bits_per_symbol);
  912. bit_rate *= num_of_symbols;
  913. bit_rate_per_lane = bit_rate;
  914. do_div(bit_rate_per_lane, num_of_lanes);
  915. byte_clk_rate = bit_rate_per_lane;
  916. do_div(byte_clk_rate, 7);
  917. /* For CPHY, byte_intf_clk is same as byte_clk */
  918. byte_intf_clk_rate = byte_clk_rate;
  919. config->bit_clk_rate_hz = byte_clk_rate * 7;
  920. }
  921. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  922. bit_rate, bit_rate_per_lane);
  923. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  924. byte_clk_rate, byte_intf_clk_rate);
  925. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  926. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  927. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  928. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  929. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  930. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  931. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  932. dsi_ctrl->cell_index);
  933. if (rc)
  934. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  935. return rc;
  936. }
  937. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  938. {
  939. int rc = 0;
  940. if (enable) {
  941. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  942. if (rc < 0) {
  943. DSI_CTRL_ERR(dsi_ctrl,
  944. "Power resource enable failed, rc=%d\n", rc);
  945. goto error;
  946. }
  947. if (!dsi_ctrl->current_state.host_initialized) {
  948. rc = dsi_pwr_enable_regulator(
  949. &dsi_ctrl->pwr_info.host_pwr, true);
  950. if (rc) {
  951. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  952. goto error_get_sync;
  953. }
  954. }
  955. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  956. true);
  957. if (rc) {
  958. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  959. rc);
  960. (void)dsi_pwr_enable_regulator(
  961. &dsi_ctrl->pwr_info.host_pwr,
  962. false
  963. );
  964. goto error_get_sync;
  965. }
  966. return rc;
  967. } else {
  968. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  969. false);
  970. if (rc) {
  971. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  972. rc);
  973. goto error;
  974. }
  975. if (!dsi_ctrl->current_state.host_initialized) {
  976. rc = dsi_pwr_enable_regulator(
  977. &dsi_ctrl->pwr_info.host_pwr, false);
  978. if (rc) {
  979. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  980. goto error;
  981. }
  982. }
  983. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  984. return rc;
  985. }
  986. error_get_sync:
  987. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  988. error:
  989. return rc;
  990. }
  991. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  992. const struct mipi_dsi_packet *packet,
  993. u8 **buffer,
  994. u32 *size)
  995. {
  996. int rc = 0;
  997. u8 *buf = NULL;
  998. u32 len, i;
  999. u8 cmd_type = 0;
  1000. len = packet->size;
  1001. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  1002. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  1003. if (!buf)
  1004. return -ENOMEM;
  1005. for (i = 0; i < len; i++) {
  1006. if (i >= packet->size)
  1007. buf[i] = 0xFF;
  1008. else if (i < sizeof(packet->header))
  1009. buf[i] = packet->header[i];
  1010. else
  1011. buf[i] = packet->payload[i - sizeof(packet->header)];
  1012. }
  1013. if (packet->payload_length > 0)
  1014. buf[3] |= BIT(6);
  1015. /* Swap BYTE order in the command buffer for MSM */
  1016. buf[0] = packet->header[1];
  1017. buf[1] = packet->header[2];
  1018. buf[2] = packet->header[0];
  1019. /* send embedded BTA for read commands */
  1020. cmd_type = buf[2] & 0x3f;
  1021. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1022. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1023. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1024. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1025. buf[3] |= BIT(5);
  1026. *buffer = buf;
  1027. *size = len;
  1028. return rc;
  1029. }
  1030. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1031. {
  1032. int rc = 0;
  1033. if (!dsi_ctrl) {
  1034. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1035. return -EINVAL;
  1036. }
  1037. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1038. return -EINVAL;
  1039. mutex_lock(&dsi_ctrl->ctrl_lock);
  1040. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1041. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1042. return rc;
  1043. }
  1044. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1045. {
  1046. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1047. struct dsi_mode_info *timing;
  1048. /**
  1049. * No need to wait if the panel is not video mode or
  1050. * if DSI controller supports command DMA scheduling or
  1051. * if we are sending init commands.
  1052. */
  1053. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1054. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1055. (dsi_ctrl->current_state.vid_engine_state !=
  1056. DSI_CTRL_ENGINE_ON))
  1057. return;
  1058. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1059. DSI_VIDEO_MODE_FRAME_DONE);
  1060. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1061. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1062. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1063. ret = wait_for_completion_timeout(
  1064. &dsi_ctrl->irq_info.vid_frame_done,
  1065. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1066. if (ret <= 0)
  1067. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1068. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1069. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1070. timing = &(dsi_ctrl->host_config.video_timing);
  1071. v_total = timing->v_sync_width + timing->v_back_porch +
  1072. timing->v_front_porch + timing->v_active;
  1073. v_blank = timing->v_sync_width + timing->v_back_porch;
  1074. fps = timing->refresh_rate;
  1075. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1076. udelay(sleep_ms * 1000);
  1077. }
  1078. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1079. u32 cmd_len,
  1080. u32 *flags)
  1081. {
  1082. int rc = 0;
  1083. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1084. /* if command size plus header is greater than fifo size */
  1085. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1086. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1087. return -ENOTSUPP;
  1088. }
  1089. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1090. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1091. return -ENOTSUPP;
  1092. }
  1093. }
  1094. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1095. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1096. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1097. return -ENOTSUPP;
  1098. }
  1099. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1100. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1101. return -ENOTSUPP;
  1102. }
  1103. if ((cmd_len + 4) > SZ_4K) {
  1104. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1105. return -ENOTSUPP;
  1106. }
  1107. }
  1108. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1109. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1110. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1111. return -ENOTSUPP;
  1112. }
  1113. }
  1114. return rc;
  1115. }
  1116. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1117. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1118. {
  1119. u32 line_no = 0, window = 0, sched_line_no = 0;
  1120. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1121. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1122. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1123. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1124. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1125. /*
  1126. * In case of command scheduling in video mode, the line at which
  1127. * the command is scheduled can revert to the default value i.e. 1
  1128. * for the following cases:
  1129. * 1) No schedule line defined by the panel.
  1130. * 2) schedule line defined is greater than VFP.
  1131. */
  1132. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1133. dsi_hw_ops.schedule_dma_cmd &&
  1134. (dsi_ctrl->current_state.vid_engine_state ==
  1135. DSI_CTRL_ENGINE_ON)) {
  1136. sched_line_no = (line_no == 0) ? 1 : line_no;
  1137. if (timing) {
  1138. if (sched_line_no >= timing->v_front_porch)
  1139. sched_line_no = 1;
  1140. sched_line_no += timing->v_back_porch +
  1141. timing->v_sync_width + timing->v_active;
  1142. }
  1143. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1144. }
  1145. /*
  1146. * In case of command scheduling in command mode, set the maximum
  1147. * possible size of the DMA start window in case no schedule line and
  1148. * window size properties are defined by the panel.
  1149. */
  1150. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1151. dsi_hw_ops.configure_cmddma_window) {
  1152. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1153. line_no;
  1154. window = (window == 0) ? timing->v_active : window;
  1155. sched_line_no += timing->v_active;
  1156. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1157. sched_line_no, window);
  1158. }
  1159. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1160. sched_line_no, window);
  1161. }
  1162. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1163. {
  1164. u32 line_no = 0x1;
  1165. struct dsi_mode_info *timing;
  1166. /* check if custom dma scheduling line needed */
  1167. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1168. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1169. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1170. timing = &(dsi_ctrl->host_config.video_timing);
  1171. if (timing)
  1172. line_no += timing->v_back_porch + timing->v_sync_width +
  1173. timing->v_active;
  1174. return line_no;
  1175. }
  1176. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1177. const struct mipi_dsi_msg *msg,
  1178. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1179. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1180. u32 flags)
  1181. {
  1182. u32 hw_flags = 0;
  1183. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1184. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1185. msg->flags);
  1186. if (dsi_ctrl->hw.reset_trig_ctrl)
  1187. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1188. &dsi_ctrl->host_config.common_config);
  1189. /*
  1190. * Always enable DMA scheduling for video mode panel.
  1191. *
  1192. * In video mode panel, if the DMA is triggered very close to
  1193. * the beginning of the active window and the DMA transfer
  1194. * happens in the last line of VBP, then the HW state will
  1195. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1196. * But somewhere in the middle of the active window, if SW
  1197. * disables DSI command mode engine while the HW is still
  1198. * waiting and re-enable after timing engine is OFF. So the
  1199. * HW never ‘sees’ another vblank line and hence it gets
  1200. * stuck in the ‘wait’ state.
  1201. */
  1202. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1203. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1204. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1205. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1206. DSI_OP_CMD_MODE);
  1207. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1208. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1209. if (flags & DSI_CTRL_CMD_LAST_COMMAND)
  1210. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1211. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1212. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1213. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1214. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1215. &dsi_ctrl->hw,
  1216. cmd_mem,
  1217. hw_flags);
  1218. } else {
  1219. dsi_hw_ops.kickoff_command(
  1220. &dsi_ctrl->hw,
  1221. cmd_mem,
  1222. hw_flags);
  1223. }
  1224. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1225. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1226. cmd,
  1227. hw_flags);
  1228. }
  1229. }
  1230. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1231. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1232. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1233. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1234. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1235. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1236. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1237. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1238. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1239. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1240. &dsi_ctrl->hw,
  1241. cmd_mem,
  1242. hw_flags);
  1243. } else {
  1244. dsi_hw_ops.kickoff_command(
  1245. &dsi_ctrl->hw,
  1246. cmd_mem,
  1247. hw_flags);
  1248. }
  1249. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1250. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1251. cmd,
  1252. hw_flags);
  1253. }
  1254. if (dsi_ctrl->enable_cmd_dma_stats) {
  1255. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1256. dsi_ctrl->cmd_mode);
  1257. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1258. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1259. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1260. dsi_ctrl->cmd_trigger_line,
  1261. dsi_ctrl->cmd_trigger_frame);
  1262. }
  1263. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1264. dsi_ctrl->dma_wait_queued = true;
  1265. queue_work(dsi_ctrl->dma_cmd_workq,
  1266. &dsi_ctrl->dma_cmd_wait);
  1267. } else {
  1268. dsi_ctrl->dma_wait_queued = false;
  1269. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1270. }
  1271. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1272. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1273. /*
  1274. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1275. * mode command followed by embedded mode. Otherwise it will
  1276. * result in smmu write faults with DSI as client.
  1277. */
  1278. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1279. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1280. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1281. dsi_ctrl->cmd_len = 0;
  1282. }
  1283. }
  1284. }
  1285. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1286. {
  1287. int rc = 0;
  1288. struct mipi_dsi_packet packet;
  1289. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1290. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1291. const struct mipi_dsi_msg *msg;
  1292. u32 length = 0;
  1293. u8 *buffer = NULL;
  1294. u32 cnt = 0;
  1295. u8 *cmdbuf;
  1296. u32 *flags;
  1297. msg = &cmd_desc->msg;
  1298. flags = &cmd_desc->ctrl_flags;
  1299. /* Validate the mode before sending the command */
  1300. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1301. if (rc) {
  1302. DSI_CTRL_ERR(dsi_ctrl,
  1303. "Cmd tx validation failed, cannot transfer cmd\n");
  1304. rc = -ENOTSUPP;
  1305. goto error;
  1306. }
  1307. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1308. if (dsi_ctrl->dma_wait_queued)
  1309. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1310. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1311. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1312. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1313. true : false;
  1314. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1315. true : false;
  1316. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1317. true : false;
  1318. cmd_mem.datatype = msg->type;
  1319. cmd_mem.length = msg->tx_len;
  1320. dsi_ctrl->cmd_len = msg->tx_len;
  1321. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1322. DSI_CTRL_DEBUG(dsi_ctrl,
  1323. "non-embedded mode , size of command =%zd\n",
  1324. msg->tx_len);
  1325. goto kickoff;
  1326. }
  1327. rc = mipi_dsi_create_packet(&packet, msg);
  1328. if (rc) {
  1329. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1330. rc);
  1331. goto error;
  1332. }
  1333. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1334. &packet,
  1335. &buffer,
  1336. &length);
  1337. if (rc) {
  1338. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1339. goto error;
  1340. }
  1341. /*
  1342. * In case of broadcast CMD length cannot be greater than 512 bytes
  1343. * as specified by HW limitations. Need to overwrite the flags to
  1344. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1345. */
  1346. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  1347. (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1348. if ((dsi_ctrl->cmd_len + length) > 240) {
  1349. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1350. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1351. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1352. flags);
  1353. }
  1354. }
  1355. if (*flags & DSI_CTRL_CMD_LAST_COMMAND)
  1356. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1357. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1358. /* Embedded mode config is selected */
  1359. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1360. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1361. true : false;
  1362. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1363. true : false;
  1364. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1365. true : false;
  1366. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1367. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1368. for (cnt = 0; cnt < length; cnt++)
  1369. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1370. dsi_ctrl->cmd_len += length;
  1371. if (*flags & DSI_CTRL_CMD_LAST_COMMAND) {
  1372. cmd_mem.length = dsi_ctrl->cmd_len;
  1373. dsi_ctrl->cmd_len = 0;
  1374. } else {
  1375. goto error;
  1376. }
  1377. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1378. cmd.command = (u32 *)buffer;
  1379. cmd.size = length;
  1380. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1381. true : false;
  1382. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1383. true : false;
  1384. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1385. true : false;
  1386. }
  1387. kickoff:
  1388. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1389. error:
  1390. if (buffer)
  1391. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1392. return rc;
  1393. }
  1394. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *rx_cmd, u32 size)
  1395. {
  1396. int rc = 0;
  1397. const struct mipi_dsi_msg *rx_msg = &rx_cmd->msg;
  1398. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1399. u16 dflags = rx_msg->flags;
  1400. struct dsi_cmd_desc cmd= {
  1401. .msg.channel = rx_msg->channel,
  1402. .msg.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1403. .msg.tx_len = 2,
  1404. .msg.tx_buf = tx,
  1405. .msg.flags = rx_msg->flags,
  1406. };
  1407. /* remove last message flag to batch max packet cmd to read command */
  1408. dflags &= ~BIT(3);
  1409. cmd.msg.flags = dflags;
  1410. cmd.ctrl_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1411. rc = dsi_message_tx(dsi_ctrl, &cmd);
  1412. if (rc)
  1413. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1414. rc);
  1415. return rc;
  1416. }
  1417. /* Helper functions to support DCS read operation */
  1418. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1419. unsigned char *buff)
  1420. {
  1421. u8 *data = msg->rx_buf;
  1422. int read_len = 1;
  1423. if (!data)
  1424. return 0;
  1425. /* remove dcs type */
  1426. if (msg->rx_len >= 1)
  1427. data[0] = buff[1];
  1428. else
  1429. read_len = 0;
  1430. return read_len;
  1431. }
  1432. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1433. unsigned char *buff)
  1434. {
  1435. u8 *data = msg->rx_buf;
  1436. int read_len = 2;
  1437. if (!data)
  1438. return 0;
  1439. /* remove dcs type */
  1440. if (msg->rx_len >= 2) {
  1441. data[0] = buff[1];
  1442. data[1] = buff[2];
  1443. } else {
  1444. read_len = 0;
  1445. }
  1446. return read_len;
  1447. }
  1448. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1449. unsigned char *buff)
  1450. {
  1451. if (!msg->rx_buf)
  1452. return 0;
  1453. /* remove dcs type */
  1454. if (msg->rx_buf && msg->rx_len)
  1455. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1456. return msg->rx_len;
  1457. }
  1458. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1459. {
  1460. int rc = 0;
  1461. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1462. u32 current_read_len = 0, total_bytes_read = 0;
  1463. bool short_resp = false;
  1464. bool read_done = false;
  1465. u32 dlen, diff, rlen;
  1466. unsigned char *buff;
  1467. char cmd;
  1468. const struct mipi_dsi_msg *msg;
  1469. if (!cmd_desc) {
  1470. DSI_CTRL_ERR(dsi_ctrl, "Invalid command\n");
  1471. rc = -EINVAL;
  1472. goto error;
  1473. }
  1474. msg = &cmd_desc->msg;
  1475. rlen = msg->rx_len;
  1476. if (msg->rx_len <= 2) {
  1477. short_resp = true;
  1478. rd_pkt_size = msg->rx_len;
  1479. total_read_len = 4;
  1480. } else {
  1481. short_resp = false;
  1482. current_read_len = 10;
  1483. if (msg->rx_len < current_read_len)
  1484. rd_pkt_size = msg->rx_len;
  1485. else
  1486. rd_pkt_size = current_read_len;
  1487. total_read_len = current_read_len + 6;
  1488. }
  1489. buff = msg->rx_buf;
  1490. while (!read_done) {
  1491. rc = dsi_set_max_return_size(dsi_ctrl, cmd_desc, rd_pkt_size);
  1492. if (rc) {
  1493. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1494. rc);
  1495. goto error;
  1496. }
  1497. /* clear RDBK_DATA registers before proceeding */
  1498. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1499. rc = dsi_message_tx(dsi_ctrl, cmd_desc);
  1500. if (rc) {
  1501. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1502. rc);
  1503. goto error;
  1504. }
  1505. /*
  1506. * wait before reading rdbk_data register, if any delay is
  1507. * required after sending the read command.
  1508. */
  1509. if (cmd_desc->post_wait_ms)
  1510. usleep_range(cmd_desc->post_wait_ms * 1000,
  1511. ((cmd_desc->post_wait_ms * 1000) + 10));
  1512. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1513. buff, total_bytes_read,
  1514. total_read_len, rd_pkt_size,
  1515. &hw_read_cnt);
  1516. if (!dlen)
  1517. goto error;
  1518. if (short_resp)
  1519. break;
  1520. if (rlen <= current_read_len) {
  1521. diff = current_read_len - rlen;
  1522. read_done = true;
  1523. } else {
  1524. diff = 0;
  1525. rlen -= current_read_len;
  1526. }
  1527. dlen -= 2; /* 2 bytes of CRC */
  1528. dlen -= diff;
  1529. buff += dlen;
  1530. total_bytes_read += dlen;
  1531. if (!read_done) {
  1532. current_read_len = 14; /* Not first read */
  1533. if (rlen < current_read_len)
  1534. rd_pkt_size += rlen;
  1535. else
  1536. rd_pkt_size += current_read_len;
  1537. }
  1538. }
  1539. if (hw_read_cnt < 16 && !short_resp)
  1540. buff = msg->rx_buf + (16 - hw_read_cnt);
  1541. else
  1542. buff = msg->rx_buf;
  1543. /* parse the data read from panel */
  1544. cmd = buff[0];
  1545. switch (cmd) {
  1546. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1547. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1548. rc = 0;
  1549. break;
  1550. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1551. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1552. rc = dsi_parse_short_read1_resp(msg, buff);
  1553. break;
  1554. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1555. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1556. rc = dsi_parse_short_read2_resp(msg, buff);
  1557. break;
  1558. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1559. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1560. rc = dsi_parse_long_read_resp(msg, buff);
  1561. break;
  1562. default:
  1563. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1564. rc = 0;
  1565. }
  1566. error:
  1567. return rc;
  1568. }
  1569. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1570. {
  1571. int rc = 0;
  1572. u32 lanes = 0;
  1573. u32 ulps_lanes;
  1574. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1575. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1576. if (rc) {
  1577. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1578. return rc;
  1579. }
  1580. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1581. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1582. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1583. return 0;
  1584. }
  1585. lanes |= DSI_CLOCK_LANE;
  1586. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1587. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1588. if ((lanes & ulps_lanes) != lanes) {
  1589. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1590. lanes, ulps_lanes);
  1591. rc = -EIO;
  1592. }
  1593. return rc;
  1594. }
  1595. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1596. {
  1597. int rc = 0;
  1598. u32 ulps_lanes, lanes = 0;
  1599. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1600. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1601. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1602. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1603. return 0;
  1604. }
  1605. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1606. lanes |= DSI_CLOCK_LANE;
  1607. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1608. if ((lanes & ulps_lanes) != lanes)
  1609. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1610. lanes &= ulps_lanes;
  1611. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1612. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1613. if (ulps_lanes & lanes) {
  1614. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1615. ulps_lanes);
  1616. rc = -EIO;
  1617. }
  1618. return rc;
  1619. }
  1620. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1621. {
  1622. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1623. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1624. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1625. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1626. 0xFF00A0);
  1627. else
  1628. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1629. 0xFF00E0);
  1630. }
  1631. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1632. {
  1633. int rc = 0;
  1634. bool splash_enabled = false;
  1635. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1636. if (!splash_enabled) {
  1637. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1638. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1639. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1640. }
  1641. return rc;
  1642. }
  1643. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1644. {
  1645. struct msm_gem_address_space *aspace = NULL;
  1646. if (dsi_ctrl->tx_cmd_buf) {
  1647. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1648. MSM_SMMU_DOMAIN_UNSECURE);
  1649. if (!aspace) {
  1650. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1651. return -ENOMEM;
  1652. }
  1653. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1654. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1655. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1656. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1657. dsi_ctrl->tx_cmd_buf = NULL;
  1658. }
  1659. return 0;
  1660. }
  1661. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1662. {
  1663. int rc = 0;
  1664. u64 iova = 0;
  1665. struct msm_gem_address_space *aspace = NULL;
  1666. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1667. if (!aspace) {
  1668. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1669. return -ENOMEM;
  1670. }
  1671. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1672. SZ_4K,
  1673. MSM_BO_UNCACHED);
  1674. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1675. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1676. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1677. dsi_ctrl->tx_cmd_buf = NULL;
  1678. goto error;
  1679. }
  1680. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1681. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1682. if (rc) {
  1683. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1684. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1685. goto error;
  1686. }
  1687. if (iova & 0x07) {
  1688. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1689. rc = -ENOTSUPP;
  1690. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1691. goto error;
  1692. }
  1693. error:
  1694. return rc;
  1695. }
  1696. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1697. bool enable, bool ulps_enabled)
  1698. {
  1699. u32 lanes = 0;
  1700. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1701. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1702. lanes |= DSI_CLOCK_LANE;
  1703. if (enable)
  1704. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1705. lanes, ulps_enabled);
  1706. else
  1707. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1708. lanes, ulps_enabled);
  1709. return 0;
  1710. }
  1711. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1712. struct device_node *of_node)
  1713. {
  1714. u32 index = 0, frame_threshold_time_us = 0;
  1715. int rc = 0;
  1716. if (!dsi_ctrl || !of_node) {
  1717. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1718. dsi_ctrl != NULL, of_node != NULL);
  1719. return -EINVAL;
  1720. }
  1721. rc = of_property_read_u32(of_node, "cell-index", &index);
  1722. if (rc) {
  1723. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1724. index = 0;
  1725. }
  1726. dsi_ctrl->cell_index = index;
  1727. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1728. if (!dsi_ctrl->name)
  1729. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1730. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1731. "qcom,dsi-phy-isolation-enabled");
  1732. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1733. "qcom,null-insertion-enabled");
  1734. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1735. "qcom,split-link-supported");
  1736. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1737. &frame_threshold_time_us);
  1738. if (rc) {
  1739. DSI_CTRL_DEBUG(dsi_ctrl,
  1740. "frame-threshold-time not specified, defaulting\n");
  1741. frame_threshold_time_us = 2666;
  1742. }
  1743. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1744. return 0;
  1745. }
  1746. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1747. {
  1748. struct dsi_ctrl *dsi_ctrl;
  1749. struct dsi_ctrl_list_item *item;
  1750. const struct of_device_id *id;
  1751. enum dsi_ctrl_version version;
  1752. int rc = 0;
  1753. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1754. if (!id)
  1755. return -ENODEV;
  1756. version = *(enum dsi_ctrl_version *)id->data;
  1757. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1758. if (!item)
  1759. return -ENOMEM;
  1760. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1761. if (!dsi_ctrl)
  1762. return -ENOMEM;
  1763. dsi_ctrl->version = version;
  1764. dsi_ctrl->irq_info.irq_num = -1;
  1765. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1766. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1767. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1768. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1769. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1770. if (rc) {
  1771. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1772. goto fail;
  1773. }
  1774. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1775. if (rc) {
  1776. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1777. rc);
  1778. goto fail;
  1779. }
  1780. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1781. if (rc) {
  1782. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1783. rc);
  1784. goto fail;
  1785. }
  1786. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1787. if (rc) {
  1788. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1789. rc);
  1790. goto fail_supplies;
  1791. }
  1792. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1793. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1794. dsi_ctrl->null_insertion_enabled);
  1795. if (rc) {
  1796. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1797. dsi_ctrl->version);
  1798. goto fail_clks;
  1799. }
  1800. item->ctrl = dsi_ctrl;
  1801. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1802. mutex_lock(&dsi_ctrl_list_lock);
  1803. list_add(&item->list, &dsi_ctrl_list);
  1804. mutex_unlock(&dsi_ctrl_list_lock);
  1805. mutex_init(&dsi_ctrl->ctrl_lock);
  1806. dsi_ctrl->secure_mode = false;
  1807. dsi_ctrl->pdev = pdev;
  1808. platform_set_drvdata(pdev, dsi_ctrl);
  1809. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1810. return 0;
  1811. fail_clks:
  1812. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1813. fail_supplies:
  1814. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1815. fail:
  1816. return rc;
  1817. }
  1818. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1819. {
  1820. int rc = 0;
  1821. struct dsi_ctrl *dsi_ctrl;
  1822. struct list_head *pos, *tmp;
  1823. dsi_ctrl = platform_get_drvdata(pdev);
  1824. mutex_lock(&dsi_ctrl_list_lock);
  1825. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1826. struct dsi_ctrl_list_item *n = list_entry(pos,
  1827. struct dsi_ctrl_list_item,
  1828. list);
  1829. if (n->ctrl == dsi_ctrl) {
  1830. list_del(&n->list);
  1831. break;
  1832. }
  1833. }
  1834. mutex_unlock(&dsi_ctrl_list_lock);
  1835. mutex_lock(&dsi_ctrl->ctrl_lock);
  1836. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1837. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1838. if (rc)
  1839. DSI_CTRL_ERR(dsi_ctrl,
  1840. "failed to deinitialize voltage supplies, rc=%d\n",
  1841. rc);
  1842. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1843. if (rc)
  1844. DSI_CTRL_ERR(dsi_ctrl,
  1845. "failed to deinitialize clocks, rc=%d\n", rc);
  1846. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1847. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1848. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1849. devm_kfree(&pdev->dev, dsi_ctrl);
  1850. platform_set_drvdata(pdev, NULL);
  1851. return 0;
  1852. }
  1853. static struct platform_driver dsi_ctrl_driver = {
  1854. .probe = dsi_ctrl_dev_probe,
  1855. .remove = dsi_ctrl_dev_remove,
  1856. .driver = {
  1857. .name = "drm_dsi_ctrl",
  1858. .of_match_table = msm_dsi_of_match,
  1859. .suppress_bind_attrs = true,
  1860. },
  1861. };
  1862. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1863. {
  1864. int rc = 0;
  1865. struct dsi_ctrl_list_item *dsi_ctrl;
  1866. mutex_lock(&dsi_ctrl_list_lock);
  1867. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1868. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1869. if (rc) {
  1870. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1871. "failed to get io mem, rc = %d\n", rc);
  1872. return rc;
  1873. }
  1874. }
  1875. mutex_unlock(&dsi_ctrl_list_lock);
  1876. return rc;
  1877. }
  1878. /**
  1879. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1880. * @of_node: of_node of the DSI controller.
  1881. *
  1882. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1883. * is incremented to one and all subsequent gets will fail until the original
  1884. * clients calls a put.
  1885. *
  1886. * Return: DSI Controller handle.
  1887. */
  1888. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1889. {
  1890. struct list_head *pos, *tmp;
  1891. struct dsi_ctrl *ctrl = NULL;
  1892. mutex_lock(&dsi_ctrl_list_lock);
  1893. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1894. struct dsi_ctrl_list_item *n;
  1895. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1896. if (n->ctrl->pdev->dev.of_node == of_node) {
  1897. ctrl = n->ctrl;
  1898. break;
  1899. }
  1900. }
  1901. mutex_unlock(&dsi_ctrl_list_lock);
  1902. if (!ctrl) {
  1903. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1904. -EPROBE_DEFER);
  1905. ctrl = ERR_PTR(-EPROBE_DEFER);
  1906. return ctrl;
  1907. }
  1908. mutex_lock(&ctrl->ctrl_lock);
  1909. if (ctrl->refcount == 1) {
  1910. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1911. mutex_unlock(&ctrl->ctrl_lock);
  1912. ctrl = ERR_PTR(-EBUSY);
  1913. return ctrl;
  1914. }
  1915. ctrl->refcount++;
  1916. mutex_unlock(&ctrl->ctrl_lock);
  1917. return ctrl;
  1918. }
  1919. /**
  1920. * dsi_ctrl_put() - releases a dsi controller handle.
  1921. * @dsi_ctrl: DSI controller handle.
  1922. *
  1923. * Releases the DSI controller. Driver will clean up all resources and puts back
  1924. * the DSI controller into reset state.
  1925. */
  1926. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1927. {
  1928. mutex_lock(&dsi_ctrl->ctrl_lock);
  1929. if (dsi_ctrl->refcount == 0)
  1930. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1931. else
  1932. dsi_ctrl->refcount--;
  1933. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1934. }
  1935. /**
  1936. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1937. * @dsi_ctrl: DSI controller handle.
  1938. * @parent: Parent directory for debug fs.
  1939. *
  1940. * Initializes DSI controller driver. Driver should be initialized after
  1941. * dsi_ctrl_get() succeeds.
  1942. *
  1943. * Return: error code.
  1944. */
  1945. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1946. {
  1947. int rc = 0;
  1948. if (!dsi_ctrl) {
  1949. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1950. return -EINVAL;
  1951. }
  1952. mutex_lock(&dsi_ctrl->ctrl_lock);
  1953. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1954. if (rc) {
  1955. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1956. rc);
  1957. goto error;
  1958. }
  1959. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1960. if (rc) {
  1961. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1962. goto error;
  1963. }
  1964. error:
  1965. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1966. return rc;
  1967. }
  1968. /**
  1969. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1970. * @dsi_ctrl: DSI controller handle.
  1971. *
  1972. * Releases all resources acquired by dsi_ctrl_drv_init().
  1973. *
  1974. * Return: error code.
  1975. */
  1976. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1977. {
  1978. int rc = 0;
  1979. if (!dsi_ctrl) {
  1980. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1981. return -EINVAL;
  1982. }
  1983. mutex_lock(&dsi_ctrl->ctrl_lock);
  1984. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1985. if (rc)
  1986. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1987. rc);
  1988. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1989. if (rc)
  1990. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1991. rc);
  1992. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1993. return rc;
  1994. }
  1995. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1996. struct clk_ctrl_cb *clk_cb)
  1997. {
  1998. if (!dsi_ctrl || !clk_cb) {
  1999. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2000. return -EINVAL;
  2001. }
  2002. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2003. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2004. return 0;
  2005. }
  2006. /**
  2007. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2008. * @dsi_ctrl: DSI controller handle.
  2009. *
  2010. * Performs a PHY software reset on the DSI controller. Reset should be done
  2011. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2012. * not enabled.
  2013. *
  2014. * This function will fail if driver is in any other state.
  2015. *
  2016. * Return: error code.
  2017. */
  2018. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2019. {
  2020. int rc = 0;
  2021. if (!dsi_ctrl) {
  2022. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2023. return -EINVAL;
  2024. }
  2025. mutex_lock(&dsi_ctrl->ctrl_lock);
  2026. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2027. if (rc) {
  2028. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2029. rc);
  2030. goto error;
  2031. }
  2032. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2033. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2034. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2035. error:
  2036. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2037. return rc;
  2038. }
  2039. /**
  2040. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2041. * @dsi_ctrl: DSI controller handle.
  2042. * @timing: New DSI timing info
  2043. *
  2044. * Updates host timing values to conduct a seamless transition to new timing
  2045. * For example, to update the porch values in a dynamic fps switch.
  2046. *
  2047. * Return: error code.
  2048. */
  2049. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2050. struct dsi_mode_info *timing)
  2051. {
  2052. struct dsi_mode_info *host_mode;
  2053. int rc = 0;
  2054. if (!dsi_ctrl || !timing) {
  2055. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2056. return -EINVAL;
  2057. }
  2058. mutex_lock(&dsi_ctrl->ctrl_lock);
  2059. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2060. DSI_CTRL_ENGINE_ON);
  2061. if (rc) {
  2062. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2063. rc);
  2064. goto exit;
  2065. }
  2066. host_mode = &dsi_ctrl->host_config.video_timing;
  2067. memcpy(host_mode, timing, sizeof(*host_mode));
  2068. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2069. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2070. exit:
  2071. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2072. return rc;
  2073. }
  2074. /**
  2075. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2076. * @dsi_ctrl: DSI controller handle.
  2077. * @enable: Enable/disable Timing DB register
  2078. *
  2079. * Update timing db register value during dfps usecases
  2080. *
  2081. * Return: error code.
  2082. */
  2083. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2084. bool enable)
  2085. {
  2086. int rc = 0;
  2087. if (!dsi_ctrl) {
  2088. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2089. return -EINVAL;
  2090. }
  2091. mutex_lock(&dsi_ctrl->ctrl_lock);
  2092. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2093. DSI_CTRL_ENGINE_ON);
  2094. if (rc) {
  2095. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2096. rc);
  2097. goto exit;
  2098. }
  2099. /*
  2100. * Add HW recommended delay for dfps feature.
  2101. * When prefetch is enabled, MDSS HW works on 2 vsync
  2102. * boundaries i.e. mdp_vsync and panel_vsync.
  2103. * In the current implementation we are only waiting
  2104. * for mdp_vsync. We need to make sure that interface
  2105. * flush is after panel_vsync. So, added the recommended
  2106. * delays after dfps update.
  2107. */
  2108. usleep_range(2000, 2010);
  2109. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2110. exit:
  2111. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2112. return rc;
  2113. }
  2114. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2115. {
  2116. int rc = 0;
  2117. if (!dsi_ctrl) {
  2118. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2119. return -EINVAL;
  2120. }
  2121. mutex_lock(&dsi_ctrl->ctrl_lock);
  2122. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2123. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2124. &dsi_ctrl->host_config.common_config,
  2125. &dsi_ctrl->host_config.u.cmd_engine);
  2126. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2127. &dsi_ctrl->host_config.video_timing,
  2128. &dsi_ctrl->host_config.common_config,
  2129. 0x0,
  2130. &dsi_ctrl->roi);
  2131. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2132. } else {
  2133. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2134. &dsi_ctrl->host_config.common_config,
  2135. &dsi_ctrl->host_config.u.video_engine);
  2136. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2137. &dsi_ctrl->host_config.video_timing);
  2138. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2139. }
  2140. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2141. return rc;
  2142. }
  2143. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2144. {
  2145. int rc = 0;
  2146. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2147. if (rc)
  2148. return -EINVAL;
  2149. mutex_lock(&dsi_ctrl->ctrl_lock);
  2150. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2151. &dsi_ctrl->host_config.lane_map);
  2152. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2153. &dsi_ctrl->host_config.common_config);
  2154. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2155. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2156. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2157. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2158. return rc;
  2159. }
  2160. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2161. bool *changed)
  2162. {
  2163. int rc = 0;
  2164. if (!dsi_ctrl || !roi || !changed) {
  2165. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2166. return -EINVAL;
  2167. }
  2168. mutex_lock(&dsi_ctrl->ctrl_lock);
  2169. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2170. dsi_ctrl->modeupdated) {
  2171. *changed = true;
  2172. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2173. dsi_ctrl->modeupdated = false;
  2174. } else
  2175. *changed = false;
  2176. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2177. return rc;
  2178. }
  2179. /**
  2180. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2181. * @dsi_ctrl: DSI controller handle.
  2182. * @enable: Enable/disable DSI PHY clk gating
  2183. * @clk_selection: clock to enable/disable clock gating
  2184. *
  2185. * Return: error code.
  2186. */
  2187. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2188. enum dsi_clk_gate_type clk_selection)
  2189. {
  2190. if (!dsi_ctrl) {
  2191. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2192. return -EINVAL;
  2193. }
  2194. if (dsi_ctrl->hw.ops.config_clk_gating)
  2195. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2196. clk_selection);
  2197. return 0;
  2198. }
  2199. /**
  2200. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2201. * to DSI PHY hardware.
  2202. * @dsi_ctrl: DSI controller handle.
  2203. * @enable: Mask/unmask the PHY reset signal.
  2204. *
  2205. * Return: error code.
  2206. */
  2207. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2208. {
  2209. if (!dsi_ctrl) {
  2210. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2211. return -EINVAL;
  2212. }
  2213. if (dsi_ctrl->hw.ops.phy_reset_config)
  2214. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2215. return 0;
  2216. }
  2217. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2218. struct dsi_ctrl *dsi_ctrl)
  2219. {
  2220. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2221. const unsigned int interrupt_threshold = 15;
  2222. unsigned long jiffies_now = jiffies;
  2223. if (!dsi_ctrl) {
  2224. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2225. return false;
  2226. }
  2227. if (dsi_ctrl->jiffies_start == 0)
  2228. dsi_ctrl->jiffies_start = jiffies;
  2229. dsi_ctrl->error_interrupt_count++;
  2230. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2231. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2232. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2233. dsi_ctrl->error_interrupt_count,
  2234. interrupt_threshold);
  2235. return true;
  2236. }
  2237. } else {
  2238. dsi_ctrl->jiffies_start = jiffies;
  2239. dsi_ctrl->error_interrupt_count = 1;
  2240. }
  2241. return false;
  2242. }
  2243. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2244. unsigned long error)
  2245. {
  2246. struct dsi_event_cb_info cb_info;
  2247. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2248. /* disable error interrupts */
  2249. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2250. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2251. /* clear error interrupts first */
  2252. if (dsi_ctrl->hw.ops.clear_error_status)
  2253. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2254. error);
  2255. /* DTLN PHY error */
  2256. if (error & 0x3000E00)
  2257. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2258. error);
  2259. /* ignore TX timeout if blpp_lp11 is disabled */
  2260. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2261. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2262. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2263. error &= ~DSI_HS_TX_TIMEOUT;
  2264. /* TX timeout error */
  2265. if (error & 0xE0) {
  2266. if (error & 0xA0) {
  2267. if (cb_info.event_cb) {
  2268. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2269. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2270. cb_info.event_idx,
  2271. dsi_ctrl->cell_index,
  2272. 0, 0, 0, 0);
  2273. }
  2274. }
  2275. }
  2276. /* DSI FIFO OVERFLOW error */
  2277. if (error & 0xF0000) {
  2278. u32 mask = 0;
  2279. if (dsi_ctrl->hw.ops.get_error_mask)
  2280. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2281. /* no need to report FIFO overflow if already masked */
  2282. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2283. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2284. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2285. cb_info.event_idx,
  2286. dsi_ctrl->cell_index,
  2287. 0, 0, 0, 0);
  2288. }
  2289. }
  2290. /* DSI FIFO UNDERFLOW error */
  2291. if (error & 0xF00000) {
  2292. if (cb_info.event_cb) {
  2293. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2294. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2295. cb_info.event_idx,
  2296. dsi_ctrl->cell_index,
  2297. 0, 0, 0, 0);
  2298. }
  2299. }
  2300. /* DSI PLL UNLOCK error */
  2301. if (error & BIT(8))
  2302. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2303. /* ACK error */
  2304. if (error & 0xF)
  2305. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2306. /*
  2307. * DSI Phy can go into bad state during ESD influence. This can
  2308. * manifest as various types of spurious error interrupts on
  2309. * DSI controller. This check will allow us to handle afore mentioned
  2310. * case and prevent us from re enabling interrupts until a full ESD
  2311. * recovery is completed.
  2312. */
  2313. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2314. dsi_ctrl->esd_check_underway) {
  2315. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2316. return;
  2317. }
  2318. /* enable back DSI interrupts */
  2319. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2320. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2321. }
  2322. /**
  2323. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2324. * @irq: Incoming IRQ number
  2325. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2326. * Returns: IRQ_HANDLED if no further action required
  2327. */
  2328. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2329. {
  2330. struct dsi_ctrl *dsi_ctrl;
  2331. struct dsi_event_cb_info cb_info;
  2332. unsigned long flags;
  2333. uint32_t status = 0x0, i;
  2334. uint64_t errors = 0x0;
  2335. if (!ptr)
  2336. return IRQ_NONE;
  2337. dsi_ctrl = ptr;
  2338. /* check status interrupts */
  2339. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2340. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2341. /* check error interrupts */
  2342. if (dsi_ctrl->hw.ops.get_error_status)
  2343. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2344. /* clear interrupts */
  2345. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2346. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2347. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2348. /* handle DSI error recovery */
  2349. if (status & DSI_ERROR)
  2350. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2351. if (status & DSI_CMD_MODE_DMA_DONE) {
  2352. if (dsi_ctrl->enable_cmd_dma_stats) {
  2353. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2354. dsi_ctrl->cmd_mode);
  2355. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2356. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2357. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2358. dsi_ctrl->cmd_success_line,
  2359. dsi_ctrl->cmd_success_frame);
  2360. }
  2361. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2362. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2363. DSI_SINT_CMD_MODE_DMA_DONE);
  2364. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2365. }
  2366. if (status & DSI_CMD_FRAME_DONE) {
  2367. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2368. DSI_SINT_CMD_FRAME_DONE);
  2369. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2370. }
  2371. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2372. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2373. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2374. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2375. }
  2376. if (status & DSI_BTA_DONE) {
  2377. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2378. DSI_DLN1_HS_FIFO_OVERFLOW |
  2379. DSI_DLN2_HS_FIFO_OVERFLOW |
  2380. DSI_DLN3_HS_FIFO_OVERFLOW);
  2381. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2382. DSI_SINT_BTA_DONE);
  2383. complete_all(&dsi_ctrl->irq_info.bta_done);
  2384. if (dsi_ctrl->hw.ops.clear_error_status)
  2385. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2386. fifo_overflow_mask);
  2387. }
  2388. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2389. if (status & 0x1) {
  2390. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2391. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2392. spin_unlock_irqrestore(
  2393. &dsi_ctrl->irq_info.irq_lock, flags);
  2394. if (cb_info.event_cb)
  2395. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2396. cb_info.event_idx,
  2397. dsi_ctrl->cell_index,
  2398. irq, 0, 0, 0);
  2399. }
  2400. status >>= 1;
  2401. }
  2402. return IRQ_HANDLED;
  2403. }
  2404. /**
  2405. * _dsi_ctrl_setup_isr - register ISR handler
  2406. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2407. * Returns: Zero on success
  2408. */
  2409. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2410. {
  2411. int irq_num, rc;
  2412. if (!dsi_ctrl)
  2413. return -EINVAL;
  2414. if (dsi_ctrl->irq_info.irq_num != -1)
  2415. return 0;
  2416. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2417. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2418. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2419. init_completion(&dsi_ctrl->irq_info.bta_done);
  2420. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2421. if (irq_num < 0) {
  2422. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2423. irq_num);
  2424. rc = irq_num;
  2425. } else {
  2426. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2427. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2428. if (rc) {
  2429. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2430. rc);
  2431. } else {
  2432. dsi_ctrl->irq_info.irq_num = irq_num;
  2433. disable_irq_nosync(irq_num);
  2434. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2435. }
  2436. }
  2437. return rc;
  2438. }
  2439. /**
  2440. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2441. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2442. */
  2443. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2444. {
  2445. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2446. return;
  2447. if (dsi_ctrl->irq_info.irq_num != -1) {
  2448. devm_free_irq(&dsi_ctrl->pdev->dev,
  2449. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2450. dsi_ctrl->irq_info.irq_num = -1;
  2451. }
  2452. }
  2453. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2454. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2455. {
  2456. unsigned long flags;
  2457. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2458. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2459. return;
  2460. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2461. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2462. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2463. /* enable irq on first request */
  2464. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2465. enable_irq(dsi_ctrl->irq_info.irq_num);
  2466. /* update hardware mask */
  2467. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2468. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2469. dsi_ctrl->irq_info.irq_stat_mask);
  2470. }
  2471. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2472. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2473. dsi_ctrl->irq_info.irq_stat_mask);
  2474. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2475. if (event_info)
  2476. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2477. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2478. }
  2479. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2480. uint32_t intr_idx)
  2481. {
  2482. unsigned long flags;
  2483. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2484. return;
  2485. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2486. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2487. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2488. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2489. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2490. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2491. dsi_ctrl->irq_info.irq_stat_mask);
  2492. /* don't need irq if no lines are enabled */
  2493. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2494. dsi_ctrl->irq_info.irq_num != -1)
  2495. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2496. }
  2497. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2498. }
  2499. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2500. {
  2501. if (!dsi_ctrl) {
  2502. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2503. return -EINVAL;
  2504. }
  2505. if (dsi_ctrl->hw.ops.host_setup)
  2506. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2507. &dsi_ctrl->host_config.common_config);
  2508. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2509. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2510. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2511. &dsi_ctrl->host_config.common_config,
  2512. &dsi_ctrl->host_config.u.cmd_engine);
  2513. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2514. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2515. &dsi_ctrl->host_config.video_timing,
  2516. &dsi_ctrl->host_config.common_config,
  2517. 0x0, NULL);
  2518. } else {
  2519. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2520. return -EINVAL;
  2521. }
  2522. return 0;
  2523. }
  2524. /**
  2525. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2526. * @dsi_ctrl: DSI controller handle.
  2527. * @op: ctrl driver ops
  2528. * @enable: boolean signifying host state.
  2529. *
  2530. * Update the host status only while exiting from ulps during suspend state.
  2531. *
  2532. * Return: error code.
  2533. */
  2534. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2535. enum dsi_ctrl_driver_ops op, bool enable)
  2536. {
  2537. int rc = 0;
  2538. u32 state = enable ? 0x1 : 0x0;
  2539. if (!dsi_ctrl)
  2540. return rc;
  2541. mutex_lock(&dsi_ctrl->ctrl_lock);
  2542. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2543. if (rc) {
  2544. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2545. rc);
  2546. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2547. return rc;
  2548. }
  2549. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2550. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2551. return rc;
  2552. }
  2553. /**
  2554. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2555. * @dsi_ctrl: DSI controller handle.
  2556. * @skip_op: Boolean to indicate few operations can be skipped.
  2557. * Set during the cont-splash or trusted-vm enable case.
  2558. *
  2559. * Initializes DSI controller hardware with host configuration provided by
  2560. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2561. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2562. * performed.
  2563. *
  2564. * Return: error code.
  2565. */
  2566. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2567. {
  2568. int rc = 0;
  2569. if (!dsi_ctrl) {
  2570. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2571. return -EINVAL;
  2572. }
  2573. mutex_lock(&dsi_ctrl->ctrl_lock);
  2574. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2575. if (rc) {
  2576. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2577. rc);
  2578. goto error;
  2579. }
  2580. /*
  2581. * For continuous splash/trusted vm usecases we omit hw operations
  2582. * as bootloader/primary vm takes care of them respectively
  2583. */
  2584. if (!skip_op) {
  2585. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2586. &dsi_ctrl->host_config.lane_map);
  2587. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2588. &dsi_ctrl->host_config.common_config);
  2589. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2590. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2591. &dsi_ctrl->host_config.common_config,
  2592. &dsi_ctrl->host_config.u.cmd_engine);
  2593. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2594. &dsi_ctrl->host_config.video_timing,
  2595. &dsi_ctrl->host_config.common_config,
  2596. 0x0,
  2597. NULL);
  2598. } else {
  2599. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2600. &dsi_ctrl->host_config.common_config,
  2601. &dsi_ctrl->host_config.u.video_engine);
  2602. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2603. &dsi_ctrl->host_config.video_timing);
  2604. }
  2605. }
  2606. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2607. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2608. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2609. skip_op);
  2610. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2611. error:
  2612. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2613. return rc;
  2614. }
  2615. /**
  2616. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2617. * @dsi_ctrl: DSI controller handle.
  2618. * @enable: variable to control register/deregister isr
  2619. */
  2620. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2621. {
  2622. if (!dsi_ctrl)
  2623. return;
  2624. mutex_lock(&dsi_ctrl->ctrl_lock);
  2625. if (enable)
  2626. _dsi_ctrl_setup_isr(dsi_ctrl);
  2627. else
  2628. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2629. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2630. }
  2631. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2632. {
  2633. if (!dsi_ctrl)
  2634. return;
  2635. mutex_lock(&dsi_ctrl->ctrl_lock);
  2636. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2637. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2638. }
  2639. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2640. {
  2641. if (!dsi_ctrl)
  2642. return;
  2643. mutex_lock(&dsi_ctrl->ctrl_lock);
  2644. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2645. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2646. }
  2647. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2648. {
  2649. if (!dsi_ctrl)
  2650. return -EINVAL;
  2651. mutex_lock(&dsi_ctrl->ctrl_lock);
  2652. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2653. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2654. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2655. return 0;
  2656. }
  2657. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2658. {
  2659. int rc = 0;
  2660. if (!dsi_ctrl)
  2661. return -EINVAL;
  2662. mutex_lock(&dsi_ctrl->ctrl_lock);
  2663. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2664. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2665. return rc;
  2666. }
  2667. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2668. {
  2669. int rc = 0;
  2670. if (!dsi_ctrl)
  2671. return -EINVAL;
  2672. mutex_lock(&dsi_ctrl->ctrl_lock);
  2673. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2674. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2675. return rc;
  2676. }
  2677. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2678. {
  2679. int rc = 0;
  2680. if (!dsi_ctrl)
  2681. return -EINVAL;
  2682. mutex_lock(&dsi_ctrl->ctrl_lock);
  2683. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2684. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2685. return rc;
  2686. }
  2687. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2688. {
  2689. if (!dsi_ctrl)
  2690. return -EINVAL;
  2691. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2692. mutex_lock(&dsi_ctrl->ctrl_lock);
  2693. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2694. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2695. }
  2696. return 0;
  2697. }
  2698. /**
  2699. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2700. * @dsi_ctrl: DSI controller handle.
  2701. *
  2702. * De-initializes DSI controller hardware. It can be performed only during
  2703. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2704. *
  2705. * Return: error code.
  2706. */
  2707. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2708. {
  2709. int rc = 0;
  2710. if (!dsi_ctrl) {
  2711. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2712. return -EINVAL;
  2713. }
  2714. mutex_lock(&dsi_ctrl->ctrl_lock);
  2715. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2716. if (rc) {
  2717. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2718. rc);
  2719. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2720. rc);
  2721. goto error;
  2722. }
  2723. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2724. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2725. error:
  2726. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2727. return rc;
  2728. }
  2729. /**
  2730. * dsi_ctrl_update_host_config() - update dsi host configuration
  2731. * @dsi_ctrl: DSI controller handle.
  2732. * @config: DSI host configuration.
  2733. * @flags: dsi_mode_flags modifying the behavior
  2734. *
  2735. * Updates driver with new Host configuration to use for host initialization.
  2736. * This function call will only update the software context. The stored
  2737. * configuration information will be used when the host is initialized.
  2738. *
  2739. * Return: error code.
  2740. */
  2741. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2742. struct dsi_host_config *config,
  2743. struct dsi_display_mode *mode, int flags,
  2744. void *clk_handle)
  2745. {
  2746. int rc = 0;
  2747. if (!ctrl || !config) {
  2748. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2749. return -EINVAL;
  2750. }
  2751. mutex_lock(&ctrl->ctrl_lock);
  2752. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2753. if (rc) {
  2754. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2755. goto error;
  2756. }
  2757. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2758. DSI_MODE_FLAG_DYN_CLK))) {
  2759. /*
  2760. * for dynamic clk switch case link frequence would
  2761. * be updated dsi_display_dynamic_clk_switch().
  2762. */
  2763. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2764. mode);
  2765. if (rc) {
  2766. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2767. rc);
  2768. goto error;
  2769. }
  2770. }
  2771. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2772. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2773. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2774. ctrl->horiz_index;
  2775. ctrl->mode_bounds.y = 0;
  2776. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2777. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2778. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2779. ctrl->modeupdated = true;
  2780. ctrl->roi.x = 0;
  2781. error:
  2782. mutex_unlock(&ctrl->ctrl_lock);
  2783. return rc;
  2784. }
  2785. /**
  2786. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2787. * @dsi_ctrl: DSI controller handle.
  2788. * @timing: Pointer to timing data.
  2789. *
  2790. * Driver will validate if the timing configuration is supported on the
  2791. * controller hardware.
  2792. *
  2793. * Return: error code if timing is not supported.
  2794. */
  2795. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2796. struct dsi_mode_info *mode)
  2797. {
  2798. int rc = 0;
  2799. if (!dsi_ctrl || !mode) {
  2800. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2801. return -EINVAL;
  2802. }
  2803. return rc;
  2804. }
  2805. /**
  2806. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2807. * @dsi_ctrl: DSI controller handle.
  2808. * @cmd: Command description to transfer on DSI link.
  2809. *
  2810. * Command transfer can be done only when command engine is enabled. The
  2811. * transfer API will block until either the command transfer finishes or
  2812. * the timeout value is reached. If the trigger is deferred, it will return
  2813. * without triggering the transfer. Command parameters are programmed to
  2814. * hardware.
  2815. *
  2816. * Return: error code.
  2817. */
  2818. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd)
  2819. {
  2820. int rc = 0;
  2821. if (!dsi_ctrl || !cmd) {
  2822. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2823. return -EINVAL;
  2824. }
  2825. mutex_lock(&dsi_ctrl->ctrl_lock);
  2826. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2827. if (rc) {
  2828. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2829. rc);
  2830. goto error;
  2831. }
  2832. if (cmd->ctrl_flags & DSI_CTRL_CMD_READ) {
  2833. rc = dsi_message_rx(dsi_ctrl, cmd);
  2834. if (rc <= 0)
  2835. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2836. rc);
  2837. } else {
  2838. rc = dsi_message_tx(dsi_ctrl, cmd);
  2839. if (rc)
  2840. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2841. rc);
  2842. }
  2843. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2844. error:
  2845. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2846. return rc;
  2847. }
  2848. /**
  2849. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2850. * @dsi_ctrl: DSI controller handle.
  2851. * @enable: variable to control masking/unmasking.
  2852. */
  2853. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2854. {
  2855. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2856. dsi_hw_ops = dsi_ctrl->hw.ops;
  2857. if (enable) {
  2858. if (dsi_hw_ops.mask_error_intr)
  2859. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2860. BIT(DSI_FIFO_OVERFLOW), true);
  2861. } else {
  2862. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2863. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2864. BIT(DSI_FIFO_OVERFLOW), false);
  2865. }
  2866. }
  2867. /**
  2868. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2869. * @dsi_ctrl: DSI controller handle.
  2870. * @flags: Modifiers.
  2871. *
  2872. * Return: error code.
  2873. */
  2874. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2875. {
  2876. int rc = 0;
  2877. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2878. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2879. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2880. struct dsi_mode_info *timing;
  2881. unsigned long flag;
  2882. if (!dsi_ctrl) {
  2883. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2884. return -EINVAL;
  2885. }
  2886. dsi_hw_ops = dsi_ctrl->hw.ops;
  2887. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2888. /* Dont trigger the command if this is not the last ocmmand */
  2889. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2890. return rc;
  2891. mutex_lock(&dsi_ctrl->ctrl_lock);
  2892. timing = &(dsi_ctrl->host_config.video_timing);
  2893. if (timing &&
  2894. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2895. v_total = timing->v_sync_width + timing->v_back_porch +
  2896. timing->v_front_porch + timing->v_active;
  2897. fps = timing->refresh_rate;
  2898. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2899. line_time = (1000000 / fps) / v_total;
  2900. latency_by_line = CEIL(mem_latency_us, line_time);
  2901. }
  2902. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2903. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2904. if (dsi_ctrl->enable_cmd_dma_stats) {
  2905. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2906. dsi_ctrl->cmd_mode);
  2907. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2908. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2909. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2910. dsi_ctrl->cmd_trigger_line,
  2911. dsi_ctrl->cmd_trigger_frame);
  2912. }
  2913. }
  2914. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2915. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2916. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2917. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2918. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2919. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2920. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2921. /* trigger command */
  2922. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  2923. dsi_hw_ops.schedule_dma_cmd &&
  2924. (dsi_ctrl->current_state.vid_engine_state ==
  2925. DSI_CTRL_ENGINE_ON)) {
  2926. /*
  2927. * This change reads the video line count from
  2928. * MDP_INTF_LINE_COUNT register and checks whether
  2929. * DMA trigger happens close to the schedule line.
  2930. * If it is not close to the schedule line, then DMA
  2931. * command transfer is triggered.
  2932. */
  2933. while (1) {
  2934. local_irq_save(flag);
  2935. cur_line =
  2936. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2937. dsi_ctrl->cmd_mode);
  2938. if (cur_line <
  2939. (schedule_line - latency_by_line) ||
  2940. cur_line > (schedule_line + 1)) {
  2941. dsi_hw_ops.trigger_command_dma(
  2942. &dsi_ctrl->hw);
  2943. local_irq_restore(flag);
  2944. break;
  2945. }
  2946. local_irq_restore(flag);
  2947. udelay(1000);
  2948. }
  2949. } else
  2950. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2951. if (dsi_ctrl->enable_cmd_dma_stats) {
  2952. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2953. dsi_ctrl->cmd_mode);
  2954. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2955. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2956. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2957. dsi_ctrl->cmd_trigger_line,
  2958. dsi_ctrl->cmd_trigger_frame);
  2959. }
  2960. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2961. dsi_ctrl->dma_wait_queued = true;
  2962. queue_work(dsi_ctrl->dma_cmd_workq,
  2963. &dsi_ctrl->dma_cmd_wait);
  2964. } else {
  2965. dsi_ctrl->dma_wait_queued = false;
  2966. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2967. }
  2968. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2969. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2970. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2971. dsi_ctrl->cmd_len = 0;
  2972. }
  2973. }
  2974. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2975. return rc;
  2976. }
  2977. /**
  2978. * dsi_ctrl_cache_misr - Cache frame MISR value
  2979. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2980. */
  2981. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2982. {
  2983. u32 misr;
  2984. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2985. return;
  2986. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2987. dsi_ctrl->host_config.panel_mode);
  2988. if (misr)
  2989. dsi_ctrl->misr_cache = misr;
  2990. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2991. }
  2992. /**
  2993. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2994. * @dsi_ctrl: DSI controller handle.
  2995. * @state: Controller initialization state
  2996. *
  2997. * Return: error code.
  2998. */
  2999. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  3000. bool *state)
  3001. {
  3002. if (!dsi_ctrl || !state) {
  3003. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3004. return -EINVAL;
  3005. }
  3006. mutex_lock(&dsi_ctrl->ctrl_lock);
  3007. *state = dsi_ctrl->current_state.host_initialized;
  3008. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3009. return 0;
  3010. }
  3011. /**
  3012. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3013. * @dsi_ctrl: DSI controller handle.
  3014. * @state: Power state.
  3015. *
  3016. * Set power state for DSI controller. Power state can be changed only when
  3017. * Controller, Video and Command engines are turned off.
  3018. *
  3019. * Return: error code.
  3020. */
  3021. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3022. enum dsi_power_state state)
  3023. {
  3024. int rc = 0;
  3025. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3026. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3027. return -EINVAL;
  3028. }
  3029. mutex_lock(&dsi_ctrl->ctrl_lock);
  3030. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3031. state);
  3032. if (rc) {
  3033. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3034. rc);
  3035. goto error;
  3036. }
  3037. if (state == DSI_CTRL_POWER_VREG_ON) {
  3038. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3039. if (rc) {
  3040. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3041. rc);
  3042. goto error;
  3043. }
  3044. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3045. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3046. if (rc) {
  3047. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3048. rc);
  3049. goto error;
  3050. }
  3051. }
  3052. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3053. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3054. error:
  3055. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3056. return rc;
  3057. }
  3058. /**
  3059. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3060. * @dsi_ctrl: DSI controller handle.
  3061. * @on: enable/disable test pattern.
  3062. *
  3063. * Test pattern can be enabled only after Video engine (for video mode panels)
  3064. * or command engine (for cmd mode panels) is enabled.
  3065. *
  3066. * Return: error code.
  3067. */
  3068. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3069. {
  3070. int rc = 0;
  3071. if (!dsi_ctrl) {
  3072. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3073. return -EINVAL;
  3074. }
  3075. mutex_lock(&dsi_ctrl->ctrl_lock);
  3076. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3077. if (rc) {
  3078. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3079. rc);
  3080. goto error;
  3081. }
  3082. if (on) {
  3083. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3084. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3085. DSI_TEST_PATTERN_INC,
  3086. 0xFFFF);
  3087. } else {
  3088. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3089. &dsi_ctrl->hw,
  3090. DSI_TEST_PATTERN_INC,
  3091. 0xFFFF,
  3092. 0x0);
  3093. }
  3094. }
  3095. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3096. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3097. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3098. error:
  3099. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3100. return rc;
  3101. }
  3102. /**
  3103. * dsi_ctrl_set_host_engine_state() - set host engine state
  3104. * @dsi_ctrl: DSI Controller handle.
  3105. * @state: Engine state.
  3106. * @skip_op: Boolean to indicate few operations can be skipped.
  3107. * Set during the cont-splash or trusted-vm enable case.
  3108. *
  3109. * Host engine state can be modified only when DSI controller power state is
  3110. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3111. *
  3112. * Return: error code.
  3113. */
  3114. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3115. enum dsi_engine_state state, bool skip_op)
  3116. {
  3117. int rc = 0;
  3118. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3119. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3120. return -EINVAL;
  3121. }
  3122. mutex_lock(&dsi_ctrl->ctrl_lock);
  3123. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3124. if (rc) {
  3125. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3126. rc);
  3127. goto error;
  3128. }
  3129. if (!skip_op) {
  3130. if (state == DSI_CTRL_ENGINE_ON)
  3131. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3132. else
  3133. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3134. }
  3135. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3136. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3137. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3138. error:
  3139. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3140. return rc;
  3141. }
  3142. /**
  3143. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3144. * @dsi_ctrl: DSI Controller handle.
  3145. * @state: Engine state.
  3146. * @skip_op: Boolean to indicate few operations can be skipped.
  3147. * Set during the cont-splash or trusted-vm enable case.
  3148. *
  3149. * Command engine state can be modified only when DSI controller power state is
  3150. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3151. *
  3152. * Return: error code.
  3153. */
  3154. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3155. enum dsi_engine_state state, bool skip_op)
  3156. {
  3157. int rc = 0;
  3158. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3159. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3160. return -EINVAL;
  3161. }
  3162. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3163. if (rc) {
  3164. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3165. rc);
  3166. goto error;
  3167. }
  3168. if (!skip_op) {
  3169. if (state == DSI_CTRL_ENGINE_ON)
  3170. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3171. else
  3172. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3173. }
  3174. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3175. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3176. state, skip_op);
  3177. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3178. error:
  3179. return rc;
  3180. }
  3181. /**
  3182. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3183. * @dsi_ctrl: DSI Controller handle.
  3184. * @state: Engine state.
  3185. * @skip_op: Boolean to indicate few operations can be skipped.
  3186. * Set during the cont-splash or trusted-vm enable case.
  3187. *
  3188. * Video engine state can be modified only when DSI controller power state is
  3189. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3190. *
  3191. * Return: error code.
  3192. */
  3193. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3194. enum dsi_engine_state state, bool skip_op)
  3195. {
  3196. int rc = 0;
  3197. bool on;
  3198. bool vid_eng_busy;
  3199. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3200. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3201. return -EINVAL;
  3202. }
  3203. mutex_lock(&dsi_ctrl->ctrl_lock);
  3204. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3205. if (rc) {
  3206. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3207. rc);
  3208. goto error;
  3209. }
  3210. if (!skip_op) {
  3211. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3212. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3213. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3214. /*
  3215. * During ESD check failure, DSI video engine can get stuck
  3216. * sending data from display engine. In use cases where GDSC
  3217. * toggle does not happen like DP MST connected or secure video
  3218. * playback, display does not recover back after ESD failure.
  3219. * Perform a reset if video engine is stuck.
  3220. */
  3221. if (!on && (dsi_ctrl->version < DSI_CTRL_VERSION_1_3 ||
  3222. vid_eng_busy))
  3223. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3224. }
  3225. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3226. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3227. state, skip_op);
  3228. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3229. error:
  3230. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3231. return rc;
  3232. }
  3233. /**
  3234. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3235. * @dsi_ctrl: DSI controller handle.
  3236. * @enable: enable/disable ULPS.
  3237. *
  3238. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3239. *
  3240. * Return: error code.
  3241. */
  3242. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3243. {
  3244. int rc = 0;
  3245. if (!dsi_ctrl) {
  3246. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3247. return -EINVAL;
  3248. }
  3249. mutex_lock(&dsi_ctrl->ctrl_lock);
  3250. if (enable)
  3251. rc = dsi_enable_ulps(dsi_ctrl);
  3252. else
  3253. rc = dsi_disable_ulps(dsi_ctrl);
  3254. if (rc) {
  3255. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3256. enable, rc);
  3257. goto error;
  3258. }
  3259. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3260. error:
  3261. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3262. return rc;
  3263. }
  3264. /**
  3265. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3266. * @dsi_ctrl: DSI controller handle.
  3267. * @enable: enable/disable clamping.
  3268. *
  3269. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3270. *
  3271. * Return: error code.
  3272. */
  3273. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3274. bool enable, bool ulps_enabled)
  3275. {
  3276. int rc = 0;
  3277. if (!dsi_ctrl) {
  3278. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3279. return -EINVAL;
  3280. }
  3281. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3282. !dsi_ctrl->hw.ops.clamp_disable) {
  3283. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3284. return 0;
  3285. }
  3286. mutex_lock(&dsi_ctrl->ctrl_lock);
  3287. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3288. if (rc) {
  3289. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3290. goto error;
  3291. }
  3292. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3293. error:
  3294. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3295. return rc;
  3296. }
  3297. /**
  3298. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3299. * @dsi_ctrl: DSI controller handle.
  3300. * @source_clks: Source clocks for DSI link clocks.
  3301. *
  3302. * Clock source should be changed while link clocks are disabled.
  3303. *
  3304. * Return: error code.
  3305. */
  3306. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3307. struct dsi_clk_link_set *source_clks)
  3308. {
  3309. int rc = 0;
  3310. if (!dsi_ctrl || !source_clks) {
  3311. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3312. return -EINVAL;
  3313. }
  3314. mutex_lock(&dsi_ctrl->ctrl_lock);
  3315. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3316. if (rc) {
  3317. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3318. rc);
  3319. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3320. &dsi_ctrl->clk_info.rcg_clks);
  3321. goto error;
  3322. }
  3323. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3324. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3325. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3326. error:
  3327. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3328. return rc;
  3329. }
  3330. /**
  3331. * dsi_ctrl_setup_misr() - Setup frame MISR
  3332. * @dsi_ctrl: DSI controller handle.
  3333. * @enable: enable/disable MISR.
  3334. * @frame_count: Number of frames to accumulate MISR.
  3335. *
  3336. * Return: error code.
  3337. */
  3338. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3339. bool enable,
  3340. u32 frame_count)
  3341. {
  3342. if (!dsi_ctrl) {
  3343. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3344. return -EINVAL;
  3345. }
  3346. if (!dsi_ctrl->hw.ops.setup_misr)
  3347. return 0;
  3348. mutex_lock(&dsi_ctrl->ctrl_lock);
  3349. dsi_ctrl->misr_enable = enable;
  3350. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3351. dsi_ctrl->host_config.panel_mode,
  3352. enable, frame_count);
  3353. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3354. return 0;
  3355. }
  3356. /**
  3357. * dsi_ctrl_collect_misr() - Read frame MISR
  3358. * @dsi_ctrl: DSI controller handle.
  3359. *
  3360. * Return: MISR value.
  3361. */
  3362. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3363. {
  3364. u32 misr;
  3365. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3366. return 0;
  3367. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3368. dsi_ctrl->host_config.panel_mode);
  3369. if (!misr)
  3370. misr = dsi_ctrl->misr_cache;
  3371. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3372. dsi_ctrl->misr_cache, misr);
  3373. return misr;
  3374. }
  3375. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3376. bool mask_enable)
  3377. {
  3378. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3379. || !dsi_ctrl->hw.ops.clear_error_status) {
  3380. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3381. return;
  3382. }
  3383. /*
  3384. * Mask DSI error status interrupts and clear error status
  3385. * register
  3386. */
  3387. mutex_lock(&dsi_ctrl->ctrl_lock);
  3388. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3389. /*
  3390. * The behavior of mask_enable is different in ctrl register
  3391. * and mask register and hence mask_enable is manipulated for
  3392. * selective error interrupt masking vs total error interrupt
  3393. * masking.
  3394. */
  3395. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3396. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3397. DSI_ERROR_INTERRUPT_COUNT);
  3398. } else {
  3399. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3400. mask_enable);
  3401. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3402. DSI_ERROR_INTERRUPT_COUNT);
  3403. }
  3404. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3405. }
  3406. /**
  3407. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3408. * interrupts at any time.
  3409. * @dsi_ctrl: DSI controller handle.
  3410. * @enable: variable to enable/disable irq
  3411. */
  3412. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3413. {
  3414. if (!dsi_ctrl)
  3415. return;
  3416. mutex_lock(&dsi_ctrl->ctrl_lock);
  3417. if (enable)
  3418. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3419. DSI_SINT_ERROR, NULL);
  3420. else
  3421. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3422. DSI_SINT_ERROR);
  3423. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3424. }
  3425. /**
  3426. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3427. * done interrupt.
  3428. * @dsi_ctrl: DSI controller handle.
  3429. */
  3430. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3431. {
  3432. int rc = 0;
  3433. if (!ctrl)
  3434. return 0;
  3435. mutex_lock(&ctrl->ctrl_lock);
  3436. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3437. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3438. mutex_unlock(&ctrl->ctrl_lock);
  3439. return rc;
  3440. }
  3441. /**
  3442. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3443. */
  3444. void dsi_ctrl_drv_register(void)
  3445. {
  3446. platform_driver_register(&dsi_ctrl_driver);
  3447. }
  3448. /**
  3449. * dsi_ctrl_drv_unregister() - unregister platform driver
  3450. */
  3451. void dsi_ctrl_drv_unregister(void)
  3452. {
  3453. platform_driver_unregister(&dsi_ctrl_driver);
  3454. }