hal_rx.h 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  30. #ifndef RX_DATA_BUFFER_SIZE
  31. #define RX_DATA_BUFFER_SIZE 2048
  32. #endif
  33. #ifndef RX_MONITOR_BUFFER_SIZE
  34. #define RX_MONITOR_BUFFER_SIZE 2048
  35. #endif
  36. /* MONITOR STATUS BUFFER SIZE = 1408 data bytes, buffer allocation of 2k bytes
  37. * including buffer reservation, buffer alignment and skb shared info size.
  38. */
  39. #define RX_MON_STATUS_BASE_BUF_SIZE 2048
  40. #define RX_MON_STATUS_BUF_ALIGN 128
  41. #define RX_MON_STATUS_BUF_RESERVATION 128
  42. #define RX_MON_STATUS_BUF_SIZE (RX_MON_STATUS_BASE_BUF_SIZE - \
  43. (RX_MON_STATUS_BUF_RESERVATION + \
  44. RX_MON_STATUS_BUF_ALIGN + QDF_SHINFO_SIZE))
  45. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  46. #define HAL_RX_NON_QOS_TID 16
  47. enum {
  48. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  49. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  50. HAL_HW_RX_DECAP_FORMAT_ETH2,
  51. HAL_HW_RX_DECAP_FORMAT_8023,
  52. };
  53. /**
  54. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  55. *
  56. * @reo_psh_rsn: REO push reason
  57. * @reo_err_code: REO Error code
  58. * @rxdma_psh_rsn: RXDMA push reason
  59. * @rxdma_err_code: RXDMA Error code
  60. * @reserved_1: Reserved bits
  61. * @wbm_err_src: WBM error source
  62. * @pool_id: pool ID, indicates which rxdma pool
  63. * @reserved_2: Reserved bits
  64. */
  65. struct hal_wbm_err_desc_info {
  66. uint16_t reo_psh_rsn:2,
  67. reo_err_code:5,
  68. rxdma_psh_rsn:2,
  69. rxdma_err_code:5,
  70. reserved_1:2;
  71. uint8_t wbm_err_src:3,
  72. pool_id:2,
  73. msdu_continued:1,
  74. reserved_2:2;
  75. };
  76. /**
  77. * hal_rx_mon_dest_buf_info: Structure to hold rx mon dest buffer info
  78. * @first_buffer: First buffer of MSDU
  79. * @last_buffer: Last buffer of MSDU
  80. * @is_decap_raw: Is RAW Frame
  81. * @reserved_1: Reserved
  82. *
  83. * MSDU with continuation:
  84. * -----------------------------------------------------------
  85. * | first_buffer:1 | first_buffer: 0 | ... | first_buffer: 0 |
  86. * | last_buffer :0 | last_buffer : 0 | ... | last_buffer : 0 |
  87. * | is_decap_raw:1/0 | Same as earlier | Same as earlier|
  88. * -----------------------------------------------------------
  89. *
  90. * Single buffer MSDU:
  91. * ------------------
  92. * | first_buffer:1 |
  93. * | last_buffer :1 |
  94. * | is_decap_raw:1/0 |
  95. * ------------------
  96. */
  97. struct hal_rx_mon_dest_buf_info {
  98. uint8_t first_buffer:1,
  99. last_buffer:1,
  100. is_decap_raw:1,
  101. reserved_1:5;
  102. };
  103. /**
  104. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  105. *
  106. * @l3_hdr_pad: l3 header padding
  107. * @reserved: Reserved bits
  108. * @sa_sw_peer_id: sa sw peer id
  109. * @sa_idx: sa index
  110. * @da_idx: da index
  111. */
  112. struct hal_rx_msdu_metadata {
  113. uint32_t l3_hdr_pad:16,
  114. sa_sw_peer_id:16;
  115. uint32_t sa_idx:16,
  116. da_idx:16;
  117. };
  118. /**
  119. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  120. *
  121. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  122. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  123. */
  124. enum hal_reo_error_status {
  125. HAL_REO_ERROR_DETECTED = 0,
  126. HAL_REO_ROUTING_INSTRUCTION = 1,
  127. };
  128. /**
  129. * @msdu_flags: [0] first_msdu_in_mpdu
  130. * [1] last_msdu_in_mpdu
  131. * [2] msdu_continuation - MSDU spread across buffers
  132. * [23] sa_is_valid - SA match in peer table
  133. * [24] sa_idx_timeout - Timeout while searching for SA match
  134. * [25] da_is_valid - Used to identtify intra-bss forwarding
  135. * [26] da_is_MCBC
  136. * [27] da_idx_timeout - Timeout while searching for DA match
  137. *
  138. */
  139. struct hal_rx_msdu_desc_info {
  140. uint32_t msdu_flags;
  141. uint16_t msdu_len; /* 14 bits for length */
  142. };
  143. /**
  144. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  145. *
  146. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  147. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  148. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  149. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  150. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  151. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  152. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  153. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  154. */
  155. enum hal_rx_msdu_desc_flags {
  156. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  157. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  158. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  159. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  160. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  161. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  162. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  163. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  164. };
  165. /*
  166. * @msdu_count: no. of msdus in the MPDU
  167. * @mpdu_seq: MPDU sequence number
  168. * @mpdu_flags [0] Fragment flag
  169. * [1] MPDU_retry_bit
  170. * [2] AMPDU flag
  171. * [3] raw_ampdu
  172. * @peer_meta_data: Upper bits containing peer id, vdev id
  173. */
  174. struct hal_rx_mpdu_desc_info {
  175. uint16_t msdu_count;
  176. uint16_t mpdu_seq; /* 12 bits for length */
  177. uint32_t mpdu_flags;
  178. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  179. };
  180. /**
  181. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  182. *
  183. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  184. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  185. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  186. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  187. */
  188. enum hal_rx_mpdu_desc_flags {
  189. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  190. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  191. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  192. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  193. };
  194. /**
  195. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  196. * BUFFER_ADDR_INFO structure
  197. *
  198. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  199. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  200. * descriptor list
  201. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  202. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  203. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  204. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  205. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  206. */
  207. enum hal_rx_ret_buf_manager {
  208. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  209. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  210. HAL_RX_BUF_RBM_FW_BM = 2,
  211. HAL_RX_BUF_RBM_SW0_BM = 3,
  212. HAL_RX_BUF_RBM_SW1_BM = 4,
  213. HAL_RX_BUF_RBM_SW2_BM = 5,
  214. HAL_RX_BUF_RBM_SW3_BM = 6,
  215. };
  216. /*
  217. * Given the offset of a field in bytes, returns uint8_t *
  218. */
  219. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  220. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  221. /*
  222. * Given the offset of a field in bytes, returns uint32_t *
  223. */
  224. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  225. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  226. #define _HAL_MS(_word, _mask, _shift) \
  227. (((_word) & (_mask)) >> (_shift))
  228. /*
  229. * macro to set the LSW of the nbuf data physical address
  230. * to the rxdma ring entry
  231. */
  232. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  233. ((*(((unsigned int *) buff_addr_info) + \
  234. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  235. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  236. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  237. /*
  238. * macro to set the LSB of MSW of the nbuf data physical address
  239. * to the rxdma ring entry
  240. */
  241. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  242. ((*(((unsigned int *) buff_addr_info) + \
  243. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  244. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  245. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  246. #define HAL_RX_COOKIE_INVALID_MASK 0x80000000
  247. /*
  248. * macro to get the invalid bit for sw cookie
  249. */
  250. #define HAL_RX_BUF_COOKIE_INVALID_GET(buff_addr_info) \
  251. ((*(((unsigned int *)buff_addr_info) + \
  252. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  253. HAL_RX_COOKIE_INVALID_MASK)
  254. /*
  255. * macro to set the invalid bit for sw cookie
  256. */
  257. #define HAL_RX_BUF_COOKIE_INVALID_SET(buff_addr_info) \
  258. ((*(((unsigned int *)buff_addr_info) + \
  259. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  260. HAL_RX_COOKIE_INVALID_MASK)
  261. /*
  262. * macro to set the cookie into the rxdma ring entry
  263. */
  264. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  265. ((*(((unsigned int *) buff_addr_info) + \
  266. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  267. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  268. ((*(((unsigned int *) buff_addr_info) + \
  269. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  270. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  271. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  272. /*
  273. * macro to set the manager into the rxdma ring entry
  274. */
  275. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  276. ((*(((unsigned int *) buff_addr_info) + \
  277. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  278. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  279. ((*(((unsigned int *) buff_addr_info) + \
  280. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  281. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  282. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  283. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  284. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  285. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  286. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  287. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  288. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  289. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  290. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  291. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  292. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  293. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  294. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  295. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  296. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  297. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  298. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  300. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  301. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  302. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  303. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  304. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  305. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  306. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  307. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  308. #define HAL_RX_LINK_COOKIE_INVALID_MASK 0x40000000
  309. #define HAL_RX_BUF_LINK_COOKIE_INVALID_GET(buff_addr_info) \
  310. ((*(((unsigned int *)buff_addr_info) + \
  311. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  312. HAL_RX_LINK_COOKIE_INVALID_MASK)
  313. #define HAL_RX_BUF_LINK_COOKIE_INVALID_SET(buff_addr_info) \
  314. ((*(((unsigned int *)buff_addr_info) + \
  315. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  316. HAL_RX_LINK_COOKIE_INVALID_MASK)
  317. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(reo_desc) \
  318. (HAL_RX_BUF_LINK_COOKIE_INVALID_GET(& \
  319. (((struct reo_destination_ring *) \
  320. reo_desc)->buf_or_link_desc_addr_info)))
  321. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(reo_desc) \
  322. (HAL_RX_BUF_LINK_COOKIE_INVALID_SET(& \
  323. (((struct reo_destination_ring *) \
  324. reo_desc)->buf_or_link_desc_addr_info)))
  325. /* TODO: Convert the following structure fields accesseses to offsets */
  326. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  327. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  328. (((struct reo_destination_ring *) \
  329. reo_desc)->buf_or_link_desc_addr_info)))
  330. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  331. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  332. (((struct reo_destination_ring *) \
  333. reo_desc)->buf_or_link_desc_addr_info)))
  334. #define HAL_RX_REO_BUF_COOKIE_INVALID_GET(reo_desc) \
  335. (HAL_RX_BUF_COOKIE_INVALID_GET(& \
  336. (((struct reo_destination_ring *) \
  337. reo_desc)->buf_or_link_desc_addr_info)))
  338. #define HAL_RX_REO_BUF_COOKIE_INVALID_SET(reo_desc) \
  339. (HAL_RX_BUF_COOKIE_INVALID_SET(& \
  340. (((struct reo_destination_ring *) \
  341. reo_desc)->buf_or_link_desc_addr_info)))
  342. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  343. (HAL_RX_BUF_COOKIE_GET(& \
  344. (((struct reo_destination_ring *) \
  345. reo_desc)->buf_or_link_desc_addr_info)))
  346. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  347. ((mpdu_info_ptr \
  348. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  349. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  350. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  351. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  352. ((mpdu_info_ptr \
  353. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  354. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  355. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  356. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  357. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  358. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  359. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  360. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  361. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  362. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  363. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  364. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  365. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  366. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  367. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  368. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  369. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  370. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  371. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  372. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  373. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  374. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  375. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  376. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  377. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  378. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  379. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  380. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  381. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  382. /*
  383. * NOTE: None of the following _GET macros need a right
  384. * shift by the corresponding _LSB. This is because, they are
  385. * finally taken and "OR'ed" into a single word again.
  386. */
  387. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  388. ((*(((uint32_t *)msdu_info_ptr) + \
  389. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  390. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  391. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  392. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  393. ((*(((uint32_t *)msdu_info_ptr) + \
  394. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  395. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  396. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  397. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  398. ((*(((uint32_t *)msdu_info_ptr) + \
  399. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  400. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  401. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  402. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  403. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  404. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  405. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  406. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  407. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  408. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  409. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  410. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  411. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  412. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  413. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  414. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  415. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  416. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  417. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  418. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  419. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  420. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  421. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  422. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  423. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  424. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  425. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  426. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  427. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  428. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  429. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  430. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  431. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  432. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  433. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  434. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  435. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  436. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  437. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  438. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  439. #define HAL_RX_REO_MSDU_REO_DST_IND_GET(reo_desc) \
  440. (HAL_RX_MSDU_REO_DST_IND_GET(& \
  441. (((struct reo_destination_ring *) \
  442. reo_desc)->rx_msdu_desc_info_details)))
  443. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  444. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  445. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  446. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  447. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  448. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  449. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  450. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  451. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  452. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  453. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  454. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  455. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  456. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  457. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  458. (*(uint32_t *)(((uint8_t *)_ptr) + \
  459. _wrd ## _ ## _field ## _OFFSET) |= \
  460. ((_val << _wrd ## _ ## _field ## _LSB) & \
  461. _wrd ## _ ## _field ## _MASK))
  462. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  463. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  464. _field, _val)
  465. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  466. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  467. _field, _val)
  468. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  469. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  470. _field, _val)
  471. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  472. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  473. {
  474. struct reo_destination_ring *reo_dst_ring;
  475. uint32_t *mpdu_info;
  476. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  477. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  478. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  479. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  480. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  481. mpdu_desc_info->peer_meta_data =
  482. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  483. }
  484. /*
  485. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  486. * @ Specifically flags needed are:
  487. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  488. * @ msdu_continuation, sa_is_valid,
  489. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  490. * @ da_is_MCBC
  491. *
  492. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  493. * @ descriptor
  494. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  495. * @ Return: void
  496. */
  497. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  498. struct hal_rx_msdu_desc_info *msdu_desc_info)
  499. {
  500. struct reo_destination_ring *reo_dst_ring;
  501. uint32_t *msdu_info;
  502. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  503. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  504. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  505. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  506. }
  507. /*
  508. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  509. * rxdma ring entry.
  510. * @rxdma_entry: descriptor entry
  511. * @paddr: physical address of nbuf data pointer.
  512. * @cookie: SW cookie used as a index to SW rx desc.
  513. * @manager: who owns the nbuf (host, NSS, etc...).
  514. *
  515. */
  516. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  517. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  518. {
  519. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  520. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  521. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  522. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  523. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  524. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  525. }
  526. /*
  527. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  528. * pre-header.
  529. */
  530. /*
  531. * Every Rx packet starts at an offset from the top of the buffer.
  532. * If the host hasn't subscribed to any specific TLV, there is
  533. * still space reserved for the following TLV's from the start of
  534. * the buffer:
  535. * -- RX ATTENTION
  536. * -- RX MPDU START
  537. * -- RX MSDU START
  538. * -- RX MSDU END
  539. * -- RX MPDU END
  540. * -- RX PACKET HEADER (802.11)
  541. * If the host subscribes to any of the TLV's above, that TLV
  542. * if populated by the HW
  543. */
  544. #define NUM_DWORDS_TAG 1
  545. /* By default the packet header TLV is 128 bytes */
  546. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  547. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  548. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  549. #define RX_PKT_OFFSET_WORDS \
  550. ( \
  551. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  552. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  553. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  554. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  555. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  556. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  557. )
  558. #define RX_PKT_OFFSET_BYTES \
  559. (RX_PKT_OFFSET_WORDS << 2)
  560. #define RX_PKT_HDR_TLV_LEN 120
  561. /*
  562. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  563. */
  564. struct rx_attention_tlv {
  565. uint32_t tag;
  566. struct rx_attention rx_attn;
  567. };
  568. struct rx_mpdu_start_tlv {
  569. uint32_t tag;
  570. struct rx_mpdu_start rx_mpdu_start;
  571. };
  572. struct rx_msdu_start_tlv {
  573. uint32_t tag;
  574. struct rx_msdu_start rx_msdu_start;
  575. };
  576. struct rx_msdu_end_tlv {
  577. uint32_t tag;
  578. struct rx_msdu_end rx_msdu_end;
  579. };
  580. struct rx_mpdu_end_tlv {
  581. uint32_t tag;
  582. struct rx_mpdu_end rx_mpdu_end;
  583. };
  584. struct rx_pkt_hdr_tlv {
  585. uint32_t tag; /* 4 B */
  586. uint32_t phy_ppdu_id; /* 4 B */
  587. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  588. };
  589. #define RXDMA_OPTIMIZATION
  590. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  591. * buffers, monitor destination buffers and monitor descriptor buffers.
  592. */
  593. #ifdef RXDMA_OPTIMIZATION
  594. /*
  595. * The RX_PADDING_BYTES is required so that the TLV's don't
  596. * spread across the 128 byte boundary
  597. * RXDMA optimization requires:
  598. * 1) MSDU_END & ATTENTION TLV's follow in that order
  599. * 2) TLV's don't span across 128 byte lines
  600. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  601. */
  602. #define RX_PADDING0_BYTES 4
  603. #define RX_PADDING1_BYTES 16
  604. struct rx_pkt_tlvs {
  605. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  606. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  607. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  608. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  609. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  610. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  611. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  612. #ifndef NO_RX_PKT_HDR_TLV
  613. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  614. #endif
  615. };
  616. #else /* RXDMA_OPTIMIZATION */
  617. struct rx_pkt_tlvs {
  618. struct rx_attention_tlv attn_tlv;
  619. struct rx_mpdu_start_tlv mpdu_start_tlv;
  620. struct rx_msdu_start_tlv msdu_start_tlv;
  621. struct rx_msdu_end_tlv msdu_end_tlv;
  622. struct rx_mpdu_end_tlv mpdu_end_tlv;
  623. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  624. };
  625. #endif /* RXDMA_OPTIMIZATION */
  626. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  627. #ifdef RXDMA_OPTIMIZATION
  628. struct rx_mon_pkt_tlvs {
  629. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  630. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  631. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  632. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  633. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  634. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  635. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  636. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  637. };
  638. #else /* RXDMA_OPTIMIZATION */
  639. struct rx_mon_pkt_tlvs {
  640. struct rx_attention_tlv attn_tlv;
  641. struct rx_mpdu_start_tlv mpdu_start_tlv;
  642. struct rx_msdu_start_tlv msdu_start_tlv;
  643. struct rx_msdu_end_tlv msdu_end_tlv;
  644. struct rx_mpdu_end_tlv mpdu_end_tlv;
  645. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  646. };
  647. #endif
  648. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  649. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  650. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  651. #ifdef NO_RX_PKT_HDR_TLV
  652. static inline uint8_t
  653. *hal_rx_pkt_hdr_get(uint8_t *buf)
  654. {
  655. return buf + RX_PKT_TLVS_LEN;
  656. }
  657. #else
  658. static inline uint8_t
  659. *hal_rx_pkt_hdr_get(uint8_t *buf)
  660. {
  661. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  662. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  663. }
  664. #endif
  665. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  666. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  667. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  668. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  669. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  670. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  671. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  672. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  673. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  674. static inline uint8_t
  675. *hal_rx_padding0_get(uint8_t *buf)
  676. {
  677. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  678. return pkt_tlvs->rx_padding0;
  679. }
  680. /*
  681. * hal_rx_encryption_info_valid(): Returns encryption type.
  682. *
  683. * @hal_soc_hdl: hal soc handle
  684. * @buf: rx_tlv_hdr of the received packet
  685. *
  686. * Return: encryption type
  687. */
  688. static inline uint32_t
  689. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  690. {
  691. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  692. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  693. }
  694. /*
  695. * hal_rx_print_pn: Prints the PN of rx packet.
  696. * @hal_soc_hdl: hal soc handle
  697. * @buf: rx_tlv_hdr of the received packet
  698. *
  699. * Return: void
  700. */
  701. static inline void
  702. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  703. {
  704. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  705. hal_soc->ops->hal_rx_print_pn(buf);
  706. }
  707. /*
  708. * Get msdu_done bit from the RX_ATTENTION TLV
  709. */
  710. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  711. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  712. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  713. RX_ATTENTION_2_MSDU_DONE_MASK, \
  714. RX_ATTENTION_2_MSDU_DONE_LSB))
  715. static inline uint32_t
  716. hal_rx_attn_msdu_done_get(uint8_t *buf)
  717. {
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  720. uint32_t msdu_done;
  721. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  722. return msdu_done;
  723. }
  724. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  725. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  726. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  727. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  728. RX_ATTENTION_1_FIRST_MPDU_LSB))
  729. /*
  730. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  731. * @buf: pointer to rx_pkt_tlvs
  732. *
  733. * reutm: uint32_t(first_msdu)
  734. */
  735. static inline uint32_t
  736. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  737. {
  738. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  739. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  740. uint32_t first_mpdu;
  741. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  742. return first_mpdu;
  743. }
  744. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  745. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  746. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  747. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  748. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  749. /*
  750. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  751. * from rx attention
  752. * @buf: pointer to rx_pkt_tlvs
  753. *
  754. * Return: tcp_udp_cksum_fail
  755. */
  756. static inline bool
  757. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  758. {
  759. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  760. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  761. bool tcp_udp_cksum_fail;
  762. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  763. return tcp_udp_cksum_fail;
  764. }
  765. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  766. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  767. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  768. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  769. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  770. /*
  771. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  772. * from rx attention
  773. * @buf: pointer to rx_pkt_tlvs
  774. *
  775. * Return: ip_cksum_fail
  776. */
  777. static inline bool
  778. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  779. {
  780. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  781. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  782. bool ip_cksum_fail;
  783. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  784. return ip_cksum_fail;
  785. }
  786. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  787. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  788. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  789. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  790. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  791. /*
  792. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  793. * from rx attention
  794. * @buf: pointer to rx_pkt_tlvs
  795. *
  796. * Return: phy_ppdu_id
  797. */
  798. static inline uint16_t
  799. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  800. {
  801. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  802. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  803. uint16_t phy_ppdu_id;
  804. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  805. return phy_ppdu_id;
  806. }
  807. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  808. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  809. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  810. RX_ATTENTION_1_CCE_MATCH_MASK, \
  811. RX_ATTENTION_1_CCE_MATCH_LSB))
  812. /*
  813. * hal_rx_msdu_cce_match_get(): get CCE match bit
  814. * from rx attention
  815. * @buf: pointer to rx_pkt_tlvs
  816. * Return: CCE match value
  817. */
  818. static inline bool
  819. hal_rx_msdu_cce_match_get(uint8_t *buf)
  820. {
  821. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  822. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  823. bool cce_match_val;
  824. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  825. return cce_match_val;
  826. }
  827. /*
  828. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  829. */
  830. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  831. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  832. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  833. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  834. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  835. static inline uint32_t
  836. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  837. {
  838. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  839. struct rx_mpdu_start *mpdu_start =
  840. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  841. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  842. uint32_t peer_meta_data;
  843. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  844. return peer_meta_data;
  845. }
  846. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  847. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  848. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  849. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  850. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  851. /**
  852. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  853. * from rx mpdu info
  854. * @buf: pointer to rx_pkt_tlvs
  855. *
  856. * Return: ampdu flag
  857. */
  858. static inline bool
  859. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  860. {
  861. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  862. struct rx_mpdu_start *mpdu_start =
  863. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  864. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  865. bool ampdu_flag;
  866. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  867. return ampdu_flag;
  868. }
  869. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  870. ((*(((uint32_t *)_rx_mpdu_info) + \
  871. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  872. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  873. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  874. /*
  875. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  876. *
  877. * @ buf: rx_tlv_hdr of the received packet
  878. * @ peer_mdata: peer meta data to be set.
  879. * @ Return: void
  880. */
  881. static inline void
  882. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  883. {
  884. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  885. struct rx_mpdu_start *mpdu_start =
  886. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  887. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  888. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  889. }
  890. /**
  891. * LRO information needed from the TLVs
  892. */
  893. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  894. (_HAL_MS( \
  895. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  896. msdu_end_tlv.rx_msdu_end), \
  897. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  898. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  899. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  900. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  901. (_HAL_MS( \
  902. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  903. msdu_end_tlv.rx_msdu_end), \
  904. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  905. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  906. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  907. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  908. (_HAL_MS( \
  909. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  910. msdu_end_tlv.rx_msdu_end), \
  911. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  912. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  913. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  914. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  915. (_HAL_MS( \
  916. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  917. msdu_end_tlv.rx_msdu_end), \
  918. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  919. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  920. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  921. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  922. (_HAL_MS( \
  923. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  924. msdu_start_tlv.rx_msdu_start), \
  925. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  926. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  927. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  928. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  929. (_HAL_MS( \
  930. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  931. msdu_start_tlv.rx_msdu_start), \
  932. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  933. RX_MSDU_START_2_TCP_PROTO_MASK, \
  934. RX_MSDU_START_2_TCP_PROTO_LSB))
  935. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  936. (_HAL_MS( \
  937. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  938. msdu_start_tlv.rx_msdu_start), \
  939. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  940. RX_MSDU_START_2_UDP_PROTO_MASK, \
  941. RX_MSDU_START_2_UDP_PROTO_LSB))
  942. #define HAL_RX_TLV_GET_IPV6(buf) \
  943. (_HAL_MS( \
  944. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  945. msdu_start_tlv.rx_msdu_start), \
  946. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  947. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  948. RX_MSDU_START_2_IPV6_PROTO_LSB))
  949. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  950. (_HAL_MS( \
  951. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  952. msdu_start_tlv.rx_msdu_start), \
  953. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  954. RX_MSDU_START_1_L3_OFFSET_MASK, \
  955. RX_MSDU_START_1_L3_OFFSET_LSB))
  956. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  957. (_HAL_MS( \
  958. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  959. msdu_start_tlv.rx_msdu_start), \
  960. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  961. RX_MSDU_START_1_L4_OFFSET_MASK, \
  962. RX_MSDU_START_1_L4_OFFSET_LSB))
  963. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  964. (_HAL_MS( \
  965. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  966. msdu_start_tlv.rx_msdu_start), \
  967. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  968. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  969. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  970. /**
  971. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  972. * l3_header padding from rx_msdu_end TLV
  973. *
  974. * @buf: pointer to the start of RX PKT TLV headers
  975. * Return: number of l3 header padding bytes
  976. */
  977. static inline uint32_t
  978. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  979. uint8_t *buf)
  980. {
  981. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  982. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  983. }
  984. /**
  985. * hal_rx_msdu_end_sa_idx_get(): API to get the
  986. * sa_idx from rx_msdu_end TLV
  987. *
  988. * @ buf: pointer to the start of RX PKT TLV headers
  989. * Return: sa_idx (SA AST index)
  990. */
  991. static inline uint16_t
  992. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  993. uint8_t *buf)
  994. {
  995. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  996. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  997. }
  998. /**
  999. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  1000. * sa_is_valid bit from rx_msdu_end TLV
  1001. *
  1002. * @ buf: pointer to the start of RX PKT TLV headers
  1003. * Return: sa_is_valid bit
  1004. */
  1005. static inline uint8_t
  1006. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1007. uint8_t *buf)
  1008. {
  1009. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1010. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  1011. }
  1012. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  1013. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1014. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  1015. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  1016. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  1017. /**
  1018. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  1019. * from rx_msdu_start TLV
  1020. *
  1021. * @ buf: pointer to the start of RX PKT TLV headers
  1022. * Return: msdu length
  1023. */
  1024. static inline uint32_t
  1025. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  1026. {
  1027. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1028. struct rx_msdu_start *msdu_start =
  1029. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1030. uint32_t msdu_len;
  1031. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  1032. return msdu_len;
  1033. }
  1034. /**
  1035. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  1036. * from rx_msdu_start TLV
  1037. *
  1038. * @buf: pointer to the start of RX PKT TLV headers
  1039. * @len: msdu length
  1040. *
  1041. * Return: none
  1042. */
  1043. static inline void
  1044. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1045. {
  1046. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1047. struct rx_msdu_start *msdu_start =
  1048. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1049. void *wrd1;
  1050. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1051. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1052. *(uint32_t *)wrd1 |= len;
  1053. }
  1054. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1055. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1056. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1057. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1058. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1059. /*
  1060. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1061. * Interval from rx_msdu_start
  1062. *
  1063. * @buf: pointer to the start of RX PKT TLV header
  1064. * Return: uint32_t(bw)
  1065. */
  1066. static inline uint32_t
  1067. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1068. {
  1069. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1070. struct rx_msdu_start *msdu_start =
  1071. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1072. uint32_t bw;
  1073. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1074. return bw;
  1075. }
  1076. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1077. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1078. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1079. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1080. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1081. /**
  1082. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1083. * from rx_msdu_start TLV
  1084. *
  1085. * @ buf: pointer to the start of RX PKT TLV headers
  1086. * Return: toeplitz hash
  1087. */
  1088. static inline uint32_t
  1089. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_msdu_start *msdu_start =
  1093. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1094. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1095. }
  1096. /**
  1097. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1098. *
  1099. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1100. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1101. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1102. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1103. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1104. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1105. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1106. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1107. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1108. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1109. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1110. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1111. */
  1112. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1113. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1114. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1115. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1116. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1117. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1118. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1119. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1120. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1121. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1122. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1123. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1124. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1125. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1126. };
  1127. /**
  1128. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1129. * Retrieve qos control valid bit from the tlv.
  1130. * @hal_soc_hdl: hal_soc handle
  1131. * @buf: pointer to rx pkt TLV.
  1132. *
  1133. * Return: qos control value.
  1134. */
  1135. static inline uint32_t
  1136. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1137. hal_soc_handle_t hal_soc_hdl,
  1138. uint8_t *buf)
  1139. {
  1140. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1141. if ((!hal_soc) || (!hal_soc->ops)) {
  1142. hal_err("hal handle is NULL");
  1143. QDF_BUG(0);
  1144. return QDF_STATUS_E_INVAL;
  1145. }
  1146. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1147. return hal_soc->ops->
  1148. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1149. return QDF_STATUS_E_INVAL;
  1150. }
  1151. /**
  1152. * hal_rx_is_unicast: check packet is unicast frame or not.
  1153. * @hal_soc_hdl: hal_soc handle
  1154. * @buf: pointer to rx pkt TLV.
  1155. *
  1156. * Return: true on unicast.
  1157. */
  1158. static inline bool
  1159. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1160. {
  1161. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1162. return hal_soc->ops->hal_rx_is_unicast(buf);
  1163. }
  1164. /**
  1165. * hal_rx_tid_get: get tid based on qos control valid.
  1166. * @hal_soc_hdl: hal soc handle
  1167. * @buf: pointer to rx pkt TLV.
  1168. *
  1169. * Return: tid
  1170. */
  1171. static inline uint32_t
  1172. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1173. {
  1174. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1175. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1176. }
  1177. /**
  1178. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1179. * @hal_soc_hdl: hal soc handle
  1180. * @buf: pointer to rx pkt TLV.
  1181. *
  1182. * Return: sw peer_id
  1183. */
  1184. static inline uint32_t
  1185. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1186. uint8_t *buf)
  1187. {
  1188. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1189. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1190. }
  1191. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1192. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1193. RX_MSDU_START_5_SGI_OFFSET)), \
  1194. RX_MSDU_START_5_SGI_MASK, \
  1195. RX_MSDU_START_5_SGI_LSB))
  1196. /**
  1197. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1198. * Interval from rx_msdu_start TLV
  1199. *
  1200. * @buf: pointer to the start of RX PKT TLV headers
  1201. * Return: uint32_t(sgi)
  1202. */
  1203. static inline uint32_t
  1204. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1205. {
  1206. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1207. struct rx_msdu_start *msdu_start =
  1208. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1209. uint32_t sgi;
  1210. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1211. return sgi;
  1212. }
  1213. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1214. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1215. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1216. RX_MSDU_START_5_RATE_MCS_MASK, \
  1217. RX_MSDU_START_5_RATE_MCS_LSB))
  1218. /**
  1219. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1220. * from rx_msdu_start TLV
  1221. *
  1222. * @buf: pointer to the start of RX PKT TLV headers
  1223. * Return: uint32_t(rate_mcs)
  1224. */
  1225. static inline uint32_t
  1226. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1227. {
  1228. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1229. struct rx_msdu_start *msdu_start =
  1230. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1231. uint32_t rate_mcs;
  1232. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1233. return rate_mcs;
  1234. }
  1235. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1237. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1238. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1239. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1240. /*
  1241. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1242. * packet from rx_attention
  1243. *
  1244. * @buf: pointer to the start of RX PKT TLV header
  1245. * Return: uint32_t(decryt status)
  1246. */
  1247. static inline uint32_t
  1248. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1249. {
  1250. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1251. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1252. uint32_t is_decrypt = 0;
  1253. uint32_t decrypt_status;
  1254. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1255. if (!decrypt_status)
  1256. is_decrypt = 1;
  1257. return is_decrypt;
  1258. }
  1259. /*
  1260. * Get key index from RX_MSDU_END
  1261. */
  1262. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1263. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1264. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1265. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1266. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1267. /*
  1268. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1269. * from rx_msdu_end
  1270. *
  1271. * @buf: pointer to the start of RX PKT TLV header
  1272. * Return: uint32_t(key id)
  1273. */
  1274. static inline uint32_t
  1275. hal_rx_msdu_get_keyid(uint8_t *buf)
  1276. {
  1277. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1278. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1279. uint32_t keyid_octet;
  1280. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1281. return keyid_octet & 0x3;
  1282. }
  1283. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1284. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1285. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1286. RX_MSDU_START_5_USER_RSSI_MASK, \
  1287. RX_MSDU_START_5_USER_RSSI_LSB))
  1288. /*
  1289. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1290. * from rx_msdu_start
  1291. *
  1292. * @buf: pointer to the start of RX PKT TLV header
  1293. * Return: uint32_t(rssi)
  1294. */
  1295. static inline uint32_t
  1296. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1297. {
  1298. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1299. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1300. uint32_t rssi;
  1301. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1302. return rssi;
  1303. }
  1304. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1305. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1306. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1307. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1308. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1309. /*
  1310. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1311. * from rx_msdu_start
  1312. *
  1313. * @buf: pointer to the start of RX PKT TLV header
  1314. * Return: uint32_t(frequency)
  1315. */
  1316. static inline uint32_t
  1317. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1318. {
  1319. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1320. struct rx_msdu_start *msdu_start =
  1321. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1322. uint32_t freq;
  1323. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1324. return freq;
  1325. }
  1326. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1327. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1328. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1329. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1330. RX_MSDU_START_5_PKT_TYPE_LSB))
  1331. /*
  1332. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1333. * from rx_msdu_start
  1334. *
  1335. * @buf: pointer to the start of RX PKT TLV header
  1336. * Return: uint32_t(pkt type)
  1337. */
  1338. static inline uint32_t
  1339. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1340. {
  1341. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1342. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1343. uint32_t pkt_type;
  1344. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1345. return pkt_type;
  1346. }
  1347. /*
  1348. * hal_rx_mpdu_get_tods(): API to get the tods info
  1349. * from rx_mpdu_start
  1350. *
  1351. * @buf: pointer to the start of RX PKT TLV header
  1352. * Return: uint32_t(to_ds)
  1353. */
  1354. static inline uint32_t
  1355. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1356. {
  1357. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1358. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1359. }
  1360. /*
  1361. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1362. * from rx_mpdu_start
  1363. * @hal_soc_hdl: hal soc handle
  1364. * @buf: pointer to the start of RX PKT TLV header
  1365. *
  1366. * Return: uint32_t(fr_ds)
  1367. */
  1368. static inline uint32_t
  1369. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1370. {
  1371. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1372. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1373. }
  1374. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1375. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1376. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1377. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1378. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1379. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1380. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1381. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1382. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1383. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1384. /*
  1385. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1386. * @hal_soc_hdl: hal soc handle
  1387. * @buf: pointer to the start of RX PKT TLV headera
  1388. * @mac_addr: pointer to mac address
  1389. *
  1390. * Return: success/failure
  1391. */
  1392. static inline
  1393. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1394. uint8_t *buf, uint8_t *mac_addr)
  1395. {
  1396. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1397. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1398. }
  1399. /*
  1400. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1401. * in the packet
  1402. * @hal_soc_hdl: hal soc handle
  1403. * @buf: pointer to the start of RX PKT TLV header
  1404. * @mac_addr: pointer to mac address
  1405. *
  1406. * Return: success/failure
  1407. */
  1408. static inline
  1409. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1410. uint8_t *buf, uint8_t *mac_addr)
  1411. {
  1412. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1413. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1414. }
  1415. /*
  1416. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1417. * in the packet
  1418. * @hal_soc_hdl: hal soc handle
  1419. * @buf: pointer to the start of RX PKT TLV header
  1420. * @mac_addr: pointer to mac address
  1421. *
  1422. * Return: success/failure
  1423. */
  1424. static inline
  1425. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1426. uint8_t *buf, uint8_t *mac_addr)
  1427. {
  1428. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1429. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1430. }
  1431. /*
  1432. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1433. * in the packet
  1434. * @hal_soc_hdl: hal_soc handle
  1435. * @buf: pointer to the start of RX PKT TLV header
  1436. * @mac_addr: pointer to mac address
  1437. * Return: success/failure
  1438. */
  1439. static inline
  1440. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1441. uint8_t *buf, uint8_t *mac_addr)
  1442. {
  1443. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1444. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1445. }
  1446. /**
  1447. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1448. * from rx_msdu_end TLV
  1449. *
  1450. * @ buf: pointer to the start of RX PKT TLV headers
  1451. * Return: da index
  1452. */
  1453. static inline uint16_t
  1454. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1455. {
  1456. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1457. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1458. }
  1459. /**
  1460. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1461. * from rx_msdu_end TLV
  1462. * @hal_soc_hdl: hal soc handle
  1463. * @ buf: pointer to the start of RX PKT TLV headers
  1464. *
  1465. * Return: da_is_valid
  1466. */
  1467. static inline uint8_t
  1468. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1469. uint8_t *buf)
  1470. {
  1471. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1472. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1473. }
  1474. /**
  1475. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1476. * from rx_msdu_end TLV
  1477. *
  1478. * @buf: pointer to the start of RX PKT TLV headers
  1479. *
  1480. * Return: da_is_mcbc
  1481. */
  1482. static inline uint8_t
  1483. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1484. {
  1485. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1486. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1487. }
  1488. /**
  1489. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1490. * from rx_msdu_end TLV
  1491. * @hal_soc_hdl: hal soc handle
  1492. * @buf: pointer to the start of RX PKT TLV headers
  1493. *
  1494. * Return: first_msdu
  1495. */
  1496. static inline uint8_t
  1497. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1498. uint8_t *buf)
  1499. {
  1500. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1501. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1502. }
  1503. /**
  1504. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1505. * from rx_msdu_end TLV
  1506. * @hal_soc_hdl: hal soc handle
  1507. * @buf: pointer to the start of RX PKT TLV headers
  1508. *
  1509. * Return: last_msdu
  1510. */
  1511. static inline uint8_t
  1512. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1513. uint8_t *buf)
  1514. {
  1515. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1516. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1517. }
  1518. /**
  1519. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1520. * from rx_msdu_end TLV
  1521. * @buf: pointer to the start of RX PKT TLV headers
  1522. * Return: cce_meta_data
  1523. */
  1524. static inline uint16_t
  1525. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1526. uint8_t *buf)
  1527. {
  1528. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1529. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1530. }
  1531. /*******************************************************************************
  1532. * RX ERROR APIS
  1533. ******************************************************************************/
  1534. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1535. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1536. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1537. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1538. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1539. /**
  1540. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1541. * from rx_mpdu_end TLV
  1542. *
  1543. * @buf: pointer to the start of RX PKT TLV headers
  1544. * Return: uint32_t(decrypt_err)
  1545. */
  1546. static inline uint32_t
  1547. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1548. {
  1549. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1550. struct rx_mpdu_end *mpdu_end =
  1551. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1552. uint32_t decrypt_err;
  1553. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1554. return decrypt_err;
  1555. }
  1556. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1557. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1558. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1559. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1560. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1561. /**
  1562. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1563. * from rx_mpdu_end TLV
  1564. *
  1565. * @buf: pointer to the start of RX PKT TLV headers
  1566. * Return: uint32_t(mic_err)
  1567. */
  1568. static inline uint32_t
  1569. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1570. {
  1571. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1572. struct rx_mpdu_end *mpdu_end =
  1573. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1574. uint32_t mic_err;
  1575. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1576. return mic_err;
  1577. }
  1578. /*******************************************************************************
  1579. * RX REO ERROR APIS
  1580. ******************************************************************************/
  1581. #define HAL_RX_NUM_MSDU_DESC 6
  1582. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1583. /* TODO: rework the structure */
  1584. struct hal_rx_msdu_list {
  1585. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1586. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1587. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1588. /* physical address of the msdu */
  1589. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1590. };
  1591. struct hal_buf_info {
  1592. uint64_t paddr;
  1593. uint32_t sw_cookie;
  1594. uint8_t rbm;
  1595. };
  1596. /**
  1597. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1598. * @msdu_link_ptr - msdu link ptr
  1599. * @hal - pointer to hal_soc
  1600. * Return - Pointer to rx_msdu_details structure
  1601. *
  1602. */
  1603. static inline
  1604. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1605. struct hal_soc *hal_soc)
  1606. {
  1607. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1608. }
  1609. /**
  1610. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1611. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1612. * @hal - pointer to hal_soc
  1613. * Return - Pointer to rx_msdu_desc_info structure.
  1614. *
  1615. */
  1616. static inline
  1617. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1618. struct hal_soc *hal_soc)
  1619. {
  1620. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1621. }
  1622. /* This special cookie value will be used to indicate FW allocated buffers
  1623. * received through RXDMA2SW ring for RXDMA WARs
  1624. */
  1625. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1626. /**
  1627. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1628. * from the MSDU link descriptor
  1629. *
  1630. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1631. * MSDU link descriptor (struct rx_msdu_link)
  1632. *
  1633. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1634. *
  1635. * @num_msdus: Number of MSDUs in the MPDU
  1636. *
  1637. * Return: void
  1638. */
  1639. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1640. void *msdu_link_desc,
  1641. struct hal_rx_msdu_list *msdu_list,
  1642. uint16_t *num_msdus)
  1643. {
  1644. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1645. struct rx_msdu_details *msdu_details;
  1646. struct rx_msdu_desc_info *msdu_desc_info;
  1647. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1648. int i;
  1649. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1650. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1651. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1652. __func__, __LINE__, msdu_link, msdu_details);
  1653. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1654. /* num_msdus received in mpdu descriptor may be incorrect
  1655. * sometimes due to HW issue. Check msdu buffer address also
  1656. */
  1657. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  1658. &msdu_details[i].buffer_addr_info_details) == 0))
  1659. break;
  1660. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1661. &msdu_details[i].buffer_addr_info_details) == 0) {
  1662. /* set the last msdu bit in the prev msdu_desc_info */
  1663. msdu_desc_info =
  1664. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1665. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1666. break;
  1667. }
  1668. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1669. hal_soc);
  1670. /* set first MSDU bit or the last MSDU bit */
  1671. if (!i)
  1672. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1673. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1674. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1675. msdu_list->msdu_info[i].msdu_flags =
  1676. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1677. msdu_list->msdu_info[i].msdu_len =
  1678. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1679. msdu_list->sw_cookie[i] =
  1680. HAL_RX_BUF_COOKIE_GET(
  1681. &msdu_details[i].buffer_addr_info_details);
  1682. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1683. &msdu_details[i].buffer_addr_info_details);
  1684. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1685. &msdu_details[i].buffer_addr_info_details) |
  1686. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1687. &msdu_details[i].buffer_addr_info_details) << 32;
  1688. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1689. "[%s][%d] i=%d sw_cookie=%d",
  1690. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1691. }
  1692. *num_msdus = i;
  1693. }
  1694. /**
  1695. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1696. * destination ring ID from the msdu desc info
  1697. *
  1698. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1699. * the current descriptor
  1700. *
  1701. * Return: dst_ind (REO destination ring ID)
  1702. */
  1703. static inline uint32_t
  1704. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1705. {
  1706. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1707. struct rx_msdu_details *msdu_details;
  1708. struct rx_msdu_desc_info *msdu_desc_info;
  1709. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1710. uint32_t dst_ind;
  1711. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1712. /* The first msdu in the link should exsist */
  1713. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1714. hal_soc);
  1715. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1716. return dst_ind;
  1717. }
  1718. /**
  1719. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1720. * cookie from the REO destination ring element
  1721. *
  1722. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1723. * the current descriptor
  1724. * @ buf_info: structure to return the buffer information
  1725. * Return: void
  1726. */
  1727. static inline
  1728. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1729. struct hal_buf_info *buf_info)
  1730. {
  1731. struct reo_destination_ring *reo_ring =
  1732. (struct reo_destination_ring *)rx_desc;
  1733. buf_info->paddr =
  1734. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1735. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1736. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1737. }
  1738. /**
  1739. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1740. *
  1741. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1742. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1743. * descriptor
  1744. */
  1745. enum hal_rx_reo_buf_type {
  1746. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1747. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1748. };
  1749. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1750. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1751. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1752. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1753. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1754. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1755. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1756. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1757. /**
  1758. * enum hal_reo_error_code: Error code describing the type of error detected
  1759. *
  1760. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1761. * REO_ENTRANCE ring is set to 0
  1762. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1763. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1764. * having been setup
  1765. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1766. * Retry bit set: duplicate frame
  1767. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1768. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1769. * received with 2K jump in SN
  1770. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1771. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1772. * with SN falling within the OOR window
  1773. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1774. * OOR window
  1775. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1776. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1777. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1778. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1779. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1780. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1781. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1782. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1783. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1784. * in the process of making updates to this descriptor
  1785. */
  1786. enum hal_reo_error_code {
  1787. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1788. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1789. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1790. HAL_REO_ERR_NON_BA_DUPLICATE,
  1791. HAL_REO_ERR_BA_DUPLICATE,
  1792. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1793. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1794. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1795. HAL_REO_ERR_BAR_FRAME_OOR,
  1796. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1797. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1798. HAL_REO_ERR_PN_CHECK_FAILED,
  1799. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1800. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1801. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1802. HAL_REO_ERR_MAX
  1803. };
  1804. /**
  1805. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1806. *
  1807. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1808. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1809. * overflow
  1810. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1811. * incomplete
  1812. * MPDU from the PHY
  1813. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1814. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1815. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1816. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1817. * encrypted but wasn’t
  1818. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1819. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1820. * the max allowed
  1821. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1822. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1823. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1824. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1825. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1826. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1827. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1828. */
  1829. enum hal_rxdma_error_code {
  1830. HAL_RXDMA_ERR_OVERFLOW = 0,
  1831. HAL_RXDMA_ERR_MPDU_LENGTH,
  1832. HAL_RXDMA_ERR_FCS,
  1833. HAL_RXDMA_ERR_DECRYPT,
  1834. HAL_RXDMA_ERR_TKIP_MIC,
  1835. HAL_RXDMA_ERR_UNENCRYPTED,
  1836. HAL_RXDMA_ERR_MSDU_LEN,
  1837. HAL_RXDMA_ERR_MSDU_LIMIT,
  1838. HAL_RXDMA_ERR_WIFI_PARSE,
  1839. HAL_RXDMA_ERR_AMSDU_PARSE,
  1840. HAL_RXDMA_ERR_SA_TIMEOUT,
  1841. HAL_RXDMA_ERR_DA_TIMEOUT,
  1842. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1843. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1844. HAL_RXDMA_ERR_WAR = 31,
  1845. HAL_RXDMA_ERR_MAX
  1846. };
  1847. /**
  1848. * HW BM action settings in WBM release ring
  1849. */
  1850. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1851. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1852. /**
  1853. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1854. * release of this buffer or descriptor
  1855. *
  1856. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1857. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1858. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1859. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1860. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1861. */
  1862. enum hal_rx_wbm_error_source {
  1863. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1864. HAL_RX_WBM_ERR_SRC_RXDMA,
  1865. HAL_RX_WBM_ERR_SRC_REO,
  1866. HAL_RX_WBM_ERR_SRC_FW,
  1867. HAL_RX_WBM_ERR_SRC_SW,
  1868. };
  1869. /**
  1870. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1871. * released
  1872. *
  1873. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1874. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1875. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1876. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1877. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1878. */
  1879. enum hal_rx_wbm_buf_type {
  1880. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1881. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1882. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1883. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1884. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1885. };
  1886. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1887. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1888. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1889. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1890. /**
  1891. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1892. * PN check failure
  1893. *
  1894. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1895. *
  1896. * Return: true: error caused by PN check, false: other error
  1897. */
  1898. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1899. {
  1900. struct reo_destination_ring *reo_desc =
  1901. (struct reo_destination_ring *)rx_desc;
  1902. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1903. HAL_REO_ERR_PN_CHECK_FAILED) |
  1904. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1905. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1906. true : false;
  1907. }
  1908. /**
  1909. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1910. * the sequence number
  1911. *
  1912. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1913. *
  1914. * Return: true: error caused by 2K jump, false: other error
  1915. */
  1916. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1917. {
  1918. struct reo_destination_ring *reo_desc =
  1919. (struct reo_destination_ring *)rx_desc;
  1920. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1921. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1922. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1923. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1924. true : false;
  1925. }
  1926. /**
  1927. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1928. *
  1929. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1930. *
  1931. * Return: true: error caused by OOR, false: other error
  1932. */
  1933. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1934. {
  1935. struct reo_destination_ring *reo_desc =
  1936. (struct reo_destination_ring *)rx_desc;
  1937. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1938. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1939. }
  1940. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1941. /**
  1942. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1943. * @hal_desc: hardware descriptor pointer
  1944. *
  1945. * This function will print wbm release descriptor
  1946. *
  1947. * Return: none
  1948. */
  1949. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1950. {
  1951. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1952. uint32_t i;
  1953. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1954. "Current Rx wbm release descriptor is");
  1955. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1956. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1957. "DWORD[i] = 0x%x", wbm_comp[i]);
  1958. }
  1959. }
  1960. /**
  1961. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1962. *
  1963. * @ hal_soc_hdl : HAL version of the SOC pointer
  1964. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1965. * @ buf_addr_info : void pointer to the buffer_addr_info
  1966. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1967. *
  1968. * Return: void
  1969. */
  1970. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1971. static inline
  1972. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1973. void *src_srng_desc,
  1974. hal_buff_addrinfo_t buf_addr_info,
  1975. uint8_t bm_action)
  1976. {
  1977. struct wbm_release_ring *wbm_rel_srng =
  1978. (struct wbm_release_ring *)src_srng_desc;
  1979. uint32_t addr_31_0;
  1980. uint8_t addr_39_32;
  1981. /* Structure copy !!! */
  1982. wbm_rel_srng->released_buff_or_desc_addr_info =
  1983. *((struct buffer_addr_info *)buf_addr_info);
  1984. addr_31_0 =
  1985. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1986. addr_39_32 =
  1987. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1988. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1989. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1990. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1991. bm_action);
  1992. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1993. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1994. /* WBM error is indicated when any of the link descriptors given to
  1995. * WBM has a NULL address, and one those paths is the link descriptors
  1996. * released from host after processing RXDMA errors,
  1997. * or from Rx defrag path, and we want to add an assert here to ensure
  1998. * host is not releasing descriptors with NULL address.
  1999. */
  2000. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  2001. hal_dump_wbm_rel_desc(src_srng_desc);
  2002. qdf_assert_always(0);
  2003. }
  2004. }
  2005. /*
  2006. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  2007. * REO entrance ring
  2008. *
  2009. * @ soc: HAL version of the SOC pointer
  2010. * @ pa: Physical address of the MSDU Link Descriptor
  2011. * @ cookie: SW cookie to get to the virtual address
  2012. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2013. * to the error enabled REO queue
  2014. *
  2015. * Return: void
  2016. */
  2017. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2018. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2019. {
  2020. /* TODO */
  2021. }
  2022. /**
  2023. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2024. * BUFFER_ADDR_INFO, give the RX descriptor
  2025. * (Assumption -- BUFFER_ADDR_INFO is the
  2026. * first field in the descriptor structure)
  2027. */
  2028. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  2029. ((hal_link_desc_t)(ring_desc))
  2030. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2031. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2032. /**
  2033. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2034. * from the BUFFER_ADDR_INFO structure
  2035. * given a REO destination ring descriptor.
  2036. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2037. *
  2038. * Return: uint8_t (value of the return_buffer_manager)
  2039. */
  2040. static inline
  2041. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2042. {
  2043. /*
  2044. * The following macro takes buf_addr_info as argument,
  2045. * but since buf_addr_info is the first field in ring_desc
  2046. * Hence the following call is OK
  2047. */
  2048. return HAL_RX_BUF_RBM_GET(ring_desc);
  2049. }
  2050. /*******************************************************************************
  2051. * RX WBM ERROR APIS
  2052. ******************************************************************************/
  2053. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2054. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2055. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2056. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2057. /**
  2058. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2059. * the frame to this release ring
  2060. *
  2061. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2062. * frame to this queue
  2063. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2064. * received routing instructions. No error within REO was detected
  2065. */
  2066. enum hal_rx_wbm_reo_push_reason {
  2067. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2068. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2069. };
  2070. /**
  2071. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2072. * this release ring
  2073. *
  2074. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2075. * this frame to this queue
  2076. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2077. * per received routing instructions. No error within RXDMA was detected
  2078. */
  2079. enum hal_rx_wbm_rxdma_push_reason {
  2080. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2081. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2082. };
  2083. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2084. (((*(((uint32_t *) wbm_desc) + \
  2085. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2086. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2087. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2088. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2089. (((*(((uint32_t *) wbm_desc) + \
  2090. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2091. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2092. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2093. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2094. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2095. wbm_desc)->released_buff_or_desc_addr_info)
  2096. /**
  2097. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2098. * humman readable format.
  2099. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2100. * @ dbg_level: log level.
  2101. *
  2102. * Return: void
  2103. */
  2104. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2105. uint8_t dbg_level)
  2106. {
  2107. hal_verbose_debug(
  2108. "rx_attention tlv (1/2) - "
  2109. "rxpcu_mpdu_filter_in_category: %x "
  2110. "sw_frame_group_id: %x "
  2111. "reserved_0: %x "
  2112. "phy_ppdu_id: %x "
  2113. "first_mpdu : %x "
  2114. "reserved_1a: %x "
  2115. "mcast_bcast: %x "
  2116. "ast_index_not_found: %x "
  2117. "ast_index_timeout: %x "
  2118. "power_mgmt: %x "
  2119. "non_qos: %x "
  2120. "null_data: %x "
  2121. "mgmt_type: %x "
  2122. "ctrl_type: %x "
  2123. "more_data: %x "
  2124. "eosp: %x "
  2125. "a_msdu_error: %x "
  2126. "fragment_flag: %x "
  2127. "order: %x "
  2128. "cce_match: %x "
  2129. "overflow_err: %x "
  2130. "msdu_length_err: %x "
  2131. "tcp_udp_chksum_fail: %x "
  2132. "ip_chksum_fail: %x "
  2133. "sa_idx_invalid: %x "
  2134. "da_idx_invalid: %x "
  2135. "reserved_1b: %x "
  2136. "rx_in_tx_decrypt_byp: %x ",
  2137. rx_attn->rxpcu_mpdu_filter_in_category,
  2138. rx_attn->sw_frame_group_id,
  2139. rx_attn->reserved_0,
  2140. rx_attn->phy_ppdu_id,
  2141. rx_attn->first_mpdu,
  2142. rx_attn->reserved_1a,
  2143. rx_attn->mcast_bcast,
  2144. rx_attn->ast_index_not_found,
  2145. rx_attn->ast_index_timeout,
  2146. rx_attn->power_mgmt,
  2147. rx_attn->non_qos,
  2148. rx_attn->null_data,
  2149. rx_attn->mgmt_type,
  2150. rx_attn->ctrl_type,
  2151. rx_attn->more_data,
  2152. rx_attn->eosp,
  2153. rx_attn->a_msdu_error,
  2154. rx_attn->fragment_flag,
  2155. rx_attn->order,
  2156. rx_attn->cce_match,
  2157. rx_attn->overflow_err,
  2158. rx_attn->msdu_length_err,
  2159. rx_attn->tcp_udp_chksum_fail,
  2160. rx_attn->ip_chksum_fail,
  2161. rx_attn->sa_idx_invalid,
  2162. rx_attn->da_idx_invalid,
  2163. rx_attn->reserved_1b,
  2164. rx_attn->rx_in_tx_decrypt_byp);
  2165. hal_verbose_debug(
  2166. "rx_attention tlv (2/2) - "
  2167. "encrypt_required: %x "
  2168. "directed: %x "
  2169. "buffer_fragment: %x "
  2170. "mpdu_length_err: %x "
  2171. "tkip_mic_err: %x "
  2172. "decrypt_err: %x "
  2173. "unencrypted_frame_err: %x "
  2174. "fcs_err: %x "
  2175. "flow_idx_timeout: %x "
  2176. "flow_idx_invalid: %x "
  2177. "wifi_parser_error: %x "
  2178. "amsdu_parser_error: %x "
  2179. "sa_idx_timeout: %x "
  2180. "da_idx_timeout: %x "
  2181. "msdu_limit_error: %x "
  2182. "da_is_valid: %x "
  2183. "da_is_mcbc: %x "
  2184. "sa_is_valid: %x "
  2185. "decrypt_status_code: %x "
  2186. "rx_bitmap_not_updated: %x "
  2187. "reserved_2: %x "
  2188. "msdu_done: %x ",
  2189. rx_attn->encrypt_required,
  2190. rx_attn->directed,
  2191. rx_attn->buffer_fragment,
  2192. rx_attn->mpdu_length_err,
  2193. rx_attn->tkip_mic_err,
  2194. rx_attn->decrypt_err,
  2195. rx_attn->unencrypted_frame_err,
  2196. rx_attn->fcs_err,
  2197. rx_attn->flow_idx_timeout,
  2198. rx_attn->flow_idx_invalid,
  2199. rx_attn->wifi_parser_error,
  2200. rx_attn->amsdu_parser_error,
  2201. rx_attn->sa_idx_timeout,
  2202. rx_attn->da_idx_timeout,
  2203. rx_attn->msdu_limit_error,
  2204. rx_attn->da_is_valid,
  2205. rx_attn->da_is_mcbc,
  2206. rx_attn->sa_is_valid,
  2207. rx_attn->decrypt_status_code,
  2208. rx_attn->rx_bitmap_not_updated,
  2209. rx_attn->reserved_2,
  2210. rx_attn->msdu_done);
  2211. }
  2212. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2213. uint8_t dbg_level,
  2214. struct hal_soc *hal)
  2215. {
  2216. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2217. }
  2218. /**
  2219. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2220. * human readable format.
  2221. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2222. * @ dbg_level: log level.
  2223. *
  2224. * Return: void
  2225. */
  2226. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2227. struct rx_msdu_end *msdu_end,
  2228. uint8_t dbg_level)
  2229. {
  2230. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2231. }
  2232. /**
  2233. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2234. * human readable format.
  2235. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2236. * @ dbg_level: log level.
  2237. *
  2238. * Return: void
  2239. */
  2240. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2241. uint8_t dbg_level)
  2242. {
  2243. hal_verbose_debug(
  2244. "rx_mpdu_end tlv - "
  2245. "rxpcu_mpdu_filter_in_category: %x "
  2246. "sw_frame_group_id: %x "
  2247. "phy_ppdu_id: %x "
  2248. "unsup_ktype_short_frame: %x "
  2249. "rx_in_tx_decrypt_byp: %x "
  2250. "overflow_err: %x "
  2251. "mpdu_length_err: %x "
  2252. "tkip_mic_err: %x "
  2253. "decrypt_err: %x "
  2254. "unencrypted_frame_err: %x "
  2255. "pn_fields_contain_valid_info: %x "
  2256. "fcs_err: %x "
  2257. "msdu_length_err: %x "
  2258. "rxdma0_destination_ring: %x "
  2259. "rxdma1_destination_ring: %x "
  2260. "decrypt_status_code: %x "
  2261. "rx_bitmap_not_updated: %x ",
  2262. mpdu_end->rxpcu_mpdu_filter_in_category,
  2263. mpdu_end->sw_frame_group_id,
  2264. mpdu_end->phy_ppdu_id,
  2265. mpdu_end->unsup_ktype_short_frame,
  2266. mpdu_end->rx_in_tx_decrypt_byp,
  2267. mpdu_end->overflow_err,
  2268. mpdu_end->mpdu_length_err,
  2269. mpdu_end->tkip_mic_err,
  2270. mpdu_end->decrypt_err,
  2271. mpdu_end->unencrypted_frame_err,
  2272. mpdu_end->pn_fields_contain_valid_info,
  2273. mpdu_end->fcs_err,
  2274. mpdu_end->msdu_length_err,
  2275. mpdu_end->rxdma0_destination_ring,
  2276. mpdu_end->rxdma1_destination_ring,
  2277. mpdu_end->decrypt_status_code,
  2278. mpdu_end->rx_bitmap_not_updated);
  2279. }
  2280. #ifdef NO_RX_PKT_HDR_TLV
  2281. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2282. uint8_t dbg_level)
  2283. {
  2284. }
  2285. #else
  2286. /**
  2287. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2288. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2289. * @ dbg_level: log level.
  2290. *
  2291. * Return: void
  2292. */
  2293. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2294. uint8_t dbg_level)
  2295. {
  2296. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2297. hal_verbose_debug(
  2298. "\n---------------\n"
  2299. "rx_pkt_hdr_tlv \n"
  2300. "---------------\n"
  2301. "phy_ppdu_id %d ",
  2302. pkt_hdr_tlv->phy_ppdu_id);
  2303. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2304. }
  2305. #endif
  2306. /**
  2307. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2308. * structure
  2309. * @hal_ring: pointer to hal_srng structure
  2310. *
  2311. * Return: ring_id
  2312. */
  2313. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2314. {
  2315. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2316. }
  2317. /* Rx MSDU link pointer info */
  2318. struct hal_rx_msdu_link_ptr_info {
  2319. struct rx_msdu_link msdu_link;
  2320. struct hal_buf_info msdu_link_buf_info;
  2321. };
  2322. /**
  2323. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2324. *
  2325. * @nbuf: Pointer to data buffer field
  2326. * Returns: pointer to rx_pkt_tlvs
  2327. */
  2328. static inline
  2329. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2330. {
  2331. return (struct rx_pkt_tlvs *)rx_buf_start;
  2332. }
  2333. /**
  2334. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2335. *
  2336. * @pkt_tlvs: Pointer to pkt_tlvs
  2337. * Returns: pointer to rx_mpdu_info structure
  2338. */
  2339. static inline
  2340. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2341. {
  2342. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2343. }
  2344. #define DOT11_SEQ_FRAG_MASK 0x000f
  2345. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2346. /**
  2347. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2348. *
  2349. * @nbuf: Network buffer
  2350. * Returns: rx fragment number
  2351. */
  2352. static inline
  2353. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2354. uint8_t *buf)
  2355. {
  2356. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2357. }
  2358. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2359. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2360. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2361. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2362. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2363. /**
  2364. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2365. *
  2366. * @nbuf: Network buffer
  2367. * Returns: rx more fragment bit
  2368. */
  2369. static inline
  2370. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2371. {
  2372. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2373. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2374. uint16_t frame_ctrl = 0;
  2375. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2376. DOT11_FC1_MORE_FRAG_OFFSET;
  2377. /* more fragment bit if at offset bit 4 */
  2378. return frame_ctrl;
  2379. }
  2380. /**
  2381. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2382. *
  2383. * @nbuf: Network buffer
  2384. * Returns: rx more fragment bit
  2385. *
  2386. */
  2387. static inline
  2388. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2389. {
  2390. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2391. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2392. uint16_t frame_ctrl = 0;
  2393. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2394. return frame_ctrl;
  2395. }
  2396. /*
  2397. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2398. *
  2399. * @nbuf: Network buffer
  2400. * Returns: flag to indicate whether the nbuf has MC/BC address
  2401. */
  2402. static inline
  2403. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2404. {
  2405. uint8 *buf = qdf_nbuf_data(nbuf);
  2406. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2407. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2408. return rx_attn->mcast_bcast;
  2409. }
  2410. /*
  2411. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2412. * @hal_soc_hdl: hal soc handle
  2413. * @nbuf: Network buffer
  2414. *
  2415. * Return: value of sequence control valid field
  2416. */
  2417. static inline
  2418. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2419. uint8_t *buf)
  2420. {
  2421. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2422. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2423. }
  2424. /*
  2425. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2426. * @hal_soc_hdl: hal soc handle
  2427. * @nbuf: Network buffer
  2428. *
  2429. * Returns: value of frame control valid field
  2430. */
  2431. static inline
  2432. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2433. uint8_t *buf)
  2434. {
  2435. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2436. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2437. }
  2438. /**
  2439. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2440. * @hal_soc_hdl: hal soc handle
  2441. * @nbuf: Network buffer
  2442. * Returns: value of mpdu 4th address valid field
  2443. */
  2444. static inline
  2445. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2446. uint8_t *buf)
  2447. {
  2448. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2449. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2450. }
  2451. /*
  2452. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2453. *
  2454. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2455. * Returns: None
  2456. */
  2457. static inline
  2458. void hal_rx_clear_mpdu_desc_info(
  2459. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2460. {
  2461. qdf_mem_zero(rx_mpdu_desc_info,
  2462. sizeof(*rx_mpdu_desc_info));
  2463. }
  2464. /*
  2465. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2466. *
  2467. * @msdu_link_ptr: HAL view of msdu link ptr
  2468. * @size: number of msdu link pointers
  2469. * Returns: None
  2470. */
  2471. static inline
  2472. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2473. int size)
  2474. {
  2475. qdf_mem_zero(msdu_link_ptr,
  2476. (sizeof(*msdu_link_ptr) * size));
  2477. }
  2478. /*
  2479. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2480. * @msdu_link_ptr: msdu link pointer
  2481. * @mpdu_desc_info: mpdu descriptor info
  2482. *
  2483. * Build a list of msdus using msdu link pointer. If the
  2484. * number of msdus are more, chain them together
  2485. *
  2486. * Returns: Number of processed msdus
  2487. */
  2488. static inline
  2489. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2490. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2491. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2492. {
  2493. int j;
  2494. struct rx_msdu_link *msdu_link_ptr =
  2495. &msdu_link_ptr_info->msdu_link;
  2496. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2497. struct rx_msdu_details *msdu_details =
  2498. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2499. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2500. struct rx_msdu_desc_info *msdu_desc_info;
  2501. uint8_t fragno, more_frag;
  2502. uint8_t *rx_desc_info;
  2503. struct hal_rx_msdu_list msdu_list;
  2504. for (j = 0; j < num_msdus; j++) {
  2505. msdu_desc_info =
  2506. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2507. hal_soc);
  2508. msdu_list.msdu_info[j].msdu_flags =
  2509. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2510. msdu_list.msdu_info[j].msdu_len =
  2511. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2512. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2513. &msdu_details[j].buffer_addr_info_details);
  2514. }
  2515. /* Chain msdu links together */
  2516. if (prev_msdu_link_ptr) {
  2517. /* 31-0 bits of the physical address */
  2518. prev_msdu_link_ptr->
  2519. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2520. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2521. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2522. /* 39-32 bits of the physical address */
  2523. prev_msdu_link_ptr->
  2524. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2525. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2526. >> 32) &
  2527. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2528. prev_msdu_link_ptr->
  2529. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2530. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2531. }
  2532. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2533. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2534. /* mark first and last MSDUs */
  2535. rx_desc_info = qdf_nbuf_data(msdu);
  2536. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2537. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2538. /* TODO: create skb->fragslist[] */
  2539. if (more_frag == 0) {
  2540. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2541. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2542. } else if (fragno == 1) {
  2543. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2544. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2545. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2546. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2547. }
  2548. num_msdus++;
  2549. /* Number of MSDUs per mpdu descriptor is updated */
  2550. mpdu_desc_info->msdu_count += num_msdus;
  2551. } else {
  2552. num_msdus = 0;
  2553. prev_msdu_link_ptr = msdu_link_ptr;
  2554. }
  2555. return num_msdus;
  2556. }
  2557. /*
  2558. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2559. *
  2560. * @ring_desc: HAL view of ring descriptor
  2561. * @mpdu_des_info: saved mpdu desc info
  2562. * @msdu_link_ptr: saved msdu link ptr
  2563. *
  2564. * API used explicitly for rx defrag to update ring desc with
  2565. * mpdu desc info and msdu link ptr before reinjecting the
  2566. * packet back to REO
  2567. *
  2568. * Returns: None
  2569. */
  2570. static inline
  2571. void hal_rx_defrag_update_src_ring_desc(
  2572. hal_ring_desc_t ring_desc,
  2573. void *saved_mpdu_desc_info,
  2574. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2575. {
  2576. struct reo_entrance_ring *reo_ent_ring;
  2577. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2578. struct hal_buf_info buf_info;
  2579. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2580. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2581. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2582. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2583. sizeof(*reo_ring_mpdu_desc_info));
  2584. /*
  2585. * TODO: Check for additional fields that need configuration in
  2586. * reo_ring_mpdu_desc_info
  2587. */
  2588. /* Update msdu_link_ptr in the reo entrance ring */
  2589. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2590. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2591. buf_info.sw_cookie =
  2592. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2593. }
  2594. /*
  2595. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2596. *
  2597. * @msdu_link_desc_va: msdu link descriptor handle
  2598. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2599. *
  2600. * API used to save msdu link information along with physical
  2601. * address. The API also copues the sw cookie.
  2602. *
  2603. * Returns: None
  2604. */
  2605. static inline
  2606. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2607. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2608. struct hal_buf_info *hbi)
  2609. {
  2610. struct rx_msdu_link *msdu_link_ptr =
  2611. (struct rx_msdu_link *)msdu_link_desc_va;
  2612. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2613. sizeof(struct rx_msdu_link));
  2614. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2615. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2616. }
  2617. /*
  2618. * hal_rx_get_desc_len(): Returns rx descriptor length
  2619. *
  2620. * Returns the size of rx_pkt_tlvs which follows the
  2621. * data in the nbuf
  2622. *
  2623. * Returns: Length of rx descriptor
  2624. */
  2625. static inline
  2626. uint16_t hal_rx_get_desc_len(void)
  2627. {
  2628. return SIZE_OF_DATA_RX_TLV;
  2629. }
  2630. /*
  2631. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2632. * reo_entrance_ring descriptor
  2633. *
  2634. * @reo_ent_desc: reo_entrance_ring descriptor
  2635. * Returns: value of rxdma_push_reason
  2636. */
  2637. static inline
  2638. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2639. {
  2640. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2641. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2642. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2643. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2644. }
  2645. /**
  2646. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2647. * reo_entrance_ring descriptor
  2648. * @reo_ent_desc: reo_entrance_ring descriptor
  2649. * Return: value of rxdma_error_code
  2650. */
  2651. static inline
  2652. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2653. {
  2654. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2655. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2656. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2657. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2658. }
  2659. /**
  2660. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2661. * save it to hal_wbm_err_desc_info structure passed by caller
  2662. * @wbm_desc: wbm ring descriptor
  2663. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2664. * Return: void
  2665. */
  2666. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2667. struct hal_wbm_err_desc_info *wbm_er_info,
  2668. hal_soc_handle_t hal_soc_hdl)
  2669. {
  2670. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2671. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2672. }
  2673. /**
  2674. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2675. * the reserved bytes of rx_tlv_hdr
  2676. * @buf: start of rx_tlv_hdr
  2677. * @wbm_er_info: hal_wbm_err_desc_info structure
  2678. * Return: void
  2679. */
  2680. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2681. struct hal_wbm_err_desc_info *wbm_er_info)
  2682. {
  2683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2684. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2685. sizeof(struct hal_wbm_err_desc_info));
  2686. }
  2687. /**
  2688. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2689. * the reserved bytes of rx_tlv_hdr.
  2690. * @buf: start of rx_tlv_hdr
  2691. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2692. * Return: void
  2693. */
  2694. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2695. struct hal_wbm_err_desc_info *wbm_er_info)
  2696. {
  2697. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2698. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2699. sizeof(struct hal_wbm_err_desc_info));
  2700. }
  2701. /**
  2702. * hal_rx_mon_dest_set_buffer_info_to_tlv(): Save the mon dest frame info
  2703. * into the reserved bytes of rx_tlv_hdr.
  2704. * @buf: start of rx_tlv_hdr
  2705. * @buf_info: hal_rx_mon_dest_buf_info structure
  2706. *
  2707. * Return: void
  2708. */
  2709. static inline
  2710. void hal_rx_mon_dest_set_buffer_info_to_tlv(uint8_t *buf,
  2711. struct hal_rx_mon_dest_buf_info *buf_info)
  2712. {
  2713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2714. qdf_mem_copy(pkt_tlvs->rx_padding0, buf_info,
  2715. sizeof(struct hal_rx_mon_dest_buf_info));
  2716. }
  2717. /**
  2718. * hal_rx_mon_dest_get_buffer_info_from_tlv(): Retrieve mon dest frame info
  2719. * from the reserved bytes of rx_tlv_hdr.
  2720. * @buf: start of rx_tlv_hdr
  2721. * @buf_info: hal_rx_mon_dest_buf_info structure
  2722. *
  2723. * Return: void
  2724. */
  2725. static inline
  2726. void hal_rx_mon_dest_get_buffer_info_from_tlv(uint8_t *buf,
  2727. struct hal_rx_mon_dest_buf_info *buf_info)
  2728. {
  2729. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2730. qdf_mem_copy(buf_info, pkt_tlvs->rx_padding0,
  2731. sizeof(struct hal_rx_mon_dest_buf_info));
  2732. }
  2733. /**
  2734. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2735. * bit from wbm release ring descriptor
  2736. * @wbm_desc: wbm ring descriptor
  2737. * Return: uint8_t
  2738. */
  2739. static inline
  2740. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2741. void *wbm_desc)
  2742. {
  2743. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2744. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2745. }
  2746. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2747. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2748. RX_MSDU_START_5_NSS_OFFSET)), \
  2749. RX_MSDU_START_5_NSS_MASK, \
  2750. RX_MSDU_START_5_NSS_LSB))
  2751. /**
  2752. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2753. *
  2754. * @ hal_soc: HAL version of the SOC pointer
  2755. * @ hw_desc_addr: Start address of Rx HW TLVs
  2756. * @ rs: Status for monitor mode
  2757. *
  2758. * Return: void
  2759. */
  2760. static inline
  2761. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2762. void *hw_desc_addr,
  2763. struct mon_rx_status *rs)
  2764. {
  2765. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2766. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2767. }
  2768. /*
  2769. * hal_rx_get_tlv(): API to get the tlv
  2770. *
  2771. * @hal_soc: HAL version of the SOC pointer
  2772. * @rx_tlv: TLV data extracted from the rx packet
  2773. * Return: uint8_t
  2774. */
  2775. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2776. {
  2777. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2778. }
  2779. /*
  2780. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2781. * Interval from rx_msdu_start
  2782. *
  2783. * @hal_soc: HAL version of the SOC pointer
  2784. * @buf: pointer to the start of RX PKT TLV header
  2785. * Return: uint32_t(nss)
  2786. */
  2787. static inline
  2788. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2789. {
  2790. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2791. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2792. }
  2793. /**
  2794. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2795. * human readable format.
  2796. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2797. * @ dbg_level: log level.
  2798. *
  2799. * Return: void
  2800. */
  2801. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2802. struct rx_msdu_start *msdu_start,
  2803. uint8_t dbg_level)
  2804. {
  2805. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2806. }
  2807. /**
  2808. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2809. * info details
  2810. *
  2811. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2812. *
  2813. *
  2814. */
  2815. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2816. uint8_t *buf)
  2817. {
  2818. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2819. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2820. }
  2821. /*
  2822. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2823. * Interval from rx_msdu_start
  2824. *
  2825. * @buf: pointer to the start of RX PKT TLV header
  2826. * Return: uint32_t(reception_type)
  2827. */
  2828. static inline
  2829. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2830. uint8_t *buf)
  2831. {
  2832. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2833. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2834. }
  2835. /**
  2836. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2837. * RX TLVs
  2838. * @ buf: pointer the pkt buffer.
  2839. * @ dbg_level: log level.
  2840. *
  2841. * Return: void
  2842. */
  2843. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2844. uint8_t *buf, uint8_t dbg_level)
  2845. {
  2846. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2847. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2848. struct rx_mpdu_start *mpdu_start =
  2849. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2850. struct rx_msdu_start *msdu_start =
  2851. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2852. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2853. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2854. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2855. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2856. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2857. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2858. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2859. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2860. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2861. }
  2862. /**
  2863. * hal_reo_status_get_header_generic - Process reo desc info
  2864. * @d - Pointer to reo descriptior
  2865. * @b - tlv type info
  2866. * @h - Pointer to hal_reo_status_header where info to be stored
  2867. * @hal- pointer to hal_soc structure
  2868. * Return - none.
  2869. *
  2870. */
  2871. static inline
  2872. void hal_reo_status_get_header(uint32_t *d, int b,
  2873. void *h, struct hal_soc *hal_soc)
  2874. {
  2875. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2876. }
  2877. /**
  2878. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2879. *
  2880. * @hal_soc_hdl: hal_soc handle
  2881. * @hw_desc_addr: hardware descriptor address
  2882. *
  2883. * Return: 0 - success/ non-zero failure
  2884. */
  2885. static inline
  2886. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2887. void *hw_desc_addr)
  2888. {
  2889. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2890. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2891. }
  2892. static inline
  2893. uint32_t
  2894. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2895. struct rx_msdu_start *rx_msdu_start;
  2896. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2897. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2898. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2899. }
  2900. #ifdef NO_RX_PKT_HDR_TLV
  2901. static inline
  2902. uint8_t *
  2903. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2904. uint8_t *rx_pkt_hdr;
  2905. struct rx_mon_pkt_tlvs *rx_desc =
  2906. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2907. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2908. return rx_pkt_hdr;
  2909. }
  2910. #else
  2911. static inline
  2912. uint8_t *
  2913. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2914. uint8_t *rx_pkt_hdr;
  2915. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2916. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2917. return rx_pkt_hdr;
  2918. }
  2919. #endif
  2920. static inline
  2921. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2922. uint8_t *rx_tlv_hdr)
  2923. {
  2924. uint8_t decap_format;
  2925. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2926. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2927. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2928. return true;
  2929. }
  2930. return false;
  2931. }
  2932. /**
  2933. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2934. * from rx_msdu_end TLV
  2935. * @buf: pointer to the start of RX PKT TLV headers
  2936. *
  2937. * Return: fse metadata value from MSDU END TLV
  2938. */
  2939. static inline uint32_t
  2940. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2941. uint8_t *buf)
  2942. {
  2943. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2944. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2945. }
  2946. /**
  2947. * hal_rx_msdu_flow_idx_get: API to get flow index
  2948. * from rx_msdu_end TLV
  2949. * @buf: pointer to the start of RX PKT TLV headers
  2950. *
  2951. * Return: flow index value from MSDU END TLV
  2952. */
  2953. static inline uint32_t
  2954. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2955. uint8_t *buf)
  2956. {
  2957. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2958. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2959. }
  2960. /**
  2961. * hal_rx_msdu_get_reo_destination_indication: API to get reo
  2962. * destination index from rx_msdu_end TLV
  2963. * @buf: pointer to the start of RX PKT TLV headers
  2964. * @reo_destination_indication: pointer to return value of
  2965. * reo_destination_indication
  2966. *
  2967. * Return: reo_destination_indication value from MSDU END TLV
  2968. */
  2969. static inline void
  2970. hal_rx_msdu_get_reo_destination_indication(hal_soc_handle_t hal_soc_hdl,
  2971. uint8_t *buf,
  2972. uint32_t *reo_destination_indication)
  2973. {
  2974. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2975. if ((!hal_soc) || (!hal_soc->ops)) {
  2976. hal_err("hal handle is NULL");
  2977. QDF_BUG(0);
  2978. return;
  2979. }
  2980. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication(buf,
  2981. reo_destination_indication);
  2982. }
  2983. /**
  2984. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2985. * from rx_msdu_end TLV
  2986. * @buf: pointer to the start of RX PKT TLV headers
  2987. *
  2988. * Return: flow index timeout value from MSDU END TLV
  2989. */
  2990. static inline bool
  2991. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2992. uint8_t *buf)
  2993. {
  2994. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2995. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2996. }
  2997. /**
  2998. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2999. * from rx_msdu_end TLV
  3000. * @buf: pointer to the start of RX PKT TLV headers
  3001. *
  3002. * Return: flow index invalid value from MSDU END TLV
  3003. */
  3004. static inline bool
  3005. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  3006. uint8_t *buf)
  3007. {
  3008. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3009. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  3010. }
  3011. /**
  3012. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  3013. * @hal_soc_hdl: hal_soc handle
  3014. * @rx_tlv_hdr: Rx_tlv_hdr
  3015. * @rxdma_dst_ring_desc: Rx HW descriptor
  3016. *
  3017. * Return: ppdu id
  3018. */
  3019. static inline
  3020. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  3021. void *rx_tlv_hdr,
  3022. void *rxdma_dst_ring_desc)
  3023. {
  3024. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3025. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  3026. rxdma_dst_ring_desc);
  3027. }
  3028. /**
  3029. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  3030. * @hal_soc_hdl: hal_soc handle
  3031. * @buf: rx tlv address
  3032. *
  3033. * Return: sw peer id
  3034. */
  3035. static inline
  3036. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  3037. uint8_t *buf)
  3038. {
  3039. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3040. if ((!hal_soc) || (!hal_soc->ops)) {
  3041. hal_err("hal handle is NULL");
  3042. QDF_BUG(0);
  3043. return QDF_STATUS_E_INVAL;
  3044. }
  3045. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  3046. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  3047. return QDF_STATUS_E_INVAL;
  3048. }
  3049. static inline
  3050. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  3051. void *link_desc_addr)
  3052. {
  3053. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3054. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  3055. }
  3056. static inline
  3057. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  3058. void *msdu_addr)
  3059. {
  3060. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3061. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  3062. }
  3063. static inline
  3064. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3065. void *hw_addr)
  3066. {
  3067. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3068. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  3069. }
  3070. static inline
  3071. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3072. void *hw_addr)
  3073. {
  3074. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3075. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  3076. }
  3077. static inline
  3078. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  3079. uint8_t *buf)
  3080. {
  3081. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3082. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  3083. }
  3084. static inline
  3085. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3086. {
  3087. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3088. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  3089. }
  3090. static inline
  3091. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  3092. uint8_t *buf)
  3093. {
  3094. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3095. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  3096. }
  3097. static inline
  3098. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  3099. uint8_t *buf)
  3100. {
  3101. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3102. return hal_soc->ops->hal_rx_get_filter_category(buf);
  3103. }
  3104. static inline
  3105. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  3106. uint8_t *buf)
  3107. {
  3108. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3109. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  3110. }
  3111. /**
  3112. * hal_reo_config(): Set reo config parameters
  3113. * @soc: hal soc handle
  3114. * @reg_val: value to be set
  3115. * @reo_params: reo parameters
  3116. *
  3117. * Return: void
  3118. */
  3119. static inline
  3120. void hal_reo_config(struct hal_soc *hal_soc,
  3121. uint32_t reg_val,
  3122. struct hal_reo_params *reo_params)
  3123. {
  3124. hal_soc->ops->hal_reo_config(hal_soc,
  3125. reg_val,
  3126. reo_params);
  3127. }
  3128. /**
  3129. * hal_rx_msdu_get_flow_params: API to get flow index,
  3130. * flow index invalid and flow index timeout from rx_msdu_end TLV
  3131. * @buf: pointer to the start of RX PKT TLV headers
  3132. * @flow_invalid: pointer to return value of flow_idx_valid
  3133. * @flow_timeout: pointer to return value of flow_idx_timeout
  3134. * @flow_index: pointer to return value of flow_idx
  3135. *
  3136. * Return: none
  3137. */
  3138. static inline void
  3139. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3140. uint8_t *buf,
  3141. bool *flow_invalid,
  3142. bool *flow_timeout,
  3143. uint32_t *flow_index)
  3144. {
  3145. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3146. if ((!hal_soc) || (!hal_soc->ops)) {
  3147. hal_err("hal handle is NULL");
  3148. QDF_BUG(0);
  3149. return;
  3150. }
  3151. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3152. hal_soc->ops->
  3153. hal_rx_msdu_get_flow_params(buf,
  3154. flow_invalid,
  3155. flow_timeout,
  3156. flow_index);
  3157. }
  3158. static inline
  3159. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3160. uint8_t *buf)
  3161. {
  3162. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3163. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3164. }
  3165. static inline
  3166. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3167. uint8_t *buf)
  3168. {
  3169. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3170. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3171. }
  3172. static inline void
  3173. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3174. void *rx_tlv,
  3175. void *ppdu_info)
  3176. {
  3177. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3178. if (hal_soc->ops->hal_rx_get_bb_info)
  3179. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3180. }
  3181. static inline void
  3182. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3183. void *rx_tlv,
  3184. void *ppdu_info)
  3185. {
  3186. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3187. if (hal_soc->ops->hal_rx_get_rtt_info)
  3188. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3189. }
  3190. /**
  3191. * hal_rx_msdu_metadata_get(): API to get the
  3192. * fast path information from rx_msdu_end TLV
  3193. *
  3194. * @ hal_soc_hdl: DP soc handle
  3195. * @ buf: pointer to the start of RX PKT TLV headers
  3196. * @ msdu_metadata: Structure to hold msdu end information
  3197. * Return: none
  3198. */
  3199. static inline void
  3200. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3201. struct hal_rx_msdu_metadata *msdu_md)
  3202. {
  3203. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3204. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3205. }
  3206. /**
  3207. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3208. * from rx_msdu_end TLV
  3209. * @buf: pointer to the start of RX PKT TLV headers
  3210. *
  3211. * Return: cumulative_l4_checksum
  3212. */
  3213. static inline uint16_t
  3214. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3215. uint8_t *buf)
  3216. {
  3217. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3218. if (!hal_soc || !hal_soc->ops) {
  3219. hal_err("hal handle is NULL");
  3220. QDF_BUG(0);
  3221. return 0;
  3222. }
  3223. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3224. return 0;
  3225. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3226. }
  3227. /**
  3228. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3229. * from rx_msdu_end TLV
  3230. * @buf: pointer to the start of RX PKT TLV headers
  3231. *
  3232. * Return: cumulative_ip_length
  3233. */
  3234. static inline uint16_t
  3235. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3236. uint8_t *buf)
  3237. {
  3238. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3239. if (!hal_soc || !hal_soc->ops) {
  3240. hal_err("hal handle is NULL");
  3241. QDF_BUG(0);
  3242. return 0;
  3243. }
  3244. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3245. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3246. return 0;
  3247. }
  3248. /**
  3249. * hal_rx_get_udp_proto: API to get UDP proto field
  3250. * from rx_msdu_start TLV
  3251. * @buf: pointer to the start of RX PKT TLV headers
  3252. *
  3253. * Return: UDP proto field value
  3254. */
  3255. static inline bool
  3256. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3257. {
  3258. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3259. if (!hal_soc || !hal_soc->ops) {
  3260. hal_err("hal handle is NULL");
  3261. QDF_BUG(0);
  3262. return 0;
  3263. }
  3264. if (hal_soc->ops->hal_rx_get_udp_proto)
  3265. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3266. return 0;
  3267. }
  3268. /**
  3269. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3270. * from rx_msdu_end TLV
  3271. * @buf: pointer to the start of RX PKT TLV headers
  3272. *
  3273. * Return: flow_agg_continuation bit field value
  3274. */
  3275. static inline bool
  3276. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3277. uint8_t *buf)
  3278. {
  3279. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3280. if (!hal_soc || !hal_soc->ops) {
  3281. hal_err("hal handle is NULL");
  3282. QDF_BUG(0);
  3283. return 0;
  3284. }
  3285. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3286. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3287. return 0;
  3288. }
  3289. /**
  3290. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3291. * rx_msdu_end TLV
  3292. * @buf: pointer to the start of RX PKT TLV headers
  3293. *
  3294. * Return: flow_agg count value
  3295. */
  3296. static inline uint8_t
  3297. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3298. uint8_t *buf)
  3299. {
  3300. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3301. if (!hal_soc || !hal_soc->ops) {
  3302. hal_err("hal handle is NULL");
  3303. QDF_BUG(0);
  3304. return 0;
  3305. }
  3306. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3307. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3308. return 0;
  3309. }
  3310. /**
  3311. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3312. * @buf: pointer to the start of RX PKT TLV headers
  3313. *
  3314. * Return: fisa flow_agg timeout bit value
  3315. */
  3316. static inline bool
  3317. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3318. {
  3319. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3320. if (!hal_soc || !hal_soc->ops) {
  3321. hal_err("hal handle is NULL");
  3322. QDF_BUG(0);
  3323. return 0;
  3324. }
  3325. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3326. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3327. return 0;
  3328. }
  3329. /**
  3330. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3331. * tag is valid
  3332. *
  3333. * @hal_soc_hdl: HAL SOC handle
  3334. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3335. *
  3336. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3337. */
  3338. static inline uint8_t
  3339. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3340. void *rx_tlv_hdr)
  3341. {
  3342. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3343. if (hal->ops->hal_rx_mpdu_start_tlv_tag_valid)
  3344. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3345. return 0;
  3346. }
  3347. /**
  3348. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3349. * <struct buffer_addr_info> structure
  3350. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3351. * @buf_info: structure to return the buffer information including
  3352. * paddr/cookie
  3353. *
  3354. * return: None
  3355. */
  3356. static inline
  3357. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3358. struct hal_buf_info *buf_info)
  3359. {
  3360. buf_info->paddr =
  3361. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3362. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3363. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3364. }
  3365. /**
  3366. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3367. * buffer addr info
  3368. * @link_desc_va: pointer to current msdu link Desc
  3369. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3370. *
  3371. * return: None
  3372. */
  3373. static inline
  3374. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3375. void *link_desc_va,
  3376. struct buffer_addr_info *next_addr_info)
  3377. {
  3378. struct rx_msdu_link *msdu_link = link_desc_va;
  3379. if (!msdu_link) {
  3380. qdf_mem_zero(next_addr_info,
  3381. sizeof(struct buffer_addr_info));
  3382. return;
  3383. }
  3384. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3385. }
  3386. /**
  3387. * hal_rx_clear_next_msdu_link_desc_buf_addr_info(): clear next msdu link desc
  3388. * buffer addr info
  3389. * @link_desc_va: pointer to current msdu link Desc
  3390. *
  3391. * return: None
  3392. */
  3393. static inline
  3394. void hal_rx_clear_next_msdu_link_desc_buf_addr_info(void *link_desc_va)
  3395. {
  3396. struct rx_msdu_link *msdu_link = link_desc_va;
  3397. if (msdu_link)
  3398. qdf_mem_zero(&msdu_link->next_msdu_link_desc_addr_info,
  3399. sizeof(msdu_link->next_msdu_link_desc_addr_info));
  3400. }
  3401. /**
  3402. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3403. *
  3404. * @buf_addr_info: pointer to buf_addr_info structure
  3405. *
  3406. * return: true: has valid paddr, false: not.
  3407. */
  3408. static inline
  3409. bool hal_rx_is_buf_addr_info_valid(
  3410. struct buffer_addr_info *buf_addr_info)
  3411. {
  3412. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3413. false : true;
  3414. }
  3415. /**
  3416. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3417. * rx_pkt_tlvs structure
  3418. *
  3419. * @hal_soc_hdl: HAL SOC handle
  3420. * return: msdu_end_tlv offset value
  3421. */
  3422. static inline
  3423. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3424. {
  3425. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3426. if (!hal_soc || !hal_soc->ops) {
  3427. hal_err("hal handle is NULL");
  3428. QDF_BUG(0);
  3429. return 0;
  3430. }
  3431. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3432. }
  3433. /**
  3434. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3435. * rx_pkt_tlvs structure
  3436. *
  3437. * @hal_soc_hdl: HAL SOC handle
  3438. * return: msdu_start_tlv offset value
  3439. */
  3440. static inline
  3441. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3442. {
  3443. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3444. if (!hal_soc || !hal_soc->ops) {
  3445. hal_err("hal handle is NULL");
  3446. QDF_BUG(0);
  3447. return 0;
  3448. }
  3449. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3450. }
  3451. /**
  3452. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3453. * rx_pkt_tlvs structure
  3454. *
  3455. * @hal_soc_hdl: HAL SOC handle
  3456. * return: mpdu_start_tlv offset value
  3457. */
  3458. static inline
  3459. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3460. {
  3461. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3462. if (!hal_soc || !hal_soc->ops) {
  3463. hal_err("hal handle is NULL");
  3464. QDF_BUG(0);
  3465. return 0;
  3466. }
  3467. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3468. }
  3469. /**
  3470. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3471. * rx_pkt_tlvs structure
  3472. *
  3473. * @hal_soc_hdl: HAL SOC handle
  3474. * return: mpdu_end_tlv offset value
  3475. */
  3476. static inline
  3477. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3478. {
  3479. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3480. if (!hal_soc || !hal_soc->ops) {
  3481. hal_err("hal handle is NULL");
  3482. QDF_BUG(0);
  3483. return 0;
  3484. }
  3485. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3486. }
  3487. /**
  3488. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3489. * rx_pkt_tlvs structure
  3490. *
  3491. * @hal_soc_hdl: HAL SOC handle
  3492. * return: attn_tlv offset value
  3493. */
  3494. static inline
  3495. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3496. {
  3497. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3498. if (!hal_soc || !hal_soc->ops) {
  3499. hal_err("hal handle is NULL");
  3500. QDF_BUG(0);
  3501. return 0;
  3502. }
  3503. return hal_soc->ops->hal_rx_attn_offset_get();
  3504. }
  3505. #endif /* _HAL_RX_H */