msm_drv.h 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. /*
  2. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __MSM_DRV_H__
  19. #define __MSM_DRV_H__
  20. #include <linux/kernel.h>
  21. #include <linux/clk.h>
  22. #include <linux/cpufreq.h>
  23. #include <linux/module.h>
  24. #include <linux/component.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/list.h>
  30. #include <linux/iommu.h>
  31. #include <linux/types.h>
  32. #include <linux/of_graph.h>
  33. #include <linux/of_device.h>
  34. #include <linux/sde_io_util.h>
  35. #include <linux/sizes.h>
  36. #include <linux/kthread.h>
  37. #include <drm/drmP.h>
  38. #include <drm/drm_atomic.h>
  39. #include <drm/drm_atomic_helper.h>
  40. #include <drm/drm_plane_helper.h>
  41. #include <drm/drm_fb_helper.h>
  42. #include <drm/msm_drm.h>
  43. #include <drm/sde_drm.h>
  44. #include <drm/drm_gem.h>
  45. #include <drm/drm_dsc.h>
  46. #include "sde_power_handle.h"
  47. #define GET_MAJOR_REV(rev) ((rev) >> 28)
  48. #define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
  49. #define GET_STEP_REV(rev) ((rev) & 0xFFFF)
  50. struct msm_kms;
  51. struct msm_gpu;
  52. struct msm_mmu;
  53. struct msm_mdss;
  54. struct msm_rd_state;
  55. struct msm_perf_state;
  56. struct msm_gem_submit;
  57. struct msm_fence_context;
  58. struct msm_fence_cb;
  59. struct msm_gem_address_space;
  60. struct msm_gem_vma;
  61. #define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
  62. #define MAX_CRTCS 16
  63. #define MAX_PLANES 20
  64. #define MAX_ENCODERS 16
  65. #define MAX_BRIDGES 16
  66. #define MAX_CONNECTORS 16
  67. #define MSM_RGB 0x0
  68. #define MSM_YUV 0x1
  69. #define MSM_CHROMA_444 0x0
  70. #define MSM_CHROMA_422 0x1
  71. #define MSM_CHROMA_420 0x2
  72. #define TEARDOWN_DEADLOCK_RETRY_MAX 5
  73. struct msm_file_private {
  74. rwlock_t queuelock;
  75. struct list_head submitqueues;
  76. int queueid;
  77. /* update the refcount when user driver calls power_ctrl IOCTL */
  78. unsigned short enable_refcnt;
  79. /* protects enable_refcnt */
  80. struct mutex power_lock;
  81. };
  82. enum msm_mdp_plane_property {
  83. /* blob properties, always put these first */
  84. PLANE_PROP_CSC_V1,
  85. PLANE_PROP_CSC_DMA_V1,
  86. PLANE_PROP_INFO,
  87. PLANE_PROP_SCALER_LUT_ED,
  88. PLANE_PROP_SCALER_LUT_CIR,
  89. PLANE_PROP_SCALER_LUT_SEP,
  90. PLANE_PROP_SKIN_COLOR,
  91. PLANE_PROP_SKY_COLOR,
  92. PLANE_PROP_FOLIAGE_COLOR,
  93. PLANE_PROP_VIG_GAMUT,
  94. PLANE_PROP_VIG_IGC,
  95. PLANE_PROP_DMA_IGC,
  96. PLANE_PROP_DMA_GC,
  97. /* # of blob properties */
  98. PLANE_PROP_BLOBCOUNT,
  99. /* range properties */
  100. PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
  101. PLANE_PROP_ALPHA,
  102. PLANE_PROP_COLOR_FILL,
  103. PLANE_PROP_H_DECIMATE,
  104. PLANE_PROP_V_DECIMATE,
  105. PLANE_PROP_INPUT_FENCE,
  106. PLANE_PROP_HUE_ADJUST,
  107. PLANE_PROP_SATURATION_ADJUST,
  108. PLANE_PROP_VALUE_ADJUST,
  109. PLANE_PROP_CONTRAST_ADJUST,
  110. PLANE_PROP_EXCL_RECT_V1,
  111. PLANE_PROP_PREFILL_SIZE,
  112. PLANE_PROP_PREFILL_TIME,
  113. PLANE_PROP_SCALER_V1,
  114. PLANE_PROP_SCALER_V2,
  115. PLANE_PROP_INVERSE_PMA,
  116. /* enum/bitmask properties */
  117. PLANE_PROP_BLEND_OP,
  118. PLANE_PROP_SRC_CONFIG,
  119. PLANE_PROP_FB_TRANSLATION_MODE,
  120. PLANE_PROP_MULTIRECT_MODE,
  121. /* total # of properties */
  122. PLANE_PROP_COUNT
  123. };
  124. enum msm_mdp_crtc_property {
  125. CRTC_PROP_INFO,
  126. CRTC_PROP_DEST_SCALER_LUT_ED,
  127. CRTC_PROP_DEST_SCALER_LUT_CIR,
  128. CRTC_PROP_DEST_SCALER_LUT_SEP,
  129. /* # of blob properties */
  130. CRTC_PROP_BLOBCOUNT,
  131. /* range properties */
  132. CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
  133. CRTC_PROP_OUTPUT_FENCE,
  134. CRTC_PROP_OUTPUT_FENCE_OFFSET,
  135. CRTC_PROP_DIM_LAYER_V1,
  136. CRTC_PROP_CORE_CLK,
  137. CRTC_PROP_CORE_AB,
  138. CRTC_PROP_CORE_IB,
  139. CRTC_PROP_LLCC_AB,
  140. CRTC_PROP_LLCC_IB,
  141. CRTC_PROP_DRAM_AB,
  142. CRTC_PROP_DRAM_IB,
  143. CRTC_PROP_ROT_PREFILL_BW,
  144. CRTC_PROP_ROT_CLK,
  145. CRTC_PROP_ROI_V1,
  146. CRTC_PROP_SECURITY_LEVEL,
  147. CRTC_PROP_IDLE_TIMEOUT,
  148. CRTC_PROP_DEST_SCALER,
  149. CRTC_PROP_CAPTURE_OUTPUT,
  150. CRTC_PROP_IDLE_PC_STATE,
  151. /* total # of properties */
  152. CRTC_PROP_COUNT
  153. };
  154. enum msm_mdp_conn_property {
  155. /* blob properties, always put these first */
  156. CONNECTOR_PROP_SDE_INFO,
  157. CONNECTOR_PROP_MODE_INFO,
  158. CONNECTOR_PROP_HDR_INFO,
  159. CONNECTOR_PROP_EXT_HDR_INFO,
  160. CONNECTOR_PROP_PP_DITHER,
  161. CONNECTOR_PROP_HDR_METADATA,
  162. /* # of blob properties */
  163. CONNECTOR_PROP_BLOBCOUNT,
  164. /* range properties */
  165. CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
  166. CONNECTOR_PROP_RETIRE_FENCE,
  167. CONNECTOR_PROP_DST_X,
  168. CONNECTOR_PROP_DST_Y,
  169. CONNECTOR_PROP_DST_W,
  170. CONNECTOR_PROP_DST_H,
  171. CONNECTOR_PROP_ROI_V1,
  172. CONNECTOR_PROP_BL_SCALE,
  173. CONNECTOR_PROP_SV_BL_SCALE,
  174. CONNECTOR_PROP_SUPPORTED_COLORSPACES,
  175. /* enum/bitmask properties */
  176. CONNECTOR_PROP_TOPOLOGY_NAME,
  177. CONNECTOR_PROP_TOPOLOGY_CONTROL,
  178. CONNECTOR_PROP_AUTOREFRESH,
  179. CONNECTOR_PROP_LP,
  180. CONNECTOR_PROP_FB_TRANSLATION_MODE,
  181. CONNECTOR_PROP_QSYNC_MODE,
  182. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE,
  183. /* total # of properties */
  184. CONNECTOR_PROP_COUNT
  185. };
  186. #define MSM_GPU_MAX_RINGS 4
  187. #define MAX_H_TILES_PER_DISPLAY 2
  188. /**
  189. * enum msm_display_compression_type - compression method used for pixel stream
  190. * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
  191. * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
  192. * @MSM_DISPLAY_COMPRESSION_VDC: VDC compresison is used
  193. */
  194. enum msm_display_compression_type {
  195. MSM_DISPLAY_COMPRESSION_NONE,
  196. MSM_DISPLAY_COMPRESSION_DSC,
  197. MSM_DISPLAY_COMPRESSION_VDC
  198. };
  199. #define MSM_DISPLAY_COMPRESSION_RATIO_NONE 1
  200. #define MSM_DISPLAY_COMPRESSION_RATIO_MAX 5
  201. /**
  202. * enum msm_display_spr_pack_type - sub pixel rendering pack patterns supported
  203. * @MSM_DISPLAY_SPR_TYPE_NONE: Bypass, no special packing
  204. * @MSM_DISPLAY_SPR_TYPE_PENTILE: pentile pack pattern
  205. * @MSM_DISPLAY_SPR_TYPE_RGBW: RGBW pack pattern
  206. * @MSM_DISPLAY_SPR_TYPE_YYGM: YYGM pack pattern
  207. * @MSM_DISPLAY_SPR_TYPE_YYGW: YYGW pack patterm
  208. * @MSM_DISPLAY_SPR_TYPE_MAX: max and invalid
  209. */
  210. enum msm_display_spr_pack_type {
  211. MSM_DISPLAY_SPR_TYPE_NONE,
  212. MSM_DISPLAY_SPR_TYPE_PENTILE,
  213. MSM_DISPLAY_SPR_TYPE_RGBW,
  214. MSM_DISPLAY_SPR_TYPE_YYGM,
  215. MSM_DISPLAY_SPR_TYPE_YYGW,
  216. MSM_DISPLAY_SPR_TYPE_MAX
  217. };
  218. static const char *msm_spr_pack_type_str[MSM_DISPLAY_SPR_TYPE_MAX] = {
  219. [MSM_DISPLAY_SPR_TYPE_NONE] = "",
  220. [MSM_DISPLAY_SPR_TYPE_PENTILE] = "pentile",
  221. [MSM_DISPLAY_SPR_TYPE_RGBW] = "rgbw",
  222. [MSM_DISPLAY_SPR_TYPE_YYGM] = "yygm",
  223. [MSM_DISPLAY_SPR_TYPE_YYGW] = "yygw"
  224. };
  225. /**
  226. * enum msm_display_caps - features/capabilities supported by displays
  227. * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
  228. * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
  229. * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
  230. * @MSM_DISPLAY_CAP_EDID: EDID supported
  231. * @MSM_DISPLAY_ESD_ENABLED: ESD feature enabled
  232. * @MSM_DISPLAY_CAP_MST_MODE: Display with MST support
  233. * @MSM_DISPLAY_SPLIT_LINK: Split Link enabled
  234. */
  235. enum msm_display_caps {
  236. MSM_DISPLAY_CAP_VID_MODE = BIT(0),
  237. MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
  238. MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
  239. MSM_DISPLAY_CAP_EDID = BIT(3),
  240. MSM_DISPLAY_ESD_ENABLED = BIT(4),
  241. MSM_DISPLAY_CAP_MST_MODE = BIT(5),
  242. MSM_DISPLAY_SPLIT_LINK = BIT(6),
  243. };
  244. /**
  245. * enum panel_mode - panel operation mode
  246. * @MSM_DISPLAY_VIDEO_MODE: video mode panel
  247. * @MSM_DISPLAY_CMD_MODE: Command mode panel
  248. * @MODE_MAX:
  249. */
  250. enum panel_op_mode {
  251. MSM_DISPLAY_VIDEO_MODE = 0,
  252. MSM_DISPLAY_CMD_MODE,
  253. MSM_DISPLAY_MODE_MAX,
  254. };
  255. /**
  256. * enum msm_event_wait - type of HW events to wait for
  257. * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
  258. * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
  259. * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
  260. * @MSM_ENC_ACTIVE_REGION - wait for the TG to be in active pixel region
  261. */
  262. enum msm_event_wait {
  263. MSM_ENC_COMMIT_DONE = 0,
  264. MSM_ENC_TX_COMPLETE,
  265. MSM_ENC_VBLANK,
  266. MSM_ENC_ACTIVE_REGION,
  267. };
  268. /**
  269. * struct msm_roi_alignment - region of interest alignment restrictions
  270. * @xstart_pix_align: left x offset alignment restriction
  271. * @width_pix_align: width alignment restriction
  272. * @ystart_pix_align: top y offset alignment restriction
  273. * @height_pix_align: height alignment restriction
  274. * @min_width: minimum width restriction
  275. * @min_height: minimum height restriction
  276. */
  277. struct msm_roi_alignment {
  278. uint32_t xstart_pix_align;
  279. uint32_t width_pix_align;
  280. uint32_t ystart_pix_align;
  281. uint32_t height_pix_align;
  282. uint32_t min_width;
  283. uint32_t min_height;
  284. };
  285. /**
  286. * struct msm_roi_caps - display's region of interest capabilities
  287. * @enabled: true if some region of interest is supported
  288. * @merge_rois: merge rois before sending to display
  289. * @num_roi: maximum number of rois supported
  290. * @align: roi alignment restrictions
  291. */
  292. struct msm_roi_caps {
  293. bool enabled;
  294. bool merge_rois;
  295. uint32_t num_roi;
  296. struct msm_roi_alignment align;
  297. };
  298. /**
  299. * struct msm_display_dsc_info - defines dsc configuration
  300. * @config DSC encoder configuration
  301. * @scr_rev: DSC revision.
  302. * @initial_lines: Number of initial lines stored in encoder.
  303. * @pkt_per_line: Number of packets per line.
  304. * @bytes_in_slice: Number of bytes in slice.
  305. * @eol_byte_num: Valid bytes at the end of line.
  306. * @bytes_per_pkt Number of bytes in DSI packet
  307. * @pclk_per_line: Compressed width.
  308. * @slice_last_group_size: Size of last group in pixels.
  309. * @slice_per_pkt: Number of slices per packet.
  310. * @source_color_space: Source color space of DSC encoder
  311. * @chroma_format: Chroma_format of DSC encoder.
  312. * @det_thresh_flatness: Flatness threshold.
  313. * @extra_width: Extra width required in timing calculations.
  314. * @pps_delay_ms: Post PPS command delay in milliseconds.
  315. */
  316. struct msm_display_dsc_info {
  317. struct drm_dsc_config config;
  318. u8 scr_rev;
  319. int initial_lines;
  320. int pkt_per_line;
  321. int bytes_in_slice;
  322. int bytes_per_pkt;
  323. int eol_byte_num;
  324. int pclk_per_line;
  325. int slice_last_group_size;
  326. int slice_per_pkt;
  327. int source_color_space;
  328. int chroma_format;
  329. int det_thresh_flatness;
  330. u32 extra_width;
  331. u32 pps_delay_ms;
  332. };
  333. /**
  334. * struct msm_display_vdc_info - defines vdc configuration
  335. * @version_major: major version number of VDC encoder.
  336. * @version_minor: minor version number of VDC encoder.
  337. * @source_color_space: source color space of VDC encoder
  338. * @chroma_format: chroma_format of VDC encoder.
  339. * @mppf_bpc_r_y: MPPF bpc for R/Y color component
  340. * @mppf_bpc_g_cb: MPPF bpc for G/Cb color component
  341. * @mppf_bpc_b_cr: MPPF bpc for B/Cr color component
  342. * @mppf_bpc_y: MPPF bpc for Y color component
  343. * @mppf_bpc_co: MPPF bpc for Co color component
  344. * @mppf_bpc_cg: MPPF bpc for Cg color component
  345. * @flatqp_vf_fbls: flatness qp very flat FBLs
  346. * @flatqp_vf_nbls: flatness qp very flat NBLs
  347. * @flatqp_sw_fbls: flatness qp somewhat flat FBLs
  348. * @flatqp_sw_nbls: flatness qp somewhat flat NBLs
  349. * @chroma_samples: number of chroma samples
  350. * @split_panel_enable: indicates whether split panel is enabled
  351. * @panel_mode: indicates panel is in video or cmd mode
  352. * @traffic_mode: indicates burst/non-burst mode
  353. * @flatness_qp_lut: LUT used to determine flatness QP
  354. * @max_qp_lut: LUT used to determine maximum QP
  355. * @tar_del_lut: LUT used to calculate RC target rate
  356. * @lbda_brate_lut: lambda bitrate LUT for encoder
  357. * @lbda_bf_lut: lambda buffer fullness lut for encoder
  358. * @lbda_brate_lut_interp: interpolated lambda bitrate LUT
  359. * @lbda_bf_lut_interp: interpolated lambda buffer fullness lut
  360. * @num_of_active_ss: number of active soft slices
  361. * @bits_per_component: number of bits per component.
  362. * @max_pixels_per_line: maximum pixels per line
  363. * @max_pixels_per_hs_line: maximum pixels per hs line
  364. * @max_lines_per_frame: maximum lines per frame
  365. * @max_lines_per_slice: maximum lines per slice
  366. * @chunk_size: chunk size for encoder
  367. * @chunk_size_bits: number of bits in the chunk
  368. * @avg_block_bits: average block bits
  369. * @per_chunk_pad_bits: number of bits per chunk pad
  370. * @tot_pad_bits: total padding bits
  371. * @rc_stuffing_bits: rate control stuffing bits
  372. * @chunk_adj_bits: number of adjacent bits in the chunk
  373. * @rc_buf_init_size_temp: temporary rate control buffer init size
  374. * @init_tx_delay_temp: initial tx delay
  375. * @rc_buffer_init_size: rate control buffer init size
  376. * @rc_init_tx_delay: rate control buffer init tx delay
  377. * @rc_init_tx_delay_px_times: rate control buffer init tx
  378. * delay times pixels
  379. * @rc_buffer_max_size: max size of rate control buffer
  380. * @rc_tar_rate_scale_temp_a: rate control target rate scale parameter
  381. * @rc_tar_rate_scale_temp_b: rate control target rate scale parameter
  382. * @rc_tar_rate_scale: rate control target rate scale
  383. * @block_max_bits: max bits in the block
  384. * @rc_lambda_bitrate_scale: rate control lambda bitrate scale
  385. * @rc_buffer_fullness_scale: rate control lambda fullness scale
  386. * @rc_fullness_offset_thresh: rate control lambda fullness threshold
  387. * @ramp_blocks: number of ramp blocks
  388. * @bits_per_pixel: number of bits per pixel.
  389. * @num_extra_mux_bits_init: initial value of number of extra mux bits
  390. * @extra_crop_bits: number of extra crop bits
  391. * @num_extra_mux_bits: value of number of extra mux bits
  392. * @mppf_bits_comp_0: mppf bits in color component 0
  393. * @mppf_bits_comp_1: mppf bits in color component 1
  394. * @mppf_bits_comp_2: mppf bits in color component 2
  395. * @min_block_bits: min number of block bits
  396. * @slice_height: slice height configuration of encoder.
  397. * @slice_width: slice width configuration of encoder.
  398. * @frame_width: frame width configuration of encoder
  399. * @frame_height: frame height configuration of encoder
  400. * @bytes_in_slice: Number of bytes in slice.
  401. * @bytes_per_pkt: Number of bytes in packet.
  402. * @eol_byte_num: Valid bytes at the end of line.
  403. * @pclk_per_line: Compressed width.
  404. * @slice_per_pkt: Number of slices per packet.
  405. * @pkt_per_line: Number of packets per line.
  406. * @min_ssm_delay: Min Sub-stream multiplexing delay
  407. * @max_ssm_delay: Max Sub-stream multiplexing delay
  408. * @input_ssm_out_latency: input Sub-stream multiplexing output latency
  409. * @input_ssm_out_latency_min: min input Sub-stream multiplexing output latency
  410. * @obuf_latency: Output buffer latency
  411. * @base_hs_latency: base hard-slice latency
  412. * @base_hs_latency_min: base hard-slice min latency
  413. * @base_hs_latency_pixels: base hard-slice latency pixels
  414. * @base_hs_latency_pixels_min: base hard-slice latency pixels(min)
  415. * @base_initial_lines: base initial lines
  416. * @base_top_up: base top up
  417. * @output_rate: output rate
  418. * @output_rate_ratio_100: output rate times 100
  419. * @burst_accum_pixels: burst accumulated pixels
  420. * @ss_initial_lines: soft-slice initial lines
  421. * @burst_initial_lines: burst mode initial lines
  422. * @initial_lines: initial lines
  423. * @obuf_base: output buffer base
  424. * @obuf_extra_ss0: output buffer extra ss0
  425. * @obuf_extra_ss1: output buffer extra ss1
  426. * @obuf_extra_burst: output buffer extra burst
  427. * @obuf_ss0: output buffer ss0
  428. * @obuf_ss1: output buffer ss1
  429. * @obuf_margin_words: output buffer margin words
  430. * @ob0_max_addr: output buffer 0 max address
  431. * @ob1_max_addr: output buffer 1 max address
  432. * @slice_width_orig: original slice width
  433. * @r2b0_max_addr: r2b0 max addr
  434. * @r2b1_max_addr: r1b1 max addr
  435. * @slice_num_px: number of pixels per slice
  436. * @rc_target_rate_threshold: rate control target rate threshold
  437. * @rc_fullness_offset_slope: rate control fullness offset slop
  438. * @pps_delay_ms: Post PPS command delay in milliseconds.
  439. * @version_release: release version of VDC encoder.
  440. * @slice_num_bits: number of bits per slice
  441. * @ramp_bits: number of ramp bits
  442. */
  443. struct msm_display_vdc_info {
  444. u8 version_major;
  445. u8 version_minor;
  446. u8 source_color_space;
  447. u8 chroma_format;
  448. u8 mppf_bpc_r_y;
  449. u8 mppf_bpc_g_cb;
  450. u8 mppf_bpc_b_cr;
  451. u8 mppf_bpc_y;
  452. u8 mppf_bpc_co;
  453. u8 mppf_bpc_cg;
  454. u8 flatqp_vf_fbls;
  455. u8 flatqp_vf_nbls;
  456. u8 flatqp_sw_fbls;
  457. u8 flatqp_sw_nbls;
  458. u8 chroma_samples;
  459. u8 split_panel_enable;
  460. u8 panel_mode;
  461. u8 traffic_mode;
  462. u16 flatness_qp_lut[8];
  463. u16 max_qp_lut[8];
  464. u16 tar_del_lut[16];
  465. u16 lbda_brate_lut[16];
  466. u16 lbda_bf_lut[16];
  467. u16 lbda_brate_lut_interp[64];
  468. u16 lbda_bf_lut_interp[64];
  469. u8 num_of_active_ss;
  470. u8 bits_per_component;
  471. u16 max_pixels_per_line;
  472. u16 max_pixels_per_hs_line;
  473. u16 max_lines_per_frame;
  474. u16 max_lines_per_slice;
  475. u16 chunk_size;
  476. u16 chunk_size_bits;
  477. u16 avg_block_bits;
  478. u16 per_chunk_pad_bits;
  479. u16 tot_pad_bits;
  480. u16 rc_stuffing_bits;
  481. u16 chunk_adj_bits;
  482. u16 rc_buf_init_size_temp;
  483. u16 init_tx_delay_temp;
  484. u16 rc_buffer_init_size;
  485. u16 rc_init_tx_delay;
  486. u16 rc_init_tx_delay_px_times;
  487. u16 rc_buffer_max_size;
  488. u16 rc_tar_rate_scale_temp_a;
  489. u16 rc_tar_rate_scale_temp_b;
  490. u16 rc_tar_rate_scale;
  491. u16 block_max_bits;
  492. u16 rc_lambda_bitrate_scale;
  493. u16 rc_buffer_fullness_scale;
  494. u16 rc_fullness_offset_thresh;
  495. u16 ramp_blocks;
  496. u16 bits_per_pixel;
  497. u16 num_extra_mux_bits_init;
  498. u16 extra_crop_bits;
  499. u16 num_extra_mux_bits;
  500. u16 mppf_bits_comp_0;
  501. u16 mppf_bits_comp_1;
  502. u16 mppf_bits_comp_2;
  503. u16 min_block_bits;
  504. int slice_height;
  505. int slice_width;
  506. int frame_width;
  507. int frame_height;
  508. int bytes_in_slice;
  509. int bytes_per_pkt;
  510. int eol_byte_num;
  511. int pclk_per_line;
  512. int slice_per_pkt;
  513. int pkt_per_line;
  514. int min_ssm_delay;
  515. int max_ssm_delay;
  516. int input_ssm_out_latency;
  517. int input_ssm_out_latency_min;
  518. int obuf_latency;
  519. int base_hs_latency;
  520. int base_hs_latency_min;
  521. int base_hs_latency_pixels;
  522. int base_hs_latency_pixels_min;
  523. int base_initial_lines;
  524. int base_top_up;
  525. int output_rate;
  526. int output_rate_ratio_100;
  527. int burst_accum_pixels;
  528. int ss_initial_lines;
  529. int burst_initial_lines;
  530. int initial_lines;
  531. int obuf_base;
  532. int obuf_extra_ss0;
  533. int obuf_extra_ss1;
  534. int obuf_extra_burst;
  535. int obuf_ss0;
  536. int obuf_ss1;
  537. int obuf_margin_words;
  538. int ob0_max_addr;
  539. int ob1_max_addr;
  540. int slice_width_orig;
  541. int r2b0_max_addr;
  542. int r2b1_max_addr;
  543. u32 slice_num_px;
  544. u32 rc_target_rate_threshold;
  545. u32 rc_fullness_offset_slope;
  546. u32 pps_delay_ms;
  547. u32 version_release;
  548. u64 slice_num_bits;
  549. u64 ramp_bits;
  550. };
  551. /**
  552. * Bits/pixel target >> 4 (removing the fractional bits)
  553. * returns the integer bpp value from the drm_dsc_config struct
  554. */
  555. #define DSC_BPP(config) ((config).bits_per_pixel >> 4)
  556. /**
  557. * struct msm_compression_info - defined panel compression
  558. * @comp_type: type of compression supported
  559. * @comp_ratio: compression ratio
  560. * @dsc_info: dsc configuration if the compression
  561. * supported is DSC
  562. * @vdc_info: vdc configuration if the compression
  563. * supported is VDC
  564. */
  565. struct msm_compression_info {
  566. enum msm_display_compression_type comp_type;
  567. u32 comp_ratio;
  568. union{
  569. struct msm_display_dsc_info dsc_info;
  570. struct msm_display_vdc_info vdc_info;
  571. };
  572. };
  573. /**
  574. * struct msm_display_topology - defines a display topology pipeline
  575. * @num_lm: number of layer mixers used
  576. * @num_enc: number of compression encoder blocks used
  577. * @num_intf: number of interfaces the panel is mounted on
  578. */
  579. struct msm_display_topology {
  580. u32 num_lm;
  581. u32 num_enc;
  582. u32 num_intf;
  583. };
  584. /**
  585. * struct msm_mode_info - defines all msm custom mode info
  586. * @frame_rate: frame_rate of the mode
  587. * @vtotal: vtotal calculated for the mode
  588. * @prefill_lines: prefill lines based on porches.
  589. * @jitter_numer: display panel jitter numerator configuration
  590. * @jitter_denom: display panel jitter denominator configuration
  591. * @clk_rate: DSI bit clock per lane in HZ.
  592. * @topology: supported topology for the mode
  593. * @comp_info: compression info supported
  594. * @roi_caps: panel roi capabilities
  595. * @wide_bus_en: wide-bus mode cfg for interface module
  596. * @mdp_transfer_time_us Specifies the mdp transfer time for command mode
  597. * panels in microseconds.
  598. */
  599. struct msm_mode_info {
  600. uint32_t frame_rate;
  601. uint32_t vtotal;
  602. uint32_t prefill_lines;
  603. uint32_t jitter_numer;
  604. uint32_t jitter_denom;
  605. uint64_t clk_rate;
  606. struct msm_display_topology topology;
  607. struct msm_compression_info comp_info;
  608. struct msm_roi_caps roi_caps;
  609. bool wide_bus_en;
  610. u32 mdp_transfer_time_us;
  611. };
  612. /**
  613. * struct msm_resource_caps_info - defines hw resources
  614. * @num_lm number of layer mixers available
  615. * @num_dsc number of dsc available
  616. * @num_vdc number of vdc available
  617. * @num_ctl number of ctl available
  618. * @num_3dmux number of 3d mux available
  619. * @max_mixer_width: max width supported by layer mixer
  620. */
  621. struct msm_resource_caps_info {
  622. uint32_t num_lm;
  623. uint32_t num_dsc;
  624. uint32_t num_vdc;
  625. uint32_t num_ctl;
  626. uint32_t num_3dmux;
  627. uint32_t max_mixer_width;
  628. };
  629. /**
  630. * struct msm_display_info - defines display properties
  631. * @intf_type: DRM_MODE_CONNECTOR_ display type
  632. * @capabilities: Bitmask of display flags
  633. * @num_of_h_tiles: Number of horizontal tiles in case of split interface
  634. * @h_tile_instance: Controller instance used per tile. Number of elements is
  635. * based on num_of_h_tiles
  636. * @is_connected: Set to true if display is connected
  637. * @width_mm: Physical width
  638. * @height_mm: Physical height
  639. * @max_width: Max width of display. In case of hot pluggable display
  640. * this is max width supported by controller
  641. * @max_height: Max height of display. In case of hot pluggable display
  642. * this is max height supported by controller
  643. * @clk_rate: DSI bit clock per lane in HZ.
  644. * @display_type: Enum for type of display
  645. * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
  646. * used instead of panel TE in cmd mode panels
  647. * @poms_align_vsync: poms with vsync aligned
  648. * @roi_caps: Region of interest capability info
  649. * @qsync_min_fps Minimum fps supported by Qsync feature
  650. * @te_source vsync source pin information
  651. */
  652. struct msm_display_info {
  653. int intf_type;
  654. uint32_t capabilities;
  655. enum panel_op_mode curr_panel_mode;
  656. uint32_t num_of_h_tiles;
  657. uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
  658. bool is_connected;
  659. unsigned int width_mm;
  660. unsigned int height_mm;
  661. uint32_t max_width;
  662. uint32_t max_height;
  663. uint64_t clk_rate;
  664. uint32_t display_type;
  665. bool is_te_using_watchdog_timer;
  666. bool poms_align_vsync;
  667. struct msm_roi_caps roi_caps;
  668. uint32_t qsync_min_fps;
  669. uint32_t te_source;
  670. };
  671. #define MSM_MAX_ROI 4
  672. /**
  673. * struct msm_roi_list - list of regions of interest for a drm object
  674. * @num_rects: number of valid rectangles in the roi array
  675. * @roi: list of roi rectangles
  676. */
  677. struct msm_roi_list {
  678. uint32_t num_rects;
  679. struct drm_clip_rect roi[MSM_MAX_ROI];
  680. };
  681. /**
  682. * struct - msm_display_kickoff_params - info for display features at kickoff
  683. * @rois: Regions of interest structure for mapping CRTC to Connector output
  684. */
  685. struct msm_display_kickoff_params {
  686. struct msm_roi_list *rois;
  687. struct drm_msm_ext_hdr_metadata *hdr_meta;
  688. };
  689. /**
  690. * struct - msm_display_conn_params - info of dpu display features
  691. * @qsync_mode: Qsync mode, where 0: disabled 1: continuous mode 2: oneshot
  692. * @qsync_update: Qsync settings were changed/updated
  693. */
  694. struct msm_display_conn_params {
  695. uint32_t qsync_mode;
  696. bool qsync_update;
  697. };
  698. /**
  699. * struct msm_drm_event - defines custom event notification struct
  700. * @base: base object required for event notification by DRM framework.
  701. * @event: event object required for event notification by DRM framework.
  702. * @info: contains information of DRM object for which events has been
  703. * requested.
  704. * @data: memory location which contains response payload for event.
  705. */
  706. struct msm_drm_event {
  707. struct drm_pending_event base;
  708. struct drm_event event;
  709. struct drm_msm_event_req info;
  710. u8 data[];
  711. };
  712. /* Commit/Event thread specific structure */
  713. struct msm_drm_thread {
  714. struct drm_device *dev;
  715. struct task_struct *thread;
  716. unsigned int crtc_id;
  717. struct kthread_worker worker;
  718. };
  719. struct msm_drm_private {
  720. struct drm_device *dev;
  721. struct msm_kms *kms;
  722. struct sde_power_handle phandle;
  723. /* subordinate devices, if present: */
  724. struct platform_device *gpu_pdev;
  725. /* top level MDSS wrapper device (for MDP5 only) */
  726. struct msm_mdss *mdss;
  727. /* possibly this should be in the kms component, but it is
  728. * shared by both mdp4 and mdp5..
  729. */
  730. struct hdmi *hdmi;
  731. /* eDP is for mdp5 only, but kms has not been created
  732. * when edp_bind() and edp_init() are called. Here is the only
  733. * place to keep the edp instance.
  734. */
  735. struct msm_edp *edp;
  736. /* DSI is shared by mdp4 and mdp5 */
  737. struct msm_dsi *dsi[2];
  738. /* when we have more than one 'msm_gpu' these need to be an array: */
  739. struct msm_gpu *gpu;
  740. struct msm_file_private *lastctx;
  741. struct drm_fb_helper *fbdev;
  742. struct msm_rd_state *rd; /* debugfs to dump all submits */
  743. struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
  744. struct msm_perf_state *perf;
  745. /* list of GEM objects: */
  746. struct list_head inactive_list;
  747. struct workqueue_struct *wq;
  748. /* crtcs pending async atomic updates: */
  749. uint32_t pending_crtcs;
  750. uint32_t pending_planes;
  751. wait_queue_head_t pending_crtcs_event;
  752. unsigned int num_planes;
  753. struct drm_plane *planes[MAX_PLANES];
  754. unsigned int num_crtcs;
  755. struct drm_crtc *crtcs[MAX_CRTCS];
  756. struct msm_drm_thread disp_thread[MAX_CRTCS];
  757. struct msm_drm_thread event_thread[MAX_CRTCS];
  758. struct task_struct *pp_event_thread;
  759. struct kthread_worker pp_event_worker;
  760. unsigned int num_encoders;
  761. struct drm_encoder *encoders[MAX_ENCODERS];
  762. unsigned int num_bridges;
  763. struct drm_bridge *bridges[MAX_BRIDGES];
  764. unsigned int num_connectors;
  765. struct drm_connector *connectors[MAX_CONNECTORS];
  766. /* Properties */
  767. struct drm_property *plane_property[PLANE_PROP_COUNT];
  768. struct drm_property *crtc_property[CRTC_PROP_COUNT];
  769. struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
  770. /* Color processing properties for the crtc */
  771. struct drm_property **cp_property;
  772. /* VRAM carveout, used when no IOMMU: */
  773. struct {
  774. unsigned long size;
  775. dma_addr_t paddr;
  776. /* NOTE: mm managed at the page level, size is in # of pages
  777. * and position mm_node->start is in # of pages:
  778. */
  779. struct drm_mm mm;
  780. spinlock_t lock; /* Protects drm_mm node allocation/removal */
  781. } vram;
  782. struct notifier_block vmap_notifier;
  783. struct shrinker shrinker;
  784. struct drm_atomic_state *pm_state;
  785. /* task holding struct_mutex.. currently only used in submit path
  786. * to detect and reject faults from copy_from_user() for submit
  787. * ioctl.
  788. */
  789. struct task_struct *struct_mutex_task;
  790. /* list of clients waiting for events */
  791. struct list_head client_event_list;
  792. /* whether registered and drm_dev_unregister should be called */
  793. bool registered;
  794. /* msm drv debug root node */
  795. struct dentry *debug_root;
  796. /* update the flag when msm driver receives shutdown notification */
  797. bool shutdown_in_progress;
  798. };
  799. /* get struct msm_kms * from drm_device * */
  800. #define ddev_to_msm_kms(D) ((D) && (D)->dev_private ? \
  801. ((struct msm_drm_private *)((D)->dev_private))->kms : NULL)
  802. struct msm_format {
  803. uint32_t pixel_format;
  804. };
  805. int msm_atomic_prepare_fb(struct drm_plane *plane,
  806. struct drm_plane_state *new_state);
  807. void msm_atomic_commit_tail(struct drm_atomic_state *state);
  808. int msm_atomic_commit(struct drm_device *dev,
  809. struct drm_atomic_state *state, bool nonblock);
  810. /* callback from wq once fence has passed: */
  811. struct msm_fence_cb {
  812. struct work_struct work;
  813. uint32_t fence;
  814. void (*func)(struct msm_fence_cb *cb);
  815. };
  816. void __msm_fence_worker(struct work_struct *work);
  817. #define INIT_FENCE_CB(_cb, _func) do { \
  818. INIT_WORK(&(_cb)->work, __msm_fence_worker); \
  819. (_cb)->func = _func; \
  820. } while (0)
  821. struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
  822. void msm_atomic_state_clear(struct drm_atomic_state *state);
  823. void msm_atomic_state_free(struct drm_atomic_state *state);
  824. int msm_gem_init_vma(struct msm_gem_address_space *aspace,
  825. struct msm_gem_vma *vma, int npages);
  826. void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
  827. struct msm_gem_vma *vma, struct sg_table *sgt,
  828. unsigned int flags);
  829. int msm_gem_map_vma(struct msm_gem_address_space *aspace,
  830. struct msm_gem_vma *vma, struct sg_table *sgt, int npages,
  831. unsigned int flags);
  832. struct device *msm_gem_get_aspace_device(struct msm_gem_address_space *aspace);
  833. void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
  834. struct msm_gem_address_space *
  835. msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
  836. const char *name);
  837. /* For SDE display */
  838. struct msm_gem_address_space *
  839. msm_gem_smmu_address_space_create(struct drm_device *dev, struct msm_mmu *mmu,
  840. const char *name);
  841. /**
  842. * msm_gem_add_obj_to_aspace_active_list: adds obj to active obj list in aspace
  843. */
  844. void msm_gem_add_obj_to_aspace_active_list(
  845. struct msm_gem_address_space *aspace,
  846. struct drm_gem_object *obj);
  847. /**
  848. * msm_gem_remove_obj_from_aspace_active_list: removes obj from active obj
  849. * list in aspace
  850. */
  851. void msm_gem_remove_obj_from_aspace_active_list(
  852. struct msm_gem_address_space *aspace,
  853. struct drm_gem_object *obj);
  854. /**
  855. * msm_gem_smmu_address_space_get: returns the aspace pointer for the requested
  856. * domain
  857. */
  858. struct msm_gem_address_space *
  859. msm_gem_smmu_address_space_get(struct drm_device *dev,
  860. unsigned int domain);
  861. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  862. void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  863. /**
  864. * msm_gem_aspace_domain_attach_detach: function to inform the attach/detach
  865. * of the domain for this aspace
  866. */
  867. void msm_gem_aspace_domain_attach_detach_update(
  868. struct msm_gem_address_space *aspace,
  869. bool is_detach);
  870. /**
  871. * msm_gem_address_space_register_cb: function to register callback for attach
  872. * and detach of the domain
  873. */
  874. int msm_gem_address_space_register_cb(
  875. struct msm_gem_address_space *aspace,
  876. void (*cb)(void *, bool),
  877. void *cb_data);
  878. /**
  879. * msm_gem_address_space_register_cb: function to unregister callback
  880. */
  881. int msm_gem_address_space_unregister_cb(
  882. struct msm_gem_address_space *aspace,
  883. void (*cb)(void *, bool),
  884. void *cb_data);
  885. void msm_gem_submit_free(struct msm_gem_submit *submit);
  886. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  887. struct drm_file *file);
  888. void msm_gem_shrinker_init(struct drm_device *dev);
  889. void msm_gem_shrinker_cleanup(struct drm_device *dev);
  890. void msm_gem_sync(struct drm_gem_object *obj);
  891. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  892. struct vm_area_struct *vma);
  893. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  894. vm_fault_t msm_gem_fault(struct vm_fault *vmf);
  895. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  896. int msm_gem_get_iova(struct drm_gem_object *obj,
  897. struct msm_gem_address_space *aspace, uint64_t *iova);
  898. int msm_gem_get_and_pin_iova(struct drm_gem_object *obj,
  899. struct msm_gem_address_space *aspace, uint64_t *iova);
  900. uint64_t msm_gem_iova(struct drm_gem_object *obj,
  901. struct msm_gem_address_space *aspace);
  902. void msm_gem_unpin_iova(struct drm_gem_object *obj,
  903. struct msm_gem_address_space *aspace);
  904. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  905. void msm_gem_put_pages(struct drm_gem_object *obj);
  906. void msm_gem_put_iova(struct drm_gem_object *obj,
  907. struct msm_gem_address_space *aspace);
  908. dma_addr_t msm_gem_get_dma_addr(struct drm_gem_object *obj);
  909. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  910. struct drm_mode_create_dumb *args);
  911. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  912. uint32_t handle, uint64_t *offset);
  913. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  914. void *msm_gem_prime_vmap(struct drm_gem_object *obj);
  915. void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  916. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  917. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  918. struct dma_buf_attachment *attach, struct sg_table *sg);
  919. int msm_gem_prime_pin(struct drm_gem_object *obj);
  920. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  921. struct drm_gem_object *msm_gem_prime_import(struct drm_device *dev,
  922. struct dma_buf *dma_buf);
  923. void *msm_gem_get_vaddr(struct drm_gem_object *obj);
  924. void *msm_gem_get_vaddr_active(struct drm_gem_object *obj);
  925. void msm_gem_put_vaddr(struct drm_gem_object *obj);
  926. int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
  927. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
  928. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  929. void msm_gem_free_object(struct drm_gem_object *obj);
  930. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  931. uint32_t size, uint32_t flags, uint32_t *handle, char *name);
  932. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  933. uint32_t size, uint32_t flags);
  934. struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev,
  935. uint32_t size, uint32_t flags);
  936. void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size,
  937. uint32_t flags, struct msm_gem_address_space *aspace,
  938. struct drm_gem_object **bo, uint64_t *iova);
  939. void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size,
  940. uint32_t flags, struct msm_gem_address_space *aspace,
  941. struct drm_gem_object **bo, uint64_t *iova);
  942. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  943. struct dma_buf *dmabuf, struct sg_table *sgt);
  944. __printf(2, 3)
  945. void msm_gem_object_set_name(struct drm_gem_object *bo, const char *fmt, ...);
  946. int msm_gem_delayed_import(struct drm_gem_object *obj);
  947. void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
  948. void msm_framebuffer_set_keepattrs(struct drm_framebuffer *fb, bool enable);
  949. int msm_framebuffer_prepare(struct drm_framebuffer *fb,
  950. struct msm_gem_address_space *aspace);
  951. void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
  952. struct msm_gem_address_space *aspace);
  953. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
  954. struct msm_gem_address_space *aspace, int plane);
  955. uint32_t msm_framebuffer_phys(struct drm_framebuffer *fb, int plane);
  956. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  957. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  958. struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
  959. const struct drm_mode_fb_cmd2 *mode_cmd,
  960. struct drm_gem_object **bos);
  961. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  962. struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
  963. struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
  964. int w, int h, int p, uint32_t format);
  965. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  966. void msm_fbdev_free(struct drm_device *dev);
  967. struct hdmi;
  968. #ifdef CONFIG_DRM_MSM_HDMI
  969. int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  970. struct drm_encoder *encoder);
  971. void __init msm_hdmi_register(void);
  972. void __exit msm_hdmi_unregister(void);
  973. #else
  974. static inline void __init msm_hdmi_register(void)
  975. {
  976. }
  977. static inline void __exit msm_hdmi_unregister(void)
  978. {
  979. }
  980. #endif
  981. struct msm_edp;
  982. #ifdef CONFIG_DRM_MSM_EDP
  983. void __init msm_edp_register(void);
  984. void __exit msm_edp_unregister(void);
  985. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  986. struct drm_encoder *encoder);
  987. #else
  988. static inline void __init msm_edp_register(void)
  989. {
  990. }
  991. static inline void __exit msm_edp_unregister(void)
  992. {
  993. }
  994. static inline int msm_edp_modeset_init(struct msm_edp *edp,
  995. struct drm_device *dev, struct drm_encoder *encoder)
  996. {
  997. return -EINVAL;
  998. }
  999. #endif
  1000. struct msm_dsi;
  1001. /* *
  1002. * msm_mode_object_event_notify - notify user-space clients of drm object
  1003. * events.
  1004. * @obj: mode object (crtc/connector) that is generating the event.
  1005. * @event: event that needs to be notified.
  1006. * @payload: payload for the event.
  1007. */
  1008. void msm_mode_object_event_notify(struct drm_mode_object *obj,
  1009. struct drm_device *dev, struct drm_event *event, u8 *payload);
  1010. #ifndef CONFIG_DRM_MSM_DSI
  1011. void __init msm_dsi_register(void);
  1012. void __exit msm_dsi_unregister(void);
  1013. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  1014. struct drm_encoder *encoder);
  1015. #else
  1016. static inline void __init msm_dsi_register(void)
  1017. {
  1018. }
  1019. static inline void __exit msm_dsi_unregister(void)
  1020. {
  1021. }
  1022. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  1023. struct drm_device *dev,
  1024. struct drm_encoder *encoder)
  1025. {
  1026. return -EINVAL;
  1027. }
  1028. #endif
  1029. #ifdef CONFIG_DRM_MSM_MDP5
  1030. void __init msm_mdp_register(void);
  1031. void __exit msm_mdp_unregister(void);
  1032. #else
  1033. static inline void __init msm_mdp_register(void)
  1034. {
  1035. }
  1036. static inline void __exit msm_mdp_unregister(void)
  1037. {
  1038. }
  1039. #endif
  1040. #ifdef CONFIG_DEBUG_FS
  1041. void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
  1042. void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
  1043. void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
  1044. int msm_debugfs_late_init(struct drm_device *dev);
  1045. int msm_rd_debugfs_init(struct drm_minor *minor);
  1046. void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
  1047. __printf(3, 4)
  1048. void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1049. const char *fmt, ...);
  1050. int msm_perf_debugfs_init(struct drm_minor *minor);
  1051. void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
  1052. #else
  1053. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  1054. __printf(3, 4)
  1055. static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1056. const char *fmt, ...) {}
  1057. static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
  1058. static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
  1059. #endif
  1060. struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
  1061. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk);
  1062. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  1063. const char *name);
  1064. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  1065. const char *dbgname);
  1066. unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
  1067. void msm_iounmap(struct platform_device *dev, void __iomem *addr);
  1068. void msm_writel(u32 data, void __iomem *addr);
  1069. u32 msm_readl(const void __iomem *addr);
  1070. #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1071. #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1072. static inline int align_pitch(int width, int bpp)
  1073. {
  1074. int bytespp = (bpp + 7) / 8;
  1075. /* adreno needs pitch aligned to 32 pixels: */
  1076. return bytespp * ALIGN(width, 32);
  1077. }
  1078. /* for the generated headers: */
  1079. #define INVALID_IDX(idx) ({BUG(); 0;})
  1080. #define fui(x) ({BUG(); 0;})
  1081. #define util_float_to_half(x) ({BUG(); 0;})
  1082. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  1083. /* for conditionally setting boolean flag(s): */
  1084. #define COND(bool, val) ((bool) ? (val) : 0)
  1085. static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
  1086. {
  1087. ktime_t now = ktime_get();
  1088. unsigned long remaining_jiffies;
  1089. if (ktime_compare(*timeout, now) < 0) {
  1090. remaining_jiffies = 0;
  1091. } else {
  1092. ktime_t rem = ktime_sub(*timeout, now);
  1093. struct timespec ts = ktime_to_timespec(rem);
  1094. remaining_jiffies = timespec_to_jiffies(&ts);
  1095. }
  1096. return remaining_jiffies;
  1097. }
  1098. int msm_get_mixer_count(struct msm_drm_private *priv,
  1099. const struct drm_display_mode *mode,
  1100. const struct msm_resource_caps_info *res, u32 *num_lm);
  1101. int msm_get_src_bpc(int chroma_format, int bpc);
  1102. #endif /* __MSM_DRV_H__ */