dsi_phy.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_PHY_H_
  6. #define _DSI_PHY_H_
  7. #include "dsi_defs.h"
  8. #include "dsi_clk.h"
  9. #include "dsi_pwr.h"
  10. #include "dsi_phy_hw.h"
  11. #include "dsi_pll.h"
  12. struct dsi_ver_spec_info {
  13. enum dsi_phy_version version;
  14. u32 lane_cfg_count;
  15. u32 strength_cfg_count;
  16. u32 regulator_cfg_count;
  17. u32 timing_cfg_count;
  18. };
  19. /**
  20. * struct dsi_phy_power_info - digital and analog power supplies for DSI PHY
  21. * @digital: Digital power supply for DSI PHY.
  22. * @phy_pwr: Analog power supplies for DSI PHY to work.
  23. */
  24. struct dsi_phy_power_info {
  25. struct dsi_regulator_info digital;
  26. struct dsi_regulator_info phy_pwr;
  27. };
  28. /**
  29. * enum phy_engine_state - define engine status for dsi phy.
  30. * @DSI_PHY_ENGINE_OFF: Engine is turned off.
  31. * @DSI_PHY_ENGINE_ON: Engine is turned on.
  32. * @DSI_PHY_ENGINE_MAX: Maximum value.
  33. */
  34. enum phy_engine_state {
  35. DSI_PHY_ENGINE_OFF = 0,
  36. DSI_PHY_ENGINE_ON,
  37. DSI_PHY_ENGINE_MAX,
  38. };
  39. /**
  40. * enum phy_ulps_return_type - define set_ulps return type for dsi phy.
  41. * @DSI_PHY_ULPS_HANDLED: ulps is handled in phy.
  42. * @DSI_PHY_ULPS_NOT_HANDLED: ulps is not handled in phy.
  43. * @DSI_PHY_ULPS_ERROR: ulps request failed in phy.
  44. */
  45. enum phy_ulps_return_type {
  46. DSI_PHY_ULPS_HANDLED = 0,
  47. DSI_PHY_ULPS_NOT_HANDLED,
  48. DSI_PHY_ULPS_ERROR,
  49. };
  50. /**
  51. * struct msm_dsi_phy - DSI PHY object
  52. * @pdev: Pointer to platform device.
  53. * @index: Instance id.
  54. * @name: Name of the PHY instance.
  55. * @refcount: Reference count.
  56. * @phy_lock: Mutex for hardware and object access.
  57. * @ver_info: Version specific phy parameters.
  58. * @hw: DSI PHY hardware object.
  59. * @pwr_info: Power information.
  60. * @cfg: DSI phy configuration.
  61. * @clk_cb: structure containing call backs for clock control
  62. * @power_state: True if PHY is powered on.
  63. * @dsi_phy_state: PHY state information.
  64. * @mode: Current mode.
  65. * @data_lanes: Number of data lanes used.
  66. * @dst_format: Destination format.
  67. * @pll: Pointer to PLL resource.
  68. * @allow_phy_power_off: True if PHY is allowed to power off when idle
  69. * @regulator_min_datarate_bps: Minimum per lane data rate to turn on regulator
  70. * @regulator_required: True if phy regulator is required
  71. */
  72. struct msm_dsi_phy {
  73. struct platform_device *pdev;
  74. int index;
  75. const char *name;
  76. u32 refcount;
  77. struct mutex phy_lock;
  78. const struct dsi_ver_spec_info *ver_info;
  79. struct dsi_phy_hw hw;
  80. struct dsi_phy_power_info pwr_info;
  81. struct dsi_phy_cfg cfg;
  82. struct clk_ctrl_cb clk_cb;
  83. enum phy_engine_state dsi_phy_state;
  84. bool power_state;
  85. struct dsi_mode_info mode;
  86. enum dsi_data_lanes data_lanes;
  87. enum dsi_pixel_format dst_format;
  88. struct dsi_pll_resource *pll;
  89. bool allow_phy_power_off;
  90. u32 regulator_min_datarate_bps;
  91. bool regulator_required;
  92. };
  93. /**
  94. * dsi_phy_get() - get a dsi phy handle from device node
  95. * @of_node: device node for dsi phy controller
  96. *
  97. * Gets the DSI PHY handle for the corresponding of_node. The ref count is
  98. * incremented to one all subsequents get will fail until the original client
  99. * calls a put.
  100. *
  101. * Return: DSI PHY handle or an error code.
  102. */
  103. struct msm_dsi_phy *dsi_phy_get(struct device_node *of_node);
  104. /**
  105. * dsi_phy_put() - release dsi phy handle
  106. * @dsi_phy: DSI PHY handle.
  107. *
  108. * Release the DSI PHY hardware. Driver will clean up all resources and puts
  109. * back the DSI PHY into reset state.
  110. */
  111. void dsi_phy_put(struct msm_dsi_phy *dsi_phy);
  112. /**
  113. * dsi_phy_drv_init() - initialize dsi phy driver
  114. * @dsi_phy: DSI PHY handle.
  115. *
  116. * Initializes DSI PHY driver. Should be called after dsi_phy_get().
  117. *
  118. * Return: error code.
  119. */
  120. int dsi_phy_drv_init(struct msm_dsi_phy *dsi_phy);
  121. /**
  122. * dsi_phy_drv_deinit() - de-initialize dsi phy driver
  123. * @dsi_phy: DSI PHY handle.
  124. *
  125. * Release all resources acquired by dsi_phy_drv_init().
  126. *
  127. * Return: error code.
  128. */
  129. int dsi_phy_drv_deinit(struct msm_dsi_phy *dsi_phy);
  130. /**
  131. * dsi_phy_validate_mode() - validate a display mode
  132. * @dsi_phy: DSI PHY handle.
  133. * @mode: Mode information.
  134. *
  135. * Validation will fail if the mode cannot be supported by the PHY driver or
  136. * hardware.
  137. *
  138. * Return: error code.
  139. */
  140. int dsi_phy_validate_mode(struct msm_dsi_phy *dsi_phy,
  141. struct dsi_mode_info *mode);
  142. /**
  143. * dsi_phy_set_power_state() - enable/disable dsi phy power supplies
  144. * @dsi_phy: DSI PHY handle.
  145. * @enable: Boolean flag to enable/disable.
  146. *
  147. * Return: error code.
  148. */
  149. int dsi_phy_set_power_state(struct msm_dsi_phy *dsi_phy, bool enable);
  150. /**
  151. * dsi_phy_enable() - enable DSI PHY hardware
  152. * @dsi_phy: DSI PHY handle.
  153. * @config: DSI host configuration.
  154. * @pll_source: Source PLL for PHY clock.
  155. * @skip_validation: Validation will not be performed on parameters.
  156. * @is_cont_splash_enabled: check whether continuous splash enabled.
  157. *
  158. * Validates and enables DSI PHY.
  159. *
  160. * Return: error code.
  161. */
  162. int dsi_phy_enable(struct msm_dsi_phy *dsi_phy,
  163. struct dsi_host_config *config,
  164. enum dsi_phy_pll_source pll_source,
  165. bool skip_validation,
  166. bool is_cont_splash_enabled);
  167. /**
  168. * dsi_phy_disable() - disable DSI PHY hardware.
  169. * @phy: DSI PHY handle.
  170. *
  171. * Return: error code.
  172. */
  173. int dsi_phy_disable(struct msm_dsi_phy *phy);
  174. /**
  175. * dsi_phy_set_ulps() - set ulps state for DSI pHY
  176. * @phy: DSI PHY handle
  177. * @config: DSi host configuration information.
  178. * @enable: Enable/Disable
  179. * @clamp_enabled: mmss_clamp enabled/disabled
  180. *
  181. * Return: error code.
  182. */
  183. int dsi_phy_set_ulps(struct msm_dsi_phy *phy, struct dsi_host_config *config,
  184. bool enable, bool clamp_enabled);
  185. /**
  186. * dsi_phy_clk_cb_register() - Register PHY clock control callback
  187. * @phy: DSI PHY handle
  188. * @clk_cb: Structure containing call back for clock control
  189. *
  190. * Return: error code.
  191. */
  192. int dsi_phy_clk_cb_register(struct msm_dsi_phy *phy,
  193. struct clk_ctrl_cb *clk_cb);
  194. /**
  195. * dsi_phy_idle_ctrl() - enable/disable DSI PHY during idle screen
  196. * @phy: DSI PHY handle
  197. * @enable: boolean to specify PHY enable/disable.
  198. *
  199. * Return: error code.
  200. */
  201. int dsi_phy_idle_ctrl(struct msm_dsi_phy *phy, bool enable);
  202. /**
  203. * dsi_phy_set_clamp_state() - configure clamps for DSI lanes
  204. * @phy: DSI PHY handle.
  205. * @enable: boolean to specify clamp enable/disable.
  206. *
  207. * Return: error code.
  208. */
  209. int dsi_phy_set_clamp_state(struct msm_dsi_phy *phy, bool enable);
  210. /**
  211. * dsi_phy_set_clk_freq() - set DSI PHY clock frequency setting
  212. * @phy: DSI PHY handle
  213. * @clk_freq: link clock frequency
  214. *
  215. * Return: error code.
  216. */
  217. int dsi_phy_set_clk_freq(struct msm_dsi_phy *phy,
  218. struct link_clk_freq *clk_freq);
  219. /**
  220. * dsi_phy_set_timing_params() - timing parameters for the panel
  221. * @phy: DSI PHY handle
  222. * @timing: array holding timing params.
  223. * @size: size of the array.
  224. * @commit: boolean to indicate if programming PHY HW registers is
  225. * required
  226. *
  227. * When PHY timing calculator is not implemented, this array will be used to
  228. * pass PHY timing information.
  229. *
  230. * Return: error code.
  231. */
  232. int dsi_phy_set_timing_params(struct msm_dsi_phy *phy,
  233. u32 *timing, u32 size, bool commit);
  234. /**
  235. * dsi_phy_lane_reset() - Reset DSI PHY lanes in case of error
  236. * @phy: DSI PHY handle
  237. *
  238. * Return: error code.
  239. */
  240. int dsi_phy_lane_reset(struct msm_dsi_phy *phy);
  241. /**
  242. * dsi_phy_toggle_resync_fifo() - toggle resync retime FIFO
  243. * @phy: DSI PHY handle
  244. *
  245. * Toggle the resync retime FIFO to synchronize the data paths.
  246. * This should be done everytime there is a change in the link clock
  247. * rate
  248. */
  249. void dsi_phy_toggle_resync_fifo(struct msm_dsi_phy *phy);
  250. /**
  251. * dsi_phy_reset_clk_en_sel() - reset clk_en_select on cmn_clk_cfg1 register
  252. * @phy: DSI PHY handle
  253. *
  254. * After toggling resync fifo regiater, clk_en_sel bit on cmn_clk_cfg1
  255. * register has to be reset
  256. */
  257. void dsi_phy_reset_clk_en_sel(struct msm_dsi_phy *phy);
  258. /**
  259. * dsi_phy_drv_register() - register platform driver for dsi phy
  260. */
  261. void dsi_phy_drv_register(void);
  262. /**
  263. * dsi_phy_drv_unregister() - unregister platform driver
  264. */
  265. void dsi_phy_drv_unregister(void);
  266. /**
  267. * dsi_phy_update_phy_timings() - Update dsi phy timings
  268. * @phy: DSI PHY handle
  269. * @config: DSI Host config parameters
  270. *
  271. * Return: error code.
  272. */
  273. int dsi_phy_update_phy_timings(struct msm_dsi_phy *phy,
  274. struct dsi_host_config *config);
  275. /**
  276. * dsi_phy_config_dynamic_refresh() - Configure dynamic refresh registers
  277. * @phy: DSI PHY handle
  278. * @delay: pipe delays for dynamic refresh
  279. * @is_master: Boolean to indicate if for master or slave
  280. */
  281. void dsi_phy_config_dynamic_refresh(struct msm_dsi_phy *phy,
  282. struct dsi_dyn_clk_delay *delay,
  283. bool is_master);
  284. /**
  285. * dsi_phy_dynamic_refresh_trigger() - trigger dynamic refresh
  286. * @phy: DSI PHY handle
  287. * @is_master: Boolean to indicate if for master or slave.
  288. */
  289. void dsi_phy_dynamic_refresh_trigger(struct msm_dsi_phy *phy, bool is_master);
  290. /**
  291. * dsi_phy_dynamic_refresh_clear() - clear dynamic refresh config
  292. * @phy: DSI PHY handle
  293. */
  294. void dsi_phy_dynamic_refresh_clear(struct msm_dsi_phy *phy);
  295. /**
  296. * dsi_phy_dyn_refresh_cache_phy_timings - cache the phy timings calculated
  297. * as part of dynamic refresh.
  298. * @phy: DSI PHY Handle.
  299. * @dst: Pointer to cache location.
  300. * @size: Number of phy lane settings.
  301. */
  302. int dsi_phy_dyn_refresh_cache_phy_timings(struct msm_dsi_phy *phy,
  303. u32 *dst, u32 size);
  304. /**
  305. * dsi_phy_set_continuous_clk() - API to set/unset force clock lane HS request.
  306. * @phy: DSI PHY Handle.
  307. * @enable: variable to control continuous clock.
  308. */
  309. void dsi_phy_set_continuous_clk(struct msm_dsi_phy *phy, bool enable);
  310. #endif /* _DSI_PHY_H_ */