pci.c 162 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. /* All MHI satellite config to be at the end of data struct */
  159. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  160. {
  161. .num = 50,
  162. .name = "ADSP_0",
  163. .num_elements = 64,
  164. .event_ring = 3,
  165. .dir = DMA_BIDIRECTIONAL,
  166. .ee_mask = 0x4,
  167. .pollcfg = 0,
  168. .doorbell = MHI_DB_BRST_DISABLE,
  169. .lpm_notify = false,
  170. .offload_channel = true,
  171. .doorbell_mode_switch = false,
  172. .auto_queue = false,
  173. },
  174. {
  175. .num = 51,
  176. .name = "ADSP_1",
  177. .num_elements = 64,
  178. .event_ring = 3,
  179. .dir = DMA_BIDIRECTIONAL,
  180. .ee_mask = 0x4,
  181. .pollcfg = 0,
  182. .doorbell = MHI_DB_BRST_DISABLE,
  183. .lpm_notify = false,
  184. .offload_channel = true,
  185. .doorbell_mode_switch = false,
  186. .auto_queue = false,
  187. },
  188. {
  189. .num = 70,
  190. .name = "ADSP_2",
  191. .num_elements = 64,
  192. .event_ring = 3,
  193. .dir = DMA_BIDIRECTIONAL,
  194. .ee_mask = 0x4,
  195. .pollcfg = 0,
  196. .doorbell = MHI_DB_BRST_DISABLE,
  197. .lpm_notify = false,
  198. .offload_channel = true,
  199. .doorbell_mode_switch = false,
  200. .auto_queue = false,
  201. },
  202. {
  203. .num = 71,
  204. .name = "ADSP_3",
  205. .num_elements = 64,
  206. .event_ring = 3,
  207. .dir = DMA_BIDIRECTIONAL,
  208. .ee_mask = 0x4,
  209. .pollcfg = 0,
  210. .doorbell = MHI_DB_BRST_DISABLE,
  211. .lpm_notify = false,
  212. .offload_channel = true,
  213. .doorbell_mode_switch = false,
  214. .auto_queue = false,
  215. },
  216. #endif
  217. };
  218. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  219. static struct mhi_event_config cnss_mhi_events[] = {
  220. #else
  221. static const struct mhi_event_config cnss_mhi_events[] = {
  222. #endif
  223. {
  224. .num_elements = 32,
  225. .irq_moderation_ms = 0,
  226. .irq = 1,
  227. .mode = MHI_DB_BRST_DISABLE,
  228. .data_type = MHI_ER_CTRL,
  229. .priority = 0,
  230. .hardware_event = false,
  231. .client_managed = false,
  232. .offload_channel = false,
  233. },
  234. {
  235. .num_elements = 256,
  236. .irq_moderation_ms = 0,
  237. .irq = 2,
  238. .mode = MHI_DB_BRST_DISABLE,
  239. .priority = 1,
  240. .hardware_event = false,
  241. .client_managed = false,
  242. .offload_channel = false,
  243. },
  244. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  245. {
  246. .num_elements = 32,
  247. .irq_moderation_ms = 0,
  248. .irq = 1,
  249. .mode = MHI_DB_BRST_DISABLE,
  250. .data_type = MHI_ER_BW_SCALE,
  251. .priority = 2,
  252. .hardware_event = false,
  253. .client_managed = false,
  254. .offload_channel = false,
  255. },
  256. #endif
  257. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  258. {
  259. .num_elements = 256,
  260. .irq_moderation_ms = 0,
  261. .irq = 2,
  262. .mode = MHI_DB_BRST_DISABLE,
  263. .data_type = MHI_ER_DATA,
  264. .priority = 1,
  265. .hardware_event = false,
  266. .client_managed = true,
  267. .offload_channel = true,
  268. },
  269. #endif
  270. };
  271. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  272. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  273. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  274. #else
  275. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  276. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  277. #endif
  278. static const struct mhi_controller_config cnss_mhi_config_default = {
  279. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  280. .max_channels = 72,
  281. #else
  282. .max_channels = 32,
  283. #endif
  284. .timeout_ms = 10000,
  285. .use_bounce_buf = false,
  286. .buf_len = 0x8000,
  287. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  288. .ch_cfg = cnss_mhi_channels,
  289. .num_events = ARRAY_SIZE(cnss_mhi_events),
  290. .event_cfg = cnss_mhi_events,
  291. .m2_no_db = true,
  292. };
  293. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  294. .max_channels = 32,
  295. .timeout_ms = 10000,
  296. .use_bounce_buf = false,
  297. .buf_len = 0x8000,
  298. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  299. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  300. .ch_cfg = cnss_mhi_channels,
  301. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  302. CNSS_MHI_SATELLITE_EVT_COUNT,
  303. .event_cfg = cnss_mhi_events,
  304. .m2_no_db = true,
  305. };
  306. static struct cnss_pci_reg ce_src[] = {
  307. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  308. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  309. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  310. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  311. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  312. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  313. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  314. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  315. { NULL },
  316. };
  317. static struct cnss_pci_reg ce_dst[] = {
  318. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  319. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  320. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  321. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  322. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  323. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  324. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  325. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  326. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  327. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  328. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  329. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  330. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  331. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  332. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  333. { NULL },
  334. };
  335. static struct cnss_pci_reg ce_cmn[] = {
  336. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  337. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  338. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  339. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  340. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  341. { NULL },
  342. };
  343. static struct cnss_pci_reg qdss_csr[] = {
  344. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  345. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  346. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  347. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  348. { NULL },
  349. };
  350. static struct cnss_pci_reg pci_scratch[] = {
  351. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  352. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  353. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  354. { NULL },
  355. };
  356. /* First field of the structure is the device bit mask. Use
  357. * enum cnss_pci_reg_mask as reference for the value.
  358. */
  359. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  360. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  361. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  362. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  364. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  365. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  366. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  367. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  368. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  369. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  370. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  371. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  372. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  374. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  375. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  376. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  381. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  402. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  403. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  407. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  408. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  417. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  418. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  419. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  420. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  421. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  422. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  423. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  424. };
  425. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  426. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  427. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  428. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  429. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  430. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  431. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  432. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  433. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  434. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  435. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  436. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  437. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  438. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  443. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  444. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  464. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  465. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  466. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  467. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  468. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  469. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  470. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  471. };
  472. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  473. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  474. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  475. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  476. {3, 0, WLAON_SW_COLD_RESET, 0},
  477. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  478. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  479. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  480. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  481. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  482. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  483. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  484. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  485. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  486. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  487. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  488. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  489. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  501. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  502. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  503. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  504. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  505. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  506. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  507. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  508. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  510. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  511. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  512. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  513. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  514. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  515. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  519. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  520. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  521. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  522. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  523. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  524. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  528. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  529. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  530. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  531. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  532. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  533. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  534. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  535. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  536. {3, 0, WLAON_DLY_CONFIG, 0},
  537. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  538. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  539. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  540. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  541. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  542. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  543. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  544. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  545. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  546. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  547. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  548. {3, 0, WLAON_DEBUG, 0},
  549. {3, 0, WLAON_SOC_PARAMETERS, 0},
  550. {3, 0, WLAON_WLPM_SIGNAL, 0},
  551. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  552. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  553. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  554. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  555. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  556. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  557. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  558. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  559. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  560. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  563. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  564. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  565. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  566. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  567. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  568. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  571. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  572. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  573. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  574. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  575. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  576. {3, 0, WLAON_WL_AON_SPARE2, 0},
  577. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  578. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  579. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  580. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  581. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  582. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  583. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  584. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  585. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  586. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  587. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  588. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  589. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  590. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  591. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  592. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  593. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  594. {3, 0, WLAON_INTR_STATUS, 0},
  595. {2, 0, WLAON_INTR_ENABLE, 0},
  596. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  597. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  598. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  599. {2, 0, WLAON_DBG_STATUS0, 0},
  600. {2, 0, WLAON_DBG_STATUS1, 0},
  601. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  602. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  603. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  604. };
  605. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  606. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  607. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  608. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  609. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  610. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  611. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  612. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  614. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. };
  620. static struct cnss_print_optimize print_optimize;
  621. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  622. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  623. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  624. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  625. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  626. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  627. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  628. {
  629. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  630. }
  631. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  632. {
  633. mhi_dump_sfr(pci_priv->mhi_ctrl);
  634. }
  635. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  636. u32 cookie)
  637. {
  638. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  639. }
  640. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  641. bool notify_clients)
  642. {
  643. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  644. }
  645. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  646. bool notify_clients)
  647. {
  648. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  649. }
  650. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  651. u32 timeout)
  652. {
  653. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  654. }
  655. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  656. int timeout_us, bool in_panic)
  657. {
  658. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  659. timeout_us, in_panic);
  660. }
  661. static void
  662. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  663. int (*cb)(struct mhi_controller *mhi_ctrl,
  664. struct mhi_link_info *link_info))
  665. {
  666. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  667. }
  668. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  669. {
  670. return mhi_force_reset(pci_priv->mhi_ctrl);
  671. }
  672. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  673. phys_addr_t base)
  674. {
  675. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  676. }
  677. #else
  678. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  679. {
  680. }
  681. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  682. {
  683. }
  684. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  685. u32 cookie)
  686. {
  687. return false;
  688. }
  689. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  690. bool notify_clients)
  691. {
  692. return -EOPNOTSUPP;
  693. }
  694. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  695. bool notify_clients)
  696. {
  697. return -EOPNOTSUPP;
  698. }
  699. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  700. u32 timeout)
  701. {
  702. }
  703. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  704. int timeout_us, bool in_panic)
  705. {
  706. return -EOPNOTSUPP;
  707. }
  708. static void
  709. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  710. int (*cb)(struct mhi_controller *mhi_ctrl,
  711. struct mhi_link_info *link_info))
  712. {
  713. }
  714. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  715. {
  716. return -EOPNOTSUPP;
  717. }
  718. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  719. phys_addr_t base)
  720. {
  721. }
  722. #endif /* CONFIG_MHI_BUS_MISC */
  723. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  724. {
  725. u16 device_id;
  726. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  727. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  728. (void *)_RET_IP_);
  729. return -EACCES;
  730. }
  731. if (pci_priv->pci_link_down_ind) {
  732. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  733. return -EIO;
  734. }
  735. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  736. if (device_id != pci_priv->device_id) {
  737. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  738. (void *)_RET_IP_, device_id,
  739. pci_priv->device_id);
  740. return -EIO;
  741. }
  742. return 0;
  743. }
  744. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  745. {
  746. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  747. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  748. u32 window_enable = WINDOW_ENABLE_BIT | window;
  749. u32 val;
  750. writel_relaxed(window_enable, pci_priv->bar +
  751. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  752. if (window != pci_priv->remap_window) {
  753. pci_priv->remap_window = window;
  754. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  755. window_enable);
  756. }
  757. /* Read it back to make sure the write has taken effect */
  758. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  759. if (val != window_enable) {
  760. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  761. window_enable, val);
  762. if (!cnss_pci_check_link_status(pci_priv) &&
  763. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  764. CNSS_ASSERT(0);
  765. }
  766. }
  767. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  768. u32 offset, u32 *val)
  769. {
  770. int ret;
  771. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  772. if (!in_interrupt() && !irqs_disabled()) {
  773. ret = cnss_pci_check_link_status(pci_priv);
  774. if (ret)
  775. return ret;
  776. }
  777. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  778. offset < MAX_UNWINDOWED_ADDRESS) {
  779. *val = readl_relaxed(pci_priv->bar + offset);
  780. return 0;
  781. }
  782. /* If in panic, assumption is kernel panic handler will hold all threads
  783. * and interrupts. Further pci_reg_window_lock could be held before
  784. * panic. So only lock during normal operation.
  785. */
  786. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  787. cnss_pci_select_window(pci_priv, offset);
  788. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  789. (offset & WINDOW_RANGE_MASK));
  790. } else {
  791. spin_lock_bh(&pci_reg_window_lock);
  792. cnss_pci_select_window(pci_priv, offset);
  793. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  794. (offset & WINDOW_RANGE_MASK));
  795. spin_unlock_bh(&pci_reg_window_lock);
  796. }
  797. return 0;
  798. }
  799. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  800. u32 val)
  801. {
  802. int ret;
  803. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  804. if (!in_interrupt() && !irqs_disabled()) {
  805. ret = cnss_pci_check_link_status(pci_priv);
  806. if (ret)
  807. return ret;
  808. }
  809. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  810. offset < MAX_UNWINDOWED_ADDRESS) {
  811. writel_relaxed(val, pci_priv->bar + offset);
  812. return 0;
  813. }
  814. /* Same constraint as PCI register read in panic */
  815. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  816. cnss_pci_select_window(pci_priv, offset);
  817. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  818. (offset & WINDOW_RANGE_MASK));
  819. } else {
  820. spin_lock_bh(&pci_reg_window_lock);
  821. cnss_pci_select_window(pci_priv, offset);
  822. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  823. (offset & WINDOW_RANGE_MASK));
  824. spin_unlock_bh(&pci_reg_window_lock);
  825. }
  826. return 0;
  827. }
  828. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  829. {
  830. struct device *dev = &pci_priv->pci_dev->dev;
  831. int ret;
  832. ret = cnss_pci_force_wake_request_sync(dev,
  833. FORCE_WAKE_DELAY_TIMEOUT_US);
  834. if (ret) {
  835. if (ret != -EAGAIN)
  836. cnss_pr_err("Failed to request force wake\n");
  837. return ret;
  838. }
  839. /* If device's M1 state-change event races here, it can be ignored,
  840. * as the device is expected to immediately move from M2 to M0
  841. * without entering low power state.
  842. */
  843. if (cnss_pci_is_device_awake(dev) != true)
  844. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  845. return 0;
  846. }
  847. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  848. {
  849. struct device *dev = &pci_priv->pci_dev->dev;
  850. int ret;
  851. ret = cnss_pci_force_wake_release(dev);
  852. if (ret && ret != -EAGAIN)
  853. cnss_pr_err("Failed to release force wake\n");
  854. return ret;
  855. }
  856. #if IS_ENABLED(CONFIG_INTERCONNECT)
  857. /**
  858. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  859. * @plat_priv: Platform private data struct
  860. * @bw: bandwidth
  861. * @save: toggle flag to save bandwidth to current_bw_vote
  862. *
  863. * Setup bandwidth votes for configured interconnect paths
  864. *
  865. * Return: 0 for success
  866. */
  867. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  868. u32 bw, bool save)
  869. {
  870. int ret = 0;
  871. struct cnss_bus_bw_info *bus_bw_info;
  872. if (!plat_priv->icc.path_count)
  873. return -EOPNOTSUPP;
  874. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  875. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  876. return -EINVAL;
  877. }
  878. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  879. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  880. ret = icc_set_bw(bus_bw_info->icc_path,
  881. bus_bw_info->cfg_table[bw].avg_bw,
  882. bus_bw_info->cfg_table[bw].peak_bw);
  883. if (ret) {
  884. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  885. bw, ret, bus_bw_info->icc_name,
  886. bus_bw_info->cfg_table[bw].avg_bw,
  887. bus_bw_info->cfg_table[bw].peak_bw);
  888. break;
  889. }
  890. }
  891. if (ret == 0 && save)
  892. plat_priv->icc.current_bw_vote = bw;
  893. return ret;
  894. }
  895. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  896. {
  897. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  898. if (!plat_priv)
  899. return -ENODEV;
  900. if (bandwidth < 0)
  901. return -EINVAL;
  902. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  903. }
  904. #else
  905. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  906. u32 bw, bool save)
  907. {
  908. return 0;
  909. }
  910. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  911. {
  912. return 0;
  913. }
  914. #endif
  915. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  916. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  917. u32 *val, bool raw_access)
  918. {
  919. int ret = 0;
  920. bool do_force_wake_put = true;
  921. if (raw_access) {
  922. ret = cnss_pci_reg_read(pci_priv, offset, val);
  923. goto out;
  924. }
  925. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  926. if (ret)
  927. goto out;
  928. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  929. if (ret < 0)
  930. goto runtime_pm_put;
  931. ret = cnss_pci_force_wake_get(pci_priv);
  932. if (ret)
  933. do_force_wake_put = false;
  934. ret = cnss_pci_reg_read(pci_priv, offset, val);
  935. if (ret) {
  936. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  937. offset, ret);
  938. goto force_wake_put;
  939. }
  940. force_wake_put:
  941. if (do_force_wake_put)
  942. cnss_pci_force_wake_put(pci_priv);
  943. runtime_pm_put:
  944. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  945. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  946. out:
  947. return ret;
  948. }
  949. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  950. u32 val, bool raw_access)
  951. {
  952. int ret = 0;
  953. bool do_force_wake_put = true;
  954. if (raw_access) {
  955. ret = cnss_pci_reg_write(pci_priv, offset, val);
  956. goto out;
  957. }
  958. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  959. if (ret)
  960. goto out;
  961. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  962. if (ret < 0)
  963. goto runtime_pm_put;
  964. ret = cnss_pci_force_wake_get(pci_priv);
  965. if (ret)
  966. do_force_wake_put = false;
  967. ret = cnss_pci_reg_write(pci_priv, offset, val);
  968. if (ret) {
  969. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  970. val, offset, ret);
  971. goto force_wake_put;
  972. }
  973. force_wake_put:
  974. if (do_force_wake_put)
  975. cnss_pci_force_wake_put(pci_priv);
  976. runtime_pm_put:
  977. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  978. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  979. out:
  980. return ret;
  981. }
  982. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  983. {
  984. struct pci_dev *pci_dev = pci_priv->pci_dev;
  985. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  986. bool link_down_or_recovery;
  987. if (!plat_priv)
  988. return -ENODEV;
  989. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  990. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  991. if (save) {
  992. if (link_down_or_recovery) {
  993. pci_priv->saved_state = NULL;
  994. } else {
  995. pci_save_state(pci_dev);
  996. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  997. }
  998. } else {
  999. if (link_down_or_recovery) {
  1000. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1001. pci_restore_state(pci_dev);
  1002. } else if (pci_priv->saved_state) {
  1003. pci_load_and_free_saved_state(pci_dev,
  1004. &pci_priv->saved_state);
  1005. pci_restore_state(pci_dev);
  1006. }
  1007. }
  1008. return 0;
  1009. }
  1010. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1011. {
  1012. u16 link_status;
  1013. int ret;
  1014. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1015. &link_status);
  1016. if (ret)
  1017. return ret;
  1018. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1019. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1020. pci_priv->def_link_width =
  1021. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1022. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1023. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1024. pci_priv->def_link_speed, pci_priv->def_link_width);
  1025. return 0;
  1026. }
  1027. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1028. {
  1029. u32 reg_offset, val;
  1030. int i;
  1031. switch (pci_priv->device_id) {
  1032. case QCA6390_DEVICE_ID:
  1033. case QCA6490_DEVICE_ID:
  1034. break;
  1035. default:
  1036. return;
  1037. }
  1038. if (in_interrupt() || irqs_disabled())
  1039. return;
  1040. if (cnss_pci_check_link_status(pci_priv))
  1041. return;
  1042. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1043. for (i = 0; pci_scratch[i].name; i++) {
  1044. reg_offset = pci_scratch[i].offset;
  1045. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1046. return;
  1047. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1048. pci_scratch[i].name, val);
  1049. }
  1050. }
  1051. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1052. {
  1053. int ret = 0;
  1054. if (!pci_priv)
  1055. return -ENODEV;
  1056. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1057. cnss_pr_info("PCI link is already suspended\n");
  1058. goto out;
  1059. }
  1060. pci_clear_master(pci_priv->pci_dev);
  1061. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1062. if (ret)
  1063. goto out;
  1064. pci_disable_device(pci_priv->pci_dev);
  1065. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1066. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1067. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1068. }
  1069. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1070. pci_priv->drv_connected_last = 0;
  1071. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1072. if (ret)
  1073. goto out;
  1074. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1075. return 0;
  1076. out:
  1077. return ret;
  1078. }
  1079. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1080. {
  1081. int ret = 0;
  1082. if (!pci_priv)
  1083. return -ENODEV;
  1084. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1085. cnss_pr_info("PCI link is already resumed\n");
  1086. goto out;
  1087. }
  1088. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1089. if (ret) {
  1090. ret = -EAGAIN;
  1091. goto out;
  1092. }
  1093. pci_priv->pci_link_state = PCI_LINK_UP;
  1094. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1095. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1096. if (ret) {
  1097. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1098. goto out;
  1099. }
  1100. }
  1101. ret = pci_enable_device(pci_priv->pci_dev);
  1102. if (ret) {
  1103. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1104. goto out;
  1105. }
  1106. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1107. if (ret)
  1108. goto out;
  1109. pci_set_master(pci_priv->pci_dev);
  1110. if (pci_priv->pci_link_down_ind)
  1111. pci_priv->pci_link_down_ind = false;
  1112. return 0;
  1113. out:
  1114. return ret;
  1115. }
  1116. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1117. {
  1118. int ret;
  1119. switch (pci_priv->device_id) {
  1120. case QCA6390_DEVICE_ID:
  1121. case QCA6490_DEVICE_ID:
  1122. case KIWI_DEVICE_ID:
  1123. case MANGO_DEVICE_ID:
  1124. break;
  1125. default:
  1126. return -EOPNOTSUPP;
  1127. }
  1128. /* Always wait here to avoid missing WAKE assert for RDDM
  1129. * before link recovery
  1130. */
  1131. msleep(WAKE_EVENT_TIMEOUT);
  1132. ret = cnss_suspend_pci_link(pci_priv);
  1133. if (ret)
  1134. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1135. ret = cnss_resume_pci_link(pci_priv);
  1136. if (ret) {
  1137. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1138. del_timer(&pci_priv->dev_rddm_timer);
  1139. return ret;
  1140. }
  1141. mod_timer(&pci_priv->dev_rddm_timer,
  1142. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1143. cnss_mhi_debug_reg_dump(pci_priv);
  1144. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1145. return 0;
  1146. }
  1147. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1148. enum cnss_bus_event_type type,
  1149. void *data)
  1150. {
  1151. struct cnss_bus_event bus_event;
  1152. bus_event.etype = type;
  1153. bus_event.event_data = data;
  1154. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1155. }
  1156. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1157. {
  1158. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1159. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1160. unsigned long flags;
  1161. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1162. &plat_priv->ctrl_params.quirks))
  1163. panic("cnss: PCI link is down\n");
  1164. spin_lock_irqsave(&pci_link_down_lock, flags);
  1165. if (pci_priv->pci_link_down_ind) {
  1166. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1167. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1168. return;
  1169. }
  1170. pci_priv->pci_link_down_ind = true;
  1171. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1172. /* Notify MHI about link down*/
  1173. mhi_report_error(pci_priv->mhi_ctrl);
  1174. if (pci_dev->device == QCA6174_DEVICE_ID)
  1175. disable_irq(pci_dev->irq);
  1176. /* Notify bus related event. Now for all supported chips.
  1177. * Here PCIe LINK_DOWN notification taken care.
  1178. * uevent buffer can be extended later, to cover more bus info.
  1179. */
  1180. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1181. cnss_fatal_err("PCI link down, schedule recovery\n");
  1182. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1183. }
  1184. int cnss_pci_link_down(struct device *dev)
  1185. {
  1186. struct pci_dev *pci_dev = to_pci_dev(dev);
  1187. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1188. struct cnss_plat_data *plat_priv = NULL;
  1189. int ret;
  1190. if (!pci_priv) {
  1191. cnss_pr_err("pci_priv is NULL\n");
  1192. return -EINVAL;
  1193. }
  1194. plat_priv = pci_priv->plat_priv;
  1195. if (!plat_priv) {
  1196. cnss_pr_err("plat_priv is NULL\n");
  1197. return -ENODEV;
  1198. }
  1199. if (pci_priv->pci_link_down_ind) {
  1200. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1201. return -EBUSY;
  1202. }
  1203. if (pci_priv->drv_connected_last &&
  1204. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1205. "cnss-enable-self-recovery"))
  1206. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1207. cnss_pr_err("PCI link down is detected by drivers\n");
  1208. ret = cnss_pci_assert_perst(pci_priv);
  1209. if (ret)
  1210. cnss_pci_handle_linkdown(pci_priv);
  1211. return ret;
  1212. }
  1213. EXPORT_SYMBOL(cnss_pci_link_down);
  1214. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1215. {
  1216. struct pci_dev *pci_dev = to_pci_dev(dev);
  1217. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1218. if (!pci_priv) {
  1219. cnss_pr_err("pci_priv is NULL\n");
  1220. return -ENODEV;
  1221. }
  1222. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1223. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1224. return -EACCES;
  1225. }
  1226. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1227. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1228. }
  1229. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1230. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1231. {
  1232. struct cnss_plat_data *plat_priv;
  1233. if (!pci_priv) {
  1234. cnss_pr_err("pci_priv is NULL\n");
  1235. return -ENODEV;
  1236. }
  1237. plat_priv = pci_priv->plat_priv;
  1238. if (!plat_priv) {
  1239. cnss_pr_err("plat_priv is NULL\n");
  1240. return -ENODEV;
  1241. }
  1242. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1243. pci_priv->pci_link_down_ind;
  1244. }
  1245. int cnss_pci_is_device_down(struct device *dev)
  1246. {
  1247. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1248. return cnss_pcie_is_device_down(pci_priv);
  1249. }
  1250. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1251. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1252. {
  1253. spin_lock_bh(&pci_reg_window_lock);
  1254. }
  1255. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1256. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1257. {
  1258. spin_unlock_bh(&pci_reg_window_lock);
  1259. }
  1260. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1261. int cnss_get_pci_slot(struct device *dev)
  1262. {
  1263. struct pci_dev *pci_dev = to_pci_dev(dev);
  1264. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1265. struct cnss_plat_data *plat_priv = NULL;
  1266. if (!pci_priv) {
  1267. cnss_pr_err("pci_priv is NULL\n");
  1268. return -EINVAL;
  1269. }
  1270. plat_priv = pci_priv->plat_priv;
  1271. if (!plat_priv) {
  1272. cnss_pr_err("plat_priv is NULL\n");
  1273. return -ENODEV;
  1274. }
  1275. return plat_priv->rc_num;
  1276. }
  1277. EXPORT_SYMBOL(cnss_get_pci_slot);
  1278. /**
  1279. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1280. * @pci_priv: driver PCI bus context pointer
  1281. *
  1282. * Dump primary and secondary bootloader debug log data. For SBL check the
  1283. * log struct address and size for validity.
  1284. *
  1285. * Return: None
  1286. */
  1287. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1288. {
  1289. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1290. u32 pbl_log_sram_start;
  1291. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1292. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1293. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1294. u32 sbl_log_def_start = SRAM_START;
  1295. u32 sbl_log_def_end = SRAM_END;
  1296. int i;
  1297. switch (pci_priv->device_id) {
  1298. case QCA6390_DEVICE_ID:
  1299. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1300. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1301. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1302. break;
  1303. case QCA6490_DEVICE_ID:
  1304. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1305. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1306. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1307. break;
  1308. case KIWI_DEVICE_ID:
  1309. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1310. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1311. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1312. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1313. break;
  1314. case MANGO_DEVICE_ID:
  1315. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1316. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1317. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1318. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1319. break;
  1320. default:
  1321. return;
  1322. }
  1323. if (cnss_pci_check_link_status(pci_priv))
  1324. return;
  1325. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1326. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1327. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1328. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1329. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1330. &pbl_bootstrap_status);
  1331. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1332. pbl_stage, sbl_log_start, sbl_log_size);
  1333. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1334. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1335. cnss_pr_dbg("Dumping PBL log data\n");
  1336. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1337. mem_addr = pbl_log_sram_start + i;
  1338. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1339. break;
  1340. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1341. }
  1342. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1343. sbl_log_max_size : sbl_log_size);
  1344. if (sbl_log_start < sbl_log_def_start ||
  1345. sbl_log_start > sbl_log_def_end ||
  1346. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1347. cnss_pr_err("Invalid SBL log data\n");
  1348. return;
  1349. }
  1350. cnss_pr_dbg("Dumping SBL log data\n");
  1351. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1352. mem_addr = sbl_log_start + i;
  1353. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1354. break;
  1355. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1356. }
  1357. }
  1358. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1359. {
  1360. struct cnss_plat_data *plat_priv;
  1361. u32 i, mem_addr;
  1362. u32 *dump_ptr;
  1363. plat_priv = pci_priv->plat_priv;
  1364. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1365. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1366. return;
  1367. if (!plat_priv->sram_dump) {
  1368. cnss_pr_err("SRAM dump memory is not allocated\n");
  1369. return;
  1370. }
  1371. if (cnss_pci_check_link_status(pci_priv))
  1372. return;
  1373. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1374. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1375. mem_addr = SRAM_START + i;
  1376. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1377. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1378. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1379. break;
  1380. }
  1381. /* Relinquish CPU after dumping 256KB chunks*/
  1382. if (!(i % CNSS_256KB_SIZE))
  1383. cond_resched();
  1384. }
  1385. }
  1386. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1387. {
  1388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1389. cnss_fatal_err("MHI power up returns timeout\n");
  1390. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1391. cnss_get_dev_sol_value(plat_priv) > 0) {
  1392. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1393. * high. If RDDM times out, PBL/SBL error region may have been
  1394. * erased so no need to dump them either.
  1395. */
  1396. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1397. !pci_priv->pci_link_down_ind) {
  1398. mod_timer(&pci_priv->dev_rddm_timer,
  1399. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1400. }
  1401. } else {
  1402. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1403. cnss_mhi_debug_reg_dump(pci_priv);
  1404. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1405. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1406. cnss_pci_dump_bl_sram_mem(pci_priv);
  1407. cnss_pci_dump_sram(pci_priv);
  1408. return -ETIMEDOUT;
  1409. }
  1410. return 0;
  1411. }
  1412. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1413. {
  1414. switch (mhi_state) {
  1415. case CNSS_MHI_INIT:
  1416. return "INIT";
  1417. case CNSS_MHI_DEINIT:
  1418. return "DEINIT";
  1419. case CNSS_MHI_POWER_ON:
  1420. return "POWER_ON";
  1421. case CNSS_MHI_POWERING_OFF:
  1422. return "POWERING_OFF";
  1423. case CNSS_MHI_POWER_OFF:
  1424. return "POWER_OFF";
  1425. case CNSS_MHI_FORCE_POWER_OFF:
  1426. return "FORCE_POWER_OFF";
  1427. case CNSS_MHI_SUSPEND:
  1428. return "SUSPEND";
  1429. case CNSS_MHI_RESUME:
  1430. return "RESUME";
  1431. case CNSS_MHI_TRIGGER_RDDM:
  1432. return "TRIGGER_RDDM";
  1433. case CNSS_MHI_RDDM_DONE:
  1434. return "RDDM_DONE";
  1435. default:
  1436. return "UNKNOWN";
  1437. }
  1438. };
  1439. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1440. enum cnss_mhi_state mhi_state)
  1441. {
  1442. switch (mhi_state) {
  1443. case CNSS_MHI_INIT:
  1444. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1445. return 0;
  1446. break;
  1447. case CNSS_MHI_DEINIT:
  1448. case CNSS_MHI_POWER_ON:
  1449. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1450. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1451. return 0;
  1452. break;
  1453. case CNSS_MHI_FORCE_POWER_OFF:
  1454. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1455. return 0;
  1456. break;
  1457. case CNSS_MHI_POWER_OFF:
  1458. case CNSS_MHI_SUSPEND:
  1459. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1460. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1461. return 0;
  1462. break;
  1463. case CNSS_MHI_RESUME:
  1464. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1465. return 0;
  1466. break;
  1467. case CNSS_MHI_TRIGGER_RDDM:
  1468. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1469. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1470. return 0;
  1471. break;
  1472. case CNSS_MHI_RDDM_DONE:
  1473. return 0;
  1474. default:
  1475. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1476. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1477. }
  1478. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1479. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1480. pci_priv->mhi_state);
  1481. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1482. CNSS_ASSERT(0);
  1483. return -EINVAL;
  1484. }
  1485. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1486. enum cnss_mhi_state mhi_state)
  1487. {
  1488. switch (mhi_state) {
  1489. case CNSS_MHI_INIT:
  1490. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1491. break;
  1492. case CNSS_MHI_DEINIT:
  1493. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1494. break;
  1495. case CNSS_MHI_POWER_ON:
  1496. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1497. break;
  1498. case CNSS_MHI_POWERING_OFF:
  1499. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1500. break;
  1501. case CNSS_MHI_POWER_OFF:
  1502. case CNSS_MHI_FORCE_POWER_OFF:
  1503. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1504. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1505. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1506. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1507. break;
  1508. case CNSS_MHI_SUSPEND:
  1509. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1510. break;
  1511. case CNSS_MHI_RESUME:
  1512. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1513. break;
  1514. case CNSS_MHI_TRIGGER_RDDM:
  1515. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1516. break;
  1517. case CNSS_MHI_RDDM_DONE:
  1518. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1519. break;
  1520. default:
  1521. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1522. }
  1523. }
  1524. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1525. enum cnss_mhi_state mhi_state)
  1526. {
  1527. int ret = 0, retry = 0;
  1528. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1529. return 0;
  1530. if (mhi_state < 0) {
  1531. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1532. return -EINVAL;
  1533. }
  1534. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1535. if (ret)
  1536. goto out;
  1537. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1538. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1539. switch (mhi_state) {
  1540. case CNSS_MHI_INIT:
  1541. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1542. break;
  1543. case CNSS_MHI_DEINIT:
  1544. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1545. ret = 0;
  1546. break;
  1547. case CNSS_MHI_POWER_ON:
  1548. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1549. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1550. /* Only set img_pre_alloc when power up succeeds */
  1551. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1552. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1553. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1554. }
  1555. #endif
  1556. break;
  1557. case CNSS_MHI_POWER_OFF:
  1558. mhi_power_down(pci_priv->mhi_ctrl, true);
  1559. ret = 0;
  1560. break;
  1561. case CNSS_MHI_FORCE_POWER_OFF:
  1562. mhi_power_down(pci_priv->mhi_ctrl, false);
  1563. ret = 0;
  1564. break;
  1565. case CNSS_MHI_SUSPEND:
  1566. retry_mhi_suspend:
  1567. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1568. if (pci_priv->drv_connected_last)
  1569. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1570. else
  1571. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1572. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1573. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1574. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1575. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1576. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1577. goto retry_mhi_suspend;
  1578. }
  1579. break;
  1580. case CNSS_MHI_RESUME:
  1581. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1582. if (pci_priv->drv_connected_last) {
  1583. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1584. if (ret) {
  1585. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1586. break;
  1587. }
  1588. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1589. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1590. } else {
  1591. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1592. }
  1593. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1594. break;
  1595. case CNSS_MHI_TRIGGER_RDDM:
  1596. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1597. if (ret) {
  1598. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1599. cnss_pr_dbg("Sending host reset req\n");
  1600. ret = cnss_mhi_force_reset(pci_priv);
  1601. }
  1602. break;
  1603. case CNSS_MHI_RDDM_DONE:
  1604. break;
  1605. default:
  1606. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1607. ret = -EINVAL;
  1608. }
  1609. if (ret)
  1610. goto out;
  1611. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1612. return 0;
  1613. out:
  1614. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1615. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1616. return ret;
  1617. }
  1618. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1619. {
  1620. int ret = 0;
  1621. struct cnss_plat_data *plat_priv;
  1622. unsigned int timeout = 0;
  1623. if (!pci_priv) {
  1624. cnss_pr_err("pci_priv is NULL\n");
  1625. return -ENODEV;
  1626. }
  1627. plat_priv = pci_priv->plat_priv;
  1628. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1629. return 0;
  1630. if (MHI_TIMEOUT_OVERWRITE_MS)
  1631. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1632. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1633. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1634. if (ret)
  1635. return ret;
  1636. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1637. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1638. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1639. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1640. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1641. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1642. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1643. mod_timer(&pci_priv->boot_debug_timer,
  1644. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1645. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1646. del_timer_sync(&pci_priv->boot_debug_timer);
  1647. if (ret == 0)
  1648. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1649. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1650. if (ret == -ETIMEDOUT) {
  1651. /* This is a special case needs to be handled that if MHI
  1652. * power on returns -ETIMEDOUT, controller needs to take care
  1653. * the cleanup by calling MHI power down. Force to set the bit
  1654. * for driver internal MHI state to make sure it can be handled
  1655. * properly later.
  1656. */
  1657. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1658. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1659. }
  1660. return ret;
  1661. }
  1662. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1663. {
  1664. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1665. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1666. return;
  1667. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1668. cnss_pr_dbg("MHI is already powered off\n");
  1669. return;
  1670. }
  1671. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1672. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1673. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1674. if (!pci_priv->pci_link_down_ind)
  1675. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1676. else
  1677. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1678. }
  1679. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1680. {
  1681. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1682. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1683. return;
  1684. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1685. cnss_pr_dbg("MHI is already deinited\n");
  1686. return;
  1687. }
  1688. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1689. }
  1690. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1691. bool set_vddd4blow, bool set_shutdown,
  1692. bool do_force_wake)
  1693. {
  1694. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1695. int ret;
  1696. u32 val;
  1697. if (!plat_priv->set_wlaon_pwr_ctrl)
  1698. return;
  1699. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1700. pci_priv->pci_link_down_ind)
  1701. return;
  1702. if (do_force_wake)
  1703. if (cnss_pci_force_wake_get(pci_priv))
  1704. return;
  1705. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1706. if (ret) {
  1707. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1708. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1709. goto force_wake_put;
  1710. }
  1711. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1712. WLAON_QFPROM_PWR_CTRL_REG, val);
  1713. if (set_vddd4blow)
  1714. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1715. else
  1716. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1717. if (set_shutdown)
  1718. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1719. else
  1720. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1721. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1722. if (ret) {
  1723. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1724. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1725. goto force_wake_put;
  1726. }
  1727. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1728. WLAON_QFPROM_PWR_CTRL_REG);
  1729. if (set_shutdown)
  1730. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1731. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1732. force_wake_put:
  1733. if (do_force_wake)
  1734. cnss_pci_force_wake_put(pci_priv);
  1735. }
  1736. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1737. u64 *time_us)
  1738. {
  1739. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1740. u32 low, high;
  1741. u64 device_ticks;
  1742. if (!plat_priv->device_freq_hz) {
  1743. cnss_pr_err("Device time clock frequency is not valid\n");
  1744. return -EINVAL;
  1745. }
  1746. switch (pci_priv->device_id) {
  1747. case KIWI_DEVICE_ID:
  1748. case MANGO_DEVICE_ID:
  1749. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1750. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1751. break;
  1752. default:
  1753. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1754. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1755. break;
  1756. }
  1757. device_ticks = (u64)high << 32 | low;
  1758. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1759. *time_us = device_ticks * 10;
  1760. return 0;
  1761. }
  1762. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1763. {
  1764. switch (pci_priv->device_id) {
  1765. case KIWI_DEVICE_ID:
  1766. case MANGO_DEVICE_ID:
  1767. return;
  1768. default:
  1769. break;
  1770. }
  1771. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1772. TIME_SYNC_ENABLE);
  1773. }
  1774. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1775. {
  1776. switch (pci_priv->device_id) {
  1777. case KIWI_DEVICE_ID:
  1778. case MANGO_DEVICE_ID:
  1779. return;
  1780. default:
  1781. break;
  1782. }
  1783. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1784. TIME_SYNC_CLEAR);
  1785. }
  1786. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1787. u32 low, u32 high)
  1788. {
  1789. u32 time_reg_low;
  1790. u32 time_reg_high;
  1791. switch (pci_priv->device_id) {
  1792. case KIWI_DEVICE_ID:
  1793. case MANGO_DEVICE_ID:
  1794. /* Use the next two shadow registers after host's usage */
  1795. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1796. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1797. SHADOW_REG_LEN_BYTES);
  1798. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1799. break;
  1800. default:
  1801. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1802. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1803. break;
  1804. }
  1805. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1806. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1807. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1808. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1809. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1810. time_reg_low, low, time_reg_high, high);
  1811. }
  1812. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1813. {
  1814. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1815. struct device *dev = &pci_priv->pci_dev->dev;
  1816. unsigned long flags = 0;
  1817. u64 host_time_us, device_time_us, offset;
  1818. u32 low, high;
  1819. int ret;
  1820. ret = cnss_pci_prevent_l1(dev);
  1821. if (ret)
  1822. goto out;
  1823. ret = cnss_pci_force_wake_get(pci_priv);
  1824. if (ret)
  1825. goto allow_l1;
  1826. spin_lock_irqsave(&time_sync_lock, flags);
  1827. cnss_pci_clear_time_sync_counter(pci_priv);
  1828. cnss_pci_enable_time_sync_counter(pci_priv);
  1829. host_time_us = cnss_get_host_timestamp(plat_priv);
  1830. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1831. cnss_pci_clear_time_sync_counter(pci_priv);
  1832. spin_unlock_irqrestore(&time_sync_lock, flags);
  1833. if (ret)
  1834. goto force_wake_put;
  1835. if (host_time_us < device_time_us) {
  1836. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1837. host_time_us, device_time_us);
  1838. ret = -EINVAL;
  1839. goto force_wake_put;
  1840. }
  1841. offset = host_time_us - device_time_us;
  1842. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1843. host_time_us, device_time_us, offset);
  1844. low = offset & 0xFFFFFFFF;
  1845. high = offset >> 32;
  1846. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1847. force_wake_put:
  1848. cnss_pci_force_wake_put(pci_priv);
  1849. allow_l1:
  1850. cnss_pci_allow_l1(dev);
  1851. out:
  1852. return ret;
  1853. }
  1854. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1855. {
  1856. struct cnss_pci_data *pci_priv =
  1857. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1858. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1859. unsigned int time_sync_period_ms =
  1860. plat_priv->ctrl_params.time_sync_period;
  1861. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1862. cnss_pr_dbg("Time sync is disabled\n");
  1863. return;
  1864. }
  1865. if (!time_sync_period_ms) {
  1866. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1867. return;
  1868. }
  1869. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1870. return;
  1871. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1872. goto runtime_pm_put;
  1873. mutex_lock(&pci_priv->bus_lock);
  1874. cnss_pci_update_timestamp(pci_priv);
  1875. mutex_unlock(&pci_priv->bus_lock);
  1876. schedule_delayed_work(&pci_priv->time_sync_work,
  1877. msecs_to_jiffies(time_sync_period_ms));
  1878. runtime_pm_put:
  1879. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1880. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1881. }
  1882. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1883. {
  1884. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1885. switch (pci_priv->device_id) {
  1886. case QCA6390_DEVICE_ID:
  1887. case QCA6490_DEVICE_ID:
  1888. case KIWI_DEVICE_ID:
  1889. case MANGO_DEVICE_ID:
  1890. break;
  1891. default:
  1892. return -EOPNOTSUPP;
  1893. }
  1894. if (!plat_priv->device_freq_hz) {
  1895. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1896. return -EINVAL;
  1897. }
  1898. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1899. return 0;
  1900. }
  1901. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1902. {
  1903. switch (pci_priv->device_id) {
  1904. case QCA6390_DEVICE_ID:
  1905. case QCA6490_DEVICE_ID:
  1906. case KIWI_DEVICE_ID:
  1907. case MANGO_DEVICE_ID:
  1908. break;
  1909. default:
  1910. return;
  1911. }
  1912. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1913. }
  1914. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  1915. unsigned int time_sync_period)
  1916. {
  1917. struct cnss_plat_data *plat_priv;
  1918. if (!pci_priv)
  1919. return -ENODEV;
  1920. plat_priv = pci_priv->plat_priv;
  1921. cnss_pci_stop_time_sync_update(pci_priv);
  1922. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  1923. cnss_pci_start_time_sync_update(pci_priv);
  1924. cnss_pr_dbg("WLAN time sync period %u ms\n",
  1925. plat_priv->ctrl_params.time_sync_period);
  1926. return 0;
  1927. }
  1928. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1929. {
  1930. int ret = 0;
  1931. struct cnss_plat_data *plat_priv;
  1932. if (!pci_priv)
  1933. return -ENODEV;
  1934. plat_priv = pci_priv->plat_priv;
  1935. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  1936. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  1937. return -EINVAL;
  1938. }
  1939. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1940. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1941. cnss_pr_dbg("Skip driver probe\n");
  1942. goto out;
  1943. }
  1944. if (!pci_priv->driver_ops) {
  1945. cnss_pr_err("driver_ops is NULL\n");
  1946. ret = -EINVAL;
  1947. goto out;
  1948. }
  1949. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1950. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1951. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  1952. pci_priv->pci_device_id);
  1953. if (ret) {
  1954. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  1955. ret);
  1956. goto out;
  1957. }
  1958. complete(&plat_priv->recovery_complete);
  1959. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  1960. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  1961. pci_priv->pci_device_id);
  1962. if (ret) {
  1963. cnss_pr_err("Failed to probe host driver, err = %d\n",
  1964. ret);
  1965. goto out;
  1966. }
  1967. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  1968. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1969. complete_all(&plat_priv->power_up_complete);
  1970. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  1971. &plat_priv->driver_state)) {
  1972. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  1973. pci_priv->pci_device_id);
  1974. if (ret) {
  1975. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  1976. ret);
  1977. plat_priv->power_up_error = ret;
  1978. complete_all(&plat_priv->power_up_complete);
  1979. goto out;
  1980. }
  1981. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  1982. complete_all(&plat_priv->power_up_complete);
  1983. } else {
  1984. complete(&plat_priv->power_up_complete);
  1985. }
  1986. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  1987. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1988. __pm_relax(plat_priv->recovery_ws);
  1989. }
  1990. cnss_pci_start_time_sync_update(pci_priv);
  1991. return 0;
  1992. out:
  1993. return ret;
  1994. }
  1995. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  1996. {
  1997. struct cnss_plat_data *plat_priv;
  1998. int ret;
  1999. if (!pci_priv)
  2000. return -ENODEV;
  2001. plat_priv = pci_priv->plat_priv;
  2002. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2003. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2004. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2005. cnss_pr_dbg("Skip driver remove\n");
  2006. return 0;
  2007. }
  2008. if (!pci_priv->driver_ops) {
  2009. cnss_pr_err("driver_ops is NULL\n");
  2010. return -EINVAL;
  2011. }
  2012. cnss_pci_stop_time_sync_update(pci_priv);
  2013. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2014. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2015. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2016. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2017. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2018. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2019. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2020. &plat_priv->driver_state)) {
  2021. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2022. if (ret == -EAGAIN) {
  2023. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2024. &plat_priv->driver_state);
  2025. return ret;
  2026. }
  2027. }
  2028. plat_priv->get_info_cb_ctx = NULL;
  2029. plat_priv->get_info_cb = NULL;
  2030. return 0;
  2031. }
  2032. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2033. int modem_current_status)
  2034. {
  2035. struct cnss_wlan_driver *driver_ops;
  2036. if (!pci_priv)
  2037. return -ENODEV;
  2038. driver_ops = pci_priv->driver_ops;
  2039. if (!driver_ops || !driver_ops->modem_status)
  2040. return -EINVAL;
  2041. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2042. return 0;
  2043. }
  2044. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2045. enum cnss_driver_status status)
  2046. {
  2047. struct cnss_wlan_driver *driver_ops;
  2048. if (!pci_priv)
  2049. return -ENODEV;
  2050. driver_ops = pci_priv->driver_ops;
  2051. if (!driver_ops || !driver_ops->update_status)
  2052. return -EINVAL;
  2053. cnss_pr_dbg("Update driver status: %d\n", status);
  2054. driver_ops->update_status(pci_priv->pci_dev, status);
  2055. return 0;
  2056. }
  2057. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2058. struct cnss_misc_reg *misc_reg,
  2059. u32 misc_reg_size,
  2060. char *reg_name)
  2061. {
  2062. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2063. bool do_force_wake_put = true;
  2064. int i;
  2065. if (!misc_reg)
  2066. return;
  2067. if (in_interrupt() || irqs_disabled())
  2068. return;
  2069. if (cnss_pci_check_link_status(pci_priv))
  2070. return;
  2071. if (cnss_pci_force_wake_get(pci_priv)) {
  2072. /* Continue to dump when device has entered RDDM already */
  2073. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2074. return;
  2075. do_force_wake_put = false;
  2076. }
  2077. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2078. for (i = 0; i < misc_reg_size; i++) {
  2079. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2080. &misc_reg[i].dev_mask))
  2081. continue;
  2082. if (misc_reg[i].wr) {
  2083. if (misc_reg[i].offset ==
  2084. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2085. i >= 1)
  2086. misc_reg[i].val =
  2087. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2088. misc_reg[i - 1].val;
  2089. if (cnss_pci_reg_write(pci_priv,
  2090. misc_reg[i].offset,
  2091. misc_reg[i].val))
  2092. goto force_wake_put;
  2093. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2094. misc_reg[i].val,
  2095. misc_reg[i].offset);
  2096. } else {
  2097. if (cnss_pci_reg_read(pci_priv,
  2098. misc_reg[i].offset,
  2099. &misc_reg[i].val))
  2100. goto force_wake_put;
  2101. }
  2102. }
  2103. force_wake_put:
  2104. if (do_force_wake_put)
  2105. cnss_pci_force_wake_put(pci_priv);
  2106. }
  2107. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2108. {
  2109. if (in_interrupt() || irqs_disabled())
  2110. return;
  2111. if (cnss_pci_check_link_status(pci_priv))
  2112. return;
  2113. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2114. WCSS_REG_SIZE, "wcss");
  2115. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2116. PCIE_REG_SIZE, "pcie");
  2117. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2118. WLAON_REG_SIZE, "wlaon");
  2119. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2120. SYSPM_REG_SIZE, "syspm");
  2121. }
  2122. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2123. {
  2124. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2125. u32 reg_offset;
  2126. bool do_force_wake_put = true;
  2127. if (in_interrupt() || irqs_disabled())
  2128. return;
  2129. if (cnss_pci_check_link_status(pci_priv))
  2130. return;
  2131. if (!pci_priv->debug_reg) {
  2132. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2133. sizeof(*pci_priv->debug_reg)
  2134. * array_size, GFP_KERNEL);
  2135. if (!pci_priv->debug_reg)
  2136. return;
  2137. }
  2138. if (cnss_pci_force_wake_get(pci_priv))
  2139. do_force_wake_put = false;
  2140. cnss_pr_dbg("Start to dump shadow registers\n");
  2141. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2142. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2143. pci_priv->debug_reg[j].offset = reg_offset;
  2144. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2145. &pci_priv->debug_reg[j].val))
  2146. goto force_wake_put;
  2147. }
  2148. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2149. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2150. pci_priv->debug_reg[j].offset = reg_offset;
  2151. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2152. &pci_priv->debug_reg[j].val))
  2153. goto force_wake_put;
  2154. }
  2155. force_wake_put:
  2156. if (do_force_wake_put)
  2157. cnss_pci_force_wake_put(pci_priv);
  2158. }
  2159. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2160. {
  2161. int ret = 0;
  2162. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2163. ret = cnss_power_on_device(plat_priv);
  2164. if (ret) {
  2165. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2166. goto out;
  2167. }
  2168. ret = cnss_resume_pci_link(pci_priv);
  2169. if (ret) {
  2170. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2171. goto power_off;
  2172. }
  2173. ret = cnss_pci_call_driver_probe(pci_priv);
  2174. if (ret)
  2175. goto suspend_link;
  2176. return 0;
  2177. suspend_link:
  2178. cnss_suspend_pci_link(pci_priv);
  2179. power_off:
  2180. cnss_power_off_device(plat_priv);
  2181. out:
  2182. return ret;
  2183. }
  2184. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2185. {
  2186. int ret = 0;
  2187. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2188. cnss_pci_pm_runtime_resume(pci_priv);
  2189. ret = cnss_pci_call_driver_remove(pci_priv);
  2190. if (ret == -EAGAIN)
  2191. goto out;
  2192. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2193. CNSS_BUS_WIDTH_NONE);
  2194. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2195. cnss_pci_set_auto_suspended(pci_priv, 0);
  2196. ret = cnss_suspend_pci_link(pci_priv);
  2197. if (ret)
  2198. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2199. cnss_power_off_device(plat_priv);
  2200. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2201. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2202. out:
  2203. return ret;
  2204. }
  2205. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2206. {
  2207. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2208. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2209. }
  2210. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2211. {
  2212. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2213. struct cnss_ramdump_info *ramdump_info;
  2214. ramdump_info = &plat_priv->ramdump_info;
  2215. if (!ramdump_info->ramdump_size)
  2216. return -EINVAL;
  2217. return cnss_do_ramdump(plat_priv);
  2218. }
  2219. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2220. {
  2221. struct cnss_pci_data *pci_priv;
  2222. struct cnss_wlan_driver *driver_ops;
  2223. pci_priv = plat_priv->bus_priv;
  2224. driver_ops = pci_priv->driver_ops;
  2225. if (driver_ops && driver_ops->get_driver_mode) {
  2226. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2227. cnss_pci_update_fw_name(pci_priv);
  2228. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2229. }
  2230. }
  2231. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2232. {
  2233. int ret = 0;
  2234. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2235. unsigned int timeout;
  2236. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2237. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2238. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2239. cnss_pci_clear_dump_info(pci_priv);
  2240. cnss_pci_power_off_mhi(pci_priv);
  2241. cnss_suspend_pci_link(pci_priv);
  2242. cnss_pci_deinit_mhi(pci_priv);
  2243. cnss_power_off_device(plat_priv);
  2244. }
  2245. /* Clear QMI send usage count during every power up */
  2246. pci_priv->qmi_send_usage_count = 0;
  2247. plat_priv->power_up_error = 0;
  2248. cnss_get_driver_mode_update_fw_name(plat_priv);
  2249. retry:
  2250. ret = cnss_power_on_device(plat_priv);
  2251. if (ret) {
  2252. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2253. goto out;
  2254. }
  2255. ret = cnss_resume_pci_link(pci_priv);
  2256. if (ret) {
  2257. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2258. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2259. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2260. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2261. &plat_priv->ctrl_params.quirks)) {
  2262. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2263. ret = 0;
  2264. goto out;
  2265. }
  2266. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2267. cnss_power_off_device(plat_priv);
  2268. /* Force toggle BT_EN GPIO low */
  2269. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2270. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2271. retry, bt_en_gpio);
  2272. if (bt_en_gpio >= 0)
  2273. gpio_direction_output(bt_en_gpio, 0);
  2274. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2275. gpio_get_value(bt_en_gpio));
  2276. }
  2277. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2278. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2279. cnss_get_input_gpio_value(plat_priv,
  2280. sw_ctrl_gpio));
  2281. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2282. goto retry;
  2283. }
  2284. /* Assert when it reaches maximum retries */
  2285. CNSS_ASSERT(0);
  2286. goto power_off;
  2287. }
  2288. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2289. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2290. ret = cnss_pci_start_mhi(pci_priv);
  2291. if (ret) {
  2292. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2293. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2294. !pci_priv->pci_link_down_ind && timeout) {
  2295. /* Start recovery directly for MHI start failures */
  2296. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2297. CNSS_REASON_DEFAULT);
  2298. }
  2299. return 0;
  2300. }
  2301. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2302. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2303. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2304. return 0;
  2305. }
  2306. cnss_set_pin_connect_status(plat_priv);
  2307. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2308. ret = cnss_pci_call_driver_probe(pci_priv);
  2309. if (ret)
  2310. goto stop_mhi;
  2311. } else if (timeout) {
  2312. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2313. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2314. else
  2315. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2316. mod_timer(&plat_priv->fw_boot_timer,
  2317. jiffies + msecs_to_jiffies(timeout));
  2318. }
  2319. return 0;
  2320. stop_mhi:
  2321. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2322. cnss_pci_power_off_mhi(pci_priv);
  2323. cnss_suspend_pci_link(pci_priv);
  2324. cnss_pci_deinit_mhi(pci_priv);
  2325. power_off:
  2326. cnss_power_off_device(plat_priv);
  2327. out:
  2328. return ret;
  2329. }
  2330. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2331. {
  2332. int ret = 0;
  2333. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2334. int do_force_wake = true;
  2335. cnss_pci_pm_runtime_resume(pci_priv);
  2336. ret = cnss_pci_call_driver_remove(pci_priv);
  2337. if (ret == -EAGAIN)
  2338. goto out;
  2339. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2340. CNSS_BUS_WIDTH_NONE);
  2341. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2342. cnss_pci_set_auto_suspended(pci_priv, 0);
  2343. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2344. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2345. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2346. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2347. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2348. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2349. del_timer(&pci_priv->dev_rddm_timer);
  2350. cnss_pci_collect_dump_info(pci_priv, false);
  2351. CNSS_ASSERT(0);
  2352. }
  2353. if (!cnss_is_device_powered_on(plat_priv)) {
  2354. cnss_pr_dbg("Device is already powered off, ignore\n");
  2355. goto skip_power_off;
  2356. }
  2357. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2358. do_force_wake = false;
  2359. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2360. /* FBC image will be freed after powering off MHI, so skip
  2361. * if RAM dump data is still valid.
  2362. */
  2363. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2364. goto skip_power_off;
  2365. cnss_pci_power_off_mhi(pci_priv);
  2366. ret = cnss_suspend_pci_link(pci_priv);
  2367. if (ret)
  2368. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2369. cnss_pci_deinit_mhi(pci_priv);
  2370. cnss_power_off_device(plat_priv);
  2371. skip_power_off:
  2372. pci_priv->remap_window = 0;
  2373. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2374. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2375. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2376. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2377. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2378. pci_priv->pci_link_down_ind = false;
  2379. }
  2380. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2381. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2382. memset(&print_optimize, 0, sizeof(print_optimize));
  2383. out:
  2384. return ret;
  2385. }
  2386. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2387. {
  2388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2389. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2390. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2391. plat_priv->driver_state);
  2392. cnss_pci_collect_dump_info(pci_priv, true);
  2393. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2394. }
  2395. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2396. {
  2397. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2398. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2399. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2400. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2401. int ret = 0;
  2402. if (!info_v2->dump_data_valid || !dump_seg ||
  2403. dump_data->nentries == 0)
  2404. return 0;
  2405. ret = cnss_do_elf_ramdump(plat_priv);
  2406. cnss_pci_clear_dump_info(pci_priv);
  2407. cnss_pci_power_off_mhi(pci_priv);
  2408. cnss_suspend_pci_link(pci_priv);
  2409. cnss_pci_deinit_mhi(pci_priv);
  2410. cnss_power_off_device(plat_priv);
  2411. return ret;
  2412. }
  2413. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2414. {
  2415. int ret = 0;
  2416. if (!pci_priv) {
  2417. cnss_pr_err("pci_priv is NULL\n");
  2418. return -ENODEV;
  2419. }
  2420. switch (pci_priv->device_id) {
  2421. case QCA6174_DEVICE_ID:
  2422. ret = cnss_qca6174_powerup(pci_priv);
  2423. break;
  2424. case QCA6290_DEVICE_ID:
  2425. case QCA6390_DEVICE_ID:
  2426. case QCA6490_DEVICE_ID:
  2427. case KIWI_DEVICE_ID:
  2428. case MANGO_DEVICE_ID:
  2429. ret = cnss_qca6290_powerup(pci_priv);
  2430. break;
  2431. default:
  2432. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2433. pci_priv->device_id);
  2434. ret = -ENODEV;
  2435. }
  2436. return ret;
  2437. }
  2438. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2439. {
  2440. int ret = 0;
  2441. if (!pci_priv) {
  2442. cnss_pr_err("pci_priv is NULL\n");
  2443. return -ENODEV;
  2444. }
  2445. switch (pci_priv->device_id) {
  2446. case QCA6174_DEVICE_ID:
  2447. ret = cnss_qca6174_shutdown(pci_priv);
  2448. break;
  2449. case QCA6290_DEVICE_ID:
  2450. case QCA6390_DEVICE_ID:
  2451. case QCA6490_DEVICE_ID:
  2452. case KIWI_DEVICE_ID:
  2453. case MANGO_DEVICE_ID:
  2454. ret = cnss_qca6290_shutdown(pci_priv);
  2455. break;
  2456. default:
  2457. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2458. pci_priv->device_id);
  2459. ret = -ENODEV;
  2460. }
  2461. return ret;
  2462. }
  2463. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2464. {
  2465. int ret = 0;
  2466. if (!pci_priv) {
  2467. cnss_pr_err("pci_priv is NULL\n");
  2468. return -ENODEV;
  2469. }
  2470. switch (pci_priv->device_id) {
  2471. case QCA6174_DEVICE_ID:
  2472. cnss_qca6174_crash_shutdown(pci_priv);
  2473. break;
  2474. case QCA6290_DEVICE_ID:
  2475. case QCA6390_DEVICE_ID:
  2476. case QCA6490_DEVICE_ID:
  2477. case KIWI_DEVICE_ID:
  2478. case MANGO_DEVICE_ID:
  2479. cnss_qca6290_crash_shutdown(pci_priv);
  2480. break;
  2481. default:
  2482. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2483. pci_priv->device_id);
  2484. ret = -ENODEV;
  2485. }
  2486. return ret;
  2487. }
  2488. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2489. {
  2490. int ret = 0;
  2491. if (!pci_priv) {
  2492. cnss_pr_err("pci_priv is NULL\n");
  2493. return -ENODEV;
  2494. }
  2495. switch (pci_priv->device_id) {
  2496. case QCA6174_DEVICE_ID:
  2497. ret = cnss_qca6174_ramdump(pci_priv);
  2498. break;
  2499. case QCA6290_DEVICE_ID:
  2500. case QCA6390_DEVICE_ID:
  2501. case QCA6490_DEVICE_ID:
  2502. case KIWI_DEVICE_ID:
  2503. case MANGO_DEVICE_ID:
  2504. ret = cnss_qca6290_ramdump(pci_priv);
  2505. break;
  2506. default:
  2507. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2508. pci_priv->device_id);
  2509. ret = -ENODEV;
  2510. }
  2511. return ret;
  2512. }
  2513. int cnss_pci_is_drv_connected(struct device *dev)
  2514. {
  2515. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2516. if (!pci_priv)
  2517. return -ENODEV;
  2518. return pci_priv->drv_connected_last;
  2519. }
  2520. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2521. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2522. {
  2523. struct cnss_plat_data *plat_priv =
  2524. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2525. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2526. struct cnss_cal_info *cal_info;
  2527. unsigned int timeout;
  2528. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2529. goto reg_driver;
  2530. } else {
  2531. if (plat_priv->charger_mode) {
  2532. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2533. return;
  2534. }
  2535. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2536. &plat_priv->driver_state)) {
  2537. timeout = cnss_get_timeout(plat_priv,
  2538. CNSS_TIMEOUT_CALIBRATION);
  2539. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2540. timeout / 1000);
  2541. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2542. msecs_to_jiffies(timeout));
  2543. return;
  2544. }
  2545. del_timer(&plat_priv->fw_boot_timer);
  2546. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2547. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2548. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2549. CNSS_ASSERT(0);
  2550. }
  2551. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2552. if (!cal_info)
  2553. return;
  2554. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2555. cnss_driver_event_post(plat_priv,
  2556. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2557. 0, cal_info);
  2558. }
  2559. reg_driver:
  2560. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2561. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2562. return;
  2563. }
  2564. reinit_completion(&plat_priv->power_up_complete);
  2565. cnss_driver_event_post(plat_priv,
  2566. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2567. CNSS_EVENT_SYNC_UNKILLABLE,
  2568. pci_priv->driver_ops);
  2569. }
  2570. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2571. {
  2572. int ret = 0;
  2573. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2574. struct cnss_pci_data *pci_priv;
  2575. const struct pci_device_id *id_table = driver_ops->id_table;
  2576. unsigned int timeout;
  2577. if (!cnss_check_driver_loading_allowed()) {
  2578. cnss_pr_info("No cnss2 dtsi entry present");
  2579. return -ENODEV;
  2580. }
  2581. if (!plat_priv) {
  2582. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2583. return -EAGAIN;
  2584. }
  2585. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2586. while (id_table && id_table->device) {
  2587. if (plat_priv->device_id == id_table->device) {
  2588. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2589. driver_ops->chip_version != 2) {
  2590. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2591. return -ENODEV;
  2592. }
  2593. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2594. id_table->device);
  2595. plat_priv->driver_ops = driver_ops;
  2596. return 0;
  2597. }
  2598. id_table++;
  2599. }
  2600. return -ENODEV;
  2601. }
  2602. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2603. cnss_pr_info("pci probe not yet done for register driver\n");
  2604. return -EAGAIN;
  2605. }
  2606. pci_priv = plat_priv->bus_priv;
  2607. if (pci_priv->driver_ops) {
  2608. cnss_pr_err("Driver has already registered\n");
  2609. return -EEXIST;
  2610. }
  2611. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2612. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2613. return -EINVAL;
  2614. }
  2615. if (!id_table || !pci_dev_present(id_table)) {
  2616. /* id_table pointer will move from pci_dev_present(),
  2617. * so check again using local pointer.
  2618. */
  2619. id_table = driver_ops->id_table;
  2620. while (id_table && id_table->vendor) {
  2621. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2622. id_table->device);
  2623. id_table++;
  2624. }
  2625. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2626. pci_priv->device_id);
  2627. return -ENODEV;
  2628. }
  2629. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2630. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2631. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2632. driver_ops->chip_version,
  2633. plat_priv->device_version.major_version);
  2634. return -ENODEV;
  2635. }
  2636. cnss_get_driver_mode_update_fw_name(plat_priv);
  2637. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2638. if (!plat_priv->cbc_enabled ||
  2639. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2640. goto register_driver;
  2641. pci_priv->driver_ops = driver_ops;
  2642. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2643. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2644. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2645. * until CBC is complete
  2646. */
  2647. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2648. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2649. cnss_wlan_reg_driver_work);
  2650. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2651. msecs_to_jiffies(timeout));
  2652. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2653. return 0;
  2654. register_driver:
  2655. reinit_completion(&plat_priv->power_up_complete);
  2656. ret = cnss_driver_event_post(plat_priv,
  2657. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2658. CNSS_EVENT_SYNC_UNKILLABLE,
  2659. driver_ops);
  2660. return ret;
  2661. }
  2662. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2663. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2664. {
  2665. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2666. int ret = 0;
  2667. unsigned int timeout;
  2668. if (!plat_priv) {
  2669. cnss_pr_err("plat_priv is NULL\n");
  2670. return;
  2671. }
  2672. mutex_lock(&plat_priv->driver_ops_lock);
  2673. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2674. goto skip_wait_power_up;
  2675. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2676. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2677. msecs_to_jiffies(timeout));
  2678. if (!ret) {
  2679. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2680. timeout);
  2681. CNSS_ASSERT(0);
  2682. }
  2683. skip_wait_power_up:
  2684. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2685. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2686. goto skip_wait_recovery;
  2687. reinit_completion(&plat_priv->recovery_complete);
  2688. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2689. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2690. msecs_to_jiffies(timeout));
  2691. if (!ret) {
  2692. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2693. timeout);
  2694. CNSS_ASSERT(0);
  2695. }
  2696. skip_wait_recovery:
  2697. cnss_driver_event_post(plat_priv,
  2698. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2699. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2700. mutex_unlock(&plat_priv->driver_ops_lock);
  2701. }
  2702. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2703. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2704. void *data)
  2705. {
  2706. int ret = 0;
  2707. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2708. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2709. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2710. return -EINVAL;
  2711. }
  2712. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2713. pci_priv->driver_ops = data;
  2714. ret = cnss_pci_dev_powerup(pci_priv);
  2715. if (ret) {
  2716. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2717. pci_priv->driver_ops = NULL;
  2718. }
  2719. return ret;
  2720. }
  2721. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2722. {
  2723. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2724. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2725. cnss_pci_dev_shutdown(pci_priv);
  2726. pci_priv->driver_ops = NULL;
  2727. return 0;
  2728. }
  2729. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2730. {
  2731. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2732. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2733. int ret = 0;
  2734. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2735. if (driver_ops && driver_ops->suspend) {
  2736. ret = driver_ops->suspend(pci_dev, state);
  2737. if (ret) {
  2738. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2739. ret);
  2740. ret = -EAGAIN;
  2741. }
  2742. }
  2743. return ret;
  2744. }
  2745. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2746. {
  2747. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2748. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2749. int ret = 0;
  2750. if (driver_ops && driver_ops->resume) {
  2751. ret = driver_ops->resume(pci_dev);
  2752. if (ret)
  2753. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2754. ret);
  2755. }
  2756. return ret;
  2757. }
  2758. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2759. {
  2760. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2761. int ret = 0;
  2762. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2763. goto out;
  2764. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2765. ret = -EAGAIN;
  2766. goto out;
  2767. }
  2768. if (pci_priv->drv_connected_last)
  2769. goto skip_disable_pci;
  2770. pci_clear_master(pci_dev);
  2771. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2772. pci_disable_device(pci_dev);
  2773. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2774. if (ret)
  2775. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2776. skip_disable_pci:
  2777. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2778. ret = -EAGAIN;
  2779. goto resume_mhi;
  2780. }
  2781. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2782. return 0;
  2783. resume_mhi:
  2784. if (!pci_is_enabled(pci_dev))
  2785. if (pci_enable_device(pci_dev))
  2786. cnss_pr_err("Failed to enable PCI device\n");
  2787. if (pci_priv->saved_state)
  2788. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2789. pci_set_master(pci_dev);
  2790. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2791. out:
  2792. return ret;
  2793. }
  2794. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2795. {
  2796. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2797. int ret = 0;
  2798. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2799. goto out;
  2800. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2801. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2802. cnss_pci_link_down(&pci_dev->dev);
  2803. ret = -EAGAIN;
  2804. goto out;
  2805. }
  2806. pci_priv->pci_link_state = PCI_LINK_UP;
  2807. if (pci_priv->drv_connected_last)
  2808. goto skip_enable_pci;
  2809. ret = pci_enable_device(pci_dev);
  2810. if (ret) {
  2811. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2812. ret);
  2813. goto out;
  2814. }
  2815. if (pci_priv->saved_state)
  2816. cnss_set_pci_config_space(pci_priv,
  2817. RESTORE_PCI_CONFIG_SPACE);
  2818. pci_set_master(pci_dev);
  2819. skip_enable_pci:
  2820. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2821. out:
  2822. return ret;
  2823. }
  2824. static int cnss_pci_suspend(struct device *dev)
  2825. {
  2826. int ret = 0;
  2827. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2828. struct cnss_plat_data *plat_priv;
  2829. if (!pci_priv)
  2830. goto out;
  2831. plat_priv = pci_priv->plat_priv;
  2832. if (!plat_priv)
  2833. goto out;
  2834. if (!cnss_is_device_powered_on(plat_priv))
  2835. goto out;
  2836. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2837. pci_priv->drv_supported) {
  2838. pci_priv->drv_connected_last =
  2839. cnss_pci_get_drv_connected(pci_priv);
  2840. if (!pci_priv->drv_connected_last) {
  2841. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2842. ret = -EAGAIN;
  2843. goto out;
  2844. }
  2845. }
  2846. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2847. ret = cnss_pci_suspend_driver(pci_priv);
  2848. if (ret)
  2849. goto clear_flag;
  2850. if (!pci_priv->disable_pc) {
  2851. mutex_lock(&pci_priv->bus_lock);
  2852. ret = cnss_pci_suspend_bus(pci_priv);
  2853. mutex_unlock(&pci_priv->bus_lock);
  2854. if (ret)
  2855. goto resume_driver;
  2856. }
  2857. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2858. return 0;
  2859. resume_driver:
  2860. cnss_pci_resume_driver(pci_priv);
  2861. clear_flag:
  2862. pci_priv->drv_connected_last = 0;
  2863. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2864. out:
  2865. return ret;
  2866. }
  2867. static int cnss_pci_resume(struct device *dev)
  2868. {
  2869. int ret = 0;
  2870. struct pci_dev *pci_dev = to_pci_dev(dev);
  2871. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2872. struct cnss_plat_data *plat_priv;
  2873. if (!pci_priv)
  2874. goto out;
  2875. plat_priv = pci_priv->plat_priv;
  2876. if (!plat_priv)
  2877. goto out;
  2878. if (pci_priv->pci_link_down_ind)
  2879. goto out;
  2880. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2881. goto out;
  2882. if (!pci_priv->disable_pc) {
  2883. ret = cnss_pci_resume_bus(pci_priv);
  2884. if (ret)
  2885. goto out;
  2886. }
  2887. ret = cnss_pci_resume_driver(pci_priv);
  2888. pci_priv->drv_connected_last = 0;
  2889. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2890. out:
  2891. return ret;
  2892. }
  2893. static int cnss_pci_suspend_noirq(struct device *dev)
  2894. {
  2895. int ret = 0;
  2896. struct pci_dev *pci_dev = to_pci_dev(dev);
  2897. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2898. struct cnss_wlan_driver *driver_ops;
  2899. if (!pci_priv)
  2900. goto out;
  2901. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2902. goto out;
  2903. driver_ops = pci_priv->driver_ops;
  2904. if (driver_ops && driver_ops->suspend_noirq)
  2905. ret = driver_ops->suspend_noirq(pci_dev);
  2906. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2907. !pci_priv->plat_priv->use_pm_domain)
  2908. pci_save_state(pci_dev);
  2909. out:
  2910. return ret;
  2911. }
  2912. static int cnss_pci_resume_noirq(struct device *dev)
  2913. {
  2914. int ret = 0;
  2915. struct pci_dev *pci_dev = to_pci_dev(dev);
  2916. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2917. struct cnss_wlan_driver *driver_ops;
  2918. if (!pci_priv)
  2919. goto out;
  2920. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2921. goto out;
  2922. driver_ops = pci_priv->driver_ops;
  2923. if (driver_ops && driver_ops->resume_noirq &&
  2924. !pci_priv->pci_link_down_ind)
  2925. ret = driver_ops->resume_noirq(pci_dev);
  2926. out:
  2927. return ret;
  2928. }
  2929. static int cnss_pci_runtime_suspend(struct device *dev)
  2930. {
  2931. int ret = 0;
  2932. struct pci_dev *pci_dev = to_pci_dev(dev);
  2933. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2934. struct cnss_plat_data *plat_priv;
  2935. struct cnss_wlan_driver *driver_ops;
  2936. if (!pci_priv)
  2937. return -EAGAIN;
  2938. plat_priv = pci_priv->plat_priv;
  2939. if (!plat_priv)
  2940. return -EAGAIN;
  2941. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2942. return -EAGAIN;
  2943. if (pci_priv->pci_link_down_ind) {
  2944. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2945. return -EAGAIN;
  2946. }
  2947. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2948. pci_priv->drv_supported) {
  2949. pci_priv->drv_connected_last =
  2950. cnss_pci_get_drv_connected(pci_priv);
  2951. if (!pci_priv->drv_connected_last) {
  2952. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2953. return -EAGAIN;
  2954. }
  2955. }
  2956. cnss_pr_vdbg("Runtime suspend start\n");
  2957. driver_ops = pci_priv->driver_ops;
  2958. if (driver_ops && driver_ops->runtime_ops &&
  2959. driver_ops->runtime_ops->runtime_suspend)
  2960. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  2961. else
  2962. ret = cnss_auto_suspend(dev);
  2963. if (ret)
  2964. pci_priv->drv_connected_last = 0;
  2965. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  2966. return ret;
  2967. }
  2968. static int cnss_pci_runtime_resume(struct device *dev)
  2969. {
  2970. int ret = 0;
  2971. struct pci_dev *pci_dev = to_pci_dev(dev);
  2972. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2973. struct cnss_wlan_driver *driver_ops;
  2974. if (!pci_priv)
  2975. return -EAGAIN;
  2976. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2977. return -EAGAIN;
  2978. if (pci_priv->pci_link_down_ind) {
  2979. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2980. return -EAGAIN;
  2981. }
  2982. cnss_pr_vdbg("Runtime resume start\n");
  2983. driver_ops = pci_priv->driver_ops;
  2984. if (driver_ops && driver_ops->runtime_ops &&
  2985. driver_ops->runtime_ops->runtime_resume)
  2986. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  2987. else
  2988. ret = cnss_auto_resume(dev);
  2989. if (!ret)
  2990. pci_priv->drv_connected_last = 0;
  2991. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  2992. return ret;
  2993. }
  2994. static int cnss_pci_runtime_idle(struct device *dev)
  2995. {
  2996. cnss_pr_vdbg("Runtime idle\n");
  2997. pm_request_autosuspend(dev);
  2998. return -EBUSY;
  2999. }
  3000. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3001. {
  3002. struct pci_dev *pci_dev = to_pci_dev(dev);
  3003. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3004. int ret = 0;
  3005. if (!pci_priv)
  3006. return -ENODEV;
  3007. ret = cnss_pci_disable_pc(pci_priv, vote);
  3008. if (ret)
  3009. return ret;
  3010. pci_priv->disable_pc = vote;
  3011. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3012. return 0;
  3013. }
  3014. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3015. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3016. enum cnss_rtpm_id id)
  3017. {
  3018. if (id >= RTPM_ID_MAX)
  3019. return;
  3020. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3021. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3022. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3023. cnss_get_host_timestamp(pci_priv->plat_priv);
  3024. }
  3025. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3026. enum cnss_rtpm_id id)
  3027. {
  3028. if (id >= RTPM_ID_MAX)
  3029. return;
  3030. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3031. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3032. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3033. cnss_get_host_timestamp(pci_priv->plat_priv);
  3034. }
  3035. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3036. {
  3037. struct device *dev;
  3038. if (!pci_priv)
  3039. return;
  3040. dev = &pci_priv->pci_dev->dev;
  3041. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3042. atomic_read(&dev->power.usage_count));
  3043. }
  3044. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3045. {
  3046. struct device *dev;
  3047. enum rpm_status status;
  3048. if (!pci_priv)
  3049. return -ENODEV;
  3050. dev = &pci_priv->pci_dev->dev;
  3051. status = dev->power.runtime_status;
  3052. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3053. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3054. (void *)_RET_IP_);
  3055. return pm_request_resume(dev);
  3056. }
  3057. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3058. {
  3059. struct device *dev;
  3060. enum rpm_status status;
  3061. if (!pci_priv)
  3062. return -ENODEV;
  3063. dev = &pci_priv->pci_dev->dev;
  3064. status = dev->power.runtime_status;
  3065. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3066. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3067. (void *)_RET_IP_);
  3068. return pm_runtime_resume(dev);
  3069. }
  3070. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3071. enum cnss_rtpm_id id)
  3072. {
  3073. struct device *dev;
  3074. enum rpm_status status;
  3075. if (!pci_priv)
  3076. return -ENODEV;
  3077. dev = &pci_priv->pci_dev->dev;
  3078. status = dev->power.runtime_status;
  3079. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3080. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3081. (void *)_RET_IP_);
  3082. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3083. return pm_runtime_get(dev);
  3084. }
  3085. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3086. enum cnss_rtpm_id id)
  3087. {
  3088. struct device *dev;
  3089. enum rpm_status status;
  3090. if (!pci_priv)
  3091. return -ENODEV;
  3092. dev = &pci_priv->pci_dev->dev;
  3093. status = dev->power.runtime_status;
  3094. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3095. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3096. (void *)_RET_IP_);
  3097. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3098. return pm_runtime_get_sync(dev);
  3099. }
  3100. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3101. enum cnss_rtpm_id id)
  3102. {
  3103. if (!pci_priv)
  3104. return;
  3105. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3106. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3107. }
  3108. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3109. enum cnss_rtpm_id id)
  3110. {
  3111. struct device *dev;
  3112. if (!pci_priv)
  3113. return -ENODEV;
  3114. dev = &pci_priv->pci_dev->dev;
  3115. if (atomic_read(&dev->power.usage_count) == 0) {
  3116. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3117. return -EINVAL;
  3118. }
  3119. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3120. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3121. }
  3122. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3123. enum cnss_rtpm_id id)
  3124. {
  3125. struct device *dev;
  3126. if (!pci_priv)
  3127. return;
  3128. dev = &pci_priv->pci_dev->dev;
  3129. if (atomic_read(&dev->power.usage_count) == 0) {
  3130. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3131. return;
  3132. }
  3133. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3134. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3135. }
  3136. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3137. {
  3138. if (!pci_priv)
  3139. return;
  3140. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3141. }
  3142. int cnss_auto_suspend(struct device *dev)
  3143. {
  3144. int ret = 0;
  3145. struct pci_dev *pci_dev = to_pci_dev(dev);
  3146. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3147. struct cnss_plat_data *plat_priv;
  3148. if (!pci_priv)
  3149. return -ENODEV;
  3150. plat_priv = pci_priv->plat_priv;
  3151. if (!plat_priv)
  3152. return -ENODEV;
  3153. mutex_lock(&pci_priv->bus_lock);
  3154. if (!pci_priv->qmi_send_usage_count) {
  3155. ret = cnss_pci_suspend_bus(pci_priv);
  3156. if (ret) {
  3157. mutex_unlock(&pci_priv->bus_lock);
  3158. return ret;
  3159. }
  3160. }
  3161. cnss_pci_set_auto_suspended(pci_priv, 1);
  3162. mutex_unlock(&pci_priv->bus_lock);
  3163. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3164. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3165. * current_bw_vote as in resume path we should vote for last used
  3166. * bandwidth vote. Also ignore error if bw voting is not setup.
  3167. */
  3168. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3169. return 0;
  3170. }
  3171. EXPORT_SYMBOL(cnss_auto_suspend);
  3172. int cnss_auto_resume(struct device *dev)
  3173. {
  3174. int ret = 0;
  3175. struct pci_dev *pci_dev = to_pci_dev(dev);
  3176. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3177. struct cnss_plat_data *plat_priv;
  3178. if (!pci_priv)
  3179. return -ENODEV;
  3180. plat_priv = pci_priv->plat_priv;
  3181. if (!plat_priv)
  3182. return -ENODEV;
  3183. mutex_lock(&pci_priv->bus_lock);
  3184. ret = cnss_pci_resume_bus(pci_priv);
  3185. if (ret) {
  3186. mutex_unlock(&pci_priv->bus_lock);
  3187. return ret;
  3188. }
  3189. cnss_pci_set_auto_suspended(pci_priv, 0);
  3190. mutex_unlock(&pci_priv->bus_lock);
  3191. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3192. return 0;
  3193. }
  3194. EXPORT_SYMBOL(cnss_auto_resume);
  3195. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3196. {
  3197. struct pci_dev *pci_dev = to_pci_dev(dev);
  3198. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3199. struct cnss_plat_data *plat_priv;
  3200. struct mhi_controller *mhi_ctrl;
  3201. if (!pci_priv)
  3202. return -ENODEV;
  3203. switch (pci_priv->device_id) {
  3204. case QCA6390_DEVICE_ID:
  3205. case QCA6490_DEVICE_ID:
  3206. case KIWI_DEVICE_ID:
  3207. case MANGO_DEVICE_ID:
  3208. break;
  3209. default:
  3210. return 0;
  3211. }
  3212. mhi_ctrl = pci_priv->mhi_ctrl;
  3213. if (!mhi_ctrl)
  3214. return -EINVAL;
  3215. plat_priv = pci_priv->plat_priv;
  3216. if (!plat_priv)
  3217. return -ENODEV;
  3218. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3219. return -EAGAIN;
  3220. if (timeout_us) {
  3221. /* Busy wait for timeout_us */
  3222. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3223. timeout_us, false);
  3224. } else {
  3225. /* Sleep wait for mhi_ctrl->timeout_ms */
  3226. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3227. }
  3228. }
  3229. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3230. int cnss_pci_force_wake_request(struct device *dev)
  3231. {
  3232. struct pci_dev *pci_dev = to_pci_dev(dev);
  3233. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3234. struct cnss_plat_data *plat_priv;
  3235. struct mhi_controller *mhi_ctrl;
  3236. if (!pci_priv)
  3237. return -ENODEV;
  3238. switch (pci_priv->device_id) {
  3239. case QCA6390_DEVICE_ID:
  3240. case QCA6490_DEVICE_ID:
  3241. case KIWI_DEVICE_ID:
  3242. case MANGO_DEVICE_ID:
  3243. break;
  3244. default:
  3245. return 0;
  3246. }
  3247. mhi_ctrl = pci_priv->mhi_ctrl;
  3248. if (!mhi_ctrl)
  3249. return -EINVAL;
  3250. plat_priv = pci_priv->plat_priv;
  3251. if (!plat_priv)
  3252. return -ENODEV;
  3253. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3254. return -EAGAIN;
  3255. mhi_device_get(mhi_ctrl->mhi_dev);
  3256. return 0;
  3257. }
  3258. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3259. int cnss_pci_is_device_awake(struct device *dev)
  3260. {
  3261. struct pci_dev *pci_dev = to_pci_dev(dev);
  3262. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3263. struct mhi_controller *mhi_ctrl;
  3264. if (!pci_priv)
  3265. return -ENODEV;
  3266. switch (pci_priv->device_id) {
  3267. case QCA6390_DEVICE_ID:
  3268. case QCA6490_DEVICE_ID:
  3269. case KIWI_DEVICE_ID:
  3270. case MANGO_DEVICE_ID:
  3271. break;
  3272. default:
  3273. return 0;
  3274. }
  3275. mhi_ctrl = pci_priv->mhi_ctrl;
  3276. if (!mhi_ctrl)
  3277. return -EINVAL;
  3278. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3279. }
  3280. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3281. int cnss_pci_force_wake_release(struct device *dev)
  3282. {
  3283. struct pci_dev *pci_dev = to_pci_dev(dev);
  3284. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3285. struct cnss_plat_data *plat_priv;
  3286. struct mhi_controller *mhi_ctrl;
  3287. if (!pci_priv)
  3288. return -ENODEV;
  3289. switch (pci_priv->device_id) {
  3290. case QCA6390_DEVICE_ID:
  3291. case QCA6490_DEVICE_ID:
  3292. case KIWI_DEVICE_ID:
  3293. case MANGO_DEVICE_ID:
  3294. break;
  3295. default:
  3296. return 0;
  3297. }
  3298. mhi_ctrl = pci_priv->mhi_ctrl;
  3299. if (!mhi_ctrl)
  3300. return -EINVAL;
  3301. plat_priv = pci_priv->plat_priv;
  3302. if (!plat_priv)
  3303. return -ENODEV;
  3304. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3305. return -EAGAIN;
  3306. mhi_device_put(mhi_ctrl->mhi_dev);
  3307. return 0;
  3308. }
  3309. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3310. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3311. {
  3312. int ret = 0;
  3313. if (!pci_priv)
  3314. return -ENODEV;
  3315. mutex_lock(&pci_priv->bus_lock);
  3316. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3317. !pci_priv->qmi_send_usage_count)
  3318. ret = cnss_pci_resume_bus(pci_priv);
  3319. pci_priv->qmi_send_usage_count++;
  3320. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3321. pci_priv->qmi_send_usage_count);
  3322. mutex_unlock(&pci_priv->bus_lock);
  3323. return ret;
  3324. }
  3325. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3326. {
  3327. int ret = 0;
  3328. if (!pci_priv)
  3329. return -ENODEV;
  3330. mutex_lock(&pci_priv->bus_lock);
  3331. if (pci_priv->qmi_send_usage_count)
  3332. pci_priv->qmi_send_usage_count--;
  3333. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3334. pci_priv->qmi_send_usage_count);
  3335. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3336. !pci_priv->qmi_send_usage_count &&
  3337. !cnss_pcie_is_device_down(pci_priv))
  3338. ret = cnss_pci_suspend_bus(pci_priv);
  3339. mutex_unlock(&pci_priv->bus_lock);
  3340. return ret;
  3341. }
  3342. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3343. {
  3344. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3345. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3346. struct device *dev = &pci_priv->pci_dev->dev;
  3347. int i;
  3348. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3349. if (!fw_mem[i].va && fw_mem[i].size) {
  3350. retry:
  3351. fw_mem[i].va =
  3352. dma_alloc_attrs(dev, fw_mem[i].size,
  3353. &fw_mem[i].pa, GFP_KERNEL,
  3354. fw_mem[i].attrs);
  3355. if (!fw_mem[i].va) {
  3356. if ((fw_mem[i].attrs &
  3357. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3358. fw_mem[i].attrs &=
  3359. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3360. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3361. fw_mem[i].type);
  3362. goto retry;
  3363. }
  3364. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3365. fw_mem[i].size, fw_mem[i].type);
  3366. CNSS_ASSERT(0);
  3367. return -ENOMEM;
  3368. }
  3369. }
  3370. }
  3371. return 0;
  3372. }
  3373. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3374. {
  3375. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3376. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3377. struct device *dev = &pci_priv->pci_dev->dev;
  3378. int i;
  3379. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3380. if (fw_mem[i].va && fw_mem[i].size) {
  3381. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3382. fw_mem[i].va, &fw_mem[i].pa,
  3383. fw_mem[i].size, fw_mem[i].type);
  3384. dma_free_attrs(dev, fw_mem[i].size,
  3385. fw_mem[i].va, fw_mem[i].pa,
  3386. fw_mem[i].attrs);
  3387. fw_mem[i].va = NULL;
  3388. fw_mem[i].pa = 0;
  3389. fw_mem[i].size = 0;
  3390. fw_mem[i].type = 0;
  3391. }
  3392. }
  3393. plat_priv->fw_mem_seg_len = 0;
  3394. }
  3395. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3396. {
  3397. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3398. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3399. int i, j;
  3400. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3401. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3402. qdss_mem[i].va =
  3403. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3404. qdss_mem[i].size,
  3405. &qdss_mem[i].pa,
  3406. GFP_KERNEL);
  3407. if (!qdss_mem[i].va) {
  3408. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3409. qdss_mem[i].size,
  3410. qdss_mem[i].type, i);
  3411. break;
  3412. }
  3413. }
  3414. }
  3415. /* Best-effort allocation for QDSS trace */
  3416. if (i < plat_priv->qdss_mem_seg_len) {
  3417. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3418. qdss_mem[j].type = 0;
  3419. qdss_mem[j].size = 0;
  3420. }
  3421. plat_priv->qdss_mem_seg_len = i;
  3422. }
  3423. return 0;
  3424. }
  3425. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3426. {
  3427. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3428. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3429. int i;
  3430. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3431. if (qdss_mem[i].va && qdss_mem[i].size) {
  3432. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3433. &qdss_mem[i].pa, qdss_mem[i].size,
  3434. qdss_mem[i].type);
  3435. dma_free_coherent(&pci_priv->pci_dev->dev,
  3436. qdss_mem[i].size, qdss_mem[i].va,
  3437. qdss_mem[i].pa);
  3438. qdss_mem[i].va = NULL;
  3439. qdss_mem[i].pa = 0;
  3440. qdss_mem[i].size = 0;
  3441. qdss_mem[i].type = 0;
  3442. }
  3443. }
  3444. plat_priv->qdss_mem_seg_len = 0;
  3445. }
  3446. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3447. {
  3448. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3449. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3450. char filename[MAX_FIRMWARE_NAME_LEN];
  3451. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3452. const struct firmware *fw_entry;
  3453. int ret = 0;
  3454. /* Use forward compatibility here since for any recent device
  3455. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3456. */
  3457. switch (pci_priv->device_id) {
  3458. case QCA6174_DEVICE_ID:
  3459. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3460. pci_priv->device_id);
  3461. return -EINVAL;
  3462. case QCA6290_DEVICE_ID:
  3463. case QCA6390_DEVICE_ID:
  3464. case QCA6490_DEVICE_ID:
  3465. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3466. break;
  3467. case KIWI_DEVICE_ID:
  3468. case MANGO_DEVICE_ID:
  3469. switch (plat_priv->device_version.major_version) {
  3470. case FW_V2_NUMBER:
  3471. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3472. break;
  3473. default:
  3474. break;
  3475. }
  3476. break;
  3477. default:
  3478. break;
  3479. }
  3480. if (!m3_mem->va && !m3_mem->size) {
  3481. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3482. phy_filename);
  3483. ret = firmware_request_nowarn(&fw_entry, filename,
  3484. &pci_priv->pci_dev->dev);
  3485. if (ret) {
  3486. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3487. return ret;
  3488. }
  3489. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3490. fw_entry->size, &m3_mem->pa,
  3491. GFP_KERNEL);
  3492. if (!m3_mem->va) {
  3493. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3494. fw_entry->size);
  3495. release_firmware(fw_entry);
  3496. return -ENOMEM;
  3497. }
  3498. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3499. m3_mem->size = fw_entry->size;
  3500. release_firmware(fw_entry);
  3501. }
  3502. return 0;
  3503. }
  3504. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3505. {
  3506. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3507. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3508. if (m3_mem->va && m3_mem->size) {
  3509. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3510. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3511. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3512. m3_mem->va, m3_mem->pa);
  3513. }
  3514. m3_mem->va = NULL;
  3515. m3_mem->pa = 0;
  3516. m3_mem->size = 0;
  3517. }
  3518. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3519. {
  3520. struct cnss_plat_data *plat_priv;
  3521. if (!pci_priv)
  3522. return;
  3523. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3524. plat_priv = pci_priv->plat_priv;
  3525. if (!plat_priv)
  3526. return;
  3527. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3528. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3529. return;
  3530. }
  3531. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3532. CNSS_REASON_TIMEOUT);
  3533. }
  3534. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3535. {
  3536. pci_priv->iommu_domain = NULL;
  3537. }
  3538. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3539. {
  3540. if (!pci_priv)
  3541. return -ENODEV;
  3542. if (!pci_priv->smmu_iova_len)
  3543. return -EINVAL;
  3544. *addr = pci_priv->smmu_iova_start;
  3545. *size = pci_priv->smmu_iova_len;
  3546. return 0;
  3547. }
  3548. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3549. {
  3550. if (!pci_priv)
  3551. return -ENODEV;
  3552. if (!pci_priv->smmu_iova_ipa_len)
  3553. return -EINVAL;
  3554. *addr = pci_priv->smmu_iova_ipa_start;
  3555. *size = pci_priv->smmu_iova_ipa_len;
  3556. return 0;
  3557. }
  3558. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3559. {
  3560. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3561. if (!pci_priv)
  3562. return NULL;
  3563. return pci_priv->iommu_domain;
  3564. }
  3565. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3566. int cnss_smmu_map(struct device *dev,
  3567. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3568. {
  3569. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3570. struct cnss_plat_data *plat_priv;
  3571. unsigned long iova;
  3572. size_t len;
  3573. int ret = 0;
  3574. int flag = IOMMU_READ | IOMMU_WRITE;
  3575. struct pci_dev *root_port;
  3576. struct device_node *root_of_node;
  3577. bool dma_coherent = false;
  3578. if (!pci_priv)
  3579. return -ENODEV;
  3580. if (!iova_addr) {
  3581. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3582. &paddr, size);
  3583. return -EINVAL;
  3584. }
  3585. plat_priv = pci_priv->plat_priv;
  3586. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3587. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3588. if (pci_priv->iommu_geometry &&
  3589. iova >= pci_priv->smmu_iova_ipa_start +
  3590. pci_priv->smmu_iova_ipa_len) {
  3591. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3592. iova,
  3593. &pci_priv->smmu_iova_ipa_start,
  3594. pci_priv->smmu_iova_ipa_len);
  3595. return -ENOMEM;
  3596. }
  3597. if (!test_bit(DISABLE_IO_COHERENCY,
  3598. &plat_priv->ctrl_params.quirks)) {
  3599. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3600. if (!root_port) {
  3601. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3602. } else {
  3603. root_of_node = root_port->dev.of_node;
  3604. if (root_of_node && root_of_node->parent) {
  3605. dma_coherent =
  3606. of_property_read_bool(root_of_node->parent,
  3607. "dma-coherent");
  3608. cnss_pr_dbg("dma-coherent is %s\n",
  3609. dma_coherent ? "enabled" : "disabled");
  3610. if (dma_coherent)
  3611. flag |= IOMMU_CACHE;
  3612. }
  3613. }
  3614. }
  3615. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3616. ret = iommu_map(pci_priv->iommu_domain, iova,
  3617. rounddown(paddr, PAGE_SIZE), len, flag);
  3618. if (ret) {
  3619. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3620. return ret;
  3621. }
  3622. pci_priv->smmu_iova_ipa_current = iova + len;
  3623. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3624. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3625. return 0;
  3626. }
  3627. EXPORT_SYMBOL(cnss_smmu_map);
  3628. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3629. {
  3630. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3631. unsigned long iova;
  3632. size_t unmapped;
  3633. size_t len;
  3634. if (!pci_priv)
  3635. return -ENODEV;
  3636. iova = rounddown(iova_addr, PAGE_SIZE);
  3637. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3638. if (iova >= pci_priv->smmu_iova_ipa_start +
  3639. pci_priv->smmu_iova_ipa_len) {
  3640. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3641. iova,
  3642. &pci_priv->smmu_iova_ipa_start,
  3643. pci_priv->smmu_iova_ipa_len);
  3644. return -ENOMEM;
  3645. }
  3646. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3647. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3648. if (unmapped != len) {
  3649. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3650. unmapped, len);
  3651. return -EINVAL;
  3652. }
  3653. pci_priv->smmu_iova_ipa_current = iova;
  3654. return 0;
  3655. }
  3656. EXPORT_SYMBOL(cnss_smmu_unmap);
  3657. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3658. {
  3659. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3660. struct cnss_plat_data *plat_priv;
  3661. if (!pci_priv)
  3662. return -ENODEV;
  3663. plat_priv = pci_priv->plat_priv;
  3664. if (!plat_priv)
  3665. return -ENODEV;
  3666. info->va = pci_priv->bar;
  3667. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3668. info->chip_id = plat_priv->chip_info.chip_id;
  3669. info->chip_family = plat_priv->chip_info.chip_family;
  3670. info->board_id = plat_priv->board_info.board_id;
  3671. info->soc_id = plat_priv->soc_info.soc_id;
  3672. info->fw_version = plat_priv->fw_version_info.fw_version;
  3673. strlcpy(info->fw_build_timestamp,
  3674. plat_priv->fw_version_info.fw_build_timestamp,
  3675. sizeof(info->fw_build_timestamp));
  3676. memcpy(&info->device_version, &plat_priv->device_version,
  3677. sizeof(info->device_version));
  3678. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3679. sizeof(info->dev_mem_info));
  3680. return 0;
  3681. }
  3682. EXPORT_SYMBOL(cnss_get_soc_info);
  3683. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3684. {
  3685. int ret = 0;
  3686. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3687. int num_vectors;
  3688. struct cnss_msi_config *msi_config;
  3689. struct msi_desc *msi_desc;
  3690. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3691. return 0;
  3692. ret = cnss_pci_get_msi_assignment(pci_priv);
  3693. if (ret) {
  3694. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3695. goto out;
  3696. }
  3697. msi_config = pci_priv->msi_config;
  3698. if (!msi_config) {
  3699. cnss_pr_err("msi_config is NULL!\n");
  3700. ret = -EINVAL;
  3701. goto out;
  3702. }
  3703. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3704. msi_config->total_vectors,
  3705. msi_config->total_vectors,
  3706. PCI_IRQ_MSI);
  3707. if (num_vectors != msi_config->total_vectors) {
  3708. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3709. msi_config->total_vectors, num_vectors);
  3710. if (num_vectors >= 0)
  3711. ret = -EINVAL;
  3712. goto reset_msi_config;
  3713. }
  3714. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3715. if (!msi_desc) {
  3716. cnss_pr_err("msi_desc is NULL!\n");
  3717. ret = -EINVAL;
  3718. goto free_msi_vector;
  3719. }
  3720. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3721. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3722. return 0;
  3723. free_msi_vector:
  3724. pci_free_irq_vectors(pci_priv->pci_dev);
  3725. reset_msi_config:
  3726. pci_priv->msi_config = NULL;
  3727. out:
  3728. return ret;
  3729. }
  3730. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3731. {
  3732. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3733. return;
  3734. pci_free_irq_vectors(pci_priv->pci_dev);
  3735. }
  3736. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3737. int *num_vectors, u32 *user_base_data,
  3738. u32 *base_vector)
  3739. {
  3740. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3741. struct cnss_msi_config *msi_config;
  3742. int idx;
  3743. if (!pci_priv)
  3744. return -ENODEV;
  3745. msi_config = pci_priv->msi_config;
  3746. if (!msi_config) {
  3747. cnss_pr_err("MSI is not supported.\n");
  3748. return -EINVAL;
  3749. }
  3750. for (idx = 0; idx < msi_config->total_users; idx++) {
  3751. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3752. *num_vectors = msi_config->users[idx].num_vectors;
  3753. *user_base_data = msi_config->users[idx].base_vector
  3754. + pci_priv->msi_ep_base_data;
  3755. *base_vector = msi_config->users[idx].base_vector;
  3756. /*Add only single print for each user*/
  3757. if (print_optimize.msi_log_chk[idx]++)
  3758. goto skip_print;
  3759. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3760. user_name, *num_vectors, *user_base_data,
  3761. *base_vector);
  3762. skip_print:
  3763. return 0;
  3764. }
  3765. }
  3766. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3767. return -EINVAL;
  3768. }
  3769. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3770. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3771. {
  3772. struct pci_dev *pci_dev = to_pci_dev(dev);
  3773. int irq_num;
  3774. irq_num = pci_irq_vector(pci_dev, vector);
  3775. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3776. return irq_num;
  3777. }
  3778. EXPORT_SYMBOL(cnss_get_msi_irq);
  3779. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3780. u32 *msi_addr_high)
  3781. {
  3782. struct pci_dev *pci_dev = to_pci_dev(dev);
  3783. u16 control;
  3784. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3785. &control);
  3786. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3787. msi_addr_low);
  3788. /* Return MSI high address only when device supports 64-bit MSI */
  3789. if (control & PCI_MSI_FLAGS_64BIT)
  3790. pci_read_config_dword(pci_dev,
  3791. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3792. msi_addr_high);
  3793. else
  3794. *msi_addr_high = 0;
  3795. /*Add only single print as the address is constant*/
  3796. if (!print_optimize.msi_addr_chk++)
  3797. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3798. *msi_addr_low, *msi_addr_high);
  3799. }
  3800. EXPORT_SYMBOL(cnss_get_msi_address);
  3801. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3802. {
  3803. int ret, num_vectors;
  3804. u32 user_base_data, base_vector;
  3805. if (!pci_priv)
  3806. return -ENODEV;
  3807. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3808. WAKE_MSI_NAME, &num_vectors,
  3809. &user_base_data, &base_vector);
  3810. if (ret) {
  3811. cnss_pr_err("WAKE MSI is not valid\n");
  3812. return 0;
  3813. }
  3814. return user_base_data;
  3815. }
  3816. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3817. {
  3818. int ret = 0;
  3819. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3820. u16 device_id;
  3821. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3822. if (device_id != pci_priv->pci_device_id->device) {
  3823. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3824. device_id, pci_priv->pci_device_id->device);
  3825. ret = -EIO;
  3826. goto out;
  3827. }
  3828. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3829. if (ret) {
  3830. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3831. goto out;
  3832. }
  3833. ret = pci_enable_device(pci_dev);
  3834. if (ret) {
  3835. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3836. goto out;
  3837. }
  3838. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3839. if (ret) {
  3840. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3841. goto disable_device;
  3842. }
  3843. switch (device_id) {
  3844. case QCA6174_DEVICE_ID:
  3845. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3846. break;
  3847. case QCA6390_DEVICE_ID:
  3848. case QCA6490_DEVICE_ID:
  3849. case KIWI_DEVICE_ID:
  3850. case MANGO_DEVICE_ID:
  3851. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3852. break;
  3853. default:
  3854. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3855. break;
  3856. }
  3857. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3858. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3859. if (ret) {
  3860. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3861. goto release_region;
  3862. }
  3863. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3864. if (ret) {
  3865. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  3866. ret);
  3867. goto release_region;
  3868. }
  3869. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3870. if (!pci_priv->bar) {
  3871. cnss_pr_err("Failed to do PCI IO map!\n");
  3872. ret = -EIO;
  3873. goto release_region;
  3874. }
  3875. /* Save default config space without BME enabled */
  3876. pci_save_state(pci_dev);
  3877. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3878. pci_set_master(pci_dev);
  3879. return 0;
  3880. release_region:
  3881. pci_release_region(pci_dev, PCI_BAR_NUM);
  3882. disable_device:
  3883. pci_disable_device(pci_dev);
  3884. out:
  3885. return ret;
  3886. }
  3887. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3888. {
  3889. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3890. pci_clear_master(pci_dev);
  3891. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3892. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3893. if (pci_priv->bar) {
  3894. pci_iounmap(pci_dev, pci_priv->bar);
  3895. pci_priv->bar = NULL;
  3896. }
  3897. pci_release_region(pci_dev, PCI_BAR_NUM);
  3898. if (pci_is_enabled(pci_dev))
  3899. pci_disable_device(pci_dev);
  3900. }
  3901. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3902. {
  3903. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3904. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3905. gfp_t gfp = GFP_KERNEL;
  3906. u32 reg_offset;
  3907. if (in_interrupt() || irqs_disabled())
  3908. gfp = GFP_ATOMIC;
  3909. if (!plat_priv->qdss_reg) {
  3910. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  3911. sizeof(*plat_priv->qdss_reg)
  3912. * array_size, gfp);
  3913. if (!plat_priv->qdss_reg)
  3914. return;
  3915. }
  3916. cnss_pr_dbg("Start to dump qdss registers\n");
  3917. for (i = 0; qdss_csr[i].name; i++) {
  3918. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  3919. if (cnss_pci_reg_read(pci_priv, reg_offset,
  3920. &plat_priv->qdss_reg[i]))
  3921. return;
  3922. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  3923. plat_priv->qdss_reg[i]);
  3924. }
  3925. }
  3926. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  3927. enum cnss_ce_index ce)
  3928. {
  3929. int i;
  3930. u32 ce_base = ce * CE_REG_INTERVAL;
  3931. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  3932. switch (pci_priv->device_id) {
  3933. case QCA6390_DEVICE_ID:
  3934. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  3935. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  3936. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  3937. break;
  3938. case QCA6490_DEVICE_ID:
  3939. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  3940. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  3941. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  3942. break;
  3943. default:
  3944. return;
  3945. }
  3946. switch (ce) {
  3947. case CNSS_CE_09:
  3948. case CNSS_CE_10:
  3949. for (i = 0; ce_src[i].name; i++) {
  3950. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  3951. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3952. return;
  3953. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3954. ce, ce_src[i].name, reg_offset, val);
  3955. }
  3956. for (i = 0; ce_dst[i].name; i++) {
  3957. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  3958. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3959. return;
  3960. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3961. ce, ce_dst[i].name, reg_offset, val);
  3962. }
  3963. break;
  3964. case CNSS_CE_COMMON:
  3965. for (i = 0; ce_cmn[i].name; i++) {
  3966. reg_offset = cmn_base + ce_cmn[i].offset;
  3967. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3968. return;
  3969. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  3970. ce_cmn[i].name, reg_offset, val);
  3971. }
  3972. break;
  3973. default:
  3974. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  3975. }
  3976. }
  3977. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  3978. {
  3979. if (cnss_pci_check_link_status(pci_priv))
  3980. return;
  3981. cnss_pr_dbg("Start to dump debug registers\n");
  3982. cnss_mhi_debug_reg_dump(pci_priv);
  3983. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3984. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  3985. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  3986. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  3987. }
  3988. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  3989. {
  3990. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  3991. return -EINVAL;
  3992. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  3993. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  3994. return 0;
  3995. }
  3996. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  3997. {
  3998. int ret;
  3999. struct cnss_plat_data *plat_priv;
  4000. if (!pci_priv)
  4001. return -ENODEV;
  4002. plat_priv = pci_priv->plat_priv;
  4003. if (!plat_priv)
  4004. return -ENODEV;
  4005. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4006. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4007. return -EINVAL;
  4008. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4009. if (!cnss_pci_check_link_status(pci_priv))
  4010. cnss_mhi_debug_reg_dump(pci_priv);
  4011. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4012. cnss_pci_dump_misc_reg(pci_priv);
  4013. cnss_pci_dump_shadow_reg(pci_priv);
  4014. /* If link is still down here, directly trigger link down recovery */
  4015. ret = cnss_pci_check_link_status(pci_priv);
  4016. if (ret) {
  4017. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4018. return 0;
  4019. }
  4020. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4021. if (ret) {
  4022. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4023. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4024. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4025. return 0;
  4026. }
  4027. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4028. if (!cnss_pci_assert_host_sol(pci_priv))
  4029. return 0;
  4030. cnss_pci_dump_debug_reg(pci_priv);
  4031. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4032. CNSS_REASON_DEFAULT);
  4033. return ret;
  4034. }
  4035. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4036. mod_timer(&pci_priv->dev_rddm_timer,
  4037. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4038. }
  4039. return 0;
  4040. }
  4041. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4042. struct cnss_dump_seg *dump_seg,
  4043. enum cnss_fw_dump_type type, int seg_no,
  4044. void *va, dma_addr_t dma, size_t size)
  4045. {
  4046. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4047. struct device *dev = &pci_priv->pci_dev->dev;
  4048. phys_addr_t pa;
  4049. dump_seg->address = dma;
  4050. dump_seg->v_address = va;
  4051. dump_seg->size = size;
  4052. dump_seg->type = type;
  4053. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4054. seg_no, va, &dma, size);
  4055. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4056. return;
  4057. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4058. }
  4059. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4060. struct cnss_dump_seg *dump_seg,
  4061. enum cnss_fw_dump_type type, int seg_no,
  4062. void *va, dma_addr_t dma, size_t size)
  4063. {
  4064. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4065. struct device *dev = &pci_priv->pci_dev->dev;
  4066. phys_addr_t pa;
  4067. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4068. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4069. }
  4070. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4071. enum cnss_driver_status status, void *data)
  4072. {
  4073. struct cnss_uevent_data uevent_data;
  4074. struct cnss_wlan_driver *driver_ops;
  4075. driver_ops = pci_priv->driver_ops;
  4076. if (!driver_ops || !driver_ops->update_event) {
  4077. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4078. return -EINVAL;
  4079. }
  4080. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4081. uevent_data.status = status;
  4082. uevent_data.data = data;
  4083. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4084. }
  4085. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4086. {
  4087. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4088. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4089. struct cnss_hang_event hang_event;
  4090. void *hang_data_va = NULL;
  4091. u64 offset = 0;
  4092. u16 length = 0;
  4093. int i = 0;
  4094. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4095. return;
  4096. memset(&hang_event, 0, sizeof(hang_event));
  4097. switch (pci_priv->device_id) {
  4098. case QCA6390_DEVICE_ID:
  4099. offset = HST_HANG_DATA_OFFSET;
  4100. length = HANG_DATA_LENGTH;
  4101. break;
  4102. case QCA6490_DEVICE_ID:
  4103. /* Fallback to hard-coded values if hang event params not
  4104. * present in QMI. Once all the firmware branches have the
  4105. * fix to send params over QMI, this can be removed.
  4106. */
  4107. if (plat_priv->hang_event_data_len) {
  4108. offset = plat_priv->hang_data_addr_offset;
  4109. length = plat_priv->hang_event_data_len;
  4110. } else {
  4111. offset = HSP_HANG_DATA_OFFSET;
  4112. length = HANG_DATA_LENGTH;
  4113. }
  4114. break;
  4115. case KIWI_DEVICE_ID:
  4116. case MANGO_DEVICE_ID:
  4117. offset = plat_priv->hang_data_addr_offset;
  4118. length = plat_priv->hang_event_data_len;
  4119. break;
  4120. default:
  4121. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4122. pci_priv->device_id);
  4123. return;
  4124. }
  4125. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4126. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4127. fw_mem[i].va) {
  4128. /* The offset must be < (fw_mem size- hangdata length) */
  4129. if (!(offset <= fw_mem[i].size - length))
  4130. goto exit;
  4131. hang_data_va = fw_mem[i].va + offset;
  4132. hang_event.hang_event_data = kmemdup(hang_data_va,
  4133. length,
  4134. GFP_ATOMIC);
  4135. if (!hang_event.hang_event_data) {
  4136. cnss_pr_dbg("Hang data memory alloc failed\n");
  4137. return;
  4138. }
  4139. hang_event.hang_event_data_len = length;
  4140. break;
  4141. }
  4142. }
  4143. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4144. kfree(hang_event.hang_event_data);
  4145. hang_event.hang_event_data = NULL;
  4146. return;
  4147. exit:
  4148. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4149. plat_priv->hang_data_addr_offset,
  4150. plat_priv->hang_event_data_len);
  4151. }
  4152. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4153. {
  4154. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4155. struct cnss_dump_data *dump_data =
  4156. &plat_priv->ramdump_info_v2.dump_data;
  4157. struct cnss_dump_seg *dump_seg =
  4158. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4159. struct image_info *fw_image, *rddm_image;
  4160. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4161. int ret, i, j;
  4162. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4163. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4164. cnss_pci_send_hang_event(pci_priv);
  4165. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4166. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4167. return;
  4168. }
  4169. if (!cnss_is_device_powered_on(plat_priv)) {
  4170. cnss_pr_dbg("Device is already powered off, skip\n");
  4171. return;
  4172. }
  4173. if (!in_panic) {
  4174. mutex_lock(&pci_priv->bus_lock);
  4175. ret = cnss_pci_check_link_status(pci_priv);
  4176. if (ret) {
  4177. if (ret != -EACCES) {
  4178. mutex_unlock(&pci_priv->bus_lock);
  4179. return;
  4180. }
  4181. if (cnss_pci_resume_bus(pci_priv)) {
  4182. mutex_unlock(&pci_priv->bus_lock);
  4183. return;
  4184. }
  4185. }
  4186. mutex_unlock(&pci_priv->bus_lock);
  4187. } else {
  4188. if (cnss_pci_check_link_status(pci_priv))
  4189. return;
  4190. /* Inside panic handler, reduce timeout for RDDM to avoid
  4191. * unnecessary hypervisor watchdog bite.
  4192. */
  4193. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4194. }
  4195. cnss_mhi_debug_reg_dump(pci_priv);
  4196. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4197. cnss_pci_dump_misc_reg(pci_priv);
  4198. cnss_pci_dump_shadow_reg(pci_priv);
  4199. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4200. if (ret) {
  4201. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4202. ret);
  4203. if (!cnss_pci_assert_host_sol(pci_priv))
  4204. return;
  4205. cnss_pci_dump_debug_reg(pci_priv);
  4206. return;
  4207. }
  4208. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4209. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4210. dump_data->nentries = 0;
  4211. if (plat_priv->qdss_mem_seg_len)
  4212. cnss_pci_dump_qdss_reg(pci_priv);
  4213. cnss_mhi_dump_sfr(pci_priv);
  4214. if (!dump_seg) {
  4215. cnss_pr_warn("FW image dump collection not setup");
  4216. goto skip_dump;
  4217. }
  4218. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4219. fw_image->entries);
  4220. for (i = 0; i < fw_image->entries; i++) {
  4221. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4222. fw_image->mhi_buf[i].buf,
  4223. fw_image->mhi_buf[i].dma_addr,
  4224. fw_image->mhi_buf[i].len);
  4225. dump_seg++;
  4226. }
  4227. dump_data->nentries += fw_image->entries;
  4228. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4229. rddm_image->entries);
  4230. for (i = 0; i < rddm_image->entries; i++) {
  4231. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4232. rddm_image->mhi_buf[i].buf,
  4233. rddm_image->mhi_buf[i].dma_addr,
  4234. rddm_image->mhi_buf[i].len);
  4235. dump_seg++;
  4236. }
  4237. dump_data->nentries += rddm_image->entries;
  4238. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4239. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4240. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  4241. cnss_pr_dbg("Collect remote heap dump segment\n");
  4242. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4243. CNSS_FW_REMOTE_HEAP, j,
  4244. fw_mem[i].va,
  4245. fw_mem[i].pa,
  4246. fw_mem[i].size);
  4247. dump_seg++;
  4248. dump_data->nentries++;
  4249. j++;
  4250. } else {
  4251. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  4252. }
  4253. }
  4254. }
  4255. if (dump_data->nentries > 0)
  4256. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4257. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4258. skip_dump:
  4259. complete(&plat_priv->rddm_complete);
  4260. }
  4261. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4262. {
  4263. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4264. struct cnss_dump_seg *dump_seg =
  4265. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4266. struct image_info *fw_image, *rddm_image;
  4267. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4268. int i, j;
  4269. if (!dump_seg)
  4270. return;
  4271. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4272. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4273. for (i = 0; i < fw_image->entries; i++) {
  4274. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4275. fw_image->mhi_buf[i].buf,
  4276. fw_image->mhi_buf[i].dma_addr,
  4277. fw_image->mhi_buf[i].len);
  4278. dump_seg++;
  4279. }
  4280. for (i = 0; i < rddm_image->entries; i++) {
  4281. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4282. rddm_image->mhi_buf[i].buf,
  4283. rddm_image->mhi_buf[i].dma_addr,
  4284. rddm_image->mhi_buf[i].len);
  4285. dump_seg++;
  4286. }
  4287. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4288. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  4289. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  4290. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4291. CNSS_FW_REMOTE_HEAP, j,
  4292. fw_mem[i].va, fw_mem[i].pa,
  4293. fw_mem[i].size);
  4294. dump_seg++;
  4295. j++;
  4296. }
  4297. }
  4298. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4299. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4300. }
  4301. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4302. {
  4303. if (!pci_priv)
  4304. return;
  4305. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4306. }
  4307. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4308. {
  4309. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4310. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4311. }
  4312. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4313. {
  4314. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4315. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4316. }
  4317. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4318. char *prefix_name, char *name)
  4319. {
  4320. struct cnss_plat_data *plat_priv;
  4321. if (!pci_priv)
  4322. return;
  4323. plat_priv = pci_priv->plat_priv;
  4324. if (!plat_priv->use_fw_path_with_prefix) {
  4325. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4326. return;
  4327. }
  4328. switch (pci_priv->device_id) {
  4329. case QCA6390_DEVICE_ID:
  4330. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4331. QCA6390_PATH_PREFIX "%s", name);
  4332. break;
  4333. case QCA6490_DEVICE_ID:
  4334. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4335. QCA6490_PATH_PREFIX "%s", name);
  4336. break;
  4337. case KIWI_DEVICE_ID:
  4338. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4339. KIWI_PATH_PREFIX "%s", name);
  4340. break;
  4341. case MANGO_DEVICE_ID:
  4342. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4343. MANGO_PATH_PREFIX "%s", name);
  4344. break;
  4345. default:
  4346. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4347. break;
  4348. }
  4349. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4350. }
  4351. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4352. {
  4353. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4354. switch (pci_priv->device_id) {
  4355. case QCA6390_DEVICE_ID:
  4356. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4357. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4358. pci_priv->device_id,
  4359. plat_priv->device_version.major_version);
  4360. return -EINVAL;
  4361. }
  4362. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4363. FW_V2_FILE_NAME);
  4364. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4365. FW_V2_FILE_NAME);
  4366. break;
  4367. case QCA6490_DEVICE_ID:
  4368. switch (plat_priv->device_version.major_version) {
  4369. case FW_V2_NUMBER:
  4370. cnss_pci_add_fw_prefix_name(pci_priv,
  4371. plat_priv->firmware_name,
  4372. FW_V2_FILE_NAME);
  4373. snprintf(plat_priv->fw_fallback_name,
  4374. MAX_FIRMWARE_NAME_LEN,
  4375. FW_V2_FILE_NAME);
  4376. break;
  4377. default:
  4378. cnss_pci_add_fw_prefix_name(pci_priv,
  4379. plat_priv->firmware_name,
  4380. DEFAULT_FW_FILE_NAME);
  4381. snprintf(plat_priv->fw_fallback_name,
  4382. MAX_FIRMWARE_NAME_LEN,
  4383. DEFAULT_FW_FILE_NAME);
  4384. break;
  4385. }
  4386. break;
  4387. case KIWI_DEVICE_ID:
  4388. case MANGO_DEVICE_ID:
  4389. switch (plat_priv->device_version.major_version) {
  4390. case FW_V2_NUMBER:
  4391. /*
  4392. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4393. * platform driver loads corresponding binary according
  4394. * to current mode indicated by wlan driver. Otherwise
  4395. * use default binary.
  4396. * Mission mode using same binary name as before,
  4397. * if seprate binary is not there, fall back to default.
  4398. */
  4399. if (plat_priv->driver_mode == CNSS_MISSION) {
  4400. cnss_pci_add_fw_prefix_name(pci_priv,
  4401. plat_priv->firmware_name,
  4402. FW_V2_FILE_NAME);
  4403. cnss_pci_add_fw_prefix_name(pci_priv,
  4404. plat_priv->fw_fallback_name,
  4405. FW_V2_FILE_NAME);
  4406. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4407. cnss_pci_add_fw_prefix_name(pci_priv,
  4408. plat_priv->firmware_name,
  4409. FW_V2_FTM_FILE_NAME);
  4410. cnss_pci_add_fw_prefix_name(pci_priv,
  4411. plat_priv->fw_fallback_name,
  4412. FW_V2_FILE_NAME);
  4413. } else {
  4414. /*
  4415. * Since during cold boot calibration phase,
  4416. * wlan driver has not registered, so default
  4417. * fw binary will be used.
  4418. */
  4419. cnss_pci_add_fw_prefix_name(pci_priv,
  4420. plat_priv->firmware_name,
  4421. FW_V2_FILE_NAME);
  4422. snprintf(plat_priv->fw_fallback_name,
  4423. MAX_FIRMWARE_NAME_LEN,
  4424. FW_V2_FILE_NAME);
  4425. }
  4426. break;
  4427. default:
  4428. cnss_pci_add_fw_prefix_name(pci_priv,
  4429. plat_priv->firmware_name,
  4430. DEFAULT_FW_FILE_NAME);
  4431. snprintf(plat_priv->fw_fallback_name,
  4432. MAX_FIRMWARE_NAME_LEN,
  4433. DEFAULT_FW_FILE_NAME);
  4434. break;
  4435. }
  4436. break;
  4437. default:
  4438. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4439. DEFAULT_FW_FILE_NAME);
  4440. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4441. DEFAULT_FW_FILE_NAME);
  4442. break;
  4443. }
  4444. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4445. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4446. return 0;
  4447. }
  4448. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4449. {
  4450. switch (status) {
  4451. case MHI_CB_IDLE:
  4452. return "IDLE";
  4453. case MHI_CB_EE_RDDM:
  4454. return "RDDM";
  4455. case MHI_CB_SYS_ERROR:
  4456. return "SYS_ERROR";
  4457. case MHI_CB_FATAL_ERROR:
  4458. return "FATAL_ERROR";
  4459. case MHI_CB_EE_MISSION_MODE:
  4460. return "MISSION_MODE";
  4461. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4462. case MHI_CB_FALLBACK_IMG:
  4463. return "FW_FALLBACK";
  4464. #endif
  4465. default:
  4466. return "UNKNOWN";
  4467. }
  4468. };
  4469. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4470. {
  4471. struct cnss_pci_data *pci_priv =
  4472. from_timer(pci_priv, t, dev_rddm_timer);
  4473. enum mhi_ee_type mhi_ee;
  4474. if (!pci_priv)
  4475. return;
  4476. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4477. if (!cnss_pci_assert_host_sol(pci_priv))
  4478. return;
  4479. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4480. if (mhi_ee == MHI_EE_PBL)
  4481. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4482. if (mhi_ee == MHI_EE_RDDM) {
  4483. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4484. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4485. CNSS_REASON_RDDM);
  4486. } else {
  4487. cnss_mhi_debug_reg_dump(pci_priv);
  4488. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4489. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4490. CNSS_REASON_TIMEOUT);
  4491. }
  4492. }
  4493. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4494. {
  4495. struct cnss_pci_data *pci_priv =
  4496. from_timer(pci_priv, t, boot_debug_timer);
  4497. if (!pci_priv)
  4498. return;
  4499. if (cnss_pci_check_link_status(pci_priv))
  4500. return;
  4501. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4502. return;
  4503. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4504. return;
  4505. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4506. return;
  4507. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4508. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4509. cnss_mhi_debug_reg_dump(pci_priv);
  4510. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4511. cnss_pci_dump_bl_sram_mem(pci_priv);
  4512. mod_timer(&pci_priv->boot_debug_timer,
  4513. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4514. }
  4515. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4516. {
  4517. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4518. cnss_ignore_qmi_failure(true);
  4519. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4520. del_timer(&plat_priv->fw_boot_timer);
  4521. mod_timer(&pci_priv->dev_rddm_timer,
  4522. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4523. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4524. return 0;
  4525. }
  4526. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4527. {
  4528. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4529. }
  4530. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4531. enum mhi_callback reason)
  4532. {
  4533. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4534. struct cnss_plat_data *plat_priv;
  4535. enum cnss_recovery_reason cnss_reason;
  4536. if (!pci_priv) {
  4537. cnss_pr_err("pci_priv is NULL");
  4538. return;
  4539. }
  4540. plat_priv = pci_priv->plat_priv;
  4541. if (reason != MHI_CB_IDLE)
  4542. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4543. cnss_mhi_notify_status_to_str(reason), reason);
  4544. switch (reason) {
  4545. case MHI_CB_IDLE:
  4546. case MHI_CB_EE_MISSION_MODE:
  4547. return;
  4548. case MHI_CB_FATAL_ERROR:
  4549. cnss_ignore_qmi_failure(true);
  4550. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4551. del_timer(&plat_priv->fw_boot_timer);
  4552. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4553. cnss_reason = CNSS_REASON_DEFAULT;
  4554. break;
  4555. case MHI_CB_SYS_ERROR:
  4556. cnss_pci_handle_mhi_sys_err(pci_priv);
  4557. return;
  4558. case MHI_CB_EE_RDDM:
  4559. cnss_ignore_qmi_failure(true);
  4560. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4561. del_timer(&plat_priv->fw_boot_timer);
  4562. del_timer(&pci_priv->dev_rddm_timer);
  4563. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4564. cnss_reason = CNSS_REASON_RDDM;
  4565. break;
  4566. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4567. case MHI_CB_FALLBACK_IMG:
  4568. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4569. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4570. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4571. plat_priv->use_fw_path_with_prefix = false;
  4572. cnss_pci_update_fw_name(pci_priv);
  4573. }
  4574. return;
  4575. #endif
  4576. default:
  4577. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4578. return;
  4579. }
  4580. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4581. }
  4582. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4583. {
  4584. int ret, num_vectors, i;
  4585. u32 user_base_data, base_vector;
  4586. int *irq;
  4587. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4588. MHI_MSI_NAME, &num_vectors,
  4589. &user_base_data, &base_vector);
  4590. if (ret)
  4591. return ret;
  4592. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4593. num_vectors, base_vector);
  4594. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4595. if (!irq)
  4596. return -ENOMEM;
  4597. for (i = 0; i < num_vectors; i++)
  4598. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4599. base_vector + i);
  4600. pci_priv->mhi_ctrl->irq = irq;
  4601. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4602. return 0;
  4603. }
  4604. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4605. struct mhi_link_info *link_info)
  4606. {
  4607. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4608. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4609. int ret = 0;
  4610. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4611. link_info->target_link_speed,
  4612. link_info->target_link_width);
  4613. /* It has to set target link speed here before setting link bandwidth
  4614. * when device requests link speed change. This can avoid setting link
  4615. * bandwidth getting rejected if requested link speed is higher than
  4616. * current one.
  4617. */
  4618. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4619. link_info->target_link_speed);
  4620. if (ret)
  4621. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4622. link_info->target_link_speed, ret);
  4623. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4624. link_info->target_link_speed,
  4625. link_info->target_link_width);
  4626. if (ret) {
  4627. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4628. return ret;
  4629. }
  4630. pci_priv->def_link_speed = link_info->target_link_speed;
  4631. pci_priv->def_link_width = link_info->target_link_width;
  4632. return 0;
  4633. }
  4634. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4635. void __iomem *addr, u32 *out)
  4636. {
  4637. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4638. u32 tmp = readl_relaxed(addr);
  4639. /* Unexpected value, query the link status */
  4640. if (PCI_INVALID_READ(tmp) &&
  4641. cnss_pci_check_link_status(pci_priv))
  4642. return -EIO;
  4643. *out = tmp;
  4644. return 0;
  4645. }
  4646. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4647. void __iomem *addr, u32 val)
  4648. {
  4649. writel_relaxed(val, addr);
  4650. }
  4651. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4652. struct mhi_controller *mhi_ctrl)
  4653. {
  4654. int ret = 0;
  4655. ret = mhi_get_soc_info(mhi_ctrl);
  4656. if (ret)
  4657. goto exit;
  4658. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4659. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4660. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4661. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4662. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4663. plat_priv->device_version.family_number,
  4664. plat_priv->device_version.device_number,
  4665. plat_priv->device_version.major_version,
  4666. plat_priv->device_version.minor_version);
  4667. /* Only keep lower 4 bits as real device major version */
  4668. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4669. exit:
  4670. return ret;
  4671. }
  4672. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4673. {
  4674. int ret = 0;
  4675. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4676. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4677. struct mhi_controller *mhi_ctrl;
  4678. phys_addr_t bar_start;
  4679. const struct mhi_controller_config *cnss_mhi_config =
  4680. &cnss_mhi_config_default;
  4681. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4682. return 0;
  4683. mhi_ctrl = mhi_alloc_controller();
  4684. if (!mhi_ctrl) {
  4685. cnss_pr_err("Invalid MHI controller context\n");
  4686. return -EINVAL;
  4687. }
  4688. pci_priv->mhi_ctrl = mhi_ctrl;
  4689. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4690. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4691. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4692. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4693. #endif
  4694. mhi_ctrl->regs = pci_priv->bar;
  4695. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4696. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4697. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4698. &bar_start, mhi_ctrl->reg_len);
  4699. ret = cnss_pci_get_mhi_msi(pci_priv);
  4700. if (ret) {
  4701. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4702. goto free_mhi_ctrl;
  4703. }
  4704. if (pci_priv->smmu_s1_enable) {
  4705. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4706. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4707. pci_priv->smmu_iova_len;
  4708. } else {
  4709. mhi_ctrl->iova_start = 0;
  4710. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4711. }
  4712. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4713. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4714. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4715. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4716. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4717. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4718. if (!mhi_ctrl->rddm_size)
  4719. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4720. mhi_ctrl->sbl_size = SZ_512K;
  4721. mhi_ctrl->seg_len = SZ_512K;
  4722. mhi_ctrl->fbc_download = true;
  4723. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4724. if (ret)
  4725. goto free_mhi_irq;
  4726. /* Satellite config only supported on KIWI V2 and later chipset */
  4727. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4728. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4729. plat_priv->device_version.major_version == 1))
  4730. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4731. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4732. if (ret) {
  4733. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4734. goto free_mhi_irq;
  4735. }
  4736. /* MHI satellite driver only needs to connect when DRV is supported */
  4737. if (cnss_pci_is_drv_supported(pci_priv))
  4738. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4739. /* BW scale CB needs to be set after registering MHI per requirement */
  4740. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4741. ret = cnss_pci_update_fw_name(pci_priv);
  4742. if (ret)
  4743. goto unreg_mhi;
  4744. return 0;
  4745. unreg_mhi:
  4746. mhi_unregister_controller(mhi_ctrl);
  4747. free_mhi_irq:
  4748. kfree(mhi_ctrl->irq);
  4749. free_mhi_ctrl:
  4750. mhi_free_controller(mhi_ctrl);
  4751. return ret;
  4752. }
  4753. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4754. {
  4755. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4756. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4757. return;
  4758. mhi_unregister_controller(mhi_ctrl);
  4759. kfree(mhi_ctrl->irq);
  4760. mhi_free_controller(mhi_ctrl);
  4761. }
  4762. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4763. {
  4764. switch (pci_priv->device_id) {
  4765. case QCA6390_DEVICE_ID:
  4766. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4767. pci_priv->wcss_reg = wcss_reg_access_seq;
  4768. pci_priv->pcie_reg = pcie_reg_access_seq;
  4769. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4770. pci_priv->syspm_reg = syspm_reg_access_seq;
  4771. /* Configure WDOG register with specific value so that we can
  4772. * know if HW is in the process of WDOG reset recovery or not
  4773. * when reading the registers.
  4774. */
  4775. cnss_pci_reg_write
  4776. (pci_priv,
  4777. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4778. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4779. break;
  4780. case QCA6490_DEVICE_ID:
  4781. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4782. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4783. break;
  4784. default:
  4785. return;
  4786. }
  4787. }
  4788. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4789. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4790. {
  4791. return 0;
  4792. }
  4793. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4794. {
  4795. struct cnss_pci_data *pci_priv = data;
  4796. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4797. enum rpm_status status;
  4798. struct device *dev;
  4799. pci_priv->wake_counter++;
  4800. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4801. pci_priv->wake_irq, pci_priv->wake_counter);
  4802. /* Make sure abort current suspend */
  4803. cnss_pm_stay_awake(plat_priv);
  4804. cnss_pm_relax(plat_priv);
  4805. /* Above two pm* API calls will abort system suspend only when
  4806. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4807. * calling pm_system_wakeup() is just to guarantee system suspend
  4808. * can be aborted if it is not initiated in any case.
  4809. */
  4810. pm_system_wakeup();
  4811. dev = &pci_priv->pci_dev->dev;
  4812. status = dev->power.runtime_status;
  4813. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4814. cnss_pci_get_auto_suspended(pci_priv)) ||
  4815. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4816. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4817. cnss_pci_pm_request_resume(pci_priv);
  4818. }
  4819. return IRQ_HANDLED;
  4820. }
  4821. /**
  4822. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4823. * @pci_priv: driver PCI bus context pointer
  4824. *
  4825. * This function initializes WLAN PCI wake GPIO and corresponding
  4826. * interrupt. It should be used in non-MSM platforms whose PCIe
  4827. * root complex driver doesn't handle the GPIO.
  4828. *
  4829. * Return: 0 for success or skip, negative value for error
  4830. */
  4831. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4832. {
  4833. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4834. struct device *dev = &plat_priv->plat_dev->dev;
  4835. int ret = 0;
  4836. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4837. "wlan-pci-wake-gpio", 0);
  4838. if (pci_priv->wake_gpio < 0)
  4839. goto out;
  4840. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4841. pci_priv->wake_gpio);
  4842. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4843. if (ret) {
  4844. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4845. ret);
  4846. goto out;
  4847. }
  4848. gpio_direction_input(pci_priv->wake_gpio);
  4849. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4850. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4851. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4852. if (ret) {
  4853. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4854. goto free_gpio;
  4855. }
  4856. ret = enable_irq_wake(pci_priv->wake_irq);
  4857. if (ret) {
  4858. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4859. goto free_irq;
  4860. }
  4861. return 0;
  4862. free_irq:
  4863. free_irq(pci_priv->wake_irq, pci_priv);
  4864. free_gpio:
  4865. gpio_free(pci_priv->wake_gpio);
  4866. out:
  4867. return ret;
  4868. }
  4869. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4870. {
  4871. if (pci_priv->wake_gpio < 0)
  4872. return;
  4873. disable_irq_wake(pci_priv->wake_irq);
  4874. free_irq(pci_priv->wake_irq, pci_priv);
  4875. gpio_free(pci_priv->wake_gpio);
  4876. }
  4877. #endif
  4878. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4879. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4880. * has to take care everything device driver needed which is currently done
  4881. * from pci_dev_pm_ops.
  4882. */
  4883. static struct dev_pm_domain cnss_pm_domain = {
  4884. .ops = {
  4885. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4886. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4887. cnss_pci_resume_noirq)
  4888. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4889. cnss_pci_runtime_resume,
  4890. cnss_pci_runtime_idle)
  4891. }
  4892. };
  4893. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  4894. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  4895. {
  4896. bool suspend_pwroff;
  4897. switch (pci_dev->device) {
  4898. case QCA6390_DEVICE_ID:
  4899. case QCA6490_DEVICE_ID:
  4900. suspend_pwroff = false;
  4901. break;
  4902. default:
  4903. suspend_pwroff = true;
  4904. }
  4905. return suspend_pwroff;
  4906. }
  4907. #else
  4908. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  4909. {
  4910. return true;
  4911. }
  4912. #endif
  4913. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  4914. {
  4915. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  4916. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4917. int ret = 0;
  4918. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  4919. if (suspend_pwroff) {
  4920. ret = cnss_suspend_pci_link(pci_priv);
  4921. if (ret)
  4922. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  4923. ret);
  4924. cnss_power_off_device(plat_priv);
  4925. } else {
  4926. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  4927. pci_dev->device);
  4928. }
  4929. }
  4930. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4931. const struct pci_device_id *id)
  4932. {
  4933. int ret = 0;
  4934. struct cnss_pci_data *pci_priv;
  4935. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4936. struct device *dev = &pci_dev->dev;
  4937. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4938. id->vendor, pci_dev->device);
  4939. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4940. if (!pci_priv) {
  4941. ret = -ENOMEM;
  4942. goto out;
  4943. }
  4944. pci_priv->pci_link_state = PCI_LINK_UP;
  4945. pci_priv->plat_priv = plat_priv;
  4946. pci_priv->pci_dev = pci_dev;
  4947. pci_priv->pci_device_id = id;
  4948. pci_priv->device_id = pci_dev->device;
  4949. cnss_set_pci_priv(pci_dev, pci_priv);
  4950. plat_priv->device_id = pci_dev->device;
  4951. plat_priv->bus_priv = pci_priv;
  4952. mutex_init(&pci_priv->bus_lock);
  4953. if (plat_priv->use_pm_domain)
  4954. dev->pm_domain = &cnss_pm_domain;
  4955. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4956. ret = cnss_register_subsys(plat_priv);
  4957. if (ret)
  4958. goto reset_ctx;
  4959. ret = cnss_register_ramdump(plat_priv);
  4960. if (ret)
  4961. goto unregister_subsys;
  4962. ret = cnss_pci_init_smmu(pci_priv);
  4963. if (ret)
  4964. goto unregister_ramdump;
  4965. ret = cnss_reg_pci_event(pci_priv);
  4966. if (ret) {
  4967. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  4968. goto deinit_smmu;
  4969. }
  4970. ret = cnss_pci_enable_bus(pci_priv);
  4971. if (ret)
  4972. goto dereg_pci_event;
  4973. ret = cnss_pci_enable_msi(pci_priv);
  4974. if (ret)
  4975. goto disable_bus;
  4976. ret = cnss_pci_register_mhi(pci_priv);
  4977. if (ret)
  4978. goto disable_msi;
  4979. switch (pci_dev->device) {
  4980. case QCA6174_DEVICE_ID:
  4981. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  4982. &pci_priv->revision_id);
  4983. break;
  4984. case QCA6290_DEVICE_ID:
  4985. case QCA6390_DEVICE_ID:
  4986. case QCA6490_DEVICE_ID:
  4987. case KIWI_DEVICE_ID:
  4988. case MANGO_DEVICE_ID:
  4989. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  4990. timer_setup(&pci_priv->dev_rddm_timer,
  4991. cnss_dev_rddm_timeout_hdlr, 0);
  4992. timer_setup(&pci_priv->boot_debug_timer,
  4993. cnss_boot_debug_timeout_hdlr, 0);
  4994. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  4995. cnss_pci_time_sync_work_hdlr);
  4996. cnss_pci_get_link_status(pci_priv);
  4997. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  4998. cnss_pci_wake_gpio_init(pci_priv);
  4999. break;
  5000. default:
  5001. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5002. pci_dev->device);
  5003. ret = -ENODEV;
  5004. goto unreg_mhi;
  5005. }
  5006. cnss_pci_config_regs(pci_priv);
  5007. if (EMULATION_HW)
  5008. goto out;
  5009. cnss_pci_suspend_pwroff(pci_dev);
  5010. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5011. return 0;
  5012. unreg_mhi:
  5013. cnss_pci_unregister_mhi(pci_priv);
  5014. disable_msi:
  5015. cnss_pci_disable_msi(pci_priv);
  5016. disable_bus:
  5017. cnss_pci_disable_bus(pci_priv);
  5018. dereg_pci_event:
  5019. cnss_dereg_pci_event(pci_priv);
  5020. deinit_smmu:
  5021. cnss_pci_deinit_smmu(pci_priv);
  5022. unregister_ramdump:
  5023. cnss_unregister_ramdump(plat_priv);
  5024. unregister_subsys:
  5025. cnss_unregister_subsys(plat_priv);
  5026. reset_ctx:
  5027. plat_priv->bus_priv = NULL;
  5028. out:
  5029. return ret;
  5030. }
  5031. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5032. {
  5033. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5034. struct cnss_plat_data *plat_priv =
  5035. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5036. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5037. cnss_pci_free_m3_mem(pci_priv);
  5038. cnss_pci_free_fw_mem(pci_priv);
  5039. cnss_pci_free_qdss_mem(pci_priv);
  5040. switch (pci_dev->device) {
  5041. case QCA6290_DEVICE_ID:
  5042. case QCA6390_DEVICE_ID:
  5043. case QCA6490_DEVICE_ID:
  5044. case KIWI_DEVICE_ID:
  5045. case MANGO_DEVICE_ID:
  5046. cnss_pci_wake_gpio_deinit(pci_priv);
  5047. del_timer(&pci_priv->boot_debug_timer);
  5048. del_timer(&pci_priv->dev_rddm_timer);
  5049. break;
  5050. default:
  5051. break;
  5052. }
  5053. cnss_pci_unregister_mhi(pci_priv);
  5054. cnss_pci_disable_msi(pci_priv);
  5055. cnss_pci_disable_bus(pci_priv);
  5056. cnss_dereg_pci_event(pci_priv);
  5057. cnss_pci_deinit_smmu(pci_priv);
  5058. if (plat_priv) {
  5059. cnss_unregister_ramdump(plat_priv);
  5060. cnss_unregister_subsys(plat_priv);
  5061. plat_priv->bus_priv = NULL;
  5062. } else {
  5063. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5064. }
  5065. }
  5066. static const struct pci_device_id cnss_pci_id_table[] = {
  5067. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5068. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5069. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5070. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5071. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5072. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5073. { 0 }
  5074. };
  5075. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5076. static const struct dev_pm_ops cnss_pm_ops = {
  5077. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5078. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5079. cnss_pci_resume_noirq)
  5080. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5081. cnss_pci_runtime_idle)
  5082. };
  5083. struct pci_driver cnss_pci_driver = {
  5084. .name = "cnss_pci",
  5085. .id_table = cnss_pci_id_table,
  5086. .probe = cnss_pci_probe,
  5087. .remove = cnss_pci_remove,
  5088. .driver = {
  5089. .pm = &cnss_pm_ops,
  5090. },
  5091. };
  5092. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5093. {
  5094. int ret, retry = 0;
  5095. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5096. * since there may be link issues if it boots up with Gen3 link speed.
  5097. * Device is able to change it later at any time. It will be rejected
  5098. * if requested speed is higher than the one specified in PCIe DT.
  5099. */
  5100. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5101. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5102. PCI_EXP_LNKSTA_CLS_5_0GB);
  5103. if (ret && ret != -EPROBE_DEFER)
  5104. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5105. rc_num, ret);
  5106. }
  5107. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5108. retry:
  5109. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5110. if (ret) {
  5111. if (ret == -EPROBE_DEFER) {
  5112. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5113. goto out;
  5114. }
  5115. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5116. rc_num, ret);
  5117. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5118. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5119. goto retry;
  5120. } else {
  5121. goto out;
  5122. }
  5123. }
  5124. plat_priv->rc_num = rc_num;
  5125. out:
  5126. return ret;
  5127. }
  5128. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5129. {
  5130. struct device *dev = &plat_priv->plat_dev->dev;
  5131. const __be32 *prop;
  5132. int ret = 0, prop_len = 0, rc_count, i;
  5133. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5134. if (!prop || !prop_len) {
  5135. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5136. goto out;
  5137. }
  5138. rc_count = prop_len / sizeof(__be32);
  5139. for (i = 0; i < rc_count; i++) {
  5140. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5141. if (!ret)
  5142. break;
  5143. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5144. goto out;
  5145. }
  5146. ret = pci_register_driver(&cnss_pci_driver);
  5147. if (ret) {
  5148. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5149. ret);
  5150. goto out;
  5151. }
  5152. if (!plat_priv->bus_priv) {
  5153. cnss_pr_err("Failed to probe PCI driver\n");
  5154. ret = -ENODEV;
  5155. goto unreg_pci;
  5156. }
  5157. return 0;
  5158. unreg_pci:
  5159. pci_unregister_driver(&cnss_pci_driver);
  5160. out:
  5161. return ret;
  5162. }
  5163. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5164. {
  5165. pci_unregister_driver(&cnss_pci_driver);
  5166. }