main.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2017-2020, 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef __MAIN_H__
  7. #define __MAIN_H__
  8. #include <linux/irqreturn.h>
  9. #include <linux/kobject.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/ipc_logging.h>
  12. #include <linux/power_supply.h>
  13. #ifdef CONFIG_CNSS_OUT_OF_TREE
  14. #include "icnss2.h"
  15. #else
  16. #include <soc/qcom/icnss2.h>
  17. #endif
  18. #include "wlan_firmware_service_v01.h"
  19. #include <linux/mailbox_client.h>
  20. #include <linux/timer.h>
  21. #define WCN6750_DEVICE_ID 0x6750
  22. #define ADRASTEA_DEVICE_ID 0xabcd
  23. #define THERMAL_NAME_LENGTH 20
  24. #define ICNSS_SMEM_VALUE_MASK 0xFFFFFFFF
  25. #define ICNSS_SMEM_SEQ_NO_POS 16
  26. #define QCA6750_PATH_PREFIX "qca6750/"
  27. #define ADRASTEA_PATH_PREFIX "adrastea/"
  28. #define ICNSS_MAX_FILE_NAME 35
  29. #define ICNSS_PCI_EP_WAKE_OFFSET 4
  30. #define ICNSS_DISABLE_M3_SSR 0
  31. #define ICNSS_ENABLE_M3_SSR 1
  32. #define WLAN_RF_SLATE 0
  33. #define WLAN_RF_APACHE 1
  34. extern uint64_t dynamic_feature_mask;
  35. enum icnss_bdf_type {
  36. ICNSS_BDF_BIN,
  37. ICNSS_BDF_ELF,
  38. ICNSS_BDF_REGDB = 4,
  39. };
  40. struct icnss_control_params {
  41. unsigned long quirks;
  42. unsigned int qmi_timeout;
  43. unsigned int bdf_type;
  44. };
  45. enum icnss_driver_event_type {
  46. ICNSS_DRIVER_EVENT_SERVER_ARRIVE,
  47. ICNSS_DRIVER_EVENT_SERVER_EXIT,
  48. ICNSS_DRIVER_EVENT_FW_READY_IND,
  49. ICNSS_DRIVER_EVENT_REGISTER_DRIVER,
  50. ICNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  51. ICNSS_DRIVER_EVENT_PD_SERVICE_DOWN,
  52. ICNSS_DRIVER_EVENT_FW_EARLY_CRASH_IND,
  53. ICNSS_DRIVER_EVENT_IDLE_SHUTDOWN,
  54. ICNSS_DRIVER_EVENT_IDLE_RESTART,
  55. ICNSS_DRIVER_EVENT_FW_INIT_DONE_IND,
  56. ICNSS_DRIVER_EVENT_QDSS_TRACE_REQ_MEM,
  57. ICNSS_DRIVER_EVENT_QDSS_TRACE_SAVE,
  58. ICNSS_DRIVER_EVENT_QDSS_TRACE_FREE,
  59. ICNSS_DRIVER_EVENT_M3_DUMP_UPLOAD_REQ,
  60. ICNSS_DRIVER_EVENT_QDSS_TRACE_REQ_DATA,
  61. ICNSS_DRIVER_EVENT_SUBSYS_RESTART_LEVEL,
  62. ICNSS_DRIVER_EVENT_MAX,
  63. };
  64. enum icnss_soc_wake_event_type {
  65. ICNSS_SOC_WAKE_REQUEST_EVENT,
  66. ICNSS_SOC_WAKE_RELEASE_EVENT,
  67. ICNSS_SOC_WAKE_EVENT_MAX,
  68. };
  69. struct icnss_event_server_arrive_data {
  70. unsigned int node;
  71. unsigned int port;
  72. };
  73. struct icnss_event_pd_service_down_data {
  74. bool crashed;
  75. bool fw_rejuvenate;
  76. };
  77. struct icnss_driver_event {
  78. struct list_head list;
  79. enum icnss_driver_event_type type;
  80. bool sync;
  81. struct completion complete;
  82. int ret;
  83. void *data;
  84. };
  85. struct icnss_soc_wake_event {
  86. struct list_head list;
  87. enum icnss_soc_wake_event_type type;
  88. bool sync;
  89. struct completion complete;
  90. int ret;
  91. void *data;
  92. };
  93. enum icnss_driver_state {
  94. ICNSS_WLFW_CONNECTED,
  95. ICNSS_POWER_ON,
  96. ICNSS_FW_READY,
  97. ICNSS_DRIVER_PROBED,
  98. ICNSS_FW_TEST_MODE,
  99. ICNSS_PM_SUSPEND,
  100. ICNSS_PM_SUSPEND_NOIRQ,
  101. ICNSS_SSR_REGISTERED,
  102. ICNSS_PDR_REGISTERED,
  103. ICNSS_PD_RESTART,
  104. ICNSS_WLFW_EXISTS,
  105. ICNSS_SHUTDOWN_DONE,
  106. ICNSS_HOST_TRIGGERED_PDR,
  107. ICNSS_FW_DOWN,
  108. ICNSS_DRIVER_UNLOADING,
  109. ICNSS_REJUVENATE,
  110. ICNSS_MODE_ON,
  111. ICNSS_BLOCK_SHUTDOWN,
  112. ICNSS_PDR,
  113. ICNSS_DEL_SERVER,
  114. ICNSS_COLD_BOOT_CAL,
  115. ICNSS_QMI_DMS_CONNECTED,
  116. ICNSS_SLATE_SSR_REGISTERED,
  117. ICNSS_SLATE_UP,
  118. };
  119. struct ce_irq_list {
  120. int irq;
  121. irqreturn_t (*handler)(int irq, void *priv);
  122. };
  123. struct icnss_vreg_cfg {
  124. const char *name;
  125. u32 min_uv;
  126. u32 max_uv;
  127. u32 load_ua;
  128. u32 delay_us;
  129. u32 need_unvote;
  130. bool required;
  131. bool is_supported;
  132. };
  133. struct icnss_vreg_info {
  134. struct list_head list;
  135. struct regulator *reg;
  136. struct icnss_vreg_cfg cfg;
  137. u32 enabled;
  138. };
  139. struct icnss_cpr_info {
  140. const char *vreg_ol_cpr;
  141. u32 voltage;
  142. };
  143. enum icnss_vreg_type {
  144. ICNSS_VREG_PRIM,
  145. };
  146. struct icnss_clk_cfg {
  147. const char *name;
  148. u32 freq;
  149. u32 required;
  150. };
  151. struct icnss_battery_level {
  152. int lower_battery_threshold;
  153. int ldo_voltage;
  154. };
  155. struct icnss_clk_info {
  156. struct list_head list;
  157. struct clk *clk;
  158. struct icnss_clk_cfg cfg;
  159. u32 enabled;
  160. };
  161. struct icnss_fw_mem {
  162. size_t size;
  163. void *va;
  164. phys_addr_t pa;
  165. u8 valid;
  166. u32 type;
  167. unsigned long attrs;
  168. };
  169. enum icnss_smp2p_msg_id {
  170. ICNSS_RESET_MSG,
  171. ICNSS_POWER_SAVE_ENTER,
  172. ICNSS_POWER_SAVE_EXIT,
  173. ICNSS_TRIGGER_SSR,
  174. ICNSS_SOC_WAKE_REQ,
  175. ICNSS_SOC_WAKE_REL,
  176. ICNSS_PCI_EP_POWER_SAVE_ENTER,
  177. ICNSS_PCI_EP_POWER_SAVE_EXIT,
  178. };
  179. struct icnss_subsys_restart_level_data {
  180. uint8_t restart_level;
  181. };
  182. struct icnss_stats {
  183. struct {
  184. uint32_t posted;
  185. uint32_t processed;
  186. } events[ICNSS_DRIVER_EVENT_MAX];
  187. struct {
  188. u32 posted;
  189. u32 processed;
  190. } soc_wake_events[ICNSS_SOC_WAKE_EVENT_MAX];
  191. struct {
  192. uint32_t request;
  193. uint32_t free;
  194. uint32_t enable;
  195. uint32_t disable;
  196. } ce_irqs[ICNSS_MAX_IRQ_REGISTRATIONS];
  197. struct {
  198. uint32_t pdr_fw_crash;
  199. uint32_t pdr_host_error;
  200. uint32_t root_pd_crash;
  201. uint32_t root_pd_shutdown;
  202. } recovery;
  203. uint32_t pm_suspend;
  204. uint32_t pm_suspend_err;
  205. uint32_t pm_resume;
  206. uint32_t pm_resume_err;
  207. uint32_t pm_suspend_noirq;
  208. uint32_t pm_suspend_noirq_err;
  209. uint32_t pm_resume_noirq;
  210. uint32_t pm_resume_noirq_err;
  211. uint32_t pm_stay_awake;
  212. uint32_t pm_relax;
  213. uint32_t ind_register_req;
  214. uint32_t ind_register_resp;
  215. uint32_t ind_register_err;
  216. uint32_t msa_info_req;
  217. uint32_t msa_info_resp;
  218. uint32_t msa_info_err;
  219. uint32_t msa_ready_req;
  220. uint32_t msa_ready_resp;
  221. uint32_t msa_ready_err;
  222. uint32_t msa_ready_ind;
  223. uint32_t cap_req;
  224. uint32_t cap_resp;
  225. uint32_t cap_err;
  226. uint32_t pin_connect_result;
  227. uint32_t cfg_req;
  228. uint32_t cfg_resp;
  229. uint32_t cfg_req_err;
  230. uint32_t mode_req;
  231. uint32_t mode_resp;
  232. uint32_t mode_req_err;
  233. uint32_t ini_req;
  234. uint32_t ini_resp;
  235. uint32_t ini_req_err;
  236. u32 rejuvenate_ind;
  237. uint32_t rejuvenate_ack_req;
  238. uint32_t rejuvenate_ack_resp;
  239. uint32_t rejuvenate_ack_err;
  240. uint32_t device_info_req;
  241. uint32_t device_info_resp;
  242. uint32_t device_info_err;
  243. u32 exit_power_save_req;
  244. u32 exit_power_save_resp;
  245. u32 exit_power_save_err;
  246. u32 enter_power_save_req;
  247. u32 enter_power_save_resp;
  248. u32 enter_power_save_err;
  249. u32 soc_wake_req;
  250. u32 soc_wake_resp;
  251. u32 soc_wake_err;
  252. u32 restart_level_req;
  253. u32 restart_level_resp;
  254. u32 restart_level_err;
  255. };
  256. #define WLFW_MAX_TIMESTAMP_LEN 32
  257. #define WLFW_MAX_BUILD_ID_LEN 128
  258. #define WLFW_MAX_NUM_MEMORY_REGIONS 2
  259. #define WLFW_FUNCTION_NAME_LEN 129
  260. #define WLFW_MAX_DATA_SIZE 6144
  261. #define WLFW_MAX_STR_LEN 16
  262. #define WLFW_MAX_NUM_CE 12
  263. #define WLFW_MAX_NUM_SVC 24
  264. #define WLFW_MAX_NUM_SHADOW_REG 24
  265. #define WLFW_MAX_HANG_EVENT_DATA_SIZE 400
  266. struct wlfw_rf_chip_info {
  267. uint32_t chip_id;
  268. uint32_t chip_family;
  269. };
  270. struct wlfw_rf_board_info {
  271. uint32_t board_id;
  272. };
  273. struct wlfw_fw_version_info {
  274. uint32_t fw_version;
  275. char fw_build_timestamp[WLFW_MAX_TIMESTAMP_LEN + 1];
  276. };
  277. struct icnss_mem_region_info {
  278. uint64_t reg_addr;
  279. uint32_t size;
  280. uint8_t secure_flag;
  281. };
  282. struct icnss_msi_user {
  283. char *name;
  284. int num_vectors;
  285. u32 base_vector;
  286. };
  287. struct icnss_msi_config {
  288. int total_vectors;
  289. int total_users;
  290. struct icnss_msi_user *users;
  291. };
  292. struct icnss_thermal_cdev {
  293. struct list_head tcdev_list;
  294. int tcdev_id;
  295. unsigned long curr_thermal_state;
  296. unsigned long max_thermal_state;
  297. struct device_node *dev_node;
  298. struct thermal_cooling_device *tcdev;
  299. };
  300. enum smp2p_out_entry {
  301. ICNSS_SMP2P_OUT_POWER_SAVE,
  302. ICNSS_SMP2P_OUT_SOC_WAKE,
  303. ICNSS_SMP2P_OUT_EP_POWER_SAVE,
  304. ICNSS_SMP2P_OUT_MAX
  305. };
  306. static const char * const icnss_smp2p_str[] = {
  307. [ICNSS_SMP2P_OUT_POWER_SAVE] = "wlan-smp2p-out",
  308. [ICNSS_SMP2P_OUT_SOC_WAKE] = "wlan-soc-wake-smp2p-out",
  309. [ICNSS_SMP2P_OUT_EP_POWER_SAVE] = "wlan-ep-powersave-smp2p-out",
  310. };
  311. struct smp2p_out_info {
  312. unsigned short seq;
  313. unsigned int smem_bit;
  314. struct qcom_smem_state *smem_state;
  315. };
  316. struct icnss_dms_data {
  317. u8 mac_valid;
  318. u8 nv_mac_not_prov;
  319. u8 mac[QMI_WLFW_MAC_ADDR_SIZE_V01];
  320. };
  321. struct icnss_ramdump_info {
  322. int minor;
  323. char name[32];
  324. struct device *dev;
  325. };
  326. struct icnss_priv {
  327. uint32_t magic;
  328. struct platform_device *pdev;
  329. struct icnss_driver_ops *ops;
  330. struct ce_irq_list ce_irq_list[ICNSS_MAX_IRQ_REGISTRATIONS];
  331. struct list_head vreg_list;
  332. struct list_head clk_list;
  333. struct icnss_cpr_info cpr_info;
  334. unsigned long device_id;
  335. struct icnss_msi_config *msi_config;
  336. u32 msi_base_data;
  337. struct icnss_control_params ctrl_params;
  338. u8 cal_done;
  339. u8 use_prefix_path;
  340. u32 ce_irqs[ICNSS_MAX_IRQ_REGISTRATIONS];
  341. u32 srng_irqs[IWCN_MAX_IRQ_REGISTRATIONS];
  342. phys_addr_t mem_base_pa;
  343. void __iomem *mem_base_va;
  344. u32 mem_base_size;
  345. phys_addr_t mhi_state_info_pa;
  346. void __iomem *mhi_state_info_va;
  347. u32 mhi_state_info_size;
  348. struct iommu_domain *iommu_domain;
  349. dma_addr_t smmu_iova_start;
  350. size_t smmu_iova_len;
  351. dma_addr_t smmu_iova_ipa_start;
  352. dma_addr_t smmu_iova_ipa_current;
  353. size_t smmu_iova_ipa_len;
  354. struct qmi_handle qmi;
  355. struct qmi_handle qmi_dms;
  356. struct list_head event_list;
  357. struct list_head soc_wake_msg_list;
  358. spinlock_t event_lock;
  359. spinlock_t soc_wake_msg_lock;
  360. struct work_struct event_work;
  361. struct work_struct fw_recv_msg_work;
  362. struct work_struct soc_wake_msg_work;
  363. struct workqueue_struct *event_wq;
  364. struct workqueue_struct *soc_wake_wq;
  365. phys_addr_t msa_pa;
  366. phys_addr_t msi_addr_pa;
  367. dma_addr_t msi_addr_iova;
  368. uint32_t msa_mem_size;
  369. void *msa_va;
  370. unsigned long state;
  371. struct wlfw_rf_chip_info chip_info;
  372. uint32_t board_id;
  373. uint32_t soc_id;
  374. struct wlfw_fw_version_info fw_version_info;
  375. char fw_build_id[WLFW_MAX_BUILD_ID_LEN + 1];
  376. u32 pwr_pin_result;
  377. u32 phy_io_pin_result;
  378. u32 rf_pin_result;
  379. uint32_t nr_mem_region;
  380. struct icnss_mem_region_info
  381. mem_region[WLFW_MAX_NUM_MEMORY_REGIONS];
  382. struct dentry *root_dentry;
  383. spinlock_t on_off_lock;
  384. struct icnss_stats stats;
  385. void *modem_notify_handler;
  386. void *wpss_notify_handler;
  387. void *wpss_early_notify_handler;
  388. struct notifier_block modem_ssr_nb;
  389. struct notifier_block wpss_ssr_nb;
  390. struct notifier_block wpss_early_ssr_nb;
  391. void *slate_notify_handler;
  392. struct notifier_block slate_ssr_nb;
  393. uint32_t diag_reg_read_addr;
  394. uint32_t diag_reg_read_mem_type;
  395. uint32_t diag_reg_read_len;
  396. uint8_t *diag_reg_read_buf;
  397. atomic_t pm_count;
  398. struct icnss_ramdump_info *msa0_dump_dev;
  399. struct icnss_ramdump_info *m3_dump_phyareg;
  400. struct icnss_ramdump_info *m3_dump_phydbg;
  401. struct icnss_ramdump_info *m3_dump_wmac0reg;
  402. struct icnss_ramdump_info *m3_dump_wcssdbg;
  403. struct icnss_ramdump_info *m3_dump_phyapdmem;
  404. bool force_err_fatal;
  405. bool allow_recursive_recovery;
  406. bool early_crash_ind;
  407. u8 cause_for_rejuvenation;
  408. u8 requesting_sub_system;
  409. u16 line_number;
  410. struct mutex dev_lock;
  411. uint32_t fw_error_fatal_irq;
  412. uint32_t fw_early_crash_irq;
  413. struct smp2p_out_info smp2p_info[ICNSS_SMP2P_OUT_MAX];
  414. struct completion unblock_shutdown;
  415. char function_name[WLFW_FUNCTION_NAME_LEN + 1];
  416. bool is_ssr;
  417. bool smmu_s1_enable;
  418. struct kobject *icnss_kobject;
  419. struct rproc *rproc;
  420. atomic_t is_shutdown;
  421. u32 qdss_mem_seg_len;
  422. struct icnss_fw_mem qdss_mem[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  423. void *get_info_cb_ctx;
  424. int (*get_info_cb)(void *ctx, void *event, int event_len);
  425. atomic_t soc_wake_ref_count;
  426. phys_addr_t hang_event_data_pa;
  427. void __iomem *hang_event_data_va;
  428. uint16_t hang_event_data_len;
  429. void *hang_event_data;
  430. struct list_head icnss_tcdev_list;
  431. struct mutex tcdev_lock;
  432. bool is_chain1_supported;
  433. bool chain_reg_info_updated;
  434. u32 hw_trc_override;
  435. struct icnss_dms_data dms;
  436. u8 use_nv_mac;
  437. struct pdr_handle *pdr_handle;
  438. struct pdr_service *pdr_service;
  439. bool root_pd_shutdown;
  440. struct mbox_client mbox_client_data;
  441. struct mbox_chan *mbox_chan;
  442. u32 wlan_en_delay_ms;
  443. u32 wlan_en_delay_ms_user;
  444. struct class *icnss_ramdump_class;
  445. dev_t icnss_ramdump_dev;
  446. struct completion smp2p_soc_wake_wait;
  447. uint32_t fw_soc_wake_ack_irq;
  448. char foundry_name;
  449. bool bdf_download_support;
  450. bool psf_supported;
  451. struct notifier_block psf_nb;
  452. struct power_supply *batt_psy;
  453. int last_updated_voltage;
  454. struct work_struct soc_update_work;
  455. struct workqueue_struct *soc_update_wq;
  456. unsigned long device_config;
  457. bool wpss_supported;
  458. bool is_rf_subtype_valid;
  459. u32 rf_subtype;
  460. u8 is_slate_rfa;
  461. struct completion slate_boot_complete;
  462. struct timer_list recovery_timer;
  463. };
  464. struct icnss_reg_info {
  465. uint32_t mem_type;
  466. uint32_t reg_offset;
  467. uint32_t data_len;
  468. };
  469. void icnss_free_qdss_mem(struct icnss_priv *priv);
  470. char *icnss_driver_event_to_str(enum icnss_driver_event_type type);
  471. int icnss_call_driver_uevent(struct icnss_priv *priv,
  472. enum icnss_uevent uevent, void *data);
  473. int icnss_driver_event_post(struct icnss_priv *priv,
  474. enum icnss_driver_event_type type,
  475. u32 flags, void *data);
  476. void icnss_allow_recursive_recovery(struct device *dev);
  477. void icnss_disallow_recursive_recovery(struct device *dev);
  478. char *icnss_soc_wake_event_to_str(enum icnss_soc_wake_event_type type);
  479. int icnss_soc_wake_event_post(struct icnss_priv *priv,
  480. enum icnss_soc_wake_event_type type,
  481. u32 flags, void *data);
  482. int icnss_get_iova(struct icnss_priv *priv, u64 *addr, u64 *size);
  483. int icnss_get_iova_ipa(struct icnss_priv *priv, u64 *addr, u64 *size);
  484. int icnss_update_cpr_info(struct icnss_priv *priv);
  485. void icnss_add_fw_prefix_name(struct icnss_priv *priv, char *prefix_name,
  486. char *name);
  487. int icnss_aop_mbox_init(struct icnss_priv *priv);
  488. void icnss_recovery_timeout_hdlr(struct timer_list *t);
  489. #endif