msm_sdw_cdc.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097
  1. /* Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/module.h>
  14. #include <linux/io.h>
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/printk.h>
  18. #include <linux/debugfs.h>
  19. #include <linux/bitops.h>
  20. #include <linux/regmap.h>
  21. #include <linux/delay.h>
  22. #include <linux/kernel.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/tlv.h>
  28. #include <ipc/apr.h>
  29. #include <soc/swr-wcd.h>
  30. #include <dsp/audio_notifier.h>
  31. #include <dsp/apr_audio-v2.h>
  32. #include <dsp/q6core.h>
  33. #include "msm_sdw.h"
  34. #include "msm_sdw_registers.h"
  35. #include "../msm-cdc-pinctrl.h"
  36. #define MSM_SDW_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  37. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  38. #define MSM_SDW_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  39. SNDRV_PCM_FMTBIT_S24_LE |\
  40. SNDRV_PCM_FMTBIT_S24_3LE)
  41. #define MSM_SDW_STRING_LEN 80
  42. #define INT_MCLK1_FREQ 9600000
  43. #define SDW_NPL_FREQ 153600000
  44. #define MSM_SDW_VERSION_1_0 0x0001
  45. #define MSM_SDW_VERSION_ENTRY_SIZE 32
  46. /*
  47. * 200 Milliseconds sufficient for DSP bring up in the modem
  48. * after Sub System Restart
  49. */
  50. #define ADSP_STATE_READY_TIMEOUT_MS 200
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static struct snd_soc_dai_driver msm_sdw_dai[];
  53. static bool skip_irq = true;
  54. static int msm_sdw_config_ear_spkr_gain(struct snd_soc_codec *codec,
  55. int event, int gain_reg);
  56. static int msm_sdw_config_compander(struct snd_soc_codec *, int, int);
  57. static int msm_sdw_mclk_enable(struct msm_sdw_priv *msm_sdw,
  58. int mclk_enable, bool dapm);
  59. static int msm_int_enable_sdw_cdc_clk(struct msm_sdw_priv *msm_sdw,
  60. int enable, bool dapm);
  61. enum {
  62. VI_SENSE_1,
  63. VI_SENSE_2,
  64. };
  65. enum {
  66. AIF1_SDW_PB = 0,
  67. AIF1_SDW_VIFEED,
  68. NUM_CODEC_DAIS,
  69. };
  70. static const struct msm_sdw_reg_mask_val msm_sdw_spkr_default[] = {
  71. {MSM_SDW_COMPANDER7_CTL3, 0x80, 0x80},
  72. {MSM_SDW_COMPANDER8_CTL3, 0x80, 0x80},
  73. {MSM_SDW_COMPANDER7_CTL7, 0x01, 0x01},
  74. {MSM_SDW_COMPANDER8_CTL7, 0x01, 0x01},
  75. {MSM_SDW_BOOST0_BOOST_CTL, 0x7C, 0x58},
  76. {MSM_SDW_BOOST1_BOOST_CTL, 0x7C, 0x58},
  77. };
  78. static const struct msm_sdw_reg_mask_val msm_sdw_spkr_mode1[] = {
  79. {MSM_SDW_COMPANDER7_CTL3, 0x80, 0x00},
  80. {MSM_SDW_COMPANDER8_CTL3, 0x80, 0x00},
  81. {MSM_SDW_COMPANDER7_CTL7, 0x01, 0x00},
  82. {MSM_SDW_COMPANDER8_CTL7, 0x01, 0x00},
  83. {MSM_SDW_BOOST0_BOOST_CTL, 0x7C, 0x44},
  84. {MSM_SDW_BOOST1_BOOST_CTL, 0x7C, 0x44},
  85. };
  86. /**
  87. * msm_sdw_set_spkr_gain_offset - offset the speaker path
  88. * gain with the given offset value.
  89. *
  90. * @codec: codec instance
  91. * @offset: Indicates speaker path gain offset value.
  92. *
  93. * Returns 0 on success or -EINVAL on error.
  94. */
  95. int msm_sdw_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  96. {
  97. struct msm_sdw_priv *priv;
  98. if (!codec) {
  99. pr_err("%s: NULL codec pointer!\n", __func__);
  100. return -EINVAL;
  101. }
  102. priv = snd_soc_codec_get_drvdata(codec);
  103. if (!priv)
  104. return -EINVAL;
  105. priv->spkr_gain_offset = offset;
  106. return 0;
  107. }
  108. EXPORT_SYMBOL(msm_sdw_set_spkr_gain_offset);
  109. /**
  110. * msm_sdw_set_spkr_mode - Configures speaker compander and smartboost
  111. * settings based on speaker mode.
  112. *
  113. * @codec: codec instance
  114. * @mode: Indicates speaker configuration mode.
  115. *
  116. * Returns 0 on success or -EINVAL on error.
  117. */
  118. int msm_sdw_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  119. {
  120. struct msm_sdw_priv *priv;
  121. int i;
  122. const struct msm_sdw_reg_mask_val *regs;
  123. int size;
  124. if (!codec) {
  125. pr_err("%s: NULL codec pointer!\n", __func__);
  126. return -EINVAL;
  127. }
  128. priv = snd_soc_codec_get_drvdata(codec);
  129. if (!priv)
  130. return -EINVAL;
  131. switch (mode) {
  132. case SPKR_MODE_1:
  133. regs = msm_sdw_spkr_mode1;
  134. size = ARRAY_SIZE(msm_sdw_spkr_mode1);
  135. break;
  136. default:
  137. regs = msm_sdw_spkr_default;
  138. size = ARRAY_SIZE(msm_sdw_spkr_default);
  139. break;
  140. }
  141. priv->spkr_mode = mode;
  142. for (i = 0; i < size; i++)
  143. snd_soc_update_bits(codec, regs[i].reg,
  144. regs[i].mask, regs[i].val);
  145. return 0;
  146. }
  147. EXPORT_SYMBOL(msm_sdw_set_spkr_mode);
  148. static int msm_enable_sdw_npl_clk(struct msm_sdw_priv *msm_sdw, int enable)
  149. {
  150. int ret = 0;
  151. dev_dbg(msm_sdw->dev, "%s: enable %d\n", __func__, enable);
  152. mutex_lock(&msm_sdw->sdw_npl_clk_mutex);
  153. if (enable) {
  154. if (msm_sdw->sdw_npl_clk_enabled == false) {
  155. msm_sdw->sdw_npl_clk.enable = 1;
  156. ret = afe_set_lpass_clock_v2(
  157. AFE_PORT_ID_INT4_MI2S_RX,
  158. &msm_sdw->sdw_npl_clk);
  159. if (ret < 0) {
  160. dev_err(msm_sdw->dev,
  161. "%s: failed to enable SDW NPL CLK\n",
  162. __func__);
  163. mutex_unlock(&msm_sdw->sdw_npl_clk_mutex);
  164. return ret;
  165. }
  166. dev_dbg(msm_sdw->dev, "enabled sdw npl clk\n");
  167. msm_sdw->sdw_npl_clk_enabled = true;
  168. }
  169. } else {
  170. if (msm_sdw->sdw_npl_clk_enabled == true) {
  171. msm_sdw->sdw_npl_clk.enable = 0;
  172. ret = afe_set_lpass_clock_v2(
  173. AFE_PORT_ID_INT4_MI2S_RX,
  174. &msm_sdw->sdw_npl_clk);
  175. if (ret < 0)
  176. dev_err(msm_sdw->dev,
  177. "%s: failed to disable SDW NPL CLK\n",
  178. __func__);
  179. msm_sdw->sdw_npl_clk_enabled = false;
  180. }
  181. }
  182. mutex_unlock(&msm_sdw->sdw_npl_clk_mutex);
  183. return ret;
  184. }
  185. static int msm_int_enable_sdw_cdc_clk(struct msm_sdw_priv *msm_sdw,
  186. int enable, bool dapm)
  187. {
  188. int ret = 0;
  189. mutex_lock(&msm_sdw->cdc_int_mclk1_mutex);
  190. dev_dbg(msm_sdw->dev, "%s: enable %d mclk1 ref counter %d\n",
  191. __func__, enable, msm_sdw->int_mclk1_rsc_ref);
  192. if (enable) {
  193. if (msm_sdw->int_mclk1_rsc_ref == 0) {
  194. cancel_delayed_work_sync(
  195. &msm_sdw->disable_int_mclk1_work);
  196. if (msm_sdw->int_mclk1_enabled == false) {
  197. msm_sdw->sdw_cdc_core_clk.enable = 1;
  198. ret = afe_set_lpass_clock_v2(
  199. AFE_PORT_ID_INT4_MI2S_RX,
  200. &msm_sdw->sdw_cdc_core_clk);
  201. if (ret < 0) {
  202. dev_err(msm_sdw->dev,
  203. "%s: failed to enable SDW MCLK\n",
  204. __func__);
  205. goto rtn;
  206. }
  207. dev_dbg(msm_sdw->dev,
  208. "enabled sdw codec core mclk\n");
  209. msm_sdw->int_mclk1_enabled = true;
  210. }
  211. }
  212. msm_sdw->int_mclk1_rsc_ref++;
  213. } else {
  214. cancel_delayed_work_sync(&msm_sdw->disable_int_mclk1_work);
  215. if (msm_sdw->int_mclk1_rsc_ref > 0) {
  216. msm_sdw->int_mclk1_rsc_ref--;
  217. dev_dbg(msm_sdw->dev,
  218. "%s: decrementing mclk_res_ref %d\n",
  219. __func__, msm_sdw->int_mclk1_rsc_ref);
  220. }
  221. if (msm_sdw->int_mclk1_enabled == true &&
  222. msm_sdw->int_mclk1_rsc_ref == 0) {
  223. msm_sdw->sdw_cdc_core_clk.enable = 0;
  224. ret = afe_set_lpass_clock_v2(
  225. AFE_PORT_ID_INT4_MI2S_RX,
  226. &msm_sdw->sdw_cdc_core_clk);
  227. if (ret < 0)
  228. dev_err(msm_sdw->dev,
  229. "%s: failed to disable SDW MCLK\n",
  230. __func__);
  231. msm_sdw->int_mclk1_enabled = false;
  232. }
  233. }
  234. rtn:
  235. mutex_unlock(&msm_sdw->cdc_int_mclk1_mutex);
  236. return ret;
  237. }
  238. EXPORT_SYMBOL(msm_int_enable_sdw_cdc_clk);
  239. static void msm_disable_int_mclk1(struct work_struct *work)
  240. {
  241. struct msm_sdw_priv *msm_sdw = NULL;
  242. struct delayed_work *dwork;
  243. int ret = 0;
  244. dwork = to_delayed_work(work);
  245. msm_sdw = container_of(dwork, struct msm_sdw_priv,
  246. disable_int_mclk1_work);
  247. mutex_lock(&msm_sdw->cdc_int_mclk1_mutex);
  248. dev_dbg(msm_sdw->dev, "%s: mclk1_enabled %d mclk1_rsc_ref %d\n",
  249. __func__, msm_sdw->int_mclk1_enabled,
  250. msm_sdw->int_mclk1_rsc_ref);
  251. if (msm_sdw->int_mclk1_enabled == true
  252. && msm_sdw->int_mclk1_rsc_ref == 0) {
  253. dev_dbg(msm_sdw->dev, "Disable the mclk1\n");
  254. msm_sdw->sdw_cdc_core_clk.enable = 0;
  255. ret = afe_set_lpass_clock_v2(
  256. AFE_PORT_ID_INT4_MI2S_RX,
  257. &msm_sdw->sdw_cdc_core_clk);
  258. if (ret < 0)
  259. dev_err(msm_sdw->dev,
  260. "%s failed to disable the MCLK1\n",
  261. __func__);
  262. msm_sdw->int_mclk1_enabled = false;
  263. }
  264. mutex_unlock(&msm_sdw->cdc_int_mclk1_mutex);
  265. }
  266. static int msm_int_mclk1_event(struct snd_soc_dapm_widget *w,
  267. struct snd_kcontrol *kcontrol, int event)
  268. {
  269. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  270. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  271. int ret = 0;
  272. dev_dbg(msm_sdw->dev, "%s: event = %d\n", __func__, event);
  273. switch (event) {
  274. case SND_SOC_DAPM_PRE_PMU:
  275. /* enable the codec mclk config */
  276. msm_int_enable_sdw_cdc_clk(msm_sdw, 1, true);
  277. msm_sdw_mclk_enable(msm_sdw, 1, true);
  278. break;
  279. case SND_SOC_DAPM_POST_PMD:
  280. /* disable the codec mclk config */
  281. msm_sdw_mclk_enable(msm_sdw, 0, true);
  282. msm_int_enable_sdw_cdc_clk(msm_sdw, 0, true);
  283. break;
  284. default:
  285. dev_err(msm_sdw->dev,
  286. "%s: invalid DAPM event %d\n", __func__, event);
  287. ret = -EINVAL;
  288. }
  289. return ret;
  290. }
  291. static int msm_sdw_ahb_write_device(struct msm_sdw_priv *msm_sdw,
  292. u16 reg, u8 *value)
  293. {
  294. u32 temp = (u32)(*value) & 0x000000FF;
  295. if (!msm_sdw->dev_up) {
  296. dev_err_ratelimited(msm_sdw->dev, "%s: q6 not ready\n",
  297. __func__);
  298. return 0;
  299. }
  300. iowrite32(temp, msm_sdw->sdw_base + reg);
  301. return 0;
  302. }
  303. static int msm_sdw_ahb_read_device(struct msm_sdw_priv *msm_sdw,
  304. u16 reg, u8 *value)
  305. {
  306. u32 temp;
  307. if (!msm_sdw->dev_up) {
  308. dev_err_ratelimited(msm_sdw->dev, "%s: q6 not ready\n",
  309. __func__);
  310. return 0;
  311. }
  312. temp = ioread32(msm_sdw->sdw_base + reg);
  313. *value = (u8)temp;
  314. return 0;
  315. }
  316. static int __msm_sdw_reg_read(struct msm_sdw_priv *msm_sdw, unsigned short reg,
  317. int bytes, void *dest)
  318. {
  319. int ret = -EINVAL, i;
  320. u8 temp = 0;
  321. dev_dbg(msm_sdw->dev, "%s reg = %x\n", __func__, reg);
  322. mutex_lock(&msm_sdw->cdc_int_mclk1_mutex);
  323. if (msm_sdw->int_mclk1_enabled == false) {
  324. msm_sdw->sdw_cdc_core_clk.enable = 1;
  325. ret = afe_set_lpass_clock_v2(
  326. AFE_PORT_ID_INT4_MI2S_RX,
  327. &msm_sdw->sdw_cdc_core_clk);
  328. if (ret < 0) {
  329. dev_err(msm_sdw->dev,
  330. "%s:failed to enable the INT_MCLK1\n",
  331. __func__);
  332. goto unlock_exit;
  333. }
  334. dev_dbg(msm_sdw->dev, "%s:enabled sdw codec core clk\n",
  335. __func__);
  336. for (i = 0; i < bytes; i++) {
  337. ret = msm_sdw_ahb_read_device(
  338. msm_sdw, reg + (4 * i), &temp);
  339. ((u8 *)dest)[i] = temp;
  340. }
  341. msm_sdw->int_mclk1_enabled = true;
  342. schedule_delayed_work(&msm_sdw->disable_int_mclk1_work, 50);
  343. goto unlock_exit;
  344. }
  345. for (i = 0; i < bytes; i++) {
  346. ret = msm_sdw_ahb_read_device(
  347. msm_sdw, reg + (4 * i), &temp);
  348. ((u8 *)dest)[i] = temp;
  349. }
  350. unlock_exit:
  351. mutex_unlock(&msm_sdw->cdc_int_mclk1_mutex);
  352. if (ret < 0) {
  353. dev_err_ratelimited(msm_sdw->dev,
  354. "%s: codec read failed for reg 0x%x\n",
  355. __func__, reg);
  356. return ret;
  357. }
  358. dev_dbg(msm_sdw->dev, "Read 0x%02x from 0x%x\n", temp, reg);
  359. return 0;
  360. }
  361. static int __msm_sdw_reg_write(struct msm_sdw_priv *msm_sdw, unsigned short reg,
  362. int bytes, void *src)
  363. {
  364. int ret = -EINVAL, i;
  365. mutex_lock(&msm_sdw->cdc_int_mclk1_mutex);
  366. if (msm_sdw->int_mclk1_enabled == false) {
  367. msm_sdw->sdw_cdc_core_clk.enable = 1;
  368. ret = afe_set_lpass_clock_v2(AFE_PORT_ID_INT4_MI2S_RX,
  369. &msm_sdw->sdw_cdc_core_clk);
  370. if (ret < 0) {
  371. dev_err(msm_sdw->dev,
  372. "%s: failed to enable the INT_MCLK1\n",
  373. __func__);
  374. ret = 0;
  375. goto unlock_exit;
  376. }
  377. dev_dbg(msm_sdw->dev, "%s: enabled INT_MCLK1\n", __func__);
  378. for (i = 0; i < bytes; i++)
  379. ret = msm_sdw_ahb_write_device(msm_sdw, reg + (4 * i),
  380. &((u8 *)src)[i]);
  381. msm_sdw->int_mclk1_enabled = true;
  382. schedule_delayed_work(&msm_sdw->disable_int_mclk1_work, 50);
  383. goto unlock_exit;
  384. }
  385. for (i = 0; i < bytes; i++)
  386. ret = msm_sdw_ahb_write_device(msm_sdw, reg + (4 * i),
  387. &((u8 *)src)[i]);
  388. unlock_exit:
  389. mutex_unlock(&msm_sdw->cdc_int_mclk1_mutex);
  390. dev_dbg(msm_sdw->dev, "Write 0x%x val 0x%02x\n",
  391. reg, (u32)(*(u32 *)src));
  392. return ret;
  393. }
  394. static int msm_sdw_codec_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  395. struct snd_kcontrol *kcontrol,
  396. int event)
  397. {
  398. struct snd_soc_codec *codec = NULL;
  399. struct msm_sdw_priv *msm_sdw_p = NULL;
  400. int ret = 0;
  401. if (!w) {
  402. pr_err("%s invalid params\n", __func__);
  403. return -EINVAL;
  404. }
  405. codec = snd_soc_dapm_to_codec(w->dapm);
  406. msm_sdw_p = snd_soc_codec_get_drvdata(codec);
  407. dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
  408. __func__, codec->component.num_dai, w->sname);
  409. dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
  410. __func__, w->name, event, w->shift);
  411. if (w->shift != AIF1_SDW_VIFEED) {
  412. dev_err(codec->dev,
  413. "%s:Error in enabling the vi feedback path\n",
  414. __func__);
  415. ret = -EINVAL;
  416. goto out_vi;
  417. }
  418. switch (event) {
  419. case SND_SOC_DAPM_POST_PMU:
  420. if (test_bit(VI_SENSE_1, &msm_sdw_p->status_mask)) {
  421. dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
  422. /* Enable V&I sensing */
  423. snd_soc_update_bits(codec,
  424. MSM_SDW_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  425. snd_soc_update_bits(codec,
  426. MSM_SDW_TX10_SPKR_PROT_PATH_CTL, 0x20,
  427. 0x20);
  428. snd_soc_update_bits(codec,
  429. MSM_SDW_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x04);
  430. snd_soc_update_bits(codec,
  431. MSM_SDW_TX10_SPKR_PROT_PATH_CTL, 0x0F, 0x04);
  432. snd_soc_update_bits(codec,
  433. MSM_SDW_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
  434. snd_soc_update_bits(codec,
  435. MSM_SDW_TX10_SPKR_PROT_PATH_CTL, 0x10,
  436. 0x10);
  437. snd_soc_update_bits(codec,
  438. MSM_SDW_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
  439. snd_soc_update_bits(codec,
  440. MSM_SDW_TX10_SPKR_PROT_PATH_CTL, 0x20,
  441. 0x00);
  442. }
  443. if (test_bit(VI_SENSE_2, &msm_sdw_p->status_mask)) {
  444. dev_dbg(codec->dev, "%s: spkr2 enabled\n", __func__);
  445. /* Enable V&I sensing */
  446. snd_soc_update_bits(codec,
  447. MSM_SDW_TX11_SPKR_PROT_PATH_CTL, 0x20,
  448. 0x20);
  449. snd_soc_update_bits(codec,
  450. MSM_SDW_TX12_SPKR_PROT_PATH_CTL, 0x20,
  451. 0x20);
  452. snd_soc_update_bits(codec,
  453. MSM_SDW_TX11_SPKR_PROT_PATH_CTL, 0x0F,
  454. 0x04);
  455. snd_soc_update_bits(codec,
  456. MSM_SDW_TX12_SPKR_PROT_PATH_CTL, 0x0F,
  457. 0x04);
  458. snd_soc_update_bits(codec,
  459. MSM_SDW_TX11_SPKR_PROT_PATH_CTL, 0x10,
  460. 0x10);
  461. snd_soc_update_bits(codec,
  462. MSM_SDW_TX12_SPKR_PROT_PATH_CTL, 0x10,
  463. 0x10);
  464. snd_soc_update_bits(codec,
  465. MSM_SDW_TX11_SPKR_PROT_PATH_CTL, 0x20,
  466. 0x00);
  467. snd_soc_update_bits(codec,
  468. MSM_SDW_TX12_SPKR_PROT_PATH_CTL, 0x20,
  469. 0x00);
  470. }
  471. break;
  472. case SND_SOC_DAPM_POST_PMD:
  473. if (test_bit(VI_SENSE_1, &msm_sdw_p->status_mask)) {
  474. /* Disable V&I sensing */
  475. dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
  476. snd_soc_update_bits(codec,
  477. MSM_SDW_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  478. snd_soc_update_bits(codec,
  479. MSM_SDW_TX10_SPKR_PROT_PATH_CTL, 0x20,
  480. 0x20);
  481. snd_soc_update_bits(codec,
  482. MSM_SDW_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
  483. snd_soc_update_bits(codec,
  484. MSM_SDW_TX10_SPKR_PROT_PATH_CTL, 0x10,
  485. 0x00);
  486. }
  487. if (test_bit(VI_SENSE_2, &msm_sdw_p->status_mask)) {
  488. /* Disable V&I sensing */
  489. dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
  490. snd_soc_update_bits(codec,
  491. MSM_SDW_TX11_SPKR_PROT_PATH_CTL, 0x20,
  492. 0x20);
  493. snd_soc_update_bits(codec,
  494. MSM_SDW_TX12_SPKR_PROT_PATH_CTL, 0x20,
  495. 0x20);
  496. snd_soc_update_bits(codec,
  497. MSM_SDW_TX11_SPKR_PROT_PATH_CTL, 0x10,
  498. 0x00);
  499. snd_soc_update_bits(codec,
  500. MSM_SDW_TX12_SPKR_PROT_PATH_CTL, 0x10,
  501. 0x00);
  502. }
  503. break;
  504. }
  505. out_vi:
  506. return ret;
  507. }
  508. static int msm_sdwm_handle_irq(void *handle,
  509. irqreturn_t (*swrm_irq_handler)(int irq,
  510. void *data),
  511. void *swrm_handle,
  512. int action)
  513. {
  514. struct msm_sdw_priv *msm_sdw;
  515. int ret = 0;
  516. if (!handle) {
  517. pr_err("%s: null handle received\n", __func__);
  518. return -EINVAL;
  519. }
  520. msm_sdw = (struct msm_sdw_priv *) handle;
  521. if (skip_irq)
  522. return ret;
  523. if (action) {
  524. ret = request_threaded_irq(msm_sdw->sdw_irq, NULL,
  525. swrm_irq_handler,
  526. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  527. "swr_master_irq", swrm_handle);
  528. if (ret)
  529. dev_err(msm_sdw->dev, "%s: Failed to request irq %d\n",
  530. __func__, ret);
  531. } else
  532. free_irq(msm_sdw->sdw_irq, swrm_handle);
  533. return ret;
  534. }
  535. static void msm_sdw_codec_hd2_control(struct snd_soc_codec *codec,
  536. u16 reg, int event)
  537. {
  538. u16 hd2_scale_reg;
  539. u16 hd2_enable_reg = 0;
  540. if (reg == MSM_SDW_RX7_RX_PATH_CTL) {
  541. hd2_scale_reg = MSM_SDW_RX7_RX_PATH_SEC3;
  542. hd2_enable_reg = MSM_SDW_RX7_RX_PATH_CFG0;
  543. }
  544. if (reg == MSM_SDW_RX8_RX_PATH_CTL) {
  545. hd2_scale_reg = MSM_SDW_RX8_RX_PATH_SEC3;
  546. hd2_enable_reg = MSM_SDW_RX8_RX_PATH_CFG0;
  547. }
  548. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  549. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
  550. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
  551. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  552. }
  553. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  554. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  555. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
  556. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  557. }
  558. }
  559. static int msm_sdw_enable_swr(struct snd_soc_dapm_widget *w,
  560. struct snd_kcontrol *kcontrol, int event)
  561. {
  562. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  563. struct msm_sdw_priv *msm_sdw;
  564. int i, ch_cnt;
  565. msm_sdw = snd_soc_codec_get_drvdata(codec);
  566. if (!msm_sdw->nr)
  567. return 0;
  568. switch (event) {
  569. case SND_SOC_DAPM_PRE_PMU:
  570. if (!(strnstr(w->name, "RX4", sizeof("RX4 MIX"))) &&
  571. !msm_sdw->rx_4_count)
  572. msm_sdw->rx_4_count++;
  573. if (!(strnstr(w->name, "RX5", sizeof("RX5 MIX"))) &&
  574. !msm_sdw->rx_5_count)
  575. msm_sdw->rx_5_count++;
  576. ch_cnt = msm_sdw->rx_4_count + msm_sdw->rx_5_count;
  577. for (i = 0; i < msm_sdw->nr; i++) {
  578. swrm_wcd_notify(msm_sdw->sdw_ctrl_data[i].sdw_pdev,
  579. SWR_DEVICE_UP, NULL);
  580. swrm_wcd_notify(msm_sdw->sdw_ctrl_data[i].sdw_pdev,
  581. SWR_SET_NUM_RX_CH, &ch_cnt);
  582. }
  583. break;
  584. case SND_SOC_DAPM_POST_PMD:
  585. if (!(strnstr(w->name, "RX4", sizeof("RX4 MIX"))) &&
  586. msm_sdw->rx_4_count)
  587. msm_sdw->rx_4_count--;
  588. if (!(strnstr(w->name, "RX5", sizeof("RX5 MIX"))) &&
  589. msm_sdw->rx_5_count)
  590. msm_sdw->rx_5_count--;
  591. ch_cnt = msm_sdw->rx_4_count + msm_sdw->rx_5_count;
  592. for (i = 0; i < msm_sdw->nr; i++)
  593. swrm_wcd_notify(msm_sdw->sdw_ctrl_data[i].sdw_pdev,
  594. SWR_SET_NUM_RX_CH, &ch_cnt);
  595. break;
  596. }
  597. dev_dbg(msm_sdw->dev, "%s: current swr ch cnt: %d\n",
  598. __func__, msm_sdw->rx_4_count + msm_sdw->rx_5_count);
  599. return 0;
  600. }
  601. static int msm_sdw_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  602. struct snd_kcontrol *kcontrol,
  603. int event)
  604. {
  605. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  606. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  607. u16 gain_reg;
  608. u16 reg;
  609. int val;
  610. int offset_val = 0;
  611. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  612. if (!(strcmp(w->name, "RX INT4 INTERP"))) {
  613. reg = MSM_SDW_RX7_RX_PATH_CTL;
  614. gain_reg = MSM_SDW_RX7_RX_VOL_CTL;
  615. } else if (!(strcmp(w->name, "RX INT5 INTERP"))) {
  616. reg = MSM_SDW_RX8_RX_PATH_CTL;
  617. gain_reg = MSM_SDW_RX8_RX_VOL_CTL;
  618. } else {
  619. dev_err(codec->dev, "%s: Interpolator reg not found\n",
  620. __func__);
  621. return -EINVAL;
  622. }
  623. switch (event) {
  624. case SND_SOC_DAPM_PRE_PMU:
  625. snd_soc_update_bits(codec, reg, 0x10, 0x10);
  626. msm_sdw_codec_hd2_control(codec, reg, event);
  627. snd_soc_update_bits(codec, reg, 1 << 0x5, 1 << 0x5);
  628. break;
  629. case SND_SOC_DAPM_POST_PMU:
  630. msm_sdw_config_compander(codec, w->shift, event);
  631. /* apply gain after int clk is enabled */
  632. if ((msm_sdw->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  633. (msm_sdw->comp_enabled[COMP1] ||
  634. msm_sdw->comp_enabled[COMP2]) &&
  635. (gain_reg == MSM_SDW_RX7_RX_VOL_CTL ||
  636. gain_reg == MSM_SDW_RX8_RX_VOL_CTL)) {
  637. snd_soc_update_bits(codec, MSM_SDW_RX7_RX_PATH_SEC1,
  638. 0x01, 0x01);
  639. snd_soc_update_bits(codec,
  640. MSM_SDW_RX7_RX_PATH_MIX_SEC0,
  641. 0x01, 0x01);
  642. snd_soc_update_bits(codec, MSM_SDW_RX8_RX_PATH_SEC1,
  643. 0x01, 0x01);
  644. snd_soc_update_bits(codec,
  645. MSM_SDW_RX8_RX_PATH_MIX_SEC0,
  646. 0x01, 0x01);
  647. offset_val = -2;
  648. }
  649. val = snd_soc_read(codec, gain_reg);
  650. val += offset_val;
  651. snd_soc_write(codec, gain_reg, val);
  652. msm_sdw_config_ear_spkr_gain(codec, event, gain_reg);
  653. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  654. break;
  655. case SND_SOC_DAPM_POST_PMD:
  656. snd_soc_update_bits(codec, reg, 1 << 0x5, 0 << 0x5);
  657. snd_soc_update_bits(codec, reg, 0x40, 0x40);
  658. snd_soc_update_bits(codec, reg, 0x40, 0x00);
  659. msm_sdw_codec_hd2_control(codec, reg, event);
  660. msm_sdw_config_compander(codec, w->shift, event);
  661. if ((msm_sdw->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  662. (msm_sdw->comp_enabled[COMP1] ||
  663. msm_sdw->comp_enabled[COMP2]) &&
  664. (gain_reg == MSM_SDW_RX7_RX_VOL_CTL ||
  665. gain_reg == MSM_SDW_RX8_RX_VOL_CTL)) {
  666. snd_soc_update_bits(codec, MSM_SDW_RX7_RX_PATH_SEC1,
  667. 0x01, 0x00);
  668. snd_soc_update_bits(codec,
  669. MSM_SDW_RX7_RX_PATH_MIX_SEC0,
  670. 0x01, 0x00);
  671. snd_soc_update_bits(codec, MSM_SDW_RX8_RX_PATH_SEC1,
  672. 0x01, 0x00);
  673. snd_soc_update_bits(codec,
  674. MSM_SDW_RX8_RX_PATH_MIX_SEC0,
  675. 0x01, 0x00);
  676. offset_val = 2;
  677. val = snd_soc_read(codec, gain_reg);
  678. val += offset_val;
  679. snd_soc_write(codec, gain_reg, val);
  680. }
  681. msm_sdw_config_ear_spkr_gain(codec, event, gain_reg);
  682. break;
  683. };
  684. return 0;
  685. }
  686. static int msm_sdw_config_ear_spkr_gain(struct snd_soc_codec *codec,
  687. int event, int gain_reg)
  688. {
  689. int comp_gain_offset, val;
  690. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  691. switch (msm_sdw->spkr_mode) {
  692. /* Compander gain in SPKR_MODE1 case is 12 dB */
  693. case SPKR_MODE_1:
  694. comp_gain_offset = -12;
  695. break;
  696. /* Default case compander gain is 15 dB */
  697. default:
  698. comp_gain_offset = -15;
  699. break;
  700. }
  701. switch (event) {
  702. case SND_SOC_DAPM_POST_PMU:
  703. /* Apply ear spkr gain only if compander is enabled */
  704. if (msm_sdw->comp_enabled[COMP1] &&
  705. (gain_reg == MSM_SDW_RX7_RX_VOL_CTL) &&
  706. (msm_sdw->ear_spkr_gain != 0)) {
  707. /* For example, val is -8(-12+5-1) for 4dB of gain */
  708. val = comp_gain_offset + msm_sdw->ear_spkr_gain - 1;
  709. snd_soc_write(codec, gain_reg, val);
  710. dev_dbg(codec->dev, "%s: RX4 Volume %d dB\n",
  711. __func__, val);
  712. }
  713. break;
  714. case SND_SOC_DAPM_POST_PMD:
  715. /*
  716. * Reset RX4 volume to 0 dB if compander is enabled and
  717. * ear_spkr_gain is non-zero.
  718. */
  719. if (msm_sdw->comp_enabled[COMP1] &&
  720. (gain_reg == MSM_SDW_RX7_RX_VOL_CTL) &&
  721. (msm_sdw->ear_spkr_gain != 0)) {
  722. snd_soc_write(codec, gain_reg, 0x0);
  723. dev_dbg(codec->dev, "%s: Reset RX4 Volume to 0 dB\n",
  724. __func__);
  725. }
  726. break;
  727. }
  728. return 0;
  729. }
  730. static int msm_sdw_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
  731. struct snd_kcontrol *kcontrol,
  732. int event)
  733. {
  734. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  735. u16 boost_path_ctl, boost_path_cfg1;
  736. u16 reg;
  737. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  738. if (!strcmp(w->name, "RX INT4 CHAIN")) {
  739. boost_path_ctl = MSM_SDW_BOOST0_BOOST_PATH_CTL;
  740. boost_path_cfg1 = MSM_SDW_RX7_RX_PATH_CFG1;
  741. reg = MSM_SDW_RX7_RX_PATH_CTL;
  742. } else if (!strcmp(w->name, "RX INT5 CHAIN")) {
  743. boost_path_ctl = MSM_SDW_BOOST1_BOOST_PATH_CTL;
  744. boost_path_cfg1 = MSM_SDW_RX8_RX_PATH_CFG1;
  745. reg = MSM_SDW_RX8_RX_PATH_CTL;
  746. } else {
  747. dev_err(codec->dev, "%s: boost reg not found\n",
  748. __func__);
  749. return -EINVAL;
  750. }
  751. switch (event) {
  752. case SND_SOC_DAPM_PRE_PMU:
  753. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  754. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  755. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  756. break;
  757. case SND_SOC_DAPM_POST_PMD:
  758. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  759. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  760. break;
  761. };
  762. return 0;
  763. }
  764. static int msm_sdw_config_compander(struct snd_soc_codec *codec, int comp,
  765. int event)
  766. {
  767. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  768. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  769. if (comp < COMP1 || comp >= COMP_MAX)
  770. return 0;
  771. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  772. __func__, event, comp + 1, msm_sdw->comp_enabled[comp]);
  773. if (!msm_sdw->comp_enabled[comp])
  774. return 0;
  775. comp_ctl0_reg = MSM_SDW_COMPANDER7_CTL0 + (comp * 0x20);
  776. rx_path_cfg0_reg = MSM_SDW_RX7_RX_PATH_CFG0 + (comp * 0x1E0);
  777. if (SND_SOC_DAPM_EVENT_ON(event)) {
  778. /* Enable Compander Clock */
  779. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  780. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  781. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  782. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  783. }
  784. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  785. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  786. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  787. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  788. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  789. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  790. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  791. }
  792. return 0;
  793. }
  794. static int msm_sdw_get_compander(struct snd_kcontrol *kcontrol,
  795. struct snd_ctl_elem_value *ucontrol)
  796. {
  797. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  798. int comp = ((struct soc_multi_mixer_control *)
  799. kcontrol->private_value)->shift;
  800. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  801. ucontrol->value.integer.value[0] = msm_sdw->comp_enabled[comp];
  802. return 0;
  803. }
  804. static int msm_sdw_set_compander(struct snd_kcontrol *kcontrol,
  805. struct snd_ctl_elem_value *ucontrol)
  806. {
  807. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  808. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  809. int comp = ((struct soc_multi_mixer_control *)
  810. kcontrol->private_value)->shift;
  811. int value = ucontrol->value.integer.value[0];
  812. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  813. __func__, comp + 1, msm_sdw->comp_enabled[comp], value);
  814. msm_sdw->comp_enabled[comp] = value;
  815. return 0;
  816. }
  817. static int msm_sdw_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  818. struct snd_ctl_elem_value *ucontrol)
  819. {
  820. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  821. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  822. ucontrol->value.integer.value[0] = msm_sdw->ear_spkr_gain;
  823. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  824. __func__, ucontrol->value.integer.value[0]);
  825. return 0;
  826. }
  827. static int msm_sdw_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  828. struct snd_ctl_elem_value *ucontrol)
  829. {
  830. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  831. struct msm_sdw_priv *msm_sdw = snd_soc_codec_get_drvdata(codec);
  832. msm_sdw->ear_spkr_gain = ucontrol->value.integer.value[0];
  833. dev_dbg(codec->dev, "%s: gain = %d\n", __func__,
  834. msm_sdw->ear_spkr_gain);
  835. return 0;
  836. }
  837. static int msm_sdw_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  838. struct snd_ctl_elem_value *ucontrol)
  839. {
  840. u8 bst_state_max = 0;
  841. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  842. bst_state_max = snd_soc_read(codec, MSM_SDW_BOOST0_BOOST_CTL);
  843. bst_state_max = (bst_state_max & 0x0c) >> 2;
  844. ucontrol->value.integer.value[0] = bst_state_max;
  845. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  846. __func__, ucontrol->value.integer.value[0]);
  847. return 0;
  848. }
  849. static int msm_sdw_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  850. struct snd_ctl_elem_value *ucontrol)
  851. {
  852. u8 bst_state_max;
  853. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  854. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  855. __func__, ucontrol->value.integer.value[0]);
  856. bst_state_max = ucontrol->value.integer.value[0] << 2;
  857. snd_soc_update_bits(codec, MSM_SDW_BOOST0_BOOST_CTL,
  858. 0x0c, bst_state_max);
  859. return 0;
  860. }
  861. static int msm_sdw_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  862. struct snd_ctl_elem_value *ucontrol)
  863. {
  864. u8 bst_state_max = 0;
  865. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  866. bst_state_max = snd_soc_read(codec, MSM_SDW_BOOST1_BOOST_CTL);
  867. bst_state_max = (bst_state_max & 0x0c) >> 2;
  868. ucontrol->value.integer.value[0] = bst_state_max;
  869. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  870. __func__, ucontrol->value.integer.value[0]);
  871. return 0;
  872. }
  873. static int msm_sdw_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  874. struct snd_ctl_elem_value *ucontrol)
  875. {
  876. u8 bst_state_max;
  877. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  878. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  879. __func__, ucontrol->value.integer.value[0]);
  880. bst_state_max = ucontrol->value.integer.value[0] << 2;
  881. snd_soc_update_bits(codec, MSM_SDW_BOOST1_BOOST_CTL,
  882. 0x0c, bst_state_max);
  883. return 0;
  884. }
  885. static int msm_sdw_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  886. struct snd_ctl_elem_value *ucontrol)
  887. {
  888. struct snd_soc_dapm_widget *widget =
  889. snd_soc_dapm_kcontrol_widget(kcontrol);
  890. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  891. struct msm_sdw_priv *msm_sdw_p = snd_soc_codec_get_drvdata(codec);
  892. ucontrol->value.integer.value[0] = msm_sdw_p->vi_feed_value;
  893. return 0;
  894. }
  895. static int msm_sdw_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  896. struct snd_ctl_elem_value *ucontrol)
  897. {
  898. struct snd_soc_dapm_widget *widget =
  899. snd_soc_dapm_kcontrol_widget(kcontrol);
  900. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  901. struct msm_sdw_priv *msm_sdw_p = snd_soc_codec_get_drvdata(codec);
  902. struct soc_multi_mixer_control *mixer =
  903. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  904. u32 dai_id = widget->shift;
  905. u32 port_id = mixer->shift;
  906. u32 enable = ucontrol->value.integer.value[0];
  907. dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
  908. __func__, enable, port_id, dai_id);
  909. msm_sdw_p->vi_feed_value = ucontrol->value.integer.value[0];
  910. mutex_lock(&msm_sdw_p->codec_mutex);
  911. if (enable) {
  912. if (port_id == MSM_SDW_TX0 && !test_bit(VI_SENSE_1,
  913. &msm_sdw_p->status_mask))
  914. set_bit(VI_SENSE_1, &msm_sdw_p->status_mask);
  915. if (port_id == MSM_SDW_TX1 && !test_bit(VI_SENSE_2,
  916. &msm_sdw_p->status_mask))
  917. set_bit(VI_SENSE_2, &msm_sdw_p->status_mask);
  918. } else {
  919. if (port_id == MSM_SDW_TX0 && test_bit(VI_SENSE_1,
  920. &msm_sdw_p->status_mask))
  921. clear_bit(VI_SENSE_1, &msm_sdw_p->status_mask);
  922. if (port_id == MSM_SDW_TX1 && test_bit(VI_SENSE_2,
  923. &msm_sdw_p->status_mask))
  924. clear_bit(VI_SENSE_2, &msm_sdw_p->status_mask);
  925. }
  926. mutex_unlock(&msm_sdw_p->codec_mutex);
  927. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  928. return 0;
  929. }
  930. static int msm_sdw_mclk_enable(struct msm_sdw_priv *msm_sdw,
  931. int mclk_enable, bool dapm)
  932. {
  933. dev_dbg(msm_sdw->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  934. __func__, mclk_enable, dapm, msm_sdw->sdw_mclk_users);
  935. if (mclk_enable) {
  936. msm_sdw->sdw_mclk_users++;
  937. if (msm_sdw->sdw_mclk_users == 1) {
  938. regmap_update_bits(msm_sdw->regmap,
  939. MSM_SDW_CLK_RST_CTRL_FS_CNT_CONTROL,
  940. 0x01, 0x01);
  941. regmap_update_bits(msm_sdw->regmap,
  942. MSM_SDW_CLK_RST_CTRL_MCLK_CONTROL,
  943. 0x01, 0x01);
  944. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  945. regmap_update_bits(msm_sdw->regmap,
  946. MSM_SDW_TOP_FREQ_MCLK, 0x01, 0x01);
  947. }
  948. } else {
  949. msm_sdw->sdw_mclk_users--;
  950. if (msm_sdw->sdw_mclk_users == 0) {
  951. regmap_update_bits(msm_sdw->regmap,
  952. MSM_SDW_CLK_RST_CTRL_FS_CNT_CONTROL,
  953. 0x01, 0x00);
  954. regmap_update_bits(msm_sdw->regmap,
  955. MSM_SDW_CLK_RST_CTRL_MCLK_CONTROL,
  956. 0x01, 0x00);
  957. }
  958. }
  959. return 0;
  960. }
  961. EXPORT_SYMBOL(msm_sdw_mclk_enable);
  962. static int msm_sdw_swrm_read(void *handle, int reg)
  963. {
  964. struct msm_sdw_priv *msm_sdw;
  965. unsigned short sdw_rd_addr_base;
  966. unsigned short sdw_rd_data_base;
  967. int val, ret;
  968. if (!handle) {
  969. pr_err("%s: NULL handle\n", __func__);
  970. return -EINVAL;
  971. }
  972. msm_sdw = (struct msm_sdw_priv *)handle;
  973. dev_dbg(msm_sdw->dev, "%s: Reading soundwire register, 0x%x\n",
  974. __func__, reg);
  975. sdw_rd_addr_base = MSM_SDW_AHB_BRIDGE_RD_ADDR_0;
  976. sdw_rd_data_base = MSM_SDW_AHB_BRIDGE_RD_DATA_0;
  977. /*
  978. * Add sleep as SWR slave access read takes time.
  979. * Allow for RD_DONE to complete for previous register if any.
  980. */
  981. usleep_range(100, 105);
  982. /* read_lock */
  983. mutex_lock(&msm_sdw->sdw_read_lock);
  984. ret = regmap_bulk_write(msm_sdw->regmap, sdw_rd_addr_base,
  985. (u8 *)&reg, 4);
  986. if (ret < 0) {
  987. dev_err(msm_sdw->dev, "%s: RD Addr Failure\n", __func__);
  988. goto err;
  989. }
  990. /* Add sleep for SWR register read value to get updated. */
  991. usleep_range(100, 105);
  992. /* Check for RD value */
  993. ret = regmap_bulk_read(msm_sdw->regmap, sdw_rd_data_base,
  994. (u8 *)&val, 4);
  995. if (ret < 0) {
  996. dev_err(msm_sdw->dev, "%s: RD Data Failure\n", __func__);
  997. goto err;
  998. }
  999. ret = val;
  1000. err:
  1001. /* read_unlock */
  1002. mutex_unlock(&msm_sdw->sdw_read_lock);
  1003. return ret;
  1004. }
  1005. static int msm_sdw_bulk_write(struct msm_sdw_priv *msm_sdw,
  1006. struct msm_sdw_reg_val *bulk_reg,
  1007. size_t len)
  1008. {
  1009. int i, ret = 0;
  1010. unsigned short sdw_wr_addr_base;
  1011. unsigned short sdw_wr_data_base;
  1012. sdw_wr_addr_base = MSM_SDW_AHB_BRIDGE_WR_ADDR_0;
  1013. sdw_wr_data_base = MSM_SDW_AHB_BRIDGE_WR_DATA_0;
  1014. for (i = 0; i < len; i += 2) {
  1015. /*
  1016. * Add sleep as SWR slave write takes time.
  1017. * Allow for any previous pending write to complete.
  1018. */
  1019. usleep_range(100, 105);
  1020. /* First Write the Data to register */
  1021. ret = regmap_bulk_write(msm_sdw->regmap,
  1022. sdw_wr_data_base, bulk_reg[i].buf, 4);
  1023. if (ret < 0) {
  1024. dev_err(msm_sdw->dev, "%s: WR Data Failure\n",
  1025. __func__);
  1026. break;
  1027. }
  1028. /* Next Write Address */
  1029. ret = regmap_bulk_write(msm_sdw->regmap,
  1030. sdw_wr_addr_base, bulk_reg[i+1].buf, 4);
  1031. if (ret < 0) {
  1032. dev_err(msm_sdw->dev,
  1033. "%s: WR Addr Failure: 0x%x\n",
  1034. __func__, (u32)(bulk_reg[i+1].buf[0]));
  1035. break;
  1036. }
  1037. }
  1038. return ret;
  1039. }
  1040. static int msm_sdw_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
  1041. {
  1042. struct msm_sdw_priv *msm_sdw;
  1043. struct msm_sdw_reg_val *bulk_reg;
  1044. unsigned short sdw_wr_addr_base;
  1045. unsigned short sdw_wr_data_base;
  1046. int i, j, ret;
  1047. if (!handle) {
  1048. pr_err("%s: NULL handle\n", __func__);
  1049. return -EINVAL;
  1050. }
  1051. msm_sdw = (struct msm_sdw_priv *)handle;
  1052. if (len <= 0) {
  1053. dev_err(msm_sdw->dev,
  1054. "%s: Invalid size: %zu\n", __func__, len);
  1055. return -EINVAL;
  1056. }
  1057. sdw_wr_addr_base = MSM_SDW_AHB_BRIDGE_WR_ADDR_0;
  1058. sdw_wr_data_base = MSM_SDW_AHB_BRIDGE_WR_DATA_0;
  1059. bulk_reg = kzalloc((2 * len * sizeof(struct msm_sdw_reg_val)),
  1060. GFP_KERNEL);
  1061. if (!bulk_reg)
  1062. return -ENOMEM;
  1063. for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
  1064. bulk_reg[i].reg = sdw_wr_data_base;
  1065. bulk_reg[i].buf = (u8 *)(&val[j]);
  1066. bulk_reg[i].bytes = 4;
  1067. bulk_reg[i+1].reg = sdw_wr_addr_base;
  1068. bulk_reg[i+1].buf = (u8 *)(&reg[j]);
  1069. bulk_reg[i+1].bytes = 4;
  1070. }
  1071. mutex_lock(&msm_sdw->sdw_write_lock);
  1072. ret = msm_sdw_bulk_write(msm_sdw, bulk_reg, (len * 2));
  1073. if (ret)
  1074. dev_err(msm_sdw->dev, "%s: swrm bulk write failed, ret: %d\n",
  1075. __func__, ret);
  1076. mutex_unlock(&msm_sdw->sdw_write_lock);
  1077. kfree(bulk_reg);
  1078. return ret;
  1079. }
  1080. static int msm_sdw_swrm_write(void *handle, int reg, int val)
  1081. {
  1082. struct msm_sdw_priv *msm_sdw;
  1083. unsigned short sdw_wr_addr_base;
  1084. unsigned short sdw_wr_data_base;
  1085. struct msm_sdw_reg_val bulk_reg[2];
  1086. int ret;
  1087. if (!handle) {
  1088. pr_err("%s: NULL handle\n", __func__);
  1089. return -EINVAL;
  1090. }
  1091. msm_sdw = (struct msm_sdw_priv *)handle;
  1092. sdw_wr_addr_base = MSM_SDW_AHB_BRIDGE_WR_ADDR_0;
  1093. sdw_wr_data_base = MSM_SDW_AHB_BRIDGE_WR_DATA_0;
  1094. /* First Write the Data to register */
  1095. bulk_reg[0].reg = sdw_wr_data_base;
  1096. bulk_reg[0].buf = (u8 *)(&val);
  1097. bulk_reg[0].bytes = 4;
  1098. bulk_reg[1].reg = sdw_wr_addr_base;
  1099. bulk_reg[1].buf = (u8 *)(&reg);
  1100. bulk_reg[1].bytes = 4;
  1101. mutex_lock(&msm_sdw->sdw_write_lock);
  1102. ret = msm_sdw_bulk_write(msm_sdw, bulk_reg, 2);
  1103. if (ret < 0)
  1104. dev_err(msm_sdw->dev, "%s: WR Data Failure\n", __func__);
  1105. mutex_unlock(&msm_sdw->sdw_write_lock);
  1106. return ret;
  1107. }
  1108. static int msm_sdw_swrm_clock(void *handle, bool enable)
  1109. {
  1110. struct msm_sdw_priv *msm_sdw;
  1111. if (!handle) {
  1112. pr_err("%s: NULL handle\n", __func__);
  1113. return -EINVAL;
  1114. }
  1115. msm_sdw = (struct msm_sdw_priv *)handle;
  1116. mutex_lock(&msm_sdw->sdw_clk_lock);
  1117. dev_dbg(msm_sdw->dev, "%s: swrm clock %s\n",
  1118. __func__, (enable ? "enable" : "disable"));
  1119. if (enable) {
  1120. msm_sdw->sdw_clk_users++;
  1121. if (msm_sdw->sdw_clk_users == 1) {
  1122. msm_int_enable_sdw_cdc_clk(msm_sdw, 1, true);
  1123. msm_sdw_mclk_enable(msm_sdw, 1, true);
  1124. regmap_update_bits(msm_sdw->regmap,
  1125. MSM_SDW_CLK_RST_CTRL_SWR_CONTROL, 0x01, 0x01);
  1126. msm_enable_sdw_npl_clk(msm_sdw, true);
  1127. msm_cdc_pinctrl_select_active_state(
  1128. msm_sdw->sdw_gpio_p);
  1129. }
  1130. } else {
  1131. msm_sdw->sdw_clk_users--;
  1132. if (msm_sdw->sdw_clk_users == 0) {
  1133. regmap_update_bits(msm_sdw->regmap,
  1134. MSM_SDW_CLK_RST_CTRL_SWR_CONTROL,
  1135. 0x01, 0x00);
  1136. msm_sdw_mclk_enable(msm_sdw, 0, true);
  1137. msm_int_enable_sdw_cdc_clk(msm_sdw, 0, true);
  1138. msm_enable_sdw_npl_clk(msm_sdw, false);
  1139. msm_cdc_pinctrl_select_sleep_state(msm_sdw->sdw_gpio_p);
  1140. }
  1141. }
  1142. dev_dbg(msm_sdw->dev, "%s: swrm clock users %d\n",
  1143. __func__, msm_sdw->sdw_clk_users);
  1144. mutex_unlock(&msm_sdw->sdw_clk_lock);
  1145. return 0;
  1146. }
  1147. static int msm_sdw_startup(struct snd_pcm_substream *substream,
  1148. struct snd_soc_dai *dai)
  1149. {
  1150. dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
  1151. __func__,
  1152. substream->name, substream->stream);
  1153. return 0;
  1154. }
  1155. static int msm_sdw_hw_params(struct snd_pcm_substream *substream,
  1156. struct snd_pcm_hw_params *params,
  1157. struct snd_soc_dai *dai)
  1158. {
  1159. u8 clk_fs_rate, fs_rate;
  1160. dev_dbg(dai->codec->dev,
  1161. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d format %d\n",
  1162. __func__, dai->name, dai->id, params_rate(params),
  1163. params_channels(params), params_format(params));
  1164. switch (params_rate(params)) {
  1165. case 8000:
  1166. clk_fs_rate = 0x00;
  1167. fs_rate = 0x00;
  1168. break;
  1169. case 16000:
  1170. clk_fs_rate = 0x01;
  1171. fs_rate = 0x01;
  1172. break;
  1173. case 32000:
  1174. clk_fs_rate = 0x02;
  1175. fs_rate = 0x03;
  1176. break;
  1177. case 48000:
  1178. clk_fs_rate = 0x03;
  1179. fs_rate = 0x04;
  1180. break;
  1181. case 96000:
  1182. clk_fs_rate = 0x04;
  1183. fs_rate = 0x05;
  1184. break;
  1185. case 192000:
  1186. clk_fs_rate = 0x05;
  1187. fs_rate = 0x06;
  1188. break;
  1189. default:
  1190. dev_err(dai->codec->dev,
  1191. "%s: Invalid sampling rate %d\n", __func__,
  1192. params_rate(params));
  1193. return -EINVAL;
  1194. }
  1195. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  1196. snd_soc_update_bits(dai->codec,
  1197. MSM_SDW_TOP_TX_I2S_CTL, 0x1C,
  1198. (clk_fs_rate << 2));
  1199. } else {
  1200. snd_soc_update_bits(dai->codec,
  1201. MSM_SDW_TOP_RX_I2S_CTL, 0x1C,
  1202. (clk_fs_rate << 2));
  1203. snd_soc_update_bits(dai->codec,
  1204. MSM_SDW_RX7_RX_PATH_CTL, 0x0F,
  1205. fs_rate);
  1206. snd_soc_update_bits(dai->codec,
  1207. MSM_SDW_RX8_RX_PATH_CTL, 0x0F,
  1208. fs_rate);
  1209. }
  1210. switch (params_format(params)) {
  1211. case SNDRV_PCM_FORMAT_S16_LE:
  1212. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1213. snd_soc_update_bits(dai->codec,
  1214. MSM_SDW_TOP_TX_I2S_CTL, 0x20, 0x20);
  1215. else
  1216. snd_soc_update_bits(dai->codec,
  1217. MSM_SDW_TOP_RX_I2S_CTL, 0x20, 0x20);
  1218. break;
  1219. case SNDRV_PCM_FORMAT_S24_LE:
  1220. case SNDRV_PCM_FORMAT_S24_3LE:
  1221. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1222. snd_soc_update_bits(dai->codec,
  1223. MSM_SDW_TOP_TX_I2S_CTL, 0x20, 0x00);
  1224. else
  1225. snd_soc_update_bits(dai->codec,
  1226. MSM_SDW_TOP_RX_I2S_CTL, 0x20, 0x00);
  1227. break;
  1228. default:
  1229. dev_err(dai->codec->dev, "%s: wrong format selected\n",
  1230. __func__);
  1231. return -EINVAL;
  1232. }
  1233. return 0;
  1234. }
  1235. static void msm_sdw_shutdown(struct snd_pcm_substream *substream,
  1236. struct snd_soc_dai *dai)
  1237. {
  1238. dev_dbg(dai->codec->dev,
  1239. "%s(): substream = %s stream = %d\n", __func__,
  1240. substream->name, substream->stream);
  1241. }
  1242. static ssize_t msm_sdw_codec_version_read(struct snd_info_entry *entry,
  1243. void *file_private_data,
  1244. struct file *file,
  1245. char __user *buf, size_t count,
  1246. loff_t pos)
  1247. {
  1248. struct msm_sdw_priv *msm_sdw;
  1249. char buffer[MSM_SDW_VERSION_ENTRY_SIZE];
  1250. int len = 0;
  1251. msm_sdw = (struct msm_sdw_priv *) entry->private_data;
  1252. if (!msm_sdw) {
  1253. pr_err("%s: msm_sdw priv is null\n", __func__);
  1254. return -EINVAL;
  1255. }
  1256. switch (msm_sdw->version) {
  1257. case MSM_SDW_VERSION_1_0:
  1258. len = snprintf(buffer, sizeof(buffer), "SDW-CDC_1_0\n");
  1259. break;
  1260. default:
  1261. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  1262. }
  1263. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  1264. }
  1265. static struct snd_info_entry_ops msm_sdw_codec_info_ops = {
  1266. .read = msm_sdw_codec_version_read,
  1267. };
  1268. /*
  1269. * msm_sdw_codec_info_create_codec_entry - creates msm_sdw module
  1270. * @codec_root: The parent directory
  1271. * @codec: Codec instance
  1272. *
  1273. * Creates msm_sdw module and version entry under the given
  1274. * parent directory.
  1275. *
  1276. * Return: 0 on success or negative error code on failure.
  1277. */
  1278. int msm_sdw_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  1279. struct snd_soc_codec *codec)
  1280. {
  1281. struct snd_info_entry *version_entry;
  1282. struct msm_sdw_priv *msm_sdw;
  1283. struct snd_soc_card *card;
  1284. char name[80];
  1285. if (!codec_root || !codec)
  1286. return -EINVAL;
  1287. msm_sdw = snd_soc_codec_get_drvdata(codec);
  1288. card = codec->component.card;
  1289. snprintf(name, sizeof(name), "%x.%s", (u32)msm_sdw->sdw_base_addr,
  1290. "msm-sdw-codec");
  1291. msm_sdw->entry = snd_info_create_subdir(codec_root->module,
  1292. (const char *)name,
  1293. codec_root);
  1294. if (!msm_sdw->entry) {
  1295. dev_err(codec->dev, "%s: failed to create msm_sdw entry\n",
  1296. __func__);
  1297. return -ENOMEM;
  1298. }
  1299. version_entry = snd_info_create_card_entry(card->snd_card,
  1300. "version",
  1301. msm_sdw->entry);
  1302. if (!version_entry) {
  1303. dev_err(codec->dev, "%s: failed to create msm_sdw version entry\n",
  1304. __func__);
  1305. return -ENOMEM;
  1306. }
  1307. version_entry->private_data = msm_sdw;
  1308. version_entry->size = MSM_SDW_VERSION_ENTRY_SIZE;
  1309. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  1310. version_entry->c.ops = &msm_sdw_codec_info_ops;
  1311. if (snd_info_register(version_entry) < 0) {
  1312. snd_info_free_entry(version_entry);
  1313. return -ENOMEM;
  1314. }
  1315. msm_sdw->version_entry = version_entry;
  1316. return 0;
  1317. }
  1318. EXPORT_SYMBOL(msm_sdw_codec_info_create_codec_entry);
  1319. static struct snd_soc_dai_ops msm_sdw_dai_ops = {
  1320. .startup = msm_sdw_startup,
  1321. .shutdown = msm_sdw_shutdown,
  1322. .hw_params = msm_sdw_hw_params,
  1323. };
  1324. static struct snd_soc_dai_driver msm_sdw_dai[] = {
  1325. {
  1326. .name = "msm_sdw_i2s_rx1",
  1327. .id = AIF1_SDW_PB,
  1328. .playback = {
  1329. .stream_name = "AIF1_SDW Playback",
  1330. .rates = MSM_SDW_RATES,
  1331. .formats = MSM_SDW_FORMATS,
  1332. .rate_max = 192000,
  1333. .rate_min = 8000,
  1334. .channels_min = 1,
  1335. .channels_max = 4,
  1336. },
  1337. .ops = &msm_sdw_dai_ops,
  1338. },
  1339. {
  1340. .name = "msm_sdw_vifeedback",
  1341. .id = AIF1_SDW_VIFEED,
  1342. .capture = {
  1343. .stream_name = "VIfeed_SDW",
  1344. .rates = MSM_SDW_RATES,
  1345. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1346. .rate_max = 48000,
  1347. .rate_min = 8000,
  1348. .channels_min = 2,
  1349. .channels_max = 4,
  1350. },
  1351. .ops = &msm_sdw_dai_ops,
  1352. },
  1353. };
  1354. static const char * const rx_mix1_text[] = {
  1355. "ZERO", "RX4", "RX5"
  1356. };
  1357. static const char * const msm_sdw_ear_spkr_pa_gain_text[] = {
  1358. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  1359. "G_4_DB", "G_5_DB", "G_6_DB"
  1360. };
  1361. static const char * const msm_sdw_speaker_boost_stage_text[] = {
  1362. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  1363. };
  1364. static SOC_ENUM_SINGLE_EXT_DECL(msm_sdw_ear_spkr_pa_gain_enum,
  1365. msm_sdw_ear_spkr_pa_gain_text);
  1366. static SOC_ENUM_SINGLE_EXT_DECL(msm_sdw_spkr_boost_stage_enum,
  1367. msm_sdw_speaker_boost_stage_text);
  1368. /* RX4 MIX1 */
  1369. static const struct soc_enum rx4_mix1_inp1_chain_enum =
  1370. SOC_ENUM_SINGLE(MSM_SDW_TOP_RX7_PATH_INPUT0_MUX,
  1371. 0, 3, rx_mix1_text);
  1372. static const struct soc_enum rx4_mix1_inp2_chain_enum =
  1373. SOC_ENUM_SINGLE(MSM_SDW_TOP_RX7_PATH_INPUT1_MUX,
  1374. 0, 3, rx_mix1_text);
  1375. /* RX5 MIX1 */
  1376. static const struct soc_enum rx5_mix1_inp1_chain_enum =
  1377. SOC_ENUM_SINGLE(MSM_SDW_TOP_RX8_PATH_INPUT0_MUX,
  1378. 0, 3, rx_mix1_text);
  1379. static const struct soc_enum rx5_mix1_inp2_chain_enum =
  1380. SOC_ENUM_SINGLE(MSM_SDW_TOP_RX8_PATH_INPUT1_MUX,
  1381. 0, 3, rx_mix1_text);
  1382. static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
  1383. SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
  1384. static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
  1385. SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
  1386. static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
  1387. SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
  1388. static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
  1389. SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
  1390. static const struct snd_kcontrol_new aif1_vi_mixer[] = {
  1391. SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, MSM_SDW_TX0, 1, 0,
  1392. msm_sdw_vi_feed_mixer_get, msm_sdw_vi_feed_mixer_put),
  1393. SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, MSM_SDW_TX1, 1, 0,
  1394. msm_sdw_vi_feed_mixer_get, msm_sdw_vi_feed_mixer_put),
  1395. };
  1396. static const struct snd_soc_dapm_widget msm_sdw_dapm_widgets[] = {
  1397. SND_SOC_DAPM_AIF_IN("I2S RX4", "AIF1_SDW Playback", 0,
  1398. SND_SOC_NOPM, 0, 0),
  1399. SND_SOC_DAPM_AIF_IN("I2S RX5", "AIF1_SDW Playback", 0,
  1400. SND_SOC_NOPM, 0, 0),
  1401. SND_SOC_DAPM_AIF_OUT_E("AIF1_SDW VI", "VIfeed_SDW", 0, SND_SOC_NOPM,
  1402. AIF1_SDW_VIFEED, 0, msm_sdw_codec_enable_vi_feedback,
  1403. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1404. SND_SOC_DAPM_MIXER("AIF1_VI_SDW Mixer", SND_SOC_NOPM, AIF1_SDW_VIFEED,
  1405. 0, aif1_vi_mixer, ARRAY_SIZE(aif1_vi_mixer)),
  1406. SND_SOC_DAPM_MUX_E("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1407. &rx4_mix1_inp1_mux, msm_sdw_enable_swr,
  1408. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1409. SND_SOC_DAPM_MUX_E("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1410. &rx4_mix1_inp2_mux, msm_sdw_enable_swr,
  1411. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1412. SND_SOC_DAPM_MUX_E("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1413. &rx5_mix1_inp1_mux, msm_sdw_enable_swr,
  1414. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1415. SND_SOC_DAPM_MUX_E("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1416. &rx5_mix1_inp2_mux, msm_sdw_enable_swr,
  1417. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1418. SND_SOC_DAPM_MIXER("RX4 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1419. SND_SOC_DAPM_MIXER("RX5 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1420. SND_SOC_DAPM_MIXER_E("RX INT4 INTERP", SND_SOC_NOPM,
  1421. COMP1, 0, NULL, 0, msm_sdw_codec_enable_interpolator,
  1422. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1423. SND_SOC_DAPM_POST_PMD),
  1424. SND_SOC_DAPM_MIXER_E("RX INT5 INTERP", SND_SOC_NOPM,
  1425. COMP2, 0, NULL, 0, msm_sdw_codec_enable_interpolator,
  1426. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1427. SND_SOC_DAPM_POST_PMD),
  1428. SND_SOC_DAPM_MIXER_E("RX INT4 CHAIN", SND_SOC_NOPM, 0, 0,
  1429. NULL, 0, msm_sdw_codec_spk_boost_event,
  1430. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1431. SND_SOC_DAPM_MIXER_E("RX INT5 CHAIN", SND_SOC_NOPM, 0, 0,
  1432. NULL, 0, msm_sdw_codec_spk_boost_event,
  1433. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1434. SND_SOC_DAPM_INPUT("VIINPUT_SDW"),
  1435. SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
  1436. SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
  1437. SND_SOC_DAPM_SUPPLY_S("SDW_CONN", -1, MSM_SDW_TOP_I2S_CLK,
  1438. 0, 0, NULL, 0),
  1439. SND_SOC_DAPM_SUPPLY_S("INT_MCLK1", -2, SND_SOC_NOPM, 0, 0,
  1440. msm_int_mclk1_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1441. SND_SOC_DAPM_SUPPLY("SDW_RX_I2S_CLK",
  1442. MSM_SDW_TOP_RX_I2S_CTL, 0, 0, NULL, 0),
  1443. SND_SOC_DAPM_SUPPLY("SDW_TX_I2S_CLK",
  1444. MSM_SDW_TOP_TX_I2S_CTL, 0, 0, NULL, 0),
  1445. };
  1446. static const struct snd_kcontrol_new msm_sdw_snd_controls[] = {
  1447. SOC_ENUM_EXT("EAR SPKR PA Gain", msm_sdw_ear_spkr_pa_gain_enum,
  1448. msm_sdw_ear_spkr_pa_gain_get,
  1449. msm_sdw_ear_spkr_pa_gain_put),
  1450. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1451. msm_sdw_spkr_boost_stage_enum,
  1452. msm_sdw_spkr_left_boost_stage_get,
  1453. msm_sdw_spkr_left_boost_stage_put),
  1454. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1455. msm_sdw_spkr_boost_stage_enum,
  1456. msm_sdw_spkr_right_boost_stage_get,
  1457. msm_sdw_spkr_right_boost_stage_put),
  1458. SOC_SINGLE_SX_TLV("RX4 Digital Volume", MSM_SDW_RX7_RX_VOL_CTL,
  1459. 0, -84, 40, digital_gain),
  1460. SOC_SINGLE_SX_TLV("RX5 Digital Volume", MSM_SDW_RX8_RX_VOL_CTL,
  1461. 0, -84, 40, digital_gain),
  1462. SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMP1, 1, 0,
  1463. msm_sdw_get_compander, msm_sdw_set_compander),
  1464. SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMP2, 1, 0,
  1465. msm_sdw_get_compander, msm_sdw_set_compander),
  1466. };
  1467. static const struct snd_soc_dapm_route audio_map[] = {
  1468. {"AIF1_SDW VI", NULL, "SDW_TX_I2S_CLK"},
  1469. {"SDW_TX_I2S_CLK", NULL, "INT_MCLK1"},
  1470. {"SDW_TX_I2S_CLK", NULL, "SDW_CONN"},
  1471. /* VI Feedback */
  1472. {"AIF1_VI_SDW Mixer", "SPKR_VI_1", "VIINPUT_SDW"},
  1473. {"AIF1_VI_SDW Mixer", "SPKR_VI_2", "VIINPUT_SDW"},
  1474. {"AIF1_SDW VI", NULL, "AIF1_VI_SDW Mixer"},
  1475. {"SDW_RX_I2S_CLK", NULL, "INT_MCLK1"},
  1476. {"SDW_RX_I2S_CLK", NULL, "SDW_CONN"},
  1477. {"I2S RX4", NULL, "SDW_RX_I2S_CLK"},
  1478. {"I2S RX5", NULL, "SDW_RX_I2S_CLK"},
  1479. {"RX4 MIX1 INP1", "RX4", "I2S RX4"},
  1480. {"RX4 MIX1 INP1", "RX5", "I2S RX5"},
  1481. {"RX4 MIX1 INP2", "RX4", "I2S RX4"},
  1482. {"RX4 MIX1 INP2", "RX5", "I2S RX5"},
  1483. {"RX5 MIX1 INP1", "RX4", "I2S RX4"},
  1484. {"RX5 MIX1 INP1", "RX5", "I2S RX5"},
  1485. {"RX5 MIX1 INP2", "RX4", "I2S RX4"},
  1486. {"RX5 MIX1 INP2", "RX5", "I2S RX5"},
  1487. {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
  1488. {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
  1489. {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
  1490. {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
  1491. {"RX INT4 INTERP", NULL, "RX4 MIX1"},
  1492. {"RX INT4 CHAIN", NULL, "RX INT4 INTERP"},
  1493. {"SPK1 OUT", NULL, "RX INT4 CHAIN"},
  1494. {"RX INT5 INTERP", NULL, "RX5 MIX1"},
  1495. {"RX INT5 CHAIN", NULL, "RX INT5 INTERP"},
  1496. {"SPK2 OUT", NULL, "RX INT5 CHAIN"},
  1497. };
  1498. static const struct msm_sdw_reg_mask_val msm_sdw_reg_init[] = {
  1499. {MSM_SDW_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  1500. {MSM_SDW_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  1501. {MSM_SDW_COMPANDER7_CTL7, 0x1E, 0x18},
  1502. {MSM_SDW_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  1503. {MSM_SDW_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  1504. {MSM_SDW_COMPANDER8_CTL7, 0x1E, 0x18},
  1505. {MSM_SDW_BOOST0_BOOST_CTL, 0x7C, 0x58},
  1506. {MSM_SDW_BOOST1_BOOST_CTL, 0x7C, 0x58},
  1507. {MSM_SDW_RX7_RX_PATH_CFG1, 0x08, 0x08},
  1508. {MSM_SDW_RX8_RX_PATH_CFG1, 0x08, 0x08},
  1509. {MSM_SDW_TOP_TOP_CFG1, 0x02, 0x02},
  1510. {MSM_SDW_TOP_TOP_CFG1, 0x01, 0x01},
  1511. {MSM_SDW_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1512. {MSM_SDW_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1513. {MSM_SDW_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1514. {MSM_SDW_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1515. {MSM_SDW_COMPANDER7_CTL3, 0x80, 0x80},
  1516. {MSM_SDW_COMPANDER8_CTL3, 0x80, 0x80},
  1517. {MSM_SDW_COMPANDER7_CTL7, 0x01, 0x01},
  1518. {MSM_SDW_COMPANDER8_CTL7, 0x01, 0x01},
  1519. {MSM_SDW_RX7_RX_PATH_CFG0, 0x01, 0x01},
  1520. {MSM_SDW_RX8_RX_PATH_CFG0, 0x01, 0x01},
  1521. {MSM_SDW_RX7_RX_PATH_MIX_CFG, 0x01, 0x01},
  1522. {MSM_SDW_RX8_RX_PATH_MIX_CFG, 0x01, 0x01},
  1523. };
  1524. static void msm_sdw_init_reg(struct snd_soc_codec *codec)
  1525. {
  1526. int i;
  1527. for (i = 0; i < ARRAY_SIZE(msm_sdw_reg_init); i++)
  1528. snd_soc_update_bits(codec,
  1529. msm_sdw_reg_init[i].reg,
  1530. msm_sdw_reg_init[i].mask,
  1531. msm_sdw_reg_init[i].val);
  1532. }
  1533. static int msm_sdw_notifier_service_cb(struct notifier_block *nb,
  1534. unsigned long opcode, void *ptr)
  1535. {
  1536. int i;
  1537. struct msm_sdw_priv *msm_sdw = container_of(nb,
  1538. struct msm_sdw_priv,
  1539. service_nb);
  1540. bool adsp_ready = false;
  1541. unsigned long timeout;
  1542. static bool initial_boot = true;
  1543. pr_debug("%s: Service opcode 0x%lx\n", __func__, opcode);
  1544. mutex_lock(&msm_sdw->codec_mutex);
  1545. switch (opcode) {
  1546. case AUDIO_NOTIFIER_SERVICE_DOWN:
  1547. if (initial_boot) {
  1548. initial_boot = false;
  1549. break;
  1550. }
  1551. msm_sdw->int_mclk1_enabled = false;
  1552. msm_sdw->dev_up = false;
  1553. for (i = 0; i < msm_sdw->nr; i++)
  1554. swrm_wcd_notify(msm_sdw->sdw_ctrl_data[i].sdw_pdev,
  1555. SWR_DEVICE_DOWN, NULL);
  1556. break;
  1557. case AUDIO_NOTIFIER_SERVICE_UP:
  1558. if (initial_boot)
  1559. initial_boot = false;
  1560. if (!q6core_is_adsp_ready()) {
  1561. dev_dbg(msm_sdw->dev, "ADSP isn't ready\n");
  1562. timeout = jiffies +
  1563. msecs_to_jiffies(ADSP_STATE_READY_TIMEOUT_MS);
  1564. while (!time_after(jiffies, timeout)) {
  1565. if (!q6core_is_adsp_ready()) {
  1566. dev_dbg(msm_sdw->dev,
  1567. "ADSP isn't ready\n");
  1568. } else {
  1569. dev_dbg(msm_sdw->dev,
  1570. "ADSP is ready\n");
  1571. adsp_ready = true;
  1572. goto powerup;
  1573. }
  1574. }
  1575. } else {
  1576. adsp_ready = true;
  1577. dev_dbg(msm_sdw->dev, "%s: DSP is ready\n", __func__);
  1578. }
  1579. powerup:
  1580. if (adsp_ready) {
  1581. msm_sdw->dev_up = true;
  1582. msm_sdw_init_reg(msm_sdw->codec);
  1583. regcache_mark_dirty(msm_sdw->regmap);
  1584. regcache_sync(msm_sdw->regmap);
  1585. msm_sdw_set_spkr_mode(msm_sdw->codec,
  1586. msm_sdw->spkr_mode);
  1587. }
  1588. break;
  1589. default:
  1590. break;
  1591. }
  1592. mutex_unlock(&msm_sdw->codec_mutex);
  1593. return NOTIFY_OK;
  1594. }
  1595. static int msm_sdw_codec_probe(struct snd_soc_codec *codec)
  1596. {
  1597. struct msm_sdw_priv *msm_sdw;
  1598. int i, ret;
  1599. msm_sdw = snd_soc_codec_get_drvdata(codec);
  1600. if (!msm_sdw) {
  1601. pr_err("%s:SDW priv data null\n", __func__);
  1602. return -EINVAL;
  1603. }
  1604. msm_sdw->codec = codec;
  1605. for (i = 0; i < COMP_MAX; i++)
  1606. msm_sdw->comp_enabled[i] = 0;
  1607. msm_sdw->spkr_gain_offset = RX_GAIN_OFFSET_0_DB;
  1608. msm_sdw_init_reg(codec);
  1609. msm_sdw->version = MSM_SDW_VERSION_1_0;
  1610. msm_sdw->service_nb.notifier_call = msm_sdw_notifier_service_cb;
  1611. ret = audio_notifier_register("msm_sdw",
  1612. AUDIO_NOTIFIER_ADSP_DOMAIN,
  1613. &msm_sdw->service_nb);
  1614. if (ret < 0)
  1615. dev_err(msm_sdw->dev,
  1616. "%s: Audio notifier register failed ret = %d\n",
  1617. __func__, ret);
  1618. return 0;
  1619. }
  1620. static int msm_sdw_codec_remove(struct snd_soc_codec *codec)
  1621. {
  1622. return 0;
  1623. }
  1624. static struct regmap *msm_sdw_get_regmap(struct device *dev)
  1625. {
  1626. struct msm_sdw_priv *msm_sdw = dev_get_drvdata(dev);
  1627. return msm_sdw->regmap;
  1628. }
  1629. static struct snd_soc_codec_driver soc_codec_dev_msm_sdw = {
  1630. .probe = msm_sdw_codec_probe,
  1631. .remove = msm_sdw_codec_remove,
  1632. .get_regmap = msm_sdw_get_regmap,
  1633. .component_driver = {
  1634. .controls = msm_sdw_snd_controls,
  1635. .num_controls = ARRAY_SIZE(msm_sdw_snd_controls),
  1636. .dapm_widgets = msm_sdw_dapm_widgets,
  1637. .num_dapm_widgets = ARRAY_SIZE(msm_sdw_dapm_widgets),
  1638. .dapm_routes = audio_map,
  1639. .num_dapm_routes = ARRAY_SIZE(audio_map),
  1640. },
  1641. };
  1642. static void msm_sdw_add_child_devices(struct work_struct *work)
  1643. {
  1644. struct msm_sdw_priv *msm_sdw;
  1645. struct platform_device *pdev;
  1646. struct device_node *node;
  1647. struct msm_sdw_ctrl_data *sdw_ctrl_data = NULL, *temp;
  1648. int ret, ctrl_num = 0;
  1649. struct wcd_sdw_ctrl_platform_data *platdata;
  1650. char plat_dev_name[MSM_SDW_STRING_LEN];
  1651. msm_sdw = container_of(work, struct msm_sdw_priv,
  1652. msm_sdw_add_child_devices_work);
  1653. if (!msm_sdw) {
  1654. pr_err("%s: Memory for msm_sdw does not exist\n",
  1655. __func__);
  1656. return;
  1657. }
  1658. if (!msm_sdw->dev->of_node) {
  1659. dev_err(msm_sdw->dev,
  1660. "%s: DT node for msm_sdw does not exist\n", __func__);
  1661. return;
  1662. }
  1663. platdata = &msm_sdw->sdw_plat_data;
  1664. for_each_available_child_of_node(msm_sdw->dev->of_node, node) {
  1665. if (!strcmp(node->name, "swr_master"))
  1666. strlcpy(plat_dev_name, "msm_sdw_swr_ctrl",
  1667. (MSM_SDW_STRING_LEN - 1));
  1668. else if (strnstr(node->name, "msm_cdc_pinctrl",
  1669. strlen("msm_cdc_pinctrl")) != NULL)
  1670. strlcpy(plat_dev_name, node->name,
  1671. (MSM_SDW_STRING_LEN - 1));
  1672. else
  1673. continue;
  1674. pdev = platform_device_alloc(plat_dev_name, -1);
  1675. if (!pdev) {
  1676. dev_err(msm_sdw->dev, "%s: pdev memory alloc failed\n",
  1677. __func__);
  1678. ret = -ENOMEM;
  1679. goto err;
  1680. }
  1681. pdev->dev.parent = msm_sdw->dev;
  1682. pdev->dev.of_node = node;
  1683. if (!strcmp(node->name, "swr_master")) {
  1684. ret = platform_device_add_data(pdev, platdata,
  1685. sizeof(*platdata));
  1686. if (ret) {
  1687. dev_err(&pdev->dev,
  1688. "%s: cannot add plat data ctrl:%d\n",
  1689. __func__, ctrl_num);
  1690. goto fail_pdev_add;
  1691. }
  1692. }
  1693. ret = platform_device_add(pdev);
  1694. if (ret) {
  1695. dev_err(&pdev->dev,
  1696. "%s: Cannot add platform device\n",
  1697. __func__);
  1698. goto fail_pdev_add;
  1699. }
  1700. if (!strcmp(node->name, "swr_master")) {
  1701. temp = krealloc(sdw_ctrl_data,
  1702. (ctrl_num + 1) * sizeof(
  1703. struct msm_sdw_ctrl_data),
  1704. GFP_KERNEL);
  1705. if (!temp) {
  1706. dev_err(&pdev->dev, "out of memory\n");
  1707. ret = -ENOMEM;
  1708. goto err;
  1709. }
  1710. sdw_ctrl_data = temp;
  1711. sdw_ctrl_data[ctrl_num].sdw_pdev = pdev;
  1712. ctrl_num++;
  1713. dev_dbg(&pdev->dev,
  1714. "%s: Added soundwire ctrl device(s)\n",
  1715. __func__);
  1716. msm_sdw->nr = ctrl_num;
  1717. msm_sdw->sdw_ctrl_data = sdw_ctrl_data;
  1718. }
  1719. msm_sdw->pdev_child_devices[msm_sdw->child_count++] = pdev;
  1720. }
  1721. return;
  1722. fail_pdev_add:
  1723. platform_device_put(pdev);
  1724. err:
  1725. return;
  1726. }
  1727. static int msm_sdw_probe(struct platform_device *pdev)
  1728. {
  1729. int ret = 0;
  1730. struct msm_sdw_priv *msm_sdw;
  1731. int adsp_state;
  1732. adsp_state = apr_get_subsys_state();
  1733. if (adsp_state != APR_SUBSYS_LOADED) {
  1734. dev_err(&pdev->dev, "Adsp is not loaded yet %d\n",
  1735. adsp_state);
  1736. return -EPROBE_DEFER;
  1737. }
  1738. msm_sdw = devm_kzalloc(&pdev->dev, sizeof(struct msm_sdw_priv),
  1739. GFP_KERNEL);
  1740. if (!msm_sdw)
  1741. return -ENOMEM;
  1742. dev_set_drvdata(&pdev->dev, msm_sdw);
  1743. msm_sdw->dev_up = true;
  1744. msm_sdw->dev = &pdev->dev;
  1745. INIT_WORK(&msm_sdw->msm_sdw_add_child_devices_work,
  1746. msm_sdw_add_child_devices);
  1747. msm_sdw->sdw_plat_data.handle = (void *) msm_sdw;
  1748. msm_sdw->sdw_plat_data.read = msm_sdw_swrm_read;
  1749. msm_sdw->sdw_plat_data.write = msm_sdw_swrm_write;
  1750. msm_sdw->sdw_plat_data.bulk_write = msm_sdw_swrm_bulk_write;
  1751. msm_sdw->sdw_plat_data.clk = msm_sdw_swrm_clock;
  1752. msm_sdw->sdw_plat_data.handle_irq = msm_sdwm_handle_irq;
  1753. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1754. &msm_sdw->sdw_base_addr);
  1755. if (ret) {
  1756. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1757. __func__, "reg");
  1758. goto err_sdw_cdc;
  1759. }
  1760. msm_sdw->sdw_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1761. "qcom,cdc-sdw-gpios", 0);
  1762. msm_sdw->sdw_base = ioremap(msm_sdw->sdw_base_addr,
  1763. MSM_SDW_MAX_REGISTER);
  1764. msm_sdw->read_dev = __msm_sdw_reg_read;
  1765. msm_sdw->write_dev = __msm_sdw_reg_write;
  1766. msm_sdw->regmap = msm_sdw_regmap_init(msm_sdw->dev,
  1767. &msm_sdw_regmap_config);
  1768. msm_sdw->sdw_irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1769. if (msm_sdw->sdw_irq < 0) {
  1770. dev_err(msm_sdw->dev, "%s() error getting irq handle: %d\n",
  1771. __func__, msm_sdw->sdw_irq);
  1772. ret = -ENODEV;
  1773. goto err_sdw_cdc;
  1774. }
  1775. ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_msm_sdw,
  1776. msm_sdw_dai, ARRAY_SIZE(msm_sdw_dai));
  1777. if (ret) {
  1778. dev_err(&pdev->dev, "%s: Codec registration failed, ret = %d\n",
  1779. __func__, ret);
  1780. goto err_sdw_cdc;
  1781. }
  1782. /* initialize the int_mclk1 */
  1783. msm_sdw->sdw_cdc_core_clk.clk_set_minor_version =
  1784. AFE_API_VERSION_I2S_CONFIG;
  1785. msm_sdw->sdw_cdc_core_clk.clk_id =
  1786. Q6AFE_LPASS_CLK_ID_INT_MCLK_1;
  1787. msm_sdw->sdw_cdc_core_clk.clk_freq_in_hz =
  1788. INT_MCLK1_FREQ;
  1789. msm_sdw->sdw_cdc_core_clk.clk_attri =
  1790. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO;
  1791. msm_sdw->sdw_cdc_core_clk.clk_root =
  1792. Q6AFE_LPASS_CLK_ROOT_DEFAULT;
  1793. msm_sdw->sdw_cdc_core_clk.enable = 0;
  1794. /* initialize the sdw_npl_clk */
  1795. msm_sdw->sdw_npl_clk.clk_set_minor_version =
  1796. AFE_API_VERSION_I2S_CONFIG;
  1797. msm_sdw->sdw_npl_clk.clk_id =
  1798. AFE_CLOCK_SET_CLOCK_ID_SWR_NPL_CLK;
  1799. msm_sdw->sdw_npl_clk.clk_freq_in_hz = SDW_NPL_FREQ;
  1800. msm_sdw->sdw_npl_clk.clk_attri =
  1801. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO;
  1802. msm_sdw->sdw_npl_clk.clk_root =
  1803. Q6AFE_LPASS_CLK_ROOT_DEFAULT;
  1804. msm_sdw->sdw_npl_clk.enable = 0;
  1805. INIT_DELAYED_WORK(&msm_sdw->disable_int_mclk1_work,
  1806. msm_disable_int_mclk1);
  1807. mutex_init(&msm_sdw->cdc_int_mclk1_mutex);
  1808. mutex_init(&msm_sdw->sdw_npl_clk_mutex);
  1809. mutex_init(&msm_sdw->io_lock);
  1810. mutex_init(&msm_sdw->sdw_read_lock);
  1811. mutex_init(&msm_sdw->sdw_write_lock);
  1812. mutex_init(&msm_sdw->sdw_clk_lock);
  1813. mutex_init(&msm_sdw->codec_mutex);
  1814. schedule_work(&msm_sdw->msm_sdw_add_child_devices_work);
  1815. dev_dbg(&pdev->dev, "%s: msm_sdw driver probe done\n", __func__);
  1816. return ret;
  1817. err_sdw_cdc:
  1818. devm_kfree(&pdev->dev, msm_sdw);
  1819. return ret;
  1820. }
  1821. static int msm_sdw_remove(struct platform_device *pdev)
  1822. {
  1823. struct msm_sdw_priv *msm_sdw;
  1824. int count;
  1825. msm_sdw = dev_get_drvdata(&pdev->dev);
  1826. for (count = 0; count < msm_sdw->child_count &&
  1827. count < MSM_SDW_CHILD_DEVICES_MAX; count++)
  1828. platform_device_unregister(msm_sdw->pdev_child_devices[count]);
  1829. mutex_destroy(&msm_sdw->io_lock);
  1830. mutex_destroy(&msm_sdw->sdw_read_lock);
  1831. mutex_destroy(&msm_sdw->sdw_write_lock);
  1832. mutex_destroy(&msm_sdw->sdw_clk_lock);
  1833. mutex_destroy(&msm_sdw->codec_mutex);
  1834. mutex_destroy(&msm_sdw->cdc_int_mclk1_mutex);
  1835. devm_kfree(&pdev->dev, msm_sdw);
  1836. snd_soc_unregister_codec(&pdev->dev);
  1837. return 0;
  1838. }
  1839. static const struct of_device_id msm_sdw_codec_dt_match[] = {
  1840. { .compatible = "qcom,msm-sdw-codec", },
  1841. {}
  1842. };
  1843. static struct platform_driver msm_sdw_codec_driver = {
  1844. .probe = msm_sdw_probe,
  1845. .remove = msm_sdw_remove,
  1846. .driver = {
  1847. .name = "msm_sdw_codec",
  1848. .owner = THIS_MODULE,
  1849. .of_match_table = msm_sdw_codec_dt_match,
  1850. },
  1851. };
  1852. module_platform_driver(msm_sdw_codec_driver);
  1853. MODULE_DESCRIPTION("MSM Soundwire Codec driver");
  1854. MODULE_LICENSE("GPL v2");